blob: dd0e9d587852508e595640cd5f71f35d64ad8b6f [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
136#include <drm/drmP.h>
137#include <drm/i915_drm.h>
138#include "i915_drv.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300139#include "intel_mocs.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100140
Michael H. Nguyen468c6812014-11-13 17:51:49 +0000141#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
Oscar Mateo8c8579172014-07-24 17:04:14 +0100142#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
143#define GEN8_LR_CONTEXT_OTHER_SIZE (2 * PAGE_SIZE)
144
Thomas Daniele981e7b2014-07-24 17:04:39 +0100145#define RING_EXECLIST_QFULL (1 << 0x2)
146#define RING_EXECLIST1_VALID (1 << 0x3)
147#define RING_EXECLIST0_VALID (1 << 0x4)
148#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
149#define RING_EXECLIST1_ACTIVE (1 << 0x11)
150#define RING_EXECLIST0_ACTIVE (1 << 0x12)
151
152#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
153#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
154#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
155#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
156#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
157#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100158
Chris Wilson70c2a242016-09-09 14:11:46 +0100159#define GEN8_CTX_STATUS_COMPLETED_MASK \
160 (GEN8_CTX_STATUS_ACTIVE_IDLE | \
161 GEN8_CTX_STATUS_PREEMPTED | \
162 GEN8_CTX_STATUS_ELEMENT_SWITCH)
163
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100164#define CTX_LRI_HEADER_0 0x01
165#define CTX_CONTEXT_CONTROL 0x02
166#define CTX_RING_HEAD 0x04
167#define CTX_RING_TAIL 0x06
168#define CTX_RING_BUFFER_START 0x08
169#define CTX_RING_BUFFER_CONTROL 0x0a
170#define CTX_BB_HEAD_U 0x0c
171#define CTX_BB_HEAD_L 0x0e
172#define CTX_BB_STATE 0x10
173#define CTX_SECOND_BB_HEAD_U 0x12
174#define CTX_SECOND_BB_HEAD_L 0x14
175#define CTX_SECOND_BB_STATE 0x16
176#define CTX_BB_PER_CTX_PTR 0x18
177#define CTX_RCS_INDIRECT_CTX 0x1a
178#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
179#define CTX_LRI_HEADER_1 0x21
180#define CTX_CTX_TIMESTAMP 0x22
181#define CTX_PDP3_UDW 0x24
182#define CTX_PDP3_LDW 0x26
183#define CTX_PDP2_UDW 0x28
184#define CTX_PDP2_LDW 0x2a
185#define CTX_PDP1_UDW 0x2c
186#define CTX_PDP1_LDW 0x2e
187#define CTX_PDP0_UDW 0x30
188#define CTX_PDP0_LDW 0x32
189#define CTX_LRI_HEADER_2 0x41
190#define CTX_R_PWR_CLK_STATE 0x42
191#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
192
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +0000193#define CTX_REG(reg_state, pos, reg, val) do { \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200194 (reg_state)[(pos)+0] = i915_mmio_reg_offset(reg); \
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200195 (reg_state)[(pos)+1] = (val); \
196} while (0)
197
198#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) do { \
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300199 const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \
Michel Thierrye5815a22015-04-08 12:13:32 +0100200 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
201 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200202} while (0)
Michel Thierrye5815a22015-04-08 12:13:32 +0100203
Ville Syrjälä9244a812015-11-04 23:20:09 +0200204#define ASSIGN_CTX_PML4(ppgtt, reg_state) do { \
Michel Thierry2dba3232015-07-30 11:06:23 +0100205 reg_state[CTX_PDP0_UDW + 1] = upper_32_bits(px_dma(&ppgtt->pml4)); \
206 reg_state[CTX_PDP0_LDW + 1] = lower_32_bits(px_dma(&ppgtt->pml4)); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200207} while (0)
Michel Thierry2dba3232015-07-30 11:06:23 +0100208
Michel Thierry71562912016-02-23 10:31:49 +0000209#define GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
210#define GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x26
Ben Widawsky84b790f2014-07-24 17:04:36 +0100211
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100212/* Typical size of the average request (2 pipecontrols and a MI_BB) */
213#define EXECLISTS_REQUEST_SIZE 64 /* bytes */
214
Chris Wilsona3aabe82016-10-04 21:11:26 +0100215#define WA_TAIL_DWORDS 2
216
Chris Wilsone2efd132016-05-24 14:53:34 +0100217static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +0100218 struct intel_engine_cs *engine);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100219static void execlists_init_reg_state(u32 *reg_state,
220 struct i915_gem_context *ctx,
221 struct intel_engine_cs *engine,
222 struct intel_ring *ring);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000223
Oscar Mateo73e4d072014-07-24 17:04:48 +0100224/**
225 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100226 * @dev_priv: i915 device private
Oscar Mateo73e4d072014-07-24 17:04:48 +0100227 * @enable_execlists: value of i915.enable_execlists module parameter.
228 *
229 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000230 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100231 *
232 * Return: 1 if Execlists is supported and has to be enabled.
233 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100234int intel_sanitize_enable_execlists(struct drm_i915_private *dev_priv, int enable_execlists)
Oscar Mateo127f1002014-07-24 17:04:11 +0100235{
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800236 /* On platforms with execlist available, vGPU will only
237 * support execlist mode, no ring buffer mode.
238 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100239 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) && intel_vgpu_active(dev_priv))
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800240 return 1;
241
Chris Wilsonc0336662016-05-06 15:40:21 +0100242 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000243 return 1;
244
Oscar Mateo127f1002014-07-24 17:04:11 +0100245 if (enable_execlists == 0)
246 return 0;
247
Daniel Vetter5a21b662016-05-24 17:13:53 +0200248 if (HAS_LOGICAL_RING_CONTEXTS(dev_priv) &&
249 USES_PPGTT(dev_priv) &&
250 i915.use_mmio_flip >= 0)
Oscar Mateo127f1002014-07-24 17:04:11 +0100251 return 1;
252
253 return 0;
254}
Oscar Mateoede7d422014-07-24 17:04:12 +0100255
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000256/**
257 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
258 * descriptor for a pinned context
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000259 * @ctx: Context to work on
Chris Wilson9021ad02016-05-24 14:53:37 +0100260 * @engine: Engine the descriptor will be used with
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000261 *
262 * The context descriptor encodes various attributes of a context,
263 * including its GTT address and some flags. Because it's fairly
264 * expensive to calculate, we'll just do it once and cache the result,
265 * which remains valid until the context is unpinned.
266 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200267 * This is what a descriptor looks like, from LSB to MSB::
268 *
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200269 * bits 0-11: flags, GEN8_CTX_* (cached in ctx->desc_template)
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200270 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
271 * bits 32-52: ctx ID, a globally unique tag
272 * bits 53-54: mbz, reserved for use by hardware
273 * bits 55-63: group ID, currently unused and set to 0
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000274 */
275static void
Chris Wilsone2efd132016-05-24 14:53:34 +0100276intel_lr_context_descriptor_update(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000277 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000278{
Chris Wilson9021ad02016-05-24 14:53:37 +0100279 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson7069b142016-04-28 09:56:52 +0100280 u64 desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000281
Chris Wilson7069b142016-04-28 09:56:52 +0100282 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (1<<GEN8_CTX_ID_WIDTH));
283
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200284 desc = ctx->desc_template; /* bits 0-11 */
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100285 desc |= i915_ggtt_offset(ce->state) + LRC_PPHWSP_PN * PAGE_SIZE;
Chris Wilson9021ad02016-05-24 14:53:37 +0100286 /* bits 12-31 */
Chris Wilson7069b142016-04-28 09:56:52 +0100287 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000288
Chris Wilson9021ad02016-05-24 14:53:37 +0100289 ce->lrc_desc = desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000290}
291
Chris Wilsone2efd132016-05-24 14:53:34 +0100292uint64_t intel_lr_context_descriptor(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000293 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000294{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000295 return ctx->engine[engine->id].lrc_desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000296}
297
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100298static inline void
299execlists_context_status_change(struct drm_i915_gem_request *rq,
300 unsigned long status)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100301{
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100302 /*
303 * Only used when GVT-g is enabled now. When GVT-g is disabled,
304 * The compiler should eliminate this function as dead-code.
305 */
306 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
307 return;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100308
Changbin Du3fc03062017-03-13 10:47:11 +0800309 atomic_notifier_call_chain(&rq->engine->context_status_notifier,
310 status, rq);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100311}
312
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000313static void
314execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
315{
316 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
317 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
318 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
319 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
320}
321
Chris Wilson70c2a242016-09-09 14:11:46 +0100322static u64 execlists_update_context(struct drm_i915_gem_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100323{
Chris Wilson70c2a242016-09-09 14:11:46 +0100324 struct intel_context *ce = &rq->ctx->engine[rq->engine->id];
Zhi Wang04da8112017-02-06 18:37:16 +0800325 struct i915_hw_ppgtt *ppgtt =
326 rq->ctx->ppgtt ?: rq->i915->mm.aliasing_ppgtt;
Chris Wilson70c2a242016-09-09 14:11:46 +0100327 u32 *reg_state = ce->lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100328
Chris Wilson944a36d2017-02-17 16:38:33 +0000329 GEM_BUG_ON(!IS_ALIGNED(rq->tail, 8));
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100330 reg_state[CTX_RING_TAIL+1] = rq->tail;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100331
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000332 /* True 32b PPGTT with dynamic page allocation: update PDP
333 * registers and point the unallocated PDPs to scratch page.
334 * PML4 is allocated during ppgtt init, so this is not needed
335 * in 48-bit mode.
336 */
Chris Wilson949e8ab2017-02-09 14:40:36 +0000337 if (ppgtt && !i915_vm_is_48bit(&ppgtt->base))
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000338 execlists_update_context_pdps(ppgtt, reg_state);
Chris Wilson70c2a242016-09-09 14:11:46 +0100339
340 return ce->lrc_desc;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100341}
342
Chris Wilson70c2a242016-09-09 14:11:46 +0100343static void execlists_submit_ports(struct intel_engine_cs *engine)
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100344{
Chris Wilson70c2a242016-09-09 14:11:46 +0100345 struct drm_i915_private *dev_priv = engine->i915;
346 struct execlist_port *port = engine->execlist_port;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100347 u32 __iomem *elsp =
348 dev_priv->regs + i915_mmio_reg_offset(RING_ELSP(engine));
349 u64 desc[2];
350
Chris Wilsonc816e602017-01-24 11:00:02 +0000351 GEM_BUG_ON(port[0].count > 1);
Chris Wilson70c2a242016-09-09 14:11:46 +0100352 if (!port[0].count)
353 execlists_context_status_change(port[0].request,
354 INTEL_CONTEXT_SCHEDULE_IN);
355 desc[0] = execlists_update_context(port[0].request);
Chris Wilsonae9a0432017-02-07 10:23:19 +0000356 GEM_DEBUG_EXEC(port[0].context_id = upper_32_bits(desc[0]));
Chris Wilson816ee792017-01-24 11:00:03 +0000357 port[0].count++;
Chris Wilson70c2a242016-09-09 14:11:46 +0100358
359 if (port[1].request) {
360 GEM_BUG_ON(port[1].count);
361 execlists_context_status_change(port[1].request,
362 INTEL_CONTEXT_SCHEDULE_IN);
363 desc[1] = execlists_update_context(port[1].request);
Chris Wilsonae9a0432017-02-07 10:23:19 +0000364 GEM_DEBUG_EXEC(port[1].context_id = upper_32_bits(desc[1]));
Chris Wilson70c2a242016-09-09 14:11:46 +0100365 port[1].count = 1;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100366 } else {
367 desc[1] = 0;
368 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100369 GEM_BUG_ON(desc[0] == desc[1]);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100370
371 /* You must always write both descriptors in the order below. */
372 writel(upper_32_bits(desc[1]), elsp);
373 writel(lower_32_bits(desc[1]), elsp);
374
375 writel(upper_32_bits(desc[0]), elsp);
376 /* The context is automatically loaded after the following */
377 writel(lower_32_bits(desc[0]), elsp);
378}
379
Chris Wilson70c2a242016-09-09 14:11:46 +0100380static bool ctx_single_port_submission(const struct i915_gem_context *ctx)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100381{
Chris Wilson70c2a242016-09-09 14:11:46 +0100382 return (IS_ENABLED(CONFIG_DRM_I915_GVT) &&
Chris Wilson60958682016-12-31 11:20:11 +0000383 i915_gem_context_force_single_submission(ctx));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100384}
385
Chris Wilson70c2a242016-09-09 14:11:46 +0100386static bool can_merge_ctx(const struct i915_gem_context *prev,
387 const struct i915_gem_context *next)
Michel Thierryacdd8842014-07-24 17:04:38 +0100388{
Chris Wilson70c2a242016-09-09 14:11:46 +0100389 if (prev != next)
390 return false;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100391
Chris Wilson70c2a242016-09-09 14:11:46 +0100392 if (ctx_single_port_submission(prev))
393 return false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100394
Chris Wilson70c2a242016-09-09 14:11:46 +0100395 return true;
396}
Peter Antoine779949f2015-05-11 16:03:27 +0100397
Chris Wilson70c2a242016-09-09 14:11:46 +0100398static void execlists_dequeue(struct intel_engine_cs *engine)
399{
Chris Wilson20311bd2016-11-14 20:41:03 +0000400 struct drm_i915_gem_request *last;
Chris Wilson70c2a242016-09-09 14:11:46 +0100401 struct execlist_port *port = engine->execlist_port;
Chris Wilson20311bd2016-11-14 20:41:03 +0000402 struct rb_node *rb;
Chris Wilson70c2a242016-09-09 14:11:46 +0100403 bool submit = false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100404
Chris Wilson6c943de2017-03-17 12:07:16 +0000405 /* After execlist_first is updated, the tasklet will be rescheduled.
406 *
407 * If we are currently running (inside the tasklet) and a third
408 * party queues a request and so updates engine->execlist_first under
409 * the spinlock (which we have elided), it will atomically set the
410 * TASKLET_SCHED flag causing the us to be re-executed and pick up
411 * the change in state (the update to TASKLET_SCHED incurs a memory
412 * barrier making this cross-cpu checking safe).
413 */
414 if (!READ_ONCE(engine->execlist_first))
415 return;
416
Chris Wilson70c2a242016-09-09 14:11:46 +0100417 last = port->request;
418 if (last)
419 /* WaIdleLiteRestore:bdw,skl
420 * Apply the wa NOOPs to prevent ring:HEAD == req:TAIL
Chris Wilson9b81d552016-10-28 13:58:50 +0100421 * as we resubmit the request. See gen8_emit_breadcrumb()
Chris Wilson70c2a242016-09-09 14:11:46 +0100422 * for where we prepare the padding after the end of the
423 * request.
Michel Thierry53292cd2015-04-15 18:11:33 +0100424 */
Chris Wilson70c2a242016-09-09 14:11:46 +0100425 last->tail = last->wa_tail;
426
427 GEM_BUG_ON(port[1].request);
428
429 /* Hardware submission is through 2 ports. Conceptually each port
430 * has a (RING_START, RING_HEAD, RING_TAIL) tuple. RING_START is
431 * static for a context, and unique to each, so we only execute
432 * requests belonging to a single context from each ring. RING_HEAD
433 * is maintained by the CS in the context image, it marks the place
434 * where it got up to last time, and through RING_TAIL we tell the CS
435 * where we want to execute up to this time.
436 *
437 * In this list the requests are in order of execution. Consecutive
438 * requests from the same context are adjacent in the ringbuffer. We
439 * can combine these requests into a single RING_TAIL update:
440 *
441 * RING_HEAD...req1...req2
442 * ^- RING_TAIL
443 * since to execute req2 the CS must first execute req1.
444 *
445 * Our goal then is to point each port to the end of a consecutive
446 * sequence of requests as being the most optimal (fewest wake ups
447 * and context switches) submission.
448 */
449
Tvrtko Ursulin9f7886d2017-03-21 10:55:11 +0000450 spin_lock_irq(&engine->timeline->lock);
Chris Wilson20311bd2016-11-14 20:41:03 +0000451 rb = engine->execlist_first;
452 while (rb) {
453 struct drm_i915_gem_request *cursor =
454 rb_entry(rb, typeof(*cursor), priotree.node);
455
Chris Wilson70c2a242016-09-09 14:11:46 +0100456 /* Can we combine this request with the current port? It has to
457 * be the same context/ringbuffer and not have any exceptions
458 * (e.g. GVT saying never to combine contexts).
459 *
460 * If we can combine the requests, we can execute both by
461 * updating the RING_TAIL to point to the end of the second
462 * request, and so we never need to tell the hardware about
463 * the first.
464 */
465 if (last && !can_merge_ctx(cursor->ctx, last->ctx)) {
466 /* If we are on the second port and cannot combine
467 * this request with the last, then we are done.
468 */
469 if (port != engine->execlist_port)
470 break;
471
472 /* If GVT overrides us we only ever submit port[0],
473 * leaving port[1] empty. Note that we also have
474 * to be careful that we don't queue the same
475 * context (even though a different request) to
476 * the second port.
477 */
Min Hed7ab9922016-11-16 22:05:04 +0800478 if (ctx_single_port_submission(last->ctx) ||
479 ctx_single_port_submission(cursor->ctx))
Chris Wilson70c2a242016-09-09 14:11:46 +0100480 break;
481
482 GEM_BUG_ON(last->ctx == cursor->ctx);
483
484 i915_gem_request_assign(&port->request, last);
485 port++;
486 }
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000487
Chris Wilson20311bd2016-11-14 20:41:03 +0000488 rb = rb_next(rb);
489 rb_erase(&cursor->priotree.node, &engine->execlist_queue);
490 RB_CLEAR_NODE(&cursor->priotree.node);
491 cursor->priotree.priority = INT_MAX;
492
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000493 __i915_gem_request_submit(cursor);
Tvrtko Ursulind7d96832017-02-21 11:03:00 +0000494 trace_i915_gem_request_in(cursor, port - engine->execlist_port);
Chris Wilson70c2a242016-09-09 14:11:46 +0100495 last = cursor;
496 submit = true;
Michel Thierry53292cd2015-04-15 18:11:33 +0100497 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100498 if (submit) {
Chris Wilson70c2a242016-09-09 14:11:46 +0100499 i915_gem_request_assign(&port->request, last);
Chris Wilson20311bd2016-11-14 20:41:03 +0000500 engine->execlist_first = rb;
Chris Wilson70c2a242016-09-09 14:11:46 +0100501 }
Tvrtko Ursulin9f7886d2017-03-21 10:55:11 +0000502 spin_unlock_irq(&engine->timeline->lock);
Chris Wilson70c2a242016-09-09 14:11:46 +0100503
504 if (submit)
505 execlists_submit_ports(engine);
Michel Thierryacdd8842014-07-24 17:04:38 +0100506}
507
Chris Wilson70c2a242016-09-09 14:11:46 +0100508static bool execlists_elsp_idle(struct intel_engine_cs *engine)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100509{
Chris Wilson70c2a242016-09-09 14:11:46 +0100510 return !engine->execlist_port[0].request;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100511}
512
Chris Wilson816ee792017-01-24 11:00:03 +0000513static bool execlists_elsp_ready(const struct intel_engine_cs *engine)
Ben Widawsky91a41032016-01-05 10:30:07 -0800514{
Chris Wilson816ee792017-01-24 11:00:03 +0000515 const struct execlist_port *port = engine->execlist_port;
Ben Widawsky91a41032016-01-05 10:30:07 -0800516
Chris Wilson816ee792017-01-24 11:00:03 +0000517 return port[0].count + port[1].count < 2;
Ben Widawsky91a41032016-01-05 10:30:07 -0800518}
519
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200520/*
Oscar Mateo73e4d072014-07-24 17:04:48 +0100521 * Check the unread Context Status Buffers and manage the submission of new
522 * contexts to the ELSP accordingly.
523 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100524static void intel_lrc_irq_handler(unsigned long data)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100525{
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100526 struct intel_engine_cs *engine = (struct intel_engine_cs *)data;
Chris Wilson70c2a242016-09-09 14:11:46 +0100527 struct execlist_port *port = engine->execlist_port;
Chris Wilsonc0336662016-05-06 15:40:21 +0100528 struct drm_i915_private *dev_priv = engine->i915;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100529
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100530 intel_uncore_forcewake_get(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000531
Chris Wilson899f6202017-03-21 11:33:20 +0000532 /* Prefer doing test_and_clear_bit() as a two stage operation to avoid
533 * imposing the cost of a locked atomic transaction when submitting a
534 * new request (outside of the context-switch interrupt).
535 */
536 while (test_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted)) {
Chris Wilson70c2a242016-09-09 14:11:46 +0100537 u32 __iomem *csb_mmio =
538 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine));
539 u32 __iomem *buf =
540 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_BUF_LO(engine, 0));
541 unsigned int csb, head, tail;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100542
Chris Wilson2e70b8c2017-03-23 13:48:03 +0000543 /* The write will be ordered by the uncached read (itself
544 * a memory barrier), so we do not need another in the form
545 * of a locked instruction. The race between the interrupt
546 * handler and the split test/clear is harmless as we order
547 * our clear before the CSB read. If the interrupt arrived
548 * first between the test and the clear, we read the updated
549 * CSB and clear the bit. If the interrupt arrives as we read
550 * the CSB or later (i.e. after we had cleared the bit) the bit
551 * is set and we do a new loop.
552 */
553 __clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
Chris Wilson70c2a242016-09-09 14:11:46 +0100554 csb = readl(csb_mmio);
555 head = GEN8_CSB_READ_PTR(csb);
556 tail = GEN8_CSB_WRITE_PTR(csb);
Chris Wilsona37951a2017-01-24 11:00:06 +0000557 if (head == tail)
558 break;
559
Chris Wilson70c2a242016-09-09 14:11:46 +0100560 if (tail < head)
561 tail += GEN8_CSB_ENTRIES;
Chris Wilsona37951a2017-01-24 11:00:06 +0000562 do {
Chris Wilson70c2a242016-09-09 14:11:46 +0100563 unsigned int idx = ++head % GEN8_CSB_ENTRIES;
564 unsigned int status = readl(buf + 2 * idx);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100565
Chris Wilson2ffe80a2017-02-06 17:05:02 +0000566 /* We are flying near dragons again.
567 *
568 * We hold a reference to the request in execlist_port[]
569 * but no more than that. We are operating in softirq
570 * context and so cannot hold any mutex or sleep. That
571 * prevents us stopping the requests we are processing
572 * in port[] from being retired simultaneously (the
573 * breadcrumb will be complete before we see the
574 * context-switch). As we only hold the reference to the
575 * request, any pointer chasing underneath the request
576 * is subject to a potential use-after-free. Thus we
577 * store all of the bookkeeping within port[] as
578 * required, and avoid using unguarded pointers beneath
579 * request itself. The same applies to the atomic
580 * status notifier.
581 */
582
Chris Wilson70c2a242016-09-09 14:11:46 +0100583 if (!(status & GEN8_CTX_STATUS_COMPLETED_MASK))
584 continue;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100585
Chris Wilson86aa7e72017-01-23 11:31:32 +0000586 /* Check the context/desc id for this event matches */
Chris Wilsonae9a0432017-02-07 10:23:19 +0000587 GEM_DEBUG_BUG_ON(readl(buf + 2 * idx + 1) !=
588 port[0].context_id);
Chris Wilson86aa7e72017-01-23 11:31:32 +0000589
Chris Wilson70c2a242016-09-09 14:11:46 +0100590 GEM_BUG_ON(port[0].count == 0);
591 if (--port[0].count == 0) {
592 GEM_BUG_ON(status & GEN8_CTX_STATUS_PREEMPTED);
Chris Wilsonfe9ae7a2017-02-23 14:50:31 +0000593 GEM_BUG_ON(!i915_gem_request_completed(port[0].request));
Chris Wilson70c2a242016-09-09 14:11:46 +0100594 execlists_context_status_change(port[0].request,
595 INTEL_CONTEXT_SCHEDULE_OUT);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100596
Tvrtko Ursulind7d96832017-02-21 11:03:00 +0000597 trace_i915_gem_request_out(port[0].request);
Chris Wilson70c2a242016-09-09 14:11:46 +0100598 i915_gem_request_put(port[0].request);
599 port[0] = port[1];
600 memset(&port[1], 0, sizeof(port[1]));
Chris Wilson70c2a242016-09-09 14:11:46 +0100601 }
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000602
Chris Wilson70c2a242016-09-09 14:11:46 +0100603 GEM_BUG_ON(port[0].count == 0 &&
604 !(status & GEN8_CTX_STATUS_ACTIVE_IDLE));
Chris Wilsona37951a2017-01-24 11:00:06 +0000605 } while (head < tail);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000606
Chris Wilson70c2a242016-09-09 14:11:46 +0100607 writel(_MASKED_FIELD(GEN8_CSB_READ_PTR_MASK,
608 GEN8_CSB_WRITE_PTR(csb) << 8),
609 csb_mmio);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000610 }
611
Chris Wilson70c2a242016-09-09 14:11:46 +0100612 if (execlists_elsp_ready(engine))
613 execlists_dequeue(engine);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000614
Chris Wilson70c2a242016-09-09 14:11:46 +0100615 intel_uncore_forcewake_put(dev_priv, engine->fw_domains);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100616}
617
Chris Wilson20311bd2016-11-14 20:41:03 +0000618static bool insert_request(struct i915_priotree *pt, struct rb_root *root)
619{
620 struct rb_node **p, *rb;
621 bool first = true;
622
623 /* most positive priority is scheduled first, equal priorities fifo */
624 rb = NULL;
625 p = &root->rb_node;
626 while (*p) {
627 struct i915_priotree *pos;
628
629 rb = *p;
630 pos = rb_entry(rb, typeof(*pos), node);
631 if (pt->priority > pos->priority) {
632 p = &rb->rb_left;
633 } else {
634 p = &rb->rb_right;
635 first = false;
636 }
637 }
638 rb_link_node(&pt->node, rb, p);
639 rb_insert_color(&pt->node, root);
640
641 return first;
642}
643
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +0100644static void execlists_submit_request(struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100645{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000646 struct intel_engine_cs *engine = request->engine;
Chris Wilson5590af32016-09-09 14:11:54 +0100647 unsigned long flags;
Michel Thierryacdd8842014-07-24 17:04:38 +0100648
Chris Wilson663f71e2016-11-14 20:41:00 +0000649 /* Will be called from irq-context when using foreign fences. */
650 spin_lock_irqsave(&engine->timeline->lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +0100651
Chris Wilson38332812017-01-24 11:00:07 +0000652 if (insert_request(&request->priotree, &engine->execlist_queue)) {
Chris Wilson20311bd2016-11-14 20:41:03 +0000653 engine->execlist_first = &request->priotree.node;
Chris Wilson48ea2552017-01-24 11:00:08 +0000654 if (execlists_elsp_ready(engine))
Chris Wilson38332812017-01-24 11:00:07 +0000655 tasklet_hi_schedule(&engine->irq_tasklet);
656 }
Michel Thierryacdd8842014-07-24 17:04:38 +0100657
Chris Wilson663f71e2016-11-14 20:41:00 +0000658 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +0100659}
660
Chris Wilson20311bd2016-11-14 20:41:03 +0000661static struct intel_engine_cs *
662pt_lock_engine(struct i915_priotree *pt, struct intel_engine_cs *locked)
663{
664 struct intel_engine_cs *engine;
665
666 engine = container_of(pt,
667 struct drm_i915_gem_request,
668 priotree)->engine;
669 if (engine != locked) {
670 if (locked)
671 spin_unlock_irq(&locked->timeline->lock);
672 spin_lock_irq(&engine->timeline->lock);
673 }
674
675 return engine;
676}
677
678static void execlists_schedule(struct drm_i915_gem_request *request, int prio)
679{
680 struct intel_engine_cs *engine = NULL;
681 struct i915_dependency *dep, *p;
682 struct i915_dependency stack;
683 LIST_HEAD(dfs);
684
685 if (prio <= READ_ONCE(request->priotree.priority))
686 return;
687
Chris Wilson70cd1472016-11-28 14:36:49 +0000688 /* Need BKL in order to use the temporary link inside i915_dependency */
689 lockdep_assert_held(&request->i915->drm.struct_mutex);
Chris Wilson20311bd2016-11-14 20:41:03 +0000690
691 stack.signaler = &request->priotree;
692 list_add(&stack.dfs_link, &dfs);
693
694 /* Recursively bump all dependent priorities to match the new request.
695 *
696 * A naive approach would be to use recursion:
697 * static void update_priorities(struct i915_priotree *pt, prio) {
698 * list_for_each_entry(dep, &pt->signalers_list, signal_link)
699 * update_priorities(dep->signal, prio)
700 * insert_request(pt);
701 * }
702 * but that may have unlimited recursion depth and so runs a very
703 * real risk of overunning the kernel stack. Instead, we build
704 * a flat list of all dependencies starting with the current request.
705 * As we walk the list of dependencies, we add all of its dependencies
706 * to the end of the list (this may include an already visited
707 * request) and continue to walk onwards onto the new dependencies. The
708 * end result is a topological list of requests in reverse order, the
709 * last element in the list is the request we must execute first.
710 */
711 list_for_each_entry_safe(dep, p, &dfs, dfs_link) {
712 struct i915_priotree *pt = dep->signaler;
713
714 list_for_each_entry(p, &pt->signalers_list, signal_link)
715 if (prio > READ_ONCE(p->signaler->priority))
716 list_move_tail(&p->dfs_link, &dfs);
717
Chris Wilson0798cff2016-12-05 14:29:41 +0000718 list_safe_reset_next(dep, p, dfs_link);
Chris Wilson20311bd2016-11-14 20:41:03 +0000719 if (!RB_EMPTY_NODE(&pt->node))
720 continue;
721
722 engine = pt_lock_engine(pt, engine);
723
724 /* If it is not already in the rbtree, we can update the
725 * priority inplace and skip over it (and its dependencies)
726 * if it is referenced *again* as we descend the dfs.
727 */
728 if (prio > pt->priority && RB_EMPTY_NODE(&pt->node)) {
729 pt->priority = prio;
730 list_del_init(&dep->dfs_link);
731 }
732 }
733
734 /* Fifo and depth-first replacement ensure our deps execute before us */
735 list_for_each_entry_safe_reverse(dep, p, &dfs, dfs_link) {
736 struct i915_priotree *pt = dep->signaler;
737
738 INIT_LIST_HEAD(&dep->dfs_link);
739
740 engine = pt_lock_engine(pt, engine);
741
742 if (prio <= pt->priority)
743 continue;
744
745 GEM_BUG_ON(RB_EMPTY_NODE(&pt->node));
746
747 pt->priority = prio;
748 rb_erase(&pt->node, &engine->execlist_queue);
749 if (insert_request(pt, &engine->execlist_queue))
750 engine->execlist_first = &pt->node;
751 }
752
753 if (engine)
754 spin_unlock_irq(&engine->timeline->lock);
755
756 /* XXX Do we need to preempt to make room for us and our deps? */
757}
758
Chris Wilsone8a9c582016-12-18 15:37:20 +0000759static int execlists_context_pin(struct intel_engine_cs *engine,
760 struct i915_gem_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000761{
Chris Wilson9021ad02016-05-24 14:53:37 +0100762 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson2947e402016-12-18 15:37:23 +0000763 unsigned int flags;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100764 void *vaddr;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000765 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000766
Chris Wilson91c8a322016-07-05 10:40:23 +0100767 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000768
Chris Wilson9021ad02016-05-24 14:53:37 +0100769 if (ce->pin_count++)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100770 return 0;
Chris Wilsona533b4b2017-03-16 17:16:28 +0000771 GEM_BUG_ON(!ce->pin_count); /* no overflow please! */
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100772
Chris Wilsone8a9c582016-12-18 15:37:20 +0000773 if (!ce->state) {
774 ret = execlists_context_deferred_alloc(ctx, engine);
775 if (ret)
776 goto err;
777 }
Chris Wilson56f6e0a2017-01-05 15:30:20 +0000778 GEM_BUG_ON(!ce->state);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000779
Chris Wilson72b72ae2017-02-10 10:14:22 +0000780 flags = PIN_GLOBAL | PIN_HIGH;
Daniele Ceraolo Spuriofeef2a72016-12-23 15:56:22 -0800781 if (ctx->ggtt_offset_bias)
782 flags |= PIN_OFFSET_BIAS | ctx->ggtt_offset_bias;
Chris Wilson2947e402016-12-18 15:37:23 +0000783
784 ret = i915_vma_pin(ce->state, 0, GEN8_LR_CONTEXT_ALIGN, flags);
Nick Hoathe84fe802015-09-11 12:53:46 +0100785 if (ret)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100786 goto err;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000787
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100788 vaddr = i915_gem_object_pin_map(ce->state->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100789 if (IS_ERR(vaddr)) {
790 ret = PTR_ERR(vaddr);
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100791 goto unpin_vma;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000792 }
793
Daniele Ceraolo Spuriod3ef1af2016-12-23 15:56:21 -0800794 ret = intel_ring_pin(ce->ring, ctx->ggtt_offset_bias);
Nick Hoathe84fe802015-09-11 12:53:46 +0100795 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100796 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +0100797
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000798 intel_lr_context_descriptor_update(ctx, engine);
Chris Wilson9021ad02016-05-24 14:53:37 +0100799
Chris Wilsona3aabe82016-10-04 21:11:26 +0100800 ce->lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
801 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100802 i915_ggtt_offset(ce->ring->vma);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100803
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100804 ce->state->obj->mm.dirty = true;
Daniel Vettere93c28f2015-09-02 14:33:42 +0200805
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100806 i915_gem_context_get(ctx);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100807 return 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000808
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100809unpin_map:
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100810 i915_gem_object_unpin_map(ce->state->obj);
811unpin_vma:
812 __i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100813err:
Chris Wilson9021ad02016-05-24 14:53:37 +0100814 ce->pin_count = 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000815 return ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000816}
817
Chris Wilsone8a9c582016-12-18 15:37:20 +0000818static void execlists_context_unpin(struct intel_engine_cs *engine,
819 struct i915_gem_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +0000820{
Chris Wilson9021ad02016-05-24 14:53:37 +0100821 struct intel_context *ce = &ctx->engine[engine->id];
Daniel Vetteraf3302b2015-12-04 17:27:15 +0100822
Chris Wilson91c8a322016-07-05 10:40:23 +0100823 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson9021ad02016-05-24 14:53:37 +0100824 GEM_BUG_ON(ce->pin_count == 0);
Tvrtko Ursulin321fe302016-01-28 10:29:55 +0000825
Chris Wilson9021ad02016-05-24 14:53:37 +0100826 if (--ce->pin_count)
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100827 return;
828
Chris Wilsonaad29fb2016-08-02 22:50:23 +0100829 intel_ring_unpin(ce->ring);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100830
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100831 i915_gem_object_unpin_map(ce->state->obj);
832 i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100833
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100834 i915_gem_context_put(ctx);
Oscar Mateodcb4c122014-11-13 10:28:10 +0000835}
836
Chris Wilsonf73e7392016-12-18 15:37:24 +0000837static int execlists_request_alloc(struct drm_i915_gem_request *request)
Chris Wilsonef11c012016-12-18 15:37:19 +0000838{
839 struct intel_engine_cs *engine = request->engine;
840 struct intel_context *ce = &request->ctx->engine[engine->id];
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000841 u32 *cs;
Chris Wilsonef11c012016-12-18 15:37:19 +0000842 int ret;
843
Chris Wilsone8a9c582016-12-18 15:37:20 +0000844 GEM_BUG_ON(!ce->pin_count);
845
Chris Wilsonef11c012016-12-18 15:37:19 +0000846 /* Flush enough space to reduce the likelihood of waiting after
847 * we start building the request - in which case we will just
848 * have to repeat work.
849 */
850 request->reserved_space += EXECLISTS_REQUEST_SIZE;
851
Chris Wilsone8a9c582016-12-18 15:37:20 +0000852 GEM_BUG_ON(!ce->ring);
Chris Wilsonef11c012016-12-18 15:37:19 +0000853 request->ring = ce->ring;
854
Chris Wilsonef11c012016-12-18 15:37:19 +0000855 if (i915.enable_guc_submission) {
856 /*
857 * Check that the GuC has space for the request before
858 * going any further, as the i915_add_request() call
859 * later on mustn't fail ...
860 */
861 ret = i915_guc_wq_reserve(request);
862 if (ret)
Chris Wilsone8a9c582016-12-18 15:37:20 +0000863 goto err;
Chris Wilsonef11c012016-12-18 15:37:19 +0000864 }
865
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000866 cs = intel_ring_begin(request, 0);
867 if (IS_ERR(cs)) {
868 ret = PTR_ERR(cs);
Chris Wilsonef11c012016-12-18 15:37:19 +0000869 goto err_unreserve;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000870 }
Chris Wilsonef11c012016-12-18 15:37:19 +0000871
872 if (!ce->initialised) {
873 ret = engine->init_context(request);
874 if (ret)
875 goto err_unreserve;
876
877 ce->initialised = true;
878 }
879
880 /* Note that after this point, we have committed to using
881 * this request as it is being used to both track the
882 * state of engine initialisation and liveness of the
883 * golden renderstate above. Think twice before you try
884 * to cancel/unwind this request now.
885 */
886
887 request->reserved_space -= EXECLISTS_REQUEST_SIZE;
888 return 0;
889
890err_unreserve:
891 if (i915.enable_guc_submission)
892 i915_guc_wq_unreserve(request);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000893err:
Chris Wilsonef11c012016-12-18 15:37:19 +0000894 return ret;
895}
896
Arun Siluvery9e000842015-07-03 14:27:31 +0100897/*
898 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
899 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
900 * but there is a slight complication as this is applied in WA batch where the
901 * values are only initialized once so we cannot take register value at the
902 * beginning and reuse it further; hence we save its value to memory, upload a
903 * constant value with bit21 set and then we restore it back with the saved value.
904 * To simplify the WA, a constant value is formed by using the default value
905 * of this register. This shouldn't be a problem because we are only modifying
906 * it for a short period and this batch in non-premptible. We can ofcourse
907 * use additional instructions that read the actual value of the register
908 * at that time and set our bit of interest but it makes the WA complicated.
909 *
910 * This WA is also required for Gen9 so extracting as a function avoids
911 * code duplication.
912 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000913static u32 *
914gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery9e000842015-07-03 14:27:31 +0100915{
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000916 *batch++ = MI_STORE_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
917 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
918 *batch++ = i915_ggtt_offset(engine->scratch) + 256;
919 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +0100920
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000921 *batch++ = MI_LOAD_REGISTER_IMM(1);
922 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
923 *batch++ = 0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES;
Arun Siluvery9e000842015-07-03 14:27:31 +0100924
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +0000925 batch = gen8_emit_pipe_control(batch,
926 PIPE_CONTROL_CS_STALL |
927 PIPE_CONTROL_DC_FLUSH_ENABLE,
928 0);
Arun Siluvery9e000842015-07-03 14:27:31 +0100929
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000930 *batch++ = MI_LOAD_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
931 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
932 *batch++ = i915_ggtt_offset(engine->scratch) + 256;
933 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +0100934
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000935 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100936}
937
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200938/*
939 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
940 * initialized at the beginning and shared across all contexts but this field
941 * helps us to have multiple batches at different offsets and select them based
942 * on a criteria. At the moment this batch always start at the beginning of the page
943 * and at this point we don't have multiple wa_ctx batch buffers.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100944 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200945 * The number of WA applied are not known at the beginning; we use this field
946 * to return the no of DWORDS written.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100947 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200948 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
949 * so it adds NOOPs as padding to make it cacheline aligned.
950 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
951 * makes a complete batch buffer.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100952 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000953static u32 *gen8_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery17ee9502015-06-19 19:07:01 +0100954{
Arun Siluvery7ad00d12015-06-19 18:37:12 +0100955 /* WaDisableCtxRestoreArbitration:bdw,chv */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000956 *batch++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100957
Arun Siluveryc82435b2015-06-19 18:37:13 +0100958 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000959 if (IS_BROADWELL(engine->i915))
960 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluveryc82435b2015-06-19 18:37:13 +0100961
Arun Siluvery0160f052015-06-23 15:46:57 +0100962 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
963 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +0000964 batch = gen8_emit_pipe_control(batch,
965 PIPE_CONTROL_FLUSH_L3 |
966 PIPE_CONTROL_GLOBAL_GTT_IVB |
967 PIPE_CONTROL_CS_STALL |
968 PIPE_CONTROL_QW_WRITE,
969 i915_ggtt_offset(engine->scratch) +
970 2 * CACHELINE_BYTES);
Arun Siluvery0160f052015-06-23 15:46:57 +0100971
Arun Siluvery17ee9502015-06-19 19:07:01 +0100972 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000973 while ((unsigned long)batch % CACHELINE_BYTES)
974 *batch++ = MI_NOOP;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100975
976 /*
977 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
978 * execution depends on the length specified in terms of cache lines
979 * in the register CTX_RCS_INDIRECT_CTX
980 */
981
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000982 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100983}
984
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200985/*
986 * This batch is started immediately after indirect_ctx batch. Since we ensure
987 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100988 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200989 * The number of DWORDS written are returned using this field.
Arun Siluvery17ee9502015-06-19 19:07:01 +0100990 *
991 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
992 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
993 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000994static u32 *gen8_init_perctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery17ee9502015-06-19 19:07:01 +0100995{
Arun Siluvery7ad00d12015-06-19 18:37:12 +0100996 /* WaDisableCtxRestoreArbitration:bdw,chv */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +0000997 *batch++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
998 *batch++ = MI_BATCH_BUFFER_END;
Arun Siluvery7ad00d12015-06-19 18:37:12 +0100999
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001000 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001001}
1002
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001003static u32 *gen9_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery0504cff2015-07-14 15:01:27 +01001004{
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001005 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt,glk */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001006 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluverya4106a72015-07-14 15:01:29 +01001007
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001008 /* WaDisableGatherAtSetShaderCommonSlice:skl,bxt,kbl,glk */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001009 *batch++ = MI_LOAD_REGISTER_IMM(1);
1010 *batch++ = i915_mmio_reg_offset(COMMON_SLICE_CHICKEN2);
1011 *batch++ = _MASKED_BIT_DISABLE(
1012 GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE);
1013 *batch++ = MI_NOOP;
Mika Kuoppala873e8172016-07-20 14:26:13 +03001014
Mika Kuoppala066d4622016-06-07 17:19:15 +03001015 /* WaClearSlmSpaceAtContextSwitch:kbl */
1016 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001017 if (IS_KBL_REVID(engine->i915, 0, KBL_REVID_A0)) {
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001018 batch = gen8_emit_pipe_control(batch,
1019 PIPE_CONTROL_FLUSH_L3 |
1020 PIPE_CONTROL_GLOBAL_GTT_IVB |
1021 PIPE_CONTROL_CS_STALL |
1022 PIPE_CONTROL_QW_WRITE,
1023 i915_ggtt_offset(engine->scratch)
1024 + 2 * CACHELINE_BYTES);
Mika Kuoppala066d4622016-06-07 17:19:15 +03001025 }
Tim Gore3485d992016-07-05 10:01:30 +01001026
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001027 /* WaMediaPoolStateCmdInWABB:bxt,glk */
Tim Gore3485d992016-07-05 10:01:30 +01001028 if (HAS_POOLED_EU(engine->i915)) {
1029 /*
1030 * EU pool configuration is setup along with golden context
1031 * during context initialization. This value depends on
1032 * device type (2x6 or 3x6) and needs to be updated based
1033 * on which subslice is disabled especially for 2x6
1034 * devices, however it is safe to load default
1035 * configuration of 3x6 device instead of masking off
1036 * corresponding bits because HW ignores bits of a disabled
1037 * subslice and drops down to appropriate config. Please
1038 * see render_state_setup() in i915_gem_render_state.c for
1039 * possible configurations, to avoid duplication they are
1040 * not shown here again.
1041 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001042 *batch++ = GEN9_MEDIA_POOL_STATE;
1043 *batch++ = GEN9_MEDIA_POOL_ENABLE;
1044 *batch++ = 0x00777000;
1045 *batch++ = 0;
1046 *batch++ = 0;
1047 *batch++ = 0;
Tim Gore3485d992016-07-05 10:01:30 +01001048 }
1049
Arun Siluvery0504cff2015-07-14 15:01:27 +01001050 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001051 while ((unsigned long)batch % CACHELINE_BYTES)
1052 *batch++ = MI_NOOP;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001053
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001054 return batch;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001055}
1056
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001057static u32 *gen9_init_perctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery0504cff2015-07-14 15:01:27 +01001058{
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001059 *batch++ = MI_BATCH_BUFFER_END;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001060
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001061 return batch;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001062}
1063
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001064#define CTX_WA_BB_OBJ_SIZE (PAGE_SIZE)
1065
1066static int lrc_setup_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001067{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001068 struct drm_i915_gem_object *obj;
1069 struct i915_vma *vma;
1070 int err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001071
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001072 obj = i915_gem_object_create(engine->i915, CTX_WA_BB_OBJ_SIZE);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001073 if (IS_ERR(obj))
1074 return PTR_ERR(obj);
1075
Chris Wilsona01cb372017-01-16 15:21:30 +00001076 vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001077 if (IS_ERR(vma)) {
1078 err = PTR_ERR(vma);
1079 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001080 }
1081
Chris Wilson48bb74e2016-08-15 10:49:04 +01001082 err = i915_vma_pin(vma, 0, PAGE_SIZE, PIN_GLOBAL | PIN_HIGH);
1083 if (err)
1084 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001085
Chris Wilson48bb74e2016-08-15 10:49:04 +01001086 engine->wa_ctx.vma = vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001087 return 0;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001088
1089err:
1090 i915_gem_object_put(obj);
1091 return err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001092}
1093
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001094static void lrc_destroy_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001095{
Chris Wilson19880c42016-08-15 10:49:05 +01001096 i915_vma_unpin_and_release(&engine->wa_ctx.vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001097}
1098
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001099typedef u32 *(*wa_bb_func_t)(struct intel_engine_cs *engine, u32 *batch);
1100
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001101static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001102{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001103 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001104 struct i915_wa_ctx_bb *wa_bb[2] = { &wa_ctx->indirect_ctx,
1105 &wa_ctx->per_ctx };
1106 wa_bb_func_t wa_bb_fn[2];
Arun Siluvery17ee9502015-06-19 19:07:01 +01001107 struct page *page;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001108 void *batch, *batch_ptr;
1109 unsigned int i;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001110 int ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001111
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001112 if (WARN_ON(engine->id != RCS || !engine->scratch))
1113 return -EINVAL;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001114
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001115 switch (INTEL_GEN(engine->i915)) {
1116 case 9:
1117 wa_bb_fn[0] = gen9_init_indirectctx_bb;
1118 wa_bb_fn[1] = gen9_init_perctx_bb;
1119 break;
1120 case 8:
1121 wa_bb_fn[0] = gen8_init_indirectctx_bb;
1122 wa_bb_fn[1] = gen8_init_perctx_bb;
1123 break;
1124 default:
1125 MISSING_CASE(INTEL_GEN(engine->i915));
Arun Siluvery5e60d792015-06-23 15:50:44 +01001126 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001127 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001128
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001129 ret = lrc_setup_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001130 if (ret) {
1131 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1132 return ret;
1133 }
1134
Chris Wilson48bb74e2016-08-15 10:49:04 +01001135 page = i915_gem_object_get_dirty_page(wa_ctx->vma->obj, 0);
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001136 batch = batch_ptr = kmap_atomic(page);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001137
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001138 /*
1139 * Emit the two workaround batch buffers, recording the offset from the
1140 * start of the workaround batch buffer object for each and their
1141 * respective sizes.
1142 */
1143 for (i = 0; i < ARRAY_SIZE(wa_bb_fn); i++) {
1144 wa_bb[i]->offset = batch_ptr - batch;
1145 if (WARN_ON(!IS_ALIGNED(wa_bb[i]->offset, CACHELINE_BYTES))) {
1146 ret = -EINVAL;
1147 break;
1148 }
1149 batch_ptr = wa_bb_fn[i](engine, batch_ptr);
1150 wa_bb[i]->size = batch_ptr - (batch + wa_bb[i]->offset);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001151 }
1152
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001153 BUG_ON(batch_ptr - batch > CTX_WA_BB_OBJ_SIZE);
1154
Arun Siluvery17ee9502015-06-19 19:07:01 +01001155 kunmap_atomic(batch);
1156 if (ret)
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001157 lrc_destroy_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001158
1159 return ret;
1160}
1161
Chris Wilson22cc4402017-02-04 11:05:19 +00001162static u32 port_seqno(struct execlist_port *port)
1163{
1164 return port->request ? port->request->global_seqno : 0;
1165}
1166
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001167static int gen8_init_common_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001168{
Chris Wilsonc0336662016-05-06 15:40:21 +01001169 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001170 int ret;
1171
1172 ret = intel_mocs_init_engine(engine);
1173 if (ret)
1174 return ret;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001175
Chris Wilsonad07dfc2016-10-07 07:53:26 +01001176 intel_engine_reset_breadcrumbs(engine);
Chris Wilsonf3b8f912017-01-05 15:30:21 +00001177 intel_engine_init_hangcheck(engine);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001178
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001179 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001180 I915_WRITE(RING_MODE_GEN7(engine),
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001181 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
Chris Wilsonf3b8f912017-01-05 15:30:21 +00001182 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
1183 engine->status_page.ggtt_offset);
1184 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001185
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001186 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", engine->name);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001187
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001188 /* After a GPU reset, we may have requests to replay */
Chris Wilsonf7470262017-01-24 15:20:21 +00001189 clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
Chris Wilson31de7352017-03-16 12:56:18 +00001190 if (!i915.enable_guc_submission && !execlists_elsp_idle(engine)) {
Chris Wilson22cc4402017-02-04 11:05:19 +00001191 DRM_DEBUG_DRIVER("Restarting %s from requests [0x%x, 0x%x]\n",
1192 engine->name,
1193 port_seqno(&engine->execlist_port[0]),
1194 port_seqno(&engine->execlist_port[1]));
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001195 engine->execlist_port[0].count = 0;
1196 engine->execlist_port[1].count = 0;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001197 execlists_submit_ports(engine);
Chris Wilsonc87d50c2016-10-04 21:11:27 +01001198 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01001199
1200 return 0;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001201}
1202
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001203static int gen8_init_render_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001204{
Chris Wilsonc0336662016-05-06 15:40:21 +01001205 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001206 int ret;
1207
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001208 ret = gen8_init_common_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001209 if (ret)
1210 return ret;
1211
1212 /* We need to disable the AsyncFlip performance optimisations in order
1213 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1214 * programmed to '1' on all products.
1215 *
1216 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1217 */
1218 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1219
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001220 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1221
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001222 return init_workarounds_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001223}
1224
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001225static int gen9_init_render_ring(struct intel_engine_cs *engine)
Damien Lespiau82ef8222015-02-09 19:33:08 +00001226{
1227 int ret;
1228
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001229 ret = gen8_init_common_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001230 if (ret)
1231 return ret;
1232
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001233 return init_workarounds_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001234}
1235
Chris Wilson821ed7d2016-09-09 14:11:53 +01001236static void reset_common_ring(struct intel_engine_cs *engine,
1237 struct drm_i915_gem_request *request)
1238{
Chris Wilson821ed7d2016-09-09 14:11:53 +01001239 struct execlist_port *port = engine->execlist_port;
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001240 struct intel_context *ce;
1241
1242 /* If the request was innocent, we leave the request in the ELSP
1243 * and will try to replay it on restarting. The context image may
1244 * have been corrupted by the reset, in which case we may have
1245 * to service a new GPU hang, but more likely we can continue on
1246 * without impact.
1247 *
1248 * If the request was guilty, we presume the context is corrupt
1249 * and have to at least restore the RING register in the context
1250 * image back to the expected values to skip over the guilty request.
1251 */
1252 if (!request || request->fence.error != -EIO)
1253 return;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001254
Chris Wilsona3aabe82016-10-04 21:11:26 +01001255 /* We want a simple context + ring to execute the breadcrumb update.
1256 * We cannot rely on the context being intact across the GPU hang,
1257 * so clear it and rebuild just what we need for the breadcrumb.
1258 * All pending requests for this context will be zapped, and any
1259 * future request will be after userspace has had the opportunity
1260 * to recreate its own state.
1261 */
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001262 ce = &request->ctx->engine[engine->id];
Chris Wilsona3aabe82016-10-04 21:11:26 +01001263 execlists_init_reg_state(ce->lrc_reg_state,
1264 request->ctx, engine, ce->ring);
1265
Chris Wilson821ed7d2016-09-09 14:11:53 +01001266 /* Move the RING_HEAD onto the breadcrumb, past the hanging batch */
Chris Wilsona3aabe82016-10-04 21:11:26 +01001267 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
1268 i915_ggtt_offset(ce->ring->vma);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001269 ce->lrc_reg_state[CTX_RING_HEAD+1] = request->postfix;
Chris Wilsona3aabe82016-10-04 21:11:26 +01001270
Chris Wilson821ed7d2016-09-09 14:11:53 +01001271 request->ring->head = request->postfix;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001272 intel_ring_update_space(request->ring);
1273
Chris Wilson821ed7d2016-09-09 14:11:53 +01001274 /* Catch up with any missed context-switch interrupts */
Chris Wilson821ed7d2016-09-09 14:11:53 +01001275 if (request->ctx != port[0].request->ctx) {
1276 i915_gem_request_put(port[0].request);
1277 port[0] = port[1];
1278 memset(&port[1], 0, sizeof(port[1]));
1279 }
1280
Chris Wilson821ed7d2016-09-09 14:11:53 +01001281 GEM_BUG_ON(request->ctx != port[0].request->ctx);
Chris Wilsona3aabe82016-10-04 21:11:26 +01001282
1283 /* Reset WaIdleLiteRestore:bdw,skl as well */
1284 request->tail = request->wa_tail - WA_TAIL_DWORDS * sizeof(u32);
Chris Wilson944a36d2017-02-17 16:38:33 +00001285 GEM_BUG_ON(!IS_ALIGNED(request->tail, 8));
Chris Wilson821ed7d2016-09-09 14:11:53 +01001286}
1287
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001288static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req)
1289{
1290 struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001291 struct intel_engine_cs *engine = req->engine;
Mika Kuoppalae7167762017-02-28 17:28:10 +02001292 const int num_lri_cmds = GEN8_3LVL_PDPES * 2;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001293 u32 *cs;
1294 int i;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001295
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001296 cs = intel_ring_begin(req, num_lri_cmds * 2 + 2);
1297 if (IS_ERR(cs))
1298 return PTR_ERR(cs);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001299
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001300 *cs++ = MI_LOAD_REGISTER_IMM(num_lri_cmds);
Mika Kuoppalae7167762017-02-28 17:28:10 +02001301 for (i = GEN8_3LVL_PDPES - 1; i >= 0; i--) {
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001302 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1303
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001304 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(engine, i));
1305 *cs++ = upper_32_bits(pd_daddr);
1306 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(engine, i));
1307 *cs++ = lower_32_bits(pd_daddr);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001308 }
1309
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001310 *cs++ = MI_NOOP;
1311 intel_ring_advance(req, cs);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001312
1313 return 0;
1314}
1315
John Harrisonbe795fc2015-05-29 17:44:03 +01001316static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
Chris Wilson803688b2016-08-02 22:50:27 +01001317 u64 offset, u32 len,
Mika Kuoppala54af56d2017-02-28 17:28:08 +02001318 const unsigned int flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001319{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001320 u32 *cs;
Oscar Mateo15648582014-07-24 17:04:32 +01001321 int ret;
1322
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001323 /* Don't rely in hw updating PDPs, specially in lite-restore.
1324 * Ideally, we should set Force PD Restore in ctx descriptor,
1325 * but we can't. Force Restore would be a second option, but
1326 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001327 * not idle). PML4 is allocated during ppgtt init so this is
1328 * not needed in 48-bit.*/
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001329 if (req->ctx->ppgtt &&
Mika Kuoppala54af56d2017-02-28 17:28:08 +02001330 (intel_engine_flag(req->engine) & req->ctx->ppgtt->pd_dirty_rings) &&
1331 !i915_vm_is_48bit(&req->ctx->ppgtt->base) &&
1332 !intel_vgpu_active(req->i915)) {
1333 ret = intel_logical_ring_emit_pdps(req);
1334 if (ret)
1335 return ret;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001336
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001337 req->ctx->ppgtt->pd_dirty_rings &= ~intel_engine_flag(req->engine);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001338 }
1339
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001340 cs = intel_ring_begin(req, 4);
1341 if (IS_ERR(cs))
1342 return PTR_ERR(cs);
Oscar Mateo15648582014-07-24 17:04:32 +01001343
1344 /* FIXME(BDW): Address space and security selectors. */
Mika Kuoppala54af56d2017-02-28 17:28:08 +02001345 *cs++ = MI_BATCH_BUFFER_START_GEN8 |
1346 (flags & I915_DISPATCH_SECURE ? 0 : BIT(8)) |
1347 (flags & I915_DISPATCH_RS ? MI_BATCH_RESOURCE_STREAMER : 0);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001348 *cs++ = lower_32_bits(offset);
1349 *cs++ = upper_32_bits(offset);
1350 *cs++ = MI_NOOP;
1351 intel_ring_advance(req, cs);
Oscar Mateo15648582014-07-24 17:04:32 +01001352
1353 return 0;
1354}
1355
Chris Wilson31bb59c2016-07-01 17:23:27 +01001356static void gen8_logical_ring_enable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001357{
Chris Wilsonc0336662016-05-06 15:40:21 +01001358 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001359 I915_WRITE_IMR(engine,
1360 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1361 POSTING_READ_FW(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001362}
1363
Chris Wilson31bb59c2016-07-01 17:23:27 +01001364static void gen8_logical_ring_disable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001365{
Chris Wilsonc0336662016-05-06 15:40:21 +01001366 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001367 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001368}
1369
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001370static int gen8_emit_flush(struct drm_i915_gem_request *request, u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001371{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001372 u32 cmd, *cs;
Oscar Mateo47122742014-07-24 17:04:28 +01001373
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001374 cs = intel_ring_begin(request, 4);
1375 if (IS_ERR(cs))
1376 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001377
1378 cmd = MI_FLUSH_DW + 1;
1379
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001380 /* We always require a command barrier so that subsequent
1381 * commands, such as breadcrumb interrupts, are strictly ordered
1382 * wrt the contents of the write cache being flushed to memory
1383 * (and thus being coherent from the CPU).
1384 */
1385 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1386
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001387 if (mode & EMIT_INVALIDATE) {
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001388 cmd |= MI_INVALIDATE_TLB;
Chris Wilson1dae2df2016-08-02 22:50:19 +01001389 if (request->engine->id == VCS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001390 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001391 }
1392
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001393 *cs++ = cmd;
1394 *cs++ = I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT;
1395 *cs++ = 0; /* upper addr */
1396 *cs++ = 0; /* value */
1397 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001398
1399 return 0;
1400}
1401
John Harrison7deb4d32015-05-29 17:43:59 +01001402static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001403 u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001404{
Chris Wilsonb5321f32016-08-02 22:50:18 +01001405 struct intel_engine_cs *engine = request->engine;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001406 u32 scratch_addr =
1407 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001408 bool vf_flush_wa = false, dc_flush_wa = false;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001409 u32 *cs, flags = 0;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001410 int len;
Oscar Mateo47122742014-07-24 17:04:28 +01001411
1412 flags |= PIPE_CONTROL_CS_STALL;
1413
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001414 if (mode & EMIT_FLUSH) {
Oscar Mateo47122742014-07-24 17:04:28 +01001415 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1416 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08001417 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01001418 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001419 }
1420
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001421 if (mode & EMIT_INVALIDATE) {
Oscar Mateo47122742014-07-24 17:04:28 +01001422 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1423 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1424 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1425 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1426 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1427 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1428 flags |= PIPE_CONTROL_QW_WRITE;
1429 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01001430
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001431 /*
1432 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1433 * pipe control.
1434 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001435 if (IS_GEN9(request->i915))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001436 vf_flush_wa = true;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001437
1438 /* WaForGAMHang:kbl */
1439 if (IS_KBL_REVID(request->i915, 0, KBL_REVID_B0))
1440 dc_flush_wa = true;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001441 }
Imre Deak9647ff32015-01-25 13:27:11 -08001442
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001443 len = 6;
1444
1445 if (vf_flush_wa)
1446 len += 6;
1447
1448 if (dc_flush_wa)
1449 len += 12;
1450
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001451 cs = intel_ring_begin(request, len);
1452 if (IS_ERR(cs))
1453 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001454
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001455 if (vf_flush_wa)
1456 cs = gen8_emit_pipe_control(cs, 0, 0);
Imre Deak9647ff32015-01-25 13:27:11 -08001457
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001458 if (dc_flush_wa)
1459 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_DC_FLUSH_ENABLE,
1460 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001461
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001462 cs = gen8_emit_pipe_control(cs, flags, scratch_addr);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001463
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001464 if (dc_flush_wa)
1465 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_CS_STALL, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001466
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001467 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001468
1469 return 0;
1470}
1471
Chris Wilson7c17d372016-01-20 15:43:35 +02001472/*
1473 * Reserve space for 2 NOOPs at the end of each request to be
1474 * used as a workaround for not being allowed to do lite
1475 * restore with HEAD==TAIL (WaIdleLiteRestore).
1476 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001477static void gen8_emit_wa_tail(struct drm_i915_gem_request *request, u32 *cs)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001478{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001479 *cs++ = MI_NOOP;
1480 *cs++ = MI_NOOP;
1481 request->wa_tail = intel_ring_offset(request, cs);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001482}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001483
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001484static void gen8_emit_breadcrumb(struct drm_i915_gem_request *request, u32 *cs)
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001485{
Chris Wilson7c17d372016-01-20 15:43:35 +02001486 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
1487 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001488
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001489 *cs++ = (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW;
1490 *cs++ = intel_hws_seqno_address(request->engine) | MI_FLUSH_DW_USE_GTT;
1491 *cs++ = 0;
1492 *cs++ = request->global_seqno;
1493 *cs++ = MI_USER_INTERRUPT;
1494 *cs++ = MI_NOOP;
1495 request->tail = intel_ring_offset(request, cs);
Chris Wilson944a36d2017-02-17 16:38:33 +00001496 GEM_BUG_ON(!IS_ALIGNED(request->tail, 8));
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001497
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001498 gen8_emit_wa_tail(request, cs);
Chris Wilson7c17d372016-01-20 15:43:35 +02001499}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001500
Chris Wilson98f29e82016-10-28 13:58:51 +01001501static const int gen8_emit_breadcrumb_sz = 6 + WA_TAIL_DWORDS;
1502
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001503static void gen8_emit_breadcrumb_render(struct drm_i915_gem_request *request,
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001504 u32 *cs)
Chris Wilson7c17d372016-01-20 15:43:35 +02001505{
Michał Winiarskice81a652016-04-12 15:51:55 +02001506 /* We're using qword write, seqno should be aligned to 8 bytes. */
1507 BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
1508
Chris Wilson7c17d372016-01-20 15:43:35 +02001509 /* w/a for post sync ops following a GPGPU operation we
1510 * need a prior CS_STALL, which is emitted by the flush
1511 * following the batch.
Michel Thierry53292cd2015-04-15 18:11:33 +01001512 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001513 *cs++ = GFX_OP_PIPE_CONTROL(6);
1514 *cs++ = PIPE_CONTROL_GLOBAL_GTT_IVB | PIPE_CONTROL_CS_STALL |
1515 PIPE_CONTROL_QW_WRITE;
1516 *cs++ = intel_hws_seqno_address(request->engine);
1517 *cs++ = 0;
1518 *cs++ = request->global_seqno;
Michał Winiarskice81a652016-04-12 15:51:55 +02001519 /* We're thrashing one dword of HWS. */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001520 *cs++ = 0;
1521 *cs++ = MI_USER_INTERRUPT;
1522 *cs++ = MI_NOOP;
1523 request->tail = intel_ring_offset(request, cs);
Chris Wilson944a36d2017-02-17 16:38:33 +00001524 GEM_BUG_ON(!IS_ALIGNED(request->tail, 8));
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001525
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001526 gen8_emit_wa_tail(request, cs);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001527}
1528
Chris Wilson98f29e82016-10-28 13:58:51 +01001529static const int gen8_emit_breadcrumb_render_sz = 8 + WA_TAIL_DWORDS;
1530
John Harrison87531812015-05-29 17:43:44 +01001531static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
Thomas Daniele7778be2014-12-02 12:50:48 +00001532{
1533 int ret;
1534
Tvrtko Ursulin4ac96592017-02-14 15:00:17 +00001535 ret = intel_ring_workarounds_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001536 if (ret)
1537 return ret;
1538
Peter Antoine3bbaba02015-07-10 20:13:11 +03001539 ret = intel_rcs_context_init_mocs(req);
1540 /*
1541 * Failing to program the MOCS is non-fatal.The system will not
1542 * run at peak performance. So generate an error and carry on.
1543 */
1544 if (ret)
1545 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
1546
Chris Wilson4e50f082016-10-28 13:58:31 +01001547 return i915_gem_render_state_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00001548}
1549
Oscar Mateo73e4d072014-07-24 17:04:48 +01001550/**
1551 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001552 * @engine: Engine Command Streamer.
Oscar Mateo73e4d072014-07-24 17:04:48 +01001553 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001554void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01001555{
John Harrison6402c332014-10-31 12:00:26 +00001556 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001557
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001558 /*
1559 * Tasklet cannot be active at this point due intel_mark_active/idle
1560 * so this is just for documentation.
1561 */
1562 if (WARN_ON(test_bit(TASKLET_STATE_SCHED, &engine->irq_tasklet.state)))
1563 tasklet_kill(&engine->irq_tasklet);
1564
Chris Wilsonc0336662016-05-06 15:40:21 +01001565 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00001566
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001567 if (engine->buffer) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001568 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00001569 }
Oscar Mateo48d82382014-07-24 17:04:23 +01001570
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001571 if (engine->cleanup)
1572 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01001573
Chris Wilson57e88532016-08-15 10:48:57 +01001574 if (engine->status_page.vma) {
1575 i915_gem_object_unpin_map(engine->status_page.vma->obj);
1576 engine->status_page.vma = NULL;
Oscar Mateo48d82382014-07-24 17:04:23 +01001577 }
Chris Wilsone8a9c582016-12-18 15:37:20 +00001578
1579 intel_engine_cleanup_common(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001580
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001581 lrc_destroy_wa_ctx(engine);
Chris Wilsonc0336662016-05-06 15:40:21 +01001582 engine->i915 = NULL;
Akash Goel3b3f1652016-10-13 22:44:48 +05301583 dev_priv->engine[engine->id] = NULL;
1584 kfree(engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01001585}
1586
Chris Wilsonff44ad52017-03-16 17:13:03 +00001587static void execlists_set_default_submission(struct intel_engine_cs *engine)
Chris Wilsonddd66c52016-08-02 22:50:31 +01001588{
Chris Wilsonff44ad52017-03-16 17:13:03 +00001589 engine->submit_request = execlists_submit_request;
1590 engine->schedule = execlists_schedule;
Chris Wilsonc9203e82017-03-18 10:28:59 +00001591 engine->irq_tasklet.func = intel_lrc_irq_handler;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001592}
1593
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001594static void
Chris Wilsone1382ef2016-05-06 15:40:20 +01001595logical_ring_default_vfuncs(struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001596{
1597 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001598 engine->init_hw = gen8_init_common_ring;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001599 engine->reset_hw = reset_common_ring;
Chris Wilsone8a9c582016-12-18 15:37:20 +00001600
1601 engine->context_pin = execlists_context_pin;
1602 engine->context_unpin = execlists_context_unpin;
1603
Chris Wilsonf73e7392016-12-18 15:37:24 +00001604 engine->request_alloc = execlists_request_alloc;
1605
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001606 engine->emit_flush = gen8_emit_flush;
Chris Wilson9b81d552016-10-28 13:58:50 +01001607 engine->emit_breadcrumb = gen8_emit_breadcrumb;
Chris Wilson98f29e82016-10-28 13:58:51 +01001608 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_sz;
Chris Wilsonff44ad52017-03-16 17:13:03 +00001609
1610 engine->set_default_submission = execlists_set_default_submission;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001611
Chris Wilson31bb59c2016-07-01 17:23:27 +01001612 engine->irq_enable = gen8_logical_ring_enable_irq;
1613 engine->irq_disable = gen8_logical_ring_disable_irq;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001614 engine->emit_bb_start = gen8_emit_bb_start;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00001615}
1616
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001617static inline void
Dave Gordonc2c7f242016-07-13 16:03:35 +01001618logical_ring_default_irqs(struct intel_engine_cs *engine)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001619{
Dave Gordonc2c7f242016-07-13 16:03:35 +01001620 unsigned shift = engine->irq_shift;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001621 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
1622 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00001623}
1624
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001625static int
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001626lrc_setup_hws(struct intel_engine_cs *engine, struct i915_vma *vma)
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001627{
Chris Wilson57e88532016-08-15 10:48:57 +01001628 const int hws_offset = LRC_PPHWSP_PN * PAGE_SIZE;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001629 void *hws;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001630
1631 /* The HWSP is part of the default context object in LRC mode. */
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001632 hws = i915_gem_object_pin_map(vma->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001633 if (IS_ERR(hws))
1634 return PTR_ERR(hws);
Chris Wilson57e88532016-08-15 10:48:57 +01001635
1636 engine->status_page.page_addr = hws + hws_offset;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001637 engine->status_page.ggtt_offset = i915_ggtt_offset(vma) + hws_offset;
Chris Wilson57e88532016-08-15 10:48:57 +01001638 engine->status_page.vma = vma;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001639
1640 return 0;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001641}
1642
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001643static void
1644logical_ring_setup(struct intel_engine_cs *engine)
1645{
1646 struct drm_i915_private *dev_priv = engine->i915;
1647 enum forcewake_domains fw_domains;
1648
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001649 intel_engine_setup_common(engine);
1650
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001651 /* Intentionally left blank. */
1652 engine->buffer = NULL;
1653
1654 fw_domains = intel_uncore_forcewake_for_reg(dev_priv,
1655 RING_ELSP(engine),
1656 FW_REG_WRITE);
1657
1658 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1659 RING_CONTEXT_STATUS_PTR(engine),
1660 FW_REG_READ | FW_REG_WRITE);
1661
1662 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
1663 RING_CONTEXT_STATUS_BUF_BASE(engine),
1664 FW_REG_READ);
1665
1666 engine->fw_domains = fw_domains;
1667
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001668 tasklet_init(&engine->irq_tasklet,
1669 intel_lrc_irq_handler, (unsigned long)engine);
1670
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001671 logical_ring_default_vfuncs(engine);
1672 logical_ring_default_irqs(engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001673}
1674
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001675static int
1676logical_ring_init(struct intel_engine_cs *engine)
1677{
1678 struct i915_gem_context *dctx = engine->i915->kernel_context;
1679 int ret;
1680
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01001681 ret = intel_engine_init_common(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001682 if (ret)
1683 goto error;
1684
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001685 /* And setup the hardware status page. */
1686 ret = lrc_setup_hws(engine, dctx->engine[engine->id].state);
1687 if (ret) {
1688 DRM_ERROR("Failed to set up hws %s: %d\n", engine->name, ret);
1689 goto error;
1690 }
1691
1692 return 0;
1693
1694error:
1695 intel_logical_ring_cleanup(engine);
1696 return ret;
1697}
1698
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001699int logical_render_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001700{
1701 struct drm_i915_private *dev_priv = engine->i915;
1702 int ret;
1703
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001704 logical_ring_setup(engine);
1705
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001706 if (HAS_L3_DPF(dev_priv))
1707 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
1708
1709 /* Override some for render ring. */
1710 if (INTEL_GEN(dev_priv) >= 9)
1711 engine->init_hw = gen9_init_render_ring;
1712 else
1713 engine->init_hw = gen8_init_render_ring;
1714 engine->init_context = gen8_init_rcs_context;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001715 engine->emit_flush = gen8_emit_flush_render;
Chris Wilson9b81d552016-10-28 13:58:50 +01001716 engine->emit_breadcrumb = gen8_emit_breadcrumb_render;
Chris Wilson98f29e82016-10-28 13:58:51 +01001717 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_render_sz;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001718
Chris Wilsonf51455d2017-01-10 14:47:34 +00001719 ret = intel_engine_create_scratch(engine, PAGE_SIZE);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001720 if (ret)
1721 return ret;
1722
1723 ret = intel_init_workaround_bb(engine);
1724 if (ret) {
1725 /*
1726 * We continue even if we fail to initialize WA batch
1727 * because we only expect rare glitches but nothing
1728 * critical to prevent us from using GPU
1729 */
1730 DRM_ERROR("WA batch buffer initialization failed: %d\n",
1731 ret);
1732 }
1733
Tvrtko Ursulind038fc72016-12-16 13:18:42 +00001734 return logical_ring_init(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01001735}
1736
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001737int logical_xcs_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01001738{
1739 logical_ring_setup(engine);
1740
1741 return logical_ring_init(engine);
1742}
1743
Jeff McGee0cea6502015-02-13 10:27:56 -06001744static u32
Chris Wilsonc0336662016-05-06 15:40:21 +01001745make_rpcs(struct drm_i915_private *dev_priv)
Jeff McGee0cea6502015-02-13 10:27:56 -06001746{
1747 u32 rpcs = 0;
1748
1749 /*
1750 * No explicit RPCS request is needed to ensure full
1751 * slice/subslice/EU enablement prior to Gen9.
1752 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001753 if (INTEL_GEN(dev_priv) < 9)
Jeff McGee0cea6502015-02-13 10:27:56 -06001754 return 0;
1755
1756 /*
1757 * Starting in Gen9, render power gating can leave
1758 * slice/subslice/EU in a partially enabled state. We
1759 * must make an explicit request through RPCS for full
1760 * enablement.
1761 */
Imre Deak43b67992016-08-31 19:13:02 +03001762 if (INTEL_INFO(dev_priv)->sseu.has_slice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06001763 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
Imre Deakf08a0c92016-08-31 19:13:04 +03001764 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.slice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001765 GEN8_RPCS_S_CNT_SHIFT;
1766 rpcs |= GEN8_RPCS_ENABLE;
1767 }
1768
Imre Deak43b67992016-08-31 19:13:02 +03001769 if (INTEL_INFO(dev_priv)->sseu.has_subslice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06001770 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
Imre Deak57ec1712016-08-31 19:13:05 +03001771 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.subslice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001772 GEN8_RPCS_SS_CNT_SHIFT;
1773 rpcs |= GEN8_RPCS_ENABLE;
1774 }
1775
Imre Deak43b67992016-08-31 19:13:02 +03001776 if (INTEL_INFO(dev_priv)->sseu.has_eu_pg) {
1777 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001778 GEN8_RPCS_EU_MIN_SHIFT;
Imre Deak43b67992016-08-31 19:13:02 +03001779 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06001780 GEN8_RPCS_EU_MAX_SHIFT;
1781 rpcs |= GEN8_RPCS_ENABLE;
1782 }
1783
1784 return rpcs;
1785}
1786
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001787static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00001788{
1789 u32 indirect_ctx_offset;
1790
Chris Wilsonc0336662016-05-06 15:40:21 +01001791 switch (INTEL_GEN(engine->i915)) {
Michel Thierry71562912016-02-23 10:31:49 +00001792 default:
Chris Wilsonc0336662016-05-06 15:40:21 +01001793 MISSING_CASE(INTEL_GEN(engine->i915));
Michel Thierry71562912016-02-23 10:31:49 +00001794 /* fall through */
1795 case 9:
1796 indirect_ctx_offset =
1797 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
1798 break;
1799 case 8:
1800 indirect_ctx_offset =
1801 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
1802 break;
1803 }
1804
1805 return indirect_ctx_offset;
1806}
1807
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001808static void execlists_init_reg_state(u32 *regs,
Chris Wilsona3aabe82016-10-04 21:11:26 +01001809 struct i915_gem_context *ctx,
1810 struct intel_engine_cs *engine,
1811 struct intel_ring *ring)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001812{
Chris Wilsona3aabe82016-10-04 21:11:26 +01001813 struct drm_i915_private *dev_priv = engine->i915;
1814 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt ?: dev_priv->mm.aliasing_ppgtt;
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001815 u32 base = engine->mmio_base;
1816 bool rcs = engine->id == RCS;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001817
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001818 /* A context is actually a big batch buffer with several
1819 * MI_LOAD_REGISTER_IMM commands followed by (reg, value) pairs. The
1820 * values we are setting here are only for the first context restore:
1821 * on a subsequent save, the GPU will recreate this batchbuffer with new
1822 * values (including all the missing MI_LOAD_REGISTER_IMM commands that
1823 * we are not initializing here).
1824 */
1825 regs[CTX_LRI_HEADER_0] = MI_LOAD_REGISTER_IMM(rcs ? 14 : 11) |
1826 MI_LRI_FORCE_POSTED;
1827
1828 CTX_REG(regs, CTX_CONTEXT_CONTROL, RING_CONTEXT_CONTROL(engine),
1829 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
1830 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
1831 (HAS_RESOURCE_STREAMER(dev_priv) ?
1832 CTX_CTRL_RS_CTX_ENABLE : 0)));
1833 CTX_REG(regs, CTX_RING_HEAD, RING_HEAD(base), 0);
1834 CTX_REG(regs, CTX_RING_TAIL, RING_TAIL(base), 0);
1835 CTX_REG(regs, CTX_RING_BUFFER_START, RING_START(base), 0);
1836 CTX_REG(regs, CTX_RING_BUFFER_CONTROL, RING_CTL(base),
1837 RING_CTL_SIZE(ring->size) | RING_VALID);
1838 CTX_REG(regs, CTX_BB_HEAD_U, RING_BBADDR_UDW(base), 0);
1839 CTX_REG(regs, CTX_BB_HEAD_L, RING_BBADDR(base), 0);
1840 CTX_REG(regs, CTX_BB_STATE, RING_BBSTATE(base), RING_BB_PPGTT);
1841 CTX_REG(regs, CTX_SECOND_BB_HEAD_U, RING_SBBADDR_UDW(base), 0);
1842 CTX_REG(regs, CTX_SECOND_BB_HEAD_L, RING_SBBADDR(base), 0);
1843 CTX_REG(regs, CTX_SECOND_BB_STATE, RING_SBBSTATE(base), 0);
1844 if (rcs) {
1845 CTX_REG(regs, CTX_BB_PER_CTX_PTR, RING_BB_PER_CTX_PTR(base), 0);
1846 CTX_REG(regs, CTX_RCS_INDIRECT_CTX, RING_INDIRECT_CTX(base), 0);
1847 CTX_REG(regs, CTX_RCS_INDIRECT_CTX_OFFSET,
1848 RING_INDIRECT_CTX_OFFSET(base), 0);
1849
Chris Wilson48bb74e2016-08-15 10:49:04 +01001850 if (engine->wa_ctx.vma) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001851 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001852 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001853
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001854 regs[CTX_RCS_INDIRECT_CTX + 1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001855 (ggtt_offset + wa_ctx->indirect_ctx.offset) |
1856 (wa_ctx->indirect_ctx.size / CACHELINE_BYTES);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001857
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001858 regs[CTX_RCS_INDIRECT_CTX_OFFSET + 1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001859 intel_lr_indirect_ctx_offset(engine) << 6;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001860
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001861 regs[CTX_BB_PER_CTX_PTR + 1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001862 (ggtt_offset + wa_ctx->per_ctx.offset) | 0x01;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001863 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001864 }
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001865
1866 regs[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
1867
1868 CTX_REG(regs, CTX_CTX_TIMESTAMP, RING_CTX_TIMESTAMP(base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02001869 /* PDP values well be assigned later if needed */
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001870 CTX_REG(regs, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3), 0);
1871 CTX_REG(regs, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3), 0);
1872 CTX_REG(regs, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2), 0);
1873 CTX_REG(regs, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2), 0);
1874 CTX_REG(regs, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1), 0);
1875 CTX_REG(regs, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1), 0);
1876 CTX_REG(regs, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0), 0);
1877 CTX_REG(regs, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0), 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01001878
Chris Wilson949e8ab2017-02-09 14:40:36 +00001879 if (ppgtt && i915_vm_is_48bit(&ppgtt->base)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001880 /* 64b PPGTT (48bit canonical)
1881 * PDP0_DESCRIPTOR contains the base address to PML4 and
1882 * other PDP Descriptors are ignored.
1883 */
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001884 ASSIGN_CTX_PML4(ppgtt, regs);
Michel Thierry2dba3232015-07-30 11:06:23 +01001885 }
1886
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00001887 if (rcs) {
1888 regs[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
1889 CTX_REG(regs, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
1890 make_rpcs(dev_priv));
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001891 }
Chris Wilsona3aabe82016-10-04 21:11:26 +01001892}
1893
1894static int
1895populate_lr_context(struct i915_gem_context *ctx,
1896 struct drm_i915_gem_object *ctx_obj,
1897 struct intel_engine_cs *engine,
1898 struct intel_ring *ring)
1899{
1900 void *vaddr;
1901 int ret;
1902
1903 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
1904 if (ret) {
1905 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
1906 return ret;
1907 }
1908
1909 vaddr = i915_gem_object_pin_map(ctx_obj, I915_MAP_WB);
1910 if (IS_ERR(vaddr)) {
1911 ret = PTR_ERR(vaddr);
1912 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
1913 return ret;
1914 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01001915 ctx_obj->mm.dirty = true;
Chris Wilsona3aabe82016-10-04 21:11:26 +01001916
1917 /* The second page of the context object contains some fields which must
1918 * be set up prior to the first execution. */
1919
1920 execlists_init_reg_state(vaddr + LRC_STATE_PN * PAGE_SIZE,
1921 ctx, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001922
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001923 i915_gem_object_unpin_map(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001924
1925 return 0;
1926}
1927
Oscar Mateo73e4d072014-07-24 17:04:48 +01001928/**
Dave Gordonc5d46ee2016-01-05 12:21:33 +00001929 * intel_lr_context_size() - return the size of the context for an engine
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001930 * @engine: which engine to find the context size for
Dave Gordonc5d46ee2016-01-05 12:21:33 +00001931 *
1932 * Each engine may require a different amount of space for a context image,
1933 * so when allocating (or copying) an image, this function can be used to
1934 * find the right size for the specific engine.
1935 *
1936 * Return: size (in bytes) of an engine-specific context image
1937 *
1938 * Note: this size includes the HWSP, which is part of the context image
1939 * in LRC mode, but does not include the "shared data page" used with
1940 * GuC submission. The caller should account for this if using the GuC.
1941 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001942uint32_t intel_lr_context_size(struct intel_engine_cs *engine)
Oscar Mateo8c8579172014-07-24 17:04:14 +01001943{
1944 int ret = 0;
1945
Chris Wilsonc0336662016-05-06 15:40:21 +01001946 WARN_ON(INTEL_GEN(engine->i915) < 8);
Oscar Mateo8c8579172014-07-24 17:04:14 +01001947
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001948 switch (engine->id) {
Oscar Mateo8c8579172014-07-24 17:04:14 +01001949 case RCS:
Chris Wilsonc0336662016-05-06 15:40:21 +01001950 if (INTEL_GEN(engine->i915) >= 9)
Michael H. Nguyen468c6812014-11-13 17:51:49 +00001951 ret = GEN9_LR_CONTEXT_RENDER_SIZE;
1952 else
1953 ret = GEN8_LR_CONTEXT_RENDER_SIZE;
Oscar Mateo8c8579172014-07-24 17:04:14 +01001954 break;
1955 case VCS:
1956 case BCS:
1957 case VECS:
1958 case VCS2:
1959 ret = GEN8_LR_CONTEXT_OTHER_SIZE;
1960 break;
1961 }
1962
1963 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01001964}
1965
Chris Wilsone2efd132016-05-24 14:53:34 +01001966static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +01001967 struct intel_engine_cs *engine)
Oscar Mateoede7d422014-07-24 17:04:12 +01001968{
Oscar Mateo8c8579172014-07-24 17:04:14 +01001969 struct drm_i915_gem_object *ctx_obj;
Chris Wilson9021ad02016-05-24 14:53:37 +01001970 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001971 struct i915_vma *vma;
Oscar Mateo8c8579172014-07-24 17:04:14 +01001972 uint32_t context_size;
Chris Wilson7e37f882016-08-02 22:50:21 +01001973 struct intel_ring *ring;
Oscar Mateo8c8579172014-07-24 17:04:14 +01001974 int ret;
1975
Chris Wilson9021ad02016-05-24 14:53:37 +01001976 WARN_ON(ce->state);
Oscar Mateoede7d422014-07-24 17:04:12 +01001977
Chris Wilsonf51455d2017-01-10 14:47:34 +00001978 context_size = round_up(intel_lr_context_size(engine),
1979 I915_GTT_PAGE_SIZE);
Oscar Mateo8c8579172014-07-24 17:04:14 +01001980
Alex Daid1675192015-08-12 15:43:43 +01001981 /* One extra page as the sharing data between driver and GuC */
1982 context_size += PAGE_SIZE * LRC_PPHWSP_PN;
1983
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00001984 ctx_obj = i915_gem_object_create(ctx->i915, context_size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01001985 if (IS_ERR(ctx_obj)) {
Dan Carpenter3126a662015-04-30 17:30:50 +03001986 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01001987 return PTR_ERR(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01001988 }
1989
Chris Wilsona01cb372017-01-16 15:21:30 +00001990 vma = i915_vma_instance(ctx_obj, &ctx->i915->ggtt.base, NULL);
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001991 if (IS_ERR(vma)) {
1992 ret = PTR_ERR(vma);
1993 goto error_deref_obj;
1994 }
1995
Chris Wilson7e37f882016-08-02 22:50:21 +01001996 ring = intel_engine_create_ring(engine, ctx->ring_size);
Chris Wilsondca33ec2016-08-02 22:50:20 +01001997 if (IS_ERR(ring)) {
1998 ret = PTR_ERR(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01001999 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002000 }
2001
Chris Wilsondca33ec2016-08-02 22:50:20 +01002002 ret = populate_lr_context(ctx, ctx_obj, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002003 if (ret) {
2004 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002005 goto error_ring_free;
Oscar Mateo84c23772014-07-24 17:04:15 +01002006 }
2007
Chris Wilsondca33ec2016-08-02 22:50:20 +01002008 ce->ring = ring;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002009 ce->state = vma;
Chris Wilson9021ad02016-05-24 14:53:37 +01002010 ce->initialised = engine->init_context == NULL;
Oscar Mateoede7d422014-07-24 17:04:12 +01002011
2012 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002013
Chris Wilsondca33ec2016-08-02 22:50:20 +01002014error_ring_free:
Chris Wilson7e37f882016-08-02 22:50:21 +01002015 intel_ring_free(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002016error_deref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002017 i915_gem_object_put(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002018 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002019}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002020
Chris Wilson821ed7d2016-09-09 14:11:53 +01002021void intel_lr_context_resume(struct drm_i915_private *dev_priv)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002022{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002023 struct intel_engine_cs *engine;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002024 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05302025 enum intel_engine_id id;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002026
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002027 /* Because we emit WA_TAIL_DWORDS there may be a disparity
2028 * between our bookkeeping in ce->ring->head and ce->ring->tail and
2029 * that stored in context. As we only write new commands from
2030 * ce->ring->tail onwards, everything before that is junk. If the GPU
2031 * starts reading from its RING_HEAD from the context, it may try to
2032 * execute that junk and die.
2033 *
2034 * So to avoid that we reset the context images upon resume. For
2035 * simplicity, we just zero everything out.
2036 */
2037 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Akash Goel3b3f1652016-10-13 22:44:48 +05302038 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002039 struct intel_context *ce = &ctx->engine[engine->id];
2040 u32 *reg;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002041
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002042 if (!ce->state)
2043 continue;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002044
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002045 reg = i915_gem_object_pin_map(ce->state->obj,
2046 I915_MAP_WB);
2047 if (WARN_ON(IS_ERR(reg)))
2048 continue;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002049
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002050 reg += LRC_STATE_PN * PAGE_SIZE / sizeof(*reg);
2051 reg[CTX_RING_HEAD+1] = 0;
2052 reg[CTX_RING_TAIL+1] = 0;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002053
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002054 ce->state->obj->mm.dirty = true;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002055 i915_gem_object_unpin_map(ce->state->obj);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002056
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002057 ce->ring->head = ce->ring->tail = 0;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002058 intel_ring_update_space(ce->ring);
2059 }
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002060 }
2061}