blob: 80705dee92d6c7e71e3dc0226b6948e7d8cca625 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070035#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020039#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040
Chris Wilsonb4716182015-04-27 13:41:17 +010041#define RQ_BUG_ON(expr)
42
Chris Wilson05394f32010-11-08 19:18:58 +000043static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010044static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +000045static void
Chris Wilsonb4716182015-04-27 13:41:17 +010046i915_gem_object_retire__write(struct drm_i915_gem_object *obj);
47static void
48i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring);
Chris Wilson61050802012-04-17 15:31:31 +010049static void i915_gem_write_fence(struct drm_device *dev, int reg,
50 struct drm_i915_gem_object *obj);
51static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
52 struct drm_i915_fence_reg *fence,
53 bool enable);
54
Chris Wilsonc76ce032013-08-08 14:41:03 +010055static bool cpu_cache_is_coherent(struct drm_device *dev,
56 enum i915_cache_level level)
57{
58 return HAS_LLC(dev) || level != I915_CACHE_NONE;
59}
60
Chris Wilson2c225692013-08-09 12:26:45 +010061static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
62{
63 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
64 return true;
65
66 return obj->pin_display;
67}
68
Chris Wilson61050802012-04-17 15:31:31 +010069static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
70{
71 if (obj->tiling_mode)
72 i915_gem_release_mmap(obj);
73
74 /* As we do not have an associated fence register, we will force
75 * a tiling change if we ever need to acquire one.
76 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010077 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010078 obj->fence_reg = I915_FENCE_REG_NONE;
79}
80
Chris Wilson73aa8082010-09-30 11:46:12 +010081/* some bookkeeping */
82static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
83 size_t size)
84{
Daniel Vetterc20e8352013-07-24 22:40:23 +020085 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010086 dev_priv->mm.object_count++;
87 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020088 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010089}
90
91static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
92 size_t size)
93{
Daniel Vetterc20e8352013-07-24 22:40:23 +020094 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010095 dev_priv->mm.object_count--;
96 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020097 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010098}
99
Chris Wilson21dd3732011-01-26 15:55:56 +0000100static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100101i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100102{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100103 int ret;
104
Daniel Vetter7abb6902013-05-24 21:29:32 +0200105#define EXIT_COND (!i915_reset_in_progress(error) || \
106 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100107 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108 return 0;
109
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200110 /*
111 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
112 * userspace. If it takes that long something really bad is going on and
113 * we should simply try to bail out and fail as gracefully as possible.
114 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100115 ret = wait_event_interruptible_timeout(error->reset_queue,
116 EXIT_COND,
117 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200118 if (ret == 0) {
119 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
120 return -EIO;
121 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100122 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200123 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100124#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100125
Chris Wilson21dd3732011-01-26 15:55:56 +0000126 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100127}
128
Chris Wilson54cf91d2010-11-25 18:00:26 +0000129int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100130{
Daniel Vetter33196de2012-11-14 17:14:05 +0100131 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132 int ret;
133
Daniel Vetter33196de2012-11-14 17:14:05 +0100134 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100135 if (ret)
136 return ret;
137
138 ret = mutex_lock_interruptible(&dev->struct_mutex);
139 if (ret)
140 return ret;
141
Chris Wilson23bc5982010-09-29 16:10:57 +0100142 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100143 return 0;
144}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100145
Eric Anholt673a3942008-07-30 12:06:12 -0700146int
Eric Anholt5a125c32008-10-22 21:40:13 -0700147i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000148 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700149{
Chris Wilson73aa8082010-09-30 11:46:12 +0100150 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700151 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000152 struct drm_i915_gem_object *obj;
153 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700154
Chris Wilson6299f992010-11-24 12:23:44 +0000155 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100156 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700157 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800158 if (i915_gem_obj_is_pinned(obj))
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700159 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100160 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700161
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700162 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400163 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000164
Eric Anholt5a125c32008-10-22 21:40:13 -0700165 return 0;
166}
167
Chris Wilson6a2c4232014-11-04 04:51:40 -0800168static int
169i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100170{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800171 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
172 char *vaddr = obj->phys_handle->vaddr;
173 struct sg_table *st;
174 struct scatterlist *sg;
175 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100176
Chris Wilson6a2c4232014-11-04 04:51:40 -0800177 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
178 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100179
Chris Wilson6a2c4232014-11-04 04:51:40 -0800180 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
181 struct page *page;
182 char *src;
183
184 page = shmem_read_mapping_page(mapping, i);
185 if (IS_ERR(page))
186 return PTR_ERR(page);
187
188 src = kmap_atomic(page);
189 memcpy(vaddr, src, PAGE_SIZE);
190 drm_clflush_virt_range(vaddr, PAGE_SIZE);
191 kunmap_atomic(src);
192
193 page_cache_release(page);
194 vaddr += PAGE_SIZE;
195 }
196
197 i915_gem_chipset_flush(obj->base.dev);
198
199 st = kmalloc(sizeof(*st), GFP_KERNEL);
200 if (st == NULL)
201 return -ENOMEM;
202
203 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
204 kfree(st);
205 return -ENOMEM;
206 }
207
208 sg = st->sgl;
209 sg->offset = 0;
210 sg->length = obj->base.size;
211
212 sg_dma_address(sg) = obj->phys_handle->busaddr;
213 sg_dma_len(sg) = obj->base.size;
214
215 obj->pages = st;
216 obj->has_dma_mapping = true;
217 return 0;
218}
219
220static void
221i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
222{
223 int ret;
224
225 BUG_ON(obj->madv == __I915_MADV_PURGED);
226
227 ret = i915_gem_object_set_to_cpu_domain(obj, true);
228 if (ret) {
229 /* In the event of a disaster, abandon all caches and
230 * hope for the best.
231 */
232 WARN_ON(ret != -EIO);
233 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
234 }
235
236 if (obj->madv == I915_MADV_DONTNEED)
237 obj->dirty = 0;
238
239 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100240 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800241 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100242 int i;
243
244 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800245 struct page *page;
246 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100247
Chris Wilson6a2c4232014-11-04 04:51:40 -0800248 page = shmem_read_mapping_page(mapping, i);
249 if (IS_ERR(page))
250 continue;
251
252 dst = kmap_atomic(page);
253 drm_clflush_virt_range(vaddr, PAGE_SIZE);
254 memcpy(dst, vaddr, PAGE_SIZE);
255 kunmap_atomic(dst);
256
257 set_page_dirty(page);
258 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100259 mark_page_accessed(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800260 page_cache_release(page);
Chris Wilson00731152014-05-21 12:42:56 +0100261 vaddr += PAGE_SIZE;
262 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800263 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100264 }
265
Chris Wilson6a2c4232014-11-04 04:51:40 -0800266 sg_free_table(obj->pages);
267 kfree(obj->pages);
268
269 obj->has_dma_mapping = false;
270}
271
272static void
273i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
274{
275 drm_pci_free(obj->base.dev, obj->phys_handle);
276}
277
278static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
279 .get_pages = i915_gem_object_get_pages_phys,
280 .put_pages = i915_gem_object_put_pages_phys,
281 .release = i915_gem_object_release_phys,
282};
283
284static int
285drop_pages(struct drm_i915_gem_object *obj)
286{
287 struct i915_vma *vma, *next;
288 int ret;
289
290 drm_gem_object_reference(&obj->base);
291 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link)
292 if (i915_vma_unbind(vma))
293 break;
294
295 ret = i915_gem_object_put_pages(obj);
296 drm_gem_object_unreference(&obj->base);
297
298 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100299}
300
301int
302i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
303 int align)
304{
305 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800306 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100307
308 if (obj->phys_handle) {
309 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
310 return -EBUSY;
311
312 return 0;
313 }
314
315 if (obj->madv != I915_MADV_WILLNEED)
316 return -EFAULT;
317
318 if (obj->base.filp == NULL)
319 return -EINVAL;
320
Chris Wilson6a2c4232014-11-04 04:51:40 -0800321 ret = drop_pages(obj);
322 if (ret)
323 return ret;
324
Chris Wilson00731152014-05-21 12:42:56 +0100325 /* create a new object */
326 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
327 if (!phys)
328 return -ENOMEM;
329
Chris Wilson00731152014-05-21 12:42:56 +0100330 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800331 obj->ops = &i915_gem_phys_ops;
332
333 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100334}
335
336static int
337i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
338 struct drm_i915_gem_pwrite *args,
339 struct drm_file *file_priv)
340{
341 struct drm_device *dev = obj->base.dev;
342 void *vaddr = obj->phys_handle->vaddr + args->offset;
343 char __user *user_data = to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200344 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800345
346 /* We manually control the domain here and pretend that it
347 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
348 */
349 ret = i915_gem_object_wait_rendering(obj, false);
350 if (ret)
351 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100352
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700353 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100354 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
355 unsigned long unwritten;
356
357 /* The physical object once assigned is fixed for the lifetime
358 * of the obj, so we can safely drop the lock and continue
359 * to access vaddr.
360 */
361 mutex_unlock(&dev->struct_mutex);
362 unwritten = copy_from_user(vaddr, user_data, args->size);
363 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200364 if (unwritten) {
365 ret = -EFAULT;
366 goto out;
367 }
Chris Wilson00731152014-05-21 12:42:56 +0100368 }
369
Chris Wilson6a2c4232014-11-04 04:51:40 -0800370 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson00731152014-05-21 12:42:56 +0100371 i915_gem_chipset_flush(dev);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200372
373out:
374 intel_fb_obj_flush(obj, false);
375 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100376}
377
Chris Wilson42dcedd2012-11-15 11:32:30 +0000378void *i915_gem_object_alloc(struct drm_device *dev)
379{
380 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100381 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000382}
383
384void i915_gem_object_free(struct drm_i915_gem_object *obj)
385{
386 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100387 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000388}
389
Dave Airlieff72145b2011-02-07 12:16:14 +1000390static int
391i915_gem_create(struct drm_file *file,
392 struct drm_device *dev,
393 uint64_t size,
394 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700395{
Chris Wilson05394f32010-11-08 19:18:58 +0000396 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300397 int ret;
398 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700399
Dave Airlieff72145b2011-02-07 12:16:14 +1000400 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200401 if (size == 0)
402 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700403
404 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000405 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700406 if (obj == NULL)
407 return -ENOMEM;
408
Chris Wilson05394f32010-11-08 19:18:58 +0000409 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100410 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200411 drm_gem_object_unreference_unlocked(&obj->base);
412 if (ret)
413 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100414
Dave Airlieff72145b2011-02-07 12:16:14 +1000415 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700416 return 0;
417}
418
Dave Airlieff72145b2011-02-07 12:16:14 +1000419int
420i915_gem_dumb_create(struct drm_file *file,
421 struct drm_device *dev,
422 struct drm_mode_create_dumb *args)
423{
424 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300425 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000426 args->size = args->pitch * args->height;
427 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000428 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000429}
430
Dave Airlieff72145b2011-02-07 12:16:14 +1000431/**
432 * Creates a new mm object and returns a handle to it.
433 */
434int
435i915_gem_create_ioctl(struct drm_device *dev, void *data,
436 struct drm_file *file)
437{
438 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200439
Dave Airlieff72145b2011-02-07 12:16:14 +1000440 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000441 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000442}
443
Daniel Vetter8c599672011-12-14 13:57:31 +0100444static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100445__copy_to_user_swizzled(char __user *cpu_vaddr,
446 const char *gpu_vaddr, int gpu_offset,
447 int length)
448{
449 int ret, cpu_offset = 0;
450
451 while (length > 0) {
452 int cacheline_end = ALIGN(gpu_offset + 1, 64);
453 int this_length = min(cacheline_end - gpu_offset, length);
454 int swizzled_gpu_offset = gpu_offset ^ 64;
455
456 ret = __copy_to_user(cpu_vaddr + cpu_offset,
457 gpu_vaddr + swizzled_gpu_offset,
458 this_length);
459 if (ret)
460 return ret + length;
461
462 cpu_offset += this_length;
463 gpu_offset += this_length;
464 length -= this_length;
465 }
466
467 return 0;
468}
469
470static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700471__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
472 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100473 int length)
474{
475 int ret, cpu_offset = 0;
476
477 while (length > 0) {
478 int cacheline_end = ALIGN(gpu_offset + 1, 64);
479 int this_length = min(cacheline_end - gpu_offset, length);
480 int swizzled_gpu_offset = gpu_offset ^ 64;
481
482 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
483 cpu_vaddr + cpu_offset,
484 this_length);
485 if (ret)
486 return ret + length;
487
488 cpu_offset += this_length;
489 gpu_offset += this_length;
490 length -= this_length;
491 }
492
493 return 0;
494}
495
Brad Volkin4c914c02014-02-18 10:15:45 -0800496/*
497 * Pins the specified object's pages and synchronizes the object with
498 * GPU accesses. Sets needs_clflush to non-zero if the caller should
499 * flush the object from the CPU cache.
500 */
501int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
502 int *needs_clflush)
503{
504 int ret;
505
506 *needs_clflush = 0;
507
508 if (!obj->base.filp)
509 return -EINVAL;
510
511 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
512 /* If we're not in the cpu read domain, set ourself into the gtt
513 * read domain and manually flush cachelines (if required). This
514 * optimizes for the case when the gpu will dirty the data
515 * anyway again before the next pread happens. */
516 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
517 obj->cache_level);
518 ret = i915_gem_object_wait_rendering(obj, true);
519 if (ret)
520 return ret;
521 }
522
523 ret = i915_gem_object_get_pages(obj);
524 if (ret)
525 return ret;
526
527 i915_gem_object_pin_pages(obj);
528
529 return ret;
530}
531
Daniel Vetterd174bd62012-03-25 19:47:40 +0200532/* Per-page copy function for the shmem pread fastpath.
533 * Flushes invalid cachelines before reading the target if
534 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700535static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200536shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
537 char __user *user_data,
538 bool page_do_bit17_swizzling, bool needs_clflush)
539{
540 char *vaddr;
541 int ret;
542
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200543 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200544 return -EINVAL;
545
546 vaddr = kmap_atomic(page);
547 if (needs_clflush)
548 drm_clflush_virt_range(vaddr + shmem_page_offset,
549 page_length);
550 ret = __copy_to_user_inatomic(user_data,
551 vaddr + shmem_page_offset,
552 page_length);
553 kunmap_atomic(vaddr);
554
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100555 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200556}
557
Daniel Vetter23c18c72012-03-25 19:47:42 +0200558static void
559shmem_clflush_swizzled_range(char *addr, unsigned long length,
560 bool swizzled)
561{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200562 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200563 unsigned long start = (unsigned long) addr;
564 unsigned long end = (unsigned long) addr + length;
565
566 /* For swizzling simply ensure that we always flush both
567 * channels. Lame, but simple and it works. Swizzled
568 * pwrite/pread is far from a hotpath - current userspace
569 * doesn't use it at all. */
570 start = round_down(start, 128);
571 end = round_up(end, 128);
572
573 drm_clflush_virt_range((void *)start, end - start);
574 } else {
575 drm_clflush_virt_range(addr, length);
576 }
577
578}
579
Daniel Vetterd174bd62012-03-25 19:47:40 +0200580/* Only difference to the fast-path function is that this can handle bit17
581 * and uses non-atomic copy and kmap functions. */
582static int
583shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
584 char __user *user_data,
585 bool page_do_bit17_swizzling, bool needs_clflush)
586{
587 char *vaddr;
588 int ret;
589
590 vaddr = kmap(page);
591 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200592 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
593 page_length,
594 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200595
596 if (page_do_bit17_swizzling)
597 ret = __copy_to_user_swizzled(user_data,
598 vaddr, shmem_page_offset,
599 page_length);
600 else
601 ret = __copy_to_user(user_data,
602 vaddr + shmem_page_offset,
603 page_length);
604 kunmap(page);
605
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100606 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200607}
608
Eric Anholteb014592009-03-10 11:44:52 -0700609static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200610i915_gem_shmem_pread(struct drm_device *dev,
611 struct drm_i915_gem_object *obj,
612 struct drm_i915_gem_pread *args,
613 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700614{
Daniel Vetter8461d222011-12-14 13:57:32 +0100615 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700616 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100617 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100618 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100619 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200620 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200621 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200622 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700623
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200624 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700625 remain = args->size;
626
Daniel Vetter8461d222011-12-14 13:57:32 +0100627 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700628
Brad Volkin4c914c02014-02-18 10:15:45 -0800629 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100630 if (ret)
631 return ret;
632
Eric Anholteb014592009-03-10 11:44:52 -0700633 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100634
Imre Deak67d5a502013-02-18 19:28:02 +0200635 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
636 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200637 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100638
639 if (remain <= 0)
640 break;
641
Eric Anholteb014592009-03-10 11:44:52 -0700642 /* Operation in this page
643 *
Eric Anholteb014592009-03-10 11:44:52 -0700644 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700645 * page_length = bytes to copy for this page
646 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100647 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700648 page_length = remain;
649 if ((shmem_page_offset + page_length) > PAGE_SIZE)
650 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700651
Daniel Vetter8461d222011-12-14 13:57:32 +0100652 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
653 (page_to_phys(page) & (1 << 17)) != 0;
654
Daniel Vetterd174bd62012-03-25 19:47:40 +0200655 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
656 user_data, page_do_bit17_swizzling,
657 needs_clflush);
658 if (ret == 0)
659 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700660
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200661 mutex_unlock(&dev->struct_mutex);
662
Jani Nikulad330a952014-01-21 11:24:25 +0200663 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200664 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200665 /* Userspace is tricking us, but we've already clobbered
666 * its pages with the prefault and promised to write the
667 * data up to the first fault. Hence ignore any errors
668 * and just continue. */
669 (void)ret;
670 prefaulted = 1;
671 }
672
Daniel Vetterd174bd62012-03-25 19:47:40 +0200673 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
674 user_data, page_do_bit17_swizzling,
675 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700676
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200677 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100678
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100679 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100680 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100681
Chris Wilson17793c92014-03-07 08:30:36 +0000682next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700683 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100684 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700685 offset += page_length;
686 }
687
Chris Wilson4f27b752010-10-14 15:26:45 +0100688out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100689 i915_gem_object_unpin_pages(obj);
690
Eric Anholteb014592009-03-10 11:44:52 -0700691 return ret;
692}
693
Eric Anholt673a3942008-07-30 12:06:12 -0700694/**
695 * Reads data from the object referenced by handle.
696 *
697 * On error, the contents of *data are undefined.
698 */
699int
700i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000701 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700702{
703 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000704 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100705 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700706
Chris Wilson51311d02010-11-17 09:10:42 +0000707 if (args->size == 0)
708 return 0;
709
710 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200711 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000712 args->size))
713 return -EFAULT;
714
Chris Wilson4f27b752010-10-14 15:26:45 +0100715 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100716 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100717 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700718
Chris Wilson05394f32010-11-08 19:18:58 +0000719 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000720 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100721 ret = -ENOENT;
722 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100723 }
Eric Anholt673a3942008-07-30 12:06:12 -0700724
Chris Wilson7dcd2492010-09-26 20:21:44 +0100725 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000726 if (args->offset > obj->base.size ||
727 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100728 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100729 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100730 }
731
Daniel Vetter1286ff72012-05-10 15:25:09 +0200732 /* prime objects have no backing filp to GEM pread/pwrite
733 * pages from.
734 */
735 if (!obj->base.filp) {
736 ret = -EINVAL;
737 goto out;
738 }
739
Chris Wilsondb53a302011-02-03 11:57:46 +0000740 trace_i915_gem_object_pread(obj, args->offset, args->size);
741
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200742 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700743
Chris Wilson35b62a82010-09-26 20:23:38 +0100744out:
Chris Wilson05394f32010-11-08 19:18:58 +0000745 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100746unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100747 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700748 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700749}
750
Keith Packard0839ccb2008-10-30 19:38:48 -0700751/* This is the fast write path which cannot handle
752 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700753 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700754
Keith Packard0839ccb2008-10-30 19:38:48 -0700755static inline int
756fast_user_write(struct io_mapping *mapping,
757 loff_t page_base, int page_offset,
758 char __user *user_data,
759 int length)
760{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700761 void __iomem *vaddr_atomic;
762 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700763 unsigned long unwritten;
764
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700765 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700766 /* We can use the cpu mem copy function because this is X86. */
767 vaddr = (void __force*)vaddr_atomic + page_offset;
768 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700769 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700770 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100771 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700772}
773
Eric Anholt3de09aa2009-03-09 09:42:23 -0700774/**
775 * This is the fast pwrite path, where we copy the data directly from the
776 * user into the GTT, uncached.
777 */
Eric Anholt673a3942008-07-30 12:06:12 -0700778static int
Chris Wilson05394f32010-11-08 19:18:58 +0000779i915_gem_gtt_pwrite_fast(struct drm_device *dev,
780 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700781 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000782 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700783{
Jani Nikula3e31c6c2014-03-31 14:27:16 +0300784 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700785 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700786 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700787 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200788 int page_offset, page_length, ret;
789
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100790 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200791 if (ret)
792 goto out;
793
794 ret = i915_gem_object_set_to_gtt_domain(obj, true);
795 if (ret)
796 goto out_unpin;
797
798 ret = i915_gem_object_put_fence(obj);
799 if (ret)
800 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700801
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200802 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700803 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700804
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700805 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700806
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700807 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200808
Eric Anholt673a3942008-07-30 12:06:12 -0700809 while (remain > 0) {
810 /* Operation in this page
811 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700812 * page_base = page offset within aperture
813 * page_offset = offset within page
814 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700815 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100816 page_base = offset & PAGE_MASK;
817 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700818 page_length = remain;
819 if ((page_offset + remain) > PAGE_SIZE)
820 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700821
Keith Packard0839ccb2008-10-30 19:38:48 -0700822 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700823 * source page isn't available. Return the error and we'll
824 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700825 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800826 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200827 page_offset, user_data, page_length)) {
828 ret = -EFAULT;
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200829 goto out_flush;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200830 }
Eric Anholt673a3942008-07-30 12:06:12 -0700831
Keith Packard0839ccb2008-10-30 19:38:48 -0700832 remain -= page_length;
833 user_data += page_length;
834 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700835 }
Eric Anholt673a3942008-07-30 12:06:12 -0700836
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200837out_flush:
838 intel_fb_obj_flush(obj, false);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200839out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800840 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200841out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700842 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700843}
844
Daniel Vetterd174bd62012-03-25 19:47:40 +0200845/* Per-page copy function for the shmem pwrite fastpath.
846 * Flushes invalid cachelines before writing to the target if
847 * needs_clflush_before is set and flushes out any written cachelines after
848 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700849static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200850shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
851 char __user *user_data,
852 bool page_do_bit17_swizzling,
853 bool needs_clflush_before,
854 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700855{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200856 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700857 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700858
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200859 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200860 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700861
Daniel Vetterd174bd62012-03-25 19:47:40 +0200862 vaddr = kmap_atomic(page);
863 if (needs_clflush_before)
864 drm_clflush_virt_range(vaddr + shmem_page_offset,
865 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000866 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
867 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200868 if (needs_clflush_after)
869 drm_clflush_virt_range(vaddr + shmem_page_offset,
870 page_length);
871 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700872
Chris Wilson755d2212012-09-04 21:02:55 +0100873 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700874}
875
Daniel Vetterd174bd62012-03-25 19:47:40 +0200876/* Only difference to the fast-path function is that this can handle bit17
877 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700878static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200879shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
880 char __user *user_data,
881 bool page_do_bit17_swizzling,
882 bool needs_clflush_before,
883 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700884{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200885 char *vaddr;
886 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700887
Daniel Vetterd174bd62012-03-25 19:47:40 +0200888 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200889 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200890 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
891 page_length,
892 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200893 if (page_do_bit17_swizzling)
894 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100895 user_data,
896 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200897 else
898 ret = __copy_from_user(vaddr + shmem_page_offset,
899 user_data,
900 page_length);
901 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200902 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
903 page_length,
904 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200905 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100906
Chris Wilson755d2212012-09-04 21:02:55 +0100907 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700908}
909
Eric Anholt40123c12009-03-09 13:42:30 -0700910static int
Daniel Vettere244a442012-03-25 19:47:28 +0200911i915_gem_shmem_pwrite(struct drm_device *dev,
912 struct drm_i915_gem_object *obj,
913 struct drm_i915_gem_pwrite *args,
914 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700915{
Eric Anholt40123c12009-03-09 13:42:30 -0700916 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100917 loff_t offset;
918 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100919 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100920 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200921 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200922 int needs_clflush_after = 0;
923 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200924 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700925
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200926 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700927 remain = args->size;
928
Daniel Vetter8c599672011-12-14 13:57:31 +0100929 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700930
Daniel Vetter58642882012-03-25 19:47:37 +0200931 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
932 /* If we're not in the cpu write domain, set ourself into the gtt
933 * write domain and manually flush cachelines (if required). This
934 * optimizes for the case when the gpu will use the data
935 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100936 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700937 ret = i915_gem_object_wait_rendering(obj, false);
938 if (ret)
939 return ret;
Daniel Vetter58642882012-03-25 19:47:37 +0200940 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100941 /* Same trick applies to invalidate partially written cachelines read
942 * before writing. */
943 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
944 needs_clflush_before =
945 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200946
Chris Wilson755d2212012-09-04 21:02:55 +0100947 ret = i915_gem_object_get_pages(obj);
948 if (ret)
949 return ret;
950
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700951 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200952
Chris Wilson755d2212012-09-04 21:02:55 +0100953 i915_gem_object_pin_pages(obj);
954
Eric Anholt40123c12009-03-09 13:42:30 -0700955 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000956 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700957
Imre Deak67d5a502013-02-18 19:28:02 +0200958 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
959 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200960 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200961 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100962
Chris Wilson9da3da62012-06-01 15:20:22 +0100963 if (remain <= 0)
964 break;
965
Eric Anholt40123c12009-03-09 13:42:30 -0700966 /* Operation in this page
967 *
Eric Anholt40123c12009-03-09 13:42:30 -0700968 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700969 * page_length = bytes to copy for this page
970 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100971 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700972
973 page_length = remain;
974 if ((shmem_page_offset + page_length) > PAGE_SIZE)
975 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700976
Daniel Vetter58642882012-03-25 19:47:37 +0200977 /* If we don't overwrite a cacheline completely we need to be
978 * careful to have up-to-date data by first clflushing. Don't
979 * overcomplicate things and flush the entire patch. */
980 partial_cacheline_write = needs_clflush_before &&
981 ((shmem_page_offset | page_length)
982 & (boot_cpu_data.x86_clflush_size - 1));
983
Daniel Vetter8c599672011-12-14 13:57:31 +0100984 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
985 (page_to_phys(page) & (1 << 17)) != 0;
986
Daniel Vetterd174bd62012-03-25 19:47:40 +0200987 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
988 user_data, page_do_bit17_swizzling,
989 partial_cacheline_write,
990 needs_clflush_after);
991 if (ret == 0)
992 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700993
Daniel Vettere244a442012-03-25 19:47:28 +0200994 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200995 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200996 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
997 user_data, page_do_bit17_swizzling,
998 partial_cacheline_write,
999 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -07001000
Daniel Vettere244a442012-03-25 19:47:28 +02001001 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001002
Chris Wilson755d2212012-09-04 21:02:55 +01001003 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001004 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001005
Chris Wilson17793c92014-03-07 08:30:36 +00001006next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001007 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001008 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001009 offset += page_length;
1010 }
1011
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001012out:
Chris Wilson755d2212012-09-04 21:02:55 +01001013 i915_gem_object_unpin_pages(obj);
1014
Daniel Vettere244a442012-03-25 19:47:28 +02001015 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001016 /*
1017 * Fixup: Flush cpu caches in case we didn't flush the dirty
1018 * cachelines in-line while writing and the object moved
1019 * out of the cpu write domain while we've dropped the lock.
1020 */
1021 if (!needs_clflush_after &&
1022 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001023 if (i915_gem_clflush_object(obj, obj->pin_display))
1024 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +02001025 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001026 }
Eric Anholt40123c12009-03-09 13:42:30 -07001027
Daniel Vetter58642882012-03-25 19:47:37 +02001028 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001029 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +02001030
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001031 intel_fb_obj_flush(obj, false);
Eric Anholt40123c12009-03-09 13:42:30 -07001032 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001033}
1034
1035/**
1036 * Writes data to the object referenced by handle.
1037 *
1038 * On error, the contents of the buffer that were to be modified are undefined.
1039 */
1040int
1041i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001042 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001043{
Imre Deak5d77d9c2014-11-12 16:40:35 +02001044 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001045 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001046 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001047 int ret;
1048
1049 if (args->size == 0)
1050 return 0;
1051
1052 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001053 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001054 args->size))
1055 return -EFAULT;
1056
Jani Nikulad330a952014-01-21 11:24:25 +02001057 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001058 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1059 args->size);
1060 if (ret)
1061 return -EFAULT;
1062 }
Eric Anholt673a3942008-07-30 12:06:12 -07001063
Imre Deak5d77d9c2014-11-12 16:40:35 +02001064 intel_runtime_pm_get(dev_priv);
1065
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001066 ret = i915_mutex_lock_interruptible(dev);
1067 if (ret)
Imre Deak5d77d9c2014-11-12 16:40:35 +02001068 goto put_rpm;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001069
Chris Wilson05394f32010-11-08 19:18:58 +00001070 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001071 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001072 ret = -ENOENT;
1073 goto unlock;
1074 }
Eric Anholt673a3942008-07-30 12:06:12 -07001075
Chris Wilson7dcd2492010-09-26 20:21:44 +01001076 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001077 if (args->offset > obj->base.size ||
1078 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001079 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001080 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001081 }
1082
Daniel Vetter1286ff72012-05-10 15:25:09 +02001083 /* prime objects have no backing filp to GEM pread/pwrite
1084 * pages from.
1085 */
1086 if (!obj->base.filp) {
1087 ret = -EINVAL;
1088 goto out;
1089 }
1090
Chris Wilsondb53a302011-02-03 11:57:46 +00001091 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1092
Daniel Vetter935aaa62012-03-25 19:47:35 +02001093 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001094 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1095 * it would end up going through the fenced access, and we'll get
1096 * different detiling behavior between reading and writing.
1097 * pread/pwrite currently are reading and writing from the CPU
1098 * perspective, requiring manual detiling by the client.
1099 */
Chris Wilson2c225692013-08-09 12:26:45 +01001100 if (obj->tiling_mode == I915_TILING_NONE &&
1101 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1102 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001103 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001104 /* Note that the gtt paths might fail with non-page-backed user
1105 * pointers (e.g. gtt mappings when moving data between
1106 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001107 }
Eric Anholt673a3942008-07-30 12:06:12 -07001108
Chris Wilson6a2c4232014-11-04 04:51:40 -08001109 if (ret == -EFAULT || ret == -ENOSPC) {
1110 if (obj->phys_handle)
1111 ret = i915_gem_phys_pwrite(obj, args, file);
1112 else
1113 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
1114 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001115
Chris Wilson35b62a82010-09-26 20:23:38 +01001116out:
Chris Wilson05394f32010-11-08 19:18:58 +00001117 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001118unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001119 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001120put_rpm:
1121 intel_runtime_pm_put(dev_priv);
1122
Eric Anholt673a3942008-07-30 12:06:12 -07001123 return ret;
1124}
1125
Chris Wilsonb3612372012-08-24 09:35:08 +01001126int
Daniel Vetter33196de2012-11-14 17:14:05 +01001127i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +01001128 bool interruptible)
1129{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001130 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001131 /* Non-interruptible callers can't handle -EAGAIN, hence return
1132 * -EIO unconditionally for these. */
1133 if (!interruptible)
1134 return -EIO;
1135
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001136 /* Recovery complete, but the reset failed ... */
1137 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +01001138 return -EIO;
1139
McAulay, Alistair6689c162014-08-15 18:51:35 +01001140 /*
1141 * Check if GPU Reset is in progress - we need intel_ring_begin
1142 * to work properly to reinit the hw state while the gpu is
1143 * still marked as reset-in-progress. Handle this with a flag.
1144 */
1145 if (!error->reload_in_reset)
1146 return -EAGAIN;
Chris Wilsonb3612372012-08-24 09:35:08 +01001147 }
1148
1149 return 0;
1150}
1151
1152/*
John Harrisonb6660d52014-11-24 18:49:30 +00001153 * Compare arbitrary request against outstanding lazy request. Emit on match.
Chris Wilsonb3612372012-08-24 09:35:08 +01001154 */
Sourab Gupta84c33a62014-06-02 16:47:17 +05301155int
John Harrisonb6660d52014-11-24 18:49:30 +00001156i915_gem_check_olr(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001157{
John Harrisonb6660d52014-11-24 18:49:30 +00001158 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001159
John Harrisonb6660d52014-11-24 18:49:30 +00001160 if (req == req->ring->outstanding_lazy_request)
John Harrisonbf7dc5b2015-05-29 17:43:24 +01001161 i915_add_request(req->ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001162
John Harrisonbf7dc5b2015-05-29 17:43:24 +01001163 return 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001164}
1165
Chris Wilson094f9a52013-09-25 17:34:55 +01001166static void fake_irq(unsigned long data)
1167{
1168 wake_up_process((struct task_struct *)data);
1169}
1170
1171static bool missed_irq(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001172 struct intel_engine_cs *ring)
Chris Wilson094f9a52013-09-25 17:34:55 +01001173{
1174 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
1175}
1176
Daniel Vettereed29a52015-05-21 14:21:25 +02001177static int __i915_spin_request(struct drm_i915_gem_request *req)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001178{
Chris Wilson2def4ad2015-04-07 16:20:41 +01001179 unsigned long timeout;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001180
Daniel Vettereed29a52015-05-21 14:21:25 +02001181 if (i915_gem_request_get_ring(req)->irq_refcount)
Chris Wilson2def4ad2015-04-07 16:20:41 +01001182 return -EBUSY;
1183
1184 timeout = jiffies + 1;
1185 while (!need_resched()) {
Daniel Vettereed29a52015-05-21 14:21:25 +02001186 if (i915_gem_request_completed(req, true))
Chris Wilson2def4ad2015-04-07 16:20:41 +01001187 return 0;
1188
1189 if (time_after_eq(jiffies, timeout))
1190 break;
1191
1192 cpu_relax_lowlatency();
1193 }
Daniel Vettereed29a52015-05-21 14:21:25 +02001194 if (i915_gem_request_completed(req, false))
Chris Wilson2def4ad2015-04-07 16:20:41 +01001195 return 0;
1196
1197 return -EAGAIN;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001198}
1199
Chris Wilsonb3612372012-08-24 09:35:08 +01001200/**
John Harrison9c654812014-11-24 18:49:35 +00001201 * __i915_wait_request - wait until execution of request has finished
1202 * @req: duh!
1203 * @reset_counter: reset sequence associated with the given request
Chris Wilsonb3612372012-08-24 09:35:08 +01001204 * @interruptible: do an interruptible wait (normally yes)
1205 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1206 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001207 * Note: It is of utmost importance that the passed in seqno and reset_counter
1208 * values have been read by the caller in an smp safe manner. Where read-side
1209 * locks are involved, it is sufficient to read the reset_counter before
1210 * unlocking the lock that protects the seqno. For lockless tricks, the
1211 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1212 * inserted.
1213 *
John Harrison9c654812014-11-24 18:49:35 +00001214 * Returns 0 if the request was found within the alloted time. Else returns the
Chris Wilsonb3612372012-08-24 09:35:08 +01001215 * errno with remaining time filled in timeout argument.
1216 */
John Harrison9c654812014-11-24 18:49:35 +00001217int __i915_wait_request(struct drm_i915_gem_request *req,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001218 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001219 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001220 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001221 struct intel_rps_client *rps)
Chris Wilsonb3612372012-08-24 09:35:08 +01001222{
John Harrison9c654812014-11-24 18:49:35 +00001223 struct intel_engine_cs *ring = i915_gem_request_get_ring(req);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001224 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001225 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001226 const bool irq_test_in_progress =
1227 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001228 DEFINE_WAIT(wait);
Mika Kuoppala47e97662013-12-10 17:02:43 +02001229 unsigned long timeout_expire;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001230 s64 before, now;
Chris Wilsonb3612372012-08-24 09:35:08 +01001231 int ret;
1232
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001233 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001234
Chris Wilsonb4716182015-04-27 13:41:17 +01001235 if (list_empty(&req->list))
1236 return 0;
1237
John Harrison1b5a4332014-11-24 18:49:42 +00001238 if (i915_gem_request_completed(req, true))
Chris Wilsonb3612372012-08-24 09:35:08 +01001239 return 0;
1240
Daniel Vetter7bd0e222014-12-04 11:12:54 +01001241 timeout_expire = timeout ?
1242 jiffies + nsecs_to_jiffies_timeout((u64)*timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001243
Chris Wilson2e1b8732015-04-27 13:41:22 +01001244 if (INTEL_INFO(dev_priv)->gen >= 6)
Chris Wilsone61b9952015-04-27 13:41:24 +01001245 gen6_rps_boost(dev_priv, rps, req->emitted_jiffies);
Chris Wilsonb3612372012-08-24 09:35:08 +01001246
Chris Wilson094f9a52013-09-25 17:34:55 +01001247 /* Record current time in case interrupted by signal, or wedged */
John Harrison74328ee2014-11-24 18:49:38 +00001248 trace_i915_gem_request_wait_begin(req);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001249 before = ktime_get_raw_ns();
Chris Wilson2def4ad2015-04-07 16:20:41 +01001250
1251 /* Optimistic spin for the next jiffie before touching IRQs */
1252 ret = __i915_spin_request(req);
1253 if (ret == 0)
1254 goto out;
1255
1256 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring))) {
1257 ret = -ENODEV;
1258 goto out;
1259 }
1260
Chris Wilson094f9a52013-09-25 17:34:55 +01001261 for (;;) {
1262 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001263
Chris Wilson094f9a52013-09-25 17:34:55 +01001264 prepare_to_wait(&ring->irq_queue, &wait,
1265 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001266
Daniel Vetterf69061b2012-12-06 09:01:42 +01001267 /* We need to check whether any gpu reset happened in between
1268 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001269 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1270 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1271 * is truely gone. */
1272 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1273 if (ret == 0)
1274 ret = -EAGAIN;
1275 break;
1276 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001277
John Harrison1b5a4332014-11-24 18:49:42 +00001278 if (i915_gem_request_completed(req, false)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001279 ret = 0;
1280 break;
1281 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001282
Chris Wilson094f9a52013-09-25 17:34:55 +01001283 if (interruptible && signal_pending(current)) {
1284 ret = -ERESTARTSYS;
1285 break;
1286 }
1287
Mika Kuoppala47e97662013-12-10 17:02:43 +02001288 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001289 ret = -ETIME;
1290 break;
1291 }
1292
1293 timer.function = NULL;
1294 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e97662013-12-10 17:02:43 +02001295 unsigned long expire;
1296
Chris Wilson094f9a52013-09-25 17:34:55 +01001297 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e97662013-12-10 17:02:43 +02001298 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001299 mod_timer(&timer, expire);
1300 }
1301
Chris Wilson5035c272013-10-04 09:58:46 +01001302 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001303
Chris Wilson094f9a52013-09-25 17:34:55 +01001304 if (timer.function) {
1305 del_singleshot_timer_sync(&timer);
1306 destroy_timer_on_stack(&timer);
1307 }
1308 }
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001309 if (!irq_test_in_progress)
1310 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001311
1312 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001313
Chris Wilson2def4ad2015-04-07 16:20:41 +01001314out:
1315 now = ktime_get_raw_ns();
1316 trace_i915_gem_request_wait_end(req);
1317
Chris Wilsonb3612372012-08-24 09:35:08 +01001318 if (timeout) {
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001319 s64 tres = *timeout - (now - before);
1320
1321 *timeout = tres < 0 ? 0 : tres;
Daniel Vetter9cca3062014-11-28 10:29:55 +01001322
1323 /*
1324 * Apparently ktime isn't accurate enough and occasionally has a
1325 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
1326 * things up to make the test happy. We allow up to 1 jiffy.
1327 *
1328 * This is a regrssion from the timespec->ktime conversion.
1329 */
1330 if (ret == -ETIME && *timeout < jiffies_to_usecs(1)*1000)
1331 *timeout = 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001332 }
1333
Chris Wilson094f9a52013-09-25 17:34:55 +01001334 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001335}
1336
Chris Wilsonb4716182015-04-27 13:41:17 +01001337static inline void
1338i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
1339{
1340 struct drm_i915_file_private *file_priv = request->file_priv;
1341
1342 if (!file_priv)
1343 return;
1344
1345 spin_lock(&file_priv->mm.lock);
1346 list_del(&request->client_list);
1347 request->file_priv = NULL;
1348 spin_unlock(&file_priv->mm.lock);
1349}
1350
1351static void i915_gem_request_retire(struct drm_i915_gem_request *request)
1352{
1353 trace_i915_gem_request_retire(request);
1354
1355 /* We know the GPU must have read the request to have
1356 * sent us the seqno + interrupt, so use the position
1357 * of tail of the request to update the last known position
1358 * of the GPU head.
1359 *
1360 * Note this requires that we are always called in request
1361 * completion order.
1362 */
1363 request->ringbuf->last_retired_head = request->postfix;
1364
1365 list_del_init(&request->list);
1366 i915_gem_request_remove_from_client(request);
1367
1368 put_pid(request->pid);
1369
1370 i915_gem_request_unreference(request);
1371}
1372
1373static void
1374__i915_gem_request_retire__upto(struct drm_i915_gem_request *req)
1375{
1376 struct intel_engine_cs *engine = req->ring;
1377 struct drm_i915_gem_request *tmp;
1378
1379 lockdep_assert_held(&engine->dev->struct_mutex);
1380
1381 if (list_empty(&req->list))
1382 return;
1383
1384 do {
1385 tmp = list_first_entry(&engine->request_list,
1386 typeof(*tmp), list);
1387
1388 i915_gem_request_retire(tmp);
1389 } while (tmp != req);
1390
1391 WARN_ON(i915_verify_lists(engine->dev));
1392}
1393
Chris Wilsonb3612372012-08-24 09:35:08 +01001394/**
Daniel Vettera4b3a572014-11-26 14:17:05 +01001395 * Waits for a request to be signaled, and cleans up the
Chris Wilsonb3612372012-08-24 09:35:08 +01001396 * request and object lists appropriately for that event.
1397 */
1398int
Daniel Vettera4b3a572014-11-26 14:17:05 +01001399i915_wait_request(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001400{
Daniel Vettera4b3a572014-11-26 14:17:05 +01001401 struct drm_device *dev;
1402 struct drm_i915_private *dev_priv;
1403 bool interruptible;
Chris Wilsonb3612372012-08-24 09:35:08 +01001404 int ret;
1405
Daniel Vettera4b3a572014-11-26 14:17:05 +01001406 BUG_ON(req == NULL);
1407
1408 dev = req->ring->dev;
1409 dev_priv = dev->dev_private;
1410 interruptible = dev_priv->mm.interruptible;
1411
Chris Wilsonb3612372012-08-24 09:35:08 +01001412 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001413
Daniel Vetter33196de2012-11-14 17:14:05 +01001414 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001415 if (ret)
1416 return ret;
1417
Daniel Vettera4b3a572014-11-26 14:17:05 +01001418 ret = i915_gem_check_olr(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001419 if (ret)
1420 return ret;
1421
Chris Wilsonb4716182015-04-27 13:41:17 +01001422 ret = __i915_wait_request(req,
1423 atomic_read(&dev_priv->gpu_error.reset_counter),
John Harrison9c654812014-11-24 18:49:35 +00001424 interruptible, NULL, NULL);
Chris Wilsonb4716182015-04-27 13:41:17 +01001425 if (ret)
1426 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001427
Chris Wilsonb4716182015-04-27 13:41:17 +01001428 __i915_gem_request_retire__upto(req);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001429 return 0;
1430}
1431
Chris Wilsonb3612372012-08-24 09:35:08 +01001432/**
1433 * Ensures that all rendering to the object has completed and the object is
1434 * safe to unbind from the GTT or access from the CPU.
1435 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01001436int
Chris Wilsonb3612372012-08-24 09:35:08 +01001437i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1438 bool readonly)
1439{
Chris Wilsonb4716182015-04-27 13:41:17 +01001440 int ret, i;
Chris Wilsonb3612372012-08-24 09:35:08 +01001441
Chris Wilsonb4716182015-04-27 13:41:17 +01001442 if (!obj->active)
Chris Wilsonb3612372012-08-24 09:35:08 +01001443 return 0;
1444
Chris Wilsonb4716182015-04-27 13:41:17 +01001445 if (readonly) {
1446 if (obj->last_write_req != NULL) {
1447 ret = i915_wait_request(obj->last_write_req);
1448 if (ret)
1449 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001450
Chris Wilsonb4716182015-04-27 13:41:17 +01001451 i = obj->last_write_req->ring->id;
1452 if (obj->last_read_req[i] == obj->last_write_req)
1453 i915_gem_object_retire__read(obj, i);
1454 else
1455 i915_gem_object_retire__write(obj);
1456 }
1457 } else {
1458 for (i = 0; i < I915_NUM_RINGS; i++) {
1459 if (obj->last_read_req[i] == NULL)
1460 continue;
1461
1462 ret = i915_wait_request(obj->last_read_req[i]);
1463 if (ret)
1464 return ret;
1465
1466 i915_gem_object_retire__read(obj, i);
1467 }
1468 RQ_BUG_ON(obj->active);
1469 }
1470
1471 return 0;
1472}
1473
1474static void
1475i915_gem_object_retire_request(struct drm_i915_gem_object *obj,
1476 struct drm_i915_gem_request *req)
1477{
1478 int ring = req->ring->id;
1479
1480 if (obj->last_read_req[ring] == req)
1481 i915_gem_object_retire__read(obj, ring);
1482 else if (obj->last_write_req == req)
1483 i915_gem_object_retire__write(obj);
1484
1485 __i915_gem_request_retire__upto(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001486}
1487
Chris Wilson3236f572012-08-24 09:35:09 +01001488/* A nonblocking variant of the above wait. This is a highly dangerous routine
1489 * as the object state may change during this call.
1490 */
1491static __must_check int
1492i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001493 struct intel_rps_client *rps,
Chris Wilson3236f572012-08-24 09:35:09 +01001494 bool readonly)
1495{
1496 struct drm_device *dev = obj->base.dev;
1497 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4716182015-04-27 13:41:17 +01001498 struct drm_i915_gem_request *requests[I915_NUM_RINGS];
Daniel Vetterf69061b2012-12-06 09:01:42 +01001499 unsigned reset_counter;
Chris Wilsonb4716182015-04-27 13:41:17 +01001500 int ret, i, n = 0;
Chris Wilson3236f572012-08-24 09:35:09 +01001501
1502 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1503 BUG_ON(!dev_priv->mm.interruptible);
1504
Chris Wilsonb4716182015-04-27 13:41:17 +01001505 if (!obj->active)
Chris Wilson3236f572012-08-24 09:35:09 +01001506 return 0;
1507
Daniel Vetter33196de2012-11-14 17:14:05 +01001508 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001509 if (ret)
1510 return ret;
1511
Daniel Vetterf69061b2012-12-06 09:01:42 +01001512 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001513
Chris Wilsonb4716182015-04-27 13:41:17 +01001514 if (readonly) {
1515 struct drm_i915_gem_request *req;
1516
1517 req = obj->last_write_req;
1518 if (req == NULL)
1519 return 0;
1520
1521 ret = i915_gem_check_olr(req);
1522 if (ret)
1523 goto err;
1524
1525 requests[n++] = i915_gem_request_reference(req);
1526 } else {
1527 for (i = 0; i < I915_NUM_RINGS; i++) {
1528 struct drm_i915_gem_request *req;
1529
1530 req = obj->last_read_req[i];
1531 if (req == NULL)
1532 continue;
1533
1534 ret = i915_gem_check_olr(req);
1535 if (ret)
1536 goto err;
1537
1538 requests[n++] = i915_gem_request_reference(req);
1539 }
1540 }
1541
1542 mutex_unlock(&dev->struct_mutex);
1543 for (i = 0; ret == 0 && i < n; i++)
1544 ret = __i915_wait_request(requests[i], reset_counter, true,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001545 NULL, rps);
Chris Wilsonb4716182015-04-27 13:41:17 +01001546 mutex_lock(&dev->struct_mutex);
1547
1548err:
1549 for (i = 0; i < n; i++) {
1550 if (ret == 0)
1551 i915_gem_object_retire_request(obj, requests[i]);
1552 i915_gem_request_unreference(requests[i]);
1553 }
1554
1555 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001556}
1557
Chris Wilson2e1b8732015-04-27 13:41:22 +01001558static struct intel_rps_client *to_rps_client(struct drm_file *file)
1559{
1560 struct drm_i915_file_private *fpriv = file->driver_priv;
1561 return &fpriv->rps;
1562}
1563
Eric Anholt673a3942008-07-30 12:06:12 -07001564/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001565 * Called when user space prepares to use an object with the CPU, either
1566 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001567 */
1568int
1569i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001570 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001571{
1572 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001573 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001574 uint32_t read_domains = args->read_domains;
1575 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001576 int ret;
1577
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001578 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001579 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001580 return -EINVAL;
1581
Chris Wilson21d509e2009-06-06 09:46:02 +01001582 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001583 return -EINVAL;
1584
1585 /* Having something in the write domain implies it's in the read
1586 * domain, and only that read domain. Enforce that in the request.
1587 */
1588 if (write_domain != 0 && read_domains != write_domain)
1589 return -EINVAL;
1590
Chris Wilson76c1dec2010-09-25 11:22:51 +01001591 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001592 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001593 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001594
Chris Wilson05394f32010-11-08 19:18:58 +00001595 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001596 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001597 ret = -ENOENT;
1598 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001599 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001600
Chris Wilson3236f572012-08-24 09:35:09 +01001601 /* Try to flush the object off the GPU without holding the lock.
1602 * We will repeat the flush holding the lock in the normal manner
1603 * to catch cases where we are gazumped.
1604 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001605 ret = i915_gem_object_wait_rendering__nonblocking(obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001606 to_rps_client(file),
Chris Wilson6e4930f2014-02-07 18:37:06 -02001607 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001608 if (ret)
1609 goto unref;
1610
Chris Wilson43566de2015-01-02 16:29:29 +05301611 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001612 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301613 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001614 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001615
Chris Wilson3236f572012-08-24 09:35:09 +01001616unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001617 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001618unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001619 mutex_unlock(&dev->struct_mutex);
1620 return ret;
1621}
1622
1623/**
1624 * Called when user space has done writes to this buffer
1625 */
1626int
1627i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001628 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001629{
1630 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001631 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001632 int ret = 0;
1633
Chris Wilson76c1dec2010-09-25 11:22:51 +01001634 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001635 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001636 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001637
Chris Wilson05394f32010-11-08 19:18:58 +00001638 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001639 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001640 ret = -ENOENT;
1641 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001642 }
1643
Eric Anholt673a3942008-07-30 12:06:12 -07001644 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001645 if (obj->pin_display)
Daniel Vettere62b59e2015-01-21 14:53:48 +01001646 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08001647
Chris Wilson05394f32010-11-08 19:18:58 +00001648 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001649unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001650 mutex_unlock(&dev->struct_mutex);
1651 return ret;
1652}
1653
1654/**
1655 * Maps the contents of an object, returning the address it is mapped
1656 * into.
1657 *
1658 * While the mapping holds a reference on the contents of the object, it doesn't
1659 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001660 *
1661 * IMPORTANT:
1662 *
1663 * DRM driver writers who look a this function as an example for how to do GEM
1664 * mmap support, please don't implement mmap support like here. The modern way
1665 * to implement DRM mmap support is with an mmap offset ioctl (like
1666 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1667 * That way debug tooling like valgrind will understand what's going on, hiding
1668 * the mmap call in a driver private ioctl will break that. The i915 driver only
1669 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001670 */
1671int
1672i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001673 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001674{
1675 struct drm_i915_gem_mmap *args = data;
1676 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001677 unsigned long addr;
1678
Akash Goel1816f922015-01-02 16:29:30 +05301679 if (args->flags & ~(I915_MMAP_WC))
1680 return -EINVAL;
1681
1682 if (args->flags & I915_MMAP_WC && !cpu_has_pat)
1683 return -ENODEV;
1684
Chris Wilson05394f32010-11-08 19:18:58 +00001685 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001686 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001687 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001688
Daniel Vetter1286ff72012-05-10 15:25:09 +02001689 /* prime objects have no backing filp to GEM mmap
1690 * pages from.
1691 */
1692 if (!obj->filp) {
1693 drm_gem_object_unreference_unlocked(obj);
1694 return -EINVAL;
1695 }
1696
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001697 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001698 PROT_READ | PROT_WRITE, MAP_SHARED,
1699 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301700 if (args->flags & I915_MMAP_WC) {
1701 struct mm_struct *mm = current->mm;
1702 struct vm_area_struct *vma;
1703
1704 down_write(&mm->mmap_sem);
1705 vma = find_vma(mm, addr);
1706 if (vma)
1707 vma->vm_page_prot =
1708 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1709 else
1710 addr = -ENOMEM;
1711 up_write(&mm->mmap_sem);
1712 }
Luca Barbieribc9025b2010-02-09 05:49:12 +00001713 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001714 if (IS_ERR((void *)addr))
1715 return addr;
1716
1717 args->addr_ptr = (uint64_t) addr;
1718
1719 return 0;
1720}
1721
Jesse Barnesde151cf2008-11-12 10:03:55 -08001722/**
1723 * i915_gem_fault - fault a page into the GTT
1724 * vma: VMA in question
1725 * vmf: fault info
1726 *
1727 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1728 * from userspace. The fault handler takes care of binding the object to
1729 * the GTT (if needed), allocating and programming a fence register (again,
1730 * only if needed based on whether the old reg is still valid or the object
1731 * is tiled) and inserting a new PTE into the faulting process.
1732 *
1733 * Note that the faulting process may involve evicting existing objects
1734 * from the GTT and/or fence registers to make room. So performance may
1735 * suffer if the GTT working set is large or there are few fence registers
1736 * left.
1737 */
1738int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1739{
Chris Wilson05394f32010-11-08 19:18:58 +00001740 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1741 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001742 struct drm_i915_private *dev_priv = dev->dev_private;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001743 struct i915_ggtt_view view = i915_ggtt_view_normal;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001744 pgoff_t page_offset;
1745 unsigned long pfn;
1746 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001747 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001748
Paulo Zanonif65c9162013-11-27 18:20:34 -02001749 intel_runtime_pm_get(dev_priv);
1750
Jesse Barnesde151cf2008-11-12 10:03:55 -08001751 /* We don't use vmf->pgoff since that has the fake offset */
1752 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1753 PAGE_SHIFT;
1754
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001755 ret = i915_mutex_lock_interruptible(dev);
1756 if (ret)
1757 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001758
Chris Wilsondb53a302011-02-03 11:57:46 +00001759 trace_i915_gem_object_fault(obj, page_offset, true, write);
1760
Chris Wilson6e4930f2014-02-07 18:37:06 -02001761 /* Try to flush the object off the GPU first without holding the lock.
1762 * Upon reacquiring the lock, we will perform our sanity checks and then
1763 * repeat the flush holding the lock in the normal manner to catch cases
1764 * where we are gazumped.
1765 */
1766 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1767 if (ret)
1768 goto unlock;
1769
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001770 /* Access to snoopable pages through the GTT is incoherent. */
1771 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001772 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001773 goto unlock;
1774 }
1775
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001776 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001777 if (obj->base.size >= dev_priv->gtt.mappable_end &&
1778 obj->tiling_mode == I915_TILING_NONE) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001779 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001780
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001781 memset(&view, 0, sizeof(view));
1782 view.type = I915_GGTT_VIEW_PARTIAL;
1783 view.params.partial.offset = rounddown(page_offset, chunk_size);
1784 view.params.partial.size =
1785 min_t(unsigned int,
1786 chunk_size,
1787 (vma->vm_end - vma->vm_start)/PAGE_SIZE -
1788 view.params.partial.offset);
1789 }
1790
1791 /* Now pin it into the GTT if needed */
1792 ret = i915_gem_object_ggtt_pin(obj, &view, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001793 if (ret)
1794 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001795
Chris Wilsonc9839302012-11-20 10:45:17 +00001796 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1797 if (ret)
1798 goto unpin;
1799
1800 ret = i915_gem_object_get_fence(obj);
1801 if (ret)
1802 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001803
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001804 /* Finally, remap it using the new GTT offset */
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001805 pfn = dev_priv->gtt.mappable_base +
1806 i915_gem_obj_ggtt_offset_view(obj, &view);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001807 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001808
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001809 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
1810 /* Overriding existing pages in partial view does not cause
1811 * us any trouble as TLBs are still valid because the fault
1812 * is due to userspace losing part of the mapping or never
1813 * having accessed it before (at this partials' range).
1814 */
1815 unsigned long base = vma->vm_start +
1816 (view.params.partial.offset << PAGE_SHIFT);
1817 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001818
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001819 for (i = 0; i < view.params.partial.size; i++) {
1820 ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001821 if (ret)
1822 break;
1823 }
1824
1825 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001826 } else {
1827 if (!obj->fault_mappable) {
1828 unsigned long size = min_t(unsigned long,
1829 vma->vm_end - vma->vm_start,
1830 obj->base.size);
1831 int i;
1832
1833 for (i = 0; i < size >> PAGE_SHIFT; i++) {
1834 ret = vm_insert_pfn(vma,
1835 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1836 pfn + i);
1837 if (ret)
1838 break;
1839 }
1840
1841 obj->fault_mappable = true;
1842 } else
1843 ret = vm_insert_pfn(vma,
1844 (unsigned long)vmf->virtual_address,
1845 pfn + page_offset);
1846 }
Chris Wilsonc9839302012-11-20 10:45:17 +00001847unpin:
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001848 i915_gem_object_ggtt_unpin_view(obj, &view);
Chris Wilsonc7150892009-09-23 00:43:56 +01001849unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001850 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001851out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001852 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001853 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001854 /*
1855 * We eat errors when the gpu is terminally wedged to avoid
1856 * userspace unduly crashing (gl has no provisions for mmaps to
1857 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1858 * and so needs to be reported.
1859 */
1860 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001861 ret = VM_FAULT_SIGBUS;
1862 break;
1863 }
Chris Wilson045e7692010-11-07 09:18:22 +00001864 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001865 /*
1866 * EAGAIN means the gpu is hung and we'll wait for the error
1867 * handler to reset everything when re-faulting in
1868 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001869 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001870 case 0:
1871 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001872 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001873 case -EBUSY:
1874 /*
1875 * EBUSY is ok: this just means that another thread
1876 * already did the job.
1877 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001878 ret = VM_FAULT_NOPAGE;
1879 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001880 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001881 ret = VM_FAULT_OOM;
1882 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001883 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001884 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001885 ret = VM_FAULT_SIGBUS;
1886 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001887 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001888 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001889 ret = VM_FAULT_SIGBUS;
1890 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001891 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001892
1893 intel_runtime_pm_put(dev_priv);
1894 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001895}
1896
1897/**
Chris Wilson901782b2009-07-10 08:18:50 +01001898 * i915_gem_release_mmap - remove physical page mappings
1899 * @obj: obj in question
1900 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001901 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001902 * relinquish ownership of the pages back to the system.
1903 *
1904 * It is vital that we remove the page mapping if we have mapped a tiled
1905 * object through the GTT and then lose the fence register due to
1906 * resource pressure. Similarly if the object has been moved out of the
1907 * aperture, than pages mapped into userspace must be revoked. Removing the
1908 * mapping will then trigger a page fault on the next user access, allowing
1909 * fixup by i915_gem_fault().
1910 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001911void
Chris Wilson05394f32010-11-08 19:18:58 +00001912i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001913{
Chris Wilson6299f992010-11-24 12:23:44 +00001914 if (!obj->fault_mappable)
1915 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001916
David Herrmann6796cb12014-01-03 14:24:19 +01001917 drm_vma_node_unmap(&obj->base.vma_node,
1918 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001919 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001920}
1921
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001922void
1923i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1924{
1925 struct drm_i915_gem_object *obj;
1926
1927 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1928 i915_gem_release_mmap(obj);
1929}
1930
Imre Deak0fa87792013-01-07 21:47:35 +02001931uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001932i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001933{
Chris Wilsone28f8712011-07-18 13:11:49 -07001934 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001935
1936 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001937 tiling_mode == I915_TILING_NONE)
1938 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001939
1940 /* Previous chips need a power-of-two fence region when tiling */
1941 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001942 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001943 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001944 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001945
Chris Wilsone28f8712011-07-18 13:11:49 -07001946 while (gtt_size < size)
1947 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001948
Chris Wilsone28f8712011-07-18 13:11:49 -07001949 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001950}
1951
Jesse Barnesde151cf2008-11-12 10:03:55 -08001952/**
1953 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1954 * @obj: object to check
1955 *
1956 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001957 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001958 */
Imre Deakd865110c2013-01-07 21:47:33 +02001959uint32_t
1960i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1961 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001962{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001963 /*
1964 * Minimum alignment is 4k (GTT page size), but might be greater
1965 * if a fence register is needed for the object.
1966 */
Imre Deakd865110c2013-01-07 21:47:33 +02001967 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001968 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001969 return 4096;
1970
1971 /*
1972 * Previous chips need to be aligned to the size of the smallest
1973 * fence register that can contain the object.
1974 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001975 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001976}
1977
Chris Wilsond8cb5082012-08-11 15:41:03 +01001978static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1979{
1980 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1981 int ret;
1982
David Herrmann0de23972013-07-24 21:07:52 +02001983 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001984 return 0;
1985
Daniel Vetterda494d72012-12-20 15:11:16 +01001986 dev_priv->mm.shrinker_no_lock_stealing = true;
1987
Chris Wilsond8cb5082012-08-11 15:41:03 +01001988 ret = drm_gem_create_mmap_offset(&obj->base);
1989 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001990 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001991
1992 /* Badly fragmented mmap space? The only way we can recover
1993 * space is by destroying unwanted objects. We can't randomly release
1994 * mmap_offsets as userspace expects them to be persistent for the
1995 * lifetime of the objects. The closest we can is to release the
1996 * offsets on purgeable objects by truncating it and marking it purged,
1997 * which prevents userspace from ever using that object again.
1998 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01001999 i915_gem_shrink(dev_priv,
2000 obj->base.size >> PAGE_SHIFT,
2001 I915_SHRINK_BOUND |
2002 I915_SHRINK_UNBOUND |
2003 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01002004 ret = drm_gem_create_mmap_offset(&obj->base);
2005 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01002006 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002007
2008 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01002009 ret = drm_gem_create_mmap_offset(&obj->base);
2010out:
2011 dev_priv->mm.shrinker_no_lock_stealing = false;
2012
2013 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002014}
2015
2016static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2017{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002018 drm_gem_free_mmap_offset(&obj->base);
2019}
2020
Dave Airlieda6b51d2014-12-24 13:11:17 +10002021int
Dave Airlieff72145b2011-02-07 12:16:14 +10002022i915_gem_mmap_gtt(struct drm_file *file,
2023 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002024 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002025 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002026{
Chris Wilson05394f32010-11-08 19:18:58 +00002027 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002028 int ret;
2029
Chris Wilson76c1dec2010-09-25 11:22:51 +01002030 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002031 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01002032 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002033
Dave Airlieff72145b2011-02-07 12:16:14 +10002034 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00002035 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002036 ret = -ENOENT;
2037 goto unlock;
2038 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002039
Chris Wilson05394f32010-11-08 19:18:58 +00002040 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002041 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002042 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002043 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01002044 }
2045
Chris Wilsond8cb5082012-08-11 15:41:03 +01002046 ret = i915_gem_object_create_mmap_offset(obj);
2047 if (ret)
2048 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002049
David Herrmann0de23972013-07-24 21:07:52 +02002050 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002051
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002052out:
Chris Wilson05394f32010-11-08 19:18:58 +00002053 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002054unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002055 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002056 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002057}
2058
Dave Airlieff72145b2011-02-07 12:16:14 +10002059/**
2060 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2061 * @dev: DRM device
2062 * @data: GTT mapping ioctl data
2063 * @file: GEM object info
2064 *
2065 * Simply returns the fake offset to userspace so it can mmap it.
2066 * The mmap call will end up in drm_gem_mmap(), which will set things
2067 * up so we can get faults in the handler above.
2068 *
2069 * The fault handler will take care of binding the object into the GTT
2070 * (since it may have been evicted to make room for something), allocating
2071 * a fence register, and mapping the appropriate aperture address into
2072 * userspace.
2073 */
2074int
2075i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2076 struct drm_file *file)
2077{
2078 struct drm_i915_gem_mmap_gtt *args = data;
2079
Dave Airlieda6b51d2014-12-24 13:11:17 +10002080 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002081}
2082
Daniel Vetter225067e2012-08-20 10:23:20 +02002083/* Immediately discard the backing storage */
2084static void
2085i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002086{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002087 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002088
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002089 if (obj->base.filp == NULL)
2090 return;
2091
Daniel Vetter225067e2012-08-20 10:23:20 +02002092 /* Our goal here is to return as much of the memory as
2093 * is possible back to the system as we are called from OOM.
2094 * To do this we must instruct the shmfs to drop all of its
2095 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002096 */
Chris Wilson55372522014-03-25 13:23:06 +00002097 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002098 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002099}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002100
Chris Wilson55372522014-03-25 13:23:06 +00002101/* Try to discard unwanted pages */
2102static void
2103i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002104{
Chris Wilson55372522014-03-25 13:23:06 +00002105 struct address_space *mapping;
2106
2107 switch (obj->madv) {
2108 case I915_MADV_DONTNEED:
2109 i915_gem_object_truncate(obj);
2110 case __I915_MADV_PURGED:
2111 return;
2112 }
2113
2114 if (obj->base.filp == NULL)
2115 return;
2116
2117 mapping = file_inode(obj->base.filp)->i_mapping,
2118 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002119}
2120
Chris Wilson5cdf5882010-09-27 15:51:07 +01002121static void
Chris Wilson05394f32010-11-08 19:18:58 +00002122i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002123{
Imre Deak90797e62013-02-18 19:28:03 +02002124 struct sg_page_iter sg_iter;
2125 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002126
Chris Wilson05394f32010-11-08 19:18:58 +00002127 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002128
Chris Wilson6c085a72012-08-20 11:40:46 +02002129 ret = i915_gem_object_set_to_cpu_domain(obj, true);
2130 if (ret) {
2131 /* In the event of a disaster, abandon all caches and
2132 * hope for the best.
2133 */
2134 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01002135 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002136 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2137 }
2138
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002139 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002140 i915_gem_object_save_bit_17_swizzle(obj);
2141
Chris Wilson05394f32010-11-08 19:18:58 +00002142 if (obj->madv == I915_MADV_DONTNEED)
2143 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002144
Imre Deak90797e62013-02-18 19:28:03 +02002145 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02002146 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01002147
Chris Wilson05394f32010-11-08 19:18:58 +00002148 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002149 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002150
Chris Wilson05394f32010-11-08 19:18:58 +00002151 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002152 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002153
Chris Wilson9da3da62012-06-01 15:20:22 +01002154 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002155 }
Chris Wilson05394f32010-11-08 19:18:58 +00002156 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002157
Chris Wilson9da3da62012-06-01 15:20:22 +01002158 sg_free_table(obj->pages);
2159 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002160}
2161
Chris Wilsondd624af2013-01-15 12:39:35 +00002162int
Chris Wilson37e680a2012-06-07 15:38:42 +01002163i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2164{
2165 const struct drm_i915_gem_object_ops *ops = obj->ops;
2166
Chris Wilson2f745ad2012-09-04 21:02:58 +01002167 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002168 return 0;
2169
Chris Wilsona5570172012-09-04 21:02:54 +01002170 if (obj->pages_pin_count)
2171 return -EBUSY;
2172
Ben Widawsky98438772013-07-31 17:00:12 -07002173 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07002174
Chris Wilsona2165e32012-12-03 11:49:00 +00002175 /* ->put_pages might need to allocate memory for the bit17 swizzle
2176 * array, hence protect them from being reaped by removing them from gtt
2177 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002178 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002179
Chris Wilson37e680a2012-06-07 15:38:42 +01002180 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002181 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002182
Chris Wilson55372522014-03-25 13:23:06 +00002183 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002184
2185 return 0;
2186}
2187
Chris Wilson37e680a2012-06-07 15:38:42 +01002188static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002189i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002190{
Chris Wilson6c085a72012-08-20 11:40:46 +02002191 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002192 int page_count, i;
2193 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002194 struct sg_table *st;
2195 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002196 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002197 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002198 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02002199 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002200
Chris Wilson6c085a72012-08-20 11:40:46 +02002201 /* Assert that the object is not currently in any GPU domain. As it
2202 * wasn't in the GTT, there shouldn't be any way it could have been in
2203 * a GPU cache
2204 */
2205 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2206 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2207
Chris Wilson9da3da62012-06-01 15:20:22 +01002208 st = kmalloc(sizeof(*st), GFP_KERNEL);
2209 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002210 return -ENOMEM;
2211
Chris Wilson9da3da62012-06-01 15:20:22 +01002212 page_count = obj->base.size / PAGE_SIZE;
2213 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002214 kfree(st);
2215 return -ENOMEM;
2216 }
2217
2218 /* Get the list of pages out of our struct file. They'll be pinned
2219 * at this point until we release them.
2220 *
2221 * Fail silently without starting the shrinker
2222 */
Al Viro496ad9a2013-01-23 17:07:38 -05002223 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02002224 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08002225 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02002226 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02002227 sg = st->sgl;
2228 st->nents = 0;
2229 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002230 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2231 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002232 i915_gem_shrink(dev_priv,
2233 page_count,
2234 I915_SHRINK_BOUND |
2235 I915_SHRINK_UNBOUND |
2236 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002237 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2238 }
2239 if (IS_ERR(page)) {
2240 /* We've tried hard to allocate the memory by reaping
2241 * our own buffer, now let the real VM do its job and
2242 * go down in flames if truly OOM.
2243 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002244 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002245 page = shmem_read_mapping_page(mapping, i);
Chris Wilson6c085a72012-08-20 11:40:46 +02002246 if (IS_ERR(page))
2247 goto err_pages;
Chris Wilson6c085a72012-08-20 11:40:46 +02002248 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002249#ifdef CONFIG_SWIOTLB
2250 if (swiotlb_nr_tbl()) {
2251 st->nents++;
2252 sg_set_page(sg, page, PAGE_SIZE, 0);
2253 sg = sg_next(sg);
2254 continue;
2255 }
2256#endif
Imre Deak90797e62013-02-18 19:28:03 +02002257 if (!i || page_to_pfn(page) != last_pfn + 1) {
2258 if (i)
2259 sg = sg_next(sg);
2260 st->nents++;
2261 sg_set_page(sg, page, PAGE_SIZE, 0);
2262 } else {
2263 sg->length += PAGE_SIZE;
2264 }
2265 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002266
2267 /* Check that the i965g/gm workaround works. */
2268 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002269 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002270#ifdef CONFIG_SWIOTLB
2271 if (!swiotlb_nr_tbl())
2272#endif
2273 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002274 obj->pages = st;
2275
Eric Anholt673a3942008-07-30 12:06:12 -07002276 if (i915_gem_object_needs_bit17_swizzle(obj))
2277 i915_gem_object_do_bit_17_swizzle(obj);
2278
Daniel Vetter656bfa32014-11-20 09:26:30 +01002279 if (obj->tiling_mode != I915_TILING_NONE &&
2280 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2281 i915_gem_object_pin_pages(obj);
2282
Eric Anholt673a3942008-07-30 12:06:12 -07002283 return 0;
2284
2285err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002286 sg_mark_end(sg);
2287 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02002288 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002289 sg_free_table(st);
2290 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002291
2292 /* shmemfs first checks if there is enough memory to allocate the page
2293 * and reports ENOSPC should there be insufficient, along with the usual
2294 * ENOMEM for a genuine allocation failure.
2295 *
2296 * We use ENOSPC in our driver to mean that we have run out of aperture
2297 * space and so want to translate the error from shmemfs back to our
2298 * usual understanding of ENOMEM.
2299 */
2300 if (PTR_ERR(page) == -ENOSPC)
2301 return -ENOMEM;
2302 else
2303 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002304}
2305
Chris Wilson37e680a2012-06-07 15:38:42 +01002306/* Ensure that the associated pages are gathered from the backing storage
2307 * and pinned into our object. i915_gem_object_get_pages() may be called
2308 * multiple times before they are released by a single call to
2309 * i915_gem_object_put_pages() - once the pages are no longer referenced
2310 * either as a result of memory pressure (reaping pages under the shrinker)
2311 * or as the object is itself released.
2312 */
2313int
2314i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2315{
2316 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2317 const struct drm_i915_gem_object_ops *ops = obj->ops;
2318 int ret;
2319
Chris Wilson2f745ad2012-09-04 21:02:58 +01002320 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002321 return 0;
2322
Chris Wilson43e28f02013-01-08 10:53:09 +00002323 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002324 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002325 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002326 }
2327
Chris Wilsona5570172012-09-04 21:02:54 +01002328 BUG_ON(obj->pages_pin_count);
2329
Chris Wilson37e680a2012-06-07 15:38:42 +01002330 ret = ops->get_pages(obj);
2331 if (ret)
2332 return ret;
2333
Ben Widawsky35c20a62013-05-31 11:28:48 -07002334 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002335
2336 obj->get_page.sg = obj->pages->sgl;
2337 obj->get_page.last = 0;
2338
Chris Wilson37e680a2012-06-07 15:38:42 +01002339 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002340}
2341
Ben Widawskye2d05a82013-09-24 09:57:58 -07002342void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002343 struct intel_engine_cs *ring)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002344{
Chris Wilsonb4716182015-04-27 13:41:17 +01002345 struct drm_i915_gem_object *obj = vma->obj;
2346
2347 /* Add a reference if we're newly entering the active list. */
2348 if (obj->active == 0)
2349 drm_gem_object_reference(&obj->base);
2350 obj->active |= intel_ring_flag(ring);
2351
2352 list_move_tail(&obj->ring_list[ring->id], &ring->active_list);
2353 i915_gem_request_assign(&obj->last_read_req[ring->id],
2354 intel_ring_get_request(ring));
2355
Ben Widawskye2d05a82013-09-24 09:57:58 -07002356 list_move_tail(&vma->mm_list, &vma->vm->active_list);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002357}
2358
Chris Wilsoncaea7472010-11-12 13:53:37 +00002359static void
Chris Wilsonb4716182015-04-27 13:41:17 +01002360i915_gem_object_retire__write(struct drm_i915_gem_object *obj)
2361{
2362 RQ_BUG_ON(obj->last_write_req == NULL);
2363 RQ_BUG_ON(!(obj->active & intel_ring_flag(obj->last_write_req->ring)));
2364
2365 i915_gem_request_assign(&obj->last_write_req, NULL);
2366 intel_fb_obj_flush(obj, true);
2367}
2368
2369static void
2370i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002371{
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002372 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002373
Chris Wilsonb4716182015-04-27 13:41:17 +01002374 RQ_BUG_ON(obj->last_read_req[ring] == NULL);
2375 RQ_BUG_ON(!(obj->active & (1 << ring)));
2376
2377 list_del_init(&obj->ring_list[ring]);
2378 i915_gem_request_assign(&obj->last_read_req[ring], NULL);
2379
2380 if (obj->last_write_req && obj->last_write_req->ring->id == ring)
2381 i915_gem_object_retire__write(obj);
2382
2383 obj->active &= ~(1 << ring);
2384 if (obj->active)
2385 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002386
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002387 list_for_each_entry(vma, &obj->vma_list, vma_link) {
2388 if (!list_empty(&vma->mm_list))
2389 list_move_tail(&vma->mm_list, &vma->vm->inactive_list);
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002390 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002391
John Harrison97b2a6a2014-11-24 18:49:26 +00002392 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002393 drm_gem_object_unreference(&obj->base);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002394}
2395
Chris Wilson9d7730912012-11-27 16:22:52 +00002396static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002397i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002398{
Chris Wilson9d7730912012-11-27 16:22:52 +00002399 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002400 struct intel_engine_cs *ring;
Chris Wilson9d7730912012-11-27 16:22:52 +00002401 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002402
Chris Wilson107f27a52012-12-10 13:56:17 +02002403 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002404 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002405 ret = intel_ring_idle(ring);
2406 if (ret)
2407 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002408 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002409 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002410
2411 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002412 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002413 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002414
Ben Widawskyebc348b2014-04-29 14:52:28 -07002415 for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
2416 ring->semaphore.sync_seqno[j] = 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002417 }
2418
2419 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002420}
2421
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002422int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2423{
2424 struct drm_i915_private *dev_priv = dev->dev_private;
2425 int ret;
2426
2427 if (seqno == 0)
2428 return -EINVAL;
2429
2430 /* HWS page needs to be set less than what we
2431 * will inject to ring
2432 */
2433 ret = i915_gem_init_seqno(dev, seqno - 1);
2434 if (ret)
2435 return ret;
2436
2437 /* Carefully set the last_seqno value so that wrap
2438 * detection still works
2439 */
2440 dev_priv->next_seqno = seqno;
2441 dev_priv->last_seqno = seqno - 1;
2442 if (dev_priv->last_seqno == 0)
2443 dev_priv->last_seqno--;
2444
2445 return 0;
2446}
2447
Chris Wilson9d7730912012-11-27 16:22:52 +00002448int
2449i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002450{
Chris Wilson9d7730912012-11-27 16:22:52 +00002451 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002452
Chris Wilson9d7730912012-11-27 16:22:52 +00002453 /* reserve 0 for non-seqno */
2454 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002455 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002456 if (ret)
2457 return ret;
2458
2459 dev_priv->next_seqno = 1;
2460 }
2461
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002462 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002463 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002464}
2465
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002466/*
2467 * NB: This function is not allowed to fail. Doing so would mean the the
2468 * request is not being tracked for completion but the work itself is
2469 * going to happen on the hardware. This would be a Bad Thing(tm).
2470 */
2471void __i915_add_request(struct intel_engine_cs *ring,
2472 struct drm_file *file,
2473 struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002474{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002475 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002476 struct drm_i915_gem_request *request;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002477 struct intel_ringbuffer *ringbuf;
Nick Hoath6d3d8272015-01-15 13:10:39 +00002478 u32 request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002479 int ret;
2480
John Harrison6259cea2014-11-24 18:49:29 +00002481 request = ring->outstanding_lazy_request;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002482 if (WARN_ON(request == NULL))
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002483 return;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002484
2485 if (i915.enable_execlists) {
Nick Hoath21076372015-01-15 13:10:38 +00002486 ringbuf = request->ctx->engine[ring->id].ringbuf;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002487 } else
2488 ringbuf = ring->buffer;
2489
John Harrison29b1b412015-06-18 13:10:09 +01002490 /*
2491 * To ensure that this call will not fail, space for its emissions
2492 * should already have been reserved in the ring buffer. Let the ring
2493 * know that it is time to use that space up.
2494 */
2495 intel_ring_reserved_space_use(ringbuf);
2496
Oscar Mateo48e29f52014-07-24 17:04:29 +01002497 request_start = intel_ring_get_tail(ringbuf);
Daniel Vettercc889e02012-06-13 20:45:19 +02002498 /*
2499 * Emit any outstanding flushes - execbuf can fail to emit the flush
2500 * after having emitted the batchbuffer command. Hence we need to fix
2501 * things up similar to emitting the lazy request. The difference here
2502 * is that the flush _must_ happen before the next request, no matter
2503 * what.
2504 */
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002505 if (i915.enable_execlists)
Nick Hoath21076372015-01-15 13:10:38 +00002506 ret = logical_ring_flush_all_caches(ringbuf, request->ctx);
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002507 else
Oscar Mateo48e29f52014-07-24 17:04:29 +01002508 ret = intel_ring_flush_all_caches(ring);
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002509 /* Not allowed to fail! */
2510 WARN(ret, "*_ring_flush_all_caches failed: %d!\n", ret);
Daniel Vettercc889e02012-06-13 20:45:19 +02002511
Chris Wilsona71d8d92012-02-15 11:25:36 +00002512 /* Record the position of the start of the request so that
2513 * should we detect the updated seqno part-way through the
2514 * GPU processing the request, we never over-estimate the
2515 * position of the head.
2516 */
Nick Hoath6d3d8272015-01-15 13:10:39 +00002517 request->postfix = intel_ring_get_tail(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002518
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002519 if (i915.enable_execlists)
Nick Hoath72f95af2015-01-15 13:10:37 +00002520 ret = ring->emit_request(ringbuf, request);
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002521 else {
Oscar Mateo48e29f52014-07-24 17:04:29 +01002522 ret = ring->add_request(ring);
Michel Thierry53292cd2015-04-15 18:11:33 +01002523
2524 request->tail = intel_ring_get_tail(ringbuf);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002525 }
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002526 /* Not allowed to fail! */
2527 WARN(ret, "emit|add_request failed: %d!\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07002528
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002529 request->head = request_start;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002530
2531 /* Whilst this request exists, batch_obj will be on the
2532 * active_list, and so will hold the active reference. Only when this
2533 * request is retired will the the batch_obj be moved onto the
2534 * inactive_list and lose its active reference. Hence we do not need
2535 * to explicitly hold another reference here.
2536 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002537 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002538
John Harrison40e895c2015-05-29 17:43:26 +01002539 WARN_ON(!i915.enable_execlists && (request->ctx != ring->last_context));
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002540
Eric Anholt673a3942008-07-30 12:06:12 -07002541 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002542 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002543 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002544
Chris Wilsondb53a302011-02-03 11:57:46 +00002545 if (file) {
2546 struct drm_i915_file_private *file_priv = file->driver_priv;
2547
Chris Wilson1c255952010-09-26 11:03:27 +01002548 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002549 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002550 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002551 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002552 spin_unlock(&file_priv->mm.lock);
Mika Kuoppala071c92d2015-02-12 10:26:02 +02002553
2554 request->pid = get_pid(task_pid(current));
Eric Anholtb9624422009-06-03 07:27:35 +00002555 }
Eric Anholt673a3942008-07-30 12:06:12 -07002556
John Harrison74328ee2014-11-24 18:49:38 +00002557 trace_i915_gem_request_add(request);
John Harrison6259cea2014-11-24 18:49:29 +00002558 ring->outstanding_lazy_request = NULL;
Chris Wilsondb53a302011-02-03 11:57:46 +00002559
Daniel Vetter87255482014-11-19 20:36:48 +01002560 i915_queue_hangcheck(ring->dev);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002561
Daniel Vetter87255482014-11-19 20:36:48 +01002562 queue_delayed_work(dev_priv->wq,
2563 &dev_priv->mm.retire_work,
2564 round_jiffies_up_relative(HZ));
2565 intel_mark_busy(dev_priv->dev);
Daniel Vettercc889e02012-06-13 20:45:19 +02002566
John Harrison29b1b412015-06-18 13:10:09 +01002567 /* Sanity check that the reserved size was large enough. */
2568 intel_ring_reserved_space_end(ringbuf);
Eric Anholt673a3942008-07-30 12:06:12 -07002569}
2570
Mika Kuoppala939fd762014-01-30 19:04:44 +02002571static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002572 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002573{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002574 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002575
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002576 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2577
2578 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002579 return true;
2580
Chris Wilson676fa572014-12-24 08:13:39 -08002581 if (ctx->hang_stats.ban_period_seconds &&
2582 elapsed <= ctx->hang_stats.ban_period_seconds) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002583 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002584 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002585 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002586 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2587 if (i915_stop_ring_allow_warn(dev_priv))
2588 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002589 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002590 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002591 }
2592
2593 return false;
2594}
2595
Mika Kuoppala939fd762014-01-30 19:04:44 +02002596static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002597 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002598 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002599{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002600 struct i915_ctx_hang_stats *hs;
2601
2602 if (WARN_ON(!ctx))
2603 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002604
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002605 hs = &ctx->hang_stats;
2606
2607 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002608 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002609 hs->batch_active++;
2610 hs->guilty_ts = get_seconds();
2611 } else {
2612 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002613 }
2614}
2615
John Harrisonabfe2622014-11-24 18:49:24 +00002616void i915_gem_request_free(struct kref *req_ref)
2617{
2618 struct drm_i915_gem_request *req = container_of(req_ref,
2619 typeof(*req), ref);
2620 struct intel_context *ctx = req->ctx;
2621
Thomas Daniel0794aed2014-11-25 10:39:25 +00002622 if (ctx) {
2623 if (i915.enable_execlists) {
John Harrisonabfe2622014-11-24 18:49:24 +00002624 struct intel_engine_cs *ring = req->ring;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002625
Thomas Daniel0794aed2014-11-25 10:39:25 +00002626 if (ctx != ring->default_context)
2627 intel_lr_context_unpin(ring, ctx);
2628 }
John Harrisonabfe2622014-11-24 18:49:24 +00002629
Oscar Mateodcb4c122014-11-13 10:28:10 +00002630 i915_gem_context_unreference(ctx);
2631 }
John Harrisonabfe2622014-11-24 18:49:24 +00002632
Chris Wilsonefab6d82015-04-07 16:20:57 +01002633 kmem_cache_free(req->i915->requests, req);
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002634}
2635
John Harrison6689cb22015-03-19 12:30:08 +00002636int i915_gem_request_alloc(struct intel_engine_cs *ring,
2637 struct intel_context *ctx)
2638{
Chris Wilsonefab6d82015-04-07 16:20:57 +01002639 struct drm_i915_private *dev_priv = to_i915(ring->dev);
Daniel Vettereed29a52015-05-21 14:21:25 +02002640 struct drm_i915_gem_request *req;
John Harrison6689cb22015-03-19 12:30:08 +00002641 int ret;
John Harrison6689cb22015-03-19 12:30:08 +00002642
2643 if (ring->outstanding_lazy_request)
2644 return 0;
2645
Daniel Vettereed29a52015-05-21 14:21:25 +02002646 req = kmem_cache_zalloc(dev_priv->requests, GFP_KERNEL);
2647 if (req == NULL)
John Harrison6689cb22015-03-19 12:30:08 +00002648 return -ENOMEM;
2649
Daniel Vettereed29a52015-05-21 14:21:25 +02002650 ret = i915_gem_get_seqno(ring->dev, &req->seqno);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002651 if (ret)
2652 goto err;
John Harrison6689cb22015-03-19 12:30:08 +00002653
John Harrison40e895c2015-05-29 17:43:26 +01002654 kref_init(&req->ref);
2655 req->i915 = dev_priv;
Daniel Vettereed29a52015-05-21 14:21:25 +02002656 req->ring = ring;
John Harrison40e895c2015-05-29 17:43:26 +01002657 req->ctx = ctx;
2658 i915_gem_context_reference(req->ctx);
John Harrison6689cb22015-03-19 12:30:08 +00002659
2660 if (i915.enable_execlists)
John Harrison40e895c2015-05-29 17:43:26 +01002661 ret = intel_logical_ring_alloc_request_extras(req);
John Harrison6689cb22015-03-19 12:30:08 +00002662 else
Daniel Vettereed29a52015-05-21 14:21:25 +02002663 ret = intel_ring_alloc_request_extras(req);
John Harrison40e895c2015-05-29 17:43:26 +01002664 if (ret) {
2665 i915_gem_context_unreference(req->ctx);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002666 goto err;
John Harrison40e895c2015-05-29 17:43:26 +01002667 }
John Harrison6689cb22015-03-19 12:30:08 +00002668
John Harrison29b1b412015-06-18 13:10:09 +01002669 /*
2670 * Reserve space in the ring buffer for all the commands required to
2671 * eventually emit this request. This is to guarantee that the
2672 * i915_add_request() call can't fail. Note that the reserve may need
2673 * to be redone if the request is not actually submitted straight
2674 * away, e.g. because a GPU scheduler has deferred it.
2675 *
2676 * Note further that this call merely notes the reserve request. A
2677 * subsequent call to *_ring_begin() is required to actually ensure
2678 * that the reservation is available. Without the begin, if the
2679 * request creator immediately submitted the request without adding
2680 * any commands to it then there might not actually be sufficient
2681 * room for the submission commands. Unfortunately, the current
2682 * *_ring_begin() implementations potentially call back here to
2683 * i915_gem_request_alloc(). Thus calling _begin() here would lead to
2684 * infinite recursion! Until that back call path is removed, it is
2685 * necessary to do a manual _begin() outside.
2686 */
2687 intel_ring_reserved_space_reserve(req->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
2688
Daniel Vettereed29a52015-05-21 14:21:25 +02002689 ring->outstanding_lazy_request = req;
John Harrison6689cb22015-03-19 12:30:08 +00002690 return 0;
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002691
2692err:
2693 kmem_cache_free(dev_priv->requests, req);
2694 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002695}
2696
John Harrison29b1b412015-06-18 13:10:09 +01002697void i915_gem_request_cancel(struct drm_i915_gem_request *req)
2698{
2699 intel_ring_reserved_space_cancel(req->ringbuf);
2700
2701 i915_gem_request_unreference(req);
2702}
2703
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002704struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002705i915_gem_find_active_request(struct intel_engine_cs *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002706{
Chris Wilson4db080f2013-12-04 11:37:09 +00002707 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002708
Chris Wilson4db080f2013-12-04 11:37:09 +00002709 list_for_each_entry(request, &ring->request_list, list) {
John Harrison1b5a4332014-11-24 18:49:42 +00002710 if (i915_gem_request_completed(request, false))
Chris Wilson4db080f2013-12-04 11:37:09 +00002711 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002712
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002713 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002714 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002715
2716 return NULL;
2717}
2718
2719static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002720 struct intel_engine_cs *ring)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002721{
2722 struct drm_i915_gem_request *request;
2723 bool ring_hung;
2724
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002725 request = i915_gem_find_active_request(ring);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002726
2727 if (request == NULL)
2728 return;
2729
2730 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2731
Mika Kuoppala939fd762014-01-30 19:04:44 +02002732 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002733
2734 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002735 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002736}
2737
2738static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002739 struct intel_engine_cs *ring)
Chris Wilson4db080f2013-12-04 11:37:09 +00002740{
Chris Wilsondfaae392010-09-22 10:31:52 +01002741 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002742 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002743
Chris Wilson05394f32010-11-08 19:18:58 +00002744 obj = list_first_entry(&ring->active_list,
2745 struct drm_i915_gem_object,
Chris Wilsonb4716182015-04-27 13:41:17 +01002746 ring_list[ring->id]);
Eric Anholt673a3942008-07-30 12:06:12 -07002747
Chris Wilsonb4716182015-04-27 13:41:17 +01002748 i915_gem_object_retire__read(obj, ring->id);
Eric Anholt673a3942008-07-30 12:06:12 -07002749 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002750
2751 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002752 * Clear the execlists queue up before freeing the requests, as those
2753 * are the ones that keep the context and ringbuffer backing objects
2754 * pinned in place.
2755 */
2756 while (!list_empty(&ring->execlist_queue)) {
Nick Hoath6d3d8272015-01-15 13:10:39 +00002757 struct drm_i915_gem_request *submit_req;
Oscar Mateodcb4c122014-11-13 10:28:10 +00002758
2759 submit_req = list_first_entry(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +00002760 struct drm_i915_gem_request,
Oscar Mateodcb4c122014-11-13 10:28:10 +00002761 execlist_link);
2762 list_del(&submit_req->execlist_link);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002763
2764 if (submit_req->ctx != ring->default_context)
2765 intel_lr_context_unpin(ring, submit_req->ctx);
2766
Nick Hoathb3a38992015-02-19 16:30:47 +00002767 i915_gem_request_unreference(submit_req);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002768 }
2769
2770 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002771 * We must free the requests after all the corresponding objects have
2772 * been moved off active lists. Which is the same order as the normal
2773 * retire_requests function does. This is important if object hold
2774 * implicit references on things like e.g. ppgtt address spaces through
2775 * the request.
2776 */
2777 while (!list_empty(&ring->request_list)) {
2778 struct drm_i915_gem_request *request;
2779
2780 request = list_first_entry(&ring->request_list,
2781 struct drm_i915_gem_request,
2782 list);
2783
Chris Wilsonb4716182015-04-27 13:41:17 +01002784 i915_gem_request_retire(request);
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002785 }
Chris Wilsone3efda42014-04-09 09:19:41 +01002786
John Harrison6259cea2014-11-24 18:49:29 +00002787 /* This may not have been flushed before the reset, so clean it now */
2788 i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07002789}
2790
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002791void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002792{
2793 struct drm_i915_private *dev_priv = dev->dev_private;
2794 int i;
2795
Daniel Vetter4b9de732011-10-09 21:52:02 +02002796 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002797 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002798
Daniel Vetter94a335d2013-07-17 14:51:28 +02002799 /*
2800 * Commit delayed tiling changes if we have an object still
2801 * attached to the fence, otherwise just clear the fence.
2802 */
2803 if (reg->obj) {
2804 i915_gem_object_update_fence(reg->obj, reg,
2805 reg->obj->tiling_mode);
2806 } else {
2807 i915_gem_write_fence(dev, i, NULL);
2808 }
Chris Wilson312817a2010-11-22 11:50:11 +00002809 }
2810}
2811
Chris Wilson069efc12010-09-30 16:53:18 +01002812void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002813{
Chris Wilsondfaae392010-09-22 10:31:52 +01002814 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002815 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002816 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002817
Chris Wilson4db080f2013-12-04 11:37:09 +00002818 /*
2819 * Before we free the objects from the requests, we need to inspect
2820 * them for finding the guilty party. As the requests only borrow
2821 * their reference to the objects, the inspection must be done first.
2822 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002823 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002824 i915_gem_reset_ring_status(dev_priv, ring);
2825
2826 for_each_ring(ring, dev_priv, i)
2827 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002828
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002829 i915_gem_context_reset(dev);
2830
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002831 i915_gem_restore_fences(dev);
Chris Wilsonb4716182015-04-27 13:41:17 +01002832
2833 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002834}
2835
2836/**
2837 * This function clears the request list as sequence numbers are passed.
2838 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002839void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002840i915_gem_retire_requests_ring(struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002841{
Chris Wilsondb53a302011-02-03 11:57:46 +00002842 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002843
Chris Wilson832a3aa2015-03-18 18:19:22 +00002844 /* Retire requests first as we use it above for the early return.
2845 * If we retire requests last, we may use a later seqno and so clear
2846 * the requests lists without clearing the active list, leading to
2847 * confusion.
Chris Wilsone9103032014-01-07 11:45:14 +00002848 */
Zou Nan hai852835f2010-05-21 09:08:56 +08002849 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002850 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002851
Zou Nan hai852835f2010-05-21 09:08:56 +08002852 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002853 struct drm_i915_gem_request,
2854 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002855
John Harrison1b5a4332014-11-24 18:49:42 +00002856 if (!i915_gem_request_completed(request, true))
Eric Anholt673a3942008-07-30 12:06:12 -07002857 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002858
Chris Wilsonb4716182015-04-27 13:41:17 +01002859 i915_gem_request_retire(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002860 }
2861
Chris Wilson832a3aa2015-03-18 18:19:22 +00002862 /* Move any buffers on the active list that are no longer referenced
2863 * by the ringbuffer to the flushing/inactive lists as appropriate,
2864 * before we free the context associated with the requests.
2865 */
2866 while (!list_empty(&ring->active_list)) {
2867 struct drm_i915_gem_object *obj;
2868
2869 obj = list_first_entry(&ring->active_list,
2870 struct drm_i915_gem_object,
Chris Wilsonb4716182015-04-27 13:41:17 +01002871 ring_list[ring->id]);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002872
Chris Wilsonb4716182015-04-27 13:41:17 +01002873 if (!list_empty(&obj->last_read_req[ring->id]->list))
Chris Wilson832a3aa2015-03-18 18:19:22 +00002874 break;
2875
Chris Wilsonb4716182015-04-27 13:41:17 +01002876 i915_gem_object_retire__read(obj, ring->id);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002877 }
2878
John Harrison581c26e82014-11-24 18:49:39 +00002879 if (unlikely(ring->trace_irq_req &&
2880 i915_gem_request_completed(ring->trace_irq_req, true))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002881 ring->irq_put(ring);
John Harrison581c26e82014-11-24 18:49:39 +00002882 i915_gem_request_assign(&ring->trace_irq_req, NULL);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002883 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002884
Chris Wilsondb53a302011-02-03 11:57:46 +00002885 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002886}
2887
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002888bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002889i915_gem_retire_requests(struct drm_device *dev)
2890{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002891 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002892 struct intel_engine_cs *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002893 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002894 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002895
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002896 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002897 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002898 idle &= list_empty(&ring->request_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00002899 if (i915.enable_execlists) {
2900 unsigned long flags;
2901
2902 spin_lock_irqsave(&ring->execlist_lock, flags);
2903 idle &= list_empty(&ring->execlist_queue);
2904 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2905
2906 intel_execlists_retire_requests(ring);
2907 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002908 }
2909
2910 if (idle)
2911 mod_delayed_work(dev_priv->wq,
2912 &dev_priv->mm.idle_work,
2913 msecs_to_jiffies(100));
2914
2915 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002916}
2917
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002918static void
Eric Anholt673a3942008-07-30 12:06:12 -07002919i915_gem_retire_work_handler(struct work_struct *work)
2920{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002921 struct drm_i915_private *dev_priv =
2922 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2923 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002924 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002925
Chris Wilson891b48c2010-09-29 12:26:37 +01002926 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002927 idle = false;
2928 if (mutex_trylock(&dev->struct_mutex)) {
2929 idle = i915_gem_retire_requests(dev);
2930 mutex_unlock(&dev->struct_mutex);
2931 }
2932 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002933 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2934 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002935}
Chris Wilson891b48c2010-09-29 12:26:37 +01002936
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002937static void
2938i915_gem_idle_work_handler(struct work_struct *work)
2939{
2940 struct drm_i915_private *dev_priv =
2941 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Chris Wilson35c94182015-04-07 16:20:37 +01002942 struct drm_device *dev = dev_priv->dev;
Chris Wilson423795c2015-04-07 16:21:08 +01002943 struct intel_engine_cs *ring;
2944 int i;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002945
Chris Wilson423795c2015-04-07 16:21:08 +01002946 for_each_ring(ring, dev_priv, i)
2947 if (!list_empty(&ring->request_list))
2948 return;
Zou Nan hai852835f2010-05-21 09:08:56 +08002949
Chris Wilson35c94182015-04-07 16:20:37 +01002950 intel_mark_idle(dev);
2951
2952 if (mutex_trylock(&dev->struct_mutex)) {
2953 struct intel_engine_cs *ring;
2954 int i;
2955
2956 for_each_ring(ring, dev_priv, i)
2957 i915_gem_batch_pool_fini(&ring->batch_pool);
2958
2959 mutex_unlock(&dev->struct_mutex);
2960 }
Eric Anholt673a3942008-07-30 12:06:12 -07002961}
2962
Ben Widawsky5816d642012-04-11 11:18:19 -07002963/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002964 * Ensures that an object will eventually get non-busy by flushing any required
2965 * write domains, emitting any outstanding lazy request and retiring and
2966 * completed requests.
2967 */
2968static int
2969i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2970{
Chris Wilsonb4716182015-04-27 13:41:17 +01002971 int ret, i;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002972
Chris Wilsonb4716182015-04-27 13:41:17 +01002973 if (!obj->active)
2974 return 0;
John Harrison41c52412014-11-24 18:49:43 +00002975
Chris Wilsonb4716182015-04-27 13:41:17 +01002976 for (i = 0; i < I915_NUM_RINGS; i++) {
2977 struct drm_i915_gem_request *req;
2978
2979 req = obj->last_read_req[i];
2980 if (req == NULL)
2981 continue;
2982
2983 if (list_empty(&req->list))
2984 goto retire;
2985
2986 ret = i915_gem_check_olr(req);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002987 if (ret)
2988 return ret;
2989
Chris Wilsonb4716182015-04-27 13:41:17 +01002990 if (i915_gem_request_completed(req, true)) {
2991 __i915_gem_request_retire__upto(req);
2992retire:
2993 i915_gem_object_retire__read(obj, i);
2994 }
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002995 }
2996
2997 return 0;
2998}
2999
3000/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003001 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
3002 * @DRM_IOCTL_ARGS: standard ioctl arguments
3003 *
3004 * Returns 0 if successful, else an error is returned with the remaining time in
3005 * the timeout parameter.
3006 * -ETIME: object is still busy after timeout
3007 * -ERESTARTSYS: signal interrupted the wait
3008 * -ENONENT: object doesn't exist
3009 * Also possible, but rare:
3010 * -EAGAIN: GPU wedged
3011 * -ENOMEM: damn
3012 * -ENODEV: Internal IRQ fail
3013 * -E?: The add request failed
3014 *
3015 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3016 * non-zero timeout parameter the wait ioctl will wait for the given number of
3017 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3018 * without holding struct_mutex the object may become re-busied before this
3019 * function completes. A similar but shorter * race condition exists in the busy
3020 * ioctl
3021 */
3022int
3023i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3024{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003025 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003026 struct drm_i915_gem_wait *args = data;
3027 struct drm_i915_gem_object *obj;
Chris Wilsonb4716182015-04-27 13:41:17 +01003028 struct drm_i915_gem_request *req[I915_NUM_RINGS];
Daniel Vetterf69061b2012-12-06 09:01:42 +01003029 unsigned reset_counter;
Chris Wilsonb4716182015-04-27 13:41:17 +01003030 int i, n = 0;
3031 int ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003032
Daniel Vetter11b5d512014-09-29 15:31:26 +02003033 if (args->flags != 0)
3034 return -EINVAL;
3035
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003036 ret = i915_mutex_lock_interruptible(dev);
3037 if (ret)
3038 return ret;
3039
3040 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
3041 if (&obj->base == NULL) {
3042 mutex_unlock(&dev->struct_mutex);
3043 return -ENOENT;
3044 }
3045
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003046 /* Need to make sure the object gets inactive eventually. */
3047 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003048 if (ret)
3049 goto out;
3050
Chris Wilsonb4716182015-04-27 13:41:17 +01003051 if (!obj->active)
John Harrison97b2a6a2014-11-24 18:49:26 +00003052 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003053
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003054 /* Do this after OLR check to make sure we make forward progress polling
Chris Wilson762e4582015-03-04 18:09:26 +00003055 * on this IOCTL with a timeout == 0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003056 */
Chris Wilson762e4582015-03-04 18:09:26 +00003057 if (args->timeout_ns == 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003058 ret = -ETIME;
3059 goto out;
3060 }
3061
3062 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01003063 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonb4716182015-04-27 13:41:17 +01003064
3065 for (i = 0; i < I915_NUM_RINGS; i++) {
3066 if (obj->last_read_req[i] == NULL)
3067 continue;
3068
3069 req[n++] = i915_gem_request_reference(obj->last_read_req[i]);
3070 }
3071
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003072 mutex_unlock(&dev->struct_mutex);
3073
Chris Wilsonb4716182015-04-27 13:41:17 +01003074 for (i = 0; i < n; i++) {
3075 if (ret == 0)
3076 ret = __i915_wait_request(req[i], reset_counter, true,
3077 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
3078 file->driver_priv);
3079 i915_gem_request_unreference__unlocked(req[i]);
3080 }
John Harrisonff865882014-11-24 18:49:28 +00003081 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003082
3083out:
3084 drm_gem_object_unreference(&obj->base);
3085 mutex_unlock(&dev->struct_mutex);
3086 return ret;
3087}
3088
Chris Wilsonb4716182015-04-27 13:41:17 +01003089static int
3090__i915_gem_object_sync(struct drm_i915_gem_object *obj,
3091 struct intel_engine_cs *to,
3092 struct drm_i915_gem_request *req)
3093{
3094 struct intel_engine_cs *from;
3095 int ret;
3096
3097 from = i915_gem_request_get_ring(req);
3098 if (to == from)
3099 return 0;
3100
3101 if (i915_gem_request_completed(req, true))
3102 return 0;
3103
3104 ret = i915_gem_check_olr(req);
3105 if (ret)
3106 return ret;
3107
3108 if (!i915_semaphore_is_enabled(obj->base.dev)) {
Chris Wilsona6f766f2015-04-27 13:41:20 +01003109 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Chris Wilsonb4716182015-04-27 13:41:17 +01003110 ret = __i915_wait_request(req,
Chris Wilsona6f766f2015-04-27 13:41:20 +01003111 atomic_read(&i915->gpu_error.reset_counter),
3112 i915->mm.interruptible,
3113 NULL,
3114 &i915->rps.semaphores);
Chris Wilsonb4716182015-04-27 13:41:17 +01003115 if (ret)
3116 return ret;
3117
3118 i915_gem_object_retire_request(obj, req);
3119 } else {
3120 int idx = intel_ring_sync_index(from, to);
3121 u32 seqno = i915_gem_request_get_seqno(req);
3122
3123 if (seqno <= from->semaphore.sync_seqno[idx])
3124 return 0;
3125
3126 trace_i915_gem_ring_sync_to(from, to, req);
3127 ret = to->semaphore.sync_to(to, from, seqno);
3128 if (ret)
3129 return ret;
3130
3131 /* We use last_read_req because sync_to()
3132 * might have just caused seqno wrap under
3133 * the radar.
3134 */
3135 from->semaphore.sync_seqno[idx] =
3136 i915_gem_request_get_seqno(obj->last_read_req[from->id]);
3137 }
3138
3139 return 0;
3140}
3141
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003142/**
Ben Widawsky5816d642012-04-11 11:18:19 -07003143 * i915_gem_object_sync - sync an object to a ring.
3144 *
3145 * @obj: object which may be in use on another ring.
3146 * @to: ring we wish to use the object on. May be NULL.
3147 *
3148 * This code is meant to abstract object synchronization with the GPU.
3149 * Calling with NULL implies synchronizing the object with the CPU
Chris Wilsonb4716182015-04-27 13:41:17 +01003150 * rather than a particular GPU ring. Conceptually we serialise writes
3151 * between engines inside the GPU. We only allow on engine to write
3152 * into a buffer at any time, but multiple readers. To ensure each has
3153 * a coherent view of memory, we must:
3154 *
3155 * - If there is an outstanding write request to the object, the new
3156 * request must wait for it to complete (either CPU or in hw, requests
3157 * on the same ring will be naturally ordered).
3158 *
3159 * - If we are a write request (pending_write_domain is set), the new
3160 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07003161 *
3162 * Returns 0 if successful, else propagates up the lower layer error.
3163 */
Ben Widawsky2911a352012-04-05 14:47:36 -07003164int
3165i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003166 struct intel_engine_cs *to)
Ben Widawsky2911a352012-04-05 14:47:36 -07003167{
Chris Wilsonb4716182015-04-27 13:41:17 +01003168 const bool readonly = obj->base.pending_write_domain == 0;
3169 struct drm_i915_gem_request *req[I915_NUM_RINGS];
3170 int ret, i, n;
Ben Widawsky2911a352012-04-05 14:47:36 -07003171
Chris Wilsonb4716182015-04-27 13:41:17 +01003172 if (!obj->active)
Ben Widawsky2911a352012-04-05 14:47:36 -07003173 return 0;
3174
Chris Wilsonb4716182015-04-27 13:41:17 +01003175 if (to == NULL)
3176 return i915_gem_object_wait_rendering(obj, readonly);
Ben Widawsky2911a352012-04-05 14:47:36 -07003177
Chris Wilsonb4716182015-04-27 13:41:17 +01003178 n = 0;
3179 if (readonly) {
3180 if (obj->last_write_req)
3181 req[n++] = obj->last_write_req;
3182 } else {
3183 for (i = 0; i < I915_NUM_RINGS; i++)
3184 if (obj->last_read_req[i])
3185 req[n++] = obj->last_read_req[i];
3186 }
3187 for (i = 0; i < n; i++) {
3188 ret = __i915_gem_object_sync(obj, to, req[i]);
3189 if (ret)
3190 return ret;
3191 }
Ben Widawsky2911a352012-04-05 14:47:36 -07003192
Chris Wilsonb4716182015-04-27 13:41:17 +01003193 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07003194}
3195
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003196static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
3197{
3198 u32 old_write_domain, old_read_domains;
3199
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003200 /* Force a pagefault for domain tracking on next user access */
3201 i915_gem_release_mmap(obj);
3202
Keith Packardb97c3d92011-06-24 21:02:59 -07003203 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3204 return;
3205
Chris Wilson97c809fd2012-10-09 19:24:38 +01003206 /* Wait for any direct GTT access to complete */
3207 mb();
3208
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003209 old_read_domains = obj->base.read_domains;
3210 old_write_domain = obj->base.write_domain;
3211
3212 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
3213 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
3214
3215 trace_i915_gem_object_change_domain(obj,
3216 old_read_domains,
3217 old_write_domain);
3218}
3219
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003220int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07003221{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003222 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003223 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00003224 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003225
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003226 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07003227 return 0;
3228
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003229 if (!drm_mm_node_allocated(&vma->node)) {
3230 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003231 return 0;
3232 }
Ben Widawsky433544b2013-08-13 18:09:06 -07003233
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003234 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01003235 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07003236
Chris Wilsonc4670ad2012-08-20 10:23:27 +01003237 BUG_ON(obj->pages == NULL);
3238
Chris Wilson2e2f3512015-04-27 13:41:14 +01003239 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilson1488fc02012-04-24 15:47:31 +01003240 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003241 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01003242 /* Continue on if we fail due to EIO, the GPU is hung so we
3243 * should be safe and we need to cleanup or else we might
3244 * cause memory corruption through use-after-free.
3245 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01003246
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003247 if (i915_is_ggtt(vma->vm) &&
3248 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003249 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01003250
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003251 /* release the fence reg _after_ flushing */
3252 ret = i915_gem_object_put_fence(obj);
3253 if (ret)
3254 return ret;
3255 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01003256
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003257 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00003258
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003259 vma->vm->unbind_vma(vma);
Mika Kuoppala5e562f12015-04-30 11:02:31 +03003260 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003261
Chris Wilson64bf9302014-02-25 14:23:28 +00003262 list_del_init(&vma->mm_list);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003263 if (i915_is_ggtt(vma->vm)) {
3264 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
3265 obj->map_and_fenceable = false;
3266 } else if (vma->ggtt_view.pages) {
3267 sg_free_table(vma->ggtt_view.pages);
3268 kfree(vma->ggtt_view.pages);
3269 vma->ggtt_view.pages = NULL;
3270 }
3271 }
Eric Anholt673a3942008-07-30 12:06:12 -07003272
Ben Widawsky2f633152013-07-17 12:19:03 -07003273 drm_mm_remove_node(&vma->node);
3274 i915_gem_vma_destroy(vma);
3275
3276 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02003277 * no more VMAs exist. */
Armin Reese9490edb2014-07-11 10:20:07 -07003278 if (list_empty(&obj->vma_list)) {
3279 i915_gem_gtt_finish_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003280 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Armin Reese9490edb2014-07-11 10:20:07 -07003281 }
Eric Anholt673a3942008-07-30 12:06:12 -07003282
Chris Wilson70903c32013-12-04 09:59:09 +00003283 /* And finally now the object is completely decoupled from this vma,
3284 * we can drop its hold on the backing storage and allow it to be
3285 * reaped by the shrinker.
3286 */
3287 i915_gem_object_unpin_pages(obj);
3288
Chris Wilson88241782011-01-07 17:09:48 +00003289 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00003290}
3291
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003292int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003293{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003294 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003295 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003296 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003297
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003298 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01003299 for_each_ring(ring, dev_priv, i) {
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003300 if (!i915.enable_execlists) {
3301 ret = i915_switch_context(ring, ring->default_context);
3302 if (ret)
3303 return ret;
3304 }
Ben Widawskyb6c74882012-08-14 14:35:14 -07003305
Chris Wilson3e960502012-11-27 16:22:54 +00003306 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003307 if (ret)
3308 return ret;
3309 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003310
Chris Wilsonb4716182015-04-27 13:41:17 +01003311 WARN_ON(i915_verify_lists(dev));
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003312 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003313}
3314
Chris Wilson9ce079e2012-04-17 15:31:30 +01003315static void i965_write_fence_reg(struct drm_device *dev, int reg,
3316 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003317{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003318 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02003319 int fence_reg;
3320 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003321
Imre Deak56c844e2013-01-07 21:47:34 +02003322 if (INTEL_INFO(dev)->gen >= 6) {
3323 fence_reg = FENCE_REG_SANDYBRIDGE_0;
3324 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
3325 } else {
3326 fence_reg = FENCE_REG_965_0;
3327 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
3328 }
3329
Chris Wilsond18b9612013-07-10 13:36:23 +01003330 fence_reg += reg * 8;
3331
3332 /* To w/a incoherency with non-atomic 64-bit register updates,
3333 * we split the 64-bit update into two 32-bit writes. In order
3334 * for a partial fence not to be evaluated between writes, we
3335 * precede the update with write to turn off the fence register,
3336 * and only enable the fence as the last step.
3337 *
3338 * For extra levels of paranoia, we make sure each step lands
3339 * before applying the next step.
3340 */
3341 I915_WRITE(fence_reg, 0);
3342 POSTING_READ(fence_reg);
3343
Chris Wilson9ce079e2012-04-17 15:31:30 +01003344 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003345 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01003346 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003347
Bob Paauweaf1a7302014-12-18 09:51:26 -08003348 /* Adjust fence size to match tiled area */
3349 if (obj->tiling_mode != I915_TILING_NONE) {
3350 uint32_t row_size = obj->stride *
3351 (obj->tiling_mode == I915_TILING_Y ? 32 : 8);
3352 size = (size / row_size) * row_size;
3353 }
3354
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003355 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01003356 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003357 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02003358 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003359 if (obj->tiling_mode == I915_TILING_Y)
3360 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
3361 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00003362
Chris Wilsond18b9612013-07-10 13:36:23 +01003363 I915_WRITE(fence_reg + 4, val >> 32);
3364 POSTING_READ(fence_reg + 4);
3365
3366 I915_WRITE(fence_reg + 0, val);
3367 POSTING_READ(fence_reg);
3368 } else {
3369 I915_WRITE(fence_reg + 4, 0);
3370 POSTING_READ(fence_reg + 4);
3371 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08003372}
3373
Chris Wilson9ce079e2012-04-17 15:31:30 +01003374static void i915_write_fence_reg(struct drm_device *dev, int reg,
3375 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003376{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003377 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003378 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003379
Chris Wilson9ce079e2012-04-17 15:31:30 +01003380 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003381 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003382 int pitch_val;
3383 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003384
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003385 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003386 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003387 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3388 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
3389 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003390
3391 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
3392 tile_width = 128;
3393 else
3394 tile_width = 512;
3395
3396 /* Note: pitch better be a power of two tile widths */
3397 pitch_val = obj->stride / tile_width;
3398 pitch_val = ffs(pitch_val) - 1;
3399
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003400 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003401 if (obj->tiling_mode == I915_TILING_Y)
3402 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3403 val |= I915_FENCE_SIZE_BITS(size);
3404 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3405 val |= I830_FENCE_REG_VALID;
3406 } else
3407 val = 0;
3408
3409 if (reg < 8)
3410 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003411 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01003412 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08003413
Chris Wilson9ce079e2012-04-17 15:31:30 +01003414 I915_WRITE(reg, val);
3415 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003416}
3417
Chris Wilson9ce079e2012-04-17 15:31:30 +01003418static void i830_write_fence_reg(struct drm_device *dev, int reg,
3419 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003420{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003421 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003422 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003423
Chris Wilson9ce079e2012-04-17 15:31:30 +01003424 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003425 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003426 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003427
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003428 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003429 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003430 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3431 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
3432 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07003433
Chris Wilson9ce079e2012-04-17 15:31:30 +01003434 pitch_val = obj->stride / 128;
3435 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003436
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003437 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003438 if (obj->tiling_mode == I915_TILING_Y)
3439 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3440 val |= I830_FENCE_SIZE_BITS(size);
3441 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3442 val |= I830_FENCE_REG_VALID;
3443 } else
3444 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00003445
Chris Wilson9ce079e2012-04-17 15:31:30 +01003446 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
3447 POSTING_READ(FENCE_REG_830_0 + reg * 4);
3448}
3449
Chris Wilsond0a57782012-10-09 19:24:37 +01003450inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
3451{
3452 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
3453}
3454
Chris Wilson9ce079e2012-04-17 15:31:30 +01003455static void i915_gem_write_fence(struct drm_device *dev, int reg,
3456 struct drm_i915_gem_object *obj)
3457{
Chris Wilsond0a57782012-10-09 19:24:37 +01003458 struct drm_i915_private *dev_priv = dev->dev_private;
3459
3460 /* Ensure that all CPU reads are completed before installing a fence
3461 * and all writes before removing the fence.
3462 */
3463 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
3464 mb();
3465
Daniel Vetter94a335d2013-07-17 14:51:28 +02003466 WARN(obj && (!obj->stride || !obj->tiling_mode),
3467 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
3468 obj->stride, obj->tiling_mode);
3469
Rodrigo Vivice38ab02014-12-04 06:48:10 -08003470 if (IS_GEN2(dev))
3471 i830_write_fence_reg(dev, reg, obj);
3472 else if (IS_GEN3(dev))
3473 i915_write_fence_reg(dev, reg, obj);
3474 else if (INTEL_INFO(dev)->gen >= 4)
3475 i965_write_fence_reg(dev, reg, obj);
Chris Wilsond0a57782012-10-09 19:24:37 +01003476
3477 /* And similarly be paranoid that no direct access to this region
3478 * is reordered to before the fence is installed.
3479 */
3480 if (i915_gem_object_needs_mb(obj))
3481 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003482}
3483
Chris Wilson61050802012-04-17 15:31:31 +01003484static inline int fence_number(struct drm_i915_private *dev_priv,
3485 struct drm_i915_fence_reg *fence)
3486{
3487 return fence - dev_priv->fence_regs;
3488}
3489
3490static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
3491 struct drm_i915_fence_reg *fence,
3492 bool enable)
3493{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01003494 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01003495 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01003496
Chris Wilson46a0b632013-07-10 13:36:24 +01003497 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01003498
3499 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01003500 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01003501 fence->obj = obj;
3502 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
3503 } else {
3504 obj->fence_reg = I915_FENCE_REG_NONE;
3505 fence->obj = NULL;
3506 list_del_init(&fence->lru_list);
3507 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02003508 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01003509}
3510
Chris Wilsond9e86c02010-11-10 16:40:20 +00003511static int
Chris Wilsond0a57782012-10-09 19:24:37 +01003512i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003513{
John Harrison97b2a6a2014-11-24 18:49:26 +00003514 if (obj->last_fenced_req) {
Daniel Vettera4b3a572014-11-26 14:17:05 +01003515 int ret = i915_wait_request(obj->last_fenced_req);
Chris Wilson18991842012-04-17 15:31:29 +01003516 if (ret)
3517 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003518
John Harrison97b2a6a2014-11-24 18:49:26 +00003519 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003520 }
3521
3522 return 0;
3523}
3524
3525int
3526i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3527{
Chris Wilson61050802012-04-17 15:31:31 +01003528 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003529 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003530 int ret;
3531
Chris Wilsond0a57782012-10-09 19:24:37 +01003532 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003533 if (ret)
3534 return ret;
3535
Chris Wilson61050802012-04-17 15:31:31 +01003536 if (obj->fence_reg == I915_FENCE_REG_NONE)
3537 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003538
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003539 fence = &dev_priv->fence_regs[obj->fence_reg];
3540
Daniel Vetteraff10b302014-02-14 14:06:05 +01003541 if (WARN_ON(fence->pin_count))
3542 return -EBUSY;
3543
Chris Wilson61050802012-04-17 15:31:31 +01003544 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003545 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003546
3547 return 0;
3548}
3549
3550static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003551i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003552{
Daniel Vetterae3db242010-02-19 11:51:58 +01003553 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003554 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003555 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003556
3557 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003558 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003559 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3560 reg = &dev_priv->fence_regs[i];
3561 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003562 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003563
Chris Wilson1690e1e2011-12-14 13:57:08 +01003564 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003565 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003566 }
3567
Chris Wilsond9e86c02010-11-10 16:40:20 +00003568 if (avail == NULL)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003569 goto deadlock;
Daniel Vetterae3db242010-02-19 11:51:58 +01003570
3571 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003572 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003573 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003574 continue;
3575
Chris Wilson8fe301a2012-04-17 15:31:28 +01003576 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003577 }
3578
Chris Wilson5dce5b932014-01-20 10:17:36 +00003579deadlock:
3580 /* Wait for completion of pending flips which consume fences */
3581 if (intel_has_pending_fb_unpin(dev))
3582 return ERR_PTR(-EAGAIN);
3583
3584 return ERR_PTR(-EDEADLK);
Daniel Vetterae3db242010-02-19 11:51:58 +01003585}
3586
Jesse Barnesde151cf2008-11-12 10:03:55 -08003587/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003588 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003589 * @obj: object to map through a fence reg
3590 *
3591 * When mapping objects through the GTT, userspace wants to be able to write
3592 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003593 * This function walks the fence regs looking for a free one for @obj,
3594 * stealing one if it can't find any.
3595 *
3596 * It then sets up the reg based on the object's properties: address, pitch
3597 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003598 *
3599 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003600 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003601int
Chris Wilson06d98132012-04-17 15:31:24 +01003602i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003603{
Chris Wilson05394f32010-11-08 19:18:58 +00003604 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003605 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003606 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003607 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003608 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003609
Chris Wilson14415742012-04-17 15:31:33 +01003610 /* Have we updated the tiling parameters upon the object and so
3611 * will need to serialise the write to the associated fence register?
3612 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003613 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003614 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003615 if (ret)
3616 return ret;
3617 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003618
Chris Wilsond9e86c02010-11-10 16:40:20 +00003619 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003620 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3621 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003622 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003623 list_move_tail(&reg->lru_list,
3624 &dev_priv->mm.fence_list);
3625 return 0;
3626 }
3627 } else if (enable) {
Chris Wilsone6a84462014-08-11 12:00:12 +02003628 if (WARN_ON(!obj->map_and_fenceable))
3629 return -EINVAL;
3630
Chris Wilson14415742012-04-17 15:31:33 +01003631 reg = i915_find_fence_reg(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00003632 if (IS_ERR(reg))
3633 return PTR_ERR(reg);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003634
Chris Wilson14415742012-04-17 15:31:33 +01003635 if (reg->obj) {
3636 struct drm_i915_gem_object *old = reg->obj;
3637
Chris Wilsond0a57782012-10-09 19:24:37 +01003638 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003639 if (ret)
3640 return ret;
3641
Chris Wilson14415742012-04-17 15:31:33 +01003642 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003643 }
Chris Wilson14415742012-04-17 15:31:33 +01003644 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003645 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003646
Chris Wilson14415742012-04-17 15:31:33 +01003647 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003648
Chris Wilson9ce079e2012-04-17 15:31:30 +01003649 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003650}
3651
Chris Wilson4144f9b2014-09-11 08:43:48 +01003652static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003653 unsigned long cache_level)
3654{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003655 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003656 struct drm_mm_node *other;
3657
Chris Wilson4144f9b2014-09-11 08:43:48 +01003658 /*
3659 * On some machines we have to be careful when putting differing types
3660 * of snoopable memory together to avoid the prefetcher crossing memory
3661 * domains and dying. During vm initialisation, we decide whether or not
3662 * these constraints apply and set the drm_mm.color_adjust
3663 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003664 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003665 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003666 return true;
3667
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003668 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003669 return true;
3670
3671 if (list_empty(&gtt_space->node_list))
3672 return true;
3673
3674 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3675 if (other->allocated && !other->hole_follows && other->color != cache_level)
3676 return false;
3677
3678 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3679 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3680 return false;
3681
3682 return true;
3683}
3684
Jesse Barnesde151cf2008-11-12 10:03:55 -08003685/**
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003686 * Finds free space in the GTT aperture and binds the object or a view of it
3687 * there.
Eric Anholt673a3942008-07-30 12:06:12 -07003688 */
Daniel Vetter262de142014-02-14 14:01:20 +01003689static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003690i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3691 struct i915_address_space *vm,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003692 const struct i915_ggtt_view *ggtt_view,
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003693 unsigned alignment,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003694 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003695{
Chris Wilson05394f32010-11-08 19:18:58 +00003696 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003697 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003698 u32 size, fence_size, fence_alignment, unfenced_alignment;
Chris Wilsond23db882014-05-23 08:48:08 +02003699 unsigned long start =
3700 flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3701 unsigned long end =
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003702 flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003703 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003704 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003705
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003706 if (i915_is_ggtt(vm)) {
3707 u32 view_size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003708
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003709 if (WARN_ON(!ggtt_view))
3710 return ERR_PTR(-EINVAL);
3711
3712 view_size = i915_ggtt_view_size(obj, ggtt_view);
3713
3714 fence_size = i915_gem_get_gtt_size(dev,
3715 view_size,
3716 obj->tiling_mode);
3717 fence_alignment = i915_gem_get_gtt_alignment(dev,
3718 view_size,
3719 obj->tiling_mode,
3720 true);
3721 unfenced_alignment = i915_gem_get_gtt_alignment(dev,
3722 view_size,
3723 obj->tiling_mode,
3724 false);
3725 size = flags & PIN_MAPPABLE ? fence_size : view_size;
3726 } else {
3727 fence_size = i915_gem_get_gtt_size(dev,
3728 obj->base.size,
3729 obj->tiling_mode);
3730 fence_alignment = i915_gem_get_gtt_alignment(dev,
3731 obj->base.size,
3732 obj->tiling_mode,
3733 true);
3734 unfenced_alignment =
3735 i915_gem_get_gtt_alignment(dev,
3736 obj->base.size,
3737 obj->tiling_mode,
3738 false);
3739 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3740 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01003741
Eric Anholt673a3942008-07-30 12:06:12 -07003742 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003743 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003744 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003745 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003746 DRM_DEBUG("Invalid object (view type=%u) alignment requested %u\n",
3747 ggtt_view ? ggtt_view->type : 0,
3748 alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003749 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003750 }
3751
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003752 /* If binding the object/GGTT view requires more space than the entire
3753 * aperture has, reject it early before evicting everything in a vain
3754 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003755 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003756 if (size > end) {
3757 DRM_DEBUG("Attempting to bind an object (view type=%u) larger than the aperture: size=%u > %s aperture=%lu\n",
3758 ggtt_view ? ggtt_view->type : 0,
3759 size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003760 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003761 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003762 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003763 }
3764
Chris Wilson37e680a2012-06-07 15:38:42 +01003765 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003766 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003767 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003768
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003769 i915_gem_object_pin_pages(obj);
3770
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003771 vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) :
3772 i915_gem_obj_lookup_or_create_vma(obj, vm);
3773
Daniel Vetter262de142014-02-14 14:01:20 +01003774 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003775 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003776
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003777search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003778 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003779 size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003780 obj->cache_level,
3781 start, end,
Lauri Kasanen62347f92014-04-02 20:03:57 +03003782 DRM_MM_SEARCH_DEFAULT,
3783 DRM_MM_CREATE_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003784 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003785 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003786 obj->cache_level,
3787 start, end,
3788 flags);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003789 if (ret == 0)
3790 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003791
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003792 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003793 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003794 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003795 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003796 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003797 }
3798
Daniel Vetter74163902012-02-15 23:50:21 +01003799 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003800 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003801 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003802
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003803 trace_i915_vma_bind(vma, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07003804 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003805 if (ret)
3806 goto err_finish_gtt;
3807
Ben Widawsky35c20a62013-05-31 11:28:48 -07003808 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003809 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003810
Daniel Vetter262de142014-02-14 14:01:20 +01003811 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003812
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003813err_finish_gtt:
3814 i915_gem_gtt_finish_object(obj);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003815err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003816 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003817err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003818 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003819 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003820err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003821 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003822 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003823}
3824
Chris Wilson000433b2013-08-08 14:41:09 +01003825bool
Chris Wilson2c225692013-08-09 12:26:45 +01003826i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3827 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003828{
Eric Anholt673a3942008-07-30 12:06:12 -07003829 /* If we don't have a page list set up, then we're not pinned
3830 * to GPU, and we can ignore the cache flush because it'll happen
3831 * again at bind time.
3832 */
Chris Wilson05394f32010-11-08 19:18:58 +00003833 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003834 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003835
Imre Deak769ce462013-02-13 21:56:05 +02003836 /*
3837 * Stolen memory is always coherent with the GPU as it is explicitly
3838 * marked as wc by the system, or the system is cache-coherent.
3839 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003840 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003841 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003842
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003843 /* If the GPU is snooping the contents of the CPU cache,
3844 * we do not need to manually clear the CPU cache lines. However,
3845 * the caches are only snooped when the render cache is
3846 * flushed/invalidated. As we always have to emit invalidations
3847 * and flushes when moving into and out of the RENDER domain, correct
3848 * snooping behaviour occurs naturally as the result of our domain
3849 * tracking.
3850 */
Chris Wilson0f719792015-01-13 13:32:52 +00003851 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3852 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003853 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003854 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003855
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003856 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003857 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003858 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003859
3860 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003861}
3862
3863/** Flushes the GTT write domain for the object if it's dirty. */
3864static void
Chris Wilson05394f32010-11-08 19:18:58 +00003865i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003866{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003867 uint32_t old_write_domain;
3868
Chris Wilson05394f32010-11-08 19:18:58 +00003869 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003870 return;
3871
Chris Wilson63256ec2011-01-04 18:42:07 +00003872 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003873 * to it immediately go to main memory as far as we know, so there's
3874 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003875 *
3876 * However, we do have to enforce the order so that all writes through
3877 * the GTT land before any writes to the device, such as updates to
3878 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003879 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003880 wmb();
3881
Chris Wilson05394f32010-11-08 19:18:58 +00003882 old_write_domain = obj->base.write_domain;
3883 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003884
Daniel Vetterf99d7062014-06-19 16:01:59 +02003885 intel_fb_obj_flush(obj, false);
3886
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003887 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003888 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003889 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003890}
3891
3892/** Flushes the CPU write domain for the object if it's dirty. */
3893static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003894i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003895{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003896 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003897
Chris Wilson05394f32010-11-08 19:18:58 +00003898 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003899 return;
3900
Daniel Vettere62b59e2015-01-21 14:53:48 +01003901 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilson000433b2013-08-08 14:41:09 +01003902 i915_gem_chipset_flush(obj->base.dev);
3903
Chris Wilson05394f32010-11-08 19:18:58 +00003904 old_write_domain = obj->base.write_domain;
3905 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003906
Daniel Vetterf99d7062014-06-19 16:01:59 +02003907 intel_fb_obj_flush(obj, false);
3908
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003909 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003910 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003911 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003912}
3913
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003914/**
3915 * Moves a single object to the GTT read, and possibly write domain.
3916 *
3917 * This function returns when the move is complete, including waiting on
3918 * flushes to occur.
3919 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003920int
Chris Wilson20217462010-11-23 15:26:33 +00003921i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003922{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003923 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303924 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003925 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003926
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003927 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3928 return 0;
3929
Chris Wilson0201f1e2012-07-20 12:41:01 +01003930 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003931 if (ret)
3932 return ret;
3933
Chris Wilson43566de2015-01-02 16:29:29 +05303934 /* Flush and acquire obj->pages so that we are coherent through
3935 * direct access in memory with previous cached writes through
3936 * shmemfs and that our cache domain tracking remains valid.
3937 * For example, if the obj->filp was moved to swap without us
3938 * being notified and releasing the pages, we would mistakenly
3939 * continue to assume that the obj remained out of the CPU cached
3940 * domain.
3941 */
3942 ret = i915_gem_object_get_pages(obj);
3943 if (ret)
3944 return ret;
3945
Daniel Vettere62b59e2015-01-21 14:53:48 +01003946 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003947
Chris Wilsond0a57782012-10-09 19:24:37 +01003948 /* Serialise direct access to this object with the barriers for
3949 * coherent writes from the GPU, by effectively invalidating the
3950 * GTT domain upon first access.
3951 */
3952 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3953 mb();
3954
Chris Wilson05394f32010-11-08 19:18:58 +00003955 old_write_domain = obj->base.write_domain;
3956 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003957
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003958 /* It should now be out of any other write domains, and we can update
3959 * the domain values for our changes.
3960 */
Chris Wilson05394f32010-11-08 19:18:58 +00003961 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3962 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003963 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003964 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3965 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3966 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003967 }
3968
Daniel Vetterf99d7062014-06-19 16:01:59 +02003969 if (write)
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -07003970 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003971
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003972 trace_i915_gem_object_change_domain(obj,
3973 old_read_domains,
3974 old_write_domain);
3975
Chris Wilson8325a092012-04-24 15:52:35 +01003976 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05303977 vma = i915_gem_obj_to_ggtt(obj);
3978 if (vma && drm_mm_node_allocated(&vma->node) && !obj->active)
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003979 list_move_tail(&vma->mm_list,
Chris Wilson43566de2015-01-02 16:29:29 +05303980 &to_i915(obj->base.dev)->gtt.base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003981
Eric Anholte47c68e2008-11-14 13:35:19 -08003982 return 0;
3983}
3984
Chris Wilsone4ffd172011-04-04 09:44:39 +01003985int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3986 enum i915_cache_level cache_level)
3987{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003988 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00003989 struct i915_vma *vma, *next;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003990 int ret;
3991
3992 if (obj->cache_level == cache_level)
3993 return 0;
3994
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003995 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003996 DRM_DEBUG("can not change the cache level of pinned objects\n");
3997 return -EBUSY;
3998 }
3999
Chris Wilsondf6f7832014-03-21 07:40:56 +00004000 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Chris Wilson4144f9b2014-09-11 08:43:48 +01004001 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004002 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07004003 if (ret)
4004 return ret;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07004005 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01004006 }
4007
Ben Widawsky3089c6f2013-07-31 17:00:03 -07004008 if (i915_gem_obj_bound_any(obj)) {
Chris Wilson2e2f3512015-04-27 13:41:14 +01004009 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01004010 if (ret)
4011 return ret;
4012
4013 i915_gem_object_finish_gtt(obj);
4014
4015 /* Before SandyBridge, you could not use tiling or fence
4016 * registers with snooped memory, so relinquish any fences
4017 * currently pointing to our region in the aperture.
4018 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01004019 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01004020 ret = i915_gem_object_put_fence(obj);
4021 if (ret)
4022 return ret;
4023 }
4024
Ben Widawsky6f65e292013-12-06 14:10:56 -08004025 list_for_each_entry(vma, &obj->vma_list, vma_link)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004026 if (drm_mm_node_allocated(&vma->node)) {
4027 ret = i915_vma_bind(vma, cache_level,
Daniel Vetter08755462015-04-20 09:04:05 -07004028 PIN_UPDATE);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004029 if (ret)
4030 return ret;
4031 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01004032 }
4033
Chris Wilson2c225692013-08-09 12:26:45 +01004034 list_for_each_entry(vma, &obj->vma_list, vma_link)
4035 vma->node.color = cache_level;
4036 obj->cache_level = cache_level;
4037
Chris Wilson0f719792015-01-13 13:32:52 +00004038 if (obj->cache_dirty &&
4039 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
4040 cpu_write_needs_clflush(obj)) {
4041 if (i915_gem_clflush_object(obj, true))
4042 i915_gem_chipset_flush(obj->base.dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01004043 }
4044
Chris Wilsone4ffd172011-04-04 09:44:39 +01004045 return 0;
4046}
4047
Ben Widawsky199adf42012-09-21 17:01:20 -07004048int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
4049 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01004050{
Ben Widawsky199adf42012-09-21 17:01:20 -07004051 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004052 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004053
4054 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilson432be692015-05-07 12:14:55 +01004055 if (&obj->base == NULL)
4056 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004057
Chris Wilson651d7942013-08-08 14:41:10 +01004058 switch (obj->cache_level) {
4059 case I915_CACHE_LLC:
4060 case I915_CACHE_L3_LLC:
4061 args->caching = I915_CACHING_CACHED;
4062 break;
4063
Chris Wilson4257d3b2013-08-08 14:41:11 +01004064 case I915_CACHE_WT:
4065 args->caching = I915_CACHING_DISPLAY;
4066 break;
4067
Chris Wilson651d7942013-08-08 14:41:10 +01004068 default:
4069 args->caching = I915_CACHING_NONE;
4070 break;
4071 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01004072
Chris Wilson432be692015-05-07 12:14:55 +01004073 drm_gem_object_unreference_unlocked(&obj->base);
4074 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004075}
4076
Ben Widawsky199adf42012-09-21 17:01:20 -07004077int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
4078 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01004079{
Ben Widawsky199adf42012-09-21 17:01:20 -07004080 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004081 struct drm_i915_gem_object *obj;
4082 enum i915_cache_level level;
4083 int ret;
4084
Ben Widawsky199adf42012-09-21 17:01:20 -07004085 switch (args->caching) {
4086 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01004087 level = I915_CACHE_NONE;
4088 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07004089 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01004090 level = I915_CACHE_LLC;
4091 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01004092 case I915_CACHING_DISPLAY:
4093 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
4094 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004095 default:
4096 return -EINVAL;
4097 }
4098
Ben Widawsky3bc29132012-09-26 16:15:20 -07004099 ret = i915_mutex_lock_interruptible(dev);
4100 if (ret)
4101 return ret;
4102
Chris Wilsone6994ae2012-07-10 10:27:08 +01004103 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
4104 if (&obj->base == NULL) {
4105 ret = -ENOENT;
4106 goto unlock;
4107 }
4108
4109 ret = i915_gem_object_set_cache_level(obj, level);
4110
4111 drm_gem_object_unreference(&obj->base);
4112unlock:
4113 mutex_unlock(&dev->struct_mutex);
4114 return ret;
4115}
4116
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004117/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004118 * Prepare buffer for display plane (scanout, cursors, etc).
4119 * Can be called from an uninterruptible phase (modesetting) and allows
4120 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004121 */
4122int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004123i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
4124 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004125 struct intel_engine_cs *pipelined,
4126 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004127{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004128 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004129 int ret;
4130
Chris Wilsonb4716182015-04-27 13:41:17 +01004131 ret = i915_gem_object_sync(obj, pipelined);
4132 if (ret)
4133 return ret;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004134
Chris Wilsoncc98b412013-08-09 12:25:09 +01004135 /* Mark the pin_display early so that we account for the
4136 * display coherency whilst setting up the cache domains.
4137 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004138 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004139
Eric Anholta7ef0642011-03-29 16:59:54 -07004140 /* The display engine is not coherent with the LLC cache on gen6. As
4141 * a result, we make sure that the pinning that is about to occur is
4142 * done with uncached PTEs. This is lowest common denominator for all
4143 * chipsets.
4144 *
4145 * However for gen6+, we could do better by using the GFDT bit instead
4146 * of uncaching, which would allow us to flush all the LLC-cached data
4147 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
4148 */
Chris Wilson651d7942013-08-08 14:41:10 +01004149 ret = i915_gem_object_set_cache_level(obj,
4150 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07004151 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004152 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07004153
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004154 /* As the user may map the buffer once pinned in the display plane
4155 * (e.g. libkms for the bootup splash), we have to ensure that we
4156 * always use map_and_fenceable for all scanout buffers.
4157 */
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00004158 ret = i915_gem_object_ggtt_pin(obj, view, alignment,
4159 view->type == I915_GGTT_VIEW_NORMAL ?
4160 PIN_MAPPABLE : 0);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004161 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004162 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004163
Daniel Vettere62b59e2015-01-21 14:53:48 +01004164 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01004165
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004166 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00004167 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004168
4169 /* It should now be out of any other write domains, and we can update
4170 * the domain values for our changes.
4171 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01004172 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00004173 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004174
4175 trace_i915_gem_object_change_domain(obj,
4176 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004177 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004178
4179 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004180
4181err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004182 obj->pin_display--;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004183 return ret;
4184}
4185
4186void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004187i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
4188 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004189{
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004190 if (WARN_ON(obj->pin_display == 0))
4191 return;
4192
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004193 i915_gem_object_ggtt_unpin_view(obj, view);
4194
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004195 obj->pin_display--;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004196}
4197
Eric Anholte47c68e2008-11-14 13:35:19 -08004198/**
4199 * Moves a single object to the CPU read, and possibly write domain.
4200 *
4201 * This function returns when the move is complete, including waiting on
4202 * flushes to occur.
4203 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02004204int
Chris Wilson919926a2010-11-12 13:42:53 +00004205i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08004206{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004207 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08004208 int ret;
4209
Chris Wilson8d7e3de2011-02-07 15:23:02 +00004210 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
4211 return 0;
4212
Chris Wilson0201f1e2012-07-20 12:41:01 +01004213 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00004214 if (ret)
4215 return ret;
4216
Eric Anholte47c68e2008-11-14 13:35:19 -08004217 i915_gem_object_flush_gtt_write_domain(obj);
4218
Chris Wilson05394f32010-11-08 19:18:58 +00004219 old_write_domain = obj->base.write_domain;
4220 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004221
Eric Anholte47c68e2008-11-14 13:35:19 -08004222 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00004223 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01004224 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08004225
Chris Wilson05394f32010-11-08 19:18:58 +00004226 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004227 }
4228
4229 /* It should now be out of any other write domains, and we can update
4230 * the domain values for our changes.
4231 */
Chris Wilson05394f32010-11-08 19:18:58 +00004232 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08004233
4234 /* If we're writing through the CPU, then the GPU read domains will
4235 * need to be invalidated at next use.
4236 */
4237 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004238 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4239 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004240 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004241
Daniel Vetterf99d7062014-06-19 16:01:59 +02004242 if (write)
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -07004243 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004244
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004245 trace_i915_gem_object_change_domain(obj,
4246 old_read_domains,
4247 old_write_domain);
4248
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004249 return 0;
4250}
4251
Eric Anholt673a3942008-07-30 12:06:12 -07004252/* Throttle our rendering by waiting until the ring has completed our requests
4253 * emitted over 20 msec ago.
4254 *
Eric Anholtb9624422009-06-03 07:27:35 +00004255 * Note that if we were to use the current jiffies each time around the loop,
4256 * we wouldn't escape the function with any frames outstanding if the time to
4257 * render a frame was over 20ms.
4258 *
Eric Anholt673a3942008-07-30 12:06:12 -07004259 * This should get us reasonable parallelism between CPU and GPU but also
4260 * relatively low latency when blocking on a particular request to finish.
4261 */
4262static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004263i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004264{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004265 struct drm_i915_private *dev_priv = dev->dev_private;
4266 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01004267 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00004268 struct drm_i915_gem_request *request, *target = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01004269 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004270 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004271
Daniel Vetter308887a2012-11-14 17:14:06 +01004272 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4273 if (ret)
4274 return ret;
4275
4276 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
4277 if (ret)
4278 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004279
Chris Wilson1c255952010-09-26 11:03:27 +01004280 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004281 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004282 if (time_after_eq(request->emitted_jiffies, recent_enough))
4283 break;
4284
John Harrison54fb2412014-11-24 18:49:27 +00004285 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00004286 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01004287 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
John Harrisonff865882014-11-24 18:49:28 +00004288 if (target)
4289 i915_gem_request_reference(target);
Chris Wilson1c255952010-09-26 11:03:27 +01004290 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004291
John Harrison54fb2412014-11-24 18:49:27 +00004292 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004293 return 0;
4294
John Harrison9c654812014-11-24 18:49:35 +00004295 ret = __i915_wait_request(target, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004296 if (ret == 0)
4297 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004298
Chris Wilson41037f92015-03-27 11:01:36 +00004299 i915_gem_request_unreference__unlocked(target);
John Harrisonff865882014-11-24 18:49:28 +00004300
Eric Anholt673a3942008-07-30 12:06:12 -07004301 return ret;
4302}
4303
Chris Wilsond23db882014-05-23 08:48:08 +02004304static bool
4305i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4306{
4307 struct drm_i915_gem_object *obj = vma->obj;
4308
4309 if (alignment &&
4310 vma->node.start & (alignment - 1))
4311 return true;
4312
4313 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4314 return true;
4315
4316 if (flags & PIN_OFFSET_BIAS &&
4317 vma->node.start < (flags & PIN_OFFSET_MASK))
4318 return true;
4319
4320 return false;
4321}
4322
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004323static int
4324i915_gem_object_do_pin(struct drm_i915_gem_object *obj,
4325 struct i915_address_space *vm,
4326 const struct i915_ggtt_view *ggtt_view,
4327 uint32_t alignment,
4328 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004329{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004330 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004331 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00004332 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07004333 int ret;
4334
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004335 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4336 return -ENODEV;
4337
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004338 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004339 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004340
Chris Wilsonc826c442014-10-31 13:53:53 +00004341 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
4342 return -EINVAL;
4343
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004344 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
4345 return -EINVAL;
4346
4347 vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) :
4348 i915_gem_obj_to_vma(obj, vm);
4349
4350 if (IS_ERR(vma))
4351 return PTR_ERR(vma);
4352
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004353 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004354 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4355 return -EBUSY;
4356
Chris Wilsond23db882014-05-23 08:48:08 +02004357 if (i915_vma_misplaced(vma, alignment, flags)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004358 unsigned long offset;
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004359 offset = ggtt_view ? i915_gem_obj_ggtt_offset_view(obj, ggtt_view) :
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004360 i915_gem_obj_offset(obj, vm);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004361 WARN(vma->pin_count,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004362 "bo is already pinned in %s with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004363 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004364 " obj->map_and_fenceable=%d\n",
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004365 ggtt_view ? "ggtt" : "ppgtt",
4366 offset,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004367 alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004368 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004369 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004370 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004371 if (ret)
4372 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004373
4374 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004375 }
4376 }
4377
Chris Wilsonef79e172014-10-31 13:53:52 +00004378 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004379 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004380 vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment,
4381 flags);
Daniel Vetter262de142014-02-14 14:01:20 +01004382 if (IS_ERR(vma))
4383 return PTR_ERR(vma);
Daniel Vetter08755462015-04-20 09:04:05 -07004384 } else {
4385 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004386 if (ret)
4387 return ret;
4388 }
Daniel Vetter74898d72012-02-15 23:50:22 +01004389
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004390 if (ggtt_view && ggtt_view->type == I915_GGTT_VIEW_NORMAL &&
4391 (bound ^ vma->bound) & GLOBAL_BIND) {
Chris Wilsonef79e172014-10-31 13:53:52 +00004392 bool mappable, fenceable;
4393 u32 fence_size, fence_alignment;
4394
4395 fence_size = i915_gem_get_gtt_size(obj->base.dev,
4396 obj->base.size,
4397 obj->tiling_mode);
4398 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
4399 obj->base.size,
4400 obj->tiling_mode,
4401 true);
4402
4403 fenceable = (vma->node.size == fence_size &&
4404 (vma->node.start & (fence_alignment - 1)) == 0);
4405
Chris Wilsone8dec1d2015-02-27 13:58:43 +00004406 mappable = (vma->node.start + fence_size <=
Chris Wilsonef79e172014-10-31 13:53:52 +00004407 dev_priv->gtt.mappable_end);
4408
4409 obj->map_and_fenceable = mappable && fenceable;
Chris Wilsonef79e172014-10-31 13:53:52 +00004410
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004411 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
4412 }
Chris Wilsonef79e172014-10-31 13:53:52 +00004413
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004414 vma->pin_count++;
Eric Anholt673a3942008-07-30 12:06:12 -07004415 return 0;
4416}
4417
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004418int
4419i915_gem_object_pin(struct drm_i915_gem_object *obj,
4420 struct i915_address_space *vm,
4421 uint32_t alignment,
4422 uint64_t flags)
4423{
4424 return i915_gem_object_do_pin(obj, vm,
4425 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL,
4426 alignment, flags);
4427}
4428
4429int
4430i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
4431 const struct i915_ggtt_view *view,
4432 uint32_t alignment,
4433 uint64_t flags)
4434{
4435 if (WARN_ONCE(!view, "no view specified"))
4436 return -EINVAL;
4437
4438 return i915_gem_object_do_pin(obj, i915_obj_to_ggtt(obj), view,
Tvrtko Ursulin6fafab72015-03-17 15:36:51 +00004439 alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004440}
4441
Eric Anholt673a3942008-07-30 12:06:12 -07004442void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004443i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
4444 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07004445{
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004446 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Eric Anholt673a3942008-07-30 12:06:12 -07004447
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004448 BUG_ON(!vma);
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004449 WARN_ON(vma->pin_count == 0);
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004450 WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004451
Chris Wilson30154652015-04-07 17:28:24 +01004452 --vma->pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07004453}
4454
Daniel Vetterd8ffa602014-05-13 12:11:26 +02004455bool
4456i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
4457{
4458 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4459 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4460 struct i915_vma *ggtt_vma = i915_gem_obj_to_ggtt(obj);
4461
4462 WARN_ON(!ggtt_vma ||
4463 dev_priv->fence_regs[obj->fence_reg].pin_count >
4464 ggtt_vma->pin_count);
4465 dev_priv->fence_regs[obj->fence_reg].pin_count++;
4466 return true;
4467 } else
4468 return false;
4469}
4470
4471void
4472i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
4473{
4474 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4475 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4476 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
4477 dev_priv->fence_regs[obj->fence_reg].pin_count--;
4478 }
4479}
4480
Eric Anholt673a3942008-07-30 12:06:12 -07004481int
Eric Anholt673a3942008-07-30 12:06:12 -07004482i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004483 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004484{
4485 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004486 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004487 int ret;
4488
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004489 ret = i915_mutex_lock_interruptible(dev);
4490 if (ret)
4491 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004492
Chris Wilson05394f32010-11-08 19:18:58 +00004493 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004494 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004495 ret = -ENOENT;
4496 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004497 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004498
Chris Wilson0be555b2010-08-04 15:36:30 +01004499 /* Count all active objects as busy, even if they are currently not used
4500 * by the gpu. Users of this interface expect objects to eventually
4501 * become non-busy without any further actions, therefore emit any
4502 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004503 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004504 ret = i915_gem_object_flush_active(obj);
Chris Wilsonb4716182015-04-27 13:41:17 +01004505 if (ret)
4506 goto unref;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004507
Chris Wilsonb4716182015-04-27 13:41:17 +01004508 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4509 args->busy = obj->active << 16;
4510 if (obj->last_write_req)
4511 args->busy |= obj->last_write_req->ring->id;
Eric Anholt673a3942008-07-30 12:06:12 -07004512
Chris Wilsonb4716182015-04-27 13:41:17 +01004513unref:
Chris Wilson05394f32010-11-08 19:18:58 +00004514 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004515unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004516 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004517 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004518}
4519
4520int
4521i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4522 struct drm_file *file_priv)
4523{
Akshay Joshi0206e352011-08-16 15:34:10 -04004524 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004525}
4526
Chris Wilson3ef94da2009-09-14 16:50:29 +01004527int
4528i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4529 struct drm_file *file_priv)
4530{
Daniel Vetter656bfa32014-11-20 09:26:30 +01004531 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004532 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004533 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004534 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004535
4536 switch (args->madv) {
4537 case I915_MADV_DONTNEED:
4538 case I915_MADV_WILLNEED:
4539 break;
4540 default:
4541 return -EINVAL;
4542 }
4543
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004544 ret = i915_mutex_lock_interruptible(dev);
4545 if (ret)
4546 return ret;
4547
Chris Wilson05394f32010-11-08 19:18:58 +00004548 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004549 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004550 ret = -ENOENT;
4551 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004552 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004553
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004554 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004555 ret = -EINVAL;
4556 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004557 }
4558
Daniel Vetter656bfa32014-11-20 09:26:30 +01004559 if (obj->pages &&
4560 obj->tiling_mode != I915_TILING_NONE &&
4561 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4562 if (obj->madv == I915_MADV_WILLNEED)
4563 i915_gem_object_unpin_pages(obj);
4564 if (args->madv == I915_MADV_WILLNEED)
4565 i915_gem_object_pin_pages(obj);
4566 }
4567
Chris Wilson05394f32010-11-08 19:18:58 +00004568 if (obj->madv != __I915_MADV_PURGED)
4569 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004570
Chris Wilson6c085a72012-08-20 11:40:46 +02004571 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004572 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004573 i915_gem_object_truncate(obj);
4574
Chris Wilson05394f32010-11-08 19:18:58 +00004575 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004576
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004577out:
Chris Wilson05394f32010-11-08 19:18:58 +00004578 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004579unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004580 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004581 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004582}
4583
Chris Wilson37e680a2012-06-07 15:38:42 +01004584void i915_gem_object_init(struct drm_i915_gem_object *obj,
4585 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004586{
Chris Wilsonb4716182015-04-27 13:41:17 +01004587 int i;
4588
Ben Widawsky35c20a62013-05-31 11:28:48 -07004589 INIT_LIST_HEAD(&obj->global_list);
Chris Wilsonb4716182015-04-27 13:41:17 +01004590 for (i = 0; i < I915_NUM_RINGS; i++)
4591 INIT_LIST_HEAD(&obj->ring_list[i]);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004592 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004593 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004594 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004595
Chris Wilson37e680a2012-06-07 15:38:42 +01004596 obj->ops = ops;
4597
Chris Wilson0327d6b2012-08-11 15:41:06 +01004598 obj->fence_reg = I915_FENCE_REG_NONE;
4599 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004600
4601 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4602}
4603
Chris Wilson37e680a2012-06-07 15:38:42 +01004604static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4605 .get_pages = i915_gem_object_get_pages_gtt,
4606 .put_pages = i915_gem_object_put_pages_gtt,
4607};
4608
Chris Wilson05394f32010-11-08 19:18:58 +00004609struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4610 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004611{
Daniel Vetterc397b902010-04-09 19:05:07 +00004612 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004613 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004614 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004615
Chris Wilson42dcedd2012-11-15 11:32:30 +00004616 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004617 if (obj == NULL)
4618 return NULL;
4619
4620 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004621 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004622 return NULL;
4623 }
4624
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004625 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4626 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4627 /* 965gm cannot relocate objects above 4GiB. */
4628 mask &= ~__GFP_HIGHMEM;
4629 mask |= __GFP_DMA32;
4630 }
4631
Al Viro496ad9a2013-01-23 17:07:38 -05004632 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004633 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004634
Chris Wilson37e680a2012-06-07 15:38:42 +01004635 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004636
Daniel Vetterc397b902010-04-09 19:05:07 +00004637 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4638 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4639
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004640 if (HAS_LLC(dev)) {
4641 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004642 * cache) for about a 10% performance improvement
4643 * compared to uncached. Graphics requests other than
4644 * display scanout are coherent with the CPU in
4645 * accessing this cache. This means in this mode we
4646 * don't need to clflush on the CPU side, and on the
4647 * GPU side we only need to flush internal caches to
4648 * get data visible to the CPU.
4649 *
4650 * However, we maintain the display planes as UC, and so
4651 * need to rebind when first used as such.
4652 */
4653 obj->cache_level = I915_CACHE_LLC;
4654 } else
4655 obj->cache_level = I915_CACHE_NONE;
4656
Daniel Vetterd861e332013-07-24 23:25:03 +02004657 trace_i915_gem_object_create(obj);
4658
Chris Wilson05394f32010-11-08 19:18:58 +00004659 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004660}
4661
Chris Wilson340fbd82014-05-22 09:16:52 +01004662static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4663{
4664 /* If we are the last user of the backing storage (be it shmemfs
4665 * pages or stolen etc), we know that the pages are going to be
4666 * immediately released. In this case, we can then skip copying
4667 * back the contents from the GPU.
4668 */
4669
4670 if (obj->madv != I915_MADV_WILLNEED)
4671 return false;
4672
4673 if (obj->base.filp == NULL)
4674 return true;
4675
4676 /* At first glance, this looks racy, but then again so would be
4677 * userspace racing mmap against close. However, the first external
4678 * reference to the filp can only be obtained through the
4679 * i915_gem_mmap_ioctl() which safeguards us against the user
4680 * acquiring such a reference whilst we are in the middle of
4681 * freeing the object.
4682 */
4683 return atomic_long_read(&obj->base.filp->f_count) == 1;
4684}
4685
Chris Wilson1488fc02012-04-24 15:47:31 +01004686void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004687{
Chris Wilson1488fc02012-04-24 15:47:31 +01004688 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004689 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004690 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004691 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004692
Paulo Zanonif65c9162013-11-27 18:20:34 -02004693 intel_runtime_pm_get(dev_priv);
4694
Chris Wilson26e12f82011-03-20 11:20:19 +00004695 trace_i915_gem_object_destroy(obj);
4696
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004697 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004698 int ret;
4699
4700 vma->pin_count = 0;
4701 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004702 if (WARN_ON(ret == -ERESTARTSYS)) {
4703 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004704
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004705 was_interruptible = dev_priv->mm.interruptible;
4706 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004707
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004708 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004709
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004710 dev_priv->mm.interruptible = was_interruptible;
4711 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004712 }
4713
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004714 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4715 * before progressing. */
4716 if (obj->stolen)
4717 i915_gem_object_unpin_pages(obj);
4718
Daniel Vettera071fa02014-06-18 23:28:09 +02004719 WARN_ON(obj->frontbuffer_bits);
4720
Daniel Vetter656bfa32014-11-20 09:26:30 +01004721 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4722 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4723 obj->tiling_mode != I915_TILING_NONE)
4724 i915_gem_object_unpin_pages(obj);
4725
Ben Widawsky401c29f2013-05-31 11:28:47 -07004726 if (WARN_ON(obj->pages_pin_count))
4727 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004728 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004729 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004730 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004731 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004732
Chris Wilson9da3da62012-06-01 15:20:22 +01004733 BUG_ON(obj->pages);
4734
Chris Wilson2f745ad2012-09-04 21:02:58 +01004735 if (obj->base.import_attach)
4736 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004737
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004738 if (obj->ops->release)
4739 obj->ops->release(obj);
4740
Chris Wilson05394f32010-11-08 19:18:58 +00004741 drm_gem_object_release(&obj->base);
4742 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004743
Chris Wilson05394f32010-11-08 19:18:58 +00004744 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004745 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004746
4747 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004748}
4749
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004750struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4751 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004752{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004753 struct i915_vma *vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004754 list_for_each_entry(vma, &obj->vma_list, vma_link) {
4755 if (i915_is_ggtt(vma->vm) &&
4756 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
4757 continue;
4758 if (vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004759 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004760 }
4761 return NULL;
4762}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004763
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004764struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4765 const struct i915_ggtt_view *view)
4766{
4767 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
4768 struct i915_vma *vma;
4769
4770 if (WARN_ONCE(!view, "no view specified"))
4771 return ERR_PTR(-EINVAL);
4772
4773 list_for_each_entry(vma, &obj->vma_list, vma_link)
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004774 if (vma->vm == ggtt &&
4775 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004776 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004777 return NULL;
4778}
4779
Ben Widawsky2f633152013-07-17 12:19:03 -07004780void i915_gem_vma_destroy(struct i915_vma *vma)
4781{
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004782 struct i915_address_space *vm = NULL;
Ben Widawsky2f633152013-07-17 12:19:03 -07004783 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004784
4785 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4786 if (!list_empty(&vma->exec_list))
4787 return;
4788
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004789 vm = vma->vm;
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004790
Daniel Vetter841cd772014-08-06 15:04:48 +02004791 if (!i915_is_ggtt(vm))
4792 i915_ppgtt_put(i915_vm_to_ppgtt(vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004793
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004794 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004795
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004796 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
Ben Widawsky2f633152013-07-17 12:19:03 -07004797}
4798
Chris Wilsone3efda42014-04-09 09:19:41 +01004799static void
4800i915_gem_stop_ringbuffers(struct drm_device *dev)
4801{
4802 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004803 struct intel_engine_cs *ring;
Chris Wilsone3efda42014-04-09 09:19:41 +01004804 int i;
4805
4806 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004807 dev_priv->gt.stop_ring(ring);
Chris Wilsone3efda42014-04-09 09:19:41 +01004808}
4809
Jesse Barnes5669fca2009-02-17 15:13:31 -08004810int
Chris Wilson45c5f202013-10-16 11:50:01 +01004811i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004812{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004813 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004814 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004815
Chris Wilson45c5f202013-10-16 11:50:01 +01004816 mutex_lock(&dev->struct_mutex);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004817 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004818 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004819 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004820
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004821 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004822
Chris Wilsone3efda42014-04-09 09:19:41 +01004823 i915_gem_stop_ringbuffers(dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01004824 mutex_unlock(&dev->struct_mutex);
4825
Chris Wilson737b1502015-01-26 18:03:03 +02004826 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004827 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004828 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004829
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004830 /* Assert that we sucessfully flushed all the work and
4831 * reset the GPU back to its idle, low power state.
4832 */
4833 WARN_ON(dev_priv->mm.busy);
4834
Eric Anholt673a3942008-07-30 12:06:12 -07004835 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004836
4837err:
4838 mutex_unlock(&dev->struct_mutex);
4839 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004840}
4841
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004842int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004843{
Ben Widawskyc3787e22013-09-17 21:12:44 -07004844 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004845 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004846 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4847 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004848 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004849
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004850 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004851 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004852
Ben Widawskyc3787e22013-09-17 21:12:44 -07004853 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4854 if (ret)
4855 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004856
Ben Widawskyc3787e22013-09-17 21:12:44 -07004857 /*
4858 * Note: We do not worry about the concurrent register cacheline hang
4859 * here because no other code should access these registers other than
4860 * at initialization time.
4861 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004862 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004863 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4864 intel_ring_emit(ring, reg_base + i);
4865 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004866 }
4867
Ben Widawskyc3787e22013-09-17 21:12:44 -07004868 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004869
Ben Widawskyc3787e22013-09-17 21:12:44 -07004870 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004871}
4872
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004873void i915_gem_init_swizzling(struct drm_device *dev)
4874{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004875 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004876
Daniel Vetter11782b02012-01-31 16:47:55 +01004877 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004878 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4879 return;
4880
4881 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4882 DISP_TILE_SURFACE_SWIZZLING);
4883
Daniel Vetter11782b02012-01-31 16:47:55 +01004884 if (IS_GEN5(dev))
4885 return;
4886
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004887 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4888 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004889 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004890 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004891 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004892 else if (IS_GEN8(dev))
4893 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004894 else
4895 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004896}
Daniel Vettere21af882012-02-09 20:53:27 +01004897
Chris Wilson67b1b572012-07-05 23:49:40 +01004898static bool
4899intel_enable_blt(struct drm_device *dev)
4900{
4901 if (!HAS_BLT(dev))
4902 return false;
4903
4904 /* The blitter was dysfunctional on early prototypes */
4905 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4906 DRM_INFO("BLT not supported on this pre-production hardware;"
4907 " graphics performance will be degraded.\n");
4908 return false;
4909 }
4910
4911 return true;
4912}
4913
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004914static void init_unused_ring(struct drm_device *dev, u32 base)
4915{
4916 struct drm_i915_private *dev_priv = dev->dev_private;
4917
4918 I915_WRITE(RING_CTL(base), 0);
4919 I915_WRITE(RING_HEAD(base), 0);
4920 I915_WRITE(RING_TAIL(base), 0);
4921 I915_WRITE(RING_START(base), 0);
4922}
4923
4924static void init_unused_rings(struct drm_device *dev)
4925{
4926 if (IS_I830(dev)) {
4927 init_unused_ring(dev, PRB1_BASE);
4928 init_unused_ring(dev, SRB0_BASE);
4929 init_unused_ring(dev, SRB1_BASE);
4930 init_unused_ring(dev, SRB2_BASE);
4931 init_unused_ring(dev, SRB3_BASE);
4932 } else if (IS_GEN2(dev)) {
4933 init_unused_ring(dev, SRB0_BASE);
4934 init_unused_ring(dev, SRB1_BASE);
4935 } else if (IS_GEN3(dev)) {
4936 init_unused_ring(dev, PRB1_BASE);
4937 init_unused_ring(dev, PRB2_BASE);
4938 }
4939}
4940
Oscar Mateoa83014d2014-07-24 17:04:21 +01004941int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004942{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004943 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004944 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004945
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004946 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004947 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004948 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004949
4950 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004951 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004952 if (ret)
4953 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004954 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004955
Chris Wilson67b1b572012-07-05 23:49:40 +01004956 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004957 ret = intel_init_blt_ring_buffer(dev);
4958 if (ret)
4959 goto cleanup_bsd_ring;
4960 }
4961
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004962 if (HAS_VEBOX(dev)) {
4963 ret = intel_init_vebox_ring_buffer(dev);
4964 if (ret)
4965 goto cleanup_blt_ring;
4966 }
4967
Zhao Yakui845f74a2014-04-17 10:37:37 +08004968 if (HAS_BSD2(dev)) {
4969 ret = intel_init_bsd2_ring_buffer(dev);
4970 if (ret)
4971 goto cleanup_vebox_ring;
4972 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004973
Mika Kuoppala99433932013-01-22 14:12:17 +02004974 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4975 if (ret)
Zhao Yakui845f74a2014-04-17 10:37:37 +08004976 goto cleanup_bsd2_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004977
4978 return 0;
4979
Zhao Yakui845f74a2014-04-17 10:37:37 +08004980cleanup_bsd2_ring:
4981 intel_cleanup_ring_buffer(&dev_priv->ring[VCS2]);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004982cleanup_vebox_ring:
4983 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004984cleanup_blt_ring:
4985 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4986cleanup_bsd_ring:
4987 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4988cleanup_render_ring:
4989 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4990
4991 return ret;
4992}
4993
4994int
4995i915_gem_init_hw(struct drm_device *dev)
4996{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004997 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004998 struct intel_engine_cs *ring;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004999 int ret, i;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005000
5001 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
5002 return -EIO;
5003
Chris Wilson5e4f5182015-02-13 14:35:59 +00005004 /* Double layer security blanket, see i915_gem_init() */
5005 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5006
Ben Widawsky59124502013-07-04 11:02:05 -07005007 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07005008 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005009
Ville Syrjälä0bf21342013-11-29 14:56:12 +02005010 if (IS_HASWELL(dev))
5011 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
5012 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03005013
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07005014 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01005015 if (IS_IVYBRIDGE(dev)) {
5016 u32 temp = I915_READ(GEN7_MSG_CTL);
5017 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
5018 I915_WRITE(GEN7_MSG_CTL, temp);
5019 } else if (INTEL_INFO(dev)->gen >= 7) {
5020 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
5021 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
5022 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
5023 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07005024 }
5025
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005026 i915_gem_init_swizzling(dev);
5027
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01005028 /*
5029 * At least 830 can leave some of the unused rings
5030 * "active" (ie. head != tail) after resume which
5031 * will prevent c3 entry. Makes sure all unused rings
5032 * are totally idle.
5033 */
5034 init_unused_rings(dev);
5035
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005036 for_each_ring(ring, dev_priv, i) {
5037 ret = ring->init_hw(ring);
5038 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00005039 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005040 }
Mika Kuoppala99433932013-01-22 14:12:17 +02005041
Ben Widawskyc3787e22013-09-17 21:12:44 -07005042 for (i = 0; i < NUM_L3_SLICES(dev); i++)
5043 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
5044
David Woodhousef48a0162015-01-20 17:21:42 +00005045 ret = i915_ppgtt_init_hw(dev);
5046 if (ret && ret != -EIO) {
5047 DRM_ERROR("PPGTT enable failed %d\n", ret);
5048 i915_gem_cleanup_ringbuffer(dev);
5049 }
5050
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005051 ret = i915_gem_context_enable(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01005052 if (ret && ret != -EIO) {
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005053 DRM_ERROR("Context enable failed %d\n", ret);
Chris Wilson60990322014-04-09 09:19:42 +01005054 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetter82460d92014-08-06 20:19:53 +02005055
Chris Wilson5e4f5182015-02-13 14:35:59 +00005056 goto out;
Daniel Vetter82460d92014-08-06 20:19:53 +02005057 }
5058
Chris Wilson5e4f5182015-02-13 14:35:59 +00005059out:
5060 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005061 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005062}
5063
Chris Wilson1070a422012-04-24 15:47:41 +01005064int i915_gem_init(struct drm_device *dev)
5065{
5066 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01005067 int ret;
5068
Oscar Mateo127f1002014-07-24 17:04:11 +01005069 i915.enable_execlists = intel_sanitize_enable_execlists(dev,
5070 i915.enable_execlists);
5071
Chris Wilson1070a422012-04-24 15:47:41 +01005072 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08005073
5074 if (IS_VALLEYVIEW(dev)) {
5075 /* VLVA0 (potential hack), BIOS isn't actually waking us */
Imre Deak981a5ae2014-04-14 20:24:22 +03005076 I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
5077 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
5078 VLV_GTLC_ALLOWWAKEACK), 10))
Jesse Barnesd62b4892013-03-08 10:45:53 -08005079 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
5080 }
5081
Oscar Mateoa83014d2014-07-24 17:04:21 +01005082 if (!i915.enable_execlists) {
John Harrisonf3dc74c2015-03-19 12:30:06 +00005083 dev_priv->gt.execbuf_submit = i915_gem_ringbuffer_submission;
Oscar Mateoa83014d2014-07-24 17:04:21 +01005084 dev_priv->gt.init_rings = i915_gem_init_rings;
5085 dev_priv->gt.cleanup_ring = intel_cleanup_ring_buffer;
5086 dev_priv->gt.stop_ring = intel_stop_ring_buffer;
Oscar Mateo454afeb2014-07-24 17:04:22 +01005087 } else {
John Harrisonf3dc74c2015-03-19 12:30:06 +00005088 dev_priv->gt.execbuf_submit = intel_execlists_submission;
Oscar Mateo454afeb2014-07-24 17:04:22 +01005089 dev_priv->gt.init_rings = intel_logical_rings_init;
5090 dev_priv->gt.cleanup_ring = intel_logical_ring_cleanup;
5091 dev_priv->gt.stop_ring = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01005092 }
5093
Chris Wilson5e4f5182015-02-13 14:35:59 +00005094 /* This is just a security blanket to placate dragons.
5095 * On some systems, we very sporadically observe that the first TLBs
5096 * used by the CS may be stale, despite us poking the TLB reset. If
5097 * we hold the forcewake during initialisation these problems
5098 * just magically go away.
5099 */
5100 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5101
Daniel Vetter6c5566a2014-08-06 15:04:50 +02005102 ret = i915_gem_init_userptr(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02005103 if (ret)
5104 goto out_unlock;
Daniel Vetter6c5566a2014-08-06 15:04:50 +02005105
Ben Widawskyd7e50082012-12-18 10:31:25 -08005106 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08005107
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005108 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02005109 if (ret)
5110 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005111
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005112 ret = dev_priv->gt.init_rings(dev);
5113 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02005114 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02005115
5116 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01005117 if (ret == -EIO) {
5118 /* Allow ring initialisation to fail by marking the GPU as
5119 * wedged. But we only want to do this where the GPU is angry,
5120 * for all other failure, such as an allocation failure, bail.
5121 */
5122 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
5123 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
5124 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01005125 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02005126
5127out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00005128 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01005129 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01005130
Chris Wilson60990322014-04-09 09:19:42 +01005131 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01005132}
5133
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005134void
5135i915_gem_cleanup_ringbuffer(struct drm_device *dev)
5136{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005137 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01005138 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005139 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005140
Chris Wilsonb4519512012-05-11 14:29:30 +01005141 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01005142 dev_priv->gt.cleanup_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005143}
5144
Chris Wilson64193402010-10-24 12:38:05 +01005145static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01005146init_ring_lists(struct intel_engine_cs *ring)
Chris Wilson64193402010-10-24 12:38:05 +01005147{
5148 INIT_LIST_HEAD(&ring->active_list);
5149 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01005150}
5151
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08005152void i915_init_vm(struct drm_i915_private *dev_priv,
5153 struct i915_address_space *vm)
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005154{
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08005155 if (!i915_is_ggtt(vm))
5156 drm_mm_init(&vm->mm, vm->start, vm->total);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005157 vm->dev = dev_priv->dev;
5158 INIT_LIST_HEAD(&vm->active_list);
5159 INIT_LIST_HEAD(&vm->inactive_list);
5160 INIT_LIST_HEAD(&vm->global_link);
Chris Wilsonf72d21e2014-01-09 22:57:22 +00005161 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005162}
5163
Eric Anholt673a3942008-07-30 12:06:12 -07005164void
5165i915_gem_load(struct drm_device *dev)
5166{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005167 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00005168 int i;
5169
Chris Wilsonefab6d82015-04-07 16:20:57 +01005170 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00005171 kmem_cache_create("i915_gem_object",
5172 sizeof(struct drm_i915_gem_object), 0,
5173 SLAB_HWCACHE_ALIGN,
5174 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01005175 dev_priv->vmas =
5176 kmem_cache_create("i915_gem_vma",
5177 sizeof(struct i915_vma), 0,
5178 SLAB_HWCACHE_ALIGN,
5179 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01005180 dev_priv->requests =
5181 kmem_cache_create("i915_gem_request",
5182 sizeof(struct drm_i915_gem_request), 0,
5183 SLAB_HWCACHE_ALIGN,
5184 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07005185
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005186 INIT_LIST_HEAD(&dev_priv->vm_list);
5187 i915_init_vm(dev_priv, &dev_priv->gtt.base);
5188
Ben Widawskya33afea2013-09-17 21:12:45 -07005189 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02005190 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
5191 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07005192 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005193 for (i = 0; i < I915_NUM_RINGS; i++)
5194 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02005195 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02005196 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07005197 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
5198 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005199 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
5200 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01005201 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01005202
Chris Wilson72bfa192010-12-19 11:42:05 +00005203 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
5204
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03005205 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
5206 dev_priv->num_fence_regs = 32;
5207 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08005208 dev_priv->num_fence_regs = 16;
5209 else
5210 dev_priv->num_fence_regs = 8;
5211
Yu Zhangeb822892015-02-10 19:05:49 +08005212 if (intel_vgpu_active(dev))
5213 dev_priv->num_fence_regs =
5214 I915_READ(vgtif_reg(avail_rs.fence_num));
5215
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02005216 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01005217 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
5218 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07005219
Eric Anholt673a3942008-07-30 12:06:12 -07005220 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005221 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01005222
Chris Wilsonce453d82011-02-21 14:43:56 +00005223 dev_priv->mm.interruptible = true;
5224
Daniel Vetterbe6a0372015-03-18 10:46:04 +01005225 i915_gem_shrinker_init(dev_priv);
Daniel Vetterf99d7062014-06-19 16:01:59 +02005226
5227 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07005228}
Dave Airlie71acb5e2008-12-30 20:31:46 +10005229
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005230void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005231{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005232 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005233
5234 /* Clean up our request list when the client is going away, so that
5235 * later retire_requests won't dereference our soon-to-be-gone
5236 * file_priv.
5237 */
Chris Wilson1c255952010-09-26 11:03:27 +01005238 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005239 while (!list_empty(&file_priv->mm.request_list)) {
5240 struct drm_i915_gem_request *request;
5241
5242 request = list_first_entry(&file_priv->mm.request_list,
5243 struct drm_i915_gem_request,
5244 client_list);
5245 list_del(&request->client_list);
5246 request->file_priv = NULL;
5247 }
Chris Wilson1c255952010-09-26 11:03:27 +01005248 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01005249
Chris Wilson2e1b8732015-04-27 13:41:22 +01005250 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01005251 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01005252 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005253 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005254 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005255}
5256
5257int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5258{
5259 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005260 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005261
5262 DRM_DEBUG_DRIVER("\n");
5263
5264 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5265 if (!file_priv)
5266 return -ENOMEM;
5267
5268 file->driver_priv = file_priv;
5269 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005270 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01005271 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005272
5273 spin_lock_init(&file_priv->mm.lock);
5274 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005275
Ben Widawskye422b882013-12-06 14:10:58 -08005276 ret = i915_gem_context_open(dev, file);
5277 if (ret)
5278 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005279
Ben Widawskye422b882013-12-06 14:10:58 -08005280 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005281}
5282
Daniel Vetterb680c372014-09-19 18:27:27 +02005283/**
5284 * i915_gem_track_fb - update frontbuffer tracking
5285 * old: current GEM buffer for the frontbuffer slots
5286 * new: new GEM buffer for the frontbuffer slots
5287 * frontbuffer_bits: bitmask of frontbuffer slots
5288 *
5289 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5290 * from @old and setting them in @new. Both @old and @new can be NULL.
5291 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005292void i915_gem_track_fb(struct drm_i915_gem_object *old,
5293 struct drm_i915_gem_object *new,
5294 unsigned frontbuffer_bits)
5295{
5296 if (old) {
5297 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5298 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5299 old->frontbuffer_bits &= ~frontbuffer_bits;
5300 }
5301
5302 if (new) {
5303 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5304 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5305 new->frontbuffer_bits |= frontbuffer_bits;
5306 }
5307}
5308
Ben Widawskya70a3142013-07-31 16:59:56 -07005309/* All the new VM stuff */
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005310unsigned long
5311i915_gem_obj_offset(struct drm_i915_gem_object *o,
5312 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005313{
5314 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5315 struct i915_vma *vma;
5316
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005317 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005318
Ben Widawskya70a3142013-07-31 16:59:56 -07005319 list_for_each_entry(vma, &o->vma_list, vma_link) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005320 if (i915_is_ggtt(vma->vm) &&
5321 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5322 continue;
5323 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005324 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07005325 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005326
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005327 WARN(1, "%s vma for this object not found.\n",
5328 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005329 return -1;
5330}
5331
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005332unsigned long
5333i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005334 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07005335{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005336 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
Ben Widawskya70a3142013-07-31 16:59:56 -07005337 struct i915_vma *vma;
5338
5339 list_for_each_entry(vma, &o->vma_list, vma_link)
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005340 if (vma->vm == ggtt &&
5341 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005342 return vma->node.start;
5343
Tvrtko Ursulin5678ad72015-03-17 14:45:29 +00005344 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005345 return -1;
5346}
5347
5348bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5349 struct i915_address_space *vm)
5350{
5351 struct i915_vma *vma;
5352
5353 list_for_each_entry(vma, &o->vma_list, vma_link) {
5354 if (i915_is_ggtt(vma->vm) &&
5355 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5356 continue;
5357 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
5358 return true;
5359 }
5360
5361 return false;
5362}
5363
5364bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005365 const struct i915_ggtt_view *view)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005366{
5367 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
5368 struct i915_vma *vma;
5369
5370 list_for_each_entry(vma, &o->vma_list, vma_link)
5371 if (vma->vm == ggtt &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005372 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00005373 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005374 return true;
5375
5376 return false;
5377}
5378
5379bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5380{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005381 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005382
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005383 list_for_each_entry(vma, &o->vma_list, vma_link)
5384 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005385 return true;
5386
5387 return false;
5388}
5389
5390unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5391 struct i915_address_space *vm)
5392{
5393 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5394 struct i915_vma *vma;
5395
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005396 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005397
5398 BUG_ON(list_empty(&o->vma_list));
5399
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005400 list_for_each_entry(vma, &o->vma_list, vma_link) {
5401 if (i915_is_ggtt(vma->vm) &&
5402 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5403 continue;
Ben Widawskya70a3142013-07-31 16:59:56 -07005404 if (vma->vm == vm)
5405 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005406 }
Ben Widawskya70a3142013-07-31 16:59:56 -07005407 return 0;
5408}
5409
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005410bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005411{
5412 struct i915_vma *vma;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005413 list_for_each_entry(vma, &obj->vma_list, vma_link)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005414 if (vma->pin_count > 0)
5415 return true;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005416
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005417 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005418}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005419