blob: 973cfb698180ccc25edf1f31c5181ab5f6954700 [file] [log] [blame]
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001/*
2 * Support PCI/PCIe on PowerNV platforms
3 *
4 * Copyright 2011 Benjamin Herrenschmidt, IBM Corp.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
11
Benjamin Herrenschmidtcee72d52011-11-29 18:22:53 +000012#undef DEBUG
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000013
14#include <linux/kernel.h>
15#include <linux/pci.h>
Gavin Shan361f2a22014-04-24 18:00:25 +100016#include <linux/crash_dump.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000017#include <linux/delay.h>
18#include <linux/string.h>
19#include <linux/init.h>
20#include <linux/bootmem.h>
21#include <linux/irq.h>
22#include <linux/io.h>
23#include <linux/msi.h>
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +110024#include <linux/memblock.h>
Alexey Kardashevskiyac9a5882015-06-05 16:34:56 +100025#include <linux/iommu.h>
Alexey Kardashevskiye57080f2015-06-05 16:35:13 +100026#include <linux/rculist.h>
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +100027#include <linux/sizes.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000028
29#include <asm/sections.h>
30#include <asm/io.h>
31#include <asm/prom.h>
32#include <asm/pci-bridge.h>
33#include <asm/machdep.h>
Gavin Shanfb1b55d2013-03-05 21:12:37 +000034#include <asm/msi_bitmap.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000035#include <asm/ppc-pci.h>
36#include <asm/opal.h>
37#include <asm/iommu.h>
38#include <asm/tce.h>
Gavin Shan137436c2013-04-25 19:20:59 +000039#include <asm/xics.h>
Michael Ellerman7644d582017-02-10 12:04:56 +110040#include <asm/debugfs.h>
Guo Chao262af552014-07-21 14:42:30 +100041#include <asm/firmware.h>
Ian Munsie80c49c72014-10-08 19:54:57 +110042#include <asm/pnv-pci.h>
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +100043#include <asm/mmzone.h>
Ian Munsie80c49c72014-10-08 19:54:57 +110044
Michael Neulingec249dd2015-05-27 16:07:16 +100045#include <misc/cxl-base.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000046
47#include "powernv.h"
48#include "pci.h"
49
Gavin Shan99451552016-05-05 12:02:13 +100050#define PNV_IODA1_M64_NUM 16 /* Number of M64 BARs */
51#define PNV_IODA1_M64_SEGS 8 /* Segments per M64 BAR */
Gavin Shanacce9712016-05-03 15:41:33 +100052#define PNV_IODA1_DMA32_SEGSIZE 0x10000000
Wei Yang781a8682015-03-25 16:23:57 +080053
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +100054#define POWERNV_IOMMU_DEFAULT_LEVELS 1
55#define POWERNV_IOMMU_MAX_LEVELS 5
56
Gavin Shan9497a1c2016-06-21 12:35:56 +100057static const char * const pnv_phb_names[] = { "IODA1", "IODA2", "NPU" };
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +100058static void pnv_pci_ioda2_table_free_pages(struct iommu_table *tbl);
59
Alexey Kardashevskiy7d623e42016-04-29 18:55:21 +100060void pe_level_printk(const struct pnv_ioda_pe *pe, const char *level,
Joe Perches6d31c2f2014-09-21 10:55:06 -070061 const char *fmt, ...)
62{
63 struct va_format vaf;
64 va_list args;
65 char pfix[32];
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000066
Joe Perches6d31c2f2014-09-21 10:55:06 -070067 va_start(args, fmt);
68
69 vaf.fmt = fmt;
70 vaf.va = &args;
71
Wei Yang781a8682015-03-25 16:23:57 +080072 if (pe->flags & PNV_IODA_PE_DEV)
Joe Perches6d31c2f2014-09-21 10:55:06 -070073 strlcpy(pfix, dev_name(&pe->pdev->dev), sizeof(pfix));
Wei Yang781a8682015-03-25 16:23:57 +080074 else if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
Joe Perches6d31c2f2014-09-21 10:55:06 -070075 sprintf(pfix, "%04x:%02x ",
76 pci_domain_nr(pe->pbus), pe->pbus->number);
Wei Yang781a8682015-03-25 16:23:57 +080077#ifdef CONFIG_PCI_IOV
78 else if (pe->flags & PNV_IODA_PE_VF)
79 sprintf(pfix, "%04x:%02x:%2x.%d",
80 pci_domain_nr(pe->parent_dev->bus),
81 (pe->rid & 0xff00) >> 8,
82 PCI_SLOT(pe->rid), PCI_FUNC(pe->rid));
83#endif /* CONFIG_PCI_IOV*/
Joe Perches6d31c2f2014-09-21 10:55:06 -070084
Russell Currey1f52f172016-11-16 14:02:15 +110085 printk("%spci %s: [PE# %.2x] %pV",
Joe Perches6d31c2f2014-09-21 10:55:06 -070086 level, pfix, pe->pe_number, &vaf);
87
88 va_end(args);
89}
90
Thadeu Lima de Souza Cascardo4e287842014-10-23 19:19:35 -020091static bool pnv_iommu_bypass_disabled __read_mostly;
Guilherme G. Piccoli45baee12017-11-17 16:58:59 -020092static bool pci_reset_phbs __read_mostly;
Thadeu Lima de Souza Cascardo4e287842014-10-23 19:19:35 -020093
94static int __init iommu_setup(char *str)
95{
96 if (!str)
97 return -EINVAL;
98
99 while (*str) {
100 if (!strncmp(str, "nobypass", 8)) {
101 pnv_iommu_bypass_disabled = true;
102 pr_info("PowerNV: IOMMU bypass window disabled.\n");
103 break;
104 }
105 str += strcspn(str, ",");
106 if (*str == ',')
107 str++;
108 }
109
110 return 0;
111}
112early_param("iommu", iommu_setup);
113
Guilherme G. Piccoli45baee12017-11-17 16:58:59 -0200114static int __init pci_reset_phbs_setup(char *str)
115{
116 pci_reset_phbs = true;
117 return 0;
118}
119
120early_param("ppc_pci_reset_phbs", pci_reset_phbs_setup);
121
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +1000122static inline bool pnv_pci_is_m64(struct pnv_phb *phb, struct resource *r)
Guo Chao262af552014-07-21 14:42:30 +1000123{
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +1000124 /*
125 * WARNING: We cannot rely on the resource flags. The Linux PCI
126 * allocation code sometimes decides to put a 64-bit prefetchable
127 * BAR in the 32-bit window, so we have to compare the addresses.
128 *
129 * For simplicity we only test resource start.
130 */
131 return (r->start >= phb->ioda.m64_base &&
132 r->start < (phb->ioda.m64_base + phb->ioda.m64_size));
Guo Chao262af552014-07-21 14:42:30 +1000133}
134
Russell Curreyb79331a2016-09-14 16:37:17 +1000135static inline bool pnv_pci_is_m64_flags(unsigned long resource_flags)
136{
137 unsigned long flags = (IORESOURCE_MEM_64 | IORESOURCE_PREFETCH);
138
139 return (resource_flags & flags) == flags;
140}
141
Gavin Shan1e916772016-05-03 15:41:36 +1000142static struct pnv_ioda_pe *pnv_ioda_init_pe(struct pnv_phb *phb, int pe_no)
143{
Gavin Shan313483d2016-09-28 14:34:56 +1000144 s64 rc;
145
Gavin Shan1e916772016-05-03 15:41:36 +1000146 phb->ioda.pe_array[pe_no].phb = phb;
147 phb->ioda.pe_array[pe_no].pe_number = pe_no;
148
Gavin Shan313483d2016-09-28 14:34:56 +1000149 /*
150 * Clear the PE frozen state as it might be put into frozen state
151 * in the last PCI remove path. It's not harmful to do so when the
152 * PE is already in unfrozen state.
153 */
154 rc = opal_pci_eeh_freeze_clear(phb->opal_id, pe_no,
155 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
Russell Curreyd4791db2016-11-16 12:12:26 +1100156 if (rc != OPAL_SUCCESS && rc != OPAL_UNSUPPORTED)
Russell Currey1f52f172016-11-16 14:02:15 +1100157 pr_warn("%s: Error %lld unfreezing PHB#%x-PE#%x\n",
Gavin Shan313483d2016-09-28 14:34:56 +1000158 __func__, rc, phb->hose->global_number, pe_no);
159
Gavin Shan1e916772016-05-03 15:41:36 +1000160 return &phb->ioda.pe_array[pe_no];
161}
162
Gavin Shan4b82ab12014-11-12 13:36:07 +1100163static void pnv_ioda_reserve_pe(struct pnv_phb *phb, int pe_no)
164{
Gavin Shan92b8f132016-05-03 15:41:24 +1000165 if (!(pe_no >= 0 && pe_no < phb->ioda.total_pe_num)) {
Russell Currey1f52f172016-11-16 14:02:15 +1100166 pr_warn("%s: Invalid PE %x on PHB#%x\n",
Gavin Shan4b82ab12014-11-12 13:36:07 +1100167 __func__, pe_no, phb->hose->global_number);
168 return;
169 }
170
Gavin Shane9dc4d72015-06-19 12:26:16 +1000171 if (test_and_set_bit(pe_no, phb->ioda.pe_alloc))
Russell Currey1f52f172016-11-16 14:02:15 +1100172 pr_debug("%s: PE %x was reserved on PHB#%x\n",
Gavin Shane9dc4d72015-06-19 12:26:16 +1000173 __func__, pe_no, phb->hose->global_number);
Gavin Shan4b82ab12014-11-12 13:36:07 +1100174
Gavin Shan1e916772016-05-03 15:41:36 +1000175 pnv_ioda_init_pe(phb, pe_no);
Gavin Shan4b82ab12014-11-12 13:36:07 +1100176}
177
Gavin Shan1e916772016-05-03 15:41:36 +1000178static struct pnv_ioda_pe *pnv_ioda_alloc_pe(struct pnv_phb *phb)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000179{
Andrzej Hajda60964812016-08-17 12:03:05 +0200180 long pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000181
Gavin Shan9fcd6f42016-05-20 16:41:30 +1000182 for (pe = phb->ioda.total_pe_num - 1; pe >= 0; pe--) {
183 if (!test_and_set_bit(pe, phb->ioda.pe_alloc))
184 return pnv_ioda_init_pe(phb, pe);
185 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000186
Gavin Shan9fcd6f42016-05-20 16:41:30 +1000187 return NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000188}
189
Gavin Shan1e916772016-05-03 15:41:36 +1000190static void pnv_ioda_free_pe(struct pnv_ioda_pe *pe)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000191{
Gavin Shan1e916772016-05-03 15:41:36 +1000192 struct pnv_phb *phb = pe->phb;
Gavin Shancaa58f82016-09-06 14:17:18 +1000193 unsigned int pe_num = pe->pe_number;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000194
Gavin Shan1e916772016-05-03 15:41:36 +1000195 WARN_ON(pe->pdev);
196
197 memset(pe, 0, sizeof(struct pnv_ioda_pe));
Gavin Shancaa58f82016-09-06 14:17:18 +1000198 clear_bit(pe_num, phb->ioda.pe_alloc);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000199}
200
Guo Chao262af552014-07-21 14:42:30 +1000201/* The default M64 BAR is shared by all PEs */
202static int pnv_ioda2_init_m64(struct pnv_phb *phb)
203{
204 const char *desc;
205 struct resource *r;
206 s64 rc;
207
208 /* Configure the default M64 BAR */
209 rc = opal_pci_set_phb_mem_window(phb->opal_id,
210 OPAL_M64_WINDOW_TYPE,
211 phb->ioda.m64_bar_idx,
212 phb->ioda.m64_base,
213 0, /* unused */
214 phb->ioda.m64_size);
215 if (rc != OPAL_SUCCESS) {
216 desc = "configuring";
217 goto fail;
218 }
219
220 /* Enable the default M64 BAR */
221 rc = opal_pci_phb_mmio_enable(phb->opal_id,
222 OPAL_M64_WINDOW_TYPE,
223 phb->ioda.m64_bar_idx,
224 OPAL_ENABLE_M64_SPLIT);
225 if (rc != OPAL_SUCCESS) {
226 desc = "enabling";
227 goto fail;
228 }
229
Guo Chao262af552014-07-21 14:42:30 +1000230 /*
Gavin Shan63803c32016-05-20 16:41:32 +1000231 * Exclude the segments for reserved and root bus PE, which
232 * are first or last two PEs.
Guo Chao262af552014-07-21 14:42:30 +1000233 */
234 r = &phb->hose->mem_resources[1];
Gavin Shan92b8f132016-05-03 15:41:24 +1000235 if (phb->ioda.reserved_pe_idx == 0)
Gavin Shan63803c32016-05-20 16:41:32 +1000236 r->start += (2 * phb->ioda.m64_segsize);
Gavin Shan92b8f132016-05-03 15:41:24 +1000237 else if (phb->ioda.reserved_pe_idx == (phb->ioda.total_pe_num - 1))
Gavin Shan63803c32016-05-20 16:41:32 +1000238 r->end -= (2 * phb->ioda.m64_segsize);
Guo Chao262af552014-07-21 14:42:30 +1000239 else
Russell Currey1f52f172016-11-16 14:02:15 +1100240 pr_warn(" Cannot strip M64 segment for reserved PE#%x\n",
Gavin Shan92b8f132016-05-03 15:41:24 +1000241 phb->ioda.reserved_pe_idx);
Guo Chao262af552014-07-21 14:42:30 +1000242
243 return 0;
244
245fail:
246 pr_warn(" Failure %lld %s M64 BAR#%d\n",
247 rc, desc, phb->ioda.m64_bar_idx);
248 opal_pci_phb_mmio_enable(phb->opal_id,
249 OPAL_M64_WINDOW_TYPE,
250 phb->ioda.m64_bar_idx,
251 OPAL_DISABLE_M64);
252 return -EIO;
253}
254
Gavin Shanc4306702016-05-03 15:41:30 +1000255static void pnv_ioda_reserve_dev_m64_pe(struct pci_dev *pdev,
Gavin Shan96a2f922015-06-19 12:26:17 +1000256 unsigned long *pe_bitmap)
Guo Chao262af552014-07-21 14:42:30 +1000257{
Gavin Shan96a2f922015-06-19 12:26:17 +1000258 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
259 struct pnv_phb *phb = hose->private_data;
Guo Chao262af552014-07-21 14:42:30 +1000260 struct resource *r;
Gavin Shan96a2f922015-06-19 12:26:17 +1000261 resource_size_t base, sgsz, start, end;
262 int segno, i;
Guo Chao262af552014-07-21 14:42:30 +1000263
Gavin Shan96a2f922015-06-19 12:26:17 +1000264 base = phb->ioda.m64_base;
265 sgsz = phb->ioda.m64_segsize;
266 for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
267 r = &pdev->resource[i];
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +1000268 if (!r->parent || !pnv_pci_is_m64(phb, r))
Gavin Shan96a2f922015-06-19 12:26:17 +1000269 continue;
Guo Chao262af552014-07-21 14:42:30 +1000270
Gavin Shan96a2f922015-06-19 12:26:17 +1000271 start = _ALIGN_DOWN(r->start - base, sgsz);
272 end = _ALIGN_UP(r->end - base, sgsz);
273 for (segno = start / sgsz; segno < end / sgsz; segno++) {
274 if (pe_bitmap)
275 set_bit(segno, pe_bitmap);
276 else
277 pnv_ioda_reserve_pe(phb, segno);
Guo Chao262af552014-07-21 14:42:30 +1000278 }
279 }
280}
281
Gavin Shan99451552016-05-05 12:02:13 +1000282static int pnv_ioda1_init_m64(struct pnv_phb *phb)
283{
284 struct resource *r;
285 int index;
286
287 /*
288 * There are 16 M64 BARs, each of which has 8 segments. So
289 * there are as many M64 segments as the maximum number of
290 * PEs, which is 128.
291 */
292 for (index = 0; index < PNV_IODA1_M64_NUM; index++) {
293 unsigned long base, segsz = phb->ioda.m64_segsize;
294 int64_t rc;
295
296 base = phb->ioda.m64_base +
297 index * PNV_IODA1_M64_SEGS * segsz;
298 rc = opal_pci_set_phb_mem_window(phb->opal_id,
299 OPAL_M64_WINDOW_TYPE, index, base, 0,
300 PNV_IODA1_M64_SEGS * segsz);
301 if (rc != OPAL_SUCCESS) {
Russell Currey1f52f172016-11-16 14:02:15 +1100302 pr_warn(" Error %lld setting M64 PHB#%x-BAR#%d\n",
Gavin Shan99451552016-05-05 12:02:13 +1000303 rc, phb->hose->global_number, index);
304 goto fail;
305 }
306
307 rc = opal_pci_phb_mmio_enable(phb->opal_id,
308 OPAL_M64_WINDOW_TYPE, index,
309 OPAL_ENABLE_M64_SPLIT);
310 if (rc != OPAL_SUCCESS) {
Russell Currey1f52f172016-11-16 14:02:15 +1100311 pr_warn(" Error %lld enabling M64 PHB#%x-BAR#%d\n",
Gavin Shan99451552016-05-05 12:02:13 +1000312 rc, phb->hose->global_number, index);
313 goto fail;
314 }
315 }
316
317 /*
Gavin Shan63803c32016-05-20 16:41:32 +1000318 * Exclude the segments for reserved and root bus PE, which
319 * are first or last two PEs.
Gavin Shan99451552016-05-05 12:02:13 +1000320 */
321 r = &phb->hose->mem_resources[1];
322 if (phb->ioda.reserved_pe_idx == 0)
Gavin Shan63803c32016-05-20 16:41:32 +1000323 r->start += (2 * phb->ioda.m64_segsize);
Gavin Shan99451552016-05-05 12:02:13 +1000324 else if (phb->ioda.reserved_pe_idx == (phb->ioda.total_pe_num - 1))
Gavin Shan63803c32016-05-20 16:41:32 +1000325 r->end -= (2 * phb->ioda.m64_segsize);
Gavin Shan99451552016-05-05 12:02:13 +1000326 else
Russell Currey1f52f172016-11-16 14:02:15 +1100327 WARN(1, "Wrong reserved PE#%x on PHB#%x\n",
Gavin Shan99451552016-05-05 12:02:13 +1000328 phb->ioda.reserved_pe_idx, phb->hose->global_number);
329
330 return 0;
331
332fail:
333 for ( ; index >= 0; index--)
334 opal_pci_phb_mmio_enable(phb->opal_id,
335 OPAL_M64_WINDOW_TYPE, index, OPAL_DISABLE_M64);
336
337 return -EIO;
338}
339
Gavin Shanc4306702016-05-03 15:41:30 +1000340static void pnv_ioda_reserve_m64_pe(struct pci_bus *bus,
341 unsigned long *pe_bitmap,
342 bool all)
Guo Chao262af552014-07-21 14:42:30 +1000343{
Guo Chao262af552014-07-21 14:42:30 +1000344 struct pci_dev *pdev;
Gavin Shan96a2f922015-06-19 12:26:17 +1000345
346 list_for_each_entry(pdev, &bus->devices, bus_list) {
Gavin Shanc4306702016-05-03 15:41:30 +1000347 pnv_ioda_reserve_dev_m64_pe(pdev, pe_bitmap);
Gavin Shan96a2f922015-06-19 12:26:17 +1000348
349 if (all && pdev->subordinate)
Gavin Shanc4306702016-05-03 15:41:30 +1000350 pnv_ioda_reserve_m64_pe(pdev->subordinate,
351 pe_bitmap, all);
Gavin Shan96a2f922015-06-19 12:26:17 +1000352 }
353}
354
Gavin Shan1e916772016-05-03 15:41:36 +1000355static struct pnv_ioda_pe *pnv_ioda_pick_m64_pe(struct pci_bus *bus, bool all)
Guo Chao262af552014-07-21 14:42:30 +1000356{
Gavin Shan26ba2482015-06-19 12:26:19 +1000357 struct pci_controller *hose = pci_bus_to_host(bus);
358 struct pnv_phb *phb = hose->private_data;
Guo Chao262af552014-07-21 14:42:30 +1000359 struct pnv_ioda_pe *master_pe, *pe;
360 unsigned long size, *pe_alloc;
Gavin Shan26ba2482015-06-19 12:26:19 +1000361 int i;
Guo Chao262af552014-07-21 14:42:30 +1000362
363 /* Root bus shouldn't use M64 */
364 if (pci_is_root_bus(bus))
Gavin Shan1e916772016-05-03 15:41:36 +1000365 return NULL;
Guo Chao262af552014-07-21 14:42:30 +1000366
Guo Chao262af552014-07-21 14:42:30 +1000367 /* Allocate bitmap */
Gavin Shan92b8f132016-05-03 15:41:24 +1000368 size = _ALIGN_UP(phb->ioda.total_pe_num / 8, sizeof(unsigned long));
Guo Chao262af552014-07-21 14:42:30 +1000369 pe_alloc = kzalloc(size, GFP_KERNEL);
370 if (!pe_alloc) {
371 pr_warn("%s: Out of memory !\n",
372 __func__);
Gavin Shan1e916772016-05-03 15:41:36 +1000373 return NULL;
Guo Chao262af552014-07-21 14:42:30 +1000374 }
375
Gavin Shan26ba2482015-06-19 12:26:19 +1000376 /* Figure out reserved PE numbers by the PE */
Gavin Shanc4306702016-05-03 15:41:30 +1000377 pnv_ioda_reserve_m64_pe(bus, pe_alloc, all);
Guo Chao262af552014-07-21 14:42:30 +1000378
379 /*
380 * the current bus might not own M64 window and that's all
381 * contributed by its child buses. For the case, we needn't
382 * pick M64 dependent PE#.
383 */
Gavin Shan92b8f132016-05-03 15:41:24 +1000384 if (bitmap_empty(pe_alloc, phb->ioda.total_pe_num)) {
Guo Chao262af552014-07-21 14:42:30 +1000385 kfree(pe_alloc);
Gavin Shan1e916772016-05-03 15:41:36 +1000386 return NULL;
Guo Chao262af552014-07-21 14:42:30 +1000387 }
388
389 /*
390 * Figure out the master PE and put all slave PEs to master
391 * PE's list to form compound PE.
392 */
Guo Chao262af552014-07-21 14:42:30 +1000393 master_pe = NULL;
394 i = -1;
Gavin Shan92b8f132016-05-03 15:41:24 +1000395 while ((i = find_next_bit(pe_alloc, phb->ioda.total_pe_num, i + 1)) <
396 phb->ioda.total_pe_num) {
Guo Chao262af552014-07-21 14:42:30 +1000397 pe = &phb->ioda.pe_array[i];
Guo Chao262af552014-07-21 14:42:30 +1000398
Gavin Shan93289d82016-05-03 15:41:29 +1000399 phb->ioda.m64_segmap[pe->pe_number] = pe->pe_number;
Guo Chao262af552014-07-21 14:42:30 +1000400 if (!master_pe) {
401 pe->flags |= PNV_IODA_PE_MASTER;
402 INIT_LIST_HEAD(&pe->slaves);
403 master_pe = pe;
404 } else {
405 pe->flags |= PNV_IODA_PE_SLAVE;
406 pe->master = master_pe;
407 list_add_tail(&pe->list, &master_pe->slaves);
408 }
Gavin Shan99451552016-05-05 12:02:13 +1000409
410 /*
411 * P7IOC supports M64DT, which helps mapping M64 segment
412 * to one particular PE#. However, PHB3 has fixed mapping
413 * between M64 segment and PE#. In order to have same logic
414 * for P7IOC and PHB3, we enforce fixed mapping between M64
415 * segment and PE# on P7IOC.
416 */
417 if (phb->type == PNV_PHB_IODA1) {
418 int64_t rc;
419
420 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
421 pe->pe_number, OPAL_M64_WINDOW_TYPE,
422 pe->pe_number / PNV_IODA1_M64_SEGS,
423 pe->pe_number % PNV_IODA1_M64_SEGS);
424 if (rc != OPAL_SUCCESS)
Russell Currey1f52f172016-11-16 14:02:15 +1100425 pr_warn("%s: Error %lld mapping M64 for PHB#%x-PE#%x\n",
Gavin Shan99451552016-05-05 12:02:13 +1000426 __func__, rc, phb->hose->global_number,
427 pe->pe_number);
428 }
Guo Chao262af552014-07-21 14:42:30 +1000429 }
430
431 kfree(pe_alloc);
Gavin Shan1e916772016-05-03 15:41:36 +1000432 return master_pe;
Guo Chao262af552014-07-21 14:42:30 +1000433}
434
435static void __init pnv_ioda_parse_m64_window(struct pnv_phb *phb)
436{
437 struct pci_controller *hose = phb->hose;
438 struct device_node *dn = hose->dn;
439 struct resource *res;
Benjamin Herrenschmidta1339fa2016-07-08 16:37:16 +1000440 u32 m64_range[2], i;
Gavin Shan0e7736c2016-08-02 14:10:35 +1000441 const __be32 *r;
Guo Chao262af552014-07-21 14:42:30 +1000442 u64 pci_addr;
443
Gavin Shan99451552016-05-05 12:02:13 +1000444 if (phb->type != PNV_PHB_IODA1 && phb->type != PNV_PHB_IODA2) {
Gavin Shan1665c4a2014-11-12 13:36:04 +1100445 pr_info(" Not support M64 window\n");
446 return;
447 }
448
Stewart Smithe4d54f72015-12-09 17:18:20 +1100449 if (!firmware_has_feature(FW_FEATURE_OPAL)) {
Guo Chao262af552014-07-21 14:42:30 +1000450 pr_info(" Firmware too old to support M64 window\n");
451 return;
452 }
453
454 r = of_get_property(dn, "ibm,opal-m64-window", NULL);
455 if (!r) {
Rob Herringb7c670d2017-08-21 10:16:47 -0500456 pr_info(" No <ibm,opal-m64-window> on %pOF\n",
457 dn);
Guo Chao262af552014-07-21 14:42:30 +1000458 return;
459 }
460
Benjamin Herrenschmidta1339fa2016-07-08 16:37:16 +1000461 /*
462 * Find the available M64 BAR range and pickup the last one for
463 * covering the whole 64-bits space. We support only one range.
464 */
465 if (of_property_read_u32_array(dn, "ibm,opal-available-m64-ranges",
466 m64_range, 2)) {
467 /* In absence of the property, assume 0..15 */
468 m64_range[0] = 0;
469 m64_range[1] = 16;
470 }
471 /* We only support 64 bits in our allocator */
472 if (m64_range[1] > 63) {
473 pr_warn("%s: Limiting M64 range to 63 (from %d) on PHB#%x\n",
474 __func__, m64_range[1], phb->hose->global_number);
475 m64_range[1] = 63;
476 }
477 /* Empty range, no m64 */
478 if (m64_range[1] <= m64_range[0]) {
479 pr_warn("%s: M64 empty, disabling M64 usage on PHB#%x\n",
480 __func__, phb->hose->global_number);
481 return;
482 }
483
484 /* Configure M64 informations */
Guo Chao262af552014-07-21 14:42:30 +1000485 res = &hose->mem_resources[1];
Gavin Shane80c4e72015-10-22 12:03:08 +1100486 res->name = dn->full_name;
Guo Chao262af552014-07-21 14:42:30 +1000487 res->start = of_translate_address(dn, r + 2);
488 res->end = res->start + of_read_number(r + 4, 2) - 1;
489 res->flags = (IORESOURCE_MEM | IORESOURCE_MEM_64 | IORESOURCE_PREFETCH);
490 pci_addr = of_read_number(r, 2);
491 hose->mem_offset[1] = res->start - pci_addr;
492
493 phb->ioda.m64_size = resource_size(res);
Gavin Shan92b8f132016-05-03 15:41:24 +1000494 phb->ioda.m64_segsize = phb->ioda.m64_size / phb->ioda.total_pe_num;
Guo Chao262af552014-07-21 14:42:30 +1000495 phb->ioda.m64_base = pci_addr;
496
Benjamin Herrenschmidta1339fa2016-07-08 16:37:16 +1000497 /* This lines up nicely with the display from processing OF ranges */
498 pr_info(" MEM 0x%016llx..0x%016llx -> 0x%016llx (M64 #%d..%d)\n",
499 res->start, res->end, pci_addr, m64_range[0],
500 m64_range[0] + m64_range[1] - 1);
501
502 /* Mark all M64 used up by default */
503 phb->ioda.m64_bar_alloc = (unsigned long)-1;
Wei Yange9863e62014-12-12 12:39:37 +0800504
Guo Chao262af552014-07-21 14:42:30 +1000505 /* Use last M64 BAR to cover M64 window */
Benjamin Herrenschmidta1339fa2016-07-08 16:37:16 +1000506 m64_range[1]--;
507 phb->ioda.m64_bar_idx = m64_range[0] + m64_range[1];
508
509 pr_info(" Using M64 #%d as default window\n", phb->ioda.m64_bar_idx);
510
511 /* Mark remaining ones free */
512 for (i = m64_range[0]; i < m64_range[1]; i++)
513 clear_bit(i, &phb->ioda.m64_bar_alloc);
514
515 /*
516 * Setup init functions for M64 based on IODA version, IODA3 uses
517 * the IODA2 code.
518 */
Gavin Shan99451552016-05-05 12:02:13 +1000519 if (phb->type == PNV_PHB_IODA1)
520 phb->init_m64 = pnv_ioda1_init_m64;
521 else
522 phb->init_m64 = pnv_ioda2_init_m64;
Gavin Shanc4306702016-05-03 15:41:30 +1000523 phb->reserve_m64_pe = pnv_ioda_reserve_m64_pe;
524 phb->pick_m64_pe = pnv_ioda_pick_m64_pe;
Guo Chao262af552014-07-21 14:42:30 +1000525}
526
Gavin Shan49dec922014-07-21 14:42:33 +1000527static void pnv_ioda_freeze_pe(struct pnv_phb *phb, int pe_no)
528{
529 struct pnv_ioda_pe *pe = &phb->ioda.pe_array[pe_no];
530 struct pnv_ioda_pe *slave;
531 s64 rc;
532
533 /* Fetch master PE */
534 if (pe->flags & PNV_IODA_PE_SLAVE) {
535 pe = pe->master;
Gavin Shanec8e4e92014-11-12 13:36:10 +1100536 if (WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER)))
537 return;
538
Gavin Shan49dec922014-07-21 14:42:33 +1000539 pe_no = pe->pe_number;
540 }
541
542 /* Freeze master PE */
543 rc = opal_pci_eeh_freeze_set(phb->opal_id,
544 pe_no,
545 OPAL_EEH_ACTION_SET_FREEZE_ALL);
546 if (rc != OPAL_SUCCESS) {
547 pr_warn("%s: Failure %lld freezing PHB#%x-PE#%x\n",
548 __func__, rc, phb->hose->global_number, pe_no);
549 return;
550 }
551
552 /* Freeze slave PEs */
553 if (!(pe->flags & PNV_IODA_PE_MASTER))
554 return;
555
556 list_for_each_entry(slave, &pe->slaves, list) {
557 rc = opal_pci_eeh_freeze_set(phb->opal_id,
558 slave->pe_number,
559 OPAL_EEH_ACTION_SET_FREEZE_ALL);
560 if (rc != OPAL_SUCCESS)
561 pr_warn("%s: Failure %lld freezing PHB#%x-PE#%x\n",
562 __func__, rc, phb->hose->global_number,
563 slave->pe_number);
564 }
565}
566
Anton Blancharde51df2c2014-08-20 08:55:18 +1000567static int pnv_ioda_unfreeze_pe(struct pnv_phb *phb, int pe_no, int opt)
Gavin Shan49dec922014-07-21 14:42:33 +1000568{
569 struct pnv_ioda_pe *pe, *slave;
570 s64 rc;
571
572 /* Find master PE */
573 pe = &phb->ioda.pe_array[pe_no];
574 if (pe->flags & PNV_IODA_PE_SLAVE) {
575 pe = pe->master;
576 WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER));
577 pe_no = pe->pe_number;
578 }
579
580 /* Clear frozen state for master PE */
581 rc = opal_pci_eeh_freeze_clear(phb->opal_id, pe_no, opt);
582 if (rc != OPAL_SUCCESS) {
583 pr_warn("%s: Failure %lld clear %d on PHB#%x-PE#%x\n",
584 __func__, rc, opt, phb->hose->global_number, pe_no);
585 return -EIO;
586 }
587
588 if (!(pe->flags & PNV_IODA_PE_MASTER))
589 return 0;
590
591 /* Clear frozen state for slave PEs */
592 list_for_each_entry(slave, &pe->slaves, list) {
593 rc = opal_pci_eeh_freeze_clear(phb->opal_id,
594 slave->pe_number,
595 opt);
596 if (rc != OPAL_SUCCESS) {
597 pr_warn("%s: Failure %lld clear %d on PHB#%x-PE#%x\n",
598 __func__, rc, opt, phb->hose->global_number,
599 slave->pe_number);
600 return -EIO;
601 }
602 }
603
604 return 0;
605}
606
607static int pnv_ioda_get_pe_state(struct pnv_phb *phb, int pe_no)
608{
609 struct pnv_ioda_pe *slave, *pe;
610 u8 fstate, state;
611 __be16 pcierr;
612 s64 rc;
613
614 /* Sanity check on PE number */
Gavin Shan92b8f132016-05-03 15:41:24 +1000615 if (pe_no < 0 || pe_no >= phb->ioda.total_pe_num)
Gavin Shan49dec922014-07-21 14:42:33 +1000616 return OPAL_EEH_STOPPED_PERM_UNAVAIL;
617
618 /*
619 * Fetch the master PE and the PE instance might be
620 * not initialized yet.
621 */
622 pe = &phb->ioda.pe_array[pe_no];
623 if (pe->flags & PNV_IODA_PE_SLAVE) {
624 pe = pe->master;
625 WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER));
626 pe_no = pe->pe_number;
627 }
628
629 /* Check the master PE */
630 rc = opal_pci_eeh_freeze_status(phb->opal_id, pe_no,
631 &state, &pcierr, NULL);
632 if (rc != OPAL_SUCCESS) {
633 pr_warn("%s: Failure %lld getting "
634 "PHB#%x-PE#%x state\n",
635 __func__, rc,
636 phb->hose->global_number, pe_no);
637 return OPAL_EEH_STOPPED_TEMP_UNAVAIL;
638 }
639
640 /* Check the slave PE */
641 if (!(pe->flags & PNV_IODA_PE_MASTER))
642 return state;
643
644 list_for_each_entry(slave, &pe->slaves, list) {
645 rc = opal_pci_eeh_freeze_status(phb->opal_id,
646 slave->pe_number,
647 &fstate,
648 &pcierr,
649 NULL);
650 if (rc != OPAL_SUCCESS) {
651 pr_warn("%s: Failure %lld getting "
652 "PHB#%x-PE#%x state\n",
653 __func__, rc,
654 phb->hose->global_number, slave->pe_number);
655 return OPAL_EEH_STOPPED_TEMP_UNAVAIL;
656 }
657
658 /*
659 * Override the result based on the ascending
660 * priority.
661 */
662 if (fstate > state)
663 state = fstate;
664 }
665
666 return state;
667}
668
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000669/* Currently those 2 are only used when MSIs are enabled, this will change
670 * but in the meantime, we need to protect them to avoid warnings
671 */
672#ifdef CONFIG_PCI_MSI
Ian Munsief4568342016-07-14 07:17:00 +1000673struct pnv_ioda_pe *pnv_ioda_get_pe(struct pci_dev *dev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000674{
675 struct pci_controller *hose = pci_bus_to_host(dev->bus);
676 struct pnv_phb *phb = hose->private_data;
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +0000677 struct pci_dn *pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000678
679 if (!pdn)
680 return NULL;
681 if (pdn->pe_number == IODA_INVALID_PE)
682 return NULL;
683 return &phb->ioda.pe_array[pdn->pe_number];
684}
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000685#endif /* CONFIG_PCI_MSI */
686
Gavin Shanb131a842014-11-12 13:36:08 +1100687static int pnv_ioda_set_one_peltv(struct pnv_phb *phb,
688 struct pnv_ioda_pe *parent,
689 struct pnv_ioda_pe *child,
690 bool is_add)
691{
692 const char *desc = is_add ? "adding" : "removing";
693 uint8_t op = is_add ? OPAL_ADD_PE_TO_DOMAIN :
694 OPAL_REMOVE_PE_FROM_DOMAIN;
695 struct pnv_ioda_pe *slave;
696 long rc;
697
698 /* Parent PE affects child PE */
699 rc = opal_pci_set_peltv(phb->opal_id, parent->pe_number,
700 child->pe_number, op);
701 if (rc != OPAL_SUCCESS) {
702 pe_warn(child, "OPAL error %ld %s to parent PELTV\n",
703 rc, desc);
704 return -ENXIO;
705 }
706
707 if (!(child->flags & PNV_IODA_PE_MASTER))
708 return 0;
709
710 /* Compound case: parent PE affects slave PEs */
711 list_for_each_entry(slave, &child->slaves, list) {
712 rc = opal_pci_set_peltv(phb->opal_id, parent->pe_number,
713 slave->pe_number, op);
714 if (rc != OPAL_SUCCESS) {
715 pe_warn(slave, "OPAL error %ld %s to parent PELTV\n",
716 rc, desc);
717 return -ENXIO;
718 }
719 }
720
721 return 0;
722}
723
724static int pnv_ioda_set_peltv(struct pnv_phb *phb,
725 struct pnv_ioda_pe *pe,
726 bool is_add)
727{
728 struct pnv_ioda_pe *slave;
Wei Yang781a8682015-03-25 16:23:57 +0800729 struct pci_dev *pdev = NULL;
Gavin Shanb131a842014-11-12 13:36:08 +1100730 int ret;
731
732 /*
733 * Clear PE frozen state. If it's master PE, we need
734 * clear slave PE frozen state as well.
735 */
736 if (is_add) {
737 opal_pci_eeh_freeze_clear(phb->opal_id, pe->pe_number,
738 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
739 if (pe->flags & PNV_IODA_PE_MASTER) {
740 list_for_each_entry(slave, &pe->slaves, list)
741 opal_pci_eeh_freeze_clear(phb->opal_id,
742 slave->pe_number,
743 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
744 }
745 }
746
747 /*
748 * Associate PE in PELT. We need add the PE into the
749 * corresponding PELT-V as well. Otherwise, the error
750 * originated from the PE might contribute to other
751 * PEs.
752 */
753 ret = pnv_ioda_set_one_peltv(phb, pe, pe, is_add);
754 if (ret)
755 return ret;
756
757 /* For compound PEs, any one affects all of them */
758 if (pe->flags & PNV_IODA_PE_MASTER) {
759 list_for_each_entry(slave, &pe->slaves, list) {
760 ret = pnv_ioda_set_one_peltv(phb, slave, pe, is_add);
761 if (ret)
762 return ret;
763 }
764 }
765
766 if (pe->flags & (PNV_IODA_PE_BUS_ALL | PNV_IODA_PE_BUS))
767 pdev = pe->pbus->self;
Wei Yang781a8682015-03-25 16:23:57 +0800768 else if (pe->flags & PNV_IODA_PE_DEV)
Gavin Shanb131a842014-11-12 13:36:08 +1100769 pdev = pe->pdev->bus->self;
Wei Yang781a8682015-03-25 16:23:57 +0800770#ifdef CONFIG_PCI_IOV
771 else if (pe->flags & PNV_IODA_PE_VF)
Gavin Shan283e2d82015-06-22 13:45:47 +1000772 pdev = pe->parent_dev;
Wei Yang781a8682015-03-25 16:23:57 +0800773#endif /* CONFIG_PCI_IOV */
Gavin Shanb131a842014-11-12 13:36:08 +1100774 while (pdev) {
775 struct pci_dn *pdn = pci_get_pdn(pdev);
776 struct pnv_ioda_pe *parent;
777
778 if (pdn && pdn->pe_number != IODA_INVALID_PE) {
779 parent = &phb->ioda.pe_array[pdn->pe_number];
780 ret = pnv_ioda_set_one_peltv(phb, parent, pe, is_add);
781 if (ret)
782 return ret;
783 }
784
785 pdev = pdev->bus->self;
786 }
787
788 return 0;
789}
790
Wei Yang781a8682015-03-25 16:23:57 +0800791static int pnv_ioda_deconfigure_pe(struct pnv_phb *phb, struct pnv_ioda_pe *pe)
792{
793 struct pci_dev *parent;
794 uint8_t bcomp, dcomp, fcomp;
795 int64_t rc;
796 long rid_end, rid;
797
798 /* Currently, we just deconfigure VF PE. Bus PE will always there.*/
799 if (pe->pbus) {
800 int count;
801
802 dcomp = OPAL_IGNORE_RID_DEVICE_NUMBER;
803 fcomp = OPAL_IGNORE_RID_FUNCTION_NUMBER;
804 parent = pe->pbus->self;
805 if (pe->flags & PNV_IODA_PE_BUS_ALL)
806 count = pe->pbus->busn_res.end - pe->pbus->busn_res.start + 1;
807 else
808 count = 1;
809
810 switch(count) {
811 case 1: bcomp = OpalPciBusAll; break;
812 case 2: bcomp = OpalPciBus7Bits; break;
813 case 4: bcomp = OpalPciBus6Bits; break;
814 case 8: bcomp = OpalPciBus5Bits; break;
815 case 16: bcomp = OpalPciBus4Bits; break;
816 case 32: bcomp = OpalPciBus3Bits; break;
817 default:
818 dev_err(&pe->pbus->dev, "Number of subordinate buses %d unsupported\n",
819 count);
820 /* Do an exact match only */
821 bcomp = OpalPciBusAll;
822 }
823 rid_end = pe->rid + (count << 8);
824 } else {
Gavin Shan93e01a52016-05-20 16:41:34 +1000825#ifdef CONFIG_PCI_IOV
Wei Yang781a8682015-03-25 16:23:57 +0800826 if (pe->flags & PNV_IODA_PE_VF)
827 parent = pe->parent_dev;
828 else
Gavin Shan93e01a52016-05-20 16:41:34 +1000829#endif
Wei Yang781a8682015-03-25 16:23:57 +0800830 parent = pe->pdev->bus->self;
831 bcomp = OpalPciBusAll;
832 dcomp = OPAL_COMPARE_RID_DEVICE_NUMBER;
833 fcomp = OPAL_COMPARE_RID_FUNCTION_NUMBER;
834 rid_end = pe->rid + 1;
835 }
836
837 /* Clear the reverse map */
838 for (rid = pe->rid; rid < rid_end; rid++)
Gavin Shanc1275622016-05-20 16:41:29 +1000839 phb->ioda.pe_rmap[rid] = IODA_INVALID_PE;
Wei Yang781a8682015-03-25 16:23:57 +0800840
841 /* Release from all parents PELT-V */
842 while (parent) {
843 struct pci_dn *pdn = pci_get_pdn(parent);
844 if (pdn && pdn->pe_number != IODA_INVALID_PE) {
845 rc = opal_pci_set_peltv(phb->opal_id, pdn->pe_number,
846 pe->pe_number, OPAL_REMOVE_PE_FROM_DOMAIN);
847 /* XXX What to do in case of error ? */
848 }
849 parent = parent->bus->self;
850 }
851
Gavin Shanf951e512015-06-23 17:01:13 +1000852 opal_pci_eeh_freeze_clear(phb->opal_id, pe->pe_number,
Wei Yang781a8682015-03-25 16:23:57 +0800853 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
854
855 /* Disassociate PE in PELT */
856 rc = opal_pci_set_peltv(phb->opal_id, pe->pe_number,
857 pe->pe_number, OPAL_REMOVE_PE_FROM_DOMAIN);
858 if (rc)
859 pe_warn(pe, "OPAL error %ld remove self from PELTV\n", rc);
860 rc = opal_pci_set_pe(phb->opal_id, pe->pe_number, pe->rid,
861 bcomp, dcomp, fcomp, OPAL_UNMAP_PE);
862 if (rc)
863 pe_err(pe, "OPAL error %ld trying to setup PELT table\n", rc);
864
865 pe->pbus = NULL;
866 pe->pdev = NULL;
Gavin Shan93e01a52016-05-20 16:41:34 +1000867#ifdef CONFIG_PCI_IOV
Wei Yang781a8682015-03-25 16:23:57 +0800868 pe->parent_dev = NULL;
Gavin Shan93e01a52016-05-20 16:41:34 +1000869#endif
Wei Yang781a8682015-03-25 16:23:57 +0800870
871 return 0;
872}
Wei Yang781a8682015-03-25 16:23:57 +0800873
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800874static int pnv_ioda_configure_pe(struct pnv_phb *phb, struct pnv_ioda_pe *pe)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000875{
876 struct pci_dev *parent;
877 uint8_t bcomp, dcomp, fcomp;
878 long rc, rid_end, rid;
879
880 /* Bus validation ? */
881 if (pe->pbus) {
882 int count;
883
884 dcomp = OPAL_IGNORE_RID_DEVICE_NUMBER;
885 fcomp = OPAL_IGNORE_RID_FUNCTION_NUMBER;
886 parent = pe->pbus->self;
Gavin Shanfb446ad2012-08-20 03:49:14 +0000887 if (pe->flags & PNV_IODA_PE_BUS_ALL)
888 count = pe->pbus->busn_res.end - pe->pbus->busn_res.start + 1;
889 else
890 count = 1;
891
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000892 switch(count) {
893 case 1: bcomp = OpalPciBusAll; break;
894 case 2: bcomp = OpalPciBus7Bits; break;
895 case 4: bcomp = OpalPciBus6Bits; break;
896 case 8: bcomp = OpalPciBus5Bits; break;
897 case 16: bcomp = OpalPciBus4Bits; break;
898 case 32: bcomp = OpalPciBus3Bits; break;
899 default:
Wei Yang781a8682015-03-25 16:23:57 +0800900 dev_err(&pe->pbus->dev, "Number of subordinate buses %d unsupported\n",
901 count);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000902 /* Do an exact match only */
903 bcomp = OpalPciBusAll;
904 }
905 rid_end = pe->rid + (count << 8);
906 } else {
Wei Yang781a8682015-03-25 16:23:57 +0800907#ifdef CONFIG_PCI_IOV
908 if (pe->flags & PNV_IODA_PE_VF)
909 parent = pe->parent_dev;
910 else
911#endif /* CONFIG_PCI_IOV */
912 parent = pe->pdev->bus->self;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000913 bcomp = OpalPciBusAll;
914 dcomp = OPAL_COMPARE_RID_DEVICE_NUMBER;
915 fcomp = OPAL_COMPARE_RID_FUNCTION_NUMBER;
916 rid_end = pe->rid + 1;
917 }
918
Gavin Shan631ad692013-11-04 16:32:46 +0800919 /*
920 * Associate PE in PELT. We need add the PE into the
921 * corresponding PELT-V as well. Otherwise, the error
922 * originated from the PE might contribute to other
923 * PEs.
924 */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000925 rc = opal_pci_set_pe(phb->opal_id, pe->pe_number, pe->rid,
926 bcomp, dcomp, fcomp, OPAL_MAP_PE);
927 if (rc) {
928 pe_err(pe, "OPAL error %ld trying to setup PELT table\n", rc);
929 return -ENXIO;
930 }
Gavin Shan631ad692013-11-04 16:32:46 +0800931
Alistair Popple5d2aa712015-12-17 13:43:13 +1100932 /*
933 * Configure PELTV. NPUs don't have a PELTV table so skip
934 * configuration on them.
935 */
936 if (phb->type != PNV_PHB_NPU)
937 pnv_ioda_set_peltv(phb, pe, true);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000938
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000939 /* Setup reverse map */
940 for (rid = pe->rid; rid < rid_end; rid++)
941 phb->ioda.pe_rmap[rid] = pe->pe_number;
942
943 /* Setup one MVTs on IODA1 */
Gavin Shan4773f762014-11-12 13:36:09 +1100944 if (phb->type != PNV_PHB_IODA1) {
945 pe->mve_number = 0;
946 goto out;
947 }
948
949 pe->mve_number = pe->pe_number;
950 rc = opal_pci_set_mve(phb->opal_id, pe->mve_number, pe->pe_number);
951 if (rc != OPAL_SUCCESS) {
Russell Currey1f52f172016-11-16 14:02:15 +1100952 pe_err(pe, "OPAL error %ld setting up MVE %x\n",
Gavin Shan4773f762014-11-12 13:36:09 +1100953 rc, pe->mve_number);
954 pe->mve_number = -1;
955 } else {
956 rc = opal_pci_set_mve_enable(phb->opal_id,
957 pe->mve_number, OPAL_ENABLE_MVE);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000958 if (rc) {
Russell Currey1f52f172016-11-16 14:02:15 +1100959 pe_err(pe, "OPAL error %ld enabling MVE %x\n",
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000960 rc, pe->mve_number);
961 pe->mve_number = -1;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000962 }
Gavin Shan4773f762014-11-12 13:36:09 +1100963 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000964
Gavin Shan4773f762014-11-12 13:36:09 +1100965out:
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000966 return 0;
967}
968
Wei Yang781a8682015-03-25 16:23:57 +0800969#ifdef CONFIG_PCI_IOV
970static int pnv_pci_vf_resource_shift(struct pci_dev *dev, int offset)
971{
972 struct pci_dn *pdn = pci_get_pdn(dev);
973 int i;
974 struct resource *res, res2;
975 resource_size_t size;
976 u16 num_vfs;
977
978 if (!dev->is_physfn)
979 return -EINVAL;
980
981 /*
982 * "offset" is in VFs. The M64 windows are sized so that when they
983 * are segmented, each segment is the same size as the IOV BAR.
984 * Each segment is in a separate PE, and the high order bits of the
985 * address are the PE number. Therefore, each VF's BAR is in a
986 * separate PE, and changing the IOV BAR start address changes the
987 * range of PEs the VFs are in.
988 */
989 num_vfs = pdn->num_vfs;
990 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
991 res = &dev->resource[i + PCI_IOV_RESOURCES];
992 if (!res->flags || !res->parent)
993 continue;
994
Wei Yang781a8682015-03-25 16:23:57 +0800995 /*
996 * The actual IOV BAR range is determined by the start address
997 * and the actual size for num_vfs VFs BAR. This check is to
998 * make sure that after shifting, the range will not overlap
999 * with another device.
1000 */
1001 size = pci_iov_resource_size(dev, i + PCI_IOV_RESOURCES);
1002 res2.flags = res->flags;
1003 res2.start = res->start + (size * offset);
1004 res2.end = res2.start + (size * num_vfs) - 1;
1005
1006 if (res2.end > res->end) {
1007 dev_err(&dev->dev, "VF BAR%d: %pR would extend past %pR (trying to enable %d VFs shifted by %d)\n",
1008 i, &res2, res, num_vfs, offset);
1009 return -EBUSY;
1010 }
1011 }
1012
1013 /*
Alexey Kardashevskiyd6f934f2017-09-27 16:52:31 +10001014 * Since M64 BAR shares segments among all possible 256 PEs,
1015 * we have to shift the beginning of PF IOV BAR to make it start from
1016 * the segment which belongs to the PE number assigned to the first VF.
1017 * This creates a "hole" in the /proc/iomem which could be used for
1018 * allocating other resources so we reserve this area below and
1019 * release when IOV is released.
Wei Yang781a8682015-03-25 16:23:57 +08001020 */
1021 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
1022 res = &dev->resource[i + PCI_IOV_RESOURCES];
1023 if (!res->flags || !res->parent)
1024 continue;
1025
Wei Yang781a8682015-03-25 16:23:57 +08001026 size = pci_iov_resource_size(dev, i + PCI_IOV_RESOURCES);
1027 res2 = *res;
1028 res->start += size * offset;
1029
Wei Yang74703cc2015-07-20 18:14:58 +08001030 dev_info(&dev->dev, "VF BAR%d: %pR shifted to %pR (%sabling %d VFs shifted by %d)\n",
1031 i, &res2, res, (offset > 0) ? "En" : "Dis",
1032 num_vfs, offset);
Alexey Kardashevskiyd6f934f2017-09-27 16:52:31 +10001033
1034 if (offset < 0) {
1035 devm_release_resource(&dev->dev, &pdn->holes[i]);
1036 memset(&pdn->holes[i], 0, sizeof(pdn->holes[i]));
1037 }
1038
Wei Yang781a8682015-03-25 16:23:57 +08001039 pci_update_resource(dev, i + PCI_IOV_RESOURCES);
Alexey Kardashevskiyd6f934f2017-09-27 16:52:31 +10001040
1041 if (offset > 0) {
1042 pdn->holes[i].start = res2.start;
1043 pdn->holes[i].end = res2.start + size * offset - 1;
1044 pdn->holes[i].flags = IORESOURCE_BUS;
1045 pdn->holes[i].name = "pnv_iov_reserved";
1046 devm_request_resource(&dev->dev, res->parent,
1047 &pdn->holes[i]);
1048 }
Wei Yang781a8682015-03-25 16:23:57 +08001049 }
1050 return 0;
1051}
1052#endif /* CONFIG_PCI_IOV */
1053
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001054static struct pnv_ioda_pe *pnv_ioda_setup_dev_PE(struct pci_dev *dev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001055{
1056 struct pci_controller *hose = pci_bus_to_host(dev->bus);
1057 struct pnv_phb *phb = hose->private_data;
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00001058 struct pci_dn *pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001059 struct pnv_ioda_pe *pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001060
1061 if (!pdn) {
1062 pr_err("%s: Device tree node not associated properly\n",
1063 pci_name(dev));
1064 return NULL;
1065 }
1066 if (pdn->pe_number != IODA_INVALID_PE)
1067 return NULL;
1068
Gavin Shan1e916772016-05-03 15:41:36 +10001069 pe = pnv_ioda_alloc_pe(phb);
1070 if (!pe) {
Joe Perchesf2c2cbc2016-10-24 21:00:08 -07001071 pr_warn("%s: Not enough PE# available, disabling device\n",
1072 pci_name(dev));
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001073 return NULL;
1074 }
1075
1076 /* NOTE: We get only one ref to the pci_dev for the pdn, not for the
1077 * pointer in the PE data structure, both should be destroyed at the
1078 * same time. However, this needs to be looked at more closely again
1079 * once we actually start removing things (Hotplug, SR-IOV, ...)
1080 *
1081 * At some point we want to remove the PDN completely anyways
1082 */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001083 pci_dev_get(dev);
1084 pdn->pcidev = dev;
Gavin Shan1e916772016-05-03 15:41:36 +10001085 pdn->pe_number = pe->pe_number;
Alistair Popple5d2aa712015-12-17 13:43:13 +11001086 pe->flags = PNV_IODA_PE_DEV;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001087 pe->pdev = dev;
1088 pe->pbus = NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001089 pe->mve_number = -1;
1090 pe->rid = dev->bus->number << 8 | pdn->devfn;
1091
1092 pe_info(pe, "Associated device to PE\n");
1093
1094 if (pnv_ioda_configure_pe(phb, pe)) {
1095 /* XXX What do we do here ? */
Gavin Shan1e916772016-05-03 15:41:36 +10001096 pnv_ioda_free_pe(pe);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001097 pdn->pe_number = IODA_INVALID_PE;
1098 pe->pdev = NULL;
1099 pci_dev_put(dev);
1100 return NULL;
1101 }
1102
Alexey Kardashevskiy1d4e89c2016-05-12 15:47:10 +10001103 /* Put PE to the list */
1104 list_add_tail(&pe->list, &phb->ioda.pe_list);
1105
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001106 return pe;
1107}
1108
1109static void pnv_ioda_setup_same_PE(struct pci_bus *bus, struct pnv_ioda_pe *pe)
1110{
1111 struct pci_dev *dev;
1112
1113 list_for_each_entry(dev, &bus->devices, bus_list) {
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00001114 struct pci_dn *pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001115
1116 if (pdn == NULL) {
1117 pr_warn("%s: No device node associated with device !\n",
1118 pci_name(dev));
1119 continue;
1120 }
Gavin Shanccd1c192016-05-20 16:41:31 +10001121
1122 /*
1123 * In partial hotplug case, the PCI device might be still
1124 * associated with the PE and needn't attach it to the PE
1125 * again.
1126 */
1127 if (pdn->pe_number != IODA_INVALID_PE)
1128 continue;
1129
Gavin Shanc5f77002016-05-20 16:41:35 +10001130 pe->device_count++;
Alistair Popple94973b22015-12-17 13:43:11 +11001131 pdn->pcidev = dev;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001132 pdn->pe_number = pe->pe_number;
Gavin Shanfb446ad2012-08-20 03:49:14 +00001133 if ((pe->flags & PNV_IODA_PE_BUS_ALL) && dev->subordinate)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001134 pnv_ioda_setup_same_PE(dev->subordinate, pe);
1135 }
1136}
1137
Gavin Shanfb446ad2012-08-20 03:49:14 +00001138/*
1139 * There're 2 types of PCI bus sensitive PEs: One that is compromised of
1140 * single PCI bus. Another one that contains the primary PCI bus and its
1141 * subordinate PCI devices and buses. The second type of PE is normally
1142 * orgiriated by PCIe-to-PCI bridge or PLX switch downstream ports.
1143 */
Gavin Shan1e916772016-05-03 15:41:36 +10001144static struct pnv_ioda_pe *pnv_ioda_setup_bus_PE(struct pci_bus *bus, bool all)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001145{
Gavin Shanfb446ad2012-08-20 03:49:14 +00001146 struct pci_controller *hose = pci_bus_to_host(bus);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001147 struct pnv_phb *phb = hose->private_data;
Gavin Shan1e916772016-05-03 15:41:36 +10001148 struct pnv_ioda_pe *pe = NULL;
Gavin Shanccd1c192016-05-20 16:41:31 +10001149 unsigned int pe_num;
1150
1151 /*
1152 * In partial hotplug case, the PE instance might be still alive.
1153 * We should reuse it instead of allocating a new one.
1154 */
1155 pe_num = phb->ioda.pe_rmap[bus->number << 8];
1156 if (pe_num != IODA_INVALID_PE) {
1157 pe = &phb->ioda.pe_array[pe_num];
1158 pnv_ioda_setup_same_PE(bus, pe);
1159 return NULL;
1160 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001161
Gavin Shan63803c32016-05-20 16:41:32 +10001162 /* PE number for root bus should have been reserved */
1163 if (pci_is_root_bus(bus) &&
1164 phb->ioda.root_pe_idx != IODA_INVALID_PE)
1165 pe = &phb->ioda.pe_array[phb->ioda.root_pe_idx];
1166
Guo Chao262af552014-07-21 14:42:30 +10001167 /* Check if PE is determined by M64 */
Gavin Shan63803c32016-05-20 16:41:32 +10001168 if (!pe && phb->pick_m64_pe)
Gavin Shan1e916772016-05-03 15:41:36 +10001169 pe = phb->pick_m64_pe(bus, all);
Guo Chao262af552014-07-21 14:42:30 +10001170
1171 /* The PE number isn't pinned by M64 */
Gavin Shan1e916772016-05-03 15:41:36 +10001172 if (!pe)
1173 pe = pnv_ioda_alloc_pe(phb);
Guo Chao262af552014-07-21 14:42:30 +10001174
Gavin Shan1e916772016-05-03 15:41:36 +10001175 if (!pe) {
Joe Perchesf2c2cbc2016-10-24 21:00:08 -07001176 pr_warn("%s: Not enough PE# available for PCI bus %04x:%02x\n",
Gavin Shanfb446ad2012-08-20 03:49:14 +00001177 __func__, pci_domain_nr(bus), bus->number);
Gavin Shan1e916772016-05-03 15:41:36 +10001178 return NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001179 }
1180
Guo Chao262af552014-07-21 14:42:30 +10001181 pe->flags |= (all ? PNV_IODA_PE_BUS_ALL : PNV_IODA_PE_BUS);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001182 pe->pbus = bus;
1183 pe->pdev = NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001184 pe->mve_number = -1;
Yinghai Lub918c622012-05-17 18:51:11 -07001185 pe->rid = bus->busn_res.start << 8;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001186
Gavin Shanfb446ad2012-08-20 03:49:14 +00001187 if (all)
Russell Currey1f52f172016-11-16 14:02:15 +11001188 pe_info(pe, "Secondary bus %d..%d associated with PE#%x\n",
Gavin Shan1e916772016-05-03 15:41:36 +10001189 bus->busn_res.start, bus->busn_res.end, pe->pe_number);
Gavin Shanfb446ad2012-08-20 03:49:14 +00001190 else
Russell Currey1f52f172016-11-16 14:02:15 +11001191 pe_info(pe, "Secondary bus %d associated with PE#%x\n",
Gavin Shan1e916772016-05-03 15:41:36 +10001192 bus->busn_res.start, pe->pe_number);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001193
1194 if (pnv_ioda_configure_pe(phb, pe)) {
1195 /* XXX What do we do here ? */
Gavin Shan1e916772016-05-03 15:41:36 +10001196 pnv_ioda_free_pe(pe);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001197 pe->pbus = NULL;
Gavin Shan1e916772016-05-03 15:41:36 +10001198 return NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001199 }
1200
1201 /* Associate it with all child devices */
1202 pnv_ioda_setup_same_PE(bus, pe);
1203
Gavin Shan7ebdf952012-08-20 03:49:15 +00001204 /* Put PE to the list */
1205 list_add_tail(&pe->list, &phb->ioda.pe_list);
Gavin Shan1e916772016-05-03 15:41:36 +10001206
1207 return pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001208}
1209
Alistair Poppleb5215492016-01-11 16:53:49 +11001210static struct pnv_ioda_pe *pnv_ioda_setup_npu_PE(struct pci_dev *npu_pdev)
Alistair Popple5d2aa712015-12-17 13:43:13 +11001211{
Alistair Poppleb5215492016-01-11 16:53:49 +11001212 int pe_num, found_pe = false, rc;
1213 long rid;
1214 struct pnv_ioda_pe *pe;
1215 struct pci_dev *gpu_pdev;
1216 struct pci_dn *npu_pdn;
1217 struct pci_controller *hose = pci_bus_to_host(npu_pdev->bus);
1218 struct pnv_phb *phb = hose->private_data;
1219
1220 /*
1221 * Due to a hardware errata PE#0 on the NPU is reserved for
1222 * error handling. This means we only have three PEs remaining
1223 * which need to be assigned to four links, implying some
1224 * links must share PEs.
1225 *
1226 * To achieve this we assign PEs such that NPUs linking the
1227 * same GPU get assigned the same PE.
1228 */
1229 gpu_pdev = pnv_pci_get_gpu_dev(npu_pdev);
Gavin Shan92b8f132016-05-03 15:41:24 +10001230 for (pe_num = 0; pe_num < phb->ioda.total_pe_num; pe_num++) {
Alistair Poppleb5215492016-01-11 16:53:49 +11001231 pe = &phb->ioda.pe_array[pe_num];
1232 if (!pe->pdev)
1233 continue;
1234
1235 if (pnv_pci_get_gpu_dev(pe->pdev) == gpu_pdev) {
1236 /*
1237 * This device has the same peer GPU so should
1238 * be assigned the same PE as the existing
1239 * peer NPU.
1240 */
1241 dev_info(&npu_pdev->dev,
Russell Currey1f52f172016-11-16 14:02:15 +11001242 "Associating to existing PE %x\n", pe_num);
Alistair Poppleb5215492016-01-11 16:53:49 +11001243 pci_dev_get(npu_pdev);
1244 npu_pdn = pci_get_pdn(npu_pdev);
1245 rid = npu_pdev->bus->number << 8 | npu_pdn->devfn;
1246 npu_pdn->pcidev = npu_pdev;
1247 npu_pdn->pe_number = pe_num;
Alistair Poppleb5215492016-01-11 16:53:49 +11001248 phb->ioda.pe_rmap[rid] = pe->pe_number;
1249
1250 /* Map the PE to this link */
1251 rc = opal_pci_set_pe(phb->opal_id, pe_num, rid,
1252 OpalPciBusAll,
1253 OPAL_COMPARE_RID_DEVICE_NUMBER,
1254 OPAL_COMPARE_RID_FUNCTION_NUMBER,
1255 OPAL_MAP_PE);
1256 WARN_ON(rc != OPAL_SUCCESS);
1257 found_pe = true;
1258 break;
1259 }
1260 }
1261
1262 if (!found_pe)
1263 /*
1264 * Could not find an existing PE so allocate a new
1265 * one.
1266 */
1267 return pnv_ioda_setup_dev_PE(npu_pdev);
1268 else
1269 return pe;
1270}
1271
1272static void pnv_ioda_setup_npu_PEs(struct pci_bus *bus)
1273{
Alistair Popple5d2aa712015-12-17 13:43:13 +11001274 struct pci_dev *pdev;
1275
1276 list_for_each_entry(pdev, &bus->devices, bus_list)
Alistair Poppleb5215492016-01-11 16:53:49 +11001277 pnv_ioda_setup_npu_PE(pdev);
Alistair Popple5d2aa712015-12-17 13:43:13 +11001278}
1279
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001280static void pnv_pci_ioda_setup_PEs(void)
Gavin Shanfb446ad2012-08-20 03:49:14 +00001281{
1282 struct pci_controller *hose, *tmp;
Guo Chao262af552014-07-21 14:42:30 +10001283 struct pnv_phb *phb;
Gavin Shanfb446ad2012-08-20 03:49:14 +00001284
1285 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
Guo Chao262af552014-07-21 14:42:30 +10001286 phb = hose->private_data;
Alistair Popple08f48f32016-01-11 16:53:50 +11001287 if (phb->type == PNV_PHB_NPU) {
1288 /* PE#0 is needed for error reporting */
1289 pnv_ioda_reserve_pe(phb, 0);
Alistair Poppleb5215492016-01-11 16:53:49 +11001290 pnv_ioda_setup_npu_PEs(hose->bus);
Alistair Popple1ab66d12017-04-03 19:51:44 +10001291 if (phb->model == PNV_PHB_MODEL_NPU2)
1292 pnv_npu2_init(phb);
Gavin Shanccd1c192016-05-20 16:41:31 +10001293 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001294 }
1295}
1296
Gavin Shana8b2f822015-03-25 16:23:52 +08001297#ifdef CONFIG_PCI_IOV
Wei Yangee8222f2015-10-22 09:22:16 +08001298static int pnv_pci_vf_release_m64(struct pci_dev *pdev, u16 num_vfs)
Wei Yang781a8682015-03-25 16:23:57 +08001299{
1300 struct pci_bus *bus;
1301 struct pci_controller *hose;
1302 struct pnv_phb *phb;
1303 struct pci_dn *pdn;
Wei Yang02639b02015-03-25 16:23:59 +08001304 int i, j;
Wei Yangee8222f2015-10-22 09:22:16 +08001305 int m64_bars;
Wei Yang781a8682015-03-25 16:23:57 +08001306
1307 bus = pdev->bus;
1308 hose = pci_bus_to_host(bus);
1309 phb = hose->private_data;
1310 pdn = pci_get_pdn(pdev);
1311
Wei Yangee8222f2015-10-22 09:22:16 +08001312 if (pdn->m64_single_mode)
1313 m64_bars = num_vfs;
1314 else
1315 m64_bars = 1;
1316
Wei Yang02639b02015-03-25 16:23:59 +08001317 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++)
Wei Yangee8222f2015-10-22 09:22:16 +08001318 for (j = 0; j < m64_bars; j++) {
1319 if (pdn->m64_map[j][i] == IODA_INVALID_M64)
Wei Yang02639b02015-03-25 16:23:59 +08001320 continue;
1321 opal_pci_phb_mmio_enable(phb->opal_id,
Wei Yangee8222f2015-10-22 09:22:16 +08001322 OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 0);
1323 clear_bit(pdn->m64_map[j][i], &phb->ioda.m64_bar_alloc);
1324 pdn->m64_map[j][i] = IODA_INVALID_M64;
Wei Yang02639b02015-03-25 16:23:59 +08001325 }
Wei Yang781a8682015-03-25 16:23:57 +08001326
Wei Yangee8222f2015-10-22 09:22:16 +08001327 kfree(pdn->m64_map);
Wei Yang781a8682015-03-25 16:23:57 +08001328 return 0;
1329}
1330
Wei Yang02639b02015-03-25 16:23:59 +08001331static int pnv_pci_vf_assign_m64(struct pci_dev *pdev, u16 num_vfs)
Wei Yang781a8682015-03-25 16:23:57 +08001332{
1333 struct pci_bus *bus;
1334 struct pci_controller *hose;
1335 struct pnv_phb *phb;
1336 struct pci_dn *pdn;
1337 unsigned int win;
1338 struct resource *res;
Wei Yang02639b02015-03-25 16:23:59 +08001339 int i, j;
Wei Yang781a8682015-03-25 16:23:57 +08001340 int64_t rc;
Wei Yang02639b02015-03-25 16:23:59 +08001341 int total_vfs;
1342 resource_size_t size, start;
1343 int pe_num;
Wei Yangee8222f2015-10-22 09:22:16 +08001344 int m64_bars;
Wei Yang781a8682015-03-25 16:23:57 +08001345
1346 bus = pdev->bus;
1347 hose = pci_bus_to_host(bus);
1348 phb = hose->private_data;
1349 pdn = pci_get_pdn(pdev);
Wei Yang02639b02015-03-25 16:23:59 +08001350 total_vfs = pci_sriov_get_totalvfs(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001351
Wei Yangee8222f2015-10-22 09:22:16 +08001352 if (pdn->m64_single_mode)
1353 m64_bars = num_vfs;
1354 else
1355 m64_bars = 1;
Wei Yang02639b02015-03-25 16:23:59 +08001356
Markus Elfringfb37e122016-08-24 22:26:37 +02001357 pdn->m64_map = kmalloc_array(m64_bars,
1358 sizeof(*pdn->m64_map),
1359 GFP_KERNEL);
Wei Yangee8222f2015-10-22 09:22:16 +08001360 if (!pdn->m64_map)
1361 return -ENOMEM;
1362 /* Initialize the m64_map to IODA_INVALID_M64 */
1363 for (i = 0; i < m64_bars ; i++)
1364 for (j = 0; j < PCI_SRIOV_NUM_BARS; j++)
1365 pdn->m64_map[i][j] = IODA_INVALID_M64;
1366
Wei Yang781a8682015-03-25 16:23:57 +08001367
1368 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
1369 res = &pdev->resource[i + PCI_IOV_RESOURCES];
1370 if (!res->flags || !res->parent)
1371 continue;
1372
Wei Yangee8222f2015-10-22 09:22:16 +08001373 for (j = 0; j < m64_bars; j++) {
Wei Yang02639b02015-03-25 16:23:59 +08001374 do {
1375 win = find_next_zero_bit(&phb->ioda.m64_bar_alloc,
1376 phb->ioda.m64_bar_idx + 1, 0);
Wei Yang781a8682015-03-25 16:23:57 +08001377
Wei Yang02639b02015-03-25 16:23:59 +08001378 if (win >= phb->ioda.m64_bar_idx + 1)
1379 goto m64_failed;
1380 } while (test_and_set_bit(win, &phb->ioda.m64_bar_alloc));
Wei Yang781a8682015-03-25 16:23:57 +08001381
Wei Yangee8222f2015-10-22 09:22:16 +08001382 pdn->m64_map[j][i] = win;
Wei Yang781a8682015-03-25 16:23:57 +08001383
Wei Yangee8222f2015-10-22 09:22:16 +08001384 if (pdn->m64_single_mode) {
Wei Yang02639b02015-03-25 16:23:59 +08001385 size = pci_iov_resource_size(pdev,
1386 PCI_IOV_RESOURCES + i);
Wei Yang02639b02015-03-25 16:23:59 +08001387 start = res->start + size * j;
1388 } else {
1389 size = resource_size(res);
1390 start = res->start;
1391 }
1392
1393 /* Map the M64 here */
Wei Yangee8222f2015-10-22 09:22:16 +08001394 if (pdn->m64_single_mode) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001395 pe_num = pdn->pe_num_map[j];
Wei Yang02639b02015-03-25 16:23:59 +08001396 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
1397 pe_num, OPAL_M64_WINDOW_TYPE,
Wei Yangee8222f2015-10-22 09:22:16 +08001398 pdn->m64_map[j][i], 0);
Wei Yang02639b02015-03-25 16:23:59 +08001399 }
1400
1401 rc = opal_pci_set_phb_mem_window(phb->opal_id,
Wei Yang781a8682015-03-25 16:23:57 +08001402 OPAL_M64_WINDOW_TYPE,
Wei Yangee8222f2015-10-22 09:22:16 +08001403 pdn->m64_map[j][i],
Wei Yang02639b02015-03-25 16:23:59 +08001404 start,
Wei Yang781a8682015-03-25 16:23:57 +08001405 0, /* unused */
Wei Yang02639b02015-03-25 16:23:59 +08001406 size);
Wei Yang781a8682015-03-25 16:23:57 +08001407
Wei Yang02639b02015-03-25 16:23:59 +08001408
1409 if (rc != OPAL_SUCCESS) {
1410 dev_err(&pdev->dev, "Failed to map M64 window #%d: %lld\n",
1411 win, rc);
1412 goto m64_failed;
1413 }
1414
Wei Yangee8222f2015-10-22 09:22:16 +08001415 if (pdn->m64_single_mode)
Wei Yang02639b02015-03-25 16:23:59 +08001416 rc = opal_pci_phb_mmio_enable(phb->opal_id,
Wei Yangee8222f2015-10-22 09:22:16 +08001417 OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 2);
Wei Yang02639b02015-03-25 16:23:59 +08001418 else
1419 rc = opal_pci_phb_mmio_enable(phb->opal_id,
Wei Yangee8222f2015-10-22 09:22:16 +08001420 OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 1);
Wei Yang02639b02015-03-25 16:23:59 +08001421
1422 if (rc != OPAL_SUCCESS) {
1423 dev_err(&pdev->dev, "Failed to enable M64 window #%d: %llx\n",
1424 win, rc);
1425 goto m64_failed;
1426 }
Wei Yang781a8682015-03-25 16:23:57 +08001427 }
1428 }
1429 return 0;
1430
1431m64_failed:
Wei Yangee8222f2015-10-22 09:22:16 +08001432 pnv_pci_vf_release_m64(pdev, num_vfs);
Wei Yang781a8682015-03-25 16:23:57 +08001433 return -EBUSY;
1434}
1435
Alexey Kardashevskiyc035e372015-06-05 16:35:21 +10001436static long pnv_pci_ioda2_unset_window(struct iommu_table_group *table_group,
1437 int num);
Alexey Kardashevskiyc035e372015-06-05 16:35:21 +10001438
Wei Yang781a8682015-03-25 16:23:57 +08001439static void pnv_pci_ioda2_release_dma_pe(struct pci_dev *dev, struct pnv_ioda_pe *pe)
1440{
Wei Yang781a8682015-03-25 16:23:57 +08001441 struct iommu_table *tbl;
Wei Yang781a8682015-03-25 16:23:57 +08001442 int64_t rc;
1443
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10001444 tbl = pe->table_group.tables[0];
Alexey Kardashevskiyc035e372015-06-05 16:35:21 +10001445 rc = pnv_pci_ioda2_unset_window(&pe->table_group, 0);
Wei Yang781a8682015-03-25 16:23:57 +08001446 if (rc)
1447 pe_warn(pe, "OPAL error %ld release DMA window\n", rc);
1448
Alexey Kardashevskiyc035e372015-06-05 16:35:21 +10001449 pnv_pci_ioda2_set_bypass(pe, false);
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10001450 if (pe->table_group.group) {
1451 iommu_group_put(pe->table_group.group);
1452 BUG_ON(pe->table_group.group);
Alexey Kardashevskiyac9a5882015-06-05 16:34:56 +10001453 }
Alexey Kardashevskiye5afdf92017-03-22 15:21:50 +11001454 iommu_tce_table_put(tbl);
Wei Yang781a8682015-03-25 16:23:57 +08001455}
1456
Wei Yangee8222f2015-10-22 09:22:16 +08001457static void pnv_ioda_release_vf_PE(struct pci_dev *pdev)
Wei Yang781a8682015-03-25 16:23:57 +08001458{
1459 struct pci_bus *bus;
1460 struct pci_controller *hose;
1461 struct pnv_phb *phb;
1462 struct pnv_ioda_pe *pe, *pe_n;
1463 struct pci_dn *pdn;
1464
1465 bus = pdev->bus;
1466 hose = pci_bus_to_host(bus);
1467 phb = hose->private_data;
Wei Yang02639b02015-03-25 16:23:59 +08001468 pdn = pci_get_pdn(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001469
1470 if (!pdev->is_physfn)
1471 return;
1472
Wei Yang781a8682015-03-25 16:23:57 +08001473 list_for_each_entry_safe(pe, pe_n, &phb->ioda.pe_list, list) {
1474 if (pe->parent_dev != pdev)
1475 continue;
1476
1477 pnv_pci_ioda2_release_dma_pe(pdev, pe);
1478
1479 /* Remove from list */
1480 mutex_lock(&phb->ioda.pe_list_mutex);
1481 list_del(&pe->list);
1482 mutex_unlock(&phb->ioda.pe_list_mutex);
1483
1484 pnv_ioda_deconfigure_pe(phb, pe);
1485
Gavin Shan1e916772016-05-03 15:41:36 +10001486 pnv_ioda_free_pe(pe);
Wei Yang781a8682015-03-25 16:23:57 +08001487 }
1488}
1489
1490void pnv_pci_sriov_disable(struct pci_dev *pdev)
1491{
1492 struct pci_bus *bus;
1493 struct pci_controller *hose;
1494 struct pnv_phb *phb;
Gavin Shan1e916772016-05-03 15:41:36 +10001495 struct pnv_ioda_pe *pe;
Wei Yang781a8682015-03-25 16:23:57 +08001496 struct pci_dn *pdn;
Wei Yangbe283ee2015-10-22 09:22:19 +08001497 u16 num_vfs, i;
Wei Yang781a8682015-03-25 16:23:57 +08001498
1499 bus = pdev->bus;
1500 hose = pci_bus_to_host(bus);
1501 phb = hose->private_data;
1502 pdn = pci_get_pdn(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001503 num_vfs = pdn->num_vfs;
1504
1505 /* Release VF PEs */
Wei Yangee8222f2015-10-22 09:22:16 +08001506 pnv_ioda_release_vf_PE(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001507
1508 if (phb->type == PNV_PHB_IODA2) {
Wei Yangee8222f2015-10-22 09:22:16 +08001509 if (!pdn->m64_single_mode)
Wei Yangbe283ee2015-10-22 09:22:19 +08001510 pnv_pci_vf_resource_shift(pdev, -*pdn->pe_num_map);
Wei Yang781a8682015-03-25 16:23:57 +08001511
1512 /* Release M64 windows */
Wei Yangee8222f2015-10-22 09:22:16 +08001513 pnv_pci_vf_release_m64(pdev, num_vfs);
Wei Yang781a8682015-03-25 16:23:57 +08001514
1515 /* Release PE numbers */
Wei Yangbe283ee2015-10-22 09:22:19 +08001516 if (pdn->m64_single_mode) {
1517 for (i = 0; i < num_vfs; i++) {
Gavin Shan1e916772016-05-03 15:41:36 +10001518 if (pdn->pe_num_map[i] == IODA_INVALID_PE)
1519 continue;
1520
1521 pe = &phb->ioda.pe_array[pdn->pe_num_map[i]];
1522 pnv_ioda_free_pe(pe);
Wei Yangbe283ee2015-10-22 09:22:19 +08001523 }
1524 } else
1525 bitmap_clear(phb->ioda.pe_alloc, *pdn->pe_num_map, num_vfs);
1526 /* Releasing pe_num_map */
1527 kfree(pdn->pe_num_map);
Wei Yang781a8682015-03-25 16:23:57 +08001528 }
1529}
1530
1531static void pnv_pci_ioda2_setup_dma_pe(struct pnv_phb *phb,
1532 struct pnv_ioda_pe *pe);
1533static void pnv_ioda_setup_vf_PE(struct pci_dev *pdev, u16 num_vfs)
1534{
1535 struct pci_bus *bus;
1536 struct pci_controller *hose;
1537 struct pnv_phb *phb;
1538 struct pnv_ioda_pe *pe;
1539 int pe_num;
1540 u16 vf_index;
1541 struct pci_dn *pdn;
1542
1543 bus = pdev->bus;
1544 hose = pci_bus_to_host(bus);
1545 phb = hose->private_data;
1546 pdn = pci_get_pdn(pdev);
1547
1548 if (!pdev->is_physfn)
1549 return;
1550
1551 /* Reserve PE for each VF */
1552 for (vf_index = 0; vf_index < num_vfs; vf_index++) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001553 if (pdn->m64_single_mode)
1554 pe_num = pdn->pe_num_map[vf_index];
1555 else
1556 pe_num = *pdn->pe_num_map + vf_index;
Wei Yang781a8682015-03-25 16:23:57 +08001557
1558 pe = &phb->ioda.pe_array[pe_num];
1559 pe->pe_number = pe_num;
1560 pe->phb = phb;
1561 pe->flags = PNV_IODA_PE_VF;
1562 pe->pbus = NULL;
1563 pe->parent_dev = pdev;
Wei Yang781a8682015-03-25 16:23:57 +08001564 pe->mve_number = -1;
1565 pe->rid = (pci_iov_virtfn_bus(pdev, vf_index) << 8) |
1566 pci_iov_virtfn_devfn(pdev, vf_index);
1567
Russell Currey1f52f172016-11-16 14:02:15 +11001568 pe_info(pe, "VF %04d:%02d:%02d.%d associated with PE#%x\n",
Wei Yang781a8682015-03-25 16:23:57 +08001569 hose->global_number, pdev->bus->number,
1570 PCI_SLOT(pci_iov_virtfn_devfn(pdev, vf_index)),
1571 PCI_FUNC(pci_iov_virtfn_devfn(pdev, vf_index)), pe_num);
1572
1573 if (pnv_ioda_configure_pe(phb, pe)) {
1574 /* XXX What do we do here ? */
Gavin Shan1e916772016-05-03 15:41:36 +10001575 pnv_ioda_free_pe(pe);
Wei Yang781a8682015-03-25 16:23:57 +08001576 pe->pdev = NULL;
1577 continue;
1578 }
1579
Wei Yang781a8682015-03-25 16:23:57 +08001580 /* Put PE to the list */
1581 mutex_lock(&phb->ioda.pe_list_mutex);
1582 list_add_tail(&pe->list, &phb->ioda.pe_list);
1583 mutex_unlock(&phb->ioda.pe_list_mutex);
1584
1585 pnv_pci_ioda2_setup_dma_pe(phb, pe);
1586 }
1587}
1588
1589int pnv_pci_sriov_enable(struct pci_dev *pdev, u16 num_vfs)
1590{
1591 struct pci_bus *bus;
1592 struct pci_controller *hose;
1593 struct pnv_phb *phb;
Gavin Shan1e916772016-05-03 15:41:36 +10001594 struct pnv_ioda_pe *pe;
Wei Yang781a8682015-03-25 16:23:57 +08001595 struct pci_dn *pdn;
1596 int ret;
Wei Yangbe283ee2015-10-22 09:22:19 +08001597 u16 i;
Wei Yang781a8682015-03-25 16:23:57 +08001598
1599 bus = pdev->bus;
1600 hose = pci_bus_to_host(bus);
1601 phb = hose->private_data;
1602 pdn = pci_get_pdn(pdev);
1603
1604 if (phb->type == PNV_PHB_IODA2) {
Wei Yangb0331852015-10-22 09:22:14 +08001605 if (!pdn->vfs_expanded) {
1606 dev_info(&pdev->dev, "don't support this SRIOV device"
1607 " with non 64bit-prefetchable IOV BAR\n");
1608 return -ENOSPC;
1609 }
1610
Wei Yangee8222f2015-10-22 09:22:16 +08001611 /*
1612 * When M64 BARs functions in Single PE mode, the number of VFs
1613 * could be enabled must be less than the number of M64 BARs.
1614 */
1615 if (pdn->m64_single_mode && num_vfs > phb->ioda.m64_bar_idx) {
1616 dev_info(&pdev->dev, "Not enough M64 BAR for VFs\n");
1617 return -EBUSY;
1618 }
1619
Wei Yangbe283ee2015-10-22 09:22:19 +08001620 /* Allocating pe_num_map */
1621 if (pdn->m64_single_mode)
Markus Elfringfb37e122016-08-24 22:26:37 +02001622 pdn->pe_num_map = kmalloc_array(num_vfs,
1623 sizeof(*pdn->pe_num_map),
1624 GFP_KERNEL);
Wei Yangbe283ee2015-10-22 09:22:19 +08001625 else
1626 pdn->pe_num_map = kmalloc(sizeof(*pdn->pe_num_map), GFP_KERNEL);
1627
1628 if (!pdn->pe_num_map)
1629 return -ENOMEM;
1630
1631 if (pdn->m64_single_mode)
1632 for (i = 0; i < num_vfs; i++)
1633 pdn->pe_num_map[i] = IODA_INVALID_PE;
1634
Wei Yang781a8682015-03-25 16:23:57 +08001635 /* Calculate available PE for required VFs */
Wei Yangbe283ee2015-10-22 09:22:19 +08001636 if (pdn->m64_single_mode) {
1637 for (i = 0; i < num_vfs; i++) {
Gavin Shan1e916772016-05-03 15:41:36 +10001638 pe = pnv_ioda_alloc_pe(phb);
1639 if (!pe) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001640 ret = -EBUSY;
1641 goto m64_failed;
1642 }
Gavin Shan1e916772016-05-03 15:41:36 +10001643
1644 pdn->pe_num_map[i] = pe->pe_number;
Wei Yangbe283ee2015-10-22 09:22:19 +08001645 }
1646 } else {
1647 mutex_lock(&phb->ioda.pe_alloc_mutex);
1648 *pdn->pe_num_map = bitmap_find_next_zero_area(
Gavin Shan92b8f132016-05-03 15:41:24 +10001649 phb->ioda.pe_alloc, phb->ioda.total_pe_num,
Wei Yangbe283ee2015-10-22 09:22:19 +08001650 0, num_vfs, 0);
Gavin Shan92b8f132016-05-03 15:41:24 +10001651 if (*pdn->pe_num_map >= phb->ioda.total_pe_num) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001652 mutex_unlock(&phb->ioda.pe_alloc_mutex);
1653 dev_info(&pdev->dev, "Failed to enable VF%d\n", num_vfs);
1654 kfree(pdn->pe_num_map);
1655 return -EBUSY;
1656 }
1657 bitmap_set(phb->ioda.pe_alloc, *pdn->pe_num_map, num_vfs);
Wei Yang781a8682015-03-25 16:23:57 +08001658 mutex_unlock(&phb->ioda.pe_alloc_mutex);
Wei Yang781a8682015-03-25 16:23:57 +08001659 }
Wei Yang781a8682015-03-25 16:23:57 +08001660 pdn->num_vfs = num_vfs;
Wei Yang781a8682015-03-25 16:23:57 +08001661
1662 /* Assign M64 window accordingly */
Wei Yang02639b02015-03-25 16:23:59 +08001663 ret = pnv_pci_vf_assign_m64(pdev, num_vfs);
Wei Yang781a8682015-03-25 16:23:57 +08001664 if (ret) {
1665 dev_info(&pdev->dev, "Not enough M64 window resources\n");
1666 goto m64_failed;
1667 }
1668
1669 /*
1670 * When using one M64 BAR to map one IOV BAR, we need to shift
1671 * the IOV BAR according to the PE# allocated to the VFs.
1672 * Otherwise, the PE# for the VF will conflict with others.
1673 */
Wei Yangee8222f2015-10-22 09:22:16 +08001674 if (!pdn->m64_single_mode) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001675 ret = pnv_pci_vf_resource_shift(pdev, *pdn->pe_num_map);
Wei Yang02639b02015-03-25 16:23:59 +08001676 if (ret)
1677 goto m64_failed;
1678 }
Wei Yang781a8682015-03-25 16:23:57 +08001679 }
1680
1681 /* Setup VF PEs */
1682 pnv_ioda_setup_vf_PE(pdev, num_vfs);
1683
1684 return 0;
1685
1686m64_failed:
Wei Yangbe283ee2015-10-22 09:22:19 +08001687 if (pdn->m64_single_mode) {
1688 for (i = 0; i < num_vfs; i++) {
Gavin Shan1e916772016-05-03 15:41:36 +10001689 if (pdn->pe_num_map[i] == IODA_INVALID_PE)
1690 continue;
1691
1692 pe = &phb->ioda.pe_array[pdn->pe_num_map[i]];
1693 pnv_ioda_free_pe(pe);
Wei Yangbe283ee2015-10-22 09:22:19 +08001694 }
1695 } else
1696 bitmap_clear(phb->ioda.pe_alloc, *pdn->pe_num_map, num_vfs);
1697
1698 /* Releasing pe_num_map */
1699 kfree(pdn->pe_num_map);
Wei Yang781a8682015-03-25 16:23:57 +08001700
1701 return ret;
1702}
1703
Bryant G. Ly988fc3b2017-11-09 08:00:33 -06001704int pnv_pcibios_sriov_disable(struct pci_dev *pdev)
Gavin Shana8b2f822015-03-25 16:23:52 +08001705{
Wei Yang781a8682015-03-25 16:23:57 +08001706 pnv_pci_sriov_disable(pdev);
1707
Gavin Shana8b2f822015-03-25 16:23:52 +08001708 /* Release PCI data */
1709 remove_dev_pci_data(pdev);
1710 return 0;
1711}
1712
Bryant G. Ly988fc3b2017-11-09 08:00:33 -06001713int pnv_pcibios_sriov_enable(struct pci_dev *pdev, u16 num_vfs)
Gavin Shana8b2f822015-03-25 16:23:52 +08001714{
1715 /* Allocate PCI data */
1716 add_dev_pci_data(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001717
Wei Yangee8222f2015-10-22 09:22:16 +08001718 return pnv_pci_sriov_enable(pdev, num_vfs);
Gavin Shana8b2f822015-03-25 16:23:52 +08001719}
1720#endif /* CONFIG_PCI_IOV */
1721
Gavin Shan959c9bd2013-04-25 19:21:02 +00001722static void pnv_pci_ioda_dma_dev_setup(struct pnv_phb *phb, struct pci_dev *pdev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001723{
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00001724 struct pci_dn *pdn = pci_get_pdn(pdev);
Gavin Shan959c9bd2013-04-25 19:21:02 +00001725 struct pnv_ioda_pe *pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001726
Gavin Shan959c9bd2013-04-25 19:21:02 +00001727 /*
1728 * The function can be called while the PE#
1729 * hasn't been assigned. Do nothing for the
1730 * case.
1731 */
1732 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
1733 return;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001734
Gavin Shan959c9bd2013-04-25 19:21:02 +00001735 pe = &phb->ioda.pe_array[pdn->pe_number];
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001736 WARN_ON(get_dma_ops(&pdev->dev) != &dma_iommu_ops);
Alexey Kardashevskiy0e1ffef2015-08-27 16:01:16 +10001737 set_dma_offset(&pdev->dev, pe->tce_bypass_base);
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10001738 set_iommu_table_base(&pdev->dev, pe->table_group.tables[0]);
Alexey Kardashevskiy46170822015-06-05 16:34:54 +10001739 /*
1740 * Note: iommu_add_device() will fail here as
1741 * for physical PE: the device is already added by now;
1742 * for virtual PE: sysfs entries are not ready yet and
1743 * tce_iommu_bus_notifier will add the device to a group later.
1744 */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001745}
1746
Russell Curreya0f98622017-06-21 17:18:03 +10001747static bool pnv_pci_ioda_pe_single_vendor(struct pnv_ioda_pe *pe)
1748{
1749 unsigned short vendor = 0;
1750 struct pci_dev *pdev;
1751
1752 if (pe->device_count == 1)
1753 return true;
1754
1755 /* pe->pdev should be set if it's a single device, pe->pbus if not */
1756 if (!pe->pbus)
1757 return true;
1758
1759 list_for_each_entry(pdev, &pe->pbus->devices, bus_list) {
1760 if (!vendor) {
1761 vendor = pdev->vendor;
1762 continue;
1763 }
1764
1765 if (pdev->vendor != vendor)
1766 return false;
1767 }
1768
1769 return true;
1770}
1771
Russell Currey8e3f1b12017-06-21 17:18:04 +10001772/*
1773 * Reconfigure TVE#0 to be usable as 64-bit DMA space.
1774 *
1775 * The first 4GB of virtual memory for a PE is reserved for 32-bit accesses.
1776 * Devices can only access more than that if bit 59 of the PCI address is set
1777 * by hardware, which indicates TVE#1 should be used instead of TVE#0.
1778 * Many PCI devices are not capable of addressing that many bits, and as a
1779 * result are limited to the 4GB of virtual memory made available to 32-bit
1780 * devices in TVE#0.
1781 *
1782 * In order to work around this, reconfigure TVE#0 to be suitable for 64-bit
1783 * devices by configuring the virtual memory past the first 4GB inaccessible
1784 * by 64-bit DMAs. This should only be used by devices that want more than
1785 * 4GB, and only on PEs that have no 32-bit devices.
1786 *
1787 * Currently this will only work on PHB3 (POWER8).
1788 */
1789static int pnv_pci_ioda_dma_64bit_bypass(struct pnv_ioda_pe *pe)
1790{
1791 u64 window_size, table_size, tce_count, addr;
1792 struct page *table_pages;
1793 u64 tce_order = 28; /* 256MB TCEs */
1794 __be64 *tces;
1795 s64 rc;
1796
1797 /*
1798 * Window size needs to be a power of two, but needs to account for
1799 * shifting memory by the 4GB offset required to skip 32bit space.
1800 */
1801 window_size = roundup_pow_of_two(memory_hotplug_max() + (1ULL << 32));
1802 tce_count = window_size >> tce_order;
1803 table_size = tce_count << 3;
1804
1805 if (table_size < PAGE_SIZE)
1806 table_size = PAGE_SIZE;
1807
1808 table_pages = alloc_pages_node(pe->phb->hose->node, GFP_KERNEL,
1809 get_order(table_size));
1810 if (!table_pages)
1811 goto err;
1812
1813 tces = page_address(table_pages);
1814 if (!tces)
1815 goto err;
1816
1817 memset(tces, 0, table_size);
1818
1819 for (addr = 0; addr < memory_hotplug_max(); addr += (1 << tce_order)) {
1820 tces[(addr + (1ULL << 32)) >> tce_order] =
1821 cpu_to_be64(addr | TCE_PCI_READ | TCE_PCI_WRITE);
1822 }
1823
1824 rc = opal_pci_map_pe_dma_window(pe->phb->opal_id,
1825 pe->pe_number,
1826 /* reconfigure window 0 */
1827 (pe->pe_number << 1) + 0,
1828 1,
1829 __pa(tces),
1830 table_size,
1831 1 << tce_order);
1832 if (rc == OPAL_SUCCESS) {
1833 pe_info(pe, "Using 64-bit DMA iommu bypass (through TVE#0)\n");
1834 return 0;
1835 }
1836err:
1837 pe_err(pe, "Error configuring 64-bit DMA bypass\n");
1838 return -EIO;
1839}
1840
Daniel Axtens763d2d82015-04-28 15:12:07 +10001841static int pnv_pci_ioda_dma_set_mask(struct pci_dev *pdev, u64 dma_mask)
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001842{
Daniel Axtens763d2d82015-04-28 15:12:07 +10001843 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
1844 struct pnv_phb *phb = hose->private_data;
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001845 struct pci_dn *pdn = pci_get_pdn(pdev);
1846 struct pnv_ioda_pe *pe;
1847 uint64_t top;
1848 bool bypass = false;
Russell Currey8e3f1b12017-06-21 17:18:04 +10001849 s64 rc;
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001850
1851 if (WARN_ON(!pdn || pdn->pe_number == IODA_INVALID_PE))
1852 return -ENODEV;;
1853
1854 pe = &phb->ioda.pe_array[pdn->pe_number];
1855 if (pe->tce_bypass_enabled) {
1856 top = pe->tce_bypass_base + memblock_end_of_DRAM() - 1;
1857 bypass = (dma_mask >= top);
1858 }
1859
1860 if (bypass) {
1861 dev_info(&pdev->dev, "Using 64-bit DMA iommu bypass\n");
1862 set_dma_ops(&pdev->dev, &dma_direct_ops);
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001863 } else {
Russell Currey8e3f1b12017-06-21 17:18:04 +10001864 /*
1865 * If the device can't set the TCE bypass bit but still wants
1866 * to access 4GB or more, on PHB3 we can reconfigure TVE#0 to
1867 * bypass the 32-bit region and be usable for 64-bit DMAs.
1868 * The device needs to be able to address all of this space.
1869 */
1870 if (dma_mask >> 32 &&
1871 dma_mask > (memory_hotplug_max() + (1ULL << 32)) &&
1872 pnv_pci_ioda_pe_single_vendor(pe) &&
1873 phb->model == PNV_PHB_MODEL_PHB3) {
1874 /* Configure the bypass mode */
1875 rc = pnv_pci_ioda_dma_64bit_bypass(pe);
1876 if (rc)
1877 return rc;
1878 /* 4GB offset bypasses 32-bit space */
1879 set_dma_offset(&pdev->dev, (1ULL << 32));
1880 set_dma_ops(&pdev->dev, &dma_direct_ops);
Alistair Popple253fd512017-07-26 15:26:40 +10001881 } else if (dma_mask >> 32 && dma_mask != DMA_BIT_MASK(64)) {
1882 /*
1883 * Fail the request if a DMA mask between 32 and 64 bits
1884 * was requested but couldn't be fulfilled. Ideally we
1885 * would do this for 64-bits but historically we have
1886 * always fallen back to 32-bits.
1887 */
1888 return -ENOMEM;
Russell Currey8e3f1b12017-06-21 17:18:04 +10001889 } else {
1890 dev_info(&pdev->dev, "Using 32-bit DMA via iommu\n");
1891 set_dma_ops(&pdev->dev, &dma_iommu_ops);
1892 }
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001893 }
Brian W Harta32305b2014-07-31 14:24:37 -05001894 *pdev->dev.dma_mask = dma_mask;
Alistair Popple5d2aa712015-12-17 13:43:13 +11001895
1896 /* Update peer npu devices */
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10001897 pnv_npu_try_dma_set_bypass(pdev, bypass);
Alistair Popple5d2aa712015-12-17 13:43:13 +11001898
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001899 return 0;
1900}
1901
Andrew Donnellan535229822015-08-07 13:45:54 +10001902static u64 pnv_pci_ioda_dma_get_required_mask(struct pci_dev *pdev)
Gavin Shanfe7e85c2014-09-30 12:39:10 +10001903{
Andrew Donnellan535229822015-08-07 13:45:54 +10001904 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
1905 struct pnv_phb *phb = hose->private_data;
Gavin Shanfe7e85c2014-09-30 12:39:10 +10001906 struct pci_dn *pdn = pci_get_pdn(pdev);
1907 struct pnv_ioda_pe *pe;
1908 u64 end, mask;
1909
1910 if (WARN_ON(!pdn || pdn->pe_number == IODA_INVALID_PE))
1911 return 0;
1912
1913 pe = &phb->ioda.pe_array[pdn->pe_number];
1914 if (!pe->tce_bypass_enabled)
1915 return __dma_get_required_mask(&pdev->dev);
1916
1917
1918 end = pe->tce_bypass_base + memblock_end_of_DRAM();
1919 mask = 1ULL << (fls64(end) - 1);
1920 mask += mask - 1;
1921
1922 return mask;
1923}
1924
Gavin Shandff4a392014-07-15 17:00:55 +10001925static void pnv_ioda_setup_bus_dma(struct pnv_ioda_pe *pe,
Alexey Kardashevskiydb08e1d2017-02-21 13:41:31 +11001926 struct pci_bus *bus,
1927 bool add_to_group)
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +10001928{
1929 struct pci_dev *dev;
1930
1931 list_for_each_entry(dev, &bus->devices, bus_list) {
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10001932 set_iommu_table_base(&dev->dev, pe->table_group.tables[0]);
Benjamin Herrenschmidte91c25112015-06-24 15:25:27 +10001933 set_dma_offset(&dev->dev, pe->tce_bypass_base);
Alexey Kardashevskiydb08e1d2017-02-21 13:41:31 +11001934 if (add_to_group)
1935 iommu_add_device(&dev->dev);
Gavin Shandff4a392014-07-15 17:00:55 +10001936
Alexey Kardashevskiy5c89a872015-06-18 11:41:36 +10001937 if ((pe->flags & PNV_IODA_PE_BUS_ALL) && dev->subordinate)
Alexey Kardashevskiydb08e1d2017-02-21 13:41:31 +11001938 pnv_ioda_setup_bus_dma(pe, dev->subordinate,
1939 add_to_group);
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +10001940 }
1941}
1942
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001943static inline __be64 __iomem *pnv_ioda_get_inval_reg(struct pnv_phb *phb,
1944 bool real_mode)
1945{
1946 return real_mode ? (__be64 __iomem *)(phb->regs_phys + 0x210) :
1947 (phb->regs + 0x210);
1948}
1949
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001950static void pnv_pci_p7ioc_tce_invalidate(struct iommu_table *tbl,
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001951 unsigned long index, unsigned long npages, bool rm)
Gavin Shan4cce9552013-04-25 19:21:00 +00001952{
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10001953 struct iommu_table_group_link *tgl = list_first_entry_or_null(
1954 &tbl->it_group_list, struct iommu_table_group_link,
1955 next);
1956 struct pnv_ioda_pe *pe = container_of(tgl->table_group,
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10001957 struct pnv_ioda_pe, table_group);
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001958 __be64 __iomem *invalidate = pnv_ioda_get_inval_reg(pe->phb, rm);
Gavin Shan4cce9552013-04-25 19:21:00 +00001959 unsigned long start, end, inc;
1960
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001961 start = __pa(((__be64 *)tbl->it_base) + index - tbl->it_offset);
1962 end = __pa(((__be64 *)tbl->it_base) + index - tbl->it_offset +
1963 npages - 1);
Gavin Shan4cce9552013-04-25 19:21:00 +00001964
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10001965 /* p7ioc-style invalidation, 2 TCEs per write */
1966 start |= (1ull << 63);
1967 end |= (1ull << 63);
1968 inc = 16;
Gavin Shan4cce9552013-04-25 19:21:00 +00001969 end |= inc - 1; /* round up end to be different than start */
1970
1971 mb(); /* Ensure above stores are visible */
1972 while (start <= end) {
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10001973 if (rm)
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001974 __raw_rm_writeq(cpu_to_be64(start), invalidate);
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10001975 else
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001976 __raw_writeq(cpu_to_be64(start), invalidate);
Gavin Shan4cce9552013-04-25 19:21:00 +00001977 start += inc;
1978 }
1979
1980 /*
1981 * The iommu layer will do another mb() for us on build()
1982 * and we don't care on free()
1983 */
1984}
1985
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001986static int pnv_ioda1_tce_build(struct iommu_table *tbl, long index,
1987 long npages, unsigned long uaddr,
1988 enum dma_data_direction direction,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07001989 unsigned long attrs)
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001990{
1991 int ret = pnv_tce_build(tbl, index, npages, uaddr, direction,
1992 attrs);
1993
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10001994 if (!ret)
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001995 pnv_pci_p7ioc_tce_invalidate(tbl, index, npages, false);
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001996
1997 return ret;
1998}
1999
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002000#ifdef CONFIG_IOMMU_API
2001static int pnv_ioda1_tce_xchg(struct iommu_table *tbl, long index,
2002 unsigned long *hpa, enum dma_data_direction *direction)
2003{
2004 long ret = pnv_tce_xchg(tbl, index, hpa, direction);
2005
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10002006 if (!ret)
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10002007 pnv_pci_p7ioc_tce_invalidate(tbl, index, 1, false);
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002008
2009 return ret;
2010}
Alexey Kardashevskiya540aa52017-03-22 15:21:48 +11002011
2012static int pnv_ioda1_tce_xchg_rm(struct iommu_table *tbl, long index,
2013 unsigned long *hpa, enum dma_data_direction *direction)
2014{
2015 long ret = pnv_tce_xchg(tbl, index, hpa, direction);
2016
2017 if (!ret)
2018 pnv_pci_p7ioc_tce_invalidate(tbl, index, 1, true);
2019
2020 return ret;
2021}
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002022#endif
2023
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002024static void pnv_ioda1_tce_free(struct iommu_table *tbl, long index,
2025 long npages)
2026{
2027 pnv_tce_free(tbl, index, npages);
2028
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10002029 pnv_pci_p7ioc_tce_invalidate(tbl, index, npages, false);
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002030}
2031
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10002032static struct iommu_table_ops pnv_ioda1_iommu_ops = {
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002033 .set = pnv_ioda1_tce_build,
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002034#ifdef CONFIG_IOMMU_API
2035 .exchange = pnv_ioda1_tce_xchg,
Alexey Kardashevskiya540aa52017-03-22 15:21:48 +11002036 .exchange_rm = pnv_ioda1_tce_xchg_rm,
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002037#endif
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002038 .clear = pnv_ioda1_tce_free,
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10002039 .get = pnv_tce_get,
2040};
2041
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10002042#define PHB3_TCE_KILL_INVAL_ALL PPC_BIT(0)
2043#define PHB3_TCE_KILL_INVAL_PE PPC_BIT(1)
2044#define PHB3_TCE_KILL_INVAL_ONE PPC_BIT(2)
Alexey Kardashevskiybef92532016-04-29 18:55:17 +10002045
Alistair Popple6b3d12a2017-05-03 13:24:08 +10002046static void pnv_pci_phb3_tce_invalidate_entire(struct pnv_phb *phb, bool rm)
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10002047{
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10002048 __be64 __iomem *invalidate = pnv_ioda_get_inval_reg(phb, rm);
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10002049 const unsigned long val = PHB3_TCE_KILL_INVAL_ALL;
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10002050
2051 mb(); /* Ensure previous TCE table stores are visible */
2052 if (rm)
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10002053 __raw_rm_writeq(cpu_to_be64(val), invalidate);
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10002054 else
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10002055 __raw_writeq(cpu_to_be64(val), invalidate);
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10002056}
2057
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10002058static inline void pnv_pci_phb3_tce_invalidate_pe(struct pnv_ioda_pe *pe)
Alexey Kardashevskiy5780fb02015-06-05 16:35:12 +10002059{
2060 /* 01xb - invalidate TCEs that match the specified PE# */
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10002061 __be64 __iomem *invalidate = pnv_ioda_get_inval_reg(pe->phb, false);
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10002062 unsigned long val = PHB3_TCE_KILL_INVAL_PE | (pe->pe_number & 0xFF);
Alexey Kardashevskiy5780fb02015-06-05 16:35:12 +10002063
2064 mb(); /* Ensure above stores are visible */
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10002065 __raw_writeq(cpu_to_be64(val), invalidate);
Alexey Kardashevskiy5780fb02015-06-05 16:35:12 +10002066}
2067
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10002068static void pnv_pci_phb3_tce_invalidate(struct pnv_ioda_pe *pe, bool rm,
2069 unsigned shift, unsigned long index,
2070 unsigned long npages)
Gavin Shan4cce9552013-04-25 19:21:00 +00002071{
Alexey Kardashevskiy4d902192016-08-03 18:40:45 +10002072 __be64 __iomem *invalidate = pnv_ioda_get_inval_reg(pe->phb, rm);
Gavin Shan4cce9552013-04-25 19:21:00 +00002073 unsigned long start, end, inc;
Gavin Shan4cce9552013-04-25 19:21:00 +00002074
2075 /* We'll invalidate DMA address in PE scope */
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10002076 start = PHB3_TCE_KILL_INVAL_ONE;
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10002077 start |= (pe->pe_number & 0xFF);
Gavin Shan4cce9552013-04-25 19:21:00 +00002078 end = start;
2079
2080 /* Figure out the start, end and step */
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002081 start |= (index << shift);
2082 end |= ((index + npages - 1) << shift);
Alexey Kardashevskiyb0376c92014-06-06 18:44:01 +10002083 inc = (0x1ull << shift);
Gavin Shan4cce9552013-04-25 19:21:00 +00002084 mb();
2085
2086 while (start <= end) {
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10002087 if (rm)
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11002088 __raw_rm_writeq(cpu_to_be64(start), invalidate);
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10002089 else
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11002090 __raw_writeq(cpu_to_be64(start), invalidate);
Gavin Shan4cce9552013-04-25 19:21:00 +00002091 start += inc;
2092 }
2093}
2094
Benjamin Herrenschmidtf0228c42016-07-08 16:37:15 +10002095static inline void pnv_pci_ioda2_tce_invalidate_pe(struct pnv_ioda_pe *pe)
2096{
2097 struct pnv_phb *phb = pe->phb;
2098
2099 if (phb->model == PNV_PHB_MODEL_PHB3 && phb->regs)
2100 pnv_pci_phb3_tce_invalidate_pe(pe);
2101 else
2102 opal_pci_tce_kill(phb->opal_id, OPAL_PCI_TCE_KILL_PE,
2103 pe->pe_number, 0, 0, 0);
2104}
2105
Alexey Kardashevskiye57080f2015-06-05 16:35:13 +10002106static void pnv_pci_ioda2_tce_invalidate(struct iommu_table *tbl,
2107 unsigned long index, unsigned long npages, bool rm)
2108{
2109 struct iommu_table_group_link *tgl;
2110
Alexey Kardashevskiya540aa52017-03-22 15:21:48 +11002111 list_for_each_entry_lockless(tgl, &tbl->it_group_list, next) {
Alexey Kardashevskiye57080f2015-06-05 16:35:13 +10002112 struct pnv_ioda_pe *pe = container_of(tgl->table_group,
2113 struct pnv_ioda_pe, table_group);
Benjamin Herrenschmidtf0228c42016-07-08 16:37:15 +10002114 struct pnv_phb *phb = pe->phb;
2115 unsigned int shift = tbl->it_page_shift;
2116
Alistair Popple616badd2017-01-10 15:41:44 +11002117 /*
2118 * NVLink1 can use the TCE kill register directly as
2119 * it's the same as PHB3. NVLink2 is different and
2120 * should go via the OPAL call.
2121 */
2122 if (phb->model == PNV_PHB_MODEL_NPU) {
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10002123 /*
2124 * The NVLink hardware does not support TCE kill
2125 * per TCE entry so we have to invalidate
2126 * the entire cache for it.
2127 */
Benjamin Herrenschmidtf0228c42016-07-08 16:37:15 +10002128 pnv_pci_phb3_tce_invalidate_entire(phb, rm);
Alexey Kardashevskiy85674862016-04-29 18:55:23 +10002129 continue;
2130 }
Benjamin Herrenschmidtf0228c42016-07-08 16:37:15 +10002131 if (phb->model == PNV_PHB_MODEL_PHB3 && phb->regs)
2132 pnv_pci_phb3_tce_invalidate(pe, rm, shift,
2133 index, npages);
Benjamin Herrenschmidtf0228c42016-07-08 16:37:15 +10002134 else
2135 opal_pci_tce_kill(phb->opal_id,
2136 OPAL_PCI_TCE_KILL_PAGES,
2137 pe->pe_number, 1u << shift,
2138 index << shift, npages);
Alexey Kardashevskiye57080f2015-06-05 16:35:13 +10002139 }
2140}
2141
Alistair Popple6b3d12a2017-05-03 13:24:08 +10002142void pnv_pci_ioda2_tce_invalidate_entire(struct pnv_phb *phb, bool rm)
2143{
2144 if (phb->model == PNV_PHB_MODEL_NPU || phb->model == PNV_PHB_MODEL_PHB3)
2145 pnv_pci_phb3_tce_invalidate_entire(phb, rm);
2146 else
2147 opal_pci_tce_kill(phb->opal_id, OPAL_PCI_TCE_KILL, 0, 0, 0, 0);
2148}
2149
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002150static int pnv_ioda2_tce_build(struct iommu_table *tbl, long index,
2151 long npages, unsigned long uaddr,
2152 enum dma_data_direction direction,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002153 unsigned long attrs)
Gavin Shan4cce9552013-04-25 19:21:00 +00002154{
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002155 int ret = pnv_tce_build(tbl, index, npages, uaddr, direction,
2156 attrs);
Gavin Shan4cce9552013-04-25 19:21:00 +00002157
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10002158 if (!ret)
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002159 pnv_pci_ioda2_tce_invalidate(tbl, index, npages, false);
2160
2161 return ret;
2162}
2163
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002164#ifdef CONFIG_IOMMU_API
2165static int pnv_ioda2_tce_xchg(struct iommu_table *tbl, long index,
2166 unsigned long *hpa, enum dma_data_direction *direction)
2167{
2168 long ret = pnv_tce_xchg(tbl, index, hpa, direction);
2169
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10002170 if (!ret)
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002171 pnv_pci_ioda2_tce_invalidate(tbl, index, 1, false);
2172
2173 return ret;
2174}
Alexey Kardashevskiya540aa52017-03-22 15:21:48 +11002175
2176static int pnv_ioda2_tce_xchg_rm(struct iommu_table *tbl, long index,
2177 unsigned long *hpa, enum dma_data_direction *direction)
2178{
2179 long ret = pnv_tce_xchg(tbl, index, hpa, direction);
2180
2181 if (!ret)
2182 pnv_pci_ioda2_tce_invalidate(tbl, index, 1, true);
2183
2184 return ret;
2185}
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002186#endif
2187
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002188static void pnv_ioda2_tce_free(struct iommu_table *tbl, long index,
2189 long npages)
2190{
2191 pnv_tce_free(tbl, index, npages);
2192
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10002193 pnv_pci_ioda2_tce_invalidate(tbl, index, npages, false);
Gavin Shan4cce9552013-04-25 19:21:00 +00002194}
2195
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002196static void pnv_ioda2_table_free(struct iommu_table *tbl)
2197{
2198 pnv_pci_ioda2_table_free_pages(tbl);
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002199}
2200
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10002201static struct iommu_table_ops pnv_ioda2_iommu_ops = {
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002202 .set = pnv_ioda2_tce_build,
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002203#ifdef CONFIG_IOMMU_API
2204 .exchange = pnv_ioda2_tce_xchg,
Alexey Kardashevskiya540aa52017-03-22 15:21:48 +11002205 .exchange_rm = pnv_ioda2_tce_xchg_rm,
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002206#endif
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002207 .clear = pnv_ioda2_tce_free,
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10002208 .get = pnv_tce_get,
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002209 .free = pnv_ioda2_table_free,
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10002210};
2211
Gavin Shan801846d2016-05-03 15:41:34 +10002212static int pnv_pci_ioda_dev_dma_weight(struct pci_dev *dev, void *data)
2213{
2214 unsigned int *weight = (unsigned int *)data;
2215
2216 /* This is quite simplistic. The "base" weight of a device
2217 * is 10. 0 means no DMA is to be accounted for it.
2218 */
2219 if (dev->hdr_type != PCI_HEADER_TYPE_NORMAL)
2220 return 0;
2221
2222 if (dev->class == PCI_CLASS_SERIAL_USB_UHCI ||
2223 dev->class == PCI_CLASS_SERIAL_USB_OHCI ||
2224 dev->class == PCI_CLASS_SERIAL_USB_EHCI)
2225 *weight += 3;
2226 else if ((dev->class >> 8) == PCI_CLASS_STORAGE_RAID)
2227 *weight += 15;
2228 else
2229 *weight += 10;
2230
2231 return 0;
2232}
2233
2234static unsigned int pnv_pci_ioda_pe_dma_weight(struct pnv_ioda_pe *pe)
2235{
2236 unsigned int weight = 0;
2237
2238 /* SRIOV VF has same DMA32 weight as its PF */
2239#ifdef CONFIG_PCI_IOV
2240 if ((pe->flags & PNV_IODA_PE_VF) && pe->parent_dev) {
2241 pnv_pci_ioda_dev_dma_weight(pe->parent_dev, &weight);
2242 return weight;
2243 }
2244#endif
2245
2246 if ((pe->flags & PNV_IODA_PE_DEV) && pe->pdev) {
2247 pnv_pci_ioda_dev_dma_weight(pe->pdev, &weight);
2248 } else if ((pe->flags & PNV_IODA_PE_BUS) && pe->pbus) {
2249 struct pci_dev *pdev;
2250
2251 list_for_each_entry(pdev, &pe->pbus->devices, bus_list)
2252 pnv_pci_ioda_dev_dma_weight(pdev, &weight);
2253 } else if ((pe->flags & PNV_IODA_PE_BUS_ALL) && pe->pbus) {
2254 pci_walk_bus(pe->pbus, pnv_pci_ioda_dev_dma_weight, &weight);
2255 }
2256
2257 return weight;
2258}
2259
Gavin Shanb30d9362016-05-03 15:41:32 +10002260static void pnv_pci_ioda1_setup_dma_pe(struct pnv_phb *phb,
Gavin Shan2b923ed2016-05-05 12:04:16 +10002261 struct pnv_ioda_pe *pe)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002262{
2263
2264 struct page *tce_mem = NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002265 struct iommu_table *tbl;
Gavin Shan2b923ed2016-05-05 12:04:16 +10002266 unsigned int weight, total_weight = 0;
2267 unsigned int tce32_segsz, base, segs, avail, i;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002268 int64_t rc;
2269 void *addr;
2270
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002271 /* XXX FIXME: Handle 64-bit only DMA devices */
2272 /* XXX FIXME: Provide 64-bit DMA facilities & non-4K TCE tables etc.. */
2273 /* XXX FIXME: Allocate multi-level tables on PHB3 */
Gavin Shan2b923ed2016-05-05 12:04:16 +10002274 weight = pnv_pci_ioda_pe_dma_weight(pe);
2275 if (!weight)
2276 return;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002277
Gavin Shan2b923ed2016-05-05 12:04:16 +10002278 pci_walk_bus(phb->hose->bus, pnv_pci_ioda_dev_dma_weight,
2279 &total_weight);
2280 segs = (weight * phb->ioda.dma32_count) / total_weight;
2281 if (!segs)
2282 segs = 1;
2283
2284 /*
2285 * Allocate contiguous DMA32 segments. We begin with the expected
2286 * number of segments. With one more attempt, the number of DMA32
2287 * segments to be allocated is decreased by one until one segment
2288 * is allocated successfully.
2289 */
2290 do {
2291 for (base = 0; base <= phb->ioda.dma32_count - segs; base++) {
2292 for (avail = 0, i = base; i < base + segs; i++) {
2293 if (phb->ioda.dma32_segmap[i] ==
2294 IODA_INVALID_PE)
2295 avail++;
2296 }
2297
2298 if (avail == segs)
2299 goto found;
2300 }
2301 } while (--segs);
2302
2303 if (!segs) {
2304 pe_warn(pe, "No available DMA32 segments\n");
2305 return;
2306 }
2307
2308found:
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10002309 tbl = pnv_pci_table_alloc(phb->hose->node);
Alexey Kardashevskiy82eae1a2017-03-27 19:27:37 +11002310 if (WARN_ON(!tbl))
2311 return;
2312
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10002313 iommu_register_group(&pe->table_group, phb->hose->global_number,
2314 pe->pe_number);
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10002315 pnv_pci_link_table_and_group(phb->hose->node, 0, tbl, &pe->table_group);
Alexey Kardashevskiyc5773822015-06-05 16:34:55 +10002316
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002317 /* Grab a 32-bit TCE table */
Gavin Shan2b923ed2016-05-05 12:04:16 +10002318 pe_info(pe, "DMA weight %d (%d), assigned (%d) %d DMA32 segments\n",
2319 weight, total_weight, base, segs);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002320 pe_info(pe, " Setting up 32-bit TCE table at %08x..%08x\n",
Gavin Shanacce9712016-05-03 15:41:33 +10002321 base * PNV_IODA1_DMA32_SEGSIZE,
2322 (base + segs) * PNV_IODA1_DMA32_SEGSIZE - 1);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002323
2324 /* XXX Currently, we allocate one big contiguous table for the
2325 * TCEs. We only really need one chunk per 256M of TCE space
2326 * (ie per segment) but that's an optimization for later, it
2327 * requires some added smarts with our get/put_tce implementation
Gavin Shanacce9712016-05-03 15:41:33 +10002328 *
2329 * Each TCE page is 4KB in size and each TCE entry occupies 8
2330 * bytes
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002331 */
Gavin Shanacce9712016-05-03 15:41:33 +10002332 tce32_segsz = PNV_IODA1_DMA32_SEGSIZE >> (IOMMU_PAGE_SHIFT_4K - 3);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002333 tce_mem = alloc_pages_node(phb->hose->node, GFP_KERNEL,
Gavin Shanacce9712016-05-03 15:41:33 +10002334 get_order(tce32_segsz * segs));
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002335 if (!tce_mem) {
2336 pe_err(pe, " Failed to allocate a 32-bit TCE memory\n");
2337 goto fail;
2338 }
2339 addr = page_address(tce_mem);
Gavin Shanacce9712016-05-03 15:41:33 +10002340 memset(addr, 0, tce32_segsz * segs);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002341
2342 /* Configure HW */
2343 for (i = 0; i < segs; i++) {
2344 rc = opal_pci_map_pe_dma_window(phb->opal_id,
2345 pe->pe_number,
2346 base + i, 1,
Gavin Shanacce9712016-05-03 15:41:33 +10002347 __pa(addr) + tce32_segsz * i,
2348 tce32_segsz, IOMMU_PAGE_SIZE_4K);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002349 if (rc) {
2350 pe_err(pe, " Failed to configure 32-bit TCE table,"
2351 " err %ld\n", rc);
2352 goto fail;
2353 }
2354 }
2355
Gavin Shan2b923ed2016-05-05 12:04:16 +10002356 /* Setup DMA32 segment mapping */
2357 for (i = base; i < base + segs; i++)
2358 phb->ioda.dma32_segmap[i] = pe->pe_number;
2359
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002360 /* Setup linux iommu table */
Gavin Shanacce9712016-05-03 15:41:33 +10002361 pnv_pci_setup_iommu_table(tbl, addr, tce32_segsz * segs,
2362 base * PNV_IODA1_DMA32_SEGSIZE,
2363 IOMMU_PAGE_SHIFT_4K);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002364
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10002365 tbl->it_ops = &pnv_ioda1_iommu_ops;
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002366 pe->table_group.tce32_start = tbl->it_offset << tbl->it_page_shift;
2367 pe->table_group.tce32_size = tbl->it_size << tbl->it_page_shift;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002368 iommu_init_table(tbl, phb->hose->node);
2369
Wei Yang781a8682015-03-25 16:23:57 +08002370 if (pe->flags & PNV_IODA_PE_DEV) {
Alexey Kardashevskiy46170822015-06-05 16:34:54 +10002371 /*
2372 * Setting table base here only for carrying iommu_group
2373 * further down to let iommu_add_device() do the job.
2374 * pnv_pci_ioda_dma_dev_setup will override it later anyway.
2375 */
2376 set_iommu_table_base(&pe->pdev->dev, tbl);
2377 iommu_add_device(&pe->pdev->dev);
Alexey Kardashevskiyc5773822015-06-05 16:34:55 +10002378 } else if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
Alexey Kardashevskiydb08e1d2017-02-21 13:41:31 +11002379 pnv_ioda_setup_bus_dma(pe, pe->pbus, true);
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +10002380
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002381 return;
2382 fail:
2383 /* XXX Failure: Try to fallback to 64-bit only ? */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002384 if (tce_mem)
Gavin Shanacce9712016-05-03 15:41:33 +10002385 __free_pages(tce_mem, get_order(tce32_segsz * segs));
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10002386 if (tbl) {
2387 pnv_pci_unlink_table_and_group(tbl, &pe->table_group);
Alexey Kardashevskiye5afdf92017-03-22 15:21:50 +11002388 iommu_tce_table_put(tbl);
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10002389 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002390}
2391
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002392static long pnv_pci_ioda2_set_window(struct iommu_table_group *table_group,
2393 int num, struct iommu_table *tbl)
2394{
2395 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2396 table_group);
2397 struct pnv_phb *phb = pe->phb;
2398 int64_t rc;
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002399 const unsigned long size = tbl->it_indirect_levels ?
2400 tbl->it_level_size : tbl->it_size;
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002401 const __u64 start_addr = tbl->it_offset << tbl->it_page_shift;
2402 const __u64 win_size = tbl->it_size << tbl->it_page_shift;
2403
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002404 pe_info(pe, "Setting up window#%d %llx..%llx pg=%x\n", num,
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002405 start_addr, start_addr + win_size - 1,
2406 IOMMU_PAGE_SIZE(tbl));
2407
2408 /*
2409 * Map TCE table through TVT. The TVE index is the PE number
2410 * shifted by 1 bit for 32-bits DMA space.
2411 */
2412 rc = opal_pci_map_pe_dma_window(phb->opal_id,
2413 pe->pe_number,
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002414 (pe->pe_number << 1) + num,
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002415 tbl->it_indirect_levels + 1,
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002416 __pa(tbl->it_base),
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002417 size << 3,
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002418 IOMMU_PAGE_SIZE(tbl));
2419 if (rc) {
2420 pe_err(pe, "Failed to configure TCE table, err %ld\n", rc);
2421 return rc;
2422 }
2423
2424 pnv_pci_link_table_and_group(phb->hose->node, num,
2425 tbl, &pe->table_group);
Michael Ellermaned7d9a12016-09-15 17:03:06 +10002426 pnv_pci_ioda2_tce_invalidate_pe(pe);
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002427
2428 return 0;
2429}
2430
Frederic Barrat25529102017-08-04 11:55:14 +02002431void pnv_pci_ioda2_set_bypass(struct pnv_ioda_pe *pe, bool enable)
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002432{
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002433 uint16_t window_id = (pe->pe_number << 1 ) + 1;
2434 int64_t rc;
2435
2436 pe_info(pe, "%sabling 64-bit DMA bypass\n", enable ? "En" : "Dis");
2437 if (enable) {
2438 phys_addr_t top = memblock_end_of_DRAM();
2439
2440 top = roundup_pow_of_two(top);
2441 rc = opal_pci_map_pe_dma_window_real(pe->phb->opal_id,
2442 pe->pe_number,
2443 window_id,
2444 pe->tce_bypass_base,
2445 top);
2446 } else {
2447 rc = opal_pci_map_pe_dma_window_real(pe->phb->opal_id,
2448 pe->pe_number,
2449 window_id,
2450 pe->tce_bypass_base,
2451 0);
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002452 }
2453 if (rc)
2454 pe_err(pe, "OPAL error %lld configuring bypass window\n", rc);
2455 else
2456 pe->tce_bypass_enabled = enable;
2457}
2458
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002459static long pnv_pci_ioda2_table_alloc_pages(int nid, __u64 bus_offset,
2460 __u32 page_shift, __u64 window_size, __u32 levels,
2461 struct iommu_table *tbl);
2462
2463static long pnv_pci_ioda2_create_table(struct iommu_table_group *table_group,
2464 int num, __u32 page_shift, __u64 window_size, __u32 levels,
2465 struct iommu_table **ptbl)
2466{
2467 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2468 table_group);
2469 int nid = pe->phb->hose->node;
2470 __u64 bus_offset = num ? pe->tce_bypass_base : table_group->tce32_start;
2471 long ret;
2472 struct iommu_table *tbl;
2473
2474 tbl = pnv_pci_table_alloc(nid);
2475 if (!tbl)
2476 return -ENOMEM;
2477
Alexey Kardashevskiy11edf112017-03-22 15:21:49 +11002478 tbl->it_ops = &pnv_ioda2_iommu_ops;
2479
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002480 ret = pnv_pci_ioda2_table_alloc_pages(nid,
2481 bus_offset, page_shift, window_size,
2482 levels, tbl);
2483 if (ret) {
Alexey Kardashevskiye5afdf92017-03-22 15:21:50 +11002484 iommu_tce_table_put(tbl);
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002485 return ret;
2486 }
2487
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002488 *ptbl = tbl;
2489
2490 return 0;
2491}
2492
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002493static long pnv_pci_ioda2_setup_default_config(struct pnv_ioda_pe *pe)
2494{
2495 struct iommu_table *tbl = NULL;
2496 long rc;
2497
Nishanth Aravamudanbb005452015-09-02 08:39:28 -07002498 /*
Nishanth Aravamudanfa144862015-09-04 11:22:52 -07002499 * crashkernel= specifies the kdump kernel's maximum memory at
2500 * some offset and there is no guaranteed the result is a power
2501 * of 2, which will cause errors later.
2502 */
2503 const u64 max_memory = __rounddown_pow_of_two(memory_hotplug_max());
2504
2505 /*
Nishanth Aravamudanbb005452015-09-02 08:39:28 -07002506 * In memory constrained environments, e.g. kdump kernel, the
2507 * DMA window can be larger than available memory, which will
2508 * cause errors later.
2509 */
Nishanth Aravamudanfa144862015-09-04 11:22:52 -07002510 const u64 window_size = min((u64)pe->table_group.tce32_size, max_memory);
Nishanth Aravamudanbb005452015-09-02 08:39:28 -07002511
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002512 rc = pnv_pci_ioda2_create_table(&pe->table_group, 0,
2513 IOMMU_PAGE_SHIFT_4K,
Nishanth Aravamudanbb005452015-09-02 08:39:28 -07002514 window_size,
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002515 POWERNV_IOMMU_DEFAULT_LEVELS, &tbl);
2516 if (rc) {
2517 pe_err(pe, "Failed to create 32-bit TCE table, err %ld",
2518 rc);
2519 return rc;
2520 }
2521
2522 iommu_init_table(tbl, pe->phb->hose->node);
2523
2524 rc = pnv_pci_ioda2_set_window(&pe->table_group, 0, tbl);
2525 if (rc) {
2526 pe_err(pe, "Failed to configure 32-bit TCE table, err %ld\n",
2527 rc);
Alexey Kardashevskiye5afdf92017-03-22 15:21:50 +11002528 iommu_tce_table_put(tbl);
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002529 return rc;
2530 }
2531
2532 if (!pnv_iommu_bypass_disabled)
2533 pnv_pci_ioda2_set_bypass(pe, true);
2534
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002535 /*
2536 * Setting table base here only for carrying iommu_group
2537 * further down to let iommu_add_device() do the job.
2538 * pnv_pci_ioda_dma_dev_setup will override it later anyway.
2539 */
2540 if (pe->flags & PNV_IODA_PE_DEV)
2541 set_iommu_table_base(&pe->pdev->dev, tbl);
2542
2543 return 0;
2544}
2545
Alexey Kardashevskiyb5926432015-06-15 17:49:59 +10002546#if defined(CONFIG_IOMMU_API) || defined(CONFIG_PCI_IOV)
2547static long pnv_pci_ioda2_unset_window(struct iommu_table_group *table_group,
2548 int num)
2549{
2550 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2551 table_group);
2552 struct pnv_phb *phb = pe->phb;
2553 long ret;
2554
2555 pe_info(pe, "Removing DMA window #%d\n", num);
2556
2557 ret = opal_pci_map_pe_dma_window(phb->opal_id, pe->pe_number,
2558 (pe->pe_number << 1) + num,
2559 0/* levels */, 0/* table address */,
2560 0/* table size */, 0/* page size */);
2561 if (ret)
2562 pe_warn(pe, "Unmapping failed, ret = %ld\n", ret);
2563 else
Michael Ellermaned7d9a12016-09-15 17:03:06 +10002564 pnv_pci_ioda2_tce_invalidate_pe(pe);
Alexey Kardashevskiyb5926432015-06-15 17:49:59 +10002565
2566 pnv_pci_unlink_table_and_group(table_group->tables[num], table_group);
2567
2568 return ret;
2569}
2570#endif
2571
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002572#ifdef CONFIG_IOMMU_API
Alexey Kardashevskiy00547192015-06-05 16:35:22 +10002573static unsigned long pnv_pci_ioda2_get_table_size(__u32 page_shift,
2574 __u64 window_size, __u32 levels)
2575{
2576 unsigned long bytes = 0;
2577 const unsigned window_shift = ilog2(window_size);
2578 unsigned entries_shift = window_shift - page_shift;
2579 unsigned table_shift = entries_shift + 3;
2580 unsigned long tce_table_size = max(0x1000UL, 1UL << table_shift);
2581 unsigned long direct_table_size;
2582
2583 if (!levels || (levels > POWERNV_IOMMU_MAX_LEVELS) ||
Alexey Kardashevskiy00547192015-06-05 16:35:22 +10002584 !is_power_of_2(window_size))
2585 return 0;
2586
2587 /* Calculate a direct table size from window_size and levels */
2588 entries_shift = (entries_shift + levels - 1) / levels;
2589 table_shift = entries_shift + 3;
2590 table_shift = max_t(unsigned, table_shift, PAGE_SHIFT);
2591 direct_table_size = 1UL << table_shift;
2592
2593 for ( ; levels; --levels) {
2594 bytes += _ALIGN_UP(tce_table_size, direct_table_size);
2595
2596 tce_table_size /= direct_table_size;
2597 tce_table_size <<= 3;
Alexey Kardashevskiye49a6a22017-04-13 17:05:27 +10002598 tce_table_size = max_t(unsigned long,
2599 tce_table_size, direct_table_size);
Alexey Kardashevskiy00547192015-06-05 16:35:22 +10002600 }
2601
2602 return bytes;
2603}
2604
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002605static void pnv_ioda2_take_ownership(struct iommu_table_group *table_group)
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002606{
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002607 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2608 table_group);
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002609 /* Store @tbl as pnv_pci_ioda2_unset_window() resets it */
2610 struct iommu_table *tbl = pe->table_group.tables[0];
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002611
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002612 pnv_pci_ioda2_set_bypass(pe, false);
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002613 pnv_pci_ioda2_unset_window(&pe->table_group, 0);
Alexey Kardashevskiydb08e1d2017-02-21 13:41:31 +11002614 if (pe->pbus)
2615 pnv_ioda_setup_bus_dma(pe, pe->pbus, false);
Alexey Kardashevskiye5afdf92017-03-22 15:21:50 +11002616 iommu_tce_table_put(tbl);
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002617}
2618
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002619static void pnv_ioda2_release_ownership(struct iommu_table_group *table_group)
2620{
2621 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2622 table_group);
2623
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002624 pnv_pci_ioda2_setup_default_config(pe);
Alexey Kardashevskiydb08e1d2017-02-21 13:41:31 +11002625 if (pe->pbus)
2626 pnv_ioda_setup_bus_dma(pe, pe->pbus, false);
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002627}
2628
2629static struct iommu_table_group_ops pnv_pci_ioda2_ops = {
Alexey Kardashevskiy00547192015-06-05 16:35:22 +10002630 .get_table_size = pnv_pci_ioda2_get_table_size,
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002631 .create_table = pnv_pci_ioda2_create_table,
2632 .set_window = pnv_pci_ioda2_set_window,
2633 .unset_window = pnv_pci_ioda2_unset_window,
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002634 .take_ownership = pnv_ioda2_take_ownership,
2635 .release_ownership = pnv_ioda2_release_ownership,
2636};
Alexey Kardashevskiyb5cb9ab2016-04-29 18:55:24 +10002637
2638static int gpe_table_group_to_npe_cb(struct device *dev, void *opaque)
2639{
2640 struct pci_controller *hose;
2641 struct pnv_phb *phb;
2642 struct pnv_ioda_pe **ptmppe = opaque;
2643 struct pci_dev *pdev = container_of(dev, struct pci_dev, dev);
2644 struct pci_dn *pdn = pci_get_pdn(pdev);
2645
2646 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
2647 return 0;
2648
2649 hose = pci_bus_to_host(pdev->bus);
2650 phb = hose->private_data;
2651 if (phb->type != PNV_PHB_NPU)
2652 return 0;
2653
2654 *ptmppe = &phb->ioda.pe_array[pdn->pe_number];
2655
2656 return 1;
2657}
2658
2659/*
2660 * This returns PE of associated NPU.
2661 * This assumes that NPU is in the same IOMMU group with GPU and there is
2662 * no other PEs.
2663 */
2664static struct pnv_ioda_pe *gpe_table_group_to_npe(
2665 struct iommu_table_group *table_group)
2666{
2667 struct pnv_ioda_pe *npe = NULL;
2668 int ret = iommu_group_for_each_dev(table_group->group, &npe,
2669 gpe_table_group_to_npe_cb);
2670
2671 BUG_ON(!ret || !npe);
2672
2673 return npe;
2674}
2675
2676static long pnv_pci_ioda2_npu_set_window(struct iommu_table_group *table_group,
2677 int num, struct iommu_table *tbl)
2678{
2679 long ret = pnv_pci_ioda2_set_window(table_group, num, tbl);
2680
2681 if (ret)
2682 return ret;
2683
2684 ret = pnv_npu_set_window(gpe_table_group_to_npe(table_group), num, tbl);
2685 if (ret)
2686 pnv_pci_ioda2_unset_window(table_group, num);
2687
2688 return ret;
2689}
2690
2691static long pnv_pci_ioda2_npu_unset_window(
2692 struct iommu_table_group *table_group,
2693 int num)
2694{
2695 long ret = pnv_pci_ioda2_unset_window(table_group, num);
2696
2697 if (ret)
2698 return ret;
2699
2700 return pnv_npu_unset_window(gpe_table_group_to_npe(table_group), num);
2701}
2702
2703static void pnv_ioda2_npu_take_ownership(struct iommu_table_group *table_group)
2704{
2705 /*
2706 * Detach NPU first as pnv_ioda2_take_ownership() will destroy
2707 * the iommu_table if 32bit DMA is enabled.
2708 */
2709 pnv_npu_take_ownership(gpe_table_group_to_npe(table_group));
2710 pnv_ioda2_take_ownership(table_group);
2711}
2712
2713static struct iommu_table_group_ops pnv_pci_ioda2_npu_ops = {
2714 .get_table_size = pnv_pci_ioda2_get_table_size,
2715 .create_table = pnv_pci_ioda2_create_table,
2716 .set_window = pnv_pci_ioda2_npu_set_window,
2717 .unset_window = pnv_pci_ioda2_npu_unset_window,
2718 .take_ownership = pnv_ioda2_npu_take_ownership,
2719 .release_ownership = pnv_ioda2_release_ownership,
2720};
2721
2722static void pnv_pci_ioda_setup_iommu_api(void)
2723{
2724 struct pci_controller *hose, *tmp;
2725 struct pnv_phb *phb;
2726 struct pnv_ioda_pe *pe, *gpe;
2727
2728 /*
2729 * Now we have all PHBs discovered, time to add NPU devices to
2730 * the corresponding IOMMU groups.
2731 */
2732 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
2733 phb = hose->private_data;
2734
2735 if (phb->type != PNV_PHB_NPU)
2736 continue;
2737
2738 list_for_each_entry(pe, &phb->ioda.pe_list, list) {
2739 gpe = pnv_pci_npu_setup_iommu(pe);
2740 if (gpe)
2741 gpe->table_group.ops = &pnv_pci_ioda2_npu_ops;
2742 }
2743 }
2744}
2745#else /* !CONFIG_IOMMU_API */
2746static void pnv_pci_ioda_setup_iommu_api(void) { };
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002747#endif
2748
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002749static __be64 *pnv_pci_ioda2_table_do_alloc_pages(int nid, unsigned shift,
2750 unsigned levels, unsigned long limit,
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002751 unsigned long *current_offset, unsigned long *total_allocated)
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002752{
2753 struct page *tce_mem = NULL;
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002754 __be64 *addr, *tmp;
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002755 unsigned order = max_t(unsigned, shift, PAGE_SHIFT) - PAGE_SHIFT;
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002756 unsigned long allocated = 1UL << (order + PAGE_SHIFT);
2757 unsigned entries = 1UL << (shift - 3);
2758 long i;
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002759
2760 tce_mem = alloc_pages_node(nid, GFP_KERNEL, order);
2761 if (!tce_mem) {
2762 pr_err("Failed to allocate a TCE memory, order=%d\n", order);
2763 return NULL;
2764 }
2765 addr = page_address(tce_mem);
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002766 memset(addr, 0, allocated);
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002767 *total_allocated += allocated;
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002768
2769 --levels;
2770 if (!levels) {
2771 *current_offset += allocated;
2772 return addr;
2773 }
2774
2775 for (i = 0; i < entries; ++i) {
2776 tmp = pnv_pci_ioda2_table_do_alloc_pages(nid, shift,
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002777 levels, limit, current_offset, total_allocated);
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002778 if (!tmp)
2779 break;
2780
2781 addr[i] = cpu_to_be64(__pa(tmp) |
2782 TCE_PCI_READ | TCE_PCI_WRITE);
2783
2784 if (*current_offset >= limit)
2785 break;
2786 }
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002787
2788 return addr;
2789}
2790
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002791static void pnv_pci_ioda2_table_do_free_pages(__be64 *addr,
2792 unsigned long size, unsigned level);
2793
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002794static long pnv_pci_ioda2_table_alloc_pages(int nid, __u64 bus_offset,
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002795 __u32 page_shift, __u64 window_size, __u32 levels,
2796 struct iommu_table *tbl)
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002797{
2798 void *addr;
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002799 unsigned long offset = 0, level_shift, total_allocated = 0;
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002800 const unsigned window_shift = ilog2(window_size);
2801 unsigned entries_shift = window_shift - page_shift;
2802 unsigned table_shift = max_t(unsigned, entries_shift + 3, PAGE_SHIFT);
2803 const unsigned long tce_table_size = 1UL << table_shift;
2804
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002805 if (!levels || (levels > POWERNV_IOMMU_MAX_LEVELS))
2806 return -EINVAL;
2807
Alexey Kardashevskiy9003a242017-11-07 14:43:01 +11002808 if (!is_power_of_2(window_size))
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002809 return -EINVAL;
2810
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002811 /* Adjust direct table size from window_size and levels */
2812 entries_shift = (entries_shift + levels - 1) / levels;
2813 level_shift = entries_shift + 3;
2814 level_shift = max_t(unsigned, level_shift, PAGE_SHIFT);
2815
Alexey Kardashevskiy7aafac12017-02-22 15:43:59 +11002816 if ((level_shift - 3) * levels + page_shift >= 60)
2817 return -EINVAL;
2818
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002819 /* Allocate TCE table */
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002820 addr = pnv_pci_ioda2_table_do_alloc_pages(nid, level_shift,
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002821 levels, tce_table_size, &offset, &total_allocated);
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002822
2823 /* addr==NULL means that the first level allocation failed */
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002824 if (!addr)
2825 return -ENOMEM;
2826
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002827 /*
2828 * First level was allocated but some lower level failed as
2829 * we did not allocate as much as we wanted,
2830 * release partially allocated table.
2831 */
2832 if (offset < tce_table_size) {
2833 pnv_pci_ioda2_table_do_free_pages(addr,
2834 1ULL << (level_shift - 3), levels - 1);
2835 return -ENOMEM;
2836 }
2837
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002838 /* Setup linux iommu table */
2839 pnv_pci_setup_iommu_table(tbl, addr, tce_table_size, bus_offset,
2840 page_shift);
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002841 tbl->it_level_size = 1ULL << (level_shift - 3);
2842 tbl->it_indirect_levels = levels - 1;
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002843 tbl->it_allocated_size = total_allocated;
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002844
2845 pr_devel("Created TCE table: ws=%08llx ts=%lx @%08llx\n",
2846 window_size, tce_table_size, bus_offset);
2847
2848 return 0;
2849}
2850
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002851static void pnv_pci_ioda2_table_do_free_pages(__be64 *addr,
2852 unsigned long size, unsigned level)
2853{
2854 const unsigned long addr_ul = (unsigned long) addr &
2855 ~(TCE_PCI_READ | TCE_PCI_WRITE);
2856
2857 if (level) {
2858 long i;
2859 u64 *tmp = (u64 *) addr_ul;
2860
2861 for (i = 0; i < size; ++i) {
2862 unsigned long hpa = be64_to_cpu(tmp[i]);
2863
2864 if (!(hpa & (TCE_PCI_READ | TCE_PCI_WRITE)))
2865 continue;
2866
2867 pnv_pci_ioda2_table_do_free_pages(__va(hpa), size,
2868 level - 1);
2869 }
2870 }
2871
2872 free_pages(addr_ul, get_order(size << 3));
2873}
2874
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002875static void pnv_pci_ioda2_table_free_pages(struct iommu_table *tbl)
2876{
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002877 const unsigned long size = tbl->it_indirect_levels ?
2878 tbl->it_level_size : tbl->it_size;
2879
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002880 if (!tbl->it_size)
2881 return;
2882
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002883 pnv_pci_ioda2_table_do_free_pages((__be64 *)tbl->it_base, size,
2884 tbl->it_indirect_levels);
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002885}
2886
Gavin Shan373f5652013-04-25 19:21:01 +00002887static void pnv_pci_ioda2_setup_dma_pe(struct pnv_phb *phb,
2888 struct pnv_ioda_pe *pe)
2889{
Gavin Shan373f5652013-04-25 19:21:01 +00002890 int64_t rc;
2891
Gavin Shanccd1c192016-05-20 16:41:31 +10002892 if (!pnv_pci_ioda_pe_dma_weight(pe))
2893 return;
2894
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002895 /* TVE #1 is selected by PCI address bit 59 */
2896 pe->tce_bypass_base = 1ull << 59;
2897
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10002898 iommu_register_group(&pe->table_group, phb->hose->global_number,
2899 pe->pe_number);
Alexey Kardashevskiyc5773822015-06-05 16:34:55 +10002900
Gavin Shan373f5652013-04-25 19:21:01 +00002901 /* The PE will reserve all possible 32-bits space */
Gavin Shan373f5652013-04-25 19:21:01 +00002902 pe_info(pe, "Setting up 32-bit TCE table at 0..%08x\n",
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002903 phb->ioda.m32_pci_base);
Gavin Shan373f5652013-04-25 19:21:01 +00002904
Alexey Kardashevskiye5aad1e2015-06-05 16:35:16 +10002905 /* Setup linux iommu table */
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002906 pe->table_group.tce32_start = 0;
2907 pe->table_group.tce32_size = phb->ioda.m32_pci_base;
2908 pe->table_group.max_dynamic_windows_supported =
2909 IOMMU_TABLE_GROUP_MAX_TABLES;
2910 pe->table_group.max_levels = POWERNV_IOMMU_MAX_LEVELS;
2911 pe->table_group.pgsizes = SZ_4K | SZ_64K | SZ_16M;
Alexey Kardashevskiye5aad1e2015-06-05 16:35:16 +10002912#ifdef CONFIG_IOMMU_API
2913 pe->table_group.ops = &pnv_pci_ioda2_ops;
2914#endif
2915
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002916 rc = pnv_pci_ioda2_setup_default_config(pe);
Gavin Shan801846d2016-05-03 15:41:34 +10002917 if (rc)
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002918 return;
Gavin Shan373f5652013-04-25 19:21:01 +00002919
Alexey Kardashevskiy20f13b92017-02-21 13:40:20 +11002920 if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
Alexey Kardashevskiydb08e1d2017-02-21 13:41:31 +11002921 pnv_ioda_setup_bus_dma(pe, pe->pbus, true);
Gavin Shan373f5652013-04-25 19:21:01 +00002922}
2923
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002924#ifdef CONFIG_PCI_MSI
Suresh Warrier4ee11c12016-08-19 15:35:49 +10002925int64_t pnv_opal_pci_msi_eoi(struct irq_chip *chip, unsigned int hw_irq)
Gavin Shan137436c2013-04-25 19:20:59 +00002926{
Gavin Shan137436c2013-04-25 19:20:59 +00002927 struct pnv_phb *phb = container_of(chip, struct pnv_phb,
2928 ioda.irq_chip);
Gavin Shan137436c2013-04-25 19:20:59 +00002929
Suresh Warrier4ee11c12016-08-19 15:35:49 +10002930 return opal_pci_msi_eoi(phb->opal_id, hw_irq);
2931}
2932
2933static void pnv_ioda2_msi_eoi(struct irq_data *d)
2934{
2935 int64_t rc;
2936 unsigned int hw_irq = (unsigned int)irqd_to_hwirq(d);
2937 struct irq_chip *chip = irq_data_get_irq_chip(d);
2938
2939 rc = pnv_opal_pci_msi_eoi(chip, hw_irq);
Gavin Shan137436c2013-04-25 19:20:59 +00002940 WARN_ON_ONCE(rc);
2941
2942 icp_native_eoi(d);
2943}
2944
Ian Munsiefd9a1c22014-10-08 19:54:55 +11002945
Ian Munsief4568342016-07-14 07:17:00 +10002946void pnv_set_msi_irq_chip(struct pnv_phb *phb, unsigned int virq)
Ian Munsiefd9a1c22014-10-08 19:54:55 +11002947{
2948 struct irq_data *idata;
2949 struct irq_chip *ichip;
2950
Benjamin Herrenschmidtfb111332016-07-08 16:37:09 +10002951 /* The MSI EOI OPAL call is only needed on PHB3 */
2952 if (phb->model != PNV_PHB_MODEL_PHB3)
Ian Munsiefd9a1c22014-10-08 19:54:55 +11002953 return;
2954
2955 if (!phb->ioda.irq_chip_init) {
2956 /*
2957 * First time we setup an MSI IRQ, we need to setup the
2958 * corresponding IRQ chip to route correctly.
2959 */
2960 idata = irq_get_irq_data(virq);
2961 ichip = irq_data_get_irq_chip(idata);
2962 phb->ioda.irq_chip_init = 1;
2963 phb->ioda.irq_chip = *ichip;
2964 phb->ioda.irq_chip.irq_eoi = pnv_ioda2_msi_eoi;
2965 }
2966 irq_set_chip(virq, &phb->ioda.irq_chip);
2967}
2968
Suresh Warrier4ee11c12016-08-19 15:35:49 +10002969/*
2970 * Returns true iff chip is something that we could call
2971 * pnv_opal_pci_msi_eoi for.
2972 */
2973bool is_pnv_opal_msi(struct irq_chip *chip)
2974{
2975 return chip->irq_eoi == pnv_ioda2_msi_eoi;
2976}
2977EXPORT_SYMBOL_GPL(is_pnv_opal_msi);
2978
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002979static int pnv_pci_ioda_msi_setup(struct pnv_phb *phb, struct pci_dev *dev,
Gavin Shan137436c2013-04-25 19:20:59 +00002980 unsigned int hwirq, unsigned int virq,
2981 unsigned int is_64, struct msi_msg *msg)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002982{
2983 struct pnv_ioda_pe *pe = pnv_ioda_get_pe(dev);
2984 unsigned int xive_num = hwirq - phb->msi_base;
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002985 __be32 data;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002986 int rc;
2987
2988 /* No PE assigned ? bail out ... no MSI for you ! */
2989 if (pe == NULL)
2990 return -ENXIO;
2991
2992 /* Check if we have an MVE */
2993 if (pe->mve_number < 0)
2994 return -ENXIO;
2995
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00002996 /* Force 32-bit MSI on some broken devices */
Benjamin Herrenschmidt36074382014-10-07 16:12:36 +11002997 if (dev->no_64bit_msi)
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00002998 is_64 = 0;
2999
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003000 /* Assign XIVE to PE */
3001 rc = opal_pci_set_xive_pe(phb->opal_id, pe->pe_number, xive_num);
3002 if (rc) {
3003 pr_warn("%s: OPAL error %d setting XIVE %d PE\n",
3004 pci_name(dev), rc, xive_num);
3005 return -EIO;
3006 }
3007
3008 if (is_64) {
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10003009 __be64 addr64;
3010
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003011 rc = opal_get_msi_64(phb->opal_id, pe->mve_number, xive_num, 1,
3012 &addr64, &data);
3013 if (rc) {
3014 pr_warn("%s: OPAL error %d getting 64-bit MSI data\n",
3015 pci_name(dev), rc);
3016 return -EIO;
3017 }
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10003018 msg->address_hi = be64_to_cpu(addr64) >> 32;
3019 msg->address_lo = be64_to_cpu(addr64) & 0xfffffffful;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003020 } else {
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10003021 __be32 addr32;
3022
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003023 rc = opal_get_msi_32(phb->opal_id, pe->mve_number, xive_num, 1,
3024 &addr32, &data);
3025 if (rc) {
3026 pr_warn("%s: OPAL error %d getting 32-bit MSI data\n",
3027 pci_name(dev), rc);
3028 return -EIO;
3029 }
3030 msg->address_hi = 0;
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10003031 msg->address_lo = be32_to_cpu(addr32);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003032 }
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10003033 msg->data = be32_to_cpu(data);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003034
Ian Munsief4568342016-07-14 07:17:00 +10003035 pnv_set_msi_irq_chip(phb, virq);
Gavin Shan137436c2013-04-25 19:20:59 +00003036
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003037 pr_devel("%s: %s-bit MSI on hwirq %x (xive #%d),"
Russell Currey1f52f172016-11-16 14:02:15 +11003038 " address=%x_%08x data=%x PE# %x\n",
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003039 pci_name(dev), is_64 ? "64" : "32", hwirq, xive_num,
3040 msg->address_hi, msg->address_lo, data, pe->pe_number);
3041
3042 return 0;
3043}
3044
3045static void pnv_pci_init_ioda_msis(struct pnv_phb *phb)
3046{
Gavin Shanfb1b55d2013-03-05 21:12:37 +00003047 unsigned int count;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003048 const __be32 *prop = of_get_property(phb->hose->dn,
3049 "ibm,opal-msi-ranges", NULL);
3050 if (!prop) {
3051 /* BML Fallback */
3052 prop = of_get_property(phb->hose->dn, "msi-ranges", NULL);
3053 }
3054 if (!prop)
3055 return;
3056
3057 phb->msi_base = be32_to_cpup(prop);
Gavin Shanfb1b55d2013-03-05 21:12:37 +00003058 count = be32_to_cpup(prop + 1);
3059 if (msi_bitmap_alloc(&phb->msi_bmp, count, phb->hose->dn)) {
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003060 pr_err("PCI %d: Failed to allocate MSI bitmap !\n",
3061 phb->hose->global_number);
3062 return;
3063 }
Gavin Shanfb1b55d2013-03-05 21:12:37 +00003064
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003065 phb->msi_setup = pnv_pci_ioda_msi_setup;
3066 phb->msi32_support = 1;
3067 pr_info(" Allocated bitmap for %d MSIs (base IRQ 0x%x)\n",
Gavin Shanfb1b55d2013-03-05 21:12:37 +00003068 count, phb->msi_base);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003069}
3070#else
3071static void pnv_pci_init_ioda_msis(struct pnv_phb *phb) { }
3072#endif /* CONFIG_PCI_MSI */
3073
Wei Yang6e628c72015-03-25 16:23:55 +08003074#ifdef CONFIG_PCI_IOV
3075static void pnv_pci_ioda_fixup_iov_resources(struct pci_dev *pdev)
3076{
Wei Yangf2dd0af2015-10-22 09:22:17 +08003077 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
3078 struct pnv_phb *phb = hose->private_data;
3079 const resource_size_t gate = phb->ioda.m64_segsize >> 2;
Wei Yang6e628c72015-03-25 16:23:55 +08003080 struct resource *res;
3081 int i;
Wei Yangdfcc8d42015-10-22 09:22:18 +08003082 resource_size_t size, total_vf_bar_sz;
Wei Yang6e628c72015-03-25 16:23:55 +08003083 struct pci_dn *pdn;
Wei Yang5b88ec22015-03-25 16:23:58 +08003084 int mul, total_vfs;
Wei Yang6e628c72015-03-25 16:23:55 +08003085
3086 if (!pdev->is_physfn || pdev->is_added)
3087 return;
3088
Wei Yang6e628c72015-03-25 16:23:55 +08003089 pdn = pci_get_pdn(pdev);
3090 pdn->vfs_expanded = 0;
Wei Yangee8222f2015-10-22 09:22:16 +08003091 pdn->m64_single_mode = false;
Wei Yang6e628c72015-03-25 16:23:55 +08003092
Wei Yang5b88ec22015-03-25 16:23:58 +08003093 total_vfs = pci_sriov_get_totalvfs(pdev);
Gavin Shan92b8f132016-05-03 15:41:24 +10003094 mul = phb->ioda.total_pe_num;
Wei Yangdfcc8d42015-10-22 09:22:18 +08003095 total_vf_bar_sz = 0;
Wei Yang5b88ec22015-03-25 16:23:58 +08003096
3097 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
3098 res = &pdev->resource[i + PCI_IOV_RESOURCES];
3099 if (!res->flags || res->parent)
3100 continue;
Russell Curreyb79331a2016-09-14 16:37:17 +10003101 if (!pnv_pci_is_m64_flags(res->flags)) {
Wei Yangb0331852015-10-22 09:22:14 +08003102 dev_warn(&pdev->dev, "Don't support SR-IOV with"
3103 " non M64 VF BAR%d: %pR. \n",
Wei Yang5b88ec22015-03-25 16:23:58 +08003104 i, res);
Wei Yangb0331852015-10-22 09:22:14 +08003105 goto truncate_iov;
Wei Yang5b88ec22015-03-25 16:23:58 +08003106 }
3107
Wei Yangdfcc8d42015-10-22 09:22:18 +08003108 total_vf_bar_sz += pci_iov_resource_size(pdev,
3109 i + PCI_IOV_RESOURCES);
Wei Yang5b88ec22015-03-25 16:23:58 +08003110
Wei Yangf2dd0af2015-10-22 09:22:17 +08003111 /*
3112 * If bigger than quarter of M64 segment size, just round up
3113 * power of two.
3114 *
3115 * Generally, one M64 BAR maps one IOV BAR. To avoid conflict
3116 * with other devices, IOV BAR size is expanded to be
3117 * (total_pe * VF_BAR_size). When VF_BAR_size is half of M64
3118 * segment size , the expanded size would equal to half of the
3119 * whole M64 space size, which will exhaust the M64 Space and
3120 * limit the system flexibility. This is a design decision to
3121 * set the boundary to quarter of the M64 segment size.
3122 */
Wei Yangdfcc8d42015-10-22 09:22:18 +08003123 if (total_vf_bar_sz > gate) {
Wei Yang5b88ec22015-03-25 16:23:58 +08003124 mul = roundup_pow_of_two(total_vfs);
Wei Yangdfcc8d42015-10-22 09:22:18 +08003125 dev_info(&pdev->dev,
3126 "VF BAR Total IOV size %llx > %llx, roundup to %d VFs\n",
3127 total_vf_bar_sz, gate, mul);
Wei Yangee8222f2015-10-22 09:22:16 +08003128 pdn->m64_single_mode = true;
Wei Yang5b88ec22015-03-25 16:23:58 +08003129 break;
3130 }
3131 }
3132
Wei Yang6e628c72015-03-25 16:23:55 +08003133 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
3134 res = &pdev->resource[i + PCI_IOV_RESOURCES];
3135 if (!res->flags || res->parent)
3136 continue;
Wei Yang6e628c72015-03-25 16:23:55 +08003137
Wei Yang6e628c72015-03-25 16:23:55 +08003138 size = pci_iov_resource_size(pdev, i + PCI_IOV_RESOURCES);
Wei Yangee8222f2015-10-22 09:22:16 +08003139 /*
3140 * On PHB3, the minimum size alignment of M64 BAR in single
3141 * mode is 32MB.
3142 */
3143 if (pdn->m64_single_mode && (size < SZ_32M))
3144 goto truncate_iov;
3145 dev_dbg(&pdev->dev, " Fixing VF BAR%d: %pR to\n", i, res);
Wei Yang5b88ec22015-03-25 16:23:58 +08003146 res->end = res->start + size * mul - 1;
Wei Yang6e628c72015-03-25 16:23:55 +08003147 dev_dbg(&pdev->dev, " %pR\n", res);
3148 dev_info(&pdev->dev, "VF BAR%d: %pR (expanded to %d VFs for PE alignment)",
Wei Yang5b88ec22015-03-25 16:23:58 +08003149 i, res, mul);
Wei Yang6e628c72015-03-25 16:23:55 +08003150 }
Wei Yang5b88ec22015-03-25 16:23:58 +08003151 pdn->vfs_expanded = mul;
Wei Yangb0331852015-10-22 09:22:14 +08003152
3153 return;
3154
3155truncate_iov:
3156 /* To save MMIO space, IOV BAR is truncated. */
3157 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
3158 res = &pdev->resource[i + PCI_IOV_RESOURCES];
3159 res->flags = 0;
3160 res->end = res->start - 1;
3161 }
Wei Yang6e628c72015-03-25 16:23:55 +08003162}
3163#endif /* CONFIG_PCI_IOV */
3164
Gavin Shan23e79422016-05-03 15:41:27 +10003165static void pnv_ioda_setup_pe_res(struct pnv_ioda_pe *pe,
3166 struct resource *res)
3167{
3168 struct pnv_phb *phb = pe->phb;
3169 struct pci_bus_region region;
3170 int index;
3171 int64_t rc;
3172
3173 if (!res || !res->flags || res->start > res->end)
3174 return;
3175
3176 if (res->flags & IORESOURCE_IO) {
3177 region.start = res->start - phb->ioda.io_pci_base;
3178 region.end = res->end - phb->ioda.io_pci_base;
3179 index = region.start / phb->ioda.io_segsize;
3180
3181 while (index < phb->ioda.total_pe_num &&
3182 region.start <= region.end) {
3183 phb->ioda.io_segmap[index] = pe->pe_number;
3184 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3185 pe->pe_number, OPAL_IO_WINDOW_TYPE, 0, index);
3186 if (rc != OPAL_SUCCESS) {
Russell Currey1f52f172016-11-16 14:02:15 +11003187 pr_err("%s: Error %lld mapping IO segment#%d to PE#%x\n",
Gavin Shan23e79422016-05-03 15:41:27 +10003188 __func__, rc, index, pe->pe_number);
3189 break;
3190 }
3191
3192 region.start += phb->ioda.io_segsize;
3193 index++;
3194 }
3195 } else if ((res->flags & IORESOURCE_MEM) &&
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +10003196 !pnv_pci_is_m64(phb, res)) {
Gavin Shan23e79422016-05-03 15:41:27 +10003197 region.start = res->start -
3198 phb->hose->mem_offset[0] -
3199 phb->ioda.m32_pci_base;
3200 region.end = res->end -
3201 phb->hose->mem_offset[0] -
3202 phb->ioda.m32_pci_base;
3203 index = region.start / phb->ioda.m32_segsize;
3204
3205 while (index < phb->ioda.total_pe_num &&
3206 region.start <= region.end) {
3207 phb->ioda.m32_segmap[index] = pe->pe_number;
3208 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3209 pe->pe_number, OPAL_M32_WINDOW_TYPE, 0, index);
3210 if (rc != OPAL_SUCCESS) {
Russell Currey1f52f172016-11-16 14:02:15 +11003211 pr_err("%s: Error %lld mapping M32 segment#%d to PE#%x",
Gavin Shan23e79422016-05-03 15:41:27 +10003212 __func__, rc, index, pe->pe_number);
3213 break;
3214 }
3215
3216 region.start += phb->ioda.m32_segsize;
3217 index++;
3218 }
3219 }
3220}
3221
Gavin Shan11685be2012-08-20 03:49:16 +00003222/*
3223 * This function is supposed to be called on basis of PE from top
3224 * to bottom style. So the the I/O or MMIO segment assigned to
Masahiro Yamada03671052017-02-27 14:29:28 -08003225 * parent PE could be overridden by its child PEs if necessary.
Gavin Shan11685be2012-08-20 03:49:16 +00003226 */
Gavin Shan23e79422016-05-03 15:41:27 +10003227static void pnv_ioda_setup_pe_seg(struct pnv_ioda_pe *pe)
Gavin Shan11685be2012-08-20 03:49:16 +00003228{
Gavin Shan69d733e2016-05-03 15:41:28 +10003229 struct pci_dev *pdev;
Gavin Shan23e79422016-05-03 15:41:27 +10003230 int i;
Gavin Shan11685be2012-08-20 03:49:16 +00003231
3232 /*
3233 * NOTE: We only care PCI bus based PE for now. For PCI
3234 * device based PE, for example SRIOV sensitive VF should
3235 * be figured out later.
3236 */
3237 BUG_ON(!(pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL)));
3238
Gavin Shan69d733e2016-05-03 15:41:28 +10003239 list_for_each_entry(pdev, &pe->pbus->devices, bus_list) {
3240 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
3241 pnv_ioda_setup_pe_res(pe, &pdev->resource[i]);
3242
3243 /*
3244 * If the PE contains all subordinate PCI buses, the
3245 * windows of the child bridges should be mapped to
3246 * the PE as well.
3247 */
3248 if (!(pe->flags & PNV_IODA_PE_BUS_ALL) || !pci_is_bridge(pdev))
3249 continue;
3250 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
3251 pnv_ioda_setup_pe_res(pe,
3252 &pdev->resource[PCI_BRIDGE_RESOURCES + i]);
3253 }
Gavin Shan11685be2012-08-20 03:49:16 +00003254}
3255
Russell Currey98b665d2016-07-28 15:05:03 +10003256#ifdef CONFIG_DEBUG_FS
3257static int pnv_pci_diag_data_set(void *data, u64 val)
3258{
3259 struct pci_controller *hose;
3260 struct pnv_phb *phb;
3261 s64 ret;
3262
3263 if (val != 1ULL)
3264 return -EINVAL;
3265
3266 hose = (struct pci_controller *)data;
3267 if (!hose || !hose->private_data)
3268 return -ENODEV;
3269
3270 phb = hose->private_data;
3271
3272 /* Retrieve the diag data from firmware */
Russell Currey5cb1f8f2017-06-14 14:19:59 +10003273 ret = opal_pci_get_phb_diag_data2(phb->opal_id, phb->diag_data,
3274 phb->diag_data_size);
Russell Currey98b665d2016-07-28 15:05:03 +10003275 if (ret != OPAL_SUCCESS)
3276 return -EIO;
3277
3278 /* Print the diag data to the kernel log */
Russell Currey5cb1f8f2017-06-14 14:19:59 +10003279 pnv_pci_dump_phb_diag_data(phb->hose, phb->diag_data);
Russell Currey98b665d2016-07-28 15:05:03 +10003280 return 0;
3281}
3282
3283DEFINE_SIMPLE_ATTRIBUTE(pnv_pci_diag_data_fops, NULL,
3284 pnv_pci_diag_data_set, "%llu\n");
3285
3286#endif /* CONFIG_DEBUG_FS */
3287
Gavin Shan37c367f2013-06-20 18:13:25 +08003288static void pnv_pci_ioda_create_dbgfs(void)
3289{
3290#ifdef CONFIG_DEBUG_FS
3291 struct pci_controller *hose, *tmp;
3292 struct pnv_phb *phb;
3293 char name[16];
3294
3295 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
3296 phb = hose->private_data;
3297
Gavin Shanccd1c192016-05-20 16:41:31 +10003298 /* Notify initialization of PHB done */
3299 phb->initialized = 1;
3300
Gavin Shan37c367f2013-06-20 18:13:25 +08003301 sprintf(name, "PCI%04x", hose->global_number);
3302 phb->dbgfs = debugfs_create_dir(name, powerpc_debugfs_root);
Russell Currey98b665d2016-07-28 15:05:03 +10003303 if (!phb->dbgfs) {
Joe Perchesf2c2cbc2016-10-24 21:00:08 -07003304 pr_warn("%s: Error on creating debugfs on PHB#%x\n",
Gavin Shan37c367f2013-06-20 18:13:25 +08003305 __func__, hose->global_number);
Russell Currey98b665d2016-07-28 15:05:03 +10003306 continue;
3307 }
3308
3309 debugfs_create_file("dump_diag_regs", 0200, phb->dbgfs, hose,
3310 &pnv_pci_diag_data_fops);
Gavin Shan37c367f2013-06-20 18:13:25 +08003311 }
3312#endif /* CONFIG_DEBUG_FS */
3313}
3314
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08003315static void pnv_pci_ioda_fixup(void)
Gavin Shanfb446ad2012-08-20 03:49:14 +00003316{
3317 pnv_pci_ioda_setup_PEs();
Gavin Shanccd1c192016-05-20 16:41:31 +10003318 pnv_pci_ioda_setup_iommu_api();
Gavin Shan37c367f2013-06-20 18:13:25 +08003319 pnv_pci_ioda_create_dbgfs();
3320
Gavin Shane9cc17d2013-06-20 13:21:14 +08003321#ifdef CONFIG_EEH
Benjamin Herrenschmidtb9fde582017-09-07 16:35:44 +10003322 pnv_eeh_post_init();
Gavin Shane9cc17d2013-06-20 13:21:14 +08003323#endif
Gavin Shanfb446ad2012-08-20 03:49:14 +00003324}
3325
Gavin Shan271fd032012-09-11 16:59:47 -06003326/*
3327 * Returns the alignment for I/O or memory windows for P2P
3328 * bridges. That actually depends on how PEs are segmented.
3329 * For now, we return I/O or M32 segment size for PE sensitive
3330 * P2P bridges. Otherwise, the default values (4KiB for I/O,
3331 * 1MiB for memory) will be returned.
3332 *
3333 * The current PCI bus might be put into one PE, which was
3334 * create against the parent PCI bridge. For that case, we
3335 * needn't enlarge the alignment so that we can save some
3336 * resources.
3337 */
3338static resource_size_t pnv_pci_window_alignment(struct pci_bus *bus,
3339 unsigned long type)
3340{
3341 struct pci_dev *bridge;
3342 struct pci_controller *hose = pci_bus_to_host(bus);
3343 struct pnv_phb *phb = hose->private_data;
3344 int num_pci_bridges = 0;
3345
3346 bridge = bus->self;
3347 while (bridge) {
3348 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE) {
3349 num_pci_bridges++;
3350 if (num_pci_bridges >= 2)
3351 return 1;
3352 }
3353
3354 bridge = bridge->bus->self;
3355 }
3356
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +10003357 /*
3358 * We fall back to M32 if M64 isn't supported. We enforce the M64
3359 * alignment for any 64-bit resource, PCIe doesn't care and
3360 * bridges only do 64-bit prefetchable anyway.
3361 */
Russell Curreyb79331a2016-09-14 16:37:17 +10003362 if (phb->ioda.m64_segsize && pnv_pci_is_m64_flags(type))
Guo Chao262af552014-07-21 14:42:30 +10003363 return phb->ioda.m64_segsize;
Gavin Shan271fd032012-09-11 16:59:47 -06003364 if (type & IORESOURCE_MEM)
3365 return phb->ioda.m32_segsize;
3366
3367 return phb->ioda.io_segsize;
3368}
3369
Gavin Shan40e2a472016-05-20 16:41:33 +10003370/*
3371 * We are updating root port or the upstream port of the
3372 * bridge behind the root port with PHB's windows in order
3373 * to accommodate the changes on required resources during
3374 * PCI (slot) hotplug, which is connected to either root
3375 * port or the downstream ports of PCIe switch behind the
3376 * root port.
3377 */
3378static void pnv_pci_fixup_bridge_resources(struct pci_bus *bus,
3379 unsigned long type)
3380{
3381 struct pci_controller *hose = pci_bus_to_host(bus);
3382 struct pnv_phb *phb = hose->private_data;
3383 struct pci_dev *bridge = bus->self;
3384 struct resource *r, *w;
3385 bool msi_region = false;
3386 int i;
3387
3388 /* Check if we need apply fixup to the bridge's windows */
3389 if (!pci_is_root_bus(bridge->bus) &&
3390 !pci_is_root_bus(bridge->bus->self->bus))
3391 return;
3392
3393 /* Fixup the resources */
3394 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
3395 r = &bridge->resource[PCI_BRIDGE_RESOURCES + i];
3396 if (!r->flags || !r->parent)
3397 continue;
3398
3399 w = NULL;
3400 if (r->flags & type & IORESOURCE_IO)
3401 w = &hose->io_resource;
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +10003402 else if (pnv_pci_is_m64(phb, r) &&
Gavin Shan40e2a472016-05-20 16:41:33 +10003403 (type & IORESOURCE_PREFETCH) &&
3404 phb->ioda.m64_segsize)
3405 w = &hose->mem_resources[1];
3406 else if (r->flags & type & IORESOURCE_MEM) {
3407 w = &hose->mem_resources[0];
3408 msi_region = true;
3409 }
3410
3411 r->start = w->start;
3412 r->end = w->end;
3413
3414 /* The 64KB 32-bits MSI region shouldn't be included in
3415 * the 32-bits bridge window. Otherwise, we can see strange
3416 * issues. One of them is EEH error observed on Garrison.
3417 *
3418 * Exclude top 1MB region which is the minimal alignment of
3419 * 32-bits bridge window.
3420 */
3421 if (msi_region) {
3422 r->end += 0x10000;
3423 r->end -= 0x100000;
3424 }
3425 }
3426}
3427
Gavin Shanccd1c192016-05-20 16:41:31 +10003428static void pnv_pci_setup_bridge(struct pci_bus *bus, unsigned long type)
3429{
3430 struct pci_controller *hose = pci_bus_to_host(bus);
3431 struct pnv_phb *phb = hose->private_data;
3432 struct pci_dev *bridge = bus->self;
3433 struct pnv_ioda_pe *pe;
3434 bool all = (pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE);
3435
Gavin Shan40e2a472016-05-20 16:41:33 +10003436 /* Extend bridge's windows if necessary */
3437 pnv_pci_fixup_bridge_resources(bus, type);
3438
Gavin Shan63803c32016-05-20 16:41:32 +10003439 /* The PE for root bus should be realized before any one else */
3440 if (!phb->ioda.root_pe_populated) {
3441 pe = pnv_ioda_setup_bus_PE(phb->hose->bus, false);
3442 if (pe) {
3443 phb->ioda.root_pe_idx = pe->pe_number;
3444 phb->ioda.root_pe_populated = true;
3445 }
3446 }
3447
Gavin Shanccd1c192016-05-20 16:41:31 +10003448 /* Don't assign PE to PCI bus, which doesn't have subordinate devices */
3449 if (list_empty(&bus->devices))
3450 return;
3451
3452 /* Reserve PEs according to used M64 resources */
3453 if (phb->reserve_m64_pe)
3454 phb->reserve_m64_pe(bus, NULL, all);
3455
3456 /*
3457 * Assign PE. We might run here because of partial hotplug.
3458 * For the case, we just pick up the existing PE and should
3459 * not allocate resources again.
3460 */
3461 pe = pnv_ioda_setup_bus_PE(bus, all);
3462 if (!pe)
3463 return;
3464
3465 pnv_ioda_setup_pe_seg(pe);
3466 switch (phb->type) {
3467 case PNV_PHB_IODA1:
3468 pnv_pci_ioda1_setup_dma_pe(phb, pe);
3469 break;
3470 case PNV_PHB_IODA2:
3471 pnv_pci_ioda2_setup_dma_pe(phb, pe);
3472 break;
3473 default:
Russell Currey1f52f172016-11-16 14:02:15 +11003474 pr_warn("%s: No DMA for PHB#%x (type %d)\n",
Gavin Shanccd1c192016-05-20 16:41:31 +10003475 __func__, phb->hose->global_number, phb->type);
3476 }
3477}
3478
Yongji Xie38274632017-04-10 19:58:13 +08003479static resource_size_t pnv_pci_default_alignment(void)
3480{
3481 return PAGE_SIZE;
3482}
3483
Wei Yang5350ab32015-03-25 16:23:56 +08003484#ifdef CONFIG_PCI_IOV
3485static resource_size_t pnv_pci_iov_resource_alignment(struct pci_dev *pdev,
3486 int resno)
3487{
Wei Yangee8222f2015-10-22 09:22:16 +08003488 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
3489 struct pnv_phb *phb = hose->private_data;
Wei Yang5350ab32015-03-25 16:23:56 +08003490 struct pci_dn *pdn = pci_get_pdn(pdev);
Wei Yang7fbe7a92015-10-22 09:22:15 +08003491 resource_size_t align;
Wei Yang5350ab32015-03-25 16:23:56 +08003492
Wei Yang7fbe7a92015-10-22 09:22:15 +08003493 /*
3494 * On PowerNV platform, IOV BAR is mapped by M64 BAR to enable the
3495 * SR-IOV. While from hardware perspective, the range mapped by M64
3496 * BAR should be size aligned.
3497 *
Wei Yangee8222f2015-10-22 09:22:16 +08003498 * When IOV BAR is mapped with M64 BAR in Single PE mode, the extra
3499 * powernv-specific hardware restriction is gone. But if just use the
3500 * VF BAR size as the alignment, PF BAR / VF BAR may be allocated with
3501 * in one segment of M64 #15, which introduces the PE conflict between
3502 * PF and VF. Based on this, the minimum alignment of an IOV BAR is
3503 * m64_segsize.
3504 *
Wei Yang7fbe7a92015-10-22 09:22:15 +08003505 * This function returns the total IOV BAR size if M64 BAR is in
3506 * Shared PE mode or just VF BAR size if not.
Wei Yangee8222f2015-10-22 09:22:16 +08003507 * If the M64 BAR is in Single PE mode, return the VF BAR size or
3508 * M64 segment size if IOV BAR size is less.
Wei Yang7fbe7a92015-10-22 09:22:15 +08003509 */
Wei Yang5350ab32015-03-25 16:23:56 +08003510 align = pci_iov_resource_size(pdev, resno);
Wei Yang7fbe7a92015-10-22 09:22:15 +08003511 if (!pdn->vfs_expanded)
3512 return align;
Wei Yangee8222f2015-10-22 09:22:16 +08003513 if (pdn->m64_single_mode)
3514 return max(align, (resource_size_t)phb->ioda.m64_segsize);
Wei Yang5350ab32015-03-25 16:23:56 +08003515
Wei Yang7fbe7a92015-10-22 09:22:15 +08003516 return pdn->vfs_expanded * align;
Wei Yang5350ab32015-03-25 16:23:56 +08003517}
3518#endif /* CONFIG_PCI_IOV */
3519
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003520/* Prevent enabling devices for which we couldn't properly
3521 * assign a PE
3522 */
Ian Munsie4361b032016-07-14 07:17:06 +10003523bool pnv_pci_enable_device_hook(struct pci_dev *dev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003524{
Gavin Shandb1266c2012-08-20 03:49:18 +00003525 struct pci_controller *hose = pci_bus_to_host(dev->bus);
3526 struct pnv_phb *phb = hose->private_data;
3527 struct pci_dn *pdn;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003528
Gavin Shandb1266c2012-08-20 03:49:18 +00003529 /* The function is probably called while the PEs have
3530 * not be created yet. For example, resource reassignment
3531 * during PCI probe period. We just skip the check if
3532 * PEs isn't ready.
3533 */
3534 if (!phb->initialized)
Daniel Axtensc88c2a12015-03-31 16:00:41 +11003535 return true;
Gavin Shandb1266c2012-08-20 03:49:18 +00003536
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00003537 pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003538 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
Daniel Axtensc88c2a12015-03-31 16:00:41 +11003539 return false;
Gavin Shandb1266c2012-08-20 03:49:18 +00003540
Daniel Axtensc88c2a12015-03-31 16:00:41 +11003541 return true;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003542}
3543
Gavin Shanc5f77002016-05-20 16:41:35 +10003544static long pnv_pci_ioda1_unset_window(struct iommu_table_group *table_group,
3545 int num)
3546{
3547 struct pnv_ioda_pe *pe = container_of(table_group,
3548 struct pnv_ioda_pe, table_group);
3549 struct pnv_phb *phb = pe->phb;
3550 unsigned int idx;
3551 long rc;
3552
3553 pe_info(pe, "Removing DMA window #%d\n", num);
3554 for (idx = 0; idx < phb->ioda.dma32_count; idx++) {
3555 if (phb->ioda.dma32_segmap[idx] != pe->pe_number)
3556 continue;
3557
3558 rc = opal_pci_map_pe_dma_window(phb->opal_id, pe->pe_number,
3559 idx, 0, 0ul, 0ul, 0ul);
3560 if (rc != OPAL_SUCCESS) {
3561 pe_warn(pe, "Failure %ld unmapping DMA32 segment#%d\n",
3562 rc, idx);
3563 return rc;
3564 }
3565
3566 phb->ioda.dma32_segmap[idx] = IODA_INVALID_PE;
3567 }
3568
3569 pnv_pci_unlink_table_and_group(table_group->tables[num], table_group);
3570 return OPAL_SUCCESS;
3571}
3572
3573static void pnv_pci_ioda1_release_pe_dma(struct pnv_ioda_pe *pe)
3574{
3575 unsigned int weight = pnv_pci_ioda_pe_dma_weight(pe);
3576 struct iommu_table *tbl = pe->table_group.tables[0];
3577 int64_t rc;
3578
3579 if (!weight)
3580 return;
3581
3582 rc = pnv_pci_ioda1_unset_window(&pe->table_group, 0);
3583 if (rc != OPAL_SUCCESS)
3584 return;
3585
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10003586 pnv_pci_p7ioc_tce_invalidate(tbl, tbl->it_offset, tbl->it_size, false);
Gavin Shanc5f77002016-05-20 16:41:35 +10003587 if (pe->table_group.group) {
3588 iommu_group_put(pe->table_group.group);
3589 WARN_ON(pe->table_group.group);
3590 }
3591
3592 free_pages(tbl->it_base, get_order(tbl->it_size << 3));
Alexey Kardashevskiye5afdf92017-03-22 15:21:50 +11003593 iommu_tce_table_put(tbl);
Gavin Shanc5f77002016-05-20 16:41:35 +10003594}
3595
3596static void pnv_pci_ioda2_release_pe_dma(struct pnv_ioda_pe *pe)
3597{
3598 struct iommu_table *tbl = pe->table_group.tables[0];
3599 unsigned int weight = pnv_pci_ioda_pe_dma_weight(pe);
3600#ifdef CONFIG_IOMMU_API
3601 int64_t rc;
3602#endif
3603
3604 if (!weight)
3605 return;
3606
3607#ifdef CONFIG_IOMMU_API
3608 rc = pnv_pci_ioda2_unset_window(&pe->table_group, 0);
3609 if (rc)
3610 pe_warn(pe, "OPAL error %ld release DMA window\n", rc);
3611#endif
3612
3613 pnv_pci_ioda2_set_bypass(pe, false);
3614 if (pe->table_group.group) {
3615 iommu_group_put(pe->table_group.group);
3616 WARN_ON(pe->table_group.group);
3617 }
3618
3619 pnv_pci_ioda2_table_free_pages(tbl);
Alexey Kardashevskiye5afdf92017-03-22 15:21:50 +11003620 iommu_tce_table_put(tbl);
Gavin Shanc5f77002016-05-20 16:41:35 +10003621}
3622
3623static void pnv_ioda_free_pe_seg(struct pnv_ioda_pe *pe,
3624 unsigned short win,
3625 unsigned int *map)
3626{
3627 struct pnv_phb *phb = pe->phb;
3628 int idx;
3629 int64_t rc;
3630
3631 for (idx = 0; idx < phb->ioda.total_pe_num; idx++) {
3632 if (map[idx] != pe->pe_number)
3633 continue;
3634
3635 if (win == OPAL_M64_WINDOW_TYPE)
3636 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3637 phb->ioda.reserved_pe_idx, win,
3638 idx / PNV_IODA1_M64_SEGS,
3639 idx % PNV_IODA1_M64_SEGS);
3640 else
3641 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3642 phb->ioda.reserved_pe_idx, win, 0, idx);
3643
3644 if (rc != OPAL_SUCCESS)
3645 pe_warn(pe, "Error %ld unmapping (%d) segment#%d\n",
3646 rc, win, idx);
3647
3648 map[idx] = IODA_INVALID_PE;
3649 }
3650}
3651
3652static void pnv_ioda_release_pe_seg(struct pnv_ioda_pe *pe)
3653{
3654 struct pnv_phb *phb = pe->phb;
3655
3656 if (phb->type == PNV_PHB_IODA1) {
3657 pnv_ioda_free_pe_seg(pe, OPAL_IO_WINDOW_TYPE,
3658 phb->ioda.io_segmap);
3659 pnv_ioda_free_pe_seg(pe, OPAL_M32_WINDOW_TYPE,
3660 phb->ioda.m32_segmap);
3661 pnv_ioda_free_pe_seg(pe, OPAL_M64_WINDOW_TYPE,
3662 phb->ioda.m64_segmap);
3663 } else if (phb->type == PNV_PHB_IODA2) {
3664 pnv_ioda_free_pe_seg(pe, OPAL_M32_WINDOW_TYPE,
3665 phb->ioda.m32_segmap);
3666 }
3667}
3668
3669static void pnv_ioda_release_pe(struct pnv_ioda_pe *pe)
3670{
3671 struct pnv_phb *phb = pe->phb;
3672 struct pnv_ioda_pe *slave, *tmp;
3673
Gavin Shanc5f77002016-05-20 16:41:35 +10003674 list_del(&pe->list);
3675 switch (phb->type) {
3676 case PNV_PHB_IODA1:
3677 pnv_pci_ioda1_release_pe_dma(pe);
3678 break;
3679 case PNV_PHB_IODA2:
3680 pnv_pci_ioda2_release_pe_dma(pe);
3681 break;
3682 default:
3683 WARN_ON(1);
3684 }
3685
3686 pnv_ioda_release_pe_seg(pe);
3687 pnv_ioda_deconfigure_pe(pe->phb, pe);
Gavin Shanb3144272016-09-06 14:16:44 +10003688
3689 /* Release slave PEs in the compound PE */
3690 if (pe->flags & PNV_IODA_PE_MASTER) {
3691 list_for_each_entry_safe(slave, tmp, &pe->slaves, list) {
3692 list_del(&slave->list);
3693 pnv_ioda_free_pe(slave);
3694 }
3695 }
3696
Gavin Shan6eaed162016-09-13 16:40:24 +10003697 /*
3698 * The PE for root bus can be removed because of hotplug in EEH
3699 * recovery for fenced PHB error. We need to mark the PE dead so
3700 * that it can be populated again in PCI hot add path. The PE
3701 * shouldn't be destroyed as it's the global reserved resource.
3702 */
3703 if (phb->ioda.root_pe_populated &&
3704 phb->ioda.root_pe_idx == pe->pe_number)
3705 phb->ioda.root_pe_populated = false;
3706 else
3707 pnv_ioda_free_pe(pe);
Gavin Shanc5f77002016-05-20 16:41:35 +10003708}
3709
3710static void pnv_pci_release_device(struct pci_dev *pdev)
3711{
3712 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
3713 struct pnv_phb *phb = hose->private_data;
3714 struct pci_dn *pdn = pci_get_pdn(pdev);
3715 struct pnv_ioda_pe *pe;
3716
3717 if (pdev->is_virtfn)
3718 return;
3719
3720 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
3721 return;
3722
Gavin Shan29bf2822016-09-06 16:34:01 +10003723 /*
3724 * PCI hotplug can happen as part of EEH error recovery. The @pdn
3725 * isn't removed and added afterwards in this scenario. We should
3726 * set the PE number in @pdn to an invalid one. Otherwise, the PE's
3727 * device count is decreased on removing devices while failing to
3728 * be increased on adding devices. It leads to unbalanced PE's device
3729 * count and eventually make normal PCI hotplug path broken.
3730 */
Gavin Shanc5f77002016-05-20 16:41:35 +10003731 pe = &phb->ioda.pe_array[pdn->pe_number];
Gavin Shan29bf2822016-09-06 16:34:01 +10003732 pdn->pe_number = IODA_INVALID_PE;
3733
Gavin Shanc5f77002016-05-20 16:41:35 +10003734 WARN_ON(--pe->device_count < 0);
3735 if (pe->device_count == 0)
3736 pnv_ioda_release_pe(pe);
3737}
3738
Michael Neuling7a8e6bb2015-05-27 16:06:59 +10003739static void pnv_pci_ioda_shutdown(struct pci_controller *hose)
Benjamin Herrenschmidt73ed1482013-05-10 16:59:18 +10003740{
Michael Neuling7a8e6bb2015-05-27 16:06:59 +10003741 struct pnv_phb *phb = hose->private_data;
3742
Gavin Shand1a85ee2014-09-30 12:39:05 +10003743 opal_pci_reset(phb->opal_id, OPAL_RESET_PCI_IODA_TABLE,
Benjamin Herrenschmidt73ed1482013-05-10 16:59:18 +10003744 OPAL_ASSERT_RESET);
3745}
3746
Daniel Axtens92ae0352015-04-28 15:12:05 +10003747static const struct pci_controller_ops pnv_pci_ioda_controller_ops = {
Gavin Shancb4224c2016-05-03 15:41:21 +10003748 .dma_dev_setup = pnv_pci_dma_dev_setup,
3749 .dma_bus_setup = pnv_pci_dma_bus_setup,
Daniel Axtens92ae0352015-04-28 15:12:05 +10003750#ifdef CONFIG_PCI_MSI
Gavin Shancb4224c2016-05-03 15:41:21 +10003751 .setup_msi_irqs = pnv_setup_msi_irqs,
3752 .teardown_msi_irqs = pnv_teardown_msi_irqs,
Daniel Axtens92ae0352015-04-28 15:12:05 +10003753#endif
Gavin Shancb4224c2016-05-03 15:41:21 +10003754 .enable_device_hook = pnv_pci_enable_device_hook,
Gavin Shanc5f77002016-05-20 16:41:35 +10003755 .release_device = pnv_pci_release_device,
Gavin Shancb4224c2016-05-03 15:41:21 +10003756 .window_alignment = pnv_pci_window_alignment,
Gavin Shanccd1c192016-05-20 16:41:31 +10003757 .setup_bridge = pnv_pci_setup_bridge,
Gavin Shancb4224c2016-05-03 15:41:21 +10003758 .reset_secondary_bus = pnv_pci_reset_secondary_bus,
3759 .dma_set_mask = pnv_pci_ioda_dma_set_mask,
3760 .dma_get_required_mask = pnv_pci_ioda_dma_get_required_mask,
3761 .shutdown = pnv_pci_ioda_shutdown,
Daniel Axtens92ae0352015-04-28 15:12:05 +10003762};
3763
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10003764static int pnv_npu_dma_set_mask(struct pci_dev *npdev, u64 dma_mask)
3765{
3766 dev_err_once(&npdev->dev,
3767 "%s operation unsupported for NVLink devices\n",
3768 __func__);
3769 return -EPERM;
3770}
3771
Alistair Popple5d2aa712015-12-17 13:43:13 +11003772static const struct pci_controller_ops pnv_npu_ioda_controller_ops = {
Gavin Shancb4224c2016-05-03 15:41:21 +10003773 .dma_dev_setup = pnv_pci_dma_dev_setup,
Alistair Popple5d2aa712015-12-17 13:43:13 +11003774#ifdef CONFIG_PCI_MSI
Gavin Shancb4224c2016-05-03 15:41:21 +10003775 .setup_msi_irqs = pnv_setup_msi_irqs,
3776 .teardown_msi_irqs = pnv_teardown_msi_irqs,
Alistair Popple5d2aa712015-12-17 13:43:13 +11003777#endif
Gavin Shancb4224c2016-05-03 15:41:21 +10003778 .enable_device_hook = pnv_pci_enable_device_hook,
3779 .window_alignment = pnv_pci_window_alignment,
3780 .reset_secondary_bus = pnv_pci_reset_secondary_bus,
3781 .dma_set_mask = pnv_npu_dma_set_mask,
3782 .shutdown = pnv_pci_ioda_shutdown,
Alistair Popple5d2aa712015-12-17 13:43:13 +11003783};
3784
Ian Munsie4361b032016-07-14 07:17:06 +10003785#ifdef CONFIG_CXL_BASE
3786const struct pci_controller_ops pnv_cxl_cx4_ioda_controller_ops = {
3787 .dma_dev_setup = pnv_pci_dma_dev_setup,
3788 .dma_bus_setup = pnv_pci_dma_bus_setup,
Ian Munsiea2f67d52016-07-14 07:17:10 +10003789#ifdef CONFIG_PCI_MSI
3790 .setup_msi_irqs = pnv_cxl_cx4_setup_msi_irqs,
3791 .teardown_msi_irqs = pnv_cxl_cx4_teardown_msi_irqs,
3792#endif
Ian Munsie4361b032016-07-14 07:17:06 +10003793 .enable_device_hook = pnv_cxl_enable_device_hook,
3794 .disable_device = pnv_cxl_disable_device,
3795 .release_device = pnv_pci_release_device,
3796 .window_alignment = pnv_pci_window_alignment,
3797 .setup_bridge = pnv_pci_setup_bridge,
3798 .reset_secondary_bus = pnv_pci_reset_secondary_bus,
3799 .dma_set_mask = pnv_pci_ioda_dma_set_mask,
3800 .dma_get_required_mask = pnv_pci_ioda_dma_get_required_mask,
3801 .shutdown = pnv_pci_ioda_shutdown,
3802};
3803#endif
3804
Anton Blancharde51df2c2014-08-20 08:55:18 +10003805static void __init pnv_pci_init_ioda_phb(struct device_node *np,
3806 u64 hub_id, int ioda_type)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003807{
3808 struct pci_controller *hose;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003809 struct pnv_phb *phb;
Gavin Shan2b923ed2016-05-05 12:04:16 +10003810 unsigned long size, m64map_off, m32map_off, pemap_off;
3811 unsigned long iomap_off = 0, dma32map_off = 0;
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10003812 struct resource r;
Alistair Popplec681b932013-09-23 12:04:57 +10003813 const __be64 *prop64;
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10003814 const __be32 *prop32;
Gavin Shanf1b7cc32013-07-31 16:47:01 +08003815 int len;
Gavin Shan3fa23ff2016-05-03 15:41:26 +10003816 unsigned int segno;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003817 u64 phb_id;
3818 void *aux;
3819 long rc;
3820
Benjamin Herrenschmidt08a45b32016-07-08 16:37:17 +10003821 if (!of_device_is_available(np))
3822 return;
3823
Rob Herringb7c670d2017-08-21 10:16:47 -05003824 pr_info("Initializing %s PHB (%pOF)\n", pnv_phb_names[ioda_type], np);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003825
3826 prop64 = of_get_property(np, "ibm,opal-phbid", NULL);
3827 if (!prop64) {
3828 pr_err(" Missing \"ibm,opal-phbid\" property !\n");
3829 return;
3830 }
3831 phb_id = be64_to_cpup(prop64);
3832 pr_debug(" PHB-ID : 0x%016llx\n", phb_id);
3833
Michael Ellermane39f223f2014-11-18 16:47:35 +11003834 phb = memblock_virt_alloc(sizeof(struct pnv_phb), 0);
Gavin Shan58d714e2013-07-31 16:47:00 +08003835
3836 /* Allocate PCI controller */
Gavin Shan58d714e2013-07-31 16:47:00 +08003837 phb->hose = hose = pcibios_alloc_controller(np);
3838 if (!phb->hose) {
Rob Herringb7c670d2017-08-21 10:16:47 -05003839 pr_err(" Can't allocate PCI controller for %pOF\n",
3840 np);
Michael Ellermane39f223f2014-11-18 16:47:35 +11003841 memblock_free(__pa(phb), sizeof(struct pnv_phb));
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003842 return;
3843 }
3844
3845 spin_lock_init(&phb->lock);
Gavin Shanf1b7cc32013-07-31 16:47:01 +08003846 prop32 = of_get_property(np, "bus-range", &len);
3847 if (prop32 && len == 8) {
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10003848 hose->first_busno = be32_to_cpu(prop32[0]);
3849 hose->last_busno = be32_to_cpu(prop32[1]);
Gavin Shanf1b7cc32013-07-31 16:47:01 +08003850 } else {
Rob Herringb7c670d2017-08-21 10:16:47 -05003851 pr_warn(" Broken <bus-range> on %pOF\n", np);
Gavin Shanf1b7cc32013-07-31 16:47:01 +08003852 hose->first_busno = 0;
3853 hose->last_busno = 0xff;
3854 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003855 hose->private_data = phb;
Gavin Shane9cc17d2013-06-20 13:21:14 +08003856 phb->hub_id = hub_id;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003857 phb->opal_id = phb_id;
Gavin Shanaa0c0332013-04-25 19:20:57 +00003858 phb->type = ioda_type;
Wei Yang781a8682015-03-25 16:23:57 +08003859 mutex_init(&phb->ioda.pe_alloc_mutex);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003860
Benjamin Herrenschmidtcee72d52011-11-29 18:22:53 +00003861 /* Detect specific models for error handling */
3862 if (of_device_is_compatible(np, "ibm,p7ioc-pciex"))
3863 phb->model = PNV_PHB_MODEL_P7IOC;
Benjamin Herrenschmidtf3d40c22013-05-04 14:24:32 +00003864 else if (of_device_is_compatible(np, "ibm,power8-pciex"))
Gavin Shanaa0c0332013-04-25 19:20:57 +00003865 phb->model = PNV_PHB_MODEL_PHB3;
Alistair Popple5d2aa712015-12-17 13:43:13 +11003866 else if (of_device_is_compatible(np, "ibm,power8-npu-pciex"))
3867 phb->model = PNV_PHB_MODEL_NPU;
Alistair Popple616badd2017-01-10 15:41:44 +11003868 else if (of_device_is_compatible(np, "ibm,power9-npu-pciex"))
3869 phb->model = PNV_PHB_MODEL_NPU2;
Benjamin Herrenschmidtcee72d52011-11-29 18:22:53 +00003870 else
3871 phb->model = PNV_PHB_MODEL_UNKNOWN;
3872
Russell Currey5cb1f8f2017-06-14 14:19:59 +10003873 /* Initialize diagnostic data buffer */
3874 prop32 = of_get_property(np, "ibm,phb-diag-data-size", NULL);
3875 if (prop32)
3876 phb->diag_data_size = be32_to_cpup(prop32);
3877 else
3878 phb->diag_data_size = PNV_PCI_DIAG_BUF_SIZE;
3879
3880 phb->diag_data = memblock_virt_alloc(phb->diag_data_size, 0);
3881
Gavin Shanaa0c0332013-04-25 19:20:57 +00003882 /* Parse 32-bit and IO ranges (if any) */
Gavin Shan2f1ec022013-07-31 16:47:02 +08003883 pci_process_bridge_OF_ranges(hose, np, !hose->global_number);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003884
Gavin Shanaa0c0332013-04-25 19:20:57 +00003885 /* Get registers */
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10003886 if (!of_address_to_resource(np, 0, &r)) {
3887 phb->regs_phys = r.start;
3888 phb->regs = ioremap(r.start, resource_size(&r));
3889 if (phb->regs == NULL)
3890 pr_err(" Failed to map registers !\n");
3891 }
Gavin Shan577c8c82016-05-20 16:41:28 +10003892
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003893 /* Initialize more IODA stuff */
Gavin Shan92b8f132016-05-03 15:41:24 +10003894 phb->ioda.total_pe_num = 1;
Gavin Shanaa0c0332013-04-25 19:20:57 +00003895 prop32 = of_get_property(np, "ibm,opal-num-pes", NULL);
Gavin Shan36954dc2013-11-04 16:32:47 +08003896 if (prop32)
Gavin Shan92b8f132016-05-03 15:41:24 +10003897 phb->ioda.total_pe_num = be32_to_cpup(prop32);
Gavin Shan36954dc2013-11-04 16:32:47 +08003898 prop32 = of_get_property(np, "ibm,opal-reserved-pe", NULL);
3899 if (prop32)
Gavin Shan92b8f132016-05-03 15:41:24 +10003900 phb->ioda.reserved_pe_idx = be32_to_cpup(prop32);
Guo Chao262af552014-07-21 14:42:30 +10003901
Gavin Shanc1275622016-05-20 16:41:29 +10003902 /* Invalidate RID to PE# mapping */
3903 for (segno = 0; segno < ARRAY_SIZE(phb->ioda.pe_rmap); segno++)
3904 phb->ioda.pe_rmap[segno] = IODA_INVALID_PE;
3905
Guo Chao262af552014-07-21 14:42:30 +10003906 /* Parse 64-bit MMIO range */
3907 pnv_ioda_parse_m64_window(phb);
3908
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003909 phb->ioda.m32_size = resource_size(&hose->mem_resources[0]);
Gavin Shanaa0c0332013-04-25 19:20:57 +00003910 /* FW Has already off top 64k of M32 space (MSI space) */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003911 phb->ioda.m32_size += 0x10000;
3912
Gavin Shan92b8f132016-05-03 15:41:24 +10003913 phb->ioda.m32_segsize = phb->ioda.m32_size / phb->ioda.total_pe_num;
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +10003914 phb->ioda.m32_pci_base = hose->mem_resources[0].start - hose->mem_offset[0];
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003915 phb->ioda.io_size = hose->pci_io_size;
Gavin Shan92b8f132016-05-03 15:41:24 +10003916 phb->ioda.io_segsize = phb->ioda.io_size / phb->ioda.total_pe_num;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003917 phb->ioda.io_pci_base = 0; /* XXX calculate this ? */
3918
Gavin Shan2b923ed2016-05-05 12:04:16 +10003919 /* Calculate how many 32-bit TCE segments we have */
3920 phb->ioda.dma32_count = phb->ioda.m32_pci_base /
3921 PNV_IODA1_DMA32_SEGSIZE;
3922
Gavin Shanc35d2a82013-07-31 16:47:04 +08003923 /* Allocate aux data & arrays. We don't have IO ports on PHB3 */
Alexey Kardashevskiy92a86752016-05-12 15:47:09 +10003924 size = _ALIGN_UP(max_t(unsigned, phb->ioda.total_pe_num, 8) / 8,
3925 sizeof(unsigned long));
Gavin Shan93289d82016-05-03 15:41:29 +10003926 m64map_off = size;
3927 size += phb->ioda.total_pe_num * sizeof(phb->ioda.m64_segmap[0]);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003928 m32map_off = size;
Gavin Shan92b8f132016-05-03 15:41:24 +10003929 size += phb->ioda.total_pe_num * sizeof(phb->ioda.m32_segmap[0]);
Gavin Shanc35d2a82013-07-31 16:47:04 +08003930 if (phb->type == PNV_PHB_IODA1) {
3931 iomap_off = size;
Gavin Shan92b8f132016-05-03 15:41:24 +10003932 size += phb->ioda.total_pe_num * sizeof(phb->ioda.io_segmap[0]);
Gavin Shan2b923ed2016-05-05 12:04:16 +10003933 dma32map_off = size;
3934 size += phb->ioda.dma32_count *
3935 sizeof(phb->ioda.dma32_segmap[0]);
Gavin Shanc35d2a82013-07-31 16:47:04 +08003936 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003937 pemap_off = size;
Gavin Shan92b8f132016-05-03 15:41:24 +10003938 size += phb->ioda.total_pe_num * sizeof(struct pnv_ioda_pe);
Michael Ellermane39f223f2014-11-18 16:47:35 +11003939 aux = memblock_virt_alloc(size, 0);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003940 phb->ioda.pe_alloc = aux;
Gavin Shan93289d82016-05-03 15:41:29 +10003941 phb->ioda.m64_segmap = aux + m64map_off;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003942 phb->ioda.m32_segmap = aux + m32map_off;
Gavin Shan93289d82016-05-03 15:41:29 +10003943 for (segno = 0; segno < phb->ioda.total_pe_num; segno++) {
3944 phb->ioda.m64_segmap[segno] = IODA_INVALID_PE;
Gavin Shan3fa23ff2016-05-03 15:41:26 +10003945 phb->ioda.m32_segmap[segno] = IODA_INVALID_PE;
Gavin Shan93289d82016-05-03 15:41:29 +10003946 }
Gavin Shan3fa23ff2016-05-03 15:41:26 +10003947 if (phb->type == PNV_PHB_IODA1) {
Gavin Shanc35d2a82013-07-31 16:47:04 +08003948 phb->ioda.io_segmap = aux + iomap_off;
Gavin Shan3fa23ff2016-05-03 15:41:26 +10003949 for (segno = 0; segno < phb->ioda.total_pe_num; segno++)
3950 phb->ioda.io_segmap[segno] = IODA_INVALID_PE;
Gavin Shan2b923ed2016-05-05 12:04:16 +10003951
3952 phb->ioda.dma32_segmap = aux + dma32map_off;
3953 for (segno = 0; segno < phb->ioda.dma32_count; segno++)
3954 phb->ioda.dma32_segmap[segno] = IODA_INVALID_PE;
Gavin Shan3fa23ff2016-05-03 15:41:26 +10003955 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003956 phb->ioda.pe_array = aux + pemap_off;
Gavin Shan63803c32016-05-20 16:41:32 +10003957
3958 /*
3959 * Choose PE number for root bus, which shouldn't have
3960 * M64 resources consumed by its child devices. To pick
3961 * the PE number adjacent to the reserved one if possible.
3962 */
3963 pnv_ioda_reserve_pe(phb, phb->ioda.reserved_pe_idx);
3964 if (phb->ioda.reserved_pe_idx == 0) {
3965 phb->ioda.root_pe_idx = 1;
3966 pnv_ioda_reserve_pe(phb, phb->ioda.root_pe_idx);
3967 } else if (phb->ioda.reserved_pe_idx == (phb->ioda.total_pe_num - 1)) {
3968 phb->ioda.root_pe_idx = phb->ioda.reserved_pe_idx - 1;
3969 pnv_ioda_reserve_pe(phb, phb->ioda.root_pe_idx);
3970 } else {
3971 phb->ioda.root_pe_idx = IODA_INVALID_PE;
3972 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003973
3974 INIT_LIST_HEAD(&phb->ioda.pe_list);
Wei Yang781a8682015-03-25 16:23:57 +08003975 mutex_init(&phb->ioda.pe_list_mutex);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003976
3977 /* Calculate how many 32-bit TCE segments we have */
Gavin Shan2b923ed2016-05-05 12:04:16 +10003978 phb->ioda.dma32_count = phb->ioda.m32_pci_base /
Gavin Shanacce9712016-05-03 15:41:33 +10003979 PNV_IODA1_DMA32_SEGSIZE;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003980
Gavin Shanaa0c0332013-04-25 19:20:57 +00003981#if 0 /* We should really do that ... */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003982 rc = opal_pci_set_phb_mem_window(opal->phb_id,
3983 window_type,
3984 window_num,
3985 starting_real_address,
3986 starting_pci_address,
3987 segment_size);
3988#endif
3989
Guo Chao262af552014-07-21 14:42:30 +10003990 pr_info(" %03d (%03d) PE's M32: 0x%x [segment=0x%x]\n",
Gavin Shan92b8f132016-05-03 15:41:24 +10003991 phb->ioda.total_pe_num, phb->ioda.reserved_pe_idx,
Guo Chao262af552014-07-21 14:42:30 +10003992 phb->ioda.m32_size, phb->ioda.m32_segsize);
3993 if (phb->ioda.m64_size)
3994 pr_info(" M64: 0x%lx [segment=0x%lx]\n",
3995 phb->ioda.m64_size, phb->ioda.m64_segsize);
3996 if (phb->ioda.io_size)
3997 pr_info(" IO: 0x%x [segment=0x%x]\n",
3998 phb->ioda.io_size, phb->ioda.io_segsize);
3999
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004000
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004001 phb->hose->ops = &pnv_pci_ops;
Gavin Shan49dec922014-07-21 14:42:33 +10004002 phb->get_pe_state = pnv_ioda_get_pe_state;
4003 phb->freeze_pe = pnv_ioda_freeze_pe;
4004 phb->unfreeze_pe = pnv_ioda_unfreeze_pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004005
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004006 /* Setup MSI support */
4007 pnv_pci_init_ioda_msis(phb);
4008
Gavin Shanc40a4212012-08-20 03:49:20 +00004009 /*
4010 * We pass the PCI probe flag PCI_REASSIGN_ALL_RSRC here
4011 * to let the PCI core do resource assignment. It's supposed
4012 * that the PCI core will do correct I/O and MMIO alignment
4013 * for the P2P bridge bars so that each PCI bus (excluding
4014 * the child P2P bridges) can form individual PE.
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004015 */
Gavin Shanfb446ad2012-08-20 03:49:14 +00004016 ppc_md.pcibios_fixup = pnv_pci_ioda_fixup;
Alistair Popple5d2aa712015-12-17 13:43:13 +11004017
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10004018 if (phb->type == PNV_PHB_NPU) {
Alistair Popple5d2aa712015-12-17 13:43:13 +11004019 hose->controller_ops = pnv_npu_ioda_controller_ops;
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10004020 } else {
4021 phb->dma_dev_setup = pnv_pci_ioda_dma_dev_setup;
Alistair Popple5d2aa712015-12-17 13:43:13 +11004022 hose->controller_ops = pnv_pci_ioda_controller_ops;
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10004023 }
Michael Ellermanad30cb92015-04-14 09:29:23 +10004024
Yongji Xie38274632017-04-10 19:58:13 +08004025 ppc_md.pcibios_default_alignment = pnv_pci_default_alignment;
4026
Wei Yang6e628c72015-03-25 16:23:55 +08004027#ifdef CONFIG_PCI_IOV
4028 ppc_md.pcibios_fixup_sriov = pnv_pci_ioda_fixup_iov_resources;
Wei Yang5350ab32015-03-25 16:23:56 +08004029 ppc_md.pcibios_iov_resource_alignment = pnv_pci_iov_resource_alignment;
Bryant G. Ly988fc3b2017-11-09 08:00:33 -06004030 ppc_md.pcibios_sriov_enable = pnv_pcibios_sriov_enable;
4031 ppc_md.pcibios_sriov_disable = pnv_pcibios_sriov_disable;
Michael Ellermanad30cb92015-04-14 09:29:23 +10004032#endif
4033
Gavin Shanc40a4212012-08-20 03:49:20 +00004034 pci_add_flags(PCI_REASSIGN_ALL_RSRC);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004035
4036 /* Reset IODA tables to a clean state */
Gavin Shand1a85ee2014-09-30 12:39:05 +10004037 rc = opal_pci_reset(phb_id, OPAL_RESET_PCI_IODA_TABLE, OPAL_ASSERT_RESET);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004038 if (rc)
Joe Perchesf2c2cbc2016-10-24 21:00:08 -07004039 pr_warn(" OPAL Error %ld performing IODA table reset !\n", rc);
Gavin Shan361f2a22014-04-24 18:00:25 +10004040
Andrew Donnellan6060e9e2016-09-16 20:39:44 +10004041 /*
4042 * If we're running in kdump kernel, the previous kernel never
Gavin Shan361f2a22014-04-24 18:00:25 +10004043 * shutdown PCI devices correctly. We already got IODA table
4044 * cleaned out. So we have to issue PHB reset to stop all PCI
Guilherme G. Piccoli45baee12017-11-17 16:58:59 -02004045 * transactions from previous kernel. The ppc_pci_reset_phbs
4046 * kernel parameter will force this reset too.
Gavin Shan361f2a22014-04-24 18:00:25 +10004047 */
Guilherme G. Piccoli45baee12017-11-17 16:58:59 -02004048 if (is_kdump_kernel() || pci_reset_phbs) {
Gavin Shan361f2a22014-04-24 18:00:25 +10004049 pr_info(" Issue PHB reset ...\n");
Gavin Shancadf3642015-02-16 14:45:47 +11004050 pnv_eeh_phb_reset(hose, EEH_RESET_FUNDAMENTAL);
4051 pnv_eeh_phb_reset(hose, EEH_RESET_DEACTIVATE);
Gavin Shan361f2a22014-04-24 18:00:25 +10004052 }
Guo Chao262af552014-07-21 14:42:30 +10004053
Gavin Shan9e9e8932014-11-12 13:36:05 +11004054 /* Remove M64 resource if we can't configure it successfully */
4055 if (!phb->init_m64 || phb->init_m64(phb))
Guo Chao262af552014-07-21 14:42:30 +10004056 hose->mem_resources[1].flags = 0;
Gavin Shanaa0c0332013-04-25 19:20:57 +00004057}
4058
Bjorn Helgaas67975002013-07-02 12:20:03 -06004059void __init pnv_pci_init_ioda2_phb(struct device_node *np)
Gavin Shanaa0c0332013-04-25 19:20:57 +00004060{
Gavin Shane9cc17d2013-06-20 13:21:14 +08004061 pnv_pci_init_ioda_phb(np, 0, PNV_PHB_IODA2);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004062}
4063
Alistair Popple5d2aa712015-12-17 13:43:13 +11004064void __init pnv_pci_init_npu_phb(struct device_node *np)
4065{
4066 pnv_pci_init_ioda_phb(np, 0, PNV_PHB_NPU);
4067}
4068
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004069void __init pnv_pci_init_ioda_hub(struct device_node *np)
4070{
4071 struct device_node *phbn;
Alistair Popplec681b932013-09-23 12:04:57 +10004072 const __be64 *prop64;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004073 u64 hub_id;
4074
Rob Herringb7c670d2017-08-21 10:16:47 -05004075 pr_info("Probing IODA IO-Hub %pOF\n", np);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004076
4077 prop64 = of_get_property(np, "ibm,opal-hubid", NULL);
4078 if (!prop64) {
4079 pr_err(" Missing \"ibm,opal-hubid\" property !\n");
4080 return;
4081 }
4082 hub_id = be64_to_cpup(prop64);
4083 pr_devel(" HUB-ID : 0x%016llx\n", hub_id);
4084
4085 /* Count child PHBs */
4086 for_each_child_of_node(np, phbn) {
4087 /* Look for IODA1 PHBs */
4088 if (of_device_is_compatible(phbn, "ibm,ioda-phb"))
Gavin Shane9cc17d2013-06-20 13:21:14 +08004089 pnv_pci_init_ioda_phb(phbn, hub_id, PNV_PHB_IODA1);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00004090 }
4091}