blob: ed10e776670baae75b1bb3cd61158a154f4f6954 [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010029#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080030#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010031#include "i915_trace.h"
32#include "intel_drv.h"
33
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000034/**
35 * DOC: Global GTT views
36 *
37 * Background and previous state
38 *
39 * Historically objects could exists (be bound) in global GTT space only as
40 * singular instances with a view representing all of the object's backing pages
41 * in a linear fashion. This view will be called a normal view.
42 *
43 * To support multiple views of the same object, where the number of mapped
44 * pages is not equal to the backing store, or where the layout of the pages
45 * is not linear, concept of a GGTT view was added.
46 *
47 * One example of an alternative view is a stereo display driven by a single
48 * image. In this case we would have a framebuffer looking like this
49 * (2x2 pages):
50 *
51 * 12
52 * 34
53 *
54 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
55 * rendering. In contrast, fed to the display engine would be an alternative
56 * view which could look something like this:
57 *
58 * 1212
59 * 3434
60 *
61 * In this example both the size and layout of pages in the alternative view is
62 * different from the normal view.
63 *
64 * Implementation and usage
65 *
66 * GGTT views are implemented using VMAs and are distinguished via enum
67 * i915_ggtt_view_type and struct i915_ggtt_view.
68 *
69 * A new flavour of core GEM functions which work with GGTT bound objects were
Joonas Lahtinenec7adb62015-03-16 14:11:13 +020070 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
71 * renaming in large amounts of code. They take the struct i915_ggtt_view
72 * parameter encapsulating all metadata required to implement a view.
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000073 *
74 * As a helper for callers which are only interested in the normal view,
75 * globally const i915_ggtt_view_normal singleton instance exists. All old core
76 * GEM API functions, the ones not taking the view parameter, are operating on,
77 * or with the normal GGTT view.
78 *
79 * Code wanting to add or use a new GGTT view needs to:
80 *
81 * 1. Add a new enum with a suitable name.
82 * 2. Extend the metadata in the i915_ggtt_view structure if required.
83 * 3. Add support to i915_get_vma_pages().
84 *
85 * New views are required to build a scatter-gather table from within the
86 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
87 * exists for the lifetime of an VMA.
88 *
89 * Core API is designed to have copy semantics which means that passed in
90 * struct i915_ggtt_view does not need to be persistent (left around after
91 * calling the core API functions).
92 *
93 */
94
Daniel Vetter70b9f6f2015-04-14 17:35:27 +020095static int
96i915_get_ggtt_vma_pages(struct i915_vma *vma);
97
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +000098const struct i915_ggtt_view i915_ggtt_view_normal;
Joonas Lahtinen9abc4642015-03-27 13:09:22 +020099const struct i915_ggtt_view i915_ggtt_view_rotated = {
100 .type = I915_GGTT_VIEW_ROTATED
101};
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000102
Daniel Vettercfa7c862014-04-29 11:53:58 +0200103static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
104{
Chris Wilson1893a712014-09-19 11:56:27 +0100105 bool has_aliasing_ppgtt;
106 bool has_full_ppgtt;
107
108 has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
109 has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;
Chris Wilson1893a712014-09-19 11:56:27 +0100110
Yu Zhang71ba2d62015-02-10 19:05:54 +0800111 if (intel_vgpu_active(dev))
112 has_full_ppgtt = false; /* emulation is too hard */
113
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000114 /*
115 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
116 * execlists, the sole mechanism available to submit work.
117 */
118 if (INTEL_INFO(dev)->gen < 9 &&
119 (enable_ppgtt == 0 || !has_aliasing_ppgtt))
Daniel Vettercfa7c862014-04-29 11:53:58 +0200120 return 0;
121
122 if (enable_ppgtt == 1)
123 return 1;
124
Chris Wilson1893a712014-09-19 11:56:27 +0100125 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200126 return 2;
127
Daniel Vetter93a25a92014-03-06 09:40:43 +0100128#ifdef CONFIG_INTEL_IOMMU
129 /* Disable ppgtt on SNB if VT-d is on. */
130 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
131 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200132 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100133 }
134#endif
135
Jesse Barnes62942ed2014-06-13 09:28:33 -0700136 /* Early VLV doesn't have this */
Ville Syrjäläca2aed6c2014-06-28 02:03:56 +0300137 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
138 dev->pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700139 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
140 return 0;
141 }
142
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000143 if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
144 return 2;
145 else
146 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100147}
148
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200149static int ppgtt_bind_vma(struct i915_vma *vma,
150 enum i915_cache_level cache_level,
151 u32 unused)
Daniel Vetter47552652015-04-14 17:35:24 +0200152{
153 u32 pte_flags = 0;
154
155 /* Currently applicable only to VLV */
156 if (vma->obj->gt_ro)
157 pte_flags |= PTE_READ_ONLY;
158
159 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
160 cache_level, pte_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200161
162 return 0;
Daniel Vetter47552652015-04-14 17:35:24 +0200163}
164
165static void ppgtt_unbind_vma(struct i915_vma *vma)
166{
167 vma->vm->clear_range(vma->vm,
168 vma->node.start,
169 vma->obj->base.size,
170 true);
171}
Ben Widawsky6f65e292013-12-06 14:10:56 -0800172
Daniel Vetter2c642b02015-04-14 17:35:26 +0200173static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
174 enum i915_cache_level level,
175 bool valid)
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700176{
Michel Thierry07749ef2015-03-16 16:00:54 +0000177 gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700178 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300179
180 switch (level) {
181 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800182 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300183 break;
184 case I915_CACHE_WT:
185 pte |= PPAT_DISPLAY_ELLC_INDEX;
186 break;
187 default:
188 pte |= PPAT_CACHED_INDEX;
189 break;
190 }
191
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700192 return pte;
193}
194
Mika Kuoppalafe36f552015-06-25 18:35:16 +0300195static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
196 const enum i915_cache_level level)
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800197{
Michel Thierry07749ef2015-03-16 16:00:54 +0000198 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800199 pde |= addr;
200 if (level != I915_CACHE_NONE)
201 pde |= PPAT_CACHED_PDE_INDEX;
202 else
203 pde |= PPAT_UNCACHED_INDEX;
204 return pde;
205}
206
Michel Thierry762d9932015-07-30 11:05:29 +0100207#define gen8_pdpe_encode gen8_pde_encode
208#define gen8_pml4e_encode gen8_pde_encode
209
Michel Thierry07749ef2015-03-16 16:00:54 +0000210static gen6_pte_t snb_pte_encode(dma_addr_t addr,
211 enum i915_cache_level level,
212 bool valid, u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700213{
Michel Thierry07749ef2015-03-16 16:00:54 +0000214 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700215 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700216
217 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100218 case I915_CACHE_L3_LLC:
219 case I915_CACHE_LLC:
220 pte |= GEN6_PTE_CACHE_LLC;
221 break;
222 case I915_CACHE_NONE:
223 pte |= GEN6_PTE_UNCACHED;
224 break;
225 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100226 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100227 }
228
229 return pte;
230}
231
Michel Thierry07749ef2015-03-16 16:00:54 +0000232static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
233 enum i915_cache_level level,
234 bool valid, u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100235{
Michel Thierry07749ef2015-03-16 16:00:54 +0000236 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100237 pte |= GEN6_PTE_ADDR_ENCODE(addr);
238
239 switch (level) {
240 case I915_CACHE_L3_LLC:
241 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700242 break;
243 case I915_CACHE_LLC:
244 pte |= GEN6_PTE_CACHE_LLC;
245 break;
246 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700247 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700248 break;
249 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100250 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700251 }
252
Ben Widawsky54d12522012-09-24 16:44:32 -0700253 return pte;
254}
255
Michel Thierry07749ef2015-03-16 16:00:54 +0000256static gen6_pte_t byt_pte_encode(dma_addr_t addr,
257 enum i915_cache_level level,
258 bool valid, u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700259{
Michel Thierry07749ef2015-03-16 16:00:54 +0000260 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700261 pte |= GEN6_PTE_ADDR_ENCODE(addr);
262
Akash Goel24f3a8c2014-06-17 10:59:42 +0530263 if (!(flags & PTE_READ_ONLY))
264 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700265
266 if (level != I915_CACHE_NONE)
267 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
268
269 return pte;
270}
271
Michel Thierry07749ef2015-03-16 16:00:54 +0000272static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
273 enum i915_cache_level level,
274 bool valid, u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700275{
Michel Thierry07749ef2015-03-16 16:00:54 +0000276 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700277 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700278
279 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700280 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700281
282 return pte;
283}
284
Michel Thierry07749ef2015-03-16 16:00:54 +0000285static gen6_pte_t iris_pte_encode(dma_addr_t addr,
286 enum i915_cache_level level,
287 bool valid, u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700288{
Michel Thierry07749ef2015-03-16 16:00:54 +0000289 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700290 pte |= HSW_PTE_ADDR_ENCODE(addr);
291
Chris Wilson651d7942013-08-08 14:41:10 +0100292 switch (level) {
293 case I915_CACHE_NONE:
294 break;
295 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000296 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100297 break;
298 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000299 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100300 break;
301 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700302
303 return pte;
304}
305
Mika Kuoppalac114f762015-06-25 18:35:13 +0300306static int __setup_page_dma(struct drm_device *dev,
307 struct i915_page_dma *p, gfp_t flags)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000308{
309 struct device *device = &dev->pdev->dev;
310
Mika Kuoppalac114f762015-06-25 18:35:13 +0300311 p->page = alloc_page(flags);
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300312 if (!p->page)
Michel Thierry1266cdb2015-03-24 17:06:33 +0000313 return -ENOMEM;
314
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300315 p->daddr = dma_map_page(device,
316 p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
317
318 if (dma_mapping_error(device, p->daddr)) {
319 __free_page(p->page);
320 return -EINVAL;
321 }
322
Michel Thierry1266cdb2015-03-24 17:06:33 +0000323 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000324}
325
Mika Kuoppalac114f762015-06-25 18:35:13 +0300326static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
327{
328 return __setup_page_dma(dev, p, GFP_KERNEL);
329}
330
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300331static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
332{
333 if (WARN_ON(!p->page))
334 return;
335
336 dma_unmap_page(&dev->pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
337 __free_page(p->page);
338 memset(p, 0, sizeof(*p));
339}
340
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300341static void *kmap_page_dma(struct i915_page_dma *p)
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300342{
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300343 return kmap_atomic(p->page);
344}
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300345
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300346/* We use the flushing unmap only with ppgtt structures:
347 * page directories, page tables and scratch pages.
348 */
349static void kunmap_page_dma(struct drm_device *dev, void *vaddr)
350{
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300351 /* There are only few exceptions for gen >=6. chv and bxt.
352 * And we are not sure about the latter so play safe for now.
353 */
354 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
355 drm_clflush_virt_range(vaddr, PAGE_SIZE);
356
357 kunmap_atomic(vaddr);
358}
359
Mika Kuoppala567047b2015-06-25 18:35:12 +0300360#define kmap_px(px) kmap_page_dma(px_base(px))
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300361#define kunmap_px(ppgtt, vaddr) kunmap_page_dma((ppgtt)->base.dev, (vaddr))
362
Mika Kuoppala567047b2015-06-25 18:35:12 +0300363#define setup_px(dev, px) setup_page_dma((dev), px_base(px))
364#define cleanup_px(dev, px) cleanup_page_dma((dev), px_base(px))
365#define fill_px(dev, px, v) fill_page_dma((dev), px_base(px), (v))
366#define fill32_px(dev, px, v) fill_page_dma_32((dev), px_base(px), (v))
367
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300368static void fill_page_dma(struct drm_device *dev, struct i915_page_dma *p,
369 const uint64_t val)
370{
371 int i;
372 uint64_t * const vaddr = kmap_page_dma(p);
373
374 for (i = 0; i < 512; i++)
375 vaddr[i] = val;
376
377 kunmap_page_dma(dev, vaddr);
378}
379
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300380static void fill_page_dma_32(struct drm_device *dev, struct i915_page_dma *p,
381 const uint32_t val32)
382{
383 uint64_t v = val32;
384
385 v = v << 32 | val32;
386
387 fill_page_dma(dev, p, v);
388}
389
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300390static struct i915_page_scratch *alloc_scratch_page(struct drm_device *dev)
391{
392 struct i915_page_scratch *sp;
393 int ret;
394
395 sp = kzalloc(sizeof(*sp), GFP_KERNEL);
396 if (sp == NULL)
397 return ERR_PTR(-ENOMEM);
398
399 ret = __setup_page_dma(dev, px_base(sp), GFP_DMA32 | __GFP_ZERO);
400 if (ret) {
401 kfree(sp);
402 return ERR_PTR(ret);
403 }
404
405 set_pages_uc(px_page(sp), 1);
406
407 return sp;
408}
409
410static void free_scratch_page(struct drm_device *dev,
411 struct i915_page_scratch *sp)
412{
413 set_pages_wb(px_page(sp), 1);
414
415 cleanup_px(dev, sp);
416 kfree(sp);
417}
418
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300419static struct i915_page_table *alloc_pt(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000420{
Michel Thierryec565b32015-04-08 12:13:23 +0100421 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000422 const size_t count = INTEL_INFO(dev)->gen >= 8 ?
423 GEN8_PTES : GEN6_PTES;
424 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000425
426 pt = kzalloc(sizeof(*pt), GFP_KERNEL);
427 if (!pt)
428 return ERR_PTR(-ENOMEM);
429
Ben Widawsky678d96f2015-03-16 16:00:56 +0000430 pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
431 GFP_KERNEL);
432
433 if (!pt->used_ptes)
434 goto fail_bitmap;
435
Mika Kuoppala567047b2015-06-25 18:35:12 +0300436 ret = setup_px(dev, pt);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000437 if (ret)
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300438 goto fail_page_m;
Ben Widawsky06fda602015-02-24 16:22:36 +0000439
440 return pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000441
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300442fail_page_m:
Ben Widawsky678d96f2015-03-16 16:00:56 +0000443 kfree(pt->used_ptes);
444fail_bitmap:
445 kfree(pt);
446
447 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000448}
449
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300450static void free_pt(struct drm_device *dev, struct i915_page_table *pt)
Ben Widawsky06fda602015-02-24 16:22:36 +0000451{
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300452 cleanup_px(dev, pt);
453 kfree(pt->used_ptes);
454 kfree(pt);
455}
456
457static void gen8_initialize_pt(struct i915_address_space *vm,
458 struct i915_page_table *pt)
459{
460 gen8_pte_t scratch_pte;
461
462 scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
463 I915_CACHE_LLC, true);
464
465 fill_px(vm->dev, pt, scratch_pte);
466}
467
468static void gen6_initialize_pt(struct i915_address_space *vm,
469 struct i915_page_table *pt)
470{
471 gen6_pte_t scratch_pte;
472
473 WARN_ON(px_dma(vm->scratch_page) == 0);
474
475 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
476 I915_CACHE_LLC, true, 0);
477
478 fill32_px(vm->dev, pt, scratch_pte);
Ben Widawsky06fda602015-02-24 16:22:36 +0000479}
480
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300481static struct i915_page_directory *alloc_pd(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000482{
Michel Thierryec565b32015-04-08 12:13:23 +0100483 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100484 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000485
486 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
487 if (!pd)
488 return ERR_PTR(-ENOMEM);
489
Michel Thierry33c88192015-04-08 12:13:33 +0100490 pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
491 sizeof(*pd->used_pdes), GFP_KERNEL);
492 if (!pd->used_pdes)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300493 goto fail_bitmap;
Michel Thierry33c88192015-04-08 12:13:33 +0100494
Mika Kuoppala567047b2015-06-25 18:35:12 +0300495 ret = setup_px(dev, pd);
Michel Thierry33c88192015-04-08 12:13:33 +0100496 if (ret)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300497 goto fail_page_m;
Michel Thierrye5815a22015-04-08 12:13:32 +0100498
Ben Widawsky06fda602015-02-24 16:22:36 +0000499 return pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100500
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300501fail_page_m:
Michel Thierry33c88192015-04-08 12:13:33 +0100502 kfree(pd->used_pdes);
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300503fail_bitmap:
Michel Thierry33c88192015-04-08 12:13:33 +0100504 kfree(pd);
505
506 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000507}
508
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300509static void free_pd(struct drm_device *dev, struct i915_page_directory *pd)
510{
511 if (px_page(pd)) {
512 cleanup_px(dev, pd);
513 kfree(pd->used_pdes);
514 kfree(pd);
515 }
516}
517
518static void gen8_initialize_pd(struct i915_address_space *vm,
519 struct i915_page_directory *pd)
520{
521 gen8_pde_t scratch_pde;
522
523 scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);
524
525 fill_px(vm->dev, pd, scratch_pde);
526}
527
Michel Thierry6ac18502015-07-29 17:23:46 +0100528static int __pdp_init(struct drm_device *dev,
529 struct i915_page_directory_pointer *pdp)
530{
531 size_t pdpes = I915_PDPES_PER_PDP(dev);
532
533 pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
534 sizeof(unsigned long),
535 GFP_KERNEL);
536 if (!pdp->used_pdpes)
537 return -ENOMEM;
538
539 pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
540 GFP_KERNEL);
541 if (!pdp->page_directory) {
542 kfree(pdp->used_pdpes);
543 /* the PDP might be the statically allocated top level. Keep it
544 * as clean as possible */
545 pdp->used_pdpes = NULL;
546 return -ENOMEM;
547 }
548
549 return 0;
550}
551
552static void __pdp_fini(struct i915_page_directory_pointer *pdp)
553{
554 kfree(pdp->used_pdpes);
555 kfree(pdp->page_directory);
556 pdp->page_directory = NULL;
557}
558
Michel Thierry762d9932015-07-30 11:05:29 +0100559static struct
560i915_page_directory_pointer *alloc_pdp(struct drm_device *dev)
561{
562 struct i915_page_directory_pointer *pdp;
563 int ret = -ENOMEM;
564
565 WARN_ON(!USES_FULL_48BIT_PPGTT(dev));
566
567 pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
568 if (!pdp)
569 return ERR_PTR(-ENOMEM);
570
571 ret = __pdp_init(dev, pdp);
572 if (ret)
573 goto fail_bitmap;
574
575 ret = setup_px(dev, pdp);
576 if (ret)
577 goto fail_page_m;
578
579 return pdp;
580
581fail_page_m:
582 __pdp_fini(pdp);
583fail_bitmap:
584 kfree(pdp);
585
586 return ERR_PTR(ret);
587}
588
Michel Thierry6ac18502015-07-29 17:23:46 +0100589static void free_pdp(struct drm_device *dev,
590 struct i915_page_directory_pointer *pdp)
591{
592 __pdp_fini(pdp);
Michel Thierry762d9932015-07-30 11:05:29 +0100593 if (USES_FULL_48BIT_PPGTT(dev)) {
594 cleanup_px(dev, pdp);
595 kfree(pdp);
596 }
597}
598
Michel Thierry69ab76f2015-07-29 17:23:55 +0100599static void gen8_initialize_pdp(struct i915_address_space *vm,
600 struct i915_page_directory_pointer *pdp)
601{
602 gen8_ppgtt_pdpe_t scratch_pdpe;
603
604 scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);
605
606 fill_px(vm->dev, pdp, scratch_pdpe);
607}
608
609static void gen8_initialize_pml4(struct i915_address_space *vm,
610 struct i915_pml4 *pml4)
611{
612 gen8_ppgtt_pml4e_t scratch_pml4e;
613
614 scratch_pml4e = gen8_pml4e_encode(px_dma(vm->scratch_pdp),
615 I915_CACHE_LLC);
616
617 fill_px(vm->dev, pml4, scratch_pml4e);
618}
619
Michel Thierry762d9932015-07-30 11:05:29 +0100620static void
621gen8_setup_page_directory(struct i915_hw_ppgtt *ppgtt,
622 struct i915_page_directory_pointer *pdp,
623 struct i915_page_directory *pd,
624 int index)
625{
626 gen8_ppgtt_pdpe_t *page_directorypo;
627
628 if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
629 return;
630
631 page_directorypo = kmap_px(pdp);
632 page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
633 kunmap_px(ppgtt, page_directorypo);
634}
635
636static void
637gen8_setup_page_directory_pointer(struct i915_hw_ppgtt *ppgtt,
638 struct i915_pml4 *pml4,
639 struct i915_page_directory_pointer *pdp,
640 int index)
641{
642 gen8_ppgtt_pml4e_t *pagemap = kmap_px(pml4);
643
644 WARN_ON(!USES_FULL_48BIT_PPGTT(ppgtt->base.dev));
645 pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
646 kunmap_px(ppgtt, pagemap);
Michel Thierry6ac18502015-07-29 17:23:46 +0100647}
648
Ben Widawsky94e409c2013-11-04 22:29:36 -0800649/* Broadwell Page Directory Pointer Descriptors */
John Harrisone85b26d2015-05-29 17:43:56 +0100650static int gen8_write_pdp(struct drm_i915_gem_request *req,
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100651 unsigned entry,
652 dma_addr_t addr)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800653{
John Harrisone85b26d2015-05-29 17:43:56 +0100654 struct intel_engine_cs *ring = req->ring;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800655 int ret;
656
657 BUG_ON(entry >= 4);
658
John Harrison5fb9de12015-05-29 17:44:07 +0100659 ret = intel_ring_begin(req, 6);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800660 if (ret)
661 return ret;
662
663 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
664 intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100665 intel_ring_emit(ring, upper_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800666 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
667 intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100668 intel_ring_emit(ring, lower_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800669 intel_ring_advance(ring);
670
671 return 0;
672}
673
Michel Thierry2dba3232015-07-30 11:06:23 +0100674static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt,
675 struct drm_i915_gem_request *req)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800676{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800677 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800678
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100679 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300680 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
681
John Harrisone85b26d2015-05-29 17:43:56 +0100682 ret = gen8_write_pdp(req, i, pd_daddr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800683 if (ret)
684 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800685 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800686
Ben Widawskyeeb94882013-12-06 14:11:10 -0800687 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800688}
689
Michel Thierry2dba3232015-07-30 11:06:23 +0100690static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt,
691 struct drm_i915_gem_request *req)
692{
693 return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
694}
695
Michel Thierryf9b5b782015-07-30 11:02:49 +0100696static void gen8_ppgtt_clear_pte_range(struct i915_address_space *vm,
697 struct i915_page_directory_pointer *pdp,
698 uint64_t start,
699 uint64_t length,
700 gen8_pte_t scratch_pte)
Ben Widawsky459108b2013-11-02 21:07:23 -0700701{
702 struct i915_hw_ppgtt *ppgtt =
703 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryf9b5b782015-07-30 11:02:49 +0100704 gen8_pte_t *pt_vaddr;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100705 unsigned pdpe = gen8_pdpe_index(start);
706 unsigned pde = gen8_pde_index(start);
707 unsigned pte = gen8_pte_index(start);
Ben Widawsky782f1492014-02-20 11:50:33 -0800708 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700709 unsigned last_pte, i;
710
Michel Thierryf9b5b782015-07-30 11:02:49 +0100711 if (WARN_ON(!pdp))
712 return;
Ben Widawsky459108b2013-11-02 21:07:23 -0700713
714 while (num_entries) {
Michel Thierryec565b32015-04-08 12:13:23 +0100715 struct i915_page_directory *pd;
716 struct i915_page_table *pt;
Ben Widawsky06fda602015-02-24 16:22:36 +0000717
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100718 if (WARN_ON(!pdp->page_directory[pdpe]))
Michel Thierry00245262015-06-25 12:59:38 +0100719 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000720
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100721 pd = pdp->page_directory[pdpe];
Ben Widawsky06fda602015-02-24 16:22:36 +0000722
723 if (WARN_ON(!pd->page_table[pde]))
Michel Thierry00245262015-06-25 12:59:38 +0100724 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000725
726 pt = pd->page_table[pde];
727
Mika Kuoppala567047b2015-06-25 18:35:12 +0300728 if (WARN_ON(!px_page(pt)))
Michel Thierry00245262015-06-25 12:59:38 +0100729 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000730
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800731 last_pte = pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +0000732 if (last_pte > GEN8_PTES)
733 last_pte = GEN8_PTES;
Ben Widawsky459108b2013-11-02 21:07:23 -0700734
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300735 pt_vaddr = kmap_px(pt);
Ben Widawsky459108b2013-11-02 21:07:23 -0700736
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800737 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700738 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800739 num_entries--;
740 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700741
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300742 kunmap_px(ppgtt, pt);
Ben Widawsky459108b2013-11-02 21:07:23 -0700743
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800744 pte = 0;
Michel Thierry07749ef2015-03-16 16:00:54 +0000745 if (++pde == I915_PDES) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100746 if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
747 break;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800748 pde = 0;
749 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700750 }
751}
752
Michel Thierryf9b5b782015-07-30 11:02:49 +0100753static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
754 uint64_t start,
755 uint64_t length,
756 bool use_scratch)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700757{
758 struct i915_hw_ppgtt *ppgtt =
759 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryf9b5b782015-07-30 11:02:49 +0100760 gen8_pte_t scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
761 I915_CACHE_LLC, use_scratch);
762
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100763 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
764 gen8_ppgtt_clear_pte_range(vm, &ppgtt->pdp, start, length,
765 scratch_pte);
766 } else {
767 uint64_t templ4, pml4e;
768 struct i915_page_directory_pointer *pdp;
769
770 gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, templ4, pml4e) {
771 gen8_ppgtt_clear_pte_range(vm, pdp, start, length,
772 scratch_pte);
773 }
774 }
Michel Thierryf9b5b782015-07-30 11:02:49 +0100775}
776
777static void
778gen8_ppgtt_insert_pte_entries(struct i915_address_space *vm,
779 struct i915_page_directory_pointer *pdp,
Michel Thierry3387d432015-08-03 09:52:47 +0100780 struct sg_page_iter *sg_iter,
Michel Thierryf9b5b782015-07-30 11:02:49 +0100781 uint64_t start,
782 enum i915_cache_level cache_level)
783{
784 struct i915_hw_ppgtt *ppgtt =
785 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000786 gen8_pte_t *pt_vaddr;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100787 unsigned pdpe = gen8_pdpe_index(start);
788 unsigned pde = gen8_pde_index(start);
789 unsigned pte = gen8_pte_index(start);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700790
Chris Wilson6f1cc992013-12-31 15:50:31 +0000791 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700792
Michel Thierry3387d432015-08-03 09:52:47 +0100793 while (__sg_page_iter_next(sg_iter)) {
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000794 if (pt_vaddr == NULL) {
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100795 struct i915_page_directory *pd = pdp->page_directory[pdpe];
Michel Thierryec565b32015-04-08 12:13:23 +0100796 struct i915_page_table *pt = pd->page_table[pde];
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300797 pt_vaddr = kmap_px(pt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000798 }
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800799
800 pt_vaddr[pte] =
Michel Thierry3387d432015-08-03 09:52:47 +0100801 gen8_pte_encode(sg_page_iter_dma_address(sg_iter),
Chris Wilson6f1cc992013-12-31 15:50:31 +0000802 cache_level, true);
Michel Thierry07749ef2015-03-16 16:00:54 +0000803 if (++pte == GEN8_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300804 kunmap_px(ppgtt, pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000805 pt_vaddr = NULL;
Michel Thierry07749ef2015-03-16 16:00:54 +0000806 if (++pde == I915_PDES) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100807 if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
808 break;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800809 pde = 0;
810 }
811 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700812 }
813 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300814
815 if (pt_vaddr)
816 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700817}
818
Michel Thierryf9b5b782015-07-30 11:02:49 +0100819static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
820 struct sg_table *pages,
821 uint64_t start,
822 enum i915_cache_level cache_level,
823 u32 unused)
824{
825 struct i915_hw_ppgtt *ppgtt =
826 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry3387d432015-08-03 09:52:47 +0100827 struct sg_page_iter sg_iter;
Michel Thierryf9b5b782015-07-30 11:02:49 +0100828
Michel Thierry3387d432015-08-03 09:52:47 +0100829 __sg_page_iter_start(&sg_iter, pages->sgl, sg_nents(pages->sgl), 0);
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100830
831 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
832 gen8_ppgtt_insert_pte_entries(vm, &ppgtt->pdp, &sg_iter, start,
833 cache_level);
834 } else {
835 struct i915_page_directory_pointer *pdp;
836 uint64_t templ4, pml4e;
837 uint64_t length = (uint64_t)pages->orig_nents << PAGE_SHIFT;
838
839 gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, templ4, pml4e) {
840 gen8_ppgtt_insert_pte_entries(vm, pdp, &sg_iter,
841 start, cache_level);
842 }
843 }
Michel Thierryf9b5b782015-07-30 11:02:49 +0100844}
845
Michel Thierryf37c0502015-06-10 17:46:39 +0100846static void gen8_free_page_tables(struct drm_device *dev,
847 struct i915_page_directory *pd)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800848{
849 int i;
850
Mika Kuoppala567047b2015-06-25 18:35:12 +0300851 if (!px_page(pd))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800852 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800853
Michel Thierry33c88192015-04-08 12:13:33 +0100854 for_each_set_bit(i, pd->used_pdes, I915_PDES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000855 if (WARN_ON(!pd->page_table[i]))
856 continue;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800857
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300858 free_pt(dev, pd->page_table[i]);
Ben Widawsky06fda602015-02-24 16:22:36 +0000859 pd->page_table[i] = NULL;
860 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000861}
862
Mika Kuoppala8776f022015-06-30 18:16:40 +0300863static int gen8_init_scratch(struct i915_address_space *vm)
864{
865 struct drm_device *dev = vm->dev;
866
867 vm->scratch_page = alloc_scratch_page(dev);
868 if (IS_ERR(vm->scratch_page))
869 return PTR_ERR(vm->scratch_page);
870
871 vm->scratch_pt = alloc_pt(dev);
872 if (IS_ERR(vm->scratch_pt)) {
873 free_scratch_page(dev, vm->scratch_page);
874 return PTR_ERR(vm->scratch_pt);
875 }
876
877 vm->scratch_pd = alloc_pd(dev);
878 if (IS_ERR(vm->scratch_pd)) {
879 free_pt(dev, vm->scratch_pt);
880 free_scratch_page(dev, vm->scratch_page);
881 return PTR_ERR(vm->scratch_pd);
882 }
883
Michel Thierry69ab76f2015-07-29 17:23:55 +0100884 if (USES_FULL_48BIT_PPGTT(dev)) {
885 vm->scratch_pdp = alloc_pdp(dev);
886 if (IS_ERR(vm->scratch_pdp)) {
887 free_pd(dev, vm->scratch_pd);
888 free_pt(dev, vm->scratch_pt);
889 free_scratch_page(dev, vm->scratch_page);
890 return PTR_ERR(vm->scratch_pdp);
891 }
892 }
893
Mika Kuoppala8776f022015-06-30 18:16:40 +0300894 gen8_initialize_pt(vm, vm->scratch_pt);
895 gen8_initialize_pd(vm, vm->scratch_pd);
Michel Thierry69ab76f2015-07-29 17:23:55 +0100896 if (USES_FULL_48BIT_PPGTT(dev))
897 gen8_initialize_pdp(vm, vm->scratch_pdp);
Mika Kuoppala8776f022015-06-30 18:16:40 +0300898
899 return 0;
900}
901
902static void gen8_free_scratch(struct i915_address_space *vm)
903{
904 struct drm_device *dev = vm->dev;
905
Michel Thierry69ab76f2015-07-29 17:23:55 +0100906 if (USES_FULL_48BIT_PPGTT(dev))
907 free_pdp(dev, vm->scratch_pdp);
Mika Kuoppala8776f022015-06-30 18:16:40 +0300908 free_pd(dev, vm->scratch_pd);
909 free_pt(dev, vm->scratch_pt);
910 free_scratch_page(dev, vm->scratch_page);
911}
912
Michel Thierry762d9932015-07-30 11:05:29 +0100913static void gen8_ppgtt_cleanup_3lvl(struct drm_device *dev,
914 struct i915_page_directory_pointer *pdp)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800915{
916 int i;
917
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100918 for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev)) {
919 if (WARN_ON(!pdp->page_directory[i]))
Ben Widawsky06fda602015-02-24 16:22:36 +0000920 continue;
921
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100922 gen8_free_page_tables(dev, pdp->page_directory[i]);
923 free_pd(dev, pdp->page_directory[i]);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800924 }
Michel Thierry69876be2015-04-08 12:13:27 +0100925
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100926 free_pdp(dev, pdp);
Michel Thierry762d9932015-07-30 11:05:29 +0100927}
928
929static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
930{
931 int i;
932
933 for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) {
934 if (WARN_ON(!ppgtt->pml4.pdps[i]))
935 continue;
936
937 gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, ppgtt->pml4.pdps[i]);
938 }
939
940 cleanup_px(ppgtt->base.dev, &ppgtt->pml4);
941}
942
943static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
944{
945 struct i915_hw_ppgtt *ppgtt =
946 container_of(vm, struct i915_hw_ppgtt, base);
947
948 if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
949 gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, &ppgtt->pdp);
950 else
951 gen8_ppgtt_cleanup_4lvl(ppgtt);
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100952
Mika Kuoppala8776f022015-06-30 18:16:40 +0300953 gen8_free_scratch(vm);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800954}
955
Michel Thierryd7b26332015-04-08 12:13:34 +0100956/**
957 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100958 * @vm: Master vm structure.
959 * @pd: Page directory for this address range.
Michel Thierryd7b26332015-04-08 12:13:34 +0100960 * @start: Starting virtual address to begin allocations.
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100961 * @length: Size of the allocations.
Michel Thierryd7b26332015-04-08 12:13:34 +0100962 * @new_pts: Bitmap set by function with new allocations. Likely used by the
963 * caller to free on error.
964 *
965 * Allocate the required number of page tables. Extremely similar to
966 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
967 * the page directory boundary (instead of the page directory pointer). That
968 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
969 * possible, and likely that the caller will need to use multiple calls of this
970 * function to achieve the appropriate allocation.
971 *
972 * Return: 0 if success; negative error code otherwise.
973 */
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100974static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
Michel Thierrye5815a22015-04-08 12:13:32 +0100975 struct i915_page_directory *pd,
Michel Thierry5441f0c2015-04-08 12:13:28 +0100976 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +0100977 uint64_t length,
978 unsigned long *new_pts)
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000979{
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100980 struct drm_device *dev = vm->dev;
Michel Thierryd7b26332015-04-08 12:13:34 +0100981 struct i915_page_table *pt;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100982 uint64_t temp;
983 uint32_t pde;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000984
Michel Thierryd7b26332015-04-08 12:13:34 +0100985 gen8_for_each_pde(pt, pd, start, length, temp, pde) {
986 /* Don't reallocate page tables */
Michel Thierry6ac18502015-07-29 17:23:46 +0100987 if (test_bit(pde, pd->used_pdes)) {
Michel Thierryd7b26332015-04-08 12:13:34 +0100988 /* Scratch is never allocated this way */
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100989 WARN_ON(pt == vm->scratch_pt);
Michel Thierryd7b26332015-04-08 12:13:34 +0100990 continue;
991 }
992
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300993 pt = alloc_pt(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +0100994 if (IS_ERR(pt))
Ben Widawsky06fda602015-02-24 16:22:36 +0000995 goto unwind_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100996
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100997 gen8_initialize_pt(vm, pt);
Michel Thierryd7b26332015-04-08 12:13:34 +0100998 pd->page_table[pde] = pt;
Mika Kuoppala966082c2015-06-25 18:35:19 +0300999 __set_bit(pde, new_pts);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001000 trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001001 }
1002
1003 return 0;
1004
1005unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +01001006 for_each_set_bit(pde, new_pts, I915_PDES)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001007 free_pt(dev, pd->page_table[pde]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001008
1009 return -ENOMEM;
1010}
1011
Michel Thierryd7b26332015-04-08 12:13:34 +01001012/**
1013 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001014 * @vm: Master vm structure.
Michel Thierryd7b26332015-04-08 12:13:34 +01001015 * @pdp: Page directory pointer for this address range.
1016 * @start: Starting virtual address to begin allocations.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001017 * @length: Size of the allocations.
1018 * @new_pds: Bitmap set by function with new allocations. Likely used by the
Michel Thierryd7b26332015-04-08 12:13:34 +01001019 * caller to free on error.
1020 *
1021 * Allocate the required number of page directories starting at the pde index of
1022 * @start, and ending at the pde index @start + @length. This function will skip
1023 * over already allocated page directories within the range, and only allocate
1024 * new ones, setting the appropriate pointer within the pdp as well as the
1025 * correct position in the bitmap @new_pds.
1026 *
1027 * The function will only allocate the pages within the range for a give page
1028 * directory pointer. In other words, if @start + @length straddles a virtually
1029 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
1030 * required by the caller, This is not currently possible, and the BUG in the
1031 * code will prevent it.
1032 *
1033 * Return: 0 if success; negative error code otherwise.
1034 */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001035static int
1036gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
1037 struct i915_page_directory_pointer *pdp,
1038 uint64_t start,
1039 uint64_t length,
1040 unsigned long *new_pds)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001041{
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001042 struct drm_device *dev = vm->dev;
Michel Thierryd7b26332015-04-08 12:13:34 +01001043 struct i915_page_directory *pd;
Michel Thierry69876be2015-04-08 12:13:27 +01001044 uint64_t temp;
1045 uint32_t pdpe;
Michel Thierry6ac18502015-07-29 17:23:46 +01001046 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001047
Michel Thierry6ac18502015-07-29 17:23:46 +01001048 WARN_ON(!bitmap_empty(new_pds, pdpes));
Michel Thierryd7b26332015-04-08 12:13:34 +01001049
Michel Thierryd7b26332015-04-08 12:13:34 +01001050 gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
Michel Thierry6ac18502015-07-29 17:23:46 +01001051 if (test_bit(pdpe, pdp->used_pdpes))
Michel Thierryd7b26332015-04-08 12:13:34 +01001052 continue;
Michel Thierry33c88192015-04-08 12:13:33 +01001053
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001054 pd = alloc_pd(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +01001055 if (IS_ERR(pd))
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001056 goto unwind_out;
Michel Thierry69876be2015-04-08 12:13:27 +01001057
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001058 gen8_initialize_pd(vm, pd);
Michel Thierryd7b26332015-04-08 12:13:34 +01001059 pdp->page_directory[pdpe] = pd;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001060 __set_bit(pdpe, new_pds);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001061 trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001062 }
1063
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001064 return 0;
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001065
1066unwind_out:
Michel Thierry6ac18502015-07-29 17:23:46 +01001067 for_each_set_bit(pdpe, new_pds, pdpes)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001068 free_pd(dev, pdp->page_directory[pdpe]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001069
1070 return -ENOMEM;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001071}
1072
Michel Thierry762d9932015-07-30 11:05:29 +01001073/**
1074 * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range.
1075 * @vm: Master vm structure.
1076 * @pml4: Page map level 4 for this address range.
1077 * @start: Starting virtual address to begin allocations.
1078 * @length: Size of the allocations.
1079 * @new_pdps: Bitmap set by function with new allocations. Likely used by the
1080 * caller to free on error.
1081 *
1082 * Allocate the required number of page directory pointers. Extremely similar to
1083 * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs().
1084 * The main difference is here we are limited by the pml4 boundary (instead of
1085 * the page directory pointer).
1086 *
1087 * Return: 0 if success; negative error code otherwise.
1088 */
1089static int
1090gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm,
1091 struct i915_pml4 *pml4,
1092 uint64_t start,
1093 uint64_t length,
1094 unsigned long *new_pdps)
1095{
1096 struct drm_device *dev = vm->dev;
1097 struct i915_page_directory_pointer *pdp;
1098 uint64_t temp;
1099 uint32_t pml4e;
1100
1101 WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4));
1102
1103 gen8_for_each_pml4e(pdp, pml4, start, length, temp, pml4e) {
1104 if (!test_bit(pml4e, pml4->used_pml4es)) {
1105 pdp = alloc_pdp(dev);
1106 if (IS_ERR(pdp))
1107 goto unwind_out;
1108
Michel Thierry69ab76f2015-07-29 17:23:55 +01001109 gen8_initialize_pdp(vm, pdp);
Michel Thierry762d9932015-07-30 11:05:29 +01001110 pml4->pdps[pml4e] = pdp;
1111 __set_bit(pml4e, new_pdps);
1112 trace_i915_page_directory_pointer_entry_alloc(vm,
1113 pml4e,
1114 start,
1115 GEN8_PML4E_SHIFT);
1116 }
1117 }
1118
1119 return 0;
1120
1121unwind_out:
1122 for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1123 free_pdp(dev, pml4->pdps[pml4e]);
1124
1125 return -ENOMEM;
1126}
1127
Michel Thierryd7b26332015-04-08 12:13:34 +01001128static void
Michel Thierry6ac18502015-07-29 17:23:46 +01001129free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long **new_pts,
1130 uint32_t pdpes)
Michel Thierryd7b26332015-04-08 12:13:34 +01001131{
1132 int i;
1133
Michel Thierry6ac18502015-07-29 17:23:46 +01001134 for (i = 0; i < pdpes; i++)
Michel Thierryd7b26332015-04-08 12:13:34 +01001135 kfree(new_pts[i]);
1136 kfree(new_pts);
1137 kfree(new_pds);
1138}
1139
1140/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
1141 * of these are based on the number of PDPEs in the system.
1142 */
1143static
1144int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
Michel Thierry6ac18502015-07-29 17:23:46 +01001145 unsigned long ***new_pts,
1146 uint32_t pdpes)
Michel Thierryd7b26332015-04-08 12:13:34 +01001147{
1148 int i;
1149 unsigned long *pds;
1150 unsigned long **pts;
1151
Michel Thierry6ac18502015-07-29 17:23:46 +01001152 pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_KERNEL);
Michel Thierryd7b26332015-04-08 12:13:34 +01001153 if (!pds)
1154 return -ENOMEM;
1155
Michel Thierry6ac18502015-07-29 17:23:46 +01001156 pts = kcalloc(pdpes, sizeof(unsigned long *), GFP_KERNEL);
Michel Thierryd7b26332015-04-08 12:13:34 +01001157 if (!pts) {
1158 kfree(pds);
1159 return -ENOMEM;
1160 }
1161
Michel Thierry6ac18502015-07-29 17:23:46 +01001162 for (i = 0; i < pdpes; i++) {
Michel Thierryd7b26332015-04-08 12:13:34 +01001163 pts[i] = kcalloc(BITS_TO_LONGS(I915_PDES),
1164 sizeof(unsigned long), GFP_KERNEL);
1165 if (!pts[i])
1166 goto err_out;
1167 }
1168
1169 *new_pds = pds;
1170 *new_pts = pts;
1171
1172 return 0;
1173
1174err_out:
Michel Thierry6ac18502015-07-29 17:23:46 +01001175 free_gen8_temp_bitmaps(pds, pts, pdpes);
Michel Thierryd7b26332015-04-08 12:13:34 +01001176 return -ENOMEM;
1177}
1178
Mika Kuoppala5b7e4c9c2015-06-25 18:35:03 +03001179/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
1180 * the page table structures, we mark them dirty so that
1181 * context switching/execlist queuing code takes extra steps
1182 * to ensure that tlbs are flushed.
1183 */
1184static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
1185{
1186 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
1187}
1188
Michel Thierry762d9932015-07-30 11:05:29 +01001189static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm,
1190 struct i915_page_directory_pointer *pdp,
1191 uint64_t start,
1192 uint64_t length)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001193{
Michel Thierrye5815a22015-04-08 12:13:32 +01001194 struct i915_hw_ppgtt *ppgtt =
1195 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryd7b26332015-04-08 12:13:34 +01001196 unsigned long *new_page_dirs, **new_page_tables;
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001197 struct drm_device *dev = vm->dev;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001198 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +01001199 const uint64_t orig_start = start;
1200 const uint64_t orig_length = length;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001201 uint64_t temp;
1202 uint32_t pdpe;
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001203 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001204 int ret;
1205
Michel Thierryd7b26332015-04-08 12:13:34 +01001206 /* Wrap is never okay since we can only represent 48b, and we don't
1207 * actually use the other side of the canonical address space.
1208 */
1209 if (WARN_ON(start + length < start))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001210 return -ENODEV;
1211
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001212 if (WARN_ON(start + length > vm->total))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001213 return -ENODEV;
Michel Thierryd7b26332015-04-08 12:13:34 +01001214
Michel Thierry6ac18502015-07-29 17:23:46 +01001215 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001216 if (ret)
1217 return ret;
1218
Michel Thierryd7b26332015-04-08 12:13:34 +01001219 /* Do the allocations first so we can easily bail out */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001220 ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
1221 new_page_dirs);
Michel Thierryd7b26332015-04-08 12:13:34 +01001222 if (ret) {
Michel Thierry6ac18502015-07-29 17:23:46 +01001223 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables, pdpes);
Michel Thierryd7b26332015-04-08 12:13:34 +01001224 return ret;
1225 }
1226
1227 /* For every page directory referenced, allocate page tables */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001228 gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
1229 ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
Michel Thierryd7b26332015-04-08 12:13:34 +01001230 new_page_tables[pdpe]);
Michel Thierry5441f0c2015-04-08 12:13:28 +01001231 if (ret)
1232 goto err_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001233 }
1234
Michel Thierry33c88192015-04-08 12:13:33 +01001235 start = orig_start;
1236 length = orig_length;
1237
Michel Thierryd7b26332015-04-08 12:13:34 +01001238 /* Allocations have completed successfully, so set the bitmaps, and do
1239 * the mappings. */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001240 gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001241 gen8_pde_t *const page_directory = kmap_px(pd);
Michel Thierry33c88192015-04-08 12:13:33 +01001242 struct i915_page_table *pt;
Michel Thierry09120d42015-07-29 17:23:45 +01001243 uint64_t pd_len = length;
Michel Thierry33c88192015-04-08 12:13:33 +01001244 uint64_t pd_start = start;
1245 uint32_t pde;
1246
Michel Thierryd7b26332015-04-08 12:13:34 +01001247 /* Every pd should be allocated, we just did that above. */
1248 WARN_ON(!pd);
1249
1250 gen8_for_each_pde(pt, pd, pd_start, pd_len, temp, pde) {
1251 /* Same reasoning as pd */
1252 WARN_ON(!pt);
1253 WARN_ON(!pd_len);
1254 WARN_ON(!gen8_pte_count(pd_start, pd_len));
1255
1256 /* Set our used ptes within the page table */
1257 bitmap_set(pt->used_ptes,
1258 gen8_pte_index(pd_start),
1259 gen8_pte_count(pd_start, pd_len));
1260
1261 /* Our pde is now pointing to the pagetable, pt */
Mika Kuoppala966082c2015-06-25 18:35:19 +03001262 __set_bit(pde, pd->used_pdes);
Michel Thierryd7b26332015-04-08 12:13:34 +01001263
1264 /* Map the PDE to the page table */
Mika Kuoppalafe36f552015-06-25 18:35:16 +03001265 page_directory[pde] = gen8_pde_encode(px_dma(pt),
1266 I915_CACHE_LLC);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001267 trace_i915_page_table_entry_map(&ppgtt->base, pde, pt,
1268 gen8_pte_index(start),
1269 gen8_pte_count(start, length),
1270 GEN8_PTES);
Michel Thierryd7b26332015-04-08 12:13:34 +01001271
1272 /* NB: We haven't yet mapped ptes to pages. At this
1273 * point we're still relying on insert_entries() */
Michel Thierry33c88192015-04-08 12:13:33 +01001274 }
Michel Thierryd7b26332015-04-08 12:13:34 +01001275
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001276 kunmap_px(ppgtt, page_directory);
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001277 __set_bit(pdpe, pdp->used_pdpes);
Michel Thierry762d9932015-07-30 11:05:29 +01001278 gen8_setup_page_directory(ppgtt, pdp, pd, pdpe);
Michel Thierry33c88192015-04-08 12:13:33 +01001279 }
1280
Michel Thierry6ac18502015-07-29 17:23:46 +01001281 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables, pdpes);
Mika Kuoppala5b7e4c9c2015-06-25 18:35:03 +03001282 mark_tlbs_dirty(ppgtt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001283 return 0;
1284
1285err_out:
Michel Thierryd7b26332015-04-08 12:13:34 +01001286 while (pdpe--) {
1287 for_each_set_bit(temp, new_page_tables[pdpe], I915_PDES)
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001288 free_pt(dev, pdp->page_directory[pdpe]->page_table[temp]);
Michel Thierryd7b26332015-04-08 12:13:34 +01001289 }
1290
Michel Thierry6ac18502015-07-29 17:23:46 +01001291 for_each_set_bit(pdpe, new_page_dirs, pdpes)
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001292 free_pd(dev, pdp->page_directory[pdpe]);
Michel Thierryd7b26332015-04-08 12:13:34 +01001293
Michel Thierry6ac18502015-07-29 17:23:46 +01001294 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables, pdpes);
Mika Kuoppala5b7e4c9c2015-06-25 18:35:03 +03001295 mark_tlbs_dirty(ppgtt);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001296 return ret;
1297}
1298
Michel Thierry762d9932015-07-30 11:05:29 +01001299static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm,
1300 struct i915_pml4 *pml4,
1301 uint64_t start,
1302 uint64_t length)
1303{
1304 DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4);
1305 struct i915_hw_ppgtt *ppgtt =
1306 container_of(vm, struct i915_hw_ppgtt, base);
1307 struct i915_page_directory_pointer *pdp;
1308 uint64_t temp, pml4e;
1309 int ret = 0;
1310
1311 /* Do the pml4 allocations first, so we don't need to track the newly
1312 * allocated tables below the pdp */
1313 bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4);
1314
1315 /* The pagedirectory and pagetable allocations are done in the shared 3
1316 * and 4 level code. Just allocate the pdps.
1317 */
1318 ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length,
1319 new_pdps);
1320 if (ret)
1321 return ret;
1322
1323 WARN(bitmap_weight(new_pdps, GEN8_PML4ES_PER_PML4) > 2,
1324 "The allocation has spanned more than 512GB. "
1325 "It is highly likely this is incorrect.");
1326
1327 gen8_for_each_pml4e(pdp, pml4, start, length, temp, pml4e) {
1328 WARN_ON(!pdp);
1329
1330 ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length);
1331 if (ret)
1332 goto err_out;
1333
1334 gen8_setup_page_directory_pointer(ppgtt, pml4, pdp, pml4e);
1335 }
1336
1337 bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es,
1338 GEN8_PML4ES_PER_PML4);
1339
1340 return 0;
1341
1342err_out:
1343 for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1344 gen8_ppgtt_cleanup_3lvl(vm->dev, pml4->pdps[pml4e]);
1345
1346 return ret;
1347}
1348
1349static int gen8_alloc_va_range(struct i915_address_space *vm,
1350 uint64_t start, uint64_t length)
1351{
1352 struct i915_hw_ppgtt *ppgtt =
1353 container_of(vm, struct i915_hw_ppgtt, base);
1354
1355 if (USES_FULL_48BIT_PPGTT(vm->dev))
1356 return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length);
1357 else
1358 return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length);
1359}
1360
Michel Thierryea91e402015-07-29 17:23:57 +01001361static void gen8_dump_pdp(struct i915_page_directory_pointer *pdp,
1362 uint64_t start, uint64_t length,
1363 gen8_pte_t scratch_pte,
1364 struct seq_file *m)
1365{
1366 struct i915_page_directory *pd;
1367 uint64_t temp;
1368 uint32_t pdpe;
1369
1370 gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
1371 struct i915_page_table *pt;
1372 uint64_t pd_len = length;
1373 uint64_t pd_start = start;
1374 uint32_t pde;
1375
1376 if (!test_bit(pdpe, pdp->used_pdpes))
1377 continue;
1378
1379 seq_printf(m, "\tPDPE #%d\n", pdpe);
1380 gen8_for_each_pde(pt, pd, pd_start, pd_len, temp, pde) {
1381 uint32_t pte;
1382 gen8_pte_t *pt_vaddr;
1383
1384 if (!test_bit(pde, pd->used_pdes))
1385 continue;
1386
1387 pt_vaddr = kmap_px(pt);
1388 for (pte = 0; pte < GEN8_PTES; pte += 4) {
1389 uint64_t va =
1390 (pdpe << GEN8_PDPE_SHIFT) |
1391 (pde << GEN8_PDE_SHIFT) |
1392 (pte << GEN8_PTE_SHIFT);
1393 int i;
1394 bool found = false;
1395
1396 for (i = 0; i < 4; i++)
1397 if (pt_vaddr[pte + i] != scratch_pte)
1398 found = true;
1399 if (!found)
1400 continue;
1401
1402 seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
1403 for (i = 0; i < 4; i++) {
1404 if (pt_vaddr[pte + i] != scratch_pte)
1405 seq_printf(m, " %llx", pt_vaddr[pte + i]);
1406 else
1407 seq_puts(m, " SCRATCH ");
1408 }
1409 seq_puts(m, "\n");
1410 }
1411 /* don't use kunmap_px, it could trigger
1412 * an unnecessary flush.
1413 */
1414 kunmap_atomic(pt_vaddr);
1415 }
1416 }
1417}
1418
1419static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1420{
1421 struct i915_address_space *vm = &ppgtt->base;
1422 uint64_t start = ppgtt->base.start;
1423 uint64_t length = ppgtt->base.total;
1424 gen8_pte_t scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
1425 I915_CACHE_LLC, true);
1426
1427 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
1428 gen8_dump_pdp(&ppgtt->pdp, start, length, scratch_pte, m);
1429 } else {
1430 uint64_t templ4, pml4e;
1431 struct i915_pml4 *pml4 = &ppgtt->pml4;
1432 struct i915_page_directory_pointer *pdp;
1433
1434 gen8_for_each_pml4e(pdp, pml4, start, length, templ4, pml4e) {
1435 if (!test_bit(pml4e, pml4->used_pml4es))
1436 continue;
1437
1438 seq_printf(m, " PML4E #%llu\n", pml4e);
1439 gen8_dump_pdp(pdp, start, length, scratch_pte, m);
1440 }
1441 }
1442}
1443
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001444static int gen8_preallocate_top_level_pdps(struct i915_hw_ppgtt *ppgtt)
1445{
1446 unsigned long *new_page_dirs, **new_page_tables;
1447 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
1448 int ret;
1449
1450 /* We allocate temp bitmap for page tables for no gain
1451 * but as this is for init only, lets keep the things simple
1452 */
1453 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
1454 if (ret)
1455 return ret;
1456
1457 /* Allocate for all pdps regardless of how the ppgtt
1458 * was defined.
1459 */
1460 ret = gen8_ppgtt_alloc_page_directories(&ppgtt->base, &ppgtt->pdp,
1461 0, 1ULL << 32,
1462 new_page_dirs);
1463 if (!ret)
1464 *ppgtt->pdp.used_pdpes = *new_page_dirs;
1465
1466 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables, pdpes);
1467
1468 return ret;
1469}
1470
Daniel Vettereb0b44a2015-03-18 14:47:59 +01001471/*
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001472 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
1473 * with a net effect resembling a 2-level page table in normal x86 terms. Each
1474 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
1475 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -08001476 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001477 */
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001478static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky37aca442013-11-04 20:47:32 -08001479{
Mika Kuoppala8776f022015-06-30 18:16:40 +03001480 int ret;
Michel Thierry69876be2015-04-08 12:13:27 +01001481
Mika Kuoppala8776f022015-06-30 18:16:40 +03001482 ret = gen8_init_scratch(&ppgtt->base);
1483 if (ret)
1484 return ret;
Michel Thierry69876be2015-04-08 12:13:27 +01001485
Michel Thierryd7b26332015-04-08 12:13:34 +01001486 ppgtt->base.start = 0;
Michel Thierryd7b26332015-04-08 12:13:34 +01001487 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001488 ppgtt->base.allocate_va_range = gen8_alloc_va_range;
Michel Thierryd7b26332015-04-08 12:13:34 +01001489 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
Daniel Vetterc7e16f22015-04-14 17:35:11 +02001490 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02001491 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
1492 ppgtt->base.bind_vma = ppgtt_bind_vma;
Michel Thierryea91e402015-07-29 17:23:57 +01001493 ppgtt->debug_dump = gen8_dump_ppgtt;
Michel Thierryd7b26332015-04-08 12:13:34 +01001494
Michel Thierry762d9932015-07-30 11:05:29 +01001495 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
1496 ret = setup_px(ppgtt->base.dev, &ppgtt->pml4);
1497 if (ret)
1498 goto free_scratch;
Michel Thierry6ac18502015-07-29 17:23:46 +01001499
Michel Thierry69ab76f2015-07-29 17:23:55 +01001500 gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);
1501
Michel Thierry762d9932015-07-30 11:05:29 +01001502 ppgtt->base.total = 1ULL << 48;
Michel Thierry2dba3232015-07-30 11:06:23 +01001503 ppgtt->switch_mm = gen8_48b_mm_switch;
Michel Thierry762d9932015-07-30 11:05:29 +01001504 } else {
Michel Thierry25f50332015-08-07 17:40:19 +01001505 ret = __pdp_init(ppgtt->base.dev, &ppgtt->pdp);
Michel Thierry81ba8aef2015-08-03 09:52:01 +01001506 if (ret)
1507 goto free_scratch;
1508
1509 ppgtt->base.total = 1ULL << 32;
Michel Thierry2dba3232015-07-30 11:06:23 +01001510 ppgtt->switch_mm = gen8_legacy_mm_switch;
Michel Thierry762d9932015-07-30 11:05:29 +01001511 trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base,
1512 0, 0,
1513 GEN8_PML4E_SHIFT);
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001514
1515 if (intel_vgpu_active(ppgtt->base.dev)) {
1516 ret = gen8_preallocate_top_level_pdps(ppgtt);
1517 if (ret)
1518 goto free_scratch;
1519 }
Michel Thierry81ba8aef2015-08-03 09:52:01 +01001520 }
Michel Thierry6ac18502015-07-29 17:23:46 +01001521
Michel Thierryd7b26332015-04-08 12:13:34 +01001522 return 0;
Michel Thierry6ac18502015-07-29 17:23:46 +01001523
1524free_scratch:
1525 gen8_free_scratch(&ppgtt->base);
1526 return ret;
Michel Thierryd7b26332015-04-08 12:13:34 +01001527}
1528
Ben Widawsky87d60b62013-12-06 14:11:29 -08001529static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1530{
Ben Widawsky87d60b62013-12-06 14:11:29 -08001531 struct i915_address_space *vm = &ppgtt->base;
Michel Thierry09942c62015-04-08 12:13:30 +01001532 struct i915_page_table *unused;
Michel Thierry07749ef2015-03-16 16:00:54 +00001533 gen6_pte_t scratch_pte;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001534 uint32_t pd_entry;
Michel Thierry09942c62015-04-08 12:13:30 +01001535 uint32_t pte, pde, temp;
1536 uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001537
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001538 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1539 I915_CACHE_LLC, true, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001540
Michel Thierry09942c62015-04-08 12:13:30 +01001541 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001542 u32 expected;
Michel Thierry07749ef2015-03-16 16:00:54 +00001543 gen6_pte_t *pt_vaddr;
Mika Kuoppala567047b2015-06-25 18:35:12 +03001544 const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
Michel Thierry09942c62015-04-08 12:13:30 +01001545 pd_entry = readl(ppgtt->pd_addr + pde);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001546 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
1547
1548 if (pd_entry != expected)
1549 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
1550 pde,
1551 pd_entry,
1552 expected);
1553 seq_printf(m, "\tPDE: %x\n", pd_entry);
1554
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001555 pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);
1556
Michel Thierry07749ef2015-03-16 16:00:54 +00001557 for (pte = 0; pte < GEN6_PTES; pte+=4) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001558 unsigned long va =
Michel Thierry07749ef2015-03-16 16:00:54 +00001559 (pde * PAGE_SIZE * GEN6_PTES) +
Ben Widawsky87d60b62013-12-06 14:11:29 -08001560 (pte * PAGE_SIZE);
1561 int i;
1562 bool found = false;
1563 for (i = 0; i < 4; i++)
1564 if (pt_vaddr[pte + i] != scratch_pte)
1565 found = true;
1566 if (!found)
1567 continue;
1568
1569 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
1570 for (i = 0; i < 4; i++) {
1571 if (pt_vaddr[pte + i] != scratch_pte)
1572 seq_printf(m, " %08x", pt_vaddr[pte + i]);
1573 else
1574 seq_puts(m, " SCRATCH ");
1575 }
1576 seq_puts(m, "\n");
1577 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001578 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001579 }
1580}
1581
Ben Widawsky678d96f2015-03-16 16:00:56 +00001582/* Write pde (index) from the page directory @pd to the page table @pt */
Michel Thierryec565b32015-04-08 12:13:23 +01001583static void gen6_write_pde(struct i915_page_directory *pd,
1584 const int pde, struct i915_page_table *pt)
Ben Widawsky61973492013-04-08 18:43:54 -07001585{
Ben Widawsky678d96f2015-03-16 16:00:56 +00001586 /* Caller needs to make sure the write completes if necessary */
1587 struct i915_hw_ppgtt *ppgtt =
1588 container_of(pd, struct i915_hw_ppgtt, pd);
1589 u32 pd_entry;
Ben Widawsky61973492013-04-08 18:43:54 -07001590
Mika Kuoppala567047b2015-06-25 18:35:12 +03001591 pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
Ben Widawsky678d96f2015-03-16 16:00:56 +00001592 pd_entry |= GEN6_PDE_VALID;
Ben Widawsky61973492013-04-08 18:43:54 -07001593
Ben Widawsky678d96f2015-03-16 16:00:56 +00001594 writel(pd_entry, ppgtt->pd_addr + pde);
1595}
Ben Widawsky61973492013-04-08 18:43:54 -07001596
Ben Widawsky678d96f2015-03-16 16:00:56 +00001597/* Write all the page tables found in the ppgtt structure to incrementing page
1598 * directories. */
1599static void gen6_write_page_range(struct drm_i915_private *dev_priv,
Michel Thierryec565b32015-04-08 12:13:23 +01001600 struct i915_page_directory *pd,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001601 uint32_t start, uint32_t length)
1602{
Michel Thierryec565b32015-04-08 12:13:23 +01001603 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001604 uint32_t pde, temp;
1605
1606 gen6_for_each_pde(pt, pd, start, length, temp, pde)
1607 gen6_write_pde(pd, pde, pt);
1608
1609 /* Make sure write is complete before other code can use this page
1610 * table. Also require for WC mapped PTEs */
1611 readl(dev_priv->gtt.gsm);
Ben Widawsky3e302542013-04-23 23:15:32 -07001612}
1613
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001614static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -07001615{
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001616 BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
Ben Widawsky3e302542013-04-23 23:15:32 -07001617
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001618 return (ppgtt->pd.base.ggtt_offset / 64) << 16;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001619}
Ben Widawsky61973492013-04-08 18:43:54 -07001620
Ben Widawsky90252e52013-12-06 14:11:12 -08001621static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001622 struct drm_i915_gem_request *req)
Ben Widawsky90252e52013-12-06 14:11:12 -08001623{
John Harrisone85b26d2015-05-29 17:43:56 +01001624 struct intel_engine_cs *ring = req->ring;
Ben Widawsky90252e52013-12-06 14:11:12 -08001625 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -07001626
Ben Widawsky90252e52013-12-06 14:11:12 -08001627 /* NB: TLBs must be flushed and invalidated before a switch */
John Harrisona84c3ae2015-05-29 17:43:57 +01001628 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001629 if (ret)
1630 return ret;
1631
John Harrison5fb9de12015-05-29 17:44:07 +01001632 ret = intel_ring_begin(req, 6);
Ben Widawsky90252e52013-12-06 14:11:12 -08001633 if (ret)
1634 return ret;
1635
1636 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1637 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1638 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1639 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1640 intel_ring_emit(ring, get_pd_offset(ppgtt));
1641 intel_ring_emit(ring, MI_NOOP);
1642 intel_ring_advance(ring);
1643
1644 return 0;
1645}
1646
Yu Zhang71ba2d62015-02-10 19:05:54 +08001647static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001648 struct drm_i915_gem_request *req)
Yu Zhang71ba2d62015-02-10 19:05:54 +08001649{
John Harrisone85b26d2015-05-29 17:43:56 +01001650 struct intel_engine_cs *ring = req->ring;
Yu Zhang71ba2d62015-02-10 19:05:54 +08001651 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
1652
1653 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1654 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1655 return 0;
1656}
1657
Ben Widawsky48a10382013-12-06 14:11:11 -08001658static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001659 struct drm_i915_gem_request *req)
Ben Widawsky48a10382013-12-06 14:11:11 -08001660{
John Harrisone85b26d2015-05-29 17:43:56 +01001661 struct intel_engine_cs *ring = req->ring;
Ben Widawsky48a10382013-12-06 14:11:11 -08001662 int ret;
1663
Ben Widawsky48a10382013-12-06 14:11:11 -08001664 /* NB: TLBs must be flushed and invalidated before a switch */
John Harrisona84c3ae2015-05-29 17:43:57 +01001665 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky48a10382013-12-06 14:11:11 -08001666 if (ret)
1667 return ret;
1668
John Harrison5fb9de12015-05-29 17:44:07 +01001669 ret = intel_ring_begin(req, 6);
Ben Widawsky48a10382013-12-06 14:11:11 -08001670 if (ret)
1671 return ret;
1672
1673 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1674 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1675 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1676 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1677 intel_ring_emit(ring, get_pd_offset(ppgtt));
1678 intel_ring_emit(ring, MI_NOOP);
1679 intel_ring_advance(ring);
1680
Ben Widawsky90252e52013-12-06 14:11:12 -08001681 /* XXX: RCS is the only one to auto invalidate the TLBs? */
1682 if (ring->id != RCS) {
John Harrisona84c3ae2015-05-29 17:43:57 +01001683 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001684 if (ret)
1685 return ret;
1686 }
1687
Ben Widawsky48a10382013-12-06 14:11:11 -08001688 return 0;
1689}
1690
Ben Widawskyeeb94882013-12-06 14:11:10 -08001691static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001692 struct drm_i915_gem_request *req)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001693{
John Harrisone85b26d2015-05-29 17:43:56 +01001694 struct intel_engine_cs *ring = req->ring;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001695 struct drm_device *dev = ppgtt->base.dev;
1696 struct drm_i915_private *dev_priv = dev->dev_private;
1697
Ben Widawsky48a10382013-12-06 14:11:11 -08001698
Ben Widawskyeeb94882013-12-06 14:11:10 -08001699 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1700 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1701
1702 POSTING_READ(RING_PP_DIR_DCLV(ring));
1703
1704 return 0;
1705}
1706
Daniel Vetter82460d92014-08-06 20:19:53 +02001707static void gen8_ppgtt_enable(struct drm_device *dev)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001708{
Ben Widawskyeeb94882013-12-06 14:11:10 -08001709 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001710 struct intel_engine_cs *ring;
Daniel Vetter82460d92014-08-06 20:19:53 +02001711 int j;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001712
1713 for_each_ring(ring, dev_priv, j) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001714 u32 four_level = USES_FULL_48BIT_PPGTT(dev) ? GEN8_GFX_PPGTT_48B : 0;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001715 I915_WRITE(RING_MODE_GEN7(ring),
Michel Thierry2dba3232015-07-30 11:06:23 +01001716 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001717 }
Ben Widawskyeeb94882013-12-06 14:11:10 -08001718}
1719
Daniel Vetter82460d92014-08-06 20:19:53 +02001720static void gen7_ppgtt_enable(struct drm_device *dev)
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001721{
Jani Nikula50227e12014-03-31 14:27:21 +03001722 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001723 struct intel_engine_cs *ring;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001724 uint32_t ecochk, ecobits;
1725 int i;
1726
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001727 ecobits = I915_READ(GAC_ECO_BITS);
1728 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1729
1730 ecochk = I915_READ(GAM_ECOCHK);
1731 if (IS_HASWELL(dev)) {
1732 ecochk |= ECOCHK_PPGTT_WB_HSW;
1733 } else {
1734 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1735 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1736 }
1737 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001738
Ben Widawsky61973492013-04-08 18:43:54 -07001739 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -08001740 /* GFX_MODE is per-ring on gen7+ */
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001741 I915_WRITE(RING_MODE_GEN7(ring),
1742 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001743 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001744}
1745
Daniel Vetter82460d92014-08-06 20:19:53 +02001746static void gen6_ppgtt_enable(struct drm_device *dev)
Ben Widawsky61973492013-04-08 18:43:54 -07001747{
Jani Nikula50227e12014-03-31 14:27:21 +03001748 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001749 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -07001750
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001751 ecobits = I915_READ(GAC_ECO_BITS);
1752 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1753 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001754
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001755 gab_ctl = I915_READ(GAB_CTL);
1756 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -07001757
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001758 ecochk = I915_READ(GAM_ECOCHK);
1759 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001760
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001761 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001762}
1763
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001764/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001765static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001766 uint64_t start,
1767 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001768 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001769{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001770 struct i915_hw_ppgtt *ppgtt =
1771 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001772 gen6_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -08001773 unsigned first_entry = start >> PAGE_SHIFT;
1774 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001775 unsigned act_pt = first_entry / GEN6_PTES;
1776 unsigned first_pte = first_entry % GEN6_PTES;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001777 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001778
Mika Kuoppalac114f762015-06-25 18:35:13 +03001779 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1780 I915_CACHE_LLC, true, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001781
Daniel Vetter7bddb012012-02-09 17:15:47 +01001782 while (num_entries) {
1783 last_pte = first_pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +00001784 if (last_pte > GEN6_PTES)
1785 last_pte = GEN6_PTES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001786
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001787 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001788
1789 for (i = first_pte; i < last_pte; i++)
1790 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001791
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001792 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001793
Daniel Vetter7bddb012012-02-09 17:15:47 +01001794 num_entries -= last_pte - first_pte;
1795 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +01001796 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001797 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001798}
1799
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001800static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -08001801 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001802 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301803 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -08001804{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001805 struct i915_hw_ppgtt *ppgtt =
1806 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001807 gen6_pte_t *pt_vaddr;
Ben Widawsky782f1492014-02-20 11:50:33 -08001808 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001809 unsigned act_pt = first_entry / GEN6_PTES;
1810 unsigned act_pte = first_entry % GEN6_PTES;
Imre Deak6e995e22013-02-18 19:28:04 +02001811 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001812
Chris Wilsoncc797142013-12-31 15:50:30 +00001813 pt_vaddr = NULL;
Imre Deak6e995e22013-02-18 19:28:04 +02001814 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Chris Wilsoncc797142013-12-31 15:50:30 +00001815 if (pt_vaddr == NULL)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001816 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001817
Chris Wilsoncc797142013-12-31 15:50:30 +00001818 pt_vaddr[act_pte] =
1819 vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
Akash Goel24f3a8c2014-06-17 10:59:42 +05301820 cache_level, true, flags);
1821
Michel Thierry07749ef2015-03-16 16:00:54 +00001822 if (++act_pte == GEN6_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001823 kunmap_px(ppgtt, pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +00001824 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +01001825 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +02001826 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001827 }
Daniel Vetterdef886c2013-01-24 14:44:56 -08001828 }
Chris Wilsoncc797142013-12-31 15:50:30 +00001829 if (pt_vaddr)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001830 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001831}
1832
Ben Widawsky678d96f2015-03-16 16:00:56 +00001833static int gen6_alloc_va_range(struct i915_address_space *vm,
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001834 uint64_t start_in, uint64_t length_in)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001835{
Michel Thierry4933d512015-03-24 15:46:22 +00001836 DECLARE_BITMAP(new_page_tables, I915_PDES);
1837 struct drm_device *dev = vm->dev;
1838 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001839 struct i915_hw_ppgtt *ppgtt =
1840 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryec565b32015-04-08 12:13:23 +01001841 struct i915_page_table *pt;
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001842 uint32_t start, length, start_save, length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001843 uint32_t pde, temp;
Michel Thierry4933d512015-03-24 15:46:22 +00001844 int ret;
1845
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001846 if (WARN_ON(start_in + length_in > ppgtt->base.total))
1847 return -ENODEV;
1848
1849 start = start_save = start_in;
1850 length = length_save = length_in;
Michel Thierry4933d512015-03-24 15:46:22 +00001851
1852 bitmap_zero(new_page_tables, I915_PDES);
1853
1854 /* The allocation is done in two stages so that we can bail out with
1855 * minimal amount of pain. The first stage finds new page tables that
1856 * need allocation. The second stage marks use ptes within the page
1857 * tables.
1858 */
1859 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001860 if (pt != vm->scratch_pt) {
Michel Thierry4933d512015-03-24 15:46:22 +00001861 WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
1862 continue;
1863 }
1864
1865 /* We've already allocated a page table */
1866 WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));
1867
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001868 pt = alloc_pt(dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001869 if (IS_ERR(pt)) {
1870 ret = PTR_ERR(pt);
1871 goto unwind_out;
1872 }
1873
1874 gen6_initialize_pt(vm, pt);
1875
1876 ppgtt->pd.page_table[pde] = pt;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001877 __set_bit(pde, new_page_tables);
Michel Thierry72744cb2015-03-24 15:46:23 +00001878 trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
Michel Thierry4933d512015-03-24 15:46:22 +00001879 }
1880
1881 start = start_save;
1882 length = length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001883
1884 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1885 DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);
1886
1887 bitmap_zero(tmp_bitmap, GEN6_PTES);
1888 bitmap_set(tmp_bitmap, gen6_pte_index(start),
1889 gen6_pte_count(start, length));
1890
Mika Kuoppala966082c2015-06-25 18:35:19 +03001891 if (__test_and_clear_bit(pde, new_page_tables))
Michel Thierry4933d512015-03-24 15:46:22 +00001892 gen6_write_pde(&ppgtt->pd, pde, pt);
1893
Michel Thierry72744cb2015-03-24 15:46:23 +00001894 trace_i915_page_table_entry_map(vm, pde, pt,
1895 gen6_pte_index(start),
1896 gen6_pte_count(start, length),
1897 GEN6_PTES);
Michel Thierry4933d512015-03-24 15:46:22 +00001898 bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001899 GEN6_PTES);
1900 }
1901
Michel Thierry4933d512015-03-24 15:46:22 +00001902 WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));
1903
1904 /* Make sure write is complete before other code can use this page
1905 * table. Also require for WC mapped PTEs */
1906 readl(dev_priv->gtt.gsm);
1907
Ben Widawsky563222a2015-03-19 12:53:28 +00001908 mark_tlbs_dirty(ppgtt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001909 return 0;
Michel Thierry4933d512015-03-24 15:46:22 +00001910
1911unwind_out:
1912 for_each_set_bit(pde, new_page_tables, I915_PDES) {
Michel Thierryec565b32015-04-08 12:13:23 +01001913 struct i915_page_table *pt = ppgtt->pd.page_table[pde];
Michel Thierry4933d512015-03-24 15:46:22 +00001914
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001915 ppgtt->pd.page_table[pde] = vm->scratch_pt;
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001916 free_pt(vm->dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001917 }
1918
1919 mark_tlbs_dirty(ppgtt);
1920 return ret;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001921}
1922
Mika Kuoppala8776f022015-06-30 18:16:40 +03001923static int gen6_init_scratch(struct i915_address_space *vm)
1924{
1925 struct drm_device *dev = vm->dev;
1926
1927 vm->scratch_page = alloc_scratch_page(dev);
1928 if (IS_ERR(vm->scratch_page))
1929 return PTR_ERR(vm->scratch_page);
1930
1931 vm->scratch_pt = alloc_pt(dev);
1932 if (IS_ERR(vm->scratch_pt)) {
1933 free_scratch_page(dev, vm->scratch_page);
1934 return PTR_ERR(vm->scratch_pt);
1935 }
1936
1937 gen6_initialize_pt(vm, vm->scratch_pt);
1938
1939 return 0;
1940}
1941
1942static void gen6_free_scratch(struct i915_address_space *vm)
1943{
1944 struct drm_device *dev = vm->dev;
1945
1946 free_pt(dev, vm->scratch_pt);
1947 free_scratch_page(dev, vm->scratch_page);
1948}
1949
Daniel Vetter061dd492015-04-14 17:35:13 +02001950static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawskya00d8252014-02-19 22:05:48 -08001951{
Daniel Vetter061dd492015-04-14 17:35:13 +02001952 struct i915_hw_ppgtt *ppgtt =
1953 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry09942c62015-04-08 12:13:30 +01001954 struct i915_page_table *pt;
1955 uint32_t pde;
Daniel Vetter3440d262013-01-24 13:49:56 -08001956
Daniel Vetter061dd492015-04-14 17:35:13 +02001957 drm_mm_remove_node(&ppgtt->node);
1958
Michel Thierry09942c62015-04-08 12:13:30 +01001959 gen6_for_all_pdes(pt, ppgtt, pde) {
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001960 if (pt != vm->scratch_pt)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001961 free_pt(ppgtt->base.dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001962 }
1963
Mika Kuoppala8776f022015-06-30 18:16:40 +03001964 gen6_free_scratch(vm);
Daniel Vetter3440d262013-01-24 13:49:56 -08001965}
1966
Ben Widawskyb1465202014-02-19 22:05:49 -08001967static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001968{
Mika Kuoppala8776f022015-06-30 18:16:40 +03001969 struct i915_address_space *vm = &ppgtt->base;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001970 struct drm_device *dev = ppgtt->base.dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001971 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001972 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08001973 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001974
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001975 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
1976 * allocator works in address space sizes, so it's multiplied by page
1977 * size. We allocate at the top of the GTT to avoid fragmentation.
1978 */
1979 BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
Michel Thierry4933d512015-03-24 15:46:22 +00001980
Mika Kuoppala8776f022015-06-30 18:16:40 +03001981 ret = gen6_init_scratch(vm);
1982 if (ret)
1983 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00001984
Ben Widawskye3cc1992013-12-06 14:11:08 -08001985alloc:
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001986 ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
1987 &ppgtt->node, GEN6_PD_SIZE,
1988 GEN6_PD_ALIGN, 0,
1989 0, dev_priv->gtt.base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07001990 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001991 if (ret == -ENOSPC && !retried) {
1992 ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
1993 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +02001994 I915_CACHE_NONE,
1995 0, dev_priv->gtt.base.total,
1996 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001997 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001998 goto err_out;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001999
2000 retried = true;
2001 goto alloc;
2002 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002003
Ben Widawskyc8c26622015-01-22 17:01:25 +00002004 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00002005 goto err_out;
2006
Ben Widawskyc8c26622015-01-22 17:01:25 +00002007
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002008 if (ppgtt->node.start < dev_priv->gtt.mappable_end)
2009 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002010
Ben Widawskyc8c26622015-01-22 17:01:25 +00002011 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +00002012
2013err_out:
Mika Kuoppala8776f022015-06-30 18:16:40 +03002014 gen6_free_scratch(vm);
Ben Widawsky678d96f2015-03-16 16:00:56 +00002015 return ret;
Ben Widawskyb1465202014-02-19 22:05:49 -08002016}
2017
Ben Widawskyb1465202014-02-19 22:05:49 -08002018static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
2019{
kbuild test robot2f2cf682015-03-27 19:26:35 +08002020 return gen6_ppgtt_allocate_page_directories(ppgtt);
Ben Widawskyb1465202014-02-19 22:05:49 -08002021}
2022
Michel Thierry4933d512015-03-24 15:46:22 +00002023static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
2024 uint64_t start, uint64_t length)
2025{
Michel Thierryec565b32015-04-08 12:13:23 +01002026 struct i915_page_table *unused;
Michel Thierry4933d512015-03-24 15:46:22 +00002027 uint32_t pde, temp;
2028
2029 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde)
Mika Kuoppala79ab9372015-06-25 18:35:17 +03002030 ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
Michel Thierry4933d512015-03-24 15:46:22 +00002031}
2032
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002033static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawskyb1465202014-02-19 22:05:49 -08002034{
2035 struct drm_device *dev = ppgtt->base.dev;
2036 struct drm_i915_private *dev_priv = dev->dev_private;
2037 int ret;
2038
2039 ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
Ben Widawsky48a10382013-12-06 14:11:11 -08002040 if (IS_GEN6(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08002041 ppgtt->switch_mm = gen6_mm_switch;
Ben Widawsky90252e52013-12-06 14:11:12 -08002042 } else if (IS_HASWELL(dev)) {
Ben Widawsky90252e52013-12-06 14:11:12 -08002043 ppgtt->switch_mm = hsw_mm_switch;
Ben Widawsky48a10382013-12-06 14:11:11 -08002044 } else if (IS_GEN7(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08002045 ppgtt->switch_mm = gen7_mm_switch;
2046 } else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08002047 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08002048
Yu Zhang71ba2d62015-02-10 19:05:54 +08002049 if (intel_vgpu_active(dev))
2050 ppgtt->switch_mm = vgpu_mm_switch;
2051
Ben Widawskyb1465202014-02-19 22:05:49 -08002052 ret = gen6_ppgtt_alloc(ppgtt);
2053 if (ret)
2054 return ret;
2055
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002056 ppgtt->base.allocate_va_range = gen6_alloc_va_range;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002057 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
2058 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002059 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
2060 ppgtt->base.bind_vma = ppgtt_bind_vma;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002061 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f6f2013-11-25 09:54:34 -08002062 ppgtt->base.start = 0;
Michel Thierry09942c62015-04-08 12:13:30 +01002063 ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08002064 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002065
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002066 ppgtt->pd.base.ggtt_offset =
Michel Thierry07749ef2015-03-16 16:00:54 +00002067 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002068
Ben Widawsky678d96f2015-03-16 16:00:56 +00002069 ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002070 ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
Ben Widawsky678d96f2015-03-16 16:00:56 +00002071
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002072 gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002073
Ben Widawsky678d96f2015-03-16 16:00:56 +00002074 gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);
2075
Thierry Reding440fd522015-01-23 09:05:06 +01002076 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002077 ppgtt->node.size >> 20,
2078 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002079
Daniel Vetterfa76da32014-08-06 20:19:54 +02002080 DRM_DEBUG("Adding PPGTT at offset %x\n",
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002081 ppgtt->pd.base.ggtt_offset << 10);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002082
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002083 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08002084}
2085
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002086static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08002087{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002088 ppgtt->base.dev = dev;
Daniel Vetter3440d262013-01-24 13:49:56 -08002089
Ben Widawsky3ed124b2013-04-08 18:43:53 -07002090 if (INTEL_INFO(dev)->gen < 8)
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002091 return gen6_ppgtt_init(ppgtt);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07002092 else
Michel Thierryd7b26332015-04-08 12:13:34 +01002093 return gen8_ppgtt_init(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002094}
Mika Kuoppalac114f762015-06-25 18:35:13 +03002095
Daniel Vetterfa76da32014-08-06 20:19:54 +02002096int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
2097{
2098 struct drm_i915_private *dev_priv = dev->dev_private;
2099 int ret = 0;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07002100
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002101 ret = __hw_ppgtt_init(dev, ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002102 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08002103 kref_init(&ppgtt->ref);
Ben Widawsky93bd8642013-07-16 16:50:06 -07002104 drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
2105 ppgtt->base.total);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002106 i915_init_vm(dev_priv, &ppgtt->base);
Ben Widawsky93bd8642013-07-16 16:50:06 -07002107 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002108
2109 return ret;
2110}
2111
Daniel Vetter82460d92014-08-06 20:19:53 +02002112int i915_ppgtt_init_hw(struct drm_device *dev)
2113{
Thomas Daniel671b50132014-08-20 16:24:50 +01002114 /* In the case of execlists, PPGTT is enabled by the context descriptor
2115 * and the PDPs are contained within the context itself. We don't
2116 * need to do anything here. */
2117 if (i915.enable_execlists)
2118 return 0;
2119
Daniel Vetter82460d92014-08-06 20:19:53 +02002120 if (!USES_PPGTT(dev))
2121 return 0;
2122
2123 if (IS_GEN6(dev))
2124 gen6_ppgtt_enable(dev);
2125 else if (IS_GEN7(dev))
2126 gen7_ppgtt_enable(dev);
2127 else if (INTEL_INFO(dev)->gen >= 8)
2128 gen8_ppgtt_enable(dev);
2129 else
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01002130 MISSING_CASE(INTEL_INFO(dev)->gen);
Daniel Vetter82460d92014-08-06 20:19:53 +02002131
John Harrison4ad2fd82015-06-18 13:11:20 +01002132 return 0;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002133}
John Harrison4ad2fd82015-06-18 13:11:20 +01002134
John Harrisonb3dd6b92015-05-29 17:43:40 +01002135int i915_ppgtt_init_ring(struct drm_i915_gem_request *req)
John Harrison4ad2fd82015-06-18 13:11:20 +01002136{
John Harrisonb3dd6b92015-05-29 17:43:40 +01002137 struct drm_i915_private *dev_priv = req->ring->dev->dev_private;
John Harrison4ad2fd82015-06-18 13:11:20 +01002138 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2139
2140 if (i915.enable_execlists)
2141 return 0;
2142
2143 if (!ppgtt)
2144 return 0;
2145
John Harrisone85b26d2015-05-29 17:43:56 +01002146 return ppgtt->switch_mm(ppgtt, req);
John Harrison4ad2fd82015-06-18 13:11:20 +01002147}
2148
Daniel Vetter4d884702014-08-06 15:04:47 +02002149struct i915_hw_ppgtt *
2150i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
2151{
2152 struct i915_hw_ppgtt *ppgtt;
2153 int ret;
2154
2155 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2156 if (!ppgtt)
2157 return ERR_PTR(-ENOMEM);
2158
2159 ret = i915_ppgtt_init(dev, ppgtt);
2160 if (ret) {
2161 kfree(ppgtt);
2162 return ERR_PTR(ret);
2163 }
2164
2165 ppgtt->file_priv = fpriv;
2166
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00002167 trace_i915_ppgtt_create(&ppgtt->base);
2168
Daniel Vetter4d884702014-08-06 15:04:47 +02002169 return ppgtt;
2170}
2171
Daniel Vetteree960be2014-08-06 15:04:45 +02002172void i915_ppgtt_release(struct kref *kref)
2173{
2174 struct i915_hw_ppgtt *ppgtt =
2175 container_of(kref, struct i915_hw_ppgtt, ref);
2176
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00002177 trace_i915_ppgtt_release(&ppgtt->base);
2178
Daniel Vetteree960be2014-08-06 15:04:45 +02002179 /* vmas should already be unbound */
2180 WARN_ON(!list_empty(&ppgtt->base.active_list));
2181 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
2182
Daniel Vetter19dd1202014-08-06 15:04:55 +02002183 list_del(&ppgtt->base.global_link);
2184 drm_mm_takedown(&ppgtt->base.mm);
2185
Daniel Vetteree960be2014-08-06 15:04:45 +02002186 ppgtt->base.cleanup(&ppgtt->base);
2187 kfree(ppgtt);
2188}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002189
Ben Widawskya81cc002013-01-18 12:30:31 -08002190extern int intel_iommu_gfx_mapped;
2191/* Certain Gen5 chipsets require require idling the GPU before
2192 * unmapping anything from the GTT when VT-d is enabled.
2193 */
Daniel Vetter2c642b02015-04-14 17:35:26 +02002194static bool needs_idle_maps(struct drm_device *dev)
Ben Widawskya81cc002013-01-18 12:30:31 -08002195{
2196#ifdef CONFIG_INTEL_IOMMU
2197 /* Query intel_iommu to see if we need the workaround. Presumably that
2198 * was loaded first.
2199 */
2200 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
2201 return true;
2202#endif
2203 return false;
2204}
2205
Ben Widawsky5c042282011-10-17 15:51:55 -07002206static bool do_idling(struct drm_i915_private *dev_priv)
2207{
2208 bool ret = dev_priv->mm.interruptible;
2209
Ben Widawskya81cc002013-01-18 12:30:31 -08002210 if (unlikely(dev_priv->gtt.do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07002211 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002212 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07002213 DRM_ERROR("Couldn't idle GPU\n");
2214 /* Wait a bit, in hopes it avoids the hang */
2215 udelay(10);
2216 }
2217 }
2218
2219 return ret;
2220}
2221
2222static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
2223{
Ben Widawskya81cc002013-01-18 12:30:31 -08002224 if (unlikely(dev_priv->gtt.do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -07002225 dev_priv->mm.interruptible = interruptible;
2226}
2227
Ben Widawsky828c7902013-10-16 09:21:30 -07002228void i915_check_and_clear_faults(struct drm_device *dev)
2229{
2230 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002231 struct intel_engine_cs *ring;
Ben Widawsky828c7902013-10-16 09:21:30 -07002232 int i;
2233
2234 if (INTEL_INFO(dev)->gen < 6)
2235 return;
2236
2237 for_each_ring(ring, dev_priv, i) {
2238 u32 fault_reg;
2239 fault_reg = I915_READ(RING_FAULT_REG(ring));
2240 if (fault_reg & RING_FAULT_VALID) {
2241 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02002242 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07002243 "\tAddress space: %s\n"
2244 "\tSource ID: %d\n"
2245 "\tType: %d\n",
2246 fault_reg & PAGE_MASK,
2247 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
2248 RING_FAULT_SRCID(fault_reg),
2249 RING_FAULT_FAULT_TYPE(fault_reg));
2250 I915_WRITE(RING_FAULT_REG(ring),
2251 fault_reg & ~RING_FAULT_VALID);
2252 }
2253 }
2254 POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
2255}
2256
Chris Wilson91e56492014-09-25 10:13:12 +01002257static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
2258{
2259 if (INTEL_INFO(dev_priv->dev)->gen < 6) {
2260 intel_gtt_chipset_flush();
2261 } else {
2262 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2263 POSTING_READ(GFX_FLSH_CNTL_GEN6);
2264 }
2265}
2266
Ben Widawsky828c7902013-10-16 09:21:30 -07002267void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
2268{
2269 struct drm_i915_private *dev_priv = dev->dev_private;
2270
2271 /* Don't bother messing with faults pre GEN6 as we have little
2272 * documentation supporting that it's a good idea.
2273 */
2274 if (INTEL_INFO(dev)->gen < 6)
2275 return;
2276
2277 i915_check_and_clear_faults(dev);
2278
2279 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08002280 dev_priv->gtt.base.start,
2281 dev_priv->gtt.base.total,
Daniel Vettere568af12014-03-26 20:08:20 +01002282 true);
Chris Wilson91e56492014-09-25 10:13:12 +01002283
2284 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07002285}
2286
Daniel Vetter74163902012-02-15 23:50:21 +01002287int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002288{
Chris Wilson9da3da62012-06-01 15:20:22 +01002289 if (!dma_map_sg(&obj->base.dev->pdev->dev,
2290 obj->pages->sgl, obj->pages->nents,
2291 PCI_DMA_BIDIRECTIONAL))
2292 return -ENOSPC;
2293
2294 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002295}
2296
Daniel Vetter2c642b02015-04-14 17:35:26 +02002297static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002298{
2299#ifdef writeq
2300 writeq(pte, addr);
2301#else
2302 iowrite32((u32)pte, addr);
2303 iowrite32(pte >> 32, addr + 4);
2304#endif
2305}
2306
2307static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
2308 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08002309 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302310 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002311{
2312 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08002313 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002314 gen8_pte_t __iomem *gtt_entries =
2315 (gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002316 int i = 0;
2317 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02002318 dma_addr_t addr = 0; /* shut up gcc */
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002319
2320 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
2321 addr = sg_dma_address(sg_iter.sg) +
2322 (sg_iter.sg_pgoffset << PAGE_SHIFT);
2323 gen8_set_pte(&gtt_entries[i],
2324 gen8_pte_encode(addr, level, true));
2325 i++;
2326 }
2327
2328 /*
2329 * XXX: This serves as a posting read to make sure that the PTE has
2330 * actually been updated. There is some concern that even though
2331 * registers and PTEs are within the same BAR that they are potentially
2332 * of NUMA access patterns. Therefore, even with the way we assume
2333 * hardware should work, we must keep this posting read for paranoia.
2334 */
2335 if (i != 0)
2336 WARN_ON(readq(&gtt_entries[i-1])
2337 != gen8_pte_encode(addr, level, true));
2338
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002339 /* This next bit makes the above posting read even more important. We
2340 * want to flush the TLBs only after we're certain all the PTE updates
2341 * have finished.
2342 */
2343 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2344 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002345}
2346
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002347/*
2348 * Binds an object into the global gtt with the specified cache level. The object
2349 * will be accessible to the GPU via commands whose operands reference offsets
2350 * within the global GTT as well as accessible by the GPU through the GMADR
2351 * mapped BAR (dev_priv->mm.gtt->gtt).
2352 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002353static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002354 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08002355 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302356 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002357{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002358 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08002359 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002360 gen6_pte_t __iomem *gtt_entries =
2361 (gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +02002362 int i = 0;
2363 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02002364 dma_addr_t addr = 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002365
Imre Deak6e995e22013-02-18 19:28:04 +02002366 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02002367 addr = sg_page_iter_dma_address(&sg_iter);
Akash Goel24f3a8c2014-06-17 10:59:42 +05302368 iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +02002369 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002370 }
2371
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002372 /* XXX: This serves as a posting read to make sure that the PTE has
2373 * actually been updated. There is some concern that even though
2374 * registers and PTEs are within the same BAR that they are potentially
2375 * of NUMA access patterns. Therefore, even with the way we assume
2376 * hardware should work, we must keep this posting read for paranoia.
2377 */
Pavel Machek57007df2014-07-28 13:20:58 +02002378 if (i != 0) {
2379 unsigned long gtt = readl(&gtt_entries[i-1]);
2380 WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
2381 }
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08002382
2383 /* This next bit makes the above posting read even more important. We
2384 * want to flush the TLBs only after we're certain all the PTE updates
2385 * have finished.
2386 */
2387 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2388 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002389}
2390
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002391static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002392 uint64_t start,
2393 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002394 bool use_scratch)
2395{
2396 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08002397 unsigned first_entry = start >> PAGE_SHIFT;
2398 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002399 gen8_pte_t scratch_pte, __iomem *gtt_base =
2400 (gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002401 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
2402 int i;
2403
2404 if (WARN(num_entries > max_entries,
2405 "First entry = %d; Num entries = %d (max=%d)\n",
2406 first_entry, num_entries, max_entries))
2407 num_entries = max_entries;
2408
Mika Kuoppalac114f762015-06-25 18:35:13 +03002409 scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002410 I915_CACHE_LLC,
2411 use_scratch);
2412 for (i = 0; i < num_entries; i++)
2413 gen8_set_pte(&gtt_base[i], scratch_pte);
2414 readl(gtt_base);
2415}
2416
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002417static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002418 uint64_t start,
2419 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07002420 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002421{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002422 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08002423 unsigned first_entry = start >> PAGE_SHIFT;
2424 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002425 gen6_pte_t scratch_pte, __iomem *gtt_base =
2426 (gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawskya54c0c22013-01-24 14:45:00 -08002427 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002428 int i;
2429
2430 if (WARN(num_entries > max_entries,
2431 "First entry = %d; Num entries = %d (max=%d)\n",
2432 first_entry, num_entries, max_entries))
2433 num_entries = max_entries;
2434
Mika Kuoppalac114f762015-06-25 18:35:13 +03002435 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
2436 I915_CACHE_LLC, use_scratch, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07002437
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002438 for (i = 0; i < num_entries; i++)
2439 iowrite32(scratch_pte, &gtt_base[i]);
2440 readl(gtt_base);
2441}
2442
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002443static void i915_ggtt_insert_entries(struct i915_address_space *vm,
2444 struct sg_table *pages,
2445 uint64_t start,
2446 enum i915_cache_level cache_level, u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002447{
2448 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
2449 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
2450
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002451 intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07002452
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002453}
2454
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002455static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002456 uint64_t start,
2457 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07002458 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002459{
Ben Widawsky782f1492014-02-20 11:50:33 -08002460 unsigned first_entry = start >> PAGE_SHIFT;
2461 unsigned num_entries = length >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002462 intel_gtt_clear_range(first_entry, num_entries);
2463}
2464
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002465static int ggtt_bind_vma(struct i915_vma *vma,
2466 enum i915_cache_level cache_level,
2467 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002468{
Ben Widawsky6f65e292013-12-06 14:10:56 -08002469 struct drm_device *dev = vma->vm->dev;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002470 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002471 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002472 struct sg_table *pages = obj->pages;
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002473 u32 pte_flags = 0;
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002474 int ret;
2475
2476 ret = i915_get_ggtt_vma_pages(vma);
2477 if (ret)
2478 return ret;
2479 pages = vma->ggtt_view.pages;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002480
Akash Goel24f3a8c2014-06-17 10:59:42 +05302481 /* Currently applicable only to VLV */
2482 if (obj->gt_ro)
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002483 pte_flags |= PTE_READ_ONLY;
Akash Goel24f3a8c2014-06-17 10:59:42 +05302484
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002485
Ben Widawsky6f65e292013-12-06 14:10:56 -08002486 if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
Daniel Vetter08755462015-04-20 09:04:05 -07002487 vma->vm->insert_entries(vma->vm, pages,
2488 vma->node.start,
2489 cache_level, pte_flags);
Chris Wilsond0e30ad2015-07-29 20:02:48 +01002490
2491 /* Note the inconsistency here is due to absence of the
2492 * aliasing ppgtt on gen4 and earlier. Though we always
2493 * request PIN_USER for execbuffer (translated to LOCAL_BIND),
2494 * without the appgtt, we cannot honour that request and so
2495 * must substitute it with a global binding. Since we do this
2496 * behind the upper layers back, we need to explicitly set
2497 * the bound flag ourselves.
2498 */
2499 vma->bound |= GLOBAL_BIND;
2500
Ben Widawsky6f65e292013-12-06 14:10:56 -08002501 }
Daniel Vetter74898d72012-02-15 23:50:22 +01002502
Daniel Vetter08755462015-04-20 09:04:05 -07002503 if (dev_priv->mm.aliasing_ppgtt && flags & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08002504 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002505 appgtt->base.insert_entries(&appgtt->base, pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08002506 vma->node.start,
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002507 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002508 }
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002509
2510 return 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002511}
2512
2513static void ggtt_unbind_vma(struct i915_vma *vma)
2514{
2515 struct drm_device *dev = vma->vm->dev;
2516 struct drm_i915_private *dev_priv = dev->dev_private;
2517 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002518 const uint64_t size = min_t(uint64_t,
2519 obj->base.size,
2520 vma->node.size);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002521
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002522 if (vma->bound & GLOBAL_BIND) {
Ben Widawsky782f1492014-02-20 11:50:33 -08002523 vma->vm->clear_range(vma->vm,
2524 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002525 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002526 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002527 }
2528
Daniel Vetter08755462015-04-20 09:04:05 -07002529 if (dev_priv->mm.aliasing_ppgtt && vma->bound & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08002530 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002531
Ben Widawsky6f65e292013-12-06 14:10:56 -08002532 appgtt->base.clear_range(&appgtt->base,
Ben Widawsky782f1492014-02-20 11:50:33 -08002533 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002534 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002535 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002536 }
Daniel Vetter74163902012-02-15 23:50:21 +01002537}
2538
2539void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
2540{
Ben Widawsky5c042282011-10-17 15:51:55 -07002541 struct drm_device *dev = obj->base.dev;
2542 struct drm_i915_private *dev_priv = dev->dev_private;
2543 bool interruptible;
2544
2545 interruptible = do_idling(dev_priv);
2546
Imre Deak5ec5b512015-07-08 19:18:59 +03002547 dma_unmap_sg(&dev->pdev->dev, obj->pages->sgl, obj->pages->nents,
2548 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07002549
2550 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002551}
Daniel Vetter644ec022012-03-26 09:45:40 +02002552
Chris Wilson42d6ab42012-07-26 11:49:32 +01002553static void i915_gtt_color_adjust(struct drm_mm_node *node,
2554 unsigned long color,
Thierry Reding440fd522015-01-23 09:05:06 +01002555 u64 *start,
2556 u64 *end)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002557{
2558 if (node->color != color)
2559 *start += 4096;
2560
2561 if (!list_empty(&node->node_list)) {
2562 node = list_entry(node->node_list.next,
2563 struct drm_mm_node,
2564 node_list);
2565 if (node->allocated && node->color != color)
2566 *end -= 4096;
2567 }
2568}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002569
Daniel Vetterf548c0e2014-11-19 21:40:13 +01002570static int i915_gem_setup_global_gtt(struct drm_device *dev,
Michel Thierry088e0df2015-08-07 17:40:17 +01002571 u64 start,
2572 u64 mappable_end,
2573 u64 end)
Daniel Vetter644ec022012-03-26 09:45:40 +02002574{
Ben Widawskye78891c2013-01-25 16:41:04 -08002575 /* Let GEM Manage all of the aperture.
2576 *
2577 * However, leave one page at the end still bound to the scratch page.
2578 * There are a number of places where the hardware apparently prefetches
2579 * past the end of the object, and we've seen multiple hangs with the
2580 * GPU head pointer stuck in a batchbuffer bound at the last page of the
2581 * aperture. One page should be enough to keep any prefetching inside
2582 * of the aperture.
2583 */
Ben Widawsky40d749802013-07-31 16:59:59 -07002584 struct drm_i915_private *dev_priv = dev->dev_private;
2585 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002586 struct drm_mm_node *entry;
2587 struct drm_i915_gem_object *obj;
2588 unsigned long hole_start, hole_end;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002589 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02002590
Ben Widawsky35451cb2013-01-17 12:45:13 -08002591 BUG_ON(mappable_end > end);
2592
Chris Wilsoned2f3452012-11-15 11:32:19 +00002593 /* Subtract the guard page ... */
Ben Widawsky40d749802013-07-31 16:59:59 -07002594 drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002595
2596 dev_priv->gtt.base.start = start;
2597 dev_priv->gtt.base.total = end - start;
2598
2599 if (intel_vgpu_active(dev)) {
2600 ret = intel_vgt_balloon(dev);
2601 if (ret)
2602 return ret;
2603 }
2604
Chris Wilson42d6ab42012-07-26 11:49:32 +01002605 if (!HAS_LLC(dev))
Ben Widawsky93bd8642013-07-16 16:50:06 -07002606 dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02002607
Chris Wilsoned2f3452012-11-15 11:32:19 +00002608 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002609 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky40d749802013-07-31 16:59:59 -07002610 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002611
Michel Thierry088e0df2015-08-07 17:40:17 +01002612 DRM_DEBUG_KMS("reserving preallocated space: %llx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002613 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002614
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002615 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Ben Widawsky40d749802013-07-31 16:59:59 -07002616 ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002617 if (ret) {
2618 DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
2619 return ret;
2620 }
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002621 vma->bound |= GLOBAL_BIND;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002622 }
2623
Chris Wilsoned2f3452012-11-15 11:32:19 +00002624 /* Clear any non-preallocated blocks */
Ben Widawsky40d749802013-07-31 16:59:59 -07002625 drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00002626 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
2627 hole_start, hole_end);
Ben Widawsky782f1492014-02-20 11:50:33 -08002628 ggtt_vm->clear_range(ggtt_vm, hole_start,
2629 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002630 }
2631
2632 /* And finally clear the reserved guard page */
Ben Widawsky782f1492014-02-20 11:50:33 -08002633 ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002634
Daniel Vetterfa76da32014-08-06 20:19:54 +02002635 if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
2636 struct i915_hw_ppgtt *ppgtt;
2637
2638 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2639 if (!ppgtt)
2640 return -ENOMEM;
2641
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002642 ret = __hw_ppgtt_init(dev, ppgtt);
Michel Thierry4933d512015-03-24 15:46:22 +00002643 if (ret) {
Daniel Vetter061dd492015-04-14 17:35:13 +02002644 ppgtt->base.cleanup(&ppgtt->base);
Michel Thierry4933d512015-03-24 15:46:22 +00002645 kfree(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002646 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002647 }
Daniel Vetterfa76da32014-08-06 20:19:54 +02002648
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002649 if (ppgtt->base.allocate_va_range)
2650 ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
2651 ppgtt->base.total);
2652 if (ret) {
2653 ppgtt->base.cleanup(&ppgtt->base);
2654 kfree(ppgtt);
2655 return ret;
2656 }
2657
2658 ppgtt->base.clear_range(&ppgtt->base,
2659 ppgtt->base.start,
2660 ppgtt->base.total,
2661 true);
2662
Daniel Vetterfa76da32014-08-06 20:19:54 +02002663 dev_priv->mm.aliasing_ppgtt = ppgtt;
2664 }
2665
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002666 return 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002667}
2668
Ben Widawskyd7e50082012-12-18 10:31:25 -08002669void i915_gem_init_global_gtt(struct drm_device *dev)
2670{
2671 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002672 u64 gtt_size, mappable_size;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002673
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002674 gtt_size = dev_priv->gtt.base.total;
Ben Widawsky93d18792013-01-17 12:45:17 -08002675 mappable_size = dev_priv->gtt.mappable_end;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002676
Ben Widawskye78891c2013-01-25 16:41:04 -08002677 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002678}
2679
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002680void i915_global_gtt_cleanup(struct drm_device *dev)
2681{
2682 struct drm_i915_private *dev_priv = dev->dev_private;
2683 struct i915_address_space *vm = &dev_priv->gtt.base;
2684
Daniel Vetter70e32542014-08-06 15:04:57 +02002685 if (dev_priv->mm.aliasing_ppgtt) {
2686 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2687
2688 ppgtt->base.cleanup(&ppgtt->base);
2689 }
2690
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002691 if (drm_mm_initialized(&vm->mm)) {
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002692 if (intel_vgpu_active(dev))
2693 intel_vgt_deballoon();
2694
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002695 drm_mm_takedown(&vm->mm);
2696 list_del(&vm->global_link);
2697 }
2698
2699 vm->cleanup(vm);
2700}
Daniel Vetter70e32542014-08-06 15:04:57 +02002701
Daniel Vetter2c642b02015-04-14 17:35:26 +02002702static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002703{
2704 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2705 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2706 return snb_gmch_ctl << 20;
2707}
2708
Daniel Vetter2c642b02015-04-14 17:35:26 +02002709static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002710{
2711 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2712 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2713 if (bdw_gmch_ctl)
2714 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07002715
2716#ifdef CONFIG_X86_32
2717 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2718 if (bdw_gmch_ctl > 4)
2719 bdw_gmch_ctl = 4;
2720#endif
2721
Ben Widawsky9459d252013-11-03 16:53:55 -08002722 return bdw_gmch_ctl << 20;
2723}
2724
Daniel Vetter2c642b02015-04-14 17:35:26 +02002725static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002726{
2727 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2728 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2729
2730 if (gmch_ctrl)
2731 return 1 << (20 + gmch_ctrl);
2732
2733 return 0;
2734}
2735
Daniel Vetter2c642b02015-04-14 17:35:26 +02002736static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002737{
2738 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2739 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2740 return snb_gmch_ctl << 25; /* 32 MB units */
2741}
2742
Daniel Vetter2c642b02015-04-14 17:35:26 +02002743static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002744{
2745 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2746 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2747 return bdw_gmch_ctl << 25; /* 32 MB units */
2748}
2749
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002750static size_t chv_get_stolen_size(u16 gmch_ctrl)
2751{
2752 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2753 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2754
2755 /*
2756 * 0x0 to 0x10: 32MB increments starting at 0MB
2757 * 0x11 to 0x16: 4MB increments starting at 8MB
2758 * 0x17 to 0x1d: 4MB increments start at 36MB
2759 */
2760 if (gmch_ctrl < 0x11)
2761 return gmch_ctrl << 25;
2762 else if (gmch_ctrl < 0x17)
2763 return (gmch_ctrl - 0x11 + 2) << 22;
2764 else
2765 return (gmch_ctrl - 0x17 + 9) << 22;
2766}
2767
Damien Lespiau66375012014-01-09 18:02:46 +00002768static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2769{
2770 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2771 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2772
2773 if (gen9_gmch_ctl < 0xf0)
2774 return gen9_gmch_ctl << 25; /* 32 MB units */
2775 else
2776 /* 4MB increments starting at 0xf0 for 4MB */
2777 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2778}
2779
Ben Widawsky63340132013-11-04 19:32:22 -08002780static int ggtt_probe_common(struct drm_device *dev,
2781 size_t gtt_size)
2782{
2783 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002784 struct i915_page_scratch *scratch_page;
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002785 phys_addr_t gtt_phys_addr;
Ben Widawsky63340132013-11-04 19:32:22 -08002786
2787 /* For Modern GENs the PTEs and register space are split in the BAR */
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002788 gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
Ben Widawsky63340132013-11-04 19:32:22 -08002789 (pci_resource_len(dev->pdev, 0) / 2);
2790
Imre Deak2a073f892015-03-27 13:07:33 +02002791 /*
2792 * On BXT writes larger than 64 bit to the GTT pagetable range will be
2793 * dropped. For WC mappings in general we have 64 byte burst writes
2794 * when the WC buffer is flushed, so we can't use it, but have to
2795 * resort to an uncached mapping. The WC issue is easily caught by the
2796 * readback check when writing GTT PTE entries.
2797 */
2798 if (IS_BROXTON(dev))
2799 dev_priv->gtt.gsm = ioremap_nocache(gtt_phys_addr, gtt_size);
2800 else
2801 dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
Ben Widawsky63340132013-11-04 19:32:22 -08002802 if (!dev_priv->gtt.gsm) {
2803 DRM_ERROR("Failed to map the gtt page table\n");
2804 return -ENOMEM;
2805 }
2806
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002807 scratch_page = alloc_scratch_page(dev);
2808 if (IS_ERR(scratch_page)) {
Ben Widawsky63340132013-11-04 19:32:22 -08002809 DRM_ERROR("Scratch setup failed\n");
2810 /* iounmap will also get called at remove, but meh */
2811 iounmap(dev_priv->gtt.gsm);
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002812 return PTR_ERR(scratch_page);
Ben Widawsky63340132013-11-04 19:32:22 -08002813 }
2814
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002815 dev_priv->gtt.base.scratch_page = scratch_page;
2816
2817 return 0;
Ben Widawsky63340132013-11-04 19:32:22 -08002818}
2819
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002820/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2821 * bits. When using advanced contexts each context stores its own PAT, but
2822 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002823static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002824{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002825 uint64_t pat;
2826
2827 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2828 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2829 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2830 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2831 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2832 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2833 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2834 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2835
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08002836 if (!USES_PPGTT(dev_priv->dev))
2837 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2838 * so RTL will always use the value corresponding to
2839 * pat_sel = 000".
2840 * So let's disable cache for GGTT to avoid screen corruptions.
2841 * MOCS still can be used though.
2842 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2843 * before this patch, i.e. the same uncached + snooping access
2844 * like on gen6/7 seems to be in effect.
2845 * - So this just fixes blitter/render access. Again it looks
2846 * like it's not just uncached access, but uncached + snooping.
2847 * So we can still hold onto all our assumptions wrt cpu
2848 * clflushing on LLC machines.
2849 */
2850 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2851
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002852 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2853 * write would work. */
2854 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2855 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2856}
2857
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002858static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
2859{
2860 uint64_t pat;
2861
2862 /*
2863 * Map WB on BDW to snooped on CHV.
2864 *
2865 * Only the snoop bit has meaning for CHV, the rest is
2866 * ignored.
2867 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02002868 * The hardware will never snoop for certain types of accesses:
2869 * - CPU GTT (GMADR->GGTT->no snoop->memory)
2870 * - PPGTT page tables
2871 * - some other special cycles
2872 *
2873 * As with BDW, we also need to consider the following for GT accesses:
2874 * "For GGTT, there is NO pat_sel[2:0] from the entry,
2875 * so RTL will always use the value corresponding to
2876 * pat_sel = 000".
2877 * Which means we must set the snoop bit in PAT entry 0
2878 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002879 */
2880 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
2881 GEN8_PPAT(1, 0) |
2882 GEN8_PPAT(2, 0) |
2883 GEN8_PPAT(3, 0) |
2884 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
2885 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
2886 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
2887 GEN8_PPAT(7, CHV_PPAT_SNOOP);
2888
2889 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2890 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2891}
2892
Ben Widawsky63340132013-11-04 19:32:22 -08002893static int gen8_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002894 u64 *gtt_total,
Ben Widawsky63340132013-11-04 19:32:22 -08002895 size_t *stolen,
2896 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002897 u64 *mappable_end)
Ben Widawsky63340132013-11-04 19:32:22 -08002898{
2899 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002900 u64 gtt_size;
Ben Widawsky63340132013-11-04 19:32:22 -08002901 u16 snb_gmch_ctl;
2902 int ret;
2903
2904 /* TODO: We're not aware of mappable constraints on gen8 yet */
2905 *mappable_base = pci_resource_start(dev->pdev, 2);
2906 *mappable_end = pci_resource_len(dev->pdev, 2);
2907
2908 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
2909 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
2910
2911 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
2912
Damien Lespiau66375012014-01-09 18:02:46 +00002913 if (INTEL_INFO(dev)->gen >= 9) {
2914 *stolen = gen9_get_stolen_size(snb_gmch_ctl);
2915 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2916 } else if (IS_CHERRYVIEW(dev)) {
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002917 *stolen = chv_get_stolen_size(snb_gmch_ctl);
2918 gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
2919 } else {
2920 *stolen = gen8_get_stolen_size(snb_gmch_ctl);
2921 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2922 }
Ben Widawsky63340132013-11-04 19:32:22 -08002923
Michel Thierry07749ef2015-03-16 16:00:54 +00002924 *gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08002925
Sumit Singh5a4e33a2015-03-17 11:39:31 +02002926 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002927 chv_setup_private_ppat(dev_priv);
2928 else
2929 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002930
Ben Widawsky63340132013-11-04 19:32:22 -08002931 ret = ggtt_probe_common(dev, gtt_size);
2932
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002933 dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
2934 dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002935 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2936 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawsky63340132013-11-04 19:32:22 -08002937
2938 return ret;
2939}
2940
Ben Widawskybaa09f52013-01-24 13:49:57 -08002941static int gen6_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002942 u64 *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002943 size_t *stolen,
2944 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002945 u64 *mappable_end)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002946{
2947 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002948 unsigned int gtt_size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002949 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002950 int ret;
2951
Ben Widawsky41907dd2013-02-08 11:32:47 -08002952 *mappable_base = pci_resource_start(dev->pdev, 2);
2953 *mappable_end = pci_resource_len(dev->pdev, 2);
2954
Ben Widawskybaa09f52013-01-24 13:49:57 -08002955 /* 64/512MB is the current min/max we actually know of, but this is just
2956 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002957 */
Ben Widawsky41907dd2013-02-08 11:32:47 -08002958 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002959 DRM_ERROR("Unknown GMADR size (%llx)\n",
Ben Widawskybaa09f52013-01-24 13:49:57 -08002960 dev_priv->gtt.mappable_end);
2961 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002962 }
2963
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002964 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
2965 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08002966 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002967
Ben Widawskyc4ae25e2013-05-01 11:00:34 -07002968 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002969
Ben Widawsky63340132013-11-04 19:32:22 -08002970 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
Michel Thierry07749ef2015-03-16 16:00:54 +00002971 *gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002972
Ben Widawsky63340132013-11-04 19:32:22 -08002973 ret = ggtt_probe_common(dev, gtt_size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002974
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002975 dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
2976 dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002977 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2978 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002979
2980 return ret;
2981}
2982
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002983static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002984{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002985
2986 struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
Ben Widawsky5ed16782013-11-25 09:54:43 -08002987
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002988 iounmap(gtt->gsm);
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002989 free_scratch_page(vm->dev, vm->scratch_page);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002990}
2991
2992static int i915_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002993 u64 *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002994 size_t *stolen,
2995 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002996 u64 *mappable_end)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002997{
2998 struct drm_i915_private *dev_priv = dev->dev_private;
2999 int ret;
3000
Ben Widawskybaa09f52013-01-24 13:49:57 -08003001 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
3002 if (!ret) {
3003 DRM_ERROR("failed to set up gmch\n");
3004 return -EIO;
3005 }
3006
Ben Widawsky41907dd2013-02-08 11:32:47 -08003007 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003008
3009 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
Daniel Vetterd369d2d2015-04-14 17:35:25 +02003010 dev_priv->gtt.base.insert_entries = i915_ggtt_insert_entries;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003011 dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
Daniel Vetterd369d2d2015-04-14 17:35:25 +02003012 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
3013 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003014
Chris Wilsonc0a7f812013-12-30 12:16:15 +00003015 if (unlikely(dev_priv->gtt.do_idle_maps))
3016 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
3017
Ben Widawskybaa09f52013-01-24 13:49:57 -08003018 return 0;
3019}
3020
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003021static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003022{
3023 intel_gmch_remove();
3024}
3025
3026int i915_gem_gtt_init(struct drm_device *dev)
3027{
3028 struct drm_i915_private *dev_priv = dev->dev_private;
3029 struct i915_gtt *gtt = &dev_priv->gtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003030 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003031
Ben Widawskybaa09f52013-01-24 13:49:57 -08003032 if (INTEL_INFO(dev)->gen <= 5) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07003033 gtt->gtt_probe = i915_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003034 gtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08003035 } else if (INTEL_INFO(dev)->gen < 8) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07003036 gtt->gtt_probe = gen6_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003037 gtt->base.cleanup = gen6_gmch_remove;
Ben Widawsky4d15c142013-07-04 11:02:06 -07003038 if (IS_HASWELL(dev) && dev_priv->ellc_size)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003039 gtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07003040 else if (IS_HASWELL(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003041 gtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07003042 else if (IS_VALLEYVIEW(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003043 gtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01003044 else if (INTEL_INFO(dev)->gen >= 7)
3045 gtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07003046 else
Chris Wilson350ec882013-08-06 13:17:02 +01003047 gtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08003048 } else {
3049 dev_priv->gtt.gtt_probe = gen8_gmch_probe;
3050 dev_priv->gtt.base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003051 }
3052
Mika Kuoppalac114f762015-06-25 18:35:13 +03003053 gtt->base.dev = dev;
3054
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003055 ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
Ben Widawskyb2f21b42013-06-27 16:30:20 -07003056 &gtt->mappable_base, &gtt->mappable_end);
Ben Widawskya54c0c22013-01-24 14:45:00 -08003057 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003058 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003059
Ben Widawskybaa09f52013-01-24 13:49:57 -08003060 /* GMADR is the PCI mmio aperture into the global GTT. */
Mika Kuoppalac44ef602015-06-25 18:35:05 +03003061 DRM_INFO("Memory usable by graphics device = %lluM\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003062 gtt->base.total >> 20);
Mika Kuoppalac44ef602015-06-25 18:35:05 +03003063 DRM_DEBUG_DRIVER("GMADR size = %lldM\n", gtt->mappable_end >> 20);
Ben Widawskyb2f21b42013-06-27 16:30:20 -07003064 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02003065#ifdef CONFIG_INTEL_IOMMU
3066 if (intel_iommu_gfx_mapped)
3067 DRM_INFO("VT-d active for gfx access\n");
3068#endif
Daniel Vettercfa7c862014-04-29 11:53:58 +02003069 /*
3070 * i915.enable_ppgtt is read-only, so do an early pass to validate the
3071 * user's requested state against the hardware/driver capabilities. We
3072 * do this now so that we can print out any log messages once rather
3073 * than every time we check intel_enable_ppgtt().
3074 */
3075 i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
3076 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08003077
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003078 return 0;
Daniel Vetter644ec022012-03-26 09:45:40 +02003079}
Ben Widawsky6f65e292013-12-06 14:10:56 -08003080
Daniel Vetterfa423312015-04-14 17:35:23 +02003081void i915_gem_restore_gtt_mappings(struct drm_device *dev)
3082{
3083 struct drm_i915_private *dev_priv = dev->dev_private;
3084 struct drm_i915_gem_object *obj;
3085 struct i915_address_space *vm;
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003086 struct i915_vma *vma;
3087 bool flush;
Daniel Vetterfa423312015-04-14 17:35:23 +02003088
3089 i915_check_and_clear_faults(dev);
3090
3091 /* First fill our portion of the GTT with scratch pages */
3092 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
3093 dev_priv->gtt.base.start,
3094 dev_priv->gtt.base.total,
3095 true);
3096
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003097 /* Cache flush objects bound into GGTT and rebind them. */
3098 vm = &dev_priv->gtt.base;
Daniel Vetterfa423312015-04-14 17:35:23 +02003099 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003100 flush = false;
3101 list_for_each_entry(vma, &obj->vma_list, vma_link) {
3102 if (vma->vm != vm)
3103 continue;
Daniel Vetterfa423312015-04-14 17:35:23 +02003104
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003105 WARN_ON(i915_vma_bind(vma, obj->cache_level,
3106 PIN_UPDATE));
3107
3108 flush = true;
3109 }
3110
3111 if (flush)
3112 i915_gem_clflush_object(obj, obj->pin_display);
Daniel Vetterfa423312015-04-14 17:35:23 +02003113 }
3114
Daniel Vetterfa423312015-04-14 17:35:23 +02003115 if (INTEL_INFO(dev)->gen >= 8) {
3116 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
3117 chv_setup_private_ppat(dev_priv);
3118 else
3119 bdw_setup_private_ppat(dev_priv);
3120
3121 return;
3122 }
3123
3124 if (USES_PPGTT(dev)) {
3125 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3126 /* TODO: Perhaps it shouldn't be gen6 specific */
3127
3128 struct i915_hw_ppgtt *ppgtt =
3129 container_of(vm, struct i915_hw_ppgtt,
3130 base);
3131
3132 if (i915_is_ggtt(vm))
3133 ppgtt = dev_priv->mm.aliasing_ppgtt;
3134
3135 gen6_write_page_range(dev_priv, &ppgtt->pd,
3136 0, ppgtt->base.total);
3137 }
3138 }
3139
3140 i915_ggtt_flush(dev_priv);
3141}
3142
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003143static struct i915_vma *
3144__i915_gem_vma_create(struct drm_i915_gem_object *obj,
3145 struct i915_address_space *vm,
3146 const struct i915_ggtt_view *ggtt_view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08003147{
Dan Carpenterdabde5c2015-03-18 11:21:58 +03003148 struct i915_vma *vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003149
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003150 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
3151 return ERR_PTR(-EINVAL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01003152
3153 vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
Dan Carpenterdabde5c2015-03-18 11:21:58 +03003154 if (vma == NULL)
3155 return ERR_PTR(-ENOMEM);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003156
Ben Widawsky6f65e292013-12-06 14:10:56 -08003157 INIT_LIST_HEAD(&vma->vma_link);
3158 INIT_LIST_HEAD(&vma->mm_list);
3159 INIT_LIST_HEAD(&vma->exec_list);
3160 vma->vm = vm;
3161 vma->obj = obj;
3162
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003163 if (i915_is_ggtt(vm))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003164 vma->ggtt_view = *ggtt_view;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003165
Tvrtko Ursulinf7635662014-12-03 14:59:24 +00003166 list_add_tail(&vma->vma_link, &obj->vma_list);
3167 if (!i915_is_ggtt(vm))
Michel Thierrye07f0552014-08-19 15:49:41 +01003168 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
Ben Widawsky6f65e292013-12-06 14:10:56 -08003169
3170 return vma;
3171}
3172
3173struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003174i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
3175 struct i915_address_space *vm)
Ben Widawsky6f65e292013-12-06 14:10:56 -08003176{
3177 struct i915_vma *vma;
3178
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003179 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003180 if (!vma)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003181 vma = __i915_gem_vma_create(obj, vm,
3182 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003183
3184 return vma;
3185}
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003186
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003187struct i915_vma *
3188i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3189 const struct i915_ggtt_view *view)
3190{
3191 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
3192 struct i915_vma *vma;
3193
3194 if (WARN_ON(!view))
3195 return ERR_PTR(-EINVAL);
3196
3197 vma = i915_gem_obj_to_ggtt_view(obj, view);
3198
3199 if (IS_ERR(vma))
3200 return vma;
3201
3202 if (!vma)
3203 vma = __i915_gem_vma_create(obj, ggtt, view);
3204
3205 return vma;
3206
3207}
3208
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003209static void
3210rotate_pages(dma_addr_t *in, unsigned int width, unsigned int height,
3211 struct sg_table *st)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003212{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003213 unsigned int column, row;
3214 unsigned int src_idx;
3215 struct scatterlist *sg = st->sgl;
3216
3217 st->nents = 0;
3218
3219 for (column = 0; column < width; column++) {
3220 src_idx = width * (height - 1) + column;
3221 for (row = 0; row < height; row++) {
3222 st->nents++;
3223 /* We don't need the pages, but need to initialize
3224 * the entries so the sg list can be happily traversed.
3225 * The only thing we need are DMA addresses.
3226 */
3227 sg_set_page(sg, NULL, PAGE_SIZE, 0);
3228 sg_dma_address(sg) = in[src_idx];
3229 sg_dma_len(sg) = PAGE_SIZE;
3230 sg = sg_next(sg);
3231 src_idx -= width;
3232 }
3233 }
3234}
3235
3236static struct sg_table *
3237intel_rotate_fb_obj_pages(struct i915_ggtt_view *ggtt_view,
3238 struct drm_i915_gem_object *obj)
3239{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003240 struct intel_rotation_info *rot_info = &ggtt_view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01003241 unsigned int size_pages = rot_info->size >> PAGE_SHIFT;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003242 struct sg_page_iter sg_iter;
3243 unsigned long i;
3244 dma_addr_t *page_addr_list;
3245 struct sg_table *st;
Tvrtko Ursulin1d00dad2015-03-25 10:15:26 +00003246 int ret = -ENOMEM;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003247
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003248 /* Allocate a temporary list of source pages for random access. */
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01003249 page_addr_list = drm_malloc_ab(obj->base.size / PAGE_SIZE,
3250 sizeof(dma_addr_t));
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003251 if (!page_addr_list)
3252 return ERR_PTR(ret);
3253
3254 /* Allocate target SG list. */
3255 st = kmalloc(sizeof(*st), GFP_KERNEL);
3256 if (!st)
3257 goto err_st_alloc;
3258
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01003259 ret = sg_alloc_table(st, size_pages, GFP_KERNEL);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003260 if (ret)
3261 goto err_sg_alloc;
3262
3263 /* Populate source page list from the object. */
3264 i = 0;
3265 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
3266 page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
3267 i++;
3268 }
3269
3270 /* Rotate the pages. */
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01003271 rotate_pages(page_addr_list,
3272 rot_info->width_pages, rot_info->height_pages,
3273 st);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003274
3275 DRM_DEBUG_KMS(
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01003276 "Created rotated page mapping for object size %zu (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages).\n",
Tvrtko Ursulinc9f8fd22015-06-24 09:55:20 +01003277 obj->base.size, rot_info->pitch, rot_info->height,
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01003278 rot_info->pixel_format, rot_info->width_pages,
3279 rot_info->height_pages, size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003280
3281 drm_free_large(page_addr_list);
3282
3283 return st;
3284
3285err_sg_alloc:
3286 kfree(st);
3287err_st_alloc:
3288 drm_free_large(page_addr_list);
3289
3290 DRM_DEBUG_KMS(
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01003291 "Failed to create rotated mapping for object size %zu! (%d) (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages)\n",
Tvrtko Ursulinc9f8fd22015-06-24 09:55:20 +01003292 obj->base.size, ret, rot_info->pitch, rot_info->height,
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01003293 rot_info->pixel_format, rot_info->width_pages,
3294 rot_info->height_pages, size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003295 return ERR_PTR(ret);
3296}
3297
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003298static struct sg_table *
3299intel_partial_pages(const struct i915_ggtt_view *view,
3300 struct drm_i915_gem_object *obj)
3301{
3302 struct sg_table *st;
3303 struct scatterlist *sg;
3304 struct sg_page_iter obj_sg_iter;
3305 int ret = -ENOMEM;
3306
3307 st = kmalloc(sizeof(*st), GFP_KERNEL);
3308 if (!st)
3309 goto err_st_alloc;
3310
3311 ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
3312 if (ret)
3313 goto err_sg_alloc;
3314
3315 sg = st->sgl;
3316 st->nents = 0;
3317 for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
3318 view->params.partial.offset)
3319 {
3320 if (st->nents >= view->params.partial.size)
3321 break;
3322
3323 sg_set_page(sg, NULL, PAGE_SIZE, 0);
3324 sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
3325 sg_dma_len(sg) = PAGE_SIZE;
3326
3327 sg = sg_next(sg);
3328 st->nents++;
3329 }
3330
3331 return st;
3332
3333err_sg_alloc:
3334 kfree(st);
3335err_st_alloc:
3336 return ERR_PTR(ret);
3337}
3338
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02003339static int
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003340i915_get_ggtt_vma_pages(struct i915_vma *vma)
3341{
3342 int ret = 0;
3343
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003344 if (vma->ggtt_view.pages)
3345 return 0;
3346
3347 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
3348 vma->ggtt_view.pages = vma->obj->pages;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003349 else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
3350 vma->ggtt_view.pages =
3351 intel_rotate_fb_obj_pages(&vma->ggtt_view, vma->obj);
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003352 else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
3353 vma->ggtt_view.pages =
3354 intel_partial_pages(&vma->ggtt_view, vma->obj);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003355 else
3356 WARN_ONCE(1, "GGTT view %u not implemented!\n",
3357 vma->ggtt_view.type);
3358
3359 if (!vma->ggtt_view.pages) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003360 DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003361 vma->ggtt_view.type);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003362 ret = -EINVAL;
3363 } else if (IS_ERR(vma->ggtt_view.pages)) {
3364 ret = PTR_ERR(vma->ggtt_view.pages);
3365 vma->ggtt_view.pages = NULL;
3366 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
3367 vma->ggtt_view.type, ret);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003368 }
3369
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003370 return ret;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003371}
3372
3373/**
3374 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
3375 * @vma: VMA to map
3376 * @cache_level: mapping cache level
3377 * @flags: flags like global or local mapping
3378 *
3379 * DMA addresses are taken from the scatter-gather table of this object (or of
3380 * this VMA in case of non-default GGTT views) and PTE entries set up.
3381 * Note that DMA addresses are also the only part of the SG table we care about.
3382 */
3383int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3384 u32 flags)
3385{
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003386 int ret;
3387 u32 bind_flags;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03003388
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003389 if (WARN_ON(flags == 0))
3390 return -EINVAL;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03003391
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003392 bind_flags = 0;
Daniel Vetter08755462015-04-20 09:04:05 -07003393 if (flags & PIN_GLOBAL)
3394 bind_flags |= GLOBAL_BIND;
3395 if (flags & PIN_USER)
3396 bind_flags |= LOCAL_BIND;
3397
3398 if (flags & PIN_UPDATE)
3399 bind_flags |= vma->bound;
3400 else
3401 bind_flags &= ~vma->bound;
3402
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003403 if (bind_flags == 0)
3404 return 0;
3405
3406 if (vma->bound == 0 && vma->vm->allocate_va_range) {
3407 trace_i915_va_alloc(vma->vm,
3408 vma->node.start,
3409 vma->node.size,
3410 VM_TO_TRACE_NAME(vma->vm));
3411
Mika Kuoppalab2dd4512015-06-25 18:35:15 +03003412 /* XXX: i915_vma_pin() will fix this +- hack */
3413 vma->pin_count++;
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003414 ret = vma->vm->allocate_va_range(vma->vm,
3415 vma->node.start,
3416 vma->node.size);
Mika Kuoppalab2dd4512015-06-25 18:35:15 +03003417 vma->pin_count--;
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003418 if (ret)
3419 return ret;
3420 }
3421
3422 ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02003423 if (ret)
3424 return ret;
Daniel Vetter08755462015-04-20 09:04:05 -07003425
3426 vma->bound |= bind_flags;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003427
3428 return 0;
3429}
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003430
3431/**
3432 * i915_ggtt_view_size - Get the size of a GGTT view.
3433 * @obj: Object the view is of.
3434 * @view: The view in question.
3435 *
3436 * @return The size of the GGTT view in bytes.
3437 */
3438size_t
3439i915_ggtt_view_size(struct drm_i915_gem_object *obj,
3440 const struct i915_ggtt_view *view)
3441{
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01003442 if (view->type == I915_GGTT_VIEW_NORMAL) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003443 return obj->base.size;
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01003444 } else if (view->type == I915_GGTT_VIEW_ROTATED) {
3445 return view->rotation_info.size;
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003446 } else if (view->type == I915_GGTT_VIEW_PARTIAL) {
3447 return view->params.partial.size << PAGE_SHIFT;
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003448 } else {
3449 WARN_ONCE(1, "GGTT view %u not implemented!\n", view->type);
3450 return obj->base.size;
3451 }
3452}