blob: 58ba5d3f9e5f7ecb1dba965a203caa4e8472c914 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
3 *
4 * Note: This driver is a cleanroom reimplementation based on reverse
5 * engineered documentation written by Carl-Daniel Hailfinger
Ayaz Abdulla87046e52006-12-19 23:33:32 -05006 * and Andrew de Quincey.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
9 * trademarks of NVIDIA Corporation in the United States and other
10 * countries.
11 *
Manfred Spraul18360982005-12-24 14:19:24 +010012 * Copyright (C) 2003,4,5 Manfred Spraul
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 * Copyright (C) 2004 Andrew de Quincey (wol support)
14 * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
15 * IRQ rate fixes, bigendian fixes, cleanups, verification)
Ayaz Abdullaf1405d322009-01-09 11:03:54 +000016 * Copyright (c) 2004,2005,2006,2007,2008,2009 NVIDIA Corporation
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 *
18 * This program is free software; you can redistribute it and/or modify
19 * it under the terms of the GNU General Public License as published by
20 * the Free Software Foundation; either version 2 of the License, or
21 * (at your option) any later version.
22 *
23 * This program is distributed in the hope that it will be useful,
24 * but WITHOUT ANY WARRANTY; without even the implied warranty of
25 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
26 * GNU General Public License for more details.
27 *
28 * You should have received a copy of the GNU General Public License
Jeff Kirsher0ab75ae2013-12-06 06:28:43 -080029 * along with this program; if not, see <http://www.gnu.org/licenses/>.
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070031 * Known bugs:
32 * We suspect that on some hardware no TX done interrupts are generated.
33 * This means recovery from netif_stop_queue only happens if the hw timer
34 * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
35 * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
36 * If your hardware reliably generates tx done interrupts, then you can remove
37 * DEV_NEED_TIMERIRQ from the driver_data flags.
38 * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
39 * superfluous timer interrupts from the nic.
40 */
Joe Perches294a5542010-11-29 07:41:56 +000041
42#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
43
Ayaz Abdulla3e1a3ce2009-03-05 08:02:38 +000044#define FORCEDETH_VERSION "0.64"
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#define DRV_NAME "forcedeth"
46
47#include <linux/module.h>
48#include <linux/types.h>
49#include <linux/pci.h>
50#include <linux/interrupt.h>
51#include <linux/netdevice.h>
52#include <linux/etherdevice.h>
53#include <linux/delay.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040054#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#include <linux/spinlock.h>
56#include <linux/ethtool.h>
57#include <linux/timer.h>
58#include <linux/skbuff.h>
59#include <linux/mii.h>
60#include <linux/random.h>
Manfred Spraul22c6d142005-04-19 21:17:09 +020061#include <linux/if_vlan.h>
Matthias Gehre910638a2006-03-28 01:56:48 -080062#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090063#include <linux/slab.h>
Szymon Janc5504e132010-11-27 08:39:45 +000064#include <linux/uaccess.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040065#include <linux/prefetch.h>
david decotignyf5d827a2011-11-16 12:15:13 +000066#include <linux/u64_stats_sync.h>
67#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070068
69#include <asm/irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070070
Stephen Hemmingerbea33482007-10-03 16:41:36 -070071#define TX_WORK_PER_LOOP 64
72#define RX_WORK_PER_LOOP 64
Linus Torvalds1da177e2005-04-16 15:20:36 -070073
74/*
75 * Hardware access:
76 */
77
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +000078#define DEV_NEED_TIMERIRQ 0x0000001 /* set the timer irq flag in the irq mask */
79#define DEV_NEED_LINKTIMER 0x0000002 /* poll link settings. Relies on the timer irq */
80#define DEV_HAS_LARGEDESC 0x0000004 /* device supports jumbo frames and needs packet format 2 */
81#define DEV_HAS_HIGH_DMA 0x0000008 /* device supports 64bit dma */
82#define DEV_HAS_CHECKSUM 0x0000010 /* device supports tx and rx checksum offloads */
83#define DEV_HAS_VLAN 0x0000020 /* device supports vlan tagging and striping */
84#define DEV_HAS_MSI 0x0000040 /* device supports MSI */
85#define DEV_HAS_MSI_X 0x0000080 /* device supports MSI-X */
86#define DEV_HAS_POWER_CNTRL 0x0000100 /* device supports power savings */
87#define DEV_HAS_STATISTICS_V1 0x0000200 /* device supports hw statistics version 1 */
Mike Ditto7b5e0782010-07-25 21:54:28 -070088#define DEV_HAS_STATISTICS_V2 0x0000400 /* device supports hw statistics version 2 */
89#define DEV_HAS_STATISTICS_V3 0x0000800 /* device supports hw statistics version 3 */
90#define DEV_HAS_STATISTICS_V12 0x0000600 /* device supports hw statistics version 1 and 2 */
91#define DEV_HAS_STATISTICS_V123 0x0000e00 /* device supports hw statistics version 1, 2, and 3 */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +000092#define DEV_HAS_TEST_EXTENDED 0x0001000 /* device supports extended diagnostic test */
93#define DEV_HAS_MGMT_UNIT 0x0002000 /* device supports management unit */
94#define DEV_HAS_CORRECT_MACADDR 0x0004000 /* device supports correct mac address order */
95#define DEV_HAS_COLLISION_FIX 0x0008000 /* device supports tx collision fix */
96#define DEV_HAS_PAUSEFRAME_TX_V1 0x0010000 /* device supports tx pause frames version 1 */
97#define DEV_HAS_PAUSEFRAME_TX_V2 0x0020000 /* device supports tx pause frames version 2 */
98#define DEV_HAS_PAUSEFRAME_TX_V3 0x0040000 /* device supports tx pause frames version 3 */
99#define DEV_NEED_TX_LIMIT 0x0080000 /* device needs to limit tx */
100#define DEV_NEED_TX_LIMIT2 0x0180000 /* device needs to limit tx, expect for some revs */
101#define DEV_HAS_GEAR_MODE 0x0200000 /* device supports gear mode */
102#define DEV_NEED_PHY_INIT_FIX 0x0400000 /* device needs specific phy workaround */
103#define DEV_NEED_LOW_POWER_FIX 0x0800000 /* device needs special power up workaround */
104#define DEV_NEED_MSI_FIX 0x1000000 /* device needs msi workaround */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105
106enum {
107 NvRegIrqStatus = 0x000,
108#define NVREG_IRQSTAT_MIIEVENT 0x040
Ayaz Abdulladaa91a92009-02-07 00:25:00 -0800109#define NVREG_IRQSTAT_MASK 0x83ff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110 NvRegIrqMask = 0x004,
111#define NVREG_IRQ_RX_ERROR 0x0001
112#define NVREG_IRQ_RX 0x0002
113#define NVREG_IRQ_RX_NOBUF 0x0004
114#define NVREG_IRQ_TX_ERR 0x0008
Manfred Spraulc2dba062005-07-31 18:29:47 +0200115#define NVREG_IRQ_TX_OK 0x0010
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116#define NVREG_IRQ_TIMER 0x0020
117#define NVREG_IRQ_LINK 0x0040
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500118#define NVREG_IRQ_RX_FORCED 0x0080
119#define NVREG_IRQ_TX_FORCED 0x0100
Ayaz Abdulladaa91a92009-02-07 00:25:00 -0800120#define NVREG_IRQ_RECOVER_ERROR 0x8200
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500121#define NVREG_IRQMASK_THROUGHPUT 0x00df
Ayaz Abdulla096a4582007-05-21 20:23:11 -0400122#define NVREG_IRQMASK_CPU 0x0060
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500123#define NVREG_IRQ_TX_ALL (NVREG_IRQ_TX_ERR|NVREG_IRQ_TX_OK|NVREG_IRQ_TX_FORCED)
124#define NVREG_IRQ_RX_ALL (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_RX_FORCED)
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500125#define NVREG_IRQ_OTHER (NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RECOVER_ERROR)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200126
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127 NvRegUnknownSetupReg6 = 0x008,
128#define NVREG_UNKSETUP6_VAL 3
129
130/*
131 * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
132 * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
133 */
134 NvRegPollingInterval = 0x00c,
Ayaz Abdulla6cef67a2009-03-05 08:02:30 +0000135#define NVREG_POLL_DEFAULT_THROUGHPUT 65535 /* backup tx cleanup if loop max reached */
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500136#define NVREG_POLL_DEFAULT_CPU 13
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500137 NvRegMSIMap0 = 0x020,
138 NvRegMSIMap1 = 0x024,
139 NvRegMSIIrqMask = 0x030,
140#define NVREG_MSI_VECTOR_0_ENABLED 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141 NvRegMisc1 = 0x080,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400142#define NVREG_MISC1_PAUSE_TX 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143#define NVREG_MISC1_HD 0x02
144#define NVREG_MISC1_FORCE 0x3b0f3c
145
Ayaz Abdulla0a626772008-01-13 16:02:42 -0500146 NvRegMacReset = 0x34,
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400147#define NVREG_MAC_RESET_ASSERT 0x0F3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148 NvRegTransmitterControl = 0x084,
149#define NVREG_XMITCTL_START 0x01
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500150#define NVREG_XMITCTL_MGMT_ST 0x40000000
151#define NVREG_XMITCTL_SYNC_MASK 0x000f0000
152#define NVREG_XMITCTL_SYNC_NOT_READY 0x0
153#define NVREG_XMITCTL_SYNC_PHY_INIT 0x00040000
154#define NVREG_XMITCTL_MGMT_SEMA_MASK 0x00000f00
155#define NVREG_XMITCTL_MGMT_SEMA_FREE 0x0
156#define NVREG_XMITCTL_HOST_SEMA_MASK 0x0000f000
157#define NVREG_XMITCTL_HOST_SEMA_ACQ 0x0000f000
158#define NVREG_XMITCTL_HOST_LOADED 0x00004000
Ayaz Abdullaf35723e2003-02-20 03:03:54 -0500159#define NVREG_XMITCTL_TX_PATH_EN 0x01000000
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800160#define NVREG_XMITCTL_DATA_START 0x00100000
161#define NVREG_XMITCTL_DATA_READY 0x00010000
162#define NVREG_XMITCTL_DATA_ERROR 0x00020000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163 NvRegTransmitterStatus = 0x088,
164#define NVREG_XMITSTAT_BUSY 0x01
165
166 NvRegPacketFilterFlags = 0x8c,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400167#define NVREG_PFF_PAUSE_RX 0x08
168#define NVREG_PFF_ALWAYS 0x7F0000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169#define NVREG_PFF_PROMISC 0x80
170#define NVREG_PFF_MYADDR 0x20
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400171#define NVREG_PFF_LOOPBACK 0x10
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172
173 NvRegOffloadConfig = 0x90,
174#define NVREG_OFFLOAD_HOMEPHY 0x601
175#define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
176 NvRegReceiverControl = 0x094,
177#define NVREG_RCVCTL_START 0x01
Ayaz Abdullaf35723e2003-02-20 03:03:54 -0500178#define NVREG_RCVCTL_RX_PATH_EN 0x01000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 NvRegReceiverStatus = 0x98,
180#define NVREG_RCVSTAT_BUSY 0x01
181
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700182 NvRegSlotTime = 0x9c,
183#define NVREG_SLOTTIME_LEGBF_ENABLED 0x80000000
184#define NVREG_SLOTTIME_10_100_FULL 0x00007f00
Szymon Janc78aea4f2010-11-27 08:39:43 +0000185#define NVREG_SLOTTIME_1000_FULL 0x0003ff00
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700186#define NVREG_SLOTTIME_HALF 0x0000ff00
Szymon Janc78aea4f2010-11-27 08:39:43 +0000187#define NVREG_SLOTTIME_DEFAULT 0x00007f00
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700188#define NVREG_SLOTTIME_MASK 0x000000ff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189
Ayaz Abdulla9744e212006-07-06 16:45:58 -0400190 NvRegTxDeferral = 0xA0,
Ayaz Abdullafd9b5582008-02-05 12:29:49 -0500191#define NVREG_TX_DEFERRAL_DEFAULT 0x15050f
192#define NVREG_TX_DEFERRAL_RGMII_10_100 0x16070f
193#define NVREG_TX_DEFERRAL_RGMII_1000 0x14050f
194#define NVREG_TX_DEFERRAL_RGMII_STRETCH_10 0x16190f
195#define NVREG_TX_DEFERRAL_RGMII_STRETCH_100 0x16300f
196#define NVREG_TX_DEFERRAL_MII_STRETCH 0x152000
Ayaz Abdulla9744e212006-07-06 16:45:58 -0400197 NvRegRxDeferral = 0xA4,
198#define NVREG_RX_DEFERRAL_DEFAULT 0x16
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199 NvRegMacAddrA = 0xA8,
200 NvRegMacAddrB = 0xAC,
201 NvRegMulticastAddrA = 0xB0,
202#define NVREG_MCASTADDRA_FORCE 0x01
203 NvRegMulticastAddrB = 0xB4,
204 NvRegMulticastMaskA = 0xB8,
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -0500205#define NVREG_MCASTMASKA_NONE 0xffffffff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206 NvRegMulticastMaskB = 0xBC,
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -0500207#define NVREG_MCASTMASKB_NONE 0xffff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208
209 NvRegPhyInterface = 0xC0,
210#define PHY_RGMII 0x10000000
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700211 NvRegBackOffControl = 0xC4,
212#define NVREG_BKOFFCTRL_DEFAULT 0x70000000
213#define NVREG_BKOFFCTRL_SEED_MASK 0x000003ff
214#define NVREG_BKOFFCTRL_SELECT 24
215#define NVREG_BKOFFCTRL_GEAR 12
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216
217 NvRegTxRingPhysAddr = 0x100,
218 NvRegRxRingPhysAddr = 0x104,
219 NvRegRingSizes = 0x108,
220#define NVREG_RINGSZ_TXSHIFT 0
221#define NVREG_RINGSZ_RXSHIFT 16
Ayaz Abdulla5070d342006-07-31 12:05:01 -0400222 NvRegTransmitPoll = 0x10c,
223#define NVREG_TRANSMITPOLL_MAC_ADDR_REV 0x00008000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224 NvRegLinkSpeed = 0x110,
225#define NVREG_LINKSPEED_FORCE 0x10000
226#define NVREG_LINKSPEED_10 1000
227#define NVREG_LINKSPEED_100 100
228#define NVREG_LINKSPEED_1000 50
229#define NVREG_LINKSPEED_MASK (0xFFF)
230 NvRegUnknownSetupReg5 = 0x130,
231#define NVREG_UNKSETUP5_BIT31 (1<<31)
Ayaz Abdulla95d161c2006-07-06 16:46:25 -0400232 NvRegTxWatermark = 0x13c,
233#define NVREG_TX_WM_DESC1_DEFAULT 0x0200010
234#define NVREG_TX_WM_DESC2_3_DEFAULT 0x1e08000
235#define NVREG_TX_WM_DESC2_3_1000 0xfe08000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236 NvRegTxRxControl = 0x144,
237#define NVREG_TXRXCTL_KICK 0x0001
238#define NVREG_TXRXCTL_BIT1 0x0002
239#define NVREG_TXRXCTL_BIT2 0x0004
240#define NVREG_TXRXCTL_IDLE 0x0008
241#define NVREG_TXRXCTL_RESET 0x0010
242#define NVREG_TXRXCTL_RXCHECK 0x0400
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400243#define NVREG_TXRXCTL_DESC_1 0
Ayaz Abdullad2f78412007-01-09 13:30:02 -0500244#define NVREG_TXRXCTL_DESC_2 0x002100
245#define NVREG_TXRXCTL_DESC_3 0xc02200
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500246#define NVREG_TXRXCTL_VLANSTRIP 0x00040
247#define NVREG_TXRXCTL_VLANINS 0x00080
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500248 NvRegTxRingPhysAddrHigh = 0x148,
249 NvRegRxRingPhysAddrHigh = 0x14C,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400250 NvRegTxPauseFrame = 0x170,
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -0500251#define NVREG_TX_PAUSEFRAME_DISABLE 0x0fff0080
252#define NVREG_TX_PAUSEFRAME_ENABLE_V1 0x01800010
253#define NVREG_TX_PAUSEFRAME_ENABLE_V2 0x056003f0
254#define NVREG_TX_PAUSEFRAME_ENABLE_V3 0x09f00880
Ayaz Abdulla9a33e882008-08-06 12:12:34 -0400255 NvRegTxPauseFrameLimit = 0x174,
256#define NVREG_TX_PAUSEFRAMELIMIT_ENABLE 0x00010000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 NvRegMIIStatus = 0x180,
258#define NVREG_MIISTAT_ERROR 0x0001
259#define NVREG_MIISTAT_LINKCHANGE 0x0008
Ayaz Abdullaeb798422008-02-04 15:14:04 -0500260#define NVREG_MIISTAT_MASK_RW 0x0007
261#define NVREG_MIISTAT_MASK_ALL 0x000f
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500262 NvRegMIIMask = 0x184,
263#define NVREG_MII_LINKCHANGE 0x0008
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264
265 NvRegAdapterControl = 0x188,
266#define NVREG_ADAPTCTL_START 0x02
267#define NVREG_ADAPTCTL_LINKUP 0x04
268#define NVREG_ADAPTCTL_PHYVALID 0x40000
269#define NVREG_ADAPTCTL_RUNNING 0x100000
270#define NVREG_ADAPTCTL_PHYSHIFT 24
271 NvRegMIISpeed = 0x18c,
272#define NVREG_MIISPEED_BIT8 (1<<8)
273#define NVREG_MIIDELAY 5
274 NvRegMIIControl = 0x190,
275#define NVREG_MIICTL_INUSE 0x08000
276#define NVREG_MIICTL_WRITE 0x00400
277#define NVREG_MIICTL_ADDRSHIFT 5
278 NvRegMIIData = 0x194,
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400279 NvRegTxUnicast = 0x1a0,
280 NvRegTxMulticast = 0x1a4,
281 NvRegTxBroadcast = 0x1a8,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 NvRegWakeUpFlags = 0x200,
283#define NVREG_WAKEUPFLAGS_VAL 0x7770
284#define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
285#define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
286#define NVREG_WAKEUPFLAGS_D3SHIFT 12
287#define NVREG_WAKEUPFLAGS_D2SHIFT 8
288#define NVREG_WAKEUPFLAGS_D1SHIFT 4
289#define NVREG_WAKEUPFLAGS_D0SHIFT 0
290#define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
291#define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
292#define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
293#define NVREG_WAKEUPFLAGS_ENABLE 0x1111
294
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800295 NvRegMgmtUnitGetVersion = 0x204,
Szymon Janc78aea4f2010-11-27 08:39:43 +0000296#define NVREG_MGMTUNITGETVERSION 0x01
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800297 NvRegMgmtUnitVersion = 0x208,
298#define NVREG_MGMTUNITVERSION 0x08
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299 NvRegPowerCap = 0x268,
300#define NVREG_POWERCAP_D3SUPP (1<<30)
301#define NVREG_POWERCAP_D2SUPP (1<<26)
302#define NVREG_POWERCAP_D1SUPP (1<<25)
303 NvRegPowerState = 0x26c,
304#define NVREG_POWERSTATE_POWEREDUP 0x8000
305#define NVREG_POWERSTATE_VALID 0x0100
306#define NVREG_POWERSTATE_MASK 0x0003
307#define NVREG_POWERSTATE_D0 0x0000
308#define NVREG_POWERSTATE_D1 0x0001
309#define NVREG_POWERSTATE_D2 0x0002
310#define NVREG_POWERSTATE_D3 0x0003
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800311 NvRegMgmtUnitControl = 0x278,
312#define NVREG_MGMTUNITCONTROL_INUSE 0x20000
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400313 NvRegTxCnt = 0x280,
314 NvRegTxZeroReXmt = 0x284,
315 NvRegTxOneReXmt = 0x288,
316 NvRegTxManyReXmt = 0x28c,
317 NvRegTxLateCol = 0x290,
318 NvRegTxUnderflow = 0x294,
319 NvRegTxLossCarrier = 0x298,
320 NvRegTxExcessDef = 0x29c,
321 NvRegTxRetryErr = 0x2a0,
322 NvRegRxFrameErr = 0x2a4,
323 NvRegRxExtraByte = 0x2a8,
324 NvRegRxLateCol = 0x2ac,
325 NvRegRxRunt = 0x2b0,
326 NvRegRxFrameTooLong = 0x2b4,
327 NvRegRxOverflow = 0x2b8,
328 NvRegRxFCSErr = 0x2bc,
329 NvRegRxFrameAlignErr = 0x2c0,
330 NvRegRxLenErr = 0x2c4,
331 NvRegRxUnicast = 0x2c8,
332 NvRegRxMulticast = 0x2cc,
333 NvRegRxBroadcast = 0x2d0,
334 NvRegTxDef = 0x2d4,
335 NvRegTxFrame = 0x2d8,
336 NvRegRxCnt = 0x2dc,
337 NvRegTxPause = 0x2e0,
338 NvRegRxPause = 0x2e4,
339 NvRegRxDropFrame = 0x2e8,
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500340 NvRegVlanControl = 0x300,
341#define NVREG_VLANCONTROL_ENABLE 0x2000
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500342 NvRegMSIXMap0 = 0x3e0,
343 NvRegMSIXMap1 = 0x3e4,
344 NvRegMSIXIrqStatus = 0x3f0,
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400345
346 NvRegPowerState2 = 0x600,
Ayaz Abdulla1545e202008-09-22 09:55:35 -0400347#define NVREG_POWERSTATE2_POWERUP_MASK 0x0F15
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400348#define NVREG_POWERSTATE2_POWERUP_REV_A3 0x0001
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400349#define NVREG_POWERSTATE2_PHY_RESET 0x0004
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +0000350#define NVREG_POWERSTATE2_GATE_CLOCKS 0x0F00
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351};
352
353/* Big endian: should work, but is untested */
354struct ring_desc {
Stephen Hemmingera8bed492006-07-27 18:50:09 -0700355 __le32 buf;
356 __le32 flaglen;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357};
358
Manfred Spraulee733622005-07-31 18:32:26 +0200359struct ring_desc_ex {
Stephen Hemmingera8bed492006-07-27 18:50:09 -0700360 __le32 bufhigh;
361 __le32 buflow;
362 __le32 txvlan;
363 __le32 flaglen;
Manfred Spraulee733622005-07-31 18:32:26 +0200364};
365
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700366union ring_type {
Szymon Janc78aea4f2010-11-27 08:39:43 +0000367 struct ring_desc *orig;
368 struct ring_desc_ex *ex;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700369};
Manfred Spraulee733622005-07-31 18:32:26 +0200370
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371#define FLAG_MASK_V1 0xffff0000
372#define FLAG_MASK_V2 0xffffc000
373#define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
374#define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
375
376#define NV_TX_LASTPACKET (1<<16)
377#define NV_TX_RETRYERROR (1<<19)
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700378#define NV_TX_RETRYCOUNT_MASK (0xF<<20)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200379#define NV_TX_FORCED_INTERRUPT (1<<24)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380#define NV_TX_DEFERRED (1<<26)
381#define NV_TX_CARRIERLOST (1<<27)
382#define NV_TX_LATECOLLISION (1<<28)
383#define NV_TX_UNDERFLOW (1<<29)
384#define NV_TX_ERROR (1<<30)
385#define NV_TX_VALID (1<<31)
386
387#define NV_TX2_LASTPACKET (1<<29)
388#define NV_TX2_RETRYERROR (1<<18)
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700389#define NV_TX2_RETRYCOUNT_MASK (0xF<<19)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200390#define NV_TX2_FORCED_INTERRUPT (1<<30)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391#define NV_TX2_DEFERRED (1<<25)
392#define NV_TX2_CARRIERLOST (1<<26)
393#define NV_TX2_LATECOLLISION (1<<27)
394#define NV_TX2_UNDERFLOW (1<<28)
395/* error and valid are the same for both */
396#define NV_TX2_ERROR (1<<30)
397#define NV_TX2_VALID (1<<31)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -0400398#define NV_TX2_TSO (1<<28)
399#define NV_TX2_TSO_SHIFT 14
Ayaz Abdullafa454592006-01-05 22:45:45 -0800400#define NV_TX2_TSO_MAX_SHIFT 14
401#define NV_TX2_TSO_MAX_SIZE (1<<NV_TX2_TSO_MAX_SHIFT)
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400402#define NV_TX2_CHECKSUM_L3 (1<<27)
403#define NV_TX2_CHECKSUM_L4 (1<<26)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500405#define NV_TX3_VLAN_TAG_PRESENT (1<<18)
406
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407#define NV_RX_DESCRIPTORVALID (1<<16)
408#define NV_RX_MISSEDFRAME (1<<17)
Antonio Ospitecef33c82014-06-04 14:03:47 +0200409#define NV_RX_SUBTRACT1 (1<<18)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410#define NV_RX_ERROR1 (1<<23)
411#define NV_RX_ERROR2 (1<<24)
412#define NV_RX_ERROR3 (1<<25)
413#define NV_RX_ERROR4 (1<<26)
414#define NV_RX_CRCERR (1<<27)
415#define NV_RX_OVERFLOW (1<<28)
416#define NV_RX_FRAMINGERR (1<<29)
417#define NV_RX_ERROR (1<<30)
418#define NV_RX_AVAIL (1<<31)
Ayaz Abdulla1ef68412008-08-06 12:11:03 -0400419#define NV_RX_ERROR_MASK (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3|NV_RX_ERROR4|NV_RX_CRCERR|NV_RX_OVERFLOW|NV_RX_FRAMINGERR)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420
421#define NV_RX2_CHECKSUMMASK (0x1C000000)
Ayaz Abdullabfaffe82008-01-13 16:02:55 -0500422#define NV_RX2_CHECKSUM_IP (0x10000000)
423#define NV_RX2_CHECKSUM_IP_TCP (0x14000000)
424#define NV_RX2_CHECKSUM_IP_UDP (0x18000000)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425#define NV_RX2_DESCRIPTORVALID (1<<29)
Antonio Ospitecef33c82014-06-04 14:03:47 +0200426#define NV_RX2_SUBTRACT1 (1<<25)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427#define NV_RX2_ERROR1 (1<<18)
428#define NV_RX2_ERROR2 (1<<19)
429#define NV_RX2_ERROR3 (1<<20)
430#define NV_RX2_ERROR4 (1<<21)
431#define NV_RX2_CRCERR (1<<22)
432#define NV_RX2_OVERFLOW (1<<23)
433#define NV_RX2_FRAMINGERR (1<<24)
434/* error and avail are the same for both */
435#define NV_RX2_ERROR (1<<30)
436#define NV_RX2_AVAIL (1<<31)
Ayaz Abdulla1ef68412008-08-06 12:11:03 -0400437#define NV_RX2_ERROR_MASK (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3|NV_RX2_ERROR4|NV_RX2_CRCERR|NV_RX2_OVERFLOW|NV_RX2_FRAMINGERR)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500439#define NV_RX3_VLAN_TAG_PRESENT (1<<16)
440#define NV_RX3_VLAN_TAG_MASK (0x0000FFFF)
441
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300442/* Miscellaneous hardware related defines: */
Szymon Janc78aea4f2010-11-27 08:39:43 +0000443#define NV_PCI_REGSZ_VER1 0x270
444#define NV_PCI_REGSZ_VER2 0x2d4
445#define NV_PCI_REGSZ_VER3 0x604
446#define NV_PCI_REGSZ_MAX 0x604
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447
448/* various timeout delays: all in usec */
449#define NV_TXRX_RESET_DELAY 4
450#define NV_TXSTOP_DELAY1 10
451#define NV_TXSTOP_DELAY1MAX 500000
452#define NV_TXSTOP_DELAY2 100
453#define NV_RXSTOP_DELAY1 10
454#define NV_RXSTOP_DELAY1MAX 500000
455#define NV_RXSTOP_DELAY2 100
456#define NV_SETUP5_DELAY 5
457#define NV_SETUP5_DELAYMAX 50000
458#define NV_POWERUP_DELAY 5
459#define NV_POWERUP_DELAYMAX 5000
460#define NV_MIIBUSY_DELAY 50
461#define NV_MIIPHY_DELAY 10
462#define NV_MIIPHY_DELAYMAX 10000
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400463#define NV_MAC_RESET_DELAY 64
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464
465#define NV_WAKEUPPATTERNS 5
466#define NV_WAKEUPMASKENTRIES 4
467
468/* General driver defaults */
469#define NV_WATCHDOG_TIMEO (5*HZ)
470
Ayaz Abdulla6cef67a2009-03-05 08:02:30 +0000471#define RX_RING_DEFAULT 512
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400472#define TX_RING_DEFAULT 256
473#define RX_RING_MIN 128
474#define TX_RING_MIN 64
475#define RING_MAX_DESC_VER_1 1024
476#define RING_MAX_DESC_VER_2_3 16384
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477
478/* rx/tx mac addr + type + vlan + align + slack*/
Manfred Sprauld81c0982005-07-31 18:20:30 +0200479#define NV_RX_HEADERS (64)
480/* even more slack. */
481#define NV_RX_ALLOC_PAD (64)
482
483/* maximum mtu size */
484#define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
485#define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486
487#define OOM_REFILL (1+HZ/20)
488#define POLL_WAIT (1+HZ/100)
489#define LINK_TIMEOUT (3*HZ)
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400490#define STATS_INTERVAL (10*HZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400492/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493 * desc_ver values:
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400494 * The nic supports three different descriptor types:
495 * - DESC_VER_1: Original
496 * - DESC_VER_2: support for jumbo frames.
497 * - DESC_VER_3: 64-bit format.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498 */
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400499#define DESC_VER_1 1
500#define DESC_VER_2 2
501#define DESC_VER_3 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502
503/* PHY defines */
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400504#define PHY_OUI_MARVELL 0x5043
505#define PHY_OUI_CICADA 0x03f1
506#define PHY_OUI_VITESSE 0x01c1
507#define PHY_OUI_REALTEK 0x0732
508#define PHY_OUI_REALTEK2 0x0020
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509#define PHYID1_OUI_MASK 0x03ff
510#define PHYID1_OUI_SHFT 6
511#define PHYID2_OUI_MASK 0xfc00
512#define PHYID2_OUI_SHFT 10
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400513#define PHYID2_MODEL_MASK 0x03f0
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400514#define PHY_MODEL_REALTEK_8211 0x0110
515#define PHY_REV_MASK 0x0001
516#define PHY_REV_REALTEK_8211B 0x0000
517#define PHY_REV_REALTEK_8211C 0x0001
518#define PHY_MODEL_REALTEK_8201 0x0200
519#define PHY_MODEL_MARVELL_E3016 0x0220
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400520#define PHY_MARVELL_E3016_INITMASK 0x0300
Ayaz Abdulla14a67f32007-07-15 06:50:28 -0400521#define PHY_CICADA_INIT1 0x0f000
522#define PHY_CICADA_INIT2 0x0e00
523#define PHY_CICADA_INIT3 0x01000
524#define PHY_CICADA_INIT4 0x0200
525#define PHY_CICADA_INIT5 0x0004
526#define PHY_CICADA_INIT6 0x02000
Ayaz Abdullad215d8a2007-07-15 06:50:53 -0400527#define PHY_VITESSE_INIT_REG1 0x1f
528#define PHY_VITESSE_INIT_REG2 0x10
529#define PHY_VITESSE_INIT_REG3 0x11
530#define PHY_VITESSE_INIT_REG4 0x12
531#define PHY_VITESSE_INIT_MSK1 0xc
532#define PHY_VITESSE_INIT_MSK2 0x0180
533#define PHY_VITESSE_INIT1 0x52b5
534#define PHY_VITESSE_INIT2 0xaf8a
535#define PHY_VITESSE_INIT3 0x8
536#define PHY_VITESSE_INIT4 0x8f8a
537#define PHY_VITESSE_INIT5 0xaf86
538#define PHY_VITESSE_INIT6 0x8f86
539#define PHY_VITESSE_INIT7 0xaf82
540#define PHY_VITESSE_INIT8 0x0100
541#define PHY_VITESSE_INIT9 0x8f82
542#define PHY_VITESSE_INIT10 0x0
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -0400543#define PHY_REALTEK_INIT_REG1 0x1f
544#define PHY_REALTEK_INIT_REG2 0x19
545#define PHY_REALTEK_INIT_REG3 0x13
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400546#define PHY_REALTEK_INIT_REG4 0x14
547#define PHY_REALTEK_INIT_REG5 0x18
548#define PHY_REALTEK_INIT_REG6 0x11
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400549#define PHY_REALTEK_INIT_REG7 0x01
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -0400550#define PHY_REALTEK_INIT1 0x0000
551#define PHY_REALTEK_INIT2 0x8e00
552#define PHY_REALTEK_INIT3 0x0001
553#define PHY_REALTEK_INIT4 0xad17
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400554#define PHY_REALTEK_INIT5 0xfb54
555#define PHY_REALTEK_INIT6 0xf5c7
556#define PHY_REALTEK_INIT7 0x1000
557#define PHY_REALTEK_INIT8 0x0003
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400558#define PHY_REALTEK_INIT9 0x0008
559#define PHY_REALTEK_INIT10 0x0005
560#define PHY_REALTEK_INIT11 0x0200
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400561#define PHY_REALTEK_INIT_MSK1 0x0003
Ayaz Abdullad215d8a2007-07-15 06:50:53 -0400562
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563#define PHY_GIGABIT 0x0100
564
565#define PHY_TIMEOUT 0x1
566#define PHY_ERROR 0x2
567
568#define PHY_100 0x1
569#define PHY_1000 0x2
570#define PHY_HALF 0x100
571
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400572#define NV_PAUSEFRAME_RX_CAPABLE 0x0001
573#define NV_PAUSEFRAME_TX_CAPABLE 0x0002
574#define NV_PAUSEFRAME_RX_ENABLE 0x0004
575#define NV_PAUSEFRAME_TX_ENABLE 0x0008
Ayaz Abdullab6d07732006-06-10 22:47:42 -0400576#define NV_PAUSEFRAME_RX_REQ 0x0010
577#define NV_PAUSEFRAME_TX_REQ 0x0020
578#define NV_PAUSEFRAME_AUTONEG 0x0040
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500580/* MSI/MSI-X defines */
581#define NV_MSI_X_MAX_VECTORS 8
582#define NV_MSI_X_VECTORS_MASK 0x000f
583#define NV_MSI_CAPABLE 0x0010
584#define NV_MSI_X_CAPABLE 0x0020
585#define NV_MSI_ENABLED 0x0040
586#define NV_MSI_X_ENABLED 0x0080
587
588#define NV_MSI_X_VECTOR_ALL 0x0
589#define NV_MSI_X_VECTOR_RX 0x0
590#define NV_MSI_X_VECTOR_TX 0x1
591#define NV_MSI_X_VECTOR_OTHER 0x2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592
Ayaz Abdullab6e44052009-02-07 00:24:15 -0800593#define NV_MSI_PRIV_OFFSET 0x68
594#define NV_MSI_PRIV_VALUE 0xffffffff
595
Ayaz Abdullab2976d22008-02-04 15:13:59 -0500596#define NV_RESTART_TX 0x1
597#define NV_RESTART_RX 0x2
598
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500599#define NV_TX_LIMIT_COUNT 16
600
Ayaz Abdulla4145ade2009-03-05 08:02:26 +0000601#define NV_DYNAMIC_THRESHOLD 4
602#define NV_DYNAMIC_MAX_QUIET_COUNT 2048
603
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400604/* statistics */
605struct nv_ethtool_str {
606 char name[ETH_GSTRING_LEN];
607};
608
609static const struct nv_ethtool_str nv_estats_str[] = {
david decotigny674aee32011-11-16 12:15:07 +0000610 { "tx_bytes" }, /* includes Ethernet FCS CRC */
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400611 { "tx_zero_rexmt" },
612 { "tx_one_rexmt" },
613 { "tx_many_rexmt" },
614 { "tx_late_collision" },
615 { "tx_fifo_errors" },
616 { "tx_carrier_errors" },
617 { "tx_excess_deferral" },
618 { "tx_retry_error" },
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400619 { "rx_frame_error" },
620 { "rx_extra_byte" },
621 { "rx_late_collision" },
622 { "rx_runt" },
623 { "rx_frame_too_long" },
624 { "rx_over_errors" },
625 { "rx_crc_errors" },
626 { "rx_frame_align_error" },
627 { "rx_length_error" },
628 { "rx_unicast" },
629 { "rx_multicast" },
630 { "rx_broadcast" },
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400631 { "rx_packets" },
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500632 { "rx_errors_total" },
633 { "tx_errors_total" },
634
635 /* version 2 stats */
636 { "tx_deferral" },
637 { "tx_packets" },
david decotigny674aee32011-11-16 12:15:07 +0000638 { "rx_bytes" }, /* includes Ethernet FCS CRC */
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500639 { "tx_pause" },
640 { "rx_pause" },
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400641 { "rx_drop_frame" },
642
643 /* version 3 stats */
644 { "tx_unicast" },
645 { "tx_multicast" },
646 { "tx_broadcast" }
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400647};
648
649struct nv_ethtool_stats {
david decotigny674aee32011-11-16 12:15:07 +0000650 u64 tx_bytes; /* should be ifconfig->tx_bytes + 4*tx_packets */
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400651 u64 tx_zero_rexmt;
652 u64 tx_one_rexmt;
653 u64 tx_many_rexmt;
654 u64 tx_late_collision;
655 u64 tx_fifo_errors;
656 u64 tx_carrier_errors;
657 u64 tx_excess_deferral;
658 u64 tx_retry_error;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400659 u64 rx_frame_error;
660 u64 rx_extra_byte;
661 u64 rx_late_collision;
662 u64 rx_runt;
663 u64 rx_frame_too_long;
664 u64 rx_over_errors;
665 u64 rx_crc_errors;
666 u64 rx_frame_align_error;
667 u64 rx_length_error;
668 u64 rx_unicast;
669 u64 rx_multicast;
670 u64 rx_broadcast;
david decotigny674aee32011-11-16 12:15:07 +0000671 u64 rx_packets; /* should be ifconfig->rx_packets */
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400672 u64 rx_errors_total;
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500673 u64 tx_errors_total;
674
675 /* version 2 stats */
676 u64 tx_deferral;
david decotigny674aee32011-11-16 12:15:07 +0000677 u64 tx_packets; /* should be ifconfig->tx_packets */
678 u64 rx_bytes; /* should be ifconfig->rx_bytes + 4*rx_packets */
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500679 u64 tx_pause;
680 u64 rx_pause;
681 u64 rx_drop_frame;
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400682
683 /* version 3 stats */
684 u64 tx_unicast;
685 u64 tx_multicast;
686 u64 tx_broadcast;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400687};
688
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400689#define NV_DEV_STATISTICS_V3_COUNT (sizeof(struct nv_ethtool_stats)/sizeof(u64))
690#define NV_DEV_STATISTICS_V2_COUNT (NV_DEV_STATISTICS_V3_COUNT - 3)
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500691#define NV_DEV_STATISTICS_V1_COUNT (NV_DEV_STATISTICS_V2_COUNT - 6)
692
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400693/* diagnostics */
694#define NV_TEST_COUNT_BASE 3
695#define NV_TEST_COUNT_EXTENDED 4
696
697static const struct nv_ethtool_str nv_etests_str[] = {
698 { "link (online/offline)" },
699 { "register (offline) " },
700 { "interrupt (offline) " },
701 { "loopback (offline) " }
702};
703
704struct register_test {
Al Viro5bb7ea22007-12-09 16:06:41 +0000705 __u32 reg;
706 __u32 mask;
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400707};
708
709static const struct register_test nv_registers_test[] = {
710 { NvRegUnknownSetupReg6, 0x01 },
711 { NvRegMisc1, 0x03c },
712 { NvRegOffloadConfig, 0x03ff },
713 { NvRegMulticastAddrA, 0xffffffff },
Ayaz Abdulla95d161c2006-07-06 16:46:25 -0400714 { NvRegTxWatermark, 0x0ff },
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400715 { NvRegWakeUpFlags, 0x07777 },
Szymon Janc78aea4f2010-11-27 08:39:43 +0000716 { 0, 0 }
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400717};
718
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500719struct nv_skb_map {
720 struct sk_buff *skb;
721 dma_addr_t dma;
Eric Dumazet73a37072009-06-17 21:17:59 +0000722 unsigned int dma_len:31;
723 unsigned int dma_single:1;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500724 struct ring_desc_ex *first_tx_desc;
725 struct nv_skb_map *next_tx_ctx;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500726};
727
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728/*
729 * SMP locking:
Wang Chenb74ca3a2008-12-08 01:14:16 -0800730 * All hardware access under netdev_priv(dev)->lock, except the performance
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 * critical parts:
732 * - rx is (pseudo-) lockless: it relies on the single-threading provided
733 * by the arch code for interrupts.
Herbert Xu932ff272006-06-09 12:20:56 -0700734 * - tx setup is lockless: it relies on netif_tx_lock. Actual submission
Wang Chenb74ca3a2008-12-08 01:14:16 -0800735 * needs netdev_priv(dev)->lock :-(
Herbert Xu932ff272006-06-09 12:20:56 -0700736 * - set_multicast_list: preparation lockless, relies on netif_tx_lock.
david decotignyf5d827a2011-11-16 12:15:13 +0000737 *
738 * Hardware stats updates are protected by hwstats_lock:
739 * - updated by nv_do_stats_poll (timer). This is meant to avoid
740 * integer wraparound in the NIC stats registers, at low frequency
741 * (0.1 Hz)
742 * - updated by nv_get_ethtool_stats + nv_get_stats64
743 *
744 * Software stats are accessed only through 64b synchronization points
745 * and are not subject to other synchronization techniques (single
746 * update thread on the TX or RX paths).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747 */
748
749/* in dev: base, irq */
750struct fe_priv {
751 spinlock_t lock;
752
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700753 struct net_device *dev;
754 struct napi_struct napi;
755
david decotignyf5d827a2011-11-16 12:15:13 +0000756 /* hardware stats are updated in syscall and timer */
757 spinlock_t hwstats_lock;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400758 struct nv_ethtool_stats estats;
david decotignyf5d827a2011-11-16 12:15:13 +0000759
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 int in_shutdown;
761 u32 linkspeed;
762 int duplex;
763 int autoneg;
764 int fixed_mode;
765 int phyaddr;
766 int wolenabled;
767 unsigned int phy_oui;
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400768 unsigned int phy_model;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400769 unsigned int phy_rev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 u16 gigabit;
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400771 int intr_test;
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500772 int recover_error;
Ayaz Abdulla4145ade2009-03-05 08:02:26 +0000773 int quiet_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774
775 /* General data: RO fields */
776 dma_addr_t ring_addr;
777 struct pci_dev *pci_dev;
778 u32 orig_mac[2];
Ayaz Abdulla582806b2009-03-05 08:02:03 +0000779 u32 events;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780 u32 irqmask;
781 u32 desc_ver;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400782 u32 txrxctl_bits;
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500783 u32 vlanctl_bits;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400784 u32 driver_data;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400785 u32 device_id;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400786 u32 register_size;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500787 u32 mac_in_use;
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800788 int mgmt_version;
789 int mgmt_sema;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790
791 void __iomem *base;
792
793 /* rx specific fields.
794 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
795 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500796 union ring_type get_rx, put_rx, first_rx, last_rx;
797 struct nv_skb_map *get_rx_ctx, *put_rx_ctx;
798 struct nv_skb_map *first_rx_ctx, *last_rx_ctx;
799 struct nv_skb_map *rx_skb;
800
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700801 union ring_type rx_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802 unsigned int rx_buf_sz;
Manfred Sprauld81c0982005-07-31 18:20:30 +0200803 unsigned int pkt_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 struct timer_list oom_kick;
805 struct timer_list nic_poll;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400806 struct timer_list stats_poll;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500807 u32 nic_poll_irq;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400808 int rx_ring_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809
david decotignyf5d827a2011-11-16 12:15:13 +0000810 /* RX software stats */
811 struct u64_stats_sync swstats_rx_syncp;
812 u64 stat_rx_packets;
813 u64 stat_rx_bytes; /* not always available in HW */
814 u64 stat_rx_missed_errors;
david decotigny0a1f2222011-11-16 12:15:14 +0000815 u64 stat_rx_dropped;
david decotignyf5d827a2011-11-16 12:15:13 +0000816
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 /* media detection workaround.
818 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
819 */
820 int need_linktimer;
821 unsigned long link_timeout;
822 /*
823 * tx specific fields.
824 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500825 union ring_type get_tx, put_tx, first_tx, last_tx;
826 struct nv_skb_map *get_tx_ctx, *put_tx_ctx;
827 struct nv_skb_map *first_tx_ctx, *last_tx_ctx;
828 struct nv_skb_map *tx_skb;
829
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700830 union ring_type tx_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831 u32 tx_flags;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400832 int tx_ring_size;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500833 int tx_limit;
834 u32 tx_pkts_in_progress;
835 struct nv_skb_map *tx_change_owner;
836 struct nv_skb_map *tx_end_flip;
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -0500837 int tx_stop;
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500838
david decotignyf5d827a2011-11-16 12:15:13 +0000839 /* TX software stats */
840 struct u64_stats_sync swstats_tx_syncp;
841 u64 stat_tx_packets; /* not always available in HW */
842 u64 stat_tx_bytes;
843 u64 stat_tx_dropped;
844
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500845 /* msi/msi-x fields */
846 u32 msi_flags;
847 struct msix_entry msi_x_entry[NV_MSI_X_MAX_VECTORS];
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400848
849 /* flow control */
850 u32 pause_flags;
Tobias Diedrich1a1ca862008-05-18 15:03:44 +0200851
852 /* power saved state */
853 u32 saved_config_space[NV_PCI_REGSZ_MAX/4];
Yinghai Luddb213f2009-02-06 01:29:23 -0800854
855 /* for different msi-x irq type */
856 char name_rx[IFNAMSIZ + 3]; /* -rx */
857 char name_tx[IFNAMSIZ + 3]; /* -tx */
858 char name_other[IFNAMSIZ + 6]; /* -other */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859};
860
861/*
862 * Maximum number of loops until we assume that a bit in the irq mask
863 * is stuck. Overridable with module param.
864 */
Ayaz Abdulla4145ade2009-03-05 08:02:26 +0000865static int max_interrupt_work = 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500867/*
868 * Optimization can be either throuput mode or cpu mode
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400869 *
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500870 * Throughput Mode: Every tx and rx packet will generate an interrupt.
871 * CPU Mode: Interrupts are controlled by a timer.
872 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400873enum {
874 NV_OPTIMIZATION_MODE_THROUGHPUT,
Ayaz Abdulla9e184762009-03-05 08:02:18 +0000875 NV_OPTIMIZATION_MODE_CPU,
876 NV_OPTIMIZATION_MODE_DYNAMIC
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400877};
Ayaz Abdulla9e184762009-03-05 08:02:18 +0000878static int optimization_mode = NV_OPTIMIZATION_MODE_DYNAMIC;
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500879
880/*
881 * Poll interval for timer irq
882 *
883 * This interval determines how frequent an interrupt is generated.
884 * The is value is determined by [(time_in_micro_secs * 100) / (2^10)]
885 * Min = 0, and Max = 65535
886 */
887static int poll_interval = -1;
888
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500889/*
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400890 * MSI interrupts
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500891 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400892enum {
893 NV_MSI_INT_DISABLED,
894 NV_MSI_INT_ENABLED
895};
896static int msi = NV_MSI_INT_ENABLED;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500897
898/*
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400899 * MSIX interrupts
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500900 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400901enum {
902 NV_MSIX_INT_DISABLED,
903 NV_MSIX_INT_ENABLED
904};
Yinghai Lu39482792009-02-06 01:31:12 -0800905static int msix = NV_MSIX_INT_ENABLED;
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400906
907/*
908 * DMA 64bit
909 */
910enum {
911 NV_DMA_64BIT_DISABLED,
912 NV_DMA_64BIT_ENABLED
913};
914static int dma_64bit = NV_DMA_64BIT_ENABLED;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500915
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400916/*
Sameer Nanda1ec4f2d2011-11-16 12:15:12 +0000917 * Debug output control for tx_timeout
918 */
919static bool debug_tx_timeout = false;
920
921/*
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400922 * Crossover Detection
923 * Realtek 8201 phy + some OEM boards do not work properly.
924 */
925enum {
926 NV_CROSSOVER_DETECTION_DISABLED,
927 NV_CROSSOVER_DETECTION_ENABLED
928};
929static int phy_cross = NV_CROSSOVER_DETECTION_DISABLED;
930
Ed Swierk5a9a8e32009-06-02 00:19:52 -0700931/*
932 * Power down phy when interface is down (persists through reboot;
933 * older Linux and other OSes may not power it up again)
934 */
Szymon Janc78aea4f2010-11-27 08:39:43 +0000935static int phy_power_down;
Ed Swierk5a9a8e32009-06-02 00:19:52 -0700936
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937static inline struct fe_priv *get_nvpriv(struct net_device *dev)
938{
939 return netdev_priv(dev);
940}
941
942static inline u8 __iomem *get_hwbase(struct net_device *dev)
943{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -0400944 return ((struct fe_priv *)netdev_priv(dev))->base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945}
946
947static inline void pci_push(u8 __iomem *base)
948{
949 /* force out pending posted writes */
950 readl(base);
951}
952
953static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
954{
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700955 return le32_to_cpu(prd->flaglen)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956 & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
957}
958
Manfred Spraulee733622005-07-31 18:32:26 +0200959static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v)
960{
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700961 return le32_to_cpu(prd->flaglen) & LEN_MASK_V2;
Manfred Spraulee733622005-07-31 18:32:26 +0200962}
963
Jeff Garzik36b30ea2007-10-16 01:40:30 -0400964static bool nv_optimized(struct fe_priv *np)
965{
966 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
967 return false;
968 return true;
969}
970
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
Joe Perches344d0dc2010-11-29 07:41:52 +0000972 int delay, int delaymax)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973{
974 u8 __iomem *base = get_hwbase(dev);
975
976 pci_push(base);
977 do {
978 udelay(delay);
979 delaymax -= delay;
Joe Perches344d0dc2010-11-29 07:41:52 +0000980 if (delaymax < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982 } while ((readl(base + offset) & mask) != target);
983 return 0;
984}
985
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500986#define NV_SETUP_RX_RING 0x01
987#define NV_SETUP_TX_RING 0x02
988
Al Viro5bb7ea22007-12-09 16:06:41 +0000989static inline u32 dma_low(dma_addr_t addr)
990{
991 return addr;
992}
993
994static inline u32 dma_high(dma_addr_t addr)
995{
996 return addr>>31>>1; /* 0 if 32bit, shift down by 32 if 64bit */
997}
998
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500999static void setup_hw_rings(struct net_device *dev, int rxtx_flags)
1000{
1001 struct fe_priv *np = get_nvpriv(dev);
1002 u8 __iomem *base = get_hwbase(dev);
1003
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001004 if (!nv_optimized(np)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00001005 if (rxtx_flags & NV_SETUP_RX_RING)
Al Viro5bb7ea22007-12-09 16:06:41 +00001006 writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001007 if (rxtx_flags & NV_SETUP_TX_RING)
Al Viro5bb7ea22007-12-09 16:06:41 +00001008 writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
Ayaz Abdulla0832b252006-02-04 13:13:26 -05001009 } else {
1010 if (rxtx_flags & NV_SETUP_RX_RING) {
Al Viro5bb7ea22007-12-09 16:06:41 +00001011 writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
1012 writel(dma_high(np->ring_addr), base + NvRegRxRingPhysAddrHigh);
Ayaz Abdulla0832b252006-02-04 13:13:26 -05001013 }
1014 if (rxtx_flags & NV_SETUP_TX_RING) {
Al Viro5bb7ea22007-12-09 16:06:41 +00001015 writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
1016 writel(dma_high(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddrHigh);
Ayaz Abdulla0832b252006-02-04 13:13:26 -05001017 }
1018 }
1019}
1020
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001021static void free_rings(struct net_device *dev)
1022{
1023 struct fe_priv *np = get_nvpriv(dev);
1024
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001025 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001026 if (np->rx_ring.orig)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001027 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
1028 np->rx_ring.orig, np->ring_addr);
1029 } else {
1030 if (np->rx_ring.ex)
1031 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
1032 np->rx_ring.ex, np->ring_addr);
1033 }
Szymon Janc9b03b062010-11-27 08:39:44 +00001034 kfree(np->rx_skb);
1035 kfree(np->tx_skb);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001036}
1037
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001038static int using_multi_irqs(struct net_device *dev)
1039{
1040 struct fe_priv *np = get_nvpriv(dev);
1041
1042 if (!(np->msi_flags & NV_MSI_X_ENABLED) ||
1043 ((np->msi_flags & NV_MSI_X_ENABLED) &&
1044 ((np->msi_flags & NV_MSI_X_VECTORS_MASK) == 0x1)))
1045 return 0;
1046 else
1047 return 1;
1048}
1049
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00001050static void nv_txrx_gate(struct net_device *dev, bool gate)
1051{
1052 struct fe_priv *np = get_nvpriv(dev);
1053 u8 __iomem *base = get_hwbase(dev);
1054 u32 powerstate;
1055
1056 if (!np->mac_in_use &&
1057 (np->driver_data & DEV_HAS_POWER_CNTRL)) {
1058 powerstate = readl(base + NvRegPowerState2);
1059 if (gate)
1060 powerstate |= NVREG_POWERSTATE2_GATE_CLOCKS;
1061 else
1062 powerstate &= ~NVREG_POWERSTATE2_GATE_CLOCKS;
1063 writel(powerstate, base + NvRegPowerState2);
1064 }
1065}
1066
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001067static void nv_enable_irq(struct net_device *dev)
1068{
1069 struct fe_priv *np = get_nvpriv(dev);
1070
1071 if (!using_multi_irqs(dev)) {
1072 if (np->msi_flags & NV_MSI_X_ENABLED)
1073 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1074 else
Manfred Spraula7475902007-10-17 21:52:33 +02001075 enable_irq(np->pci_dev->irq);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001076 } else {
1077 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1078 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
1079 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
1080 }
1081}
1082
1083static void nv_disable_irq(struct net_device *dev)
1084{
1085 struct fe_priv *np = get_nvpriv(dev);
1086
1087 if (!using_multi_irqs(dev)) {
1088 if (np->msi_flags & NV_MSI_X_ENABLED)
1089 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1090 else
Manfred Spraula7475902007-10-17 21:52:33 +02001091 disable_irq(np->pci_dev->irq);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001092 } else {
1093 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1094 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
1095 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
1096 }
1097}
1098
1099/* In MSIX mode, a write to irqmask behaves as XOR */
1100static void nv_enable_hw_interrupts(struct net_device *dev, u32 mask)
1101{
1102 u8 __iomem *base = get_hwbase(dev);
1103
1104 writel(mask, base + NvRegIrqMask);
1105}
1106
1107static void nv_disable_hw_interrupts(struct net_device *dev, u32 mask)
1108{
1109 struct fe_priv *np = get_nvpriv(dev);
1110 u8 __iomem *base = get_hwbase(dev);
1111
1112 if (np->msi_flags & NV_MSI_X_ENABLED) {
1113 writel(mask, base + NvRegIrqMask);
1114 } else {
1115 if (np->msi_flags & NV_MSI_ENABLED)
1116 writel(0, base + NvRegMSIIrqMask);
1117 writel(0, base + NvRegIrqMask);
1118 }
1119}
1120
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001121static void nv_napi_enable(struct net_device *dev)
1122{
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001123 struct fe_priv *np = get_nvpriv(dev);
1124
1125 napi_enable(&np->napi);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001126}
1127
1128static void nv_napi_disable(struct net_device *dev)
1129{
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001130 struct fe_priv *np = get_nvpriv(dev);
1131
1132 napi_disable(&np->napi);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001133}
1134
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135#define MII_READ (-1)
1136/* mii_rw: read/write a register on the PHY.
1137 *
1138 * Caller must guarantee serialization
1139 */
1140static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
1141{
1142 u8 __iomem *base = get_hwbase(dev);
1143 u32 reg;
1144 int retval;
1145
Ayaz Abdullaeb798422008-02-04 15:14:04 -05001146 writel(NVREG_MIISTAT_MASK_RW, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001147
1148 reg = readl(base + NvRegMIIControl);
1149 if (reg & NVREG_MIICTL_INUSE) {
1150 writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
1151 udelay(NV_MIIBUSY_DELAY);
1152 }
1153
1154 reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
1155 if (value != MII_READ) {
1156 writel(value, base + NvRegMIIData);
1157 reg |= NVREG_MIICTL_WRITE;
1158 }
1159 writel(reg, base + NvRegMIIControl);
1160
1161 if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
Joe Perches344d0dc2010-11-29 07:41:52 +00001162 NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163 retval = -1;
1164 } else if (value != MII_READ) {
1165 /* it was a write operation - fewer failures are detectable */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166 retval = 0;
1167 } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168 retval = -1;
1169 } else {
1170 retval = readl(base + NvRegMIIData);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171 }
1172
1173 return retval;
1174}
1175
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001176static int phy_reset(struct net_device *dev, u32 bmcr_setup)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001178 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179 u32 miicontrol;
1180 unsigned int tries = 0;
1181
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001182 miicontrol = BMCR_RESET | bmcr_setup;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001183 if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185
1186 /* wait for 500ms */
1187 msleep(500);
1188
1189 /* must wait till reset is deasserted */
1190 while (miicontrol & BMCR_RESET) {
Szymon Jancde855b92010-11-27 08:39:48 +00001191 usleep_range(10000, 20000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192 miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1193 /* FIXME: 100 tries seem excessive */
1194 if (tries++ > 100)
1195 return -1;
1196 }
1197 return 0;
1198}
1199
Joe Perchesc41d41e2010-11-29 07:41:58 +00001200static int init_realtek_8211b(struct net_device *dev, struct fe_priv *np)
1201{
1202 static const struct {
1203 int reg;
1204 int init;
1205 } ri[] = {
1206 { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 },
1207 { PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2 },
1208 { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3 },
1209 { PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4 },
1210 { PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5 },
1211 { PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6 },
1212 { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 },
1213 };
1214 int i;
1215
1216 for (i = 0; i < ARRAY_SIZE(ri); i++) {
Joe Perchescd663282010-11-29 07:41:59 +00001217 if (mii_rw(dev, np->phyaddr, ri[i].reg, ri[i].init))
Joe Perchesc41d41e2010-11-29 07:41:58 +00001218 return PHY_ERROR;
Joe Perchesc41d41e2010-11-29 07:41:58 +00001219 }
1220
1221 return 0;
1222}
1223
Joe Perchescd663282010-11-29 07:41:59 +00001224static int init_realtek_8211c(struct net_device *dev, struct fe_priv *np)
1225{
1226 u32 reg;
1227 u8 __iomem *base = get_hwbase(dev);
1228 u32 powerstate = readl(base + NvRegPowerState2);
1229
1230 /* need to perform hw phy reset */
1231 powerstate |= NVREG_POWERSTATE2_PHY_RESET;
1232 writel(powerstate, base + NvRegPowerState2);
1233 msleep(25);
1234
1235 powerstate &= ~NVREG_POWERSTATE2_PHY_RESET;
1236 writel(powerstate, base + NvRegPowerState2);
1237 msleep(25);
1238
1239 reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
1240 reg |= PHY_REALTEK_INIT9;
1241 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, reg))
1242 return PHY_ERROR;
1243 if (mii_rw(dev, np->phyaddr,
1244 PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT10))
1245 return PHY_ERROR;
1246 reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, MII_READ);
1247 if (!(reg & PHY_REALTEK_INIT11)) {
1248 reg |= PHY_REALTEK_INIT11;
1249 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, reg))
1250 return PHY_ERROR;
1251 }
1252 if (mii_rw(dev, np->phyaddr,
1253 PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1))
1254 return PHY_ERROR;
1255
1256 return 0;
1257}
1258
1259static int init_realtek_8201(struct net_device *dev, struct fe_priv *np)
1260{
1261 u32 phy_reserved;
1262
1263 if (np->driver_data & DEV_NEED_PHY_INIT_FIX) {
1264 phy_reserved = mii_rw(dev, np->phyaddr,
1265 PHY_REALTEK_INIT_REG6, MII_READ);
1266 phy_reserved |= PHY_REALTEK_INIT7;
1267 if (mii_rw(dev, np->phyaddr,
1268 PHY_REALTEK_INIT_REG6, phy_reserved))
1269 return PHY_ERROR;
1270 }
1271
1272 return 0;
1273}
1274
1275static int init_realtek_8201_cross(struct net_device *dev, struct fe_priv *np)
1276{
1277 u32 phy_reserved;
1278
1279 if (phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
1280 if (mii_rw(dev, np->phyaddr,
1281 PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3))
1282 return PHY_ERROR;
1283 phy_reserved = mii_rw(dev, np->phyaddr,
1284 PHY_REALTEK_INIT_REG2, MII_READ);
1285 phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
1286 phy_reserved |= PHY_REALTEK_INIT3;
1287 if (mii_rw(dev, np->phyaddr,
1288 PHY_REALTEK_INIT_REG2, phy_reserved))
1289 return PHY_ERROR;
1290 if (mii_rw(dev, np->phyaddr,
1291 PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1))
1292 return PHY_ERROR;
1293 }
1294
1295 return 0;
1296}
1297
1298static int init_cicada(struct net_device *dev, struct fe_priv *np,
1299 u32 phyinterface)
1300{
1301 u32 phy_reserved;
1302
1303 if (phyinterface & PHY_RGMII) {
1304 phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
1305 phy_reserved &= ~(PHY_CICADA_INIT1 | PHY_CICADA_INIT2);
1306 phy_reserved |= (PHY_CICADA_INIT3 | PHY_CICADA_INIT4);
1307 if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved))
1308 return PHY_ERROR;
1309 phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
1310 phy_reserved |= PHY_CICADA_INIT5;
1311 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved))
1312 return PHY_ERROR;
1313 }
1314 phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
1315 phy_reserved |= PHY_CICADA_INIT6;
1316 if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved))
1317 return PHY_ERROR;
1318
1319 return 0;
1320}
1321
1322static int init_vitesse(struct net_device *dev, struct fe_priv *np)
1323{
1324 u32 phy_reserved;
1325
1326 if (mii_rw(dev, np->phyaddr,
1327 PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT1))
1328 return PHY_ERROR;
1329 if (mii_rw(dev, np->phyaddr,
1330 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT2))
1331 return PHY_ERROR;
1332 phy_reserved = mii_rw(dev, np->phyaddr,
1333 PHY_VITESSE_INIT_REG4, MII_READ);
1334 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
1335 return PHY_ERROR;
1336 phy_reserved = mii_rw(dev, np->phyaddr,
1337 PHY_VITESSE_INIT_REG3, MII_READ);
1338 phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
1339 phy_reserved |= PHY_VITESSE_INIT3;
1340 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
1341 return PHY_ERROR;
1342 if (mii_rw(dev, np->phyaddr,
1343 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT4))
1344 return PHY_ERROR;
1345 if (mii_rw(dev, np->phyaddr,
1346 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT5))
1347 return PHY_ERROR;
1348 phy_reserved = mii_rw(dev, np->phyaddr,
1349 PHY_VITESSE_INIT_REG4, MII_READ);
1350 phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
1351 phy_reserved |= PHY_VITESSE_INIT3;
1352 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
1353 return PHY_ERROR;
1354 phy_reserved = mii_rw(dev, np->phyaddr,
1355 PHY_VITESSE_INIT_REG3, MII_READ);
1356 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
1357 return PHY_ERROR;
1358 if (mii_rw(dev, np->phyaddr,
1359 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT6))
1360 return PHY_ERROR;
1361 if (mii_rw(dev, np->phyaddr,
1362 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT7))
1363 return PHY_ERROR;
1364 phy_reserved = mii_rw(dev, np->phyaddr,
1365 PHY_VITESSE_INIT_REG4, MII_READ);
1366 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
1367 return PHY_ERROR;
1368 phy_reserved = mii_rw(dev, np->phyaddr,
1369 PHY_VITESSE_INIT_REG3, MII_READ);
1370 phy_reserved &= ~PHY_VITESSE_INIT_MSK2;
1371 phy_reserved |= PHY_VITESSE_INIT8;
1372 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
1373 return PHY_ERROR;
1374 if (mii_rw(dev, np->phyaddr,
1375 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT9))
1376 return PHY_ERROR;
1377 if (mii_rw(dev, np->phyaddr,
1378 PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT10))
1379 return PHY_ERROR;
1380
1381 return 0;
1382}
1383
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384static int phy_init(struct net_device *dev)
1385{
1386 struct fe_priv *np = get_nvpriv(dev);
1387 u8 __iomem *base = get_hwbase(dev);
Joe Perchescd663282010-11-29 07:41:59 +00001388 u32 phyinterface;
1389 u32 mii_status, mii_control, mii_control_1000, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001390
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001391 /* phy errata for E3016 phy */
1392 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
1393 reg = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
1394 reg &= ~PHY_MARVELL_E3016_INITMASK;
1395 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, reg)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001396 netdev_info(dev, "%s: phy write to errata reg failed\n",
1397 pci_name(np->pci_dev));
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001398 return PHY_ERROR;
1399 }
1400 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001401 if (np->phy_oui == PHY_OUI_REALTEK) {
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001402 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1403 np->phy_rev == PHY_REV_REALTEK_8211B) {
Joe Perchescd663282010-11-29 07:41:59 +00001404 if (init_realtek_8211b(dev, np)) {
1405 netdev_info(dev, "%s: phy init failed\n",
1406 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001407 return PHY_ERROR;
Joe Perchescd663282010-11-29 07:41:59 +00001408 }
Joe Perchesc41d41e2010-11-29 07:41:58 +00001409 } else if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1410 np->phy_rev == PHY_REV_REALTEK_8211C) {
Joe Perchescd663282010-11-29 07:41:59 +00001411 if (init_realtek_8211c(dev, np)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001412 netdev_info(dev, "%s: phy init failed\n",
1413 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001414 return PHY_ERROR;
1415 }
Joe Perchescd663282010-11-29 07:41:59 +00001416 } else if (np->phy_model == PHY_MODEL_REALTEK_8201) {
1417 if (init_realtek_8201(dev, np)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001418 netdev_info(dev, "%s: phy init failed\n",
1419 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001420 return PHY_ERROR;
1421 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001422 }
1423 }
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001424
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425 /* set advertise register */
1426 reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Joe Perchescd663282010-11-29 07:41:59 +00001427 reg |= (ADVERTISE_10HALF | ADVERTISE_10FULL |
1428 ADVERTISE_100HALF | ADVERTISE_100FULL |
1429 ADVERTISE_PAUSE_ASYM | ADVERTISE_PAUSE_CAP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001430 if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001431 netdev_info(dev, "%s: phy write to advertise failed\n",
1432 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433 return PHY_ERROR;
1434 }
1435
1436 /* get phy interface type */
1437 phyinterface = readl(base + NvRegPhyInterface);
1438
1439 /* see if gigabit phy */
1440 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
1441 if (mii_status & PHY_GIGABIT) {
1442 np->gigabit = PHY_GIGABIT;
Joe Perchescd663282010-11-29 07:41:59 +00001443 mii_control_1000 = mii_rw(dev, np->phyaddr,
1444 MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001445 mii_control_1000 &= ~ADVERTISE_1000HALF;
1446 if (phyinterface & PHY_RGMII)
1447 mii_control_1000 |= ADVERTISE_1000FULL;
1448 else
1449 mii_control_1000 &= ~ADVERTISE_1000FULL;
1450
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001451 if (mii_rw(dev, np->phyaddr, MII_CTRL1000, mii_control_1000)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001452 netdev_info(dev, "%s: phy init failed\n",
1453 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454 return PHY_ERROR;
1455 }
Szymon Janc78aea4f2010-11-27 08:39:43 +00001456 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457 np->gigabit = 0;
1458
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001459 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1460 mii_control |= BMCR_ANENABLE;
1461
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001462 if (np->phy_oui == PHY_OUI_REALTEK &&
1463 np->phy_model == PHY_MODEL_REALTEK_8211 &&
1464 np->phy_rev == PHY_REV_REALTEK_8211C) {
1465 /* start autoneg since we already performed hw reset above */
1466 mii_control |= BMCR_ANRESTART;
1467 if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001468 netdev_info(dev, "%s: phy init failed\n",
1469 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001470 return PHY_ERROR;
1471 }
1472 } else {
1473 /* reset the phy
1474 * (certain phys need bmcr to be setup with reset)
1475 */
1476 if (phy_reset(dev, mii_control)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001477 netdev_info(dev, "%s: phy reset failed\n",
1478 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001479 return PHY_ERROR;
1480 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481 }
1482
1483 /* phy vendor specific configuration */
David Woodd46781b2014-09-01 15:31:55 -07001484 if (np->phy_oui == PHY_OUI_CICADA) {
Joe Perchescd663282010-11-29 07:41:59 +00001485 if (init_cicada(dev, np, phyinterface)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001486 netdev_info(dev, "%s: phy init failed\n",
1487 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488 return PHY_ERROR;
1489 }
Joe Perchescd663282010-11-29 07:41:59 +00001490 } else if (np->phy_oui == PHY_OUI_VITESSE) {
1491 if (init_vitesse(dev, np)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001492 netdev_info(dev, "%s: phy init failed\n",
1493 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001494 return PHY_ERROR;
1495 }
Joe Perchescd663282010-11-29 07:41:59 +00001496 } else if (np->phy_oui == PHY_OUI_REALTEK) {
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001497 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1498 np->phy_rev == PHY_REV_REALTEK_8211B) {
1499 /* reset could have cleared these out, set them back */
Joe Perchescd663282010-11-29 07:41:59 +00001500 if (init_realtek_8211b(dev, np)) {
1501 netdev_info(dev, "%s: phy init failed\n",
1502 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001503 return PHY_ERROR;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001504 }
Joe Perchescd663282010-11-29 07:41:59 +00001505 } else if (np->phy_model == PHY_MODEL_REALTEK_8201) {
1506 if (init_realtek_8201(dev, np) ||
1507 init_realtek_8201_cross(dev, np)) {
1508 netdev_info(dev, "%s: phy init failed\n",
1509 pci_name(np->pci_dev));
1510 return PHY_ERROR;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001511 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001512 }
1513 }
1514
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001515 /* some phys clear out pause advertisement on reset, set it back */
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001516 mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517
Ed Swierkcb52deb2008-12-01 12:24:43 +00001518 /* restart auto negotiation, power down phy */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001519 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ed Swierk5a9a8e32009-06-02 00:19:52 -07001520 mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001521 if (phy_power_down)
Ed Swierk5a9a8e32009-06-02 00:19:52 -07001522 mii_control |= BMCR_PDOWN;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001523 if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001524 return PHY_ERROR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525
1526 return 0;
1527}
1528
1529static void nv_start_rx(struct net_device *dev)
1530{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001531 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001533 u32 rx_ctrl = readl(base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534
Linus Torvalds1da177e2005-04-16 15:20:36 -07001535 /* Already running? Stop it. */
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001536 if ((readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) && !np->mac_in_use) {
1537 rx_ctrl &= ~NVREG_RCVCTL_START;
1538 writel(rx_ctrl, base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001539 pci_push(base);
1540 }
1541 writel(np->linkspeed, base + NvRegLinkSpeed);
1542 pci_push(base);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001543 rx_ctrl |= NVREG_RCVCTL_START;
1544 if (np->mac_in_use)
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001545 rx_ctrl &= ~NVREG_RCVCTL_RX_PATH_EN;
1546 writel(rx_ctrl, base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547 pci_push(base);
1548}
1549
1550static void nv_stop_rx(struct net_device *dev)
1551{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001552 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001554 u32 rx_ctrl = readl(base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001555
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001556 if (!np->mac_in_use)
1557 rx_ctrl &= ~NVREG_RCVCTL_START;
1558 else
1559 rx_ctrl |= NVREG_RCVCTL_RX_PATH_EN;
1560 writel(rx_ctrl, base + NvRegReceiverControl);
Joe Perches344d0dc2010-11-29 07:41:52 +00001561 if (reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
1562 NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX))
Joe Perches1d397f32010-11-29 07:41:57 +00001563 netdev_info(dev, "%s: ReceiverStatus remained busy\n",
1564 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565
1566 udelay(NV_RXSTOP_DELAY2);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001567 if (!np->mac_in_use)
1568 writel(0, base + NvRegLinkSpeed);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569}
1570
1571static void nv_start_tx(struct net_device *dev)
1572{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001573 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001574 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001575 u32 tx_ctrl = readl(base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001577 tx_ctrl |= NVREG_XMITCTL_START;
1578 if (np->mac_in_use)
1579 tx_ctrl &= ~NVREG_XMITCTL_TX_PATH_EN;
1580 writel(tx_ctrl, base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001581 pci_push(base);
1582}
1583
1584static void nv_stop_tx(struct net_device *dev)
1585{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001586 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001587 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001588 u32 tx_ctrl = readl(base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001589
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001590 if (!np->mac_in_use)
1591 tx_ctrl &= ~NVREG_XMITCTL_START;
1592 else
1593 tx_ctrl |= NVREG_XMITCTL_TX_PATH_EN;
1594 writel(tx_ctrl, base + NvRegTransmitterControl);
Joe Perches344d0dc2010-11-29 07:41:52 +00001595 if (reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
1596 NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX))
Joe Perches1d397f32010-11-29 07:41:57 +00001597 netdev_info(dev, "%s: TransmitterStatus remained busy\n",
1598 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001599
1600 udelay(NV_TXSTOP_DELAY2);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001601 if (!np->mac_in_use)
1602 writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV,
1603 base + NvRegTransmitPoll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001604}
1605
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001606static void nv_start_rxtx(struct net_device *dev)
1607{
1608 nv_start_rx(dev);
1609 nv_start_tx(dev);
1610}
1611
1612static void nv_stop_rxtx(struct net_device *dev)
1613{
1614 nv_stop_rx(dev);
1615 nv_stop_tx(dev);
1616}
1617
Linus Torvalds1da177e2005-04-16 15:20:36 -07001618static void nv_txrx_reset(struct net_device *dev)
1619{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001620 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001621 u8 __iomem *base = get_hwbase(dev);
1622
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04001623 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001624 pci_push(base);
1625 udelay(NV_TXRX_RESET_DELAY);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04001626 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627 pci_push(base);
1628}
1629
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001630static void nv_mac_reset(struct net_device *dev)
1631{
1632 struct fe_priv *np = netdev_priv(dev);
1633 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001634 u32 temp1, temp2, temp3;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001635
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001636 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
1637 pci_push(base);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001638
1639 /* save registers since they will be cleared on reset */
1640 temp1 = readl(base + NvRegMacAddrA);
1641 temp2 = readl(base + NvRegMacAddrB);
1642 temp3 = readl(base + NvRegTransmitPoll);
1643
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001644 writel(NVREG_MAC_RESET_ASSERT, base + NvRegMacReset);
1645 pci_push(base);
1646 udelay(NV_MAC_RESET_DELAY);
1647 writel(0, base + NvRegMacReset);
1648 pci_push(base);
1649 udelay(NV_MAC_RESET_DELAY);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001650
1651 /* restore saved registers */
1652 writel(temp1, base + NvRegMacAddrA);
1653 writel(temp2, base + NvRegMacAddrB);
1654 writel(temp3, base + NvRegTransmitPoll);
1655
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001656 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
1657 pci_push(base);
1658}
1659
david decotignyf5d827a2011-11-16 12:15:13 +00001660/* Caller must appropriately lock netdev_priv(dev)->hwstats_lock */
1661static void nv_update_stats(struct net_device *dev)
Ayaz Abdulla57fff692007-01-23 12:27:00 -05001662{
1663 struct fe_priv *np = netdev_priv(dev);
1664 u8 __iomem *base = get_hwbase(dev);
1665
david decotignyf5d827a2011-11-16 12:15:13 +00001666 /* If it happens that this is run in top-half context, then
1667 * replace the spin_lock of hwstats_lock with
1668 * spin_lock_irqsave() in calling functions. */
1669 WARN_ONCE(in_irq(), "forcedeth: estats spin_lock(_bh) from top-half");
1670 assert_spin_locked(&np->hwstats_lock);
1671
1672 /* query hardware */
Ayaz Abdulla57fff692007-01-23 12:27:00 -05001673 np->estats.tx_bytes += readl(base + NvRegTxCnt);
1674 np->estats.tx_zero_rexmt += readl(base + NvRegTxZeroReXmt);
1675 np->estats.tx_one_rexmt += readl(base + NvRegTxOneReXmt);
1676 np->estats.tx_many_rexmt += readl(base + NvRegTxManyReXmt);
1677 np->estats.tx_late_collision += readl(base + NvRegTxLateCol);
1678 np->estats.tx_fifo_errors += readl(base + NvRegTxUnderflow);
1679 np->estats.tx_carrier_errors += readl(base + NvRegTxLossCarrier);
1680 np->estats.tx_excess_deferral += readl(base + NvRegTxExcessDef);
1681 np->estats.tx_retry_error += readl(base + NvRegTxRetryErr);
1682 np->estats.rx_frame_error += readl(base + NvRegRxFrameErr);
1683 np->estats.rx_extra_byte += readl(base + NvRegRxExtraByte);
1684 np->estats.rx_late_collision += readl(base + NvRegRxLateCol);
1685 np->estats.rx_runt += readl(base + NvRegRxRunt);
1686 np->estats.rx_frame_too_long += readl(base + NvRegRxFrameTooLong);
1687 np->estats.rx_over_errors += readl(base + NvRegRxOverflow);
1688 np->estats.rx_crc_errors += readl(base + NvRegRxFCSErr);
1689 np->estats.rx_frame_align_error += readl(base + NvRegRxFrameAlignErr);
1690 np->estats.rx_length_error += readl(base + NvRegRxLenErr);
1691 np->estats.rx_unicast += readl(base + NvRegRxUnicast);
1692 np->estats.rx_multicast += readl(base + NvRegRxMulticast);
1693 np->estats.rx_broadcast += readl(base + NvRegRxBroadcast);
1694 np->estats.rx_packets =
1695 np->estats.rx_unicast +
1696 np->estats.rx_multicast +
1697 np->estats.rx_broadcast;
1698 np->estats.rx_errors_total =
1699 np->estats.rx_crc_errors +
1700 np->estats.rx_over_errors +
1701 np->estats.rx_frame_error +
1702 (np->estats.rx_frame_align_error - np->estats.rx_extra_byte) +
1703 np->estats.rx_late_collision +
1704 np->estats.rx_runt +
1705 np->estats.rx_frame_too_long;
1706 np->estats.tx_errors_total =
1707 np->estats.tx_late_collision +
1708 np->estats.tx_fifo_errors +
1709 np->estats.tx_carrier_errors +
1710 np->estats.tx_excess_deferral +
1711 np->estats.tx_retry_error;
1712
1713 if (np->driver_data & DEV_HAS_STATISTICS_V2) {
1714 np->estats.tx_deferral += readl(base + NvRegTxDef);
1715 np->estats.tx_packets += readl(base + NvRegTxFrame);
1716 np->estats.rx_bytes += readl(base + NvRegRxCnt);
1717 np->estats.tx_pause += readl(base + NvRegTxPause);
1718 np->estats.rx_pause += readl(base + NvRegRxPause);
1719 np->estats.rx_drop_frame += readl(base + NvRegRxDropFrame);
Mandeep Baines0bdfea82011-11-05 14:38:23 +00001720 np->estats.rx_errors_total += np->estats.rx_drop_frame;
Ayaz Abdulla57fff692007-01-23 12:27:00 -05001721 }
Ayaz Abdulla9c662432008-08-06 12:11:42 -04001722
1723 if (np->driver_data & DEV_HAS_STATISTICS_V3) {
1724 np->estats.tx_unicast += readl(base + NvRegTxUnicast);
1725 np->estats.tx_multicast += readl(base + NvRegTxMulticast);
1726 np->estats.tx_broadcast += readl(base + NvRegTxBroadcast);
1727 }
Ayaz Abdulla57fff692007-01-23 12:27:00 -05001728}
1729
Linus Torvalds1da177e2005-04-16 15:20:36 -07001730/*
david decotignyf5d827a2011-11-16 12:15:13 +00001731 * nv_get_stats64: dev->ndo_get_stats64 function
Linus Torvalds1da177e2005-04-16 15:20:36 -07001732 * Get latest stats value from the nic.
1733 * Called with read_lock(&dev_base_lock) held for read -
1734 * only synchronized against unregister_netdevice.
1735 */
stephen hemmingerbc1f4472017-01-06 19:12:52 -08001736static void
david decotignyf5d827a2011-11-16 12:15:13 +00001737nv_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *storage)
1738 __acquires(&netdev_priv(dev)->hwstats_lock)
1739 __releases(&netdev_priv(dev)->hwstats_lock)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001741 struct fe_priv *np = netdev_priv(dev);
david decotignyf5d827a2011-11-16 12:15:13 +00001742 unsigned int syncp_start;
1743
1744 /*
1745 * Note: because HW stats are not always available and for
1746 * consistency reasons, the following ifconfig stats are
1747 * managed by software: rx_bytes, tx_bytes, rx_packets and
1748 * tx_packets. The related hardware stats reported by ethtool
1749 * should be equivalent to these ifconfig stats, with 4
1750 * additional bytes per packet (Ethernet FCS CRC), except for
1751 * tx_packets when TSO kicks in.
1752 */
1753
1754 /* software stats */
1755 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07001756 syncp_start = u64_stats_fetch_begin_irq(&np->swstats_rx_syncp);
david decotignyf5d827a2011-11-16 12:15:13 +00001757 storage->rx_packets = np->stat_rx_packets;
1758 storage->rx_bytes = np->stat_rx_bytes;
david decotigny0a1f2222011-11-16 12:15:14 +00001759 storage->rx_dropped = np->stat_rx_dropped;
david decotignyf5d827a2011-11-16 12:15:13 +00001760 storage->rx_missed_errors = np->stat_rx_missed_errors;
Eric W. Biederman57a77442014-03-13 21:26:42 -07001761 } while (u64_stats_fetch_retry_irq(&np->swstats_rx_syncp, syncp_start));
david decotignyf5d827a2011-11-16 12:15:13 +00001762
1763 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07001764 syncp_start = u64_stats_fetch_begin_irq(&np->swstats_tx_syncp);
david decotignyf5d827a2011-11-16 12:15:13 +00001765 storage->tx_packets = np->stat_tx_packets;
1766 storage->tx_bytes = np->stat_tx_bytes;
1767 storage->tx_dropped = np->stat_tx_dropped;
Eric W. Biederman57a77442014-03-13 21:26:42 -07001768 } while (u64_stats_fetch_retry_irq(&np->swstats_tx_syncp, syncp_start));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769
Ayaz Abdulla21828162007-01-23 12:27:21 -05001770 /* If the nic supports hw counters then retrieve latest values */
david decotignyf5d827a2011-11-16 12:15:13 +00001771 if (np->driver_data & DEV_HAS_STATISTICS_V123) {
1772 spin_lock_bh(&np->hwstats_lock);
Ayaz Abdulla21828162007-01-23 12:27:21 -05001773
david decotignyf5d827a2011-11-16 12:15:13 +00001774 nv_update_stats(dev);
david decotigny674aee32011-11-16 12:15:07 +00001775
david decotignyf5d827a2011-11-16 12:15:13 +00001776 /* generic stats */
1777 storage->rx_errors = np->estats.rx_errors_total;
1778 storage->tx_errors = np->estats.tx_errors_total;
1779
1780 /* meaningful only when NIC supports stats v3 */
1781 storage->multicast = np->estats.rx_multicast;
1782
1783 /* detailed rx_errors */
1784 storage->rx_length_errors = np->estats.rx_length_error;
1785 storage->rx_over_errors = np->estats.rx_over_errors;
1786 storage->rx_crc_errors = np->estats.rx_crc_errors;
1787 storage->rx_frame_errors = np->estats.rx_frame_align_error;
1788 storage->rx_fifo_errors = np->estats.rx_drop_frame;
1789
1790 /* detailed tx_errors */
1791 storage->tx_carrier_errors = np->estats.tx_carrier_errors;
1792 storage->tx_fifo_errors = np->estats.tx_fifo_errors;
1793
1794 spin_unlock_bh(&np->hwstats_lock);
Ayaz Abdulla21828162007-01-23 12:27:21 -05001795 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001796}
1797
1798/*
1799 * nv_alloc_rx: fill rx ring entries.
1800 * Return 1 if the allocations for the skbs failed and the
1801 * rx engine is without Available descriptors
1802 */
1803static int nv_alloc_rx(struct net_device *dev)
1804{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001805 struct fe_priv *np = netdev_priv(dev);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001806 struct ring_desc *less_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001808 less_rx = np->get_rx.orig;
1809 if (less_rx-- == np->first_rx.orig)
1810 less_rx = np->last_rx.orig;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001811
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001812 while (np->put_rx.orig != less_rx) {
Pradeep A. Dalvidae2e9f2012-02-06 11:16:13 +00001813 struct sk_buff *skb = netdev_alloc_skb(dev, np->rx_buf_sz + NV_RX_ALLOC_PAD);
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001814 if (skb) {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001815 np->put_rx_ctx->skb = skb;
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001816 np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
1817 skb->data,
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001818 skb_tailroom(skb),
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001819 PCI_DMA_FROMDEVICE);
Larry Finger612a7c42012-12-27 17:25:41 +00001820 if (pci_dma_mapping_error(np->pci_dev,
1821 np->put_rx_ctx->dma)) {
1822 kfree_skb(skb);
1823 goto packet_dropped;
1824 }
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001825 np->put_rx_ctx->dma_len = skb_tailroom(skb);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001826 np->put_rx.orig->buf = cpu_to_le32(np->put_rx_ctx->dma);
1827 wmb();
1828 np->put_rx.orig->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001829 if (unlikely(np->put_rx.orig++ == np->last_rx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001830 np->put_rx.orig = np->first_rx.orig;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001831 if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001832 np->put_rx_ctx = np->first_rx_ctx;
david decotigny0a1f2222011-11-16 12:15:14 +00001833 } else {
Larry Finger612a7c42012-12-27 17:25:41 +00001834packet_dropped:
david decotigny0a1f2222011-11-16 12:15:14 +00001835 u64_stats_update_begin(&np->swstats_rx_syncp);
1836 np->stat_rx_dropped++;
1837 u64_stats_update_end(&np->swstats_rx_syncp);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001838 return 1;
david decotigny0a1f2222011-11-16 12:15:14 +00001839 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001840 }
1841 return 0;
1842}
1843
1844static int nv_alloc_rx_optimized(struct net_device *dev)
1845{
1846 struct fe_priv *np = netdev_priv(dev);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001847 struct ring_desc_ex *less_rx;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001848
1849 less_rx = np->get_rx.ex;
1850 if (less_rx-- == np->first_rx.ex)
1851 less_rx = np->last_rx.ex;
1852
1853 while (np->put_rx.ex != less_rx) {
Pradeep A. Dalvidae2e9f2012-02-06 11:16:13 +00001854 struct sk_buff *skb = netdev_alloc_skb(dev, np->rx_buf_sz + NV_RX_ALLOC_PAD);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001855 if (skb) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001856 np->put_rx_ctx->skb = skb;
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001857 np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
1858 skb->data,
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001859 skb_tailroom(skb),
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001860 PCI_DMA_FROMDEVICE);
Larry Finger612a7c42012-12-27 17:25:41 +00001861 if (pci_dma_mapping_error(np->pci_dev,
1862 np->put_rx_ctx->dma)) {
1863 kfree_skb(skb);
1864 goto packet_dropped;
1865 }
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001866 np->put_rx_ctx->dma_len = skb_tailroom(skb);
Al Viro5bb7ea22007-12-09 16:06:41 +00001867 np->put_rx.ex->bufhigh = cpu_to_le32(dma_high(np->put_rx_ctx->dma));
1868 np->put_rx.ex->buflow = cpu_to_le32(dma_low(np->put_rx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001869 wmb();
1870 np->put_rx.ex->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001871 if (unlikely(np->put_rx.ex++ == np->last_rx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001872 np->put_rx.ex = np->first_rx.ex;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001873 if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001874 np->put_rx_ctx = np->first_rx_ctx;
david decotigny0a1f2222011-11-16 12:15:14 +00001875 } else {
Larry Finger612a7c42012-12-27 17:25:41 +00001876packet_dropped:
david decotigny0a1f2222011-11-16 12:15:14 +00001877 u64_stats_update_begin(&np->swstats_rx_syncp);
1878 np->stat_rx_dropped++;
1879 u64_stats_update_end(&np->swstats_rx_syncp);
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001880 return 1;
david decotigny0a1f2222011-11-16 12:15:14 +00001881 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001882 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001883 return 0;
1884}
1885
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001886/* If rx bufs are exhausted called after 50ms to attempt to refresh */
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001887static void nv_do_rx_refill(unsigned long data)
1888{
1889 struct net_device *dev = (struct net_device *) data;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001890 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001891
1892 /* Just reschedule NAPI rx processing */
Ben Hutchings288379f2009-01-19 16:43:59 -08001893 napi_schedule(&np->napi);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001894}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001895
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001896static void nv_init_rx(struct net_device *dev)
Manfred Sprauld81c0982005-07-31 18:20:30 +02001897{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001898 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02001899 int i;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001900
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001901 np->get_rx = np->put_rx = np->first_rx = np->rx_ring;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001902
1903 if (!nv_optimized(np))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001904 np->last_rx.orig = &np->rx_ring.orig[np->rx_ring_size-1];
1905 else
1906 np->last_rx.ex = &np->rx_ring.ex[np->rx_ring_size-1];
1907 np->get_rx_ctx = np->put_rx_ctx = np->first_rx_ctx = np->rx_skb;
1908 np->last_rx_ctx = &np->rx_skb[np->rx_ring_size-1];
Manfred Sprauld81c0982005-07-31 18:20:30 +02001909
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001910 for (i = 0; i < np->rx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001911 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001912 np->rx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001913 np->rx_ring.orig[i].buf = 0;
1914 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001915 np->rx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001916 np->rx_ring.ex[i].txvlan = 0;
1917 np->rx_ring.ex[i].bufhigh = 0;
1918 np->rx_ring.ex[i].buflow = 0;
1919 }
1920 np->rx_skb[i].skb = NULL;
1921 np->rx_skb[i].dma = 0;
1922 }
Manfred Sprauld81c0982005-07-31 18:20:30 +02001923}
1924
1925static void nv_init_tx(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001926{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001927 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001928 int i;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001929
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001930 np->get_tx = np->put_tx = np->first_tx = np->tx_ring;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001931
1932 if (!nv_optimized(np))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001933 np->last_tx.orig = &np->tx_ring.orig[np->tx_ring_size-1];
1934 else
1935 np->last_tx.ex = &np->tx_ring.ex[np->tx_ring_size-1];
1936 np->get_tx_ctx = np->put_tx_ctx = np->first_tx_ctx = np->tx_skb;
1937 np->last_tx_ctx = &np->tx_skb[np->tx_ring_size-1];
Tom Herbertb8bfca92011-11-28 16:33:23 +00001938 netdev_reset_queue(np->dev);
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001939 np->tx_pkts_in_progress = 0;
1940 np->tx_change_owner = NULL;
1941 np->tx_end_flip = NULL;
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00001942 np->tx_stop = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001943
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001944 for (i = 0; i < np->tx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001945 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001946 np->tx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001947 np->tx_ring.orig[i].buf = 0;
1948 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001949 np->tx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001950 np->tx_ring.ex[i].txvlan = 0;
1951 np->tx_ring.ex[i].bufhigh = 0;
1952 np->tx_ring.ex[i].buflow = 0;
1953 }
1954 np->tx_skb[i].skb = NULL;
1955 np->tx_skb[i].dma = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001956 np->tx_skb[i].dma_len = 0;
Eric Dumazet73a37072009-06-17 21:17:59 +00001957 np->tx_skb[i].dma_single = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001958 np->tx_skb[i].first_tx_desc = NULL;
1959 np->tx_skb[i].next_tx_ctx = NULL;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001960 }
Manfred Sprauld81c0982005-07-31 18:20:30 +02001961}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001962
Manfred Sprauld81c0982005-07-31 18:20:30 +02001963static int nv_init_ring(struct net_device *dev)
1964{
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001965 struct fe_priv *np = netdev_priv(dev);
1966
Manfred Sprauld81c0982005-07-31 18:20:30 +02001967 nv_init_tx(dev);
1968 nv_init_rx(dev);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001969
1970 if (!nv_optimized(np))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001971 return nv_alloc_rx(dev);
1972 else
1973 return nv_alloc_rx_optimized(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001974}
1975
Eric Dumazet73a37072009-06-17 21:17:59 +00001976static void nv_unmap_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001977{
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001978 if (tx_skb->dma) {
Eric Dumazet73a37072009-06-17 21:17:59 +00001979 if (tx_skb->dma_single)
1980 pci_unmap_single(np->pci_dev, tx_skb->dma,
1981 tx_skb->dma_len,
1982 PCI_DMA_TODEVICE);
1983 else
1984 pci_unmap_page(np->pci_dev, tx_skb->dma,
1985 tx_skb->dma_len,
1986 PCI_DMA_TODEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001987 tx_skb->dma = 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001988 }
Eric Dumazet73a37072009-06-17 21:17:59 +00001989}
1990
1991static int nv_release_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
1992{
1993 nv_unmap_txskb(np, tx_skb);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001994 if (tx_skb->skb) {
1995 dev_kfree_skb_any(tx_skb->skb);
1996 tx_skb->skb = NULL;
Ayaz Abdullafa454592006-01-05 22:45:45 -08001997 return 1;
Ayaz Abdullafa454592006-01-05 22:45:45 -08001998 }
Eric Dumazet73a37072009-06-17 21:17:59 +00001999 return 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002000}
2001
Linus Torvalds1da177e2005-04-16 15:20:36 -07002002static void nv_drain_tx(struct net_device *dev)
2003{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002004 struct fe_priv *np = netdev_priv(dev);
2005 unsigned int i;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04002006
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04002007 for (i = 0; i < np->tx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002008 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002009 np->tx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002010 np->tx_ring.orig[i].buf = 0;
2011 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002012 np->tx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002013 np->tx_ring.ex[i].txvlan = 0;
2014 np->tx_ring.ex[i].bufhigh = 0;
2015 np->tx_ring.ex[i].buflow = 0;
2016 }
david decotignyf5d827a2011-11-16 12:15:13 +00002017 if (nv_release_txskb(np, &np->tx_skb[i])) {
2018 u64_stats_update_begin(&np->swstats_tx_syncp);
2019 np->stat_tx_dropped++;
2020 u64_stats_update_end(&np->swstats_tx_syncp);
2021 }
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002022 np->tx_skb[i].dma = 0;
2023 np->tx_skb[i].dma_len = 0;
Eric Dumazet73a37072009-06-17 21:17:59 +00002024 np->tx_skb[i].dma_single = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002025 np->tx_skb[i].first_tx_desc = NULL;
2026 np->tx_skb[i].next_tx_ctx = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002027 }
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002028 np->tx_pkts_in_progress = 0;
2029 np->tx_change_owner = NULL;
2030 np->tx_end_flip = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002031}
2032
2033static void nv_drain_rx(struct net_device *dev)
2034{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002035 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002036 int i;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002037
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04002038 for (i = 0; i < np->rx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002039 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002040 np->rx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002041 np->rx_ring.orig[i].buf = 0;
2042 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002043 np->rx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002044 np->rx_ring.ex[i].txvlan = 0;
2045 np->rx_ring.ex[i].bufhigh = 0;
2046 np->rx_ring.ex[i].buflow = 0;
2047 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002048 wmb();
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002049 if (np->rx_skb[i].skb) {
2050 pci_unmap_single(np->pci_dev, np->rx_skb[i].dma,
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07002051 (skb_end_pointer(np->rx_skb[i].skb) -
2052 np->rx_skb[i].skb->data),
2053 PCI_DMA_FROMDEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002054 dev_kfree_skb(np->rx_skb[i].skb);
2055 np->rx_skb[i].skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002056 }
2057 }
2058}
2059
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002060static void nv_drain_rxtx(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002061{
2062 nv_drain_tx(dev);
2063 nv_drain_rx(dev);
2064}
2065
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002066static inline u32 nv_get_empty_tx_slots(struct fe_priv *np)
2067{
2068 return (u32)(np->tx_ring_size - ((np->tx_ring_size + (np->put_tx_ctx - np->get_tx_ctx)) % np->tx_ring_size));
2069}
2070
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002071static void nv_legacybackoff_reseed(struct net_device *dev)
2072{
2073 u8 __iomem *base = get_hwbase(dev);
2074 u32 reg;
2075 u32 low;
2076 int tx_status = 0;
2077
2078 reg = readl(base + NvRegSlotTime) & ~NVREG_SLOTTIME_MASK;
2079 get_random_bytes(&low, sizeof(low));
2080 reg |= low & NVREG_SLOTTIME_MASK;
2081
2082 /* Need to stop tx before change takes effect.
2083 * Caller has already gained np->lock.
2084 */
2085 tx_status = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START;
2086 if (tx_status)
2087 nv_stop_tx(dev);
2088 nv_stop_rx(dev);
2089 writel(reg, base + NvRegSlotTime);
2090 if (tx_status)
2091 nv_start_tx(dev);
2092 nv_start_rx(dev);
2093}
2094
2095/* Gear Backoff Seeds */
2096#define BACKOFF_SEEDSET_ROWS 8
2097#define BACKOFF_SEEDSET_LFSRS 15
2098
2099/* Known Good seed sets */
2100static const u32 main_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002101 {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
2102 {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 385, 761, 790, 974},
2103 {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
2104 {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 386, 761, 790, 974},
2105 {266, 265, 276, 585, 397, 208, 345, 355, 365, 376, 385, 396, 771, 700, 984},
2106 {266, 265, 276, 586, 397, 208, 346, 355, 365, 376, 285, 396, 771, 700, 984},
2107 {366, 365, 376, 686, 497, 308, 447, 455, 466, 476, 485, 496, 871, 800, 84},
2108 {466, 465, 476, 786, 597, 408, 547, 555, 566, 576, 585, 597, 971, 900, 184} };
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002109
2110static const u32 gear_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002111 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2112 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2113 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 397},
2114 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2115 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2116 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2117 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2118 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395} };
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002119
2120static void nv_gear_backoff_reseed(struct net_device *dev)
2121{
2122 u8 __iomem *base = get_hwbase(dev);
2123 u32 miniseed1, miniseed2, miniseed2_reversed, miniseed3, miniseed3_reversed;
2124 u32 temp, seedset, combinedSeed;
2125 int i;
2126
2127 /* Setup seed for free running LFSR */
2128 /* We are going to read the time stamp counter 3 times
2129 and swizzle bits around to increase randomness */
2130 get_random_bytes(&miniseed1, sizeof(miniseed1));
2131 miniseed1 &= 0x0fff;
2132 if (miniseed1 == 0)
2133 miniseed1 = 0xabc;
2134
2135 get_random_bytes(&miniseed2, sizeof(miniseed2));
2136 miniseed2 &= 0x0fff;
2137 if (miniseed2 == 0)
2138 miniseed2 = 0xabc;
2139 miniseed2_reversed =
2140 ((miniseed2 & 0xF00) >> 8) |
2141 (miniseed2 & 0x0F0) |
2142 ((miniseed2 & 0x00F) << 8);
2143
2144 get_random_bytes(&miniseed3, sizeof(miniseed3));
2145 miniseed3 &= 0x0fff;
2146 if (miniseed3 == 0)
2147 miniseed3 = 0xabc;
2148 miniseed3_reversed =
2149 ((miniseed3 & 0xF00) >> 8) |
2150 (miniseed3 & 0x0F0) |
2151 ((miniseed3 & 0x00F) << 8);
2152
2153 combinedSeed = ((miniseed1 ^ miniseed2_reversed) << 12) |
2154 (miniseed2 ^ miniseed3_reversed);
2155
2156 /* Seeds can not be zero */
2157 if ((combinedSeed & NVREG_BKOFFCTRL_SEED_MASK) == 0)
2158 combinedSeed |= 0x08;
2159 if ((combinedSeed & (NVREG_BKOFFCTRL_SEED_MASK << NVREG_BKOFFCTRL_GEAR)) == 0)
2160 combinedSeed |= 0x8000;
2161
2162 /* No need to disable tx here */
2163 temp = NVREG_BKOFFCTRL_DEFAULT | (0 << NVREG_BKOFFCTRL_SELECT);
2164 temp |= combinedSeed & NVREG_BKOFFCTRL_SEED_MASK;
2165 temp |= combinedSeed >> NVREG_BKOFFCTRL_GEAR;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002166 writel(temp, base + NvRegBackOffControl);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002167
Szymon Janc78aea4f2010-11-27 08:39:43 +00002168 /* Setup seeds for all gear LFSRs. */
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002169 get_random_bytes(&seedset, sizeof(seedset));
2170 seedset = seedset % BACKOFF_SEEDSET_ROWS;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002171 for (i = 1; i <= BACKOFF_SEEDSET_LFSRS; i++) {
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002172 temp = NVREG_BKOFFCTRL_DEFAULT | (i << NVREG_BKOFFCTRL_SELECT);
2173 temp |= main_seedset[seedset][i-1] & 0x3ff;
2174 temp |= ((gear_seedset[seedset][i-1] & 0x3ff) << NVREG_BKOFFCTRL_GEAR);
2175 writel(temp, base + NvRegBackOffControl);
2176 }
2177}
2178
Linus Torvalds1da177e2005-04-16 15:20:36 -07002179/*
2180 * nv_start_xmit: dev->hard_start_xmit function
Herbert Xu932ff272006-06-09 12:20:56 -07002181 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002182 */
Stephen Hemminger613573252009-08-31 19:50:58 +00002183static netdev_tx_t nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002184{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002185 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002186 u32 tx_flags = 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002187 u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
2188 unsigned int fragments = skb_shinfo(skb)->nr_frags;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002189 unsigned int i;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002190 u32 offset = 0;
2191 u32 bcnt;
Eric Dumazete743d312010-04-14 15:59:40 -07002192 u32 size = skb_headlen(skb);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002193 u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002194 u32 empty_slots;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002195 struct ring_desc *put_tx;
2196 struct ring_desc *start_tx;
2197 struct ring_desc *prev_tx;
2198 struct nv_skb_map *prev_tx_ctx;
Neil Hormanf7f22872013-04-01 04:31:58 +00002199 struct nv_skb_map *tmp_tx_ctx = NULL, *start_tx_ctx = NULL;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002200 unsigned long flags;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002201
2202 /* add fragments to entries count */
2203 for (i = 0; i < fragments; i++) {
david decotignye45a6182011-11-05 14:38:24 +00002204 u32 frag_size = skb_frag_size(&skb_shinfo(skb)->frags[i]);
Eric Dumazet9e903e02011-10-18 21:00:24 +00002205
david decotignye45a6182011-11-05 14:38:24 +00002206 entries += (frag_size >> NV_TX2_TSO_MAX_SHIFT) +
2207 ((frag_size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002208 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002209
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002210 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002211 empty_slots = nv_get_empty_tx_slots(np);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002212 if (unlikely(empty_slots <= entries)) {
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002213 netif_stop_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002214 np->tx_stop = 1;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002215 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002216 return NETDEV_TX_BUSY;
2217 }
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002218 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002219
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002220 start_tx = put_tx = np->put_tx.orig;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002221
Ayaz Abdullafa454592006-01-05 22:45:45 -08002222 /* setup the header buffer */
2223 do {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002224 prev_tx = put_tx;
2225 prev_tx_ctx = np->put_tx_ctx;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002226 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002227 np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
Ayaz Abdullafa454592006-01-05 22:45:45 -08002228 PCI_DMA_TODEVICE);
Larry Finger612a7c42012-12-27 17:25:41 +00002229 if (pci_dma_mapping_error(np->pci_dev,
2230 np->put_tx_ctx->dma)) {
2231 /* on DMA mapping error - drop the packet */
Eric W. Biederman16165662014-03-15 17:54:27 -07002232 dev_kfree_skb_any(skb);
Larry Finger612a7c42012-12-27 17:25:41 +00002233 u64_stats_update_begin(&np->swstats_tx_syncp);
2234 np->stat_tx_dropped++;
2235 u64_stats_update_end(&np->swstats_tx_syncp);
2236 return NETDEV_TX_OK;
2237 }
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002238 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002239 np->put_tx_ctx->dma_single = 1;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002240 put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
2241 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002242
Ayaz Abdullafa454592006-01-05 22:45:45 -08002243 tx_flags = np->tx_flags;
2244 offset += bcnt;
2245 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002246 if (unlikely(put_tx++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002247 put_tx = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002248 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002249 np->put_tx_ctx = np->first_tx_ctx;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002250 } while (size);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002251
2252 /* setup the fragments */
2253 for (i = 0; i < fragments; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00002254 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
david decotignye45a6182011-11-05 14:38:24 +00002255 u32 frag_size = skb_frag_size(frag);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002256 offset = 0;
2257
2258 do {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002259 prev_tx = put_tx;
2260 prev_tx_ctx = np->put_tx_ctx;
Neil Hormanf7f22872013-04-01 04:31:58 +00002261 if (!start_tx_ctx)
2262 start_tx_ctx = tmp_tx_ctx = np->put_tx_ctx;
2263
david decotignye45a6182011-11-05 14:38:24 +00002264 bcnt = (frag_size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : frag_size;
Ian Campbell671173c2011-08-29 23:18:28 +00002265 np->put_tx_ctx->dma = skb_frag_dma_map(
2266 &np->pci_dev->dev,
2267 frag, offset,
2268 bcnt,
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01002269 DMA_TO_DEVICE);
Neil Hormanf7f22872013-04-01 04:31:58 +00002270 if (dma_mapping_error(&np->pci_dev->dev, np->put_tx_ctx->dma)) {
2271
2272 /* Unwind the mapped fragments */
2273 do {
2274 nv_unmap_txskb(np, start_tx_ctx);
2275 if (unlikely(tmp_tx_ctx++ == np->last_tx_ctx))
2276 tmp_tx_ctx = np->first_tx_ctx;
2277 } while (tmp_tx_ctx != np->put_tx_ctx);
Eric W. Biederman16165662014-03-15 17:54:27 -07002278 dev_kfree_skb_any(skb);
Neil Hormanf7f22872013-04-01 04:31:58 +00002279 np->put_tx_ctx = start_tx_ctx;
2280 u64_stats_update_begin(&np->swstats_tx_syncp);
2281 np->stat_tx_dropped++;
2282 u64_stats_update_end(&np->swstats_tx_syncp);
2283 return NETDEV_TX_OK;
2284 }
2285
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002286 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002287 np->put_tx_ctx->dma_single = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002288 put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
2289 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002290
Ayaz Abdullafa454592006-01-05 22:45:45 -08002291 offset += bcnt;
david decotignye45a6182011-11-05 14:38:24 +00002292 frag_size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002293 if (unlikely(put_tx++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002294 put_tx = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002295 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002296 np->put_tx_ctx = np->first_tx_ctx;
david decotignye45a6182011-11-05 14:38:24 +00002297 } while (frag_size);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002298 }
2299
Ayaz Abdullafa454592006-01-05 22:45:45 -08002300 /* set last fragment flag */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002301 prev_tx->flaglen |= cpu_to_le32(tx_flags_extra);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002302
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002303 /* save skb in this slot's context area */
2304 prev_tx_ctx->skb = skb;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002305
Herbert Xu89114af2006-07-08 13:34:32 -07002306 if (skb_is_gso(skb))
Herbert Xu79671682006-06-22 02:40:14 -07002307 tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
Manfred Spraulee733622005-07-31 18:32:26 +02002308 else
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002309 tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
Patrick McHardy84fa7932006-08-29 16:44:56 -07002310 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002311
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002312 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla164a86e2007-01-09 13:30:10 -05002313
Ayaz Abdullafa454592006-01-05 22:45:45 -08002314 /* set tx flags */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002315 start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
Tom Herbertb8bfca92011-11-28 16:33:23 +00002316
2317 netdev_sent_queue(np->dev, skb->len);
2318
Willem de Bruijn49cbb1c2012-04-27 09:04:07 +00002319 skb_tx_timestamp(skb);
2320
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002321 np->put_tx.orig = put_tx;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002322
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002323 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002324
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04002325 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002326 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002327}
2328
Stephen Hemminger613573252009-08-31 19:50:58 +00002329static netdev_tx_t nv_start_xmit_optimized(struct sk_buff *skb,
2330 struct net_device *dev)
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002331{
2332 struct fe_priv *np = netdev_priv(dev);
2333 u32 tx_flags = 0;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002334 u32 tx_flags_extra;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002335 unsigned int fragments = skb_shinfo(skb)->nr_frags;
2336 unsigned int i;
2337 u32 offset = 0;
2338 u32 bcnt;
Eric Dumazete743d312010-04-14 15:59:40 -07002339 u32 size = skb_headlen(skb);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002340 u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2341 u32 empty_slots;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002342 struct ring_desc_ex *put_tx;
2343 struct ring_desc_ex *start_tx;
2344 struct ring_desc_ex *prev_tx;
2345 struct nv_skb_map *prev_tx_ctx;
Neil Hormanf7f22872013-04-01 04:31:58 +00002346 struct nv_skb_map *start_tx_ctx = NULL;
2347 struct nv_skb_map *tmp_tx_ctx = NULL;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002348 unsigned long flags;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002349
2350 /* add fragments to entries count */
2351 for (i = 0; i < fragments; i++) {
david decotignye45a6182011-11-05 14:38:24 +00002352 u32 frag_size = skb_frag_size(&skb_shinfo(skb)->frags[i]);
Eric Dumazet9e903e02011-10-18 21:00:24 +00002353
david decotignye45a6182011-11-05 14:38:24 +00002354 entries += (frag_size >> NV_TX2_TSO_MAX_SHIFT) +
2355 ((frag_size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002356 }
2357
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002358 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002359 empty_slots = nv_get_empty_tx_slots(np);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002360 if (unlikely(empty_slots <= entries)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002361 netif_stop_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002362 np->tx_stop = 1;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002363 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002364 return NETDEV_TX_BUSY;
2365 }
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002366 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002367
2368 start_tx = put_tx = np->put_tx.ex;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002369 start_tx_ctx = np->put_tx_ctx;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002370
2371 /* setup the header buffer */
2372 do {
2373 prev_tx = put_tx;
2374 prev_tx_ctx = np->put_tx_ctx;
2375 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
2376 np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
2377 PCI_DMA_TODEVICE);
Larry Finger612a7c42012-12-27 17:25:41 +00002378 if (pci_dma_mapping_error(np->pci_dev,
2379 np->put_tx_ctx->dma)) {
2380 /* on DMA mapping error - drop the packet */
Eric W. Biederman16165662014-03-15 17:54:27 -07002381 dev_kfree_skb_any(skb);
Larry Finger612a7c42012-12-27 17:25:41 +00002382 u64_stats_update_begin(&np->swstats_tx_syncp);
2383 np->stat_tx_dropped++;
2384 u64_stats_update_end(&np->swstats_tx_syncp);
2385 return NETDEV_TX_OK;
2386 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002387 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002388 np->put_tx_ctx->dma_single = 1;
Al Viro5bb7ea22007-12-09 16:06:41 +00002389 put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
2390 put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002391 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002392
2393 tx_flags = NV_TX2_VALID;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002394 offset += bcnt;
2395 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002396 if (unlikely(put_tx++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002397 put_tx = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002398 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002399 np->put_tx_ctx = np->first_tx_ctx;
2400 } while (size);
2401
2402 /* setup the fragments */
2403 for (i = 0; i < fragments; i++) {
2404 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
david decotignye45a6182011-11-05 14:38:24 +00002405 u32 frag_size = skb_frag_size(frag);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002406 offset = 0;
2407
2408 do {
2409 prev_tx = put_tx;
2410 prev_tx_ctx = np->put_tx_ctx;
david decotignye45a6182011-11-05 14:38:24 +00002411 bcnt = (frag_size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : frag_size;
Neil Hormanf7f22872013-04-01 04:31:58 +00002412 if (!start_tx_ctx)
2413 start_tx_ctx = tmp_tx_ctx = np->put_tx_ctx;
Ian Campbell671173c2011-08-29 23:18:28 +00002414 np->put_tx_ctx->dma = skb_frag_dma_map(
2415 &np->pci_dev->dev,
2416 frag, offset,
2417 bcnt,
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01002418 DMA_TO_DEVICE);
Neil Hormanf7f22872013-04-01 04:31:58 +00002419
2420 if (dma_mapping_error(&np->pci_dev->dev, np->put_tx_ctx->dma)) {
2421
2422 /* Unwind the mapped fragments */
2423 do {
2424 nv_unmap_txskb(np, start_tx_ctx);
2425 if (unlikely(tmp_tx_ctx++ == np->last_tx_ctx))
2426 tmp_tx_ctx = np->first_tx_ctx;
2427 } while (tmp_tx_ctx != np->put_tx_ctx);
Eric W. Biederman16165662014-03-15 17:54:27 -07002428 dev_kfree_skb_any(skb);
Neil Hormanf7f22872013-04-01 04:31:58 +00002429 np->put_tx_ctx = start_tx_ctx;
2430 u64_stats_update_begin(&np->swstats_tx_syncp);
2431 np->stat_tx_dropped++;
2432 u64_stats_update_end(&np->swstats_tx_syncp);
2433 return NETDEV_TX_OK;
2434 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002435 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002436 np->put_tx_ctx->dma_single = 0;
Al Viro5bb7ea22007-12-09 16:06:41 +00002437 put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
2438 put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002439 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002440
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002441 offset += bcnt;
david decotignye45a6182011-11-05 14:38:24 +00002442 frag_size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002443 if (unlikely(put_tx++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002444 put_tx = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002445 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002446 np->put_tx_ctx = np->first_tx_ctx;
david decotignye45a6182011-11-05 14:38:24 +00002447 } while (frag_size);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002448 }
2449
2450 /* set last fragment flag */
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002451 prev_tx->flaglen |= cpu_to_le32(NV_TX2_LASTPACKET);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002452
2453 /* save skb in this slot's context area */
2454 prev_tx_ctx->skb = skb;
2455
2456 if (skb_is_gso(skb))
2457 tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
2458 else
2459 tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
2460 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
2461
2462 /* vlan tag */
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002463 if (skb_vlan_tag_present(skb))
Jesse Grosseab6d182010-10-20 13:56:03 +00002464 start_tx->txvlan = cpu_to_le32(NV_TX3_VLAN_TAG_PRESENT |
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002465 skb_vlan_tag_get(skb));
Jesse Grosseab6d182010-10-20 13:56:03 +00002466 else
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002467 start_tx->txvlan = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002468
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002469 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002470
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002471 if (np->tx_limit) {
2472 /* Limit the number of outstanding tx. Setup all fragments, but
2473 * do not set the VALID bit on the first descriptor. Save a pointer
2474 * to that descriptor and also for next skb_map element.
2475 */
2476
2477 if (np->tx_pkts_in_progress == NV_TX_LIMIT_COUNT) {
2478 if (!np->tx_change_owner)
2479 np->tx_change_owner = start_tx_ctx;
2480
2481 /* remove VALID bit */
2482 tx_flags &= ~NV_TX2_VALID;
2483 start_tx_ctx->first_tx_desc = start_tx;
2484 start_tx_ctx->next_tx_ctx = np->put_tx_ctx;
2485 np->tx_end_flip = np->put_tx_ctx;
2486 } else {
2487 np->tx_pkts_in_progress++;
2488 }
2489 }
2490
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002491 /* set tx flags */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002492 start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
Tom Herbertb8bfca92011-11-28 16:33:23 +00002493
2494 netdev_sent_queue(np->dev, skb->len);
2495
Willem de Bruijn49cbb1c2012-04-27 09:04:07 +00002496 skb_tx_timestamp(skb);
2497
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002498 np->put_tx.ex = put_tx;
2499
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002500 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002501
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002502 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002503 return NETDEV_TX_OK;
2504}
2505
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002506static inline void nv_tx_flip_ownership(struct net_device *dev)
2507{
2508 struct fe_priv *np = netdev_priv(dev);
2509
2510 np->tx_pkts_in_progress--;
2511 if (np->tx_change_owner) {
Al Viro30ecce92008-03-26 05:57:12 +00002512 np->tx_change_owner->first_tx_desc->flaglen |=
2513 cpu_to_le32(NV_TX2_VALID);
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002514 np->tx_pkts_in_progress++;
2515
2516 np->tx_change_owner = np->tx_change_owner->next_tx_ctx;
2517 if (np->tx_change_owner == np->tx_end_flip)
2518 np->tx_change_owner = NULL;
2519
2520 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
2521 }
2522}
2523
Linus Torvalds1da177e2005-04-16 15:20:36 -07002524/*
2525 * nv_tx_done: check for completed packets, release the skbs.
2526 *
2527 * Caller must own np->lock.
2528 */
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002529static int nv_tx_done(struct net_device *dev, int limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002530{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002531 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002532 u32 flags;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002533 int tx_work = 0;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002534 struct ring_desc *orig_get_tx = np->get_tx.orig;
Tom Herbertb8bfca92011-11-28 16:33:23 +00002535 unsigned int bytes_compl = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002536
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002537 while ((np->get_tx.orig != np->put_tx.orig) &&
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002538 !((flags = le32_to_cpu(np->get_tx.orig->flaglen)) & NV_TX_VALID) &&
2539 (tx_work < limit)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002540
Eric Dumazet73a37072009-06-17 21:17:59 +00002541 nv_unmap_txskb(np, np->get_tx_ctx);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002542
Linus Torvalds1da177e2005-04-16 15:20:36 -07002543 if (np->desc_ver == DESC_VER_1) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002544 if (flags & NV_TX_LASTPACKET) {
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002545 if (flags & NV_TX_ERROR) {
david decotignyf5d827a2011-11-16 12:15:13 +00002546 if ((flags & NV_TX_RETRYERROR)
2547 && !(flags & NV_TX_RETRYCOUNT_MASK))
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002548 nv_legacybackoff_reseed(dev);
david decotigny674aee32011-11-16 12:15:07 +00002549 } else {
david decotignyf5d827a2011-11-16 12:15:13 +00002550 u64_stats_update_begin(&np->swstats_tx_syncp);
2551 np->stat_tx_packets++;
2552 np->stat_tx_bytes += np->get_tx_ctx->skb->len;
2553 u64_stats_update_end(&np->swstats_tx_syncp);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002554 }
Tom Herbertb8bfca92011-11-28 16:33:23 +00002555 bytes_compl += np->get_tx_ctx->skb->len;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002556 dev_kfree_skb_any(np->get_tx_ctx->skb);
2557 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002558 tx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002559 }
2560 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002561 if (flags & NV_TX2_LASTPACKET) {
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002562 if (flags & NV_TX2_ERROR) {
david decotignyf5d827a2011-11-16 12:15:13 +00002563 if ((flags & NV_TX2_RETRYERROR)
2564 && !(flags & NV_TX2_RETRYCOUNT_MASK))
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002565 nv_legacybackoff_reseed(dev);
david decotigny674aee32011-11-16 12:15:07 +00002566 } else {
david decotignyf5d827a2011-11-16 12:15:13 +00002567 u64_stats_update_begin(&np->swstats_tx_syncp);
2568 np->stat_tx_packets++;
2569 np->stat_tx_bytes += np->get_tx_ctx->skb->len;
2570 u64_stats_update_end(&np->swstats_tx_syncp);
Jeff Garzikf3b197a2006-05-26 21:39:03 -04002571 }
Tom Herbertb8bfca92011-11-28 16:33:23 +00002572 bytes_compl += np->get_tx_ctx->skb->len;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002573 dev_kfree_skb_any(np->get_tx_ctx->skb);
2574 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002575 tx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002576 }
2577 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002578 if (unlikely(np->get_tx.orig++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002579 np->get_tx.orig = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002580 if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002581 np->get_tx_ctx = np->first_tx_ctx;
2582 }
Tom Herbertb8bfca92011-11-28 16:33:23 +00002583
2584 netdev_completed_queue(np->dev, tx_work, bytes_compl);
2585
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002586 if (unlikely((np->tx_stop == 1) && (np->get_tx.orig != orig_get_tx))) {
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002587 np->tx_stop = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002588 netif_wake_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002589 }
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002590 return tx_work;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002591}
2592
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002593static int nv_tx_done_optimized(struct net_device *dev, int limit)
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002594{
2595 struct fe_priv *np = netdev_priv(dev);
2596 u32 flags;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002597 int tx_work = 0;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002598 struct ring_desc_ex *orig_get_tx = np->get_tx.ex;
Tom Herbertb8bfca92011-11-28 16:33:23 +00002599 unsigned long bytes_cleaned = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002600
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002601 while ((np->get_tx.ex != np->put_tx.ex) &&
Julia Lawall217d32d2010-07-05 22:15:47 -07002602 !((flags = le32_to_cpu(np->get_tx.ex->flaglen)) & NV_TX2_VALID) &&
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002603 (tx_work < limit)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002604
Eric Dumazet73a37072009-06-17 21:17:59 +00002605 nv_unmap_txskb(np, np->get_tx_ctx);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002606
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002607 if (flags & NV_TX2_LASTPACKET) {
david decotigny4687f3f2011-11-05 14:38:22 +00002608 if (flags & NV_TX2_ERROR) {
david decotignyf5d827a2011-11-16 12:15:13 +00002609 if ((flags & NV_TX2_RETRYERROR)
2610 && !(flags & NV_TX2_RETRYCOUNT_MASK)) {
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002611 if (np->driver_data & DEV_HAS_GEAR_MODE)
2612 nv_gear_backoff_reseed(dev);
2613 else
2614 nv_legacybackoff_reseed(dev);
2615 }
david decotigny674aee32011-11-16 12:15:07 +00002616 } else {
David S. Millerefd0bf92011-11-21 13:50:33 -05002617 u64_stats_update_begin(&np->swstats_tx_syncp);
2618 np->stat_tx_packets++;
2619 np->stat_tx_bytes += np->get_tx_ctx->skb->len;
2620 u64_stats_update_end(&np->swstats_tx_syncp);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002621 }
2622
Tom Herbertb8bfca92011-11-28 16:33:23 +00002623 bytes_cleaned += np->get_tx_ctx->skb->len;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002624 dev_kfree_skb_any(np->get_tx_ctx->skb);
2625 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002626 tx_work++;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002627
Szymon Janc78aea4f2010-11-27 08:39:43 +00002628 if (np->tx_limit)
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002629 nv_tx_flip_ownership(dev);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002630 }
Tom Herbertb8bfca92011-11-28 16:33:23 +00002631
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002632 if (unlikely(np->get_tx.ex++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002633 np->get_tx.ex = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002634 if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002635 np->get_tx_ctx = np->first_tx_ctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002636 }
Igor Maravic7505afe2011-12-01 23:48:20 +00002637
2638 netdev_completed_queue(np->dev, tx_work, bytes_cleaned);
2639
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002640 if (unlikely((np->tx_stop == 1) && (np->get_tx.ex != orig_get_tx))) {
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002641 np->tx_stop = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002642 netif_wake_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002643 }
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002644 return tx_work;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002645}
2646
2647/*
2648 * nv_tx_timeout: dev->tx_timeout function
Herbert Xu932ff272006-06-09 12:20:56 -07002649 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002650 */
2651static void nv_tx_timeout(struct net_device *dev)
2652{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002653 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002654 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05002655 u32 status;
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002656 union ring_type put_tx;
2657 int saved_tx_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002658
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05002659 if (np->msi_flags & NV_MSI_X_ENABLED)
2660 status = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
2661 else
2662 status = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
2663
Sameer Nanda1ec4f2d2011-11-16 12:15:12 +00002664 netdev_warn(dev, "Got tx_timeout. irq status: %08x\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002665
Sameer Nanda1ec4f2d2011-11-16 12:15:12 +00002666 if (unlikely(debug_tx_timeout)) {
2667 int i;
2668
2669 netdev_info(dev, "Ring at %lx\n", (unsigned long)np->ring_addr);
2670 netdev_info(dev, "Dumping tx registers\n");
2671 for (i = 0; i <= np->register_size; i += 32) {
Joe Perches1d397f32010-11-29 07:41:57 +00002672 netdev_info(dev,
Sameer Nanda1ec4f2d2011-11-16 12:15:12 +00002673 "%3x: %08x %08x %08x %08x "
2674 "%08x %08x %08x %08x\n",
Joe Perches1d397f32010-11-29 07:41:57 +00002675 i,
Sameer Nanda1ec4f2d2011-11-16 12:15:12 +00002676 readl(base + i + 0), readl(base + i + 4),
2677 readl(base + i + 8), readl(base + i + 12),
2678 readl(base + i + 16), readl(base + i + 20),
2679 readl(base + i + 24), readl(base + i + 28));
2680 }
2681 netdev_info(dev, "Dumping tx ring\n");
2682 for (i = 0; i < np->tx_ring_size; i += 4) {
2683 if (!nv_optimized(np)) {
2684 netdev_info(dev,
2685 "%03x: %08x %08x // %08x %08x "
2686 "// %08x %08x // %08x %08x\n",
2687 i,
2688 le32_to_cpu(np->tx_ring.orig[i].buf),
2689 le32_to_cpu(np->tx_ring.orig[i].flaglen),
2690 le32_to_cpu(np->tx_ring.orig[i+1].buf),
2691 le32_to_cpu(np->tx_ring.orig[i+1].flaglen),
2692 le32_to_cpu(np->tx_ring.orig[i+2].buf),
2693 le32_to_cpu(np->tx_ring.orig[i+2].flaglen),
2694 le32_to_cpu(np->tx_ring.orig[i+3].buf),
2695 le32_to_cpu(np->tx_ring.orig[i+3].flaglen));
2696 } else {
2697 netdev_info(dev,
2698 "%03x: %08x %08x %08x "
2699 "// %08x %08x %08x "
2700 "// %08x %08x %08x "
2701 "// %08x %08x %08x\n",
2702 i,
2703 le32_to_cpu(np->tx_ring.ex[i].bufhigh),
2704 le32_to_cpu(np->tx_ring.ex[i].buflow),
2705 le32_to_cpu(np->tx_ring.ex[i].flaglen),
2706 le32_to_cpu(np->tx_ring.ex[i+1].bufhigh),
2707 le32_to_cpu(np->tx_ring.ex[i+1].buflow),
2708 le32_to_cpu(np->tx_ring.ex[i+1].flaglen),
2709 le32_to_cpu(np->tx_ring.ex[i+2].bufhigh),
2710 le32_to_cpu(np->tx_ring.ex[i+2].buflow),
2711 le32_to_cpu(np->tx_ring.ex[i+2].flaglen),
2712 le32_to_cpu(np->tx_ring.ex[i+3].bufhigh),
2713 le32_to_cpu(np->tx_ring.ex[i+3].buflow),
2714 le32_to_cpu(np->tx_ring.ex[i+3].flaglen));
2715 }
Manfred Spraulc2dba062005-07-31 18:29:47 +02002716 }
2717 }
2718
Linus Torvalds1da177e2005-04-16 15:20:36 -07002719 spin_lock_irq(&np->lock);
2720
2721 /* 1) stop tx engine */
2722 nv_stop_tx(dev);
2723
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002724 /* 2) complete any outstanding tx and do not give HW any limited tx pkts */
2725 saved_tx_limit = np->tx_limit;
2726 np->tx_limit = 0; /* prevent giving HW any limited pkts */
2727 np->tx_stop = 0; /* prevent waking tx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002728 if (!nv_optimized(np))
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002729 nv_tx_done(dev, np->tx_ring_size);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002730 else
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05002731 nv_tx_done_optimized(dev, np->tx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002732
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002733 /* save current HW position */
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002734 if (np->tx_change_owner)
2735 put_tx.ex = np->tx_change_owner->first_tx_desc;
2736 else
2737 put_tx = np->put_tx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002738
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002739 /* 3) clear all tx state */
2740 nv_drain_tx(dev);
2741 nv_init_tx(dev);
Ayaz Abdulla3ba4d092007-03-23 05:50:02 -05002742
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002743 /* 4) restore state to current HW position */
2744 np->get_tx = np->put_tx = put_tx;
2745 np->tx_limit = saved_tx_limit;
2746
2747 /* 5) restart tx engine */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002748 nv_start_tx(dev);
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002749 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002750 spin_unlock_irq(&np->lock);
2751}
2752
Manfred Spraul22c6d142005-04-19 21:17:09 +02002753/*
2754 * Called when the nic notices a mismatch between the actual data len on the
2755 * wire and the len indicated in the 802 header
2756 */
2757static int nv_getlen(struct net_device *dev, void *packet, int datalen)
2758{
2759 int hdrlen; /* length of the 802 header */
2760 int protolen; /* length as stored in the proto field */
2761
2762 /* 1) calculate len according to header */
Szymon Janc78aea4f2010-11-27 08:39:43 +00002763 if (((struct vlan_ethhdr *)packet)->h_vlan_proto == htons(ETH_P_8021Q)) {
2764 protolen = ntohs(((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto);
Manfred Spraul22c6d142005-04-19 21:17:09 +02002765 hdrlen = VLAN_HLEN;
2766 } else {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002767 protolen = ntohs(((struct ethhdr *)packet)->h_proto);
Manfred Spraul22c6d142005-04-19 21:17:09 +02002768 hdrlen = ETH_HLEN;
2769 }
Manfred Spraul22c6d142005-04-19 21:17:09 +02002770 if (protolen > ETH_DATA_LEN)
2771 return datalen; /* Value in proto field not a len, no checks possible */
2772
2773 protolen += hdrlen;
2774 /* consistency checks: */
2775 if (datalen > ETH_ZLEN) {
2776 if (datalen >= protolen) {
2777 /* more data on wire than in 802 header, trim of
2778 * additional data.
2779 */
Manfred Spraul22c6d142005-04-19 21:17:09 +02002780 return protolen;
2781 } else {
2782 /* less data on wire than mentioned in header.
2783 * Discard the packet.
2784 */
Manfred Spraul22c6d142005-04-19 21:17:09 +02002785 return -1;
2786 }
2787 } else {
2788 /* short packet. Accept only if 802 values are also short */
2789 if (protolen > ETH_ZLEN) {
Manfred Spraul22c6d142005-04-19 21:17:09 +02002790 return -1;
2791 }
Manfred Spraul22c6d142005-04-19 21:17:09 +02002792 return datalen;
2793 }
2794}
2795
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002796static int nv_rx_process(struct net_device *dev, int limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002797{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002798 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002799 u32 flags;
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002800 int rx_work = 0;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002801 struct sk_buff *skb;
2802 int len;
Ayaz Abdullaee407b02006-02-04 13:13:17 -05002803
Szymon Janc78aea4f2010-11-27 08:39:43 +00002804 while ((np->get_rx.orig != np->put_rx.orig) &&
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002805 !((flags = le32_to_cpu(np->get_rx.orig->flaglen)) & NV_RX_AVAIL) &&
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002806 (rx_work < limit)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002807
Linus Torvalds1da177e2005-04-16 15:20:36 -07002808 /*
2809 * the packet is for us - immediately tear down the pci mapping.
2810 * TODO: check if a prefetch of the first cacheline improves
2811 * the performance.
2812 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002813 pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
2814 np->get_rx_ctx->dma_len,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002815 PCI_DMA_FROMDEVICE);
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002816 skb = np->get_rx_ctx->skb;
2817 np->get_rx_ctx->skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002818
Linus Torvalds1da177e2005-04-16 15:20:36 -07002819 /* look at what we actually got: */
2820 if (np->desc_ver == DESC_VER_1) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002821 if (likely(flags & NV_RX_DESCRIPTORVALID)) {
2822 len = flags & LEN_MASK_V1;
2823 if (unlikely(flags & NV_RX_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002824 if ((flags & NV_RX_ERROR_MASK) == NV_RX_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002825 len = nv_getlen(dev, skb->data, len);
2826 if (len < 0) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002827 dev_kfree_skb(skb);
2828 goto next_pkt;
2829 }
2830 }
2831 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002832 else if ((flags & NV_RX_ERROR_MASK) == NV_RX_FRAMINGERR) {
Antonio Ospitecef33c82014-06-04 14:03:47 +02002833 if (flags & NV_RX_SUBTRACT1)
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002834 len--;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002835 }
2836 /* the rest are hard errors */
2837 else {
david decotignyf5d827a2011-11-16 12:15:13 +00002838 if (flags & NV_RX_MISSEDFRAME) {
2839 u64_stats_update_begin(&np->swstats_rx_syncp);
2840 np->stat_rx_missed_errors++;
2841 u64_stats_update_end(&np->swstats_rx_syncp);
2842 }
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002843 dev_kfree_skb(skb);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05002844 goto next_pkt;
2845 }
2846 }
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002847 } else {
2848 dev_kfree_skb(skb);
2849 goto next_pkt;
Manfred Spraul22c6d142005-04-19 21:17:09 +02002850 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002851 } else {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002852 if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
2853 len = flags & LEN_MASK_V2;
2854 if (unlikely(flags & NV_RX2_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002855 if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002856 len = nv_getlen(dev, skb->data, len);
2857 if (len < 0) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002858 dev_kfree_skb(skb);
2859 goto next_pkt;
2860 }
2861 }
2862 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002863 else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
Antonio Ospitecef33c82014-06-04 14:03:47 +02002864 if (flags & NV_RX2_SUBTRACT1)
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002865 len--;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002866 }
2867 /* the rest are hard errors */
2868 else {
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002869 dev_kfree_skb(skb);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05002870 goto next_pkt;
2871 }
2872 }
Ayaz Abdullabfaffe82008-01-13 16:02:55 -05002873 if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
2874 ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002875 skb->ip_summed = CHECKSUM_UNNECESSARY;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002876 } else {
2877 dev_kfree_skb(skb);
2878 goto next_pkt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002879 }
2880 }
2881 /* got a valid packet - forward it to the network core */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002882 skb_put(skb, len);
2883 skb->protocol = eth_type_trans(skb, dev);
Tom Herbert53f224c2010-05-03 19:08:45 +00002884 napi_gro_receive(&np->napi, skb);
david decotignyf5d827a2011-11-16 12:15:13 +00002885 u64_stats_update_begin(&np->swstats_rx_syncp);
2886 np->stat_rx_packets++;
2887 np->stat_rx_bytes += len;
2888 u64_stats_update_end(&np->swstats_rx_syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002889next_pkt:
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002890 if (unlikely(np->get_rx.orig++ == np->last_rx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002891 np->get_rx.orig = np->first_rx.orig;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002892 if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002893 np->get_rx_ctx = np->first_rx_ctx;
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002894
2895 rx_work++;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002896 }
2897
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002898 return rx_work;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002899}
2900
2901static int nv_rx_process_optimized(struct net_device *dev, int limit)
2902{
2903 struct fe_priv *np = netdev_priv(dev);
2904 u32 flags;
2905 u32 vlanflags = 0;
Ingo Molnarc1b71512007-10-17 12:18:23 +02002906 int rx_work = 0;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002907 struct sk_buff *skb;
2908 int len;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002909
Szymon Janc78aea4f2010-11-27 08:39:43 +00002910 while ((np->get_rx.ex != np->put_rx.ex) &&
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002911 !((flags = le32_to_cpu(np->get_rx.ex->flaglen)) & NV_RX2_AVAIL) &&
Ingo Molnarc1b71512007-10-17 12:18:23 +02002912 (rx_work < limit)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002913
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002914 /*
2915 * the packet is for us - immediately tear down the pci mapping.
2916 * TODO: check if a prefetch of the first cacheline improves
2917 * the performance.
2918 */
2919 pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
2920 np->get_rx_ctx->dma_len,
2921 PCI_DMA_FROMDEVICE);
2922 skb = np->get_rx_ctx->skb;
2923 np->get_rx_ctx->skb = NULL;
2924
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002925 /* look at what we actually got: */
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002926 if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
2927 len = flags & LEN_MASK_V2;
2928 if (unlikely(flags & NV_RX2_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002929 if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002930 len = nv_getlen(dev, skb->data, len);
2931 if (len < 0) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002932 dev_kfree_skb(skb);
2933 goto next_pkt;
2934 }
2935 }
2936 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002937 else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
Antonio Ospitecef33c82014-06-04 14:03:47 +02002938 if (flags & NV_RX2_SUBTRACT1)
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002939 len--;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002940 }
2941 /* the rest are hard errors */
2942 else {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002943 dev_kfree_skb(skb);
2944 goto next_pkt;
2945 }
2946 }
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002947
Ayaz Abdullabfaffe82008-01-13 16:02:55 -05002948 if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
2949 ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002950 skb->ip_summed = CHECKSUM_UNNECESSARY;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002951
2952 /* got a valid packet - forward it to the network core */
2953 skb_put(skb, len);
2954 skb->protocol = eth_type_trans(skb, dev);
2955 prefetch(skb->data);
2956
Jiri Pirko3326c782011-07-20 04:54:38 +00002957 vlanflags = le32_to_cpu(np->get_rx.ex->buflow);
Jiri Pirko0891b0e2011-07-26 10:19:28 +00002958
2959 /*
Patrick McHardyf6469682013-04-19 02:04:27 +00002960 * There's need to check for NETIF_F_HW_VLAN_CTAG_RX
2961 * here. Even if vlan rx accel is disabled,
Jiri Pirko0891b0e2011-07-26 10:19:28 +00002962 * NV_RX3_VLAN_TAG_PRESENT is pseudo randomly set.
2963 */
Patrick McHardyf6469682013-04-19 02:04:27 +00002964 if (dev->features & NETIF_F_HW_VLAN_CTAG_RX &&
Jiri Pirko0891b0e2011-07-26 10:19:28 +00002965 vlanflags & NV_RX3_VLAN_TAG_PRESENT) {
Jiri Pirko3326c782011-07-20 04:54:38 +00002966 u16 vid = vlanflags & NV_RX3_VLAN_TAG_MASK;
2967
Patrick McHardy86a9bad2013-04-19 02:04:30 +00002968 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002969 }
Jiri Pirko3326c782011-07-20 04:54:38 +00002970 napi_gro_receive(&np->napi, skb);
david decotignyf5d827a2011-11-16 12:15:13 +00002971 u64_stats_update_begin(&np->swstats_rx_syncp);
2972 np->stat_rx_packets++;
2973 np->stat_rx_bytes += len;
2974 u64_stats_update_end(&np->swstats_rx_syncp);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002975 } else {
2976 dev_kfree_skb(skb);
2977 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002978next_pkt:
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002979 if (unlikely(np->get_rx.ex++ == np->last_rx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002980 np->get_rx.ex = np->first_rx.ex;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002981 if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002982 np->get_rx_ctx = np->first_rx_ctx;
Ingo Molnarc1b71512007-10-17 12:18:23 +02002983
2984 rx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002985 }
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002986
Ingo Molnarc1b71512007-10-17 12:18:23 +02002987 return rx_work;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002988}
2989
Manfred Sprauld81c0982005-07-31 18:20:30 +02002990static void set_bufsize(struct net_device *dev)
2991{
2992 struct fe_priv *np = netdev_priv(dev);
2993
2994 if (dev->mtu <= ETH_DATA_LEN)
2995 np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
2996 else
2997 np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
2998}
2999
Linus Torvalds1da177e2005-04-16 15:20:36 -07003000/*
3001 * nv_change_mtu: dev->change_mtu function
3002 * Called with dev_base_lock held for read.
3003 */
3004static int nv_change_mtu(struct net_device *dev, int new_mtu)
3005{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003006 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02003007 int old_mtu;
3008
Manfred Sprauld81c0982005-07-31 18:20:30 +02003009 old_mtu = dev->mtu;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003010 dev->mtu = new_mtu;
Manfred Sprauld81c0982005-07-31 18:20:30 +02003011
3012 /* return early if the buffer sizes will not change */
3013 if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
3014 return 0;
Manfred Sprauld81c0982005-07-31 18:20:30 +02003015
3016 /* synchronized against open : rtnl_lock() held by caller */
3017 if (netif_running(dev)) {
viro@ftp.linux.org.uk25097d42005-09-06 01:36:58 +01003018 u8 __iomem *base = get_hwbase(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02003019 /*
3020 * It seems that the nic preloads valid ring entries into an
3021 * internal buffer. The procedure for flushing everything is
3022 * guessed, there is probably a simpler approach.
3023 * Changing the MTU is a rare event, it shouldn't matter.
3024 */
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003025 nv_disable_irq(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00003026 nv_napi_disable(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07003027 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07003028 netif_addr_lock(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02003029 spin_lock(&np->lock);
3030 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003031 nv_stop_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02003032 nv_txrx_reset(dev);
3033 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003034 nv_drain_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02003035 /* reinit driver view of the rx queue */
Manfred Sprauld81c0982005-07-31 18:20:30 +02003036 set_bufsize(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04003037 if (nv_init_ring(dev)) {
Manfred Sprauld81c0982005-07-31 18:20:30 +02003038 if (!np->in_shutdown)
3039 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3040 }
3041 /* reinit nic view of the rx queue */
3042 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
Ayaz Abdulla0832b252006-02-04 13:13:26 -05003043 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00003044 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Manfred Sprauld81c0982005-07-31 18:20:30 +02003045 base + NvRegRingSizes);
3046 pci_push(base);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04003047 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Manfred Sprauld81c0982005-07-31 18:20:30 +02003048 pci_push(base);
3049
3050 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003051 nv_start_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02003052 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07003053 netif_addr_unlock(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07003054 netif_tx_unlock_bh(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00003055 nv_napi_enable(dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003056 nv_enable_irq(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02003057 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003058 return 0;
3059}
3060
Manfred Spraul72b31782005-07-31 18:33:34 +02003061static void nv_copy_mac_to_hw(struct net_device *dev)
3062{
viro@ftp.linux.org.uk25097d42005-09-06 01:36:58 +01003063 u8 __iomem *base = get_hwbase(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02003064 u32 mac[2];
3065
3066 mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
3067 (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
3068 mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
3069
3070 writel(mac[0], base + NvRegMacAddrA);
3071 writel(mac[1], base + NvRegMacAddrB);
3072}
3073
3074/*
3075 * nv_set_mac_address: dev->set_mac_address function
3076 * Called with rtnl_lock() held.
3077 */
3078static int nv_set_mac_address(struct net_device *dev, void *addr)
3079{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003080 struct fe_priv *np = netdev_priv(dev);
Szymon Janc78aea4f2010-11-27 08:39:43 +00003081 struct sockaddr *macaddr = (struct sockaddr *)addr;
Manfred Spraul72b31782005-07-31 18:33:34 +02003082
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07003083 if (!is_valid_ether_addr(macaddr->sa_data))
Manfred Spraul72b31782005-07-31 18:33:34 +02003084 return -EADDRNOTAVAIL;
3085
3086 /* synchronized against open : rtnl_lock() held by caller */
3087 memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN);
3088
3089 if (netif_running(dev)) {
Herbert Xu932ff272006-06-09 12:20:56 -07003090 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07003091 netif_addr_lock(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02003092 spin_lock_irq(&np->lock);
3093
3094 /* stop rx engine */
3095 nv_stop_rx(dev);
3096
3097 /* set mac address */
3098 nv_copy_mac_to_hw(dev);
3099
3100 /* restart rx engine */
3101 nv_start_rx(dev);
3102 spin_unlock_irq(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07003103 netif_addr_unlock(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07003104 netif_tx_unlock_bh(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02003105 } else {
3106 nv_copy_mac_to_hw(dev);
3107 }
3108 return 0;
3109}
3110
Linus Torvalds1da177e2005-04-16 15:20:36 -07003111/*
3112 * nv_set_multicast: dev->set_multicast function
Herbert Xu932ff272006-06-09 12:20:56 -07003113 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003114 */
3115static void nv_set_multicast(struct net_device *dev)
3116{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003117 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003118 u8 __iomem *base = get_hwbase(dev);
3119 u32 addr[2];
3120 u32 mask[2];
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003121 u32 pff = readl(base + NvRegPacketFilterFlags) & NVREG_PFF_PAUSE_RX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003122
3123 memset(addr, 0, sizeof(addr));
3124 memset(mask, 0, sizeof(mask));
3125
3126 if (dev->flags & IFF_PROMISC) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003127 pff |= NVREG_PFF_PROMISC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003128 } else {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003129 pff |= NVREG_PFF_MYADDR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003130
Jiri Pirko48e2f182010-02-22 09:22:26 +00003131 if (dev->flags & IFF_ALLMULTI || !netdev_mc_empty(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003132 u32 alwaysOff[2];
3133 u32 alwaysOn[2];
3134
3135 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
3136 if (dev->flags & IFF_ALLMULTI) {
3137 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
3138 } else {
Jiri Pirko22bedad32010-04-01 21:22:57 +00003139 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003140
Jiri Pirko22bedad32010-04-01 21:22:57 +00003141 netdev_for_each_mc_addr(ha, dev) {
david decotignye45a6182011-11-05 14:38:24 +00003142 unsigned char *hw_addr = ha->addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003143 u32 a, b;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003144
david decotignye45a6182011-11-05 14:38:24 +00003145 a = le32_to_cpu(*(__le32 *) hw_addr);
3146 b = le16_to_cpu(*(__le16 *) (&hw_addr[4]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003147 alwaysOn[0] &= a;
3148 alwaysOff[0] &= ~a;
3149 alwaysOn[1] &= b;
3150 alwaysOff[1] &= ~b;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003151 }
3152 }
3153 addr[0] = alwaysOn[0];
3154 addr[1] = alwaysOn[1];
3155 mask[0] = alwaysOn[0] | alwaysOff[0];
3156 mask[1] = alwaysOn[1] | alwaysOff[1];
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05003157 } else {
3158 mask[0] = NVREG_MCASTMASKA_NONE;
3159 mask[1] = NVREG_MCASTMASKB_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003160 }
3161 }
3162 addr[0] |= NVREG_MCASTADDRA_FORCE;
3163 pff |= NVREG_PFF_ALWAYS;
3164 spin_lock_irq(&np->lock);
3165 nv_stop_rx(dev);
3166 writel(addr[0], base + NvRegMulticastAddrA);
3167 writel(addr[1], base + NvRegMulticastAddrB);
3168 writel(mask[0], base + NvRegMulticastMaskA);
3169 writel(mask[1], base + NvRegMulticastMaskB);
3170 writel(pff, base + NvRegPacketFilterFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003171 nv_start_rx(dev);
3172 spin_unlock_irq(&np->lock);
3173}
3174
Adrian Bunkc7985052006-06-22 12:03:29 +02003175static void nv_update_pause(struct net_device *dev, u32 pause_flags)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003176{
3177 struct fe_priv *np = netdev_priv(dev);
3178 u8 __iomem *base = get_hwbase(dev);
3179
3180 np->pause_flags &= ~(NV_PAUSEFRAME_TX_ENABLE | NV_PAUSEFRAME_RX_ENABLE);
3181
3182 if (np->pause_flags & NV_PAUSEFRAME_RX_CAPABLE) {
3183 u32 pff = readl(base + NvRegPacketFilterFlags) & ~NVREG_PFF_PAUSE_RX;
3184 if (pause_flags & NV_PAUSEFRAME_RX_ENABLE) {
3185 writel(pff|NVREG_PFF_PAUSE_RX, base + NvRegPacketFilterFlags);
3186 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3187 } else {
3188 writel(pff, base + NvRegPacketFilterFlags);
3189 }
3190 }
3191 if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE) {
3192 u32 regmisc = readl(base + NvRegMisc1) & ~NVREG_MISC1_PAUSE_TX;
3193 if (pause_flags & NV_PAUSEFRAME_TX_ENABLE) {
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05003194 u32 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V1;
3195 if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V2)
3196 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V2;
Ayaz Abdulla9a33e882008-08-06 12:12:34 -04003197 if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V3) {
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05003198 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V3;
Ayaz Abdulla9a33e882008-08-06 12:12:34 -04003199 /* limit the number of tx pause frames to a default of 8 */
3200 writel(readl(base + NvRegTxPauseFrameLimit)|NVREG_TX_PAUSEFRAMELIMIT_ENABLE, base + NvRegTxPauseFrameLimit);
3201 }
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05003202 writel(pause_enable, base + NvRegTxPauseFrame);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003203 writel(regmisc|NVREG_MISC1_PAUSE_TX, base + NvRegMisc1);
3204 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3205 } else {
3206 writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
3207 writel(regmisc, base + NvRegMisc1);
3208 }
3209 }
3210}
3211
Sanjay Hortikare19df762011-11-11 16:11:21 +00003212static void nv_force_linkspeed(struct net_device *dev, int speed, int duplex)
3213{
3214 struct fe_priv *np = netdev_priv(dev);
3215 u8 __iomem *base = get_hwbase(dev);
3216 u32 phyreg, txreg;
3217 int mii_status;
3218
3219 np->linkspeed = NVREG_LINKSPEED_FORCE|speed;
3220 np->duplex = duplex;
3221
3222 /* see if gigabit phy */
3223 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3224 if (mii_status & PHY_GIGABIT) {
3225 np->gigabit = PHY_GIGABIT;
3226 phyreg = readl(base + NvRegSlotTime);
3227 phyreg &= ~(0x3FF00);
3228 if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10)
3229 phyreg |= NVREG_SLOTTIME_10_100_FULL;
3230 else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100)
3231 phyreg |= NVREG_SLOTTIME_10_100_FULL;
3232 else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
3233 phyreg |= NVREG_SLOTTIME_1000_FULL;
3234 writel(phyreg, base + NvRegSlotTime);
3235 }
3236
3237 phyreg = readl(base + NvRegPhyInterface);
3238 phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
3239 if (np->duplex == 0)
3240 phyreg |= PHY_HALF;
3241 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
3242 phyreg |= PHY_100;
3243 else if ((np->linkspeed & NVREG_LINKSPEED_MASK) ==
3244 NVREG_LINKSPEED_1000)
3245 phyreg |= PHY_1000;
3246 writel(phyreg, base + NvRegPhyInterface);
3247
3248 if (phyreg & PHY_RGMII) {
3249 if ((np->linkspeed & NVREG_LINKSPEED_MASK) ==
3250 NVREG_LINKSPEED_1000)
3251 txreg = NVREG_TX_DEFERRAL_RGMII_1000;
3252 else
3253 txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
3254 } else {
3255 txreg = NVREG_TX_DEFERRAL_DEFAULT;
3256 }
3257 writel(txreg, base + NvRegTxDeferral);
3258
3259 if (np->desc_ver == DESC_VER_1) {
3260 txreg = NVREG_TX_WM_DESC1_DEFAULT;
3261 } else {
3262 if ((np->linkspeed & NVREG_LINKSPEED_MASK) ==
3263 NVREG_LINKSPEED_1000)
3264 txreg = NVREG_TX_WM_DESC2_3_1000;
3265 else
3266 txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
3267 }
3268 writel(txreg, base + NvRegTxWatermark);
3269
3270 writel(NVREG_MISC1_FORCE | (np->duplex ? 0 : NVREG_MISC1_HD),
3271 base + NvRegMisc1);
3272 pci_push(base);
3273 writel(np->linkspeed, base + NvRegLinkSpeed);
3274 pci_push(base);
3275
3276 return;
3277}
3278
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003279/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +00003280 * nv_update_linkspeed - Setup the MAC according to the link partner
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003281 * @dev: Network device to be configured
3282 *
3283 * The function queries the PHY and checks if there is a link partner.
3284 * If yes, then it sets up the MAC accordingly. Otherwise, the MAC is
3285 * set to 10 MBit HD.
3286 *
3287 * The function returns 0 if there is no link partner and 1 if there is
3288 * a good link partner.
3289 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003290static int nv_update_linkspeed(struct net_device *dev)
3291{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003292 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003293 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003294 int adv = 0;
3295 int lpa = 0;
3296 int adv_lpa, adv_pause, lpa_pause;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003297 int newls = np->linkspeed;
3298 int newdup = np->duplex;
3299 int mii_status;
Sanjay Hortikare19df762011-11-11 16:11:21 +00003300 u32 bmcr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003301 int retval = 0;
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003302 u32 control_1000, status_1000, phyreg, pause_flags, txreg;
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003303 u32 txrxFlags = 0;
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003304 u32 phy_exp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003305
Sanjay Hortikare19df762011-11-11 16:11:21 +00003306 /* If device loopback is enabled, set carrier on and enable max link
3307 * speed.
3308 */
3309 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
3310 if (bmcr & BMCR_LOOPBACK) {
3311 if (netif_running(dev)) {
3312 nv_force_linkspeed(dev, NVREG_LINKSPEED_1000, 1);
3313 if (!netif_carrier_ok(dev))
3314 netif_carrier_on(dev);
3315 }
3316 return 1;
3317 }
3318
Linus Torvalds1da177e2005-04-16 15:20:36 -07003319 /* BMSR_LSTATUS is latched, read it twice:
3320 * we want the current value.
3321 */
3322 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3323 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3324
3325 if (!(mii_status & BMSR_LSTATUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003326 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3327 newdup = 0;
3328 retval = 0;
3329 goto set_speed;
3330 }
3331
3332 if (np->autoneg == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003333 if (np->fixed_mode & LPA_100FULL) {
3334 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3335 newdup = 1;
3336 } else if (np->fixed_mode & LPA_100HALF) {
3337 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3338 newdup = 0;
3339 } else if (np->fixed_mode & LPA_10FULL) {
3340 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3341 newdup = 1;
3342 } else {
3343 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3344 newdup = 0;
3345 }
3346 retval = 1;
3347 goto set_speed;
3348 }
3349 /* check auto negotiation is complete */
3350 if (!(mii_status & BMSR_ANEGCOMPLETE)) {
3351 /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
3352 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3353 newdup = 0;
3354 retval = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003355 goto set_speed;
3356 }
3357
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003358 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
3359 lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003360
Linus Torvalds1da177e2005-04-16 15:20:36 -07003361 retval = 1;
3362 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003363 control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
3364 status_1000 = mii_rw(dev, np->phyaddr, MII_STAT1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003365
3366 if ((control_1000 & ADVERTISE_1000FULL) &&
3367 (status_1000 & LPA_1000FULL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003368 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
3369 newdup = 1;
3370 goto set_speed;
3371 }
3372 }
3373
Linus Torvalds1da177e2005-04-16 15:20:36 -07003374 /* FIXME: handle parallel detection properly */
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003375 adv_lpa = lpa & adv;
3376 if (adv_lpa & LPA_100FULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003377 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3378 newdup = 1;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003379 } else if (adv_lpa & LPA_100HALF) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003380 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3381 newdup = 0;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003382 } else if (adv_lpa & LPA_10FULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003383 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3384 newdup = 1;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003385 } else if (adv_lpa & LPA_10HALF) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003386 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3387 newdup = 0;
3388 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003389 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3390 newdup = 0;
3391 }
3392
3393set_speed:
3394 if (np->duplex == newdup && np->linkspeed == newls)
3395 return retval;
3396
Linus Torvalds1da177e2005-04-16 15:20:36 -07003397 np->duplex = newdup;
3398 np->linkspeed = newls;
3399
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003400 /* The transmitter and receiver must be restarted for safe update */
3401 if (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START) {
3402 txrxFlags |= NV_RESTART_TX;
3403 nv_stop_tx(dev);
3404 }
3405 if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
3406 txrxFlags |= NV_RESTART_RX;
3407 nv_stop_rx(dev);
3408 }
3409
Linus Torvalds1da177e2005-04-16 15:20:36 -07003410 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003411 phyreg = readl(base + NvRegSlotTime);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003412 phyreg &= ~(0x3FF00);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003413 if (((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10) ||
3414 ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100))
3415 phyreg |= NVREG_SLOTTIME_10_100_FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003416 else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003417 phyreg |= NVREG_SLOTTIME_1000_FULL;
3418 writel(phyreg, base + NvRegSlotTime);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003419 }
3420
3421 phyreg = readl(base + NvRegPhyInterface);
3422 phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
3423 if (np->duplex == 0)
3424 phyreg |= PHY_HALF;
3425 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
3426 phyreg |= PHY_100;
3427 else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
3428 phyreg |= PHY_1000;
3429 writel(phyreg, base + NvRegPhyInterface);
3430
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003431 phy_exp = mii_rw(dev, np->phyaddr, MII_EXPANSION, MII_READ) & EXPANSION_NWAY; /* autoneg capable */
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003432 if (phyreg & PHY_RGMII) {
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003433 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000) {
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003434 txreg = NVREG_TX_DEFERRAL_RGMII_1000;
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003435 } else {
3436 if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX)) {
3437 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_10)
3438 txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_10;
3439 else
3440 txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_100;
3441 } else {
3442 txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
3443 }
3444 }
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003445 } else {
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003446 if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX))
3447 txreg = NVREG_TX_DEFERRAL_MII_STRETCH;
3448 else
3449 txreg = NVREG_TX_DEFERRAL_DEFAULT;
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003450 }
3451 writel(txreg, base + NvRegTxDeferral);
3452
Ayaz Abdulla95d161c2006-07-06 16:46:25 -04003453 if (np->desc_ver == DESC_VER_1) {
3454 txreg = NVREG_TX_WM_DESC1_DEFAULT;
3455 } else {
3456 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
3457 txreg = NVREG_TX_WM_DESC2_3_1000;
3458 else
3459 txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
3460 }
3461 writel(txreg, base + NvRegTxWatermark);
3462
Szymon Janc78aea4f2010-11-27 08:39:43 +00003463 writel(NVREG_MISC1_FORCE | (np->duplex ? 0 : NVREG_MISC1_HD),
Linus Torvalds1da177e2005-04-16 15:20:36 -07003464 base + NvRegMisc1);
3465 pci_push(base);
3466 writel(np->linkspeed, base + NvRegLinkSpeed);
3467 pci_push(base);
3468
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003469 pause_flags = 0;
3470 /* setup pause frame */
david decotigny1ff39eb2012-08-24 17:22:52 +00003471 if (netif_running(dev) && (np->duplex != 0)) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003472 if (np->autoneg && np->pause_flags & NV_PAUSEFRAME_AUTONEG) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003473 adv_pause = adv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3474 lpa_pause = lpa & (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003475
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003476 switch (adv_pause) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07003477 case ADVERTISE_PAUSE_CAP:
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003478 if (lpa_pause & LPA_PAUSE_CAP) {
3479 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3480 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
3481 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3482 }
3483 break;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07003484 case ADVERTISE_PAUSE_ASYM:
Szymon Janc78aea4f2010-11-27 08:39:43 +00003485 if (lpa_pause == (LPA_PAUSE_CAP | LPA_PAUSE_ASYM))
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003486 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003487 break;
Szymon Janc78aea4f2010-11-27 08:39:43 +00003488 case ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM:
3489 if (lpa_pause & LPA_PAUSE_CAP) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003490 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3491 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
3492 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3493 }
3494 if (lpa_pause == LPA_PAUSE_ASYM)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003495 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003496 break;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003497 }
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003498 } else {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003499 pause_flags = np->pause_flags;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003500 }
3501 }
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003502 nv_update_pause(dev, pause_flags);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003503
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003504 if (txrxFlags & NV_RESTART_TX)
3505 nv_start_tx(dev);
3506 if (txrxFlags & NV_RESTART_RX)
3507 nv_start_rx(dev);
3508
Linus Torvalds1da177e2005-04-16 15:20:36 -07003509 return retval;
3510}
3511
3512static void nv_linkchange(struct net_device *dev)
3513{
3514 if (nv_update_linkspeed(dev)) {
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003515 if (!netif_carrier_ok(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003516 netif_carrier_on(dev);
Joe Perches1d397f32010-11-29 07:41:57 +00003517 netdev_info(dev, "link up\n");
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00003518 nv_txrx_gate(dev, false);
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003519 nv_start_rx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003520 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003521 } else {
3522 if (netif_carrier_ok(dev)) {
3523 netif_carrier_off(dev);
Joe Perches1d397f32010-11-29 07:41:57 +00003524 netdev_info(dev, "link down\n");
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00003525 nv_txrx_gate(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003526 nv_stop_rx(dev);
3527 }
3528 }
3529}
3530
3531static void nv_link_irq(struct net_device *dev)
3532{
3533 u8 __iomem *base = get_hwbase(dev);
3534 u32 miistat;
3535
3536 miistat = readl(base + NvRegMIIStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05003537 writel(NVREG_MIISTAT_LINKCHANGE, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003538
3539 if (miistat & (NVREG_MIISTAT_LINKCHANGE))
3540 nv_linkchange(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003541}
3542
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003543static void nv_msi_workaround(struct fe_priv *np)
3544{
3545
3546 /* Need to toggle the msi irq mask within the ethernet device,
3547 * otherwise, future interrupts will not be detected.
3548 */
3549 if (np->msi_flags & NV_MSI_ENABLED) {
3550 u8 __iomem *base = np->base;
3551
3552 writel(0, base + NvRegMSIIrqMask);
3553 writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
3554 }
3555}
3556
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003557static inline int nv_change_interrupt_mode(struct net_device *dev, int total_work)
3558{
3559 struct fe_priv *np = netdev_priv(dev);
3560
3561 if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC) {
3562 if (total_work > NV_DYNAMIC_THRESHOLD) {
3563 /* transition to poll based interrupts */
3564 np->quiet_count = 0;
3565 if (np->irqmask != NVREG_IRQMASK_CPU) {
3566 np->irqmask = NVREG_IRQMASK_CPU;
3567 return 1;
3568 }
3569 } else {
3570 if (np->quiet_count < NV_DYNAMIC_MAX_QUIET_COUNT) {
3571 np->quiet_count++;
3572 } else {
3573 /* reached a period of low activity, switch
3574 to per tx/rx packet interrupts */
3575 if (np->irqmask != NVREG_IRQMASK_THROUGHPUT) {
3576 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
3577 return 1;
3578 }
3579 }
3580 }
3581 }
3582 return 0;
3583}
3584
David Howells7d12e782006-10-05 14:55:46 +01003585static irqreturn_t nv_nic_irq(int foo, void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003586{
3587 struct net_device *dev = (struct net_device *) data;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003588 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003589 u8 __iomem *base = get_hwbase(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003590
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003591 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3592 np->events = readl(base + NvRegIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003593 writel(np->events, base + NvRegIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003594 } else {
3595 np->events = readl(base + NvRegMSIXIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003596 writel(np->events, base + NvRegMSIXIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003597 }
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003598 if (!(np->events & np->irqmask))
3599 return IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003600
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003601 nv_msi_workaround(np);
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003602
Eric Dumazet78c29bd2009-07-02 04:04:45 +00003603 if (napi_schedule_prep(&np->napi)) {
3604 /*
3605 * Disable further irq's (msix not enabled with napi)
3606 */
3607 writel(0, base + NvRegIrqMask);
3608 __napi_schedule(&np->napi);
3609 }
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003610
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003611 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003612}
3613
Ben Hutchings1aa8b472012-07-10 10:56:59 +00003614/* All _optimized functions are used to help increase performance
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003615 * (reduce CPU and increase throughput). They use descripter version 3,
3616 * compiler directives, and reduce memory accesses.
3617 */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003618static irqreturn_t nv_nic_irq_optimized(int foo, void *data)
3619{
3620 struct net_device *dev = (struct net_device *) data;
3621 struct fe_priv *np = netdev_priv(dev);
3622 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003623
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003624 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3625 np->events = readl(base + NvRegIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003626 writel(np->events, base + NvRegIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003627 } else {
3628 np->events = readl(base + NvRegMSIXIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003629 writel(np->events, base + NvRegMSIXIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003630 }
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003631 if (!(np->events & np->irqmask))
3632 return IRQ_NONE;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003633
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003634 nv_msi_workaround(np);
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003635
Eric Dumazet78c29bd2009-07-02 04:04:45 +00003636 if (napi_schedule_prep(&np->napi)) {
3637 /*
3638 * Disable further irq's (msix not enabled with napi)
3639 */
3640 writel(0, base + NvRegIrqMask);
3641 __napi_schedule(&np->napi);
3642 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003643
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003644 return IRQ_HANDLED;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003645}
3646
David Howells7d12e782006-10-05 14:55:46 +01003647static irqreturn_t nv_nic_irq_tx(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003648{
3649 struct net_device *dev = (struct net_device *) data;
3650 struct fe_priv *np = netdev_priv(dev);
3651 u8 __iomem *base = get_hwbase(dev);
3652 u32 events;
3653 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003654 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003655
Szymon Janc78aea4f2010-11-27 08:39:43 +00003656 for (i = 0;; i++) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003657 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_TX_ALL;
Mike Ditto2a4e7a02011-11-05 14:38:21 +00003658 writel(events, base + NvRegMSIXIrqStatus);
3659 netdev_dbg(dev, "tx irq events: %08x\n", events);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003660 if (!(events & np->irqmask))
3661 break;
3662
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003663 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05003664 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003665 spin_unlock_irqrestore(&np->lock, flags);
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003666
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003667 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003668 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003669 /* disable interrupts on the nic */
3670 writel(NVREG_IRQ_TX_ALL, base + NvRegIrqMask);
3671 pci_push(base);
3672
3673 if (!np->in_shutdown) {
3674 np->nic_poll_irq |= NVREG_IRQ_TX_ALL;
3675 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3676 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003677 spin_unlock_irqrestore(&np->lock, flags);
Joe Perchesc20ec762010-11-29 07:42:02 +00003678 netdev_dbg(dev, "%s: too many iterations (%d)\n",
3679 __func__, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003680 break;
3681 }
3682
3683 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003684
3685 return IRQ_RETVAL(i);
3686}
3687
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003688static int nv_napi_poll(struct napi_struct *napi, int budget)
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003689{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003690 struct fe_priv *np = container_of(napi, struct fe_priv, napi);
3691 struct net_device *dev = np->dev;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003692 u8 __iomem *base = get_hwbase(dev);
Francois Romieud15e9c42006-12-17 23:03:15 +01003693 unsigned long flags;
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003694 int retcode;
Szymon Janc78aea4f2010-11-27 08:39:43 +00003695 int rx_count, tx_work = 0, rx_work = 0;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003696
stephen hemminger81a2e362010-04-28 08:25:28 +00003697 do {
3698 if (!nv_optimized(np)) {
3699 spin_lock_irqsave(&np->lock, flags);
3700 tx_work += nv_tx_done(dev, np->tx_ring_size);
3701 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003702
Tom Herbertd951f722010-05-05 18:15:21 +00003703 rx_count = nv_rx_process(dev, budget - rx_work);
stephen hemminger81a2e362010-04-28 08:25:28 +00003704 retcode = nv_alloc_rx(dev);
3705 } else {
3706 spin_lock_irqsave(&np->lock, flags);
3707 tx_work += nv_tx_done_optimized(dev, np->tx_ring_size);
3708 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003709
Tom Herbertd951f722010-05-05 18:15:21 +00003710 rx_count = nv_rx_process_optimized(dev,
3711 budget - rx_work);
stephen hemminger81a2e362010-04-28 08:25:28 +00003712 retcode = nv_alloc_rx_optimized(dev);
3713 }
3714 } while (retcode == 0 &&
3715 rx_count > 0 && (rx_work += rx_count) < budget);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003716
Ayaz Abdullae0379a12007-02-20 03:34:30 -05003717 if (retcode) {
Francois Romieud15e9c42006-12-17 23:03:15 +01003718 spin_lock_irqsave(&np->lock, flags);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003719 if (!np->in_shutdown)
3720 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
Francois Romieud15e9c42006-12-17 23:03:15 +01003721 spin_unlock_irqrestore(&np->lock, flags);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003722 }
3723
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003724 nv_change_interrupt_mode(dev, tx_work + rx_work);
3725
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003726 if (unlikely(np->events & NVREG_IRQ_LINK)) {
3727 spin_lock_irqsave(&np->lock, flags);
3728 nv_link_irq(dev);
3729 spin_unlock_irqrestore(&np->lock, flags);
3730 }
3731 if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
3732 spin_lock_irqsave(&np->lock, flags);
3733 nv_linkchange(dev);
3734 spin_unlock_irqrestore(&np->lock, flags);
3735 np->link_timeout = jiffies + LINK_TIMEOUT;
3736 }
3737 if (unlikely(np->events & NVREG_IRQ_RECOVER_ERROR)) {
3738 spin_lock_irqsave(&np->lock, flags);
3739 if (!np->in_shutdown) {
3740 np->nic_poll_irq = np->irqmask;
3741 np->recover_error = 1;
3742 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3743 }
3744 spin_unlock_irqrestore(&np->lock, flags);
David S. Miller6c2da9c2009-04-09 01:09:33 -07003745 napi_complete(napi);
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003746 return rx_work;
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003747 }
3748
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003749 if (rx_work < budget) {
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003750 /* re-enable interrupts
3751 (msix not enabled in napi) */
Eric Dumazet6ad20162017-01-30 08:22:01 -08003752 napi_complete_done(napi, rx_work);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003753
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003754 writel(np->irqmask, base + NvRegIrqMask);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003755 }
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003756 return rx_work;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003757}
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003758
David Howells7d12e782006-10-05 14:55:46 +01003759static irqreturn_t nv_nic_irq_rx(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003760{
3761 struct net_device *dev = (struct net_device *) data;
3762 struct fe_priv *np = netdev_priv(dev);
3763 u8 __iomem *base = get_hwbase(dev);
3764 u32 events;
3765 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003766 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003767
Szymon Janc78aea4f2010-11-27 08:39:43 +00003768 for (i = 0;; i++) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003769 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_RX_ALL;
Mike Ditto2a4e7a02011-11-05 14:38:21 +00003770 writel(events, base + NvRegMSIXIrqStatus);
3771 netdev_dbg(dev, "rx irq events: %08x\n", events);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003772 if (!(events & np->irqmask))
3773 break;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003774
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003775 if (nv_rx_process_optimized(dev, RX_WORK_PER_LOOP)) {
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003776 if (unlikely(nv_alloc_rx_optimized(dev))) {
3777 spin_lock_irqsave(&np->lock, flags);
3778 if (!np->in_shutdown)
3779 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3780 spin_unlock_irqrestore(&np->lock, flags);
3781 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003782 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003783
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003784 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003785 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003786 /* disable interrupts on the nic */
3787 writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
3788 pci_push(base);
3789
3790 if (!np->in_shutdown) {
3791 np->nic_poll_irq |= NVREG_IRQ_RX_ALL;
3792 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3793 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003794 spin_unlock_irqrestore(&np->lock, flags);
Joe Perchesc20ec762010-11-29 07:42:02 +00003795 netdev_dbg(dev, "%s: too many iterations (%d)\n",
3796 __func__, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003797 break;
3798 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003799 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003800
3801 return IRQ_RETVAL(i);
3802}
3803
David Howells7d12e782006-10-05 14:55:46 +01003804static irqreturn_t nv_nic_irq_other(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003805{
3806 struct net_device *dev = (struct net_device *) data;
3807 struct fe_priv *np = netdev_priv(dev);
3808 u8 __iomem *base = get_hwbase(dev);
3809 u32 events;
3810 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003811 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003812
Szymon Janc78aea4f2010-11-27 08:39:43 +00003813 for (i = 0;; i++) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003814 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_OTHER;
Mike Ditto2a4e7a02011-11-05 14:38:21 +00003815 writel(events, base + NvRegMSIXIrqStatus);
3816 netdev_dbg(dev, "irq events: %08x\n", events);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003817 if (!(events & np->irqmask))
3818 break;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003819
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05003820 /* check tx in case we reached max loop limit in tx isr */
3821 spin_lock_irqsave(&np->lock, flags);
3822 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
3823 spin_unlock_irqrestore(&np->lock, flags);
3824
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003825 if (events & NVREG_IRQ_LINK) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003826 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003827 nv_link_irq(dev);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003828 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003829 }
3830 if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003831 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003832 nv_linkchange(dev);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003833 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003834 np->link_timeout = jiffies + LINK_TIMEOUT;
3835 }
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003836 if (events & NVREG_IRQ_RECOVER_ERROR) {
Denis Efremov186e8682012-07-21 01:54:34 +04003837 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003838 /* disable interrupts on the nic */
3839 writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
3840 pci_push(base);
3841
3842 if (!np->in_shutdown) {
3843 np->nic_poll_irq |= NVREG_IRQ_OTHER;
3844 np->recover_error = 1;
3845 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3846 }
Denis Efremov186e8682012-07-21 01:54:34 +04003847 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003848 break;
3849 }
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003850 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003851 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003852 /* disable interrupts on the nic */
3853 writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
3854 pci_push(base);
3855
3856 if (!np->in_shutdown) {
3857 np->nic_poll_irq |= NVREG_IRQ_OTHER;
3858 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3859 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003860 spin_unlock_irqrestore(&np->lock, flags);
Joe Perchesc20ec762010-11-29 07:42:02 +00003861 netdev_dbg(dev, "%s: too many iterations (%d)\n",
3862 __func__, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003863 break;
3864 }
3865
3866 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003867
3868 return IRQ_RETVAL(i);
3869}
3870
David Howells7d12e782006-10-05 14:55:46 +01003871static irqreturn_t nv_nic_irq_test(int foo, void *data)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003872{
3873 struct net_device *dev = (struct net_device *) data;
3874 struct fe_priv *np = netdev_priv(dev);
3875 u8 __iomem *base = get_hwbase(dev);
3876 u32 events;
3877
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003878 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3879 events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
Mike Ditto2a4e7a02011-11-05 14:38:21 +00003880 writel(events & NVREG_IRQ_TIMER, base + NvRegIrqStatus);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003881 } else {
3882 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
Mike Ditto2a4e7a02011-11-05 14:38:21 +00003883 writel(events & NVREG_IRQ_TIMER, base + NvRegMSIXIrqStatus);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003884 }
3885 pci_push(base);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003886 if (!(events & NVREG_IRQ_TIMER))
3887 return IRQ_RETVAL(0);
3888
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003889 nv_msi_workaround(np);
3890
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003891 spin_lock(&np->lock);
3892 np->intr_test = 1;
3893 spin_unlock(&np->lock);
3894
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003895 return IRQ_RETVAL(1);
3896}
3897
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003898static void set_msix_vector_map(struct net_device *dev, u32 vector, u32 irqmask)
3899{
3900 u8 __iomem *base = get_hwbase(dev);
3901 int i;
3902 u32 msixmap = 0;
3903
3904 /* Each interrupt bit can be mapped to a MSIX vector (4 bits).
3905 * MSIXMap0 represents the first 8 interrupts and MSIXMap1 represents
3906 * the remaining 8 interrupts.
3907 */
3908 for (i = 0; i < 8; i++) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003909 if ((irqmask >> i) & 0x1)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003910 msixmap |= vector << (i << 2);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003911 }
3912 writel(readl(base + NvRegMSIXMap0) | msixmap, base + NvRegMSIXMap0);
3913
3914 msixmap = 0;
3915 for (i = 0; i < 8; i++) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003916 if ((irqmask >> (i + 8)) & 0x1)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003917 msixmap |= vector << (i << 2);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003918 }
3919 writel(readl(base + NvRegMSIXMap1) | msixmap, base + NvRegMSIXMap1);
3920}
3921
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003922static int nv_request_irq(struct net_device *dev, int intr_test)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003923{
3924 struct fe_priv *np = get_nvpriv(dev);
3925 u8 __iomem *base = get_hwbase(dev);
Alexander Gordeevd9bd00a2014-02-18 11:11:53 +01003926 int ret;
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003927 int i;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003928 irqreturn_t (*handler)(int foo, void *data);
3929
3930 if (intr_test) {
3931 handler = nv_nic_irq_test;
3932 } else {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003933 if (nv_optimized(np))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003934 handler = nv_nic_irq_optimized;
3935 else
3936 handler = nv_nic_irq;
3937 }
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003938
3939 if (np->msi_flags & NV_MSI_X_CAPABLE) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003940 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003941 np->msi_x_entry[i].entry = i;
Alexander Gordeev04698ef2014-02-18 11:11:54 +01003942 ret = pci_enable_msix_range(np->pci_dev,
3943 np->msi_x_entry,
3944 np->msi_flags & NV_MSI_X_VECTORS_MASK,
3945 np->msi_flags & NV_MSI_X_VECTORS_MASK);
3946 if (ret > 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003947 np->msi_flags |= NV_MSI_X_ENABLED;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003948 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT && !intr_test) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003949 /* Request irq for rx handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003950 sprintf(np->name_rx, "%s-rx", dev->name);
Alexander Gordeev61c94712014-02-18 11:11:52 +01003951 ret = request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector,
3952 nv_nic_irq_rx, IRQF_SHARED, np->name_rx, dev);
3953 if (ret) {
Joe Perches1d397f32010-11-29 07:41:57 +00003954 netdev_info(dev,
3955 "request_irq failed for rx %d\n",
3956 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003957 pci_disable_msix(np->pci_dev);
3958 np->msi_flags &= ~NV_MSI_X_ENABLED;
3959 goto out_err;
3960 }
3961 /* Request irq for tx handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003962 sprintf(np->name_tx, "%s-tx", dev->name);
Alexander Gordeev61c94712014-02-18 11:11:52 +01003963 ret = request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector,
3964 nv_nic_irq_tx, IRQF_SHARED, np->name_tx, dev);
3965 if (ret) {
Joe Perches1d397f32010-11-29 07:41:57 +00003966 netdev_info(dev,
3967 "request_irq failed for tx %d\n",
3968 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003969 pci_disable_msix(np->pci_dev);
3970 np->msi_flags &= ~NV_MSI_X_ENABLED;
3971 goto out_free_rx;
3972 }
3973 /* Request irq for link and timer handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003974 sprintf(np->name_other, "%s-other", dev->name);
Alexander Gordeev61c94712014-02-18 11:11:52 +01003975 ret = request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector,
3976 nv_nic_irq_other, IRQF_SHARED, np->name_other, dev);
3977 if (ret) {
Joe Perches1d397f32010-11-29 07:41:57 +00003978 netdev_info(dev,
3979 "request_irq failed for link %d\n",
3980 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003981 pci_disable_msix(np->pci_dev);
3982 np->msi_flags &= ~NV_MSI_X_ENABLED;
3983 goto out_free_tx;
3984 }
3985 /* map interrupts to their respective vector */
3986 writel(0, base + NvRegMSIXMap0);
3987 writel(0, base + NvRegMSIXMap1);
3988 set_msix_vector_map(dev, NV_MSI_X_VECTOR_RX, NVREG_IRQ_RX_ALL);
3989 set_msix_vector_map(dev, NV_MSI_X_VECTOR_TX, NVREG_IRQ_TX_ALL);
3990 set_msix_vector_map(dev, NV_MSI_X_VECTOR_OTHER, NVREG_IRQ_OTHER);
3991 } else {
3992 /* Request irq for all interrupts */
Alexander Gordeev61c94712014-02-18 11:11:52 +01003993 ret = request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector,
3994 handler, IRQF_SHARED, dev->name, dev);
3995 if (ret) {
Joe Perches1d397f32010-11-29 07:41:57 +00003996 netdev_info(dev,
3997 "request_irq failed %d\n",
3998 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003999 pci_disable_msix(np->pci_dev);
4000 np->msi_flags &= ~NV_MSI_X_ENABLED;
4001 goto out_err;
4002 }
4003
4004 /* map interrupts to vector 0 */
4005 writel(0, base + NvRegMSIXMap0);
4006 writel(0, base + NvRegMSIXMap1);
4007 }
Mike Ditto89328782011-11-16 12:15:11 +00004008 netdev_info(dev, "MSI-X enabled\n");
Alexander Gordeevd9bd00a2014-02-18 11:11:53 +01004009 return 0;
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04004010 }
4011 }
Alexander Gordeevd9bd00a2014-02-18 11:11:53 +01004012 if (np->msi_flags & NV_MSI_CAPABLE) {
Szymon Janc34cf97e2010-11-27 08:39:46 +00004013 ret = pci_enable_msi(np->pci_dev);
4014 if (ret == 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04004015 np->msi_flags |= NV_MSI_ENABLED;
Alexander Gordeev61c94712014-02-18 11:11:52 +01004016 ret = request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev);
4017 if (ret) {
Joe Perches1d397f32010-11-29 07:41:57 +00004018 netdev_info(dev, "request_irq failed %d\n",
4019 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04004020 pci_disable_msi(np->pci_dev);
4021 np->msi_flags &= ~NV_MSI_ENABLED;
4022 goto out_err;
4023 }
4024
4025 /* map interrupts to vector 0 */
4026 writel(0, base + NvRegMSIMap0);
4027 writel(0, base + NvRegMSIMap1);
4028 /* enable msi vector 0 */
4029 writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
Mike Ditto89328782011-11-16 12:15:11 +00004030 netdev_info(dev, "MSI enabled\n");
Alexander Gordeevd9bd00a2014-02-18 11:11:53 +01004031 return 0;
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04004032 }
4033 }
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004034
Alexander Gordeevd9bd00a2014-02-18 11:11:53 +01004035 if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0)
4036 goto out_err;
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04004037
4038 return 0;
4039out_free_tx:
4040 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, dev);
4041out_free_rx:
4042 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, dev);
4043out_err:
4044 return 1;
4045}
4046
4047static void nv_free_irq(struct net_device *dev)
4048{
4049 struct fe_priv *np = get_nvpriv(dev);
4050 int i;
4051
4052 if (np->msi_flags & NV_MSI_X_ENABLED) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004053 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04004054 free_irq(np->msi_x_entry[i].vector, dev);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04004055 pci_disable_msix(np->pci_dev);
4056 np->msi_flags &= ~NV_MSI_X_ENABLED;
4057 } else {
4058 free_irq(np->pci_dev->irq, dev);
4059 if (np->msi_flags & NV_MSI_ENABLED) {
4060 pci_disable_msi(np->pci_dev);
4061 np->msi_flags &= ~NV_MSI_ENABLED;
4062 }
4063 }
4064}
4065
Linus Torvalds1da177e2005-04-16 15:20:36 -07004066static void nv_do_nic_poll(unsigned long data)
4067{
4068 struct net_device *dev = (struct net_device *) data;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004069 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004070 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004071 u32 mask = 0;
Neil Horman0b7c8742015-10-26 12:24:22 -04004072 unsigned long flags;
4073 unsigned int irq = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004074
Linus Torvalds1da177e2005-04-16 15:20:36 -07004075 /*
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004076 * First disable irq(s) and then
Linus Torvalds1da177e2005-04-16 15:20:36 -07004077 * reenable interrupts on the nic, we have to do this before calling
4078 * nv_nic_irq because that may decide to do otherwise
4079 */
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004080
Ayaz Abdulla84b39322006-05-20 14:59:48 -07004081 if (!using_multi_irqs(dev)) {
4082 if (np->msi_flags & NV_MSI_X_ENABLED)
Neil Horman0b7c8742015-10-26 12:24:22 -04004083 irq = np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector;
Ayaz Abdulla84b39322006-05-20 14:59:48 -07004084 else
Neil Horman0b7c8742015-10-26 12:24:22 -04004085 irq = np->pci_dev->irq;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004086 mask = np->irqmask;
4087 } else {
4088 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
Neil Horman0b7c8742015-10-26 12:24:22 -04004089 irq = np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004090 mask |= NVREG_IRQ_RX_ALL;
4091 }
4092 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
Neil Horman0b7c8742015-10-26 12:24:22 -04004093 irq = np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004094 mask |= NVREG_IRQ_TX_ALL;
4095 }
4096 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
Neil Horman0b7c8742015-10-26 12:24:22 -04004097 irq = np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004098 mask |= NVREG_IRQ_OTHER;
4099 }
4100 }
Neil Horman0b7c8742015-10-26 12:24:22 -04004101
4102 disable_irq_nosync_lockdep_irqsave(irq, &flags);
4103 synchronize_irq(irq);
Manfred Spraula7475902007-10-17 21:52:33 +02004104
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004105 if (np->recover_error) {
4106 np->recover_error = 0;
Joe Perches1d397f32010-11-29 07:41:57 +00004107 netdev_info(dev, "MAC in recoverable error state\n");
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004108 if (netif_running(dev)) {
4109 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004110 netif_addr_lock(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004111 spin_lock(&np->lock);
4112 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004113 nv_stop_rxtx(dev);
Ayaz Abdulladaa91a92009-02-07 00:25:00 -08004114 if (np->driver_data & DEV_HAS_POWER_CNTRL)
4115 nv_mac_reset(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004116 nv_txrx_reset(dev);
4117 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004118 nv_drain_rxtx(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004119 /* reinit driver view of the rx queue */
4120 set_bufsize(dev);
4121 if (nv_init_ring(dev)) {
4122 if (!np->in_shutdown)
4123 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
4124 }
4125 /* reinit nic view of the rx queue */
4126 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4127 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004128 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004129 base + NvRegRingSizes);
4130 pci_push(base);
4131 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4132 pci_push(base);
Ayaz Abdulladaa91a92009-02-07 00:25:00 -08004133 /* clear interrupts */
4134 if (!(np->msi_flags & NV_MSI_X_ENABLED))
4135 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
4136 else
4137 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004138
4139 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004140 nv_start_rxtx(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004141 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004142 netif_addr_unlock(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004143 netif_tx_unlock_bh(dev);
4144 }
4145 }
4146
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004147 writel(mask, base + NvRegIrqMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004148 pci_push(base);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004149
Ayaz Abdulla84b39322006-05-20 14:59:48 -07004150 if (!using_multi_irqs(dev)) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08004151 np->nic_poll_irq = 0;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004152 if (nv_optimized(np))
Ayaz Abdullafcc5f262007-03-23 05:49:37 -05004153 nv_nic_irq_optimized(0, dev);
4154 else
4155 nv_nic_irq(0, dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004156 } else {
4157 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08004158 np->nic_poll_irq &= ~NVREG_IRQ_RX_ALL;
David Howells7d12e782006-10-05 14:55:46 +01004159 nv_nic_irq_rx(0, dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004160 }
4161 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08004162 np->nic_poll_irq &= ~NVREG_IRQ_TX_ALL;
David Howells7d12e782006-10-05 14:55:46 +01004163 nv_nic_irq_tx(0, dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004164 }
4165 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08004166 np->nic_poll_irq &= ~NVREG_IRQ_OTHER;
David Howells7d12e782006-10-05 14:55:46 +01004167 nv_nic_irq_other(0, dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004168 }
4169 }
Yinghai Lu79d30a52009-02-06 01:30:01 -08004170
Neil Horman0b7c8742015-10-26 12:24:22 -04004171 enable_irq_lockdep_irqrestore(irq, &flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004172}
4173
Michal Schmidt2918c352005-05-12 19:42:06 -04004174#ifdef CONFIG_NET_POLL_CONTROLLER
4175static void nv_poll_controller(struct net_device *dev)
4176{
4177 nv_do_nic_poll((unsigned long) dev);
4178}
4179#endif
4180
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004181static void nv_do_stats_poll(unsigned long data)
david decotignyf5d827a2011-11-16 12:15:13 +00004182 __acquires(&netdev_priv(dev)->hwstats_lock)
4183 __releases(&netdev_priv(dev)->hwstats_lock)
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004184{
4185 struct net_device *dev = (struct net_device *) data;
4186 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004187
david decotignyf5d827a2011-11-16 12:15:13 +00004188 /* If lock is currently taken, the stats are being refreshed
4189 * and hence fresh enough */
4190 if (spin_trylock(&np->hwstats_lock)) {
4191 nv_update_stats(dev);
4192 spin_unlock(&np->hwstats_lock);
4193 }
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004194
4195 if (!np->in_shutdown)
Daniel Drakebfebbb82008-03-18 11:07:18 +00004196 mod_timer(&np->stats_poll,
4197 round_jiffies(jiffies + STATS_INTERVAL));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004198}
4199
Linus Torvalds1da177e2005-04-16 15:20:36 -07004200static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
4201{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004202 struct fe_priv *np = netdev_priv(dev);
Rick Jones68aad782011-11-07 13:29:27 +00004203 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
4204 strlcpy(info->version, FORCEDETH_VERSION, sizeof(info->version));
4205 strlcpy(info->bus_info, pci_name(np->pci_dev), sizeof(info->bus_info));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004206}
4207
4208static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
4209{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004210 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004211 wolinfo->supported = WAKE_MAGIC;
4212
4213 spin_lock_irq(&np->lock);
4214 if (np->wolenabled)
4215 wolinfo->wolopts = WAKE_MAGIC;
4216 spin_unlock_irq(&np->lock);
4217}
4218
4219static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
4220{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004221 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004222 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004223 u32 flags = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004224
Linus Torvalds1da177e2005-04-16 15:20:36 -07004225 if (wolinfo->wolopts == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004226 np->wolenabled = 0;
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004227 } else if (wolinfo->wolopts & WAKE_MAGIC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004228 np->wolenabled = 1;
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004229 flags = NVREG_WAKEUPFLAGS_ENABLE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004230 }
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004231 if (netif_running(dev)) {
4232 spin_lock_irq(&np->lock);
4233 writel(flags, base + NvRegWakeUpFlags);
4234 spin_unlock_irq(&np->lock);
4235 }
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00004236 device_set_wakeup_enable(&np->pci_dev->dev, np->wolenabled);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004237 return 0;
4238}
4239
4240static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
4241{
4242 struct fe_priv *np = netdev_priv(dev);
David Decotigny70739492011-04-27 18:32:40 +00004243 u32 speed;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004244 int adv;
4245
4246 spin_lock_irq(&np->lock);
4247 ecmd->port = PORT_MII;
4248 if (!netif_running(dev)) {
4249 /* We do not track link speed / duplex setting if the
4250 * interface is disabled. Force a link check */
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004251 if (nv_update_linkspeed(dev)) {
4252 if (!netif_carrier_ok(dev))
4253 netif_carrier_on(dev);
4254 } else {
4255 if (netif_carrier_ok(dev))
4256 netif_carrier_off(dev);
4257 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004258 }
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004259
4260 if (netif_carrier_ok(dev)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004261 switch (np->linkspeed & (NVREG_LINKSPEED_MASK)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004262 case NVREG_LINKSPEED_10:
David Decotigny70739492011-04-27 18:32:40 +00004263 speed = SPEED_10;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004264 break;
4265 case NVREG_LINKSPEED_100:
David Decotigny70739492011-04-27 18:32:40 +00004266 speed = SPEED_100;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004267 break;
4268 case NVREG_LINKSPEED_1000:
David Decotigny70739492011-04-27 18:32:40 +00004269 speed = SPEED_1000;
4270 break;
4271 default:
4272 speed = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004273 break;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004274 }
4275 ecmd->duplex = DUPLEX_HALF;
4276 if (np->duplex)
4277 ecmd->duplex = DUPLEX_FULL;
4278 } else {
Jiri Pirko537fae02014-06-06 14:17:00 +02004279 speed = SPEED_UNKNOWN;
4280 ecmd->duplex = DUPLEX_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004281 }
David Decotigny70739492011-04-27 18:32:40 +00004282 ethtool_cmd_speed_set(ecmd, speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004283 ecmd->autoneg = np->autoneg;
4284
4285 ecmd->advertising = ADVERTISED_MII;
4286 if (np->autoneg) {
4287 ecmd->advertising |= ADVERTISED_Autoneg;
4288 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004289 if (adv & ADVERTISE_10HALF)
4290 ecmd->advertising |= ADVERTISED_10baseT_Half;
4291 if (adv & ADVERTISE_10FULL)
4292 ecmd->advertising |= ADVERTISED_10baseT_Full;
4293 if (adv & ADVERTISE_100HALF)
4294 ecmd->advertising |= ADVERTISED_100baseT_Half;
4295 if (adv & ADVERTISE_100FULL)
4296 ecmd->advertising |= ADVERTISED_100baseT_Full;
4297 if (np->gigabit == PHY_GIGABIT) {
4298 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
4299 if (adv & ADVERTISE_1000FULL)
4300 ecmd->advertising |= ADVERTISED_1000baseT_Full;
4301 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004302 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004303 ecmd->supported = (SUPPORTED_Autoneg |
4304 SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
4305 SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
4306 SUPPORTED_MII);
4307 if (np->gigabit == PHY_GIGABIT)
4308 ecmd->supported |= SUPPORTED_1000baseT_Full;
4309
4310 ecmd->phy_address = np->phyaddr;
4311 ecmd->transceiver = XCVR_EXTERNAL;
4312
4313 /* ignore maxtxpkt, maxrxpkt for now */
4314 spin_unlock_irq(&np->lock);
4315 return 0;
4316}
4317
4318static int nv_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
4319{
4320 struct fe_priv *np = netdev_priv(dev);
David Decotigny25db0332011-04-27 18:32:39 +00004321 u32 speed = ethtool_cmd_speed(ecmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004322
4323 if (ecmd->port != PORT_MII)
4324 return -EINVAL;
4325 if (ecmd->transceiver != XCVR_EXTERNAL)
4326 return -EINVAL;
4327 if (ecmd->phy_address != np->phyaddr) {
4328 /* TODO: support switching between multiple phys. Should be
4329 * trivial, but not enabled due to lack of test hardware. */
4330 return -EINVAL;
4331 }
4332 if (ecmd->autoneg == AUTONEG_ENABLE) {
4333 u32 mask;
4334
4335 mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4336 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
4337 if (np->gigabit == PHY_GIGABIT)
4338 mask |= ADVERTISED_1000baseT_Full;
4339
4340 if ((ecmd->advertising & mask) == 0)
4341 return -EINVAL;
4342
4343 } else if (ecmd->autoneg == AUTONEG_DISABLE) {
4344 /* Note: autonegotiation disable, speed 1000 intentionally
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004345 * forbidden - no one should need that. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07004346
David Decotigny25db0332011-04-27 18:32:39 +00004347 if (speed != SPEED_10 && speed != SPEED_100)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004348 return -EINVAL;
4349 if (ecmd->duplex != DUPLEX_HALF && ecmd->duplex != DUPLEX_FULL)
4350 return -EINVAL;
4351 } else {
4352 return -EINVAL;
4353 }
4354
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004355 netif_carrier_off(dev);
4356 if (netif_running(dev)) {
Tobias Diedrich97bff092008-07-03 23:54:56 -07004357 unsigned long flags;
4358
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004359 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004360 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004361 netif_addr_lock(dev);
Tobias Diedrich97bff092008-07-03 23:54:56 -07004362 /* with plain spinlock lockdep complains */
4363 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004364 /* stop engines */
Tobias Diedrich97bff092008-07-03 23:54:56 -07004365 /* FIXME:
4366 * this can take some time, and interrupts are disabled
4367 * due to spin_lock_irqsave, but let's hope no daemon
4368 * is going to change the settings very often...
4369 * Worst case:
4370 * NV_RXSTOP_DELAY1MAX + NV_TXSTOP_DELAY1MAX
4371 * + some minor delays, which is up to a second approximately
4372 */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004373 nv_stop_rxtx(dev);
Tobias Diedrich97bff092008-07-03 23:54:56 -07004374 spin_unlock_irqrestore(&np->lock, flags);
David S. Millere308a5d2008-07-15 00:13:44 -07004375 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004376 netif_tx_unlock_bh(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004377 }
4378
Linus Torvalds1da177e2005-04-16 15:20:36 -07004379 if (ecmd->autoneg == AUTONEG_ENABLE) {
4380 int adv, bmcr;
4381
4382 np->autoneg = 1;
4383
4384 /* advertise only what has been requested */
4385 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004386 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004387 if (ecmd->advertising & ADVERTISED_10baseT_Half)
4388 adv |= ADVERTISE_10HALF;
4389 if (ecmd->advertising & ADVERTISED_10baseT_Full)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004390 adv |= ADVERTISE_10FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004391 if (ecmd->advertising & ADVERTISED_100baseT_Half)
4392 adv |= ADVERTISE_100HALF;
4393 if (ecmd->advertising & ADVERTISED_100baseT_Full)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004394 adv |= ADVERTISE_100FULL;
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004395 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisements but disable tx pause */
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004396 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4397 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
4398 adv |= ADVERTISE_PAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004399 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4400
4401 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004402 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004403 adv &= ~ADVERTISE_1000FULL;
4404 if (ecmd->advertising & ADVERTISED_1000baseT_Full)
4405 adv |= ADVERTISE_1000FULL;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004406 mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004407 }
4408
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004409 if (netif_running(dev))
Joe Perches1d397f32010-11-29 07:41:57 +00004410 netdev_info(dev, "link down\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004411 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004412 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
4413 bmcr |= BMCR_ANENABLE;
4414 /* reset the phy in order for settings to stick,
4415 * and cause autoneg to start */
4416 if (phy_reset(dev, bmcr)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004417 netdev_info(dev, "phy reset failed\n");
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004418 return -EINVAL;
4419 }
4420 } else {
4421 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4422 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4423 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004424 } else {
4425 int adv, bmcr;
4426
4427 np->autoneg = 0;
4428
4429 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004430 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
David Decotigny25db0332011-04-27 18:32:39 +00004431 if (speed == SPEED_10 && ecmd->duplex == DUPLEX_HALF)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004432 adv |= ADVERTISE_10HALF;
David Decotigny25db0332011-04-27 18:32:39 +00004433 if (speed == SPEED_10 && ecmd->duplex == DUPLEX_FULL)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004434 adv |= ADVERTISE_10FULL;
David Decotigny25db0332011-04-27 18:32:39 +00004435 if (speed == SPEED_100 && ecmd->duplex == DUPLEX_HALF)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004436 adv |= ADVERTISE_100HALF;
David Decotigny25db0332011-04-27 18:32:39 +00004437 if (speed == SPEED_100 && ecmd->duplex == DUPLEX_FULL)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004438 adv |= ADVERTISE_100FULL;
4439 np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004440 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) {/* for rx we set both advertisements but disable tx pause */
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004441 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4442 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
4443 }
4444 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ) {
4445 adv |= ADVERTISE_PAUSE_ASYM;
4446 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
4447 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004448 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4449 np->fixed_mode = adv;
4450
4451 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004452 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004453 adv &= ~ADVERTISE_1000FULL;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004454 mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004455 }
4456
4457 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004458 bmcr &= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_SPEED1000|BMCR_FULLDPLX);
4459 if (np->fixed_mode & (ADVERTISE_10FULL|ADVERTISE_100FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004460 bmcr |= BMCR_FULLDPLX;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004461 if (np->fixed_mode & (ADVERTISE_100HALF|ADVERTISE_100FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004462 bmcr |= BMCR_SPEED100;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004463 if (np->phy_oui == PHY_OUI_MARVELL) {
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004464 /* reset the phy in order for forced mode settings to stick */
4465 if (phy_reset(dev, bmcr)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004466 netdev_info(dev, "phy reset failed\n");
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004467 return -EINVAL;
4468 }
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004469 } else {
4470 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4471 if (netif_running(dev)) {
4472 /* Wait a bit and then reconfigure the nic. */
4473 udelay(10);
4474 nv_linkchange(dev);
4475 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004476 }
4477 }
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004478
4479 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004480 nv_start_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004481 nv_enable_irq(dev);
4482 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004483
4484 return 0;
4485}
4486
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004487#define FORCEDETH_REGS_VER 1
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004488
4489static int nv_get_regs_len(struct net_device *dev)
4490{
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04004491 struct fe_priv *np = netdev_priv(dev);
4492 return np->register_size;
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004493}
4494
4495static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
4496{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004497 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004498 u8 __iomem *base = get_hwbase(dev);
4499 u32 *rbuf = buf;
4500 int i;
4501
4502 regs->version = FORCEDETH_REGS_VER;
4503 spin_lock_irq(&np->lock);
david decotignyba9aa132012-08-24 17:22:51 +00004504 for (i = 0; i < np->register_size/sizeof(u32); i++)
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004505 rbuf[i] = readl(base + i*sizeof(u32));
4506 spin_unlock_irq(&np->lock);
4507}
4508
4509static int nv_nway_reset(struct net_device *dev)
4510{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004511 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004512 int ret;
4513
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004514 if (np->autoneg) {
4515 int bmcr;
4516
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004517 netif_carrier_off(dev);
4518 if (netif_running(dev)) {
4519 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004520 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004521 netif_addr_lock(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004522 spin_lock(&np->lock);
4523 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004524 nv_stop_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004525 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004526 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004527 netif_tx_unlock_bh(dev);
Joe Perches1d397f32010-11-29 07:41:57 +00004528 netdev_info(dev, "link down\n");
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004529 }
4530
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004531 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004532 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
4533 bmcr |= BMCR_ANENABLE;
4534 /* reset the phy in order for settings to stick*/
4535 if (phy_reset(dev, bmcr)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004536 netdev_info(dev, "phy reset failed\n");
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004537 return -EINVAL;
4538 }
4539 } else {
4540 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4541 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4542 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004543
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004544 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004545 nv_start_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004546 nv_enable_irq(dev);
4547 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004548 ret = 0;
4549 } else {
4550 ret = -EINVAL;
4551 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004552
4553 return ret;
4554}
4555
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004556static void nv_get_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
4557{
4558 struct fe_priv *np = netdev_priv(dev);
4559
4560 ring->rx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004561 ring->tx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
4562
4563 ring->rx_pending = np->rx_ring_size;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004564 ring->tx_pending = np->tx_ring_size;
4565}
4566
4567static int nv_set_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
4568{
4569 struct fe_priv *np = netdev_priv(dev);
4570 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004571 u8 *rxtx_ring, *rx_skbuff, *tx_skbuff;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004572 dma_addr_t ring_addr;
4573
4574 if (ring->rx_pending < RX_RING_MIN ||
4575 ring->tx_pending < TX_RING_MIN ||
4576 ring->rx_mini_pending != 0 ||
4577 ring->rx_jumbo_pending != 0 ||
4578 (np->desc_ver == DESC_VER_1 &&
4579 (ring->rx_pending > RING_MAX_DESC_VER_1 ||
4580 ring->tx_pending > RING_MAX_DESC_VER_1)) ||
4581 (np->desc_ver != DESC_VER_1 &&
4582 (ring->rx_pending > RING_MAX_DESC_VER_2_3 ||
4583 ring->tx_pending > RING_MAX_DESC_VER_2_3))) {
4584 return -EINVAL;
4585 }
4586
4587 /* allocate new rings */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004588 if (!nv_optimized(np)) {
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004589 rxtx_ring = pci_alloc_consistent(np->pci_dev,
4590 sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
4591 &ring_addr);
4592 } else {
4593 rxtx_ring = pci_alloc_consistent(np->pci_dev,
4594 sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
4595 &ring_addr);
4596 }
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004597 rx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->rx_pending, GFP_KERNEL);
4598 tx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->tx_pending, GFP_KERNEL);
4599 if (!rxtx_ring || !rx_skbuff || !tx_skbuff) {
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004600 /* fall back to old rings */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004601 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004602 if (rxtx_ring)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004603 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
4604 rxtx_ring, ring_addr);
4605 } else {
4606 if (rxtx_ring)
4607 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
4608 rxtx_ring, ring_addr);
4609 }
Szymon Janc9b03b062010-11-27 08:39:44 +00004610
4611 kfree(rx_skbuff);
4612 kfree(tx_skbuff);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004613 goto exit;
4614 }
4615
4616 if (netif_running(dev)) {
4617 nv_disable_irq(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004618 nv_napi_disable(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004619 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004620 netif_addr_lock(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004621 spin_lock(&np->lock);
4622 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004623 nv_stop_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004624 nv_txrx_reset(dev);
4625 /* drain queues */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004626 nv_drain_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004627 /* delete queues */
4628 free_rings(dev);
4629 }
4630
4631 /* set new values */
4632 np->rx_ring_size = ring->rx_pending;
4633 np->tx_ring_size = ring->tx_pending;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004634
4635 if (!nv_optimized(np)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004636 np->rx_ring.orig = (struct ring_desc *)rxtx_ring;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004637 np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
4638 } else {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004639 np->rx_ring.ex = (struct ring_desc_ex *)rxtx_ring;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004640 np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
4641 }
Szymon Janc78aea4f2010-11-27 08:39:43 +00004642 np->rx_skb = (struct nv_skb_map *)rx_skbuff;
4643 np->tx_skb = (struct nv_skb_map *)tx_skbuff;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004644 np->ring_addr = ring_addr;
4645
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004646 memset(np->rx_skb, 0, sizeof(struct nv_skb_map) * np->rx_ring_size);
4647 memset(np->tx_skb, 0, sizeof(struct nv_skb_map) * np->tx_ring_size);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004648
4649 if (netif_running(dev)) {
4650 /* reinit driver view of the queues */
4651 set_bufsize(dev);
4652 if (nv_init_ring(dev)) {
4653 if (!np->in_shutdown)
4654 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
4655 }
4656
4657 /* reinit nic view of the queues */
4658 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4659 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004660 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004661 base + NvRegRingSizes);
4662 pci_push(base);
4663 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4664 pci_push(base);
4665
4666 /* restart engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004667 nv_start_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004668 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004669 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004670 netif_tx_unlock_bh(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004671 nv_napi_enable(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004672 nv_enable_irq(dev);
4673 }
4674 return 0;
4675exit:
4676 return -ENOMEM;
4677}
4678
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004679static void nv_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
4680{
4681 struct fe_priv *np = netdev_priv(dev);
4682
4683 pause->autoneg = (np->pause_flags & NV_PAUSEFRAME_AUTONEG) != 0;
4684 pause->rx_pause = (np->pause_flags & NV_PAUSEFRAME_RX_ENABLE) != 0;
4685 pause->tx_pause = (np->pause_flags & NV_PAUSEFRAME_TX_ENABLE) != 0;
4686}
4687
4688static int nv_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
4689{
4690 struct fe_priv *np = netdev_priv(dev);
4691 int adv, bmcr;
4692
4693 if ((!np->autoneg && np->duplex == 0) ||
4694 (np->autoneg && !pause->autoneg && np->duplex == 0)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004695 netdev_info(dev, "can not set pause settings when forced link is in half duplex\n");
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004696 return -EINVAL;
4697 }
4698 if (pause->tx_pause && !(np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004699 netdev_info(dev, "hardware does not support tx pause frames\n");
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004700 return -EINVAL;
4701 }
4702
4703 netif_carrier_off(dev);
4704 if (netif_running(dev)) {
4705 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004706 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004707 netif_addr_lock(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004708 spin_lock(&np->lock);
4709 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004710 nv_stop_rxtx(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004711 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004712 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004713 netif_tx_unlock_bh(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004714 }
4715
4716 np->pause_flags &= ~(NV_PAUSEFRAME_RX_REQ|NV_PAUSEFRAME_TX_REQ);
4717 if (pause->rx_pause)
4718 np->pause_flags |= NV_PAUSEFRAME_RX_REQ;
4719 if (pause->tx_pause)
4720 np->pause_flags |= NV_PAUSEFRAME_TX_REQ;
4721
4722 if (np->autoneg && pause->autoneg) {
4723 np->pause_flags |= NV_PAUSEFRAME_AUTONEG;
4724
4725 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
4726 adv &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004727 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisements but disable tx pause */
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004728 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4729 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
4730 adv |= ADVERTISE_PAUSE_ASYM;
4731 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4732
4733 if (netif_running(dev))
Joe Perches1d397f32010-11-29 07:41:57 +00004734 netdev_info(dev, "link down\n");
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004735 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
4736 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4737 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4738 } else {
4739 np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
4740 if (pause->rx_pause)
4741 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
4742 if (pause->tx_pause)
4743 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
4744
4745 if (!netif_running(dev))
4746 nv_update_linkspeed(dev);
4747 else
4748 nv_update_pause(dev, np->pause_flags);
4749 }
4750
4751 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004752 nv_start_rxtx(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004753 nv_enable_irq(dev);
4754 }
4755 return 0;
4756}
4757
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004758static int nv_set_loopback(struct net_device *dev, netdev_features_t features)
Sanjay Hortikare19df762011-11-11 16:11:21 +00004759{
4760 struct fe_priv *np = netdev_priv(dev);
4761 unsigned long flags;
4762 u32 miicontrol;
4763 int err, retval = 0;
4764
4765 spin_lock_irqsave(&np->lock, flags);
4766 miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
4767 if (features & NETIF_F_LOOPBACK) {
4768 if (miicontrol & BMCR_LOOPBACK) {
4769 spin_unlock_irqrestore(&np->lock, flags);
4770 netdev_info(dev, "Loopback already enabled\n");
4771 return 0;
4772 }
4773 nv_disable_irq(dev);
4774 /* Turn on loopback mode */
4775 miicontrol |= BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
4776 err = mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol);
4777 if (err) {
4778 retval = PHY_ERROR;
4779 spin_unlock_irqrestore(&np->lock, flags);
4780 phy_init(dev);
4781 } else {
4782 if (netif_running(dev)) {
4783 /* Force 1000 Mbps full-duplex */
4784 nv_force_linkspeed(dev, NVREG_LINKSPEED_1000,
4785 1);
4786 /* Force link up */
4787 netif_carrier_on(dev);
4788 }
4789 spin_unlock_irqrestore(&np->lock, flags);
4790 netdev_info(dev,
4791 "Internal PHY loopback mode enabled.\n");
4792 }
4793 } else {
4794 if (!(miicontrol & BMCR_LOOPBACK)) {
4795 spin_unlock_irqrestore(&np->lock, flags);
4796 netdev_info(dev, "Loopback already disabled\n");
4797 return 0;
4798 }
4799 nv_disable_irq(dev);
4800 /* Turn off loopback */
4801 spin_unlock_irqrestore(&np->lock, flags);
4802 netdev_info(dev, "Internal PHY loopback mode disabled.\n");
4803 phy_init(dev);
4804 }
4805 msleep(500);
4806 spin_lock_irqsave(&np->lock, flags);
4807 nv_enable_irq(dev);
4808 spin_unlock_irqrestore(&np->lock, flags);
4809
4810 return retval;
4811}
4812
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004813static netdev_features_t nv_fix_features(struct net_device *dev,
4814 netdev_features_t features)
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004815{
Michał Mirosław569e1462011-04-15 04:50:49 +00004816 /* vlan is dependent on rx checksum offload */
Patrick McHardyf6469682013-04-19 02:04:27 +00004817 if (features & (NETIF_F_HW_VLAN_CTAG_TX|NETIF_F_HW_VLAN_CTAG_RX))
Michał Mirosław569e1462011-04-15 04:50:49 +00004818 features |= NETIF_F_RXCSUM;
4819
4820 return features;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004821}
4822
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004823static void nv_vlan_mode(struct net_device *dev, netdev_features_t features)
Jiri Pirko3326c782011-07-20 04:54:38 +00004824{
4825 struct fe_priv *np = get_nvpriv(dev);
4826
4827 spin_lock_irq(&np->lock);
4828
Patrick McHardyf6469682013-04-19 02:04:27 +00004829 if (features & NETIF_F_HW_VLAN_CTAG_RX)
Jiri Pirko3326c782011-07-20 04:54:38 +00004830 np->txrxctl_bits |= NVREG_TXRXCTL_VLANSTRIP;
4831 else
4832 np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANSTRIP;
4833
Patrick McHardyf6469682013-04-19 02:04:27 +00004834 if (features & NETIF_F_HW_VLAN_CTAG_TX)
Jiri Pirko3326c782011-07-20 04:54:38 +00004835 np->txrxctl_bits |= NVREG_TXRXCTL_VLANINS;
4836 else
4837 np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANINS;
4838
4839 writel(np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4840
4841 spin_unlock_irq(&np->lock);
4842}
4843
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004844static int nv_set_features(struct net_device *dev, netdev_features_t features)
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004845{
4846 struct fe_priv *np = netdev_priv(dev);
4847 u8 __iomem *base = get_hwbase(dev);
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004848 netdev_features_t changed = dev->features ^ features;
Sanjay Hortikare19df762011-11-11 16:11:21 +00004849 int retval;
4850
4851 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev)) {
4852 retval = nv_set_loopback(dev, features);
4853 if (retval != 0)
4854 return retval;
4855 }
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004856
Michał Mirosław569e1462011-04-15 04:50:49 +00004857 if (changed & NETIF_F_RXCSUM) {
4858 spin_lock_irq(&np->lock);
4859
4860 if (features & NETIF_F_RXCSUM)
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004861 np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
Michał Mirosław569e1462011-04-15 04:50:49 +00004862 else
4863 np->txrxctl_bits &= ~NVREG_TXRXCTL_RXCHECK;
4864
4865 if (netif_running(dev))
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004866 writel(np->txrxctl_bits, base + NvRegTxRxControl);
Michał Mirosław569e1462011-04-15 04:50:49 +00004867
4868 spin_unlock_irq(&np->lock);
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004869 }
4870
Patrick McHardyf6469682013-04-19 02:04:27 +00004871 if (changed & (NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX))
Jiri Pirko3326c782011-07-20 04:54:38 +00004872 nv_vlan_mode(dev, features);
4873
Michał Mirosław569e1462011-04-15 04:50:49 +00004874 return 0;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004875}
4876
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004877static int nv_get_sset_count(struct net_device *dev, int sset)
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004878{
4879 struct fe_priv *np = netdev_priv(dev);
4880
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004881 switch (sset) {
4882 case ETH_SS_TEST:
4883 if (np->driver_data & DEV_HAS_TEST_EXTENDED)
4884 return NV_TEST_COUNT_EXTENDED;
4885 else
4886 return NV_TEST_COUNT_BASE;
4887 case ETH_SS_STATS:
Ayaz Abdulla8ed14542009-03-05 08:01:49 +00004888 if (np->driver_data & DEV_HAS_STATISTICS_V3)
4889 return NV_DEV_STATISTICS_V3_COUNT;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004890 else if (np->driver_data & DEV_HAS_STATISTICS_V2)
4891 return NV_DEV_STATISTICS_V2_COUNT;
Ayaz Abdulla8ed14542009-03-05 08:01:49 +00004892 else if (np->driver_data & DEV_HAS_STATISTICS_V1)
4893 return NV_DEV_STATISTICS_V1_COUNT;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004894 else
4895 return 0;
4896 default:
4897 return -EOPNOTSUPP;
4898 }
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004899}
4900
david decotignyf5d827a2011-11-16 12:15:13 +00004901static void nv_get_ethtool_stats(struct net_device *dev,
4902 struct ethtool_stats *estats, u64 *buffer)
4903 __acquires(&netdev_priv(dev)->hwstats_lock)
4904 __releases(&netdev_priv(dev)->hwstats_lock)
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004905{
4906 struct fe_priv *np = netdev_priv(dev);
4907
david decotignyf5d827a2011-11-16 12:15:13 +00004908 spin_lock_bh(&np->hwstats_lock);
4909 nv_update_stats(dev);
4910 memcpy(buffer, &np->estats,
4911 nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(u64));
4912 spin_unlock_bh(&np->hwstats_lock);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004913}
4914
4915static int nv_link_test(struct net_device *dev)
4916{
4917 struct fe_priv *np = netdev_priv(dev);
4918 int mii_status;
4919
4920 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
4921 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
4922
4923 /* check phy link status */
4924 if (!(mii_status & BMSR_LSTATUS))
4925 return 0;
4926 else
4927 return 1;
4928}
4929
4930static int nv_register_test(struct net_device *dev)
4931{
4932 u8 __iomem *base = get_hwbase(dev);
4933 int i = 0;
4934 u32 orig_read, new_read;
4935
4936 do {
4937 orig_read = readl(base + nv_registers_test[i].reg);
4938
4939 /* xor with mask to toggle bits */
4940 orig_read ^= nv_registers_test[i].mask;
4941
4942 writel(orig_read, base + nv_registers_test[i].reg);
4943
4944 new_read = readl(base + nv_registers_test[i].reg);
4945
4946 if ((new_read & nv_registers_test[i].mask) != (orig_read & nv_registers_test[i].mask))
4947 return 0;
4948
4949 /* restore original value */
4950 orig_read ^= nv_registers_test[i].mask;
4951 writel(orig_read, base + nv_registers_test[i].reg);
4952
4953 } while (nv_registers_test[++i].reg != 0);
4954
4955 return 1;
4956}
4957
4958static int nv_interrupt_test(struct net_device *dev)
4959{
4960 struct fe_priv *np = netdev_priv(dev);
4961 u8 __iomem *base = get_hwbase(dev);
4962 int ret = 1;
4963 int testcnt;
4964 u32 save_msi_flags, save_poll_interval = 0;
4965
4966 if (netif_running(dev)) {
4967 /* free current irq */
4968 nv_free_irq(dev);
4969 save_poll_interval = readl(base+NvRegPollingInterval);
4970 }
4971
4972 /* flag to test interrupt handler */
4973 np->intr_test = 0;
4974
4975 /* setup test irq */
4976 save_msi_flags = np->msi_flags;
4977 np->msi_flags &= ~NV_MSI_X_VECTORS_MASK;
4978 np->msi_flags |= 0x001; /* setup 1 vector */
4979 if (nv_request_irq(dev, 1))
4980 return 0;
4981
4982 /* setup timer interrupt */
4983 writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
4984 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
4985
4986 nv_enable_hw_interrupts(dev, NVREG_IRQ_TIMER);
4987
4988 /* wait for at least one interrupt */
4989 msleep(100);
4990
4991 spin_lock_irq(&np->lock);
4992
4993 /* flag should be set within ISR */
4994 testcnt = np->intr_test;
4995 if (!testcnt)
4996 ret = 2;
4997
4998 nv_disable_hw_interrupts(dev, NVREG_IRQ_TIMER);
4999 if (!(np->msi_flags & NV_MSI_X_ENABLED))
5000 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
5001 else
5002 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
5003
5004 spin_unlock_irq(&np->lock);
5005
5006 nv_free_irq(dev);
5007
5008 np->msi_flags = save_msi_flags;
5009
5010 if (netif_running(dev)) {
5011 writel(save_poll_interval, base + NvRegPollingInterval);
5012 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
5013 /* restore original irq */
5014 if (nv_request_irq(dev, 0))
5015 return 0;
5016 }
5017
5018 return ret;
5019}
5020
5021static int nv_loopback_test(struct net_device *dev)
5022{
5023 struct fe_priv *np = netdev_priv(dev);
5024 u8 __iomem *base = get_hwbase(dev);
5025 struct sk_buff *tx_skb, *rx_skb;
5026 dma_addr_t test_dma_addr;
5027 u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07005028 u32 flags;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005029 int len, i, pkt_len;
5030 u8 *pkt_data;
5031 u32 filter_flags = 0;
5032 u32 misc1_flags = 0;
5033 int ret = 1;
5034
5035 if (netif_running(dev)) {
5036 nv_disable_irq(dev);
5037 filter_flags = readl(base + NvRegPacketFilterFlags);
5038 misc1_flags = readl(base + NvRegMisc1);
5039 } else {
5040 nv_txrx_reset(dev);
5041 }
5042
5043 /* reinit driver view of the rx queue */
5044 set_bufsize(dev);
5045 nv_init_ring(dev);
5046
5047 /* setup hardware for loopback */
5048 writel(NVREG_MISC1_FORCE, base + NvRegMisc1);
5049 writel(NVREG_PFF_ALWAYS | NVREG_PFF_LOOPBACK, base + NvRegPacketFilterFlags);
5050
5051 /* reinit nic view of the rx queue */
5052 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
5053 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005054 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005055 base + NvRegRingSizes);
5056 pci_push(base);
5057
5058 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005059 nv_start_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005060
5061 /* setup packet for tx */
5062 pkt_len = ETH_DATA_LEN;
Pradeep A. Dalvidae2e9f2012-02-06 11:16:13 +00005063 tx_skb = netdev_alloc_skb(dev, pkt_len);
Jesper Juhl46798c82006-09-25 16:39:24 -07005064 if (!tx_skb) {
Jesper Juhl46798c82006-09-25 16:39:24 -07005065 ret = 0;
5066 goto out;
5067 }
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03005068 test_dma_addr = pci_map_single(np->pci_dev, tx_skb->data,
5069 skb_tailroom(tx_skb),
5070 PCI_DMA_FROMDEVICE);
Larry Finger612a7c42012-12-27 17:25:41 +00005071 if (pci_dma_mapping_error(np->pci_dev,
5072 test_dma_addr)) {
5073 dev_kfree_skb_any(tx_skb);
5074 goto out;
5075 }
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005076 pkt_data = skb_put(tx_skb, pkt_len);
5077 for (i = 0; i < pkt_len; i++)
5078 pkt_data[i] = (u8)(i & 0xff);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005079
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005080 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07005081 np->tx_ring.orig[0].buf = cpu_to_le32(test_dma_addr);
5082 np->tx_ring.orig[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005083 } else {
Al Viro5bb7ea22007-12-09 16:06:41 +00005084 np->tx_ring.ex[0].bufhigh = cpu_to_le32(dma_high(test_dma_addr));
5085 np->tx_ring.ex[0].buflow = cpu_to_le32(dma_low(test_dma_addr));
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07005086 np->tx_ring.ex[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005087 }
5088 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
5089 pci_push(get_hwbase(dev));
5090
5091 msleep(500);
5092
5093 /* check for rx of the packet */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005094 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07005095 flags = le32_to_cpu(np->rx_ring.orig[0].flaglen);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005096 len = nv_descr_getlength(&np->rx_ring.orig[0], np->desc_ver);
5097
5098 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07005099 flags = le32_to_cpu(np->rx_ring.ex[0].flaglen);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005100 len = nv_descr_getlength_ex(&np->rx_ring.ex[0], np->desc_ver);
5101 }
5102
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07005103 if (flags & NV_RX_AVAIL) {
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005104 ret = 0;
5105 } else if (np->desc_ver == DESC_VER_1) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07005106 if (flags & NV_RX_ERROR)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005107 ret = 0;
5108 } else {
Szymon Janc78aea4f2010-11-27 08:39:43 +00005109 if (flags & NV_RX2_ERROR)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005110 ret = 0;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005111 }
5112
5113 if (ret) {
5114 if (len != pkt_len) {
5115 ret = 0;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005116 } else {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05005117 rx_skb = np->rx_skb[0].skb;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005118 for (i = 0; i < pkt_len; i++) {
5119 if (rx_skb->data[i] != (u8)(i & 0xff)) {
5120 ret = 0;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005121 break;
5122 }
5123 }
5124 }
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005125 }
5126
Eric Dumazet73a37072009-06-17 21:17:59 +00005127 pci_unmap_single(np->pci_dev, test_dma_addr,
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07005128 (skb_end_pointer(tx_skb) - tx_skb->data),
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005129 PCI_DMA_TODEVICE);
5130 dev_kfree_skb_any(tx_skb);
Jesper Juhl46798c82006-09-25 16:39:24 -07005131 out:
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005132 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005133 nv_stop_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005134 nv_txrx_reset(dev);
5135 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005136 nv_drain_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005137
5138 if (netif_running(dev)) {
5139 writel(misc1_flags, base + NvRegMisc1);
5140 writel(filter_flags, base + NvRegPacketFilterFlags);
5141 nv_enable_irq(dev);
5142 }
5143
5144 return ret;
5145}
5146
5147static void nv_self_test(struct net_device *dev, struct ethtool_test *test, u64 *buffer)
5148{
5149 struct fe_priv *np = netdev_priv(dev);
5150 u8 __iomem *base = get_hwbase(dev);
Ivan Vecera86d9be22013-12-04 18:06:51 +01005151 int result, count;
5152
5153 count = nv_get_sset_count(dev, ETH_SS_TEST);
5154 memset(buffer, 0, count * sizeof(u64));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005155
5156 if (!nv_link_test(dev)) {
5157 test->flags |= ETH_TEST_FL_FAILED;
5158 buffer[0] = 1;
5159 }
5160
5161 if (test->flags & ETH_TEST_FL_OFFLINE) {
5162 if (netif_running(dev)) {
5163 netif_stop_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005164 nv_napi_disable(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10005165 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07005166 netif_addr_lock(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005167 spin_lock_irq(&np->lock);
5168 nv_disable_hw_interrupts(dev, np->irqmask);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005169 if (!(np->msi_flags & NV_MSI_X_ENABLED))
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005170 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005171 else
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005172 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005173 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005174 nv_stop_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005175 nv_txrx_reset(dev);
5176 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005177 nv_drain_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005178 spin_unlock_irq(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07005179 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10005180 netif_tx_unlock_bh(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005181 }
5182
5183 if (!nv_register_test(dev)) {
5184 test->flags |= ETH_TEST_FL_FAILED;
5185 buffer[1] = 1;
5186 }
5187
5188 result = nv_interrupt_test(dev);
5189 if (result != 1) {
5190 test->flags |= ETH_TEST_FL_FAILED;
5191 buffer[2] = 1;
5192 }
5193 if (result == 0) {
5194 /* bail out */
5195 return;
5196 }
5197
Ivan Vecera86d9be22013-12-04 18:06:51 +01005198 if (count > NV_TEST_COUNT_BASE && !nv_loopback_test(dev)) {
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005199 test->flags |= ETH_TEST_FL_FAILED;
5200 buffer[3] = 1;
5201 }
5202
5203 if (netif_running(dev)) {
5204 /* reinit driver view of the rx queue */
5205 set_bufsize(dev);
5206 if (nv_init_ring(dev)) {
5207 if (!np->in_shutdown)
5208 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
5209 }
5210 /* reinit nic view of the rx queue */
5211 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
5212 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005213 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005214 base + NvRegRingSizes);
5215 pci_push(base);
5216 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
5217 pci_push(base);
5218 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005219 nv_start_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005220 netif_start_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005221 nv_napi_enable(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005222 nv_enable_hw_interrupts(dev, np->irqmask);
5223 }
5224 }
5225}
5226
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005227static void nv_get_strings(struct net_device *dev, u32 stringset, u8 *buffer)
5228{
5229 switch (stringset) {
5230 case ETH_SS_STATS:
Jeff Garzikb9f2c042007-10-03 18:07:32 -07005231 memcpy(buffer, &nv_estats_str, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(struct nv_ethtool_str));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005232 break;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005233 case ETH_SS_TEST:
Jeff Garzikb9f2c042007-10-03 18:07:32 -07005234 memcpy(buffer, &nv_etests_str, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(struct nv_ethtool_str));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005235 break;
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005236 }
5237}
5238
Jeff Garzik7282d492006-09-13 14:30:00 -04005239static const struct ethtool_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005240 .get_drvinfo = nv_get_drvinfo,
5241 .get_link = ethtool_op_get_link,
5242 .get_wol = nv_get_wol,
5243 .set_wol = nv_set_wol,
5244 .get_settings = nv_get_settings,
5245 .set_settings = nv_set_settings,
Manfred Sprauldc8216c2005-07-31 18:26:05 +02005246 .get_regs_len = nv_get_regs_len,
5247 .get_regs = nv_get_regs,
5248 .nway_reset = nv_nway_reset,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005249 .get_ringparam = nv_get_ringparam,
5250 .set_ringparam = nv_set_ringparam,
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005251 .get_pauseparam = nv_get_pauseparam,
5252 .set_pauseparam = nv_set_pauseparam,
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005253 .get_strings = nv_get_strings,
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005254 .get_ethtool_stats = nv_get_ethtool_stats,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07005255 .get_sset_count = nv_get_sset_count,
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005256 .self_test = nv_self_test,
Richard Cochran74913022012-07-22 07:15:42 +00005257 .get_ts_info = ethtool_op_get_ts_info,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005258};
5259
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005260/* The mgmt unit and driver use a semaphore to access the phy during init */
5261static int nv_mgmt_acquire_sema(struct net_device *dev)
5262{
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005263 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005264 u8 __iomem *base = get_hwbase(dev);
5265 int i;
5266 u32 tx_ctrl, mgmt_sema;
5267
5268 for (i = 0; i < 10; i++) {
5269 mgmt_sema = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_SEMA_MASK;
5270 if (mgmt_sema == NVREG_XMITCTL_MGMT_SEMA_FREE)
5271 break;
5272 msleep(500);
5273 }
5274
5275 if (mgmt_sema != NVREG_XMITCTL_MGMT_SEMA_FREE)
5276 return 0;
5277
5278 for (i = 0; i < 2; i++) {
5279 tx_ctrl = readl(base + NvRegTransmitterControl);
5280 tx_ctrl |= NVREG_XMITCTL_HOST_SEMA_ACQ;
5281 writel(tx_ctrl, base + NvRegTransmitterControl);
5282
5283 /* verify that semaphore was acquired */
5284 tx_ctrl = readl(base + NvRegTransmitterControl);
5285 if (((tx_ctrl & NVREG_XMITCTL_HOST_SEMA_MASK) == NVREG_XMITCTL_HOST_SEMA_ACQ) &&
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005286 ((tx_ctrl & NVREG_XMITCTL_MGMT_SEMA_MASK) == NVREG_XMITCTL_MGMT_SEMA_FREE)) {
5287 np->mgmt_sema = 1;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005288 return 1;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005289 } else
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005290 udelay(50);
5291 }
5292
5293 return 0;
5294}
5295
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005296static void nv_mgmt_release_sema(struct net_device *dev)
5297{
5298 struct fe_priv *np = netdev_priv(dev);
5299 u8 __iomem *base = get_hwbase(dev);
5300 u32 tx_ctrl;
5301
5302 if (np->driver_data & DEV_HAS_MGMT_UNIT) {
5303 if (np->mgmt_sema) {
5304 tx_ctrl = readl(base + NvRegTransmitterControl);
5305 tx_ctrl &= ~NVREG_XMITCTL_HOST_SEMA_ACQ;
5306 writel(tx_ctrl, base + NvRegTransmitterControl);
5307 }
5308 }
5309}
5310
5311
5312static int nv_mgmt_get_version(struct net_device *dev)
5313{
5314 struct fe_priv *np = netdev_priv(dev);
5315 u8 __iomem *base = get_hwbase(dev);
5316 u32 data_ready = readl(base + NvRegTransmitterControl);
5317 u32 data_ready2 = 0;
5318 unsigned long start;
5319 int ready = 0;
5320
5321 writel(NVREG_MGMTUNITGETVERSION, base + NvRegMgmtUnitGetVersion);
5322 writel(data_ready ^ NVREG_XMITCTL_DATA_START, base + NvRegTransmitterControl);
5323 start = jiffies;
5324 while (time_before(jiffies, start + 5*HZ)) {
5325 data_ready2 = readl(base + NvRegTransmitterControl);
5326 if ((data_ready & NVREG_XMITCTL_DATA_READY) != (data_ready2 & NVREG_XMITCTL_DATA_READY)) {
5327 ready = 1;
5328 break;
5329 }
5330 schedule_timeout_uninterruptible(1);
5331 }
5332
5333 if (!ready || (data_ready2 & NVREG_XMITCTL_DATA_ERROR))
5334 return 0;
5335
5336 np->mgmt_version = readl(base + NvRegMgmtUnitVersion) & NVREG_MGMTUNITVERSION;
5337
5338 return 1;
5339}
5340
Linus Torvalds1da177e2005-04-16 15:20:36 -07005341static int nv_open(struct net_device *dev)
5342{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005343 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005344 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005345 int ret = 1;
5346 int oom, i;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07005347 u32 low;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005348
Ed Swierkcb52deb2008-12-01 12:24:43 +00005349 /* power up phy */
5350 mii_rw(dev, np->phyaddr, MII_BMCR,
5351 mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ) & ~BMCR_PDOWN);
5352
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00005353 nv_txrx_gate(dev, false);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005354 /* erase previous misconfiguration */
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005355 if (np->driver_data & DEV_HAS_POWER_CNTRL)
5356 nv_mac_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005357 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
5358 writel(0, base + NvRegMulticastAddrB);
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05005359 writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
5360 writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005361 writel(0, base + NvRegPacketFilterFlags);
5362
5363 writel(0, base + NvRegTransmitterControl);
5364 writel(0, base + NvRegReceiverControl);
5365
5366 writel(0, base + NvRegAdapterControl);
5367
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005368 if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)
5369 writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
5370
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005371 /* initialize descriptor rings */
Manfred Sprauld81c0982005-07-31 18:20:30 +02005372 set_bufsize(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005373 oom = nv_init_ring(dev);
5374
5375 writel(0, base + NvRegLinkSpeed);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005376 writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005377 nv_txrx_reset(dev);
5378 writel(0, base + NvRegUnknownSetupReg6);
5379
5380 np->in_shutdown = 0;
5381
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005382 /* give hw rings */
Ayaz Abdulla0832b252006-02-04 13:13:26 -05005383 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005384 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Linus Torvalds1da177e2005-04-16 15:20:36 -07005385 base + NvRegRingSizes);
5386
Linus Torvalds1da177e2005-04-16 15:20:36 -07005387 writel(np->linkspeed, base + NvRegLinkSpeed);
Ayaz Abdulla95d161c2006-07-06 16:46:25 -04005388 if (np->desc_ver == DESC_VER_1)
5389 writel(NVREG_TX_WM_DESC1_DEFAULT, base + NvRegTxWatermark);
5390 else
5391 writel(NVREG_TX_WM_DESC2_3_DEFAULT, base + NvRegTxWatermark);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005392 writel(np->txrxctl_bits, base + NvRegTxRxControl);
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005393 writel(np->vlanctl_bits, base + NvRegVlanControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005394 pci_push(base);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005395 writel(NVREG_TXRXCTL_BIT1|np->txrxctl_bits, base + NvRegTxRxControl);
Joe Perches344d0dc2010-11-29 07:41:52 +00005396 if (reg_delay(dev, NvRegUnknownSetupReg5,
5397 NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
5398 NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX))
Joe Perches1d397f32010-11-29 07:41:57 +00005399 netdev_info(dev,
5400 "%s: SetupReg5, Bit 31 remained off\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005401
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005402 writel(0, base + NvRegMIIMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005403 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005404 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005405
Linus Torvalds1da177e2005-04-16 15:20:36 -07005406 writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
5407 writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
5408 writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
Manfred Sprauld81c0982005-07-31 18:20:30 +02005409 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005410
5411 writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07005412
5413 get_random_bytes(&low, sizeof(low));
5414 low &= NVREG_SLOTTIME_MASK;
5415 if (np->desc_ver == DESC_VER_1) {
5416 writel(low|NVREG_SLOTTIME_DEFAULT, base + NvRegSlotTime);
5417 } else {
5418 if (!(np->driver_data & DEV_HAS_GEAR_MODE)) {
5419 /* setup legacy backoff */
5420 writel(NVREG_SLOTTIME_LEGBF_ENABLED|NVREG_SLOTTIME_10_100_FULL|low, base + NvRegSlotTime);
5421 } else {
5422 writel(NVREG_SLOTTIME_10_100_FULL, base + NvRegSlotTime);
5423 nv_gear_backoff_reseed(dev);
5424 }
5425 }
Ayaz Abdulla9744e212006-07-06 16:45:58 -04005426 writel(NVREG_TX_DEFERRAL_DEFAULT, base + NvRegTxDeferral);
5427 writel(NVREG_RX_DEFERRAL_DEFAULT, base + NvRegRxDeferral);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005428 if (poll_interval == -1) {
5429 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT)
5430 writel(NVREG_POLL_DEFAULT_THROUGHPUT, base + NvRegPollingInterval);
5431 else
5432 writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005433 } else
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005434 writel(poll_interval & 0xFFFF, base + NvRegPollingInterval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005435 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
5436 writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
5437 base + NvRegAdapterControl);
5438 writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005439 writel(NVREG_MII_LINKCHANGE, base + NvRegMIIMask);
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04005440 if (np->wolenabled)
5441 writel(NVREG_WAKEUPFLAGS_ENABLE , base + NvRegWakeUpFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005442
5443 i = readl(base + NvRegPowerState);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005444 if ((i & NVREG_POWERSTATE_POWEREDUP) == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005445 writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
5446
5447 pci_push(base);
5448 udelay(10);
5449 writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
5450
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005451 nv_disable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005452 pci_push(base);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005453 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005454 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
5455 pci_push(base);
5456
Szymon Janc78aea4f2010-11-27 08:39:43 +00005457 if (nv_request_irq(dev, 0))
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005458 goto out_drain;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005459
5460 /* ask for interrupts */
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005461 nv_enable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005462
5463 spin_lock_irq(&np->lock);
5464 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
5465 writel(0, base + NvRegMulticastAddrB);
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05005466 writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
5467 writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005468 writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
5469 /* One manual link speed update: Interrupts are enabled, future link
5470 * speed changes cause interrupts and are handled by nv_link_irq().
5471 */
5472 {
5473 u32 miistat;
5474 miistat = readl(base + NvRegMIIStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005475 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005476 }
Manfred Spraul1b1b3c92005-08-06 23:47:55 +02005477 /* set linkspeed to invalid value, thus force nv_update_linkspeed
5478 * to init hw */
5479 np->linkspeed = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005480 ret = nv_update_linkspeed(dev);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005481 nv_start_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005482 netif_start_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005483 nv_napi_enable(dev);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07005484
Linus Torvalds1da177e2005-04-16 15:20:36 -07005485 if (ret) {
5486 netif_carrier_on(dev);
5487 } else {
Joe Perches1d397f32010-11-29 07:41:57 +00005488 netdev_info(dev, "no link during initialization\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07005489 netif_carrier_off(dev);
5490 }
5491 if (oom)
5492 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005493
5494 /* start statistics timer */
Ayaz Abdulla9c662432008-08-06 12:11:42 -04005495 if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
Daniel Drakebfebbb82008-03-18 11:07:18 +00005496 mod_timer(&np->stats_poll,
5497 round_jiffies(jiffies + STATS_INTERVAL));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005498
Linus Torvalds1da177e2005-04-16 15:20:36 -07005499 spin_unlock_irq(&np->lock);
5500
Sanjay Hortikare19df762011-11-11 16:11:21 +00005501 /* If the loopback feature was set while the device was down, make sure
5502 * that it's set correctly now.
5503 */
5504 if (dev->features & NETIF_F_LOOPBACK)
5505 nv_set_loopback(dev, dev->features);
5506
Linus Torvalds1da177e2005-04-16 15:20:36 -07005507 return 0;
5508out_drain:
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005509 nv_drain_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005510 return ret;
5511}
5512
5513static int nv_close(struct net_device *dev)
5514{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005515 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005516 u8 __iomem *base;
5517
5518 spin_lock_irq(&np->lock);
5519 np->in_shutdown = 1;
5520 spin_unlock_irq(&np->lock);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005521 nv_napi_disable(dev);
Manfred Spraula7475902007-10-17 21:52:33 +02005522 synchronize_irq(np->pci_dev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005523
5524 del_timer_sync(&np->oom_kick);
5525 del_timer_sync(&np->nic_poll);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005526 del_timer_sync(&np->stats_poll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005527
5528 netif_stop_queue(dev);
5529 spin_lock_irq(&np->lock);
david decotigny1ff39eb2012-08-24 17:22:52 +00005530 nv_update_pause(dev, 0); /* otherwise stop_tx bricks NIC */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005531 nv_stop_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005532 nv_txrx_reset(dev);
5533
5534 /* disable interrupts on the nic or we will lock up */
5535 base = get_hwbase(dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005536 nv_disable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005537 pci_push(base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005538
5539 spin_unlock_irq(&np->lock);
5540
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005541 nv_free_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005542
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005543 nv_drain_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005544
Ed Swierk5a9a8e32009-06-02 00:19:52 -07005545 if (np->wolenabled || !phy_power_down) {
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00005546 nv_txrx_gate(dev, false);
Tim Mann2cc49a52007-06-14 13:16:38 -07005547 writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005548 nv_start_rx(dev);
Ed Swierkcb52deb2008-12-01 12:24:43 +00005549 } else {
5550 /* power down phy */
5551 mii_rw(dev, np->phyaddr, MII_BMCR,
5552 mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ)|BMCR_PDOWN);
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00005553 nv_txrx_gate(dev, true);
Tim Mann2cc49a52007-06-14 13:16:38 -07005554 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005555
5556 /* FIXME: power down nic */
5557
5558 return 0;
5559}
5560
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005561static const struct net_device_ops nv_netdev_ops = {
5562 .ndo_open = nv_open,
5563 .ndo_stop = nv_close,
david decotignyf5d827a2011-11-16 12:15:13 +00005564 .ndo_get_stats64 = nv_get_stats64,
Stephen Hemminger00829822008-11-20 20:14:53 -08005565 .ndo_start_xmit = nv_start_xmit,
5566 .ndo_tx_timeout = nv_tx_timeout,
5567 .ndo_change_mtu = nv_change_mtu,
Michał Mirosław569e1462011-04-15 04:50:49 +00005568 .ndo_fix_features = nv_fix_features,
5569 .ndo_set_features = nv_set_features,
Stephen Hemminger00829822008-11-20 20:14:53 -08005570 .ndo_validate_addr = eth_validate_addr,
5571 .ndo_set_mac_address = nv_set_mac_address,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00005572 .ndo_set_rx_mode = nv_set_multicast,
Stephen Hemminger00829822008-11-20 20:14:53 -08005573#ifdef CONFIG_NET_POLL_CONTROLLER
5574 .ndo_poll_controller = nv_poll_controller,
5575#endif
5576};
5577
5578static const struct net_device_ops nv_netdev_ops_optimized = {
5579 .ndo_open = nv_open,
5580 .ndo_stop = nv_close,
david decotignyf5d827a2011-11-16 12:15:13 +00005581 .ndo_get_stats64 = nv_get_stats64,
Stephen Hemminger00829822008-11-20 20:14:53 -08005582 .ndo_start_xmit = nv_start_xmit_optimized,
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005583 .ndo_tx_timeout = nv_tx_timeout,
5584 .ndo_change_mtu = nv_change_mtu,
Michał Mirosław569e1462011-04-15 04:50:49 +00005585 .ndo_fix_features = nv_fix_features,
5586 .ndo_set_features = nv_set_features,
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005587 .ndo_validate_addr = eth_validate_addr,
5588 .ndo_set_mac_address = nv_set_mac_address,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00005589 .ndo_set_rx_mode = nv_set_multicast,
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005590#ifdef CONFIG_NET_POLL_CONTROLLER
5591 .ndo_poll_controller = nv_poll_controller,
5592#endif
5593};
5594
Bill Pembertond05919a2012-12-03 09:23:20 -05005595static int nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005596{
5597 struct net_device *dev;
5598 struct fe_priv *np;
5599 unsigned long addr;
5600 u8 __iomem *base;
5601 int err, i;
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005602 u32 powerstate, txreg;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005603 u32 phystate_orig = 0, phystate;
5604 int phyinitialized = 0;
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005605 static int printed_version;
5606
5607 if (!printed_version++)
Joe Perches294a5542010-11-29 07:41:56 +00005608 pr_info("Reverse Engineered nForce ethernet driver. Version %s.\n",
5609 FORCEDETH_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005610
5611 dev = alloc_etherdev(sizeof(struct fe_priv));
5612 err = -ENOMEM;
5613 if (!dev)
5614 goto out;
5615
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005616 np = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005617 np->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005618 np->pci_dev = pci_dev;
5619 spin_lock_init(&np->lock);
david decotignyf5d827a2011-11-16 12:15:13 +00005620 spin_lock_init(&np->hwstats_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005621 SET_NETDEV_DEV(dev, &pci_dev->dev);
John Stultz827da442013-10-07 15:51:58 -07005622 u64_stats_init(&np->swstats_rx_syncp);
5623 u64_stats_init(&np->swstats_tx_syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005624
Amitoj Kaur Chawlade555582016-02-24 19:28:01 +05305625 setup_timer(&np->oom_kick, nv_do_rx_refill, (unsigned long)dev);
5626 setup_timer(&np->nic_poll, nv_do_nic_poll, (unsigned long)dev);
david decotigny8f5f6982011-11-16 12:15:15 +00005627 init_timer_deferrable(&np->stats_poll);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005628 np->stats_poll.data = (unsigned long) dev;
Joe Perchesc061b182010-08-23 18:20:03 +00005629 np->stats_poll.function = nv_do_stats_poll; /* timer handler */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005630
5631 err = pci_enable_device(pci_dev);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005632 if (err)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005633 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005634
5635 pci_set_master(pci_dev);
5636
5637 err = pci_request_regions(pci_dev, DRV_NAME);
5638 if (err < 0)
5639 goto out_disable;
5640
Ayaz Abdulla9c662432008-08-06 12:11:42 -04005641 if (id->driver_data & (DEV_HAS_VLAN|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
Ayaz Abdulla57fff692007-01-23 12:27:00 -05005642 np->register_size = NV_PCI_REGSZ_VER3;
5643 else if (id->driver_data & DEV_HAS_STATISTICS_V1)
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005644 np->register_size = NV_PCI_REGSZ_VER2;
5645 else
5646 np->register_size = NV_PCI_REGSZ_VER1;
5647
Linus Torvalds1da177e2005-04-16 15:20:36 -07005648 err = -EINVAL;
5649 addr = 0;
5650 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005651 if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005652 pci_resource_len(pci_dev, i) >= np->register_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005653 addr = pci_resource_start(pci_dev, i);
5654 break;
5655 }
5656 }
5657 if (i == DEVICE_COUNT_RESOURCE) {
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005658 dev_info(&pci_dev->dev, "Couldn't find register window\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07005659 goto out_relreg;
5660 }
5661
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005662 /* copy of driver data */
5663 np->driver_data = id->driver_data;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005664 /* copy of device id */
5665 np->device_id = id->device;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005666
Linus Torvalds1da177e2005-04-16 15:20:36 -07005667 /* handle different descriptor versions */
Manfred Spraulee733622005-07-31 18:32:26 +02005668 if (id->driver_data & DEV_HAS_HIGH_DMA) {
5669 /* packet format 3: supports 40-bit addressing */
5670 np->desc_ver = DESC_VER_3;
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005671 np->txrxctl_bits = NVREG_TXRXCTL_DESC_3;
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005672 if (dma_64bit) {
Yang Hongyang6afd1422009-04-06 19:01:15 -07005673 if (pci_set_dma_mask(pci_dev, DMA_BIT_MASK(39)))
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005674 dev_info(&pci_dev->dev,
5675 "64-bit DMA failed, using 32-bit addressing\n");
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005676 else
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005677 dev->features |= NETIF_F_HIGHDMA;
Yang Hongyang6afd1422009-04-06 19:01:15 -07005678 if (pci_set_consistent_dma_mask(pci_dev, DMA_BIT_MASK(39))) {
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005679 dev_info(&pci_dev->dev,
5680 "64-bit DMA (consistent) failed, using 32-bit ring buffers\n");
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005681 }
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005682 }
Manfred Spraulee733622005-07-31 18:32:26 +02005683 } else if (id->driver_data & DEV_HAS_LARGEDESC) {
5684 /* packet format 2: supports jumbo frames */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005685 np->desc_ver = DESC_VER_2;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005686 np->txrxctl_bits = NVREG_TXRXCTL_DESC_2;
Manfred Spraulee733622005-07-31 18:32:26 +02005687 } else {
5688 /* original packet format */
5689 np->desc_ver = DESC_VER_1;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005690 np->txrxctl_bits = NVREG_TXRXCTL_DESC_1;
Manfred Sprauld81c0982005-07-31 18:20:30 +02005691 }
Manfred Spraulee733622005-07-31 18:32:26 +02005692
5693 np->pkt_limit = NV_PKTLIMIT_1;
5694 if (id->driver_data & DEV_HAS_LARGEDESC)
5695 np->pkt_limit = NV_PKTLIMIT_2;
5696
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005697 if (id->driver_data & DEV_HAS_CHECKSUM) {
5698 np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
Michał Mirosław569e1462011-04-15 04:50:49 +00005699 dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG |
5700 NETIF_F_TSO | NETIF_F_RXCSUM;
Ayaz Abdulla21828162007-01-23 12:27:21 -05005701 }
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005702
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005703 np->vlanctl_bits = 0;
5704 if (id->driver_data & DEV_HAS_VLAN) {
5705 np->vlanctl_bits = NVREG_VLANCONTROL_ENABLE;
Patrick McHardyf6469682013-04-19 02:04:27 +00005706 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_RX |
5707 NETIF_F_HW_VLAN_CTAG_TX;
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005708 }
5709
Jiri Pirko0891b0e2011-07-26 10:19:28 +00005710 dev->features |= dev->hw_features;
5711
Sanjay Hortikare19df762011-11-11 16:11:21 +00005712 /* Add loopback capability to the device. */
5713 dev->hw_features |= NETIF_F_LOOPBACK;
5714
Jarod Wilson44770e12016-10-17 15:54:17 -04005715 /* MTU range: 64 - 1500 or 9100 */
5716 dev->min_mtu = ETH_ZLEN + ETH_FCS_LEN;
5717 dev->max_mtu = np->pkt_limit;
5718
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005719 np->pause_flags = NV_PAUSEFRAME_RX_CAPABLE | NV_PAUSEFRAME_RX_REQ | NV_PAUSEFRAME_AUTONEG;
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05005720 if ((id->driver_data & DEV_HAS_PAUSEFRAME_TX_V1) ||
5721 (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V2) ||
5722 (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V3)) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005723 np->pause_flags |= NV_PAUSEFRAME_TX_CAPABLE | NV_PAUSEFRAME_TX_REQ;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005724 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04005725
Linus Torvalds1da177e2005-04-16 15:20:36 -07005726 err = -ENOMEM;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005727 np->base = ioremap(addr, np->register_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005728 if (!np->base)
5729 goto out_relreg;
Manfred Spraulee733622005-07-31 18:32:26 +02005730
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005731 np->rx_ring_size = RX_RING_DEFAULT;
5732 np->tx_ring_size = TX_RING_DEFAULT;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005733
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005734 if (!nv_optimized(np)) {
Manfred Spraulee733622005-07-31 18:32:26 +02005735 np->rx_ring.orig = pci_alloc_consistent(pci_dev,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005736 sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
Manfred Spraulee733622005-07-31 18:32:26 +02005737 &np->ring_addr);
5738 if (!np->rx_ring.orig)
5739 goto out_unmap;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005740 np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
Manfred Spraulee733622005-07-31 18:32:26 +02005741 } else {
5742 np->rx_ring.ex = pci_alloc_consistent(pci_dev,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005743 sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
Manfred Spraulee733622005-07-31 18:32:26 +02005744 &np->ring_addr);
5745 if (!np->rx_ring.ex)
5746 goto out_unmap;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005747 np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
Manfred Spraulee733622005-07-31 18:32:26 +02005748 }
Yoann Padioleaudd00cc42007-07-19 01:49:03 -07005749 np->rx_skb = kcalloc(np->rx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
5750 np->tx_skb = kcalloc(np->tx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05005751 if (!np->rx_skb || !np->tx_skb)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005752 goto out_freering;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005753
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005754 if (!nv_optimized(np))
Stephen Hemminger00829822008-11-20 20:14:53 -08005755 dev->netdev_ops = &nv_netdev_ops;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05005756 else
Stephen Hemminger00829822008-11-20 20:14:53 -08005757 dev->netdev_ops = &nv_netdev_ops_optimized;
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005758
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005759 netif_napi_add(dev, &np->napi, nv_napi_poll, RX_WORK_PER_LOOP);
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00005760 dev->ethtool_ops = &ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005761 dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
5762
5763 pci_set_drvdata(pci_dev, dev);
5764
5765 /* read the mac address */
5766 base = get_hwbase(dev);
5767 np->orig_mac[0] = readl(base + NvRegMacAddrA);
5768 np->orig_mac[1] = readl(base + NvRegMacAddrB);
5769
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005770 /* check the workaround bit for correct mac address order */
5771 txreg = readl(base + NvRegTransmitPoll);
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005772 if (id->driver_data & DEV_HAS_CORRECT_MACADDR) {
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005773 /* mac address is already in correct order */
5774 dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
5775 dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
5776 dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
5777 dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
5778 dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
5779 dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005780 } else if (txreg & NVREG_TRANSMITPOLL_MAC_ADDR_REV) {
5781 /* mac address is already in correct order */
5782 dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
5783 dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
5784 dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
5785 dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
5786 dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
5787 dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
5788 /*
5789 * Set orig mac address back to the reversed version.
5790 * This flag will be cleared during low power transition.
5791 * Therefore, we should always put back the reversed address.
5792 */
5793 np->orig_mac[0] = (dev->dev_addr[5] << 0) + (dev->dev_addr[4] << 8) +
5794 (dev->dev_addr[3] << 16) + (dev->dev_addr[2] << 24);
5795 np->orig_mac[1] = (dev->dev_addr[1] << 0) + (dev->dev_addr[0] << 8);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005796 } else {
5797 /* need to reverse mac address to correct order */
5798 dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
5799 dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
5800 dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
5801 dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
5802 dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
5803 dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005804 writel(txreg|NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
Joe Perchesc20ec762010-11-29 07:42:02 +00005805 dev_dbg(&pci_dev->dev,
5806 "%s: set workaround bit for reversed mac addr\n",
5807 __func__);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005808 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005809
Jiri Pirkoaaeb6cd2013-01-08 01:38:26 +00005810 if (!is_valid_ether_addr(dev->dev_addr)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005811 /*
5812 * Bad mac address. At least one bios sets the mac address
5813 * to 01:23:45:67:89:ab
5814 */
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005815 dev_err(&pci_dev->dev,
Joe Perchesc20ec762010-11-29 07:42:02 +00005816 "Invalid MAC address detected: %pM - Please complain to your hardware vendor.\n",
Szymon Janc78aea4f2010-11-27 08:39:43 +00005817 dev->dev_addr);
Danny Kukawka7ce5d222012-02-15 06:45:40 +00005818 eth_hw_addr_random(dev);
Joe Perchesc20ec762010-11-29 07:42:02 +00005819 dev_err(&pci_dev->dev,
5820 "Using random MAC address: %pM\n", dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005821 }
5822
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005823 /* set mac address */
5824 nv_copy_mac_to_hw(dev);
5825
Linus Torvalds1da177e2005-04-16 15:20:36 -07005826 /* disable WOL */
5827 writel(0, base + NvRegWakeUpFlags);
5828 np->wolenabled = 0;
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00005829 device_set_wakeup_enable(&pci_dev->dev, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005830
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005831 if (id->driver_data & DEV_HAS_POWER_CNTRL) {
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005832
5833 /* take phy and nic out of low power mode */
5834 powerstate = readl(base + NvRegPowerState2);
5835 powerstate &= ~NVREG_POWERSTATE2_POWERUP_MASK;
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005836 if ((id->driver_data & DEV_NEED_LOW_POWER_FIX) &&
Auke Kok44c10132007-06-08 15:46:36 -07005837 pci_dev->revision >= 0xA3)
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005838 powerstate |= NVREG_POWERSTATE2_POWERUP_REV_A3;
5839 writel(powerstate, base + NvRegPowerState2);
5840 }
5841
Szymon Janc78aea4f2010-11-27 08:39:43 +00005842 if (np->desc_ver == DESC_VER_1)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005843 np->tx_flags = NV_TX_VALID;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005844 else
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005845 np->tx_flags = NV_TX2_VALID;
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005846
5847 np->msi_flags = 0;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005848 if ((id->driver_data & DEV_HAS_MSI) && msi)
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005849 np->msi_flags |= NV_MSI_CAPABLE;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005850
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005851 if ((id->driver_data & DEV_HAS_MSI_X) && msix) {
5852 /* msix has had reported issues when modifying irqmask
5853 as in the case of napi, therefore, disable for now
5854 */
David S. Miller0a127612010-05-03 23:33:05 -07005855#if 0
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005856 np->msi_flags |= NV_MSI_X_CAPABLE;
5857#endif
5858 }
5859
5860 if (optimization_mode == NV_OPTIMIZATION_MODE_CPU) {
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005861 np->irqmask = NVREG_IRQMASK_CPU;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005862 if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
5863 np->msi_flags |= 0x0001;
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005864 } else if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC &&
5865 !(id->driver_data & DEV_NEED_TIMERIRQ)) {
5866 /* start off in throughput mode */
5867 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
5868 /* remove support for msix mode */
5869 np->msi_flags &= ~NV_MSI_X_CAPABLE;
5870 } else {
5871 optimization_mode = NV_OPTIMIZATION_MODE_THROUGHPUT;
5872 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
5873 if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
5874 np->msi_flags |= 0x0003;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005875 }
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005876
Linus Torvalds1da177e2005-04-16 15:20:36 -07005877 if (id->driver_data & DEV_NEED_TIMERIRQ)
5878 np->irqmask |= NVREG_IRQ_TIMER;
5879 if (id->driver_data & DEV_NEED_LINKTIMER) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005880 np->need_linktimer = 1;
5881 np->link_timeout = jiffies + LINK_TIMEOUT;
5882 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005883 np->need_linktimer = 0;
5884 }
5885
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05005886 /* Limit the number of tx's outstanding for hw bug */
5887 if (id->driver_data & DEV_NEED_TX_LIMIT) {
5888 np->tx_limit = 1;
Ayaz Abdulla5c659322010-04-13 18:49:51 -07005889 if (((id->driver_data & DEV_NEED_TX_LIMIT2) == DEV_NEED_TX_LIMIT2) &&
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05005890 pci_dev->revision >= 0xA2)
5891 np->tx_limit = 0;
5892 }
5893
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005894 /* clear phy state and temporarily halt phy interrupts */
5895 writel(0, base + NvRegMIIMask);
5896 phystate = readl(base + NvRegAdapterControl);
5897 if (phystate & NVREG_ADAPTCTL_RUNNING) {
5898 phystate_orig = 1;
5899 phystate &= ~NVREG_ADAPTCTL_RUNNING;
5900 writel(phystate, base + NvRegAdapterControl);
5901 }
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005902 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005903
5904 if (id->driver_data & DEV_HAS_MGMT_UNIT) {
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005905 /* management unit running on the mac? */
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005906 if ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_ST) &&
5907 (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_PHY_INIT) &&
5908 nv_mgmt_acquire_sema(dev) &&
5909 nv_mgmt_get_version(dev)) {
5910 np->mac_in_use = 1;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005911 if (np->mgmt_version > 0)
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005912 np->mac_in_use = readl(base + NvRegMgmtUnitControl) & NVREG_MGMTUNITCONTROL_INUSE;
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005913 /* management unit setup the phy already? */
5914 if (np->mac_in_use &&
5915 ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_MASK) ==
5916 NVREG_XMITCTL_SYNC_PHY_INIT)) {
5917 /* phy is inited by mgmt unit */
5918 phyinitialized = 1;
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005919 } else {
5920 /* we need to init the phy */
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005921 }
5922 }
5923 }
5924
Linus Torvalds1da177e2005-04-16 15:20:36 -07005925 /* find a suitable phy */
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005926 for (i = 1; i <= 32; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005927 int id1, id2;
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005928 int phyaddr = i & 0x1F;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005929
5930 spin_lock_irq(&np->lock);
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005931 id1 = mii_rw(dev, phyaddr, MII_PHYSID1, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005932 spin_unlock_irq(&np->lock);
5933 if (id1 < 0 || id1 == 0xffff)
5934 continue;
5935 spin_lock_irq(&np->lock);
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005936 id2 = mii_rw(dev, phyaddr, MII_PHYSID2, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005937 spin_unlock_irq(&np->lock);
5938 if (id2 < 0 || id2 == 0xffff)
5939 continue;
5940
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04005941 np->phy_model = id2 & PHYID2_MODEL_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005942 id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
5943 id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005944 np->phyaddr = phyaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005945 np->phy_oui = id1 | id2;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005946
5947 /* Realtek hardcoded phy id1 to all zero's on certain phys */
5948 if (np->phy_oui == PHY_OUI_REALTEK2)
5949 np->phy_oui = PHY_OUI_REALTEK;
5950 /* Setup phy revision for Realtek */
5951 if (np->phy_oui == PHY_OUI_REALTEK && np->phy_model == PHY_MODEL_REALTEK_8211)
5952 np->phy_rev = mii_rw(dev, phyaddr, MII_RESV1, MII_READ) & PHY_REV_MASK;
5953
Linus Torvalds1da177e2005-04-16 15:20:36 -07005954 break;
5955 }
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005956 if (i == 33) {
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005957 dev_info(&pci_dev->dev, "open: Could not find a valid PHY\n");
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005958 goto out_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005959 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04005960
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005961 if (!phyinitialized) {
5962 /* reset it */
5963 phy_init(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05005964 } else {
5965 /* see if it is a gigabit phy */
5966 u32 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005967 if (mii_status & PHY_GIGABIT)
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05005968 np->gigabit = PHY_GIGABIT;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005969 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005970
5971 /* set default link speed settings */
5972 np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
5973 np->duplex = 0;
5974 np->autoneg = 1;
5975
5976 err = register_netdev(dev);
5977 if (err) {
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005978 dev_info(&pci_dev->dev, "unable to register netdev: %d\n", err);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005979 goto out_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005980 }
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005981
david decotigny3f0a1b52012-08-24 17:22:53 +00005982 netif_carrier_off(dev);
5983
5984 /* Some NICs freeze when TX pause is enabled while NIC is
5985 * down, and this stays across warm reboots. The sequence
5986 * below should be enough to recover from that state.
5987 */
5988 nv_update_pause(dev, 0);
5989 nv_start_tx(dev);
5990 nv_stop_tx(dev);
5991
David S. Miller823dcd22011-08-20 10:39:12 -07005992 if (id->driver_data & DEV_HAS_VLAN)
5993 nv_vlan_mode(dev, dev->features);
Jiri Pirko0891b0e2011-07-26 10:19:28 +00005994
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005995 dev_info(&pci_dev->dev, "ifname %s, PHY OUI 0x%x @ %d, addr %pM\n",
5996 dev->name, np->phy_oui, np->phyaddr, dev->dev_addr);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005997
Sanjay Hortikare19df762011-11-11 16:11:21 +00005998 dev_info(&pci_dev->dev, "%s%s%s%s%s%s%s%s%s%s%sdesc-v%u\n",
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005999 dev->features & NETIF_F_HIGHDMA ? "highdma " : "",
6000 dev->features & (NETIF_F_IP_CSUM | NETIF_F_SG) ?
Szymon Janc78aea4f2010-11-27 08:39:43 +00006001 "csum " : "",
Patrick McHardyf6469682013-04-19 02:04:27 +00006002 dev->features & (NETIF_F_HW_VLAN_CTAG_RX |
6003 NETIF_F_HW_VLAN_CTAG_TX) ?
Szymon Janc78aea4f2010-11-27 08:39:43 +00006004 "vlan " : "",
Sanjay Hortikare19df762011-11-11 16:11:21 +00006005 dev->features & (NETIF_F_LOOPBACK) ?
6006 "loopback " : "",
Joe Perchesb2ba08e2010-11-29 07:42:00 +00006007 id->driver_data & DEV_HAS_POWER_CNTRL ? "pwrctl " : "",
6008 id->driver_data & DEV_HAS_MGMT_UNIT ? "mgmt " : "",
6009 id->driver_data & DEV_NEED_TIMERIRQ ? "timirq " : "",
6010 np->gigabit == PHY_GIGABIT ? "gbit " : "",
6011 np->need_linktimer ? "lnktim " : "",
6012 np->msi_flags & NV_MSI_CAPABLE ? "msi " : "",
6013 np->msi_flags & NV_MSI_X_CAPABLE ? "msi-x " : "",
6014 np->desc_ver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006015
6016 return 0;
6017
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04006018out_error:
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05006019 if (phystate_orig)
6020 writel(phystate|NVREG_ADAPTCTL_RUNNING, base + NvRegAdapterControl);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04006021out_freering:
6022 free_rings(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006023out_unmap:
6024 iounmap(get_hwbase(dev));
6025out_relreg:
6026 pci_release_regions(pci_dev);
6027out_disable:
6028 pci_disable_device(pci_dev);
6029out_free:
6030 free_netdev(dev);
6031out:
6032 return err;
6033}
6034
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04006035static void nv_restore_phy(struct net_device *dev)
6036{
6037 struct fe_priv *np = netdev_priv(dev);
6038 u16 phy_reserved, mii_control;
6039
6040 if (np->phy_oui == PHY_OUI_REALTEK &&
6041 np->phy_model == PHY_MODEL_REALTEK_8201 &&
6042 phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
6043 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3);
6044 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, MII_READ);
6045 phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
6046 phy_reserved |= PHY_REALTEK_INIT8;
6047 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, phy_reserved);
6048 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1);
6049
6050 /* restart auto negotiation */
6051 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
6052 mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
6053 mii_rw(dev, np->phyaddr, MII_BMCR, mii_control);
6054 }
6055}
6056
Yinghai Luf55c21f2008-09-13 13:10:31 -07006057static void nv_restore_mac_addr(struct pci_dev *pci_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006058{
6059 struct net_device *dev = pci_get_drvdata(pci_dev);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04006060 struct fe_priv *np = netdev_priv(dev);
6061 u8 __iomem *base = get_hwbase(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006062
Ayaz Abdullaf1489652006-07-31 12:04:45 -04006063 /* special op: write back the misordered MAC address - otherwise
6064 * the next nv_probe would see a wrong address.
6065 */
6066 writel(np->orig_mac[0], base + NvRegMacAddrA);
6067 writel(np->orig_mac[1], base + NvRegMacAddrB);
Björn Steinbrink2e3884b2008-01-07 23:22:53 -08006068 writel(readl(base + NvRegTransmitPoll) & ~NVREG_TRANSMITPOLL_MAC_ADDR_REV,
6069 base + NvRegTransmitPoll);
Yinghai Luf55c21f2008-09-13 13:10:31 -07006070}
6071
Bill Pembertond05919a2012-12-03 09:23:20 -05006072static void nv_remove(struct pci_dev *pci_dev)
Yinghai Luf55c21f2008-09-13 13:10:31 -07006073{
6074 struct net_device *dev = pci_get_drvdata(pci_dev);
6075
6076 unregister_netdev(dev);
6077
6078 nv_restore_mac_addr(pci_dev);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04006079
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04006080 /* restore any phy related changes */
6081 nv_restore_phy(dev);
6082
Ayaz Abdullacac1c522009-02-07 00:23:57 -08006083 nv_mgmt_release_sema(dev);
6084
Linus Torvalds1da177e2005-04-16 15:20:36 -07006085 /* free all structures */
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04006086 free_rings(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006087 iounmap(get_hwbase(dev));
6088 pci_release_regions(pci_dev);
6089 pci_disable_device(pci_dev);
6090 free_netdev(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006091}
6092
Michel Lespinasse94252762011-03-06 16:14:50 +00006093#ifdef CONFIG_PM_SLEEP
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00006094static int nv_suspend(struct device *device)
Francois Romieua1893172006-10-10 14:33:27 -07006095{
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00006096 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieua1893172006-10-10 14:33:27 -07006097 struct net_device *dev = pci_get_drvdata(pdev);
6098 struct fe_priv *np = netdev_priv(dev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02006099 u8 __iomem *base = get_hwbase(dev);
6100 int i;
Francois Romieua1893172006-10-10 14:33:27 -07006101
Tobias Diedrich25d90812008-05-18 15:04:29 +02006102 if (netif_running(dev)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00006103 /* Gross. */
Tobias Diedrich25d90812008-05-18 15:04:29 +02006104 nv_close(dev);
6105 }
Francois Romieua1893172006-10-10 14:33:27 -07006106 netif_device_detach(dev);
6107
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02006108 /* save non-pci configuration space */
Szymon Janc78aea4f2010-11-27 08:39:43 +00006109 for (i = 0; i <= np->register_size/sizeof(u32); i++)
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02006110 np->saved_config_space[i] = readl(base + i*sizeof(u32));
6111
Francois Romieua1893172006-10-10 14:33:27 -07006112 return 0;
6113}
6114
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00006115static int nv_resume(struct device *device)
Francois Romieua1893172006-10-10 14:33:27 -07006116{
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00006117 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieua1893172006-10-10 14:33:27 -07006118 struct net_device *dev = pci_get_drvdata(pdev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02006119 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullaa376e792008-04-10 21:30:35 -07006120 u8 __iomem *base = get_hwbase(dev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02006121 int i, rc = 0;
Francois Romieua1893172006-10-10 14:33:27 -07006122
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02006123 /* restore non-pci configuration space */
Szymon Janc78aea4f2010-11-27 08:39:43 +00006124 for (i = 0; i <= np->register_size/sizeof(u32); i++)
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02006125 writel(np->saved_config_space[i], base+i*sizeof(u32));
Ayaz Abdullaa376e792008-04-10 21:30:35 -07006126
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006127 if (np->driver_data & DEV_NEED_MSI_FIX)
6128 pci_write_config_dword(pdev, NV_MSI_PRIV_OFFSET, NV_MSI_PRIV_VALUE);
Ayaz Abdullab6e44052009-02-07 00:24:15 -08006129
Ed Swierk35a74332009-04-06 17:49:12 -07006130 /* restore phy state, including autoneg */
6131 phy_init(dev);
6132
Tobias Diedrich25d90812008-05-18 15:04:29 +02006133 netif_device_attach(dev);
6134 if (netif_running(dev)) {
6135 rc = nv_open(dev);
6136 nv_set_multicast(dev);
6137 }
Francois Romieua1893172006-10-10 14:33:27 -07006138 return rc;
6139}
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02006140
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00006141static SIMPLE_DEV_PM_OPS(nv_pm_ops, nv_suspend, nv_resume);
6142#define NV_PM_OPS (&nv_pm_ops)
6143
Michel Lespinasse94252762011-03-06 16:14:50 +00006144#else
6145#define NV_PM_OPS NULL
6146#endif /* CONFIG_PM_SLEEP */
6147
6148#ifdef CONFIG_PM
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02006149static void nv_shutdown(struct pci_dev *pdev)
6150{
6151 struct net_device *dev = pci_get_drvdata(pdev);
6152 struct fe_priv *np = netdev_priv(dev);
6153
6154 if (netif_running(dev))
6155 nv_close(dev);
6156
Tobias Diedrich34edaa82009-02-16 00:13:20 -08006157 /*
6158 * Restore the MAC so a kernel started by kexec won't get confused.
6159 * If we really go for poweroff, we must not restore the MAC,
6160 * otherwise the MAC for WOL will be reversed at least on some boards.
6161 */
Szymon Janc78aea4f2010-11-27 08:39:43 +00006162 if (system_state != SYSTEM_POWER_OFF)
Tobias Diedrich34edaa82009-02-16 00:13:20 -08006163 nv_restore_mac_addr(pdev);
Yinghai Luf55c21f2008-09-13 13:10:31 -07006164
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02006165 pci_disable_device(pdev);
Tobias Diedrich34edaa82009-02-16 00:13:20 -08006166 /*
6167 * Apparently it is not possible to reinitialise from D3 hot,
6168 * only put the device into D3 if we really go for poweroff.
6169 */
Rafael J. Wysocki3cb55992008-09-05 14:00:19 -07006170 if (system_state == SYSTEM_POWER_OFF) {
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00006171 pci_wake_from_d3(pdev, np->wolenabled);
Rafael J. Wysocki3cb55992008-09-05 14:00:19 -07006172 pci_set_power_state(pdev, PCI_D3hot);
6173 }
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02006174}
Francois Romieua1893172006-10-10 14:33:27 -07006175#else
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02006176#define nv_shutdown NULL
Francois Romieua1893172006-10-10 14:33:27 -07006177#endif /* CONFIG_PM */
6178
Benoit Taine9baa3c32014-08-08 15:56:03 +02006179static const struct pci_device_id pci_tbl[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006180 { /* nForce Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006181 PCI_DEVICE(0x10DE, 0x01C3),
Manfred Spraulc2dba062005-07-31 18:29:47 +02006182 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006183 },
6184 { /* nForce2 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006185 PCI_DEVICE(0x10DE, 0x0066),
Manfred Spraulc2dba062005-07-31 18:29:47 +02006186 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006187 },
6188 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006189 PCI_DEVICE(0x10DE, 0x00D6),
Manfred Spraulc2dba062005-07-31 18:29:47 +02006190 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006191 },
6192 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006193 PCI_DEVICE(0x10DE, 0x0086),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04006194 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006195 },
6196 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006197 PCI_DEVICE(0x10DE, 0x008C),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04006198 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006199 },
6200 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006201 PCI_DEVICE(0x10DE, 0x00E6),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04006202 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006203 },
6204 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006205 PCI_DEVICE(0x10DE, 0x00DF),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04006206 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006207 },
6208 { /* CK804 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006209 PCI_DEVICE(0x10DE, 0x0056),
Yinghai Lu033e97b2009-02-06 01:30:56 -08006210 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006211 },
6212 { /* CK804 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006213 PCI_DEVICE(0x10DE, 0x0057),
Yinghai Lu033e97b2009-02-06 01:30:56 -08006214 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006215 },
6216 { /* MCP04 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006217 PCI_DEVICE(0x10DE, 0x0037),
Ayaz Abdulla9e184762009-03-05 08:02:18 +00006218 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006219 },
6220 { /* MCP04 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006221 PCI_DEVICE(0x10DE, 0x0038),
Ayaz Abdulla9e184762009-03-05 08:02:18 +00006222 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006223 },
6224 { /* MCP51 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006225 PCI_DEVICE(0x10DE, 0x0268),
6226 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006227 },
Manfred Spraul9992d4a2005-06-05 17:36:11 +02006228 { /* MCP51 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006229 PCI_DEVICE(0x10DE, 0x0269),
6230 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
Manfred Spraul9992d4a2005-06-05 17:36:11 +02006231 },
Manfred Spraulf49d16e2005-06-26 11:36:52 +02006232 { /* MCP55 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006233 PCI_DEVICE(0x10DE, 0x0372),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006234 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
Manfred Spraulf49d16e2005-06-26 11:36:52 +02006235 },
6236 { /* MCP55 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006237 PCI_DEVICE(0x10DE, 0x0373),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006238 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
Manfred Spraulf49d16e2005-06-26 11:36:52 +02006239 },
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006240 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006241 PCI_DEVICE(0x10DE, 0x03E5),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006242 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006243 },
6244 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006245 PCI_DEVICE(0x10DE, 0x03E6),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006246 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006247 },
6248 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006249 PCI_DEVICE(0x10DE, 0x03EE),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006250 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006251 },
6252 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006253 PCI_DEVICE(0x10DE, 0x03EF),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006254 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006255 },
6256 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006257 PCI_DEVICE(0x10DE, 0x0450),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006258 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006259 },
6260 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006261 PCI_DEVICE(0x10DE, 0x0451),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006262 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006263 },
6264 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006265 PCI_DEVICE(0x10DE, 0x0452),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006266 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006267 },
6268 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006269 PCI_DEVICE(0x10DE, 0x0453),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006270 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006271 },
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006272 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006273 PCI_DEVICE(0x10DE, 0x054C),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006274 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006275 },
6276 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006277 PCI_DEVICE(0x10DE, 0x054D),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006278 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006279 },
6280 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006281 PCI_DEVICE(0x10DE, 0x054E),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006282 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006283 },
6284 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006285 PCI_DEVICE(0x10DE, 0x054F),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006286 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006287 },
Ayaz Abdulla13986612007-07-22 20:43:26 -04006288 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006289 PCI_DEVICE(0x10DE, 0x07DC),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006290 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006291 },
6292 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006293 PCI_DEVICE(0x10DE, 0x07DD),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006294 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006295 },
6296 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006297 PCI_DEVICE(0x10DE, 0x07DE),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006298 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006299 },
6300 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006301 PCI_DEVICE(0x10DE, 0x07DF),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006302 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006303 },
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006304 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006305 PCI_DEVICE(0x10DE, 0x0760),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006306 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006307 },
6308 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006309 PCI_DEVICE(0x10DE, 0x0761),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006310 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006311 },
6312 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006313 PCI_DEVICE(0x10DE, 0x0762),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006314 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006315 },
6316 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006317 PCI_DEVICE(0x10DE, 0x0763),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006318 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006319 },
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006320 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006321 PCI_DEVICE(0x10DE, 0x0AB0),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006322 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006323 },
6324 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006325 PCI_DEVICE(0x10DE, 0x0AB1),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006326 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006327 },
6328 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006329 PCI_DEVICE(0x10DE, 0x0AB2),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006330 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006331 },
6332 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006333 PCI_DEVICE(0x10DE, 0x0AB3),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006334 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006335 },
Ayaz Abdulla3df81c42009-06-03 15:05:35 +00006336 { /* MCP89 Ethernet Controller */
6337 PCI_DEVICE(0x10DE, 0x0D7D),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006338 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX,
Ayaz Abdulla3df81c42009-06-03 15:05:35 +00006339 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07006340 {0,},
6341};
6342
Peter Hüwe4f45c402013-05-21 13:42:56 +00006343static struct pci_driver forcedeth_pci_driver = {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04006344 .name = DRV_NAME,
6345 .id_table = pci_tbl,
6346 .probe = nv_probe,
Bill Pembertond05919a2012-12-03 09:23:20 -05006347 .remove = nv_remove,
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02006348 .shutdown = nv_shutdown,
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00006349 .driver.pm = NV_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006350};
6351
Linus Torvalds1da177e2005-04-16 15:20:36 -07006352module_param(max_interrupt_work, int, 0);
6353MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
Ayaz Abdullaa971c322005-11-11 08:30:38 -05006354module_param(optimization_mode, int, 0);
Ayaz Abdulla9e184762009-03-05 08:02:18 +00006355MODULE_PARM_DESC(optimization_mode, "In throughput mode (0), every tx & rx packet will generate an interrupt. In CPU mode (1), interrupts are controlled by a timer. In dynamic mode (2), the mode toggles between throughput and CPU mode based on network load.");
Ayaz Abdullaa971c322005-11-11 08:30:38 -05006356module_param(poll_interval, int, 0);
6357MODULE_PARM_DESC(poll_interval, "Interval determines how frequent timer interrupt is generated by [(time_in_micro_secs * 100) / (2^10)]. Min is 0 and Max is 65535.");
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04006358module_param(msi, int, 0);
6359MODULE_PARM_DESC(msi, "MSI interrupts are enabled by setting to 1 and disabled by setting to 0.");
6360module_param(msix, int, 0);
6361MODULE_PARM_DESC(msix, "MSIX interrupts are enabled by setting to 1 and disabled by setting to 0.");
6362module_param(dma_64bit, int, 0);
6363MODULE_PARM_DESC(dma_64bit, "High DMA is enabled by setting to 1 and disabled by setting to 0.");
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04006364module_param(phy_cross, int, 0);
6365MODULE_PARM_DESC(phy_cross, "Phy crossover detection for Realtek 8201 phy is enabled by setting to 1 and disabled by setting to 0.");
Ed Swierk5a9a8e32009-06-02 00:19:52 -07006366module_param(phy_power_down, int, 0);
6367MODULE_PARM_DESC(phy_power_down, "Power down phy and disable link when interface is down (1), or leave phy powered up (0).");
Sameer Nanda1ec4f2d2011-11-16 12:15:12 +00006368module_param(debug_tx_timeout, bool, 0);
6369MODULE_PARM_DESC(debug_tx_timeout,
6370 "Dump tx related registers and ring when tx_timeout happens");
Linus Torvalds1da177e2005-04-16 15:20:36 -07006371
Peter Hüwe4f45c402013-05-21 13:42:56 +00006372module_pci_driver(forcedeth_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006373MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
6374MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
6375MODULE_LICENSE("GPL");
Linus Torvalds1da177e2005-04-16 15:20:36 -07006376MODULE_DEVICE_TABLE(pci, pci_tbl);