blob: 79e045af213d4b6b3024ce92dd320656c9a3ddbf [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080041struct dp_link_dpll {
42 int link_bw;
43 struct dpll dpll;
44};
45
46static const struct dp_link_dpll gen4_dpll[] = {
47 { DP_LINK_BW_1_62,
48 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
49 { DP_LINK_BW_2_7,
50 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
51};
52
53static const struct dp_link_dpll pch_dpll[] = {
54 { DP_LINK_BW_1_62,
55 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
56 { DP_LINK_BW_2_7,
57 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
58};
59
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080060static const struct dp_link_dpll vlv_dpll[] = {
61 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080062 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080063 { DP_LINK_BW_2_7,
64 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
65};
66
Chon Ming Leeef9348c2014-04-09 13:28:18 +030067/*
68 * CHV supports eDP 1.4 that have more link rates.
69 * Below only provides the fixed rate but exclude variable rate.
70 */
71static const struct dp_link_dpll chv_dpll[] = {
72 /*
73 * CHV requires to program fractional division for m2.
74 * m2 is stored in fixed point format using formula below
75 * (m2_int << 22) | m2_fraction
76 */
77 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
78 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
79 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
80 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
81 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
82 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
83};
84
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070085/**
86 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
87 * @intel_dp: DP struct
88 *
89 * If a CPU or PCH DP output is attached to an eDP panel, this function
90 * will return true, and false otherwise.
91 */
92static bool is_edp(struct intel_dp *intel_dp)
93{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020094 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
95
96 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070097}
98
Imre Deak68b4d822013-05-08 13:14:06 +030099static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700100{
Imre Deak68b4d822013-05-08 13:14:06 +0300101 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
102
103 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700104}
105
Chris Wilsondf0e9242010-09-09 16:20:55 +0100106static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
107{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200108 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100109}
110
Chris Wilsonea5b2132010-08-04 13:50:23 +0100111static void intel_dp_link_down(struct intel_dp *intel_dp);
Jani Nikulaadddaaf2014-03-14 16:51:13 +0200112static bool _edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100113static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700114
115static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100116intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700117{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700118 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Todd Previte06ea66b2014-01-20 10:19:39 -0700119 struct drm_device *dev = intel_dp->attached_connector->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700120
121 switch (max_link_bw) {
122 case DP_LINK_BW_1_62:
123 case DP_LINK_BW_2_7:
124 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300125 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
Todd Previte06ea66b2014-01-20 10:19:39 -0700126 if ((IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8) &&
127 intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
128 max_link_bw = DP_LINK_BW_5_4;
129 else
130 max_link_bw = DP_LINK_BW_2_7;
Imre Deakd4eead52013-07-09 17:05:26 +0300131 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700132 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300133 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
134 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135 max_link_bw = DP_LINK_BW_1_62;
136 break;
137 }
138 return max_link_bw;
139}
140
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400141/*
142 * The units on the numbers in the next two are... bizarre. Examples will
143 * make it clearer; this one parallels an example in the eDP spec.
144 *
145 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
146 *
147 * 270000 * 1 * 8 / 10 == 216000
148 *
149 * The actual data capacity of that configuration is 2.16Gbit/s, so the
150 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
151 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
152 * 119000. At 18bpp that's 2142000 kilobits per second.
153 *
154 * Thus the strange-looking division by 10 in intel_dp_link_required, to
155 * get the result in decakilobits instead of kilobits.
156 */
157
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700158static int
Keith Packardc8982612012-01-25 08:16:25 -0800159intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700160{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400161 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700162}
163
164static int
Dave Airliefe27d532010-06-30 11:46:17 +1000165intel_dp_max_data_rate(int max_link_clock, int max_lanes)
166{
167 return (max_link_clock * max_lanes * 8) / 10;
168}
169
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000170static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700171intel_dp_mode_valid(struct drm_connector *connector,
172 struct drm_display_mode *mode)
173{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100174 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300175 struct intel_connector *intel_connector = to_intel_connector(connector);
176 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100177 int target_clock = mode->clock;
178 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700179
Jani Nikuladd06f902012-10-19 14:51:50 +0300180 if (is_edp(intel_dp) && fixed_mode) {
181 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100182 return MODE_PANEL;
183
Jani Nikuladd06f902012-10-19 14:51:50 +0300184 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100185 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200186
187 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100188 }
189
Daniel Vetter36008362013-03-27 00:44:59 +0100190 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
191 max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
192
193 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
194 mode_rate = intel_dp_link_required(target_clock, 18);
195
196 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200197 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700198
199 if (mode->clock < 10000)
200 return MODE_CLOCK_LOW;
201
Daniel Vetter0af78a22012-05-23 11:30:55 +0200202 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
203 return MODE_H_ILLEGAL;
204
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700205 return MODE_OK;
206}
207
208static uint32_t
209pack_aux(uint8_t *src, int src_bytes)
210{
211 int i;
212 uint32_t v = 0;
213
214 if (src_bytes > 4)
215 src_bytes = 4;
216 for (i = 0; i < src_bytes; i++)
217 v |= ((uint32_t) src[i]) << ((3-i) * 8);
218 return v;
219}
220
221static void
222unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
223{
224 int i;
225 if (dst_bytes > 4)
226 dst_bytes = 4;
227 for (i = 0; i < dst_bytes; i++)
228 dst[i] = src >> ((3-i) * 8);
229}
230
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700231/* hrawclock is 1/4 the FSB frequency */
232static int
233intel_hrawclk(struct drm_device *dev)
234{
235 struct drm_i915_private *dev_priv = dev->dev_private;
236 uint32_t clkcfg;
237
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530238 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
239 if (IS_VALLEYVIEW(dev))
240 return 200;
241
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700242 clkcfg = I915_READ(CLKCFG);
243 switch (clkcfg & CLKCFG_FSB_MASK) {
244 case CLKCFG_FSB_400:
245 return 100;
246 case CLKCFG_FSB_533:
247 return 133;
248 case CLKCFG_FSB_667:
249 return 166;
250 case CLKCFG_FSB_800:
251 return 200;
252 case CLKCFG_FSB_1067:
253 return 266;
254 case CLKCFG_FSB_1333:
255 return 333;
256 /* these two are just a guess; one of them might be right */
257 case CLKCFG_FSB_1600:
258 case CLKCFG_FSB_1600_ALT:
259 return 400;
260 default:
261 return 133;
262 }
263}
264
Jani Nikulabf13e812013-09-06 07:40:05 +0300265static void
266intel_dp_init_panel_power_sequencer(struct drm_device *dev,
267 struct intel_dp *intel_dp,
268 struct edp_power_seq *out);
269static void
270intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
271 struct intel_dp *intel_dp,
272 struct edp_power_seq *out);
273
274static enum pipe
275vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
276{
277 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
278 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
279 struct drm_device *dev = intel_dig_port->base.base.dev;
280 struct drm_i915_private *dev_priv = dev->dev_private;
281 enum port port = intel_dig_port->port;
282 enum pipe pipe;
283
284 /* modeset should have pipe */
285 if (crtc)
286 return to_intel_crtc(crtc)->pipe;
287
288 /* init time, try to find a pipe with this port selected */
289 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
290 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
291 PANEL_PORT_SELECT_MASK;
292 if (port_sel == PANEL_PORT_SELECT_DPB_VLV && port == PORT_B)
293 return pipe;
294 if (port_sel == PANEL_PORT_SELECT_DPC_VLV && port == PORT_C)
295 return pipe;
296 }
297
298 /* shrug */
299 return PIPE_A;
300}
301
302static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
303{
304 struct drm_device *dev = intel_dp_to_dev(intel_dp);
305
306 if (HAS_PCH_SPLIT(dev))
307 return PCH_PP_CONTROL;
308 else
309 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
310}
311
312static u32 _pp_stat_reg(struct intel_dp *intel_dp)
313{
314 struct drm_device *dev = intel_dp_to_dev(intel_dp);
315
316 if (HAS_PCH_SPLIT(dev))
317 return PCH_PP_STATUS;
318 else
319 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
320}
321
Daniel Vetter4be73782014-01-17 14:39:48 +0100322static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700323{
Paulo Zanoni30add222012-10-26 19:05:45 -0200324 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700325 struct drm_i915_private *dev_priv = dev->dev_private;
326
Jani Nikulabf13e812013-09-06 07:40:05 +0300327 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700328}
329
Daniel Vetter4be73782014-01-17 14:39:48 +0100330static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700331{
Paulo Zanoni30add222012-10-26 19:05:45 -0200332 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700333 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbb4932c2014-04-14 20:24:33 +0300334 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
335 struct intel_encoder *intel_encoder = &intel_dig_port->base;
336 enum intel_display_power_domain power_domain;
Keith Packardebf33b12011-09-29 15:53:27 -0700337
Imre Deakbb4932c2014-04-14 20:24:33 +0300338 power_domain = intel_display_port_power_domain(intel_encoder);
339 return intel_display_power_enabled(dev_priv, power_domain) &&
Paulo Zanoniefbc20a2014-04-01 14:55:09 -0300340 (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700341}
342
Keith Packard9b984da2011-09-19 13:54:47 -0700343static void
344intel_dp_check_edp(struct intel_dp *intel_dp)
345{
Paulo Zanoni30add222012-10-26 19:05:45 -0200346 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700347 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700348
Keith Packard9b984da2011-09-19 13:54:47 -0700349 if (!is_edp(intel_dp))
350 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700351
Daniel Vetter4be73782014-01-17 14:39:48 +0100352 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700353 WARN(1, "eDP powered off while attempting aux channel communication.\n");
354 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300355 I915_READ(_pp_stat_reg(intel_dp)),
356 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700357 }
358}
359
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100360static uint32_t
361intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
362{
363 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
364 struct drm_device *dev = intel_dig_port->base.base.dev;
365 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300366 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100367 uint32_t status;
368 bool done;
369
Daniel Vetteref04f002012-12-01 21:03:59 +0100370#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100371 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300372 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300373 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100374 else
375 done = wait_for_atomic(C, 10) == 0;
376 if (!done)
377 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
378 has_aux_irq);
379#undef C
380
381 return status;
382}
383
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000384static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
385{
386 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
387 struct drm_device *dev = intel_dig_port->base.base.dev;
388
389 /*
390 * The clock divider is based off the hrawclk, and would like to run at
391 * 2MHz. So, take the hrawclk value and divide by 2 and use that
392 */
393 return index ? 0 : intel_hrawclk(dev) / 2;
394}
395
396static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
397{
398 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
399 struct drm_device *dev = intel_dig_port->base.base.dev;
400
401 if (index)
402 return 0;
403
404 if (intel_dig_port->port == PORT_A) {
405 if (IS_GEN6(dev) || IS_GEN7(dev))
406 return 200; /* SNB & IVB eDP input clock at 400Mhz */
407 else
408 return 225; /* eDP input clock at 450Mhz */
409 } else {
410 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
411 }
412}
413
414static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300415{
416 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
417 struct drm_device *dev = intel_dig_port->base.base.dev;
418 struct drm_i915_private *dev_priv = dev->dev_private;
419
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000420 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100421 if (index)
422 return 0;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000423 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300424 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
425 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100426 switch (index) {
427 case 0: return 63;
428 case 1: return 72;
429 default: return 0;
430 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000431 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100432 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300433 }
434}
435
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000436static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
437{
438 return index ? 0 : 100;
439}
440
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000441static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
442 bool has_aux_irq,
443 int send_bytes,
444 uint32_t aux_clock_divider)
445{
446 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
447 struct drm_device *dev = intel_dig_port->base.base.dev;
448 uint32_t precharge, timeout;
449
450 if (IS_GEN6(dev))
451 precharge = 3;
452 else
453 precharge = 5;
454
455 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
456 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
457 else
458 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
459
460 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000461 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000462 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000463 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000464 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000465 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000466 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
467 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000468 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000469}
470
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700471static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100472intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700473 uint8_t *send, int send_bytes,
474 uint8_t *recv, int recv_size)
475{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200476 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
477 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700478 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300479 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700480 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100481 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100482 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700483 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000484 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100485 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200486 bool vdd;
487
488 vdd = _edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100489
490 /* dp aux is extremely sensitive to irq latency, hence request the
491 * lowest possible wakeup latency and so prevent the cpu from going into
492 * deep sleep states.
493 */
494 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700495
Keith Packard9b984da2011-09-19 13:54:47 -0700496 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800497
Paulo Zanonic67a4702013-08-19 13:18:09 -0300498 intel_aux_display_runtime_get(dev_priv);
499
Jesse Barnes11bee432011-08-01 15:02:20 -0700500 /* Try to wait for any previous AUX channel activity */
501 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100502 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700503 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
504 break;
505 msleep(1);
506 }
507
508 if (try == 3) {
509 WARN(1, "dp_aux_ch not started status 0x%08x\n",
510 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100511 ret = -EBUSY;
512 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100513 }
514
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300515 /* Only 5 data registers! */
516 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
517 ret = -E2BIG;
518 goto out;
519 }
520
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000521 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000522 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
523 has_aux_irq,
524 send_bytes,
525 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000526
Chris Wilsonbc866252013-07-21 16:00:03 +0100527 /* Must try at least 3 times according to DP spec */
528 for (try = 0; try < 5; try++) {
529 /* Load the send data into the aux channel data registers */
530 for (i = 0; i < send_bytes; i += 4)
531 I915_WRITE(ch_data + i,
532 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400533
Chris Wilsonbc866252013-07-21 16:00:03 +0100534 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000535 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100536
Chris Wilsonbc866252013-07-21 16:00:03 +0100537 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400538
Chris Wilsonbc866252013-07-21 16:00:03 +0100539 /* Clear done status and any errors */
540 I915_WRITE(ch_ctl,
541 status |
542 DP_AUX_CH_CTL_DONE |
543 DP_AUX_CH_CTL_TIME_OUT_ERROR |
544 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400545
Chris Wilsonbc866252013-07-21 16:00:03 +0100546 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
547 DP_AUX_CH_CTL_RECEIVE_ERROR))
548 continue;
549 if (status & DP_AUX_CH_CTL_DONE)
550 break;
551 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100552 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700553 break;
554 }
555
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700556 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700557 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100558 ret = -EBUSY;
559 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700560 }
561
562 /* Check for timeout or receive error.
563 * Timeouts occur when the sink is not connected
564 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700565 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700566 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100567 ret = -EIO;
568 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700569 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700570
571 /* Timeouts occur when the device isn't connected, so they're
572 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700573 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800574 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100575 ret = -ETIMEDOUT;
576 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700577 }
578
579 /* Unload any bytes sent back from the other side */
580 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
581 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700582 if (recv_bytes > recv_size)
583 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400584
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100585 for (i = 0; i < recv_bytes; i += 4)
586 unpack_aux(I915_READ(ch_data + i),
587 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700588
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100589 ret = recv_bytes;
590out:
591 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300592 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100593
Jani Nikula884f19e2014-03-14 16:51:14 +0200594 if (vdd)
595 edp_panel_vdd_off(intel_dp, false);
596
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100597 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700598}
599
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300600#define BARE_ADDRESS_SIZE 3
601#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200602static ssize_t
603intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700604{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200605 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
606 uint8_t txbuf[20], rxbuf[20];
607 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700608 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700609
Jani Nikula9d1a1032014-03-14 16:51:15 +0200610 txbuf[0] = msg->request << 4;
611 txbuf[1] = msg->address >> 8;
612 txbuf[2] = msg->address & 0xff;
613 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300614
Jani Nikula9d1a1032014-03-14 16:51:15 +0200615 switch (msg->request & ~DP_AUX_I2C_MOT) {
616 case DP_AUX_NATIVE_WRITE:
617 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300618 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200619 rxsize = 1;
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200620
Jani Nikula9d1a1032014-03-14 16:51:15 +0200621 if (WARN_ON(txsize > 20))
622 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700623
Jani Nikula9d1a1032014-03-14 16:51:15 +0200624 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700625
Jani Nikula9d1a1032014-03-14 16:51:15 +0200626 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
627 if (ret > 0) {
628 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700629
Jani Nikula9d1a1032014-03-14 16:51:15 +0200630 /* Return payload size. */
631 ret = msg->size;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700632 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200633 break;
634
635 case DP_AUX_NATIVE_READ:
636 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300637 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200638 rxsize = msg->size + 1;
639
640 if (WARN_ON(rxsize > 20))
641 return -E2BIG;
642
643 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
644 if (ret > 0) {
645 msg->reply = rxbuf[0] >> 4;
646 /*
647 * Assume happy day, and copy the data. The caller is
648 * expected to check msg->reply before touching it.
649 *
650 * Return payload size.
651 */
652 ret--;
653 memcpy(msg->buffer, rxbuf + 1, ret);
654 }
655 break;
656
657 default:
658 ret = -EINVAL;
659 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700660 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200661
Jani Nikula9d1a1032014-03-14 16:51:15 +0200662 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700663}
664
Jani Nikula9d1a1032014-03-14 16:51:15 +0200665static void
666intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700667{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200668 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +0200669 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
670 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +0200671 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +1000672 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700673
Jani Nikula33ad6622014-03-14 16:51:16 +0200674 switch (port) {
675 case PORT_A:
676 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200677 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +1000678 break;
Jani Nikula33ad6622014-03-14 16:51:16 +0200679 case PORT_B:
680 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200681 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +0200682 break;
683 case PORT_C:
684 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200685 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +0200686 break;
687 case PORT_D:
688 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200689 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +1000690 break;
691 default:
Jani Nikula33ad6622014-03-14 16:51:16 +0200692 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +1000693 }
694
Jani Nikula33ad6622014-03-14 16:51:16 +0200695 if (!HAS_DDI(dev))
696 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +0000697
Jani Nikula0b998362014-03-14 16:51:17 +0200698 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200699 intel_dp->aux.dev = dev->dev;
700 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +0000701
Jani Nikula0b998362014-03-14 16:51:17 +0200702 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
703 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700704
Jani Nikula0b998362014-03-14 16:51:17 +0200705 ret = drm_dp_aux_register_i2c_bus(&intel_dp->aux);
706 if (ret < 0) {
707 DRM_ERROR("drm_dp_aux_register_i2c_bus() for %s failed (%d)\n",
708 name, ret);
709 return;
Dave Airlieab2c0672009-12-04 10:55:24 +1000710 }
David Flynn8316f332010-12-08 16:10:21 +0000711
Jani Nikula0b998362014-03-14 16:51:17 +0200712 ret = sysfs_create_link(&connector->base.kdev->kobj,
713 &intel_dp->aux.ddc.dev.kobj,
714 intel_dp->aux.ddc.dev.kobj.name);
715 if (ret < 0) {
716 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
717 drm_dp_aux_unregister_i2c_bus(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700718 }
719}
720
Imre Deak80f65de2014-02-11 17:12:49 +0200721static void
722intel_dp_connector_unregister(struct intel_connector *intel_connector)
723{
724 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
725
726 sysfs_remove_link(&intel_connector->base.kdev->kobj,
Jani Nikula0b998362014-03-14 16:51:17 +0200727 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +0200728 intel_connector_unregister(intel_connector);
729}
730
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200731static void
732intel_dp_set_clock(struct intel_encoder *encoder,
733 struct intel_crtc_config *pipe_config, int link_bw)
734{
735 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800736 const struct dp_link_dpll *divisor = NULL;
737 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200738
739 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800740 divisor = gen4_dpll;
741 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200742 } else if (IS_HASWELL(dev)) {
743 /* Haswell has special-purpose DP DDI clocks. */
744 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800745 divisor = pch_dpll;
746 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300747 } else if (IS_CHERRYVIEW(dev)) {
748 divisor = chv_dpll;
749 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200750 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800751 divisor = vlv_dpll;
752 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200753 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800754
755 if (divisor && count) {
756 for (i = 0; i < count; i++) {
757 if (link_bw == divisor[i].link_bw) {
758 pipe_config->dpll = divisor[i].dpll;
759 pipe_config->clock_set = true;
760 break;
761 }
762 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200763 }
764}
765
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530766static void
767intel_dp_set_m2_n2(struct intel_crtc *crtc, struct intel_link_m_n *m_n)
768{
769 struct drm_device *dev = crtc->base.dev;
770 struct drm_i915_private *dev_priv = dev->dev_private;
771 enum transcoder transcoder = crtc->config.cpu_transcoder;
772
773 I915_WRITE(PIPE_DATA_M2(transcoder),
774 TU_SIZE(m_n->tu) | m_n->gmch_m);
775 I915_WRITE(PIPE_DATA_N2(transcoder), m_n->gmch_n);
776 I915_WRITE(PIPE_LINK_M2(transcoder), m_n->link_m);
777 I915_WRITE(PIPE_LINK_N2(transcoder), m_n->link_n);
778}
779
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200780bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100781intel_dp_compute_config(struct intel_encoder *encoder,
782 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700783{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100784 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +0100785 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100786 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100787 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300788 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700789 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +0300790 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700791 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200792 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Todd Previte06ea66b2014-01-20 10:19:39 -0700793 /* Conveniently, the link BW constants become indices with a shift...*/
794 int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
Daniel Vetter083f9562012-04-20 20:23:49 +0200795 int bpp, mode_rate;
Todd Previte06ea66b2014-01-20 10:19:39 -0700796 static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
Daniel Vetterff9a6752013-06-01 17:16:21 +0200797 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700798
Imre Deakbc7d38a2013-05-16 14:40:36 +0300799 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100800 pipe_config->has_pch_encoder = true;
801
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200802 pipe_config->has_dp_encoder = true;
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200803 pipe_config->has_audio = intel_dp->has_audio;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700804
Jani Nikuladd06f902012-10-19 14:51:50 +0300805 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
806 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
807 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -0700808 if (!HAS_PCH_SPLIT(dev))
809 intel_gmch_panel_fitting(intel_crtc, pipe_config,
810 intel_connector->panel.fitting_mode);
811 else
Jesse Barnesb074cec2013-04-25 12:55:02 -0700812 intel_pch_panel_fitting(intel_crtc, pipe_config,
813 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100814 }
815
Daniel Vettercb1793c2012-06-04 18:39:21 +0200816 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200817 return false;
818
Daniel Vetter083f9562012-04-20 20:23:49 +0200819 DRM_DEBUG_KMS("DP link computation with max lane count %i "
820 "max bw %02x pixel clock %iKHz\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +0100821 max_lane_count, bws[max_clock],
822 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200823
Daniel Vetter36008362013-03-27 00:44:59 +0100824 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
825 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +0200826 bpp = pipe_config->pipe_bpp;
Jani Nikula6da7f102013-10-16 17:06:17 +0300827 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
828 dev_priv->vbt.edp_bpp < bpp) {
Imre Deak79842112013-07-18 17:44:13 +0300829 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
830 dev_priv->vbt.edp_bpp);
Jani Nikula6da7f102013-10-16 17:06:17 +0300831 bpp = dev_priv->vbt.edp_bpp;
Imre Deak79842112013-07-18 17:44:13 +0300832 }
Daniel Vetter657445f2013-05-04 10:09:18 +0200833
Daniel Vetter36008362013-03-27 00:44:59 +0100834 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +0100835 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
836 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200837
Daniel Vetter38aecea2014-03-03 11:18:10 +0100838 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
839 for (clock = 0; clock <= max_clock; clock++) {
Daniel Vetter36008362013-03-27 00:44:59 +0100840 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
841 link_avail = intel_dp_max_data_rate(link_clock,
842 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200843
Daniel Vetter36008362013-03-27 00:44:59 +0100844 if (mode_rate <= link_avail) {
845 goto found;
846 }
847 }
848 }
849 }
850
851 return false;
852
853found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200854 if (intel_dp->color_range_auto) {
855 /*
856 * See:
857 * CEA-861-E - 5.1 Default Encoding Parameters
858 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
859 */
Thierry Reding18316c82012-12-20 15:41:44 +0100860 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200861 intel_dp->color_range = DP_COLOR_RANGE_16_235;
862 else
863 intel_dp->color_range = 0;
864 }
865
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200866 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100867 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200868
Daniel Vetter36008362013-03-27 00:44:59 +0100869 intel_dp->link_bw = bws[clock];
870 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +0200871 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200872 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +0200873
Daniel Vetter36008362013-03-27 00:44:59 +0100874 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
875 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +0200876 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +0100877 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
878 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700879
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200880 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +0100881 adjusted_mode->crtc_clock,
882 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200883 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700884
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530885 if (intel_connector->panel.downclock_mode != NULL &&
886 intel_dp->drrs_state.type == SEAMLESS_DRRS_SUPPORT) {
887 intel_link_compute_m_n(bpp, lane_count,
888 intel_connector->panel.downclock_mode->clock,
889 pipe_config->port_clock,
890 &pipe_config->dp_m2_n2);
891 }
892
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200893 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
894
Daniel Vetter36008362013-03-27 00:44:59 +0100895 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700896}
897
Daniel Vetter7c62a162013-06-01 17:16:20 +0200898static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +0100899{
Daniel Vetter7c62a162013-06-01 17:16:20 +0200900 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
901 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
902 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100903 struct drm_i915_private *dev_priv = dev->dev_private;
904 u32 dpa_ctl;
905
Daniel Vetterff9a6752013-06-01 17:16:21 +0200906 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +0100907 dpa_ctl = I915_READ(DP_A);
908 dpa_ctl &= ~DP_PLL_FREQ_MASK;
909
Daniel Vetterff9a6752013-06-01 17:16:21 +0200910 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100911 /* For a long time we've carried around a ILK-DevA w/a for the
912 * 160MHz clock. If we're really unlucky, it's still required.
913 */
914 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100915 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200916 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100917 } else {
918 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200919 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100920 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100921
Daniel Vetterea9b6002012-11-29 15:59:31 +0100922 I915_WRITE(DP_A, dpa_ctl);
923
924 POSTING_READ(DP_A);
925 udelay(500);
926}
927
Daniel Vetterb934223d2013-07-21 21:37:05 +0200928static void intel_dp_mode_set(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700929{
Daniel Vetterb934223d2013-07-21 21:37:05 +0200930 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -0700931 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200932 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300933 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200934 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
935 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700936
Keith Packard417e8222011-11-01 19:54:11 -0700937 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800938 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700939 *
940 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800941 * SNB CPU
942 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700943 * CPT PCH
944 *
945 * IBX PCH and CPU are the same for almost everything,
946 * except that the CPU DP PLL is configured in this
947 * register
948 *
949 * CPT PCH is quite different, having many bits moved
950 * to the TRANS_DP_CTL register instead. That
951 * configuration happens (oddly) in ironlake_pch_enable
952 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400953
Keith Packard417e8222011-11-01 19:54:11 -0700954 /* Preserve the BIOS-computed detected bit. This is
955 * supposed to be read-only.
956 */
957 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700958
Keith Packard417e8222011-11-01 19:54:11 -0700959 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700960 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +0200961 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700962
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200963 if (crtc->config.has_audio) {
Wu Fengguange0dac652011-09-05 14:25:34 +0800964 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Daniel Vetter7c62a162013-06-01 17:16:20 +0200965 pipe_name(crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100966 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200967 intel_write_eld(&encoder->base, adjusted_mode);
Wu Fengguange0dac652011-09-05 14:25:34 +0800968 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300969
Keith Packard417e8222011-11-01 19:54:11 -0700970 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800971
Imre Deakbc7d38a2013-05-16 14:40:36 +0300972 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800973 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
974 intel_dp->DP |= DP_SYNC_HS_HIGH;
975 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
976 intel_dp->DP |= DP_SYNC_VS_HIGH;
977 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
978
Jani Nikula6aba5b62013-10-04 15:08:10 +0300979 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -0800980 intel_dp->DP |= DP_ENHANCED_FRAMING;
981
Daniel Vetter7c62a162013-06-01 17:16:20 +0200982 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +0300983 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -0700984 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200985 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -0700986
987 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
988 intel_dp->DP |= DP_SYNC_HS_HIGH;
989 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
990 intel_dp->DP |= DP_SYNC_VS_HIGH;
991 intel_dp->DP |= DP_LINK_TRAIN_OFF;
992
Jani Nikula6aba5b62013-10-04 15:08:10 +0300993 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -0700994 intel_dp->DP |= DP_ENHANCED_FRAMING;
995
Chon Ming Lee44f37d12014-04-09 13:28:21 +0300996 if (!IS_CHERRYVIEW(dev)) {
997 if (crtc->pipe == 1)
998 intel_dp->DP |= DP_PIPEB_SELECT;
999 } else {
1000 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1001 }
Keith Packard417e8222011-11-01 19:54:11 -07001002 } else {
1003 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001004 }
Daniel Vetterea9b6002012-11-29 15:59:31 +01001005
Imre Deakbc7d38a2013-05-16 14:40:36 +03001006 if (port == PORT_A && !IS_VALLEYVIEW(dev))
Daniel Vetter7c62a162013-06-01 17:16:20 +02001007 ironlake_set_pll_cpu_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001008}
1009
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001010#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1011#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001012
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001013#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1014#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001015
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001016#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1017#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001018
Daniel Vetter4be73782014-01-17 14:39:48 +01001019static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001020 u32 mask,
1021 u32 value)
1022{
Paulo Zanoni30add222012-10-26 19:05:45 -02001023 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001024 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001025 u32 pp_stat_reg, pp_ctrl_reg;
1026
Jani Nikulabf13e812013-09-06 07:40:05 +03001027 pp_stat_reg = _pp_stat_reg(intel_dp);
1028 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001029
1030 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001031 mask, value,
1032 I915_READ(pp_stat_reg),
1033 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001034
Jesse Barnes453c5422013-03-28 09:55:41 -07001035 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001036 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001037 I915_READ(pp_stat_reg),
1038 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001039 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001040
1041 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001042}
1043
Daniel Vetter4be73782014-01-17 14:39:48 +01001044static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001045{
1046 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001047 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001048}
1049
Daniel Vetter4be73782014-01-17 14:39:48 +01001050static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001051{
Keith Packardbd943152011-09-18 23:09:52 -07001052 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001053 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001054}
Keith Packardbd943152011-09-18 23:09:52 -07001055
Daniel Vetter4be73782014-01-17 14:39:48 +01001056static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001057{
1058 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001059
1060 /* When we disable the VDD override bit last we have to do the manual
1061 * wait. */
1062 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1063 intel_dp->panel_power_cycle_delay);
1064
Daniel Vetter4be73782014-01-17 14:39:48 +01001065 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001066}
Keith Packardbd943152011-09-18 23:09:52 -07001067
Daniel Vetter4be73782014-01-17 14:39:48 +01001068static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001069{
1070 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1071 intel_dp->backlight_on_delay);
1072}
1073
Daniel Vetter4be73782014-01-17 14:39:48 +01001074static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001075{
1076 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1077 intel_dp->backlight_off_delay);
1078}
Keith Packard99ea7122011-11-01 19:57:50 -07001079
Keith Packard832dd3c2011-11-01 19:34:06 -07001080/* Read the current pp_control value, unlocking the register if it
1081 * is locked
1082 */
1083
Jesse Barnes453c5422013-03-28 09:55:41 -07001084static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001085{
Jesse Barnes453c5422013-03-28 09:55:41 -07001086 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1087 struct drm_i915_private *dev_priv = dev->dev_private;
1088 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001089
Jani Nikulabf13e812013-09-06 07:40:05 +03001090 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001091 control &= ~PANEL_UNLOCK_MASK;
1092 control |= PANEL_UNLOCK_REGS;
1093 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001094}
1095
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001096static bool _edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001097{
Paulo Zanoni30add222012-10-26 19:05:45 -02001098 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001099 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1100 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001101 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001102 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001103 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001104 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001105 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001106
Keith Packard97af61f572011-09-28 16:23:51 -07001107 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001108 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001109
1110 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001111
Daniel Vetter4be73782014-01-17 14:39:48 +01001112 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001113 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001114
Imre Deak4e6e1a52014-03-27 17:45:11 +02001115 power_domain = intel_display_port_power_domain(intel_encoder);
1116 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001117
Paulo Zanonib0665d52013-10-30 19:50:27 -02001118 DRM_DEBUG_KMS("Turning eDP VDD on\n");
Keith Packardbd943152011-09-18 23:09:52 -07001119
Daniel Vetter4be73782014-01-17 14:39:48 +01001120 if (!edp_have_panel_power(intel_dp))
1121 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001122
Jesse Barnes453c5422013-03-28 09:55:41 -07001123 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001124 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001125
Jani Nikulabf13e812013-09-06 07:40:05 +03001126 pp_stat_reg = _pp_stat_reg(intel_dp);
1127 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001128
1129 I915_WRITE(pp_ctrl_reg, pp);
1130 POSTING_READ(pp_ctrl_reg);
1131 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1132 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001133 /*
1134 * If the panel wasn't on, delay before accessing aux channel
1135 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001136 if (!edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001137 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001138 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001139 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001140
1141 return need_to_disable;
1142}
1143
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001144void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001145{
1146 if (is_edp(intel_dp)) {
1147 bool vdd = _edp_panel_vdd_on(intel_dp);
1148
1149 WARN(!vdd, "eDP VDD already requested on\n");
1150 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001151}
1152
Daniel Vetter4be73782014-01-17 14:39:48 +01001153static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001154{
Paulo Zanoni30add222012-10-26 19:05:45 -02001155 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001156 struct drm_i915_private *dev_priv = dev->dev_private;
1157 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001158 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001159
Daniel Vettera0e99e62012-12-02 01:05:46 +01001160 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1161
Daniel Vetter4be73782014-01-17 14:39:48 +01001162 if (!intel_dp->want_panel_vdd && edp_have_panel_vdd(intel_dp)) {
Imre Deak4e6e1a52014-03-27 17:45:11 +02001163 struct intel_digital_port *intel_dig_port =
1164 dp_to_dig_port(intel_dp);
1165 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1166 enum intel_display_power_domain power_domain;
1167
Paulo Zanonib0665d52013-10-30 19:50:27 -02001168 DRM_DEBUG_KMS("Turning eDP VDD off\n");
1169
Jesse Barnes453c5422013-03-28 09:55:41 -07001170 pp = ironlake_get_pp_control(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001171 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001172
Paulo Zanoni9f08ef52013-10-31 12:44:21 -02001173 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1174 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001175
1176 I915_WRITE(pp_ctrl_reg, pp);
1177 POSTING_READ(pp_ctrl_reg);
Jesse Barnes5d613502011-01-24 17:10:54 -08001178
Keith Packardbd943152011-09-18 23:09:52 -07001179 /* Make sure sequencer is idle before allowing subsequent activity */
Jesse Barnes453c5422013-03-28 09:55:41 -07001180 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1181 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanoni90791a52013-12-06 17:32:42 -02001182
1183 if ((pp & POWER_TARGET_ON) == 0)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001184 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001185
Imre Deak4e6e1a52014-03-27 17:45:11 +02001186 power_domain = intel_display_port_power_domain(intel_encoder);
1187 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001188 }
1189}
1190
Daniel Vetter4be73782014-01-17 14:39:48 +01001191static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001192{
1193 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1194 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001195 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001196
Keith Packard627f7672011-10-31 11:30:10 -07001197 mutex_lock(&dev->mode_config.mutex);
Daniel Vetter4be73782014-01-17 14:39:48 +01001198 edp_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001199 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001200}
1201
Daniel Vetter4be73782014-01-17 14:39:48 +01001202static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001203{
Keith Packard97af61f572011-09-28 16:23:51 -07001204 if (!is_edp(intel_dp))
1205 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001206
Keith Packardbd943152011-09-18 23:09:52 -07001207 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001208
Keith Packardbd943152011-09-18 23:09:52 -07001209 intel_dp->want_panel_vdd = false;
1210
1211 if (sync) {
Daniel Vetter4be73782014-01-17 14:39:48 +01001212 edp_panel_vdd_off_sync(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001213 } else {
1214 /*
1215 * Queue the timer to fire a long
1216 * time from now (relative to the power down delay)
1217 * to keep the panel power up across a sequence of operations
1218 */
1219 schedule_delayed_work(&intel_dp->panel_vdd_work,
1220 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1221 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001222}
1223
Daniel Vetter4be73782014-01-17 14:39:48 +01001224void intel_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001225{
Paulo Zanoni30add222012-10-26 19:05:45 -02001226 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001227 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001228 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001229 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001230
Keith Packard97af61f572011-09-28 16:23:51 -07001231 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001232 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001233
1234 DRM_DEBUG_KMS("Turn eDP power on\n");
1235
Daniel Vetter4be73782014-01-17 14:39:48 +01001236 if (edp_have_panel_power(intel_dp)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001237 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001238 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001239 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001240
Daniel Vetter4be73782014-01-17 14:39:48 +01001241 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001242
Jani Nikulabf13e812013-09-06 07:40:05 +03001243 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001244 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001245 if (IS_GEN5(dev)) {
1246 /* ILK workaround: disable reset around power sequence */
1247 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001248 I915_WRITE(pp_ctrl_reg, pp);
1249 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001250 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001251
Keith Packard1c0ae802011-09-19 13:59:29 -07001252 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001253 if (!IS_GEN5(dev))
1254 pp |= PANEL_POWER_RESET;
1255
Jesse Barnes453c5422013-03-28 09:55:41 -07001256 I915_WRITE(pp_ctrl_reg, pp);
1257 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001258
Daniel Vetter4be73782014-01-17 14:39:48 +01001259 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001260 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001261
Keith Packard05ce1a42011-09-29 16:33:01 -07001262 if (IS_GEN5(dev)) {
1263 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001264 I915_WRITE(pp_ctrl_reg, pp);
1265 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001266 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001267}
1268
Daniel Vetter4be73782014-01-17 14:39:48 +01001269void intel_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001270{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001271 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1272 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001273 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001274 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001275 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001276 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001277 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001278
Keith Packard97af61f572011-09-28 16:23:51 -07001279 if (!is_edp(intel_dp))
1280 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001281
Keith Packard99ea7122011-11-01 19:57:50 -07001282 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001283
Daniel Vetter4be73782014-01-17 14:39:48 +01001284 edp_wait_backlight_off(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001285
Jani Nikula24f3e092014-03-17 16:43:36 +02001286 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
1287
Jesse Barnes453c5422013-03-28 09:55:41 -07001288 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001289 /* We need to switch off panel power _and_ force vdd, for otherwise some
1290 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001291 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1292 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001293
Jani Nikulabf13e812013-09-06 07:40:05 +03001294 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001295
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001296 intel_dp->want_panel_vdd = false;
1297
Jesse Barnes453c5422013-03-28 09:55:41 -07001298 I915_WRITE(pp_ctrl_reg, pp);
1299 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001300
Paulo Zanonidce56b32013-12-19 14:29:40 -02001301 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001302 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001303
1304 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001305 power_domain = intel_display_port_power_domain(intel_encoder);
1306 intel_display_power_put(dev_priv, power_domain);
Jesse Barnes9934c132010-07-22 13:18:19 -07001307}
1308
Daniel Vetter4be73782014-01-17 14:39:48 +01001309void intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001310{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001311 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1312 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001313 struct drm_i915_private *dev_priv = dev->dev_private;
1314 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001315 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001316
Keith Packardf01eca22011-09-28 16:48:10 -07001317 if (!is_edp(intel_dp))
1318 return;
1319
Zhao Yakui28c97732009-10-09 11:39:41 +08001320 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001321 /*
1322 * If we enable the backlight right away following a panel power
1323 * on, we may see slight flicker as the panel syncs with the eDP
1324 * link. So delay a bit to make sure the image is solid before
1325 * allowing it to appear.
1326 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001327 wait_backlight_on(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001328 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001329 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001330
Jani Nikulabf13e812013-09-06 07:40:05 +03001331 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001332
1333 I915_WRITE(pp_ctrl_reg, pp);
1334 POSTING_READ(pp_ctrl_reg);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001335
Jesse Barnes752aa882013-10-31 18:55:49 +02001336 intel_panel_enable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001337}
1338
Daniel Vetter4be73782014-01-17 14:39:48 +01001339void intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001340{
Paulo Zanoni30add222012-10-26 19:05:45 -02001341 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001342 struct drm_i915_private *dev_priv = dev->dev_private;
1343 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001344 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001345
Keith Packardf01eca22011-09-28 16:48:10 -07001346 if (!is_edp(intel_dp))
1347 return;
1348
Jesse Barnes752aa882013-10-31 18:55:49 +02001349 intel_panel_disable_backlight(intel_dp->attached_connector);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001350
Zhao Yakui28c97732009-10-09 11:39:41 +08001351 DRM_DEBUG_KMS("\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001352 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001353 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001354
Jani Nikulabf13e812013-09-06 07:40:05 +03001355 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001356
1357 I915_WRITE(pp_ctrl_reg, pp);
1358 POSTING_READ(pp_ctrl_reg);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001359 intel_dp->last_backlight_off = jiffies;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001360}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001361
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001362static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001363{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001364 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1365 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1366 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001367 struct drm_i915_private *dev_priv = dev->dev_private;
1368 u32 dpa_ctl;
1369
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001370 assert_pipe_disabled(dev_priv,
1371 to_intel_crtc(crtc)->pipe);
1372
Jesse Barnesd240f202010-08-13 15:43:26 -07001373 DRM_DEBUG_KMS("\n");
1374 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001375 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1376 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1377
1378 /* We don't adjust intel_dp->DP while tearing down the link, to
1379 * facilitate link retraining (e.g. after hotplug). Hence clear all
1380 * enable bits here to ensure that we don't enable too much. */
1381 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1382 intel_dp->DP |= DP_PLL_ENABLE;
1383 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001384 POSTING_READ(DP_A);
1385 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001386}
1387
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001388static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001389{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001390 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1391 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1392 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001393 struct drm_i915_private *dev_priv = dev->dev_private;
1394 u32 dpa_ctl;
1395
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001396 assert_pipe_disabled(dev_priv,
1397 to_intel_crtc(crtc)->pipe);
1398
Jesse Barnesd240f202010-08-13 15:43:26 -07001399 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001400 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1401 "dp pll off, should be on\n");
1402 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1403
1404 /* We can't rely on the value tracked for the DP register in
1405 * intel_dp->DP because link_down must not change that (otherwise link
1406 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001407 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001408 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001409 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001410 udelay(200);
1411}
1412
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001413/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001414void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001415{
1416 int ret, i;
1417
1418 /* Should have a valid DPCD by this point */
1419 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1420 return;
1421
1422 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001423 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1424 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001425 if (ret != 1)
1426 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1427 } else {
1428 /*
1429 * When turning on, we need to retry for 1ms to give the sink
1430 * time to wake up.
1431 */
1432 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001433 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1434 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001435 if (ret == 1)
1436 break;
1437 msleep(1);
1438 }
1439 }
1440}
1441
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001442static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1443 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001444{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001445 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001446 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001447 struct drm_device *dev = encoder->base.dev;
1448 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02001449 enum intel_display_power_domain power_domain;
1450 u32 tmp;
1451
1452 power_domain = intel_display_port_power_domain(encoder);
1453 if (!intel_display_power_enabled(dev_priv, power_domain))
1454 return false;
1455
1456 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001457
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001458 if (!(tmp & DP_PORT_EN))
1459 return false;
1460
Imre Deakbc7d38a2013-05-16 14:40:36 +03001461 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001462 *pipe = PORT_TO_PIPE_CPT(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001463 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001464 *pipe = PORT_TO_PIPE(tmp);
1465 } else {
1466 u32 trans_sel;
1467 u32 trans_dp;
1468 int i;
1469
1470 switch (intel_dp->output_reg) {
1471 case PCH_DP_B:
1472 trans_sel = TRANS_DP_PORT_SEL_B;
1473 break;
1474 case PCH_DP_C:
1475 trans_sel = TRANS_DP_PORT_SEL_C;
1476 break;
1477 case PCH_DP_D:
1478 trans_sel = TRANS_DP_PORT_SEL_D;
1479 break;
1480 default:
1481 return true;
1482 }
1483
1484 for_each_pipe(i) {
1485 trans_dp = I915_READ(TRANS_DP_CTL(i));
1486 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1487 *pipe = i;
1488 return true;
1489 }
1490 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001491
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001492 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1493 intel_dp->output_reg);
1494 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001495
1496 return true;
1497}
1498
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001499static void intel_dp_get_config(struct intel_encoder *encoder,
1500 struct intel_crtc_config *pipe_config)
1501{
1502 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001503 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08001504 struct drm_device *dev = encoder->base.dev;
1505 struct drm_i915_private *dev_priv = dev->dev_private;
1506 enum port port = dp_to_dig_port(intel_dp)->port;
1507 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03001508 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001509
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001510 tmp = I915_READ(intel_dp->output_reg);
1511 if (tmp & DP_AUDIO_OUTPUT_ENABLE)
1512 pipe_config->has_audio = true;
1513
Xiong Zhang63000ef2013-06-28 12:59:06 +08001514 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08001515 if (tmp & DP_SYNC_HS_HIGH)
1516 flags |= DRM_MODE_FLAG_PHSYNC;
1517 else
1518 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001519
Xiong Zhang63000ef2013-06-28 12:59:06 +08001520 if (tmp & DP_SYNC_VS_HIGH)
1521 flags |= DRM_MODE_FLAG_PVSYNC;
1522 else
1523 flags |= DRM_MODE_FLAG_NVSYNC;
1524 } else {
1525 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1526 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
1527 flags |= DRM_MODE_FLAG_PHSYNC;
1528 else
1529 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001530
Xiong Zhang63000ef2013-06-28 12:59:06 +08001531 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
1532 flags |= DRM_MODE_FLAG_PVSYNC;
1533 else
1534 flags |= DRM_MODE_FLAG_NVSYNC;
1535 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001536
1537 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001538
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001539 pipe_config->has_dp_encoder = true;
1540
1541 intel_dp_get_m_n(crtc, pipe_config);
1542
Ville Syrjälä18442d02013-09-13 16:00:08 +03001543 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001544 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
1545 pipe_config->port_clock = 162000;
1546 else
1547 pipe_config->port_clock = 270000;
1548 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03001549
1550 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1551 &pipe_config->dp_m_n);
1552
1553 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
1554 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1555
Damien Lespiau241bfc32013-09-25 16:45:37 +01001556 pipe_config->adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01001557
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03001558 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
1559 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
1560 /*
1561 * This is a big fat ugly hack.
1562 *
1563 * Some machines in UEFI boot mode provide us a VBT that has 18
1564 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
1565 * unknown we fail to light up. Yet the same BIOS boots up with
1566 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
1567 * max, not what it tells us to use.
1568 *
1569 * Note: This will still be broken if the eDP panel is not lit
1570 * up by the BIOS, and thus we can't get the mode at module
1571 * load.
1572 */
1573 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
1574 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
1575 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
1576 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001577}
1578
Rodrigo Vivia031d702013-10-03 16:15:06 -03001579static bool is_edp_psr(struct drm_device *dev)
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001580{
Rodrigo Vivia031d702013-10-03 16:15:06 -03001581 struct drm_i915_private *dev_priv = dev->dev_private;
1582
1583 return dev_priv->psr.sink_support;
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001584}
1585
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001586static bool intel_edp_is_psr_enabled(struct drm_device *dev)
1587{
1588 struct drm_i915_private *dev_priv = dev->dev_private;
1589
Ben Widawsky18b59922013-09-20 09:35:30 -07001590 if (!HAS_PSR(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001591 return false;
1592
Ben Widawsky18b59922013-09-20 09:35:30 -07001593 return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001594}
1595
1596static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
1597 struct edp_vsc_psr *vsc_psr)
1598{
1599 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1600 struct drm_device *dev = dig_port->base.base.dev;
1601 struct drm_i915_private *dev_priv = dev->dev_private;
1602 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1603 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
1604 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
1605 uint32_t *data = (uint32_t *) vsc_psr;
1606 unsigned int i;
1607
1608 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
1609 the video DIP being updated before program video DIP data buffer
1610 registers for DIP being updated. */
1611 I915_WRITE(ctl_reg, 0);
1612 POSTING_READ(ctl_reg);
1613
1614 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
1615 if (i < sizeof(struct edp_vsc_psr))
1616 I915_WRITE(data_reg + i, *data++);
1617 else
1618 I915_WRITE(data_reg + i, 0);
1619 }
1620
1621 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
1622 POSTING_READ(ctl_reg);
1623}
1624
1625static void intel_edp_psr_setup(struct intel_dp *intel_dp)
1626{
1627 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1628 struct drm_i915_private *dev_priv = dev->dev_private;
1629 struct edp_vsc_psr psr_vsc;
1630
1631 if (intel_dp->psr_setup_done)
1632 return;
1633
1634 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
1635 memset(&psr_vsc, 0, sizeof(psr_vsc));
1636 psr_vsc.sdp_header.HB0 = 0;
1637 psr_vsc.sdp_header.HB1 = 0x7;
1638 psr_vsc.sdp_header.HB2 = 0x2;
1639 psr_vsc.sdp_header.HB3 = 0x8;
1640 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
1641
1642 /* Avoid continuous PSR exit by masking memup and hpd */
Ben Widawsky18b59922013-09-20 09:35:30 -07001643 I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
Rodrigo Vivi0cc4b692013-10-03 13:31:26 -03001644 EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001645
1646 intel_dp->psr_setup_done = true;
1647}
1648
1649static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
1650{
1651 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1652 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001653 uint32_t aux_clock_divider;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001654 int precharge = 0x3;
1655 int msg_size = 5; /* Header(4) + Message(1) */
1656
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001657 aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
1658
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001659 /* Enable PSR in sink */
1660 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT)
Jani Nikula9d1a1032014-03-14 16:51:15 +02001661 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
1662 DP_PSR_ENABLE & ~DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001663 else
Jani Nikula9d1a1032014-03-14 16:51:15 +02001664 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
1665 DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001666
1667 /* Setup AUX registers */
Ben Widawsky18b59922013-09-20 09:35:30 -07001668 I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
1669 I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
1670 I915_WRITE(EDP_PSR_AUX_CTL(dev),
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001671 DP_AUX_CH_CTL_TIME_OUT_400us |
1672 (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1673 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1674 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
1675}
1676
1677static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
1678{
1679 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1680 struct drm_i915_private *dev_priv = dev->dev_private;
1681 uint32_t max_sleep_time = 0x1f;
1682 uint32_t idle_frames = 1;
1683 uint32_t val = 0x0;
Ben Widawskyed8546a2013-11-04 22:45:05 -08001684 const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001685
1686 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT) {
1687 val |= EDP_PSR_LINK_STANDBY;
1688 val |= EDP_PSR_TP2_TP3_TIME_0us;
1689 val |= EDP_PSR_TP1_TIME_0us;
1690 val |= EDP_PSR_SKIP_AUX_EXIT;
1691 } else
1692 val |= EDP_PSR_LINK_DISABLE;
1693
Ben Widawsky18b59922013-09-20 09:35:30 -07001694 I915_WRITE(EDP_PSR_CTL(dev), val |
Ben Widawsky24bd9bf2014-03-04 22:38:10 -08001695 (IS_BROADWELL(dev) ? 0 : link_entry_time) |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001696 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
1697 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
1698 EDP_PSR_ENABLE);
1699}
1700
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001701static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
1702{
1703 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1704 struct drm_device *dev = dig_port->base.base.dev;
1705 struct drm_i915_private *dev_priv = dev->dev_private;
1706 struct drm_crtc *crtc = dig_port->base.base.crtc;
1707 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperf4510a22014-04-01 15:22:40 -07001708 struct drm_i915_gem_object *obj = to_intel_framebuffer(crtc->primary->fb)->obj;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001709 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
1710
Rodrigo Vivia031d702013-10-03 16:15:06 -03001711 dev_priv->psr.source_ok = false;
1712
Ben Widawsky18b59922013-09-20 09:35:30 -07001713 if (!HAS_PSR(dev)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001714 DRM_DEBUG_KMS("PSR not supported on this platform\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001715 return false;
1716 }
1717
1718 if ((intel_encoder->type != INTEL_OUTPUT_EDP) ||
1719 (dig_port->port != PORT_A)) {
1720 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001721 return false;
1722 }
1723
Jani Nikulad330a952014-01-21 11:24:25 +02001724 if (!i915.enable_psr) {
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001725 DRM_DEBUG_KMS("PSR disable by flag\n");
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001726 return false;
1727 }
1728
Chris Wilsoncd234b02013-08-02 20:39:49 +01001729 crtc = dig_port->base.base.crtc;
1730 if (crtc == NULL) {
1731 DRM_DEBUG_KMS("crtc not active for PSR\n");
Chris Wilsoncd234b02013-08-02 20:39:49 +01001732 return false;
1733 }
1734
1735 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001736 if (!intel_crtc_active(crtc)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001737 DRM_DEBUG_KMS("crtc not active for PSR\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001738 return false;
1739 }
1740
Matt Roperf4510a22014-04-01 15:22:40 -07001741 obj = to_intel_framebuffer(crtc->primary->fb)->obj;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001742 if (obj->tiling_mode != I915_TILING_X ||
1743 obj->fence_reg == I915_FENCE_REG_NONE) {
1744 DRM_DEBUG_KMS("PSR condition failed: fb not tiled or fenced\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001745 return false;
1746 }
1747
1748 if (I915_READ(SPRCTL(intel_crtc->pipe)) & SPRITE_ENABLE) {
1749 DRM_DEBUG_KMS("PSR condition failed: Sprite is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001750 return false;
1751 }
1752
1753 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
1754 S3D_ENABLE) {
1755 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001756 return false;
1757 }
1758
Ville Syrjäläca73b4f2013-09-04 18:25:24 +03001759 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001760 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001761 return false;
1762 }
1763
Rodrigo Vivia031d702013-10-03 16:15:06 -03001764 dev_priv->psr.source_ok = true;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001765 return true;
1766}
1767
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001768static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001769{
1770 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1771
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001772 if (!intel_edp_psr_match_conditions(intel_dp) ||
1773 intel_edp_is_psr_enabled(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001774 return;
1775
1776 /* Setup PSR once */
1777 intel_edp_psr_setup(intel_dp);
1778
1779 /* Enable PSR on the panel */
1780 intel_edp_psr_enable_sink(intel_dp);
1781
1782 /* Enable PSR on the host */
1783 intel_edp_psr_enable_source(intel_dp);
1784}
1785
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001786void intel_edp_psr_enable(struct intel_dp *intel_dp)
1787{
1788 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1789
1790 if (intel_edp_psr_match_conditions(intel_dp) &&
1791 !intel_edp_is_psr_enabled(dev))
1792 intel_edp_psr_do_enable(intel_dp);
1793}
1794
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001795void intel_edp_psr_disable(struct intel_dp *intel_dp)
1796{
1797 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1798 struct drm_i915_private *dev_priv = dev->dev_private;
1799
1800 if (!intel_edp_is_psr_enabled(dev))
1801 return;
1802
Ben Widawsky18b59922013-09-20 09:35:30 -07001803 I915_WRITE(EDP_PSR_CTL(dev),
1804 I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001805
1806 /* Wait till PSR is idle */
Ben Widawsky18b59922013-09-20 09:35:30 -07001807 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001808 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
1809 DRM_ERROR("Timed out waiting for PSR Idle State\n");
1810}
1811
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001812void intel_edp_psr_update(struct drm_device *dev)
1813{
1814 struct intel_encoder *encoder;
1815 struct intel_dp *intel_dp = NULL;
1816
1817 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head)
1818 if (encoder->type == INTEL_OUTPUT_EDP) {
1819 intel_dp = enc_to_intel_dp(&encoder->base);
1820
Rodrigo Vivia031d702013-10-03 16:15:06 -03001821 if (!is_edp_psr(dev))
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001822 return;
1823
1824 if (!intel_edp_psr_match_conditions(intel_dp))
1825 intel_edp_psr_disable(intel_dp);
1826 else
1827 if (!intel_edp_is_psr_enabled(dev))
1828 intel_edp_psr_do_enable(intel_dp);
1829 }
1830}
1831
Daniel Vettere8cb4552012-07-01 13:05:48 +02001832static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001833{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001834 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001835 enum port port = dp_to_dig_port(intel_dp)->port;
1836 struct drm_device *dev = encoder->base.dev;
Daniel Vetter6cb49832012-05-20 17:14:50 +02001837
1838 /* Make sure the panel is off before trying to change the mode. But also
1839 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02001840 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001841 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02001842 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01001843 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001844
1845 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
Imre Deak982a3862013-05-23 19:39:40 +03001846 if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
Daniel Vetter37398502012-09-06 22:15:44 +02001847 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001848}
1849
Ville Syrjälä49277c32014-03-31 18:21:26 +03001850static void g4x_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001851{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001852 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001853 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001854
Ville Syrjälä49277c32014-03-31 18:21:26 +03001855 if (port != PORT_A)
1856 return;
1857
1858 intel_dp_link_down(intel_dp);
1859 ironlake_edp_pll_off(intel_dp);
1860}
1861
1862static void vlv_post_disable_dp(struct intel_encoder *encoder)
1863{
1864 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1865
1866 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001867}
1868
Daniel Vettere8cb4552012-07-01 13:05:48 +02001869static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001870{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001871 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1872 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001873 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001874 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001875
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001876 if (WARN_ON(dp_reg & DP_PORT_EN))
1877 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001878
Jani Nikula24f3e092014-03-17 16:43:36 +02001879 intel_edp_panel_vdd_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001880 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1881 intel_dp_start_link_train(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001882 intel_edp_panel_on(intel_dp);
1883 edp_panel_vdd_off(intel_dp, true);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001884 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03001885 intel_dp_stop_link_train(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001886}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001887
Jani Nikulaecff4f32013-09-06 07:38:29 +03001888static void g4x_enable_dp(struct intel_encoder *encoder)
1889{
Jani Nikula828f5c62013-09-05 16:44:45 +03001890 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1891
Jani Nikulaecff4f32013-09-06 07:38:29 +03001892 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01001893 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001894}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001895
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001896static void vlv_enable_dp(struct intel_encoder *encoder)
1897{
Jani Nikula828f5c62013-09-05 16:44:45 +03001898 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1899
Daniel Vetter4be73782014-01-17 14:39:48 +01001900 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001901}
1902
Jani Nikulaecff4f32013-09-06 07:38:29 +03001903static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001904{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001905 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001906 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001907
1908 if (dport->port == PORT_A)
1909 ironlake_edp_pll_on(intel_dp);
1910}
1911
1912static void vlv_pre_enable_dp(struct intel_encoder *encoder)
1913{
1914 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1915 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001916 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001917 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001918 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001919 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001920 int pipe = intel_crtc->pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +03001921 struct edp_power_seq power_seq;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001922 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001923
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001924 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001925
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001926 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001927 val = 0;
1928 if (pipe)
1929 val |= (1<<21);
1930 else
1931 val &= ~(1<<21);
1932 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001933 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
1934 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
1935 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001936
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001937 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001938
Imre Deak2cac6132014-01-30 16:50:42 +02001939 if (is_edp(intel_dp)) {
1940 /* init power sequencer on this pipe and port */
1941 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
1942 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
1943 &power_seq);
1944 }
Jani Nikulabf13e812013-09-06 07:40:05 +03001945
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001946 intel_enable_dp(encoder);
1947
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001948 vlv_wait_port_ready(dev_priv, dport);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001949}
1950
Jani Nikulaecff4f32013-09-06 07:38:29 +03001951static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001952{
1953 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1954 struct drm_device *dev = encoder->base.dev;
1955 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001956 struct intel_crtc *intel_crtc =
1957 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001958 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001959 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001960
Jesse Barnes89b667f2013-04-18 14:51:36 -07001961 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01001962 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001963 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001964 DPIO_PCS_TX_LANE2_RESET |
1965 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001966 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001967 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
1968 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
1969 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
1970 DPIO_PCS_CLK_SOFT_RESET);
1971
1972 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001973 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
1974 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
1975 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01001976 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001977}
1978
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001979static void chv_pre_enable_dp(struct intel_encoder *encoder)
1980{
1981 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1982 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
1983 struct drm_device *dev = encoder->base.dev;
1984 struct drm_i915_private *dev_priv = dev->dev_private;
1985 struct edp_power_seq power_seq;
1986 struct intel_crtc *intel_crtc =
1987 to_intel_crtc(encoder->base.crtc);
1988 enum dpio_channel ch = vlv_dport_to_channel(dport);
1989 int pipe = intel_crtc->pipe;
1990 int data, i;
1991
1992 /* Program Tx lane latency optimal setting*/
1993 mutex_lock(&dev_priv->dpio_lock);
1994 for (i = 0; i < 4; i++) {
1995 /* Set the latency optimal bit */
1996 data = (i == 1) ? 0x0 : 0x6;
1997 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
1998 data << DPIO_FRC_LATENCY_SHFIT);
1999
2000 /* Set the upar bit */
2001 data = (i == 1) ? 0x0 : 0x1;
2002 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2003 data << DPIO_UPAR_SHIFT);
2004 }
2005
2006 /* Data lane stagger programming */
2007 /* FIXME: Fix up value only after power analysis */
2008
2009 mutex_unlock(&dev_priv->dpio_lock);
2010
2011 if (is_edp(intel_dp)) {
2012 /* init power sequencer on this pipe and port */
2013 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
2014 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
2015 &power_seq);
2016 }
2017
2018 intel_enable_dp(encoder);
2019
2020 vlv_wait_port_ready(dev_priv, dport);
2021}
2022
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002023/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002024 * Native read with retry for link status and receiver capability reads for
2025 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002026 *
2027 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2028 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002029 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002030static ssize_t
2031intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2032 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002033{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002034 ssize_t ret;
2035 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002036
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002037 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002038 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2039 if (ret == size)
2040 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002041 msleep(1);
2042 }
2043
Jani Nikula9d1a1032014-03-14 16:51:15 +02002044 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002045}
2046
2047/*
2048 * Fetch AUX CH registers 0x202 - 0x207 which contain
2049 * link status information
2050 */
2051static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002052intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002053{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002054 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2055 DP_LANE0_1_STATUS,
2056 link_status,
2057 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002058}
2059
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002060/*
2061 * These are source-specific values; current Intel hardware supports
2062 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
2063 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002064
2065static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002066intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002067{
Paulo Zanoni30add222012-10-26 19:05:45 -02002068 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002069 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002070
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002071 if (IS_VALLEYVIEW(dev) || IS_BROADWELL(dev))
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002072 return DP_TRAIN_VOLTAGE_SWING_1200;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002073 else if (IS_GEN7(dev) && port == PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08002074 return DP_TRAIN_VOLTAGE_SWING_800;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002075 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08002076 return DP_TRAIN_VOLTAGE_SWING_1200;
2077 else
2078 return DP_TRAIN_VOLTAGE_SWING_800;
2079}
2080
2081static uint8_t
2082intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2083{
Paulo Zanoni30add222012-10-26 19:05:45 -02002084 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002085 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002086
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002087 if (IS_BROADWELL(dev)) {
2088 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2089 case DP_TRAIN_VOLTAGE_SWING_400:
2090 case DP_TRAIN_VOLTAGE_SWING_600:
2091 return DP_TRAIN_PRE_EMPHASIS_6;
2092 case DP_TRAIN_VOLTAGE_SWING_800:
2093 return DP_TRAIN_PRE_EMPHASIS_3_5;
2094 case DP_TRAIN_VOLTAGE_SWING_1200:
2095 default:
2096 return DP_TRAIN_PRE_EMPHASIS_0;
2097 }
2098 } else if (IS_HASWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002099 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2100 case DP_TRAIN_VOLTAGE_SWING_400:
2101 return DP_TRAIN_PRE_EMPHASIS_9_5;
2102 case DP_TRAIN_VOLTAGE_SWING_600:
2103 return DP_TRAIN_PRE_EMPHASIS_6;
2104 case DP_TRAIN_VOLTAGE_SWING_800:
2105 return DP_TRAIN_PRE_EMPHASIS_3_5;
2106 case DP_TRAIN_VOLTAGE_SWING_1200:
2107 default:
2108 return DP_TRAIN_PRE_EMPHASIS_0;
2109 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002110 } else if (IS_VALLEYVIEW(dev)) {
2111 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2112 case DP_TRAIN_VOLTAGE_SWING_400:
2113 return DP_TRAIN_PRE_EMPHASIS_9_5;
2114 case DP_TRAIN_VOLTAGE_SWING_600:
2115 return DP_TRAIN_PRE_EMPHASIS_6;
2116 case DP_TRAIN_VOLTAGE_SWING_800:
2117 return DP_TRAIN_PRE_EMPHASIS_3_5;
2118 case DP_TRAIN_VOLTAGE_SWING_1200:
2119 default:
2120 return DP_TRAIN_PRE_EMPHASIS_0;
2121 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002122 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002123 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2124 case DP_TRAIN_VOLTAGE_SWING_400:
2125 return DP_TRAIN_PRE_EMPHASIS_6;
2126 case DP_TRAIN_VOLTAGE_SWING_600:
2127 case DP_TRAIN_VOLTAGE_SWING_800:
2128 return DP_TRAIN_PRE_EMPHASIS_3_5;
2129 default:
2130 return DP_TRAIN_PRE_EMPHASIS_0;
2131 }
2132 } else {
2133 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2134 case DP_TRAIN_VOLTAGE_SWING_400:
2135 return DP_TRAIN_PRE_EMPHASIS_6;
2136 case DP_TRAIN_VOLTAGE_SWING_600:
2137 return DP_TRAIN_PRE_EMPHASIS_6;
2138 case DP_TRAIN_VOLTAGE_SWING_800:
2139 return DP_TRAIN_PRE_EMPHASIS_3_5;
2140 case DP_TRAIN_VOLTAGE_SWING_1200:
2141 default:
2142 return DP_TRAIN_PRE_EMPHASIS_0;
2143 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002144 }
2145}
2146
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002147static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2148{
2149 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2150 struct drm_i915_private *dev_priv = dev->dev_private;
2151 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002152 struct intel_crtc *intel_crtc =
2153 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002154 unsigned long demph_reg_value, preemph_reg_value,
2155 uniqtranscale_reg_value;
2156 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002157 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002158 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002159
2160 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2161 case DP_TRAIN_PRE_EMPHASIS_0:
2162 preemph_reg_value = 0x0004000;
2163 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2164 case DP_TRAIN_VOLTAGE_SWING_400:
2165 demph_reg_value = 0x2B405555;
2166 uniqtranscale_reg_value = 0x552AB83A;
2167 break;
2168 case DP_TRAIN_VOLTAGE_SWING_600:
2169 demph_reg_value = 0x2B404040;
2170 uniqtranscale_reg_value = 0x5548B83A;
2171 break;
2172 case DP_TRAIN_VOLTAGE_SWING_800:
2173 demph_reg_value = 0x2B245555;
2174 uniqtranscale_reg_value = 0x5560B83A;
2175 break;
2176 case DP_TRAIN_VOLTAGE_SWING_1200:
2177 demph_reg_value = 0x2B405555;
2178 uniqtranscale_reg_value = 0x5598DA3A;
2179 break;
2180 default:
2181 return 0;
2182 }
2183 break;
2184 case DP_TRAIN_PRE_EMPHASIS_3_5:
2185 preemph_reg_value = 0x0002000;
2186 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2187 case DP_TRAIN_VOLTAGE_SWING_400:
2188 demph_reg_value = 0x2B404040;
2189 uniqtranscale_reg_value = 0x5552B83A;
2190 break;
2191 case DP_TRAIN_VOLTAGE_SWING_600:
2192 demph_reg_value = 0x2B404848;
2193 uniqtranscale_reg_value = 0x5580B83A;
2194 break;
2195 case DP_TRAIN_VOLTAGE_SWING_800:
2196 demph_reg_value = 0x2B404040;
2197 uniqtranscale_reg_value = 0x55ADDA3A;
2198 break;
2199 default:
2200 return 0;
2201 }
2202 break;
2203 case DP_TRAIN_PRE_EMPHASIS_6:
2204 preemph_reg_value = 0x0000000;
2205 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2206 case DP_TRAIN_VOLTAGE_SWING_400:
2207 demph_reg_value = 0x2B305555;
2208 uniqtranscale_reg_value = 0x5570B83A;
2209 break;
2210 case DP_TRAIN_VOLTAGE_SWING_600:
2211 demph_reg_value = 0x2B2B4040;
2212 uniqtranscale_reg_value = 0x55ADDA3A;
2213 break;
2214 default:
2215 return 0;
2216 }
2217 break;
2218 case DP_TRAIN_PRE_EMPHASIS_9_5:
2219 preemph_reg_value = 0x0006000;
2220 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2221 case DP_TRAIN_VOLTAGE_SWING_400:
2222 demph_reg_value = 0x1B405555;
2223 uniqtranscale_reg_value = 0x55ADDA3A;
2224 break;
2225 default:
2226 return 0;
2227 }
2228 break;
2229 default:
2230 return 0;
2231 }
2232
Chris Wilson0980a602013-07-26 19:57:35 +01002233 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002234 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
2235 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
2236 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002237 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002238 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
2239 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
2240 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
2241 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01002242 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002243
2244 return 0;
2245}
2246
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002247static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
2248{
2249 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2250 struct drm_i915_private *dev_priv = dev->dev_private;
2251 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2252 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
2253 u32 deemph_reg_value, margin_reg_value, val, tx_dw2;
2254 uint8_t train_set = intel_dp->train_set[0];
2255 enum dpio_channel ch = vlv_dport_to_channel(dport);
2256 int pipe = intel_crtc->pipe;
2257
2258 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2259 case DP_TRAIN_PRE_EMPHASIS_0:
2260 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2261 case DP_TRAIN_VOLTAGE_SWING_400:
2262 deemph_reg_value = 128;
2263 margin_reg_value = 52;
2264 break;
2265 case DP_TRAIN_VOLTAGE_SWING_600:
2266 deemph_reg_value = 128;
2267 margin_reg_value = 77;
2268 break;
2269 case DP_TRAIN_VOLTAGE_SWING_800:
2270 deemph_reg_value = 128;
2271 margin_reg_value = 102;
2272 break;
2273 case DP_TRAIN_VOLTAGE_SWING_1200:
2274 deemph_reg_value = 128;
2275 margin_reg_value = 154;
2276 /* FIXME extra to set for 1200 */
2277 break;
2278 default:
2279 return 0;
2280 }
2281 break;
2282 case DP_TRAIN_PRE_EMPHASIS_3_5:
2283 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2284 case DP_TRAIN_VOLTAGE_SWING_400:
2285 deemph_reg_value = 85;
2286 margin_reg_value = 78;
2287 break;
2288 case DP_TRAIN_VOLTAGE_SWING_600:
2289 deemph_reg_value = 85;
2290 margin_reg_value = 116;
2291 break;
2292 case DP_TRAIN_VOLTAGE_SWING_800:
2293 deemph_reg_value = 85;
2294 margin_reg_value = 154;
2295 break;
2296 default:
2297 return 0;
2298 }
2299 break;
2300 case DP_TRAIN_PRE_EMPHASIS_6:
2301 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2302 case DP_TRAIN_VOLTAGE_SWING_400:
2303 deemph_reg_value = 64;
2304 margin_reg_value = 104;
2305 break;
2306 case DP_TRAIN_VOLTAGE_SWING_600:
2307 deemph_reg_value = 64;
2308 margin_reg_value = 154;
2309 break;
2310 default:
2311 return 0;
2312 }
2313 break;
2314 case DP_TRAIN_PRE_EMPHASIS_9_5:
2315 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2316 case DP_TRAIN_VOLTAGE_SWING_400:
2317 deemph_reg_value = 43;
2318 margin_reg_value = 154;
2319 break;
2320 default:
2321 return 0;
2322 }
2323 break;
2324 default:
2325 return 0;
2326 }
2327
2328 mutex_lock(&dev_priv->dpio_lock);
2329
2330 /* Clear calc init */
2331 vlv_dpio_write(dev_priv, pipe, CHV_PCS_DW10(ch), 0);
2332
2333 /* Program swing deemph */
2334 val = vlv_dpio_read(dev_priv, pipe, VLV_TX_DW4(ch));
2335 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
2336 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
2337 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(ch), val);
2338
2339 /* Program swing margin */
2340 tx_dw2 = vlv_dpio_read(dev_priv, pipe, VLV_TX_DW2(ch));
2341 tx_dw2 &= ~DPIO_SWING_MARGIN_MASK;
2342 tx_dw2 |= margin_reg_value << DPIO_SWING_MARGIN_SHIFT;
2343 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(ch), tx_dw2);
2344
2345 /* Disable unique transition scale */
2346 val = vlv_dpio_read(dev_priv, pipe, VLV_TX_DW3(ch));
2347 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
2348 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(ch), val);
2349
2350 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
2351 == DP_TRAIN_PRE_EMPHASIS_0) &&
2352 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
2353 == DP_TRAIN_VOLTAGE_SWING_1200)) {
2354
2355 /*
2356 * The document said it needs to set bit 27 for ch0 and bit 26
2357 * for ch1. Might be a typo in the doc.
2358 * For now, for this unique transition scale selection, set bit
2359 * 27 for ch0 and ch1.
2360 */
2361 val = vlv_dpio_read(dev_priv, pipe, VLV_TX_DW3(ch));
2362 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
2363 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(ch), val);
2364
2365 tx_dw2 |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
2366 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(ch), tx_dw2);
2367 }
2368
2369 /* Start swing calculation */
2370 vlv_dpio_write(dev_priv, pipe, CHV_PCS_DW10(ch),
2371 (DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3));
2372
2373 /* LRC Bypass */
2374 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
2375 val |= DPIO_LRC_BYPASS;
2376 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
2377
2378 mutex_unlock(&dev_priv->dpio_lock);
2379
2380 return 0;
2381}
2382
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002383static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03002384intel_get_adjust_train(struct intel_dp *intel_dp,
2385 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002386{
2387 uint8_t v = 0;
2388 uint8_t p = 0;
2389 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08002390 uint8_t voltage_max;
2391 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002392
Jesse Barnes33a34e42010-09-08 12:42:02 -07002393 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02002394 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
2395 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002396
2397 if (this_v > v)
2398 v = this_v;
2399 if (this_p > p)
2400 p = this_p;
2401 }
2402
Keith Packard1a2eb462011-11-16 16:26:07 -08002403 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07002404 if (v >= voltage_max)
2405 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002406
Keith Packard1a2eb462011-11-16 16:26:07 -08002407 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
2408 if (p >= preemph_max)
2409 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002410
2411 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07002412 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002413}
2414
2415static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002416intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002417{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002418 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002419
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002420 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002421 case DP_TRAIN_VOLTAGE_SWING_400:
2422 default:
2423 signal_levels |= DP_VOLTAGE_0_4;
2424 break;
2425 case DP_TRAIN_VOLTAGE_SWING_600:
2426 signal_levels |= DP_VOLTAGE_0_6;
2427 break;
2428 case DP_TRAIN_VOLTAGE_SWING_800:
2429 signal_levels |= DP_VOLTAGE_0_8;
2430 break;
2431 case DP_TRAIN_VOLTAGE_SWING_1200:
2432 signal_levels |= DP_VOLTAGE_1_2;
2433 break;
2434 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002435 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002436 case DP_TRAIN_PRE_EMPHASIS_0:
2437 default:
2438 signal_levels |= DP_PRE_EMPHASIS_0;
2439 break;
2440 case DP_TRAIN_PRE_EMPHASIS_3_5:
2441 signal_levels |= DP_PRE_EMPHASIS_3_5;
2442 break;
2443 case DP_TRAIN_PRE_EMPHASIS_6:
2444 signal_levels |= DP_PRE_EMPHASIS_6;
2445 break;
2446 case DP_TRAIN_PRE_EMPHASIS_9_5:
2447 signal_levels |= DP_PRE_EMPHASIS_9_5;
2448 break;
2449 }
2450 return signal_levels;
2451}
2452
Zhenyu Wange3421a12010-04-08 09:43:27 +08002453/* Gen6's DP voltage swing and pre-emphasis control */
2454static uint32_t
2455intel_gen6_edp_signal_levels(uint8_t train_set)
2456{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002457 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2458 DP_TRAIN_PRE_EMPHASIS_MASK);
2459 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002460 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002461 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2462 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2463 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2464 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002465 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002466 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2467 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002468 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002469 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2470 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002471 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002472 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2473 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002474 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002475 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2476 "0x%x\n", signal_levels);
2477 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002478 }
2479}
2480
Keith Packard1a2eb462011-11-16 16:26:07 -08002481/* Gen7's DP voltage swing and pre-emphasis control */
2482static uint32_t
2483intel_gen7_edp_signal_levels(uint8_t train_set)
2484{
2485 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2486 DP_TRAIN_PRE_EMPHASIS_MASK);
2487 switch (signal_levels) {
2488 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2489 return EDP_LINK_TRAIN_400MV_0DB_IVB;
2490 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2491 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
2492 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2493 return EDP_LINK_TRAIN_400MV_6DB_IVB;
2494
2495 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2496 return EDP_LINK_TRAIN_600MV_0DB_IVB;
2497 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2498 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
2499
2500 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2501 return EDP_LINK_TRAIN_800MV_0DB_IVB;
2502 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2503 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
2504
2505 default:
2506 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2507 "0x%x\n", signal_levels);
2508 return EDP_LINK_TRAIN_500MV_0DB_IVB;
2509 }
2510}
2511
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002512/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
2513static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002514intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002515{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002516 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2517 DP_TRAIN_PRE_EMPHASIS_MASK);
2518 switch (signal_levels) {
2519 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2520 return DDI_BUF_EMP_400MV_0DB_HSW;
2521 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2522 return DDI_BUF_EMP_400MV_3_5DB_HSW;
2523 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2524 return DDI_BUF_EMP_400MV_6DB_HSW;
2525 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
2526 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002527
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002528 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2529 return DDI_BUF_EMP_600MV_0DB_HSW;
2530 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2531 return DDI_BUF_EMP_600MV_3_5DB_HSW;
2532 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2533 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002534
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002535 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2536 return DDI_BUF_EMP_800MV_0DB_HSW;
2537 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2538 return DDI_BUF_EMP_800MV_3_5DB_HSW;
2539 default:
2540 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2541 "0x%x\n", signal_levels);
2542 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002543 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002544}
2545
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002546static uint32_t
2547intel_bdw_signal_levels(uint8_t train_set)
2548{
2549 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2550 DP_TRAIN_PRE_EMPHASIS_MASK);
2551 switch (signal_levels) {
2552 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2553 return DDI_BUF_EMP_400MV_0DB_BDW; /* Sel0 */
2554 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2555 return DDI_BUF_EMP_400MV_3_5DB_BDW; /* Sel1 */
2556 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2557 return DDI_BUF_EMP_400MV_6DB_BDW; /* Sel2 */
2558
2559 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2560 return DDI_BUF_EMP_600MV_0DB_BDW; /* Sel3 */
2561 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2562 return DDI_BUF_EMP_600MV_3_5DB_BDW; /* Sel4 */
2563 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2564 return DDI_BUF_EMP_600MV_6DB_BDW; /* Sel5 */
2565
2566 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2567 return DDI_BUF_EMP_800MV_0DB_BDW; /* Sel6 */
2568 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2569 return DDI_BUF_EMP_800MV_3_5DB_BDW; /* Sel7 */
2570
2571 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2572 return DDI_BUF_EMP_1200MV_0DB_BDW; /* Sel8 */
2573
2574 default:
2575 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2576 "0x%x\n", signal_levels);
2577 return DDI_BUF_EMP_400MV_0DB_BDW; /* Sel0 */
2578 }
2579}
2580
Paulo Zanonif0a34242012-12-06 16:51:50 -02002581/* Properly updates "DP" with the correct signal levels. */
2582static void
2583intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
2584{
2585 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002586 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02002587 struct drm_device *dev = intel_dig_port->base.base.dev;
2588 uint32_t signal_levels, mask;
2589 uint8_t train_set = intel_dp->train_set[0];
2590
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002591 if (IS_BROADWELL(dev)) {
2592 signal_levels = intel_bdw_signal_levels(train_set);
2593 mask = DDI_BUF_EMP_MASK;
2594 } else if (IS_HASWELL(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002595 signal_levels = intel_hsw_signal_levels(train_set);
2596 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002597 } else if (IS_CHERRYVIEW(dev)) {
2598 signal_levels = intel_chv_signal_levels(intel_dp);
2599 mask = 0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002600 } else if (IS_VALLEYVIEW(dev)) {
2601 signal_levels = intel_vlv_signal_levels(intel_dp);
2602 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002603 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002604 signal_levels = intel_gen7_edp_signal_levels(train_set);
2605 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002606 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002607 signal_levels = intel_gen6_edp_signal_levels(train_set);
2608 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
2609 } else {
2610 signal_levels = intel_gen4_signal_levels(train_set);
2611 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
2612 }
2613
2614 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
2615
2616 *DP = (*DP & ~mask) | signal_levels;
2617}
2618
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002619static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002620intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03002621 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01002622 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002623{
Paulo Zanoni174edf12012-10-26 19:05:50 -02002624 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2625 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002626 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02002627 enum port port = intel_dig_port->port;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002628 uint8_t buf[sizeof(intel_dp->train_set) + 1];
2629 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002630
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03002631 if (HAS_DDI(dev)) {
Imre Deak3ab9c632013-05-03 12:57:41 +03002632 uint32_t temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002633
2634 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2635 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2636 else
2637 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2638
2639 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2640 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2641 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002642 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2643
2644 break;
2645 case DP_TRAINING_PATTERN_1:
2646 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2647 break;
2648 case DP_TRAINING_PATTERN_2:
2649 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2650 break;
2651 case DP_TRAINING_PATTERN_3:
2652 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2653 break;
2654 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02002655 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002656
Imre Deakbc7d38a2013-05-16 14:40:36 +03002657 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Jani Nikula70aff662013-09-27 15:10:44 +03002658 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002659
2660 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2661 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002662 *DP |= DP_LINK_TRAIN_OFF_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002663 break;
2664 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002665 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002666 break;
2667 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002668 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002669 break;
2670 case DP_TRAINING_PATTERN_3:
2671 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002672 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002673 break;
2674 }
2675
2676 } else {
Jani Nikula70aff662013-09-27 15:10:44 +03002677 *DP &= ~DP_LINK_TRAIN_MASK;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002678
2679 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2680 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002681 *DP |= DP_LINK_TRAIN_OFF;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002682 break;
2683 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002684 *DP |= DP_LINK_TRAIN_PAT_1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002685 break;
2686 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002687 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002688 break;
2689 case DP_TRAINING_PATTERN_3:
2690 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002691 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002692 break;
2693 }
2694 }
2695
Jani Nikula70aff662013-09-27 15:10:44 +03002696 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002697 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002698
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002699 buf[0] = dp_train_pat;
2700 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002701 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002702 /* don't write DP_TRAINING_LANEx_SET on disable */
2703 len = 1;
2704 } else {
2705 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
2706 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
2707 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002708 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002709
Jani Nikula9d1a1032014-03-14 16:51:15 +02002710 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
2711 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002712
2713 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002714}
2715
Jani Nikula70aff662013-09-27 15:10:44 +03002716static bool
2717intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
2718 uint8_t dp_train_pat)
2719{
Jani Nikula953d22e2013-10-04 15:08:47 +03002720 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03002721 intel_dp_set_signal_levels(intel_dp, DP);
2722 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
2723}
2724
2725static bool
2726intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03002727 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03002728{
2729 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2730 struct drm_device *dev = intel_dig_port->base.base.dev;
2731 struct drm_i915_private *dev_priv = dev->dev_private;
2732 int ret;
2733
2734 intel_get_adjust_train(intel_dp, link_status);
2735 intel_dp_set_signal_levels(intel_dp, DP);
2736
2737 I915_WRITE(intel_dp->output_reg, *DP);
2738 POSTING_READ(intel_dp->output_reg);
2739
Jani Nikula9d1a1032014-03-14 16:51:15 +02002740 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
2741 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03002742
2743 return ret == intel_dp->lane_count;
2744}
2745
Imre Deak3ab9c632013-05-03 12:57:41 +03002746static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
2747{
2748 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2749 struct drm_device *dev = intel_dig_port->base.base.dev;
2750 struct drm_i915_private *dev_priv = dev->dev_private;
2751 enum port port = intel_dig_port->port;
2752 uint32_t val;
2753
2754 if (!HAS_DDI(dev))
2755 return;
2756
2757 val = I915_READ(DP_TP_CTL(port));
2758 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2759 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
2760 I915_WRITE(DP_TP_CTL(port), val);
2761
2762 /*
2763 * On PORT_A we can have only eDP in SST mode. There the only reason
2764 * we need to set idle transmission mode is to work around a HW issue
2765 * where we enable the pipe while not in idle link-training mode.
2766 * In this case there is requirement to wait for a minimum number of
2767 * idle patterns to be sent.
2768 */
2769 if (port == PORT_A)
2770 return;
2771
2772 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
2773 1))
2774 DRM_ERROR("Timed out waiting for DP idle patterns\n");
2775}
2776
Jesse Barnes33a34e42010-09-08 12:42:02 -07002777/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002778void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002779intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002780{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002781 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002782 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002783 int i;
2784 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07002785 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002786 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03002787 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002788
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002789 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002790 intel_ddi_prepare_link_retrain(encoder);
2791
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002792 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03002793 link_config[0] = intel_dp->link_bw;
2794 link_config[1] = intel_dp->lane_count;
2795 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
2796 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02002797 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Jani Nikula6aba5b62013-10-04 15:08:10 +03002798
2799 link_config[0] = 0;
2800 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02002801 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002802
2803 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08002804
Jani Nikula70aff662013-09-27 15:10:44 +03002805 /* clock recovery */
2806 if (!intel_dp_reset_link_train(intel_dp, &DP,
2807 DP_TRAINING_PATTERN_1 |
2808 DP_LINK_SCRAMBLING_DISABLE)) {
2809 DRM_ERROR("failed to enable link training\n");
2810 return;
2811 }
2812
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002813 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07002814 voltage_tries = 0;
2815 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002816 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03002817 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002818
Daniel Vettera7c96552012-10-18 10:15:30 +02002819 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07002820 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2821 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002822 break;
Keith Packard93f62da2011-11-01 19:45:03 -07002823 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002824
Daniel Vetter01916272012-10-18 10:15:25 +02002825 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07002826 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002827 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002828 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002829
2830 /* Check to see if we've tried the max voltage */
2831 for (i = 0; i < intel_dp->lane_count; i++)
2832 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
2833 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01002834 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002835 ++loop_tries;
2836 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03002837 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07002838 break;
2839 }
Jani Nikula70aff662013-09-27 15:10:44 +03002840 intel_dp_reset_link_train(intel_dp, &DP,
2841 DP_TRAINING_PATTERN_1 |
2842 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07002843 voltage_tries = 0;
2844 continue;
2845 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002846
2847 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002848 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01002849 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002850 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03002851 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002852 break;
2853 }
2854 } else
2855 voltage_tries = 0;
2856 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002857
Jani Nikula70aff662013-09-27 15:10:44 +03002858 /* Update training set as requested by target */
2859 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
2860 DRM_ERROR("failed to update link training\n");
2861 break;
2862 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002863 }
2864
Jesse Barnes33a34e42010-09-08 12:42:02 -07002865 intel_dp->DP = DP;
2866}
2867
Paulo Zanonic19b0662012-10-15 15:51:41 -03002868void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002869intel_dp_complete_link_train(struct intel_dp *intel_dp)
2870{
Jesse Barnes33a34e42010-09-08 12:42:02 -07002871 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08002872 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07002873 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07002874 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
2875
2876 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
2877 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
2878 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07002879
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002880 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03002881 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07002882 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03002883 DP_LINK_SCRAMBLING_DISABLE)) {
2884 DRM_ERROR("failed to start channel equalization\n");
2885 return;
2886 }
2887
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002888 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08002889 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002890 channel_eq = false;
2891 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03002892 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08002893
Jesse Barnes37f80972011-01-05 14:45:24 -08002894 if (cr_tries > 5) {
2895 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08002896 break;
2897 }
2898
Daniel Vettera7c96552012-10-18 10:15:30 +02002899 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03002900 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2901 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002902 break;
Jani Nikula70aff662013-09-27 15:10:44 +03002903 }
Jesse Barnes869184a2010-10-07 16:01:22 -07002904
Jesse Barnes37f80972011-01-05 14:45:24 -08002905 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02002906 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08002907 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03002908 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07002909 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03002910 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08002911 cr_tries++;
2912 continue;
2913 }
2914
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002915 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002916 channel_eq = true;
2917 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002918 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002919
Jesse Barnes37f80972011-01-05 14:45:24 -08002920 /* Try 5 times, then try clock recovery if that fails */
2921 if (tries > 5) {
2922 intel_dp_link_down(intel_dp);
2923 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03002924 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07002925 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03002926 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08002927 tries = 0;
2928 cr_tries++;
2929 continue;
2930 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002931
Jani Nikula70aff662013-09-27 15:10:44 +03002932 /* Update training set as requested by target */
2933 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
2934 DRM_ERROR("failed to update link training\n");
2935 break;
2936 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002937 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002938 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002939
Imre Deak3ab9c632013-05-03 12:57:41 +03002940 intel_dp_set_idle_link_train(intel_dp);
2941
2942 intel_dp->DP = DP;
2943
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002944 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09002945 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002946
Imre Deak3ab9c632013-05-03 12:57:41 +03002947}
2948
2949void intel_dp_stop_link_train(struct intel_dp *intel_dp)
2950{
Jani Nikula70aff662013-09-27 15:10:44 +03002951 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03002952 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002953}
2954
2955static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002956intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002957{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002958 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002959 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002960 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002961 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01002962 struct intel_crtc *intel_crtc =
2963 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002964 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002965
Paulo Zanonic19b0662012-10-15 15:51:41 -03002966 /*
2967 * DDI code has a strict mode set sequence and we should try to respect
2968 * it, otherwise we might hang the machine in many different ways. So we
2969 * really should be disabling the port only on a complete crtc_disable
2970 * sequence. This function is just called under two conditions on DDI
2971 * code:
2972 * - Link train failed while doing crtc_enable, and on this case we
2973 * really should respect the mode set sequence and wait for a
2974 * crtc_disable.
2975 * - Someone turned the monitor off and intel_dp_check_link_status
2976 * called us. We don't need to disable the whole port on this case, so
2977 * when someone turns the monitor on again,
2978 * intel_ddi_prepare_link_retrain will take care of redoing the link
2979 * train.
2980 */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002981 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002982 return;
2983
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002984 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002985 return;
2986
Zhao Yakui28c97732009-10-09 11:39:41 +08002987 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002988
Imre Deakbc7d38a2013-05-16 14:40:36 +03002989 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002990 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002991 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002992 } else {
2993 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002994 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002995 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01002996 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002997
Daniel Vetter493a7082012-05-30 12:31:56 +02002998 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002999 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003000 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01003001
Eric Anholt5bddd172010-11-18 09:32:59 +08003002 /* Hardware workaround: leaving our transcoder select
3003 * set to transcoder B while it's off will prevent the
3004 * corresponding HDMI output on transcoder A.
3005 *
3006 * Combine this with another hardware workaround:
3007 * transcoder select bit can only be cleared while the
3008 * port is enabled.
3009 */
3010 DP &= ~DP_PIPEB_SELECT;
3011 I915_WRITE(intel_dp->output_reg, DP);
3012
3013 /* Changes to enable or select take place the vblank
3014 * after being written.
3015 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01003016 if (WARN_ON(crtc == NULL)) {
3017 /* We should never try to disable a port without a crtc
3018 * attached. For paranoia keep the code around for a
3019 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01003020 POSTING_READ(intel_dp->output_reg);
3021 msleep(50);
3022 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01003023 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08003024 }
3025
Wu Fengguang832afda2011-12-09 20:42:21 +08003026 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003027 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
3028 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07003029 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003030}
3031
Keith Packard26d61aa2011-07-25 20:01:09 -07003032static bool
3033intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003034{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003035 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3036 struct drm_device *dev = dig_port->base.base.dev;
3037 struct drm_i915_private *dev_priv = dev->dev_private;
3038
Damien Lespiau577c7a52012-12-13 16:09:02 +00003039 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
3040
Jani Nikula9d1a1032014-03-14 16:51:15 +02003041 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3042 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003043 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003044
Damien Lespiau577c7a52012-12-13 16:09:02 +00003045 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
3046 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
3047 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
3048
Adam Jacksonedb39242012-09-18 10:58:49 -04003049 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3050 return false; /* DPCD not present */
3051
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003052 /* Check if the panel supports PSR */
3053 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003054 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003055 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3056 intel_dp->psr_dpcd,
3057 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003058 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3059 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003060 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003061 }
Jani Nikula50003932013-09-20 16:42:17 +03003062 }
3063
Todd Previte06ea66b2014-01-20 10:19:39 -07003064 /* Training Pattern 3 support */
3065 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
3066 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
3067 intel_dp->use_tps3 = true;
3068 DRM_DEBUG_KMS("Displayport TPS3 supported");
3069 } else
3070 intel_dp->use_tps3 = false;
3071
Adam Jacksonedb39242012-09-18 10:58:49 -04003072 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3073 DP_DWN_STRM_PORT_PRESENT))
3074 return true; /* native DP sink */
3075
3076 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3077 return true; /* no per-port downstream info */
3078
Jani Nikula9d1a1032014-03-14 16:51:15 +02003079 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3080 intel_dp->downstream_ports,
3081 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003082 return false; /* downstream port status fetch failed */
3083
3084 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003085}
3086
Adam Jackson0d198322012-05-14 16:05:47 -04003087static void
3088intel_dp_probe_oui(struct intel_dp *intel_dp)
3089{
3090 u8 buf[3];
3091
3092 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3093 return;
3094
Jani Nikula24f3e092014-03-17 16:43:36 +02003095 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter351cfc32012-06-12 13:20:47 +02003096
Jani Nikula9d1a1032014-03-14 16:51:15 +02003097 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003098 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3099 buf[0], buf[1], buf[2]);
3100
Jani Nikula9d1a1032014-03-14 16:51:15 +02003101 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003102 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3103 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02003104
Daniel Vetter4be73782014-01-17 14:39:48 +01003105 edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04003106}
3107
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003108int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3109{
3110 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3111 struct drm_device *dev = intel_dig_port->base.base.dev;
3112 struct intel_crtc *intel_crtc =
3113 to_intel_crtc(intel_dig_port->base.base.crtc);
3114 u8 buf[1];
3115
Jani Nikula9d1a1032014-03-14 16:51:15 +02003116 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, buf) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003117 return -EAGAIN;
3118
3119 if (!(buf[0] & DP_TEST_CRC_SUPPORTED))
3120 return -ENOTTY;
3121
Jani Nikula9d1a1032014-03-14 16:51:15 +02003122 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3123 DP_TEST_SINK_START) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003124 return -EAGAIN;
3125
3126 /* Wait 2 vblanks to be sure we will have the correct CRC value */
3127 intel_wait_for_vblank(dev, intel_crtc->pipe);
3128 intel_wait_for_vblank(dev, intel_crtc->pipe);
3129
Jani Nikula9d1a1032014-03-14 16:51:15 +02003130 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003131 return -EAGAIN;
3132
Jani Nikula9d1a1032014-03-14 16:51:15 +02003133 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK, 0);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003134 return 0;
3135}
3136
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003137static bool
3138intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3139{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003140 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3141 DP_DEVICE_SERVICE_IRQ_VECTOR,
3142 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003143}
3144
3145static void
3146intel_dp_handle_test_request(struct intel_dp *intel_dp)
3147{
3148 /* NAK by default */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003149 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003150}
3151
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003152/*
3153 * According to DP spec
3154 * 5.1.2:
3155 * 1. Read DPCD
3156 * 2. Configure link according to Receiver Capabilities
3157 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
3158 * 4. Check link status on receipt of hot-plug interrupt
3159 */
3160
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003161void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003162intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003163{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003164 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003165 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07003166 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003167
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003168 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07003169 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003170
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003171 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003172 return;
3173
Keith Packard92fd8fd2011-07-25 19:50:10 -07003174 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07003175 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003176 return;
3177 }
3178
Keith Packard92fd8fd2011-07-25 19:50:10 -07003179 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07003180 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003181 return;
3182 }
3183
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003184 /* Try to read the source of the interrupt */
3185 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3186 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
3187 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003188 drm_dp_dpcd_writeb(&intel_dp->aux,
3189 DP_DEVICE_SERVICE_IRQ_VECTOR,
3190 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003191
3192 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
3193 intel_dp_handle_test_request(intel_dp);
3194 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
3195 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
3196 }
3197
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003198 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07003199 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003200 drm_get_encoder_name(&intel_encoder->base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07003201 intel_dp_start_link_train(intel_dp);
3202 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03003203 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07003204 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003205}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003206
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003207/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003208static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07003209intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04003210{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003211 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003212 uint8_t type;
3213
3214 if (!intel_dp_get_dpcd(intel_dp))
3215 return connector_status_disconnected;
3216
3217 /* if there's no downstream port, we're done */
3218 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07003219 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003220
3221 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003222 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3223 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04003224 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003225
3226 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
3227 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003228 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003229
Adam Jackson23235172012-09-20 16:42:45 -04003230 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
3231 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003232 }
3233
3234 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02003235 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003236 return connector_status_connected;
3237
3238 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003239 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
3240 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
3241 if (type == DP_DS_PORT_TYPE_VGA ||
3242 type == DP_DS_PORT_TYPE_NON_EDID)
3243 return connector_status_unknown;
3244 } else {
3245 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3246 DP_DWN_STRM_PORT_TYPE_MASK;
3247 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
3248 type == DP_DWN_STRM_PORT_TYPE_OTHER)
3249 return connector_status_unknown;
3250 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003251
3252 /* Anything else is out of spec, warn and ignore */
3253 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07003254 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04003255}
3256
3257static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003258ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003259{
Paulo Zanoni30add222012-10-26 19:05:45 -02003260 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00003261 struct drm_i915_private *dev_priv = dev->dev_private;
3262 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003263 enum drm_connector_status status;
3264
Chris Wilsonfe16d942011-02-12 10:29:38 +00003265 /* Can't disconnect eDP, but you can close the lid... */
3266 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02003267 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00003268 if (status == connector_status_unknown)
3269 status = connector_status_connected;
3270 return status;
3271 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003272
Damien Lespiau1b469632012-12-13 16:09:01 +00003273 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
3274 return connector_status_disconnected;
3275
Keith Packard26d61aa2011-07-25 20:01:09 -07003276 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003277}
3278
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003279static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003280g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003281{
Paulo Zanoni30add222012-10-26 19:05:45 -02003282 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003283 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02003284 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01003285 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003286
Jesse Barnes35aad752013-03-01 13:14:31 -08003287 /* Can't disconnect eDP, but you can close the lid... */
3288 if (is_edp(intel_dp)) {
3289 enum drm_connector_status status;
3290
3291 status = intel_panel_detect(dev);
3292 if (status == connector_status_unknown)
3293 status = connector_status_connected;
3294 return status;
3295 }
3296
Todd Previte232a6ee2014-01-23 00:13:41 -07003297 if (IS_VALLEYVIEW(dev)) {
3298 switch (intel_dig_port->port) {
3299 case PORT_B:
3300 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
3301 break;
3302 case PORT_C:
3303 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
3304 break;
3305 case PORT_D:
3306 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
3307 break;
3308 default:
3309 return connector_status_unknown;
3310 }
3311 } else {
3312 switch (intel_dig_port->port) {
3313 case PORT_B:
3314 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
3315 break;
3316 case PORT_C:
3317 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
3318 break;
3319 case PORT_D:
3320 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
3321 break;
3322 default:
3323 return connector_status_unknown;
3324 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003325 }
3326
Chris Wilson10f76a32012-05-11 18:01:32 +01003327 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003328 return connector_status_disconnected;
3329
Keith Packard26d61aa2011-07-25 20:01:09 -07003330 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003331}
3332
Keith Packard8c241fe2011-09-28 16:38:44 -07003333static struct edid *
3334intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
3335{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003336 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003337
Jani Nikula9cd300e2012-10-19 14:51:52 +03003338 /* use cached edid if we have one */
3339 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03003340 /* invalid edid */
3341 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003342 return NULL;
3343
Jani Nikula55e9ede2013-10-01 10:38:54 +03003344 return drm_edid_duplicate(intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003345 }
3346
Jani Nikula9cd300e2012-10-19 14:51:52 +03003347 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003348}
3349
3350static int
3351intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
3352{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003353 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003354
Jani Nikula9cd300e2012-10-19 14:51:52 +03003355 /* use cached edid if we have one */
3356 if (intel_connector->edid) {
3357 /* invalid edid */
3358 if (IS_ERR(intel_connector->edid))
3359 return 0;
3360
3361 return intel_connector_update_modes(connector,
3362 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003363 }
3364
Jani Nikula9cd300e2012-10-19 14:51:52 +03003365 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003366}
3367
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003368static enum drm_connector_status
3369intel_dp_detect(struct drm_connector *connector, bool force)
3370{
3371 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02003372 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3373 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003374 struct drm_device *dev = connector->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003375 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003376 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02003377 enum intel_display_power_domain power_domain;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003378 struct edid *edid = NULL;
3379
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003380 intel_runtime_pm_get(dev_priv);
3381
Imre Deak671dedd2014-03-05 16:20:53 +02003382 power_domain = intel_display_port_power_domain(intel_encoder);
3383 intel_display_power_get(dev_priv, power_domain);
3384
Chris Wilson164c8592013-07-20 20:27:08 +01003385 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3386 connector->base.id, drm_get_connector_name(connector));
3387
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003388 intel_dp->has_audio = false;
3389
3390 if (HAS_PCH_SPLIT(dev))
3391 status = ironlake_dp_detect(intel_dp);
3392 else
3393 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04003394
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003395 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003396 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003397
Adam Jackson0d198322012-05-14 16:05:47 -04003398 intel_dp_probe_oui(intel_dp);
3399
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003400 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
3401 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01003402 } else {
Jani Nikula0b998362014-03-14 16:51:17 +02003403 edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
Chris Wilsonf6849602010-09-19 09:29:33 +01003404 if (edid) {
3405 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01003406 kfree(edid);
3407 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003408 }
3409
Paulo Zanonid63885d2012-10-26 19:05:49 -02003410 if (intel_encoder->type != INTEL_OUTPUT_EDP)
3411 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003412 status = connector_status_connected;
3413
3414out:
Imre Deak671dedd2014-03-05 16:20:53 +02003415 intel_display_power_put(dev_priv, power_domain);
3416
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003417 intel_runtime_pm_put(dev_priv);
Imre Deak671dedd2014-03-05 16:20:53 +02003418
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003419 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003420}
3421
3422static int intel_dp_get_modes(struct drm_connector *connector)
3423{
Chris Wilsondf0e9242010-09-09 16:20:55 +01003424 struct intel_dp *intel_dp = intel_attached_dp(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02003425 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3426 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jani Nikuladd06f902012-10-19 14:51:50 +03003427 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003428 struct drm_device *dev = connector->dev;
Imre Deak671dedd2014-03-05 16:20:53 +02003429 struct drm_i915_private *dev_priv = dev->dev_private;
3430 enum intel_display_power_domain power_domain;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003431 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003432
3433 /* We should parse the EDID data and find out if it has an audio sink
3434 */
3435
Imre Deak671dedd2014-03-05 16:20:53 +02003436 power_domain = intel_display_port_power_domain(intel_encoder);
3437 intel_display_power_get(dev_priv, power_domain);
3438
Jani Nikula0b998362014-03-14 16:51:17 +02003439 ret = intel_dp_get_edid_modes(connector, &intel_dp->aux.ddc);
Imre Deak671dedd2014-03-05 16:20:53 +02003440 intel_display_power_put(dev_priv, power_domain);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003441 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003442 return ret;
3443
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003444 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03003445 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003446 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03003447 mode = drm_mode_duplicate(dev,
3448 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003449 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003450 drm_mode_probed_add(connector, mode);
3451 return 1;
3452 }
3453 }
3454 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003455}
3456
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003457static bool
3458intel_dp_detect_audio(struct drm_connector *connector)
3459{
3460 struct intel_dp *intel_dp = intel_attached_dp(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02003461 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3462 struct intel_encoder *intel_encoder = &intel_dig_port->base;
3463 struct drm_device *dev = connector->dev;
3464 struct drm_i915_private *dev_priv = dev->dev_private;
3465 enum intel_display_power_domain power_domain;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003466 struct edid *edid;
3467 bool has_audio = false;
3468
Imre Deak671dedd2014-03-05 16:20:53 +02003469 power_domain = intel_display_port_power_domain(intel_encoder);
3470 intel_display_power_get(dev_priv, power_domain);
3471
Jani Nikula0b998362014-03-14 16:51:17 +02003472 edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003473 if (edid) {
3474 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003475 kfree(edid);
3476 }
3477
Imre Deak671dedd2014-03-05 16:20:53 +02003478 intel_display_power_put(dev_priv, power_domain);
3479
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003480 return has_audio;
3481}
3482
Chris Wilsonf6849602010-09-19 09:29:33 +01003483static int
3484intel_dp_set_property(struct drm_connector *connector,
3485 struct drm_property *property,
3486 uint64_t val)
3487{
Chris Wilsone953fd72011-02-21 22:23:52 +00003488 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03003489 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003490 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
3491 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01003492 int ret;
3493
Rob Clark662595d2012-10-11 20:36:04 -05003494 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01003495 if (ret)
3496 return ret;
3497
Chris Wilson3f43c482011-05-12 22:17:24 +01003498 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003499 int i = val;
3500 bool has_audio;
3501
3502 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003503 return 0;
3504
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003505 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01003506
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003507 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003508 has_audio = intel_dp_detect_audio(connector);
3509 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003510 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003511
3512 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003513 return 0;
3514
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003515 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01003516 goto done;
3517 }
3518
Chris Wilsone953fd72011-02-21 22:23:52 +00003519 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02003520 bool old_auto = intel_dp->color_range_auto;
3521 uint32_t old_range = intel_dp->color_range;
3522
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003523 switch (val) {
3524 case INTEL_BROADCAST_RGB_AUTO:
3525 intel_dp->color_range_auto = true;
3526 break;
3527 case INTEL_BROADCAST_RGB_FULL:
3528 intel_dp->color_range_auto = false;
3529 intel_dp->color_range = 0;
3530 break;
3531 case INTEL_BROADCAST_RGB_LIMITED:
3532 intel_dp->color_range_auto = false;
3533 intel_dp->color_range = DP_COLOR_RANGE_16_235;
3534 break;
3535 default:
3536 return -EINVAL;
3537 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02003538
3539 if (old_auto == intel_dp->color_range_auto &&
3540 old_range == intel_dp->color_range)
3541 return 0;
3542
Chris Wilsone953fd72011-02-21 22:23:52 +00003543 goto done;
3544 }
3545
Yuly Novikov53b41832012-10-26 12:04:00 +03003546 if (is_edp(intel_dp) &&
3547 property == connector->dev->mode_config.scaling_mode_property) {
3548 if (val == DRM_MODE_SCALE_NONE) {
3549 DRM_DEBUG_KMS("no scaling not supported\n");
3550 return -EINVAL;
3551 }
3552
3553 if (intel_connector->panel.fitting_mode == val) {
3554 /* the eDP scaling property is not changed */
3555 return 0;
3556 }
3557 intel_connector->panel.fitting_mode = val;
3558
3559 goto done;
3560 }
3561
Chris Wilsonf6849602010-09-19 09:29:33 +01003562 return -EINVAL;
3563
3564done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00003565 if (intel_encoder->base.crtc)
3566 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01003567
3568 return 0;
3569}
3570
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003571static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003572intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003573{
Jani Nikula1d508702012-10-19 14:51:49 +03003574 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003575
Jani Nikula9cd300e2012-10-19 14:51:52 +03003576 if (!IS_ERR_OR_NULL(intel_connector->edid))
3577 kfree(intel_connector->edid);
3578
Paulo Zanoniacd8db102013-06-12 17:27:23 -03003579 /* Can't call is_edp() since the encoder may have been destroyed
3580 * already. */
3581 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03003582 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003583
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003584 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08003585 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003586}
3587
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003588void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02003589{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003590 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
3591 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetterbd173812013-03-25 11:24:10 +01003592 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter24d05922010-08-20 18:08:28 +02003593
Jani Nikula0b998362014-03-14 16:51:17 +02003594 drm_dp_aux_unregister_i2c_bus(&intel_dp->aux);
Daniel Vetter24d05922010-08-20 18:08:28 +02003595 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07003596 if (is_edp(intel_dp)) {
3597 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Daniel Vetterbd173812013-03-25 11:24:10 +01003598 mutex_lock(&dev->mode_config.mutex);
Daniel Vetter4be73782014-01-17 14:39:48 +01003599 edp_panel_vdd_off_sync(intel_dp);
Daniel Vetterbd173812013-03-25 11:24:10 +01003600 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07003601 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003602 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02003603}
3604
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003605static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02003606 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003607 .detect = intel_dp_detect,
3608 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01003609 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003610 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003611};
3612
3613static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
3614 .get_modes = intel_dp_get_modes,
3615 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01003616 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003617};
3618
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003619static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02003620 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003621};
3622
Chris Wilson995b67622010-08-20 13:23:26 +01003623static void
Eric Anholt21d40d32010-03-25 11:11:14 -07003624intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07003625{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003626 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07003627
Jesse Barnes885a5012011-07-07 11:11:01 -07003628 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07003629}
3630
Zhenyu Wange3421a12010-04-08 09:43:27 +08003631/* Return which DP Port should be selected for Transcoder DP control */
3632int
Akshay Joshi0206e352011-08-16 15:34:10 -04003633intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003634{
3635 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003636 struct intel_encoder *intel_encoder;
3637 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003638
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003639 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
3640 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003641
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003642 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
3643 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01003644 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003645 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01003646
Zhenyu Wange3421a12010-04-08 09:43:27 +08003647 return -1;
3648}
3649
Zhao Yakui36e83a12010-06-12 14:32:21 +08003650/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003651bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003652{
3653 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03003654 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003655 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003656 static const short port_mapping[] = {
3657 [PORT_B] = PORT_IDPB,
3658 [PORT_C] = PORT_IDPC,
3659 [PORT_D] = PORT_IDPD,
3660 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08003661
Ville Syrjälä3b32a352013-11-01 18:22:41 +02003662 if (port == PORT_A)
3663 return true;
3664
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003665 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003666 return false;
3667
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003668 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
3669 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003670
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003671 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02003672 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
3673 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08003674 return true;
3675 }
3676 return false;
3677}
3678
Chris Wilsonf6849602010-09-19 09:29:33 +01003679static void
3680intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
3681{
Yuly Novikov53b41832012-10-26 12:04:00 +03003682 struct intel_connector *intel_connector = to_intel_connector(connector);
3683
Chris Wilson3f43c482011-05-12 22:17:24 +01003684 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00003685 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003686 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03003687
3688 if (is_edp(intel_dp)) {
3689 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05003690 drm_object_attach_property(
3691 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03003692 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03003693 DRM_MODE_SCALE_ASPECT);
3694 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03003695 }
Chris Wilsonf6849602010-09-19 09:29:33 +01003696}
3697
Imre Deakdada1a92014-01-29 13:25:41 +02003698static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
3699{
3700 intel_dp->last_power_cycle = jiffies;
3701 intel_dp->last_power_on = jiffies;
3702 intel_dp->last_backlight_off = jiffies;
3703}
3704
Daniel Vetter67a54562012-10-20 20:57:45 +02003705static void
3706intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003707 struct intel_dp *intel_dp,
3708 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02003709{
3710 struct drm_i915_private *dev_priv = dev->dev_private;
3711 struct edp_power_seq cur, vbt, spec, final;
3712 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03003713 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07003714
3715 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003716 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07003717 pp_on_reg = PCH_PP_ON_DELAYS;
3718 pp_off_reg = PCH_PP_OFF_DELAYS;
3719 pp_div_reg = PCH_PP_DIVISOR;
3720 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003721 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3722
3723 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
3724 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3725 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3726 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003727 }
Daniel Vetter67a54562012-10-20 20:57:45 +02003728
3729 /* Workaround: Need to write PP_CONTROL with the unlock key as
3730 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003731 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03003732 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02003733
Jesse Barnes453c5422013-03-28 09:55:41 -07003734 pp_on = I915_READ(pp_on_reg);
3735 pp_off = I915_READ(pp_off_reg);
3736 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02003737
3738 /* Pull timing values out of registers */
3739 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
3740 PANEL_POWER_UP_DELAY_SHIFT;
3741
3742 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
3743 PANEL_LIGHT_ON_DELAY_SHIFT;
3744
3745 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
3746 PANEL_LIGHT_OFF_DELAY_SHIFT;
3747
3748 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
3749 PANEL_POWER_DOWN_DELAY_SHIFT;
3750
3751 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
3752 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
3753
3754 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3755 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
3756
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003757 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02003758
3759 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
3760 * our hw here, which are all in 100usec. */
3761 spec.t1_t3 = 210 * 10;
3762 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
3763 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
3764 spec.t10 = 500 * 10;
3765 /* This one is special and actually in units of 100ms, but zero
3766 * based in the hw (so we need to add 100 ms). But the sw vbt
3767 * table multiplies it with 1000 to make it in units of 100usec,
3768 * too. */
3769 spec.t11_t12 = (510 + 100) * 10;
3770
3771 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3772 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
3773
3774 /* Use the max of the register settings and vbt. If both are
3775 * unset, fall back to the spec limits. */
3776#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
3777 spec.field : \
3778 max(cur.field, vbt.field))
3779 assign_final(t1_t3);
3780 assign_final(t8);
3781 assign_final(t9);
3782 assign_final(t10);
3783 assign_final(t11_t12);
3784#undef assign_final
3785
3786#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
3787 intel_dp->panel_power_up_delay = get_delay(t1_t3);
3788 intel_dp->backlight_on_delay = get_delay(t8);
3789 intel_dp->backlight_off_delay = get_delay(t9);
3790 intel_dp->panel_power_down_delay = get_delay(t10);
3791 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
3792#undef get_delay
3793
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003794 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
3795 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
3796 intel_dp->panel_power_cycle_delay);
3797
3798 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
3799 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
3800
3801 if (out)
3802 *out = final;
3803}
3804
3805static void
3806intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
3807 struct intel_dp *intel_dp,
3808 struct edp_power_seq *seq)
3809{
3810 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07003811 u32 pp_on, pp_off, pp_div, port_sel = 0;
3812 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
3813 int pp_on_reg, pp_off_reg, pp_div_reg;
3814
3815 if (HAS_PCH_SPLIT(dev)) {
3816 pp_on_reg = PCH_PP_ON_DELAYS;
3817 pp_off_reg = PCH_PP_OFF_DELAYS;
3818 pp_div_reg = PCH_PP_DIVISOR;
3819 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003820 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3821
3822 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3823 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3824 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003825 }
3826
Paulo Zanonib2f19d12013-12-19 14:29:44 -02003827 /*
3828 * And finally store the new values in the power sequencer. The
3829 * backlight delays are set to 1 because we do manual waits on them. For
3830 * T8, even BSpec recommends doing it. For T9, if we don't do this,
3831 * we'll end up waiting for the backlight off delay twice: once when we
3832 * do the manual sleep, and once when we disable the panel and wait for
3833 * the PP_STATUS bit to become zero.
3834 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003835 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02003836 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
3837 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003838 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02003839 /* Compute the divisor for the pp clock, simply match the Bspec
3840 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003841 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003842 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02003843 << PANEL_POWER_CYCLE_DELAY_SHIFT);
3844
3845 /* Haswell doesn't have any port selection bits for the panel
3846 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03003847 if (IS_VALLEYVIEW(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003848 if (dp_to_dig_port(intel_dp)->port == PORT_B)
3849 port_sel = PANEL_PORT_SELECT_DPB_VLV;
3850 else
3851 port_sel = PANEL_PORT_SELECT_DPC_VLV;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003852 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
3853 if (dp_to_dig_port(intel_dp)->port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03003854 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02003855 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03003856 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02003857 }
3858
Jesse Barnes453c5422013-03-28 09:55:41 -07003859 pp_on |= port_sel;
3860
3861 I915_WRITE(pp_on_reg, pp_on);
3862 I915_WRITE(pp_off_reg, pp_off);
3863 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02003864
Daniel Vetter67a54562012-10-20 20:57:45 +02003865 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07003866 I915_READ(pp_on_reg),
3867 I915_READ(pp_off_reg),
3868 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07003869}
3870
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05303871void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
3872{
3873 struct drm_i915_private *dev_priv = dev->dev_private;
3874 struct intel_encoder *encoder;
3875 struct intel_dp *intel_dp = NULL;
3876 struct intel_crtc_config *config = NULL;
3877 struct intel_crtc *intel_crtc = NULL;
3878 struct intel_connector *intel_connector = dev_priv->drrs.connector;
3879 u32 reg, val;
3880 enum edp_drrs_refresh_rate_type index = DRRS_HIGH_RR;
3881
3882 if (refresh_rate <= 0) {
3883 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
3884 return;
3885 }
3886
3887 if (intel_connector == NULL) {
3888 DRM_DEBUG_KMS("DRRS supported for eDP only.\n");
3889 return;
3890 }
3891
3892 if (INTEL_INFO(dev)->gen < 8 && intel_edp_is_psr_enabled(dev)) {
3893 DRM_DEBUG_KMS("DRRS is disabled as PSR is enabled\n");
3894 return;
3895 }
3896
3897 encoder = intel_attached_encoder(&intel_connector->base);
3898 intel_dp = enc_to_intel_dp(&encoder->base);
3899 intel_crtc = encoder->new_crtc;
3900
3901 if (!intel_crtc) {
3902 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
3903 return;
3904 }
3905
3906 config = &intel_crtc->config;
3907
3908 if (intel_dp->drrs_state.type < SEAMLESS_DRRS_SUPPORT) {
3909 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
3910 return;
3911 }
3912
3913 if (intel_connector->panel.downclock_mode->vrefresh == refresh_rate)
3914 index = DRRS_LOW_RR;
3915
3916 if (index == intel_dp->drrs_state.refresh_rate_type) {
3917 DRM_DEBUG_KMS(
3918 "DRRS requested for previously set RR...ignoring\n");
3919 return;
3920 }
3921
3922 if (!intel_crtc->active) {
3923 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
3924 return;
3925 }
3926
3927 if (INTEL_INFO(dev)->gen > 6 && INTEL_INFO(dev)->gen < 8) {
3928 reg = PIPECONF(intel_crtc->config.cpu_transcoder);
3929 val = I915_READ(reg);
3930 if (index > DRRS_HIGH_RR) {
3931 val |= PIPECONF_EDP_RR_MODE_SWITCH;
3932 intel_dp_set_m2_n2(intel_crtc, &config->dp_m2_n2);
3933 } else {
3934 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
3935 }
3936 I915_WRITE(reg, val);
3937 }
3938
3939 /*
3940 * mutex taken to ensure that there is no race between differnt
3941 * drrs calls trying to update refresh rate. This scenario may occur
3942 * in future when idleness detection based DRRS in kernel and
3943 * possible calls from user space to set differnt RR are made.
3944 */
3945
3946 mutex_lock(&intel_dp->drrs_state.mutex);
3947
3948 intel_dp->drrs_state.refresh_rate_type = index;
3949
3950 mutex_unlock(&intel_dp->drrs_state.mutex);
3951
3952 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
3953}
3954
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05303955static struct drm_display_mode *
3956intel_dp_drrs_init(struct intel_digital_port *intel_dig_port,
3957 struct intel_connector *intel_connector,
3958 struct drm_display_mode *fixed_mode)
3959{
3960 struct drm_connector *connector = &intel_connector->base;
3961 struct intel_dp *intel_dp = &intel_dig_port->dp;
3962 struct drm_device *dev = intel_dig_port->base.base.dev;
3963 struct drm_i915_private *dev_priv = dev->dev_private;
3964 struct drm_display_mode *downclock_mode = NULL;
3965
3966 if (INTEL_INFO(dev)->gen <= 6) {
3967 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
3968 return NULL;
3969 }
3970
3971 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
3972 DRM_INFO("VBT doesn't support DRRS\n");
3973 return NULL;
3974 }
3975
3976 downclock_mode = intel_find_panel_downclock
3977 (dev, fixed_mode, connector);
3978
3979 if (!downclock_mode) {
3980 DRM_INFO("DRRS not supported\n");
3981 return NULL;
3982 }
3983
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05303984 dev_priv->drrs.connector = intel_connector;
3985
3986 mutex_init(&intel_dp->drrs_state.mutex);
3987
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05303988 intel_dp->drrs_state.type = dev_priv->vbt.drrs_type;
3989
3990 intel_dp->drrs_state.refresh_rate_type = DRRS_HIGH_RR;
3991 DRM_INFO("seamless DRRS supported for eDP panel.\n");
3992 return downclock_mode;
3993}
3994
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003995static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003996 struct intel_connector *intel_connector,
3997 struct edp_power_seq *power_seq)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003998{
3999 struct drm_connector *connector = &intel_connector->base;
4000 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03004001 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4002 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004003 struct drm_i915_private *dev_priv = dev->dev_private;
4004 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304005 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004006 bool has_dpcd;
4007 struct drm_display_mode *scan;
4008 struct edid *edid;
4009
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304010 intel_dp->drrs_state.type = DRRS_NOT_SUPPORTED;
4011
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004012 if (!is_edp(intel_dp))
4013 return true;
4014
Paulo Zanoni63635212014-04-22 19:55:42 -03004015 /* The VDD bit needs a power domain reference, so if the bit is already
4016 * enabled when we boot, grab this reference. */
4017 if (edp_have_panel_vdd(intel_dp)) {
4018 enum intel_display_power_domain power_domain;
4019 power_domain = intel_display_port_power_domain(intel_encoder);
4020 intel_display_power_get(dev_priv, power_domain);
4021 }
4022
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004023 /* Cache DPCD and EDID for edp. */
Jani Nikula24f3e092014-03-17 16:43:36 +02004024 intel_edp_panel_vdd_on(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004025 has_dpcd = intel_dp_get_dpcd(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004026 edp_panel_vdd_off(intel_dp, false);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004027
4028 if (has_dpcd) {
4029 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
4030 dev_priv->no_aux_handshake =
4031 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
4032 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
4033 } else {
4034 /* if this fails, presume the device is a ghost */
4035 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004036 return false;
4037 }
4038
4039 /* We now know it's not a ghost, init power sequence regs. */
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004040 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, power_seq);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004041
Daniel Vetter060c8772014-03-21 23:22:35 +01004042 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02004043 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004044 if (edid) {
4045 if (drm_add_edid_modes(connector, edid)) {
4046 drm_mode_connector_update_edid_property(connector,
4047 edid);
4048 drm_edid_to_eld(connector, edid);
4049 } else {
4050 kfree(edid);
4051 edid = ERR_PTR(-EINVAL);
4052 }
4053 } else {
4054 edid = ERR_PTR(-ENOENT);
4055 }
4056 intel_connector->edid = edid;
4057
4058 /* prefer fixed mode from EDID if available */
4059 list_for_each_entry(scan, &connector->probed_modes, head) {
4060 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
4061 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304062 downclock_mode = intel_dp_drrs_init(
4063 intel_dig_port,
4064 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004065 break;
4066 }
4067 }
4068
4069 /* fallback to VBT if available for eDP */
4070 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
4071 fixed_mode = drm_mode_duplicate(dev,
4072 dev_priv->vbt.lfp_lvds_vbt_mode);
4073 if (fixed_mode)
4074 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
4075 }
Daniel Vetter060c8772014-03-21 23:22:35 +01004076 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004077
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304078 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004079 intel_panel_setup_backlight(connector);
4080
4081 return true;
4082}
4083
Paulo Zanoni16c25532013-06-12 17:27:25 -03004084bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004085intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
4086 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004087{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004088 struct drm_connector *connector = &intel_connector->base;
4089 struct intel_dp *intel_dp = &intel_dig_port->dp;
4090 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4091 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004092 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02004093 enum port port = intel_dig_port->port;
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004094 struct edp_power_seq power_seq = { 0 };
Jani Nikula0b998362014-03-14 16:51:17 +02004095 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004096
Damien Lespiauec5b01d2014-01-21 13:35:39 +00004097 /* intel_dp vfuncs */
4098 if (IS_VALLEYVIEW(dev))
4099 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
4100 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
4101 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
4102 else if (HAS_PCH_SPLIT(dev))
4103 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
4104 else
4105 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
4106
Damien Lespiau153b1102014-01-21 13:37:15 +00004107 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
4108
Daniel Vetter07679352012-09-06 22:15:42 +02004109 /* Preserve the current hw state. */
4110 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03004111 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00004112
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004113 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05304114 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004115 else
4116 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04004117
Imre Deakf7d24902013-05-08 13:14:05 +03004118 /*
4119 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
4120 * for DP the encoder type can be set by the caller to
4121 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
4122 */
4123 if (type == DRM_MODE_CONNECTOR_eDP)
4124 intel_encoder->type = INTEL_OUTPUT_EDP;
4125
Imre Deake7281ea2013-05-08 13:14:08 +03004126 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
4127 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
4128 port_name(port));
4129
Adam Jacksonb3295302010-07-16 14:46:28 -04004130 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004131 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
4132
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004133 connector->interlace_allowed = true;
4134 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08004135
Daniel Vetter66a92782012-07-12 20:08:18 +02004136 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01004137 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08004138
Chris Wilsondf0e9242010-09-09 16:20:55 +01004139 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004140 drm_sysfs_connector_add(connector);
4141
Paulo Zanoniaffa9352012-11-23 15:30:39 -02004142 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02004143 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
4144 else
4145 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02004146 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02004147
Jani Nikula0b998362014-03-14 16:51:17 +02004148 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004149 switch (port) {
4150 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05004151 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004152 break;
4153 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05004154 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004155 break;
4156 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05004157 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004158 break;
4159 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05004160 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004161 break;
4162 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00004163 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004164 }
4165
Imre Deakdada1a92014-01-29 13:25:41 +02004166 if (is_edp(intel_dp)) {
4167 intel_dp_init_panel_power_timestamps(intel_dp);
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004168 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
Imre Deakdada1a92014-01-29 13:25:41 +02004169 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004170
Jani Nikula9d1a1032014-03-14 16:51:15 +02004171 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10004172
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03004173 intel_dp->psr_setup_done = false;
4174
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004175 if (!intel_edp_init_connector(intel_dp, intel_connector, &power_seq)) {
Jani Nikula0b998362014-03-14 16:51:17 +02004176 drm_dp_aux_unregister_i2c_bus(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004177 if (is_edp(intel_dp)) {
4178 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4179 mutex_lock(&dev->mode_config.mutex);
Daniel Vetter4be73782014-01-17 14:39:48 +01004180 edp_panel_vdd_off_sync(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004181 mutex_unlock(&dev->mode_config.mutex);
4182 }
Paulo Zanonib2f246a2013-06-12 17:27:26 -03004183 drm_sysfs_connector_remove(connector);
4184 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03004185 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03004186 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004187
Chris Wilsonf6849602010-09-19 09:29:33 +01004188 intel_dp_add_properties(intel_dp, connector);
4189
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004190 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
4191 * 0xd. Failure to do so will result in spurious interrupts being
4192 * generated on the port when a cable is not attached.
4193 */
4194 if (IS_G4X(dev) && !IS_GM45(dev)) {
4195 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
4196 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
4197 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03004198
4199 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004200}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004201
4202void
4203intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
4204{
4205 struct intel_digital_port *intel_dig_port;
4206 struct intel_encoder *intel_encoder;
4207 struct drm_encoder *encoder;
4208 struct intel_connector *intel_connector;
4209
Daniel Vetterb14c5672013-09-19 12:18:32 +02004210 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004211 if (!intel_dig_port)
4212 return;
4213
Daniel Vetterb14c5672013-09-19 12:18:32 +02004214 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004215 if (!intel_connector) {
4216 kfree(intel_dig_port);
4217 return;
4218 }
4219
4220 intel_encoder = &intel_dig_port->base;
4221 encoder = &intel_encoder->base;
4222
4223 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
4224 DRM_MODE_ENCODER_TMDS);
4225
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004226 intel_encoder->compute_config = intel_dp_compute_config;
Daniel Vetterb934223d2013-07-21 21:37:05 +02004227 intel_encoder->mode_set = intel_dp_mode_set;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004228 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004229 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07004230 intel_encoder->get_config = intel_dp_get_config;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03004231 if (IS_CHERRYVIEW(dev)) {
4232 intel_encoder->pre_enable = chv_pre_enable_dp;
4233 intel_encoder->enable = vlv_enable_dp;
4234 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03004235 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03004236 intel_encoder->pre_enable = vlv_pre_enable_dp;
4237 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03004238 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03004239 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03004240 intel_encoder->pre_enable = g4x_pre_enable_dp;
4241 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03004242 intel_encoder->post_disable = g4x_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03004243 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004244
Paulo Zanoni174edf12012-10-26 19:05:50 -02004245 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004246 intel_dig_port->dp.output_reg = output_reg;
4247
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004248 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004249 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Ville Syrjäläbc079e82014-03-03 16:15:28 +02004250 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004251 intel_encoder->hot_plug = intel_dp_hot_plug;
4252
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004253 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
4254 drm_encoder_cleanup(encoder);
4255 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03004256 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004257 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004258}