blob: df8d2f127508dbbe262c65295c6f914d3b5eba01 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Andrey Smetanind62caab2015-11-10 15:36:33 +030022#include "lapic.h"
Avi Kivitye4956062007-06-28 14:15:57 -040023
Avi Kivityedf88412007-12-16 11:02:48 +020024#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020026#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#include <linux/mm.h>
28#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040029#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020030#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070031#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040032#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040034#include <linux/tboot.h>
Jan Kiszkaf4124502014-03-07 20:03:13 +010035#include <linux/hrtimer.h>
Josh Poimboeufc207aee2017-06-28 10:11:06 -050036#include <linux/frame.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030037#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030038#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040039
Feng Wu28b835d2015-09-18 22:29:54 +080040#include <asm/cpu.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080041#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080042#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020043#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020044#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080045#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020046#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020047#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010048#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080049#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010050#include <asm/apic.h>
Feng Wuefc64402015-09-18 22:29:51 +080051#include <asm/irq_remapping.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070052#include <asm/mmu_context.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080053
Marcelo Tosatti229456f2009-06-17 09:22:14 -030054#include "trace.h"
Wei Huang25462f7f2015-06-19 15:45:05 +020055#include "pmu.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030056
Avi Kivity4ecac3f2008-05-13 13:23:38 +030057#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040058#define __ex_clear(x, reg) \
59 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030060
Avi Kivity6aa8b732006-12-10 02:21:36 -080061MODULE_AUTHOR("Qumranet");
62MODULE_LICENSE("GPL");
63
Josh Triplette9bda3b2012-03-20 23:33:51 -070064static const struct x86_cpu_id vmx_cpu_id[] = {
65 X86_FEATURE_MATCH(X86_FEATURE_VMX),
66 {}
67};
68MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
69
Rusty Russell476bc002012-01-13 09:32:18 +103070static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020071module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080072
Rusty Russell476bc002012-01-13 09:32:18 +103073static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020074module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020075
Rusty Russell476bc002012-01-13 09:32:18 +103076static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020077module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080078
Rusty Russell476bc002012-01-13 09:32:18 +103079static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070080module_param_named(unrestricted_guest,
81 enable_unrestricted_guest, bool, S_IRUGO);
82
Xudong Hao83c3a332012-05-28 19:33:35 +080083static bool __read_mostly enable_ept_ad_bits = 1;
84module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
85
Avi Kivitya27685c2012-06-12 20:30:18 +030086static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020087module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030088
Rusty Russell476bc002012-01-13 09:32:18 +103089static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030090module_param(fasteoi, bool, S_IRUGO);
91
Yang Zhang5a717852013-04-11 19:25:16 +080092static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080093module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080094
Abel Gordonabc4fc52013-04-18 14:35:25 +030095static bool __read_mostly enable_shadow_vmcs = 1;
96module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030097/*
98 * If nested=1, nested virtualization is supported, i.e., guests may use
99 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
100 * use VMX instructions.
101 */
Rusty Russell476bc002012-01-13 09:32:18 +1030102static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300103module_param(nested, bool, S_IRUGO);
104
Wanpeng Li20300092014-12-02 19:14:59 +0800105static u64 __read_mostly host_xss;
106
Kai Huang843e4332015-01-28 10:54:28 +0800107static bool __read_mostly enable_pml = 1;
108module_param_named(pml, enable_pml, bool, S_IRUGO);
109
Haozhong Zhang64903d62015-10-20 15:39:09 +0800110#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
111
Yunhong Jiang64672c92016-06-13 14:19:59 -0700112/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
113static int __read_mostly cpu_preemption_timer_multi;
114static bool __read_mostly enable_preemption_timer = 1;
115#ifdef CONFIG_X86_64
116module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
117#endif
118
Gleb Natapov50378782013-02-04 16:00:28 +0200119#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
120#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200121#define KVM_VM_CR0_ALWAYS_ON \
122 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200123#define KVM_CR4_GUEST_OWNED_BITS \
124 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Andy Lutomirski52ce3c22014-10-07 17:16:21 -0700125 | X86_CR4_OSXMMEXCPT | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200126
Avi Kivitycdc0e242009-12-06 17:21:14 +0200127#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
128#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
129
Avi Kivity78ac8b42010-04-08 18:19:35 +0300130#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
131
Jan Kiszkaf4124502014-03-07 20:03:13 +0100132#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
133
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800134/*
Jan Dakinevich16c2aec2016-10-28 07:00:30 +0300135 * Hyper-V requires all of these, so mark them as supported even though
136 * they are just treated the same as all-context.
137 */
138#define VMX_VPID_EXTENT_SUPPORTED_MASK \
139 (VMX_VPID_EXTENT_INDIVIDUAL_ADDR_BIT | \
140 VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT | \
141 VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT | \
142 VMX_VPID_EXTENT_SINGLE_NON_GLOBAL_BIT)
143
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800144/*
145 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
146 * ple_gap: upper bound on the amount of time between two successive
147 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500148 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800149 * ple_window: upper bound on the amount of time a guest is allowed to execute
150 * in a PAUSE loop. Tests indicate that most spinlocks are held for
151 * less than 2^12 cycles
152 * Time is measured based on a counter that runs at the same rate as the TSC,
153 * refer SDM volume 3b section 21.6.13 & 22.1.3.
154 */
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200155#define KVM_VMX_DEFAULT_PLE_GAP 128
156#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
157#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW 2
158#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
159#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX \
160 INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW
161
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800162static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
163module_param(ple_gap, int, S_IRUGO);
164
165static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
166module_param(ple_window, int, S_IRUGO);
167
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200168/* Default doubles per-vcpu window every exit. */
169static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
170module_param(ple_window_grow, int, S_IRUGO);
171
172/* Default resets per-vcpu window every exit to ple_window. */
173static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
174module_param(ple_window_shrink, int, S_IRUGO);
175
176/* Default is to compute the maximum so we can never overflow. */
177static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
178static int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
179module_param(ple_window_max, int, S_IRUGO);
180
Avi Kivity83287ea422012-09-16 15:10:57 +0300181extern const ulong vmx_return;
182
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200183#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300184#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300185
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400186struct vmcs {
187 u32 revision_id;
188 u32 abort;
189 char data[0];
190};
191
Nadav Har'Eld462b812011-05-24 15:26:10 +0300192/*
193 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
194 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
195 * loaded on this CPU (so we can clear them if the CPU goes down).
196 */
197struct loaded_vmcs {
198 struct vmcs *vmcs;
Jim Mattson355f4fb2016-10-28 08:29:39 -0700199 struct vmcs *shadow_vmcs;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300200 int cpu;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +0200201 bool launched;
202 bool nmi_known_unmasked;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300203 struct list_head loaded_vmcss_on_cpu_link;
204};
205
Avi Kivity26bb0982009-09-07 11:14:12 +0300206struct shared_msr_entry {
207 unsigned index;
208 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200209 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300210};
211
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300212/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300213 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
214 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
215 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
216 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
217 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
218 * More than one of these structures may exist, if L1 runs multiple L2 guests.
219 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
220 * underlying hardware which will be used to run L2.
221 * This structure is packed to ensure that its layout is identical across
222 * machines (necessary for live migration).
223 * If there are changes in this struct, VMCS12_REVISION must be changed.
224 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300225typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300226struct __packed vmcs12 {
227 /* According to the Intel spec, a VMCS region must start with the
228 * following two fields. Then follow implementation-specific data.
229 */
230 u32 revision_id;
231 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300232
Nadav Har'El27d6c862011-05-25 23:06:59 +0300233 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
234 u32 padding[7]; /* room for future expansion */
235
Nadav Har'El22bd0352011-05-25 23:05:57 +0300236 u64 io_bitmap_a;
237 u64 io_bitmap_b;
238 u64 msr_bitmap;
239 u64 vm_exit_msr_store_addr;
240 u64 vm_exit_msr_load_addr;
241 u64 vm_entry_msr_load_addr;
242 u64 tsc_offset;
243 u64 virtual_apic_page_addr;
244 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800245 u64 posted_intr_desc_addr;
Bandan Das27c42a12017-08-03 15:54:42 -0400246 u64 vm_function_control;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300247 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800248 u64 eoi_exit_bitmap0;
249 u64 eoi_exit_bitmap1;
250 u64 eoi_exit_bitmap2;
251 u64 eoi_exit_bitmap3;
Bandan Das41ab9372017-08-03 15:54:43 -0400252 u64 eptp_list_address;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800253 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300254 u64 guest_physical_address;
255 u64 vmcs_link_pointer;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400256 u64 pml_address;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300257 u64 guest_ia32_debugctl;
258 u64 guest_ia32_pat;
259 u64 guest_ia32_efer;
260 u64 guest_ia32_perf_global_ctrl;
261 u64 guest_pdptr0;
262 u64 guest_pdptr1;
263 u64 guest_pdptr2;
264 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100265 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300266 u64 host_ia32_pat;
267 u64 host_ia32_efer;
268 u64 host_ia32_perf_global_ctrl;
269 u64 padding64[8]; /* room for future expansion */
270 /*
271 * To allow migration of L1 (complete with its L2 guests) between
272 * machines of different natural widths (32 or 64 bit), we cannot have
273 * unsigned long fields with no explict size. We use u64 (aliased
274 * natural_width) instead. Luckily, x86 is little-endian.
275 */
276 natural_width cr0_guest_host_mask;
277 natural_width cr4_guest_host_mask;
278 natural_width cr0_read_shadow;
279 natural_width cr4_read_shadow;
280 natural_width cr3_target_value0;
281 natural_width cr3_target_value1;
282 natural_width cr3_target_value2;
283 natural_width cr3_target_value3;
284 natural_width exit_qualification;
285 natural_width guest_linear_address;
286 natural_width guest_cr0;
287 natural_width guest_cr3;
288 natural_width guest_cr4;
289 natural_width guest_es_base;
290 natural_width guest_cs_base;
291 natural_width guest_ss_base;
292 natural_width guest_ds_base;
293 natural_width guest_fs_base;
294 natural_width guest_gs_base;
295 natural_width guest_ldtr_base;
296 natural_width guest_tr_base;
297 natural_width guest_gdtr_base;
298 natural_width guest_idtr_base;
299 natural_width guest_dr7;
300 natural_width guest_rsp;
301 natural_width guest_rip;
302 natural_width guest_rflags;
303 natural_width guest_pending_dbg_exceptions;
304 natural_width guest_sysenter_esp;
305 natural_width guest_sysenter_eip;
306 natural_width host_cr0;
307 natural_width host_cr3;
308 natural_width host_cr4;
309 natural_width host_fs_base;
310 natural_width host_gs_base;
311 natural_width host_tr_base;
312 natural_width host_gdtr_base;
313 natural_width host_idtr_base;
314 natural_width host_ia32_sysenter_esp;
315 natural_width host_ia32_sysenter_eip;
316 natural_width host_rsp;
317 natural_width host_rip;
318 natural_width paddingl[8]; /* room for future expansion */
319 u32 pin_based_vm_exec_control;
320 u32 cpu_based_vm_exec_control;
321 u32 exception_bitmap;
322 u32 page_fault_error_code_mask;
323 u32 page_fault_error_code_match;
324 u32 cr3_target_count;
325 u32 vm_exit_controls;
326 u32 vm_exit_msr_store_count;
327 u32 vm_exit_msr_load_count;
328 u32 vm_entry_controls;
329 u32 vm_entry_msr_load_count;
330 u32 vm_entry_intr_info_field;
331 u32 vm_entry_exception_error_code;
332 u32 vm_entry_instruction_len;
333 u32 tpr_threshold;
334 u32 secondary_vm_exec_control;
335 u32 vm_instruction_error;
336 u32 vm_exit_reason;
337 u32 vm_exit_intr_info;
338 u32 vm_exit_intr_error_code;
339 u32 idt_vectoring_info_field;
340 u32 idt_vectoring_error_code;
341 u32 vm_exit_instruction_len;
342 u32 vmx_instruction_info;
343 u32 guest_es_limit;
344 u32 guest_cs_limit;
345 u32 guest_ss_limit;
346 u32 guest_ds_limit;
347 u32 guest_fs_limit;
348 u32 guest_gs_limit;
349 u32 guest_ldtr_limit;
350 u32 guest_tr_limit;
351 u32 guest_gdtr_limit;
352 u32 guest_idtr_limit;
353 u32 guest_es_ar_bytes;
354 u32 guest_cs_ar_bytes;
355 u32 guest_ss_ar_bytes;
356 u32 guest_ds_ar_bytes;
357 u32 guest_fs_ar_bytes;
358 u32 guest_gs_ar_bytes;
359 u32 guest_ldtr_ar_bytes;
360 u32 guest_tr_ar_bytes;
361 u32 guest_interruptibility_info;
362 u32 guest_activity_state;
363 u32 guest_sysenter_cs;
364 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100365 u32 vmx_preemption_timer_value;
366 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300367 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800368 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300369 u16 guest_es_selector;
370 u16 guest_cs_selector;
371 u16 guest_ss_selector;
372 u16 guest_ds_selector;
373 u16 guest_fs_selector;
374 u16 guest_gs_selector;
375 u16 guest_ldtr_selector;
376 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800377 u16 guest_intr_status;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400378 u16 guest_pml_index;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300379 u16 host_es_selector;
380 u16 host_cs_selector;
381 u16 host_ss_selector;
382 u16 host_ds_selector;
383 u16 host_fs_selector;
384 u16 host_gs_selector;
385 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300386};
387
388/*
389 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
390 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
391 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
392 */
393#define VMCS12_REVISION 0x11e57ed0
394
395/*
396 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
397 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
398 * current implementation, 4K are reserved to avoid future complications.
399 */
400#define VMCS12_SIZE 0x1000
401
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300402/* Used to remember the last vmcs02 used for some recently used vmcs12s */
403struct vmcs02_list {
404 struct list_head list;
405 gpa_t vmptr;
406 struct loaded_vmcs vmcs02;
407};
408
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300409/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300410 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
411 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
412 */
413struct nested_vmx {
414 /* Has the level1 guest done vmxon? */
415 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400416 gpa_t vmxon_ptr;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400417 bool pml_full;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300418
419 /* The guest-physical address of the current VMCS L1 keeps for L2 */
420 gpa_t current_vmptr;
David Matlack4f2777b2016-07-13 17:16:37 -0700421 /*
422 * Cache of the guest's VMCS, existing outside of guest memory.
423 * Loaded from guest memory during VMPTRLD. Flushed to guest
David Matlack8ca44e82017-08-01 14:00:39 -0700424 * memory during VMCLEAR and VMPTRLD.
David Matlack4f2777b2016-07-13 17:16:37 -0700425 */
426 struct vmcs12 *cached_vmcs12;
Abel Gordon012f83c2013-04-18 14:39:25 +0300427 /*
428 * Indicates if the shadow vmcs must be updated with the
429 * data hold by vmcs12
430 */
431 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300432
433 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
434 struct list_head vmcs02_pool;
435 int vmcs02_num;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +0200436 bool change_vmcs01_virtual_x2apic_mode;
Nadav Har'El644d7112011-05-25 23:12:35 +0300437 /* L2 must run next, and mustn't decide to exit to L1. */
438 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300439 /*
440 * Guest pages referred to in vmcs02 with host-physical pointers, so
441 * we must keep them pinned while L2 runs.
442 */
443 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800444 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800445 struct page *pi_desc_page;
446 struct pi_desc *pi_desc;
447 bool pi_pending;
448 u16 posted_intr_nv;
Jan Kiszkaf4124502014-03-07 20:03:13 +0100449
Radim Krčmářd048c092016-08-08 20:16:22 +0200450 unsigned long *msr_bitmap;
451
Jan Kiszkaf4124502014-03-07 20:03:13 +0100452 struct hrtimer preemption_timer;
453 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200454
455 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
456 u64 vmcs01_debugctl;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800457
Wanpeng Li5c614b32015-10-13 09:18:36 -0700458 u16 vpid02;
459 u16 last_vpid;
460
David Matlack0115f9c2016-11-29 18:14:06 -0800461 /*
462 * We only store the "true" versions of the VMX capability MSRs. We
463 * generate the "non-true" versions by setting the must-be-1 bits
464 * according to the SDM.
465 */
Wincy Vanb9c237b2015-02-03 23:56:30 +0800466 u32 nested_vmx_procbased_ctls_low;
467 u32 nested_vmx_procbased_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800468 u32 nested_vmx_secondary_ctls_low;
469 u32 nested_vmx_secondary_ctls_high;
470 u32 nested_vmx_pinbased_ctls_low;
471 u32 nested_vmx_pinbased_ctls_high;
472 u32 nested_vmx_exit_ctls_low;
473 u32 nested_vmx_exit_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800474 u32 nested_vmx_entry_ctls_low;
475 u32 nested_vmx_entry_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800476 u32 nested_vmx_misc_low;
477 u32 nested_vmx_misc_high;
478 u32 nested_vmx_ept_caps;
Wanpeng Li99b83ac2015-10-13 09:12:21 -0700479 u32 nested_vmx_vpid_caps;
David Matlack62cc6b9d2016-11-29 18:14:07 -0800480 u64 nested_vmx_basic;
481 u64 nested_vmx_cr0_fixed0;
482 u64 nested_vmx_cr0_fixed1;
483 u64 nested_vmx_cr4_fixed0;
484 u64 nested_vmx_cr4_fixed1;
485 u64 nested_vmx_vmcs_enum;
Bandan Das27c42a12017-08-03 15:54:42 -0400486 u64 nested_vmx_vmfunc_controls;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300487};
488
Yang Zhang01e439b2013-04-11 19:25:12 +0800489#define POSTED_INTR_ON 0
Feng Wuebbfc762015-09-18 22:29:46 +0800490#define POSTED_INTR_SN 1
491
Yang Zhang01e439b2013-04-11 19:25:12 +0800492/* Posted-Interrupt Descriptor */
493struct pi_desc {
494 u32 pir[8]; /* Posted interrupt requested */
Feng Wu6ef15222015-09-18 22:29:45 +0800495 union {
496 struct {
497 /* bit 256 - Outstanding Notification */
498 u16 on : 1,
499 /* bit 257 - Suppress Notification */
500 sn : 1,
501 /* bit 271:258 - Reserved */
502 rsvd_1 : 14;
503 /* bit 279:272 - Notification Vector */
504 u8 nv;
505 /* bit 287:280 - Reserved */
506 u8 rsvd_2;
507 /* bit 319:288 - Notification Destination */
508 u32 ndst;
509 };
510 u64 control;
511 };
512 u32 rsvd[6];
Yang Zhang01e439b2013-04-11 19:25:12 +0800513} __aligned(64);
514
Yang Zhanga20ed542013-04-11 19:25:15 +0800515static bool pi_test_and_set_on(struct pi_desc *pi_desc)
516{
517 return test_and_set_bit(POSTED_INTR_ON,
518 (unsigned long *)&pi_desc->control);
519}
520
521static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
522{
523 return test_and_clear_bit(POSTED_INTR_ON,
524 (unsigned long *)&pi_desc->control);
525}
526
527static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
528{
529 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
530}
531
Feng Wuebbfc762015-09-18 22:29:46 +0800532static inline void pi_clear_sn(struct pi_desc *pi_desc)
533{
534 return clear_bit(POSTED_INTR_SN,
535 (unsigned long *)&pi_desc->control);
536}
537
538static inline void pi_set_sn(struct pi_desc *pi_desc)
539{
540 return set_bit(POSTED_INTR_SN,
541 (unsigned long *)&pi_desc->control);
542}
543
Paolo Bonziniad361092016-09-20 16:15:05 +0200544static inline void pi_clear_on(struct pi_desc *pi_desc)
545{
546 clear_bit(POSTED_INTR_ON,
547 (unsigned long *)&pi_desc->control);
548}
549
Feng Wuebbfc762015-09-18 22:29:46 +0800550static inline int pi_test_on(struct pi_desc *pi_desc)
551{
552 return test_bit(POSTED_INTR_ON,
553 (unsigned long *)&pi_desc->control);
554}
555
556static inline int pi_test_sn(struct pi_desc *pi_desc)
557{
558 return test_bit(POSTED_INTR_SN,
559 (unsigned long *)&pi_desc->control);
560}
561
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400562struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000563 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300564 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300565 u8 fail;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300566 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200567 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200568 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300569 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400570 int nmsrs;
571 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800572 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400573#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300574 u64 msr_host_kernel_gs_base;
575 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400576#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200577 u32 vm_entry_controls_shadow;
578 u32 vm_exit_controls_shadow;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300579 /*
580 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
581 * non-nested (L1) guest, it always points to vmcs01. For a nested
582 * guest (L2), it points to a different VMCS.
583 */
584 struct loaded_vmcs vmcs01;
585 struct loaded_vmcs *loaded_vmcs;
586 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300587 struct msr_autoload {
588 unsigned nr;
589 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
590 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
591 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400592 struct {
593 int loaded;
594 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300595#ifdef CONFIG_X86_64
596 u16 ds_sel, es_sel;
597#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200598 int gs_ldt_reload_needed;
599 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000600 u64 msr_host_bndcfgs;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -0700601 unsigned long vmcs_host_cr3; /* May not match real cr3 */
Andy Lutomirskid974baa2014-10-08 09:02:13 -0700602 unsigned long vmcs_host_cr4; /* May not match real cr4 */
Mike Dayd77c26f2007-10-08 09:02:08 -0400603 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200604 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300605 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300606 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300607 struct kvm_segment segs[8];
608 } rmode;
609 struct {
610 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300611 struct kvm_save_segment {
612 u16 selector;
613 unsigned long base;
614 u32 limit;
615 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300616 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300617 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800618 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300619 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200620
Andi Kleena0861c02009-06-08 17:37:09 +0800621 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800622
Yang Zhang01e439b2013-04-11 19:25:12 +0800623 /* Posted interrupt descriptor */
624 struct pi_desc pi_desc;
625
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300626 /* Support for a guest hypervisor (nested VMX) */
627 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200628
629 /* Dynamic PLE window. */
630 int ple_window;
631 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +0800632
633 /* Support for PML */
634#define PML_ENTITY_NUM 512
635 struct page *pml_pg;
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800636
Yunhong Jiang64672c92016-06-13 14:19:59 -0700637 /* apic deadline value in host tsc */
638 u64 hv_deadline_tsc;
639
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800640 u64 current_tsc_ratio;
Xiao Guangrong1be0e612016-03-22 16:51:18 +0800641
642 bool guest_pkru_valid;
643 u32 guest_pkru;
644 u32 host_pkru;
Haozhong Zhang3b840802016-06-22 14:59:54 +0800645
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800646 /*
647 * Only bits masked by msr_ia32_feature_control_valid_bits can be set in
648 * msr_ia32_feature_control. FEATURE_CONTROL_LOCKED is always included
649 * in msr_ia32_feature_control_valid_bits.
650 */
Haozhong Zhang3b840802016-06-22 14:59:54 +0800651 u64 msr_ia32_feature_control;
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800652 u64 msr_ia32_feature_control_valid_bits;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400653};
654
Avi Kivity2fb92db2011-04-27 19:42:18 +0300655enum segment_cache_field {
656 SEG_FIELD_SEL = 0,
657 SEG_FIELD_BASE = 1,
658 SEG_FIELD_LIMIT = 2,
659 SEG_FIELD_AR = 3,
660
661 SEG_FIELD_NR = 4
662};
663
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400664static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
665{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000666 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400667}
668
Feng Wuefc64402015-09-18 22:29:51 +0800669static struct pi_desc *vcpu_to_pi_desc(struct kvm_vcpu *vcpu)
670{
671 return &(to_vmx(vcpu)->pi_desc);
672}
673
Nadav Har'El22bd0352011-05-25 23:05:57 +0300674#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
675#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
676#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
677 [number##_HIGH] = VMCS12_OFFSET(name)+4
678
Abel Gordon4607c2d2013-04-18 14:35:55 +0300679
Bandan Dasfe2b2012014-04-21 15:20:14 -0400680static unsigned long shadow_read_only_fields[] = {
Abel Gordon4607c2d2013-04-18 14:35:55 +0300681 /*
682 * We do NOT shadow fields that are modified when L0
683 * traps and emulates any vmx instruction (e.g. VMPTRLD,
684 * VMXON...) executed by L1.
685 * For example, VM_INSTRUCTION_ERROR is read
686 * by L1 if a vmx instruction fails (part of the error path).
687 * Note the code assumes this logic. If for some reason
688 * we start shadowing these fields then we need to
689 * force a shadow sync when L0 emulates vmx instructions
690 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
691 * by nested_vmx_failValid)
692 */
693 VM_EXIT_REASON,
694 VM_EXIT_INTR_INFO,
695 VM_EXIT_INSTRUCTION_LEN,
696 IDT_VECTORING_INFO_FIELD,
697 IDT_VECTORING_ERROR_CODE,
698 VM_EXIT_INTR_ERROR_CODE,
699 EXIT_QUALIFICATION,
700 GUEST_LINEAR_ADDRESS,
701 GUEST_PHYSICAL_ADDRESS
702};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400703static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300704 ARRAY_SIZE(shadow_read_only_fields);
705
Bandan Dasfe2b2012014-04-21 15:20:14 -0400706static unsigned long shadow_read_write_fields[] = {
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800707 TPR_THRESHOLD,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300708 GUEST_RIP,
709 GUEST_RSP,
710 GUEST_CR0,
711 GUEST_CR3,
712 GUEST_CR4,
713 GUEST_INTERRUPTIBILITY_INFO,
714 GUEST_RFLAGS,
715 GUEST_CS_SELECTOR,
716 GUEST_CS_AR_BYTES,
717 GUEST_CS_LIMIT,
718 GUEST_CS_BASE,
719 GUEST_ES_BASE,
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100720 GUEST_BNDCFGS,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300721 CR0_GUEST_HOST_MASK,
722 CR0_READ_SHADOW,
723 CR4_READ_SHADOW,
724 TSC_OFFSET,
725 EXCEPTION_BITMAP,
726 CPU_BASED_VM_EXEC_CONTROL,
727 VM_ENTRY_EXCEPTION_ERROR_CODE,
728 VM_ENTRY_INTR_INFO_FIELD,
729 VM_ENTRY_INSTRUCTION_LEN,
730 VM_ENTRY_EXCEPTION_ERROR_CODE,
731 HOST_FS_BASE,
732 HOST_GS_BASE,
733 HOST_FS_SELECTOR,
734 HOST_GS_SELECTOR
735};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400736static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300737 ARRAY_SIZE(shadow_read_write_fields);
738
Mathias Krause772e0312012-08-30 01:30:19 +0200739static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300740 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +0800741 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300742 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
743 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
744 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
745 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
746 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
747 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
748 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
749 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +0800750 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Bandan Dasc5f983f2017-05-05 15:25:14 -0400751 FIELD(GUEST_PML_INDEX, guest_pml_index),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300752 FIELD(HOST_ES_SELECTOR, host_es_selector),
753 FIELD(HOST_CS_SELECTOR, host_cs_selector),
754 FIELD(HOST_SS_SELECTOR, host_ss_selector),
755 FIELD(HOST_DS_SELECTOR, host_ds_selector),
756 FIELD(HOST_FS_SELECTOR, host_fs_selector),
757 FIELD(HOST_GS_SELECTOR, host_gs_selector),
758 FIELD(HOST_TR_SELECTOR, host_tr_selector),
759 FIELD64(IO_BITMAP_A, io_bitmap_a),
760 FIELD64(IO_BITMAP_B, io_bitmap_b),
761 FIELD64(MSR_BITMAP, msr_bitmap),
762 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
763 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
764 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
765 FIELD64(TSC_OFFSET, tsc_offset),
766 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
767 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +0800768 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Bandan Das27c42a12017-08-03 15:54:42 -0400769 FIELD64(VM_FUNCTION_CONTROL, vm_function_control),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300770 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +0800771 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
772 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
773 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
774 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Bandan Das41ab9372017-08-03 15:54:43 -0400775 FIELD64(EPTP_LIST_ADDRESS, eptp_list_address),
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800776 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300777 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
778 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
Bandan Dasc5f983f2017-05-05 15:25:14 -0400779 FIELD64(PML_ADDRESS, pml_address),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300780 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
781 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
782 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
783 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
784 FIELD64(GUEST_PDPTR0, guest_pdptr0),
785 FIELD64(GUEST_PDPTR1, guest_pdptr1),
786 FIELD64(GUEST_PDPTR2, guest_pdptr2),
787 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100788 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300789 FIELD64(HOST_IA32_PAT, host_ia32_pat),
790 FIELD64(HOST_IA32_EFER, host_ia32_efer),
791 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
792 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
793 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
794 FIELD(EXCEPTION_BITMAP, exception_bitmap),
795 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
796 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
797 FIELD(CR3_TARGET_COUNT, cr3_target_count),
798 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
799 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
800 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
801 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
802 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
803 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
804 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
805 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
806 FIELD(TPR_THRESHOLD, tpr_threshold),
807 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
808 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
809 FIELD(VM_EXIT_REASON, vm_exit_reason),
810 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
811 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
812 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
813 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
814 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
815 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
816 FIELD(GUEST_ES_LIMIT, guest_es_limit),
817 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
818 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
819 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
820 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
821 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
822 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
823 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
824 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
825 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
826 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
827 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
828 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
829 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
830 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
831 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
832 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
833 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
834 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
835 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
836 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
837 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100838 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300839 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
840 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
841 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
842 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
843 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
844 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
845 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
846 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
847 FIELD(EXIT_QUALIFICATION, exit_qualification),
848 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
849 FIELD(GUEST_CR0, guest_cr0),
850 FIELD(GUEST_CR3, guest_cr3),
851 FIELD(GUEST_CR4, guest_cr4),
852 FIELD(GUEST_ES_BASE, guest_es_base),
853 FIELD(GUEST_CS_BASE, guest_cs_base),
854 FIELD(GUEST_SS_BASE, guest_ss_base),
855 FIELD(GUEST_DS_BASE, guest_ds_base),
856 FIELD(GUEST_FS_BASE, guest_fs_base),
857 FIELD(GUEST_GS_BASE, guest_gs_base),
858 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
859 FIELD(GUEST_TR_BASE, guest_tr_base),
860 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
861 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
862 FIELD(GUEST_DR7, guest_dr7),
863 FIELD(GUEST_RSP, guest_rsp),
864 FIELD(GUEST_RIP, guest_rip),
865 FIELD(GUEST_RFLAGS, guest_rflags),
866 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
867 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
868 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
869 FIELD(HOST_CR0, host_cr0),
870 FIELD(HOST_CR3, host_cr3),
871 FIELD(HOST_CR4, host_cr4),
872 FIELD(HOST_FS_BASE, host_fs_base),
873 FIELD(HOST_GS_BASE, host_gs_base),
874 FIELD(HOST_TR_BASE, host_tr_base),
875 FIELD(HOST_GDTR_BASE, host_gdtr_base),
876 FIELD(HOST_IDTR_BASE, host_idtr_base),
877 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
878 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
879 FIELD(HOST_RSP, host_rsp),
880 FIELD(HOST_RIP, host_rip),
881};
Nadav Har'El22bd0352011-05-25 23:05:57 +0300882
883static inline short vmcs_field_to_offset(unsigned long field)
884{
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100885 BUILD_BUG_ON(ARRAY_SIZE(vmcs_field_to_offset_table) > SHRT_MAX);
886
887 if (field >= ARRAY_SIZE(vmcs_field_to_offset_table) ||
888 vmcs_field_to_offset_table[field] == 0)
889 return -ENOENT;
890
Nadav Har'El22bd0352011-05-25 23:05:57 +0300891 return vmcs_field_to_offset_table[field];
892}
893
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300894static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
895{
David Matlack4f2777b2016-07-13 17:16:37 -0700896 return to_vmx(vcpu)->nested.cached_vmcs12;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300897}
898
Peter Feiner995f00a2017-06-30 17:26:32 -0700899static bool nested_ept_ad_enabled(struct kvm_vcpu *vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300900static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Peter Feiner995f00a2017-06-30 17:26:32 -0700901static u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa);
Wanpeng Lif53cd632014-12-02 19:14:58 +0800902static bool vmx_xsaves_supported(void);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200903static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300904static void vmx_set_segment(struct kvm_vcpu *vcpu,
905 struct kvm_segment *var, int seg);
906static void vmx_get_segment(struct kvm_vcpu *vcpu,
907 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200908static bool guest_state_valid(struct kvm_vcpu *vcpu);
909static u32 vmx_segment_access_rights(struct kvm_segment *var);
Abel Gordonc3114422013-04-18 14:38:55 +0300910static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300911static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Tang Chena255d472014-09-16 18:41:58 +0800912static int alloc_identity_pagetable(struct kvm *kvm);
Paolo Bonzinib96fb432017-07-27 12:29:32 +0200913static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu);
914static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked);
915static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
916 u16 error_code);
Avi Kivity75880a02007-06-20 11:20:04 +0300917
Avi Kivity6aa8b732006-12-10 02:21:36 -0800918static DEFINE_PER_CPU(struct vmcs *, vmxarea);
919static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300920/*
921 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
922 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
923 */
924static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800925
Feng Wubf9f6ac2015-09-18 22:29:55 +0800926/*
927 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
928 * can find which vCPU should be waken up.
929 */
930static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
931static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
932
Radim Krčmář23611332016-09-29 22:41:33 +0200933enum {
934 VMX_IO_BITMAP_A,
935 VMX_IO_BITMAP_B,
936 VMX_MSR_BITMAP_LEGACY,
937 VMX_MSR_BITMAP_LONGMODE,
938 VMX_MSR_BITMAP_LEGACY_X2APIC_APICV,
939 VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV,
940 VMX_MSR_BITMAP_LEGACY_X2APIC,
941 VMX_MSR_BITMAP_LONGMODE_X2APIC,
942 VMX_VMREAD_BITMAP,
943 VMX_VMWRITE_BITMAP,
944 VMX_BITMAP_NR
945};
946
947static unsigned long *vmx_bitmap[VMX_BITMAP_NR];
948
949#define vmx_io_bitmap_a (vmx_bitmap[VMX_IO_BITMAP_A])
950#define vmx_io_bitmap_b (vmx_bitmap[VMX_IO_BITMAP_B])
951#define vmx_msr_bitmap_legacy (vmx_bitmap[VMX_MSR_BITMAP_LEGACY])
952#define vmx_msr_bitmap_longmode (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE])
953#define vmx_msr_bitmap_legacy_x2apic_apicv (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC_APICV])
954#define vmx_msr_bitmap_longmode_x2apic_apicv (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV])
955#define vmx_msr_bitmap_legacy_x2apic (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC])
956#define vmx_msr_bitmap_longmode_x2apic (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC])
957#define vmx_vmread_bitmap (vmx_bitmap[VMX_VMREAD_BITMAP])
958#define vmx_vmwrite_bitmap (vmx_bitmap[VMX_VMWRITE_BITMAP])
He, Qingfdef3ad2007-04-30 09:45:24 +0300959
Avi Kivity110312c2010-12-21 12:54:20 +0200960static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200961static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200962
Sheng Yang2384d2b2008-01-17 15:14:33 +0800963static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
964static DEFINE_SPINLOCK(vmx_vpid_lock);
965
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300966static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800967 int size;
968 int order;
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +0300969 u32 basic_cap;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800970 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300971 u32 pin_based_exec_ctrl;
972 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800973 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300974 u32 vmexit_ctrl;
975 u32 vmentry_ctrl;
976} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800977
Hannes Ederefff9e52008-11-28 17:02:06 +0100978static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800979 u32 ept;
980 u32 vpid;
981} vmx_capability;
982
Avi Kivity6aa8b732006-12-10 02:21:36 -0800983#define VMX_SEGMENT_FIELD(seg) \
984 [VCPU_SREG_##seg] = { \
985 .selector = GUEST_##seg##_SELECTOR, \
986 .base = GUEST_##seg##_BASE, \
987 .limit = GUEST_##seg##_LIMIT, \
988 .ar_bytes = GUEST_##seg##_AR_BYTES, \
989 }
990
Mathias Krause772e0312012-08-30 01:30:19 +0200991static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800992 unsigned selector;
993 unsigned base;
994 unsigned limit;
995 unsigned ar_bytes;
996} kvm_vmx_segment_fields[] = {
997 VMX_SEGMENT_FIELD(CS),
998 VMX_SEGMENT_FIELD(DS),
999 VMX_SEGMENT_FIELD(ES),
1000 VMX_SEGMENT_FIELD(FS),
1001 VMX_SEGMENT_FIELD(GS),
1002 VMX_SEGMENT_FIELD(SS),
1003 VMX_SEGMENT_FIELD(TR),
1004 VMX_SEGMENT_FIELD(LDTR),
1005};
1006
Avi Kivity26bb0982009-09-07 11:14:12 +03001007static u64 host_efer;
1008
Avi Kivity6de4f3a2009-05-31 22:58:47 +03001009static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
1010
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001011/*
Brian Gerst8c065852010-07-17 09:03:26 -04001012 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001013 * away by decrementing the array size.
1014 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001015static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001016#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +03001017 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001018#endif
Brian Gerst8c065852010-07-17 09:03:26 -04001019 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001020};
Avi Kivity6aa8b732006-12-10 02:21:36 -08001021
Jan Kiszka5bb16012016-02-09 20:14:21 +01001022static inline bool is_exception_n(u32 intr_info, u8 vector)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001023{
1024 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1025 INTR_INFO_VALID_MASK)) ==
Jan Kiszka5bb16012016-02-09 20:14:21 +01001026 (INTR_TYPE_HARD_EXCEPTION | vector | INTR_INFO_VALID_MASK);
1027}
1028
Jan Kiszka6f054852016-02-09 20:15:18 +01001029static inline bool is_debug(u32 intr_info)
1030{
1031 return is_exception_n(intr_info, DB_VECTOR);
1032}
1033
1034static inline bool is_breakpoint(u32 intr_info)
1035{
1036 return is_exception_n(intr_info, BP_VECTOR);
1037}
1038
Jan Kiszka5bb16012016-02-09 20:14:21 +01001039static inline bool is_page_fault(u32 intr_info)
1040{
1041 return is_exception_n(intr_info, PF_VECTOR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001042}
1043
Gui Jianfeng31299942010-03-15 17:29:09 +08001044static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001045{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001046 return is_exception_n(intr_info, NM_VECTOR);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001047}
1048
Gui Jianfeng31299942010-03-15 17:29:09 +08001049static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001050{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001051 return is_exception_n(intr_info, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001052}
1053
Gui Jianfeng31299942010-03-15 17:29:09 +08001054static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001055{
1056 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1057 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
1058}
1059
Gui Jianfeng31299942010-03-15 17:29:09 +08001060static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +08001061{
1062 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1063 INTR_INFO_VALID_MASK)) ==
1064 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
1065}
1066
Gui Jianfeng31299942010-03-15 17:29:09 +08001067static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +08001068{
Sheng Yang04547152009-04-01 15:52:31 +08001069 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +08001070}
1071
Gui Jianfeng31299942010-03-15 17:29:09 +08001072static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001073{
Sheng Yang04547152009-04-01 15:52:31 +08001074 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001075}
1076
Paolo Bonzini35754c92015-07-29 12:05:37 +02001077static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001078{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001079 return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001080}
1081
Gui Jianfeng31299942010-03-15 17:29:09 +08001082static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001083{
Sheng Yang04547152009-04-01 15:52:31 +08001084 return vmcs_config.cpu_based_exec_ctrl &
1085 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +08001086}
1087
Avi Kivity774ead32007-12-26 13:57:04 +02001088static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001089{
Sheng Yang04547152009-04-01 15:52:31 +08001090 return vmcs_config.cpu_based_2nd_exec_ctrl &
1091 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1092}
1093
Yang Zhang8d146952013-01-25 10:18:50 +08001094static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
1095{
1096 return vmcs_config.cpu_based_2nd_exec_ctrl &
1097 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
1098}
1099
Yang Zhang83d4c282013-01-25 10:18:49 +08001100static inline bool cpu_has_vmx_apic_register_virt(void)
1101{
1102 return vmcs_config.cpu_based_2nd_exec_ctrl &
1103 SECONDARY_EXEC_APIC_REGISTER_VIRT;
1104}
1105
Yang Zhangc7c9c562013-01-25 10:18:51 +08001106static inline bool cpu_has_vmx_virtual_intr_delivery(void)
1107{
1108 return vmcs_config.cpu_based_2nd_exec_ctrl &
1109 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1110}
1111
Yunhong Jiang64672c92016-06-13 14:19:59 -07001112/*
1113 * Comment's format: document - errata name - stepping - processor name.
1114 * Refer from
1115 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
1116 */
1117static u32 vmx_preemption_cpu_tfms[] = {
1118/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
11190x000206E6,
1120/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
1121/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
1122/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
11230x00020652,
1124/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
11250x00020655,
1126/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
1127/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
1128/*
1129 * 320767.pdf - AAP86 - B1 -
1130 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
1131 */
11320x000106E5,
1133/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
11340x000106A0,
1135/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
11360x000106A1,
1137/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
11380x000106A4,
1139 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
1140 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
1141 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
11420x000106A5,
1143};
1144
1145static inline bool cpu_has_broken_vmx_preemption_timer(void)
1146{
1147 u32 eax = cpuid_eax(0x00000001), i;
1148
1149 /* Clear the reserved bits */
1150 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +00001151 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -07001152 if (eax == vmx_preemption_cpu_tfms[i])
1153 return true;
1154
1155 return false;
1156}
1157
1158static inline bool cpu_has_vmx_preemption_timer(void)
1159{
Yunhong Jiang64672c92016-06-13 14:19:59 -07001160 return vmcs_config.pin_based_exec_ctrl &
1161 PIN_BASED_VMX_PREEMPTION_TIMER;
1162}
1163
Yang Zhang01e439b2013-04-11 19:25:12 +08001164static inline bool cpu_has_vmx_posted_intr(void)
1165{
Paolo Bonzinid6a858d2015-09-28 11:58:14 +02001166 return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
1167 vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
Yang Zhang01e439b2013-04-11 19:25:12 +08001168}
1169
1170static inline bool cpu_has_vmx_apicv(void)
1171{
1172 return cpu_has_vmx_apic_register_virt() &&
1173 cpu_has_vmx_virtual_intr_delivery() &&
1174 cpu_has_vmx_posted_intr();
1175}
1176
Sheng Yang04547152009-04-01 15:52:31 +08001177static inline bool cpu_has_vmx_flexpriority(void)
1178{
1179 return cpu_has_vmx_tpr_shadow() &&
1180 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001181}
1182
Marcelo Tosattie7997942009-06-11 12:07:40 -03001183static inline bool cpu_has_vmx_ept_execute_only(void)
1184{
Gui Jianfeng31299942010-03-15 17:29:09 +08001185 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001186}
1187
Marcelo Tosattie7997942009-06-11 12:07:40 -03001188static inline bool cpu_has_vmx_ept_2m_page(void)
1189{
Gui Jianfeng31299942010-03-15 17:29:09 +08001190 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001191}
1192
Sheng Yang878403b2010-01-05 19:02:29 +08001193static inline bool cpu_has_vmx_ept_1g_page(void)
1194{
Gui Jianfeng31299942010-03-15 17:29:09 +08001195 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001196}
1197
Sheng Yang4bc9b982010-06-02 14:05:24 +08001198static inline bool cpu_has_vmx_ept_4levels(void)
1199{
1200 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1201}
1202
Xudong Hao83c3a332012-05-28 19:33:35 +08001203static inline bool cpu_has_vmx_ept_ad_bits(void)
1204{
1205 return vmx_capability.ept & VMX_EPT_AD_BIT;
1206}
1207
Gui Jianfeng31299942010-03-15 17:29:09 +08001208static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001209{
Gui Jianfeng31299942010-03-15 17:29:09 +08001210 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001211}
1212
Gui Jianfeng31299942010-03-15 17:29:09 +08001213static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001214{
Gui Jianfeng31299942010-03-15 17:29:09 +08001215 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001216}
1217
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001218static inline bool cpu_has_vmx_invvpid_single(void)
1219{
1220 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1221}
1222
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001223static inline bool cpu_has_vmx_invvpid_global(void)
1224{
1225 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1226}
1227
Wanpeng Li08d839c2017-03-23 05:30:08 -07001228static inline bool cpu_has_vmx_invvpid(void)
1229{
1230 return vmx_capability.vpid & VMX_VPID_INVVPID_BIT;
1231}
1232
Gui Jianfeng31299942010-03-15 17:29:09 +08001233static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001234{
Sheng Yang04547152009-04-01 15:52:31 +08001235 return vmcs_config.cpu_based_2nd_exec_ctrl &
1236 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001237}
1238
Gui Jianfeng31299942010-03-15 17:29:09 +08001239static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001240{
1241 return vmcs_config.cpu_based_2nd_exec_ctrl &
1242 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1243}
1244
Gui Jianfeng31299942010-03-15 17:29:09 +08001245static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001246{
1247 return vmcs_config.cpu_based_2nd_exec_ctrl &
1248 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1249}
1250
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03001251static inline bool cpu_has_vmx_basic_inout(void)
1252{
1253 return (((u64)vmcs_config.basic_cap << 32) & VMX_BASIC_INOUT);
1254}
1255
Paolo Bonzini35754c92015-07-29 12:05:37 +02001256static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001257{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001258 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001259}
1260
Gui Jianfeng31299942010-03-15 17:29:09 +08001261static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001262{
Sheng Yang04547152009-04-01 15:52:31 +08001263 return vmcs_config.cpu_based_2nd_exec_ctrl &
1264 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001265}
1266
Gui Jianfeng31299942010-03-15 17:29:09 +08001267static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001268{
1269 return vmcs_config.cpu_based_2nd_exec_ctrl &
1270 SECONDARY_EXEC_RDTSCP;
1271}
1272
Mao, Junjiead756a12012-07-02 01:18:48 +00001273static inline bool cpu_has_vmx_invpcid(void)
1274{
1275 return vmcs_config.cpu_based_2nd_exec_ctrl &
1276 SECONDARY_EXEC_ENABLE_INVPCID;
1277}
1278
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001279static inline bool cpu_has_vmx_wbinvd_exit(void)
1280{
1281 return vmcs_config.cpu_based_2nd_exec_ctrl &
1282 SECONDARY_EXEC_WBINVD_EXITING;
1283}
1284
Abel Gordonabc4fc52013-04-18 14:35:25 +03001285static inline bool cpu_has_vmx_shadow_vmcs(void)
1286{
1287 u64 vmx_msr;
1288 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1289 /* check if the cpu supports writing r/o exit information fields */
1290 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1291 return false;
1292
1293 return vmcs_config.cpu_based_2nd_exec_ctrl &
1294 SECONDARY_EXEC_SHADOW_VMCS;
1295}
1296
Kai Huang843e4332015-01-28 10:54:28 +08001297static inline bool cpu_has_vmx_pml(void)
1298{
1299 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1300}
1301
Haozhong Zhang64903d62015-10-20 15:39:09 +08001302static inline bool cpu_has_vmx_tsc_scaling(void)
1303{
1304 return vmcs_config.cpu_based_2nd_exec_ctrl &
1305 SECONDARY_EXEC_TSC_SCALING;
1306}
1307
Bandan Das2a499e42017-08-03 15:54:41 -04001308static inline bool cpu_has_vmx_vmfunc(void)
1309{
1310 return vmcs_config.cpu_based_2nd_exec_ctrl &
1311 SECONDARY_EXEC_ENABLE_VMFUNC;
1312}
1313
Sheng Yang04547152009-04-01 15:52:31 +08001314static inline bool report_flexpriority(void)
1315{
1316 return flexpriority_enabled;
1317}
1318
Jim Mattsonc7c2c702017-05-05 11:28:09 -07001319static inline unsigned nested_cpu_vmx_misc_cr3_count(struct kvm_vcpu *vcpu)
1320{
1321 return vmx_misc_cr3_count(to_vmx(vcpu)->nested.nested_vmx_misc_low);
1322}
1323
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001324static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1325{
1326 return vmcs12->cpu_based_vm_exec_control & bit;
1327}
1328
1329static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1330{
1331 return (vmcs12->cpu_based_vm_exec_control &
1332 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1333 (vmcs12->secondary_vm_exec_control & bit);
1334}
1335
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001336static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001337{
1338 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1339}
1340
Jan Kiszkaf4124502014-03-07 20:03:13 +01001341static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1342{
1343 return vmcs12->pin_based_vm_exec_control &
1344 PIN_BASED_VMX_PREEMPTION_TIMER;
1345}
1346
Nadav Har'El155a97a2013-08-05 11:07:16 +03001347static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1348{
1349 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1350}
1351
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001352static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1353{
1354 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES) &&
1355 vmx_xsaves_supported();
1356}
1357
Bandan Dasc5f983f2017-05-05 15:25:14 -04001358static inline bool nested_cpu_has_pml(struct vmcs12 *vmcs12)
1359{
1360 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_PML);
1361}
1362
Wincy Vanf2b93282015-02-03 23:56:03 +08001363static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
1364{
1365 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
1366}
1367
Wanpeng Li5c614b32015-10-13 09:18:36 -07001368static inline bool nested_cpu_has_vpid(struct vmcs12 *vmcs12)
1369{
1370 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VPID);
1371}
1372
Wincy Van82f0dd42015-02-03 23:57:18 +08001373static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
1374{
1375 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
1376}
1377
Wincy Van608406e2015-02-03 23:57:51 +08001378static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
1379{
1380 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
1381}
1382
Wincy Van705699a2015-02-03 23:58:17 +08001383static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
1384{
1385 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
1386}
1387
Bandan Das27c42a12017-08-03 15:54:42 -04001388static inline bool nested_cpu_has_vmfunc(struct vmcs12 *vmcs12)
1389{
1390 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VMFUNC);
1391}
1392
Bandan Das41ab9372017-08-03 15:54:43 -04001393static inline bool nested_cpu_has_eptp_switching(struct vmcs12 *vmcs12)
1394{
1395 return nested_cpu_has_vmfunc(vmcs12) &&
1396 (vmcs12->vm_function_control &
1397 VMX_VMFUNC_EPTP_SWITCHING);
1398}
1399
Jim Mattsonef85b672016-12-12 11:01:37 -08001400static inline bool is_nmi(u32 intr_info)
Nadav Har'El644d7112011-05-25 23:12:35 +03001401{
1402 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
Jim Mattsonef85b672016-12-12 11:01:37 -08001403 == (INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK);
Nadav Har'El644d7112011-05-25 23:12:35 +03001404}
1405
Jan Kiszka533558b2014-01-04 18:47:20 +01001406static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1407 u32 exit_intr_info,
1408 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001409static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1410 struct vmcs12 *vmcs12,
1411 u32 reason, unsigned long qualification);
1412
Rusty Russell8b9cf982007-07-30 16:31:43 +10001413static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001414{
1415 int i;
1416
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001417 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001418 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001419 return i;
1420 return -1;
1421}
1422
Sheng Yang2384d2b2008-01-17 15:14:33 +08001423static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1424{
1425 struct {
1426 u64 vpid : 16;
1427 u64 rsvd : 48;
1428 u64 gva;
1429 } operand = { vpid, 0, gva };
1430
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001431 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001432 /* CF==1 or ZF==1 --> rc = -1 */
1433 "; ja 1f ; ud2 ; 1:"
1434 : : "a"(&operand), "c"(ext) : "cc", "memory");
1435}
1436
Sheng Yang14394422008-04-28 12:24:45 +08001437static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1438{
1439 struct {
1440 u64 eptp, gpa;
1441 } operand = {eptp, gpa};
1442
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001443 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001444 /* CF==1 or ZF==1 --> rc = -1 */
1445 "; ja 1f ; ud2 ; 1:\n"
1446 : : "a" (&operand), "c" (ext) : "cc", "memory");
1447}
1448
Avi Kivity26bb0982009-09-07 11:14:12 +03001449static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001450{
1451 int i;
1452
Rusty Russell8b9cf982007-07-30 16:31:43 +10001453 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001454 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001455 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001456 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001457}
1458
Avi Kivity6aa8b732006-12-10 02:21:36 -08001459static void vmcs_clear(struct vmcs *vmcs)
1460{
1461 u64 phys_addr = __pa(vmcs);
1462 u8 error;
1463
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001464 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001465 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001466 : "cc", "memory");
1467 if (error)
1468 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1469 vmcs, phys_addr);
1470}
1471
Nadav Har'Eld462b812011-05-24 15:26:10 +03001472static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1473{
1474 vmcs_clear(loaded_vmcs->vmcs);
Jim Mattson355f4fb2016-10-28 08:29:39 -07001475 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
1476 vmcs_clear(loaded_vmcs->shadow_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001477 loaded_vmcs->cpu = -1;
1478 loaded_vmcs->launched = 0;
1479}
1480
Dongxiao Xu7725b892010-05-11 18:29:38 +08001481static void vmcs_load(struct vmcs *vmcs)
1482{
1483 u64 phys_addr = __pa(vmcs);
1484 u8 error;
1485
1486 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001487 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001488 : "cc", "memory");
1489 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001490 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001491 vmcs, phys_addr);
1492}
1493
Dave Young2965faa2015-09-09 15:38:55 -07001494#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001495/*
1496 * This bitmap is used to indicate whether the vmclear
1497 * operation is enabled on all cpus. All disabled by
1498 * default.
1499 */
1500static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1501
1502static inline void crash_enable_local_vmclear(int cpu)
1503{
1504 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1505}
1506
1507static inline void crash_disable_local_vmclear(int cpu)
1508{
1509 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1510}
1511
1512static inline int crash_local_vmclear_enabled(int cpu)
1513{
1514 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1515}
1516
1517static void crash_vmclear_local_loaded_vmcss(void)
1518{
1519 int cpu = raw_smp_processor_id();
1520 struct loaded_vmcs *v;
1521
1522 if (!crash_local_vmclear_enabled(cpu))
1523 return;
1524
1525 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1526 loaded_vmcss_on_cpu_link)
1527 vmcs_clear(v->vmcs);
1528}
1529#else
1530static inline void crash_enable_local_vmclear(int cpu) { }
1531static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -07001532#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001533
Nadav Har'Eld462b812011-05-24 15:26:10 +03001534static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001535{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001536 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001537 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001538
Nadav Har'Eld462b812011-05-24 15:26:10 +03001539 if (loaded_vmcs->cpu != cpu)
1540 return; /* vcpu migration can race with cpu offline */
1541 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001542 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001543 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001544 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001545
1546 /*
1547 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1548 * is before setting loaded_vmcs->vcpu to -1 which is done in
1549 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1550 * then adds the vmcs into percpu list before it is deleted.
1551 */
1552 smp_wmb();
1553
Nadav Har'Eld462b812011-05-24 15:26:10 +03001554 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001555 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001556}
1557
Nadav Har'Eld462b812011-05-24 15:26:10 +03001558static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001559{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001560 int cpu = loaded_vmcs->cpu;
1561
1562 if (cpu != -1)
1563 smp_call_function_single(cpu,
1564 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001565}
1566
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001567static inline void vpid_sync_vcpu_single(int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001568{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001569 if (vpid == 0)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001570 return;
1571
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001572 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001573 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001574}
1575
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001576static inline void vpid_sync_vcpu_global(void)
1577{
1578 if (cpu_has_vmx_invvpid_global())
1579 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1580}
1581
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001582static inline void vpid_sync_context(int vpid)
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001583{
1584 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001585 vpid_sync_vcpu_single(vpid);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001586 else
1587 vpid_sync_vcpu_global();
1588}
1589
Sheng Yang14394422008-04-28 12:24:45 +08001590static inline void ept_sync_global(void)
1591{
1592 if (cpu_has_vmx_invept_global())
1593 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1594}
1595
1596static inline void ept_sync_context(u64 eptp)
1597{
Avi Kivity089d0342009-03-23 18:26:32 +02001598 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001599 if (cpu_has_vmx_invept_context())
1600 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1601 else
1602 ept_sync_global();
1603 }
1604}
1605
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001606static __always_inline void vmcs_check16(unsigned long field)
1607{
1608 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1609 "16-bit accessor invalid for 64-bit field");
1610 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1611 "16-bit accessor invalid for 64-bit high field");
1612 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1613 "16-bit accessor invalid for 32-bit high field");
1614 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1615 "16-bit accessor invalid for natural width field");
1616}
1617
1618static __always_inline void vmcs_check32(unsigned long field)
1619{
1620 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1621 "32-bit accessor invalid for 16-bit field");
1622 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1623 "32-bit accessor invalid for natural width field");
1624}
1625
1626static __always_inline void vmcs_check64(unsigned long field)
1627{
1628 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1629 "64-bit accessor invalid for 16-bit field");
1630 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1631 "64-bit accessor invalid for 64-bit high field");
1632 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1633 "64-bit accessor invalid for 32-bit field");
1634 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1635 "64-bit accessor invalid for natural width field");
1636}
1637
1638static __always_inline void vmcs_checkl(unsigned long field)
1639{
1640 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1641 "Natural width accessor invalid for 16-bit field");
1642 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1643 "Natural width accessor invalid for 64-bit field");
1644 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1645 "Natural width accessor invalid for 64-bit high field");
1646 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1647 "Natural width accessor invalid for 32-bit field");
1648}
1649
1650static __always_inline unsigned long __vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001651{
Avi Kivity5e520e62011-05-15 10:13:12 -04001652 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001653
Avi Kivity5e520e62011-05-15 10:13:12 -04001654 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1655 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001656 return value;
1657}
1658
Avi Kivity96304212011-05-15 10:13:13 -04001659static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001660{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001661 vmcs_check16(field);
1662 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001663}
1664
Avi Kivity96304212011-05-15 10:13:13 -04001665static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001666{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001667 vmcs_check32(field);
1668 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001669}
1670
Avi Kivity96304212011-05-15 10:13:13 -04001671static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001672{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001673 vmcs_check64(field);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001674#ifdef CONFIG_X86_64
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001675 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001676#else
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001677 return __vmcs_readl(field) | ((u64)__vmcs_readl(field+1) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001678#endif
1679}
1680
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001681static __always_inline unsigned long vmcs_readl(unsigned long field)
1682{
1683 vmcs_checkl(field);
1684 return __vmcs_readl(field);
1685}
1686
Avi Kivitye52de1b2007-01-05 16:36:56 -08001687static noinline void vmwrite_error(unsigned long field, unsigned long value)
1688{
1689 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1690 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1691 dump_stack();
1692}
1693
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001694static __always_inline void __vmcs_writel(unsigned long field, unsigned long value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001695{
1696 u8 error;
1697
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001698 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001699 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001700 if (unlikely(error))
1701 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001702}
1703
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001704static __always_inline void vmcs_write16(unsigned long field, u16 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001705{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001706 vmcs_check16(field);
1707 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001708}
1709
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001710static __always_inline void vmcs_write32(unsigned long field, u32 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001711{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001712 vmcs_check32(field);
1713 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001714}
1715
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001716static __always_inline void vmcs_write64(unsigned long field, u64 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001717{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001718 vmcs_check64(field);
1719 __vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001720#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001721 asm volatile ("");
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001722 __vmcs_writel(field+1, value >> 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001723#endif
1724}
1725
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001726static __always_inline void vmcs_writel(unsigned long field, unsigned long value)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001727{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001728 vmcs_checkl(field);
1729 __vmcs_writel(field, value);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001730}
1731
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001732static __always_inline void vmcs_clear_bits(unsigned long field, u32 mask)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001733{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001734 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1735 "vmcs_clear_bits does not support 64-bit fields");
1736 __vmcs_writel(field, __vmcs_readl(field) & ~mask);
1737}
1738
1739static __always_inline void vmcs_set_bits(unsigned long field, u32 mask)
1740{
1741 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1742 "vmcs_set_bits does not support 64-bit fields");
1743 __vmcs_writel(field, __vmcs_readl(field) | mask);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001744}
1745
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001746static inline void vm_entry_controls_reset_shadow(struct vcpu_vmx *vmx)
1747{
1748 vmx->vm_entry_controls_shadow = vmcs_read32(VM_ENTRY_CONTROLS);
1749}
1750
Gleb Natapov2961e8762013-11-25 15:37:13 +02001751static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1752{
1753 vmcs_write32(VM_ENTRY_CONTROLS, val);
1754 vmx->vm_entry_controls_shadow = val;
1755}
1756
1757static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1758{
1759 if (vmx->vm_entry_controls_shadow != val)
1760 vm_entry_controls_init(vmx, val);
1761}
1762
1763static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1764{
1765 return vmx->vm_entry_controls_shadow;
1766}
1767
1768
1769static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1770{
1771 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1772}
1773
1774static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1775{
1776 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1777}
1778
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001779static inline void vm_exit_controls_reset_shadow(struct vcpu_vmx *vmx)
1780{
1781 vmx->vm_exit_controls_shadow = vmcs_read32(VM_EXIT_CONTROLS);
1782}
1783
Gleb Natapov2961e8762013-11-25 15:37:13 +02001784static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1785{
1786 vmcs_write32(VM_EXIT_CONTROLS, val);
1787 vmx->vm_exit_controls_shadow = val;
1788}
1789
1790static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1791{
1792 if (vmx->vm_exit_controls_shadow != val)
1793 vm_exit_controls_init(vmx, val);
1794}
1795
1796static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1797{
1798 return vmx->vm_exit_controls_shadow;
1799}
1800
1801
1802static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1803{
1804 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1805}
1806
1807static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1808{
1809 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1810}
1811
Avi Kivity2fb92db2011-04-27 19:42:18 +03001812static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1813{
1814 vmx->segment_cache.bitmask = 0;
1815}
1816
1817static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1818 unsigned field)
1819{
1820 bool ret;
1821 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1822
1823 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1824 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1825 vmx->segment_cache.bitmask = 0;
1826 }
1827 ret = vmx->segment_cache.bitmask & mask;
1828 vmx->segment_cache.bitmask |= mask;
1829 return ret;
1830}
1831
1832static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1833{
1834 u16 *p = &vmx->segment_cache.seg[seg].selector;
1835
1836 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1837 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1838 return *p;
1839}
1840
1841static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1842{
1843 ulong *p = &vmx->segment_cache.seg[seg].base;
1844
1845 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1846 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1847 return *p;
1848}
1849
1850static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1851{
1852 u32 *p = &vmx->segment_cache.seg[seg].limit;
1853
1854 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1855 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1856 return *p;
1857}
1858
1859static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1860{
1861 u32 *p = &vmx->segment_cache.seg[seg].ar;
1862
1863 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1864 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1865 return *p;
1866}
1867
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001868static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1869{
1870 u32 eb;
1871
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001872 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08001873 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001874 if ((vcpu->guest_debug &
1875 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1876 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1877 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001878 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001879 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001880 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001881 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001882
1883 /* When we are running a nested L2 guest and L1 specified for it a
1884 * certain exception bitmap, we must trap the same exceptions and pass
1885 * them to L1. When running L2, we will only handle the exceptions
1886 * specified above if L1 did not want them.
1887 */
1888 if (is_guest_mode(vcpu))
1889 eb |= get_vmcs12(vcpu)->exception_bitmap;
1890
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001891 vmcs_write32(EXCEPTION_BITMAP, eb);
1892}
1893
Gleb Natapov2961e8762013-11-25 15:37:13 +02001894static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1895 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001896{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001897 vm_entry_controls_clearbit(vmx, entry);
1898 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001899}
1900
Avi Kivity61d2ef22010-04-28 16:40:38 +03001901static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1902{
1903 unsigned i;
1904 struct msr_autoload *m = &vmx->msr_autoload;
1905
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001906 switch (msr) {
1907 case MSR_EFER:
1908 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001909 clear_atomic_switch_msr_special(vmx,
1910 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001911 VM_EXIT_LOAD_IA32_EFER);
1912 return;
1913 }
1914 break;
1915 case MSR_CORE_PERF_GLOBAL_CTRL:
1916 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001917 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001918 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1919 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1920 return;
1921 }
1922 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001923 }
1924
Avi Kivity61d2ef22010-04-28 16:40:38 +03001925 for (i = 0; i < m->nr; ++i)
1926 if (m->guest[i].index == msr)
1927 break;
1928
1929 if (i == m->nr)
1930 return;
1931 --m->nr;
1932 m->guest[i] = m->guest[m->nr];
1933 m->host[i] = m->host[m->nr];
1934 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1935 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1936}
1937
Gleb Natapov2961e8762013-11-25 15:37:13 +02001938static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1939 unsigned long entry, unsigned long exit,
1940 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1941 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001942{
1943 vmcs_write64(guest_val_vmcs, guest_val);
1944 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001945 vm_entry_controls_setbit(vmx, entry);
1946 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001947}
1948
Avi Kivity61d2ef22010-04-28 16:40:38 +03001949static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1950 u64 guest_val, u64 host_val)
1951{
1952 unsigned i;
1953 struct msr_autoload *m = &vmx->msr_autoload;
1954
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001955 switch (msr) {
1956 case MSR_EFER:
1957 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001958 add_atomic_switch_msr_special(vmx,
1959 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001960 VM_EXIT_LOAD_IA32_EFER,
1961 GUEST_IA32_EFER,
1962 HOST_IA32_EFER,
1963 guest_val, host_val);
1964 return;
1965 }
1966 break;
1967 case MSR_CORE_PERF_GLOBAL_CTRL:
1968 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001969 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001970 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1971 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1972 GUEST_IA32_PERF_GLOBAL_CTRL,
1973 HOST_IA32_PERF_GLOBAL_CTRL,
1974 guest_val, host_val);
1975 return;
1976 }
1977 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +01001978 case MSR_IA32_PEBS_ENABLE:
1979 /* PEBS needs a quiescent period after being disabled (to write
1980 * a record). Disabling PEBS through VMX MSR swapping doesn't
1981 * provide that period, so a CPU could write host's record into
1982 * guest's memory.
1983 */
1984 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +02001985 }
1986
Avi Kivity61d2ef22010-04-28 16:40:38 +03001987 for (i = 0; i < m->nr; ++i)
1988 if (m->guest[i].index == msr)
1989 break;
1990
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001991 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02001992 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001993 "Can't add msr %x\n", msr);
1994 return;
1995 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001996 ++m->nr;
1997 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1998 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1999 }
2000
2001 m->guest[i].index = msr;
2002 m->guest[i].value = guest_val;
2003 m->host[i].index = msr;
2004 m->host[i].value = host_val;
2005}
2006
Avi Kivity92c0d902009-10-29 11:00:16 +02002007static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03002008{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002009 u64 guest_efer = vmx->vcpu.arch.efer;
2010 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +03002011
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002012 if (!enable_ept) {
2013 /*
2014 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
2015 * host CPUID is more efficient than testing guest CPUID
2016 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
2017 */
2018 if (boot_cpu_has(X86_FEATURE_SMEP))
2019 guest_efer |= EFER_NX;
2020 else if (!(guest_efer & EFER_NX))
2021 ignore_bits |= EFER_NX;
2022 }
Roel Kluin3a34a882009-08-04 02:08:45 -07002023
Avi Kivity51c6cf62007-08-29 03:48:05 +03002024 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002025 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +03002026 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002027 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +03002028#ifdef CONFIG_X86_64
2029 ignore_bits |= EFER_LMA | EFER_LME;
2030 /* SCE is meaningful only in long mode on Intel */
2031 if (guest_efer & EFER_LMA)
2032 ignore_bits &= ~(u64)EFER_SCE;
2033#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03002034
2035 clear_atomic_switch_msr(vmx, MSR_EFER);
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08002036
2037 /*
2038 * On EPT, we can't emulate NX, so we must switch EFER atomically.
2039 * On CPUs that support "load IA32_EFER", always switch EFER
2040 * atomically, since it's faster than switching it manually.
2041 */
2042 if (cpu_has_load_ia32_efer ||
2043 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03002044 if (!(guest_efer & EFER_LMA))
2045 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08002046 if (guest_efer != host_efer)
2047 add_atomic_switch_msr(vmx, MSR_EFER,
2048 guest_efer, host_efer);
Avi Kivity84ad33e2010-04-28 16:42:29 +03002049 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002050 } else {
2051 guest_efer &= ~ignore_bits;
2052 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03002053
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002054 vmx->guest_msrs[efer_offset].data = guest_efer;
2055 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
2056
2057 return true;
2058 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03002059}
2060
Andy Lutomirskie28baea2017-02-20 08:56:11 -08002061#ifdef CONFIG_X86_32
2062/*
2063 * On 32-bit kernels, VM exits still load the FS and GS bases from the
2064 * VMCS rather than the segment table. KVM uses this helper to figure
2065 * out the current bases to poke them into the VMCS before entry.
2066 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002067static unsigned long segment_base(u16 selector)
2068{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002069 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002070 unsigned long v;
2071
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002072 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002073 return 0;
2074
Thomas Garnier45fc8752017-03-14 10:05:08 -07002075 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002076
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002077 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002078 u16 ldt_selector = kvm_read_ldt();
2079
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002080 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002081 return 0;
2082
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002083 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002084 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002085 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002086 return v;
2087}
Andy Lutomirskie28baea2017-02-20 08:56:11 -08002088#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002089
Avi Kivity04d2cc72007-09-10 18:10:54 +03002090static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03002091{
Avi Kivity04d2cc72007-09-10 18:10:54 +03002092 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002093 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03002094
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002095 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002096 return;
2097
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002098 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002099 /*
2100 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
2101 * allow segment selectors with cpl > 0 or ti == 1.
2102 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002103 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02002104 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02002105 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002106 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002107 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002108 vmx->host_state.fs_reload_needed = 0;
2109 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03002110 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002111 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002112 }
Avi Kivity9581d442010-10-19 16:46:55 +02002113 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002114 if (!(vmx->host_state.gs_sel & 7))
2115 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002116 else {
2117 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002118 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002119 }
2120
2121#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03002122 savesegment(ds, vmx->host_state.ds_sel);
2123 savesegment(es, vmx->host_state.es_sel);
2124#endif
2125
2126#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03002127 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
2128 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
2129#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002130 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
2131 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03002132#endif
Avi Kivity707c0872007-05-02 17:33:43 +03002133
2134#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002135 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
2136 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03002137 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03002138#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002139 if (boot_cpu_has(X86_FEATURE_MPX))
2140 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03002141 for (i = 0; i < vmx->save_nmsrs; ++i)
2142 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02002143 vmx->guest_msrs[i].data,
2144 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03002145}
2146
Avi Kivitya9b21b62008-06-24 11:48:49 +03002147static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03002148{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002149 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002150 return;
2151
Avi Kivitye1beb1d2007-11-18 13:50:24 +02002152 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002153 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02002154#ifdef CONFIG_X86_64
2155 if (is_long_mode(&vmx->vcpu))
2156 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
2157#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002158 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002159 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002160#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02002161 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02002162#else
2163 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002164#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03002165 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02002166 if (vmx->host_state.fs_reload_needed)
2167 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03002168#ifdef CONFIG_X86_64
2169 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
2170 loadsegment(ds, vmx->host_state.ds_sel);
2171 loadsegment(es, vmx->host_state.es_sel);
2172 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03002173#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08002174 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03002175#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002176 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03002177#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002178 if (vmx->host_state.msr_host_bndcfgs)
2179 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Thomas Garnier45fc8752017-03-14 10:05:08 -07002180 load_fixmap_gdt(raw_smp_processor_id());
Avi Kivity33ed6322007-05-02 16:54:03 +03002181}
2182
Avi Kivitya9b21b62008-06-24 11:48:49 +03002183static void vmx_load_host_state(struct vcpu_vmx *vmx)
2184{
2185 preempt_disable();
2186 __vmx_load_host_state(vmx);
2187 preempt_enable();
2188}
2189
Feng Wu28b835d2015-09-18 22:29:54 +08002190static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
2191{
2192 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2193 struct pi_desc old, new;
2194 unsigned int dest;
2195
2196 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002197 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2198 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002199 return;
2200
2201 do {
2202 old.control = new.control = pi_desc->control;
2203
2204 /*
2205 * If 'nv' field is POSTED_INTR_WAKEUP_VECTOR, there
2206 * are two possible cases:
2207 * 1. After running 'pre_block', context switch
2208 * happened. For this case, 'sn' was set in
2209 * vmx_vcpu_put(), so we need to clear it here.
2210 * 2. After running 'pre_block', we were blocked,
2211 * and woken up by some other guy. For this case,
2212 * we don't need to do anything, 'pi_post_block'
2213 * will do everything for us. However, we cannot
2214 * check whether it is case #1 or case #2 here
2215 * (maybe, not needed), so we also clear sn here,
2216 * I think it is not a big deal.
2217 */
2218 if (pi_desc->nv != POSTED_INTR_WAKEUP_VECTOR) {
2219 if (vcpu->cpu != cpu) {
2220 dest = cpu_physical_id(cpu);
2221
2222 if (x2apic_enabled())
2223 new.ndst = dest;
2224 else
2225 new.ndst = (dest << 8) & 0xFF00;
2226 }
2227
2228 /* set 'NV' to 'notification vector' */
2229 new.nv = POSTED_INTR_VECTOR;
2230 }
2231
2232 /* Allow posting non-urgent interrupts */
2233 new.sn = 0;
2234 } while (cmpxchg(&pi_desc->control, old.control,
2235 new.control) != old.control);
2236}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002237
Peter Feinerc95ba922016-08-17 09:36:47 -07002238static void decache_tsc_multiplier(struct vcpu_vmx *vmx)
2239{
2240 vmx->current_tsc_ratio = vmx->vcpu.arch.tsc_scaling_ratio;
2241 vmcs_write64(TSC_MULTIPLIER, vmx->current_tsc_ratio);
2242}
2243
Avi Kivity6aa8b732006-12-10 02:21:36 -08002244/*
2245 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
2246 * vcpu mutex is already taken.
2247 */
Avi Kivity15ad7142007-07-11 18:17:21 +03002248static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002249{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002250 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002251 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002252
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002253 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002254 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002255 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002256 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08002257
2258 /*
2259 * Read loaded_vmcs->cpu should be before fetching
2260 * loaded_vmcs->loaded_vmcss_on_cpu_link.
2261 * See the comments in __loaded_vmcs_clear().
2262 */
2263 smp_rmb();
2264
Nadav Har'Eld462b812011-05-24 15:26:10 +03002265 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
2266 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002267 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002268 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002269 }
2270
2271 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
2272 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
2273 vmcs_load(vmx->loaded_vmcs->vmcs);
2274 }
2275
2276 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07002277 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002278 unsigned long sysenter_esp;
2279
2280 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002281
Avi Kivity6aa8b732006-12-10 02:21:36 -08002282 /*
2283 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08002284 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08002285 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08002286 vmcs_writel(HOST_TR_BASE,
2287 (unsigned long)this_cpu_ptr(&cpu_tss));
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07002288 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002289
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08002290 /*
2291 * VM exits change the host TR limit to 0x67 after a VM
2292 * exit. This is okay, since 0x67 covers everything except
2293 * the IO bitmap and have have code to handle the IO bitmap
2294 * being lost after a VM exit.
2295 */
2296 BUILD_BUG_ON(IO_BITMAP_OFFSET - 1 != 0x67);
2297
Avi Kivity6aa8b732006-12-10 02:21:36 -08002298 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
2299 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08002300
Nadav Har'Eld462b812011-05-24 15:26:10 +03002301 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002302 }
Feng Wu28b835d2015-09-18 22:29:54 +08002303
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002304 /* Setup TSC multiplier */
2305 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07002306 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
2307 decache_tsc_multiplier(vmx);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002308
Feng Wu28b835d2015-09-18 22:29:54 +08002309 vmx_vcpu_pi_load(vcpu, cpu);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002310 vmx->host_pkru = read_pkru();
Feng Wu28b835d2015-09-18 22:29:54 +08002311}
2312
2313static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
2314{
2315 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2316
2317 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002318 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2319 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002320 return;
2321
2322 /* Set SN when the vCPU is preempted */
2323 if (vcpu->preempted)
2324 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002325}
2326
2327static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
2328{
Feng Wu28b835d2015-09-18 22:29:54 +08002329 vmx_vcpu_pi_put(vcpu);
2330
Avi Kivitya9b21b62008-06-24 11:48:49 +03002331 __vmx_load_host_state(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002332}
2333
Wanpeng Lif244dee2017-07-20 01:11:54 -07002334static bool emulation_required(struct kvm_vcpu *vcpu)
2335{
2336 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
2337}
2338
Avi Kivityedcafe32009-12-30 18:07:40 +02002339static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
2340
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03002341/*
2342 * Return the cr0 value that a nested guest would read. This is a combination
2343 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
2344 * its hypervisor (cr0_read_shadow).
2345 */
2346static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
2347{
2348 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
2349 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
2350}
2351static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
2352{
2353 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
2354 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
2355}
2356
Avi Kivity6aa8b732006-12-10 02:21:36 -08002357static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
2358{
Avi Kivity78ac8b42010-04-08 18:19:35 +03002359 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03002360
Avi Kivity6de12732011-03-07 12:51:22 +02002361 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
2362 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2363 rflags = vmcs_readl(GUEST_RFLAGS);
2364 if (to_vmx(vcpu)->rmode.vm86_active) {
2365 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2366 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
2367 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
2368 }
2369 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002370 }
Avi Kivity6de12732011-03-07 12:51:22 +02002371 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002372}
2373
2374static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
2375{
Wanpeng Lif244dee2017-07-20 01:11:54 -07002376 unsigned long old_rflags = vmx_get_rflags(vcpu);
2377
Avi Kivity6de12732011-03-07 12:51:22 +02002378 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2379 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002380 if (to_vmx(vcpu)->rmode.vm86_active) {
2381 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002382 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002383 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002384 vmcs_writel(GUEST_RFLAGS, rflags);
Wanpeng Lif244dee2017-07-20 01:11:54 -07002385
2386 if ((old_rflags ^ to_vmx(vcpu)->rflags) & X86_EFLAGS_VM)
2387 to_vmx(vcpu)->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002388}
2389
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08002390static u32 vmx_get_pkru(struct kvm_vcpu *vcpu)
2391{
2392 return to_vmx(vcpu)->guest_pkru;
2393}
2394
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002395static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002396{
2397 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2398 int ret = 0;
2399
2400 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01002401 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002402 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01002403 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002404
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002405 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002406}
2407
2408static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
2409{
2410 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2411 u32 interruptibility = interruptibility_old;
2412
2413 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
2414
Jan Kiszka48005f62010-02-19 19:38:07 +01002415 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002416 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01002417 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002418 interruptibility |= GUEST_INTR_STATE_STI;
2419
2420 if ((interruptibility != interruptibility_old))
2421 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
2422}
2423
Avi Kivity6aa8b732006-12-10 02:21:36 -08002424static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2425{
2426 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002427
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002428 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002429 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002430 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002431
Glauber Costa2809f5d2009-05-12 16:21:05 -04002432 /* skipping an emulated instruction also counts */
2433 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002434}
2435
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002436static void nested_vmx_inject_exception_vmexit(struct kvm_vcpu *vcpu,
2437 unsigned long exit_qual)
2438{
2439 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2440 unsigned int nr = vcpu->arch.exception.nr;
2441 u32 intr_info = nr | INTR_INFO_VALID_MASK;
2442
2443 if (vcpu->arch.exception.has_error_code) {
2444 vmcs12->vm_exit_intr_error_code = vcpu->arch.exception.error_code;
2445 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2446 }
2447
2448 if (kvm_exception_is_soft(nr))
2449 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2450 else
2451 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2452
2453 if (!(vmcs12->idt_vectoring_info_field & VECTORING_INFO_VALID_MASK) &&
2454 vmx_get_nmi_mask(vcpu))
2455 intr_info |= INTR_INFO_UNBLOCK_NMI;
2456
2457 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI, intr_info, exit_qual);
2458}
2459
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002460/*
2461 * KVM wants to inject page-faults which it got to the guest. This function
2462 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002463 */
Wanpeng Liadfe20f2017-07-13 18:30:41 -07002464static int nested_vmx_check_exception(struct kvm_vcpu *vcpu)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002465{
2466 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Wanpeng Liadfe20f2017-07-13 18:30:41 -07002467 unsigned int nr = vcpu->arch.exception.nr;
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002468
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002469 if (nr == PF_VECTOR) {
2470 if (vcpu->arch.exception.nested_apf) {
2471 nested_vmx_inject_exception_vmexit(vcpu,
2472 vcpu->arch.apf.nested_apf_token);
2473 return 1;
2474 }
2475 /*
2476 * FIXME: we must not write CR2 when L1 intercepts an L2 #PF exception.
2477 * The fix is to add the ancillary datum (CR2 or DR6) to structs
2478 * kvm_queued_exception and kvm_vcpu_events, so that CR2 and DR6
2479 * can be written only when inject_pending_event runs. This should be
2480 * conditional on a new capability---if the capability is disabled,
2481 * kvm_multiple_exception would write the ancillary information to
2482 * CR2 or DR6, for backwards ABI-compatibility.
2483 */
2484 if (nested_vmx_is_page_fault_vmexit(vmcs12,
2485 vcpu->arch.exception.error_code)) {
2486 nested_vmx_inject_exception_vmexit(vcpu, vcpu->arch.cr2);
2487 return 1;
2488 }
2489 } else {
2490 unsigned long exit_qual = 0;
2491 if (nr == DB_VECTOR)
2492 exit_qual = vcpu->arch.dr6;
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002493
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002494 if (vmcs12->exception_bitmap & (1u << nr)) {
2495 nested_vmx_inject_exception_vmexit(vcpu, exit_qual);
2496 return 1;
2497 }
Wanpeng Liadfe20f2017-07-13 18:30:41 -07002498 }
2499
Paolo Bonzinib96fb432017-07-27 12:29:32 +02002500 return 0;
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002501}
2502
Wanpeng Licfcd20e2017-07-13 18:30:39 -07002503static void vmx_queue_exception(struct kvm_vcpu *vcpu)
Avi Kivity298101d2007-11-25 13:41:11 +02002504{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002505 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -07002506 unsigned nr = vcpu->arch.exception.nr;
2507 bool has_error_code = vcpu->arch.exception.has_error_code;
2508 bool reinject = vcpu->arch.exception.reinject;
2509 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002510 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002511
Gleb Natapove011c662013-09-25 12:51:35 +03002512 if (!reinject && is_guest_mode(vcpu) &&
Wanpeng Liadfe20f2017-07-13 18:30:41 -07002513 nested_vmx_check_exception(vcpu))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002514 return;
2515
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002516 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002517 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002518 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2519 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002520
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002521 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002522 int inc_eip = 0;
2523 if (kvm_exception_is_soft(nr))
2524 inc_eip = vcpu->arch.event_exit_inst_len;
2525 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002526 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002527 return;
2528 }
2529
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002530 if (kvm_exception_is_soft(nr)) {
2531 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2532 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002533 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2534 } else
2535 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2536
2537 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002538}
2539
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002540static bool vmx_rdtscp_supported(void)
2541{
2542 return cpu_has_vmx_rdtscp();
2543}
2544
Mao, Junjiead756a12012-07-02 01:18:48 +00002545static bool vmx_invpcid_supported(void)
2546{
2547 return cpu_has_vmx_invpcid() && enable_ept;
2548}
2549
Avi Kivity6aa8b732006-12-10 02:21:36 -08002550/*
Eddie Donga75beee2007-05-17 18:55:15 +03002551 * Swap MSR entry in host/guest MSR entry array.
2552 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002553static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002554{
Avi Kivity26bb0982009-09-07 11:14:12 +03002555 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002556
2557 tmp = vmx->guest_msrs[to];
2558 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2559 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002560}
2561
Yang Zhang8d146952013-01-25 10:18:50 +08002562static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2563{
2564 unsigned long *msr_bitmap;
2565
Wincy Van670125b2015-03-04 14:31:56 +08002566 if (is_guest_mode(vcpu))
Radim Krčmářd048c092016-08-08 20:16:22 +02002567 msr_bitmap = to_vmx(vcpu)->nested.msr_bitmap;
Roman Kagan3ce424e2016-05-18 17:48:20 +03002568 else if (cpu_has_secondary_exec_ctrls() &&
2569 (vmcs_read32(SECONDARY_VM_EXEC_CONTROL) &
2570 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002571 if (enable_apicv && kvm_vcpu_apicv_active(vcpu)) {
2572 if (is_long_mode(vcpu))
Wanpeng Lic63e4562016-09-23 19:17:16 +08002573 msr_bitmap = vmx_msr_bitmap_longmode_x2apic_apicv;
2574 else
2575 msr_bitmap = vmx_msr_bitmap_legacy_x2apic_apicv;
2576 } else {
2577 if (is_long_mode(vcpu))
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002578 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2579 else
2580 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002581 }
Yang Zhang8d146952013-01-25 10:18:50 +08002582 } else {
2583 if (is_long_mode(vcpu))
2584 msr_bitmap = vmx_msr_bitmap_longmode;
2585 else
2586 msr_bitmap = vmx_msr_bitmap_legacy;
2587 }
2588
2589 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2590}
2591
Eddie Donga75beee2007-05-17 18:55:15 +03002592/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002593 * Set up the vmcs to automatically save and restore system
2594 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2595 * mode, as fiddling with msrs is very expensive.
2596 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002597static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002598{
Avi Kivity26bb0982009-09-07 11:14:12 +03002599 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002600
Eddie Donga75beee2007-05-17 18:55:15 +03002601 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002602#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002603 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002604 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002605 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002606 move_msr_up(vmx, index, save_nmsrs++);
2607 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002608 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002609 move_msr_up(vmx, index, save_nmsrs++);
2610 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002611 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002612 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002613 index = __find_msr_index(vmx, MSR_TSC_AUX);
Radim Krčmářd6321d42017-08-05 00:12:49 +02002614 if (index >= 0 && guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002615 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002616 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002617 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002618 * if efer.sce is enabled.
2619 */
Brian Gerst8c065852010-07-17 09:03:26 -04002620 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002621 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002622 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002623 }
Eddie Donga75beee2007-05-17 18:55:15 +03002624#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002625 index = __find_msr_index(vmx, MSR_EFER);
2626 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002627 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002628
Avi Kivity26bb0982009-09-07 11:14:12 +03002629 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002630
Yang Zhang8d146952013-01-25 10:18:50 +08002631 if (cpu_has_vmx_msr_bitmap())
2632 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002633}
2634
2635/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002636 * reads and returns guest's timestamp counter "register"
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002637 * guest_tsc = (host_tsc * tsc multiplier) >> 48 + tsc_offset
2638 * -- Intel TSC Scaling for Virtualization White Paper, sec 1.3
Avi Kivity6aa8b732006-12-10 02:21:36 -08002639 */
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002640static u64 guest_read_tsc(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002641{
2642 u64 host_tsc, tsc_offset;
2643
Andy Lutomirski4ea16362015-06-25 18:44:07 +02002644 host_tsc = rdtsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002645 tsc_offset = vmcs_read64(TSC_OFFSET);
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002646 return kvm_scale_tsc(vcpu, host_tsc) + tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002647}
2648
2649/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002650 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002651 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002652static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002653{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002654 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002655 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002656 * We're here if L1 chose not to trap WRMSR to TSC. According
2657 * to the spec, this should set L1's TSC; The offset that L1
2658 * set for L2 remains unchanged, and still needs to be added
2659 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002660 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002661 struct vmcs12 *vmcs12;
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002662 /* recalculate vmcs02.TSC_OFFSET: */
2663 vmcs12 = get_vmcs12(vcpu);
2664 vmcs_write64(TSC_OFFSET, offset +
2665 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2666 vmcs12->tsc_offset : 0));
2667 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002668 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2669 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002670 vmcs_write64(TSC_OFFSET, offset);
2671 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002672}
2673
Nadav Har'El801d3422011-05-25 23:02:23 +03002674/*
2675 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2676 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2677 * all guests if the "nested" module option is off, and can also be disabled
2678 * for a single guest by disabling its VMX cpuid bit.
2679 */
2680static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2681{
Radim Krčmářd6321d42017-08-05 00:12:49 +02002682 return nested && guest_cpuid_has(vcpu, X86_FEATURE_VMX);
Nadav Har'El801d3422011-05-25 23:02:23 +03002683}
2684
Avi Kivity6aa8b732006-12-10 02:21:36 -08002685/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002686 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2687 * returned for the various VMX controls MSRs when nested VMX is enabled.
2688 * The same values should also be used to verify that vmcs12 control fields are
2689 * valid during nested entry from L1 to L2.
2690 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2691 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2692 * bit in the high half is on if the corresponding bit in the control field
2693 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002694 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002695static void nested_vmx_setup_ctls_msrs(struct vcpu_vmx *vmx)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002696{
2697 /*
2698 * Note that as a general rule, the high half of the MSRs (bits in
2699 * the control fields which may be 1) should be initialized by the
2700 * intersection of the underlying hardware's MSR (i.e., features which
2701 * can be supported) and the list of features we want to expose -
2702 * because they are known to be properly supported in our code.
2703 * Also, usually, the low half of the MSRs (bits which must be 1) can
2704 * be set to 0, meaning that L1 may turn off any of these bits. The
2705 * reason is that if one of these bits is necessary, it will appear
2706 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2707 * fields of vmcs01 and vmcs02, will turn these bits off - and
Paolo Bonzini7313c692017-07-27 10:31:25 +02002708 * nested_vmx_exit_reflected() will not pass related exits to L1.
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002709 * These rules have exceptions below.
2710 */
2711
2712 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002713 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002714 vmx->nested.nested_vmx_pinbased_ctls_low,
2715 vmx->nested.nested_vmx_pinbased_ctls_high);
2716 vmx->nested.nested_vmx_pinbased_ctls_low |=
2717 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2718 vmx->nested.nested_vmx_pinbased_ctls_high &=
2719 PIN_BASED_EXT_INTR_MASK |
2720 PIN_BASED_NMI_EXITING |
2721 PIN_BASED_VIRTUAL_NMIS;
2722 vmx->nested.nested_vmx_pinbased_ctls_high |=
2723 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002724 PIN_BASED_VMX_PREEMPTION_TIMER;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002725 if (kvm_vcpu_apicv_active(&vmx->vcpu))
Wincy Van705699a2015-02-03 23:58:17 +08002726 vmx->nested.nested_vmx_pinbased_ctls_high |=
2727 PIN_BASED_POSTED_INTR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002728
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002729 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002730 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002731 vmx->nested.nested_vmx_exit_ctls_low,
2732 vmx->nested.nested_vmx_exit_ctls_high);
2733 vmx->nested.nested_vmx_exit_ctls_low =
2734 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002735
Wincy Vanb9c237b2015-02-03 23:56:30 +08002736 vmx->nested.nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002737#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002738 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002739#endif
Jan Kiszkaf4124502014-03-07 20:03:13 +01002740 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002741 vmx->nested.nested_vmx_exit_ctls_high |=
2742 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002743 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04002744 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2745
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002746 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002747 vmx->nested.nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002748
Jan Kiszka2996fca2014-06-16 13:59:43 +02002749 /* We support free control of debug control saving. */
David Matlack0115f9c2016-11-29 18:14:06 -08002750 vmx->nested.nested_vmx_exit_ctls_low &= ~VM_EXIT_SAVE_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02002751
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002752 /* entry controls */
2753 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002754 vmx->nested.nested_vmx_entry_ctls_low,
2755 vmx->nested.nested_vmx_entry_ctls_high);
2756 vmx->nested.nested_vmx_entry_ctls_low =
2757 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
2758 vmx->nested.nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002759#ifdef CONFIG_X86_64
2760 VM_ENTRY_IA32E_MODE |
2761#endif
2762 VM_ENTRY_LOAD_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002763 vmx->nested.nested_vmx_entry_ctls_high |=
2764 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002765 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002766 vmx->nested.nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02002767
Jan Kiszka2996fca2014-06-16 13:59:43 +02002768 /* We support free control of debug control loading. */
David Matlack0115f9c2016-11-29 18:14:06 -08002769 vmx->nested.nested_vmx_entry_ctls_low &= ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02002770
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002771 /* cpu-based controls */
2772 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002773 vmx->nested.nested_vmx_procbased_ctls_low,
2774 vmx->nested.nested_vmx_procbased_ctls_high);
2775 vmx->nested.nested_vmx_procbased_ctls_low =
2776 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2777 vmx->nested.nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002778 CPU_BASED_VIRTUAL_INTR_PENDING |
2779 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002780 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2781 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2782 CPU_BASED_CR3_STORE_EXITING |
2783#ifdef CONFIG_X86_64
2784 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2785#endif
2786 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03002787 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
2788 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
2789 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
2790 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002791 /*
2792 * We can allow some features even when not supported by the
2793 * hardware. For example, L1 can specify an MSR bitmap - and we
2794 * can use it to avoid exits to L1 - even when L0 runs L2
2795 * without MSR bitmaps.
2796 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002797 vmx->nested.nested_vmx_procbased_ctls_high |=
2798 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002799 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002800
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002801 /* We support free control of CR3 access interception. */
David Matlack0115f9c2016-11-29 18:14:06 -08002802 vmx->nested.nested_vmx_procbased_ctls_low &=
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002803 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
2804
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002805 /* secondary cpu-based controls */
2806 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002807 vmx->nested.nested_vmx_secondary_ctls_low,
2808 vmx->nested.nested_vmx_secondary_ctls_high);
2809 vmx->nested.nested_vmx_secondary_ctls_low = 0;
2810 vmx->nested.nested_vmx_secondary_ctls_high &=
Paolo Bonzinia5f46452017-03-30 11:55:32 +02002811 SECONDARY_EXEC_RDRAND | SECONDARY_EXEC_RDSEED |
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002812 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01002813 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini1b073042016-10-25 16:06:30 +02002814 SECONDARY_EXEC_DESC |
Wincy Vanf2b93282015-02-03 23:56:03 +08002815 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wincy Van82f0dd42015-02-03 23:57:18 +08002816 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08002817 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li81dc01f2014-12-04 19:11:07 +08002818 SECONDARY_EXEC_WBINVD_EXITING |
Dan Williamsdfa169b2016-06-02 11:17:24 -07002819 SECONDARY_EXEC_XSAVES;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002820
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002821 if (enable_ept) {
2822 /* nested EPT: emulate EPT also to L1 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002823 vmx->nested.nested_vmx_secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01002824 SECONDARY_EXEC_ENABLE_EPT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002825 vmx->nested.nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Paolo Bonzini7db74262017-03-08 10:49:19 +01002826 VMX_EPTP_WB_BIT | VMX_EPT_INVEPT_BIT;
Bandan Das02120c42016-07-12 18:18:52 -04002827 if (cpu_has_vmx_ept_execute_only())
2828 vmx->nested.nested_vmx_ept_caps |=
2829 VMX_EPT_EXECUTE_ONLY_BIT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002830 vmx->nested.nested_vmx_ept_caps &= vmx_capability.ept;
Bandan Das45e11812016-08-02 16:32:36 -04002831 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT |
Paolo Bonzini7db74262017-03-08 10:49:19 +01002832 VMX_EPT_EXTENT_CONTEXT_BIT | VMX_EPT_2MB_PAGE_BIT |
2833 VMX_EPT_1GB_PAGE_BIT;
Bandan Das03efce62017-05-05 15:25:15 -04002834 if (enable_ept_ad_bits) {
2835 vmx->nested.nested_vmx_secondary_ctls_high |=
2836 SECONDARY_EXEC_ENABLE_PML;
Dan Carpenter7461fbc2017-05-18 10:41:15 +03002837 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_AD_BIT;
Bandan Das03efce62017-05-05 15:25:15 -04002838 }
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002839 } else
Wincy Vanb9c237b2015-02-03 23:56:30 +08002840 vmx->nested.nested_vmx_ept_caps = 0;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002841
Bandan Das27c42a12017-08-03 15:54:42 -04002842 if (cpu_has_vmx_vmfunc()) {
2843 vmx->nested.nested_vmx_secondary_ctls_high |=
2844 SECONDARY_EXEC_ENABLE_VMFUNC;
Bandan Das41ab9372017-08-03 15:54:43 -04002845 /*
2846 * Advertise EPTP switching unconditionally
2847 * since we emulate it
2848 */
2849 vmx->nested.nested_vmx_vmfunc_controls =
2850 VMX_VMFUNC_EPTP_SWITCHING;
Bandan Das27c42a12017-08-03 15:54:42 -04002851 }
2852
Paolo Bonzinief697a72016-03-18 16:58:38 +01002853 /*
2854 * Old versions of KVM use the single-context version without
2855 * checking for support, so declare that it is supported even
2856 * though it is treated as global context. The alternative is
2857 * not failing the single-context invvpid, and it is worse.
2858 */
Wanpeng Li63cb6d52017-03-20 21:18:53 -07002859 if (enable_vpid) {
2860 vmx->nested.nested_vmx_secondary_ctls_high |=
2861 SECONDARY_EXEC_ENABLE_VPID;
Wanpeng Li089d7b62015-10-13 09:18:37 -07002862 vmx->nested.nested_vmx_vpid_caps = VMX_VPID_INVVPID_BIT |
Jan Dakinevichbcdde302016-10-28 07:00:30 +03002863 VMX_VPID_EXTENT_SUPPORTED_MASK;
Wanpeng Li63cb6d52017-03-20 21:18:53 -07002864 } else
Wanpeng Li089d7b62015-10-13 09:18:37 -07002865 vmx->nested.nested_vmx_vpid_caps = 0;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07002866
Radim Krčmář0790ec12015-03-17 14:02:32 +01002867 if (enable_unrestricted_guest)
2868 vmx->nested.nested_vmx_secondary_ctls_high |=
2869 SECONDARY_EXEC_UNRESTRICTED_GUEST;
2870
Jan Kiszkac18911a2013-03-13 16:06:41 +01002871 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002872 rdmsr(MSR_IA32_VMX_MISC,
2873 vmx->nested.nested_vmx_misc_low,
2874 vmx->nested.nested_vmx_misc_high);
2875 vmx->nested.nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2876 vmx->nested.nested_vmx_misc_low |=
2877 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002878 VMX_MISC_ACTIVITY_HLT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002879 vmx->nested.nested_vmx_misc_high = 0;
David Matlack62cc6b9d2016-11-29 18:14:07 -08002880
2881 /*
2882 * This MSR reports some information about VMX support. We
2883 * should return information about the VMX we emulate for the
2884 * guest, and the VMCS structure we give it - not about the
2885 * VMX support of the underlying hardware.
2886 */
2887 vmx->nested.nested_vmx_basic =
2888 VMCS12_REVISION |
2889 VMX_BASIC_TRUE_CTLS |
2890 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2891 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2892
2893 if (cpu_has_vmx_basic_inout())
2894 vmx->nested.nested_vmx_basic |= VMX_BASIC_INOUT;
2895
2896 /*
David Matlack8322ebb2016-11-29 18:14:09 -08002897 * These MSRs specify bits which the guest must keep fixed on
David Matlack62cc6b9d2016-11-29 18:14:07 -08002898 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2899 * We picked the standard core2 setting.
2900 */
2901#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2902#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2903 vmx->nested.nested_vmx_cr0_fixed0 = VMXON_CR0_ALWAYSON;
David Matlack62cc6b9d2016-11-29 18:14:07 -08002904 vmx->nested.nested_vmx_cr4_fixed0 = VMXON_CR4_ALWAYSON;
David Matlack8322ebb2016-11-29 18:14:09 -08002905
2906 /* These MSRs specify bits which the guest must keep fixed off. */
2907 rdmsrl(MSR_IA32_VMX_CR0_FIXED1, vmx->nested.nested_vmx_cr0_fixed1);
2908 rdmsrl(MSR_IA32_VMX_CR4_FIXED1, vmx->nested.nested_vmx_cr4_fixed1);
David Matlack62cc6b9d2016-11-29 18:14:07 -08002909
2910 /* highest index: VMX_PREEMPTION_TIMER_VALUE */
2911 vmx->nested.nested_vmx_vmcs_enum = 0x2e;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002912}
2913
David Matlack38991522016-11-29 18:14:08 -08002914/*
2915 * if fixed0[i] == 1: val[i] must be 1
2916 * if fixed1[i] == 0: val[i] must be 0
2917 */
2918static inline bool fixed_bits_valid(u64 val, u64 fixed0, u64 fixed1)
2919{
2920 return ((val & fixed1) | fixed0) == val;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002921}
2922
2923static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2924{
David Matlack38991522016-11-29 18:14:08 -08002925 return fixed_bits_valid(control, low, high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002926}
2927
2928static inline u64 vmx_control_msr(u32 low, u32 high)
2929{
2930 return low | ((u64)high << 32);
2931}
2932
David Matlack62cc6b9d2016-11-29 18:14:07 -08002933static bool is_bitwise_subset(u64 superset, u64 subset, u64 mask)
2934{
2935 superset &= mask;
2936 subset &= mask;
2937
2938 return (superset | subset) == superset;
2939}
2940
2941static int vmx_restore_vmx_basic(struct vcpu_vmx *vmx, u64 data)
2942{
2943 const u64 feature_and_reserved =
2944 /* feature (except bit 48; see below) */
2945 BIT_ULL(49) | BIT_ULL(54) | BIT_ULL(55) |
2946 /* reserved */
2947 BIT_ULL(31) | GENMASK_ULL(47, 45) | GENMASK_ULL(63, 56);
2948 u64 vmx_basic = vmx->nested.nested_vmx_basic;
2949
2950 if (!is_bitwise_subset(vmx_basic, data, feature_and_reserved))
2951 return -EINVAL;
2952
2953 /*
2954 * KVM does not emulate a version of VMX that constrains physical
2955 * addresses of VMX structures (e.g. VMCS) to 32-bits.
2956 */
2957 if (data & BIT_ULL(48))
2958 return -EINVAL;
2959
2960 if (vmx_basic_vmcs_revision_id(vmx_basic) !=
2961 vmx_basic_vmcs_revision_id(data))
2962 return -EINVAL;
2963
2964 if (vmx_basic_vmcs_size(vmx_basic) > vmx_basic_vmcs_size(data))
2965 return -EINVAL;
2966
2967 vmx->nested.nested_vmx_basic = data;
2968 return 0;
2969}
2970
2971static int
2972vmx_restore_control_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
2973{
2974 u64 supported;
2975 u32 *lowp, *highp;
2976
2977 switch (msr_index) {
2978 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2979 lowp = &vmx->nested.nested_vmx_pinbased_ctls_low;
2980 highp = &vmx->nested.nested_vmx_pinbased_ctls_high;
2981 break;
2982 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
2983 lowp = &vmx->nested.nested_vmx_procbased_ctls_low;
2984 highp = &vmx->nested.nested_vmx_procbased_ctls_high;
2985 break;
2986 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
2987 lowp = &vmx->nested.nested_vmx_exit_ctls_low;
2988 highp = &vmx->nested.nested_vmx_exit_ctls_high;
2989 break;
2990 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
2991 lowp = &vmx->nested.nested_vmx_entry_ctls_low;
2992 highp = &vmx->nested.nested_vmx_entry_ctls_high;
2993 break;
2994 case MSR_IA32_VMX_PROCBASED_CTLS2:
2995 lowp = &vmx->nested.nested_vmx_secondary_ctls_low;
2996 highp = &vmx->nested.nested_vmx_secondary_ctls_high;
2997 break;
2998 default:
2999 BUG();
3000 }
3001
3002 supported = vmx_control_msr(*lowp, *highp);
3003
3004 /* Check must-be-1 bits are still 1. */
3005 if (!is_bitwise_subset(data, supported, GENMASK_ULL(31, 0)))
3006 return -EINVAL;
3007
3008 /* Check must-be-0 bits are still 0. */
3009 if (!is_bitwise_subset(supported, data, GENMASK_ULL(63, 32)))
3010 return -EINVAL;
3011
3012 *lowp = data;
3013 *highp = data >> 32;
3014 return 0;
3015}
3016
3017static int vmx_restore_vmx_misc(struct vcpu_vmx *vmx, u64 data)
3018{
3019 const u64 feature_and_reserved_bits =
3020 /* feature */
3021 BIT_ULL(5) | GENMASK_ULL(8, 6) | BIT_ULL(14) | BIT_ULL(15) |
3022 BIT_ULL(28) | BIT_ULL(29) | BIT_ULL(30) |
3023 /* reserved */
3024 GENMASK_ULL(13, 9) | BIT_ULL(31);
3025 u64 vmx_misc;
3026
3027 vmx_misc = vmx_control_msr(vmx->nested.nested_vmx_misc_low,
3028 vmx->nested.nested_vmx_misc_high);
3029
3030 if (!is_bitwise_subset(vmx_misc, data, feature_and_reserved_bits))
3031 return -EINVAL;
3032
3033 if ((vmx->nested.nested_vmx_pinbased_ctls_high &
3034 PIN_BASED_VMX_PREEMPTION_TIMER) &&
3035 vmx_misc_preemption_timer_rate(data) !=
3036 vmx_misc_preemption_timer_rate(vmx_misc))
3037 return -EINVAL;
3038
3039 if (vmx_misc_cr3_count(data) > vmx_misc_cr3_count(vmx_misc))
3040 return -EINVAL;
3041
3042 if (vmx_misc_max_msr(data) > vmx_misc_max_msr(vmx_misc))
3043 return -EINVAL;
3044
3045 if (vmx_misc_mseg_revid(data) != vmx_misc_mseg_revid(vmx_misc))
3046 return -EINVAL;
3047
3048 vmx->nested.nested_vmx_misc_low = data;
3049 vmx->nested.nested_vmx_misc_high = data >> 32;
3050 return 0;
3051}
3052
3053static int vmx_restore_vmx_ept_vpid_cap(struct vcpu_vmx *vmx, u64 data)
3054{
3055 u64 vmx_ept_vpid_cap;
3056
3057 vmx_ept_vpid_cap = vmx_control_msr(vmx->nested.nested_vmx_ept_caps,
3058 vmx->nested.nested_vmx_vpid_caps);
3059
3060 /* Every bit is either reserved or a feature bit. */
3061 if (!is_bitwise_subset(vmx_ept_vpid_cap, data, -1ULL))
3062 return -EINVAL;
3063
3064 vmx->nested.nested_vmx_ept_caps = data;
3065 vmx->nested.nested_vmx_vpid_caps = data >> 32;
3066 return 0;
3067}
3068
3069static int vmx_restore_fixed0_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
3070{
3071 u64 *msr;
3072
3073 switch (msr_index) {
3074 case MSR_IA32_VMX_CR0_FIXED0:
3075 msr = &vmx->nested.nested_vmx_cr0_fixed0;
3076 break;
3077 case MSR_IA32_VMX_CR4_FIXED0:
3078 msr = &vmx->nested.nested_vmx_cr4_fixed0;
3079 break;
3080 default:
3081 BUG();
3082 }
3083
3084 /*
3085 * 1 bits (which indicates bits which "must-be-1" during VMX operation)
3086 * must be 1 in the restored value.
3087 */
3088 if (!is_bitwise_subset(data, *msr, -1ULL))
3089 return -EINVAL;
3090
3091 *msr = data;
3092 return 0;
3093}
3094
3095/*
3096 * Called when userspace is restoring VMX MSRs.
3097 *
3098 * Returns 0 on success, non-0 otherwise.
3099 */
3100static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
3101{
3102 struct vcpu_vmx *vmx = to_vmx(vcpu);
3103
3104 switch (msr_index) {
3105 case MSR_IA32_VMX_BASIC:
3106 return vmx_restore_vmx_basic(vmx, data);
3107 case MSR_IA32_VMX_PINBASED_CTLS:
3108 case MSR_IA32_VMX_PROCBASED_CTLS:
3109 case MSR_IA32_VMX_EXIT_CTLS:
3110 case MSR_IA32_VMX_ENTRY_CTLS:
3111 /*
3112 * The "non-true" VMX capability MSRs are generated from the
3113 * "true" MSRs, so we do not support restoring them directly.
3114 *
3115 * If userspace wants to emulate VMX_BASIC[55]=0, userspace
3116 * should restore the "true" MSRs with the must-be-1 bits
3117 * set according to the SDM Vol 3. A.2 "RESERVED CONTROLS AND
3118 * DEFAULT SETTINGS".
3119 */
3120 return -EINVAL;
3121 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3122 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3123 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3124 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3125 case MSR_IA32_VMX_PROCBASED_CTLS2:
3126 return vmx_restore_control_msr(vmx, msr_index, data);
3127 case MSR_IA32_VMX_MISC:
3128 return vmx_restore_vmx_misc(vmx, data);
3129 case MSR_IA32_VMX_CR0_FIXED0:
3130 case MSR_IA32_VMX_CR4_FIXED0:
3131 return vmx_restore_fixed0_msr(vmx, msr_index, data);
3132 case MSR_IA32_VMX_CR0_FIXED1:
3133 case MSR_IA32_VMX_CR4_FIXED1:
3134 /*
3135 * These MSRs are generated based on the vCPU's CPUID, so we
3136 * do not support restoring them directly.
3137 */
3138 return -EINVAL;
3139 case MSR_IA32_VMX_EPT_VPID_CAP:
3140 return vmx_restore_vmx_ept_vpid_cap(vmx, data);
3141 case MSR_IA32_VMX_VMCS_ENUM:
3142 vmx->nested.nested_vmx_vmcs_enum = data;
3143 return 0;
3144 default:
3145 /*
3146 * The rest of the VMX capability MSRs do not support restore.
3147 */
3148 return -EINVAL;
3149 }
3150}
3151
Jan Kiszkacae50132014-01-04 18:47:22 +01003152/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003153static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
3154{
Wincy Vanb9c237b2015-02-03 23:56:30 +08003155 struct vcpu_vmx *vmx = to_vmx(vcpu);
3156
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003157 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003158 case MSR_IA32_VMX_BASIC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003159 *pdata = vmx->nested.nested_vmx_basic;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003160 break;
3161 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3162 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003163 *pdata = vmx_control_msr(
3164 vmx->nested.nested_vmx_pinbased_ctls_low,
3165 vmx->nested.nested_vmx_pinbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003166 if (msr_index == MSR_IA32_VMX_PINBASED_CTLS)
3167 *pdata |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003168 break;
3169 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3170 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003171 *pdata = vmx_control_msr(
3172 vmx->nested.nested_vmx_procbased_ctls_low,
3173 vmx->nested.nested_vmx_procbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003174 if (msr_index == MSR_IA32_VMX_PROCBASED_CTLS)
3175 *pdata |= CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003176 break;
3177 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3178 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003179 *pdata = vmx_control_msr(
3180 vmx->nested.nested_vmx_exit_ctls_low,
3181 vmx->nested.nested_vmx_exit_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003182 if (msr_index == MSR_IA32_VMX_EXIT_CTLS)
3183 *pdata |= VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003184 break;
3185 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3186 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003187 *pdata = vmx_control_msr(
3188 vmx->nested.nested_vmx_entry_ctls_low,
3189 vmx->nested.nested_vmx_entry_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003190 if (msr_index == MSR_IA32_VMX_ENTRY_CTLS)
3191 *pdata |= VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003192 break;
3193 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003194 *pdata = vmx_control_msr(
3195 vmx->nested.nested_vmx_misc_low,
3196 vmx->nested.nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003197 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003198 case MSR_IA32_VMX_CR0_FIXED0:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003199 *pdata = vmx->nested.nested_vmx_cr0_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003200 break;
3201 case MSR_IA32_VMX_CR0_FIXED1:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003202 *pdata = vmx->nested.nested_vmx_cr0_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003203 break;
3204 case MSR_IA32_VMX_CR4_FIXED0:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003205 *pdata = vmx->nested.nested_vmx_cr4_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003206 break;
3207 case MSR_IA32_VMX_CR4_FIXED1:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003208 *pdata = vmx->nested.nested_vmx_cr4_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003209 break;
3210 case MSR_IA32_VMX_VMCS_ENUM:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003211 *pdata = vmx->nested.nested_vmx_vmcs_enum;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003212 break;
3213 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003214 *pdata = vmx_control_msr(
3215 vmx->nested.nested_vmx_secondary_ctls_low,
3216 vmx->nested.nested_vmx_secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003217 break;
3218 case MSR_IA32_VMX_EPT_VPID_CAP:
Wanpeng Li089d7b62015-10-13 09:18:37 -07003219 *pdata = vmx->nested.nested_vmx_ept_caps |
3220 ((u64)vmx->nested.nested_vmx_vpid_caps << 32);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003221 break;
Bandan Das27c42a12017-08-03 15:54:42 -04003222 case MSR_IA32_VMX_VMFUNC:
3223 *pdata = vmx->nested.nested_vmx_vmfunc_controls;
3224 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003225 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003226 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08003227 }
3228
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003229 return 0;
3230}
3231
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003232static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
3233 uint64_t val)
3234{
3235 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
3236
3237 return !(val & ~valid_bits);
3238}
3239
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003240/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08003241 * Reads an msr value (of 'msr_index') into 'pdata'.
3242 * Returns 0 on success, non-0 otherwise.
3243 * Assumes vcpu_load() was already called.
3244 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003245static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003246{
Avi Kivity26bb0982009-09-07 11:14:12 +03003247 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003248
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003249 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003250#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003251 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003252 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003253 break;
3254 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003255 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003256 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003257 case MSR_KERNEL_GS_BASE:
3258 vmx_load_host_state(to_vmx(vcpu));
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003259 msr_info->data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003260 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03003261#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08003262 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003263 return kvm_get_msr_common(vcpu, msr_info);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05303264 case MSR_IA32_TSC:
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08003265 msr_info->data = guest_read_tsc(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003266 break;
3267 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003268 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003269 break;
3270 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003271 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003272 break;
3273 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003274 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003275 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003276 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08003277 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02003278 (!msr_info->host_initiated &&
3279 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003280 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003281 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003282 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003283 case MSR_IA32_MCG_EXT_CTL:
3284 if (!msr_info->host_initiated &&
3285 !(to_vmx(vcpu)->msr_ia32_feature_control &
3286 FEATURE_CONTROL_LMCE))
Jan Kiszkacae50132014-01-04 18:47:22 +01003287 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003288 msr_info->data = vcpu->arch.mcg_ext_ctl;
3289 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003290 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang3b840802016-06-22 14:59:54 +08003291 msr_info->data = to_vmx(vcpu)->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01003292 break;
3293 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3294 if (!nested_vmx_allowed(vcpu))
3295 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003296 return vmx_get_vmx_msr(vcpu, msr_info->index, &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08003297 case MSR_IA32_XSS:
3298 if (!vmx_xsaves_supported())
3299 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003300 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08003301 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003302 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02003303 if (!msr_info->host_initiated &&
3304 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003305 return 1;
3306 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003307 default:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003308 msr = find_msr_entry(to_vmx(vcpu), msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003309 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003310 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003311 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003312 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003313 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003314 }
3315
Avi Kivity6aa8b732006-12-10 02:21:36 -08003316 return 0;
3317}
3318
Jan Kiszkacae50132014-01-04 18:47:22 +01003319static void vmx_leave_nested(struct kvm_vcpu *vcpu);
3320
Avi Kivity6aa8b732006-12-10 02:21:36 -08003321/*
3322 * Writes msr value into into the appropriate "register".
3323 * Returns 0 on success, non-0 otherwise.
3324 * Assumes vcpu_load() was already called.
3325 */
Will Auld8fe8ab42012-11-29 12:42:12 -08003326static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003327{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003328 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003329 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03003330 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08003331 u32 msr_index = msr_info->index;
3332 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03003333
Avi Kivity6aa8b732006-12-10 02:21:36 -08003334 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08003335 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08003336 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03003337 break;
Avi Kivity16175a72009-03-23 22:13:44 +02003338#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003339 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003340 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003341 vmcs_writel(GUEST_FS_BASE, data);
3342 break;
3343 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003344 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003345 vmcs_writel(GUEST_GS_BASE, data);
3346 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003347 case MSR_KERNEL_GS_BASE:
3348 vmx_load_host_state(vmx);
3349 vmx->msr_guest_kernel_gs_base = data;
3350 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003351#endif
3352 case MSR_IA32_SYSENTER_CS:
3353 vmcs_write32(GUEST_SYSENTER_CS, data);
3354 break;
3355 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003356 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003357 break;
3358 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003359 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003360 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003361 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08003362 if (!kvm_mpx_supported() ||
Radim Krčmářd6321d42017-08-05 00:12:49 +02003363 (!msr_info->host_initiated &&
3364 !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003365 return 1;
Jim Mattson45316622017-05-23 11:52:54 -07003366 if (is_noncanonical_address(data & PAGE_MASK) ||
3367 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003368 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003369 vmcs_write64(GUEST_BNDCFGS, data);
3370 break;
3371 case MSR_IA32_TSC:
3372 kvm_write_tsc(vcpu, msr_info);
3373 break;
3374 case MSR_IA32_CR_PAT:
Will Auld8fe8ab42012-11-29 12:42:12 -08003375 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03003376 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
3377 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003378 vmcs_write64(GUEST_IA32_PAT, data);
3379 vcpu->arch.pat = data;
3380 break;
3381 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003382 ret = kvm_set_msr_common(vcpu, msr_info);
3383 break;
Will Auldba904632012-11-29 12:42:50 -08003384 case MSR_IA32_TSC_ADJUST:
3385 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003386 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003387 case MSR_IA32_MCG_EXT_CTL:
3388 if ((!msr_info->host_initiated &&
3389 !(to_vmx(vcpu)->msr_ia32_feature_control &
3390 FEATURE_CONTROL_LMCE)) ||
3391 (data & ~MCG_EXT_CTL_LMCE_EN))
3392 return 1;
3393 vcpu->arch.mcg_ext_ctl = data;
3394 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003395 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003396 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08003397 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01003398 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
3399 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08003400 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01003401 if (msr_info->host_initiated && data == 0)
3402 vmx_leave_nested(vcpu);
3403 break;
3404 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003405 if (!msr_info->host_initiated)
3406 return 1; /* they are read-only */
3407 if (!nested_vmx_allowed(vcpu))
3408 return 1;
3409 return vmx_set_vmx_msr(vcpu, msr_index, data);
Wanpeng Li20300092014-12-02 19:14:59 +08003410 case MSR_IA32_XSS:
3411 if (!vmx_xsaves_supported())
3412 return 1;
3413 /*
3414 * The only supported bit as of Skylake is bit 8, but
3415 * it is not supported on KVM.
3416 */
3417 if (data != 0)
3418 return 1;
3419 vcpu->arch.ia32_xss = data;
3420 if (vcpu->arch.ia32_xss != host_xss)
3421 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
3422 vcpu->arch.ia32_xss, host_xss);
3423 else
3424 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
3425 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003426 case MSR_TSC_AUX:
Radim Krčmářd6321d42017-08-05 00:12:49 +02003427 if (!msr_info->host_initiated &&
3428 !guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003429 return 1;
3430 /* Check reserved bit, higher 32 bits should be zero */
3431 if ((data >> 32) != 0)
3432 return 1;
3433 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003434 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10003435 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003436 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07003437 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003438 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003439 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
3440 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003441 ret = kvm_set_shared_msr(msr->index, msr->data,
3442 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03003443 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003444 if (ret)
3445 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003446 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08003447 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003448 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003449 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003450 }
3451
Eddie Dong2cc51562007-05-21 07:28:09 +03003452 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003453}
3454
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003455static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003456{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003457 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
3458 switch (reg) {
3459 case VCPU_REGS_RSP:
3460 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
3461 break;
3462 case VCPU_REGS_RIP:
3463 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
3464 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003465 case VCPU_EXREG_PDPTR:
3466 if (enable_ept)
3467 ept_save_pdptrs(vcpu);
3468 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003469 default:
3470 break;
3471 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003472}
3473
Avi Kivity6aa8b732006-12-10 02:21:36 -08003474static __init int cpu_has_kvm_support(void)
3475{
Eduardo Habkost6210e372008-11-17 19:03:16 -02003476 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003477}
3478
3479static __init int vmx_disabled_by_bios(void)
3480{
3481 u64 msr;
3482
3483 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04003484 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08003485 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04003486 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
3487 && tboot_enabled())
3488 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08003489 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04003490 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08003491 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08003492 && !tboot_enabled()) {
3493 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08003494 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04003495 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08003496 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08003497 /* launched w/o TXT and VMX disabled */
3498 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
3499 && !tboot_enabled())
3500 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04003501 }
3502
3503 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003504}
3505
Dongxiao Xu7725b892010-05-11 18:29:38 +08003506static void kvm_cpu_vmxon(u64 addr)
3507{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003508 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003509 intel_pt_handle_vmx(1);
3510
Dongxiao Xu7725b892010-05-11 18:29:38 +08003511 asm volatile (ASM_VMX_VMXON_RAX
3512 : : "a"(&addr), "m"(addr)
3513 : "memory", "cc");
3514}
3515
Radim Krčmář13a34e02014-08-28 15:13:03 +02003516static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003517{
3518 int cpu = raw_smp_processor_id();
3519 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04003520 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003521
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003522 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02003523 return -EBUSY;
3524
Nadav Har'Eld462b812011-05-24 15:26:10 +03003525 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08003526 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
3527 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08003528
3529 /*
3530 * Now we can enable the vmclear operation in kdump
3531 * since the loaded_vmcss_on_cpu list on this cpu
3532 * has been initialized.
3533 *
3534 * Though the cpu is not in VMX operation now, there
3535 * is no problem to enable the vmclear operation
3536 * for the loaded_vmcss_on_cpu list is empty!
3537 */
3538 crash_enable_local_vmclear(cpu);
3539
Avi Kivity6aa8b732006-12-10 02:21:36 -08003540 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04003541
3542 test_bits = FEATURE_CONTROL_LOCKED;
3543 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
3544 if (tboot_enabled())
3545 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
3546
3547 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003548 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04003549 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
3550 }
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003551 kvm_cpu_vmxon(phys_addr);
3552 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02003553
3554 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003555}
3556
Nadav Har'Eld462b812011-05-24 15:26:10 +03003557static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03003558{
3559 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03003560 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03003561
Nadav Har'Eld462b812011-05-24 15:26:10 +03003562 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
3563 loaded_vmcss_on_cpu_link)
3564 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03003565}
3566
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003567
3568/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
3569 * tricks.
3570 */
3571static void kvm_cpu_vmxoff(void)
3572{
3573 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003574
3575 intel_pt_handle_vmx(0);
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003576 cr4_clear_bits(X86_CR4_VMXE);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003577}
3578
Radim Krčmář13a34e02014-08-28 15:13:03 +02003579static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003580{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003581 vmclear_local_loaded_vmcss();
3582 kvm_cpu_vmxoff();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003583}
3584
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003585static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04003586 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003587{
3588 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003589 u32 ctl = ctl_min | ctl_opt;
3590
3591 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3592
3593 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
3594 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
3595
3596 /* Ensure minimum (required) set of control bits are supported. */
3597 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003598 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003599
3600 *result = ctl;
3601 return 0;
3602}
3603
Avi Kivity110312c2010-12-21 12:54:20 +02003604static __init bool allow_1_setting(u32 msr, u32 ctl)
3605{
3606 u32 vmx_msr_low, vmx_msr_high;
3607
3608 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3609 return vmx_msr_high & ctl;
3610}
3611
Yang, Sheng002c7f72007-07-31 14:23:01 +03003612static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003613{
3614 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08003615 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003616 u32 _pin_based_exec_control = 0;
3617 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003618 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003619 u32 _vmexit_control = 0;
3620 u32 _vmentry_control = 0;
3621
Raghavendra K T10166742012-02-07 23:19:20 +05303622 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003623#ifdef CONFIG_X86_64
3624 CPU_BASED_CR8_LOAD_EXITING |
3625 CPU_BASED_CR8_STORE_EXITING |
3626#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08003627 CPU_BASED_CR3_LOAD_EXITING |
3628 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003629 CPU_BASED_USE_IO_BITMAPS |
3630 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03003631 CPU_BASED_USE_TSC_OFFSETING |
Avi Kivityfee84b02011-11-10 14:57:25 +02003632 CPU_BASED_INVLPG_EXITING |
3633 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06003634
Michael S. Tsirkin668fffa2017-04-21 12:27:17 +02003635 if (!kvm_mwait_in_guest())
3636 min |= CPU_BASED_MWAIT_EXITING |
3637 CPU_BASED_MONITOR_EXITING;
3638
Sheng Yangf78e0e22007-10-29 09:40:42 +08003639 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08003640 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08003641 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003642 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
3643 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003644 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003645#ifdef CONFIG_X86_64
3646 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3647 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
3648 ~CPU_BASED_CR8_STORE_EXITING;
3649#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08003650 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08003651 min2 = 0;
3652 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08003653 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08003654 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08003655 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003656 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003657 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003658 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00003659 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08003660 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003661 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03003662 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08003663 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08003664 SECONDARY_EXEC_XSAVES |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08003665 SECONDARY_EXEC_ENABLE_PML |
Bandan Das2a499e42017-08-03 15:54:41 -04003666 SECONDARY_EXEC_TSC_SCALING |
3667 SECONDARY_EXEC_ENABLE_VMFUNC;
Sheng Yangd56f5462008-04-25 10:13:16 +08003668 if (adjust_vmx_controls(min2, opt2,
3669 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08003670 &_cpu_based_2nd_exec_control) < 0)
3671 return -EIO;
3672 }
3673#ifndef CONFIG_X86_64
3674 if (!(_cpu_based_2nd_exec_control &
3675 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
3676 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
3677#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08003678
3679 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3680 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08003681 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003682 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
3683 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08003684
Sheng Yangd56f5462008-04-25 10:13:16 +08003685 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03003686 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
3687 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03003688 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
3689 CPU_BASED_CR3_STORE_EXITING |
3690 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08003691 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
3692 vmx_capability.ept, vmx_capability.vpid);
3693 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003694
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003695 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003696#ifdef CONFIG_X86_64
3697 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
3698#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08003699 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003700 VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003701 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
3702 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003703 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003704
Paolo Bonzini2c828782017-03-27 14:37:28 +02003705 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING |
3706 PIN_BASED_VIRTUAL_NMIS;
3707 opt = PIN_BASED_POSTED_INTR | PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003708 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
3709 &_pin_based_exec_control) < 0)
3710 return -EIO;
3711
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02003712 if (cpu_has_broken_vmx_preemption_timer())
3713 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003714 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003715 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08003716 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
3717
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01003718 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003719 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003720 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
3721 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003722 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003723
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003724 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003725
3726 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
3727 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003728 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003729
3730#ifdef CONFIG_X86_64
3731 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
3732 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03003733 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003734#endif
3735
3736 /* Require Write-Back (WB) memory type for VMCS accesses. */
3737 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003738 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003739
Yang, Sheng002c7f72007-07-31 14:23:01 +03003740 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02003741 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03003742 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003743 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003744
Yang, Sheng002c7f72007-07-31 14:23:01 +03003745 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
3746 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003747 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003748 vmcs_conf->vmexit_ctrl = _vmexit_control;
3749 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003750
Avi Kivity110312c2010-12-21 12:54:20 +02003751 cpu_has_load_ia32_efer =
3752 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3753 VM_ENTRY_LOAD_IA32_EFER)
3754 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3755 VM_EXIT_LOAD_IA32_EFER);
3756
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003757 cpu_has_load_perf_global_ctrl =
3758 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3759 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
3760 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3761 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
3762
3763 /*
3764 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
Andrea Gelminibb3541f2016-05-21 14:14:44 +02003765 * but due to errata below it can't be used. Workaround is to use
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003766 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
3767 *
3768 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
3769 *
3770 * AAK155 (model 26)
3771 * AAP115 (model 30)
3772 * AAT100 (model 37)
3773 * BC86,AAY89,BD102 (model 44)
3774 * BA97 (model 46)
3775 *
3776 */
3777 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
3778 switch (boot_cpu_data.x86_model) {
3779 case 26:
3780 case 30:
3781 case 37:
3782 case 44:
3783 case 46:
3784 cpu_has_load_perf_global_ctrl = false;
3785 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
3786 "does not work properly. Using workaround\n");
3787 break;
3788 default:
3789 break;
3790 }
3791 }
3792
Borislav Petkov782511b2016-04-04 22:25:03 +02003793 if (boot_cpu_has(X86_FEATURE_XSAVES))
Wanpeng Li20300092014-12-02 19:14:59 +08003794 rdmsrl(MSR_IA32_XSS, host_xss);
3795
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003796 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003797}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003798
3799static struct vmcs *alloc_vmcs_cpu(int cpu)
3800{
3801 int node = cpu_to_node(cpu);
3802 struct page *pages;
3803 struct vmcs *vmcs;
3804
Vlastimil Babka96db8002015-09-08 15:03:50 -07003805 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003806 if (!pages)
3807 return NULL;
3808 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003809 memset(vmcs, 0, vmcs_config.size);
3810 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003811 return vmcs;
3812}
3813
3814static struct vmcs *alloc_vmcs(void)
3815{
Ingo Molnard3b2c332007-01-05 16:36:23 -08003816 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08003817}
3818
3819static void free_vmcs(struct vmcs *vmcs)
3820{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003821 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003822}
3823
Nadav Har'Eld462b812011-05-24 15:26:10 +03003824/*
3825 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
3826 */
3827static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
3828{
3829 if (!loaded_vmcs->vmcs)
3830 return;
3831 loaded_vmcs_clear(loaded_vmcs);
3832 free_vmcs(loaded_vmcs->vmcs);
3833 loaded_vmcs->vmcs = NULL;
Jim Mattson355f4fb2016-10-28 08:29:39 -07003834 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03003835}
3836
Sam Ravnborg39959582007-06-01 00:47:13 -07003837static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003838{
3839 int cpu;
3840
Zachary Amsden3230bb42009-09-29 11:38:37 -10003841 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003842 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10003843 per_cpu(vmxarea, cpu) = NULL;
3844 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003845}
3846
Jim Mattson85fd5142017-07-07 12:51:41 -07003847enum vmcs_field_type {
3848 VMCS_FIELD_TYPE_U16 = 0,
3849 VMCS_FIELD_TYPE_U64 = 1,
3850 VMCS_FIELD_TYPE_U32 = 2,
3851 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
3852};
3853
3854static inline int vmcs_field_type(unsigned long field)
3855{
3856 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
3857 return VMCS_FIELD_TYPE_U32;
3858 return (field >> 13) & 0x3 ;
3859}
3860
3861static inline int vmcs_field_readonly(unsigned long field)
3862{
3863 return (((field >> 10) & 0x3) == 1);
3864}
3865
Bandan Dasfe2b2012014-04-21 15:20:14 -04003866static void init_vmcs_shadow_fields(void)
3867{
3868 int i, j;
3869
3870 /* No checks for read only fields yet */
3871
3872 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
3873 switch (shadow_read_write_fields[i]) {
3874 case GUEST_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003875 if (!kvm_mpx_supported())
Bandan Dasfe2b2012014-04-21 15:20:14 -04003876 continue;
3877 break;
3878 default:
3879 break;
3880 }
3881
3882 if (j < i)
3883 shadow_read_write_fields[j] =
3884 shadow_read_write_fields[i];
3885 j++;
3886 }
3887 max_shadow_read_write_fields = j;
3888
3889 /* shadowed fields guest access without vmexit */
3890 for (i = 0; i < max_shadow_read_write_fields; i++) {
Jim Mattson85fd5142017-07-07 12:51:41 -07003891 unsigned long field = shadow_read_write_fields[i];
3892
3893 clear_bit(field, vmx_vmwrite_bitmap);
3894 clear_bit(field, vmx_vmread_bitmap);
3895 if (vmcs_field_type(field) == VMCS_FIELD_TYPE_U64) {
3896 clear_bit(field + 1, vmx_vmwrite_bitmap);
3897 clear_bit(field + 1, vmx_vmread_bitmap);
3898 }
Bandan Dasfe2b2012014-04-21 15:20:14 -04003899 }
Jim Mattson85fd5142017-07-07 12:51:41 -07003900 for (i = 0; i < max_shadow_read_only_fields; i++) {
3901 unsigned long field = shadow_read_only_fields[i];
3902
3903 clear_bit(field, vmx_vmread_bitmap);
3904 if (vmcs_field_type(field) == VMCS_FIELD_TYPE_U64)
3905 clear_bit(field + 1, vmx_vmread_bitmap);
3906 }
Bandan Dasfe2b2012014-04-21 15:20:14 -04003907}
3908
Avi Kivity6aa8b732006-12-10 02:21:36 -08003909static __init int alloc_kvm_area(void)
3910{
3911 int cpu;
3912
Zachary Amsden3230bb42009-09-29 11:38:37 -10003913 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003914 struct vmcs *vmcs;
3915
3916 vmcs = alloc_vmcs_cpu(cpu);
3917 if (!vmcs) {
3918 free_kvm_area();
3919 return -ENOMEM;
3920 }
3921
3922 per_cpu(vmxarea, cpu) = vmcs;
3923 }
3924 return 0;
3925}
3926
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003927static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003928 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003929{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003930 if (!emulate_invalid_guest_state) {
3931 /*
3932 * CS and SS RPL should be equal during guest entry according
3933 * to VMX spec, but in reality it is not always so. Since vcpu
3934 * is in the middle of the transition from real mode to
3935 * protected mode it is safe to assume that RPL 0 is a good
3936 * default value.
3937 */
3938 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03003939 save->selector &= ~SEGMENT_RPL_MASK;
3940 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02003941 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003942 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003943 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003944}
3945
3946static void enter_pmode(struct kvm_vcpu *vcpu)
3947{
3948 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003949 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003950
Gleb Natapovd99e4152012-12-20 16:57:45 +02003951 /*
3952 * Update real mode segment cache. It may be not up-to-date if sement
3953 * register was written while vcpu was in a guest mode.
3954 */
3955 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3956 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3957 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3958 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3959 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3960 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3961
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003962 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003963
Avi Kivity2fb92db2011-04-27 19:42:18 +03003964 vmx_segment_cache_clear(vmx);
3965
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003966 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003967
3968 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003969 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3970 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003971 vmcs_writel(GUEST_RFLAGS, flags);
3972
Rusty Russell66aee912007-07-17 23:34:16 +10003973 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3974 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003975
3976 update_exception_bitmap(vcpu);
3977
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003978 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3979 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3980 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3981 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3982 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3983 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003984}
3985
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003986static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003987{
Mathias Krause772e0312012-08-30 01:30:19 +02003988 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003989 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003990
Gleb Natapovd99e4152012-12-20 16:57:45 +02003991 var.dpl = 0x3;
3992 if (seg == VCPU_SREG_CS)
3993 var.type = 0x3;
3994
3995 if (!emulate_invalid_guest_state) {
3996 var.selector = var.base >> 4;
3997 var.base = var.base & 0xffff0;
3998 var.limit = 0xffff;
3999 var.g = 0;
4000 var.db = 0;
4001 var.present = 1;
4002 var.s = 1;
4003 var.l = 0;
4004 var.unusable = 0;
4005 var.type = 0x3;
4006 var.avl = 0;
4007 if (save->base & 0xf)
4008 printk_once(KERN_WARNING "kvm: segment base is not "
4009 "paragraph aligned when entering "
4010 "protected mode (seg=%d)", seg);
4011 }
4012
4013 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05004014 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02004015 vmcs_write32(sf->limit, var.limit);
4016 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004017}
4018
4019static void enter_rmode(struct kvm_vcpu *vcpu)
4020{
4021 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03004022 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004023
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004024 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
4025 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
4026 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
4027 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
4028 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02004029 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
4030 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004031
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004032 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004033
Gleb Natapov776e58e2011-03-13 12:34:27 +02004034 /*
4035 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004036 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02004037 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004038 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02004039 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
4040 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02004041
Avi Kivity2fb92db2011-04-27 19:42:18 +03004042 vmx_segment_cache_clear(vmx);
4043
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004044 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004045 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004046 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4047
4048 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03004049 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004050
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01004051 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004052
4053 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10004054 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004055 update_exception_bitmap(vcpu);
4056
Gleb Natapovd99e4152012-12-20 16:57:45 +02004057 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
4058 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
4059 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
4060 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
4061 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
4062 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03004063
Eddie Dong8668a3c2007-10-10 14:26:45 +08004064 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004065}
4066
Amit Shah401d10d2009-02-20 22:53:37 +05304067static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
4068{
4069 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03004070 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
4071
4072 if (!msr)
4073 return;
Amit Shah401d10d2009-02-20 22:53:37 +05304074
Avi Kivity44ea2b12009-09-06 15:55:37 +03004075 /*
4076 * Force kernel_gs_base reloading before EFER changes, as control
4077 * of this msr depends on is_long_mode().
4078 */
4079 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02004080 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05304081 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02004082 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05304083 msr->data = efer;
4084 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02004085 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05304086
4087 msr->data = efer & ~EFER_LME;
4088 }
4089 setup_msrs(vmx);
4090}
4091
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004092#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004093
4094static void enter_lmode(struct kvm_vcpu *vcpu)
4095{
4096 u32 guest_tr_ar;
4097
Avi Kivity2fb92db2011-04-27 19:42:18 +03004098 vmx_segment_cache_clear(to_vmx(vcpu));
4099
Avi Kivity6aa8b732006-12-10 02:21:36 -08004100 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004101 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02004102 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
4103 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004104 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004105 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
4106 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004107 }
Avi Kivityda38f432010-07-06 11:30:49 +03004108 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004109}
4110
4111static void exit_lmode(struct kvm_vcpu *vcpu)
4112{
Gleb Natapov2961e8762013-11-25 15:37:13 +02004113 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03004114 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004115}
4116
4117#endif
4118
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004119static inline void __vmx_flush_tlb(struct kvm_vcpu *vcpu, int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004120{
Xiao Guangrongdd180b32010-07-03 16:02:42 +08004121 if (enable_ept) {
4122 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
4123 return;
Peter Feiner995f00a2017-06-30 17:26:32 -07004124 ept_sync_context(construct_eptp(vcpu, vcpu->arch.mmu.root_hpa));
Jim Mattsonf0b98c02017-03-15 07:56:11 -07004125 } else {
4126 vpid_sync_context(vpid);
Xiao Guangrongdd180b32010-07-03 16:02:42 +08004127 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08004128}
4129
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004130static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
4131{
4132 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->vpid);
4133}
4134
Jim Mattsonfb6c8192017-03-16 13:53:59 -07004135static void vmx_flush_tlb_ept_only(struct kvm_vcpu *vcpu)
4136{
4137 if (enable_ept)
4138 vmx_flush_tlb(vcpu);
4139}
4140
Avi Kivitye8467fd2009-12-29 18:43:06 +02004141static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
4142{
4143 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
4144
4145 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
4146 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
4147}
4148
Avi Kivityaff48ba2010-12-05 18:56:11 +02004149static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
4150{
4151 if (enable_ept && is_paging(vcpu))
4152 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
4153 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
4154}
4155
Anthony Liguori25c4c272007-04-27 09:29:21 +03004156static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08004157{
Avi Kivityfc78f512009-12-07 12:16:48 +02004158 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
4159
4160 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
4161 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08004162}
4163
Sheng Yang14394422008-04-28 12:24:45 +08004164static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
4165{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004166 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
4167
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004168 if (!test_bit(VCPU_EXREG_PDPTR,
4169 (unsigned long *)&vcpu->arch.regs_dirty))
4170 return;
4171
Sheng Yang14394422008-04-28 12:24:45 +08004172 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004173 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
4174 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
4175 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
4176 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08004177 }
4178}
4179
Avi Kivity8f5d5492009-05-31 18:41:29 +03004180static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
4181{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004182 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
4183
Avi Kivity8f5d5492009-05-31 18:41:29 +03004184 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004185 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
4186 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
4187 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
4188 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03004189 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004190
4191 __set_bit(VCPU_EXREG_PDPTR,
4192 (unsigned long *)&vcpu->arch.regs_avail);
4193 __set_bit(VCPU_EXREG_PDPTR,
4194 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03004195}
4196
David Matlack38991522016-11-29 18:14:08 -08004197static bool nested_guest_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
4198{
4199 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed0;
4200 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed1;
4201 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4202
4203 if (to_vmx(vcpu)->nested.nested_vmx_secondary_ctls_high &
4204 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
4205 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
4206 fixed0 &= ~(X86_CR0_PE | X86_CR0_PG);
4207
4208 return fixed_bits_valid(val, fixed0, fixed1);
4209}
4210
4211static bool nested_host_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
4212{
4213 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed0;
4214 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed1;
4215
4216 return fixed_bits_valid(val, fixed0, fixed1);
4217}
4218
4219static bool nested_cr4_valid(struct kvm_vcpu *vcpu, unsigned long val)
4220{
4221 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr4_fixed0;
4222 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr4_fixed1;
4223
4224 return fixed_bits_valid(val, fixed0, fixed1);
4225}
4226
4227/* No difference in the restrictions on guest and host CR4 in VMX operation. */
4228#define nested_guest_cr4_valid nested_cr4_valid
4229#define nested_host_cr4_valid nested_cr4_valid
4230
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004231static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08004232
4233static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
4234 unsigned long cr0,
4235 struct kvm_vcpu *vcpu)
4236{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03004237 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
4238 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004239 if (!(cr0 & X86_CR0_PG)) {
4240 /* From paging/starting to nonpaging */
4241 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08004242 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08004243 (CPU_BASED_CR3_LOAD_EXITING |
4244 CPU_BASED_CR3_STORE_EXITING));
4245 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02004246 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08004247 } else if (!is_paging(vcpu)) {
4248 /* From nonpaging to paging */
4249 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08004250 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08004251 ~(CPU_BASED_CR3_LOAD_EXITING |
4252 CPU_BASED_CR3_STORE_EXITING));
4253 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02004254 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08004255 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08004256
4257 if (!(cr0 & X86_CR0_WP))
4258 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08004259}
4260
Avi Kivity6aa8b732006-12-10 02:21:36 -08004261static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
4262{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004263 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004264 unsigned long hw_cr0;
4265
Gleb Natapov50378782013-02-04 16:00:28 +02004266 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004267 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02004268 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02004269 else {
Gleb Natapov50378782013-02-04 16:00:28 +02004270 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08004271
Gleb Natapov218e7632013-01-21 15:36:45 +02004272 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
4273 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004274
Gleb Natapov218e7632013-01-21 15:36:45 +02004275 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
4276 enter_rmode(vcpu);
4277 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004278
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004279#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02004280 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10004281 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08004282 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10004283 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08004284 exit_lmode(vcpu);
4285 }
4286#endif
4287
Avi Kivity089d0342009-03-23 18:26:32 +02004288 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08004289 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
4290
Avi Kivity6aa8b732006-12-10 02:21:36 -08004291 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08004292 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004293 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02004294
4295 /* depends on vcpu->arch.cr0 to be set to a new value */
4296 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004297}
4298
Peter Feiner995f00a2017-06-30 17:26:32 -07004299static u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa)
Sheng Yang14394422008-04-28 12:24:45 +08004300{
4301 u64 eptp;
4302
4303 /* TODO write the value reading from MSR */
4304 eptp = VMX_EPT_DEFAULT_MT |
4305 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Peter Feiner995f00a2017-06-30 17:26:32 -07004306 if (enable_ept_ad_bits &&
4307 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
Xudong Haob38f9932012-05-28 19:33:36 +08004308 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08004309 eptp |= (root_hpa & PAGE_MASK);
4310
4311 return eptp;
4312}
4313
Avi Kivity6aa8b732006-12-10 02:21:36 -08004314static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
4315{
Sheng Yang14394422008-04-28 12:24:45 +08004316 unsigned long guest_cr3;
4317 u64 eptp;
4318
4319 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02004320 if (enable_ept) {
Peter Feiner995f00a2017-06-30 17:26:32 -07004321 eptp = construct_eptp(vcpu, cr3);
Sheng Yang14394422008-04-28 12:24:45 +08004322 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02004323 if (is_paging(vcpu) || is_guest_mode(vcpu))
4324 guest_cr3 = kvm_read_cr3(vcpu);
4325 else
4326 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be42009-10-26 16:48:33 -02004327 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004328 }
4329
Sheng Yang2384d2b2008-01-17 15:14:33 +08004330 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004331 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004332}
4333
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004334static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004335{
Ben Serebrin085e68e2015-04-16 11:58:05 -07004336 /*
4337 * Pass through host's Machine Check Enable value to hw_cr4, which
4338 * is in force while we are in guest mode. Do not let guests control
4339 * this bit, even if host CR4.MCE == 0.
4340 */
4341 unsigned long hw_cr4 =
4342 (cr4_read_shadow() & X86_CR4_MCE) |
4343 (cr4 & ~X86_CR4_MCE) |
4344 (to_vmx(vcpu)->rmode.vm86_active ?
4345 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
Sheng Yang14394422008-04-28 12:24:45 +08004346
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004347 if (cr4 & X86_CR4_VMXE) {
4348 /*
4349 * To use VMXON (and later other VMX instructions), a guest
4350 * must first be able to turn on cr4.VMXE (see handle_vmon()).
4351 * So basically the check on whether to allow nested VMX
4352 * is here.
4353 */
4354 if (!nested_vmx_allowed(vcpu))
4355 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004356 }
David Matlack38991522016-11-29 18:14:08 -08004357
4358 if (to_vmx(vcpu)->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004359 return 1;
4360
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004361 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02004362 if (enable_ept) {
4363 if (!is_paging(vcpu)) {
4364 hw_cr4 &= ~X86_CR4_PAE;
4365 hw_cr4 |= X86_CR4_PSE;
4366 } else if (!(cr4 & X86_CR4_PAE)) {
4367 hw_cr4 &= ~X86_CR4_PAE;
4368 }
4369 }
Sheng Yang14394422008-04-28 12:24:45 +08004370
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004371 if (!enable_unrestricted_guest && !is_paging(vcpu))
4372 /*
Huaitong Handdba2622016-03-22 16:51:15 +08004373 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
4374 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
4375 * to be manually disabled when guest switches to non-paging
4376 * mode.
4377 *
4378 * If !enable_unrestricted_guest, the CPU is always running
4379 * with CR0.PG=1 and CR4 needs to be modified.
4380 * If enable_unrestricted_guest, the CPU automatically
4381 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004382 */
Huaitong Handdba2622016-03-22 16:51:15 +08004383 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004384
Sheng Yang14394422008-04-28 12:24:45 +08004385 vmcs_writel(CR4_READ_SHADOW, cr4);
4386 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004387 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004388}
4389
Avi Kivity6aa8b732006-12-10 02:21:36 -08004390static void vmx_get_segment(struct kvm_vcpu *vcpu,
4391 struct kvm_segment *var, int seg)
4392{
Avi Kivitya9179492011-01-03 14:28:52 +02004393 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004394 u32 ar;
4395
Gleb Natapovc6ad11532012-12-12 19:10:51 +02004396 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004397 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02004398 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03004399 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004400 return;
Avi Kivity1390a282012-08-21 17:07:08 +03004401 var->base = vmx_read_guest_seg_base(vmx, seg);
4402 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4403 return;
Avi Kivitya9179492011-01-03 14:28:52 +02004404 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004405 var->base = vmx_read_guest_seg_base(vmx, seg);
4406 var->limit = vmx_read_guest_seg_limit(vmx, seg);
4407 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4408 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03004409 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004410 var->type = ar & 15;
4411 var->s = (ar >> 4) & 1;
4412 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03004413 /*
4414 * Some userspaces do not preserve unusable property. Since usable
4415 * segment has to be present according to VMX spec we can use present
4416 * property to amend userspace bug by making unusable segment always
4417 * nonpresent. vmx_segment_access_rights() already marks nonpresent
4418 * segment as unusable.
4419 */
4420 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004421 var->avl = (ar >> 12) & 1;
4422 var->l = (ar >> 13) & 1;
4423 var->db = (ar >> 14) & 1;
4424 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004425}
4426
Avi Kivitya9179492011-01-03 14:28:52 +02004427static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
4428{
Avi Kivitya9179492011-01-03 14:28:52 +02004429 struct kvm_segment s;
4430
4431 if (to_vmx(vcpu)->rmode.vm86_active) {
4432 vmx_get_segment(vcpu, &s, seg);
4433 return s.base;
4434 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004435 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02004436}
4437
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004438static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02004439{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004440 struct vcpu_vmx *vmx = to_vmx(vcpu);
4441
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004442 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02004443 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004444 else {
4445 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004446 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02004447 }
Avi Kivity69c73022011-03-07 15:26:44 +02004448}
4449
Avi Kivity653e3102007-05-07 10:55:37 +03004450static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004451{
Avi Kivity6aa8b732006-12-10 02:21:36 -08004452 u32 ar;
4453
Avi Kivityf0495f92012-06-07 17:06:10 +03004454 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004455 ar = 1 << 16;
4456 else {
4457 ar = var->type & 15;
4458 ar |= (var->s & 1) << 4;
4459 ar |= (var->dpl & 3) << 5;
4460 ar |= (var->present & 1) << 7;
4461 ar |= (var->avl & 1) << 12;
4462 ar |= (var->l & 1) << 13;
4463 ar |= (var->db & 1) << 14;
4464 ar |= (var->g & 1) << 15;
4465 }
Avi Kivity653e3102007-05-07 10:55:37 +03004466
4467 return ar;
4468}
4469
4470static void vmx_set_segment(struct kvm_vcpu *vcpu,
4471 struct kvm_segment *var, int seg)
4472{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004473 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02004474 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03004475
Avi Kivity2fb92db2011-04-27 19:42:18 +03004476 vmx_segment_cache_clear(vmx);
4477
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004478 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
4479 vmx->rmode.segs[seg] = *var;
4480 if (seg == VCPU_SREG_TR)
4481 vmcs_write16(sf->selector, var->selector);
4482 else if (var->s)
4483 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02004484 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03004485 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004486
Avi Kivity653e3102007-05-07 10:55:37 +03004487 vmcs_writel(sf->base, var->base);
4488 vmcs_write32(sf->limit, var->limit);
4489 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004490
4491 /*
4492 * Fix the "Accessed" bit in AR field of segment registers for older
4493 * qemu binaries.
4494 * IA32 arch specifies that at the time of processor reset the
4495 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08004496 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004497 * state vmexit when "unrestricted guest" mode is turned on.
4498 * Fix for this setup issue in cpu_reset is being pushed in the qemu
4499 * tree. Newer qemu binaries with that qemu fix would not need this
4500 * kvm hack.
4501 */
4502 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02004503 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004504
Gleb Natapovf924d662012-12-12 19:10:55 +02004505 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02004506
4507out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01004508 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004509}
4510
Avi Kivity6aa8b732006-12-10 02:21:36 -08004511static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
4512{
Avi Kivity2fb92db2011-04-27 19:42:18 +03004513 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004514
4515 *db = (ar >> 14) & 1;
4516 *l = (ar >> 13) & 1;
4517}
4518
Gleb Natapov89a27f42010-02-16 10:51:48 +02004519static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004520{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004521 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
4522 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004523}
4524
Gleb Natapov89a27f42010-02-16 10:51:48 +02004525static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004526{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004527 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
4528 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004529}
4530
Gleb Natapov89a27f42010-02-16 10:51:48 +02004531static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004532{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004533 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
4534 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004535}
4536
Gleb Natapov89a27f42010-02-16 10:51:48 +02004537static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004538{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004539 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
4540 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004541}
4542
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004543static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
4544{
4545 struct kvm_segment var;
4546 u32 ar;
4547
4548 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02004549 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02004550 if (seg == VCPU_SREG_CS)
4551 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004552 ar = vmx_segment_access_rights(&var);
4553
4554 if (var.base != (var.selector << 4))
4555 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02004556 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004557 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02004558 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004559 return false;
4560
4561 return true;
4562}
4563
4564static bool code_segment_valid(struct kvm_vcpu *vcpu)
4565{
4566 struct kvm_segment cs;
4567 unsigned int cs_rpl;
4568
4569 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004570 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004571
Avi Kivity1872a3f2009-01-04 23:26:52 +02004572 if (cs.unusable)
4573 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004574 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004575 return false;
4576 if (!cs.s)
4577 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004578 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004579 if (cs.dpl > cs_rpl)
4580 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004581 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004582 if (cs.dpl != cs_rpl)
4583 return false;
4584 }
4585 if (!cs.present)
4586 return false;
4587
4588 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
4589 return true;
4590}
4591
4592static bool stack_segment_valid(struct kvm_vcpu *vcpu)
4593{
4594 struct kvm_segment ss;
4595 unsigned int ss_rpl;
4596
4597 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004598 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004599
Avi Kivity1872a3f2009-01-04 23:26:52 +02004600 if (ss.unusable)
4601 return true;
4602 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004603 return false;
4604 if (!ss.s)
4605 return false;
4606 if (ss.dpl != ss_rpl) /* DPL != RPL */
4607 return false;
4608 if (!ss.present)
4609 return false;
4610
4611 return true;
4612}
4613
4614static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
4615{
4616 struct kvm_segment var;
4617 unsigned int rpl;
4618
4619 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03004620 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004621
Avi Kivity1872a3f2009-01-04 23:26:52 +02004622 if (var.unusable)
4623 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004624 if (!var.s)
4625 return false;
4626 if (!var.present)
4627 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004628 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004629 if (var.dpl < rpl) /* DPL < RPL */
4630 return false;
4631 }
4632
4633 /* TODO: Add other members to kvm_segment_field to allow checking for other access
4634 * rights flags
4635 */
4636 return true;
4637}
4638
4639static bool tr_valid(struct kvm_vcpu *vcpu)
4640{
4641 struct kvm_segment tr;
4642
4643 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
4644
Avi Kivity1872a3f2009-01-04 23:26:52 +02004645 if (tr.unusable)
4646 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03004647 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004648 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004649 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004650 return false;
4651 if (!tr.present)
4652 return false;
4653
4654 return true;
4655}
4656
4657static bool ldtr_valid(struct kvm_vcpu *vcpu)
4658{
4659 struct kvm_segment ldtr;
4660
4661 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
4662
Avi Kivity1872a3f2009-01-04 23:26:52 +02004663 if (ldtr.unusable)
4664 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03004665 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004666 return false;
4667 if (ldtr.type != 2)
4668 return false;
4669 if (!ldtr.present)
4670 return false;
4671
4672 return true;
4673}
4674
4675static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
4676{
4677 struct kvm_segment cs, ss;
4678
4679 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
4680 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
4681
Nadav Amitb32a9912015-03-29 16:33:04 +03004682 return ((cs.selector & SEGMENT_RPL_MASK) ==
4683 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004684}
4685
4686/*
4687 * Check if guest state is valid. Returns true if valid, false if
4688 * not.
4689 * We assume that registers are always usable
4690 */
4691static bool guest_state_valid(struct kvm_vcpu *vcpu)
4692{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02004693 if (enable_unrestricted_guest)
4694 return true;
4695
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004696 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03004697 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004698 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
4699 return false;
4700 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
4701 return false;
4702 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
4703 return false;
4704 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
4705 return false;
4706 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
4707 return false;
4708 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
4709 return false;
4710 } else {
4711 /* protected mode guest state checks */
4712 if (!cs_ss_rpl_check(vcpu))
4713 return false;
4714 if (!code_segment_valid(vcpu))
4715 return false;
4716 if (!stack_segment_valid(vcpu))
4717 return false;
4718 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
4719 return false;
4720 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
4721 return false;
4722 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
4723 return false;
4724 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
4725 return false;
4726 if (!tr_valid(vcpu))
4727 return false;
4728 if (!ldtr_valid(vcpu))
4729 return false;
4730 }
4731 /* TODO:
4732 * - Add checks on RIP
4733 * - Add checks on RFLAGS
4734 */
4735
4736 return true;
4737}
4738
Jim Mattson5fa99cb2017-07-06 16:33:07 -07004739static bool page_address_valid(struct kvm_vcpu *vcpu, gpa_t gpa)
4740{
4741 return PAGE_ALIGNED(gpa) && !(gpa >> cpuid_maxphyaddr(vcpu));
4742}
4743
Mike Dayd77c26f2007-10-08 09:02:08 -04004744static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004745{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004746 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02004747 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004748 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004749
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004750 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004751 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02004752 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4753 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004754 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004755 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08004756 r = kvm_write_guest_page(kvm, fn++, &data,
4757 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02004758 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004759 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004760 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
4761 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004762 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004763 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4764 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004765 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004766 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004767 r = kvm_write_guest_page(kvm, fn, &data,
4768 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
4769 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004770out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004771 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004772 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004773}
4774
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004775static int init_rmode_identity_map(struct kvm *kvm)
4776{
Tang Chenf51770e2014-09-16 18:41:59 +08004777 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08004778 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004779 u32 tmp;
4780
Avi Kivity089d0342009-03-23 18:26:32 +02004781 if (!enable_ept)
Tang Chenf51770e2014-09-16 18:41:59 +08004782 return 0;
Tang Chena255d472014-09-16 18:41:58 +08004783
4784 /* Protect kvm->arch.ept_identity_pagetable_done. */
4785 mutex_lock(&kvm->slots_lock);
4786
Tang Chenf51770e2014-09-16 18:41:59 +08004787 if (likely(kvm->arch.ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08004788 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08004789
Sheng Yangb927a3c2009-07-21 10:42:48 +08004790 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08004791
4792 r = alloc_identity_pagetable(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08004793 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08004794 goto out2;
4795
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004796 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004797 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
4798 if (r < 0)
4799 goto out;
4800 /* Set up identity-mapping pagetable for EPT in real mode */
4801 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
4802 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
4803 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
4804 r = kvm_write_guest_page(kvm, identity_map_pfn,
4805 &tmp, i * sizeof(tmp), sizeof(tmp));
4806 if (r < 0)
4807 goto out;
4808 }
4809 kvm->arch.ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08004810
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004811out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004812 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08004813
4814out2:
4815 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08004816 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004817}
4818
Avi Kivity6aa8b732006-12-10 02:21:36 -08004819static void seg_setup(int seg)
4820{
Mathias Krause772e0312012-08-30 01:30:19 +02004821 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004822 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004823
4824 vmcs_write16(sf->selector, 0);
4825 vmcs_writel(sf->base, 0);
4826 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02004827 ar = 0x93;
4828 if (seg == VCPU_SREG_CS)
4829 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004830
4831 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004832}
4833
Sheng Yangf78e0e22007-10-29 09:40:42 +08004834static int alloc_apic_access_page(struct kvm *kvm)
4835{
Xiao Guangrong44841412012-09-07 14:14:20 +08004836 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004837 int r = 0;
4838
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004839 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08004840 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004841 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004842 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
4843 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004844 if (r)
4845 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02004846
Tang Chen73a6d942014-09-11 13:38:00 +08004847 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08004848 if (is_error_page(page)) {
4849 r = -EFAULT;
4850 goto out;
4851 }
4852
Tang Chenc24ae0d2014-09-24 15:57:58 +08004853 /*
4854 * Do not pin the page in memory, so that memory hot-unplug
4855 * is able to migrate it.
4856 */
4857 put_page(page);
4858 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004859out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004860 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004861 return r;
4862}
4863
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004864static int alloc_identity_pagetable(struct kvm *kvm)
4865{
Tang Chena255d472014-09-16 18:41:58 +08004866 /* Called with kvm->slots_lock held. */
4867
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004868 int r = 0;
4869
Tang Chena255d472014-09-16 18:41:58 +08004870 BUG_ON(kvm->arch.ept_identity_pagetable_done);
4871
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004872 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
4873 kvm->arch.ept_identity_map_addr, PAGE_SIZE);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004874
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004875 return r;
4876}
4877
Wanpeng Li991e7a02015-09-16 17:30:05 +08004878static int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004879{
4880 int vpid;
4881
Avi Kivity919818a2009-03-23 18:01:29 +02004882 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08004883 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004884 spin_lock(&vmx_vpid_lock);
4885 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004886 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004887 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004888 else
4889 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004890 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004891 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004892}
4893
Wanpeng Li991e7a02015-09-16 17:30:05 +08004894static void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004895{
Wanpeng Li991e7a02015-09-16 17:30:05 +08004896 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004897 return;
4898 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004899 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004900 spin_unlock(&vmx_vpid_lock);
4901}
4902
Yang Zhang8d146952013-01-25 10:18:50 +08004903#define MSR_TYPE_R 1
4904#define MSR_TYPE_W 2
4905static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4906 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004907{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004908 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004909
4910 if (!cpu_has_vmx_msr_bitmap())
4911 return;
4912
4913 /*
4914 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4915 * have the write-low and read-high bitmap offsets the wrong way round.
4916 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4917 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004918 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004919 if (type & MSR_TYPE_R)
4920 /* read-low */
4921 __clear_bit(msr, msr_bitmap + 0x000 / f);
4922
4923 if (type & MSR_TYPE_W)
4924 /* write-low */
4925 __clear_bit(msr, msr_bitmap + 0x800 / f);
4926
Sheng Yang25c5f222008-03-28 13:18:56 +08004927 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4928 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004929 if (type & MSR_TYPE_R)
4930 /* read-high */
4931 __clear_bit(msr, msr_bitmap + 0x400 / f);
4932
4933 if (type & MSR_TYPE_W)
4934 /* write-high */
4935 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4936
4937 }
4938}
4939
Wincy Vanf2b93282015-02-03 23:56:03 +08004940/*
4941 * If a msr is allowed by L0, we should check whether it is allowed by L1.
4942 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
4943 */
4944static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
4945 unsigned long *msr_bitmap_nested,
4946 u32 msr, int type)
4947{
4948 int f = sizeof(unsigned long);
4949
4950 if (!cpu_has_vmx_msr_bitmap()) {
4951 WARN_ON(1);
4952 return;
4953 }
4954
4955 /*
4956 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4957 * have the write-low and read-high bitmap offsets the wrong way round.
4958 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4959 */
4960 if (msr <= 0x1fff) {
4961 if (type & MSR_TYPE_R &&
4962 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
4963 /* read-low */
4964 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
4965
4966 if (type & MSR_TYPE_W &&
4967 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
4968 /* write-low */
4969 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
4970
4971 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4972 msr &= 0x1fff;
4973 if (type & MSR_TYPE_R &&
4974 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
4975 /* read-high */
4976 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
4977
4978 if (type & MSR_TYPE_W &&
4979 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
4980 /* write-high */
4981 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
4982
4983 }
4984}
4985
Avi Kivity58972972009-02-24 22:26:47 +02004986static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4987{
4988 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004989 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4990 msr, MSR_TYPE_R | MSR_TYPE_W);
4991 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4992 msr, MSR_TYPE_R | MSR_TYPE_W);
4993}
4994
Radim Krčmář2e69f862016-09-29 22:41:32 +02004995static void vmx_disable_intercept_msr_x2apic(u32 msr, int type, bool apicv_active)
Yang Zhang8d146952013-01-25 10:18:50 +08004996{
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004997 if (apicv_active) {
Wanpeng Lic63e4562016-09-23 19:17:16 +08004998 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic_apicv,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004999 msr, type);
Wanpeng Lic63e4562016-09-23 19:17:16 +08005000 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic_apicv,
Radim Krčmář2e69f862016-09-29 22:41:32 +02005001 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08005002 } else {
Wanpeng Lif6e90f92016-09-22 07:43:25 +08005003 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
Radim Krčmář2e69f862016-09-29 22:41:32 +02005004 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08005005 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
Radim Krčmář2e69f862016-09-29 22:41:32 +02005006 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08005007 }
Avi Kivity58972972009-02-24 22:26:47 +02005008}
5009
Andrey Smetanind62caab2015-11-10 15:36:33 +03005010static bool vmx_get_enable_apicv(void)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02005011{
Andrey Smetanind62caab2015-11-10 15:36:33 +03005012 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02005013}
5014
David Matlackc9f04402017-08-01 14:00:40 -07005015static void nested_mark_vmcs12_pages_dirty(struct kvm_vcpu *vcpu)
5016{
5017 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5018 gfn_t gfn;
5019
5020 /*
5021 * Don't need to mark the APIC access page dirty; it is never
5022 * written to by the CPU during APIC virtualization.
5023 */
5024
5025 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
5026 gfn = vmcs12->virtual_apic_page_addr >> PAGE_SHIFT;
5027 kvm_vcpu_mark_page_dirty(vcpu, gfn);
5028 }
5029
5030 if (nested_cpu_has_posted_intr(vmcs12)) {
5031 gfn = vmcs12->posted_intr_desc_addr >> PAGE_SHIFT;
5032 kvm_vcpu_mark_page_dirty(vcpu, gfn);
5033 }
5034}
5035
5036
David Hildenbrand6342c502017-01-25 11:58:58 +01005037static void vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
Wincy Van705699a2015-02-03 23:58:17 +08005038{
5039 struct vcpu_vmx *vmx = to_vmx(vcpu);
5040 int max_irr;
5041 void *vapic_page;
5042 u16 status;
5043
David Matlackc9f04402017-08-01 14:00:40 -07005044 if (!vmx->nested.pi_desc || !vmx->nested.pi_pending)
5045 return;
Wincy Van705699a2015-02-03 23:58:17 +08005046
David Matlackc9f04402017-08-01 14:00:40 -07005047 vmx->nested.pi_pending = false;
5048 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
5049 return;
Wincy Van705699a2015-02-03 23:58:17 +08005050
David Matlackc9f04402017-08-01 14:00:40 -07005051 max_irr = find_last_bit((unsigned long *)vmx->nested.pi_desc->pir, 256);
5052 if (max_irr != 256) {
Wincy Van705699a2015-02-03 23:58:17 +08005053 vapic_page = kmap(vmx->nested.virtual_apic_page);
Wincy Van705699a2015-02-03 23:58:17 +08005054 __kvm_apic_update_irr(vmx->nested.pi_desc->pir, vapic_page);
5055 kunmap(vmx->nested.virtual_apic_page);
5056
5057 status = vmcs_read16(GUEST_INTR_STATUS);
5058 if ((u8)max_irr > ((u8)status & 0xff)) {
5059 status &= ~0xff;
5060 status |= (u8)max_irr;
5061 vmcs_write16(GUEST_INTR_STATUS, status);
5062 }
5063 }
David Matlackc9f04402017-08-01 14:00:40 -07005064
5065 nested_mark_vmcs12_pages_dirty(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08005066}
5067
Wincy Van06a55242017-04-28 13:13:59 +08005068static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
5069 bool nested)
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005070{
5071#ifdef CONFIG_SMP
Wincy Van06a55242017-04-28 13:13:59 +08005072 int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;
5073
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005074 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08005075 struct vcpu_vmx *vmx = to_vmx(vcpu);
5076
5077 /*
5078 * Currently, we don't support urgent interrupt,
5079 * all interrupts are recognized as non-urgent
5080 * interrupt, so we cannot post interrupts when
5081 * 'SN' is set.
5082 *
5083 * If the vcpu is in guest mode, it means it is
5084 * running instead of being scheduled out and
5085 * waiting in the run queue, and that's the only
5086 * case when 'SN' is set currently, warning if
5087 * 'SN' is set.
5088 */
5089 WARN_ON_ONCE(pi_test_sn(&vmx->pi_desc));
5090
Wincy Van06a55242017-04-28 13:13:59 +08005091 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005092 return true;
5093 }
5094#endif
5095 return false;
5096}
5097
Wincy Van705699a2015-02-03 23:58:17 +08005098static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
5099 int vector)
5100{
5101 struct vcpu_vmx *vmx = to_vmx(vcpu);
5102
5103 if (is_guest_mode(vcpu) &&
5104 vector == vmx->nested.posted_intr_nv) {
5105 /* the PIR and ON have been set by L1. */
Wincy Van06a55242017-04-28 13:13:59 +08005106 kvm_vcpu_trigger_posted_interrupt(vcpu, true);
Wincy Van705699a2015-02-03 23:58:17 +08005107 /*
5108 * If a posted intr is not recognized by hardware,
5109 * we will accomplish it in the next vmentry.
5110 */
5111 vmx->nested.pi_pending = true;
5112 kvm_make_request(KVM_REQ_EVENT, vcpu);
5113 return 0;
5114 }
5115 return -1;
5116}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005117/*
Yang Zhanga20ed542013-04-11 19:25:15 +08005118 * Send interrupt to vcpu via posted interrupt way.
5119 * 1. If target vcpu is running(non-root mode), send posted interrupt
5120 * notification to vcpu and hardware will sync PIR to vIRR atomically.
5121 * 2. If target vcpu isn't running(root mode), kick it to pick up the
5122 * interrupt from PIR in next vmentry.
5123 */
5124static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
5125{
5126 struct vcpu_vmx *vmx = to_vmx(vcpu);
5127 int r;
5128
Wincy Van705699a2015-02-03 23:58:17 +08005129 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
5130 if (!r)
5131 return;
5132
Yang Zhanga20ed542013-04-11 19:25:15 +08005133 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
5134 return;
5135
Paolo Bonzinib95234c2016-12-19 13:57:33 +01005136 /* If a previous notification has sent the IPI, nothing to do. */
5137 if (pi_test_and_set_on(&vmx->pi_desc))
5138 return;
5139
Wincy Van06a55242017-04-28 13:13:59 +08005140 if (!kvm_vcpu_trigger_posted_interrupt(vcpu, false))
Yang Zhanga20ed542013-04-11 19:25:15 +08005141 kvm_vcpu_kick(vcpu);
5142}
5143
Avi Kivity6aa8b732006-12-10 02:21:36 -08005144/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005145 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
5146 * will not change in the lifetime of the guest.
5147 * Note that host-state that does change is set elsewhere. E.g., host-state
5148 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
5149 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005150static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005151{
5152 u32 low32, high32;
5153 unsigned long tmpl;
5154 struct desc_ptr dt;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005155 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005156
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07005157 cr0 = read_cr0();
5158 WARN_ON(cr0 & X86_CR0_TS);
5159 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005160
5161 /*
5162 * Save the most likely value for this task's CR3 in the VMCS.
5163 * We can't use __get_current_cr3_fast() because we're not atomic.
5164 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07005165 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005166 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
5167 vmx->host_state.vmcs_host_cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005168
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005169 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07005170 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005171 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
5172 vmx->host_state.vmcs_host_cr4 = cr4;
5173
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005174 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03005175#ifdef CONFIG_X86_64
5176 /*
5177 * Load null selectors, so we can avoid reloading them in
5178 * __vmx_load_host_state(), in case userspace uses the null selectors
5179 * too (the expected case).
5180 */
5181 vmcs_write16(HOST_DS_SELECTOR, 0);
5182 vmcs_write16(HOST_ES_SELECTOR, 0);
5183#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005184 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
5185 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03005186#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005187 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
5188 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
5189
5190 native_store_idt(&dt);
5191 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005192 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005193
Avi Kivity83287ea422012-09-16 15:10:57 +03005194 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005195
5196 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
5197 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
5198 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
5199 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
5200
5201 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
5202 rdmsr(MSR_IA32_CR_PAT, low32, high32);
5203 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
5204 }
5205}
5206
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005207static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
5208{
5209 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
5210 if (enable_ept)
5211 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03005212 if (is_guest_mode(&vmx->vcpu))
5213 vmx->vcpu.arch.cr4_guest_owned_bits &=
5214 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005215 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
5216}
5217
Yang Zhang01e439b2013-04-11 19:25:12 +08005218static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
5219{
5220 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
5221
Andrey Smetanind62caab2015-11-10 15:36:33 +03005222 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005223 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Yunhong Jiang64672c92016-06-13 14:19:59 -07005224 /* Enable the preemption timer dynamically */
5225 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08005226 return pin_based_exec_ctrl;
5227}
5228
Andrey Smetanind62caab2015-11-10 15:36:33 +03005229static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
5230{
5231 struct vcpu_vmx *vmx = to_vmx(vcpu);
5232
5233 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03005234 if (cpu_has_secondary_exec_ctrls()) {
5235 if (kvm_vcpu_apicv_active(vcpu))
5236 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
5237 SECONDARY_EXEC_APIC_REGISTER_VIRT |
5238 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5239 else
5240 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
5241 SECONDARY_EXEC_APIC_REGISTER_VIRT |
5242 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5243 }
5244
5245 if (cpu_has_vmx_msr_bitmap())
5246 vmx_set_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03005247}
5248
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005249static u32 vmx_exec_control(struct vcpu_vmx *vmx)
5250{
5251 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01005252
5253 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
5254 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
5255
Paolo Bonzini35754c92015-07-29 12:05:37 +02005256 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005257 exec_control &= ~CPU_BASED_TPR_SHADOW;
5258#ifdef CONFIG_X86_64
5259 exec_control |= CPU_BASED_CR8_STORE_EXITING |
5260 CPU_BASED_CR8_LOAD_EXITING;
5261#endif
5262 }
5263 if (!enable_ept)
5264 exec_control |= CPU_BASED_CR3_STORE_EXITING |
5265 CPU_BASED_CR3_LOAD_EXITING |
5266 CPU_BASED_INVLPG_EXITING;
5267 return exec_control;
5268}
5269
5270static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
5271{
5272 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini35754c92015-07-29 12:05:37 +02005273 if (!cpu_need_virtualize_apic_accesses(&vmx->vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005274 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
5275 if (vmx->vpid == 0)
5276 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
5277 if (!enable_ept) {
5278 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
5279 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00005280 /* Enable INVPCID for non-ept guests may cause performance regression. */
5281 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005282 }
5283 if (!enable_unrestricted_guest)
5284 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
5285 if (!ple_gap)
5286 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Andrey Smetanind62caab2015-11-10 15:36:33 +03005287 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08005288 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
5289 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08005290 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03005291 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
5292 (handle_vmptrld).
5293 We can NOT enable shadow_vmcs here because we don't have yet
5294 a current VMCS12
5295 */
5296 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08005297
5298 if (!enable_pml)
5299 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08005300
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005301 return exec_control;
5302}
5303
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005304static void ept_set_mmio_spte_mask(void)
5305{
5306 /*
5307 * EPT Misconfigurations can be generated if the value of bits 2:0
5308 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005309 */
Peter Feinerdcdca5f2017-06-30 17:26:30 -07005310 kvm_mmu_set_mmio_spte_mask(VMX_EPT_RWX_MASK,
5311 VMX_EPT_MISCONFIG_WX_VALUE);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005312}
5313
Wanpeng Lif53cd632014-12-02 19:14:58 +08005314#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005315/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005316 * Sets up the vmcs for emulated real mode.
5317 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10005318static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005319{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02005320#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005321 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02005322#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08005323 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005324
Avi Kivity6aa8b732006-12-10 02:21:36 -08005325 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02005326 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
5327 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005328
Abel Gordon4607c2d2013-04-18 14:35:55 +03005329 if (enable_shadow_vmcs) {
5330 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
5331 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
5332 }
Sheng Yang25c5f222008-03-28 13:18:56 +08005333 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02005334 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08005335
Avi Kivity6aa8b732006-12-10 02:21:36 -08005336 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
5337
Avi Kivity6aa8b732006-12-10 02:21:36 -08005338 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08005339 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yunhong Jiang64672c92016-06-13 14:19:59 -07005340 vmx->hv_deadline_tsc = -1;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005341
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005342 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005343
Dan Williamsdfa169b2016-06-02 11:17:24 -07005344 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005345 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
5346 vmx_secondary_exec_control(vmx));
Dan Williamsdfa169b2016-06-02 11:17:24 -07005347 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08005348
Andrey Smetanind62caab2015-11-10 15:36:33 +03005349 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08005350 vmcs_write64(EOI_EXIT_BITMAP0, 0);
5351 vmcs_write64(EOI_EXIT_BITMAP1, 0);
5352 vmcs_write64(EOI_EXIT_BITMAP2, 0);
5353 vmcs_write64(EOI_EXIT_BITMAP3, 0);
5354
5355 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08005356
Li RongQing0bcf2612015-12-03 13:29:34 +08005357 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08005358 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08005359 }
5360
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005361 if (ple_gap) {
5362 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02005363 vmx->ple_window = ple_window;
5364 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005365 }
5366
Xiao Guangrongc3707952011-07-12 03:28:04 +08005367 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
5368 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005369 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
5370
Avi Kivity9581d442010-10-19 16:46:55 +02005371 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
5372 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005373 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08005374#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005375 rdmsrl(MSR_FS_BASE, a);
5376 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
5377 rdmsrl(MSR_GS_BASE, a);
5378 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
5379#else
5380 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
5381 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
5382#endif
5383
Bandan Das2a499e42017-08-03 15:54:41 -04005384 if (cpu_has_vmx_vmfunc())
5385 vmcs_write64(VM_FUNCTION_CONTROL, 0);
5386
Eddie Dong2cc51562007-05-21 07:28:09 +03005387 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
5388 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005389 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03005390 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005391 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005392
Radim Krčmář74545702015-04-27 15:11:25 +02005393 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
5394 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08005395
Paolo Bonzini03916db2014-07-24 14:21:57 +02005396 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08005397 u32 index = vmx_msr_index[i];
5398 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005399 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005400
5401 if (rdmsr_safe(index, &data_low, &data_high) < 0)
5402 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08005403 if (wrmsr_safe(index, data_low, data_high) < 0)
5404 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03005405 vmx->guest_msrs[j].index = i;
5406 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02005407 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005408 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005409 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005410
Gleb Natapov2961e8762013-11-25 15:37:13 +02005411
5412 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005413
5414 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02005415 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03005416
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08005417 vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
5418 vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);
5419
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005420 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005421
Wanpeng Lif53cd632014-12-02 19:14:58 +08005422 if (vmx_xsaves_supported())
5423 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
5424
Peter Feiner4e595162016-07-07 14:49:58 -07005425 if (enable_pml) {
5426 ASSERT(vmx->pml_pg);
5427 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
5428 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5429 }
5430
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005431 return 0;
5432}
5433
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005434static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005435{
5436 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01005437 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005438 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005439
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005440 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005441
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005442 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005443 kvm_set_cr8(vcpu, 0);
5444
5445 if (!init_event) {
5446 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
5447 MSR_IA32_APICBASE_ENABLE;
5448 if (kvm_vcpu_is_reset_bsp(vcpu))
5449 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
5450 apic_base_msr.host_initiated = true;
5451 kvm_set_apic_base(vcpu, &apic_base_msr);
5452 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005453
Avi Kivity2fb92db2011-04-27 19:42:18 +03005454 vmx_segment_cache_clear(vmx);
5455
Avi Kivity5706be02008-08-20 15:07:31 +03005456 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01005457 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005458 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005459
5460 seg_setup(VCPU_SREG_DS);
5461 seg_setup(VCPU_SREG_ES);
5462 seg_setup(VCPU_SREG_FS);
5463 seg_setup(VCPU_SREG_GS);
5464 seg_setup(VCPU_SREG_SS);
5465
5466 vmcs_write16(GUEST_TR_SELECTOR, 0);
5467 vmcs_writel(GUEST_TR_BASE, 0);
5468 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
5469 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
5470
5471 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
5472 vmcs_writel(GUEST_LDTR_BASE, 0);
5473 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
5474 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
5475
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005476 if (!init_event) {
5477 vmcs_write32(GUEST_SYSENTER_CS, 0);
5478 vmcs_writel(GUEST_SYSENTER_ESP, 0);
5479 vmcs_writel(GUEST_SYSENTER_EIP, 0);
5480 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
5481 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005482
5483 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01005484 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005485
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005486 vmcs_writel(GUEST_GDTR_BASE, 0);
5487 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
5488
5489 vmcs_writel(GUEST_IDTR_BASE, 0);
5490 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
5491
Anthony Liguori443381a2010-12-06 10:53:38 -06005492 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005493 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005494 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005495
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005496 setup_msrs(vmx);
5497
Avi Kivity6aa8b732006-12-10 02:21:36 -08005498 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
5499
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005500 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08005501 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005502 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08005503 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005504 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08005505 vmcs_write32(TPR_THRESHOLD, 0);
5506 }
5507
Paolo Bonzinia73896c2014-11-02 07:54:30 +01005508 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005509
Andrey Smetanind62caab2015-11-10 15:36:33 +03005510 if (kvm_vcpu_apicv_active(vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005511 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
5512
Sheng Yang2384d2b2008-01-17 15:14:33 +08005513 if (vmx->vpid != 0)
5514 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
5515
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005516 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005517 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06005518 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005519 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02005520 vmx_set_efer(vcpu, 0);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08005521
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005522 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005523
Wanpeng Lidd5f5342015-09-23 18:26:57 +08005524 vpid_sync_context(vmx->vpid);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005525}
5526
Nadav Har'Elb6f12502011-05-25 23:13:06 +03005527/*
5528 * In nested virtualization, check if L1 asked to exit on external interrupts.
5529 * For most existing hypervisors, this will always return true.
5530 */
5531static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
5532{
5533 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5534 PIN_BASED_EXT_INTR_MASK;
5535}
5536
Bandan Das77b0f5d2014-04-19 18:17:45 -04005537/*
5538 * In nested virtualization, check if L1 has set
5539 * VM_EXIT_ACK_INTR_ON_EXIT
5540 */
5541static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
5542{
5543 return get_vmcs12(vcpu)->vm_exit_controls &
5544 VM_EXIT_ACK_INTR_ON_EXIT;
5545}
5546
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005547static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
5548{
5549 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5550 PIN_BASED_NMI_EXITING;
5551}
5552
Jan Kiszkac9a79532014-03-07 20:03:15 +01005553static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005554{
Paolo Bonzini47c01522016-12-19 11:44:07 +01005555 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
5556 CPU_BASED_VIRTUAL_INTR_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005557}
5558
Jan Kiszkac9a79532014-03-07 20:03:15 +01005559static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005560{
Paolo Bonzini2c828782017-03-27 14:37:28 +02005561 if (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jan Kiszkac9a79532014-03-07 20:03:15 +01005562 enable_irq_window(vcpu);
5563 return;
5564 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02005565
Paolo Bonzini47c01522016-12-19 11:44:07 +01005566 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
5567 CPU_BASED_VIRTUAL_NMI_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005568}
5569
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005570static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03005571{
Avi Kivity9c8cba32007-11-22 11:42:59 +02005572 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005573 uint32_t intr;
5574 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02005575
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005576 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005577
Avi Kivityfa89a812008-09-01 15:57:51 +03005578 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005579 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005580 int inc_eip = 0;
5581 if (vcpu->arch.interrupt.soft)
5582 inc_eip = vcpu->arch.event_exit_inst_len;
5583 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005584 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03005585 return;
5586 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005587 intr = irq | INTR_INFO_VALID_MASK;
5588 if (vcpu->arch.interrupt.soft) {
5589 intr |= INTR_TYPE_SOFT_INTR;
5590 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
5591 vmx->vcpu.arch.event_exit_inst_len);
5592 } else
5593 intr |= INTR_TYPE_EXT_INTR;
5594 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03005595}
5596
Sheng Yangf08864b2008-05-15 18:23:25 +08005597static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
5598{
Jan Kiszka66a5a342008-09-26 09:30:51 +02005599 struct vcpu_vmx *vmx = to_vmx(vcpu);
5600
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02005601 ++vcpu->stat.nmi_injections;
5602 vmx->loaded_vmcs->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005603
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005604 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005605 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005606 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02005607 return;
5608 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005609
Sheng Yangf08864b2008-05-15 18:23:25 +08005610 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
5611 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08005612}
5613
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005614static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
5615{
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02005616 struct vcpu_vmx *vmx = to_vmx(vcpu);
5617 bool masked;
5618
5619 if (vmx->loaded_vmcs->nmi_known_unmasked)
Avi Kivity9d58b932011-03-07 16:52:07 +02005620 return false;
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02005621 masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
5622 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
5623 return masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005624}
5625
5626static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
5627{
5628 struct vcpu_vmx *vmx = to_vmx(vcpu);
5629
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02005630 vmx->loaded_vmcs->nmi_known_unmasked = !masked;
Paolo Bonzini2c828782017-03-27 14:37:28 +02005631 if (masked)
5632 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5633 GUEST_INTR_STATE_NMI);
5634 else
5635 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
5636 GUEST_INTR_STATE_NMI);
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005637}
5638
Jan Kiszka2505dc92013-04-14 12:12:47 +02005639static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
5640{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005641 if (to_vmx(vcpu)->nested.nested_run_pending)
5642 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005643
Jan Kiszka2505dc92013-04-14 12:12:47 +02005644 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5645 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
5646 | GUEST_INTR_STATE_NMI));
5647}
5648
Gleb Natapov78646122009-03-23 12:12:11 +02005649static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
5650{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005651 return (!to_vmx(vcpu)->nested.nested_run_pending &&
5652 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03005653 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5654 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02005655}
5656
Izik Eiduscbc94022007-10-25 00:29:55 +02005657static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
5658{
5659 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02005660
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02005661 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
5662 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02005663 if (ret)
5664 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08005665 kvm->arch.tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005666 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02005667}
5668
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005669static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005670{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005671 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005672 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005673 /*
5674 * Update instruction length as we may reinject the exception
5675 * from user space while in guest debugging mode.
5676 */
5677 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
5678 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005679 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005680 return false;
5681 /* fall through */
5682 case DB_VECTOR:
5683 if (vcpu->guest_debug &
5684 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
5685 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005686 /* fall through */
5687 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005688 case OF_VECTOR:
5689 case BR_VECTOR:
5690 case UD_VECTOR:
5691 case DF_VECTOR:
5692 case SS_VECTOR:
5693 case GP_VECTOR:
5694 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005695 return true;
5696 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005697 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005698 return false;
5699}
5700
5701static int handle_rmode_exception(struct kvm_vcpu *vcpu,
5702 int vec, u32 err_code)
5703{
5704 /*
5705 * Instruction with address size override prefix opcode 0x67
5706 * Cause the #SS fault with 0 error code in VM86 mode.
5707 */
5708 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
5709 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
5710 if (vcpu->arch.halt_request) {
5711 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005712 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005713 }
5714 return 1;
5715 }
5716 return 0;
5717 }
5718
5719 /*
5720 * Forward all other exceptions that are valid in real mode.
5721 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
5722 * the required debugging infrastructure rework.
5723 */
5724 kvm_queue_exception(vcpu, vec);
5725 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005726}
5727
Andi Kleena0861c02009-06-08 17:37:09 +08005728/*
5729 * Trigger machine check on the host. We assume all the MSRs are already set up
5730 * by the CPU and that we still run on the same CPU as the MCE occurred on.
5731 * We pass a fake environment to the machine check handler because we want
5732 * the guest to be always treated like user space, no matter what context
5733 * it used internally.
5734 */
5735static void kvm_machine_check(void)
5736{
5737#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
5738 struct pt_regs regs = {
5739 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
5740 .flags = X86_EFLAGS_IF,
5741 };
5742
5743 do_machine_check(&regs, 0);
5744#endif
5745}
5746
Avi Kivity851ba692009-08-24 11:10:17 +03005747static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08005748{
5749 /* already handled by vcpu_run */
5750 return 1;
5751}
5752
Avi Kivity851ba692009-08-24 11:10:17 +03005753static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005754{
Avi Kivity1155f762007-11-22 11:30:47 +02005755 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005756 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005757 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005758 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005759 u32 vect_info;
5760 enum emulation_result er;
5761
Avi Kivity1155f762007-11-22 11:30:47 +02005762 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02005763 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005764
Andi Kleena0861c02009-06-08 17:37:09 +08005765 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03005766 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005767
Jim Mattsonef85b672016-12-12 11:01:37 -08005768 if (is_nmi(intr_info))
Avi Kivity1b6269d2007-10-09 12:12:19 +02005769 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005770
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005771 if (is_invalid_opcode(intr_info)) {
Jan Kiszkaae1f5762015-03-09 20:56:43 +01005772 if (is_guest_mode(vcpu)) {
5773 kvm_queue_exception(vcpu, UD_VECTOR);
5774 return 1;
5775 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005776 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005777 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02005778 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005779 return 1;
5780 }
5781
Avi Kivity6aa8b732006-12-10 02:21:36 -08005782 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06005783 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005784 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005785
5786 /*
5787 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
5788 * MMIO, it is better to report an internal error.
5789 * See the comments in vmx_handle_exit.
5790 */
5791 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
5792 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
5793 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5794 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005795 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005796 vcpu->run->internal.data[0] = vect_info;
5797 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005798 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005799 return 0;
5800 }
5801
Avi Kivity6aa8b732006-12-10 02:21:36 -08005802 if (is_page_fault(intr_info)) {
5803 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Wanpeng Li1261bfa2017-07-13 18:30:40 -07005804 /* EPT won't cause page fault directly */
5805 WARN_ON_ONCE(!vcpu->arch.apf.host_apf_reason && enable_ept);
5806 return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0,
5807 true);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005808 }
5809
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005810 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005811
5812 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
5813 return handle_rmode_exception(vcpu, ex_no, error_code);
5814
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005815 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01005816 case AC_VECTOR:
5817 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
5818 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005819 case DB_VECTOR:
5820 dr6 = vmcs_readl(EXIT_QUALIFICATION);
5821 if (!(vcpu->guest_debug &
5822 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01005823 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005824 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Huw Daviesfd2a4452014-04-16 10:02:51 +01005825 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
5826 skip_emulated_instruction(vcpu);
5827
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005828 kvm_queue_exception(vcpu, DB_VECTOR);
5829 return 1;
5830 }
5831 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
5832 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
5833 /* fall through */
5834 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005835 /*
5836 * Update instruction length as we may reinject #BP from
5837 * user space while in guest debugging mode. Reading it for
5838 * #DB as well causes no harm, it is not used in that case.
5839 */
5840 vmx->vcpu.arch.event_exit_inst_len =
5841 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005842 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03005843 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005844 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
5845 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005846 break;
5847 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005848 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
5849 kvm_run->ex.exception = ex_no;
5850 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005851 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005852 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005853 return 0;
5854}
5855
Avi Kivity851ba692009-08-24 11:10:17 +03005856static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005857{
Avi Kivity1165f5f2007-04-19 17:27:43 +03005858 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005859 return 1;
5860}
5861
Avi Kivity851ba692009-08-24 11:10:17 +03005862static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08005863{
Avi Kivity851ba692009-08-24 11:10:17 +03005864 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Wanpeng Libbeac282017-08-09 22:33:12 -07005865 vcpu->mmio_needed = 0;
Avi Kivity988ad742007-02-12 00:54:36 -08005866 return 0;
5867}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005868
Avi Kivity851ba692009-08-24 11:10:17 +03005869static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005870{
He, Qingbfdaab02007-09-12 14:18:28 +08005871 unsigned long exit_qualification;
Kyle Huey6affcbe2016-11-29 12:40:40 -08005872 int size, in, string, ret;
Avi Kivity039576c2007-03-20 12:46:50 +02005873 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005874
He, Qingbfdaab02007-09-12 14:18:28 +08005875 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02005876 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005877 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005878
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005879 ++vcpu->stat.io_exits;
5880
5881 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01005882 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005883
5884 port = exit_qualification >> 16;
5885 size = (exit_qualification & 7) + 1;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005886
Kyle Huey6affcbe2016-11-29 12:40:40 -08005887 ret = kvm_skip_emulated_instruction(vcpu);
5888
5889 /*
5890 * TODO: we might be squashing a KVM_GUESTDBG_SINGLESTEP-triggered
5891 * KVM_EXIT_DEBUG here.
5892 */
5893 return kvm_fast_pio_out(vcpu, size, port) && ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005894}
5895
Ingo Molnar102d8322007-02-19 14:37:47 +02005896static void
5897vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
5898{
5899 /*
5900 * Patch in the VMCALL instruction:
5901 */
5902 hypercall[0] = 0x0f;
5903 hypercall[1] = 0x01;
5904 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02005905}
5906
Guo Chao0fa06072012-06-28 15:16:19 +08005907/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005908static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
5909{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005910 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005911 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5912 unsigned long orig_val = val;
5913
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005914 /*
5915 * We get here when L2 changed cr0 in a way that did not change
5916 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005917 * but did change L0 shadowed bits. So we first calculate the
5918 * effective cr0 value that L1 would like to write into the
5919 * hardware. It consists of the L2-owned bits from the new
5920 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005921 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005922 val = (val & ~vmcs12->cr0_guest_host_mask) |
5923 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
5924
David Matlack38991522016-11-29 18:14:08 -08005925 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005926 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005927
5928 if (kvm_set_cr0(vcpu, val))
5929 return 1;
5930 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005931 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005932 } else {
5933 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08005934 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005935 return 1;
David Matlack38991522016-11-29 18:14:08 -08005936
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005937 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005938 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005939}
5940
5941static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
5942{
5943 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005944 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5945 unsigned long orig_val = val;
5946
5947 /* analogously to handle_set_cr0 */
5948 val = (val & ~vmcs12->cr4_guest_host_mask) |
5949 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
5950 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005951 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005952 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005953 return 0;
5954 } else
5955 return kvm_set_cr4(vcpu, val);
5956}
5957
Avi Kivity851ba692009-08-24 11:10:17 +03005958static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005959{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005960 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005961 int cr;
5962 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03005963 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08005964 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005965
He, Qingbfdaab02007-09-12 14:18:28 +08005966 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005967 cr = exit_qualification & 15;
5968 reg = (exit_qualification >> 8) & 15;
5969 switch ((exit_qualification >> 4) & 3) {
5970 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03005971 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005972 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005973 switch (cr) {
5974 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005975 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005976 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005977 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03005978 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005979 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005980 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005981 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005982 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005983 case 8: {
5984 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03005985 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005986 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005987 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005988 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08005989 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005990 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08005991 return ret;
5992 /*
5993 * TODO: we might be squashing a
5994 * KVM_GUESTDBG_SINGLESTEP-triggered
5995 * KVM_EXIT_DEBUG here.
5996 */
Avi Kivity851ba692009-08-24 11:10:17 +03005997 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005998 return 0;
5999 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02006000 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08006001 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03006002 case 2: /* clts */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08006003 WARN_ONCE(1, "Guest should always own CR0.TS");
6004 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
Avi Kivity4d4ec082009-12-29 18:07:30 +02006005 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Kyle Huey6affcbe2016-11-29 12:40:40 -08006006 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006007 case 1: /*mov from cr*/
6008 switch (cr) {
6009 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02006010 val = kvm_read_cr3(vcpu);
6011 kvm_register_write(vcpu, reg, val);
6012 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006013 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006014 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006015 val = kvm_get_cr8(vcpu);
6016 kvm_register_write(vcpu, reg, val);
6017 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006018 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006019 }
6020 break;
6021 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02006022 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02006023 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02006024 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006025
Kyle Huey6affcbe2016-11-29 12:40:40 -08006026 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006027 default:
6028 break;
6029 }
Avi Kivity851ba692009-08-24 11:10:17 +03006030 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03006031 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08006032 (int)(exit_qualification >> 4) & 3, cr);
6033 return 0;
6034}
6035
Avi Kivity851ba692009-08-24 11:10:17 +03006036static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006037{
He, Qingbfdaab02007-09-12 14:18:28 +08006038 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006039 int dr, dr7, reg;
6040
6041 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6042 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
6043
6044 /* First, if DR does not exist, trigger UD */
6045 if (!kvm_require_dr(vcpu, dr))
6046 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006047
Jan Kiszkaf2483412010-01-20 18:20:20 +01006048 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03006049 if (!kvm_require_cpl(vcpu, 0))
6050 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006051 dr7 = vmcs_readl(GUEST_DR7);
6052 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006053 /*
6054 * As the vm-exit takes precedence over the debug trap, we
6055 * need to emulate the latter, either for the host or the
6056 * guest debugging itself.
6057 */
6058 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03006059 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006060 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02006061 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03006062 vcpu->run->debug.arch.exception = DB_VECTOR;
6063 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006064 return 0;
6065 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02006066 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03006067 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006068 kvm_queue_exception(vcpu, DB_VECTOR);
6069 return 1;
6070 }
6071 }
6072
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006073 if (vcpu->guest_debug == 0) {
Paolo Bonzini8f223722016-02-26 12:09:49 +01006074 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6075 CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006076
6077 /*
6078 * No more DR vmexits; force a reload of the debug registers
6079 * and reenter on this instruction. The next vmexit will
6080 * retrieve the full state of the debug registers.
6081 */
6082 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
6083 return 1;
6084 }
6085
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006086 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
6087 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03006088 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01006089
6090 if (kvm_get_dr(vcpu, dr, &val))
6091 return 1;
6092 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03006093 } else
Nadav Amit57773922014-06-18 17:19:23 +03006094 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01006095 return 1;
6096
Kyle Huey6affcbe2016-11-29 12:40:40 -08006097 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006098}
6099
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01006100static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
6101{
6102 return vcpu->arch.dr6;
6103}
6104
6105static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
6106{
6107}
6108
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006109static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
6110{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006111 get_debugreg(vcpu->arch.db[0], 0);
6112 get_debugreg(vcpu->arch.db[1], 1);
6113 get_debugreg(vcpu->arch.db[2], 2);
6114 get_debugreg(vcpu->arch.db[3], 3);
6115 get_debugreg(vcpu->arch.dr6, 6);
6116 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
6117
6118 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Paolo Bonzini8f223722016-02-26 12:09:49 +01006119 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL, CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006120}
6121
Gleb Natapov020df072010-04-13 10:05:23 +03006122static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
6123{
6124 vmcs_writel(GUEST_DR7, val);
6125}
6126
Avi Kivity851ba692009-08-24 11:10:17 +03006127static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006128{
Kyle Huey6a908b62016-11-29 12:40:37 -08006129 return kvm_emulate_cpuid(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006130}
6131
Avi Kivity851ba692009-08-24 11:10:17 +03006132static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006133{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006134 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006135 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006136
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006137 msr_info.index = ecx;
6138 msr_info.host_initiated = false;
6139 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02006140 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02006141 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006142 return 1;
6143 }
6144
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006145 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04006146
Avi Kivity6aa8b732006-12-10 02:21:36 -08006147 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006148 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
6149 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Kyle Huey6affcbe2016-11-29 12:40:40 -08006150 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006151}
6152
Avi Kivity851ba692009-08-24 11:10:17 +03006153static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006154{
Will Auld8fe8ab42012-11-29 12:42:12 -08006155 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006156 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
6157 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
6158 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006159
Will Auld8fe8ab42012-11-29 12:42:12 -08006160 msr.data = data;
6161 msr.index = ecx;
6162 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03006163 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02006164 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02006165 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006166 return 1;
6167 }
6168
Avi Kivity59200272010-01-25 19:47:02 +02006169 trace_kvm_msr_write(ecx, data);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006170 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006171}
6172
Avi Kivity851ba692009-08-24 11:10:17 +03006173static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006174{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01006175 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006176 return 1;
6177}
6178
Avi Kivity851ba692009-08-24 11:10:17 +03006179static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006180{
Paolo Bonzini47c01522016-12-19 11:44:07 +01006181 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6182 CPU_BASED_VIRTUAL_INTR_PENDING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04006183
Avi Kivity3842d132010-07-27 12:30:24 +03006184 kvm_make_request(KVM_REQ_EVENT, vcpu);
6185
Jan Kiszkaa26bf122008-09-26 09:30:45 +02006186 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006187 return 1;
6188}
6189
Avi Kivity851ba692009-08-24 11:10:17 +03006190static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006191{
Avi Kivityd3bef152007-06-05 15:53:05 +03006192 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006193}
6194
Avi Kivity851ba692009-08-24 11:10:17 +03006195static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02006196{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03006197 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02006198}
6199
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006200static int handle_invd(struct kvm_vcpu *vcpu)
6201{
Andre Przywara51d8b662010-12-21 11:12:02 +01006202 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006203}
6204
Avi Kivity851ba692009-08-24 11:10:17 +03006205static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03006206{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006207 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03006208
6209 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006210 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03006211}
6212
Avi Kivityfee84b02011-11-10 14:57:25 +02006213static int handle_rdpmc(struct kvm_vcpu *vcpu)
6214{
6215 int err;
6216
6217 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006218 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02006219}
6220
Avi Kivity851ba692009-08-24 11:10:17 +03006221static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02006222{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006223 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02006224}
6225
Dexuan Cui2acf9232010-06-10 11:27:12 +08006226static int handle_xsetbv(struct kvm_vcpu *vcpu)
6227{
6228 u64 new_bv = kvm_read_edx_eax(vcpu);
6229 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
6230
6231 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08006232 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08006233 return 1;
6234}
6235
Wanpeng Lif53cd632014-12-02 19:14:58 +08006236static int handle_xsaves(struct kvm_vcpu *vcpu)
6237{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006238 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08006239 WARN(1, "this should never happen\n");
6240 return 1;
6241}
6242
6243static int handle_xrstors(struct kvm_vcpu *vcpu)
6244{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006245 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08006246 WARN(1, "this should never happen\n");
6247 return 1;
6248}
6249
Avi Kivity851ba692009-08-24 11:10:17 +03006250static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08006251{
Kevin Tian58fbbf22011-08-30 13:56:17 +03006252 if (likely(fasteoi)) {
6253 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6254 int access_type, offset;
6255
6256 access_type = exit_qualification & APIC_ACCESS_TYPE;
6257 offset = exit_qualification & APIC_ACCESS_OFFSET;
6258 /*
6259 * Sane guest uses MOV to write EOI, with written value
6260 * not cared. So make a short-circuit here by avoiding
6261 * heavy instruction emulation.
6262 */
6263 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
6264 (offset == APIC_EOI)) {
6265 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006266 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03006267 }
6268 }
Andre Przywara51d8b662010-12-21 11:12:02 +01006269 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08006270}
6271
Yang Zhangc7c9c562013-01-25 10:18:51 +08006272static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
6273{
6274 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6275 int vector = exit_qualification & 0xff;
6276
6277 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
6278 kvm_apic_set_eoi_accelerated(vcpu, vector);
6279 return 1;
6280}
6281
Yang Zhang83d4c282013-01-25 10:18:49 +08006282static int handle_apic_write(struct kvm_vcpu *vcpu)
6283{
6284 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6285 u32 offset = exit_qualification & 0xfff;
6286
6287 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
6288 kvm_apic_write_nodecode(vcpu, offset);
6289 return 1;
6290}
6291
Avi Kivity851ba692009-08-24 11:10:17 +03006292static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02006293{
Jan Kiszka60637aa2008-09-26 09:30:47 +02006294 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02006295 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02006296 bool has_error_code = false;
6297 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02006298 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006299 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006300
6301 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006302 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006303 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02006304
6305 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6306
6307 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006308 if (reason == TASK_SWITCH_GATE && idt_v) {
6309 switch (type) {
6310 case INTR_TYPE_NMI_INTR:
6311 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02006312 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006313 break;
6314 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006315 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006316 kvm_clear_interrupt_queue(vcpu);
6317 break;
6318 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02006319 if (vmx->idt_vectoring_info &
6320 VECTORING_INFO_DELIVER_CODE_MASK) {
6321 has_error_code = true;
6322 error_code =
6323 vmcs_read32(IDT_VECTORING_ERROR_CODE);
6324 }
6325 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006326 case INTR_TYPE_SOFT_EXCEPTION:
6327 kvm_clear_exception_queue(vcpu);
6328 break;
6329 default:
6330 break;
6331 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02006332 }
Izik Eidus37817f22008-03-24 23:14:53 +02006333 tss_selector = exit_qualification;
6334
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006335 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
6336 type != INTR_TYPE_EXT_INTR &&
6337 type != INTR_TYPE_NMI_INTR))
6338 skip_emulated_instruction(vcpu);
6339
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006340 if (kvm_task_switch(vcpu, tss_selector,
6341 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
6342 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03006343 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6344 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6345 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006346 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03006347 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006348
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006349 /*
6350 * TODO: What about debug traps on tss switch?
6351 * Are we supposed to inject them and update dr6?
6352 */
6353
6354 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02006355}
6356
Avi Kivity851ba692009-08-24 11:10:17 +03006357static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08006358{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006359 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08006360 gpa_t gpa;
Paolo Bonzinieebed242016-11-28 14:39:58 +01006361 u64 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08006362
Sheng Yangf9c617f2009-03-25 10:08:52 +08006363 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08006364
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006365 /*
6366 * EPT violation happened while executing iret from NMI,
6367 * "blocked by NMI" bit has to be set before next VM entry.
6368 * There are errata that may cause this bit to not be set:
6369 * AAK134, BY25.
6370 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03006371 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03006372 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006373 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
6374
Sheng Yang14394422008-04-28 12:24:45 +08006375 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006376 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006377
Junaid Shahid27959a42016-12-06 16:46:10 -08006378 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08006379 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08006380 ? PFERR_USER_MASK : 0;
6381 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08006382 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08006383 ? PFERR_WRITE_MASK : 0;
6384 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08006385 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08006386 ? PFERR_FETCH_MASK : 0;
6387 /* ept page table entry is present? */
6388 error_code |= (exit_qualification &
6389 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
6390 EPT_VIOLATION_EXECUTABLE))
6391 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006392
Paolo Bonzinieebed242016-11-28 14:39:58 +01006393 error_code |= (exit_qualification & 0x100) != 0 ?
6394 PFERR_GUEST_FINAL_MASK : PFERR_GUEST_PAGE_MASK;
6395
Paolo Bonzinidb1c0562016-12-08 15:31:41 +01006396 vcpu->arch.gpa_available = true;
Yang Zhang25d92082013-08-06 12:00:32 +03006397 vcpu->arch.exit_qualification = exit_qualification;
6398
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006399 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08006400}
6401
Avi Kivity851ba692009-08-24 11:10:17 +03006402static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006403{
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006404 int ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006405 gpa_t gpa;
6406
6407 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00006408 if (!kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08006409 trace_kvm_fast_mmio(gpa);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006410 return kvm_skip_emulated_instruction(vcpu);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03006411 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006412
Paolo Bonzini450869d2015-11-04 13:41:21 +01006413 ret = handle_mmio_page_fault(vcpu, gpa, true);
Paolo Bonzinidb1c0562016-12-08 15:31:41 +01006414 vcpu->arch.gpa_available = true;
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006415 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006416 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
6417 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08006418
6419 if (unlikely(ret == RET_MMIO_PF_INVALID))
6420 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
6421
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006422 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006423 return 1;
6424
6425 /* It is the real ept misconfig */
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006426 WARN_ON(1);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006427
Avi Kivity851ba692009-08-24 11:10:17 +03006428 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6429 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006430
6431 return 0;
6432}
6433
Avi Kivity851ba692009-08-24 11:10:17 +03006434static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08006435{
Paolo Bonzini47c01522016-12-19 11:44:07 +01006436 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6437 CPU_BASED_VIRTUAL_NMI_PENDING);
Sheng Yangf08864b2008-05-15 18:23:25 +08006438 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03006439 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08006440
6441 return 1;
6442}
6443
Mohammed Gamal80ced182009-09-01 12:48:18 +02006444static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006445{
Avi Kivity8b3079a2009-01-05 12:10:54 +02006446 struct vcpu_vmx *vmx = to_vmx(vcpu);
6447 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006448 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02006449 u32 cpu_exec_ctrl;
6450 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03006451 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02006452
6453 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6454 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006455
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01006456 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03006457 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02006458 return handle_interrupt_window(&vmx->vcpu);
6459
Radim Krčmář72875d8a2017-04-26 22:32:19 +02006460 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03006461 return 1;
6462
Gleb Natapov991eebf2013-04-11 12:10:51 +03006463 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006464
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02006465 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02006466 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006467 ret = 0;
6468 goto out;
6469 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01006470
Avi Kivityde5f70e2012-06-12 20:22:28 +03006471 if (err != EMULATE_DONE) {
6472 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6473 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6474 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03006475 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03006476 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006477
Gleb Natapov8d76c492013-05-08 18:38:44 +03006478 if (vcpu->arch.halt_request) {
6479 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06006480 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03006481 goto out;
6482 }
6483
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006484 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02006485 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006486 if (need_resched())
6487 schedule();
6488 }
6489
Mohammed Gamal80ced182009-09-01 12:48:18 +02006490out:
6491 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006492}
6493
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006494static int __grow_ple_window(int val)
6495{
6496 if (ple_window_grow < 1)
6497 return ple_window;
6498
6499 val = min(val, ple_window_actual_max);
6500
6501 if (ple_window_grow < ple_window)
6502 val *= ple_window_grow;
6503 else
6504 val += ple_window_grow;
6505
6506 return val;
6507}
6508
6509static int __shrink_ple_window(int val, int modifier, int minimum)
6510{
6511 if (modifier < 1)
6512 return ple_window;
6513
6514 if (modifier < ple_window)
6515 val /= modifier;
6516 else
6517 val -= modifier;
6518
6519 return max(val, minimum);
6520}
6521
6522static void grow_ple_window(struct kvm_vcpu *vcpu)
6523{
6524 struct vcpu_vmx *vmx = to_vmx(vcpu);
6525 int old = vmx->ple_window;
6526
6527 vmx->ple_window = __grow_ple_window(old);
6528
6529 if (vmx->ple_window != old)
6530 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006531
6532 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006533}
6534
6535static void shrink_ple_window(struct kvm_vcpu *vcpu)
6536{
6537 struct vcpu_vmx *vmx = to_vmx(vcpu);
6538 int old = vmx->ple_window;
6539
6540 vmx->ple_window = __shrink_ple_window(old,
6541 ple_window_shrink, ple_window);
6542
6543 if (vmx->ple_window != old)
6544 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006545
6546 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006547}
6548
6549/*
6550 * ple_window_actual_max is computed to be one grow_ple_window() below
6551 * ple_window_max. (See __grow_ple_window for the reason.)
6552 * This prevents overflows, because ple_window_max is int.
6553 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
6554 * this process.
6555 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
6556 */
6557static void update_ple_window_actual_max(void)
6558{
6559 ple_window_actual_max =
6560 __shrink_ple_window(max(ple_window_max, ple_window),
6561 ple_window_grow, INT_MIN);
6562}
6563
Feng Wubf9f6ac2015-09-18 22:29:55 +08006564/*
6565 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
6566 */
6567static void wakeup_handler(void)
6568{
6569 struct kvm_vcpu *vcpu;
6570 int cpu = smp_processor_id();
6571
6572 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6573 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
6574 blocked_vcpu_list) {
6575 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6576
6577 if (pi_test_on(pi_desc) == 1)
6578 kvm_vcpu_kick(vcpu);
6579 }
6580 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6581}
6582
Junaid Shahidf160c7b2016-12-06 16:46:16 -08006583void vmx_enable_tdp(void)
6584{
6585 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
6586 enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
6587 enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
6588 0ull, VMX_EPT_EXECUTABLE_MASK,
6589 cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
Peter Feiner995f00a2017-06-30 17:26:32 -07006590 VMX_EPT_RWX_MASK);
Junaid Shahidf160c7b2016-12-06 16:46:16 -08006591
6592 ept_set_mmio_spte_mask();
6593 kvm_enable_tdp();
6594}
6595
Tiejun Chenf2c76482014-10-28 10:14:47 +08006596static __init int hardware_setup(void)
6597{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006598 int r = -ENOMEM, i, msr;
6599
6600 rdmsrl_safe(MSR_EFER, &host_efer);
6601
6602 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
6603 kvm_define_shared_msr(i, vmx_msr_index[i]);
6604
Radim Krčmář23611332016-09-29 22:41:33 +02006605 for (i = 0; i < VMX_BITMAP_NR; i++) {
6606 vmx_bitmap[i] = (unsigned long *)__get_free_page(GFP_KERNEL);
6607 if (!vmx_bitmap[i])
6608 goto out;
6609 }
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006610
6611 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006612 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
6613 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
6614
6615 /*
6616 * Allow direct access to the PC debug port (it is often used for I/O
6617 * delays, but the vmexits simply slow things down).
6618 */
6619 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
6620 clear_bit(0x80, vmx_io_bitmap_a);
6621
6622 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
6623
6624 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
6625 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
6626
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006627 if (setup_vmcs_config(&vmcs_config) < 0) {
6628 r = -EIO;
Radim Krčmář23611332016-09-29 22:41:33 +02006629 goto out;
Tiejun Chenbaa03522014-12-23 16:21:11 +08006630 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006631
6632 if (boot_cpu_has(X86_FEATURE_NX))
6633 kvm_enable_efer_bits(EFER_NX);
6634
Wanpeng Li08d839c2017-03-23 05:30:08 -07006635 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
6636 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
Tiejun Chenf2c76482014-10-28 10:14:47 +08006637 enable_vpid = 0;
Wanpeng Li08d839c2017-03-23 05:30:08 -07006638
Tiejun Chenf2c76482014-10-28 10:14:47 +08006639 if (!cpu_has_vmx_shadow_vmcs())
6640 enable_shadow_vmcs = 0;
6641 if (enable_shadow_vmcs)
6642 init_vmcs_shadow_fields();
6643
6644 if (!cpu_has_vmx_ept() ||
6645 !cpu_has_vmx_ept_4levels()) {
6646 enable_ept = 0;
6647 enable_unrestricted_guest = 0;
6648 enable_ept_ad_bits = 0;
6649 }
6650
Wanpeng Lifce6ac42017-05-11 02:58:56 -07006651 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006652 enable_ept_ad_bits = 0;
6653
6654 if (!cpu_has_vmx_unrestricted_guest())
6655 enable_unrestricted_guest = 0;
6656
Paolo Bonziniad15a292015-01-30 16:18:49 +01006657 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08006658 flexpriority_enabled = 0;
6659
Paolo Bonziniad15a292015-01-30 16:18:49 +01006660 /*
6661 * set_apic_access_page_addr() is used to reload apic access
6662 * page upon invalidation. No need to do anything if not
6663 * using the APIC_ACCESS_ADDR VMCS field.
6664 */
6665 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006666 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006667
6668 if (!cpu_has_vmx_tpr_shadow())
6669 kvm_x86_ops->update_cr8_intercept = NULL;
6670
6671 if (enable_ept && !cpu_has_vmx_ept_2m_page())
6672 kvm_disable_largepages();
6673
6674 if (!cpu_has_vmx_ple())
6675 ple_gap = 0;
6676
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006677 if (!cpu_has_vmx_apicv()) {
Tiejun Chenf2c76482014-10-28 10:14:47 +08006678 enable_apicv = 0;
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006679 kvm_x86_ops->sync_pir_to_irr = NULL;
6680 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006681
Haozhong Zhang64903d62015-10-20 15:39:09 +08006682 if (cpu_has_vmx_tsc_scaling()) {
6683 kvm_has_tsc_control = true;
6684 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
6685 kvm_tsc_scaling_ratio_frac_bits = 48;
6686 }
6687
Tiejun Chenbaa03522014-12-23 16:21:11 +08006688 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
6689 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
6690 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
6691 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
6692 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
6693 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006694
Wanpeng Lic63e4562016-09-23 19:17:16 +08006695 memcpy(vmx_msr_bitmap_legacy_x2apic_apicv,
6696 vmx_msr_bitmap_legacy, PAGE_SIZE);
6697 memcpy(vmx_msr_bitmap_longmode_x2apic_apicv,
6698 vmx_msr_bitmap_longmode, PAGE_SIZE);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006699 memcpy(vmx_msr_bitmap_legacy_x2apic,
6700 vmx_msr_bitmap_legacy, PAGE_SIZE);
6701 memcpy(vmx_msr_bitmap_longmode_x2apic,
6702 vmx_msr_bitmap_longmode, PAGE_SIZE);
6703
Wanpeng Li04bb92e2015-09-16 19:31:11 +08006704 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
6705
Radim Krčmář40d83382016-09-29 22:41:31 +02006706 for (msr = 0x800; msr <= 0x8ff; msr++) {
6707 if (msr == 0x839 /* TMCCT */)
6708 continue;
Radim Krčmář2e69f862016-09-29 22:41:32 +02006709 vmx_disable_intercept_msr_x2apic(msr, MSR_TYPE_R, true);
Radim Krčmář40d83382016-09-29 22:41:31 +02006710 }
Tiejun Chenbaa03522014-12-23 16:21:11 +08006711
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006712 /*
Radim Krčmář2e69f862016-09-29 22:41:32 +02006713 * TPR reads and writes can be virtualized even if virtual interrupt
6714 * delivery is not in use.
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006715 */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006716 vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_W, true);
6717 vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_R | MSR_TYPE_W, false);
6718
Roman Kagan3ce424e2016-05-18 17:48:20 +03006719 /* EOI */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006720 vmx_disable_intercept_msr_x2apic(0x80b, MSR_TYPE_W, true);
Roman Kagan3ce424e2016-05-18 17:48:20 +03006721 /* SELF-IPI */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006722 vmx_disable_intercept_msr_x2apic(0x83f, MSR_TYPE_W, true);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006723
Junaid Shahidf160c7b2016-12-06 16:46:16 -08006724 if (enable_ept)
6725 vmx_enable_tdp();
6726 else
Tiejun Chenbaa03522014-12-23 16:21:11 +08006727 kvm_disable_tdp();
6728
6729 update_ple_window_actual_max();
6730
Kai Huang843e4332015-01-28 10:54:28 +08006731 /*
6732 * Only enable PML when hardware supports PML feature, and both EPT
6733 * and EPT A/D bit features are enabled -- PML depends on them to work.
6734 */
6735 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
6736 enable_pml = 0;
6737
6738 if (!enable_pml) {
6739 kvm_x86_ops->slot_enable_log_dirty = NULL;
6740 kvm_x86_ops->slot_disable_log_dirty = NULL;
6741 kvm_x86_ops->flush_log_dirty = NULL;
6742 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
6743 }
6744
Yunhong Jiang64672c92016-06-13 14:19:59 -07006745 if (cpu_has_vmx_preemption_timer() && enable_preemption_timer) {
6746 u64 vmx_msr;
6747
6748 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
6749 cpu_preemption_timer_multi =
6750 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
6751 } else {
6752 kvm_x86_ops->set_hv_timer = NULL;
6753 kvm_x86_ops->cancel_hv_timer = NULL;
6754 }
6755
Feng Wubf9f6ac2015-09-18 22:29:55 +08006756 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
6757
Ashok Rajc45dcc72016-06-22 14:59:56 +08006758 kvm_mce_cap_supported |= MCG_LMCE_P;
6759
Tiejun Chenf2c76482014-10-28 10:14:47 +08006760 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006761
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006762out:
Radim Krčmář23611332016-09-29 22:41:33 +02006763 for (i = 0; i < VMX_BITMAP_NR; i++)
6764 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006765
6766 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006767}
6768
6769static __exit void hardware_unsetup(void)
6770{
Radim Krčmář23611332016-09-29 22:41:33 +02006771 int i;
6772
6773 for (i = 0; i < VMX_BITMAP_NR; i++)
6774 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006775
Tiejun Chenf2c76482014-10-28 10:14:47 +08006776 free_kvm_area();
6777}
6778
Avi Kivity6aa8b732006-12-10 02:21:36 -08006779/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006780 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
6781 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
6782 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03006783static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006784{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006785 if (ple_gap)
6786 grow_ple_window(vcpu);
6787
Longpeng(Mike)de63ad42017-08-08 12:05:33 +08006788 /*
6789 * Intel sdm vol3 ch-25.1.3 says: The "PAUSE-loop exiting"
6790 * VM-execution control is ignored if CPL > 0. OTOH, KVM
6791 * never set PAUSE_EXITING and just set PLE if supported,
6792 * so the vcpu must be CPL=0 if it gets a PAUSE exit.
6793 */
6794 kvm_vcpu_on_spin(vcpu, true);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006795 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006796}
6797
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006798static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08006799{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006800 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08006801}
6802
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006803static int handle_mwait(struct kvm_vcpu *vcpu)
6804{
6805 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
6806 return handle_nop(vcpu);
6807}
6808
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03006809static int handle_monitor_trap(struct kvm_vcpu *vcpu)
6810{
6811 return 1;
6812}
6813
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006814static int handle_monitor(struct kvm_vcpu *vcpu)
6815{
6816 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
6817 return handle_nop(vcpu);
6818}
6819
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006820/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006821 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
6822 * We could reuse a single VMCS for all the L2 guests, but we also want the
6823 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
6824 * allows keeping them loaded on the processor, and in the future will allow
6825 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
6826 * every entry if they never change.
6827 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
6828 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
6829 *
6830 * The following functions allocate and free a vmcs02 in this pool.
6831 */
6832
6833/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
6834static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
6835{
6836 struct vmcs02_list *item;
6837 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6838 if (item->vmptr == vmx->nested.current_vmptr) {
6839 list_move(&item->list, &vmx->nested.vmcs02_pool);
6840 return &item->vmcs02;
6841 }
6842
6843 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
6844 /* Recycle the least recently used VMCS. */
Geliang Tangd74c0e62016-01-01 19:47:14 +08006845 item = list_last_entry(&vmx->nested.vmcs02_pool,
6846 struct vmcs02_list, list);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006847 item->vmptr = vmx->nested.current_vmptr;
6848 list_move(&item->list, &vmx->nested.vmcs02_pool);
6849 return &item->vmcs02;
6850 }
6851
6852 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02006853 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006854 if (!item)
6855 return NULL;
6856 item->vmcs02.vmcs = alloc_vmcs();
Jim Mattson355f4fb2016-10-28 08:29:39 -07006857 item->vmcs02.shadow_vmcs = NULL;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006858 if (!item->vmcs02.vmcs) {
6859 kfree(item);
6860 return NULL;
6861 }
6862 loaded_vmcs_init(&item->vmcs02);
6863 item->vmptr = vmx->nested.current_vmptr;
6864 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
6865 vmx->nested.vmcs02_num++;
6866 return &item->vmcs02;
6867}
6868
6869/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
6870static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
6871{
6872 struct vmcs02_list *item;
6873 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6874 if (item->vmptr == vmptr) {
6875 free_loaded_vmcs(&item->vmcs02);
6876 list_del(&item->list);
6877 kfree(item);
6878 vmx->nested.vmcs02_num--;
6879 return;
6880 }
6881}
6882
6883/*
6884 * Free all VMCSs saved for this vcpu, except the one pointed by
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006885 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
6886 * must be &vmx->vmcs01.
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006887 */
6888static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
6889{
6890 struct vmcs02_list *item, *n;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006891
6892 WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006893 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006894 /*
6895 * Something will leak if the above WARN triggers. Better than
6896 * a use-after-free.
6897 */
6898 if (vmx->loaded_vmcs == &item->vmcs02)
6899 continue;
6900
6901 free_loaded_vmcs(&item->vmcs02);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006902 list_del(&item->list);
6903 kfree(item);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006904 vmx->nested.vmcs02_num--;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006905 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006906}
6907
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006908/*
6909 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
6910 * set the success or error code of an emulated VMX instruction, as specified
6911 * by Vol 2B, VMX Instruction Reference, "Conventions".
6912 */
6913static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
6914{
6915 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
6916 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6917 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
6918}
6919
6920static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
6921{
6922 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6923 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
6924 X86_EFLAGS_SF | X86_EFLAGS_OF))
6925 | X86_EFLAGS_CF);
6926}
6927
Abel Gordon145c28d2013-04-18 14:36:55 +03006928static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006929 u32 vm_instruction_error)
6930{
6931 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
6932 /*
6933 * failValid writes the error number to the current VMCS, which
6934 * can't be done there isn't a current VMCS.
6935 */
6936 nested_vmx_failInvalid(vcpu);
6937 return;
6938 }
6939 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6940 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6941 X86_EFLAGS_SF | X86_EFLAGS_OF))
6942 | X86_EFLAGS_ZF);
6943 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
6944 /*
6945 * We don't need to force a shadow sync because
6946 * VM_INSTRUCTION_ERROR is not shadowed
6947 */
6948}
Abel Gordon145c28d2013-04-18 14:36:55 +03006949
Wincy Vanff651cb2014-12-11 08:52:58 +03006950static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
6951{
6952 /* TODO: not to reset guest simply here. */
6953 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02006954 pr_debug_ratelimited("kvm: nested vmx abort, indicator %d\n", indicator);
Wincy Vanff651cb2014-12-11 08:52:58 +03006955}
6956
Jan Kiszkaf4124502014-03-07 20:03:13 +01006957static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
6958{
6959 struct vcpu_vmx *vmx =
6960 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
6961
6962 vmx->nested.preemption_timer_expired = true;
6963 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
6964 kvm_vcpu_kick(&vmx->vcpu);
6965
6966 return HRTIMER_NORESTART;
6967}
6968
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006969/*
Bandan Das19677e32014-05-06 02:19:15 -04006970 * Decode the memory-address operand of a vmx instruction, as recorded on an
6971 * exit caused by such an instruction (run by a guest hypervisor).
6972 * On success, returns 0. When the operand is invalid, returns 1 and throws
6973 * #UD or #GP.
6974 */
6975static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
6976 unsigned long exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006977 u32 vmx_instruction_info, bool wr, gva_t *ret)
Bandan Das19677e32014-05-06 02:19:15 -04006978{
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006979 gva_t off;
6980 bool exn;
6981 struct kvm_segment s;
6982
Bandan Das19677e32014-05-06 02:19:15 -04006983 /*
6984 * According to Vol. 3B, "Information for VM Exits Due to Instruction
6985 * Execution", on an exit, vmx_instruction_info holds most of the
6986 * addressing components of the operand. Only the displacement part
6987 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
6988 * For how an actual address is calculated from all these components,
6989 * refer to Vol. 1, "Operand Addressing".
6990 */
6991 int scaling = vmx_instruction_info & 3;
6992 int addr_size = (vmx_instruction_info >> 7) & 7;
6993 bool is_reg = vmx_instruction_info & (1u << 10);
6994 int seg_reg = (vmx_instruction_info >> 15) & 7;
6995 int index_reg = (vmx_instruction_info >> 18) & 0xf;
6996 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
6997 int base_reg = (vmx_instruction_info >> 23) & 0xf;
6998 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
6999
7000 if (is_reg) {
7001 kvm_queue_exception(vcpu, UD_VECTOR);
7002 return 1;
7003 }
7004
7005 /* Addr = segment_base + offset */
7006 /* offset = base + [index * scale] + displacement */
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007007 off = exit_qualification; /* holds the displacement */
Bandan Das19677e32014-05-06 02:19:15 -04007008 if (base_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007009 off += kvm_register_read(vcpu, base_reg);
Bandan Das19677e32014-05-06 02:19:15 -04007010 if (index_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007011 off += kvm_register_read(vcpu, index_reg)<<scaling;
7012 vmx_get_segment(vcpu, &s, seg_reg);
7013 *ret = s.base + off;
Bandan Das19677e32014-05-06 02:19:15 -04007014
7015 if (addr_size == 1) /* 32 bit */
7016 *ret &= 0xffffffff;
7017
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007018 /* Checks for #GP/#SS exceptions. */
7019 exn = false;
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02007020 if (is_long_mode(vcpu)) {
7021 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
7022 * non-canonical form. This is the only check on the memory
7023 * destination for long mode!
7024 */
7025 exn = is_noncanonical_address(*ret);
7026 } else if (is_protmode(vcpu)) {
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007027 /* Protected mode: apply checks for segment validity in the
7028 * following order:
7029 * - segment type check (#GP(0) may be thrown)
7030 * - usability check (#GP(0)/#SS(0))
7031 * - limit check (#GP(0)/#SS(0))
7032 */
7033 if (wr)
7034 /* #GP(0) if the destination operand is located in a
7035 * read-only data segment or any code segment.
7036 */
7037 exn = ((s.type & 0xa) == 0 || (s.type & 8));
7038 else
7039 /* #GP(0) if the source operand is located in an
7040 * execute-only code segment
7041 */
7042 exn = ((s.type & 0xa) == 8);
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02007043 if (exn) {
7044 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
7045 return 1;
7046 }
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007047 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
7048 */
7049 exn = (s.unusable != 0);
7050 /* Protected mode: #GP(0)/#SS(0) if the memory
7051 * operand is outside the segment limit.
7052 */
7053 exn = exn || (off + sizeof(u64) > s.limit);
7054 }
7055 if (exn) {
7056 kvm_queue_exception_e(vcpu,
7057 seg_reg == VCPU_SREG_SS ?
7058 SS_VECTOR : GP_VECTOR,
7059 0);
7060 return 1;
7061 }
7062
Bandan Das19677e32014-05-06 02:19:15 -04007063 return 0;
7064}
7065
Radim Krčmářcbf71272017-05-19 15:48:51 +02007066static int nested_vmx_get_vmptr(struct kvm_vcpu *vcpu, gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04007067{
7068 gva_t gva;
Bandan Das3573e222014-05-06 02:19:16 -04007069 struct x86_exception e;
Bandan Das3573e222014-05-06 02:19:16 -04007070
7071 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007072 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
Bandan Das3573e222014-05-06 02:19:16 -04007073 return 1;
7074
Radim Krčmářcbf71272017-05-19 15:48:51 +02007075 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, vmpointer,
7076 sizeof(*vmpointer), &e)) {
Bandan Das3573e222014-05-06 02:19:16 -04007077 kvm_inject_page_fault(vcpu, &e);
7078 return 1;
7079 }
7080
Bandan Das3573e222014-05-06 02:19:16 -04007081 return 0;
7082}
7083
Jim Mattsone29acc52016-11-30 12:03:43 -08007084static int enter_vmx_operation(struct kvm_vcpu *vcpu)
7085{
7086 struct vcpu_vmx *vmx = to_vmx(vcpu);
7087 struct vmcs *shadow_vmcs;
7088
7089 if (cpu_has_vmx_msr_bitmap()) {
7090 vmx->nested.msr_bitmap =
7091 (unsigned long *)__get_free_page(GFP_KERNEL);
7092 if (!vmx->nested.msr_bitmap)
7093 goto out_msr_bitmap;
7094 }
7095
7096 vmx->nested.cached_vmcs12 = kmalloc(VMCS12_SIZE, GFP_KERNEL);
7097 if (!vmx->nested.cached_vmcs12)
7098 goto out_cached_vmcs12;
7099
7100 if (enable_shadow_vmcs) {
7101 shadow_vmcs = alloc_vmcs();
7102 if (!shadow_vmcs)
7103 goto out_shadow_vmcs;
7104 /* mark vmcs as shadow */
7105 shadow_vmcs->revision_id |= (1u << 31);
7106 /* init shadow vmcs */
7107 vmcs_clear(shadow_vmcs);
7108 vmx->vmcs01.shadow_vmcs = shadow_vmcs;
7109 }
7110
7111 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
7112 vmx->nested.vmcs02_num = 0;
7113
7114 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
7115 HRTIMER_MODE_REL_PINNED);
7116 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
7117
7118 vmx->nested.vmxon = true;
7119 return 0;
7120
7121out_shadow_vmcs:
7122 kfree(vmx->nested.cached_vmcs12);
7123
7124out_cached_vmcs12:
7125 free_page((unsigned long)vmx->nested.msr_bitmap);
7126
7127out_msr_bitmap:
7128 return -ENOMEM;
7129}
7130
Bandan Das3573e222014-05-06 02:19:16 -04007131/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007132 * Emulate the VMXON instruction.
7133 * Currently, we just remember that VMX is active, and do not save or even
7134 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
7135 * do not currently need to store anything in that guest-allocated memory
7136 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
7137 * argument is different from the VMXON pointer (which the spec says they do).
7138 */
7139static int handle_vmon(struct kvm_vcpu *vcpu)
7140{
Jim Mattsone29acc52016-11-30 12:03:43 -08007141 int ret;
Radim Krčmářcbf71272017-05-19 15:48:51 +02007142 gpa_t vmptr;
7143 struct page *page;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007144 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007145 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
7146 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007147
Jim Mattson70f3aac2017-04-26 08:53:46 -07007148 /*
7149 * The Intel VMX Instruction Reference lists a bunch of bits that are
7150 * prerequisite to running VMXON, most notably cr4.VMXE must be set to
7151 * 1 (see vmx_set_cr4() for when we allow the guest to set this).
7152 * Otherwise, we should fail with #UD. But most faulting conditions
7153 * have already been checked by hardware, prior to the VM-exit for
7154 * VMXON. We do test guest cr4.VMXE because processor CR4 always has
7155 * that bit set to 1 in non-root mode.
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007156 */
Jim Mattson70f3aac2017-04-26 08:53:46 -07007157 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE)) {
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007158 kvm_queue_exception(vcpu, UD_VECTOR);
7159 return 1;
7160 }
7161
Abel Gordon145c28d2013-04-18 14:36:55 +03007162 if (vmx->nested.vmxon) {
7163 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007164 return kvm_skip_emulated_instruction(vcpu);
Abel Gordon145c28d2013-04-18 14:36:55 +03007165 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007166
Haozhong Zhang3b840802016-06-22 14:59:54 +08007167 if ((vmx->msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007168 != VMXON_NEEDED_FEATURES) {
7169 kvm_inject_gp(vcpu, 0);
7170 return 1;
7171 }
7172
Radim Krčmářcbf71272017-05-19 15:48:51 +02007173 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Jim Mattson21e7fbe2016-12-22 15:49:55 -08007174 return 1;
Radim Krčmářcbf71272017-05-19 15:48:51 +02007175
7176 /*
7177 * SDM 3: 24.11.5
7178 * The first 4 bytes of VMXON region contain the supported
7179 * VMCS revision identifier
7180 *
7181 * Note - IA32_VMX_BASIC[48] will never be 1 for the nested case;
7182 * which replaces physical address width with 32
7183 */
7184 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
7185 nested_vmx_failInvalid(vcpu);
7186 return kvm_skip_emulated_instruction(vcpu);
7187 }
7188
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02007189 page = kvm_vcpu_gpa_to_page(vcpu, vmptr);
7190 if (is_error_page(page)) {
Radim Krčmářcbf71272017-05-19 15:48:51 +02007191 nested_vmx_failInvalid(vcpu);
7192 return kvm_skip_emulated_instruction(vcpu);
7193 }
7194 if (*(u32 *)kmap(page) != VMCS12_REVISION) {
7195 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02007196 kvm_release_page_clean(page);
Radim Krčmářcbf71272017-05-19 15:48:51 +02007197 nested_vmx_failInvalid(vcpu);
7198 return kvm_skip_emulated_instruction(vcpu);
7199 }
7200 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02007201 kvm_release_page_clean(page);
Radim Krčmářcbf71272017-05-19 15:48:51 +02007202
7203 vmx->nested.vmxon_ptr = vmptr;
Jim Mattsone29acc52016-11-30 12:03:43 -08007204 ret = enter_vmx_operation(vcpu);
7205 if (ret)
7206 return ret;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007207
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007208 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007209 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007210}
7211
7212/*
7213 * Intel's VMX Instruction Reference specifies a common set of prerequisites
7214 * for running VMX instructions (except VMXON, whose prerequisites are
7215 * slightly different). It also specifies what exception to inject otherwise.
Jim Mattson70f3aac2017-04-26 08:53:46 -07007216 * Note that many of these exceptions have priority over VM exits, so they
7217 * don't have to be checked again here.
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007218 */
7219static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
7220{
Jim Mattson70f3aac2017-04-26 08:53:46 -07007221 if (!to_vmx(vcpu)->nested.vmxon) {
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007222 kvm_queue_exception(vcpu, UD_VECTOR);
7223 return 0;
7224 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007225 return 1;
7226}
7227
David Matlack8ca44e82017-08-01 14:00:39 -07007228static void vmx_disable_shadow_vmcs(struct vcpu_vmx *vmx)
7229{
7230 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL, SECONDARY_EXEC_SHADOW_VMCS);
7231 vmcs_write64(VMCS_LINK_POINTER, -1ull);
7232}
7233
Abel Gordone7953d72013-04-18 14:37:55 +03007234static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
7235{
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007236 if (vmx->nested.current_vmptr == -1ull)
7237 return;
7238
Abel Gordon012f83c2013-04-18 14:39:25 +03007239 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007240 /* copy to memory all shadowed fields in case
7241 they were modified */
7242 copy_shadow_to_vmcs12(vmx);
7243 vmx->nested.sync_shadow_vmcs = false;
David Matlack8ca44e82017-08-01 14:00:39 -07007244 vmx_disable_shadow_vmcs(vmx);
Abel Gordon012f83c2013-04-18 14:39:25 +03007245 }
Wincy Van705699a2015-02-03 23:58:17 +08007246 vmx->nested.posted_intr_nv = -1;
David Matlack4f2777b2016-07-13 17:16:37 -07007247
7248 /* Flush VMCS12 to guest memory */
Paolo Bonzini9f744c52017-07-27 15:54:46 +02007249 kvm_vcpu_write_guest_page(&vmx->vcpu,
7250 vmx->nested.current_vmptr >> PAGE_SHIFT,
7251 vmx->nested.cached_vmcs12, 0, VMCS12_SIZE);
David Matlack4f2777b2016-07-13 17:16:37 -07007252
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007253 vmx->nested.current_vmptr = -1ull;
Abel Gordone7953d72013-04-18 14:37:55 +03007254}
7255
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007256/*
7257 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
7258 * just stops using VMX.
7259 */
7260static void free_nested(struct vcpu_vmx *vmx)
7261{
7262 if (!vmx->nested.vmxon)
7263 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007264
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007265 vmx->nested.vmxon = false;
Wanpeng Li5c614b32015-10-13 09:18:36 -07007266 free_vpid(vmx->nested.vpid02);
David Matlack8ca44e82017-08-01 14:00:39 -07007267 vmx->nested.posted_intr_nv = -1;
7268 vmx->nested.current_vmptr = -1ull;
Radim Krčmářd048c092016-08-08 20:16:22 +02007269 if (vmx->nested.msr_bitmap) {
7270 free_page((unsigned long)vmx->nested.msr_bitmap);
7271 vmx->nested.msr_bitmap = NULL;
7272 }
Jim Mattson355f4fb2016-10-28 08:29:39 -07007273 if (enable_shadow_vmcs) {
David Matlack8ca44e82017-08-01 14:00:39 -07007274 vmx_disable_shadow_vmcs(vmx);
Jim Mattson355f4fb2016-10-28 08:29:39 -07007275 vmcs_clear(vmx->vmcs01.shadow_vmcs);
7276 free_vmcs(vmx->vmcs01.shadow_vmcs);
7277 vmx->vmcs01.shadow_vmcs = NULL;
7278 }
David Matlack4f2777b2016-07-13 17:16:37 -07007279 kfree(vmx->nested.cached_vmcs12);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007280 /* Unpin physical memory we referred to in current vmcs02 */
7281 if (vmx->nested.apic_access_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +02007282 kvm_release_page_dirty(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007283 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007284 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007285 if (vmx->nested.virtual_apic_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +02007286 kvm_release_page_dirty(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007287 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007288 }
Wincy Van705699a2015-02-03 23:58:17 +08007289 if (vmx->nested.pi_desc_page) {
7290 kunmap(vmx->nested.pi_desc_page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02007291 kvm_release_page_dirty(vmx->nested.pi_desc_page);
Wincy Van705699a2015-02-03 23:58:17 +08007292 vmx->nested.pi_desc_page = NULL;
7293 vmx->nested.pi_desc = NULL;
7294 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007295
7296 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007297}
7298
7299/* Emulate the VMXOFF instruction */
7300static int handle_vmoff(struct kvm_vcpu *vcpu)
7301{
7302 if (!nested_vmx_check_permission(vcpu))
7303 return 1;
7304 free_nested(to_vmx(vcpu));
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007305 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007306 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007307}
7308
Nadav Har'El27d6c862011-05-25 23:06:59 +03007309/* Emulate the VMCLEAR instruction */
7310static int handle_vmclear(struct kvm_vcpu *vcpu)
7311{
7312 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattson587d7e722017-03-02 12:41:48 -08007313 u32 zero = 0;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007314 gpa_t vmptr;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007315
7316 if (!nested_vmx_check_permission(vcpu))
7317 return 1;
7318
Radim Krčmářcbf71272017-05-19 15:48:51 +02007319 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03007320 return 1;
7321
Radim Krčmářcbf71272017-05-19 15:48:51 +02007322 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
7323 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_INVALID_ADDRESS);
7324 return kvm_skip_emulated_instruction(vcpu);
7325 }
7326
7327 if (vmptr == vmx->nested.vmxon_ptr) {
7328 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_VMXON_POINTER);
7329 return kvm_skip_emulated_instruction(vcpu);
7330 }
7331
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007332 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03007333 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007334
Jim Mattson587d7e722017-03-02 12:41:48 -08007335 kvm_vcpu_write_guest(vcpu,
7336 vmptr + offsetof(struct vmcs12, launch_state),
7337 &zero, sizeof(zero));
Nadav Har'El27d6c862011-05-25 23:06:59 +03007338
7339 nested_free_vmcs02(vmx, vmptr);
7340
Nadav Har'El27d6c862011-05-25 23:06:59 +03007341 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007342 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007343}
7344
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007345static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
7346
7347/* Emulate the VMLAUNCH instruction */
7348static int handle_vmlaunch(struct kvm_vcpu *vcpu)
7349{
7350 return nested_vmx_run(vcpu, true);
7351}
7352
7353/* Emulate the VMRESUME instruction */
7354static int handle_vmresume(struct kvm_vcpu *vcpu)
7355{
7356
7357 return nested_vmx_run(vcpu, false);
7358}
7359
Nadav Har'El49f705c2011-05-25 23:08:30 +03007360/*
7361 * Read a vmcs12 field. Since these can have varying lengths and we return
7362 * one type, we chose the biggest type (u64) and zero-extend the return value
7363 * to that size. Note that the caller, handle_vmread, might need to use only
7364 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
7365 * 64-bit fields are to be returned).
7366 */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007367static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
7368 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03007369{
7370 short offset = vmcs_field_to_offset(field);
7371 char *p;
7372
7373 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007374 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007375
7376 p = ((char *)(get_vmcs12(vcpu))) + offset;
7377
7378 switch (vmcs_field_type(field)) {
7379 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7380 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007381 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007382 case VMCS_FIELD_TYPE_U16:
7383 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007384 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007385 case VMCS_FIELD_TYPE_U32:
7386 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007387 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007388 case VMCS_FIELD_TYPE_U64:
7389 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007390 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007391 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007392 WARN_ON(1);
7393 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007394 }
7395}
7396
Abel Gordon20b97fe2013-04-18 14:36:25 +03007397
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007398static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
7399 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03007400 short offset = vmcs_field_to_offset(field);
7401 char *p = ((char *) get_vmcs12(vcpu)) + offset;
7402 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007403 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007404
7405 switch (vmcs_field_type(field)) {
7406 case VMCS_FIELD_TYPE_U16:
7407 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007408 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007409 case VMCS_FIELD_TYPE_U32:
7410 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007411 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007412 case VMCS_FIELD_TYPE_U64:
7413 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007414 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007415 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7416 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007417 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007418 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007419 WARN_ON(1);
7420 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007421 }
7422
7423}
7424
Abel Gordon16f5b902013-04-18 14:38:25 +03007425static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
7426{
7427 int i;
7428 unsigned long field;
7429 u64 field_value;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007430 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02007431 const unsigned long *fields = shadow_read_write_fields;
7432 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03007433
Jan Kiszka282da872014-10-08 18:05:39 +02007434 preempt_disable();
7435
Abel Gordon16f5b902013-04-18 14:38:25 +03007436 vmcs_load(shadow_vmcs);
7437
7438 for (i = 0; i < num_fields; i++) {
7439 field = fields[i];
7440 switch (vmcs_field_type(field)) {
7441 case VMCS_FIELD_TYPE_U16:
7442 field_value = vmcs_read16(field);
7443 break;
7444 case VMCS_FIELD_TYPE_U32:
7445 field_value = vmcs_read32(field);
7446 break;
7447 case VMCS_FIELD_TYPE_U64:
7448 field_value = vmcs_read64(field);
7449 break;
7450 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7451 field_value = vmcs_readl(field);
7452 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007453 default:
7454 WARN_ON(1);
7455 continue;
Abel Gordon16f5b902013-04-18 14:38:25 +03007456 }
7457 vmcs12_write_any(&vmx->vcpu, field, field_value);
7458 }
7459
7460 vmcs_clear(shadow_vmcs);
7461 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02007462
7463 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03007464}
7465
Abel Gordonc3114422013-04-18 14:38:55 +03007466static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
7467{
Mathias Krausec2bae892013-06-26 20:36:21 +02007468 const unsigned long *fields[] = {
7469 shadow_read_write_fields,
7470 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03007471 };
Mathias Krausec2bae892013-06-26 20:36:21 +02007472 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03007473 max_shadow_read_write_fields,
7474 max_shadow_read_only_fields
7475 };
7476 int i, q;
7477 unsigned long field;
7478 u64 field_value = 0;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007479 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Abel Gordonc3114422013-04-18 14:38:55 +03007480
7481 vmcs_load(shadow_vmcs);
7482
Mathias Krausec2bae892013-06-26 20:36:21 +02007483 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03007484 for (i = 0; i < max_fields[q]; i++) {
7485 field = fields[q][i];
7486 vmcs12_read_any(&vmx->vcpu, field, &field_value);
7487
7488 switch (vmcs_field_type(field)) {
7489 case VMCS_FIELD_TYPE_U16:
7490 vmcs_write16(field, (u16)field_value);
7491 break;
7492 case VMCS_FIELD_TYPE_U32:
7493 vmcs_write32(field, (u32)field_value);
7494 break;
7495 case VMCS_FIELD_TYPE_U64:
7496 vmcs_write64(field, (u64)field_value);
7497 break;
7498 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7499 vmcs_writel(field, (long)field_value);
7500 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007501 default:
7502 WARN_ON(1);
7503 break;
Abel Gordonc3114422013-04-18 14:38:55 +03007504 }
7505 }
7506 }
7507
7508 vmcs_clear(shadow_vmcs);
7509 vmcs_load(vmx->loaded_vmcs->vmcs);
7510}
7511
Nadav Har'El49f705c2011-05-25 23:08:30 +03007512/*
7513 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
7514 * used before) all generate the same failure when it is missing.
7515 */
7516static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
7517{
7518 struct vcpu_vmx *vmx = to_vmx(vcpu);
7519 if (vmx->nested.current_vmptr == -1ull) {
7520 nested_vmx_failInvalid(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007521 return 0;
7522 }
7523 return 1;
7524}
7525
7526static int handle_vmread(struct kvm_vcpu *vcpu)
7527{
7528 unsigned long field;
7529 u64 field_value;
7530 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7531 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7532 gva_t gva = 0;
7533
Kyle Hueyeb277562016-11-29 12:40:39 -08007534 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007535 return 1;
7536
Kyle Huey6affcbe2016-11-29 12:40:40 -08007537 if (!nested_vmx_check_vmcs12(vcpu))
7538 return kvm_skip_emulated_instruction(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08007539
Nadav Har'El49f705c2011-05-25 23:08:30 +03007540 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03007541 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007542 /* Read the field, zero-extended to a u64 field_value */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007543 if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007544 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007545 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007546 }
7547 /*
7548 * Now copy part of this value to register or memory, as requested.
7549 * Note that the number of bits actually copied is 32 or 64 depending
7550 * on the guest's mode (32 or 64 bit), not on the given field's length.
7551 */
7552 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03007553 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03007554 field_value);
7555 } else {
7556 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007557 vmx_instruction_info, true, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007558 return 1;
Jim Mattson70f3aac2017-04-26 08:53:46 -07007559 /* _system ok, as hardware has verified cpl=0 */
Nadav Har'El49f705c2011-05-25 23:08:30 +03007560 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
7561 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
7562 }
7563
7564 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007565 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007566}
7567
7568
7569static int handle_vmwrite(struct kvm_vcpu *vcpu)
7570{
7571 unsigned long field;
7572 gva_t gva;
7573 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7574 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007575 /* The value to write might be 32 or 64 bits, depending on L1's long
7576 * mode, and eventually we need to write that into a field of several
7577 * possible lengths. The code below first zero-extends the value to 64
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08007578 * bit (field_value), and then copies only the appropriate number of
Nadav Har'El49f705c2011-05-25 23:08:30 +03007579 * bits into the vmcs12 field.
7580 */
7581 u64 field_value = 0;
7582 struct x86_exception e;
7583
Kyle Hueyeb277562016-11-29 12:40:39 -08007584 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007585 return 1;
7586
Kyle Huey6affcbe2016-11-29 12:40:40 -08007587 if (!nested_vmx_check_vmcs12(vcpu))
7588 return kvm_skip_emulated_instruction(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08007589
Nadav Har'El49f705c2011-05-25 23:08:30 +03007590 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03007591 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007592 (((vmx_instruction_info) >> 3) & 0xf));
7593 else {
7594 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007595 vmx_instruction_info, false, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007596 return 1;
7597 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03007598 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007599 kvm_inject_page_fault(vcpu, &e);
7600 return 1;
7601 }
7602 }
7603
7604
Nadav Amit27e6fb52014-06-18 17:19:26 +03007605 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007606 if (vmcs_field_readonly(field)) {
7607 nested_vmx_failValid(vcpu,
7608 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007609 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007610 }
7611
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007612 if (vmcs12_write_any(vcpu, field, field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007613 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007614 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007615 }
7616
7617 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007618 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007619}
7620
Jim Mattsona8bc2842016-11-30 12:03:44 -08007621static void set_current_vmptr(struct vcpu_vmx *vmx, gpa_t vmptr)
7622{
7623 vmx->nested.current_vmptr = vmptr;
7624 if (enable_shadow_vmcs) {
7625 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
7626 SECONDARY_EXEC_SHADOW_VMCS);
7627 vmcs_write64(VMCS_LINK_POINTER,
7628 __pa(vmx->vmcs01.shadow_vmcs));
7629 vmx->nested.sync_shadow_vmcs = true;
7630 }
7631}
7632
Nadav Har'El63846662011-05-25 23:07:29 +03007633/* Emulate the VMPTRLD instruction */
7634static int handle_vmptrld(struct kvm_vcpu *vcpu)
7635{
7636 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007637 gpa_t vmptr;
Nadav Har'El63846662011-05-25 23:07:29 +03007638
7639 if (!nested_vmx_check_permission(vcpu))
7640 return 1;
7641
Radim Krčmářcbf71272017-05-19 15:48:51 +02007642 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03007643 return 1;
7644
Radim Krčmářcbf71272017-05-19 15:48:51 +02007645 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
7646 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_INVALID_ADDRESS);
7647 return kvm_skip_emulated_instruction(vcpu);
7648 }
7649
7650 if (vmptr == vmx->nested.vmxon_ptr) {
7651 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_VMXON_POINTER);
7652 return kvm_skip_emulated_instruction(vcpu);
7653 }
7654
Nadav Har'El63846662011-05-25 23:07:29 +03007655 if (vmx->nested.current_vmptr != vmptr) {
7656 struct vmcs12 *new_vmcs12;
7657 struct page *page;
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02007658 page = kvm_vcpu_gpa_to_page(vcpu, vmptr);
7659 if (is_error_page(page)) {
Nadav Har'El63846662011-05-25 23:07:29 +03007660 nested_vmx_failInvalid(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007661 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007662 }
7663 new_vmcs12 = kmap(page);
7664 if (new_vmcs12->revision_id != VMCS12_REVISION) {
7665 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02007666 kvm_release_page_clean(page);
Nadav Har'El63846662011-05-25 23:07:29 +03007667 nested_vmx_failValid(vcpu,
7668 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007669 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007670 }
Nadav Har'El63846662011-05-25 23:07:29 +03007671
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007672 nested_release_vmcs12(vmx);
David Matlack4f2777b2016-07-13 17:16:37 -07007673 /*
7674 * Load VMCS12 from guest memory since it is not already
7675 * cached.
7676 */
Paolo Bonzini9f744c52017-07-27 15:54:46 +02007677 memcpy(vmx->nested.cached_vmcs12, new_vmcs12, VMCS12_SIZE);
7678 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02007679 kvm_release_page_clean(page);
Paolo Bonzini9f744c52017-07-27 15:54:46 +02007680
Jim Mattsona8bc2842016-11-30 12:03:44 -08007681 set_current_vmptr(vmx, vmptr);
Nadav Har'El63846662011-05-25 23:07:29 +03007682 }
7683
7684 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007685 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007686}
7687
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007688/* Emulate the VMPTRST instruction */
7689static int handle_vmptrst(struct kvm_vcpu *vcpu)
7690{
7691 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7692 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7693 gva_t vmcs_gva;
7694 struct x86_exception e;
7695
7696 if (!nested_vmx_check_permission(vcpu))
7697 return 1;
7698
7699 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007700 vmx_instruction_info, true, &vmcs_gva))
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007701 return 1;
Jim Mattson70f3aac2017-04-26 08:53:46 -07007702 /* ok to use *_system, as hardware has verified cpl=0 */
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007703 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
7704 (void *)&to_vmx(vcpu)->nested.current_vmptr,
7705 sizeof(u64), &e)) {
7706 kvm_inject_page_fault(vcpu, &e);
7707 return 1;
7708 }
7709 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007710 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007711}
7712
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007713/* Emulate the INVEPT instruction */
7714static int handle_invept(struct kvm_vcpu *vcpu)
7715{
Wincy Vanb9c237b2015-02-03 23:56:30 +08007716 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007717 u32 vmx_instruction_info, types;
7718 unsigned long type;
7719 gva_t gva;
7720 struct x86_exception e;
7721 struct {
7722 u64 eptp, gpa;
7723 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007724
Wincy Vanb9c237b2015-02-03 23:56:30 +08007725 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7726 SECONDARY_EXEC_ENABLE_EPT) ||
7727 !(vmx->nested.nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007728 kvm_queue_exception(vcpu, UD_VECTOR);
7729 return 1;
7730 }
7731
7732 if (!nested_vmx_check_permission(vcpu))
7733 return 1;
7734
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007735 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03007736 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007737
Wincy Vanb9c237b2015-02-03 23:56:30 +08007738 types = (vmx->nested.nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007739
Jim Mattson85c856b2016-10-26 08:38:38 -07007740 if (type >= 32 || !(types & (1 << type))) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007741 nested_vmx_failValid(vcpu,
7742 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007743 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007744 }
7745
7746 /* According to the Intel VMX instruction reference, the memory
7747 * operand is read even if it isn't needed (e.g., for type==global)
7748 */
7749 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007750 vmx_instruction_info, false, &gva))
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007751 return 1;
7752 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7753 sizeof(operand), &e)) {
7754 kvm_inject_page_fault(vcpu, &e);
7755 return 1;
7756 }
7757
7758 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007759 case VMX_EPT_EXTENT_GLOBAL:
Bandan Das45e11812016-08-02 16:32:36 -04007760 /*
7761 * TODO: track mappings and invalidate
7762 * single context requests appropriately
7763 */
7764 case VMX_EPT_EXTENT_CONTEXT:
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007765 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04007766 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007767 nested_vmx_succeed(vcpu);
7768 break;
7769 default:
7770 BUG_ON(1);
7771 break;
7772 }
7773
Kyle Huey6affcbe2016-11-29 12:40:40 -08007774 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007775}
7776
Petr Matouseka642fc32014-09-23 20:22:30 +02007777static int handle_invvpid(struct kvm_vcpu *vcpu)
7778{
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007779 struct vcpu_vmx *vmx = to_vmx(vcpu);
7780 u32 vmx_instruction_info;
7781 unsigned long type, types;
7782 gva_t gva;
7783 struct x86_exception e;
Jim Mattson40352602017-06-28 09:37:37 -07007784 struct {
7785 u64 vpid;
7786 u64 gla;
7787 } operand;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007788
7789 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7790 SECONDARY_EXEC_ENABLE_VPID) ||
7791 !(vmx->nested.nested_vmx_vpid_caps & VMX_VPID_INVVPID_BIT)) {
7792 kvm_queue_exception(vcpu, UD_VECTOR);
7793 return 1;
7794 }
7795
7796 if (!nested_vmx_check_permission(vcpu))
7797 return 1;
7798
7799 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7800 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
7801
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007802 types = (vmx->nested.nested_vmx_vpid_caps &
7803 VMX_VPID_EXTENT_SUPPORTED_MASK) >> 8;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007804
Jim Mattson85c856b2016-10-26 08:38:38 -07007805 if (type >= 32 || !(types & (1 << type))) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007806 nested_vmx_failValid(vcpu,
7807 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007808 return kvm_skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007809 }
7810
7811 /* according to the intel vmx instruction reference, the memory
7812 * operand is read even if it isn't needed (e.g., for type==global)
7813 */
7814 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
7815 vmx_instruction_info, false, &gva))
7816 return 1;
Jim Mattson40352602017-06-28 09:37:37 -07007817 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7818 sizeof(operand), &e)) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007819 kvm_inject_page_fault(vcpu, &e);
7820 return 1;
7821 }
Jim Mattson40352602017-06-28 09:37:37 -07007822 if (operand.vpid >> 16) {
7823 nested_vmx_failValid(vcpu,
7824 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7825 return kvm_skip_emulated_instruction(vcpu);
7826 }
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007827
7828 switch (type) {
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007829 case VMX_VPID_EXTENT_INDIVIDUAL_ADDR:
Jim Mattson40352602017-06-28 09:37:37 -07007830 if (is_noncanonical_address(operand.gla)) {
7831 nested_vmx_failValid(vcpu,
7832 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7833 return kvm_skip_emulated_instruction(vcpu);
7834 }
7835 /* fall through */
Paolo Bonzinief697a72016-03-18 16:58:38 +01007836 case VMX_VPID_EXTENT_SINGLE_CONTEXT:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007837 case VMX_VPID_EXTENT_SINGLE_NON_GLOBAL:
Jim Mattson40352602017-06-28 09:37:37 -07007838 if (!operand.vpid) {
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007839 nested_vmx_failValid(vcpu,
7840 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007841 return kvm_skip_emulated_instruction(vcpu);
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007842 }
7843 break;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007844 case VMX_VPID_EXTENT_ALL_CONTEXT:
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007845 break;
7846 default:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007847 WARN_ON_ONCE(1);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007848 return kvm_skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007849 }
7850
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007851 __vmx_flush_tlb(vcpu, vmx->nested.vpid02);
7852 nested_vmx_succeed(vcpu);
7853
Kyle Huey6affcbe2016-11-29 12:40:40 -08007854 return kvm_skip_emulated_instruction(vcpu);
Petr Matouseka642fc32014-09-23 20:22:30 +02007855}
7856
Kai Huang843e4332015-01-28 10:54:28 +08007857static int handle_pml_full(struct kvm_vcpu *vcpu)
7858{
7859 unsigned long exit_qualification;
7860
7861 trace_kvm_pml_full(vcpu->vcpu_id);
7862
7863 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7864
7865 /*
7866 * PML buffer FULL happened while executing iret from NMI,
7867 * "blocked by NMI" bit has to be set before next VM entry.
7868 */
7869 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Kai Huang843e4332015-01-28 10:54:28 +08007870 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
7871 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7872 GUEST_INTR_STATE_NMI);
7873
7874 /*
7875 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
7876 * here.., and there's no userspace involvement needed for PML.
7877 */
7878 return 1;
7879}
7880
Yunhong Jiang64672c92016-06-13 14:19:59 -07007881static int handle_preemption_timer(struct kvm_vcpu *vcpu)
7882{
7883 kvm_lapic_expired_hv_timer(vcpu);
7884 return 1;
7885}
7886
Bandan Das41ab9372017-08-03 15:54:43 -04007887static bool valid_ept_address(struct kvm_vcpu *vcpu, u64 address)
7888{
7889 struct vcpu_vmx *vmx = to_vmx(vcpu);
7890 u64 mask = address & 0x7;
7891 int maxphyaddr = cpuid_maxphyaddr(vcpu);
7892
7893 /* Check for memory type validity */
7894 switch (mask) {
7895 case 0:
7896 if (!(vmx->nested.nested_vmx_ept_caps & VMX_EPTP_UC_BIT))
7897 return false;
7898 break;
7899 case 6:
7900 if (!(vmx->nested.nested_vmx_ept_caps & VMX_EPTP_WB_BIT))
7901 return false;
7902 break;
7903 default:
7904 return false;
7905 }
7906
7907 /* Bits 5:3 must be 3 */
7908 if (((address >> VMX_EPT_GAW_EPTP_SHIFT) & 0x7) != VMX_EPT_DEFAULT_GAW)
7909 return false;
7910
7911 /* Reserved bits should not be set */
7912 if (address >> maxphyaddr || ((address >> 7) & 0x1f))
7913 return false;
7914
7915 /* AD, if set, should be supported */
7916 if ((address & VMX_EPT_AD_ENABLE_BIT)) {
7917 if (!(vmx->nested.nested_vmx_ept_caps & VMX_EPT_AD_BIT))
7918 return false;
7919 }
7920
7921 return true;
7922}
7923
7924static int nested_vmx_eptp_switching(struct kvm_vcpu *vcpu,
7925 struct vmcs12 *vmcs12)
7926{
7927 u32 index = vcpu->arch.regs[VCPU_REGS_RCX];
7928 u64 address;
7929 bool accessed_dirty;
7930 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
7931
7932 if (!nested_cpu_has_eptp_switching(vmcs12) ||
7933 !nested_cpu_has_ept(vmcs12))
7934 return 1;
7935
7936 if (index >= VMFUNC_EPTP_ENTRIES)
7937 return 1;
7938
7939
7940 if (kvm_vcpu_read_guest_page(vcpu, vmcs12->eptp_list_address >> PAGE_SHIFT,
7941 &address, index * 8, 8))
7942 return 1;
7943
7944 accessed_dirty = !!(address & VMX_EPT_AD_ENABLE_BIT);
7945
7946 /*
7947 * If the (L2) guest does a vmfunc to the currently
7948 * active ept pointer, we don't have to do anything else
7949 */
7950 if (vmcs12->ept_pointer != address) {
7951 if (!valid_ept_address(vcpu, address))
7952 return 1;
7953
7954 kvm_mmu_unload(vcpu);
7955 mmu->ept_ad = accessed_dirty;
7956 mmu->base_role.ad_disabled = !accessed_dirty;
7957 vmcs12->ept_pointer = address;
7958 /*
7959 * TODO: Check what's the correct approach in case
7960 * mmu reload fails. Currently, we just let the next
7961 * reload potentially fail
7962 */
7963 kvm_mmu_reload(vcpu);
7964 }
7965
7966 return 0;
7967}
7968
Bandan Das2a499e42017-08-03 15:54:41 -04007969static int handle_vmfunc(struct kvm_vcpu *vcpu)
7970{
Bandan Das27c42a12017-08-03 15:54:42 -04007971 struct vcpu_vmx *vmx = to_vmx(vcpu);
7972 struct vmcs12 *vmcs12;
7973 u32 function = vcpu->arch.regs[VCPU_REGS_RAX];
7974
7975 /*
7976 * VMFUNC is only supported for nested guests, but we always enable the
7977 * secondary control for simplicity; for non-nested mode, fake that we
7978 * didn't by injecting #UD.
7979 */
7980 if (!is_guest_mode(vcpu)) {
7981 kvm_queue_exception(vcpu, UD_VECTOR);
7982 return 1;
7983 }
7984
7985 vmcs12 = get_vmcs12(vcpu);
7986 if ((vmcs12->vm_function_control & (1 << function)) == 0)
7987 goto fail;
Bandan Das41ab9372017-08-03 15:54:43 -04007988
7989 switch (function) {
7990 case 0:
7991 if (nested_vmx_eptp_switching(vcpu, vmcs12))
7992 goto fail;
7993 break;
7994 default:
7995 goto fail;
7996 }
7997 return kvm_skip_emulated_instruction(vcpu);
Bandan Das27c42a12017-08-03 15:54:42 -04007998
7999fail:
8000 nested_vmx_vmexit(vcpu, vmx->exit_reason,
8001 vmcs_read32(VM_EXIT_INTR_INFO),
8002 vmcs_readl(EXIT_QUALIFICATION));
Bandan Das2a499e42017-08-03 15:54:41 -04008003 return 1;
8004}
8005
Nadav Har'El0140cae2011-05-25 23:06:28 +03008006/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08008007 * The exit handlers return 1 if the exit was handled fully and guest execution
8008 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
8009 * to be done to userspace and return 0.
8010 */
Mathias Krause772e0312012-08-30 01:30:19 +02008011static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08008012 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
8013 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08008014 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08008015 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008016 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008017 [EXIT_REASON_CR_ACCESS] = handle_cr,
8018 [EXIT_REASON_DR_ACCESS] = handle_dr,
8019 [EXIT_REASON_CPUID] = handle_cpuid,
8020 [EXIT_REASON_MSR_READ] = handle_rdmsr,
8021 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
8022 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
8023 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02008024 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03008025 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02008026 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02008027 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03008028 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008029 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03008030 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03008031 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03008032 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008033 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03008034 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03008035 [EXIT_REASON_VMOFF] = handle_vmoff,
8036 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08008037 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
8038 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08008039 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08008040 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02008041 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08008042 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02008043 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08008044 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03008045 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
8046 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08008047 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04008048 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03008049 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04008050 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03008051 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02008052 [EXIT_REASON_INVVPID] = handle_invvpid,
Wanpeng Lif53cd632014-12-02 19:14:58 +08008053 [EXIT_REASON_XSAVES] = handle_xsaves,
8054 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08008055 [EXIT_REASON_PML_FULL] = handle_pml_full,
Bandan Das2a499e42017-08-03 15:54:41 -04008056 [EXIT_REASON_VMFUNC] = handle_vmfunc,
Yunhong Jiang64672c92016-06-13 14:19:59 -07008057 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008058};
8059
8060static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04008061 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008062
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008063static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
8064 struct vmcs12 *vmcs12)
8065{
8066 unsigned long exit_qualification;
8067 gpa_t bitmap, last_bitmap;
8068 unsigned int port;
8069 int size;
8070 u8 b;
8071
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008072 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05008073 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008074
8075 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8076
8077 port = exit_qualification >> 16;
8078 size = (exit_qualification & 7) + 1;
8079
8080 last_bitmap = (gpa_t)-1;
8081 b = -1;
8082
8083 while (size > 0) {
8084 if (port < 0x8000)
8085 bitmap = vmcs12->io_bitmap_a;
8086 else if (port < 0x10000)
8087 bitmap = vmcs12->io_bitmap_b;
8088 else
Joe Perches1d804d02015-03-30 16:46:09 -07008089 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008090 bitmap += (port & 0x7fff) / 8;
8091
8092 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008093 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07008094 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008095 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07008096 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008097
8098 port++;
8099 size--;
8100 last_bitmap = bitmap;
8101 }
8102
Joe Perches1d804d02015-03-30 16:46:09 -07008103 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008104}
8105
Nadav Har'El644d7112011-05-25 23:12:35 +03008106/*
8107 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
8108 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
8109 * disinterest in the current event (read or write a specific MSR) by using an
8110 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
8111 */
8112static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
8113 struct vmcs12 *vmcs12, u32 exit_reason)
8114{
8115 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
8116 gpa_t bitmap;
8117
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01008118 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07008119 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008120
8121 /*
8122 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
8123 * for the four combinations of read/write and low/high MSR numbers.
8124 * First we need to figure out which of the four to use:
8125 */
8126 bitmap = vmcs12->msr_bitmap;
8127 if (exit_reason == EXIT_REASON_MSR_WRITE)
8128 bitmap += 2048;
8129 if (msr_index >= 0xc0000000) {
8130 msr_index -= 0xc0000000;
8131 bitmap += 1024;
8132 }
8133
8134 /* Then read the msr_index'th bit from this bitmap: */
8135 if (msr_index < 1024*8) {
8136 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008137 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07008138 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008139 return 1 & (b >> (msr_index & 7));
8140 } else
Joe Perches1d804d02015-03-30 16:46:09 -07008141 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03008142}
8143
8144/*
8145 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
8146 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
8147 * intercept (via guest_host_mask etc.) the current event.
8148 */
8149static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
8150 struct vmcs12 *vmcs12)
8151{
8152 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8153 int cr = exit_qualification & 15;
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02008154 int reg;
8155 unsigned long val;
Nadav Har'El644d7112011-05-25 23:12:35 +03008156
8157 switch ((exit_qualification >> 4) & 3) {
8158 case 0: /* mov to cr */
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02008159 reg = (exit_qualification >> 8) & 15;
8160 val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03008161 switch (cr) {
8162 case 0:
8163 if (vmcs12->cr0_guest_host_mask &
8164 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07008165 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008166 break;
8167 case 3:
8168 if ((vmcs12->cr3_target_count >= 1 &&
8169 vmcs12->cr3_target_value0 == val) ||
8170 (vmcs12->cr3_target_count >= 2 &&
8171 vmcs12->cr3_target_value1 == val) ||
8172 (vmcs12->cr3_target_count >= 3 &&
8173 vmcs12->cr3_target_value2 == val) ||
8174 (vmcs12->cr3_target_count >= 4 &&
8175 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07008176 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008177 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07008178 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008179 break;
8180 case 4:
8181 if (vmcs12->cr4_guest_host_mask &
8182 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07008183 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008184 break;
8185 case 8:
8186 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07008187 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008188 break;
8189 }
8190 break;
8191 case 2: /* clts */
8192 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
8193 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07008194 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008195 break;
8196 case 1: /* mov from cr */
8197 switch (cr) {
8198 case 3:
8199 if (vmcs12->cpu_based_vm_exec_control &
8200 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07008201 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008202 break;
8203 case 8:
8204 if (vmcs12->cpu_based_vm_exec_control &
8205 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07008206 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008207 break;
8208 }
8209 break;
8210 case 3: /* lmsw */
8211 /*
8212 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
8213 * cr0. Other attempted changes are ignored, with no exit.
8214 */
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02008215 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Nadav Har'El644d7112011-05-25 23:12:35 +03008216 if (vmcs12->cr0_guest_host_mask & 0xe &
8217 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07008218 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008219 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
8220 !(vmcs12->cr0_read_shadow & 0x1) &&
8221 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07008222 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008223 break;
8224 }
Joe Perches1d804d02015-03-30 16:46:09 -07008225 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008226}
8227
8228/*
8229 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
8230 * should handle it ourselves in L0 (and then continue L2). Only call this
8231 * when in is_guest_mode (L2).
8232 */
Paolo Bonzini7313c692017-07-27 10:31:25 +02008233static bool nested_vmx_exit_reflected(struct kvm_vcpu *vcpu, u32 exit_reason)
Nadav Har'El644d7112011-05-25 23:12:35 +03008234{
Nadav Har'El644d7112011-05-25 23:12:35 +03008235 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8236 struct vcpu_vmx *vmx = to_vmx(vcpu);
8237 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8238
Jan Kiszka542060e2014-01-04 18:47:21 +01008239 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
8240 vmcs_readl(EXIT_QUALIFICATION),
8241 vmx->idt_vectoring_info,
8242 intr_info,
8243 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8244 KVM_ISA_VMX);
8245
David Matlackc9f04402017-08-01 14:00:40 -07008246 /*
8247 * The host physical addresses of some pages of guest memory
8248 * are loaded into VMCS02 (e.g. L1's Virtual APIC Page). The CPU
8249 * may write to these pages via their host physical address while
8250 * L2 is running, bypassing any address-translation-based dirty
8251 * tracking (e.g. EPT write protection).
8252 *
8253 * Mark them dirty on every exit from L2 to prevent them from
8254 * getting out of sync with dirty tracking.
8255 */
8256 nested_mark_vmcs12_pages_dirty(vcpu);
8257
Nadav Har'El644d7112011-05-25 23:12:35 +03008258 if (vmx->nested.nested_run_pending)
Joe Perches1d804d02015-03-30 16:46:09 -07008259 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008260
8261 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02008262 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
8263 vmcs_read32(VM_INSTRUCTION_ERROR));
Joe Perches1d804d02015-03-30 16:46:09 -07008264 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008265 }
8266
8267 switch (exit_reason) {
8268 case EXIT_REASON_EXCEPTION_NMI:
Jim Mattsonef85b672016-12-12 11:01:37 -08008269 if (is_nmi(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07008270 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008271 else if (is_page_fault(intr_info))
Wanpeng Li52a5c152017-07-13 18:30:42 -07008272 return !vmx->vcpu.arch.apf.host_apf_reason && enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01008273 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01008274 !(vmcs12->guest_cr0 & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07008275 return false;
Jan Kiszka6f054852016-02-09 20:15:18 +01008276 else if (is_debug(intr_info) &&
8277 vcpu->guest_debug &
8278 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
8279 return false;
8280 else if (is_breakpoint(intr_info) &&
8281 vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
8282 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008283 return vmcs12->exception_bitmap &
8284 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
8285 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07008286 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008287 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07008288 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008289 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008290 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008291 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008292 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008293 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07008294 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008295 case EXIT_REASON_CPUID:
Joe Perches1d804d02015-03-30 16:46:09 -07008296 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008297 case EXIT_REASON_HLT:
8298 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
8299 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07008300 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008301 case EXIT_REASON_INVLPG:
8302 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
8303 case EXIT_REASON_RDPMC:
8304 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Paolo Bonzinia5f46452017-03-30 11:55:32 +02008305 case EXIT_REASON_RDRAND:
8306 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDRAND);
8307 case EXIT_REASON_RDSEED:
8308 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDSEED);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01008309 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03008310 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
8311 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
8312 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
8313 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
8314 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
8315 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02008316 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03008317 /*
8318 * VMX instructions trap unconditionally. This allows L1 to
8319 * emulate them for its L2 guest, i.e., allows 3-level nesting!
8320 */
Joe Perches1d804d02015-03-30 16:46:09 -07008321 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008322 case EXIT_REASON_CR_ACCESS:
8323 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
8324 case EXIT_REASON_DR_ACCESS:
8325 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
8326 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008327 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Paolo Bonzini1b073042016-10-25 16:06:30 +02008328 case EXIT_REASON_GDTR_IDTR: case EXIT_REASON_LDTR_TR:
8329 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_DESC);
Nadav Har'El644d7112011-05-25 23:12:35 +03008330 case EXIT_REASON_MSR_READ:
8331 case EXIT_REASON_MSR_WRITE:
8332 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
8333 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07008334 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008335 case EXIT_REASON_MWAIT_INSTRUCTION:
8336 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03008337 case EXIT_REASON_MONITOR_TRAP_FLAG:
8338 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
Nadav Har'El644d7112011-05-25 23:12:35 +03008339 case EXIT_REASON_MONITOR_INSTRUCTION:
8340 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
8341 case EXIT_REASON_PAUSE_INSTRUCTION:
8342 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
8343 nested_cpu_has2(vmcs12,
8344 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
8345 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07008346 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008347 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008348 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03008349 case EXIT_REASON_APIC_ACCESS:
8350 return nested_cpu_has2(vmcs12,
8351 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
Wincy Van82f0dd42015-02-03 23:57:18 +08008352 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08008353 case EXIT_REASON_EOI_INDUCED:
8354 /* apic_write and eoi_induced should exit unconditionally. */
Joe Perches1d804d02015-03-30 16:46:09 -07008355 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008356 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008357 /*
8358 * L0 always deals with the EPT violation. If nested EPT is
8359 * used, and the nested mmu code discovers that the address is
8360 * missing in the guest EPT table (EPT12), the EPT violation
8361 * will be injected with nested_ept_inject_page_fault()
8362 */
Joe Perches1d804d02015-03-30 16:46:09 -07008363 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008364 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008365 /*
8366 * L2 never uses directly L1's EPT, but rather L0's own EPT
8367 * table (shadow on EPT) or a merged EPT table that L0 built
8368 * (EPT on EPT). So any problems with the structure of the
8369 * table is L0's fault.
8370 */
Joe Perches1d804d02015-03-30 16:46:09 -07008371 return false;
Paolo Bonzini90a2db62017-07-27 13:22:13 +02008372 case EXIT_REASON_INVPCID:
8373 return
8374 nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_INVPCID) &&
8375 nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008376 case EXIT_REASON_WBINVD:
8377 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
8378 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07008379 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08008380 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
8381 /*
8382 * This should never happen, since it is not possible to
8383 * set XSS to a non-zero value---neither in L1 nor in L2.
8384 * If if it were, XSS would have to be checked against
8385 * the XSS exit bitmap in vmcs12.
8386 */
8387 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Wanpeng Li55123e32016-07-06 18:29:58 +08008388 case EXIT_REASON_PREEMPTION_TIMER:
8389 return false;
Ladi Prosekab007cc2017-03-31 10:19:26 +02008390 case EXIT_REASON_PML_FULL:
Bandan Das03efce62017-05-05 15:25:15 -04008391 /* We emulate PML support to L1. */
Ladi Prosekab007cc2017-03-31 10:19:26 +02008392 return false;
Bandan Das2a499e42017-08-03 15:54:41 -04008393 case EXIT_REASON_VMFUNC:
8394 /* VM functions are emulated through L2->L0 vmexits. */
8395 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008396 default:
Joe Perches1d804d02015-03-30 16:46:09 -07008397 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008398 }
8399}
8400
Paolo Bonzini7313c692017-07-27 10:31:25 +02008401static int nested_vmx_reflect_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason)
8402{
8403 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8404
8405 /*
8406 * At this point, the exit interruption info in exit_intr_info
8407 * is only valid for EXCEPTION_NMI exits. For EXTERNAL_INTERRUPT
8408 * we need to query the in-kernel LAPIC.
8409 */
8410 WARN_ON(exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT);
8411 if ((exit_intr_info &
8412 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
8413 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) {
8414 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8415 vmcs12->vm_exit_intr_error_code =
8416 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
8417 }
8418
8419 nested_vmx_vmexit(vcpu, exit_reason, exit_intr_info,
8420 vmcs_readl(EXIT_QUALIFICATION));
8421 return 1;
8422}
8423
Avi Kivity586f9602010-11-18 13:09:54 +02008424static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
8425{
8426 *info1 = vmcs_readl(EXIT_QUALIFICATION);
8427 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
8428}
8429
Kai Huanga3eaa862015-11-04 13:46:05 +08008430static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08008431{
Kai Huanga3eaa862015-11-04 13:46:05 +08008432 if (vmx->pml_pg) {
8433 __free_page(vmx->pml_pg);
8434 vmx->pml_pg = NULL;
8435 }
Kai Huang843e4332015-01-28 10:54:28 +08008436}
8437
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008438static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08008439{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008440 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008441 u64 *pml_buf;
8442 u16 pml_idx;
8443
8444 pml_idx = vmcs_read16(GUEST_PML_INDEX);
8445
8446 /* Do nothing if PML buffer is empty */
8447 if (pml_idx == (PML_ENTITY_NUM - 1))
8448 return;
8449
8450 /* PML index always points to next available PML buffer entity */
8451 if (pml_idx >= PML_ENTITY_NUM)
8452 pml_idx = 0;
8453 else
8454 pml_idx++;
8455
8456 pml_buf = page_address(vmx->pml_pg);
8457 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
8458 u64 gpa;
8459
8460 gpa = pml_buf[pml_idx];
8461 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008462 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08008463 }
8464
8465 /* reset PML index */
8466 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
8467}
8468
8469/*
8470 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
8471 * Called before reporting dirty_bitmap to userspace.
8472 */
8473static void kvm_flush_pml_buffers(struct kvm *kvm)
8474{
8475 int i;
8476 struct kvm_vcpu *vcpu;
8477 /*
8478 * We only need to kick vcpu out of guest mode here, as PML buffer
8479 * is flushed at beginning of all VMEXITs, and it's obvious that only
8480 * vcpus running in guest are possible to have unflushed GPAs in PML
8481 * buffer.
8482 */
8483 kvm_for_each_vcpu(i, vcpu, kvm)
8484 kvm_vcpu_kick(vcpu);
8485}
8486
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008487static void vmx_dump_sel(char *name, uint32_t sel)
8488{
8489 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05008490 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008491 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
8492 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
8493 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
8494}
8495
8496static void vmx_dump_dtsel(char *name, uint32_t limit)
8497{
8498 pr_err("%s limit=0x%08x, base=0x%016lx\n",
8499 name, vmcs_read32(limit),
8500 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
8501}
8502
8503static void dump_vmcs(void)
8504{
8505 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
8506 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
8507 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
8508 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
8509 u32 secondary_exec_control = 0;
8510 unsigned long cr4 = vmcs_readl(GUEST_CR4);
Paolo Bonzinif3531052015-12-03 15:49:56 +01008511 u64 efer = vmcs_read64(GUEST_IA32_EFER);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008512 int i, n;
8513
8514 if (cpu_has_secondary_exec_ctrls())
8515 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8516
8517 pr_err("*** Guest State ***\n");
8518 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8519 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
8520 vmcs_readl(CR0_GUEST_HOST_MASK));
8521 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8522 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
8523 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
8524 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
8525 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
8526 {
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008527 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
8528 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
8529 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
8530 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008531 }
8532 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
8533 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
8534 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
8535 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
8536 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8537 vmcs_readl(GUEST_SYSENTER_ESP),
8538 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
8539 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
8540 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
8541 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
8542 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
8543 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
8544 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
8545 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
8546 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
8547 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
8548 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
8549 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
8550 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008551 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8552 efer, vmcs_read64(GUEST_IA32_PAT));
8553 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
8554 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008555 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
8556 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008557 pr_err("PerfGlobCtl = 0x%016llx\n",
8558 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008559 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008560 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008561 pr_err("Interruptibility = %08x ActivityState = %08x\n",
8562 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
8563 vmcs_read32(GUEST_ACTIVITY_STATE));
8564 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
8565 pr_err("InterruptStatus = %04x\n",
8566 vmcs_read16(GUEST_INTR_STATUS));
8567
8568 pr_err("*** Host State ***\n");
8569 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
8570 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
8571 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
8572 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
8573 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
8574 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
8575 vmcs_read16(HOST_TR_SELECTOR));
8576 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
8577 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
8578 vmcs_readl(HOST_TR_BASE));
8579 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
8580 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
8581 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
8582 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
8583 vmcs_readl(HOST_CR4));
8584 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8585 vmcs_readl(HOST_IA32_SYSENTER_ESP),
8586 vmcs_read32(HOST_IA32_SYSENTER_CS),
8587 vmcs_readl(HOST_IA32_SYSENTER_EIP));
8588 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008589 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8590 vmcs_read64(HOST_IA32_EFER),
8591 vmcs_read64(HOST_IA32_PAT));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008592 if (vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008593 pr_err("PerfGlobCtl = 0x%016llx\n",
8594 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008595
8596 pr_err("*** Control State ***\n");
8597 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
8598 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
8599 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
8600 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
8601 vmcs_read32(EXCEPTION_BITMAP),
8602 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
8603 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
8604 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
8605 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8606 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
8607 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
8608 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
8609 vmcs_read32(VM_EXIT_INTR_INFO),
8610 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8611 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
8612 pr_err(" reason=%08x qualification=%016lx\n",
8613 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
8614 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
8615 vmcs_read32(IDT_VECTORING_INFO_FIELD),
8616 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008617 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08008618 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008619 pr_err("TSC Multiplier = 0x%016llx\n",
8620 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008621 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
8622 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
8623 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
8624 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
8625 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008626 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008627 n = vmcs_read32(CR3_TARGET_COUNT);
8628 for (i = 0; i + 1 < n; i += 4)
8629 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
8630 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
8631 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
8632 if (i < n)
8633 pr_err("CR3 target%u=%016lx\n",
8634 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
8635 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
8636 pr_err("PLE Gap=%08x Window=%08x\n",
8637 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
8638 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
8639 pr_err("Virtual processor ID = 0x%04x\n",
8640 vmcs_read16(VIRTUAL_PROCESSOR_ID));
8641}
8642
Avi Kivity6aa8b732006-12-10 02:21:36 -08008643/*
8644 * The guest has exited. See if we can fix it or if we need userspace
8645 * assistance.
8646 */
Avi Kivity851ba692009-08-24 11:10:17 +03008647static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008648{
Avi Kivity29bd8a72007-09-10 17:27:03 +03008649 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08008650 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02008651 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03008652
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01008653 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
Paolo Bonzinidb1c0562016-12-08 15:31:41 +01008654 vcpu->arch.gpa_available = false;
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01008655
Kai Huang843e4332015-01-28 10:54:28 +08008656 /*
8657 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
8658 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
8659 * querying dirty_bitmap, we only need to kick all vcpus out of guest
8660 * mode as if vcpus is in root mode, the PML buffer must has been
8661 * flushed already.
8662 */
8663 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008664 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008665
Mohammed Gamal80ced182009-09-01 12:48:18 +02008666 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02008667 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02008668 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01008669
Paolo Bonzini7313c692017-07-27 10:31:25 +02008670 if (is_guest_mode(vcpu) && nested_vmx_exit_reflected(vcpu, exit_reason))
8671 return nested_vmx_reflect_vmexit(vcpu, exit_reason);
Nadav Har'El644d7112011-05-25 23:12:35 +03008672
Mohammed Gamal51207022010-05-31 22:40:54 +03008673 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008674 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03008675 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8676 vcpu->run->fail_entry.hardware_entry_failure_reason
8677 = exit_reason;
8678 return 0;
8679 }
8680
Avi Kivity29bd8a72007-09-10 17:27:03 +03008681 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03008682 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8683 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03008684 = vmcs_read32(VM_INSTRUCTION_ERROR);
8685 return 0;
8686 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008687
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008688 /*
8689 * Note:
8690 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
8691 * delivery event since it indicates guest is accessing MMIO.
8692 * The vm-exit can be triggered again after return to guest that
8693 * will cause infinite loop.
8694 */
Mike Dayd77c26f2007-10-08 09:02:08 -04008695 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08008696 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02008697 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00008698 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008699 exit_reason != EXIT_REASON_TASK_SWITCH)) {
8700 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
8701 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02008702 vcpu->run->internal.ndata = 3;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008703 vcpu->run->internal.data[0] = vectoring_info;
8704 vcpu->run->internal.data[1] = exit_reason;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02008705 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
8706 if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
8707 vcpu->run->internal.ndata++;
8708 vcpu->run->internal.data[3] =
8709 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
8710 }
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008711 return 0;
8712 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008713
Avi Kivity6aa8b732006-12-10 02:21:36 -08008714 if (exit_reason < kvm_vmx_max_exit_handlers
8715 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03008716 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008717 else {
Radim Krčmář6c6c5e02017-01-13 18:59:04 +01008718 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n",
8719 exit_reason);
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03008720 kvm_queue_exception(vcpu, UD_VECTOR);
8721 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008722 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008723}
8724
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008725static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008726{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008727 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8728
8729 if (is_guest_mode(vcpu) &&
8730 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
8731 return;
8732
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008733 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008734 vmcs_write32(TPR_THRESHOLD, 0);
8735 return;
8736 }
8737
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008738 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008739}
8740
Yang Zhang8d146952013-01-25 10:18:50 +08008741static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
8742{
8743 u32 sec_exec_control;
8744
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02008745 /* Postpone execution until vmcs01 is the current VMCS. */
8746 if (is_guest_mode(vcpu)) {
8747 to_vmx(vcpu)->nested.change_vmcs01_virtual_x2apic_mode = true;
8748 return;
8749 }
8750
Wanpeng Lif6e90f92016-09-22 07:43:25 +08008751 if (!cpu_has_vmx_virtualize_x2apic_mode())
Yang Zhang8d146952013-01-25 10:18:50 +08008752 return;
8753
Paolo Bonzini35754c92015-07-29 12:05:37 +02008754 if (!cpu_need_tpr_shadow(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08008755 return;
8756
8757 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8758
8759 if (set) {
8760 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8761 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8762 } else {
8763 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8764 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Jim Mattsonfb6c8192017-03-16 13:53:59 -07008765 vmx_flush_tlb_ept_only(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08008766 }
8767 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
8768
8769 vmx_set_msr_bitmap(vcpu);
8770}
8771
Tang Chen38b99172014-09-24 15:57:54 +08008772static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
8773{
8774 struct vcpu_vmx *vmx = to_vmx(vcpu);
8775
8776 /*
8777 * Currently we do not handle the nested case where L2 has an
8778 * APIC access page of its own; that page is still pinned.
8779 * Hence, we skip the case where the VCPU is in guest mode _and_
8780 * L1 prepared an APIC access page for L2.
8781 *
8782 * For the case where L1 and L2 share the same APIC access page
8783 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
8784 * in the vmcs12), this function will only update either the vmcs01
8785 * or the vmcs02. If the former, the vmcs02 will be updated by
8786 * prepare_vmcs02. If the latter, the vmcs01 will be updated in
8787 * the next L2->L1 exit.
8788 */
8789 if (!is_guest_mode(vcpu) ||
David Matlack4f2777b2016-07-13 17:16:37 -07008790 !nested_cpu_has2(get_vmcs12(&vmx->vcpu),
Jim Mattsonfb6c8192017-03-16 13:53:59 -07008791 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Tang Chen38b99172014-09-24 15:57:54 +08008792 vmcs_write64(APIC_ACCESS_ADDR, hpa);
Jim Mattsonfb6c8192017-03-16 13:53:59 -07008793 vmx_flush_tlb_ept_only(vcpu);
8794 }
Tang Chen38b99172014-09-24 15:57:54 +08008795}
8796
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008797static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008798{
8799 u16 status;
8800 u8 old;
8801
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008802 if (max_isr == -1)
8803 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008804
8805 status = vmcs_read16(GUEST_INTR_STATUS);
8806 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008807 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08008808 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008809 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008810 vmcs_write16(GUEST_INTR_STATUS, status);
8811 }
8812}
8813
8814static void vmx_set_rvi(int vector)
8815{
8816 u16 status;
8817 u8 old;
8818
Wei Wang4114c272014-11-05 10:53:43 +08008819 if (vector == -1)
8820 vector = 0;
8821
Yang Zhangc7c9c562013-01-25 10:18:51 +08008822 status = vmcs_read16(GUEST_INTR_STATUS);
8823 old = (u8)status & 0xff;
8824 if ((u8)vector != old) {
8825 status &= ~0xff;
8826 status |= (u8)vector;
8827 vmcs_write16(GUEST_INTR_STATUS, status);
8828 }
8829}
8830
8831static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
8832{
Wanpeng Li963fee12014-07-17 19:03:00 +08008833 if (!is_guest_mode(vcpu)) {
8834 vmx_set_rvi(max_irr);
8835 return;
8836 }
8837
Wei Wang4114c272014-11-05 10:53:43 +08008838 if (max_irr == -1)
8839 return;
8840
Wanpeng Li963fee12014-07-17 19:03:00 +08008841 /*
Wei Wang4114c272014-11-05 10:53:43 +08008842 * In guest mode. If a vmexit is needed, vmx_check_nested_events
8843 * handles it.
8844 */
8845 if (nested_exit_on_intr(vcpu))
8846 return;
8847
8848 /*
8849 * Else, fall back to pre-APICv interrupt injection since L2
Wanpeng Li963fee12014-07-17 19:03:00 +08008850 * is run without virtual interrupt delivery.
8851 */
8852 if (!kvm_event_needs_reinjection(vcpu) &&
8853 vmx_interrupt_allowed(vcpu)) {
8854 kvm_queue_interrupt(vcpu, max_irr, false);
8855 vmx_inject_irq(vcpu);
8856 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08008857}
8858
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01008859static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01008860{
8861 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01008862 int max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01008863
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01008864 WARN_ON(!vcpu->arch.apicv_active);
8865 if (pi_test_on(&vmx->pi_desc)) {
8866 pi_clear_on(&vmx->pi_desc);
8867 /*
8868 * IOMMU can write to PIR.ON, so the barrier matters even on UP.
8869 * But on x86 this is just a compiler barrier anyway.
8870 */
8871 smp_mb__after_atomic();
8872 max_irr = kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
8873 } else {
8874 max_irr = kvm_lapic_find_highest_irr(vcpu);
8875 }
8876 vmx_hwapic_irr_update(vcpu, max_irr);
8877 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01008878}
8879
Andrey Smetanin63086302015-11-10 15:36:32 +03008880static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008881{
Andrey Smetanind62caab2015-11-10 15:36:33 +03008882 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08008883 return;
8884
Yang Zhangc7c9c562013-01-25 10:18:51 +08008885 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
8886 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
8887 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
8888 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
8889}
8890
Paolo Bonzini967235d2016-12-19 14:03:45 +01008891static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
8892{
8893 struct vcpu_vmx *vmx = to_vmx(vcpu);
8894
8895 pi_clear_on(&vmx->pi_desc);
8896 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
8897}
8898
Avi Kivity51aa01d2010-07-20 14:31:20 +03008899static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03008900{
Jim Mattson48ae0fb2017-05-22 09:48:33 -07008901 u32 exit_intr_info = 0;
8902 u16 basic_exit_reason = (u16)vmx->exit_reason;
Avi Kivity00eba012011-03-07 17:24:54 +02008903
Jim Mattson48ae0fb2017-05-22 09:48:33 -07008904 if (!(basic_exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
8905 || basic_exit_reason == EXIT_REASON_EXCEPTION_NMI))
Avi Kivity00eba012011-03-07 17:24:54 +02008906 return;
8907
Jim Mattson48ae0fb2017-05-22 09:48:33 -07008908 if (!(vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
8909 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8910 vmx->exit_intr_info = exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08008911
Wanpeng Li1261bfa2017-07-13 18:30:40 -07008912 /* if exit due to PF check for async PF */
8913 if (is_page_fault(exit_intr_info))
8914 vmx->vcpu.arch.apf.host_apf_reason = kvm_read_and_reset_pf_reason();
8915
Andi Kleena0861c02009-06-08 17:37:09 +08008916 /* Handle machine checks before interrupts are enabled */
Jim Mattson48ae0fb2017-05-22 09:48:33 -07008917 if (basic_exit_reason == EXIT_REASON_MCE_DURING_VMENTRY ||
8918 is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08008919 kvm_machine_check();
8920
Gleb Natapov20f65982009-05-11 13:35:55 +03008921 /* We need to handle NMIs before interrupts are enabled */
Jim Mattsonef85b672016-12-12 11:01:37 -08008922 if (is_nmi(exit_intr_info)) {
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008923 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03008924 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008925 kvm_after_handle_nmi(&vmx->vcpu);
8926 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03008927}
Gleb Natapov20f65982009-05-11 13:35:55 +03008928
Yang Zhanga547c6d2013-04-11 19:25:10 +08008929static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
8930{
8931 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Chris J Arges3f62de52016-01-22 15:44:38 -06008932 register void *__sp asm(_ASM_SP);
Yang Zhanga547c6d2013-04-11 19:25:10 +08008933
Yang Zhanga547c6d2013-04-11 19:25:10 +08008934 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
8935 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
8936 unsigned int vector;
8937 unsigned long entry;
8938 gate_desc *desc;
8939 struct vcpu_vmx *vmx = to_vmx(vcpu);
8940#ifdef CONFIG_X86_64
8941 unsigned long tmp;
8942#endif
8943
8944 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8945 desc = (gate_desc *)vmx->host_idt_base + vector;
8946 entry = gate_offset(*desc);
8947 asm volatile(
8948#ifdef CONFIG_X86_64
8949 "mov %%" _ASM_SP ", %[sp]\n\t"
8950 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
8951 "push $%c[ss]\n\t"
8952 "push %[sp]\n\t"
8953#endif
8954 "pushf\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08008955 __ASM_SIZE(push) " $%c[cs]\n\t"
8956 "call *%[entry]\n\t"
8957 :
8958#ifdef CONFIG_X86_64
Chris J Arges3f62de52016-01-22 15:44:38 -06008959 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08008960#endif
Chris J Arges3f62de52016-01-22 15:44:38 -06008961 "+r"(__sp)
Yang Zhanga547c6d2013-04-11 19:25:10 +08008962 :
8963 [entry]"r"(entry),
8964 [ss]"i"(__KERNEL_DS),
8965 [cs]"i"(__KERNEL_CS)
8966 );
Paolo Bonzinif2485b32016-06-15 15:23:11 +02008967 }
Yang Zhanga547c6d2013-04-11 19:25:10 +08008968}
Josh Poimboeufc207aee2017-06-28 10:11:06 -05008969STACK_FRAME_NON_STANDARD(vmx_handle_external_intr);
Yang Zhanga547c6d2013-04-11 19:25:10 +08008970
Paolo Bonzini6d396b52015-04-01 14:25:33 +02008971static bool vmx_has_high_real_mode_segbase(void)
8972{
8973 return enable_unrestricted_guest || emulate_invalid_guest_state;
8974}
8975
Liu, Jinsongda8999d2014-02-24 10:55:46 +00008976static bool vmx_mpx_supported(void)
8977{
8978 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
8979 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
8980}
8981
Wanpeng Li55412b22014-12-02 19:21:30 +08008982static bool vmx_xsaves_supported(void)
8983{
8984 return vmcs_config.cpu_based_2nd_exec_ctrl &
8985 SECONDARY_EXEC_XSAVES;
8986}
8987
Avi Kivity51aa01d2010-07-20 14:31:20 +03008988static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
8989{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008990 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03008991 bool unblock_nmi;
8992 u8 vector;
8993 bool idtv_info_valid;
8994
8995 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03008996
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02008997 if (vmx->loaded_vmcs->nmi_known_unmasked)
Paolo Bonzini2c828782017-03-27 14:37:28 +02008998 return;
8999 /*
9000 * Can't use vmx->exit_intr_info since we're not sure what
9001 * the exit reason is.
9002 */
9003 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
9004 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
9005 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
9006 /*
9007 * SDM 3: 27.7.1.2 (September 2008)
9008 * Re-set bit "block by NMI" before VM entry if vmexit caused by
9009 * a guest IRET fault.
9010 * SDM 3: 23.2.2 (September 2008)
9011 * Bit 12 is undefined in any of the following cases:
9012 * If the VM exit sets the valid bit in the IDT-vectoring
9013 * information field.
9014 * If the VM exit is due to a double fault.
9015 */
9016 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
9017 vector != DF_VECTOR && !idtv_info_valid)
9018 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
9019 GUEST_INTR_STATE_NMI);
9020 else
Paolo Bonzini4c4a6f72017-07-14 13:36:11 +02009021 vmx->loaded_vmcs->nmi_known_unmasked =
Paolo Bonzini2c828782017-03-27 14:37:28 +02009022 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
9023 & GUEST_INTR_STATE_NMI);
Avi Kivity51aa01d2010-07-20 14:31:20 +03009024}
9025
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009026static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03009027 u32 idt_vectoring_info,
9028 int instr_len_field,
9029 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03009030{
Avi Kivity51aa01d2010-07-20 14:31:20 +03009031 u8 vector;
9032 int type;
9033 bool idtv_info_valid;
9034
9035 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03009036
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009037 vcpu->arch.nmi_injected = false;
9038 kvm_clear_exception_queue(vcpu);
9039 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03009040
9041 if (!idtv_info_valid)
9042 return;
9043
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009044 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03009045
Avi Kivity668f6122008-07-02 09:28:55 +03009046 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
9047 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03009048
Gleb Natapov64a7ec02009-03-30 16:03:29 +03009049 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03009050 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009051 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03009052 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03009053 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03009054 * Clear bit "block by NMI" before VM entry if a NMI
9055 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03009056 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009057 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03009058 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03009059 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009060 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03009061 /* fall through */
9062 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03009063 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03009064 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03009065 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03009066 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03009067 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03009068 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03009069 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009070 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03009071 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03009072 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009073 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03009074 break;
9075 default:
9076 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03009077 }
Avi Kivitycf393f72008-07-01 16:20:21 +03009078}
9079
Avi Kivity83422e12010-07-20 14:43:23 +03009080static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
9081{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009082 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03009083 VM_EXIT_INSTRUCTION_LEN,
9084 IDT_VECTORING_ERROR_CODE);
9085}
9086
Avi Kivityb463a6f2010-07-20 15:06:17 +03009087static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
9088{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01009089 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03009090 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
9091 VM_ENTRY_INSTRUCTION_LEN,
9092 VM_ENTRY_EXCEPTION_ERROR_CODE);
9093
9094 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
9095}
9096
Gleb Natapovd7cd9792011-10-05 14:01:23 +02009097static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
9098{
9099 int i, nr_msrs;
9100 struct perf_guest_switch_msr *msrs;
9101
9102 msrs = perf_guest_get_msrs(&nr_msrs);
9103
9104 if (!msrs)
9105 return;
9106
9107 for (i = 0; i < nr_msrs; i++)
9108 if (msrs[i].host == msrs[i].guest)
9109 clear_atomic_switch_msr(vmx, msrs[i].msr);
9110 else
9111 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
9112 msrs[i].host);
9113}
9114
Jiang Biao33365e72016-11-03 15:03:37 +08009115static void vmx_arm_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07009116{
9117 struct vcpu_vmx *vmx = to_vmx(vcpu);
9118 u64 tscl;
9119 u32 delta_tsc;
9120
9121 if (vmx->hv_deadline_tsc == -1)
9122 return;
9123
9124 tscl = rdtsc();
9125 if (vmx->hv_deadline_tsc > tscl)
9126 /* sure to be 32 bit only because checked on set_hv_timer */
9127 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
9128 cpu_preemption_timer_multi);
9129 else
9130 delta_tsc = 0;
9131
9132 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
9133}
9134
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08009135static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08009136{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009137 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07009138 unsigned long debugctlmsr, cr3, cr4;
Avi Kivity104f2262010-11-18 13:12:52 +02009139
Avi Kivity104f2262010-11-18 13:12:52 +02009140 /* Don't enter VMX if guest state is invalid, let the exit handler
9141 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02009142 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02009143 return;
9144
Radim Krčmářa7653ec2014-08-21 18:08:07 +02009145 if (vmx->ple_window_dirty) {
9146 vmx->ple_window_dirty = false;
9147 vmcs_write32(PLE_WINDOW, vmx->ple_window);
9148 }
9149
Abel Gordon012f83c2013-04-18 14:39:25 +03009150 if (vmx->nested.sync_shadow_vmcs) {
9151 copy_vmcs12_to_shadow(vmx);
9152 vmx->nested.sync_shadow_vmcs = false;
9153 }
9154
Avi Kivity104f2262010-11-18 13:12:52 +02009155 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
9156 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
9157 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
9158 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
9159
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07009160 cr3 = __get_current_cr3_fast();
9161 if (unlikely(cr3 != vmx->host_state.vmcs_host_cr3)) {
9162 vmcs_writel(HOST_CR3, cr3);
9163 vmx->host_state.vmcs_host_cr3 = cr3;
9164 }
9165
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07009166 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07009167 if (unlikely(cr4 != vmx->host_state.vmcs_host_cr4)) {
9168 vmcs_writel(HOST_CR4, cr4);
9169 vmx->host_state.vmcs_host_cr4 = cr4;
9170 }
9171
Avi Kivity104f2262010-11-18 13:12:52 +02009172 /* When single-stepping over STI and MOV SS, we must clear the
9173 * corresponding interruptibility bits in the guest state. Otherwise
9174 * vmentry fails as it then expects bit 14 (BS) in pending debug
9175 * exceptions being set, but that's not correct for the guest debugging
9176 * case. */
9177 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
9178 vmx_set_interrupt_shadow(vcpu, 0);
9179
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009180 if (vmx->guest_pkru_valid)
9181 __write_pkru(vmx->guest_pkru);
9182
Gleb Natapovd7cd9792011-10-05 14:01:23 +02009183 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03009184 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02009185
Yunhong Jiang64672c92016-06-13 14:19:59 -07009186 vmx_arm_hv_timer(vcpu);
9187
Nadav Har'Eld462b812011-05-24 15:26:10 +03009188 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02009189 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08009190 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009191 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
9192 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
9193 "push %%" _ASM_CX " \n\t"
9194 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03009195 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009196 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03009197 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03009198 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03009199 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009200 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
9201 "mov %%cr2, %%" _ASM_DX " \n\t"
9202 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03009203 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009204 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03009205 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009206 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02009207 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009208 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009209 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
9210 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
9211 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
9212 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
9213 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
9214 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009215#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02009216 "mov %c[r8](%0), %%r8 \n\t"
9217 "mov %c[r9](%0), %%r9 \n\t"
9218 "mov %c[r10](%0), %%r10 \n\t"
9219 "mov %c[r11](%0), %%r11 \n\t"
9220 "mov %c[r12](%0), %%r12 \n\t"
9221 "mov %c[r13](%0), %%r13 \n\t"
9222 "mov %c[r14](%0), %%r14 \n\t"
9223 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009224#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03009225 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03009226
Avi Kivity6aa8b732006-12-10 02:21:36 -08009227 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03009228 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03009229 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03009230 "jmp 2f \n\t"
9231 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
9232 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08009233 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009234 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02009235 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009236 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
9237 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
9238 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
9239 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
9240 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
9241 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
9242 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009243#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02009244 "mov %%r8, %c[r8](%0) \n\t"
9245 "mov %%r9, %c[r9](%0) \n\t"
9246 "mov %%r10, %c[r10](%0) \n\t"
9247 "mov %%r11, %c[r11](%0) \n\t"
9248 "mov %%r12, %c[r12](%0) \n\t"
9249 "mov %%r13, %c[r13](%0) \n\t"
9250 "mov %%r14, %c[r14](%0) \n\t"
9251 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009252#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03009253 "mov %%cr2, %%" _ASM_AX " \n\t"
9254 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03009255
Avi Kivityb188c81f2012-09-16 15:10:58 +03009256 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02009257 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03009258 ".pushsection .rodata \n\t"
9259 ".global vmx_return \n\t"
9260 "vmx_return: " _ASM_PTR " 2b \n\t"
9261 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02009262 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03009263 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02009264 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03009265 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08009266 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
9267 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
9268 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
9269 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
9270 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
9271 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
9272 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009273#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08009274 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
9275 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
9276 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
9277 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
9278 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
9279 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
9280 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
9281 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08009282#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02009283 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
9284 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02009285 : "cc", "memory"
9286#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03009287 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02009288 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009289#else
9290 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02009291#endif
9292 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08009293
Gleb Natapov2a7921b2012-08-12 16:12:29 +03009294 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
9295 if (debugctlmsr)
9296 update_debugctlmsr(debugctlmsr);
9297
Avi Kivityaa67f602012-08-01 16:48:03 +03009298#ifndef CONFIG_X86_64
9299 /*
9300 * The sysexit path does not restore ds/es, so we must set them to
9301 * a reasonable value ourselves.
9302 *
9303 * We can't defer this to vmx_load_host_state() since that function
9304 * may be executed in interrupt context, which saves and restore segments
9305 * around it, nullifying its effect.
9306 */
9307 loadsegment(ds, __USER_DS);
9308 loadsegment(es, __USER_DS);
9309#endif
9310
Avi Kivity6de4f3a2009-05-31 22:58:47 +03009311 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02009312 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02009313 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03009314 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02009315 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03009316 vcpu->arch.regs_dirty = 0;
9317
Avi Kivity1155f762007-11-22 11:30:47 +02009318 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
9319
Nadav Har'Eld462b812011-05-24 15:26:10 +03009320 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02009321
Avi Kivity51aa01d2010-07-20 14:31:20 +03009322 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Avi Kivity51aa01d2010-07-20 14:31:20 +03009323
Gleb Natapove0b890d2013-09-25 12:51:33 +03009324 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009325 * eager fpu is enabled if PKEY is supported and CR4 is switched
9326 * back on host, so it is safe to read guest PKRU from current
9327 * XSAVE.
9328 */
9329 if (boot_cpu_has(X86_FEATURE_OSPKE)) {
9330 vmx->guest_pkru = __read_pkru();
9331 if (vmx->guest_pkru != vmx->host_pkru) {
9332 vmx->guest_pkru_valid = true;
9333 __write_pkru(vmx->host_pkru);
9334 } else
9335 vmx->guest_pkru_valid = false;
9336 }
9337
9338 /*
Gleb Natapove0b890d2013-09-25 12:51:33 +03009339 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
9340 * we did not inject a still-pending event to L1 now because of
9341 * nested_run_pending, we need to re-enable this bit.
9342 */
9343 if (vmx->nested.nested_run_pending)
9344 kvm_make_request(KVM_REQ_EVENT, vcpu);
9345
9346 vmx->nested.nested_run_pending = 0;
9347
Avi Kivity51aa01d2010-07-20 14:31:20 +03009348 vmx_complete_atomic_exit(vmx);
9349 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03009350 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009351}
Josh Poimboeufc207aee2017-06-28 10:11:06 -05009352STACK_FRAME_NON_STANDARD(vmx_vcpu_run);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009353
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009354static void vmx_switch_vmcs(struct kvm_vcpu *vcpu, struct loaded_vmcs *vmcs)
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009355{
9356 struct vcpu_vmx *vmx = to_vmx(vcpu);
9357 int cpu;
9358
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009359 if (vmx->loaded_vmcs == vmcs)
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009360 return;
9361
9362 cpu = get_cpu();
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009363 vmx->loaded_vmcs = vmcs;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009364 vmx_vcpu_put(vcpu);
9365 vmx_vcpu_load(vcpu, cpu);
9366 vcpu->cpu = cpu;
9367 put_cpu();
9368}
9369
Jim Mattson2f1fe812016-07-08 15:36:06 -07009370/*
9371 * Ensure that the current vmcs of the logical processor is the
9372 * vmcs01 of the vcpu before calling free_nested().
9373 */
9374static void vmx_free_vcpu_nested(struct kvm_vcpu *vcpu)
9375{
9376 struct vcpu_vmx *vmx = to_vmx(vcpu);
9377 int r;
9378
9379 r = vcpu_load(vcpu);
9380 BUG_ON(r);
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009381 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Jim Mattson2f1fe812016-07-08 15:36:06 -07009382 free_nested(vmx);
9383 vcpu_put(vcpu);
9384}
9385
Avi Kivity6aa8b732006-12-10 02:21:36 -08009386static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
9387{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009388 struct vcpu_vmx *vmx = to_vmx(vcpu);
9389
Kai Huang843e4332015-01-28 10:54:28 +08009390 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08009391 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08009392 free_vpid(vmx->vpid);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009393 leave_guest_mode(vcpu);
Jim Mattson2f1fe812016-07-08 15:36:06 -07009394 vmx_free_vcpu_nested(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009395 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009396 kfree(vmx->guest_msrs);
9397 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10009398 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009399}
9400
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009401static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08009402{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009403 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10009404 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03009405 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08009406
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009407 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009408 return ERR_PTR(-ENOMEM);
9409
Wanpeng Li991e7a02015-09-16 17:30:05 +08009410 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08009411
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009412 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
9413 if (err)
9414 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009415
Peter Feiner4e595162016-07-07 14:49:58 -07009416 err = -ENOMEM;
9417
9418 /*
9419 * If PML is turned on, failure on enabling PML just results in failure
9420 * of creating the vcpu, therefore we can simplify PML logic (by
9421 * avoiding dealing with cases, such as enabling PML partially on vcpus
9422 * for the guest, etc.
9423 */
9424 if (enable_pml) {
9425 vmx->pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
9426 if (!vmx->pml_pg)
9427 goto uninit_vcpu;
9428 }
9429
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009430 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +02009431 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
9432 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03009433
Peter Feiner4e595162016-07-07 14:49:58 -07009434 if (!vmx->guest_msrs)
9435 goto free_pml;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009436
Nadav Har'Eld462b812011-05-24 15:26:10 +03009437 vmx->loaded_vmcs = &vmx->vmcs01;
9438 vmx->loaded_vmcs->vmcs = alloc_vmcs();
Jim Mattson355f4fb2016-10-28 08:29:39 -07009439 vmx->loaded_vmcs->shadow_vmcs = NULL;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009440 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009441 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009442 loaded_vmcs_init(vmx->loaded_vmcs);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009443
Avi Kivity15ad7142007-07-11 18:17:21 +03009444 cpu = get_cpu();
9445 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10009446 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10009447 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009448 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03009449 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009450 if (err)
9451 goto free_vmcs;
Paolo Bonzini35754c92015-07-29 12:05:37 +02009452 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02009453 err = alloc_apic_access_page(kvm);
9454 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02009455 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02009456 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08009457
Sheng Yangb927a3c2009-07-21 10:42:48 +08009458 if (enable_ept) {
9459 if (!kvm->arch.ept_identity_map_addr)
9460 kvm->arch.ept_identity_map_addr =
9461 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Tang Chenf51770e2014-09-16 18:41:59 +08009462 err = init_rmode_identity_map(kvm);
9463 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02009464 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08009465 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08009466
Wanpeng Li5c614b32015-10-13 09:18:36 -07009467 if (nested) {
Wincy Vanb9c237b2015-02-03 23:56:30 +08009468 nested_vmx_setup_ctls_msrs(vmx);
Wanpeng Li5c614b32015-10-13 09:18:36 -07009469 vmx->nested.vpid02 = allocate_vpid();
9470 }
Wincy Vanb9c237b2015-02-03 23:56:30 +08009471
Wincy Van705699a2015-02-03 23:58:17 +08009472 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03009473 vmx->nested.current_vmptr = -1ull;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03009474
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009475 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
9476
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009477 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009478
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009479free_vmcs:
Wanpeng Li5c614b32015-10-13 09:18:36 -07009480 free_vpid(vmx->nested.vpid02);
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08009481 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009482free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009483 kfree(vmx->guest_msrs);
Peter Feiner4e595162016-07-07 14:49:58 -07009484free_pml:
9485 vmx_destroy_pml_buffer(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009486uninit_vcpu:
9487 kvm_vcpu_uninit(&vmx->vcpu);
9488free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08009489 free_vpid(vmx->vpid);
Rusty Russella4770342007-08-01 14:46:11 +10009490 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009491 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009492}
9493
Yang, Sheng002c7f72007-07-31 14:23:01 +03009494static void __init vmx_check_processor_compat(void *rtn)
9495{
9496 struct vmcs_config vmcs_conf;
9497
9498 *(int *)rtn = 0;
9499 if (setup_vmcs_config(&vmcs_conf) < 0)
9500 *(int *)rtn = -EIO;
9501 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
9502 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
9503 smp_processor_id());
9504 *(int *)rtn = -EIO;
9505 }
9506}
9507
Sheng Yang67253af2008-04-25 10:20:22 +08009508static int get_ept_level(void)
9509{
9510 return VMX_EPT_DEFAULT_GAW + 1;
9511}
9512
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009513static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08009514{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009515 u8 cache;
9516 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009517
Sheng Yang522c68c2009-04-27 20:35:43 +08009518 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02009519 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08009520 * 2. EPT with VT-d:
9521 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02009522 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08009523 * b. VT-d with snooping control feature: snooping control feature of
9524 * VT-d engine can guarantee the cache correctness. Just set it
9525 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08009526 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08009527 * consistent with host MTRR
9528 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02009529 if (is_mmio) {
9530 cache = MTRR_TYPE_UNCACHABLE;
9531 goto exit;
9532 }
9533
9534 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009535 ipat = VMX_EPT_IPAT_BIT;
9536 cache = MTRR_TYPE_WRBACK;
9537 goto exit;
9538 }
9539
9540 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
9541 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02009542 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08009543 cache = MTRR_TYPE_WRBACK;
9544 else
9545 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009546 goto exit;
9547 }
9548
Xiao Guangrongff536042015-06-15 16:55:22 +08009549 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009550
9551exit:
9552 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08009553}
9554
Sheng Yang17cc3932010-01-05 19:02:27 +08009555static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02009556{
Sheng Yang878403b2010-01-05 19:02:29 +08009557 if (enable_ept && !cpu_has_vmx_ept_1g_page())
9558 return PT_DIRECTORY_LEVEL;
9559 else
9560 /* For shadow and EPT supported 1GB page */
9561 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02009562}
9563
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009564static void vmcs_set_secondary_exec_control(u32 new_ctl)
9565{
9566 /*
9567 * These bits in the secondary execution controls field
9568 * are dynamic, the others are mostly based on the hypervisor
9569 * architecture and the guest's CPUID. Do not touch the
9570 * dynamic bits.
9571 */
9572 u32 mask =
9573 SECONDARY_EXEC_SHADOW_VMCS |
9574 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
9575 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9576
9577 u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
9578
9579 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
9580 (new_ctl & ~mask) | (cur_ctl & mask));
9581}
9582
David Matlack8322ebb2016-11-29 18:14:09 -08009583/*
9584 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
9585 * (indicating "allowed-1") if they are supported in the guest's CPUID.
9586 */
9587static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
9588{
9589 struct vcpu_vmx *vmx = to_vmx(vcpu);
9590 struct kvm_cpuid_entry2 *entry;
9591
9592 vmx->nested.nested_vmx_cr0_fixed1 = 0xffffffff;
9593 vmx->nested.nested_vmx_cr4_fixed1 = X86_CR4_PCE;
9594
9595#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
9596 if (entry && (entry->_reg & (_cpuid_mask))) \
9597 vmx->nested.nested_vmx_cr4_fixed1 |= (_cr4_mask); \
9598} while (0)
9599
9600 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
9601 cr4_fixed1_update(X86_CR4_VME, edx, bit(X86_FEATURE_VME));
9602 cr4_fixed1_update(X86_CR4_PVI, edx, bit(X86_FEATURE_VME));
9603 cr4_fixed1_update(X86_CR4_TSD, edx, bit(X86_FEATURE_TSC));
9604 cr4_fixed1_update(X86_CR4_DE, edx, bit(X86_FEATURE_DE));
9605 cr4_fixed1_update(X86_CR4_PSE, edx, bit(X86_FEATURE_PSE));
9606 cr4_fixed1_update(X86_CR4_PAE, edx, bit(X86_FEATURE_PAE));
9607 cr4_fixed1_update(X86_CR4_MCE, edx, bit(X86_FEATURE_MCE));
9608 cr4_fixed1_update(X86_CR4_PGE, edx, bit(X86_FEATURE_PGE));
9609 cr4_fixed1_update(X86_CR4_OSFXSR, edx, bit(X86_FEATURE_FXSR));
9610 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, bit(X86_FEATURE_XMM));
9611 cr4_fixed1_update(X86_CR4_VMXE, ecx, bit(X86_FEATURE_VMX));
9612 cr4_fixed1_update(X86_CR4_SMXE, ecx, bit(X86_FEATURE_SMX));
9613 cr4_fixed1_update(X86_CR4_PCIDE, ecx, bit(X86_FEATURE_PCID));
9614 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, bit(X86_FEATURE_XSAVE));
9615
9616 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
9617 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, bit(X86_FEATURE_FSGSBASE));
9618 cr4_fixed1_update(X86_CR4_SMEP, ebx, bit(X86_FEATURE_SMEP));
9619 cr4_fixed1_update(X86_CR4_SMAP, ebx, bit(X86_FEATURE_SMAP));
9620 cr4_fixed1_update(X86_CR4_PKE, ecx, bit(X86_FEATURE_PKU));
9621 /* TODO: Use X86_CR4_UMIP and X86_FEATURE_UMIP macros */
9622 cr4_fixed1_update(bit(11), ecx, bit(2));
9623
9624#undef cr4_fixed1_update
9625}
9626
Sheng Yang0e851882009-12-18 16:48:46 +08009627static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
9628{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009629 struct vcpu_vmx *vmx = to_vmx(vcpu);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009630 u32 secondary_exec_ctl = vmx_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009631
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009632 if (vmx_rdtscp_supported()) {
Radim Krčmářd6321d42017-08-05 00:12:49 +02009633 bool rdtscp_enabled = guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP);
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009634 if (!rdtscp_enabled)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009635 secondary_exec_ctl &= ~SECONDARY_EXEC_RDTSCP;
Xiao Guangrongf36201e2015-09-09 14:05:53 +08009636
Paolo Bonzini8b972652015-09-15 17:34:42 +02009637 if (nested) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009638 if (rdtscp_enabled)
Paolo Bonzini8b972652015-09-15 17:34:42 +02009639 vmx->nested.nested_vmx_secondary_ctls_high |=
9640 SECONDARY_EXEC_RDTSCP;
9641 else
9642 vmx->nested.nested_vmx_secondary_ctls_high &=
9643 ~SECONDARY_EXEC_RDTSCP;
9644 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009645 }
Mao, Junjiead756a12012-07-02 01:18:48 +00009646
Paolo Bonzini90a2db62017-07-27 13:22:13 +02009647 if (vmx_invpcid_supported()) {
9648 /* Exposing INVPCID only when PCID is exposed */
Paolo Bonzini90a2db62017-07-27 13:22:13 +02009649 bool invpcid_enabled =
Radim Krčmář1b4d56b2017-08-05 00:12:50 +02009650 guest_cpuid_has(vcpu, X86_FEATURE_INVPCID) &&
Radim Krčmářd6321d42017-08-05 00:12:49 +02009651 guest_cpuid_has(vcpu, X86_FEATURE_PCID);
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009652
Paolo Bonzini90a2db62017-07-27 13:22:13 +02009653 if (!invpcid_enabled) {
9654 secondary_exec_ctl &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Radim Krčmář1b4d56b2017-08-05 00:12:50 +02009655 guest_cpuid_clear(vcpu, X86_FEATURE_INVPCID);
Paolo Bonzini90a2db62017-07-27 13:22:13 +02009656 }
9657
9658 if (nested) {
9659 if (invpcid_enabled)
9660 vmx->nested.nested_vmx_secondary_ctls_high |=
9661 SECONDARY_EXEC_ENABLE_INVPCID;
9662 else
9663 vmx->nested.nested_vmx_secondary_ctls_high &=
9664 ~SECONDARY_EXEC_ENABLE_INVPCID;
9665 }
Mao, Junjiead756a12012-07-02 01:18:48 +00009666 }
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009667
Huaitong Han45bdbcf2016-01-12 16:04:20 +08009668 if (cpu_has_secondary_exec_ctrls())
9669 vmcs_set_secondary_exec_control(secondary_exec_ctl);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009670
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009671 if (nested_vmx_allowed(vcpu))
9672 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
9673 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
9674 else
9675 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
9676 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
David Matlack8322ebb2016-11-29 18:14:09 -08009677
9678 if (nested_vmx_allowed(vcpu))
9679 nested_vmx_cr_fixed1_bits_update(vcpu);
Sheng Yang0e851882009-12-18 16:48:46 +08009680}
9681
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009682static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
9683{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03009684 if (func == 1 && nested)
9685 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009686}
9687
Yang Zhang25d92082013-08-06 12:00:32 +03009688static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
9689 struct x86_exception *fault)
9690{
Jan Kiszka533558b2014-01-04 18:47:20 +01009691 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Bandan Dasc5f983f2017-05-05 15:25:14 -04009692 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +01009693 u32 exit_reason;
Bandan Dasc5f983f2017-05-05 15:25:14 -04009694 unsigned long exit_qualification = vcpu->arch.exit_qualification;
Yang Zhang25d92082013-08-06 12:00:32 +03009695
Bandan Dasc5f983f2017-05-05 15:25:14 -04009696 if (vmx->nested.pml_full) {
9697 exit_reason = EXIT_REASON_PML_FULL;
9698 vmx->nested.pml_full = false;
9699 exit_qualification &= INTR_INFO_UNBLOCK_NMI;
9700 } else if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01009701 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03009702 else
Jan Kiszka533558b2014-01-04 18:47:20 +01009703 exit_reason = EXIT_REASON_EPT_VIOLATION;
Bandan Dasc5f983f2017-05-05 15:25:14 -04009704
9705 nested_vmx_vmexit(vcpu, exit_reason, 0, exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03009706 vmcs12->guest_physical_address = fault->address;
9707}
9708
Peter Feiner995f00a2017-06-30 17:26:32 -07009709static bool nested_ept_ad_enabled(struct kvm_vcpu *vcpu)
9710{
9711 return nested_ept_get_cr3(vcpu) & VMX_EPT_AD_ENABLE_BIT;
9712}
9713
Nadav Har'El155a97a2013-08-05 11:07:16 +03009714/* Callbacks for nested_ept_init_mmu_context: */
9715
9716static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
9717{
9718 /* return the page table to be shadowed - in our case, EPT12 */
9719 return get_vmcs12(vcpu)->ept_pointer;
9720}
9721
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009722static int nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03009723{
Paolo Bonziniad896af2013-10-02 16:56:14 +02009724 WARN_ON(mmu_is_nested(vcpu));
David Hildenbranda057e0e2017-08-10 23:36:54 +02009725 if (!valid_ept_address(vcpu, nested_ept_get_cr3(vcpu)))
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009726 return 1;
9727
9728 kvm_mmu_unload(vcpu);
Paolo Bonziniad896af2013-10-02 16:56:14 +02009729 kvm_init_shadow_ept_mmu(vcpu,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009730 to_vmx(vcpu)->nested.nested_vmx_ept_caps &
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009731 VMX_EPT_EXECUTE_ONLY_BIT,
David Hildenbranda057e0e2017-08-10 23:36:54 +02009732 nested_ept_ad_enabled(vcpu));
Nadav Har'El155a97a2013-08-05 11:07:16 +03009733 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
9734 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
9735 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
9736
9737 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009738 return 0;
Nadav Har'El155a97a2013-08-05 11:07:16 +03009739}
9740
9741static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
9742{
9743 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
9744}
9745
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009746static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
9747 u16 error_code)
9748{
9749 bool inequality, bit;
9750
9751 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
9752 inequality =
9753 (error_code & vmcs12->page_fault_error_code_mask) !=
9754 vmcs12->page_fault_error_code_match;
9755 return inequality ^ bit;
9756}
9757
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009758static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
9759 struct x86_exception *fault)
9760{
9761 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9762
9763 WARN_ON(!is_guest_mode(vcpu));
9764
Paolo Bonzini7313c692017-07-27 10:31:25 +02009765 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code)) {
Paolo Bonzinib96fb432017-07-27 12:29:32 +02009766 vmcs12->vm_exit_intr_error_code = fault->error_code;
9767 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
9768 PF_VECTOR | INTR_TYPE_HARD_EXCEPTION |
9769 INTR_INFO_DELIVER_CODE_MASK | INTR_INFO_VALID_MASK,
9770 fault->address);
Paolo Bonzini7313c692017-07-27 10:31:25 +02009771 } else {
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009772 kvm_inject_page_fault(vcpu, fault);
Paolo Bonzini7313c692017-07-27 10:31:25 +02009773 }
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009774}
9775
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009776static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9777 struct vmcs12 *vmcs12);
9778
9779static void nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009780 struct vmcs12 *vmcs12)
9781{
9782 struct vcpu_vmx *vmx = to_vmx(vcpu);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009783 struct page *page;
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009784 u64 hpa;
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009785
9786 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009787 /*
9788 * Translate L1 physical address to host physical
9789 * address for vmcs02. Keep the page pinned, so this
9790 * physical address remains valid. We keep a reference
9791 * to it so we can release it later.
9792 */
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009793 if (vmx->nested.apic_access_page) { /* shouldn't happen */
David Hildenbrand53a70da2017-08-03 18:11:05 +02009794 kvm_release_page_dirty(vmx->nested.apic_access_page);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009795 vmx->nested.apic_access_page = NULL;
9796 }
9797 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->apic_access_addr);
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009798 /*
9799 * If translation failed, no matter: This feature asks
9800 * to exit when accessing the given address, and if it
9801 * can never be accessed, this feature won't do
9802 * anything anyway.
9803 */
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009804 if (!is_error_page(page)) {
9805 vmx->nested.apic_access_page = page;
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009806 hpa = page_to_phys(vmx->nested.apic_access_page);
9807 vmcs_write64(APIC_ACCESS_ADDR, hpa);
9808 } else {
9809 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
9810 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
9811 }
9812 } else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
9813 cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
9814 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
9815 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
9816 kvm_vcpu_reload_apic_access_page(vcpu);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009817 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009818
9819 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009820 if (vmx->nested.virtual_apic_page) { /* shouldn't happen */
David Hildenbrand53a70da2017-08-03 18:11:05 +02009821 kvm_release_page_dirty(vmx->nested.virtual_apic_page);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009822 vmx->nested.virtual_apic_page = NULL;
9823 }
9824 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->virtual_apic_page_addr);
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009825
9826 /*
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009827 * If translation failed, VM entry will fail because
9828 * prepare_vmcs02 set VIRTUAL_APIC_PAGE_ADDR to -1ull.
9829 * Failing the vm entry is _not_ what the processor
9830 * does but it's basically the only possibility we
9831 * have. We could still enter the guest if CR8 load
9832 * exits are enabled, CR8 store exits are enabled, and
9833 * virtualize APIC access is disabled; in this case
9834 * the processor would never use the TPR shadow and we
9835 * could simply clear the bit from the execution
9836 * control. But such a configuration is useless, so
9837 * let's keep the code simple.
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009838 */
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009839 if (!is_error_page(page)) {
9840 vmx->nested.virtual_apic_page = page;
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009841 hpa = page_to_phys(vmx->nested.virtual_apic_page);
9842 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, hpa);
9843 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009844 }
9845
Wincy Van705699a2015-02-03 23:58:17 +08009846 if (nested_cpu_has_posted_intr(vmcs12)) {
Wincy Van705699a2015-02-03 23:58:17 +08009847 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
9848 kunmap(vmx->nested.pi_desc_page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02009849 kvm_release_page_dirty(vmx->nested.pi_desc_page);
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009850 vmx->nested.pi_desc_page = NULL;
Wincy Van705699a2015-02-03 23:58:17 +08009851 }
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009852 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->posted_intr_desc_addr);
9853 if (is_error_page(page))
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009854 return;
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009855 vmx->nested.pi_desc_page = page;
9856 vmx->nested.pi_desc = kmap(vmx->nested.pi_desc_page);
Wincy Van705699a2015-02-03 23:58:17 +08009857 vmx->nested.pi_desc =
9858 (struct pi_desc *)((void *)vmx->nested.pi_desc +
9859 (unsigned long)(vmcs12->posted_intr_desc_addr &
9860 (PAGE_SIZE - 1)));
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009861 vmcs_write64(POSTED_INTR_DESC_ADDR,
9862 page_to_phys(vmx->nested.pi_desc_page) +
9863 (unsigned long)(vmcs12->posted_intr_desc_addr &
9864 (PAGE_SIZE - 1)));
Wincy Van705699a2015-02-03 23:58:17 +08009865 }
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009866 if (cpu_has_vmx_msr_bitmap() &&
9867 nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS) &&
9868 nested_vmx_merge_msr_bitmap(vcpu, vmcs12))
9869 ;
9870 else
9871 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
9872 CPU_BASED_USE_MSR_BITMAPS);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009873}
9874
Jan Kiszkaf4124502014-03-07 20:03:13 +01009875static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
9876{
9877 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
9878 struct vcpu_vmx *vmx = to_vmx(vcpu);
9879
9880 if (vcpu->arch.virtual_tsc_khz == 0)
9881 return;
9882
9883 /* Make sure short timeouts reliably trigger an immediate vmexit.
9884 * hrtimer_start does not guarantee this. */
9885 if (preemption_timeout <= 1) {
9886 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
9887 return;
9888 }
9889
9890 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
9891 preemption_timeout *= 1000000;
9892 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
9893 hrtimer_start(&vmx->nested.preemption_timer,
9894 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
9895}
9896
Jim Mattson56a20512017-07-06 16:33:06 -07009897static int nested_vmx_check_io_bitmap_controls(struct kvm_vcpu *vcpu,
9898 struct vmcs12 *vmcs12)
9899{
9900 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
9901 return 0;
9902
9903 if (!page_address_valid(vcpu, vmcs12->io_bitmap_a) ||
9904 !page_address_valid(vcpu, vmcs12->io_bitmap_b))
9905 return -EINVAL;
9906
9907 return 0;
9908}
9909
Wincy Van3af18d92015-02-03 23:49:31 +08009910static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
9911 struct vmcs12 *vmcs12)
9912{
Wincy Van3af18d92015-02-03 23:49:31 +08009913 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
9914 return 0;
9915
Jim Mattson5fa99cb2017-07-06 16:33:07 -07009916 if (!page_address_valid(vcpu, vmcs12->msr_bitmap))
Wincy Van3af18d92015-02-03 23:49:31 +08009917 return -EINVAL;
9918
9919 return 0;
9920}
9921
9922/*
9923 * Merge L0's and L1's MSR bitmap, return false to indicate that
9924 * we do not use the hardware.
9925 */
9926static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9927 struct vmcs12 *vmcs12)
9928{
Wincy Van82f0dd42015-02-03 23:57:18 +08009929 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +08009930 struct page *page;
Radim Krčmářd048c092016-08-08 20:16:22 +02009931 unsigned long *msr_bitmap_l1;
9932 unsigned long *msr_bitmap_l0 = to_vmx(vcpu)->nested.msr_bitmap;
Wincy Vanf2b93282015-02-03 23:56:03 +08009933
Radim Krčmářd048c092016-08-08 20:16:22 +02009934 /* This shortcut is ok because we support only x2APIC MSRs so far. */
Wincy Vanf2b93282015-02-03 23:56:03 +08009935 if (!nested_cpu_has_virt_x2apic_mode(vmcs12))
9936 return false;
9937
David Hildenbrand5e2f30b2017-08-03 18:11:04 +02009938 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->msr_bitmap);
9939 if (is_error_page(page))
Wincy Vanf2b93282015-02-03 23:56:03 +08009940 return false;
Radim Krčmářd048c092016-08-08 20:16:22 +02009941 msr_bitmap_l1 = (unsigned long *)kmap(page);
Wincy Vanf2b93282015-02-03 23:56:03 +08009942
Radim Krčmářd048c092016-08-08 20:16:22 +02009943 memset(msr_bitmap_l0, 0xff, PAGE_SIZE);
9944
Wincy Vanf2b93282015-02-03 23:56:03 +08009945 if (nested_cpu_has_virt_x2apic_mode(vmcs12)) {
Wincy Van82f0dd42015-02-03 23:57:18 +08009946 if (nested_cpu_has_apic_reg_virt(vmcs12))
9947 for (msr = 0x800; msr <= 0x8ff; msr++)
9948 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009949 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van82f0dd42015-02-03 23:57:18 +08009950 msr, MSR_TYPE_R);
Radim Krčmářd048c092016-08-08 20:16:22 +02009951
9952 nested_vmx_disable_intercept_for_msr(
9953 msr_bitmap_l1, msr_bitmap_l0,
Wincy Vanf2b93282015-02-03 23:56:03 +08009954 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
9955 MSR_TYPE_R | MSR_TYPE_W);
Radim Krčmářd048c092016-08-08 20:16:22 +02009956
Wincy Van608406e2015-02-03 23:57:51 +08009957 if (nested_cpu_has_vid(vmcs12)) {
Wincy Van608406e2015-02-03 23:57:51 +08009958 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009959 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +08009960 APIC_BASE_MSR + (APIC_EOI >> 4),
9961 MSR_TYPE_W);
9962 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009963 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +08009964 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
9965 MSR_TYPE_W);
9966 }
Wincy Van82f0dd42015-02-03 23:57:18 +08009967 }
Wincy Vanf2b93282015-02-03 23:56:03 +08009968 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +02009969 kvm_release_page_clean(page);
Wincy Vanf2b93282015-02-03 23:56:03 +08009970
9971 return true;
9972}
9973
9974static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
9975 struct vmcs12 *vmcs12)
9976{
Wincy Van82f0dd42015-02-03 23:57:18 +08009977 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +08009978 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +08009979 !nested_cpu_has_vid(vmcs12) &&
9980 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +08009981 return 0;
9982
9983 /*
9984 * If virtualize x2apic mode is enabled,
9985 * virtualize apic access must be disabled.
9986 */
Wincy Van82f0dd42015-02-03 23:57:18 +08009987 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
9988 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +08009989 return -EINVAL;
9990
Wincy Van608406e2015-02-03 23:57:51 +08009991 /*
9992 * If virtual interrupt delivery is enabled,
9993 * we must exit on external interrupts.
9994 */
9995 if (nested_cpu_has_vid(vmcs12) &&
9996 !nested_exit_on_intr(vcpu))
9997 return -EINVAL;
9998
Wincy Van705699a2015-02-03 23:58:17 +08009999 /*
10000 * bits 15:8 should be zero in posted_intr_nv,
10001 * the descriptor address has been already checked
10002 * in nested_get_vmcs12_pages.
10003 */
10004 if (nested_cpu_has_posted_intr(vmcs12) &&
10005 (!nested_cpu_has_vid(vmcs12) ||
10006 !nested_exit_intr_ack_set(vcpu) ||
10007 vmcs12->posted_intr_nv & 0xff00))
10008 return -EINVAL;
10009
Wincy Vanf2b93282015-02-03 23:56:03 +080010010 /* tpr shadow is needed by all apicv features. */
10011 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
10012 return -EINVAL;
10013
10014 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +080010015}
10016
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010017static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
10018 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010019 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +030010020{
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010021 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010022 u64 count, addr;
10023
10024 if (vmcs12_read_any(vcpu, count_field, &count) ||
10025 vmcs12_read_any(vcpu, addr_field, &addr)) {
10026 WARN_ON(1);
10027 return -EINVAL;
10028 }
10029 if (count == 0)
10030 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010031 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010032 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
10033 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010034 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010035 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
10036 addr_field, maxphyaddr, count, addr);
10037 return -EINVAL;
10038 }
10039 return 0;
10040}
10041
10042static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
10043 struct vmcs12 *vmcs12)
10044{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010045 if (vmcs12->vm_exit_msr_load_count == 0 &&
10046 vmcs12->vm_exit_msr_store_count == 0 &&
10047 vmcs12->vm_entry_msr_load_count == 0)
10048 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010049 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010050 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010051 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010052 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010053 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +030010054 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +030010055 return -EINVAL;
10056 return 0;
10057}
10058
Bandan Dasc5f983f2017-05-05 15:25:14 -040010059static int nested_vmx_check_pml_controls(struct kvm_vcpu *vcpu,
10060 struct vmcs12 *vmcs12)
10061{
10062 u64 address = vmcs12->pml_address;
10063 int maxphyaddr = cpuid_maxphyaddr(vcpu);
10064
10065 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_PML)) {
10066 if (!nested_cpu_has_ept(vmcs12) ||
10067 !IS_ALIGNED(address, 4096) ||
10068 address >> maxphyaddr)
10069 return -EINVAL;
10070 }
10071
10072 return 0;
10073}
10074
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010075static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
10076 struct vmx_msr_entry *e)
10077{
10078 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +020010079 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010080 return -EINVAL;
10081 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
10082 e->index == MSR_IA32_UCODE_REV)
10083 return -EINVAL;
10084 if (e->reserved != 0)
10085 return -EINVAL;
10086 return 0;
10087}
10088
10089static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
10090 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +030010091{
10092 if (e->index == MSR_FS_BASE ||
10093 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010094 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
10095 nested_vmx_msr_check_common(vcpu, e))
10096 return -EINVAL;
10097 return 0;
10098}
10099
10100static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
10101 struct vmx_msr_entry *e)
10102{
10103 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
10104 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +030010105 return -EINVAL;
10106 return 0;
10107}
10108
10109/*
10110 * Load guest's/host's msr at nested entry/exit.
10111 * return 0 for success, entry index for failure.
10112 */
10113static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
10114{
10115 u32 i;
10116 struct vmx_msr_entry e;
10117 struct msr_data msr;
10118
10119 msr.host_initiated = false;
10120 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +020010121 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
10122 &e, sizeof(e))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010123 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010124 "%s cannot read MSR entry (%u, 0x%08llx)\n",
10125 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +030010126 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010127 }
10128 if (nested_vmx_load_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010129 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010130 "%s check failed (%u, 0x%x, 0x%x)\n",
10131 __func__, i, e.index, e.reserved);
10132 goto fail;
10133 }
Wincy Vanff651cb2014-12-11 08:52:58 +030010134 msr.index = e.index;
10135 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010136 if (kvm_set_msr(vcpu, &msr)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010137 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010138 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
10139 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +030010140 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010141 }
Wincy Vanff651cb2014-12-11 08:52:58 +030010142 }
10143 return 0;
10144fail:
10145 return i + 1;
10146}
10147
10148static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
10149{
10150 u32 i;
10151 struct vmx_msr_entry e;
10152
10153 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +020010154 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +020010155 if (kvm_vcpu_read_guest(vcpu,
10156 gpa + i * sizeof(e),
10157 &e, 2 * sizeof(u32))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010158 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010159 "%s cannot read MSR entry (%u, 0x%08llx)\n",
10160 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +030010161 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010162 }
10163 if (nested_vmx_store_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010164 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010165 "%s check failed (%u, 0x%x, 0x%x)\n",
10166 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +030010167 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010168 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +020010169 msr_info.host_initiated = false;
10170 msr_info.index = e.index;
10171 if (kvm_get_msr(vcpu, &msr_info)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010172 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010173 "%s cannot read MSR (%u, 0x%x)\n",
10174 __func__, i, e.index);
10175 return -EINVAL;
10176 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +020010177 if (kvm_vcpu_write_guest(vcpu,
10178 gpa + i * sizeof(e) +
10179 offsetof(struct vmx_msr_entry, value),
10180 &msr_info.data, sizeof(msr_info.data))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +020010181 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010182 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +020010183 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010184 return -EINVAL;
10185 }
Wincy Vanff651cb2014-12-11 08:52:58 +030010186 }
10187 return 0;
10188}
10189
Ladi Prosek1dc35da2016-11-30 16:03:11 +010010190static bool nested_cr3_valid(struct kvm_vcpu *vcpu, unsigned long val)
10191{
10192 unsigned long invalid_mask;
10193
10194 invalid_mask = (~0ULL) << cpuid_maxphyaddr(vcpu);
10195 return (val & invalid_mask) == 0;
10196}
10197
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010198/*
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010199 * Load guest's/host's cr3 at nested entry/exit. nested_ept is true if we are
10200 * emulating VM entry into a guest with EPT enabled.
10201 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
10202 * is assigned to entry_failure_code on failure.
10203 */
10204static int nested_vmx_load_cr3(struct kvm_vcpu *vcpu, unsigned long cr3, bool nested_ept,
Jim Mattsonca0bde22016-11-30 12:03:46 -080010205 u32 *entry_failure_code)
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010206{
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010207 if (cr3 != kvm_read_cr3(vcpu) || (!nested_ept && pdptrs_changed(vcpu))) {
Ladi Prosek1dc35da2016-11-30 16:03:11 +010010208 if (!nested_cr3_valid(vcpu, cr3)) {
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010209 *entry_failure_code = ENTRY_FAIL_DEFAULT;
10210 return 1;
10211 }
10212
10213 /*
10214 * If PAE paging and EPT are both on, CR3 is not used by the CPU and
10215 * must not be dereferenced.
10216 */
10217 if (!is_long_mode(vcpu) && is_pae(vcpu) && is_paging(vcpu) &&
10218 !nested_ept) {
10219 if (!load_pdptrs(vcpu, vcpu->arch.walk_mmu, cr3)) {
10220 *entry_failure_code = ENTRY_FAIL_PDPTE;
10221 return 1;
10222 }
10223 }
10224
10225 vcpu->arch.cr3 = cr3;
10226 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
10227 }
10228
10229 kvm_mmu_reset_context(vcpu);
10230 return 0;
10231}
10232
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010233/*
10234 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
10235 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
Tiejun Chenb4619662014-09-22 10:31:38 +080010236 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010237 * guest in a way that will both be appropriate to L1's requests, and our
10238 * needs. In addition to modifying the active vmcs (which is vmcs02), this
10239 * function also has additional necessary side-effects, like setting various
10240 * vcpu->arch fields.
Ladi Prosekee146c12016-11-30 16:03:09 +010010241 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
10242 * is assigned to entry_failure_code on failure.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010243 */
Ladi Prosekee146c12016-11-30 16:03:09 +010010244static int prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
Jim Mattsonca0bde22016-11-30 12:03:46 -080010245 bool from_vmentry, u32 *entry_failure_code)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010246{
10247 struct vcpu_vmx *vmx = to_vmx(vcpu);
Bandan Das03efce62017-05-05 15:25:15 -040010248 u32 exec_control, vmcs12_exec_ctrl;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010249
10250 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
10251 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
10252 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
10253 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
10254 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
10255 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
10256 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
10257 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
10258 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
10259 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
10260 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
10261 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
10262 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
10263 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
10264 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
10265 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
10266 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
10267 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
10268 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
10269 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
10270 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
10271 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
10272 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
10273 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
10274 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
10275 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
10276 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
10277 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
10278 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
10279 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
10280 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
10281 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
10282 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
10283 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
10284 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
10285 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
10286
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010287 if (from_vmentry &&
10288 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS)) {
Jan Kiszka2996fca2014-06-16 13:59:43 +020010289 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
10290 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
10291 } else {
10292 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
10293 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
10294 }
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010295 if (from_vmentry) {
10296 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
10297 vmcs12->vm_entry_intr_info_field);
10298 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
10299 vmcs12->vm_entry_exception_error_code);
10300 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
10301 vmcs12->vm_entry_instruction_len);
10302 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
10303 vmcs12->guest_interruptibility_info);
Wanpeng Li2d6144e2017-07-25 03:40:46 -070010304 vmx->loaded_vmcs->nmi_known_unmasked =
10305 !(vmcs12->guest_interruptibility_info & GUEST_INTR_STATE_NMI);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010306 } else {
10307 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
10308 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010309 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Gleb Natapov63fbf592013-07-28 18:31:06 +030010310 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010311 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
10312 vmcs12->guest_pending_dbg_exceptions);
10313 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
10314 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
10315
Wanpeng Li81dc01f2014-12-04 19:11:07 +080010316 if (nested_cpu_has_xsaves(vmcs12))
10317 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010318 vmcs_write64(VMCS_LINK_POINTER, -1ull);
10319
Jan Kiszkaf4124502014-03-07 20:03:13 +010010320 exec_control = vmcs12->pin_based_vm_exec_control;
Wincy Van705699a2015-02-03 23:58:17 +080010321
Paolo Bonzini93140062016-07-06 13:23:51 +020010322 /* Preemption timer setting is only taken from vmcs01. */
10323 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
10324 exec_control |= vmcs_config.pin_based_exec_ctrl;
10325 if (vmx->hv_deadline_tsc == -1)
10326 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
10327
10328 /* Posted interrupts setting is only taken from vmcs12. */
Wincy Van705699a2015-02-03 23:58:17 +080010329 if (nested_cpu_has_posted_intr(vmcs12)) {
Wincy Van705699a2015-02-03 23:58:17 +080010330 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
10331 vmx->nested.pi_pending = false;
Wincy Van06a55242017-04-28 13:13:59 +080010332 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_NESTED_VECTOR);
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010333 } else {
Wincy Van705699a2015-02-03 23:58:17 +080010334 exec_control &= ~PIN_BASED_POSTED_INTR;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010335 }
Wincy Van705699a2015-02-03 23:58:17 +080010336
Jan Kiszkaf4124502014-03-07 20:03:13 +010010337 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010338
Jan Kiszkaf4124502014-03-07 20:03:13 +010010339 vmx->nested.preemption_timer_expired = false;
10340 if (nested_cpu_has_preemption_timer(vmcs12))
10341 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +010010342
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010343 /*
10344 * Whether page-faults are trapped is determined by a combination of
10345 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
10346 * If enable_ept, L0 doesn't care about page faults and we should
10347 * set all of these to L1's desires. However, if !enable_ept, L0 does
10348 * care about (at least some) page faults, and because it is not easy
10349 * (if at all possible?) to merge L0 and L1's desires, we simply ask
10350 * to exit on each and every L2 page fault. This is done by setting
10351 * MASK=MATCH=0 and (see below) EB.PF=1.
10352 * Note that below we don't need special code to set EB.PF beyond the
10353 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
10354 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
10355 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010356 */
10357 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
10358 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
10359 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
10360 enable_ept ? vmcs12->page_fault_error_code_match : 0);
10361
10362 if (cpu_has_secondary_exec_ctrls()) {
Jan Kiszkaf4124502014-03-07 20:03:13 +010010363 exec_control = vmx_secondary_exec_control(vmx);
Xiao Guangronge2821622015-09-09 14:05:52 +080010364
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010365 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +020010366 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Paolo Bonzini90a2db62017-07-27 13:22:13 +020010367 SECONDARY_EXEC_ENABLE_INVPCID |
Jan Kiszkab3a2a902015-03-23 19:27:19 +010010368 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini696dfd92014-05-07 11:20:54 +020010369 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Bandan Das27c42a12017-08-03 15:54:42 -040010370 SECONDARY_EXEC_APIC_REGISTER_VIRT |
10371 SECONDARY_EXEC_ENABLE_VMFUNC);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010372 if (nested_cpu_has(vmcs12,
Bandan Das03efce62017-05-05 15:25:15 -040010373 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS)) {
10374 vmcs12_exec_ctrl = vmcs12->secondary_vm_exec_control &
10375 ~SECONDARY_EXEC_ENABLE_PML;
10376 exec_control |= vmcs12_exec_ctrl;
10377 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010378
Bandan Das27c42a12017-08-03 15:54:42 -040010379 /* All VMFUNCs are currently emulated through L0 vmexits. */
10380 if (exec_control & SECONDARY_EXEC_ENABLE_VMFUNC)
10381 vmcs_write64(VM_FUNCTION_CONTROL, 0);
10382
Wincy Van608406e2015-02-03 23:57:51 +080010383 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
10384 vmcs_write64(EOI_EXIT_BITMAP0,
10385 vmcs12->eoi_exit_bitmap0);
10386 vmcs_write64(EOI_EXIT_BITMAP1,
10387 vmcs12->eoi_exit_bitmap1);
10388 vmcs_write64(EOI_EXIT_BITMAP2,
10389 vmcs12->eoi_exit_bitmap2);
10390 vmcs_write64(EOI_EXIT_BITMAP3,
10391 vmcs12->eoi_exit_bitmap3);
10392 vmcs_write16(GUEST_INTR_STATUS,
10393 vmcs12->guest_intr_status);
10394 }
10395
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010396 /*
10397 * Write an illegal value to APIC_ACCESS_ADDR. Later,
10398 * nested_get_vmcs12_pages will either fix it up or
10399 * remove the VM execution control.
10400 */
10401 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
10402 vmcs_write64(APIC_ACCESS_ADDR, -1ull);
10403
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010404 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
10405 }
10406
10407
10408 /*
10409 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
10410 * Some constant fields are set here by vmx_set_constant_host_state().
10411 * Other fields are different per CPU, and will be set later when
10412 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
10413 */
Yang Zhanga547c6d2013-04-11 19:25:10 +080010414 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010415
10416 /*
Jim Mattson83bafef2016-10-04 10:48:38 -070010417 * Set the MSR load/store lists to match L0's settings.
10418 */
10419 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
10420 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
10421 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
10422 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
10423 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
10424
10425 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010426 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
10427 * entry, but only if the current (host) sp changed from the value
10428 * we wrote last (vmx->host_rsp). This cache is no longer relevant
10429 * if we switch vmcs, and rather than hold a separate cache per vmcs,
10430 * here we just force the write to happen on entry.
10431 */
10432 vmx->host_rsp = 0;
10433
10434 exec_control = vmx_exec_control(vmx); /* L0's desires */
10435 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
10436 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
10437 exec_control &= ~CPU_BASED_TPR_SHADOW;
10438 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010439
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010440 /*
10441 * Write an illegal value to VIRTUAL_APIC_PAGE_ADDR. Later, if
10442 * nested_get_vmcs12_pages can't fix it up, the illegal value
10443 * will result in a VM entry failure.
10444 */
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010445 if (exec_control & CPU_BASED_TPR_SHADOW) {
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010446 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, -1ull);
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010447 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
10448 }
10449
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010450 /*
Wincy Van3af18d92015-02-03 23:49:31 +080010451 * Merging of IO bitmap not currently supported.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010452 * Rather, exit every time.
10453 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010454 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
10455 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
10456
10457 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
10458
10459 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
10460 * bitwise-or of what L1 wants to trap for L2, and what we want to
10461 * trap. Note that CR0.TS also needs updating - we do this later.
10462 */
10463 update_exception_bitmap(vcpu);
10464 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
10465 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10466
Nadav Har'El8049d652013-08-05 11:07:06 +030010467 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
10468 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
10469 * bits are further modified by vmx_set_efer() below.
10470 */
Jan Kiszkaf4124502014-03-07 20:03:13 +010010471 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +030010472
10473 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
10474 * emulated by vmx_set_efer(), below.
10475 */
Gleb Natapov2961e8762013-11-25 15:37:13 +020010476 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +030010477 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
10478 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010479 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
10480
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010481 if (from_vmentry &&
10482 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT)) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010483 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010484 vcpu->arch.pat = vmcs12->guest_ia32_pat;
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010485 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010486 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010487 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010488
10489 set_cr4_guest_host_mask(vmx);
10490
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010491 if (from_vmentry &&
10492 vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010493 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
10494
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010495 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
10496 vmcs_write64(TSC_OFFSET,
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010497 vcpu->arch.tsc_offset + vmcs12->tsc_offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010498 else
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010499 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Peter Feinerc95ba922016-08-17 09:36:47 -070010500 if (kvm_has_tsc_control)
10501 decache_tsc_multiplier(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010502
10503 if (enable_vpid) {
10504 /*
Wanpeng Li5c614b32015-10-13 09:18:36 -070010505 * There is no direct mapping between vpid02 and vpid12, the
10506 * vpid02 is per-vCPU for L0 and reused while the value of
10507 * vpid12 is changed w/ one invvpid during nested vmentry.
10508 * The vpid12 is allocated by L1 for L2, so it will not
10509 * influence global bitmap(for vpid01 and vpid02 allocation)
10510 * even if spawn a lot of nested vCPUs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010511 */
Wanpeng Li5c614b32015-10-13 09:18:36 -070010512 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02) {
10513 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
10514 if (vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
10515 vmx->nested.last_vpid = vmcs12->virtual_processor_id;
10516 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
10517 }
10518 } else {
10519 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
10520 vmx_flush_tlb(vcpu);
10521 }
10522
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010523 }
10524
Ladi Prosek1fb883b2017-04-04 14:18:53 +020010525 if (enable_pml) {
10526 /*
10527 * Conceptually we want to copy the PML address and index from
10528 * vmcs01 here, and then back to vmcs01 on nested vmexit. But,
10529 * since we always flush the log on each vmexit, this happens
10530 * to be equivalent to simply resetting the fields in vmcs02.
10531 */
10532 ASSERT(vmx->pml_pg);
10533 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
10534 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
10535 }
10536
Nadav Har'El155a97a2013-08-05 11:07:16 +030010537 if (nested_cpu_has_ept(vmcs12)) {
Paolo Bonziniae1e2d12017-03-30 11:55:30 +020010538 if (nested_ept_init_mmu_context(vcpu)) {
10539 *entry_failure_code = ENTRY_FAIL_DEFAULT;
10540 return 1;
10541 }
Jim Mattsonfb6c8192017-03-16 13:53:59 -070010542 } else if (nested_cpu_has2(vmcs12,
10543 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
10544 vmx_flush_tlb_ept_only(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010545 }
10546
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010547 /*
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080010548 * This sets GUEST_CR0 to vmcs12->guest_cr0, possibly modifying those
10549 * bits which we consider mandatory enabled.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010550 * The CR0_READ_SHADOW is what L2 should have expected to read given
10551 * the specifications by L1; It's not enough to take
10552 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
10553 * have more bits than L1 expected.
10554 */
10555 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
10556 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
10557
10558 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
10559 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
10560
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010561 if (from_vmentry &&
10562 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER))
David Matlack5a6a9742016-11-29 18:14:10 -080010563 vcpu->arch.efer = vmcs12->guest_ia32_efer;
10564 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
10565 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10566 else
10567 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10568 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
10569 vmx_set_efer(vcpu, vcpu->arch.efer);
10570
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010571 /* Shadow page tables on either EPT or shadow page tables. */
Ladi Prosek7ad658b2017-03-23 07:18:08 +010010572 if (nested_vmx_load_cr3(vcpu, vmcs12->guest_cr3, nested_cpu_has_ept(vmcs12),
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010573 entry_failure_code))
10574 return 1;
Ladi Prosek7ca29de2016-11-30 16:03:08 +010010575
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010576 if (!enable_ept)
10577 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
10578
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010579 /*
10580 * L1 may access the L2's PDPTR, so save them to construct vmcs12
10581 */
10582 if (enable_ept) {
10583 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
10584 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
10585 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
10586 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
10587 }
10588
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010589 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
10590 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
Ladi Prosekee146c12016-11-30 16:03:09 +010010591 return 0;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010592}
10593
Jim Mattsonca0bde22016-11-30 12:03:46 -080010594static int check_vmentry_prereqs(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10595{
10596 struct vcpu_vmx *vmx = to_vmx(vcpu);
10597
10598 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
10599 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT)
10600 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10601
Jim Mattson56a20512017-07-06 16:33:06 -070010602 if (nested_vmx_check_io_bitmap_controls(vcpu, vmcs12))
10603 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10604
Jim Mattsonca0bde22016-11-30 12:03:46 -080010605 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12))
10606 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10607
10608 if (nested_vmx_check_apicv_controls(vcpu, vmcs12))
10609 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10610
10611 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12))
10612 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10613
Bandan Dasc5f983f2017-05-05 15:25:14 -040010614 if (nested_vmx_check_pml_controls(vcpu, vmcs12))
10615 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10616
Jim Mattsonca0bde22016-11-30 12:03:46 -080010617 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
10618 vmx->nested.nested_vmx_procbased_ctls_low,
10619 vmx->nested.nested_vmx_procbased_ctls_high) ||
Jim Mattson2e5b0bd2017-05-04 11:51:58 -070010620 (nested_cpu_has(vmcs12, CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
10621 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
10622 vmx->nested.nested_vmx_secondary_ctls_low,
10623 vmx->nested.nested_vmx_secondary_ctls_high)) ||
Jim Mattsonca0bde22016-11-30 12:03:46 -080010624 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
10625 vmx->nested.nested_vmx_pinbased_ctls_low,
10626 vmx->nested.nested_vmx_pinbased_ctls_high) ||
10627 !vmx_control_verify(vmcs12->vm_exit_controls,
10628 vmx->nested.nested_vmx_exit_ctls_low,
10629 vmx->nested.nested_vmx_exit_ctls_high) ||
10630 !vmx_control_verify(vmcs12->vm_entry_controls,
10631 vmx->nested.nested_vmx_entry_ctls_low,
10632 vmx->nested.nested_vmx_entry_ctls_high))
10633 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10634
Bandan Das41ab9372017-08-03 15:54:43 -040010635 if (nested_cpu_has_vmfunc(vmcs12)) {
10636 if (vmcs12->vm_function_control &
10637 ~vmx->nested.nested_vmx_vmfunc_controls)
10638 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10639
10640 if (nested_cpu_has_eptp_switching(vmcs12)) {
10641 if (!nested_cpu_has_ept(vmcs12) ||
10642 !page_address_valid(vcpu, vmcs12->eptp_list_address))
10643 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10644 }
10645 }
Bandan Das27c42a12017-08-03 15:54:42 -040010646
Jim Mattsonc7c2c702017-05-05 11:28:09 -070010647 if (vmcs12->cr3_target_count > nested_cpu_vmx_misc_cr3_count(vcpu))
10648 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10649
Jim Mattsonca0bde22016-11-30 12:03:46 -080010650 if (!nested_host_cr0_valid(vcpu, vmcs12->host_cr0) ||
10651 !nested_host_cr4_valid(vcpu, vmcs12->host_cr4) ||
10652 !nested_cr3_valid(vcpu, vmcs12->host_cr3))
10653 return VMXERR_ENTRY_INVALID_HOST_STATE_FIELD;
10654
10655 return 0;
10656}
10657
10658static int check_vmentry_postreqs(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10659 u32 *exit_qual)
10660{
10661 bool ia32e;
10662
10663 *exit_qual = ENTRY_FAIL_DEFAULT;
10664
10665 if (!nested_guest_cr0_valid(vcpu, vmcs12->guest_cr0) ||
10666 !nested_guest_cr4_valid(vcpu, vmcs12->guest_cr4))
10667 return 1;
10668
10669 if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_SHADOW_VMCS) &&
10670 vmcs12->vmcs_link_pointer != -1ull) {
10671 *exit_qual = ENTRY_FAIL_VMCS_LINK_PTR;
10672 return 1;
10673 }
10674
10675 /*
10676 * If the load IA32_EFER VM-entry control is 1, the following checks
10677 * are performed on the field for the IA32_EFER MSR:
10678 * - Bits reserved in the IA32_EFER MSR must be 0.
10679 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
10680 * the IA-32e mode guest VM-exit control. It must also be identical
10681 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
10682 * CR0.PG) is 1.
10683 */
10684 if (to_vmx(vcpu)->nested.nested_run_pending &&
10685 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)) {
10686 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
10687 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
10688 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
10689 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
10690 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME)))
10691 return 1;
10692 }
10693
10694 /*
10695 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
10696 * IA32_EFER MSR must be 0 in the field for that register. In addition,
10697 * the values of the LMA and LME bits in the field must each be that of
10698 * the host address-space size VM-exit control.
10699 */
10700 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
10701 ia32e = (vmcs12->vm_exit_controls &
10702 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
10703 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
10704 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
10705 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME))
10706 return 1;
10707 }
10708
10709 return 0;
10710}
10711
Jim Mattson858e25c2016-11-30 12:03:47 -080010712static int enter_vmx_non_root_mode(struct kvm_vcpu *vcpu, bool from_vmentry)
10713{
10714 struct vcpu_vmx *vmx = to_vmx(vcpu);
10715 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
10716 struct loaded_vmcs *vmcs02;
Jim Mattson858e25c2016-11-30 12:03:47 -080010717 u32 msr_entry_idx;
10718 u32 exit_qual;
10719
10720 vmcs02 = nested_get_current_vmcs02(vmx);
10721 if (!vmcs02)
10722 return -ENOMEM;
10723
10724 enter_guest_mode(vcpu);
10725
10726 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
10727 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10728
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010729 vmx_switch_vmcs(vcpu, vmcs02);
Jim Mattson858e25c2016-11-30 12:03:47 -080010730 vmx_segment_cache_clear(vmx);
10731
10732 if (prepare_vmcs02(vcpu, vmcs12, from_vmentry, &exit_qual)) {
10733 leave_guest_mode(vcpu);
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010734 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Jim Mattson858e25c2016-11-30 12:03:47 -080010735 nested_vmx_entry_failure(vcpu, vmcs12,
10736 EXIT_REASON_INVALID_STATE, exit_qual);
10737 return 1;
10738 }
10739
10740 nested_get_vmcs12_pages(vcpu, vmcs12);
10741
10742 msr_entry_idx = nested_vmx_load_msr(vcpu,
10743 vmcs12->vm_entry_msr_load_addr,
10744 vmcs12->vm_entry_msr_load_count);
10745 if (msr_entry_idx) {
10746 leave_guest_mode(vcpu);
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010747 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Jim Mattson858e25c2016-11-30 12:03:47 -080010748 nested_vmx_entry_failure(vcpu, vmcs12,
10749 EXIT_REASON_MSR_LOAD_FAIL, msr_entry_idx);
10750 return 1;
10751 }
10752
Jim Mattson858e25c2016-11-30 12:03:47 -080010753 /*
10754 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
10755 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
10756 * returned as far as L1 is concerned. It will only return (and set
10757 * the success flag) when L2 exits (see nested_vmx_vmexit()).
10758 */
10759 return 0;
10760}
10761
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010762/*
10763 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
10764 * for running an L2 nested guest.
10765 */
10766static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
10767{
10768 struct vmcs12 *vmcs12;
10769 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb3f1dfb2017-07-17 12:00:34 -070010770 u32 interrupt_shadow = vmx_get_interrupt_shadow(vcpu);
Jim Mattsonca0bde22016-11-30 12:03:46 -080010771 u32 exit_qual;
10772 int ret;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010773
Kyle Hueyeb277562016-11-29 12:40:39 -080010774 if (!nested_vmx_check_permission(vcpu))
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010775 return 1;
10776
Kyle Hueyeb277562016-11-29 12:40:39 -080010777 if (!nested_vmx_check_vmcs12(vcpu))
10778 goto out;
10779
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010780 vmcs12 = get_vmcs12(vcpu);
10781
Abel Gordon012f83c2013-04-18 14:39:25 +030010782 if (enable_shadow_vmcs)
10783 copy_shadow_to_vmcs12(vmx);
10784
Nadav Har'El7c177932011-05-25 23:12:04 +030010785 /*
10786 * The nested entry process starts with enforcing various prerequisites
10787 * on vmcs12 as required by the Intel SDM, and act appropriately when
10788 * they fail: As the SDM explains, some conditions should cause the
10789 * instruction to fail, while others will cause the instruction to seem
10790 * to succeed, but return an EXIT_REASON_INVALID_STATE.
10791 * To speed up the normal (success) code path, we should avoid checking
10792 * for misconfigurations which will anyway be caught by the processor
10793 * when using the merged vmcs02.
10794 */
Jim Mattsonb3f1dfb2017-07-17 12:00:34 -070010795 if (interrupt_shadow & KVM_X86_SHADOW_INT_MOV_SS) {
10796 nested_vmx_failValid(vcpu,
10797 VMXERR_ENTRY_EVENTS_BLOCKED_BY_MOV_SS);
10798 goto out;
10799 }
10800
Nadav Har'El7c177932011-05-25 23:12:04 +030010801 if (vmcs12->launch_state == launch) {
10802 nested_vmx_failValid(vcpu,
10803 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
10804 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
Kyle Hueyeb277562016-11-29 12:40:39 -080010805 goto out;
Nadav Har'El7c177932011-05-25 23:12:04 +030010806 }
10807
Jim Mattsonca0bde22016-11-30 12:03:46 -080010808 ret = check_vmentry_prereqs(vcpu, vmcs12);
10809 if (ret) {
10810 nested_vmx_failValid(vcpu, ret);
Kyle Hueyeb277562016-11-29 12:40:39 -080010811 goto out;
Paolo Bonzini26539bd2013-04-15 15:00:27 +020010812 }
10813
Nadav Har'El7c177932011-05-25 23:12:04 +030010814 /*
Jim Mattsonca0bde22016-11-30 12:03:46 -080010815 * After this point, the trap flag no longer triggers a singlestep trap
10816 * on the vm entry instructions; don't call kvm_skip_emulated_instruction.
10817 * This is not 100% correct; for performance reasons, we delegate most
10818 * of the checks on host state to the processor. If those fail,
10819 * the singlestep trap is missed.
Jan Kiszka384bb782013-04-20 10:52:36 +020010820 */
Jim Mattsonca0bde22016-11-30 12:03:46 -080010821 skip_emulated_instruction(vcpu);
Jan Kiszka384bb782013-04-20 10:52:36 +020010822
Jim Mattsonca0bde22016-11-30 12:03:46 -080010823 ret = check_vmentry_postreqs(vcpu, vmcs12, &exit_qual);
10824 if (ret) {
10825 nested_vmx_entry_failure(vcpu, vmcs12,
10826 EXIT_REASON_INVALID_STATE, exit_qual);
10827 return 1;
Jan Kiszka384bb782013-04-20 10:52:36 +020010828 }
10829
10830 /*
Nadav Har'El7c177932011-05-25 23:12:04 +030010831 * We're finally done with prerequisite checking, and can start with
10832 * the nested entry.
10833 */
10834
Jim Mattson858e25c2016-11-30 12:03:47 -080010835 ret = enter_vmx_non_root_mode(vcpu, true);
10836 if (ret)
10837 return ret;
Wincy Vanff651cb2014-12-11 08:52:58 +030010838
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010839 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
Joel Schopp5cb56052015-03-02 13:43:31 -060010840 return kvm_vcpu_halt(vcpu);
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010841
Jan Kiszka7af40ad32014-01-04 18:47:23 +010010842 vmx->nested.nested_run_pending = 1;
10843
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010844 return 1;
Kyle Hueyeb277562016-11-29 12:40:39 -080010845
10846out:
Kyle Huey6affcbe2016-11-29 12:40:40 -080010847 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010848}
10849
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010850/*
10851 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
10852 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
10853 * This function returns the new value we should put in vmcs12.guest_cr0.
10854 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
10855 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
10856 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
10857 * didn't trap the bit, because if L1 did, so would L0).
10858 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
10859 * been modified by L2, and L1 knows it. So just leave the old value of
10860 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
10861 * isn't relevant, because if L0 traps this bit it can set it to anything.
10862 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
10863 * changed these bits, and therefore they need to be updated, but L0
10864 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
10865 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
10866 */
10867static inline unsigned long
10868vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10869{
10870 return
10871 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
10872 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
10873 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
10874 vcpu->arch.cr0_guest_owned_bits));
10875}
10876
10877static inline unsigned long
10878vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10879{
10880 return
10881 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
10882 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
10883 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
10884 vcpu->arch.cr4_guest_owned_bits));
10885}
10886
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010887static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
10888 struct vmcs12 *vmcs12)
10889{
10890 u32 idt_vectoring;
10891 unsigned int nr;
10892
Gleb Natapov851eb6672013-09-25 12:51:34 +030010893 if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010894 nr = vcpu->arch.exception.nr;
10895 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10896
10897 if (kvm_exception_is_soft(nr)) {
10898 vmcs12->vm_exit_instruction_len =
10899 vcpu->arch.event_exit_inst_len;
10900 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
10901 } else
10902 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
10903
10904 if (vcpu->arch.exception.has_error_code) {
10905 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
10906 vmcs12->idt_vectoring_error_code =
10907 vcpu->arch.exception.error_code;
10908 }
10909
10910 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +010010911 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010912 vmcs12->idt_vectoring_info_field =
10913 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
10914 } else if (vcpu->arch.interrupt.pending) {
10915 nr = vcpu->arch.interrupt.nr;
10916 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10917
10918 if (vcpu->arch.interrupt.soft) {
10919 idt_vectoring |= INTR_TYPE_SOFT_INTR;
10920 vmcs12->vm_entry_instruction_len =
10921 vcpu->arch.event_exit_inst_len;
10922 } else
10923 idt_vectoring |= INTR_TYPE_EXT_INTR;
10924
10925 vmcs12->idt_vectoring_info_field = idt_vectoring;
10926 }
10927}
10928
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010929static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
10930{
10931 struct vcpu_vmx *vmx = to_vmx(vcpu);
10932
Wanpeng Liacc9ab62017-02-27 04:24:39 -080010933 if (vcpu->arch.exception.pending ||
10934 vcpu->arch.nmi_injected ||
10935 vcpu->arch.interrupt.pending)
10936 return -EBUSY;
10937
Jan Kiszkaf4124502014-03-07 20:03:13 +010010938 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
10939 vmx->nested.preemption_timer_expired) {
10940 if (vmx->nested.nested_run_pending)
10941 return -EBUSY;
10942 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
10943 return 0;
10944 }
10945
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010946 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Wanpeng Liacc9ab62017-02-27 04:24:39 -080010947 if (vmx->nested.nested_run_pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010948 return -EBUSY;
10949 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
10950 NMI_VECTOR | INTR_TYPE_NMI_INTR |
10951 INTR_INFO_VALID_MASK, 0);
10952 /*
10953 * The NMI-triggered VM exit counts as injection:
10954 * clear this one and block further NMIs.
10955 */
10956 vcpu->arch.nmi_pending = 0;
10957 vmx_set_nmi_mask(vcpu, true);
10958 return 0;
10959 }
10960
10961 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
10962 nested_exit_on_intr(vcpu)) {
10963 if (vmx->nested.nested_run_pending)
10964 return -EBUSY;
10965 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +080010966 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010967 }
10968
David Hildenbrand6342c502017-01-25 11:58:58 +010010969 vmx_complete_nested_posted_interrupt(vcpu);
10970 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010971}
10972
Jan Kiszkaf4124502014-03-07 20:03:13 +010010973static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
10974{
10975 ktime_t remaining =
10976 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
10977 u64 value;
10978
10979 if (ktime_to_ns(remaining) <= 0)
10980 return 0;
10981
10982 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
10983 do_div(value, 1000000);
10984 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
10985}
10986
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010987/*
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010988 * Update the guest state fields of vmcs12 to reflect changes that
10989 * occurred while L2 was running. (The "IA-32e mode guest" bit of the
10990 * VM-entry controls is also updated, since this is really a guest
10991 * state bit.)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010992 */
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010993static void sync_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010994{
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010995 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
10996 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
10997
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010998 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
10999 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
11000 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
11001
11002 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
11003 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
11004 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
11005 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
11006 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
11007 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
11008 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
11009 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
11010 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
11011 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
11012 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
11013 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
11014 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
11015 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
11016 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
11017 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
11018 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
11019 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
11020 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
11021 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
11022 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
11023 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
11024 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
11025 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
11026 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
11027 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
11028 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
11029 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
11030 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
11031 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
11032 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
11033 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
11034 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
11035 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
11036 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
11037 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
11038
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011039 vmcs12->guest_interruptibility_info =
11040 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
11041 vmcs12->guest_pending_dbg_exceptions =
11042 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +010011043 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
11044 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
11045 else
11046 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011047
Jan Kiszkaf4124502014-03-07 20:03:13 +010011048 if (nested_cpu_has_preemption_timer(vmcs12)) {
11049 if (vmcs12->vm_exit_controls &
11050 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
11051 vmcs12->vmx_preemption_timer_value =
11052 vmx_get_preemption_timer_value(vcpu);
11053 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
11054 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +080011055
Nadav Har'El3633cfc2013-08-05 11:07:07 +030011056 /*
11057 * In some cases (usually, nested EPT), L2 is allowed to change its
11058 * own CR3 without exiting. If it has changed it, we must keep it.
11059 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
11060 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
11061 *
11062 * Additionally, restore L2's PDPTR to vmcs12.
11063 */
11064 if (enable_ept) {
Paolo Bonzinif3531052015-12-03 15:49:56 +010011065 vmcs12->guest_cr3 = vmcs_readl(GUEST_CR3);
Nadav Har'El3633cfc2013-08-05 11:07:07 +030011066 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
11067 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
11068 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
11069 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
11070 }
11071
Jim Mattsond281e132017-06-01 12:44:46 -070011072 vmcs12->guest_linear_address = vmcs_readl(GUEST_LINEAR_ADDRESS);
Jan Dakinevich119a9c02016-09-04 21:22:47 +030011073
Wincy Van608406e2015-02-03 23:57:51 +080011074 if (nested_cpu_has_vid(vmcs12))
11075 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
11076
Jan Kiszkac18911a2013-03-13 16:06:41 +010011077 vmcs12->vm_entry_controls =
11078 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +020011079 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +010011080
Jan Kiszka2996fca2014-06-16 13:59:43 +020011081 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
11082 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
11083 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
11084 }
11085
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011086 /* TODO: These cannot have changed unless we have MSR bitmaps and
11087 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +020011088 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011089 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +020011090 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
11091 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011092 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
11093 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
11094 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzinia87036a2016-03-08 09:52:13 +010011095 if (kvm_mpx_supported())
Paolo Bonzini36be0b92014-02-24 12:30:04 +010011096 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080011097}
11098
11099/*
11100 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
11101 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
11102 * and this function updates it to reflect the changes to the guest state while
11103 * L2 was running (and perhaps made some exits which were handled directly by L0
11104 * without going back to L1), and to reflect the exit reason.
11105 * Note that we do not have to copy here all VMCS fields, just those that
11106 * could have changed by the L2 guest or the exit - i.e., the guest-state and
11107 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
11108 * which already writes to vmcs12 directly.
11109 */
11110static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
11111 u32 exit_reason, u32 exit_intr_info,
11112 unsigned long exit_qualification)
11113{
11114 /* update guest state fields: */
11115 sync_vmcs12(vcpu, vmcs12);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011116
11117 /* update exit information fields: */
11118
Jan Kiszka533558b2014-01-04 18:47:20 +010011119 vmcs12->vm_exit_reason = exit_reason;
11120 vmcs12->exit_qualification = exit_qualification;
Jan Kiszka533558b2014-01-04 18:47:20 +010011121 vmcs12->vm_exit_intr_info = exit_intr_info;
Paolo Bonzini7313c692017-07-27 10:31:25 +020011122
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011123 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011124 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
11125 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
11126
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011127 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
Jim Mattson7cdc2d62017-07-06 16:33:05 -070011128 vmcs12->launch_state = 1;
11129
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011130 /* vm_entry_intr_info_field is cleared on exit. Emulate this
11131 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011132 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011133
11134 /*
11135 * Transfer the event that L0 or L1 may wanted to inject into
11136 * L2 to IDT_VECTORING_INFO_FIELD.
11137 */
11138 vmcs12_save_pending_event(vcpu, vmcs12);
11139 }
11140
11141 /*
11142 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
11143 * preserved above and would only end up incorrectly in L1.
11144 */
11145 vcpu->arch.nmi_injected = false;
11146 kvm_clear_exception_queue(vcpu);
11147 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011148}
11149
11150/*
11151 * A part of what we need to when the nested L2 guest exits and we want to
11152 * run its L1 parent, is to reset L1's guest state to the host state specified
11153 * in vmcs12.
11154 * This function is to be called not only on normal nested exit, but also on
11155 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
11156 * Failures During or After Loading Guest State").
11157 * This function should be called when the active VMCS is L1's (vmcs01).
11158 */
Jan Kiszka733568f2013-02-23 15:07:47 +010011159static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
11160 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011161{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080011162 struct kvm_segment seg;
Jim Mattsonca0bde22016-11-30 12:03:46 -080011163 u32 entry_failure_code;
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080011164
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011165 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
11166 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020011167 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011168 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
11169 else
11170 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
11171 vmx_set_efer(vcpu, vcpu->arch.efer);
11172
11173 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
11174 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070011175 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011176 /*
11177 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080011178 * actually changed, because vmx_set_cr0 refers to efer set above.
11179 *
11180 * CR0_GUEST_HOST_MASK is already set in the original vmcs01
11181 * (KVM doesn't change it);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011182 */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080011183 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Jan Kiszka9e3e4db2013-09-03 21:11:45 +020011184 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011185
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080011186 /* Same as above - no reason to call set_cr4_guest_host_mask(). */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011187 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
11188 kvm_set_cr4(vcpu, vmcs12->host_cr4);
11189
Jan Kiszka29bf08f2013-12-28 16:31:52 +010011190 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030011191
Ladi Prosek1dc35da2016-11-30 16:03:11 +010011192 /*
11193 * Only PDPTE load can fail as the value of cr3 was checked on entry and
11194 * couldn't have changed.
11195 */
11196 if (nested_vmx_load_cr3(vcpu, vmcs12->host_cr3, false, &entry_failure_code))
11197 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_PDPTE_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011198
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030011199 if (!enable_ept)
11200 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
11201
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011202 if (enable_vpid) {
11203 /*
11204 * Trivially support vpid by letting L2s share their parent
11205 * L1's vpid. TODO: move to a more elaborate solution, giving
11206 * each L2 its own vpid and exposing the vpid feature to L1.
11207 */
11208 vmx_flush_tlb(vcpu);
11209 }
Wincy Van06a55242017-04-28 13:13:59 +080011210 /* Restore posted intr vector. */
11211 if (nested_cpu_has_posted_intr(vmcs12))
11212 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011213
11214 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
11215 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
11216 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
11217 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
11218 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011219
Paolo Bonzini36be0b92014-02-24 12:30:04 +010011220 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
11221 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
11222 vmcs_write64(GUEST_BNDCFGS, 0);
11223
Jan Kiszka44811c02013-08-04 17:17:27 +020011224 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011225 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020011226 vcpu->arch.pat = vmcs12->host_ia32_pat;
11227 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011228 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
11229 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
11230 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010011231
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080011232 /* Set L1 segment info according to Intel SDM
11233 27.5.2 Loading Host Segment and Descriptor-Table Registers */
11234 seg = (struct kvm_segment) {
11235 .base = 0,
11236 .limit = 0xFFFFFFFF,
11237 .selector = vmcs12->host_cs_selector,
11238 .type = 11,
11239 .present = 1,
11240 .s = 1,
11241 .g = 1
11242 };
11243 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
11244 seg.l = 1;
11245 else
11246 seg.db = 1;
11247 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
11248 seg = (struct kvm_segment) {
11249 .base = 0,
11250 .limit = 0xFFFFFFFF,
11251 .type = 3,
11252 .present = 1,
11253 .s = 1,
11254 .db = 1,
11255 .g = 1
11256 };
11257 seg.selector = vmcs12->host_ds_selector;
11258 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
11259 seg.selector = vmcs12->host_es_selector;
11260 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
11261 seg.selector = vmcs12->host_ss_selector;
11262 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
11263 seg.selector = vmcs12->host_fs_selector;
11264 seg.base = vmcs12->host_fs_base;
11265 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
11266 seg.selector = vmcs12->host_gs_selector;
11267 seg.base = vmcs12->host_gs_base;
11268 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
11269 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030011270 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080011271 .limit = 0x67,
11272 .selector = vmcs12->host_tr_selector,
11273 .type = 11,
11274 .present = 1
11275 };
11276 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
11277
Jan Kiszka503cd0c2013-03-03 13:05:44 +010011278 kvm_set_dr(vcpu, 7, 0x400);
11279 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030011280
Wincy Van3af18d92015-02-03 23:49:31 +080011281 if (cpu_has_vmx_msr_bitmap())
11282 vmx_set_msr_bitmap(vcpu);
11283
Wincy Vanff651cb2014-12-11 08:52:58 +030011284 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
11285 vmcs12->vm_exit_msr_load_count))
11286 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011287}
11288
11289/*
11290 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
11291 * and modify vmcs12 to make it see what it would expect to see there if
11292 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
11293 */
Jan Kiszka533558b2014-01-04 18:47:20 +010011294static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
11295 u32 exit_intr_info,
11296 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011297{
11298 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011299 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jim Mattsoncf3215d2016-09-06 09:33:21 -070011300 u32 vm_inst_error = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011301
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011302 /* trying to cancel vmlaunch/vmresume is a bug */
11303 WARN_ON_ONCE(vmx->nested.nested_run_pending);
11304
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011305 leave_guest_mode(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +010011306 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
11307 exit_qualification);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011308
Wincy Vanff651cb2014-12-11 08:52:58 +030011309 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
11310 vmcs12->vm_exit_msr_store_count))
11311 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
11312
Jim Mattsoncf3215d2016-09-06 09:33:21 -070011313 if (unlikely(vmx->fail))
11314 vm_inst_error = vmcs_read32(VM_INSTRUCTION_ERROR);
11315
David Hildenbrand1279a6b12017-03-20 10:00:08 +010011316 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Wanpeng Lif3380ca2014-08-05 12:42:23 +080011317
Wanpeng Li6550c4d2017-07-31 19:25:27 -070011318 /*
11319 * TODO: SDM says that with acknowledge interrupt on exit, bit 31 of
11320 * the VM-exit interrupt information (valid interrupt) is always set to
11321 * 1 on EXIT_REASON_EXTERNAL_INTERRUPT, so we shouldn't need
11322 * kvm_cpu_has_interrupt(). See the commit message for details.
11323 */
11324 if (nested_exit_intr_ack_set(vcpu) &&
11325 exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT &&
11326 kvm_cpu_has_interrupt(vcpu)) {
Bandan Das77b0f5d2014-04-19 18:17:45 -040011327 int irq = kvm_cpu_get_interrupt(vcpu);
11328 WARN_ON(irq < 0);
11329 vmcs12->vm_exit_intr_info = irq |
11330 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
11331 }
11332
Jan Kiszka542060e2014-01-04 18:47:21 +010011333 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
11334 vmcs12->exit_qualification,
11335 vmcs12->idt_vectoring_info_field,
11336 vmcs12->vm_exit_intr_info,
11337 vmcs12->vm_exit_intr_error_code,
11338 KVM_ISA_VMX);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011339
Paolo Bonzini8391ce42016-07-07 14:58:33 +020011340 vm_entry_controls_reset_shadow(vmx);
11341 vm_exit_controls_reset_shadow(vmx);
Jan Kiszka36c3cc42013-02-23 22:35:37 +010011342 vmx_segment_cache_clear(vmx);
11343
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011344 /* if no vmcs02 cache requested, remove the one we used */
11345 if (VMCS02_POOL_SIZE == 0)
11346 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
11347
11348 load_vmcs12_host_state(vcpu, vmcs12);
11349
Paolo Bonzini93140062016-07-06 13:23:51 +020011350 /* Update any VMCS fields that might have changed while L2 ran */
Jim Mattson83bafef2016-10-04 10:48:38 -070011351 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
11352 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010011353 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Paolo Bonzini93140062016-07-06 13:23:51 +020011354 if (vmx->hv_deadline_tsc == -1)
11355 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
11356 PIN_BASED_VMX_PREEMPTION_TIMER);
11357 else
11358 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
11359 PIN_BASED_VMX_PREEMPTION_TIMER);
Peter Feinerc95ba922016-08-17 09:36:47 -070011360 if (kvm_has_tsc_control)
11361 decache_tsc_multiplier(vmx);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011362
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020011363 if (vmx->nested.change_vmcs01_virtual_x2apic_mode) {
11364 vmx->nested.change_vmcs01_virtual_x2apic_mode = false;
11365 vmx_set_virtual_x2apic_mode(vcpu,
11366 vcpu->arch.apic_base & X2APIC_ENABLE);
Jim Mattsonfb6c8192017-03-16 13:53:59 -070011367 } else if (!nested_cpu_has_ept(vmcs12) &&
11368 nested_cpu_has2(vmcs12,
11369 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
11370 vmx_flush_tlb_ept_only(vcpu);
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020011371 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011372
11373 /* This is needed for same reason as it was needed in prepare_vmcs02 */
11374 vmx->host_rsp = 0;
11375
11376 /* Unpin physical memory we referred to in vmcs02 */
11377 if (vmx->nested.apic_access_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +020011378 kvm_release_page_dirty(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011379 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011380 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011381 if (vmx->nested.virtual_apic_page) {
David Hildenbrand53a70da2017-08-03 18:11:05 +020011382 kvm_release_page_dirty(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011383 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011384 }
Wincy Van705699a2015-02-03 23:58:17 +080011385 if (vmx->nested.pi_desc_page) {
11386 kunmap(vmx->nested.pi_desc_page);
David Hildenbrand53a70da2017-08-03 18:11:05 +020011387 kvm_release_page_dirty(vmx->nested.pi_desc_page);
Wincy Van705699a2015-02-03 23:58:17 +080011388 vmx->nested.pi_desc_page = NULL;
11389 vmx->nested.pi_desc = NULL;
11390 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011391
11392 /*
Tang Chen38b99172014-09-24 15:57:54 +080011393 * We are now running in L2, mmu_notifier will force to reload the
11394 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
11395 */
Wanpeng Lic83b6d12016-09-06 17:20:33 +080011396 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Tang Chen38b99172014-09-24 15:57:54 +080011397
11398 /*
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011399 * Exiting from L2 to L1, we're now back to L1 which thinks it just
11400 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
11401 * success or failure flag accordingly.
11402 */
11403 if (unlikely(vmx->fail)) {
11404 vmx->fail = 0;
Jim Mattsoncf3215d2016-09-06 09:33:21 -070011405 nested_vmx_failValid(vcpu, vm_inst_error);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011406 } else
11407 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030011408 if (enable_shadow_vmcs)
11409 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011410
11411 /* in case we halted in L2 */
11412 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011413}
11414
Nadav Har'El7c177932011-05-25 23:12:04 +030011415/*
Jan Kiszka42124922014-01-04 18:47:19 +010011416 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
11417 */
11418static void vmx_leave_nested(struct kvm_vcpu *vcpu)
11419{
Wanpeng Li2f707d92017-03-06 04:03:28 -080011420 if (is_guest_mode(vcpu)) {
11421 to_vmx(vcpu)->nested.nested_run_pending = 0;
Jan Kiszka533558b2014-01-04 18:47:20 +010011422 nested_vmx_vmexit(vcpu, -1, 0, 0);
Wanpeng Li2f707d92017-03-06 04:03:28 -080011423 }
Jan Kiszka42124922014-01-04 18:47:19 +010011424 free_nested(to_vmx(vcpu));
11425}
11426
11427/*
Nadav Har'El7c177932011-05-25 23:12:04 +030011428 * L1's failure to enter L2 is a subset of a normal exit, as explained in
11429 * 23.7 "VM-entry failures during or after loading guest state" (this also
11430 * lists the acceptable exit-reason and exit-qualification parameters).
11431 * It should only be called before L2 actually succeeded to run, and when
11432 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
11433 */
11434static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
11435 struct vmcs12 *vmcs12,
11436 u32 reason, unsigned long qualification)
11437{
11438 load_vmcs12_host_state(vcpu, vmcs12);
11439 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
11440 vmcs12->exit_qualification = qualification;
11441 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030011442 if (enable_shadow_vmcs)
11443 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +030011444}
11445
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020011446static int vmx_check_intercept(struct kvm_vcpu *vcpu,
11447 struct x86_instruction_info *info,
11448 enum x86_intercept_stage stage)
11449{
11450 return X86EMUL_CONTINUE;
11451}
11452
Yunhong Jiang64672c92016-06-13 14:19:59 -070011453#ifdef CONFIG_X86_64
11454/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
11455static inline int u64_shl_div_u64(u64 a, unsigned int shift,
11456 u64 divisor, u64 *result)
11457{
11458 u64 low = a << shift, high = a >> (64 - shift);
11459
11460 /* To avoid the overflow on divq */
11461 if (high >= divisor)
11462 return 1;
11463
11464 /* Low hold the result, high hold rem which is discarded */
11465 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
11466 "rm" (divisor), "0" (low), "1" (high));
11467 *result = low;
11468
11469 return 0;
11470}
11471
11472static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc)
11473{
11474 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini9175d2e2016-06-27 15:08:01 +020011475 u64 tscl = rdtsc();
11476 u64 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
11477 u64 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Yunhong Jiang64672c92016-06-13 14:19:59 -070011478
11479 /* Convert to host delta tsc if tsc scaling is enabled */
11480 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
11481 u64_shl_div_u64(delta_tsc,
11482 kvm_tsc_scaling_ratio_frac_bits,
11483 vcpu->arch.tsc_scaling_ratio,
11484 &delta_tsc))
11485 return -ERANGE;
11486
11487 /*
11488 * If the delta tsc can't fit in the 32 bit after the multi shift,
11489 * we can't use the preemption timer.
11490 * It's possible that it fits on later vmentries, but checking
11491 * on every vmentry is costly so we just use an hrtimer.
11492 */
11493 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
11494 return -ERANGE;
11495
11496 vmx->hv_deadline_tsc = tscl + delta_tsc;
11497 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
11498 PIN_BASED_VMX_PREEMPTION_TIMER);
Wanpeng Lic8533542017-06-29 06:28:09 -070011499
11500 return delta_tsc == 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -070011501}
11502
11503static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
11504{
11505 struct vcpu_vmx *vmx = to_vmx(vcpu);
11506 vmx->hv_deadline_tsc = -1;
11507 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
11508 PIN_BASED_VMX_PREEMPTION_TIMER);
11509}
11510#endif
11511
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011512static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011513{
Radim Krčmářb4a2d312014-08-21 18:08:08 +020011514 if (ple_gap)
11515 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011516}
11517
Kai Huang843e4332015-01-28 10:54:28 +080011518static void vmx_slot_enable_log_dirty(struct kvm *kvm,
11519 struct kvm_memory_slot *slot)
11520{
11521 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
11522 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
11523}
11524
11525static void vmx_slot_disable_log_dirty(struct kvm *kvm,
11526 struct kvm_memory_slot *slot)
11527{
11528 kvm_mmu_slot_set_dirty(kvm, slot);
11529}
11530
11531static void vmx_flush_log_dirty(struct kvm *kvm)
11532{
11533 kvm_flush_pml_buffers(kvm);
11534}
11535
Bandan Dasc5f983f2017-05-05 15:25:14 -040011536static int vmx_write_pml_buffer(struct kvm_vcpu *vcpu)
11537{
11538 struct vmcs12 *vmcs12;
11539 struct vcpu_vmx *vmx = to_vmx(vcpu);
11540 gpa_t gpa;
11541 struct page *page = NULL;
11542 u64 *pml_address;
11543
11544 if (is_guest_mode(vcpu)) {
11545 WARN_ON_ONCE(vmx->nested.pml_full);
11546
11547 /*
11548 * Check if PML is enabled for the nested guest.
11549 * Whether eptp bit 6 is set is already checked
11550 * as part of A/D emulation.
11551 */
11552 vmcs12 = get_vmcs12(vcpu);
11553 if (!nested_cpu_has_pml(vmcs12))
11554 return 0;
11555
Dan Carpenter47698862017-05-10 22:43:17 +030011556 if (vmcs12->guest_pml_index >= PML_ENTITY_NUM) {
Bandan Dasc5f983f2017-05-05 15:25:14 -040011557 vmx->nested.pml_full = true;
11558 return 1;
11559 }
11560
11561 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS) & ~0xFFFull;
11562
David Hildenbrand5e2f30b2017-08-03 18:11:04 +020011563 page = kvm_vcpu_gpa_to_page(vcpu, vmcs12->pml_address);
11564 if (is_error_page(page))
Bandan Dasc5f983f2017-05-05 15:25:14 -040011565 return 0;
11566
11567 pml_address = kmap(page);
11568 pml_address[vmcs12->guest_pml_index--] = gpa;
11569 kunmap(page);
David Hildenbrand53a70da2017-08-03 18:11:05 +020011570 kvm_release_page_clean(page);
Bandan Dasc5f983f2017-05-05 15:25:14 -040011571 }
11572
11573 return 0;
11574}
11575
Kai Huang843e4332015-01-28 10:54:28 +080011576static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
11577 struct kvm_memory_slot *memslot,
11578 gfn_t offset, unsigned long mask)
11579{
11580 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
11581}
11582
Feng Wuefc64402015-09-18 22:29:51 +080011583/*
Feng Wubf9f6ac2015-09-18 22:29:55 +080011584 * This routine does the following things for vCPU which is going
11585 * to be blocked if VT-d PI is enabled.
11586 * - Store the vCPU to the wakeup list, so when interrupts happen
11587 * we can find the right vCPU to wake up.
11588 * - Change the Posted-interrupt descriptor as below:
11589 * 'NDST' <-- vcpu->pre_pcpu
11590 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
11591 * - If 'ON' is set during this process, which means at least one
11592 * interrupt is posted for this vCPU, we cannot block it, in
11593 * this case, return 1, otherwise, return 0.
11594 *
11595 */
Yunhong Jiangbc225122016-06-13 14:19:58 -070011596static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011597{
11598 unsigned long flags;
11599 unsigned int dest;
11600 struct pi_desc old, new;
11601 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
11602
11603 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011604 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11605 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080011606 return 0;
11607
11608 vcpu->pre_pcpu = vcpu->cpu;
11609 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
11610 vcpu->pre_pcpu), flags);
11611 list_add_tail(&vcpu->blocked_vcpu_list,
11612 &per_cpu(blocked_vcpu_on_cpu,
11613 vcpu->pre_pcpu));
11614 spin_unlock_irqrestore(&per_cpu(blocked_vcpu_on_cpu_lock,
11615 vcpu->pre_pcpu), flags);
11616
11617 do {
11618 old.control = new.control = pi_desc->control;
11619
11620 /*
11621 * We should not block the vCPU if
11622 * an interrupt is posted for it.
11623 */
11624 if (pi_test_on(pi_desc) == 1) {
11625 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
11626 vcpu->pre_pcpu), flags);
11627 list_del(&vcpu->blocked_vcpu_list);
11628 spin_unlock_irqrestore(
11629 &per_cpu(blocked_vcpu_on_cpu_lock,
11630 vcpu->pre_pcpu), flags);
11631 vcpu->pre_pcpu = -1;
11632
11633 return 1;
11634 }
11635
11636 WARN((pi_desc->sn == 1),
11637 "Warning: SN field of posted-interrupts "
11638 "is set before blocking\n");
11639
11640 /*
11641 * Since vCPU can be preempted during this process,
11642 * vcpu->cpu could be different with pre_pcpu, we
11643 * need to set pre_pcpu as the destination of wakeup
11644 * notification event, then we can find the right vCPU
11645 * to wakeup in wakeup handler if interrupts happen
11646 * when the vCPU is in blocked state.
11647 */
11648 dest = cpu_physical_id(vcpu->pre_pcpu);
11649
11650 if (x2apic_enabled())
11651 new.ndst = dest;
11652 else
11653 new.ndst = (dest << 8) & 0xFF00;
11654
11655 /* set 'NV' to 'wakeup vector' */
11656 new.nv = POSTED_INTR_WAKEUP_VECTOR;
11657 } while (cmpxchg(&pi_desc->control, old.control,
11658 new.control) != old.control);
11659
11660 return 0;
11661}
11662
Yunhong Jiangbc225122016-06-13 14:19:58 -070011663static int vmx_pre_block(struct kvm_vcpu *vcpu)
11664{
11665 if (pi_pre_block(vcpu))
11666 return 1;
11667
Yunhong Jiang64672c92016-06-13 14:19:59 -070011668 if (kvm_lapic_hv_timer_in_use(vcpu))
11669 kvm_lapic_switch_to_sw_timer(vcpu);
11670
Yunhong Jiangbc225122016-06-13 14:19:58 -070011671 return 0;
11672}
11673
11674static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011675{
11676 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
11677 struct pi_desc old, new;
11678 unsigned int dest;
11679 unsigned long flags;
11680
11681 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011682 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11683 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080011684 return;
11685
11686 do {
11687 old.control = new.control = pi_desc->control;
11688
11689 dest = cpu_physical_id(vcpu->cpu);
11690
11691 if (x2apic_enabled())
11692 new.ndst = dest;
11693 else
11694 new.ndst = (dest << 8) & 0xFF00;
11695
11696 /* Allow posting non-urgent interrupts */
11697 new.sn = 0;
11698
11699 /* set 'NV' to 'notification vector' */
11700 new.nv = POSTED_INTR_VECTOR;
11701 } while (cmpxchg(&pi_desc->control, old.control,
11702 new.control) != old.control);
11703
11704 if(vcpu->pre_pcpu != -1) {
11705 spin_lock_irqsave(
11706 &per_cpu(blocked_vcpu_on_cpu_lock,
11707 vcpu->pre_pcpu), flags);
11708 list_del(&vcpu->blocked_vcpu_list);
11709 spin_unlock_irqrestore(
11710 &per_cpu(blocked_vcpu_on_cpu_lock,
11711 vcpu->pre_pcpu), flags);
11712 vcpu->pre_pcpu = -1;
11713 }
11714}
11715
Yunhong Jiangbc225122016-06-13 14:19:58 -070011716static void vmx_post_block(struct kvm_vcpu *vcpu)
11717{
Yunhong Jiang64672c92016-06-13 14:19:59 -070011718 if (kvm_x86_ops->set_hv_timer)
11719 kvm_lapic_switch_to_hv_timer(vcpu);
11720
Yunhong Jiangbc225122016-06-13 14:19:58 -070011721 pi_post_block(vcpu);
11722}
11723
Feng Wubf9f6ac2015-09-18 22:29:55 +080011724/*
Feng Wuefc64402015-09-18 22:29:51 +080011725 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
11726 *
11727 * @kvm: kvm
11728 * @host_irq: host irq of the interrupt
11729 * @guest_irq: gsi of the interrupt
11730 * @set: set or unset PI
11731 * returns 0 on success, < 0 on failure
11732 */
11733static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
11734 uint32_t guest_irq, bool set)
11735{
11736 struct kvm_kernel_irq_routing_entry *e;
11737 struct kvm_irq_routing_table *irq_rt;
11738 struct kvm_lapic_irq irq;
11739 struct kvm_vcpu *vcpu;
11740 struct vcpu_data vcpu_info;
11741 int idx, ret = -EINVAL;
11742
11743 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011744 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11745 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +080011746 return 0;
11747
11748 idx = srcu_read_lock(&kvm->irq_srcu);
11749 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
11750 BUG_ON(guest_irq >= irq_rt->nr_rt_entries);
11751
11752 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
11753 if (e->type != KVM_IRQ_ROUTING_MSI)
11754 continue;
11755 /*
11756 * VT-d PI cannot support posting multicast/broadcast
11757 * interrupts to a vCPU, we still use interrupt remapping
11758 * for these kind of interrupts.
11759 *
11760 * For lowest-priority interrupts, we only support
11761 * those with single CPU as the destination, e.g. user
11762 * configures the interrupts via /proc/irq or uses
11763 * irqbalance to make the interrupts single-CPU.
11764 *
11765 * We will support full lowest-priority interrupt later.
11766 */
11767
Radim Krčmář371313132016-07-12 22:09:27 +020011768 kvm_set_msi_irq(kvm, e, &irq);
Feng Wu23a1c252016-01-25 16:53:32 +080011769 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
11770 /*
11771 * Make sure the IRTE is in remapped mode if
11772 * we don't handle it in posted mode.
11773 */
11774 ret = irq_set_vcpu_affinity(host_irq, NULL);
11775 if (ret < 0) {
11776 printk(KERN_INFO
11777 "failed to back to remapped mode, irq: %u\n",
11778 host_irq);
11779 goto out;
11780 }
11781
Feng Wuefc64402015-09-18 22:29:51 +080011782 continue;
Feng Wu23a1c252016-01-25 16:53:32 +080011783 }
Feng Wuefc64402015-09-18 22:29:51 +080011784
11785 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
11786 vcpu_info.vector = irq.vector;
11787
Feng Wub6ce9782016-01-25 16:53:35 +080011788 trace_kvm_pi_irte_update(vcpu->vcpu_id, host_irq, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +080011789 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
11790
11791 if (set)
11792 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
11793 else {
11794 /* suppress notification event before unposting */
11795 pi_set_sn(vcpu_to_pi_desc(vcpu));
11796 ret = irq_set_vcpu_affinity(host_irq, NULL);
11797 pi_clear_sn(vcpu_to_pi_desc(vcpu));
11798 }
11799
11800 if (ret < 0) {
11801 printk(KERN_INFO "%s: failed to update PI IRTE\n",
11802 __func__);
11803 goto out;
11804 }
11805 }
11806
11807 ret = 0;
11808out:
11809 srcu_read_unlock(&kvm->irq_srcu, idx);
11810 return ret;
11811}
11812
Ashok Rajc45dcc72016-06-22 14:59:56 +080011813static void vmx_setup_mce(struct kvm_vcpu *vcpu)
11814{
11815 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
11816 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
11817 FEATURE_CONTROL_LMCE;
11818 else
11819 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
11820 ~FEATURE_CONTROL_LMCE;
11821}
11822
Kees Cook404f6aa2016-08-08 16:29:06 -070011823static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080011824 .cpu_has_kvm_support = cpu_has_kvm_support,
11825 .disabled_by_bios = vmx_disabled_by_bios,
11826 .hardware_setup = hardware_setup,
11827 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030011828 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011829 .hardware_enable = hardware_enable,
11830 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080011831 .cpu_has_accelerated_tpr = report_flexpriority,
Paolo Bonzini6d396b52015-04-01 14:25:33 +020011832 .cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011833
11834 .vcpu_create = vmx_create_vcpu,
11835 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030011836 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011837
Avi Kivity04d2cc72007-09-10 18:10:54 +030011838 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011839 .vcpu_load = vmx_vcpu_load,
11840 .vcpu_put = vmx_vcpu_put,
11841
Paolo Bonzinia96036b2015-11-10 11:55:36 +010011842 .update_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011843 .get_msr = vmx_get_msr,
11844 .set_msr = vmx_set_msr,
11845 .get_segment_base = vmx_get_segment_base,
11846 .get_segment = vmx_get_segment,
11847 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020011848 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011849 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020011850 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020011851 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030011852 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011853 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011854 .set_cr3 = vmx_set_cr3,
11855 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011856 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011857 .get_idt = vmx_get_idt,
11858 .set_idt = vmx_set_idt,
11859 .get_gdt = vmx_get_gdt,
11860 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010011861 .get_dr6 = vmx_get_dr6,
11862 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030011863 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010011864 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030011865 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011866 .get_rflags = vmx_get_rflags,
11867 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +080011868
11869 .get_pkru = vmx_get_pkru,
11870
Avi Kivity6aa8b732006-12-10 02:21:36 -080011871 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011872
Avi Kivity6aa8b732006-12-10 02:21:36 -080011873 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020011874 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011875 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040011876 .set_interrupt_shadow = vmx_set_interrupt_shadow,
11877 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020011878 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030011879 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011880 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020011881 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030011882 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020011883 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011884 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010011885 .get_nmi_mask = vmx_get_nmi_mask,
11886 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011887 .enable_nmi_window = enable_nmi_window,
11888 .enable_irq_window = enable_irq_window,
11889 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +080011890 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080011891 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +030011892 .get_enable_apicv = vmx_get_enable_apicv,
11893 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +080011894 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +010011895 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Yang Zhangc7c9c562013-01-25 10:18:51 +080011896 .hwapic_irr_update = vmx_hwapic_irr_update,
11897 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +080011898 .sync_pir_to_irr = vmx_sync_pir_to_irr,
11899 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011900
Izik Eiduscbc94022007-10-25 00:29:55 +020011901 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080011902 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080011903 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030011904
Avi Kivity586f9602010-11-18 13:09:54 +020011905 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020011906
Sheng Yang17cc3932010-01-05 19:02:27 +080011907 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080011908
11909 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080011910
11911 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000011912 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020011913
11914 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080011915
11916 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100011917
11918 .write_tsc_offset = vmx_write_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020011919
11920 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020011921
11922 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080011923 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000011924 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080011925 .xsaves_supported = vmx_xsaves_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011926
11927 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011928
11929 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080011930
11931 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
11932 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
11933 .flush_log_dirty = vmx_flush_log_dirty,
11934 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Bandan Dasc5f983f2017-05-05 15:25:14 -040011935 .write_log_dirty = vmx_write_pml_buffer,
Wei Huang25462f7f2015-06-19 15:45:05 +020011936
Feng Wubf9f6ac2015-09-18 22:29:55 +080011937 .pre_block = vmx_pre_block,
11938 .post_block = vmx_post_block,
11939
Wei Huang25462f7f2015-06-19 15:45:05 +020011940 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +080011941
11942 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -070011943
11944#ifdef CONFIG_X86_64
11945 .set_hv_timer = vmx_set_hv_timer,
11946 .cancel_hv_timer = vmx_cancel_hv_timer,
11947#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +080011948
11949 .setup_mce = vmx_setup_mce,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011950};
11951
11952static int __init vmx_init(void)
11953{
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011954 int r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
11955 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030011956 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011957 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080011958
Dave Young2965faa2015-09-09 15:38:55 -070011959#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011960 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
11961 crash_vmclear_local_loaded_vmcss);
11962#endif
11963
He, Qingfdef3ad2007-04-30 09:45:24 +030011964 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080011965}
11966
11967static void __exit vmx_exit(void)
11968{
Dave Young2965faa2015-09-09 15:38:55 -070011969#ifdef CONFIG_KEXEC_CORE
Monam Agarwal3b63a432014-03-22 12:28:10 +053011970 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011971 synchronize_rcu();
11972#endif
11973
Zhang Xiantaocb498ea2007-11-14 20:39:31 +080011974 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -080011975}
11976
11977module_init(vmx_init)
11978module_exit(vmx_exit)