blob: 6b7cc20efd92a74039eda382c46c6c606ace348c [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Synthesize TLB refill handlers at runtime.
7 *
Ralf Baechle70342282013-01-22 12:59:30 +01008 * Copyright (C) 2004, 2005, 2006, 2008 Thiemo Seufer
9 * Copyright (C) 2005, 2007, 2008, 2009 Maciej W. Rozycki
Ralf Baechle41c594a2006-04-05 09:45:45 +010010 * Copyright (C) 2006 Ralf Baechle (ralf@linux-mips.org)
David Daneyfd062c82009-05-27 17:47:44 -070011 * Copyright (C) 2008, 2009 Cavium Networks, Inc.
Steven J. Hill113c62d2012-07-06 23:56:00 +020012 * Copyright (C) 2011 MIPS Technologies, Inc.
Ralf Baechle41c594a2006-04-05 09:45:45 +010013 *
14 * ... and the days got worse and worse and now you see
15 * I've gone completly out of my mind.
16 *
17 * They're coming to take me a away haha
18 * they're coming to take me a away hoho hihi haha
19 * to the funny farm where code is beautiful all the time ...
20 *
21 * (Condolences to Napoleon XIV)
Linus Torvalds1da177e2005-04-16 15:20:36 -070022 */
23
David Daney95affdd2009-05-20 11:40:59 -070024#include <linux/bug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/kernel.h>
26#include <linux/types.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010027#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/string.h>
David Daney3d8bfdd2010-12-21 14:19:11 -080029#include <linux/cache.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
David Daney3d8bfdd2010-12-21 14:19:11 -080031#include <asm/cacheflush.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020032#include <asm/cpu-type.h>
David Daney3d8bfdd2010-12-21 14:19:11 -080033#include <asm/pgtable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <asm/war.h>
Florian Fainelli3482d712010-01-28 15:21:24 +010035#include <asm/uasm.h>
David Howellsb81947c2012-03-28 18:30:02 +010036#include <asm/setup.h>
Thiemo Seufere30ec452008-01-28 20:05:38 +000037
Paul Gortmakera2d25e62015-04-27 18:47:59 -040038static int mips_xpa_disabled;
Steven J. Hillc5b36782015-02-26 18:16:38 -060039
40static int __init xpa_disable(char *s)
41{
42 mips_xpa_disabled = 1;
43
44 return 1;
45}
46
47__setup("noxpa", xpa_disable);
48
David Daney1ec56322010-04-28 12:16:18 -070049/*
50 * TLB load/store/modify handlers.
51 *
52 * Only the fastpath gets synthesized at runtime, the slowpath for
53 * do_page_fault remains normal asm.
54 */
55extern void tlb_do_page_fault_0(void);
56extern void tlb_do_page_fault_1(void);
57
David Daneybf286072011-07-05 16:34:46 -070058struct work_registers {
59 int r1;
60 int r2;
61 int r3;
62};
63
64struct tlb_reg_save {
65 unsigned long a;
66 unsigned long b;
67} ____cacheline_aligned_in_smp;
68
69static struct tlb_reg_save handler_reg_save[NR_CPUS];
David Daney1ec56322010-04-28 12:16:18 -070070
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010071static inline int r45k_bvahwbug(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070072{
73 /* XXX: We should probe for the presence of this bug, but we don't. */
74 return 0;
75}
76
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010077static inline int r4k_250MHZhwbug(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070078{
79 /* XXX: We should probe for the presence of this bug, but we don't. */
80 return 0;
81}
82
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010083static inline int __maybe_unused bcm1250_m3_war(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070084{
85 return BCM1250_M3_WAR;
86}
87
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010088static inline int __maybe_unused r10000_llsc_war(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070089{
90 return R10000_LLSC_WAR;
91}
92
David Daneycc33ae42010-12-20 15:54:50 -080093static int use_bbit_insns(void)
94{
95 switch (current_cpu_type()) {
96 case CPU_CAVIUM_OCTEON:
97 case CPU_CAVIUM_OCTEON_PLUS:
98 case CPU_CAVIUM_OCTEON2:
David Daney4723b202013-07-29 15:07:03 -070099 case CPU_CAVIUM_OCTEON3:
David Daneycc33ae42010-12-20 15:54:50 -0800100 return 1;
101 default:
102 return 0;
103 }
104}
105
David Daney2c8c53e2010-12-27 18:07:57 -0800106static int use_lwx_insns(void)
107{
108 switch (current_cpu_type()) {
109 case CPU_CAVIUM_OCTEON2:
David Daney4723b202013-07-29 15:07:03 -0700110 case CPU_CAVIUM_OCTEON3:
David Daney2c8c53e2010-12-27 18:07:57 -0800111 return 1;
112 default:
113 return 0;
114 }
115}
116#if defined(CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE) && \
117 CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE > 0
118static bool scratchpad_available(void)
119{
120 return true;
121}
122static int scratchpad_offset(int i)
123{
124 /*
125 * CVMSEG starts at address -32768 and extends for
126 * CAVIUM_OCTEON_CVMSEG_SIZE 128 byte cache lines.
127 */
128 i += 1; /* Kernel use starts at the top and works down. */
129 return CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE * 128 - (8 * i) - 32768;
130}
131#else
132static bool scratchpad_available(void)
133{
134 return false;
135}
136static int scratchpad_offset(int i)
137{
138 BUG();
David Daneye1c87d22011-01-19 15:24:42 -0800139 /* Really unreachable, but evidently some GCC want this. */
140 return 0;
David Daney2c8c53e2010-12-27 18:07:57 -0800141}
142#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143/*
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +0100144 * Found by experiment: At least some revisions of the 4kc throw under
145 * some circumstances a machine check exception, triggered by invalid
146 * values in the index register. Delaying the tlbp instruction until
147 * after the next branch, plus adding an additional nop in front of
148 * tlbwi/tlbwr avoids the invalid index register values. Nobody knows
149 * why; it's not an issue caused by the core RTL.
150 *
151 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000152static int m4kc_tlbp_war(void)
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +0100153{
154 return (current_cpu_data.processor_id & 0xffff00) ==
155 (PRID_COMP_MIPS | PRID_IMP_4KC);
156}
157
Thiemo Seufere30ec452008-01-28 20:05:38 +0000158/* Handle labels (which must be positive integers). */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159enum label_id {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000160 label_second_part = 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161 label_leave,
162 label_vmalloc,
163 label_vmalloc_done,
Ralf Baechle02a54172012-10-13 22:46:26 +0200164 label_tlbw_hazard_0,
165 label_split = label_tlbw_hazard_0 + 8,
David Daney6dd93442010-02-10 15:12:47 -0800166 label_tlbl_goaround1,
167 label_tlbl_goaround2,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168 label_nopage_tlbl,
169 label_nopage_tlbs,
170 label_nopage_tlbm,
171 label_smp_pgtable_change,
172 label_r3000_write_probe_fail,
David Daney1ec56322010-04-28 12:16:18 -0700173 label_large_segbits_fault,
David Daneyaa1762f2012-10-17 00:48:10 +0200174#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -0700175 label_tlb_huge_update,
176#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177};
178
Thiemo Seufere30ec452008-01-28 20:05:38 +0000179UASM_L_LA(_second_part)
180UASM_L_LA(_leave)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000181UASM_L_LA(_vmalloc)
182UASM_L_LA(_vmalloc_done)
Ralf Baechle02a54172012-10-13 22:46:26 +0200183/* _tlbw_hazard_x is handled differently. */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000184UASM_L_LA(_split)
David Daney6dd93442010-02-10 15:12:47 -0800185UASM_L_LA(_tlbl_goaround1)
186UASM_L_LA(_tlbl_goaround2)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000187UASM_L_LA(_nopage_tlbl)
188UASM_L_LA(_nopage_tlbs)
189UASM_L_LA(_nopage_tlbm)
190UASM_L_LA(_smp_pgtable_change)
191UASM_L_LA(_r3000_write_probe_fail)
David Daney1ec56322010-04-28 12:16:18 -0700192UASM_L_LA(_large_segbits_fault)
David Daneyaa1762f2012-10-17 00:48:10 +0200193#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -0700194UASM_L_LA(_tlb_huge_update)
195#endif
Atsushi Nemoto656be922006-10-26 00:08:31 +0900196
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000197static int hazard_instance;
Ralf Baechle02a54172012-10-13 22:46:26 +0200198
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000199static void uasm_bgezl_hazard(u32 **p, struct uasm_reloc **r, int instance)
Ralf Baechle02a54172012-10-13 22:46:26 +0200200{
201 switch (instance) {
202 case 0 ... 7:
203 uasm_il_bgezl(p, r, 0, label_tlbw_hazard_0 + instance);
204 return;
205 default:
206 BUG();
207 }
208}
209
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000210static void uasm_bgezl_label(struct uasm_label **l, u32 **p, int instance)
Ralf Baechle02a54172012-10-13 22:46:26 +0200211{
212 switch (instance) {
213 case 0 ... 7:
214 uasm_build_label(l, *p, label_tlbw_hazard_0 + instance);
215 break;
216 default:
217 BUG();
218 }
219}
220
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200221/*
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200222 * pgtable bits are assigned dynamically depending on processor feature
223 * and statically based on kernel configuration. This spits out the actual
Ralf Baechle70342282013-01-22 12:59:30 +0100224 * values the kernel is using. Required to make sense from disassembled
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200225 * TLB exception handlers.
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200226 */
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200227static void output_pgtable_bits_defines(void)
228{
229#define pr_define(fmt, ...) \
230 pr_debug("#define " fmt, ##__VA_ARGS__)
231
232 pr_debug("#include <asm/asm.h>\n");
233 pr_debug("#include <asm/regdef.h>\n");
234 pr_debug("\n");
235
236 pr_define("_PAGE_PRESENT_SHIFT %d\n", _PAGE_PRESENT_SHIFT);
237 pr_define("_PAGE_READ_SHIFT %d\n", _PAGE_READ_SHIFT);
238 pr_define("_PAGE_WRITE_SHIFT %d\n", _PAGE_WRITE_SHIFT);
239 pr_define("_PAGE_ACCESSED_SHIFT %d\n", _PAGE_ACCESSED_SHIFT);
240 pr_define("_PAGE_MODIFIED_SHIFT %d\n", _PAGE_MODIFIED_SHIFT);
Ralf Baechle970d0322012-10-18 13:54:15 +0200241#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200242 pr_define("_PAGE_HUGE_SHIFT %d\n", _PAGE_HUGE_SHIFT);
Ralf Baechle970d0322012-10-18 13:54:15 +0200243 pr_define("_PAGE_SPLITTING_SHIFT %d\n", _PAGE_SPLITTING_SHIFT);
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200244#endif
Steven J. Hillbe0c37c2015-02-26 18:16:37 -0600245#ifdef CONFIG_CPU_MIPSR2
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200246 if (cpu_has_rixi) {
247#ifdef _PAGE_NO_EXEC_SHIFT
248 pr_define("_PAGE_NO_EXEC_SHIFT %d\n", _PAGE_NO_EXEC_SHIFT);
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200249 pr_define("_PAGE_NO_READ_SHIFT %d\n", _PAGE_NO_READ_SHIFT);
250#endif
251 }
Steven J. Hillbe0c37c2015-02-26 18:16:37 -0600252#endif
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200253 pr_define("_PAGE_GLOBAL_SHIFT %d\n", _PAGE_GLOBAL_SHIFT);
254 pr_define("_PAGE_VALID_SHIFT %d\n", _PAGE_VALID_SHIFT);
255 pr_define("_PAGE_DIRTY_SHIFT %d\n", _PAGE_DIRTY_SHIFT);
256 pr_define("_PFN_SHIFT %d\n", _PFN_SHIFT);
257 pr_debug("\n");
258}
259
260static inline void dump_handler(const char *symbol, const u32 *handler, int count)
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200261{
262 int i;
263
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200264 pr_debug("LEAF(%s)\n", symbol);
265
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200266 pr_debug("\t.set push\n");
267 pr_debug("\t.set noreorder\n");
268
269 for (i = 0; i < count; i++)
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200270 pr_debug("\t.word\t0x%08x\t\t# %p\n", handler[i], &handler[i]);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200271
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200272 pr_debug("\t.set\tpop\n");
273
274 pr_debug("\tEND(%s)\n", symbol);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200275}
276
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277/* The only general purpose registers allowed in TLB handlers. */
278#define K0 26
279#define K1 27
280
281/* Some CP0 registers */
Ralf Baechle41c594a2006-04-05 09:45:45 +0100282#define C0_INDEX 0, 0
283#define C0_ENTRYLO0 2, 0
284#define C0_TCBIND 2, 2
285#define C0_ENTRYLO1 3, 0
286#define C0_CONTEXT 4, 0
David Daneyfd062c82009-05-27 17:47:44 -0700287#define C0_PAGEMASK 5, 0
Ralf Baechle41c594a2006-04-05 09:45:45 +0100288#define C0_BADVADDR 8, 0
289#define C0_ENTRYHI 10, 0
290#define C0_EPC 14, 0
291#define C0_XCONTEXT 20, 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292
Ralf Baechle875d43e2005-09-03 15:56:16 -0700293#ifdef CONFIG_64BIT
Thiemo Seufere30ec452008-01-28 20:05:38 +0000294# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_XCONTEXT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000296# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_CONTEXT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297#endif
298
299/* The worst case length of the handler is around 18 instructions for
300 * R3000-style TLBs and up to 63 instructions for R4000-style TLBs.
301 * Maximum space available is 32 instructions for R3000 and 64
302 * instructions for R4000.
303 *
304 * We deliberately chose a buffer size of 128, so we won't scribble
305 * over anything important on overflow before we panic.
306 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000307static u32 tlb_handler[128];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308
309/* simply assume worst case size for labels and relocs */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000310static struct uasm_label labels[128];
311static struct uasm_reloc relocs[128];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000313static int check_for_high_segbits;
Paul Burton00bf1c62015-09-22 11:42:52 -0700314static bool fill_includes_sw_bits;
David Daney3d8bfdd2010-12-21 14:19:11 -0800315
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000316static unsigned int kscratch_used_mask;
David Daney3d8bfdd2010-12-21 14:19:11 -0800317
Jayachandran C7777b932013-06-11 14:41:35 +0000318static inline int __maybe_unused c0_kscratch(void)
319{
320 switch (current_cpu_type()) {
321 case CPU_XLP:
322 case CPU_XLR:
323 return 22;
324 default:
325 return 31;
326 }
327}
328
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000329static int allocate_kscratch(void)
David Daney3d8bfdd2010-12-21 14:19:11 -0800330{
331 int r;
332 unsigned int a = cpu_data[0].kscratch_mask & ~kscratch_used_mask;
333
334 r = ffs(a);
335
336 if (r == 0)
337 return -1;
338
339 r--; /* make it zero based */
340
341 kscratch_used_mask |= (1 << r);
342
343 return r;
344}
345
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000346static int scratch_reg;
347static int pgd_reg;
David Daney2c8c53e2010-12-27 18:07:57 -0800348enum vmalloc64_mode {not_refill, refill_scratch, refill_noscratch};
David Daney3d8bfdd2010-12-21 14:19:11 -0800349
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000350static struct work_registers build_get_work_registers(u32 **p)
David Daneybf286072011-07-05 16:34:46 -0700351{
352 struct work_registers r;
353
Jayachandran C0e6ecc12013-06-11 14:41:36 +0000354 if (scratch_reg >= 0) {
David Daneybf286072011-07-05 16:34:46 -0700355 /* Save in CPU local C0_KScratch? */
Jayachandran C7777b932013-06-11 14:41:35 +0000356 UASM_i_MTC0(p, 1, c0_kscratch(), scratch_reg);
David Daneybf286072011-07-05 16:34:46 -0700357 r.r1 = K0;
358 r.r2 = K1;
359 r.r3 = 1;
360 return r;
361 }
362
363 if (num_possible_cpus() > 1) {
David Daneybf286072011-07-05 16:34:46 -0700364 /* Get smp_processor_id */
Jayachandran Cc2377a42013-08-11 17:10:16 +0530365 UASM_i_CPUID_MFC0(p, K0, SMP_CPUID_REG);
366 UASM_i_SRL_SAFE(p, K0, K0, SMP_CPUID_REGSHIFT);
David Daneybf286072011-07-05 16:34:46 -0700367
368 /* handler_reg_save index in K0 */
369 UASM_i_SLL(p, K0, K0, ilog2(sizeof(struct tlb_reg_save)));
370
371 UASM_i_LA(p, K1, (long)&handler_reg_save);
372 UASM_i_ADDU(p, K0, K0, K1);
373 } else {
374 UASM_i_LA(p, K0, (long)&handler_reg_save);
375 }
376 /* K0 now points to save area, save $1 and $2 */
377 UASM_i_SW(p, 1, offsetof(struct tlb_reg_save, a), K0);
378 UASM_i_SW(p, 2, offsetof(struct tlb_reg_save, b), K0);
379
380 r.r1 = K1;
381 r.r2 = 1;
382 r.r3 = 2;
383 return r;
384}
385
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000386static void build_restore_work_registers(u32 **p)
David Daneybf286072011-07-05 16:34:46 -0700387{
Jayachandran C0e6ecc12013-06-11 14:41:36 +0000388 if (scratch_reg >= 0) {
Jayachandran C7777b932013-06-11 14:41:35 +0000389 UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
David Daneybf286072011-07-05 16:34:46 -0700390 return;
391 }
392 /* K0 already points to save area, restore $1 and $2 */
393 UASM_i_LW(p, 1, offsetof(struct tlb_reg_save, a), K0);
394 UASM_i_LW(p, 2, offsetof(struct tlb_reg_save, b), K0);
395}
396
David Daney2c8c53e2010-12-27 18:07:57 -0800397#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
398
David Daney826222842009-10-14 12:16:56 -0700399/*
400 * CONFIG_MIPS_PGD_C0_CONTEXT implies 64 bit and lack of pgd_current,
401 * we cannot do r3000 under these circumstances.
David Daney3d8bfdd2010-12-21 14:19:11 -0800402 *
403 * Declare pgd_current here instead of including mmu_context.h to avoid type
404 * conflicts for tlbmiss_handler_setup_pgd
David Daney826222842009-10-14 12:16:56 -0700405 */
David Daney3d8bfdd2010-12-21 14:19:11 -0800406extern unsigned long pgd_current[];
David Daney826222842009-10-14 12:16:56 -0700407
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408/*
409 * The R3000 TLB handler is simple.
410 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000411static void build_r3000_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412{
413 long pgdc = (long)pgd_current;
414 u32 *p;
415
416 memset(tlb_handler, 0, sizeof(tlb_handler));
417 p = tlb_handler;
418
Thiemo Seufere30ec452008-01-28 20:05:38 +0000419 uasm_i_mfc0(&p, K0, C0_BADVADDR);
420 uasm_i_lui(&p, K1, uasm_rel_hi(pgdc)); /* cp0 delay */
421 uasm_i_lw(&p, K1, uasm_rel_lo(pgdc), K1);
422 uasm_i_srl(&p, K0, K0, 22); /* load delay */
423 uasm_i_sll(&p, K0, K0, 2);
424 uasm_i_addu(&p, K1, K1, K0);
425 uasm_i_mfc0(&p, K0, C0_CONTEXT);
426 uasm_i_lw(&p, K1, 0, K1); /* cp0 delay */
427 uasm_i_andi(&p, K0, K0, 0xffc); /* load delay */
428 uasm_i_addu(&p, K1, K1, K0);
429 uasm_i_lw(&p, K0, 0, K1);
430 uasm_i_nop(&p); /* load delay */
431 uasm_i_mtc0(&p, K0, C0_ENTRYLO0);
432 uasm_i_mfc0(&p, K1, C0_EPC); /* cp0 delay */
433 uasm_i_tlbwr(&p); /* cp0 delay */
434 uasm_i_jr(&p, K1);
435 uasm_i_rfe(&p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436
437 if (p > tlb_handler + 32)
438 panic("TLB refill handler space exceeded");
439
Thiemo Seufere30ec452008-01-28 20:05:38 +0000440 pr_debug("Wrote TLB refill handler (%u instructions).\n",
441 (unsigned int)(p - tlb_handler));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442
Ralf Baechle91b05e62006-03-29 18:53:00 +0100443 memcpy((void *)ebase, tlb_handler, 0x80);
Leonid Yegoshin10620802014-07-11 15:18:05 -0700444 local_flush_icache_range(ebase, ebase + 0x80);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200445
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200446 dump_handler("r3000_tlb_refill", (u32 *)ebase, 32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447}
David Daney826222842009-10-14 12:16:56 -0700448#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449
450/*
451 * The R4000 TLB handler is much more complicated. We have two
452 * consecutive handler areas with 32 instructions space each.
453 * Since they aren't used at the same time, we can overflow in the
454 * other one.To keep things simple, we first assume linear space,
455 * then we relocate it to the final handler layout as needed.
456 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000457static u32 final_handler[64];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458
459/*
460 * Hazards
461 *
462 * From the IDT errata for the QED RM5230 (Nevada), processor revision 1.0:
463 * 2. A timing hazard exists for the TLBP instruction.
464 *
Ralf Baechle70342282013-01-22 12:59:30 +0100465 * stalling_instruction
466 * TLBP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467 *
468 * The JTLB is being read for the TLBP throughout the stall generated by the
469 * previous instruction. This is not really correct as the stalling instruction
470 * can modify the address used to access the JTLB. The failure symptom is that
471 * the TLBP instruction will use an address created for the stalling instruction
472 * and not the address held in C0_ENHI and thus report the wrong results.
473 *
474 * The software work-around is to not allow the instruction preceding the TLBP
475 * to stall - make it an NOP or some other instruction guaranteed not to stall.
476 *
Ralf Baechle70342282013-01-22 12:59:30 +0100477 * Errata 2 will not be fixed. This errata is also on the R5000.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478 *
479 * As if we MIPS hackers wouldn't know how to nop pipelines happy ...
480 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000481static void __maybe_unused build_tlb_probe_entry(u32 **p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482{
Ralf Baechle10cc3522007-10-11 23:46:15 +0100483 switch (current_cpu_type()) {
Thomas Bogendoerfer326e2e12008-05-12 13:55:42 +0200484 /* Found by experiment: R4600 v2.0/R4700 needs this, too. */
Thiemo Seuferf5b4d952005-09-09 17:11:50 +0000485 case CPU_R4600:
Thomas Bogendoerfer326e2e12008-05-12 13:55:42 +0200486 case CPU_R4700:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487 case CPU_R5000:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000489 uasm_i_nop(p);
490 uasm_i_tlbp(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 break;
492
493 default:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000494 uasm_i_tlbp(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495 break;
496 }
497}
498
499/*
500 * Write random or indexed TLB entry, and care about the hazards from
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300501 * the preceding mtc0 and for the following eret.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 */
503enum tlb_write_entry { tlb_random, tlb_indexed };
504
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000505static void build_tlb_write_entry(u32 **p, struct uasm_label **l,
506 struct uasm_reloc **r,
507 enum tlb_write_entry wmode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508{
509 void(*tlbw)(u32 **) = NULL;
510
511 switch (wmode) {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000512 case tlb_random: tlbw = uasm_i_tlbwr; break;
513 case tlb_indexed: tlbw = uasm_i_tlbwi; break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514 }
515
Ralf Baechle9eaffa82015-03-25 13:18:27 +0100516 if (cpu_has_mips_r2_r6) {
517 if (cpu_has_mips_r2_exec_hazard)
David Daney41f0e4d2009-05-12 12:41:53 -0700518 uasm_i_ehb(p);
Ralf Baechle161548b2008-01-29 10:14:54 +0000519 tlbw(p);
520 return;
521 }
522
Ralf Baechle10cc3522007-10-11 23:46:15 +0100523 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 case CPU_R4000PC:
525 case CPU_R4000SC:
526 case CPU_R4000MC:
527 case CPU_R4400PC:
528 case CPU_R4400SC:
529 case CPU_R4400MC:
530 /*
531 * This branch uses up a mtc0 hazard nop slot and saves
532 * two nops after the tlbw instruction.
533 */
Ralf Baechle02a54172012-10-13 22:46:26 +0200534 uasm_bgezl_hazard(p, r, hazard_instance);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 tlbw(p);
Ralf Baechle02a54172012-10-13 22:46:26 +0200536 uasm_bgezl_label(l, p, hazard_instance);
537 hazard_instance++;
Thiemo Seufere30ec452008-01-28 20:05:38 +0000538 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539 break;
540
541 case CPU_R4600:
542 case CPU_R4700:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000543 uasm_i_nop(p);
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000544 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000545 uasm_i_nop(p);
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000546 break;
547
Ralf Baechle359187d2012-10-16 22:13:06 +0200548 case CPU_R5000:
Ralf Baechle359187d2012-10-16 22:13:06 +0200549 case CPU_NEVADA:
550 uasm_i_nop(p); /* QED specifies 2 nops hazard */
551 uasm_i_nop(p); /* QED specifies 2 nops hazard */
552 tlbw(p);
553 break;
554
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000555 case CPU_R4300:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556 case CPU_5KC:
557 case CPU_TX49XX:
Pete Popovbdf21b12005-07-14 17:47:57 +0000558 case CPU_PR4450:
Jayachandran Cefa0f812011-05-07 01:36:21 +0530559 case CPU_XLR:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000560 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 tlbw(p);
562 break;
563
564 case CPU_R10000:
565 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -0400566 case CPU_R14000:
Joshua Kinard30577392015-01-21 07:59:45 -0500567 case CPU_R16000:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568 case CPU_4KC:
Thomas Bogendoerferb1ec4c82008-03-26 16:42:54 +0100569 case CPU_4KEC:
Steven J. Hill113c62d2012-07-06 23:56:00 +0200570 case CPU_M14KC:
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000571 case CPU_M14KEC:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572 case CPU_SB1:
Andrew Isaacson93ce2f522005-10-19 23:56:20 -0700573 case CPU_SB1A:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574 case CPU_4KSC:
575 case CPU_20KC:
576 case CPU_25KF:
Kevin Cernekee602977b2010-10-16 14:22:30 -0700577 case CPU_BMIPS32:
578 case CPU_BMIPS3300:
579 case CPU_BMIPS4350:
580 case CPU_BMIPS4380:
581 case CPU_BMIPS5000:
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800582 case CPU_LOONGSON2:
Huacai Chenc579d312014-03-21 18:44:00 +0800583 case CPU_LOONGSON3:
Shinya Kuribayashia644b272009-03-03 18:05:51 +0900584 case CPU_R5500:
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +0100585 if (m4kc_tlbp_war())
Thiemo Seufere30ec452008-01-28 20:05:38 +0000586 uasm_i_nop(p);
Manuel Lauss2f794d02009-03-25 17:49:30 +0100587 case CPU_ALCHEMY:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588 tlbw(p);
589 break;
590
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591 case CPU_RM7000:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000592 uasm_i_nop(p);
593 uasm_i_nop(p);
594 uasm_i_nop(p);
595 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596 tlbw(p);
597 break;
598
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 case CPU_VR4111:
600 case CPU_VR4121:
601 case CPU_VR4122:
602 case CPU_VR4181:
603 case CPU_VR4181A:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000604 uasm_i_nop(p);
605 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000607 uasm_i_nop(p);
608 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609 break;
610
611 case CPU_VR4131:
612 case CPU_VR4133:
Ralf Baechle7623deb2005-08-29 16:49:55 +0000613 case CPU_R5432:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000614 uasm_i_nop(p);
615 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616 tlbw(p);
617 break;
618
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +0000619 case CPU_JZRISC:
620 tlbw(p);
621 uasm_i_nop(p);
622 break;
623
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 default:
625 panic("No TLB refill handler yet (CPU type: %d)",
Wu Zhangjind7b12052010-12-26 04:42:37 +0800626 current_cpu_type());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627 break;
628 }
629}
630
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000631static __maybe_unused void build_convert_pte_to_entrylo(u32 **p,
632 unsigned int reg)
David Daney6dd93442010-02-10 15:12:47 -0800633{
Paul Burton00bf1c62015-09-22 11:42:52 -0700634 if (cpu_has_rixi && _PAGE_NO_EXEC) {
635 if (fill_includes_sw_bits) {
636 UASM_i_ROTR(p, reg, reg, ilog2(_PAGE_GLOBAL));
637 } else {
638 UASM_i_SRL(p, reg, reg, ilog2(_PAGE_NO_EXEC));
639 UASM_i_ROTR(p, reg, reg,
640 ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
641 }
David Daney6dd93442010-02-10 15:12:47 -0800642 } else {
Ralf Baechle34adb282014-11-22 00:16:48 +0100643#ifdef CONFIG_PHYS_ADDR_T_64BIT
David Daney3be60222010-04-28 12:16:17 -0700644 uasm_i_dsrl_safe(p, reg, reg, ilog2(_PAGE_GLOBAL));
David Daney6dd93442010-02-10 15:12:47 -0800645#else
646 UASM_i_SRL(p, reg, reg, ilog2(_PAGE_GLOBAL));
647#endif
648 }
649}
650
David Daneyaa1762f2012-10-17 00:48:10 +0200651#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daney6dd93442010-02-10 15:12:47 -0800652
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000653static void build_restore_pagemask(u32 **p, struct uasm_reloc **r,
654 unsigned int tmp, enum label_id lid,
655 int restore_scratch)
David Daney6dd93442010-02-10 15:12:47 -0800656{
David Daney2c8c53e2010-12-27 18:07:57 -0800657 if (restore_scratch) {
658 /* Reset default page size */
659 if (PM_DEFAULT_MASK >> 16) {
660 uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
661 uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
662 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
663 uasm_il_b(p, r, lid);
664 } else if (PM_DEFAULT_MASK) {
665 uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
666 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
667 uasm_il_b(p, r, lid);
668 } else {
669 uasm_i_mtc0(p, 0, C0_PAGEMASK);
670 uasm_il_b(p, r, lid);
671 }
Jayachandran C0e6ecc12013-06-11 14:41:36 +0000672 if (scratch_reg >= 0)
Jayachandran C7777b932013-06-11 14:41:35 +0000673 UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -0800674 else
675 UASM_i_LW(p, 1, scratchpad_offset(0), 0);
David Daney6dd93442010-02-10 15:12:47 -0800676 } else {
David Daney2c8c53e2010-12-27 18:07:57 -0800677 /* Reset default page size */
678 if (PM_DEFAULT_MASK >> 16) {
679 uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
680 uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
681 uasm_il_b(p, r, lid);
682 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
683 } else if (PM_DEFAULT_MASK) {
684 uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
685 uasm_il_b(p, r, lid);
686 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
687 } else {
688 uasm_il_b(p, r, lid);
689 uasm_i_mtc0(p, 0, C0_PAGEMASK);
690 }
David Daney6dd93442010-02-10 15:12:47 -0800691 }
692}
693
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000694static void build_huge_tlb_write_entry(u32 **p, struct uasm_label **l,
695 struct uasm_reloc **r,
696 unsigned int tmp,
697 enum tlb_write_entry wmode,
698 int restore_scratch)
David Daneyfd062c82009-05-27 17:47:44 -0700699{
700 /* Set huge page tlb entry size */
701 uasm_i_lui(p, tmp, PM_HUGE_MASK >> 16);
702 uasm_i_ori(p, tmp, tmp, PM_HUGE_MASK & 0xffff);
703 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
704
705 build_tlb_write_entry(p, l, r, wmode);
706
David Daney2c8c53e2010-12-27 18:07:57 -0800707 build_restore_pagemask(p, r, tmp, label_leave, restore_scratch);
David Daneyfd062c82009-05-27 17:47:44 -0700708}
709
710/*
711 * Check if Huge PTE is present, if so then jump to LABEL.
712 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000713static void
David Daneyfd062c82009-05-27 17:47:44 -0700714build_is_huge_pte(u32 **p, struct uasm_reloc **r, unsigned int tmp,
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000715 unsigned int pmd, int lid)
David Daneyfd062c82009-05-27 17:47:44 -0700716{
717 UASM_i_LW(p, tmp, 0, pmd);
David Daneycc33ae42010-12-20 15:54:50 -0800718 if (use_bbit_insns()) {
719 uasm_il_bbit1(p, r, tmp, ilog2(_PAGE_HUGE), lid);
720 } else {
721 uasm_i_andi(p, tmp, tmp, _PAGE_HUGE);
722 uasm_il_bnez(p, r, tmp, lid);
723 }
David Daneyfd062c82009-05-27 17:47:44 -0700724}
725
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000726static void build_huge_update_entries(u32 **p, unsigned int pte,
727 unsigned int tmp)
David Daneyfd062c82009-05-27 17:47:44 -0700728{
729 int small_sequence;
730
731 /*
732 * A huge PTE describes an area the size of the
733 * configured huge page size. This is twice the
734 * of the large TLB entry size we intend to use.
735 * A TLB entry half the size of the configured
736 * huge page size is configured into entrylo0
737 * and entrylo1 to cover the contiguous huge PTE
738 * address space.
739 */
740 small_sequence = (HPAGE_SIZE >> 7) < 0x10000;
741
Ralf Baechle70342282013-01-22 12:59:30 +0100742 /* We can clobber tmp. It isn't used after this.*/
David Daneyfd062c82009-05-27 17:47:44 -0700743 if (!small_sequence)
744 uasm_i_lui(p, tmp, HPAGE_SIZE >> (7 + 16));
745
David Daney6dd93442010-02-10 15:12:47 -0800746 build_convert_pte_to_entrylo(p, pte);
David Daney9b8c3892010-02-10 15:12:44 -0800747 UASM_i_MTC0(p, pte, C0_ENTRYLO0); /* load it */
David Daneyfd062c82009-05-27 17:47:44 -0700748 /* convert to entrylo1 */
749 if (small_sequence)
750 UASM_i_ADDIU(p, pte, pte, HPAGE_SIZE >> 7);
751 else
752 UASM_i_ADDU(p, pte, pte, tmp);
753
David Daney9b8c3892010-02-10 15:12:44 -0800754 UASM_i_MTC0(p, pte, C0_ENTRYLO1); /* load it */
David Daneyfd062c82009-05-27 17:47:44 -0700755}
756
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000757static void build_huge_handler_tail(u32 **p, struct uasm_reloc **r,
758 struct uasm_label **l,
759 unsigned int pte,
760 unsigned int ptr)
David Daneyfd062c82009-05-27 17:47:44 -0700761{
762#ifdef CONFIG_SMP
763 UASM_i_SC(p, pte, 0, ptr);
764 uasm_il_beqz(p, r, pte, label_tlb_huge_update);
765 UASM_i_LW(p, pte, 0, ptr); /* Needed because SC killed our PTE */
766#else
767 UASM_i_SW(p, pte, 0, ptr);
768#endif
769 build_huge_update_entries(p, pte, ptr);
David Daney2c8c53e2010-12-27 18:07:57 -0800770 build_huge_tlb_write_entry(p, l, r, pte, tlb_indexed, 0);
David Daneyfd062c82009-05-27 17:47:44 -0700771}
David Daneyaa1762f2012-10-17 00:48:10 +0200772#endif /* CONFIG_MIPS_HUGE_TLB_SUPPORT */
David Daneyfd062c82009-05-27 17:47:44 -0700773
Ralf Baechle875d43e2005-09-03 15:56:16 -0700774#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775/*
776 * TMP and PTR are scratch.
777 * TMP will be clobbered, PTR will hold the pmd entry.
778 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000779static void
Thiemo Seufere30ec452008-01-28 20:05:38 +0000780build_get_pmde64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781 unsigned int tmp, unsigned int ptr)
782{
David Daney826222842009-10-14 12:16:56 -0700783#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 long pgdc = (long)pgd_current;
David Daney826222842009-10-14 12:16:56 -0700785#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786 /*
787 * The vmalloc handling is not in the hotpath.
788 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000789 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
David Daney1ec56322010-04-28 12:16:18 -0700790
791 if (check_for_high_segbits) {
792 /*
793 * The kernel currently implicitely assumes that the
794 * MIPS SEGBITS parameter for the processor is
795 * (PGDIR_SHIFT+PGDIR_BITS) or less, and will never
796 * allocate virtual addresses outside the maximum
797 * range for SEGBITS = (PGDIR_SHIFT+PGDIR_BITS). But
798 * that doesn't prevent user code from accessing the
799 * higher xuseg addresses. Here, we make sure that
800 * everything but the lower xuseg addresses goes down
801 * the module_alloc/vmalloc path.
802 */
803 uasm_i_dsrl_safe(p, ptr, tmp, PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
804 uasm_il_bnez(p, r, ptr, label_vmalloc);
805 } else {
806 uasm_il_bltz(p, r, tmp, label_vmalloc);
807 }
Thiemo Seufere30ec452008-01-28 20:05:38 +0000808 /* No uasm_i_nop needed here, since the next insn doesn't touch TMP. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809
David Daney3d8bfdd2010-12-21 14:19:11 -0800810 if (pgd_reg != -1) {
811 /* pgd is in pgd_reg */
Jayachandran C7777b932013-06-11 14:41:35 +0000812 UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
David Daney3d8bfdd2010-12-21 14:19:11 -0800813 } else {
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530814#if defined(CONFIG_MIPS_PGD_C0_CONTEXT)
David Daney3d8bfdd2010-12-21 14:19:11 -0800815 /*
816 * &pgd << 11 stored in CONTEXT [23..63].
817 */
818 UASM_i_MFC0(p, ptr, C0_CONTEXT);
819
820 /* Clear lower 23 bits of context. */
821 uasm_i_dins(p, ptr, 0, 0, 23);
822
Ralf Baechle70342282013-01-22 12:59:30 +0100823 /* 1 0 1 0 1 << 6 xkphys cached */
David Daney3d8bfdd2010-12-21 14:19:11 -0800824 uasm_i_ori(p, ptr, ptr, 0x540);
825 uasm_i_drotr(p, ptr, ptr, 11);
David Daney826222842009-10-14 12:16:56 -0700826#elif defined(CONFIG_SMP)
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530827 UASM_i_CPUID_MFC0(p, ptr, SMP_CPUID_REG);
828 uasm_i_dsrl_safe(p, ptr, ptr, SMP_CPUID_PTRSHIFT);
829 UASM_i_LA_mostly(p, tmp, pgdc);
830 uasm_i_daddu(p, ptr, ptr, tmp);
831 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
832 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833#else
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530834 UASM_i_LA_mostly(p, ptr, pgdc);
835 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836#endif
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530837 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838
Thiemo Seufere30ec452008-01-28 20:05:38 +0000839 uasm_l_vmalloc_done(l, *p);
Ralf Baechle242954b2006-10-24 02:29:01 +0100840
David Daney3be60222010-04-28 12:16:17 -0700841 /* get pgd offset in bytes */
842 uasm_i_dsrl_safe(p, tmp, tmp, PGDIR_SHIFT - 3);
Ralf Baechle242954b2006-10-24 02:29:01 +0100843
Thiemo Seufere30ec452008-01-28 20:05:38 +0000844 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PGD - 1)<<3);
845 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pgd offset */
David Daney325f8a02009-12-04 13:52:36 -0800846#ifndef __PAGETABLE_PMD_FOLDED
Thiemo Seufere30ec452008-01-28 20:05:38 +0000847 uasm_i_dmfc0(p, tmp, C0_BADVADDR); /* get faulting address */
848 uasm_i_ld(p, ptr, 0, ptr); /* get pmd pointer */
David Daney3be60222010-04-28 12:16:17 -0700849 uasm_i_dsrl_safe(p, tmp, tmp, PMD_SHIFT-3); /* get pmd offset in bytes */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000850 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PMD - 1)<<3);
851 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pmd offset */
David Daney325f8a02009-12-04 13:52:36 -0800852#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853}
854
855/*
856 * BVADDR is the faulting address, PTR is scratch.
857 * PTR will hold the pgd for vmalloc.
858 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000859static void
Thiemo Seufere30ec452008-01-28 20:05:38 +0000860build_get_pgd_vmalloc64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
David Daney1ec56322010-04-28 12:16:18 -0700861 unsigned int bvaddr, unsigned int ptr,
862 enum vmalloc64_mode mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863{
864 long swpd = (long)swapper_pg_dir;
David Daney1ec56322010-04-28 12:16:18 -0700865 int single_insn_swpd;
866 int did_vmalloc_branch = 0;
867
868 single_insn_swpd = uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869
Thiemo Seufere30ec452008-01-28 20:05:38 +0000870 uasm_l_vmalloc(l, *p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871
David Daney2c8c53e2010-12-27 18:07:57 -0800872 if (mode != not_refill && check_for_high_segbits) {
David Daney1ec56322010-04-28 12:16:18 -0700873 if (single_insn_swpd) {
874 uasm_il_bltz(p, r, bvaddr, label_vmalloc_done);
875 uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
876 did_vmalloc_branch = 1;
877 /* fall through */
878 } else {
879 uasm_il_bgez(p, r, bvaddr, label_large_segbits_fault);
880 }
881 }
882 if (!did_vmalloc_branch) {
883 if (uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd)) {
884 uasm_il_b(p, r, label_vmalloc_done);
885 uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
886 } else {
887 UASM_i_LA_mostly(p, ptr, swpd);
888 uasm_il_b(p, r, label_vmalloc_done);
889 if (uasm_in_compat_space_p(swpd))
890 uasm_i_addiu(p, ptr, ptr, uasm_rel_lo(swpd));
891 else
892 uasm_i_daddiu(p, ptr, ptr, uasm_rel_lo(swpd));
893 }
894 }
David Daney2c8c53e2010-12-27 18:07:57 -0800895 if (mode != not_refill && check_for_high_segbits) {
David Daney1ec56322010-04-28 12:16:18 -0700896 uasm_l_large_segbits_fault(l, *p);
897 /*
898 * We get here if we are an xsseg address, or if we are
899 * an xuseg address above (PGDIR_SHIFT+PGDIR_BITS) boundary.
900 *
901 * Ignoring xsseg (assume disabled so would generate
902 * (address errors?), the only remaining possibility
903 * is the upper xuseg addresses. On processors with
904 * TLB_SEGBITS <= PGDIR_SHIFT+PGDIR_BITS, these
905 * addresses would have taken an address error. We try
906 * to mimic that here by taking a load/istream page
907 * fault.
908 */
909 UASM_i_LA(p, ptr, (unsigned long)tlb_do_page_fault_0);
910 uasm_i_jr(p, ptr);
David Daney2c8c53e2010-12-27 18:07:57 -0800911
912 if (mode == refill_scratch) {
Jayachandran C0e6ecc12013-06-11 14:41:36 +0000913 if (scratch_reg >= 0)
Jayachandran C7777b932013-06-11 14:41:35 +0000914 UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -0800915 else
916 UASM_i_LW(p, 1, scratchpad_offset(0), 0);
917 } else {
918 uasm_i_nop(p);
919 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920 }
921}
922
Ralf Baechle875d43e2005-09-03 15:56:16 -0700923#else /* !CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924
925/*
926 * TMP and PTR are scratch.
927 * TMP will be clobbered, PTR will hold the pgd entry.
928 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000929static void __maybe_unused
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930build_get_pgde32(u32 **p, unsigned int tmp, unsigned int ptr)
931{
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530932 if (pgd_reg != -1) {
933 /* pgd is in pgd_reg */
934 uasm_i_mfc0(p, ptr, c0_kscratch(), pgd_reg);
935 uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
936 } else {
937 long pgdc = (long)pgd_current;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530939 /* 32 bit SMP has smp_processor_id() stored in CONTEXT. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940#ifdef CONFIG_SMP
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530941 uasm_i_mfc0(p, ptr, SMP_CPUID_REG);
942 UASM_i_LA_mostly(p, tmp, pgdc);
943 uasm_i_srl(p, ptr, ptr, SMP_CPUID_PTRSHIFT);
944 uasm_i_addu(p, ptr, tmp, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945#else
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530946 UASM_i_LA_mostly(p, ptr, pgdc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947#endif
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530948 uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
949 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
950 }
Thiemo Seufere30ec452008-01-28 20:05:38 +0000951 uasm_i_srl(p, tmp, tmp, PGDIR_SHIFT); /* get pgd only bits */
952 uasm_i_sll(p, tmp, tmp, PGD_T_LOG2);
953 uasm_i_addu(p, ptr, ptr, tmp); /* add in pgd offset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954}
955
Ralf Baechle875d43e2005-09-03 15:56:16 -0700956#endif /* !CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000958static void build_adjust_context(u32 **p, unsigned int ctx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959{
Ralf Baechle242954b2006-10-24 02:29:01 +0100960 unsigned int shift = 4 - (PTE_T_LOG2 + 1) + PAGE_SHIFT - 12;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961 unsigned int mask = (PTRS_PER_PTE / 2 - 1) << (PTE_T_LOG2 + 1);
962
Ralf Baechle10cc3522007-10-11 23:46:15 +0100963 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964 case CPU_VR41XX:
965 case CPU_VR4111:
966 case CPU_VR4121:
967 case CPU_VR4122:
968 case CPU_VR4131:
969 case CPU_VR4181:
970 case CPU_VR4181A:
971 case CPU_VR4133:
972 shift += 2;
973 break;
974
975 default:
976 break;
977 }
978
979 if (shift)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000980 UASM_i_SRL(p, ctx, ctx, shift);
981 uasm_i_andi(p, ctx, ctx, mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982}
983
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000984static void build_get_ptep(u32 **p, unsigned int tmp, unsigned int ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985{
986 /*
987 * Bug workaround for the Nevada. It seems as if under certain
988 * circumstances the move from cp0_context might produce a
989 * bogus result when the mfc0 instruction and its consumer are
990 * in a different cacheline or a load instruction, probably any
991 * memory reference, is between them.
992 */
Ralf Baechle10cc3522007-10-11 23:46:15 +0100993 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000995 UASM_i_LW(p, ptr, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996 GET_CONTEXT(p, tmp); /* get context reg */
997 break;
998
999 default:
1000 GET_CONTEXT(p, tmp); /* get context reg */
Thiemo Seufere30ec452008-01-28 20:05:38 +00001001 UASM_i_LW(p, ptr, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002 break;
1003 }
1004
1005 build_adjust_context(p, tmp);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001006 UASM_i_ADDU(p, ptr, ptr, tmp); /* add in offset */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007}
1008
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001009static void build_update_entries(u32 **p, unsigned int tmp, unsigned int ptep)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010{
1011 /*
1012 * 64bit address support (36bit on a 32bit CPU) in a 32bit
1013 * Kernel is a special case. Only a few CPUs use it.
1014 */
Paul Burtonc6765892015-09-22 11:42:50 -07001015 if (config_enabled(CONFIG_PHYS_ADDR_T_64BIT) && !cpu_has_64bits) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016 int pte_off_even = sizeof(pte_t) / 2;
1017 int pte_off_odd = pte_off_even + sizeof(pte_t);
Steven J. Hillc5b36782015-02-26 18:16:38 -06001018#ifdef CONFIG_XPA
1019 const int scratch = 1; /* Our extra working register */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020
Steven J. Hillc5b36782015-02-26 18:16:38 -06001021 uasm_i_addu(p, scratch, 0, ptep);
1022#endif
1023 uasm_i_lw(p, tmp, pte_off_even, ptep); /* even pte */
1024 uasm_i_lw(p, ptep, pte_off_odd, ptep); /* odd pte */
1025 UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL));
1026 UASM_i_ROTR(p, ptep, ptep, ilog2(_PAGE_GLOBAL));
1027 UASM_i_MTC0(p, tmp, C0_ENTRYLO0);
1028 UASM_i_MTC0(p, ptep, C0_ENTRYLO1);
1029#ifdef CONFIG_XPA
1030 uasm_i_lw(p, tmp, 0, scratch);
1031 uasm_i_lw(p, ptep, sizeof(pte_t), scratch);
1032 uasm_i_lui(p, scratch, 0xff);
1033 uasm_i_ori(p, scratch, scratch, 0xffff);
1034 uasm_i_and(p, tmp, scratch, tmp);
1035 uasm_i_and(p, ptep, scratch, ptep);
1036 uasm_i_mthc0(p, tmp, C0_ENTRYLO0);
1037 uasm_i_mthc0(p, ptep, C0_ENTRYLO1);
1038#endif
Paul Burtonc6765892015-09-22 11:42:50 -07001039 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040 }
Paul Burtonc6765892015-09-22 11:42:50 -07001041
Thiemo Seufere30ec452008-01-28 20:05:38 +00001042 UASM_i_LW(p, tmp, 0, ptep); /* get even pte */
1043 UASM_i_LW(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044 if (r45k_bvahwbug())
1045 build_tlb_probe_entry(p);
Paul Burton974a0b62015-09-22 11:42:49 -07001046 build_convert_pte_to_entrylo(p, tmp);
1047 if (r4k_250MHZhwbug())
1048 UASM_i_MTC0(p, 0, C0_ENTRYLO0);
1049 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
1050 build_convert_pte_to_entrylo(p, ptep);
1051 if (r45k_bvahwbug())
1052 uasm_i_mfc0(p, tmp, C0_INDEX);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053 if (r4k_250MHZhwbug())
David Daney9b8c3892010-02-10 15:12:44 -08001054 UASM_i_MTC0(p, 0, C0_ENTRYLO1);
1055 UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056}
1057
David Daney2c8c53e2010-12-27 18:07:57 -08001058struct mips_huge_tlb_info {
1059 int huge_pte;
1060 int restore_scratch;
David Daney9e0f1622014-10-20 15:34:23 -07001061 bool need_reload_pte;
David Daney2c8c53e2010-12-27 18:07:57 -08001062};
1063
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001064static struct mips_huge_tlb_info
David Daney2c8c53e2010-12-27 18:07:57 -08001065build_fast_tlb_refill_handler (u32 **p, struct uasm_label **l,
1066 struct uasm_reloc **r, unsigned int tmp,
Jayachandran C7777b932013-06-11 14:41:35 +00001067 unsigned int ptr, int c0_scratch_reg)
David Daney2c8c53e2010-12-27 18:07:57 -08001068{
1069 struct mips_huge_tlb_info rv;
1070 unsigned int even, odd;
1071 int vmalloc_branch_delay_filled = 0;
1072 const int scratch = 1; /* Our extra working register */
1073
1074 rv.huge_pte = scratch;
1075 rv.restore_scratch = 0;
David Daney9e0f1622014-10-20 15:34:23 -07001076 rv.need_reload_pte = false;
David Daney2c8c53e2010-12-27 18:07:57 -08001077
1078 if (check_for_high_segbits) {
1079 UASM_i_MFC0(p, tmp, C0_BADVADDR);
1080
1081 if (pgd_reg != -1)
Jayachandran C7777b932013-06-11 14:41:35 +00001082 UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001083 else
1084 UASM_i_MFC0(p, ptr, C0_CONTEXT);
1085
Jayachandran C7777b932013-06-11 14:41:35 +00001086 if (c0_scratch_reg >= 0)
1087 UASM_i_MTC0(p, scratch, c0_kscratch(), c0_scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001088 else
1089 UASM_i_SW(p, scratch, scratchpad_offset(0), 0);
1090
1091 uasm_i_dsrl_safe(p, scratch, tmp,
1092 PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
1093 uasm_il_bnez(p, r, scratch, label_vmalloc);
1094
1095 if (pgd_reg == -1) {
1096 vmalloc_branch_delay_filled = 1;
1097 /* Clear lower 23 bits of context. */
1098 uasm_i_dins(p, ptr, 0, 0, 23);
1099 }
1100 } else {
1101 if (pgd_reg != -1)
Jayachandran C7777b932013-06-11 14:41:35 +00001102 UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001103 else
1104 UASM_i_MFC0(p, ptr, C0_CONTEXT);
1105
1106 UASM_i_MFC0(p, tmp, C0_BADVADDR);
1107
Jayachandran C7777b932013-06-11 14:41:35 +00001108 if (c0_scratch_reg >= 0)
1109 UASM_i_MTC0(p, scratch, c0_kscratch(), c0_scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001110 else
1111 UASM_i_SW(p, scratch, scratchpad_offset(0), 0);
1112
1113 if (pgd_reg == -1)
1114 /* Clear lower 23 bits of context. */
1115 uasm_i_dins(p, ptr, 0, 0, 23);
1116
1117 uasm_il_bltz(p, r, tmp, label_vmalloc);
1118 }
1119
1120 if (pgd_reg == -1) {
1121 vmalloc_branch_delay_filled = 1;
Ralf Baechle70342282013-01-22 12:59:30 +01001122 /* 1 0 1 0 1 << 6 xkphys cached */
David Daney2c8c53e2010-12-27 18:07:57 -08001123 uasm_i_ori(p, ptr, ptr, 0x540);
1124 uasm_i_drotr(p, ptr, ptr, 11);
1125 }
1126
1127#ifdef __PAGETABLE_PMD_FOLDED
1128#define LOC_PTEP scratch
1129#else
1130#define LOC_PTEP ptr
1131#endif
1132
1133 if (!vmalloc_branch_delay_filled)
1134 /* get pgd offset in bytes */
1135 uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);
1136
1137 uasm_l_vmalloc_done(l, *p);
1138
1139 /*
Ralf Baechle70342282013-01-22 12:59:30 +01001140 * tmp ptr
1141 * fall-through case = badvaddr *pgd_current
1142 * vmalloc case = badvaddr swapper_pg_dir
David Daney2c8c53e2010-12-27 18:07:57 -08001143 */
1144
1145 if (vmalloc_branch_delay_filled)
1146 /* get pgd offset in bytes */
1147 uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);
1148
1149#ifdef __PAGETABLE_PMD_FOLDED
1150 GET_CONTEXT(p, tmp); /* get context reg */
1151#endif
1152 uasm_i_andi(p, scratch, scratch, (PTRS_PER_PGD - 1) << 3);
1153
1154 if (use_lwx_insns()) {
1155 UASM_i_LWX(p, LOC_PTEP, scratch, ptr);
1156 } else {
1157 uasm_i_daddu(p, ptr, ptr, scratch); /* add in pgd offset */
1158 uasm_i_ld(p, LOC_PTEP, 0, ptr); /* get pmd pointer */
1159 }
1160
1161#ifndef __PAGETABLE_PMD_FOLDED
1162 /* get pmd offset in bytes */
1163 uasm_i_dsrl_safe(p, scratch, tmp, PMD_SHIFT - 3);
1164 uasm_i_andi(p, scratch, scratch, (PTRS_PER_PMD - 1) << 3);
1165 GET_CONTEXT(p, tmp); /* get context reg */
1166
1167 if (use_lwx_insns()) {
1168 UASM_i_LWX(p, scratch, scratch, ptr);
1169 } else {
1170 uasm_i_daddu(p, ptr, ptr, scratch); /* add in pmd offset */
1171 UASM_i_LW(p, scratch, 0, ptr);
1172 }
1173#endif
1174 /* Adjust the context during the load latency. */
1175 build_adjust_context(p, tmp);
1176
David Daneyaa1762f2012-10-17 00:48:10 +02001177#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daney2c8c53e2010-12-27 18:07:57 -08001178 uasm_il_bbit1(p, r, scratch, ilog2(_PAGE_HUGE), label_tlb_huge_update);
1179 /*
1180 * The in the LWX case we don't want to do the load in the
Ralf Baechle70342282013-01-22 12:59:30 +01001181 * delay slot. It cannot issue in the same cycle and may be
David Daney2c8c53e2010-12-27 18:07:57 -08001182 * speculative and unneeded.
1183 */
1184 if (use_lwx_insns())
1185 uasm_i_nop(p);
David Daneyaa1762f2012-10-17 00:48:10 +02001186#endif /* CONFIG_MIPS_HUGE_TLB_SUPPORT */
David Daney2c8c53e2010-12-27 18:07:57 -08001187
1188
1189 /* build_update_entries */
1190 if (use_lwx_insns()) {
1191 even = ptr;
1192 odd = tmp;
1193 UASM_i_LWX(p, even, scratch, tmp);
1194 UASM_i_ADDIU(p, tmp, tmp, sizeof(pte_t));
1195 UASM_i_LWX(p, odd, scratch, tmp);
1196 } else {
1197 UASM_i_ADDU(p, ptr, scratch, tmp); /* add in offset */
1198 even = tmp;
1199 odd = ptr;
1200 UASM_i_LW(p, even, 0, ptr); /* get even pte */
1201 UASM_i_LW(p, odd, sizeof(pte_t), ptr); /* get odd pte */
1202 }
Steven J. Hill05857c62012-09-13 16:51:46 -05001203 if (cpu_has_rixi) {
David Daney748e7872012-08-23 10:02:03 -07001204 uasm_i_drotr(p, even, even, ilog2(_PAGE_GLOBAL));
David Daney2c8c53e2010-12-27 18:07:57 -08001205 UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
David Daney748e7872012-08-23 10:02:03 -07001206 uasm_i_drotr(p, odd, odd, ilog2(_PAGE_GLOBAL));
David Daney2c8c53e2010-12-27 18:07:57 -08001207 } else {
1208 uasm_i_dsrl_safe(p, even, even, ilog2(_PAGE_GLOBAL));
1209 UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
1210 uasm_i_dsrl_safe(p, odd, odd, ilog2(_PAGE_GLOBAL));
1211 }
1212 UASM_i_MTC0(p, odd, C0_ENTRYLO1); /* load it */
1213
Jayachandran C7777b932013-06-11 14:41:35 +00001214 if (c0_scratch_reg >= 0) {
1215 UASM_i_MFC0(p, scratch, c0_kscratch(), c0_scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001216 build_tlb_write_entry(p, l, r, tlb_random);
1217 uasm_l_leave(l, *p);
1218 rv.restore_scratch = 1;
1219 } else if (PAGE_SHIFT == 14 || PAGE_SHIFT == 13) {
1220 build_tlb_write_entry(p, l, r, tlb_random);
1221 uasm_l_leave(l, *p);
1222 UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
1223 } else {
1224 UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
1225 build_tlb_write_entry(p, l, r, tlb_random);
1226 uasm_l_leave(l, *p);
1227 rv.restore_scratch = 1;
1228 }
1229
1230 uasm_i_eret(p); /* return from trap */
1231
1232 return rv;
1233}
1234
David Daneye6f72d32009-05-20 11:40:58 -07001235/*
1236 * For a 64-bit kernel, we are using the 64-bit XTLB refill exception
1237 * because EXL == 0. If we wrap, we can also use the 32 instruction
1238 * slots before the XTLB refill exception handler which belong to the
1239 * unused TLB refill exception.
1240 */
1241#define MIPS64_REFILL_INSNS 32
1242
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001243static void build_r4000_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001244{
1245 u32 *p = tlb_handler;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001246 struct uasm_label *l = labels;
1247 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248 u32 *f;
1249 unsigned int final_len;
Ralf Baechle4a9040f2011-03-29 10:54:54 +02001250 struct mips_huge_tlb_info htlb_info __maybe_unused;
1251 enum vmalloc64_mode vmalloc_mode __maybe_unused;
David Daney18280ed2014-05-28 23:52:13 +02001252
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253 memset(tlb_handler, 0, sizeof(tlb_handler));
1254 memset(labels, 0, sizeof(labels));
1255 memset(relocs, 0, sizeof(relocs));
1256 memset(final_handler, 0, sizeof(final_handler));
1257
David Daney18280ed2014-05-28 23:52:13 +02001258 if (IS_ENABLED(CONFIG_64BIT) && (scratch_reg >= 0 || scratchpad_available()) && use_bbit_insns()) {
David Daney2c8c53e2010-12-27 18:07:57 -08001259 htlb_info = build_fast_tlb_refill_handler(&p, &l, &r, K0, K1,
1260 scratch_reg);
1261 vmalloc_mode = refill_scratch;
1262 } else {
1263 htlb_info.huge_pte = K0;
1264 htlb_info.restore_scratch = 0;
David Daney9e0f1622014-10-20 15:34:23 -07001265 htlb_info.need_reload_pte = true;
David Daney2c8c53e2010-12-27 18:07:57 -08001266 vmalloc_mode = refill_noscratch;
1267 /*
1268 * create the plain linear handler
1269 */
1270 if (bcm1250_m3_war()) {
1271 unsigned int segbits = 44;
1272
1273 uasm_i_dmfc0(&p, K0, C0_BADVADDR);
1274 uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
1275 uasm_i_xor(&p, K0, K0, K1);
1276 uasm_i_dsrl_safe(&p, K1, K0, 62);
1277 uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
1278 uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
1279 uasm_i_or(&p, K0, K0, K1);
1280 uasm_il_bnez(&p, &r, K0, label_leave);
1281 /* No need for uasm_i_nop */
1282 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283
Ralf Baechle875d43e2005-09-03 15:56:16 -07001284#ifdef CONFIG_64BIT
David Daney2c8c53e2010-12-27 18:07:57 -08001285 build_get_pmde64(&p, &l, &r, K0, K1); /* get pmd in K1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286#else
David Daney2c8c53e2010-12-27 18:07:57 -08001287 build_get_pgde32(&p, K0, K1); /* get pgd in K1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001288#endif
1289
David Daneyaa1762f2012-10-17 00:48:10 +02001290#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daney2c8c53e2010-12-27 18:07:57 -08001291 build_is_huge_pte(&p, &r, K0, K1, label_tlb_huge_update);
David Daneyfd062c82009-05-27 17:47:44 -07001292#endif
1293
David Daney2c8c53e2010-12-27 18:07:57 -08001294 build_get_ptep(&p, K0, K1);
1295 build_update_entries(&p, K0, K1);
1296 build_tlb_write_entry(&p, &l, &r, tlb_random);
1297 uasm_l_leave(&l, p);
1298 uasm_i_eret(&p); /* return from trap */
1299 }
David Daneyaa1762f2012-10-17 00:48:10 +02001300#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07001301 uasm_l_tlb_huge_update(&l, p);
David Daney9e0f1622014-10-20 15:34:23 -07001302 if (htlb_info.need_reload_pte)
1303 UASM_i_LW(&p, htlb_info.huge_pte, 0, K1);
David Daney2c8c53e2010-12-27 18:07:57 -08001304 build_huge_update_entries(&p, htlb_info.huge_pte, K1);
1305 build_huge_tlb_write_entry(&p, &l, &r, K0, tlb_random,
1306 htlb_info.restore_scratch);
David Daneyfd062c82009-05-27 17:47:44 -07001307#endif
1308
Ralf Baechle875d43e2005-09-03 15:56:16 -07001309#ifdef CONFIG_64BIT
David Daney2c8c53e2010-12-27 18:07:57 -08001310 build_get_pgd_vmalloc64(&p, &l, &r, K0, K1, vmalloc_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001311#endif
1312
1313 /*
1314 * Overflow check: For the 64bit handler, we need at least one
1315 * free instruction slot for the wrap-around branch. In worst
1316 * case, if the intended insertion point is a delay slot, we
Matt LaPlante4b3f6862006-10-03 22:21:02 +02001317 * need three, with the second nop'ed and the third being
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318 * unused.
1319 */
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001320 switch (boot_cpu_type()) {
1321 default:
1322 if (sizeof(long) == 4) {
1323 case CPU_LOONGSON2:
1324 /* Loongson2 ebase is different than r4k, we have more space */
1325 if ((p - tlb_handler) > 64)
1326 panic("TLB refill handler space exceeded");
1327 /*
1328 * Now fold the handler in the TLB refill handler space.
1329 */
1330 f = final_handler;
1331 /* Simplest case, just copy the handler. */
1332 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
1333 final_len = p - tlb_handler;
1334 break;
1335 } else {
1336 if (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 1)
1337 || (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 3)
1338 && uasm_insn_has_bdelay(relocs,
1339 tlb_handler + MIPS64_REFILL_INSNS - 3)))
1340 panic("TLB refill handler space exceeded");
1341 /*
1342 * Now fold the handler in the TLB refill handler space.
1343 */
1344 f = final_handler + MIPS64_REFILL_INSNS;
1345 if ((p - tlb_handler) <= MIPS64_REFILL_INSNS) {
1346 /* Just copy the handler. */
1347 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
1348 final_len = p - tlb_handler;
1349 } else {
David Daneyaa1762f2012-10-17 00:48:10 +02001350#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001351 const enum label_id ls = label_tlb_huge_update;
David Daney95affdd2009-05-20 11:40:59 -07001352#else
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001353 const enum label_id ls = label_vmalloc;
David Daney95affdd2009-05-20 11:40:59 -07001354#endif
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001355 u32 *split;
1356 int ov = 0;
1357 int i;
David Daney95affdd2009-05-20 11:40:59 -07001358
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001359 for (i = 0; i < ARRAY_SIZE(labels) && labels[i].lab != ls; i++)
1360 ;
1361 BUG_ON(i == ARRAY_SIZE(labels));
1362 split = labels[i].addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001363
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001364 /*
1365 * See if we have overflown one way or the other.
1366 */
1367 if (split > tlb_handler + MIPS64_REFILL_INSNS ||
1368 split < p - MIPS64_REFILL_INSNS)
1369 ov = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001370
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001371 if (ov) {
1372 /*
1373 * Split two instructions before the end. One
1374 * for the branch and one for the instruction
1375 * in the delay slot.
1376 */
1377 split = tlb_handler + MIPS64_REFILL_INSNS - 2;
David Daney95affdd2009-05-20 11:40:59 -07001378
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001379 /*
1380 * If the branch would fall in a delay slot,
1381 * we must back up an additional instruction
1382 * so that it is no longer in a delay slot.
1383 */
1384 if (uasm_insn_has_bdelay(relocs, split - 1))
1385 split--;
1386 }
1387 /* Copy first part of the handler. */
1388 uasm_copy_handler(relocs, labels, tlb_handler, split, f);
1389 f += split - tlb_handler;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001390
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001391 if (ov) {
1392 /* Insert branch. */
1393 uasm_l_split(&l, final_handler);
1394 uasm_il_b(&f, &r, label_split);
1395 if (uasm_insn_has_bdelay(relocs, split))
1396 uasm_i_nop(&f);
1397 else {
1398 uasm_copy_handler(relocs, labels,
1399 split, split + 1, f);
1400 uasm_move_labels(labels, f, f + 1, -1);
1401 f++;
1402 split++;
1403 }
1404 }
1405
1406 /* Copy the rest of the handler. */
1407 uasm_copy_handler(relocs, labels, split, p, final_handler);
1408 final_len = (f - (final_handler + MIPS64_REFILL_INSNS)) +
1409 (p - split);
David Daney95affdd2009-05-20 11:40:59 -07001410 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001411 }
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001412 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001413 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001414
Thiemo Seufere30ec452008-01-28 20:05:38 +00001415 uasm_resolve_relocs(relocs, labels);
1416 pr_debug("Wrote TLB refill handler (%u instructions).\n",
1417 final_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418
Ralf Baechle91b05e62006-03-29 18:53:00 +01001419 memcpy((void *)ebase, final_handler, 0x100);
Leonid Yegoshin10620802014-07-11 15:18:05 -07001420 local_flush_icache_range(ebase, ebase + 0x100);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001421
Ralf Baechlea2c763e2012-10-16 22:20:26 +02001422 dump_handler("r4000_tlb_refill", (u32 *)ebase, 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423}
1424
Jayachandran C6ba045f2013-06-23 17:16:19 +00001425extern u32 handle_tlbl[], handle_tlbl_end[];
1426extern u32 handle_tlbs[], handle_tlbs_end[];
1427extern u32 handle_tlbm[], handle_tlbm_end[];
Steven J. Hill7bb39402014-04-10 14:06:17 -05001428extern u32 tlbmiss_handler_setup_pgd_start[], tlbmiss_handler_setup_pgd[];
1429extern u32 tlbmiss_handler_setup_pgd_end[];
David Daney3d8bfdd2010-12-21 14:19:11 -08001430
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301431static void build_setup_pgd(void)
David Daney3d8bfdd2010-12-21 14:19:11 -08001432{
1433 const int a0 = 4;
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301434 const int __maybe_unused a1 = 5;
1435 const int __maybe_unused a2 = 6;
Steven J. Hill7bb39402014-04-10 14:06:17 -05001436 u32 *p = tlbmiss_handler_setup_pgd_start;
Jayachandran C6ba045f2013-06-23 17:16:19 +00001437 const int tlbmiss_handler_setup_pgd_size =
Steven J. Hill7bb39402014-04-10 14:06:17 -05001438 tlbmiss_handler_setup_pgd_end - tlbmiss_handler_setup_pgd_start;
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301439#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
1440 long pgdc = (long)pgd_current;
1441#endif
David Daney3d8bfdd2010-12-21 14:19:11 -08001442
Jayachandran C6ba045f2013-06-23 17:16:19 +00001443 memset(tlbmiss_handler_setup_pgd, 0, tlbmiss_handler_setup_pgd_size *
1444 sizeof(tlbmiss_handler_setup_pgd[0]));
David Daney3d8bfdd2010-12-21 14:19:11 -08001445 memset(labels, 0, sizeof(labels));
1446 memset(relocs, 0, sizeof(relocs));
David Daney3d8bfdd2010-12-21 14:19:11 -08001447 pgd_reg = allocate_kscratch();
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301448#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
David Daney3d8bfdd2010-12-21 14:19:11 -08001449 if (pgd_reg == -1) {
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301450 struct uasm_label *l = labels;
1451 struct uasm_reloc *r = relocs;
1452
David Daney3d8bfdd2010-12-21 14:19:11 -08001453 /* PGD << 11 in c0_Context */
1454 /*
1455 * If it is a ckseg0 address, convert to a physical
1456 * address. Shifting right by 29 and adding 4 will
1457 * result in zero for these addresses.
1458 *
1459 */
1460 UASM_i_SRA(&p, a1, a0, 29);
1461 UASM_i_ADDIU(&p, a1, a1, 4);
1462 uasm_il_bnez(&p, &r, a1, label_tlbl_goaround1);
1463 uasm_i_nop(&p);
1464 uasm_i_dinsm(&p, a0, 0, 29, 64 - 29);
1465 uasm_l_tlbl_goaround1(&l, p);
1466 UASM_i_SLL(&p, a0, a0, 11);
1467 uasm_i_jr(&p, 31);
1468 UASM_i_MTC0(&p, a0, C0_CONTEXT);
1469 } else {
1470 /* PGD in c0_KScratch */
1471 uasm_i_jr(&p, 31);
Jayachandran C7777b932013-06-11 14:41:35 +00001472 UASM_i_MTC0(&p, a0, c0_kscratch(), pgd_reg);
David Daney3d8bfdd2010-12-21 14:19:11 -08001473 }
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301474#else
1475#ifdef CONFIG_SMP
1476 /* Save PGD to pgd_current[smp_processor_id()] */
1477 UASM_i_CPUID_MFC0(&p, a1, SMP_CPUID_REG);
1478 UASM_i_SRL_SAFE(&p, a1, a1, SMP_CPUID_PTRSHIFT);
1479 UASM_i_LA_mostly(&p, a2, pgdc);
1480 UASM_i_ADDU(&p, a2, a2, a1);
1481 UASM_i_SW(&p, a0, uasm_rel_lo(pgdc), a2);
1482#else
1483 UASM_i_LA_mostly(&p, a2, pgdc);
1484 UASM_i_SW(&p, a0, uasm_rel_lo(pgdc), a2);
1485#endif /* SMP */
1486 uasm_i_jr(&p, 31);
1487
1488 /* if pgd_reg is allocated, save PGD also to scratch register */
1489 if (pgd_reg != -1)
1490 UASM_i_MTC0(&p, a0, c0_kscratch(), pgd_reg);
1491 else
1492 uasm_i_nop(&p);
1493#endif
Jayachandran C6ba045f2013-06-23 17:16:19 +00001494 if (p >= tlbmiss_handler_setup_pgd_end)
1495 panic("tlbmiss_handler_setup_pgd space exceeded");
David Daney3d8bfdd2010-12-21 14:19:11 -08001496
Jayachandran C6ba045f2013-06-23 17:16:19 +00001497 uasm_resolve_relocs(relocs, labels);
1498 pr_debug("Wrote tlbmiss_handler_setup_pgd (%u instructions).\n",
1499 (unsigned int)(p - tlbmiss_handler_setup_pgd));
1500
1501 dump_handler("tlbmiss_handler", tlbmiss_handler_setup_pgd,
1502 tlbmiss_handler_setup_pgd_size);
David Daney3d8bfdd2010-12-21 14:19:11 -08001503}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001504
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001505static void
David Daneybd1437e2009-05-08 15:10:50 -07001506iPTE_LW(u32 **p, unsigned int pte, unsigned int ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507{
1508#ifdef CONFIG_SMP
Ralf Baechle34adb282014-11-22 00:16:48 +01001509# ifdef CONFIG_PHYS_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001511 uasm_i_lld(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512 else
1513# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001514 UASM_i_LL(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515#else
Ralf Baechle34adb282014-11-22 00:16:48 +01001516# ifdef CONFIG_PHYS_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001518 uasm_i_ld(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001519 else
1520# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001521 UASM_i_LW(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522#endif
1523}
1524
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001525static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00001526iPTE_SW(u32 **p, struct uasm_reloc **r, unsigned int pte, unsigned int ptr,
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001527 unsigned int mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528{
Ralf Baechle34adb282014-11-22 00:16:48 +01001529#ifdef CONFIG_PHYS_ADDR_T_64BIT
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001530 unsigned int hwmode = mode & (_PAGE_VALID | _PAGE_DIRTY);
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001531
Steven J. Hillc5b36782015-02-26 18:16:38 -06001532 if (!cpu_has_64bits) {
1533 const int scratch = 1; /* Our extra working register */
1534
1535 uasm_i_lui(p, scratch, (mode >> 16));
1536 uasm_i_or(p, pte, pte, scratch);
1537 } else
1538#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001539 uasm_i_ori(p, pte, pte, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001540#ifdef CONFIG_SMP
Ralf Baechle34adb282014-11-22 00:16:48 +01001541# ifdef CONFIG_PHYS_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001542 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001543 uasm_i_scd(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544 else
1545# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001546 UASM_i_SC(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547
1548 if (r10000_llsc_war())
Thiemo Seufere30ec452008-01-28 20:05:38 +00001549 uasm_il_beqzl(p, r, pte, label_smp_pgtable_change);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550 else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001551 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552
Ralf Baechle34adb282014-11-22 00:16:48 +01001553# ifdef CONFIG_PHYS_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554 if (!cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +00001555 /* no uasm_i_nop needed */
1556 uasm_i_ll(p, pte, sizeof(pte_t) / 2, ptr);
1557 uasm_i_ori(p, pte, pte, hwmode);
1558 uasm_i_sc(p, pte, sizeof(pte_t) / 2, ptr);
1559 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
1560 /* no uasm_i_nop needed */
1561 uasm_i_lw(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001562 } else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001563 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001564# else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001565 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001566# endif
1567#else
Ralf Baechle34adb282014-11-22 00:16:48 +01001568# ifdef CONFIG_PHYS_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001570 uasm_i_sd(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001571 else
1572# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001573 UASM_i_SW(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001574
Ralf Baechle34adb282014-11-22 00:16:48 +01001575# ifdef CONFIG_PHYS_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576 if (!cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +00001577 uasm_i_lw(p, pte, sizeof(pte_t) / 2, ptr);
1578 uasm_i_ori(p, pte, pte, hwmode);
1579 uasm_i_sw(p, pte, sizeof(pte_t) / 2, ptr);
1580 uasm_i_lw(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001581 }
1582# endif
1583#endif
1584}
1585
1586/*
1587 * Check if PTE is present, if not then jump to LABEL. PTR points to
1588 * the page table where this PTE is located, PTE will be re-loaded
1589 * with it's original value.
1590 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001591static void
David Daneybd1437e2009-05-08 15:10:50 -07001592build_pte_present(u32 **p, struct uasm_reloc **r,
David Daneybf286072011-07-05 16:34:46 -07001593 int pte, int ptr, int scratch, enum label_id lid)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594{
David Daneybf286072011-07-05 16:34:46 -07001595 int t = scratch >= 0 ? scratch : pte;
James Hogan8fe49082015-04-27 15:07:18 +01001596 int cur = pte;
David Daneybf286072011-07-05 16:34:46 -07001597
Steven J. Hill05857c62012-09-13 16:51:46 -05001598 if (cpu_has_rixi) {
David Daneycc33ae42010-12-20 15:54:50 -08001599 if (use_bbit_insns()) {
1600 uasm_il_bbit0(p, r, pte, ilog2(_PAGE_PRESENT), lid);
1601 uasm_i_nop(p);
1602 } else {
James Hogan8fe49082015-04-27 15:07:18 +01001603 if (_PAGE_PRESENT_SHIFT) {
1604 uasm_i_srl(p, t, cur, _PAGE_PRESENT_SHIFT);
1605 cur = t;
1606 }
1607 uasm_i_andi(p, t, cur, 1);
David Daneybf286072011-07-05 16:34:46 -07001608 uasm_il_beqz(p, r, t, lid);
1609 if (pte == t)
1610 /* You lose the SMP race :-(*/
1611 iPTE_LW(p, pte, ptr);
David Daneycc33ae42010-12-20 15:54:50 -08001612 }
David Daney6dd93442010-02-10 15:12:47 -08001613 } else {
James Hogan8fe49082015-04-27 15:07:18 +01001614 if (_PAGE_PRESENT_SHIFT) {
1615 uasm_i_srl(p, t, cur, _PAGE_PRESENT_SHIFT);
1616 cur = t;
1617 }
1618 uasm_i_andi(p, t, cur,
James Hogana3ae5652015-04-27 15:07:17 +01001619 (_PAGE_PRESENT | _PAGE_READ) >> _PAGE_PRESENT_SHIFT);
1620 uasm_i_xori(p, t, t,
1621 (_PAGE_PRESENT | _PAGE_READ) >> _PAGE_PRESENT_SHIFT);
David Daneybf286072011-07-05 16:34:46 -07001622 uasm_il_bnez(p, r, t, lid);
1623 if (pte == t)
1624 /* You lose the SMP race :-(*/
1625 iPTE_LW(p, pte, ptr);
David Daney6dd93442010-02-10 15:12:47 -08001626 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627}
1628
1629/* Make PTE valid, store result in PTR. */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001630static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00001631build_make_valid(u32 **p, struct uasm_reloc **r, unsigned int pte,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001632 unsigned int ptr)
1633{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001634 unsigned int mode = _PAGE_VALID | _PAGE_ACCESSED;
1635
1636 iPTE_SW(p, r, pte, ptr, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001637}
1638
1639/*
1640 * Check if PTE can be written to, if not branch to LABEL. Regardless
1641 * restore PTE with value from PTR when done.
1642 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001643static void
David Daneybd1437e2009-05-08 15:10:50 -07001644build_pte_writable(u32 **p, struct uasm_reloc **r,
David Daneybf286072011-07-05 16:34:46 -07001645 unsigned int pte, unsigned int ptr, int scratch,
1646 enum label_id lid)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001647{
David Daneybf286072011-07-05 16:34:46 -07001648 int t = scratch >= 0 ? scratch : pte;
James Hogan8fe49082015-04-27 15:07:18 +01001649 int cur = pte;
David Daneybf286072011-07-05 16:34:46 -07001650
James Hogan8fe49082015-04-27 15:07:18 +01001651 if (_PAGE_PRESENT_SHIFT) {
1652 uasm_i_srl(p, t, cur, _PAGE_PRESENT_SHIFT);
1653 cur = t;
1654 }
1655 uasm_i_andi(p, t, cur,
James Hogana3ae5652015-04-27 15:07:17 +01001656 (_PAGE_PRESENT | _PAGE_WRITE) >> _PAGE_PRESENT_SHIFT);
1657 uasm_i_xori(p, t, t,
1658 (_PAGE_PRESENT | _PAGE_WRITE) >> _PAGE_PRESENT_SHIFT);
David Daneybf286072011-07-05 16:34:46 -07001659 uasm_il_bnez(p, r, t, lid);
1660 if (pte == t)
1661 /* You lose the SMP race :-(*/
David Daneycc33ae42010-12-20 15:54:50 -08001662 iPTE_LW(p, pte, ptr);
David Daneybf286072011-07-05 16:34:46 -07001663 else
1664 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001665}
1666
1667/* Make PTE writable, update software status bits as well, then store
1668 * at PTR.
1669 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001670static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00001671build_make_write(u32 **p, struct uasm_reloc **r, unsigned int pte,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001672 unsigned int ptr)
1673{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001674 unsigned int mode = (_PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID
1675 | _PAGE_DIRTY);
1676
1677 iPTE_SW(p, r, pte, ptr, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678}
1679
1680/*
1681 * Check if PTE can be modified, if not branch to LABEL. Regardless
1682 * restore PTE with value from PTR when done.
1683 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001684static void
David Daneybd1437e2009-05-08 15:10:50 -07001685build_pte_modifiable(u32 **p, struct uasm_reloc **r,
David Daneybf286072011-07-05 16:34:46 -07001686 unsigned int pte, unsigned int ptr, int scratch,
1687 enum label_id lid)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001688{
David Daneycc33ae42010-12-20 15:54:50 -08001689 if (use_bbit_insns()) {
1690 uasm_il_bbit0(p, r, pte, ilog2(_PAGE_WRITE), lid);
1691 uasm_i_nop(p);
1692 } else {
David Daneybf286072011-07-05 16:34:46 -07001693 int t = scratch >= 0 ? scratch : pte;
Steven J. Hillc5b36782015-02-26 18:16:38 -06001694 uasm_i_srl(p, t, pte, _PAGE_WRITE_SHIFT);
1695 uasm_i_andi(p, t, t, 1);
David Daneybf286072011-07-05 16:34:46 -07001696 uasm_il_beqz(p, r, t, lid);
1697 if (pte == t)
1698 /* You lose the SMP race :-(*/
1699 iPTE_LW(p, pte, ptr);
David Daneycc33ae42010-12-20 15:54:50 -08001700 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001701}
1702
David Daney826222842009-10-14 12:16:56 -07001703#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
David Daney3d8bfdd2010-12-21 14:19:11 -08001704
1705
Linus Torvalds1da177e2005-04-16 15:20:36 -07001706/*
1707 * R3000 style TLB load/store/modify handlers.
1708 */
1709
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001710/*
1711 * This places the pte into ENTRYLO0 and writes it with tlbwi.
1712 * Then it returns.
1713 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001714static void
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001715build_r3000_pte_reload_tlbwi(u32 **p, unsigned int pte, unsigned int tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001716{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001717 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
1718 uasm_i_mfc0(p, tmp, C0_EPC); /* cp0 delay */
1719 uasm_i_tlbwi(p);
1720 uasm_i_jr(p, tmp);
1721 uasm_i_rfe(p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001722}
1723
1724/*
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001725 * This places the pte into ENTRYLO0 and writes it with tlbwi
1726 * or tlbwr as appropriate. This is because the index register
1727 * may have the probe fail bit set as a result of a trap on a
1728 * kseg2 access, i.e. without refill. Then it returns.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001729 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001730static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00001731build_r3000_tlb_reload_write(u32 **p, struct uasm_label **l,
1732 struct uasm_reloc **r, unsigned int pte,
1733 unsigned int tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001734{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001735 uasm_i_mfc0(p, tmp, C0_INDEX);
1736 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
1737 uasm_il_bltz(p, r, tmp, label_r3000_write_probe_fail); /* cp0 delay */
1738 uasm_i_mfc0(p, tmp, C0_EPC); /* branch delay */
1739 uasm_i_tlbwi(p); /* cp0 delay */
1740 uasm_i_jr(p, tmp);
1741 uasm_i_rfe(p); /* branch delay */
1742 uasm_l_r3000_write_probe_fail(l, *p);
1743 uasm_i_tlbwr(p); /* cp0 delay */
1744 uasm_i_jr(p, tmp);
1745 uasm_i_rfe(p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001746}
1747
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001748static void
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749build_r3000_tlbchange_handler_head(u32 **p, unsigned int pte,
1750 unsigned int ptr)
1751{
1752 long pgdc = (long)pgd_current;
1753
Thiemo Seufere30ec452008-01-28 20:05:38 +00001754 uasm_i_mfc0(p, pte, C0_BADVADDR);
1755 uasm_i_lui(p, ptr, uasm_rel_hi(pgdc)); /* cp0 delay */
1756 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
1757 uasm_i_srl(p, pte, pte, 22); /* load delay */
1758 uasm_i_sll(p, pte, pte, 2);
1759 uasm_i_addu(p, ptr, ptr, pte);
1760 uasm_i_mfc0(p, pte, C0_CONTEXT);
1761 uasm_i_lw(p, ptr, 0, ptr); /* cp0 delay */
1762 uasm_i_andi(p, pte, pte, 0xffc); /* load delay */
1763 uasm_i_addu(p, ptr, ptr, pte);
1764 uasm_i_lw(p, pte, 0, ptr);
1765 uasm_i_tlbp(p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001766}
1767
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001768static void build_r3000_tlb_load_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769{
1770 u32 *p = handle_tlbl;
Jayachandran C6ba045f2013-06-23 17:16:19 +00001771 const int handle_tlbl_size = handle_tlbl_end - handle_tlbl;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001772 struct uasm_label *l = labels;
1773 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001774
Jayachandran C6ba045f2013-06-23 17:16:19 +00001775 memset(handle_tlbl, 0, handle_tlbl_size * sizeof(handle_tlbl[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001776 memset(labels, 0, sizeof(labels));
1777 memset(relocs, 0, sizeof(relocs));
1778
1779 build_r3000_tlbchange_handler_head(&p, K0, K1);
David Daneybf286072011-07-05 16:34:46 -07001780 build_pte_present(&p, &r, K0, K1, -1, label_nopage_tlbl);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001781 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001782 build_make_valid(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001783 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001784
Thiemo Seufere30ec452008-01-28 20:05:38 +00001785 uasm_l_nopage_tlbl(&l, p);
1786 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
1787 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001788
Jayachandran C6ba045f2013-06-23 17:16:19 +00001789 if (p >= handle_tlbl_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790 panic("TLB load handler fastpath space exceeded");
1791
Thiemo Seufere30ec452008-01-28 20:05:38 +00001792 uasm_resolve_relocs(relocs, labels);
1793 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
1794 (unsigned int)(p - handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001795
Jayachandran C6ba045f2013-06-23 17:16:19 +00001796 dump_handler("r3000_tlb_load", handle_tlbl, handle_tlbl_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001797}
1798
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001799static void build_r3000_tlb_store_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001800{
1801 u32 *p = handle_tlbs;
Jayachandran C6ba045f2013-06-23 17:16:19 +00001802 const int handle_tlbs_size = handle_tlbs_end - handle_tlbs;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001803 struct uasm_label *l = labels;
1804 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001805
Jayachandran C6ba045f2013-06-23 17:16:19 +00001806 memset(handle_tlbs, 0, handle_tlbs_size * sizeof(handle_tlbs[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807 memset(labels, 0, sizeof(labels));
1808 memset(relocs, 0, sizeof(relocs));
1809
1810 build_r3000_tlbchange_handler_head(&p, K0, K1);
David Daneybf286072011-07-05 16:34:46 -07001811 build_pte_writable(&p, &r, K0, K1, -1, label_nopage_tlbs);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001812 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001813 build_make_write(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001814 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001815
Thiemo Seufere30ec452008-01-28 20:05:38 +00001816 uasm_l_nopage_tlbs(&l, p);
1817 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1818 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001819
Tony Wuafc813a2013-07-18 09:45:47 +00001820 if (p >= handle_tlbs_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001821 panic("TLB store handler fastpath space exceeded");
1822
Thiemo Seufere30ec452008-01-28 20:05:38 +00001823 uasm_resolve_relocs(relocs, labels);
1824 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
1825 (unsigned int)(p - handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001826
Jayachandran C6ba045f2013-06-23 17:16:19 +00001827 dump_handler("r3000_tlb_store", handle_tlbs, handle_tlbs_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001828}
1829
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001830static void build_r3000_tlb_modify_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001831{
1832 u32 *p = handle_tlbm;
Jayachandran C6ba045f2013-06-23 17:16:19 +00001833 const int handle_tlbm_size = handle_tlbm_end - handle_tlbm;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001834 struct uasm_label *l = labels;
1835 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001836
Jayachandran C6ba045f2013-06-23 17:16:19 +00001837 memset(handle_tlbm, 0, handle_tlbm_size * sizeof(handle_tlbm[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838 memset(labels, 0, sizeof(labels));
1839 memset(relocs, 0, sizeof(relocs));
1840
1841 build_r3000_tlbchange_handler_head(&p, K0, K1);
Ralf Baechled954ffe2011-08-02 22:52:48 +01001842 build_pte_modifiable(&p, &r, K0, K1, -1, label_nopage_tlbm);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001843 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001844 build_make_write(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001845 build_r3000_pte_reload_tlbwi(&p, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001846
Thiemo Seufere30ec452008-01-28 20:05:38 +00001847 uasm_l_nopage_tlbm(&l, p);
1848 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1849 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850
Jayachandran C6ba045f2013-06-23 17:16:19 +00001851 if (p >= handle_tlbm_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001852 panic("TLB modify handler fastpath space exceeded");
1853
Thiemo Seufere30ec452008-01-28 20:05:38 +00001854 uasm_resolve_relocs(relocs, labels);
1855 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
1856 (unsigned int)(p - handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001857
Jayachandran C6ba045f2013-06-23 17:16:19 +00001858 dump_handler("r3000_tlb_modify", handle_tlbm, handle_tlbm_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001859}
David Daney826222842009-10-14 12:16:56 -07001860#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001861
1862/*
1863 * R4000 style TLB load/store/modify handlers.
1864 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001865static struct work_registers
Thiemo Seufere30ec452008-01-28 20:05:38 +00001866build_r4000_tlbchange_handler_head(u32 **p, struct uasm_label **l,
David Daneybf286072011-07-05 16:34:46 -07001867 struct uasm_reloc **r)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001868{
David Daneybf286072011-07-05 16:34:46 -07001869 struct work_registers wr = build_get_work_registers(p);
1870
Ralf Baechle875d43e2005-09-03 15:56:16 -07001871#ifdef CONFIG_64BIT
David Daneybf286072011-07-05 16:34:46 -07001872 build_get_pmde64(p, l, r, wr.r1, wr.r2); /* get pmd in ptr */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001873#else
David Daneybf286072011-07-05 16:34:46 -07001874 build_get_pgde32(p, wr.r1, wr.r2); /* get pgd in ptr */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001875#endif
1876
David Daneyaa1762f2012-10-17 00:48:10 +02001877#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07001878 /*
1879 * For huge tlb entries, pmd doesn't contain an address but
1880 * instead contains the tlb pte. Check the PAGE_HUGE bit and
1881 * see if we need to jump to huge tlb processing.
1882 */
David Daneybf286072011-07-05 16:34:46 -07001883 build_is_huge_pte(p, r, wr.r1, wr.r2, label_tlb_huge_update);
David Daneyfd062c82009-05-27 17:47:44 -07001884#endif
1885
David Daneybf286072011-07-05 16:34:46 -07001886 UASM_i_MFC0(p, wr.r1, C0_BADVADDR);
1887 UASM_i_LW(p, wr.r2, 0, wr.r2);
1888 UASM_i_SRL(p, wr.r1, wr.r1, PAGE_SHIFT + PTE_ORDER - PTE_T_LOG2);
1889 uasm_i_andi(p, wr.r1, wr.r1, (PTRS_PER_PTE - 1) << PTE_T_LOG2);
1890 UASM_i_ADDU(p, wr.r2, wr.r2, wr.r1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001891
1892#ifdef CONFIG_SMP
Thiemo Seufere30ec452008-01-28 20:05:38 +00001893 uasm_l_smp_pgtable_change(l, *p);
1894#endif
David Daneybf286072011-07-05 16:34:46 -07001895 iPTE_LW(p, wr.r1, wr.r2); /* get even pte */
Leonid Yegoshin070e76c2014-11-27 11:13:08 +00001896 if (!m4kc_tlbp_war()) {
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01001897 build_tlb_probe_entry(p);
Leonid Yegoshin070e76c2014-11-27 11:13:08 +00001898 if (cpu_has_htw) {
1899 /* race condition happens, leaving */
1900 uasm_i_ehb(p);
1901 uasm_i_mfc0(p, wr.r3, C0_INDEX);
1902 uasm_il_bltz(p, r, wr.r3, label_leave);
1903 uasm_i_nop(p);
1904 }
1905 }
David Daneybf286072011-07-05 16:34:46 -07001906 return wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001907}
1908
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001909static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00001910build_r4000_tlbchange_handler_tail(u32 **p, struct uasm_label **l,
1911 struct uasm_reloc **r, unsigned int tmp,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001912 unsigned int ptr)
1913{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001914 uasm_i_ori(p, ptr, ptr, sizeof(pte_t));
1915 uasm_i_xori(p, ptr, ptr, sizeof(pte_t));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001916 build_update_entries(p, tmp, ptr);
1917 build_tlb_write_entry(p, l, r, tlb_indexed);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001918 uasm_l_leave(l, *p);
David Daneybf286072011-07-05 16:34:46 -07001919 build_restore_work_registers(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001920 uasm_i_eret(p); /* return from trap */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001921
Ralf Baechle875d43e2005-09-03 15:56:16 -07001922#ifdef CONFIG_64BIT
David Daney1ec56322010-04-28 12:16:18 -07001923 build_get_pgd_vmalloc64(p, l, r, tmp, ptr, not_refill);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001924#endif
1925}
1926
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001927static void build_r4000_tlb_load_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001928{
1929 u32 *p = handle_tlbl;
Jayachandran C6ba045f2013-06-23 17:16:19 +00001930 const int handle_tlbl_size = handle_tlbl_end - handle_tlbl;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001931 struct uasm_label *l = labels;
1932 struct uasm_reloc *r = relocs;
David Daneybf286072011-07-05 16:34:46 -07001933 struct work_registers wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001934
Jayachandran C6ba045f2013-06-23 17:16:19 +00001935 memset(handle_tlbl, 0, handle_tlbl_size * sizeof(handle_tlbl[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001936 memset(labels, 0, sizeof(labels));
1937 memset(relocs, 0, sizeof(relocs));
1938
1939 if (bcm1250_m3_war()) {
Ralf Baechle3d452852010-03-23 17:56:38 +01001940 unsigned int segbits = 44;
1941
1942 uasm_i_dmfc0(&p, K0, C0_BADVADDR);
1943 uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001944 uasm_i_xor(&p, K0, K0, K1);
David Daney3be60222010-04-28 12:16:17 -07001945 uasm_i_dsrl_safe(&p, K1, K0, 62);
1946 uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
1947 uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
Ralf Baechle3d452852010-03-23 17:56:38 +01001948 uasm_i_or(&p, K0, K0, K1);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001949 uasm_il_bnez(&p, &r, K0, label_leave);
1950 /* No need for uasm_i_nop */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001951 }
1952
David Daneybf286072011-07-05 16:34:46 -07001953 wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
1954 build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01001955 if (m4kc_tlbp_war())
1956 build_tlb_probe_entry(&p);
David Daney6dd93442010-02-10 15:12:47 -08001957
Leonid Yegoshin5890f702014-07-15 14:09:56 +01001958 if (cpu_has_rixi && !cpu_has_rixiex) {
David Daney6dd93442010-02-10 15:12:47 -08001959 /*
1960 * If the page is not _PAGE_VALID, RI or XI could not
1961 * have triggered it. Skip the expensive test..
1962 */
David Daneycc33ae42010-12-20 15:54:50 -08001963 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07001964 uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
David Daneycc33ae42010-12-20 15:54:50 -08001965 label_tlbl_goaround1);
1966 } else {
David Daneybf286072011-07-05 16:34:46 -07001967 uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
1968 uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround1);
David Daneycc33ae42010-12-20 15:54:50 -08001969 }
David Daney6dd93442010-02-10 15:12:47 -08001970 uasm_i_nop(&p);
1971
1972 uasm_i_tlbr(&p);
Ralf Baechle73acc7d2013-06-20 14:56:17 +02001973
1974 switch (current_cpu_type()) {
1975 default:
Leonid Yegoshin77f3ee52014-11-24 15:42:46 +00001976 if (cpu_has_mips_r2_exec_hazard) {
Ralf Baechle73acc7d2013-06-20 14:56:17 +02001977 uasm_i_ehb(&p);
1978
1979 case CPU_CAVIUM_OCTEON:
1980 case CPU_CAVIUM_OCTEON_PLUS:
1981 case CPU_CAVIUM_OCTEON2:
1982 break;
1983 }
1984 }
1985
David Daney6dd93442010-02-10 15:12:47 -08001986 /* Examine entrylo 0 or 1 based on ptr. */
David Daneycc33ae42010-12-20 15:54:50 -08001987 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07001988 uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
David Daneycc33ae42010-12-20 15:54:50 -08001989 } else {
David Daneybf286072011-07-05 16:34:46 -07001990 uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
1991 uasm_i_beqz(&p, wr.r3, 8);
David Daneycc33ae42010-12-20 15:54:50 -08001992 }
David Daneybf286072011-07-05 16:34:46 -07001993 /* load it in the delay slot*/
1994 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
1995 /* load it if ptr is odd */
1996 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
David Daney6dd93442010-02-10 15:12:47 -08001997 /*
David Daneybf286072011-07-05 16:34:46 -07001998 * If the entryLo (now in wr.r3) is valid (bit 1), RI or
David Daney6dd93442010-02-10 15:12:47 -08001999 * XI must have triggered it.
2000 */
David Daneycc33ae42010-12-20 15:54:50 -08002001 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07002002 uasm_il_bbit1(&p, &r, wr.r3, 1, label_nopage_tlbl);
2003 uasm_i_nop(&p);
David Daneycc33ae42010-12-20 15:54:50 -08002004 uasm_l_tlbl_goaround1(&l, p);
2005 } else {
David Daneybf286072011-07-05 16:34:46 -07002006 uasm_i_andi(&p, wr.r3, wr.r3, 2);
2007 uasm_il_bnez(&p, &r, wr.r3, label_nopage_tlbl);
2008 uasm_i_nop(&p);
David Daneycc33ae42010-12-20 15:54:50 -08002009 }
David Daneybf286072011-07-05 16:34:46 -07002010 uasm_l_tlbl_goaround1(&l, p);
David Daney6dd93442010-02-10 15:12:47 -08002011 }
David Daneybf286072011-07-05 16:34:46 -07002012 build_make_valid(&p, &r, wr.r1, wr.r2);
2013 build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002014
David Daneyaa1762f2012-10-17 00:48:10 +02002015#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07002016 /*
2017 * This is the entry point when build_r4000_tlbchange_handler_head
2018 * spots a huge page.
2019 */
2020 uasm_l_tlb_huge_update(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002021 iPTE_LW(&p, wr.r1, wr.r2);
2022 build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
David Daneyfd062c82009-05-27 17:47:44 -07002023 build_tlb_probe_entry(&p);
David Daney6dd93442010-02-10 15:12:47 -08002024
Leonid Yegoshin5890f702014-07-15 14:09:56 +01002025 if (cpu_has_rixi && !cpu_has_rixiex) {
David Daney6dd93442010-02-10 15:12:47 -08002026 /*
2027 * If the page is not _PAGE_VALID, RI or XI could not
2028 * have triggered it. Skip the expensive test..
2029 */
David Daneycc33ae42010-12-20 15:54:50 -08002030 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07002031 uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
David Daneycc33ae42010-12-20 15:54:50 -08002032 label_tlbl_goaround2);
2033 } else {
David Daneybf286072011-07-05 16:34:46 -07002034 uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
2035 uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
David Daneycc33ae42010-12-20 15:54:50 -08002036 }
David Daney6dd93442010-02-10 15:12:47 -08002037 uasm_i_nop(&p);
2038
2039 uasm_i_tlbr(&p);
Ralf Baechle73acc7d2013-06-20 14:56:17 +02002040
2041 switch (current_cpu_type()) {
2042 default:
Leonid Yegoshin77f3ee52014-11-24 15:42:46 +00002043 if (cpu_has_mips_r2_exec_hazard) {
Ralf Baechle73acc7d2013-06-20 14:56:17 +02002044 uasm_i_ehb(&p);
2045
2046 case CPU_CAVIUM_OCTEON:
2047 case CPU_CAVIUM_OCTEON_PLUS:
2048 case CPU_CAVIUM_OCTEON2:
2049 break;
2050 }
2051 }
2052
David Daney6dd93442010-02-10 15:12:47 -08002053 /* Examine entrylo 0 or 1 based on ptr. */
David Daneycc33ae42010-12-20 15:54:50 -08002054 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07002055 uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
David Daneycc33ae42010-12-20 15:54:50 -08002056 } else {
David Daneybf286072011-07-05 16:34:46 -07002057 uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
2058 uasm_i_beqz(&p, wr.r3, 8);
David Daneycc33ae42010-12-20 15:54:50 -08002059 }
David Daneybf286072011-07-05 16:34:46 -07002060 /* load it in the delay slot*/
2061 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
2062 /* load it if ptr is odd */
2063 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
David Daney6dd93442010-02-10 15:12:47 -08002064 /*
David Daneybf286072011-07-05 16:34:46 -07002065 * If the entryLo (now in wr.r3) is valid (bit 1), RI or
David Daney6dd93442010-02-10 15:12:47 -08002066 * XI must have triggered it.
2067 */
David Daneycc33ae42010-12-20 15:54:50 -08002068 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07002069 uasm_il_bbit0(&p, &r, wr.r3, 1, label_tlbl_goaround2);
David Daneycc33ae42010-12-20 15:54:50 -08002070 } else {
David Daneybf286072011-07-05 16:34:46 -07002071 uasm_i_andi(&p, wr.r3, wr.r3, 2);
2072 uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
David Daneycc33ae42010-12-20 15:54:50 -08002073 }
David Daney0f4ccbc2011-09-16 18:06:02 -07002074 if (PM_DEFAULT_MASK == 0)
2075 uasm_i_nop(&p);
David Daney6dd93442010-02-10 15:12:47 -08002076 /*
2077 * We clobbered C0_PAGEMASK, restore it. On the other branch
2078 * it is restored in build_huge_tlb_write_entry.
2079 */
David Daneybf286072011-07-05 16:34:46 -07002080 build_restore_pagemask(&p, &r, wr.r3, label_nopage_tlbl, 0);
David Daney6dd93442010-02-10 15:12:47 -08002081
2082 uasm_l_tlbl_goaround2(&l, p);
2083 }
David Daneybf286072011-07-05 16:34:46 -07002084 uasm_i_ori(&p, wr.r1, wr.r1, (_PAGE_ACCESSED | _PAGE_VALID));
2085 build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
David Daneyfd062c82009-05-27 17:47:44 -07002086#endif
2087
Thiemo Seufere30ec452008-01-28 20:05:38 +00002088 uasm_l_nopage_tlbl(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002089 build_restore_work_registers(&p);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002090#ifdef CONFIG_CPU_MICROMIPS
2091 if ((unsigned long)tlb_do_page_fault_0 & 1) {
2092 uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_0));
2093 uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_0));
2094 uasm_i_jr(&p, K0);
2095 } else
2096#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00002097 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
2098 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002099
Jayachandran C6ba045f2013-06-23 17:16:19 +00002100 if (p >= handle_tlbl_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002101 panic("TLB load handler fastpath space exceeded");
2102
Thiemo Seufere30ec452008-01-28 20:05:38 +00002103 uasm_resolve_relocs(relocs, labels);
2104 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
2105 (unsigned int)(p - handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002106
Jayachandran C6ba045f2013-06-23 17:16:19 +00002107 dump_handler("r4000_tlb_load", handle_tlbl, handle_tlbl_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002108}
2109
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002110static void build_r4000_tlb_store_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002111{
2112 u32 *p = handle_tlbs;
Jayachandran C6ba045f2013-06-23 17:16:19 +00002113 const int handle_tlbs_size = handle_tlbs_end - handle_tlbs;
Thiemo Seufere30ec452008-01-28 20:05:38 +00002114 struct uasm_label *l = labels;
2115 struct uasm_reloc *r = relocs;
David Daneybf286072011-07-05 16:34:46 -07002116 struct work_registers wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002117
Jayachandran C6ba045f2013-06-23 17:16:19 +00002118 memset(handle_tlbs, 0, handle_tlbs_size * sizeof(handle_tlbs[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002119 memset(labels, 0, sizeof(labels));
2120 memset(relocs, 0, sizeof(relocs));
2121
David Daneybf286072011-07-05 16:34:46 -07002122 wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
2123 build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01002124 if (m4kc_tlbp_war())
2125 build_tlb_probe_entry(&p);
David Daneybf286072011-07-05 16:34:46 -07002126 build_make_write(&p, &r, wr.r1, wr.r2);
2127 build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002128
David Daneyaa1762f2012-10-17 00:48:10 +02002129#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07002130 /*
2131 * This is the entry point when
2132 * build_r4000_tlbchange_handler_head spots a huge page.
2133 */
2134 uasm_l_tlb_huge_update(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002135 iPTE_LW(&p, wr.r1, wr.r2);
2136 build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
David Daneyfd062c82009-05-27 17:47:44 -07002137 build_tlb_probe_entry(&p);
David Daneybf286072011-07-05 16:34:46 -07002138 uasm_i_ori(&p, wr.r1, wr.r1,
David Daneyfd062c82009-05-27 17:47:44 -07002139 _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
David Daneybf286072011-07-05 16:34:46 -07002140 build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
David Daneyfd062c82009-05-27 17:47:44 -07002141#endif
2142
Thiemo Seufere30ec452008-01-28 20:05:38 +00002143 uasm_l_nopage_tlbs(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002144 build_restore_work_registers(&p);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002145#ifdef CONFIG_CPU_MICROMIPS
2146 if ((unsigned long)tlb_do_page_fault_1 & 1) {
2147 uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_1));
2148 uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_1));
2149 uasm_i_jr(&p, K0);
2150 } else
2151#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00002152 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
2153 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002154
Jayachandran C6ba045f2013-06-23 17:16:19 +00002155 if (p >= handle_tlbs_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002156 panic("TLB store handler fastpath space exceeded");
2157
Thiemo Seufere30ec452008-01-28 20:05:38 +00002158 uasm_resolve_relocs(relocs, labels);
2159 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
2160 (unsigned int)(p - handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002161
Jayachandran C6ba045f2013-06-23 17:16:19 +00002162 dump_handler("r4000_tlb_store", handle_tlbs, handle_tlbs_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002163}
2164
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002165static void build_r4000_tlb_modify_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002166{
2167 u32 *p = handle_tlbm;
Jayachandran C6ba045f2013-06-23 17:16:19 +00002168 const int handle_tlbm_size = handle_tlbm_end - handle_tlbm;
Thiemo Seufere30ec452008-01-28 20:05:38 +00002169 struct uasm_label *l = labels;
2170 struct uasm_reloc *r = relocs;
David Daneybf286072011-07-05 16:34:46 -07002171 struct work_registers wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002172
Jayachandran C6ba045f2013-06-23 17:16:19 +00002173 memset(handle_tlbm, 0, handle_tlbm_size * sizeof(handle_tlbm[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002174 memset(labels, 0, sizeof(labels));
2175 memset(relocs, 0, sizeof(relocs));
2176
David Daneybf286072011-07-05 16:34:46 -07002177 wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
2178 build_pte_modifiable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbm);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01002179 if (m4kc_tlbp_war())
2180 build_tlb_probe_entry(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002181 /* Present and writable bits set, set accessed and dirty bits. */
David Daneybf286072011-07-05 16:34:46 -07002182 build_make_write(&p, &r, wr.r1, wr.r2);
2183 build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002184
David Daneyaa1762f2012-10-17 00:48:10 +02002185#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07002186 /*
2187 * This is the entry point when
2188 * build_r4000_tlbchange_handler_head spots a huge page.
2189 */
2190 uasm_l_tlb_huge_update(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002191 iPTE_LW(&p, wr.r1, wr.r2);
2192 build_pte_modifiable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbm);
David Daneyfd062c82009-05-27 17:47:44 -07002193 build_tlb_probe_entry(&p);
David Daneybf286072011-07-05 16:34:46 -07002194 uasm_i_ori(&p, wr.r1, wr.r1,
David Daneyfd062c82009-05-27 17:47:44 -07002195 _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
David Daneybf286072011-07-05 16:34:46 -07002196 build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
David Daneyfd062c82009-05-27 17:47:44 -07002197#endif
2198
Thiemo Seufere30ec452008-01-28 20:05:38 +00002199 uasm_l_nopage_tlbm(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002200 build_restore_work_registers(&p);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002201#ifdef CONFIG_CPU_MICROMIPS
2202 if ((unsigned long)tlb_do_page_fault_1 & 1) {
2203 uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_1));
2204 uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_1));
2205 uasm_i_jr(&p, K0);
2206 } else
2207#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00002208 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
2209 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002210
Jayachandran C6ba045f2013-06-23 17:16:19 +00002211 if (p >= handle_tlbm_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002212 panic("TLB modify handler fastpath space exceeded");
2213
Thiemo Seufere30ec452008-01-28 20:05:38 +00002214 uasm_resolve_relocs(relocs, labels);
2215 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
2216 (unsigned int)(p - handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002217
Jayachandran C6ba045f2013-06-23 17:16:19 +00002218 dump_handler("r4000_tlb_modify", handle_tlbm, handle_tlbm_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002219}
2220
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002221static void flush_tlb_handlers(void)
Jonas Gorskia3d90862013-06-21 17:48:48 +00002222{
2223 local_flush_icache_range((unsigned long)handle_tlbl,
Ralf Baechle6ac53102013-07-02 17:19:04 +02002224 (unsigned long)handle_tlbl_end);
Jonas Gorskia3d90862013-06-21 17:48:48 +00002225 local_flush_icache_range((unsigned long)handle_tlbs,
Ralf Baechle6ac53102013-07-02 17:19:04 +02002226 (unsigned long)handle_tlbs_end);
Jonas Gorskia3d90862013-06-21 17:48:48 +00002227 local_flush_icache_range((unsigned long)handle_tlbm,
Ralf Baechle6ac53102013-07-02 17:19:04 +02002228 (unsigned long)handle_tlbm_end);
Ralf Baechle6ac53102013-07-02 17:19:04 +02002229 local_flush_icache_range((unsigned long)tlbmiss_handler_setup_pgd,
2230 (unsigned long)tlbmiss_handler_setup_pgd_end);
Jonas Gorskia3d90862013-06-21 17:48:48 +00002231}
2232
Markos Chandrasf1014d12014-07-14 12:47:09 +01002233static void print_htw_config(void)
2234{
2235 unsigned long config;
2236 unsigned int pwctl;
2237 const int field = 2 * sizeof(unsigned long);
2238
2239 config = read_c0_pwfield();
2240 pr_debug("PWField (0x%0*lx): GDI: 0x%02lx UDI: 0x%02lx MDI: 0x%02lx PTI: 0x%02lx PTEI: 0x%02lx\n",
2241 field, config,
2242 (config & MIPS_PWFIELD_GDI_MASK) >> MIPS_PWFIELD_GDI_SHIFT,
2243 (config & MIPS_PWFIELD_UDI_MASK) >> MIPS_PWFIELD_UDI_SHIFT,
2244 (config & MIPS_PWFIELD_MDI_MASK) >> MIPS_PWFIELD_MDI_SHIFT,
2245 (config & MIPS_PWFIELD_PTI_MASK) >> MIPS_PWFIELD_PTI_SHIFT,
2246 (config & MIPS_PWFIELD_PTEI_MASK) >> MIPS_PWFIELD_PTEI_SHIFT);
2247
2248 config = read_c0_pwsize();
2249 pr_debug("PWSize (0x%0*lx): GDW: 0x%02lx UDW: 0x%02lx MDW: 0x%02lx PTW: 0x%02lx PTEW: 0x%02lx\n",
2250 field, config,
2251 (config & MIPS_PWSIZE_GDW_MASK) >> MIPS_PWSIZE_GDW_SHIFT,
2252 (config & MIPS_PWSIZE_UDW_MASK) >> MIPS_PWSIZE_UDW_SHIFT,
2253 (config & MIPS_PWSIZE_MDW_MASK) >> MIPS_PWSIZE_MDW_SHIFT,
2254 (config & MIPS_PWSIZE_PTW_MASK) >> MIPS_PWSIZE_PTW_SHIFT,
2255 (config & MIPS_PWSIZE_PTEW_MASK) >> MIPS_PWSIZE_PTEW_SHIFT);
2256
2257 pwctl = read_c0_pwctl();
2258 pr_debug("PWCtl (0x%x): PWEn: 0x%x DPH: 0x%x HugePg: 0x%x Psn: 0x%x\n",
2259 pwctl,
2260 (pwctl & MIPS_PWCTL_PWEN_MASK) >> MIPS_PWCTL_PWEN_SHIFT,
2261 (pwctl & MIPS_PWCTL_DPH_MASK) >> MIPS_PWCTL_DPH_SHIFT,
2262 (pwctl & MIPS_PWCTL_HUGEPG_MASK) >> MIPS_PWCTL_HUGEPG_SHIFT,
2263 (pwctl & MIPS_PWCTL_PSN_MASK) >> MIPS_PWCTL_PSN_SHIFT);
2264}
2265
2266static void config_htw_params(void)
2267{
2268 unsigned long pwfield, pwsize, ptei;
2269 unsigned int config;
2270
2271 /*
2272 * We are using 2-level page tables, so we only need to
2273 * setup GDW and PTW appropriately. UDW and MDW will remain 0.
2274 * The default value of GDI/UDI/MDI/PTI is 0xc. It is illegal to
2275 * write values less than 0xc in these fields because the entire
2276 * write will be dropped. As a result of which, we must preserve
2277 * the original reset values and overwrite only what we really want.
2278 */
2279
2280 pwfield = read_c0_pwfield();
2281 /* re-initialize the GDI field */
2282 pwfield &= ~MIPS_PWFIELD_GDI_MASK;
2283 pwfield |= PGDIR_SHIFT << MIPS_PWFIELD_GDI_SHIFT;
2284 /* re-initialize the PTI field including the even/odd bit */
2285 pwfield &= ~MIPS_PWFIELD_PTI_MASK;
2286 pwfield |= PAGE_SHIFT << MIPS_PWFIELD_PTI_SHIFT;
2287 /* Set the PTEI right shift */
2288 ptei = _PAGE_GLOBAL_SHIFT << MIPS_PWFIELD_PTEI_SHIFT;
2289 pwfield |= ptei;
2290 write_c0_pwfield(pwfield);
2291 /* Check whether the PTEI value is supported */
2292 back_to_back_c0_hazard();
2293 pwfield = read_c0_pwfield();
2294 if (((pwfield & MIPS_PWFIELD_PTEI_MASK) << MIPS_PWFIELD_PTEI_SHIFT)
2295 != ptei) {
2296 pr_warn("Unsupported PTEI field value: 0x%lx. HTW will not be enabled",
2297 ptei);
2298 /*
2299 * Drop option to avoid HTW being enabled via another path
2300 * (eg htw_reset())
2301 */
2302 current_cpu_data.options &= ~MIPS_CPU_HTW;
2303 return;
2304 }
2305
2306 pwsize = ilog2(PTRS_PER_PGD) << MIPS_PWSIZE_GDW_SHIFT;
2307 pwsize |= ilog2(PTRS_PER_PTE) << MIPS_PWSIZE_PTW_SHIFT;
Steven J. Hillc5b36782015-02-26 18:16:38 -06002308
2309 /* If XPA has been enabled, PTEs are 64-bit in size. */
2310 if (read_c0_pagegrain() & PG_ELPA)
2311 pwsize |= 1;
2312
Markos Chandrasf1014d12014-07-14 12:47:09 +01002313 write_c0_pwsize(pwsize);
2314
2315 /* Make sure everything is set before we enable the HTW */
2316 back_to_back_c0_hazard();
2317
2318 /* Enable HTW and disable the rest of the pwctl fields */
2319 config = 1 << MIPS_PWCTL_PWEN_SHIFT;
2320 write_c0_pwctl(config);
2321 pr_info("Hardware Page Table Walker enabled\n");
2322
2323 print_htw_config();
2324}
2325
Steven J. Hillc5b36782015-02-26 18:16:38 -06002326static void config_xpa_params(void)
2327{
2328#ifdef CONFIG_XPA
2329 unsigned int pagegrain;
2330
2331 if (mips_xpa_disabled) {
2332 pr_info("Extended Physical Addressing (XPA) disabled\n");
2333 return;
2334 }
2335
2336 pagegrain = read_c0_pagegrain();
2337 write_c0_pagegrain(pagegrain | PG_ELPA);
2338 back_to_back_c0_hazard();
2339 pagegrain = read_c0_pagegrain();
2340
2341 if (pagegrain & PG_ELPA)
2342 pr_info("Extended Physical Addressing (XPA) enabled\n");
2343 else
2344 panic("Extended Physical Addressing (XPA) disabled");
2345#endif
2346}
2347
Paul Burton00bf1c62015-09-22 11:42:52 -07002348static void check_pabits(void)
2349{
2350 unsigned long entry;
2351 unsigned pabits, fillbits;
2352
2353 if (!cpu_has_rixi || !_PAGE_NO_EXEC) {
2354 /*
2355 * We'll only be making use of the fact that we can rotate bits
2356 * into the fill if the CPU supports RIXI, so don't bother
2357 * probing this for CPUs which don't.
2358 */
2359 return;
2360 }
2361
2362 write_c0_entrylo0(~0ul);
2363 back_to_back_c0_hazard();
2364 entry = read_c0_entrylo0();
2365
2366 /* clear all non-PFN bits */
2367 entry &= ~((1 << MIPS_ENTRYLO_PFN_SHIFT) - 1);
2368 entry &= ~(MIPS_ENTRYLO_RI | MIPS_ENTRYLO_XI);
2369
2370 /* find a lower bound on PABITS, and upper bound on fill bits */
2371 pabits = fls_long(entry) + 6;
2372 fillbits = max_t(int, (int)BITS_PER_LONG - pabits, 0);
2373
2374 /* minus the RI & XI bits */
2375 fillbits -= min_t(unsigned, fillbits, 2);
2376
2377 if (fillbits >= ilog2(_PAGE_NO_EXEC))
2378 fill_includes_sw_bits = true;
2379
2380 pr_debug("Entry* registers contain %u fill bits\n", fillbits);
2381}
2382
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002383void build_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002384{
2385 /*
2386 * The refill handler is generated per-CPU, multi-node systems
2387 * may have local storage for it. The other handlers are only
2388 * needed once.
2389 */
2390 static int run_once = 0;
2391
Ralf Baechlea2c763e2012-10-16 22:20:26 +02002392 output_pgtable_bits_defines();
Paul Burton00bf1c62015-09-22 11:42:52 -07002393 check_pabits();
Ralf Baechlea2c763e2012-10-16 22:20:26 +02002394
David Daney1ec56322010-04-28 12:16:18 -07002395#ifdef CONFIG_64BIT
2396 check_for_high_segbits = current_cpu_data.vmbits > (PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
2397#endif
2398
Ralf Baechle10cc3522007-10-11 23:46:15 +01002399 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002400 case CPU_R2000:
2401 case CPU_R3000:
2402 case CPU_R3000A:
2403 case CPU_R3081E:
2404 case CPU_TX3912:
2405 case CPU_TX3922:
2406 case CPU_TX3927:
David Daney826222842009-10-14 12:16:56 -07002407#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
Huacai Chen87599342013-03-17 11:49:38 +00002408 if (cpu_has_local_ebase)
2409 build_r3000_tlb_refill_handler();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002410 if (!run_once) {
Huacai Chen87599342013-03-17 11:49:38 +00002411 if (!cpu_has_local_ebase)
2412 build_r3000_tlb_refill_handler();
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05302413 build_setup_pgd();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002414 build_r3000_tlb_load_handler();
2415 build_r3000_tlb_store_handler();
2416 build_r3000_tlb_modify_handler();
Jonas Gorskia3d90862013-06-21 17:48:48 +00002417 flush_tlb_handlers();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002418 run_once++;
2419 }
David Daney826222842009-10-14 12:16:56 -07002420#else
2421 panic("No R3000 TLB refill handler");
2422#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002423 break;
2424
2425 case CPU_R6000:
2426 case CPU_R6000A:
2427 panic("No R6000 TLB refill handler yet");
2428 break;
2429
2430 case CPU_R8000:
2431 panic("No R8000 TLB refill handler yet");
2432 break;
2433
2434 default:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002435 if (!run_once) {
David Daneybf286072011-07-05 16:34:46 -07002436 scratch_reg = allocate_kscratch();
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05302437 build_setup_pgd();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002438 build_r4000_tlb_load_handler();
2439 build_r4000_tlb_store_handler();
2440 build_r4000_tlb_modify_handler();
Huacai Chen87599342013-03-17 11:49:38 +00002441 if (!cpu_has_local_ebase)
2442 build_r4000_tlb_refill_handler();
Jonas Gorskia3d90862013-06-21 17:48:48 +00002443 flush_tlb_handlers();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002444 run_once++;
2445 }
Huacai Chen87599342013-03-17 11:49:38 +00002446 if (cpu_has_local_ebase)
2447 build_r4000_tlb_refill_handler();
Steven J. Hillc5b36782015-02-26 18:16:38 -06002448 if (cpu_has_xpa)
2449 config_xpa_params();
Markos Chandrasf1014d12014-07-14 12:47:09 +01002450 if (cpu_has_htw)
2451 config_htw_params();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002452 }
2453}