blob: ce45c190979bb6eade66ade6e9db13f4e004c987 [file] [log] [blame]
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001/*
2 * RTL8XXXU mac80211 USB driver
3 *
4 * Copyright (c) 2014 - 2015 Jes Sorensen <Jes.Sorensen@redhat.com>
5 *
6 * Portions, notably calibration code:
7 * Copyright(c) 2007 - 2011 Realtek Corporation. All rights reserved.
8 *
9 * This driver was written as a replacement for the vendor provided
10 * rtl8723au driver. As the Realtek 8xxx chips are very similar in
11 * their programming interface, I have started adding support for
12 * additional 8xxx chips like the 8192cu, 8188cus, etc.
13 *
14 * This program is free software; you can redistribute it and/or modify it
15 * under the terms of version 2 of the GNU General Public License as
16 * published by the Free Software Foundation.
17 *
18 * This program is distributed in the hope that it will be useful, but WITHOUT
19 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
20 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
21 * more details.
22 */
23
24#include <linux/init.h>
25#include <linux/kernel.h>
26#include <linux/sched.h>
27#include <linux/errno.h>
28#include <linux/slab.h>
29#include <linux/module.h>
30#include <linux/spinlock.h>
31#include <linux/list.h>
32#include <linux/usb.h>
33#include <linux/netdevice.h>
34#include <linux/etherdevice.h>
35#include <linux/ethtool.h>
36#include <linux/wireless.h>
37#include <linux/firmware.h>
38#include <linux/moduleparam.h>
39#include <net/mac80211.h>
40#include "rtl8xxxu.h"
41#include "rtl8xxxu_regs.h"
42
43#define DRIVER_NAME "rtl8xxxu"
44
Jes Sorensen3307d842016-02-29 17:03:59 -050045static int rtl8xxxu_debug = RTL8XXXU_DEBUG_EFUSE;
Jes Sorensen26f1fad2015-10-14 20:44:51 -040046static bool rtl8xxxu_ht40_2g;
47
48MODULE_AUTHOR("Jes Sorensen <Jes.Sorensen@redhat.com>");
49MODULE_DESCRIPTION("RTL8XXXu USB mac80211 Wireless LAN Driver");
50MODULE_LICENSE("GPL");
51MODULE_FIRMWARE("rtlwifi/rtl8723aufw_A.bin");
52MODULE_FIRMWARE("rtlwifi/rtl8723aufw_B.bin");
53MODULE_FIRMWARE("rtlwifi/rtl8723aufw_B_NoBT.bin");
54MODULE_FIRMWARE("rtlwifi/rtl8192cufw_A.bin");
55MODULE_FIRMWARE("rtlwifi/rtl8192cufw_B.bin");
56MODULE_FIRMWARE("rtlwifi/rtl8192cufw_TMSC.bin");
Jes Sorensenb001e082016-02-29 17:04:02 -050057MODULE_FIRMWARE("rtlwifi/rtl8192eu_nic.bin");
Jes Sorensen35a741f2016-02-29 17:04:10 -050058MODULE_FIRMWARE("rtlwifi/rtl8723bu_nic.bin");
59MODULE_FIRMWARE("rtlwifi/rtl8723bu_bt.bin");
Jes Sorensen26f1fad2015-10-14 20:44:51 -040060
61module_param_named(debug, rtl8xxxu_debug, int, 0600);
62MODULE_PARM_DESC(debug, "Set debug mask");
63module_param_named(ht40_2g, rtl8xxxu_ht40_2g, bool, 0600);
64MODULE_PARM_DESC(ht40_2g, "Enable HT40 support on the 2.4GHz band");
65
66#define USB_VENDOR_ID_REALTEK 0x0bda
67/* Minimum IEEE80211_MAX_FRAME_LEN */
68#define RTL_RX_BUFFER_SIZE IEEE80211_MAX_FRAME_LEN
69#define RTL8XXXU_RX_URBS 32
70#define RTL8XXXU_RX_URB_PENDING_WATER 8
71#define RTL8XXXU_TX_URBS 64
72#define RTL8XXXU_TX_URB_LOW_WATER 25
73#define RTL8XXXU_TX_URB_HIGH_WATER 32
74
75static int rtl8xxxu_submit_rx_urb(struct rtl8xxxu_priv *priv,
76 struct rtl8xxxu_rx_urb *rx_urb);
77
78static struct ieee80211_rate rtl8xxxu_rates[] = {
79 { .bitrate = 10, .hw_value = DESC_RATE_1M, .flags = 0 },
80 { .bitrate = 20, .hw_value = DESC_RATE_2M, .flags = 0 },
81 { .bitrate = 55, .hw_value = DESC_RATE_5_5M, .flags = 0 },
82 { .bitrate = 110, .hw_value = DESC_RATE_11M, .flags = 0 },
83 { .bitrate = 60, .hw_value = DESC_RATE_6M, .flags = 0 },
84 { .bitrate = 90, .hw_value = DESC_RATE_9M, .flags = 0 },
85 { .bitrate = 120, .hw_value = DESC_RATE_12M, .flags = 0 },
86 { .bitrate = 180, .hw_value = DESC_RATE_18M, .flags = 0 },
87 { .bitrate = 240, .hw_value = DESC_RATE_24M, .flags = 0 },
88 { .bitrate = 360, .hw_value = DESC_RATE_36M, .flags = 0 },
89 { .bitrate = 480, .hw_value = DESC_RATE_48M, .flags = 0 },
90 { .bitrate = 540, .hw_value = DESC_RATE_54M, .flags = 0 },
91};
92
93static struct ieee80211_channel rtl8xxxu_channels_2g[] = {
94 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2412,
95 .hw_value = 1, .max_power = 30 },
96 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2417,
97 .hw_value = 2, .max_power = 30 },
98 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2422,
99 .hw_value = 3, .max_power = 30 },
100 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2427,
101 .hw_value = 4, .max_power = 30 },
102 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2432,
103 .hw_value = 5, .max_power = 30 },
104 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2437,
105 .hw_value = 6, .max_power = 30 },
106 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2442,
107 .hw_value = 7, .max_power = 30 },
108 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2447,
109 .hw_value = 8, .max_power = 30 },
110 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2452,
111 .hw_value = 9, .max_power = 30 },
112 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2457,
113 .hw_value = 10, .max_power = 30 },
114 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2462,
115 .hw_value = 11, .max_power = 30 },
116 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2467,
117 .hw_value = 12, .max_power = 30 },
118 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2472,
119 .hw_value = 13, .max_power = 30 },
120 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2484,
121 .hw_value = 14, .max_power = 30 }
122};
123
124static struct ieee80211_supported_band rtl8xxxu_supported_band = {
125 .channels = rtl8xxxu_channels_2g,
126 .n_channels = ARRAY_SIZE(rtl8xxxu_channels_2g),
127 .bitrates = rtl8xxxu_rates,
128 .n_bitrates = ARRAY_SIZE(rtl8xxxu_rates),
129};
130
131static struct rtl8xxxu_reg8val rtl8723a_mac_init_table[] = {
132 {0x420, 0x80}, {0x423, 0x00}, {0x430, 0x00}, {0x431, 0x00},
133 {0x432, 0x00}, {0x433, 0x01}, {0x434, 0x04}, {0x435, 0x05},
134 {0x436, 0x06}, {0x437, 0x07}, {0x438, 0x00}, {0x439, 0x00},
135 {0x43a, 0x00}, {0x43b, 0x01}, {0x43c, 0x04}, {0x43d, 0x05},
136 {0x43e, 0x06}, {0x43f, 0x07}, {0x440, 0x5d}, {0x441, 0x01},
137 {0x442, 0x00}, {0x444, 0x15}, {0x445, 0xf0}, {0x446, 0x0f},
138 {0x447, 0x00}, {0x458, 0x41}, {0x459, 0xa8}, {0x45a, 0x72},
139 {0x45b, 0xb9}, {0x460, 0x66}, {0x461, 0x66}, {0x462, 0x08},
140 {0x463, 0x03}, {0x4c8, 0xff}, {0x4c9, 0x08}, {0x4cc, 0xff},
141 {0x4cd, 0xff}, {0x4ce, 0x01}, {0x500, 0x26}, {0x501, 0xa2},
142 {0x502, 0x2f}, {0x503, 0x00}, {0x504, 0x28}, {0x505, 0xa3},
143 {0x506, 0x5e}, {0x507, 0x00}, {0x508, 0x2b}, {0x509, 0xa4},
144 {0x50a, 0x5e}, {0x50b, 0x00}, {0x50c, 0x4f}, {0x50d, 0xa4},
145 {0x50e, 0x00}, {0x50f, 0x00}, {0x512, 0x1c}, {0x514, 0x0a},
146 {0x515, 0x10}, {0x516, 0x0a}, {0x517, 0x10}, {0x51a, 0x16},
147 {0x524, 0x0f}, {0x525, 0x4f}, {0x546, 0x40}, {0x547, 0x00},
148 {0x550, 0x10}, {0x551, 0x10}, {0x559, 0x02}, {0x55a, 0x02},
149 {0x55d, 0xff}, {0x605, 0x30}, {0x608, 0x0e}, {0x609, 0x2a},
150 {0x652, 0x20}, {0x63c, 0x0a}, {0x63d, 0x0a}, {0x63e, 0x0e},
151 {0x63f, 0x0e}, {0x66e, 0x05}, {0x700, 0x21}, {0x701, 0x43},
152 {0x702, 0x65}, {0x703, 0x87}, {0x708, 0x21}, {0x709, 0x43},
153 {0x70a, 0x65}, {0x70b, 0x87}, {0xffff, 0xff},
154};
155
Jes Sorensenb7dd8ff2016-02-29 17:04:17 -0500156static struct rtl8xxxu_reg8val rtl8723b_mac_init_table[] = {
157 {0x02f, 0x30}, {0x035, 0x00}, {0x039, 0x08}, {0x04e, 0xe0},
158 {0x064, 0x00}, {0x067, 0x20}, {0x428, 0x0a}, {0x429, 0x10},
159 {0x430, 0x00}, {0x431, 0x00},
160 {0x432, 0x00}, {0x433, 0x01}, {0x434, 0x04}, {0x435, 0x05},
161 {0x436, 0x07}, {0x437, 0x08}, {0x43c, 0x04}, {0x43d, 0x05},
162 {0x43e, 0x07}, {0x43f, 0x08}, {0x440, 0x5d}, {0x441, 0x01},
163 {0x442, 0x00}, {0x444, 0x10}, {0x445, 0x00}, {0x446, 0x00},
164 {0x447, 0x00}, {0x448, 0x00}, {0x449, 0xf0}, {0x44a, 0x0f},
165 {0x44b, 0x3e}, {0x44c, 0x10}, {0x44d, 0x00}, {0x44e, 0x00},
166 {0x44f, 0x00}, {0x450, 0x00}, {0x451, 0xf0}, {0x452, 0x0f},
167 {0x453, 0x00}, {0x456, 0x5e}, {0x460, 0x66}, {0x461, 0x66},
168 {0x4c8, 0xff}, {0x4c9, 0x08}, {0x4cc, 0xff},
169 {0x4cd, 0xff}, {0x4ce, 0x01}, {0x500, 0x26}, {0x501, 0xa2},
170 {0x502, 0x2f}, {0x503, 0x00}, {0x504, 0x28}, {0x505, 0xa3},
171 {0x506, 0x5e}, {0x507, 0x00}, {0x508, 0x2b}, {0x509, 0xa4},
172 {0x50a, 0x5e}, {0x50b, 0x00}, {0x50c, 0x4f}, {0x50d, 0xa4},
173 {0x50e, 0x00}, {0x50f, 0x00}, {0x512, 0x1c}, {0x514, 0x0a},
174 {0x516, 0x0a}, {0x525, 0x4f},
175 {0x550, 0x10}, {0x551, 0x10}, {0x559, 0x02}, {0x55c, 0x50},
176 {0x55d, 0xff}, {0x605, 0x30}, {0x608, 0x0e}, {0x609, 0x2a},
177 {0x620, 0xff}, {0x621, 0xff}, {0x622, 0xff}, {0x623, 0xff},
178 {0x624, 0xff}, {0x625, 0xff}, {0x626, 0xff}, {0x627, 0xff},
179 {0x638, 0x50}, {0x63c, 0x0a}, {0x63d, 0x0a}, {0x63e, 0x0e},
180 {0x63f, 0x0e}, {0x640, 0x40}, {0x642, 0x40}, {0x643, 0x00},
181 {0x652, 0xc8}, {0x66e, 0x05}, {0x700, 0x21}, {0x701, 0x43},
182 {0x702, 0x65}, {0x703, 0x87}, {0x708, 0x21}, {0x709, 0x43},
183 {0x70a, 0x65}, {0x70b, 0x87}, {0x765, 0x18}, {0x76e, 0x04},
184 {0xffff, 0xff},
185};
186
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400187static struct rtl8xxxu_reg32val rtl8723a_phy_1t_init_table[] = {
188 {0x800, 0x80040000}, {0x804, 0x00000003},
189 {0x808, 0x0000fc00}, {0x80c, 0x0000000a},
190 {0x810, 0x10001331}, {0x814, 0x020c3d10},
191 {0x818, 0x02200385}, {0x81c, 0x00000000},
192 {0x820, 0x01000100}, {0x824, 0x00390004},
193 {0x828, 0x00000000}, {0x82c, 0x00000000},
194 {0x830, 0x00000000}, {0x834, 0x00000000},
195 {0x838, 0x00000000}, {0x83c, 0x00000000},
196 {0x840, 0x00010000}, {0x844, 0x00000000},
197 {0x848, 0x00000000}, {0x84c, 0x00000000},
198 {0x850, 0x00000000}, {0x854, 0x00000000},
199 {0x858, 0x569a569a}, {0x85c, 0x001b25a4},
200 {0x860, 0x66f60110}, {0x864, 0x061f0130},
201 {0x868, 0x00000000}, {0x86c, 0x32323200},
202 {0x870, 0x07000760}, {0x874, 0x22004000},
203 {0x878, 0x00000808}, {0x87c, 0x00000000},
204 {0x880, 0xc0083070}, {0x884, 0x000004d5},
205 {0x888, 0x00000000}, {0x88c, 0xccc000c0},
206 {0x890, 0x00000800}, {0x894, 0xfffffffe},
207 {0x898, 0x40302010}, {0x89c, 0x00706050},
208 {0x900, 0x00000000}, {0x904, 0x00000023},
209 {0x908, 0x00000000}, {0x90c, 0x81121111},
210 {0xa00, 0x00d047c8}, {0xa04, 0x80ff000c},
211 {0xa08, 0x8c838300}, {0xa0c, 0x2e68120f},
212 {0xa10, 0x9500bb78}, {0xa14, 0x11144028},
213 {0xa18, 0x00881117}, {0xa1c, 0x89140f00},
214 {0xa20, 0x1a1b0000}, {0xa24, 0x090e1317},
215 {0xa28, 0x00000204}, {0xa2c, 0x00d30000},
216 {0xa70, 0x101fbf00}, {0xa74, 0x00000007},
217 {0xa78, 0x00000900},
218 {0xc00, 0x48071d40}, {0xc04, 0x03a05611},
219 {0xc08, 0x000000e4}, {0xc0c, 0x6c6c6c6c},
220 {0xc10, 0x08800000}, {0xc14, 0x40000100},
221 {0xc18, 0x08800000}, {0xc1c, 0x40000100},
222 {0xc20, 0x00000000}, {0xc24, 0x00000000},
223 {0xc28, 0x00000000}, {0xc2c, 0x00000000},
224 {0xc30, 0x69e9ac44}, {0xc34, 0x469652af},
225 {0xc38, 0x49795994}, {0xc3c, 0x0a97971c},
226 {0xc40, 0x1f7c403f}, {0xc44, 0x000100b7},
227 {0xc48, 0xec020107}, {0xc4c, 0x007f037f},
228 {0xc50, 0x69543420}, {0xc54, 0x43bc0094},
229 {0xc58, 0x69543420}, {0xc5c, 0x433c0094},
230 {0xc60, 0x00000000}, {0xc64, 0x7112848b},
231 {0xc68, 0x47c00bff}, {0xc6c, 0x00000036},
232 {0xc70, 0x2c7f000d}, {0xc74, 0x018610db},
233 {0xc78, 0x0000001f}, {0xc7c, 0x00b91612},
234 {0xc80, 0x40000100}, {0xc84, 0x20f60000},
235 {0xc88, 0x40000100}, {0xc8c, 0x20200000},
236 {0xc90, 0x00121820}, {0xc94, 0x00000000},
237 {0xc98, 0x00121820}, {0xc9c, 0x00007f7f},
238 {0xca0, 0x00000000}, {0xca4, 0x00000080},
239 {0xca8, 0x00000000}, {0xcac, 0x00000000},
240 {0xcb0, 0x00000000}, {0xcb4, 0x00000000},
241 {0xcb8, 0x00000000}, {0xcbc, 0x28000000},
242 {0xcc0, 0x00000000}, {0xcc4, 0x00000000},
243 {0xcc8, 0x00000000}, {0xccc, 0x00000000},
244 {0xcd0, 0x00000000}, {0xcd4, 0x00000000},
245 {0xcd8, 0x64b22427}, {0xcdc, 0x00766932},
246 {0xce0, 0x00222222}, {0xce4, 0x00000000},
247 {0xce8, 0x37644302}, {0xcec, 0x2f97d40c},
248 {0xd00, 0x00080740}, {0xd04, 0x00020401},
249 {0xd08, 0x0000907f}, {0xd0c, 0x20010201},
250 {0xd10, 0xa0633333}, {0xd14, 0x3333bc43},
251 {0xd18, 0x7a8f5b6b}, {0xd2c, 0xcc979975},
252 {0xd30, 0x00000000}, {0xd34, 0x80608000},
253 {0xd38, 0x00000000}, {0xd3c, 0x00027293},
254 {0xd40, 0x00000000}, {0xd44, 0x00000000},
255 {0xd48, 0x00000000}, {0xd4c, 0x00000000},
256 {0xd50, 0x6437140a}, {0xd54, 0x00000000},
257 {0xd58, 0x00000000}, {0xd5c, 0x30032064},
258 {0xd60, 0x4653de68}, {0xd64, 0x04518a3c},
259 {0xd68, 0x00002101}, {0xd6c, 0x2a201c16},
260 {0xd70, 0x1812362e}, {0xd74, 0x322c2220},
261 {0xd78, 0x000e3c24}, {0xe00, 0x2a2a2a2a},
262 {0xe04, 0x2a2a2a2a}, {0xe08, 0x03902a2a},
263 {0xe10, 0x2a2a2a2a}, {0xe14, 0x2a2a2a2a},
264 {0xe18, 0x2a2a2a2a}, {0xe1c, 0x2a2a2a2a},
265 {0xe28, 0x00000000}, {0xe30, 0x1000dc1f},
266 {0xe34, 0x10008c1f}, {0xe38, 0x02140102},
267 {0xe3c, 0x681604c2}, {0xe40, 0x01007c00},
268 {0xe44, 0x01004800}, {0xe48, 0xfb000000},
269 {0xe4c, 0x000028d1}, {0xe50, 0x1000dc1f},
270 {0xe54, 0x10008c1f}, {0xe58, 0x02140102},
271 {0xe5c, 0x28160d05}, {0xe60, 0x00000008},
272 {0xe68, 0x001b25a4}, {0xe6c, 0x631b25a0},
273 {0xe70, 0x631b25a0}, {0xe74, 0x081b25a0},
274 {0xe78, 0x081b25a0}, {0xe7c, 0x081b25a0},
275 {0xe80, 0x081b25a0}, {0xe84, 0x631b25a0},
276 {0xe88, 0x081b25a0}, {0xe8c, 0x631b25a0},
277 {0xed0, 0x631b25a0}, {0xed4, 0x631b25a0},
278 {0xed8, 0x631b25a0}, {0xedc, 0x001b25a0},
279 {0xee0, 0x001b25a0}, {0xeec, 0x6b1b25a0},
280 {0xf14, 0x00000003}, {0xf4c, 0x00000000},
281 {0xf00, 0x00000300},
282 {0xffff, 0xffffffff},
283};
284
Jes Sorensen36c32582016-02-29 17:04:14 -0500285static struct rtl8xxxu_reg32val rtl8723b_phy_1t_init_table[] = {
286 {0x800, 0x80040000}, {0x804, 0x00000003},
287 {0x808, 0x0000fc00}, {0x80c, 0x0000000a},
288 {0x810, 0x10001331}, {0x814, 0x020c3d10},
289 {0x818, 0x02200385}, {0x81c, 0x00000000},
290 {0x820, 0x01000100}, {0x824, 0x00190204},
291 {0x828, 0x00000000}, {0x82c, 0x00000000},
292 {0x830, 0x00000000}, {0x834, 0x00000000},
293 {0x838, 0x00000000}, {0x83c, 0x00000000},
294 {0x840, 0x00010000}, {0x844, 0x00000000},
295 {0x848, 0x00000000}, {0x84c, 0x00000000},
296 {0x850, 0x00000000}, {0x854, 0x00000000},
297 {0x858, 0x569a11a9}, {0x85c, 0x01000014},
298 {0x860, 0x66f60110}, {0x864, 0x061f0649},
299 {0x868, 0x00000000}, {0x86c, 0x27272700},
300 {0x870, 0x07000760}, {0x874, 0x25004000},
301 {0x878, 0x00000808}, {0x87c, 0x00000000},
302 {0x880, 0xb0000c1c}, {0x884, 0x00000001},
303 {0x888, 0x00000000}, {0x88c, 0xccc000c0},
304 {0x890, 0x00000800}, {0x894, 0xfffffffe},
305 {0x898, 0x40302010}, {0x89c, 0x00706050},
306 {0x900, 0x00000000}, {0x904, 0x00000023},
307 {0x908, 0x00000000}, {0x90c, 0x81121111},
308 {0x910, 0x00000002}, {0x914, 0x00000201},
309 {0xa00, 0x00d047c8}, {0xa04, 0x80ff800c},
310 {0xa08, 0x8c838300}, {0xa0c, 0x2e7f120f},
311 {0xa10, 0x9500bb78}, {0xa14, 0x1114d028},
312 {0xa18, 0x00881117}, {0xa1c, 0x89140f00},
313 {0xa20, 0x1a1b0000}, {0xa24, 0x090e1317},
314 {0xa28, 0x00000204}, {0xa2c, 0x00d30000},
315 {0xa70, 0x101fbf00}, {0xa74, 0x00000007},
316 {0xa78, 0x00000900}, {0xa7c, 0x225b0606},
317 {0xa80, 0x21806490}, {0xb2c, 0x00000000},
318 {0xc00, 0x48071d40}, {0xc04, 0x03a05611},
319 {0xc08, 0x000000e4}, {0xc0c, 0x6c6c6c6c},
320 {0xc10, 0x08800000}, {0xc14, 0x40000100},
321 {0xc18, 0x08800000}, {0xc1c, 0x40000100},
322 {0xc20, 0x00000000}, {0xc24, 0x00000000},
323 {0xc28, 0x00000000}, {0xc2c, 0x00000000},
324 {0xc30, 0x69e9ac44}, {0xc34, 0x469652af},
325 {0xc38, 0x49795994}, {0xc3c, 0x0a97971c},
326 {0xc40, 0x1f7c403f}, {0xc44, 0x000100b7},
327 {0xc48, 0xec020107}, {0xc4c, 0x007f037f},
328 {0xc50, 0x69553420}, {0xc54, 0x43bc0094},
329 {0xc58, 0x00013149}, {0xc5c, 0x00250492},
330 {0xc60, 0x00000000}, {0xc64, 0x7112848b},
331 {0xc68, 0x47c00bff}, {0xc6c, 0x00000036},
332 {0xc70, 0x2c7f000d}, {0xc74, 0x020610db},
333 {0xc78, 0x0000001f}, {0xc7c, 0x00b91612},
334 {0xc80, 0x390000e4}, {0xc84, 0x20f60000},
335 {0xc88, 0x40000100}, {0xc8c, 0x20200000},
336 {0xc90, 0x00020e1a}, {0xc94, 0x00000000},
337 {0xc98, 0x00020e1a}, {0xc9c, 0x00007f7f},
338 {0xca0, 0x00000000}, {0xca4, 0x000300a0},
339 {0xca8, 0x00000000}, {0xcac, 0x00000000},
340 {0xcb0, 0x00000000}, {0xcb4, 0x00000000},
341 {0xcb8, 0x00000000}, {0xcbc, 0x28000000},
342 {0xcc0, 0x00000000}, {0xcc4, 0x00000000},
343 {0xcc8, 0x00000000}, {0xccc, 0x00000000},
344 {0xcd0, 0x00000000}, {0xcd4, 0x00000000},
345 {0xcd8, 0x64b22427}, {0xcdc, 0x00766932},
346 {0xce0, 0x00222222}, {0xce4, 0x00000000},
347 {0xce8, 0x37644302}, {0xcec, 0x2f97d40c},
348 {0xd00, 0x00000740}, {0xd04, 0x40020401},
349 {0xd08, 0x0000907f}, {0xd0c, 0x20010201},
350 {0xd10, 0xa0633333}, {0xd14, 0x3333bc53},
351 {0xd18, 0x7a8f5b6f}, {0xd2c, 0xcc979975},
352 {0xd30, 0x00000000}, {0xd34, 0x80608000},
353 {0xd38, 0x00000000}, {0xd3c, 0x00127353},
354 {0xd40, 0x00000000}, {0xd44, 0x00000000},
355 {0xd48, 0x00000000}, {0xd4c, 0x00000000},
356 {0xd50, 0x6437140a}, {0xd54, 0x00000000},
357 {0xd58, 0x00000282}, {0xd5c, 0x30032064},
358 {0xd60, 0x4653de68}, {0xd64, 0x04518a3c},
359 {0xd68, 0x00002101}, {0xd6c, 0x2a201c16},
360 {0xd70, 0x1812362e}, {0xd74, 0x322c2220},
361 {0xd78, 0x000e3c24}, {0xe00, 0x2d2d2d2d},
362 {0xe04, 0x2d2d2d2d}, {0xe08, 0x0390272d},
363 {0xe10, 0x2d2d2d2d}, {0xe14, 0x2d2d2d2d},
364 {0xe18, 0x2d2d2d2d}, {0xe1c, 0x2d2d2d2d},
365 {0xe28, 0x00000000}, {0xe30, 0x1000dc1f},
366 {0xe34, 0x10008c1f}, {0xe38, 0x02140102},
367 {0xe3c, 0x681604c2}, {0xe40, 0x01007c00},
368 {0xe44, 0x01004800}, {0xe48, 0xfb000000},
369 {0xe4c, 0x000028d1}, {0xe50, 0x1000dc1f},
370 {0xe54, 0x10008c1f}, {0xe58, 0x02140102},
371 {0xe5c, 0x28160d05}, {0xe60, 0x00000008},
372 {0xe68, 0x001b2556}, {0xe6c, 0x00c00096},
373 {0xe70, 0x00c00096}, {0xe74, 0x01000056},
374 {0xe78, 0x01000014}, {0xe7c, 0x01000056},
375 {0xe80, 0x01000014}, {0xe84, 0x00c00096},
376 {0xe88, 0x01000056}, {0xe8c, 0x00c00096},
377 {0xed0, 0x00c00096}, {0xed4, 0x00c00096},
378 {0xed8, 0x00c00096}, {0xedc, 0x000000d6},
379 {0xee0, 0x000000d6}, {0xeec, 0x01c00016},
380 {0xf14, 0x00000003}, {0xf4c, 0x00000000},
381 {0xf00, 0x00000300},
382 {0x820, 0x01000100}, {0x800, 0x83040000},
383 {0xffff, 0xffffffff},
384};
385
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400386static struct rtl8xxxu_reg32val rtl8192cu_phy_2t_init_table[] = {
387 {0x024, 0x0011800f}, {0x028, 0x00ffdb83},
388 {0x800, 0x80040002}, {0x804, 0x00000003},
389 {0x808, 0x0000fc00}, {0x80c, 0x0000000a},
390 {0x810, 0x10000330}, {0x814, 0x020c3d10},
391 {0x818, 0x02200385}, {0x81c, 0x00000000},
392 {0x820, 0x01000100}, {0x824, 0x00390004},
393 {0x828, 0x01000100}, {0x82c, 0x00390004},
394 {0x830, 0x27272727}, {0x834, 0x27272727},
395 {0x838, 0x27272727}, {0x83c, 0x27272727},
396 {0x840, 0x00010000}, {0x844, 0x00010000},
397 {0x848, 0x27272727}, {0x84c, 0x27272727},
398 {0x850, 0x00000000}, {0x854, 0x00000000},
399 {0x858, 0x569a569a}, {0x85c, 0x0c1b25a4},
400 {0x860, 0x66e60230}, {0x864, 0x061f0130},
401 {0x868, 0x27272727}, {0x86c, 0x2b2b2b27},
402 {0x870, 0x07000700}, {0x874, 0x22184000},
403 {0x878, 0x08080808}, {0x87c, 0x00000000},
404 {0x880, 0xc0083070}, {0x884, 0x000004d5},
405 {0x888, 0x00000000}, {0x88c, 0xcc0000c0},
406 {0x890, 0x00000800}, {0x894, 0xfffffffe},
407 {0x898, 0x40302010}, {0x89c, 0x00706050},
408 {0x900, 0x00000000}, {0x904, 0x00000023},
409 {0x908, 0x00000000}, {0x90c, 0x81121313},
410 {0xa00, 0x00d047c8}, {0xa04, 0x80ff000c},
411 {0xa08, 0x8c838300}, {0xa0c, 0x2e68120f},
412 {0xa10, 0x9500bb78}, {0xa14, 0x11144028},
413 {0xa18, 0x00881117}, {0xa1c, 0x89140f00},
414 {0xa20, 0x1a1b0000}, {0xa24, 0x090e1317},
415 {0xa28, 0x00000204}, {0xa2c, 0x00d30000},
416 {0xa70, 0x101fbf00}, {0xa74, 0x00000007},
417 {0xc00, 0x48071d40}, {0xc04, 0x03a05633},
418 {0xc08, 0x000000e4}, {0xc0c, 0x6c6c6c6c},
419 {0xc10, 0x08800000}, {0xc14, 0x40000100},
420 {0xc18, 0x08800000}, {0xc1c, 0x40000100},
421 {0xc20, 0x00000000}, {0xc24, 0x00000000},
422 {0xc28, 0x00000000}, {0xc2c, 0x00000000},
423 {0xc30, 0x69e9ac44}, {0xc34, 0x469652cf},
424 {0xc38, 0x49795994}, {0xc3c, 0x0a97971c},
425 {0xc40, 0x1f7c403f}, {0xc44, 0x000100b7},
426 {0xc48, 0xec020107}, {0xc4c, 0x007f037f},
427 {0xc50, 0x69543420}, {0xc54, 0x43bc0094},
428 {0xc58, 0x69543420}, {0xc5c, 0x433c0094},
429 {0xc60, 0x00000000}, {0xc64, 0x5116848b},
430 {0xc68, 0x47c00bff}, {0xc6c, 0x00000036},
431 {0xc70, 0x2c7f000d}, {0xc74, 0x2186115b},
432 {0xc78, 0x0000001f}, {0xc7c, 0x00b99612},
433 {0xc80, 0x40000100}, {0xc84, 0x20f60000},
434 {0xc88, 0x40000100}, {0xc8c, 0xa0e40000},
435 {0xc90, 0x00121820}, {0xc94, 0x00000000},
436 {0xc98, 0x00121820}, {0xc9c, 0x00007f7f},
437 {0xca0, 0x00000000}, {0xca4, 0x00000080},
438 {0xca8, 0x00000000}, {0xcac, 0x00000000},
439 {0xcb0, 0x00000000}, {0xcb4, 0x00000000},
440 {0xcb8, 0x00000000}, {0xcbc, 0x28000000},
441 {0xcc0, 0x00000000}, {0xcc4, 0x00000000},
442 {0xcc8, 0x00000000}, {0xccc, 0x00000000},
443 {0xcd0, 0x00000000}, {0xcd4, 0x00000000},
444 {0xcd8, 0x64b22427}, {0xcdc, 0x00766932},
445 {0xce0, 0x00222222}, {0xce4, 0x00000000},
446 {0xce8, 0x37644302}, {0xcec, 0x2f97d40c},
447 {0xd00, 0x00080740}, {0xd04, 0x00020403},
448 {0xd08, 0x0000907f}, {0xd0c, 0x20010201},
449 {0xd10, 0xa0633333}, {0xd14, 0x3333bc43},
450 {0xd18, 0x7a8f5b6b}, {0xd2c, 0xcc979975},
451 {0xd30, 0x00000000}, {0xd34, 0x80608000},
452 {0xd38, 0x00000000}, {0xd3c, 0x00027293},
453 {0xd40, 0x00000000}, {0xd44, 0x00000000},
454 {0xd48, 0x00000000}, {0xd4c, 0x00000000},
455 {0xd50, 0x6437140a}, {0xd54, 0x00000000},
456 {0xd58, 0x00000000}, {0xd5c, 0x30032064},
457 {0xd60, 0x4653de68}, {0xd64, 0x04518a3c},
458 {0xd68, 0x00002101}, {0xd6c, 0x2a201c16},
459 {0xd70, 0x1812362e}, {0xd74, 0x322c2220},
460 {0xd78, 0x000e3c24}, {0xe00, 0x2a2a2a2a},
461 {0xe04, 0x2a2a2a2a}, {0xe08, 0x03902a2a},
462 {0xe10, 0x2a2a2a2a}, {0xe14, 0x2a2a2a2a},
463 {0xe18, 0x2a2a2a2a}, {0xe1c, 0x2a2a2a2a},
464 {0xe28, 0x00000000}, {0xe30, 0x1000dc1f},
465 {0xe34, 0x10008c1f}, {0xe38, 0x02140102},
466 {0xe3c, 0x681604c2}, {0xe40, 0x01007c00},
467 {0xe44, 0x01004800}, {0xe48, 0xfb000000},
468 {0xe4c, 0x000028d1}, {0xe50, 0x1000dc1f},
469 {0xe54, 0x10008c1f}, {0xe58, 0x02140102},
470 {0xe5c, 0x28160d05}, {0xe60, 0x00000010},
471 {0xe68, 0x001b25a4}, {0xe6c, 0x63db25a4},
472 {0xe70, 0x63db25a4}, {0xe74, 0x0c1b25a4},
473 {0xe78, 0x0c1b25a4}, {0xe7c, 0x0c1b25a4},
474 {0xe80, 0x0c1b25a4}, {0xe84, 0x63db25a4},
475 {0xe88, 0x0c1b25a4}, {0xe8c, 0x63db25a4},
476 {0xed0, 0x63db25a4}, {0xed4, 0x63db25a4},
477 {0xed8, 0x63db25a4}, {0xedc, 0x001b25a4},
478 {0xee0, 0x001b25a4}, {0xeec, 0x6fdb25a4},
479 {0xf14, 0x00000003}, {0xf4c, 0x00000000},
480 {0xf00, 0x00000300},
481 {0xffff, 0xffffffff},
482};
483
484static struct rtl8xxxu_reg32val rtl8188ru_phy_1t_highpa_table[] = {
485 {0x024, 0x0011800f}, {0x028, 0x00ffdb83},
486 {0x040, 0x000c0004}, {0x800, 0x80040000},
487 {0x804, 0x00000001}, {0x808, 0x0000fc00},
488 {0x80c, 0x0000000a}, {0x810, 0x10005388},
489 {0x814, 0x020c3d10}, {0x818, 0x02200385},
490 {0x81c, 0x00000000}, {0x820, 0x01000100},
491 {0x824, 0x00390204}, {0x828, 0x00000000},
492 {0x82c, 0x00000000}, {0x830, 0x00000000},
493 {0x834, 0x00000000}, {0x838, 0x00000000},
494 {0x83c, 0x00000000}, {0x840, 0x00010000},
495 {0x844, 0x00000000}, {0x848, 0x00000000},
496 {0x84c, 0x00000000}, {0x850, 0x00000000},
497 {0x854, 0x00000000}, {0x858, 0x569a569a},
498 {0x85c, 0x001b25a4}, {0x860, 0x66e60230},
499 {0x864, 0x061f0130}, {0x868, 0x00000000},
500 {0x86c, 0x20202000}, {0x870, 0x03000300},
501 {0x874, 0x22004000}, {0x878, 0x00000808},
502 {0x87c, 0x00ffc3f1}, {0x880, 0xc0083070},
503 {0x884, 0x000004d5}, {0x888, 0x00000000},
504 {0x88c, 0xccc000c0}, {0x890, 0x00000800},
505 {0x894, 0xfffffffe}, {0x898, 0x40302010},
506 {0x89c, 0x00706050}, {0x900, 0x00000000},
507 {0x904, 0x00000023}, {0x908, 0x00000000},
508 {0x90c, 0x81121111}, {0xa00, 0x00d047c8},
509 {0xa04, 0x80ff000c}, {0xa08, 0x8c838300},
510 {0xa0c, 0x2e68120f}, {0xa10, 0x9500bb78},
511 {0xa14, 0x11144028}, {0xa18, 0x00881117},
512 {0xa1c, 0x89140f00}, {0xa20, 0x15160000},
513 {0xa24, 0x070b0f12}, {0xa28, 0x00000104},
514 {0xa2c, 0x00d30000}, {0xa70, 0x101fbf00},
515 {0xa74, 0x00000007}, {0xc00, 0x48071d40},
516 {0xc04, 0x03a05611}, {0xc08, 0x000000e4},
517 {0xc0c, 0x6c6c6c6c}, {0xc10, 0x08800000},
518 {0xc14, 0x40000100}, {0xc18, 0x08800000},
519 {0xc1c, 0x40000100}, {0xc20, 0x00000000},
520 {0xc24, 0x00000000}, {0xc28, 0x00000000},
521 {0xc2c, 0x00000000}, {0xc30, 0x69e9ac44},
522 {0xc34, 0x469652cf}, {0xc38, 0x49795994},
523 {0xc3c, 0x0a97971c}, {0xc40, 0x1f7c403f},
524 {0xc44, 0x000100b7}, {0xc48, 0xec020107},
525 {0xc4c, 0x007f037f}, {0xc50, 0x6954342e},
526 {0xc54, 0x43bc0094}, {0xc58, 0x6954342f},
527 {0xc5c, 0x433c0094}, {0xc60, 0x00000000},
528 {0xc64, 0x5116848b}, {0xc68, 0x47c00bff},
529 {0xc6c, 0x00000036}, {0xc70, 0x2c46000d},
530 {0xc74, 0x018610db}, {0xc78, 0x0000001f},
531 {0xc7c, 0x00b91612}, {0xc80, 0x24000090},
532 {0xc84, 0x20f60000}, {0xc88, 0x24000090},
533 {0xc8c, 0x20200000}, {0xc90, 0x00121820},
534 {0xc94, 0x00000000}, {0xc98, 0x00121820},
535 {0xc9c, 0x00007f7f}, {0xca0, 0x00000000},
536 {0xca4, 0x00000080}, {0xca8, 0x00000000},
537 {0xcac, 0x00000000}, {0xcb0, 0x00000000},
538 {0xcb4, 0x00000000}, {0xcb8, 0x00000000},
539 {0xcbc, 0x28000000}, {0xcc0, 0x00000000},
540 {0xcc4, 0x00000000}, {0xcc8, 0x00000000},
541 {0xccc, 0x00000000}, {0xcd0, 0x00000000},
542 {0xcd4, 0x00000000}, {0xcd8, 0x64b22427},
543 {0xcdc, 0x00766932}, {0xce0, 0x00222222},
544 {0xce4, 0x00000000}, {0xce8, 0x37644302},
545 {0xcec, 0x2f97d40c}, {0xd00, 0x00080740},
546 {0xd04, 0x00020401}, {0xd08, 0x0000907f},
547 {0xd0c, 0x20010201}, {0xd10, 0xa0633333},
548 {0xd14, 0x3333bc43}, {0xd18, 0x7a8f5b6b},
549 {0xd2c, 0xcc979975}, {0xd30, 0x00000000},
550 {0xd34, 0x80608000}, {0xd38, 0x00000000},
551 {0xd3c, 0x00027293}, {0xd40, 0x00000000},
552 {0xd44, 0x00000000}, {0xd48, 0x00000000},
553 {0xd4c, 0x00000000}, {0xd50, 0x6437140a},
554 {0xd54, 0x00000000}, {0xd58, 0x00000000},
555 {0xd5c, 0x30032064}, {0xd60, 0x4653de68},
556 {0xd64, 0x04518a3c}, {0xd68, 0x00002101},
557 {0xd6c, 0x2a201c16}, {0xd70, 0x1812362e},
558 {0xd74, 0x322c2220}, {0xd78, 0x000e3c24},
559 {0xe00, 0x24242424}, {0xe04, 0x24242424},
560 {0xe08, 0x03902024}, {0xe10, 0x24242424},
561 {0xe14, 0x24242424}, {0xe18, 0x24242424},
562 {0xe1c, 0x24242424}, {0xe28, 0x00000000},
563 {0xe30, 0x1000dc1f}, {0xe34, 0x10008c1f},
564 {0xe38, 0x02140102}, {0xe3c, 0x681604c2},
565 {0xe40, 0x01007c00}, {0xe44, 0x01004800},
566 {0xe48, 0xfb000000}, {0xe4c, 0x000028d1},
567 {0xe50, 0x1000dc1f}, {0xe54, 0x10008c1f},
568 {0xe58, 0x02140102}, {0xe5c, 0x28160d05},
569 {0xe60, 0x00000008}, {0xe68, 0x001b25a4},
570 {0xe6c, 0x631b25a0}, {0xe70, 0x631b25a0},
571 {0xe74, 0x081b25a0}, {0xe78, 0x081b25a0},
572 {0xe7c, 0x081b25a0}, {0xe80, 0x081b25a0},
573 {0xe84, 0x631b25a0}, {0xe88, 0x081b25a0},
574 {0xe8c, 0x631b25a0}, {0xed0, 0x631b25a0},
575 {0xed4, 0x631b25a0}, {0xed8, 0x631b25a0},
576 {0xedc, 0x001b25a0}, {0xee0, 0x001b25a0},
577 {0xeec, 0x6b1b25a0}, {0xee8, 0x31555448},
578 {0xf14, 0x00000003}, {0xf4c, 0x00000000},
579 {0xf00, 0x00000300},
580 {0xffff, 0xffffffff},
581};
582
583static struct rtl8xxxu_reg32val rtl8xxx_agc_standard_table[] = {
584 {0xc78, 0x7b000001}, {0xc78, 0x7b010001},
585 {0xc78, 0x7b020001}, {0xc78, 0x7b030001},
586 {0xc78, 0x7b040001}, {0xc78, 0x7b050001},
587 {0xc78, 0x7a060001}, {0xc78, 0x79070001},
588 {0xc78, 0x78080001}, {0xc78, 0x77090001},
589 {0xc78, 0x760a0001}, {0xc78, 0x750b0001},
590 {0xc78, 0x740c0001}, {0xc78, 0x730d0001},
591 {0xc78, 0x720e0001}, {0xc78, 0x710f0001},
592 {0xc78, 0x70100001}, {0xc78, 0x6f110001},
593 {0xc78, 0x6e120001}, {0xc78, 0x6d130001},
594 {0xc78, 0x6c140001}, {0xc78, 0x6b150001},
595 {0xc78, 0x6a160001}, {0xc78, 0x69170001},
596 {0xc78, 0x68180001}, {0xc78, 0x67190001},
597 {0xc78, 0x661a0001}, {0xc78, 0x651b0001},
598 {0xc78, 0x641c0001}, {0xc78, 0x631d0001},
599 {0xc78, 0x621e0001}, {0xc78, 0x611f0001},
600 {0xc78, 0x60200001}, {0xc78, 0x49210001},
601 {0xc78, 0x48220001}, {0xc78, 0x47230001},
602 {0xc78, 0x46240001}, {0xc78, 0x45250001},
603 {0xc78, 0x44260001}, {0xc78, 0x43270001},
604 {0xc78, 0x42280001}, {0xc78, 0x41290001},
605 {0xc78, 0x402a0001}, {0xc78, 0x262b0001},
606 {0xc78, 0x252c0001}, {0xc78, 0x242d0001},
607 {0xc78, 0x232e0001}, {0xc78, 0x222f0001},
608 {0xc78, 0x21300001}, {0xc78, 0x20310001},
609 {0xc78, 0x06320001}, {0xc78, 0x05330001},
610 {0xc78, 0x04340001}, {0xc78, 0x03350001},
611 {0xc78, 0x02360001}, {0xc78, 0x01370001},
612 {0xc78, 0x00380001}, {0xc78, 0x00390001},
613 {0xc78, 0x003a0001}, {0xc78, 0x003b0001},
614 {0xc78, 0x003c0001}, {0xc78, 0x003d0001},
615 {0xc78, 0x003e0001}, {0xc78, 0x003f0001},
616 {0xc78, 0x7b400001}, {0xc78, 0x7b410001},
617 {0xc78, 0x7b420001}, {0xc78, 0x7b430001},
618 {0xc78, 0x7b440001}, {0xc78, 0x7b450001},
619 {0xc78, 0x7a460001}, {0xc78, 0x79470001},
620 {0xc78, 0x78480001}, {0xc78, 0x77490001},
621 {0xc78, 0x764a0001}, {0xc78, 0x754b0001},
622 {0xc78, 0x744c0001}, {0xc78, 0x734d0001},
623 {0xc78, 0x724e0001}, {0xc78, 0x714f0001},
624 {0xc78, 0x70500001}, {0xc78, 0x6f510001},
625 {0xc78, 0x6e520001}, {0xc78, 0x6d530001},
626 {0xc78, 0x6c540001}, {0xc78, 0x6b550001},
627 {0xc78, 0x6a560001}, {0xc78, 0x69570001},
628 {0xc78, 0x68580001}, {0xc78, 0x67590001},
629 {0xc78, 0x665a0001}, {0xc78, 0x655b0001},
630 {0xc78, 0x645c0001}, {0xc78, 0x635d0001},
631 {0xc78, 0x625e0001}, {0xc78, 0x615f0001},
632 {0xc78, 0x60600001}, {0xc78, 0x49610001},
633 {0xc78, 0x48620001}, {0xc78, 0x47630001},
634 {0xc78, 0x46640001}, {0xc78, 0x45650001},
635 {0xc78, 0x44660001}, {0xc78, 0x43670001},
636 {0xc78, 0x42680001}, {0xc78, 0x41690001},
637 {0xc78, 0x406a0001}, {0xc78, 0x266b0001},
638 {0xc78, 0x256c0001}, {0xc78, 0x246d0001},
639 {0xc78, 0x236e0001}, {0xc78, 0x226f0001},
640 {0xc78, 0x21700001}, {0xc78, 0x20710001},
641 {0xc78, 0x06720001}, {0xc78, 0x05730001},
642 {0xc78, 0x04740001}, {0xc78, 0x03750001},
643 {0xc78, 0x02760001}, {0xc78, 0x01770001},
644 {0xc78, 0x00780001}, {0xc78, 0x00790001},
645 {0xc78, 0x007a0001}, {0xc78, 0x007b0001},
646 {0xc78, 0x007c0001}, {0xc78, 0x007d0001},
647 {0xc78, 0x007e0001}, {0xc78, 0x007f0001},
648 {0xc78, 0x3800001e}, {0xc78, 0x3801001e},
649 {0xc78, 0x3802001e}, {0xc78, 0x3803001e},
650 {0xc78, 0x3804001e}, {0xc78, 0x3805001e},
651 {0xc78, 0x3806001e}, {0xc78, 0x3807001e},
652 {0xc78, 0x3808001e}, {0xc78, 0x3c09001e},
653 {0xc78, 0x3e0a001e}, {0xc78, 0x400b001e},
654 {0xc78, 0x440c001e}, {0xc78, 0x480d001e},
655 {0xc78, 0x4c0e001e}, {0xc78, 0x500f001e},
656 {0xc78, 0x5210001e}, {0xc78, 0x5611001e},
657 {0xc78, 0x5a12001e}, {0xc78, 0x5e13001e},
658 {0xc78, 0x6014001e}, {0xc78, 0x6015001e},
659 {0xc78, 0x6016001e}, {0xc78, 0x6217001e},
660 {0xc78, 0x6218001e}, {0xc78, 0x6219001e},
661 {0xc78, 0x621a001e}, {0xc78, 0x621b001e},
662 {0xc78, 0x621c001e}, {0xc78, 0x621d001e},
663 {0xc78, 0x621e001e}, {0xc78, 0x621f001e},
664 {0xffff, 0xffffffff}
665};
666
667static struct rtl8xxxu_reg32val rtl8xxx_agc_highpa_table[] = {
668 {0xc78, 0x7b000001}, {0xc78, 0x7b010001},
669 {0xc78, 0x7b020001}, {0xc78, 0x7b030001},
670 {0xc78, 0x7b040001}, {0xc78, 0x7b050001},
671 {0xc78, 0x7b060001}, {0xc78, 0x7b070001},
672 {0xc78, 0x7b080001}, {0xc78, 0x7a090001},
673 {0xc78, 0x790a0001}, {0xc78, 0x780b0001},
674 {0xc78, 0x770c0001}, {0xc78, 0x760d0001},
675 {0xc78, 0x750e0001}, {0xc78, 0x740f0001},
676 {0xc78, 0x73100001}, {0xc78, 0x72110001},
677 {0xc78, 0x71120001}, {0xc78, 0x70130001},
678 {0xc78, 0x6f140001}, {0xc78, 0x6e150001},
679 {0xc78, 0x6d160001}, {0xc78, 0x6c170001},
680 {0xc78, 0x6b180001}, {0xc78, 0x6a190001},
681 {0xc78, 0x691a0001}, {0xc78, 0x681b0001},
682 {0xc78, 0x671c0001}, {0xc78, 0x661d0001},
683 {0xc78, 0x651e0001}, {0xc78, 0x641f0001},
684 {0xc78, 0x63200001}, {0xc78, 0x62210001},
685 {0xc78, 0x61220001}, {0xc78, 0x60230001},
686 {0xc78, 0x46240001}, {0xc78, 0x45250001},
687 {0xc78, 0x44260001}, {0xc78, 0x43270001},
688 {0xc78, 0x42280001}, {0xc78, 0x41290001},
689 {0xc78, 0x402a0001}, {0xc78, 0x262b0001},
690 {0xc78, 0x252c0001}, {0xc78, 0x242d0001},
691 {0xc78, 0x232e0001}, {0xc78, 0x222f0001},
692 {0xc78, 0x21300001}, {0xc78, 0x20310001},
693 {0xc78, 0x06320001}, {0xc78, 0x05330001},
694 {0xc78, 0x04340001}, {0xc78, 0x03350001},
695 {0xc78, 0x02360001}, {0xc78, 0x01370001},
696 {0xc78, 0x00380001}, {0xc78, 0x00390001},
697 {0xc78, 0x003a0001}, {0xc78, 0x003b0001},
698 {0xc78, 0x003c0001}, {0xc78, 0x003d0001},
699 {0xc78, 0x003e0001}, {0xc78, 0x003f0001},
700 {0xc78, 0x7b400001}, {0xc78, 0x7b410001},
701 {0xc78, 0x7b420001}, {0xc78, 0x7b430001},
702 {0xc78, 0x7b440001}, {0xc78, 0x7b450001},
703 {0xc78, 0x7b460001}, {0xc78, 0x7b470001},
704 {0xc78, 0x7b480001}, {0xc78, 0x7a490001},
705 {0xc78, 0x794a0001}, {0xc78, 0x784b0001},
706 {0xc78, 0x774c0001}, {0xc78, 0x764d0001},
707 {0xc78, 0x754e0001}, {0xc78, 0x744f0001},
708 {0xc78, 0x73500001}, {0xc78, 0x72510001},
709 {0xc78, 0x71520001}, {0xc78, 0x70530001},
710 {0xc78, 0x6f540001}, {0xc78, 0x6e550001},
711 {0xc78, 0x6d560001}, {0xc78, 0x6c570001},
712 {0xc78, 0x6b580001}, {0xc78, 0x6a590001},
713 {0xc78, 0x695a0001}, {0xc78, 0x685b0001},
714 {0xc78, 0x675c0001}, {0xc78, 0x665d0001},
715 {0xc78, 0x655e0001}, {0xc78, 0x645f0001},
716 {0xc78, 0x63600001}, {0xc78, 0x62610001},
717 {0xc78, 0x61620001}, {0xc78, 0x60630001},
718 {0xc78, 0x46640001}, {0xc78, 0x45650001},
719 {0xc78, 0x44660001}, {0xc78, 0x43670001},
720 {0xc78, 0x42680001}, {0xc78, 0x41690001},
721 {0xc78, 0x406a0001}, {0xc78, 0x266b0001},
722 {0xc78, 0x256c0001}, {0xc78, 0x246d0001},
723 {0xc78, 0x236e0001}, {0xc78, 0x226f0001},
724 {0xc78, 0x21700001}, {0xc78, 0x20710001},
725 {0xc78, 0x06720001}, {0xc78, 0x05730001},
726 {0xc78, 0x04740001}, {0xc78, 0x03750001},
727 {0xc78, 0x02760001}, {0xc78, 0x01770001},
728 {0xc78, 0x00780001}, {0xc78, 0x00790001},
729 {0xc78, 0x007a0001}, {0xc78, 0x007b0001},
730 {0xc78, 0x007c0001}, {0xc78, 0x007d0001},
731 {0xc78, 0x007e0001}, {0xc78, 0x007f0001},
732 {0xc78, 0x3800001e}, {0xc78, 0x3801001e},
733 {0xc78, 0x3802001e}, {0xc78, 0x3803001e},
734 {0xc78, 0x3804001e}, {0xc78, 0x3805001e},
735 {0xc78, 0x3806001e}, {0xc78, 0x3807001e},
736 {0xc78, 0x3808001e}, {0xc78, 0x3c09001e},
737 {0xc78, 0x3e0a001e}, {0xc78, 0x400b001e},
738 {0xc78, 0x440c001e}, {0xc78, 0x480d001e},
739 {0xc78, 0x4c0e001e}, {0xc78, 0x500f001e},
740 {0xc78, 0x5210001e}, {0xc78, 0x5611001e},
741 {0xc78, 0x5a12001e}, {0xc78, 0x5e13001e},
742 {0xc78, 0x6014001e}, {0xc78, 0x6015001e},
743 {0xc78, 0x6016001e}, {0xc78, 0x6217001e},
744 {0xc78, 0x6218001e}, {0xc78, 0x6219001e},
745 {0xc78, 0x621a001e}, {0xc78, 0x621b001e},
746 {0xc78, 0x621c001e}, {0xc78, 0x621d001e},
747 {0xc78, 0x621e001e}, {0xc78, 0x621f001e},
748 {0xffff, 0xffffffff}
749};
750
Jes Sorensenb9f498e2016-02-29 17:04:18 -0500751static struct rtl8xxxu_reg32val rtl8xxx_agc_8723bu_table[] = {
752 {0xc78, 0xfd000001}, {0xc78, 0xfc010001},
753 {0xc78, 0xfb020001}, {0xc78, 0xfa030001},
754 {0xc78, 0xf9040001}, {0xc78, 0xf8050001},
755 {0xc78, 0xf7060001}, {0xc78, 0xf6070001},
756 {0xc78, 0xf5080001}, {0xc78, 0xf4090001},
757 {0xc78, 0xf30a0001}, {0xc78, 0xf20b0001},
758 {0xc78, 0xf10c0001}, {0xc78, 0xf00d0001},
759 {0xc78, 0xef0e0001}, {0xc78, 0xee0f0001},
760 {0xc78, 0xed100001}, {0xc78, 0xec110001},
761 {0xc78, 0xeb120001}, {0xc78, 0xea130001},
762 {0xc78, 0xe9140001}, {0xc78, 0xe8150001},
763 {0xc78, 0xe7160001}, {0xc78, 0xe6170001},
764 {0xc78, 0xe5180001}, {0xc78, 0xe4190001},
765 {0xc78, 0xe31a0001}, {0xc78, 0xa51b0001},
766 {0xc78, 0xa41c0001}, {0xc78, 0xa31d0001},
767 {0xc78, 0x671e0001}, {0xc78, 0x661f0001},
768 {0xc78, 0x65200001}, {0xc78, 0x64210001},
769 {0xc78, 0x63220001}, {0xc78, 0x4a230001},
770 {0xc78, 0x49240001}, {0xc78, 0x48250001},
771 {0xc78, 0x47260001}, {0xc78, 0x46270001},
772 {0xc78, 0x45280001}, {0xc78, 0x44290001},
773 {0xc78, 0x432a0001}, {0xc78, 0x422b0001},
774 {0xc78, 0x292c0001}, {0xc78, 0x282d0001},
775 {0xc78, 0x272e0001}, {0xc78, 0x262f0001},
776 {0xc78, 0x0a300001}, {0xc78, 0x09310001},
777 {0xc78, 0x08320001}, {0xc78, 0x07330001},
778 {0xc78, 0x06340001}, {0xc78, 0x05350001},
779 {0xc78, 0x04360001}, {0xc78, 0x03370001},
780 {0xc78, 0x02380001}, {0xc78, 0x01390001},
781 {0xc78, 0x013a0001}, {0xc78, 0x013b0001},
782 {0xc78, 0x013c0001}, {0xc78, 0x013d0001},
783 {0xc78, 0x013e0001}, {0xc78, 0x013f0001},
784 {0xc78, 0xfc400001}, {0xc78, 0xfb410001},
785 {0xc78, 0xfa420001}, {0xc78, 0xf9430001},
786 {0xc78, 0xf8440001}, {0xc78, 0xf7450001},
787 {0xc78, 0xf6460001}, {0xc78, 0xf5470001},
788 {0xc78, 0xf4480001}, {0xc78, 0xf3490001},
789 {0xc78, 0xf24a0001}, {0xc78, 0xf14b0001},
790 {0xc78, 0xf04c0001}, {0xc78, 0xef4d0001},
791 {0xc78, 0xee4e0001}, {0xc78, 0xed4f0001},
792 {0xc78, 0xec500001}, {0xc78, 0xeb510001},
793 {0xc78, 0xea520001}, {0xc78, 0xe9530001},
794 {0xc78, 0xe8540001}, {0xc78, 0xe7550001},
795 {0xc78, 0xe6560001}, {0xc78, 0xe5570001},
796 {0xc78, 0xe4580001}, {0xc78, 0xe3590001},
797 {0xc78, 0xa65a0001}, {0xc78, 0xa55b0001},
798 {0xc78, 0xa45c0001}, {0xc78, 0xa35d0001},
799 {0xc78, 0x675e0001}, {0xc78, 0x665f0001},
800 {0xc78, 0x65600001}, {0xc78, 0x64610001},
801 {0xc78, 0x63620001}, {0xc78, 0x62630001},
802 {0xc78, 0x61640001}, {0xc78, 0x48650001},
803 {0xc78, 0x47660001}, {0xc78, 0x46670001},
804 {0xc78, 0x45680001}, {0xc78, 0x44690001},
805 {0xc78, 0x436a0001}, {0xc78, 0x426b0001},
806 {0xc78, 0x286c0001}, {0xc78, 0x276d0001},
807 {0xc78, 0x266e0001}, {0xc78, 0x256f0001},
808 {0xc78, 0x24700001}, {0xc78, 0x09710001},
809 {0xc78, 0x08720001}, {0xc78, 0x07730001},
810 {0xc78, 0x06740001}, {0xc78, 0x05750001},
811 {0xc78, 0x04760001}, {0xc78, 0x03770001},
812 {0xc78, 0x02780001}, {0xc78, 0x01790001},
813 {0xc78, 0x017a0001}, {0xc78, 0x017b0001},
814 {0xc78, 0x017c0001}, {0xc78, 0x017d0001},
815 {0xc78, 0x017e0001}, {0xc78, 0x017f0001},
816 {0xc50, 0x69553422},
817 {0xc50, 0x69553420},
818 {0x824, 0x00390204},
819 {0xffff, 0xffffffff}
820};
821
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400822static struct rtl8xxxu_rfregval rtl8723au_radioa_1t_init_table[] = {
823 {0x00, 0x00030159}, {0x01, 0x00031284},
824 {0x02, 0x00098000}, {0x03, 0x00039c63},
825 {0x04, 0x000210e7}, {0x09, 0x0002044f},
826 {0x0a, 0x0001a3f1}, {0x0b, 0x00014787},
827 {0x0c, 0x000896fe}, {0x0d, 0x0000e02c},
828 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
829 {0x19, 0x00000000}, {0x1a, 0x00030355},
830 {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
831 {0x1d, 0x000a1250}, {0x1e, 0x0000024f},
832 {0x1f, 0x00000000}, {0x20, 0x0000b614},
833 {0x21, 0x0006c000}, {0x22, 0x00000000},
834 {0x23, 0x00001558}, {0x24, 0x00000060},
835 {0x25, 0x00000483}, {0x26, 0x0004f000},
836 {0x27, 0x000ec7d9}, {0x28, 0x00057730},
837 {0x29, 0x00004783}, {0x2a, 0x00000001},
838 {0x2b, 0x00021334}, {0x2a, 0x00000000},
839 {0x2b, 0x00000054}, {0x2a, 0x00000001},
840 {0x2b, 0x00000808}, {0x2b, 0x00053333},
841 {0x2c, 0x0000000c}, {0x2a, 0x00000002},
842 {0x2b, 0x00000808}, {0x2b, 0x0005b333},
843 {0x2c, 0x0000000d}, {0x2a, 0x00000003},
844 {0x2b, 0x00000808}, {0x2b, 0x00063333},
845 {0x2c, 0x0000000d}, {0x2a, 0x00000004},
846 {0x2b, 0x00000808}, {0x2b, 0x0006b333},
847 {0x2c, 0x0000000d}, {0x2a, 0x00000005},
848 {0x2b, 0x00000808}, {0x2b, 0x00073333},
849 {0x2c, 0x0000000d}, {0x2a, 0x00000006},
850 {0x2b, 0x00000709}, {0x2b, 0x0005b333},
851 {0x2c, 0x0000000d}, {0x2a, 0x00000007},
852 {0x2b, 0x00000709}, {0x2b, 0x00063333},
853 {0x2c, 0x0000000d}, {0x2a, 0x00000008},
854 {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
855 {0x2c, 0x0000000d}, {0x2a, 0x00000009},
856 {0x2b, 0x0000060a}, {0x2b, 0x00053333},
857 {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
858 {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
859 {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
860 {0x2b, 0x0000060a}, {0x2b, 0x00063333},
861 {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
862 {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
863 {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
864 {0x2b, 0x0000060a}, {0x2b, 0x00073333},
865 {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
866 {0x2b, 0x0000050b}, {0x2b, 0x00066666},
867 {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
868 {0x10, 0x0004000f}, {0x11, 0x000e31fc},
869 {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
870 {0x10, 0x0002000f}, {0x11, 0x000203f9},
871 {0x10, 0x0003000f}, {0x11, 0x000ff500},
872 {0x10, 0x00000000}, {0x11, 0x00000000},
873 {0x10, 0x0008000f}, {0x11, 0x0003f100},
874 {0x10, 0x0009000f}, {0x11, 0x00023100},
875 {0x12, 0x00032000}, {0x12, 0x00071000},
876 {0x12, 0x000b0000}, {0x12, 0x000fc000},
877 {0x13, 0x000287b3}, {0x13, 0x000244b7},
878 {0x13, 0x000204ab}, {0x13, 0x0001c49f},
879 {0x13, 0x00018493}, {0x13, 0x0001429b},
880 {0x13, 0x00010299}, {0x13, 0x0000c29c},
881 {0x13, 0x000081a0}, {0x13, 0x000040ac},
882 {0x13, 0x00000020}, {0x14, 0x0001944c},
883 {0x14, 0x00059444}, {0x14, 0x0009944c},
884 {0x14, 0x000d9444}, {0x15, 0x0000f474},
885 {0x15, 0x0004f477}, {0x15, 0x0008f455},
886 {0x15, 0x000cf455}, {0x16, 0x00000339},
887 {0x16, 0x00040339}, {0x16, 0x00080339},
888 {0x16, 0x000c0366}, {0x00, 0x00010159},
889 {0x18, 0x0000f401}, {0xfe, 0x00000000},
890 {0xfe, 0x00000000}, {0x1f, 0x00000003},
891 {0xfe, 0x00000000}, {0xfe, 0x00000000},
892 {0x1e, 0x00000247}, {0x1f, 0x00000000},
893 {0x00, 0x00030159},
894 {0xff, 0xffffffff}
895};
896
Jes Sorensen22a31d42016-02-29 17:04:15 -0500897static struct rtl8xxxu_rfregval rtl8723bu_radioa_1t_init_table[] = {
898 {0x00, 0x00010000}, {0xb0, 0x000dffe0},
899 {0xfe, 0x00000000}, {0xfe, 0x00000000},
900 {0xfe, 0x00000000}, {0xb1, 0x00000018},
901 {0xfe, 0x00000000}, {0xfe, 0x00000000},
902 {0xfe, 0x00000000}, {0xb2, 0x00084c00},
903 {0xb5, 0x0000d2cc}, {0xb6, 0x000925aa},
904 {0xb7, 0x00000010}, {0xb8, 0x0000907f},
905 {0x5c, 0x00000002}, {0x7c, 0x00000002},
906 {0x7e, 0x00000005}, {0x8b, 0x0006fc00},
907 {0xb0, 0x000ff9f0}, {0x1c, 0x000739d2},
908 {0x1e, 0x00000000}, {0xdf, 0x00000780},
909 {0x50, 0x00067435},
910 /*
911 * The 8723bu vendor driver indicates that bit 8 should be set in
912 * 0x51 for package types TFBGA90, TFBGA80, and TFBGA79. However
913 * they never actually check the package type - and just default
914 * to not setting it.
915 */
916 {0x51, 0x0006b04e},
917 {0x52, 0x000007d2}, {0x53, 0x00000000},
918 {0x54, 0x00050400}, {0x55, 0x0004026e},
919 {0xdd, 0x0000004c}, {0x70, 0x00067435},
920 /*
921 * 0x71 has same package type condition as for register 0x51
922 */
923 {0x71, 0x0006b04e},
924 {0x72, 0x000007d2}, {0x73, 0x00000000},
925 {0x74, 0x00050400}, {0x75, 0x0004026e},
926 {0xef, 0x00000100}, {0x34, 0x0000add7},
927 {0x35, 0x00005c00}, {0x34, 0x00009dd4},
928 {0x35, 0x00005000}, {0x34, 0x00008dd1},
929 {0x35, 0x00004400}, {0x34, 0x00007dce},
930 {0x35, 0x00003800}, {0x34, 0x00006cd1},
931 {0x35, 0x00004400}, {0x34, 0x00005cce},
932 {0x35, 0x00003800}, {0x34, 0x000048ce},
933 {0x35, 0x00004400}, {0x34, 0x000034ce},
934 {0x35, 0x00003800}, {0x34, 0x00002451},
935 {0x35, 0x00004400}, {0x34, 0x0000144e},
936 {0x35, 0x00003800}, {0x34, 0x00000051},
937 {0x35, 0x00004400}, {0xef, 0x00000000},
938 {0xef, 0x00000100}, {0xed, 0x00000010},
939 {0x44, 0x0000add7}, {0x44, 0x00009dd4},
940 {0x44, 0x00008dd1}, {0x44, 0x00007dce},
941 {0x44, 0x00006cc1}, {0x44, 0x00005cce},
942 {0x44, 0x000044d1}, {0x44, 0x000034ce},
943 {0x44, 0x00002451}, {0x44, 0x0000144e},
944 {0x44, 0x00000051}, {0xef, 0x00000000},
945 {0xed, 0x00000000}, {0x7f, 0x00020080},
946 {0xef, 0x00002000}, {0x3b, 0x000380ef},
947 {0x3b, 0x000302fe}, {0x3b, 0x00028ce6},
948 {0x3b, 0x000200bc}, {0x3b, 0x000188a5},
949 {0x3b, 0x00010fbc}, {0x3b, 0x00008f71},
950 {0x3b, 0x00000900}, {0xef, 0x00000000},
951 {0xed, 0x00000001}, {0x40, 0x000380ef},
952 {0x40, 0x000302fe}, {0x40, 0x00028ce6},
953 {0x40, 0x000200bc}, {0x40, 0x000188a5},
954 {0x40, 0x00010fbc}, {0x40, 0x00008f71},
955 {0x40, 0x00000900}, {0xed, 0x00000000},
956 {0x82, 0x00080000}, {0x83, 0x00008000},
957 {0x84, 0x00048d80}, {0x85, 0x00068000},
958 {0xa2, 0x00080000}, {0xa3, 0x00008000},
959 {0xa4, 0x00048d80}, {0xa5, 0x00068000},
960 {0xed, 0x00000002}, {0xef, 0x00000002},
961 {0x56, 0x00000032}, {0x76, 0x00000032},
962 {0x01, 0x00000780},
963 {0xff, 0xffffffff}
964};
965
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400966static struct rtl8xxxu_rfregval rtl8192cu_radioa_2t_init_table[] = {
967 {0x00, 0x00030159}, {0x01, 0x00031284},
968 {0x02, 0x00098000}, {0x03, 0x00018c63},
969 {0x04, 0x000210e7}, {0x09, 0x0002044f},
970 {0x0a, 0x0001adb1}, {0x0b, 0x00054867},
971 {0x0c, 0x0008992e}, {0x0d, 0x0000e52c},
972 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
973 {0x19, 0x00000000}, {0x1a, 0x00010255},
974 {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
975 {0x1d, 0x000a1250}, {0x1e, 0x0004445f},
976 {0x1f, 0x00080001}, {0x20, 0x0000b614},
977 {0x21, 0x0006c000}, {0x22, 0x00000000},
978 {0x23, 0x00001558}, {0x24, 0x00000060},
979 {0x25, 0x00000483}, {0x26, 0x0004f000},
980 {0x27, 0x000ec7d9}, {0x28, 0x000577c0},
981 {0x29, 0x00004783}, {0x2a, 0x00000001},
982 {0x2b, 0x00021334}, {0x2a, 0x00000000},
983 {0x2b, 0x00000054}, {0x2a, 0x00000001},
984 {0x2b, 0x00000808}, {0x2b, 0x00053333},
985 {0x2c, 0x0000000c}, {0x2a, 0x00000002},
986 {0x2b, 0x00000808}, {0x2b, 0x0005b333},
987 {0x2c, 0x0000000d}, {0x2a, 0x00000003},
988 {0x2b, 0x00000808}, {0x2b, 0x00063333},
989 {0x2c, 0x0000000d}, {0x2a, 0x00000004},
990 {0x2b, 0x00000808}, {0x2b, 0x0006b333},
991 {0x2c, 0x0000000d}, {0x2a, 0x00000005},
992 {0x2b, 0x00000808}, {0x2b, 0x00073333},
993 {0x2c, 0x0000000d}, {0x2a, 0x00000006},
994 {0x2b, 0x00000709}, {0x2b, 0x0005b333},
995 {0x2c, 0x0000000d}, {0x2a, 0x00000007},
996 {0x2b, 0x00000709}, {0x2b, 0x00063333},
997 {0x2c, 0x0000000d}, {0x2a, 0x00000008},
998 {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
999 {0x2c, 0x0000000d}, {0x2a, 0x00000009},
1000 {0x2b, 0x0000060a}, {0x2b, 0x00053333},
1001 {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
1002 {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
1003 {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
1004 {0x2b, 0x0000060a}, {0x2b, 0x00063333},
1005 {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
1006 {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
1007 {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
1008 {0x2b, 0x0000060a}, {0x2b, 0x00073333},
1009 {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
1010 {0x2b, 0x0000050b}, {0x2b, 0x00066666},
1011 {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
1012 {0x10, 0x0004000f}, {0x11, 0x000e31fc},
1013 {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
1014 {0x10, 0x0002000f}, {0x11, 0x000203f9},
1015 {0x10, 0x0003000f}, {0x11, 0x000ff500},
1016 {0x10, 0x00000000}, {0x11, 0x00000000},
1017 {0x10, 0x0008000f}, {0x11, 0x0003f100},
1018 {0x10, 0x0009000f}, {0x11, 0x00023100},
1019 {0x12, 0x00032000}, {0x12, 0x00071000},
1020 {0x12, 0x000b0000}, {0x12, 0x000fc000},
1021 {0x13, 0x000287b3}, {0x13, 0x000244b7},
1022 {0x13, 0x000204ab}, {0x13, 0x0001c49f},
1023 {0x13, 0x00018493}, {0x13, 0x0001429b},
1024 {0x13, 0x00010299}, {0x13, 0x0000c29c},
1025 {0x13, 0x000081a0}, {0x13, 0x000040ac},
1026 {0x13, 0x00000020}, {0x14, 0x0001944c},
1027 {0x14, 0x00059444}, {0x14, 0x0009944c},
1028 {0x14, 0x000d9444}, {0x15, 0x0000f424},
1029 {0x15, 0x0004f424}, {0x15, 0x0008f424},
1030 {0x15, 0x000cf424}, {0x16, 0x000e0330},
1031 {0x16, 0x000a0330}, {0x16, 0x00060330},
1032 {0x16, 0x00020330}, {0x00, 0x00010159},
1033 {0x18, 0x0000f401}, {0xfe, 0x00000000},
1034 {0xfe, 0x00000000}, {0x1f, 0x00080003},
1035 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1036 {0x1e, 0x00044457}, {0x1f, 0x00080000},
1037 {0x00, 0x00030159},
1038 {0xff, 0xffffffff}
1039};
1040
1041static struct rtl8xxxu_rfregval rtl8192cu_radiob_2t_init_table[] = {
1042 {0x00, 0x00030159}, {0x01, 0x00031284},
1043 {0x02, 0x00098000}, {0x03, 0x00018c63},
1044 {0x04, 0x000210e7}, {0x09, 0x0002044f},
1045 {0x0a, 0x0001adb1}, {0x0b, 0x00054867},
1046 {0x0c, 0x0008992e}, {0x0d, 0x0000e52c},
1047 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
1048 {0x12, 0x00032000}, {0x12, 0x00071000},
1049 {0x12, 0x000b0000}, {0x12, 0x000fc000},
1050 {0x13, 0x000287af}, {0x13, 0x000244b7},
1051 {0x13, 0x000204ab}, {0x13, 0x0001c49f},
1052 {0x13, 0x00018493}, {0x13, 0x00014297},
1053 {0x13, 0x00010295}, {0x13, 0x0000c298},
1054 {0x13, 0x0000819c}, {0x13, 0x000040a8},
1055 {0x13, 0x0000001c}, {0x14, 0x0001944c},
1056 {0x14, 0x00059444}, {0x14, 0x0009944c},
1057 {0x14, 0x000d9444}, {0x15, 0x0000f424},
1058 {0x15, 0x0004f424}, {0x15, 0x0008f424},
1059 {0x15, 0x000cf424}, {0x16, 0x000e0330},
1060 {0x16, 0x000a0330}, {0x16, 0x00060330},
1061 {0x16, 0x00020330},
1062 {0xff, 0xffffffff}
1063};
1064
1065static struct rtl8xxxu_rfregval rtl8192cu_radioa_1t_init_table[] = {
1066 {0x00, 0x00030159}, {0x01, 0x00031284},
1067 {0x02, 0x00098000}, {0x03, 0x00018c63},
1068 {0x04, 0x000210e7}, {0x09, 0x0002044f},
1069 {0x0a, 0x0001adb1}, {0x0b, 0x00054867},
1070 {0x0c, 0x0008992e}, {0x0d, 0x0000e52c},
1071 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
1072 {0x19, 0x00000000}, {0x1a, 0x00010255},
1073 {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
1074 {0x1d, 0x000a1250}, {0x1e, 0x0004445f},
1075 {0x1f, 0x00080001}, {0x20, 0x0000b614},
1076 {0x21, 0x0006c000}, {0x22, 0x00000000},
1077 {0x23, 0x00001558}, {0x24, 0x00000060},
1078 {0x25, 0x00000483}, {0x26, 0x0004f000},
1079 {0x27, 0x000ec7d9}, {0x28, 0x000577c0},
1080 {0x29, 0x00004783}, {0x2a, 0x00000001},
1081 {0x2b, 0x00021334}, {0x2a, 0x00000000},
1082 {0x2b, 0x00000054}, {0x2a, 0x00000001},
1083 {0x2b, 0x00000808}, {0x2b, 0x00053333},
1084 {0x2c, 0x0000000c}, {0x2a, 0x00000002},
1085 {0x2b, 0x00000808}, {0x2b, 0x0005b333},
1086 {0x2c, 0x0000000d}, {0x2a, 0x00000003},
1087 {0x2b, 0x00000808}, {0x2b, 0x00063333},
1088 {0x2c, 0x0000000d}, {0x2a, 0x00000004},
1089 {0x2b, 0x00000808}, {0x2b, 0x0006b333},
1090 {0x2c, 0x0000000d}, {0x2a, 0x00000005},
1091 {0x2b, 0x00000808}, {0x2b, 0x00073333},
1092 {0x2c, 0x0000000d}, {0x2a, 0x00000006},
1093 {0x2b, 0x00000709}, {0x2b, 0x0005b333},
1094 {0x2c, 0x0000000d}, {0x2a, 0x00000007},
1095 {0x2b, 0x00000709}, {0x2b, 0x00063333},
1096 {0x2c, 0x0000000d}, {0x2a, 0x00000008},
1097 {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
1098 {0x2c, 0x0000000d}, {0x2a, 0x00000009},
1099 {0x2b, 0x0000060a}, {0x2b, 0x00053333},
1100 {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
1101 {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
1102 {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
1103 {0x2b, 0x0000060a}, {0x2b, 0x00063333},
1104 {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
1105 {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
1106 {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
1107 {0x2b, 0x0000060a}, {0x2b, 0x00073333},
1108 {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
1109 {0x2b, 0x0000050b}, {0x2b, 0x00066666},
1110 {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
1111 {0x10, 0x0004000f}, {0x11, 0x000e31fc},
1112 {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
1113 {0x10, 0x0002000f}, {0x11, 0x000203f9},
1114 {0x10, 0x0003000f}, {0x11, 0x000ff500},
1115 {0x10, 0x00000000}, {0x11, 0x00000000},
1116 {0x10, 0x0008000f}, {0x11, 0x0003f100},
1117 {0x10, 0x0009000f}, {0x11, 0x00023100},
1118 {0x12, 0x00032000}, {0x12, 0x00071000},
1119 {0x12, 0x000b0000}, {0x12, 0x000fc000},
1120 {0x13, 0x000287b3}, {0x13, 0x000244b7},
1121 {0x13, 0x000204ab}, {0x13, 0x0001c49f},
1122 {0x13, 0x00018493}, {0x13, 0x0001429b},
1123 {0x13, 0x00010299}, {0x13, 0x0000c29c},
1124 {0x13, 0x000081a0}, {0x13, 0x000040ac},
1125 {0x13, 0x00000020}, {0x14, 0x0001944c},
1126 {0x14, 0x00059444}, {0x14, 0x0009944c},
1127 {0x14, 0x000d9444}, {0x15, 0x0000f405},
1128 {0x15, 0x0004f405}, {0x15, 0x0008f405},
1129 {0x15, 0x000cf405}, {0x16, 0x000e0330},
1130 {0x16, 0x000a0330}, {0x16, 0x00060330},
1131 {0x16, 0x00020330}, {0x00, 0x00010159},
1132 {0x18, 0x0000f401}, {0xfe, 0x00000000},
1133 {0xfe, 0x00000000}, {0x1f, 0x00080003},
1134 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1135 {0x1e, 0x00044457}, {0x1f, 0x00080000},
1136 {0x00, 0x00030159},
1137 {0xff, 0xffffffff}
1138};
1139
1140static struct rtl8xxxu_rfregval rtl8188ru_radioa_1t_highpa_table[] = {
1141 {0x00, 0x00030159}, {0x01, 0x00031284},
1142 {0x02, 0x00098000}, {0x03, 0x00018c63},
1143 {0x04, 0x000210e7}, {0x09, 0x0002044f},
1144 {0x0a, 0x0001adb0}, {0x0b, 0x00054867},
1145 {0x0c, 0x0008992e}, {0x0d, 0x0000e529},
1146 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
1147 {0x19, 0x00000000}, {0x1a, 0x00000255},
1148 {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
1149 {0x1d, 0x000a1250}, {0x1e, 0x0004445f},
1150 {0x1f, 0x00080001}, {0x20, 0x0000b614},
1151 {0x21, 0x0006c000}, {0x22, 0x0000083c},
1152 {0x23, 0x00001558}, {0x24, 0x00000060},
1153 {0x25, 0x00000483}, {0x26, 0x0004f000},
1154 {0x27, 0x000ec7d9}, {0x28, 0x000977c0},
1155 {0x29, 0x00004783}, {0x2a, 0x00000001},
1156 {0x2b, 0x00021334}, {0x2a, 0x00000000},
1157 {0x2b, 0x00000054}, {0x2a, 0x00000001},
1158 {0x2b, 0x00000808}, {0x2b, 0x00053333},
1159 {0x2c, 0x0000000c}, {0x2a, 0x00000002},
1160 {0x2b, 0x00000808}, {0x2b, 0x0005b333},
1161 {0x2c, 0x0000000d}, {0x2a, 0x00000003},
1162 {0x2b, 0x00000808}, {0x2b, 0x00063333},
1163 {0x2c, 0x0000000d}, {0x2a, 0x00000004},
1164 {0x2b, 0x00000808}, {0x2b, 0x0006b333},
1165 {0x2c, 0x0000000d}, {0x2a, 0x00000005},
1166 {0x2b, 0x00000808}, {0x2b, 0x00073333},
1167 {0x2c, 0x0000000d}, {0x2a, 0x00000006},
1168 {0x2b, 0x00000709}, {0x2b, 0x0005b333},
1169 {0x2c, 0x0000000d}, {0x2a, 0x00000007},
1170 {0x2b, 0x00000709}, {0x2b, 0x00063333},
1171 {0x2c, 0x0000000d}, {0x2a, 0x00000008},
1172 {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
1173 {0x2c, 0x0000000d}, {0x2a, 0x00000009},
1174 {0x2b, 0x0000060a}, {0x2b, 0x00053333},
1175 {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
1176 {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
1177 {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
1178 {0x2b, 0x0000060a}, {0x2b, 0x00063333},
1179 {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
1180 {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
1181 {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
1182 {0x2b, 0x0000060a}, {0x2b, 0x00073333},
1183 {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
1184 {0x2b, 0x0000050b}, {0x2b, 0x00066666},
1185 {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
1186 {0x10, 0x0004000f}, {0x11, 0x000e31fc},
1187 {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
1188 {0x10, 0x0002000f}, {0x11, 0x000203f9},
1189 {0x10, 0x0003000f}, {0x11, 0x000ff500},
1190 {0x10, 0x00000000}, {0x11, 0x00000000},
1191 {0x10, 0x0008000f}, {0x11, 0x0003f100},
1192 {0x10, 0x0009000f}, {0x11, 0x00023100},
1193 {0x12, 0x000d8000}, {0x12, 0x00090000},
1194 {0x12, 0x00051000}, {0x12, 0x00012000},
1195 {0x13, 0x00028fb4}, {0x13, 0x00024fa8},
1196 {0x13, 0x000207a4}, {0x13, 0x0001c3b0},
1197 {0x13, 0x000183a4}, {0x13, 0x00014398},
1198 {0x13, 0x000101a4}, {0x13, 0x0000c198},
1199 {0x13, 0x000080a4}, {0x13, 0x00004098},
1200 {0x13, 0x00000000}, {0x14, 0x0001944c},
1201 {0x14, 0x00059444}, {0x14, 0x0009944c},
1202 {0x14, 0x000d9444}, {0x15, 0x0000f405},
1203 {0x15, 0x0004f405}, {0x15, 0x0008f405},
1204 {0x15, 0x000cf405}, {0x16, 0x000e0330},
1205 {0x16, 0x000a0330}, {0x16, 0x00060330},
1206 {0x16, 0x00020330}, {0x00, 0x00010159},
1207 {0x18, 0x0000f401}, {0xfe, 0x00000000},
1208 {0xfe, 0x00000000}, {0x1f, 0x00080003},
1209 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1210 {0x1e, 0x00044457}, {0x1f, 0x00080000},
1211 {0x00, 0x00030159},
1212 {0xff, 0xffffffff}
1213};
1214
1215static struct rtl8xxxu_rfregs rtl8xxxu_rfregs[] = {
1216 { /* RF_A */
1217 .hssiparm1 = REG_FPGA0_XA_HSSI_PARM1,
1218 .hssiparm2 = REG_FPGA0_XA_HSSI_PARM2,
1219 .lssiparm = REG_FPGA0_XA_LSSI_PARM,
1220 .hspiread = REG_HSPI_XA_READBACK,
1221 .lssiread = REG_FPGA0_XA_LSSI_READBACK,
1222 .rf_sw_ctrl = REG_FPGA0_XA_RF_SW_CTRL,
1223 },
1224 { /* RF_B */
1225 .hssiparm1 = REG_FPGA0_XB_HSSI_PARM1,
1226 .hssiparm2 = REG_FPGA0_XB_HSSI_PARM2,
1227 .lssiparm = REG_FPGA0_XB_LSSI_PARM,
1228 .hspiread = REG_HSPI_XB_READBACK,
1229 .lssiread = REG_FPGA0_XB_LSSI_READBACK,
1230 .rf_sw_ctrl = REG_FPGA0_XB_RF_SW_CTRL,
1231 },
1232};
1233
1234static const u32 rtl8723au_iqk_phy_iq_bb_reg[RTL8XXXU_BB_REGS] = {
1235 REG_OFDM0_XA_RX_IQ_IMBALANCE,
1236 REG_OFDM0_XB_RX_IQ_IMBALANCE,
1237 REG_OFDM0_ENERGY_CCA_THRES,
1238 REG_OFDM0_AGCR_SSI_TABLE,
1239 REG_OFDM0_XA_TX_IQ_IMBALANCE,
1240 REG_OFDM0_XB_TX_IQ_IMBALANCE,
1241 REG_OFDM0_XC_TX_AFE,
1242 REG_OFDM0_XD_TX_AFE,
1243 REG_OFDM0_RX_IQ_EXT_ANTA
1244};
1245
1246static u8 rtl8xxxu_read8(struct rtl8xxxu_priv *priv, u16 addr)
1247{
1248 struct usb_device *udev = priv->udev;
1249 int len;
1250 u8 data;
1251
1252 mutex_lock(&priv->usb_buf_mutex);
1253 len = usb_control_msg(udev, usb_rcvctrlpipe(udev, 0),
1254 REALTEK_USB_CMD_REQ, REALTEK_USB_READ,
1255 addr, 0, &priv->usb_buf.val8, sizeof(u8),
1256 RTW_USB_CONTROL_MSG_TIMEOUT);
1257 data = priv->usb_buf.val8;
1258 mutex_unlock(&priv->usb_buf_mutex);
1259
1260 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_READ)
1261 dev_info(&udev->dev, "%s(%04x) = 0x%02x, len %i\n",
1262 __func__, addr, data, len);
1263 return data;
1264}
1265
1266static u16 rtl8xxxu_read16(struct rtl8xxxu_priv *priv, u16 addr)
1267{
1268 struct usb_device *udev = priv->udev;
1269 int len;
1270 u16 data;
1271
1272 mutex_lock(&priv->usb_buf_mutex);
1273 len = usb_control_msg(udev, usb_rcvctrlpipe(udev, 0),
1274 REALTEK_USB_CMD_REQ, REALTEK_USB_READ,
1275 addr, 0, &priv->usb_buf.val16, sizeof(u16),
1276 RTW_USB_CONTROL_MSG_TIMEOUT);
1277 data = le16_to_cpu(priv->usb_buf.val16);
1278 mutex_unlock(&priv->usb_buf_mutex);
1279
1280 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_READ)
1281 dev_info(&udev->dev, "%s(%04x) = 0x%04x, len %i\n",
1282 __func__, addr, data, len);
1283 return data;
1284}
1285
1286static u32 rtl8xxxu_read32(struct rtl8xxxu_priv *priv, u16 addr)
1287{
1288 struct usb_device *udev = priv->udev;
1289 int len;
1290 u32 data;
1291
1292 mutex_lock(&priv->usb_buf_mutex);
1293 len = usb_control_msg(udev, usb_rcvctrlpipe(udev, 0),
1294 REALTEK_USB_CMD_REQ, REALTEK_USB_READ,
1295 addr, 0, &priv->usb_buf.val32, sizeof(u32),
1296 RTW_USB_CONTROL_MSG_TIMEOUT);
1297 data = le32_to_cpu(priv->usb_buf.val32);
1298 mutex_unlock(&priv->usb_buf_mutex);
1299
1300 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_READ)
1301 dev_info(&udev->dev, "%s(%04x) = 0x%08x, len %i\n",
1302 __func__, addr, data, len);
1303 return data;
1304}
1305
1306static int rtl8xxxu_write8(struct rtl8xxxu_priv *priv, u16 addr, u8 val)
1307{
1308 struct usb_device *udev = priv->udev;
1309 int ret;
1310
1311 mutex_lock(&priv->usb_buf_mutex);
1312 priv->usb_buf.val8 = val;
1313 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1314 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1315 addr, 0, &priv->usb_buf.val8, sizeof(u8),
1316 RTW_USB_CONTROL_MSG_TIMEOUT);
1317
1318 mutex_unlock(&priv->usb_buf_mutex);
1319
1320 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_WRITE)
1321 dev_info(&udev->dev, "%s(%04x) = 0x%02x\n",
1322 __func__, addr, val);
1323 return ret;
1324}
1325
1326static int rtl8xxxu_write16(struct rtl8xxxu_priv *priv, u16 addr, u16 val)
1327{
1328 struct usb_device *udev = priv->udev;
1329 int ret;
1330
1331 mutex_lock(&priv->usb_buf_mutex);
1332 priv->usb_buf.val16 = cpu_to_le16(val);
1333 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1334 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1335 addr, 0, &priv->usb_buf.val16, sizeof(u16),
1336 RTW_USB_CONTROL_MSG_TIMEOUT);
1337 mutex_unlock(&priv->usb_buf_mutex);
1338
1339 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_WRITE)
1340 dev_info(&udev->dev, "%s(%04x) = 0x%04x\n",
1341 __func__, addr, val);
1342 return ret;
1343}
1344
1345static int rtl8xxxu_write32(struct rtl8xxxu_priv *priv, u16 addr, u32 val)
1346{
1347 struct usb_device *udev = priv->udev;
1348 int ret;
1349
1350 mutex_lock(&priv->usb_buf_mutex);
1351 priv->usb_buf.val32 = cpu_to_le32(val);
1352 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1353 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1354 addr, 0, &priv->usb_buf.val32, sizeof(u32),
1355 RTW_USB_CONTROL_MSG_TIMEOUT);
1356 mutex_unlock(&priv->usb_buf_mutex);
1357
1358 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_WRITE)
1359 dev_info(&udev->dev, "%s(%04x) = 0x%08x\n",
1360 __func__, addr, val);
1361 return ret;
1362}
1363
1364static int
1365rtl8xxxu_writeN(struct rtl8xxxu_priv *priv, u16 addr, u8 *buf, u16 len)
1366{
1367 struct usb_device *udev = priv->udev;
1368 int blocksize = priv->fops->writeN_block_size;
1369 int ret, i, count, remainder;
1370
1371 count = len / blocksize;
1372 remainder = len % blocksize;
1373
1374 for (i = 0; i < count; i++) {
1375 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1376 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1377 addr, 0, buf, blocksize,
1378 RTW_USB_CONTROL_MSG_TIMEOUT);
1379 if (ret != blocksize)
1380 goto write_error;
1381
1382 addr += blocksize;
1383 buf += blocksize;
1384 }
1385
1386 if (remainder) {
1387 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1388 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1389 addr, 0, buf, remainder,
1390 RTW_USB_CONTROL_MSG_TIMEOUT);
1391 if (ret != remainder)
1392 goto write_error;
1393 }
1394
1395 return len;
1396
1397write_error:
1398 dev_info(&udev->dev,
1399 "%s: Failed to write block at addr: %04x size: %04x\n",
1400 __func__, addr, blocksize);
1401 return -EAGAIN;
1402}
1403
1404static u32 rtl8xxxu_read_rfreg(struct rtl8xxxu_priv *priv,
1405 enum rtl8xxxu_rfpath path, u8 reg)
1406{
1407 u32 hssia, val32, retval;
1408
1409 hssia = rtl8xxxu_read32(priv, REG_FPGA0_XA_HSSI_PARM2);
1410 if (path != RF_A)
1411 val32 = rtl8xxxu_read32(priv, rtl8xxxu_rfregs[path].hssiparm2);
1412 else
1413 val32 = hssia;
1414
1415 val32 &= ~FPGA0_HSSI_PARM2_ADDR_MASK;
1416 val32 |= (reg << FPGA0_HSSI_PARM2_ADDR_SHIFT);
1417 val32 |= FPGA0_HSSI_PARM2_EDGE_READ;
1418 hssia &= ~FPGA0_HSSI_PARM2_EDGE_READ;
1419 rtl8xxxu_write32(priv, REG_FPGA0_XA_HSSI_PARM2, hssia);
1420
1421 udelay(10);
1422
1423 rtl8xxxu_write32(priv, rtl8xxxu_rfregs[path].hssiparm2, val32);
1424 udelay(100);
1425
1426 hssia |= FPGA0_HSSI_PARM2_EDGE_READ;
1427 rtl8xxxu_write32(priv, REG_FPGA0_XA_HSSI_PARM2, hssia);
1428 udelay(10);
1429
1430 val32 = rtl8xxxu_read32(priv, rtl8xxxu_rfregs[path].hssiparm1);
1431 if (val32 & FPGA0_HSSI_PARM1_PI)
1432 retval = rtl8xxxu_read32(priv, rtl8xxxu_rfregs[path].hspiread);
1433 else
1434 retval = rtl8xxxu_read32(priv, rtl8xxxu_rfregs[path].lssiread);
1435
1436 retval &= 0xfffff;
1437
1438 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_RFREG_READ)
1439 dev_info(&priv->udev->dev, "%s(%02x) = 0x%06x\n",
1440 __func__, reg, retval);
1441 return retval;
1442}
1443
Jes Sorensen22a31d42016-02-29 17:04:15 -05001444/*
1445 * The RTL8723BU driver indicates that registers 0xb2 and 0xb6 can
1446 * have write issues in high temperature conditions. We may have to
1447 * retry writing them.
1448 */
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001449static int rtl8xxxu_write_rfreg(struct rtl8xxxu_priv *priv,
1450 enum rtl8xxxu_rfpath path, u8 reg, u32 data)
1451{
1452 int ret, retval;
1453 u32 dataaddr;
1454
1455 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_RFREG_WRITE)
1456 dev_info(&priv->udev->dev, "%s(%02x) = 0x%06x\n",
1457 __func__, reg, data);
1458
1459 data &= FPGA0_LSSI_PARM_DATA_MASK;
1460 dataaddr = (reg << FPGA0_LSSI_PARM_ADDR_SHIFT) | data;
1461
1462 /* Use XB for path B */
1463 ret = rtl8xxxu_write32(priv, rtl8xxxu_rfregs[path].lssiparm, dataaddr);
1464 if (ret != sizeof(dataaddr))
1465 retval = -EIO;
1466 else
1467 retval = 0;
1468
1469 udelay(1);
1470
1471 return retval;
1472}
1473
Jes Sorensen8da91572016-02-29 17:04:29 -05001474static int rtl8723a_h2c_cmd(struct rtl8xxxu_priv *priv,
1475 struct h2c_cmd *h2c, int len)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001476{
1477 struct device *dev = &priv->udev->dev;
1478 int mbox_nr, retry, retval = 0;
1479 int mbox_reg, mbox_ext_reg;
1480 u8 val8;
1481
1482 mutex_lock(&priv->h2c_mutex);
1483
1484 mbox_nr = priv->next_mbox;
1485 mbox_reg = REG_HMBOX_0 + (mbox_nr * 4);
Jes Sorensened35d092016-02-29 17:04:19 -05001486 mbox_ext_reg = priv->fops->mbox_ext_reg +
1487 (mbox_nr * priv->fops->mbox_ext_width);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001488
1489 /*
1490 * MBOX ready?
1491 */
1492 retry = 100;
1493 do {
1494 val8 = rtl8xxxu_read8(priv, REG_HMTFR);
1495 if (!(val8 & BIT(mbox_nr)))
1496 break;
1497 } while (retry--);
1498
1499 if (!retry) {
Jes Sorensenc7a5a192016-02-29 17:04:30 -05001500 dev_info(dev, "%s: Mailbox busy\n", __func__);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001501 retval = -EBUSY;
1502 goto error;
1503 }
1504
1505 /*
1506 * Need to swap as it's being swapped again by rtl8xxxu_write16/32()
1507 */
Jes Sorensen8da91572016-02-29 17:04:29 -05001508 if (len > sizeof(u32)) {
Jes Sorensened35d092016-02-29 17:04:19 -05001509 if (priv->fops->mbox_ext_width == 4) {
1510 rtl8xxxu_write32(priv, mbox_ext_reg,
1511 le32_to_cpu(h2c->raw_wide.ext));
1512 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_H2C)
1513 dev_info(dev, "H2C_EXT %08x\n",
1514 le32_to_cpu(h2c->raw_wide.ext));
1515 } else {
1516 rtl8xxxu_write16(priv, mbox_ext_reg,
1517 le16_to_cpu(h2c->raw.ext));
1518 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_H2C)
1519 dev_info(dev, "H2C_EXT %04x\n",
1520 le16_to_cpu(h2c->raw.ext));
1521 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001522 }
1523 rtl8xxxu_write32(priv, mbox_reg, le32_to_cpu(h2c->raw.data));
1524 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_H2C)
1525 dev_info(dev, "H2C %08x\n", le32_to_cpu(h2c->raw.data));
1526
1527 priv->next_mbox = (mbox_nr + 1) % H2C_MAX_MBOX;
1528
1529error:
1530 mutex_unlock(&priv->h2c_mutex);
1531 return retval;
1532}
1533
Jes Sorensen394f1bd2016-02-29 17:04:49 -05001534static void rtl8723bu_write_btreg(struct rtl8xxxu_priv *priv, u8 reg, u8 data)
1535{
1536 struct h2c_cmd h2c;
1537 int reqnum = 0;
1538
1539 memset(&h2c, 0, sizeof(struct h2c_cmd));
1540 h2c.bt_mp_oper.cmd = H2C_8723B_BT_MP_OPER;
1541 h2c.bt_mp_oper.operreq = 0 | (reqnum << 4);
1542 h2c.bt_mp_oper.opcode = BT_MP_OP_WRITE_REG_VALUE;
1543 h2c.bt_mp_oper.data = data;
1544 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.bt_mp_oper));
1545
1546 reqnum++;
1547 memset(&h2c, 0, sizeof(struct h2c_cmd));
1548 h2c.bt_mp_oper.cmd = H2C_8723B_BT_MP_OPER;
1549 h2c.bt_mp_oper.operreq = 0 | (reqnum << 4);
1550 h2c.bt_mp_oper.opcode = BT_MP_OP_WRITE_REG_VALUE;
1551 h2c.bt_mp_oper.addr = reg;
1552 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.bt_mp_oper));
1553}
1554
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001555static void rtl8723a_enable_rf(struct rtl8xxxu_priv *priv)
1556{
1557 u8 val8;
1558 u32 val32;
1559
1560 val8 = rtl8xxxu_read8(priv, REG_SPS0_CTRL);
1561 val8 |= BIT(0) | BIT(3);
1562 rtl8xxxu_write8(priv, REG_SPS0_CTRL, val8);
1563
1564 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XAB_RF_PARM);
1565 val32 &= ~(BIT(4) | BIT(5));
1566 val32 |= BIT(3);
1567 if (priv->rf_paths == 2) {
1568 val32 &= ~(BIT(20) | BIT(21));
1569 val32 |= BIT(19);
1570 }
1571 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_PARM, val32);
1572
1573 val32 = rtl8xxxu_read32(priv, REG_OFDM0_TRX_PATH_ENABLE);
1574 val32 &= ~OFDM_RF_PATH_TX_MASK;
1575 if (priv->tx_paths == 2)
1576 val32 |= OFDM_RF_PATH_TX_A | OFDM_RF_PATH_TX_B;
1577 else if (priv->rtlchip == 0x8192c || priv->rtlchip == 0x8191c)
1578 val32 |= OFDM_RF_PATH_TX_B;
1579 else
1580 val32 |= OFDM_RF_PATH_TX_A;
1581 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, val32);
1582
1583 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
1584 val32 &= ~FPGA_RF_MODE_JAPAN;
1585 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
1586
1587 if (priv->rf_paths == 2)
1588 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, 0x63db25a0);
1589 else
1590 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, 0x631b25a0);
1591
1592 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, 0x32d95);
1593 if (priv->rf_paths == 2)
1594 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC, 0x32d95);
1595
1596 rtl8xxxu_write8(priv, REG_TXPAUSE, 0x00);
1597}
1598
Jes Sorensendb08de92016-02-29 17:05:17 -05001599static void rtl8723b_enable_rf(struct rtl8xxxu_priv *priv)
1600{
1601}
1602
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001603static void rtl8723a_disable_rf(struct rtl8xxxu_priv *priv)
1604{
1605 u8 sps0;
1606 u32 val32;
1607
1608 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
1609
1610 sps0 = rtl8xxxu_read8(priv, REG_SPS0_CTRL);
1611
1612 /* RF RX code for preamble power saving */
1613 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XAB_RF_PARM);
1614 val32 &= ~(BIT(3) | BIT(4) | BIT(5));
1615 if (priv->rf_paths == 2)
1616 val32 &= ~(BIT(19) | BIT(20) | BIT(21));
1617 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_PARM, val32);
1618
1619 /* Disable TX for four paths */
1620 val32 = rtl8xxxu_read32(priv, REG_OFDM0_TRX_PATH_ENABLE);
1621 val32 &= ~OFDM_RF_PATH_TX_MASK;
1622 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, val32);
1623
1624 /* Enable power saving */
1625 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
1626 val32 |= FPGA_RF_MODE_JAPAN;
1627 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
1628
1629 /* AFE control register to power down bits [30:22] */
1630 if (priv->rf_paths == 2)
1631 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, 0x00db25a0);
1632 else
1633 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, 0x001b25a0);
1634
1635 /* Power down RF module */
1636 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, 0);
1637 if (priv->rf_paths == 2)
1638 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC, 0);
1639
1640 sps0 &= ~(BIT(0) | BIT(3));
1641 rtl8xxxu_write8(priv, REG_SPS0_CTRL, sps0);
1642}
1643
1644
1645static void rtl8723a_stop_tx_beacon(struct rtl8xxxu_priv *priv)
1646{
1647 u8 val8;
1648
1649 val8 = rtl8xxxu_read8(priv, REG_FWHW_TXQ_CTRL + 2);
1650 val8 &= ~BIT(6);
1651 rtl8xxxu_write8(priv, REG_FWHW_TXQ_CTRL + 2, val8);
1652
1653 rtl8xxxu_write8(priv, REG_TBTT_PROHIBIT + 1, 0x64);
1654 val8 = rtl8xxxu_read8(priv, REG_TBTT_PROHIBIT + 2);
1655 val8 &= ~BIT(0);
1656 rtl8xxxu_write8(priv, REG_TBTT_PROHIBIT + 2, val8);
1657}
1658
1659
1660/*
1661 * The rtl8723a has 3 channel groups for it's efuse settings. It only
1662 * supports the 2.4GHz band, so channels 1 - 14:
1663 * group 0: channels 1 - 3
1664 * group 1: channels 4 - 9
1665 * group 2: channels 10 - 14
1666 *
1667 * Note: We index from 0 in the code
1668 */
1669static int rtl8723a_channel_to_group(int channel)
1670{
1671 int group;
1672
1673 if (channel < 4)
1674 group = 0;
1675 else if (channel < 10)
1676 group = 1;
1677 else
1678 group = 2;
1679
1680 return group;
1681}
1682
Jes Sorensene796dab2016-02-29 17:05:19 -05001683static int rtl8723b_channel_to_group(int channel)
1684{
1685 int group;
1686
1687 if (channel < 3)
1688 group = 0;
1689 else if (channel < 6)
1690 group = 1;
1691 else if (channel < 9)
1692 group = 2;
1693 else if (channel < 12)
1694 group = 3;
1695 else
1696 group = 4;
1697
1698 return group;
1699}
1700
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001701static void rtl8723au_config_channel(struct ieee80211_hw *hw)
1702{
1703 struct rtl8xxxu_priv *priv = hw->priv;
1704 u32 val32, rsr;
1705 u8 val8, opmode;
1706 bool ht = true;
1707 int sec_ch_above, channel;
1708 int i;
1709
1710 opmode = rtl8xxxu_read8(priv, REG_BW_OPMODE);
1711 rsr = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
1712 channel = hw->conf.chandef.chan->hw_value;
1713
1714 switch (hw->conf.chandef.width) {
1715 case NL80211_CHAN_WIDTH_20_NOHT:
1716 ht = false;
1717 case NL80211_CHAN_WIDTH_20:
1718 opmode |= BW_OPMODE_20MHZ;
1719 rtl8xxxu_write8(priv, REG_BW_OPMODE, opmode);
1720
1721 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
1722 val32 &= ~FPGA_RF_MODE;
1723 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
1724
1725 val32 = rtl8xxxu_read32(priv, REG_FPGA1_RF_MODE);
1726 val32 &= ~FPGA_RF_MODE;
1727 rtl8xxxu_write32(priv, REG_FPGA1_RF_MODE, val32);
1728
1729 val32 = rtl8xxxu_read32(priv, REG_FPGA0_ANALOG2);
1730 val32 |= FPGA0_ANALOG2_20MHZ;
1731 rtl8xxxu_write32(priv, REG_FPGA0_ANALOG2, val32);
1732 break;
1733 case NL80211_CHAN_WIDTH_40:
1734 if (hw->conf.chandef.center_freq1 >
1735 hw->conf.chandef.chan->center_freq) {
1736 sec_ch_above = 1;
1737 channel += 2;
1738 } else {
1739 sec_ch_above = 0;
1740 channel -= 2;
1741 }
1742
1743 opmode &= ~BW_OPMODE_20MHZ;
1744 rtl8xxxu_write8(priv, REG_BW_OPMODE, opmode);
1745 rsr &= ~RSR_RSC_BANDWIDTH_40M;
1746 if (sec_ch_above)
1747 rsr |= RSR_RSC_UPPER_SUB_CHANNEL;
1748 else
1749 rsr |= RSR_RSC_LOWER_SUB_CHANNEL;
1750 rtl8xxxu_write32(priv, REG_RESPONSE_RATE_SET, rsr);
1751
1752 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
1753 val32 |= FPGA_RF_MODE;
1754 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
1755
1756 val32 = rtl8xxxu_read32(priv, REG_FPGA1_RF_MODE);
1757 val32 |= FPGA_RF_MODE;
1758 rtl8xxxu_write32(priv, REG_FPGA1_RF_MODE, val32);
1759
1760 /*
1761 * Set Control channel to upper or lower. These settings
1762 * are required only for 40MHz
1763 */
1764 val32 = rtl8xxxu_read32(priv, REG_CCK0_SYSTEM);
1765 val32 &= ~CCK0_SIDEBAND;
1766 if (!sec_ch_above)
1767 val32 |= CCK0_SIDEBAND;
1768 rtl8xxxu_write32(priv, REG_CCK0_SYSTEM, val32);
1769
1770 val32 = rtl8xxxu_read32(priv, REG_OFDM1_LSTF);
1771 val32 &= ~OFDM_LSTF_PRIME_CH_MASK; /* 0xc00 */
1772 if (sec_ch_above)
1773 val32 |= OFDM_LSTF_PRIME_CH_LOW;
1774 else
1775 val32 |= OFDM_LSTF_PRIME_CH_HIGH;
1776 rtl8xxxu_write32(priv, REG_OFDM1_LSTF, val32);
1777
1778 val32 = rtl8xxxu_read32(priv, REG_FPGA0_ANALOG2);
1779 val32 &= ~FPGA0_ANALOG2_20MHZ;
1780 rtl8xxxu_write32(priv, REG_FPGA0_ANALOG2, val32);
1781
1782 val32 = rtl8xxxu_read32(priv, REG_FPGA0_POWER_SAVE);
1783 val32 &= ~(FPGA0_PS_LOWER_CHANNEL | FPGA0_PS_UPPER_CHANNEL);
1784 if (sec_ch_above)
1785 val32 |= FPGA0_PS_UPPER_CHANNEL;
1786 else
1787 val32 |= FPGA0_PS_LOWER_CHANNEL;
1788 rtl8xxxu_write32(priv, REG_FPGA0_POWER_SAVE, val32);
1789 break;
1790
1791 default:
1792 break;
1793 }
1794
1795 for (i = RF_A; i < priv->rf_paths; i++) {
1796 val32 = rtl8xxxu_read_rfreg(priv, i, RF6052_REG_MODE_AG);
1797 val32 &= ~MODE_AG_CHANNEL_MASK;
1798 val32 |= channel;
1799 rtl8xxxu_write_rfreg(priv, i, RF6052_REG_MODE_AG, val32);
1800 }
1801
1802 if (ht)
1803 val8 = 0x0e;
1804 else
1805 val8 = 0x0a;
1806
1807 rtl8xxxu_write8(priv, REG_SIFS_CCK + 1, val8);
1808 rtl8xxxu_write8(priv, REG_SIFS_OFDM + 1, val8);
1809
1810 rtl8xxxu_write16(priv, REG_R2T_SIFS, 0x0808);
1811 rtl8xxxu_write16(priv, REG_T2T_SIFS, 0x0a0a);
1812
1813 for (i = RF_A; i < priv->rf_paths; i++) {
1814 val32 = rtl8xxxu_read_rfreg(priv, i, RF6052_REG_MODE_AG);
1815 if (hw->conf.chandef.width == NL80211_CHAN_WIDTH_40)
1816 val32 &= ~MODE_AG_CHANNEL_20MHZ;
1817 else
1818 val32 |= MODE_AG_CHANNEL_20MHZ;
1819 rtl8xxxu_write_rfreg(priv, i, RF6052_REG_MODE_AG, val32);
1820 }
1821}
1822
Jes Sorensenc3f95062016-02-29 17:04:40 -05001823static void rtl8723bu_config_channel(struct ieee80211_hw *hw)
1824{
1825 struct rtl8xxxu_priv *priv = hw->priv;
1826 u32 val32, rsr;
Jes Sorensen368633c2016-02-29 17:04:42 -05001827 u8 val8, subchannel;
Jes Sorensenc3f95062016-02-29 17:04:40 -05001828 u16 rf_mode_bw;
1829 bool ht = true;
1830 int sec_ch_above, channel;
1831 int i;
1832
1833 rf_mode_bw = rtl8xxxu_read16(priv, REG_WMAC_TRXPTCL_CTL);
1834 rf_mode_bw &= ~WMAC_TRXPTCL_CTL_BW_MASK;
1835 rsr = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
1836 channel = hw->conf.chandef.chan->hw_value;
1837
1838/* Hack */
1839 subchannel = 0;
1840
1841 switch (hw->conf.chandef.width) {
1842 case NL80211_CHAN_WIDTH_20_NOHT:
1843 ht = false;
1844 case NL80211_CHAN_WIDTH_20:
1845 rf_mode_bw |= WMAC_TRXPTCL_CTL_BW_20;
1846 subchannel = 0;
1847
1848 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
1849 val32 &= ~FPGA_RF_MODE;
1850 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
1851
1852 val32 = rtl8xxxu_read32(priv, REG_FPGA1_RF_MODE);
1853 val32 &= ~FPGA_RF_MODE;
1854 rtl8xxxu_write32(priv, REG_FPGA1_RF_MODE, val32);
1855
1856 val32 = rtl8xxxu_read32(priv, REG_OFDM0_TX_PSDO_NOISE_WEIGHT);
1857 val32 &= ~(BIT(30) | BIT(31));
1858 rtl8xxxu_write32(priv, REG_OFDM0_TX_PSDO_NOISE_WEIGHT, val32);
1859
1860 break;
1861 case NL80211_CHAN_WIDTH_40:
1862 rf_mode_bw |= WMAC_TRXPTCL_CTL_BW_40;
1863
1864 if (hw->conf.chandef.center_freq1 >
1865 hw->conf.chandef.chan->center_freq) {
1866 sec_ch_above = 1;
1867 channel += 2;
1868 } else {
1869 sec_ch_above = 0;
1870 channel -= 2;
1871 }
1872
1873 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
1874 val32 |= FPGA_RF_MODE;
1875 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
1876
1877 val32 = rtl8xxxu_read32(priv, REG_FPGA1_RF_MODE);
1878 val32 |= FPGA_RF_MODE;
1879 rtl8xxxu_write32(priv, REG_FPGA1_RF_MODE, val32);
1880
1881 /*
1882 * Set Control channel to upper or lower. These settings
1883 * are required only for 40MHz
1884 */
1885 val32 = rtl8xxxu_read32(priv, REG_CCK0_SYSTEM);
1886 val32 &= ~CCK0_SIDEBAND;
1887 if (!sec_ch_above)
1888 val32 |= CCK0_SIDEBAND;
1889 rtl8xxxu_write32(priv, REG_CCK0_SYSTEM, val32);
1890
1891 val32 = rtl8xxxu_read32(priv, REG_OFDM1_LSTF);
1892 val32 &= ~OFDM_LSTF_PRIME_CH_MASK; /* 0xc00 */
1893 if (sec_ch_above)
1894 val32 |= OFDM_LSTF_PRIME_CH_LOW;
1895 else
1896 val32 |= OFDM_LSTF_PRIME_CH_HIGH;
1897 rtl8xxxu_write32(priv, REG_OFDM1_LSTF, val32);
1898
1899 val32 = rtl8xxxu_read32(priv, REG_FPGA0_POWER_SAVE);
1900 val32 &= ~(FPGA0_PS_LOWER_CHANNEL | FPGA0_PS_UPPER_CHANNEL);
1901 if (sec_ch_above)
1902 val32 |= FPGA0_PS_UPPER_CHANNEL;
1903 else
1904 val32 |= FPGA0_PS_LOWER_CHANNEL;
1905 rtl8xxxu_write32(priv, REG_FPGA0_POWER_SAVE, val32);
1906 break;
1907 case NL80211_CHAN_WIDTH_80:
1908 rf_mode_bw |= WMAC_TRXPTCL_CTL_BW_80;
1909 break;
1910 default:
1911 break;
1912 }
1913
1914 for (i = RF_A; i < priv->rf_paths; i++) {
1915 val32 = rtl8xxxu_read_rfreg(priv, i, RF6052_REG_MODE_AG);
1916 val32 &= ~MODE_AG_CHANNEL_MASK;
1917 val32 |= channel;
1918 rtl8xxxu_write_rfreg(priv, i, RF6052_REG_MODE_AG, val32);
1919 }
1920
1921 rtl8xxxu_write16(priv, REG_WMAC_TRXPTCL_CTL, rf_mode_bw);
1922 rtl8xxxu_write8(priv, REG_DATA_SUBCHANNEL, subchannel);
1923
1924 if (ht)
1925 val8 = 0x0e;
1926 else
1927 val8 = 0x0a;
1928
1929 rtl8xxxu_write8(priv, REG_SIFS_CCK + 1, val8);
1930 rtl8xxxu_write8(priv, REG_SIFS_OFDM + 1, val8);
1931
1932 rtl8xxxu_write16(priv, REG_R2T_SIFS, 0x0808);
1933 rtl8xxxu_write16(priv, REG_T2T_SIFS, 0x0a0a);
1934
1935 for (i = RF_A; i < priv->rf_paths; i++) {
1936 val32 = rtl8xxxu_read_rfreg(priv, i, RF6052_REG_MODE_AG);
1937 val32 &= ~MODE_AG_BW_MASK;
1938 switch(hw->conf.chandef.width) {
1939 case NL80211_CHAN_WIDTH_80:
1940 val32 |= MODE_AG_BW_80MHZ_8723B;
1941 break;
1942 case NL80211_CHAN_WIDTH_40:
1943 val32 |= MODE_AG_BW_40MHZ_8723B;
1944 break;
1945 default:
1946 val32 |= MODE_AG_BW_20MHZ_8723B;
1947 break;
1948 }
1949 rtl8xxxu_write_rfreg(priv, i, RF6052_REG_MODE_AG, val32);
1950 }
1951}
1952
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001953static void
1954rtl8723a_set_tx_power(struct rtl8xxxu_priv *priv, int channel, bool ht40)
1955{
1956 u8 cck[RTL8723A_MAX_RF_PATHS], ofdm[RTL8723A_MAX_RF_PATHS];
1957 u8 ofdmbase[RTL8723A_MAX_RF_PATHS], mcsbase[RTL8723A_MAX_RF_PATHS];
1958 u32 val32, ofdm_a, ofdm_b, mcs_a, mcs_b;
1959 u8 val8;
1960 int group, i;
1961
1962 group = rtl8723a_channel_to_group(channel);
1963
1964 cck[0] = priv->cck_tx_power_index_A[group];
1965 cck[1] = priv->cck_tx_power_index_B[group];
1966
1967 ofdm[0] = priv->ht40_1s_tx_power_index_A[group];
1968 ofdm[1] = priv->ht40_1s_tx_power_index_B[group];
1969
1970 ofdmbase[0] = ofdm[0] + priv->ofdm_tx_power_index_diff[group].a;
1971 ofdmbase[1] = ofdm[1] + priv->ofdm_tx_power_index_diff[group].b;
1972
1973 mcsbase[0] = ofdm[0];
1974 mcsbase[1] = ofdm[1];
1975 if (!ht40) {
1976 mcsbase[0] += priv->ht20_tx_power_index_diff[group].a;
1977 mcsbase[1] += priv->ht20_tx_power_index_diff[group].b;
1978 }
1979
1980 if (priv->tx_paths > 1) {
1981 if (ofdm[0] > priv->ht40_2s_tx_power_index_diff[group].a)
1982 ofdm[0] -= priv->ht40_2s_tx_power_index_diff[group].a;
1983 if (ofdm[1] > priv->ht40_2s_tx_power_index_diff[group].b)
1984 ofdm[1] -= priv->ht40_2s_tx_power_index_diff[group].b;
1985 }
1986
1987 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_CHANNEL)
1988 dev_info(&priv->udev->dev,
1989 "%s: Setting TX power CCK A: %02x, "
1990 "CCK B: %02x, OFDM A: %02x, OFDM B: %02x\n",
1991 __func__, cck[0], cck[1], ofdm[0], ofdm[1]);
1992
1993 for (i = 0; i < RTL8723A_MAX_RF_PATHS; i++) {
1994 if (cck[i] > RF6052_MAX_TX_PWR)
1995 cck[i] = RF6052_MAX_TX_PWR;
1996 if (ofdm[i] > RF6052_MAX_TX_PWR)
1997 ofdm[i] = RF6052_MAX_TX_PWR;
1998 }
1999
2000 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_A_CCK1_MCS32);
2001 val32 &= 0xffff00ff;
2002 val32 |= (cck[0] << 8);
2003 rtl8xxxu_write32(priv, REG_TX_AGC_A_CCK1_MCS32, val32);
2004
2005 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11);
2006 val32 &= 0xff;
2007 val32 |= ((cck[0] << 8) | (cck[0] << 16) | (cck[0] << 24));
2008 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11, val32);
2009
2010 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11);
2011 val32 &= 0xffffff00;
2012 val32 |= cck[1];
2013 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11, val32);
2014
2015 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK1_55_MCS32);
2016 val32 &= 0xff;
2017 val32 |= ((cck[1] << 8) | (cck[1] << 16) | (cck[1] << 24));
2018 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK1_55_MCS32, val32);
2019
2020 ofdm_a = ofdmbase[0] | ofdmbase[0] << 8 |
2021 ofdmbase[0] << 16 | ofdmbase[0] << 24;
2022 ofdm_b = ofdmbase[1] | ofdmbase[1] << 8 |
2023 ofdmbase[1] << 16 | ofdmbase[1] << 24;
2024 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE18_06, ofdm_a);
2025 rtl8xxxu_write32(priv, REG_TX_AGC_B_RATE18_06, ofdm_b);
2026
2027 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE54_24, ofdm_a);
2028 rtl8xxxu_write32(priv, REG_TX_AGC_B_RATE54_24, ofdm_b);
2029
2030 mcs_a = mcsbase[0] | mcsbase[0] << 8 |
2031 mcsbase[0] << 16 | mcsbase[0] << 24;
2032 mcs_b = mcsbase[1] | mcsbase[1] << 8 |
2033 mcsbase[1] << 16 | mcsbase[1] << 24;
2034
2035 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS03_MCS00, mcs_a);
2036 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS03_MCS00, mcs_b);
2037
2038 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS07_MCS04, mcs_a);
2039 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS07_MCS04, mcs_b);
2040
2041 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS11_MCS08, mcs_a);
2042 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS11_MCS08, mcs_b);
2043
2044 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS15_MCS12, mcs_a);
2045 for (i = 0; i < 3; i++) {
2046 if (i != 2)
2047 val8 = (mcsbase[0] > 8) ? (mcsbase[0] - 8) : 0;
2048 else
2049 val8 = (mcsbase[0] > 6) ? (mcsbase[0] - 6) : 0;
2050 rtl8xxxu_write8(priv, REG_OFDM0_XC_TX_IQ_IMBALANCE + i, val8);
2051 }
2052 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS15_MCS12, mcs_b);
2053 for (i = 0; i < 3; i++) {
2054 if (i != 2)
2055 val8 = (mcsbase[1] > 8) ? (mcsbase[1] - 8) : 0;
2056 else
2057 val8 = (mcsbase[1] > 6) ? (mcsbase[1] - 6) : 0;
2058 rtl8xxxu_write8(priv, REG_OFDM0_XD_TX_IQ_IMBALANCE + i, val8);
2059 }
2060}
2061
Jes Sorensene796dab2016-02-29 17:05:19 -05002062static void
2063rtl8723b_set_tx_power(struct rtl8xxxu_priv *priv, int channel, bool ht40)
2064{
Jes Sorensen1d3cc442016-02-29 17:05:24 -05002065 u32 val32, ofdm, mcs;
2066 u8 cck, ofdmbase, mcsbase;
Jes Sorensen54bed432016-02-29 17:05:23 -05002067 int group, tx_idx;
Jes Sorensene796dab2016-02-29 17:05:19 -05002068
Jes Sorensen54bed432016-02-29 17:05:23 -05002069 tx_idx = 0;
Jes Sorensene796dab2016-02-29 17:05:19 -05002070 group = rtl8723b_channel_to_group(channel);
Jes Sorensen54bed432016-02-29 17:05:23 -05002071
2072 cck = priv->cck_tx_power_index_B[group];
2073 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_A_CCK1_MCS32);
2074 val32 &= 0xffff00ff;
2075 val32 |= (cck << 8);
2076 rtl8xxxu_write32(priv, REG_TX_AGC_A_CCK1_MCS32, val32);
2077
2078 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11);
2079 val32 &= 0xff;
2080 val32 |= ((cck << 8) | (cck << 16) | (cck << 24));
2081 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11, val32);
2082
2083 ofdmbase = priv->ht40_1s_tx_power_index_B[group];
2084 ofdmbase += priv->ofdm_tx_power_diff[tx_idx].b;
2085 ofdm = ofdmbase | ofdmbase << 8 | ofdmbase << 16 | ofdmbase << 24;
2086
2087 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE18_06, ofdm);
2088 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE54_24, ofdm);
Jes Sorensen1d3cc442016-02-29 17:05:24 -05002089
2090 mcsbase = priv->ht40_1s_tx_power_index_B[group];
2091 if (ht40)
2092 mcsbase += priv->ht40_tx_power_diff[tx_idx++].b;
2093 else
2094 mcsbase += priv->ht20_tx_power_diff[tx_idx++].b;
2095 mcs = mcsbase | mcsbase << 8 | mcsbase << 16 | mcsbase << 24;
2096
2097 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS03_MCS00, mcs);
2098 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS07_MCS04, mcs);
Jes Sorensene796dab2016-02-29 17:05:19 -05002099}
2100
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002101static void rtl8xxxu_set_linktype(struct rtl8xxxu_priv *priv,
2102 enum nl80211_iftype linktype)
2103{
Jes Sorensena26703f2016-02-03 13:39:56 -05002104 u8 val8;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002105
Jes Sorensena26703f2016-02-03 13:39:56 -05002106 val8 = rtl8xxxu_read8(priv, REG_MSR);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002107 val8 &= ~MSR_LINKTYPE_MASK;
2108
2109 switch (linktype) {
2110 case NL80211_IFTYPE_UNSPECIFIED:
2111 val8 |= MSR_LINKTYPE_NONE;
2112 break;
2113 case NL80211_IFTYPE_ADHOC:
2114 val8 |= MSR_LINKTYPE_ADHOC;
2115 break;
2116 case NL80211_IFTYPE_STATION:
2117 val8 |= MSR_LINKTYPE_STATION;
2118 break;
2119 case NL80211_IFTYPE_AP:
2120 val8 |= MSR_LINKTYPE_AP;
2121 break;
2122 default:
2123 goto out;
2124 }
2125
2126 rtl8xxxu_write8(priv, REG_MSR, val8);
2127out:
2128 return;
2129}
2130
2131static void
2132rtl8xxxu_set_retry(struct rtl8xxxu_priv *priv, u16 short_retry, u16 long_retry)
2133{
2134 u16 val16;
2135
2136 val16 = ((short_retry << RETRY_LIMIT_SHORT_SHIFT) &
2137 RETRY_LIMIT_SHORT_MASK) |
2138 ((long_retry << RETRY_LIMIT_LONG_SHIFT) &
2139 RETRY_LIMIT_LONG_MASK);
2140
2141 rtl8xxxu_write16(priv, REG_RETRY_LIMIT, val16);
2142}
2143
2144static void
2145rtl8xxxu_set_spec_sifs(struct rtl8xxxu_priv *priv, u16 cck, u16 ofdm)
2146{
2147 u16 val16;
2148
2149 val16 = ((cck << SPEC_SIFS_CCK_SHIFT) & SPEC_SIFS_CCK_MASK) |
2150 ((ofdm << SPEC_SIFS_OFDM_SHIFT) & SPEC_SIFS_OFDM_MASK);
2151
2152 rtl8xxxu_write16(priv, REG_SPEC_SIFS, val16);
2153}
2154
2155static void rtl8xxxu_print_chipinfo(struct rtl8xxxu_priv *priv)
2156{
2157 struct device *dev = &priv->udev->dev;
2158 char *cut;
2159
2160 switch (priv->chip_cut) {
2161 case 0:
2162 cut = "A";
2163 break;
2164 case 1:
2165 cut = "B";
2166 break;
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002167 case 2:
2168 cut = "C";
2169 break;
2170 case 3:
2171 cut = "D";
2172 break;
2173 case 4:
2174 cut = "E";
2175 break;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002176 default:
2177 cut = "unknown";
2178 }
2179
2180 dev_info(dev,
2181 "RTL%s rev %s (%s) %iT%iR, TX queues %i, WiFi=%i, BT=%i, GPS=%i, HI PA=%i\n",
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002182 priv->chip_name, cut, priv->chip_vendor, priv->tx_paths,
2183 priv->rx_paths, priv->ep_tx_count, priv->has_wifi,
2184 priv->has_bluetooth, priv->has_gps, priv->hi_pa);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002185
2186 dev_info(dev, "RTL%s MAC: %pM\n", priv->chip_name, priv->mac_addr);
2187}
2188
2189static int rtl8xxxu_identify_chip(struct rtl8xxxu_priv *priv)
2190{
2191 struct device *dev = &priv->udev->dev;
2192 u32 val32, bonding;
2193 u16 val16;
2194
2195 val32 = rtl8xxxu_read32(priv, REG_SYS_CFG);
2196 priv->chip_cut = (val32 & SYS_CFG_CHIP_VERSION_MASK) >>
2197 SYS_CFG_CHIP_VERSION_SHIFT;
2198 if (val32 & SYS_CFG_TRP_VAUX_EN) {
2199 dev_info(dev, "Unsupported test chip\n");
2200 return -ENOTSUPP;
2201 }
2202
2203 if (val32 & SYS_CFG_BT_FUNC) {
Jes Sorensen35a741f2016-02-29 17:04:10 -05002204 if (priv->chip_cut >= 3) {
2205 sprintf(priv->chip_name, "8723BU");
2206 priv->rtlchip = 0x8723b;
2207 } else {
2208 sprintf(priv->chip_name, "8723AU");
Jes Sorensen0e28b972016-02-29 17:04:13 -05002209 priv->usb_interrupts = 1;
Jes Sorensen35a741f2016-02-29 17:04:10 -05002210 priv->rtlchip = 0x8723a;
2211 }
2212
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002213 priv->rf_paths = 1;
2214 priv->rx_paths = 1;
2215 priv->tx_paths = 1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002216
2217 val32 = rtl8xxxu_read32(priv, REG_MULTI_FUNC_CTRL);
2218 if (val32 & MULTI_WIFI_FUNC_EN)
2219 priv->has_wifi = 1;
2220 if (val32 & MULTI_BT_FUNC_EN)
2221 priv->has_bluetooth = 1;
2222 if (val32 & MULTI_GPS_FUNC_EN)
2223 priv->has_gps = 1;
Jakub Sitnicki38451992016-02-03 13:39:49 -05002224 priv->is_multi_func = 1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002225 } else if (val32 & SYS_CFG_TYPE_ID) {
2226 bonding = rtl8xxxu_read32(priv, REG_HPON_FSM);
2227 bonding &= HPON_FSM_BONDING_MASK;
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002228 if (priv->chip_cut >= 3) {
2229 if (bonding == HPON_FSM_BONDING_1T2R) {
2230 sprintf(priv->chip_name, "8191EU");
2231 priv->rf_paths = 2;
2232 priv->rx_paths = 2;
2233 priv->tx_paths = 1;
2234 priv->rtlchip = 0x8191e;
2235 } else {
2236 sprintf(priv->chip_name, "8192EU");
2237 priv->rf_paths = 2;
2238 priv->rx_paths = 2;
2239 priv->tx_paths = 2;
2240 priv->rtlchip = 0x8192e;
2241 }
2242 } else if (bonding == HPON_FSM_BONDING_1T2R) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002243 sprintf(priv->chip_name, "8191CU");
2244 priv->rf_paths = 2;
2245 priv->rx_paths = 2;
2246 priv->tx_paths = 1;
Jes Sorensen0e28b972016-02-29 17:04:13 -05002247 priv->usb_interrupts = 1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002248 priv->rtlchip = 0x8191c;
2249 } else {
2250 sprintf(priv->chip_name, "8192CU");
2251 priv->rf_paths = 2;
2252 priv->rx_paths = 2;
2253 priv->tx_paths = 2;
Jes Sorensen0e28b972016-02-29 17:04:13 -05002254 priv->usb_interrupts = 1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002255 priv->rtlchip = 0x8192c;
2256 }
2257 priv->has_wifi = 1;
2258 } else {
2259 sprintf(priv->chip_name, "8188CU");
2260 priv->rf_paths = 1;
2261 priv->rx_paths = 1;
2262 priv->tx_paths = 1;
2263 priv->rtlchip = 0x8188c;
Jes Sorensen0e28b972016-02-29 17:04:13 -05002264 priv->usb_interrupts = 1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002265 priv->has_wifi = 1;
2266 }
2267
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002268 switch (priv->rtlchip) {
2269 case 0x8188e:
2270 case 0x8192e:
2271 case 0x8723b:
2272 switch (val32 & SYS_CFG_VENDOR_EXT_MASK) {
2273 case SYS_CFG_VENDOR_ID_TSMC:
2274 sprintf(priv->chip_vendor, "TSMC");
2275 break;
2276 case SYS_CFG_VENDOR_ID_SMIC:
2277 sprintf(priv->chip_vendor, "SMIC");
2278 priv->vendor_smic = 1;
2279 break;
2280 case SYS_CFG_VENDOR_ID_UMC:
2281 sprintf(priv->chip_vendor, "UMC");
2282 priv->vendor_umc = 1;
2283 break;
2284 default:
2285 sprintf(priv->chip_vendor, "unknown");
2286 }
2287 break;
2288 default:
2289 if (val32 & SYS_CFG_VENDOR_ID) {
2290 sprintf(priv->chip_vendor, "UMC");
2291 priv->vendor_umc = 1;
2292 } else {
2293 sprintf(priv->chip_vendor, "TSMC");
2294 }
2295 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002296
2297 val32 = rtl8xxxu_read32(priv, REG_GPIO_OUTSTS);
2298 priv->rom_rev = (val32 & GPIO_RF_RL_ID) >> 28;
2299
2300 val16 = rtl8xxxu_read16(priv, REG_NORMAL_SIE_EP_TX);
2301 if (val16 & NORMAL_SIE_EP_TX_HIGH_MASK) {
2302 priv->ep_tx_high_queue = 1;
2303 priv->ep_tx_count++;
2304 }
2305
2306 if (val16 & NORMAL_SIE_EP_TX_NORMAL_MASK) {
2307 priv->ep_tx_normal_queue = 1;
2308 priv->ep_tx_count++;
2309 }
2310
2311 if (val16 & NORMAL_SIE_EP_TX_LOW_MASK) {
2312 priv->ep_tx_low_queue = 1;
2313 priv->ep_tx_count++;
2314 }
2315
2316 /*
2317 * Fallback for devices that do not provide REG_NORMAL_SIE_EP_TX
2318 */
2319 if (!priv->ep_tx_count) {
2320 switch (priv->nr_out_eps) {
Jes Sorensen35a741f2016-02-29 17:04:10 -05002321 case 4:
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002322 case 3:
2323 priv->ep_tx_low_queue = 1;
2324 priv->ep_tx_count++;
2325 case 2:
2326 priv->ep_tx_normal_queue = 1;
2327 priv->ep_tx_count++;
2328 case 1:
2329 priv->ep_tx_high_queue = 1;
2330 priv->ep_tx_count++;
2331 break;
2332 default:
2333 dev_info(dev, "Unsupported USB TX end-points\n");
2334 return -ENOTSUPP;
2335 }
2336 }
2337
2338 return 0;
2339}
2340
2341static int rtl8723au_parse_efuse(struct rtl8xxxu_priv *priv)
2342{
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002343 struct rtl8723au_efuse *efuse = &priv->efuse_wifi.efuse8723;
2344
2345 if (efuse->rtl_id != cpu_to_le16(0x8129))
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002346 return -EINVAL;
2347
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002348 ether_addr_copy(priv->mac_addr, efuse->mac_addr);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002349
2350 memcpy(priv->cck_tx_power_index_A,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002351 efuse->cck_tx_power_index_A,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002352 sizeof(efuse->cck_tx_power_index_A));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002353 memcpy(priv->cck_tx_power_index_B,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002354 efuse->cck_tx_power_index_B,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002355 sizeof(efuse->cck_tx_power_index_B));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002356
2357 memcpy(priv->ht40_1s_tx_power_index_A,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002358 efuse->ht40_1s_tx_power_index_A,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002359 sizeof(efuse->ht40_1s_tx_power_index_A));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002360 memcpy(priv->ht40_1s_tx_power_index_B,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002361 efuse->ht40_1s_tx_power_index_B,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002362 sizeof(efuse->ht40_1s_tx_power_index_B));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002363
2364 memcpy(priv->ht20_tx_power_index_diff,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002365 efuse->ht20_tx_power_index_diff,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002366 sizeof(efuse->ht20_tx_power_index_diff));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002367 memcpy(priv->ofdm_tx_power_index_diff,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002368 efuse->ofdm_tx_power_index_diff,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002369 sizeof(efuse->ofdm_tx_power_index_diff));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002370
2371 memcpy(priv->ht40_max_power_offset,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002372 efuse->ht40_max_power_offset,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002373 sizeof(efuse->ht40_max_power_offset));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002374 memcpy(priv->ht20_max_power_offset,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002375 efuse->ht20_max_power_offset,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002376 sizeof(efuse->ht20_max_power_offset));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002377
Jes Sorensen4ef22eb2016-02-29 17:04:55 -05002378 if (priv->efuse_wifi.efuse8723.version >= 0x01) {
2379 priv->has_xtalk = 1;
2380 priv->xtalk = priv->efuse_wifi.efuse8723.xtal_k & 0x3f;
2381 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002382 dev_info(&priv->udev->dev, "Vendor: %.7s\n",
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002383 efuse->vendor_name);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002384 dev_info(&priv->udev->dev, "Product: %.41s\n",
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002385 efuse->device_name);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002386 return 0;
2387}
2388
Jes Sorensen3c836d62016-02-29 17:04:11 -05002389static int rtl8723bu_parse_efuse(struct rtl8xxxu_priv *priv)
2390{
Jes Sorensenb8ba8602016-02-29 17:04:28 -05002391 struct rtl8723bu_efuse *efuse = &priv->efuse_wifi.efuse8723bu;
Jes Sorensen3be26992016-02-29 17:05:22 -05002392 int i;
Jes Sorensenb8ba8602016-02-29 17:04:28 -05002393
2394 if (efuse->rtl_id != cpu_to_le16(0x8129))
Jes Sorensen3c836d62016-02-29 17:04:11 -05002395 return -EINVAL;
2396
Jes Sorensenb8ba8602016-02-29 17:04:28 -05002397 ether_addr_copy(priv->mac_addr, efuse->mac_addr);
Jes Sorensen3c836d62016-02-29 17:04:11 -05002398
Jes Sorensen3be26992016-02-29 17:05:22 -05002399 memcpy(priv->cck_tx_power_index_A, efuse->tx_power_index_A.cck_base,
2400 sizeof(efuse->tx_power_index_A.cck_base));
2401 memcpy(priv->cck_tx_power_index_B, efuse->tx_power_index_B.cck_base,
2402 sizeof(efuse->tx_power_index_B.cck_base));
2403
2404 memcpy(priv->ht40_1s_tx_power_index_A,
2405 efuse->tx_power_index_A.ht40_base,
2406 sizeof(efuse->tx_power_index_A.ht40_base));
2407 memcpy(priv->ht40_1s_tx_power_index_B,
2408 efuse->tx_power_index_B.ht40_base,
2409 sizeof(efuse->tx_power_index_B.ht40_base));
2410
2411 priv->ofdm_tx_power_diff[0].a =
2412 efuse->tx_power_index_A.ht20_ofdm_1s_diff.a;
2413 priv->ofdm_tx_power_diff[0].b =
2414 efuse->tx_power_index_B.ht20_ofdm_1s_diff.a;
2415
2416 priv->ht20_tx_power_diff[0].a =
2417 efuse->tx_power_index_A.ht20_ofdm_1s_diff.b;
2418 priv->ht20_tx_power_diff[0].b =
2419 efuse->tx_power_index_B.ht20_ofdm_1s_diff.b;
2420
2421 priv->ht40_tx_power_diff[0].a = 0;
2422 priv->ht40_tx_power_diff[0].b = 0;
2423
2424 for (i = 1; i < RTL8723B_TX_COUNT; i++) {
2425 priv->ofdm_tx_power_diff[i].a =
2426 efuse->tx_power_index_A.pwr_diff[i - 1].ofdm;
2427 priv->ofdm_tx_power_diff[i].b =
2428 efuse->tx_power_index_B.pwr_diff[i - 1].ofdm;
2429
2430 priv->ht20_tx_power_diff[i].a =
2431 efuse->tx_power_index_A.pwr_diff[i - 1].ht20;
2432 priv->ht20_tx_power_diff[i].b =
2433 efuse->tx_power_index_B.pwr_diff[i - 1].ht20;
2434
2435 priv->ht40_tx_power_diff[i].a =
2436 efuse->tx_power_index_A.pwr_diff[i - 1].ht40;
2437 priv->ht40_tx_power_diff[i].b =
2438 efuse->tx_power_index_B.pwr_diff[i - 1].ht40;
2439 }
2440
Jes Sorensen4ef22eb2016-02-29 17:04:55 -05002441 priv->has_xtalk = 1;
2442 priv->xtalk = priv->efuse_wifi.efuse8723bu.xtal_k & 0x3f;
2443
Jes Sorensenb8ba8602016-02-29 17:04:28 -05002444 dev_info(&priv->udev->dev, "Vendor: %.7s\n", efuse->vendor_name);
2445 dev_info(&priv->udev->dev, "Product: %.41s\n", efuse->device_name);
Jes Sorensen3c836d62016-02-29 17:04:11 -05002446
2447 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_EFUSE) {
2448 int i;
2449 unsigned char *raw = priv->efuse_wifi.raw;
2450
2451 dev_info(&priv->udev->dev,
2452 "%s: dumping efuse (0x%02zx bytes):\n",
2453 __func__, sizeof(struct rtl8723bu_efuse));
2454 for (i = 0; i < sizeof(struct rtl8723bu_efuse); i += 8) {
2455 dev_info(&priv->udev->dev, "%02x: "
2456 "%02x %02x %02x %02x %02x %02x %02x %02x\n", i,
2457 raw[i], raw[i + 1], raw[i + 2],
2458 raw[i + 3], raw[i + 4], raw[i + 5],
2459 raw[i + 6], raw[i + 7]);
2460 }
2461 }
2462
2463 return 0;
2464}
2465
Kalle Valoc0963772015-10-25 18:24:38 +02002466#ifdef CONFIG_RTL8XXXU_UNTESTED
2467
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002468static int rtl8192cu_parse_efuse(struct rtl8xxxu_priv *priv)
2469{
Jakub Sitnicki49594442016-02-29 17:04:26 -05002470 struct rtl8192cu_efuse *efuse = &priv->efuse_wifi.efuse8192;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002471 int i;
2472
Jakub Sitnicki49594442016-02-29 17:04:26 -05002473 if (efuse->rtl_id != cpu_to_le16(0x8129))
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002474 return -EINVAL;
2475
Jakub Sitnicki49594442016-02-29 17:04:26 -05002476 ether_addr_copy(priv->mac_addr, efuse->mac_addr);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002477
2478 memcpy(priv->cck_tx_power_index_A,
Jakub Sitnicki49594442016-02-29 17:04:26 -05002479 efuse->cck_tx_power_index_A,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002480 sizeof(efuse->cck_tx_power_index_A));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002481 memcpy(priv->cck_tx_power_index_B,
Jakub Sitnicki49594442016-02-29 17:04:26 -05002482 efuse->cck_tx_power_index_B,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002483 sizeof(efuse->cck_tx_power_index_B));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002484
2485 memcpy(priv->ht40_1s_tx_power_index_A,
Jakub Sitnicki49594442016-02-29 17:04:26 -05002486 efuse->ht40_1s_tx_power_index_A,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002487 sizeof(efuse->ht40_1s_tx_power_index_A));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002488 memcpy(priv->ht40_1s_tx_power_index_B,
Jakub Sitnicki49594442016-02-29 17:04:26 -05002489 efuse->ht40_1s_tx_power_index_B,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002490 sizeof(efuse->ht40_1s_tx_power_index_B));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002491 memcpy(priv->ht40_2s_tx_power_index_diff,
Jakub Sitnicki49594442016-02-29 17:04:26 -05002492 efuse->ht40_2s_tx_power_index_diff,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002493 sizeof(efuse->ht40_2s_tx_power_index_diff));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002494
2495 memcpy(priv->ht20_tx_power_index_diff,
Jakub Sitnicki49594442016-02-29 17:04:26 -05002496 efuse->ht20_tx_power_index_diff,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002497 sizeof(efuse->ht20_tx_power_index_diff));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002498 memcpy(priv->ofdm_tx_power_index_diff,
Jakub Sitnicki49594442016-02-29 17:04:26 -05002499 efuse->ofdm_tx_power_index_diff,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002500 sizeof(efuse->ofdm_tx_power_index_diff));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002501
2502 memcpy(priv->ht40_max_power_offset,
Jakub Sitnicki49594442016-02-29 17:04:26 -05002503 efuse->ht40_max_power_offset,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002504 sizeof(efuse->ht40_max_power_offset));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002505 memcpy(priv->ht20_max_power_offset,
Jakub Sitnicki49594442016-02-29 17:04:26 -05002506 efuse->ht20_max_power_offset,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002507 sizeof(efuse->ht20_max_power_offset));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002508
2509 dev_info(&priv->udev->dev, "Vendor: %.7s\n",
Jakub Sitnicki49594442016-02-29 17:04:26 -05002510 efuse->vendor_name);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002511 dev_info(&priv->udev->dev, "Product: %.20s\n",
Jakub Sitnicki49594442016-02-29 17:04:26 -05002512 efuse->device_name);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002513
Jakub Sitnicki49594442016-02-29 17:04:26 -05002514 if (efuse->rf_regulatory & 0x20) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002515 sprintf(priv->chip_name, "8188RU");
2516 priv->hi_pa = 1;
2517 }
2518
2519 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_EFUSE) {
2520 unsigned char *raw = priv->efuse_wifi.raw;
2521
2522 dev_info(&priv->udev->dev,
2523 "%s: dumping efuse (0x%02zx bytes):\n",
2524 __func__, sizeof(struct rtl8192cu_efuse));
2525 for (i = 0; i < sizeof(struct rtl8192cu_efuse); i += 8) {
2526 dev_info(&priv->udev->dev, "%02x: "
2527 "%02x %02x %02x %02x %02x %02x %02x %02x\n", i,
2528 raw[i], raw[i + 1], raw[i + 2],
2529 raw[i + 3], raw[i + 4], raw[i + 5],
2530 raw[i + 6], raw[i + 7]);
2531 }
2532 }
2533 return 0;
2534}
2535
Kalle Valoc0963772015-10-25 18:24:38 +02002536#endif
2537
Jes Sorensen3307d842016-02-29 17:03:59 -05002538static int rtl8192eu_parse_efuse(struct rtl8xxxu_priv *priv)
2539{
Jes Sorensenb7dda34d2016-02-29 17:04:27 -05002540 struct rtl8192eu_efuse *efuse = &priv->efuse_wifi.efuse8192eu;
Jes Sorensen3307d842016-02-29 17:03:59 -05002541 int i;
2542
Jes Sorensenb7dda34d2016-02-29 17:04:27 -05002543 if (efuse->rtl_id != cpu_to_le16(0x8129))
Jes Sorensen3307d842016-02-29 17:03:59 -05002544 return -EINVAL;
2545
Jes Sorensenb7dda34d2016-02-29 17:04:27 -05002546 ether_addr_copy(priv->mac_addr, efuse->mac_addr);
Jes Sorensen3307d842016-02-29 17:03:59 -05002547
Jes Sorensen4ef22eb2016-02-29 17:04:55 -05002548 priv->has_xtalk = 1;
2549 priv->xtalk = priv->efuse_wifi.efuse8192eu.xtal_k & 0x3f;
2550
Jes Sorensenb7dda34d2016-02-29 17:04:27 -05002551 dev_info(&priv->udev->dev, "Vendor: %.7s\n", efuse->vendor_name);
2552 dev_info(&priv->udev->dev, "Product: %.11s\n", efuse->device_name);
2553 dev_info(&priv->udev->dev, "Serial: %.11s\n", efuse->serial);
Jes Sorensen3307d842016-02-29 17:03:59 -05002554
2555 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_EFUSE) {
2556 unsigned char *raw = priv->efuse_wifi.raw;
2557
2558 dev_info(&priv->udev->dev,
2559 "%s: dumping efuse (0x%02zx bytes):\n",
2560 __func__, sizeof(struct rtl8192eu_efuse));
2561 for (i = 0; i < sizeof(struct rtl8192eu_efuse); i += 8) {
2562 dev_info(&priv->udev->dev, "%02x: "
2563 "%02x %02x %02x %02x %02x %02x %02x %02x\n", i,
2564 raw[i], raw[i + 1], raw[i + 2],
2565 raw[i + 3], raw[i + 4], raw[i + 5],
2566 raw[i + 6], raw[i + 7]);
2567 }
2568 }
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002569 return 0;
Jes Sorensen3307d842016-02-29 17:03:59 -05002570}
2571
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002572static int
2573rtl8xxxu_read_efuse8(struct rtl8xxxu_priv *priv, u16 offset, u8 *data)
2574{
2575 int i;
2576 u8 val8;
2577 u32 val32;
2578
2579 /* Write Address */
2580 rtl8xxxu_write8(priv, REG_EFUSE_CTRL + 1, offset & 0xff);
2581 val8 = rtl8xxxu_read8(priv, REG_EFUSE_CTRL + 2);
2582 val8 &= 0xfc;
2583 val8 |= (offset >> 8) & 0x03;
2584 rtl8xxxu_write8(priv, REG_EFUSE_CTRL + 2, val8);
2585
2586 val8 = rtl8xxxu_read8(priv, REG_EFUSE_CTRL + 3);
2587 rtl8xxxu_write8(priv, REG_EFUSE_CTRL + 3, val8 & 0x7f);
2588
2589 /* Poll for data read */
2590 val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
2591 for (i = 0; i < RTL8XXXU_MAX_REG_POLL; i++) {
2592 val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
2593 if (val32 & BIT(31))
2594 break;
2595 }
2596
2597 if (i == RTL8XXXU_MAX_REG_POLL)
2598 return -EIO;
2599
2600 udelay(50);
2601 val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
2602
2603 *data = val32 & 0xff;
2604 return 0;
2605}
2606
2607static int rtl8xxxu_read_efuse(struct rtl8xxxu_priv *priv)
2608{
2609 struct device *dev = &priv->udev->dev;
2610 int i, ret = 0;
2611 u8 val8, word_mask, header, extheader;
2612 u16 val16, efuse_addr, offset;
2613 u32 val32;
2614
2615 val16 = rtl8xxxu_read16(priv, REG_9346CR);
2616 if (val16 & EEPROM_ENABLE)
2617 priv->has_eeprom = 1;
2618 if (val16 & EEPROM_BOOT)
2619 priv->boot_eeprom = 1;
2620
Jakub Sitnicki38451992016-02-03 13:39:49 -05002621 if (priv->is_multi_func) {
2622 val32 = rtl8xxxu_read32(priv, REG_EFUSE_TEST);
2623 val32 = (val32 & ~EFUSE_SELECT_MASK) | EFUSE_WIFI_SELECT;
2624 rtl8xxxu_write32(priv, REG_EFUSE_TEST, val32);
2625 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002626
2627 dev_dbg(dev, "Booting from %s\n",
2628 priv->boot_eeprom ? "EEPROM" : "EFUSE");
2629
2630 rtl8xxxu_write8(priv, REG_EFUSE_ACCESS, EFUSE_ACCESS_ENABLE);
2631
2632 /* 1.2V Power: From VDDON with Power Cut(0x0000[15]), default valid */
2633 val16 = rtl8xxxu_read16(priv, REG_SYS_ISO_CTRL);
2634 if (!(val16 & SYS_ISO_PWC_EV12V)) {
2635 val16 |= SYS_ISO_PWC_EV12V;
2636 rtl8xxxu_write16(priv, REG_SYS_ISO_CTRL, val16);
2637 }
2638 /* Reset: 0x0000[28], default valid */
2639 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
2640 if (!(val16 & SYS_FUNC_ELDR)) {
2641 val16 |= SYS_FUNC_ELDR;
2642 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
2643 }
2644
2645 /*
2646 * Clock: Gated(0x0008[5]) 8M(0x0008[1]) clock from ANA, default valid
2647 */
2648 val16 = rtl8xxxu_read16(priv, REG_SYS_CLKR);
2649 if (!(val16 & SYS_CLK_LOADER_ENABLE) || !(val16 & SYS_CLK_ANA8M)) {
2650 val16 |= (SYS_CLK_LOADER_ENABLE | SYS_CLK_ANA8M);
2651 rtl8xxxu_write16(priv, REG_SYS_CLKR, val16);
2652 }
2653
2654 /* Default value is 0xff */
Jes Sorensen3307d842016-02-29 17:03:59 -05002655 memset(priv->efuse_wifi.raw, 0xff, EFUSE_MAP_LEN);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002656
2657 efuse_addr = 0;
2658 while (efuse_addr < EFUSE_REAL_CONTENT_LEN_8723A) {
Jakub Sitnickif6c47702016-02-29 17:04:23 -05002659 u16 map_addr;
2660
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002661 ret = rtl8xxxu_read_efuse8(priv, efuse_addr++, &header);
2662 if (ret || header == 0xff)
2663 goto exit;
2664
2665 if ((header & 0x1f) == 0x0f) { /* extended header */
2666 offset = (header & 0xe0) >> 5;
2667
2668 ret = rtl8xxxu_read_efuse8(priv, efuse_addr++,
2669 &extheader);
2670 if (ret)
2671 goto exit;
2672 /* All words disabled */
2673 if ((extheader & 0x0f) == 0x0f)
2674 continue;
2675
2676 offset |= ((extheader & 0xf0) >> 1);
2677 word_mask = extheader & 0x0f;
2678 } else {
2679 offset = (header >> 4) & 0x0f;
2680 word_mask = header & 0x0f;
2681 }
2682
Jakub Sitnickif6c47702016-02-29 17:04:23 -05002683 /* Get word enable value from PG header */
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002684
Jakub Sitnickif6c47702016-02-29 17:04:23 -05002685 /* We have 8 bits to indicate validity */
2686 map_addr = offset * 8;
2687 if (map_addr >= EFUSE_MAP_LEN) {
2688 dev_warn(dev, "%s: Illegal map_addr (%04x), "
2689 "efuse corrupt!\n",
2690 __func__, map_addr);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002691 ret = -EINVAL;
2692 goto exit;
2693 }
Jakub Sitnickif6c47702016-02-29 17:04:23 -05002694 for (i = 0; i < EFUSE_MAX_WORD_UNIT; i++) {
2695 /* Check word enable condition in the section */
Jakub Sitnicki32a39dd2016-02-29 17:04:24 -05002696 if (word_mask & BIT(i)) {
Jakub Sitnickif6c47702016-02-29 17:04:23 -05002697 map_addr += 2;
Jakub Sitnicki32a39dd2016-02-29 17:04:24 -05002698 continue;
2699 }
2700
2701 ret = rtl8xxxu_read_efuse8(priv, efuse_addr++, &val8);
2702 if (ret)
2703 goto exit;
2704 priv->efuse_wifi.raw[map_addr++] = val8;
2705
2706 ret = rtl8xxxu_read_efuse8(priv, efuse_addr++, &val8);
2707 if (ret)
2708 goto exit;
2709 priv->efuse_wifi.raw[map_addr++] = val8;
Jakub Sitnickif6c47702016-02-29 17:04:23 -05002710 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002711 }
2712
2713exit:
2714 rtl8xxxu_write8(priv, REG_EFUSE_ACCESS, EFUSE_ACCESS_DISABLE);
2715
2716 return ret;
2717}
2718
Jes Sorensend48fe602016-02-03 13:39:44 -05002719static void rtl8xxxu_reset_8051(struct rtl8xxxu_priv *priv)
2720{
2721 u8 val8;
2722 u16 sys_func;
2723
2724 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
Jes Sorensen53b381c2016-02-03 13:39:57 -05002725 val8 &= ~BIT(0);
Jes Sorensend48fe602016-02-03 13:39:44 -05002726 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
2727 sys_func = rtl8xxxu_read16(priv, REG_SYS_FUNC);
2728 sys_func &= ~SYS_FUNC_CPU_ENABLE;
2729 rtl8xxxu_write16(priv, REG_SYS_FUNC, sys_func);
2730 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
Jes Sorensen53b381c2016-02-03 13:39:57 -05002731 val8 |= BIT(0);
Jes Sorensend48fe602016-02-03 13:39:44 -05002732 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
2733 sys_func |= SYS_FUNC_CPU_ENABLE;
2734 rtl8xxxu_write16(priv, REG_SYS_FUNC, sys_func);
2735}
2736
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002737static int rtl8xxxu_start_firmware(struct rtl8xxxu_priv *priv)
2738{
2739 struct device *dev = &priv->udev->dev;
2740 int ret = 0, i;
2741 u32 val32;
2742
2743 /* Poll checksum report */
2744 for (i = 0; i < RTL8XXXU_FIRMWARE_POLL_MAX; i++) {
2745 val32 = rtl8xxxu_read32(priv, REG_MCU_FW_DL);
2746 if (val32 & MCU_FW_DL_CSUM_REPORT)
2747 break;
2748 }
2749
2750 if (i == RTL8XXXU_FIRMWARE_POLL_MAX) {
2751 dev_warn(dev, "Firmware checksum poll timed out\n");
2752 ret = -EAGAIN;
2753 goto exit;
2754 }
2755
2756 val32 = rtl8xxxu_read32(priv, REG_MCU_FW_DL);
2757 val32 |= MCU_FW_DL_READY;
2758 val32 &= ~MCU_WINT_INIT_READY;
2759 rtl8xxxu_write32(priv, REG_MCU_FW_DL, val32);
2760
Jes Sorensend48fe602016-02-03 13:39:44 -05002761 /*
2762 * Reset the 8051 in order for the firmware to start running,
2763 * otherwise it won't come up on the 8192eu
2764 */
2765 rtl8xxxu_reset_8051(priv);
2766
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002767 /* Wait for firmware to become ready */
2768 for (i = 0; i < RTL8XXXU_FIRMWARE_POLL_MAX; i++) {
2769 val32 = rtl8xxxu_read32(priv, REG_MCU_FW_DL);
2770 if (val32 & MCU_WINT_INIT_READY)
2771 break;
2772
2773 udelay(100);
2774 }
2775
2776 if (i == RTL8XXXU_FIRMWARE_POLL_MAX) {
2777 dev_warn(dev, "Firmware failed to start\n");
2778 ret = -EAGAIN;
2779 goto exit;
2780 }
2781
Jes Sorensen3a4be6a2016-02-29 17:04:58 -05002782 /*
2783 * Init H2C command
2784 */
2785 if (priv->rtlchip == 0x8723b)
2786 rtl8xxxu_write8(priv, REG_HMTFR, 0x0f);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002787exit:
2788 return ret;
2789}
2790
2791static int rtl8xxxu_download_firmware(struct rtl8xxxu_priv *priv)
2792{
2793 int pages, remainder, i, ret;
Jes Sorensend48fe602016-02-03 13:39:44 -05002794 u8 val8;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002795 u16 val16;
2796 u32 val32;
2797 u8 *fwptr;
2798
2799 val8 = rtl8xxxu_read8(priv, REG_SYS_FUNC + 1);
2800 val8 |= 4;
2801 rtl8xxxu_write8(priv, REG_SYS_FUNC + 1, val8);
2802
2803 /* 8051 enable */
2804 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
Jes Sorensen43154f62016-02-03 13:39:35 -05002805 val16 |= SYS_FUNC_CPU_ENABLE;
2806 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002807
Jes Sorensen216202a2016-02-03 13:39:37 -05002808 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL);
2809 if (val8 & MCU_FW_RAM_SEL) {
2810 pr_info("do the RAM reset\n");
2811 rtl8xxxu_write8(priv, REG_MCU_FW_DL, 0x00);
Jes Sorensend48fe602016-02-03 13:39:44 -05002812 rtl8xxxu_reset_8051(priv);
Jes Sorensen216202a2016-02-03 13:39:37 -05002813 }
2814
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002815 /* MCU firmware download enable */
2816 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL);
Jes Sorensenef1c0492016-02-03 13:39:36 -05002817 val8 |= MCU_FW_DL_ENABLE;
2818 rtl8xxxu_write8(priv, REG_MCU_FW_DL, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002819
2820 /* 8051 reset */
2821 val32 = rtl8xxxu_read32(priv, REG_MCU_FW_DL);
Jes Sorensenef1c0492016-02-03 13:39:36 -05002822 val32 &= ~BIT(19);
2823 rtl8xxxu_write32(priv, REG_MCU_FW_DL, val32);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002824
2825 /* Reset firmware download checksum */
2826 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL);
Jes Sorensenef1c0492016-02-03 13:39:36 -05002827 val8 |= MCU_FW_DL_CSUM_REPORT;
2828 rtl8xxxu_write8(priv, REG_MCU_FW_DL, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002829
2830 pages = priv->fw_size / RTL_FW_PAGE_SIZE;
2831 remainder = priv->fw_size % RTL_FW_PAGE_SIZE;
2832
2833 fwptr = priv->fw_data->data;
2834
2835 for (i = 0; i < pages; i++) {
2836 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL + 2) & 0xF8;
Jes Sorensenef1c0492016-02-03 13:39:36 -05002837 val8 |= i;
2838 rtl8xxxu_write8(priv, REG_MCU_FW_DL + 2, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002839
2840 ret = rtl8xxxu_writeN(priv, REG_FW_START_ADDRESS,
2841 fwptr, RTL_FW_PAGE_SIZE);
2842 if (ret != RTL_FW_PAGE_SIZE) {
2843 ret = -EAGAIN;
2844 goto fw_abort;
2845 }
2846
2847 fwptr += RTL_FW_PAGE_SIZE;
2848 }
2849
2850 if (remainder) {
2851 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL + 2) & 0xF8;
Jes Sorensenef1c0492016-02-03 13:39:36 -05002852 val8 |= i;
2853 rtl8xxxu_write8(priv, REG_MCU_FW_DL + 2, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002854 ret = rtl8xxxu_writeN(priv, REG_FW_START_ADDRESS,
2855 fwptr, remainder);
2856 if (ret != remainder) {
2857 ret = -EAGAIN;
2858 goto fw_abort;
2859 }
2860 }
2861
2862 ret = 0;
2863fw_abort:
2864 /* MCU firmware download disable */
2865 val16 = rtl8xxxu_read16(priv, REG_MCU_FW_DL);
Jes Sorensenef1c0492016-02-03 13:39:36 -05002866 val16 &= ~MCU_FW_DL_ENABLE;
2867 rtl8xxxu_write16(priv, REG_MCU_FW_DL, val16);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002868
2869 return ret;
2870}
2871
2872static int rtl8xxxu_load_firmware(struct rtl8xxxu_priv *priv, char *fw_name)
2873{
2874 struct device *dev = &priv->udev->dev;
2875 const struct firmware *fw;
2876 int ret = 0;
2877 u16 signature;
2878
2879 dev_info(dev, "%s: Loading firmware %s\n", DRIVER_NAME, fw_name);
2880 if (request_firmware(&fw, fw_name, &priv->udev->dev)) {
2881 dev_warn(dev, "request_firmware(%s) failed\n", fw_name);
2882 ret = -EAGAIN;
2883 goto exit;
2884 }
2885 if (!fw) {
2886 dev_warn(dev, "Firmware data not available\n");
2887 ret = -EINVAL;
2888 goto exit;
2889 }
2890
2891 priv->fw_data = kmemdup(fw->data, fw->size, GFP_KERNEL);
Tobias Klauser98e27cb2016-02-03 13:39:43 -05002892 if (!priv->fw_data) {
2893 ret = -ENOMEM;
2894 goto exit;
2895 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002896 priv->fw_size = fw->size - sizeof(struct rtl8xxxu_firmware_header);
2897
2898 signature = le16_to_cpu(priv->fw_data->signature);
2899 switch (signature & 0xfff0) {
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002900 case 0x92e0:
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002901 case 0x92c0:
2902 case 0x88c0:
Jes Sorensen35a741f2016-02-29 17:04:10 -05002903 case 0x5300:
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002904 case 0x2300:
2905 break;
2906 default:
2907 ret = -EINVAL;
2908 dev_warn(dev, "%s: Invalid firmware signature: 0x%04x\n",
2909 __func__, signature);
2910 }
2911
2912 dev_info(dev, "Firmware revision %i.%i (signature 0x%04x)\n",
2913 le16_to_cpu(priv->fw_data->major_version),
2914 priv->fw_data->minor_version, signature);
2915
2916exit:
2917 release_firmware(fw);
2918 return ret;
2919}
2920
2921static int rtl8723au_load_firmware(struct rtl8xxxu_priv *priv)
2922{
2923 char *fw_name;
2924 int ret;
2925
2926 switch (priv->chip_cut) {
2927 case 0:
2928 fw_name = "rtlwifi/rtl8723aufw_A.bin";
2929 break;
2930 case 1:
2931 if (priv->enable_bluetooth)
2932 fw_name = "rtlwifi/rtl8723aufw_B.bin";
2933 else
2934 fw_name = "rtlwifi/rtl8723aufw_B_NoBT.bin";
2935
2936 break;
2937 default:
2938 return -EINVAL;
2939 }
2940
2941 ret = rtl8xxxu_load_firmware(priv, fw_name);
2942 return ret;
2943}
2944
Jes Sorensen35a741f2016-02-29 17:04:10 -05002945static int rtl8723bu_load_firmware(struct rtl8xxxu_priv *priv)
2946{
2947 char *fw_name;
2948 int ret;
2949
2950 if (priv->enable_bluetooth)
2951 fw_name = "rtlwifi/rtl8723bu_bt.bin";
2952 else
2953 fw_name = "rtlwifi/rtl8723bu_nic.bin";
2954
2955 ret = rtl8xxxu_load_firmware(priv, fw_name);
2956 return ret;
2957}
2958
Kalle Valoc0963772015-10-25 18:24:38 +02002959#ifdef CONFIG_RTL8XXXU_UNTESTED
2960
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002961static int rtl8192cu_load_firmware(struct rtl8xxxu_priv *priv)
2962{
2963 char *fw_name;
2964 int ret;
2965
2966 if (!priv->vendor_umc)
2967 fw_name = "rtlwifi/rtl8192cufw_TMSC.bin";
2968 else if (priv->chip_cut || priv->rtlchip == 0x8192c)
2969 fw_name = "rtlwifi/rtl8192cufw_B.bin";
2970 else
2971 fw_name = "rtlwifi/rtl8192cufw_A.bin";
2972
2973 ret = rtl8xxxu_load_firmware(priv, fw_name);
2974
2975 return ret;
2976}
2977
Kalle Valoc0963772015-10-25 18:24:38 +02002978#endif
2979
Jes Sorensen3307d842016-02-29 17:03:59 -05002980static int rtl8192eu_load_firmware(struct rtl8xxxu_priv *priv)
2981{
2982 char *fw_name;
2983 int ret;
2984
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002985 fw_name = "rtlwifi/rtl8192eu_nic.bin";
Jes Sorensen3307d842016-02-29 17:03:59 -05002986
2987 ret = rtl8xxxu_load_firmware(priv, fw_name);
2988
2989 return ret;
2990}
2991
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002992static void rtl8xxxu_firmware_self_reset(struct rtl8xxxu_priv *priv)
2993{
2994 u16 val16;
2995 int i = 100;
2996
2997 /* Inform 8051 to perform reset */
2998 rtl8xxxu_write8(priv, REG_HMTFR + 3, 0x20);
2999
3000 for (i = 100; i > 0; i--) {
3001 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3002
3003 if (!(val16 & SYS_FUNC_CPU_ENABLE)) {
3004 dev_dbg(&priv->udev->dev,
3005 "%s: Firmware self reset success!\n", __func__);
3006 break;
3007 }
3008 udelay(50);
3009 }
3010
3011 if (!i) {
3012 /* Force firmware reset */
3013 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3014 val16 &= ~SYS_FUNC_CPU_ENABLE;
3015 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
3016 }
3017}
3018
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003019static void rtl8723bu_phy_init_antenna_selection(struct rtl8xxxu_priv *priv)
3020{
3021 u32 val32;
3022
3023 val32 = rtl8xxxu_read32(priv, 0x64);
3024 val32 &= ~(BIT(20) | BIT(24));
3025 rtl8xxxu_write32(priv, 0x64, val32);
3026
3027 val32 = rtl8xxxu_read32(priv, REG_GPIO_MUXCFG);
3028 val32 &= ~BIT(4);
Jes Sorensen3a4be6a2016-02-29 17:04:58 -05003029 rtl8xxxu_write32(priv, REG_GPIO_MUXCFG, val32);
3030
3031 val32 = rtl8xxxu_read32(priv, REG_GPIO_MUXCFG);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003032 val32 |= BIT(3);
3033 rtl8xxxu_write32(priv, REG_GPIO_MUXCFG, val32);
3034
3035 val32 = rtl8xxxu_read32(priv, REG_LEDCFG0);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003036 val32 |= BIT(24);
3037 rtl8xxxu_write32(priv, REG_LEDCFG0, val32);
3038
Jes Sorensen3a4be6a2016-02-29 17:04:58 -05003039 val32 = rtl8xxxu_read32(priv, REG_LEDCFG0);
3040 val32 &= ~BIT(23);
3041 rtl8xxxu_write32(priv, REG_LEDCFG0, val32);
3042
Jes Sorensen120e6272016-02-29 17:05:14 -05003043 val32 = rtl8xxxu_read32(priv, REG_RFE_BUFFER);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003044 val32 |= (BIT(0) | BIT(1));
Jes Sorensen120e6272016-02-29 17:05:14 -05003045 rtl8xxxu_write32(priv, REG_RFE_BUFFER, val32);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003046
Jes Sorensen59b74392016-02-29 17:05:15 -05003047 val32 = rtl8xxxu_read32(priv, REG_RFE_CTRL_ANTA_SRC);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003048 val32 &= 0xffffff00;
3049 val32 |= 0x77;
Jes Sorensen59b74392016-02-29 17:05:15 -05003050 rtl8xxxu_write32(priv, REG_RFE_CTRL_ANTA_SRC, val32);
Jes Sorensen3a4be6a2016-02-29 17:04:58 -05003051
3052 val32 = rtl8xxxu_read32(priv, REG_PWR_DATA);
3053 val32 |= PWR_DATA_EEPRPAD_RFE_CTRL_EN;
3054 rtl8xxxu_write32(priv, REG_PWR_DATA, val32);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003055}
3056
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003057static int
3058rtl8xxxu_init_mac(struct rtl8xxxu_priv *priv, struct rtl8xxxu_reg8val *array)
3059{
3060 int i, ret;
3061 u16 reg;
3062 u8 val;
3063
3064 for (i = 0; ; i++) {
3065 reg = array[i].reg;
3066 val = array[i].val;
3067
3068 if (reg == 0xffff && val == 0xff)
3069 break;
3070
3071 ret = rtl8xxxu_write8(priv, reg, val);
3072 if (ret != 1) {
3073 dev_warn(&priv->udev->dev,
3074 "Failed to initialize MAC\n");
3075 return -EAGAIN;
3076 }
3077 }
3078
Jes Sorensen8baf6702016-02-29 17:04:54 -05003079 if (priv->rtlchip != 0x8723b)
3080 rtl8xxxu_write8(priv, REG_MAX_AGGR_NUM, 0x0a);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003081
3082 return 0;
3083}
3084
3085static int rtl8xxxu_init_phy_regs(struct rtl8xxxu_priv *priv,
3086 struct rtl8xxxu_reg32val *array)
3087{
3088 int i, ret;
3089 u16 reg;
3090 u32 val;
3091
3092 for (i = 0; ; i++) {
3093 reg = array[i].reg;
3094 val = array[i].val;
3095
3096 if (reg == 0xffff && val == 0xffffffff)
3097 break;
3098
3099 ret = rtl8xxxu_write32(priv, reg, val);
3100 if (ret != sizeof(val)) {
3101 dev_warn(&priv->udev->dev,
3102 "Failed to initialize PHY\n");
3103 return -EAGAIN;
3104 }
3105 udelay(1);
3106 }
3107
3108 return 0;
3109}
3110
3111/*
3112 * Most of this is black magic retrieved from the old rtl8723au driver
3113 */
3114static int rtl8xxxu_init_phy_bb(struct rtl8xxxu_priv *priv)
3115{
3116 u8 val8, ldoa15, ldov12d, lpldo, ldohci12;
Jes Sorensen04313eb2016-02-29 17:04:51 -05003117 u16 val16;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003118 u32 val32;
3119
3120 /*
3121 * Todo: The vendor driver maintains a table of PHY register
3122 * addresses, which is initialized here. Do we need this?
3123 */
3124
Jes Sorensen3ca7b322016-02-29 17:04:43 -05003125 if (priv->rtlchip == 0x8723b) {
Jes Sorensen8baf6702016-02-29 17:04:54 -05003126 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3127 val16 |= SYS_FUNC_BB_GLB_RSTN | SYS_FUNC_BBRSTB |
3128 SYS_FUNC_DIO_RF;
3129 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
3130
Jes Sorensen3ca7b322016-02-29 17:04:43 -05003131 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00);
3132 } else {
3133 val8 = rtl8xxxu_read8(priv, REG_AFE_PLL_CTRL);
3134 udelay(2);
3135 val8 |= AFE_PLL_320_ENABLE;
3136 rtl8xxxu_write8(priv, REG_AFE_PLL_CTRL, val8);
3137 udelay(2);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003138
Jes Sorensen3ca7b322016-02-29 17:04:43 -05003139 rtl8xxxu_write8(priv, REG_AFE_PLL_CTRL + 1, 0xff);
3140 udelay(2);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003141
Jes Sorensen8baf6702016-02-29 17:04:54 -05003142 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3143 val16 |= SYS_FUNC_BB_GLB_RSTN | SYS_FUNC_BBRSTB;
3144 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
3145 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003146
Jes Sorensen04313eb2016-02-29 17:04:51 -05003147 if (priv->rtlchip != 0x8723b) {
3148 /* AFE_XTAL_RF_GATE (bit 14) if addressing as 32 bit register */
3149 val32 = rtl8xxxu_read32(priv, REG_AFE_XTAL_CTRL);
3150 val32 &= ~AFE_XTAL_RF_GATE;
3151 if (priv->has_bluetooth)
3152 val32 &= ~AFE_XTAL_BT_GATE;
3153 rtl8xxxu_write32(priv, REG_AFE_XTAL_CTRL, val32);
3154 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003155
3156 /* 6. 0x1f[7:0] = 0x07 */
3157 val8 = RF_ENABLE | RF_RSTB | RF_SDMRSTB;
3158 rtl8xxxu_write8(priv, REG_RF_CTRL, val8);
3159
3160 if (priv->hi_pa)
3161 rtl8xxxu_init_phy_regs(priv, rtl8188ru_phy_1t_highpa_table);
3162 else if (priv->tx_paths == 2)
3163 rtl8xxxu_init_phy_regs(priv, rtl8192cu_phy_2t_init_table);
Jes Sorensen8baf6702016-02-29 17:04:54 -05003164 else if (priv->rtlchip == 0x8723b) {
3165 /*
3166 * Why?
3167 */
3168 rtl8xxxu_write8(priv, REG_SYS_FUNC, 0xe3);
3169 rtl8xxxu_write8(priv, REG_AFE_XTAL_CTRL + 1, 0x80);
Jes Sorensen36c32582016-02-29 17:04:14 -05003170 rtl8xxxu_init_phy_regs(priv, rtl8723b_phy_1t_init_table);
Jes Sorensen8baf6702016-02-29 17:04:54 -05003171 } else
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003172 rtl8xxxu_init_phy_regs(priv, rtl8723a_phy_1t_init_table);
3173
3174
3175 if (priv->rtlchip == 0x8188c && priv->hi_pa &&
3176 priv->vendor_umc && priv->chip_cut == 1)
3177 rtl8xxxu_write8(priv, REG_OFDM0_AGC_PARM1 + 2, 0x50);
3178
3179 if (priv->tx_paths == 1 && priv->rx_paths == 2) {
3180 /*
3181 * For 1T2R boards, patch the registers.
3182 *
3183 * It looks like 8191/2 1T2R boards use path B for TX
3184 */
3185 val32 = rtl8xxxu_read32(priv, REG_FPGA0_TX_INFO);
3186 val32 &= ~(BIT(0) | BIT(1));
3187 val32 |= BIT(1);
3188 rtl8xxxu_write32(priv, REG_FPGA0_TX_INFO, val32);
3189
3190 val32 = rtl8xxxu_read32(priv, REG_FPGA1_TX_INFO);
3191 val32 &= ~0x300033;
3192 val32 |= 0x200022;
3193 rtl8xxxu_write32(priv, REG_FPGA1_TX_INFO, val32);
3194
3195 val32 = rtl8xxxu_read32(priv, REG_CCK0_AFE_SETTING);
3196 val32 &= 0xff000000;
3197 val32 |= 0x45000000;
3198 rtl8xxxu_write32(priv, REG_CCK0_AFE_SETTING, val32);
3199
3200 val32 = rtl8xxxu_read32(priv, REG_OFDM0_TRX_PATH_ENABLE);
3201 val32 &= ~(OFDM_RF_PATH_RX_MASK | OFDM_RF_PATH_TX_MASK);
3202 val32 |= (OFDM_RF_PATH_RX_A | OFDM_RF_PATH_RX_B |
3203 OFDM_RF_PATH_TX_B);
3204 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, val32);
3205
3206 val32 = rtl8xxxu_read32(priv, REG_OFDM0_AGC_PARM1);
3207 val32 &= ~(BIT(4) | BIT(5));
3208 val32 |= BIT(4);
3209 rtl8xxxu_write32(priv, REG_OFDM0_AGC_PARM1, val32);
3210
3211 val32 = rtl8xxxu_read32(priv, REG_TX_CCK_RFON);
3212 val32 &= ~(BIT(27) | BIT(26));
3213 val32 |= BIT(27);
3214 rtl8xxxu_write32(priv, REG_TX_CCK_RFON, val32);
3215
3216 val32 = rtl8xxxu_read32(priv, REG_TX_CCK_BBON);
3217 val32 &= ~(BIT(27) | BIT(26));
3218 val32 |= BIT(27);
3219 rtl8xxxu_write32(priv, REG_TX_CCK_BBON, val32);
3220
3221 val32 = rtl8xxxu_read32(priv, REG_TX_OFDM_RFON);
3222 val32 &= ~(BIT(27) | BIT(26));
3223 val32 |= BIT(27);
3224 rtl8xxxu_write32(priv, REG_TX_OFDM_RFON, val32);
3225
3226 val32 = rtl8xxxu_read32(priv, REG_TX_OFDM_BBON);
3227 val32 &= ~(BIT(27) | BIT(26));
3228 val32 |= BIT(27);
3229 rtl8xxxu_write32(priv, REG_TX_OFDM_BBON, val32);
3230
3231 val32 = rtl8xxxu_read32(priv, REG_TX_TO_TX);
3232 val32 &= ~(BIT(27) | BIT(26));
3233 val32 |= BIT(27);
3234 rtl8xxxu_write32(priv, REG_TX_TO_TX, val32);
3235 }
3236
Jes Sorensenb9f498e2016-02-29 17:04:18 -05003237 if (priv->rtlchip == 0x8723b)
3238 rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_8723bu_table);
3239 else if (priv->hi_pa)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003240 rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_highpa_table);
3241 else
3242 rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_standard_table);
3243
Jes Sorensen4ef22eb2016-02-29 17:04:55 -05003244 if (priv->has_xtalk) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003245 val32 = rtl8xxxu_read32(priv, REG_MAC_PHY_CTRL);
3246
Jes Sorensen4ef22eb2016-02-29 17:04:55 -05003247 val8 = priv->xtalk;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003248 val32 &= 0xff000fff;
3249 val32 |= ((val8 | (val8 << 6)) << 12);
3250
3251 rtl8xxxu_write32(priv, REG_MAC_PHY_CTRL, val32);
3252 }
3253
Jes Sorensena0e262b2016-02-29 17:04:56 -05003254 if (priv->rtlchip != 0x8723bu) {
3255 ldoa15 = LDOA15_ENABLE | LDOA15_OBUF;
3256 ldov12d = LDOV12D_ENABLE | BIT(2) | (2 << LDOV12D_VADJ_SHIFT);
3257 ldohci12 = 0x57;
3258 lpldo = 1;
3259 val32 = (lpldo << 24) | (ldohci12 << 16) |
3260 (ldov12d << 8) | ldoa15;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003261
Jes Sorensena0e262b2016-02-29 17:04:56 -05003262 rtl8xxxu_write32(priv, REG_LDOA15_CTRL, val32);
3263 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003264
3265 return 0;
3266}
3267
3268static int rtl8xxxu_init_rf_regs(struct rtl8xxxu_priv *priv,
3269 struct rtl8xxxu_rfregval *array,
3270 enum rtl8xxxu_rfpath path)
3271{
3272 int i, ret;
3273 u8 reg;
3274 u32 val;
3275
3276 for (i = 0; ; i++) {
3277 reg = array[i].reg;
3278 val = array[i].val;
3279
3280 if (reg == 0xff && val == 0xffffffff)
3281 break;
3282
3283 switch (reg) {
3284 case 0xfe:
3285 msleep(50);
3286 continue;
3287 case 0xfd:
3288 mdelay(5);
3289 continue;
3290 case 0xfc:
3291 mdelay(1);
3292 continue;
3293 case 0xfb:
3294 udelay(50);
3295 continue;
3296 case 0xfa:
3297 udelay(5);
3298 continue;
3299 case 0xf9:
3300 udelay(1);
3301 continue;
3302 }
3303
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003304 ret = rtl8xxxu_write_rfreg(priv, path, reg, val);
3305 if (ret) {
3306 dev_warn(&priv->udev->dev,
3307 "Failed to initialize RF\n");
3308 return -EAGAIN;
3309 }
3310 udelay(1);
3311 }
3312
3313 return 0;
3314}
3315
3316static int rtl8xxxu_init_phy_rf(struct rtl8xxxu_priv *priv,
3317 struct rtl8xxxu_rfregval *table,
3318 enum rtl8xxxu_rfpath path)
3319{
3320 u32 val32;
3321 u16 val16, rfsi_rfenv;
3322 u16 reg_sw_ctrl, reg_int_oe, reg_hssi_parm2;
3323
3324 switch (path) {
3325 case RF_A:
3326 reg_sw_ctrl = REG_FPGA0_XA_RF_SW_CTRL;
3327 reg_int_oe = REG_FPGA0_XA_RF_INT_OE;
3328 reg_hssi_parm2 = REG_FPGA0_XA_HSSI_PARM2;
3329 break;
3330 case RF_B:
3331 reg_sw_ctrl = REG_FPGA0_XB_RF_SW_CTRL;
3332 reg_int_oe = REG_FPGA0_XB_RF_INT_OE;
3333 reg_hssi_parm2 = REG_FPGA0_XB_HSSI_PARM2;
3334 break;
3335 default:
3336 dev_err(&priv->udev->dev, "%s:Unsupported RF path %c\n",
3337 __func__, path + 'A');
3338 return -EINVAL;
3339 }
3340 /* For path B, use XB */
3341 rfsi_rfenv = rtl8xxxu_read16(priv, reg_sw_ctrl);
3342 rfsi_rfenv &= FPGA0_RF_RFENV;
3343
3344 /*
3345 * These two we might be able to optimize into one
3346 */
3347 val32 = rtl8xxxu_read32(priv, reg_int_oe);
3348 val32 |= BIT(20); /* 0x10 << 16 */
3349 rtl8xxxu_write32(priv, reg_int_oe, val32);
3350 udelay(1);
3351
3352 val32 = rtl8xxxu_read32(priv, reg_int_oe);
3353 val32 |= BIT(4);
3354 rtl8xxxu_write32(priv, reg_int_oe, val32);
3355 udelay(1);
3356
3357 /*
3358 * These two we might be able to optimize into one
3359 */
3360 val32 = rtl8xxxu_read32(priv, reg_hssi_parm2);
3361 val32 &= ~FPGA0_HSSI_3WIRE_ADDR_LEN;
3362 rtl8xxxu_write32(priv, reg_hssi_parm2, val32);
3363 udelay(1);
3364
3365 val32 = rtl8xxxu_read32(priv, reg_hssi_parm2);
3366 val32 &= ~FPGA0_HSSI_3WIRE_DATA_LEN;
3367 rtl8xxxu_write32(priv, reg_hssi_parm2, val32);
3368 udelay(1);
3369
3370 rtl8xxxu_init_rf_regs(priv, table, path);
3371
3372 /* For path B, use XB */
3373 val16 = rtl8xxxu_read16(priv, reg_sw_ctrl);
3374 val16 &= ~FPGA0_RF_RFENV;
3375 val16 |= rfsi_rfenv;
3376 rtl8xxxu_write16(priv, reg_sw_ctrl, val16);
3377
3378 return 0;
3379}
3380
3381static int rtl8xxxu_llt_write(struct rtl8xxxu_priv *priv, u8 address, u8 data)
3382{
3383 int ret = -EBUSY;
3384 int count = 0;
3385 u32 value;
3386
3387 value = LLT_OP_WRITE | address << 8 | data;
3388
3389 rtl8xxxu_write32(priv, REG_LLT_INIT, value);
3390
3391 do {
3392 value = rtl8xxxu_read32(priv, REG_LLT_INIT);
3393 if ((value & LLT_OP_MASK) == LLT_OP_INACTIVE) {
3394 ret = 0;
3395 break;
3396 }
3397 } while (count++ < 20);
3398
3399 return ret;
3400}
3401
3402static int rtl8xxxu_init_llt_table(struct rtl8xxxu_priv *priv, u8 last_tx_page)
3403{
3404 int ret;
3405 int i;
3406
3407 for (i = 0; i < last_tx_page; i++) {
3408 ret = rtl8xxxu_llt_write(priv, i, i + 1);
3409 if (ret)
3410 goto exit;
3411 }
3412
3413 ret = rtl8xxxu_llt_write(priv, last_tx_page, 0xff);
3414 if (ret)
3415 goto exit;
3416
3417 /* Mark remaining pages as a ring buffer */
3418 for (i = last_tx_page + 1; i < 0xff; i++) {
3419 ret = rtl8xxxu_llt_write(priv, i, (i + 1));
3420 if (ret)
3421 goto exit;
3422 }
3423
3424 /* Let last entry point to the start entry of ring buffer */
3425 ret = rtl8xxxu_llt_write(priv, 0xff, last_tx_page + 1);
3426 if (ret)
3427 goto exit;
3428
3429exit:
3430 return ret;
3431}
3432
Jes Sorensen74b99be2016-02-29 17:04:04 -05003433static int rtl8xxxu_auto_llt_table(struct rtl8xxxu_priv *priv, u8 last_tx_page)
3434{
3435 u32 val32;
3436 int ret = 0;
3437 int i;
3438
3439 val32 = rtl8xxxu_read32(priv, REG_AUTO_LLT);
Jes Sorensen74b99be2016-02-29 17:04:04 -05003440 val32 |= AUTO_LLT_INIT_LLT;
3441 rtl8xxxu_write32(priv, REG_AUTO_LLT, val32);
3442
3443 for (i = 500; i; i--) {
3444 val32 = rtl8xxxu_read32(priv, REG_AUTO_LLT);
3445 if (!(val32 & AUTO_LLT_INIT_LLT))
3446 break;
3447 usleep_range(2, 4);
3448 }
3449
Jes Sorensen4de24812016-02-29 17:04:07 -05003450 if (!i) {
Jes Sorensen74b99be2016-02-29 17:04:04 -05003451 ret = -EBUSY;
3452 dev_warn(&priv->udev->dev, "LLT table init failed\n");
3453 }
Jes Sorensen74b99be2016-02-29 17:04:04 -05003454
3455 return ret;
3456}
3457
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003458static int rtl8xxxu_init_queue_priority(struct rtl8xxxu_priv *priv)
3459{
3460 u16 val16, hi, lo;
3461 u16 hiq, mgq, bkq, beq, viq, voq;
3462 int hip, mgp, bkp, bep, vip, vop;
3463 int ret = 0;
3464
3465 switch (priv->ep_tx_count) {
3466 case 1:
3467 if (priv->ep_tx_high_queue) {
3468 hi = TRXDMA_QUEUE_HIGH;
3469 } else if (priv->ep_tx_low_queue) {
3470 hi = TRXDMA_QUEUE_LOW;
3471 } else if (priv->ep_tx_normal_queue) {
3472 hi = TRXDMA_QUEUE_NORMAL;
3473 } else {
3474 hi = 0;
3475 ret = -EINVAL;
3476 }
3477
3478 hiq = hi;
3479 mgq = hi;
3480 bkq = hi;
3481 beq = hi;
3482 viq = hi;
3483 voq = hi;
3484
3485 hip = 0;
3486 mgp = 0;
3487 bkp = 0;
3488 bep = 0;
3489 vip = 0;
3490 vop = 0;
3491 break;
3492 case 2:
3493 if (priv->ep_tx_high_queue && priv->ep_tx_low_queue) {
3494 hi = TRXDMA_QUEUE_HIGH;
3495 lo = TRXDMA_QUEUE_LOW;
3496 } else if (priv->ep_tx_normal_queue && priv->ep_tx_low_queue) {
3497 hi = TRXDMA_QUEUE_NORMAL;
3498 lo = TRXDMA_QUEUE_LOW;
3499 } else if (priv->ep_tx_high_queue && priv->ep_tx_normal_queue) {
3500 hi = TRXDMA_QUEUE_HIGH;
3501 lo = TRXDMA_QUEUE_NORMAL;
3502 } else {
3503 ret = -EINVAL;
3504 hi = 0;
3505 lo = 0;
3506 }
3507
3508 hiq = hi;
3509 mgq = hi;
3510 bkq = lo;
3511 beq = lo;
3512 viq = hi;
3513 voq = hi;
3514
3515 hip = 0;
3516 mgp = 0;
3517 bkp = 1;
3518 bep = 1;
3519 vip = 0;
3520 vop = 0;
3521 break;
3522 case 3:
3523 beq = TRXDMA_QUEUE_LOW;
3524 bkq = TRXDMA_QUEUE_LOW;
3525 viq = TRXDMA_QUEUE_NORMAL;
3526 voq = TRXDMA_QUEUE_HIGH;
3527 mgq = TRXDMA_QUEUE_HIGH;
3528 hiq = TRXDMA_QUEUE_HIGH;
3529
3530 hip = hiq ^ 3;
3531 mgp = mgq ^ 3;
3532 bkp = bkq ^ 3;
3533 bep = beq ^ 3;
3534 vip = viq ^ 3;
3535 vop = viq ^ 3;
3536 break;
3537 default:
3538 ret = -EINVAL;
3539 }
3540
3541 /*
3542 * None of the vendor drivers are configuring the beacon
3543 * queue here .... why?
3544 */
3545 if (!ret) {
3546 val16 = rtl8xxxu_read16(priv, REG_TRXDMA_CTRL);
3547 val16 &= 0x7;
3548 val16 |= (voq << TRXDMA_CTRL_VOQ_SHIFT) |
3549 (viq << TRXDMA_CTRL_VIQ_SHIFT) |
3550 (beq << TRXDMA_CTRL_BEQ_SHIFT) |
3551 (bkq << TRXDMA_CTRL_BKQ_SHIFT) |
3552 (mgq << TRXDMA_CTRL_MGQ_SHIFT) |
3553 (hiq << TRXDMA_CTRL_HIQ_SHIFT);
3554 rtl8xxxu_write16(priv, REG_TRXDMA_CTRL, val16);
3555
3556 priv->pipe_out[TXDESC_QUEUE_VO] =
3557 usb_sndbulkpipe(priv->udev, priv->out_ep[vop]);
3558 priv->pipe_out[TXDESC_QUEUE_VI] =
3559 usb_sndbulkpipe(priv->udev, priv->out_ep[vip]);
3560 priv->pipe_out[TXDESC_QUEUE_BE] =
3561 usb_sndbulkpipe(priv->udev, priv->out_ep[bep]);
3562 priv->pipe_out[TXDESC_QUEUE_BK] =
3563 usb_sndbulkpipe(priv->udev, priv->out_ep[bkp]);
3564 priv->pipe_out[TXDESC_QUEUE_BEACON] =
3565 usb_sndbulkpipe(priv->udev, priv->out_ep[0]);
3566 priv->pipe_out[TXDESC_QUEUE_MGNT] =
3567 usb_sndbulkpipe(priv->udev, priv->out_ep[mgp]);
3568 priv->pipe_out[TXDESC_QUEUE_HIGH] =
3569 usb_sndbulkpipe(priv->udev, priv->out_ep[hip]);
3570 priv->pipe_out[TXDESC_QUEUE_CMD] =
3571 usb_sndbulkpipe(priv->udev, priv->out_ep[0]);
3572 }
3573
3574 return ret;
3575}
3576
3577static void rtl8xxxu_fill_iqk_matrix_a(struct rtl8xxxu_priv *priv,
3578 bool iqk_ok, int result[][8],
3579 int candidate, bool tx_only)
3580{
3581 u32 oldval, x, tx0_a, reg;
3582 int y, tx0_c;
3583 u32 val32;
3584
3585 if (!iqk_ok)
3586 return;
3587
3588 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE);
3589 oldval = val32 >> 22;
3590
3591 x = result[candidate][0];
3592 if ((x & 0x00000200) != 0)
3593 x = x | 0xfffffc00;
3594 tx0_a = (x * oldval) >> 8;
3595
3596 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE);
3597 val32 &= ~0x3ff;
3598 val32 |= tx0_a;
3599 rtl8xxxu_write32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE, val32);
3600
3601 val32 = rtl8xxxu_read32(priv, REG_OFDM0_ENERGY_CCA_THRES);
3602 val32 &= ~BIT(31);
3603 if ((x * oldval >> 7) & 0x1)
3604 val32 |= BIT(31);
3605 rtl8xxxu_write32(priv, REG_OFDM0_ENERGY_CCA_THRES, val32);
3606
3607 y = result[candidate][1];
3608 if ((y & 0x00000200) != 0)
3609 y = y | 0xfffffc00;
3610 tx0_c = (y * oldval) >> 8;
3611
3612 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XC_TX_AFE);
3613 val32 &= ~0xf0000000;
3614 val32 |= (((tx0_c & 0x3c0) >> 6) << 28);
3615 rtl8xxxu_write32(priv, REG_OFDM0_XC_TX_AFE, val32);
3616
3617 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE);
3618 val32 &= ~0x003f0000;
3619 val32 |= ((tx0_c & 0x3f) << 16);
3620 rtl8xxxu_write32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE, val32);
3621
3622 val32 = rtl8xxxu_read32(priv, REG_OFDM0_ENERGY_CCA_THRES);
3623 val32 &= ~BIT(29);
3624 if ((y * oldval >> 7) & 0x1)
3625 val32 |= BIT(29);
3626 rtl8xxxu_write32(priv, REG_OFDM0_ENERGY_CCA_THRES, val32);
3627
3628 if (tx_only) {
3629 dev_dbg(&priv->udev->dev, "%s: only TX\n", __func__);
3630 return;
3631 }
3632
3633 reg = result[candidate][2];
3634
3635 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_RX_IQ_IMBALANCE);
3636 val32 &= ~0x3ff;
3637 val32 |= (reg & 0x3ff);
3638 rtl8xxxu_write32(priv, REG_OFDM0_XA_RX_IQ_IMBALANCE, val32);
3639
3640 reg = result[candidate][3] & 0x3F;
3641
3642 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_RX_IQ_IMBALANCE);
3643 val32 &= ~0xfc00;
3644 val32 |= ((reg << 10) & 0xfc00);
3645 rtl8xxxu_write32(priv, REG_OFDM0_XA_RX_IQ_IMBALANCE, val32);
3646
3647 reg = (result[candidate][3] >> 6) & 0xF;
3648
3649 val32 = rtl8xxxu_read32(priv, REG_OFDM0_RX_IQ_EXT_ANTA);
3650 val32 &= ~0xf0000000;
3651 val32 |= (reg << 28);
3652 rtl8xxxu_write32(priv, REG_OFDM0_RX_IQ_EXT_ANTA, val32);
3653}
3654
3655static void rtl8xxxu_fill_iqk_matrix_b(struct rtl8xxxu_priv *priv,
3656 bool iqk_ok, int result[][8],
3657 int candidate, bool tx_only)
3658{
3659 u32 oldval, x, tx1_a, reg;
3660 int y, tx1_c;
3661 u32 val32;
3662
3663 if (!iqk_ok)
3664 return;
3665
3666 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE);
3667 oldval = val32 >> 22;
3668
3669 x = result[candidate][4];
3670 if ((x & 0x00000200) != 0)
3671 x = x | 0xfffffc00;
3672 tx1_a = (x * oldval) >> 8;
3673
3674 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE);
3675 val32 &= ~0x3ff;
3676 val32 |= tx1_a;
3677 rtl8xxxu_write32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE, val32);
3678
3679 val32 = rtl8xxxu_read32(priv, REG_OFDM0_ENERGY_CCA_THRES);
3680 val32 &= ~BIT(27);
3681 if ((x * oldval >> 7) & 0x1)
3682 val32 |= BIT(27);
3683 rtl8xxxu_write32(priv, REG_OFDM0_ENERGY_CCA_THRES, val32);
3684
3685 y = result[candidate][5];
3686 if ((y & 0x00000200) != 0)
3687 y = y | 0xfffffc00;
3688 tx1_c = (y * oldval) >> 8;
3689
3690 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XD_TX_AFE);
3691 val32 &= ~0xf0000000;
3692 val32 |= (((tx1_c & 0x3c0) >> 6) << 28);
3693 rtl8xxxu_write32(priv, REG_OFDM0_XD_TX_AFE, val32);
3694
3695 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE);
3696 val32 &= ~0x003f0000;
3697 val32 |= ((tx1_c & 0x3f) << 16);
3698 rtl8xxxu_write32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE, val32);
3699
3700 val32 = rtl8xxxu_read32(priv, REG_OFDM0_ENERGY_CCA_THRES);
3701 val32 &= ~BIT(25);
3702 if ((y * oldval >> 7) & 0x1)
3703 val32 |= BIT(25);
3704 rtl8xxxu_write32(priv, REG_OFDM0_ENERGY_CCA_THRES, val32);
3705
3706 if (tx_only) {
3707 dev_dbg(&priv->udev->dev, "%s: only TX\n", __func__);
3708 return;
3709 }
3710
3711 reg = result[candidate][6];
3712
3713 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_RX_IQ_IMBALANCE);
3714 val32 &= ~0x3ff;
3715 val32 |= (reg & 0x3ff);
3716 rtl8xxxu_write32(priv, REG_OFDM0_XB_RX_IQ_IMBALANCE, val32);
3717
3718 reg = result[candidate][7] & 0x3f;
3719
3720 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_RX_IQ_IMBALANCE);
3721 val32 &= ~0xfc00;
3722 val32 |= ((reg << 10) & 0xfc00);
3723 rtl8xxxu_write32(priv, REG_OFDM0_XB_RX_IQ_IMBALANCE, val32);
3724
3725 reg = (result[candidate][7] >> 6) & 0xf;
3726
3727 val32 = rtl8xxxu_read32(priv, REG_OFDM0_AGCR_SSI_TABLE);
3728 val32 &= ~0x0000f000;
3729 val32 |= (reg << 12);
3730 rtl8xxxu_write32(priv, REG_OFDM0_AGCR_SSI_TABLE, val32);
3731}
3732
3733#define MAX_TOLERANCE 5
3734
3735static bool rtl8xxxu_simularity_compare(struct rtl8xxxu_priv *priv,
3736 int result[][8], int c1, int c2)
3737{
3738 u32 i, j, diff, simubitmap, bound = 0;
3739 int candidate[2] = {-1, -1}; /* for path A and path B */
3740 bool retval = true;
3741
3742 if (priv->tx_paths > 1)
3743 bound = 8;
3744 else
3745 bound = 4;
3746
3747 simubitmap = 0;
3748
3749 for (i = 0; i < bound; i++) {
3750 diff = (result[c1][i] > result[c2][i]) ?
3751 (result[c1][i] - result[c2][i]) :
3752 (result[c2][i] - result[c1][i]);
3753 if (diff > MAX_TOLERANCE) {
3754 if ((i == 2 || i == 6) && !simubitmap) {
3755 if (result[c1][i] + result[c1][i + 1] == 0)
3756 candidate[(i / 4)] = c2;
3757 else if (result[c2][i] + result[c2][i + 1] == 0)
3758 candidate[(i / 4)] = c1;
3759 else
3760 simubitmap = simubitmap | (1 << i);
3761 } else {
3762 simubitmap = simubitmap | (1 << i);
3763 }
3764 }
3765 }
3766
3767 if (simubitmap == 0) {
3768 for (i = 0; i < (bound / 4); i++) {
3769 if (candidate[i] >= 0) {
3770 for (j = i * 4; j < (i + 1) * 4 - 2; j++)
3771 result[3][j] = result[candidate[i]][j];
3772 retval = false;
3773 }
3774 }
3775 return retval;
3776 } else if (!(simubitmap & 0x0f)) {
3777 /* path A OK */
3778 for (i = 0; i < 4; i++)
3779 result[3][i] = result[c1][i];
3780 } else if (!(simubitmap & 0xf0) && priv->tx_paths > 1) {
3781 /* path B OK */
3782 for (i = 4; i < 8; i++)
3783 result[3][i] = result[c1][i];
3784 }
3785
3786 return false;
3787}
3788
Jes Sorensene1547c52016-02-29 17:04:35 -05003789static bool rtl8723bu_simularity_compare(struct rtl8xxxu_priv *priv,
3790 int result[][8], int c1, int c2)
3791{
3792 u32 i, j, diff, simubitmap, bound = 0;
3793 int candidate[2] = {-1, -1}; /* for path A and path B */
3794 int tmp1, tmp2;
3795 bool retval = true;
3796
3797 if (priv->tx_paths > 1)
3798 bound = 8;
3799 else
3800 bound = 4;
3801
3802 simubitmap = 0;
3803
3804 for (i = 0; i < bound; i++) {
3805 if (i & 1) {
3806 if ((result[c1][i] & 0x00000200))
3807 tmp1 = result[c1][i] | 0xfffffc00;
3808 else
3809 tmp1 = result[c1][i];
3810
3811 if ((result[c2][i]& 0x00000200))
3812 tmp2 = result[c2][i] | 0xfffffc00;
3813 else
3814 tmp2 = result[c2][i];
3815 } else {
3816 tmp1 = result[c1][i];
3817 tmp2 = result[c2][i];
3818 }
3819
3820 diff = (tmp1 > tmp2) ? (tmp1 - tmp2) : (tmp2 - tmp1);
3821
3822 if (diff > MAX_TOLERANCE) {
3823 if ((i == 2 || i == 6) && !simubitmap) {
3824 if (result[c1][i] + result[c1][i + 1] == 0)
3825 candidate[(i / 4)] = c2;
3826 else if (result[c2][i] + result[c2][i + 1] == 0)
3827 candidate[(i / 4)] = c1;
3828 else
3829 simubitmap = simubitmap | (1 << i);
3830 } else {
3831 simubitmap = simubitmap | (1 << i);
3832 }
3833 }
3834 }
3835
3836 if (simubitmap == 0) {
3837 for (i = 0; i < (bound / 4); i++) {
3838 if (candidate[i] >= 0) {
3839 for (j = i * 4; j < (i + 1) * 4 - 2; j++)
3840 result[3][j] = result[candidate[i]][j];
3841 retval = false;
3842 }
3843 }
3844 return retval;
3845 } else {
3846 if (!(simubitmap & 0x03)) {
3847 /* path A TX OK */
3848 for (i = 0; i < 2; i++)
3849 result[3][i] = result[c1][i];
3850 }
3851
3852 if (!(simubitmap & 0x0c)) {
3853 /* path A RX OK */
3854 for (i = 2; i < 4; i++)
3855 result[3][i] = result[c1][i];
3856 }
3857
3858 if (!(simubitmap & 0x30) && priv->tx_paths > 1) {
3859 /* path B RX OK */
3860 for (i = 4; i < 6; i++)
3861 result[3][i] = result[c1][i];
3862 }
3863
3864 if (!(simubitmap & 0x30) && priv->tx_paths > 1) {
3865 /* path B RX OK */
3866 for (i = 6; i < 8; i++)
3867 result[3][i] = result[c1][i];
3868 }
3869 }
3870
3871 return false;
3872}
3873
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003874static void
3875rtl8xxxu_save_mac_regs(struct rtl8xxxu_priv *priv, const u32 *reg, u32 *backup)
3876{
3877 int i;
3878
3879 for (i = 0; i < (RTL8XXXU_MAC_REGS - 1); i++)
3880 backup[i] = rtl8xxxu_read8(priv, reg[i]);
3881
3882 backup[i] = rtl8xxxu_read32(priv, reg[i]);
3883}
3884
3885static void rtl8xxxu_restore_mac_regs(struct rtl8xxxu_priv *priv,
3886 const u32 *reg, u32 *backup)
3887{
3888 int i;
3889
3890 for (i = 0; i < (RTL8XXXU_MAC_REGS - 1); i++)
3891 rtl8xxxu_write8(priv, reg[i], backup[i]);
3892
3893 rtl8xxxu_write32(priv, reg[i], backup[i]);
3894}
3895
3896static void rtl8xxxu_save_regs(struct rtl8xxxu_priv *priv, const u32 *regs,
3897 u32 *backup, int count)
3898{
3899 int i;
3900
3901 for (i = 0; i < count; i++)
3902 backup[i] = rtl8xxxu_read32(priv, regs[i]);
3903}
3904
3905static void rtl8xxxu_restore_regs(struct rtl8xxxu_priv *priv, const u32 *regs,
3906 u32 *backup, int count)
3907{
3908 int i;
3909
3910 for (i = 0; i < count; i++)
3911 rtl8xxxu_write32(priv, regs[i], backup[i]);
3912}
3913
3914
3915static void rtl8xxxu_path_adda_on(struct rtl8xxxu_priv *priv, const u32 *regs,
3916 bool path_a_on)
3917{
3918 u32 path_on;
3919 int i;
3920
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003921 if (priv->tx_paths == 1) {
Jes Sorensen8634af52016-02-29 17:04:33 -05003922 path_on = priv->fops->adda_1t_path_on;
3923 rtl8xxxu_write32(priv, regs[0], priv->fops->adda_1t_init);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003924 } else {
Jes Sorensen8634af52016-02-29 17:04:33 -05003925 path_on = path_a_on ? priv->fops->adda_2t_path_on_a :
3926 priv->fops->adda_2t_path_on_b;
3927
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003928 rtl8xxxu_write32(priv, regs[0], path_on);
3929 }
3930
3931 for (i = 1 ; i < RTL8XXXU_ADDA_REGS ; i++)
3932 rtl8xxxu_write32(priv, regs[i], path_on);
3933}
3934
3935static void rtl8xxxu_mac_calibration(struct rtl8xxxu_priv *priv,
3936 const u32 *regs, u32 *backup)
3937{
3938 int i = 0;
3939
3940 rtl8xxxu_write8(priv, regs[i], 0x3f);
3941
3942 for (i = 1 ; i < (RTL8XXXU_MAC_REGS - 1); i++)
3943 rtl8xxxu_write8(priv, regs[i], (u8)(backup[i] & ~BIT(3)));
3944
3945 rtl8xxxu_write8(priv, regs[i], (u8)(backup[i] & ~BIT(5)));
3946}
3947
3948static int rtl8xxxu_iqk_path_a(struct rtl8xxxu_priv *priv)
3949{
3950 u32 reg_eac, reg_e94, reg_e9c, reg_ea4, val32;
3951 int result = 0;
3952
3953 /* path-A IQK setting */
3954 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x10008c1f);
3955 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x10008c1f);
3956 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82140102);
3957
3958 val32 = (priv->rf_paths > 1) ? 0x28160202 :
3959 /*IS_81xxC_VENDOR_UMC_B_CUT(pHalData->VersionID)?0x28160202: */
3960 0x28160502;
3961 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, val32);
3962
3963 /* path-B IQK setting */
3964 if (priv->rf_paths > 1) {
3965 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x10008c22);
3966 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x10008c22);
3967 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82140102);
3968 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x28160202);
3969 }
3970
3971 /* LO calibration setting */
3972 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x001028d1);
3973
3974 /* One shot, path A LOK & IQK */
3975 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
3976 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
3977
3978 mdelay(1);
3979
3980 /* Check failed */
3981 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
3982 reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
3983 reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
3984 reg_ea4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_A_2);
3985
3986 if (!(reg_eac & BIT(28)) &&
3987 ((reg_e94 & 0x03ff0000) != 0x01420000) &&
3988 ((reg_e9c & 0x03ff0000) != 0x00420000))
3989 result |= 0x01;
3990 else /* If TX not OK, ignore RX */
3991 goto out;
3992
3993 /* If TX is OK, check whether RX is OK */
3994 if (!(reg_eac & BIT(27)) &&
3995 ((reg_ea4 & 0x03ff0000) != 0x01320000) &&
3996 ((reg_eac & 0x03ff0000) != 0x00360000))
3997 result |= 0x02;
3998 else
3999 dev_warn(&priv->udev->dev, "%s: Path A RX IQK failed!\n",
4000 __func__);
4001out:
4002 return result;
4003}
4004
4005static int rtl8xxxu_iqk_path_b(struct rtl8xxxu_priv *priv)
4006{
4007 u32 reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc;
4008 int result = 0;
4009
4010 /* One shot, path B LOK & IQK */
4011 rtl8xxxu_write32(priv, REG_IQK_AGC_CONT, 0x00000002);
4012 rtl8xxxu_write32(priv, REG_IQK_AGC_CONT, 0x00000000);
4013
4014 mdelay(1);
4015
4016 /* Check failed */
4017 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
4018 reg_eb4 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
4019 reg_ebc = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
4020 reg_ec4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_B_2);
4021 reg_ecc = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_B_2);
4022
4023 if (!(reg_eac & BIT(31)) &&
4024 ((reg_eb4 & 0x03ff0000) != 0x01420000) &&
4025 ((reg_ebc & 0x03ff0000) != 0x00420000))
4026 result |= 0x01;
4027 else
4028 goto out;
4029
4030 if (!(reg_eac & BIT(30)) &&
4031 (((reg_ec4 & 0x03ff0000) >> 16) != 0x132) &&
4032 (((reg_ecc & 0x03ff0000) >> 16) != 0x36))
4033 result |= 0x02;
4034 else
4035 dev_warn(&priv->udev->dev, "%s: Path B RX IQK failed!\n",
4036 __func__);
4037out:
4038 return result;
4039}
4040
Jes Sorensene1547c52016-02-29 17:04:35 -05004041static int rtl8723bu_iqk_path_a(struct rtl8xxxu_priv *priv)
4042{
4043 u32 reg_eac, reg_e94, reg_e9c, path_sel, val32;
4044 int result = 0;
4045
4046 path_sel = rtl8xxxu_read32(priv, REG_S0S1_PATH_SWITCH);
4047
4048 /*
4049 * Leave IQK mode
4050 */
4051 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4052 val32 &= 0x000000ff;
4053 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4054
4055 /*
4056 * Enable path A PA in TX IQK mode
4057 */
4058 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
4059 val32 |= 0x80000;
4060 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
4061 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x20000);
4062 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0003f);
4063 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xc7f87);
4064
4065 /*
4066 * Tx IQK setting
4067 */
4068 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
4069 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
4070
4071 /* path-A IQK setting */
4072 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x18008c1c);
4073 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
4074 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
4075 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
4076
4077 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x821403ea);
4078 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x28110000);
4079 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82110000);
4080 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x28110000);
4081
4082 /* LO calibration setting */
4083 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x00462911);
4084
4085 /*
4086 * Enter IQK mode
4087 */
4088 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4089 val32 &= 0x000000ff;
4090 val32 |= 0x80800000;
4091 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4092
4093 /*
4094 * The vendor driver indicates the USB module is always using
4095 * S0S1 path 1 for the 8723bu. This may be different for 8192eu
4096 */
4097 if (priv->rf_paths > 1)
4098 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000000);
4099 else
4100 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000280);
4101
4102 /*
4103 * Bit 12 seems to be BT_GRANT, and is only found in the 8723bu.
4104 * No trace of this in the 8192eu or 8188eu vendor drivers.
4105 */
4106 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00000800);
4107
4108 /* One shot, path A LOK & IQK */
4109 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
4110 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
4111
4112 mdelay(1);
4113
4114 /* Restore Ant Path */
4115 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, path_sel);
4116#ifdef RTL8723BU_BT
4117 /* GNT_BT = 1 */
4118 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00001800);
4119#endif
4120
4121 /*
4122 * Leave IQK mode
4123 */
4124 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4125 val32 &= 0x000000ff;
4126 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4127
4128 /* Check failed */
4129 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
4130 reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
4131 reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
4132
4133 val32 = (reg_e9c >> 16) & 0x3ff;
4134 if (val32 & 0x200)
4135 val32 = 0x400 - val32;
4136
4137 if (!(reg_eac & BIT(28)) &&
4138 ((reg_e94 & 0x03ff0000) != 0x01420000) &&
4139 ((reg_e9c & 0x03ff0000) != 0x00420000) &&
4140 ((reg_e94 & 0x03ff0000) < 0x01100000) &&
4141 ((reg_e94 & 0x03ff0000) > 0x00f00000) &&
4142 val32 < 0xf)
4143 result |= 0x01;
4144 else /* If TX not OK, ignore RX */
4145 goto out;
4146
4147out:
4148 return result;
4149}
4150
4151static int rtl8723bu_rx_iqk_path_a(struct rtl8xxxu_priv *priv)
4152{
4153 u32 reg_ea4, reg_eac, reg_e94, reg_e9c, path_sel, val32;
4154 int result = 0;
4155
4156 path_sel = rtl8xxxu_read32(priv, REG_S0S1_PATH_SWITCH);
4157
4158 /*
4159 * Leave IQK mode
4160 */
4161 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4162 val32 &= 0x000000ff;
4163 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4164
4165 /*
4166 * Enable path A PA in TX IQK mode
4167 */
4168 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
4169 val32 |= 0x80000;
4170 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
4171 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
4172 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0001f);
4173 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf7fb7);
4174
4175 /*
4176 * Tx IQK setting
4177 */
4178 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
4179 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
4180
4181 /* path-A IQK setting */
4182 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x18008c1c);
4183 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
4184 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
4185 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
4186
4187 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82160ff0);
4188 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x28110000);
4189 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82110000);
4190 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x28110000);
4191
4192 /* LO calibration setting */
4193 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a911);
4194
4195 /*
4196 * Enter IQK mode
4197 */
4198 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4199 val32 &= 0x000000ff;
4200 val32 |= 0x80800000;
4201 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4202
4203 /*
4204 * The vendor driver indicates the USB module is always using
4205 * S0S1 path 1 for the 8723bu. This may be different for 8192eu
4206 */
4207 if (priv->rf_paths > 1)
4208 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000000);
4209 else
4210 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000280);
4211
4212 /*
4213 * Bit 12 seems to be BT_GRANT, and is only found in the 8723bu.
4214 * No trace of this in the 8192eu or 8188eu vendor drivers.
4215 */
4216 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00000800);
4217
4218 /* One shot, path A LOK & IQK */
4219 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
4220 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
4221
4222 mdelay(1);
4223
4224 /* Restore Ant Path */
4225 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, path_sel);
4226#ifdef RTL8723BU_BT
4227 /* GNT_BT = 1 */
4228 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00001800);
4229#endif
4230
4231 /*
4232 * Leave IQK mode
4233 */
4234 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4235 val32 &= 0x000000ff;
4236 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4237
4238 /* Check failed */
4239 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
4240 reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
4241 reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
4242
4243 val32 = (reg_e9c >> 16) & 0x3ff;
4244 if (val32 & 0x200)
4245 val32 = 0x400 - val32;
4246
4247 if (!(reg_eac & BIT(28)) &&
4248 ((reg_e94 & 0x03ff0000) != 0x01420000) &&
4249 ((reg_e9c & 0x03ff0000) != 0x00420000) &&
4250 ((reg_e94 & 0x03ff0000) < 0x01100000) &&
4251 ((reg_e94 & 0x03ff0000) > 0x00f00000) &&
4252 val32 < 0xf)
4253 result |= 0x01;
4254 else /* If TX not OK, ignore RX */
4255 goto out;
4256
4257 val32 = 0x80007c00 | (reg_e94 &0x3ff0000) |
4258 ((reg_e9c & 0x3ff0000) >> 16);
4259 rtl8xxxu_write32(priv, REG_TX_IQK, val32);
4260
4261 /*
4262 * Modify RX IQK mode
4263 */
4264 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4265 val32 &= 0x000000ff;
4266 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4267 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
4268 val32 |= 0x80000;
4269 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
4270 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
4271 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0001f);
4272 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf7d77);
4273
4274 /*
4275 * PA, PAD setting
4276 */
4277 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0xf80);
4278 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_55, 0x4021f);
4279
4280 /*
4281 * RX IQK setting
4282 */
4283 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
4284
4285 /* path-A IQK setting */
4286 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x38008c1c);
4287 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x18008c1c);
4288 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
4289 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
4290
4291 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82110000);
4292 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x2816001f);
4293 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82110000);
4294 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x28110000);
4295
4296 /* LO calibration setting */
4297 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a8d1);
4298
4299 /*
4300 * Enter IQK mode
4301 */
4302 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4303 val32 &= 0x000000ff;
4304 val32 |= 0x80800000;
4305 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4306
4307 if (priv->rf_paths > 1)
4308 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000000);
4309 else
4310 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000280);
4311
4312 /*
4313 * Disable BT
4314 */
4315 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00000800);
4316
4317 /* One shot, path A LOK & IQK */
4318 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
4319 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
4320
4321 mdelay(1);
4322
4323 /* Restore Ant Path */
4324 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, path_sel);
4325#ifdef RTL8723BU_BT
4326 /* GNT_BT = 1 */
4327 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00001800);
4328#endif
4329
4330 /*
4331 * Leave IQK mode
4332 */
4333 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4334 val32 &= 0x000000ff;
4335 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4336
4337 /* Check failed */
4338 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
4339 reg_ea4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_A_2);
4340
4341 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0x780);
4342
4343 val32 = (reg_eac >> 16) & 0x3ff;
4344 if (val32 & 0x200)
4345 val32 = 0x400 - val32;
4346
4347 if (!(reg_eac & BIT(27)) &&
4348 ((reg_ea4 & 0x03ff0000) != 0x01320000) &&
4349 ((reg_eac & 0x03ff0000) != 0x00360000) &&
4350 ((reg_ea4 & 0x03ff0000) < 0x01100000) &&
4351 ((reg_ea4 & 0x03ff0000) > 0x00f00000) &&
4352 val32 < 0xf)
4353 result |= 0x02;
4354 else /* If TX not OK, ignore RX */
4355 goto out;
4356out:
4357 return result;
4358}
4359
4360#ifdef RTL8723BU_PATH_B
4361static int rtl8723bu_iqk_path_b(struct rtl8xxxu_priv *priv)
4362{
4363 u32 reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc, path_sel;
4364 int result = 0;
4365
4366 path_sel = rtl8xxxu_read32(priv, REG_S0S1_PATH_SWITCH);
4367
4368 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4369 val32 &= 0x000000ff;
4370 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4371
4372 /* One shot, path B LOK & IQK */
4373 rtl8xxxu_write32(priv, REG_IQK_AGC_CONT, 0x00000002);
4374 rtl8xxxu_write32(priv, REG_IQK_AGC_CONT, 0x00000000);
4375
4376 mdelay(1);
4377
4378 /* Check failed */
4379 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
4380 reg_eb4 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
4381 reg_ebc = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
4382 reg_ec4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_B_2);
4383 reg_ecc = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_B_2);
4384
4385 if (!(reg_eac & BIT(31)) &&
4386 ((reg_eb4 & 0x03ff0000) != 0x01420000) &&
4387 ((reg_ebc & 0x03ff0000) != 0x00420000))
4388 result |= 0x01;
4389 else
4390 goto out;
4391
4392 if (!(reg_eac & BIT(30)) &&
4393 (((reg_ec4 & 0x03ff0000) >> 16) != 0x132) &&
4394 (((reg_ecc & 0x03ff0000) >> 16) != 0x36))
4395 result |= 0x02;
4396 else
4397 dev_warn(&priv->udev->dev, "%s: Path B RX IQK failed!\n",
4398 __func__);
4399out:
4400 return result;
4401}
4402#endif
4403
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004404static void rtl8xxxu_phy_iqcalibrate(struct rtl8xxxu_priv *priv,
4405 int result[][8], int t)
4406{
4407 struct device *dev = &priv->udev->dev;
4408 u32 i, val32;
4409 int path_a_ok, path_b_ok;
4410 int retry = 2;
4411 const u32 adda_regs[RTL8XXXU_ADDA_REGS] = {
4412 REG_FPGA0_XCD_SWITCH_CTRL, REG_BLUETOOTH,
4413 REG_RX_WAIT_CCA, REG_TX_CCK_RFON,
4414 REG_TX_CCK_BBON, REG_TX_OFDM_RFON,
4415 REG_TX_OFDM_BBON, REG_TX_TO_RX,
4416 REG_TX_TO_TX, REG_RX_CCK,
4417 REG_RX_OFDM, REG_RX_WAIT_RIFS,
4418 REG_RX_TO_RX, REG_STANDBY,
4419 REG_SLEEP, REG_PMPD_ANAEN
4420 };
4421 const u32 iqk_mac_regs[RTL8XXXU_MAC_REGS] = {
4422 REG_TXPAUSE, REG_BEACON_CTRL,
4423 REG_BEACON_CTRL_1, REG_GPIO_MUXCFG
4424 };
4425 const u32 iqk_bb_regs[RTL8XXXU_BB_REGS] = {
4426 REG_OFDM0_TRX_PATH_ENABLE, REG_OFDM0_TR_MUX_PAR,
4427 REG_FPGA0_XCD_RF_SW_CTRL, REG_CONFIG_ANT_A, REG_CONFIG_ANT_B,
4428 REG_FPGA0_XAB_RF_SW_CTRL, REG_FPGA0_XA_RF_INT_OE,
4429 REG_FPGA0_XB_RF_INT_OE, REG_FPGA0_RF_MODE
4430 };
4431
4432 /*
4433 * Note: IQ calibration must be performed after loading
4434 * PHY_REG.txt , and radio_a, radio_b.txt
4435 */
4436
4437 if (t == 0) {
4438 /* Save ADDA parameters, turn Path A ADDA on */
4439 rtl8xxxu_save_regs(priv, adda_regs, priv->adda_backup,
4440 RTL8XXXU_ADDA_REGS);
4441 rtl8xxxu_save_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
4442 rtl8xxxu_save_regs(priv, iqk_bb_regs,
4443 priv->bb_backup, RTL8XXXU_BB_REGS);
4444 }
4445
4446 rtl8xxxu_path_adda_on(priv, adda_regs, true);
4447
4448 if (t == 0) {
4449 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XA_HSSI_PARM1);
4450 if (val32 & FPGA0_HSSI_PARM1_PI)
4451 priv->pi_enabled = 1;
4452 }
4453
4454 if (!priv->pi_enabled) {
4455 /* Switch BB to PI mode to do IQ Calibration. */
4456 rtl8xxxu_write32(priv, REG_FPGA0_XA_HSSI_PARM1, 0x01000100);
4457 rtl8xxxu_write32(priv, REG_FPGA0_XB_HSSI_PARM1, 0x01000100);
4458 }
4459
4460 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
4461 val32 &= ~FPGA_RF_MODE_CCK;
4462 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
4463
4464 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, 0x03a05600);
4465 rtl8xxxu_write32(priv, REG_OFDM0_TR_MUX_PAR, 0x000800e4);
4466 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_SW_CTRL, 0x22204000);
4467
4468 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XAB_RF_SW_CTRL);
4469 val32 |= (FPGA0_RF_PAPE | (FPGA0_RF_PAPE << FPGA0_RF_BD_CTRL_SHIFT));
4470 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_SW_CTRL, val32);
4471
4472 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XA_RF_INT_OE);
4473 val32 &= ~BIT(10);
4474 rtl8xxxu_write32(priv, REG_FPGA0_XA_RF_INT_OE, val32);
4475 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XB_RF_INT_OE);
4476 val32 &= ~BIT(10);
4477 rtl8xxxu_write32(priv, REG_FPGA0_XB_RF_INT_OE, val32);
4478
4479 if (priv->tx_paths > 1) {
4480 rtl8xxxu_write32(priv, REG_FPGA0_XA_LSSI_PARM, 0x00010000);
4481 rtl8xxxu_write32(priv, REG_FPGA0_XB_LSSI_PARM, 0x00010000);
4482 }
4483
4484 /* MAC settings */
4485 rtl8xxxu_mac_calibration(priv, iqk_mac_regs, priv->mac_backup);
4486
4487 /* Page B init */
4488 rtl8xxxu_write32(priv, REG_CONFIG_ANT_A, 0x00080000);
4489
4490 if (priv->tx_paths > 1)
4491 rtl8xxxu_write32(priv, REG_CONFIG_ANT_B, 0x00080000);
4492
4493 /* IQ calibration setting */
4494 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
4495 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
4496 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
4497
4498 for (i = 0; i < retry; i++) {
4499 path_a_ok = rtl8xxxu_iqk_path_a(priv);
4500 if (path_a_ok == 0x03) {
4501 val32 = rtl8xxxu_read32(priv,
4502 REG_TX_POWER_BEFORE_IQK_A);
4503 result[t][0] = (val32 >> 16) & 0x3ff;
4504 val32 = rtl8xxxu_read32(priv,
4505 REG_TX_POWER_AFTER_IQK_A);
4506 result[t][1] = (val32 >> 16) & 0x3ff;
4507 val32 = rtl8xxxu_read32(priv,
4508 REG_RX_POWER_BEFORE_IQK_A_2);
4509 result[t][2] = (val32 >> 16) & 0x3ff;
4510 val32 = rtl8xxxu_read32(priv,
4511 REG_RX_POWER_AFTER_IQK_A_2);
4512 result[t][3] = (val32 >> 16) & 0x3ff;
4513 break;
4514 } else if (i == (retry - 1) && path_a_ok == 0x01) {
4515 /* TX IQK OK */
4516 dev_dbg(dev, "%s: Path A IQK Only Tx Success!!\n",
4517 __func__);
4518
4519 val32 = rtl8xxxu_read32(priv,
4520 REG_TX_POWER_BEFORE_IQK_A);
4521 result[t][0] = (val32 >> 16) & 0x3ff;
4522 val32 = rtl8xxxu_read32(priv,
4523 REG_TX_POWER_AFTER_IQK_A);
4524 result[t][1] = (val32 >> 16) & 0x3ff;
4525 }
4526 }
4527
4528 if (!path_a_ok)
4529 dev_dbg(dev, "%s: Path A IQK failed!\n", __func__);
4530
4531 if (priv->tx_paths > 1) {
4532 /*
4533 * Path A into standby
4534 */
4535 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x0);
4536 rtl8xxxu_write32(priv, REG_FPGA0_XA_LSSI_PARM, 0x00010000);
4537 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
4538
4539 /* Turn Path B ADDA on */
4540 rtl8xxxu_path_adda_on(priv, adda_regs, false);
4541
4542 for (i = 0; i < retry; i++) {
4543 path_b_ok = rtl8xxxu_iqk_path_b(priv);
4544 if (path_b_ok == 0x03) {
4545 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
4546 result[t][4] = (val32 >> 16) & 0x3ff;
4547 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
4548 result[t][5] = (val32 >> 16) & 0x3ff;
4549 val32 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_B_2);
4550 result[t][6] = (val32 >> 16) & 0x3ff;
4551 val32 = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_B_2);
4552 result[t][7] = (val32 >> 16) & 0x3ff;
4553 break;
4554 } else if (i == (retry - 1) && path_b_ok == 0x01) {
4555 /* TX IQK OK */
4556 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
4557 result[t][4] = (val32 >> 16) & 0x3ff;
4558 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
4559 result[t][5] = (val32 >> 16) & 0x3ff;
4560 }
4561 }
4562
4563 if (!path_b_ok)
4564 dev_dbg(dev, "%s: Path B IQK failed!\n", __func__);
4565 }
4566
4567 /* Back to BB mode, load original value */
4568 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0);
4569
4570 if (t) {
4571 if (!priv->pi_enabled) {
4572 /*
4573 * Switch back BB to SI mode after finishing
4574 * IQ Calibration
4575 */
4576 val32 = 0x01000000;
4577 rtl8xxxu_write32(priv, REG_FPGA0_XA_HSSI_PARM1, val32);
4578 rtl8xxxu_write32(priv, REG_FPGA0_XB_HSSI_PARM1, val32);
4579 }
4580
4581 /* Reload ADDA power saving parameters */
4582 rtl8xxxu_restore_regs(priv, adda_regs, priv->adda_backup,
4583 RTL8XXXU_ADDA_REGS);
4584
4585 /* Reload MAC parameters */
4586 rtl8xxxu_restore_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
4587
4588 /* Reload BB parameters */
4589 rtl8xxxu_restore_regs(priv, iqk_bb_regs,
4590 priv->bb_backup, RTL8XXXU_BB_REGS);
4591
4592 /* Restore RX initial gain */
4593 rtl8xxxu_write32(priv, REG_FPGA0_XA_LSSI_PARM, 0x00032ed3);
4594
4595 if (priv->tx_paths > 1) {
4596 rtl8xxxu_write32(priv, REG_FPGA0_XB_LSSI_PARM,
4597 0x00032ed3);
4598 }
4599
4600 /* Load 0xe30 IQC default value */
4601 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x01008c00);
4602 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x01008c00);
4603 }
4604}
4605
Jes Sorensene1547c52016-02-29 17:04:35 -05004606static void rtl8723bu_phy_iqcalibrate(struct rtl8xxxu_priv *priv,
4607 int result[][8], int t)
4608{
4609 struct device *dev = &priv->udev->dev;
4610 u32 i, val32;
4611 int path_a_ok /*, path_b_ok */;
4612 int retry = 2;
4613 const u32 adda_regs[RTL8XXXU_ADDA_REGS] = {
4614 REG_FPGA0_XCD_SWITCH_CTRL, REG_BLUETOOTH,
4615 REG_RX_WAIT_CCA, REG_TX_CCK_RFON,
4616 REG_TX_CCK_BBON, REG_TX_OFDM_RFON,
4617 REG_TX_OFDM_BBON, REG_TX_TO_RX,
4618 REG_TX_TO_TX, REG_RX_CCK,
4619 REG_RX_OFDM, REG_RX_WAIT_RIFS,
4620 REG_RX_TO_RX, REG_STANDBY,
4621 REG_SLEEP, REG_PMPD_ANAEN
4622 };
4623 const u32 iqk_mac_regs[RTL8XXXU_MAC_REGS] = {
4624 REG_TXPAUSE, REG_BEACON_CTRL,
4625 REG_BEACON_CTRL_1, REG_GPIO_MUXCFG
4626 };
4627 const u32 iqk_bb_regs[RTL8XXXU_BB_REGS] = {
4628 REG_OFDM0_TRX_PATH_ENABLE, REG_OFDM0_TR_MUX_PAR,
4629 REG_FPGA0_XCD_RF_SW_CTRL, REG_CONFIG_ANT_A, REG_CONFIG_ANT_B,
4630 REG_FPGA0_XAB_RF_SW_CTRL, REG_FPGA0_XA_RF_INT_OE,
4631 REG_FPGA0_XB_RF_INT_OE, REG_FPGA0_RF_MODE
4632 };
4633 u8 xa_agc = rtl8xxxu_read32(priv, REG_OFDM0_XA_AGC_CORE1) & 0xff;
4634 u8 xb_agc = rtl8xxxu_read32(priv, REG_OFDM0_XB_AGC_CORE1) & 0xff;
4635
4636 /*
4637 * Note: IQ calibration must be performed after loading
4638 * PHY_REG.txt , and radio_a, radio_b.txt
4639 */
4640
4641 if (t == 0) {
4642 /* Save ADDA parameters, turn Path A ADDA on */
4643 rtl8xxxu_save_regs(priv, adda_regs, priv->adda_backup,
4644 RTL8XXXU_ADDA_REGS);
4645 rtl8xxxu_save_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
4646 rtl8xxxu_save_regs(priv, iqk_bb_regs,
4647 priv->bb_backup, RTL8XXXU_BB_REGS);
4648 }
4649
4650 rtl8xxxu_path_adda_on(priv, adda_regs, true);
4651
4652 /* MAC settings */
4653 rtl8xxxu_mac_calibration(priv, iqk_mac_regs, priv->mac_backup);
4654
4655 val32 = rtl8xxxu_read32(priv, REG_CCK0_AFE_SETTING);
4656 val32 |= 0x0f000000;
4657 rtl8xxxu_write32(priv, REG_CCK0_AFE_SETTING, val32);
4658
4659 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, 0x03a05600);
4660 rtl8xxxu_write32(priv, REG_OFDM0_TR_MUX_PAR, 0x000800e4);
4661 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_SW_CTRL, 0x22204000);
4662
4663#ifdef RTL8723BU_PATH_B
4664 /* Set RF mode to standby Path B */
4665 if (priv->tx_paths > 1)
4666 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC, 0x10000);
4667#endif
4668
4669#if 0
4670 /* Page B init */
4671 rtl8xxxu_write32(priv, REG_CONFIG_ANT_A, 0x0f600000);
4672
4673 if (priv->tx_paths > 1)
4674 rtl8xxxu_write32(priv, REG_CONFIG_ANT_B, 0x0f600000);
4675#endif
4676
4677 /*
4678 * RX IQ calibration setting for 8723B D cut large current issue
4679 * when leaving IPS
4680 */
4681 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4682 val32 &= 0x000000ff;
4683 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4684
4685 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
4686 val32 |= 0x80000;
4687 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
4688
4689 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
4690 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0001f);
4691 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf7fb7);
4692
4693 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_ED);
4694 val32 |= 0x20;
4695 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_ED, val32);
4696
4697 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_43, 0x60fbd);
4698
4699 for (i = 0; i < retry; i++) {
4700 path_a_ok = rtl8723bu_iqk_path_a(priv);
4701 if (path_a_ok == 0x01) {
4702 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4703 val32 &= 0x000000ff;
4704 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4705
4706#if 0 /* Only needed in restore case, we may need this when going to suspend */
4707 priv->RFCalibrateInfo.TxLOK[RF_A] =
4708 rtl8xxxu_read_rfreg(priv, RF_A,
4709 RF6052_REG_TXM_IDAC);
4710#endif
4711
4712 val32 = rtl8xxxu_read32(priv,
4713 REG_TX_POWER_BEFORE_IQK_A);
4714 result[t][0] = (val32 >> 16) & 0x3ff;
4715 val32 = rtl8xxxu_read32(priv,
4716 REG_TX_POWER_AFTER_IQK_A);
4717 result[t][1] = (val32 >> 16) & 0x3ff;
4718
4719 break;
4720 }
4721 }
4722
4723 if (!path_a_ok)
4724 dev_dbg(dev, "%s: Path A TX IQK failed!\n", __func__);
4725
4726 for (i = 0; i < retry; i++) {
4727 path_a_ok = rtl8723bu_rx_iqk_path_a(priv);
4728 if (path_a_ok == 0x03) {
4729 val32 = rtl8xxxu_read32(priv,
4730 REG_RX_POWER_BEFORE_IQK_A_2);
4731 result[t][2] = (val32 >> 16) & 0x3ff;
4732 val32 = rtl8xxxu_read32(priv,
4733 REG_RX_POWER_AFTER_IQK_A_2);
4734 result[t][3] = (val32 >> 16) & 0x3ff;
4735
4736 break;
4737 }
4738 }
4739
4740 if (!path_a_ok)
4741 dev_dbg(dev, "%s: Path A RX IQK failed!\n", __func__);
4742
4743 if (priv->tx_paths > 1) {
4744#if 1
4745 dev_warn(dev, "%s: Path B not supported\n", __func__);
4746#else
4747
4748 /*
4749 * Path A into standby
4750 */
4751 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4752 val32 &= 0x000000ff;
4753 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4754 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, 0x10000);
4755
4756 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4757 val32 &= 0x000000ff;
4758 val32 |= 0x80800000;
4759 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4760
4761 /* Turn Path B ADDA on */
4762 rtl8xxxu_path_adda_on(priv, adda_regs, false);
4763
4764 for (i = 0; i < retry; i++) {
4765 path_b_ok = rtl8xxxu_iqk_path_b(priv);
4766 if (path_b_ok == 0x03) {
4767 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
4768 result[t][4] = (val32 >> 16) & 0x3ff;
4769 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
4770 result[t][5] = (val32 >> 16) & 0x3ff;
4771 break;
4772 }
4773 }
4774
4775 if (!path_b_ok)
4776 dev_dbg(dev, "%s: Path B IQK failed!\n", __func__);
4777
4778 for (i = 0; i < retry; i++) {
4779 path_b_ok = rtl8723bu_rx_iqk_path_b(priv);
4780 if (path_a_ok == 0x03) {
4781 val32 = rtl8xxxu_read32(priv,
4782 REG_RX_POWER_BEFORE_IQK_B_2);
4783 result[t][6] = (val32 >> 16) & 0x3ff;
4784 val32 = rtl8xxxu_read32(priv,
4785 REG_RX_POWER_AFTER_IQK_B_2);
4786 result[t][7] = (val32 >> 16) & 0x3ff;
4787 break;
4788 }
4789 }
4790
4791 if (!path_b_ok)
4792 dev_dbg(dev, "%s: Path B RX IQK failed!\n", __func__);
4793#endif
4794 }
4795
4796 /* Back to BB mode, load original value */
4797 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4798 val32 &= 0x000000ff;
4799 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4800
4801 if (t) {
4802 /* Reload ADDA power saving parameters */
4803 rtl8xxxu_restore_regs(priv, adda_regs, priv->adda_backup,
4804 RTL8XXXU_ADDA_REGS);
4805
4806 /* Reload MAC parameters */
4807 rtl8xxxu_restore_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
4808
4809 /* Reload BB parameters */
4810 rtl8xxxu_restore_regs(priv, iqk_bb_regs,
4811 priv->bb_backup, RTL8XXXU_BB_REGS);
4812
4813 /* Restore RX initial gain */
4814 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_AGC_CORE1);
4815 val32 &= 0xffffff00;
4816 rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, val32 | 0x50);
4817 rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, val32 | xa_agc);
4818
4819 if (priv->tx_paths > 1) {
4820 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_AGC_CORE1);
4821 val32 &= 0xffffff00;
4822 rtl8xxxu_write32(priv, REG_OFDM0_XB_AGC_CORE1,
4823 val32 | 0x50);
4824 rtl8xxxu_write32(priv, REG_OFDM0_XB_AGC_CORE1,
4825 val32 | xb_agc);
4826 }
4827
4828 /* Load 0xe30 IQC default value */
4829 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x01008c00);
4830 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x01008c00);
4831 }
4832}
4833
Jes Sorensenc7a5a192016-02-29 17:04:30 -05004834static void rtl8xxxu_prepare_calibrate(struct rtl8xxxu_priv *priv, u8 start)
4835{
4836 struct h2c_cmd h2c;
4837
4838 if (priv->fops->mbox_ext_width < 4)
4839 return;
4840
4841 memset(&h2c, 0, sizeof(struct h2c_cmd));
4842 h2c.bt_wlan_calibration.cmd = H2C_8723B_BT_WLAN_CALIBRATION;
4843 h2c.bt_wlan_calibration.data = start;
4844
4845 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.bt_wlan_calibration));
4846}
4847
Jes Sorensene1547c52016-02-29 17:04:35 -05004848static void rtl8723au_phy_iq_calibrate(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004849{
4850 struct device *dev = &priv->udev->dev;
4851 int result[4][8]; /* last is final result */
4852 int i, candidate;
4853 bool path_a_ok, path_b_ok;
4854 u32 reg_e94, reg_e9c, reg_ea4, reg_eac;
4855 u32 reg_eb4, reg_ebc, reg_ec4, reg_ecc;
4856 s32 reg_tmp = 0;
4857 bool simu;
4858
Jes Sorensenc7a5a192016-02-29 17:04:30 -05004859 rtl8xxxu_prepare_calibrate(priv, 1);
4860
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004861 memset(result, 0, sizeof(result));
4862 candidate = -1;
4863
4864 path_a_ok = false;
4865 path_b_ok = false;
4866
4867 rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
4868
4869 for (i = 0; i < 3; i++) {
4870 rtl8xxxu_phy_iqcalibrate(priv, result, i);
4871
4872 if (i == 1) {
4873 simu = rtl8xxxu_simularity_compare(priv, result, 0, 1);
4874 if (simu) {
4875 candidate = 0;
4876 break;
4877 }
4878 }
4879
4880 if (i == 2) {
4881 simu = rtl8xxxu_simularity_compare(priv, result, 0, 2);
4882 if (simu) {
4883 candidate = 0;
4884 break;
4885 }
4886
4887 simu = rtl8xxxu_simularity_compare(priv, result, 1, 2);
4888 if (simu) {
4889 candidate = 1;
4890 } else {
4891 for (i = 0; i < 8; i++)
4892 reg_tmp += result[3][i];
4893
4894 if (reg_tmp)
4895 candidate = 3;
4896 else
4897 candidate = -1;
4898 }
4899 }
4900 }
4901
4902 for (i = 0; i < 4; i++) {
4903 reg_e94 = result[i][0];
4904 reg_e9c = result[i][1];
4905 reg_ea4 = result[i][2];
4906 reg_eac = result[i][3];
4907 reg_eb4 = result[i][4];
4908 reg_ebc = result[i][5];
4909 reg_ec4 = result[i][6];
4910 reg_ecc = result[i][7];
4911 }
4912
4913 if (candidate >= 0) {
4914 reg_e94 = result[candidate][0];
4915 priv->rege94 = reg_e94;
4916 reg_e9c = result[candidate][1];
4917 priv->rege9c = reg_e9c;
4918 reg_ea4 = result[candidate][2];
4919 reg_eac = result[candidate][3];
4920 reg_eb4 = result[candidate][4];
4921 priv->regeb4 = reg_eb4;
4922 reg_ebc = result[candidate][5];
4923 priv->regebc = reg_ebc;
4924 reg_ec4 = result[candidate][6];
4925 reg_ecc = result[candidate][7];
4926 dev_dbg(dev, "%s: candidate is %x\n", __func__, candidate);
4927 dev_dbg(dev,
4928 "%s: e94 =%x e9c=%x ea4=%x eac=%x eb4=%x ebc=%x ec4=%x "
4929 "ecc=%x\n ", __func__, reg_e94, reg_e9c,
4930 reg_ea4, reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc);
4931 path_a_ok = true;
4932 path_b_ok = true;
4933 } else {
4934 reg_e94 = reg_eb4 = priv->rege94 = priv->regeb4 = 0x100;
4935 reg_e9c = reg_ebc = priv->rege9c = priv->regebc = 0x0;
4936 }
4937
4938 if (reg_e94 && candidate >= 0)
4939 rtl8xxxu_fill_iqk_matrix_a(priv, path_a_ok, result,
4940 candidate, (reg_ea4 == 0));
4941
4942 if (priv->tx_paths > 1 && reg_eb4)
4943 rtl8xxxu_fill_iqk_matrix_b(priv, path_b_ok, result,
4944 candidate, (reg_ec4 == 0));
4945
4946 rtl8xxxu_save_regs(priv, rtl8723au_iqk_phy_iq_bb_reg,
4947 priv->bb_recovery_backup, RTL8XXXU_BB_REGS);
Jes Sorensenc7a5a192016-02-29 17:04:30 -05004948
4949 rtl8xxxu_prepare_calibrate(priv, 0);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004950}
4951
Jes Sorensene1547c52016-02-29 17:04:35 -05004952static void rtl8723bu_phy_iq_calibrate(struct rtl8xxxu_priv *priv)
4953{
4954 struct device *dev = &priv->udev->dev;
4955 int result[4][8]; /* last is final result */
4956 int i, candidate;
4957 bool path_a_ok, path_b_ok;
4958 u32 reg_e94, reg_e9c, reg_ea4, reg_eac;
4959 u32 reg_eb4, reg_ebc, reg_ec4, reg_ecc;
4960 u32 val32, bt_control;
4961 s32 reg_tmp = 0;
4962 bool simu;
4963
4964 rtl8xxxu_prepare_calibrate(priv, 1);
4965
4966 memset(result, 0, sizeof(result));
4967 candidate = -1;
4968
4969 path_a_ok = false;
4970 path_b_ok = false;
4971
4972 bt_control = rtl8xxxu_read32(priv, REG_BT_CONTROL_8723BU);
4973
4974 for (i = 0; i < 3; i++) {
4975 rtl8723bu_phy_iqcalibrate(priv, result, i);
4976
4977 if (i == 1) {
4978 simu = rtl8723bu_simularity_compare(priv, result, 0, 1);
4979 if (simu) {
4980 candidate = 0;
4981 break;
4982 }
4983 }
4984
4985 if (i == 2) {
4986 simu = rtl8723bu_simularity_compare(priv, result, 0, 2);
4987 if (simu) {
4988 candidate = 0;
4989 break;
4990 }
4991
4992 simu = rtl8723bu_simularity_compare(priv, result, 1, 2);
4993 if (simu) {
4994 candidate = 1;
4995 } else {
4996 for (i = 0; i < 8; i++)
4997 reg_tmp += result[3][i];
4998
4999 if (reg_tmp)
5000 candidate = 3;
5001 else
5002 candidate = -1;
5003 }
5004 }
5005 }
5006
5007 for (i = 0; i < 4; i++) {
5008 reg_e94 = result[i][0];
5009 reg_e9c = result[i][1];
5010 reg_ea4 = result[i][2];
5011 reg_eac = result[i][3];
5012 reg_eb4 = result[i][4];
5013 reg_ebc = result[i][5];
5014 reg_ec4 = result[i][6];
5015 reg_ecc = result[i][7];
5016 }
5017
5018 if (candidate >= 0) {
5019 reg_e94 = result[candidate][0];
5020 priv->rege94 = reg_e94;
5021 reg_e9c = result[candidate][1];
5022 priv->rege9c = reg_e9c;
5023 reg_ea4 = result[candidate][2];
5024 reg_eac = result[candidate][3];
5025 reg_eb4 = result[candidate][4];
5026 priv->regeb4 = reg_eb4;
5027 reg_ebc = result[candidate][5];
5028 priv->regebc = reg_ebc;
5029 reg_ec4 = result[candidate][6];
5030 reg_ecc = result[candidate][7];
5031 dev_dbg(dev, "%s: candidate is %x\n", __func__, candidate);
5032 dev_dbg(dev,
5033 "%s: e94 =%x e9c=%x ea4=%x eac=%x eb4=%x ebc=%x ec4=%x "
5034 "ecc=%x\n ", __func__, reg_e94, reg_e9c,
5035 reg_ea4, reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc);
5036 path_a_ok = true;
5037 path_b_ok = true;
5038 } else {
5039 reg_e94 = reg_eb4 = priv->rege94 = priv->regeb4 = 0x100;
5040 reg_e9c = reg_ebc = priv->rege9c = priv->regebc = 0x0;
5041 }
5042
5043 if (reg_e94 && candidate >= 0)
5044 rtl8xxxu_fill_iqk_matrix_a(priv, path_a_ok, result,
5045 candidate, (reg_ea4 == 0));
5046
5047 if (priv->tx_paths > 1 && reg_eb4)
5048 rtl8xxxu_fill_iqk_matrix_b(priv, path_b_ok, result,
5049 candidate, (reg_ec4 == 0));
5050
5051 rtl8xxxu_save_regs(priv, rtl8723au_iqk_phy_iq_bb_reg,
5052 priv->bb_recovery_backup, RTL8XXXU_BB_REGS);
5053
5054 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, bt_control);
5055
5056 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
5057 val32 |= 0x80000;
5058 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
5059 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x18000);
5060 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0001f);
5061 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xe6177);
5062 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_ED);
5063 val32 |= 0x20;
5064 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_ED, val32);
5065 rtl8xxxu_write_rfreg(priv, RF_A, 0x43, 0x300bd);
5066
5067 if (priv->rf_paths > 1) {
5068 dev_dbg(dev, "%s: beware 2T not yet supported\n", __func__);
5069#ifdef RTL8723BU_PATH_B
5070 if (RF_Path == 0x0) //S1
5071 ODM_SetIQCbyRFpath(pDM_Odm, 0);
5072 else //S0
5073 ODM_SetIQCbyRFpath(pDM_Odm, 1);
5074#endif
5075 }
5076 rtl8xxxu_prepare_calibrate(priv, 0);
5077}
5078
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005079static void rtl8723a_phy_lc_calibrate(struct rtl8xxxu_priv *priv)
5080{
5081 u32 val32;
5082 u32 rf_amode, rf_bmode = 0, lstf;
5083
5084 /* Check continuous TX and Packet TX */
5085 lstf = rtl8xxxu_read32(priv, REG_OFDM1_LSTF);
5086
5087 if (lstf & OFDM_LSTF_MASK) {
5088 /* Disable all continuous TX */
5089 val32 = lstf & ~OFDM_LSTF_MASK;
5090 rtl8xxxu_write32(priv, REG_OFDM1_LSTF, val32);
5091
5092 /* Read original RF mode Path A */
5093 rf_amode = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_AC);
5094
5095 /* Set RF mode to standby Path A */
5096 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC,
5097 (rf_amode & 0x8ffff) | 0x10000);
5098
5099 /* Path-B */
5100 if (priv->tx_paths > 1) {
5101 rf_bmode = rtl8xxxu_read_rfreg(priv, RF_B,
5102 RF6052_REG_AC);
5103
5104 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC,
5105 (rf_bmode & 0x8ffff) | 0x10000);
5106 }
5107 } else {
5108 /* Deal with Packet TX case */
5109 /* block all queues */
5110 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
5111 }
5112
5113 /* Start LC calibration */
Jes Sorensen0d698de2016-02-29 17:04:36 -05005114 if (priv->fops->has_s0s1)
5115 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_S0S1, 0xdfbe0);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005116 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_MODE_AG);
5117 val32 |= 0x08000;
5118 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_MODE_AG, val32);
5119
5120 msleep(100);
5121
Jes Sorensen0d698de2016-02-29 17:04:36 -05005122 if (priv->fops->has_s0s1)
5123 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_S0S1, 0xdffe0);
5124
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005125 /* Restore original parameters */
5126 if (lstf & OFDM_LSTF_MASK) {
5127 /* Path-A */
5128 rtl8xxxu_write32(priv, REG_OFDM1_LSTF, lstf);
5129 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, rf_amode);
5130
5131 /* Path-B */
5132 if (priv->tx_paths > 1)
5133 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC,
5134 rf_bmode);
5135 } else /* Deal with Packet TX case */
5136 rtl8xxxu_write8(priv, REG_TXPAUSE, 0x00);
5137}
5138
5139static int rtl8xxxu_set_mac(struct rtl8xxxu_priv *priv)
5140{
5141 int i;
5142 u16 reg;
5143
5144 reg = REG_MACID;
5145
5146 for (i = 0; i < ETH_ALEN; i++)
5147 rtl8xxxu_write8(priv, reg + i, priv->mac_addr[i]);
5148
5149 return 0;
5150}
5151
5152static int rtl8xxxu_set_bssid(struct rtl8xxxu_priv *priv, const u8 *bssid)
5153{
5154 int i;
5155 u16 reg;
5156
5157 dev_dbg(&priv->udev->dev, "%s: (%pM)\n", __func__, bssid);
5158
5159 reg = REG_BSSID;
5160
5161 for (i = 0; i < ETH_ALEN; i++)
5162 rtl8xxxu_write8(priv, reg + i, bssid[i]);
5163
5164 return 0;
5165}
5166
5167static void
5168rtl8xxxu_set_ampdu_factor(struct rtl8xxxu_priv *priv, u8 ampdu_factor)
5169{
5170 u8 vals[4] = { 0x41, 0xa8, 0x72, 0xb9 };
5171 u8 max_agg = 0xf;
5172 int i;
5173
5174 ampdu_factor = 1 << (ampdu_factor + 2);
5175 if (ampdu_factor > max_agg)
5176 ampdu_factor = max_agg;
5177
5178 for (i = 0; i < 4; i++) {
5179 if ((vals[i] & 0xf0) > (ampdu_factor << 4))
5180 vals[i] = (vals[i] & 0x0f) | (ampdu_factor << 4);
5181
5182 if ((vals[i] & 0x0f) > ampdu_factor)
5183 vals[i] = (vals[i] & 0xf0) | ampdu_factor;
5184
5185 rtl8xxxu_write8(priv, REG_AGGLEN_LMT + i, vals[i]);
5186 }
5187}
5188
5189static void rtl8xxxu_set_ampdu_min_space(struct rtl8xxxu_priv *priv, u8 density)
5190{
5191 u8 val8;
5192
5193 val8 = rtl8xxxu_read8(priv, REG_AMPDU_MIN_SPACE);
5194 val8 &= 0xf8;
5195 val8 |= density;
5196 rtl8xxxu_write8(priv, REG_AMPDU_MIN_SPACE, val8);
5197}
5198
5199static int rtl8xxxu_active_to_emu(struct rtl8xxxu_priv *priv)
5200{
5201 u8 val8;
5202 int count, ret;
5203
5204 /* Start of rtl8723AU_card_enable_flow */
5205 /* Act to Cardemu sequence*/
5206 /* Turn off RF */
5207 rtl8xxxu_write8(priv, REG_RF_CTRL, 0);
5208
5209 /* 0x004E[7] = 0, switch DPDT_SEL_P output from register 0x0065[2] */
5210 val8 = rtl8xxxu_read8(priv, REG_LEDCFG2);
5211 val8 &= ~LEDCFG2_DPDT_SELECT;
5212 rtl8xxxu_write8(priv, REG_LEDCFG2, val8);
5213
5214 /* 0x0005[1] = 1 turn off MAC by HW state machine*/
5215 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
5216 val8 |= BIT(1);
5217 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
5218
5219 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
5220 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
5221 if ((val8 & BIT(1)) == 0)
5222 break;
5223 udelay(10);
5224 }
5225
5226 if (!count) {
5227 dev_warn(&priv->udev->dev, "%s: Disabling MAC timed out\n",
5228 __func__);
5229 ret = -EBUSY;
5230 goto exit;
5231 }
5232
5233 /* 0x0000[5] = 1 analog Ips to digital, 1:isolation */
5234 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
5235 val8 |= SYS_ISO_ANALOG_IPS;
5236 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
5237
5238 /* 0x0020[0] = 0 disable LDOA12 MACRO block*/
5239 val8 = rtl8xxxu_read8(priv, REG_LDOA15_CTRL);
5240 val8 &= ~LDOA15_ENABLE;
5241 rtl8xxxu_write8(priv, REG_LDOA15_CTRL, val8);
5242
5243exit:
5244 return ret;
5245}
5246
5247static int rtl8xxxu_active_to_lps(struct rtl8xxxu_priv *priv)
5248{
5249 u8 val8;
5250 u8 val32;
5251 int count, ret;
5252
5253 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
5254
5255 /*
5256 * Poll - wait for RX packet to complete
5257 */
5258 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
5259 val32 = rtl8xxxu_read32(priv, 0x5f8);
5260 if (!val32)
5261 break;
5262 udelay(10);
5263 }
5264
5265 if (!count) {
5266 dev_warn(&priv->udev->dev,
5267 "%s: RX poll timed out (0x05f8)\n", __func__);
5268 ret = -EBUSY;
5269 goto exit;
5270 }
5271
5272 /* Disable CCK and OFDM, clock gated */
5273 val8 = rtl8xxxu_read8(priv, REG_SYS_FUNC);
5274 val8 &= ~SYS_FUNC_BBRSTB;
5275 rtl8xxxu_write8(priv, REG_SYS_FUNC, val8);
5276
5277 udelay(2);
5278
5279 /* Reset baseband */
5280 val8 = rtl8xxxu_read8(priv, REG_SYS_FUNC);
5281 val8 &= ~SYS_FUNC_BB_GLB_RSTN;
5282 rtl8xxxu_write8(priv, REG_SYS_FUNC, val8);
5283
5284 /* Reset MAC TRX */
5285 val8 = rtl8xxxu_read8(priv, REG_CR);
5286 val8 = CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE;
5287 rtl8xxxu_write8(priv, REG_CR, val8);
5288
5289 /* Reset MAC TRX */
5290 val8 = rtl8xxxu_read8(priv, REG_CR + 1);
5291 val8 &= ~BIT(1); /* CR_SECURITY_ENABLE */
5292 rtl8xxxu_write8(priv, REG_CR + 1, val8);
5293
5294 /* Respond TX OK to scheduler */
5295 val8 = rtl8xxxu_read8(priv, REG_DUAL_TSF_RST);
5296 val8 |= DUAL_TSF_TX_OK;
5297 rtl8xxxu_write8(priv, REG_DUAL_TSF_RST, val8);
5298
5299exit:
5300 return ret;
5301}
5302
Jes Sorensenc05a9db2016-02-29 17:04:03 -05005303static void rtl8723a_disabled_to_emu(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005304{
5305 u8 val8;
5306
5307 /* Clear suspend enable and power down enable*/
5308 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
5309 val8 &= ~(BIT(3) | BIT(7));
5310 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
5311
5312 /* 0x48[16] = 0 to disable GPIO9 as EXT WAKEUP*/
5313 val8 = rtl8xxxu_read8(priv, REG_GPIO_INTM + 2);
5314 val8 &= ~BIT(0);
5315 rtl8xxxu_write8(priv, REG_GPIO_INTM + 2, val8);
5316
5317 /* 0x04[12:11] = 11 enable WL suspend*/
5318 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
5319 val8 &= ~(BIT(3) | BIT(4));
5320 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
5321}
5322
Jes Sorensenc05a9db2016-02-29 17:04:03 -05005323static void rtl8192e_disabled_to_emu(struct rtl8xxxu_priv *priv)
5324{
5325 u8 val8;
5326
5327 /* Clear suspend enable and power down enable*/
5328 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
5329 val8 &= ~(BIT(3) | BIT(4));
5330 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
5331}
5332
5333static int rtl8192e_emu_to_active(struct rtl8xxxu_priv *priv)
5334{
5335 u8 val8;
5336 u32 val32;
5337 int count, ret = 0;
5338
5339 /* disable HWPDN 0x04[15]=0*/
5340 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
5341 val8 &= ~BIT(7);
5342 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
5343
5344 /* disable SW LPS 0x04[10]= 0 */
5345 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
5346 val8 &= ~BIT(2);
5347 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
5348
5349 /* disable WL suspend*/
5350 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
5351 val8 &= ~(BIT(3) | BIT(4));
5352 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
5353
5354 /* wait till 0x04[17] = 1 power ready*/
5355 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
5356 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
5357 if (val32 & BIT(17))
5358 break;
5359
5360 udelay(10);
5361 }
5362
5363 if (!count) {
5364 ret = -EBUSY;
5365 goto exit;
5366 }
5367
5368 /* We should be able to optimize the following three entries into one */
5369
5370 /* release WLON reset 0x04[16]= 1*/
5371 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 2);
5372 val8 |= BIT(0);
5373 rtl8xxxu_write8(priv, REG_APS_FSMCO + 2, val8);
5374
5375 /* set, then poll until 0 */
5376 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
5377 val32 |= APS_FSMCO_MAC_ENABLE;
5378 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
5379
5380 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
5381 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
5382 if ((val32 & APS_FSMCO_MAC_ENABLE) == 0) {
5383 ret = 0;
5384 break;
5385 }
5386 udelay(10);
5387 }
5388
5389 if (!count) {
5390 ret = -EBUSY;
5391 goto exit;
5392 }
5393
5394exit:
5395 return ret;
5396}
5397
5398static int rtl8723a_emu_to_active(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005399{
5400 u8 val8;
5401 u32 val32;
5402 int count, ret = 0;
5403
5404 /* 0x20[0] = 1 enable LDOA12 MACRO block for all interface*/
5405 val8 = rtl8xxxu_read8(priv, REG_LDOA15_CTRL);
5406 val8 |= LDOA15_ENABLE;
5407 rtl8xxxu_write8(priv, REG_LDOA15_CTRL, val8);
5408
5409 /* 0x67[0] = 0 to disable BT_GPS_SEL pins*/
5410 val8 = rtl8xxxu_read8(priv, 0x0067);
5411 val8 &= ~BIT(4);
5412 rtl8xxxu_write8(priv, 0x0067, val8);
5413
5414 mdelay(1);
5415
5416 /* 0x00[5] = 0 release analog Ips to digital, 1:isolation */
5417 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
5418 val8 &= ~SYS_ISO_ANALOG_IPS;
5419 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
5420
5421 /* disable SW LPS 0x04[10]= 0 */
5422 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
5423 val8 &= ~BIT(2);
5424 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
5425
5426 /* wait till 0x04[17] = 1 power ready*/
5427 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
5428 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
5429 if (val32 & BIT(17))
5430 break;
5431
5432 udelay(10);
5433 }
5434
5435 if (!count) {
5436 ret = -EBUSY;
5437 goto exit;
5438 }
5439
5440 /* We should be able to optimize the following three entries into one */
5441
5442 /* release WLON reset 0x04[16]= 1*/
5443 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 2);
5444 val8 |= BIT(0);
5445 rtl8xxxu_write8(priv, REG_APS_FSMCO + 2, val8);
5446
5447 /* disable HWPDN 0x04[15]= 0*/
5448 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
5449 val8 &= ~BIT(7);
5450 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
5451
5452 /* disable WL suspend*/
5453 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
5454 val8 &= ~(BIT(3) | BIT(4));
5455 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
5456
5457 /* set, then poll until 0 */
5458 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
5459 val32 |= APS_FSMCO_MAC_ENABLE;
5460 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
5461
5462 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
5463 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
5464 if ((val32 & APS_FSMCO_MAC_ENABLE) == 0) {
5465 ret = 0;
5466 break;
5467 }
5468 udelay(10);
5469 }
5470
5471 if (!count) {
5472 ret = -EBUSY;
5473 goto exit;
5474 }
5475
5476 /* 0x4C[23] = 0x4E[7] = 1, switch DPDT_SEL_P output from WL BB */
5477 /*
5478 * Note: Vendor driver actually clears this bit, despite the
5479 * documentation claims it's being set!
5480 */
5481 val8 = rtl8xxxu_read8(priv, REG_LEDCFG2);
5482 val8 |= LEDCFG2_DPDT_SELECT;
5483 val8 &= ~LEDCFG2_DPDT_SELECT;
5484 rtl8xxxu_write8(priv, REG_LEDCFG2, val8);
5485
5486exit:
5487 return ret;
5488}
5489
Jes Sorensen42836db2016-02-29 17:04:52 -05005490static int rtl8723b_emu_to_active(struct rtl8xxxu_priv *priv)
5491{
5492 u8 val8;
5493 u32 val32;
5494 int count, ret = 0;
5495
5496 /* 0x20[0] = 1 enable LDOA12 MACRO block for all interface */
5497 val8 = rtl8xxxu_read8(priv, REG_LDOA15_CTRL);
5498 val8 |= LDOA15_ENABLE;
5499 rtl8xxxu_write8(priv, REG_LDOA15_CTRL, val8);
5500
5501 /* 0x67[0] = 0 to disable BT_GPS_SEL pins*/
5502 val8 = rtl8xxxu_read8(priv, 0x0067);
5503 val8 &= ~BIT(4);
5504 rtl8xxxu_write8(priv, 0x0067, val8);
5505
5506 mdelay(1);
5507
5508 /* 0x00[5] = 0 release analog Ips to digital, 1:isolation */
5509 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
5510 val8 &= ~SYS_ISO_ANALOG_IPS;
5511 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
5512
5513 /* Disable SW LPS 0x04[10]= 0 */
5514 val32 = rtl8xxxu_read8(priv, REG_APS_FSMCO);
5515 val32 &= ~APS_FSMCO_SW_LPS;
5516 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
5517
5518 /* Wait until 0x04[17] = 1 power ready */
5519 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
5520 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
5521 if (val32 & BIT(17))
5522 break;
5523
5524 udelay(10);
5525 }
5526
5527 if (!count) {
5528 ret = -EBUSY;
5529 goto exit;
5530 }
5531
5532 /* We should be able to optimize the following three entries into one */
5533
5534 /* Release WLON reset 0x04[16]= 1*/
5535 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
5536 val32 |= APS_FSMCO_WLON_RESET;
5537 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
5538
5539 /* Disable HWPDN 0x04[15]= 0*/
5540 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
5541 val32 &= ~APS_FSMCO_HW_POWERDOWN;
5542 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
5543
5544 /* Disable WL suspend*/
5545 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
5546 val32 &= ~(APS_FSMCO_HW_SUSPEND | APS_FSMCO_PCIE);
5547 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
5548
5549 /* Set, then poll until 0 */
5550 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
5551 val32 |= APS_FSMCO_MAC_ENABLE;
5552 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
5553
5554 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
5555 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
5556 if ((val32 & APS_FSMCO_MAC_ENABLE) == 0) {
5557 ret = 0;
5558 break;
5559 }
5560 udelay(10);
5561 }
5562
5563 if (!count) {
5564 ret = -EBUSY;
5565 goto exit;
5566 }
5567
5568 /* Enable WL control XTAL setting */
5569 val8 = rtl8xxxu_read8(priv, REG_AFE_MISC);
5570 val8 |= AFE_MISC_WL_XTAL_CTRL;
5571 rtl8xxxu_write8(priv, REG_AFE_MISC, val8);
5572
5573 /* Enable falling edge triggering interrupt */
5574 val8 = rtl8xxxu_read8(priv, REG_GPIO_INTM + 1);
5575 val8 |= BIT(1);
5576 rtl8xxxu_write8(priv, REG_GPIO_INTM + 1, val8);
5577
5578 /* Enable GPIO9 interrupt mode */
5579 val8 = rtl8xxxu_read8(priv, REG_GPIO_IO_SEL_2 + 1);
5580 val8 |= BIT(1);
5581 rtl8xxxu_write8(priv, REG_GPIO_IO_SEL_2 + 1, val8);
5582
5583 /* Enable GPIO9 input mode */
5584 val8 = rtl8xxxu_read8(priv, REG_GPIO_IO_SEL_2);
5585 val8 &= ~BIT(1);
5586 rtl8xxxu_write8(priv, REG_GPIO_IO_SEL_2, val8);
5587
5588 /* Enable HSISR GPIO[C:0] interrupt */
5589 val8 = rtl8xxxu_read8(priv, REG_HSIMR);
5590 val8 |= BIT(0);
5591 rtl8xxxu_write8(priv, REG_HSIMR, val8);
5592
5593 /* Enable HSISR GPIO9 interrupt */
5594 val8 = rtl8xxxu_read8(priv, REG_HSIMR + 2);
5595 val8 |= BIT(1);
5596 rtl8xxxu_write8(priv, REG_HSIMR + 2, val8);
5597
5598 val8 = rtl8xxxu_read8(priv, REG_MULTI_FUNC_CTRL);
5599 val8 |= MULTI_WIFI_HW_ROF_EN;
5600 rtl8xxxu_write8(priv, REG_MULTI_FUNC_CTRL, val8);
5601
5602 /* For GPIO9 internal pull high setting BIT(14) */
5603 val8 = rtl8xxxu_read8(priv, REG_MULTI_FUNC_CTRL + 1);
5604 val8 |= BIT(6);
5605 rtl8xxxu_write8(priv, REG_MULTI_FUNC_CTRL + 1, val8);
5606
5607exit:
5608 return ret;
5609}
5610
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005611static int rtl8xxxu_emu_to_disabled(struct rtl8xxxu_priv *priv)
5612{
5613 u8 val8;
5614
5615 /* 0x0007[7:0] = 0x20 SOP option to disable BG/MB */
5616 rtl8xxxu_write8(priv, REG_APS_FSMCO + 3, 0x20);
5617
5618 /* 0x04[12:11] = 01 enable WL suspend */
5619 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
5620 val8 &= ~BIT(4);
5621 val8 |= BIT(3);
5622 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
5623
5624 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
5625 val8 |= BIT(7);
5626 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
5627
5628 /* 0x48[16] = 1 to enable GPIO9 as EXT wakeup */
5629 val8 = rtl8xxxu_read8(priv, REG_GPIO_INTM + 2);
5630 val8 |= BIT(0);
5631 rtl8xxxu_write8(priv, REG_GPIO_INTM + 2, val8);
5632
5633 return 0;
5634}
5635
5636static int rtl8723au_power_on(struct rtl8xxxu_priv *priv)
5637{
5638 u8 val8;
5639 u16 val16;
5640 u32 val32;
5641 int ret;
5642
5643 /*
5644 * RSV_CTRL 0x001C[7:0] = 0x00, unlock ISO/CLK/Power control register
5645 */
5646 rtl8xxxu_write8(priv, REG_RSV_CTRL, 0x0);
5647
Jes Sorensenc05a9db2016-02-29 17:04:03 -05005648 rtl8723a_disabled_to_emu(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005649
Jes Sorensenc05a9db2016-02-29 17:04:03 -05005650 ret = rtl8723a_emu_to_active(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005651 if (ret)
5652 goto exit;
5653
5654 /*
5655 * 0x0004[19] = 1, reset 8051
5656 */
5657 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 2);
5658 val8 |= BIT(3);
5659 rtl8xxxu_write8(priv, REG_APS_FSMCO + 2, val8);
5660
5661 /*
5662 * Enable MAC DMA/WMAC/SCHEDULE/SEC block
5663 * Set CR bit10 to enable 32k calibration.
5664 */
5665 val16 = rtl8xxxu_read16(priv, REG_CR);
5666 val16 |= (CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE |
5667 CR_TXDMA_ENABLE | CR_RXDMA_ENABLE |
5668 CR_PROTOCOL_ENABLE | CR_SCHEDULE_ENABLE |
5669 CR_MAC_TX_ENABLE | CR_MAC_RX_ENABLE |
5670 CR_SECURITY_ENABLE | CR_CALTIMER_ENABLE);
5671 rtl8xxxu_write16(priv, REG_CR, val16);
5672
5673 /* For EFuse PG */
5674 val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
5675 val32 &= ~(BIT(28) | BIT(29) | BIT(30));
5676 val32 |= (0x06 << 28);
5677 rtl8xxxu_write32(priv, REG_EFUSE_CTRL, val32);
5678exit:
5679 return ret;
5680}
5681
Jes Sorensen42836db2016-02-29 17:04:52 -05005682static int rtl8723bu_power_on(struct rtl8xxxu_priv *priv)
5683{
5684 u8 val8;
5685 u16 val16;
5686 u32 val32;
5687 int ret;
5688
5689 rtl8723a_disabled_to_emu(priv);
5690
5691 ret = rtl8723b_emu_to_active(priv);
5692 if (ret)
5693 goto exit;
5694
5695 /*
5696 * Enable MAC DMA/WMAC/SCHEDULE/SEC block
5697 * Set CR bit10 to enable 32k calibration.
5698 */
5699 val16 = rtl8xxxu_read16(priv, REG_CR);
5700 val16 |= (CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE |
5701 CR_TXDMA_ENABLE | CR_RXDMA_ENABLE |
5702 CR_PROTOCOL_ENABLE | CR_SCHEDULE_ENABLE |
5703 CR_MAC_TX_ENABLE | CR_MAC_RX_ENABLE |
5704 CR_SECURITY_ENABLE | CR_CALTIMER_ENABLE);
5705 rtl8xxxu_write16(priv, REG_CR, val16);
5706
5707 /*
5708 * BT coexist power on settings. This is identical for 1 and 2
5709 * antenna parts.
5710 */
5711 rtl8xxxu_write8(priv, REG_PAD_CTRL1 + 3, 0x20);
5712
5713 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
5714 val16 |= SYS_FUNC_BBRSTB | SYS_FUNC_BB_GLB_RSTN;
5715 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
5716
5717 rtl8xxxu_write8(priv, REG_BT_CONTROL_8723BU + 1, 0x18);
5718 rtl8xxxu_write8(priv, REG_WLAN_ACT_CONTROL_8723B, 0x04);
5719 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00);
5720 /* Antenna inverse */
5721 rtl8xxxu_write8(priv, 0xfe08, 0x01);
5722
5723 val16 = rtl8xxxu_read16(priv, REG_PWR_DATA);
5724 val16 |= PWR_DATA_EEPRPAD_RFE_CTRL_EN;
5725 rtl8xxxu_write16(priv, REG_PWR_DATA, val16);
5726
5727 val32 = rtl8xxxu_read32(priv, REG_LEDCFG0);
5728 val32 |= LEDCFG0_DPDT_SELECT;
5729 rtl8xxxu_write32(priv, REG_LEDCFG0, val32);
5730
5731 val8 = rtl8xxxu_read8(priv, REG_PAD_CTRL1);
5732 val8 &= ~PAD_CTRL1_SW_DPDT_SEL_DATA;
5733 rtl8xxxu_write8(priv, REG_PAD_CTRL1, val8);
5734exit:
5735 return ret;
5736}
5737
Kalle Valoc0963772015-10-25 18:24:38 +02005738#ifdef CONFIG_RTL8XXXU_UNTESTED
5739
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005740static int rtl8192cu_power_on(struct rtl8xxxu_priv *priv)
5741{
5742 u8 val8;
5743 u16 val16;
5744 u32 val32;
5745 int i;
5746
5747 for (i = 100; i; i--) {
5748 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO);
5749 if (val8 & APS_FSMCO_PFM_ALDN)
5750 break;
5751 }
5752
5753 if (!i) {
5754 pr_info("%s: Poll failed\n", __func__);
5755 return -ENODEV;
5756 }
5757
5758 /*
5759 * RSV_CTRL 0x001C[7:0] = 0x00, unlock ISO/CLK/Power control register
5760 */
5761 rtl8xxxu_write8(priv, REG_RSV_CTRL, 0x0);
5762 rtl8xxxu_write8(priv, REG_SPS0_CTRL, 0x2b);
5763 udelay(100);
5764
5765 val8 = rtl8xxxu_read8(priv, REG_LDOV12D_CTRL);
5766 if (!(val8 & LDOV12D_ENABLE)) {
5767 pr_info("%s: Enabling LDOV12D (%02x)\n", __func__, val8);
5768 val8 |= LDOV12D_ENABLE;
5769 rtl8xxxu_write8(priv, REG_LDOV12D_CTRL, val8);
5770
5771 udelay(100);
5772
5773 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
5774 val8 &= ~SYS_ISO_MD2PP;
5775 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
5776 }
5777
5778 /*
5779 * Auto enable WLAN
5780 */
5781 val16 = rtl8xxxu_read16(priv, REG_APS_FSMCO);
5782 val16 |= APS_FSMCO_MAC_ENABLE;
5783 rtl8xxxu_write16(priv, REG_APS_FSMCO, val16);
5784
5785 for (i = 1000; i; i--) {
5786 val16 = rtl8xxxu_read16(priv, REG_APS_FSMCO);
5787 if (!(val16 & APS_FSMCO_MAC_ENABLE))
5788 break;
5789 }
5790 if (!i) {
5791 pr_info("%s: FSMCO_MAC_ENABLE poll failed\n", __func__);
5792 return -EBUSY;
5793 }
5794
5795 /*
5796 * Enable radio, GPIO, LED
5797 */
5798 val16 = APS_FSMCO_HW_SUSPEND | APS_FSMCO_ENABLE_POWERDOWN |
5799 APS_FSMCO_PFM_ALDN;
5800 rtl8xxxu_write16(priv, REG_APS_FSMCO, val16);
5801
5802 /*
5803 * Release RF digital isolation
5804 */
5805 val16 = rtl8xxxu_read16(priv, REG_SYS_ISO_CTRL);
5806 val16 &= ~SYS_ISO_DIOR;
5807 rtl8xxxu_write16(priv, REG_SYS_ISO_CTRL, val16);
5808
5809 val8 = rtl8xxxu_read8(priv, REG_APSD_CTRL);
5810 val8 &= ~APSD_CTRL_OFF;
5811 rtl8xxxu_write8(priv, REG_APSD_CTRL, val8);
5812 for (i = 200; i; i--) {
5813 val8 = rtl8xxxu_read8(priv, REG_APSD_CTRL);
5814 if (!(val8 & APSD_CTRL_OFF_STATUS))
5815 break;
5816 }
5817
5818 if (!i) {
5819 pr_info("%s: APSD_CTRL poll failed\n", __func__);
5820 return -EBUSY;
5821 }
5822
5823 /*
5824 * Enable MAC DMA/WMAC/SCHEDULE/SEC block
5825 */
5826 val16 = rtl8xxxu_read16(priv, REG_CR);
5827 val16 |= CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE |
5828 CR_TXDMA_ENABLE | CR_RXDMA_ENABLE | CR_PROTOCOL_ENABLE |
5829 CR_SCHEDULE_ENABLE | CR_MAC_TX_ENABLE | CR_MAC_RX_ENABLE;
5830 rtl8xxxu_write16(priv, REG_CR, val16);
5831
5832 /*
5833 * Workaround for 8188RU LNA power leakage problem.
5834 */
5835 if (priv->rtlchip == 0x8188c && priv->hi_pa) {
5836 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XCD_RF_PARM);
5837 val32 &= ~BIT(1);
5838 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_PARM, val32);
5839 }
5840 return 0;
5841}
5842
Kalle Valoc0963772015-10-25 18:24:38 +02005843#endif
5844
Jes Sorensenc05a9db2016-02-29 17:04:03 -05005845static int rtl8192eu_power_on(struct rtl8xxxu_priv *priv)
5846{
5847 u16 val16;
5848 u32 val32;
5849 int ret;
5850
5851 ret = 0;
5852
5853 val32 = rtl8xxxu_read32(priv, REG_SYS_CFG);
5854 if (val32 & SYS_CFG_SPS_LDO_SEL) {
5855 rtl8xxxu_write8(priv, REG_LDO_SW_CTRL, 0xc3);
5856 } else {
5857 /*
5858 * Raise 1.2V voltage
5859 */
5860 val32 = rtl8xxxu_read32(priv, REG_8192E_LDOV12_CTRL);
5861 val32 &= 0xff0fffff;
5862 val32 |= 0x00500000;
5863 rtl8xxxu_write32(priv, REG_8192E_LDOV12_CTRL, val32);
5864 rtl8xxxu_write8(priv, REG_LDO_SW_CTRL, 0x83);
5865 }
5866
5867 rtl8192e_disabled_to_emu(priv);
5868
5869 ret = rtl8192e_emu_to_active(priv);
5870 if (ret)
5871 goto exit;
5872
5873 rtl8xxxu_write16(priv, REG_CR, 0x0000);
5874
5875 /*
5876 * Enable MAC DMA/WMAC/SCHEDULE/SEC block
5877 * Set CR bit10 to enable 32k calibration.
5878 */
5879 val16 = rtl8xxxu_read16(priv, REG_CR);
5880 val16 |= (CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE |
5881 CR_TXDMA_ENABLE | CR_RXDMA_ENABLE |
5882 CR_PROTOCOL_ENABLE | CR_SCHEDULE_ENABLE |
5883 CR_MAC_TX_ENABLE | CR_MAC_RX_ENABLE |
5884 CR_SECURITY_ENABLE | CR_CALTIMER_ENABLE);
5885 rtl8xxxu_write16(priv, REG_CR, val16);
5886
5887exit:
5888 return ret;
5889}
5890
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005891static void rtl8xxxu_power_off(struct rtl8xxxu_priv *priv)
5892{
5893 u8 val8;
5894 u16 val16;
5895 u32 val32;
5896
5897 /*
5898 * Workaround for 8188RU LNA power leakage problem.
5899 */
5900 if (priv->rtlchip == 0x8188c && priv->hi_pa) {
5901 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XCD_RF_PARM);
5902 val32 |= BIT(1);
5903 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_PARM, val32);
5904 }
5905
5906 rtl8xxxu_active_to_lps(priv);
5907
5908 /* Turn off RF */
5909 rtl8xxxu_write8(priv, REG_RF_CTRL, 0x00);
5910
5911 /* Reset Firmware if running in RAM */
5912 if (rtl8xxxu_read8(priv, REG_MCU_FW_DL) & MCU_FW_RAM_SEL)
5913 rtl8xxxu_firmware_self_reset(priv);
5914
5915 /* Reset MCU */
5916 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
5917 val16 &= ~SYS_FUNC_CPU_ENABLE;
5918 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
5919
5920 /* Reset MCU ready status */
5921 rtl8xxxu_write8(priv, REG_MCU_FW_DL, 0x00);
5922
5923 rtl8xxxu_active_to_emu(priv);
5924 rtl8xxxu_emu_to_disabled(priv);
5925
5926 /* Reset MCU IO Wrapper */
5927 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
5928 val8 &= ~BIT(0);
5929 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
5930
5931 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
5932 val8 |= BIT(0);
5933 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
5934
5935 /* RSV_CTRL 0x1C[7:0] = 0x0e lock ISO/CLK/Power control register */
5936 rtl8xxxu_write8(priv, REG_RSV_CTRL, 0x0e);
5937}
5938
Jes Sorensena3a5dac2016-02-29 17:05:16 -05005939#ifdef NEED_PS_TDMA
Jes Sorensen3ca7b322016-02-29 17:04:43 -05005940static void rtl8723bu_set_ps_tdma(struct rtl8xxxu_priv *priv,
5941 u8 arg1, u8 arg2, u8 arg3, u8 arg4, u8 arg5)
5942{
5943 struct h2c_cmd h2c;
5944
5945 memset(&h2c, 0, sizeof(struct h2c_cmd));
5946 h2c.b_type_dma.cmd = H2C_8723B_B_TYPE_TDMA;
5947 h2c.b_type_dma.data1 = arg1;
5948 h2c.b_type_dma.data2 = arg2;
5949 h2c.b_type_dma.data3 = arg3;
5950 h2c.b_type_dma.data4 = arg4;
5951 h2c.b_type_dma.data5 = arg5;
5952 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.b_type_dma));
5953}
Jes Sorensena3a5dac2016-02-29 17:05:16 -05005954#endif
Jes Sorensen3ca7b322016-02-29 17:04:43 -05005955
Jes Sorensenf37e9222016-02-29 17:04:41 -05005956static void rtl8723bu_init_bt(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005957{
Jes Sorensenf37e9222016-02-29 17:04:41 -05005958 struct h2c_cmd h2c;
5959 u32 val32;
5960 u8 val8;
5961
5962 /*
5963 * No indication anywhere as to what 0x0790 does. The 2 antenna
5964 * vendor code preserves bits 6-7 here.
5965 */
5966 rtl8xxxu_write8(priv, 0x0790, 0x05);
5967 /*
5968 * 0x0778 seems to be related to enabling the number of antennas
5969 * In the vendor driver halbtc8723b2ant_InitHwConfig() sets it
5970 * to 0x03, while halbtc8723b1ant_InitHwConfig() sets it to 0x01
5971 */
5972 rtl8xxxu_write8(priv, 0x0778, 0x01);
5973
5974 val8 = rtl8xxxu_read8(priv, REG_GPIO_MUXCFG);
5975 val8 |= BIT(5);
5976 rtl8xxxu_write8(priv, REG_GPIO_MUXCFG, val8);
5977
5978 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_IQADJ_G1, 0x780);
5979
Jes Sorensen394f1bd2016-02-29 17:04:49 -05005980 rtl8723bu_write_btreg(priv, 0x3c, 0x15); /* BT TRx Mask on */
5981
Jes Sorensenf37e9222016-02-29 17:04:41 -05005982 /*
5983 * Set BT grant to low
5984 */
5985 memset(&h2c, 0, sizeof(struct h2c_cmd));
5986 h2c.bt_grant.cmd = H2C_8723B_BT_GRANT;
5987 h2c.bt_grant.data = 0;
5988 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.bt_grant));
5989
5990 /*
5991 * WLAN action by PTA
5992 */
Jes Sorensenfc1c89b2016-02-29 17:05:12 -05005993 rtl8xxxu_write8(priv, REG_WLAN_ACT_CONTROL_8723B, 0x04);
Jes Sorensenf37e9222016-02-29 17:04:41 -05005994
5995 /*
5996 * BT select S0/S1 controlled by WiFi
5997 */
5998 val8 = rtl8xxxu_read8(priv, 0x0067);
5999 val8 |= BIT(5);
6000 rtl8xxxu_write8(priv, 0x0067, val8);
6001
6002 val32 = rtl8xxxu_read32(priv, REG_PWR_DATA);
6003 val32 |= BIT(11);
6004 rtl8xxxu_write32(priv, REG_PWR_DATA, val32);
6005
6006 /*
6007 * Bits 6/7 are marked in/out ... but for what?
6008 */
6009 rtl8xxxu_write8(priv, 0x0974, 0xff);
6010
Jes Sorensen120e6272016-02-29 17:05:14 -05006011 val32 = rtl8xxxu_read32(priv, REG_RFE_BUFFER);
Jes Sorensenf37e9222016-02-29 17:04:41 -05006012 val32 |= (BIT(0) | BIT(1));
Jes Sorensen120e6272016-02-29 17:05:14 -05006013 rtl8xxxu_write32(priv, REG_RFE_BUFFER, val32);
Jes Sorensenf37e9222016-02-29 17:04:41 -05006014
6015 rtl8xxxu_write8(priv, REG_RFE_CTRL_ANTA_SRC, 0x77);
6016
6017 val32 = rtl8xxxu_read32(priv, REG_LEDCFG0);
6018 val32 &= ~BIT(24);
6019 val32 |= BIT(23);
6020 rtl8xxxu_write32(priv, REG_LEDCFG0, val32);
6021
6022 /*
6023 * Fix external switch Main->S1, Aux->S0
6024 */
6025 val8 = rtl8xxxu_read8(priv, REG_PAD_CTRL1);
6026 val8 &= ~BIT(0);
6027 rtl8xxxu_write8(priv, REG_PAD_CTRL1, val8);
6028
6029 memset(&h2c, 0, sizeof(struct h2c_cmd));
6030 h2c.ant_sel_rsv.cmd = H2C_8723B_ANT_SEL_RSV;
6031 h2c.ant_sel_rsv.ant_inverse = 1;
6032 h2c.ant_sel_rsv.int_switch_type = 0;
6033 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.ant_sel_rsv));
6034
6035 /*
6036 * 0x280, 0x00, 0x200, 0x80 - not clear
6037 */
Jes Sorensen3ca7b322016-02-29 17:04:43 -05006038 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00);
6039
6040 /*
6041 * Software control, antenna at WiFi side
6042 */
Jes Sorensena3a5dac2016-02-29 17:05:16 -05006043#ifdef NEED_PS_TDMA
Jes Sorensena228a5d2016-02-29 17:04:45 -05006044 rtl8723bu_set_ps_tdma(priv, 0x08, 0x00, 0x00, 0x00, 0x00);
Jes Sorensena3a5dac2016-02-29 17:05:16 -05006045#endif
6046
6047 rtl8xxxu_write32(priv, REG_BT_COEX_TABLE1, 0x55555555);
6048 rtl8xxxu_write32(priv, REG_BT_COEX_TABLE2, 0x55555555);
6049 rtl8xxxu_write32(priv, REG_BT_COEX_TABLE3, 0x00ffffff);
6050 rtl8xxxu_write8(priv, REG_BT_COEX_TABLE4, 0x03);
Jes Sorensen3ca7b322016-02-29 17:04:43 -05006051
Jes Sorensen6b9eae02016-02-29 17:04:50 -05006052 memset(&h2c, 0, sizeof(struct h2c_cmd));
6053 h2c.bt_info.cmd = H2C_8723B_BT_INFO;
6054 h2c.bt_info.data = BIT(0);
6055 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.bt_info));
6056
Jes Sorensen6b9eae02016-02-29 17:04:50 -05006057 memset(&h2c, 0, sizeof(struct h2c_cmd));
6058 h2c.ignore_wlan.cmd = H2C_8723B_BT_IGNORE_WLANACT;
6059 h2c.ignore_wlan.data = 0;
6060 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.ignore_wlan));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006061}
6062
Jes Sorensen3e88ca42016-02-29 17:05:08 -05006063static void rtl8723bu_init_aggregation(struct rtl8xxxu_priv *priv)
6064{
6065 u32 agg_rx;
6066 u8 agg_ctrl;
6067
6068 /*
6069 * For now simply disable RX aggregation
6070 */
6071 agg_ctrl = rtl8xxxu_read8(priv, REG_TRXDMA_CTRL);
6072 agg_ctrl &= ~TRXDMA_CTRL_RXDMA_AGG_EN;
6073
6074 agg_rx = rtl8xxxu_read32(priv, REG_RXDMA_AGG_PG_TH);
6075 agg_rx &= ~RXDMA_USB_AGG_ENABLE;
6076 agg_rx &= ~0xff0f;
6077
6078 rtl8xxxu_write8(priv, REG_TRXDMA_CTRL, agg_ctrl);
6079 rtl8xxxu_write32(priv, REG_RXDMA_AGG_PG_TH, agg_rx);
6080}
6081
Jes Sorensen9c79bf92016-02-29 17:05:10 -05006082static void rtl8723bu_init_statistics(struct rtl8xxxu_priv *priv)
6083{
6084 u32 val32;
6085
6086 /* Time duration for NHM unit: 4us, 0x2710=40ms */
6087 rtl8xxxu_write16(priv, REG_NHM_TIMER_8723B + 2, 0x2710);
6088 rtl8xxxu_write16(priv, REG_NHM_TH9_TH10_8723B + 2, 0xffff);
6089 rtl8xxxu_write32(priv, REG_NHM_TH3_TO_TH0_8723B, 0xffffff52);
6090 rtl8xxxu_write32(priv, REG_NHM_TH7_TO_TH4_8723B, 0xffffffff);
6091 /* TH8 */
6092 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
6093 val32 |= 0xff;
6094 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
6095 /* Enable CCK */
6096 val32 = rtl8xxxu_read32(priv, REG_NHM_TH9_TH10_8723B);
6097 val32 |= BIT(8) | BIT(9) | BIT(10);
6098 rtl8xxxu_write32(priv, REG_NHM_TH9_TH10_8723B, val32);
6099 /* Max power amongst all RX antennas */
6100 val32 = rtl8xxxu_read32(priv, REG_OFDM0_FA_RSTC);
6101 val32 |= BIT(7);
6102 rtl8xxxu_write32(priv, REG_OFDM0_FA_RSTC, val32);
6103}
6104
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006105static int rtl8xxxu_init_device(struct ieee80211_hw *hw)
6106{
6107 struct rtl8xxxu_priv *priv = hw->priv;
6108 struct device *dev = &priv->udev->dev;
6109 struct rtl8xxxu_rfregval *rftable;
6110 bool macpower;
6111 int ret;
6112 u8 val8;
6113 u16 val16;
6114 u32 val32;
6115
6116 /* Check if MAC is already powered on */
6117 val8 = rtl8xxxu_read8(priv, REG_CR);
6118
6119 /*
6120 * Fix 92DU-VC S3 hang with the reason is that secondary mac is not
6121 * initialized. First MAC returns 0xea, second MAC returns 0x00
6122 */
6123 if (val8 == 0xea)
6124 macpower = false;
6125 else
6126 macpower = true;
6127
6128 ret = priv->fops->power_on(priv);
6129 if (ret < 0) {
6130 dev_warn(dev, "%s: Failed power on\n", __func__);
6131 goto exit;
6132 }
6133
6134 dev_dbg(dev, "%s: macpower %i\n", __func__, macpower);
6135 if (!macpower) {
Jes Sorensen79fb5fe2016-02-29 17:04:53 -05006136 ret = priv->fops->llt_init(priv, TX_TOTAL_PAGE_NUM);
6137 if (ret) {
6138 dev_warn(dev, "%s: LLT table init failed\n", __func__);
6139 goto exit;
6140 }
6141
6142 /*
6143 * Presumably this is for 8188EU as well
6144 * Enable TX report and TX report timer
6145 */
6146 if (priv->rtlchip == 0x8723bu) {
6147 val8 = rtl8xxxu_read8(priv, REG_TX_REPORT_CTRL);
6148 val8 |= BIT(1);
6149 rtl8xxxu_write8(priv, REG_TX_REPORT_CTRL, val8);
6150 /* Set MAX RPT MACID */
6151 rtl8xxxu_write8(priv, REG_TX_REPORT_CTRL + 1, 0x02);
6152 /* TX report Timer. Unit: 32us */
6153 rtl8xxxu_write16(priv, REG_TX_REPORT_TIME, 0xcdf0);
Jes Sorensen360157e2016-02-29 17:04:57 -05006154
6155 /* tmp ps ? */
6156 val8 = rtl8xxxu_read8(priv, 0xa3);
6157 val8 &= 0xf8;
6158 rtl8xxxu_write8(priv, 0xa3, val8);
Jes Sorensen79fb5fe2016-02-29 17:04:53 -05006159 }
Jes Sorensen07bb46b2016-02-29 17:04:05 -05006160 }
6161
Jes Sorensena47b9d42016-02-29 17:04:06 -05006162 ret = rtl8xxxu_download_firmware(priv);
6163 dev_dbg(dev, "%s: download_fiwmare %i\n", __func__, ret);
6164 if (ret)
6165 goto exit;
6166 ret = rtl8xxxu_start_firmware(priv);
6167 dev_dbg(dev, "%s: start_fiwmare %i\n", __func__, ret);
6168 if (ret)
6169 goto exit;
6170
Jes Sorensen6431ea02016-02-29 17:04:21 -05006171 /* Solve too many protocol error on USB bus */
6172 /* Can't do this for 8188/8192 UMC A cut parts */
6173 if (priv->rtlchip == 0x8723a ||
6174 ((priv->rtlchip == 0x8192c || priv->rtlchip == 0x8191c ||
6175 priv->rtlchip == 0x8188c) &&
6176 (priv->chip_cut || !priv->vendor_umc))) {
6177 rtl8xxxu_write8(priv, 0xfe40, 0xe6);
6178 rtl8xxxu_write8(priv, 0xfe41, 0x94);
6179 rtl8xxxu_write8(priv, 0xfe42, 0x80);
6180
6181 rtl8xxxu_write8(priv, 0xfe40, 0xe0);
6182 rtl8xxxu_write8(priv, 0xfe41, 0x19);
6183 rtl8xxxu_write8(priv, 0xfe42, 0x80);
6184
6185 rtl8xxxu_write8(priv, 0xfe40, 0xe5);
6186 rtl8xxxu_write8(priv, 0xfe41, 0x91);
6187 rtl8xxxu_write8(priv, 0xfe42, 0x80);
6188
6189 rtl8xxxu_write8(priv, 0xfe40, 0xe2);
6190 rtl8xxxu_write8(priv, 0xfe41, 0x81);
6191 rtl8xxxu_write8(priv, 0xfe42, 0x80);
6192 }
6193
Jes Sorensen3a4be6a2016-02-29 17:04:58 -05006194 if (priv->rtlchip == 0x8192e) {
Jes Sorensen99ad16c2016-02-29 17:04:09 -05006195 rtl8xxxu_write32(priv, REG_HIMR0, 0x00);
6196 rtl8xxxu_write32(priv, REG_HIMR1, 0x00);
Jes Sorensenb63d0aa2016-02-29 17:04:08 -05006197 }
6198
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05006199 if (priv->fops->phy_init_antenna_selection)
6200 priv->fops->phy_init_antenna_selection(priv);
6201
Jes Sorensenb7dd8ff2016-02-29 17:04:17 -05006202 if (priv->rtlchip == 0x8723b)
6203 ret = rtl8xxxu_init_mac(priv, rtl8723b_mac_init_table);
6204 else
6205 ret = rtl8xxxu_init_mac(priv, rtl8723a_mac_init_table);
6206
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006207 dev_dbg(dev, "%s: init_mac %i\n", __func__, ret);
6208 if (ret)
6209 goto exit;
6210
6211 ret = rtl8xxxu_init_phy_bb(priv);
6212 dev_dbg(dev, "%s: init_phy_bb %i\n", __func__, ret);
6213 if (ret)
6214 goto exit;
6215
6216 switch(priv->rtlchip) {
6217 case 0x8723a:
6218 rftable = rtl8723au_radioa_1t_init_table;
6219 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
6220 break;
Jes Sorensen22a31d42016-02-29 17:04:15 -05006221 case 0x8723b:
6222 rftable = rtl8723bu_radioa_1t_init_table;
6223 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
Jes Sorensen5ac61782016-02-29 17:05:05 -05006224 /*
6225 * PHY LCK
6226 */
6227 rtl8xxxu_write_rfreg(priv, RF_A, 0xb0, 0xdfbe0);
6228 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_MODE_AG, 0x8c01);
6229 msleep(200);
6230 rtl8xxxu_write_rfreg(priv, RF_A, 0xb0, 0xdffe0);
Jes Sorensen22a31d42016-02-29 17:04:15 -05006231 break;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006232 case 0x8188c:
6233 if (priv->hi_pa)
6234 rftable = rtl8188ru_radioa_1t_highpa_table;
6235 else
6236 rftable = rtl8192cu_radioa_1t_init_table;
6237 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
6238 break;
6239 case 0x8191c:
6240 rftable = rtl8192cu_radioa_1t_init_table;
6241 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
6242 break;
6243 case 0x8192c:
6244 rftable = rtl8192cu_radioa_2t_init_table;
6245 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
6246 if (ret)
6247 break;
6248 rftable = rtl8192cu_radiob_2t_init_table;
6249 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_B);
6250 break;
6251 default:
6252 ret = -EINVAL;
6253 }
6254
6255 if (ret)
6256 goto exit;
6257
Jes Sorensen2f109c82016-02-29 17:05:07 -05006258 /*
6259 * Chip specific quirks
6260 */
6261 if (priv->rtlchip == 0x8723a) {
6262 /* Fix USB interface interference issue */
6263 rtl8xxxu_write8(priv, 0xfe40, 0xe0);
6264 rtl8xxxu_write8(priv, 0xfe41, 0x8d);
6265 rtl8xxxu_write8(priv, 0xfe42, 0x80);
6266 rtl8xxxu_write32(priv, REG_TXDMA_OFFSET_CHK, 0xfd0320);
6267
6268 /* Reduce 80M spur */
Jes Sorensenf30ed672016-02-29 17:04:59 -05006269 rtl8xxxu_write32(priv, REG_AFE_XTAL_CTRL, 0x0381808d);
6270 rtl8xxxu_write32(priv, REG_AFE_PLL_CTRL, 0xf0ffff83);
6271 rtl8xxxu_write32(priv, REG_AFE_PLL_CTRL, 0xf0ffff82);
6272 rtl8xxxu_write32(priv, REG_AFE_PLL_CTRL, 0xf0ffff83);
Jes Sorensen2f109c82016-02-29 17:05:07 -05006273 } else {
6274 val32 = rtl8xxxu_read32(priv, REG_TXDMA_OFFSET_CHK);
6275 val32 |= TXDMA_OFFSET_DROP_DATA_EN;
6276 rtl8xxxu_write32(priv, REG_TXDMA_OFFSET_CHK, val32);
Jes Sorensenf30ed672016-02-29 17:04:59 -05006277 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006278
Jes Sorensenf2a41632016-02-29 17:05:09 -05006279 if (!macpower) {
Jes Sorensen1f1b20f2016-02-29 17:05:00 -05006280 if (priv->ep_tx_normal_queue)
6281 val8 = TX_PAGE_NUM_NORM_PQ;
6282 else
6283 val8 = 0;
6284
6285 rtl8xxxu_write8(priv, REG_RQPN_NPQ, val8);
6286
6287 val32 = (TX_PAGE_NUM_PUBQ << RQPN_NORM_PQ_SHIFT) | RQPN_LOAD;
6288
6289 if (priv->ep_tx_high_queue)
6290 val32 |= (TX_PAGE_NUM_HI_PQ << RQPN_HI_PQ_SHIFT);
6291 if (priv->ep_tx_low_queue)
6292 val32 |= (TX_PAGE_NUM_LO_PQ << RQPN_LO_PQ_SHIFT);
6293
6294 rtl8xxxu_write32(priv, REG_RQPN, val32);
6295
6296 /*
6297 * Set TX buffer boundary
6298 */
6299 val8 = TX_TOTAL_PAGE_NUM + 1;
6300
6301 if (priv->rtlchip == 0x8723b)
6302 val8 -= 1;
6303
6304 rtl8xxxu_write8(priv, REG_TXPKTBUF_BCNQ_BDNY, val8);
6305 rtl8xxxu_write8(priv, REG_TXPKTBUF_MGQ_BDNY, val8);
6306 rtl8xxxu_write8(priv, REG_TXPKTBUF_WMAC_LBK_BF_HD, val8);
6307 rtl8xxxu_write8(priv, REG_TRXFF_BNDY, val8);
6308 rtl8xxxu_write8(priv, REG_TDECTRL + 1, val8);
6309 }
6310
6311 ret = rtl8xxxu_init_queue_priority(priv);
6312 dev_dbg(dev, "%s: init_queue_priority %i\n", __func__, ret);
6313 if (ret)
6314 goto exit;
6315
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006316 /* RFSW Control - clear bit 14 ?? */
Jes Sorensenb87212c2016-02-29 17:05:01 -05006317 if (priv->rtlchip != 0x8723b)
6318 rtl8xxxu_write32(priv, REG_FPGA0_TX_INFO, 0x00000003);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006319 /* 0x07000760 */
6320 val32 = FPGA0_RF_TRSW | FPGA0_RF_TRSWB | FPGA0_RF_ANTSW |
6321 FPGA0_RF_ANTSWB | FPGA0_RF_PAPE |
6322 ((FPGA0_RF_ANTSW | FPGA0_RF_ANTSWB | FPGA0_RF_PAPE) <<
6323 FPGA0_RF_BD_CTRL_SHIFT);
6324 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_SW_CTRL, val32);
6325 /* 0x860[6:5]= 00 - why? - this sets antenna B */
6326 rtl8xxxu_write32(priv, REG_FPGA0_XA_RF_INT_OE, 0x66F60210);
6327
6328 priv->rf_mode_ag[0] = rtl8xxxu_read_rfreg(priv, RF_A,
6329 RF6052_REG_MODE_AG);
6330
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006331 /*
6332 * Set RX page boundary
6333 */
Jes Sorensenfadfa042016-02-29 17:05:02 -05006334 if (priv->rtlchip == 0x8723b)
6335 rtl8xxxu_write16(priv, REG_TRXFF_BNDY + 2, 0x3f7f);
6336 else
6337 rtl8xxxu_write16(priv, REG_TRXFF_BNDY + 2, 0x27ff);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006338 /*
6339 * Transfer page size is always 128
6340 */
Jes Sorensenb87212c2016-02-29 17:05:01 -05006341 if (priv->rtlchip == 0x8723b)
6342 val8 = (PBP_PAGE_SIZE_256 << PBP_PAGE_SIZE_RX_SHIFT) |
6343 (PBP_PAGE_SIZE_256 << PBP_PAGE_SIZE_TX_SHIFT);
6344 else
6345 val8 = (PBP_PAGE_SIZE_128 << PBP_PAGE_SIZE_RX_SHIFT) |
6346 (PBP_PAGE_SIZE_128 << PBP_PAGE_SIZE_TX_SHIFT);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006347 rtl8xxxu_write8(priv, REG_PBP, val8);
6348
6349 /*
6350 * Unit in 8 bytes, not obvious what it is used for
6351 */
6352 rtl8xxxu_write8(priv, REG_RX_DRVINFO_SZ, 4);
6353
6354 /*
6355 * Enable all interrupts - not obvious USB needs to do this
6356 */
6357 rtl8xxxu_write32(priv, REG_HISR, 0xffffffff);
6358 rtl8xxxu_write32(priv, REG_HIMR, 0xffffffff);
6359
6360 rtl8xxxu_set_mac(priv);
6361 rtl8xxxu_set_linktype(priv, NL80211_IFTYPE_STATION);
6362
6363 /*
6364 * Configure initial WMAC settings
6365 */
6366 val32 = RCR_ACCEPT_PHYS_MATCH | RCR_ACCEPT_MCAST | RCR_ACCEPT_BCAST |
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006367 RCR_ACCEPT_MGMT_FRAME | RCR_HTC_LOC_CTRL |
6368 RCR_APPEND_PHYSTAT | RCR_APPEND_ICV | RCR_APPEND_MIC;
6369 rtl8xxxu_write32(priv, REG_RCR, val32);
6370
6371 /*
6372 * Accept all multicast
6373 */
6374 rtl8xxxu_write32(priv, REG_MAR, 0xffffffff);
6375 rtl8xxxu_write32(priv, REG_MAR + 4, 0xffffffff);
6376
6377 /*
6378 * Init adaptive controls
6379 */
6380 val32 = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
6381 val32 &= ~RESPONSE_RATE_BITMAP_ALL;
6382 val32 |= RESPONSE_RATE_RRSR_CCK_ONLY_1M;
6383 rtl8xxxu_write32(priv, REG_RESPONSE_RATE_SET, val32);
6384
6385 /* CCK = 0x0a, OFDM = 0x10 */
6386 rtl8xxxu_set_spec_sifs(priv, 0x10, 0x10);
6387 rtl8xxxu_set_retry(priv, 0x30, 0x30);
6388 rtl8xxxu_set_spec_sifs(priv, 0x0a, 0x10);
6389
6390 /*
6391 * Init EDCA
6392 */
6393 rtl8xxxu_write16(priv, REG_MAC_SPEC_SIFS, 0x100a);
6394
6395 /* Set CCK SIFS */
6396 rtl8xxxu_write16(priv, REG_SIFS_CCK, 0x100a);
6397
6398 /* Set OFDM SIFS */
6399 rtl8xxxu_write16(priv, REG_SIFS_OFDM, 0x100a);
6400
6401 /* TXOP */
6402 rtl8xxxu_write32(priv, REG_EDCA_BE_PARAM, 0x005ea42b);
6403 rtl8xxxu_write32(priv, REG_EDCA_BK_PARAM, 0x0000a44f);
6404 rtl8xxxu_write32(priv, REG_EDCA_VI_PARAM, 0x005ea324);
6405 rtl8xxxu_write32(priv, REG_EDCA_VO_PARAM, 0x002fa226);
6406
6407 /* Set data auto rate fallback retry count */
6408 rtl8xxxu_write32(priv, REG_DARFRC, 0x00000000);
6409 rtl8xxxu_write32(priv, REG_DARFRC + 4, 0x10080404);
6410 rtl8xxxu_write32(priv, REG_RARFRC, 0x04030201);
6411 rtl8xxxu_write32(priv, REG_RARFRC + 4, 0x08070605);
6412
6413 val8 = rtl8xxxu_read8(priv, REG_FWHW_TXQ_CTRL);
6414 val8 |= FWHW_TXQ_CTRL_AMPDU_RETRY;
6415 rtl8xxxu_write8(priv, REG_FWHW_TXQ_CTRL, val8);
6416
6417 /* Set ACK timeout */
6418 rtl8xxxu_write8(priv, REG_ACKTO, 0x40);
6419
6420 /*
6421 * Initialize beacon parameters
6422 */
6423 val16 = BEACON_DISABLE_TSF_UPDATE | (BEACON_DISABLE_TSF_UPDATE << 8);
6424 rtl8xxxu_write16(priv, REG_BEACON_CTRL, val16);
6425 rtl8xxxu_write16(priv, REG_TBTT_PROHIBIT, 0x6404);
6426 rtl8xxxu_write8(priv, REG_DRIVER_EARLY_INT, DRIVER_EARLY_INT_TIME);
6427 rtl8xxxu_write8(priv, REG_BEACON_DMA_TIME, BEACON_DMA_ATIME_INT_TIME);
6428 rtl8xxxu_write16(priv, REG_BEACON_TCFG, 0x660F);
6429
6430 /*
Jes Sorensenc3690602016-02-29 17:05:03 -05006431 * Initialize burst parameters
6432 */
6433 if (priv->rtlchip == 0x8723b) {
6434 /*
6435 * For USB high speed set 512B packets
6436 */
6437 val8 = rtl8xxxu_read8(priv, REG_RXDMA_PRO_8723B);
6438 val8 &= ~(BIT(4) | BIT(5));
6439 val8 |= BIT(4);
6440 val8 |= BIT(1) | BIT(2) | BIT(3);
6441 rtl8xxxu_write8(priv, REG_RXDMA_PRO_8723B, val8);
6442
6443 /*
6444 * For USB high speed set 512B packets
6445 */
6446 val8 = rtl8xxxu_read8(priv, REG_HT_SINGLE_AMPDU_8723B);
6447 val8 |= BIT(7);
6448 rtl8xxxu_write8(priv, REG_HT_SINGLE_AMPDU_8723B, val8);
6449
6450 rtl8xxxu_write16(priv, REG_MAX_AGGR_NUM, 0x0c14);
6451 rtl8xxxu_write8(priv, REG_AMPDU_MAX_TIME_8723B, 0x5e);
6452 rtl8xxxu_write32(priv, REG_AGGLEN_LMT, 0xffffffff);
6453 rtl8xxxu_write8(priv, REG_RX_PKT_LIMIT, 0x18);
6454 rtl8xxxu_write8(priv, REG_PIFS, 0x00);
6455 rtl8xxxu_write8(priv, REG_USTIME_TSF_8723B, 0x50);
6456 rtl8xxxu_write8(priv, REG_USTIME_EDCA, 0x50);
6457
6458 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL);
6459 val8 |= BIT(5) | BIT(6);
6460 rtl8xxxu_write8(priv, REG_RSV_CTRL, val8);
6461 }
6462
Jes Sorensen3e88ca42016-02-29 17:05:08 -05006463 if (priv->fops->init_aggregation)
6464 priv->fops->init_aggregation(priv);
6465
Jes Sorensenc3690602016-02-29 17:05:03 -05006466 /*
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006467 * Enable CCK and OFDM block
6468 */
6469 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
6470 val32 |= (FPGA_RF_MODE_CCK | FPGA_RF_MODE_OFDM);
6471 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
6472
6473 /*
6474 * Invalidate all CAM entries - bit 30 is undocumented
6475 */
6476 rtl8xxxu_write32(priv, REG_CAM_CMD, CAM_CMD_POLLING | BIT(30));
6477
6478 /*
6479 * Start out with default power levels for channel 6, 20MHz
6480 */
Jes Sorensene796dab2016-02-29 17:05:19 -05006481 priv->fops->set_tx_power(priv, 1, false);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006482
6483 /* Let the 8051 take control of antenna setting */
6484 val8 = rtl8xxxu_read8(priv, REG_LEDCFG2);
6485 val8 |= LEDCFG2_DPDT_SELECT;
6486 rtl8xxxu_write8(priv, REG_LEDCFG2, val8);
6487
6488 rtl8xxxu_write8(priv, REG_HWSEQ_CTRL, 0xff);
6489
6490 /* Disable BAR - not sure if this has any effect on USB */
6491 rtl8xxxu_write32(priv, REG_BAR_MODE_CTRL, 0x0201ffff);
6492
6493 rtl8xxxu_write16(priv, REG_FAST_EDCA_CTRL, 0);
6494
Jes Sorensen9c79bf92016-02-29 17:05:10 -05006495 if (priv->fops->init_statistics)
6496 priv->fops->init_statistics(priv);
6497
Jes Sorensenfa0f2d42016-02-29 17:04:37 -05006498 rtl8723a_phy_lc_calibrate(priv);
6499
Jes Sorensene1547c52016-02-29 17:04:35 -05006500 priv->fops->phy_iq_calibrate(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006501
6502 /*
6503 * This should enable thermal meter
6504 */
Jes Sorensen72143b92016-02-29 17:05:25 -05006505 if (priv->fops->has_s0s1)
6506 rtl8xxxu_write_rfreg(priv,
6507 RF_A, RF6052_REG_T_METER_8723B, 0x37cf8);
6508 else
6509 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_T_METER, 0x60);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006510
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006511 /* Init BT hw config. */
Jes Sorensenf37e9222016-02-29 17:04:41 -05006512 if (priv->fops->init_bt)
6513 priv->fops->init_bt(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006514
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006515 /* Set NAV_UPPER to 30000us */
6516 val8 = ((30000 + NAV_UPPER_UNIT - 1) / NAV_UPPER_UNIT);
6517 rtl8xxxu_write8(priv, REG_NAV_UPPER, val8);
6518
Jes Sorensen4042e612016-02-03 13:40:01 -05006519 if (priv->rtlchip == 0x8723a) {
6520 /*
6521 * 2011/03/09 MH debug only, UMC-B cut pass 2500 S5 test,
6522 * but we need to find root cause.
6523 * This is 8723au only.
6524 */
6525 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
6526 if ((val32 & 0xff000000) != 0x83000000) {
6527 val32 |= FPGA_RF_MODE_CCK;
6528 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
6529 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006530 }
6531
6532 val32 = rtl8xxxu_read32(priv, REG_FWHW_TXQ_CTRL);
6533 val32 |= FWHW_TXQ_CTRL_XMIT_MGMT_ACK;
6534 /* ack for xmit mgmt frames. */
6535 rtl8xxxu_write32(priv, REG_FWHW_TXQ_CTRL, val32);
6536
6537exit:
6538 return ret;
6539}
6540
6541static void rtl8xxxu_disable_device(struct ieee80211_hw *hw)
6542{
6543 struct rtl8xxxu_priv *priv = hw->priv;
6544
6545 rtl8xxxu_power_off(priv);
6546}
6547
6548static void rtl8xxxu_cam_write(struct rtl8xxxu_priv *priv,
6549 struct ieee80211_key_conf *key, const u8 *mac)
6550{
6551 u32 cmd, val32, addr, ctrl;
6552 int j, i, tmp_debug;
6553
6554 tmp_debug = rtl8xxxu_debug;
6555 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_KEY)
6556 rtl8xxxu_debug |= RTL8XXXU_DEBUG_REG_WRITE;
6557
6558 /*
6559 * This is a bit of a hack - the lower bits of the cipher
6560 * suite selector happens to match the cipher index in the CAM
6561 */
6562 addr = key->keyidx << CAM_CMD_KEY_SHIFT;
6563 ctrl = (key->cipher & 0x0f) << 2 | key->keyidx | CAM_WRITE_VALID;
6564
6565 for (j = 5; j >= 0; j--) {
6566 switch (j) {
6567 case 0:
6568 val32 = ctrl | (mac[0] << 16) | (mac[1] << 24);
6569 break;
6570 case 1:
6571 val32 = mac[2] | (mac[3] << 8) |
6572 (mac[4] << 16) | (mac[5] << 24);
6573 break;
6574 default:
6575 i = (j - 2) << 2;
6576 val32 = key->key[i] | (key->key[i + 1] << 8) |
6577 key->key[i + 2] << 16 | key->key[i + 3] << 24;
6578 break;
6579 }
6580
6581 rtl8xxxu_write32(priv, REG_CAM_WRITE, val32);
6582 cmd = CAM_CMD_POLLING | CAM_CMD_WRITE | (addr + j);
6583 rtl8xxxu_write32(priv, REG_CAM_CMD, cmd);
6584 udelay(100);
6585 }
6586
6587 rtl8xxxu_debug = tmp_debug;
6588}
6589
6590static void rtl8xxxu_sw_scan_start(struct ieee80211_hw *hw,
Jes Sorensen56e43742016-02-03 13:39:50 -05006591 struct ieee80211_vif *vif, const u8 *mac)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006592{
6593 struct rtl8xxxu_priv *priv = hw->priv;
6594 u8 val8;
6595
6596 val8 = rtl8xxxu_read8(priv, REG_BEACON_CTRL);
6597 val8 |= BEACON_DISABLE_TSF_UPDATE;
6598 rtl8xxxu_write8(priv, REG_BEACON_CTRL, val8);
6599}
6600
6601static void rtl8xxxu_sw_scan_complete(struct ieee80211_hw *hw,
6602 struct ieee80211_vif *vif)
6603{
6604 struct rtl8xxxu_priv *priv = hw->priv;
6605 u8 val8;
6606
6607 val8 = rtl8xxxu_read8(priv, REG_BEACON_CTRL);
6608 val8 &= ~BEACON_DISABLE_TSF_UPDATE;
6609 rtl8xxxu_write8(priv, REG_BEACON_CTRL, val8);
6610}
6611
Jes Sorensenf653e692016-02-29 17:05:38 -05006612static void rtl8723au_update_rate_mask(struct rtl8xxxu_priv *priv,
6613 u32 ramask, int sgi)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006614{
6615 struct h2c_cmd h2c;
6616
Jes Sorensenf653e692016-02-29 17:05:38 -05006617 memset(&h2c, 0, sizeof(struct h2c_cmd));
6618
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006619 h2c.ramask.cmd = H2C_SET_RATE_MASK;
6620 h2c.ramask.mask_lo = cpu_to_le16(ramask & 0xffff);
6621 h2c.ramask.mask_hi = cpu_to_le16(ramask >> 16);
6622
6623 h2c.ramask.arg = 0x80;
6624 if (sgi)
6625 h2c.ramask.arg |= 0x20;
6626
Jes Sorensen7ff8c1a2016-02-29 17:04:32 -05006627 dev_dbg(&priv->udev->dev, "%s: rate mask %08x, arg %02x, size %zi\n",
Jes Sorensen8da91572016-02-29 17:04:29 -05006628 __func__, ramask, h2c.ramask.arg, sizeof(h2c.ramask));
6629 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.ramask));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006630}
6631
Jes Sorensenf653e692016-02-29 17:05:38 -05006632static void rtl8723bu_update_rate_mask(struct rtl8xxxu_priv *priv,
6633 u32 ramask, int sgi)
6634{
6635 struct h2c_cmd h2c;
6636 u8 bw = 0;
6637
6638 memset(&h2c, 0, sizeof(struct h2c_cmd));
6639
6640 h2c.b_macid_cfg.cmd = H2C_8723B_MACID_CFG_RAID;
6641 h2c.b_macid_cfg.ramask0 = ramask & 0xff;
6642 h2c.b_macid_cfg.ramask1 = (ramask >> 8) & 0xff;
6643 h2c.b_macid_cfg.ramask2 = (ramask >> 16) & 0xff;
6644 h2c.b_macid_cfg.ramask3 = (ramask >> 24) & 0xff;
6645
6646 h2c.ramask.arg = 0x80;
6647 h2c.b_macid_cfg.data1 = 0;
6648 if (sgi)
6649 h2c.b_macid_cfg.data1 |= BIT(7);
6650
6651 h2c.b_macid_cfg.data2 = bw;
6652
6653 dev_dbg(&priv->udev->dev, "%s: rate mask %08x, arg %02x, size %zi\n",
6654 __func__, ramask, h2c.ramask.arg, sizeof(h2c.b_macid_cfg));
6655 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.b_macid_cfg));
6656}
6657
Jes Sorensen7d794ea2016-02-29 17:05:39 -05006658static void rtl8723au_report_connect(struct rtl8xxxu_priv *priv,
6659 u8 macid, bool connect)
6660{
6661 struct h2c_cmd h2c;
6662
6663 memset(&h2c, 0, sizeof(struct h2c_cmd));
6664
6665 h2c.joinbss.cmd = H2C_JOIN_BSS_REPORT;
6666
6667 if (connect)
6668 h2c.joinbss.data = H2C_JOIN_BSS_CONNECT;
6669 else
6670 h2c.joinbss.data = H2C_JOIN_BSS_DISCONNECT;
6671
6672 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.joinbss));
6673}
6674
6675static void rtl8723bu_report_connect(struct rtl8xxxu_priv *priv,
6676 u8 macid, bool connect)
6677{
6678 struct h2c_cmd h2c;
6679
6680 memset(&h2c, 0, sizeof(struct h2c_cmd));
6681
6682 h2c.media_status_rpt.cmd = H2C_8723B_MEDIA_STATUS_RPT;
6683 if (connect)
6684 h2c.media_status_rpt.parm |= BIT(0);
6685 else
6686 h2c.media_status_rpt.parm &= ~BIT(0);
6687
6688 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.media_status_rpt));
6689}
6690
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006691static void rtl8xxxu_set_basic_rates(struct rtl8xxxu_priv *priv, u32 rate_cfg)
6692{
6693 u32 val32;
6694 u8 rate_idx = 0;
6695
6696 rate_cfg &= RESPONSE_RATE_BITMAP_ALL;
6697
6698 val32 = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
6699 val32 &= ~RESPONSE_RATE_BITMAP_ALL;
6700 val32 |= rate_cfg;
6701 rtl8xxxu_write32(priv, REG_RESPONSE_RATE_SET, val32);
6702
6703 dev_dbg(&priv->udev->dev, "%s: rates %08x\n", __func__, rate_cfg);
6704
6705 while (rate_cfg) {
6706 rate_cfg = (rate_cfg >> 1);
6707 rate_idx++;
6708 }
6709 rtl8xxxu_write8(priv, REG_INIRTS_RATE_SEL, rate_idx);
6710}
6711
6712static void
6713rtl8xxxu_bss_info_changed(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
6714 struct ieee80211_bss_conf *bss_conf, u32 changed)
6715{
6716 struct rtl8xxxu_priv *priv = hw->priv;
6717 struct device *dev = &priv->udev->dev;
6718 struct ieee80211_sta *sta;
6719 u32 val32;
6720 u8 val8;
6721
6722 if (changed & BSS_CHANGED_ASSOC) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006723 dev_dbg(dev, "Changed ASSOC: %i!\n", bss_conf->assoc);
6724
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006725 rtl8xxxu_set_linktype(priv, vif->type);
6726
6727 if (bss_conf->assoc) {
6728 u32 ramask;
6729 int sgi = 0;
6730
6731 rcu_read_lock();
6732 sta = ieee80211_find_sta(vif, bss_conf->bssid);
6733 if (!sta) {
6734 dev_info(dev, "%s: ASSOC no sta found\n",
6735 __func__);
6736 rcu_read_unlock();
6737 goto error;
6738 }
6739
6740 if (sta->ht_cap.ht_supported)
6741 dev_info(dev, "%s: HT supported\n", __func__);
6742 if (sta->vht_cap.vht_supported)
6743 dev_info(dev, "%s: VHT supported\n", __func__);
6744
6745 /* TODO: Set bits 28-31 for rate adaptive id */
6746 ramask = (sta->supp_rates[0] & 0xfff) |
6747 sta->ht_cap.mcs.rx_mask[0] << 12 |
6748 sta->ht_cap.mcs.rx_mask[1] << 20;
6749 if (sta->ht_cap.cap &
6750 (IEEE80211_HT_CAP_SGI_40 | IEEE80211_HT_CAP_SGI_20))
6751 sgi = 1;
6752 rcu_read_unlock();
6753
Jes Sorensenf653e692016-02-29 17:05:38 -05006754 priv->fops->update_rate_mask(priv, ramask, sgi);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006755
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006756 rtl8xxxu_write8(priv, REG_BCN_MAX_ERR, 0xff);
6757
6758 rtl8723a_stop_tx_beacon(priv);
6759
6760 /* joinbss sequence */
6761 rtl8xxxu_write16(priv, REG_BCN_PSR_RPT,
6762 0xc000 | bss_conf->aid);
6763
Jes Sorensen7d794ea2016-02-29 17:05:39 -05006764 priv->fops->report_connect(priv, 0, true);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006765 } else {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006766 val8 = rtl8xxxu_read8(priv, REG_BEACON_CTRL);
6767 val8 |= BEACON_DISABLE_TSF_UPDATE;
6768 rtl8xxxu_write8(priv, REG_BEACON_CTRL, val8);
6769
Jes Sorensen7d794ea2016-02-29 17:05:39 -05006770 priv->fops->report_connect(priv, 0, false);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006771 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006772 }
6773
6774 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
6775 dev_dbg(dev, "Changed ERP_PREAMBLE: Use short preamble %i\n",
6776 bss_conf->use_short_preamble);
6777 val32 = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
6778 if (bss_conf->use_short_preamble)
6779 val32 |= RSR_ACK_SHORT_PREAMBLE;
6780 else
6781 val32 &= ~RSR_ACK_SHORT_PREAMBLE;
6782 rtl8xxxu_write32(priv, REG_RESPONSE_RATE_SET, val32);
6783 }
6784
6785 if (changed & BSS_CHANGED_ERP_SLOT) {
6786 dev_dbg(dev, "Changed ERP_SLOT: short_slot_time %i\n",
6787 bss_conf->use_short_slot);
6788
6789 if (bss_conf->use_short_slot)
6790 val8 = 9;
6791 else
6792 val8 = 20;
6793 rtl8xxxu_write8(priv, REG_SLOT, val8);
6794 }
6795
6796 if (changed & BSS_CHANGED_BSSID) {
6797 dev_dbg(dev, "Changed BSSID!\n");
6798 rtl8xxxu_set_bssid(priv, bss_conf->bssid);
6799 }
6800
6801 if (changed & BSS_CHANGED_BASIC_RATES) {
6802 dev_dbg(dev, "Changed BASIC_RATES!\n");
6803 rtl8xxxu_set_basic_rates(priv, bss_conf->basic_rates);
6804 }
6805error:
6806 return;
6807}
6808
6809static u32 rtl8xxxu_80211_to_rtl_queue(u32 queue)
6810{
6811 u32 rtlqueue;
6812
6813 switch (queue) {
6814 case IEEE80211_AC_VO:
6815 rtlqueue = TXDESC_QUEUE_VO;
6816 break;
6817 case IEEE80211_AC_VI:
6818 rtlqueue = TXDESC_QUEUE_VI;
6819 break;
6820 case IEEE80211_AC_BE:
6821 rtlqueue = TXDESC_QUEUE_BE;
6822 break;
6823 case IEEE80211_AC_BK:
6824 rtlqueue = TXDESC_QUEUE_BK;
6825 break;
6826 default:
6827 rtlqueue = TXDESC_QUEUE_BE;
6828 }
6829
6830 return rtlqueue;
6831}
6832
6833static u32 rtl8xxxu_queue_select(struct ieee80211_hw *hw, struct sk_buff *skb)
6834{
6835 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
6836 u32 queue;
6837
6838 if (ieee80211_is_mgmt(hdr->frame_control))
6839 queue = TXDESC_QUEUE_MGNT;
6840 else
6841 queue = rtl8xxxu_80211_to_rtl_queue(skb_get_queue_mapping(skb));
6842
6843 return queue;
6844}
6845
Jes Sorensen179e1742016-02-29 17:05:27 -05006846/*
6847 * Despite newer chips 8723b/8812/8821 having a larger TX descriptor
6848 * format. The descriptor checksum is still only calculated over the
6849 * initial 32 bytes of the descriptor!
6850 */
6851static void rtl8xxxu_calc_tx_desc_csum(struct rtl8723au_tx_desc *tx_desc)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006852{
6853 __le16 *ptr = (__le16 *)tx_desc;
6854 u16 csum = 0;
6855 int i;
6856
6857 /*
6858 * Clear csum field before calculation, as the csum field is
6859 * in the middle of the struct.
6860 */
6861 tx_desc->csum = cpu_to_le16(0);
6862
Jes Sorensen179e1742016-02-29 17:05:27 -05006863 for (i = 0; i < (sizeof(struct rtl8723au_tx_desc) / sizeof(u16)); i++)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006864 csum = csum ^ le16_to_cpu(ptr[i]);
6865
6866 tx_desc->csum |= cpu_to_le16(csum);
6867}
6868
6869static void rtl8xxxu_free_tx_resources(struct rtl8xxxu_priv *priv)
6870{
6871 struct rtl8xxxu_tx_urb *tx_urb, *tmp;
6872 unsigned long flags;
6873
6874 spin_lock_irqsave(&priv->tx_urb_lock, flags);
6875 list_for_each_entry_safe(tx_urb, tmp, &priv->tx_urb_free_list, list) {
6876 list_del(&tx_urb->list);
6877 priv->tx_urb_free_count--;
6878 usb_free_urb(&tx_urb->urb);
6879 }
6880 spin_unlock_irqrestore(&priv->tx_urb_lock, flags);
6881}
6882
6883static struct rtl8xxxu_tx_urb *
6884rtl8xxxu_alloc_tx_urb(struct rtl8xxxu_priv *priv)
6885{
6886 struct rtl8xxxu_tx_urb *tx_urb;
6887 unsigned long flags;
6888
6889 spin_lock_irqsave(&priv->tx_urb_lock, flags);
6890 tx_urb = list_first_entry_or_null(&priv->tx_urb_free_list,
6891 struct rtl8xxxu_tx_urb, list);
6892 if (tx_urb) {
6893 list_del(&tx_urb->list);
6894 priv->tx_urb_free_count--;
6895 if (priv->tx_urb_free_count < RTL8XXXU_TX_URB_LOW_WATER &&
6896 !priv->tx_stopped) {
6897 priv->tx_stopped = true;
6898 ieee80211_stop_queues(priv->hw);
6899 }
6900 }
6901
6902 spin_unlock_irqrestore(&priv->tx_urb_lock, flags);
6903
6904 return tx_urb;
6905}
6906
6907static void rtl8xxxu_free_tx_urb(struct rtl8xxxu_priv *priv,
6908 struct rtl8xxxu_tx_urb *tx_urb)
6909{
6910 unsigned long flags;
6911
6912 INIT_LIST_HEAD(&tx_urb->list);
6913
6914 spin_lock_irqsave(&priv->tx_urb_lock, flags);
6915
6916 list_add(&tx_urb->list, &priv->tx_urb_free_list);
6917 priv->tx_urb_free_count++;
6918 if (priv->tx_urb_free_count > RTL8XXXU_TX_URB_HIGH_WATER &&
6919 priv->tx_stopped) {
6920 priv->tx_stopped = false;
6921 ieee80211_wake_queues(priv->hw);
6922 }
6923
6924 spin_unlock_irqrestore(&priv->tx_urb_lock, flags);
6925}
6926
6927static void rtl8xxxu_tx_complete(struct urb *urb)
6928{
6929 struct sk_buff *skb = (struct sk_buff *)urb->context;
6930 struct ieee80211_tx_info *tx_info;
6931 struct ieee80211_hw *hw;
Jes Sorensen179e1742016-02-29 17:05:27 -05006932 struct rtl8xxxu_priv *priv;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006933 struct rtl8xxxu_tx_urb *tx_urb =
6934 container_of(urb, struct rtl8xxxu_tx_urb, urb);
6935
6936 tx_info = IEEE80211_SKB_CB(skb);
6937 hw = tx_info->rate_driver_data[0];
Jes Sorensen179e1742016-02-29 17:05:27 -05006938 priv = hw->priv;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006939
Jes Sorensen179e1742016-02-29 17:05:27 -05006940 skb_pull(skb, priv->fops->tx_desc_size);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006941
6942 ieee80211_tx_info_clear_status(tx_info);
6943 tx_info->status.rates[0].idx = -1;
6944 tx_info->status.rates[0].count = 0;
6945
6946 if (!urb->status)
6947 tx_info->flags |= IEEE80211_TX_STAT_ACK;
6948
6949 ieee80211_tx_status_irqsafe(hw, skb);
6950
Jes Sorensen179e1742016-02-29 17:05:27 -05006951 rtl8xxxu_free_tx_urb(priv, tx_urb);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006952}
6953
6954static void rtl8xxxu_dump_action(struct device *dev,
6955 struct ieee80211_hdr *hdr)
6956{
6957 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)hdr;
6958 u16 cap, timeout;
6959
6960 if (!(rtl8xxxu_debug & RTL8XXXU_DEBUG_ACTION))
6961 return;
6962
6963 switch (mgmt->u.action.u.addba_resp.action_code) {
6964 case WLAN_ACTION_ADDBA_RESP:
6965 cap = le16_to_cpu(mgmt->u.action.u.addba_resp.capab);
6966 timeout = le16_to_cpu(mgmt->u.action.u.addba_resp.timeout);
6967 dev_info(dev, "WLAN_ACTION_ADDBA_RESP: "
6968 "timeout %i, tid %02x, buf_size %02x, policy %02x, "
6969 "status %02x\n",
6970 timeout,
6971 (cap & IEEE80211_ADDBA_PARAM_TID_MASK) >> 2,
6972 (cap & IEEE80211_ADDBA_PARAM_BUF_SIZE_MASK) >> 6,
6973 (cap >> 1) & 0x1,
6974 le16_to_cpu(mgmt->u.action.u.addba_resp.status));
6975 break;
6976 case WLAN_ACTION_ADDBA_REQ:
6977 cap = le16_to_cpu(mgmt->u.action.u.addba_req.capab);
6978 timeout = le16_to_cpu(mgmt->u.action.u.addba_req.timeout);
6979 dev_info(dev, "WLAN_ACTION_ADDBA_REQ: "
6980 "timeout %i, tid %02x, buf_size %02x, policy %02x\n",
6981 timeout,
6982 (cap & IEEE80211_ADDBA_PARAM_TID_MASK) >> 2,
6983 (cap & IEEE80211_ADDBA_PARAM_BUF_SIZE_MASK) >> 6,
6984 (cap >> 1) & 0x1);
6985 break;
6986 default:
6987 dev_info(dev, "action frame %02x\n",
6988 mgmt->u.action.u.addba_resp.action_code);
6989 break;
6990 }
6991}
6992
6993static void rtl8xxxu_tx(struct ieee80211_hw *hw,
6994 struct ieee80211_tx_control *control,
6995 struct sk_buff *skb)
6996{
6997 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
6998 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
6999 struct ieee80211_rate *tx_rate = ieee80211_get_tx_rate(hw, tx_info);
7000 struct rtl8xxxu_priv *priv = hw->priv;
Jes Sorensen179e1742016-02-29 17:05:27 -05007001 struct rtl8723au_tx_desc *tx_desc;
Jes Sorensencc2646d2016-02-29 17:05:32 -05007002 struct rtl8723bu_tx_desc *tx_desc40;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007003 struct rtl8xxxu_tx_urb *tx_urb;
7004 struct ieee80211_sta *sta = NULL;
7005 struct ieee80211_vif *vif = tx_info->control.vif;
7006 struct device *dev = &priv->udev->dev;
7007 u32 queue, rate;
7008 u16 pktlen = skb->len;
7009 u16 seq_number;
7010 u16 rate_flag = tx_info->control.rates[0].flags;
Jes Sorensen179e1742016-02-29 17:05:27 -05007011 int tx_desc_size = priv->fops->tx_desc_size;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007012 int ret;
Jes Sorensencc2646d2016-02-29 17:05:32 -05007013 bool usedesc40, ampdu_enable;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007014
Jes Sorensen179e1742016-02-29 17:05:27 -05007015 if (skb_headroom(skb) < tx_desc_size) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007016 dev_warn(dev,
7017 "%s: Not enough headroom (%i) for tx descriptor\n",
7018 __func__, skb_headroom(skb));
7019 goto error;
7020 }
7021
Jes Sorensen179e1742016-02-29 17:05:27 -05007022 if (unlikely(skb->len > (65535 - tx_desc_size))) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007023 dev_warn(dev, "%s: Trying to send over-sized skb (%i)\n",
7024 __func__, skb->len);
7025 goto error;
7026 }
7027
7028 tx_urb = rtl8xxxu_alloc_tx_urb(priv);
7029 if (!tx_urb) {
7030 dev_warn(dev, "%s: Unable to allocate tx urb\n", __func__);
7031 goto error;
7032 }
7033
7034 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_TX)
7035 dev_info(dev, "%s: TX rate: %d (%d), pkt size %d\n",
7036 __func__, tx_rate->bitrate, tx_rate->hw_value, pktlen);
7037
7038 if (ieee80211_is_action(hdr->frame_control))
7039 rtl8xxxu_dump_action(dev, hdr);
7040
Jes Sorensencc2646d2016-02-29 17:05:32 -05007041 usedesc40 = (tx_desc_size == 40);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007042 tx_info->rate_driver_data[0] = hw;
7043
7044 if (control && control->sta)
7045 sta = control->sta;
7046
Jes Sorensen179e1742016-02-29 17:05:27 -05007047 tx_desc = (struct rtl8723au_tx_desc *)skb_push(skb, tx_desc_size);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007048
Jes Sorensen179e1742016-02-29 17:05:27 -05007049 memset(tx_desc, 0, tx_desc_size);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007050 tx_desc->pkt_size = cpu_to_le16(pktlen);
Jes Sorensen179e1742016-02-29 17:05:27 -05007051 tx_desc->pkt_offset = tx_desc_size;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007052
7053 tx_desc->txdw0 =
7054 TXDESC_OWN | TXDESC_FIRST_SEGMENT | TXDESC_LAST_SEGMENT;
7055 if (is_multicast_ether_addr(ieee80211_get_DA(hdr)) ||
7056 is_broadcast_ether_addr(ieee80211_get_DA(hdr)))
7057 tx_desc->txdw0 |= TXDESC_BROADMULTICAST;
7058
7059 queue = rtl8xxxu_queue_select(hw, skb);
7060 tx_desc->txdw1 = cpu_to_le32(queue << TXDESC_QUEUE_SHIFT);
7061
7062 if (tx_info->control.hw_key) {
7063 switch (tx_info->control.hw_key->cipher) {
7064 case WLAN_CIPHER_SUITE_WEP40:
7065 case WLAN_CIPHER_SUITE_WEP104:
7066 case WLAN_CIPHER_SUITE_TKIP:
7067 tx_desc->txdw1 |= cpu_to_le32(TXDESC_SEC_RC4);
7068 break;
7069 case WLAN_CIPHER_SUITE_CCMP:
7070 tx_desc->txdw1 |= cpu_to_le32(TXDESC_SEC_AES);
7071 break;
7072 default:
7073 break;
7074 }
7075 }
7076
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007077 /* (tx_info->flags & IEEE80211_TX_CTL_AMPDU) && */
Jes Sorensena40ace42016-02-29 17:05:31 -05007078 ampdu_enable = false;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007079 if (ieee80211_is_data_qos(hdr->frame_control) && sta) {
7080 if (sta->ht_cap.ht_supported) {
7081 u32 ampdu, val32;
7082
7083 ampdu = (u32)sta->ht_cap.ampdu_density;
7084 val32 = ampdu << TXDESC_AMPDU_DENSITY_SHIFT;
7085 tx_desc->txdw2 |= cpu_to_le32(val32);
Jes Sorensence2d1db2016-02-29 17:05:30 -05007086
Jes Sorensena40ace42016-02-29 17:05:31 -05007087 ampdu_enable = true;
7088 }
7089 }
7090
Jes Sorensen4c683602016-02-29 17:05:35 -05007091 if (rate_flag & IEEE80211_TX_RC_MCS)
7092 rate = tx_info->control.rates[0].idx + DESC_RATE_MCS0;
7093 else
7094 rate = tx_rate->hw_value;
7095
Jes Sorensencc2646d2016-02-29 17:05:32 -05007096 seq_number = IEEE80211_SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
7097 if (!usedesc40) {
Jes Sorensen4c683602016-02-29 17:05:35 -05007098 tx_desc->txdw5 = cpu_to_le32(rate);
7099
7100 if (ieee80211_is_data(hdr->frame_control))
7101 tx_desc->txdw5 |= cpu_to_le32(0x0001ff00);
7102
Jes Sorensencc2646d2016-02-29 17:05:32 -05007103 tx_desc->txdw3 =
7104 cpu_to_le32((u32)seq_number << TXDESC_SEQ_SHIFT_8723A);
7105
Jes Sorensena40ace42016-02-29 17:05:31 -05007106 if (ampdu_enable)
Jes Sorensence2d1db2016-02-29 17:05:30 -05007107 tx_desc->txdw1 |= cpu_to_le32(TXDESC_AGG_ENABLE_8723A);
Jes Sorensena40ace42016-02-29 17:05:31 -05007108 else
Jes Sorensence2d1db2016-02-29 17:05:30 -05007109 tx_desc->txdw1 |= cpu_to_le32(TXDESC_AGG_BREAK_8723A);
Jes Sorensen4c683602016-02-29 17:05:35 -05007110
7111 if (ieee80211_is_mgmt(hdr->frame_control)) {
7112 tx_desc->txdw5 = cpu_to_le32(tx_rate->hw_value);
7113 tx_desc->txdw4 |=
7114 cpu_to_le32(TXDESC_USE_DRIVER_RATE_8723A);
7115 tx_desc->txdw5 |=
7116 cpu_to_le32(6 <<
7117 TXDESC_RETRY_LIMIT_SHIFT_8723A);
7118 tx_desc->txdw5 |=
7119 cpu_to_le32(TXDESC_RETRY_LIMIT_ENABLE_8723A);
7120 }
7121
7122 if (ieee80211_is_data_qos(hdr->frame_control))
7123 tx_desc->txdw4 |= cpu_to_le32(TXDESC_QOS_8723A);
7124
7125 if (rate_flag & IEEE80211_TX_RC_USE_SHORT_PREAMBLE ||
7126 (sta && vif && vif->bss_conf.use_short_preamble))
7127 tx_desc->txdw4 |=
7128 cpu_to_le32(TXDESC_SHORT_PREAMBLE_8723A);
7129
7130 if (rate_flag & IEEE80211_TX_RC_SHORT_GI ||
7131 (ieee80211_is_data_qos(hdr->frame_control) &&
7132 sta && sta->ht_cap.cap &
7133 (IEEE80211_HT_CAP_SGI_40 | IEEE80211_HT_CAP_SGI_20))) {
7134 tx_desc->txdw5 |= cpu_to_le32(TXDESC_SHORT_GI);
7135 }
7136
7137 if (rate_flag & IEEE80211_TX_RC_USE_RTS_CTS) {
7138 /*
7139 * Use RTS rate 24M - does the mac80211 tell
7140 * us which to use?
7141 */
7142 tx_desc->txdw4 |=
7143 cpu_to_le32(DESC_RATE_24M <<
7144 TXDESC_RTS_RATE_SHIFT_8723A);
7145 tx_desc->txdw4 |=
7146 cpu_to_le32(TXDESC_RTS_CTS_ENABLE_8723A);
7147 tx_desc->txdw4 |=
7148 cpu_to_le32(TXDESC_HW_RTS_ENABLE_8723A);
7149 }
Jes Sorensena40ace42016-02-29 17:05:31 -05007150 } else {
Jes Sorensencc2646d2016-02-29 17:05:32 -05007151 tx_desc40 = (struct rtl8723bu_tx_desc *)tx_desc;
7152
Jes Sorensen4c683602016-02-29 17:05:35 -05007153 tx_desc40->txdw4 = cpu_to_le32(rate);
7154 if (ieee80211_is_data(hdr->frame_control)) {
7155 tx_desc->txdw4 |=
7156 cpu_to_le32(0x1f <<
7157 TXDESC_DATA_RATE_FB_SHIFT_8723B);
7158 }
7159
Jes Sorensencc2646d2016-02-29 17:05:32 -05007160 tx_desc40->txdw9 =
7161 cpu_to_le32((u32)seq_number << TXDESC_SEQ_SHIFT_8723B);
7162
Jes Sorensena40ace42016-02-29 17:05:31 -05007163 if (ampdu_enable)
Jes Sorensencc2646d2016-02-29 17:05:32 -05007164 tx_desc40->txdw2 |=
7165 cpu_to_le32(TXDESC_AGG_ENABLE_8723B);
Jes Sorensena40ace42016-02-29 17:05:31 -05007166 else
Jes Sorensencc2646d2016-02-29 17:05:32 -05007167 tx_desc40->txdw2 |= cpu_to_le32(TXDESC_AGG_BREAK_8723B);
Jes Sorensen4c683602016-02-29 17:05:35 -05007168
7169 if (ieee80211_is_mgmt(hdr->frame_control)) {
7170 tx_desc40->txdw4 = cpu_to_le32(tx_rate->hw_value);
7171 tx_desc40->txdw3 |=
7172 cpu_to_le32(TXDESC_USE_DRIVER_RATE_8723B);
7173 tx_desc40->txdw4 |=
7174 cpu_to_le32(6 <<
7175 TXDESC_RETRY_LIMIT_SHIFT_8723B);
7176 tx_desc40->txdw4 |=
7177 cpu_to_le32(TXDESC_RETRY_LIMIT_ENABLE_8723B);
7178 }
7179
7180 if (rate_flag & IEEE80211_TX_RC_USE_SHORT_PREAMBLE ||
7181 (sta && vif && vif->bss_conf.use_short_preamble))
7182 tx_desc40->txdw5 |=
7183 cpu_to_le32(TXDESC_SHORT_PREAMBLE_8723B);
7184
7185 if (rate_flag & IEEE80211_TX_RC_USE_RTS_CTS) {
7186 /*
7187 * Use RTS rate 24M - does the mac80211 tell
7188 * us which to use?
7189 */
7190 tx_desc->txdw4 |=
7191 cpu_to_le32(DESC_RATE_24M <<
7192 TXDESC_RTS_RATE_SHIFT_8723B);
7193 tx_desc->txdw3 |=
7194 cpu_to_le32(TXDESC_RTS_CTS_ENABLE_8723B);
7195 tx_desc->txdw3 |=
7196 cpu_to_le32(TXDESC_HW_RTS_ENABLE_8723B);
7197 }
Jes Sorensen69794942016-02-29 17:05:43 -05007198 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007199
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007200 rtl8xxxu_calc_tx_desc_csum(tx_desc);
7201
7202 usb_fill_bulk_urb(&tx_urb->urb, priv->udev, priv->pipe_out[queue],
7203 skb->data, skb->len, rtl8xxxu_tx_complete, skb);
7204
7205 usb_anchor_urb(&tx_urb->urb, &priv->tx_anchor);
7206 ret = usb_submit_urb(&tx_urb->urb, GFP_ATOMIC);
7207 if (ret) {
7208 usb_unanchor_urb(&tx_urb->urb);
7209 rtl8xxxu_free_tx_urb(priv, tx_urb);
7210 goto error;
7211 }
7212 return;
7213error:
7214 dev_kfree_skb(skb);
7215}
7216
7217static void rtl8xxxu_rx_parse_phystats(struct rtl8xxxu_priv *priv,
7218 struct ieee80211_rx_status *rx_status,
Jes Sorensen87957082016-02-29 17:05:42 -05007219 struct rtl8723au_phy_stats *phy_stats,
7220 u32 rxmcs)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007221{
7222 if (phy_stats->sgi_en)
7223 rx_status->flag |= RX_FLAG_SHORT_GI;
7224
Jes Sorensen87957082016-02-29 17:05:42 -05007225 if (rxmcs < DESC_RATE_6M) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007226 /*
7227 * Handle PHY stats for CCK rates
7228 */
7229 u8 cck_agc_rpt = phy_stats->cck_agc_rpt_ofdm_cfosho_a;
7230
7231 switch (cck_agc_rpt & 0xc0) {
7232 case 0xc0:
7233 rx_status->signal = -46 - (cck_agc_rpt & 0x3e);
7234 break;
7235 case 0x80:
7236 rx_status->signal = -26 - (cck_agc_rpt & 0x3e);
7237 break;
7238 case 0x40:
7239 rx_status->signal = -12 - (cck_agc_rpt & 0x3e);
7240 break;
7241 case 0x00:
7242 rx_status->signal = 16 - (cck_agc_rpt & 0x3e);
7243 break;
7244 }
7245 } else {
7246 rx_status->signal =
7247 (phy_stats->cck_sig_qual_ofdm_pwdb_all >> 1) - 110;
7248 }
7249}
7250
7251static void rtl8xxxu_free_rx_resources(struct rtl8xxxu_priv *priv)
7252{
7253 struct rtl8xxxu_rx_urb *rx_urb, *tmp;
7254 unsigned long flags;
7255
7256 spin_lock_irqsave(&priv->rx_urb_lock, flags);
7257
7258 list_for_each_entry_safe(rx_urb, tmp,
7259 &priv->rx_urb_pending_list, list) {
7260 list_del(&rx_urb->list);
7261 priv->rx_urb_pending_count--;
7262 usb_free_urb(&rx_urb->urb);
7263 }
7264
7265 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
7266}
7267
7268static void rtl8xxxu_queue_rx_urb(struct rtl8xxxu_priv *priv,
7269 struct rtl8xxxu_rx_urb *rx_urb)
7270{
7271 struct sk_buff *skb;
7272 unsigned long flags;
7273 int pending = 0;
7274
7275 spin_lock_irqsave(&priv->rx_urb_lock, flags);
7276
7277 if (!priv->shutdown) {
7278 list_add_tail(&rx_urb->list, &priv->rx_urb_pending_list);
7279 priv->rx_urb_pending_count++;
7280 pending = priv->rx_urb_pending_count;
7281 } else {
7282 skb = (struct sk_buff *)rx_urb->urb.context;
7283 dev_kfree_skb(skb);
7284 usb_free_urb(&rx_urb->urb);
7285 }
7286
7287 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
7288
7289 if (pending > RTL8XXXU_RX_URB_PENDING_WATER)
7290 schedule_work(&priv->rx_urb_wq);
7291}
7292
7293static void rtl8xxxu_rx_urb_work(struct work_struct *work)
7294{
7295 struct rtl8xxxu_priv *priv;
7296 struct rtl8xxxu_rx_urb *rx_urb, *tmp;
7297 struct list_head local;
7298 struct sk_buff *skb;
7299 unsigned long flags;
7300 int ret;
7301
7302 priv = container_of(work, struct rtl8xxxu_priv, rx_urb_wq);
7303 INIT_LIST_HEAD(&local);
7304
7305 spin_lock_irqsave(&priv->rx_urb_lock, flags);
7306
7307 list_splice_init(&priv->rx_urb_pending_list, &local);
7308 priv->rx_urb_pending_count = 0;
7309
7310 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
7311
7312 list_for_each_entry_safe(rx_urb, tmp, &local, list) {
7313 list_del_init(&rx_urb->list);
7314 ret = rtl8xxxu_submit_rx_urb(priv, rx_urb);
7315 /*
7316 * If out of memory or temporary error, put it back on the
7317 * queue and try again. Otherwise the device is dead/gone
7318 * and we should drop it.
7319 */
7320 switch (ret) {
7321 case 0:
7322 break;
7323 case -ENOMEM:
7324 case -EAGAIN:
7325 rtl8xxxu_queue_rx_urb(priv, rx_urb);
7326 break;
7327 default:
7328 pr_info("failed to requeue urb %i\n", ret);
7329 skb = (struct sk_buff *)rx_urb->urb.context;
7330 dev_kfree_skb(skb);
7331 usb_free_urb(&rx_urb->urb);
7332 }
7333 }
7334}
7335
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05007336static int rtl8723au_parse_rx_desc(struct rtl8xxxu_priv *priv,
7337 struct sk_buff *skb,
7338 struct ieee80211_rx_status *rx_status)
7339{
7340 struct rtl8xxxu_rx_desc *rx_desc = (struct rtl8xxxu_rx_desc *)skb->data;
7341 struct rtl8723au_phy_stats *phy_stats;
7342 int drvinfo_sz, desc_shift;
7343
7344 skb_pull(skb, sizeof(struct rtl8xxxu_rx_desc));
7345
7346 phy_stats = (struct rtl8723au_phy_stats *)skb->data;
7347
7348 drvinfo_sz = rx_desc->drvinfo_sz * 8;
7349 desc_shift = rx_desc->shift;
7350 skb_pull(skb, drvinfo_sz + desc_shift);
7351
7352 if (rx_desc->phy_stats)
Jes Sorensen87957082016-02-29 17:05:42 -05007353 rtl8xxxu_rx_parse_phystats(priv, rx_status, phy_stats,
7354 rx_desc->rxmcs);
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05007355
7356 rx_status->mactime = le32_to_cpu(rx_desc->tsfl);
7357 rx_status->flag |= RX_FLAG_MACTIME_START;
7358
7359 if (!rx_desc->swdec)
7360 rx_status->flag |= RX_FLAG_DECRYPTED;
7361 if (rx_desc->crc32)
7362 rx_status->flag |= RX_FLAG_FAILED_FCS_CRC;
7363 if (rx_desc->bw)
7364 rx_status->flag |= RX_FLAG_40MHZ;
7365
7366 if (rx_desc->rxht) {
7367 rx_status->flag |= RX_FLAG_HT;
7368 rx_status->rate_idx = rx_desc->rxmcs - DESC_RATE_MCS0;
7369 } else {
7370 rx_status->rate_idx = rx_desc->rxmcs;
7371 }
7372
7373 return RX_TYPE_DATA_PKT;
7374}
7375
7376static int rtl8723bu_parse_rx_desc(struct rtl8xxxu_priv *priv,
7377 struct sk_buff *skb,
7378 struct ieee80211_rx_status *rx_status)
7379{
7380 struct rtl8723bu_rx_desc *rx_desc =
7381 (struct rtl8723bu_rx_desc *)skb->data;
7382 struct rtl8723au_phy_stats *phy_stats;
7383 int drvinfo_sz, desc_shift;
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05007384
7385 skb_pull(skb, sizeof(struct rtl8723bu_rx_desc));
7386
7387 phy_stats = (struct rtl8723au_phy_stats *)skb->data;
7388
7389 drvinfo_sz = rx_desc->drvinfo_sz * 8;
7390 desc_shift = rx_desc->shift;
7391 skb_pull(skb, drvinfo_sz + desc_shift);
7392
Jes Sorensene975b872016-02-29 17:05:36 -05007393 if (rx_desc->rpt_sel) {
7394 struct device *dev = &priv->udev->dev;
7395 dev_dbg(dev, "%s: C2H packet\n", __func__);
7396 return RX_TYPE_C2H;
7397 }
7398
Jes Sorensen87957082016-02-29 17:05:42 -05007399 if (rx_desc->phy_stats)
7400 rtl8xxxu_rx_parse_phystats(priv, rx_status, phy_stats,
7401 rx_desc->rxmcs);
7402
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05007403 rx_status->mactime = le32_to_cpu(rx_desc->tsfl);
7404 rx_status->flag |= RX_FLAG_MACTIME_START;
7405
7406 if (!rx_desc->swdec)
7407 rx_status->flag |= RX_FLAG_DECRYPTED;
7408 if (rx_desc->crc32)
7409 rx_status->flag |= RX_FLAG_FAILED_FCS_CRC;
7410 if (rx_desc->bw)
7411 rx_status->flag |= RX_FLAG_40MHZ;
7412
7413 if (rx_desc->rxmcs >= DESC_RATE_MCS0) {
7414 rx_status->flag |= RX_FLAG_HT;
7415 rx_status->rate_idx = rx_desc->rxmcs - DESC_RATE_MCS0;
7416 } else {
7417 rx_status->rate_idx = rx_desc->rxmcs;
7418 }
7419
Jes Sorensene975b872016-02-29 17:05:36 -05007420 return RX_TYPE_DATA_PKT;
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05007421}
7422
Jes Sorensenb2b43b72016-02-29 17:04:48 -05007423static void rtl8723bu_handle_c2h(struct rtl8xxxu_priv *priv,
7424 struct sk_buff *skb)
7425{
7426 struct rtl8723bu_c2h *c2h = (struct rtl8723bu_c2h *)skb->data;
7427 struct device *dev = &priv->udev->dev;
7428 int len;
7429
7430 len = skb->len - 2;
7431
Jes Sorensen5e00d502016-02-29 17:05:28 -05007432 dev_dbg(dev, "C2H ID %02x seq %02x, len %02x source %02x\n",
7433 c2h->id, c2h->seq, len, c2h->bt_info.response_source);
Jes Sorensenb2b43b72016-02-29 17:04:48 -05007434
7435 switch(c2h->id) {
7436 case C2H_8723B_BT_INFO:
7437 if (c2h->bt_info.response_source >
7438 BT_INFO_SRC_8723B_BT_ACTIVE_SEND)
Jes Sorensen5e00d502016-02-29 17:05:28 -05007439 dev_dbg(dev, "C2H_BT_INFO WiFi only firmware\n");
Jes Sorensenb2b43b72016-02-29 17:04:48 -05007440 else
Jes Sorensen5e00d502016-02-29 17:05:28 -05007441 dev_dbg(dev, "C2H_BT_INFO BT/WiFi coexist firmware\n");
Jes Sorensenb2b43b72016-02-29 17:04:48 -05007442
7443 if (c2h->bt_info.bt_has_reset)
Jes Sorensen5e00d502016-02-29 17:05:28 -05007444 dev_dbg(dev, "BT has been reset\n");
Jes Sorensen394f1bd2016-02-29 17:04:49 -05007445 if (c2h->bt_info.tx_rx_mask)
Jes Sorensen5e00d502016-02-29 17:05:28 -05007446 dev_dbg(dev, "BT TRx mask\n");
Jes Sorensenb2b43b72016-02-29 17:04:48 -05007447
7448 break;
Jes Sorensen394f1bd2016-02-29 17:04:49 -05007449 case C2H_8723B_BT_MP_INFO:
Jes Sorensen5e00d502016-02-29 17:05:28 -05007450 dev_dbg(dev, "C2H_MP_INFO ext ID %02x, status %02x\n",
7451 c2h->bt_mp_info.ext_id, c2h->bt_mp_info.status);
Jes Sorensen394f1bd2016-02-29 17:04:49 -05007452 break;
Jes Sorensen55a18dd2016-02-29 17:05:41 -05007453 case C2H_8723B_RA_REPORT:
7454 dev_dbg(dev,
7455 "C2H RA RPT: rate %02x, unk %i, macid %02x, noise %i\n",
7456 c2h->ra_report.rate, c2h->ra_report.dummy0_0,
7457 c2h->ra_report.macid, c2h->ra_report.noisy_state);
7458 break;
Jes Sorensenb2b43b72016-02-29 17:04:48 -05007459 default:
Jes Sorensen739dc9f2016-02-29 17:05:40 -05007460 dev_info(dev, "Unhandled C2H event %02x seq %02x\n",
7461 c2h->id, c2h->seq);
7462 print_hex_dump(KERN_INFO, "C2H content: ", DUMP_PREFIX_NONE,
7463 16, 1, c2h->raw.payload, len, false);
Jes Sorensenb2b43b72016-02-29 17:04:48 -05007464 break;
7465 }
7466}
7467
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007468static void rtl8xxxu_rx_complete(struct urb *urb)
7469{
7470 struct rtl8xxxu_rx_urb *rx_urb =
7471 container_of(urb, struct rtl8xxxu_rx_urb, urb);
7472 struct ieee80211_hw *hw = rx_urb->hw;
7473 struct rtl8xxxu_priv *priv = hw->priv;
7474 struct sk_buff *skb = (struct sk_buff *)urb->context;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007475 struct ieee80211_rx_status *rx_status = IEEE80211_SKB_RXCB(skb);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007476 struct device *dev = &priv->udev->dev;
7477 __le32 *_rx_desc_le = (__le32 *)skb->data;
7478 u32 *_rx_desc = (u32 *)skb->data;
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05007479 int rx_type, i;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007480
7481 for (i = 0; i < (sizeof(struct rtl8xxxu_rx_desc) / sizeof(u32)); i++)
7482 _rx_desc[i] = le32_to_cpu(_rx_desc_le[i]);
7483
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007484 skb_put(skb, urb->actual_length);
7485
7486 if (urb->status == 0) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007487 memset(rx_status, 0, sizeof(struct ieee80211_rx_status));
7488
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05007489 rx_type = priv->fops->parse_rx_desc(priv, skb, rx_status);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007490
7491 rx_status->freq = hw->conf.chandef.chan->center_freq;
7492 rx_status->band = hw->conf.chandef.chan->band;
7493
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05007494 if (rx_type == RX_TYPE_DATA_PKT)
7495 ieee80211_rx_irqsafe(hw, skb);
Jes Sorensenb2b43b72016-02-29 17:04:48 -05007496 else {
7497 rtl8723bu_handle_c2h(priv, skb);
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05007498 dev_kfree_skb(skb);
Jes Sorensenb2b43b72016-02-29 17:04:48 -05007499 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007500
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007501 skb = NULL;
7502 rx_urb->urb.context = NULL;
7503 rtl8xxxu_queue_rx_urb(priv, rx_urb);
7504 } else {
7505 dev_dbg(dev, "%s: status %i\n", __func__, urb->status);
7506 goto cleanup;
7507 }
7508 return;
7509
7510cleanup:
7511 usb_free_urb(urb);
7512 dev_kfree_skb(skb);
7513 return;
7514}
7515
7516static int rtl8xxxu_submit_rx_urb(struct rtl8xxxu_priv *priv,
7517 struct rtl8xxxu_rx_urb *rx_urb)
7518{
7519 struct sk_buff *skb;
7520 int skb_size;
7521 int ret;
7522
7523 skb_size = sizeof(struct rtl8xxxu_rx_desc) + RTL_RX_BUFFER_SIZE;
7524 skb = __netdev_alloc_skb(NULL, skb_size, GFP_KERNEL);
7525 if (!skb)
7526 return -ENOMEM;
7527
7528 memset(skb->data, 0, sizeof(struct rtl8xxxu_rx_desc));
7529 usb_fill_bulk_urb(&rx_urb->urb, priv->udev, priv->pipe_in, skb->data,
7530 skb_size, rtl8xxxu_rx_complete, skb);
7531 usb_anchor_urb(&rx_urb->urb, &priv->rx_anchor);
7532 ret = usb_submit_urb(&rx_urb->urb, GFP_ATOMIC);
7533 if (ret)
7534 usb_unanchor_urb(&rx_urb->urb);
7535 return ret;
7536}
7537
7538static void rtl8xxxu_int_complete(struct urb *urb)
7539{
7540 struct rtl8xxxu_priv *priv = (struct rtl8xxxu_priv *)urb->context;
7541 struct device *dev = &priv->udev->dev;
7542 int ret;
7543
7544 dev_dbg(dev, "%s: status %i\n", __func__, urb->status);
7545 if (urb->status == 0) {
7546 usb_anchor_urb(urb, &priv->int_anchor);
7547 ret = usb_submit_urb(urb, GFP_ATOMIC);
7548 if (ret)
7549 usb_unanchor_urb(urb);
7550 } else {
7551 dev_info(dev, "%s: Error %i\n", __func__, urb->status);
7552 }
7553}
7554
7555
7556static int rtl8xxxu_submit_int_urb(struct ieee80211_hw *hw)
7557{
7558 struct rtl8xxxu_priv *priv = hw->priv;
7559 struct urb *urb;
7560 u32 val32;
7561 int ret;
7562
7563 urb = usb_alloc_urb(0, GFP_KERNEL);
7564 if (!urb)
7565 return -ENOMEM;
7566
7567 usb_fill_int_urb(urb, priv->udev, priv->pipe_interrupt,
7568 priv->int_buf, USB_INTR_CONTENT_LENGTH,
7569 rtl8xxxu_int_complete, priv, 1);
7570 usb_anchor_urb(urb, &priv->int_anchor);
7571 ret = usb_submit_urb(urb, GFP_KERNEL);
7572 if (ret) {
7573 usb_unanchor_urb(urb);
7574 goto error;
7575 }
7576
7577 val32 = rtl8xxxu_read32(priv, REG_USB_HIMR);
7578 val32 |= USB_HIMR_CPWM;
7579 rtl8xxxu_write32(priv, REG_USB_HIMR, val32);
7580
7581error:
7582 return ret;
7583}
7584
7585static int rtl8xxxu_add_interface(struct ieee80211_hw *hw,
7586 struct ieee80211_vif *vif)
7587{
7588 struct rtl8xxxu_priv *priv = hw->priv;
7589 int ret;
7590 u8 val8;
7591
7592 switch (vif->type) {
7593 case NL80211_IFTYPE_STATION:
7594 rtl8723a_stop_tx_beacon(priv);
7595
7596 val8 = rtl8xxxu_read8(priv, REG_BEACON_CTRL);
7597 val8 |= BEACON_ATIM | BEACON_FUNCTION_ENABLE |
7598 BEACON_DISABLE_TSF_UPDATE;
7599 rtl8xxxu_write8(priv, REG_BEACON_CTRL, val8);
7600 ret = 0;
7601 break;
7602 default:
7603 ret = -EOPNOTSUPP;
7604 }
7605
7606 rtl8xxxu_set_linktype(priv, vif->type);
7607
7608 return ret;
7609}
7610
7611static void rtl8xxxu_remove_interface(struct ieee80211_hw *hw,
7612 struct ieee80211_vif *vif)
7613{
7614 struct rtl8xxxu_priv *priv = hw->priv;
7615
7616 dev_dbg(&priv->udev->dev, "%s\n", __func__);
7617}
7618
7619static int rtl8xxxu_config(struct ieee80211_hw *hw, u32 changed)
7620{
7621 struct rtl8xxxu_priv *priv = hw->priv;
7622 struct device *dev = &priv->udev->dev;
7623 u16 val16;
7624 int ret = 0, channel;
7625 bool ht40;
7626
7627 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_CHANNEL)
7628 dev_info(dev,
7629 "%s: channel: %i (changed %08x chandef.width %02x)\n",
7630 __func__, hw->conf.chandef.chan->hw_value,
7631 changed, hw->conf.chandef.width);
7632
7633 if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS) {
7634 val16 = ((hw->conf.long_frame_max_tx_count <<
7635 RETRY_LIMIT_LONG_SHIFT) & RETRY_LIMIT_LONG_MASK) |
7636 ((hw->conf.short_frame_max_tx_count <<
7637 RETRY_LIMIT_SHORT_SHIFT) & RETRY_LIMIT_SHORT_MASK);
7638 rtl8xxxu_write16(priv, REG_RETRY_LIMIT, val16);
7639 }
7640
7641 if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
7642 switch (hw->conf.chandef.width) {
7643 case NL80211_CHAN_WIDTH_20_NOHT:
7644 case NL80211_CHAN_WIDTH_20:
7645 ht40 = false;
7646 break;
7647 case NL80211_CHAN_WIDTH_40:
7648 ht40 = true;
7649 break;
7650 default:
7651 ret = -ENOTSUPP;
7652 goto exit;
7653 }
7654
7655 channel = hw->conf.chandef.chan->hw_value;
7656
Jes Sorensene796dab2016-02-29 17:05:19 -05007657 priv->fops->set_tx_power(priv, channel, ht40);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007658
Jes Sorensen1ea8e842016-02-29 17:05:04 -05007659 priv->fops->config_channel(hw);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007660 }
7661
7662exit:
7663 return ret;
7664}
7665
7666static int rtl8xxxu_conf_tx(struct ieee80211_hw *hw,
7667 struct ieee80211_vif *vif, u16 queue,
7668 const struct ieee80211_tx_queue_params *param)
7669{
7670 struct rtl8xxxu_priv *priv = hw->priv;
7671 struct device *dev = &priv->udev->dev;
7672 u32 val32;
7673 u8 aifs, acm_ctrl, acm_bit;
7674
7675 aifs = param->aifs;
7676
7677 val32 = aifs |
7678 fls(param->cw_min) << EDCA_PARAM_ECW_MIN_SHIFT |
7679 fls(param->cw_max) << EDCA_PARAM_ECW_MAX_SHIFT |
7680 (u32)param->txop << EDCA_PARAM_TXOP_SHIFT;
7681
7682 acm_ctrl = rtl8xxxu_read8(priv, REG_ACM_HW_CTRL);
7683 dev_dbg(dev,
7684 "%s: IEEE80211 queue %02x val %08x, acm %i, acm_ctrl %02x\n",
7685 __func__, queue, val32, param->acm, acm_ctrl);
7686
7687 switch (queue) {
7688 case IEEE80211_AC_VO:
7689 acm_bit = ACM_HW_CTRL_VO;
7690 rtl8xxxu_write32(priv, REG_EDCA_VO_PARAM, val32);
7691 break;
7692 case IEEE80211_AC_VI:
7693 acm_bit = ACM_HW_CTRL_VI;
7694 rtl8xxxu_write32(priv, REG_EDCA_VI_PARAM, val32);
7695 break;
7696 case IEEE80211_AC_BE:
7697 acm_bit = ACM_HW_CTRL_BE;
7698 rtl8xxxu_write32(priv, REG_EDCA_BE_PARAM, val32);
7699 break;
7700 case IEEE80211_AC_BK:
7701 acm_bit = ACM_HW_CTRL_BK;
7702 rtl8xxxu_write32(priv, REG_EDCA_BK_PARAM, val32);
7703 break;
7704 default:
7705 acm_bit = 0;
7706 break;
7707 }
7708
7709 if (param->acm)
7710 acm_ctrl |= acm_bit;
7711 else
7712 acm_ctrl &= ~acm_bit;
7713 rtl8xxxu_write8(priv, REG_ACM_HW_CTRL, acm_ctrl);
7714
7715 return 0;
7716}
7717
7718static void rtl8xxxu_configure_filter(struct ieee80211_hw *hw,
7719 unsigned int changed_flags,
7720 unsigned int *total_flags, u64 multicast)
7721{
7722 struct rtl8xxxu_priv *priv = hw->priv;
Bruno Randolf3bed4bf2016-02-03 13:39:51 -05007723 u32 rcr = rtl8xxxu_read32(priv, REG_RCR);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007724
7725 dev_dbg(&priv->udev->dev, "%s: changed_flags %08x, total_flags %08x\n",
7726 __func__, changed_flags, *total_flags);
7727
Bruno Randolf3bed4bf2016-02-03 13:39:51 -05007728 /*
7729 * FIF_ALLMULTI ignored as all multicast frames are accepted (REG_MAR)
7730 */
7731
7732 if (*total_flags & FIF_FCSFAIL)
7733 rcr |= RCR_ACCEPT_CRC32;
7734 else
7735 rcr &= ~RCR_ACCEPT_CRC32;
7736
7737 /*
7738 * FIF_PLCPFAIL not supported?
7739 */
7740
7741 if (*total_flags & FIF_BCN_PRBRESP_PROMISC)
7742 rcr &= ~RCR_CHECK_BSSID_BEACON;
7743 else
7744 rcr |= RCR_CHECK_BSSID_BEACON;
7745
7746 if (*total_flags & FIF_CONTROL)
7747 rcr |= RCR_ACCEPT_CTRL_FRAME;
7748 else
7749 rcr &= ~RCR_ACCEPT_CTRL_FRAME;
7750
7751 if (*total_flags & FIF_OTHER_BSS) {
7752 rcr |= RCR_ACCEPT_AP;
7753 rcr &= ~RCR_CHECK_BSSID_MATCH;
7754 } else {
7755 rcr &= ~RCR_ACCEPT_AP;
7756 rcr |= RCR_CHECK_BSSID_MATCH;
7757 }
7758
7759 if (*total_flags & FIF_PSPOLL)
7760 rcr |= RCR_ACCEPT_PM;
7761 else
7762 rcr &= ~RCR_ACCEPT_PM;
7763
7764 /*
7765 * FIF_PROBE_REQ ignored as probe requests always seem to be accepted
7766 */
7767
7768 rtl8xxxu_write32(priv, REG_RCR, rcr);
7769
Jes Sorensen755bda12016-02-03 13:39:54 -05007770 *total_flags &= (FIF_ALLMULTI | FIF_FCSFAIL | FIF_BCN_PRBRESP_PROMISC |
7771 FIF_CONTROL | FIF_OTHER_BSS | FIF_PSPOLL |
7772 FIF_PROBE_REQ);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007773}
7774
7775static int rtl8xxxu_set_rts_threshold(struct ieee80211_hw *hw, u32 rts)
7776{
7777 if (rts > 2347)
7778 return -EINVAL;
7779
7780 return 0;
7781}
7782
7783static int rtl8xxxu_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
7784 struct ieee80211_vif *vif,
7785 struct ieee80211_sta *sta,
7786 struct ieee80211_key_conf *key)
7787{
7788 struct rtl8xxxu_priv *priv = hw->priv;
7789 struct device *dev = &priv->udev->dev;
7790 u8 mac_addr[ETH_ALEN];
7791 u8 val8;
7792 u16 val16;
7793 u32 val32;
7794 int retval = -EOPNOTSUPP;
7795
7796 dev_dbg(dev, "%s: cmd %02x, cipher %08x, index %i\n",
7797 __func__, cmd, key->cipher, key->keyidx);
7798
7799 if (vif->type != NL80211_IFTYPE_STATION)
7800 return -EOPNOTSUPP;
7801
7802 if (key->keyidx > 3)
7803 return -EOPNOTSUPP;
7804
7805 switch (key->cipher) {
7806 case WLAN_CIPHER_SUITE_WEP40:
7807 case WLAN_CIPHER_SUITE_WEP104:
7808
7809 break;
7810 case WLAN_CIPHER_SUITE_CCMP:
7811 key->flags |= IEEE80211_KEY_FLAG_SW_MGMT_TX;
7812 break;
7813 case WLAN_CIPHER_SUITE_TKIP:
7814 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
7815 default:
7816 return -EOPNOTSUPP;
7817 }
7818
7819 if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
7820 dev_dbg(dev, "%s: pairwise key\n", __func__);
7821 ether_addr_copy(mac_addr, sta->addr);
7822 } else {
7823 dev_dbg(dev, "%s: group key\n", __func__);
7824 eth_broadcast_addr(mac_addr);
7825 }
7826
7827 val16 = rtl8xxxu_read16(priv, REG_CR);
7828 val16 |= CR_SECURITY_ENABLE;
7829 rtl8xxxu_write16(priv, REG_CR, val16);
7830
7831 val8 = SEC_CFG_TX_SEC_ENABLE | SEC_CFG_TXBC_USE_DEFKEY |
7832 SEC_CFG_RX_SEC_ENABLE | SEC_CFG_RXBC_USE_DEFKEY;
7833 val8 |= SEC_CFG_TX_USE_DEFKEY | SEC_CFG_RX_USE_DEFKEY;
7834 rtl8xxxu_write8(priv, REG_SECURITY_CFG, val8);
7835
7836 switch (cmd) {
7837 case SET_KEY:
7838 key->hw_key_idx = key->keyidx;
7839 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
7840 rtl8xxxu_cam_write(priv, key, mac_addr);
7841 retval = 0;
7842 break;
7843 case DISABLE_KEY:
7844 rtl8xxxu_write32(priv, REG_CAM_WRITE, 0x00000000);
7845 val32 = CAM_CMD_POLLING | CAM_CMD_WRITE |
7846 key->keyidx << CAM_CMD_KEY_SHIFT;
7847 rtl8xxxu_write32(priv, REG_CAM_CMD, val32);
7848 retval = 0;
7849 break;
7850 default:
7851 dev_warn(dev, "%s: Unsupported command %02x\n", __func__, cmd);
7852 }
7853
7854 return retval;
7855}
7856
7857static int
7858rtl8xxxu_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
Sara Sharon50ea05e2015-12-30 16:06:04 +02007859 struct ieee80211_ampdu_params *params)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007860{
7861 struct rtl8xxxu_priv *priv = hw->priv;
7862 struct device *dev = &priv->udev->dev;
7863 u8 ampdu_factor, ampdu_density;
Sara Sharon50ea05e2015-12-30 16:06:04 +02007864 struct ieee80211_sta *sta = params->sta;
7865 enum ieee80211_ampdu_mlme_action action = params->action;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007866
7867 switch (action) {
7868 case IEEE80211_AMPDU_TX_START:
7869 dev_info(dev, "%s: IEEE80211_AMPDU_TX_START\n", __func__);
7870 ampdu_factor = sta->ht_cap.ampdu_factor;
7871 ampdu_density = sta->ht_cap.ampdu_density;
7872 rtl8xxxu_set_ampdu_factor(priv, ampdu_factor);
7873 rtl8xxxu_set_ampdu_min_space(priv, ampdu_density);
7874 dev_dbg(dev,
7875 "Changed HT: ampdu_factor %02x, ampdu_density %02x\n",
7876 ampdu_factor, ampdu_density);
7877 break;
7878 case IEEE80211_AMPDU_TX_STOP_FLUSH:
7879 dev_info(dev, "%s: IEEE80211_AMPDU_TX_STOP_FLUSH\n", __func__);
7880 rtl8xxxu_set_ampdu_factor(priv, 0);
7881 rtl8xxxu_set_ampdu_min_space(priv, 0);
7882 break;
7883 case IEEE80211_AMPDU_TX_STOP_FLUSH_CONT:
7884 dev_info(dev, "%s: IEEE80211_AMPDU_TX_STOP_FLUSH_CONT\n",
7885 __func__);
7886 rtl8xxxu_set_ampdu_factor(priv, 0);
7887 rtl8xxxu_set_ampdu_min_space(priv, 0);
7888 break;
7889 case IEEE80211_AMPDU_RX_START:
7890 dev_info(dev, "%s: IEEE80211_AMPDU_RX_START\n", __func__);
7891 break;
7892 case IEEE80211_AMPDU_RX_STOP:
7893 dev_info(dev, "%s: IEEE80211_AMPDU_RX_STOP\n", __func__);
7894 break;
7895 default:
7896 break;
7897 }
7898 return 0;
7899}
7900
7901static int rtl8xxxu_start(struct ieee80211_hw *hw)
7902{
7903 struct rtl8xxxu_priv *priv = hw->priv;
7904 struct rtl8xxxu_rx_urb *rx_urb;
7905 struct rtl8xxxu_tx_urb *tx_urb;
7906 unsigned long flags;
7907 int ret, i;
7908
7909 ret = 0;
7910
7911 init_usb_anchor(&priv->rx_anchor);
7912 init_usb_anchor(&priv->tx_anchor);
7913 init_usb_anchor(&priv->int_anchor);
7914
Jes Sorensendb08de92016-02-29 17:05:17 -05007915 priv->fops->enable_rf(priv);
Jes Sorensen0e28b972016-02-29 17:04:13 -05007916 if (priv->usb_interrupts) {
7917 ret = rtl8xxxu_submit_int_urb(hw);
7918 if (ret)
7919 goto exit;
7920 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007921
7922 for (i = 0; i < RTL8XXXU_TX_URBS; i++) {
7923 tx_urb = kmalloc(sizeof(struct rtl8xxxu_tx_urb), GFP_KERNEL);
7924 if (!tx_urb) {
7925 if (!i)
7926 ret = -ENOMEM;
7927
7928 goto error_out;
7929 }
7930 usb_init_urb(&tx_urb->urb);
7931 INIT_LIST_HEAD(&tx_urb->list);
7932 tx_urb->hw = hw;
7933 list_add(&tx_urb->list, &priv->tx_urb_free_list);
7934 priv->tx_urb_free_count++;
7935 }
7936
7937 priv->tx_stopped = false;
7938
7939 spin_lock_irqsave(&priv->rx_urb_lock, flags);
7940 priv->shutdown = false;
7941 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
7942
7943 for (i = 0; i < RTL8XXXU_RX_URBS; i++) {
7944 rx_urb = kmalloc(sizeof(struct rtl8xxxu_rx_urb), GFP_KERNEL);
7945 if (!rx_urb) {
7946 if (!i)
7947 ret = -ENOMEM;
7948
7949 goto error_out;
7950 }
7951 usb_init_urb(&rx_urb->urb);
7952 INIT_LIST_HEAD(&rx_urb->list);
7953 rx_urb->hw = hw;
7954
7955 ret = rtl8xxxu_submit_rx_urb(priv, rx_urb);
7956 }
7957exit:
7958 /*
Bruno Randolfc85ea112016-02-03 13:39:55 -05007959 * Accept all data and mgmt frames
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007960 */
Bruno Randolfc85ea112016-02-03 13:39:55 -05007961 rtl8xxxu_write16(priv, REG_RXFLTMAP2, 0xffff);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007962 rtl8xxxu_write16(priv, REG_RXFLTMAP0, 0xffff);
7963
7964 rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, 0x6954341e);
7965
7966 return ret;
7967
7968error_out:
7969 rtl8xxxu_free_tx_resources(priv);
7970 /*
7971 * Disable all data and mgmt frames
7972 */
7973 rtl8xxxu_write16(priv, REG_RXFLTMAP2, 0x0000);
7974 rtl8xxxu_write16(priv, REG_RXFLTMAP0, 0x0000);
7975
7976 return ret;
7977}
7978
7979static void rtl8xxxu_stop(struct ieee80211_hw *hw)
7980{
7981 struct rtl8xxxu_priv *priv = hw->priv;
7982 unsigned long flags;
7983
7984 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
7985
7986 rtl8xxxu_write16(priv, REG_RXFLTMAP0, 0x0000);
7987 rtl8xxxu_write16(priv, REG_RXFLTMAP2, 0x0000);
7988
7989 spin_lock_irqsave(&priv->rx_urb_lock, flags);
7990 priv->shutdown = true;
7991 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
7992
7993 usb_kill_anchored_urbs(&priv->rx_anchor);
7994 usb_kill_anchored_urbs(&priv->tx_anchor);
Jes Sorensen0e28b972016-02-29 17:04:13 -05007995 if (priv->usb_interrupts)
7996 usb_kill_anchored_urbs(&priv->int_anchor);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007997
7998 rtl8723a_disable_rf(priv);
7999
8000 /*
8001 * Disable interrupts
8002 */
Jes Sorensen0e28b972016-02-29 17:04:13 -05008003 if (priv->usb_interrupts)
8004 rtl8xxxu_write32(priv, REG_USB_HIMR, 0);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008005
8006 rtl8xxxu_free_rx_resources(priv);
8007 rtl8xxxu_free_tx_resources(priv);
8008}
8009
8010static const struct ieee80211_ops rtl8xxxu_ops = {
8011 .tx = rtl8xxxu_tx,
8012 .add_interface = rtl8xxxu_add_interface,
8013 .remove_interface = rtl8xxxu_remove_interface,
8014 .config = rtl8xxxu_config,
8015 .conf_tx = rtl8xxxu_conf_tx,
8016 .bss_info_changed = rtl8xxxu_bss_info_changed,
8017 .configure_filter = rtl8xxxu_configure_filter,
8018 .set_rts_threshold = rtl8xxxu_set_rts_threshold,
8019 .start = rtl8xxxu_start,
8020 .stop = rtl8xxxu_stop,
8021 .sw_scan_start = rtl8xxxu_sw_scan_start,
8022 .sw_scan_complete = rtl8xxxu_sw_scan_complete,
8023 .set_key = rtl8xxxu_set_key,
8024 .ampdu_action = rtl8xxxu_ampdu_action,
8025};
8026
8027static int rtl8xxxu_parse_usb(struct rtl8xxxu_priv *priv,
8028 struct usb_interface *interface)
8029{
8030 struct usb_interface_descriptor *interface_desc;
8031 struct usb_host_interface *host_interface;
8032 struct usb_endpoint_descriptor *endpoint;
8033 struct device *dev = &priv->udev->dev;
8034 int i, j = 0, endpoints;
8035 u8 dir, xtype, num;
8036 int ret = 0;
8037
8038 host_interface = &interface->altsetting[0];
8039 interface_desc = &host_interface->desc;
8040 endpoints = interface_desc->bNumEndpoints;
8041
8042 for (i = 0; i < endpoints; i++) {
8043 endpoint = &host_interface->endpoint[i].desc;
8044
8045 dir = endpoint->bEndpointAddress & USB_ENDPOINT_DIR_MASK;
8046 num = usb_endpoint_num(endpoint);
8047 xtype = usb_endpoint_type(endpoint);
8048 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_USB)
8049 dev_dbg(dev,
8050 "%s: endpoint: dir %02x, # %02x, type %02x\n",
8051 __func__, dir, num, xtype);
8052 if (usb_endpoint_dir_in(endpoint) &&
8053 usb_endpoint_xfer_bulk(endpoint)) {
8054 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_USB)
8055 dev_dbg(dev, "%s: in endpoint num %i\n",
8056 __func__, num);
8057
8058 if (priv->pipe_in) {
8059 dev_warn(dev,
8060 "%s: Too many IN pipes\n", __func__);
8061 ret = -EINVAL;
8062 goto exit;
8063 }
8064
8065 priv->pipe_in = usb_rcvbulkpipe(priv->udev, num);
8066 }
8067
8068 if (usb_endpoint_dir_in(endpoint) &&
8069 usb_endpoint_xfer_int(endpoint)) {
8070 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_USB)
8071 dev_dbg(dev, "%s: interrupt endpoint num %i\n",
8072 __func__, num);
8073
8074 if (priv->pipe_interrupt) {
8075 dev_warn(dev, "%s: Too many INTERRUPT pipes\n",
8076 __func__);
8077 ret = -EINVAL;
8078 goto exit;
8079 }
8080
8081 priv->pipe_interrupt = usb_rcvintpipe(priv->udev, num);
8082 }
8083
8084 if (usb_endpoint_dir_out(endpoint) &&
8085 usb_endpoint_xfer_bulk(endpoint)) {
8086 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_USB)
8087 dev_dbg(dev, "%s: out endpoint num %i\n",
8088 __func__, num);
8089 if (j >= RTL8XXXU_OUT_ENDPOINTS) {
8090 dev_warn(dev,
8091 "%s: Too many OUT pipes\n", __func__);
8092 ret = -EINVAL;
8093 goto exit;
8094 }
8095 priv->out_ep[j++] = num;
8096 }
8097 }
8098exit:
8099 priv->nr_out_eps = j;
8100 return ret;
8101}
8102
8103static int rtl8xxxu_probe(struct usb_interface *interface,
8104 const struct usb_device_id *id)
8105{
8106 struct rtl8xxxu_priv *priv;
8107 struct ieee80211_hw *hw;
8108 struct usb_device *udev;
8109 struct ieee80211_supported_band *sband;
8110 int ret = 0;
8111 int untested = 1;
8112
8113 udev = usb_get_dev(interface_to_usbdev(interface));
8114
8115 switch (id->idVendor) {
8116 case USB_VENDOR_ID_REALTEK:
8117 switch(id->idProduct) {
8118 case 0x1724:
8119 case 0x8176:
8120 case 0x8178:
8121 case 0x817f:
8122 untested = 0;
8123 break;
8124 }
8125 break;
8126 case 0x7392:
8127 if (id->idProduct == 0x7811)
8128 untested = 0;
8129 break;
8130 default:
8131 break;
8132 }
8133
8134 if (untested) {
Jes Sorenseneaa4d142016-02-29 17:04:31 -05008135 rtl8xxxu_debug |= RTL8XXXU_DEBUG_EFUSE;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008136 dev_info(&udev->dev,
8137 "This Realtek USB WiFi dongle (0x%04x:0x%04x) is untested!\n",
8138 id->idVendor, id->idProduct);
8139 dev_info(&udev->dev,
8140 "Please report results to Jes.Sorensen@gmail.com\n");
8141 }
8142
8143 hw = ieee80211_alloc_hw(sizeof(struct rtl8xxxu_priv), &rtl8xxxu_ops);
8144 if (!hw) {
8145 ret = -ENOMEM;
8146 goto exit;
8147 }
8148
8149 priv = hw->priv;
8150 priv->hw = hw;
8151 priv->udev = udev;
8152 priv->fops = (struct rtl8xxxu_fileops *)id->driver_info;
8153 mutex_init(&priv->usb_buf_mutex);
8154 mutex_init(&priv->h2c_mutex);
8155 INIT_LIST_HEAD(&priv->tx_urb_free_list);
8156 spin_lock_init(&priv->tx_urb_lock);
8157 INIT_LIST_HEAD(&priv->rx_urb_pending_list);
8158 spin_lock_init(&priv->rx_urb_lock);
8159 INIT_WORK(&priv->rx_urb_wq, rtl8xxxu_rx_urb_work);
8160
8161 usb_set_intfdata(interface, hw);
8162
8163 ret = rtl8xxxu_parse_usb(priv, interface);
8164 if (ret)
8165 goto exit;
8166
8167 ret = rtl8xxxu_identify_chip(priv);
8168 if (ret) {
8169 dev_err(&udev->dev, "Fatal - failed to identify chip\n");
8170 goto exit;
8171 }
8172
8173 ret = rtl8xxxu_read_efuse(priv);
8174 if (ret) {
8175 dev_err(&udev->dev, "Fatal - failed to read EFuse\n");
8176 goto exit;
8177 }
8178
8179 ret = priv->fops->parse_efuse(priv);
8180 if (ret) {
8181 dev_err(&udev->dev, "Fatal - failed to parse EFuse\n");
8182 goto exit;
8183 }
8184
8185 rtl8xxxu_print_chipinfo(priv);
8186
8187 ret = priv->fops->load_firmware(priv);
8188 if (ret) {
8189 dev_err(&udev->dev, "Fatal - failed to load firmware\n");
8190 goto exit;
8191 }
8192
8193 ret = rtl8xxxu_init_device(hw);
8194
8195 hw->wiphy->max_scan_ssids = 1;
8196 hw->wiphy->max_scan_ie_len = IEEE80211_MAX_DATA_LEN;
8197 hw->wiphy->interface_modes = BIT(NL80211_IFTYPE_STATION);
8198 hw->queues = 4;
8199
8200 sband = &rtl8xxxu_supported_band;
8201 sband->ht_cap.ht_supported = true;
8202 sband->ht_cap.ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
8203 sband->ht_cap.ampdu_density = IEEE80211_HT_MPDU_DENSITY_16;
8204 sband->ht_cap.cap = IEEE80211_HT_CAP_SGI_20 | IEEE80211_HT_CAP_SGI_40;
8205 memset(&sband->ht_cap.mcs, 0, sizeof(sband->ht_cap.mcs));
8206 sband->ht_cap.mcs.rx_mask[0] = 0xff;
8207 sband->ht_cap.mcs.rx_mask[4] = 0x01;
8208 if (priv->rf_paths > 1) {
8209 sband->ht_cap.mcs.rx_mask[1] = 0xff;
8210 sband->ht_cap.cap |= IEEE80211_HT_CAP_SGI_40;
8211 }
8212 sband->ht_cap.mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
8213 /*
8214 * Some APs will negotiate HT20_40 in a noisy environment leading
8215 * to miserable performance. Rather than defaulting to this, only
8216 * enable it if explicitly requested at module load time.
8217 */
8218 if (rtl8xxxu_ht40_2g) {
8219 dev_info(&udev->dev, "Enabling HT_20_40 on the 2.4GHz band\n");
8220 sband->ht_cap.cap |= IEEE80211_HT_CAP_SUP_WIDTH_20_40;
8221 }
8222 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
8223
8224 hw->wiphy->rts_threshold = 2347;
8225
8226 SET_IEEE80211_DEV(priv->hw, &interface->dev);
8227 SET_IEEE80211_PERM_ADDR(hw, priv->mac_addr);
8228
Jes Sorensen179e1742016-02-29 17:05:27 -05008229 hw->extra_tx_headroom = priv->fops->tx_desc_size;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008230 ieee80211_hw_set(hw, SIGNAL_DBM);
8231 /*
8232 * The firmware handles rate control
8233 */
8234 ieee80211_hw_set(hw, HAS_RATE_CONTROL);
8235 ieee80211_hw_set(hw, AMPDU_AGGREGATION);
8236
8237 ret = ieee80211_register_hw(priv->hw);
8238 if (ret) {
8239 dev_err(&udev->dev, "%s: Failed to register: %i\n",
8240 __func__, ret);
8241 goto exit;
8242 }
8243
8244exit:
8245 if (ret < 0)
8246 usb_put_dev(udev);
8247 return ret;
8248}
8249
8250static void rtl8xxxu_disconnect(struct usb_interface *interface)
8251{
8252 struct rtl8xxxu_priv *priv;
8253 struct ieee80211_hw *hw;
8254
8255 hw = usb_get_intfdata(interface);
8256 priv = hw->priv;
8257
8258 rtl8xxxu_disable_device(hw);
8259 usb_set_intfdata(interface, NULL);
8260
8261 dev_info(&priv->udev->dev, "disconnecting\n");
8262
8263 ieee80211_unregister_hw(hw);
8264
8265 kfree(priv->fw_data);
8266 mutex_destroy(&priv->usb_buf_mutex);
8267 mutex_destroy(&priv->h2c_mutex);
8268
8269 usb_put_dev(priv->udev);
8270 ieee80211_free_hw(hw);
8271}
8272
8273static struct rtl8xxxu_fileops rtl8723au_fops = {
8274 .parse_efuse = rtl8723au_parse_efuse,
8275 .load_firmware = rtl8723au_load_firmware,
8276 .power_on = rtl8723au_power_on,
Jes Sorensen74b99be2016-02-29 17:04:04 -05008277 .llt_init = rtl8xxxu_init_llt_table,
Jes Sorensene1547c52016-02-29 17:04:35 -05008278 .phy_iq_calibrate = rtl8723au_phy_iq_calibrate,
Jes Sorensenc3f95062016-02-29 17:04:40 -05008279 .config_channel = rtl8723au_config_channel,
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008280 .parse_rx_desc = rtl8723au_parse_rx_desc,
Jes Sorensendb08de92016-02-29 17:05:17 -05008281 .enable_rf = rtl8723a_enable_rf,
Jes Sorensene796dab2016-02-29 17:05:19 -05008282 .set_tx_power = rtl8723a_set_tx_power,
Jes Sorensenf653e692016-02-29 17:05:38 -05008283 .update_rate_mask = rtl8723au_update_rate_mask,
Jes Sorensen7d794ea2016-02-29 17:05:39 -05008284 .report_connect = rtl8723au_report_connect,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008285 .writeN_block_size = 1024,
Jes Sorensened35d092016-02-29 17:04:19 -05008286 .mbox_ext_reg = REG_HMBOX_EXT_0,
8287 .mbox_ext_width = 2,
Jes Sorensen179e1742016-02-29 17:05:27 -05008288 .tx_desc_size = sizeof(struct rtl8723au_tx_desc),
Jes Sorensen8634af52016-02-29 17:04:33 -05008289 .adda_1t_init = 0x0b1b25a0,
8290 .adda_1t_path_on = 0x0bdb25a0,
8291 .adda_2t_path_on_a = 0x04db25a4,
8292 .adda_2t_path_on_b = 0x0b1b25a4,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008293};
8294
Jes Sorensen35a741f2016-02-29 17:04:10 -05008295static struct rtl8xxxu_fileops rtl8723bu_fops = {
Jes Sorensen3c836d62016-02-29 17:04:11 -05008296 .parse_efuse = rtl8723bu_parse_efuse,
Jes Sorensen35a741f2016-02-29 17:04:10 -05008297 .load_firmware = rtl8723bu_load_firmware,
Jes Sorensen42836db2016-02-29 17:04:52 -05008298 .power_on = rtl8723bu_power_on,
Jes Sorensen35a741f2016-02-29 17:04:10 -05008299 .llt_init = rtl8xxxu_auto_llt_table,
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05008300 .phy_init_antenna_selection = rtl8723bu_phy_init_antenna_selection,
Jes Sorensene1547c52016-02-29 17:04:35 -05008301 .phy_iq_calibrate = rtl8723bu_phy_iq_calibrate,
Jes Sorensenc3f95062016-02-29 17:04:40 -05008302 .config_channel = rtl8723bu_config_channel,
Jes Sorensenf37e9222016-02-29 17:04:41 -05008303 .init_bt = rtl8723bu_init_bt,
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008304 .parse_rx_desc = rtl8723bu_parse_rx_desc,
Jes Sorensen3e88ca42016-02-29 17:05:08 -05008305 .init_aggregation = rtl8723bu_init_aggregation,
Jes Sorensen9c79bf92016-02-29 17:05:10 -05008306 .init_statistics = rtl8723bu_init_statistics,
Jes Sorensendb08de92016-02-29 17:05:17 -05008307 .enable_rf = rtl8723b_enable_rf,
Jes Sorensene796dab2016-02-29 17:05:19 -05008308 .set_tx_power = rtl8723b_set_tx_power,
Jes Sorensenf653e692016-02-29 17:05:38 -05008309 .update_rate_mask = rtl8723bu_update_rate_mask,
Jes Sorensen7d794ea2016-02-29 17:05:39 -05008310 .report_connect = rtl8723bu_report_connect,
Jes Sorensenadfc0122016-02-29 17:04:12 -05008311 .writeN_block_size = 1024,
Jes Sorensened35d092016-02-29 17:04:19 -05008312 .mbox_ext_reg = REG_HMBOX_EXT0_8723B,
8313 .mbox_ext_width = 4,
Jes Sorensen179e1742016-02-29 17:05:27 -05008314 .tx_desc_size = sizeof(struct rtl8723bu_tx_desc),
Jes Sorensen0d698de2016-02-29 17:04:36 -05008315 .has_s0s1 = 1,
Jes Sorensen8634af52016-02-29 17:04:33 -05008316 .adda_1t_init = 0x01c00014,
8317 .adda_1t_path_on = 0x01c00014,
8318 .adda_2t_path_on_a = 0x01c00014,
8319 .adda_2t_path_on_b = 0x01c00014,
Jes Sorensen35a741f2016-02-29 17:04:10 -05008320};
8321
Kalle Valoc0963772015-10-25 18:24:38 +02008322#ifdef CONFIG_RTL8XXXU_UNTESTED
8323
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008324static struct rtl8xxxu_fileops rtl8192cu_fops = {
8325 .parse_efuse = rtl8192cu_parse_efuse,
8326 .load_firmware = rtl8192cu_load_firmware,
8327 .power_on = rtl8192cu_power_on,
Jes Sorensen74b99be2016-02-29 17:04:04 -05008328 .llt_init = rtl8xxxu_init_llt_table,
Jes Sorensene1547c52016-02-29 17:04:35 -05008329 .phy_iq_calibrate = rtl8723au_phy_iq_calibrate,
Jes Sorensenc3f95062016-02-29 17:04:40 -05008330 .config_channel = rtl8723au_config_channel,
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008331 .parse_rx_desc = rtl8723au_parse_rx_desc,
Jes Sorensendb08de92016-02-29 17:05:17 -05008332 .enable_rf = rtl8723a_enable_rf,
Jes Sorensene796dab2016-02-29 17:05:19 -05008333 .set_tx_power = rtl8723a_set_tx_power,
Jes Sorensenf653e692016-02-29 17:05:38 -05008334 .update_rate_mask = rtl8723au_update_rate_mask,
Jes Sorensen7d794ea2016-02-29 17:05:39 -05008335 .report_connect = rtl8723au_report_connect,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008336 .writeN_block_size = 128,
Jes Sorensened35d092016-02-29 17:04:19 -05008337 .mbox_ext_reg = REG_HMBOX_EXT_0,
8338 .mbox_ext_width = 2,
Jes Sorensen179e1742016-02-29 17:05:27 -05008339 .tx_desc_size = sizeof(struct rtl8723au_tx_desc),
Jes Sorensen8634af52016-02-29 17:04:33 -05008340 .adda_1t_init = 0x0b1b25a0,
8341 .adda_1t_path_on = 0x0bdb25a0,
8342 .adda_2t_path_on_a = 0x04db25a4,
8343 .adda_2t_path_on_b = 0x0b1b25a4,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008344};
8345
Kalle Valoc0963772015-10-25 18:24:38 +02008346#endif
8347
Jes Sorensen3307d842016-02-29 17:03:59 -05008348static struct rtl8xxxu_fileops rtl8192eu_fops = {
8349 .parse_efuse = rtl8192eu_parse_efuse,
8350 .load_firmware = rtl8192eu_load_firmware,
Jes Sorensenc05a9db2016-02-29 17:04:03 -05008351 .power_on = rtl8192eu_power_on,
Jes Sorensen74b99be2016-02-29 17:04:04 -05008352 .llt_init = rtl8xxxu_auto_llt_table,
Jes Sorensene1547c52016-02-29 17:04:35 -05008353 .phy_iq_calibrate = rtl8723bu_phy_iq_calibrate,
Jes Sorensenc3f95062016-02-29 17:04:40 -05008354 .config_channel = rtl8723bu_config_channel,
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008355 .parse_rx_desc = rtl8723bu_parse_rx_desc,
Jes Sorensendb08de92016-02-29 17:05:17 -05008356 .enable_rf = rtl8723b_enable_rf,
Jes Sorensene796dab2016-02-29 17:05:19 -05008357 .set_tx_power = rtl8723b_set_tx_power,
Jes Sorensenf653e692016-02-29 17:05:38 -05008358 .update_rate_mask = rtl8723au_update_rate_mask,
Jes Sorensen7d794ea2016-02-29 17:05:39 -05008359 .report_connect = rtl8723au_report_connect,
Jes Sorensenc05a9db2016-02-29 17:04:03 -05008360 .writeN_block_size = 128,
Jes Sorensened35d092016-02-29 17:04:19 -05008361 .mbox_ext_reg = REG_HMBOX_EXT0_8723B,
8362 .mbox_ext_width = 4,
Jes Sorensen179e1742016-02-29 17:05:27 -05008363 .tx_desc_size = sizeof(struct rtl8723au_tx_desc),
Jes Sorensen0d698de2016-02-29 17:04:36 -05008364 .has_s0s1 = 1,
Jes Sorensen8634af52016-02-29 17:04:33 -05008365 .adda_1t_init = 0x0fc01616,
8366 .adda_1t_path_on = 0x0fc01616,
8367 .adda_2t_path_on_a = 0x0fc01616,
8368 .adda_2t_path_on_b = 0x0fc01616,
Jes Sorensen3307d842016-02-29 17:03:59 -05008369};
8370
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008371static struct usb_device_id dev_table[] = {
8372{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8724, 0xff, 0xff, 0xff),
8373 .driver_info = (unsigned long)&rtl8723au_fops},
8374{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x1724, 0xff, 0xff, 0xff),
8375 .driver_info = (unsigned long)&rtl8723au_fops},
8376{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x0724, 0xff, 0xff, 0xff),
8377 .driver_info = (unsigned long)&rtl8723au_fops},
Jes Sorensen3307d842016-02-29 17:03:59 -05008378{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x818b, 0xff, 0xff, 0xff),
8379 .driver_info = (unsigned long)&rtl8192eu_fops},
Jes Sorensen35a741f2016-02-29 17:04:10 -05008380{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0xb720, 0xff, 0xff, 0xff),
8381 .driver_info = (unsigned long)&rtl8723bu_fops},
Kalle Valo033695b2015-10-23 20:27:58 +03008382#ifdef CONFIG_RTL8XXXU_UNTESTED
8383/* Still supported by rtlwifi */
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008384{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8176, 0xff, 0xff, 0xff),
8385 .driver_info = (unsigned long)&rtl8192cu_fops},
8386{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8178, 0xff, 0xff, 0xff),
8387 .driver_info = (unsigned long)&rtl8192cu_fops},
8388{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817f, 0xff, 0xff, 0xff),
8389 .driver_info = (unsigned long)&rtl8192cu_fops},
8390/* Tested by Larry Finger */
8391{USB_DEVICE_AND_INTERFACE_INFO(0x7392, 0x7811, 0xff, 0xff, 0xff),
8392 .driver_info = (unsigned long)&rtl8192cu_fops},
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008393/* Currently untested 8188 series devices */
8394{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8191, 0xff, 0xff, 0xff),
8395 .driver_info = (unsigned long)&rtl8192cu_fops},
8396{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8170, 0xff, 0xff, 0xff),
8397 .driver_info = (unsigned long)&rtl8192cu_fops},
8398{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8177, 0xff, 0xff, 0xff),
8399 .driver_info = (unsigned long)&rtl8192cu_fops},
8400{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817a, 0xff, 0xff, 0xff),
8401 .driver_info = (unsigned long)&rtl8192cu_fops},
8402{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817b, 0xff, 0xff, 0xff),
8403 .driver_info = (unsigned long)&rtl8192cu_fops},
8404{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817d, 0xff, 0xff, 0xff),
8405 .driver_info = (unsigned long)&rtl8192cu_fops},
8406{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817e, 0xff, 0xff, 0xff),
8407 .driver_info = (unsigned long)&rtl8192cu_fops},
8408{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x818a, 0xff, 0xff, 0xff),
8409 .driver_info = (unsigned long)&rtl8192cu_fops},
8410{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x317f, 0xff, 0xff, 0xff),
8411 .driver_info = (unsigned long)&rtl8192cu_fops},
8412{USB_DEVICE_AND_INTERFACE_INFO(0x1058, 0x0631, 0xff, 0xff, 0xff),
8413 .driver_info = (unsigned long)&rtl8192cu_fops},
8414{USB_DEVICE_AND_INTERFACE_INFO(0x04bb, 0x094c, 0xff, 0xff, 0xff),
8415 .driver_info = (unsigned long)&rtl8192cu_fops},
8416{USB_DEVICE_AND_INTERFACE_INFO(0x050d, 0x1102, 0xff, 0xff, 0xff),
8417 .driver_info = (unsigned long)&rtl8192cu_fops},
8418{USB_DEVICE_AND_INTERFACE_INFO(0x06f8, 0xe033, 0xff, 0xff, 0xff),
8419 .driver_info = (unsigned long)&rtl8192cu_fops},
8420{USB_DEVICE_AND_INTERFACE_INFO(0x07b8, 0x8189, 0xff, 0xff, 0xff),
8421 .driver_info = (unsigned long)&rtl8192cu_fops},
8422{USB_DEVICE_AND_INTERFACE_INFO(0x0846, 0x9041, 0xff, 0xff, 0xff),
8423 .driver_info = (unsigned long)&rtl8192cu_fops},
8424{USB_DEVICE_AND_INTERFACE_INFO(0x0b05, 0x17ba, 0xff, 0xff, 0xff),
8425 .driver_info = (unsigned long)&rtl8192cu_fops},
8426{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x1e1e, 0xff, 0xff, 0xff),
8427 .driver_info = (unsigned long)&rtl8192cu_fops},
8428{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x5088, 0xff, 0xff, 0xff),
8429 .driver_info = (unsigned long)&rtl8192cu_fops},
8430{USB_DEVICE_AND_INTERFACE_INFO(0x0df6, 0x0052, 0xff, 0xff, 0xff),
8431 .driver_info = (unsigned long)&rtl8192cu_fops},
8432{USB_DEVICE_AND_INTERFACE_INFO(0x0df6, 0x005c, 0xff, 0xff, 0xff),
8433 .driver_info = (unsigned long)&rtl8192cu_fops},
8434{USB_DEVICE_AND_INTERFACE_INFO(0x0eb0, 0x9071, 0xff, 0xff, 0xff),
8435 .driver_info = (unsigned long)&rtl8192cu_fops},
8436{USB_DEVICE_AND_INTERFACE_INFO(0x103c, 0x1629, 0xff, 0xff, 0xff),
8437 .driver_info = (unsigned long)&rtl8192cu_fops},
8438{USB_DEVICE_AND_INTERFACE_INFO(0x13d3, 0x3357, 0xff, 0xff, 0xff),
8439 .driver_info = (unsigned long)&rtl8192cu_fops},
8440{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x3308, 0xff, 0xff, 0xff),
8441 .driver_info = (unsigned long)&rtl8192cu_fops},
8442{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x330b, 0xff, 0xff, 0xff),
8443 .driver_info = (unsigned long)&rtl8192cu_fops},
8444{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0x4902, 0xff, 0xff, 0xff),
8445 .driver_info = (unsigned long)&rtl8192cu_fops},
8446{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0xab2a, 0xff, 0xff, 0xff),
8447 .driver_info = (unsigned long)&rtl8192cu_fops},
8448{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0xab2e, 0xff, 0xff, 0xff),
8449 .driver_info = (unsigned long)&rtl8192cu_fops},
8450{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0xed17, 0xff, 0xff, 0xff),
8451 .driver_info = (unsigned long)&rtl8192cu_fops},
8452{USB_DEVICE_AND_INTERFACE_INFO(0x20f4, 0x648b, 0xff, 0xff, 0xff),
8453 .driver_info = (unsigned long)&rtl8192cu_fops},
8454{USB_DEVICE_AND_INTERFACE_INFO(0x4855, 0x0090, 0xff, 0xff, 0xff),
8455 .driver_info = (unsigned long)&rtl8192cu_fops},
8456{USB_DEVICE_AND_INTERFACE_INFO(0x4856, 0x0091, 0xff, 0xff, 0xff),
8457 .driver_info = (unsigned long)&rtl8192cu_fops},
8458{USB_DEVICE_AND_INTERFACE_INFO(0xcdab, 0x8010, 0xff, 0xff, 0xff),
8459 .driver_info = (unsigned long)&rtl8192cu_fops},
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008460{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaff7, 0xff, 0xff, 0xff),
8461 .driver_info = (unsigned long)&rtl8192cu_fops},
8462{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaff9, 0xff, 0xff, 0xff),
8463 .driver_info = (unsigned long)&rtl8192cu_fops},
8464{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaffa, 0xff, 0xff, 0xff),
8465 .driver_info = (unsigned long)&rtl8192cu_fops},
8466{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaff8, 0xff, 0xff, 0xff),
8467 .driver_info = (unsigned long)&rtl8192cu_fops},
8468{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaffb, 0xff, 0xff, 0xff),
8469 .driver_info = (unsigned long)&rtl8192cu_fops},
8470{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaffc, 0xff, 0xff, 0xff),
8471 .driver_info = (unsigned long)&rtl8192cu_fops},
8472{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0x1201, 0xff, 0xff, 0xff),
8473 .driver_info = (unsigned long)&rtl8192cu_fops},
8474/* Currently untested 8192 series devices */
8475{USB_DEVICE_AND_INTERFACE_INFO(0x04bb, 0x0950, 0xff, 0xff, 0xff),
8476 .driver_info = (unsigned long)&rtl8192cu_fops},
8477{USB_DEVICE_AND_INTERFACE_INFO(0x050d, 0x1004, 0xff, 0xff, 0xff),
8478 .driver_info = (unsigned long)&rtl8192cu_fops},
8479{USB_DEVICE_AND_INTERFACE_INFO(0x050d, 0x2102, 0xff, 0xff, 0xff),
8480 .driver_info = (unsigned long)&rtl8192cu_fops},
8481{USB_DEVICE_AND_INTERFACE_INFO(0x050d, 0x2103, 0xff, 0xff, 0xff),
8482 .driver_info = (unsigned long)&rtl8192cu_fops},
8483{USB_DEVICE_AND_INTERFACE_INFO(0x0586, 0x341f, 0xff, 0xff, 0xff),
8484 .driver_info = (unsigned long)&rtl8192cu_fops},
8485{USB_DEVICE_AND_INTERFACE_INFO(0x06f8, 0xe035, 0xff, 0xff, 0xff),
8486 .driver_info = (unsigned long)&rtl8192cu_fops},
8487{USB_DEVICE_AND_INTERFACE_INFO(0x0b05, 0x17ab, 0xff, 0xff, 0xff),
8488 .driver_info = (unsigned long)&rtl8192cu_fops},
8489{USB_DEVICE_AND_INTERFACE_INFO(0x0df6, 0x0061, 0xff, 0xff, 0xff),
8490 .driver_info = (unsigned long)&rtl8192cu_fops},
8491{USB_DEVICE_AND_INTERFACE_INFO(0x0df6, 0x0070, 0xff, 0xff, 0xff),
8492 .driver_info = (unsigned long)&rtl8192cu_fops},
8493{USB_DEVICE_AND_INTERFACE_INFO(0x0789, 0x016d, 0xff, 0xff, 0xff),
8494 .driver_info = (unsigned long)&rtl8192cu_fops},
8495{USB_DEVICE_AND_INTERFACE_INFO(0x07aa, 0x0056, 0xff, 0xff, 0xff),
8496 .driver_info = (unsigned long)&rtl8192cu_fops},
8497{USB_DEVICE_AND_INTERFACE_INFO(0x07b8, 0x8178, 0xff, 0xff, 0xff),
8498 .driver_info = (unsigned long)&rtl8192cu_fops},
8499{USB_DEVICE_AND_INTERFACE_INFO(0x0846, 0x9021, 0xff, 0xff, 0xff),
8500 .driver_info = (unsigned long)&rtl8192cu_fops},
8501{USB_DEVICE_AND_INTERFACE_INFO(0x0846, 0xf001, 0xff, 0xff, 0xff),
8502 .driver_info = (unsigned long)&rtl8192cu_fops},
8503{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x2e2e, 0xff, 0xff, 0xff),
8504 .driver_info = (unsigned long)&rtl8192cu_fops},
8505{USB_DEVICE_AND_INTERFACE_INFO(0x0e66, 0x0019, 0xff, 0xff, 0xff),
8506 .driver_info = (unsigned long)&rtl8192cu_fops},
8507{USB_DEVICE_AND_INTERFACE_INFO(0x0e66, 0x0020, 0xff, 0xff, 0xff),
8508 .driver_info = (unsigned long)&rtl8192cu_fops},
8509{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x3307, 0xff, 0xff, 0xff),
8510 .driver_info = (unsigned long)&rtl8192cu_fops},
8511{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x3309, 0xff, 0xff, 0xff),
8512 .driver_info = (unsigned long)&rtl8192cu_fops},
8513{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x330a, 0xff, 0xff, 0xff),
8514 .driver_info = (unsigned long)&rtl8192cu_fops},
8515{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0xab2b, 0xff, 0xff, 0xff),
8516 .driver_info = (unsigned long)&rtl8192cu_fops},
8517{USB_DEVICE_AND_INTERFACE_INFO(0x20f4, 0x624d, 0xff, 0xff, 0xff),
8518 .driver_info = (unsigned long)&rtl8192cu_fops},
8519{USB_DEVICE_AND_INTERFACE_INFO(0x2357, 0x0100, 0xff, 0xff, 0xff),
8520 .driver_info = (unsigned long)&rtl8192cu_fops},
8521{USB_DEVICE_AND_INTERFACE_INFO(0x4855, 0x0091, 0xff, 0xff, 0xff),
8522 .driver_info = (unsigned long)&rtl8192cu_fops},
8523{USB_DEVICE_AND_INTERFACE_INFO(0x7392, 0x7822, 0xff, 0xff, 0xff),
8524 .driver_info = (unsigned long)&rtl8192cu_fops},
8525#endif
8526{ }
8527};
8528
8529static struct usb_driver rtl8xxxu_driver = {
8530 .name = DRIVER_NAME,
8531 .probe = rtl8xxxu_probe,
8532 .disconnect = rtl8xxxu_disconnect,
8533 .id_table = dev_table,
8534 .disable_hub_initiated_lpm = 1,
8535};
8536
8537static int __init rtl8xxxu_module_init(void)
8538{
8539 int res;
8540
8541 res = usb_register(&rtl8xxxu_driver);
8542 if (res < 0)
8543 pr_err(DRIVER_NAME ": usb_register() failed (%i)\n", res);
8544
8545 return res;
8546}
8547
8548static void __exit rtl8xxxu_module_exit(void)
8549{
8550 usb_deregister(&rtl8xxxu_driver);
8551}
8552
8553
8554MODULE_DEVICE_TABLE(usb, dev_table);
8555
8556module_init(rtl8xxxu_module_init);
8557module_exit(rtl8xxxu_module_exit);