blob: e879fe28a99bf5a908172dd6207bbf6b2f2a409e [file] [log] [blame]
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001/*
2 * RTL8XXXU mac80211 USB driver
3 *
4 * Copyright (c) 2014 - 2015 Jes Sorensen <Jes.Sorensen@redhat.com>
5 *
6 * Portions, notably calibration code:
7 * Copyright(c) 2007 - 2011 Realtek Corporation. All rights reserved.
8 *
9 * This driver was written as a replacement for the vendor provided
10 * rtl8723au driver. As the Realtek 8xxx chips are very similar in
11 * their programming interface, I have started adding support for
12 * additional 8xxx chips like the 8192cu, 8188cus, etc.
13 *
14 * This program is free software; you can redistribute it and/or modify it
15 * under the terms of version 2 of the GNU General Public License as
16 * published by the Free Software Foundation.
17 *
18 * This program is distributed in the hope that it will be useful, but WITHOUT
19 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
20 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
21 * more details.
22 */
23
24#include <linux/init.h>
25#include <linux/kernel.h>
26#include <linux/sched.h>
27#include <linux/errno.h>
28#include <linux/slab.h>
29#include <linux/module.h>
30#include <linux/spinlock.h>
31#include <linux/list.h>
32#include <linux/usb.h>
33#include <linux/netdevice.h>
34#include <linux/etherdevice.h>
35#include <linux/ethtool.h>
36#include <linux/wireless.h>
37#include <linux/firmware.h>
38#include <linux/moduleparam.h>
39#include <net/mac80211.h>
40#include "rtl8xxxu.h"
41#include "rtl8xxxu_regs.h"
42
43#define DRIVER_NAME "rtl8xxxu"
44
Jes Sorensen3307d842016-02-29 17:03:59 -050045static int rtl8xxxu_debug = RTL8XXXU_DEBUG_EFUSE;
Jes Sorensen26f1fad2015-10-14 20:44:51 -040046static bool rtl8xxxu_ht40_2g;
47
48MODULE_AUTHOR("Jes Sorensen <Jes.Sorensen@redhat.com>");
49MODULE_DESCRIPTION("RTL8XXXu USB mac80211 Wireless LAN Driver");
50MODULE_LICENSE("GPL");
51MODULE_FIRMWARE("rtlwifi/rtl8723aufw_A.bin");
52MODULE_FIRMWARE("rtlwifi/rtl8723aufw_B.bin");
53MODULE_FIRMWARE("rtlwifi/rtl8723aufw_B_NoBT.bin");
54MODULE_FIRMWARE("rtlwifi/rtl8192cufw_A.bin");
55MODULE_FIRMWARE("rtlwifi/rtl8192cufw_B.bin");
56MODULE_FIRMWARE("rtlwifi/rtl8192cufw_TMSC.bin");
Jes Sorensenb001e082016-02-29 17:04:02 -050057MODULE_FIRMWARE("rtlwifi/rtl8192eu_nic.bin");
Jes Sorensen35a741f2016-02-29 17:04:10 -050058MODULE_FIRMWARE("rtlwifi/rtl8723bu_nic.bin");
59MODULE_FIRMWARE("rtlwifi/rtl8723bu_bt.bin");
Jes Sorensen26f1fad2015-10-14 20:44:51 -040060
61module_param_named(debug, rtl8xxxu_debug, int, 0600);
62MODULE_PARM_DESC(debug, "Set debug mask");
63module_param_named(ht40_2g, rtl8xxxu_ht40_2g, bool, 0600);
64MODULE_PARM_DESC(ht40_2g, "Enable HT40 support on the 2.4GHz band");
65
66#define USB_VENDOR_ID_REALTEK 0x0bda
67/* Minimum IEEE80211_MAX_FRAME_LEN */
68#define RTL_RX_BUFFER_SIZE IEEE80211_MAX_FRAME_LEN
69#define RTL8XXXU_RX_URBS 32
70#define RTL8XXXU_RX_URB_PENDING_WATER 8
71#define RTL8XXXU_TX_URBS 64
72#define RTL8XXXU_TX_URB_LOW_WATER 25
73#define RTL8XXXU_TX_URB_HIGH_WATER 32
74
75static int rtl8xxxu_submit_rx_urb(struct rtl8xxxu_priv *priv,
76 struct rtl8xxxu_rx_urb *rx_urb);
77
78static struct ieee80211_rate rtl8xxxu_rates[] = {
79 { .bitrate = 10, .hw_value = DESC_RATE_1M, .flags = 0 },
80 { .bitrate = 20, .hw_value = DESC_RATE_2M, .flags = 0 },
81 { .bitrate = 55, .hw_value = DESC_RATE_5_5M, .flags = 0 },
82 { .bitrate = 110, .hw_value = DESC_RATE_11M, .flags = 0 },
83 { .bitrate = 60, .hw_value = DESC_RATE_6M, .flags = 0 },
84 { .bitrate = 90, .hw_value = DESC_RATE_9M, .flags = 0 },
85 { .bitrate = 120, .hw_value = DESC_RATE_12M, .flags = 0 },
86 { .bitrate = 180, .hw_value = DESC_RATE_18M, .flags = 0 },
87 { .bitrate = 240, .hw_value = DESC_RATE_24M, .flags = 0 },
88 { .bitrate = 360, .hw_value = DESC_RATE_36M, .flags = 0 },
89 { .bitrate = 480, .hw_value = DESC_RATE_48M, .flags = 0 },
90 { .bitrate = 540, .hw_value = DESC_RATE_54M, .flags = 0 },
91};
92
93static struct ieee80211_channel rtl8xxxu_channels_2g[] = {
94 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2412,
95 .hw_value = 1, .max_power = 30 },
96 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2417,
97 .hw_value = 2, .max_power = 30 },
98 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2422,
99 .hw_value = 3, .max_power = 30 },
100 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2427,
101 .hw_value = 4, .max_power = 30 },
102 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2432,
103 .hw_value = 5, .max_power = 30 },
104 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2437,
105 .hw_value = 6, .max_power = 30 },
106 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2442,
107 .hw_value = 7, .max_power = 30 },
108 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2447,
109 .hw_value = 8, .max_power = 30 },
110 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2452,
111 .hw_value = 9, .max_power = 30 },
112 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2457,
113 .hw_value = 10, .max_power = 30 },
114 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2462,
115 .hw_value = 11, .max_power = 30 },
116 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2467,
117 .hw_value = 12, .max_power = 30 },
118 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2472,
119 .hw_value = 13, .max_power = 30 },
120 { .band = IEEE80211_BAND_2GHZ, .center_freq = 2484,
121 .hw_value = 14, .max_power = 30 }
122};
123
124static struct ieee80211_supported_band rtl8xxxu_supported_band = {
125 .channels = rtl8xxxu_channels_2g,
126 .n_channels = ARRAY_SIZE(rtl8xxxu_channels_2g),
127 .bitrates = rtl8xxxu_rates,
128 .n_bitrates = ARRAY_SIZE(rtl8xxxu_rates),
129};
130
131static struct rtl8xxxu_reg8val rtl8723a_mac_init_table[] = {
132 {0x420, 0x80}, {0x423, 0x00}, {0x430, 0x00}, {0x431, 0x00},
133 {0x432, 0x00}, {0x433, 0x01}, {0x434, 0x04}, {0x435, 0x05},
134 {0x436, 0x06}, {0x437, 0x07}, {0x438, 0x00}, {0x439, 0x00},
135 {0x43a, 0x00}, {0x43b, 0x01}, {0x43c, 0x04}, {0x43d, 0x05},
136 {0x43e, 0x06}, {0x43f, 0x07}, {0x440, 0x5d}, {0x441, 0x01},
137 {0x442, 0x00}, {0x444, 0x15}, {0x445, 0xf0}, {0x446, 0x0f},
138 {0x447, 0x00}, {0x458, 0x41}, {0x459, 0xa8}, {0x45a, 0x72},
139 {0x45b, 0xb9}, {0x460, 0x66}, {0x461, 0x66}, {0x462, 0x08},
140 {0x463, 0x03}, {0x4c8, 0xff}, {0x4c9, 0x08}, {0x4cc, 0xff},
141 {0x4cd, 0xff}, {0x4ce, 0x01}, {0x500, 0x26}, {0x501, 0xa2},
142 {0x502, 0x2f}, {0x503, 0x00}, {0x504, 0x28}, {0x505, 0xa3},
143 {0x506, 0x5e}, {0x507, 0x00}, {0x508, 0x2b}, {0x509, 0xa4},
144 {0x50a, 0x5e}, {0x50b, 0x00}, {0x50c, 0x4f}, {0x50d, 0xa4},
145 {0x50e, 0x00}, {0x50f, 0x00}, {0x512, 0x1c}, {0x514, 0x0a},
146 {0x515, 0x10}, {0x516, 0x0a}, {0x517, 0x10}, {0x51a, 0x16},
147 {0x524, 0x0f}, {0x525, 0x4f}, {0x546, 0x40}, {0x547, 0x00},
148 {0x550, 0x10}, {0x551, 0x10}, {0x559, 0x02}, {0x55a, 0x02},
149 {0x55d, 0xff}, {0x605, 0x30}, {0x608, 0x0e}, {0x609, 0x2a},
150 {0x652, 0x20}, {0x63c, 0x0a}, {0x63d, 0x0a}, {0x63e, 0x0e},
151 {0x63f, 0x0e}, {0x66e, 0x05}, {0x700, 0x21}, {0x701, 0x43},
152 {0x702, 0x65}, {0x703, 0x87}, {0x708, 0x21}, {0x709, 0x43},
153 {0x70a, 0x65}, {0x70b, 0x87}, {0xffff, 0xff},
154};
155
Jes Sorensenb7dd8ff2016-02-29 17:04:17 -0500156static struct rtl8xxxu_reg8val rtl8723b_mac_init_table[] = {
157 {0x02f, 0x30}, {0x035, 0x00}, {0x039, 0x08}, {0x04e, 0xe0},
158 {0x064, 0x00}, {0x067, 0x20}, {0x428, 0x0a}, {0x429, 0x10},
159 {0x430, 0x00}, {0x431, 0x00},
160 {0x432, 0x00}, {0x433, 0x01}, {0x434, 0x04}, {0x435, 0x05},
161 {0x436, 0x07}, {0x437, 0x08}, {0x43c, 0x04}, {0x43d, 0x05},
162 {0x43e, 0x07}, {0x43f, 0x08}, {0x440, 0x5d}, {0x441, 0x01},
163 {0x442, 0x00}, {0x444, 0x10}, {0x445, 0x00}, {0x446, 0x00},
164 {0x447, 0x00}, {0x448, 0x00}, {0x449, 0xf0}, {0x44a, 0x0f},
165 {0x44b, 0x3e}, {0x44c, 0x10}, {0x44d, 0x00}, {0x44e, 0x00},
166 {0x44f, 0x00}, {0x450, 0x00}, {0x451, 0xf0}, {0x452, 0x0f},
167 {0x453, 0x00}, {0x456, 0x5e}, {0x460, 0x66}, {0x461, 0x66},
168 {0x4c8, 0xff}, {0x4c9, 0x08}, {0x4cc, 0xff},
169 {0x4cd, 0xff}, {0x4ce, 0x01}, {0x500, 0x26}, {0x501, 0xa2},
170 {0x502, 0x2f}, {0x503, 0x00}, {0x504, 0x28}, {0x505, 0xa3},
171 {0x506, 0x5e}, {0x507, 0x00}, {0x508, 0x2b}, {0x509, 0xa4},
172 {0x50a, 0x5e}, {0x50b, 0x00}, {0x50c, 0x4f}, {0x50d, 0xa4},
173 {0x50e, 0x00}, {0x50f, 0x00}, {0x512, 0x1c}, {0x514, 0x0a},
174 {0x516, 0x0a}, {0x525, 0x4f},
175 {0x550, 0x10}, {0x551, 0x10}, {0x559, 0x02}, {0x55c, 0x50},
176 {0x55d, 0xff}, {0x605, 0x30}, {0x608, 0x0e}, {0x609, 0x2a},
177 {0x620, 0xff}, {0x621, 0xff}, {0x622, 0xff}, {0x623, 0xff},
178 {0x624, 0xff}, {0x625, 0xff}, {0x626, 0xff}, {0x627, 0xff},
179 {0x638, 0x50}, {0x63c, 0x0a}, {0x63d, 0x0a}, {0x63e, 0x0e},
180 {0x63f, 0x0e}, {0x640, 0x40}, {0x642, 0x40}, {0x643, 0x00},
181 {0x652, 0xc8}, {0x66e, 0x05}, {0x700, 0x21}, {0x701, 0x43},
182 {0x702, 0x65}, {0x703, 0x87}, {0x708, 0x21}, {0x709, 0x43},
183 {0x70a, 0x65}, {0x70b, 0x87}, {0x765, 0x18}, {0x76e, 0x04},
184 {0xffff, 0xff},
185};
186
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400187static struct rtl8xxxu_reg32val rtl8723a_phy_1t_init_table[] = {
188 {0x800, 0x80040000}, {0x804, 0x00000003},
189 {0x808, 0x0000fc00}, {0x80c, 0x0000000a},
190 {0x810, 0x10001331}, {0x814, 0x020c3d10},
191 {0x818, 0x02200385}, {0x81c, 0x00000000},
192 {0x820, 0x01000100}, {0x824, 0x00390004},
193 {0x828, 0x00000000}, {0x82c, 0x00000000},
194 {0x830, 0x00000000}, {0x834, 0x00000000},
195 {0x838, 0x00000000}, {0x83c, 0x00000000},
196 {0x840, 0x00010000}, {0x844, 0x00000000},
197 {0x848, 0x00000000}, {0x84c, 0x00000000},
198 {0x850, 0x00000000}, {0x854, 0x00000000},
199 {0x858, 0x569a569a}, {0x85c, 0x001b25a4},
200 {0x860, 0x66f60110}, {0x864, 0x061f0130},
201 {0x868, 0x00000000}, {0x86c, 0x32323200},
202 {0x870, 0x07000760}, {0x874, 0x22004000},
203 {0x878, 0x00000808}, {0x87c, 0x00000000},
204 {0x880, 0xc0083070}, {0x884, 0x000004d5},
205 {0x888, 0x00000000}, {0x88c, 0xccc000c0},
206 {0x890, 0x00000800}, {0x894, 0xfffffffe},
207 {0x898, 0x40302010}, {0x89c, 0x00706050},
208 {0x900, 0x00000000}, {0x904, 0x00000023},
209 {0x908, 0x00000000}, {0x90c, 0x81121111},
210 {0xa00, 0x00d047c8}, {0xa04, 0x80ff000c},
211 {0xa08, 0x8c838300}, {0xa0c, 0x2e68120f},
212 {0xa10, 0x9500bb78}, {0xa14, 0x11144028},
213 {0xa18, 0x00881117}, {0xa1c, 0x89140f00},
214 {0xa20, 0x1a1b0000}, {0xa24, 0x090e1317},
215 {0xa28, 0x00000204}, {0xa2c, 0x00d30000},
216 {0xa70, 0x101fbf00}, {0xa74, 0x00000007},
217 {0xa78, 0x00000900},
218 {0xc00, 0x48071d40}, {0xc04, 0x03a05611},
219 {0xc08, 0x000000e4}, {0xc0c, 0x6c6c6c6c},
220 {0xc10, 0x08800000}, {0xc14, 0x40000100},
221 {0xc18, 0x08800000}, {0xc1c, 0x40000100},
222 {0xc20, 0x00000000}, {0xc24, 0x00000000},
223 {0xc28, 0x00000000}, {0xc2c, 0x00000000},
224 {0xc30, 0x69e9ac44}, {0xc34, 0x469652af},
225 {0xc38, 0x49795994}, {0xc3c, 0x0a97971c},
226 {0xc40, 0x1f7c403f}, {0xc44, 0x000100b7},
227 {0xc48, 0xec020107}, {0xc4c, 0x007f037f},
228 {0xc50, 0x69543420}, {0xc54, 0x43bc0094},
229 {0xc58, 0x69543420}, {0xc5c, 0x433c0094},
230 {0xc60, 0x00000000}, {0xc64, 0x7112848b},
231 {0xc68, 0x47c00bff}, {0xc6c, 0x00000036},
232 {0xc70, 0x2c7f000d}, {0xc74, 0x018610db},
233 {0xc78, 0x0000001f}, {0xc7c, 0x00b91612},
234 {0xc80, 0x40000100}, {0xc84, 0x20f60000},
235 {0xc88, 0x40000100}, {0xc8c, 0x20200000},
236 {0xc90, 0x00121820}, {0xc94, 0x00000000},
237 {0xc98, 0x00121820}, {0xc9c, 0x00007f7f},
238 {0xca0, 0x00000000}, {0xca4, 0x00000080},
239 {0xca8, 0x00000000}, {0xcac, 0x00000000},
240 {0xcb0, 0x00000000}, {0xcb4, 0x00000000},
241 {0xcb8, 0x00000000}, {0xcbc, 0x28000000},
242 {0xcc0, 0x00000000}, {0xcc4, 0x00000000},
243 {0xcc8, 0x00000000}, {0xccc, 0x00000000},
244 {0xcd0, 0x00000000}, {0xcd4, 0x00000000},
245 {0xcd8, 0x64b22427}, {0xcdc, 0x00766932},
246 {0xce0, 0x00222222}, {0xce4, 0x00000000},
247 {0xce8, 0x37644302}, {0xcec, 0x2f97d40c},
248 {0xd00, 0x00080740}, {0xd04, 0x00020401},
249 {0xd08, 0x0000907f}, {0xd0c, 0x20010201},
250 {0xd10, 0xa0633333}, {0xd14, 0x3333bc43},
251 {0xd18, 0x7a8f5b6b}, {0xd2c, 0xcc979975},
252 {0xd30, 0x00000000}, {0xd34, 0x80608000},
253 {0xd38, 0x00000000}, {0xd3c, 0x00027293},
254 {0xd40, 0x00000000}, {0xd44, 0x00000000},
255 {0xd48, 0x00000000}, {0xd4c, 0x00000000},
256 {0xd50, 0x6437140a}, {0xd54, 0x00000000},
257 {0xd58, 0x00000000}, {0xd5c, 0x30032064},
258 {0xd60, 0x4653de68}, {0xd64, 0x04518a3c},
259 {0xd68, 0x00002101}, {0xd6c, 0x2a201c16},
260 {0xd70, 0x1812362e}, {0xd74, 0x322c2220},
261 {0xd78, 0x000e3c24}, {0xe00, 0x2a2a2a2a},
262 {0xe04, 0x2a2a2a2a}, {0xe08, 0x03902a2a},
263 {0xe10, 0x2a2a2a2a}, {0xe14, 0x2a2a2a2a},
264 {0xe18, 0x2a2a2a2a}, {0xe1c, 0x2a2a2a2a},
265 {0xe28, 0x00000000}, {0xe30, 0x1000dc1f},
266 {0xe34, 0x10008c1f}, {0xe38, 0x02140102},
267 {0xe3c, 0x681604c2}, {0xe40, 0x01007c00},
268 {0xe44, 0x01004800}, {0xe48, 0xfb000000},
269 {0xe4c, 0x000028d1}, {0xe50, 0x1000dc1f},
270 {0xe54, 0x10008c1f}, {0xe58, 0x02140102},
271 {0xe5c, 0x28160d05}, {0xe60, 0x00000008},
272 {0xe68, 0x001b25a4}, {0xe6c, 0x631b25a0},
273 {0xe70, 0x631b25a0}, {0xe74, 0x081b25a0},
274 {0xe78, 0x081b25a0}, {0xe7c, 0x081b25a0},
275 {0xe80, 0x081b25a0}, {0xe84, 0x631b25a0},
276 {0xe88, 0x081b25a0}, {0xe8c, 0x631b25a0},
277 {0xed0, 0x631b25a0}, {0xed4, 0x631b25a0},
278 {0xed8, 0x631b25a0}, {0xedc, 0x001b25a0},
279 {0xee0, 0x001b25a0}, {0xeec, 0x6b1b25a0},
280 {0xf14, 0x00000003}, {0xf4c, 0x00000000},
281 {0xf00, 0x00000300},
282 {0xffff, 0xffffffff},
283};
284
Jes Sorensen36c32582016-02-29 17:04:14 -0500285static struct rtl8xxxu_reg32val rtl8723b_phy_1t_init_table[] = {
286 {0x800, 0x80040000}, {0x804, 0x00000003},
287 {0x808, 0x0000fc00}, {0x80c, 0x0000000a},
288 {0x810, 0x10001331}, {0x814, 0x020c3d10},
289 {0x818, 0x02200385}, {0x81c, 0x00000000},
290 {0x820, 0x01000100}, {0x824, 0x00190204},
291 {0x828, 0x00000000}, {0x82c, 0x00000000},
292 {0x830, 0x00000000}, {0x834, 0x00000000},
293 {0x838, 0x00000000}, {0x83c, 0x00000000},
294 {0x840, 0x00010000}, {0x844, 0x00000000},
295 {0x848, 0x00000000}, {0x84c, 0x00000000},
296 {0x850, 0x00000000}, {0x854, 0x00000000},
297 {0x858, 0x569a11a9}, {0x85c, 0x01000014},
298 {0x860, 0x66f60110}, {0x864, 0x061f0649},
299 {0x868, 0x00000000}, {0x86c, 0x27272700},
300 {0x870, 0x07000760}, {0x874, 0x25004000},
301 {0x878, 0x00000808}, {0x87c, 0x00000000},
302 {0x880, 0xb0000c1c}, {0x884, 0x00000001},
303 {0x888, 0x00000000}, {0x88c, 0xccc000c0},
304 {0x890, 0x00000800}, {0x894, 0xfffffffe},
305 {0x898, 0x40302010}, {0x89c, 0x00706050},
306 {0x900, 0x00000000}, {0x904, 0x00000023},
307 {0x908, 0x00000000}, {0x90c, 0x81121111},
308 {0x910, 0x00000002}, {0x914, 0x00000201},
309 {0xa00, 0x00d047c8}, {0xa04, 0x80ff800c},
310 {0xa08, 0x8c838300}, {0xa0c, 0x2e7f120f},
311 {0xa10, 0x9500bb78}, {0xa14, 0x1114d028},
312 {0xa18, 0x00881117}, {0xa1c, 0x89140f00},
313 {0xa20, 0x1a1b0000}, {0xa24, 0x090e1317},
314 {0xa28, 0x00000204}, {0xa2c, 0x00d30000},
315 {0xa70, 0x101fbf00}, {0xa74, 0x00000007},
316 {0xa78, 0x00000900}, {0xa7c, 0x225b0606},
317 {0xa80, 0x21806490}, {0xb2c, 0x00000000},
318 {0xc00, 0x48071d40}, {0xc04, 0x03a05611},
319 {0xc08, 0x000000e4}, {0xc0c, 0x6c6c6c6c},
320 {0xc10, 0x08800000}, {0xc14, 0x40000100},
321 {0xc18, 0x08800000}, {0xc1c, 0x40000100},
322 {0xc20, 0x00000000}, {0xc24, 0x00000000},
323 {0xc28, 0x00000000}, {0xc2c, 0x00000000},
324 {0xc30, 0x69e9ac44}, {0xc34, 0x469652af},
325 {0xc38, 0x49795994}, {0xc3c, 0x0a97971c},
326 {0xc40, 0x1f7c403f}, {0xc44, 0x000100b7},
327 {0xc48, 0xec020107}, {0xc4c, 0x007f037f},
328 {0xc50, 0x69553420}, {0xc54, 0x43bc0094},
329 {0xc58, 0x00013149}, {0xc5c, 0x00250492},
330 {0xc60, 0x00000000}, {0xc64, 0x7112848b},
331 {0xc68, 0x47c00bff}, {0xc6c, 0x00000036},
332 {0xc70, 0x2c7f000d}, {0xc74, 0x020610db},
333 {0xc78, 0x0000001f}, {0xc7c, 0x00b91612},
334 {0xc80, 0x390000e4}, {0xc84, 0x20f60000},
335 {0xc88, 0x40000100}, {0xc8c, 0x20200000},
336 {0xc90, 0x00020e1a}, {0xc94, 0x00000000},
337 {0xc98, 0x00020e1a}, {0xc9c, 0x00007f7f},
338 {0xca0, 0x00000000}, {0xca4, 0x000300a0},
339 {0xca8, 0x00000000}, {0xcac, 0x00000000},
340 {0xcb0, 0x00000000}, {0xcb4, 0x00000000},
341 {0xcb8, 0x00000000}, {0xcbc, 0x28000000},
342 {0xcc0, 0x00000000}, {0xcc4, 0x00000000},
343 {0xcc8, 0x00000000}, {0xccc, 0x00000000},
344 {0xcd0, 0x00000000}, {0xcd4, 0x00000000},
345 {0xcd8, 0x64b22427}, {0xcdc, 0x00766932},
346 {0xce0, 0x00222222}, {0xce4, 0x00000000},
347 {0xce8, 0x37644302}, {0xcec, 0x2f97d40c},
348 {0xd00, 0x00000740}, {0xd04, 0x40020401},
349 {0xd08, 0x0000907f}, {0xd0c, 0x20010201},
350 {0xd10, 0xa0633333}, {0xd14, 0x3333bc53},
351 {0xd18, 0x7a8f5b6f}, {0xd2c, 0xcc979975},
352 {0xd30, 0x00000000}, {0xd34, 0x80608000},
353 {0xd38, 0x00000000}, {0xd3c, 0x00127353},
354 {0xd40, 0x00000000}, {0xd44, 0x00000000},
355 {0xd48, 0x00000000}, {0xd4c, 0x00000000},
356 {0xd50, 0x6437140a}, {0xd54, 0x00000000},
357 {0xd58, 0x00000282}, {0xd5c, 0x30032064},
358 {0xd60, 0x4653de68}, {0xd64, 0x04518a3c},
359 {0xd68, 0x00002101}, {0xd6c, 0x2a201c16},
360 {0xd70, 0x1812362e}, {0xd74, 0x322c2220},
361 {0xd78, 0x000e3c24}, {0xe00, 0x2d2d2d2d},
362 {0xe04, 0x2d2d2d2d}, {0xe08, 0x0390272d},
363 {0xe10, 0x2d2d2d2d}, {0xe14, 0x2d2d2d2d},
364 {0xe18, 0x2d2d2d2d}, {0xe1c, 0x2d2d2d2d},
365 {0xe28, 0x00000000}, {0xe30, 0x1000dc1f},
366 {0xe34, 0x10008c1f}, {0xe38, 0x02140102},
367 {0xe3c, 0x681604c2}, {0xe40, 0x01007c00},
368 {0xe44, 0x01004800}, {0xe48, 0xfb000000},
369 {0xe4c, 0x000028d1}, {0xe50, 0x1000dc1f},
370 {0xe54, 0x10008c1f}, {0xe58, 0x02140102},
371 {0xe5c, 0x28160d05}, {0xe60, 0x00000008},
372 {0xe68, 0x001b2556}, {0xe6c, 0x00c00096},
373 {0xe70, 0x00c00096}, {0xe74, 0x01000056},
374 {0xe78, 0x01000014}, {0xe7c, 0x01000056},
375 {0xe80, 0x01000014}, {0xe84, 0x00c00096},
376 {0xe88, 0x01000056}, {0xe8c, 0x00c00096},
377 {0xed0, 0x00c00096}, {0xed4, 0x00c00096},
378 {0xed8, 0x00c00096}, {0xedc, 0x000000d6},
379 {0xee0, 0x000000d6}, {0xeec, 0x01c00016},
380 {0xf14, 0x00000003}, {0xf4c, 0x00000000},
381 {0xf00, 0x00000300},
382 {0x820, 0x01000100}, {0x800, 0x83040000},
383 {0xffff, 0xffffffff},
384};
385
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400386static struct rtl8xxxu_reg32val rtl8192cu_phy_2t_init_table[] = {
387 {0x024, 0x0011800f}, {0x028, 0x00ffdb83},
388 {0x800, 0x80040002}, {0x804, 0x00000003},
389 {0x808, 0x0000fc00}, {0x80c, 0x0000000a},
390 {0x810, 0x10000330}, {0x814, 0x020c3d10},
391 {0x818, 0x02200385}, {0x81c, 0x00000000},
392 {0x820, 0x01000100}, {0x824, 0x00390004},
393 {0x828, 0x01000100}, {0x82c, 0x00390004},
394 {0x830, 0x27272727}, {0x834, 0x27272727},
395 {0x838, 0x27272727}, {0x83c, 0x27272727},
396 {0x840, 0x00010000}, {0x844, 0x00010000},
397 {0x848, 0x27272727}, {0x84c, 0x27272727},
398 {0x850, 0x00000000}, {0x854, 0x00000000},
399 {0x858, 0x569a569a}, {0x85c, 0x0c1b25a4},
400 {0x860, 0x66e60230}, {0x864, 0x061f0130},
401 {0x868, 0x27272727}, {0x86c, 0x2b2b2b27},
402 {0x870, 0x07000700}, {0x874, 0x22184000},
403 {0x878, 0x08080808}, {0x87c, 0x00000000},
404 {0x880, 0xc0083070}, {0x884, 0x000004d5},
405 {0x888, 0x00000000}, {0x88c, 0xcc0000c0},
406 {0x890, 0x00000800}, {0x894, 0xfffffffe},
407 {0x898, 0x40302010}, {0x89c, 0x00706050},
408 {0x900, 0x00000000}, {0x904, 0x00000023},
409 {0x908, 0x00000000}, {0x90c, 0x81121313},
410 {0xa00, 0x00d047c8}, {0xa04, 0x80ff000c},
411 {0xa08, 0x8c838300}, {0xa0c, 0x2e68120f},
412 {0xa10, 0x9500bb78}, {0xa14, 0x11144028},
413 {0xa18, 0x00881117}, {0xa1c, 0x89140f00},
414 {0xa20, 0x1a1b0000}, {0xa24, 0x090e1317},
415 {0xa28, 0x00000204}, {0xa2c, 0x00d30000},
416 {0xa70, 0x101fbf00}, {0xa74, 0x00000007},
417 {0xc00, 0x48071d40}, {0xc04, 0x03a05633},
418 {0xc08, 0x000000e4}, {0xc0c, 0x6c6c6c6c},
419 {0xc10, 0x08800000}, {0xc14, 0x40000100},
420 {0xc18, 0x08800000}, {0xc1c, 0x40000100},
421 {0xc20, 0x00000000}, {0xc24, 0x00000000},
422 {0xc28, 0x00000000}, {0xc2c, 0x00000000},
423 {0xc30, 0x69e9ac44}, {0xc34, 0x469652cf},
424 {0xc38, 0x49795994}, {0xc3c, 0x0a97971c},
425 {0xc40, 0x1f7c403f}, {0xc44, 0x000100b7},
426 {0xc48, 0xec020107}, {0xc4c, 0x007f037f},
427 {0xc50, 0x69543420}, {0xc54, 0x43bc0094},
428 {0xc58, 0x69543420}, {0xc5c, 0x433c0094},
429 {0xc60, 0x00000000}, {0xc64, 0x5116848b},
430 {0xc68, 0x47c00bff}, {0xc6c, 0x00000036},
431 {0xc70, 0x2c7f000d}, {0xc74, 0x2186115b},
432 {0xc78, 0x0000001f}, {0xc7c, 0x00b99612},
433 {0xc80, 0x40000100}, {0xc84, 0x20f60000},
434 {0xc88, 0x40000100}, {0xc8c, 0xa0e40000},
435 {0xc90, 0x00121820}, {0xc94, 0x00000000},
436 {0xc98, 0x00121820}, {0xc9c, 0x00007f7f},
437 {0xca0, 0x00000000}, {0xca4, 0x00000080},
438 {0xca8, 0x00000000}, {0xcac, 0x00000000},
439 {0xcb0, 0x00000000}, {0xcb4, 0x00000000},
440 {0xcb8, 0x00000000}, {0xcbc, 0x28000000},
441 {0xcc0, 0x00000000}, {0xcc4, 0x00000000},
442 {0xcc8, 0x00000000}, {0xccc, 0x00000000},
443 {0xcd0, 0x00000000}, {0xcd4, 0x00000000},
444 {0xcd8, 0x64b22427}, {0xcdc, 0x00766932},
445 {0xce0, 0x00222222}, {0xce4, 0x00000000},
446 {0xce8, 0x37644302}, {0xcec, 0x2f97d40c},
447 {0xd00, 0x00080740}, {0xd04, 0x00020403},
448 {0xd08, 0x0000907f}, {0xd0c, 0x20010201},
449 {0xd10, 0xa0633333}, {0xd14, 0x3333bc43},
450 {0xd18, 0x7a8f5b6b}, {0xd2c, 0xcc979975},
451 {0xd30, 0x00000000}, {0xd34, 0x80608000},
452 {0xd38, 0x00000000}, {0xd3c, 0x00027293},
453 {0xd40, 0x00000000}, {0xd44, 0x00000000},
454 {0xd48, 0x00000000}, {0xd4c, 0x00000000},
455 {0xd50, 0x6437140a}, {0xd54, 0x00000000},
456 {0xd58, 0x00000000}, {0xd5c, 0x30032064},
457 {0xd60, 0x4653de68}, {0xd64, 0x04518a3c},
458 {0xd68, 0x00002101}, {0xd6c, 0x2a201c16},
459 {0xd70, 0x1812362e}, {0xd74, 0x322c2220},
460 {0xd78, 0x000e3c24}, {0xe00, 0x2a2a2a2a},
461 {0xe04, 0x2a2a2a2a}, {0xe08, 0x03902a2a},
462 {0xe10, 0x2a2a2a2a}, {0xe14, 0x2a2a2a2a},
463 {0xe18, 0x2a2a2a2a}, {0xe1c, 0x2a2a2a2a},
464 {0xe28, 0x00000000}, {0xe30, 0x1000dc1f},
465 {0xe34, 0x10008c1f}, {0xe38, 0x02140102},
466 {0xe3c, 0x681604c2}, {0xe40, 0x01007c00},
467 {0xe44, 0x01004800}, {0xe48, 0xfb000000},
468 {0xe4c, 0x000028d1}, {0xe50, 0x1000dc1f},
469 {0xe54, 0x10008c1f}, {0xe58, 0x02140102},
470 {0xe5c, 0x28160d05}, {0xe60, 0x00000010},
471 {0xe68, 0x001b25a4}, {0xe6c, 0x63db25a4},
472 {0xe70, 0x63db25a4}, {0xe74, 0x0c1b25a4},
473 {0xe78, 0x0c1b25a4}, {0xe7c, 0x0c1b25a4},
474 {0xe80, 0x0c1b25a4}, {0xe84, 0x63db25a4},
475 {0xe88, 0x0c1b25a4}, {0xe8c, 0x63db25a4},
476 {0xed0, 0x63db25a4}, {0xed4, 0x63db25a4},
477 {0xed8, 0x63db25a4}, {0xedc, 0x001b25a4},
478 {0xee0, 0x001b25a4}, {0xeec, 0x6fdb25a4},
479 {0xf14, 0x00000003}, {0xf4c, 0x00000000},
480 {0xf00, 0x00000300},
481 {0xffff, 0xffffffff},
482};
483
484static struct rtl8xxxu_reg32val rtl8188ru_phy_1t_highpa_table[] = {
485 {0x024, 0x0011800f}, {0x028, 0x00ffdb83},
486 {0x040, 0x000c0004}, {0x800, 0x80040000},
487 {0x804, 0x00000001}, {0x808, 0x0000fc00},
488 {0x80c, 0x0000000a}, {0x810, 0x10005388},
489 {0x814, 0x020c3d10}, {0x818, 0x02200385},
490 {0x81c, 0x00000000}, {0x820, 0x01000100},
491 {0x824, 0x00390204}, {0x828, 0x00000000},
492 {0x82c, 0x00000000}, {0x830, 0x00000000},
493 {0x834, 0x00000000}, {0x838, 0x00000000},
494 {0x83c, 0x00000000}, {0x840, 0x00010000},
495 {0x844, 0x00000000}, {0x848, 0x00000000},
496 {0x84c, 0x00000000}, {0x850, 0x00000000},
497 {0x854, 0x00000000}, {0x858, 0x569a569a},
498 {0x85c, 0x001b25a4}, {0x860, 0x66e60230},
499 {0x864, 0x061f0130}, {0x868, 0x00000000},
500 {0x86c, 0x20202000}, {0x870, 0x03000300},
501 {0x874, 0x22004000}, {0x878, 0x00000808},
502 {0x87c, 0x00ffc3f1}, {0x880, 0xc0083070},
503 {0x884, 0x000004d5}, {0x888, 0x00000000},
504 {0x88c, 0xccc000c0}, {0x890, 0x00000800},
505 {0x894, 0xfffffffe}, {0x898, 0x40302010},
506 {0x89c, 0x00706050}, {0x900, 0x00000000},
507 {0x904, 0x00000023}, {0x908, 0x00000000},
508 {0x90c, 0x81121111}, {0xa00, 0x00d047c8},
509 {0xa04, 0x80ff000c}, {0xa08, 0x8c838300},
510 {0xa0c, 0x2e68120f}, {0xa10, 0x9500bb78},
511 {0xa14, 0x11144028}, {0xa18, 0x00881117},
512 {0xa1c, 0x89140f00}, {0xa20, 0x15160000},
513 {0xa24, 0x070b0f12}, {0xa28, 0x00000104},
514 {0xa2c, 0x00d30000}, {0xa70, 0x101fbf00},
515 {0xa74, 0x00000007}, {0xc00, 0x48071d40},
516 {0xc04, 0x03a05611}, {0xc08, 0x000000e4},
517 {0xc0c, 0x6c6c6c6c}, {0xc10, 0x08800000},
518 {0xc14, 0x40000100}, {0xc18, 0x08800000},
519 {0xc1c, 0x40000100}, {0xc20, 0x00000000},
520 {0xc24, 0x00000000}, {0xc28, 0x00000000},
521 {0xc2c, 0x00000000}, {0xc30, 0x69e9ac44},
522 {0xc34, 0x469652cf}, {0xc38, 0x49795994},
523 {0xc3c, 0x0a97971c}, {0xc40, 0x1f7c403f},
524 {0xc44, 0x000100b7}, {0xc48, 0xec020107},
525 {0xc4c, 0x007f037f}, {0xc50, 0x6954342e},
526 {0xc54, 0x43bc0094}, {0xc58, 0x6954342f},
527 {0xc5c, 0x433c0094}, {0xc60, 0x00000000},
528 {0xc64, 0x5116848b}, {0xc68, 0x47c00bff},
529 {0xc6c, 0x00000036}, {0xc70, 0x2c46000d},
530 {0xc74, 0x018610db}, {0xc78, 0x0000001f},
531 {0xc7c, 0x00b91612}, {0xc80, 0x24000090},
532 {0xc84, 0x20f60000}, {0xc88, 0x24000090},
533 {0xc8c, 0x20200000}, {0xc90, 0x00121820},
534 {0xc94, 0x00000000}, {0xc98, 0x00121820},
535 {0xc9c, 0x00007f7f}, {0xca0, 0x00000000},
536 {0xca4, 0x00000080}, {0xca8, 0x00000000},
537 {0xcac, 0x00000000}, {0xcb0, 0x00000000},
538 {0xcb4, 0x00000000}, {0xcb8, 0x00000000},
539 {0xcbc, 0x28000000}, {0xcc0, 0x00000000},
540 {0xcc4, 0x00000000}, {0xcc8, 0x00000000},
541 {0xccc, 0x00000000}, {0xcd0, 0x00000000},
542 {0xcd4, 0x00000000}, {0xcd8, 0x64b22427},
543 {0xcdc, 0x00766932}, {0xce0, 0x00222222},
544 {0xce4, 0x00000000}, {0xce8, 0x37644302},
545 {0xcec, 0x2f97d40c}, {0xd00, 0x00080740},
546 {0xd04, 0x00020401}, {0xd08, 0x0000907f},
547 {0xd0c, 0x20010201}, {0xd10, 0xa0633333},
548 {0xd14, 0x3333bc43}, {0xd18, 0x7a8f5b6b},
549 {0xd2c, 0xcc979975}, {0xd30, 0x00000000},
550 {0xd34, 0x80608000}, {0xd38, 0x00000000},
551 {0xd3c, 0x00027293}, {0xd40, 0x00000000},
552 {0xd44, 0x00000000}, {0xd48, 0x00000000},
553 {0xd4c, 0x00000000}, {0xd50, 0x6437140a},
554 {0xd54, 0x00000000}, {0xd58, 0x00000000},
555 {0xd5c, 0x30032064}, {0xd60, 0x4653de68},
556 {0xd64, 0x04518a3c}, {0xd68, 0x00002101},
557 {0xd6c, 0x2a201c16}, {0xd70, 0x1812362e},
558 {0xd74, 0x322c2220}, {0xd78, 0x000e3c24},
559 {0xe00, 0x24242424}, {0xe04, 0x24242424},
560 {0xe08, 0x03902024}, {0xe10, 0x24242424},
561 {0xe14, 0x24242424}, {0xe18, 0x24242424},
562 {0xe1c, 0x24242424}, {0xe28, 0x00000000},
563 {0xe30, 0x1000dc1f}, {0xe34, 0x10008c1f},
564 {0xe38, 0x02140102}, {0xe3c, 0x681604c2},
565 {0xe40, 0x01007c00}, {0xe44, 0x01004800},
566 {0xe48, 0xfb000000}, {0xe4c, 0x000028d1},
567 {0xe50, 0x1000dc1f}, {0xe54, 0x10008c1f},
568 {0xe58, 0x02140102}, {0xe5c, 0x28160d05},
569 {0xe60, 0x00000008}, {0xe68, 0x001b25a4},
570 {0xe6c, 0x631b25a0}, {0xe70, 0x631b25a0},
571 {0xe74, 0x081b25a0}, {0xe78, 0x081b25a0},
572 {0xe7c, 0x081b25a0}, {0xe80, 0x081b25a0},
573 {0xe84, 0x631b25a0}, {0xe88, 0x081b25a0},
574 {0xe8c, 0x631b25a0}, {0xed0, 0x631b25a0},
575 {0xed4, 0x631b25a0}, {0xed8, 0x631b25a0},
576 {0xedc, 0x001b25a0}, {0xee0, 0x001b25a0},
577 {0xeec, 0x6b1b25a0}, {0xee8, 0x31555448},
578 {0xf14, 0x00000003}, {0xf4c, 0x00000000},
579 {0xf00, 0x00000300},
580 {0xffff, 0xffffffff},
581};
582
583static struct rtl8xxxu_reg32val rtl8xxx_agc_standard_table[] = {
584 {0xc78, 0x7b000001}, {0xc78, 0x7b010001},
585 {0xc78, 0x7b020001}, {0xc78, 0x7b030001},
586 {0xc78, 0x7b040001}, {0xc78, 0x7b050001},
587 {0xc78, 0x7a060001}, {0xc78, 0x79070001},
588 {0xc78, 0x78080001}, {0xc78, 0x77090001},
589 {0xc78, 0x760a0001}, {0xc78, 0x750b0001},
590 {0xc78, 0x740c0001}, {0xc78, 0x730d0001},
591 {0xc78, 0x720e0001}, {0xc78, 0x710f0001},
592 {0xc78, 0x70100001}, {0xc78, 0x6f110001},
593 {0xc78, 0x6e120001}, {0xc78, 0x6d130001},
594 {0xc78, 0x6c140001}, {0xc78, 0x6b150001},
595 {0xc78, 0x6a160001}, {0xc78, 0x69170001},
596 {0xc78, 0x68180001}, {0xc78, 0x67190001},
597 {0xc78, 0x661a0001}, {0xc78, 0x651b0001},
598 {0xc78, 0x641c0001}, {0xc78, 0x631d0001},
599 {0xc78, 0x621e0001}, {0xc78, 0x611f0001},
600 {0xc78, 0x60200001}, {0xc78, 0x49210001},
601 {0xc78, 0x48220001}, {0xc78, 0x47230001},
602 {0xc78, 0x46240001}, {0xc78, 0x45250001},
603 {0xc78, 0x44260001}, {0xc78, 0x43270001},
604 {0xc78, 0x42280001}, {0xc78, 0x41290001},
605 {0xc78, 0x402a0001}, {0xc78, 0x262b0001},
606 {0xc78, 0x252c0001}, {0xc78, 0x242d0001},
607 {0xc78, 0x232e0001}, {0xc78, 0x222f0001},
608 {0xc78, 0x21300001}, {0xc78, 0x20310001},
609 {0xc78, 0x06320001}, {0xc78, 0x05330001},
610 {0xc78, 0x04340001}, {0xc78, 0x03350001},
611 {0xc78, 0x02360001}, {0xc78, 0x01370001},
612 {0xc78, 0x00380001}, {0xc78, 0x00390001},
613 {0xc78, 0x003a0001}, {0xc78, 0x003b0001},
614 {0xc78, 0x003c0001}, {0xc78, 0x003d0001},
615 {0xc78, 0x003e0001}, {0xc78, 0x003f0001},
616 {0xc78, 0x7b400001}, {0xc78, 0x7b410001},
617 {0xc78, 0x7b420001}, {0xc78, 0x7b430001},
618 {0xc78, 0x7b440001}, {0xc78, 0x7b450001},
619 {0xc78, 0x7a460001}, {0xc78, 0x79470001},
620 {0xc78, 0x78480001}, {0xc78, 0x77490001},
621 {0xc78, 0x764a0001}, {0xc78, 0x754b0001},
622 {0xc78, 0x744c0001}, {0xc78, 0x734d0001},
623 {0xc78, 0x724e0001}, {0xc78, 0x714f0001},
624 {0xc78, 0x70500001}, {0xc78, 0x6f510001},
625 {0xc78, 0x6e520001}, {0xc78, 0x6d530001},
626 {0xc78, 0x6c540001}, {0xc78, 0x6b550001},
627 {0xc78, 0x6a560001}, {0xc78, 0x69570001},
628 {0xc78, 0x68580001}, {0xc78, 0x67590001},
629 {0xc78, 0x665a0001}, {0xc78, 0x655b0001},
630 {0xc78, 0x645c0001}, {0xc78, 0x635d0001},
631 {0xc78, 0x625e0001}, {0xc78, 0x615f0001},
632 {0xc78, 0x60600001}, {0xc78, 0x49610001},
633 {0xc78, 0x48620001}, {0xc78, 0x47630001},
634 {0xc78, 0x46640001}, {0xc78, 0x45650001},
635 {0xc78, 0x44660001}, {0xc78, 0x43670001},
636 {0xc78, 0x42680001}, {0xc78, 0x41690001},
637 {0xc78, 0x406a0001}, {0xc78, 0x266b0001},
638 {0xc78, 0x256c0001}, {0xc78, 0x246d0001},
639 {0xc78, 0x236e0001}, {0xc78, 0x226f0001},
640 {0xc78, 0x21700001}, {0xc78, 0x20710001},
641 {0xc78, 0x06720001}, {0xc78, 0x05730001},
642 {0xc78, 0x04740001}, {0xc78, 0x03750001},
643 {0xc78, 0x02760001}, {0xc78, 0x01770001},
644 {0xc78, 0x00780001}, {0xc78, 0x00790001},
645 {0xc78, 0x007a0001}, {0xc78, 0x007b0001},
646 {0xc78, 0x007c0001}, {0xc78, 0x007d0001},
647 {0xc78, 0x007e0001}, {0xc78, 0x007f0001},
648 {0xc78, 0x3800001e}, {0xc78, 0x3801001e},
649 {0xc78, 0x3802001e}, {0xc78, 0x3803001e},
650 {0xc78, 0x3804001e}, {0xc78, 0x3805001e},
651 {0xc78, 0x3806001e}, {0xc78, 0x3807001e},
652 {0xc78, 0x3808001e}, {0xc78, 0x3c09001e},
653 {0xc78, 0x3e0a001e}, {0xc78, 0x400b001e},
654 {0xc78, 0x440c001e}, {0xc78, 0x480d001e},
655 {0xc78, 0x4c0e001e}, {0xc78, 0x500f001e},
656 {0xc78, 0x5210001e}, {0xc78, 0x5611001e},
657 {0xc78, 0x5a12001e}, {0xc78, 0x5e13001e},
658 {0xc78, 0x6014001e}, {0xc78, 0x6015001e},
659 {0xc78, 0x6016001e}, {0xc78, 0x6217001e},
660 {0xc78, 0x6218001e}, {0xc78, 0x6219001e},
661 {0xc78, 0x621a001e}, {0xc78, 0x621b001e},
662 {0xc78, 0x621c001e}, {0xc78, 0x621d001e},
663 {0xc78, 0x621e001e}, {0xc78, 0x621f001e},
664 {0xffff, 0xffffffff}
665};
666
667static struct rtl8xxxu_reg32val rtl8xxx_agc_highpa_table[] = {
668 {0xc78, 0x7b000001}, {0xc78, 0x7b010001},
669 {0xc78, 0x7b020001}, {0xc78, 0x7b030001},
670 {0xc78, 0x7b040001}, {0xc78, 0x7b050001},
671 {0xc78, 0x7b060001}, {0xc78, 0x7b070001},
672 {0xc78, 0x7b080001}, {0xc78, 0x7a090001},
673 {0xc78, 0x790a0001}, {0xc78, 0x780b0001},
674 {0xc78, 0x770c0001}, {0xc78, 0x760d0001},
675 {0xc78, 0x750e0001}, {0xc78, 0x740f0001},
676 {0xc78, 0x73100001}, {0xc78, 0x72110001},
677 {0xc78, 0x71120001}, {0xc78, 0x70130001},
678 {0xc78, 0x6f140001}, {0xc78, 0x6e150001},
679 {0xc78, 0x6d160001}, {0xc78, 0x6c170001},
680 {0xc78, 0x6b180001}, {0xc78, 0x6a190001},
681 {0xc78, 0x691a0001}, {0xc78, 0x681b0001},
682 {0xc78, 0x671c0001}, {0xc78, 0x661d0001},
683 {0xc78, 0x651e0001}, {0xc78, 0x641f0001},
684 {0xc78, 0x63200001}, {0xc78, 0x62210001},
685 {0xc78, 0x61220001}, {0xc78, 0x60230001},
686 {0xc78, 0x46240001}, {0xc78, 0x45250001},
687 {0xc78, 0x44260001}, {0xc78, 0x43270001},
688 {0xc78, 0x42280001}, {0xc78, 0x41290001},
689 {0xc78, 0x402a0001}, {0xc78, 0x262b0001},
690 {0xc78, 0x252c0001}, {0xc78, 0x242d0001},
691 {0xc78, 0x232e0001}, {0xc78, 0x222f0001},
692 {0xc78, 0x21300001}, {0xc78, 0x20310001},
693 {0xc78, 0x06320001}, {0xc78, 0x05330001},
694 {0xc78, 0x04340001}, {0xc78, 0x03350001},
695 {0xc78, 0x02360001}, {0xc78, 0x01370001},
696 {0xc78, 0x00380001}, {0xc78, 0x00390001},
697 {0xc78, 0x003a0001}, {0xc78, 0x003b0001},
698 {0xc78, 0x003c0001}, {0xc78, 0x003d0001},
699 {0xc78, 0x003e0001}, {0xc78, 0x003f0001},
700 {0xc78, 0x7b400001}, {0xc78, 0x7b410001},
701 {0xc78, 0x7b420001}, {0xc78, 0x7b430001},
702 {0xc78, 0x7b440001}, {0xc78, 0x7b450001},
703 {0xc78, 0x7b460001}, {0xc78, 0x7b470001},
704 {0xc78, 0x7b480001}, {0xc78, 0x7a490001},
705 {0xc78, 0x794a0001}, {0xc78, 0x784b0001},
706 {0xc78, 0x774c0001}, {0xc78, 0x764d0001},
707 {0xc78, 0x754e0001}, {0xc78, 0x744f0001},
708 {0xc78, 0x73500001}, {0xc78, 0x72510001},
709 {0xc78, 0x71520001}, {0xc78, 0x70530001},
710 {0xc78, 0x6f540001}, {0xc78, 0x6e550001},
711 {0xc78, 0x6d560001}, {0xc78, 0x6c570001},
712 {0xc78, 0x6b580001}, {0xc78, 0x6a590001},
713 {0xc78, 0x695a0001}, {0xc78, 0x685b0001},
714 {0xc78, 0x675c0001}, {0xc78, 0x665d0001},
715 {0xc78, 0x655e0001}, {0xc78, 0x645f0001},
716 {0xc78, 0x63600001}, {0xc78, 0x62610001},
717 {0xc78, 0x61620001}, {0xc78, 0x60630001},
718 {0xc78, 0x46640001}, {0xc78, 0x45650001},
719 {0xc78, 0x44660001}, {0xc78, 0x43670001},
720 {0xc78, 0x42680001}, {0xc78, 0x41690001},
721 {0xc78, 0x406a0001}, {0xc78, 0x266b0001},
722 {0xc78, 0x256c0001}, {0xc78, 0x246d0001},
723 {0xc78, 0x236e0001}, {0xc78, 0x226f0001},
724 {0xc78, 0x21700001}, {0xc78, 0x20710001},
725 {0xc78, 0x06720001}, {0xc78, 0x05730001},
726 {0xc78, 0x04740001}, {0xc78, 0x03750001},
727 {0xc78, 0x02760001}, {0xc78, 0x01770001},
728 {0xc78, 0x00780001}, {0xc78, 0x00790001},
729 {0xc78, 0x007a0001}, {0xc78, 0x007b0001},
730 {0xc78, 0x007c0001}, {0xc78, 0x007d0001},
731 {0xc78, 0x007e0001}, {0xc78, 0x007f0001},
732 {0xc78, 0x3800001e}, {0xc78, 0x3801001e},
733 {0xc78, 0x3802001e}, {0xc78, 0x3803001e},
734 {0xc78, 0x3804001e}, {0xc78, 0x3805001e},
735 {0xc78, 0x3806001e}, {0xc78, 0x3807001e},
736 {0xc78, 0x3808001e}, {0xc78, 0x3c09001e},
737 {0xc78, 0x3e0a001e}, {0xc78, 0x400b001e},
738 {0xc78, 0x440c001e}, {0xc78, 0x480d001e},
739 {0xc78, 0x4c0e001e}, {0xc78, 0x500f001e},
740 {0xc78, 0x5210001e}, {0xc78, 0x5611001e},
741 {0xc78, 0x5a12001e}, {0xc78, 0x5e13001e},
742 {0xc78, 0x6014001e}, {0xc78, 0x6015001e},
743 {0xc78, 0x6016001e}, {0xc78, 0x6217001e},
744 {0xc78, 0x6218001e}, {0xc78, 0x6219001e},
745 {0xc78, 0x621a001e}, {0xc78, 0x621b001e},
746 {0xc78, 0x621c001e}, {0xc78, 0x621d001e},
747 {0xc78, 0x621e001e}, {0xc78, 0x621f001e},
748 {0xffff, 0xffffffff}
749};
750
Jes Sorensenb9f498e2016-02-29 17:04:18 -0500751static struct rtl8xxxu_reg32val rtl8xxx_agc_8723bu_table[] = {
752 {0xc78, 0xfd000001}, {0xc78, 0xfc010001},
753 {0xc78, 0xfb020001}, {0xc78, 0xfa030001},
754 {0xc78, 0xf9040001}, {0xc78, 0xf8050001},
755 {0xc78, 0xf7060001}, {0xc78, 0xf6070001},
756 {0xc78, 0xf5080001}, {0xc78, 0xf4090001},
757 {0xc78, 0xf30a0001}, {0xc78, 0xf20b0001},
758 {0xc78, 0xf10c0001}, {0xc78, 0xf00d0001},
759 {0xc78, 0xef0e0001}, {0xc78, 0xee0f0001},
760 {0xc78, 0xed100001}, {0xc78, 0xec110001},
761 {0xc78, 0xeb120001}, {0xc78, 0xea130001},
762 {0xc78, 0xe9140001}, {0xc78, 0xe8150001},
763 {0xc78, 0xe7160001}, {0xc78, 0xe6170001},
764 {0xc78, 0xe5180001}, {0xc78, 0xe4190001},
765 {0xc78, 0xe31a0001}, {0xc78, 0xa51b0001},
766 {0xc78, 0xa41c0001}, {0xc78, 0xa31d0001},
767 {0xc78, 0x671e0001}, {0xc78, 0x661f0001},
768 {0xc78, 0x65200001}, {0xc78, 0x64210001},
769 {0xc78, 0x63220001}, {0xc78, 0x4a230001},
770 {0xc78, 0x49240001}, {0xc78, 0x48250001},
771 {0xc78, 0x47260001}, {0xc78, 0x46270001},
772 {0xc78, 0x45280001}, {0xc78, 0x44290001},
773 {0xc78, 0x432a0001}, {0xc78, 0x422b0001},
774 {0xc78, 0x292c0001}, {0xc78, 0x282d0001},
775 {0xc78, 0x272e0001}, {0xc78, 0x262f0001},
776 {0xc78, 0x0a300001}, {0xc78, 0x09310001},
777 {0xc78, 0x08320001}, {0xc78, 0x07330001},
778 {0xc78, 0x06340001}, {0xc78, 0x05350001},
779 {0xc78, 0x04360001}, {0xc78, 0x03370001},
780 {0xc78, 0x02380001}, {0xc78, 0x01390001},
781 {0xc78, 0x013a0001}, {0xc78, 0x013b0001},
782 {0xc78, 0x013c0001}, {0xc78, 0x013d0001},
783 {0xc78, 0x013e0001}, {0xc78, 0x013f0001},
784 {0xc78, 0xfc400001}, {0xc78, 0xfb410001},
785 {0xc78, 0xfa420001}, {0xc78, 0xf9430001},
786 {0xc78, 0xf8440001}, {0xc78, 0xf7450001},
787 {0xc78, 0xf6460001}, {0xc78, 0xf5470001},
788 {0xc78, 0xf4480001}, {0xc78, 0xf3490001},
789 {0xc78, 0xf24a0001}, {0xc78, 0xf14b0001},
790 {0xc78, 0xf04c0001}, {0xc78, 0xef4d0001},
791 {0xc78, 0xee4e0001}, {0xc78, 0xed4f0001},
792 {0xc78, 0xec500001}, {0xc78, 0xeb510001},
793 {0xc78, 0xea520001}, {0xc78, 0xe9530001},
794 {0xc78, 0xe8540001}, {0xc78, 0xe7550001},
795 {0xc78, 0xe6560001}, {0xc78, 0xe5570001},
796 {0xc78, 0xe4580001}, {0xc78, 0xe3590001},
797 {0xc78, 0xa65a0001}, {0xc78, 0xa55b0001},
798 {0xc78, 0xa45c0001}, {0xc78, 0xa35d0001},
799 {0xc78, 0x675e0001}, {0xc78, 0x665f0001},
800 {0xc78, 0x65600001}, {0xc78, 0x64610001},
801 {0xc78, 0x63620001}, {0xc78, 0x62630001},
802 {0xc78, 0x61640001}, {0xc78, 0x48650001},
803 {0xc78, 0x47660001}, {0xc78, 0x46670001},
804 {0xc78, 0x45680001}, {0xc78, 0x44690001},
805 {0xc78, 0x436a0001}, {0xc78, 0x426b0001},
806 {0xc78, 0x286c0001}, {0xc78, 0x276d0001},
807 {0xc78, 0x266e0001}, {0xc78, 0x256f0001},
808 {0xc78, 0x24700001}, {0xc78, 0x09710001},
809 {0xc78, 0x08720001}, {0xc78, 0x07730001},
810 {0xc78, 0x06740001}, {0xc78, 0x05750001},
811 {0xc78, 0x04760001}, {0xc78, 0x03770001},
812 {0xc78, 0x02780001}, {0xc78, 0x01790001},
813 {0xc78, 0x017a0001}, {0xc78, 0x017b0001},
814 {0xc78, 0x017c0001}, {0xc78, 0x017d0001},
815 {0xc78, 0x017e0001}, {0xc78, 0x017f0001},
816 {0xc50, 0x69553422},
817 {0xc50, 0x69553420},
818 {0x824, 0x00390204},
819 {0xffff, 0xffffffff}
820};
821
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400822static struct rtl8xxxu_rfregval rtl8723au_radioa_1t_init_table[] = {
823 {0x00, 0x00030159}, {0x01, 0x00031284},
824 {0x02, 0x00098000}, {0x03, 0x00039c63},
825 {0x04, 0x000210e7}, {0x09, 0x0002044f},
826 {0x0a, 0x0001a3f1}, {0x0b, 0x00014787},
827 {0x0c, 0x000896fe}, {0x0d, 0x0000e02c},
828 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
829 {0x19, 0x00000000}, {0x1a, 0x00030355},
830 {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
831 {0x1d, 0x000a1250}, {0x1e, 0x0000024f},
832 {0x1f, 0x00000000}, {0x20, 0x0000b614},
833 {0x21, 0x0006c000}, {0x22, 0x00000000},
834 {0x23, 0x00001558}, {0x24, 0x00000060},
835 {0x25, 0x00000483}, {0x26, 0x0004f000},
836 {0x27, 0x000ec7d9}, {0x28, 0x00057730},
837 {0x29, 0x00004783}, {0x2a, 0x00000001},
838 {0x2b, 0x00021334}, {0x2a, 0x00000000},
839 {0x2b, 0x00000054}, {0x2a, 0x00000001},
840 {0x2b, 0x00000808}, {0x2b, 0x00053333},
841 {0x2c, 0x0000000c}, {0x2a, 0x00000002},
842 {0x2b, 0x00000808}, {0x2b, 0x0005b333},
843 {0x2c, 0x0000000d}, {0x2a, 0x00000003},
844 {0x2b, 0x00000808}, {0x2b, 0x00063333},
845 {0x2c, 0x0000000d}, {0x2a, 0x00000004},
846 {0x2b, 0x00000808}, {0x2b, 0x0006b333},
847 {0x2c, 0x0000000d}, {0x2a, 0x00000005},
848 {0x2b, 0x00000808}, {0x2b, 0x00073333},
849 {0x2c, 0x0000000d}, {0x2a, 0x00000006},
850 {0x2b, 0x00000709}, {0x2b, 0x0005b333},
851 {0x2c, 0x0000000d}, {0x2a, 0x00000007},
852 {0x2b, 0x00000709}, {0x2b, 0x00063333},
853 {0x2c, 0x0000000d}, {0x2a, 0x00000008},
854 {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
855 {0x2c, 0x0000000d}, {0x2a, 0x00000009},
856 {0x2b, 0x0000060a}, {0x2b, 0x00053333},
857 {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
858 {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
859 {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
860 {0x2b, 0x0000060a}, {0x2b, 0x00063333},
861 {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
862 {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
863 {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
864 {0x2b, 0x0000060a}, {0x2b, 0x00073333},
865 {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
866 {0x2b, 0x0000050b}, {0x2b, 0x00066666},
867 {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
868 {0x10, 0x0004000f}, {0x11, 0x000e31fc},
869 {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
870 {0x10, 0x0002000f}, {0x11, 0x000203f9},
871 {0x10, 0x0003000f}, {0x11, 0x000ff500},
872 {0x10, 0x00000000}, {0x11, 0x00000000},
873 {0x10, 0x0008000f}, {0x11, 0x0003f100},
874 {0x10, 0x0009000f}, {0x11, 0x00023100},
875 {0x12, 0x00032000}, {0x12, 0x00071000},
876 {0x12, 0x000b0000}, {0x12, 0x000fc000},
877 {0x13, 0x000287b3}, {0x13, 0x000244b7},
878 {0x13, 0x000204ab}, {0x13, 0x0001c49f},
879 {0x13, 0x00018493}, {0x13, 0x0001429b},
880 {0x13, 0x00010299}, {0x13, 0x0000c29c},
881 {0x13, 0x000081a0}, {0x13, 0x000040ac},
882 {0x13, 0x00000020}, {0x14, 0x0001944c},
883 {0x14, 0x00059444}, {0x14, 0x0009944c},
884 {0x14, 0x000d9444}, {0x15, 0x0000f474},
885 {0x15, 0x0004f477}, {0x15, 0x0008f455},
886 {0x15, 0x000cf455}, {0x16, 0x00000339},
887 {0x16, 0x00040339}, {0x16, 0x00080339},
888 {0x16, 0x000c0366}, {0x00, 0x00010159},
889 {0x18, 0x0000f401}, {0xfe, 0x00000000},
890 {0xfe, 0x00000000}, {0x1f, 0x00000003},
891 {0xfe, 0x00000000}, {0xfe, 0x00000000},
892 {0x1e, 0x00000247}, {0x1f, 0x00000000},
893 {0x00, 0x00030159},
894 {0xff, 0xffffffff}
895};
896
Jes Sorensen22a31d42016-02-29 17:04:15 -0500897static struct rtl8xxxu_rfregval rtl8723bu_radioa_1t_init_table[] = {
898 {0x00, 0x00010000}, {0xb0, 0x000dffe0},
899 {0xfe, 0x00000000}, {0xfe, 0x00000000},
900 {0xfe, 0x00000000}, {0xb1, 0x00000018},
901 {0xfe, 0x00000000}, {0xfe, 0x00000000},
902 {0xfe, 0x00000000}, {0xb2, 0x00084c00},
903 {0xb5, 0x0000d2cc}, {0xb6, 0x000925aa},
904 {0xb7, 0x00000010}, {0xb8, 0x0000907f},
905 {0x5c, 0x00000002}, {0x7c, 0x00000002},
906 {0x7e, 0x00000005}, {0x8b, 0x0006fc00},
907 {0xb0, 0x000ff9f0}, {0x1c, 0x000739d2},
908 {0x1e, 0x00000000}, {0xdf, 0x00000780},
909 {0x50, 0x00067435},
910 /*
911 * The 8723bu vendor driver indicates that bit 8 should be set in
912 * 0x51 for package types TFBGA90, TFBGA80, and TFBGA79. However
913 * they never actually check the package type - and just default
914 * to not setting it.
915 */
916 {0x51, 0x0006b04e},
917 {0x52, 0x000007d2}, {0x53, 0x00000000},
918 {0x54, 0x00050400}, {0x55, 0x0004026e},
919 {0xdd, 0x0000004c}, {0x70, 0x00067435},
920 /*
921 * 0x71 has same package type condition as for register 0x51
922 */
923 {0x71, 0x0006b04e},
924 {0x72, 0x000007d2}, {0x73, 0x00000000},
925 {0x74, 0x00050400}, {0x75, 0x0004026e},
926 {0xef, 0x00000100}, {0x34, 0x0000add7},
927 {0x35, 0x00005c00}, {0x34, 0x00009dd4},
928 {0x35, 0x00005000}, {0x34, 0x00008dd1},
929 {0x35, 0x00004400}, {0x34, 0x00007dce},
930 {0x35, 0x00003800}, {0x34, 0x00006cd1},
931 {0x35, 0x00004400}, {0x34, 0x00005cce},
932 {0x35, 0x00003800}, {0x34, 0x000048ce},
933 {0x35, 0x00004400}, {0x34, 0x000034ce},
934 {0x35, 0x00003800}, {0x34, 0x00002451},
935 {0x35, 0x00004400}, {0x34, 0x0000144e},
936 {0x35, 0x00003800}, {0x34, 0x00000051},
937 {0x35, 0x00004400}, {0xef, 0x00000000},
938 {0xef, 0x00000100}, {0xed, 0x00000010},
939 {0x44, 0x0000add7}, {0x44, 0x00009dd4},
940 {0x44, 0x00008dd1}, {0x44, 0x00007dce},
941 {0x44, 0x00006cc1}, {0x44, 0x00005cce},
942 {0x44, 0x000044d1}, {0x44, 0x000034ce},
943 {0x44, 0x00002451}, {0x44, 0x0000144e},
944 {0x44, 0x00000051}, {0xef, 0x00000000},
945 {0xed, 0x00000000}, {0x7f, 0x00020080},
946 {0xef, 0x00002000}, {0x3b, 0x000380ef},
947 {0x3b, 0x000302fe}, {0x3b, 0x00028ce6},
948 {0x3b, 0x000200bc}, {0x3b, 0x000188a5},
949 {0x3b, 0x00010fbc}, {0x3b, 0x00008f71},
950 {0x3b, 0x00000900}, {0xef, 0x00000000},
951 {0xed, 0x00000001}, {0x40, 0x000380ef},
952 {0x40, 0x000302fe}, {0x40, 0x00028ce6},
953 {0x40, 0x000200bc}, {0x40, 0x000188a5},
954 {0x40, 0x00010fbc}, {0x40, 0x00008f71},
955 {0x40, 0x00000900}, {0xed, 0x00000000},
956 {0x82, 0x00080000}, {0x83, 0x00008000},
957 {0x84, 0x00048d80}, {0x85, 0x00068000},
958 {0xa2, 0x00080000}, {0xa3, 0x00008000},
959 {0xa4, 0x00048d80}, {0xa5, 0x00068000},
960 {0xed, 0x00000002}, {0xef, 0x00000002},
961 {0x56, 0x00000032}, {0x76, 0x00000032},
962 {0x01, 0x00000780},
963 {0xff, 0xffffffff}
964};
965
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400966static struct rtl8xxxu_rfregval rtl8192cu_radioa_2t_init_table[] = {
967 {0x00, 0x00030159}, {0x01, 0x00031284},
968 {0x02, 0x00098000}, {0x03, 0x00018c63},
969 {0x04, 0x000210e7}, {0x09, 0x0002044f},
970 {0x0a, 0x0001adb1}, {0x0b, 0x00054867},
971 {0x0c, 0x0008992e}, {0x0d, 0x0000e52c},
972 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
973 {0x19, 0x00000000}, {0x1a, 0x00010255},
974 {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
975 {0x1d, 0x000a1250}, {0x1e, 0x0004445f},
976 {0x1f, 0x00080001}, {0x20, 0x0000b614},
977 {0x21, 0x0006c000}, {0x22, 0x00000000},
978 {0x23, 0x00001558}, {0x24, 0x00000060},
979 {0x25, 0x00000483}, {0x26, 0x0004f000},
980 {0x27, 0x000ec7d9}, {0x28, 0x000577c0},
981 {0x29, 0x00004783}, {0x2a, 0x00000001},
982 {0x2b, 0x00021334}, {0x2a, 0x00000000},
983 {0x2b, 0x00000054}, {0x2a, 0x00000001},
984 {0x2b, 0x00000808}, {0x2b, 0x00053333},
985 {0x2c, 0x0000000c}, {0x2a, 0x00000002},
986 {0x2b, 0x00000808}, {0x2b, 0x0005b333},
987 {0x2c, 0x0000000d}, {0x2a, 0x00000003},
988 {0x2b, 0x00000808}, {0x2b, 0x00063333},
989 {0x2c, 0x0000000d}, {0x2a, 0x00000004},
990 {0x2b, 0x00000808}, {0x2b, 0x0006b333},
991 {0x2c, 0x0000000d}, {0x2a, 0x00000005},
992 {0x2b, 0x00000808}, {0x2b, 0x00073333},
993 {0x2c, 0x0000000d}, {0x2a, 0x00000006},
994 {0x2b, 0x00000709}, {0x2b, 0x0005b333},
995 {0x2c, 0x0000000d}, {0x2a, 0x00000007},
996 {0x2b, 0x00000709}, {0x2b, 0x00063333},
997 {0x2c, 0x0000000d}, {0x2a, 0x00000008},
998 {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
999 {0x2c, 0x0000000d}, {0x2a, 0x00000009},
1000 {0x2b, 0x0000060a}, {0x2b, 0x00053333},
1001 {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
1002 {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
1003 {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
1004 {0x2b, 0x0000060a}, {0x2b, 0x00063333},
1005 {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
1006 {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
1007 {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
1008 {0x2b, 0x0000060a}, {0x2b, 0x00073333},
1009 {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
1010 {0x2b, 0x0000050b}, {0x2b, 0x00066666},
1011 {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
1012 {0x10, 0x0004000f}, {0x11, 0x000e31fc},
1013 {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
1014 {0x10, 0x0002000f}, {0x11, 0x000203f9},
1015 {0x10, 0x0003000f}, {0x11, 0x000ff500},
1016 {0x10, 0x00000000}, {0x11, 0x00000000},
1017 {0x10, 0x0008000f}, {0x11, 0x0003f100},
1018 {0x10, 0x0009000f}, {0x11, 0x00023100},
1019 {0x12, 0x00032000}, {0x12, 0x00071000},
1020 {0x12, 0x000b0000}, {0x12, 0x000fc000},
1021 {0x13, 0x000287b3}, {0x13, 0x000244b7},
1022 {0x13, 0x000204ab}, {0x13, 0x0001c49f},
1023 {0x13, 0x00018493}, {0x13, 0x0001429b},
1024 {0x13, 0x00010299}, {0x13, 0x0000c29c},
1025 {0x13, 0x000081a0}, {0x13, 0x000040ac},
1026 {0x13, 0x00000020}, {0x14, 0x0001944c},
1027 {0x14, 0x00059444}, {0x14, 0x0009944c},
1028 {0x14, 0x000d9444}, {0x15, 0x0000f424},
1029 {0x15, 0x0004f424}, {0x15, 0x0008f424},
1030 {0x15, 0x000cf424}, {0x16, 0x000e0330},
1031 {0x16, 0x000a0330}, {0x16, 0x00060330},
1032 {0x16, 0x00020330}, {0x00, 0x00010159},
1033 {0x18, 0x0000f401}, {0xfe, 0x00000000},
1034 {0xfe, 0x00000000}, {0x1f, 0x00080003},
1035 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1036 {0x1e, 0x00044457}, {0x1f, 0x00080000},
1037 {0x00, 0x00030159},
1038 {0xff, 0xffffffff}
1039};
1040
1041static struct rtl8xxxu_rfregval rtl8192cu_radiob_2t_init_table[] = {
1042 {0x00, 0x00030159}, {0x01, 0x00031284},
1043 {0x02, 0x00098000}, {0x03, 0x00018c63},
1044 {0x04, 0x000210e7}, {0x09, 0x0002044f},
1045 {0x0a, 0x0001adb1}, {0x0b, 0x00054867},
1046 {0x0c, 0x0008992e}, {0x0d, 0x0000e52c},
1047 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
1048 {0x12, 0x00032000}, {0x12, 0x00071000},
1049 {0x12, 0x000b0000}, {0x12, 0x000fc000},
1050 {0x13, 0x000287af}, {0x13, 0x000244b7},
1051 {0x13, 0x000204ab}, {0x13, 0x0001c49f},
1052 {0x13, 0x00018493}, {0x13, 0x00014297},
1053 {0x13, 0x00010295}, {0x13, 0x0000c298},
1054 {0x13, 0x0000819c}, {0x13, 0x000040a8},
1055 {0x13, 0x0000001c}, {0x14, 0x0001944c},
1056 {0x14, 0x00059444}, {0x14, 0x0009944c},
1057 {0x14, 0x000d9444}, {0x15, 0x0000f424},
1058 {0x15, 0x0004f424}, {0x15, 0x0008f424},
1059 {0x15, 0x000cf424}, {0x16, 0x000e0330},
1060 {0x16, 0x000a0330}, {0x16, 0x00060330},
1061 {0x16, 0x00020330},
1062 {0xff, 0xffffffff}
1063};
1064
1065static struct rtl8xxxu_rfregval rtl8192cu_radioa_1t_init_table[] = {
1066 {0x00, 0x00030159}, {0x01, 0x00031284},
1067 {0x02, 0x00098000}, {0x03, 0x00018c63},
1068 {0x04, 0x000210e7}, {0x09, 0x0002044f},
1069 {0x0a, 0x0001adb1}, {0x0b, 0x00054867},
1070 {0x0c, 0x0008992e}, {0x0d, 0x0000e52c},
1071 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
1072 {0x19, 0x00000000}, {0x1a, 0x00010255},
1073 {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
1074 {0x1d, 0x000a1250}, {0x1e, 0x0004445f},
1075 {0x1f, 0x00080001}, {0x20, 0x0000b614},
1076 {0x21, 0x0006c000}, {0x22, 0x00000000},
1077 {0x23, 0x00001558}, {0x24, 0x00000060},
1078 {0x25, 0x00000483}, {0x26, 0x0004f000},
1079 {0x27, 0x000ec7d9}, {0x28, 0x000577c0},
1080 {0x29, 0x00004783}, {0x2a, 0x00000001},
1081 {0x2b, 0x00021334}, {0x2a, 0x00000000},
1082 {0x2b, 0x00000054}, {0x2a, 0x00000001},
1083 {0x2b, 0x00000808}, {0x2b, 0x00053333},
1084 {0x2c, 0x0000000c}, {0x2a, 0x00000002},
1085 {0x2b, 0x00000808}, {0x2b, 0x0005b333},
1086 {0x2c, 0x0000000d}, {0x2a, 0x00000003},
1087 {0x2b, 0x00000808}, {0x2b, 0x00063333},
1088 {0x2c, 0x0000000d}, {0x2a, 0x00000004},
1089 {0x2b, 0x00000808}, {0x2b, 0x0006b333},
1090 {0x2c, 0x0000000d}, {0x2a, 0x00000005},
1091 {0x2b, 0x00000808}, {0x2b, 0x00073333},
1092 {0x2c, 0x0000000d}, {0x2a, 0x00000006},
1093 {0x2b, 0x00000709}, {0x2b, 0x0005b333},
1094 {0x2c, 0x0000000d}, {0x2a, 0x00000007},
1095 {0x2b, 0x00000709}, {0x2b, 0x00063333},
1096 {0x2c, 0x0000000d}, {0x2a, 0x00000008},
1097 {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
1098 {0x2c, 0x0000000d}, {0x2a, 0x00000009},
1099 {0x2b, 0x0000060a}, {0x2b, 0x00053333},
1100 {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
1101 {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
1102 {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
1103 {0x2b, 0x0000060a}, {0x2b, 0x00063333},
1104 {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
1105 {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
1106 {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
1107 {0x2b, 0x0000060a}, {0x2b, 0x00073333},
1108 {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
1109 {0x2b, 0x0000050b}, {0x2b, 0x00066666},
1110 {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
1111 {0x10, 0x0004000f}, {0x11, 0x000e31fc},
1112 {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
1113 {0x10, 0x0002000f}, {0x11, 0x000203f9},
1114 {0x10, 0x0003000f}, {0x11, 0x000ff500},
1115 {0x10, 0x00000000}, {0x11, 0x00000000},
1116 {0x10, 0x0008000f}, {0x11, 0x0003f100},
1117 {0x10, 0x0009000f}, {0x11, 0x00023100},
1118 {0x12, 0x00032000}, {0x12, 0x00071000},
1119 {0x12, 0x000b0000}, {0x12, 0x000fc000},
1120 {0x13, 0x000287b3}, {0x13, 0x000244b7},
1121 {0x13, 0x000204ab}, {0x13, 0x0001c49f},
1122 {0x13, 0x00018493}, {0x13, 0x0001429b},
1123 {0x13, 0x00010299}, {0x13, 0x0000c29c},
1124 {0x13, 0x000081a0}, {0x13, 0x000040ac},
1125 {0x13, 0x00000020}, {0x14, 0x0001944c},
1126 {0x14, 0x00059444}, {0x14, 0x0009944c},
1127 {0x14, 0x000d9444}, {0x15, 0x0000f405},
1128 {0x15, 0x0004f405}, {0x15, 0x0008f405},
1129 {0x15, 0x000cf405}, {0x16, 0x000e0330},
1130 {0x16, 0x000a0330}, {0x16, 0x00060330},
1131 {0x16, 0x00020330}, {0x00, 0x00010159},
1132 {0x18, 0x0000f401}, {0xfe, 0x00000000},
1133 {0xfe, 0x00000000}, {0x1f, 0x00080003},
1134 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1135 {0x1e, 0x00044457}, {0x1f, 0x00080000},
1136 {0x00, 0x00030159},
1137 {0xff, 0xffffffff}
1138};
1139
1140static struct rtl8xxxu_rfregval rtl8188ru_radioa_1t_highpa_table[] = {
1141 {0x00, 0x00030159}, {0x01, 0x00031284},
1142 {0x02, 0x00098000}, {0x03, 0x00018c63},
1143 {0x04, 0x000210e7}, {0x09, 0x0002044f},
1144 {0x0a, 0x0001adb0}, {0x0b, 0x00054867},
1145 {0x0c, 0x0008992e}, {0x0d, 0x0000e529},
1146 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
1147 {0x19, 0x00000000}, {0x1a, 0x00000255},
1148 {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
1149 {0x1d, 0x000a1250}, {0x1e, 0x0004445f},
1150 {0x1f, 0x00080001}, {0x20, 0x0000b614},
1151 {0x21, 0x0006c000}, {0x22, 0x0000083c},
1152 {0x23, 0x00001558}, {0x24, 0x00000060},
1153 {0x25, 0x00000483}, {0x26, 0x0004f000},
1154 {0x27, 0x000ec7d9}, {0x28, 0x000977c0},
1155 {0x29, 0x00004783}, {0x2a, 0x00000001},
1156 {0x2b, 0x00021334}, {0x2a, 0x00000000},
1157 {0x2b, 0x00000054}, {0x2a, 0x00000001},
1158 {0x2b, 0x00000808}, {0x2b, 0x00053333},
1159 {0x2c, 0x0000000c}, {0x2a, 0x00000002},
1160 {0x2b, 0x00000808}, {0x2b, 0x0005b333},
1161 {0x2c, 0x0000000d}, {0x2a, 0x00000003},
1162 {0x2b, 0x00000808}, {0x2b, 0x00063333},
1163 {0x2c, 0x0000000d}, {0x2a, 0x00000004},
1164 {0x2b, 0x00000808}, {0x2b, 0x0006b333},
1165 {0x2c, 0x0000000d}, {0x2a, 0x00000005},
1166 {0x2b, 0x00000808}, {0x2b, 0x00073333},
1167 {0x2c, 0x0000000d}, {0x2a, 0x00000006},
1168 {0x2b, 0x00000709}, {0x2b, 0x0005b333},
1169 {0x2c, 0x0000000d}, {0x2a, 0x00000007},
1170 {0x2b, 0x00000709}, {0x2b, 0x00063333},
1171 {0x2c, 0x0000000d}, {0x2a, 0x00000008},
1172 {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
1173 {0x2c, 0x0000000d}, {0x2a, 0x00000009},
1174 {0x2b, 0x0000060a}, {0x2b, 0x00053333},
1175 {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
1176 {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
1177 {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
1178 {0x2b, 0x0000060a}, {0x2b, 0x00063333},
1179 {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
1180 {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
1181 {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
1182 {0x2b, 0x0000060a}, {0x2b, 0x00073333},
1183 {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
1184 {0x2b, 0x0000050b}, {0x2b, 0x00066666},
1185 {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
1186 {0x10, 0x0004000f}, {0x11, 0x000e31fc},
1187 {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
1188 {0x10, 0x0002000f}, {0x11, 0x000203f9},
1189 {0x10, 0x0003000f}, {0x11, 0x000ff500},
1190 {0x10, 0x00000000}, {0x11, 0x00000000},
1191 {0x10, 0x0008000f}, {0x11, 0x0003f100},
1192 {0x10, 0x0009000f}, {0x11, 0x00023100},
1193 {0x12, 0x000d8000}, {0x12, 0x00090000},
1194 {0x12, 0x00051000}, {0x12, 0x00012000},
1195 {0x13, 0x00028fb4}, {0x13, 0x00024fa8},
1196 {0x13, 0x000207a4}, {0x13, 0x0001c3b0},
1197 {0x13, 0x000183a4}, {0x13, 0x00014398},
1198 {0x13, 0x000101a4}, {0x13, 0x0000c198},
1199 {0x13, 0x000080a4}, {0x13, 0x00004098},
1200 {0x13, 0x00000000}, {0x14, 0x0001944c},
1201 {0x14, 0x00059444}, {0x14, 0x0009944c},
1202 {0x14, 0x000d9444}, {0x15, 0x0000f405},
1203 {0x15, 0x0004f405}, {0x15, 0x0008f405},
1204 {0x15, 0x000cf405}, {0x16, 0x000e0330},
1205 {0x16, 0x000a0330}, {0x16, 0x00060330},
1206 {0x16, 0x00020330}, {0x00, 0x00010159},
1207 {0x18, 0x0000f401}, {0xfe, 0x00000000},
1208 {0xfe, 0x00000000}, {0x1f, 0x00080003},
1209 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1210 {0x1e, 0x00044457}, {0x1f, 0x00080000},
1211 {0x00, 0x00030159},
1212 {0xff, 0xffffffff}
1213};
1214
1215static struct rtl8xxxu_rfregs rtl8xxxu_rfregs[] = {
1216 { /* RF_A */
1217 .hssiparm1 = REG_FPGA0_XA_HSSI_PARM1,
1218 .hssiparm2 = REG_FPGA0_XA_HSSI_PARM2,
1219 .lssiparm = REG_FPGA0_XA_LSSI_PARM,
1220 .hspiread = REG_HSPI_XA_READBACK,
1221 .lssiread = REG_FPGA0_XA_LSSI_READBACK,
1222 .rf_sw_ctrl = REG_FPGA0_XA_RF_SW_CTRL,
1223 },
1224 { /* RF_B */
1225 .hssiparm1 = REG_FPGA0_XB_HSSI_PARM1,
1226 .hssiparm2 = REG_FPGA0_XB_HSSI_PARM2,
1227 .lssiparm = REG_FPGA0_XB_LSSI_PARM,
1228 .hspiread = REG_HSPI_XB_READBACK,
1229 .lssiread = REG_FPGA0_XB_LSSI_READBACK,
1230 .rf_sw_ctrl = REG_FPGA0_XB_RF_SW_CTRL,
1231 },
1232};
1233
1234static const u32 rtl8723au_iqk_phy_iq_bb_reg[RTL8XXXU_BB_REGS] = {
1235 REG_OFDM0_XA_RX_IQ_IMBALANCE,
1236 REG_OFDM0_XB_RX_IQ_IMBALANCE,
1237 REG_OFDM0_ENERGY_CCA_THRES,
1238 REG_OFDM0_AGCR_SSI_TABLE,
1239 REG_OFDM0_XA_TX_IQ_IMBALANCE,
1240 REG_OFDM0_XB_TX_IQ_IMBALANCE,
1241 REG_OFDM0_XC_TX_AFE,
1242 REG_OFDM0_XD_TX_AFE,
1243 REG_OFDM0_RX_IQ_EXT_ANTA
1244};
1245
1246static u8 rtl8xxxu_read8(struct rtl8xxxu_priv *priv, u16 addr)
1247{
1248 struct usb_device *udev = priv->udev;
1249 int len;
1250 u8 data;
1251
1252 mutex_lock(&priv->usb_buf_mutex);
1253 len = usb_control_msg(udev, usb_rcvctrlpipe(udev, 0),
1254 REALTEK_USB_CMD_REQ, REALTEK_USB_READ,
1255 addr, 0, &priv->usb_buf.val8, sizeof(u8),
1256 RTW_USB_CONTROL_MSG_TIMEOUT);
1257 data = priv->usb_buf.val8;
1258 mutex_unlock(&priv->usb_buf_mutex);
1259
1260 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_READ)
1261 dev_info(&udev->dev, "%s(%04x) = 0x%02x, len %i\n",
1262 __func__, addr, data, len);
1263 return data;
1264}
1265
1266static u16 rtl8xxxu_read16(struct rtl8xxxu_priv *priv, u16 addr)
1267{
1268 struct usb_device *udev = priv->udev;
1269 int len;
1270 u16 data;
1271
1272 mutex_lock(&priv->usb_buf_mutex);
1273 len = usb_control_msg(udev, usb_rcvctrlpipe(udev, 0),
1274 REALTEK_USB_CMD_REQ, REALTEK_USB_READ,
1275 addr, 0, &priv->usb_buf.val16, sizeof(u16),
1276 RTW_USB_CONTROL_MSG_TIMEOUT);
1277 data = le16_to_cpu(priv->usb_buf.val16);
1278 mutex_unlock(&priv->usb_buf_mutex);
1279
1280 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_READ)
1281 dev_info(&udev->dev, "%s(%04x) = 0x%04x, len %i\n",
1282 __func__, addr, data, len);
1283 return data;
1284}
1285
1286static u32 rtl8xxxu_read32(struct rtl8xxxu_priv *priv, u16 addr)
1287{
1288 struct usb_device *udev = priv->udev;
1289 int len;
1290 u32 data;
1291
1292 mutex_lock(&priv->usb_buf_mutex);
1293 len = usb_control_msg(udev, usb_rcvctrlpipe(udev, 0),
1294 REALTEK_USB_CMD_REQ, REALTEK_USB_READ,
1295 addr, 0, &priv->usb_buf.val32, sizeof(u32),
1296 RTW_USB_CONTROL_MSG_TIMEOUT);
1297 data = le32_to_cpu(priv->usb_buf.val32);
1298 mutex_unlock(&priv->usb_buf_mutex);
1299
1300 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_READ)
1301 dev_info(&udev->dev, "%s(%04x) = 0x%08x, len %i\n",
1302 __func__, addr, data, len);
1303 return data;
1304}
1305
1306static int rtl8xxxu_write8(struct rtl8xxxu_priv *priv, u16 addr, u8 val)
1307{
1308 struct usb_device *udev = priv->udev;
1309 int ret;
1310
1311 mutex_lock(&priv->usb_buf_mutex);
1312 priv->usb_buf.val8 = val;
1313 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1314 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1315 addr, 0, &priv->usb_buf.val8, sizeof(u8),
1316 RTW_USB_CONTROL_MSG_TIMEOUT);
1317
1318 mutex_unlock(&priv->usb_buf_mutex);
1319
1320 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_WRITE)
1321 dev_info(&udev->dev, "%s(%04x) = 0x%02x\n",
1322 __func__, addr, val);
1323 return ret;
1324}
1325
1326static int rtl8xxxu_write16(struct rtl8xxxu_priv *priv, u16 addr, u16 val)
1327{
1328 struct usb_device *udev = priv->udev;
1329 int ret;
1330
1331 mutex_lock(&priv->usb_buf_mutex);
1332 priv->usb_buf.val16 = cpu_to_le16(val);
1333 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1334 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1335 addr, 0, &priv->usb_buf.val16, sizeof(u16),
1336 RTW_USB_CONTROL_MSG_TIMEOUT);
1337 mutex_unlock(&priv->usb_buf_mutex);
1338
1339 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_WRITE)
1340 dev_info(&udev->dev, "%s(%04x) = 0x%04x\n",
1341 __func__, addr, val);
1342 return ret;
1343}
1344
1345static int rtl8xxxu_write32(struct rtl8xxxu_priv *priv, u16 addr, u32 val)
1346{
1347 struct usb_device *udev = priv->udev;
1348 int ret;
1349
1350 mutex_lock(&priv->usb_buf_mutex);
1351 priv->usb_buf.val32 = cpu_to_le32(val);
1352 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1353 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1354 addr, 0, &priv->usb_buf.val32, sizeof(u32),
1355 RTW_USB_CONTROL_MSG_TIMEOUT);
1356 mutex_unlock(&priv->usb_buf_mutex);
1357
1358 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_WRITE)
1359 dev_info(&udev->dev, "%s(%04x) = 0x%08x\n",
1360 __func__, addr, val);
1361 return ret;
1362}
1363
1364static int
1365rtl8xxxu_writeN(struct rtl8xxxu_priv *priv, u16 addr, u8 *buf, u16 len)
1366{
1367 struct usb_device *udev = priv->udev;
1368 int blocksize = priv->fops->writeN_block_size;
1369 int ret, i, count, remainder;
1370
1371 count = len / blocksize;
1372 remainder = len % blocksize;
1373
1374 for (i = 0; i < count; i++) {
1375 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1376 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1377 addr, 0, buf, blocksize,
1378 RTW_USB_CONTROL_MSG_TIMEOUT);
1379 if (ret != blocksize)
1380 goto write_error;
1381
1382 addr += blocksize;
1383 buf += blocksize;
1384 }
1385
1386 if (remainder) {
1387 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1388 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1389 addr, 0, buf, remainder,
1390 RTW_USB_CONTROL_MSG_TIMEOUT);
1391 if (ret != remainder)
1392 goto write_error;
1393 }
1394
1395 return len;
1396
1397write_error:
1398 dev_info(&udev->dev,
1399 "%s: Failed to write block at addr: %04x size: %04x\n",
1400 __func__, addr, blocksize);
1401 return -EAGAIN;
1402}
1403
1404static u32 rtl8xxxu_read_rfreg(struct rtl8xxxu_priv *priv,
1405 enum rtl8xxxu_rfpath path, u8 reg)
1406{
1407 u32 hssia, val32, retval;
1408
1409 hssia = rtl8xxxu_read32(priv, REG_FPGA0_XA_HSSI_PARM2);
1410 if (path != RF_A)
1411 val32 = rtl8xxxu_read32(priv, rtl8xxxu_rfregs[path].hssiparm2);
1412 else
1413 val32 = hssia;
1414
1415 val32 &= ~FPGA0_HSSI_PARM2_ADDR_MASK;
1416 val32 |= (reg << FPGA0_HSSI_PARM2_ADDR_SHIFT);
1417 val32 |= FPGA0_HSSI_PARM2_EDGE_READ;
1418 hssia &= ~FPGA0_HSSI_PARM2_EDGE_READ;
1419 rtl8xxxu_write32(priv, REG_FPGA0_XA_HSSI_PARM2, hssia);
1420
1421 udelay(10);
1422
1423 rtl8xxxu_write32(priv, rtl8xxxu_rfregs[path].hssiparm2, val32);
1424 udelay(100);
1425
1426 hssia |= FPGA0_HSSI_PARM2_EDGE_READ;
1427 rtl8xxxu_write32(priv, REG_FPGA0_XA_HSSI_PARM2, hssia);
1428 udelay(10);
1429
1430 val32 = rtl8xxxu_read32(priv, rtl8xxxu_rfregs[path].hssiparm1);
1431 if (val32 & FPGA0_HSSI_PARM1_PI)
1432 retval = rtl8xxxu_read32(priv, rtl8xxxu_rfregs[path].hspiread);
1433 else
1434 retval = rtl8xxxu_read32(priv, rtl8xxxu_rfregs[path].lssiread);
1435
1436 retval &= 0xfffff;
1437
1438 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_RFREG_READ)
1439 dev_info(&priv->udev->dev, "%s(%02x) = 0x%06x\n",
1440 __func__, reg, retval);
1441 return retval;
1442}
1443
Jes Sorensen22a31d42016-02-29 17:04:15 -05001444/*
1445 * The RTL8723BU driver indicates that registers 0xb2 and 0xb6 can
1446 * have write issues in high temperature conditions. We may have to
1447 * retry writing them.
1448 */
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001449static int rtl8xxxu_write_rfreg(struct rtl8xxxu_priv *priv,
1450 enum rtl8xxxu_rfpath path, u8 reg, u32 data)
1451{
1452 int ret, retval;
1453 u32 dataaddr;
1454
1455 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_RFREG_WRITE)
1456 dev_info(&priv->udev->dev, "%s(%02x) = 0x%06x\n",
1457 __func__, reg, data);
1458
1459 data &= FPGA0_LSSI_PARM_DATA_MASK;
1460 dataaddr = (reg << FPGA0_LSSI_PARM_ADDR_SHIFT) | data;
1461
1462 /* Use XB for path B */
1463 ret = rtl8xxxu_write32(priv, rtl8xxxu_rfregs[path].lssiparm, dataaddr);
1464 if (ret != sizeof(dataaddr))
1465 retval = -EIO;
1466 else
1467 retval = 0;
1468
1469 udelay(1);
1470
1471 return retval;
1472}
1473
Jes Sorensen8da91572016-02-29 17:04:29 -05001474static int rtl8723a_h2c_cmd(struct rtl8xxxu_priv *priv,
1475 struct h2c_cmd *h2c, int len)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001476{
1477 struct device *dev = &priv->udev->dev;
1478 int mbox_nr, retry, retval = 0;
1479 int mbox_reg, mbox_ext_reg;
1480 u8 val8;
1481
1482 mutex_lock(&priv->h2c_mutex);
1483
1484 mbox_nr = priv->next_mbox;
1485 mbox_reg = REG_HMBOX_0 + (mbox_nr * 4);
Jes Sorensened35d092016-02-29 17:04:19 -05001486 mbox_ext_reg = priv->fops->mbox_ext_reg +
1487 (mbox_nr * priv->fops->mbox_ext_width);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001488
1489 /*
1490 * MBOX ready?
1491 */
1492 retry = 100;
1493 do {
1494 val8 = rtl8xxxu_read8(priv, REG_HMTFR);
1495 if (!(val8 & BIT(mbox_nr)))
1496 break;
1497 } while (retry--);
1498
1499 if (!retry) {
Jes Sorensenc7a5a192016-02-29 17:04:30 -05001500 dev_info(dev, "%s: Mailbox busy\n", __func__);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001501 retval = -EBUSY;
1502 goto error;
1503 }
1504
1505 /*
1506 * Need to swap as it's being swapped again by rtl8xxxu_write16/32()
1507 */
Jes Sorensen8da91572016-02-29 17:04:29 -05001508 if (len > sizeof(u32)) {
Jes Sorensened35d092016-02-29 17:04:19 -05001509 if (priv->fops->mbox_ext_width == 4) {
1510 rtl8xxxu_write32(priv, mbox_ext_reg,
1511 le32_to_cpu(h2c->raw_wide.ext));
1512 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_H2C)
1513 dev_info(dev, "H2C_EXT %08x\n",
1514 le32_to_cpu(h2c->raw_wide.ext));
1515 } else {
1516 rtl8xxxu_write16(priv, mbox_ext_reg,
1517 le16_to_cpu(h2c->raw.ext));
1518 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_H2C)
1519 dev_info(dev, "H2C_EXT %04x\n",
1520 le16_to_cpu(h2c->raw.ext));
1521 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001522 }
1523 rtl8xxxu_write32(priv, mbox_reg, le32_to_cpu(h2c->raw.data));
1524 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_H2C)
1525 dev_info(dev, "H2C %08x\n", le32_to_cpu(h2c->raw.data));
1526
1527 priv->next_mbox = (mbox_nr + 1) % H2C_MAX_MBOX;
1528
1529error:
1530 mutex_unlock(&priv->h2c_mutex);
1531 return retval;
1532}
1533
Jes Sorensen394f1bd2016-02-29 17:04:49 -05001534static void rtl8723bu_write_btreg(struct rtl8xxxu_priv *priv, u8 reg, u8 data)
1535{
1536 struct h2c_cmd h2c;
1537 int reqnum = 0;
1538
1539 memset(&h2c, 0, sizeof(struct h2c_cmd));
1540 h2c.bt_mp_oper.cmd = H2C_8723B_BT_MP_OPER;
1541 h2c.bt_mp_oper.operreq = 0 | (reqnum << 4);
1542 h2c.bt_mp_oper.opcode = BT_MP_OP_WRITE_REG_VALUE;
1543 h2c.bt_mp_oper.data = data;
1544 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.bt_mp_oper));
1545
1546 reqnum++;
1547 memset(&h2c, 0, sizeof(struct h2c_cmd));
1548 h2c.bt_mp_oper.cmd = H2C_8723B_BT_MP_OPER;
1549 h2c.bt_mp_oper.operreq = 0 | (reqnum << 4);
1550 h2c.bt_mp_oper.opcode = BT_MP_OP_WRITE_REG_VALUE;
1551 h2c.bt_mp_oper.addr = reg;
1552 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.bt_mp_oper));
1553}
1554
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001555static void rtl8723a_enable_rf(struct rtl8xxxu_priv *priv)
1556{
1557 u8 val8;
1558 u32 val32;
1559
1560 val8 = rtl8xxxu_read8(priv, REG_SPS0_CTRL);
1561 val8 |= BIT(0) | BIT(3);
1562 rtl8xxxu_write8(priv, REG_SPS0_CTRL, val8);
1563
1564 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XAB_RF_PARM);
1565 val32 &= ~(BIT(4) | BIT(5));
1566 val32 |= BIT(3);
1567 if (priv->rf_paths == 2) {
1568 val32 &= ~(BIT(20) | BIT(21));
1569 val32 |= BIT(19);
1570 }
1571 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_PARM, val32);
1572
1573 val32 = rtl8xxxu_read32(priv, REG_OFDM0_TRX_PATH_ENABLE);
1574 val32 &= ~OFDM_RF_PATH_TX_MASK;
1575 if (priv->tx_paths == 2)
1576 val32 |= OFDM_RF_PATH_TX_A | OFDM_RF_PATH_TX_B;
1577 else if (priv->rtlchip == 0x8192c || priv->rtlchip == 0x8191c)
1578 val32 |= OFDM_RF_PATH_TX_B;
1579 else
1580 val32 |= OFDM_RF_PATH_TX_A;
1581 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, val32);
1582
1583 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
1584 val32 &= ~FPGA_RF_MODE_JAPAN;
1585 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
1586
1587 if (priv->rf_paths == 2)
1588 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, 0x63db25a0);
1589 else
1590 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, 0x631b25a0);
1591
1592 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, 0x32d95);
1593 if (priv->rf_paths == 2)
1594 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC, 0x32d95);
1595
1596 rtl8xxxu_write8(priv, REG_TXPAUSE, 0x00);
1597}
1598
1599static void rtl8723a_disable_rf(struct rtl8xxxu_priv *priv)
1600{
1601 u8 sps0;
1602 u32 val32;
1603
1604 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
1605
1606 sps0 = rtl8xxxu_read8(priv, REG_SPS0_CTRL);
1607
1608 /* RF RX code for preamble power saving */
1609 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XAB_RF_PARM);
1610 val32 &= ~(BIT(3) | BIT(4) | BIT(5));
1611 if (priv->rf_paths == 2)
1612 val32 &= ~(BIT(19) | BIT(20) | BIT(21));
1613 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_PARM, val32);
1614
1615 /* Disable TX for four paths */
1616 val32 = rtl8xxxu_read32(priv, REG_OFDM0_TRX_PATH_ENABLE);
1617 val32 &= ~OFDM_RF_PATH_TX_MASK;
1618 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, val32);
1619
1620 /* Enable power saving */
1621 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
1622 val32 |= FPGA_RF_MODE_JAPAN;
1623 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
1624
1625 /* AFE control register to power down bits [30:22] */
1626 if (priv->rf_paths == 2)
1627 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, 0x00db25a0);
1628 else
1629 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, 0x001b25a0);
1630
1631 /* Power down RF module */
1632 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, 0);
1633 if (priv->rf_paths == 2)
1634 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC, 0);
1635
1636 sps0 &= ~(BIT(0) | BIT(3));
1637 rtl8xxxu_write8(priv, REG_SPS0_CTRL, sps0);
1638}
1639
1640
1641static void rtl8723a_stop_tx_beacon(struct rtl8xxxu_priv *priv)
1642{
1643 u8 val8;
1644
1645 val8 = rtl8xxxu_read8(priv, REG_FWHW_TXQ_CTRL + 2);
1646 val8 &= ~BIT(6);
1647 rtl8xxxu_write8(priv, REG_FWHW_TXQ_CTRL + 2, val8);
1648
1649 rtl8xxxu_write8(priv, REG_TBTT_PROHIBIT + 1, 0x64);
1650 val8 = rtl8xxxu_read8(priv, REG_TBTT_PROHIBIT + 2);
1651 val8 &= ~BIT(0);
1652 rtl8xxxu_write8(priv, REG_TBTT_PROHIBIT + 2, val8);
1653}
1654
1655
1656/*
1657 * The rtl8723a has 3 channel groups for it's efuse settings. It only
1658 * supports the 2.4GHz band, so channels 1 - 14:
1659 * group 0: channels 1 - 3
1660 * group 1: channels 4 - 9
1661 * group 2: channels 10 - 14
1662 *
1663 * Note: We index from 0 in the code
1664 */
1665static int rtl8723a_channel_to_group(int channel)
1666{
1667 int group;
1668
1669 if (channel < 4)
1670 group = 0;
1671 else if (channel < 10)
1672 group = 1;
1673 else
1674 group = 2;
1675
1676 return group;
1677}
1678
1679static void rtl8723au_config_channel(struct ieee80211_hw *hw)
1680{
1681 struct rtl8xxxu_priv *priv = hw->priv;
1682 u32 val32, rsr;
1683 u8 val8, opmode;
1684 bool ht = true;
1685 int sec_ch_above, channel;
1686 int i;
1687
1688 opmode = rtl8xxxu_read8(priv, REG_BW_OPMODE);
1689 rsr = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
1690 channel = hw->conf.chandef.chan->hw_value;
1691
1692 switch (hw->conf.chandef.width) {
1693 case NL80211_CHAN_WIDTH_20_NOHT:
1694 ht = false;
1695 case NL80211_CHAN_WIDTH_20:
1696 opmode |= BW_OPMODE_20MHZ;
1697 rtl8xxxu_write8(priv, REG_BW_OPMODE, opmode);
1698
1699 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
1700 val32 &= ~FPGA_RF_MODE;
1701 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
1702
1703 val32 = rtl8xxxu_read32(priv, REG_FPGA1_RF_MODE);
1704 val32 &= ~FPGA_RF_MODE;
1705 rtl8xxxu_write32(priv, REG_FPGA1_RF_MODE, val32);
1706
1707 val32 = rtl8xxxu_read32(priv, REG_FPGA0_ANALOG2);
1708 val32 |= FPGA0_ANALOG2_20MHZ;
1709 rtl8xxxu_write32(priv, REG_FPGA0_ANALOG2, val32);
1710 break;
1711 case NL80211_CHAN_WIDTH_40:
1712 if (hw->conf.chandef.center_freq1 >
1713 hw->conf.chandef.chan->center_freq) {
1714 sec_ch_above = 1;
1715 channel += 2;
1716 } else {
1717 sec_ch_above = 0;
1718 channel -= 2;
1719 }
1720
1721 opmode &= ~BW_OPMODE_20MHZ;
1722 rtl8xxxu_write8(priv, REG_BW_OPMODE, opmode);
1723 rsr &= ~RSR_RSC_BANDWIDTH_40M;
1724 if (sec_ch_above)
1725 rsr |= RSR_RSC_UPPER_SUB_CHANNEL;
1726 else
1727 rsr |= RSR_RSC_LOWER_SUB_CHANNEL;
1728 rtl8xxxu_write32(priv, REG_RESPONSE_RATE_SET, rsr);
1729
1730 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
1731 val32 |= FPGA_RF_MODE;
1732 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
1733
1734 val32 = rtl8xxxu_read32(priv, REG_FPGA1_RF_MODE);
1735 val32 |= FPGA_RF_MODE;
1736 rtl8xxxu_write32(priv, REG_FPGA1_RF_MODE, val32);
1737
1738 /*
1739 * Set Control channel to upper or lower. These settings
1740 * are required only for 40MHz
1741 */
1742 val32 = rtl8xxxu_read32(priv, REG_CCK0_SYSTEM);
1743 val32 &= ~CCK0_SIDEBAND;
1744 if (!sec_ch_above)
1745 val32 |= CCK0_SIDEBAND;
1746 rtl8xxxu_write32(priv, REG_CCK0_SYSTEM, val32);
1747
1748 val32 = rtl8xxxu_read32(priv, REG_OFDM1_LSTF);
1749 val32 &= ~OFDM_LSTF_PRIME_CH_MASK; /* 0xc00 */
1750 if (sec_ch_above)
1751 val32 |= OFDM_LSTF_PRIME_CH_LOW;
1752 else
1753 val32 |= OFDM_LSTF_PRIME_CH_HIGH;
1754 rtl8xxxu_write32(priv, REG_OFDM1_LSTF, val32);
1755
1756 val32 = rtl8xxxu_read32(priv, REG_FPGA0_ANALOG2);
1757 val32 &= ~FPGA0_ANALOG2_20MHZ;
1758 rtl8xxxu_write32(priv, REG_FPGA0_ANALOG2, val32);
1759
1760 val32 = rtl8xxxu_read32(priv, REG_FPGA0_POWER_SAVE);
1761 val32 &= ~(FPGA0_PS_LOWER_CHANNEL | FPGA0_PS_UPPER_CHANNEL);
1762 if (sec_ch_above)
1763 val32 |= FPGA0_PS_UPPER_CHANNEL;
1764 else
1765 val32 |= FPGA0_PS_LOWER_CHANNEL;
1766 rtl8xxxu_write32(priv, REG_FPGA0_POWER_SAVE, val32);
1767 break;
1768
1769 default:
1770 break;
1771 }
1772
1773 for (i = RF_A; i < priv->rf_paths; i++) {
1774 val32 = rtl8xxxu_read_rfreg(priv, i, RF6052_REG_MODE_AG);
1775 val32 &= ~MODE_AG_CHANNEL_MASK;
1776 val32 |= channel;
1777 rtl8xxxu_write_rfreg(priv, i, RF6052_REG_MODE_AG, val32);
1778 }
1779
1780 if (ht)
1781 val8 = 0x0e;
1782 else
1783 val8 = 0x0a;
1784
1785 rtl8xxxu_write8(priv, REG_SIFS_CCK + 1, val8);
1786 rtl8xxxu_write8(priv, REG_SIFS_OFDM + 1, val8);
1787
1788 rtl8xxxu_write16(priv, REG_R2T_SIFS, 0x0808);
1789 rtl8xxxu_write16(priv, REG_T2T_SIFS, 0x0a0a);
1790
1791 for (i = RF_A; i < priv->rf_paths; i++) {
1792 val32 = rtl8xxxu_read_rfreg(priv, i, RF6052_REG_MODE_AG);
1793 if (hw->conf.chandef.width == NL80211_CHAN_WIDTH_40)
1794 val32 &= ~MODE_AG_CHANNEL_20MHZ;
1795 else
1796 val32 |= MODE_AG_CHANNEL_20MHZ;
1797 rtl8xxxu_write_rfreg(priv, i, RF6052_REG_MODE_AG, val32);
1798 }
1799}
1800
Jes Sorensenc3f95062016-02-29 17:04:40 -05001801static void rtl8723bu_config_channel(struct ieee80211_hw *hw)
1802{
1803 struct rtl8xxxu_priv *priv = hw->priv;
1804 u32 val32, rsr;
Jes Sorensen368633c2016-02-29 17:04:42 -05001805 u8 val8, subchannel;
Jes Sorensenc3f95062016-02-29 17:04:40 -05001806 u16 rf_mode_bw;
1807 bool ht = true;
1808 int sec_ch_above, channel;
1809 int i;
1810
1811 rf_mode_bw = rtl8xxxu_read16(priv, REG_WMAC_TRXPTCL_CTL);
1812 rf_mode_bw &= ~WMAC_TRXPTCL_CTL_BW_MASK;
1813 rsr = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
1814 channel = hw->conf.chandef.chan->hw_value;
1815
1816/* Hack */
1817 subchannel = 0;
1818
1819 switch (hw->conf.chandef.width) {
1820 case NL80211_CHAN_WIDTH_20_NOHT:
1821 ht = false;
1822 case NL80211_CHAN_WIDTH_20:
1823 rf_mode_bw |= WMAC_TRXPTCL_CTL_BW_20;
1824 subchannel = 0;
1825
1826 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
1827 val32 &= ~FPGA_RF_MODE;
1828 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
1829
1830 val32 = rtl8xxxu_read32(priv, REG_FPGA1_RF_MODE);
1831 val32 &= ~FPGA_RF_MODE;
1832 rtl8xxxu_write32(priv, REG_FPGA1_RF_MODE, val32);
1833
1834 val32 = rtl8xxxu_read32(priv, REG_OFDM0_TX_PSDO_NOISE_WEIGHT);
1835 val32 &= ~(BIT(30) | BIT(31));
1836 rtl8xxxu_write32(priv, REG_OFDM0_TX_PSDO_NOISE_WEIGHT, val32);
1837
1838 break;
1839 case NL80211_CHAN_WIDTH_40:
1840 rf_mode_bw |= WMAC_TRXPTCL_CTL_BW_40;
1841
1842 if (hw->conf.chandef.center_freq1 >
1843 hw->conf.chandef.chan->center_freq) {
1844 sec_ch_above = 1;
1845 channel += 2;
1846 } else {
1847 sec_ch_above = 0;
1848 channel -= 2;
1849 }
1850
1851 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
1852 val32 |= FPGA_RF_MODE;
1853 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
1854
1855 val32 = rtl8xxxu_read32(priv, REG_FPGA1_RF_MODE);
1856 val32 |= FPGA_RF_MODE;
1857 rtl8xxxu_write32(priv, REG_FPGA1_RF_MODE, val32);
1858
1859 /*
1860 * Set Control channel to upper or lower. These settings
1861 * are required only for 40MHz
1862 */
1863 val32 = rtl8xxxu_read32(priv, REG_CCK0_SYSTEM);
1864 val32 &= ~CCK0_SIDEBAND;
1865 if (!sec_ch_above)
1866 val32 |= CCK0_SIDEBAND;
1867 rtl8xxxu_write32(priv, REG_CCK0_SYSTEM, val32);
1868
1869 val32 = rtl8xxxu_read32(priv, REG_OFDM1_LSTF);
1870 val32 &= ~OFDM_LSTF_PRIME_CH_MASK; /* 0xc00 */
1871 if (sec_ch_above)
1872 val32 |= OFDM_LSTF_PRIME_CH_LOW;
1873 else
1874 val32 |= OFDM_LSTF_PRIME_CH_HIGH;
1875 rtl8xxxu_write32(priv, REG_OFDM1_LSTF, val32);
1876
1877 val32 = rtl8xxxu_read32(priv, REG_FPGA0_POWER_SAVE);
1878 val32 &= ~(FPGA0_PS_LOWER_CHANNEL | FPGA0_PS_UPPER_CHANNEL);
1879 if (sec_ch_above)
1880 val32 |= FPGA0_PS_UPPER_CHANNEL;
1881 else
1882 val32 |= FPGA0_PS_LOWER_CHANNEL;
1883 rtl8xxxu_write32(priv, REG_FPGA0_POWER_SAVE, val32);
1884 break;
1885 case NL80211_CHAN_WIDTH_80:
1886 rf_mode_bw |= WMAC_TRXPTCL_CTL_BW_80;
1887 break;
1888 default:
1889 break;
1890 }
1891
1892 for (i = RF_A; i < priv->rf_paths; i++) {
1893 val32 = rtl8xxxu_read_rfreg(priv, i, RF6052_REG_MODE_AG);
1894 val32 &= ~MODE_AG_CHANNEL_MASK;
1895 val32 |= channel;
1896 rtl8xxxu_write_rfreg(priv, i, RF6052_REG_MODE_AG, val32);
1897 }
1898
1899 rtl8xxxu_write16(priv, REG_WMAC_TRXPTCL_CTL, rf_mode_bw);
1900 rtl8xxxu_write8(priv, REG_DATA_SUBCHANNEL, subchannel);
1901
1902 if (ht)
1903 val8 = 0x0e;
1904 else
1905 val8 = 0x0a;
1906
1907 rtl8xxxu_write8(priv, REG_SIFS_CCK + 1, val8);
1908 rtl8xxxu_write8(priv, REG_SIFS_OFDM + 1, val8);
1909
1910 rtl8xxxu_write16(priv, REG_R2T_SIFS, 0x0808);
1911 rtl8xxxu_write16(priv, REG_T2T_SIFS, 0x0a0a);
1912
1913 for (i = RF_A; i < priv->rf_paths; i++) {
1914 val32 = rtl8xxxu_read_rfreg(priv, i, RF6052_REG_MODE_AG);
1915 val32 &= ~MODE_AG_BW_MASK;
1916 switch(hw->conf.chandef.width) {
1917 case NL80211_CHAN_WIDTH_80:
1918 val32 |= MODE_AG_BW_80MHZ_8723B;
1919 break;
1920 case NL80211_CHAN_WIDTH_40:
1921 val32 |= MODE_AG_BW_40MHZ_8723B;
1922 break;
1923 default:
1924 val32 |= MODE_AG_BW_20MHZ_8723B;
1925 break;
1926 }
1927 rtl8xxxu_write_rfreg(priv, i, RF6052_REG_MODE_AG, val32);
1928 }
1929}
1930
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001931static void
1932rtl8723a_set_tx_power(struct rtl8xxxu_priv *priv, int channel, bool ht40)
1933{
1934 u8 cck[RTL8723A_MAX_RF_PATHS], ofdm[RTL8723A_MAX_RF_PATHS];
1935 u8 ofdmbase[RTL8723A_MAX_RF_PATHS], mcsbase[RTL8723A_MAX_RF_PATHS];
1936 u32 val32, ofdm_a, ofdm_b, mcs_a, mcs_b;
1937 u8 val8;
1938 int group, i;
1939
1940 group = rtl8723a_channel_to_group(channel);
1941
1942 cck[0] = priv->cck_tx_power_index_A[group];
1943 cck[1] = priv->cck_tx_power_index_B[group];
1944
1945 ofdm[0] = priv->ht40_1s_tx_power_index_A[group];
1946 ofdm[1] = priv->ht40_1s_tx_power_index_B[group];
1947
1948 ofdmbase[0] = ofdm[0] + priv->ofdm_tx_power_index_diff[group].a;
1949 ofdmbase[1] = ofdm[1] + priv->ofdm_tx_power_index_diff[group].b;
1950
1951 mcsbase[0] = ofdm[0];
1952 mcsbase[1] = ofdm[1];
1953 if (!ht40) {
1954 mcsbase[0] += priv->ht20_tx_power_index_diff[group].a;
1955 mcsbase[1] += priv->ht20_tx_power_index_diff[group].b;
1956 }
1957
1958 if (priv->tx_paths > 1) {
1959 if (ofdm[0] > priv->ht40_2s_tx_power_index_diff[group].a)
1960 ofdm[0] -= priv->ht40_2s_tx_power_index_diff[group].a;
1961 if (ofdm[1] > priv->ht40_2s_tx_power_index_diff[group].b)
1962 ofdm[1] -= priv->ht40_2s_tx_power_index_diff[group].b;
1963 }
1964
1965 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_CHANNEL)
1966 dev_info(&priv->udev->dev,
1967 "%s: Setting TX power CCK A: %02x, "
1968 "CCK B: %02x, OFDM A: %02x, OFDM B: %02x\n",
1969 __func__, cck[0], cck[1], ofdm[0], ofdm[1]);
1970
1971 for (i = 0; i < RTL8723A_MAX_RF_PATHS; i++) {
1972 if (cck[i] > RF6052_MAX_TX_PWR)
1973 cck[i] = RF6052_MAX_TX_PWR;
1974 if (ofdm[i] > RF6052_MAX_TX_PWR)
1975 ofdm[i] = RF6052_MAX_TX_PWR;
1976 }
1977
1978 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_A_CCK1_MCS32);
1979 val32 &= 0xffff00ff;
1980 val32 |= (cck[0] << 8);
1981 rtl8xxxu_write32(priv, REG_TX_AGC_A_CCK1_MCS32, val32);
1982
1983 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11);
1984 val32 &= 0xff;
1985 val32 |= ((cck[0] << 8) | (cck[0] << 16) | (cck[0] << 24));
1986 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11, val32);
1987
1988 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11);
1989 val32 &= 0xffffff00;
1990 val32 |= cck[1];
1991 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11, val32);
1992
1993 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK1_55_MCS32);
1994 val32 &= 0xff;
1995 val32 |= ((cck[1] << 8) | (cck[1] << 16) | (cck[1] << 24));
1996 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK1_55_MCS32, val32);
1997
1998 ofdm_a = ofdmbase[0] | ofdmbase[0] << 8 |
1999 ofdmbase[0] << 16 | ofdmbase[0] << 24;
2000 ofdm_b = ofdmbase[1] | ofdmbase[1] << 8 |
2001 ofdmbase[1] << 16 | ofdmbase[1] << 24;
2002 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE18_06, ofdm_a);
2003 rtl8xxxu_write32(priv, REG_TX_AGC_B_RATE18_06, ofdm_b);
2004
2005 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE54_24, ofdm_a);
2006 rtl8xxxu_write32(priv, REG_TX_AGC_B_RATE54_24, ofdm_b);
2007
2008 mcs_a = mcsbase[0] | mcsbase[0] << 8 |
2009 mcsbase[0] << 16 | mcsbase[0] << 24;
2010 mcs_b = mcsbase[1] | mcsbase[1] << 8 |
2011 mcsbase[1] << 16 | mcsbase[1] << 24;
2012
2013 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS03_MCS00, mcs_a);
2014 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS03_MCS00, mcs_b);
2015
2016 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS07_MCS04, mcs_a);
2017 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS07_MCS04, mcs_b);
2018
2019 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS11_MCS08, mcs_a);
2020 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS11_MCS08, mcs_b);
2021
2022 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS15_MCS12, mcs_a);
2023 for (i = 0; i < 3; i++) {
2024 if (i != 2)
2025 val8 = (mcsbase[0] > 8) ? (mcsbase[0] - 8) : 0;
2026 else
2027 val8 = (mcsbase[0] > 6) ? (mcsbase[0] - 6) : 0;
2028 rtl8xxxu_write8(priv, REG_OFDM0_XC_TX_IQ_IMBALANCE + i, val8);
2029 }
2030 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS15_MCS12, mcs_b);
2031 for (i = 0; i < 3; i++) {
2032 if (i != 2)
2033 val8 = (mcsbase[1] > 8) ? (mcsbase[1] - 8) : 0;
2034 else
2035 val8 = (mcsbase[1] > 6) ? (mcsbase[1] - 6) : 0;
2036 rtl8xxxu_write8(priv, REG_OFDM0_XD_TX_IQ_IMBALANCE + i, val8);
2037 }
2038}
2039
2040static void rtl8xxxu_set_linktype(struct rtl8xxxu_priv *priv,
2041 enum nl80211_iftype linktype)
2042{
Jes Sorensena26703f2016-02-03 13:39:56 -05002043 u8 val8;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002044
Jes Sorensena26703f2016-02-03 13:39:56 -05002045 val8 = rtl8xxxu_read8(priv, REG_MSR);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002046 val8 &= ~MSR_LINKTYPE_MASK;
2047
2048 switch (linktype) {
2049 case NL80211_IFTYPE_UNSPECIFIED:
2050 val8 |= MSR_LINKTYPE_NONE;
2051 break;
2052 case NL80211_IFTYPE_ADHOC:
2053 val8 |= MSR_LINKTYPE_ADHOC;
2054 break;
2055 case NL80211_IFTYPE_STATION:
2056 val8 |= MSR_LINKTYPE_STATION;
2057 break;
2058 case NL80211_IFTYPE_AP:
2059 val8 |= MSR_LINKTYPE_AP;
2060 break;
2061 default:
2062 goto out;
2063 }
2064
2065 rtl8xxxu_write8(priv, REG_MSR, val8);
2066out:
2067 return;
2068}
2069
2070static void
2071rtl8xxxu_set_retry(struct rtl8xxxu_priv *priv, u16 short_retry, u16 long_retry)
2072{
2073 u16 val16;
2074
2075 val16 = ((short_retry << RETRY_LIMIT_SHORT_SHIFT) &
2076 RETRY_LIMIT_SHORT_MASK) |
2077 ((long_retry << RETRY_LIMIT_LONG_SHIFT) &
2078 RETRY_LIMIT_LONG_MASK);
2079
2080 rtl8xxxu_write16(priv, REG_RETRY_LIMIT, val16);
2081}
2082
2083static void
2084rtl8xxxu_set_spec_sifs(struct rtl8xxxu_priv *priv, u16 cck, u16 ofdm)
2085{
2086 u16 val16;
2087
2088 val16 = ((cck << SPEC_SIFS_CCK_SHIFT) & SPEC_SIFS_CCK_MASK) |
2089 ((ofdm << SPEC_SIFS_OFDM_SHIFT) & SPEC_SIFS_OFDM_MASK);
2090
2091 rtl8xxxu_write16(priv, REG_SPEC_SIFS, val16);
2092}
2093
2094static void rtl8xxxu_print_chipinfo(struct rtl8xxxu_priv *priv)
2095{
2096 struct device *dev = &priv->udev->dev;
2097 char *cut;
2098
2099 switch (priv->chip_cut) {
2100 case 0:
2101 cut = "A";
2102 break;
2103 case 1:
2104 cut = "B";
2105 break;
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002106 case 2:
2107 cut = "C";
2108 break;
2109 case 3:
2110 cut = "D";
2111 break;
2112 case 4:
2113 cut = "E";
2114 break;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002115 default:
2116 cut = "unknown";
2117 }
2118
2119 dev_info(dev,
2120 "RTL%s rev %s (%s) %iT%iR, TX queues %i, WiFi=%i, BT=%i, GPS=%i, HI PA=%i\n",
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002121 priv->chip_name, cut, priv->chip_vendor, priv->tx_paths,
2122 priv->rx_paths, priv->ep_tx_count, priv->has_wifi,
2123 priv->has_bluetooth, priv->has_gps, priv->hi_pa);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002124
2125 dev_info(dev, "RTL%s MAC: %pM\n", priv->chip_name, priv->mac_addr);
2126}
2127
2128static int rtl8xxxu_identify_chip(struct rtl8xxxu_priv *priv)
2129{
2130 struct device *dev = &priv->udev->dev;
2131 u32 val32, bonding;
2132 u16 val16;
2133
2134 val32 = rtl8xxxu_read32(priv, REG_SYS_CFG);
2135 priv->chip_cut = (val32 & SYS_CFG_CHIP_VERSION_MASK) >>
2136 SYS_CFG_CHIP_VERSION_SHIFT;
2137 if (val32 & SYS_CFG_TRP_VAUX_EN) {
2138 dev_info(dev, "Unsupported test chip\n");
2139 return -ENOTSUPP;
2140 }
2141
2142 if (val32 & SYS_CFG_BT_FUNC) {
Jes Sorensen35a741f2016-02-29 17:04:10 -05002143 if (priv->chip_cut >= 3) {
2144 sprintf(priv->chip_name, "8723BU");
2145 priv->rtlchip = 0x8723b;
2146 } else {
2147 sprintf(priv->chip_name, "8723AU");
Jes Sorensen0e28b972016-02-29 17:04:13 -05002148 priv->usb_interrupts = 1;
Jes Sorensen35a741f2016-02-29 17:04:10 -05002149 priv->rtlchip = 0x8723a;
2150 }
2151
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002152 priv->rf_paths = 1;
2153 priv->rx_paths = 1;
2154 priv->tx_paths = 1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002155
2156 val32 = rtl8xxxu_read32(priv, REG_MULTI_FUNC_CTRL);
2157 if (val32 & MULTI_WIFI_FUNC_EN)
2158 priv->has_wifi = 1;
2159 if (val32 & MULTI_BT_FUNC_EN)
2160 priv->has_bluetooth = 1;
2161 if (val32 & MULTI_GPS_FUNC_EN)
2162 priv->has_gps = 1;
Jakub Sitnicki38451992016-02-03 13:39:49 -05002163 priv->is_multi_func = 1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002164 } else if (val32 & SYS_CFG_TYPE_ID) {
2165 bonding = rtl8xxxu_read32(priv, REG_HPON_FSM);
2166 bonding &= HPON_FSM_BONDING_MASK;
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002167 if (priv->chip_cut >= 3) {
2168 if (bonding == HPON_FSM_BONDING_1T2R) {
2169 sprintf(priv->chip_name, "8191EU");
2170 priv->rf_paths = 2;
2171 priv->rx_paths = 2;
2172 priv->tx_paths = 1;
2173 priv->rtlchip = 0x8191e;
2174 } else {
2175 sprintf(priv->chip_name, "8192EU");
2176 priv->rf_paths = 2;
2177 priv->rx_paths = 2;
2178 priv->tx_paths = 2;
2179 priv->rtlchip = 0x8192e;
2180 }
2181 } else if (bonding == HPON_FSM_BONDING_1T2R) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002182 sprintf(priv->chip_name, "8191CU");
2183 priv->rf_paths = 2;
2184 priv->rx_paths = 2;
2185 priv->tx_paths = 1;
Jes Sorensen0e28b972016-02-29 17:04:13 -05002186 priv->usb_interrupts = 1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002187 priv->rtlchip = 0x8191c;
2188 } else {
2189 sprintf(priv->chip_name, "8192CU");
2190 priv->rf_paths = 2;
2191 priv->rx_paths = 2;
2192 priv->tx_paths = 2;
Jes Sorensen0e28b972016-02-29 17:04:13 -05002193 priv->usb_interrupts = 1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002194 priv->rtlchip = 0x8192c;
2195 }
2196 priv->has_wifi = 1;
2197 } else {
2198 sprintf(priv->chip_name, "8188CU");
2199 priv->rf_paths = 1;
2200 priv->rx_paths = 1;
2201 priv->tx_paths = 1;
2202 priv->rtlchip = 0x8188c;
Jes Sorensen0e28b972016-02-29 17:04:13 -05002203 priv->usb_interrupts = 1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002204 priv->has_wifi = 1;
2205 }
2206
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002207 switch (priv->rtlchip) {
2208 case 0x8188e:
2209 case 0x8192e:
2210 case 0x8723b:
2211 switch (val32 & SYS_CFG_VENDOR_EXT_MASK) {
2212 case SYS_CFG_VENDOR_ID_TSMC:
2213 sprintf(priv->chip_vendor, "TSMC");
2214 break;
2215 case SYS_CFG_VENDOR_ID_SMIC:
2216 sprintf(priv->chip_vendor, "SMIC");
2217 priv->vendor_smic = 1;
2218 break;
2219 case SYS_CFG_VENDOR_ID_UMC:
2220 sprintf(priv->chip_vendor, "UMC");
2221 priv->vendor_umc = 1;
2222 break;
2223 default:
2224 sprintf(priv->chip_vendor, "unknown");
2225 }
2226 break;
2227 default:
2228 if (val32 & SYS_CFG_VENDOR_ID) {
2229 sprintf(priv->chip_vendor, "UMC");
2230 priv->vendor_umc = 1;
2231 } else {
2232 sprintf(priv->chip_vendor, "TSMC");
2233 }
2234 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002235
2236 val32 = rtl8xxxu_read32(priv, REG_GPIO_OUTSTS);
2237 priv->rom_rev = (val32 & GPIO_RF_RL_ID) >> 28;
2238
2239 val16 = rtl8xxxu_read16(priv, REG_NORMAL_SIE_EP_TX);
2240 if (val16 & NORMAL_SIE_EP_TX_HIGH_MASK) {
2241 priv->ep_tx_high_queue = 1;
2242 priv->ep_tx_count++;
2243 }
2244
2245 if (val16 & NORMAL_SIE_EP_TX_NORMAL_MASK) {
2246 priv->ep_tx_normal_queue = 1;
2247 priv->ep_tx_count++;
2248 }
2249
2250 if (val16 & NORMAL_SIE_EP_TX_LOW_MASK) {
2251 priv->ep_tx_low_queue = 1;
2252 priv->ep_tx_count++;
2253 }
2254
2255 /*
2256 * Fallback for devices that do not provide REG_NORMAL_SIE_EP_TX
2257 */
2258 if (!priv->ep_tx_count) {
2259 switch (priv->nr_out_eps) {
Jes Sorensen35a741f2016-02-29 17:04:10 -05002260 case 4:
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002261 case 3:
2262 priv->ep_tx_low_queue = 1;
2263 priv->ep_tx_count++;
2264 case 2:
2265 priv->ep_tx_normal_queue = 1;
2266 priv->ep_tx_count++;
2267 case 1:
2268 priv->ep_tx_high_queue = 1;
2269 priv->ep_tx_count++;
2270 break;
2271 default:
2272 dev_info(dev, "Unsupported USB TX end-points\n");
2273 return -ENOTSUPP;
2274 }
2275 }
2276
2277 return 0;
2278}
2279
2280static int rtl8723au_parse_efuse(struct rtl8xxxu_priv *priv)
2281{
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002282 struct rtl8723au_efuse *efuse = &priv->efuse_wifi.efuse8723;
2283
2284 if (efuse->rtl_id != cpu_to_le16(0x8129))
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002285 return -EINVAL;
2286
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002287 ether_addr_copy(priv->mac_addr, efuse->mac_addr);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002288
2289 memcpy(priv->cck_tx_power_index_A,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002290 efuse->cck_tx_power_index_A,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002291 sizeof(priv->cck_tx_power_index_A));
2292 memcpy(priv->cck_tx_power_index_B,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002293 efuse->cck_tx_power_index_B,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002294 sizeof(priv->cck_tx_power_index_B));
2295
2296 memcpy(priv->ht40_1s_tx_power_index_A,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002297 efuse->ht40_1s_tx_power_index_A,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002298 sizeof(priv->ht40_1s_tx_power_index_A));
2299 memcpy(priv->ht40_1s_tx_power_index_B,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002300 efuse->ht40_1s_tx_power_index_B,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002301 sizeof(priv->ht40_1s_tx_power_index_B));
2302
2303 memcpy(priv->ht20_tx_power_index_diff,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002304 efuse->ht20_tx_power_index_diff,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002305 sizeof(priv->ht20_tx_power_index_diff));
2306 memcpy(priv->ofdm_tx_power_index_diff,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002307 efuse->ofdm_tx_power_index_diff,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002308 sizeof(priv->ofdm_tx_power_index_diff));
2309
2310 memcpy(priv->ht40_max_power_offset,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002311 efuse->ht40_max_power_offset,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002312 sizeof(priv->ht40_max_power_offset));
2313 memcpy(priv->ht20_max_power_offset,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002314 efuse->ht20_max_power_offset,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002315 sizeof(priv->ht20_max_power_offset));
2316
2317 dev_info(&priv->udev->dev, "Vendor: %.7s\n",
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002318 efuse->vendor_name);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002319 dev_info(&priv->udev->dev, "Product: %.41s\n",
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002320 efuse->device_name);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002321 return 0;
2322}
2323
Jes Sorensen3c836d62016-02-29 17:04:11 -05002324static int rtl8723bu_parse_efuse(struct rtl8xxxu_priv *priv)
2325{
Jes Sorensenb8ba8602016-02-29 17:04:28 -05002326 struct rtl8723bu_efuse *efuse = &priv->efuse_wifi.efuse8723bu;
2327
2328 if (efuse->rtl_id != cpu_to_le16(0x8129))
Jes Sorensen3c836d62016-02-29 17:04:11 -05002329 return -EINVAL;
2330
Jes Sorensenb8ba8602016-02-29 17:04:28 -05002331 ether_addr_copy(priv->mac_addr, efuse->mac_addr);
Jes Sorensen3c836d62016-02-29 17:04:11 -05002332
Jes Sorensenb8ba8602016-02-29 17:04:28 -05002333 memcpy(priv->cck_tx_power_index_A, efuse->cck_tx_power_index_A,
Jes Sorensen3c836d62016-02-29 17:04:11 -05002334 sizeof(priv->cck_tx_power_index_A));
Jes Sorensenb8ba8602016-02-29 17:04:28 -05002335 memcpy(priv->cck_tx_power_index_B, efuse->cck_tx_power_index_B,
Jes Sorensen3c836d62016-02-29 17:04:11 -05002336 sizeof(priv->cck_tx_power_index_B));
2337
Jes Sorensenb8ba8602016-02-29 17:04:28 -05002338 memcpy(priv->ht40_1s_tx_power_index_A, efuse->ht40_1s_tx_power_index_A,
Jes Sorensen3c836d62016-02-29 17:04:11 -05002339 sizeof(priv->ht40_1s_tx_power_index_A));
Jes Sorensenb8ba8602016-02-29 17:04:28 -05002340 memcpy(priv->ht40_1s_tx_power_index_B, efuse->ht40_1s_tx_power_index_B,
Jes Sorensen3c836d62016-02-29 17:04:11 -05002341 sizeof(priv->ht40_1s_tx_power_index_B));
2342
Jes Sorensenb8ba8602016-02-29 17:04:28 -05002343 dev_info(&priv->udev->dev, "Vendor: %.7s\n", efuse->vendor_name);
2344 dev_info(&priv->udev->dev, "Product: %.41s\n", efuse->device_name);
Jes Sorensen3c836d62016-02-29 17:04:11 -05002345
2346 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_EFUSE) {
2347 int i;
2348 unsigned char *raw = priv->efuse_wifi.raw;
2349
2350 dev_info(&priv->udev->dev,
2351 "%s: dumping efuse (0x%02zx bytes):\n",
2352 __func__, sizeof(struct rtl8723bu_efuse));
2353 for (i = 0; i < sizeof(struct rtl8723bu_efuse); i += 8) {
2354 dev_info(&priv->udev->dev, "%02x: "
2355 "%02x %02x %02x %02x %02x %02x %02x %02x\n", i,
2356 raw[i], raw[i + 1], raw[i + 2],
2357 raw[i + 3], raw[i + 4], raw[i + 5],
2358 raw[i + 6], raw[i + 7]);
2359 }
2360 }
2361
2362 return 0;
2363}
2364
Kalle Valoc0963772015-10-25 18:24:38 +02002365#ifdef CONFIG_RTL8XXXU_UNTESTED
2366
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002367static int rtl8192cu_parse_efuse(struct rtl8xxxu_priv *priv)
2368{
Jakub Sitnicki49594442016-02-29 17:04:26 -05002369 struct rtl8192cu_efuse *efuse = &priv->efuse_wifi.efuse8192;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002370 int i;
2371
Jakub Sitnicki49594442016-02-29 17:04:26 -05002372 if (efuse->rtl_id != cpu_to_le16(0x8129))
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002373 return -EINVAL;
2374
Jakub Sitnicki49594442016-02-29 17:04:26 -05002375 ether_addr_copy(priv->mac_addr, efuse->mac_addr);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002376
2377 memcpy(priv->cck_tx_power_index_A,
Jakub Sitnicki49594442016-02-29 17:04:26 -05002378 efuse->cck_tx_power_index_A,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002379 sizeof(priv->cck_tx_power_index_A));
2380 memcpy(priv->cck_tx_power_index_B,
Jakub Sitnicki49594442016-02-29 17:04:26 -05002381 efuse->cck_tx_power_index_B,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002382 sizeof(priv->cck_tx_power_index_B));
2383
2384 memcpy(priv->ht40_1s_tx_power_index_A,
Jakub Sitnicki49594442016-02-29 17:04:26 -05002385 efuse->ht40_1s_tx_power_index_A,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002386 sizeof(priv->ht40_1s_tx_power_index_A));
2387 memcpy(priv->ht40_1s_tx_power_index_B,
Jakub Sitnicki49594442016-02-29 17:04:26 -05002388 efuse->ht40_1s_tx_power_index_B,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002389 sizeof(priv->ht40_1s_tx_power_index_B));
2390 memcpy(priv->ht40_2s_tx_power_index_diff,
Jakub Sitnicki49594442016-02-29 17:04:26 -05002391 efuse->ht40_2s_tx_power_index_diff,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002392 sizeof(priv->ht40_2s_tx_power_index_diff));
2393
2394 memcpy(priv->ht20_tx_power_index_diff,
Jakub Sitnicki49594442016-02-29 17:04:26 -05002395 efuse->ht20_tx_power_index_diff,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002396 sizeof(priv->ht20_tx_power_index_diff));
2397 memcpy(priv->ofdm_tx_power_index_diff,
Jakub Sitnicki49594442016-02-29 17:04:26 -05002398 efuse->ofdm_tx_power_index_diff,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002399 sizeof(priv->ofdm_tx_power_index_diff));
2400
2401 memcpy(priv->ht40_max_power_offset,
Jakub Sitnicki49594442016-02-29 17:04:26 -05002402 efuse->ht40_max_power_offset,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002403 sizeof(priv->ht40_max_power_offset));
2404 memcpy(priv->ht20_max_power_offset,
Jakub Sitnicki49594442016-02-29 17:04:26 -05002405 efuse->ht20_max_power_offset,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002406 sizeof(priv->ht20_max_power_offset));
2407
2408 dev_info(&priv->udev->dev, "Vendor: %.7s\n",
Jakub Sitnicki49594442016-02-29 17:04:26 -05002409 efuse->vendor_name);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002410 dev_info(&priv->udev->dev, "Product: %.20s\n",
Jakub Sitnicki49594442016-02-29 17:04:26 -05002411 efuse->device_name);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002412
Jakub Sitnicki49594442016-02-29 17:04:26 -05002413 if (efuse->rf_regulatory & 0x20) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002414 sprintf(priv->chip_name, "8188RU");
2415 priv->hi_pa = 1;
2416 }
2417
2418 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_EFUSE) {
2419 unsigned char *raw = priv->efuse_wifi.raw;
2420
2421 dev_info(&priv->udev->dev,
2422 "%s: dumping efuse (0x%02zx bytes):\n",
2423 __func__, sizeof(struct rtl8192cu_efuse));
2424 for (i = 0; i < sizeof(struct rtl8192cu_efuse); i += 8) {
2425 dev_info(&priv->udev->dev, "%02x: "
2426 "%02x %02x %02x %02x %02x %02x %02x %02x\n", i,
2427 raw[i], raw[i + 1], raw[i + 2],
2428 raw[i + 3], raw[i + 4], raw[i + 5],
2429 raw[i + 6], raw[i + 7]);
2430 }
2431 }
2432 return 0;
2433}
2434
Kalle Valoc0963772015-10-25 18:24:38 +02002435#endif
2436
Jes Sorensen3307d842016-02-29 17:03:59 -05002437static int rtl8192eu_parse_efuse(struct rtl8xxxu_priv *priv)
2438{
Jes Sorensenb7dda34d2016-02-29 17:04:27 -05002439 struct rtl8192eu_efuse *efuse = &priv->efuse_wifi.efuse8192eu;
Jes Sorensen3307d842016-02-29 17:03:59 -05002440 int i;
2441
Jes Sorensenb7dda34d2016-02-29 17:04:27 -05002442 if (efuse->rtl_id != cpu_to_le16(0x8129))
Jes Sorensen3307d842016-02-29 17:03:59 -05002443 return -EINVAL;
2444
Jes Sorensenb7dda34d2016-02-29 17:04:27 -05002445 ether_addr_copy(priv->mac_addr, efuse->mac_addr);
Jes Sorensen3307d842016-02-29 17:03:59 -05002446
Jes Sorensenb7dda34d2016-02-29 17:04:27 -05002447 dev_info(&priv->udev->dev, "Vendor: %.7s\n", efuse->vendor_name);
2448 dev_info(&priv->udev->dev, "Product: %.11s\n", efuse->device_name);
2449 dev_info(&priv->udev->dev, "Serial: %.11s\n", efuse->serial);
Jes Sorensen3307d842016-02-29 17:03:59 -05002450
2451 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_EFUSE) {
2452 unsigned char *raw = priv->efuse_wifi.raw;
2453
2454 dev_info(&priv->udev->dev,
2455 "%s: dumping efuse (0x%02zx bytes):\n",
2456 __func__, sizeof(struct rtl8192eu_efuse));
2457 for (i = 0; i < sizeof(struct rtl8192eu_efuse); i += 8) {
2458 dev_info(&priv->udev->dev, "%02x: "
2459 "%02x %02x %02x %02x %02x %02x %02x %02x\n", i,
2460 raw[i], raw[i + 1], raw[i + 2],
2461 raw[i + 3], raw[i + 4], raw[i + 5],
2462 raw[i + 6], raw[i + 7]);
2463 }
2464 }
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002465 return 0;
Jes Sorensen3307d842016-02-29 17:03:59 -05002466}
2467
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002468static int
2469rtl8xxxu_read_efuse8(struct rtl8xxxu_priv *priv, u16 offset, u8 *data)
2470{
2471 int i;
2472 u8 val8;
2473 u32 val32;
2474
2475 /* Write Address */
2476 rtl8xxxu_write8(priv, REG_EFUSE_CTRL + 1, offset & 0xff);
2477 val8 = rtl8xxxu_read8(priv, REG_EFUSE_CTRL + 2);
2478 val8 &= 0xfc;
2479 val8 |= (offset >> 8) & 0x03;
2480 rtl8xxxu_write8(priv, REG_EFUSE_CTRL + 2, val8);
2481
2482 val8 = rtl8xxxu_read8(priv, REG_EFUSE_CTRL + 3);
2483 rtl8xxxu_write8(priv, REG_EFUSE_CTRL + 3, val8 & 0x7f);
2484
2485 /* Poll for data read */
2486 val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
2487 for (i = 0; i < RTL8XXXU_MAX_REG_POLL; i++) {
2488 val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
2489 if (val32 & BIT(31))
2490 break;
2491 }
2492
2493 if (i == RTL8XXXU_MAX_REG_POLL)
2494 return -EIO;
2495
2496 udelay(50);
2497 val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
2498
2499 *data = val32 & 0xff;
2500 return 0;
2501}
2502
2503static int rtl8xxxu_read_efuse(struct rtl8xxxu_priv *priv)
2504{
2505 struct device *dev = &priv->udev->dev;
2506 int i, ret = 0;
2507 u8 val8, word_mask, header, extheader;
2508 u16 val16, efuse_addr, offset;
2509 u32 val32;
2510
2511 val16 = rtl8xxxu_read16(priv, REG_9346CR);
2512 if (val16 & EEPROM_ENABLE)
2513 priv->has_eeprom = 1;
2514 if (val16 & EEPROM_BOOT)
2515 priv->boot_eeprom = 1;
2516
Jakub Sitnicki38451992016-02-03 13:39:49 -05002517 if (priv->is_multi_func) {
2518 val32 = rtl8xxxu_read32(priv, REG_EFUSE_TEST);
2519 val32 = (val32 & ~EFUSE_SELECT_MASK) | EFUSE_WIFI_SELECT;
2520 rtl8xxxu_write32(priv, REG_EFUSE_TEST, val32);
2521 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002522
2523 dev_dbg(dev, "Booting from %s\n",
2524 priv->boot_eeprom ? "EEPROM" : "EFUSE");
2525
2526 rtl8xxxu_write8(priv, REG_EFUSE_ACCESS, EFUSE_ACCESS_ENABLE);
2527
2528 /* 1.2V Power: From VDDON with Power Cut(0x0000[15]), default valid */
2529 val16 = rtl8xxxu_read16(priv, REG_SYS_ISO_CTRL);
2530 if (!(val16 & SYS_ISO_PWC_EV12V)) {
2531 val16 |= SYS_ISO_PWC_EV12V;
2532 rtl8xxxu_write16(priv, REG_SYS_ISO_CTRL, val16);
2533 }
2534 /* Reset: 0x0000[28], default valid */
2535 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
2536 if (!(val16 & SYS_FUNC_ELDR)) {
2537 val16 |= SYS_FUNC_ELDR;
2538 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
2539 }
2540
2541 /*
2542 * Clock: Gated(0x0008[5]) 8M(0x0008[1]) clock from ANA, default valid
2543 */
2544 val16 = rtl8xxxu_read16(priv, REG_SYS_CLKR);
2545 if (!(val16 & SYS_CLK_LOADER_ENABLE) || !(val16 & SYS_CLK_ANA8M)) {
2546 val16 |= (SYS_CLK_LOADER_ENABLE | SYS_CLK_ANA8M);
2547 rtl8xxxu_write16(priv, REG_SYS_CLKR, val16);
2548 }
2549
2550 /* Default value is 0xff */
Jes Sorensen3307d842016-02-29 17:03:59 -05002551 memset(priv->efuse_wifi.raw, 0xff, EFUSE_MAP_LEN);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002552
2553 efuse_addr = 0;
2554 while (efuse_addr < EFUSE_REAL_CONTENT_LEN_8723A) {
Jakub Sitnickif6c47702016-02-29 17:04:23 -05002555 u16 map_addr;
2556
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002557 ret = rtl8xxxu_read_efuse8(priv, efuse_addr++, &header);
2558 if (ret || header == 0xff)
2559 goto exit;
2560
2561 if ((header & 0x1f) == 0x0f) { /* extended header */
2562 offset = (header & 0xe0) >> 5;
2563
2564 ret = rtl8xxxu_read_efuse8(priv, efuse_addr++,
2565 &extheader);
2566 if (ret)
2567 goto exit;
2568 /* All words disabled */
2569 if ((extheader & 0x0f) == 0x0f)
2570 continue;
2571
2572 offset |= ((extheader & 0xf0) >> 1);
2573 word_mask = extheader & 0x0f;
2574 } else {
2575 offset = (header >> 4) & 0x0f;
2576 word_mask = header & 0x0f;
2577 }
2578
Jakub Sitnickif6c47702016-02-29 17:04:23 -05002579 /* Get word enable value from PG header */
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002580
Jakub Sitnickif6c47702016-02-29 17:04:23 -05002581 /* We have 8 bits to indicate validity */
2582 map_addr = offset * 8;
2583 if (map_addr >= EFUSE_MAP_LEN) {
2584 dev_warn(dev, "%s: Illegal map_addr (%04x), "
2585 "efuse corrupt!\n",
2586 __func__, map_addr);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002587 ret = -EINVAL;
2588 goto exit;
2589 }
Jakub Sitnickif6c47702016-02-29 17:04:23 -05002590 for (i = 0; i < EFUSE_MAX_WORD_UNIT; i++) {
2591 /* Check word enable condition in the section */
Jakub Sitnicki32a39dd2016-02-29 17:04:24 -05002592 if (word_mask & BIT(i)) {
Jakub Sitnickif6c47702016-02-29 17:04:23 -05002593 map_addr += 2;
Jakub Sitnicki32a39dd2016-02-29 17:04:24 -05002594 continue;
2595 }
2596
2597 ret = rtl8xxxu_read_efuse8(priv, efuse_addr++, &val8);
2598 if (ret)
2599 goto exit;
2600 priv->efuse_wifi.raw[map_addr++] = val8;
2601
2602 ret = rtl8xxxu_read_efuse8(priv, efuse_addr++, &val8);
2603 if (ret)
2604 goto exit;
2605 priv->efuse_wifi.raw[map_addr++] = val8;
Jakub Sitnickif6c47702016-02-29 17:04:23 -05002606 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002607 }
2608
2609exit:
2610 rtl8xxxu_write8(priv, REG_EFUSE_ACCESS, EFUSE_ACCESS_DISABLE);
2611
2612 return ret;
2613}
2614
Jes Sorensend48fe602016-02-03 13:39:44 -05002615static void rtl8xxxu_reset_8051(struct rtl8xxxu_priv *priv)
2616{
2617 u8 val8;
2618 u16 sys_func;
2619
2620 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
Jes Sorensen53b381c2016-02-03 13:39:57 -05002621 val8 &= ~BIT(0);
Jes Sorensend48fe602016-02-03 13:39:44 -05002622 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
2623 sys_func = rtl8xxxu_read16(priv, REG_SYS_FUNC);
2624 sys_func &= ~SYS_FUNC_CPU_ENABLE;
2625 rtl8xxxu_write16(priv, REG_SYS_FUNC, sys_func);
2626 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
Jes Sorensen53b381c2016-02-03 13:39:57 -05002627 val8 |= BIT(0);
Jes Sorensend48fe602016-02-03 13:39:44 -05002628 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
2629 sys_func |= SYS_FUNC_CPU_ENABLE;
2630 rtl8xxxu_write16(priv, REG_SYS_FUNC, sys_func);
2631}
2632
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002633static int rtl8xxxu_start_firmware(struct rtl8xxxu_priv *priv)
2634{
2635 struct device *dev = &priv->udev->dev;
2636 int ret = 0, i;
2637 u32 val32;
2638
2639 /* Poll checksum report */
2640 for (i = 0; i < RTL8XXXU_FIRMWARE_POLL_MAX; i++) {
2641 val32 = rtl8xxxu_read32(priv, REG_MCU_FW_DL);
2642 if (val32 & MCU_FW_DL_CSUM_REPORT)
2643 break;
2644 }
2645
2646 if (i == RTL8XXXU_FIRMWARE_POLL_MAX) {
2647 dev_warn(dev, "Firmware checksum poll timed out\n");
2648 ret = -EAGAIN;
2649 goto exit;
2650 }
2651
2652 val32 = rtl8xxxu_read32(priv, REG_MCU_FW_DL);
2653 val32 |= MCU_FW_DL_READY;
2654 val32 &= ~MCU_WINT_INIT_READY;
2655 rtl8xxxu_write32(priv, REG_MCU_FW_DL, val32);
2656
Jes Sorensend48fe602016-02-03 13:39:44 -05002657 /*
2658 * Reset the 8051 in order for the firmware to start running,
2659 * otherwise it won't come up on the 8192eu
2660 */
2661 rtl8xxxu_reset_8051(priv);
2662
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002663 /* Wait for firmware to become ready */
2664 for (i = 0; i < RTL8XXXU_FIRMWARE_POLL_MAX; i++) {
2665 val32 = rtl8xxxu_read32(priv, REG_MCU_FW_DL);
2666 if (val32 & MCU_WINT_INIT_READY)
2667 break;
2668
2669 udelay(100);
2670 }
2671
2672 if (i == RTL8XXXU_FIRMWARE_POLL_MAX) {
2673 dev_warn(dev, "Firmware failed to start\n");
2674 ret = -EAGAIN;
2675 goto exit;
2676 }
2677
2678exit:
2679 return ret;
2680}
2681
2682static int rtl8xxxu_download_firmware(struct rtl8xxxu_priv *priv)
2683{
2684 int pages, remainder, i, ret;
Jes Sorensend48fe602016-02-03 13:39:44 -05002685 u8 val8;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002686 u16 val16;
2687 u32 val32;
2688 u8 *fwptr;
2689
2690 val8 = rtl8xxxu_read8(priv, REG_SYS_FUNC + 1);
2691 val8 |= 4;
2692 rtl8xxxu_write8(priv, REG_SYS_FUNC + 1, val8);
2693
2694 /* 8051 enable */
2695 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
Jes Sorensen43154f62016-02-03 13:39:35 -05002696 val16 |= SYS_FUNC_CPU_ENABLE;
2697 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002698
Jes Sorensen216202a2016-02-03 13:39:37 -05002699 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL);
2700 if (val8 & MCU_FW_RAM_SEL) {
2701 pr_info("do the RAM reset\n");
2702 rtl8xxxu_write8(priv, REG_MCU_FW_DL, 0x00);
Jes Sorensend48fe602016-02-03 13:39:44 -05002703 rtl8xxxu_reset_8051(priv);
Jes Sorensen216202a2016-02-03 13:39:37 -05002704 }
2705
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002706 /* MCU firmware download enable */
2707 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL);
Jes Sorensenef1c0492016-02-03 13:39:36 -05002708 val8 |= MCU_FW_DL_ENABLE;
2709 rtl8xxxu_write8(priv, REG_MCU_FW_DL, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002710
2711 /* 8051 reset */
2712 val32 = rtl8xxxu_read32(priv, REG_MCU_FW_DL);
Jes Sorensenef1c0492016-02-03 13:39:36 -05002713 val32 &= ~BIT(19);
2714 rtl8xxxu_write32(priv, REG_MCU_FW_DL, val32);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002715
2716 /* Reset firmware download checksum */
2717 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL);
Jes Sorensenef1c0492016-02-03 13:39:36 -05002718 val8 |= MCU_FW_DL_CSUM_REPORT;
2719 rtl8xxxu_write8(priv, REG_MCU_FW_DL, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002720
2721 pages = priv->fw_size / RTL_FW_PAGE_SIZE;
2722 remainder = priv->fw_size % RTL_FW_PAGE_SIZE;
2723
2724 fwptr = priv->fw_data->data;
2725
2726 for (i = 0; i < pages; i++) {
2727 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL + 2) & 0xF8;
Jes Sorensenef1c0492016-02-03 13:39:36 -05002728 val8 |= i;
2729 rtl8xxxu_write8(priv, REG_MCU_FW_DL + 2, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002730
2731 ret = rtl8xxxu_writeN(priv, REG_FW_START_ADDRESS,
2732 fwptr, RTL_FW_PAGE_SIZE);
2733 if (ret != RTL_FW_PAGE_SIZE) {
2734 ret = -EAGAIN;
2735 goto fw_abort;
2736 }
2737
2738 fwptr += RTL_FW_PAGE_SIZE;
2739 }
2740
2741 if (remainder) {
2742 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL + 2) & 0xF8;
Jes Sorensenef1c0492016-02-03 13:39:36 -05002743 val8 |= i;
2744 rtl8xxxu_write8(priv, REG_MCU_FW_DL + 2, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002745 ret = rtl8xxxu_writeN(priv, REG_FW_START_ADDRESS,
2746 fwptr, remainder);
2747 if (ret != remainder) {
2748 ret = -EAGAIN;
2749 goto fw_abort;
2750 }
2751 }
2752
2753 ret = 0;
2754fw_abort:
2755 /* MCU firmware download disable */
2756 val16 = rtl8xxxu_read16(priv, REG_MCU_FW_DL);
Jes Sorensenef1c0492016-02-03 13:39:36 -05002757 val16 &= ~MCU_FW_DL_ENABLE;
2758 rtl8xxxu_write16(priv, REG_MCU_FW_DL, val16);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002759
2760 return ret;
2761}
2762
2763static int rtl8xxxu_load_firmware(struct rtl8xxxu_priv *priv, char *fw_name)
2764{
2765 struct device *dev = &priv->udev->dev;
2766 const struct firmware *fw;
2767 int ret = 0;
2768 u16 signature;
2769
2770 dev_info(dev, "%s: Loading firmware %s\n", DRIVER_NAME, fw_name);
2771 if (request_firmware(&fw, fw_name, &priv->udev->dev)) {
2772 dev_warn(dev, "request_firmware(%s) failed\n", fw_name);
2773 ret = -EAGAIN;
2774 goto exit;
2775 }
2776 if (!fw) {
2777 dev_warn(dev, "Firmware data not available\n");
2778 ret = -EINVAL;
2779 goto exit;
2780 }
2781
2782 priv->fw_data = kmemdup(fw->data, fw->size, GFP_KERNEL);
Tobias Klauser98e27cb2016-02-03 13:39:43 -05002783 if (!priv->fw_data) {
2784 ret = -ENOMEM;
2785 goto exit;
2786 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002787 priv->fw_size = fw->size - sizeof(struct rtl8xxxu_firmware_header);
2788
2789 signature = le16_to_cpu(priv->fw_data->signature);
2790 switch (signature & 0xfff0) {
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002791 case 0x92e0:
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002792 case 0x92c0:
2793 case 0x88c0:
Jes Sorensen35a741f2016-02-29 17:04:10 -05002794 case 0x5300:
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002795 case 0x2300:
2796 break;
2797 default:
2798 ret = -EINVAL;
2799 dev_warn(dev, "%s: Invalid firmware signature: 0x%04x\n",
2800 __func__, signature);
2801 }
2802
2803 dev_info(dev, "Firmware revision %i.%i (signature 0x%04x)\n",
2804 le16_to_cpu(priv->fw_data->major_version),
2805 priv->fw_data->minor_version, signature);
2806
2807exit:
2808 release_firmware(fw);
2809 return ret;
2810}
2811
2812static int rtl8723au_load_firmware(struct rtl8xxxu_priv *priv)
2813{
2814 char *fw_name;
2815 int ret;
2816
2817 switch (priv->chip_cut) {
2818 case 0:
2819 fw_name = "rtlwifi/rtl8723aufw_A.bin";
2820 break;
2821 case 1:
2822 if (priv->enable_bluetooth)
2823 fw_name = "rtlwifi/rtl8723aufw_B.bin";
2824 else
2825 fw_name = "rtlwifi/rtl8723aufw_B_NoBT.bin";
2826
2827 break;
2828 default:
2829 return -EINVAL;
2830 }
2831
2832 ret = rtl8xxxu_load_firmware(priv, fw_name);
2833 return ret;
2834}
2835
Jes Sorensen35a741f2016-02-29 17:04:10 -05002836static int rtl8723bu_load_firmware(struct rtl8xxxu_priv *priv)
2837{
2838 char *fw_name;
2839 int ret;
2840
2841 if (priv->enable_bluetooth)
2842 fw_name = "rtlwifi/rtl8723bu_bt.bin";
2843 else
2844 fw_name = "rtlwifi/rtl8723bu_nic.bin";
2845
2846 ret = rtl8xxxu_load_firmware(priv, fw_name);
2847 return ret;
2848}
2849
Kalle Valoc0963772015-10-25 18:24:38 +02002850#ifdef CONFIG_RTL8XXXU_UNTESTED
2851
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002852static int rtl8192cu_load_firmware(struct rtl8xxxu_priv *priv)
2853{
2854 char *fw_name;
2855 int ret;
2856
2857 if (!priv->vendor_umc)
2858 fw_name = "rtlwifi/rtl8192cufw_TMSC.bin";
2859 else if (priv->chip_cut || priv->rtlchip == 0x8192c)
2860 fw_name = "rtlwifi/rtl8192cufw_B.bin";
2861 else
2862 fw_name = "rtlwifi/rtl8192cufw_A.bin";
2863
2864 ret = rtl8xxxu_load_firmware(priv, fw_name);
2865
2866 return ret;
2867}
2868
Kalle Valoc0963772015-10-25 18:24:38 +02002869#endif
2870
Jes Sorensen3307d842016-02-29 17:03:59 -05002871static int rtl8192eu_load_firmware(struct rtl8xxxu_priv *priv)
2872{
2873 char *fw_name;
2874 int ret;
2875
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002876 fw_name = "rtlwifi/rtl8192eu_nic.bin";
Jes Sorensen3307d842016-02-29 17:03:59 -05002877
2878 ret = rtl8xxxu_load_firmware(priv, fw_name);
2879
2880 return ret;
2881}
2882
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002883static void rtl8xxxu_firmware_self_reset(struct rtl8xxxu_priv *priv)
2884{
2885 u16 val16;
2886 int i = 100;
2887
2888 /* Inform 8051 to perform reset */
2889 rtl8xxxu_write8(priv, REG_HMTFR + 3, 0x20);
2890
2891 for (i = 100; i > 0; i--) {
2892 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
2893
2894 if (!(val16 & SYS_FUNC_CPU_ENABLE)) {
2895 dev_dbg(&priv->udev->dev,
2896 "%s: Firmware self reset success!\n", __func__);
2897 break;
2898 }
2899 udelay(50);
2900 }
2901
2902 if (!i) {
2903 /* Force firmware reset */
2904 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
2905 val16 &= ~SYS_FUNC_CPU_ENABLE;
2906 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
2907 }
2908}
2909
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05002910static void rtl8723bu_phy_init_antenna_selection(struct rtl8xxxu_priv *priv)
2911{
2912 u32 val32;
2913
2914 val32 = rtl8xxxu_read32(priv, 0x64);
2915 val32 &= ~(BIT(20) | BIT(24));
2916 rtl8xxxu_write32(priv, 0x64, val32);
2917
2918 val32 = rtl8xxxu_read32(priv, REG_GPIO_MUXCFG);
2919 val32 &= ~BIT(4);
2920 val32 |= BIT(3);
2921 rtl8xxxu_write32(priv, REG_GPIO_MUXCFG, val32);
2922
2923 val32 = rtl8xxxu_read32(priv, REG_LEDCFG0);
2924 val32 &= ~BIT(23);
2925 val32 |= BIT(24);
2926 rtl8xxxu_write32(priv, REG_LEDCFG0, val32);
2927
2928 val32 = rtl8xxxu_read32(priv, 0x0944);
2929 val32 |= (BIT(0) | BIT(1));
2930 rtl8xxxu_write32(priv, 0x0944, val32);
2931
2932 val32 = rtl8xxxu_read32(priv, 0x0930);
2933 val32 &= 0xffffff00;
2934 val32 |= 0x77;
2935 rtl8xxxu_write32(priv, 0x0930, val32);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05002936}
2937
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002938static int
2939rtl8xxxu_init_mac(struct rtl8xxxu_priv *priv, struct rtl8xxxu_reg8val *array)
2940{
2941 int i, ret;
2942 u16 reg;
2943 u8 val;
2944
2945 for (i = 0; ; i++) {
2946 reg = array[i].reg;
2947 val = array[i].val;
2948
2949 if (reg == 0xffff && val == 0xff)
2950 break;
2951
2952 ret = rtl8xxxu_write8(priv, reg, val);
2953 if (ret != 1) {
2954 dev_warn(&priv->udev->dev,
2955 "Failed to initialize MAC\n");
2956 return -EAGAIN;
2957 }
2958 }
2959
Jes Sorensen8baf6702016-02-29 17:04:54 -05002960 if (priv->rtlchip != 0x8723b)
2961 rtl8xxxu_write8(priv, REG_MAX_AGGR_NUM, 0x0a);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002962
2963 return 0;
2964}
2965
2966static int rtl8xxxu_init_phy_regs(struct rtl8xxxu_priv *priv,
2967 struct rtl8xxxu_reg32val *array)
2968{
2969 int i, ret;
2970 u16 reg;
2971 u32 val;
2972
2973 for (i = 0; ; i++) {
2974 reg = array[i].reg;
2975 val = array[i].val;
2976
2977 if (reg == 0xffff && val == 0xffffffff)
2978 break;
2979
2980 ret = rtl8xxxu_write32(priv, reg, val);
2981 if (ret != sizeof(val)) {
2982 dev_warn(&priv->udev->dev,
2983 "Failed to initialize PHY\n");
2984 return -EAGAIN;
2985 }
2986 udelay(1);
2987 }
2988
2989 return 0;
2990}
2991
2992/*
2993 * Most of this is black magic retrieved from the old rtl8723au driver
2994 */
2995static int rtl8xxxu_init_phy_bb(struct rtl8xxxu_priv *priv)
2996{
2997 u8 val8, ldoa15, ldov12d, lpldo, ldohci12;
Jes Sorensen04313eb2016-02-29 17:04:51 -05002998 u16 val16;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002999 u32 val32;
3000
3001 /*
3002 * Todo: The vendor driver maintains a table of PHY register
3003 * addresses, which is initialized here. Do we need this?
3004 */
3005
Jes Sorensen3ca7b322016-02-29 17:04:43 -05003006 if (priv->rtlchip == 0x8723b) {
Jes Sorensen8baf6702016-02-29 17:04:54 -05003007 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3008 val16 |= SYS_FUNC_BB_GLB_RSTN | SYS_FUNC_BBRSTB |
3009 SYS_FUNC_DIO_RF;
3010 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
3011
Jes Sorensen3ca7b322016-02-29 17:04:43 -05003012 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00);
3013 } else {
3014 val8 = rtl8xxxu_read8(priv, REG_AFE_PLL_CTRL);
3015 udelay(2);
3016 val8 |= AFE_PLL_320_ENABLE;
3017 rtl8xxxu_write8(priv, REG_AFE_PLL_CTRL, val8);
3018 udelay(2);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003019
Jes Sorensen3ca7b322016-02-29 17:04:43 -05003020 rtl8xxxu_write8(priv, REG_AFE_PLL_CTRL + 1, 0xff);
3021 udelay(2);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003022
Jes Sorensen8baf6702016-02-29 17:04:54 -05003023 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3024 val16 |= SYS_FUNC_BB_GLB_RSTN | SYS_FUNC_BBRSTB;
3025 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
3026 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003027
Jes Sorensen04313eb2016-02-29 17:04:51 -05003028 if (priv->rtlchip != 0x8723b) {
3029 /* AFE_XTAL_RF_GATE (bit 14) if addressing as 32 bit register */
3030 val32 = rtl8xxxu_read32(priv, REG_AFE_XTAL_CTRL);
3031 val32 &= ~AFE_XTAL_RF_GATE;
3032 if (priv->has_bluetooth)
3033 val32 &= ~AFE_XTAL_BT_GATE;
3034 rtl8xxxu_write32(priv, REG_AFE_XTAL_CTRL, val32);
3035 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003036
3037 /* 6. 0x1f[7:0] = 0x07 */
3038 val8 = RF_ENABLE | RF_RSTB | RF_SDMRSTB;
3039 rtl8xxxu_write8(priv, REG_RF_CTRL, val8);
3040
3041 if (priv->hi_pa)
3042 rtl8xxxu_init_phy_regs(priv, rtl8188ru_phy_1t_highpa_table);
3043 else if (priv->tx_paths == 2)
3044 rtl8xxxu_init_phy_regs(priv, rtl8192cu_phy_2t_init_table);
Jes Sorensen8baf6702016-02-29 17:04:54 -05003045 else if (priv->rtlchip == 0x8723b) {
3046 /*
3047 * Why?
3048 */
3049 rtl8xxxu_write8(priv, REG_SYS_FUNC, 0xe3);
3050 rtl8xxxu_write8(priv, REG_AFE_XTAL_CTRL + 1, 0x80);
Jes Sorensen36c32582016-02-29 17:04:14 -05003051 rtl8xxxu_init_phy_regs(priv, rtl8723b_phy_1t_init_table);
Jes Sorensen8baf6702016-02-29 17:04:54 -05003052 } else
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003053 rtl8xxxu_init_phy_regs(priv, rtl8723a_phy_1t_init_table);
3054
3055
3056 if (priv->rtlchip == 0x8188c && priv->hi_pa &&
3057 priv->vendor_umc && priv->chip_cut == 1)
3058 rtl8xxxu_write8(priv, REG_OFDM0_AGC_PARM1 + 2, 0x50);
3059
3060 if (priv->tx_paths == 1 && priv->rx_paths == 2) {
3061 /*
3062 * For 1T2R boards, patch the registers.
3063 *
3064 * It looks like 8191/2 1T2R boards use path B for TX
3065 */
3066 val32 = rtl8xxxu_read32(priv, REG_FPGA0_TX_INFO);
3067 val32 &= ~(BIT(0) | BIT(1));
3068 val32 |= BIT(1);
3069 rtl8xxxu_write32(priv, REG_FPGA0_TX_INFO, val32);
3070
3071 val32 = rtl8xxxu_read32(priv, REG_FPGA1_TX_INFO);
3072 val32 &= ~0x300033;
3073 val32 |= 0x200022;
3074 rtl8xxxu_write32(priv, REG_FPGA1_TX_INFO, val32);
3075
3076 val32 = rtl8xxxu_read32(priv, REG_CCK0_AFE_SETTING);
3077 val32 &= 0xff000000;
3078 val32 |= 0x45000000;
3079 rtl8xxxu_write32(priv, REG_CCK0_AFE_SETTING, val32);
3080
3081 val32 = rtl8xxxu_read32(priv, REG_OFDM0_TRX_PATH_ENABLE);
3082 val32 &= ~(OFDM_RF_PATH_RX_MASK | OFDM_RF_PATH_TX_MASK);
3083 val32 |= (OFDM_RF_PATH_RX_A | OFDM_RF_PATH_RX_B |
3084 OFDM_RF_PATH_TX_B);
3085 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, val32);
3086
3087 val32 = rtl8xxxu_read32(priv, REG_OFDM0_AGC_PARM1);
3088 val32 &= ~(BIT(4) | BIT(5));
3089 val32 |= BIT(4);
3090 rtl8xxxu_write32(priv, REG_OFDM0_AGC_PARM1, val32);
3091
3092 val32 = rtl8xxxu_read32(priv, REG_TX_CCK_RFON);
3093 val32 &= ~(BIT(27) | BIT(26));
3094 val32 |= BIT(27);
3095 rtl8xxxu_write32(priv, REG_TX_CCK_RFON, val32);
3096
3097 val32 = rtl8xxxu_read32(priv, REG_TX_CCK_BBON);
3098 val32 &= ~(BIT(27) | BIT(26));
3099 val32 |= BIT(27);
3100 rtl8xxxu_write32(priv, REG_TX_CCK_BBON, val32);
3101
3102 val32 = rtl8xxxu_read32(priv, REG_TX_OFDM_RFON);
3103 val32 &= ~(BIT(27) | BIT(26));
3104 val32 |= BIT(27);
3105 rtl8xxxu_write32(priv, REG_TX_OFDM_RFON, val32);
3106
3107 val32 = rtl8xxxu_read32(priv, REG_TX_OFDM_BBON);
3108 val32 &= ~(BIT(27) | BIT(26));
3109 val32 |= BIT(27);
3110 rtl8xxxu_write32(priv, REG_TX_OFDM_BBON, val32);
3111
3112 val32 = rtl8xxxu_read32(priv, REG_TX_TO_TX);
3113 val32 &= ~(BIT(27) | BIT(26));
3114 val32 |= BIT(27);
3115 rtl8xxxu_write32(priv, REG_TX_TO_TX, val32);
3116 }
3117
Jes Sorensenb9f498e2016-02-29 17:04:18 -05003118 if (priv->rtlchip == 0x8723b)
3119 rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_8723bu_table);
3120 else if (priv->hi_pa)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003121 rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_highpa_table);
3122 else
3123 rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_standard_table);
3124
Jes Sorensen35a741f2016-02-29 17:04:10 -05003125 if ((priv->rtlchip == 0x8723a || priv->rtlchip == 0x8723b) &&
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003126 priv->efuse_wifi.efuse8723.version >= 0x01) {
3127 val32 = rtl8xxxu_read32(priv, REG_MAC_PHY_CTRL);
3128
3129 val8 = priv->efuse_wifi.efuse8723.xtal_k & 0x3f;
3130 val32 &= 0xff000fff;
3131 val32 |= ((val8 | (val8 << 6)) << 12);
3132
3133 rtl8xxxu_write32(priv, REG_MAC_PHY_CTRL, val32);
3134 }
3135
3136 ldoa15 = LDOA15_ENABLE | LDOA15_OBUF;
3137 ldov12d = LDOV12D_ENABLE | BIT(2) | (2 << LDOV12D_VADJ_SHIFT);
3138 ldohci12 = 0x57;
3139 lpldo = 1;
3140 val32 = (lpldo << 24) | (ldohci12 << 16) | (ldov12d << 8) | ldoa15;
3141
3142 rtl8xxxu_write32(priv, REG_LDOA15_CTRL, val32);
3143
3144 return 0;
3145}
3146
3147static int rtl8xxxu_init_rf_regs(struct rtl8xxxu_priv *priv,
3148 struct rtl8xxxu_rfregval *array,
3149 enum rtl8xxxu_rfpath path)
3150{
3151 int i, ret;
3152 u8 reg;
3153 u32 val;
3154
3155 for (i = 0; ; i++) {
3156 reg = array[i].reg;
3157 val = array[i].val;
3158
3159 if (reg == 0xff && val == 0xffffffff)
3160 break;
3161
3162 switch (reg) {
3163 case 0xfe:
3164 msleep(50);
3165 continue;
3166 case 0xfd:
3167 mdelay(5);
3168 continue;
3169 case 0xfc:
3170 mdelay(1);
3171 continue;
3172 case 0xfb:
3173 udelay(50);
3174 continue;
3175 case 0xfa:
3176 udelay(5);
3177 continue;
3178 case 0xf9:
3179 udelay(1);
3180 continue;
3181 }
3182
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003183 ret = rtl8xxxu_write_rfreg(priv, path, reg, val);
3184 if (ret) {
3185 dev_warn(&priv->udev->dev,
3186 "Failed to initialize RF\n");
3187 return -EAGAIN;
3188 }
3189 udelay(1);
3190 }
3191
3192 return 0;
3193}
3194
3195static int rtl8xxxu_init_phy_rf(struct rtl8xxxu_priv *priv,
3196 struct rtl8xxxu_rfregval *table,
3197 enum rtl8xxxu_rfpath path)
3198{
3199 u32 val32;
3200 u16 val16, rfsi_rfenv;
3201 u16 reg_sw_ctrl, reg_int_oe, reg_hssi_parm2;
3202
3203 switch (path) {
3204 case RF_A:
3205 reg_sw_ctrl = REG_FPGA0_XA_RF_SW_CTRL;
3206 reg_int_oe = REG_FPGA0_XA_RF_INT_OE;
3207 reg_hssi_parm2 = REG_FPGA0_XA_HSSI_PARM2;
3208 break;
3209 case RF_B:
3210 reg_sw_ctrl = REG_FPGA0_XB_RF_SW_CTRL;
3211 reg_int_oe = REG_FPGA0_XB_RF_INT_OE;
3212 reg_hssi_parm2 = REG_FPGA0_XB_HSSI_PARM2;
3213 break;
3214 default:
3215 dev_err(&priv->udev->dev, "%s:Unsupported RF path %c\n",
3216 __func__, path + 'A');
3217 return -EINVAL;
3218 }
3219 /* For path B, use XB */
3220 rfsi_rfenv = rtl8xxxu_read16(priv, reg_sw_ctrl);
3221 rfsi_rfenv &= FPGA0_RF_RFENV;
3222
3223 /*
3224 * These two we might be able to optimize into one
3225 */
3226 val32 = rtl8xxxu_read32(priv, reg_int_oe);
3227 val32 |= BIT(20); /* 0x10 << 16 */
3228 rtl8xxxu_write32(priv, reg_int_oe, val32);
3229 udelay(1);
3230
3231 val32 = rtl8xxxu_read32(priv, reg_int_oe);
3232 val32 |= BIT(4);
3233 rtl8xxxu_write32(priv, reg_int_oe, val32);
3234 udelay(1);
3235
3236 /*
3237 * These two we might be able to optimize into one
3238 */
3239 val32 = rtl8xxxu_read32(priv, reg_hssi_parm2);
3240 val32 &= ~FPGA0_HSSI_3WIRE_ADDR_LEN;
3241 rtl8xxxu_write32(priv, reg_hssi_parm2, val32);
3242 udelay(1);
3243
3244 val32 = rtl8xxxu_read32(priv, reg_hssi_parm2);
3245 val32 &= ~FPGA0_HSSI_3WIRE_DATA_LEN;
3246 rtl8xxxu_write32(priv, reg_hssi_parm2, val32);
3247 udelay(1);
3248
3249 rtl8xxxu_init_rf_regs(priv, table, path);
3250
3251 /* For path B, use XB */
3252 val16 = rtl8xxxu_read16(priv, reg_sw_ctrl);
3253 val16 &= ~FPGA0_RF_RFENV;
3254 val16 |= rfsi_rfenv;
3255 rtl8xxxu_write16(priv, reg_sw_ctrl, val16);
3256
3257 return 0;
3258}
3259
3260static int rtl8xxxu_llt_write(struct rtl8xxxu_priv *priv, u8 address, u8 data)
3261{
3262 int ret = -EBUSY;
3263 int count = 0;
3264 u32 value;
3265
3266 value = LLT_OP_WRITE | address << 8 | data;
3267
3268 rtl8xxxu_write32(priv, REG_LLT_INIT, value);
3269
3270 do {
3271 value = rtl8xxxu_read32(priv, REG_LLT_INIT);
3272 if ((value & LLT_OP_MASK) == LLT_OP_INACTIVE) {
3273 ret = 0;
3274 break;
3275 }
3276 } while (count++ < 20);
3277
3278 return ret;
3279}
3280
3281static int rtl8xxxu_init_llt_table(struct rtl8xxxu_priv *priv, u8 last_tx_page)
3282{
3283 int ret;
3284 int i;
3285
3286 for (i = 0; i < last_tx_page; i++) {
3287 ret = rtl8xxxu_llt_write(priv, i, i + 1);
3288 if (ret)
3289 goto exit;
3290 }
3291
3292 ret = rtl8xxxu_llt_write(priv, last_tx_page, 0xff);
3293 if (ret)
3294 goto exit;
3295
3296 /* Mark remaining pages as a ring buffer */
3297 for (i = last_tx_page + 1; i < 0xff; i++) {
3298 ret = rtl8xxxu_llt_write(priv, i, (i + 1));
3299 if (ret)
3300 goto exit;
3301 }
3302
3303 /* Let last entry point to the start entry of ring buffer */
3304 ret = rtl8xxxu_llt_write(priv, 0xff, last_tx_page + 1);
3305 if (ret)
3306 goto exit;
3307
3308exit:
3309 return ret;
3310}
3311
Jes Sorensen74b99be2016-02-29 17:04:04 -05003312static int rtl8xxxu_auto_llt_table(struct rtl8xxxu_priv *priv, u8 last_tx_page)
3313{
3314 u32 val32;
3315 int ret = 0;
3316 int i;
3317
3318 val32 = rtl8xxxu_read32(priv, REG_AUTO_LLT);
Jes Sorensen74b99be2016-02-29 17:04:04 -05003319 val32 |= AUTO_LLT_INIT_LLT;
3320 rtl8xxxu_write32(priv, REG_AUTO_LLT, val32);
3321
3322 for (i = 500; i; i--) {
3323 val32 = rtl8xxxu_read32(priv, REG_AUTO_LLT);
3324 if (!(val32 & AUTO_LLT_INIT_LLT))
3325 break;
3326 usleep_range(2, 4);
3327 }
3328
Jes Sorensen4de24812016-02-29 17:04:07 -05003329 if (!i) {
Jes Sorensen74b99be2016-02-29 17:04:04 -05003330 ret = -EBUSY;
3331 dev_warn(&priv->udev->dev, "LLT table init failed\n");
3332 }
Jes Sorensen74b99be2016-02-29 17:04:04 -05003333
3334 return ret;
3335}
3336
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003337static int rtl8xxxu_init_queue_priority(struct rtl8xxxu_priv *priv)
3338{
3339 u16 val16, hi, lo;
3340 u16 hiq, mgq, bkq, beq, viq, voq;
3341 int hip, mgp, bkp, bep, vip, vop;
3342 int ret = 0;
3343
3344 switch (priv->ep_tx_count) {
3345 case 1:
3346 if (priv->ep_tx_high_queue) {
3347 hi = TRXDMA_QUEUE_HIGH;
3348 } else if (priv->ep_tx_low_queue) {
3349 hi = TRXDMA_QUEUE_LOW;
3350 } else if (priv->ep_tx_normal_queue) {
3351 hi = TRXDMA_QUEUE_NORMAL;
3352 } else {
3353 hi = 0;
3354 ret = -EINVAL;
3355 }
3356
3357 hiq = hi;
3358 mgq = hi;
3359 bkq = hi;
3360 beq = hi;
3361 viq = hi;
3362 voq = hi;
3363
3364 hip = 0;
3365 mgp = 0;
3366 bkp = 0;
3367 bep = 0;
3368 vip = 0;
3369 vop = 0;
3370 break;
3371 case 2:
3372 if (priv->ep_tx_high_queue && priv->ep_tx_low_queue) {
3373 hi = TRXDMA_QUEUE_HIGH;
3374 lo = TRXDMA_QUEUE_LOW;
3375 } else if (priv->ep_tx_normal_queue && priv->ep_tx_low_queue) {
3376 hi = TRXDMA_QUEUE_NORMAL;
3377 lo = TRXDMA_QUEUE_LOW;
3378 } else if (priv->ep_tx_high_queue && priv->ep_tx_normal_queue) {
3379 hi = TRXDMA_QUEUE_HIGH;
3380 lo = TRXDMA_QUEUE_NORMAL;
3381 } else {
3382 ret = -EINVAL;
3383 hi = 0;
3384 lo = 0;
3385 }
3386
3387 hiq = hi;
3388 mgq = hi;
3389 bkq = lo;
3390 beq = lo;
3391 viq = hi;
3392 voq = hi;
3393
3394 hip = 0;
3395 mgp = 0;
3396 bkp = 1;
3397 bep = 1;
3398 vip = 0;
3399 vop = 0;
3400 break;
3401 case 3:
3402 beq = TRXDMA_QUEUE_LOW;
3403 bkq = TRXDMA_QUEUE_LOW;
3404 viq = TRXDMA_QUEUE_NORMAL;
3405 voq = TRXDMA_QUEUE_HIGH;
3406 mgq = TRXDMA_QUEUE_HIGH;
3407 hiq = TRXDMA_QUEUE_HIGH;
3408
3409 hip = hiq ^ 3;
3410 mgp = mgq ^ 3;
3411 bkp = bkq ^ 3;
3412 bep = beq ^ 3;
3413 vip = viq ^ 3;
3414 vop = viq ^ 3;
3415 break;
3416 default:
3417 ret = -EINVAL;
3418 }
3419
3420 /*
3421 * None of the vendor drivers are configuring the beacon
3422 * queue here .... why?
3423 */
3424 if (!ret) {
3425 val16 = rtl8xxxu_read16(priv, REG_TRXDMA_CTRL);
3426 val16 &= 0x7;
3427 val16 |= (voq << TRXDMA_CTRL_VOQ_SHIFT) |
3428 (viq << TRXDMA_CTRL_VIQ_SHIFT) |
3429 (beq << TRXDMA_CTRL_BEQ_SHIFT) |
3430 (bkq << TRXDMA_CTRL_BKQ_SHIFT) |
3431 (mgq << TRXDMA_CTRL_MGQ_SHIFT) |
3432 (hiq << TRXDMA_CTRL_HIQ_SHIFT);
3433 rtl8xxxu_write16(priv, REG_TRXDMA_CTRL, val16);
3434
3435 priv->pipe_out[TXDESC_QUEUE_VO] =
3436 usb_sndbulkpipe(priv->udev, priv->out_ep[vop]);
3437 priv->pipe_out[TXDESC_QUEUE_VI] =
3438 usb_sndbulkpipe(priv->udev, priv->out_ep[vip]);
3439 priv->pipe_out[TXDESC_QUEUE_BE] =
3440 usb_sndbulkpipe(priv->udev, priv->out_ep[bep]);
3441 priv->pipe_out[TXDESC_QUEUE_BK] =
3442 usb_sndbulkpipe(priv->udev, priv->out_ep[bkp]);
3443 priv->pipe_out[TXDESC_QUEUE_BEACON] =
3444 usb_sndbulkpipe(priv->udev, priv->out_ep[0]);
3445 priv->pipe_out[TXDESC_QUEUE_MGNT] =
3446 usb_sndbulkpipe(priv->udev, priv->out_ep[mgp]);
3447 priv->pipe_out[TXDESC_QUEUE_HIGH] =
3448 usb_sndbulkpipe(priv->udev, priv->out_ep[hip]);
3449 priv->pipe_out[TXDESC_QUEUE_CMD] =
3450 usb_sndbulkpipe(priv->udev, priv->out_ep[0]);
3451 }
3452
3453 return ret;
3454}
3455
3456static void rtl8xxxu_fill_iqk_matrix_a(struct rtl8xxxu_priv *priv,
3457 bool iqk_ok, int result[][8],
3458 int candidate, bool tx_only)
3459{
3460 u32 oldval, x, tx0_a, reg;
3461 int y, tx0_c;
3462 u32 val32;
3463
3464 if (!iqk_ok)
3465 return;
3466
3467 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE);
3468 oldval = val32 >> 22;
3469
3470 x = result[candidate][0];
3471 if ((x & 0x00000200) != 0)
3472 x = x | 0xfffffc00;
3473 tx0_a = (x * oldval) >> 8;
3474
3475 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE);
3476 val32 &= ~0x3ff;
3477 val32 |= tx0_a;
3478 rtl8xxxu_write32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE, val32);
3479
3480 val32 = rtl8xxxu_read32(priv, REG_OFDM0_ENERGY_CCA_THRES);
3481 val32 &= ~BIT(31);
3482 if ((x * oldval >> 7) & 0x1)
3483 val32 |= BIT(31);
3484 rtl8xxxu_write32(priv, REG_OFDM0_ENERGY_CCA_THRES, val32);
3485
3486 y = result[candidate][1];
3487 if ((y & 0x00000200) != 0)
3488 y = y | 0xfffffc00;
3489 tx0_c = (y * oldval) >> 8;
3490
3491 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XC_TX_AFE);
3492 val32 &= ~0xf0000000;
3493 val32 |= (((tx0_c & 0x3c0) >> 6) << 28);
3494 rtl8xxxu_write32(priv, REG_OFDM0_XC_TX_AFE, val32);
3495
3496 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE);
3497 val32 &= ~0x003f0000;
3498 val32 |= ((tx0_c & 0x3f) << 16);
3499 rtl8xxxu_write32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE, val32);
3500
3501 val32 = rtl8xxxu_read32(priv, REG_OFDM0_ENERGY_CCA_THRES);
3502 val32 &= ~BIT(29);
3503 if ((y * oldval >> 7) & 0x1)
3504 val32 |= BIT(29);
3505 rtl8xxxu_write32(priv, REG_OFDM0_ENERGY_CCA_THRES, val32);
3506
3507 if (tx_only) {
3508 dev_dbg(&priv->udev->dev, "%s: only TX\n", __func__);
3509 return;
3510 }
3511
3512 reg = result[candidate][2];
3513
3514 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_RX_IQ_IMBALANCE);
3515 val32 &= ~0x3ff;
3516 val32 |= (reg & 0x3ff);
3517 rtl8xxxu_write32(priv, REG_OFDM0_XA_RX_IQ_IMBALANCE, val32);
3518
3519 reg = result[candidate][3] & 0x3F;
3520
3521 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_RX_IQ_IMBALANCE);
3522 val32 &= ~0xfc00;
3523 val32 |= ((reg << 10) & 0xfc00);
3524 rtl8xxxu_write32(priv, REG_OFDM0_XA_RX_IQ_IMBALANCE, val32);
3525
3526 reg = (result[candidate][3] >> 6) & 0xF;
3527
3528 val32 = rtl8xxxu_read32(priv, REG_OFDM0_RX_IQ_EXT_ANTA);
3529 val32 &= ~0xf0000000;
3530 val32 |= (reg << 28);
3531 rtl8xxxu_write32(priv, REG_OFDM0_RX_IQ_EXT_ANTA, val32);
3532}
3533
3534static void rtl8xxxu_fill_iqk_matrix_b(struct rtl8xxxu_priv *priv,
3535 bool iqk_ok, int result[][8],
3536 int candidate, bool tx_only)
3537{
3538 u32 oldval, x, tx1_a, reg;
3539 int y, tx1_c;
3540 u32 val32;
3541
3542 if (!iqk_ok)
3543 return;
3544
3545 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE);
3546 oldval = val32 >> 22;
3547
3548 x = result[candidate][4];
3549 if ((x & 0x00000200) != 0)
3550 x = x | 0xfffffc00;
3551 tx1_a = (x * oldval) >> 8;
3552
3553 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE);
3554 val32 &= ~0x3ff;
3555 val32 |= tx1_a;
3556 rtl8xxxu_write32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE, val32);
3557
3558 val32 = rtl8xxxu_read32(priv, REG_OFDM0_ENERGY_CCA_THRES);
3559 val32 &= ~BIT(27);
3560 if ((x * oldval >> 7) & 0x1)
3561 val32 |= BIT(27);
3562 rtl8xxxu_write32(priv, REG_OFDM0_ENERGY_CCA_THRES, val32);
3563
3564 y = result[candidate][5];
3565 if ((y & 0x00000200) != 0)
3566 y = y | 0xfffffc00;
3567 tx1_c = (y * oldval) >> 8;
3568
3569 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XD_TX_AFE);
3570 val32 &= ~0xf0000000;
3571 val32 |= (((tx1_c & 0x3c0) >> 6) << 28);
3572 rtl8xxxu_write32(priv, REG_OFDM0_XD_TX_AFE, val32);
3573
3574 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE);
3575 val32 &= ~0x003f0000;
3576 val32 |= ((tx1_c & 0x3f) << 16);
3577 rtl8xxxu_write32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE, val32);
3578
3579 val32 = rtl8xxxu_read32(priv, REG_OFDM0_ENERGY_CCA_THRES);
3580 val32 &= ~BIT(25);
3581 if ((y * oldval >> 7) & 0x1)
3582 val32 |= BIT(25);
3583 rtl8xxxu_write32(priv, REG_OFDM0_ENERGY_CCA_THRES, val32);
3584
3585 if (tx_only) {
3586 dev_dbg(&priv->udev->dev, "%s: only TX\n", __func__);
3587 return;
3588 }
3589
3590 reg = result[candidate][6];
3591
3592 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_RX_IQ_IMBALANCE);
3593 val32 &= ~0x3ff;
3594 val32 |= (reg & 0x3ff);
3595 rtl8xxxu_write32(priv, REG_OFDM0_XB_RX_IQ_IMBALANCE, val32);
3596
3597 reg = result[candidate][7] & 0x3f;
3598
3599 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_RX_IQ_IMBALANCE);
3600 val32 &= ~0xfc00;
3601 val32 |= ((reg << 10) & 0xfc00);
3602 rtl8xxxu_write32(priv, REG_OFDM0_XB_RX_IQ_IMBALANCE, val32);
3603
3604 reg = (result[candidate][7] >> 6) & 0xf;
3605
3606 val32 = rtl8xxxu_read32(priv, REG_OFDM0_AGCR_SSI_TABLE);
3607 val32 &= ~0x0000f000;
3608 val32 |= (reg << 12);
3609 rtl8xxxu_write32(priv, REG_OFDM0_AGCR_SSI_TABLE, val32);
3610}
3611
3612#define MAX_TOLERANCE 5
3613
3614static bool rtl8xxxu_simularity_compare(struct rtl8xxxu_priv *priv,
3615 int result[][8], int c1, int c2)
3616{
3617 u32 i, j, diff, simubitmap, bound = 0;
3618 int candidate[2] = {-1, -1}; /* for path A and path B */
3619 bool retval = true;
3620
3621 if (priv->tx_paths > 1)
3622 bound = 8;
3623 else
3624 bound = 4;
3625
3626 simubitmap = 0;
3627
3628 for (i = 0; i < bound; i++) {
3629 diff = (result[c1][i] > result[c2][i]) ?
3630 (result[c1][i] - result[c2][i]) :
3631 (result[c2][i] - result[c1][i]);
3632 if (diff > MAX_TOLERANCE) {
3633 if ((i == 2 || i == 6) && !simubitmap) {
3634 if (result[c1][i] + result[c1][i + 1] == 0)
3635 candidate[(i / 4)] = c2;
3636 else if (result[c2][i] + result[c2][i + 1] == 0)
3637 candidate[(i / 4)] = c1;
3638 else
3639 simubitmap = simubitmap | (1 << i);
3640 } else {
3641 simubitmap = simubitmap | (1 << i);
3642 }
3643 }
3644 }
3645
3646 if (simubitmap == 0) {
3647 for (i = 0; i < (bound / 4); i++) {
3648 if (candidate[i] >= 0) {
3649 for (j = i * 4; j < (i + 1) * 4 - 2; j++)
3650 result[3][j] = result[candidate[i]][j];
3651 retval = false;
3652 }
3653 }
3654 return retval;
3655 } else if (!(simubitmap & 0x0f)) {
3656 /* path A OK */
3657 for (i = 0; i < 4; i++)
3658 result[3][i] = result[c1][i];
3659 } else if (!(simubitmap & 0xf0) && priv->tx_paths > 1) {
3660 /* path B OK */
3661 for (i = 4; i < 8; i++)
3662 result[3][i] = result[c1][i];
3663 }
3664
3665 return false;
3666}
3667
Jes Sorensene1547c52016-02-29 17:04:35 -05003668static bool rtl8723bu_simularity_compare(struct rtl8xxxu_priv *priv,
3669 int result[][8], int c1, int c2)
3670{
3671 u32 i, j, diff, simubitmap, bound = 0;
3672 int candidate[2] = {-1, -1}; /* for path A and path B */
3673 int tmp1, tmp2;
3674 bool retval = true;
3675
3676 if (priv->tx_paths > 1)
3677 bound = 8;
3678 else
3679 bound = 4;
3680
3681 simubitmap = 0;
3682
3683 for (i = 0; i < bound; i++) {
3684 if (i & 1) {
3685 if ((result[c1][i] & 0x00000200))
3686 tmp1 = result[c1][i] | 0xfffffc00;
3687 else
3688 tmp1 = result[c1][i];
3689
3690 if ((result[c2][i]& 0x00000200))
3691 tmp2 = result[c2][i] | 0xfffffc00;
3692 else
3693 tmp2 = result[c2][i];
3694 } else {
3695 tmp1 = result[c1][i];
3696 tmp2 = result[c2][i];
3697 }
3698
3699 diff = (tmp1 > tmp2) ? (tmp1 - tmp2) : (tmp2 - tmp1);
3700
3701 if (diff > MAX_TOLERANCE) {
3702 if ((i == 2 || i == 6) && !simubitmap) {
3703 if (result[c1][i] + result[c1][i + 1] == 0)
3704 candidate[(i / 4)] = c2;
3705 else if (result[c2][i] + result[c2][i + 1] == 0)
3706 candidate[(i / 4)] = c1;
3707 else
3708 simubitmap = simubitmap | (1 << i);
3709 } else {
3710 simubitmap = simubitmap | (1 << i);
3711 }
3712 }
3713 }
3714
3715 if (simubitmap == 0) {
3716 for (i = 0; i < (bound / 4); i++) {
3717 if (candidate[i] >= 0) {
3718 for (j = i * 4; j < (i + 1) * 4 - 2; j++)
3719 result[3][j] = result[candidate[i]][j];
3720 retval = false;
3721 }
3722 }
3723 return retval;
3724 } else {
3725 if (!(simubitmap & 0x03)) {
3726 /* path A TX OK */
3727 for (i = 0; i < 2; i++)
3728 result[3][i] = result[c1][i];
3729 }
3730
3731 if (!(simubitmap & 0x0c)) {
3732 /* path A RX OK */
3733 for (i = 2; i < 4; i++)
3734 result[3][i] = result[c1][i];
3735 }
3736
3737 if (!(simubitmap & 0x30) && priv->tx_paths > 1) {
3738 /* path B RX OK */
3739 for (i = 4; i < 6; i++)
3740 result[3][i] = result[c1][i];
3741 }
3742
3743 if (!(simubitmap & 0x30) && priv->tx_paths > 1) {
3744 /* path B RX OK */
3745 for (i = 6; i < 8; i++)
3746 result[3][i] = result[c1][i];
3747 }
3748 }
3749
3750 return false;
3751}
3752
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003753static void
3754rtl8xxxu_save_mac_regs(struct rtl8xxxu_priv *priv, const u32 *reg, u32 *backup)
3755{
3756 int i;
3757
3758 for (i = 0; i < (RTL8XXXU_MAC_REGS - 1); i++)
3759 backup[i] = rtl8xxxu_read8(priv, reg[i]);
3760
3761 backup[i] = rtl8xxxu_read32(priv, reg[i]);
3762}
3763
3764static void rtl8xxxu_restore_mac_regs(struct rtl8xxxu_priv *priv,
3765 const u32 *reg, u32 *backup)
3766{
3767 int i;
3768
3769 for (i = 0; i < (RTL8XXXU_MAC_REGS - 1); i++)
3770 rtl8xxxu_write8(priv, reg[i], backup[i]);
3771
3772 rtl8xxxu_write32(priv, reg[i], backup[i]);
3773}
3774
3775static void rtl8xxxu_save_regs(struct rtl8xxxu_priv *priv, const u32 *regs,
3776 u32 *backup, int count)
3777{
3778 int i;
3779
3780 for (i = 0; i < count; i++)
3781 backup[i] = rtl8xxxu_read32(priv, regs[i]);
3782}
3783
3784static void rtl8xxxu_restore_regs(struct rtl8xxxu_priv *priv, const u32 *regs,
3785 u32 *backup, int count)
3786{
3787 int i;
3788
3789 for (i = 0; i < count; i++)
3790 rtl8xxxu_write32(priv, regs[i], backup[i]);
3791}
3792
3793
3794static void rtl8xxxu_path_adda_on(struct rtl8xxxu_priv *priv, const u32 *regs,
3795 bool path_a_on)
3796{
3797 u32 path_on;
3798 int i;
3799
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003800 if (priv->tx_paths == 1) {
Jes Sorensen8634af52016-02-29 17:04:33 -05003801 path_on = priv->fops->adda_1t_path_on;
3802 rtl8xxxu_write32(priv, regs[0], priv->fops->adda_1t_init);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003803 } else {
Jes Sorensen8634af52016-02-29 17:04:33 -05003804 path_on = path_a_on ? priv->fops->adda_2t_path_on_a :
3805 priv->fops->adda_2t_path_on_b;
3806
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003807 rtl8xxxu_write32(priv, regs[0], path_on);
3808 }
3809
3810 for (i = 1 ; i < RTL8XXXU_ADDA_REGS ; i++)
3811 rtl8xxxu_write32(priv, regs[i], path_on);
3812}
3813
3814static void rtl8xxxu_mac_calibration(struct rtl8xxxu_priv *priv,
3815 const u32 *regs, u32 *backup)
3816{
3817 int i = 0;
3818
3819 rtl8xxxu_write8(priv, regs[i], 0x3f);
3820
3821 for (i = 1 ; i < (RTL8XXXU_MAC_REGS - 1); i++)
3822 rtl8xxxu_write8(priv, regs[i], (u8)(backup[i] & ~BIT(3)));
3823
3824 rtl8xxxu_write8(priv, regs[i], (u8)(backup[i] & ~BIT(5)));
3825}
3826
3827static int rtl8xxxu_iqk_path_a(struct rtl8xxxu_priv *priv)
3828{
3829 u32 reg_eac, reg_e94, reg_e9c, reg_ea4, val32;
3830 int result = 0;
3831
3832 /* path-A IQK setting */
3833 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x10008c1f);
3834 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x10008c1f);
3835 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82140102);
3836
3837 val32 = (priv->rf_paths > 1) ? 0x28160202 :
3838 /*IS_81xxC_VENDOR_UMC_B_CUT(pHalData->VersionID)?0x28160202: */
3839 0x28160502;
3840 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, val32);
3841
3842 /* path-B IQK setting */
3843 if (priv->rf_paths > 1) {
3844 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x10008c22);
3845 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x10008c22);
3846 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82140102);
3847 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x28160202);
3848 }
3849
3850 /* LO calibration setting */
3851 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x001028d1);
3852
3853 /* One shot, path A LOK & IQK */
3854 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
3855 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
3856
3857 mdelay(1);
3858
3859 /* Check failed */
3860 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
3861 reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
3862 reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
3863 reg_ea4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_A_2);
3864
3865 if (!(reg_eac & BIT(28)) &&
3866 ((reg_e94 & 0x03ff0000) != 0x01420000) &&
3867 ((reg_e9c & 0x03ff0000) != 0x00420000))
3868 result |= 0x01;
3869 else /* If TX not OK, ignore RX */
3870 goto out;
3871
3872 /* If TX is OK, check whether RX is OK */
3873 if (!(reg_eac & BIT(27)) &&
3874 ((reg_ea4 & 0x03ff0000) != 0x01320000) &&
3875 ((reg_eac & 0x03ff0000) != 0x00360000))
3876 result |= 0x02;
3877 else
3878 dev_warn(&priv->udev->dev, "%s: Path A RX IQK failed!\n",
3879 __func__);
3880out:
3881 return result;
3882}
3883
3884static int rtl8xxxu_iqk_path_b(struct rtl8xxxu_priv *priv)
3885{
3886 u32 reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc;
3887 int result = 0;
3888
3889 /* One shot, path B LOK & IQK */
3890 rtl8xxxu_write32(priv, REG_IQK_AGC_CONT, 0x00000002);
3891 rtl8xxxu_write32(priv, REG_IQK_AGC_CONT, 0x00000000);
3892
3893 mdelay(1);
3894
3895 /* Check failed */
3896 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
3897 reg_eb4 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
3898 reg_ebc = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
3899 reg_ec4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_B_2);
3900 reg_ecc = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_B_2);
3901
3902 if (!(reg_eac & BIT(31)) &&
3903 ((reg_eb4 & 0x03ff0000) != 0x01420000) &&
3904 ((reg_ebc & 0x03ff0000) != 0x00420000))
3905 result |= 0x01;
3906 else
3907 goto out;
3908
3909 if (!(reg_eac & BIT(30)) &&
3910 (((reg_ec4 & 0x03ff0000) >> 16) != 0x132) &&
3911 (((reg_ecc & 0x03ff0000) >> 16) != 0x36))
3912 result |= 0x02;
3913 else
3914 dev_warn(&priv->udev->dev, "%s: Path B RX IQK failed!\n",
3915 __func__);
3916out:
3917 return result;
3918}
3919
Jes Sorensene1547c52016-02-29 17:04:35 -05003920static int rtl8723bu_iqk_path_a(struct rtl8xxxu_priv *priv)
3921{
3922 u32 reg_eac, reg_e94, reg_e9c, path_sel, val32;
3923 int result = 0;
3924
3925 path_sel = rtl8xxxu_read32(priv, REG_S0S1_PATH_SWITCH);
3926
3927 /*
3928 * Leave IQK mode
3929 */
3930 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
3931 val32 &= 0x000000ff;
3932 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
3933
3934 /*
3935 * Enable path A PA in TX IQK mode
3936 */
3937 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
3938 val32 |= 0x80000;
3939 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
3940 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x20000);
3941 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0003f);
3942 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xc7f87);
3943
3944 /*
3945 * Tx IQK setting
3946 */
3947 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
3948 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
3949
3950 /* path-A IQK setting */
3951 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x18008c1c);
3952 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
3953 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
3954 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
3955
3956 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x821403ea);
3957 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x28110000);
3958 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82110000);
3959 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x28110000);
3960
3961 /* LO calibration setting */
3962 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x00462911);
3963
3964 /*
3965 * Enter IQK mode
3966 */
3967 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
3968 val32 &= 0x000000ff;
3969 val32 |= 0x80800000;
3970 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
3971
3972 /*
3973 * The vendor driver indicates the USB module is always using
3974 * S0S1 path 1 for the 8723bu. This may be different for 8192eu
3975 */
3976 if (priv->rf_paths > 1)
3977 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000000);
3978 else
3979 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000280);
3980
3981 /*
3982 * Bit 12 seems to be BT_GRANT, and is only found in the 8723bu.
3983 * No trace of this in the 8192eu or 8188eu vendor drivers.
3984 */
3985 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00000800);
3986
3987 /* One shot, path A LOK & IQK */
3988 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
3989 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
3990
3991 mdelay(1);
3992
3993 /* Restore Ant Path */
3994 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, path_sel);
3995#ifdef RTL8723BU_BT
3996 /* GNT_BT = 1 */
3997 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00001800);
3998#endif
3999
4000 /*
4001 * Leave IQK mode
4002 */
4003 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4004 val32 &= 0x000000ff;
4005 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4006
4007 /* Check failed */
4008 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
4009 reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
4010 reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
4011
4012 val32 = (reg_e9c >> 16) & 0x3ff;
4013 if (val32 & 0x200)
4014 val32 = 0x400 - val32;
4015
4016 if (!(reg_eac & BIT(28)) &&
4017 ((reg_e94 & 0x03ff0000) != 0x01420000) &&
4018 ((reg_e9c & 0x03ff0000) != 0x00420000) &&
4019 ((reg_e94 & 0x03ff0000) < 0x01100000) &&
4020 ((reg_e94 & 0x03ff0000) > 0x00f00000) &&
4021 val32 < 0xf)
4022 result |= 0x01;
4023 else /* If TX not OK, ignore RX */
4024 goto out;
4025
4026out:
4027 return result;
4028}
4029
4030static int rtl8723bu_rx_iqk_path_a(struct rtl8xxxu_priv *priv)
4031{
4032 u32 reg_ea4, reg_eac, reg_e94, reg_e9c, path_sel, val32;
4033 int result = 0;
4034
4035 path_sel = rtl8xxxu_read32(priv, REG_S0S1_PATH_SWITCH);
4036
4037 /*
4038 * Leave IQK mode
4039 */
4040 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4041 val32 &= 0x000000ff;
4042 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4043
4044 /*
4045 * Enable path A PA in TX IQK mode
4046 */
4047 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
4048 val32 |= 0x80000;
4049 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
4050 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
4051 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0001f);
4052 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf7fb7);
4053
4054 /*
4055 * Tx IQK setting
4056 */
4057 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
4058 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
4059
4060 /* path-A IQK setting */
4061 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x18008c1c);
4062 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
4063 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
4064 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
4065
4066 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82160ff0);
4067 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x28110000);
4068 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82110000);
4069 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x28110000);
4070
4071 /* LO calibration setting */
4072 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a911);
4073
4074 /*
4075 * Enter IQK mode
4076 */
4077 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4078 val32 &= 0x000000ff;
4079 val32 |= 0x80800000;
4080 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4081
4082 /*
4083 * The vendor driver indicates the USB module is always using
4084 * S0S1 path 1 for the 8723bu. This may be different for 8192eu
4085 */
4086 if (priv->rf_paths > 1)
4087 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000000);
4088 else
4089 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000280);
4090
4091 /*
4092 * Bit 12 seems to be BT_GRANT, and is only found in the 8723bu.
4093 * No trace of this in the 8192eu or 8188eu vendor drivers.
4094 */
4095 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00000800);
4096
4097 /* One shot, path A LOK & IQK */
4098 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
4099 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
4100
4101 mdelay(1);
4102
4103 /* Restore Ant Path */
4104 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, path_sel);
4105#ifdef RTL8723BU_BT
4106 /* GNT_BT = 1 */
4107 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00001800);
4108#endif
4109
4110 /*
4111 * Leave IQK mode
4112 */
4113 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4114 val32 &= 0x000000ff;
4115 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4116
4117 /* Check failed */
4118 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
4119 reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
4120 reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
4121
4122 val32 = (reg_e9c >> 16) & 0x3ff;
4123 if (val32 & 0x200)
4124 val32 = 0x400 - val32;
4125
4126 if (!(reg_eac & BIT(28)) &&
4127 ((reg_e94 & 0x03ff0000) != 0x01420000) &&
4128 ((reg_e9c & 0x03ff0000) != 0x00420000) &&
4129 ((reg_e94 & 0x03ff0000) < 0x01100000) &&
4130 ((reg_e94 & 0x03ff0000) > 0x00f00000) &&
4131 val32 < 0xf)
4132 result |= 0x01;
4133 else /* If TX not OK, ignore RX */
4134 goto out;
4135
4136 val32 = 0x80007c00 | (reg_e94 &0x3ff0000) |
4137 ((reg_e9c & 0x3ff0000) >> 16);
4138 rtl8xxxu_write32(priv, REG_TX_IQK, val32);
4139
4140 /*
4141 * Modify RX IQK mode
4142 */
4143 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4144 val32 &= 0x000000ff;
4145 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4146 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
4147 val32 |= 0x80000;
4148 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
4149 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
4150 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0001f);
4151 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf7d77);
4152
4153 /*
4154 * PA, PAD setting
4155 */
4156 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0xf80);
4157 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_55, 0x4021f);
4158
4159 /*
4160 * RX IQK setting
4161 */
4162 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
4163
4164 /* path-A IQK setting */
4165 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x38008c1c);
4166 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x18008c1c);
4167 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
4168 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
4169
4170 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82110000);
4171 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x2816001f);
4172 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82110000);
4173 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x28110000);
4174
4175 /* LO calibration setting */
4176 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a8d1);
4177
4178 /*
4179 * Enter IQK mode
4180 */
4181 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4182 val32 &= 0x000000ff;
4183 val32 |= 0x80800000;
4184 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4185
4186 if (priv->rf_paths > 1)
4187 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000000);
4188 else
4189 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000280);
4190
4191 /*
4192 * Disable BT
4193 */
4194 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00000800);
4195
4196 /* One shot, path A LOK & IQK */
4197 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
4198 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
4199
4200 mdelay(1);
4201
4202 /* Restore Ant Path */
4203 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, path_sel);
4204#ifdef RTL8723BU_BT
4205 /* GNT_BT = 1 */
4206 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00001800);
4207#endif
4208
4209 /*
4210 * Leave IQK mode
4211 */
4212 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4213 val32 &= 0x000000ff;
4214 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4215
4216 /* Check failed */
4217 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
4218 reg_ea4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_A_2);
4219
4220 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0x780);
4221
4222 val32 = (reg_eac >> 16) & 0x3ff;
4223 if (val32 & 0x200)
4224 val32 = 0x400 - val32;
4225
4226 if (!(reg_eac & BIT(27)) &&
4227 ((reg_ea4 & 0x03ff0000) != 0x01320000) &&
4228 ((reg_eac & 0x03ff0000) != 0x00360000) &&
4229 ((reg_ea4 & 0x03ff0000) < 0x01100000) &&
4230 ((reg_ea4 & 0x03ff0000) > 0x00f00000) &&
4231 val32 < 0xf)
4232 result |= 0x02;
4233 else /* If TX not OK, ignore RX */
4234 goto out;
4235out:
4236 return result;
4237}
4238
4239#ifdef RTL8723BU_PATH_B
4240static int rtl8723bu_iqk_path_b(struct rtl8xxxu_priv *priv)
4241{
4242 u32 reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc, path_sel;
4243 int result = 0;
4244
4245 path_sel = rtl8xxxu_read32(priv, REG_S0S1_PATH_SWITCH);
4246
4247 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4248 val32 &= 0x000000ff;
4249 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4250
4251 /* One shot, path B LOK & IQK */
4252 rtl8xxxu_write32(priv, REG_IQK_AGC_CONT, 0x00000002);
4253 rtl8xxxu_write32(priv, REG_IQK_AGC_CONT, 0x00000000);
4254
4255 mdelay(1);
4256
4257 /* Check failed */
4258 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
4259 reg_eb4 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
4260 reg_ebc = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
4261 reg_ec4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_B_2);
4262 reg_ecc = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_B_2);
4263
4264 if (!(reg_eac & BIT(31)) &&
4265 ((reg_eb4 & 0x03ff0000) != 0x01420000) &&
4266 ((reg_ebc & 0x03ff0000) != 0x00420000))
4267 result |= 0x01;
4268 else
4269 goto out;
4270
4271 if (!(reg_eac & BIT(30)) &&
4272 (((reg_ec4 & 0x03ff0000) >> 16) != 0x132) &&
4273 (((reg_ecc & 0x03ff0000) >> 16) != 0x36))
4274 result |= 0x02;
4275 else
4276 dev_warn(&priv->udev->dev, "%s: Path B RX IQK failed!\n",
4277 __func__);
4278out:
4279 return result;
4280}
4281#endif
4282
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004283static void rtl8xxxu_phy_iqcalibrate(struct rtl8xxxu_priv *priv,
4284 int result[][8], int t)
4285{
4286 struct device *dev = &priv->udev->dev;
4287 u32 i, val32;
4288 int path_a_ok, path_b_ok;
4289 int retry = 2;
4290 const u32 adda_regs[RTL8XXXU_ADDA_REGS] = {
4291 REG_FPGA0_XCD_SWITCH_CTRL, REG_BLUETOOTH,
4292 REG_RX_WAIT_CCA, REG_TX_CCK_RFON,
4293 REG_TX_CCK_BBON, REG_TX_OFDM_RFON,
4294 REG_TX_OFDM_BBON, REG_TX_TO_RX,
4295 REG_TX_TO_TX, REG_RX_CCK,
4296 REG_RX_OFDM, REG_RX_WAIT_RIFS,
4297 REG_RX_TO_RX, REG_STANDBY,
4298 REG_SLEEP, REG_PMPD_ANAEN
4299 };
4300 const u32 iqk_mac_regs[RTL8XXXU_MAC_REGS] = {
4301 REG_TXPAUSE, REG_BEACON_CTRL,
4302 REG_BEACON_CTRL_1, REG_GPIO_MUXCFG
4303 };
4304 const u32 iqk_bb_regs[RTL8XXXU_BB_REGS] = {
4305 REG_OFDM0_TRX_PATH_ENABLE, REG_OFDM0_TR_MUX_PAR,
4306 REG_FPGA0_XCD_RF_SW_CTRL, REG_CONFIG_ANT_A, REG_CONFIG_ANT_B,
4307 REG_FPGA0_XAB_RF_SW_CTRL, REG_FPGA0_XA_RF_INT_OE,
4308 REG_FPGA0_XB_RF_INT_OE, REG_FPGA0_RF_MODE
4309 };
4310
4311 /*
4312 * Note: IQ calibration must be performed after loading
4313 * PHY_REG.txt , and radio_a, radio_b.txt
4314 */
4315
4316 if (t == 0) {
4317 /* Save ADDA parameters, turn Path A ADDA on */
4318 rtl8xxxu_save_regs(priv, adda_regs, priv->adda_backup,
4319 RTL8XXXU_ADDA_REGS);
4320 rtl8xxxu_save_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
4321 rtl8xxxu_save_regs(priv, iqk_bb_regs,
4322 priv->bb_backup, RTL8XXXU_BB_REGS);
4323 }
4324
4325 rtl8xxxu_path_adda_on(priv, adda_regs, true);
4326
4327 if (t == 0) {
4328 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XA_HSSI_PARM1);
4329 if (val32 & FPGA0_HSSI_PARM1_PI)
4330 priv->pi_enabled = 1;
4331 }
4332
4333 if (!priv->pi_enabled) {
4334 /* Switch BB to PI mode to do IQ Calibration. */
4335 rtl8xxxu_write32(priv, REG_FPGA0_XA_HSSI_PARM1, 0x01000100);
4336 rtl8xxxu_write32(priv, REG_FPGA0_XB_HSSI_PARM1, 0x01000100);
4337 }
4338
4339 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
4340 val32 &= ~FPGA_RF_MODE_CCK;
4341 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
4342
4343 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, 0x03a05600);
4344 rtl8xxxu_write32(priv, REG_OFDM0_TR_MUX_PAR, 0x000800e4);
4345 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_SW_CTRL, 0x22204000);
4346
4347 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XAB_RF_SW_CTRL);
4348 val32 |= (FPGA0_RF_PAPE | (FPGA0_RF_PAPE << FPGA0_RF_BD_CTRL_SHIFT));
4349 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_SW_CTRL, val32);
4350
4351 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XA_RF_INT_OE);
4352 val32 &= ~BIT(10);
4353 rtl8xxxu_write32(priv, REG_FPGA0_XA_RF_INT_OE, val32);
4354 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XB_RF_INT_OE);
4355 val32 &= ~BIT(10);
4356 rtl8xxxu_write32(priv, REG_FPGA0_XB_RF_INT_OE, val32);
4357
4358 if (priv->tx_paths > 1) {
4359 rtl8xxxu_write32(priv, REG_FPGA0_XA_LSSI_PARM, 0x00010000);
4360 rtl8xxxu_write32(priv, REG_FPGA0_XB_LSSI_PARM, 0x00010000);
4361 }
4362
4363 /* MAC settings */
4364 rtl8xxxu_mac_calibration(priv, iqk_mac_regs, priv->mac_backup);
4365
4366 /* Page B init */
4367 rtl8xxxu_write32(priv, REG_CONFIG_ANT_A, 0x00080000);
4368
4369 if (priv->tx_paths > 1)
4370 rtl8xxxu_write32(priv, REG_CONFIG_ANT_B, 0x00080000);
4371
4372 /* IQ calibration setting */
4373 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
4374 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
4375 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
4376
4377 for (i = 0; i < retry; i++) {
4378 path_a_ok = rtl8xxxu_iqk_path_a(priv);
4379 if (path_a_ok == 0x03) {
4380 val32 = rtl8xxxu_read32(priv,
4381 REG_TX_POWER_BEFORE_IQK_A);
4382 result[t][0] = (val32 >> 16) & 0x3ff;
4383 val32 = rtl8xxxu_read32(priv,
4384 REG_TX_POWER_AFTER_IQK_A);
4385 result[t][1] = (val32 >> 16) & 0x3ff;
4386 val32 = rtl8xxxu_read32(priv,
4387 REG_RX_POWER_BEFORE_IQK_A_2);
4388 result[t][2] = (val32 >> 16) & 0x3ff;
4389 val32 = rtl8xxxu_read32(priv,
4390 REG_RX_POWER_AFTER_IQK_A_2);
4391 result[t][3] = (val32 >> 16) & 0x3ff;
4392 break;
4393 } else if (i == (retry - 1) && path_a_ok == 0x01) {
4394 /* TX IQK OK */
4395 dev_dbg(dev, "%s: Path A IQK Only Tx Success!!\n",
4396 __func__);
4397
4398 val32 = rtl8xxxu_read32(priv,
4399 REG_TX_POWER_BEFORE_IQK_A);
4400 result[t][0] = (val32 >> 16) & 0x3ff;
4401 val32 = rtl8xxxu_read32(priv,
4402 REG_TX_POWER_AFTER_IQK_A);
4403 result[t][1] = (val32 >> 16) & 0x3ff;
4404 }
4405 }
4406
4407 if (!path_a_ok)
4408 dev_dbg(dev, "%s: Path A IQK failed!\n", __func__);
4409
4410 if (priv->tx_paths > 1) {
4411 /*
4412 * Path A into standby
4413 */
4414 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x0);
4415 rtl8xxxu_write32(priv, REG_FPGA0_XA_LSSI_PARM, 0x00010000);
4416 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
4417
4418 /* Turn Path B ADDA on */
4419 rtl8xxxu_path_adda_on(priv, adda_regs, false);
4420
4421 for (i = 0; i < retry; i++) {
4422 path_b_ok = rtl8xxxu_iqk_path_b(priv);
4423 if (path_b_ok == 0x03) {
4424 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
4425 result[t][4] = (val32 >> 16) & 0x3ff;
4426 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
4427 result[t][5] = (val32 >> 16) & 0x3ff;
4428 val32 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_B_2);
4429 result[t][6] = (val32 >> 16) & 0x3ff;
4430 val32 = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_B_2);
4431 result[t][7] = (val32 >> 16) & 0x3ff;
4432 break;
4433 } else if (i == (retry - 1) && path_b_ok == 0x01) {
4434 /* TX IQK OK */
4435 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
4436 result[t][4] = (val32 >> 16) & 0x3ff;
4437 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
4438 result[t][5] = (val32 >> 16) & 0x3ff;
4439 }
4440 }
4441
4442 if (!path_b_ok)
4443 dev_dbg(dev, "%s: Path B IQK failed!\n", __func__);
4444 }
4445
4446 /* Back to BB mode, load original value */
4447 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0);
4448
4449 if (t) {
4450 if (!priv->pi_enabled) {
4451 /*
4452 * Switch back BB to SI mode after finishing
4453 * IQ Calibration
4454 */
4455 val32 = 0x01000000;
4456 rtl8xxxu_write32(priv, REG_FPGA0_XA_HSSI_PARM1, val32);
4457 rtl8xxxu_write32(priv, REG_FPGA0_XB_HSSI_PARM1, val32);
4458 }
4459
4460 /* Reload ADDA power saving parameters */
4461 rtl8xxxu_restore_regs(priv, adda_regs, priv->adda_backup,
4462 RTL8XXXU_ADDA_REGS);
4463
4464 /* Reload MAC parameters */
4465 rtl8xxxu_restore_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
4466
4467 /* Reload BB parameters */
4468 rtl8xxxu_restore_regs(priv, iqk_bb_regs,
4469 priv->bb_backup, RTL8XXXU_BB_REGS);
4470
4471 /* Restore RX initial gain */
4472 rtl8xxxu_write32(priv, REG_FPGA0_XA_LSSI_PARM, 0x00032ed3);
4473
4474 if (priv->tx_paths > 1) {
4475 rtl8xxxu_write32(priv, REG_FPGA0_XB_LSSI_PARM,
4476 0x00032ed3);
4477 }
4478
4479 /* Load 0xe30 IQC default value */
4480 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x01008c00);
4481 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x01008c00);
4482 }
4483}
4484
Jes Sorensene1547c52016-02-29 17:04:35 -05004485static void rtl8723bu_phy_iqcalibrate(struct rtl8xxxu_priv *priv,
4486 int result[][8], int t)
4487{
4488 struct device *dev = &priv->udev->dev;
4489 u32 i, val32;
4490 int path_a_ok /*, path_b_ok */;
4491 int retry = 2;
4492 const u32 adda_regs[RTL8XXXU_ADDA_REGS] = {
4493 REG_FPGA0_XCD_SWITCH_CTRL, REG_BLUETOOTH,
4494 REG_RX_WAIT_CCA, REG_TX_CCK_RFON,
4495 REG_TX_CCK_BBON, REG_TX_OFDM_RFON,
4496 REG_TX_OFDM_BBON, REG_TX_TO_RX,
4497 REG_TX_TO_TX, REG_RX_CCK,
4498 REG_RX_OFDM, REG_RX_WAIT_RIFS,
4499 REG_RX_TO_RX, REG_STANDBY,
4500 REG_SLEEP, REG_PMPD_ANAEN
4501 };
4502 const u32 iqk_mac_regs[RTL8XXXU_MAC_REGS] = {
4503 REG_TXPAUSE, REG_BEACON_CTRL,
4504 REG_BEACON_CTRL_1, REG_GPIO_MUXCFG
4505 };
4506 const u32 iqk_bb_regs[RTL8XXXU_BB_REGS] = {
4507 REG_OFDM0_TRX_PATH_ENABLE, REG_OFDM0_TR_MUX_PAR,
4508 REG_FPGA0_XCD_RF_SW_CTRL, REG_CONFIG_ANT_A, REG_CONFIG_ANT_B,
4509 REG_FPGA0_XAB_RF_SW_CTRL, REG_FPGA0_XA_RF_INT_OE,
4510 REG_FPGA0_XB_RF_INT_OE, REG_FPGA0_RF_MODE
4511 };
4512 u8 xa_agc = rtl8xxxu_read32(priv, REG_OFDM0_XA_AGC_CORE1) & 0xff;
4513 u8 xb_agc = rtl8xxxu_read32(priv, REG_OFDM0_XB_AGC_CORE1) & 0xff;
4514
4515 /*
4516 * Note: IQ calibration must be performed after loading
4517 * PHY_REG.txt , and radio_a, radio_b.txt
4518 */
4519
4520 if (t == 0) {
4521 /* Save ADDA parameters, turn Path A ADDA on */
4522 rtl8xxxu_save_regs(priv, adda_regs, priv->adda_backup,
4523 RTL8XXXU_ADDA_REGS);
4524 rtl8xxxu_save_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
4525 rtl8xxxu_save_regs(priv, iqk_bb_regs,
4526 priv->bb_backup, RTL8XXXU_BB_REGS);
4527 }
4528
4529 rtl8xxxu_path_adda_on(priv, adda_regs, true);
4530
4531 /* MAC settings */
4532 rtl8xxxu_mac_calibration(priv, iqk_mac_regs, priv->mac_backup);
4533
4534 val32 = rtl8xxxu_read32(priv, REG_CCK0_AFE_SETTING);
4535 val32 |= 0x0f000000;
4536 rtl8xxxu_write32(priv, REG_CCK0_AFE_SETTING, val32);
4537
4538 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, 0x03a05600);
4539 rtl8xxxu_write32(priv, REG_OFDM0_TR_MUX_PAR, 0x000800e4);
4540 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_SW_CTRL, 0x22204000);
4541
4542#ifdef RTL8723BU_PATH_B
4543 /* Set RF mode to standby Path B */
4544 if (priv->tx_paths > 1)
4545 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC, 0x10000);
4546#endif
4547
4548#if 0
4549 /* Page B init */
4550 rtl8xxxu_write32(priv, REG_CONFIG_ANT_A, 0x0f600000);
4551
4552 if (priv->tx_paths > 1)
4553 rtl8xxxu_write32(priv, REG_CONFIG_ANT_B, 0x0f600000);
4554#endif
4555
4556 /*
4557 * RX IQ calibration setting for 8723B D cut large current issue
4558 * when leaving IPS
4559 */
4560 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4561 val32 &= 0x000000ff;
4562 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4563
4564 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
4565 val32 |= 0x80000;
4566 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
4567
4568 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
4569 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0001f);
4570 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf7fb7);
4571
4572 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_ED);
4573 val32 |= 0x20;
4574 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_ED, val32);
4575
4576 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_43, 0x60fbd);
4577
4578 for (i = 0; i < retry; i++) {
4579 path_a_ok = rtl8723bu_iqk_path_a(priv);
4580 if (path_a_ok == 0x01) {
4581 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4582 val32 &= 0x000000ff;
4583 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4584
4585#if 0 /* Only needed in restore case, we may need this when going to suspend */
4586 priv->RFCalibrateInfo.TxLOK[RF_A] =
4587 rtl8xxxu_read_rfreg(priv, RF_A,
4588 RF6052_REG_TXM_IDAC);
4589#endif
4590
4591 val32 = rtl8xxxu_read32(priv,
4592 REG_TX_POWER_BEFORE_IQK_A);
4593 result[t][0] = (val32 >> 16) & 0x3ff;
4594 val32 = rtl8xxxu_read32(priv,
4595 REG_TX_POWER_AFTER_IQK_A);
4596 result[t][1] = (val32 >> 16) & 0x3ff;
4597
4598 break;
4599 }
4600 }
4601
4602 if (!path_a_ok)
4603 dev_dbg(dev, "%s: Path A TX IQK failed!\n", __func__);
4604
4605 for (i = 0; i < retry; i++) {
4606 path_a_ok = rtl8723bu_rx_iqk_path_a(priv);
4607 if (path_a_ok == 0x03) {
4608 val32 = rtl8xxxu_read32(priv,
4609 REG_RX_POWER_BEFORE_IQK_A_2);
4610 result[t][2] = (val32 >> 16) & 0x3ff;
4611 val32 = rtl8xxxu_read32(priv,
4612 REG_RX_POWER_AFTER_IQK_A_2);
4613 result[t][3] = (val32 >> 16) & 0x3ff;
4614
4615 break;
4616 }
4617 }
4618
4619 if (!path_a_ok)
4620 dev_dbg(dev, "%s: Path A RX IQK failed!\n", __func__);
4621
4622 if (priv->tx_paths > 1) {
4623#if 1
4624 dev_warn(dev, "%s: Path B not supported\n", __func__);
4625#else
4626
4627 /*
4628 * Path A into standby
4629 */
4630 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4631 val32 &= 0x000000ff;
4632 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4633 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, 0x10000);
4634
4635 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4636 val32 &= 0x000000ff;
4637 val32 |= 0x80800000;
4638 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4639
4640 /* Turn Path B ADDA on */
4641 rtl8xxxu_path_adda_on(priv, adda_regs, false);
4642
4643 for (i = 0; i < retry; i++) {
4644 path_b_ok = rtl8xxxu_iqk_path_b(priv);
4645 if (path_b_ok == 0x03) {
4646 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
4647 result[t][4] = (val32 >> 16) & 0x3ff;
4648 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
4649 result[t][5] = (val32 >> 16) & 0x3ff;
4650 break;
4651 }
4652 }
4653
4654 if (!path_b_ok)
4655 dev_dbg(dev, "%s: Path B IQK failed!\n", __func__);
4656
4657 for (i = 0; i < retry; i++) {
4658 path_b_ok = rtl8723bu_rx_iqk_path_b(priv);
4659 if (path_a_ok == 0x03) {
4660 val32 = rtl8xxxu_read32(priv,
4661 REG_RX_POWER_BEFORE_IQK_B_2);
4662 result[t][6] = (val32 >> 16) & 0x3ff;
4663 val32 = rtl8xxxu_read32(priv,
4664 REG_RX_POWER_AFTER_IQK_B_2);
4665 result[t][7] = (val32 >> 16) & 0x3ff;
4666 break;
4667 }
4668 }
4669
4670 if (!path_b_ok)
4671 dev_dbg(dev, "%s: Path B RX IQK failed!\n", __func__);
4672#endif
4673 }
4674
4675 /* Back to BB mode, load original value */
4676 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4677 val32 &= 0x000000ff;
4678 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4679
4680 if (t) {
4681 /* Reload ADDA power saving parameters */
4682 rtl8xxxu_restore_regs(priv, adda_regs, priv->adda_backup,
4683 RTL8XXXU_ADDA_REGS);
4684
4685 /* Reload MAC parameters */
4686 rtl8xxxu_restore_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
4687
4688 /* Reload BB parameters */
4689 rtl8xxxu_restore_regs(priv, iqk_bb_regs,
4690 priv->bb_backup, RTL8XXXU_BB_REGS);
4691
4692 /* Restore RX initial gain */
4693 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_AGC_CORE1);
4694 val32 &= 0xffffff00;
4695 rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, val32 | 0x50);
4696 rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, val32 | xa_agc);
4697
4698 if (priv->tx_paths > 1) {
4699 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_AGC_CORE1);
4700 val32 &= 0xffffff00;
4701 rtl8xxxu_write32(priv, REG_OFDM0_XB_AGC_CORE1,
4702 val32 | 0x50);
4703 rtl8xxxu_write32(priv, REG_OFDM0_XB_AGC_CORE1,
4704 val32 | xb_agc);
4705 }
4706
4707 /* Load 0xe30 IQC default value */
4708 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x01008c00);
4709 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x01008c00);
4710 }
4711}
4712
Jes Sorensenc7a5a192016-02-29 17:04:30 -05004713static void rtl8xxxu_prepare_calibrate(struct rtl8xxxu_priv *priv, u8 start)
4714{
4715 struct h2c_cmd h2c;
4716
4717 if (priv->fops->mbox_ext_width < 4)
4718 return;
4719
4720 memset(&h2c, 0, sizeof(struct h2c_cmd));
4721 h2c.bt_wlan_calibration.cmd = H2C_8723B_BT_WLAN_CALIBRATION;
4722 h2c.bt_wlan_calibration.data = start;
4723
4724 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.bt_wlan_calibration));
4725}
4726
Jes Sorensene1547c52016-02-29 17:04:35 -05004727static void rtl8723au_phy_iq_calibrate(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004728{
4729 struct device *dev = &priv->udev->dev;
4730 int result[4][8]; /* last is final result */
4731 int i, candidate;
4732 bool path_a_ok, path_b_ok;
4733 u32 reg_e94, reg_e9c, reg_ea4, reg_eac;
4734 u32 reg_eb4, reg_ebc, reg_ec4, reg_ecc;
4735 s32 reg_tmp = 0;
4736 bool simu;
4737
Jes Sorensenc7a5a192016-02-29 17:04:30 -05004738 rtl8xxxu_prepare_calibrate(priv, 1);
4739
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004740 memset(result, 0, sizeof(result));
4741 candidate = -1;
4742
4743 path_a_ok = false;
4744 path_b_ok = false;
4745
4746 rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
4747
4748 for (i = 0; i < 3; i++) {
4749 rtl8xxxu_phy_iqcalibrate(priv, result, i);
4750
4751 if (i == 1) {
4752 simu = rtl8xxxu_simularity_compare(priv, result, 0, 1);
4753 if (simu) {
4754 candidate = 0;
4755 break;
4756 }
4757 }
4758
4759 if (i == 2) {
4760 simu = rtl8xxxu_simularity_compare(priv, result, 0, 2);
4761 if (simu) {
4762 candidate = 0;
4763 break;
4764 }
4765
4766 simu = rtl8xxxu_simularity_compare(priv, result, 1, 2);
4767 if (simu) {
4768 candidate = 1;
4769 } else {
4770 for (i = 0; i < 8; i++)
4771 reg_tmp += result[3][i];
4772
4773 if (reg_tmp)
4774 candidate = 3;
4775 else
4776 candidate = -1;
4777 }
4778 }
4779 }
4780
4781 for (i = 0; i < 4; i++) {
4782 reg_e94 = result[i][0];
4783 reg_e9c = result[i][1];
4784 reg_ea4 = result[i][2];
4785 reg_eac = result[i][3];
4786 reg_eb4 = result[i][4];
4787 reg_ebc = result[i][5];
4788 reg_ec4 = result[i][6];
4789 reg_ecc = result[i][7];
4790 }
4791
4792 if (candidate >= 0) {
4793 reg_e94 = result[candidate][0];
4794 priv->rege94 = reg_e94;
4795 reg_e9c = result[candidate][1];
4796 priv->rege9c = reg_e9c;
4797 reg_ea4 = result[candidate][2];
4798 reg_eac = result[candidate][3];
4799 reg_eb4 = result[candidate][4];
4800 priv->regeb4 = reg_eb4;
4801 reg_ebc = result[candidate][5];
4802 priv->regebc = reg_ebc;
4803 reg_ec4 = result[candidate][6];
4804 reg_ecc = result[candidate][7];
4805 dev_dbg(dev, "%s: candidate is %x\n", __func__, candidate);
4806 dev_dbg(dev,
4807 "%s: e94 =%x e9c=%x ea4=%x eac=%x eb4=%x ebc=%x ec4=%x "
4808 "ecc=%x\n ", __func__, reg_e94, reg_e9c,
4809 reg_ea4, reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc);
4810 path_a_ok = true;
4811 path_b_ok = true;
4812 } else {
4813 reg_e94 = reg_eb4 = priv->rege94 = priv->regeb4 = 0x100;
4814 reg_e9c = reg_ebc = priv->rege9c = priv->regebc = 0x0;
4815 }
4816
4817 if (reg_e94 && candidate >= 0)
4818 rtl8xxxu_fill_iqk_matrix_a(priv, path_a_ok, result,
4819 candidate, (reg_ea4 == 0));
4820
4821 if (priv->tx_paths > 1 && reg_eb4)
4822 rtl8xxxu_fill_iqk_matrix_b(priv, path_b_ok, result,
4823 candidate, (reg_ec4 == 0));
4824
4825 rtl8xxxu_save_regs(priv, rtl8723au_iqk_phy_iq_bb_reg,
4826 priv->bb_recovery_backup, RTL8XXXU_BB_REGS);
Jes Sorensenc7a5a192016-02-29 17:04:30 -05004827
4828 rtl8xxxu_prepare_calibrate(priv, 0);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004829}
4830
Jes Sorensene1547c52016-02-29 17:04:35 -05004831static void rtl8723bu_phy_iq_calibrate(struct rtl8xxxu_priv *priv)
4832{
4833 struct device *dev = &priv->udev->dev;
4834 int result[4][8]; /* last is final result */
4835 int i, candidate;
4836 bool path_a_ok, path_b_ok;
4837 u32 reg_e94, reg_e9c, reg_ea4, reg_eac;
4838 u32 reg_eb4, reg_ebc, reg_ec4, reg_ecc;
4839 u32 val32, bt_control;
4840 s32 reg_tmp = 0;
4841 bool simu;
4842
4843 rtl8xxxu_prepare_calibrate(priv, 1);
4844
4845 memset(result, 0, sizeof(result));
4846 candidate = -1;
4847
4848 path_a_ok = false;
4849 path_b_ok = false;
4850
4851 bt_control = rtl8xxxu_read32(priv, REG_BT_CONTROL_8723BU);
4852
4853 for (i = 0; i < 3; i++) {
4854 rtl8723bu_phy_iqcalibrate(priv, result, i);
4855
4856 if (i == 1) {
4857 simu = rtl8723bu_simularity_compare(priv, result, 0, 1);
4858 if (simu) {
4859 candidate = 0;
4860 break;
4861 }
4862 }
4863
4864 if (i == 2) {
4865 simu = rtl8723bu_simularity_compare(priv, result, 0, 2);
4866 if (simu) {
4867 candidate = 0;
4868 break;
4869 }
4870
4871 simu = rtl8723bu_simularity_compare(priv, result, 1, 2);
4872 if (simu) {
4873 candidate = 1;
4874 } else {
4875 for (i = 0; i < 8; i++)
4876 reg_tmp += result[3][i];
4877
4878 if (reg_tmp)
4879 candidate = 3;
4880 else
4881 candidate = -1;
4882 }
4883 }
4884 }
4885
4886 for (i = 0; i < 4; i++) {
4887 reg_e94 = result[i][0];
4888 reg_e9c = result[i][1];
4889 reg_ea4 = result[i][2];
4890 reg_eac = result[i][3];
4891 reg_eb4 = result[i][4];
4892 reg_ebc = result[i][5];
4893 reg_ec4 = result[i][6];
4894 reg_ecc = result[i][7];
4895 }
4896
4897 if (candidate >= 0) {
4898 reg_e94 = result[candidate][0];
4899 priv->rege94 = reg_e94;
4900 reg_e9c = result[candidate][1];
4901 priv->rege9c = reg_e9c;
4902 reg_ea4 = result[candidate][2];
4903 reg_eac = result[candidate][3];
4904 reg_eb4 = result[candidate][4];
4905 priv->regeb4 = reg_eb4;
4906 reg_ebc = result[candidate][5];
4907 priv->regebc = reg_ebc;
4908 reg_ec4 = result[candidate][6];
4909 reg_ecc = result[candidate][7];
4910 dev_dbg(dev, "%s: candidate is %x\n", __func__, candidate);
4911 dev_dbg(dev,
4912 "%s: e94 =%x e9c=%x ea4=%x eac=%x eb4=%x ebc=%x ec4=%x "
4913 "ecc=%x\n ", __func__, reg_e94, reg_e9c,
4914 reg_ea4, reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc);
4915 path_a_ok = true;
4916 path_b_ok = true;
4917 } else {
4918 reg_e94 = reg_eb4 = priv->rege94 = priv->regeb4 = 0x100;
4919 reg_e9c = reg_ebc = priv->rege9c = priv->regebc = 0x0;
4920 }
4921
4922 if (reg_e94 && candidate >= 0)
4923 rtl8xxxu_fill_iqk_matrix_a(priv, path_a_ok, result,
4924 candidate, (reg_ea4 == 0));
4925
4926 if (priv->tx_paths > 1 && reg_eb4)
4927 rtl8xxxu_fill_iqk_matrix_b(priv, path_b_ok, result,
4928 candidate, (reg_ec4 == 0));
4929
4930 rtl8xxxu_save_regs(priv, rtl8723au_iqk_phy_iq_bb_reg,
4931 priv->bb_recovery_backup, RTL8XXXU_BB_REGS);
4932
4933 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, bt_control);
4934
4935 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
4936 val32 |= 0x80000;
4937 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
4938 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x18000);
4939 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0001f);
4940 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xe6177);
4941 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_ED);
4942 val32 |= 0x20;
4943 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_ED, val32);
4944 rtl8xxxu_write_rfreg(priv, RF_A, 0x43, 0x300bd);
4945
4946 if (priv->rf_paths > 1) {
4947 dev_dbg(dev, "%s: beware 2T not yet supported\n", __func__);
4948#ifdef RTL8723BU_PATH_B
4949 if (RF_Path == 0x0) //S1
4950 ODM_SetIQCbyRFpath(pDM_Odm, 0);
4951 else //S0
4952 ODM_SetIQCbyRFpath(pDM_Odm, 1);
4953#endif
4954 }
4955 rtl8xxxu_prepare_calibrate(priv, 0);
4956}
4957
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004958static void rtl8723a_phy_lc_calibrate(struct rtl8xxxu_priv *priv)
4959{
4960 u32 val32;
4961 u32 rf_amode, rf_bmode = 0, lstf;
4962
4963 /* Check continuous TX and Packet TX */
4964 lstf = rtl8xxxu_read32(priv, REG_OFDM1_LSTF);
4965
4966 if (lstf & OFDM_LSTF_MASK) {
4967 /* Disable all continuous TX */
4968 val32 = lstf & ~OFDM_LSTF_MASK;
4969 rtl8xxxu_write32(priv, REG_OFDM1_LSTF, val32);
4970
4971 /* Read original RF mode Path A */
4972 rf_amode = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_AC);
4973
4974 /* Set RF mode to standby Path A */
4975 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC,
4976 (rf_amode & 0x8ffff) | 0x10000);
4977
4978 /* Path-B */
4979 if (priv->tx_paths > 1) {
4980 rf_bmode = rtl8xxxu_read_rfreg(priv, RF_B,
4981 RF6052_REG_AC);
4982
4983 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC,
4984 (rf_bmode & 0x8ffff) | 0x10000);
4985 }
4986 } else {
4987 /* Deal with Packet TX case */
4988 /* block all queues */
4989 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
4990 }
4991
4992 /* Start LC calibration */
Jes Sorensen0d698de2016-02-29 17:04:36 -05004993 if (priv->fops->has_s0s1)
4994 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_S0S1, 0xdfbe0);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004995 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_MODE_AG);
4996 val32 |= 0x08000;
4997 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_MODE_AG, val32);
4998
4999 msleep(100);
5000
Jes Sorensen0d698de2016-02-29 17:04:36 -05005001 if (priv->fops->has_s0s1)
5002 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_S0S1, 0xdffe0);
5003
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005004 /* Restore original parameters */
5005 if (lstf & OFDM_LSTF_MASK) {
5006 /* Path-A */
5007 rtl8xxxu_write32(priv, REG_OFDM1_LSTF, lstf);
5008 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, rf_amode);
5009
5010 /* Path-B */
5011 if (priv->tx_paths > 1)
5012 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC,
5013 rf_bmode);
5014 } else /* Deal with Packet TX case */
5015 rtl8xxxu_write8(priv, REG_TXPAUSE, 0x00);
5016}
5017
5018static int rtl8xxxu_set_mac(struct rtl8xxxu_priv *priv)
5019{
5020 int i;
5021 u16 reg;
5022
5023 reg = REG_MACID;
5024
5025 for (i = 0; i < ETH_ALEN; i++)
5026 rtl8xxxu_write8(priv, reg + i, priv->mac_addr[i]);
5027
5028 return 0;
5029}
5030
5031static int rtl8xxxu_set_bssid(struct rtl8xxxu_priv *priv, const u8 *bssid)
5032{
5033 int i;
5034 u16 reg;
5035
5036 dev_dbg(&priv->udev->dev, "%s: (%pM)\n", __func__, bssid);
5037
5038 reg = REG_BSSID;
5039
5040 for (i = 0; i < ETH_ALEN; i++)
5041 rtl8xxxu_write8(priv, reg + i, bssid[i]);
5042
5043 return 0;
5044}
5045
5046static void
5047rtl8xxxu_set_ampdu_factor(struct rtl8xxxu_priv *priv, u8 ampdu_factor)
5048{
5049 u8 vals[4] = { 0x41, 0xa8, 0x72, 0xb9 };
5050 u8 max_agg = 0xf;
5051 int i;
5052
5053 ampdu_factor = 1 << (ampdu_factor + 2);
5054 if (ampdu_factor > max_agg)
5055 ampdu_factor = max_agg;
5056
5057 for (i = 0; i < 4; i++) {
5058 if ((vals[i] & 0xf0) > (ampdu_factor << 4))
5059 vals[i] = (vals[i] & 0x0f) | (ampdu_factor << 4);
5060
5061 if ((vals[i] & 0x0f) > ampdu_factor)
5062 vals[i] = (vals[i] & 0xf0) | ampdu_factor;
5063
5064 rtl8xxxu_write8(priv, REG_AGGLEN_LMT + i, vals[i]);
5065 }
5066}
5067
5068static void rtl8xxxu_set_ampdu_min_space(struct rtl8xxxu_priv *priv, u8 density)
5069{
5070 u8 val8;
5071
5072 val8 = rtl8xxxu_read8(priv, REG_AMPDU_MIN_SPACE);
5073 val8 &= 0xf8;
5074 val8 |= density;
5075 rtl8xxxu_write8(priv, REG_AMPDU_MIN_SPACE, val8);
5076}
5077
5078static int rtl8xxxu_active_to_emu(struct rtl8xxxu_priv *priv)
5079{
5080 u8 val8;
5081 int count, ret;
5082
5083 /* Start of rtl8723AU_card_enable_flow */
5084 /* Act to Cardemu sequence*/
5085 /* Turn off RF */
5086 rtl8xxxu_write8(priv, REG_RF_CTRL, 0);
5087
5088 /* 0x004E[7] = 0, switch DPDT_SEL_P output from register 0x0065[2] */
5089 val8 = rtl8xxxu_read8(priv, REG_LEDCFG2);
5090 val8 &= ~LEDCFG2_DPDT_SELECT;
5091 rtl8xxxu_write8(priv, REG_LEDCFG2, val8);
5092
5093 /* 0x0005[1] = 1 turn off MAC by HW state machine*/
5094 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
5095 val8 |= BIT(1);
5096 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
5097
5098 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
5099 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
5100 if ((val8 & BIT(1)) == 0)
5101 break;
5102 udelay(10);
5103 }
5104
5105 if (!count) {
5106 dev_warn(&priv->udev->dev, "%s: Disabling MAC timed out\n",
5107 __func__);
5108 ret = -EBUSY;
5109 goto exit;
5110 }
5111
5112 /* 0x0000[5] = 1 analog Ips to digital, 1:isolation */
5113 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
5114 val8 |= SYS_ISO_ANALOG_IPS;
5115 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
5116
5117 /* 0x0020[0] = 0 disable LDOA12 MACRO block*/
5118 val8 = rtl8xxxu_read8(priv, REG_LDOA15_CTRL);
5119 val8 &= ~LDOA15_ENABLE;
5120 rtl8xxxu_write8(priv, REG_LDOA15_CTRL, val8);
5121
5122exit:
5123 return ret;
5124}
5125
5126static int rtl8xxxu_active_to_lps(struct rtl8xxxu_priv *priv)
5127{
5128 u8 val8;
5129 u8 val32;
5130 int count, ret;
5131
5132 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
5133
5134 /*
5135 * Poll - wait for RX packet to complete
5136 */
5137 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
5138 val32 = rtl8xxxu_read32(priv, 0x5f8);
5139 if (!val32)
5140 break;
5141 udelay(10);
5142 }
5143
5144 if (!count) {
5145 dev_warn(&priv->udev->dev,
5146 "%s: RX poll timed out (0x05f8)\n", __func__);
5147 ret = -EBUSY;
5148 goto exit;
5149 }
5150
5151 /* Disable CCK and OFDM, clock gated */
5152 val8 = rtl8xxxu_read8(priv, REG_SYS_FUNC);
5153 val8 &= ~SYS_FUNC_BBRSTB;
5154 rtl8xxxu_write8(priv, REG_SYS_FUNC, val8);
5155
5156 udelay(2);
5157
5158 /* Reset baseband */
5159 val8 = rtl8xxxu_read8(priv, REG_SYS_FUNC);
5160 val8 &= ~SYS_FUNC_BB_GLB_RSTN;
5161 rtl8xxxu_write8(priv, REG_SYS_FUNC, val8);
5162
5163 /* Reset MAC TRX */
5164 val8 = rtl8xxxu_read8(priv, REG_CR);
5165 val8 = CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE;
5166 rtl8xxxu_write8(priv, REG_CR, val8);
5167
5168 /* Reset MAC TRX */
5169 val8 = rtl8xxxu_read8(priv, REG_CR + 1);
5170 val8 &= ~BIT(1); /* CR_SECURITY_ENABLE */
5171 rtl8xxxu_write8(priv, REG_CR + 1, val8);
5172
5173 /* Respond TX OK to scheduler */
5174 val8 = rtl8xxxu_read8(priv, REG_DUAL_TSF_RST);
5175 val8 |= DUAL_TSF_TX_OK;
5176 rtl8xxxu_write8(priv, REG_DUAL_TSF_RST, val8);
5177
5178exit:
5179 return ret;
5180}
5181
Jes Sorensenc05a9db2016-02-29 17:04:03 -05005182static void rtl8723a_disabled_to_emu(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005183{
5184 u8 val8;
5185
5186 /* Clear suspend enable and power down enable*/
5187 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
5188 val8 &= ~(BIT(3) | BIT(7));
5189 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
5190
5191 /* 0x48[16] = 0 to disable GPIO9 as EXT WAKEUP*/
5192 val8 = rtl8xxxu_read8(priv, REG_GPIO_INTM + 2);
5193 val8 &= ~BIT(0);
5194 rtl8xxxu_write8(priv, REG_GPIO_INTM + 2, val8);
5195
5196 /* 0x04[12:11] = 11 enable WL suspend*/
5197 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
5198 val8 &= ~(BIT(3) | BIT(4));
5199 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
5200}
5201
Jes Sorensenc05a9db2016-02-29 17:04:03 -05005202static void rtl8192e_disabled_to_emu(struct rtl8xxxu_priv *priv)
5203{
5204 u8 val8;
5205
5206 /* Clear suspend enable and power down enable*/
5207 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
5208 val8 &= ~(BIT(3) | BIT(4));
5209 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
5210}
5211
5212static int rtl8192e_emu_to_active(struct rtl8xxxu_priv *priv)
5213{
5214 u8 val8;
5215 u32 val32;
5216 int count, ret = 0;
5217
5218 /* disable HWPDN 0x04[15]=0*/
5219 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
5220 val8 &= ~BIT(7);
5221 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
5222
5223 /* disable SW LPS 0x04[10]= 0 */
5224 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
5225 val8 &= ~BIT(2);
5226 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
5227
5228 /* disable WL suspend*/
5229 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
5230 val8 &= ~(BIT(3) | BIT(4));
5231 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
5232
5233 /* wait till 0x04[17] = 1 power ready*/
5234 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
5235 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
5236 if (val32 & BIT(17))
5237 break;
5238
5239 udelay(10);
5240 }
5241
5242 if (!count) {
5243 ret = -EBUSY;
5244 goto exit;
5245 }
5246
5247 /* We should be able to optimize the following three entries into one */
5248
5249 /* release WLON reset 0x04[16]= 1*/
5250 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 2);
5251 val8 |= BIT(0);
5252 rtl8xxxu_write8(priv, REG_APS_FSMCO + 2, val8);
5253
5254 /* set, then poll until 0 */
5255 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
5256 val32 |= APS_FSMCO_MAC_ENABLE;
5257 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
5258
5259 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
5260 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
5261 if ((val32 & APS_FSMCO_MAC_ENABLE) == 0) {
5262 ret = 0;
5263 break;
5264 }
5265 udelay(10);
5266 }
5267
5268 if (!count) {
5269 ret = -EBUSY;
5270 goto exit;
5271 }
5272
5273exit:
5274 return ret;
5275}
5276
5277static int rtl8723a_emu_to_active(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005278{
5279 u8 val8;
5280 u32 val32;
5281 int count, ret = 0;
5282
5283 /* 0x20[0] = 1 enable LDOA12 MACRO block for all interface*/
5284 val8 = rtl8xxxu_read8(priv, REG_LDOA15_CTRL);
5285 val8 |= LDOA15_ENABLE;
5286 rtl8xxxu_write8(priv, REG_LDOA15_CTRL, val8);
5287
5288 /* 0x67[0] = 0 to disable BT_GPS_SEL pins*/
5289 val8 = rtl8xxxu_read8(priv, 0x0067);
5290 val8 &= ~BIT(4);
5291 rtl8xxxu_write8(priv, 0x0067, val8);
5292
5293 mdelay(1);
5294
5295 /* 0x00[5] = 0 release analog Ips to digital, 1:isolation */
5296 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
5297 val8 &= ~SYS_ISO_ANALOG_IPS;
5298 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
5299
5300 /* disable SW LPS 0x04[10]= 0 */
5301 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
5302 val8 &= ~BIT(2);
5303 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
5304
5305 /* wait till 0x04[17] = 1 power ready*/
5306 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
5307 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
5308 if (val32 & BIT(17))
5309 break;
5310
5311 udelay(10);
5312 }
5313
5314 if (!count) {
5315 ret = -EBUSY;
5316 goto exit;
5317 }
5318
5319 /* We should be able to optimize the following three entries into one */
5320
5321 /* release WLON reset 0x04[16]= 1*/
5322 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 2);
5323 val8 |= BIT(0);
5324 rtl8xxxu_write8(priv, REG_APS_FSMCO + 2, val8);
5325
5326 /* disable HWPDN 0x04[15]= 0*/
5327 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
5328 val8 &= ~BIT(7);
5329 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
5330
5331 /* disable WL suspend*/
5332 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
5333 val8 &= ~(BIT(3) | BIT(4));
5334 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
5335
5336 /* set, then poll until 0 */
5337 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
5338 val32 |= APS_FSMCO_MAC_ENABLE;
5339 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
5340
5341 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
5342 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
5343 if ((val32 & APS_FSMCO_MAC_ENABLE) == 0) {
5344 ret = 0;
5345 break;
5346 }
5347 udelay(10);
5348 }
5349
5350 if (!count) {
5351 ret = -EBUSY;
5352 goto exit;
5353 }
5354
5355 /* 0x4C[23] = 0x4E[7] = 1, switch DPDT_SEL_P output from WL BB */
5356 /*
5357 * Note: Vendor driver actually clears this bit, despite the
5358 * documentation claims it's being set!
5359 */
5360 val8 = rtl8xxxu_read8(priv, REG_LEDCFG2);
5361 val8 |= LEDCFG2_DPDT_SELECT;
5362 val8 &= ~LEDCFG2_DPDT_SELECT;
5363 rtl8xxxu_write8(priv, REG_LEDCFG2, val8);
5364
5365exit:
5366 return ret;
5367}
5368
Jes Sorensen42836db2016-02-29 17:04:52 -05005369static int rtl8723b_emu_to_active(struct rtl8xxxu_priv *priv)
5370{
5371 u8 val8;
5372 u32 val32;
5373 int count, ret = 0;
5374
5375 /* 0x20[0] = 1 enable LDOA12 MACRO block for all interface */
5376 val8 = rtl8xxxu_read8(priv, REG_LDOA15_CTRL);
5377 val8 |= LDOA15_ENABLE;
5378 rtl8xxxu_write8(priv, REG_LDOA15_CTRL, val8);
5379
5380 /* 0x67[0] = 0 to disable BT_GPS_SEL pins*/
5381 val8 = rtl8xxxu_read8(priv, 0x0067);
5382 val8 &= ~BIT(4);
5383 rtl8xxxu_write8(priv, 0x0067, val8);
5384
5385 mdelay(1);
5386
5387 /* 0x00[5] = 0 release analog Ips to digital, 1:isolation */
5388 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
5389 val8 &= ~SYS_ISO_ANALOG_IPS;
5390 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
5391
5392 /* Disable SW LPS 0x04[10]= 0 */
5393 val32 = rtl8xxxu_read8(priv, REG_APS_FSMCO);
5394 val32 &= ~APS_FSMCO_SW_LPS;
5395 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
5396
5397 /* Wait until 0x04[17] = 1 power ready */
5398 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
5399 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
5400 if (val32 & BIT(17))
5401 break;
5402
5403 udelay(10);
5404 }
5405
5406 if (!count) {
5407 ret = -EBUSY;
5408 goto exit;
5409 }
5410
5411 /* We should be able to optimize the following three entries into one */
5412
5413 /* Release WLON reset 0x04[16]= 1*/
5414 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
5415 val32 |= APS_FSMCO_WLON_RESET;
5416 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
5417
5418 /* Disable HWPDN 0x04[15]= 0*/
5419 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
5420 val32 &= ~APS_FSMCO_HW_POWERDOWN;
5421 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
5422
5423 /* Disable WL suspend*/
5424 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
5425 val32 &= ~(APS_FSMCO_HW_SUSPEND | APS_FSMCO_PCIE);
5426 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
5427
5428 /* Set, then poll until 0 */
5429 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
5430 val32 |= APS_FSMCO_MAC_ENABLE;
5431 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
5432
5433 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
5434 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
5435 if ((val32 & APS_FSMCO_MAC_ENABLE) == 0) {
5436 ret = 0;
5437 break;
5438 }
5439 udelay(10);
5440 }
5441
5442 if (!count) {
5443 ret = -EBUSY;
5444 goto exit;
5445 }
5446
5447 /* Enable WL control XTAL setting */
5448 val8 = rtl8xxxu_read8(priv, REG_AFE_MISC);
5449 val8 |= AFE_MISC_WL_XTAL_CTRL;
5450 rtl8xxxu_write8(priv, REG_AFE_MISC, val8);
5451
5452 /* Enable falling edge triggering interrupt */
5453 val8 = rtl8xxxu_read8(priv, REG_GPIO_INTM + 1);
5454 val8 |= BIT(1);
5455 rtl8xxxu_write8(priv, REG_GPIO_INTM + 1, val8);
5456
5457 /* Enable GPIO9 interrupt mode */
5458 val8 = rtl8xxxu_read8(priv, REG_GPIO_IO_SEL_2 + 1);
5459 val8 |= BIT(1);
5460 rtl8xxxu_write8(priv, REG_GPIO_IO_SEL_2 + 1, val8);
5461
5462 /* Enable GPIO9 input mode */
5463 val8 = rtl8xxxu_read8(priv, REG_GPIO_IO_SEL_2);
5464 val8 &= ~BIT(1);
5465 rtl8xxxu_write8(priv, REG_GPIO_IO_SEL_2, val8);
5466
5467 /* Enable HSISR GPIO[C:0] interrupt */
5468 val8 = rtl8xxxu_read8(priv, REG_HSIMR);
5469 val8 |= BIT(0);
5470 rtl8xxxu_write8(priv, REG_HSIMR, val8);
5471
5472 /* Enable HSISR GPIO9 interrupt */
5473 val8 = rtl8xxxu_read8(priv, REG_HSIMR + 2);
5474 val8 |= BIT(1);
5475 rtl8xxxu_write8(priv, REG_HSIMR + 2, val8);
5476
5477 val8 = rtl8xxxu_read8(priv, REG_MULTI_FUNC_CTRL);
5478 val8 |= MULTI_WIFI_HW_ROF_EN;
5479 rtl8xxxu_write8(priv, REG_MULTI_FUNC_CTRL, val8);
5480
5481 /* For GPIO9 internal pull high setting BIT(14) */
5482 val8 = rtl8xxxu_read8(priv, REG_MULTI_FUNC_CTRL + 1);
5483 val8 |= BIT(6);
5484 rtl8xxxu_write8(priv, REG_MULTI_FUNC_CTRL + 1, val8);
5485
5486exit:
5487 return ret;
5488}
5489
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005490static int rtl8xxxu_emu_to_disabled(struct rtl8xxxu_priv *priv)
5491{
5492 u8 val8;
5493
5494 /* 0x0007[7:0] = 0x20 SOP option to disable BG/MB */
5495 rtl8xxxu_write8(priv, REG_APS_FSMCO + 3, 0x20);
5496
5497 /* 0x04[12:11] = 01 enable WL suspend */
5498 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
5499 val8 &= ~BIT(4);
5500 val8 |= BIT(3);
5501 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
5502
5503 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
5504 val8 |= BIT(7);
5505 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
5506
5507 /* 0x48[16] = 1 to enable GPIO9 as EXT wakeup */
5508 val8 = rtl8xxxu_read8(priv, REG_GPIO_INTM + 2);
5509 val8 |= BIT(0);
5510 rtl8xxxu_write8(priv, REG_GPIO_INTM + 2, val8);
5511
5512 return 0;
5513}
5514
5515static int rtl8723au_power_on(struct rtl8xxxu_priv *priv)
5516{
5517 u8 val8;
5518 u16 val16;
5519 u32 val32;
5520 int ret;
5521
5522 /*
5523 * RSV_CTRL 0x001C[7:0] = 0x00, unlock ISO/CLK/Power control register
5524 */
5525 rtl8xxxu_write8(priv, REG_RSV_CTRL, 0x0);
5526
Jes Sorensenc05a9db2016-02-29 17:04:03 -05005527 rtl8723a_disabled_to_emu(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005528
Jes Sorensenc05a9db2016-02-29 17:04:03 -05005529 ret = rtl8723a_emu_to_active(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005530 if (ret)
5531 goto exit;
5532
5533 /*
5534 * 0x0004[19] = 1, reset 8051
5535 */
5536 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 2);
5537 val8 |= BIT(3);
5538 rtl8xxxu_write8(priv, REG_APS_FSMCO + 2, val8);
5539
5540 /*
5541 * Enable MAC DMA/WMAC/SCHEDULE/SEC block
5542 * Set CR bit10 to enable 32k calibration.
5543 */
5544 val16 = rtl8xxxu_read16(priv, REG_CR);
5545 val16 |= (CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE |
5546 CR_TXDMA_ENABLE | CR_RXDMA_ENABLE |
5547 CR_PROTOCOL_ENABLE | CR_SCHEDULE_ENABLE |
5548 CR_MAC_TX_ENABLE | CR_MAC_RX_ENABLE |
5549 CR_SECURITY_ENABLE | CR_CALTIMER_ENABLE);
5550 rtl8xxxu_write16(priv, REG_CR, val16);
5551
5552 /* For EFuse PG */
5553 val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
5554 val32 &= ~(BIT(28) | BIT(29) | BIT(30));
5555 val32 |= (0x06 << 28);
5556 rtl8xxxu_write32(priv, REG_EFUSE_CTRL, val32);
5557exit:
5558 return ret;
5559}
5560
Jes Sorensen42836db2016-02-29 17:04:52 -05005561static int rtl8723bu_power_on(struct rtl8xxxu_priv *priv)
5562{
5563 u8 val8;
5564 u16 val16;
5565 u32 val32;
5566 int ret;
5567
5568 rtl8723a_disabled_to_emu(priv);
5569
5570 ret = rtl8723b_emu_to_active(priv);
5571 if (ret)
5572 goto exit;
5573
5574 /*
5575 * Enable MAC DMA/WMAC/SCHEDULE/SEC block
5576 * Set CR bit10 to enable 32k calibration.
5577 */
5578 val16 = rtl8xxxu_read16(priv, REG_CR);
5579 val16 |= (CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE |
5580 CR_TXDMA_ENABLE | CR_RXDMA_ENABLE |
5581 CR_PROTOCOL_ENABLE | CR_SCHEDULE_ENABLE |
5582 CR_MAC_TX_ENABLE | CR_MAC_RX_ENABLE |
5583 CR_SECURITY_ENABLE | CR_CALTIMER_ENABLE);
5584 rtl8xxxu_write16(priv, REG_CR, val16);
5585
5586 /*
5587 * BT coexist power on settings. This is identical for 1 and 2
5588 * antenna parts.
5589 */
5590 rtl8xxxu_write8(priv, REG_PAD_CTRL1 + 3, 0x20);
5591
5592 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
5593 val16 |= SYS_FUNC_BBRSTB | SYS_FUNC_BB_GLB_RSTN;
5594 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
5595
5596 rtl8xxxu_write8(priv, REG_BT_CONTROL_8723BU + 1, 0x18);
5597 rtl8xxxu_write8(priv, REG_WLAN_ACT_CONTROL_8723B, 0x04);
5598 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00);
5599 /* Antenna inverse */
5600 rtl8xxxu_write8(priv, 0xfe08, 0x01);
5601
5602 val16 = rtl8xxxu_read16(priv, REG_PWR_DATA);
5603 val16 |= PWR_DATA_EEPRPAD_RFE_CTRL_EN;
5604 rtl8xxxu_write16(priv, REG_PWR_DATA, val16);
5605
5606 val32 = rtl8xxxu_read32(priv, REG_LEDCFG0);
5607 val32 |= LEDCFG0_DPDT_SELECT;
5608 rtl8xxxu_write32(priv, REG_LEDCFG0, val32);
5609
5610 val8 = rtl8xxxu_read8(priv, REG_PAD_CTRL1);
5611 val8 &= ~PAD_CTRL1_SW_DPDT_SEL_DATA;
5612 rtl8xxxu_write8(priv, REG_PAD_CTRL1, val8);
5613exit:
5614 return ret;
5615}
5616
Kalle Valoc0963772015-10-25 18:24:38 +02005617#ifdef CONFIG_RTL8XXXU_UNTESTED
5618
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005619static int rtl8192cu_power_on(struct rtl8xxxu_priv *priv)
5620{
5621 u8 val8;
5622 u16 val16;
5623 u32 val32;
5624 int i;
5625
5626 for (i = 100; i; i--) {
5627 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO);
5628 if (val8 & APS_FSMCO_PFM_ALDN)
5629 break;
5630 }
5631
5632 if (!i) {
5633 pr_info("%s: Poll failed\n", __func__);
5634 return -ENODEV;
5635 }
5636
5637 /*
5638 * RSV_CTRL 0x001C[7:0] = 0x00, unlock ISO/CLK/Power control register
5639 */
5640 rtl8xxxu_write8(priv, REG_RSV_CTRL, 0x0);
5641 rtl8xxxu_write8(priv, REG_SPS0_CTRL, 0x2b);
5642 udelay(100);
5643
5644 val8 = rtl8xxxu_read8(priv, REG_LDOV12D_CTRL);
5645 if (!(val8 & LDOV12D_ENABLE)) {
5646 pr_info("%s: Enabling LDOV12D (%02x)\n", __func__, val8);
5647 val8 |= LDOV12D_ENABLE;
5648 rtl8xxxu_write8(priv, REG_LDOV12D_CTRL, val8);
5649
5650 udelay(100);
5651
5652 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
5653 val8 &= ~SYS_ISO_MD2PP;
5654 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
5655 }
5656
5657 /*
5658 * Auto enable WLAN
5659 */
5660 val16 = rtl8xxxu_read16(priv, REG_APS_FSMCO);
5661 val16 |= APS_FSMCO_MAC_ENABLE;
5662 rtl8xxxu_write16(priv, REG_APS_FSMCO, val16);
5663
5664 for (i = 1000; i; i--) {
5665 val16 = rtl8xxxu_read16(priv, REG_APS_FSMCO);
5666 if (!(val16 & APS_FSMCO_MAC_ENABLE))
5667 break;
5668 }
5669 if (!i) {
5670 pr_info("%s: FSMCO_MAC_ENABLE poll failed\n", __func__);
5671 return -EBUSY;
5672 }
5673
5674 /*
5675 * Enable radio, GPIO, LED
5676 */
5677 val16 = APS_FSMCO_HW_SUSPEND | APS_FSMCO_ENABLE_POWERDOWN |
5678 APS_FSMCO_PFM_ALDN;
5679 rtl8xxxu_write16(priv, REG_APS_FSMCO, val16);
5680
5681 /*
5682 * Release RF digital isolation
5683 */
5684 val16 = rtl8xxxu_read16(priv, REG_SYS_ISO_CTRL);
5685 val16 &= ~SYS_ISO_DIOR;
5686 rtl8xxxu_write16(priv, REG_SYS_ISO_CTRL, val16);
5687
5688 val8 = rtl8xxxu_read8(priv, REG_APSD_CTRL);
5689 val8 &= ~APSD_CTRL_OFF;
5690 rtl8xxxu_write8(priv, REG_APSD_CTRL, val8);
5691 for (i = 200; i; i--) {
5692 val8 = rtl8xxxu_read8(priv, REG_APSD_CTRL);
5693 if (!(val8 & APSD_CTRL_OFF_STATUS))
5694 break;
5695 }
5696
5697 if (!i) {
5698 pr_info("%s: APSD_CTRL poll failed\n", __func__);
5699 return -EBUSY;
5700 }
5701
5702 /*
5703 * Enable MAC DMA/WMAC/SCHEDULE/SEC block
5704 */
5705 val16 = rtl8xxxu_read16(priv, REG_CR);
5706 val16 |= CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE |
5707 CR_TXDMA_ENABLE | CR_RXDMA_ENABLE | CR_PROTOCOL_ENABLE |
5708 CR_SCHEDULE_ENABLE | CR_MAC_TX_ENABLE | CR_MAC_RX_ENABLE;
5709 rtl8xxxu_write16(priv, REG_CR, val16);
5710
5711 /*
5712 * Workaround for 8188RU LNA power leakage problem.
5713 */
5714 if (priv->rtlchip == 0x8188c && priv->hi_pa) {
5715 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XCD_RF_PARM);
5716 val32 &= ~BIT(1);
5717 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_PARM, val32);
5718 }
5719 return 0;
5720}
5721
Kalle Valoc0963772015-10-25 18:24:38 +02005722#endif
5723
Jes Sorensenc05a9db2016-02-29 17:04:03 -05005724static int rtl8192eu_power_on(struct rtl8xxxu_priv *priv)
5725{
5726 u16 val16;
5727 u32 val32;
5728 int ret;
5729
5730 ret = 0;
5731
5732 val32 = rtl8xxxu_read32(priv, REG_SYS_CFG);
5733 if (val32 & SYS_CFG_SPS_LDO_SEL) {
5734 rtl8xxxu_write8(priv, REG_LDO_SW_CTRL, 0xc3);
5735 } else {
5736 /*
5737 * Raise 1.2V voltage
5738 */
5739 val32 = rtl8xxxu_read32(priv, REG_8192E_LDOV12_CTRL);
5740 val32 &= 0xff0fffff;
5741 val32 |= 0x00500000;
5742 rtl8xxxu_write32(priv, REG_8192E_LDOV12_CTRL, val32);
5743 rtl8xxxu_write8(priv, REG_LDO_SW_CTRL, 0x83);
5744 }
5745
5746 rtl8192e_disabled_to_emu(priv);
5747
5748 ret = rtl8192e_emu_to_active(priv);
5749 if (ret)
5750 goto exit;
5751
5752 rtl8xxxu_write16(priv, REG_CR, 0x0000);
5753
5754 /*
5755 * Enable MAC DMA/WMAC/SCHEDULE/SEC block
5756 * Set CR bit10 to enable 32k calibration.
5757 */
5758 val16 = rtl8xxxu_read16(priv, REG_CR);
5759 val16 |= (CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE |
5760 CR_TXDMA_ENABLE | CR_RXDMA_ENABLE |
5761 CR_PROTOCOL_ENABLE | CR_SCHEDULE_ENABLE |
5762 CR_MAC_TX_ENABLE | CR_MAC_RX_ENABLE |
5763 CR_SECURITY_ENABLE | CR_CALTIMER_ENABLE);
5764 rtl8xxxu_write16(priv, REG_CR, val16);
5765
5766exit:
5767 return ret;
5768}
5769
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005770static void rtl8xxxu_power_off(struct rtl8xxxu_priv *priv)
5771{
5772 u8 val8;
5773 u16 val16;
5774 u32 val32;
5775
5776 /*
5777 * Workaround for 8188RU LNA power leakage problem.
5778 */
5779 if (priv->rtlchip == 0x8188c && priv->hi_pa) {
5780 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XCD_RF_PARM);
5781 val32 |= BIT(1);
5782 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_PARM, val32);
5783 }
5784
5785 rtl8xxxu_active_to_lps(priv);
5786
5787 /* Turn off RF */
5788 rtl8xxxu_write8(priv, REG_RF_CTRL, 0x00);
5789
5790 /* Reset Firmware if running in RAM */
5791 if (rtl8xxxu_read8(priv, REG_MCU_FW_DL) & MCU_FW_RAM_SEL)
5792 rtl8xxxu_firmware_self_reset(priv);
5793
5794 /* Reset MCU */
5795 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
5796 val16 &= ~SYS_FUNC_CPU_ENABLE;
5797 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
5798
5799 /* Reset MCU ready status */
5800 rtl8xxxu_write8(priv, REG_MCU_FW_DL, 0x00);
5801
5802 rtl8xxxu_active_to_emu(priv);
5803 rtl8xxxu_emu_to_disabled(priv);
5804
5805 /* Reset MCU IO Wrapper */
5806 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
5807 val8 &= ~BIT(0);
5808 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
5809
5810 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
5811 val8 |= BIT(0);
5812 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
5813
5814 /* RSV_CTRL 0x1C[7:0] = 0x0e lock ISO/CLK/Power control register */
5815 rtl8xxxu_write8(priv, REG_RSV_CTRL, 0x0e);
5816}
5817
Jes Sorensen3ca7b322016-02-29 17:04:43 -05005818static void rtl8723bu_set_ps_tdma(struct rtl8xxxu_priv *priv,
5819 u8 arg1, u8 arg2, u8 arg3, u8 arg4, u8 arg5)
5820{
5821 struct h2c_cmd h2c;
5822
5823 memset(&h2c, 0, sizeof(struct h2c_cmd));
5824 h2c.b_type_dma.cmd = H2C_8723B_B_TYPE_TDMA;
5825 h2c.b_type_dma.data1 = arg1;
5826 h2c.b_type_dma.data2 = arg2;
5827 h2c.b_type_dma.data3 = arg3;
5828 h2c.b_type_dma.data4 = arg4;
5829 h2c.b_type_dma.data5 = arg5;
5830 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.b_type_dma));
5831}
5832
Jes Sorensenf37e9222016-02-29 17:04:41 -05005833static void rtl8723bu_init_bt(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005834{
Jes Sorensenf37e9222016-02-29 17:04:41 -05005835 struct h2c_cmd h2c;
5836 u32 val32;
5837 u8 val8;
5838
5839 /*
5840 * No indication anywhere as to what 0x0790 does. The 2 antenna
5841 * vendor code preserves bits 6-7 here.
5842 */
5843 rtl8xxxu_write8(priv, 0x0790, 0x05);
5844 /*
5845 * 0x0778 seems to be related to enabling the number of antennas
5846 * In the vendor driver halbtc8723b2ant_InitHwConfig() sets it
5847 * to 0x03, while halbtc8723b1ant_InitHwConfig() sets it to 0x01
5848 */
5849 rtl8xxxu_write8(priv, 0x0778, 0x01);
5850
5851 val8 = rtl8xxxu_read8(priv, REG_GPIO_MUXCFG);
5852 val8 |= BIT(5);
5853 rtl8xxxu_write8(priv, REG_GPIO_MUXCFG, val8);
5854
5855 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_IQADJ_G1, 0x780);
5856
Jes Sorensen394f1bd2016-02-29 17:04:49 -05005857 rtl8723bu_write_btreg(priv, 0x3c, 0x15); /* BT TRx Mask on */
5858
Jes Sorensenf37e9222016-02-29 17:04:41 -05005859 /*
5860 * Set BT grant to low
5861 */
5862 memset(&h2c, 0, sizeof(struct h2c_cmd));
5863 h2c.bt_grant.cmd = H2C_8723B_BT_GRANT;
5864 h2c.bt_grant.data = 0;
5865 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.bt_grant));
5866
5867 /*
5868 * WLAN action by PTA
5869 */
5870 rtl8xxxu_write8(priv, REG_WLAN_ACT_CONTROL_8723B, 0x0c);
5871
5872 /*
5873 * BT select S0/S1 controlled by WiFi
5874 */
5875 val8 = rtl8xxxu_read8(priv, 0x0067);
5876 val8 |= BIT(5);
5877 rtl8xxxu_write8(priv, 0x0067, val8);
5878
5879 val32 = rtl8xxxu_read32(priv, REG_PWR_DATA);
5880 val32 |= BIT(11);
5881 rtl8xxxu_write32(priv, REG_PWR_DATA, val32);
5882
5883 /*
5884 * Bits 6/7 are marked in/out ... but for what?
5885 */
5886 rtl8xxxu_write8(priv, 0x0974, 0xff);
5887
5888 val32 = rtl8xxxu_read32(priv, 0x0944);
5889 val32 |= (BIT(0) | BIT(1));
5890 rtl8xxxu_write32(priv, 0x0944, val32);
5891
5892 rtl8xxxu_write8(priv, REG_RFE_CTRL_ANTA_SRC, 0x77);
5893
5894 val32 = rtl8xxxu_read32(priv, REG_LEDCFG0);
5895 val32 &= ~BIT(24);
5896 val32 |= BIT(23);
5897 rtl8xxxu_write32(priv, REG_LEDCFG0, val32);
5898
5899 /*
5900 * Fix external switch Main->S1, Aux->S0
5901 */
5902 val8 = rtl8xxxu_read8(priv, REG_PAD_CTRL1);
5903 val8 &= ~BIT(0);
5904 rtl8xxxu_write8(priv, REG_PAD_CTRL1, val8);
5905
5906 memset(&h2c, 0, sizeof(struct h2c_cmd));
5907 h2c.ant_sel_rsv.cmd = H2C_8723B_ANT_SEL_RSV;
5908 h2c.ant_sel_rsv.ant_inverse = 1;
5909 h2c.ant_sel_rsv.int_switch_type = 0;
5910 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.ant_sel_rsv));
5911
5912 /*
5913 * 0x280, 0x00, 0x200, 0x80 - not clear
5914 */
Jes Sorensen3ca7b322016-02-29 17:04:43 -05005915 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00);
5916
5917 /*
5918 * Software control, antenna at WiFi side
5919 */
Jes Sorensena228a5d2016-02-29 17:04:45 -05005920 rtl8723bu_set_ps_tdma(priv, 0x08, 0x00, 0x00, 0x00, 0x00);
Jes Sorensen3ca7b322016-02-29 17:04:43 -05005921
Jes Sorensen6b9eae02016-02-29 17:04:50 -05005922 memset(&h2c, 0, sizeof(struct h2c_cmd));
5923 h2c.bt_info.cmd = H2C_8723B_BT_INFO;
5924 h2c.bt_info.data = BIT(0);
5925 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.bt_info));
5926
Jes Sorensen3ca7b322016-02-29 17:04:43 -05005927 rtl8xxxu_write32(priv, REG_BT_COEX_TABLE1, 0x55555555);
5928 rtl8xxxu_write32(priv, REG_BT_COEX_TABLE2, 0x5a5a5a5a);
5929 rtl8xxxu_write32(priv, REG_BT_COEX_TABLE3, 0x00ffffff);
5930 rtl8xxxu_write32(priv, REG_BT_COEX_TABLE4, 0x00000003);
Jes Sorensen6b9eae02016-02-29 17:04:50 -05005931
5932 memset(&h2c, 0, sizeof(struct h2c_cmd));
5933 h2c.ignore_wlan.cmd = H2C_8723B_BT_IGNORE_WLANACT;
5934 h2c.ignore_wlan.data = 0;
5935 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.ignore_wlan));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005936}
5937
5938static int rtl8xxxu_init_device(struct ieee80211_hw *hw)
5939{
5940 struct rtl8xxxu_priv *priv = hw->priv;
5941 struct device *dev = &priv->udev->dev;
5942 struct rtl8xxxu_rfregval *rftable;
5943 bool macpower;
5944 int ret;
5945 u8 val8;
5946 u16 val16;
5947 u32 val32;
5948
5949 /* Check if MAC is already powered on */
5950 val8 = rtl8xxxu_read8(priv, REG_CR);
5951
5952 /*
5953 * Fix 92DU-VC S3 hang with the reason is that secondary mac is not
5954 * initialized. First MAC returns 0xea, second MAC returns 0x00
5955 */
5956 if (val8 == 0xea)
5957 macpower = false;
5958 else
5959 macpower = true;
5960
5961 ret = priv->fops->power_on(priv);
5962 if (ret < 0) {
5963 dev_warn(dev, "%s: Failed power on\n", __func__);
5964 goto exit;
5965 }
5966
5967 dev_dbg(dev, "%s: macpower %i\n", __func__, macpower);
5968 if (!macpower) {
Jes Sorensen79fb5fe2016-02-29 17:04:53 -05005969 ret = priv->fops->llt_init(priv, TX_TOTAL_PAGE_NUM);
5970 if (ret) {
5971 dev_warn(dev, "%s: LLT table init failed\n", __func__);
5972 goto exit;
5973 }
5974
5975 /*
5976 * Presumably this is for 8188EU as well
5977 * Enable TX report and TX report timer
5978 */
5979 if (priv->rtlchip == 0x8723bu) {
5980 val8 = rtl8xxxu_read8(priv, REG_TX_REPORT_CTRL);
5981 val8 |= BIT(1);
5982 rtl8xxxu_write8(priv, REG_TX_REPORT_CTRL, val8);
5983 /* Set MAX RPT MACID */
5984 rtl8xxxu_write8(priv, REG_TX_REPORT_CTRL + 1, 0x02);
5985 /* TX report Timer. Unit: 32us */
5986 rtl8xxxu_write16(priv, REG_TX_REPORT_TIME, 0xcdf0);
5987 }
5988
Jes Sorensen07bb46b2016-02-29 17:04:05 -05005989 if (priv->ep_tx_normal_queue)
5990 val8 = TX_PAGE_NUM_NORM_PQ;
5991 else
5992 val8 = 0;
5993
5994 rtl8xxxu_write8(priv, REG_RQPN_NPQ, val8);
5995
5996 val32 = (TX_PAGE_NUM_PUBQ << RQPN_NORM_PQ_SHIFT) | RQPN_LOAD;
5997
5998 if (priv->ep_tx_high_queue)
5999 val32 |= (TX_PAGE_NUM_HI_PQ << RQPN_HI_PQ_SHIFT);
6000 if (priv->ep_tx_low_queue)
6001 val32 |= (TX_PAGE_NUM_LO_PQ << RQPN_LO_PQ_SHIFT);
6002
6003 rtl8xxxu_write32(priv, REG_RQPN, val32);
6004
6005 /*
6006 * Set TX buffer boundary
6007 */
6008 val8 = TX_TOTAL_PAGE_NUM + 1;
6009 rtl8xxxu_write8(priv, REG_TXPKTBUF_BCNQ_BDNY, val8);
6010 rtl8xxxu_write8(priv, REG_TXPKTBUF_MGQ_BDNY, val8);
6011 rtl8xxxu_write8(priv, REG_TXPKTBUF_WMAC_LBK_BF_HD, val8);
6012 rtl8xxxu_write8(priv, REG_TRXFF_BNDY, val8);
6013 rtl8xxxu_write8(priv, REG_TDECTRL + 1, val8);
6014 }
6015
Jes Sorensena47b9d42016-02-29 17:04:06 -05006016 ret = rtl8xxxu_download_firmware(priv);
6017 dev_dbg(dev, "%s: download_fiwmare %i\n", __func__, ret);
6018 if (ret)
6019 goto exit;
6020 ret = rtl8xxxu_start_firmware(priv);
6021 dev_dbg(dev, "%s: start_fiwmare %i\n", __func__, ret);
6022 if (ret)
6023 goto exit;
6024
Jes Sorensen07bb46b2016-02-29 17:04:05 -05006025 ret = rtl8xxxu_init_queue_priority(priv);
6026 dev_dbg(dev, "%s: init_queue_priority %i\n", __func__, ret);
6027 if (ret)
6028 goto exit;
6029
Jes Sorensen6431ea02016-02-29 17:04:21 -05006030 /* Fix USB interface interference issue */
6031 if (priv->rtlchip == 0x8723a) {
6032 rtl8xxxu_write8(priv, 0xfe40, 0xe0);
6033 rtl8xxxu_write8(priv, 0xfe41, 0x8d);
6034 rtl8xxxu_write8(priv, 0xfe42, 0x80);
6035 rtl8xxxu_write32(priv, REG_TXDMA_OFFSET_CHK, 0xfd0320);
6036 } else {
Jes Sorensenb63d0aa2016-02-29 17:04:08 -05006037 val32 = rtl8xxxu_read32(priv, REG_TXDMA_OFFSET_CHK);
6038 val32 |= TXDMA_OFFSET_DROP_DATA_EN;
6039 rtl8xxxu_write32(priv, REG_TXDMA_OFFSET_CHK, val32);
Jes Sorensen6431ea02016-02-29 17:04:21 -05006040 }
Jes Sorensen99ad16c2016-02-29 17:04:09 -05006041
Jes Sorensen6431ea02016-02-29 17:04:21 -05006042 /* Solve too many protocol error on USB bus */
6043 /* Can't do this for 8188/8192 UMC A cut parts */
6044 if (priv->rtlchip == 0x8723a ||
6045 ((priv->rtlchip == 0x8192c || priv->rtlchip == 0x8191c ||
6046 priv->rtlchip == 0x8188c) &&
6047 (priv->chip_cut || !priv->vendor_umc))) {
6048 rtl8xxxu_write8(priv, 0xfe40, 0xe6);
6049 rtl8xxxu_write8(priv, 0xfe41, 0x94);
6050 rtl8xxxu_write8(priv, 0xfe42, 0x80);
6051
6052 rtl8xxxu_write8(priv, 0xfe40, 0xe0);
6053 rtl8xxxu_write8(priv, 0xfe41, 0x19);
6054 rtl8xxxu_write8(priv, 0xfe42, 0x80);
6055
6056 rtl8xxxu_write8(priv, 0xfe40, 0xe5);
6057 rtl8xxxu_write8(priv, 0xfe41, 0x91);
6058 rtl8xxxu_write8(priv, 0xfe42, 0x80);
6059
6060 rtl8xxxu_write8(priv, 0xfe40, 0xe2);
6061 rtl8xxxu_write8(priv, 0xfe41, 0x81);
6062 rtl8xxxu_write8(priv, 0xfe42, 0x80);
6063 }
6064
6065 if (priv->rtlchip == 0x8192e || priv->rtlchip == 0x8723b) {
Jes Sorensen99ad16c2016-02-29 17:04:09 -05006066 rtl8xxxu_write32(priv, REG_HIMR0, 0x00);
6067 rtl8xxxu_write32(priv, REG_HIMR1, 0x00);
Jes Sorensenb63d0aa2016-02-29 17:04:08 -05006068 }
6069
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05006070 if (priv->fops->phy_init_antenna_selection)
6071 priv->fops->phy_init_antenna_selection(priv);
6072
Jes Sorensenb7dd8ff2016-02-29 17:04:17 -05006073 if (priv->rtlchip == 0x8723b)
6074 ret = rtl8xxxu_init_mac(priv, rtl8723b_mac_init_table);
6075 else
6076 ret = rtl8xxxu_init_mac(priv, rtl8723a_mac_init_table);
6077
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006078 dev_dbg(dev, "%s: init_mac %i\n", __func__, ret);
6079 if (ret)
6080 goto exit;
6081
6082 ret = rtl8xxxu_init_phy_bb(priv);
6083 dev_dbg(dev, "%s: init_phy_bb %i\n", __func__, ret);
6084 if (ret)
6085 goto exit;
6086
6087 switch(priv->rtlchip) {
6088 case 0x8723a:
6089 rftable = rtl8723au_radioa_1t_init_table;
6090 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
6091 break;
Jes Sorensen22a31d42016-02-29 17:04:15 -05006092 case 0x8723b:
6093 rftable = rtl8723bu_radioa_1t_init_table;
6094 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
6095 break;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006096 case 0x8188c:
6097 if (priv->hi_pa)
6098 rftable = rtl8188ru_radioa_1t_highpa_table;
6099 else
6100 rftable = rtl8192cu_radioa_1t_init_table;
6101 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
6102 break;
6103 case 0x8191c:
6104 rftable = rtl8192cu_radioa_1t_init_table;
6105 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
6106 break;
6107 case 0x8192c:
6108 rftable = rtl8192cu_radioa_2t_init_table;
6109 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
6110 if (ret)
6111 break;
6112 rftable = rtl8192cu_radiob_2t_init_table;
6113 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_B);
6114 break;
6115 default:
6116 ret = -EINVAL;
6117 }
6118
6119 if (ret)
6120 goto exit;
6121
6122 /* Reduce 80M spur */
6123 rtl8xxxu_write32(priv, REG_AFE_XTAL_CTRL, 0x0381808d);
6124 rtl8xxxu_write32(priv, REG_AFE_PLL_CTRL, 0xf0ffff83);
6125 rtl8xxxu_write32(priv, REG_AFE_PLL_CTRL, 0xf0ffff82);
6126 rtl8xxxu_write32(priv, REG_AFE_PLL_CTRL, 0xf0ffff83);
6127
6128 /* RFSW Control - clear bit 14 ?? */
6129 rtl8xxxu_write32(priv, REG_FPGA0_TX_INFO, 0x00000003);
6130 /* 0x07000760 */
6131 val32 = FPGA0_RF_TRSW | FPGA0_RF_TRSWB | FPGA0_RF_ANTSW |
6132 FPGA0_RF_ANTSWB | FPGA0_RF_PAPE |
6133 ((FPGA0_RF_ANTSW | FPGA0_RF_ANTSWB | FPGA0_RF_PAPE) <<
6134 FPGA0_RF_BD_CTRL_SHIFT);
6135 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_SW_CTRL, val32);
6136 /* 0x860[6:5]= 00 - why? - this sets antenna B */
6137 rtl8xxxu_write32(priv, REG_FPGA0_XA_RF_INT_OE, 0x66F60210);
6138
6139 priv->rf_mode_ag[0] = rtl8xxxu_read_rfreg(priv, RF_A,
6140 RF6052_REG_MODE_AG);
6141
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006142 /*
6143 * Set RX page boundary
6144 */
6145 rtl8xxxu_write16(priv, REG_TRXFF_BNDY + 2, 0x27ff);
6146 /*
6147 * Transfer page size is always 128
6148 */
6149 val8 = (PBP_PAGE_SIZE_128 << PBP_PAGE_SIZE_RX_SHIFT) |
6150 (PBP_PAGE_SIZE_128 << PBP_PAGE_SIZE_TX_SHIFT);
6151 rtl8xxxu_write8(priv, REG_PBP, val8);
6152
6153 /*
6154 * Unit in 8 bytes, not obvious what it is used for
6155 */
6156 rtl8xxxu_write8(priv, REG_RX_DRVINFO_SZ, 4);
6157
6158 /*
6159 * Enable all interrupts - not obvious USB needs to do this
6160 */
6161 rtl8xxxu_write32(priv, REG_HISR, 0xffffffff);
6162 rtl8xxxu_write32(priv, REG_HIMR, 0xffffffff);
6163
6164 rtl8xxxu_set_mac(priv);
6165 rtl8xxxu_set_linktype(priv, NL80211_IFTYPE_STATION);
6166
6167 /*
6168 * Configure initial WMAC settings
6169 */
6170 val32 = RCR_ACCEPT_PHYS_MATCH | RCR_ACCEPT_MCAST | RCR_ACCEPT_BCAST |
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006171 RCR_ACCEPT_MGMT_FRAME | RCR_HTC_LOC_CTRL |
6172 RCR_APPEND_PHYSTAT | RCR_APPEND_ICV | RCR_APPEND_MIC;
6173 rtl8xxxu_write32(priv, REG_RCR, val32);
6174
6175 /*
6176 * Accept all multicast
6177 */
6178 rtl8xxxu_write32(priv, REG_MAR, 0xffffffff);
6179 rtl8xxxu_write32(priv, REG_MAR + 4, 0xffffffff);
6180
6181 /*
6182 * Init adaptive controls
6183 */
6184 val32 = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
6185 val32 &= ~RESPONSE_RATE_BITMAP_ALL;
6186 val32 |= RESPONSE_RATE_RRSR_CCK_ONLY_1M;
6187 rtl8xxxu_write32(priv, REG_RESPONSE_RATE_SET, val32);
6188
6189 /* CCK = 0x0a, OFDM = 0x10 */
6190 rtl8xxxu_set_spec_sifs(priv, 0x10, 0x10);
6191 rtl8xxxu_set_retry(priv, 0x30, 0x30);
6192 rtl8xxxu_set_spec_sifs(priv, 0x0a, 0x10);
6193
6194 /*
6195 * Init EDCA
6196 */
6197 rtl8xxxu_write16(priv, REG_MAC_SPEC_SIFS, 0x100a);
6198
6199 /* Set CCK SIFS */
6200 rtl8xxxu_write16(priv, REG_SIFS_CCK, 0x100a);
6201
6202 /* Set OFDM SIFS */
6203 rtl8xxxu_write16(priv, REG_SIFS_OFDM, 0x100a);
6204
6205 /* TXOP */
6206 rtl8xxxu_write32(priv, REG_EDCA_BE_PARAM, 0x005ea42b);
6207 rtl8xxxu_write32(priv, REG_EDCA_BK_PARAM, 0x0000a44f);
6208 rtl8xxxu_write32(priv, REG_EDCA_VI_PARAM, 0x005ea324);
6209 rtl8xxxu_write32(priv, REG_EDCA_VO_PARAM, 0x002fa226);
6210
6211 /* Set data auto rate fallback retry count */
6212 rtl8xxxu_write32(priv, REG_DARFRC, 0x00000000);
6213 rtl8xxxu_write32(priv, REG_DARFRC + 4, 0x10080404);
6214 rtl8xxxu_write32(priv, REG_RARFRC, 0x04030201);
6215 rtl8xxxu_write32(priv, REG_RARFRC + 4, 0x08070605);
6216
6217 val8 = rtl8xxxu_read8(priv, REG_FWHW_TXQ_CTRL);
6218 val8 |= FWHW_TXQ_CTRL_AMPDU_RETRY;
6219 rtl8xxxu_write8(priv, REG_FWHW_TXQ_CTRL, val8);
6220
6221 /* Set ACK timeout */
6222 rtl8xxxu_write8(priv, REG_ACKTO, 0x40);
6223
6224 /*
6225 * Initialize beacon parameters
6226 */
6227 val16 = BEACON_DISABLE_TSF_UPDATE | (BEACON_DISABLE_TSF_UPDATE << 8);
6228 rtl8xxxu_write16(priv, REG_BEACON_CTRL, val16);
6229 rtl8xxxu_write16(priv, REG_TBTT_PROHIBIT, 0x6404);
6230 rtl8xxxu_write8(priv, REG_DRIVER_EARLY_INT, DRIVER_EARLY_INT_TIME);
6231 rtl8xxxu_write8(priv, REG_BEACON_DMA_TIME, BEACON_DMA_ATIME_INT_TIME);
6232 rtl8xxxu_write16(priv, REG_BEACON_TCFG, 0x660F);
6233
6234 /*
6235 * Enable CCK and OFDM block
6236 */
6237 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
6238 val32 |= (FPGA_RF_MODE_CCK | FPGA_RF_MODE_OFDM);
6239 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
6240
6241 /*
6242 * Invalidate all CAM entries - bit 30 is undocumented
6243 */
6244 rtl8xxxu_write32(priv, REG_CAM_CMD, CAM_CMD_POLLING | BIT(30));
6245
6246 /*
6247 * Start out with default power levels for channel 6, 20MHz
6248 */
6249 rtl8723a_set_tx_power(priv, 1, false);
6250
6251 /* Let the 8051 take control of antenna setting */
6252 val8 = rtl8xxxu_read8(priv, REG_LEDCFG2);
6253 val8 |= LEDCFG2_DPDT_SELECT;
6254 rtl8xxxu_write8(priv, REG_LEDCFG2, val8);
6255
6256 rtl8xxxu_write8(priv, REG_HWSEQ_CTRL, 0xff);
6257
6258 /* Disable BAR - not sure if this has any effect on USB */
6259 rtl8xxxu_write32(priv, REG_BAR_MODE_CTRL, 0x0201ffff);
6260
6261 rtl8xxxu_write16(priv, REG_FAST_EDCA_CTRL, 0);
6262
Jes Sorensenfa0f2d42016-02-29 17:04:37 -05006263 rtl8723a_phy_lc_calibrate(priv);
6264
Jes Sorensene1547c52016-02-29 17:04:35 -05006265 priv->fops->phy_iq_calibrate(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006266
6267 /*
6268 * This should enable thermal meter
6269 */
6270 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_T_METER, 0x60);
6271
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006272 /* Init BT hw config. */
Jes Sorensenf37e9222016-02-29 17:04:41 -05006273 if (priv->fops->init_bt)
6274 priv->fops->init_bt(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006275
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006276 /* Set NAV_UPPER to 30000us */
6277 val8 = ((30000 + NAV_UPPER_UNIT - 1) / NAV_UPPER_UNIT);
6278 rtl8xxxu_write8(priv, REG_NAV_UPPER, val8);
6279
Jes Sorensen4042e612016-02-03 13:40:01 -05006280 if (priv->rtlchip == 0x8723a) {
6281 /*
6282 * 2011/03/09 MH debug only, UMC-B cut pass 2500 S5 test,
6283 * but we need to find root cause.
6284 * This is 8723au only.
6285 */
6286 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
6287 if ((val32 & 0xff000000) != 0x83000000) {
6288 val32 |= FPGA_RF_MODE_CCK;
6289 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
6290 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006291 }
6292
6293 val32 = rtl8xxxu_read32(priv, REG_FWHW_TXQ_CTRL);
6294 val32 |= FWHW_TXQ_CTRL_XMIT_MGMT_ACK;
6295 /* ack for xmit mgmt frames. */
6296 rtl8xxxu_write32(priv, REG_FWHW_TXQ_CTRL, val32);
6297
6298exit:
6299 return ret;
6300}
6301
6302static void rtl8xxxu_disable_device(struct ieee80211_hw *hw)
6303{
6304 struct rtl8xxxu_priv *priv = hw->priv;
6305
6306 rtl8xxxu_power_off(priv);
6307}
6308
6309static void rtl8xxxu_cam_write(struct rtl8xxxu_priv *priv,
6310 struct ieee80211_key_conf *key, const u8 *mac)
6311{
6312 u32 cmd, val32, addr, ctrl;
6313 int j, i, tmp_debug;
6314
6315 tmp_debug = rtl8xxxu_debug;
6316 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_KEY)
6317 rtl8xxxu_debug |= RTL8XXXU_DEBUG_REG_WRITE;
6318
6319 /*
6320 * This is a bit of a hack - the lower bits of the cipher
6321 * suite selector happens to match the cipher index in the CAM
6322 */
6323 addr = key->keyidx << CAM_CMD_KEY_SHIFT;
6324 ctrl = (key->cipher & 0x0f) << 2 | key->keyidx | CAM_WRITE_VALID;
6325
6326 for (j = 5; j >= 0; j--) {
6327 switch (j) {
6328 case 0:
6329 val32 = ctrl | (mac[0] << 16) | (mac[1] << 24);
6330 break;
6331 case 1:
6332 val32 = mac[2] | (mac[3] << 8) |
6333 (mac[4] << 16) | (mac[5] << 24);
6334 break;
6335 default:
6336 i = (j - 2) << 2;
6337 val32 = key->key[i] | (key->key[i + 1] << 8) |
6338 key->key[i + 2] << 16 | key->key[i + 3] << 24;
6339 break;
6340 }
6341
6342 rtl8xxxu_write32(priv, REG_CAM_WRITE, val32);
6343 cmd = CAM_CMD_POLLING | CAM_CMD_WRITE | (addr + j);
6344 rtl8xxxu_write32(priv, REG_CAM_CMD, cmd);
6345 udelay(100);
6346 }
6347
6348 rtl8xxxu_debug = tmp_debug;
6349}
6350
6351static void rtl8xxxu_sw_scan_start(struct ieee80211_hw *hw,
Jes Sorensen56e43742016-02-03 13:39:50 -05006352 struct ieee80211_vif *vif, const u8 *mac)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006353{
6354 struct rtl8xxxu_priv *priv = hw->priv;
6355 u8 val8;
6356
6357 val8 = rtl8xxxu_read8(priv, REG_BEACON_CTRL);
6358 val8 |= BEACON_DISABLE_TSF_UPDATE;
6359 rtl8xxxu_write8(priv, REG_BEACON_CTRL, val8);
6360}
6361
6362static void rtl8xxxu_sw_scan_complete(struct ieee80211_hw *hw,
6363 struct ieee80211_vif *vif)
6364{
6365 struct rtl8xxxu_priv *priv = hw->priv;
6366 u8 val8;
6367
6368 val8 = rtl8xxxu_read8(priv, REG_BEACON_CTRL);
6369 val8 &= ~BEACON_DISABLE_TSF_UPDATE;
6370 rtl8xxxu_write8(priv, REG_BEACON_CTRL, val8);
6371}
6372
6373static void rtl8xxxu_update_rate_mask(struct rtl8xxxu_priv *priv,
6374 u32 ramask, int sgi)
6375{
6376 struct h2c_cmd h2c;
6377
6378 h2c.ramask.cmd = H2C_SET_RATE_MASK;
6379 h2c.ramask.mask_lo = cpu_to_le16(ramask & 0xffff);
6380 h2c.ramask.mask_hi = cpu_to_le16(ramask >> 16);
6381
6382 h2c.ramask.arg = 0x80;
6383 if (sgi)
6384 h2c.ramask.arg |= 0x20;
6385
Jes Sorensen7ff8c1a2016-02-29 17:04:32 -05006386 dev_dbg(&priv->udev->dev, "%s: rate mask %08x, arg %02x, size %zi\n",
Jes Sorensen8da91572016-02-29 17:04:29 -05006387 __func__, ramask, h2c.ramask.arg, sizeof(h2c.ramask));
6388 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.ramask));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006389}
6390
6391static void rtl8xxxu_set_basic_rates(struct rtl8xxxu_priv *priv, u32 rate_cfg)
6392{
6393 u32 val32;
6394 u8 rate_idx = 0;
6395
6396 rate_cfg &= RESPONSE_RATE_BITMAP_ALL;
6397
6398 val32 = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
6399 val32 &= ~RESPONSE_RATE_BITMAP_ALL;
6400 val32 |= rate_cfg;
6401 rtl8xxxu_write32(priv, REG_RESPONSE_RATE_SET, val32);
6402
6403 dev_dbg(&priv->udev->dev, "%s: rates %08x\n", __func__, rate_cfg);
6404
6405 while (rate_cfg) {
6406 rate_cfg = (rate_cfg >> 1);
6407 rate_idx++;
6408 }
6409 rtl8xxxu_write8(priv, REG_INIRTS_RATE_SEL, rate_idx);
6410}
6411
6412static void
6413rtl8xxxu_bss_info_changed(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
6414 struct ieee80211_bss_conf *bss_conf, u32 changed)
6415{
6416 struct rtl8xxxu_priv *priv = hw->priv;
6417 struct device *dev = &priv->udev->dev;
6418 struct ieee80211_sta *sta;
6419 u32 val32;
6420 u8 val8;
6421
6422 if (changed & BSS_CHANGED_ASSOC) {
6423 struct h2c_cmd h2c;
6424
6425 dev_dbg(dev, "Changed ASSOC: %i!\n", bss_conf->assoc);
6426
6427 memset(&h2c, 0, sizeof(struct h2c_cmd));
6428 rtl8xxxu_set_linktype(priv, vif->type);
6429
6430 if (bss_conf->assoc) {
6431 u32 ramask;
6432 int sgi = 0;
6433
6434 rcu_read_lock();
6435 sta = ieee80211_find_sta(vif, bss_conf->bssid);
6436 if (!sta) {
6437 dev_info(dev, "%s: ASSOC no sta found\n",
6438 __func__);
6439 rcu_read_unlock();
6440 goto error;
6441 }
6442
6443 if (sta->ht_cap.ht_supported)
6444 dev_info(dev, "%s: HT supported\n", __func__);
6445 if (sta->vht_cap.vht_supported)
6446 dev_info(dev, "%s: VHT supported\n", __func__);
6447
6448 /* TODO: Set bits 28-31 for rate adaptive id */
6449 ramask = (sta->supp_rates[0] & 0xfff) |
6450 sta->ht_cap.mcs.rx_mask[0] << 12 |
6451 sta->ht_cap.mcs.rx_mask[1] << 20;
6452 if (sta->ht_cap.cap &
6453 (IEEE80211_HT_CAP_SGI_40 | IEEE80211_HT_CAP_SGI_20))
6454 sgi = 1;
6455 rcu_read_unlock();
6456
6457 rtl8xxxu_update_rate_mask(priv, ramask, sgi);
6458
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006459 rtl8xxxu_write8(priv, REG_BCN_MAX_ERR, 0xff);
6460
6461 rtl8723a_stop_tx_beacon(priv);
6462
6463 /* joinbss sequence */
6464 rtl8xxxu_write16(priv, REG_BCN_PSR_RPT,
6465 0xc000 | bss_conf->aid);
6466
6467 h2c.joinbss.data = H2C_JOIN_BSS_CONNECT;
6468 } else {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006469 val8 = rtl8xxxu_read8(priv, REG_BEACON_CTRL);
6470 val8 |= BEACON_DISABLE_TSF_UPDATE;
6471 rtl8xxxu_write8(priv, REG_BEACON_CTRL, val8);
6472
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006473 h2c.joinbss.data = H2C_JOIN_BSS_DISCONNECT;
6474 }
6475 h2c.joinbss.cmd = H2C_JOIN_BSS_REPORT;
Jes Sorensen8da91572016-02-29 17:04:29 -05006476 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.joinbss));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006477 }
6478
6479 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
6480 dev_dbg(dev, "Changed ERP_PREAMBLE: Use short preamble %i\n",
6481 bss_conf->use_short_preamble);
6482 val32 = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
6483 if (bss_conf->use_short_preamble)
6484 val32 |= RSR_ACK_SHORT_PREAMBLE;
6485 else
6486 val32 &= ~RSR_ACK_SHORT_PREAMBLE;
6487 rtl8xxxu_write32(priv, REG_RESPONSE_RATE_SET, val32);
6488 }
6489
6490 if (changed & BSS_CHANGED_ERP_SLOT) {
6491 dev_dbg(dev, "Changed ERP_SLOT: short_slot_time %i\n",
6492 bss_conf->use_short_slot);
6493
6494 if (bss_conf->use_short_slot)
6495 val8 = 9;
6496 else
6497 val8 = 20;
6498 rtl8xxxu_write8(priv, REG_SLOT, val8);
6499 }
6500
6501 if (changed & BSS_CHANGED_BSSID) {
6502 dev_dbg(dev, "Changed BSSID!\n");
6503 rtl8xxxu_set_bssid(priv, bss_conf->bssid);
6504 }
6505
6506 if (changed & BSS_CHANGED_BASIC_RATES) {
6507 dev_dbg(dev, "Changed BASIC_RATES!\n");
6508 rtl8xxxu_set_basic_rates(priv, bss_conf->basic_rates);
6509 }
6510error:
6511 return;
6512}
6513
6514static u32 rtl8xxxu_80211_to_rtl_queue(u32 queue)
6515{
6516 u32 rtlqueue;
6517
6518 switch (queue) {
6519 case IEEE80211_AC_VO:
6520 rtlqueue = TXDESC_QUEUE_VO;
6521 break;
6522 case IEEE80211_AC_VI:
6523 rtlqueue = TXDESC_QUEUE_VI;
6524 break;
6525 case IEEE80211_AC_BE:
6526 rtlqueue = TXDESC_QUEUE_BE;
6527 break;
6528 case IEEE80211_AC_BK:
6529 rtlqueue = TXDESC_QUEUE_BK;
6530 break;
6531 default:
6532 rtlqueue = TXDESC_QUEUE_BE;
6533 }
6534
6535 return rtlqueue;
6536}
6537
6538static u32 rtl8xxxu_queue_select(struct ieee80211_hw *hw, struct sk_buff *skb)
6539{
6540 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
6541 u32 queue;
6542
6543 if (ieee80211_is_mgmt(hdr->frame_control))
6544 queue = TXDESC_QUEUE_MGNT;
6545 else
6546 queue = rtl8xxxu_80211_to_rtl_queue(skb_get_queue_mapping(skb));
6547
6548 return queue;
6549}
6550
6551static void rtl8xxxu_calc_tx_desc_csum(struct rtl8xxxu_tx_desc *tx_desc)
6552{
6553 __le16 *ptr = (__le16 *)tx_desc;
6554 u16 csum = 0;
6555 int i;
6556
6557 /*
6558 * Clear csum field before calculation, as the csum field is
6559 * in the middle of the struct.
6560 */
6561 tx_desc->csum = cpu_to_le16(0);
6562
6563 for (i = 0; i < (sizeof(struct rtl8xxxu_tx_desc) / sizeof(u16)); i++)
6564 csum = csum ^ le16_to_cpu(ptr[i]);
6565
6566 tx_desc->csum |= cpu_to_le16(csum);
6567}
6568
6569static void rtl8xxxu_free_tx_resources(struct rtl8xxxu_priv *priv)
6570{
6571 struct rtl8xxxu_tx_urb *tx_urb, *tmp;
6572 unsigned long flags;
6573
6574 spin_lock_irqsave(&priv->tx_urb_lock, flags);
6575 list_for_each_entry_safe(tx_urb, tmp, &priv->tx_urb_free_list, list) {
6576 list_del(&tx_urb->list);
6577 priv->tx_urb_free_count--;
6578 usb_free_urb(&tx_urb->urb);
6579 }
6580 spin_unlock_irqrestore(&priv->tx_urb_lock, flags);
6581}
6582
6583static struct rtl8xxxu_tx_urb *
6584rtl8xxxu_alloc_tx_urb(struct rtl8xxxu_priv *priv)
6585{
6586 struct rtl8xxxu_tx_urb *tx_urb;
6587 unsigned long flags;
6588
6589 spin_lock_irqsave(&priv->tx_urb_lock, flags);
6590 tx_urb = list_first_entry_or_null(&priv->tx_urb_free_list,
6591 struct rtl8xxxu_tx_urb, list);
6592 if (tx_urb) {
6593 list_del(&tx_urb->list);
6594 priv->tx_urb_free_count--;
6595 if (priv->tx_urb_free_count < RTL8XXXU_TX_URB_LOW_WATER &&
6596 !priv->tx_stopped) {
6597 priv->tx_stopped = true;
6598 ieee80211_stop_queues(priv->hw);
6599 }
6600 }
6601
6602 spin_unlock_irqrestore(&priv->tx_urb_lock, flags);
6603
6604 return tx_urb;
6605}
6606
6607static void rtl8xxxu_free_tx_urb(struct rtl8xxxu_priv *priv,
6608 struct rtl8xxxu_tx_urb *tx_urb)
6609{
6610 unsigned long flags;
6611
6612 INIT_LIST_HEAD(&tx_urb->list);
6613
6614 spin_lock_irqsave(&priv->tx_urb_lock, flags);
6615
6616 list_add(&tx_urb->list, &priv->tx_urb_free_list);
6617 priv->tx_urb_free_count++;
6618 if (priv->tx_urb_free_count > RTL8XXXU_TX_URB_HIGH_WATER &&
6619 priv->tx_stopped) {
6620 priv->tx_stopped = false;
6621 ieee80211_wake_queues(priv->hw);
6622 }
6623
6624 spin_unlock_irqrestore(&priv->tx_urb_lock, flags);
6625}
6626
6627static void rtl8xxxu_tx_complete(struct urb *urb)
6628{
6629 struct sk_buff *skb = (struct sk_buff *)urb->context;
6630 struct ieee80211_tx_info *tx_info;
6631 struct ieee80211_hw *hw;
6632 struct rtl8xxxu_tx_urb *tx_urb =
6633 container_of(urb, struct rtl8xxxu_tx_urb, urb);
6634
6635 tx_info = IEEE80211_SKB_CB(skb);
6636 hw = tx_info->rate_driver_data[0];
6637
6638 skb_pull(skb, sizeof(struct rtl8xxxu_tx_desc));
6639
6640 ieee80211_tx_info_clear_status(tx_info);
6641 tx_info->status.rates[0].idx = -1;
6642 tx_info->status.rates[0].count = 0;
6643
6644 if (!urb->status)
6645 tx_info->flags |= IEEE80211_TX_STAT_ACK;
6646
6647 ieee80211_tx_status_irqsafe(hw, skb);
6648
6649 rtl8xxxu_free_tx_urb(hw->priv, tx_urb);
6650}
6651
6652static void rtl8xxxu_dump_action(struct device *dev,
6653 struct ieee80211_hdr *hdr)
6654{
6655 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)hdr;
6656 u16 cap, timeout;
6657
6658 if (!(rtl8xxxu_debug & RTL8XXXU_DEBUG_ACTION))
6659 return;
6660
6661 switch (mgmt->u.action.u.addba_resp.action_code) {
6662 case WLAN_ACTION_ADDBA_RESP:
6663 cap = le16_to_cpu(mgmt->u.action.u.addba_resp.capab);
6664 timeout = le16_to_cpu(mgmt->u.action.u.addba_resp.timeout);
6665 dev_info(dev, "WLAN_ACTION_ADDBA_RESP: "
6666 "timeout %i, tid %02x, buf_size %02x, policy %02x, "
6667 "status %02x\n",
6668 timeout,
6669 (cap & IEEE80211_ADDBA_PARAM_TID_MASK) >> 2,
6670 (cap & IEEE80211_ADDBA_PARAM_BUF_SIZE_MASK) >> 6,
6671 (cap >> 1) & 0x1,
6672 le16_to_cpu(mgmt->u.action.u.addba_resp.status));
6673 break;
6674 case WLAN_ACTION_ADDBA_REQ:
6675 cap = le16_to_cpu(mgmt->u.action.u.addba_req.capab);
6676 timeout = le16_to_cpu(mgmt->u.action.u.addba_req.timeout);
6677 dev_info(dev, "WLAN_ACTION_ADDBA_REQ: "
6678 "timeout %i, tid %02x, buf_size %02x, policy %02x\n",
6679 timeout,
6680 (cap & IEEE80211_ADDBA_PARAM_TID_MASK) >> 2,
6681 (cap & IEEE80211_ADDBA_PARAM_BUF_SIZE_MASK) >> 6,
6682 (cap >> 1) & 0x1);
6683 break;
6684 default:
6685 dev_info(dev, "action frame %02x\n",
6686 mgmt->u.action.u.addba_resp.action_code);
6687 break;
6688 }
6689}
6690
6691static void rtl8xxxu_tx(struct ieee80211_hw *hw,
6692 struct ieee80211_tx_control *control,
6693 struct sk_buff *skb)
6694{
6695 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
6696 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
6697 struct ieee80211_rate *tx_rate = ieee80211_get_tx_rate(hw, tx_info);
6698 struct rtl8xxxu_priv *priv = hw->priv;
6699 struct rtl8xxxu_tx_desc *tx_desc;
6700 struct rtl8xxxu_tx_urb *tx_urb;
6701 struct ieee80211_sta *sta = NULL;
6702 struct ieee80211_vif *vif = tx_info->control.vif;
6703 struct device *dev = &priv->udev->dev;
6704 u32 queue, rate;
6705 u16 pktlen = skb->len;
6706 u16 seq_number;
6707 u16 rate_flag = tx_info->control.rates[0].flags;
6708 int ret;
6709
6710 if (skb_headroom(skb) < sizeof(struct rtl8xxxu_tx_desc)) {
6711 dev_warn(dev,
6712 "%s: Not enough headroom (%i) for tx descriptor\n",
6713 __func__, skb_headroom(skb));
6714 goto error;
6715 }
6716
6717 if (unlikely(skb->len > (65535 - sizeof(struct rtl8xxxu_tx_desc)))) {
6718 dev_warn(dev, "%s: Trying to send over-sized skb (%i)\n",
6719 __func__, skb->len);
6720 goto error;
6721 }
6722
6723 tx_urb = rtl8xxxu_alloc_tx_urb(priv);
6724 if (!tx_urb) {
6725 dev_warn(dev, "%s: Unable to allocate tx urb\n", __func__);
6726 goto error;
6727 }
6728
6729 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_TX)
6730 dev_info(dev, "%s: TX rate: %d (%d), pkt size %d\n",
6731 __func__, tx_rate->bitrate, tx_rate->hw_value, pktlen);
6732
6733 if (ieee80211_is_action(hdr->frame_control))
6734 rtl8xxxu_dump_action(dev, hdr);
6735
6736 tx_info->rate_driver_data[0] = hw;
6737
6738 if (control && control->sta)
6739 sta = control->sta;
6740
6741 tx_desc = (struct rtl8xxxu_tx_desc *)
6742 skb_push(skb, sizeof(struct rtl8xxxu_tx_desc));
6743
6744 memset(tx_desc, 0, sizeof(struct rtl8xxxu_tx_desc));
6745 tx_desc->pkt_size = cpu_to_le16(pktlen);
6746 tx_desc->pkt_offset = sizeof(struct rtl8xxxu_tx_desc);
6747
6748 tx_desc->txdw0 =
6749 TXDESC_OWN | TXDESC_FIRST_SEGMENT | TXDESC_LAST_SEGMENT;
6750 if (is_multicast_ether_addr(ieee80211_get_DA(hdr)) ||
6751 is_broadcast_ether_addr(ieee80211_get_DA(hdr)))
6752 tx_desc->txdw0 |= TXDESC_BROADMULTICAST;
6753
6754 queue = rtl8xxxu_queue_select(hw, skb);
6755 tx_desc->txdw1 = cpu_to_le32(queue << TXDESC_QUEUE_SHIFT);
6756
6757 if (tx_info->control.hw_key) {
6758 switch (tx_info->control.hw_key->cipher) {
6759 case WLAN_CIPHER_SUITE_WEP40:
6760 case WLAN_CIPHER_SUITE_WEP104:
6761 case WLAN_CIPHER_SUITE_TKIP:
6762 tx_desc->txdw1 |= cpu_to_le32(TXDESC_SEC_RC4);
6763 break;
6764 case WLAN_CIPHER_SUITE_CCMP:
6765 tx_desc->txdw1 |= cpu_to_le32(TXDESC_SEC_AES);
6766 break;
6767 default:
6768 break;
6769 }
6770 }
6771
6772 seq_number = IEEE80211_SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
6773 tx_desc->txdw3 = cpu_to_le32((u32)seq_number << TXDESC_SEQ_SHIFT);
6774
6775 if (rate_flag & IEEE80211_TX_RC_MCS)
6776 rate = tx_info->control.rates[0].idx + DESC_RATE_MCS0;
6777 else
6778 rate = tx_rate->hw_value;
6779 tx_desc->txdw5 = cpu_to_le32(rate);
6780
6781 if (ieee80211_is_data(hdr->frame_control))
6782 tx_desc->txdw5 |= cpu_to_le32(0x0001ff00);
6783
6784 /* (tx_info->flags & IEEE80211_TX_CTL_AMPDU) && */
6785 if (ieee80211_is_data_qos(hdr->frame_control) && sta) {
6786 if (sta->ht_cap.ht_supported) {
6787 u32 ampdu, val32;
6788
6789 ampdu = (u32)sta->ht_cap.ampdu_density;
6790 val32 = ampdu << TXDESC_AMPDU_DENSITY_SHIFT;
6791 tx_desc->txdw2 |= cpu_to_le32(val32);
6792 tx_desc->txdw1 |= cpu_to_le32(TXDESC_AGG_ENABLE);
6793 } else
6794 tx_desc->txdw1 |= cpu_to_le32(TXDESC_BK);
6795 } else
6796 tx_desc->txdw1 |= cpu_to_le32(TXDESC_BK);
6797
6798 if (ieee80211_is_data_qos(hdr->frame_control))
6799 tx_desc->txdw4 |= cpu_to_le32(TXDESC_QOS);
6800 if (rate_flag & IEEE80211_TX_RC_USE_SHORT_PREAMBLE ||
6801 (sta && vif && vif->bss_conf.use_short_preamble))
6802 tx_desc->txdw4 |= cpu_to_le32(TXDESC_SHORT_PREAMBLE);
6803 if (rate_flag & IEEE80211_TX_RC_SHORT_GI ||
6804 (ieee80211_is_data_qos(hdr->frame_control) &&
6805 sta && sta->ht_cap.cap &
6806 (IEEE80211_HT_CAP_SGI_40 | IEEE80211_HT_CAP_SGI_20))) {
6807 tx_desc->txdw5 |= cpu_to_le32(TXDESC_SHORT_GI);
6808 }
6809 if (ieee80211_is_mgmt(hdr->frame_control)) {
6810 tx_desc->txdw5 = cpu_to_le32(tx_rate->hw_value);
6811 tx_desc->txdw4 |= cpu_to_le32(TXDESC_USE_DRIVER_RATE);
6812 tx_desc->txdw5 |= cpu_to_le32(6 << TXDESC_RETRY_LIMIT_SHIFT);
6813 tx_desc->txdw5 |= cpu_to_le32(TXDESC_RETRY_LIMIT_ENABLE);
6814 }
6815
6816 if (rate_flag & IEEE80211_TX_RC_USE_RTS_CTS) {
6817 /* Use RTS rate 24M - does the mac80211 tell us which to use? */
6818 tx_desc->txdw4 |= cpu_to_le32(DESC_RATE_24M);
6819 tx_desc->txdw4 |= cpu_to_le32(TXDESC_RTS_CTS_ENABLE);
6820 tx_desc->txdw4 |= cpu_to_le32(TXDESC_HW_RTS_ENABLE);
6821 }
6822
6823 rtl8xxxu_calc_tx_desc_csum(tx_desc);
6824
6825 usb_fill_bulk_urb(&tx_urb->urb, priv->udev, priv->pipe_out[queue],
6826 skb->data, skb->len, rtl8xxxu_tx_complete, skb);
6827
6828 usb_anchor_urb(&tx_urb->urb, &priv->tx_anchor);
6829 ret = usb_submit_urb(&tx_urb->urb, GFP_ATOMIC);
6830 if (ret) {
6831 usb_unanchor_urb(&tx_urb->urb);
6832 rtl8xxxu_free_tx_urb(priv, tx_urb);
6833 goto error;
6834 }
6835 return;
6836error:
6837 dev_kfree_skb(skb);
6838}
6839
6840static void rtl8xxxu_rx_parse_phystats(struct rtl8xxxu_priv *priv,
6841 struct ieee80211_rx_status *rx_status,
6842 struct rtl8xxxu_rx_desc *rx_desc,
6843 struct rtl8723au_phy_stats *phy_stats)
6844{
6845 if (phy_stats->sgi_en)
6846 rx_status->flag |= RX_FLAG_SHORT_GI;
6847
6848 if (rx_desc->rxmcs < DESC_RATE_6M) {
6849 /*
6850 * Handle PHY stats for CCK rates
6851 */
6852 u8 cck_agc_rpt = phy_stats->cck_agc_rpt_ofdm_cfosho_a;
6853
6854 switch (cck_agc_rpt & 0xc0) {
6855 case 0xc0:
6856 rx_status->signal = -46 - (cck_agc_rpt & 0x3e);
6857 break;
6858 case 0x80:
6859 rx_status->signal = -26 - (cck_agc_rpt & 0x3e);
6860 break;
6861 case 0x40:
6862 rx_status->signal = -12 - (cck_agc_rpt & 0x3e);
6863 break;
6864 case 0x00:
6865 rx_status->signal = 16 - (cck_agc_rpt & 0x3e);
6866 break;
6867 }
6868 } else {
6869 rx_status->signal =
6870 (phy_stats->cck_sig_qual_ofdm_pwdb_all >> 1) - 110;
6871 }
6872}
6873
6874static void rtl8xxxu_free_rx_resources(struct rtl8xxxu_priv *priv)
6875{
6876 struct rtl8xxxu_rx_urb *rx_urb, *tmp;
6877 unsigned long flags;
6878
6879 spin_lock_irqsave(&priv->rx_urb_lock, flags);
6880
6881 list_for_each_entry_safe(rx_urb, tmp,
6882 &priv->rx_urb_pending_list, list) {
6883 list_del(&rx_urb->list);
6884 priv->rx_urb_pending_count--;
6885 usb_free_urb(&rx_urb->urb);
6886 }
6887
6888 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
6889}
6890
6891static void rtl8xxxu_queue_rx_urb(struct rtl8xxxu_priv *priv,
6892 struct rtl8xxxu_rx_urb *rx_urb)
6893{
6894 struct sk_buff *skb;
6895 unsigned long flags;
6896 int pending = 0;
6897
6898 spin_lock_irqsave(&priv->rx_urb_lock, flags);
6899
6900 if (!priv->shutdown) {
6901 list_add_tail(&rx_urb->list, &priv->rx_urb_pending_list);
6902 priv->rx_urb_pending_count++;
6903 pending = priv->rx_urb_pending_count;
6904 } else {
6905 skb = (struct sk_buff *)rx_urb->urb.context;
6906 dev_kfree_skb(skb);
6907 usb_free_urb(&rx_urb->urb);
6908 }
6909
6910 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
6911
6912 if (pending > RTL8XXXU_RX_URB_PENDING_WATER)
6913 schedule_work(&priv->rx_urb_wq);
6914}
6915
6916static void rtl8xxxu_rx_urb_work(struct work_struct *work)
6917{
6918 struct rtl8xxxu_priv *priv;
6919 struct rtl8xxxu_rx_urb *rx_urb, *tmp;
6920 struct list_head local;
6921 struct sk_buff *skb;
6922 unsigned long flags;
6923 int ret;
6924
6925 priv = container_of(work, struct rtl8xxxu_priv, rx_urb_wq);
6926 INIT_LIST_HEAD(&local);
6927
6928 spin_lock_irqsave(&priv->rx_urb_lock, flags);
6929
6930 list_splice_init(&priv->rx_urb_pending_list, &local);
6931 priv->rx_urb_pending_count = 0;
6932
6933 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
6934
6935 list_for_each_entry_safe(rx_urb, tmp, &local, list) {
6936 list_del_init(&rx_urb->list);
6937 ret = rtl8xxxu_submit_rx_urb(priv, rx_urb);
6938 /*
6939 * If out of memory or temporary error, put it back on the
6940 * queue and try again. Otherwise the device is dead/gone
6941 * and we should drop it.
6942 */
6943 switch (ret) {
6944 case 0:
6945 break;
6946 case -ENOMEM:
6947 case -EAGAIN:
6948 rtl8xxxu_queue_rx_urb(priv, rx_urb);
6949 break;
6950 default:
6951 pr_info("failed to requeue urb %i\n", ret);
6952 skb = (struct sk_buff *)rx_urb->urb.context;
6953 dev_kfree_skb(skb);
6954 usb_free_urb(&rx_urb->urb);
6955 }
6956 }
6957}
6958
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05006959static int rtl8723au_parse_rx_desc(struct rtl8xxxu_priv *priv,
6960 struct sk_buff *skb,
6961 struct ieee80211_rx_status *rx_status)
6962{
6963 struct rtl8xxxu_rx_desc *rx_desc = (struct rtl8xxxu_rx_desc *)skb->data;
6964 struct rtl8723au_phy_stats *phy_stats;
6965 int drvinfo_sz, desc_shift;
6966
6967 skb_pull(skb, sizeof(struct rtl8xxxu_rx_desc));
6968
6969 phy_stats = (struct rtl8723au_phy_stats *)skb->data;
6970
6971 drvinfo_sz = rx_desc->drvinfo_sz * 8;
6972 desc_shift = rx_desc->shift;
6973 skb_pull(skb, drvinfo_sz + desc_shift);
6974
6975 if (rx_desc->phy_stats)
6976 rtl8xxxu_rx_parse_phystats(priv, rx_status, rx_desc, phy_stats);
6977
6978 rx_status->mactime = le32_to_cpu(rx_desc->tsfl);
6979 rx_status->flag |= RX_FLAG_MACTIME_START;
6980
6981 if (!rx_desc->swdec)
6982 rx_status->flag |= RX_FLAG_DECRYPTED;
6983 if (rx_desc->crc32)
6984 rx_status->flag |= RX_FLAG_FAILED_FCS_CRC;
6985 if (rx_desc->bw)
6986 rx_status->flag |= RX_FLAG_40MHZ;
6987
6988 if (rx_desc->rxht) {
6989 rx_status->flag |= RX_FLAG_HT;
6990 rx_status->rate_idx = rx_desc->rxmcs - DESC_RATE_MCS0;
6991 } else {
6992 rx_status->rate_idx = rx_desc->rxmcs;
6993 }
6994
6995 return RX_TYPE_DATA_PKT;
6996}
6997
6998static int rtl8723bu_parse_rx_desc(struct rtl8xxxu_priv *priv,
6999 struct sk_buff *skb,
7000 struct ieee80211_rx_status *rx_status)
7001{
7002 struct rtl8723bu_rx_desc *rx_desc =
7003 (struct rtl8723bu_rx_desc *)skb->data;
7004 struct rtl8723au_phy_stats *phy_stats;
7005 int drvinfo_sz, desc_shift;
7006 int rx_type;
7007
7008 skb_pull(skb, sizeof(struct rtl8723bu_rx_desc));
7009
7010 phy_stats = (struct rtl8723au_phy_stats *)skb->data;
7011
7012 drvinfo_sz = rx_desc->drvinfo_sz * 8;
7013 desc_shift = rx_desc->shift;
7014 skb_pull(skb, drvinfo_sz + desc_shift);
7015
7016 rx_status->mactime = le32_to_cpu(rx_desc->tsfl);
7017 rx_status->flag |= RX_FLAG_MACTIME_START;
7018
7019 if (!rx_desc->swdec)
7020 rx_status->flag |= RX_FLAG_DECRYPTED;
7021 if (rx_desc->crc32)
7022 rx_status->flag |= RX_FLAG_FAILED_FCS_CRC;
7023 if (rx_desc->bw)
7024 rx_status->flag |= RX_FLAG_40MHZ;
7025
7026 if (rx_desc->rxmcs >= DESC_RATE_MCS0) {
7027 rx_status->flag |= RX_FLAG_HT;
7028 rx_status->rate_idx = rx_desc->rxmcs - DESC_RATE_MCS0;
7029 } else {
7030 rx_status->rate_idx = rx_desc->rxmcs;
7031 }
7032
7033 if (rx_desc->rpt_sel) {
7034 struct device *dev = &priv->udev->dev;
7035 dev_dbg(dev, "%s: C2H packet\n", __func__);
7036 rx_type = RX_TYPE_C2H;
7037 } else {
7038 rx_type = RX_TYPE_DATA_PKT;
7039 }
7040
7041 return rx_type;
7042}
7043
Jes Sorensenb2b43b72016-02-29 17:04:48 -05007044static void rtl8723bu_handle_c2h(struct rtl8xxxu_priv *priv,
7045 struct sk_buff *skb)
7046{
7047 struct rtl8723bu_c2h *c2h = (struct rtl8723bu_c2h *)skb->data;
7048 struct device *dev = &priv->udev->dev;
7049 int len;
7050
7051 len = skb->len - 2;
7052
Jes Sorensen6b9eae02016-02-29 17:04:50 -05007053 dev_info(dev, "C2H ID %02x seq %02x, len %02x source %02x\n",
Jes Sorensen394f1bd2016-02-29 17:04:49 -05007054 c2h->id, c2h->seq, len, c2h->bt_info.response_source);
Jes Sorensenb2b43b72016-02-29 17:04:48 -05007055
7056 switch(c2h->id) {
7057 case C2H_8723B_BT_INFO:
7058 if (c2h->bt_info.response_source >
7059 BT_INFO_SRC_8723B_BT_ACTIVE_SEND)
7060 dev_info(dev, "C2H_BT_INFO WiFi only firmware\n");
7061 else
7062 dev_info(dev, "C2H_BT_INFO BT/WiFi coexist firmware\n");
7063
7064 if (c2h->bt_info.bt_has_reset)
7065 dev_info(dev, "BT has been reset\n");
Jes Sorensen394f1bd2016-02-29 17:04:49 -05007066 if (c2h->bt_info.tx_rx_mask)
7067 dev_info(dev, "BT TRx mask\n");
Jes Sorensenb2b43b72016-02-29 17:04:48 -05007068
7069 break;
Jes Sorensen394f1bd2016-02-29 17:04:49 -05007070 case C2H_8723B_BT_MP_INFO:
7071 dev_info(dev, "C2H_MP_INFO ext ID %02x, status %02x\n",
7072 c2h->bt_mp_info.ext_id, c2h->bt_mp_info.status);
7073 break;
Jes Sorensenb2b43b72016-02-29 17:04:48 -05007074 default:
7075 pr_info("%s: Unhandled C2H event %02x\n", __func__, c2h->id);
7076 break;
7077 }
7078}
7079
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007080static void rtl8xxxu_rx_complete(struct urb *urb)
7081{
7082 struct rtl8xxxu_rx_urb *rx_urb =
7083 container_of(urb, struct rtl8xxxu_rx_urb, urb);
7084 struct ieee80211_hw *hw = rx_urb->hw;
7085 struct rtl8xxxu_priv *priv = hw->priv;
7086 struct sk_buff *skb = (struct sk_buff *)urb->context;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007087 struct ieee80211_rx_status *rx_status = IEEE80211_SKB_RXCB(skb);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007088 struct device *dev = &priv->udev->dev;
7089 __le32 *_rx_desc_le = (__le32 *)skb->data;
7090 u32 *_rx_desc = (u32 *)skb->data;
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05007091 int rx_type, i;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007092
7093 for (i = 0; i < (sizeof(struct rtl8xxxu_rx_desc) / sizeof(u32)); i++)
7094 _rx_desc[i] = le32_to_cpu(_rx_desc_le[i]);
7095
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007096 skb_put(skb, urb->actual_length);
7097
7098 if (urb->status == 0) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007099 memset(rx_status, 0, sizeof(struct ieee80211_rx_status));
7100
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05007101 rx_type = priv->fops->parse_rx_desc(priv, skb, rx_status);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007102
7103 rx_status->freq = hw->conf.chandef.chan->center_freq;
7104 rx_status->band = hw->conf.chandef.chan->band;
7105
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05007106 if (rx_type == RX_TYPE_DATA_PKT)
7107 ieee80211_rx_irqsafe(hw, skb);
Jes Sorensenb2b43b72016-02-29 17:04:48 -05007108 else {
7109 rtl8723bu_handle_c2h(priv, skb);
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05007110 dev_kfree_skb(skb);
Jes Sorensenb2b43b72016-02-29 17:04:48 -05007111 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007112
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007113 skb = NULL;
7114 rx_urb->urb.context = NULL;
7115 rtl8xxxu_queue_rx_urb(priv, rx_urb);
7116 } else {
7117 dev_dbg(dev, "%s: status %i\n", __func__, urb->status);
7118 goto cleanup;
7119 }
7120 return;
7121
7122cleanup:
7123 usb_free_urb(urb);
7124 dev_kfree_skb(skb);
7125 return;
7126}
7127
7128static int rtl8xxxu_submit_rx_urb(struct rtl8xxxu_priv *priv,
7129 struct rtl8xxxu_rx_urb *rx_urb)
7130{
7131 struct sk_buff *skb;
7132 int skb_size;
7133 int ret;
7134
7135 skb_size = sizeof(struct rtl8xxxu_rx_desc) + RTL_RX_BUFFER_SIZE;
7136 skb = __netdev_alloc_skb(NULL, skb_size, GFP_KERNEL);
7137 if (!skb)
7138 return -ENOMEM;
7139
7140 memset(skb->data, 0, sizeof(struct rtl8xxxu_rx_desc));
7141 usb_fill_bulk_urb(&rx_urb->urb, priv->udev, priv->pipe_in, skb->data,
7142 skb_size, rtl8xxxu_rx_complete, skb);
7143 usb_anchor_urb(&rx_urb->urb, &priv->rx_anchor);
7144 ret = usb_submit_urb(&rx_urb->urb, GFP_ATOMIC);
7145 if (ret)
7146 usb_unanchor_urb(&rx_urb->urb);
7147 return ret;
7148}
7149
7150static void rtl8xxxu_int_complete(struct urb *urb)
7151{
7152 struct rtl8xxxu_priv *priv = (struct rtl8xxxu_priv *)urb->context;
7153 struct device *dev = &priv->udev->dev;
7154 int ret;
7155
7156 dev_dbg(dev, "%s: status %i\n", __func__, urb->status);
7157 if (urb->status == 0) {
7158 usb_anchor_urb(urb, &priv->int_anchor);
7159 ret = usb_submit_urb(urb, GFP_ATOMIC);
7160 if (ret)
7161 usb_unanchor_urb(urb);
7162 } else {
7163 dev_info(dev, "%s: Error %i\n", __func__, urb->status);
7164 }
7165}
7166
7167
7168static int rtl8xxxu_submit_int_urb(struct ieee80211_hw *hw)
7169{
7170 struct rtl8xxxu_priv *priv = hw->priv;
7171 struct urb *urb;
7172 u32 val32;
7173 int ret;
7174
7175 urb = usb_alloc_urb(0, GFP_KERNEL);
7176 if (!urb)
7177 return -ENOMEM;
7178
7179 usb_fill_int_urb(urb, priv->udev, priv->pipe_interrupt,
7180 priv->int_buf, USB_INTR_CONTENT_LENGTH,
7181 rtl8xxxu_int_complete, priv, 1);
7182 usb_anchor_urb(urb, &priv->int_anchor);
7183 ret = usb_submit_urb(urb, GFP_KERNEL);
7184 if (ret) {
7185 usb_unanchor_urb(urb);
7186 goto error;
7187 }
7188
7189 val32 = rtl8xxxu_read32(priv, REG_USB_HIMR);
7190 val32 |= USB_HIMR_CPWM;
7191 rtl8xxxu_write32(priv, REG_USB_HIMR, val32);
7192
7193error:
7194 return ret;
7195}
7196
7197static int rtl8xxxu_add_interface(struct ieee80211_hw *hw,
7198 struct ieee80211_vif *vif)
7199{
7200 struct rtl8xxxu_priv *priv = hw->priv;
7201 int ret;
7202 u8 val8;
7203
7204 switch (vif->type) {
7205 case NL80211_IFTYPE_STATION:
7206 rtl8723a_stop_tx_beacon(priv);
7207
7208 val8 = rtl8xxxu_read8(priv, REG_BEACON_CTRL);
7209 val8 |= BEACON_ATIM | BEACON_FUNCTION_ENABLE |
7210 BEACON_DISABLE_TSF_UPDATE;
7211 rtl8xxxu_write8(priv, REG_BEACON_CTRL, val8);
7212 ret = 0;
7213 break;
7214 default:
7215 ret = -EOPNOTSUPP;
7216 }
7217
7218 rtl8xxxu_set_linktype(priv, vif->type);
7219
7220 return ret;
7221}
7222
7223static void rtl8xxxu_remove_interface(struct ieee80211_hw *hw,
7224 struct ieee80211_vif *vif)
7225{
7226 struct rtl8xxxu_priv *priv = hw->priv;
7227
7228 dev_dbg(&priv->udev->dev, "%s\n", __func__);
7229}
7230
7231static int rtl8xxxu_config(struct ieee80211_hw *hw, u32 changed)
7232{
7233 struct rtl8xxxu_priv *priv = hw->priv;
7234 struct device *dev = &priv->udev->dev;
7235 u16 val16;
7236 int ret = 0, channel;
7237 bool ht40;
7238
7239 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_CHANNEL)
7240 dev_info(dev,
7241 "%s: channel: %i (changed %08x chandef.width %02x)\n",
7242 __func__, hw->conf.chandef.chan->hw_value,
7243 changed, hw->conf.chandef.width);
7244
7245 if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS) {
7246 val16 = ((hw->conf.long_frame_max_tx_count <<
7247 RETRY_LIMIT_LONG_SHIFT) & RETRY_LIMIT_LONG_MASK) |
7248 ((hw->conf.short_frame_max_tx_count <<
7249 RETRY_LIMIT_SHORT_SHIFT) & RETRY_LIMIT_SHORT_MASK);
7250 rtl8xxxu_write16(priv, REG_RETRY_LIMIT, val16);
7251 }
7252
7253 if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
7254 switch (hw->conf.chandef.width) {
7255 case NL80211_CHAN_WIDTH_20_NOHT:
7256 case NL80211_CHAN_WIDTH_20:
7257 ht40 = false;
7258 break;
7259 case NL80211_CHAN_WIDTH_40:
7260 ht40 = true;
7261 break;
7262 default:
7263 ret = -ENOTSUPP;
7264 goto exit;
7265 }
7266
7267 channel = hw->conf.chandef.chan->hw_value;
7268
7269 rtl8723a_set_tx_power(priv, channel, ht40);
7270
7271 rtl8723au_config_channel(hw);
7272 }
7273
7274exit:
7275 return ret;
7276}
7277
7278static int rtl8xxxu_conf_tx(struct ieee80211_hw *hw,
7279 struct ieee80211_vif *vif, u16 queue,
7280 const struct ieee80211_tx_queue_params *param)
7281{
7282 struct rtl8xxxu_priv *priv = hw->priv;
7283 struct device *dev = &priv->udev->dev;
7284 u32 val32;
7285 u8 aifs, acm_ctrl, acm_bit;
7286
7287 aifs = param->aifs;
7288
7289 val32 = aifs |
7290 fls(param->cw_min) << EDCA_PARAM_ECW_MIN_SHIFT |
7291 fls(param->cw_max) << EDCA_PARAM_ECW_MAX_SHIFT |
7292 (u32)param->txop << EDCA_PARAM_TXOP_SHIFT;
7293
7294 acm_ctrl = rtl8xxxu_read8(priv, REG_ACM_HW_CTRL);
7295 dev_dbg(dev,
7296 "%s: IEEE80211 queue %02x val %08x, acm %i, acm_ctrl %02x\n",
7297 __func__, queue, val32, param->acm, acm_ctrl);
7298
7299 switch (queue) {
7300 case IEEE80211_AC_VO:
7301 acm_bit = ACM_HW_CTRL_VO;
7302 rtl8xxxu_write32(priv, REG_EDCA_VO_PARAM, val32);
7303 break;
7304 case IEEE80211_AC_VI:
7305 acm_bit = ACM_HW_CTRL_VI;
7306 rtl8xxxu_write32(priv, REG_EDCA_VI_PARAM, val32);
7307 break;
7308 case IEEE80211_AC_BE:
7309 acm_bit = ACM_HW_CTRL_BE;
7310 rtl8xxxu_write32(priv, REG_EDCA_BE_PARAM, val32);
7311 break;
7312 case IEEE80211_AC_BK:
7313 acm_bit = ACM_HW_CTRL_BK;
7314 rtl8xxxu_write32(priv, REG_EDCA_BK_PARAM, val32);
7315 break;
7316 default:
7317 acm_bit = 0;
7318 break;
7319 }
7320
7321 if (param->acm)
7322 acm_ctrl |= acm_bit;
7323 else
7324 acm_ctrl &= ~acm_bit;
7325 rtl8xxxu_write8(priv, REG_ACM_HW_CTRL, acm_ctrl);
7326
7327 return 0;
7328}
7329
7330static void rtl8xxxu_configure_filter(struct ieee80211_hw *hw,
7331 unsigned int changed_flags,
7332 unsigned int *total_flags, u64 multicast)
7333{
7334 struct rtl8xxxu_priv *priv = hw->priv;
Bruno Randolf3bed4bf2016-02-03 13:39:51 -05007335 u32 rcr = rtl8xxxu_read32(priv, REG_RCR);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007336
7337 dev_dbg(&priv->udev->dev, "%s: changed_flags %08x, total_flags %08x\n",
7338 __func__, changed_flags, *total_flags);
7339
Bruno Randolf3bed4bf2016-02-03 13:39:51 -05007340 /*
7341 * FIF_ALLMULTI ignored as all multicast frames are accepted (REG_MAR)
7342 */
7343
7344 if (*total_flags & FIF_FCSFAIL)
7345 rcr |= RCR_ACCEPT_CRC32;
7346 else
7347 rcr &= ~RCR_ACCEPT_CRC32;
7348
7349 /*
7350 * FIF_PLCPFAIL not supported?
7351 */
7352
7353 if (*total_flags & FIF_BCN_PRBRESP_PROMISC)
7354 rcr &= ~RCR_CHECK_BSSID_BEACON;
7355 else
7356 rcr |= RCR_CHECK_BSSID_BEACON;
7357
7358 if (*total_flags & FIF_CONTROL)
7359 rcr |= RCR_ACCEPT_CTRL_FRAME;
7360 else
7361 rcr &= ~RCR_ACCEPT_CTRL_FRAME;
7362
7363 if (*total_flags & FIF_OTHER_BSS) {
7364 rcr |= RCR_ACCEPT_AP;
7365 rcr &= ~RCR_CHECK_BSSID_MATCH;
7366 } else {
7367 rcr &= ~RCR_ACCEPT_AP;
7368 rcr |= RCR_CHECK_BSSID_MATCH;
7369 }
7370
7371 if (*total_flags & FIF_PSPOLL)
7372 rcr |= RCR_ACCEPT_PM;
7373 else
7374 rcr &= ~RCR_ACCEPT_PM;
7375
7376 /*
7377 * FIF_PROBE_REQ ignored as probe requests always seem to be accepted
7378 */
7379
7380 rtl8xxxu_write32(priv, REG_RCR, rcr);
7381
Jes Sorensen755bda12016-02-03 13:39:54 -05007382 *total_flags &= (FIF_ALLMULTI | FIF_FCSFAIL | FIF_BCN_PRBRESP_PROMISC |
7383 FIF_CONTROL | FIF_OTHER_BSS | FIF_PSPOLL |
7384 FIF_PROBE_REQ);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007385}
7386
7387static int rtl8xxxu_set_rts_threshold(struct ieee80211_hw *hw, u32 rts)
7388{
7389 if (rts > 2347)
7390 return -EINVAL;
7391
7392 return 0;
7393}
7394
7395static int rtl8xxxu_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
7396 struct ieee80211_vif *vif,
7397 struct ieee80211_sta *sta,
7398 struct ieee80211_key_conf *key)
7399{
7400 struct rtl8xxxu_priv *priv = hw->priv;
7401 struct device *dev = &priv->udev->dev;
7402 u8 mac_addr[ETH_ALEN];
7403 u8 val8;
7404 u16 val16;
7405 u32 val32;
7406 int retval = -EOPNOTSUPP;
7407
7408 dev_dbg(dev, "%s: cmd %02x, cipher %08x, index %i\n",
7409 __func__, cmd, key->cipher, key->keyidx);
7410
7411 if (vif->type != NL80211_IFTYPE_STATION)
7412 return -EOPNOTSUPP;
7413
7414 if (key->keyidx > 3)
7415 return -EOPNOTSUPP;
7416
7417 switch (key->cipher) {
7418 case WLAN_CIPHER_SUITE_WEP40:
7419 case WLAN_CIPHER_SUITE_WEP104:
7420
7421 break;
7422 case WLAN_CIPHER_SUITE_CCMP:
7423 key->flags |= IEEE80211_KEY_FLAG_SW_MGMT_TX;
7424 break;
7425 case WLAN_CIPHER_SUITE_TKIP:
7426 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
7427 default:
7428 return -EOPNOTSUPP;
7429 }
7430
7431 if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
7432 dev_dbg(dev, "%s: pairwise key\n", __func__);
7433 ether_addr_copy(mac_addr, sta->addr);
7434 } else {
7435 dev_dbg(dev, "%s: group key\n", __func__);
7436 eth_broadcast_addr(mac_addr);
7437 }
7438
7439 val16 = rtl8xxxu_read16(priv, REG_CR);
7440 val16 |= CR_SECURITY_ENABLE;
7441 rtl8xxxu_write16(priv, REG_CR, val16);
7442
7443 val8 = SEC_CFG_TX_SEC_ENABLE | SEC_CFG_TXBC_USE_DEFKEY |
7444 SEC_CFG_RX_SEC_ENABLE | SEC_CFG_RXBC_USE_DEFKEY;
7445 val8 |= SEC_CFG_TX_USE_DEFKEY | SEC_CFG_RX_USE_DEFKEY;
7446 rtl8xxxu_write8(priv, REG_SECURITY_CFG, val8);
7447
7448 switch (cmd) {
7449 case SET_KEY:
7450 key->hw_key_idx = key->keyidx;
7451 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
7452 rtl8xxxu_cam_write(priv, key, mac_addr);
7453 retval = 0;
7454 break;
7455 case DISABLE_KEY:
7456 rtl8xxxu_write32(priv, REG_CAM_WRITE, 0x00000000);
7457 val32 = CAM_CMD_POLLING | CAM_CMD_WRITE |
7458 key->keyidx << CAM_CMD_KEY_SHIFT;
7459 rtl8xxxu_write32(priv, REG_CAM_CMD, val32);
7460 retval = 0;
7461 break;
7462 default:
7463 dev_warn(dev, "%s: Unsupported command %02x\n", __func__, cmd);
7464 }
7465
7466 return retval;
7467}
7468
7469static int
7470rtl8xxxu_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
Sara Sharon50ea05e2015-12-30 16:06:04 +02007471 struct ieee80211_ampdu_params *params)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007472{
7473 struct rtl8xxxu_priv *priv = hw->priv;
7474 struct device *dev = &priv->udev->dev;
7475 u8 ampdu_factor, ampdu_density;
Sara Sharon50ea05e2015-12-30 16:06:04 +02007476 struct ieee80211_sta *sta = params->sta;
7477 enum ieee80211_ampdu_mlme_action action = params->action;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007478
7479 switch (action) {
7480 case IEEE80211_AMPDU_TX_START:
7481 dev_info(dev, "%s: IEEE80211_AMPDU_TX_START\n", __func__);
7482 ampdu_factor = sta->ht_cap.ampdu_factor;
7483 ampdu_density = sta->ht_cap.ampdu_density;
7484 rtl8xxxu_set_ampdu_factor(priv, ampdu_factor);
7485 rtl8xxxu_set_ampdu_min_space(priv, ampdu_density);
7486 dev_dbg(dev,
7487 "Changed HT: ampdu_factor %02x, ampdu_density %02x\n",
7488 ampdu_factor, ampdu_density);
7489 break;
7490 case IEEE80211_AMPDU_TX_STOP_FLUSH:
7491 dev_info(dev, "%s: IEEE80211_AMPDU_TX_STOP_FLUSH\n", __func__);
7492 rtl8xxxu_set_ampdu_factor(priv, 0);
7493 rtl8xxxu_set_ampdu_min_space(priv, 0);
7494 break;
7495 case IEEE80211_AMPDU_TX_STOP_FLUSH_CONT:
7496 dev_info(dev, "%s: IEEE80211_AMPDU_TX_STOP_FLUSH_CONT\n",
7497 __func__);
7498 rtl8xxxu_set_ampdu_factor(priv, 0);
7499 rtl8xxxu_set_ampdu_min_space(priv, 0);
7500 break;
7501 case IEEE80211_AMPDU_RX_START:
7502 dev_info(dev, "%s: IEEE80211_AMPDU_RX_START\n", __func__);
7503 break;
7504 case IEEE80211_AMPDU_RX_STOP:
7505 dev_info(dev, "%s: IEEE80211_AMPDU_RX_STOP\n", __func__);
7506 break;
7507 default:
7508 break;
7509 }
7510 return 0;
7511}
7512
7513static int rtl8xxxu_start(struct ieee80211_hw *hw)
7514{
7515 struct rtl8xxxu_priv *priv = hw->priv;
7516 struct rtl8xxxu_rx_urb *rx_urb;
7517 struct rtl8xxxu_tx_urb *tx_urb;
7518 unsigned long flags;
7519 int ret, i;
7520
7521 ret = 0;
7522
7523 init_usb_anchor(&priv->rx_anchor);
7524 init_usb_anchor(&priv->tx_anchor);
7525 init_usb_anchor(&priv->int_anchor);
7526
7527 rtl8723a_enable_rf(priv);
Jes Sorensen0e28b972016-02-29 17:04:13 -05007528 if (priv->usb_interrupts) {
7529 ret = rtl8xxxu_submit_int_urb(hw);
7530 if (ret)
7531 goto exit;
7532 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007533
7534 for (i = 0; i < RTL8XXXU_TX_URBS; i++) {
7535 tx_urb = kmalloc(sizeof(struct rtl8xxxu_tx_urb), GFP_KERNEL);
7536 if (!tx_urb) {
7537 if (!i)
7538 ret = -ENOMEM;
7539
7540 goto error_out;
7541 }
7542 usb_init_urb(&tx_urb->urb);
7543 INIT_LIST_HEAD(&tx_urb->list);
7544 tx_urb->hw = hw;
7545 list_add(&tx_urb->list, &priv->tx_urb_free_list);
7546 priv->tx_urb_free_count++;
7547 }
7548
7549 priv->tx_stopped = false;
7550
7551 spin_lock_irqsave(&priv->rx_urb_lock, flags);
7552 priv->shutdown = false;
7553 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
7554
7555 for (i = 0; i < RTL8XXXU_RX_URBS; i++) {
7556 rx_urb = kmalloc(sizeof(struct rtl8xxxu_rx_urb), GFP_KERNEL);
7557 if (!rx_urb) {
7558 if (!i)
7559 ret = -ENOMEM;
7560
7561 goto error_out;
7562 }
7563 usb_init_urb(&rx_urb->urb);
7564 INIT_LIST_HEAD(&rx_urb->list);
7565 rx_urb->hw = hw;
7566
7567 ret = rtl8xxxu_submit_rx_urb(priv, rx_urb);
7568 }
7569exit:
7570 /*
Bruno Randolfc85ea112016-02-03 13:39:55 -05007571 * Accept all data and mgmt frames
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007572 */
Bruno Randolfc85ea112016-02-03 13:39:55 -05007573 rtl8xxxu_write16(priv, REG_RXFLTMAP2, 0xffff);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007574 rtl8xxxu_write16(priv, REG_RXFLTMAP0, 0xffff);
7575
7576 rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, 0x6954341e);
7577
7578 return ret;
7579
7580error_out:
7581 rtl8xxxu_free_tx_resources(priv);
7582 /*
7583 * Disable all data and mgmt frames
7584 */
7585 rtl8xxxu_write16(priv, REG_RXFLTMAP2, 0x0000);
7586 rtl8xxxu_write16(priv, REG_RXFLTMAP0, 0x0000);
7587
7588 return ret;
7589}
7590
7591static void rtl8xxxu_stop(struct ieee80211_hw *hw)
7592{
7593 struct rtl8xxxu_priv *priv = hw->priv;
7594 unsigned long flags;
7595
7596 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
7597
7598 rtl8xxxu_write16(priv, REG_RXFLTMAP0, 0x0000);
7599 rtl8xxxu_write16(priv, REG_RXFLTMAP2, 0x0000);
7600
7601 spin_lock_irqsave(&priv->rx_urb_lock, flags);
7602 priv->shutdown = true;
7603 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
7604
7605 usb_kill_anchored_urbs(&priv->rx_anchor);
7606 usb_kill_anchored_urbs(&priv->tx_anchor);
Jes Sorensen0e28b972016-02-29 17:04:13 -05007607 if (priv->usb_interrupts)
7608 usb_kill_anchored_urbs(&priv->int_anchor);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007609
7610 rtl8723a_disable_rf(priv);
7611
7612 /*
7613 * Disable interrupts
7614 */
Jes Sorensen0e28b972016-02-29 17:04:13 -05007615 if (priv->usb_interrupts)
7616 rtl8xxxu_write32(priv, REG_USB_HIMR, 0);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007617
7618 rtl8xxxu_free_rx_resources(priv);
7619 rtl8xxxu_free_tx_resources(priv);
7620}
7621
7622static const struct ieee80211_ops rtl8xxxu_ops = {
7623 .tx = rtl8xxxu_tx,
7624 .add_interface = rtl8xxxu_add_interface,
7625 .remove_interface = rtl8xxxu_remove_interface,
7626 .config = rtl8xxxu_config,
7627 .conf_tx = rtl8xxxu_conf_tx,
7628 .bss_info_changed = rtl8xxxu_bss_info_changed,
7629 .configure_filter = rtl8xxxu_configure_filter,
7630 .set_rts_threshold = rtl8xxxu_set_rts_threshold,
7631 .start = rtl8xxxu_start,
7632 .stop = rtl8xxxu_stop,
7633 .sw_scan_start = rtl8xxxu_sw_scan_start,
7634 .sw_scan_complete = rtl8xxxu_sw_scan_complete,
7635 .set_key = rtl8xxxu_set_key,
7636 .ampdu_action = rtl8xxxu_ampdu_action,
7637};
7638
7639static int rtl8xxxu_parse_usb(struct rtl8xxxu_priv *priv,
7640 struct usb_interface *interface)
7641{
7642 struct usb_interface_descriptor *interface_desc;
7643 struct usb_host_interface *host_interface;
7644 struct usb_endpoint_descriptor *endpoint;
7645 struct device *dev = &priv->udev->dev;
7646 int i, j = 0, endpoints;
7647 u8 dir, xtype, num;
7648 int ret = 0;
7649
7650 host_interface = &interface->altsetting[0];
7651 interface_desc = &host_interface->desc;
7652 endpoints = interface_desc->bNumEndpoints;
7653
7654 for (i = 0; i < endpoints; i++) {
7655 endpoint = &host_interface->endpoint[i].desc;
7656
7657 dir = endpoint->bEndpointAddress & USB_ENDPOINT_DIR_MASK;
7658 num = usb_endpoint_num(endpoint);
7659 xtype = usb_endpoint_type(endpoint);
7660 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_USB)
7661 dev_dbg(dev,
7662 "%s: endpoint: dir %02x, # %02x, type %02x\n",
7663 __func__, dir, num, xtype);
7664 if (usb_endpoint_dir_in(endpoint) &&
7665 usb_endpoint_xfer_bulk(endpoint)) {
7666 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_USB)
7667 dev_dbg(dev, "%s: in endpoint num %i\n",
7668 __func__, num);
7669
7670 if (priv->pipe_in) {
7671 dev_warn(dev,
7672 "%s: Too many IN pipes\n", __func__);
7673 ret = -EINVAL;
7674 goto exit;
7675 }
7676
7677 priv->pipe_in = usb_rcvbulkpipe(priv->udev, num);
7678 }
7679
7680 if (usb_endpoint_dir_in(endpoint) &&
7681 usb_endpoint_xfer_int(endpoint)) {
7682 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_USB)
7683 dev_dbg(dev, "%s: interrupt endpoint num %i\n",
7684 __func__, num);
7685
7686 if (priv->pipe_interrupt) {
7687 dev_warn(dev, "%s: Too many INTERRUPT pipes\n",
7688 __func__);
7689 ret = -EINVAL;
7690 goto exit;
7691 }
7692
7693 priv->pipe_interrupt = usb_rcvintpipe(priv->udev, num);
7694 }
7695
7696 if (usb_endpoint_dir_out(endpoint) &&
7697 usb_endpoint_xfer_bulk(endpoint)) {
7698 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_USB)
7699 dev_dbg(dev, "%s: out endpoint num %i\n",
7700 __func__, num);
7701 if (j >= RTL8XXXU_OUT_ENDPOINTS) {
7702 dev_warn(dev,
7703 "%s: Too many OUT pipes\n", __func__);
7704 ret = -EINVAL;
7705 goto exit;
7706 }
7707 priv->out_ep[j++] = num;
7708 }
7709 }
7710exit:
7711 priv->nr_out_eps = j;
7712 return ret;
7713}
7714
7715static int rtl8xxxu_probe(struct usb_interface *interface,
7716 const struct usb_device_id *id)
7717{
7718 struct rtl8xxxu_priv *priv;
7719 struct ieee80211_hw *hw;
7720 struct usb_device *udev;
7721 struct ieee80211_supported_band *sband;
7722 int ret = 0;
7723 int untested = 1;
7724
7725 udev = usb_get_dev(interface_to_usbdev(interface));
7726
7727 switch (id->idVendor) {
7728 case USB_VENDOR_ID_REALTEK:
7729 switch(id->idProduct) {
7730 case 0x1724:
7731 case 0x8176:
7732 case 0x8178:
7733 case 0x817f:
7734 untested = 0;
7735 break;
7736 }
7737 break;
7738 case 0x7392:
7739 if (id->idProduct == 0x7811)
7740 untested = 0;
7741 break;
7742 default:
7743 break;
7744 }
7745
7746 if (untested) {
Jes Sorenseneaa4d142016-02-29 17:04:31 -05007747 rtl8xxxu_debug |= RTL8XXXU_DEBUG_EFUSE;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007748 dev_info(&udev->dev,
7749 "This Realtek USB WiFi dongle (0x%04x:0x%04x) is untested!\n",
7750 id->idVendor, id->idProduct);
7751 dev_info(&udev->dev,
7752 "Please report results to Jes.Sorensen@gmail.com\n");
7753 }
7754
7755 hw = ieee80211_alloc_hw(sizeof(struct rtl8xxxu_priv), &rtl8xxxu_ops);
7756 if (!hw) {
7757 ret = -ENOMEM;
7758 goto exit;
7759 }
7760
7761 priv = hw->priv;
7762 priv->hw = hw;
7763 priv->udev = udev;
7764 priv->fops = (struct rtl8xxxu_fileops *)id->driver_info;
7765 mutex_init(&priv->usb_buf_mutex);
7766 mutex_init(&priv->h2c_mutex);
7767 INIT_LIST_HEAD(&priv->tx_urb_free_list);
7768 spin_lock_init(&priv->tx_urb_lock);
7769 INIT_LIST_HEAD(&priv->rx_urb_pending_list);
7770 spin_lock_init(&priv->rx_urb_lock);
7771 INIT_WORK(&priv->rx_urb_wq, rtl8xxxu_rx_urb_work);
7772
7773 usb_set_intfdata(interface, hw);
7774
7775 ret = rtl8xxxu_parse_usb(priv, interface);
7776 if (ret)
7777 goto exit;
7778
7779 ret = rtl8xxxu_identify_chip(priv);
7780 if (ret) {
7781 dev_err(&udev->dev, "Fatal - failed to identify chip\n");
7782 goto exit;
7783 }
7784
7785 ret = rtl8xxxu_read_efuse(priv);
7786 if (ret) {
7787 dev_err(&udev->dev, "Fatal - failed to read EFuse\n");
7788 goto exit;
7789 }
7790
7791 ret = priv->fops->parse_efuse(priv);
7792 if (ret) {
7793 dev_err(&udev->dev, "Fatal - failed to parse EFuse\n");
7794 goto exit;
7795 }
7796
7797 rtl8xxxu_print_chipinfo(priv);
7798
7799 ret = priv->fops->load_firmware(priv);
7800 if (ret) {
7801 dev_err(&udev->dev, "Fatal - failed to load firmware\n");
7802 goto exit;
7803 }
7804
7805 ret = rtl8xxxu_init_device(hw);
7806
7807 hw->wiphy->max_scan_ssids = 1;
7808 hw->wiphy->max_scan_ie_len = IEEE80211_MAX_DATA_LEN;
7809 hw->wiphy->interface_modes = BIT(NL80211_IFTYPE_STATION);
7810 hw->queues = 4;
7811
7812 sband = &rtl8xxxu_supported_band;
7813 sband->ht_cap.ht_supported = true;
7814 sband->ht_cap.ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
7815 sband->ht_cap.ampdu_density = IEEE80211_HT_MPDU_DENSITY_16;
7816 sband->ht_cap.cap = IEEE80211_HT_CAP_SGI_20 | IEEE80211_HT_CAP_SGI_40;
7817 memset(&sband->ht_cap.mcs, 0, sizeof(sband->ht_cap.mcs));
7818 sband->ht_cap.mcs.rx_mask[0] = 0xff;
7819 sband->ht_cap.mcs.rx_mask[4] = 0x01;
7820 if (priv->rf_paths > 1) {
7821 sband->ht_cap.mcs.rx_mask[1] = 0xff;
7822 sband->ht_cap.cap |= IEEE80211_HT_CAP_SGI_40;
7823 }
7824 sband->ht_cap.mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
7825 /*
7826 * Some APs will negotiate HT20_40 in a noisy environment leading
7827 * to miserable performance. Rather than defaulting to this, only
7828 * enable it if explicitly requested at module load time.
7829 */
7830 if (rtl8xxxu_ht40_2g) {
7831 dev_info(&udev->dev, "Enabling HT_20_40 on the 2.4GHz band\n");
7832 sband->ht_cap.cap |= IEEE80211_HT_CAP_SUP_WIDTH_20_40;
7833 }
7834 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
7835
7836 hw->wiphy->rts_threshold = 2347;
7837
7838 SET_IEEE80211_DEV(priv->hw, &interface->dev);
7839 SET_IEEE80211_PERM_ADDR(hw, priv->mac_addr);
7840
7841 hw->extra_tx_headroom = sizeof(struct rtl8xxxu_tx_desc);
7842 ieee80211_hw_set(hw, SIGNAL_DBM);
7843 /*
7844 * The firmware handles rate control
7845 */
7846 ieee80211_hw_set(hw, HAS_RATE_CONTROL);
7847 ieee80211_hw_set(hw, AMPDU_AGGREGATION);
7848
7849 ret = ieee80211_register_hw(priv->hw);
7850 if (ret) {
7851 dev_err(&udev->dev, "%s: Failed to register: %i\n",
7852 __func__, ret);
7853 goto exit;
7854 }
7855
7856exit:
7857 if (ret < 0)
7858 usb_put_dev(udev);
7859 return ret;
7860}
7861
7862static void rtl8xxxu_disconnect(struct usb_interface *interface)
7863{
7864 struct rtl8xxxu_priv *priv;
7865 struct ieee80211_hw *hw;
7866
7867 hw = usb_get_intfdata(interface);
7868 priv = hw->priv;
7869
7870 rtl8xxxu_disable_device(hw);
7871 usb_set_intfdata(interface, NULL);
7872
7873 dev_info(&priv->udev->dev, "disconnecting\n");
7874
7875 ieee80211_unregister_hw(hw);
7876
7877 kfree(priv->fw_data);
7878 mutex_destroy(&priv->usb_buf_mutex);
7879 mutex_destroy(&priv->h2c_mutex);
7880
7881 usb_put_dev(priv->udev);
7882 ieee80211_free_hw(hw);
7883}
7884
7885static struct rtl8xxxu_fileops rtl8723au_fops = {
7886 .parse_efuse = rtl8723au_parse_efuse,
7887 .load_firmware = rtl8723au_load_firmware,
7888 .power_on = rtl8723au_power_on,
Jes Sorensen74b99be2016-02-29 17:04:04 -05007889 .llt_init = rtl8xxxu_init_llt_table,
Jes Sorensene1547c52016-02-29 17:04:35 -05007890 .phy_iq_calibrate = rtl8723au_phy_iq_calibrate,
Jes Sorensenc3f95062016-02-29 17:04:40 -05007891 .config_channel = rtl8723au_config_channel,
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05007892 .parse_rx_desc = rtl8723au_parse_rx_desc,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007893 .writeN_block_size = 1024,
Jes Sorensened35d092016-02-29 17:04:19 -05007894 .mbox_ext_reg = REG_HMBOX_EXT_0,
7895 .mbox_ext_width = 2,
Jes Sorensen8634af52016-02-29 17:04:33 -05007896 .adda_1t_init = 0x0b1b25a0,
7897 .adda_1t_path_on = 0x0bdb25a0,
7898 .adda_2t_path_on_a = 0x04db25a4,
7899 .adda_2t_path_on_b = 0x0b1b25a4,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007900};
7901
Jes Sorensen35a741f2016-02-29 17:04:10 -05007902static struct rtl8xxxu_fileops rtl8723bu_fops = {
Jes Sorensen3c836d62016-02-29 17:04:11 -05007903 .parse_efuse = rtl8723bu_parse_efuse,
Jes Sorensen35a741f2016-02-29 17:04:10 -05007904 .load_firmware = rtl8723bu_load_firmware,
Jes Sorensen42836db2016-02-29 17:04:52 -05007905 .power_on = rtl8723bu_power_on,
Jes Sorensen35a741f2016-02-29 17:04:10 -05007906 .llt_init = rtl8xxxu_auto_llt_table,
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05007907 .phy_init_antenna_selection = rtl8723bu_phy_init_antenna_selection,
Jes Sorensene1547c52016-02-29 17:04:35 -05007908 .phy_iq_calibrate = rtl8723bu_phy_iq_calibrate,
Jes Sorensenc3f95062016-02-29 17:04:40 -05007909 .config_channel = rtl8723bu_config_channel,
Jes Sorensenf37e9222016-02-29 17:04:41 -05007910 .init_bt = rtl8723bu_init_bt,
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05007911 .parse_rx_desc = rtl8723bu_parse_rx_desc,
Jes Sorensenadfc0122016-02-29 17:04:12 -05007912 .writeN_block_size = 1024,
Jes Sorensened35d092016-02-29 17:04:19 -05007913 .mbox_ext_reg = REG_HMBOX_EXT0_8723B,
7914 .mbox_ext_width = 4,
Jes Sorensen0d698de2016-02-29 17:04:36 -05007915 .has_s0s1 = 1,
Jes Sorensen8634af52016-02-29 17:04:33 -05007916 .adda_1t_init = 0x01c00014,
7917 .adda_1t_path_on = 0x01c00014,
7918 .adda_2t_path_on_a = 0x01c00014,
7919 .adda_2t_path_on_b = 0x01c00014,
Jes Sorensen35a741f2016-02-29 17:04:10 -05007920};
7921
Kalle Valoc0963772015-10-25 18:24:38 +02007922#ifdef CONFIG_RTL8XXXU_UNTESTED
7923
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007924static struct rtl8xxxu_fileops rtl8192cu_fops = {
7925 .parse_efuse = rtl8192cu_parse_efuse,
7926 .load_firmware = rtl8192cu_load_firmware,
7927 .power_on = rtl8192cu_power_on,
Jes Sorensen74b99be2016-02-29 17:04:04 -05007928 .llt_init = rtl8xxxu_init_llt_table,
Jes Sorensene1547c52016-02-29 17:04:35 -05007929 .phy_iq_calibrate = rtl8723au_phy_iq_calibrate,
Jes Sorensenc3f95062016-02-29 17:04:40 -05007930 .config_channel = rtl8723au_config_channel,
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05007931 .parse_rx_desc = rtl8723au_parse_rx_desc,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007932 .writeN_block_size = 128,
Jes Sorensened35d092016-02-29 17:04:19 -05007933 .mbox_ext_reg = REG_HMBOX_EXT_0,
7934 .mbox_ext_width = 2,
Jes Sorensen8634af52016-02-29 17:04:33 -05007935 .adda_1t_init = 0x0b1b25a0,
7936 .adda_1t_path_on = 0x0bdb25a0,
7937 .adda_2t_path_on_a = 0x04db25a4,
7938 .adda_2t_path_on_b = 0x0b1b25a4,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007939};
7940
Kalle Valoc0963772015-10-25 18:24:38 +02007941#endif
7942
Jes Sorensen3307d842016-02-29 17:03:59 -05007943static struct rtl8xxxu_fileops rtl8192eu_fops = {
7944 .parse_efuse = rtl8192eu_parse_efuse,
7945 .load_firmware = rtl8192eu_load_firmware,
Jes Sorensenc05a9db2016-02-29 17:04:03 -05007946 .power_on = rtl8192eu_power_on,
Jes Sorensen74b99be2016-02-29 17:04:04 -05007947 .llt_init = rtl8xxxu_auto_llt_table,
Jes Sorensene1547c52016-02-29 17:04:35 -05007948 .phy_iq_calibrate = rtl8723bu_phy_iq_calibrate,
Jes Sorensenc3f95062016-02-29 17:04:40 -05007949 .config_channel = rtl8723bu_config_channel,
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05007950 .parse_rx_desc = rtl8723bu_parse_rx_desc,
Jes Sorensenc05a9db2016-02-29 17:04:03 -05007951 .writeN_block_size = 128,
Jes Sorensened35d092016-02-29 17:04:19 -05007952 .mbox_ext_reg = REG_HMBOX_EXT0_8723B,
7953 .mbox_ext_width = 4,
Jes Sorensen0d698de2016-02-29 17:04:36 -05007954 .has_s0s1 = 1,
Jes Sorensen8634af52016-02-29 17:04:33 -05007955 .adda_1t_init = 0x0fc01616,
7956 .adda_1t_path_on = 0x0fc01616,
7957 .adda_2t_path_on_a = 0x0fc01616,
7958 .adda_2t_path_on_b = 0x0fc01616,
Jes Sorensen3307d842016-02-29 17:03:59 -05007959};
7960
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007961static struct usb_device_id dev_table[] = {
7962{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8724, 0xff, 0xff, 0xff),
7963 .driver_info = (unsigned long)&rtl8723au_fops},
7964{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x1724, 0xff, 0xff, 0xff),
7965 .driver_info = (unsigned long)&rtl8723au_fops},
7966{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x0724, 0xff, 0xff, 0xff),
7967 .driver_info = (unsigned long)&rtl8723au_fops},
Jes Sorensen3307d842016-02-29 17:03:59 -05007968{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x818b, 0xff, 0xff, 0xff),
7969 .driver_info = (unsigned long)&rtl8192eu_fops},
Jes Sorensen35a741f2016-02-29 17:04:10 -05007970{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0xb720, 0xff, 0xff, 0xff),
7971 .driver_info = (unsigned long)&rtl8723bu_fops},
Kalle Valo033695b2015-10-23 20:27:58 +03007972#ifdef CONFIG_RTL8XXXU_UNTESTED
7973/* Still supported by rtlwifi */
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007974{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8176, 0xff, 0xff, 0xff),
7975 .driver_info = (unsigned long)&rtl8192cu_fops},
7976{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8178, 0xff, 0xff, 0xff),
7977 .driver_info = (unsigned long)&rtl8192cu_fops},
7978{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817f, 0xff, 0xff, 0xff),
7979 .driver_info = (unsigned long)&rtl8192cu_fops},
7980/* Tested by Larry Finger */
7981{USB_DEVICE_AND_INTERFACE_INFO(0x7392, 0x7811, 0xff, 0xff, 0xff),
7982 .driver_info = (unsigned long)&rtl8192cu_fops},
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007983/* Currently untested 8188 series devices */
7984{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8191, 0xff, 0xff, 0xff),
7985 .driver_info = (unsigned long)&rtl8192cu_fops},
7986{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8170, 0xff, 0xff, 0xff),
7987 .driver_info = (unsigned long)&rtl8192cu_fops},
7988{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8177, 0xff, 0xff, 0xff),
7989 .driver_info = (unsigned long)&rtl8192cu_fops},
7990{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817a, 0xff, 0xff, 0xff),
7991 .driver_info = (unsigned long)&rtl8192cu_fops},
7992{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817b, 0xff, 0xff, 0xff),
7993 .driver_info = (unsigned long)&rtl8192cu_fops},
7994{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817d, 0xff, 0xff, 0xff),
7995 .driver_info = (unsigned long)&rtl8192cu_fops},
7996{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817e, 0xff, 0xff, 0xff),
7997 .driver_info = (unsigned long)&rtl8192cu_fops},
7998{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x818a, 0xff, 0xff, 0xff),
7999 .driver_info = (unsigned long)&rtl8192cu_fops},
8000{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x317f, 0xff, 0xff, 0xff),
8001 .driver_info = (unsigned long)&rtl8192cu_fops},
8002{USB_DEVICE_AND_INTERFACE_INFO(0x1058, 0x0631, 0xff, 0xff, 0xff),
8003 .driver_info = (unsigned long)&rtl8192cu_fops},
8004{USB_DEVICE_AND_INTERFACE_INFO(0x04bb, 0x094c, 0xff, 0xff, 0xff),
8005 .driver_info = (unsigned long)&rtl8192cu_fops},
8006{USB_DEVICE_AND_INTERFACE_INFO(0x050d, 0x1102, 0xff, 0xff, 0xff),
8007 .driver_info = (unsigned long)&rtl8192cu_fops},
8008{USB_DEVICE_AND_INTERFACE_INFO(0x06f8, 0xe033, 0xff, 0xff, 0xff),
8009 .driver_info = (unsigned long)&rtl8192cu_fops},
8010{USB_DEVICE_AND_INTERFACE_INFO(0x07b8, 0x8189, 0xff, 0xff, 0xff),
8011 .driver_info = (unsigned long)&rtl8192cu_fops},
8012{USB_DEVICE_AND_INTERFACE_INFO(0x0846, 0x9041, 0xff, 0xff, 0xff),
8013 .driver_info = (unsigned long)&rtl8192cu_fops},
8014{USB_DEVICE_AND_INTERFACE_INFO(0x0b05, 0x17ba, 0xff, 0xff, 0xff),
8015 .driver_info = (unsigned long)&rtl8192cu_fops},
8016{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x1e1e, 0xff, 0xff, 0xff),
8017 .driver_info = (unsigned long)&rtl8192cu_fops},
8018{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x5088, 0xff, 0xff, 0xff),
8019 .driver_info = (unsigned long)&rtl8192cu_fops},
8020{USB_DEVICE_AND_INTERFACE_INFO(0x0df6, 0x0052, 0xff, 0xff, 0xff),
8021 .driver_info = (unsigned long)&rtl8192cu_fops},
8022{USB_DEVICE_AND_INTERFACE_INFO(0x0df6, 0x005c, 0xff, 0xff, 0xff),
8023 .driver_info = (unsigned long)&rtl8192cu_fops},
8024{USB_DEVICE_AND_INTERFACE_INFO(0x0eb0, 0x9071, 0xff, 0xff, 0xff),
8025 .driver_info = (unsigned long)&rtl8192cu_fops},
8026{USB_DEVICE_AND_INTERFACE_INFO(0x103c, 0x1629, 0xff, 0xff, 0xff),
8027 .driver_info = (unsigned long)&rtl8192cu_fops},
8028{USB_DEVICE_AND_INTERFACE_INFO(0x13d3, 0x3357, 0xff, 0xff, 0xff),
8029 .driver_info = (unsigned long)&rtl8192cu_fops},
8030{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x3308, 0xff, 0xff, 0xff),
8031 .driver_info = (unsigned long)&rtl8192cu_fops},
8032{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x330b, 0xff, 0xff, 0xff),
8033 .driver_info = (unsigned long)&rtl8192cu_fops},
8034{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0x4902, 0xff, 0xff, 0xff),
8035 .driver_info = (unsigned long)&rtl8192cu_fops},
8036{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0xab2a, 0xff, 0xff, 0xff),
8037 .driver_info = (unsigned long)&rtl8192cu_fops},
8038{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0xab2e, 0xff, 0xff, 0xff),
8039 .driver_info = (unsigned long)&rtl8192cu_fops},
8040{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0xed17, 0xff, 0xff, 0xff),
8041 .driver_info = (unsigned long)&rtl8192cu_fops},
8042{USB_DEVICE_AND_INTERFACE_INFO(0x20f4, 0x648b, 0xff, 0xff, 0xff),
8043 .driver_info = (unsigned long)&rtl8192cu_fops},
8044{USB_DEVICE_AND_INTERFACE_INFO(0x4855, 0x0090, 0xff, 0xff, 0xff),
8045 .driver_info = (unsigned long)&rtl8192cu_fops},
8046{USB_DEVICE_AND_INTERFACE_INFO(0x4856, 0x0091, 0xff, 0xff, 0xff),
8047 .driver_info = (unsigned long)&rtl8192cu_fops},
8048{USB_DEVICE_AND_INTERFACE_INFO(0xcdab, 0x8010, 0xff, 0xff, 0xff),
8049 .driver_info = (unsigned long)&rtl8192cu_fops},
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008050{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaff7, 0xff, 0xff, 0xff),
8051 .driver_info = (unsigned long)&rtl8192cu_fops},
8052{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaff9, 0xff, 0xff, 0xff),
8053 .driver_info = (unsigned long)&rtl8192cu_fops},
8054{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaffa, 0xff, 0xff, 0xff),
8055 .driver_info = (unsigned long)&rtl8192cu_fops},
8056{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaff8, 0xff, 0xff, 0xff),
8057 .driver_info = (unsigned long)&rtl8192cu_fops},
8058{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaffb, 0xff, 0xff, 0xff),
8059 .driver_info = (unsigned long)&rtl8192cu_fops},
8060{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaffc, 0xff, 0xff, 0xff),
8061 .driver_info = (unsigned long)&rtl8192cu_fops},
8062{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0x1201, 0xff, 0xff, 0xff),
8063 .driver_info = (unsigned long)&rtl8192cu_fops},
8064/* Currently untested 8192 series devices */
8065{USB_DEVICE_AND_INTERFACE_INFO(0x04bb, 0x0950, 0xff, 0xff, 0xff),
8066 .driver_info = (unsigned long)&rtl8192cu_fops},
8067{USB_DEVICE_AND_INTERFACE_INFO(0x050d, 0x1004, 0xff, 0xff, 0xff),
8068 .driver_info = (unsigned long)&rtl8192cu_fops},
8069{USB_DEVICE_AND_INTERFACE_INFO(0x050d, 0x2102, 0xff, 0xff, 0xff),
8070 .driver_info = (unsigned long)&rtl8192cu_fops},
8071{USB_DEVICE_AND_INTERFACE_INFO(0x050d, 0x2103, 0xff, 0xff, 0xff),
8072 .driver_info = (unsigned long)&rtl8192cu_fops},
8073{USB_DEVICE_AND_INTERFACE_INFO(0x0586, 0x341f, 0xff, 0xff, 0xff),
8074 .driver_info = (unsigned long)&rtl8192cu_fops},
8075{USB_DEVICE_AND_INTERFACE_INFO(0x06f8, 0xe035, 0xff, 0xff, 0xff),
8076 .driver_info = (unsigned long)&rtl8192cu_fops},
8077{USB_DEVICE_AND_INTERFACE_INFO(0x0b05, 0x17ab, 0xff, 0xff, 0xff),
8078 .driver_info = (unsigned long)&rtl8192cu_fops},
8079{USB_DEVICE_AND_INTERFACE_INFO(0x0df6, 0x0061, 0xff, 0xff, 0xff),
8080 .driver_info = (unsigned long)&rtl8192cu_fops},
8081{USB_DEVICE_AND_INTERFACE_INFO(0x0df6, 0x0070, 0xff, 0xff, 0xff),
8082 .driver_info = (unsigned long)&rtl8192cu_fops},
8083{USB_DEVICE_AND_INTERFACE_INFO(0x0789, 0x016d, 0xff, 0xff, 0xff),
8084 .driver_info = (unsigned long)&rtl8192cu_fops},
8085{USB_DEVICE_AND_INTERFACE_INFO(0x07aa, 0x0056, 0xff, 0xff, 0xff),
8086 .driver_info = (unsigned long)&rtl8192cu_fops},
8087{USB_DEVICE_AND_INTERFACE_INFO(0x07b8, 0x8178, 0xff, 0xff, 0xff),
8088 .driver_info = (unsigned long)&rtl8192cu_fops},
8089{USB_DEVICE_AND_INTERFACE_INFO(0x0846, 0x9021, 0xff, 0xff, 0xff),
8090 .driver_info = (unsigned long)&rtl8192cu_fops},
8091{USB_DEVICE_AND_INTERFACE_INFO(0x0846, 0xf001, 0xff, 0xff, 0xff),
8092 .driver_info = (unsigned long)&rtl8192cu_fops},
8093{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x2e2e, 0xff, 0xff, 0xff),
8094 .driver_info = (unsigned long)&rtl8192cu_fops},
8095{USB_DEVICE_AND_INTERFACE_INFO(0x0e66, 0x0019, 0xff, 0xff, 0xff),
8096 .driver_info = (unsigned long)&rtl8192cu_fops},
8097{USB_DEVICE_AND_INTERFACE_INFO(0x0e66, 0x0020, 0xff, 0xff, 0xff),
8098 .driver_info = (unsigned long)&rtl8192cu_fops},
8099{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x3307, 0xff, 0xff, 0xff),
8100 .driver_info = (unsigned long)&rtl8192cu_fops},
8101{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x3309, 0xff, 0xff, 0xff),
8102 .driver_info = (unsigned long)&rtl8192cu_fops},
8103{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x330a, 0xff, 0xff, 0xff),
8104 .driver_info = (unsigned long)&rtl8192cu_fops},
8105{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0xab2b, 0xff, 0xff, 0xff),
8106 .driver_info = (unsigned long)&rtl8192cu_fops},
8107{USB_DEVICE_AND_INTERFACE_INFO(0x20f4, 0x624d, 0xff, 0xff, 0xff),
8108 .driver_info = (unsigned long)&rtl8192cu_fops},
8109{USB_DEVICE_AND_INTERFACE_INFO(0x2357, 0x0100, 0xff, 0xff, 0xff),
8110 .driver_info = (unsigned long)&rtl8192cu_fops},
8111{USB_DEVICE_AND_INTERFACE_INFO(0x4855, 0x0091, 0xff, 0xff, 0xff),
8112 .driver_info = (unsigned long)&rtl8192cu_fops},
8113{USB_DEVICE_AND_INTERFACE_INFO(0x7392, 0x7822, 0xff, 0xff, 0xff),
8114 .driver_info = (unsigned long)&rtl8192cu_fops},
8115#endif
8116{ }
8117};
8118
8119static struct usb_driver rtl8xxxu_driver = {
8120 .name = DRIVER_NAME,
8121 .probe = rtl8xxxu_probe,
8122 .disconnect = rtl8xxxu_disconnect,
8123 .id_table = dev_table,
8124 .disable_hub_initiated_lpm = 1,
8125};
8126
8127static int __init rtl8xxxu_module_init(void)
8128{
8129 int res;
8130
8131 res = usb_register(&rtl8xxxu_driver);
8132 if (res < 0)
8133 pr_err(DRIVER_NAME ": usb_register() failed (%i)\n", res);
8134
8135 return res;
8136}
8137
8138static void __exit rtl8xxxu_module_exit(void)
8139{
8140 usb_deregister(&rtl8xxxu_driver);
8141}
8142
8143
8144MODULE_DEVICE_TABLE(usb, dev_table);
8145
8146module_init(rtl8xxxu_module_init);
8147module_exit(rtl8xxxu_module_exit);