blob: be4d42240286eec4c91321a1dd4255a97e30660b [file] [log] [blame]
Rob Clarkc8afe682013-06-26 12:44:06 -04001/*
Dhaval Patel14d46ce2017-01-17 16:28:12 -08002 * Copyright (c) 2016-2017, The Linux Foundation. All rights reserved.
Rob Clarkc8afe682013-06-26 12:44:06 -04003 * Copyright (C) 2013 Red Hat
4 * Author: Rob Clark <robdclark@gmail.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published by
8 * the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
15 * You should have received a copy of the GNU General Public License along with
16 * this program. If not, see <http://www.gnu.org/licenses/>.
17 */
18
19#ifndef __MSM_DRV_H__
20#define __MSM_DRV_H__
21
22#include <linux/kernel.h>
23#include <linux/clk.h>
24#include <linux/cpufreq.h>
25#include <linux/module.h>
Rob Clark060530f2014-03-03 14:19:12 -050026#include <linux/component.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040027#include <linux/platform_device.h>
28#include <linux/pm.h>
29#include <linux/pm_runtime.h>
30#include <linux/slab.h>
31#include <linux/list.h>
32#include <linux/iommu.h>
33#include <linux/types.h>
Archit Taneja3d6df062015-06-09 14:17:22 +053034#include <linux/of_graph.h>
Archit Tanejae9fbdaf2015-11-18 12:15:14 +053035#include <linux/of_device.h>
Dhaval Patel1ac91032016-09-26 19:25:39 -070036#include <linux/sde_io_util.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040037#include <asm/sizes.h>
38
Rob Clarkc8afe682013-06-26 12:44:06 -040039#include <drm/drmP.h>
Rob Clarkcf3a7e42014-11-08 13:21:06 -050040#include <drm/drm_atomic.h>
41#include <drm/drm_atomic_helper.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040042#include <drm/drm_crtc_helper.h>
Rob Clarkcf3a7e42014-11-08 13:21:06 -050043#include <drm/drm_plane_helper.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040044#include <drm/drm_fb_helper.h>
Rob Clark7198e6b2013-07-19 12:59:32 -040045#include <drm/msm_drm.h>
Daniel Vetterd9fc9412014-09-23 15:46:53 +020046#include <drm/drm_gem.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040047
Dhaval Patel3949f032016-06-20 16:24:33 -070048#include "sde_power_handle.h"
49
50#define GET_MAJOR_REV(rev) ((rev) >> 28)
51#define GET_MINOR_REV(rev) (((rev) >> 16) & 0xFFF)
52#define GET_STEP_REV(rev) ((rev) & 0xFFFF)
Lloyd Atkinson154b6aa2016-05-24 17:11:37 -040053
Rob Clarkc8afe682013-06-26 12:44:06 -040054struct msm_kms;
Rob Clark7198e6b2013-07-19 12:59:32 -040055struct msm_gpu;
Rob Clark871d8122013-11-16 12:56:06 -050056struct msm_mmu;
Archit Taneja990a4002016-05-07 23:11:25 +053057struct msm_mdss;
Rob Clarka7d3c952014-05-30 14:47:38 -040058struct msm_rd_state;
Rob Clark70c70f02014-05-30 14:49:43 -040059struct msm_perf_state;
Rob Clarka7d3c952014-05-30 14:47:38 -040060struct msm_gem_submit;
Rob Clarkca762a82016-03-15 17:22:13 -040061struct msm_fence_context;
Rob Clarkfde5de62016-03-15 15:35:08 -040062struct msm_fence_cb;
Rob Clarkc8afe682013-06-26 12:44:06 -040063
Alan Kwong112a84f2016-05-24 20:49:21 -040064#define NUM_DOMAINS 4 /* one for KMS, then one per gpu core (?) */
Narendra Muppalla1b0b3352015-09-29 10:16:51 -070065#define MAX_CRTCS 8
66#define MAX_PLANES 12
67#define MAX_ENCODERS 8
68#define MAX_BRIDGES 8
69#define MAX_CONNECTORS 8
Rob Clark7198e6b2013-07-19 12:59:32 -040070
71struct msm_file_private {
72 /* currently we don't do anything useful with this.. but when
73 * per-context address spaces are supported we'd keep track of
74 * the context's page-tables here.
75 */
76 int dummy;
77};
Rob Clarkc8afe682013-06-26 12:44:06 -040078
jilai wang12987782015-06-25 17:37:42 -040079enum msm_mdp_plane_property {
Clarence Ip5e2a9222016-06-26 22:38:24 -040080 /* blob properties, always put these first */
Clarence Ipb43d4592016-09-08 14:21:35 -040081 PLANE_PROP_SCALER_V1,
abeykun48f407a2016-08-25 12:06:44 -040082 PLANE_PROP_SCALER_V2,
Clarence Ip5fc00c52016-09-23 15:03:34 -040083 PLANE_PROP_CSC_V1,
Dhaval Patel4e574842016-08-23 15:11:37 -070084 PLANE_PROP_INFO,
abeykun48f407a2016-08-25 12:06:44 -040085 PLANE_PROP_SCALER_LUT_ED,
86 PLANE_PROP_SCALER_LUT_CIR,
87 PLANE_PROP_SCALER_LUT_SEP,
Benet Clarkd009b1d2016-06-27 14:45:59 -070088 PLANE_PROP_SKIN_COLOR,
89 PLANE_PROP_SKY_COLOR,
90 PLANE_PROP_FOLIAGE_COLOR,
Clarence Ip5e2a9222016-06-26 22:38:24 -040091
92 /* # of blob properties */
93 PLANE_PROP_BLOBCOUNT,
94
Clarence Ipe78efb72016-06-24 18:35:21 -040095 /* range properties */
Clarence Ip5e2a9222016-06-26 22:38:24 -040096 PLANE_PROP_ZPOS = PLANE_PROP_BLOBCOUNT,
jilai wang12987782015-06-25 17:37:42 -040097 PLANE_PROP_ALPHA,
Clarence Ipcb410d42016-06-26 22:52:33 -040098 PLANE_PROP_COLOR_FILL,
Clarence Ipdedbba92016-09-27 17:43:10 -040099 PLANE_PROP_H_DECIMATE,
100 PLANE_PROP_V_DECIMATE,
Clarence Ipcae1bb62016-07-07 12:07:13 -0400101 PLANE_PROP_INPUT_FENCE,
Benet Clarkeb1b4462016-06-27 14:43:06 -0700102 PLANE_PROP_HUE_ADJUST,
103 PLANE_PROP_SATURATION_ADJUST,
104 PLANE_PROP_VALUE_ADJUST,
105 PLANE_PROP_CONTRAST_ADJUST,
Veera Sundaram Sankaran02dd6ac2016-12-22 15:08:29 -0800106 PLANE_PROP_EXCL_RECT_V1,
Clarence Ipe78efb72016-06-24 18:35:21 -0400107
Clarence Ip5e2a9222016-06-26 22:38:24 -0400108 /* enum/bitmask properties */
109 PLANE_PROP_ROTATION,
110 PLANE_PROP_BLEND_OP,
111 PLANE_PROP_SRC_CONFIG,
Clarence Ipe78efb72016-06-24 18:35:21 -0400112
Clarence Ip5e2a9222016-06-26 22:38:24 -0400113 /* total # of properties */
114 PLANE_PROP_COUNT
jilai wang12987782015-06-25 17:37:42 -0400115};
116
Clarence Ip7a753bb2016-07-07 11:47:44 -0400117enum msm_mdp_crtc_property {
Dhaval Patele4a5dda2016-10-13 19:29:30 -0700118 CRTC_PROP_INFO,
119
Clarence Ip7a753bb2016-07-07 11:47:44 -0400120 /* # of blob properties */
121 CRTC_PROP_BLOBCOUNT,
122
123 /* range properties */
Clarence Ipcae1bb62016-07-07 12:07:13 -0400124 CRTC_PROP_INPUT_FENCE_TIMEOUT = CRTC_PROP_BLOBCOUNT,
Clarence Ip24f80662016-06-13 19:05:32 -0400125 CRTC_PROP_OUTPUT_FENCE,
Clarence Ip1d9728b2016-09-01 11:10:54 -0400126 CRTC_PROP_OUTPUT_FENCE_OFFSET,
Clarence Ip7a753bb2016-07-07 11:47:44 -0400127
128 /* total # of properties */
129 CRTC_PROP_COUNT
130};
131
Clarence Ipdd8021c2016-07-20 16:39:47 -0400132enum msm_mdp_conn_property {
133 /* blob properties, always put these first */
134 CONNECTOR_PROP_SDE_INFO,
135
136 /* # of blob properties */
137 CONNECTOR_PROP_BLOBCOUNT,
138
139 /* range properties */
140 CONNECTOR_PROP_OUT_FB = CONNECTOR_PROP_BLOBCOUNT,
141 CONNECTOR_PROP_RETIRE_FENCE,
Alan Kwongbb27c092016-07-20 16:41:25 -0400142 CONNECTOR_PROP_DST_X,
143 CONNECTOR_PROP_DST_Y,
144 CONNECTOR_PROP_DST_W,
145 CONNECTOR_PROP_DST_H,
Clarence Ipdd8021c2016-07-20 16:39:47 -0400146
147 /* enum/bitmask properties */
Lloyd Atkinsonb6191972016-08-10 18:31:46 -0400148 CONNECTOR_PROP_TOPOLOGY_NAME,
149 CONNECTOR_PROP_TOPOLOGY_CONTROL,
Clarence Ipdd8021c2016-07-20 16:39:47 -0400150
151 /* total # of properties */
152 CONNECTOR_PROP_COUNT
153};
154
Hai Li78b1d472015-07-27 13:49:45 -0400155struct msm_vblank_ctrl {
156 struct work_struct work;
157 struct list_head event_list;
158 spinlock_t lock;
159};
160
Clarence Ipa4039322016-07-15 16:23:59 -0400161#define MAX_H_TILES_PER_DISPLAY 2
162
163/**
164 * enum msm_display_compression - compression method used for pixel stream
165 * @MSM_DISPLAY_COMPRESS_NONE: Pixel data is not compressed
166 * @MSM_DISPLAY_COMPRESS_DSC: DSC compresison is used
167 * @MSM_DISPLAY_COMPRESS_FBC: FBC compression is used
168 */
169enum msm_display_compression {
170 MSM_DISPLAY_COMPRESS_NONE,
171 MSM_DISPLAY_COMPRESS_DSC,
172 MSM_DISPLAY_COMPRESS_FBC,
173};
174
175/**
176 * enum msm_display_caps - features/capabilities supported by displays
177 * @MSM_DISPLAY_CAP_VID_MODE: Video or "active" mode supported
178 * @MSM_DISPLAY_CAP_CMD_MODE: Command mode supported
179 * @MSM_DISPLAY_CAP_HOT_PLUG: Hot plug detection supported
180 * @MSM_DISPLAY_CAP_EDID: EDID supported
181 */
182enum msm_display_caps {
183 MSM_DISPLAY_CAP_VID_MODE = BIT(0),
184 MSM_DISPLAY_CAP_CMD_MODE = BIT(1),
185 MSM_DISPLAY_CAP_HOT_PLUG = BIT(2),
186 MSM_DISPLAY_CAP_EDID = BIT(3),
187};
188
189/**
190 * struct msm_display_info - defines display properties
191 * @intf_type: DRM_MODE_CONNECTOR_ display type
192 * @capabilities: Bitmask of display flags
193 * @num_of_h_tiles: Number of horizontal tiles in case of split interface
194 * @h_tile_instance: Controller instance used per tile. Number of elements is
195 * based on num_of_h_tiles
196 * @is_connected: Set to true if display is connected
197 * @width_mm: Physical width
198 * @height_mm: Physical height
199 * @max_width: Max width of display. In case of hot pluggable display
200 * this is max width supported by controller
201 * @max_height: Max height of display. In case of hot pluggable display
202 * this is max height supported by controller
203 * @compression: Compression supported by the display
204 */
205struct msm_display_info {
206 int intf_type;
207 uint32_t capabilities;
208
209 uint32_t num_of_h_tiles;
210 uint32_t h_tile_instance[MAX_H_TILES_PER_DISPLAY];
211
212 bool is_connected;
213
214 unsigned int width_mm;
215 unsigned int height_mm;
216
217 uint32_t max_width;
218 uint32_t max_height;
219
220 enum msm_display_compression compression;
221};
222
Clarence Ip3649f8b2016-10-31 09:59:44 -0400223/**
224 * struct msm_drm_event - defines custom event notification struct
225 * @base: base object required for event notification by DRM framework.
226 * @event: event object required for event notification by DRM framework.
227 * @info: contains information of DRM object for which events has been
228 * requested.
229 * @data: memory location which contains response payload for event.
230 */
231struct msm_drm_event {
232 struct drm_pending_event base;
233 struct drm_event event;
234 struct drm_msm_event_req info;
235 u8 data[];
236};
Ajay Singh Parmar64c19192016-06-10 16:44:56 -0700237
Rob Clarkc8afe682013-06-26 12:44:06 -0400238struct msm_drm_private {
239
Rob Clark68209392016-05-17 16:19:32 -0400240 struct drm_device *dev;
241
Rob Clarkc8afe682013-06-26 12:44:06 -0400242 struct msm_kms *kms;
243
Dhaval Patel3949f032016-06-20 16:24:33 -0700244 struct sde_power_handle phandle;
245 struct sde_power_client *pclient;
246
Rob Clark060530f2014-03-03 14:19:12 -0500247 /* subordinate devices, if present: */
Rob Clark067fef32014-11-04 13:33:14 -0500248 struct platform_device *gpu_pdev;
249
Archit Taneja990a4002016-05-07 23:11:25 +0530250 /* top level MDSS wrapper device (for MDP5 only) */
251 struct msm_mdss *mdss;
252
Rob Clark067fef32014-11-04 13:33:14 -0500253 /* possibly this should be in the kms component, but it is
254 * shared by both mdp4 and mdp5..
255 */
256 struct hdmi *hdmi;
Rob Clark060530f2014-03-03 14:19:12 -0500257
Hai Liab5b0102015-01-07 18:47:44 -0500258 /* eDP is for mdp5 only, but kms has not been created
259 * when edp_bind() and edp_init() are called. Here is the only
260 * place to keep the edp instance.
261 */
262 struct msm_edp *edp;
263
Hai Lia6895542015-03-31 14:36:33 -0400264 /* DSI is shared by mdp4 and mdp5 */
265 struct msm_dsi *dsi[2];
266
Rob Clark7198e6b2013-07-19 12:59:32 -0400267 /* when we have more than one 'msm_gpu' these need to be an array: */
268 struct msm_gpu *gpu;
269 struct msm_file_private *lastctx;
270
Rob Clarkc8afe682013-06-26 12:44:06 -0400271 struct drm_fb_helper *fbdev;
272
Rob Clarka7d3c952014-05-30 14:47:38 -0400273 struct msm_rd_state *rd;
Rob Clark70c70f02014-05-30 14:49:43 -0400274 struct msm_perf_state *perf;
Rob Clarka7d3c952014-05-30 14:47:38 -0400275
Rob Clarkc8afe682013-06-26 12:44:06 -0400276 /* list of GEM objects: */
277 struct list_head inactive_list;
278
279 struct workqueue_struct *wq;
Rob Clarkba00c3f2016-03-16 18:18:17 -0400280 struct workqueue_struct *atomic_wq;
Rob Clarkc8afe682013-06-26 12:44:06 -0400281
Rob Clarkf86afec2014-11-25 12:41:18 -0500282 /* crtcs pending async atomic updates: */
283 uint32_t pending_crtcs;
284 wait_queue_head_t pending_crtcs_event;
285
Rob Clark871d8122013-11-16 12:56:06 -0500286 /* registered MMUs: */
287 unsigned int num_mmus;
288 struct msm_mmu *mmus[NUM_DOMAINS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400289
Rob Clarka8623912013-10-08 12:57:48 -0400290 unsigned int num_planes;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700291 struct drm_plane *planes[MAX_PLANES];
Rob Clarka8623912013-10-08 12:57:48 -0400292
Rob Clarkc8afe682013-06-26 12:44:06 -0400293 unsigned int num_crtcs;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700294 struct drm_crtc *crtcs[MAX_CRTCS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400295
296 unsigned int num_encoders;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700297 struct drm_encoder *encoders[MAX_ENCODERS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400298
Rob Clarka3376e32013-08-30 13:02:15 -0400299 unsigned int num_bridges;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700300 struct drm_bridge *bridges[MAX_BRIDGES];
Rob Clarka3376e32013-08-30 13:02:15 -0400301
Rob Clarkc8afe682013-06-26 12:44:06 -0400302 unsigned int num_connectors;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700303 struct drm_connector *connectors[MAX_CONNECTORS];
Rob Clark871d8122013-11-16 12:56:06 -0500304
jilai wang12987782015-06-25 17:37:42 -0400305 /* Properties */
Clarence Ipe78efb72016-06-24 18:35:21 -0400306 struct drm_property *plane_property[PLANE_PROP_COUNT];
Clarence Ip7a753bb2016-07-07 11:47:44 -0400307 struct drm_property *crtc_property[CRTC_PROP_COUNT];
Clarence Ipdd8021c2016-07-20 16:39:47 -0400308 struct drm_property *conn_property[CONNECTOR_PROP_COUNT];
jilai wang12987782015-06-25 17:37:42 -0400309
Gopikrishnaiah Anandane0e5e0c2016-05-25 11:05:33 -0700310 /* Color processing properties for the crtc */
311 struct drm_property **cp_property;
312
Rob Clark871d8122013-11-16 12:56:06 -0500313 /* VRAM carveout, used when no IOMMU: */
314 struct {
315 unsigned long size;
316 dma_addr_t paddr;
317 /* NOTE: mm managed at the page level, size is in # of pages
318 * and position mm_node->start is in # of pages:
319 */
320 struct drm_mm mm;
321 } vram;
Hai Li78b1d472015-07-27 13:49:45 -0400322
Rob Clarke1e9db22016-05-27 11:16:28 -0400323 struct notifier_block vmap_notifier;
Rob Clark68209392016-05-17 16:19:32 -0400324 struct shrinker shrinker;
325
Hai Li78b1d472015-07-27 13:49:45 -0400326 struct msm_vblank_ctrl vblank_ctrl;
Rob Clarkd78d3832016-08-22 15:28:38 -0400327
Lloyd Atkinson5d40d312016-09-06 08:34:13 -0400328 /* list of clients waiting for events */
329 struct list_head client_event_list;
Rob Clarkc8afe682013-06-26 12:44:06 -0400330};
331
332struct msm_format {
333 uint32_t pixel_format;
334};
335
Daniel Vetterb4274fb2014-11-26 17:02:18 +0100336int msm_atomic_check(struct drm_device *dev,
337 struct drm_atomic_state *state);
Dhaval Patel7a7d85d2016-08-26 16:35:34 -0700338/* callback from wq once fence has passed: */
339struct msm_fence_cb {
340 struct work_struct work;
341 uint32_t fence;
342 void (*func)(struct msm_fence_cb *cb);
343};
344
345void __msm_fence_worker(struct work_struct *work);
346
347#define INIT_FENCE_CB(_cb, _func) do { \
348 INIT_WORK(&(_cb)->work, __msm_fence_worker); \
349 (_cb)->func = _func; \
350 } while (0)
351
Rob Clarkcf3a7e42014-11-08 13:21:06 -0500352int msm_atomic_commit(struct drm_device *dev,
Maarten Lankhorsta3ccfb92016-04-26 16:11:38 +0200353 struct drm_atomic_state *state, bool nonblock);
Rob Clarkcf3a7e42014-11-08 13:21:06 -0500354
Rob Clark871d8122013-11-16 12:56:06 -0500355int msm_register_mmu(struct drm_device *dev, struct msm_mmu *mmu);
Lloyd Atkinson1e2497e2016-09-26 17:55:48 -0400356void msm_unregister_mmu(struct drm_device *dev, struct msm_mmu *mmu);
Rob Clarkc8afe682013-06-26 12:44:06 -0400357
Rob Clark40e68152016-05-03 09:50:26 -0400358void msm_gem_submit_free(struct msm_gem_submit *submit);
Rob Clark7198e6b2013-07-19 12:59:32 -0400359int msm_ioctl_gem_submit(struct drm_device *dev, void *data,
360 struct drm_file *file);
361
Rob Clark68209392016-05-17 16:19:32 -0400362void msm_gem_shrinker_init(struct drm_device *dev);
363void msm_gem_shrinker_cleanup(struct drm_device *dev);
364
Daniel Thompson77a147e2014-11-12 11:38:14 +0000365int msm_gem_mmap_obj(struct drm_gem_object *obj,
366 struct vm_area_struct *vma);
Rob Clarkc8afe682013-06-26 12:44:06 -0400367int msm_gem_mmap(struct file *filp, struct vm_area_struct *vma);
368int msm_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
369uint64_t msm_gem_mmap_offset(struct drm_gem_object *obj);
370int msm_gem_get_iova_locked(struct drm_gem_object *obj, int id,
371 uint32_t *iova);
372int msm_gem_get_iova(struct drm_gem_object *obj, int id, uint32_t *iova);
Rob Clark2638d902014-11-08 09:13:37 -0500373uint32_t msm_gem_iova(struct drm_gem_object *obj, int id);
Rob Clark05b84912013-09-28 11:28:35 -0400374struct page **msm_gem_get_pages(struct drm_gem_object *obj);
375void msm_gem_put_pages(struct drm_gem_object *obj);
Rob Clarkc8afe682013-06-26 12:44:06 -0400376void msm_gem_put_iova(struct drm_gem_object *obj, int id);
377int msm_gem_dumb_create(struct drm_file *file, struct drm_device *dev,
378 struct drm_mode_create_dumb *args);
Rob Clarkc8afe682013-06-26 12:44:06 -0400379int msm_gem_dumb_map_offset(struct drm_file *file, struct drm_device *dev,
380 uint32_t handle, uint64_t *offset);
Rob Clark05b84912013-09-28 11:28:35 -0400381struct sg_table *msm_gem_prime_get_sg_table(struct drm_gem_object *obj);
382void *msm_gem_prime_vmap(struct drm_gem_object *obj);
383void msm_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
Daniel Thompson77a147e2014-11-12 11:38:14 +0000384int msm_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma);
Rob Clark05b84912013-09-28 11:28:35 -0400385struct drm_gem_object *msm_gem_prime_import_sg_table(struct drm_device *dev,
Maarten Lankhorstb5e9c1a2014-01-09 11:03:14 +0100386 struct dma_buf_attachment *attach, struct sg_table *sg);
Rob Clark05b84912013-09-28 11:28:35 -0400387int msm_gem_prime_pin(struct drm_gem_object *obj);
388void msm_gem_prime_unpin(struct drm_gem_object *obj);
Rob Clark18f23042016-05-26 16:24:35 -0400389void *msm_gem_get_vaddr_locked(struct drm_gem_object *obj);
390void *msm_gem_get_vaddr(struct drm_gem_object *obj);
391void msm_gem_put_vaddr_locked(struct drm_gem_object *obj);
392void msm_gem_put_vaddr(struct drm_gem_object *obj);
Rob Clark4cd33c42016-05-17 15:44:49 -0400393int msm_gem_madvise(struct drm_gem_object *obj, unsigned madv);
Rob Clark68209392016-05-17 16:19:32 -0400394void msm_gem_purge(struct drm_gem_object *obj);
Rob Clarke1e9db22016-05-27 11:16:28 -0400395void msm_gem_vunmap(struct drm_gem_object *obj);
Rob Clarkb6295f92016-03-15 18:26:28 -0400396int msm_gem_sync_object(struct drm_gem_object *obj,
397 struct msm_fence_context *fctx, bool exclusive);
Rob Clark7198e6b2013-07-19 12:59:32 -0400398void msm_gem_move_to_active(struct drm_gem_object *obj,
Rob Clarkb6295f92016-03-15 18:26:28 -0400399 struct msm_gpu *gpu, bool exclusive, struct fence *fence);
Rob Clark7198e6b2013-07-19 12:59:32 -0400400void msm_gem_move_to_inactive(struct drm_gem_object *obj);
Rob Clarkba00c3f2016-03-16 18:18:17 -0400401int msm_gem_cpu_prep(struct drm_gem_object *obj, uint32_t op, ktime_t *timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -0400402int msm_gem_cpu_fini(struct drm_gem_object *obj);
Rob Clarkc8afe682013-06-26 12:44:06 -0400403void msm_gem_free_object(struct drm_gem_object *obj);
404int msm_gem_new_handle(struct drm_device *dev, struct drm_file *file,
405 uint32_t size, uint32_t flags, uint32_t *handle);
406struct drm_gem_object *msm_gem_new(struct drm_device *dev,
407 uint32_t size, uint32_t flags);
Rob Clark05b84912013-09-28 11:28:35 -0400408struct drm_gem_object *msm_gem_import(struct drm_device *dev,
Rob Clark79f0e202016-03-16 12:40:35 -0400409 struct dma_buf *dmabuf, struct sg_table *sgt);
Rob Clarkc8afe682013-06-26 12:44:06 -0400410
Rob Clark2638d902014-11-08 09:13:37 -0500411int msm_framebuffer_prepare(struct drm_framebuffer *fb, int id);
412void msm_framebuffer_cleanup(struct drm_framebuffer *fb, int id);
413uint32_t msm_framebuffer_iova(struct drm_framebuffer *fb, int id, int plane);
Rob Clarkc8afe682013-06-26 12:44:06 -0400414struct drm_gem_object *msm_framebuffer_bo(struct drm_framebuffer *fb, int plane);
415const struct msm_format *msm_framebuffer_format(struct drm_framebuffer *fb);
416struct drm_framebuffer *msm_framebuffer_init(struct drm_device *dev,
Ville Syrjälä1eb83452015-11-11 19:11:29 +0200417 const struct drm_mode_fb_cmd2 *mode_cmd, struct drm_gem_object **bos);
Rob Clarkc8afe682013-06-26 12:44:06 -0400418struct drm_framebuffer *msm_framebuffer_create(struct drm_device *dev,
Ville Syrjälä1eb83452015-11-11 19:11:29 +0200419 struct drm_file *file, const struct drm_mode_fb_cmd2 *mode_cmd);
Rob Clarkc8afe682013-06-26 12:44:06 -0400420
421struct drm_fb_helper *msm_fbdev_init(struct drm_device *dev);
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530422void msm_fbdev_free(struct drm_device *dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400423
Rob Clarkdada25b2013-12-01 12:12:54 -0500424struct hdmi;
Arnd Bergmannfcda50c2016-02-22 22:08:35 +0100425int msm_hdmi_modeset_init(struct hdmi *hdmi, struct drm_device *dev,
Rob Clark067fef32014-11-04 13:33:14 -0500426 struct drm_encoder *encoder);
Arnd Bergmannfcda50c2016-02-22 22:08:35 +0100427void __init msm_hdmi_register(void);
428void __exit msm_hdmi_unregister(void);
Rob Clarkc8afe682013-06-26 12:44:06 -0400429
Hai Li00453982014-12-12 14:41:17 -0500430struct msm_edp;
431void __init msm_edp_register(void);
432void __exit msm_edp_unregister(void);
433int msm_edp_modeset_init(struct msm_edp *edp, struct drm_device *dev,
434 struct drm_encoder *encoder);
435
Hai Lia6895542015-03-31 14:36:33 -0400436struct msm_dsi;
437enum msm_dsi_encoder_id {
438 MSM_DSI_VIDEO_ENCODER_ID = 0,
439 MSM_DSI_CMD_ENCODER_ID = 1,
440 MSM_DSI_ENCODER_NUM = 2
441};
442#ifdef CONFIG_DRM_MSM_DSI
443void __init msm_dsi_register(void);
444void __exit msm_dsi_unregister(void);
445int msm_dsi_modeset_init(struct msm_dsi *msm_dsi, struct drm_device *dev,
446 struct drm_encoder *encoders[MSM_DSI_ENCODER_NUM]);
447#else
448static inline void __init msm_dsi_register(void)
449{
450}
451static inline void __exit msm_dsi_unregister(void)
452{
453}
454static inline int msm_dsi_modeset_init(struct msm_dsi *msm_dsi,
455 struct drm_device *dev,
456 struct drm_encoder *encoders[MSM_DSI_ENCODER_NUM])
457{
458 return -EINVAL;
459}
460#endif
461
Archit Taneja1dd0a0b2016-05-30 16:36:50 +0530462void __init msm_mdp_register(void);
463void __exit msm_mdp_unregister(void);
464
Rob Clarkc8afe682013-06-26 12:44:06 -0400465#ifdef CONFIG_DEBUG_FS
466void msm_gem_describe(struct drm_gem_object *obj, struct seq_file *m);
467void msm_gem_describe_objects(struct list_head *list, struct seq_file *m);
468void msm_framebuffer_describe(struct drm_framebuffer *fb, struct seq_file *m);
Rob Clarka7d3c952014-05-30 14:47:38 -0400469int msm_debugfs_late_init(struct drm_device *dev);
470int msm_rd_debugfs_init(struct drm_minor *minor);
471void msm_rd_debugfs_cleanup(struct drm_minor *minor);
472void msm_rd_dump_submit(struct msm_gem_submit *submit);
Rob Clark70c70f02014-05-30 14:49:43 -0400473int msm_perf_debugfs_init(struct drm_minor *minor);
474void msm_perf_debugfs_cleanup(struct drm_minor *minor);
Rob Clarka7d3c952014-05-30 14:47:38 -0400475#else
476static inline int msm_debugfs_late_init(struct drm_device *dev) { return 0; }
477static inline void msm_rd_dump_submit(struct msm_gem_submit *submit) {}
Rob Clarkc8afe682013-06-26 12:44:06 -0400478#endif
479
480void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
481 const char *dbgname);
Lloyd Atkinson1a0c9172016-10-04 10:01:24 -0400482void msm_iounmap(struct platform_device *dev, void __iomem *addr);
Rob Clarkc8afe682013-06-26 12:44:06 -0400483void msm_writel(u32 data, void __iomem *addr);
484u32 msm_readl(const void __iomem *addr);
485
486#define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
487#define VERB(fmt, ...) if (0) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
488
489static inline int align_pitch(int width, int bpp)
490{
491 int bytespp = (bpp + 7) / 8;
492 /* adreno needs pitch aligned to 32 pixels: */
493 return bytespp * ALIGN(width, 32);
494}
495
496/* for the generated headers: */
497#define INVALID_IDX(idx) ({BUG(); 0;})
Rob Clark7198e6b2013-07-19 12:59:32 -0400498#define fui(x) ({BUG(); 0;})
499#define util_float_to_half(x) ({BUG(); 0;})
500
Rob Clarkc8afe682013-06-26 12:44:06 -0400501
502#define FIELD(val, name) (((val) & name ## __MASK) >> name ## __SHIFT)
503
504/* for conditionally setting boolean flag(s): */
505#define COND(bool, val) ((bool) ? (val) : 0)
506
Rob Clark340ff412016-03-16 14:57:22 -0400507static inline unsigned long timeout_to_jiffies(const ktime_t *timeout)
508{
509 ktime_t now = ktime_get();
510 unsigned long remaining_jiffies;
511
512 if (ktime_compare(*timeout, now) < 0) {
513 remaining_jiffies = 0;
514 } else {
515 ktime_t rem = ktime_sub(*timeout, now);
516 struct timespec ts = ktime_to_timespec(rem);
517 remaining_jiffies = timespec_to_jiffies(&ts);
518 }
519
520 return remaining_jiffies;
521}
Rob Clarkc8afe682013-06-26 12:44:06 -0400522
523#endif /* __MSM_DRV_H__ */