blob: 2034f7cf238b1de91c7eae9bb26175081c465197 [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010029#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080030#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010031#include "i915_trace.h"
32#include "intel_drv.h"
33
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000034/**
35 * DOC: Global GTT views
36 *
37 * Background and previous state
38 *
39 * Historically objects could exists (be bound) in global GTT space only as
40 * singular instances with a view representing all of the object's backing pages
41 * in a linear fashion. This view will be called a normal view.
42 *
43 * To support multiple views of the same object, where the number of mapped
44 * pages is not equal to the backing store, or where the layout of the pages
45 * is not linear, concept of a GGTT view was added.
46 *
47 * One example of an alternative view is a stereo display driven by a single
48 * image. In this case we would have a framebuffer looking like this
49 * (2x2 pages):
50 *
51 * 12
52 * 34
53 *
54 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
55 * rendering. In contrast, fed to the display engine would be an alternative
56 * view which could look something like this:
57 *
58 * 1212
59 * 3434
60 *
61 * In this example both the size and layout of pages in the alternative view is
62 * different from the normal view.
63 *
64 * Implementation and usage
65 *
66 * GGTT views are implemented using VMAs and are distinguished via enum
67 * i915_ggtt_view_type and struct i915_ggtt_view.
68 *
69 * A new flavour of core GEM functions which work with GGTT bound objects were
70 * added with the _view suffix. They take the struct i915_ggtt_view parameter
71 * encapsulating all metadata required to implement a view.
72 *
73 * As a helper for callers which are only interested in the normal view,
74 * globally const i915_ggtt_view_normal singleton instance exists. All old core
75 * GEM API functions, the ones not taking the view parameter, are operating on,
76 * or with the normal GGTT view.
77 *
78 * Code wanting to add or use a new GGTT view needs to:
79 *
80 * 1. Add a new enum with a suitable name.
81 * 2. Extend the metadata in the i915_ggtt_view structure if required.
82 * 3. Add support to i915_get_vma_pages().
83 *
84 * New views are required to build a scatter-gather table from within the
85 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
86 * exists for the lifetime of an VMA.
87 *
88 * Core API is designed to have copy semantics which means that passed in
89 * struct i915_ggtt_view does not need to be persistent (left around after
90 * calling the core API functions).
91 *
92 */
93
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +000094const struct i915_ggtt_view i915_ggtt_view_normal;
95
Ville Syrjäläee0ce472014-04-09 13:28:01 +030096static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv);
97static void chv_setup_private_ppat(struct drm_i915_private *dev_priv);
Ben Widawskya2319c02014-03-18 16:09:37 -070098
Daniel Vettercfa7c862014-04-29 11:53:58 +020099static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
100{
Chris Wilson1893a712014-09-19 11:56:27 +0100101 bool has_aliasing_ppgtt;
102 bool has_full_ppgtt;
103
104 has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
105 has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;
Chris Wilson1893a712014-09-19 11:56:27 +0100106
Yu Zhang71ba2d62015-02-10 19:05:54 +0800107 if (intel_vgpu_active(dev))
108 has_full_ppgtt = false; /* emulation is too hard */
109
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000110 /*
111 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
112 * execlists, the sole mechanism available to submit work.
113 */
114 if (INTEL_INFO(dev)->gen < 9 &&
115 (enable_ppgtt == 0 || !has_aliasing_ppgtt))
Daniel Vettercfa7c862014-04-29 11:53:58 +0200116 return 0;
117
118 if (enable_ppgtt == 1)
119 return 1;
120
Chris Wilson1893a712014-09-19 11:56:27 +0100121 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200122 return 2;
123
Daniel Vetter93a25a92014-03-06 09:40:43 +0100124#ifdef CONFIG_INTEL_IOMMU
125 /* Disable ppgtt on SNB if VT-d is on. */
126 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
127 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200128 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100129 }
130#endif
131
Jesse Barnes62942ed2014-06-13 09:28:33 -0700132 /* Early VLV doesn't have this */
Ville Syrjäläca2aed6c2014-06-28 02:03:56 +0300133 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
134 dev->pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700135 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
136 return 0;
137 }
138
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000139 if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
140 return 2;
141 else
142 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100143}
144
Ben Widawsky6f65e292013-12-06 14:10:56 -0800145static void ppgtt_bind_vma(struct i915_vma *vma,
146 enum i915_cache_level cache_level,
147 u32 flags);
148static void ppgtt_unbind_vma(struct i915_vma *vma);
149
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700150static inline gen8_gtt_pte_t gen8_pte_encode(dma_addr_t addr,
151 enum i915_cache_level level,
152 bool valid)
153{
154 gen8_gtt_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
155 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300156
157 switch (level) {
158 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800159 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300160 break;
161 case I915_CACHE_WT:
162 pte |= PPAT_DISPLAY_ELLC_INDEX;
163 break;
164 default:
165 pte |= PPAT_CACHED_INDEX;
166 break;
167 }
168
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700169 return pte;
170}
171
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800172static inline gen8_ppgtt_pde_t gen8_pde_encode(struct drm_device *dev,
173 dma_addr_t addr,
174 enum i915_cache_level level)
175{
176 gen8_ppgtt_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
177 pde |= addr;
178 if (level != I915_CACHE_NONE)
179 pde |= PPAT_CACHED_PDE_INDEX;
180 else
181 pde |= PPAT_UNCACHED_INDEX;
182 return pde;
183}
184
Chris Wilson350ec882013-08-06 13:17:02 +0100185static gen6_gtt_pte_t snb_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700186 enum i915_cache_level level,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530187 bool valid, u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700188{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700189 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700190 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700191
192 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100193 case I915_CACHE_L3_LLC:
194 case I915_CACHE_LLC:
195 pte |= GEN6_PTE_CACHE_LLC;
196 break;
197 case I915_CACHE_NONE:
198 pte |= GEN6_PTE_UNCACHED;
199 break;
200 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100201 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100202 }
203
204 return pte;
205}
206
207static gen6_gtt_pte_t ivb_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700208 enum i915_cache_level level,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530209 bool valid, u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100210{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700211 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100212 pte |= GEN6_PTE_ADDR_ENCODE(addr);
213
214 switch (level) {
215 case I915_CACHE_L3_LLC:
216 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700217 break;
218 case I915_CACHE_LLC:
219 pte |= GEN6_PTE_CACHE_LLC;
220 break;
221 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700222 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700223 break;
224 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100225 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700226 }
227
Ben Widawsky54d12522012-09-24 16:44:32 -0700228 return pte;
229}
230
Ben Widawsky80a74f72013-06-27 16:30:19 -0700231static gen6_gtt_pte_t byt_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700232 enum i915_cache_level level,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530233 bool valid, u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700234{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700235 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700236 pte |= GEN6_PTE_ADDR_ENCODE(addr);
237
Akash Goel24f3a8c2014-06-17 10:59:42 +0530238 if (!(flags & PTE_READ_ONLY))
239 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700240
241 if (level != I915_CACHE_NONE)
242 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
243
244 return pte;
245}
246
Ben Widawsky80a74f72013-06-27 16:30:19 -0700247static gen6_gtt_pte_t hsw_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700248 enum i915_cache_level level,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530249 bool valid, u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700250{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700251 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700252 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700253
254 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700255 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700256
257 return pte;
258}
259
Ben Widawsky4d15c142013-07-04 11:02:06 -0700260static gen6_gtt_pte_t iris_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700261 enum i915_cache_level level,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530262 bool valid, u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700263{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700264 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700265 pte |= HSW_PTE_ADDR_ENCODE(addr);
266
Chris Wilson651d7942013-08-08 14:41:10 +0100267 switch (level) {
268 case I915_CACHE_NONE:
269 break;
270 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000271 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100272 break;
273 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000274 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100275 break;
276 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700277
278 return pte;
279}
280
Michel Thierry06dc68d2015-02-24 16:22:37 +0000281static void unmap_and_free_pt(struct i915_page_table_entry *pt, struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000282{
283 if (WARN_ON(!pt->page))
284 return;
285 __free_page(pt->page);
286 kfree(pt);
287}
288
Michel Thierry06dc68d2015-02-24 16:22:37 +0000289static struct i915_page_table_entry *alloc_pt_single(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000290{
291 struct i915_page_table_entry *pt;
292
293 pt = kzalloc(sizeof(*pt), GFP_KERNEL);
294 if (!pt)
295 return ERR_PTR(-ENOMEM);
296
297 pt->page = alloc_page(GFP_KERNEL | __GFP_ZERO);
298 if (!pt->page) {
299 kfree(pt);
300 return ERR_PTR(-ENOMEM);
301 }
302
303 return pt;
304}
305
306/**
307 * alloc_pt_range() - Allocate a multiple page tables
308 * @pd: The page directory which will have at least @count entries
309 * available to point to the allocated page tables.
310 * @pde: First page directory entry for which we are allocating.
311 * @count: Number of pages to allocate.
Michel Thierry719cd212015-02-26 11:28:13 +0000312 * @dev: DRM device.
Ben Widawsky06fda602015-02-24 16:22:36 +0000313 *
314 * Allocates multiple page table pages and sets the appropriate entries in the
315 * page table structure within the page directory. Function cleans up after
316 * itself on any failures.
317 *
318 * Return: 0 if allocation succeeded.
319 */
Michel Thierry06dc68d2015-02-24 16:22:37 +0000320static int alloc_pt_range(struct i915_page_directory_entry *pd, uint16_t pde, size_t count,
321 struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000322{
323 int i, ret;
324
325 /* 512 is the max page tables per page_directory on any platform. */
326 if (WARN_ON(pde + count > GEN6_PPGTT_PD_ENTRIES))
327 return -EINVAL;
328
329 for (i = pde; i < pde + count; i++) {
Michel Thierry06dc68d2015-02-24 16:22:37 +0000330 struct i915_page_table_entry *pt = alloc_pt_single(dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000331
332 if (IS_ERR(pt)) {
333 ret = PTR_ERR(pt);
334 goto err_out;
335 }
336 WARN(pd->page_table[i],
Dan Carpenter686135d2015-02-26 19:53:54 +0300337 "Leaking page directory entry %d (%p)\n",
Ben Widawsky06fda602015-02-24 16:22:36 +0000338 i, pd->page_table[i]);
339 pd->page_table[i] = pt;
340 }
341
342 return 0;
343
344err_out:
345 while (i-- > pde)
Michel Thierry06dc68d2015-02-24 16:22:37 +0000346 unmap_and_free_pt(pd->page_table[i], dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000347 return ret;
348}
349
350static void unmap_and_free_pd(struct i915_page_directory_entry *pd)
351{
352 if (pd->page) {
353 __free_page(pd->page);
354 kfree(pd);
355 }
356}
357
358static struct i915_page_directory_entry *alloc_pd_single(void)
359{
360 struct i915_page_directory_entry *pd;
361
362 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
363 if (!pd)
364 return ERR_PTR(-ENOMEM);
365
366 pd->page = alloc_page(GFP_KERNEL | __GFP_ZERO);
367 if (!pd->page) {
368 kfree(pd);
369 return ERR_PTR(-ENOMEM);
370 }
371
372 return pd;
373}
374
Ben Widawsky94e409c2013-11-04 22:29:36 -0800375/* Broadwell Page Directory Pointer Descriptors */
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100376static int gen8_write_pdp(struct intel_engine_cs *ring, unsigned entry,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100377 uint64_t val)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800378{
379 int ret;
380
381 BUG_ON(entry >= 4);
382
383 ret = intel_ring_begin(ring, 6);
384 if (ret)
385 return ret;
386
387 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
388 intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
389 intel_ring_emit(ring, (u32)(val >> 32));
390 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
391 intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
392 intel_ring_emit(ring, (u32)(val));
393 intel_ring_advance(ring);
394
395 return 0;
396}
397
Ben Widawskyeeb94882013-12-06 14:11:10 -0800398static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100399 struct intel_engine_cs *ring)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800400{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800401 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800402
403 /* bit of a hack to find the actual last used pd */
404 int used_pd = ppgtt->num_pd_entries / GEN8_PDES_PER_PAGE;
405
Ben Widawsky94e409c2013-11-04 22:29:36 -0800406 for (i = used_pd - 1; i >= 0; i--) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000407 dma_addr_t addr = ppgtt->pdp.page_directory[i]->daddr;
McAulay, Alistair6689c162014-08-15 18:51:35 +0100408 ret = gen8_write_pdp(ring, i, addr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800409 if (ret)
410 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800411 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800412
Ben Widawskyeeb94882013-12-06 14:11:10 -0800413 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800414}
415
Ben Widawsky459108b2013-11-02 21:07:23 -0700416static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -0800417 uint64_t start,
418 uint64_t length,
Ben Widawsky459108b2013-11-02 21:07:23 -0700419 bool use_scratch)
420{
421 struct i915_hw_ppgtt *ppgtt =
422 container_of(vm, struct i915_hw_ppgtt, base);
423 gen8_gtt_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800424 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
425 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
426 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky782f1492014-02-20 11:50:33 -0800427 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700428 unsigned last_pte, i;
429
430 scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
431 I915_CACHE_LLC, use_scratch);
432
433 while (num_entries) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000434 struct i915_page_directory_entry *pd;
435 struct i915_page_table_entry *pt;
436 struct page *page_table;
437
438 if (WARN_ON(!ppgtt->pdp.page_directory[pdpe]))
439 continue;
440
441 pd = ppgtt->pdp.page_directory[pdpe];
442
443 if (WARN_ON(!pd->page_table[pde]))
444 continue;
445
446 pt = pd->page_table[pde];
447
448 if (WARN_ON(!pt->page))
449 continue;
450
451 page_table = pt->page;
Ben Widawsky459108b2013-11-02 21:07:23 -0700452
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800453 last_pte = pte + num_entries;
Ben Widawsky459108b2013-11-02 21:07:23 -0700454 if (last_pte > GEN8_PTES_PER_PAGE)
455 last_pte = GEN8_PTES_PER_PAGE;
456
457 pt_vaddr = kmap_atomic(page_table);
458
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800459 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700460 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800461 num_entries--;
462 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700463
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300464 if (!HAS_LLC(ppgtt->base.dev))
465 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Ben Widawsky459108b2013-11-02 21:07:23 -0700466 kunmap_atomic(pt_vaddr);
467
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800468 pte = 0;
469 if (++pde == GEN8_PDES_PER_PAGE) {
470 pdpe++;
471 pde = 0;
472 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700473 }
474}
475
Ben Widawsky9df15b42013-11-02 21:07:24 -0700476static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
477 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -0800478 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530479 enum i915_cache_level cache_level, u32 unused)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700480{
481 struct i915_hw_ppgtt *ppgtt =
482 container_of(vm, struct i915_hw_ppgtt, base);
483 gen8_gtt_pte_t *pt_vaddr;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800484 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
485 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
486 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700487 struct sg_page_iter sg_iter;
488
Chris Wilson6f1cc992013-12-31 15:50:31 +0000489 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700490
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800491 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Ben Widawsky76643602015-01-22 17:01:24 +0000492 if (WARN_ON(pdpe >= GEN8_LEGACY_PDPES))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800493 break;
494
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000495 if (pt_vaddr == NULL) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000496 struct i915_page_directory_entry *pd = ppgtt->pdp.page_directory[pdpe];
497 struct i915_page_table_entry *pt = pd->page_table[pde];
498 struct page *page_table = pt->page;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000499
500 pt_vaddr = kmap_atomic(page_table);
501 }
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800502
503 pt_vaddr[pte] =
Chris Wilson6f1cc992013-12-31 15:50:31 +0000504 gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
505 cache_level, true);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800506 if (++pte == GEN8_PTES_PER_PAGE) {
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300507 if (!HAS_LLC(ppgtt->base.dev))
508 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700509 kunmap_atomic(pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000510 pt_vaddr = NULL;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800511 if (++pde == GEN8_PDES_PER_PAGE) {
512 pdpe++;
513 pde = 0;
514 }
515 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700516 }
517 }
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300518 if (pt_vaddr) {
519 if (!HAS_LLC(ppgtt->base.dev))
520 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000521 kunmap_atomic(pt_vaddr);
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300522 }
Ben Widawsky9df15b42013-11-02 21:07:24 -0700523}
524
Michel Thierry06dc68d2015-02-24 16:22:37 +0000525static void gen8_free_page_tables(struct i915_page_directory_entry *pd, struct drm_device *dev)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800526{
527 int i;
528
Ben Widawsky06fda602015-02-24 16:22:36 +0000529 if (!pd->page)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800530 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800531
Ben Widawsky06fda602015-02-24 16:22:36 +0000532 for (i = 0; i < GEN8_PDES_PER_PAGE; i++) {
533 if (WARN_ON(!pd->page_table[i]))
534 continue;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800535
Michel Thierry06dc68d2015-02-24 16:22:37 +0000536 unmap_and_free_pt(pd->page_table[i], dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000537 pd->page_table[i] = NULL;
538 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000539}
540
541static void gen8_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800542{
543 int i;
544
545 for (i = 0; i < ppgtt->num_pd_pages; i++) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000546 if (WARN_ON(!ppgtt->pdp.page_directory[i]))
547 continue;
548
Michel Thierry06dc68d2015-02-24 16:22:37 +0000549 gen8_free_page_tables(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000550 unmap_and_free_pd(ppgtt->pdp.page_directory[i]);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800551 }
Ben Widawskyb45a6712014-02-12 14:28:44 -0800552}
553
554static void gen8_ppgtt_unmap_pages(struct i915_hw_ppgtt *ppgtt)
555{
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800556 struct pci_dev *hwdev = ppgtt->base.dev->pdev;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800557 int i, j;
558
559 for (i = 0; i < ppgtt->num_pd_pages; i++) {
560 /* TODO: In the future we'll support sparse mappings, so this
561 * will have to change. */
Ben Widawsky06fda602015-02-24 16:22:36 +0000562 if (!ppgtt->pdp.page_directory[i]->daddr)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800563 continue;
564
Ben Widawsky06fda602015-02-24 16:22:36 +0000565 pci_unmap_page(hwdev, ppgtt->pdp.page_directory[i]->daddr, PAGE_SIZE,
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800566 PCI_DMA_BIDIRECTIONAL);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800567
568 for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000569 struct i915_page_directory_entry *pd = ppgtt->pdp.page_directory[i];
570 struct i915_page_table_entry *pt;
571 dma_addr_t addr;
572
573 if (WARN_ON(!pd->page_table[j]))
574 continue;
575
576 pt = pd->page_table[j];
577 addr = pt->daddr;
578
Ben Widawskyb45a6712014-02-12 14:28:44 -0800579 if (addr)
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800580 pci_unmap_page(hwdev, addr, PAGE_SIZE,
581 PCI_DMA_BIDIRECTIONAL);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800582 }
583 }
584}
585
Ben Widawsky37aca442013-11-04 20:47:32 -0800586static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
587{
588 struct i915_hw_ppgtt *ppgtt =
589 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawsky37aca442013-11-04 20:47:32 -0800590
Ben Widawskyb45a6712014-02-12 14:28:44 -0800591 gen8_ppgtt_unmap_pages(ppgtt);
592 gen8_ppgtt_free(ppgtt);
Ben Widawsky37aca442013-11-04 20:47:32 -0800593}
594
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000595static int gen8_ppgtt_allocate_page_tables(struct i915_hw_ppgtt *ppgtt)
596{
Ben Widawsky06fda602015-02-24 16:22:36 +0000597 int i, ret;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000598
599 for (i = 0; i < ppgtt->num_pd_pages; i++) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000600 ret = alloc_pt_range(ppgtt->pdp.page_directory[i],
Michel Thierry06dc68d2015-02-24 16:22:37 +0000601 0, GEN8_PDES_PER_PAGE, ppgtt->base.dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000602 if (ret)
603 goto unwind_out;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000604 }
605
606 return 0;
607
608unwind_out:
609 while (i--)
Michel Thierry06dc68d2015-02-24 16:22:37 +0000610 gen8_free_page_tables(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000611
612 return -ENOMEM;
613}
614
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800615static int gen8_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt,
616 const int max_pdp)
617{
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000618 int i;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800619
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000620 for (i = 0; i < max_pdp; i++) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000621 ppgtt->pdp.page_directory[i] = alloc_pd_single();
622 if (IS_ERR(ppgtt->pdp.page_directory[i]))
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000623 goto unwind_out;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000624 }
625
626 ppgtt->num_pd_pages = max_pdp;
Ben Widawsky76643602015-01-22 17:01:24 +0000627 BUG_ON(ppgtt->num_pd_pages > GEN8_LEGACY_PDPES);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800628
629 return 0;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000630
631unwind_out:
Ben Widawsky06fda602015-02-24 16:22:36 +0000632 while (i--)
633 unmap_and_free_pd(ppgtt->pdp.page_directory[i]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000634
635 return -ENOMEM;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800636}
637
638static int gen8_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt,
639 const int max_pdp)
640{
641 int ret;
642
643 ret = gen8_ppgtt_allocate_page_directories(ppgtt, max_pdp);
644 if (ret)
645 return ret;
646
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000647 ret = gen8_ppgtt_allocate_page_tables(ppgtt);
648 if (ret)
649 goto err_out;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800650
651 ppgtt->num_pd_entries = max_pdp * GEN8_PDES_PER_PAGE;
652
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000653 return 0;
654
655err_out:
656 gen8_ppgtt_free(ppgtt);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800657 return ret;
658}
659
660static int gen8_ppgtt_setup_page_directories(struct i915_hw_ppgtt *ppgtt,
661 const int pd)
662{
663 dma_addr_t pd_addr;
664 int ret;
665
666 pd_addr = pci_map_page(ppgtt->base.dev->pdev,
Ben Widawsky06fda602015-02-24 16:22:36 +0000667 ppgtt->pdp.page_directory[pd]->page, 0,
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800668 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
669
670 ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pd_addr);
671 if (ret)
672 return ret;
673
Ben Widawsky06fda602015-02-24 16:22:36 +0000674 ppgtt->pdp.page_directory[pd]->daddr = pd_addr;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800675
676 return 0;
677}
678
679static int gen8_ppgtt_setup_page_tables(struct i915_hw_ppgtt *ppgtt,
680 const int pd,
681 const int pt)
682{
683 dma_addr_t pt_addr;
Ben Widawsky06fda602015-02-24 16:22:36 +0000684 struct i915_page_directory_entry *pdir = ppgtt->pdp.page_directory[pd];
685 struct i915_page_table_entry *ptab = pdir->page_table[pt];
Ben Widawsky7324cc02015-02-24 16:22:35 +0000686 struct page *p = ptab->page;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800687 int ret;
688
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800689 pt_addr = pci_map_page(ppgtt->base.dev->pdev,
690 p, 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
691 ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pt_addr);
692 if (ret)
693 return ret;
694
Ben Widawsky7324cc02015-02-24 16:22:35 +0000695 ptab->daddr = pt_addr;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800696
697 return 0;
698}
699
Ben Widawsky37aca442013-11-04 20:47:32 -0800700/**
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800701 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
702 * with a net effect resembling a 2-level page table in normal x86 terms. Each
703 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
704 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -0800705 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800706 * FIXME: split allocation into smaller pieces. For now we only ever do this
707 * once, but with full PPGTT, the multiple contiguous allocations will be bad.
Ben Widawsky37aca442013-11-04 20:47:32 -0800708 * TODO: Do something with the size parameter
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800709 */
Ben Widawsky37aca442013-11-04 20:47:32 -0800710static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt, uint64_t size)
711{
Ben Widawsky37aca442013-11-04 20:47:32 -0800712 const int max_pdp = DIV_ROUND_UP(size, 1 << 30);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800713 const int min_pt_pages = GEN8_PDES_PER_PAGE * max_pdp;
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800714 int i, j, ret;
Ben Widawsky37aca442013-11-04 20:47:32 -0800715
716 if (size % (1<<30))
717 DRM_INFO("Pages will be wasted unless GTT size (%llu) is divisible by 1GB\n", size);
718
Mika Kuoppala29343682015-03-04 14:55:17 +0200719 /* 1. Do all our allocations for page directories and page tables.
720 * We allocate more than was asked so that we can point the unused parts
721 * to valid entries that point to scratch page. Dynamic page tables
722 * will fix this eventually.
723 */
724 ret = gen8_ppgtt_alloc(ppgtt, GEN8_LEGACY_PDPES);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800725 if (ret)
726 return ret;
Ben Widawsky37aca442013-11-04 20:47:32 -0800727
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800728 /*
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800729 * 2. Create DMA mappings for the page directories and page tables.
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800730 */
Mika Kuoppala29343682015-03-04 14:55:17 +0200731 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800732 ret = gen8_ppgtt_setup_page_directories(ppgtt, i);
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800733 if (ret)
734 goto bail;
735
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800736 for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800737 ret = gen8_ppgtt_setup_page_tables(ppgtt, i, j);
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800738 if (ret)
739 goto bail;
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800740 }
741 }
742
743 /*
744 * 3. Map all the page directory entires to point to the page tables
745 * we've allocated.
746 *
747 * For now, the PPGTT helper functions all require that the PDEs are
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800748 * plugged in correctly. So we do that now/here. For aliasing PPGTT, we
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800749 * will never need to touch the PDEs again.
750 */
Mika Kuoppala29343682015-03-04 14:55:17 +0200751 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000752 struct i915_page_directory_entry *pd = ppgtt->pdp.page_directory[i];
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800753 gen8_ppgtt_pde_t *pd_vaddr;
Ben Widawsky06fda602015-02-24 16:22:36 +0000754 pd_vaddr = kmap_atomic(ppgtt->pdp.page_directory[i]->page);
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800755 for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000756 struct i915_page_table_entry *pt = pd->page_table[j];
757 dma_addr_t addr = pt->daddr;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800758 pd_vaddr[j] = gen8_pde_encode(ppgtt->base.dev, addr,
759 I915_CACHE_LLC);
760 }
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300761 if (!HAS_LLC(ppgtt->base.dev))
762 drm_clflush_virt_range(pd_vaddr, PAGE_SIZE);
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800763 kunmap_atomic(pd_vaddr);
764 }
765
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800766 ppgtt->switch_mm = gen8_mm_switch;
767 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
768 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
769 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
770 ppgtt->base.start = 0;
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800771
Mika Kuoppala29343682015-03-04 14:55:17 +0200772 /* This is the area that we advertise as usable for the caller */
773 ppgtt->base.total = max_pdp * GEN8_PDES_PER_PAGE * GEN8_PTES_PER_PAGE * PAGE_SIZE;
774
775 /* Set all ptes to a valid scratch page. Also above requested space */
776 ppgtt->base.clear_range(&ppgtt->base, 0,
777 ppgtt->num_pd_pages * GEN8_PTES_PER_PAGE * PAGE_SIZE,
778 true);
Ben Widawsky459108b2013-11-02 21:07:23 -0700779
Ben Widawsky37aca442013-11-04 20:47:32 -0800780 DRM_DEBUG_DRIVER("Allocated %d pages for page directories (%d wasted)\n",
781 ppgtt->num_pd_pages, ppgtt->num_pd_pages - max_pdp);
782 DRM_DEBUG_DRIVER("Allocated %d pages for page tables (%lld wasted)\n",
Ben Widawsky5abbcca2014-02-21 13:06:34 -0800783 ppgtt->num_pd_entries,
784 (ppgtt->num_pd_entries - min_pt_pages) + size % (1<<30));
Ben Widawsky28cf5412013-11-02 21:07:26 -0700785 return 0;
Ben Widawsky37aca442013-11-04 20:47:32 -0800786
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800787bail:
788 gen8_ppgtt_unmap_pages(ppgtt);
789 gen8_ppgtt_free(ppgtt);
Ben Widawsky37aca442013-11-04 20:47:32 -0800790 return ret;
791}
792
Ben Widawsky87d60b62013-12-06 14:11:29 -0800793static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
794{
795 struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
796 struct i915_address_space *vm = &ppgtt->base;
797 gen6_gtt_pte_t __iomem *pd_addr;
798 gen6_gtt_pte_t scratch_pte;
799 uint32_t pd_entry;
800 int pte, pde;
801
Akash Goel24f3a8c2014-06-17 10:59:42 +0530802 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800803
804 pd_addr = (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm +
Ben Widawsky7324cc02015-02-24 16:22:35 +0000805 ppgtt->pd.pd_offset / sizeof(gen6_gtt_pte_t);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800806
807 seq_printf(m, " VM %p (pd_offset %x-%x):\n", vm,
Ben Widawsky7324cc02015-02-24 16:22:35 +0000808 ppgtt->pd.pd_offset,
809 ppgtt->pd.pd_offset + ppgtt->num_pd_entries);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800810 for (pde = 0; pde < ppgtt->num_pd_entries; pde++) {
811 u32 expected;
812 gen6_gtt_pte_t *pt_vaddr;
Ben Widawsky06fda602015-02-24 16:22:36 +0000813 dma_addr_t pt_addr = ppgtt->pd.page_table[pde]->daddr;
Ben Widawsky87d60b62013-12-06 14:11:29 -0800814 pd_entry = readl(pd_addr + pde);
815 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
816
817 if (pd_entry != expected)
818 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
819 pde,
820 pd_entry,
821 expected);
822 seq_printf(m, "\tPDE: %x\n", pd_entry);
823
Ben Widawsky06fda602015-02-24 16:22:36 +0000824 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[pde]->page);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800825 for (pte = 0; pte < I915_PPGTT_PT_ENTRIES; pte+=4) {
826 unsigned long va =
827 (pde * PAGE_SIZE * I915_PPGTT_PT_ENTRIES) +
828 (pte * PAGE_SIZE);
829 int i;
830 bool found = false;
831 for (i = 0; i < 4; i++)
832 if (pt_vaddr[pte + i] != scratch_pte)
833 found = true;
834 if (!found)
835 continue;
836
837 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
838 for (i = 0; i < 4; i++) {
839 if (pt_vaddr[pte + i] != scratch_pte)
840 seq_printf(m, " %08x", pt_vaddr[pte + i]);
841 else
842 seq_puts(m, " SCRATCH ");
843 }
844 seq_puts(m, "\n");
845 }
846 kunmap_atomic(pt_vaddr);
847 }
848}
849
Ben Widawsky3e302542013-04-23 23:15:32 -0700850static void gen6_write_pdes(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky61973492013-04-08 18:43:54 -0700851{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700852 struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
Ben Widawsky61973492013-04-08 18:43:54 -0700853 gen6_gtt_pte_t __iomem *pd_addr;
854 uint32_t pd_entry;
855 int i;
856
Ben Widawsky7324cc02015-02-24 16:22:35 +0000857 WARN_ON(ppgtt->pd.pd_offset & 0x3f);
Ben Widawsky61973492013-04-08 18:43:54 -0700858 pd_addr = (gen6_gtt_pte_t __iomem*)dev_priv->gtt.gsm +
Ben Widawsky7324cc02015-02-24 16:22:35 +0000859 ppgtt->pd.pd_offset / sizeof(gen6_gtt_pte_t);
Ben Widawsky61973492013-04-08 18:43:54 -0700860 for (i = 0; i < ppgtt->num_pd_entries; i++) {
861 dma_addr_t pt_addr;
862
Ben Widawsky06fda602015-02-24 16:22:36 +0000863 pt_addr = ppgtt->pd.page_table[i]->daddr;
Ben Widawsky61973492013-04-08 18:43:54 -0700864 pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
865 pd_entry |= GEN6_PDE_VALID;
866
867 writel(pd_entry, pd_addr + i);
868 }
869 readl(pd_addr);
Ben Widawsky3e302542013-04-23 23:15:32 -0700870}
871
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800872static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -0700873{
Ben Widawsky7324cc02015-02-24 16:22:35 +0000874 BUG_ON(ppgtt->pd.pd_offset & 0x3f);
Ben Widawsky3e302542013-04-23 23:15:32 -0700875
Ben Widawsky7324cc02015-02-24 16:22:35 +0000876 return (ppgtt->pd.pd_offset / 64) << 16;
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800877}
Ben Widawsky61973492013-04-08 18:43:54 -0700878
Ben Widawsky90252e52013-12-06 14:11:12 -0800879static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100880 struct intel_engine_cs *ring)
Ben Widawsky90252e52013-12-06 14:11:12 -0800881{
Ben Widawsky90252e52013-12-06 14:11:12 -0800882 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -0700883
Ben Widawsky90252e52013-12-06 14:11:12 -0800884 /* NB: TLBs must be flushed and invalidated before a switch */
885 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
886 if (ret)
887 return ret;
888
889 ret = intel_ring_begin(ring, 6);
890 if (ret)
891 return ret;
892
893 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
894 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
895 intel_ring_emit(ring, PP_DIR_DCLV_2G);
896 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
897 intel_ring_emit(ring, get_pd_offset(ppgtt));
898 intel_ring_emit(ring, MI_NOOP);
899 intel_ring_advance(ring);
900
901 return 0;
902}
903
Yu Zhang71ba2d62015-02-10 19:05:54 +0800904static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
905 struct intel_engine_cs *ring)
906{
907 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
908
909 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
910 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
911 return 0;
912}
913
Ben Widawsky48a10382013-12-06 14:11:11 -0800914static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100915 struct intel_engine_cs *ring)
Ben Widawsky48a10382013-12-06 14:11:11 -0800916{
Ben Widawsky48a10382013-12-06 14:11:11 -0800917 int ret;
918
Ben Widawsky48a10382013-12-06 14:11:11 -0800919 /* NB: TLBs must be flushed and invalidated before a switch */
920 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
921 if (ret)
922 return ret;
923
924 ret = intel_ring_begin(ring, 6);
925 if (ret)
926 return ret;
927
928 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
929 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
930 intel_ring_emit(ring, PP_DIR_DCLV_2G);
931 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
932 intel_ring_emit(ring, get_pd_offset(ppgtt));
933 intel_ring_emit(ring, MI_NOOP);
934 intel_ring_advance(ring);
935
Ben Widawsky90252e52013-12-06 14:11:12 -0800936 /* XXX: RCS is the only one to auto invalidate the TLBs? */
937 if (ring->id != RCS) {
938 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
939 if (ret)
940 return ret;
941 }
942
Ben Widawsky48a10382013-12-06 14:11:11 -0800943 return 0;
944}
945
Ben Widawskyeeb94882013-12-06 14:11:10 -0800946static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100947 struct intel_engine_cs *ring)
Ben Widawskyeeb94882013-12-06 14:11:10 -0800948{
949 struct drm_device *dev = ppgtt->base.dev;
950 struct drm_i915_private *dev_priv = dev->dev_private;
951
Ben Widawsky48a10382013-12-06 14:11:11 -0800952
Ben Widawskyeeb94882013-12-06 14:11:10 -0800953 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
954 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
955
956 POSTING_READ(RING_PP_DIR_DCLV(ring));
957
958 return 0;
959}
960
Daniel Vetter82460d92014-08-06 20:19:53 +0200961static void gen8_ppgtt_enable(struct drm_device *dev)
Ben Widawskyeeb94882013-12-06 14:11:10 -0800962{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800963 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100964 struct intel_engine_cs *ring;
Daniel Vetter82460d92014-08-06 20:19:53 +0200965 int j;
Ben Widawskyeeb94882013-12-06 14:11:10 -0800966
967 for_each_ring(ring, dev_priv, j) {
968 I915_WRITE(RING_MODE_GEN7(ring),
969 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawskyeeb94882013-12-06 14:11:10 -0800970 }
Ben Widawskyeeb94882013-12-06 14:11:10 -0800971}
972
Daniel Vetter82460d92014-08-06 20:19:53 +0200973static void gen7_ppgtt_enable(struct drm_device *dev)
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800974{
Jani Nikula50227e12014-03-31 14:27:21 +0300975 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100976 struct intel_engine_cs *ring;
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800977 uint32_t ecochk, ecobits;
978 int i;
979
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800980 ecobits = I915_READ(GAC_ECO_BITS);
981 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
982
983 ecochk = I915_READ(GAM_ECOCHK);
984 if (IS_HASWELL(dev)) {
985 ecochk |= ECOCHK_PPGTT_WB_HSW;
986 } else {
987 ecochk |= ECOCHK_PPGTT_LLC_IVB;
988 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
989 }
990 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800991
Ben Widawsky61973492013-04-08 18:43:54 -0700992 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -0800993 /* GFX_MODE is per-ring on gen7+ */
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800994 I915_WRITE(RING_MODE_GEN7(ring),
995 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -0700996 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800997}
998
Daniel Vetter82460d92014-08-06 20:19:53 +0200999static void gen6_ppgtt_enable(struct drm_device *dev)
Ben Widawsky61973492013-04-08 18:43:54 -07001000{
Jani Nikula50227e12014-03-31 14:27:21 +03001001 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001002 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -07001003
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001004 ecobits = I915_READ(GAC_ECO_BITS);
1005 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1006 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001007
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001008 gab_ctl = I915_READ(GAB_CTL);
1009 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -07001010
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001011 ecochk = I915_READ(GAM_ECOCHK);
1012 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001013
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001014 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001015}
1016
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001017/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001018static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001019 uint64_t start,
1020 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001021 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001022{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001023 struct i915_hw_ppgtt *ppgtt =
1024 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawskye7c2b582013-04-08 18:43:48 -07001025 gen6_gtt_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -08001026 unsigned first_entry = start >> PAGE_SHIFT;
1027 unsigned num_entries = length >> PAGE_SHIFT;
Daniel Vettera15326a2013-03-19 23:48:39 +01001028 unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001029 unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
1030 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001031
Akash Goel24f3a8c2014-06-17 10:59:42 +05301032 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001033
Daniel Vetter7bddb012012-02-09 17:15:47 +01001034 while (num_entries) {
1035 last_pte = first_pte + num_entries;
1036 if (last_pte > I915_PPGTT_PT_ENTRIES)
1037 last_pte = I915_PPGTT_PT_ENTRIES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001038
Ben Widawsky06fda602015-02-24 16:22:36 +00001039 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001040
1041 for (i = first_pte; i < last_pte; i++)
1042 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001043
1044 kunmap_atomic(pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001045
Daniel Vetter7bddb012012-02-09 17:15:47 +01001046 num_entries -= last_pte - first_pte;
1047 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +01001048 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001049 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001050}
1051
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001052static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -08001053 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001054 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301055 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -08001056{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001057 struct i915_hw_ppgtt *ppgtt =
1058 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawskye7c2b582013-04-08 18:43:48 -07001059 gen6_gtt_pte_t *pt_vaddr;
Ben Widawsky782f1492014-02-20 11:50:33 -08001060 unsigned first_entry = start >> PAGE_SHIFT;
Daniel Vettera15326a2013-03-19 23:48:39 +01001061 unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
Imre Deak6e995e22013-02-18 19:28:04 +02001062 unsigned act_pte = first_entry % I915_PPGTT_PT_ENTRIES;
1063 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001064
Chris Wilsoncc797142013-12-31 15:50:30 +00001065 pt_vaddr = NULL;
Imre Deak6e995e22013-02-18 19:28:04 +02001066 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Chris Wilsoncc797142013-12-31 15:50:30 +00001067 if (pt_vaddr == NULL)
Ben Widawsky06fda602015-02-24 16:22:36 +00001068 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001069
Chris Wilsoncc797142013-12-31 15:50:30 +00001070 pt_vaddr[act_pte] =
1071 vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
Akash Goel24f3a8c2014-06-17 10:59:42 +05301072 cache_level, true, flags);
1073
Imre Deak6e995e22013-02-18 19:28:04 +02001074 if (++act_pte == I915_PPGTT_PT_ENTRIES) {
1075 kunmap_atomic(pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +00001076 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +01001077 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +02001078 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001079 }
Daniel Vetterdef886c2013-01-24 14:44:56 -08001080 }
Chris Wilsoncc797142013-12-31 15:50:30 +00001081 if (pt_vaddr)
1082 kunmap_atomic(pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001083}
1084
Ben Widawskya00d8252014-02-19 22:05:48 -08001085static void gen6_ppgtt_unmap_pages(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001086{
Daniel Vetter3440d262013-01-24 13:49:56 -08001087 int i;
1088
Ben Widawsky7324cc02015-02-24 16:22:35 +00001089 for (i = 0; i < ppgtt->num_pd_entries; i++)
1090 pci_unmap_page(ppgtt->base.dev->pdev,
Ben Widawsky06fda602015-02-24 16:22:36 +00001091 ppgtt->pd.page_table[i]->daddr,
Ben Widawsky7324cc02015-02-24 16:22:35 +00001092 4096, PCI_DMA_BIDIRECTIONAL);
Ben Widawskya00d8252014-02-19 22:05:48 -08001093}
1094
1095static void gen6_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
1096{
1097 int i;
Daniel Vetter3440d262013-01-24 13:49:56 -08001098
Daniel Vetter3440d262013-01-24 13:49:56 -08001099 for (i = 0; i < ppgtt->num_pd_entries; i++)
Michel Thierry06dc68d2015-02-24 16:22:37 +00001100 unmap_and_free_pt(ppgtt->pd.page_table[i], ppgtt->base.dev);
Ben Widawsky06fda602015-02-24 16:22:36 +00001101
1102 unmap_and_free_pd(&ppgtt->pd);
Daniel Vetter3440d262013-01-24 13:49:56 -08001103}
1104
Ben Widawskya00d8252014-02-19 22:05:48 -08001105static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
1106{
1107 struct i915_hw_ppgtt *ppgtt =
1108 container_of(vm, struct i915_hw_ppgtt, base);
1109
Ben Widawskya00d8252014-02-19 22:05:48 -08001110 drm_mm_remove_node(&ppgtt->node);
1111
1112 gen6_ppgtt_unmap_pages(ppgtt);
1113 gen6_ppgtt_free(ppgtt);
1114}
1115
Ben Widawskyb1465202014-02-19 22:05:49 -08001116static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001117{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001118 struct drm_device *dev = ppgtt->base.dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001119 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001120 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08001121 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001122
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001123 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
1124 * allocator works in address space sizes, so it's multiplied by page
1125 * size. We allocate at the top of the GTT to avoid fragmentation.
1126 */
1127 BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
Ben Widawskye3cc1992013-12-06 14:11:08 -08001128alloc:
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001129 ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
1130 &ppgtt->node, GEN6_PD_SIZE,
1131 GEN6_PD_ALIGN, 0,
1132 0, dev_priv->gtt.base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07001133 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001134 if (ret == -ENOSPC && !retried) {
1135 ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
1136 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +02001137 I915_CACHE_NONE,
1138 0, dev_priv->gtt.base.total,
1139 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001140 if (ret)
1141 return ret;
1142
1143 retried = true;
1144 goto alloc;
1145 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001146
Ben Widawskyc8c26622015-01-22 17:01:25 +00001147 if (ret)
1148 return ret;
1149
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001150 if (ppgtt->node.start < dev_priv->gtt.mappable_end)
1151 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001152
Ben Widawsky6670a5a2013-06-27 16:30:04 -07001153 ppgtt->num_pd_entries = GEN6_PPGTT_PD_ENTRIES;
Ben Widawskyc8c26622015-01-22 17:01:25 +00001154 return 0;
Ben Widawskyb1465202014-02-19 22:05:49 -08001155}
1156
Ben Widawskyb1465202014-02-19 22:05:49 -08001157static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
1158{
1159 int ret;
1160
1161 ret = gen6_ppgtt_allocate_page_directories(ppgtt);
1162 if (ret)
1163 return ret;
1164
Michel Thierry06dc68d2015-02-24 16:22:37 +00001165 ret = alloc_pt_range(&ppgtt->pd, 0, ppgtt->num_pd_entries,
1166 ppgtt->base.dev);
1167
Ben Widawskyb1465202014-02-19 22:05:49 -08001168 if (ret) {
1169 drm_mm_remove_node(&ppgtt->node);
1170 return ret;
1171 }
1172
Ben Widawskyb1465202014-02-19 22:05:49 -08001173 return 0;
1174}
1175
1176static int gen6_ppgtt_setup_page_tables(struct i915_hw_ppgtt *ppgtt)
1177{
1178 struct drm_device *dev = ppgtt->base.dev;
1179 int i;
1180
1181 for (i = 0; i < ppgtt->num_pd_entries; i++) {
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001182 struct page *page;
Ben Widawskyb1465202014-02-19 22:05:49 -08001183 dma_addr_t pt_addr;
1184
Ben Widawsky06fda602015-02-24 16:22:36 +00001185 page = ppgtt->pd.page_table[i]->page;
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001186 pt_addr = pci_map_page(dev->pdev, page, 0, 4096,
Ben Widawskyb1465202014-02-19 22:05:49 -08001187 PCI_DMA_BIDIRECTIONAL);
1188
1189 if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
1190 gen6_ppgtt_unmap_pages(ppgtt);
1191 return -EIO;
1192 }
1193
Ben Widawsky06fda602015-02-24 16:22:36 +00001194 ppgtt->pd.page_table[i]->daddr = pt_addr;
Ben Widawskyb1465202014-02-19 22:05:49 -08001195 }
1196
1197 return 0;
1198}
1199
1200static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
1201{
1202 struct drm_device *dev = ppgtt->base.dev;
1203 struct drm_i915_private *dev_priv = dev->dev_private;
1204 int ret;
1205
1206 ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
Ben Widawsky48a10382013-12-06 14:11:11 -08001207 if (IS_GEN6(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001208 ppgtt->switch_mm = gen6_mm_switch;
Ben Widawsky90252e52013-12-06 14:11:12 -08001209 } else if (IS_HASWELL(dev)) {
Ben Widawsky90252e52013-12-06 14:11:12 -08001210 ppgtt->switch_mm = hsw_mm_switch;
Ben Widawsky48a10382013-12-06 14:11:11 -08001211 } else if (IS_GEN7(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001212 ppgtt->switch_mm = gen7_mm_switch;
1213 } else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001214 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08001215
Yu Zhang71ba2d62015-02-10 19:05:54 +08001216 if (intel_vgpu_active(dev))
1217 ppgtt->switch_mm = vgpu_mm_switch;
1218
Ben Widawskyb1465202014-02-19 22:05:49 -08001219 ret = gen6_ppgtt_alloc(ppgtt);
1220 if (ret)
1221 return ret;
1222
1223 ret = gen6_ppgtt_setup_page_tables(ppgtt);
1224 if (ret) {
1225 gen6_ppgtt_free(ppgtt);
1226 return ret;
1227 }
1228
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001229 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
1230 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
1231 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f62013-11-25 09:54:34 -08001232 ppgtt->base.start = 0;
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001233 ppgtt->base.total = ppgtt->num_pd_entries * I915_PPGTT_PT_ENTRIES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08001234 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001235
Ben Widawsky7324cc02015-02-24 16:22:35 +00001236 ppgtt->pd.pd_offset =
Ben Widawskyb1465202014-02-19 22:05:49 -08001237 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_gtt_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001238
Ben Widawsky782f1492014-02-20 11:50:33 -08001239 ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001240
Thierry Reding440fd522015-01-23 09:05:06 +01001241 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001242 ppgtt->node.size >> 20,
1243 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001244
Daniel Vetterfa76da32014-08-06 20:19:54 +02001245 gen6_write_pdes(ppgtt);
1246 DRM_DEBUG("Adding PPGTT at offset %x\n",
Ben Widawsky7324cc02015-02-24 16:22:35 +00001247 ppgtt->pd.pd_offset << 10);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001248
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001249 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08001250}
1251
Daniel Vetterfa76da32014-08-06 20:19:54 +02001252static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001253{
1254 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter3440d262013-01-24 13:49:56 -08001255
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001256 ppgtt->base.dev = dev;
Ben Widawsky8407bb92014-03-08 11:58:16 -08001257 ppgtt->base.scratch = dev_priv->gtt.base.scratch;
Daniel Vetter3440d262013-01-24 13:49:56 -08001258
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001259 if (INTEL_INFO(dev)->gen < 8)
Daniel Vetterfa76da32014-08-06 20:19:54 +02001260 return gen6_ppgtt_init(ppgtt);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001261 else
Rodrigo Vivi1eb0f002014-12-03 04:55:26 -08001262 return gen8_ppgtt_init(ppgtt, dev_priv->gtt.base.total);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001263}
1264int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
1265{
1266 struct drm_i915_private *dev_priv = dev->dev_private;
1267 int ret = 0;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001268
Daniel Vetterfa76da32014-08-06 20:19:54 +02001269 ret = __hw_ppgtt_init(dev, ppgtt);
1270 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08001271 kref_init(&ppgtt->ref);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001272 drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
1273 ppgtt->base.total);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001274 i915_init_vm(dev_priv, &ppgtt->base);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001275 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001276
1277 return ret;
1278}
1279
Daniel Vetter82460d92014-08-06 20:19:53 +02001280int i915_ppgtt_init_hw(struct drm_device *dev)
1281{
1282 struct drm_i915_private *dev_priv = dev->dev_private;
1283 struct intel_engine_cs *ring;
1284 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1285 int i, ret = 0;
1286
Thomas Daniel671b50132014-08-20 16:24:50 +01001287 /* In the case of execlists, PPGTT is enabled by the context descriptor
1288 * and the PDPs are contained within the context itself. We don't
1289 * need to do anything here. */
1290 if (i915.enable_execlists)
1291 return 0;
1292
Daniel Vetter82460d92014-08-06 20:19:53 +02001293 if (!USES_PPGTT(dev))
1294 return 0;
1295
1296 if (IS_GEN6(dev))
1297 gen6_ppgtt_enable(dev);
1298 else if (IS_GEN7(dev))
1299 gen7_ppgtt_enable(dev);
1300 else if (INTEL_INFO(dev)->gen >= 8)
1301 gen8_ppgtt_enable(dev);
1302 else
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01001303 MISSING_CASE(INTEL_INFO(dev)->gen);
Daniel Vetter82460d92014-08-06 20:19:53 +02001304
1305 if (ppgtt) {
1306 for_each_ring(ring, dev_priv, i) {
McAulay, Alistair6689c162014-08-15 18:51:35 +01001307 ret = ppgtt->switch_mm(ppgtt, ring);
Daniel Vetter82460d92014-08-06 20:19:53 +02001308 if (ret != 0)
1309 return ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001310 }
1311 }
1312
1313 return ret;
1314}
Daniel Vetter4d884702014-08-06 15:04:47 +02001315struct i915_hw_ppgtt *
1316i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
1317{
1318 struct i915_hw_ppgtt *ppgtt;
1319 int ret;
1320
1321 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
1322 if (!ppgtt)
1323 return ERR_PTR(-ENOMEM);
1324
1325 ret = i915_ppgtt_init(dev, ppgtt);
1326 if (ret) {
1327 kfree(ppgtt);
1328 return ERR_PTR(ret);
1329 }
1330
1331 ppgtt->file_priv = fpriv;
1332
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001333 trace_i915_ppgtt_create(&ppgtt->base);
1334
Daniel Vetter4d884702014-08-06 15:04:47 +02001335 return ppgtt;
1336}
1337
Daniel Vetteree960be2014-08-06 15:04:45 +02001338void i915_ppgtt_release(struct kref *kref)
1339{
1340 struct i915_hw_ppgtt *ppgtt =
1341 container_of(kref, struct i915_hw_ppgtt, ref);
1342
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001343 trace_i915_ppgtt_release(&ppgtt->base);
1344
Daniel Vetteree960be2014-08-06 15:04:45 +02001345 /* vmas should already be unbound */
1346 WARN_ON(!list_empty(&ppgtt->base.active_list));
1347 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
1348
Daniel Vetter19dd1202014-08-06 15:04:55 +02001349 list_del(&ppgtt->base.global_link);
1350 drm_mm_takedown(&ppgtt->base.mm);
1351
Daniel Vetteree960be2014-08-06 15:04:45 +02001352 ppgtt->base.cleanup(&ppgtt->base);
1353 kfree(ppgtt);
1354}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001355
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001356static void
Ben Widawsky6f65e292013-12-06 14:10:56 -08001357ppgtt_bind_vma(struct i915_vma *vma,
1358 enum i915_cache_level cache_level,
1359 u32 flags)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001360{
Akash Goel24f3a8c2014-06-17 10:59:42 +05301361 /* Currently applicable only to VLV */
1362 if (vma->obj->gt_ro)
1363 flags |= PTE_READ_ONLY;
1364
Ben Widawsky782f1492014-02-20 11:50:33 -08001365 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301366 cache_level, flags);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001367}
1368
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001369static void ppgtt_unbind_vma(struct i915_vma *vma)
Daniel Vetter7bddb012012-02-09 17:15:47 +01001370{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001371 vma->vm->clear_range(vma->vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001372 vma->node.start,
1373 vma->obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001374 true);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001375}
1376
Ben Widawskya81cc002013-01-18 12:30:31 -08001377extern int intel_iommu_gfx_mapped;
1378/* Certain Gen5 chipsets require require idling the GPU before
1379 * unmapping anything from the GTT when VT-d is enabled.
1380 */
1381static inline bool needs_idle_maps(struct drm_device *dev)
1382{
1383#ifdef CONFIG_INTEL_IOMMU
1384 /* Query intel_iommu to see if we need the workaround. Presumably that
1385 * was loaded first.
1386 */
1387 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
1388 return true;
1389#endif
1390 return false;
1391}
1392
Ben Widawsky5c042282011-10-17 15:51:55 -07001393static bool do_idling(struct drm_i915_private *dev_priv)
1394{
1395 bool ret = dev_priv->mm.interruptible;
1396
Ben Widawskya81cc002013-01-18 12:30:31 -08001397 if (unlikely(dev_priv->gtt.do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001398 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001399 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001400 DRM_ERROR("Couldn't idle GPU\n");
1401 /* Wait a bit, in hopes it avoids the hang */
1402 udelay(10);
1403 }
1404 }
1405
1406 return ret;
1407}
1408
1409static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
1410{
Ben Widawskya81cc002013-01-18 12:30:31 -08001411 if (unlikely(dev_priv->gtt.do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -07001412 dev_priv->mm.interruptible = interruptible;
1413}
1414
Ben Widawsky828c7902013-10-16 09:21:30 -07001415void i915_check_and_clear_faults(struct drm_device *dev)
1416{
1417 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001418 struct intel_engine_cs *ring;
Ben Widawsky828c7902013-10-16 09:21:30 -07001419 int i;
1420
1421 if (INTEL_INFO(dev)->gen < 6)
1422 return;
1423
1424 for_each_ring(ring, dev_priv, i) {
1425 u32 fault_reg;
1426 fault_reg = I915_READ(RING_FAULT_REG(ring));
1427 if (fault_reg & RING_FAULT_VALID) {
1428 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02001429 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07001430 "\tAddress space: %s\n"
1431 "\tSource ID: %d\n"
1432 "\tType: %d\n",
1433 fault_reg & PAGE_MASK,
1434 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
1435 RING_FAULT_SRCID(fault_reg),
1436 RING_FAULT_FAULT_TYPE(fault_reg));
1437 I915_WRITE(RING_FAULT_REG(ring),
1438 fault_reg & ~RING_FAULT_VALID);
1439 }
1440 }
1441 POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
1442}
1443
Chris Wilson91e56492014-09-25 10:13:12 +01001444static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
1445{
1446 if (INTEL_INFO(dev_priv->dev)->gen < 6) {
1447 intel_gtt_chipset_flush();
1448 } else {
1449 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1450 POSTING_READ(GFX_FLSH_CNTL_GEN6);
1451 }
1452}
1453
Ben Widawsky828c7902013-10-16 09:21:30 -07001454void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
1455{
1456 struct drm_i915_private *dev_priv = dev->dev_private;
1457
1458 /* Don't bother messing with faults pre GEN6 as we have little
1459 * documentation supporting that it's a good idea.
1460 */
1461 if (INTEL_INFO(dev)->gen < 6)
1462 return;
1463
1464 i915_check_and_clear_faults(dev);
1465
1466 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001467 dev_priv->gtt.base.start,
1468 dev_priv->gtt.base.total,
Daniel Vettere568af12014-03-26 20:08:20 +01001469 true);
Chris Wilson91e56492014-09-25 10:13:12 +01001470
1471 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001472}
1473
Daniel Vetter76aaf222010-11-05 22:23:30 +01001474void i915_gem_restore_gtt_mappings(struct drm_device *dev)
1475{
1476 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001477 struct drm_i915_gem_object *obj;
Ben Widawsky80da2162013-12-06 14:11:17 -08001478 struct i915_address_space *vm;
Daniel Vetter76aaf222010-11-05 22:23:30 +01001479
Ben Widawsky828c7902013-10-16 09:21:30 -07001480 i915_check_and_clear_faults(dev);
1481
Chris Wilsonbee4a182011-01-21 10:54:32 +00001482 /* First fill our portion of the GTT with scratch pages */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001483 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001484 dev_priv->gtt.base.start,
1485 dev_priv->gtt.base.total,
Ben Widawsky828c7902013-10-16 09:21:30 -07001486 true);
Chris Wilsonbee4a182011-01-21 10:54:32 +00001487
Ben Widawsky35c20a62013-05-31 11:28:48 -07001488 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001489 struct i915_vma *vma = i915_gem_obj_to_vma(obj,
1490 &dev_priv->gtt.base);
1491 if (!vma)
1492 continue;
1493
Chris Wilson2c225692013-08-09 12:26:45 +01001494 i915_gem_clflush_object(obj, obj->pin_display);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001495 /* The bind_vma code tries to be smart about tracking mappings.
1496 * Unfortunately above, we've just wiped out the mappings
1497 * without telling our object about it. So we need to fake it.
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001498 *
1499 * Bind is not expected to fail since this is only called on
1500 * resume and assumption is all requirements exist already.
Ben Widawsky6f65e292013-12-06 14:10:56 -08001501 */
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001502 vma->bound &= ~GLOBAL_BIND;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001503 WARN_ON(i915_vma_bind(vma, obj->cache_level, GLOBAL_BIND));
Daniel Vetter76aaf222010-11-05 22:23:30 +01001504 }
1505
Ben Widawsky80da2162013-12-06 14:11:17 -08001506
Ben Widawskya2319c02014-03-18 16:09:37 -07001507 if (INTEL_INFO(dev)->gen >= 8) {
Ville Syrjäläee0ce472014-04-09 13:28:01 +03001508 if (IS_CHERRYVIEW(dev))
1509 chv_setup_private_ppat(dev_priv);
1510 else
1511 bdw_setup_private_ppat(dev_priv);
1512
Ben Widawsky80da2162013-12-06 14:11:17 -08001513 return;
Ben Widawskya2319c02014-03-18 16:09:37 -07001514 }
Ben Widawsky80da2162013-12-06 14:11:17 -08001515
1516 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
1517 /* TODO: Perhaps it shouldn't be gen6 specific */
1518 if (i915_is_ggtt(vm)) {
1519 if (dev_priv->mm.aliasing_ppgtt)
1520 gen6_write_pdes(dev_priv->mm.aliasing_ppgtt);
1521 continue;
1522 }
1523
1524 gen6_write_pdes(container_of(vm, struct i915_hw_ppgtt, base));
Daniel Vetter76aaf222010-11-05 22:23:30 +01001525 }
1526
Chris Wilson91e56492014-09-25 10:13:12 +01001527 i915_ggtt_flush(dev_priv);
Daniel Vetter76aaf222010-11-05 22:23:30 +01001528}
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001529
Daniel Vetter74163902012-02-15 23:50:21 +01001530int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001531{
Chris Wilson9da3da62012-06-01 15:20:22 +01001532 if (obj->has_dma_mapping)
Daniel Vetter74163902012-02-15 23:50:21 +01001533 return 0;
Chris Wilson9da3da62012-06-01 15:20:22 +01001534
1535 if (!dma_map_sg(&obj->base.dev->pdev->dev,
1536 obj->pages->sgl, obj->pages->nents,
1537 PCI_DMA_BIDIRECTIONAL))
1538 return -ENOSPC;
1539
1540 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001541}
1542
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001543static inline void gen8_set_pte(void __iomem *addr, gen8_gtt_pte_t pte)
1544{
1545#ifdef writeq
1546 writeq(pte, addr);
1547#else
1548 iowrite32((u32)pte, addr);
1549 iowrite32(pte >> 32, addr + 4);
1550#endif
1551}
1552
1553static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
1554 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001555 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301556 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001557{
1558 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001559 unsigned first_entry = start >> PAGE_SHIFT;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001560 gen8_gtt_pte_t __iomem *gtt_entries =
1561 (gen8_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
1562 int i = 0;
1563 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001564 dma_addr_t addr = 0; /* shut up gcc */
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001565
1566 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1567 addr = sg_dma_address(sg_iter.sg) +
1568 (sg_iter.sg_pgoffset << PAGE_SHIFT);
1569 gen8_set_pte(&gtt_entries[i],
1570 gen8_pte_encode(addr, level, true));
1571 i++;
1572 }
1573
1574 /*
1575 * XXX: This serves as a posting read to make sure that the PTE has
1576 * actually been updated. There is some concern that even though
1577 * registers and PTEs are within the same BAR that they are potentially
1578 * of NUMA access patterns. Therefore, even with the way we assume
1579 * hardware should work, we must keep this posting read for paranoia.
1580 */
1581 if (i != 0)
1582 WARN_ON(readq(&gtt_entries[i-1])
1583 != gen8_pte_encode(addr, level, true));
1584
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001585 /* This next bit makes the above posting read even more important. We
1586 * want to flush the TLBs only after we're certain all the PTE updates
1587 * have finished.
1588 */
1589 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1590 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001591}
1592
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001593/*
1594 * Binds an object into the global gtt with the specified cache level. The object
1595 * will be accessible to the GPU via commands whose operands reference offsets
1596 * within the global GTT as well as accessible by the GPU through the GMADR
1597 * mapped BAR (dev_priv->mm.gtt->gtt).
1598 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001599static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001600 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001601 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301602 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001603{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001604 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001605 unsigned first_entry = start >> PAGE_SHIFT;
Ben Widawskye7c2b582013-04-08 18:43:48 -07001606 gen6_gtt_pte_t __iomem *gtt_entries =
1607 (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +02001608 int i = 0;
1609 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001610 dma_addr_t addr = 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001611
Imre Deak6e995e22013-02-18 19:28:04 +02001612 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001613 addr = sg_page_iter_dma_address(&sg_iter);
Akash Goel24f3a8c2014-06-17 10:59:42 +05301614 iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +02001615 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001616 }
1617
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001618 /* XXX: This serves as a posting read to make sure that the PTE has
1619 * actually been updated. There is some concern that even though
1620 * registers and PTEs are within the same BAR that they are potentially
1621 * of NUMA access patterns. Therefore, even with the way we assume
1622 * hardware should work, we must keep this posting read for paranoia.
1623 */
Pavel Machek57007df2014-07-28 13:20:58 +02001624 if (i != 0) {
1625 unsigned long gtt = readl(&gtt_entries[i-1]);
1626 WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
1627 }
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001628
1629 /* This next bit makes the above posting read even more important. We
1630 * want to flush the TLBs only after we're certain all the PTE updates
1631 * have finished.
1632 */
1633 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1634 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001635}
1636
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001637static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001638 uint64_t start,
1639 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001640 bool use_scratch)
1641{
1642 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001643 unsigned first_entry = start >> PAGE_SHIFT;
1644 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001645 gen8_gtt_pte_t scratch_pte, __iomem *gtt_base =
1646 (gen8_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
1647 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1648 int i;
1649
1650 if (WARN(num_entries > max_entries,
1651 "First entry = %d; Num entries = %d (max=%d)\n",
1652 first_entry, num_entries, max_entries))
1653 num_entries = max_entries;
1654
1655 scratch_pte = gen8_pte_encode(vm->scratch.addr,
1656 I915_CACHE_LLC,
1657 use_scratch);
1658 for (i = 0; i < num_entries; i++)
1659 gen8_set_pte(&gtt_base[i], scratch_pte);
1660 readl(gtt_base);
1661}
1662
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001663static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001664 uint64_t start,
1665 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001666 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001667{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001668 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001669 unsigned first_entry = start >> PAGE_SHIFT;
1670 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawskye7c2b582013-04-08 18:43:48 -07001671 gen6_gtt_pte_t scratch_pte, __iomem *gtt_base =
1672 (gen6_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawskya54c0c22013-01-24 14:45:00 -08001673 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001674 int i;
1675
1676 if (WARN(num_entries > max_entries,
1677 "First entry = %d; Num entries = %d (max=%d)\n",
1678 first_entry, num_entries, max_entries))
1679 num_entries = max_entries;
1680
Akash Goel24f3a8c2014-06-17 10:59:42 +05301681 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07001682
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001683 for (i = 0; i < num_entries; i++)
1684 iowrite32(scratch_pte, &gtt_base[i]);
1685 readl(gtt_base);
1686}
1687
Ben Widawsky6f65e292013-12-06 14:10:56 -08001688
1689static void i915_ggtt_bind_vma(struct i915_vma *vma,
1690 enum i915_cache_level cache_level,
1691 u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001692{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001693 const unsigned long entry = vma->node.start >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001694 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
1695 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
1696
Ben Widawsky6f65e292013-12-06 14:10:56 -08001697 BUG_ON(!i915_is_ggtt(vma->vm));
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001698 intel_gtt_insert_sg_entries(vma->ggtt_view.pages, entry, flags);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001699 vma->bound = GLOBAL_BIND;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001700}
1701
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001702static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001703 uint64_t start,
1704 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001705 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001706{
Ben Widawsky782f1492014-02-20 11:50:33 -08001707 unsigned first_entry = start >> PAGE_SHIFT;
1708 unsigned num_entries = length >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001709 intel_gtt_clear_range(first_entry, num_entries);
1710}
1711
Ben Widawsky6f65e292013-12-06 14:10:56 -08001712static void i915_ggtt_unbind_vma(struct i915_vma *vma)
Chris Wilsond5bd1442011-04-14 06:48:26 +01001713{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001714 const unsigned int first = vma->node.start >> PAGE_SHIFT;
1715 const unsigned int size = vma->obj->base.size >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001716
Ben Widawsky6f65e292013-12-06 14:10:56 -08001717 BUG_ON(!i915_is_ggtt(vma->vm));
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001718 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001719 intel_gtt_clear_range(first, size);
Chris Wilsond5bd1442011-04-14 06:48:26 +01001720}
1721
Ben Widawsky6f65e292013-12-06 14:10:56 -08001722static void ggtt_bind_vma(struct i915_vma *vma,
1723 enum i915_cache_level cache_level,
1724 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001725{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001726 struct drm_device *dev = vma->vm->dev;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001727 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001728 struct drm_i915_gem_object *obj = vma->obj;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001729
Akash Goel24f3a8c2014-06-17 10:59:42 +05301730 /* Currently applicable only to VLV */
1731 if (obj->gt_ro)
1732 flags |= PTE_READ_ONLY;
1733
Ben Widawsky6f65e292013-12-06 14:10:56 -08001734 /* If there is no aliasing PPGTT, or the caller needs a global mapping,
1735 * or we have a global mapping already but the cacheability flags have
1736 * changed, set the global PTEs.
1737 *
1738 * If there is an aliasing PPGTT it is anecdotally faster, so use that
1739 * instead if none of the above hold true.
1740 *
1741 * NB: A global mapping should only be needed for special regions like
1742 * "gtt mappable", SNB errata, or if specified via special execbuf
1743 * flags. At all other times, the GPU will use the aliasing PPGTT.
1744 */
1745 if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001746 if (!(vma->bound & GLOBAL_BIND) ||
Ben Widawsky6f65e292013-12-06 14:10:56 -08001747 (cache_level != obj->cache_level)) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001748 vma->vm->insert_entries(vma->vm, vma->ggtt_view.pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001749 vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301750 cache_level, flags);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001751 vma->bound |= GLOBAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001752 }
1753 }
Daniel Vetter74898d72012-02-15 23:50:22 +01001754
Ben Widawsky6f65e292013-12-06 14:10:56 -08001755 if (dev_priv->mm.aliasing_ppgtt &&
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001756 (!(vma->bound & LOCAL_BIND) ||
Ben Widawsky6f65e292013-12-06 14:10:56 -08001757 (cache_level != obj->cache_level))) {
1758 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
1759 appgtt->base.insert_entries(&appgtt->base,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001760 vma->ggtt_view.pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001761 vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301762 cache_level, flags);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001763 vma->bound |= LOCAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001764 }
1765}
1766
1767static void ggtt_unbind_vma(struct i915_vma *vma)
1768{
1769 struct drm_device *dev = vma->vm->dev;
1770 struct drm_i915_private *dev_priv = dev->dev_private;
1771 struct drm_i915_gem_object *obj = vma->obj;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001772
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001773 if (vma->bound & GLOBAL_BIND) {
Ben Widawsky782f1492014-02-20 11:50:33 -08001774 vma->vm->clear_range(vma->vm,
1775 vma->node.start,
1776 obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001777 true);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001778 vma->bound &= ~GLOBAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001779 }
1780
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001781 if (vma->bound & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001782 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
1783 appgtt->base.clear_range(&appgtt->base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001784 vma->node.start,
1785 obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001786 true);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001787 vma->bound &= ~LOCAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001788 }
Daniel Vetter74163902012-02-15 23:50:21 +01001789}
1790
1791void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
1792{
Ben Widawsky5c042282011-10-17 15:51:55 -07001793 struct drm_device *dev = obj->base.dev;
1794 struct drm_i915_private *dev_priv = dev->dev_private;
1795 bool interruptible;
1796
1797 interruptible = do_idling(dev_priv);
1798
Chris Wilson9da3da62012-06-01 15:20:22 +01001799 if (!obj->has_dma_mapping)
1800 dma_unmap_sg(&dev->pdev->dev,
1801 obj->pages->sgl, obj->pages->nents,
1802 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07001803
1804 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001805}
Daniel Vetter644ec022012-03-26 09:45:40 +02001806
Chris Wilson42d6ab42012-07-26 11:49:32 +01001807static void i915_gtt_color_adjust(struct drm_mm_node *node,
1808 unsigned long color,
Thierry Reding440fd522015-01-23 09:05:06 +01001809 u64 *start,
1810 u64 *end)
Chris Wilson42d6ab42012-07-26 11:49:32 +01001811{
1812 if (node->color != color)
1813 *start += 4096;
1814
1815 if (!list_empty(&node->node_list)) {
1816 node = list_entry(node->node_list.next,
1817 struct drm_mm_node,
1818 node_list);
1819 if (node->allocated && node->color != color)
1820 *end -= 4096;
1821 }
1822}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001823
Daniel Vetterf548c0e2014-11-19 21:40:13 +01001824static int i915_gem_setup_global_gtt(struct drm_device *dev,
1825 unsigned long start,
1826 unsigned long mappable_end,
1827 unsigned long end)
Daniel Vetter644ec022012-03-26 09:45:40 +02001828{
Ben Widawskye78891c2013-01-25 16:41:04 -08001829 /* Let GEM Manage all of the aperture.
1830 *
1831 * However, leave one page at the end still bound to the scratch page.
1832 * There are a number of places where the hardware apparently prefetches
1833 * past the end of the object, and we've seen multiple hangs with the
1834 * GPU head pointer stuck in a batchbuffer bound at the last page of the
1835 * aperture. One page should be enough to keep any prefetching inside
1836 * of the aperture.
1837 */
Ben Widawsky40d749802013-07-31 16:59:59 -07001838 struct drm_i915_private *dev_priv = dev->dev_private;
1839 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
Chris Wilsoned2f3452012-11-15 11:32:19 +00001840 struct drm_mm_node *entry;
1841 struct drm_i915_gem_object *obj;
1842 unsigned long hole_start, hole_end;
Daniel Vetterfa76da32014-08-06 20:19:54 +02001843 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02001844
Ben Widawsky35451cb2013-01-17 12:45:13 -08001845 BUG_ON(mappable_end > end);
1846
Chris Wilsoned2f3452012-11-15 11:32:19 +00001847 /* Subtract the guard page ... */
Ben Widawsky40d749802013-07-31 16:59:59 -07001848 drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
Yu Zhang5dda8fa2015-02-10 19:05:48 +08001849
1850 dev_priv->gtt.base.start = start;
1851 dev_priv->gtt.base.total = end - start;
1852
1853 if (intel_vgpu_active(dev)) {
1854 ret = intel_vgt_balloon(dev);
1855 if (ret)
1856 return ret;
1857 }
1858
Chris Wilson42d6ab42012-07-26 11:49:32 +01001859 if (!HAS_LLC(dev))
Ben Widawsky93bd8642013-07-16 16:50:06 -07001860 dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02001861
Chris Wilsoned2f3452012-11-15 11:32:19 +00001862 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001863 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky40d749802013-07-31 16:59:59 -07001864 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001865
Ben Widawskyedd41a82013-07-05 14:41:05 -07001866 DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07001867 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00001868
Ben Widawskyc6cfb322013-07-05 14:41:06 -07001869 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Ben Widawsky40d749802013-07-31 16:59:59 -07001870 ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02001871 if (ret) {
1872 DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
1873 return ret;
1874 }
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001875 vma->bound |= GLOBAL_BIND;
Chris Wilsoned2f3452012-11-15 11:32:19 +00001876 }
1877
Chris Wilsoned2f3452012-11-15 11:32:19 +00001878 /* Clear any non-preallocated blocks */
Ben Widawsky40d749802013-07-31 16:59:59 -07001879 drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00001880 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
1881 hole_start, hole_end);
Ben Widawsky782f1492014-02-20 11:50:33 -08001882 ggtt_vm->clear_range(ggtt_vm, hole_start,
1883 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00001884 }
1885
1886 /* And finally clear the reserved guard page */
Ben Widawsky782f1492014-02-20 11:50:33 -08001887 ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02001888
Daniel Vetterfa76da32014-08-06 20:19:54 +02001889 if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
1890 struct i915_hw_ppgtt *ppgtt;
1891
1892 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
1893 if (!ppgtt)
1894 return -ENOMEM;
1895
1896 ret = __hw_ppgtt_init(dev, ppgtt);
1897 if (ret != 0)
1898 return ret;
1899
1900 dev_priv->mm.aliasing_ppgtt = ppgtt;
1901 }
1902
Daniel Vetter6c5566a2014-08-06 15:04:50 +02001903 return 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001904}
1905
Ben Widawskyd7e50082012-12-18 10:31:25 -08001906void i915_gem_init_global_gtt(struct drm_device *dev)
1907{
1908 struct drm_i915_private *dev_priv = dev->dev_private;
1909 unsigned long gtt_size, mappable_size;
Ben Widawskyd7e50082012-12-18 10:31:25 -08001910
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001911 gtt_size = dev_priv->gtt.base.total;
Ben Widawsky93d18792013-01-17 12:45:17 -08001912 mappable_size = dev_priv->gtt.mappable_end;
Ben Widawskyd7e50082012-12-18 10:31:25 -08001913
Ben Widawskye78891c2013-01-25 16:41:04 -08001914 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001915}
1916
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02001917void i915_global_gtt_cleanup(struct drm_device *dev)
1918{
1919 struct drm_i915_private *dev_priv = dev->dev_private;
1920 struct i915_address_space *vm = &dev_priv->gtt.base;
1921
Daniel Vetter70e32542014-08-06 15:04:57 +02001922 if (dev_priv->mm.aliasing_ppgtt) {
1923 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1924
1925 ppgtt->base.cleanup(&ppgtt->base);
1926 }
1927
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02001928 if (drm_mm_initialized(&vm->mm)) {
Yu Zhang5dda8fa2015-02-10 19:05:48 +08001929 if (intel_vgpu_active(dev))
1930 intel_vgt_deballoon();
1931
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02001932 drm_mm_takedown(&vm->mm);
1933 list_del(&vm->global_link);
1934 }
1935
1936 vm->cleanup(vm);
1937}
Daniel Vetter70e32542014-08-06 15:04:57 +02001938
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001939static int setup_scratch_page(struct drm_device *dev)
1940{
1941 struct drm_i915_private *dev_priv = dev->dev_private;
1942 struct page *page;
1943 dma_addr_t dma_addr;
1944
1945 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
1946 if (page == NULL)
1947 return -ENOMEM;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001948 set_pages_uc(page, 1);
1949
1950#ifdef CONFIG_INTEL_IOMMU
1951 dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
1952 PCI_DMA_BIDIRECTIONAL);
1953 if (pci_dma_mapping_error(dev->pdev, dma_addr))
1954 return -EINVAL;
1955#else
1956 dma_addr = page_to_phys(page);
1957#endif
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001958 dev_priv->gtt.base.scratch.page = page;
1959 dev_priv->gtt.base.scratch.addr = dma_addr;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001960
1961 return 0;
1962}
1963
1964static void teardown_scratch_page(struct drm_device *dev)
1965{
1966 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001967 struct page *page = dev_priv->gtt.base.scratch.page;
1968
1969 set_pages_wb(page, 1);
1970 pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001971 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001972 __free_page(page);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001973}
1974
1975static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
1976{
1977 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
1978 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
1979 return snb_gmch_ctl << 20;
1980}
1981
Ben Widawsky9459d252013-11-03 16:53:55 -08001982static inline unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
1983{
1984 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
1985 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
1986 if (bdw_gmch_ctl)
1987 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07001988
1989#ifdef CONFIG_X86_32
1990 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
1991 if (bdw_gmch_ctl > 4)
1992 bdw_gmch_ctl = 4;
1993#endif
1994
Ben Widawsky9459d252013-11-03 16:53:55 -08001995 return bdw_gmch_ctl << 20;
1996}
1997
Damien Lespiaud7f25f22014-05-08 22:19:40 +03001998static inline unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
1999{
2000 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2001 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2002
2003 if (gmch_ctrl)
2004 return 1 << (20 + gmch_ctrl);
2005
2006 return 0;
2007}
2008
Ben Widawskybaa09f52013-01-24 13:49:57 -08002009static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002010{
2011 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2012 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2013 return snb_gmch_ctl << 25; /* 32 MB units */
2014}
2015
Ben Widawsky9459d252013-11-03 16:53:55 -08002016static inline size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
2017{
2018 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2019 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2020 return bdw_gmch_ctl << 25; /* 32 MB units */
2021}
2022
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002023static size_t chv_get_stolen_size(u16 gmch_ctrl)
2024{
2025 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2026 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2027
2028 /*
2029 * 0x0 to 0x10: 32MB increments starting at 0MB
2030 * 0x11 to 0x16: 4MB increments starting at 8MB
2031 * 0x17 to 0x1d: 4MB increments start at 36MB
2032 */
2033 if (gmch_ctrl < 0x11)
2034 return gmch_ctrl << 25;
2035 else if (gmch_ctrl < 0x17)
2036 return (gmch_ctrl - 0x11 + 2) << 22;
2037 else
2038 return (gmch_ctrl - 0x17 + 9) << 22;
2039}
2040
Damien Lespiau66375012014-01-09 18:02:46 +00002041static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2042{
2043 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2044 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2045
2046 if (gen9_gmch_ctl < 0xf0)
2047 return gen9_gmch_ctl << 25; /* 32 MB units */
2048 else
2049 /* 4MB increments starting at 0xf0 for 4MB */
2050 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2051}
2052
Ben Widawsky63340132013-11-04 19:32:22 -08002053static int ggtt_probe_common(struct drm_device *dev,
2054 size_t gtt_size)
2055{
2056 struct drm_i915_private *dev_priv = dev->dev_private;
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002057 phys_addr_t gtt_phys_addr;
Ben Widawsky63340132013-11-04 19:32:22 -08002058 int ret;
2059
2060 /* For Modern GENs the PTEs and register space are split in the BAR */
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002061 gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
Ben Widawsky63340132013-11-04 19:32:22 -08002062 (pci_resource_len(dev->pdev, 0) / 2);
2063
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002064 dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
Ben Widawsky63340132013-11-04 19:32:22 -08002065 if (!dev_priv->gtt.gsm) {
2066 DRM_ERROR("Failed to map the gtt page table\n");
2067 return -ENOMEM;
2068 }
2069
2070 ret = setup_scratch_page(dev);
2071 if (ret) {
2072 DRM_ERROR("Scratch setup failed\n");
2073 /* iounmap will also get called at remove, but meh */
2074 iounmap(dev_priv->gtt.gsm);
2075 }
2076
2077 return ret;
2078}
2079
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002080/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2081 * bits. When using advanced contexts each context stores its own PAT, but
2082 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002083static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002084{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002085 uint64_t pat;
2086
2087 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2088 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2089 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2090 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2091 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2092 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2093 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2094 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2095
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08002096 if (!USES_PPGTT(dev_priv->dev))
2097 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2098 * so RTL will always use the value corresponding to
2099 * pat_sel = 000".
2100 * So let's disable cache for GGTT to avoid screen corruptions.
2101 * MOCS still can be used though.
2102 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2103 * before this patch, i.e. the same uncached + snooping access
2104 * like on gen6/7 seems to be in effect.
2105 * - So this just fixes blitter/render access. Again it looks
2106 * like it's not just uncached access, but uncached + snooping.
2107 * So we can still hold onto all our assumptions wrt cpu
2108 * clflushing on LLC machines.
2109 */
2110 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2111
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002112 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2113 * write would work. */
2114 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2115 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2116}
2117
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002118static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
2119{
2120 uint64_t pat;
2121
2122 /*
2123 * Map WB on BDW to snooped on CHV.
2124 *
2125 * Only the snoop bit has meaning for CHV, the rest is
2126 * ignored.
2127 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02002128 * The hardware will never snoop for certain types of accesses:
2129 * - CPU GTT (GMADR->GGTT->no snoop->memory)
2130 * - PPGTT page tables
2131 * - some other special cycles
2132 *
2133 * As with BDW, we also need to consider the following for GT accesses:
2134 * "For GGTT, there is NO pat_sel[2:0] from the entry,
2135 * so RTL will always use the value corresponding to
2136 * pat_sel = 000".
2137 * Which means we must set the snoop bit in PAT entry 0
2138 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002139 */
2140 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
2141 GEN8_PPAT(1, 0) |
2142 GEN8_PPAT(2, 0) |
2143 GEN8_PPAT(3, 0) |
2144 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
2145 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
2146 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
2147 GEN8_PPAT(7, CHV_PPAT_SNOOP);
2148
2149 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2150 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2151}
2152
Ben Widawsky63340132013-11-04 19:32:22 -08002153static int gen8_gmch_probe(struct drm_device *dev,
2154 size_t *gtt_total,
2155 size_t *stolen,
2156 phys_addr_t *mappable_base,
2157 unsigned long *mappable_end)
2158{
2159 struct drm_i915_private *dev_priv = dev->dev_private;
2160 unsigned int gtt_size;
2161 u16 snb_gmch_ctl;
2162 int ret;
2163
2164 /* TODO: We're not aware of mappable constraints on gen8 yet */
2165 *mappable_base = pci_resource_start(dev->pdev, 2);
2166 *mappable_end = pci_resource_len(dev->pdev, 2);
2167
2168 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
2169 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
2170
2171 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
2172
Damien Lespiau66375012014-01-09 18:02:46 +00002173 if (INTEL_INFO(dev)->gen >= 9) {
2174 *stolen = gen9_get_stolen_size(snb_gmch_ctl);
2175 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2176 } else if (IS_CHERRYVIEW(dev)) {
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002177 *stolen = chv_get_stolen_size(snb_gmch_ctl);
2178 gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
2179 } else {
2180 *stolen = gen8_get_stolen_size(snb_gmch_ctl);
2181 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2182 }
Ben Widawsky63340132013-11-04 19:32:22 -08002183
Ben Widawskyd31eb102013-11-02 21:07:17 -07002184 *gtt_total = (gtt_size / sizeof(gen8_gtt_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08002185
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002186 if (IS_CHERRYVIEW(dev))
2187 chv_setup_private_ppat(dev_priv);
2188 else
2189 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002190
Ben Widawsky63340132013-11-04 19:32:22 -08002191 ret = ggtt_probe_common(dev, gtt_size);
2192
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002193 dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
2194 dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
Ben Widawsky63340132013-11-04 19:32:22 -08002195
2196 return ret;
2197}
2198
Ben Widawskybaa09f52013-01-24 13:49:57 -08002199static int gen6_gmch_probe(struct drm_device *dev,
2200 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002201 size_t *stolen,
2202 phys_addr_t *mappable_base,
2203 unsigned long *mappable_end)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002204{
2205 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002206 unsigned int gtt_size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002207 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002208 int ret;
2209
Ben Widawsky41907dd2013-02-08 11:32:47 -08002210 *mappable_base = pci_resource_start(dev->pdev, 2);
2211 *mappable_end = pci_resource_len(dev->pdev, 2);
2212
Ben Widawskybaa09f52013-01-24 13:49:57 -08002213 /* 64/512MB is the current min/max we actually know of, but this is just
2214 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002215 */
Ben Widawsky41907dd2013-02-08 11:32:47 -08002216 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
Ben Widawskybaa09f52013-01-24 13:49:57 -08002217 DRM_ERROR("Unknown GMADR size (%lx)\n",
2218 dev_priv->gtt.mappable_end);
2219 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002220 }
2221
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002222 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
2223 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08002224 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002225
Ben Widawskyc4ae25e2013-05-01 11:00:34 -07002226 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002227
Ben Widawsky63340132013-11-04 19:32:22 -08002228 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002229 *gtt_total = (gtt_size / sizeof(gen6_gtt_pte_t)) << PAGE_SHIFT;
2230
Ben Widawsky63340132013-11-04 19:32:22 -08002231 ret = ggtt_probe_common(dev, gtt_size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002232
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002233 dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
2234 dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002235
2236 return ret;
2237}
2238
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002239static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002240{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002241
2242 struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
Ben Widawsky5ed16782013-11-25 09:54:43 -08002243
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002244 iounmap(gtt->gsm);
2245 teardown_scratch_page(vm->dev);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002246}
2247
2248static int i915_gmch_probe(struct drm_device *dev,
2249 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002250 size_t *stolen,
2251 phys_addr_t *mappable_base,
2252 unsigned long *mappable_end)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002253{
2254 struct drm_i915_private *dev_priv = dev->dev_private;
2255 int ret;
2256
Ben Widawskybaa09f52013-01-24 13:49:57 -08002257 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
2258 if (!ret) {
2259 DRM_ERROR("failed to set up gmch\n");
2260 return -EIO;
2261 }
2262
Ben Widawsky41907dd2013-02-08 11:32:47 -08002263 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002264
2265 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002266 dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002267
Chris Wilsonc0a7f812013-12-30 12:16:15 +00002268 if (unlikely(dev_priv->gtt.do_idle_maps))
2269 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
2270
Ben Widawskybaa09f52013-01-24 13:49:57 -08002271 return 0;
2272}
2273
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002274static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002275{
2276 intel_gmch_remove();
2277}
2278
2279int i915_gem_gtt_init(struct drm_device *dev)
2280{
2281 struct drm_i915_private *dev_priv = dev->dev_private;
2282 struct i915_gtt *gtt = &dev_priv->gtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002283 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002284
Ben Widawskybaa09f52013-01-24 13:49:57 -08002285 if (INTEL_INFO(dev)->gen <= 5) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002286 gtt->gtt_probe = i915_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002287 gtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08002288 } else if (INTEL_INFO(dev)->gen < 8) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002289 gtt->gtt_probe = gen6_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002290 gtt->base.cleanup = gen6_gmch_remove;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002291 if (IS_HASWELL(dev) && dev_priv->ellc_size)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002292 gtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002293 else if (IS_HASWELL(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002294 gtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002295 else if (IS_VALLEYVIEW(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002296 gtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01002297 else if (INTEL_INFO(dev)->gen >= 7)
2298 gtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002299 else
Chris Wilson350ec882013-08-06 13:17:02 +01002300 gtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08002301 } else {
2302 dev_priv->gtt.gtt_probe = gen8_gmch_probe;
2303 dev_priv->gtt.base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002304 }
2305
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002306 ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002307 &gtt->mappable_base, &gtt->mappable_end);
Ben Widawskya54c0c22013-01-24 14:45:00 -08002308 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002309 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002310
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002311 gtt->base.dev = dev;
2312
Ben Widawskybaa09f52013-01-24 13:49:57 -08002313 /* GMADR is the PCI mmio aperture into the global GTT. */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002314 DRM_INFO("Memory usable by graphics device = %zdM\n",
2315 gtt->base.total >> 20);
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002316 DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
2317 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02002318#ifdef CONFIG_INTEL_IOMMU
2319 if (intel_iommu_gfx_mapped)
2320 DRM_INFO("VT-d active for gfx access\n");
2321#endif
Daniel Vettercfa7c862014-04-29 11:53:58 +02002322 /*
2323 * i915.enable_ppgtt is read-only, so do an early pass to validate the
2324 * user's requested state against the hardware/driver capabilities. We
2325 * do this now so that we can print out any log messages once rather
2326 * than every time we check intel_enable_ppgtt().
2327 */
2328 i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
2329 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002330
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002331 return 0;
Daniel Vetter644ec022012-03-26 09:45:40 +02002332}
Ben Widawsky6f65e292013-12-06 14:10:56 -08002333
2334static struct i915_vma *__i915_gem_vma_create(struct drm_i915_gem_object *obj,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002335 struct i915_address_space *vm,
2336 const struct i915_ggtt_view *view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002337{
2338 struct i915_vma *vma = kzalloc(sizeof(*vma), GFP_KERNEL);
2339 if (vma == NULL)
2340 return ERR_PTR(-ENOMEM);
2341
2342 INIT_LIST_HEAD(&vma->vma_link);
2343 INIT_LIST_HEAD(&vma->mm_list);
2344 INIT_LIST_HEAD(&vma->exec_list);
2345 vma->vm = vm;
2346 vma->obj = obj;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002347 vma->ggtt_view = *view;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002348
Rodrigo Vivib1252bc2014-12-03 04:55:29 -08002349 if (INTEL_INFO(vm->dev)->gen >= 6) {
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002350 if (i915_is_ggtt(vm)) {
2351 vma->unbind_vma = ggtt_unbind_vma;
2352 vma->bind_vma = ggtt_bind_vma;
2353 } else {
2354 vma->unbind_vma = ppgtt_unbind_vma;
2355 vma->bind_vma = ppgtt_bind_vma;
2356 }
Rodrigo Vivib1252bc2014-12-03 04:55:29 -08002357 } else {
Ben Widawsky6f65e292013-12-06 14:10:56 -08002358 BUG_ON(!i915_is_ggtt(vm));
2359 vma->unbind_vma = i915_ggtt_unbind_vma;
2360 vma->bind_vma = i915_ggtt_bind_vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002361 }
2362
Tvrtko Ursulinf7635662014-12-03 14:59:24 +00002363 list_add_tail(&vma->vma_link, &obj->vma_list);
2364 if (!i915_is_ggtt(vm))
Michel Thierrye07f0552014-08-19 15:49:41 +01002365 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
Ben Widawsky6f65e292013-12-06 14:10:56 -08002366
2367 return vma;
2368}
2369
2370struct i915_vma *
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002371i915_gem_obj_lookup_or_create_vma_view(struct drm_i915_gem_object *obj,
2372 struct i915_address_space *vm,
2373 const struct i915_ggtt_view *view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002374{
2375 struct i915_vma *vma;
2376
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002377 vma = i915_gem_obj_to_vma_view(obj, vm, view);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002378 if (!vma)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002379 vma = __i915_gem_vma_create(obj, vm, view);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002380
2381 return vma;
2382}
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002383
2384static inline
2385int i915_get_vma_pages(struct i915_vma *vma)
2386{
2387 if (vma->ggtt_view.pages)
2388 return 0;
2389
2390 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
2391 vma->ggtt_view.pages = vma->obj->pages;
2392 else
2393 WARN_ONCE(1, "GGTT view %u not implemented!\n",
2394 vma->ggtt_view.type);
2395
2396 if (!vma->ggtt_view.pages) {
2397 DRM_ERROR("Failed to get pages for VMA view type %u!\n",
2398 vma->ggtt_view.type);
2399 return -EINVAL;
2400 }
2401
2402 return 0;
2403}
2404
2405/**
2406 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
2407 * @vma: VMA to map
2408 * @cache_level: mapping cache level
2409 * @flags: flags like global or local mapping
2410 *
2411 * DMA addresses are taken from the scatter-gather table of this object (or of
2412 * this VMA in case of non-default GGTT views) and PTE entries set up.
2413 * Note that DMA addresses are also the only part of the SG table we care about.
2414 */
2415int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2416 u32 flags)
2417{
2418 int ret = i915_get_vma_pages(vma);
2419
2420 if (ret)
2421 return ret;
2422
2423 vma->bind_vma(vma, cache_level, flags);
2424
2425 return 0;
2426}