blob: 2723090a0d5498462866634dc9c557301e9ba37e [file] [log] [blame]
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001/*
David Woodhouseea8ea462014-03-05 17:09:32 +00002 * Copyright © 2006-2014 Intel Corporation.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
David Woodhouseea8ea462014-03-05 17:09:32 +000013 * Authors: David Woodhouse <dwmw2@infradead.org>,
14 * Ashok Raj <ashok.raj@intel.com>,
15 * Shaohua Li <shaohua.li@intel.com>,
16 * Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
17 * Fenghua Yu <fenghua.yu@intel.com>
Joerg Roedel9f10e5b2015-06-12 09:57:06 +020018 * Joerg Roedel <jroedel@suse.de>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070019 */
20
Joerg Roedel9f10e5b2015-06-12 09:57:06 +020021#define pr_fmt(fmt) "DMAR: " fmt
22
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070023#include <linux/init.h>
24#include <linux/bitmap.h>
mark gross5e0d2a62008-03-04 15:22:08 -080025#include <linux/debugfs.h>
Paul Gortmaker54485c32011-10-29 10:26:25 -040026#include <linux/export.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070027#include <linux/slab.h>
28#include <linux/irq.h>
29#include <linux/interrupt.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070030#include <linux/spinlock.h>
31#include <linux/pci.h>
32#include <linux/dmar.h>
33#include <linux/dma-mapping.h>
34#include <linux/mempool.h>
Jiang Liu75f05562014-02-19 14:07:37 +080035#include <linux/memory.h>
Omer Pelegaa473242016-04-20 11:33:02 +030036#include <linux/cpu.h>
mark gross5e0d2a62008-03-04 15:22:08 -080037#include <linux/timer.h>
Dan Williamsdfddb962015-10-09 18:16:46 -040038#include <linux/io.h>
Kay, Allen M38717942008-09-09 18:37:29 +030039#include <linux/iova.h>
Joerg Roedel5d450802008-12-03 14:52:32 +010040#include <linux/iommu.h>
Kay, Allen M38717942008-09-09 18:37:29 +030041#include <linux/intel-iommu.h>
Rafael J. Wysocki134fac32011-03-23 22:16:14 +010042#include <linux/syscore_ops.h>
Shane Wang69575d32009-09-01 18:25:07 -070043#include <linux/tboot.h>
Stephen Rothwelladb2fe02009-08-31 15:24:23 +100044#include <linux/dmi.h>
Joerg Roedel5cdede22011-04-04 15:55:18 +020045#include <linux/pci-ats.h>
Tejun Heo0ee332c2011-12-08 10:22:09 -080046#include <linux/memblock.h>
Akinobu Mita36746432014-06-04 16:06:51 -070047#include <linux/dma-contiguous.h>
Joerg Roedel091d42e2015-06-12 11:56:10 +020048#include <linux/crash_dump.h>
Suresh Siddha8a8f4222012-03-30 11:47:08 -070049#include <asm/irq_remapping.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070050#include <asm/cacheflush.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090051#include <asm/iommu.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070052
Joerg Roedel078e1ee2012-09-26 12:44:43 +020053#include "irq_remapping.h"
54
Fenghua Yu5b6985c2008-10-16 18:02:32 -070055#define ROOT_SIZE VTD_PAGE_SIZE
56#define CONTEXT_SIZE VTD_PAGE_SIZE
57
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070058#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
David Woodhouse18436af2015-03-25 15:05:47 +000059#define IS_USB_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_SERIAL_USB)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070060#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
David Woodhousee0fc7e02009-09-30 09:12:17 -070061#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070062
63#define IOAPIC_RANGE_START (0xfee00000)
64#define IOAPIC_RANGE_END (0xfeefffff)
65#define IOVA_START_ADDR (0x1000)
66
67#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48
68
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070069#define MAX_AGAW_WIDTH 64
Jiang Liu5c645b32014-01-06 14:18:12 +080070#define MAX_AGAW_PFN_WIDTH (MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070071
David Woodhouse2ebe3152009-09-19 07:34:04 -070072#define __DOMAIN_MAX_PFN(gaw) ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
73#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)
74
75/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
76 to match. That way, we can use 'unsigned long' for PFNs with impunity. */
77#define DOMAIN_MAX_PFN(gaw) ((unsigned long) min_t(uint64_t, \
78 __DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
79#define DOMAIN_MAX_ADDR(gaw) (((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070080
Robin Murphy1b722502015-01-12 17:51:15 +000081/* IO virtual address start page frame number */
82#define IOVA_START_PFN (1)
83
Mark McLoughlinf27be032008-11-20 15:49:43 +000084#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
Yang Hongyang284901a2009-04-06 19:01:15 -070085#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
Yang Hongyang6a355282009-04-06 19:01:13 -070086#define DMA_64BIT_PFN IOVA_PFN(DMA_BIT_MASK(64))
mark gross5e0d2a62008-03-04 15:22:08 -080087
Andrew Mortondf08cdc2010-09-22 13:05:11 -070088/* page table handling */
89#define LEVEL_STRIDE (9)
90#define LEVEL_MASK (((u64)1 << LEVEL_STRIDE) - 1)
91
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +020092/*
93 * This bitmap is used to advertise the page sizes our hardware support
94 * to the IOMMU core, which will then use this information to split
95 * physically contiguous memory regions it is mapping into page sizes
96 * that we support.
97 *
98 * Traditionally the IOMMU core just handed us the mappings directly,
99 * after making sure the size is an order of a 4KiB page and that the
100 * mapping has natural alignment.
101 *
102 * To retain this behavior, we currently advertise that we support
103 * all page sizes that are an order of 4KiB.
104 *
105 * If at some point we'd like to utilize the IOMMU core's new behavior,
106 * we could change this to advertise the real page sizes we support.
107 */
108#define INTEL_IOMMU_PGSIZES (~0xFFFUL)
109
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700110static inline int agaw_to_level(int agaw)
111{
112 return agaw + 2;
113}
114
115static inline int agaw_to_width(int agaw)
116{
Jiang Liu5c645b32014-01-06 14:18:12 +0800117 return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700118}
119
120static inline int width_to_agaw(int width)
121{
Jiang Liu5c645b32014-01-06 14:18:12 +0800122 return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700123}
124
125static inline unsigned int level_to_offset_bits(int level)
126{
127 return (level - 1) * LEVEL_STRIDE;
128}
129
130static inline int pfn_level_offset(unsigned long pfn, int level)
131{
132 return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
133}
134
135static inline unsigned long level_mask(int level)
136{
137 return -1UL << level_to_offset_bits(level);
138}
139
140static inline unsigned long level_size(int level)
141{
142 return 1UL << level_to_offset_bits(level);
143}
144
145static inline unsigned long align_to_level(unsigned long pfn, int level)
146{
147 return (pfn + level_size(level) - 1) & level_mask(level);
148}
David Woodhousefd18de52009-05-10 23:57:41 +0100149
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100150static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
151{
Jiang Liu5c645b32014-01-06 14:18:12 +0800152 return 1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100153}
154
David Woodhousedd4e8312009-06-27 16:21:20 +0100155/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
156 are never going to work. */
157static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
158{
159 return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
160}
161
162static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
163{
164 return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
165}
166static inline unsigned long page_to_dma_pfn(struct page *pg)
167{
168 return mm_to_dma_pfn(page_to_pfn(pg));
169}
170static inline unsigned long virt_to_dma_pfn(void *p)
171{
172 return page_to_dma_pfn(virt_to_page(p));
173}
174
Weidong Hand9630fe2008-12-08 11:06:32 +0800175/* global iommu list, set NULL for ignored DMAR units */
176static struct intel_iommu **g_iommus;
177
David Woodhousee0fc7e02009-09-30 09:12:17 -0700178static void __init check_tylersburg_isoch(void);
David Woodhouse9af88142009-02-13 23:18:03 +0000179static int rwbf_quirk;
180
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000181/*
Joseph Cihulab7792602011-05-03 00:08:37 -0700182 * set to 1 to panic kernel if can't successfully enable VT-d
183 * (used when kernel is launched w/ TXT)
184 */
185static int force_on = 0;
186
187/*
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000188 * 0: Present
189 * 1-11: Reserved
190 * 12-63: Context Ptr (12 - (haw-1))
191 * 64-127: Reserved
192 */
193struct root_entry {
David Woodhouse03ecc322015-02-13 14:35:21 +0000194 u64 lo;
195 u64 hi;
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000196};
197#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000198
Joerg Roedel091d42e2015-06-12 11:56:10 +0200199/*
200 * Take a root_entry and return the Lower Context Table Pointer (LCTP)
201 * if marked present.
202 */
203static phys_addr_t root_entry_lctp(struct root_entry *re)
204{
205 if (!(re->lo & 1))
206 return 0;
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000207
Joerg Roedel091d42e2015-06-12 11:56:10 +0200208 return re->lo & VTD_PAGE_MASK;
209}
210
211/*
212 * Take a root_entry and return the Upper Context Table Pointer (UCTP)
213 * if marked present.
214 */
215static phys_addr_t root_entry_uctp(struct root_entry *re)
216{
217 if (!(re->hi & 1))
218 return 0;
219
220 return re->hi & VTD_PAGE_MASK;
221}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000222/*
223 * low 64 bits:
224 * 0: present
225 * 1: fault processing disable
226 * 2-3: translation type
227 * 12-63: address space root
228 * high 64 bits:
229 * 0-2: address width
230 * 3-6: aval
231 * 8-23: domain id
232 */
233struct context_entry {
234 u64 lo;
235 u64 hi;
236};
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000237
Joerg Roedelcf484d02015-06-12 12:21:46 +0200238static inline void context_clear_pasid_enable(struct context_entry *context)
239{
240 context->lo &= ~(1ULL << 11);
241}
242
243static inline bool context_pasid_enabled(struct context_entry *context)
244{
245 return !!(context->lo & (1ULL << 11));
246}
247
248static inline void context_set_copied(struct context_entry *context)
249{
250 context->hi |= (1ull << 3);
251}
252
253static inline bool context_copied(struct context_entry *context)
254{
255 return !!(context->hi & (1ULL << 3));
256}
257
258static inline bool __context_present(struct context_entry *context)
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000259{
260 return (context->lo & 1);
261}
Joerg Roedelcf484d02015-06-12 12:21:46 +0200262
263static inline bool context_present(struct context_entry *context)
264{
265 return context_pasid_enabled(context) ?
266 __context_present(context) :
267 __context_present(context) && !context_copied(context);
268}
269
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000270static inline void context_set_present(struct context_entry *context)
271{
272 context->lo |= 1;
273}
274
275static inline void context_set_fault_enable(struct context_entry *context)
276{
277 context->lo &= (((u64)-1) << 2) | 1;
278}
279
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000280static inline void context_set_translation_type(struct context_entry *context,
281 unsigned long value)
282{
283 context->lo &= (((u64)-1) << 4) | 3;
284 context->lo |= (value & 3) << 2;
285}
286
287static inline void context_set_address_root(struct context_entry *context,
288 unsigned long value)
289{
Li, Zhen-Hua1a2262f2014-11-05 15:30:19 +0800290 context->lo &= ~VTD_PAGE_MASK;
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000291 context->lo |= value & VTD_PAGE_MASK;
292}
293
294static inline void context_set_address_width(struct context_entry *context,
295 unsigned long value)
296{
297 context->hi |= value & 7;
298}
299
300static inline void context_set_domain_id(struct context_entry *context,
301 unsigned long value)
302{
303 context->hi |= (value & ((1 << 16) - 1)) << 8;
304}
305
Joerg Roedeldbcd8612015-06-12 12:02:09 +0200306static inline int context_domain_id(struct context_entry *c)
307{
308 return((c->hi >> 8) & 0xffff);
309}
310
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000311static inline void context_clear_entry(struct context_entry *context)
312{
313 context->lo = 0;
314 context->hi = 0;
315}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000316
Mark McLoughlin622ba122008-11-20 15:49:46 +0000317/*
318 * 0: readable
319 * 1: writable
320 * 2-6: reserved
321 * 7: super page
Sheng Yang9cf066972009-03-18 15:33:07 +0800322 * 8-10: available
323 * 11: snoop behavior
Mark McLoughlin622ba122008-11-20 15:49:46 +0000324 * 12-63: Host physcial address
325 */
326struct dma_pte {
327 u64 val;
328};
Mark McLoughlin622ba122008-11-20 15:49:46 +0000329
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000330static inline void dma_clear_pte(struct dma_pte *pte)
331{
332 pte->val = 0;
333}
334
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000335static inline u64 dma_pte_addr(struct dma_pte *pte)
336{
David Woodhousec85994e2009-07-01 19:21:24 +0100337#ifdef CONFIG_64BIT
338 return pte->val & VTD_PAGE_MASK;
339#else
340 /* Must have a full atomic 64-bit read */
David Woodhouse1a8bd482010-08-10 01:38:53 +0100341 return __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
David Woodhousec85994e2009-07-01 19:21:24 +0100342#endif
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000343}
344
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000345static inline bool dma_pte_present(struct dma_pte *pte)
346{
347 return (pte->val & 3) != 0;
348}
Mark McLoughlin622ba122008-11-20 15:49:46 +0000349
Allen Kay4399c8b2011-10-14 12:32:46 -0700350static inline bool dma_pte_superpage(struct dma_pte *pte)
351{
Joerg Roedelc3c75eb2014-07-04 11:19:10 +0200352 return (pte->val & DMA_PTE_LARGE_PAGE);
Allen Kay4399c8b2011-10-14 12:32:46 -0700353}
354
David Woodhouse75e6bf92009-07-02 11:21:16 +0100355static inline int first_pte_in_page(struct dma_pte *pte)
356{
357 return !((unsigned long)pte & ~VTD_PAGE_MASK);
358}
359
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700360/*
361 * This domain is a statically identity mapping domain.
362 * 1. This domain creats a static 1:1 mapping to all usable memory.
363 * 2. It maps to each iommu if successful.
364 * 3. Each iommu mapps to this domain if successful.
365 */
David Woodhouse19943b02009-08-04 16:19:20 +0100366static struct dmar_domain *si_domain;
367static int hw_pass_through = 1;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700368
Joerg Roedel28ccce02015-07-21 14:45:31 +0200369/*
370 * Domain represents a virtual machine, more than one devices
Weidong Han1ce28fe2008-12-08 16:35:39 +0800371 * across iommus may be owned in one domain, e.g. kvm guest.
372 */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800373#define DOMAIN_FLAG_VIRTUAL_MACHINE (1 << 0)
Weidong Han1ce28fe2008-12-08 16:35:39 +0800374
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700375/* si_domain contains mulitple devices */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800376#define DOMAIN_FLAG_STATIC_IDENTITY (1 << 1)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700377
Joerg Roedel29a27712015-07-21 17:17:12 +0200378#define for_each_domain_iommu(idx, domain) \
379 for (idx = 0; idx < g_num_of_iommus; idx++) \
380 if (domain->iommu_refcnt[idx])
381
Mark McLoughlin99126f72008-11-20 15:49:47 +0000382struct dmar_domain {
Suresh Siddha4c923d42009-10-02 11:01:24 -0700383 int nid; /* node id */
Joerg Roedel29a27712015-07-21 17:17:12 +0200384
385 unsigned iommu_refcnt[DMAR_UNITS_SUPPORTED];
386 /* Refcount of devices per iommu */
387
Mark McLoughlin99126f72008-11-20 15:49:47 +0000388
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +0200389 u16 iommu_did[DMAR_UNITS_SUPPORTED];
390 /* Domain ids per IOMMU. Use u16 since
391 * domain ids are 16 bit wide according
392 * to VT-d spec, section 9.3 */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000393
Omer Peleg0824c592016-04-20 19:03:35 +0300394 bool has_iotlb_device;
Joerg Roedel00a77de2015-03-26 13:43:08 +0100395 struct list_head devices; /* all devices' list */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000396 struct iova_domain iovad; /* iova's that belong to this domain */
397
398 struct dma_pte *pgd; /* virtual address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000399 int gaw; /* max guest address width */
400
401 /* adjusted guest address width, 0 is level 2 30-bit */
402 int agaw;
403
Weidong Han3b5410e2008-12-08 09:17:15 +0800404 int flags; /* flags to find out type of domain */
Weidong Han8e6040972008-12-08 15:49:06 +0800405
406 int iommu_coherency;/* indicate coherency of iommu access */
Sheng Yang58c610b2009-03-18 15:33:05 +0800407 int iommu_snooping; /* indicate snooping control feature*/
Weidong Hanc7151a82008-12-08 22:51:37 +0800408 int iommu_count; /* reference count of iommu */
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100409 int iommu_superpage;/* Level of superpages supported:
410 0 == 4KiB (no superpages), 1 == 2MiB,
411 2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
Weidong Hanfe40f1e2008-12-08 23:10:23 +0800412 u64 max_addr; /* maximum mapped address */
Joerg Roedel00a77de2015-03-26 13:43:08 +0100413
414 struct iommu_domain domain; /* generic domain data structure for
415 iommu core */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000416};
417
Mark McLoughlina647dac2008-11-20 15:49:48 +0000418/* PCI domain-device relationship */
419struct device_domain_info {
420 struct list_head link; /* link to domain siblings */
421 struct list_head global; /* link to global list */
David Woodhouse276dbf992009-04-04 01:45:37 +0100422 u8 bus; /* PCI bus number */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000423 u8 devfn; /* PCI devfn number */
David Woodhouseb16d0cb2015-10-12 14:17:37 +0100424 u8 pasid_supported:3;
425 u8 pasid_enabled:1;
426 u8 pri_supported:1;
427 u8 pri_enabled:1;
428 u8 ats_supported:1;
429 u8 ats_enabled:1;
430 u8 ats_qdep;
David Woodhouse0bcb3e22014-03-06 17:12:03 +0000431 struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
Yu Zhao93a23a72009-05-18 13:51:37 +0800432 struct intel_iommu *iommu; /* IOMMU used by this device */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000433 struct dmar_domain *domain; /* pointer to domain */
434};
435
Jiang Liub94e4112014-02-19 14:07:25 +0800436struct dmar_rmrr_unit {
437 struct list_head list; /* list of rmrr units */
438 struct acpi_dmar_header *hdr; /* ACPI header */
439 u64 base_address; /* reserved base address*/
440 u64 end_address; /* reserved end address */
David Woodhouse832bd852014-03-07 15:08:36 +0000441 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800442 int devices_cnt; /* target device count */
443};
444
445struct dmar_atsr_unit {
446 struct list_head list; /* list of ATSR units */
447 struct acpi_dmar_header *hdr; /* ACPI header */
David Woodhouse832bd852014-03-07 15:08:36 +0000448 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800449 int devices_cnt; /* target device count */
450 u8 include_all:1; /* include all ports */
451};
452
453static LIST_HEAD(dmar_atsr_units);
454static LIST_HEAD(dmar_rmrr_units);
455
456#define for_each_rmrr_units(rmrr) \
457 list_for_each_entry(rmrr, &dmar_rmrr_units, list)
458
mark gross5e0d2a62008-03-04 15:22:08 -0800459static void flush_unmaps_timeout(unsigned long data);
460
Omer Peleg314f1dc2016-04-20 11:32:45 +0300461struct deferred_flush_entry {
Omer Peleg2aac6302016-04-20 11:33:57 +0300462 unsigned long iova_pfn;
Omer Peleg769530e2016-04-20 11:33:25 +0300463 unsigned long nrpages;
Omer Peleg314f1dc2016-04-20 11:32:45 +0300464 struct dmar_domain *domain;
465 struct page *freelist;
mark gross80b20dd2008-04-18 13:53:58 -0700466};
467
Omer Peleg314f1dc2016-04-20 11:32:45 +0300468#define HIGH_WATER_MARK 250
469struct deferred_flush_table {
470 int next;
471 struct deferred_flush_entry entries[HIGH_WATER_MARK];
472};
473
Omer Pelegaa473242016-04-20 11:33:02 +0300474struct deferred_flush_data {
475 spinlock_t lock;
476 int timer_on;
477 struct timer_list timer;
478 long size;
479 struct deferred_flush_table *tables;
480};
481
482DEFINE_PER_CPU(struct deferred_flush_data, deferred_flush);
mark gross80b20dd2008-04-18 13:53:58 -0700483
mark gross5e0d2a62008-03-04 15:22:08 -0800484/* bitmap for indexing intel_iommus */
mark gross5e0d2a62008-03-04 15:22:08 -0800485static int g_num_of_iommus;
486
Jiang Liu92d03cc2014-02-19 14:07:28 +0800487static void domain_exit(struct dmar_domain *domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700488static void domain_remove_dev_info(struct dmar_domain *domain);
Joerg Roedele6de0f82015-07-22 16:30:36 +0200489static void dmar_remove_one_dev_info(struct dmar_domain *domain,
490 struct device *dev);
Joerg Roedel127c7612015-07-23 17:44:46 +0200491static void __dmar_remove_one_dev_info(struct device_domain_info *info);
Joerg Roedel2452d9d2015-07-23 16:20:14 +0200492static void domain_context_clear(struct intel_iommu *iommu,
493 struct device *dev);
Jiang Liu2a46ddf2014-07-11 14:19:30 +0800494static int domain_detach_iommu(struct dmar_domain *domain,
495 struct intel_iommu *iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700496
Suresh Siddhad3f13812011-08-23 17:05:25 -0700497#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800498int dmar_disabled = 0;
499#else
500int dmar_disabled = 1;
Suresh Siddhad3f13812011-08-23 17:05:25 -0700501#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800502
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -0200503int intel_iommu_enabled = 0;
504EXPORT_SYMBOL_GPL(intel_iommu_enabled);
505
David Woodhouse2d9e6672010-06-15 10:57:57 +0100506static int dmar_map_gfx = 1;
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700507static int dmar_forcedac;
mark gross5e0d2a62008-03-04 15:22:08 -0800508static int intel_iommu_strict;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100509static int intel_iommu_superpage = 1;
David Woodhousec83b2f22015-06-12 10:15:49 +0100510static int intel_iommu_ecs = 1;
David Woodhouseae853dd2015-09-09 11:58:59 +0100511static int intel_iommu_pasid28;
512static int iommu_identity_mapping;
David Woodhousec83b2f22015-06-12 10:15:49 +0100513
David Woodhouseae853dd2015-09-09 11:58:59 +0100514#define IDENTMAP_ALL 1
515#define IDENTMAP_GFX 2
516#define IDENTMAP_AZALIA 4
David Woodhousec83b2f22015-06-12 10:15:49 +0100517
David Woodhoused42fde72015-10-24 21:33:01 +0200518/* Broadwell and Skylake have broken ECS support — normal so-called "second
519 * level" translation of DMA requests-without-PASID doesn't actually happen
520 * unless you also set the NESTE bit in an extended context-entry. Which of
521 * course means that SVM doesn't work because it's trying to do nested
522 * translation of the physical addresses it finds in the process page tables,
523 * through the IOVA->phys mapping found in the "second level" page tables.
524 *
525 * The VT-d specification was retroactively changed to change the definition
526 * of the capability bits and pretend that Broadwell/Skylake never happened...
527 * but unfortunately the wrong bit was changed. It's ECS which is broken, but
528 * for some reason it was the PASID capability bit which was redefined (from
529 * bit 28 on BDW/SKL to bit 40 in future).
530 *
531 * So our test for ECS needs to eschew those implementations which set the old
532 * PASID capabiity bit 28, since those are the ones on which ECS is broken.
533 * Unless we are working around the 'pasid28' limitations, that is, by putting
534 * the device into passthrough mode for normal DMA and thus masking the bug.
535 */
David Woodhousec83b2f22015-06-12 10:15:49 +0100536#define ecs_enabled(iommu) (intel_iommu_ecs && ecap_ecs(iommu->ecap) && \
David Woodhoused42fde72015-10-24 21:33:01 +0200537 (intel_iommu_pasid28 || !ecap_broken_pasid(iommu->ecap)))
538/* PASID support is thus enabled if ECS is enabled and *either* of the old
539 * or new capability bits are set. */
540#define pasid_enabled(iommu) (ecs_enabled(iommu) && \
541 (ecap_pasid(iommu->ecap) || ecap_broken_pasid(iommu->ecap)))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700542
David Woodhousec0771df2011-10-14 20:59:46 +0100543int intel_iommu_gfx_mapped;
544EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);
545
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700546#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
547static DEFINE_SPINLOCK(device_domain_lock);
548static LIST_HEAD(device_domain_list);
549
Thierry Redingb22f6432014-06-27 09:03:12 +0200550static const struct iommu_ops intel_iommu_ops;
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +0100551
Joerg Roedel4158c2e2015-06-12 10:14:02 +0200552static bool translation_pre_enabled(struct intel_iommu *iommu)
553{
554 return (iommu->flags & VTD_FLAG_TRANS_PRE_ENABLED);
555}
556
Joerg Roedel091d42e2015-06-12 11:56:10 +0200557static void clear_translation_pre_enabled(struct intel_iommu *iommu)
558{
559 iommu->flags &= ~VTD_FLAG_TRANS_PRE_ENABLED;
560}
561
Joerg Roedel4158c2e2015-06-12 10:14:02 +0200562static void init_translation_status(struct intel_iommu *iommu)
563{
564 u32 gsts;
565
566 gsts = readl(iommu->reg + DMAR_GSTS_REG);
567 if (gsts & DMA_GSTS_TES)
568 iommu->flags |= VTD_FLAG_TRANS_PRE_ENABLED;
569}
570
Joerg Roedel00a77de2015-03-26 13:43:08 +0100571/* Convert generic 'struct iommu_domain to private struct dmar_domain */
572static struct dmar_domain *to_dmar_domain(struct iommu_domain *dom)
573{
574 return container_of(dom, struct dmar_domain, domain);
575}
576
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700577static int __init intel_iommu_setup(char *str)
578{
579 if (!str)
580 return -EINVAL;
581 while (*str) {
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800582 if (!strncmp(str, "on", 2)) {
583 dmar_disabled = 0;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200584 pr_info("IOMMU enabled\n");
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800585 } else if (!strncmp(str, "off", 3)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700586 dmar_disabled = 1;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200587 pr_info("IOMMU disabled\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700588 } else if (!strncmp(str, "igfx_off", 8)) {
589 dmar_map_gfx = 0;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200590 pr_info("Disable GFX device mapping\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700591 } else if (!strncmp(str, "forcedac", 8)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200592 pr_info("Forcing DAC for PCI devices\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700593 dmar_forcedac = 1;
mark gross5e0d2a62008-03-04 15:22:08 -0800594 } else if (!strncmp(str, "strict", 6)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200595 pr_info("Disable batched IOTLB flush\n");
mark gross5e0d2a62008-03-04 15:22:08 -0800596 intel_iommu_strict = 1;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100597 } else if (!strncmp(str, "sp_off", 6)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +0200598 pr_info("Disable supported super page\n");
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100599 intel_iommu_superpage = 0;
David Woodhousec83b2f22015-06-12 10:15:49 +0100600 } else if (!strncmp(str, "ecs_off", 7)) {
601 printk(KERN_INFO
602 "Intel-IOMMU: disable extended context table support\n");
603 intel_iommu_ecs = 0;
David Woodhouseae853dd2015-09-09 11:58:59 +0100604 } else if (!strncmp(str, "pasid28", 7)) {
605 printk(KERN_INFO
606 "Intel-IOMMU: enable pre-production PASID support\n");
607 intel_iommu_pasid28 = 1;
608 iommu_identity_mapping |= IDENTMAP_GFX;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700609 }
610
611 str += strcspn(str, ",");
612 while (*str == ',')
613 str++;
614 }
615 return 0;
616}
617__setup("intel_iommu=", intel_iommu_setup);
618
619static struct kmem_cache *iommu_domain_cache;
620static struct kmem_cache *iommu_devinfo_cache;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700621
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200622static struct dmar_domain* get_iommu_domain(struct intel_iommu *iommu, u16 did)
623{
Joerg Roedel8bf47812015-07-21 10:41:21 +0200624 struct dmar_domain **domains;
625 int idx = did >> 8;
626
627 domains = iommu->domains[idx];
628 if (!domains)
629 return NULL;
630
631 return domains[did & 0xff];
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200632}
633
634static void set_iommu_domain(struct intel_iommu *iommu, u16 did,
635 struct dmar_domain *domain)
636{
Joerg Roedel8bf47812015-07-21 10:41:21 +0200637 struct dmar_domain **domains;
638 int idx = did >> 8;
639
640 if (!iommu->domains[idx]) {
641 size_t size = 256 * sizeof(struct dmar_domain *);
642 iommu->domains[idx] = kzalloc(size, GFP_ATOMIC);
643 }
644
645 domains = iommu->domains[idx];
646 if (WARN_ON(!domains))
647 return;
648 else
649 domains[did & 0xff] = domain;
Joerg Roedel9452d5b2015-07-21 10:00:56 +0200650}
651
Suresh Siddha4c923d42009-10-02 11:01:24 -0700652static inline void *alloc_pgtable_page(int node)
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700653{
Suresh Siddha4c923d42009-10-02 11:01:24 -0700654 struct page *page;
655 void *vaddr = NULL;
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700656
Suresh Siddha4c923d42009-10-02 11:01:24 -0700657 page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
658 if (page)
659 vaddr = page_address(page);
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700660 return vaddr;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700661}
662
663static inline void free_pgtable_page(void *vaddr)
664{
665 free_page((unsigned long)vaddr);
666}
667
668static inline void *alloc_domain_mem(void)
669{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900670 return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700671}
672
Kay, Allen M38717942008-09-09 18:37:29 +0300673static void free_domain_mem(void *vaddr)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700674{
675 kmem_cache_free(iommu_domain_cache, vaddr);
676}
677
678static inline void * alloc_devinfo_mem(void)
679{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900680 return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700681}
682
683static inline void free_devinfo_mem(void *vaddr)
684{
685 kmem_cache_free(iommu_devinfo_cache, vaddr);
686}
687
Jiang Liuab8dfe22014-07-11 14:19:27 +0800688static inline int domain_type_is_vm(struct dmar_domain *domain)
689{
690 return domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE;
691}
692
Joerg Roedel28ccce02015-07-21 14:45:31 +0200693static inline int domain_type_is_si(struct dmar_domain *domain)
694{
695 return domain->flags & DOMAIN_FLAG_STATIC_IDENTITY;
696}
697
Jiang Liuab8dfe22014-07-11 14:19:27 +0800698static inline int domain_type_is_vm_or_si(struct dmar_domain *domain)
699{
700 return domain->flags & (DOMAIN_FLAG_VIRTUAL_MACHINE |
701 DOMAIN_FLAG_STATIC_IDENTITY);
702}
Weidong Han1b573682008-12-08 15:34:06 +0800703
Jiang Liu162d1b12014-07-11 14:19:35 +0800704static inline int domain_pfn_supported(struct dmar_domain *domain,
705 unsigned long pfn)
706{
707 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
708
709 return !(addr_width < BITS_PER_LONG && pfn >> addr_width);
710}
711
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700712static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
Weidong Han1b573682008-12-08 15:34:06 +0800713{
714 unsigned long sagaw;
715 int agaw = -1;
716
717 sagaw = cap_sagaw(iommu->cap);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700718 for (agaw = width_to_agaw(max_gaw);
Weidong Han1b573682008-12-08 15:34:06 +0800719 agaw >= 0; agaw--) {
720 if (test_bit(agaw, &sagaw))
721 break;
722 }
723
724 return agaw;
725}
726
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700727/*
728 * Calculate max SAGAW for each iommu.
729 */
730int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
731{
732 return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
733}
734
735/*
736 * calculate agaw for each iommu.
737 * "SAGAW" may be different across iommus, use a default agaw, and
738 * get a supported less agaw for iommus that don't support the default agaw.
739 */
740int iommu_calculate_agaw(struct intel_iommu *iommu)
741{
742 return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
743}
744
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700745/* This functionin only returns single iommu in a domain */
Weidong Han8c11e792008-12-08 15:29:22 +0800746static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
747{
748 int iommu_id;
749
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700750 /* si_domain and vm domain should not get here. */
Jiang Liuab8dfe22014-07-11 14:19:27 +0800751 BUG_ON(domain_type_is_vm_or_si(domain));
Joerg Roedel29a27712015-07-21 17:17:12 +0200752 for_each_domain_iommu(iommu_id, domain)
753 break;
754
Weidong Han8c11e792008-12-08 15:29:22 +0800755 if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
756 return NULL;
757
758 return g_iommus[iommu_id];
759}
760
Weidong Han8e6040972008-12-08 15:49:06 +0800761static void domain_update_iommu_coherency(struct dmar_domain *domain)
762{
David Woodhoused0501962014-03-11 17:10:29 -0700763 struct dmar_drhd_unit *drhd;
764 struct intel_iommu *iommu;
Quentin Lambert2f119c72015-02-06 10:59:53 +0100765 bool found = false;
766 int i;
Weidong Han8e6040972008-12-08 15:49:06 +0800767
David Woodhoused0501962014-03-11 17:10:29 -0700768 domain->iommu_coherency = 1;
Weidong Han8e6040972008-12-08 15:49:06 +0800769
Joerg Roedel29a27712015-07-21 17:17:12 +0200770 for_each_domain_iommu(i, domain) {
Quentin Lambert2f119c72015-02-06 10:59:53 +0100771 found = true;
Weidong Han8e6040972008-12-08 15:49:06 +0800772 if (!ecap_coherent(g_iommus[i]->ecap)) {
773 domain->iommu_coherency = 0;
774 break;
775 }
Weidong Han8e6040972008-12-08 15:49:06 +0800776 }
David Woodhoused0501962014-03-11 17:10:29 -0700777 if (found)
778 return;
779
780 /* No hardware attached; use lowest common denominator */
781 rcu_read_lock();
782 for_each_active_iommu(iommu, drhd) {
783 if (!ecap_coherent(iommu->ecap)) {
784 domain->iommu_coherency = 0;
785 break;
786 }
787 }
788 rcu_read_unlock();
Weidong Han8e6040972008-12-08 15:49:06 +0800789}
790
Jiang Liu161f6932014-07-11 14:19:37 +0800791static int domain_update_iommu_snooping(struct intel_iommu *skip)
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100792{
Allen Kay8140a952011-10-14 12:32:17 -0700793 struct dmar_drhd_unit *drhd;
Jiang Liu161f6932014-07-11 14:19:37 +0800794 struct intel_iommu *iommu;
795 int ret = 1;
796
797 rcu_read_lock();
798 for_each_active_iommu(iommu, drhd) {
799 if (iommu != skip) {
800 if (!ecap_sc_support(iommu->ecap)) {
801 ret = 0;
802 break;
803 }
804 }
805 }
806 rcu_read_unlock();
807
808 return ret;
809}
810
811static int domain_update_iommu_superpage(struct intel_iommu *skip)
812{
813 struct dmar_drhd_unit *drhd;
814 struct intel_iommu *iommu;
Allen Kay8140a952011-10-14 12:32:17 -0700815 int mask = 0xf;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100816
817 if (!intel_iommu_superpage) {
Jiang Liu161f6932014-07-11 14:19:37 +0800818 return 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100819 }
820
Allen Kay8140a952011-10-14 12:32:17 -0700821 /* set iommu_superpage to the smallest common denominator */
Jiang Liu0e242612014-02-19 14:07:34 +0800822 rcu_read_lock();
Allen Kay8140a952011-10-14 12:32:17 -0700823 for_each_active_iommu(iommu, drhd) {
Jiang Liu161f6932014-07-11 14:19:37 +0800824 if (iommu != skip) {
825 mask &= cap_super_page_val(iommu->cap);
826 if (!mask)
827 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100828 }
829 }
Jiang Liu0e242612014-02-19 14:07:34 +0800830 rcu_read_unlock();
831
Jiang Liu161f6932014-07-11 14:19:37 +0800832 return fls(mask);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100833}
834
Sheng Yang58c610b2009-03-18 15:33:05 +0800835/* Some capabilities may be different across iommus */
836static void domain_update_iommu_cap(struct dmar_domain *domain)
837{
838 domain_update_iommu_coherency(domain);
Jiang Liu161f6932014-07-11 14:19:37 +0800839 domain->iommu_snooping = domain_update_iommu_snooping(NULL);
840 domain->iommu_superpage = domain_update_iommu_superpage(NULL);
Sheng Yang58c610b2009-03-18 15:33:05 +0800841}
842
David Woodhouse03ecc322015-02-13 14:35:21 +0000843static inline struct context_entry *iommu_context_addr(struct intel_iommu *iommu,
844 u8 bus, u8 devfn, int alloc)
845{
846 struct root_entry *root = &iommu->root_entry[bus];
847 struct context_entry *context;
848 u64 *entry;
849
Joerg Roedel4df4eab2015-08-25 10:54:28 +0200850 entry = &root->lo;
David Woodhousec83b2f22015-06-12 10:15:49 +0100851 if (ecs_enabled(iommu)) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000852 if (devfn >= 0x80) {
853 devfn -= 0x80;
854 entry = &root->hi;
855 }
856 devfn *= 2;
857 }
David Woodhouse03ecc322015-02-13 14:35:21 +0000858 if (*entry & 1)
859 context = phys_to_virt(*entry & VTD_PAGE_MASK);
860 else {
861 unsigned long phy_addr;
862 if (!alloc)
863 return NULL;
864
865 context = alloc_pgtable_page(iommu->node);
866 if (!context)
867 return NULL;
868
869 __iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
870 phy_addr = virt_to_phys((void *)context);
871 *entry = phy_addr | 1;
872 __iommu_flush_cache(iommu, entry, sizeof(*entry));
873 }
874 return &context[devfn];
875}
876
David Woodhouse4ed6a542015-05-11 14:59:20 +0100877static int iommu_dummy(struct device *dev)
878{
879 return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
880}
881
David Woodhouse156baca2014-03-09 14:00:57 -0700882static struct intel_iommu *device_to_iommu(struct device *dev, u8 *bus, u8 *devfn)
Weidong Hanc7151a82008-12-08 22:51:37 +0800883{
884 struct dmar_drhd_unit *drhd = NULL;
Jiang Liub683b232014-02-19 14:07:32 +0800885 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -0700886 struct device *tmp;
887 struct pci_dev *ptmp, *pdev = NULL;
Yijing Wangaa4d0662014-05-26 20:14:06 +0800888 u16 segment = 0;
Weidong Hanc7151a82008-12-08 22:51:37 +0800889 int i;
890
David Woodhouse4ed6a542015-05-11 14:59:20 +0100891 if (iommu_dummy(dev))
892 return NULL;
893
David Woodhouse156baca2014-03-09 14:00:57 -0700894 if (dev_is_pci(dev)) {
Ashok Raj1c387182016-10-21 15:32:05 -0700895 struct pci_dev *pf_pdev;
896
David Woodhouse156baca2014-03-09 14:00:57 -0700897 pdev = to_pci_dev(dev);
Ashok Raj1c387182016-10-21 15:32:05 -0700898 /* VFs aren't listed in scope tables; we need to look up
899 * the PF instead to find the IOMMU. */
900 pf_pdev = pci_physfn(pdev);
901 dev = &pf_pdev->dev;
David Woodhouse156baca2014-03-09 14:00:57 -0700902 segment = pci_domain_nr(pdev->bus);
Rafael J. Wysockica5b74d2015-03-16 23:49:08 +0100903 } else if (has_acpi_companion(dev))
David Woodhouse156baca2014-03-09 14:00:57 -0700904 dev = &ACPI_COMPANION(dev)->dev;
905
Jiang Liu0e242612014-02-19 14:07:34 +0800906 rcu_read_lock();
Jiang Liub683b232014-02-19 14:07:32 +0800907 for_each_active_iommu(iommu, drhd) {
David Woodhouse156baca2014-03-09 14:00:57 -0700908 if (pdev && segment != drhd->segment)
David Woodhouse276dbf992009-04-04 01:45:37 +0100909 continue;
Weidong Hanc7151a82008-12-08 22:51:37 +0800910
Jiang Liub683b232014-02-19 14:07:32 +0800911 for_each_active_dev_scope(drhd->devices,
David Woodhouse156baca2014-03-09 14:00:57 -0700912 drhd->devices_cnt, i, tmp) {
913 if (tmp == dev) {
Ashok Raj1c387182016-10-21 15:32:05 -0700914 /* For a VF use its original BDF# not that of the PF
915 * which we used for the IOMMU lookup. Strictly speaking
916 * we could do this for all PCI devices; we only need to
917 * get the BDF# from the scope table for ACPI matches. */
918 if (pdev->is_virtfn)
919 goto got_pdev;
920
David Woodhouse156baca2014-03-09 14:00:57 -0700921 *bus = drhd->devices[i].bus;
922 *devfn = drhd->devices[i].devfn;
923 goto out;
924 }
925
926 if (!pdev || !dev_is_pci(tmp))
David Woodhouse832bd852014-03-07 15:08:36 +0000927 continue;
David Woodhouse156baca2014-03-09 14:00:57 -0700928
929 ptmp = to_pci_dev(tmp);
930 if (ptmp->subordinate &&
931 ptmp->subordinate->number <= pdev->bus->number &&
932 ptmp->subordinate->busn_res.end >= pdev->bus->number)
933 goto got_pdev;
David Woodhouse924b6232009-04-04 00:39:25 +0100934 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800935
David Woodhouse156baca2014-03-09 14:00:57 -0700936 if (pdev && drhd->include_all) {
937 got_pdev:
938 *bus = pdev->bus->number;
939 *devfn = pdev->devfn;
Jiang Liub683b232014-02-19 14:07:32 +0800940 goto out;
David Woodhouse156baca2014-03-09 14:00:57 -0700941 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800942 }
Jiang Liub683b232014-02-19 14:07:32 +0800943 iommu = NULL;
David Woodhouse156baca2014-03-09 14:00:57 -0700944 out:
Jiang Liu0e242612014-02-19 14:07:34 +0800945 rcu_read_unlock();
Weidong Hanc7151a82008-12-08 22:51:37 +0800946
Jiang Liub683b232014-02-19 14:07:32 +0800947 return iommu;
Weidong Hanc7151a82008-12-08 22:51:37 +0800948}
949
Weidong Han5331fe62008-12-08 23:00:00 +0800950static void domain_flush_cache(struct dmar_domain *domain,
951 void *addr, int size)
952{
953 if (!domain->iommu_coherency)
954 clflush_cache_range(addr, size);
955}
956
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700957static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
958{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700959 struct context_entry *context;
David Woodhouse03ecc322015-02-13 14:35:21 +0000960 int ret = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700961 unsigned long flags;
962
963 spin_lock_irqsave(&iommu->lock, flags);
David Woodhouse03ecc322015-02-13 14:35:21 +0000964 context = iommu_context_addr(iommu, bus, devfn, 0);
965 if (context)
966 ret = context_present(context);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700967 spin_unlock_irqrestore(&iommu->lock, flags);
968 return ret;
969}
970
971static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
972{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700973 struct context_entry *context;
974 unsigned long flags;
975
976 spin_lock_irqsave(&iommu->lock, flags);
David Woodhouse03ecc322015-02-13 14:35:21 +0000977 context = iommu_context_addr(iommu, bus, devfn, 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700978 if (context) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000979 context_clear_entry(context);
980 __iommu_flush_cache(iommu, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700981 }
982 spin_unlock_irqrestore(&iommu->lock, flags);
983}
984
985static void free_context_table(struct intel_iommu *iommu)
986{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700987 int i;
988 unsigned long flags;
989 struct context_entry *context;
990
991 spin_lock_irqsave(&iommu->lock, flags);
992 if (!iommu->root_entry) {
993 goto out;
994 }
995 for (i = 0; i < ROOT_ENTRY_NR; i++) {
David Woodhouse03ecc322015-02-13 14:35:21 +0000996 context = iommu_context_addr(iommu, i, 0, 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700997 if (context)
998 free_pgtable_page(context);
David Woodhouse03ecc322015-02-13 14:35:21 +0000999
David Woodhousec83b2f22015-06-12 10:15:49 +01001000 if (!ecs_enabled(iommu))
David Woodhouse03ecc322015-02-13 14:35:21 +00001001 continue;
1002
1003 context = iommu_context_addr(iommu, i, 0x80, 0);
1004 if (context)
1005 free_pgtable_page(context);
1006
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001007 }
1008 free_pgtable_page(iommu->root_entry);
1009 iommu->root_entry = NULL;
1010out:
1011 spin_unlock_irqrestore(&iommu->lock, flags);
1012}
1013
David Woodhouseb026fd22009-06-28 10:37:25 +01001014static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
David Woodhouse5cf0a762014-03-19 16:07:49 +00001015 unsigned long pfn, int *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001016{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001017 struct dma_pte *parent, *pte = NULL;
1018 int level = agaw_to_level(domain->agaw);
Allen Kay4399c8b2011-10-14 12:32:46 -07001019 int offset;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001020
1021 BUG_ON(!domain->pgd);
Julian Stecklinaf9423602013-10-09 10:03:52 +02001022
Jiang Liu162d1b12014-07-11 14:19:35 +08001023 if (!domain_pfn_supported(domain, pfn))
Julian Stecklinaf9423602013-10-09 10:03:52 +02001024 /* Address beyond IOMMU's addressing capabilities. */
1025 return NULL;
1026
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001027 parent = domain->pgd;
1028
David Woodhouse5cf0a762014-03-19 16:07:49 +00001029 while (1) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001030 void *tmp_page;
1031
David Woodhouseb026fd22009-06-28 10:37:25 +01001032 offset = pfn_level_offset(pfn, level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001033 pte = &parent[offset];
David Woodhouse5cf0a762014-03-19 16:07:49 +00001034 if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001035 break;
David Woodhouse5cf0a762014-03-19 16:07:49 +00001036 if (level == *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001037 break;
1038
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001039 if (!dma_pte_present(pte)) {
David Woodhousec85994e2009-07-01 19:21:24 +01001040 uint64_t pteval;
1041
Suresh Siddha4c923d42009-10-02 11:01:24 -07001042 tmp_page = alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001043
David Woodhouse206a73c12009-07-01 19:30:28 +01001044 if (!tmp_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001045 return NULL;
David Woodhouse206a73c12009-07-01 19:30:28 +01001046
David Woodhousec85994e2009-07-01 19:21:24 +01001047 domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
Benjamin LaHaise64de5af2009-09-16 21:05:55 -04001048 pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
Yijing Wangeffad4b2014-05-26 20:13:47 +08001049 if (cmpxchg64(&pte->val, 0ULL, pteval))
David Woodhousec85994e2009-07-01 19:21:24 +01001050 /* Someone else set it while we were thinking; use theirs. */
1051 free_pgtable_page(tmp_page);
Yijing Wangeffad4b2014-05-26 20:13:47 +08001052 else
David Woodhousec85994e2009-07-01 19:21:24 +01001053 domain_flush_cache(domain, pte, sizeof(*pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001054 }
David Woodhouse5cf0a762014-03-19 16:07:49 +00001055 if (level == 1)
1056 break;
1057
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001058 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001059 level--;
1060 }
1061
David Woodhouse5cf0a762014-03-19 16:07:49 +00001062 if (!*target_level)
1063 *target_level = level;
1064
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001065 return pte;
1066}
1067
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001068
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001069/* return address's pte at specific level */
David Woodhouse90dcfb52009-06-27 17:14:59 +01001070static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
1071 unsigned long pfn,
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001072 int level, int *large_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001073{
1074 struct dma_pte *parent, *pte = NULL;
1075 int total = agaw_to_level(domain->agaw);
1076 int offset;
1077
1078 parent = domain->pgd;
1079 while (level <= total) {
David Woodhouse90dcfb52009-06-27 17:14:59 +01001080 offset = pfn_level_offset(pfn, total);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001081 pte = &parent[offset];
1082 if (level == total)
1083 return pte;
1084
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001085 if (!dma_pte_present(pte)) {
1086 *large_page = total;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001087 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001088 }
1089
Yijing Wange16922a2014-05-20 20:37:51 +08001090 if (dma_pte_superpage(pte)) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001091 *large_page = total;
1092 return pte;
1093 }
1094
Mark McLoughlin19c239c2008-11-21 16:56:53 +00001095 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001096 total--;
1097 }
1098 return NULL;
1099}
1100
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001101/* clear last level pte, a tlb flush should be followed */
David Woodhouse5cf0a762014-03-19 16:07:49 +00001102static void dma_pte_clear_range(struct dmar_domain *domain,
David Woodhouse595badf2009-06-27 22:09:11 +01001103 unsigned long start_pfn,
1104 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001105{
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001106 unsigned int large_page = 1;
David Woodhouse310a5ab2009-06-28 18:52:20 +01001107 struct dma_pte *first_pte, *pte;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001108
Jiang Liu162d1b12014-07-11 14:19:35 +08001109 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1110 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouse59c36282009-09-19 07:36:28 -07001111 BUG_ON(start_pfn > last_pfn);
David Woodhouse66eae842009-06-27 19:00:32 +01001112
David Woodhouse04b18e62009-06-27 19:15:01 +01001113 /* we don't need lock here; nobody else touches the iova range */
David Woodhouse59c36282009-09-19 07:36:28 -07001114 do {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001115 large_page = 1;
1116 first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001117 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001118 start_pfn = align_to_level(start_pfn + 1, large_page + 1);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001119 continue;
1120 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001121 do {
David Woodhouse310a5ab2009-06-28 18:52:20 +01001122 dma_clear_pte(pte);
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001123 start_pfn += lvl_to_nr_pages(large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +01001124 pte++;
David Woodhouse75e6bf92009-07-02 11:21:16 +01001125 } while (start_pfn <= last_pfn && !first_pte_in_page(pte));
1126
David Woodhouse310a5ab2009-06-28 18:52:20 +01001127 domain_flush_cache(domain, first_pte,
1128 (void *)pte - (void *)first_pte);
David Woodhouse59c36282009-09-19 07:36:28 -07001129
1130 } while (start_pfn && start_pfn <= last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001131}
1132
Alex Williamson3269ee02013-06-15 10:27:19 -06001133static void dma_pte_free_level(struct dmar_domain *domain, int level,
1134 struct dma_pte *pte, unsigned long pfn,
1135 unsigned long start_pfn, unsigned long last_pfn)
1136{
1137 pfn = max(start_pfn, pfn);
1138 pte = &pte[pfn_level_offset(pfn, level)];
1139
1140 do {
1141 unsigned long level_pfn;
1142 struct dma_pte *level_pte;
1143
1144 if (!dma_pte_present(pte) || dma_pte_superpage(pte))
1145 goto next;
1146
1147 level_pfn = pfn & level_mask(level - 1);
1148 level_pte = phys_to_virt(dma_pte_addr(pte));
1149
1150 if (level > 2)
1151 dma_pte_free_level(domain, level - 1, level_pte,
1152 level_pfn, start_pfn, last_pfn);
1153
1154 /* If range covers entire pagetable, free it */
1155 if (!(start_pfn > level_pfn ||
Alex Williamson08336fd2014-01-21 15:48:18 -08001156 last_pfn < level_pfn + level_size(level) - 1)) {
Alex Williamson3269ee02013-06-15 10:27:19 -06001157 dma_clear_pte(pte);
1158 domain_flush_cache(domain, pte, sizeof(*pte));
1159 free_pgtable_page(level_pte);
1160 }
1161next:
1162 pfn += level_size(level);
1163 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1164}
1165
Michael S. Tsirkin3d1a2442016-03-23 20:34:19 +02001166/* clear last level (leaf) ptes and free page table pages. */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001167static void dma_pte_free_pagetable(struct dmar_domain *domain,
David Woodhoused794dc92009-06-28 00:27:49 +01001168 unsigned long start_pfn,
1169 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001170{
Jiang Liu162d1b12014-07-11 14:19:35 +08001171 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1172 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouse59c36282009-09-19 07:36:28 -07001173 BUG_ON(start_pfn > last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001174
Jiang Liud41a4ad2014-07-11 14:19:34 +08001175 dma_pte_clear_range(domain, start_pfn, last_pfn);
1176
David Woodhousef3a0a522009-06-30 03:40:07 +01001177 /* We don't need lock here; nobody else touches the iova range */
Alex Williamson3269ee02013-06-15 10:27:19 -06001178 dma_pte_free_level(domain, agaw_to_level(domain->agaw),
1179 domain->pgd, 0, start_pfn, last_pfn);
David Woodhouse6660c632009-06-27 22:41:00 +01001180
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001181 /* free pgd */
David Woodhoused794dc92009-06-28 00:27:49 +01001182 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001183 free_pgtable_page(domain->pgd);
1184 domain->pgd = NULL;
1185 }
1186}
1187
David Woodhouseea8ea462014-03-05 17:09:32 +00001188/* When a page at a given level is being unlinked from its parent, we don't
1189 need to *modify* it at all. All we need to do is make a list of all the
1190 pages which can be freed just as soon as we've flushed the IOTLB and we
1191 know the hardware page-walk will no longer touch them.
1192 The 'pte' argument is the *parent* PTE, pointing to the page that is to
1193 be freed. */
1194static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
1195 int level, struct dma_pte *pte,
1196 struct page *freelist)
1197{
1198 struct page *pg;
1199
1200 pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
1201 pg->freelist = freelist;
1202 freelist = pg;
1203
1204 if (level == 1)
1205 return freelist;
1206
Jiang Liuadeb2592014-04-09 10:20:39 +08001207 pte = page_address(pg);
1208 do {
David Woodhouseea8ea462014-03-05 17:09:32 +00001209 if (dma_pte_present(pte) && !dma_pte_superpage(pte))
1210 freelist = dma_pte_list_pagetables(domain, level - 1,
1211 pte, freelist);
Jiang Liuadeb2592014-04-09 10:20:39 +08001212 pte++;
1213 } while (!first_pte_in_page(pte));
David Woodhouseea8ea462014-03-05 17:09:32 +00001214
1215 return freelist;
1216}
1217
1218static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
1219 struct dma_pte *pte, unsigned long pfn,
1220 unsigned long start_pfn,
1221 unsigned long last_pfn,
1222 struct page *freelist)
1223{
1224 struct dma_pte *first_pte = NULL, *last_pte = NULL;
1225
1226 pfn = max(start_pfn, pfn);
1227 pte = &pte[pfn_level_offset(pfn, level)];
1228
1229 do {
1230 unsigned long level_pfn;
1231
1232 if (!dma_pte_present(pte))
1233 goto next;
1234
1235 level_pfn = pfn & level_mask(level);
1236
1237 /* If range covers entire pagetable, free it */
1238 if (start_pfn <= level_pfn &&
1239 last_pfn >= level_pfn + level_size(level) - 1) {
1240 /* These suborbinate page tables are going away entirely. Don't
1241 bother to clear them; we're just going to *free* them. */
1242 if (level > 1 && !dma_pte_superpage(pte))
1243 freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);
1244
1245 dma_clear_pte(pte);
1246 if (!first_pte)
1247 first_pte = pte;
1248 last_pte = pte;
1249 } else if (level > 1) {
1250 /* Recurse down into a level that isn't *entirely* obsolete */
1251 freelist = dma_pte_clear_level(domain, level - 1,
1252 phys_to_virt(dma_pte_addr(pte)),
1253 level_pfn, start_pfn, last_pfn,
1254 freelist);
1255 }
1256next:
1257 pfn += level_size(level);
1258 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1259
1260 if (first_pte)
1261 domain_flush_cache(domain, first_pte,
1262 (void *)++last_pte - (void *)first_pte);
1263
1264 return freelist;
1265}
1266
1267/* We can't just free the pages because the IOMMU may still be walking
1268 the page tables, and may have cached the intermediate levels. The
1269 pages can only be freed after the IOTLB flush has been done. */
Joerg Roedelb6904202015-08-13 11:32:18 +02001270static struct page *domain_unmap(struct dmar_domain *domain,
1271 unsigned long start_pfn,
1272 unsigned long last_pfn)
David Woodhouseea8ea462014-03-05 17:09:32 +00001273{
David Woodhouseea8ea462014-03-05 17:09:32 +00001274 struct page *freelist = NULL;
1275
Jiang Liu162d1b12014-07-11 14:19:35 +08001276 BUG_ON(!domain_pfn_supported(domain, start_pfn));
1277 BUG_ON(!domain_pfn_supported(domain, last_pfn));
David Woodhouseea8ea462014-03-05 17:09:32 +00001278 BUG_ON(start_pfn > last_pfn);
1279
1280 /* we don't need lock here; nobody else touches the iova range */
1281 freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
1282 domain->pgd, 0, start_pfn, last_pfn, NULL);
1283
1284 /* free pgd */
1285 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
1286 struct page *pgd_page = virt_to_page(domain->pgd);
1287 pgd_page->freelist = freelist;
1288 freelist = pgd_page;
1289
1290 domain->pgd = NULL;
1291 }
1292
1293 return freelist;
1294}
1295
Joerg Roedelb6904202015-08-13 11:32:18 +02001296static void dma_free_pagelist(struct page *freelist)
David Woodhouseea8ea462014-03-05 17:09:32 +00001297{
1298 struct page *pg;
1299
1300 while ((pg = freelist)) {
1301 freelist = pg->freelist;
1302 free_pgtable_page(page_address(pg));
1303 }
1304}
1305
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001306/* iommu handling */
1307static int iommu_alloc_root_entry(struct intel_iommu *iommu)
1308{
1309 struct root_entry *root;
1310 unsigned long flags;
1311
Suresh Siddha4c923d42009-10-02 11:01:24 -07001312 root = (struct root_entry *)alloc_pgtable_page(iommu->node);
Jiang Liuffebeb42014-11-09 22:48:02 +08001313 if (!root) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001314 pr_err("Allocating root entry for %s failed\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08001315 iommu->name);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001316 return -ENOMEM;
Jiang Liuffebeb42014-11-09 22:48:02 +08001317 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001318
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001319 __iommu_flush_cache(iommu, root, ROOT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001320
1321 spin_lock_irqsave(&iommu->lock, flags);
1322 iommu->root_entry = root;
1323 spin_unlock_irqrestore(&iommu->lock, flags);
1324
1325 return 0;
1326}
1327
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001328static void iommu_set_root_entry(struct intel_iommu *iommu)
1329{
David Woodhouse03ecc322015-02-13 14:35:21 +00001330 u64 addr;
David Woodhousec416daa2009-05-10 20:30:58 +01001331 u32 sts;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001332 unsigned long flag;
1333
David Woodhouse03ecc322015-02-13 14:35:21 +00001334 addr = virt_to_phys(iommu->root_entry);
David Woodhousec83b2f22015-06-12 10:15:49 +01001335 if (ecs_enabled(iommu))
David Woodhouse03ecc322015-02-13 14:35:21 +00001336 addr |= DMA_RTADDR_RTT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001337
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001338 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse03ecc322015-02-13 14:35:21 +00001339 dmar_writeq(iommu->reg + DMAR_RTADDR_REG, addr);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001340
David Woodhousec416daa2009-05-10 20:30:58 +01001341 writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001342
1343 /* Make sure hardware complete it */
1344 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001345 readl, (sts & DMA_GSTS_RTPS), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001346
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001347 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001348}
1349
1350static void iommu_flush_write_buffer(struct intel_iommu *iommu)
1351{
1352 u32 val;
1353 unsigned long flag;
1354
David Woodhouse9af88142009-02-13 23:18:03 +00001355 if (!rwbf_quirk && !cap_rwbf(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001356 return;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001357
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001358 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse462b60f2009-05-10 20:18:18 +01001359 writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001360
1361 /* Make sure hardware complete it */
1362 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001363 readl, (!(val & DMA_GSTS_WBFS)), val);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001364
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001365 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001366}
1367
1368/* return value determine if we need a write buffer flush */
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001369static void __iommu_flush_context(struct intel_iommu *iommu,
1370 u16 did, u16 source_id, u8 function_mask,
1371 u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001372{
1373 u64 val = 0;
1374 unsigned long flag;
1375
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001376 switch (type) {
1377 case DMA_CCMD_GLOBAL_INVL:
1378 val = DMA_CCMD_GLOBAL_INVL;
1379 break;
1380 case DMA_CCMD_DOMAIN_INVL:
1381 val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
1382 break;
1383 case DMA_CCMD_DEVICE_INVL:
1384 val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
1385 | DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
1386 break;
1387 default:
1388 BUG();
1389 }
1390 val |= DMA_CCMD_ICC;
1391
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001392 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001393 dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);
1394
1395 /* Make sure hardware complete it */
1396 IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
1397 dmar_readq, (!(val & DMA_CCMD_ICC)), val);
1398
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001399 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001400}
1401
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001402/* return value determine if we need a write buffer flush */
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001403static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
1404 u64 addr, unsigned int size_order, u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001405{
1406 int tlb_offset = ecap_iotlb_offset(iommu->ecap);
1407 u64 val = 0, val_iva = 0;
1408 unsigned long flag;
1409
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001410 switch (type) {
1411 case DMA_TLB_GLOBAL_FLUSH:
1412 /* global flush doesn't need set IVA_REG */
1413 val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
1414 break;
1415 case DMA_TLB_DSI_FLUSH:
1416 val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1417 break;
1418 case DMA_TLB_PSI_FLUSH:
1419 val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
David Woodhouseea8ea462014-03-05 17:09:32 +00001420 /* IH bit is passed in as part of address */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001421 val_iva = size_order | addr;
1422 break;
1423 default:
1424 BUG();
1425 }
1426 /* Note: set drain read/write */
1427#if 0
1428 /*
1429 * This is probably to be super secure.. Looks like we can
1430 * ignore it without any impact.
1431 */
1432 if (cap_read_drain(iommu->cap))
1433 val |= DMA_TLB_READ_DRAIN;
1434#endif
1435 if (cap_write_drain(iommu->cap))
1436 val |= DMA_TLB_WRITE_DRAIN;
1437
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001438 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001439 /* Note: Only uses first TLB reg currently */
1440 if (val_iva)
1441 dmar_writeq(iommu->reg + tlb_offset, val_iva);
1442 dmar_writeq(iommu->reg + tlb_offset + 8, val);
1443
1444 /* Make sure hardware complete it */
1445 IOMMU_WAIT_OP(iommu, tlb_offset + 8,
1446 dmar_readq, (!(val & DMA_TLB_IVT)), val);
1447
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001448 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001449
1450 /* check IOTLB invalidation granularity */
1451 if (DMA_TLB_IAIG(val) == 0)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001452 pr_err("Flush IOTLB failed\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001453 if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001454 pr_debug("TLB flush request %Lx, actual %Lx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001455 (unsigned long long)DMA_TLB_IIRG(type),
1456 (unsigned long long)DMA_TLB_IAIG(val));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001457}
1458
David Woodhouse64ae8922014-03-09 12:52:30 -07001459static struct device_domain_info *
1460iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
1461 u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001462{
Yu Zhao93a23a72009-05-18 13:51:37 +08001463 struct device_domain_info *info;
Yu Zhao93a23a72009-05-18 13:51:37 +08001464
Joerg Roedel55d94042015-07-22 16:50:40 +02001465 assert_spin_locked(&device_domain_lock);
1466
Yu Zhao93a23a72009-05-18 13:51:37 +08001467 if (!iommu->qi)
1468 return NULL;
1469
Yu Zhao93a23a72009-05-18 13:51:37 +08001470 list_for_each_entry(info, &domain->devices, link)
Jiang Liuc3b497c2014-07-11 14:19:25 +08001471 if (info->iommu == iommu && info->bus == bus &&
1472 info->devfn == devfn) {
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001473 if (info->ats_supported && info->dev)
1474 return info;
Yu Zhao93a23a72009-05-18 13:51:37 +08001475 break;
1476 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001477
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001478 return NULL;
Yu Zhao93a23a72009-05-18 13:51:37 +08001479}
1480
Omer Peleg0824c592016-04-20 19:03:35 +03001481static void domain_update_iotlb(struct dmar_domain *domain)
1482{
1483 struct device_domain_info *info;
1484 bool has_iotlb_device = false;
1485
1486 assert_spin_locked(&device_domain_lock);
1487
1488 list_for_each_entry(info, &domain->devices, link) {
1489 struct pci_dev *pdev;
1490
1491 if (!info->dev || !dev_is_pci(info->dev))
1492 continue;
1493
1494 pdev = to_pci_dev(info->dev);
1495 if (pdev->ats_enabled) {
1496 has_iotlb_device = true;
1497 break;
1498 }
1499 }
1500
1501 domain->has_iotlb_device = has_iotlb_device;
1502}
1503
Yu Zhao93a23a72009-05-18 13:51:37 +08001504static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1505{
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001506 struct pci_dev *pdev;
1507
Omer Peleg0824c592016-04-20 19:03:35 +03001508 assert_spin_locked(&device_domain_lock);
1509
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001510 if (!info || !dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001511 return;
1512
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001513 pdev = to_pci_dev(info->dev);
Bjorn Helgaasfb0cc3a2015-07-20 09:10:36 -05001514
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001515#ifdef CONFIG_INTEL_IOMMU_SVM
1516 /* The PCIe spec, in its wisdom, declares that the behaviour of
1517 the device if you enable PASID support after ATS support is
1518 undefined. So always enable PASID support on devices which
1519 have it, even if we can't yet know if we're ever going to
1520 use it. */
1521 if (info->pasid_supported && !pci_enable_pasid(pdev, info->pasid_supported & ~1))
1522 info->pasid_enabled = 1;
1523
1524 if (info->pri_supported && !pci_reset_pri(pdev) && !pci_enable_pri(pdev, 32))
1525 info->pri_enabled = 1;
1526#endif
1527 if (info->ats_supported && !pci_enable_ats(pdev, VTD_PAGE_SHIFT)) {
1528 info->ats_enabled = 1;
Omer Peleg0824c592016-04-20 19:03:35 +03001529 domain_update_iotlb(info->domain);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001530 info->ats_qdep = pci_ats_queue_depth(pdev);
1531 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001532}
1533
1534static void iommu_disable_dev_iotlb(struct device_domain_info *info)
1535{
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001536 struct pci_dev *pdev;
1537
Omer Peleg0824c592016-04-20 19:03:35 +03001538 assert_spin_locked(&device_domain_lock);
1539
Jeremy McNicollda972fb2016-01-14 21:33:06 -08001540 if (!dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001541 return;
1542
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001543 pdev = to_pci_dev(info->dev);
1544
1545 if (info->ats_enabled) {
1546 pci_disable_ats(pdev);
1547 info->ats_enabled = 0;
Omer Peleg0824c592016-04-20 19:03:35 +03001548 domain_update_iotlb(info->domain);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001549 }
1550#ifdef CONFIG_INTEL_IOMMU_SVM
1551 if (info->pri_enabled) {
1552 pci_disable_pri(pdev);
1553 info->pri_enabled = 0;
1554 }
1555 if (info->pasid_enabled) {
1556 pci_disable_pasid(pdev);
1557 info->pasid_enabled = 0;
1558 }
1559#endif
Yu Zhao93a23a72009-05-18 13:51:37 +08001560}
1561
1562static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
1563 u64 addr, unsigned mask)
1564{
1565 u16 sid, qdep;
1566 unsigned long flags;
1567 struct device_domain_info *info;
1568
Omer Peleg0824c592016-04-20 19:03:35 +03001569 if (!domain->has_iotlb_device)
1570 return;
1571
Yu Zhao93a23a72009-05-18 13:51:37 +08001572 spin_lock_irqsave(&device_domain_lock, flags);
1573 list_for_each_entry(info, &domain->devices, link) {
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001574 if (!info->ats_enabled)
Yu Zhao93a23a72009-05-18 13:51:37 +08001575 continue;
1576
1577 sid = info->bus << 8 | info->devfn;
David Woodhouseb16d0cb2015-10-12 14:17:37 +01001578 qdep = info->ats_qdep;
Yu Zhao93a23a72009-05-18 13:51:37 +08001579 qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
1580 }
1581 spin_unlock_irqrestore(&device_domain_lock, flags);
1582}
1583
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02001584static void iommu_flush_iotlb_psi(struct intel_iommu *iommu,
1585 struct dmar_domain *domain,
1586 unsigned long pfn, unsigned int pages,
1587 int ih, int map)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001588{
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001589 unsigned int mask = ilog2(__roundup_pow_of_two(pages));
David Woodhouse03d6a242009-06-28 15:33:46 +01001590 uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02001591 u16 did = domain->iommu_did[iommu->seq_id];
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001592
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001593 BUG_ON(pages == 0);
1594
David Woodhouseea8ea462014-03-05 17:09:32 +00001595 if (ih)
1596 ih = 1 << 6;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001597 /*
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001598 * Fallback to domain selective flush if no PSI support or the size is
1599 * too big.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001600 * PSI requires page size to be 2 ^ x, and the base address is naturally
1601 * aligned to the size
1602 */
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001603 if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
1604 iommu->flush.flush_iotlb(iommu, did, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001605 DMA_TLB_DSI_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001606 else
David Woodhouseea8ea462014-03-05 17:09:32 +00001607 iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001608 DMA_TLB_PSI_FLUSH);
Yu Zhaobf92df32009-06-29 11:31:45 +08001609
1610 /*
Nadav Amit82653632010-04-01 13:24:40 +03001611 * In caching mode, changes of pages from non-present to present require
1612 * flush. However, device IOTLB doesn't need to be flushed in this case.
Yu Zhaobf92df32009-06-29 11:31:45 +08001613 */
Nadav Amit82653632010-04-01 13:24:40 +03001614 if (!cap_caching_mode(iommu->cap) || !map)
Joerg Roedel9452d5b2015-07-21 10:00:56 +02001615 iommu_flush_dev_iotlb(get_iommu_domain(iommu, did),
1616 addr, mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001617}
1618
mark grossf8bab732008-02-08 04:18:38 -08001619static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
1620{
1621 u32 pmen;
1622 unsigned long flags;
1623
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001624 raw_spin_lock_irqsave(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001625 pmen = readl(iommu->reg + DMAR_PMEN_REG);
1626 pmen &= ~DMA_PMEN_EPM;
1627 writel(pmen, iommu->reg + DMAR_PMEN_REG);
1628
1629 /* wait for the protected region status bit to clear */
1630 IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
1631 readl, !(pmen & DMA_PMEN_PRS), pmen);
1632
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001633 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001634}
1635
Jiang Liu2a41cce2014-07-11 14:19:33 +08001636static void iommu_enable_translation(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001637{
1638 u32 sts;
1639 unsigned long flags;
1640
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001641 raw_spin_lock_irqsave(&iommu->register_lock, flags);
David Woodhousec416daa2009-05-10 20:30:58 +01001642 iommu->gcmd |= DMA_GCMD_TE;
1643 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001644
1645 /* Make sure hardware complete it */
1646 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001647 readl, (sts & DMA_GSTS_TES), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001648
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001649 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001650}
1651
Jiang Liu2a41cce2014-07-11 14:19:33 +08001652static void iommu_disable_translation(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001653{
1654 u32 sts;
1655 unsigned long flag;
1656
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001657 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001658 iommu->gcmd &= ~DMA_GCMD_TE;
1659 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1660
1661 /* Make sure hardware complete it */
1662 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001663 readl, (!(sts & DMA_GSTS_TES)), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001664
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001665 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001666}
1667
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07001668
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001669static int iommu_init_domains(struct intel_iommu *iommu)
1670{
Joerg Roedel8bf47812015-07-21 10:41:21 +02001671 u32 ndomains, nlongs;
1672 size_t size;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001673
1674 ndomains = cap_ndoms(iommu->cap);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001675 pr_debug("%s: Number of Domains supported <%d>\n",
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001676 iommu->name, ndomains);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001677 nlongs = BITS_TO_LONGS(ndomains);
1678
Donald Dutile94a91b52009-08-20 16:51:34 -04001679 spin_lock_init(&iommu->lock);
1680
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001681 iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
1682 if (!iommu->domain_ids) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001683 pr_err("%s: Allocating domain id array failed\n",
1684 iommu->name);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001685 return -ENOMEM;
1686 }
Joerg Roedel8bf47812015-07-21 10:41:21 +02001687
Wei Yang86f004c2016-05-21 02:41:51 +00001688 size = (ALIGN(ndomains, 256) >> 8) * sizeof(struct dmar_domain **);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001689 iommu->domains = kzalloc(size, GFP_KERNEL);
1690
1691 if (iommu->domains) {
1692 size = 256 * sizeof(struct dmar_domain *);
1693 iommu->domains[0] = kzalloc(size, GFP_KERNEL);
1694 }
1695
1696 if (!iommu->domains || !iommu->domains[0]) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001697 pr_err("%s: Allocating domain array failed\n",
1698 iommu->name);
Jiang Liu852bdb02014-01-06 14:18:11 +08001699 kfree(iommu->domain_ids);
Joerg Roedel8bf47812015-07-21 10:41:21 +02001700 kfree(iommu->domains);
Jiang Liu852bdb02014-01-06 14:18:11 +08001701 iommu->domain_ids = NULL;
Joerg Roedel8bf47812015-07-21 10:41:21 +02001702 iommu->domains = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001703 return -ENOMEM;
1704 }
1705
Joerg Roedel8bf47812015-07-21 10:41:21 +02001706
1707
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001708 /*
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001709 * If Caching mode is set, then invalid translations are tagged
1710 * with domain-id 0, hence we need to pre-allocate it. We also
1711 * use domain-id 0 as a marker for non-allocated domain-id, so
1712 * make sure it is not used for a real domain.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001713 */
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001714 set_bit(0, iommu->domain_ids);
1715
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001716 return 0;
1717}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001718
Jiang Liuffebeb42014-11-09 22:48:02 +08001719static void disable_dmar_iommu(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001720{
Joerg Roedel29a27712015-07-21 17:17:12 +02001721 struct device_domain_info *info, *tmp;
Joerg Roedel55d94042015-07-22 16:50:40 +02001722 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001723
Joerg Roedel29a27712015-07-21 17:17:12 +02001724 if (!iommu->domains || !iommu->domain_ids)
1725 return;
Jiang Liua4eaa862014-02-19 14:07:30 +08001726
Joerg Roedel55d94042015-07-22 16:50:40 +02001727 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel29a27712015-07-21 17:17:12 +02001728 list_for_each_entry_safe(info, tmp, &device_domain_list, global) {
1729 struct dmar_domain *domain;
1730
1731 if (info->iommu != iommu)
1732 continue;
1733
1734 if (!info->dev || !info->domain)
1735 continue;
1736
1737 domain = info->domain;
1738
Joerg Roedele6de0f82015-07-22 16:30:36 +02001739 dmar_remove_one_dev_info(domain, info->dev);
Joerg Roedel29a27712015-07-21 17:17:12 +02001740
1741 if (!domain_type_is_vm_or_si(domain))
1742 domain_exit(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001743 }
Joerg Roedel55d94042015-07-22 16:50:40 +02001744 spin_unlock_irqrestore(&device_domain_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001745
1746 if (iommu->gcmd & DMA_GCMD_TE)
1747 iommu_disable_translation(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08001748}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001749
Jiang Liuffebeb42014-11-09 22:48:02 +08001750static void free_dmar_iommu(struct intel_iommu *iommu)
1751{
1752 if ((iommu->domains) && (iommu->domain_ids)) {
Wei Yang86f004c2016-05-21 02:41:51 +00001753 int elems = ALIGN(cap_ndoms(iommu->cap), 256) >> 8;
Joerg Roedel8bf47812015-07-21 10:41:21 +02001754 int i;
1755
1756 for (i = 0; i < elems; i++)
1757 kfree(iommu->domains[i]);
Jiang Liuffebeb42014-11-09 22:48:02 +08001758 kfree(iommu->domains);
1759 kfree(iommu->domain_ids);
1760 iommu->domains = NULL;
1761 iommu->domain_ids = NULL;
1762 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001763
Weidong Hand9630fe2008-12-08 11:06:32 +08001764 g_iommus[iommu->seq_id] = NULL;
1765
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001766 /* free context mapping */
1767 free_context_table(iommu);
David Woodhouse8a94ade2015-03-24 14:54:56 +00001768
1769#ifdef CONFIG_INTEL_IOMMU_SVM
David Woodhousea222a7f2015-10-07 23:35:18 +01001770 if (pasid_enabled(iommu)) {
1771 if (ecap_prs(iommu->ecap))
1772 intel_svm_finish_prq(iommu);
David Woodhouse8a94ade2015-03-24 14:54:56 +00001773 intel_svm_free_pasid_tables(iommu);
David Woodhousea222a7f2015-10-07 23:35:18 +01001774 }
David Woodhouse8a94ade2015-03-24 14:54:56 +00001775#endif
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001776}
1777
Jiang Liuab8dfe22014-07-11 14:19:27 +08001778static struct dmar_domain *alloc_domain(int flags)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001779{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001780 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001781
1782 domain = alloc_domain_mem();
1783 if (!domain)
1784 return NULL;
1785
Jiang Liuab8dfe22014-07-11 14:19:27 +08001786 memset(domain, 0, sizeof(*domain));
Suresh Siddha4c923d42009-10-02 11:01:24 -07001787 domain->nid = -1;
Jiang Liuab8dfe22014-07-11 14:19:27 +08001788 domain->flags = flags;
Omer Peleg0824c592016-04-20 19:03:35 +03001789 domain->has_iotlb_device = false;
Jiang Liu92d03cc2014-02-19 14:07:28 +08001790 INIT_LIST_HEAD(&domain->devices);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001791
1792 return domain;
1793}
1794
Joerg Roedeld160aca2015-07-22 11:52:53 +02001795/* Must be called with iommu->lock */
1796static int domain_attach_iommu(struct dmar_domain *domain,
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001797 struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001798{
Jiang Liu44bde612014-07-11 14:19:29 +08001799 unsigned long ndomains;
Joerg Roedel55d94042015-07-22 16:50:40 +02001800 int num;
Jiang Liu44bde612014-07-11 14:19:29 +08001801
Joerg Roedel55d94042015-07-22 16:50:40 +02001802 assert_spin_locked(&device_domain_lock);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001803 assert_spin_locked(&iommu->lock);
Jiang Liu44bde612014-07-11 14:19:29 +08001804
Joerg Roedel29a27712015-07-21 17:17:12 +02001805 domain->iommu_refcnt[iommu->seq_id] += 1;
1806 domain->iommu_count += 1;
1807 if (domain->iommu_refcnt[iommu->seq_id] == 1) {
Jiang Liufb170fb2014-07-11 14:19:28 +08001808 ndomains = cap_ndoms(iommu->cap);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001809 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1810
1811 if (num >= ndomains) {
1812 pr_err("%s: No free domain ids\n", iommu->name);
1813 domain->iommu_refcnt[iommu->seq_id] -= 1;
1814 domain->iommu_count -= 1;
Joerg Roedel55d94042015-07-22 16:50:40 +02001815 return -ENOSPC;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001816 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001817
Joerg Roedeld160aca2015-07-22 11:52:53 +02001818 set_bit(num, iommu->domain_ids);
1819 set_iommu_domain(iommu, num, domain);
Jiang Liufb170fb2014-07-11 14:19:28 +08001820
Joerg Roedeld160aca2015-07-22 11:52:53 +02001821 domain->iommu_did[iommu->seq_id] = num;
1822 domain->nid = iommu->node;
1823
Jiang Liufb170fb2014-07-11 14:19:28 +08001824 domain_update_iommu_cap(domain);
1825 }
Joerg Roedeld160aca2015-07-22 11:52:53 +02001826
Joerg Roedel55d94042015-07-22 16:50:40 +02001827 return 0;
Jiang Liufb170fb2014-07-11 14:19:28 +08001828}
1829
1830static int domain_detach_iommu(struct dmar_domain *domain,
1831 struct intel_iommu *iommu)
1832{
Joerg Roedeld160aca2015-07-22 11:52:53 +02001833 int num, count = INT_MAX;
Jiang Liufb170fb2014-07-11 14:19:28 +08001834
Joerg Roedel55d94042015-07-22 16:50:40 +02001835 assert_spin_locked(&device_domain_lock);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001836 assert_spin_locked(&iommu->lock);
Jiang Liufb170fb2014-07-11 14:19:28 +08001837
Joerg Roedel29a27712015-07-21 17:17:12 +02001838 domain->iommu_refcnt[iommu->seq_id] -= 1;
1839 count = --domain->iommu_count;
1840 if (domain->iommu_refcnt[iommu->seq_id] == 0) {
Joerg Roedeld160aca2015-07-22 11:52:53 +02001841 num = domain->iommu_did[iommu->seq_id];
1842 clear_bit(num, iommu->domain_ids);
1843 set_iommu_domain(iommu, num, NULL);
1844
Jiang Liufb170fb2014-07-11 14:19:28 +08001845 domain_update_iommu_cap(domain);
Joerg Roedelc0e8a6c2015-07-21 09:39:46 +02001846 domain->iommu_did[iommu->seq_id] = 0;
Jiang Liufb170fb2014-07-11 14:19:28 +08001847 }
Jiang Liufb170fb2014-07-11 14:19:28 +08001848
1849 return count;
1850}
1851
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001852static struct iova_domain reserved_iova_list;
Mark Gross8a443df2008-03-04 14:59:31 -08001853static struct lock_class_key reserved_rbtree_key;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001854
Joseph Cihula51a63e62011-03-21 11:04:24 -07001855static int dmar_init_reserved_ranges(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001856{
1857 struct pci_dev *pdev = NULL;
1858 struct iova *iova;
1859 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001860
Robin Murphy0fb5fe82015-01-12 17:51:16 +00001861 init_iova_domain(&reserved_iova_list, VTD_PAGE_SIZE, IOVA_START_PFN,
1862 DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001863
Mark Gross8a443df2008-03-04 14:59:31 -08001864 lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
1865 &reserved_rbtree_key);
1866
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001867 /* IOAPIC ranges shouldn't be accessed by DMA */
1868 iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
1869 IOVA_PFN(IOAPIC_RANGE_END));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001870 if (!iova) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001871 pr_err("Reserve IOAPIC range failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001872 return -ENODEV;
1873 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001874
1875 /* Reserve all PCI MMIO to avoid peer-to-peer access */
1876 for_each_pci_dev(pdev) {
1877 struct resource *r;
1878
1879 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1880 r = &pdev->resource[i];
1881 if (!r->flags || !(r->flags & IORESOURCE_MEM))
1882 continue;
David Woodhouse1a4a4552009-06-28 16:00:42 +01001883 iova = reserve_iova(&reserved_iova_list,
1884 IOVA_PFN(r->start),
1885 IOVA_PFN(r->end));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001886 if (!iova) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001887 pr_err("Reserve iova failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001888 return -ENODEV;
1889 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001890 }
1891 }
Joseph Cihula51a63e62011-03-21 11:04:24 -07001892 return 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001893}
1894
1895static void domain_reserve_special_ranges(struct dmar_domain *domain)
1896{
1897 copy_reserved_iova(&reserved_iova_list, &domain->iovad);
1898}
1899
1900static inline int guestwidth_to_adjustwidth(int gaw)
1901{
1902 int agaw;
1903 int r = (gaw - 12) % 9;
1904
1905 if (r == 0)
1906 agaw = gaw;
1907 else
1908 agaw = gaw + 9 - r;
1909 if (agaw > 64)
1910 agaw = 64;
1911 return agaw;
1912}
1913
Joerg Roedeldc534b22015-07-22 12:44:02 +02001914static int domain_init(struct dmar_domain *domain, struct intel_iommu *iommu,
1915 int guest_width)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001916{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001917 int adjust_width, agaw;
1918 unsigned long sagaw;
1919
Robin Murphy0fb5fe82015-01-12 17:51:16 +00001920 init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
1921 DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001922 domain_reserve_special_ranges(domain);
1923
1924 /* calculate AGAW */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001925 if (guest_width > cap_mgaw(iommu->cap))
1926 guest_width = cap_mgaw(iommu->cap);
1927 domain->gaw = guest_width;
1928 adjust_width = guestwidth_to_adjustwidth(guest_width);
1929 agaw = width_to_agaw(adjust_width);
1930 sagaw = cap_sagaw(iommu->cap);
1931 if (!test_bit(agaw, &sagaw)) {
1932 /* hardware doesn't support it, choose a bigger one */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02001933 pr_debug("Hardware doesn't support agaw %d\n", agaw);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001934 agaw = find_next_bit(&sagaw, 5, agaw);
1935 if (agaw >= 5)
1936 return -ENODEV;
1937 }
1938 domain->agaw = agaw;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001939
Weidong Han8e6040972008-12-08 15:49:06 +08001940 if (ecap_coherent(iommu->ecap))
1941 domain->iommu_coherency = 1;
1942 else
1943 domain->iommu_coherency = 0;
1944
Sheng Yang58c610b2009-03-18 15:33:05 +08001945 if (ecap_sc_support(iommu->ecap))
1946 domain->iommu_snooping = 1;
1947 else
1948 domain->iommu_snooping = 0;
1949
David Woodhouse214e39a2014-03-19 10:38:49 +00001950 if (intel_iommu_superpage)
1951 domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
1952 else
1953 domain->iommu_superpage = 0;
1954
Suresh Siddha4c923d42009-10-02 11:01:24 -07001955 domain->nid = iommu->node;
Weidong Hanc7151a82008-12-08 22:51:37 +08001956
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001957 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07001958 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001959 if (!domain->pgd)
1960 return -ENOMEM;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001961 __iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001962 return 0;
1963}
1964
1965static void domain_exit(struct dmar_domain *domain)
1966{
David Woodhouseea8ea462014-03-05 17:09:32 +00001967 struct page *freelist = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001968
1969 /* Domain 0 is reserved, so dont process it */
1970 if (!domain)
1971 return;
1972
Alex Williamson7b668352011-05-24 12:02:41 +01001973 /* Flush any lazy unmaps that may reference this domain */
Omer Pelegaa473242016-04-20 11:33:02 +03001974 if (!intel_iommu_strict) {
1975 int cpu;
1976
1977 for_each_possible_cpu(cpu)
1978 flush_unmaps_timeout(cpu);
1979 }
Alex Williamson7b668352011-05-24 12:02:41 +01001980
Joerg Roedeld160aca2015-07-22 11:52:53 +02001981 /* Remove associated devices and clear attached or cached domains */
1982 rcu_read_lock();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001983 domain_remove_dev_info(domain);
Joerg Roedeld160aca2015-07-22 11:52:53 +02001984 rcu_read_unlock();
Jiang Liu92d03cc2014-02-19 14:07:28 +08001985
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001986 /* destroy iovas */
1987 put_iova_domain(&domain->iovad);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001988
David Woodhouseea8ea462014-03-05 17:09:32 +00001989 freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001990
David Woodhouseea8ea462014-03-05 17:09:32 +00001991 dma_free_pagelist(freelist);
1992
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001993 free_domain_mem(domain);
1994}
1995
David Woodhouse64ae8922014-03-09 12:52:30 -07001996static int domain_context_mapping_one(struct dmar_domain *domain,
1997 struct intel_iommu *iommu,
Joerg Roedel28ccce02015-07-21 14:45:31 +02001998 u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001999{
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002000 u16 did = domain->iommu_did[iommu->seq_id];
Joerg Roedel28ccce02015-07-21 14:45:31 +02002001 int translation = CONTEXT_TT_MULTI_LEVEL;
2002 struct device_domain_info *info = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002003 struct context_entry *context;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002004 unsigned long flags;
Weidong Hanea6606b2008-12-08 23:08:15 +08002005 struct dma_pte *pgd;
Joerg Roedel55d94042015-07-22 16:50:40 +02002006 int ret, agaw;
Joerg Roedel28ccce02015-07-21 14:45:31 +02002007
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002008 WARN_ON(did == 0);
2009
Joerg Roedel28ccce02015-07-21 14:45:31 +02002010 if (hw_pass_through && domain_type_is_si(domain))
2011 translation = CONTEXT_TT_PASS_THROUGH;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002012
2013 pr_debug("Set context mapping for %02x:%02x.%d\n",
2014 bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002015
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002016 BUG_ON(!domain->pgd);
Weidong Han5331fe62008-12-08 23:00:00 +08002017
Joerg Roedel55d94042015-07-22 16:50:40 +02002018 spin_lock_irqsave(&device_domain_lock, flags);
2019 spin_lock(&iommu->lock);
2020
2021 ret = -ENOMEM;
David Woodhouse03ecc322015-02-13 14:35:21 +00002022 context = iommu_context_addr(iommu, bus, devfn, 1);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002023 if (!context)
Joerg Roedel55d94042015-07-22 16:50:40 +02002024 goto out_unlock;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002025
Joerg Roedel55d94042015-07-22 16:50:40 +02002026 ret = 0;
2027 if (context_present(context))
2028 goto out_unlock;
Joerg Roedelcf484d02015-06-12 12:21:46 +02002029
Weidong Hanea6606b2008-12-08 23:08:15 +08002030 pgd = domain->pgd;
2031
Joerg Roedelde24e552015-07-21 14:53:04 +02002032 context_clear_entry(context);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002033 context_set_domain_id(context, did);
Weidong Hanea6606b2008-12-08 23:08:15 +08002034
Joerg Roedelde24e552015-07-21 14:53:04 +02002035 /*
2036 * Skip top levels of page tables for iommu which has less agaw
2037 * than default. Unnecessary for PT mode.
2038 */
Yu Zhao93a23a72009-05-18 13:51:37 +08002039 if (translation != CONTEXT_TT_PASS_THROUGH) {
Joerg Roedelde24e552015-07-21 14:53:04 +02002040 for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
Joerg Roedel55d94042015-07-22 16:50:40 +02002041 ret = -ENOMEM;
Joerg Roedelde24e552015-07-21 14:53:04 +02002042 pgd = phys_to_virt(dma_pte_addr(pgd));
Joerg Roedel55d94042015-07-22 16:50:40 +02002043 if (!dma_pte_present(pgd))
2044 goto out_unlock;
Joerg Roedelde24e552015-07-21 14:53:04 +02002045 }
2046
David Woodhouse64ae8922014-03-09 12:52:30 -07002047 info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002048 if (info && info->ats_supported)
2049 translation = CONTEXT_TT_DEV_IOTLB;
2050 else
2051 translation = CONTEXT_TT_MULTI_LEVEL;
Joerg Roedelde24e552015-07-21 14:53:04 +02002052
Yu Zhao93a23a72009-05-18 13:51:37 +08002053 context_set_address_root(context, virt_to_phys(pgd));
2054 context_set_address_width(context, iommu->agaw);
Joerg Roedelde24e552015-07-21 14:53:04 +02002055 } else {
2056 /*
2057 * In pass through mode, AW must be programmed to
2058 * indicate the largest AGAW value supported by
2059 * hardware. And ASR is ignored by hardware.
2060 */
2061 context_set_address_width(context, iommu->msagaw);
Yu Zhao93a23a72009-05-18 13:51:37 +08002062 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002063
2064 context_set_translation_type(context, translation);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00002065 context_set_fault_enable(context);
2066 context_set_present(context);
Weidong Han5331fe62008-12-08 23:00:00 +08002067 domain_flush_cache(domain, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002068
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002069 /*
2070 * It's a non-present to present mapping. If hardware doesn't cache
2071 * non-present entry we only need to flush the write-buffer. If the
2072 * _does_ cache non-present entries, then it does so in the special
2073 * domain #0, which we have to flush:
2074 */
2075 if (cap_caching_mode(iommu->cap)) {
2076 iommu->flush.flush_context(iommu, 0,
2077 (((u16)bus) << 8) | devfn,
2078 DMA_CCMD_MASK_NOBIT,
2079 DMA_CCMD_DEVICE_INVL);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002080 iommu->flush.flush_iotlb(iommu, did, 0, 0, DMA_TLB_DSI_FLUSH);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002081 } else {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002082 iommu_flush_write_buffer(iommu);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002083 }
Yu Zhao93a23a72009-05-18 13:51:37 +08002084 iommu_enable_dev_iotlb(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08002085
Joerg Roedel55d94042015-07-22 16:50:40 +02002086 ret = 0;
2087
2088out_unlock:
2089 spin_unlock(&iommu->lock);
2090 spin_unlock_irqrestore(&device_domain_lock, flags);
Jiang Liufb170fb2014-07-11 14:19:28 +08002091
Wei Yang5c365d12016-07-13 13:53:21 +00002092 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002093}
2094
Alex Williamson579305f2014-07-03 09:51:43 -06002095struct domain_context_mapping_data {
2096 struct dmar_domain *domain;
2097 struct intel_iommu *iommu;
Alex Williamson579305f2014-07-03 09:51:43 -06002098};
2099
2100static int domain_context_mapping_cb(struct pci_dev *pdev,
2101 u16 alias, void *opaque)
2102{
2103 struct domain_context_mapping_data *data = opaque;
2104
2105 return domain_context_mapping_one(data->domain, data->iommu,
Joerg Roedel28ccce02015-07-21 14:45:31 +02002106 PCI_BUS_NUM(alias), alias & 0xff);
Alex Williamson579305f2014-07-03 09:51:43 -06002107}
2108
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002109static int
Joerg Roedel28ccce02015-07-21 14:45:31 +02002110domain_context_mapping(struct dmar_domain *domain, struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002111{
David Woodhouse64ae8922014-03-09 12:52:30 -07002112 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002113 u8 bus, devfn;
Alex Williamson579305f2014-07-03 09:51:43 -06002114 struct domain_context_mapping_data data;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002115
David Woodhousee1f167f2014-03-09 15:24:46 -07002116 iommu = device_to_iommu(dev, &bus, &devfn);
David Woodhouse64ae8922014-03-09 12:52:30 -07002117 if (!iommu)
2118 return -ENODEV;
2119
Alex Williamson579305f2014-07-03 09:51:43 -06002120 if (!dev_is_pci(dev))
Joerg Roedel28ccce02015-07-21 14:45:31 +02002121 return domain_context_mapping_one(domain, iommu, bus, devfn);
Alex Williamson579305f2014-07-03 09:51:43 -06002122
2123 data.domain = domain;
2124 data.iommu = iommu;
Alex Williamson579305f2014-07-03 09:51:43 -06002125
2126 return pci_for_each_dma_alias(to_pci_dev(dev),
2127 &domain_context_mapping_cb, &data);
2128}
2129
2130static int domain_context_mapped_cb(struct pci_dev *pdev,
2131 u16 alias, void *opaque)
2132{
2133 struct intel_iommu *iommu = opaque;
2134
2135 return !device_context_mapped(iommu, PCI_BUS_NUM(alias), alias & 0xff);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002136}
2137
David Woodhousee1f167f2014-03-09 15:24:46 -07002138static int domain_context_mapped(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002139{
Weidong Han5331fe62008-12-08 23:00:00 +08002140 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002141 u8 bus, devfn;
Weidong Han5331fe62008-12-08 23:00:00 +08002142
David Woodhousee1f167f2014-03-09 15:24:46 -07002143 iommu = device_to_iommu(dev, &bus, &devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08002144 if (!iommu)
2145 return -ENODEV;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002146
Alex Williamson579305f2014-07-03 09:51:43 -06002147 if (!dev_is_pci(dev))
2148 return device_context_mapped(iommu, bus, devfn);
David Woodhousee1f167f2014-03-09 15:24:46 -07002149
Alex Williamson579305f2014-07-03 09:51:43 -06002150 return !pci_for_each_dma_alias(to_pci_dev(dev),
2151 domain_context_mapped_cb, iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002152}
2153
Fenghua Yuf5329592009-08-04 15:09:37 -07002154/* Returns a number of VTD pages, but aligned to MM page size */
2155static inline unsigned long aligned_nrpages(unsigned long host_addr,
2156 size_t size)
2157{
2158 host_addr &= ~PAGE_MASK;
2159 return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
2160}
2161
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002162/* Return largest possible superpage level for a given mapping */
2163static inline int hardware_largepage_caps(struct dmar_domain *domain,
2164 unsigned long iov_pfn,
2165 unsigned long phy_pfn,
2166 unsigned long pages)
2167{
2168 int support, level = 1;
2169 unsigned long pfnmerge;
2170
2171 support = domain->iommu_superpage;
2172
2173 /* To use a large page, the virtual *and* physical addresses
2174 must be aligned to 2MiB/1GiB/etc. Lower bits set in either
2175 of them will mean we have to use smaller pages. So just
2176 merge them and check both at once. */
2177 pfnmerge = iov_pfn | phy_pfn;
2178
2179 while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
2180 pages >>= VTD_STRIDE_SHIFT;
2181 if (!pages)
2182 break;
2183 pfnmerge >>= VTD_STRIDE_SHIFT;
2184 level++;
2185 support--;
2186 }
2187 return level;
2188}
2189
David Woodhouse9051aa02009-06-29 12:30:54 +01002190static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2191 struct scatterlist *sg, unsigned long phys_pfn,
2192 unsigned long nr_pages, int prot)
David Woodhousee1605492009-06-29 11:17:38 +01002193{
2194 struct dma_pte *first_pte = NULL, *pte = NULL;
David Woodhouse9051aa02009-06-29 12:30:54 +01002195 phys_addr_t uninitialized_var(pteval);
Jiang Liucc4f14a2014-11-26 09:42:10 +08002196 unsigned long sg_res = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002197 unsigned int largepage_lvl = 0;
2198 unsigned long lvl_pages = 0;
David Woodhousee1605492009-06-29 11:17:38 +01002199
Jiang Liu162d1b12014-07-11 14:19:35 +08002200 BUG_ON(!domain_pfn_supported(domain, iov_pfn + nr_pages - 1));
David Woodhousee1605492009-06-29 11:17:38 +01002201
2202 if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
2203 return -EINVAL;
2204
2205 prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;
2206
Jiang Liucc4f14a2014-11-26 09:42:10 +08002207 if (!sg) {
2208 sg_res = nr_pages;
David Woodhouse9051aa02009-06-29 12:30:54 +01002209 pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
2210 }
2211
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002212 while (nr_pages > 0) {
David Woodhousec85994e2009-07-01 19:21:24 +01002213 uint64_t tmp;
2214
David Woodhousee1605492009-06-29 11:17:38 +01002215 if (!sg_res) {
Fenghua Yuf5329592009-08-04 15:09:37 -07002216 sg_res = aligned_nrpages(sg->offset, sg->length);
David Woodhousee1605492009-06-29 11:17:38 +01002217 sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
2218 sg->dma_length = sg->length;
Dan Williams3e6110f2015-12-15 12:54:06 -08002219 pteval = page_to_phys(sg_page(sg)) | prot;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002220 phys_pfn = pteval >> VTD_PAGE_SHIFT;
David Woodhousee1605492009-06-29 11:17:38 +01002221 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002222
David Woodhousee1605492009-06-29 11:17:38 +01002223 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002224 largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);
2225
David Woodhouse5cf0a762014-03-19 16:07:49 +00002226 first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
David Woodhousee1605492009-06-29 11:17:38 +01002227 if (!pte)
2228 return -ENOMEM;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002229 /* It is large page*/
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002230 if (largepage_lvl > 1) {
Christian Zanderba2374f2015-06-10 09:41:45 -07002231 unsigned long nr_superpages, end_pfn;
2232
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002233 pteval |= DMA_PTE_LARGE_PAGE;
Jiang Liud41a4ad2014-07-11 14:19:34 +08002234 lvl_pages = lvl_to_nr_pages(largepage_lvl);
Christian Zanderba2374f2015-06-10 09:41:45 -07002235
2236 nr_superpages = sg_res / lvl_pages;
2237 end_pfn = iov_pfn + nr_superpages * lvl_pages - 1;
2238
Jiang Liud41a4ad2014-07-11 14:19:34 +08002239 /*
2240 * Ensure that old small page tables are
Christian Zanderba2374f2015-06-10 09:41:45 -07002241 * removed to make room for superpage(s).
Jiang Liud41a4ad2014-07-11 14:19:34 +08002242 */
Christian Zanderba2374f2015-06-10 09:41:45 -07002243 dma_pte_free_pagetable(domain, iov_pfn, end_pfn);
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002244 } else {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002245 pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
Woodhouse, David6491d4d2012-12-19 13:25:35 +00002246 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002247
David Woodhousee1605492009-06-29 11:17:38 +01002248 }
2249 /* We don't need lock here, nobody else
2250 * touches the iova range
2251 */
David Woodhouse7766a3f2009-07-01 20:27:03 +01002252 tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
David Woodhousec85994e2009-07-01 19:21:24 +01002253 if (tmp) {
David Woodhouse1bf20f02009-06-29 22:06:43 +01002254 static int dumps = 5;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002255 pr_crit("ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
2256 iov_pfn, tmp, (unsigned long long)pteval);
David Woodhouse1bf20f02009-06-29 22:06:43 +01002257 if (dumps) {
2258 dumps--;
2259 debug_dma_dump_mappings(NULL);
2260 }
2261 WARN_ON(1);
2262 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002263
2264 lvl_pages = lvl_to_nr_pages(largepage_lvl);
2265
2266 BUG_ON(nr_pages < lvl_pages);
2267 BUG_ON(sg_res < lvl_pages);
2268
2269 nr_pages -= lvl_pages;
2270 iov_pfn += lvl_pages;
2271 phys_pfn += lvl_pages;
2272 pteval += lvl_pages * VTD_PAGE_SIZE;
2273 sg_res -= lvl_pages;
2274
2275 /* If the next PTE would be the first in a new page, then we
2276 need to flush the cache on the entries we've just written.
2277 And then we'll need to recalculate 'pte', so clear it and
2278 let it get set again in the if (!pte) block above.
2279
2280 If we're done (!nr_pages) we need to flush the cache too.
2281
2282 Also if we've been setting superpages, we may need to
2283 recalculate 'pte' and switch back to smaller pages for the
2284 end of the mapping, if the trailing size is not enough to
2285 use another superpage (i.e. sg_res < lvl_pages). */
David Woodhousee1605492009-06-29 11:17:38 +01002286 pte++;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002287 if (!nr_pages || first_pte_in_page(pte) ||
2288 (largepage_lvl > 1 && sg_res < lvl_pages)) {
David Woodhousee1605492009-06-29 11:17:38 +01002289 domain_flush_cache(domain, first_pte,
2290 (void *)pte - (void *)first_pte);
2291 pte = NULL;
2292 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002293
2294 if (!sg_res && nr_pages)
David Woodhousee1605492009-06-29 11:17:38 +01002295 sg = sg_next(sg);
2296 }
2297 return 0;
2298}
2299
David Woodhouse9051aa02009-06-29 12:30:54 +01002300static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2301 struct scatterlist *sg, unsigned long nr_pages,
2302 int prot)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002303{
David Woodhouse9051aa02009-06-29 12:30:54 +01002304 return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
2305}
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002306
David Woodhouse9051aa02009-06-29 12:30:54 +01002307static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2308 unsigned long phys_pfn, unsigned long nr_pages,
2309 int prot)
2310{
2311 return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002312}
2313
Joerg Roedel2452d9d2015-07-23 16:20:14 +02002314static void domain_context_clear_one(struct intel_iommu *iommu, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002315{
Weidong Hanc7151a82008-12-08 22:51:37 +08002316 if (!iommu)
2317 return;
Weidong Han8c11e792008-12-08 15:29:22 +08002318
2319 clear_context_table(iommu, bus, devfn);
2320 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002321 DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002322 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002323}
2324
David Woodhouse109b9b02012-05-25 17:43:02 +01002325static inline void unlink_domain_info(struct device_domain_info *info)
2326{
2327 assert_spin_locked(&device_domain_lock);
2328 list_del(&info->link);
2329 list_del(&info->global);
2330 if (info->dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002331 info->dev->archdata.iommu = NULL;
David Woodhouse109b9b02012-05-25 17:43:02 +01002332}
2333
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002334static void domain_remove_dev_info(struct dmar_domain *domain)
2335{
Yijing Wang3a74ca02014-05-20 20:37:47 +08002336 struct device_domain_info *info, *tmp;
Jiang Liufb170fb2014-07-11 14:19:28 +08002337 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002338
2339 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel76f45fe2015-07-21 18:25:11 +02002340 list_for_each_entry_safe(info, tmp, &domain->devices, link)
Joerg Roedel127c7612015-07-23 17:44:46 +02002341 __dmar_remove_one_dev_info(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002342 spin_unlock_irqrestore(&device_domain_lock, flags);
2343}
2344
2345/*
2346 * find_domain
David Woodhouse1525a292014-03-06 16:19:30 +00002347 * Note: we use struct device->archdata.iommu stores the info
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002348 */
David Woodhouse1525a292014-03-06 16:19:30 +00002349static struct dmar_domain *find_domain(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002350{
2351 struct device_domain_info *info;
2352
2353 /* No lock here, assumes no domain exit in normal case */
David Woodhouse1525a292014-03-06 16:19:30 +00002354 info = dev->archdata.iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002355 if (info)
2356 return info->domain;
2357 return NULL;
2358}
2359
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002360static inline struct device_domain_info *
Jiang Liu745f2582014-02-19 14:07:26 +08002361dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
2362{
2363 struct device_domain_info *info;
2364
2365 list_for_each_entry(info, &device_domain_list, global)
David Woodhouse41e80dca2014-03-09 13:55:54 -07002366 if (info->iommu->segment == segment && info->bus == bus &&
Jiang Liu745f2582014-02-19 14:07:26 +08002367 info->devfn == devfn)
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002368 return info;
Jiang Liu745f2582014-02-19 14:07:26 +08002369
2370 return NULL;
2371}
2372
Joerg Roedel5db31562015-07-22 12:40:43 +02002373static struct dmar_domain *dmar_insert_one_dev_info(struct intel_iommu *iommu,
2374 int bus, int devfn,
2375 struct device *dev,
2376 struct dmar_domain *domain)
Jiang Liu745f2582014-02-19 14:07:26 +08002377{
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002378 struct dmar_domain *found = NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002379 struct device_domain_info *info;
2380 unsigned long flags;
Joerg Roedeld160aca2015-07-22 11:52:53 +02002381 int ret;
Jiang Liu745f2582014-02-19 14:07:26 +08002382
2383 info = alloc_devinfo_mem();
2384 if (!info)
David Woodhouseb718cd32014-03-09 13:11:33 -07002385 return NULL;
Jiang Liu745f2582014-02-19 14:07:26 +08002386
Jiang Liu745f2582014-02-19 14:07:26 +08002387 info->bus = bus;
2388 info->devfn = devfn;
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002389 info->ats_supported = info->pasid_supported = info->pri_supported = 0;
2390 info->ats_enabled = info->pasid_enabled = info->pri_enabled = 0;
2391 info->ats_qdep = 0;
Jiang Liu745f2582014-02-19 14:07:26 +08002392 info->dev = dev;
2393 info->domain = domain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002394 info->iommu = iommu;
Jiang Liu745f2582014-02-19 14:07:26 +08002395
David Woodhouseb16d0cb2015-10-12 14:17:37 +01002396 if (dev && dev_is_pci(dev)) {
2397 struct pci_dev *pdev = to_pci_dev(info->dev);
2398
2399 if (ecap_dev_iotlb_support(iommu->ecap) &&
2400 pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS) &&
2401 dmar_find_matched_atsr_unit(pdev))
2402 info->ats_supported = 1;
2403
2404 if (ecs_enabled(iommu)) {
2405 if (pasid_enabled(iommu)) {
2406 int features = pci_pasid_features(pdev);
2407 if (features >= 0)
2408 info->pasid_supported = features | 1;
2409 }
2410
2411 if (info->ats_supported && ecap_prs(iommu->ecap) &&
2412 pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI))
2413 info->pri_supported = 1;
2414 }
2415 }
2416
Jiang Liu745f2582014-02-19 14:07:26 +08002417 spin_lock_irqsave(&device_domain_lock, flags);
2418 if (dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002419 found = find_domain(dev);
Joerg Roedelf303e502015-07-23 18:37:13 +02002420
2421 if (!found) {
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002422 struct device_domain_info *info2;
David Woodhouse41e80dca2014-03-09 13:55:54 -07002423 info2 = dmar_search_domain_by_dev_info(iommu->segment, bus, devfn);
Joerg Roedelf303e502015-07-23 18:37:13 +02002424 if (info2) {
2425 found = info2->domain;
2426 info2->dev = dev;
2427 }
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002428 }
Joerg Roedelf303e502015-07-23 18:37:13 +02002429
Jiang Liu745f2582014-02-19 14:07:26 +08002430 if (found) {
2431 spin_unlock_irqrestore(&device_domain_lock, flags);
2432 free_devinfo_mem(info);
David Woodhouseb718cd32014-03-09 13:11:33 -07002433 /* Caller must free the original domain */
2434 return found;
Jiang Liu745f2582014-02-19 14:07:26 +08002435 }
2436
Joerg Roedeld160aca2015-07-22 11:52:53 +02002437 spin_lock(&iommu->lock);
2438 ret = domain_attach_iommu(domain, iommu);
2439 spin_unlock(&iommu->lock);
2440
2441 if (ret) {
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002442 spin_unlock_irqrestore(&device_domain_lock, flags);
Sudip Mukherjee499f3aa2015-09-18 16:27:07 +05302443 free_devinfo_mem(info);
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002444 return NULL;
2445 }
Joerg Roedelc6c2ceb2015-07-22 13:11:53 +02002446
David Woodhouseb718cd32014-03-09 13:11:33 -07002447 list_add(&info->link, &domain->devices);
2448 list_add(&info->global, &device_domain_list);
2449 if (dev)
2450 dev->archdata.iommu = info;
2451 spin_unlock_irqrestore(&device_domain_lock, flags);
2452
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002453 if (dev && domain_context_mapping(domain, dev)) {
2454 pr_err("Domain context map for %s failed\n", dev_name(dev));
Joerg Roedele6de0f82015-07-22 16:30:36 +02002455 dmar_remove_one_dev_info(domain, dev);
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002456 return NULL;
2457 }
2458
David Woodhouseb718cd32014-03-09 13:11:33 -07002459 return domain;
Jiang Liu745f2582014-02-19 14:07:26 +08002460}
2461
Alex Williamson579305f2014-07-03 09:51:43 -06002462static int get_last_alias(struct pci_dev *pdev, u16 alias, void *opaque)
2463{
2464 *(u16 *)opaque = alias;
2465 return 0;
2466}
2467
Joerg Roedel76208352016-08-25 14:25:12 +02002468static struct dmar_domain *find_or_alloc_domain(struct device *dev, int gaw)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002469{
Joerg Roedelcc4e2572015-07-22 10:04:36 +02002470 struct device_domain_info *info = NULL;
Joerg Roedel76208352016-08-25 14:25:12 +02002471 struct dmar_domain *domain = NULL;
Alex Williamson579305f2014-07-03 09:51:43 -06002472 struct intel_iommu *iommu;
Joerg Roedel08a7f452015-07-23 18:09:11 +02002473 u16 req_id, dma_alias;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002474 unsigned long flags;
Yijing Wangaa4d0662014-05-26 20:14:06 +08002475 u8 bus, devfn;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002476
David Woodhouse146922e2014-03-09 15:44:17 -07002477 iommu = device_to_iommu(dev, &bus, &devfn);
2478 if (!iommu)
Alex Williamson579305f2014-07-03 09:51:43 -06002479 return NULL;
2480
Joerg Roedel08a7f452015-07-23 18:09:11 +02002481 req_id = ((u16)bus << 8) | devfn;
2482
Alex Williamson579305f2014-07-03 09:51:43 -06002483 if (dev_is_pci(dev)) {
2484 struct pci_dev *pdev = to_pci_dev(dev);
2485
2486 pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);
2487
2488 spin_lock_irqsave(&device_domain_lock, flags);
2489 info = dmar_search_domain_by_dev_info(pci_domain_nr(pdev->bus),
2490 PCI_BUS_NUM(dma_alias),
2491 dma_alias & 0xff);
2492 if (info) {
2493 iommu = info->iommu;
2494 domain = info->domain;
2495 }
2496 spin_unlock_irqrestore(&device_domain_lock, flags);
2497
Joerg Roedel76208352016-08-25 14:25:12 +02002498 /* DMA alias already has a domain, use it */
Alex Williamson579305f2014-07-03 09:51:43 -06002499 if (info)
Joerg Roedel76208352016-08-25 14:25:12 +02002500 goto out;
Alex Williamson579305f2014-07-03 09:51:43 -06002501 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002502
David Woodhouse146922e2014-03-09 15:44:17 -07002503 /* Allocate and initialize new domain for the device */
Jiang Liuab8dfe22014-07-11 14:19:27 +08002504 domain = alloc_domain(0);
Jiang Liu745f2582014-02-19 14:07:26 +08002505 if (!domain)
Alex Williamson579305f2014-07-03 09:51:43 -06002506 return NULL;
Joerg Roedeldc534b22015-07-22 12:44:02 +02002507 if (domain_init(domain, iommu, gaw)) {
Alex Williamson579305f2014-07-03 09:51:43 -06002508 domain_exit(domain);
2509 return NULL;
2510 }
2511
Joerg Roedel76208352016-08-25 14:25:12 +02002512out:
Alex Williamson579305f2014-07-03 09:51:43 -06002513
Joerg Roedel76208352016-08-25 14:25:12 +02002514 return domain;
2515}
2516
2517static struct dmar_domain *set_domain_for_dev(struct device *dev,
2518 struct dmar_domain *domain)
2519{
2520 struct intel_iommu *iommu;
2521 struct dmar_domain *tmp;
2522 u16 req_id, dma_alias;
2523 u8 bus, devfn;
2524
2525 iommu = device_to_iommu(dev, &bus, &devfn);
2526 if (!iommu)
2527 return NULL;
2528
2529 req_id = ((u16)bus << 8) | devfn;
2530
2531 if (dev_is_pci(dev)) {
2532 struct pci_dev *pdev = to_pci_dev(dev);
2533
2534 pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);
2535
2536 /* register PCI DMA alias device */
2537 if (req_id != dma_alias) {
2538 tmp = dmar_insert_one_dev_info(iommu, PCI_BUS_NUM(dma_alias),
2539 dma_alias & 0xff, NULL, domain);
2540
2541 if (!tmp || tmp != domain)
2542 return tmp;
Alex Williamson579305f2014-07-03 09:51:43 -06002543 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002544 }
2545
Joerg Roedel5db31562015-07-22 12:40:43 +02002546 tmp = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
Joerg Roedel76208352016-08-25 14:25:12 +02002547 if (!tmp || tmp != domain)
2548 return tmp;
Alex Williamson579305f2014-07-03 09:51:43 -06002549
Joerg Roedel76208352016-08-25 14:25:12 +02002550 return domain;
2551}
2552
2553static struct dmar_domain *get_domain_for_dev(struct device *dev, int gaw)
2554{
2555 struct dmar_domain *domain, *tmp;
2556
2557 domain = find_domain(dev);
2558 if (domain)
2559 goto out;
2560
2561 domain = find_or_alloc_domain(dev, gaw);
2562 if (!domain)
2563 goto out;
2564
2565 tmp = set_domain_for_dev(dev, domain);
2566 if (!tmp || domain != tmp) {
Alex Williamson579305f2014-07-03 09:51:43 -06002567 domain_exit(domain);
2568 domain = tmp;
2569 }
David Woodhouseb718cd32014-03-09 13:11:33 -07002570
Joerg Roedel76208352016-08-25 14:25:12 +02002571out:
2572
David Woodhouseb718cd32014-03-09 13:11:33 -07002573 return domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002574}
2575
David Woodhouseb2132032009-06-26 18:50:28 +01002576static int iommu_domain_identity_map(struct dmar_domain *domain,
2577 unsigned long long start,
2578 unsigned long long end)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002579{
David Woodhousec5395d52009-06-28 16:35:56 +01002580 unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
2581 unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002582
David Woodhousec5395d52009-06-28 16:35:56 +01002583 if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
2584 dma_to_mm_pfn(last_vpfn))) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002585 pr_err("Reserving iova failed\n");
David Woodhouseb2132032009-06-26 18:50:28 +01002586 return -ENOMEM;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002587 }
2588
Joerg Roedelaf1089c2015-07-21 15:45:19 +02002589 pr_debug("Mapping reserved region %llx-%llx\n", start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002590 /*
2591 * RMRR range might have overlap with physical memory range,
2592 * clear it first
2593 */
David Woodhousec5395d52009-06-28 16:35:56 +01002594 dma_pte_clear_range(domain, first_vpfn, last_vpfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002595
David Woodhousec5395d52009-06-28 16:35:56 +01002596 return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
2597 last_vpfn - first_vpfn + 1,
David Woodhouse61df7442009-06-28 11:55:58 +01002598 DMA_PTE_READ|DMA_PTE_WRITE);
David Woodhouseb2132032009-06-26 18:50:28 +01002599}
2600
Joerg Roedeld66ce542015-09-23 19:00:10 +02002601static int domain_prepare_identity_map(struct device *dev,
2602 struct dmar_domain *domain,
2603 unsigned long long start,
2604 unsigned long long end)
David Woodhouseb2132032009-06-26 18:50:28 +01002605{
David Woodhouse19943b02009-08-04 16:19:20 +01002606 /* For _hardware_ passthrough, don't bother. But for software
2607 passthrough, we do it anyway -- it may indicate a memory
2608 range which is reserved in E820, so which didn't get set
2609 up to start with in si_domain */
2610 if (domain == si_domain && hw_pass_through) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002611 pr_warn("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
2612 dev_name(dev), start, end);
David Woodhouse19943b02009-08-04 16:19:20 +01002613 return 0;
2614 }
2615
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002616 pr_info("Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
2617 dev_name(dev), start, end);
2618
David Woodhouse5595b522009-12-02 09:21:55 +00002619 if (end < start) {
2620 WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
2621 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2622 dmi_get_system_info(DMI_BIOS_VENDOR),
2623 dmi_get_system_info(DMI_BIOS_VERSION),
2624 dmi_get_system_info(DMI_PRODUCT_VERSION));
Joerg Roedeld66ce542015-09-23 19:00:10 +02002625 return -EIO;
David Woodhouse5595b522009-12-02 09:21:55 +00002626 }
2627
David Woodhouse2ff729f2009-08-26 14:25:41 +01002628 if (end >> agaw_to_width(domain->agaw)) {
2629 WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
2630 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2631 agaw_to_width(domain->agaw),
2632 dmi_get_system_info(DMI_BIOS_VENDOR),
2633 dmi_get_system_info(DMI_BIOS_VERSION),
2634 dmi_get_system_info(DMI_PRODUCT_VERSION));
Joerg Roedeld66ce542015-09-23 19:00:10 +02002635 return -EIO;
David Woodhouse2ff729f2009-08-26 14:25:41 +01002636 }
David Woodhouse19943b02009-08-04 16:19:20 +01002637
Joerg Roedeld66ce542015-09-23 19:00:10 +02002638 return iommu_domain_identity_map(domain, start, end);
2639}
2640
2641static int iommu_prepare_identity_map(struct device *dev,
2642 unsigned long long start,
2643 unsigned long long end)
2644{
2645 struct dmar_domain *domain;
2646 int ret;
2647
2648 domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
2649 if (!domain)
2650 return -ENOMEM;
2651
2652 ret = domain_prepare_identity_map(dev, domain, start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002653 if (ret)
Joerg Roedeld66ce542015-09-23 19:00:10 +02002654 domain_exit(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002655
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002656 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002657}
2658
2659static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
David Woodhouse0b9d9752014-03-09 15:48:15 -07002660 struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002661{
David Woodhouse0b9d9752014-03-09 15:48:15 -07002662 if (dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002663 return 0;
David Woodhouse0b9d9752014-03-09 15:48:15 -07002664 return iommu_prepare_identity_map(dev, rmrr->base_address,
2665 rmrr->end_address);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002666}
2667
Suresh Siddhad3f13812011-08-23 17:05:25 -07002668#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002669static inline void iommu_prepare_isa(void)
2670{
2671 struct pci_dev *pdev;
2672 int ret;
2673
2674 pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
2675 if (!pdev)
2676 return;
2677
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002678 pr_info("Prepare 0-16MiB unity mapping for LPC\n");
David Woodhouse0b9d9752014-03-09 15:48:15 -07002679 ret = iommu_prepare_identity_map(&pdev->dev, 0, 16*1024*1024 - 1);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002680
2681 if (ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002682 pr_err("Failed to create 0-16MiB identity map - floppy might not work\n");
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002683
Yijing Wang9b27e822014-05-20 20:37:52 +08002684 pci_dev_put(pdev);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002685}
2686#else
2687static inline void iommu_prepare_isa(void)
2688{
2689 return;
2690}
Suresh Siddhad3f13812011-08-23 17:05:25 -07002691#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002692
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002693static int md_domain_init(struct dmar_domain *domain, int guest_width);
David Woodhousec7ab48d2009-06-26 19:10:36 +01002694
Matt Kraai071e1372009-08-23 22:30:22 -07002695static int __init si_domain_init(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002696{
David Woodhousec7ab48d2009-06-26 19:10:36 +01002697 int nid, ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002698
Jiang Liuab8dfe22014-07-11 14:19:27 +08002699 si_domain = alloc_domain(DOMAIN_FLAG_STATIC_IDENTITY);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002700 if (!si_domain)
2701 return -EFAULT;
2702
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002703 if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
2704 domain_exit(si_domain);
2705 return -EFAULT;
2706 }
2707
Joerg Roedel0dc79712015-07-21 15:40:06 +02002708 pr_debug("Identity mapping domain allocated\n");
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002709
David Woodhouse19943b02009-08-04 16:19:20 +01002710 if (hw)
2711 return 0;
2712
David Woodhousec7ab48d2009-06-26 19:10:36 +01002713 for_each_online_node(nid) {
Tejun Heod4bbf7e2011-11-28 09:46:22 -08002714 unsigned long start_pfn, end_pfn;
2715 int i;
2716
2717 for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
2718 ret = iommu_domain_identity_map(si_domain,
2719 PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
2720 if (ret)
2721 return ret;
2722 }
David Woodhousec7ab48d2009-06-26 19:10:36 +01002723 }
2724
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002725 return 0;
2726}
2727
David Woodhouse9b226622014-03-09 14:03:28 -07002728static int identity_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002729{
2730 struct device_domain_info *info;
2731
2732 if (likely(!iommu_identity_mapping))
2733 return 0;
2734
David Woodhouse9b226622014-03-09 14:03:28 -07002735 info = dev->archdata.iommu;
Mike Traviscb452a42011-05-28 13:15:03 -05002736 if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
2737 return (info->domain == si_domain);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002738
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002739 return 0;
2740}
2741
Joerg Roedel28ccce02015-07-21 14:45:31 +02002742static int domain_add_dev_info(struct dmar_domain *domain, struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002743{
David Woodhouse0ac72662014-03-09 13:19:22 -07002744 struct dmar_domain *ndomain;
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002745 struct intel_iommu *iommu;
David Woodhouse156baca2014-03-09 14:00:57 -07002746 u8 bus, devfn;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002747
David Woodhouse5913c9b2014-03-09 16:27:31 -07002748 iommu = device_to_iommu(dev, &bus, &devfn);
David Woodhouse5a8f40e2014-03-09 13:31:18 -07002749 if (!iommu)
2750 return -ENODEV;
2751
Joerg Roedel5db31562015-07-22 12:40:43 +02002752 ndomain = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
David Woodhouse0ac72662014-03-09 13:19:22 -07002753 if (ndomain != domain)
2754 return -EBUSY;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002755
2756 return 0;
2757}
2758
David Woodhouse0b9d9752014-03-09 15:48:15 -07002759static bool device_has_rmrr(struct device *dev)
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002760{
2761 struct dmar_rmrr_unit *rmrr;
David Woodhouse832bd852014-03-07 15:08:36 +00002762 struct device *tmp;
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002763 int i;
2764
Jiang Liu0e242612014-02-19 14:07:34 +08002765 rcu_read_lock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002766 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08002767 /*
2768 * Return TRUE if this RMRR contains the device that
2769 * is passed in.
2770 */
2771 for_each_active_dev_scope(rmrr->devices,
2772 rmrr->devices_cnt, i, tmp)
David Woodhouse0b9d9752014-03-09 15:48:15 -07002773 if (tmp == dev) {
Jiang Liu0e242612014-02-19 14:07:34 +08002774 rcu_read_unlock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002775 return true;
Jiang Liub683b232014-02-19 14:07:32 +08002776 }
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002777 }
Jiang Liu0e242612014-02-19 14:07:34 +08002778 rcu_read_unlock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002779 return false;
2780}
2781
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002782/*
2783 * There are a couple cases where we need to restrict the functionality of
2784 * devices associated with RMRRs. The first is when evaluating a device for
2785 * identity mapping because problems exist when devices are moved in and out
2786 * of domains and their respective RMRR information is lost. This means that
2787 * a device with associated RMRRs will never be in a "passthrough" domain.
2788 * The second is use of the device through the IOMMU API. This interface
2789 * expects to have full control of the IOVA space for the device. We cannot
2790 * satisfy both the requirement that RMRR access is maintained and have an
2791 * unencumbered IOVA space. We also have no ability to quiesce the device's
2792 * use of the RMRR space or even inform the IOMMU API user of the restriction.
2793 * We therefore prevent devices associated with an RMRR from participating in
2794 * the IOMMU API, which eliminates them from device assignment.
2795 *
2796 * In both cases we assume that PCI USB devices with RMRRs have them largely
2797 * for historical reasons and that the RMRR space is not actively used post
2798 * boot. This exclusion may change if vendors begin to abuse it.
David Woodhouse18436af2015-03-25 15:05:47 +00002799 *
2800 * The same exception is made for graphics devices, with the requirement that
2801 * any use of the RMRR regions will be torn down before assigning the device
2802 * to a guest.
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002803 */
2804static bool device_is_rmrr_locked(struct device *dev)
2805{
2806 if (!device_has_rmrr(dev))
2807 return false;
2808
2809 if (dev_is_pci(dev)) {
2810 struct pci_dev *pdev = to_pci_dev(dev);
2811
David Woodhouse18436af2015-03-25 15:05:47 +00002812 if (IS_USB_DEVICE(pdev) || IS_GFX_DEVICE(pdev))
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002813 return false;
2814 }
2815
2816 return true;
2817}
2818
David Woodhouse3bdb2592014-03-09 16:03:08 -07002819static int iommu_should_identity_map(struct device *dev, int startup)
David Woodhouse6941af22009-07-04 18:24:27 +01002820{
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002821
David Woodhouse3bdb2592014-03-09 16:03:08 -07002822 if (dev_is_pci(dev)) {
2823 struct pci_dev *pdev = to_pci_dev(dev);
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002824
Alex Williamsonc875d2c2014-07-03 09:57:02 -06002825 if (device_is_rmrr_locked(dev))
David Woodhouse3bdb2592014-03-09 16:03:08 -07002826 return 0;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002827
David Woodhouse3bdb2592014-03-09 16:03:08 -07002828 if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
2829 return 1;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002830
David Woodhouse3bdb2592014-03-09 16:03:08 -07002831 if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
2832 return 1;
2833
2834 if (!(iommu_identity_mapping & IDENTMAP_ALL))
2835 return 0;
2836
2837 /*
2838 * We want to start off with all devices in the 1:1 domain, and
2839 * take them out later if we find they can't access all of memory.
2840 *
2841 * However, we can't do this for PCI devices behind bridges,
2842 * because all PCI devices behind the same bridge will end up
2843 * with the same source-id on their transactions.
2844 *
2845 * Practically speaking, we can't change things around for these
2846 * devices at run-time, because we can't be sure there'll be no
2847 * DMA transactions in flight for any of their siblings.
2848 *
2849 * So PCI devices (unless they're on the root bus) as well as
2850 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
2851 * the 1:1 domain, just in _case_ one of their siblings turns out
2852 * not to be able to map all of memory.
2853 */
2854 if (!pci_is_pcie(pdev)) {
2855 if (!pci_is_root_bus(pdev->bus))
2856 return 0;
2857 if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
2858 return 0;
2859 } else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
2860 return 0;
2861 } else {
2862 if (device_has_rmrr(dev))
2863 return 0;
2864 }
David Woodhouse6941af22009-07-04 18:24:27 +01002865
David Woodhouse3dfc8132009-07-04 19:11:08 +01002866 /*
David Woodhouse3dfc8132009-07-04 19:11:08 +01002867 * At boot time, we don't yet know if devices will be 64-bit capable.
David Woodhouse3bdb2592014-03-09 16:03:08 -07002868 * Assume that they will — if they turn out not to be, then we can
David Woodhouse3dfc8132009-07-04 19:11:08 +01002869 * take them out of the 1:1 domain later.
2870 */
Chris Wright8fcc5372011-05-28 13:15:02 -05002871 if (!startup) {
2872 /*
2873 * If the device's dma_mask is less than the system's memory
2874 * size then this is not a candidate for identity mapping.
2875 */
David Woodhouse3bdb2592014-03-09 16:03:08 -07002876 u64 dma_mask = *dev->dma_mask;
Chris Wright8fcc5372011-05-28 13:15:02 -05002877
David Woodhouse3bdb2592014-03-09 16:03:08 -07002878 if (dev->coherent_dma_mask &&
2879 dev->coherent_dma_mask < dma_mask)
2880 dma_mask = dev->coherent_dma_mask;
Chris Wright8fcc5372011-05-28 13:15:02 -05002881
David Woodhouse3bdb2592014-03-09 16:03:08 -07002882 return dma_mask >= dma_get_required_mask(dev);
Chris Wright8fcc5372011-05-28 13:15:02 -05002883 }
David Woodhouse6941af22009-07-04 18:24:27 +01002884
2885 return 1;
2886}
2887
David Woodhousecf04eee2014-03-21 16:49:04 +00002888static int __init dev_prepare_static_identity_mapping(struct device *dev, int hw)
2889{
2890 int ret;
2891
2892 if (!iommu_should_identity_map(dev, 1))
2893 return 0;
2894
Joerg Roedel28ccce02015-07-21 14:45:31 +02002895 ret = domain_add_dev_info(si_domain, dev);
David Woodhousecf04eee2014-03-21 16:49:04 +00002896 if (!ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002897 pr_info("%s identity mapping for device %s\n",
2898 hw ? "Hardware" : "Software", dev_name(dev));
David Woodhousecf04eee2014-03-21 16:49:04 +00002899 else if (ret == -ENODEV)
2900 /* device not associated with an iommu */
2901 ret = 0;
2902
2903 return ret;
2904}
2905
2906
Matt Kraai071e1372009-08-23 22:30:22 -07002907static int __init iommu_prepare_static_identity_mapping(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002908{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002909 struct pci_dev *pdev = NULL;
David Woodhousecf04eee2014-03-21 16:49:04 +00002910 struct dmar_drhd_unit *drhd;
2911 struct intel_iommu *iommu;
2912 struct device *dev;
2913 int i;
2914 int ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002915
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002916 for_each_pci_dev(pdev) {
David Woodhousecf04eee2014-03-21 16:49:04 +00002917 ret = dev_prepare_static_identity_mapping(&pdev->dev, hw);
2918 if (ret)
2919 return ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002920 }
2921
David Woodhousecf04eee2014-03-21 16:49:04 +00002922 for_each_active_iommu(iommu, drhd)
2923 for_each_active_dev_scope(drhd->devices, drhd->devices_cnt, i, dev) {
2924 struct acpi_device_physical_node *pn;
2925 struct acpi_device *adev;
2926
2927 if (dev->bus != &acpi_bus_type)
2928 continue;
Joerg Roedel86080cc2015-06-12 12:27:16 +02002929
David Woodhousecf04eee2014-03-21 16:49:04 +00002930 adev= to_acpi_device(dev);
2931 mutex_lock(&adev->physical_node_lock);
2932 list_for_each_entry(pn, &adev->physical_node_list, node) {
2933 ret = dev_prepare_static_identity_mapping(pn->dev, hw);
2934 if (ret)
2935 break;
2936 }
2937 mutex_unlock(&adev->physical_node_lock);
2938 if (ret)
2939 return ret;
2940 }
2941
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002942 return 0;
2943}
2944
Jiang Liuffebeb42014-11-09 22:48:02 +08002945static void intel_iommu_init_qi(struct intel_iommu *iommu)
2946{
2947 /*
2948 * Start from the sane iommu hardware state.
2949 * If the queued invalidation is already initialized by us
2950 * (for example, while enabling interrupt-remapping) then
2951 * we got the things already rolling from a sane state.
2952 */
2953 if (!iommu->qi) {
2954 /*
2955 * Clear any previous faults.
2956 */
2957 dmar_fault(-1, iommu);
2958 /*
2959 * Disable queued invalidation if supported and already enabled
2960 * before OS handover.
2961 */
2962 dmar_disable_qi(iommu);
2963 }
2964
2965 if (dmar_enable_qi(iommu)) {
2966 /*
2967 * Queued Invalidate not enabled, use Register Based Invalidate
2968 */
2969 iommu->flush.flush_context = __iommu_flush_context;
2970 iommu->flush.flush_iotlb = __iommu_flush_iotlb;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002971 pr_info("%s: Using Register based invalidation\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08002972 iommu->name);
2973 } else {
2974 iommu->flush.flush_context = qi_flush_context;
2975 iommu->flush.flush_iotlb = qi_flush_iotlb;
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02002976 pr_info("%s: Using Queued invalidation\n", iommu->name);
Jiang Liuffebeb42014-11-09 22:48:02 +08002977 }
2978}
2979
Joerg Roedel091d42e2015-06-12 11:56:10 +02002980static int copy_context_table(struct intel_iommu *iommu,
Dan Williamsdfddb962015-10-09 18:16:46 -04002981 struct root_entry *old_re,
Joerg Roedel091d42e2015-06-12 11:56:10 +02002982 struct context_entry **tbl,
2983 int bus, bool ext)
2984{
Joerg Roedeldbcd8612015-06-12 12:02:09 +02002985 int tbl_idx, pos = 0, idx, devfn, ret = 0, did;
Joerg Roedel543c8dc2015-08-13 11:56:59 +02002986 struct context_entry *new_ce = NULL, ce;
Dan Williamsdfddb962015-10-09 18:16:46 -04002987 struct context_entry *old_ce = NULL;
Joerg Roedel543c8dc2015-08-13 11:56:59 +02002988 struct root_entry re;
Joerg Roedel091d42e2015-06-12 11:56:10 +02002989 phys_addr_t old_ce_phys;
2990
2991 tbl_idx = ext ? bus * 2 : bus;
Dan Williamsdfddb962015-10-09 18:16:46 -04002992 memcpy(&re, old_re, sizeof(re));
Joerg Roedel091d42e2015-06-12 11:56:10 +02002993
2994 for (devfn = 0; devfn < 256; devfn++) {
2995 /* First calculate the correct index */
2996 idx = (ext ? devfn * 2 : devfn) % 256;
2997
2998 if (idx == 0) {
2999 /* First save what we may have and clean up */
3000 if (new_ce) {
3001 tbl[tbl_idx] = new_ce;
3002 __iommu_flush_cache(iommu, new_ce,
3003 VTD_PAGE_SIZE);
3004 pos = 1;
3005 }
3006
3007 if (old_ce)
3008 iounmap(old_ce);
3009
3010 ret = 0;
3011 if (devfn < 0x80)
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003012 old_ce_phys = root_entry_lctp(&re);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003013 else
Joerg Roedel543c8dc2015-08-13 11:56:59 +02003014 old_ce_phys = root_entry_uctp(&re);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003015
3016 if (!old_ce_phys) {
3017 if (ext && devfn == 0) {
3018 /* No LCTP, try UCTP */
3019 devfn = 0x7f;
3020 continue;
3021 } else {
3022 goto out;
3023 }
3024 }
3025
3026 ret = -ENOMEM;
Dan Williamsdfddb962015-10-09 18:16:46 -04003027 old_ce = memremap(old_ce_phys, PAGE_SIZE,
3028 MEMREMAP_WB);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003029 if (!old_ce)
3030 goto out;
3031
3032 new_ce = alloc_pgtable_page(iommu->node);
3033 if (!new_ce)
3034 goto out_unmap;
3035
3036 ret = 0;
3037 }
3038
3039 /* Now copy the context entry */
Dan Williamsdfddb962015-10-09 18:16:46 -04003040 memcpy(&ce, old_ce + idx, sizeof(ce));
Joerg Roedel091d42e2015-06-12 11:56:10 +02003041
Joerg Roedelcf484d02015-06-12 12:21:46 +02003042 if (!__context_present(&ce))
Joerg Roedel091d42e2015-06-12 11:56:10 +02003043 continue;
3044
Joerg Roedeldbcd8612015-06-12 12:02:09 +02003045 did = context_domain_id(&ce);
3046 if (did >= 0 && did < cap_ndoms(iommu->cap))
3047 set_bit(did, iommu->domain_ids);
3048
Joerg Roedelcf484d02015-06-12 12:21:46 +02003049 /*
3050 * We need a marker for copied context entries. This
3051 * marker needs to work for the old format as well as
3052 * for extended context entries.
3053 *
3054 * Bit 67 of the context entry is used. In the old
3055 * format this bit is available to software, in the
3056 * extended format it is the PGE bit, but PGE is ignored
3057 * by HW if PASIDs are disabled (and thus still
3058 * available).
3059 *
3060 * So disable PASIDs first and then mark the entry
3061 * copied. This means that we don't copy PASID
3062 * translations from the old kernel, but this is fine as
3063 * faults there are not fatal.
3064 */
3065 context_clear_pasid_enable(&ce);
3066 context_set_copied(&ce);
3067
Joerg Roedel091d42e2015-06-12 11:56:10 +02003068 new_ce[idx] = ce;
3069 }
3070
3071 tbl[tbl_idx + pos] = new_ce;
3072
3073 __iommu_flush_cache(iommu, new_ce, VTD_PAGE_SIZE);
3074
3075out_unmap:
Dan Williamsdfddb962015-10-09 18:16:46 -04003076 memunmap(old_ce);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003077
3078out:
3079 return ret;
3080}
3081
3082static int copy_translation_tables(struct intel_iommu *iommu)
3083{
3084 struct context_entry **ctxt_tbls;
Dan Williamsdfddb962015-10-09 18:16:46 -04003085 struct root_entry *old_rt;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003086 phys_addr_t old_rt_phys;
3087 int ctxt_table_entries;
3088 unsigned long flags;
3089 u64 rtaddr_reg;
3090 int bus, ret;
Joerg Roedelc3361f22015-06-12 12:39:25 +02003091 bool new_ext, ext;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003092
3093 rtaddr_reg = dmar_readq(iommu->reg + DMAR_RTADDR_REG);
3094 ext = !!(rtaddr_reg & DMA_RTADDR_RTT);
Joerg Roedelc3361f22015-06-12 12:39:25 +02003095 new_ext = !!ecap_ecs(iommu->ecap);
3096
3097 /*
3098 * The RTT bit can only be changed when translation is disabled,
3099 * but disabling translation means to open a window for data
3100 * corruption. So bail out and don't copy anything if we would
3101 * have to change the bit.
3102 */
3103 if (new_ext != ext)
3104 return -EINVAL;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003105
3106 old_rt_phys = rtaddr_reg & VTD_PAGE_MASK;
3107 if (!old_rt_phys)
3108 return -EINVAL;
3109
Dan Williamsdfddb962015-10-09 18:16:46 -04003110 old_rt = memremap(old_rt_phys, PAGE_SIZE, MEMREMAP_WB);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003111 if (!old_rt)
3112 return -ENOMEM;
3113
3114 /* This is too big for the stack - allocate it from slab */
3115 ctxt_table_entries = ext ? 512 : 256;
3116 ret = -ENOMEM;
3117 ctxt_tbls = kzalloc(ctxt_table_entries * sizeof(void *), GFP_KERNEL);
3118 if (!ctxt_tbls)
3119 goto out_unmap;
3120
3121 for (bus = 0; bus < 256; bus++) {
3122 ret = copy_context_table(iommu, &old_rt[bus],
3123 ctxt_tbls, bus, ext);
3124 if (ret) {
3125 pr_err("%s: Failed to copy context table for bus %d\n",
3126 iommu->name, bus);
3127 continue;
3128 }
3129 }
3130
3131 spin_lock_irqsave(&iommu->lock, flags);
3132
3133 /* Context tables are copied, now write them to the root_entry table */
3134 for (bus = 0; bus < 256; bus++) {
3135 int idx = ext ? bus * 2 : bus;
3136 u64 val;
3137
3138 if (ctxt_tbls[idx]) {
3139 val = virt_to_phys(ctxt_tbls[idx]) | 1;
3140 iommu->root_entry[bus].lo = val;
3141 }
3142
3143 if (!ext || !ctxt_tbls[idx + 1])
3144 continue;
3145
3146 val = virt_to_phys(ctxt_tbls[idx + 1]) | 1;
3147 iommu->root_entry[bus].hi = val;
3148 }
3149
3150 spin_unlock_irqrestore(&iommu->lock, flags);
3151
3152 kfree(ctxt_tbls);
3153
3154 __iommu_flush_cache(iommu, iommu->root_entry, PAGE_SIZE);
3155
3156 ret = 0;
3157
3158out_unmap:
Dan Williamsdfddb962015-10-09 18:16:46 -04003159 memunmap(old_rt);
Joerg Roedel091d42e2015-06-12 11:56:10 +02003160
3161 return ret;
3162}
3163
Joseph Cihulab7792602011-05-03 00:08:37 -07003164static int __init init_dmars(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003165{
3166 struct dmar_drhd_unit *drhd;
3167 struct dmar_rmrr_unit *rmrr;
Joerg Roedela87f4912015-06-12 12:32:54 +02003168 bool copied_tables = false;
David Woodhouse832bd852014-03-07 15:08:36 +00003169 struct device *dev;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003170 struct intel_iommu *iommu;
Omer Pelegaa473242016-04-20 11:33:02 +03003171 int i, ret, cpu;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003172
3173 /*
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003174 * for each drhd
3175 * allocate root
3176 * initialize and program root entry to not present
3177 * endfor
3178 */
3179 for_each_drhd_unit(drhd) {
mark gross5e0d2a62008-03-04 15:22:08 -08003180 /*
3181 * lock not needed as this is only incremented in the single
3182 * threaded kernel __init code path all other access are read
3183 * only
3184 */
Jiang Liu78d8e702014-11-09 22:47:57 +08003185 if (g_num_of_iommus < DMAR_UNITS_SUPPORTED) {
Mike Travis1b198bb2012-03-05 15:05:16 -08003186 g_num_of_iommus++;
3187 continue;
3188 }
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003189 pr_err_once("Exceeded %d IOMMUs\n", DMAR_UNITS_SUPPORTED);
mark gross5e0d2a62008-03-04 15:22:08 -08003190 }
3191
Jiang Liuffebeb42014-11-09 22:48:02 +08003192 /* Preallocate enough resources for IOMMU hot-addition */
3193 if (g_num_of_iommus < DMAR_UNITS_SUPPORTED)
3194 g_num_of_iommus = DMAR_UNITS_SUPPORTED;
3195
Weidong Hand9630fe2008-12-08 11:06:32 +08003196 g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
3197 GFP_KERNEL);
3198 if (!g_iommus) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003199 pr_err("Allocating global iommu array failed\n");
Weidong Hand9630fe2008-12-08 11:06:32 +08003200 ret = -ENOMEM;
3201 goto error;
3202 }
3203
Omer Pelegaa473242016-04-20 11:33:02 +03003204 for_each_possible_cpu(cpu) {
3205 struct deferred_flush_data *dfd = per_cpu_ptr(&deferred_flush,
3206 cpu);
3207
3208 dfd->tables = kzalloc(g_num_of_iommus *
3209 sizeof(struct deferred_flush_table),
3210 GFP_KERNEL);
3211 if (!dfd->tables) {
3212 ret = -ENOMEM;
3213 goto free_g_iommus;
3214 }
3215
3216 spin_lock_init(&dfd->lock);
3217 setup_timer(&dfd->timer, flush_unmaps_timeout, cpu);
mark gross5e0d2a62008-03-04 15:22:08 -08003218 }
3219
Jiang Liu7c919772014-01-06 14:18:18 +08003220 for_each_active_iommu(iommu, drhd) {
Weidong Hand9630fe2008-12-08 11:06:32 +08003221 g_iommus[iommu->seq_id] = iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003222
Joerg Roedelb63d80d2015-06-12 09:14:34 +02003223 intel_iommu_init_qi(iommu);
3224
Suresh Siddhae61d98d2008-07-10 11:16:35 -07003225 ret = iommu_init_domains(iommu);
3226 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003227 goto free_iommu;
Suresh Siddhae61d98d2008-07-10 11:16:35 -07003228
Joerg Roedel4158c2e2015-06-12 10:14:02 +02003229 init_translation_status(iommu);
3230
Joerg Roedel091d42e2015-06-12 11:56:10 +02003231 if (translation_pre_enabled(iommu) && !is_kdump_kernel()) {
3232 iommu_disable_translation(iommu);
3233 clear_translation_pre_enabled(iommu);
3234 pr_warn("Translation was enabled for %s but we are not in kdump mode\n",
3235 iommu->name);
3236 }
Joerg Roedel4158c2e2015-06-12 10:14:02 +02003237
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003238 /*
3239 * TBD:
3240 * we could share the same root & context tables
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003241 * among all IOMMU's. Need to Split it later.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003242 */
3243 ret = iommu_alloc_root_entry(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08003244 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003245 goto free_iommu;
Joerg Roedel5f0a7f72015-06-12 09:18:53 +02003246
Joerg Roedel091d42e2015-06-12 11:56:10 +02003247 if (translation_pre_enabled(iommu)) {
3248 pr_info("Translation already enabled - trying to copy translation structures\n");
3249
3250 ret = copy_translation_tables(iommu);
3251 if (ret) {
3252 /*
3253 * We found the IOMMU with translation
3254 * enabled - but failed to copy over the
3255 * old root-entry table. Try to proceed
3256 * by disabling translation now and
3257 * allocating a clean root-entry table.
3258 * This might cause DMAR faults, but
3259 * probably the dump will still succeed.
3260 */
3261 pr_err("Failed to copy translation tables from previous kernel for %s\n",
3262 iommu->name);
3263 iommu_disable_translation(iommu);
3264 clear_translation_pre_enabled(iommu);
3265 } else {
3266 pr_info("Copied translation tables from previous kernel for %s\n",
3267 iommu->name);
Joerg Roedela87f4912015-06-12 12:32:54 +02003268 copied_tables = true;
Joerg Roedel091d42e2015-06-12 11:56:10 +02003269 }
3270 }
3271
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003272 if (!ecap_pass_through(iommu->ecap))
David Woodhouse19943b02009-08-04 16:19:20 +01003273 hw_pass_through = 0;
David Woodhouse8a94ade2015-03-24 14:54:56 +00003274#ifdef CONFIG_INTEL_IOMMU_SVM
3275 if (pasid_enabled(iommu))
3276 intel_svm_alloc_pasid_tables(iommu);
3277#endif
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003278 }
3279
Joerg Roedela4c34ff2016-06-17 11:29:48 +02003280 /*
3281 * Now that qi is enabled on all iommus, set the root entry and flush
3282 * caches. This is required on some Intel X58 chipsets, otherwise the
3283 * flush_context function will loop forever and the boot hangs.
3284 */
3285 for_each_active_iommu(iommu, drhd) {
3286 iommu_flush_write_buffer(iommu);
3287 iommu_set_root_entry(iommu);
3288 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
3289 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
3290 }
3291
David Woodhouse19943b02009-08-04 16:19:20 +01003292 if (iommu_pass_through)
David Woodhousee0fc7e02009-09-30 09:12:17 -07003293 iommu_identity_mapping |= IDENTMAP_ALL;
3294
Suresh Siddhad3f13812011-08-23 17:05:25 -07003295#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
David Woodhousee0fc7e02009-09-30 09:12:17 -07003296 iommu_identity_mapping |= IDENTMAP_GFX;
David Woodhouse19943b02009-08-04 16:19:20 +01003297#endif
David Woodhousee0fc7e02009-09-30 09:12:17 -07003298
Joerg Roedel86080cc2015-06-12 12:27:16 +02003299 if (iommu_identity_mapping) {
3300 ret = si_domain_init(hw_pass_through);
3301 if (ret)
3302 goto free_iommu;
3303 }
3304
David Woodhousee0fc7e02009-09-30 09:12:17 -07003305 check_tylersburg_isoch();
3306
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003307 /*
Joerg Roedela87f4912015-06-12 12:32:54 +02003308 * If we copied translations from a previous kernel in the kdump
3309 * case, we can not assign the devices to domains now, as that
3310 * would eliminate the old mappings. So skip this part and defer
3311 * the assignment to device driver initialization time.
3312 */
3313 if (copied_tables)
3314 goto domains_done;
3315
3316 /*
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003317 * If pass through is not set or not enabled, setup context entries for
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003318 * identity mappings for rmrr, gfx, and isa and may fall back to static
3319 * identity mapping if iommu_identity_mapping is set.
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003320 */
David Woodhouse19943b02009-08-04 16:19:20 +01003321 if (iommu_identity_mapping) {
3322 ret = iommu_prepare_static_identity_mapping(hw_pass_through);
3323 if (ret) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003324 pr_crit("Failed to setup IOMMU pass-through\n");
Jiang Liu989d51f2014-02-19 14:07:21 +08003325 goto free_iommu;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003326 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003327 }
David Woodhouse19943b02009-08-04 16:19:20 +01003328 /*
3329 * For each rmrr
3330 * for each dev attached to rmrr
3331 * do
3332 * locate drhd for dev, alloc domain for dev
3333 * allocate free domain
3334 * allocate page table entries for rmrr
3335 * if context not allocated for bus
3336 * allocate and init context
3337 * set present in root table for this bus
3338 * init context with domain, translation etc
3339 * endfor
3340 * endfor
3341 */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003342 pr_info("Setting RMRR:\n");
David Woodhouse19943b02009-08-04 16:19:20 +01003343 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08003344 /* some BIOS lists non-exist devices in DMAR table. */
3345 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
David Woodhouse832bd852014-03-07 15:08:36 +00003346 i, dev) {
David Woodhouse0b9d9752014-03-09 15:48:15 -07003347 ret = iommu_prepare_rmrr_dev(rmrr, dev);
David Woodhouse19943b02009-08-04 16:19:20 +01003348 if (ret)
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003349 pr_err("Mapping reserved region failed\n");
David Woodhouse19943b02009-08-04 16:19:20 +01003350 }
3351 }
3352
3353 iommu_prepare_isa();
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07003354
Joerg Roedela87f4912015-06-12 12:32:54 +02003355domains_done:
3356
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003357 /*
3358 * for each drhd
3359 * enable fault log
3360 * global invalidate context cache
3361 * global invalidate iotlb
3362 * enable translation
3363 */
Jiang Liu7c919772014-01-06 14:18:18 +08003364 for_each_iommu(iommu, drhd) {
Joseph Cihula51a63e62011-03-21 11:04:24 -07003365 if (drhd->ignored) {
3366 /*
3367 * we always have to disable PMRs or DMA may fail on
3368 * this device
3369 */
3370 if (force_on)
Jiang Liu7c919772014-01-06 14:18:18 +08003371 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003372 continue;
Joseph Cihula51a63e62011-03-21 11:04:24 -07003373 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003374
3375 iommu_flush_write_buffer(iommu);
3376
David Woodhousea222a7f2015-10-07 23:35:18 +01003377#ifdef CONFIG_INTEL_IOMMU_SVM
3378 if (pasid_enabled(iommu) && ecap_prs(iommu->ecap)) {
3379 ret = intel_svm_enable_prq(iommu);
3380 if (ret)
3381 goto free_iommu;
3382 }
3383#endif
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07003384 ret = dmar_set_interrupt(iommu);
3385 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08003386 goto free_iommu;
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07003387
Joerg Roedel8939ddf2015-06-12 14:40:01 +02003388 if (!translation_pre_enabled(iommu))
3389 iommu_enable_translation(iommu);
3390
David Woodhouseb94996c2009-09-19 15:28:12 -07003391 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003392 }
3393
3394 return 0;
Jiang Liu989d51f2014-02-19 14:07:21 +08003395
3396free_iommu:
Jiang Liuffebeb42014-11-09 22:48:02 +08003397 for_each_active_iommu(iommu, drhd) {
3398 disable_dmar_iommu(iommu);
Jiang Liua868e6b2014-01-06 14:18:20 +08003399 free_dmar_iommu(iommu);
Jiang Liuffebeb42014-11-09 22:48:02 +08003400 }
Jiang Liu989d51f2014-02-19 14:07:21 +08003401free_g_iommus:
Omer Pelegaa473242016-04-20 11:33:02 +03003402 for_each_possible_cpu(cpu)
3403 kfree(per_cpu_ptr(&deferred_flush, cpu)->tables);
Weidong Hand9630fe2008-12-08 11:06:32 +08003404 kfree(g_iommus);
Jiang Liu989d51f2014-02-19 14:07:21 +08003405error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003406 return ret;
3407}
3408
David Woodhouse5a5e02a2009-07-04 09:35:44 +01003409/* This takes a number of _MM_ pages, not VTD pages */
Omer Peleg2aac6302016-04-20 11:33:57 +03003410static unsigned long intel_alloc_iova(struct device *dev,
David Woodhouse875764d2009-06-28 21:20:51 +01003411 struct dmar_domain *domain,
3412 unsigned long nrpages, uint64_t dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003413{
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003414 unsigned long iova_pfn = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003415
David Woodhouse875764d2009-06-28 21:20:51 +01003416 /* Restrict dma_mask to the width that the iommu can handle */
3417 dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
Robin Murphy8f6429c2015-07-16 19:40:12 +01003418 /* Ensure we reserve the whole size-aligned region */
3419 nrpages = __roundup_pow_of_two(nrpages);
David Woodhouse875764d2009-06-28 21:20:51 +01003420
3421 if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003422 /*
3423 * First try to allocate an io virtual address in
Yang Hongyang284901a2009-04-06 19:01:15 -07003424 * DMA_BIT_MASK(32) and if that fails then try allocating
Joe Perches36098012007-12-17 11:40:11 -08003425 * from higher range
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003426 */
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003427 iova_pfn = alloc_iova_fast(&domain->iovad, nrpages,
3428 IOVA_PFN(DMA_BIT_MASK(32)));
3429 if (iova_pfn)
3430 return iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003431 }
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003432 iova_pfn = alloc_iova_fast(&domain->iovad, nrpages, IOVA_PFN(dma_mask));
3433 if (unlikely(!iova_pfn)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003434 pr_err("Allocating %ld-page iova for %s failed",
David Woodhouse207e3592014-03-09 16:12:32 -07003435 nrpages, dev_name(dev));
Omer Peleg2aac6302016-04-20 11:33:57 +03003436 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003437 }
3438
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003439 return iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003440}
3441
David Woodhoused4b709f2014-03-09 16:07:40 -07003442static struct dmar_domain *__get_valid_domain_for_dev(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003443{
Joerg Roedel1c5ebba2016-08-25 13:52:51 +02003444 struct dmar_domain *domain, *tmp;
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003445 struct dmar_rmrr_unit *rmrr;
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003446 struct device *i_dev;
3447 int i, ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003448
Joerg Roedel1c5ebba2016-08-25 13:52:51 +02003449 domain = find_domain(dev);
3450 if (domain)
3451 goto out;
3452
3453 domain = find_or_alloc_domain(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
3454 if (!domain)
3455 goto out;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003456
Joerg Roedelb1ce5b72015-09-23 19:16:01 +02003457 /* We have a new domain - setup possible RMRRs for the device */
3458 rcu_read_lock();
3459 for_each_rmrr_units(rmrr) {
3460 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
3461 i, i_dev) {
3462 if (i_dev != dev)
3463 continue;
3464
3465 ret = domain_prepare_identity_map(dev, domain,
3466 rmrr->base_address,
3467 rmrr->end_address);
3468 if (ret)
3469 dev_err(dev, "Mapping reserved region failed\n");
3470 }
3471 }
3472 rcu_read_unlock();
3473
Joerg Roedel1c5ebba2016-08-25 13:52:51 +02003474 tmp = set_domain_for_dev(dev, domain);
3475 if (!tmp || domain != tmp) {
3476 domain_exit(domain);
3477 domain = tmp;
3478 }
3479
3480out:
3481
3482 if (!domain)
3483 pr_err("Allocating domain for %s failed\n", dev_name(dev));
3484
3485
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003486 return domain;
3487}
3488
David Woodhoused4b709f2014-03-09 16:07:40 -07003489static inline struct dmar_domain *get_valid_domain_for_dev(struct device *dev)
David Woodhouse147202a2009-07-07 19:43:20 +01003490{
3491 struct device_domain_info *info;
3492
3493 /* No lock here, assumes no domain exit in normal case */
David Woodhoused4b709f2014-03-09 16:07:40 -07003494 info = dev->archdata.iommu;
David Woodhouse147202a2009-07-07 19:43:20 +01003495 if (likely(info))
3496 return info->domain;
3497
3498 return __get_valid_domain_for_dev(dev);
3499}
3500
David Woodhouseecb509e2014-03-09 16:29:55 -07003501/* Check if the dev needs to go through non-identity map and unmap process.*/
David Woodhouse73676832009-07-04 14:08:36 +01003502static int iommu_no_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003503{
3504 int found;
3505
David Woodhouse3d891942014-03-06 15:59:26 +00003506 if (iommu_dummy(dev))
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003507 return 1;
3508
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003509 if (!iommu_identity_mapping)
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003510 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003511
David Woodhouse9b226622014-03-09 14:03:28 -07003512 found = identity_mapping(dev);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003513 if (found) {
David Woodhouseecb509e2014-03-09 16:29:55 -07003514 if (iommu_should_identity_map(dev, 0))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003515 return 1;
3516 else {
3517 /*
3518 * 32 bit DMA is removed from si_domain and fall back
3519 * to non-identity mapping.
3520 */
Joerg Roedele6de0f82015-07-22 16:30:36 +02003521 dmar_remove_one_dev_info(si_domain, dev);
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003522 pr_info("32bit %s uses non-identity mapping\n",
3523 dev_name(dev));
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003524 return 0;
3525 }
3526 } else {
3527 /*
3528 * In case of a detached 64 bit DMA device from vm, the device
3529 * is put into si_domain for identity mapping.
3530 */
David Woodhouseecb509e2014-03-09 16:29:55 -07003531 if (iommu_should_identity_map(dev, 0)) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003532 int ret;
Joerg Roedel28ccce02015-07-21 14:45:31 +02003533 ret = domain_add_dev_info(si_domain, dev);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003534 if (!ret) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003535 pr_info("64bit %s uses identity mapping\n",
3536 dev_name(dev));
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003537 return 1;
3538 }
3539 }
3540 }
3541
David Woodhouse1e4c64c2009-07-04 10:40:38 +01003542 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003543}
3544
David Woodhouse5040a912014-03-09 16:14:00 -07003545static dma_addr_t __intel_map_single(struct device *dev, phys_addr_t paddr,
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003546 size_t size, int dir, u64 dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003547{
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003548 struct dmar_domain *domain;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003549 phys_addr_t start_paddr;
Omer Peleg2aac6302016-04-20 11:33:57 +03003550 unsigned long iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003551 int prot = 0;
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003552 int ret;
Weidong Han8c11e792008-12-08 15:29:22 +08003553 struct intel_iommu *iommu;
Fenghua Yu33041ec2009-08-04 15:10:59 -07003554 unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003555
3556 BUG_ON(dir == DMA_NONE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003557
David Woodhouse5040a912014-03-09 16:14:00 -07003558 if (iommu_no_mapping(dev))
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003559 return paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003560
David Woodhouse5040a912014-03-09 16:14:00 -07003561 domain = get_valid_domain_for_dev(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003562 if (!domain)
3563 return 0;
3564
Weidong Han8c11e792008-12-08 15:29:22 +08003565 iommu = domain_get_iommu(domain);
David Woodhouse88cb6a72009-06-28 15:03:06 +01003566 size = aligned_nrpages(paddr, size);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003567
Omer Peleg2aac6302016-04-20 11:33:57 +03003568 iova_pfn = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size), dma_mask);
3569 if (!iova_pfn)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003570 goto error;
3571
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003572 /*
3573 * Check if DMAR supports zero-length reads on write only
3574 * mappings..
3575 */
3576 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003577 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003578 prot |= DMA_PTE_READ;
3579 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3580 prot |= DMA_PTE_WRITE;
3581 /*
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003582 * paddr - (paddr + size) might be partial page, we should map the whole
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003583 * page. Note: if two part of one page are separately mapped, we
Ingo Molnar6865f0d2008-04-22 11:09:04 +02003584 * might have two guest_addr mapping to the same host paddr, but this
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003585 * is not a big problem
3586 */
Omer Peleg2aac6302016-04-20 11:33:57 +03003587 ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova_pfn),
Fenghua Yu33041ec2009-08-04 15:10:59 -07003588 mm_to_dma_pfn(paddr_pfn), size, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003589 if (ret)
3590 goto error;
3591
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003592 /* it's a non-present to present mapping. Only flush if caching mode */
3593 if (cap_caching_mode(iommu->cap))
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003594 iommu_flush_iotlb_psi(iommu, domain,
Omer Peleg2aac6302016-04-20 11:33:57 +03003595 mm_to_dma_pfn(iova_pfn),
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003596 size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003597 else
Weidong Han8c11e792008-12-08 15:29:22 +08003598 iommu_flush_write_buffer(iommu);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003599
Omer Peleg2aac6302016-04-20 11:33:57 +03003600 start_paddr = (phys_addr_t)iova_pfn << PAGE_SHIFT;
David Woodhouse03d6a242009-06-28 15:33:46 +01003601 start_paddr += paddr & ~PAGE_MASK;
3602 return start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003603
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003604error:
Omer Peleg2aac6302016-04-20 11:33:57 +03003605 if (iova_pfn)
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003606 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(size));
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003607 pr_err("Device %s request: %zx@%llx dir %d --- failed\n",
David Woodhouse5040a912014-03-09 16:14:00 -07003608 dev_name(dev), size, (unsigned long long)paddr, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003609 return 0;
3610}
3611
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003612static dma_addr_t intel_map_page(struct device *dev, struct page *page,
3613 unsigned long offset, size_t size,
3614 enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003615 unsigned long attrs)
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003616{
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003617 return __intel_map_single(dev, page_to_phys(page) + offset, size,
David Woodhouse46333e32014-03-10 20:01:21 -07003618 dir, *dev->dma_mask);
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003619}
3620
Omer Pelegaa473242016-04-20 11:33:02 +03003621static void flush_unmaps(struct deferred_flush_data *flush_data)
mark gross5e0d2a62008-03-04 15:22:08 -08003622{
mark gross80b20dd2008-04-18 13:53:58 -07003623 int i, j;
mark gross5e0d2a62008-03-04 15:22:08 -08003624
Omer Pelegaa473242016-04-20 11:33:02 +03003625 flush_data->timer_on = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003626
3627 /* just flush them all */
3628 for (i = 0; i < g_num_of_iommus; i++) {
Weidong Hana2bb8452008-12-08 11:24:12 +08003629 struct intel_iommu *iommu = g_iommus[i];
Omer Pelegaa473242016-04-20 11:33:02 +03003630 struct deferred_flush_table *flush_table =
3631 &flush_data->tables[i];
Weidong Hana2bb8452008-12-08 11:24:12 +08003632 if (!iommu)
3633 continue;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003634
Omer Pelegaa473242016-04-20 11:33:02 +03003635 if (!flush_table->next)
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003636 continue;
3637
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003638 /* In caching mode, global flushes turn emulation expensive */
3639 if (!cap_caching_mode(iommu->cap))
3640 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Yu Zhao93a23a72009-05-18 13:51:37 +08003641 DMA_TLB_GLOBAL_FLUSH);
Omer Pelegaa473242016-04-20 11:33:02 +03003642 for (j = 0; j < flush_table->next; j++) {
Yu Zhao93a23a72009-05-18 13:51:37 +08003643 unsigned long mask;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003644 struct deferred_flush_entry *entry =
Omer Pelegaa473242016-04-20 11:33:02 +03003645 &flush_table->entries[j];
Omer Peleg2aac6302016-04-20 11:33:57 +03003646 unsigned long iova_pfn = entry->iova_pfn;
Omer Peleg769530e2016-04-20 11:33:25 +03003647 unsigned long nrpages = entry->nrpages;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003648 struct dmar_domain *domain = entry->domain;
3649 struct page *freelist = entry->freelist;
Yu Zhao93a23a72009-05-18 13:51:37 +08003650
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003651 /* On real hardware multiple invalidations are expensive */
3652 if (cap_caching_mode(iommu->cap))
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003653 iommu_flush_iotlb_psi(iommu, domain,
Omer Peleg2aac6302016-04-20 11:33:57 +03003654 mm_to_dma_pfn(iova_pfn),
Omer Peleg769530e2016-04-20 11:33:25 +03003655 nrpages, !freelist, 0);
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003656 else {
Omer Peleg769530e2016-04-20 11:33:25 +03003657 mask = ilog2(nrpages);
Omer Peleg314f1dc2016-04-20 11:32:45 +03003658 iommu_flush_dev_iotlb(domain,
Omer Peleg2aac6302016-04-20 11:33:57 +03003659 (uint64_t)iova_pfn << PAGE_SHIFT, mask);
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003660 }
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003661 free_iova_fast(&domain->iovad, iova_pfn, nrpages);
Omer Peleg314f1dc2016-04-20 11:32:45 +03003662 if (freelist)
3663 dma_free_pagelist(freelist);
mark gross80b20dd2008-04-18 13:53:58 -07003664 }
Omer Pelegaa473242016-04-20 11:33:02 +03003665 flush_table->next = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003666 }
3667
Omer Pelegaa473242016-04-20 11:33:02 +03003668 flush_data->size = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003669}
3670
Omer Pelegaa473242016-04-20 11:33:02 +03003671static void flush_unmaps_timeout(unsigned long cpuid)
mark gross5e0d2a62008-03-04 15:22:08 -08003672{
Omer Pelegaa473242016-04-20 11:33:02 +03003673 struct deferred_flush_data *flush_data = per_cpu_ptr(&deferred_flush, cpuid);
mark gross80b20dd2008-04-18 13:53:58 -07003674 unsigned long flags;
3675
Omer Pelegaa473242016-04-20 11:33:02 +03003676 spin_lock_irqsave(&flush_data->lock, flags);
3677 flush_unmaps(flush_data);
3678 spin_unlock_irqrestore(&flush_data->lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08003679}
3680
Omer Peleg2aac6302016-04-20 11:33:57 +03003681static void add_unmap(struct dmar_domain *dom, unsigned long iova_pfn,
Omer Peleg769530e2016-04-20 11:33:25 +03003682 unsigned long nrpages, struct page *freelist)
mark gross5e0d2a62008-03-04 15:22:08 -08003683{
3684 unsigned long flags;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003685 int entry_id, iommu_id;
Weidong Han8c11e792008-12-08 15:29:22 +08003686 struct intel_iommu *iommu;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003687 struct deferred_flush_entry *entry;
Omer Pelegaa473242016-04-20 11:33:02 +03003688 struct deferred_flush_data *flush_data;
3689 unsigned int cpuid;
mark gross5e0d2a62008-03-04 15:22:08 -08003690
Omer Pelegaa473242016-04-20 11:33:02 +03003691 cpuid = get_cpu();
3692 flush_data = per_cpu_ptr(&deferred_flush, cpuid);
3693
3694 /* Flush all CPUs' entries to avoid deferring too much. If
3695 * this becomes a bottleneck, can just flush us, and rely on
3696 * flush timer for the rest.
3697 */
3698 if (flush_data->size == HIGH_WATER_MARK) {
3699 int cpu;
3700
3701 for_each_online_cpu(cpu)
3702 flush_unmaps_timeout(cpu);
3703 }
3704
3705 spin_lock_irqsave(&flush_data->lock, flags);
mark gross80b20dd2008-04-18 13:53:58 -07003706
Weidong Han8c11e792008-12-08 15:29:22 +08003707 iommu = domain_get_iommu(dom);
3708 iommu_id = iommu->seq_id;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003709
Omer Pelegaa473242016-04-20 11:33:02 +03003710 entry_id = flush_data->tables[iommu_id].next;
3711 ++(flush_data->tables[iommu_id].next);
mark gross5e0d2a62008-03-04 15:22:08 -08003712
Omer Pelegaa473242016-04-20 11:33:02 +03003713 entry = &flush_data->tables[iommu_id].entries[entry_id];
Omer Peleg314f1dc2016-04-20 11:32:45 +03003714 entry->domain = dom;
Omer Peleg2aac6302016-04-20 11:33:57 +03003715 entry->iova_pfn = iova_pfn;
Omer Peleg769530e2016-04-20 11:33:25 +03003716 entry->nrpages = nrpages;
Omer Peleg314f1dc2016-04-20 11:32:45 +03003717 entry->freelist = freelist;
mark gross5e0d2a62008-03-04 15:22:08 -08003718
Omer Pelegaa473242016-04-20 11:33:02 +03003719 if (!flush_data->timer_on) {
3720 mod_timer(&flush_data->timer, jiffies + msecs_to_jiffies(10));
3721 flush_data->timer_on = 1;
mark gross5e0d2a62008-03-04 15:22:08 -08003722 }
Omer Pelegaa473242016-04-20 11:33:02 +03003723 flush_data->size++;
3724 spin_unlock_irqrestore(&flush_data->lock, flags);
3725
3726 put_cpu();
mark gross5e0d2a62008-03-04 15:22:08 -08003727}
3728
Omer Peleg769530e2016-04-20 11:33:25 +03003729static void intel_unmap(struct device *dev, dma_addr_t dev_addr, size_t size)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003730{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003731 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01003732 unsigned long start_pfn, last_pfn;
Omer Peleg769530e2016-04-20 11:33:25 +03003733 unsigned long nrpages;
Omer Peleg2aac6302016-04-20 11:33:57 +03003734 unsigned long iova_pfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003735 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003736 struct page *freelist;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003737
David Woodhouse73676832009-07-04 14:08:36 +01003738 if (iommu_no_mapping(dev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003739 return;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003740
David Woodhouse1525a292014-03-06 16:19:30 +00003741 domain = find_domain(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003742 BUG_ON(!domain);
3743
Weidong Han8c11e792008-12-08 15:29:22 +08003744 iommu = domain_get_iommu(domain);
3745
Omer Peleg2aac6302016-04-20 11:33:57 +03003746 iova_pfn = IOVA_PFN(dev_addr);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003747
Omer Peleg769530e2016-04-20 11:33:25 +03003748 nrpages = aligned_nrpages(dev_addr, size);
Omer Peleg2aac6302016-04-20 11:33:57 +03003749 start_pfn = mm_to_dma_pfn(iova_pfn);
Omer Peleg769530e2016-04-20 11:33:25 +03003750 last_pfn = start_pfn + nrpages - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003751
David Woodhoused794dc92009-06-28 00:27:49 +01003752 pr_debug("Device %s unmapping: pfn %lx-%lx\n",
David Woodhouse207e3592014-03-09 16:12:32 -07003753 dev_name(dev), start_pfn, last_pfn);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003754
David Woodhouseea8ea462014-03-05 17:09:32 +00003755 freelist = domain_unmap(domain, start_pfn, last_pfn);
David Woodhoused794dc92009-06-28 00:27:49 +01003756
mark gross5e0d2a62008-03-04 15:22:08 -08003757 if (intel_iommu_strict) {
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003758 iommu_flush_iotlb_psi(iommu, domain, start_pfn,
Omer Peleg769530e2016-04-20 11:33:25 +03003759 nrpages, !freelist, 0);
mark gross5e0d2a62008-03-04 15:22:08 -08003760 /* free iova */
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003761 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(nrpages));
David Woodhouseea8ea462014-03-05 17:09:32 +00003762 dma_free_pagelist(freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003763 } else {
Omer Peleg2aac6302016-04-20 11:33:57 +03003764 add_unmap(domain, iova_pfn, nrpages, freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003765 /*
3766 * queue up the release of the unmap to save the 1/6th of the
3767 * cpu used up by the iotlb flush operation...
3768 */
mark gross5e0d2a62008-03-04 15:22:08 -08003769 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003770}
3771
Jiang Liud41a4ad2014-07-11 14:19:34 +08003772static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
3773 size_t size, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003774 unsigned long attrs)
Jiang Liud41a4ad2014-07-11 14:19:34 +08003775{
Omer Peleg769530e2016-04-20 11:33:25 +03003776 intel_unmap(dev, dev_addr, size);
Jiang Liud41a4ad2014-07-11 14:19:34 +08003777}
3778
David Woodhouse5040a912014-03-09 16:14:00 -07003779static void *intel_alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003780 dma_addr_t *dma_handle, gfp_t flags,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003781 unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003782{
Akinobu Mita36746432014-06-04 16:06:51 -07003783 struct page *page = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003784 int order;
3785
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003786 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003787 order = get_order(size);
Alex Williamsone8bb9102009-11-04 15:59:34 -07003788
David Woodhouse5040a912014-03-09 16:14:00 -07003789 if (!iommu_no_mapping(dev))
Alex Williamsone8bb9102009-11-04 15:59:34 -07003790 flags &= ~(GFP_DMA | GFP_DMA32);
David Woodhouse5040a912014-03-09 16:14:00 -07003791 else if (dev->coherent_dma_mask < dma_get_required_mask(dev)) {
3792 if (dev->coherent_dma_mask < DMA_BIT_MASK(32))
Alex Williamsone8bb9102009-11-04 15:59:34 -07003793 flags |= GFP_DMA;
3794 else
3795 flags |= GFP_DMA32;
3796 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003797
Mel Gormand0164ad2015-11-06 16:28:21 -08003798 if (gfpflags_allow_blocking(flags)) {
Akinobu Mita36746432014-06-04 16:06:51 -07003799 unsigned int count = size >> PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003800
Akinobu Mita36746432014-06-04 16:06:51 -07003801 page = dma_alloc_from_contiguous(dev, count, order);
3802 if (page && iommu_no_mapping(dev) &&
3803 page_to_phys(page) + size > dev->coherent_dma_mask) {
3804 dma_release_from_contiguous(dev, page, count);
3805 page = NULL;
3806 }
3807 }
3808
3809 if (!page)
3810 page = alloc_pages(flags, order);
3811 if (!page)
3812 return NULL;
3813 memset(page_address(page), 0, size);
3814
3815 *dma_handle = __intel_map_single(dev, page_to_phys(page), size,
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003816 DMA_BIDIRECTIONAL,
David Woodhouse5040a912014-03-09 16:14:00 -07003817 dev->coherent_dma_mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003818 if (*dma_handle)
Akinobu Mita36746432014-06-04 16:06:51 -07003819 return page_address(page);
3820 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
3821 __free_pages(page, order);
3822
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003823 return NULL;
3824}
3825
David Woodhouse5040a912014-03-09 16:14:00 -07003826static void intel_free_coherent(struct device *dev, size_t size, void *vaddr,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003827 dma_addr_t dma_handle, unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003828{
3829 int order;
Akinobu Mita36746432014-06-04 16:06:51 -07003830 struct page *page = virt_to_page(vaddr);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003831
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003832 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003833 order = get_order(size);
3834
Omer Peleg769530e2016-04-20 11:33:25 +03003835 intel_unmap(dev, dma_handle, size);
Akinobu Mita36746432014-06-04 16:06:51 -07003836 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
3837 __free_pages(page, order);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003838}
3839
David Woodhouse5040a912014-03-09 16:14:00 -07003840static void intel_unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003841 int nelems, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003842 unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003843{
Omer Peleg769530e2016-04-20 11:33:25 +03003844 dma_addr_t startaddr = sg_dma_address(sglist) & PAGE_MASK;
3845 unsigned long nrpages = 0;
3846 struct scatterlist *sg;
3847 int i;
3848
3849 for_each_sg(sglist, sg, nelems, i) {
3850 nrpages += aligned_nrpages(sg_dma_address(sg), sg_dma_len(sg));
3851 }
3852
3853 intel_unmap(dev, startaddr, nrpages << VTD_PAGE_SHIFT);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003854}
3855
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003856static int intel_nontranslate_map_sg(struct device *hddev,
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003857 struct scatterlist *sglist, int nelems, int dir)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003858{
3859 int i;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003860 struct scatterlist *sg;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003861
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003862 for_each_sg(sglist, sg, nelems, i) {
FUJITA Tomonori12d4d402007-10-23 09:32:25 +02003863 BUG_ON(!sg_page(sg));
Dan Williams3e6110f2015-12-15 12:54:06 -08003864 sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003865 sg->dma_length = sg->length;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003866 }
3867 return nelems;
3868}
3869
David Woodhouse5040a912014-03-09 16:14:00 -07003870static int intel_map_sg(struct device *dev, struct scatterlist *sglist, int nelems,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07003871 enum dma_data_direction dir, unsigned long attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003872{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003873 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003874 struct dmar_domain *domain;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003875 size_t size = 0;
3876 int prot = 0;
Omer Peleg2aac6302016-04-20 11:33:57 +03003877 unsigned long iova_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003878 int ret;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003879 struct scatterlist *sg;
David Woodhouseb536d242009-06-28 14:49:31 +01003880 unsigned long start_vpfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003881 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003882
3883 BUG_ON(dir == DMA_NONE);
David Woodhouse5040a912014-03-09 16:14:00 -07003884 if (iommu_no_mapping(dev))
3885 return intel_nontranslate_map_sg(dev, sglist, nelems, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003886
David Woodhouse5040a912014-03-09 16:14:00 -07003887 domain = get_valid_domain_for_dev(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003888 if (!domain)
3889 return 0;
3890
Weidong Han8c11e792008-12-08 15:29:22 +08003891 iommu = domain_get_iommu(domain);
3892
David Woodhouseb536d242009-06-28 14:49:31 +01003893 for_each_sg(sglist, sg, nelems, i)
David Woodhouse88cb6a72009-06-28 15:03:06 +01003894 size += aligned_nrpages(sg->offset, sg->length);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003895
Omer Peleg2aac6302016-04-20 11:33:57 +03003896 iova_pfn = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size),
David Woodhouse5040a912014-03-09 16:14:00 -07003897 *dev->dma_mask);
Omer Peleg2aac6302016-04-20 11:33:57 +03003898 if (!iova_pfn) {
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003899 sglist->dma_length = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003900 return 0;
3901 }
3902
3903 /*
3904 * Check if DMAR supports zero-length reads on write only
3905 * mappings..
3906 */
3907 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003908 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003909 prot |= DMA_PTE_READ;
3910 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3911 prot |= DMA_PTE_WRITE;
3912
Omer Peleg2aac6302016-04-20 11:33:57 +03003913 start_vpfn = mm_to_dma_pfn(iova_pfn);
David Woodhousee1605492009-06-29 11:17:38 +01003914
Fenghua Yuf5329592009-08-04 15:09:37 -07003915 ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
David Woodhousee1605492009-06-29 11:17:38 +01003916 if (unlikely(ret)) {
David Woodhousee1605492009-06-29 11:17:38 +01003917 dma_pte_free_pagetable(domain, start_vpfn,
3918 start_vpfn + size - 1);
Omer Peleg22e2f9f2016-04-20 11:34:11 +03003919 free_iova_fast(&domain->iovad, iova_pfn, dma_to_mm_pfn(size));
David Woodhousee1605492009-06-29 11:17:38 +01003920 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003921 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003922
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003923 /* it's a non-present to present mapping. Only flush if caching mode */
3924 if (cap_caching_mode(iommu->cap))
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02003925 iommu_flush_iotlb_psi(iommu, domain, start_vpfn, size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003926 else
Weidong Han8c11e792008-12-08 15:29:22 +08003927 iommu_flush_write_buffer(iommu);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003928
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003929 return nelems;
3930}
3931
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003932static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
3933{
3934 return !dma_addr;
3935}
3936
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09003937struct dma_map_ops intel_dma_ops = {
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003938 .alloc = intel_alloc_coherent,
3939 .free = intel_free_coherent,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003940 .map_sg = intel_map_sg,
3941 .unmap_sg = intel_unmap_sg,
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003942 .map_page = intel_map_page,
3943 .unmap_page = intel_unmap_page,
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003944 .mapping_error = intel_mapping_error,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003945};
3946
3947static inline int iommu_domain_cache_init(void)
3948{
3949 int ret = 0;
3950
3951 iommu_domain_cache = kmem_cache_create("iommu_domain",
3952 sizeof(struct dmar_domain),
3953 0,
3954 SLAB_HWCACHE_ALIGN,
3955
3956 NULL);
3957 if (!iommu_domain_cache) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003958 pr_err("Couldn't create iommu_domain cache\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003959 ret = -ENOMEM;
3960 }
3961
3962 return ret;
3963}
3964
3965static inline int iommu_devinfo_cache_init(void)
3966{
3967 int ret = 0;
3968
3969 iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
3970 sizeof(struct device_domain_info),
3971 0,
3972 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003973 NULL);
3974 if (!iommu_devinfo_cache) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02003975 pr_err("Couldn't create devinfo cache\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003976 ret = -ENOMEM;
3977 }
3978
3979 return ret;
3980}
3981
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003982static int __init iommu_init_mempool(void)
3983{
3984 int ret;
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03003985 ret = iova_cache_get();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003986 if (ret)
3987 return ret;
3988
3989 ret = iommu_domain_cache_init();
3990 if (ret)
3991 goto domain_error;
3992
3993 ret = iommu_devinfo_cache_init();
3994 if (!ret)
3995 return ret;
3996
3997 kmem_cache_destroy(iommu_domain_cache);
3998domain_error:
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03003999 iova_cache_put();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004000
4001 return -ENOMEM;
4002}
4003
4004static void __init iommu_exit_mempool(void)
4005{
4006 kmem_cache_destroy(iommu_devinfo_cache);
4007 kmem_cache_destroy(iommu_domain_cache);
Sakari Ailusae1ff3d2015-07-13 14:31:28 +03004008 iova_cache_put();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004009}
4010
Dan Williams556ab452010-07-23 15:47:56 -07004011static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
4012{
4013 struct dmar_drhd_unit *drhd;
4014 u32 vtbar;
4015 int rc;
4016
4017 /* We know that this device on this chipset has its own IOMMU.
4018 * If we find it under a different IOMMU, then the BIOS is lying
4019 * to us. Hope that the IOMMU for this device is actually
4020 * disabled, and it needs no translation...
4021 */
4022 rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
4023 if (rc) {
4024 /* "can't" happen */
4025 dev_info(&pdev->dev, "failed to run vt-d quirk\n");
4026 return;
4027 }
4028 vtbar &= 0xffff0000;
4029
4030 /* we know that the this iommu should be at offset 0xa000 from vtbar */
4031 drhd = dmar_find_matched_drhd_unit(pdev);
4032 if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
4033 TAINT_FIRMWARE_WORKAROUND,
4034 "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
4035 pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
4036}
4037DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);
4038
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004039static void __init init_no_remapping_devices(void)
4040{
4041 struct dmar_drhd_unit *drhd;
David Woodhouse832bd852014-03-07 15:08:36 +00004042 struct device *dev;
Jiang Liub683b232014-02-19 14:07:32 +08004043 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004044
4045 for_each_drhd_unit(drhd) {
4046 if (!drhd->include_all) {
Jiang Liub683b232014-02-19 14:07:32 +08004047 for_each_active_dev_scope(drhd->devices,
4048 drhd->devices_cnt, i, dev)
4049 break;
David Woodhouse832bd852014-03-07 15:08:36 +00004050 /* ignore DMAR unit if no devices exist */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004051 if (i == drhd->devices_cnt)
4052 drhd->ignored = 1;
4053 }
4054 }
4055
Jiang Liu7c919772014-01-06 14:18:18 +08004056 for_each_active_drhd_unit(drhd) {
Jiang Liu7c919772014-01-06 14:18:18 +08004057 if (drhd->include_all)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004058 continue;
4059
Jiang Liub683b232014-02-19 14:07:32 +08004060 for_each_active_dev_scope(drhd->devices,
4061 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00004062 if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004063 break;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004064 if (i < drhd->devices_cnt)
4065 continue;
4066
David Woodhousec0771df2011-10-14 20:59:46 +01004067 /* This IOMMU has *only* gfx devices. Either bypass it or
4068 set the gfx_mapped flag, as appropriate */
4069 if (dmar_map_gfx) {
4070 intel_iommu_gfx_mapped = 1;
4071 } else {
4072 drhd->ignored = 1;
Jiang Liub683b232014-02-19 14:07:32 +08004073 for_each_active_dev_scope(drhd->devices,
4074 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00004075 dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004076 }
4077 }
4078}
4079
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004080#ifdef CONFIG_SUSPEND
4081static int init_iommu_hw(void)
4082{
4083 struct dmar_drhd_unit *drhd;
4084 struct intel_iommu *iommu = NULL;
4085
4086 for_each_active_iommu(iommu, drhd)
4087 if (iommu->qi)
4088 dmar_reenable_qi(iommu);
4089
Joseph Cihulab7792602011-05-03 00:08:37 -07004090 for_each_iommu(iommu, drhd) {
4091 if (drhd->ignored) {
4092 /*
4093 * we always have to disable PMRs or DMA may fail on
4094 * this device
4095 */
4096 if (force_on)
4097 iommu_disable_protect_mem_regions(iommu);
4098 continue;
4099 }
4100
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004101 iommu_flush_write_buffer(iommu);
4102
4103 iommu_set_root_entry(iommu);
4104
4105 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004106 DMA_CCMD_GLOBAL_INVL);
Jiang Liu2a41cce2014-07-11 14:19:33 +08004107 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
4108 iommu_enable_translation(iommu);
David Woodhouseb94996c2009-09-19 15:28:12 -07004109 iommu_disable_protect_mem_regions(iommu);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004110 }
4111
4112 return 0;
4113}
4114
4115static void iommu_flush_all(void)
4116{
4117 struct dmar_drhd_unit *drhd;
4118 struct intel_iommu *iommu;
4119
4120 for_each_active_iommu(iommu, drhd) {
4121 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004122 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004123 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01004124 DMA_TLB_GLOBAL_FLUSH);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004125 }
4126}
4127
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004128static int iommu_suspend(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004129{
4130 struct dmar_drhd_unit *drhd;
4131 struct intel_iommu *iommu = NULL;
4132 unsigned long flag;
4133
4134 for_each_active_iommu(iommu, drhd) {
4135 iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
4136 GFP_ATOMIC);
4137 if (!iommu->iommu_state)
4138 goto nomem;
4139 }
4140
4141 iommu_flush_all();
4142
4143 for_each_active_iommu(iommu, drhd) {
4144 iommu_disable_translation(iommu);
4145
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004146 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004147
4148 iommu->iommu_state[SR_DMAR_FECTL_REG] =
4149 readl(iommu->reg + DMAR_FECTL_REG);
4150 iommu->iommu_state[SR_DMAR_FEDATA_REG] =
4151 readl(iommu->reg + DMAR_FEDATA_REG);
4152 iommu->iommu_state[SR_DMAR_FEADDR_REG] =
4153 readl(iommu->reg + DMAR_FEADDR_REG);
4154 iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
4155 readl(iommu->reg + DMAR_FEUADDR_REG);
4156
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004157 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004158 }
4159 return 0;
4160
4161nomem:
4162 for_each_active_iommu(iommu, drhd)
4163 kfree(iommu->iommu_state);
4164
4165 return -ENOMEM;
4166}
4167
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004168static void iommu_resume(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004169{
4170 struct dmar_drhd_unit *drhd;
4171 struct intel_iommu *iommu = NULL;
4172 unsigned long flag;
4173
4174 if (init_iommu_hw()) {
Joseph Cihulab7792602011-05-03 00:08:37 -07004175 if (force_on)
4176 panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
4177 else
4178 WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004179 return;
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004180 }
4181
4182 for_each_active_iommu(iommu, drhd) {
4183
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004184 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004185
4186 writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
4187 iommu->reg + DMAR_FECTL_REG);
4188 writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
4189 iommu->reg + DMAR_FEDATA_REG);
4190 writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
4191 iommu->reg + DMAR_FEADDR_REG);
4192 writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
4193 iommu->reg + DMAR_FEUADDR_REG);
4194
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02004195 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004196 }
4197
4198 for_each_active_iommu(iommu, drhd)
4199 kfree(iommu->iommu_state);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004200}
4201
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004202static struct syscore_ops iommu_syscore_ops = {
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004203 .resume = iommu_resume,
4204 .suspend = iommu_suspend,
4205};
4206
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004207static void __init init_iommu_pm_ops(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004208{
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004209 register_syscore_ops(&iommu_syscore_ops);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004210}
4211
4212#else
Rafael J. Wysocki99592ba2011-06-07 21:32:31 +02004213static inline void init_iommu_pm_ops(void) {}
Fenghua Yuf59c7b62009-03-27 14:22:42 -07004214#endif /* CONFIG_PM */
4215
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004216
Jiang Liuc2a0b532014-11-09 22:47:56 +08004217int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header, void *arg)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004218{
4219 struct acpi_dmar_reserved_memory *rmrr;
4220 struct dmar_rmrr_unit *rmrru;
4221
4222 rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
4223 if (!rmrru)
4224 return -ENOMEM;
4225
4226 rmrru->hdr = header;
4227 rmrr = (struct acpi_dmar_reserved_memory *)header;
4228 rmrru->base_address = rmrr->base_address;
4229 rmrru->end_address = rmrr->end_address;
Jiang Liu2e455282014-02-19 14:07:36 +08004230 rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
4231 ((void *)rmrr) + rmrr->header.length,
4232 &rmrru->devices_cnt);
4233 if (rmrru->devices_cnt && rmrru->devices == NULL) {
4234 kfree(rmrru);
4235 return -ENOMEM;
4236 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004237
Jiang Liu2e455282014-02-19 14:07:36 +08004238 list_add(&rmrru->list, &dmar_rmrr_units);
4239
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004240 return 0;
4241}
4242
Jiang Liu6b197242014-11-09 22:47:58 +08004243static struct dmar_atsr_unit *dmar_find_atsr(struct acpi_dmar_atsr *atsr)
4244{
4245 struct dmar_atsr_unit *atsru;
4246 struct acpi_dmar_atsr *tmp;
4247
4248 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
4249 tmp = (struct acpi_dmar_atsr *)atsru->hdr;
4250 if (atsr->segment != tmp->segment)
4251 continue;
4252 if (atsr->header.length != tmp->header.length)
4253 continue;
4254 if (memcmp(atsr, tmp, atsr->header.length) == 0)
4255 return atsru;
4256 }
4257
4258 return NULL;
4259}
4260
4261int dmar_parse_one_atsr(struct acpi_dmar_header *hdr, void *arg)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004262{
4263 struct acpi_dmar_atsr *atsr;
4264 struct dmar_atsr_unit *atsru;
4265
Jiang Liu6b197242014-11-09 22:47:58 +08004266 if (system_state != SYSTEM_BOOTING && !intel_iommu_enabled)
4267 return 0;
4268
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004269 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
Jiang Liu6b197242014-11-09 22:47:58 +08004270 atsru = dmar_find_atsr(atsr);
4271 if (atsru)
4272 return 0;
4273
4274 atsru = kzalloc(sizeof(*atsru) + hdr->length, GFP_KERNEL);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004275 if (!atsru)
4276 return -ENOMEM;
4277
Jiang Liu6b197242014-11-09 22:47:58 +08004278 /*
4279 * If memory is allocated from slab by ACPI _DSM method, we need to
4280 * copy the memory content because the memory buffer will be freed
4281 * on return.
4282 */
4283 atsru->hdr = (void *)(atsru + 1);
4284 memcpy(atsru->hdr, hdr, hdr->length);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004285 atsru->include_all = atsr->flags & 0x1;
Jiang Liu2e455282014-02-19 14:07:36 +08004286 if (!atsru->include_all) {
4287 atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
4288 (void *)atsr + atsr->header.length,
4289 &atsru->devices_cnt);
4290 if (atsru->devices_cnt && atsru->devices == NULL) {
4291 kfree(atsru);
4292 return -ENOMEM;
4293 }
4294 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004295
Jiang Liu0e242612014-02-19 14:07:34 +08004296 list_add_rcu(&atsru->list, &dmar_atsr_units);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004297
4298 return 0;
4299}
4300
Jiang Liu9bdc5312014-01-06 14:18:27 +08004301static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
4302{
4303 dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
4304 kfree(atsru);
4305}
4306
Jiang Liu6b197242014-11-09 22:47:58 +08004307int dmar_release_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4308{
4309 struct acpi_dmar_atsr *atsr;
4310 struct dmar_atsr_unit *atsru;
4311
4312 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4313 atsru = dmar_find_atsr(atsr);
4314 if (atsru) {
4315 list_del_rcu(&atsru->list);
4316 synchronize_rcu();
4317 intel_iommu_free_atsr(atsru);
4318 }
4319
4320 return 0;
4321}
4322
4323int dmar_check_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4324{
4325 int i;
4326 struct device *dev;
4327 struct acpi_dmar_atsr *atsr;
4328 struct dmar_atsr_unit *atsru;
4329
4330 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4331 atsru = dmar_find_atsr(atsr);
4332 if (!atsru)
4333 return 0;
4334
Linus Torvalds194dc872016-07-27 20:03:31 -07004335 if (!atsru->include_all && atsru->devices && atsru->devices_cnt) {
Jiang Liu6b197242014-11-09 22:47:58 +08004336 for_each_active_dev_scope(atsru->devices, atsru->devices_cnt,
4337 i, dev)
4338 return -EBUSY;
Linus Torvalds194dc872016-07-27 20:03:31 -07004339 }
Jiang Liu6b197242014-11-09 22:47:58 +08004340
4341 return 0;
4342}
4343
Jiang Liuffebeb42014-11-09 22:48:02 +08004344static int intel_iommu_add(struct dmar_drhd_unit *dmaru)
4345{
4346 int sp, ret = 0;
4347 struct intel_iommu *iommu = dmaru->iommu;
4348
4349 if (g_iommus[iommu->seq_id])
4350 return 0;
4351
4352 if (hw_pass_through && !ecap_pass_through(iommu->ecap)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004353 pr_warn("%s: Doesn't support hardware pass through.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004354 iommu->name);
4355 return -ENXIO;
4356 }
4357 if (!ecap_sc_support(iommu->ecap) &&
4358 domain_update_iommu_snooping(iommu)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004359 pr_warn("%s: Doesn't support snooping.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004360 iommu->name);
4361 return -ENXIO;
4362 }
4363 sp = domain_update_iommu_superpage(iommu) - 1;
4364 if (sp >= 0 && !(cap_super_page_val(iommu->cap) & (1 << sp))) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004365 pr_warn("%s: Doesn't support large page.\n",
Jiang Liuffebeb42014-11-09 22:48:02 +08004366 iommu->name);
4367 return -ENXIO;
4368 }
4369
4370 /*
4371 * Disable translation if already enabled prior to OS handover.
4372 */
4373 if (iommu->gcmd & DMA_GCMD_TE)
4374 iommu_disable_translation(iommu);
4375
4376 g_iommus[iommu->seq_id] = iommu;
4377 ret = iommu_init_domains(iommu);
4378 if (ret == 0)
4379 ret = iommu_alloc_root_entry(iommu);
4380 if (ret)
4381 goto out;
4382
David Woodhouse8a94ade2015-03-24 14:54:56 +00004383#ifdef CONFIG_INTEL_IOMMU_SVM
4384 if (pasid_enabled(iommu))
4385 intel_svm_alloc_pasid_tables(iommu);
4386#endif
4387
Jiang Liuffebeb42014-11-09 22:48:02 +08004388 if (dmaru->ignored) {
4389 /*
4390 * we always have to disable PMRs or DMA may fail on this device
4391 */
4392 if (force_on)
4393 iommu_disable_protect_mem_regions(iommu);
4394 return 0;
4395 }
4396
4397 intel_iommu_init_qi(iommu);
4398 iommu_flush_write_buffer(iommu);
David Woodhousea222a7f2015-10-07 23:35:18 +01004399
4400#ifdef CONFIG_INTEL_IOMMU_SVM
4401 if (pasid_enabled(iommu) && ecap_prs(iommu->ecap)) {
4402 ret = intel_svm_enable_prq(iommu);
4403 if (ret)
4404 goto disable_iommu;
4405 }
4406#endif
Jiang Liuffebeb42014-11-09 22:48:02 +08004407 ret = dmar_set_interrupt(iommu);
4408 if (ret)
4409 goto disable_iommu;
4410
4411 iommu_set_root_entry(iommu);
4412 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
4413 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
4414 iommu_enable_translation(iommu);
4415
Jiang Liuffebeb42014-11-09 22:48:02 +08004416 iommu_disable_protect_mem_regions(iommu);
4417 return 0;
4418
4419disable_iommu:
4420 disable_dmar_iommu(iommu);
4421out:
4422 free_dmar_iommu(iommu);
4423 return ret;
4424}
4425
Jiang Liu6b197242014-11-09 22:47:58 +08004426int dmar_iommu_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
4427{
Jiang Liuffebeb42014-11-09 22:48:02 +08004428 int ret = 0;
4429 struct intel_iommu *iommu = dmaru->iommu;
4430
4431 if (!intel_iommu_enabled)
4432 return 0;
4433 if (iommu == NULL)
4434 return -EINVAL;
4435
4436 if (insert) {
4437 ret = intel_iommu_add(dmaru);
4438 } else {
4439 disable_dmar_iommu(iommu);
4440 free_dmar_iommu(iommu);
4441 }
4442
4443 return ret;
Jiang Liu6b197242014-11-09 22:47:58 +08004444}
4445
Jiang Liu9bdc5312014-01-06 14:18:27 +08004446static void intel_iommu_free_dmars(void)
4447{
4448 struct dmar_rmrr_unit *rmrru, *rmrr_n;
4449 struct dmar_atsr_unit *atsru, *atsr_n;
4450
4451 list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
4452 list_del(&rmrru->list);
4453 dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
4454 kfree(rmrru);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004455 }
4456
Jiang Liu9bdc5312014-01-06 14:18:27 +08004457 list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
4458 list_del(&atsru->list);
4459 intel_iommu_free_atsr(atsru);
4460 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004461}
4462
4463int dmar_find_matched_atsr_unit(struct pci_dev *dev)
4464{
Jiang Liub683b232014-02-19 14:07:32 +08004465 int i, ret = 1;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004466 struct pci_bus *bus;
David Woodhouse832bd852014-03-07 15:08:36 +00004467 struct pci_dev *bridge = NULL;
4468 struct device *tmp;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004469 struct acpi_dmar_atsr *atsr;
4470 struct dmar_atsr_unit *atsru;
4471
4472 dev = pci_physfn(dev);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004473 for (bus = dev->bus; bus; bus = bus->parent) {
Jiang Liub5f82dd2014-02-19 14:07:31 +08004474 bridge = bus->self;
David Woodhoused14053b2015-10-15 09:28:06 +01004475 /* If it's an integrated device, allow ATS */
4476 if (!bridge)
4477 return 1;
4478 /* Connected via non-PCIe: no ATS */
4479 if (!pci_is_pcie(bridge) ||
Yijing Wang62f87c02012-07-24 17:20:03 +08004480 pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004481 return 0;
David Woodhoused14053b2015-10-15 09:28:06 +01004482 /* If we found the root port, look it up in the ATSR */
Jiang Liub5f82dd2014-02-19 14:07:31 +08004483 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004484 break;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004485 }
4486
Jiang Liu0e242612014-02-19 14:07:34 +08004487 rcu_read_lock();
Jiang Liub5f82dd2014-02-19 14:07:31 +08004488 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
4489 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
4490 if (atsr->segment != pci_domain_nr(dev->bus))
4491 continue;
4492
Jiang Liub683b232014-02-19 14:07:32 +08004493 for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
David Woodhouse832bd852014-03-07 15:08:36 +00004494 if (tmp == &bridge->dev)
Jiang Liub683b232014-02-19 14:07:32 +08004495 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08004496
4497 if (atsru->include_all)
Jiang Liub683b232014-02-19 14:07:32 +08004498 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08004499 }
Jiang Liub683b232014-02-19 14:07:32 +08004500 ret = 0;
4501out:
Jiang Liu0e242612014-02-19 14:07:34 +08004502 rcu_read_unlock();
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004503
Jiang Liub683b232014-02-19 14:07:32 +08004504 return ret;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004505}
4506
Jiang Liu59ce0512014-02-19 14:07:35 +08004507int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
4508{
4509 int ret = 0;
4510 struct dmar_rmrr_unit *rmrru;
4511 struct dmar_atsr_unit *atsru;
4512 struct acpi_dmar_atsr *atsr;
4513 struct acpi_dmar_reserved_memory *rmrr;
4514
4515 if (!intel_iommu_enabled && system_state != SYSTEM_BOOTING)
4516 return 0;
4517
4518 list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
4519 rmrr = container_of(rmrru->hdr,
4520 struct acpi_dmar_reserved_memory, header);
4521 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
4522 ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
4523 ((void *)rmrr) + rmrr->header.length,
4524 rmrr->segment, rmrru->devices,
4525 rmrru->devices_cnt);
Jiang Liu27e24952014-06-20 15:08:06 +08004526 if(ret < 0)
Jiang Liu59ce0512014-02-19 14:07:35 +08004527 return ret;
Joerg Roedele6a8c9b2016-02-29 23:49:47 +01004528 } else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
Jiang Liu27e24952014-06-20 15:08:06 +08004529 dmar_remove_dev_scope(info, rmrr->segment,
4530 rmrru->devices, rmrru->devices_cnt);
Jiang Liu59ce0512014-02-19 14:07:35 +08004531 }
4532 }
4533
4534 list_for_each_entry(atsru, &dmar_atsr_units, list) {
4535 if (atsru->include_all)
4536 continue;
4537
4538 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
4539 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
4540 ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
4541 (void *)atsr + atsr->header.length,
4542 atsr->segment, atsru->devices,
4543 atsru->devices_cnt);
4544 if (ret > 0)
4545 break;
4546 else if(ret < 0)
4547 return ret;
Joerg Roedele6a8c9b2016-02-29 23:49:47 +01004548 } else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
Jiang Liu59ce0512014-02-19 14:07:35 +08004549 if (dmar_remove_dev_scope(info, atsr->segment,
4550 atsru->devices, atsru->devices_cnt))
4551 break;
4552 }
4553 }
4554
4555 return 0;
4556}
4557
Fenghua Yu99dcade2009-11-11 07:23:06 -08004558/*
4559 * Here we only respond to action of unbound device from driver.
4560 *
4561 * Added device is not attached to its DMAR domain here yet. That will happen
4562 * when mapping the device to iova.
4563 */
4564static int device_notifier(struct notifier_block *nb,
4565 unsigned long action, void *data)
4566{
4567 struct device *dev = data;
Fenghua Yu99dcade2009-11-11 07:23:06 -08004568 struct dmar_domain *domain;
4569
David Woodhouse3d891942014-03-06 15:59:26 +00004570 if (iommu_dummy(dev))
David Woodhouse44cd6132009-12-02 10:18:30 +00004571 return 0;
4572
Joerg Roedel1196c2f2014-09-30 13:02:03 +02004573 if (action != BUS_NOTIFY_REMOVED_DEVICE)
Jiang Liu7e7dfab2014-02-19 14:07:23 +08004574 return 0;
4575
David Woodhouse1525a292014-03-06 16:19:30 +00004576 domain = find_domain(dev);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004577 if (!domain)
4578 return 0;
4579
Joerg Roedele6de0f82015-07-22 16:30:36 +02004580 dmar_remove_one_dev_info(domain, dev);
Jiang Liuab8dfe22014-07-11 14:19:27 +08004581 if (!domain_type_is_vm_or_si(domain) && list_empty(&domain->devices))
Jiang Liu7e7dfab2014-02-19 14:07:23 +08004582 domain_exit(domain);
Alex Williamsona97590e2011-03-04 14:52:16 -07004583
Fenghua Yu99dcade2009-11-11 07:23:06 -08004584 return 0;
4585}
4586
4587static struct notifier_block device_nb = {
4588 .notifier_call = device_notifier,
4589};
4590
Jiang Liu75f05562014-02-19 14:07:37 +08004591static int intel_iommu_memory_notifier(struct notifier_block *nb,
4592 unsigned long val, void *v)
4593{
4594 struct memory_notify *mhp = v;
4595 unsigned long long start, end;
4596 unsigned long start_vpfn, last_vpfn;
4597
4598 switch (val) {
4599 case MEM_GOING_ONLINE:
4600 start = mhp->start_pfn << PAGE_SHIFT;
4601 end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
4602 if (iommu_domain_identity_map(si_domain, start, end)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004603 pr_warn("Failed to build identity map for [%llx-%llx]\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004604 start, end);
4605 return NOTIFY_BAD;
4606 }
4607 break;
4608
4609 case MEM_OFFLINE:
4610 case MEM_CANCEL_ONLINE:
4611 start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
4612 last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
4613 while (start_vpfn <= last_vpfn) {
4614 struct iova *iova;
4615 struct dmar_drhd_unit *drhd;
4616 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00004617 struct page *freelist;
Jiang Liu75f05562014-02-19 14:07:37 +08004618
4619 iova = find_iova(&si_domain->iovad, start_vpfn);
4620 if (iova == NULL) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004621 pr_debug("Failed get IOVA for PFN %lx\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004622 start_vpfn);
4623 break;
4624 }
4625
4626 iova = split_and_remove_iova(&si_domain->iovad, iova,
4627 start_vpfn, last_vpfn);
4628 if (iova == NULL) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004629 pr_warn("Failed to split IOVA PFN [%lx-%lx]\n",
Jiang Liu75f05562014-02-19 14:07:37 +08004630 start_vpfn, last_vpfn);
4631 return NOTIFY_BAD;
4632 }
4633
David Woodhouseea8ea462014-03-05 17:09:32 +00004634 freelist = domain_unmap(si_domain, iova->pfn_lo,
4635 iova->pfn_hi);
4636
Jiang Liu75f05562014-02-19 14:07:37 +08004637 rcu_read_lock();
4638 for_each_active_iommu(iommu, drhd)
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02004639 iommu_flush_iotlb_psi(iommu, si_domain,
Jiang Liua156ef92014-07-11 14:19:36 +08004640 iova->pfn_lo, iova_size(iova),
David Woodhouseea8ea462014-03-05 17:09:32 +00004641 !freelist, 0);
Jiang Liu75f05562014-02-19 14:07:37 +08004642 rcu_read_unlock();
David Woodhouseea8ea462014-03-05 17:09:32 +00004643 dma_free_pagelist(freelist);
Jiang Liu75f05562014-02-19 14:07:37 +08004644
4645 start_vpfn = iova->pfn_hi + 1;
4646 free_iova_mem(iova);
4647 }
4648 break;
4649 }
4650
4651 return NOTIFY_OK;
4652}
4653
4654static struct notifier_block intel_iommu_memory_nb = {
4655 .notifier_call = intel_iommu_memory_notifier,
4656 .priority = 0
4657};
4658
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004659static void free_all_cpu_cached_iovas(unsigned int cpu)
4660{
4661 int i;
4662
4663 for (i = 0; i < g_num_of_iommus; i++) {
4664 struct intel_iommu *iommu = g_iommus[i];
4665 struct dmar_domain *domain;
Aaron Campbell0caa7612016-07-02 21:23:24 -03004666 int did;
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004667
4668 if (!iommu)
4669 continue;
4670
Jan Niehusmann3bd4f912016-06-06 14:20:11 +02004671 for (did = 0; did < cap_ndoms(iommu->cap); did++) {
Aaron Campbell0caa7612016-07-02 21:23:24 -03004672 domain = get_iommu_domain(iommu, (u16)did);
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004673
4674 if (!domain)
4675 continue;
4676 free_cpu_cached_iovas(cpu, &domain->iovad);
4677 }
4678 }
4679}
4680
Omer Pelegaa473242016-04-20 11:33:02 +03004681static int intel_iommu_cpu_notifier(struct notifier_block *nfb,
4682 unsigned long action, void *v)
4683{
4684 unsigned int cpu = (unsigned long)v;
4685
4686 switch (action) {
4687 case CPU_DEAD:
4688 case CPU_DEAD_FROZEN:
Omer Peleg22e2f9f2016-04-20 11:34:11 +03004689 free_all_cpu_cached_iovas(cpu);
Omer Pelegaa473242016-04-20 11:33:02 +03004690 flush_unmaps_timeout(cpu);
4691 break;
4692 }
4693 return NOTIFY_OK;
4694}
4695
4696static struct notifier_block intel_iommu_cpu_nb = {
4697 .notifier_call = intel_iommu_cpu_notifier,
4698};
Alex Williamsona5459cf2014-06-12 16:12:31 -06004699
4700static ssize_t intel_iommu_show_version(struct device *dev,
4701 struct device_attribute *attr,
4702 char *buf)
4703{
4704 struct intel_iommu *iommu = dev_get_drvdata(dev);
4705 u32 ver = readl(iommu->reg + DMAR_VER_REG);
4706 return sprintf(buf, "%d:%d\n",
4707 DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver));
4708}
4709static DEVICE_ATTR(version, S_IRUGO, intel_iommu_show_version, NULL);
4710
4711static ssize_t intel_iommu_show_address(struct device *dev,
4712 struct device_attribute *attr,
4713 char *buf)
4714{
4715 struct intel_iommu *iommu = dev_get_drvdata(dev);
4716 return sprintf(buf, "%llx\n", iommu->reg_phys);
4717}
4718static DEVICE_ATTR(address, S_IRUGO, intel_iommu_show_address, NULL);
4719
4720static ssize_t intel_iommu_show_cap(struct device *dev,
4721 struct device_attribute *attr,
4722 char *buf)
4723{
4724 struct intel_iommu *iommu = dev_get_drvdata(dev);
4725 return sprintf(buf, "%llx\n", iommu->cap);
4726}
4727static DEVICE_ATTR(cap, S_IRUGO, intel_iommu_show_cap, NULL);
4728
4729static ssize_t intel_iommu_show_ecap(struct device *dev,
4730 struct device_attribute *attr,
4731 char *buf)
4732{
4733 struct intel_iommu *iommu = dev_get_drvdata(dev);
4734 return sprintf(buf, "%llx\n", iommu->ecap);
4735}
4736static DEVICE_ATTR(ecap, S_IRUGO, intel_iommu_show_ecap, NULL);
4737
Alex Williamson2238c082015-07-14 15:24:53 -06004738static ssize_t intel_iommu_show_ndoms(struct device *dev,
4739 struct device_attribute *attr,
4740 char *buf)
4741{
4742 struct intel_iommu *iommu = dev_get_drvdata(dev);
4743 return sprintf(buf, "%ld\n", cap_ndoms(iommu->cap));
4744}
4745static DEVICE_ATTR(domains_supported, S_IRUGO, intel_iommu_show_ndoms, NULL);
4746
4747static ssize_t intel_iommu_show_ndoms_used(struct device *dev,
4748 struct device_attribute *attr,
4749 char *buf)
4750{
4751 struct intel_iommu *iommu = dev_get_drvdata(dev);
4752 return sprintf(buf, "%d\n", bitmap_weight(iommu->domain_ids,
4753 cap_ndoms(iommu->cap)));
4754}
4755static DEVICE_ATTR(domains_used, S_IRUGO, intel_iommu_show_ndoms_used, NULL);
4756
Alex Williamsona5459cf2014-06-12 16:12:31 -06004757static struct attribute *intel_iommu_attrs[] = {
4758 &dev_attr_version.attr,
4759 &dev_attr_address.attr,
4760 &dev_attr_cap.attr,
4761 &dev_attr_ecap.attr,
Alex Williamson2238c082015-07-14 15:24:53 -06004762 &dev_attr_domains_supported.attr,
4763 &dev_attr_domains_used.attr,
Alex Williamsona5459cf2014-06-12 16:12:31 -06004764 NULL,
4765};
4766
4767static struct attribute_group intel_iommu_group = {
4768 .name = "intel-iommu",
4769 .attrs = intel_iommu_attrs,
4770};
4771
4772const struct attribute_group *intel_iommu_groups[] = {
4773 &intel_iommu_group,
4774 NULL,
4775};
4776
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004777int __init intel_iommu_init(void)
4778{
Jiang Liu9bdc5312014-01-06 14:18:27 +08004779 int ret = -ENODEV;
Takao Indoh3a93c842013-04-23 17:35:03 +09004780 struct dmar_drhd_unit *drhd;
Jiang Liu7c919772014-01-06 14:18:18 +08004781 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004782
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004783 /* VT-d is required for a TXT/tboot launch, so enforce that */
4784 force_on = tboot_force_iommu();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004785
Jiang Liu3a5670e2014-02-19 14:07:33 +08004786 if (iommu_init_mempool()) {
4787 if (force_on)
4788 panic("tboot: Failed to initialize iommu memory\n");
4789 return -ENOMEM;
4790 }
4791
4792 down_write(&dmar_global_lock);
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004793 if (dmar_table_init()) {
4794 if (force_on)
4795 panic("tboot: Failed to initialize DMAR table\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004796 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004797 }
4798
Suresh Siddhac2c72862011-08-23 17:05:19 -07004799 if (dmar_dev_scope_init() < 0) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004800 if (force_on)
4801 panic("tboot: Failed to initialize DMAR device scope\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004802 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004803 }
Suresh Siddha1886e8a2008-07-10 11:16:37 -07004804
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09004805 if (no_iommu || dmar_disabled)
Jiang Liu9bdc5312014-01-06 14:18:27 +08004806 goto out_free_dmar;
Suresh Siddha2ae21012008-07-10 11:16:43 -07004807
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004808 if (list_empty(&dmar_rmrr_units))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004809 pr_info("No RMRR found\n");
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004810
4811 if (list_empty(&dmar_atsr_units))
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004812 pr_info("No ATSR found\n");
Suresh Siddha318fe7d2011-08-23 17:05:20 -07004813
Joseph Cihula51a63e62011-03-21 11:04:24 -07004814 if (dmar_init_reserved_ranges()) {
4815 if (force_on)
4816 panic("tboot: Failed to reserve iommu ranges\n");
Jiang Liu3a5670e2014-02-19 14:07:33 +08004817 goto out_free_reserved_range;
Joseph Cihula51a63e62011-03-21 11:04:24 -07004818 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004819
4820 init_no_remapping_devices();
4821
Joseph Cihulab7792602011-05-03 00:08:37 -07004822 ret = init_dmars();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004823 if (ret) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07004824 if (force_on)
4825 panic("tboot: Failed to initialize DMARs\n");
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004826 pr_err("Initialization failed\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08004827 goto out_free_reserved_range;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004828 }
Jiang Liu3a5670e2014-02-19 14:07:33 +08004829 up_write(&dmar_global_lock);
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004830 pr_info("Intel(R) Virtualization Technology for Directed I/O\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004831
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09004832#ifdef CONFIG_SWIOTLB
4833 swiotlb = 0;
4834#endif
David Woodhouse19943b02009-08-04 16:19:20 +01004835 dma_ops = &intel_dma_ops;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07004836
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01004837 init_iommu_pm_ops();
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004838
Alex Williamsona5459cf2014-06-12 16:12:31 -06004839 for_each_active_iommu(iommu, drhd)
4840 iommu->iommu_dev = iommu_device_create(NULL, iommu,
4841 intel_iommu_groups,
Kees Cook2439d4a2015-07-24 16:27:57 -07004842 "%s", iommu->name);
Alex Williamsona5459cf2014-06-12 16:12:31 -06004843
Joerg Roedel4236d97d2011-09-06 17:56:07 +02004844 bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004845 bus_register_notifier(&pci_bus_type, &device_nb);
Jiang Liu75f05562014-02-19 14:07:37 +08004846 if (si_domain && !hw_pass_through)
4847 register_memory_notifier(&intel_iommu_memory_nb);
Omer Pelegaa473242016-04-20 11:33:02 +03004848 register_hotcpu_notifier(&intel_iommu_cpu_nb);
Fenghua Yu99dcade2009-11-11 07:23:06 -08004849
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -02004850 intel_iommu_enabled = 1;
4851
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004852 return 0;
Jiang Liu9bdc5312014-01-06 14:18:27 +08004853
4854out_free_reserved_range:
4855 put_iova_domain(&reserved_iova_list);
Jiang Liu9bdc5312014-01-06 14:18:27 +08004856out_free_dmar:
4857 intel_iommu_free_dmars();
Jiang Liu3a5670e2014-02-19 14:07:33 +08004858 up_write(&dmar_global_lock);
4859 iommu_exit_mempool();
Jiang Liu9bdc5312014-01-06 14:18:27 +08004860 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07004861}
Keshavamurthy, Anil Se8204822007-10-21 16:41:55 -07004862
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004863static int domain_context_clear_one_cb(struct pci_dev *pdev, u16 alias, void *opaque)
Alex Williamson579305f2014-07-03 09:51:43 -06004864{
4865 struct intel_iommu *iommu = opaque;
4866
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004867 domain_context_clear_one(iommu, PCI_BUS_NUM(alias), alias & 0xff);
Alex Williamson579305f2014-07-03 09:51:43 -06004868 return 0;
4869}
4870
4871/*
4872 * NB - intel-iommu lacks any sort of reference counting for the users of
4873 * dependent devices. If multiple endpoints have intersecting dependent
4874 * devices, unbinding the driver from any one of them will possibly leave
4875 * the others unable to operate.
4876 */
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004877static void domain_context_clear(struct intel_iommu *iommu, struct device *dev)
Han, Weidong3199aa62009-02-26 17:31:12 +08004878{
David Woodhouse0bcb3e22014-03-06 17:12:03 +00004879 if (!iommu || !dev || !dev_is_pci(dev))
Han, Weidong3199aa62009-02-26 17:31:12 +08004880 return;
4881
Joerg Roedel2452d9d2015-07-23 16:20:14 +02004882 pci_for_each_dma_alias(to_pci_dev(dev), &domain_context_clear_one_cb, iommu);
Han, Weidong3199aa62009-02-26 17:31:12 +08004883}
4884
Joerg Roedel127c7612015-07-23 17:44:46 +02004885static void __dmar_remove_one_dev_info(struct device_domain_info *info)
Weidong Hanc7151a82008-12-08 22:51:37 +08004886{
Weidong Hanc7151a82008-12-08 22:51:37 +08004887 struct intel_iommu *iommu;
4888 unsigned long flags;
Weidong Hanc7151a82008-12-08 22:51:37 +08004889
Joerg Roedel55d94042015-07-22 16:50:40 +02004890 assert_spin_locked(&device_domain_lock);
4891
Joerg Roedelb608ac32015-07-21 18:19:08 +02004892 if (WARN_ON(!info))
Weidong Hanc7151a82008-12-08 22:51:37 +08004893 return;
4894
Joerg Roedel127c7612015-07-23 17:44:46 +02004895 iommu = info->iommu;
4896
4897 if (info->dev) {
4898 iommu_disable_dev_iotlb(info);
4899 domain_context_clear(iommu, info->dev);
4900 }
4901
Joerg Roedelb608ac32015-07-21 18:19:08 +02004902 unlink_domain_info(info);
Roland Dreier3e7abe22011-07-20 06:22:21 -07004903
Joerg Roedeld160aca2015-07-22 11:52:53 +02004904 spin_lock_irqsave(&iommu->lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004905 domain_detach_iommu(info->domain, iommu);
Joerg Roedeld160aca2015-07-22 11:52:53 +02004906 spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004907
4908 free_devinfo_mem(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08004909}
4910
Joerg Roedel55d94042015-07-22 16:50:40 +02004911static void dmar_remove_one_dev_info(struct dmar_domain *domain,
4912 struct device *dev)
4913{
Joerg Roedel127c7612015-07-23 17:44:46 +02004914 struct device_domain_info *info;
Joerg Roedel55d94042015-07-22 16:50:40 +02004915 unsigned long flags;
4916
Weidong Hanc7151a82008-12-08 22:51:37 +08004917 spin_lock_irqsave(&device_domain_lock, flags);
Joerg Roedel127c7612015-07-23 17:44:46 +02004918 info = dev->archdata.iommu;
4919 __dmar_remove_one_dev_info(info);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004920 spin_unlock_irqrestore(&device_domain_lock, flags);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004921}
4922
4923static int md_domain_init(struct dmar_domain *domain, int guest_width)
4924{
4925 int adjust_width;
4926
Robin Murphy0fb5fe82015-01-12 17:51:16 +00004927 init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
4928 DMA_32BIT_PFN);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004929 domain_reserve_special_ranges(domain);
4930
4931 /* calculate AGAW */
4932 domain->gaw = guest_width;
4933 adjust_width = guestwidth_to_adjustwidth(guest_width);
4934 domain->agaw = width_to_agaw(adjust_width);
4935
Weidong Han5e98c4b2008-12-08 23:03:27 +08004936 domain->iommu_coherency = 0;
Sheng Yangc5b15252009-08-06 13:31:56 +08004937 domain->iommu_snooping = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01004938 domain->iommu_superpage = 0;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004939 domain->max_addr = 0;
Weidong Han5e98c4b2008-12-08 23:03:27 +08004940
4941 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07004942 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004943 if (!domain->pgd)
4944 return -ENOMEM;
4945 domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
4946 return 0;
4947}
4948
Joerg Roedel00a77de2015-03-26 13:43:08 +01004949static struct iommu_domain *intel_iommu_domain_alloc(unsigned type)
Kay, Allen M38717942008-09-09 18:37:29 +03004950{
Joerg Roedel5d450802008-12-03 14:52:32 +01004951 struct dmar_domain *dmar_domain;
Joerg Roedel00a77de2015-03-26 13:43:08 +01004952 struct iommu_domain *domain;
4953
4954 if (type != IOMMU_DOMAIN_UNMANAGED)
4955 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03004956
Jiang Liuab8dfe22014-07-11 14:19:27 +08004957 dmar_domain = alloc_domain(DOMAIN_FLAG_VIRTUAL_MACHINE);
Joerg Roedel5d450802008-12-03 14:52:32 +01004958 if (!dmar_domain) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004959 pr_err("Can't allocate dmar_domain\n");
Joerg Roedel00a77de2015-03-26 13:43:08 +01004960 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03004961 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004962 if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02004963 pr_err("Domain initialization failed\n");
Jiang Liu92d03cc2014-02-19 14:07:28 +08004964 domain_exit(dmar_domain);
Joerg Roedel00a77de2015-03-26 13:43:08 +01004965 return NULL;
Kay, Allen M38717942008-09-09 18:37:29 +03004966 }
Allen Kay8140a952011-10-14 12:32:17 -07004967 domain_update_iommu_cap(dmar_domain);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004968
Joerg Roedel00a77de2015-03-26 13:43:08 +01004969 domain = &dmar_domain->domain;
Joerg Roedel8a0e7152012-01-26 19:40:54 +01004970 domain->geometry.aperture_start = 0;
4971 domain->geometry.aperture_end = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
4972 domain->geometry.force_aperture = true;
4973
Joerg Roedel00a77de2015-03-26 13:43:08 +01004974 return domain;
Kay, Allen M38717942008-09-09 18:37:29 +03004975}
Kay, Allen M38717942008-09-09 18:37:29 +03004976
Joerg Roedel00a77de2015-03-26 13:43:08 +01004977static void intel_iommu_domain_free(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03004978{
Joerg Roedel00a77de2015-03-26 13:43:08 +01004979 domain_exit(to_dmar_domain(domain));
Kay, Allen M38717942008-09-09 18:37:29 +03004980}
Kay, Allen M38717942008-09-09 18:37:29 +03004981
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004982static int intel_iommu_attach_device(struct iommu_domain *domain,
4983 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03004984{
Joerg Roedel00a77de2015-03-26 13:43:08 +01004985 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004986 struct intel_iommu *iommu;
4987 int addr_width;
David Woodhouse156baca2014-03-09 14:00:57 -07004988 u8 bus, devfn;
Kay, Allen M38717942008-09-09 18:37:29 +03004989
Alex Williamsonc875d2c2014-07-03 09:57:02 -06004990 if (device_is_rmrr_locked(dev)) {
4991 dev_warn(dev, "Device is ineligible for IOMMU domain attach due to platform RMRR requirement. Contact your platform vendor.\n");
4992 return -EPERM;
4993 }
4994
David Woodhouse7207d8f2014-03-09 16:31:06 -07004995 /* normally dev is not mapped */
4996 if (unlikely(domain_context_mapped(dev))) {
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004997 struct dmar_domain *old_domain;
4998
David Woodhouse1525a292014-03-06 16:19:30 +00004999 old_domain = find_domain(dev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005000 if (old_domain) {
Joerg Roedeld160aca2015-07-22 11:52:53 +02005001 rcu_read_lock();
Joerg Roedelde7e8882015-07-22 11:58:07 +02005002 dmar_remove_one_dev_info(old_domain, dev);
Joerg Roedeld160aca2015-07-22 11:52:53 +02005003 rcu_read_unlock();
Joerg Roedel62c22162014-12-09 12:56:45 +01005004
5005 if (!domain_type_is_vm_or_si(old_domain) &&
5006 list_empty(&old_domain->devices))
5007 domain_exit(old_domain);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005008 }
5009 }
5010
David Woodhouse156baca2014-03-09 14:00:57 -07005011 iommu = device_to_iommu(dev, &bus, &devfn);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005012 if (!iommu)
5013 return -ENODEV;
5014
5015 /* check if this iommu agaw is sufficient for max mapped address */
5016 addr_width = agaw_to_width(iommu->agaw);
Tom Lyona99c47a2010-05-17 08:20:45 +01005017 if (addr_width > cap_mgaw(iommu->cap))
5018 addr_width = cap_mgaw(iommu->cap);
5019
5020 if (dmar_domain->max_addr > (1LL << addr_width)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005021 pr_err("%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005022 "sufficient for the mapped address (%llx)\n",
Tom Lyona99c47a2010-05-17 08:20:45 +01005023 __func__, addr_width, dmar_domain->max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005024 return -EFAULT;
5025 }
Tom Lyona99c47a2010-05-17 08:20:45 +01005026 dmar_domain->gaw = addr_width;
5027
5028 /*
5029 * Knock out extra levels of page tables if necessary
5030 */
5031 while (iommu->agaw < dmar_domain->agaw) {
5032 struct dma_pte *pte;
5033
5034 pte = dmar_domain->pgd;
5035 if (dma_pte_present(pte)) {
Sheng Yang25cbff12010-06-12 19:21:42 +08005036 dmar_domain->pgd = (struct dma_pte *)
5037 phys_to_virt(dma_pte_addr(pte));
Jan Kiszka7a661012010-11-02 08:05:51 +01005038 free_pgtable_page(pte);
Tom Lyona99c47a2010-05-17 08:20:45 +01005039 }
5040 dmar_domain->agaw--;
5041 }
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005042
Joerg Roedel28ccce02015-07-21 14:45:31 +02005043 return domain_add_dev_info(dmar_domain, dev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005044}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005045
Joerg Roedel4c5478c2008-12-03 14:58:24 +01005046static void intel_iommu_detach_device(struct iommu_domain *domain,
5047 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03005048{
Joerg Roedele6de0f82015-07-22 16:30:36 +02005049 dmar_remove_one_dev_info(to_dmar_domain(domain), dev);
Kay, Allen M38717942008-09-09 18:37:29 +03005050}
Kay, Allen M38717942008-09-09 18:37:29 +03005051
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01005052static int intel_iommu_map(struct iommu_domain *domain,
5053 unsigned long iova, phys_addr_t hpa,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02005054 size_t size, int iommu_prot)
Kay, Allen M38717942008-09-09 18:37:29 +03005055{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005056 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005057 u64 max_addr;
Joerg Roedeldde57a22008-12-03 15:04:09 +01005058 int prot = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005059 int ret;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005060
Joerg Roedeldde57a22008-12-03 15:04:09 +01005061 if (iommu_prot & IOMMU_READ)
5062 prot |= DMA_PTE_READ;
5063 if (iommu_prot & IOMMU_WRITE)
5064 prot |= DMA_PTE_WRITE;
Sheng Yang9cf066972009-03-18 15:33:07 +08005065 if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
5066 prot |= DMA_PTE_SNP;
Joerg Roedeldde57a22008-12-03 15:04:09 +01005067
David Woodhouse163cc522009-06-28 00:51:17 +01005068 max_addr = iova + size;
Joerg Roedeldde57a22008-12-03 15:04:09 +01005069 if (dmar_domain->max_addr < max_addr) {
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005070 u64 end;
5071
5072 /* check if minimum agaw is sufficient for mapped address */
Tom Lyon8954da12010-05-17 08:19:52 +01005073 end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005074 if (end < max_addr) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005075 pr_err("%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005076 "sufficient for the mapped address (%llx)\n",
Tom Lyon8954da12010-05-17 08:19:52 +01005077 __func__, dmar_domain->gaw, max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005078 return -EFAULT;
5079 }
Joerg Roedeldde57a22008-12-03 15:04:09 +01005080 dmar_domain->max_addr = max_addr;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005081 }
David Woodhousead051222009-06-28 14:22:28 +01005082 /* Round up size to next multiple of PAGE_SIZE, if it and
5083 the low bits of hpa would take us onto the next page */
David Woodhouse88cb6a72009-06-28 15:03:06 +01005084 size = aligned_nrpages(hpa, size);
David Woodhousead051222009-06-28 14:22:28 +01005085 ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
5086 hpa >> VTD_PAGE_SHIFT, size, prot);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005087 return ret;
Kay, Allen M38717942008-09-09 18:37:29 +03005088}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005089
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02005090static size_t intel_iommu_unmap(struct iommu_domain *domain,
David Woodhouseea8ea462014-03-05 17:09:32 +00005091 unsigned long iova, size_t size)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005092{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005093 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
David Woodhouseea8ea462014-03-05 17:09:32 +00005094 struct page *freelist = NULL;
5095 struct intel_iommu *iommu;
5096 unsigned long start_pfn, last_pfn;
5097 unsigned int npages;
Joerg Roedel42e8c182015-07-21 15:50:02 +02005098 int iommu_id, level = 0;
Sheng Yang4b99d352009-07-08 11:52:52 +01005099
David Woodhouse5cf0a762014-03-19 16:07:49 +00005100 /* Cope with horrid API which requires us to unmap more than the
5101 size argument if it happens to be a large-page mapping. */
Joerg Roedeldc02e462015-08-13 11:15:13 +02005102 BUG_ON(!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level));
David Woodhouse5cf0a762014-03-19 16:07:49 +00005103
5104 if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
5105 size = VTD_PAGE_SIZE << level_to_offset_bits(level);
5106
David Woodhouseea8ea462014-03-05 17:09:32 +00005107 start_pfn = iova >> VTD_PAGE_SHIFT;
5108 last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;
5109
5110 freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);
5111
5112 npages = last_pfn - start_pfn + 1;
5113
Joerg Roedel29a27712015-07-21 17:17:12 +02005114 for_each_domain_iommu(iommu_id, dmar_domain) {
Joerg Roedela1ddcbe2015-07-21 15:20:32 +02005115 iommu = g_iommus[iommu_id];
David Woodhouseea8ea462014-03-05 17:09:32 +00005116
Joerg Roedel42e8c182015-07-21 15:50:02 +02005117 iommu_flush_iotlb_psi(g_iommus[iommu_id], dmar_domain,
5118 start_pfn, npages, !freelist, 0);
David Woodhouseea8ea462014-03-05 17:09:32 +00005119 }
5120
5121 dma_free_pagelist(freelist);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08005122
David Woodhouse163cc522009-06-28 00:51:17 +01005123 if (dmar_domain->max_addr == iova + size)
5124 dmar_domain->max_addr = iova;
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01005125
David Woodhouse5cf0a762014-03-19 16:07:49 +00005126 return size;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005127}
Kay, Allen M38717942008-09-09 18:37:29 +03005128
Joerg Roedeld14d6572008-12-03 15:06:57 +01005129static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
Varun Sethibb5547ac2013-03-29 01:23:58 +05305130 dma_addr_t iova)
Kay, Allen M38717942008-09-09 18:37:29 +03005131{
Joerg Roedel00a77de2015-03-26 13:43:08 +01005132 struct dmar_domain *dmar_domain = to_dmar_domain(domain);
Kay, Allen M38717942008-09-09 18:37:29 +03005133 struct dma_pte *pte;
David Woodhouse5cf0a762014-03-19 16:07:49 +00005134 int level = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005135 u64 phys = 0;
Kay, Allen M38717942008-09-09 18:37:29 +03005136
David Woodhouse5cf0a762014-03-19 16:07:49 +00005137 pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
Kay, Allen M38717942008-09-09 18:37:29 +03005138 if (pte)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005139 phys = dma_pte_addr(pte);
Kay, Allen M38717942008-09-09 18:37:29 +03005140
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08005141 return phys;
Kay, Allen M38717942008-09-09 18:37:29 +03005142}
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005143
Joerg Roedel5d587b82014-09-05 10:50:45 +02005144static bool intel_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005145{
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005146 if (cap == IOMMU_CAP_CACHE_COHERENCY)
Joerg Roedel5d587b82014-09-05 10:50:45 +02005147 return domain_update_iommu_snooping(NULL) == 1;
Tom Lyon323f99c2010-07-02 16:56:14 -04005148 if (cap == IOMMU_CAP_INTR_REMAP)
Joerg Roedel5d587b82014-09-05 10:50:45 +02005149 return irq_remapping_enabled == 1;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005150
Joerg Roedel5d587b82014-09-05 10:50:45 +02005151 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08005152}
5153
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005154static int intel_iommu_add_device(struct device *dev)
Alex Williamson70ae6f02011-10-21 15:56:11 -04005155{
Alex Williamsona5459cf2014-06-12 16:12:31 -06005156 struct intel_iommu *iommu;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005157 struct iommu_group *group;
David Woodhouse156baca2014-03-09 14:00:57 -07005158 u8 bus, devfn;
Alex Williamson70ae6f02011-10-21 15:56:11 -04005159
Alex Williamsona5459cf2014-06-12 16:12:31 -06005160 iommu = device_to_iommu(dev, &bus, &devfn);
5161 if (!iommu)
Alex Williamson70ae6f02011-10-21 15:56:11 -04005162 return -ENODEV;
5163
Alex Williamsona5459cf2014-06-12 16:12:31 -06005164 iommu_device_link(iommu->iommu_dev, dev);
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005165
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005166 group = iommu_group_get_for_dev(dev);
Alex Williamson783f1572012-05-30 14:19:43 -06005167
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005168 if (IS_ERR(group))
5169 return PTR_ERR(group);
Alex Williamson70ae6f02011-10-21 15:56:11 -04005170
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005171 iommu_group_put(group);
Alex Williamsone17f9ff2014-07-03 09:51:37 -06005172 return 0;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005173}
5174
5175static void intel_iommu_remove_device(struct device *dev)
5176{
Alex Williamsona5459cf2014-06-12 16:12:31 -06005177 struct intel_iommu *iommu;
5178 u8 bus, devfn;
5179
5180 iommu = device_to_iommu(dev, &bus, &devfn);
5181 if (!iommu)
5182 return;
5183
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005184 iommu_group_remove_device(dev);
Alex Williamsona5459cf2014-06-12 16:12:31 -06005185
5186 iommu_device_unlink(iommu->iommu_dev, dev);
Alex Williamson70ae6f02011-10-21 15:56:11 -04005187}
5188
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005189#ifdef CONFIG_INTEL_IOMMU_SVM
5190int intel_iommu_enable_pasid(struct intel_iommu *iommu, struct intel_svm_dev *sdev)
5191{
5192 struct device_domain_info *info;
5193 struct context_entry *context;
5194 struct dmar_domain *domain;
5195 unsigned long flags;
5196 u64 ctx_lo;
5197 int ret;
5198
5199 domain = get_valid_domain_for_dev(sdev->dev);
5200 if (!domain)
5201 return -EINVAL;
5202
5203 spin_lock_irqsave(&device_domain_lock, flags);
5204 spin_lock(&iommu->lock);
5205
5206 ret = -EINVAL;
5207 info = sdev->dev->archdata.iommu;
5208 if (!info || !info->pasid_supported)
5209 goto out;
5210
5211 context = iommu_context_addr(iommu, info->bus, info->devfn, 0);
5212 if (WARN_ON(!context))
5213 goto out;
5214
5215 ctx_lo = context[0].lo;
5216
5217 sdev->did = domain->iommu_did[iommu->seq_id];
5218 sdev->sid = PCI_DEVID(info->bus, info->devfn);
5219
5220 if (!(ctx_lo & CONTEXT_PASIDE)) {
5221 context[1].hi = (u64)virt_to_phys(iommu->pasid_state_table);
5222 context[1].lo = (u64)virt_to_phys(iommu->pasid_table) | ecap_pss(iommu->ecap);
5223 wmb();
5224 /* CONTEXT_TT_MULTI_LEVEL and CONTEXT_TT_DEV_IOTLB are both
5225 * extended to permit requests-with-PASID if the PASIDE bit
5226 * is set. which makes sense. For CONTEXT_TT_PASS_THROUGH,
5227 * however, the PASIDE bit is ignored and requests-with-PASID
5228 * are unconditionally blocked. Which makes less sense.
5229 * So convert from CONTEXT_TT_PASS_THROUGH to one of the new
5230 * "guest mode" translation types depending on whether ATS
5231 * is available or not. Annoyingly, we can't use the new
5232 * modes *unless* PASIDE is set. */
5233 if ((ctx_lo & CONTEXT_TT_MASK) == (CONTEXT_TT_PASS_THROUGH << 2)) {
5234 ctx_lo &= ~CONTEXT_TT_MASK;
5235 if (info->ats_supported)
5236 ctx_lo |= CONTEXT_TT_PT_PASID_DEV_IOTLB << 2;
5237 else
5238 ctx_lo |= CONTEXT_TT_PT_PASID << 2;
5239 }
5240 ctx_lo |= CONTEXT_PASIDE;
David Woodhouse907fea32015-10-13 14:11:13 +01005241 if (iommu->pasid_state_table)
5242 ctx_lo |= CONTEXT_DINVE;
David Woodhousea222a7f2015-10-07 23:35:18 +01005243 if (info->pri_supported)
5244 ctx_lo |= CONTEXT_PRS;
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005245 context[0].lo = ctx_lo;
5246 wmb();
5247 iommu->flush.flush_context(iommu, sdev->did, sdev->sid,
5248 DMA_CCMD_MASK_NOBIT,
5249 DMA_CCMD_DEVICE_INVL);
5250 }
5251
5252 /* Enable PASID support in the device, if it wasn't already */
5253 if (!info->pasid_enabled)
5254 iommu_enable_dev_iotlb(info);
5255
5256 if (info->ats_enabled) {
5257 sdev->dev_iotlb = 1;
5258 sdev->qdep = info->ats_qdep;
5259 if (sdev->qdep >= QI_DEV_EIOTLB_MAX_INVS)
5260 sdev->qdep = 0;
5261 }
5262 ret = 0;
5263
5264 out:
5265 spin_unlock(&iommu->lock);
5266 spin_unlock_irqrestore(&device_domain_lock, flags);
5267
5268 return ret;
5269}
5270
5271struct intel_iommu *intel_svm_device_to_iommu(struct device *dev)
5272{
5273 struct intel_iommu *iommu;
5274 u8 bus, devfn;
5275
5276 if (iommu_dummy(dev)) {
5277 dev_warn(dev,
5278 "No IOMMU translation for device; cannot enable SVM\n");
5279 return NULL;
5280 }
5281
5282 iommu = device_to_iommu(dev, &bus, &devfn);
5283 if ((!iommu)) {
Sudeep Duttb9997e32015-10-18 20:54:37 -07005284 dev_err(dev, "No IOMMU for device; cannot enable SVM\n");
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005285 return NULL;
5286 }
5287
5288 if (!iommu->pasid_table) {
Sudeep Duttb9997e32015-10-18 20:54:37 -07005289 dev_err(dev, "PASID not enabled on IOMMU; cannot enable SVM\n");
David Woodhouse2f26e0a2015-09-09 11:40:47 +01005290 return NULL;
5291 }
5292
5293 return iommu;
5294}
5295#endif /* CONFIG_INTEL_IOMMU_SVM */
5296
Thierry Redingb22f6432014-06-27 09:03:12 +02005297static const struct iommu_ops intel_iommu_ops = {
Joerg Roedel5d587b82014-09-05 10:50:45 +02005298 .capable = intel_iommu_capable,
Joerg Roedel00a77de2015-03-26 13:43:08 +01005299 .domain_alloc = intel_iommu_domain_alloc,
5300 .domain_free = intel_iommu_domain_free,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005301 .attach_dev = intel_iommu_attach_device,
5302 .detach_dev = intel_iommu_detach_device,
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01005303 .map = intel_iommu_map,
5304 .unmap = intel_iommu_unmap,
Olav Haugan315786e2014-10-25 09:55:16 -07005305 .map_sg = default_iommu_map_sg,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005306 .iova_to_phys = intel_iommu_iova_to_phys,
Alex Williamsonabdfdde2012-05-30 14:19:19 -06005307 .add_device = intel_iommu_add_device,
5308 .remove_device = intel_iommu_remove_device,
Joerg Roedela960fad2015-10-21 23:51:39 +02005309 .device_group = pci_device_group,
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +02005310 .pgsize_bitmap = INTEL_IOMMU_PGSIZES,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01005311};
David Woodhouse9af88142009-02-13 23:18:03 +00005312
Daniel Vetter94526182013-01-20 23:50:13 +01005313static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
5314{
5315 /* G4x/GM45 integrated gfx dmar support is totally busted. */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005316 pr_info("Disabling IOMMU for graphics on this chipset\n");
Daniel Vetter94526182013-01-20 23:50:13 +01005317 dmar_map_gfx = 0;
5318}
5319
5320DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
5321DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
5322DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
5323DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
5324DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
5325DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
5326DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);
5327
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08005328static void quirk_iommu_rwbf(struct pci_dev *dev)
David Woodhouse9af88142009-02-13 23:18:03 +00005329{
5330 /*
5331 * Mobile 4 Series Chipset neglects to set RWBF capability,
Daniel Vetter210561f2013-01-21 19:48:59 +01005332 * but needs it. Same seems to hold for the desktop versions.
David Woodhouse9af88142009-02-13 23:18:03 +00005333 */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005334 pr_info("Forcing write-buffer flush capability\n");
David Woodhouse9af88142009-02-13 23:18:03 +00005335 rwbf_quirk = 1;
5336}
5337
5338DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
Daniel Vetter210561f2013-01-21 19:48:59 +01005339DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
5340DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
5341DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
5342DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
5343DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
5344DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
David Woodhousee0fc7e02009-09-30 09:12:17 -07005345
Adam Jacksoneecfd572010-08-25 21:17:34 +01005346#define GGC 0x52
5347#define GGC_MEMORY_SIZE_MASK (0xf << 8)
5348#define GGC_MEMORY_SIZE_NONE (0x0 << 8)
5349#define GGC_MEMORY_SIZE_1M (0x1 << 8)
5350#define GGC_MEMORY_SIZE_2M (0x3 << 8)
5351#define GGC_MEMORY_VT_ENABLED (0x8 << 8)
5352#define GGC_MEMORY_SIZE_2M_VT (0x9 << 8)
5353#define GGC_MEMORY_SIZE_3M_VT (0xa << 8)
5354#define GGC_MEMORY_SIZE_4M_VT (0xb << 8)
5355
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08005356static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
David Woodhouse9eecabc2010-09-21 22:28:23 +01005357{
5358 unsigned short ggc;
5359
Adam Jacksoneecfd572010-08-25 21:17:34 +01005360 if (pci_read_config_word(dev, GGC, &ggc))
David Woodhouse9eecabc2010-09-21 22:28:23 +01005361 return;
5362
Adam Jacksoneecfd572010-08-25 21:17:34 +01005363 if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005364 pr_info("BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
David Woodhouse9eecabc2010-09-21 22:28:23 +01005365 dmar_map_gfx = 0;
David Woodhouse6fbcfb32011-09-25 19:11:14 -07005366 } else if (dmar_map_gfx) {
5367 /* we have to ensure the gfx device is idle before we flush */
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005368 pr_info("Disabling batched IOTLB flush on Ironlake\n");
David Woodhouse6fbcfb32011-09-25 19:11:14 -07005369 intel_iommu_strict = 1;
5370 }
David Woodhouse9eecabc2010-09-21 22:28:23 +01005371}
5372DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
5373DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
5374DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
5375DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);
5376
David Woodhousee0fc7e02009-09-30 09:12:17 -07005377/* On Tylersburg chipsets, some BIOSes have been known to enable the
5378 ISOCH DMAR unit for the Azalia sound device, but not give it any
5379 TLB entries, which causes it to deadlock. Check for that. We do
5380 this in a function called from init_dmars(), instead of in a PCI
5381 quirk, because we don't want to print the obnoxious "BIOS broken"
5382 message if VT-d is actually disabled.
5383*/
5384static void __init check_tylersburg_isoch(void)
5385{
5386 struct pci_dev *pdev;
5387 uint32_t vtisochctrl;
5388
5389 /* If there's no Azalia in the system anyway, forget it. */
5390 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
5391 if (!pdev)
5392 return;
5393 pci_dev_put(pdev);
5394
5395 /* System Management Registers. Might be hidden, in which case
5396 we can't do the sanity check. But that's OK, because the
5397 known-broken BIOSes _don't_ actually hide it, so far. */
5398 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
5399 if (!pdev)
5400 return;
5401
5402 if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
5403 pci_dev_put(pdev);
5404 return;
5405 }
5406
5407 pci_dev_put(pdev);
5408
5409 /* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
5410 if (vtisochctrl & 1)
5411 return;
5412
5413 /* Drop all bits other than the number of TLB entries */
5414 vtisochctrl &= 0x1c;
5415
5416 /* If we have the recommended number of TLB entries (16), fine. */
5417 if (vtisochctrl == 0x10)
5418 return;
5419
5420 /* Zero TLB entries? You get to ride the short bus to school. */
5421 if (!vtisochctrl) {
5422 WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
5423 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
5424 dmi_get_system_info(DMI_BIOS_VENDOR),
5425 dmi_get_system_info(DMI_BIOS_VERSION),
5426 dmi_get_system_info(DMI_PRODUCT_VERSION));
5427 iommu_identity_mapping |= IDENTMAP_AZALIA;
5428 return;
5429 }
Joerg Roedel9f10e5b2015-06-12 09:57:06 +02005430
5431 pr_warn("Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
David Woodhousee0fc7e02009-09-30 09:12:17 -07005432 vtisochctrl);
5433}