blob: f8c21a6dd6635a599121baa73221819febb65762 [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
David Howells760285e2012-10-02 18:01:07 +010088#include <drm/drmP.h>
89#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070090#include "i915_drv.h"
91
Ben Widawsky40521052012-06-04 14:42:43 -070092/* This is a HW constraint. The value below is the largest known requirement
93 * I've seen in a spec to date, and that was a workaround for a non-shipping
94 * part. It should be safe to decrease this, but it's more future proof as is.
95 */
Ben Widawskyb731d332013-12-06 14:10:59 -080096#define GEN6_CONTEXT_ALIGN (64<<10)
97#define GEN7_CONTEXT_ALIGN 4096
Ben Widawsky40521052012-06-04 14:42:43 -070098
Ben Widawsky67e3d2972013-12-06 14:11:01 -080099static int do_switch(struct intel_ring_buffer *ring,
100 struct i915_hw_context *to);
Ben Widawsky40521052012-06-04 14:42:43 -0700101
Ben Widawskyb731d332013-12-06 14:10:59 -0800102static size_t get_context_alignment(struct drm_device *dev)
103{
104 if (IS_GEN6(dev))
105 return GEN6_CONTEXT_ALIGN;
106
107 return GEN7_CONTEXT_ALIGN;
108}
109
Ben Widawsky254f9652012-06-04 14:42:42 -0700110static int get_context_size(struct drm_device *dev)
111{
112 struct drm_i915_private *dev_priv = dev->dev_private;
113 int ret;
114 u32 reg;
115
116 switch (INTEL_INFO(dev)->gen) {
117 case 6:
118 reg = I915_READ(CXT_SIZE);
119 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
120 break;
121 case 7:
Ben Widawsky4f91dd62012-07-18 10:10:09 -0700122 reg = I915_READ(GEN7_CXT_SIZE);
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700123 if (IS_HASWELL(dev))
Ben Widawskya0de80a2013-06-25 21:53:40 -0700124 ret = HSW_CXT_TOTAL_SIZE;
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700125 else
126 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
Ben Widawsky254f9652012-06-04 14:42:42 -0700127 break;
Ben Widawsky88976442013-11-02 21:07:05 -0700128 case 8:
129 ret = GEN8_CXT_TOTAL_SIZE;
130 break;
Ben Widawsky254f9652012-06-04 14:42:42 -0700131 default:
132 BUG();
133 }
134
135 return ret;
136}
137
Mika Kuoppaladce32712013-04-30 13:30:33 +0300138void i915_gem_context_free(struct kref *ctx_ref)
Ben Widawsky40521052012-06-04 14:42:43 -0700139{
Mika Kuoppaladce32712013-04-30 13:30:33 +0300140 struct i915_hw_context *ctx = container_of(ctx_ref,
141 typeof(*ctx), ref);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800142 struct i915_hw_ppgtt *ppgtt = NULL;
Ben Widawsky40521052012-06-04 14:42:43 -0700143
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800144 /* We refcount even the aliasing PPGTT to keep the code symmetric */
Ben Widawskyc5dc5ce2014-01-27 23:07:00 -0800145 if (USES_PPGTT(ctx->obj->base.dev))
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800146 ppgtt = ctx_to_ppgtt(ctx);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800147
148 /* XXX: Free up the object before tearing down the address space, in
149 * case we're bound in the PPGTT */
Ben Widawsky40521052012-06-04 14:42:43 -0700150 drm_gem_object_unreference(&ctx->obj->base);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800151
152 if (ppgtt)
153 kref_put(&ppgtt->ref, ppgtt_release);
154 list_del(&ctx->link);
Ben Widawsky40521052012-06-04 14:42:43 -0700155 kfree(ctx);
156}
157
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800158static struct i915_hw_ppgtt *
159create_vm_for_ctx(struct drm_device *dev, struct i915_hw_context *ctx)
160{
161 struct i915_hw_ppgtt *ppgtt;
162 int ret;
163
164 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
165 if (!ppgtt)
166 return ERR_PTR(-ENOMEM);
167
168 ret = i915_gem_init_ppgtt(dev, ppgtt);
169 if (ret) {
170 kfree(ppgtt);
171 return ERR_PTR(ret);
172 }
173
174 return ppgtt;
175}
176
Ben Widawsky146937e2012-06-29 10:30:39 -0700177static struct i915_hw_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800178__create_hw_context(struct drm_device *dev,
Ben Widawsky146937e2012-06-29 10:30:39 -0700179 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700180{
181 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky146937e2012-06-29 10:30:39 -0700182 struct i915_hw_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800183 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700184
Ben Widawskyf94982b2012-11-10 10:56:04 -0800185 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700186 if (ctx == NULL)
187 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700188
Mika Kuoppaladce32712013-04-30 13:30:33 +0300189 kref_init(&ctx->ref);
Ben Widawsky146937e2012-06-29 10:30:39 -0700190 ctx->obj = i915_gem_alloc_object(dev, dev_priv->hw_context_size);
Ben Widawskya33afea2013-09-17 21:12:45 -0700191 INIT_LIST_HEAD(&ctx->link);
Ben Widawsky146937e2012-06-29 10:30:39 -0700192 if (ctx->obj == NULL) {
193 kfree(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700194 DRM_DEBUG_DRIVER("Context object allocated failed\n");
Ben Widawsky146937e2012-06-29 10:30:39 -0700195 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700196 }
197
Chris Wilson4615d4c2013-04-08 14:28:40 +0100198 if (INTEL_INFO(dev)->gen >= 7) {
199 ret = i915_gem_object_set_cache_level(ctx->obj,
Chris Wilson350ec882013-08-06 13:17:02 +0100200 I915_CACHE_L3_LLC);
Ben Widawskybb036412013-05-25 12:26:38 -0700201 /* Failure shouldn't ever happen this early */
202 if (WARN_ON(ret))
Chris Wilson4615d4c2013-04-08 14:28:40 +0100203 goto err_out;
204 }
205
Ben Widawskya33afea2013-09-17 21:12:45 -0700206 list_add_tail(&ctx->link, &dev_priv->context_list);
Ben Widawsky40521052012-06-04 14:42:43 -0700207
208 /* Default context will never have a file_priv */
209 if (file_priv == NULL)
Ben Widawsky146937e2012-06-29 10:30:39 -0700210 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700211
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800212 ret = idr_alloc(&file_priv->context_idr, ctx, DEFAULT_CONTEXT_ID, 0,
Tejun Heoc8c470a2013-02-27 17:04:10 -0800213 GFP_KERNEL);
214 if (ret < 0)
Ben Widawsky40521052012-06-04 14:42:43 -0700215 goto err_out;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300216
217 ctx->file_priv = file_priv;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800218 ctx->id = ret;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700219 /* NB: Mark all slices as needing a remap so that when the context first
220 * loads it will restore whatever remap state already exists. If there
221 * is no remap info, it will be a NOP. */
222 ctx->remap_slice = (1 << NUM_L3_SLICES(dev)) - 1;
Ben Widawsky40521052012-06-04 14:42:43 -0700223
Ben Widawsky146937e2012-06-29 10:30:39 -0700224 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700225
226err_out:
Mika Kuoppaladce32712013-04-30 13:30:33 +0300227 i915_gem_context_unreference(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700228 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700229}
230
Ben Widawsky254f9652012-06-04 14:42:42 -0700231/**
232 * The default context needs to exist per ring that uses contexts. It stores the
233 * context state of the GPU for applications that don't utilize HW contexts, as
234 * well as an idle case.
235 */
Ben Widawskya45d0f62013-12-06 14:11:05 -0800236static struct i915_hw_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800237i915_gem_create_context(struct drm_device *dev,
238 struct drm_i915_file_private *file_priv,
239 bool create_vm)
Ben Widawsky254f9652012-06-04 14:42:42 -0700240{
Chris Wilson42c3b602014-01-23 19:40:02 +0000241 const bool is_global_default_ctx = file_priv == NULL;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800242 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky40521052012-06-04 14:42:43 -0700243 struct i915_hw_context *ctx;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800244 int ret = 0;
Ben Widawsky40521052012-06-04 14:42:43 -0700245
Ben Widawskyb731d332013-12-06 14:10:59 -0800246 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Ben Widawsky40521052012-06-04 14:42:43 -0700247
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800248 ctx = __create_hw_context(dev, file_priv);
Ben Widawsky146937e2012-06-29 10:30:39 -0700249 if (IS_ERR(ctx))
Ben Widawskya45d0f62013-12-06 14:11:05 -0800250 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700251
Chris Wilson42c3b602014-01-23 19:40:02 +0000252 if (is_global_default_ctx) {
253 /* We may need to do things with the shrinker which
254 * require us to immediately switch back to the default
255 * context. This can cause a problem as pinning the
256 * default context also requires GTT space which may not
257 * be available. To avoid this we always pin the default
258 * context.
259 */
260 ret = i915_gem_obj_ggtt_pin(ctx->obj,
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100261 get_context_alignment(dev), 0);
Chris Wilson42c3b602014-01-23 19:40:02 +0000262 if (ret) {
263 DRM_DEBUG_DRIVER("Couldn't pin %d\n", ret);
264 goto err_destroy;
265 }
266 }
267
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800268 if (create_vm) {
269 struct i915_hw_ppgtt *ppgtt = create_vm_for_ctx(dev, ctx);
270
271 if (IS_ERR_OR_NULL(ppgtt)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800272 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
273 PTR_ERR(ppgtt));
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800274 ret = PTR_ERR(ppgtt);
Chris Wilson42c3b602014-01-23 19:40:02 +0000275 goto err_unpin;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800276 } else
277 ctx->vm = &ppgtt->base;
278
279 /* This case is reserved for the global default context and
280 * should only happen once. */
Chris Wilson42c3b602014-01-23 19:40:02 +0000281 if (is_global_default_ctx) {
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800282 if (WARN_ON(dev_priv->mm.aliasing_ppgtt)) {
283 ret = -EEXIST;
Chris Wilson42c3b602014-01-23 19:40:02 +0000284 goto err_unpin;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800285 }
286
287 dev_priv->mm.aliasing_ppgtt = ppgtt;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800288 }
Ben Widawskyc5dc5ce2014-01-27 23:07:00 -0800289 } else if (USES_PPGTT(dev)) {
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800290 /* For platforms which only have aliasing PPGTT, we fake the
291 * address space and refcounting. */
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800292 ctx->vm = &dev_priv->mm.aliasing_ppgtt->base;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800293 kref_get(&dev_priv->mm.aliasing_ppgtt->ref);
294 } else
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800295 ctx->vm = &dev_priv->gtt.base;
296
Ben Widawskya45d0f62013-12-06 14:11:05 -0800297 return ctx;
Chris Wilson9a3b5302012-07-15 12:34:24 +0100298
Chris Wilson42c3b602014-01-23 19:40:02 +0000299err_unpin:
300 if (is_global_default_ctx)
301 i915_gem_object_ggtt_unpin(ctx->obj);
Chris Wilson9a3b5302012-07-15 12:34:24 +0100302err_destroy:
Mika Kuoppaladce32712013-04-30 13:30:33 +0300303 i915_gem_context_unreference(ctx);
Ben Widawskya45d0f62013-12-06 14:11:05 -0800304 return ERR_PTR(ret);
Ben Widawsky254f9652012-06-04 14:42:42 -0700305}
306
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800307void i915_gem_context_reset(struct drm_device *dev)
308{
309 struct drm_i915_private *dev_priv = dev->dev_private;
310 struct intel_ring_buffer *ring;
311 int i;
312
313 if (!HAS_HW_CONTEXTS(dev))
314 return;
315
316 /* Prevent the hardware from restoring the last context (which hung) on
317 * the next switch */
318 for (i = 0; i < I915_NUM_RINGS; i++) {
319 struct i915_hw_context *dctx;
320 if (!(INTEL_INFO(dev)->ring_mask & (1<<i)))
321 continue;
322
323 /* Do a fake switch to the default context */
324 ring = &dev_priv->ring[i];
325 dctx = ring->default_context;
326 if (WARN_ON(!dctx))
327 continue;
328
329 if (!ring->last_context)
330 continue;
331
332 if (ring->last_context == dctx)
333 continue;
334
335 if (i == RCS) {
336 WARN_ON(i915_gem_obj_ggtt_pin(dctx->obj,
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100337 get_context_alignment(dev), 0));
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800338 /* Fake a finish/inactive */
339 dctx->obj->base.write_domain = 0;
340 dctx->obj->active = 0;
341 }
342
343 i915_gem_context_unreference(ring->last_context);
344 i915_gem_context_reference(dctx);
345 ring->last_context = dctx;
346 }
347}
348
Ben Widawsky8245be32013-11-06 13:56:29 -0200349int i915_gem_context_init(struct drm_device *dev)
Ben Widawsky254f9652012-06-04 14:42:42 -0700350{
351 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800352 struct intel_ring_buffer *ring;
Ben Widawskya45d0f62013-12-06 14:11:05 -0800353 int i;
Ben Widawsky254f9652012-06-04 14:42:42 -0700354
Ben Widawsky8245be32013-11-06 13:56:29 -0200355 if (!HAS_HW_CONTEXTS(dev))
356 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700357
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800358 /* Init should only be called once per module load. Eventually the
359 * restriction on the context_disabled check can be loosened. */
360 if (WARN_ON(dev_priv->ring[RCS].default_context))
Ben Widawsky8245be32013-11-06 13:56:29 -0200361 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700362
Ben Widawsky07ea0d82013-02-07 13:34:19 -0800363 dev_priv->hw_context_size = round_up(get_context_size(dev), 4096);
Ben Widawsky254f9652012-06-04 14:42:42 -0700364
Ben Widawsky07ea0d82013-02-07 13:34:19 -0800365 if (dev_priv->hw_context_size > (1<<20)) {
Ben Widawskybb036412013-05-25 12:26:38 -0700366 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size\n");
Ben Widawsky8245be32013-11-06 13:56:29 -0200367 return -E2BIG;
Ben Widawsky254f9652012-06-04 14:42:42 -0700368 }
369
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800370 dev_priv->ring[RCS].default_context =
Ben Widawskyc5dc5ce2014-01-27 23:07:00 -0800371 i915_gem_create_context(dev, NULL, USES_PPGTT(dev));
Ben Widawskya45d0f62013-12-06 14:11:05 -0800372
Ben Widawskya45d0f62013-12-06 14:11:05 -0800373 if (IS_ERR_OR_NULL(dev_priv->ring[RCS].default_context)) {
374 DRM_DEBUG_DRIVER("Disabling HW Contexts; create failed %ld\n",
375 PTR_ERR(dev_priv->ring[RCS].default_context));
376 return PTR_ERR(dev_priv->ring[RCS].default_context);
Ben Widawsky254f9652012-06-04 14:42:42 -0700377 }
378
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800379 for (i = RCS + 1; i < I915_NUM_RINGS; i++) {
380 if (!(INTEL_INFO(dev)->ring_mask & (1<<i)))
381 continue;
382
383 ring = &dev_priv->ring[i];
384
385 /* NB: RCS will hold a ref for all rings */
386 ring->default_context = dev_priv->ring[RCS].default_context;
387 }
388
Ben Widawsky254f9652012-06-04 14:42:42 -0700389 DRM_DEBUG_DRIVER("HW context support initialized\n");
Ben Widawsky8245be32013-11-06 13:56:29 -0200390 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700391}
392
393void i915_gem_context_fini(struct drm_device *dev)
394{
395 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300396 struct i915_hw_context *dctx = dev_priv->ring[RCS].default_context;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800397 int i;
Ben Widawsky254f9652012-06-04 14:42:42 -0700398
Ben Widawsky8245be32013-11-06 13:56:29 -0200399 if (!HAS_HW_CONTEXTS(dev))
Ben Widawsky254f9652012-06-04 14:42:42 -0700400 return;
Ben Widawsky40521052012-06-04 14:42:43 -0700401
Daniel Vetter55a66622012-06-19 21:55:32 +0200402 /* The only known way to stop the gpu from accessing the hw context is
403 * to reset it. Do this as the very last operation to avoid confusing
404 * other code, leading to spurious errors. */
405 intel_gpu_reset(dev);
406
Mika Kuoppala168f8362013-05-03 16:29:08 +0300407 /* When default context is created and switched to, base object refcount
408 * will be 2 (+1 from object creation and +1 from do_switch()).
409 * i915_gem_context_fini() will be called after gpu_idle() has switched
410 * to default context. So we need to unreference the base object once
411 * to offset the do_switch part, so that i915_gem_context_unreference()
412 * can then free the base object correctly. */
Ben Widawsky71b76d02013-10-14 10:01:37 -0700413 WARN_ON(!dev_priv->ring[RCS].last_context);
414 if (dev_priv->ring[RCS].last_context == dctx) {
415 /* Fake switch to NULL context */
416 WARN_ON(dctx->obj->active);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800417 i915_gem_object_ggtt_unpin(dctx->obj);
Ben Widawsky71b76d02013-10-14 10:01:37 -0700418 i915_gem_context_unreference(dctx);
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800419 dev_priv->ring[RCS].last_context = NULL;
420 }
421
422 for (i = 0; i < I915_NUM_RINGS; i++) {
423 struct intel_ring_buffer *ring = &dev_priv->ring[i];
424 if (!(INTEL_INFO(dev)->ring_mask & (1<<i)))
425 continue;
426
427 if (ring->last_context)
428 i915_gem_context_unreference(ring->last_context);
429
430 ring->default_context = NULL;
Ben Widawsky0009e462013-12-06 14:11:02 -0800431 ring->last_context = NULL;
Ben Widawsky71b76d02013-10-14 10:01:37 -0700432 }
433
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800434 i915_gem_object_ggtt_unpin(dctx->obj);
Mika Kuoppaladce32712013-04-30 13:30:33 +0300435 i915_gem_context_unreference(dctx);
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800436 dev_priv->mm.aliasing_ppgtt = NULL;
Ben Widawsky254f9652012-06-04 14:42:42 -0700437}
438
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800439int i915_gem_context_enable(struct drm_i915_private *dev_priv)
440{
441 struct intel_ring_buffer *ring;
442 int ret, i;
443
444 if (!HAS_HW_CONTEXTS(dev_priv->dev))
445 return 0;
446
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800447 /* This is the only place the aliasing PPGTT gets enabled, which means
448 * it has to happen before we bail on reset */
449 if (dev_priv->mm.aliasing_ppgtt) {
450 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
451 ppgtt->enable(ppgtt);
452 }
453
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800454 /* FIXME: We should make this work, even in reset */
455 if (i915_reset_in_progress(&dev_priv->gpu_error))
456 return 0;
457
458 BUG_ON(!dev_priv->ring[RCS].default_context);
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800459
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800460 for_each_ring(ring, dev_priv, i) {
461 ret = do_switch(ring, ring->default_context);
462 if (ret)
463 return ret;
464 }
465
466 return 0;
467}
468
Ben Widawsky40521052012-06-04 14:42:43 -0700469static int context_idr_cleanup(int id, void *p, void *data)
470{
Daniel Vetter73c273e2012-06-19 20:27:39 +0200471 struct i915_hw_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700472
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800473 /* Ignore the default context because close will handle it */
Mika Kuoppala3fac8972014-01-30 16:05:48 +0200474 if (i915_gem_context_is_default(ctx))
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800475 return 0;
Ben Widawsky40521052012-06-04 14:42:43 -0700476
Mika Kuoppaladce32712013-04-30 13:30:33 +0300477 i915_gem_context_unreference(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700478 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700479}
480
Ben Widawskye422b882013-12-06 14:10:58 -0800481int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
482{
483 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawskyc4829722013-12-06 14:11:20 -0800484 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye422b882013-12-06 14:10:58 -0800485
Ben Widawskyc4829722013-12-06 14:11:20 -0800486 if (!HAS_HW_CONTEXTS(dev)) {
487 /* Cheat for hang stats */
488 file_priv->private_default_ctx =
489 kzalloc(sizeof(struct i915_hw_context), GFP_KERNEL);
Mika Kuoppala7f76b232014-01-31 17:00:28 +0200490
491 if (file_priv->private_default_ctx == NULL)
492 return -ENOMEM;
493
Ben Widawskyc4829722013-12-06 14:11:20 -0800494 file_priv->private_default_ctx->vm = &dev_priv->gtt.base;
Ben Widawskye422b882013-12-06 14:10:58 -0800495 return 0;
Ben Widawskyc4829722013-12-06 14:11:20 -0800496 }
Ben Widawskye422b882013-12-06 14:10:58 -0800497
498 idr_init(&file_priv->context_idr);
499
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800500 mutex_lock(&dev->struct_mutex);
501 file_priv->private_default_ctx =
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800502 i915_gem_create_context(dev, file_priv, USES_FULL_PPGTT(dev));
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800503 mutex_unlock(&dev->struct_mutex);
504
505 if (IS_ERR(file_priv->private_default_ctx)) {
506 idr_destroy(&file_priv->context_idr);
507 return PTR_ERR(file_priv->private_default_ctx);
508 }
509
Ben Widawskye422b882013-12-06 14:10:58 -0800510 return 0;
511}
512
Ben Widawsky254f9652012-06-04 14:42:42 -0700513void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
514{
Ben Widawsky40521052012-06-04 14:42:43 -0700515 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700516
Ben Widawskyc4829722013-12-06 14:11:20 -0800517 if (!HAS_HW_CONTEXTS(dev)) {
518 kfree(file_priv->private_default_ctx);
Ben Widawskye422b882013-12-06 14:10:58 -0800519 return;
Ben Widawskyc4829722013-12-06 14:11:20 -0800520 }
Ben Widawskye422b882013-12-06 14:10:58 -0800521
Daniel Vetter73c273e2012-06-19 20:27:39 +0200522 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800523 i915_gem_context_unreference(file_priv->private_default_ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700524 idr_destroy(&file_priv->context_idr);
Ben Widawsky40521052012-06-04 14:42:43 -0700525}
526
Ben Widawsky41bde552013-12-06 14:11:21 -0800527struct i915_hw_context *
Ben Widawsky40521052012-06-04 14:42:43 -0700528i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id)
529{
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000530 struct i915_hw_context *ctx;
531
Ben Widawsky41bde552013-12-06 14:11:21 -0800532 if (!HAS_HW_CONTEXTS(file_priv->dev_priv->dev))
533 return file_priv->private_default_ctx;
534
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000535 ctx = (struct i915_hw_context *)idr_find(&file_priv->context_idr, id);
536 if (!ctx)
537 return ERR_PTR(-ENOENT);
538
539 return ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700540}
Ben Widawskye0556842012-06-04 14:42:46 -0700541
542static inline int
543mi_set_context(struct intel_ring_buffer *ring,
544 struct i915_hw_context *new_context,
545 u32 hw_flags)
546{
547 int ret;
548
Ben Widawsky12b02862012-06-04 14:42:50 -0700549 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
550 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
551 * explicitly, so we rely on the value at ring init, stored in
552 * itlb_before_ctx_switch.
553 */
554 if (IS_GEN6(ring->dev) && ring->itlb_before_ctx_switch) {
Chris Wilsonac82ea22012-10-01 14:27:04 +0100555 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, 0);
Ben Widawsky12b02862012-06-04 14:42:50 -0700556 if (ret)
557 return ret;
558 }
559
Ben Widawskye37ec392012-06-04 14:42:48 -0700560 ret = intel_ring_begin(ring, 6);
Ben Widawskye0556842012-06-04 14:42:46 -0700561 if (ret)
562 return ret;
563
Damien Lespiau8693a822013-05-03 18:48:11 +0100564 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw */
Ben Widawskye37ec392012-06-04 14:42:48 -0700565 if (IS_GEN7(ring->dev))
566 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
567 else
568 intel_ring_emit(ring, MI_NOOP);
569
Ben Widawskye0556842012-06-04 14:42:46 -0700570 intel_ring_emit(ring, MI_NOOP);
571 intel_ring_emit(ring, MI_SET_CONTEXT);
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700572 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(new_context->obj) |
Ben Widawskye0556842012-06-04 14:42:46 -0700573 MI_MM_SPACE_GTT |
574 MI_SAVE_EXT_STATE_EN |
575 MI_RESTORE_EXT_STATE_EN |
576 hw_flags);
Ville Syrjälä2b7e8082014-01-22 21:32:43 +0200577 /*
578 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
579 * WaMiSetContext_Hang:snb,ivb,vlv
580 */
Ben Widawskye0556842012-06-04 14:42:46 -0700581 intel_ring_emit(ring, MI_NOOP);
582
Ben Widawskye37ec392012-06-04 14:42:48 -0700583 if (IS_GEN7(ring->dev))
584 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
585 else
586 intel_ring_emit(ring, MI_NOOP);
587
Ben Widawskye0556842012-06-04 14:42:46 -0700588 intel_ring_advance(ring);
589
590 return ret;
591}
592
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800593static int do_switch(struct intel_ring_buffer *ring,
594 struct i915_hw_context *to)
Ben Widawskye0556842012-06-04 14:42:46 -0700595{
Ben Widawsky6f65e292013-12-06 14:10:56 -0800596 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson112522f2013-05-02 16:48:07 +0300597 struct i915_hw_context *from = ring->last_context;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800598 struct i915_hw_ppgtt *ppgtt = ctx_to_ppgtt(to);
Ben Widawskye0556842012-06-04 14:42:46 -0700599 u32 hw_flags = 0;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700600 int ret, i;
Ben Widawskye0556842012-06-04 14:42:46 -0700601
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800602 if (from != NULL && ring == &dev_priv->ring[RCS]) {
603 BUG_ON(from->obj == NULL);
604 BUG_ON(!i915_gem_obj_is_pinned(from->obj));
605 }
Ben Widawskye0556842012-06-04 14:42:46 -0700606
Ben Widawsky0009e462013-12-06 14:11:02 -0800607 if (from == to && from->last_ring == ring && !to->remap_slice)
Chris Wilson9a3b5302012-07-15 12:34:24 +0100608 return 0;
609
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800610 /* Trying to pin first makes error handling easier. */
611 if (ring == &dev_priv->ring[RCS]) {
612 ret = i915_gem_obj_ggtt_pin(to->obj,
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100613 get_context_alignment(ring->dev), 0);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800614 if (ret)
615 return ret;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800616 }
617
Daniel Vetteracc240d2013-12-05 15:42:34 +0100618 /*
619 * Pin can switch back to the default context if we end up calling into
620 * evict_everything - as a last ditch gtt defrag effort that also
621 * switches to the default context. Hence we need to reload from here.
622 */
623 from = ring->last_context;
624
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800625 if (USES_FULL_PPGTT(ring->dev)) {
626 ret = ppgtt->switch_mm(ppgtt, ring, false);
627 if (ret)
628 goto unpin_out;
629 }
630
631 if (ring != &dev_priv->ring[RCS]) {
632 if (from)
633 i915_gem_context_unreference(from);
634 goto done;
635 }
636
Daniel Vetteracc240d2013-12-05 15:42:34 +0100637 /*
638 * Clear this page out of any CPU caches for coherent swap-in/out. Note
Chris Wilsond3373a22012-07-15 12:34:22 +0100639 * that thanks to write = false in this call and us not setting any gpu
640 * write domains when putting a context object onto the active list
641 * (when switching away from it), this won't block.
Daniel Vetteracc240d2013-12-05 15:42:34 +0100642 *
643 * XXX: We need a real interface to do this instead of trickery.
644 */
Chris Wilsond3373a22012-07-15 12:34:22 +0100645 ret = i915_gem_object_set_to_gtt_domain(to->obj, false);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800646 if (ret)
647 goto unpin_out;
Chris Wilsond3373a22012-07-15 12:34:22 +0100648
Ben Widawsky6f65e292013-12-06 14:10:56 -0800649 if (!to->obj->has_global_gtt_mapping) {
650 struct i915_vma *vma = i915_gem_obj_to_vma(to->obj,
651 &dev_priv->gtt.base);
652 vma->bind_vma(vma, to->obj->cache_level, GLOBAL_BIND);
653 }
Daniel Vetter3af7b852012-06-14 00:08:32 +0200654
Mika Kuoppala3fac8972014-01-30 16:05:48 +0200655 if (!to->is_initialized || i915_gem_context_is_default(to))
Ben Widawskye0556842012-06-04 14:42:46 -0700656 hw_flags |= MI_RESTORE_INHIBIT;
Ben Widawskye0556842012-06-04 14:42:46 -0700657
Ben Widawskye0556842012-06-04 14:42:46 -0700658 ret = mi_set_context(ring, to, hw_flags);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800659 if (ret)
660 goto unpin_out;
Ben Widawskye0556842012-06-04 14:42:46 -0700661
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700662 for (i = 0; i < MAX_L3_SLICES; i++) {
663 if (!(to->remap_slice & (1<<i)))
664 continue;
665
666 ret = i915_gem_l3_remap(ring, i);
667 /* If it failed, try again next round */
668 if (ret)
669 DRM_DEBUG_DRIVER("L3 remapping failed\n");
670 else
671 to->remap_slice &= ~(1<<i);
672 }
673
Ben Widawskye0556842012-06-04 14:42:46 -0700674 /* The backing object for the context is done after switching to the
675 * *next* context. Therefore we cannot retire the previous context until
676 * the next context has already started running. In fact, the below code
677 * is a bit suboptimal because the retiring can occur simply after the
678 * MI_SET_CONTEXT instead of when the next seqno has completed.
679 */
Chris Wilson112522f2013-05-02 16:48:07 +0300680 if (from != NULL) {
681 from->obj->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
Ben Widawskye2d05a82013-09-24 09:57:58 -0700682 i915_vma_move_to_active(i915_gem_obj_to_ggtt(from->obj), ring);
Ben Widawskye0556842012-06-04 14:42:46 -0700683 /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
684 * whole damn pipeline, we don't need to explicitly mark the
685 * object dirty. The only exception is that the context must be
686 * correct in case the object gets swapped out. Ideally we'd be
687 * able to defer doing this until we know the object would be
688 * swapped, but there is no way to do that yet.
689 */
Chris Wilson112522f2013-05-02 16:48:07 +0300690 from->obj->dirty = 1;
691 BUG_ON(from->obj->ring != ring);
Chris Wilsonb259b312012-07-15 12:34:23 +0100692
Chris Wilsonc0321e22013-08-26 19:50:53 -0300693 /* obj is kept alive until the next request by its active ref */
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800694 i915_gem_object_ggtt_unpin(from->obj);
Chris Wilson112522f2013-05-02 16:48:07 +0300695 i915_gem_context_unreference(from);
Ben Widawskye0556842012-06-04 14:42:46 -0700696 }
697
Ben Widawskyad1d2192013-12-28 13:31:49 -0800698 to->is_initialized = true;
699
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800700done:
Chris Wilson112522f2013-05-02 16:48:07 +0300701 i915_gem_context_reference(to);
702 ring->last_context = to;
Ben Widawsky0009e462013-12-06 14:11:02 -0800703 to->last_ring = ring;
Ben Widawskye0556842012-06-04 14:42:46 -0700704
705 return 0;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800706
707unpin_out:
708 if (ring->id == RCS)
709 i915_gem_object_ggtt_unpin(to->obj);
710 return ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700711}
712
713/**
714 * i915_switch_context() - perform a GPU context switch.
715 * @ring: ring for which we'll execute the context switch
716 * @file_priv: file_priv associated with the context, may be NULL
717 * @id: context id number
Ben Widawskye0556842012-06-04 14:42:46 -0700718 *
719 * The context life cycle is simple. The context refcount is incremented and
720 * decremented by 1 and create and destroy. If the context is in use by the GPU,
721 * it will have a refoucnt > 1. This allows us to destroy the context abstract
722 * object while letting the normal object tracking destroy the backing BO.
723 */
724int i915_switch_context(struct intel_ring_buffer *ring,
725 struct drm_file *file,
Ben Widawsky41bde552013-12-06 14:11:21 -0800726 struct i915_hw_context *to)
Ben Widawskye0556842012-06-04 14:42:46 -0700727{
728 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Ben Widawskye0556842012-06-04 14:42:46 -0700729
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800730 WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
731
Ben Widawsky41bde552013-12-06 14:11:21 -0800732 BUG_ON(file && to == NULL);
Ben Widawskye0556842012-06-04 14:42:46 -0700733
Ben Widawskyc4829722013-12-06 14:11:20 -0800734 /* We have the fake context, but don't supports switching. */
735 if (!HAS_HW_CONTEXTS(ring->dev))
736 return 0;
737
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800738 return do_switch(ring, to);
Ben Widawskye0556842012-06-04 14:42:46 -0700739}
Ben Widawsky84624812012-06-04 14:42:54 -0700740
741int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
742 struct drm_file *file)
743{
Ben Widawsky84624812012-06-04 14:42:54 -0700744 struct drm_i915_gem_context_create *args = data;
745 struct drm_i915_file_private *file_priv = file->driver_priv;
746 struct i915_hw_context *ctx;
747 int ret;
748
749 if (!(dev->driver->driver_features & DRIVER_GEM))
750 return -ENODEV;
751
Ben Widawsky8245be32013-11-06 13:56:29 -0200752 if (!HAS_HW_CONTEXTS(dev))
Daniel Vetter5fa8be62012-06-19 17:16:01 +0200753 return -ENODEV;
754
Ben Widawsky84624812012-06-04 14:42:54 -0700755 ret = i915_mutex_lock_interruptible(dev);
756 if (ret)
757 return ret;
758
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800759 ctx = i915_gem_create_context(dev, file_priv, USES_FULL_PPGTT(dev));
Ben Widawsky84624812012-06-04 14:42:54 -0700760 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +0300761 if (IS_ERR(ctx))
762 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700763
764 args->ctx_id = ctx->id;
765 DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);
766
Dan Carpenterbe636382012-07-17 09:44:49 +0300767 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -0700768}
769
770int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
771 struct drm_file *file)
772{
773 struct drm_i915_gem_context_destroy *args = data;
774 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky84624812012-06-04 14:42:54 -0700775 struct i915_hw_context *ctx;
776 int ret;
777
778 if (!(dev->driver->driver_features & DRIVER_GEM))
779 return -ENODEV;
780
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800781 if (args->ctx_id == DEFAULT_CONTEXT_ID)
Ben Widawskyc2cf2412013-12-24 16:02:54 -0800782 return -ENOENT;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800783
Ben Widawsky84624812012-06-04 14:42:54 -0700784 ret = i915_mutex_lock_interruptible(dev);
785 if (ret)
786 return ret;
787
788 ctx = i915_gem_context_get(file_priv, args->ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000789 if (IS_ERR(ctx)) {
Ben Widawsky84624812012-06-04 14:42:54 -0700790 mutex_unlock(&dev->struct_mutex);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000791 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700792 }
793
Mika Kuoppaladce32712013-04-30 13:30:33 +0300794 idr_remove(&ctx->file_priv->context_idr, ctx->id);
795 i915_gem_context_unreference(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700796 mutex_unlock(&dev->struct_mutex);
797
798 DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
799 return 0;
800}