blob: 6d7148890aa0d60bd6ef8aff21806efc013b2db3 [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020030#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020031#include <linux/seq_file.h>
32#include <linux/platform_device.h>
33#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020034#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020035#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030036#include <linux/sched.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020037
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030038#include <video/omapdss.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020039#include <plat/clock.h>
40
41#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053042#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020043
44/*#define VERBOSE_IRQ*/
45#define DSI_CATCH_MISSING_TE
46
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020047struct dsi_reg { u16 idx; };
48
49#define DSI_REG(idx) ((const struct dsi_reg) { idx })
50
51#define DSI_SZ_REGS SZ_1K
52/* DSI Protocol Engine */
53
54#define DSI_REVISION DSI_REG(0x0000)
55#define DSI_SYSCONFIG DSI_REG(0x0010)
56#define DSI_SYSSTATUS DSI_REG(0x0014)
57#define DSI_IRQSTATUS DSI_REG(0x0018)
58#define DSI_IRQENABLE DSI_REG(0x001C)
59#define DSI_CTRL DSI_REG(0x0040)
60#define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
61#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
62#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
63#define DSI_CLK_CTRL DSI_REG(0x0054)
64#define DSI_TIMING1 DSI_REG(0x0058)
65#define DSI_TIMING2 DSI_REG(0x005C)
66#define DSI_VM_TIMING1 DSI_REG(0x0060)
67#define DSI_VM_TIMING2 DSI_REG(0x0064)
68#define DSI_VM_TIMING3 DSI_REG(0x0068)
69#define DSI_CLK_TIMING DSI_REG(0x006C)
70#define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
71#define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
72#define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
73#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
74#define DSI_VM_TIMING4 DSI_REG(0x0080)
75#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
76#define DSI_VM_TIMING5 DSI_REG(0x0088)
77#define DSI_VM_TIMING6 DSI_REG(0x008C)
78#define DSI_VM_TIMING7 DSI_REG(0x0090)
79#define DSI_STOPCLK_TIMING DSI_REG(0x0094)
80#define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
81#define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
82#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
83#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
84#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
85#define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
86#define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
87
88/* DSIPHY_SCP */
89
90#define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
91#define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
92#define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
93#define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +030094#define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020095
96/* DSI_PLL_CTRL_SCP */
97
98#define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
99#define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
100#define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
101#define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
102#define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
103
104#define REG_GET(idx, start, end) \
105 FLD_GET(dsi_read_reg(idx), start, end)
106
107#define REG_FLD_MOD(idx, val, start, end) \
108 dsi_write_reg(idx, FLD_MOD(dsi_read_reg(idx), val, start, end))
109
110/* Global interrupts */
111#define DSI_IRQ_VC0 (1 << 0)
112#define DSI_IRQ_VC1 (1 << 1)
113#define DSI_IRQ_VC2 (1 << 2)
114#define DSI_IRQ_VC3 (1 << 3)
115#define DSI_IRQ_WAKEUP (1 << 4)
116#define DSI_IRQ_RESYNC (1 << 5)
117#define DSI_IRQ_PLL_LOCK (1 << 7)
118#define DSI_IRQ_PLL_UNLOCK (1 << 8)
119#define DSI_IRQ_PLL_RECALL (1 << 9)
120#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
121#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
122#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
123#define DSI_IRQ_TE_TRIGGER (1 << 16)
124#define DSI_IRQ_ACK_TRIGGER (1 << 17)
125#define DSI_IRQ_SYNC_LOST (1 << 18)
126#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
127#define DSI_IRQ_TA_TIMEOUT (1 << 20)
128#define DSI_IRQ_ERROR_MASK \
129 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
130 DSI_IRQ_TA_TIMEOUT)
131#define DSI_IRQ_CHANNEL_MASK 0xf
132
133/* Virtual channel interrupts */
134#define DSI_VC_IRQ_CS (1 << 0)
135#define DSI_VC_IRQ_ECC_CORR (1 << 1)
136#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
137#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
138#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
139#define DSI_VC_IRQ_BTA (1 << 5)
140#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
141#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
142#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
143#define DSI_VC_IRQ_ERROR_MASK \
144 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
145 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
146 DSI_VC_IRQ_FIFO_TX_UDF)
147
148/* ComplexIO interrupts */
149#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
150#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
151#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200152#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
153#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200154#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
155#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
156#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200157#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
158#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200159#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
160#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
161#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200162#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
163#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200164#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
165#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
166#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200167#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
168#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200169#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
170#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
171#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
172#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
173#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
174#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200175#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
176#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
177#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
178#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200179#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
180#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300181#define DSI_CIO_IRQ_ERROR_MASK \
182 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200183 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
184 DSI_CIO_IRQ_ERRSYNCESC5 | \
185 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
186 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
187 DSI_CIO_IRQ_ERRESC5 | \
188 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
189 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
190 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300191 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
192 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200193 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
194 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
195 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200196
197#define DSI_DT_DCS_SHORT_WRITE_0 0x05
198#define DSI_DT_DCS_SHORT_WRITE_1 0x15
199#define DSI_DT_DCS_READ 0x06
200#define DSI_DT_SET_MAX_RET_PKG_SIZE 0x37
201#define DSI_DT_NULL_PACKET 0x09
202#define DSI_DT_DCS_LONG_WRITE 0x39
203
204#define DSI_DT_RX_ACK_WITH_ERR 0x02
205#define DSI_DT_RX_DCS_LONG_READ 0x1c
206#define DSI_DT_RX_SHORT_READ_1 0x21
207#define DSI_DT_RX_SHORT_READ_2 0x22
208
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200209typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
210
211#define DSI_MAX_NR_ISRS 2
212
213struct dsi_isr_data {
214 omap_dsi_isr_t isr;
215 void *arg;
216 u32 mask;
217};
218
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200219enum fifo_size {
220 DSI_FIFO_SIZE_0 = 0,
221 DSI_FIFO_SIZE_32 = 1,
222 DSI_FIFO_SIZE_64 = 2,
223 DSI_FIFO_SIZE_96 = 3,
224 DSI_FIFO_SIZE_128 = 4,
225};
226
227enum dsi_vc_mode {
228 DSI_VC_MODE_L4 = 0,
229 DSI_VC_MODE_VP,
230};
231
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +0300232enum dsi_lane {
233 DSI_CLK_P = 1 << 0,
234 DSI_CLK_N = 1 << 1,
235 DSI_DATA1_P = 1 << 2,
236 DSI_DATA1_N = 1 << 3,
237 DSI_DATA2_P = 1 << 4,
238 DSI_DATA2_N = 1 << 5,
239};
240
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200241struct dsi_update_region {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200242 u16 x, y, w, h;
243 struct omap_dss_device *device;
244};
245
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200246struct dsi_irq_stats {
247 unsigned long last_reset;
248 unsigned irq_count;
249 unsigned dsi_irqs[32];
250 unsigned vc_irqs[4][32];
251 unsigned cio_irqs[32];
252};
253
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200254struct dsi_isr_tables {
255 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
256 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
257 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
258};
259
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200260static struct
261{
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000262 struct platform_device *pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200263 void __iomem *base;
archit tanejaaffe3602011-02-23 08:41:03 +0000264 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200265
Tomi Valkeinend1f58572010-07-30 11:57:57 +0300266 void (*dsi_mux_pads)(bool enable);
267
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200268 struct dsi_clock_info current_cinfo;
269
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300270 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200271 struct regulator *vdds_dsi_reg;
272
273 struct {
274 enum dsi_vc_mode mode;
275 struct omap_dss_device *dssdev;
276 enum fifo_size fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530277 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200278 } vc[4];
279
280 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200281 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200282
283 unsigned pll_locked;
284
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200285 spinlock_t irq_lock;
286 struct dsi_isr_tables isr_tables;
287 /* space for a copy used by the interrupt handler */
288 struct dsi_isr_tables isr_tables_copy;
289
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200290 int update_channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200291 struct dsi_update_region update_region;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200292
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200293 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300294 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200295
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +0300296 struct workqueue_struct *workqueue;
297
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200298 void (*framedone_callback)(int, void *);
299 void *framedone_data;
300
301 struct delayed_work framedone_timeout_work;
302
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200303#ifdef DSI_CATCH_MISSING_TE
304 struct timer_list te_timer;
305#endif
306
307 unsigned long cache_req_pck;
308 unsigned long cache_clk_freq;
309 struct dsi_clock_info cache_cinfo;
310
311 u32 errors;
312 spinlock_t errors_lock;
313#ifdef DEBUG
314 ktime_t perf_setup_time;
315 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200316#endif
317 int debug_read;
318 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200319
320#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
321 spinlock_t irq_stats_lock;
322 struct dsi_irq_stats irq_stats;
323#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500324 /* DSI PLL Parameter Ranges */
325 unsigned long regm_max, regn_max;
326 unsigned long regm_dispc_max, regm_dsi_max;
327 unsigned long fint_min, fint_max;
328 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300329
330 unsigned scp_clk_refcount;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200331} dsi;
332
333#ifdef DEBUG
334static unsigned int dsi_perf;
335module_param_named(dsi_perf, dsi_perf, bool, 0644);
336#endif
337
338static inline void dsi_write_reg(const struct dsi_reg idx, u32 val)
339{
340 __raw_writel(val, dsi.base + idx.idx);
341}
342
343static inline u32 dsi_read_reg(const struct dsi_reg idx)
344{
345 return __raw_readl(dsi.base + idx.idx);
346}
347
348
349void dsi_save_context(void)
350{
351}
352
353void dsi_restore_context(void)
354{
355}
356
Archit Taneja1ffefe72011-05-12 17:26:24 +0530357void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200358{
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200359 down(&dsi.bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200360}
361EXPORT_SYMBOL(dsi_bus_lock);
362
Archit Taneja1ffefe72011-05-12 17:26:24 +0530363void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200364{
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200365 up(&dsi.bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200366}
367EXPORT_SYMBOL(dsi_bus_unlock);
368
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200369static bool dsi_bus_is_locked(void)
370{
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200371 return dsi.bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200372}
373
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200374static void dsi_completion_handler(void *data, u32 mask)
375{
376 complete((struct completion *)data);
377}
378
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200379static inline int wait_for_bit_change(const struct dsi_reg idx, int bitnum,
380 int value)
381{
382 int t = 100000;
383
384 while (REG_GET(idx, bitnum, bitnum) != value) {
385 if (--t == 0)
386 return !value;
387 }
388
389 return value;
390}
391
392#ifdef DEBUG
393static void dsi_perf_mark_setup(void)
394{
395 dsi.perf_setup_time = ktime_get();
396}
397
398static void dsi_perf_mark_start(void)
399{
400 dsi.perf_start_time = ktime_get();
401}
402
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200403static void dsi_perf_show(const char *name)
404{
405 ktime_t t, setup_time, trans_time;
406 u32 total_bytes;
407 u32 setup_us, trans_us, total_us;
408
409 if (!dsi_perf)
410 return;
411
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200412 t = ktime_get();
413
414 setup_time = ktime_sub(dsi.perf_start_time, dsi.perf_setup_time);
415 setup_us = (u32)ktime_to_us(setup_time);
416 if (setup_us == 0)
417 setup_us = 1;
418
419 trans_time = ktime_sub(t, dsi.perf_start_time);
420 trans_us = (u32)ktime_to_us(trans_time);
421 if (trans_us == 0)
422 trans_us = 1;
423
424 total_us = setup_us + trans_us;
425
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200426 total_bytes = dsi.update_region.w *
427 dsi.update_region.h *
428 dsi.update_region.device->ctrl.pixel_size / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200429
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200430 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
431 "%u bytes, %u kbytes/sec\n",
432 name,
433 setup_us,
434 trans_us,
435 total_us,
436 1000*1000 / total_us,
437 total_bytes,
438 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200439}
440#else
441#define dsi_perf_mark_setup()
442#define dsi_perf_mark_start()
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200443#define dsi_perf_show(x)
444#endif
445
446static void print_irq_status(u32 status)
447{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200448 if (status == 0)
449 return;
450
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200451#ifndef VERBOSE_IRQ
452 if ((status & ~DSI_IRQ_CHANNEL_MASK) == 0)
453 return;
454#endif
455 printk(KERN_DEBUG "DSI IRQ: 0x%x: ", status);
456
457#define PIS(x) \
458 if (status & DSI_IRQ_##x) \
459 printk(#x " ");
460#ifdef VERBOSE_IRQ
461 PIS(VC0);
462 PIS(VC1);
463 PIS(VC2);
464 PIS(VC3);
465#endif
466 PIS(WAKEUP);
467 PIS(RESYNC);
468 PIS(PLL_LOCK);
469 PIS(PLL_UNLOCK);
470 PIS(PLL_RECALL);
471 PIS(COMPLEXIO_ERR);
472 PIS(HS_TX_TIMEOUT);
473 PIS(LP_RX_TIMEOUT);
474 PIS(TE_TRIGGER);
475 PIS(ACK_TRIGGER);
476 PIS(SYNC_LOST);
477 PIS(LDO_POWER_GOOD);
478 PIS(TA_TIMEOUT);
479#undef PIS
480
481 printk("\n");
482}
483
484static void print_irq_status_vc(int channel, u32 status)
485{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200486 if (status == 0)
487 return;
488
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200489#ifndef VERBOSE_IRQ
490 if ((status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
491 return;
492#endif
493 printk(KERN_DEBUG "DSI VC(%d) IRQ 0x%x: ", channel, status);
494
495#define PIS(x) \
496 if (status & DSI_VC_IRQ_##x) \
497 printk(#x " ");
498 PIS(CS);
499 PIS(ECC_CORR);
500#ifdef VERBOSE_IRQ
501 PIS(PACKET_SENT);
502#endif
503 PIS(FIFO_TX_OVF);
504 PIS(FIFO_RX_OVF);
505 PIS(BTA);
506 PIS(ECC_NO_CORR);
507 PIS(FIFO_TX_UDF);
508 PIS(PP_BUSY_CHANGE);
509#undef PIS
510 printk("\n");
511}
512
513static void print_irq_status_cio(u32 status)
514{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200515 if (status == 0)
516 return;
517
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200518 printk(KERN_DEBUG "DSI CIO IRQ 0x%x: ", status);
519
520#define PIS(x) \
521 if (status & DSI_CIO_IRQ_##x) \
522 printk(#x " ");
523 PIS(ERRSYNCESC1);
524 PIS(ERRSYNCESC2);
525 PIS(ERRSYNCESC3);
526 PIS(ERRESC1);
527 PIS(ERRESC2);
528 PIS(ERRESC3);
529 PIS(ERRCONTROL1);
530 PIS(ERRCONTROL2);
531 PIS(ERRCONTROL3);
532 PIS(STATEULPS1);
533 PIS(STATEULPS2);
534 PIS(STATEULPS3);
535 PIS(ERRCONTENTIONLP0_1);
536 PIS(ERRCONTENTIONLP1_1);
537 PIS(ERRCONTENTIONLP0_2);
538 PIS(ERRCONTENTIONLP1_2);
539 PIS(ERRCONTENTIONLP0_3);
540 PIS(ERRCONTENTIONLP1_3);
541 PIS(ULPSACTIVENOT_ALL0);
542 PIS(ULPSACTIVENOT_ALL1);
543#undef PIS
544
545 printk("\n");
546}
547
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200548#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
549static void dsi_collect_irq_stats(u32 irqstatus, u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200550{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200551 int i;
552
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200553 spin_lock(&dsi.irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200554
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200555 dsi.irq_stats.irq_count++;
556 dss_collect_irq_stats(irqstatus, dsi.irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200557
558 for (i = 0; i < 4; ++i)
559 dss_collect_irq_stats(vcstatus[i], dsi.irq_stats.vc_irqs[i]);
560
561 dss_collect_irq_stats(ciostatus, dsi.irq_stats.cio_irqs);
562
563 spin_unlock(&dsi.irq_stats_lock);
564}
565#else
566#define dsi_collect_irq_stats(irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200567#endif
568
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200569static int debug_irq;
570
571static void dsi_handle_irq_errors(u32 irqstatus, u32 *vcstatus, u32 ciostatus)
572{
573 int i;
574
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200575 if (irqstatus & DSI_IRQ_ERROR_MASK) {
576 DSSERR("DSI error, irqstatus %x\n", irqstatus);
577 print_irq_status(irqstatus);
578 spin_lock(&dsi.errors_lock);
579 dsi.errors |= irqstatus & DSI_IRQ_ERROR_MASK;
580 spin_unlock(&dsi.errors_lock);
581 } else if (debug_irq) {
582 print_irq_status(irqstatus);
583 }
584
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200585 for (i = 0; i < 4; ++i) {
586 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
587 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
588 i, vcstatus[i]);
589 print_irq_status_vc(i, vcstatus[i]);
590 } else if (debug_irq) {
591 print_irq_status_vc(i, vcstatus[i]);
592 }
593 }
594
595 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
596 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
597 print_irq_status_cio(ciostatus);
598 } else if (debug_irq) {
599 print_irq_status_cio(ciostatus);
600 }
601}
602
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200603static void dsi_call_isrs(struct dsi_isr_data *isr_array,
604 unsigned isr_array_size, u32 irqstatus)
605{
606 struct dsi_isr_data *isr_data;
607 int i;
608
609 for (i = 0; i < isr_array_size; i++) {
610 isr_data = &isr_array[i];
611 if (isr_data->isr && isr_data->mask & irqstatus)
612 isr_data->isr(isr_data->arg, irqstatus);
613 }
614}
615
616static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
617 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
618{
619 int i;
620
621 dsi_call_isrs(isr_tables->isr_table,
622 ARRAY_SIZE(isr_tables->isr_table),
623 irqstatus);
624
625 for (i = 0; i < 4; ++i) {
626 if (vcstatus[i] == 0)
627 continue;
628 dsi_call_isrs(isr_tables->isr_table_vc[i],
629 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
630 vcstatus[i]);
631 }
632
633 if (ciostatus != 0)
634 dsi_call_isrs(isr_tables->isr_table_cio,
635 ARRAY_SIZE(isr_tables->isr_table_cio),
636 ciostatus);
637}
638
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200639static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
640{
641 u32 irqstatus, vcstatus[4], ciostatus;
642 int i;
643
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200644 spin_lock(&dsi.irq_lock);
645
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200646 irqstatus = dsi_read_reg(DSI_IRQSTATUS);
647
648 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200649 if (!irqstatus) {
650 spin_unlock(&dsi.irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200651 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200652 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200653
654 dsi_write_reg(DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
655 /* flush posted write */
656 dsi_read_reg(DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200657
658 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200659 if ((irqstatus & (1 << i)) == 0) {
660 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200661 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300662 }
663
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200664 vcstatus[i] = dsi_read_reg(DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200665
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200666 dsi_write_reg(DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200667 /* flush posted write */
668 dsi_read_reg(DSI_VC_IRQSTATUS(i));
669 }
670
671 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
672 ciostatus = dsi_read_reg(DSI_COMPLEXIO_IRQ_STATUS);
673
674 dsi_write_reg(DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
675 /* flush posted write */
676 dsi_read_reg(DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200677 } else {
678 ciostatus = 0;
679 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200680
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200681#ifdef DSI_CATCH_MISSING_TE
682 if (irqstatus & DSI_IRQ_TE_TRIGGER)
683 del_timer(&dsi.te_timer);
684#endif
685
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200686 /* make a copy and unlock, so that isrs can unregister
687 * themselves */
688 memcpy(&dsi.isr_tables_copy, &dsi.isr_tables, sizeof(dsi.isr_tables));
689
690 spin_unlock(&dsi.irq_lock);
691
692 dsi_handle_isrs(&dsi.isr_tables_copy, irqstatus, vcstatus, ciostatus);
693
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200694 dsi_handle_irq_errors(irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200695
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200696 dsi_collect_irq_stats(irqstatus, vcstatus, ciostatus);
697
archit tanejaaffe3602011-02-23 08:41:03 +0000698 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200699}
700
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200701/* dsi.irq_lock has to be locked by the caller */
702static void _omap_dsi_configure_irqs(struct dsi_isr_data *isr_array,
703 unsigned isr_array_size, u32 default_mask,
704 const struct dsi_reg enable_reg,
705 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200706{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200707 struct dsi_isr_data *isr_data;
708 u32 mask;
709 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200710 int i;
711
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200712 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200713
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200714 for (i = 0; i < isr_array_size; i++) {
715 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200716
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200717 if (isr_data->isr == NULL)
718 continue;
719
720 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200721 }
722
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200723 old_mask = dsi_read_reg(enable_reg);
724 /* clear the irqstatus for newly enabled irqs */
725 dsi_write_reg(status_reg, (mask ^ old_mask) & mask);
726 dsi_write_reg(enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200727
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200728 /* flush posted writes */
729 dsi_read_reg(enable_reg);
730 dsi_read_reg(status_reg);
731}
732
733/* dsi.irq_lock has to be locked by the caller */
734static void _omap_dsi_set_irqs(void)
735{
736 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200737#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200738 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200739#endif
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200740 _omap_dsi_configure_irqs(dsi.isr_tables.isr_table,
741 ARRAY_SIZE(dsi.isr_tables.isr_table), mask,
742 DSI_IRQENABLE, DSI_IRQSTATUS);
743}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200744
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200745/* dsi.irq_lock has to be locked by the caller */
746static void _omap_dsi_set_irqs_vc(int vc)
747{
748 _omap_dsi_configure_irqs(dsi.isr_tables.isr_table_vc[vc],
749 ARRAY_SIZE(dsi.isr_tables.isr_table_vc[vc]),
750 DSI_VC_IRQ_ERROR_MASK,
751 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
752}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200753
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200754/* dsi.irq_lock has to be locked by the caller */
755static void _omap_dsi_set_irqs_cio(void)
756{
757 _omap_dsi_configure_irqs(dsi.isr_tables.isr_table_cio,
758 ARRAY_SIZE(dsi.isr_tables.isr_table_cio),
759 DSI_CIO_IRQ_ERROR_MASK,
760 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
761}
762
763static void _dsi_initialize_irq(void)
764{
765 unsigned long flags;
766 int vc;
767
768 spin_lock_irqsave(&dsi.irq_lock, flags);
769
770 memset(&dsi.isr_tables, 0, sizeof(dsi.isr_tables));
771
772 _omap_dsi_set_irqs();
773 for (vc = 0; vc < 4; ++vc)
774 _omap_dsi_set_irqs_vc(vc);
775 _omap_dsi_set_irqs_cio();
776
777 spin_unlock_irqrestore(&dsi.irq_lock, flags);
778}
779
780static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
781 struct dsi_isr_data *isr_array, unsigned isr_array_size)
782{
783 struct dsi_isr_data *isr_data;
784 int free_idx;
785 int i;
786
787 BUG_ON(isr == NULL);
788
789 /* check for duplicate entry and find a free slot */
790 free_idx = -1;
791 for (i = 0; i < isr_array_size; i++) {
792 isr_data = &isr_array[i];
793
794 if (isr_data->isr == isr && isr_data->arg == arg &&
795 isr_data->mask == mask) {
796 return -EINVAL;
797 }
798
799 if (isr_data->isr == NULL && free_idx == -1)
800 free_idx = i;
801 }
802
803 if (free_idx == -1)
804 return -EBUSY;
805
806 isr_data = &isr_array[free_idx];
807 isr_data->isr = isr;
808 isr_data->arg = arg;
809 isr_data->mask = mask;
810
811 return 0;
812}
813
814static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
815 struct dsi_isr_data *isr_array, unsigned isr_array_size)
816{
817 struct dsi_isr_data *isr_data;
818 int i;
819
820 for (i = 0; i < isr_array_size; i++) {
821 isr_data = &isr_array[i];
822 if (isr_data->isr != isr || isr_data->arg != arg ||
823 isr_data->mask != mask)
824 continue;
825
826 isr_data->isr = NULL;
827 isr_data->arg = NULL;
828 isr_data->mask = 0;
829
830 return 0;
831 }
832
833 return -EINVAL;
834}
835
836static int dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask)
837{
838 unsigned long flags;
839 int r;
840
841 spin_lock_irqsave(&dsi.irq_lock, flags);
842
843 r = _dsi_register_isr(isr, arg, mask, dsi.isr_tables.isr_table,
844 ARRAY_SIZE(dsi.isr_tables.isr_table));
845
846 if (r == 0)
847 _omap_dsi_set_irqs();
848
849 spin_unlock_irqrestore(&dsi.irq_lock, flags);
850
851 return r;
852}
853
854static int dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask)
855{
856 unsigned long flags;
857 int r;
858
859 spin_lock_irqsave(&dsi.irq_lock, flags);
860
861 r = _dsi_unregister_isr(isr, arg, mask, dsi.isr_tables.isr_table,
862 ARRAY_SIZE(dsi.isr_tables.isr_table));
863
864 if (r == 0)
865 _omap_dsi_set_irqs();
866
867 spin_unlock_irqrestore(&dsi.irq_lock, flags);
868
869 return r;
870}
871
872static int dsi_register_isr_vc(int channel, omap_dsi_isr_t isr, void *arg,
873 u32 mask)
874{
875 unsigned long flags;
876 int r;
877
878 spin_lock_irqsave(&dsi.irq_lock, flags);
879
880 r = _dsi_register_isr(isr, arg, mask,
881 dsi.isr_tables.isr_table_vc[channel],
882 ARRAY_SIZE(dsi.isr_tables.isr_table_vc[channel]));
883
884 if (r == 0)
885 _omap_dsi_set_irqs_vc(channel);
886
887 spin_unlock_irqrestore(&dsi.irq_lock, flags);
888
889 return r;
890}
891
892static int dsi_unregister_isr_vc(int channel, omap_dsi_isr_t isr, void *arg,
893 u32 mask)
894{
895 unsigned long flags;
896 int r;
897
898 spin_lock_irqsave(&dsi.irq_lock, flags);
899
900 r = _dsi_unregister_isr(isr, arg, mask,
901 dsi.isr_tables.isr_table_vc[channel],
902 ARRAY_SIZE(dsi.isr_tables.isr_table_vc[channel]));
903
904 if (r == 0)
905 _omap_dsi_set_irqs_vc(channel);
906
907 spin_unlock_irqrestore(&dsi.irq_lock, flags);
908
909 return r;
910}
911
912static int dsi_register_isr_cio(omap_dsi_isr_t isr, void *arg, u32 mask)
913{
914 unsigned long flags;
915 int r;
916
917 spin_lock_irqsave(&dsi.irq_lock, flags);
918
919 r = _dsi_register_isr(isr, arg, mask, dsi.isr_tables.isr_table_cio,
920 ARRAY_SIZE(dsi.isr_tables.isr_table_cio));
921
922 if (r == 0)
923 _omap_dsi_set_irqs_cio();
924
925 spin_unlock_irqrestore(&dsi.irq_lock, flags);
926
927 return r;
928}
929
930static int dsi_unregister_isr_cio(omap_dsi_isr_t isr, void *arg, u32 mask)
931{
932 unsigned long flags;
933 int r;
934
935 spin_lock_irqsave(&dsi.irq_lock, flags);
936
937 r = _dsi_unregister_isr(isr, arg, mask, dsi.isr_tables.isr_table_cio,
938 ARRAY_SIZE(dsi.isr_tables.isr_table_cio));
939
940 if (r == 0)
941 _omap_dsi_set_irqs_cio();
942
943 spin_unlock_irqrestore(&dsi.irq_lock, flags);
944
945 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200946}
947
948static u32 dsi_get_errors(void)
949{
950 unsigned long flags;
951 u32 e;
952 spin_lock_irqsave(&dsi.errors_lock, flags);
953 e = dsi.errors;
954 dsi.errors = 0;
955 spin_unlock_irqrestore(&dsi.errors_lock, flags);
956 return e;
957}
958
Archit Taneja1bb47832011-02-24 14:17:30 +0530959/* DSI func clock. this could also be dsi_pll_hsdiv_dsi_clk */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200960static inline void enable_clocks(bool enable)
961{
962 if (enable)
Archit Taneja6af9cd12011-01-31 16:27:44 +0000963 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200964 else
Archit Taneja6af9cd12011-01-31 16:27:44 +0000965 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200966}
967
968/* source clock for DSI PLL. this could also be PCLKFREE */
969static inline void dsi_enable_pll_clock(bool enable)
970{
971 if (enable)
Archit Taneja6af9cd12011-01-31 16:27:44 +0000972 dss_clk_enable(DSS_CLK_SYSCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200973 else
Archit Taneja6af9cd12011-01-31 16:27:44 +0000974 dss_clk_disable(DSS_CLK_SYSCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200975
976 if (enable && dsi.pll_locked) {
977 if (wait_for_bit_change(DSI_PLL_STATUS, 1, 1) != 1)
978 DSSERR("cannot lock PLL when enabling clocks\n");
979 }
980}
981
982#ifdef DEBUG
983static void _dsi_print_reset_status(void)
984{
985 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +0300986 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200987
988 if (!dss_debug)
989 return;
990
991 /* A dummy read using the SCP interface to any DSIPHY register is
992 * required after DSIPHY reset to complete the reset of the DSI complex
993 * I/O. */
994 l = dsi_read_reg(DSI_DSIPHY_CFG5);
995
996 printk(KERN_DEBUG "DSI resets: ");
997
998 l = dsi_read_reg(DSI_PLL_STATUS);
999 printk("PLL (%d) ", FLD_GET(l, 0, 0));
1000
1001 l = dsi_read_reg(DSI_COMPLEXIO_CFG1);
1002 printk("CIO (%d) ", FLD_GET(l, 29, 29));
1003
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001004 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1005 b0 = 28;
1006 b1 = 27;
1007 b2 = 26;
1008 } else {
1009 b0 = 24;
1010 b1 = 25;
1011 b2 = 26;
1012 }
1013
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001014 l = dsi_read_reg(DSI_DSIPHY_CFG5);
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001015 printk("PHY (%x%x%x, %d, %d, %d)\n",
1016 FLD_GET(l, b0, b0),
1017 FLD_GET(l, b1, b1),
1018 FLD_GET(l, b2, b2),
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001019 FLD_GET(l, 29, 29),
1020 FLD_GET(l, 30, 30),
1021 FLD_GET(l, 31, 31));
1022}
1023#else
1024#define _dsi_print_reset_status()
1025#endif
1026
1027static inline int dsi_if_enable(bool enable)
1028{
1029 DSSDBG("dsi_if_enable(%d)\n", enable);
1030
1031 enable = enable ? 1 : 0;
1032 REG_FLD_MOD(DSI_CTRL, enable, 0, 0); /* IF_EN */
1033
1034 if (wait_for_bit_change(DSI_CTRL, 0, enable) != enable) {
1035 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1036 return -EIO;
1037 }
1038
1039 return 0;
1040}
1041
Archit Taneja1bb47832011-02-24 14:17:30 +05301042unsigned long dsi_get_pll_hsdiv_dispc_rate(void)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001043{
Archit Taneja1bb47832011-02-24 14:17:30 +05301044 return dsi.current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001045}
1046
Archit Taneja1bb47832011-02-24 14:17:30 +05301047static unsigned long dsi_get_pll_hsdiv_dsi_rate(void)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001048{
Archit Taneja1bb47832011-02-24 14:17:30 +05301049 return dsi.current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001050}
1051
1052static unsigned long dsi_get_txbyteclkhs(void)
1053{
1054 return dsi.current_cinfo.clkin4ddr / 16;
1055}
1056
1057static unsigned long dsi_fclk_rate(void)
1058{
1059 unsigned long r;
1060
Archit Taneja89a35e52011-04-12 13:52:23 +05301061 if (dss_get_dsi_clk_source() == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301062 /* DSI FCLK source is DSS_CLK_FCK */
Archit Taneja6af9cd12011-01-31 16:27:44 +00001063 r = dss_clk_get_rate(DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001064 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301065 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
1066 r = dsi_get_pll_hsdiv_dsi_rate();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001067 }
1068
1069 return r;
1070}
1071
1072static int dsi_set_lp_clk_divisor(struct omap_dss_device *dssdev)
1073{
1074 unsigned long dsi_fclk;
1075 unsigned lp_clk_div;
1076 unsigned long lp_clk;
1077
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02001078 lp_clk_div = dssdev->clocks.dsi.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001079
Taneja, Archit49641112011-03-14 23:28:23 -05001080 if (lp_clk_div == 0 || lp_clk_div > dsi.lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001081 return -EINVAL;
1082
1083 dsi_fclk = dsi_fclk_rate();
1084
1085 lp_clk = dsi_fclk / 2 / lp_clk_div;
1086
1087 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
1088 dsi.current_cinfo.lp_clk = lp_clk;
1089 dsi.current_cinfo.lp_clk_div = lp_clk_div;
1090
1091 REG_FLD_MOD(DSI_CLK_CTRL, lp_clk_div, 12, 0); /* LP_CLK_DIVISOR */
1092
1093 REG_FLD_MOD(DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0,
1094 21, 21); /* LP_RX_SYNCHRO_ENABLE */
1095
1096 return 0;
1097}
1098
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001099static void dsi_enable_scp_clk(void)
1100{
1101 if (dsi.scp_clk_refcount++ == 0)
1102 REG_FLD_MOD(DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
1103}
1104
1105static void dsi_disable_scp_clk(void)
1106{
1107 WARN_ON(dsi.scp_clk_refcount == 0);
1108 if (--dsi.scp_clk_refcount == 0)
1109 REG_FLD_MOD(DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
1110}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001111
1112enum dsi_pll_power_state {
1113 DSI_PLL_POWER_OFF = 0x0,
1114 DSI_PLL_POWER_ON_HSCLK = 0x1,
1115 DSI_PLL_POWER_ON_ALL = 0x2,
1116 DSI_PLL_POWER_ON_DIV = 0x3,
1117};
1118
1119static int dsi_pll_power(enum dsi_pll_power_state state)
1120{
1121 int t = 0;
1122
Tomi Valkeinenc94dfe02011-04-15 10:42:59 +03001123 /* DSI-PLL power command 0x3 is not working */
1124 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1125 state == DSI_PLL_POWER_ON_DIV)
1126 state = DSI_PLL_POWER_ON_ALL;
1127
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001128 REG_FLD_MOD(DSI_CLK_CTRL, state, 31, 30); /* PLL_PWR_CMD */
1129
1130 /* PLL_PWR_STATUS */
1131 while (FLD_GET(dsi_read_reg(DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001132 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001133 DSSERR("Failed to set DSI PLL power mode to %d\n",
1134 state);
1135 return -ENODEV;
1136 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001137 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001138 }
1139
1140 return 0;
1141}
1142
1143/* calculate clock rates using dividers in cinfo */
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001144static int dsi_calc_clock_rates(struct omap_dss_device *dssdev,
1145 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001146{
Taneja, Archit49641112011-03-14 23:28:23 -05001147 if (cinfo->regn == 0 || cinfo->regn > dsi.regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001148 return -EINVAL;
1149
Taneja, Archit49641112011-03-14 23:28:23 -05001150 if (cinfo->regm == 0 || cinfo->regm > dsi.regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001151 return -EINVAL;
1152
Taneja, Archit49641112011-03-14 23:28:23 -05001153 if (cinfo->regm_dispc > dsi.regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001154 return -EINVAL;
1155
Taneja, Archit49641112011-03-14 23:28:23 -05001156 if (cinfo->regm_dsi > dsi.regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001157 return -EINVAL;
1158
Archit Taneja1bb47832011-02-24 14:17:30 +05301159 if (cinfo->use_sys_clk) {
Archit Taneja6af9cd12011-01-31 16:27:44 +00001160 cinfo->clkin = dss_clk_get_rate(DSS_CLK_SYSCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001161 /* XXX it is unclear if highfreq should be used
Archit Taneja1bb47832011-02-24 14:17:30 +05301162 * with DSS_SYS_CLK source also */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001163 cinfo->highfreq = 0;
1164 } else {
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001165 cinfo->clkin = dispc_pclk_rate(dssdev->manager->id);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001166
1167 if (cinfo->clkin < 32000000)
1168 cinfo->highfreq = 0;
1169 else
1170 cinfo->highfreq = 1;
1171 }
1172
1173 cinfo->fint = cinfo->clkin / (cinfo->regn * (cinfo->highfreq ? 2 : 1));
1174
Taneja, Archit49641112011-03-14 23:28:23 -05001175 if (cinfo->fint > dsi.fint_max || cinfo->fint < dsi.fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001176 return -EINVAL;
1177
1178 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1179
1180 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1181 return -EINVAL;
1182
Archit Taneja1bb47832011-02-24 14:17:30 +05301183 if (cinfo->regm_dispc > 0)
1184 cinfo->dsi_pll_hsdiv_dispc_clk =
1185 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001186 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301187 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001188
Archit Taneja1bb47832011-02-24 14:17:30 +05301189 if (cinfo->regm_dsi > 0)
1190 cinfo->dsi_pll_hsdiv_dsi_clk =
1191 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001192 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301193 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001194
1195 return 0;
1196}
1197
1198int dsi_pll_calc_clock_div_pck(bool is_tft, unsigned long req_pck,
1199 struct dsi_clock_info *dsi_cinfo,
1200 struct dispc_clock_info *dispc_cinfo)
1201{
1202 struct dsi_clock_info cur, best;
1203 struct dispc_clock_info best_dispc;
1204 int min_fck_per_pck;
1205 int match = 0;
Archit Taneja1bb47832011-02-24 14:17:30 +05301206 unsigned long dss_sys_clk, max_dss_fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001207
Archit Taneja1bb47832011-02-24 14:17:30 +05301208 dss_sys_clk = dss_clk_get_rate(DSS_CLK_SYSCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001209
Taneja, Archit31ef8232011-03-14 23:28:22 -05001210 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +05301211
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001212 if (req_pck == dsi.cache_req_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +05301213 dsi.cache_cinfo.clkin == dss_sys_clk) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001214 DSSDBG("DSI clock info found from cache\n");
1215 *dsi_cinfo = dsi.cache_cinfo;
Archit Taneja1bb47832011-02-24 14:17:30 +05301216 dispc_find_clk_divs(is_tft, req_pck,
1217 dsi_cinfo->dsi_pll_hsdiv_dispc_clk, dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001218 return 0;
1219 }
1220
1221 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1222
1223 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +05301224 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001225 DSSERR("Requested pixel clock not possible with the current "
1226 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1227 "the constraint off.\n");
1228 min_fck_per_pck = 0;
1229 }
1230
1231 DSSDBG("dsi_pll_calc\n");
1232
1233retry:
1234 memset(&best, 0, sizeof(best));
1235 memset(&best_dispc, 0, sizeof(best_dispc));
1236
1237 memset(&cur, 0, sizeof(cur));
Archit Taneja1bb47832011-02-24 14:17:30 +05301238 cur.clkin = dss_sys_clk;
1239 cur.use_sys_clk = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001240 cur.highfreq = 0;
1241
1242 /* no highfreq: 0.75MHz < Fint = clkin / regn < 2.1MHz */
1243 /* highfreq: 0.75MHz < Fint = clkin / (2*regn) < 2.1MHz */
1244 /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
Taneja, Archit49641112011-03-14 23:28:23 -05001245 for (cur.regn = 1; cur.regn < dsi.regn_max; ++cur.regn) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001246 if (cur.highfreq == 0)
1247 cur.fint = cur.clkin / cur.regn;
1248 else
1249 cur.fint = cur.clkin / (2 * cur.regn);
1250
Taneja, Archit49641112011-03-14 23:28:23 -05001251 if (cur.fint > dsi.fint_max || cur.fint < dsi.fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001252 continue;
1253
1254 /* DSIPHY(MHz) = (2 * regm / regn) * (clkin / (highfreq + 1)) */
Taneja, Archit49641112011-03-14 23:28:23 -05001255 for (cur.regm = 1; cur.regm < dsi.regm_max; ++cur.regm) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001256 unsigned long a, b;
1257
1258 a = 2 * cur.regm * (cur.clkin/1000);
1259 b = cur.regn * (cur.highfreq + 1);
1260 cur.clkin4ddr = a / b * 1000;
1261
1262 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1263 break;
1264
Archit Taneja1bb47832011-02-24 14:17:30 +05301265 /* dsi_pll_hsdiv_dispc_clk(MHz) =
1266 * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
Taneja, Archit49641112011-03-14 23:28:23 -05001267 for (cur.regm_dispc = 1; cur.regm_dispc < dsi.regm_dispc_max;
Archit Taneja1bb47832011-02-24 14:17:30 +05301268 ++cur.regm_dispc) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001269 struct dispc_clock_info cur_dispc;
Archit Taneja1bb47832011-02-24 14:17:30 +05301270 cur.dsi_pll_hsdiv_dispc_clk =
1271 cur.clkin4ddr / cur.regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001272
1273 /* this will narrow down the search a bit,
1274 * but still give pixclocks below what was
1275 * requested */
Archit Taneja1bb47832011-02-24 14:17:30 +05301276 if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001277 break;
1278
Archit Taneja1bb47832011-02-24 14:17:30 +05301279 if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001280 continue;
1281
1282 if (min_fck_per_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +05301283 cur.dsi_pll_hsdiv_dispc_clk <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001284 req_pck * min_fck_per_pck)
1285 continue;
1286
1287 match = 1;
1288
1289 dispc_find_clk_divs(is_tft, req_pck,
Archit Taneja1bb47832011-02-24 14:17:30 +05301290 cur.dsi_pll_hsdiv_dispc_clk,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001291 &cur_dispc);
1292
1293 if (abs(cur_dispc.pck - req_pck) <
1294 abs(best_dispc.pck - req_pck)) {
1295 best = cur;
1296 best_dispc = cur_dispc;
1297
1298 if (cur_dispc.pck == req_pck)
1299 goto found;
1300 }
1301 }
1302 }
1303 }
1304found:
1305 if (!match) {
1306 if (min_fck_per_pck) {
1307 DSSERR("Could not find suitable clock settings.\n"
1308 "Turning FCK/PCK constraint off and"
1309 "trying again.\n");
1310 min_fck_per_pck = 0;
1311 goto retry;
1312 }
1313
1314 DSSERR("Could not find suitable clock settings.\n");
1315
1316 return -EINVAL;
1317 }
1318
Archit Taneja1bb47832011-02-24 14:17:30 +05301319 /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
1320 best.regm_dsi = 0;
1321 best.dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001322
1323 if (dsi_cinfo)
1324 *dsi_cinfo = best;
1325 if (dispc_cinfo)
1326 *dispc_cinfo = best_dispc;
1327
1328 dsi.cache_req_pck = req_pck;
1329 dsi.cache_clk_freq = 0;
1330 dsi.cache_cinfo = best;
1331
1332 return 0;
1333}
1334
1335int dsi_pll_set_clock_div(struct dsi_clock_info *cinfo)
1336{
1337 int r = 0;
1338 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001339 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001340 u8 regn_start, regn_end, regm_start, regm_end;
1341 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001342
1343 DSSDBGF();
1344
Tomi Valkeinenb2765092011-04-07 15:28:47 +03001345 dsi.current_cinfo.use_sys_clk = cinfo->use_sys_clk;
1346 dsi.current_cinfo.highfreq = cinfo->highfreq;
1347
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001348 dsi.current_cinfo.fint = cinfo->fint;
1349 dsi.current_cinfo.clkin4ddr = cinfo->clkin4ddr;
Archit Taneja1bb47832011-02-24 14:17:30 +05301350 dsi.current_cinfo.dsi_pll_hsdiv_dispc_clk =
1351 cinfo->dsi_pll_hsdiv_dispc_clk;
1352 dsi.current_cinfo.dsi_pll_hsdiv_dsi_clk =
1353 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001354
1355 dsi.current_cinfo.regn = cinfo->regn;
1356 dsi.current_cinfo.regm = cinfo->regm;
Archit Taneja1bb47832011-02-24 14:17:30 +05301357 dsi.current_cinfo.regm_dispc = cinfo->regm_dispc;
1358 dsi.current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001359
1360 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1361
1362 DSSDBG("clkin (%s) rate %ld, highfreq %d\n",
Archit Taneja1bb47832011-02-24 14:17:30 +05301363 cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001364 cinfo->clkin,
1365 cinfo->highfreq);
1366
1367 /* DSIPHY == CLKIN4DDR */
1368 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu / %d = %lu\n",
1369 cinfo->regm,
1370 cinfo->regn,
1371 cinfo->clkin,
1372 cinfo->highfreq + 1,
1373 cinfo->clkin4ddr);
1374
1375 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1376 cinfo->clkin4ddr / 1000 / 1000 / 2);
1377
1378 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1379
Archit Taneja1bb47832011-02-24 14:17:30 +05301380 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301381 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1382 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301383 cinfo->dsi_pll_hsdiv_dispc_clk);
1384 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301385 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1386 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301387 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001388
Taneja, Archit49641112011-03-14 23:28:23 -05001389 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1390 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1391 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1392 &regm_dispc_end);
1393 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1394 &regm_dsi_end);
1395
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001396 REG_FLD_MOD(DSI_PLL_CONTROL, 0, 0, 0); /* DSI_PLL_AUTOMODE = manual */
1397
1398 l = dsi_read_reg(DSI_PLL_CONFIGURATION1);
1399 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001400 /* DSI_PLL_REGN */
1401 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1402 /* DSI_PLL_REGM */
1403 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1404 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301405 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001406 regm_dispc_start, regm_dispc_end);
1407 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301408 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001409 regm_dsi_start, regm_dsi_end);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001410 dsi_write_reg(DSI_PLL_CONFIGURATION1, l);
1411
Taneja, Archit49641112011-03-14 23:28:23 -05001412 BUG_ON(cinfo->fint < dsi.fint_min || cinfo->fint > dsi.fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001413
1414 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1415 f = cinfo->fint < 1000000 ? 0x3 :
1416 cinfo->fint < 1250000 ? 0x4 :
1417 cinfo->fint < 1500000 ? 0x5 :
1418 cinfo->fint < 1750000 ? 0x6 :
1419 0x7;
1420 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001421
1422 l = dsi_read_reg(DSI_PLL_CONFIGURATION2);
Archit Taneja9613c022011-03-22 06:33:36 -05001423
1424 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL))
1425 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
Archit Taneja1bb47832011-02-24 14:17:30 +05301426 l = FLD_MOD(l, cinfo->use_sys_clk ? 0 : 1,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001427 11, 11); /* DSI_PLL_CLKSEL */
1428 l = FLD_MOD(l, cinfo->highfreq,
1429 12, 12); /* DSI_PLL_HIGHFREQ */
1430 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1431 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1432 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
1433 dsi_write_reg(DSI_PLL_CONFIGURATION2, l);
1434
1435 REG_FLD_MOD(DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
1436
1437 if (wait_for_bit_change(DSI_PLL_GO, 0, 0) != 0) {
1438 DSSERR("dsi pll go bit not going down.\n");
1439 r = -EIO;
1440 goto err;
1441 }
1442
1443 if (wait_for_bit_change(DSI_PLL_STATUS, 1, 1) != 1) {
1444 DSSERR("cannot lock PLL\n");
1445 r = -EIO;
1446 goto err;
1447 }
1448
1449 dsi.pll_locked = 1;
1450
1451 l = dsi_read_reg(DSI_PLL_CONFIGURATION2);
1452 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1453 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1454 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1455 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1456 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1457 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1458 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1459 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1460 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1461 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1462 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1463 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1464 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1465 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
1466 dsi_write_reg(DSI_PLL_CONFIGURATION2, l);
1467
1468 DSSDBG("PLL config done\n");
1469err:
1470 return r;
1471}
1472
1473int dsi_pll_init(struct omap_dss_device *dssdev, bool enable_hsclk,
1474 bool enable_hsdiv)
1475{
1476 int r = 0;
1477 enum dsi_pll_power_state pwstate;
1478
1479 DSSDBG("PLL init\n");
1480
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001481 if (dsi.vdds_dsi_reg == NULL) {
1482 struct regulator *vdds_dsi;
1483
1484 vdds_dsi = regulator_get(&dsi.pdev->dev, "vdds_dsi");
1485
1486 if (IS_ERR(vdds_dsi)) {
1487 DSSERR("can't get VDDS_DSI regulator\n");
1488 return PTR_ERR(vdds_dsi);
1489 }
1490
1491 dsi.vdds_dsi_reg = vdds_dsi;
1492 }
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001493
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001494 enable_clocks(1);
1495 dsi_enable_pll_clock(1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001496 /*
1497 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1498 */
1499 dsi_enable_scp_clk();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001500
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001501 if (!dsi.vdds_dsi_enabled) {
1502 r = regulator_enable(dsi.vdds_dsi_reg);
1503 if (r)
1504 goto err0;
1505 dsi.vdds_dsi_enabled = true;
1506 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001507
1508 /* XXX PLL does not come out of reset without this... */
1509 dispc_pck_free_enable(1);
1510
1511 if (wait_for_bit_change(DSI_PLL_STATUS, 0, 1) != 1) {
1512 DSSERR("PLL not coming out of reset.\n");
1513 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001514 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001515 goto err1;
1516 }
1517
1518 /* XXX ... but if left on, we get problems when planes do not
1519 * fill the whole display. No idea about this */
1520 dispc_pck_free_enable(0);
1521
1522 if (enable_hsclk && enable_hsdiv)
1523 pwstate = DSI_PLL_POWER_ON_ALL;
1524 else if (enable_hsclk)
1525 pwstate = DSI_PLL_POWER_ON_HSCLK;
1526 else if (enable_hsdiv)
1527 pwstate = DSI_PLL_POWER_ON_DIV;
1528 else
1529 pwstate = DSI_PLL_POWER_OFF;
1530
1531 r = dsi_pll_power(pwstate);
1532
1533 if (r)
1534 goto err1;
1535
1536 DSSDBG("PLL init done\n");
1537
1538 return 0;
1539err1:
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001540 if (dsi.vdds_dsi_enabled) {
1541 regulator_disable(dsi.vdds_dsi_reg);
1542 dsi.vdds_dsi_enabled = false;
1543 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001544err0:
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001545 dsi_disable_scp_clk();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001546 enable_clocks(0);
1547 dsi_enable_pll_clock(0);
1548 return r;
1549}
1550
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001551void dsi_pll_uninit(bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001552{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001553 dsi.pll_locked = 0;
1554 dsi_pll_power(DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001555 if (disconnect_lanes) {
1556 WARN_ON(!dsi.vdds_dsi_enabled);
1557 regulator_disable(dsi.vdds_dsi_reg);
1558 dsi.vdds_dsi_enabled = false;
1559 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001560
1561 dsi_disable_scp_clk();
1562 enable_clocks(0);
1563 dsi_enable_pll_clock(0);
1564
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001565 DSSDBG("PLL uninit done\n");
1566}
1567
1568void dsi_dump_clocks(struct seq_file *s)
1569{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001570 struct dsi_clock_info *cinfo = &dsi.current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301571 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Archit Taneja067a57e2011-03-02 11:57:25 +05301572
1573 dispc_clk_src = dss_get_dispc_clk_source();
1574 dsi_clk_src = dss_get_dsi_clk_source();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001575
1576 enable_clocks(1);
1577
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001578 seq_printf(s, "- DSI PLL -\n");
1579
1580 seq_printf(s, "dsi pll source = %s\n",
Tomi Valkeinena9a65002011-04-04 10:02:53 +03001581 cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001582
1583 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1584
1585 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1586 cinfo->clkin4ddr, cinfo->regm);
1587
Archit Taneja1bb47832011-02-24 14:17:30 +05301588 seq_printf(s, "%s (%s)\t%-16luregm_dispc %u\t(%s)\n",
Archit Taneja067a57e2011-03-02 11:57:25 +05301589 dss_get_generic_clk_source_name(dispc_clk_src),
1590 dss_feat_get_clk_source_name(dispc_clk_src),
Archit Taneja1bb47832011-02-24 14:17:30 +05301591 cinfo->dsi_pll_hsdiv_dispc_clk,
1592 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301593 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001594 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001595
Archit Taneja1bb47832011-02-24 14:17:30 +05301596 seq_printf(s, "%s (%s)\t%-16luregm_dsi %u\t(%s)\n",
Archit Taneja067a57e2011-03-02 11:57:25 +05301597 dss_get_generic_clk_source_name(dsi_clk_src),
1598 dss_feat_get_clk_source_name(dsi_clk_src),
Archit Taneja1bb47832011-02-24 14:17:30 +05301599 cinfo->dsi_pll_hsdiv_dsi_clk,
1600 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301601 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001602 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001603
1604 seq_printf(s, "- DSI -\n");
1605
Archit Taneja067a57e2011-03-02 11:57:25 +05301606 seq_printf(s, "dsi fclk source = %s (%s)\n",
1607 dss_get_generic_clk_source_name(dsi_clk_src),
1608 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001609
1610 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate());
1611
1612 seq_printf(s, "DDR_CLK\t\t%lu\n",
1613 cinfo->clkin4ddr / 4);
1614
1615 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs());
1616
1617 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
1618
1619 seq_printf(s, "VP_CLK\t\t%lu\n"
1620 "VP_PCLK\t\t%lu\n",
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001621 dispc_lclk_rate(OMAP_DSS_CHANNEL_LCD),
1622 dispc_pclk_rate(OMAP_DSS_CHANNEL_LCD));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001623
1624 enable_clocks(0);
1625}
1626
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001627#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1628void dsi_dump_irqs(struct seq_file *s)
1629{
1630 unsigned long flags;
1631 struct dsi_irq_stats stats;
1632
1633 spin_lock_irqsave(&dsi.irq_stats_lock, flags);
1634
1635 stats = dsi.irq_stats;
1636 memset(&dsi.irq_stats, 0, sizeof(dsi.irq_stats));
1637 dsi.irq_stats.last_reset = jiffies;
1638
1639 spin_unlock_irqrestore(&dsi.irq_stats_lock, flags);
1640
1641 seq_printf(s, "period %u ms\n",
1642 jiffies_to_msecs(jiffies - stats.last_reset));
1643
1644 seq_printf(s, "irqs %d\n", stats.irq_count);
1645#define PIS(x) \
1646 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1647
1648 seq_printf(s, "-- DSI interrupts --\n");
1649 PIS(VC0);
1650 PIS(VC1);
1651 PIS(VC2);
1652 PIS(VC3);
1653 PIS(WAKEUP);
1654 PIS(RESYNC);
1655 PIS(PLL_LOCK);
1656 PIS(PLL_UNLOCK);
1657 PIS(PLL_RECALL);
1658 PIS(COMPLEXIO_ERR);
1659 PIS(HS_TX_TIMEOUT);
1660 PIS(LP_RX_TIMEOUT);
1661 PIS(TE_TRIGGER);
1662 PIS(ACK_TRIGGER);
1663 PIS(SYNC_LOST);
1664 PIS(LDO_POWER_GOOD);
1665 PIS(TA_TIMEOUT);
1666#undef PIS
1667
1668#define PIS(x) \
1669 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1670 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1671 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1672 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1673 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1674
1675 seq_printf(s, "-- VC interrupts --\n");
1676 PIS(CS);
1677 PIS(ECC_CORR);
1678 PIS(PACKET_SENT);
1679 PIS(FIFO_TX_OVF);
1680 PIS(FIFO_RX_OVF);
1681 PIS(BTA);
1682 PIS(ECC_NO_CORR);
1683 PIS(FIFO_TX_UDF);
1684 PIS(PP_BUSY_CHANGE);
1685#undef PIS
1686
1687#define PIS(x) \
1688 seq_printf(s, "%-20s %10d\n", #x, \
1689 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1690
1691 seq_printf(s, "-- CIO interrupts --\n");
1692 PIS(ERRSYNCESC1);
1693 PIS(ERRSYNCESC2);
1694 PIS(ERRSYNCESC3);
1695 PIS(ERRESC1);
1696 PIS(ERRESC2);
1697 PIS(ERRESC3);
1698 PIS(ERRCONTROL1);
1699 PIS(ERRCONTROL2);
1700 PIS(ERRCONTROL3);
1701 PIS(STATEULPS1);
1702 PIS(STATEULPS2);
1703 PIS(STATEULPS3);
1704 PIS(ERRCONTENTIONLP0_1);
1705 PIS(ERRCONTENTIONLP1_1);
1706 PIS(ERRCONTENTIONLP0_2);
1707 PIS(ERRCONTENTIONLP1_2);
1708 PIS(ERRCONTENTIONLP0_3);
1709 PIS(ERRCONTENTIONLP1_3);
1710 PIS(ULPSACTIVENOT_ALL0);
1711 PIS(ULPSACTIVENOT_ALL1);
1712#undef PIS
1713}
1714#endif
1715
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001716void dsi_dump_regs(struct seq_file *s)
1717{
1718#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(r))
1719
Archit Taneja6af9cd12011-01-31 16:27:44 +00001720 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
Archit Taneja5bdd3c92011-04-19 19:00:15 +05301721 dsi_enable_scp_clk();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001722
1723 DUMPREG(DSI_REVISION);
1724 DUMPREG(DSI_SYSCONFIG);
1725 DUMPREG(DSI_SYSSTATUS);
1726 DUMPREG(DSI_IRQSTATUS);
1727 DUMPREG(DSI_IRQENABLE);
1728 DUMPREG(DSI_CTRL);
1729 DUMPREG(DSI_COMPLEXIO_CFG1);
1730 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
1731 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
1732 DUMPREG(DSI_CLK_CTRL);
1733 DUMPREG(DSI_TIMING1);
1734 DUMPREG(DSI_TIMING2);
1735 DUMPREG(DSI_VM_TIMING1);
1736 DUMPREG(DSI_VM_TIMING2);
1737 DUMPREG(DSI_VM_TIMING3);
1738 DUMPREG(DSI_CLK_TIMING);
1739 DUMPREG(DSI_TX_FIFO_VC_SIZE);
1740 DUMPREG(DSI_RX_FIFO_VC_SIZE);
1741 DUMPREG(DSI_COMPLEXIO_CFG2);
1742 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
1743 DUMPREG(DSI_VM_TIMING4);
1744 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
1745 DUMPREG(DSI_VM_TIMING5);
1746 DUMPREG(DSI_VM_TIMING6);
1747 DUMPREG(DSI_VM_TIMING7);
1748 DUMPREG(DSI_STOPCLK_TIMING);
1749
1750 DUMPREG(DSI_VC_CTRL(0));
1751 DUMPREG(DSI_VC_TE(0));
1752 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1753 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1754 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1755 DUMPREG(DSI_VC_IRQSTATUS(0));
1756 DUMPREG(DSI_VC_IRQENABLE(0));
1757
1758 DUMPREG(DSI_VC_CTRL(1));
1759 DUMPREG(DSI_VC_TE(1));
1760 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1761 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1762 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1763 DUMPREG(DSI_VC_IRQSTATUS(1));
1764 DUMPREG(DSI_VC_IRQENABLE(1));
1765
1766 DUMPREG(DSI_VC_CTRL(2));
1767 DUMPREG(DSI_VC_TE(2));
1768 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1769 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1770 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
1771 DUMPREG(DSI_VC_IRQSTATUS(2));
1772 DUMPREG(DSI_VC_IRQENABLE(2));
1773
1774 DUMPREG(DSI_VC_CTRL(3));
1775 DUMPREG(DSI_VC_TE(3));
1776 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
1777 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
1778 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
1779 DUMPREG(DSI_VC_IRQSTATUS(3));
1780 DUMPREG(DSI_VC_IRQENABLE(3));
1781
1782 DUMPREG(DSI_DSIPHY_CFG0);
1783 DUMPREG(DSI_DSIPHY_CFG1);
1784 DUMPREG(DSI_DSIPHY_CFG2);
1785 DUMPREG(DSI_DSIPHY_CFG5);
1786
1787 DUMPREG(DSI_PLL_CONTROL);
1788 DUMPREG(DSI_PLL_STATUS);
1789 DUMPREG(DSI_PLL_GO);
1790 DUMPREG(DSI_PLL_CONFIGURATION1);
1791 DUMPREG(DSI_PLL_CONFIGURATION2);
1792
Archit Taneja5bdd3c92011-04-19 19:00:15 +05301793 dsi_disable_scp_clk();
Archit Taneja6af9cd12011-01-31 16:27:44 +00001794 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001795#undef DUMPREG
1796}
1797
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001798enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001799 DSI_COMPLEXIO_POWER_OFF = 0x0,
1800 DSI_COMPLEXIO_POWER_ON = 0x1,
1801 DSI_COMPLEXIO_POWER_ULPS = 0x2,
1802};
1803
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001804static int dsi_cio_power(enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001805{
1806 int t = 0;
1807
1808 /* PWR_CMD */
1809 REG_FLD_MOD(DSI_COMPLEXIO_CFG1, state, 28, 27);
1810
1811 /* PWR_STATUS */
1812 while (FLD_GET(dsi_read_reg(DSI_COMPLEXIO_CFG1), 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001813 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001814 DSSERR("failed to set complexio power state to "
1815 "%d\n", state);
1816 return -ENODEV;
1817 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001818 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001819 }
1820
1821 return 0;
1822}
1823
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001824static void dsi_set_lane_config(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001825{
1826 u32 r;
1827
1828 int clk_lane = dssdev->phy.dsi.clk_lane;
1829 int data1_lane = dssdev->phy.dsi.data1_lane;
1830 int data2_lane = dssdev->phy.dsi.data2_lane;
1831 int clk_pol = dssdev->phy.dsi.clk_pol;
1832 int data1_pol = dssdev->phy.dsi.data1_pol;
1833 int data2_pol = dssdev->phy.dsi.data2_pol;
1834
1835 r = dsi_read_reg(DSI_COMPLEXIO_CFG1);
1836 r = FLD_MOD(r, clk_lane, 2, 0);
1837 r = FLD_MOD(r, clk_pol, 3, 3);
1838 r = FLD_MOD(r, data1_lane, 6, 4);
1839 r = FLD_MOD(r, data1_pol, 7, 7);
1840 r = FLD_MOD(r, data2_lane, 10, 8);
1841 r = FLD_MOD(r, data2_pol, 11, 11);
1842 dsi_write_reg(DSI_COMPLEXIO_CFG1, r);
1843
1844 /* The configuration of the DSI complex I/O (number of data lanes,
1845 position, differential order) should not be changed while
1846 DSS.DSI_CLK_CRTRL[20] LP_CLK_ENABLE bit is set to 1. In order for
1847 the hardware to take into account a new configuration of the complex
1848 I/O (done in DSS.DSI_COMPLEXIO_CFG1 register), it is recommended to
1849 follow this sequence: First set the DSS.DSI_CTRL[0] IF_EN bit to 1,
1850 then reset the DSS.DSI_CTRL[0] IF_EN to 0, then set
1851 DSS.DSI_CLK_CTRL[20] LP_CLK_ENABLE to 1 and finally set again the
1852 DSS.DSI_CTRL[0] IF_EN bit to 1. If the sequence is not followed, the
1853 DSI complex I/O configuration is unknown. */
1854
1855 /*
1856 REG_FLD_MOD(DSI_CTRL, 1, 0, 0);
1857 REG_FLD_MOD(DSI_CTRL, 0, 0, 0);
1858 REG_FLD_MOD(DSI_CLK_CTRL, 1, 20, 20);
1859 REG_FLD_MOD(DSI_CTRL, 1, 0, 0);
1860 */
1861}
1862
1863static inline unsigned ns2ddr(unsigned ns)
1864{
1865 /* convert time in ns to ddr ticks, rounding up */
1866 unsigned long ddr_clk = dsi.current_cinfo.clkin4ddr / 4;
1867 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
1868}
1869
1870static inline unsigned ddr2ns(unsigned ddr)
1871{
1872 unsigned long ddr_clk = dsi.current_cinfo.clkin4ddr / 4;
1873 return ddr * 1000 * 1000 / (ddr_clk / 1000);
1874}
1875
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001876static void dsi_cio_timings(void)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001877{
1878 u32 r;
1879 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
1880 u32 tlpx_half, tclk_trail, tclk_zero;
1881 u32 tclk_prepare;
1882
1883 /* calculate timings */
1884
1885 /* 1 * DDR_CLK = 2 * UI */
1886
1887 /* min 40ns + 4*UI max 85ns + 6*UI */
1888 ths_prepare = ns2ddr(70) + 2;
1889
1890 /* min 145ns + 10*UI */
1891 ths_prepare_ths_zero = ns2ddr(175) + 2;
1892
1893 /* min max(8*UI, 60ns+4*UI) */
1894 ths_trail = ns2ddr(60) + 5;
1895
1896 /* min 100ns */
1897 ths_exit = ns2ddr(145);
1898
1899 /* tlpx min 50n */
1900 tlpx_half = ns2ddr(25);
1901
1902 /* min 60ns */
1903 tclk_trail = ns2ddr(60) + 2;
1904
1905 /* min 38ns, max 95ns */
1906 tclk_prepare = ns2ddr(65);
1907
1908 /* min tclk-prepare + tclk-zero = 300ns */
1909 tclk_zero = ns2ddr(260);
1910
1911 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
1912 ths_prepare, ddr2ns(ths_prepare),
1913 ths_prepare_ths_zero, ddr2ns(ths_prepare_ths_zero));
1914 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
1915 ths_trail, ddr2ns(ths_trail),
1916 ths_exit, ddr2ns(ths_exit));
1917
1918 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
1919 "tclk_zero %u (%uns)\n",
1920 tlpx_half, ddr2ns(tlpx_half),
1921 tclk_trail, ddr2ns(tclk_trail),
1922 tclk_zero, ddr2ns(tclk_zero));
1923 DSSDBG("tclk_prepare %u (%uns)\n",
1924 tclk_prepare, ddr2ns(tclk_prepare));
1925
1926 /* program timings */
1927
1928 r = dsi_read_reg(DSI_DSIPHY_CFG0);
1929 r = FLD_MOD(r, ths_prepare, 31, 24);
1930 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
1931 r = FLD_MOD(r, ths_trail, 15, 8);
1932 r = FLD_MOD(r, ths_exit, 7, 0);
1933 dsi_write_reg(DSI_DSIPHY_CFG0, r);
1934
1935 r = dsi_read_reg(DSI_DSIPHY_CFG1);
1936 r = FLD_MOD(r, tlpx_half, 22, 16);
1937 r = FLD_MOD(r, tclk_trail, 15, 8);
1938 r = FLD_MOD(r, tclk_zero, 7, 0);
1939 dsi_write_reg(DSI_DSIPHY_CFG1, r);
1940
1941 r = dsi_read_reg(DSI_DSIPHY_CFG2);
1942 r = FLD_MOD(r, tclk_prepare, 7, 0);
1943 dsi_write_reg(DSI_DSIPHY_CFG2, r);
1944}
1945
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001946static void dsi_cio_enable_lane_override(struct omap_dss_device *dssdev,
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001947 enum dsi_lane lanes)
1948{
1949 int clk_lane = dssdev->phy.dsi.clk_lane;
1950 int data1_lane = dssdev->phy.dsi.data1_lane;
1951 int data2_lane = dssdev->phy.dsi.data2_lane;
1952 int clk_pol = dssdev->phy.dsi.clk_pol;
1953 int data1_pol = dssdev->phy.dsi.data1_pol;
1954 int data2_pol = dssdev->phy.dsi.data2_pol;
1955
1956 u32 l = 0;
1957
1958 if (lanes & DSI_CLK_P)
1959 l |= 1 << ((clk_lane - 1) * 2 + (clk_pol ? 0 : 1));
1960 if (lanes & DSI_CLK_N)
1961 l |= 1 << ((clk_lane - 1) * 2 + (clk_pol ? 1 : 0));
1962
1963 if (lanes & DSI_DATA1_P)
1964 l |= 1 << ((data1_lane - 1) * 2 + (data1_pol ? 0 : 1));
1965 if (lanes & DSI_DATA1_N)
1966 l |= 1 << ((data1_lane - 1) * 2 + (data1_pol ? 1 : 0));
1967
1968 if (lanes & DSI_DATA2_P)
1969 l |= 1 << ((data2_lane - 1) * 2 + (data2_pol ? 0 : 1));
1970 if (lanes & DSI_DATA2_N)
1971 l |= 1 << ((data2_lane - 1) * 2 + (data2_pol ? 1 : 0));
1972
1973 /*
1974 * Bits in REGLPTXSCPDAT4TO0DXDY:
1975 * 17: DY0 18: DX0
1976 * 19: DY1 20: DX1
1977 * 21: DY2 22: DX2
1978 */
1979
1980 /* Set the lane override configuration */
1981 REG_FLD_MOD(DSI_DSIPHY_CFG10, l, 22, 17); /* REGLPTXSCPDAT4TO0DXDY */
1982
1983 /* Enable lane override */
1984 REG_FLD_MOD(DSI_DSIPHY_CFG10, 1, 27, 27); /* ENLPTXSCPDAT */
1985}
1986
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001987static void dsi_cio_disable_lane_override(void)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03001988{
1989 /* Disable lane override */
1990 REG_FLD_MOD(DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
1991 /* Reset the lane override configuration */
1992 REG_FLD_MOD(DSI_DSIPHY_CFG10, 0, 22, 17); /* REGLPTXSCPDAT4TO0DXDY */
1993}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001994
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03001995static int dsi_cio_wait_tx_clk_esc_reset(struct omap_dss_device *dssdev)
1996{
1997 int t;
1998 int bits[3];
1999 bool in_use[3];
2000
2001 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
2002 bits[0] = 28;
2003 bits[1] = 27;
2004 bits[2] = 26;
2005 } else {
2006 bits[0] = 24;
2007 bits[1] = 25;
2008 bits[2] = 26;
2009 }
2010
2011 in_use[0] = false;
2012 in_use[1] = false;
2013 in_use[2] = false;
2014
2015 if (dssdev->phy.dsi.clk_lane != 0)
2016 in_use[dssdev->phy.dsi.clk_lane - 1] = true;
2017 if (dssdev->phy.dsi.data1_lane != 0)
2018 in_use[dssdev->phy.dsi.data1_lane - 1] = true;
2019 if (dssdev->phy.dsi.data2_lane != 0)
2020 in_use[dssdev->phy.dsi.data2_lane - 1] = true;
2021
2022 t = 100000;
2023 while (true) {
2024 u32 l;
2025 int i;
2026 int ok;
2027
2028 l = dsi_read_reg(DSI_DSIPHY_CFG5);
2029
2030 ok = 0;
2031 for (i = 0; i < 3; ++i) {
2032 if (!in_use[i] || (l & (1 << bits[i])))
2033 ok++;
2034 }
2035
2036 if (ok == 3)
2037 break;
2038
2039 if (--t == 0) {
2040 for (i = 0; i < 3; ++i) {
2041 if (!in_use[i] || (l & (1 << bits[i])))
2042 continue;
2043
2044 DSSERR("CIO TXCLKESC%d domain not coming " \
2045 "out of reset\n", i);
2046 }
2047 return -EIO;
2048 }
2049 }
2050
2051 return 0;
2052}
2053
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002054static int dsi_cio_init(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002055{
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002056 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002057 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002058
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002059 DSSDBGF();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002060
Tomi Valkeinend1f58572010-07-30 11:57:57 +03002061 if (dsi.dsi_mux_pads)
2062 dsi.dsi_mux_pads(true);
2063
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002064 dsi_enable_scp_clk();
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002065
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002066 /* A dummy read using the SCP interface to any DSIPHY register is
2067 * required after DSIPHY reset to complete the reset of the DSI complex
2068 * I/O. */
2069 dsi_read_reg(DSI_DSIPHY_CFG5);
2070
2071 if (wait_for_bit_change(DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002072 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2073 r = -EIO;
2074 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002075 }
2076
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002077 dsi_set_lane_config(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002078
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002079 /* set TX STOP MODE timer to maximum for this operation */
2080 l = dsi_read_reg(DSI_TIMING1);
2081 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2082 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2083 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2084 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
2085 dsi_write_reg(DSI_TIMING1, l);
2086
2087 if (dsi.ulps_enabled) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002088 DSSDBG("manual ulps exit\n");
2089
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002090 /* ULPS is exited by Mark-1 state for 1ms, followed by
2091 * stop state. DSS HW cannot do this via the normal
2092 * ULPS exit sequence, as after reset the DSS HW thinks
2093 * that we are not in ULPS mode, and refuses to send the
2094 * sequence. So we need to send the ULPS exit sequence
2095 * manually.
2096 */
2097
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002098 dsi_cio_enable_lane_override(dssdev,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002099 DSI_CLK_P | DSI_DATA1_P | DSI_DATA2_P);
2100 }
2101
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002102 r = dsi_cio_power(DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002103 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002104 goto err_cio_pwr;
2105
2106 if (wait_for_bit_change(DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
2107 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2108 r = -ENODEV;
2109 goto err_cio_pwr_dom;
2110 }
2111
2112 dsi_if_enable(true);
2113 dsi_if_enable(false);
2114 REG_FLD_MOD(DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002115
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002116 r = dsi_cio_wait_tx_clk_esc_reset(dssdev);
2117 if (r)
2118 goto err_tx_clk_esc_rst;
2119
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002120 if (dsi.ulps_enabled) {
2121 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2122 ktime_t wait = ns_to_ktime(1000 * 1000);
2123 set_current_state(TASK_UNINTERRUPTIBLE);
2124 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2125
2126 /* Disable the override. The lanes should be set to Mark-11
2127 * state by the HW */
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002128 dsi_cio_disable_lane_override();
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002129 }
2130
2131 /* FORCE_TX_STOP_MODE_IO */
2132 REG_FLD_MOD(DSI_TIMING1, 0, 15, 15);
2133
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002134 dsi_cio_timings();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002135
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002136 dsi.ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002137
2138 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002139
2140 return 0;
2141
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002142err_tx_clk_esc_rst:
2143 REG_FLD_MOD(DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002144err_cio_pwr_dom:
2145 dsi_cio_power(DSI_COMPLEXIO_POWER_OFF);
2146err_cio_pwr:
2147 if (dsi.ulps_enabled)
2148 dsi_cio_disable_lane_override();
2149err_scp_clk_dom:
2150 dsi_disable_scp_clk();
Tomi Valkeinend1f58572010-07-30 11:57:57 +03002151 if (dsi.dsi_mux_pads)
2152 dsi.dsi_mux_pads(false);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002153 return r;
2154}
2155
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002156static void dsi_cio_uninit(void)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002157{
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002158 dsi_cio_power(DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002159 dsi_disable_scp_clk();
Tomi Valkeinend1f58572010-07-30 11:57:57 +03002160 if (dsi.dsi_mux_pads)
2161 dsi.dsi_mux_pads(false);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002162}
2163
2164static int _dsi_wait_reset(void)
2165{
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002166 int t = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002167
2168 while (REG_GET(DSI_SYSSTATUS, 0, 0) == 0) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002169 if (++t > 5) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002170 DSSERR("soft reset failed\n");
2171 return -ENODEV;
2172 }
2173 udelay(1);
2174 }
2175
2176 return 0;
2177}
2178
2179static int _dsi_reset(void)
2180{
2181 /* Soft reset */
2182 REG_FLD_MOD(DSI_SYSCONFIG, 1, 1, 1);
2183 return _dsi_wait_reset();
2184}
2185
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002186static void dsi_config_tx_fifo(enum fifo_size size1, enum fifo_size size2,
2187 enum fifo_size size3, enum fifo_size size4)
2188{
2189 u32 r = 0;
2190 int add = 0;
2191 int i;
2192
2193 dsi.vc[0].fifo_size = size1;
2194 dsi.vc[1].fifo_size = size2;
2195 dsi.vc[2].fifo_size = size3;
2196 dsi.vc[3].fifo_size = size4;
2197
2198 for (i = 0; i < 4; i++) {
2199 u8 v;
2200 int size = dsi.vc[i].fifo_size;
2201
2202 if (add + size > 4) {
2203 DSSERR("Illegal FIFO configuration\n");
2204 BUG();
2205 }
2206
2207 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2208 r |= v << (8 * i);
2209 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2210 add += size;
2211 }
2212
2213 dsi_write_reg(DSI_TX_FIFO_VC_SIZE, r);
2214}
2215
2216static void dsi_config_rx_fifo(enum fifo_size size1, enum fifo_size size2,
2217 enum fifo_size size3, enum fifo_size size4)
2218{
2219 u32 r = 0;
2220 int add = 0;
2221 int i;
2222
2223 dsi.vc[0].fifo_size = size1;
2224 dsi.vc[1].fifo_size = size2;
2225 dsi.vc[2].fifo_size = size3;
2226 dsi.vc[3].fifo_size = size4;
2227
2228 for (i = 0; i < 4; i++) {
2229 u8 v;
2230 int size = dsi.vc[i].fifo_size;
2231
2232 if (add + size > 4) {
2233 DSSERR("Illegal FIFO configuration\n");
2234 BUG();
2235 }
2236
2237 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2238 r |= v << (8 * i);
2239 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2240 add += size;
2241 }
2242
2243 dsi_write_reg(DSI_RX_FIFO_VC_SIZE, r);
2244}
2245
2246static int dsi_force_tx_stop_mode_io(void)
2247{
2248 u32 r;
2249
2250 r = dsi_read_reg(DSI_TIMING1);
2251 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2252 dsi_write_reg(DSI_TIMING1, r);
2253
2254 if (wait_for_bit_change(DSI_TIMING1, 15, 0) != 0) {
2255 DSSERR("TX_STOP bit not going down\n");
2256 return -EIO;
2257 }
2258
2259 return 0;
2260}
2261
Archit Tanejacf398fb2011-03-23 09:59:34 +00002262static bool dsi_vc_is_enabled(int channel)
2263{
2264 return REG_GET(DSI_VC_CTRL(channel), 0, 0);
2265}
2266
2267static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2268{
2269 const int channel = dsi.update_channel;
2270 u8 bit = dsi.te_enabled ? 30 : 31;
2271
2272 if (REG_GET(DSI_VC_TE(channel), bit, bit) == 0)
2273 complete((struct completion *)data);
2274}
2275
2276static int dsi_sync_vc_vp(int channel)
2277{
2278 int r = 0;
2279 u8 bit;
2280
2281 DECLARE_COMPLETION_ONSTACK(completion);
2282
2283 bit = dsi.te_enabled ? 30 : 31;
2284
2285 r = dsi_register_isr_vc(channel, dsi_packet_sent_handler_vp,
2286 &completion, DSI_VC_IRQ_PACKET_SENT);
2287 if (r)
2288 goto err0;
2289
2290 /* Wait for completion only if TE_EN/TE_START is still set */
2291 if (REG_GET(DSI_VC_TE(channel), bit, bit)) {
2292 if (wait_for_completion_timeout(&completion,
2293 msecs_to_jiffies(10)) == 0) {
2294 DSSERR("Failed to complete previous frame transfer\n");
2295 r = -EIO;
2296 goto err1;
2297 }
2298 }
2299
2300 dsi_unregister_isr_vc(channel, dsi_packet_sent_handler_vp,
2301 &completion, DSI_VC_IRQ_PACKET_SENT);
2302
2303 return 0;
2304err1:
2305 dsi_unregister_isr_vc(channel, dsi_packet_sent_handler_vp, &completion,
2306 DSI_VC_IRQ_PACKET_SENT);
2307err0:
2308 return r;
2309}
2310
2311static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2312{
2313 const int channel = dsi.update_channel;
2314
2315 if (REG_GET(DSI_VC_CTRL(channel), 5, 5) == 0)
2316 complete((struct completion *)data);
2317}
2318
2319static int dsi_sync_vc_l4(int channel)
2320{
2321 int r = 0;
2322
2323 DECLARE_COMPLETION_ONSTACK(completion);
2324
2325 r = dsi_register_isr_vc(channel, dsi_packet_sent_handler_l4,
2326 &completion, DSI_VC_IRQ_PACKET_SENT);
2327 if (r)
2328 goto err0;
2329
2330 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
2331 if (REG_GET(DSI_VC_CTRL(channel), 5, 5)) {
2332 if (wait_for_completion_timeout(&completion,
2333 msecs_to_jiffies(10)) == 0) {
2334 DSSERR("Failed to complete previous l4 transfer\n");
2335 r = -EIO;
2336 goto err1;
2337 }
2338 }
2339
2340 dsi_unregister_isr_vc(channel, dsi_packet_sent_handler_l4,
2341 &completion, DSI_VC_IRQ_PACKET_SENT);
2342
2343 return 0;
2344err1:
2345 dsi_unregister_isr_vc(channel, dsi_packet_sent_handler_l4,
2346 &completion, DSI_VC_IRQ_PACKET_SENT);
2347err0:
2348 return r;
2349}
2350
2351static int dsi_sync_vc(int channel)
2352{
2353 WARN_ON(!dsi_bus_is_locked());
2354
2355 WARN_ON(in_interrupt());
2356
2357 if (!dsi_vc_is_enabled(channel))
2358 return 0;
2359
2360 switch (dsi.vc[channel].mode) {
2361 case DSI_VC_MODE_VP:
2362 return dsi_sync_vc_vp(channel);
2363 case DSI_VC_MODE_L4:
2364 return dsi_sync_vc_l4(channel);
2365 default:
2366 BUG();
2367 }
2368}
2369
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002370static int dsi_vc_enable(int channel, bool enable)
2371{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002372 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2373 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002374
2375 enable = enable ? 1 : 0;
2376
2377 REG_FLD_MOD(DSI_VC_CTRL(channel), enable, 0, 0);
2378
2379 if (wait_for_bit_change(DSI_VC_CTRL(channel), 0, enable) != enable) {
2380 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2381 return -EIO;
2382 }
2383
2384 return 0;
2385}
2386
2387static void dsi_vc_initial_config(int channel)
2388{
2389 u32 r;
2390
2391 DSSDBGF("%d", channel);
2392
2393 r = dsi_read_reg(DSI_VC_CTRL(channel));
2394
2395 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2396 DSSERR("VC(%d) busy when trying to configure it!\n",
2397 channel);
2398
2399 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2400 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2401 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2402 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2403 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2404 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2405 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002406 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2407 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002408
2409 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2410 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2411
2412 dsi_write_reg(DSI_VC_CTRL(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002413}
2414
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002415static int dsi_vc_config_l4(int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002416{
2417 if (dsi.vc[channel].mode == DSI_VC_MODE_L4)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002418 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002419
2420 DSSDBGF("%d", channel);
2421
Archit Tanejacf398fb2011-03-23 09:59:34 +00002422 dsi_sync_vc(channel);
2423
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002424 dsi_vc_enable(channel, 0);
2425
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002426 /* VC_BUSY */
2427 if (wait_for_bit_change(DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002428 DSSERR("vc(%d) busy when trying to config for L4\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002429 return -EIO;
2430 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002431
2432 REG_FLD_MOD(DSI_VC_CTRL(channel), 0, 1, 1); /* SOURCE, 0 = L4 */
2433
Archit Taneja9613c022011-03-22 06:33:36 -05002434 /* DCS_CMD_ENABLE */
2435 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC))
2436 REG_FLD_MOD(DSI_VC_CTRL(channel), 0, 30, 30);
2437
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002438 dsi_vc_enable(channel, 1);
2439
2440 dsi.vc[channel].mode = DSI_VC_MODE_L4;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002441
2442 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002443}
2444
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002445static int dsi_vc_config_vp(int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002446{
2447 if (dsi.vc[channel].mode == DSI_VC_MODE_VP)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002448 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002449
2450 DSSDBGF("%d", channel);
2451
Archit Tanejacf398fb2011-03-23 09:59:34 +00002452 dsi_sync_vc(channel);
2453
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002454 dsi_vc_enable(channel, 0);
2455
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002456 /* VC_BUSY */
2457 if (wait_for_bit_change(DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002458 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002459 return -EIO;
2460 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002461
2462 REG_FLD_MOD(DSI_VC_CTRL(channel), 1, 1, 1); /* SOURCE, 1 = video port */
2463
Archit Taneja9613c022011-03-22 06:33:36 -05002464 /* DCS_CMD_ENABLE */
2465 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC))
2466 REG_FLD_MOD(DSI_VC_CTRL(channel), 1, 30, 30);
2467
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002468 dsi_vc_enable(channel, 1);
2469
2470 dsi.vc[channel].mode = DSI_VC_MODE_VP;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002471
2472 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002473}
2474
2475
Archit Taneja1ffefe72011-05-12 17:26:24 +05302476void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
2477 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002478{
2479 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2480
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002481 WARN_ON(!dsi_bus_is_locked());
2482
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002483 dsi_vc_enable(channel, 0);
2484 dsi_if_enable(0);
2485
2486 REG_FLD_MOD(DSI_VC_CTRL(channel), enable, 9, 9);
2487
2488 dsi_vc_enable(channel, 1);
2489 dsi_if_enable(1);
2490
2491 dsi_force_tx_stop_mode_io();
2492}
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002493EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002494
2495static void dsi_vc_flush_long_data(int channel)
2496{
2497 while (REG_GET(DSI_VC_CTRL(channel), 20, 20)) {
2498 u32 val;
2499 val = dsi_read_reg(DSI_VC_SHORT_PACKET_HEADER(channel));
2500 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2501 (val >> 0) & 0xff,
2502 (val >> 8) & 0xff,
2503 (val >> 16) & 0xff,
2504 (val >> 24) & 0xff);
2505 }
2506}
2507
2508static void dsi_show_rx_ack_with_err(u16 err)
2509{
2510 DSSERR("\tACK with ERROR (%#x):\n", err);
2511 if (err & (1 << 0))
2512 DSSERR("\t\tSoT Error\n");
2513 if (err & (1 << 1))
2514 DSSERR("\t\tSoT Sync Error\n");
2515 if (err & (1 << 2))
2516 DSSERR("\t\tEoT Sync Error\n");
2517 if (err & (1 << 3))
2518 DSSERR("\t\tEscape Mode Entry Command Error\n");
2519 if (err & (1 << 4))
2520 DSSERR("\t\tLP Transmit Sync Error\n");
2521 if (err & (1 << 5))
2522 DSSERR("\t\tHS Receive Timeout Error\n");
2523 if (err & (1 << 6))
2524 DSSERR("\t\tFalse Control Error\n");
2525 if (err & (1 << 7))
2526 DSSERR("\t\t(reserved7)\n");
2527 if (err & (1 << 8))
2528 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2529 if (err & (1 << 9))
2530 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2531 if (err & (1 << 10))
2532 DSSERR("\t\tChecksum Error\n");
2533 if (err & (1 << 11))
2534 DSSERR("\t\tData type not recognized\n");
2535 if (err & (1 << 12))
2536 DSSERR("\t\tInvalid VC ID\n");
2537 if (err & (1 << 13))
2538 DSSERR("\t\tInvalid Transmission Length\n");
2539 if (err & (1 << 14))
2540 DSSERR("\t\t(reserved14)\n");
2541 if (err & (1 << 15))
2542 DSSERR("\t\tDSI Protocol Violation\n");
2543}
2544
2545static u16 dsi_vc_flush_receive_data(int channel)
2546{
2547 /* RX_FIFO_NOT_EMPTY */
2548 while (REG_GET(DSI_VC_CTRL(channel), 20, 20)) {
2549 u32 val;
2550 u8 dt;
2551 val = dsi_read_reg(DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002552 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002553 dt = FLD_GET(val, 5, 0);
2554 if (dt == DSI_DT_RX_ACK_WITH_ERR) {
2555 u16 err = FLD_GET(val, 23, 8);
2556 dsi_show_rx_ack_with_err(err);
2557 } else if (dt == DSI_DT_RX_SHORT_READ_1) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002558 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002559 FLD_GET(val, 23, 8));
2560 } else if (dt == DSI_DT_RX_SHORT_READ_2) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002561 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002562 FLD_GET(val, 23, 8));
2563 } else if (dt == DSI_DT_RX_DCS_LONG_READ) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002564 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002565 FLD_GET(val, 23, 8));
2566 dsi_vc_flush_long_data(channel);
2567 } else {
2568 DSSERR("\tunknown datatype 0x%02x\n", dt);
2569 }
2570 }
2571 return 0;
2572}
2573
2574static int dsi_vc_send_bta(int channel)
2575{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002576 if (dsi.debug_write || dsi.debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002577 DSSDBG("dsi_vc_send_bta %d\n", channel);
2578
Tomi Valkeinen4f765022010-01-18 16:27:52 +02002579 WARN_ON(!dsi_bus_is_locked());
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002580
2581 if (REG_GET(DSI_VC_CTRL(channel), 20, 20)) { /* RX_FIFO_NOT_EMPTY */
2582 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
2583 dsi_vc_flush_receive_data(channel);
2584 }
2585
2586 REG_FLD_MOD(DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
2587
2588 return 0;
2589}
2590
Archit Taneja1ffefe72011-05-12 17:26:24 +05302591int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002592{
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002593 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002594 int r = 0;
2595 u32 err;
2596
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002597 r = dsi_register_isr_vc(channel, dsi_completion_handler,
2598 &completion, DSI_VC_IRQ_BTA);
2599 if (r)
2600 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002601
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002602 r = dsi_register_isr(dsi_completion_handler, &completion,
2603 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002604 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002605 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002606
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002607 r = dsi_vc_send_bta(channel);
2608 if (r)
2609 goto err2;
2610
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002611 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002612 msecs_to_jiffies(500)) == 0) {
2613 DSSERR("Failed to receive BTA\n");
2614 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002615 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002616 }
2617
2618 err = dsi_get_errors();
2619 if (err) {
2620 DSSERR("Error while sending BTA: %x\n", err);
2621 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002622 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002623 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002624err2:
2625 dsi_unregister_isr(dsi_completion_handler, &completion,
2626 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002627err1:
2628 dsi_unregister_isr_vc(channel, dsi_completion_handler,
2629 &completion, DSI_VC_IRQ_BTA);
2630err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002631 return r;
2632}
2633EXPORT_SYMBOL(dsi_vc_send_bta_sync);
2634
2635static inline void dsi_vc_write_long_header(int channel, u8 data_type,
2636 u16 len, u8 ecc)
2637{
2638 u32 val;
2639 u8 data_id;
2640
Tomi Valkeinen4f765022010-01-18 16:27:52 +02002641 WARN_ON(!dsi_bus_is_locked());
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002642
Archit Taneja5ee3c142011-03-02 12:35:53 +05302643 data_id = data_type | dsi.vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002644
2645 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
2646 FLD_VAL(ecc, 31, 24);
2647
2648 dsi_write_reg(DSI_VC_LONG_PACKET_HEADER(channel), val);
2649}
2650
2651static inline void dsi_vc_write_long_payload(int channel,
2652 u8 b1, u8 b2, u8 b3, u8 b4)
2653{
2654 u32 val;
2655
2656 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
2657
2658/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
2659 b1, b2, b3, b4, val); */
2660
2661 dsi_write_reg(DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
2662}
2663
2664static int dsi_vc_send_long(int channel, u8 data_type, u8 *data, u16 len,
2665 u8 ecc)
2666{
2667 /*u32 val; */
2668 int i;
2669 u8 *p;
2670 int r = 0;
2671 u8 b1, b2, b3, b4;
2672
2673 if (dsi.debug_write)
2674 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
2675
2676 /* len + header */
2677 if (dsi.vc[channel].fifo_size * 32 * 4 < len + 4) {
2678 DSSERR("unable to send long packet: packet too long.\n");
2679 return -EINVAL;
2680 }
2681
2682 dsi_vc_config_l4(channel);
2683
2684 dsi_vc_write_long_header(channel, data_type, len, ecc);
2685
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002686 p = data;
2687 for (i = 0; i < len >> 2; i++) {
2688 if (dsi.debug_write)
2689 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002690
2691 b1 = *p++;
2692 b2 = *p++;
2693 b3 = *p++;
2694 b4 = *p++;
2695
2696 dsi_vc_write_long_payload(channel, b1, b2, b3, b4);
2697 }
2698
2699 i = len % 4;
2700 if (i) {
2701 b1 = 0; b2 = 0; b3 = 0;
2702
2703 if (dsi.debug_write)
2704 DSSDBG("\tsending remainder bytes %d\n", i);
2705
2706 switch (i) {
2707 case 3:
2708 b1 = *p++;
2709 b2 = *p++;
2710 b3 = *p++;
2711 break;
2712 case 2:
2713 b1 = *p++;
2714 b2 = *p++;
2715 break;
2716 case 1:
2717 b1 = *p++;
2718 break;
2719 }
2720
2721 dsi_vc_write_long_payload(channel, b1, b2, b3, 0);
2722 }
2723
2724 return r;
2725}
2726
2727static int dsi_vc_send_short(int channel, u8 data_type, u16 data, u8 ecc)
2728{
2729 u32 r;
2730 u8 data_id;
2731
Tomi Valkeinen4f765022010-01-18 16:27:52 +02002732 WARN_ON(!dsi_bus_is_locked());
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002733
2734 if (dsi.debug_write)
2735 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
2736 channel,
2737 data_type, data & 0xff, (data >> 8) & 0xff);
2738
2739 dsi_vc_config_l4(channel);
2740
2741 if (FLD_GET(dsi_read_reg(DSI_VC_CTRL(channel)), 16, 16)) {
2742 DSSERR("ERROR FIFO FULL, aborting transfer\n");
2743 return -EINVAL;
2744 }
2745
Archit Taneja5ee3c142011-03-02 12:35:53 +05302746 data_id = data_type | dsi.vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002747
2748 r = (data_id << 0) | (data << 8) | (ecc << 24);
2749
2750 dsi_write_reg(DSI_VC_SHORT_PACKET_HEADER(channel), r);
2751
2752 return 0;
2753}
2754
Archit Taneja1ffefe72011-05-12 17:26:24 +05302755int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002756{
2757 u8 nullpkg[] = {0, 0, 0, 0};
Tomi Valkeinen397bb3c2009-12-03 13:37:31 +02002758 return dsi_vc_send_long(channel, DSI_DT_NULL_PACKET, nullpkg, 4, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002759}
2760EXPORT_SYMBOL(dsi_vc_send_null);
2761
Archit Taneja1ffefe72011-05-12 17:26:24 +05302762int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
2763 u8 *data, int len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002764{
2765 int r;
2766
2767 BUG_ON(len == 0);
2768
2769 if (len == 1) {
2770 r = dsi_vc_send_short(channel, DSI_DT_DCS_SHORT_WRITE_0,
2771 data[0], 0);
2772 } else if (len == 2) {
2773 r = dsi_vc_send_short(channel, DSI_DT_DCS_SHORT_WRITE_1,
2774 data[0] | (data[1] << 8), 0);
2775 } else {
2776 /* 0x39 = DCS Long Write */
2777 r = dsi_vc_send_long(channel, DSI_DT_DCS_LONG_WRITE,
2778 data, len, 0);
2779 }
2780
2781 return r;
2782}
2783EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
2784
Archit Taneja1ffefe72011-05-12 17:26:24 +05302785int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
2786 int len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002787{
2788 int r;
2789
Archit Taneja1ffefe72011-05-12 17:26:24 +05302790 r = dsi_vc_dcs_write_nosync(dssdev, channel, data, len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002791 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002792 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002793
Archit Taneja1ffefe72011-05-12 17:26:24 +05302794 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002795 if (r)
2796 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002797
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03002798 if (REG_GET(DSI_VC_CTRL(channel), 20, 20)) { /* RX_FIFO_NOT_EMPTY */
2799 DSSERR("rx fifo not empty after write, dumping data:\n");
2800 dsi_vc_flush_receive_data(channel);
2801 r = -EIO;
2802 goto err;
2803 }
2804
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002805 return 0;
2806err:
2807 DSSERR("dsi_vc_dcs_write(ch %d, cmd 0x%02x, len %d) failed\n",
2808 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002809 return r;
2810}
2811EXPORT_SYMBOL(dsi_vc_dcs_write);
2812
Archit Taneja1ffefe72011-05-12 17:26:24 +05302813int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02002814{
Archit Taneja1ffefe72011-05-12 17:26:24 +05302815 return dsi_vc_dcs_write(dssdev, channel, &dcs_cmd, 1);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02002816}
2817EXPORT_SYMBOL(dsi_vc_dcs_write_0);
2818
Archit Taneja1ffefe72011-05-12 17:26:24 +05302819int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
2820 u8 param)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02002821{
2822 u8 buf[2];
2823 buf[0] = dcs_cmd;
2824 buf[1] = param;
Archit Taneja1ffefe72011-05-12 17:26:24 +05302825 return dsi_vc_dcs_write(dssdev, channel, buf, 2);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02002826}
2827EXPORT_SYMBOL(dsi_vc_dcs_write_1);
2828
Archit Taneja1ffefe72011-05-12 17:26:24 +05302829int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
2830 u8 *buf, int buflen)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002831{
2832 u32 val;
2833 u8 dt;
2834 int r;
2835
2836 if (dsi.debug_read)
Tomi Valkeinenff90a342009-12-03 13:38:04 +02002837 DSSDBG("dsi_vc_dcs_read(ch%d, dcs_cmd %x)\n", channel, dcs_cmd);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002838
2839 r = dsi_vc_send_short(channel, DSI_DT_DCS_READ, dcs_cmd, 0);
2840 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002841 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002842
Archit Taneja1ffefe72011-05-12 17:26:24 +05302843 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002844 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002845 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002846
2847 /* RX_FIFO_NOT_EMPTY */
2848 if (REG_GET(DSI_VC_CTRL(channel), 20, 20) == 0) {
2849 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002850 r = -EIO;
2851 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002852 }
2853
2854 val = dsi_read_reg(DSI_VC_SHORT_PACKET_HEADER(channel));
2855 if (dsi.debug_read)
2856 DSSDBG("\theader: %08x\n", val);
2857 dt = FLD_GET(val, 5, 0);
2858 if (dt == DSI_DT_RX_ACK_WITH_ERR) {
2859 u16 err = FLD_GET(val, 23, 8);
2860 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002861 r = -EIO;
2862 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002863
2864 } else if (dt == DSI_DT_RX_SHORT_READ_1) {
2865 u8 data = FLD_GET(val, 15, 8);
2866 if (dsi.debug_read)
2867 DSSDBG("\tDCS short response, 1 byte: %02x\n", data);
2868
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002869 if (buflen < 1) {
2870 r = -EIO;
2871 goto err;
2872 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002873
2874 buf[0] = data;
2875
2876 return 1;
2877 } else if (dt == DSI_DT_RX_SHORT_READ_2) {
2878 u16 data = FLD_GET(val, 23, 8);
2879 if (dsi.debug_read)
2880 DSSDBG("\tDCS short response, 2 byte: %04x\n", data);
2881
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002882 if (buflen < 2) {
2883 r = -EIO;
2884 goto err;
2885 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002886
2887 buf[0] = data & 0xff;
2888 buf[1] = (data >> 8) & 0xff;
2889
2890 return 2;
2891 } else if (dt == DSI_DT_RX_DCS_LONG_READ) {
2892 int w;
2893 int len = FLD_GET(val, 23, 8);
2894 if (dsi.debug_read)
2895 DSSDBG("\tDCS long response, len %d\n", len);
2896
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002897 if (len > buflen) {
2898 r = -EIO;
2899 goto err;
2900 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002901
2902 /* two byte checksum ends the packet, not included in len */
2903 for (w = 0; w < len + 2;) {
2904 int b;
2905 val = dsi_read_reg(DSI_VC_SHORT_PACKET_HEADER(channel));
2906 if (dsi.debug_read)
2907 DSSDBG("\t\t%02x %02x %02x %02x\n",
2908 (val >> 0) & 0xff,
2909 (val >> 8) & 0xff,
2910 (val >> 16) & 0xff,
2911 (val >> 24) & 0xff);
2912
2913 for (b = 0; b < 4; ++b) {
2914 if (w < len)
2915 buf[w] = (val >> (b * 8)) & 0xff;
2916 /* we discard the 2 byte checksum */
2917 ++w;
2918 }
2919 }
2920
2921 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002922 } else {
2923 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002924 r = -EIO;
2925 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002926 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02002927
2928 BUG();
2929err:
2930 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n",
2931 channel, dcs_cmd);
2932 return r;
2933
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002934}
2935EXPORT_SYMBOL(dsi_vc_dcs_read);
2936
Archit Taneja1ffefe72011-05-12 17:26:24 +05302937int dsi_vc_dcs_read_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
2938 u8 *data)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02002939{
2940 int r;
2941
Archit Taneja1ffefe72011-05-12 17:26:24 +05302942 r = dsi_vc_dcs_read(dssdev, channel, dcs_cmd, data, 1);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02002943
2944 if (r < 0)
2945 return r;
2946
2947 if (r != 1)
2948 return -EIO;
2949
2950 return 0;
2951}
2952EXPORT_SYMBOL(dsi_vc_dcs_read_1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002953
Archit Taneja1ffefe72011-05-12 17:26:24 +05302954int dsi_vc_dcs_read_2(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
2955 u8 *data1, u8 *data2)
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02002956{
Tomi Valkeinen0c244f72010-06-09 15:19:29 +03002957 u8 buf[2];
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02002958 int r;
2959
Archit Taneja1ffefe72011-05-12 17:26:24 +05302960 r = dsi_vc_dcs_read(dssdev, channel, dcs_cmd, buf, 2);
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02002961
2962 if (r < 0)
2963 return r;
2964
2965 if (r != 2)
2966 return -EIO;
2967
Tomi Valkeinen0c244f72010-06-09 15:19:29 +03002968 *data1 = buf[0];
2969 *data2 = buf[1];
2970
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02002971 return 0;
2972}
2973EXPORT_SYMBOL(dsi_vc_dcs_read_2);
2974
Archit Taneja1ffefe72011-05-12 17:26:24 +05302975int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
2976 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002977{
Tomi Valkeinenfa15c792010-05-14 17:42:07 +03002978 return dsi_vc_send_short(channel, DSI_DT_SET_MAX_RET_PKG_SIZE,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002979 len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002980}
2981EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
2982
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002983static int dsi_enter_ulps(void)
2984{
2985 DECLARE_COMPLETION_ONSTACK(completion);
2986 int r;
2987
2988 DSSDBGF();
2989
2990 WARN_ON(!dsi_bus_is_locked());
2991
2992 WARN_ON(dsi.ulps_enabled);
2993
2994 if (dsi.ulps_enabled)
2995 return 0;
2996
2997 if (REG_GET(DSI_CLK_CTRL, 13, 13)) {
2998 DSSERR("DDR_CLK_ALWAYS_ON enabled when entering ULPS\n");
2999 return -EIO;
3000 }
3001
3002 dsi_sync_vc(0);
3003 dsi_sync_vc(1);
3004 dsi_sync_vc(2);
3005 dsi_sync_vc(3);
3006
3007 dsi_force_tx_stop_mode_io();
3008
3009 dsi_vc_enable(0, false);
3010 dsi_vc_enable(1, false);
3011 dsi_vc_enable(2, false);
3012 dsi_vc_enable(3, false);
3013
3014 if (REG_GET(DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
3015 DSSERR("HS busy when enabling ULPS\n");
3016 return -EIO;
3017 }
3018
3019 if (REG_GET(DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
3020 DSSERR("LP busy when enabling ULPS\n");
3021 return -EIO;
3022 }
3023
3024 r = dsi_register_isr_cio(dsi_completion_handler, &completion,
3025 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3026 if (r)
3027 return r;
3028
3029 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3030 /* LANEx_ULPS_SIG2 */
3031 REG_FLD_MOD(DSI_COMPLEXIO_CFG2, (1 << 0) | (1 << 1) | (1 << 2), 7, 5);
3032
3033 if (wait_for_completion_timeout(&completion,
3034 msecs_to_jiffies(1000)) == 0) {
3035 DSSERR("ULPS enable timeout\n");
3036 r = -EIO;
3037 goto err;
3038 }
3039
3040 dsi_unregister_isr_cio(dsi_completion_handler, &completion,
3041 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3042
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03003043 dsi_cio_power(DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003044
3045 dsi_if_enable(false);
3046
3047 dsi.ulps_enabled = true;
3048
3049 return 0;
3050
3051err:
3052 dsi_unregister_isr_cio(dsi_completion_handler, &completion,
3053 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3054 return r;
3055}
3056
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003057static void dsi_set_lp_rx_timeout(unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003058{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003059 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003060 unsigned long total_ticks;
3061 u32 r;
3062
3063 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003064
3065 /* ticks in DSI_FCK */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003066 fck = dsi_fclk_rate();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003067
3068 r = dsi_read_reg(DSI_TIMING2);
3069 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003070 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
3071 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003072 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
3073 dsi_write_reg(DSI_TIMING2, r);
3074
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003075 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3076
3077 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3078 total_ticks,
3079 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3080 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003081}
3082
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003083static void dsi_set_ta_timeout(unsigned ticks, bool x8, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003084{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003085 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003086 unsigned long total_ticks;
3087 u32 r;
3088
3089 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003090
3091 /* ticks in DSI_FCK */
3092 fck = dsi_fclk_rate();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003093
3094 r = dsi_read_reg(DSI_TIMING1);
3095 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003096 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
3097 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003098 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
3099 dsi_write_reg(DSI_TIMING1, r);
3100
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003101 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3102
3103 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3104 total_ticks,
3105 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3106 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003107}
3108
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003109static void dsi_set_stop_state_counter(unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003110{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003111 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003112 unsigned long total_ticks;
3113 u32 r;
3114
3115 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003116
3117 /* ticks in DSI_FCK */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003118 fck = dsi_fclk_rate();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003119
3120 r = dsi_read_reg(DSI_TIMING1);
3121 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003122 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
3123 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003124 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
3125 dsi_write_reg(DSI_TIMING1, r);
3126
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003127 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3128
3129 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3130 total_ticks,
3131 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3132 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003133}
3134
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003135static void dsi_set_hs_tx_timeout(unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003136{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003137 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003138 unsigned long total_ticks;
3139 u32 r;
3140
3141 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003142
3143 /* ticks in TxByteClkHS */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003144 fck = dsi_get_txbyteclkhs();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003145
3146 r = dsi_read_reg(DSI_TIMING2);
3147 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003148 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
3149 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003150 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
3151 dsi_write_reg(DSI_TIMING2, r);
3152
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003153 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3154
3155 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3156 total_ticks,
3157 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3158 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003159}
3160static int dsi_proto_config(struct omap_dss_device *dssdev)
3161{
3162 u32 r;
3163 int buswidth = 0;
3164
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003165 dsi_config_tx_fifo(DSI_FIFO_SIZE_32,
3166 DSI_FIFO_SIZE_32,
3167 DSI_FIFO_SIZE_32,
3168 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003169
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003170 dsi_config_rx_fifo(DSI_FIFO_SIZE_32,
3171 DSI_FIFO_SIZE_32,
3172 DSI_FIFO_SIZE_32,
3173 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003174
3175 /* XXX what values for the timeouts? */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003176 dsi_set_stop_state_counter(0x1000, false, false);
3177 dsi_set_ta_timeout(0x1fff, true, true);
3178 dsi_set_lp_rx_timeout(0x1fff, true, true);
3179 dsi_set_hs_tx_timeout(0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003180
3181 switch (dssdev->ctrl.pixel_size) {
3182 case 16:
3183 buswidth = 0;
3184 break;
3185 case 18:
3186 buswidth = 1;
3187 break;
3188 case 24:
3189 buswidth = 2;
3190 break;
3191 default:
3192 BUG();
3193 }
3194
3195 r = dsi_read_reg(DSI_CTRL);
3196 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
3197 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
3198 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
3199 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
3200 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
3201 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
3202 r = FLD_MOD(r, 2, 13, 12); /* LINE_BUFFER, 2 lines */
3203 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
3204 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05003205 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
3206 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
3207 /* DCS_CMD_CODE, 1=start, 0=continue */
3208 r = FLD_MOD(r, 0, 25, 25);
3209 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003210
3211 dsi_write_reg(DSI_CTRL, r);
3212
3213 dsi_vc_initial_config(0);
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003214 dsi_vc_initial_config(1);
3215 dsi_vc_initial_config(2);
3216 dsi_vc_initial_config(3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003217
3218 return 0;
3219}
3220
3221static void dsi_proto_timings(struct omap_dss_device *dssdev)
3222{
3223 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
3224 unsigned tclk_pre, tclk_post;
3225 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
3226 unsigned ths_trail, ths_exit;
3227 unsigned ddr_clk_pre, ddr_clk_post;
3228 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
3229 unsigned ths_eot;
3230 u32 r;
3231
3232 r = dsi_read_reg(DSI_DSIPHY_CFG0);
3233 ths_prepare = FLD_GET(r, 31, 24);
3234 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
3235 ths_zero = ths_prepare_ths_zero - ths_prepare;
3236 ths_trail = FLD_GET(r, 15, 8);
3237 ths_exit = FLD_GET(r, 7, 0);
3238
3239 r = dsi_read_reg(DSI_DSIPHY_CFG1);
3240 tlpx = FLD_GET(r, 22, 16) * 2;
3241 tclk_trail = FLD_GET(r, 15, 8);
3242 tclk_zero = FLD_GET(r, 7, 0);
3243
3244 r = dsi_read_reg(DSI_DSIPHY_CFG2);
3245 tclk_prepare = FLD_GET(r, 7, 0);
3246
3247 /* min 8*UI */
3248 tclk_pre = 20;
3249 /* min 60ns + 52*UI */
3250 tclk_post = ns2ddr(60) + 26;
3251
3252 /* ths_eot is 2 for 2 datalanes and 4 for 1 datalane */
3253 if (dssdev->phy.dsi.data1_lane != 0 &&
3254 dssdev->phy.dsi.data2_lane != 0)
3255 ths_eot = 2;
3256 else
3257 ths_eot = 4;
3258
3259 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
3260 4);
3261 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
3262
3263 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
3264 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
3265
3266 r = dsi_read_reg(DSI_CLK_TIMING);
3267 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
3268 r = FLD_MOD(r, ddr_clk_post, 7, 0);
3269 dsi_write_reg(DSI_CLK_TIMING, r);
3270
3271 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
3272 ddr_clk_pre,
3273 ddr_clk_post);
3274
3275 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
3276 DIV_ROUND_UP(ths_prepare, 4) +
3277 DIV_ROUND_UP(ths_zero + 3, 4);
3278
3279 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
3280
3281 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
3282 FLD_VAL(exit_hs_mode_lat, 15, 0);
3283 dsi_write_reg(DSI_VM_TIMING7, r);
3284
3285 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
3286 enter_hs_mode_lat, exit_hs_mode_lat);
3287}
3288
3289
3290#define DSI_DECL_VARS \
3291 int __dsi_cb = 0; u32 __dsi_cv = 0;
3292
3293#define DSI_FLUSH(ch) \
3294 if (__dsi_cb > 0) { \
3295 /*DSSDBG("sending long packet %#010x\n", __dsi_cv);*/ \
3296 dsi_write_reg(DSI_VC_LONG_PACKET_PAYLOAD(ch), __dsi_cv); \
3297 __dsi_cb = __dsi_cv = 0; \
3298 }
3299
3300#define DSI_PUSH(ch, data) \
3301 do { \
3302 __dsi_cv |= (data) << (__dsi_cb * 8); \
3303 /*DSSDBG("cv = %#010x, cb = %d\n", __dsi_cv, __dsi_cb);*/ \
3304 if (++__dsi_cb > 3) \
3305 DSI_FLUSH(ch); \
3306 } while (0)
3307
3308static int dsi_update_screen_l4(struct omap_dss_device *dssdev,
3309 int x, int y, int w, int h)
3310{
3311 /* Note: supports only 24bit colors in 32bit container */
3312 int first = 1;
3313 int fifo_stalls = 0;
3314 int max_dsi_packet_size;
3315 int max_data_per_packet;
3316 int max_pixels_per_packet;
3317 int pixels_left;
3318 int bytespp = dssdev->ctrl.pixel_size / 8;
3319 int scr_width;
3320 u32 __iomem *data;
3321 int start_offset;
3322 int horiz_inc;
3323 int current_x;
3324 struct omap_overlay *ovl;
3325
3326 debug_irq = 0;
3327
3328 DSSDBG("dsi_update_screen_l4 (%d,%d %dx%d)\n",
3329 x, y, w, h);
3330
3331 ovl = dssdev->manager->overlays[0];
3332
3333 if (ovl->info.color_mode != OMAP_DSS_COLOR_RGB24U)
3334 return -EINVAL;
3335
3336 if (dssdev->ctrl.pixel_size != 24)
3337 return -EINVAL;
3338
3339 scr_width = ovl->info.screen_width;
3340 data = ovl->info.vaddr;
3341
3342 start_offset = scr_width * y + x;
3343 horiz_inc = scr_width - w;
3344 current_x = x;
3345
3346 /* We need header(4) + DCSCMD(1) + pixels(numpix*bytespp) bytes
3347 * in fifo */
3348
3349 /* When using CPU, max long packet size is TX buffer size */
3350 max_dsi_packet_size = dsi.vc[0].fifo_size * 32 * 4;
3351
3352 /* we seem to get better perf if we divide the tx fifo to half,
3353 and while the other half is being sent, we fill the other half
3354 max_dsi_packet_size /= 2; */
3355
3356 max_data_per_packet = max_dsi_packet_size - 4 - 1;
3357
3358 max_pixels_per_packet = max_data_per_packet / bytespp;
3359
3360 DSSDBG("max_pixels_per_packet %d\n", max_pixels_per_packet);
3361
3362 pixels_left = w * h;
3363
3364 DSSDBG("total pixels %d\n", pixels_left);
3365
3366 data += start_offset;
3367
3368 while (pixels_left > 0) {
3369 /* 0x2c = write_memory_start */
3370 /* 0x3c = write_memory_continue */
3371 u8 dcs_cmd = first ? 0x2c : 0x3c;
3372 int pixels;
3373 DSI_DECL_VARS;
3374 first = 0;
3375
3376#if 1
3377 /* using fifo not empty */
3378 /* TX_FIFO_NOT_EMPTY */
3379 while (FLD_GET(dsi_read_reg(DSI_VC_CTRL(0)), 5, 5)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003380 fifo_stalls++;
3381 if (fifo_stalls > 0xfffff) {
3382 DSSERR("fifo stalls overflow, pixels left %d\n",
3383 pixels_left);
3384 dsi_if_enable(0);
3385 return -EIO;
3386 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02003387 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003388 }
3389#elif 1
3390 /* using fifo emptiness */
3391 while ((REG_GET(DSI_TX_FIFO_VC_EMPTINESS, 7, 0)+1)*4 <
3392 max_dsi_packet_size) {
3393 fifo_stalls++;
3394 if (fifo_stalls > 0xfffff) {
3395 DSSERR("fifo stalls overflow, pixels left %d\n",
3396 pixels_left);
3397 dsi_if_enable(0);
3398 return -EIO;
3399 }
3400 }
3401#else
3402 while ((REG_GET(DSI_TX_FIFO_VC_EMPTINESS, 7, 0)+1)*4 == 0) {
3403 fifo_stalls++;
3404 if (fifo_stalls > 0xfffff) {
3405 DSSERR("fifo stalls overflow, pixels left %d\n",
3406 pixels_left);
3407 dsi_if_enable(0);
3408 return -EIO;
3409 }
3410 }
3411#endif
3412 pixels = min(max_pixels_per_packet, pixels_left);
3413
3414 pixels_left -= pixels;
3415
3416 dsi_vc_write_long_header(0, DSI_DT_DCS_LONG_WRITE,
3417 1 + pixels * bytespp, 0);
3418
3419 DSI_PUSH(0, dcs_cmd);
3420
3421 while (pixels-- > 0) {
3422 u32 pix = __raw_readl(data++);
3423
3424 DSI_PUSH(0, (pix >> 16) & 0xff);
3425 DSI_PUSH(0, (pix >> 8) & 0xff);
3426 DSI_PUSH(0, (pix >> 0) & 0xff);
3427
3428 current_x++;
3429 if (current_x == x+w) {
3430 current_x = x;
3431 data += horiz_inc;
3432 }
3433 }
3434
3435 DSI_FLUSH(0);
3436 }
3437
3438 return 0;
3439}
3440
3441static void dsi_update_screen_dispc(struct omap_dss_device *dssdev,
3442 u16 x, u16 y, u16 w, u16 h)
3443{
3444 unsigned bytespp;
3445 unsigned bytespl;
3446 unsigned bytespf;
3447 unsigned total_len;
3448 unsigned packet_payload;
3449 unsigned packet_len;
3450 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003451 int r;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003452 const unsigned channel = dsi.update_channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003453 /* line buffer is 1024 x 24bits */
3454 /* XXX: for some reason using full buffer size causes considerable TX
3455 * slowdown with update sizes that fill the whole buffer */
3456 const unsigned line_buf_size = 1023 * 3;
3457
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02003458 DSSDBG("dsi_update_screen_dispc(%d,%d %dx%d)\n",
3459 x, y, w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003460
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003461 dsi_vc_config_vp(channel);
3462
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003463 bytespp = dssdev->ctrl.pixel_size / 8;
3464 bytespl = w * bytespp;
3465 bytespf = bytespl * h;
3466
3467 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
3468 * number of lines in a packet. See errata about VP_CLK_RATIO */
3469
3470 if (bytespf < line_buf_size)
3471 packet_payload = bytespf;
3472 else
3473 packet_payload = (line_buf_size) / bytespl * bytespl;
3474
3475 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
3476 total_len = (bytespf / packet_payload) * packet_len;
3477
3478 if (bytespf % packet_payload)
3479 total_len += (bytespf % packet_payload) + 1;
3480
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003481 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
3482 dsi_write_reg(DSI_VC_TE(channel), l);
3483
3484 dsi_vc_write_long_header(channel, DSI_DT_DCS_LONG_WRITE, packet_len, 0);
3485
Tomi Valkeinen942a91a2010-02-10 17:27:39 +02003486 if (dsi.te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003487 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
3488 else
3489 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
3490 dsi_write_reg(DSI_VC_TE(channel), l);
3491
3492 /* We put SIDLEMODE to no-idle for the duration of the transfer,
3493 * because DSS interrupts are not capable of waking up the CPU and the
3494 * framedone interrupt could be delayed for quite a long time. I think
3495 * the same goes for any DSS interrupts, but for some reason I have not
3496 * seen the problem anywhere else than here.
3497 */
3498 dispc_disable_sidle();
3499
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003500 dsi_perf_mark_start();
3501
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003502 r = queue_delayed_work(dsi.workqueue, &dsi.framedone_timeout_work,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003503 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003504 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003505
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003506 dss_start_update(dssdev);
3507
Tomi Valkeinen942a91a2010-02-10 17:27:39 +02003508 if (dsi.te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003509 /* disable LP_RX_TO, so that we can receive TE. Time to wait
3510 * for TE is longer than the timer allows */
3511 REG_FLD_MOD(DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
3512
3513 dsi_vc_send_bta(channel);
3514
3515#ifdef DSI_CATCH_MISSING_TE
3516 mod_timer(&dsi.te_timer, jiffies + msecs_to_jiffies(250));
3517#endif
3518 }
3519}
3520
3521#ifdef DSI_CATCH_MISSING_TE
3522static void dsi_te_timeout(unsigned long arg)
3523{
3524 DSSERR("TE not received for 250ms!\n");
3525}
3526#endif
3527
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003528static void dsi_handle_framedone(int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003529{
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003530 /* SIDLEMODE back to smart-idle */
3531 dispc_enable_sidle();
3532
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003533 if (dsi.te_enabled) {
3534 /* enable LP_RX_TO again after the TE */
3535 REG_FLD_MOD(DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
3536 }
3537
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003538 dsi.framedone_callback(error, dsi.framedone_data);
3539
3540 if (!error)
3541 dsi_perf_show("DISPC");
3542}
3543
3544static void dsi_framedone_timeout_work_callback(struct work_struct *work)
3545{
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003546 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
3547 * 250ms which would conflict with this timeout work. What should be
3548 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003549 * possibly scheduled framedone work. However, cancelling the transfer
3550 * on the HW is buggy, and would probably require resetting the whole
3551 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003552
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003553 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003554
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003555 dsi_handle_framedone(-ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003556}
3557
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003558static void dsi_framedone_irq_callback(void *data, u32 mask)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003559{
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003560 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
3561 * turns itself off. However, DSI still has the pixels in its buffers,
3562 * and is sending the data.
3563 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003564
Archit Tanejacf398fb2011-03-23 09:59:34 +00003565 __cancel_delayed_work(&dsi.framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003566
Archit Tanejacf398fb2011-03-23 09:59:34 +00003567 dsi_handle_framedone(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003568
Archit Tanejacf398fb2011-03-23 09:59:34 +00003569#ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
3570 dispc_fake_vsync_irq();
3571#endif
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003572}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003573
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003574int omap_dsi_prepare_update(struct omap_dss_device *dssdev,
Tomi Valkeinen26a8c252010-06-09 15:31:34 +03003575 u16 *x, u16 *y, u16 *w, u16 *h,
3576 bool enlarge_update_area)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003577{
3578 u16 dw, dh;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003579
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003580 dssdev->driver->get_resolution(dssdev, &dw, &dh);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003581
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003582 if (*x > dw || *y > dh)
3583 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003584
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003585 if (*x + *w > dw)
3586 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003587
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003588 if (*y + *h > dh)
3589 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003590
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003591 if (*w == 1)
3592 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003593
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003594 if (*w == 0 || *h == 0)
3595 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003596
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003597 dsi_perf_mark_setup();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003598
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003599 if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
Tomi Valkeinen26a8c252010-06-09 15:31:34 +03003600 dss_setup_partial_planes(dssdev, x, y, w, h,
3601 enlarge_update_area);
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003602 dispc_set_lcd_size(dssdev->manager->id, *w, *h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003603 }
3604
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003605 return 0;
3606}
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003607EXPORT_SYMBOL(omap_dsi_prepare_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003608
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003609int omap_dsi_update(struct omap_dss_device *dssdev,
3610 int channel,
3611 u16 x, u16 y, u16 w, u16 h,
3612 void (*callback)(int, void *), void *data)
3613{
3614 dsi.update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003615
Tomi Valkeinena6027712010-05-25 17:01:28 +03003616 /* OMAP DSS cannot send updates of odd widths.
3617 * omap_dsi_prepare_update() makes the widths even, but add a BUG_ON
3618 * here to make sure we catch erroneous updates. Otherwise we'll only
3619 * see rather obscure HW error happening, as DSS halts. */
3620 BUG_ON(x % 2 == 1);
3621
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003622 if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
3623 dsi.framedone_callback = callback;
3624 dsi.framedone_data = data;
3625
3626 dsi.update_region.x = x;
3627 dsi.update_region.y = y;
3628 dsi.update_region.w = w;
3629 dsi.update_region.h = h;
3630 dsi.update_region.device = dssdev;
3631
3632 dsi_update_screen_dispc(dssdev, x, y, w, h);
3633 } else {
Archit Tanejae9c31af2010-07-14 14:11:50 +02003634 int r;
3635
3636 r = dsi_update_screen_l4(dssdev, x, y, w, h);
3637 if (r)
3638 return r;
3639
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003640 dsi_perf_show("L4");
3641 callback(0, data);
3642 }
3643
3644 return 0;
3645}
3646EXPORT_SYMBOL(omap_dsi_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003647
3648/* Display funcs */
3649
3650static int dsi_display_init_dispc(struct omap_dss_device *dssdev)
3651{
3652 int r;
3653
3654 r = omap_dispc_register_isr(dsi_framedone_irq_callback, NULL,
3655 DISPC_IRQ_FRAMEDONE);
3656 if (r) {
3657 DSSERR("can't get FRAMEDONE irq\n");
3658 return r;
3659 }
3660
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003661 dispc_set_lcd_display_type(dssdev->manager->id,
3662 OMAP_DSS_LCD_DISPLAY_TFT);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003663
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003664 dispc_set_parallel_interface_mode(dssdev->manager->id,
3665 OMAP_DSS_PARALLELMODE_DSI);
3666 dispc_enable_fifohandcheck(dssdev->manager->id, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003667
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003668 dispc_set_tft_data_lines(dssdev->manager->id, dssdev->ctrl.pixel_size);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003669
3670 {
3671 struct omap_video_timings timings = {
3672 .hsw = 1,
3673 .hfp = 1,
3674 .hbp = 1,
3675 .vsw = 1,
3676 .vfp = 0,
3677 .vbp = 0,
3678 };
3679
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003680 dispc_set_lcd_timings(dssdev->manager->id, &timings);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003681 }
3682
3683 return 0;
3684}
3685
3686static void dsi_display_uninit_dispc(struct omap_dss_device *dssdev)
3687{
3688 omap_dispc_unregister_isr(dsi_framedone_irq_callback, NULL,
3689 DISPC_IRQ_FRAMEDONE);
3690}
3691
3692static int dsi_configure_dsi_clocks(struct omap_dss_device *dssdev)
3693{
3694 struct dsi_clock_info cinfo;
3695 int r;
3696
Archit Taneja1bb47832011-02-24 14:17:30 +05303697 /* we always use DSS_CLK_SYSCK as input clock */
3698 cinfo.use_sys_clk = true;
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02003699 cinfo.regn = dssdev->clocks.dsi.regn;
3700 cinfo.regm = dssdev->clocks.dsi.regm;
3701 cinfo.regm_dispc = dssdev->clocks.dsi.regm_dispc;
3702 cinfo.regm_dsi = dssdev->clocks.dsi.regm_dsi;
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003703 r = dsi_calc_clock_rates(dssdev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02003704 if (r) {
3705 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003706 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02003707 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003708
3709 r = dsi_pll_set_clock_div(&cinfo);
3710 if (r) {
3711 DSSERR("Failed to set dsi clocks\n");
3712 return r;
3713 }
3714
3715 return 0;
3716}
3717
3718static int dsi_configure_dispc_clocks(struct omap_dss_device *dssdev)
3719{
3720 struct dispc_clock_info dispc_cinfo;
3721 int r;
3722 unsigned long long fck;
3723
Archit Taneja1bb47832011-02-24 14:17:30 +05303724 fck = dsi_get_pll_hsdiv_dispc_rate();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003725
Archit Tanejae8881662011-04-12 13:52:24 +05303726 dispc_cinfo.lck_div = dssdev->clocks.dispc.channel.lck_div;
3727 dispc_cinfo.pck_div = dssdev->clocks.dispc.channel.pck_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003728
3729 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
3730 if (r) {
3731 DSSERR("Failed to calc dispc clocks\n");
3732 return r;
3733 }
3734
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003735 r = dispc_set_clock_div(dssdev->manager->id, &dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003736 if (r) {
3737 DSSERR("Failed to set dispc clocks\n");
3738 return r;
3739 }
3740
3741 return 0;
3742}
3743
3744static int dsi_display_init_dsi(struct omap_dss_device *dssdev)
3745{
3746 int r;
3747
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003748 r = dsi_pll_init(dssdev, true, true);
3749 if (r)
3750 goto err0;
3751
3752 r = dsi_configure_dsi_clocks(dssdev);
3753 if (r)
3754 goto err1;
3755
Archit Tanejae8881662011-04-12 13:52:24 +05303756 dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
3757 dss_select_dsi_clk_source(dssdev->clocks.dsi.dsi_fclk_src);
Archit Taneja9613c022011-03-22 06:33:36 -05003758 dss_select_lcd_clk_source(dssdev->manager->id,
Archit Tanejae8881662011-04-12 13:52:24 +05303759 dssdev->clocks.dispc.channel.lcd_clk_src);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003760
3761 DSSDBG("PLL OK\n");
3762
3763 r = dsi_configure_dispc_clocks(dssdev);
3764 if (r)
3765 goto err2;
3766
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03003767 r = dsi_cio_init(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003768 if (r)
3769 goto err2;
3770
3771 _dsi_print_reset_status();
3772
3773 dsi_proto_timings(dssdev);
3774 dsi_set_lp_clk_divisor(dssdev);
3775
3776 if (1)
3777 _dsi_print_reset_status();
3778
3779 r = dsi_proto_config(dssdev);
3780 if (r)
3781 goto err3;
3782
3783 /* enable interface */
3784 dsi_vc_enable(0, 1);
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003785 dsi_vc_enable(1, 1);
3786 dsi_vc_enable(2, 1);
3787 dsi_vc_enable(3, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003788 dsi_if_enable(1);
3789 dsi_force_tx_stop_mode_io();
3790
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003791 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003792err3:
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03003793 dsi_cio_uninit();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003794err2:
Archit Taneja89a35e52011-04-12 13:52:23 +05303795 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
3796 dss_select_dsi_clk_source(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003797err1:
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03003798 dsi_pll_uninit(true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003799err0:
3800 return r;
3801}
3802
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03003803static void dsi_display_uninit_dsi(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03003804 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003805{
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03003806 if (enter_ulps && !dsi.ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003807 dsi_enter_ulps();
3808
Ville Syrjäläd7370102010-04-22 22:50:09 +02003809 /* disable interface */
3810 dsi_if_enable(0);
3811 dsi_vc_enable(0, 0);
3812 dsi_vc_enable(1, 0);
3813 dsi_vc_enable(2, 0);
3814 dsi_vc_enable(3, 0);
3815
Archit Taneja89a35e52011-04-12 13:52:23 +05303816 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
3817 dss_select_dsi_clk_source(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03003818 dsi_cio_uninit();
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03003819 dsi_pll_uninit(disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003820}
3821
3822static int dsi_core_init(void)
3823{
3824 /* Autoidle */
3825 REG_FLD_MOD(DSI_SYSCONFIG, 1, 0, 0);
3826
3827 /* ENWAKEUP */
3828 REG_FLD_MOD(DSI_SYSCONFIG, 1, 2, 2);
3829
3830 /* SIDLEMODE smart-idle */
3831 REG_FLD_MOD(DSI_SYSCONFIG, 2, 4, 3);
3832
3833 _dsi_initialize_irq();
3834
3835 return 0;
3836}
3837
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003838int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003839{
3840 int r = 0;
3841
3842 DSSDBG("dsi_display_enable\n");
3843
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003844 WARN_ON(!dsi_bus_is_locked());
3845
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003846 mutex_lock(&dsi.lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003847
3848 r = omap_dss_start_device(dssdev);
3849 if (r) {
3850 DSSERR("failed to start device\n");
3851 goto err0;
3852 }
3853
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003854 enable_clocks(1);
3855 dsi_enable_pll_clock(1);
3856
3857 r = _dsi_reset();
3858 if (r)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003859 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003860
3861 dsi_core_init();
3862
3863 r = dsi_display_init_dispc(dssdev);
3864 if (r)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003865 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003866
3867 r = dsi_display_init_dsi(dssdev);
3868 if (r)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003869 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003870
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003871 mutex_unlock(&dsi.lock);
3872
3873 return 0;
3874
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003875err2:
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003876 dsi_display_uninit_dispc(dssdev);
3877err1:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003878 enable_clocks(0);
3879 dsi_enable_pll_clock(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003880 omap_dss_stop_device(dssdev);
3881err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003882 mutex_unlock(&dsi.lock);
3883 DSSDBG("dsi_display_enable FAILED\n");
3884 return r;
3885}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003886EXPORT_SYMBOL(omapdss_dsi_display_enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003887
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03003888void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03003889 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003890{
3891 DSSDBG("dsi_display_disable\n");
3892
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003893 WARN_ON(!dsi_bus_is_locked());
3894
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003895 mutex_lock(&dsi.lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003896
3897 dsi_display_uninit_dispc(dssdev);
3898
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03003899 dsi_display_uninit_dsi(dssdev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003900
3901 enable_clocks(0);
3902 dsi_enable_pll_clock(0);
3903
3904 omap_dss_stop_device(dssdev);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003905
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003906 mutex_unlock(&dsi.lock);
3907}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003908EXPORT_SYMBOL(omapdss_dsi_display_disable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003909
Tomi Valkeinen225b6502010-01-11 15:11:01 +02003910int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003911{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003912 dsi.te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02003913 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003914}
Tomi Valkeinen225b6502010-01-11 15:11:01 +02003915EXPORT_SYMBOL(omapdss_dsi_enable_te);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003916
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003917void dsi_get_overlay_fifo_thresholds(enum omap_plane plane,
3918 u32 fifo_size, enum omap_burst_size *burst_size,
3919 u32 *fifo_low, u32 *fifo_high)
3920{
3921 unsigned burst_size_bytes;
3922
3923 *burst_size = OMAP_DSS_BURST_16x32;
3924 burst_size_bytes = 16 * 32 / 8;
3925
3926 *fifo_high = fifo_size - burst_size_bytes;
Tomi Valkeinen36194b42010-05-18 13:35:37 +03003927 *fifo_low = fifo_size - burst_size_bytes * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003928}
3929
3930int dsi_init_display(struct omap_dss_device *dssdev)
3931{
3932 DSSDBG("DSI init\n");
3933
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003934 /* XXX these should be figured out dynamically */
3935 dssdev->caps = OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE |
3936 OMAP_DSS_DISPLAY_CAP_TEAR_ELIM;
3937
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02003938 if (dsi.vdds_dsi_reg == NULL) {
3939 struct regulator *vdds_dsi;
3940
3941 vdds_dsi = regulator_get(&dsi.pdev->dev, "vdds_dsi");
3942
3943 if (IS_ERR(vdds_dsi)) {
3944 DSSERR("can't get VDDS_DSI regulator\n");
3945 return PTR_ERR(vdds_dsi);
3946 }
3947
3948 dsi.vdds_dsi_reg = vdds_dsi;
3949 }
3950
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003951 return 0;
3952}
3953
Archit Taneja5ee3c142011-03-02 12:35:53 +05303954int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
3955{
3956 int i;
3957
3958 for (i = 0; i < ARRAY_SIZE(dsi.vc); i++) {
3959 if (!dsi.vc[i].dssdev) {
3960 dsi.vc[i].dssdev = dssdev;
3961 *channel = i;
3962 return 0;
3963 }
3964 }
3965
3966 DSSERR("cannot get VC for display %s", dssdev->name);
3967 return -ENOSPC;
3968}
3969EXPORT_SYMBOL(omap_dsi_request_vc);
3970
3971int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
3972{
3973 if (vc_id < 0 || vc_id > 3) {
3974 DSSERR("VC ID out of range\n");
3975 return -EINVAL;
3976 }
3977
3978 if (channel < 0 || channel > 3) {
3979 DSSERR("Virtual Channel out of range\n");
3980 return -EINVAL;
3981 }
3982
3983 if (dsi.vc[channel].dssdev != dssdev) {
3984 DSSERR("Virtual Channel not allocated to display %s\n",
3985 dssdev->name);
3986 return -EINVAL;
3987 }
3988
3989 dsi.vc[channel].vc_id = vc_id;
3990
3991 return 0;
3992}
3993EXPORT_SYMBOL(omap_dsi_set_vc_id);
3994
3995void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
3996{
3997 if ((channel >= 0 && channel <= 3) &&
3998 dsi.vc[channel].dssdev == dssdev) {
3999 dsi.vc[channel].dssdev = NULL;
4000 dsi.vc[channel].vc_id = 0;
4001 }
4002}
4003EXPORT_SYMBOL(omap_dsi_release_vc);
4004
Archit Taneja1bb47832011-02-24 14:17:30 +05304005void dsi_wait_pll_hsdiv_dispc_active(void)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004006{
4007 if (wait_for_bit_change(DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304008 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304009 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
4010 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004011}
4012
Archit Taneja1bb47832011-02-24 14:17:30 +05304013void dsi_wait_pll_hsdiv_dsi_active(void)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004014{
4015 if (wait_for_bit_change(DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304016 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304017 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
4018 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004019}
4020
Taneja, Archit49641112011-03-14 23:28:23 -05004021static void dsi_calc_clock_param_ranges(void)
4022{
4023 dsi.regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
4024 dsi.regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
4025 dsi.regm_dispc_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
4026 dsi.regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
4027 dsi.fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
4028 dsi.fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
4029 dsi.lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
4030}
4031
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004032static int dsi_init(struct platform_device *pdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004033{
Tomi Valkeinend1f58572010-07-30 11:57:57 +03004034 struct omap_display_platform_data *dss_plat_data;
4035 struct omap_dss_board_info *board_info;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004036 u32 rev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304037 int r, i;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004038 struct resource *dsi_mem;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004039
Tomi Valkeinend1f58572010-07-30 11:57:57 +03004040 dss_plat_data = pdev->dev.platform_data;
4041 board_info = dss_plat_data->board_data;
4042 dsi.dsi_mux_pads = board_info->dsi_mux_pads;
4043
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02004044 spin_lock_init(&dsi.irq_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004045 spin_lock_init(&dsi.errors_lock);
4046 dsi.errors = 0;
4047
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02004048#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
4049 spin_lock_init(&dsi.irq_stats_lock);
4050 dsi.irq_stats.last_reset = jiffies;
4051#endif
4052
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004053 mutex_init(&dsi.lock);
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +02004054 sema_init(&dsi.bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004055
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004056 dsi.workqueue = create_singlethread_workqueue("dsi");
4057 if (dsi.workqueue == NULL)
4058 return -ENOMEM;
4059
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004060 INIT_DELAYED_WORK_DEFERRABLE(&dsi.framedone_timeout_work,
4061 dsi_framedone_timeout_work_callback);
4062
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004063#ifdef DSI_CATCH_MISSING_TE
4064 init_timer(&dsi.te_timer);
4065 dsi.te_timer.function = dsi_te_timeout;
4066 dsi.te_timer.data = 0;
4067#endif
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004068 dsi_mem = platform_get_resource(dsi.pdev, IORESOURCE_MEM, 0);
4069 if (!dsi_mem) {
4070 DSSERR("can't get IORESOURCE_MEM DSI\n");
4071 r = -EINVAL;
4072 goto err1;
4073 }
4074 dsi.base = ioremap(dsi_mem->start, resource_size(dsi_mem));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004075 if (!dsi.base) {
4076 DSSERR("can't ioremap DSI\n");
4077 r = -ENOMEM;
4078 goto err1;
4079 }
archit tanejaaffe3602011-02-23 08:41:03 +00004080 dsi.irq = platform_get_irq(dsi.pdev, 0);
4081 if (dsi.irq < 0) {
4082 DSSERR("platform_get_irq failed\n");
4083 r = -ENODEV;
4084 goto err2;
4085 }
4086
4087 r = request_irq(dsi.irq, omap_dsi_irq_handler, IRQF_SHARED,
4088 "OMAP DSI1", dsi.pdev);
4089 if (r < 0) {
4090 DSSERR("request_irq failed\n");
4091 goto err2;
4092 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004093
Archit Taneja5ee3c142011-03-02 12:35:53 +05304094 /* DSI VCs initialization */
4095 for (i = 0; i < ARRAY_SIZE(dsi.vc); i++) {
4096 dsi.vc[i].mode = DSI_VC_MODE_L4;
4097 dsi.vc[i].dssdev = NULL;
4098 dsi.vc[i].vc_id = 0;
4099 }
4100
Taneja, Archit49641112011-03-14 23:28:23 -05004101 dsi_calc_clock_param_ranges();
4102
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004103 enable_clocks(1);
4104
4105 rev = dsi_read_reg(DSI_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00004106 dev_dbg(&pdev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004107 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4108
4109 enable_clocks(0);
4110
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004111 return 0;
archit tanejaaffe3602011-02-23 08:41:03 +00004112err2:
4113 iounmap(dsi.base);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004114err1:
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004115 destroy_workqueue(dsi.workqueue);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004116 return r;
4117}
4118
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004119static void dsi_exit(void)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004120{
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004121 if (dsi.vdds_dsi_reg != NULL) {
Tomi Valkeinen88257b22010-12-20 16:26:22 +02004122 if (dsi.vdds_dsi_enabled) {
4123 regulator_disable(dsi.vdds_dsi_reg);
4124 dsi.vdds_dsi_enabled = false;
4125 }
4126
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004127 regulator_put(dsi.vdds_dsi_reg);
4128 dsi.vdds_dsi_reg = NULL;
4129 }
4130
archit tanejaaffe3602011-02-23 08:41:03 +00004131 free_irq(dsi.irq, dsi.pdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004132 iounmap(dsi.base);
4133
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004134 destroy_workqueue(dsi.workqueue);
4135
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004136 DSSDBG("omap_dsi_exit\n");
4137}
4138
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004139/* DSI1 HW IP initialisation */
4140static int omap_dsi1hw_probe(struct platform_device *pdev)
4141{
4142 int r;
4143 dsi.pdev = pdev;
4144 r = dsi_init(pdev);
4145 if (r) {
4146 DSSERR("Failed to initialize DSI\n");
4147 goto err_dsi;
4148 }
4149err_dsi:
4150 return r;
4151}
4152
4153static int omap_dsi1hw_remove(struct platform_device *pdev)
4154{
4155 dsi_exit();
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03004156 WARN_ON(dsi.scp_clk_refcount > 0);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004157 return 0;
4158}
4159
4160static struct platform_driver omap_dsi1hw_driver = {
4161 .probe = omap_dsi1hw_probe,
4162 .remove = omap_dsi1hw_remove,
4163 .driver = {
4164 .name = "omapdss_dsi1",
4165 .owner = THIS_MODULE,
4166 },
4167};
4168
4169int dsi_init_platform_driver(void)
4170{
4171 return platform_driver_register(&omap_dsi1hw_driver);
4172}
4173
4174void dsi_uninit_platform_driver(void)
4175{
4176 return platform_driver_unregister(&omap_dsi1hw_driver);
4177}