blob: 35950ee46a1d35516d349c271fb6a81351af19aa [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
David Howells760285e2012-10-02 18:01:07 +010088#include <drm/drmP.h>
89#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070090#include "i915_drv.h"
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +000091#include "i915_trace.h"
Ben Widawsky254f9652012-06-04 14:42:42 -070092
Chris Wilsonb2e862d2016-04-28 09:56:41 +010093#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1
94
Ben Widawsky40521052012-06-04 14:42:43 -070095/* This is a HW constraint. The value below is the largest known requirement
96 * I've seen in a spec to date, and that was a workaround for a non-shipping
97 * part. It should be safe to decrease this, but it's more future proof as is.
98 */
Ben Widawskyb731d332013-12-06 14:10:59 -080099#define GEN6_CONTEXT_ALIGN (64<<10)
100#define GEN7_CONTEXT_ALIGN 4096
Ben Widawsky40521052012-06-04 14:42:43 -0700101
Chris Wilsonc0336662016-05-06 15:40:21 +0100102static size_t get_context_alignment(struct drm_i915_private *dev_priv)
Ben Widawskyb731d332013-12-06 14:10:59 -0800103{
Chris Wilsonc0336662016-05-06 15:40:21 +0100104 if (IS_GEN6(dev_priv))
Ben Widawskyb731d332013-12-06 14:10:59 -0800105 return GEN6_CONTEXT_ALIGN;
106
107 return GEN7_CONTEXT_ALIGN;
108}
109
Chris Wilsonc0336662016-05-06 15:40:21 +0100110static int get_context_size(struct drm_i915_private *dev_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700111{
Ben Widawsky254f9652012-06-04 14:42:42 -0700112 int ret;
113 u32 reg;
114
Chris Wilsonc0336662016-05-06 15:40:21 +0100115 switch (INTEL_GEN(dev_priv)) {
Ben Widawsky254f9652012-06-04 14:42:42 -0700116 case 6:
117 reg = I915_READ(CXT_SIZE);
118 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
119 break;
120 case 7:
Ben Widawsky4f91dd62012-07-18 10:10:09 -0700121 reg = I915_READ(GEN7_CXT_SIZE);
Chris Wilsonc0336662016-05-06 15:40:21 +0100122 if (IS_HASWELL(dev_priv))
Ben Widawskya0de80a2013-06-25 21:53:40 -0700123 ret = HSW_CXT_TOTAL_SIZE;
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700124 else
125 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
Ben Widawsky254f9652012-06-04 14:42:42 -0700126 break;
Ben Widawsky88976442013-11-02 21:07:05 -0700127 case 8:
128 ret = GEN8_CXT_TOTAL_SIZE;
129 break;
Ben Widawsky254f9652012-06-04 14:42:42 -0700130 default:
131 BUG();
132 }
133
134 return ret;
135}
136
Mika Kuoppaladce32712013-04-30 13:30:33 +0300137void i915_gem_context_free(struct kref *ctx_ref)
Ben Widawsky40521052012-06-04 14:42:43 -0700138{
Chris Wilsone2efd132016-05-24 14:53:34 +0100139 struct i915_gem_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100140 int i;
Ben Widawsky40521052012-06-04 14:42:43 -0700141
Chris Wilson91c8a322016-07-05 10:40:23 +0100142 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000143 trace_i915_context_free(ctx);
Chris Wilson50e046b2016-08-04 07:52:46 +0100144 GEM_BUG_ON(!ctx->closed);
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000145
Daniel Vetterae6c4802014-08-06 15:04:53 +0200146 i915_ppgtt_put(ctx->ppgtt);
147
Chris Wilsonbca44d82016-05-24 14:53:41 +0100148 for (i = 0; i < I915_NUM_ENGINES; i++) {
149 struct intel_context *ce = &ctx->engine[i];
150
151 if (!ce->state)
152 continue;
153
154 WARN_ON(ce->pin_count);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100155 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +0100156 intel_ring_free(ce->ring);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100157
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100158 i915_vma_put(ce->state);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100159 }
160
Chris Wilsonc84455b2016-08-15 10:49:08 +0100161 put_pid(ctx->pid);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800162 list_del(&ctx->link);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100163
164 ida_simple_remove(&ctx->i915->context_hw_ida, ctx->hw_id);
Ben Widawsky40521052012-06-04 14:42:43 -0700165 kfree(ctx);
166}
167
Oscar Mateo8c8579172014-07-24 17:04:14 +0100168struct drm_i915_gem_object *
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100169i915_gem_alloc_context_obj(struct drm_device *dev, size_t size)
170{
171 struct drm_i915_gem_object *obj;
172 int ret;
173
Chris Wilson499f2692016-05-24 14:53:35 +0100174 lockdep_assert_held(&dev->struct_mutex);
175
Dave Gordond37cd8a2016-04-22 19:14:32 +0100176 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100177 if (IS_ERR(obj))
178 return obj;
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100179
180 /*
181 * Try to make the context utilize L3 as well as LLC.
182 *
183 * On VLV we don't have L3 controls in the PTEs so we
184 * shouldn't touch the cache level, especially as that
185 * would make the object snooped which might have a
186 * negative performance impact.
Wayne Boyer4d3e9042015-12-08 09:38:52 -0800187 *
188 * Snooping is required on non-llc platforms in execlist
189 * mode, but since all GGTT accesses use PAT entry 0 we
190 * get snooping anyway regardless of cache_level.
191 *
192 * This is only applicable for Ivy Bridge devices since
193 * later platforms don't have L3 control bits in the PTE.
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100194 */
Wayne Boyer4d3e9042015-12-08 09:38:52 -0800195 if (IS_IVYBRIDGE(dev)) {
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100196 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
197 /* Failure shouldn't ever happen this early */
198 if (WARN_ON(ret)) {
Chris Wilsonf8c417c2016-07-20 13:31:53 +0100199 i915_gem_object_put(obj);
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100200 return ERR_PTR(ret);
201 }
202 }
203
204 return obj;
205}
206
Chris Wilson50e046b2016-08-04 07:52:46 +0100207static void i915_ppgtt_close(struct i915_address_space *vm)
208{
209 struct list_head *phases[] = {
210 &vm->active_list,
211 &vm->inactive_list,
212 &vm->unbound_list,
213 NULL,
214 }, **phase;
215
216 GEM_BUG_ON(vm->closed);
217 vm->closed = true;
218
219 for (phase = phases; *phase; phase++) {
220 struct i915_vma *vma, *vn;
221
222 list_for_each_entry_safe(vma, vn, *phase, vm_link)
Chris Wilson3272db52016-08-04 16:32:32 +0100223 if (!i915_vma_is_closed(vma))
Chris Wilson50e046b2016-08-04 07:52:46 +0100224 i915_vma_close(vma);
225 }
226}
227
228static void context_close(struct i915_gem_context *ctx)
229{
230 GEM_BUG_ON(ctx->closed);
231 ctx->closed = true;
232 if (ctx->ppgtt)
233 i915_ppgtt_close(&ctx->ppgtt->base);
234 ctx->file_priv = ERR_PTR(-EBADF);
235 i915_gem_context_put(ctx);
236}
237
Chris Wilson5d1808e2016-04-28 09:56:51 +0100238static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out)
239{
240 int ret;
241
242 ret = ida_simple_get(&dev_priv->context_hw_ida,
243 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
244 if (ret < 0) {
245 /* Contexts are only released when no longer active.
246 * Flush any pending retires to hopefully release some
247 * stale contexts and try again.
248 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100249 i915_gem_retire_requests(dev_priv);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100250 ret = ida_simple_get(&dev_priv->context_hw_ida,
251 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
252 if (ret < 0)
253 return ret;
254 }
255
256 *out = ret;
257 return 0;
258}
259
Chris Wilsone2efd132016-05-24 14:53:34 +0100260static struct i915_gem_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800261__create_hw_context(struct drm_device *dev,
Daniel Vetteree960be2014-08-06 15:04:45 +0200262 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700263{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100264 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsone2efd132016-05-24 14:53:34 +0100265 struct i915_gem_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800266 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700267
Ben Widawskyf94982b2012-11-10 10:56:04 -0800268 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700269 if (ctx == NULL)
270 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700271
Chris Wilson5d1808e2016-04-28 09:56:51 +0100272 ret = assign_hw_id(dev_priv, &ctx->hw_id);
273 if (ret) {
274 kfree(ctx);
275 return ERR_PTR(ret);
276 }
277
Mika Kuoppaladce32712013-04-30 13:30:33 +0300278 kref_init(&ctx->ref);
Ben Widawskya33afea2013-09-17 21:12:45 -0700279 list_add_tail(&ctx->link, &dev_priv->context_list);
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100280 ctx->i915 = dev_priv;
Ben Widawsky40521052012-06-04 14:42:43 -0700281
Chris Wilson0cb26a82016-06-24 14:55:53 +0100282 ctx->ggtt_alignment = get_context_alignment(dev_priv);
283
Chris Wilson691e6412014-04-09 09:07:36 +0100284 if (dev_priv->hw_context_size) {
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100285 struct drm_i915_gem_object *obj;
286 struct i915_vma *vma;
287
288 obj = i915_gem_alloc_context_obj(dev,
289 dev_priv->hw_context_size);
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100290 if (IS_ERR(obj)) {
291 ret = PTR_ERR(obj);
Chris Wilson691e6412014-04-09 09:07:36 +0100292 goto err_out;
293 }
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100294
295 vma = i915_vma_create(obj, &dev_priv->ggtt.base, NULL);
296 if (IS_ERR(vma)) {
297 i915_gem_object_put(obj);
298 ret = PTR_ERR(vma);
299 goto err_out;
300 }
301
302 ctx->engine[RCS].state = vma;
Chris Wilson691e6412014-04-09 09:07:36 +0100303 }
304
305 /* Default context will never have a file_priv */
306 if (file_priv != NULL) {
307 ret = idr_alloc(&file_priv->context_idr, ctx,
Oscar Mateo821d66d2014-07-03 16:28:00 +0100308 DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
Chris Wilson691e6412014-04-09 09:07:36 +0100309 if (ret < 0)
310 goto err_out;
311 } else
Oscar Mateo821d66d2014-07-03 16:28:00 +0100312 ret = DEFAULT_CONTEXT_HANDLE;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300313
314 ctx->file_priv = file_priv;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100315 if (file_priv)
316 ctx->pid = get_task_pid(current, PIDTYPE_PID);
317
Oscar Mateo821d66d2014-07-03 16:28:00 +0100318 ctx->user_handle = ret;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700319 /* NB: Mark all slices as needing a remap so that when the context first
320 * loads it will restore whatever remap state already exists. If there
321 * is no remap info, it will be a NOP. */
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100322 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
Ben Widawsky40521052012-06-04 14:42:43 -0700323
Chris Wilson676fa572014-12-24 08:13:39 -0800324 ctx->hang_stats.ban_period_seconds = DRM_I915_CTX_BAN_PERIOD;
Zhi Wangbcd794c2016-06-16 08:07:01 -0400325 ctx->ring_size = 4 * PAGE_SIZE;
Zhi Wangc01fc532016-06-16 08:07:02 -0400326 ctx->desc_template = GEN8_CTX_ADDRESSING_MODE(dev_priv) <<
327 GEN8_CTX_ADDRESSING_MODE_SHIFT;
Zhi Wang3c7ba632016-06-16 08:07:03 -0400328 ATOMIC_INIT_NOTIFIER_HEAD(&ctx->status_notifier);
Chris Wilson676fa572014-12-24 08:13:39 -0800329
Ben Widawsky146937e2012-06-29 10:30:39 -0700330 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700331
332err_out:
Chris Wilson50e046b2016-08-04 07:52:46 +0100333 context_close(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700334 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700335}
336
Ben Widawsky254f9652012-06-04 14:42:42 -0700337/**
338 * The default context needs to exist per ring that uses contexts. It stores the
339 * context state of the GPU for applications that don't utilize HW contexts, as
340 * well as an idle case.
341 */
Chris Wilsone2efd132016-05-24 14:53:34 +0100342static struct i915_gem_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800343i915_gem_create_context(struct drm_device *dev,
Daniel Vetterd624d862014-08-06 15:04:54 +0200344 struct drm_i915_file_private *file_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700345{
Chris Wilsone2efd132016-05-24 14:53:34 +0100346 struct i915_gem_context *ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700347
Chris Wilson499f2692016-05-24 14:53:35 +0100348 lockdep_assert_held(&dev->struct_mutex);
Ben Widawsky40521052012-06-04 14:42:43 -0700349
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800350 ctx = __create_hw_context(dev, file_priv);
Ben Widawsky146937e2012-06-29 10:30:39 -0700351 if (IS_ERR(ctx))
Ben Widawskya45d0f62013-12-06 14:11:05 -0800352 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700353
Daniel Vetterd624d862014-08-06 15:04:54 +0200354 if (USES_FULL_PPGTT(dev)) {
Chris Wilson2bfa9962016-08-04 07:52:25 +0100355 struct i915_hw_ppgtt *ppgtt =
356 i915_ppgtt_create(to_i915(dev), file_priv);
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800357
Chris Wilsonc6aab912016-05-24 14:53:38 +0100358 if (IS_ERR(ppgtt)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800359 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
360 PTR_ERR(ppgtt));
Chris Wilsonc6aab912016-05-24 14:53:38 +0100361 idr_remove(&file_priv->context_idr, ctx->user_handle);
Chris Wilson50e046b2016-08-04 07:52:46 +0100362 context_close(ctx);
Chris Wilsonc6aab912016-05-24 14:53:38 +0100363 return ERR_CAST(ppgtt);
Daniel Vetterae6c4802014-08-06 15:04:53 +0200364 }
365
366 ctx->ppgtt = ppgtt;
367 }
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800368
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000369 trace_i915_context_create(ctx);
370
Ben Widawskya45d0f62013-12-06 14:11:05 -0800371 return ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700372}
373
Zhi Wangc8c35792016-06-16 08:07:05 -0400374/**
375 * i915_gem_context_create_gvt - create a GVT GEM context
376 * @dev: drm device *
377 *
378 * This function is used to create a GVT specific GEM context.
379 *
380 * Returns:
381 * pointer to i915_gem_context on success, error pointer if failed
382 *
383 */
384struct i915_gem_context *
385i915_gem_context_create_gvt(struct drm_device *dev)
386{
387 struct i915_gem_context *ctx;
388 int ret;
389
390 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
391 return ERR_PTR(-ENODEV);
392
393 ret = i915_mutex_lock_interruptible(dev);
394 if (ret)
395 return ERR_PTR(ret);
396
397 ctx = i915_gem_create_context(dev, NULL);
398 if (IS_ERR(ctx))
399 goto out;
400
401 ctx->execlists_force_single_submission = true;
402 ctx->ring_size = 512 * PAGE_SIZE; /* Max ring buffer size */
403out:
404 mutex_unlock(&dev->struct_mutex);
405 return ctx;
406}
407
Chris Wilsone2efd132016-05-24 14:53:34 +0100408static void i915_gem_context_unpin(struct i915_gem_context *ctx,
Tvrtko Ursulina0b4a6a2016-01-28 10:29:56 +0000409 struct intel_engine_cs *engine)
410{
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +0000411 if (i915.enable_execlists) {
412 intel_lr_context_unpin(ctx, engine);
413 } else {
Chris Wilsonbca44d82016-05-24 14:53:41 +0100414 struct intel_context *ce = &ctx->engine[engine->id];
415
416 if (ce->state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100417 i915_vma_unpin(ce->state);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100418
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100419 i915_gem_context_put(ctx);
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +0000420 }
Tvrtko Ursulina0b4a6a2016-01-28 10:29:56 +0000421}
422
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800423void i915_gem_context_reset(struct drm_device *dev)
424{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100425 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800426
Chris Wilson499f2692016-05-24 14:53:35 +0100427 lockdep_assert_held(&dev->struct_mutex);
428
Thomas Daniel3e5b6f02015-02-16 16:12:53 +0000429 if (i915.enable_execlists) {
Chris Wilsone2efd132016-05-24 14:53:34 +0100430 struct i915_gem_context *ctx;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +0000431
Tvrtko Ursulina0b4a6a2016-01-28 10:29:56 +0000432 list_for_each_entry(ctx, &dev_priv->context_list, link)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100433 intel_lr_context_reset(dev_priv, ctx);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +0000434 }
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100435
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100436 i915_gem_context_lost(dev_priv);
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800437}
438
Ben Widawsky8245be32013-11-06 13:56:29 -0200439int i915_gem_context_init(struct drm_device *dev)
Ben Widawsky254f9652012-06-04 14:42:42 -0700440{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100441 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsone2efd132016-05-24 14:53:34 +0100442 struct i915_gem_context *ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700443
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800444 /* Init should only be called once per module load. Eventually the
445 * restriction on the context_disabled check can be loosened. */
Dave Gordoned54c1a2016-01-19 19:02:54 +0000446 if (WARN_ON(dev_priv->kernel_context))
Ben Widawsky8245be32013-11-06 13:56:29 -0200447 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700448
Chris Wilsonc0336662016-05-06 15:40:21 +0100449 if (intel_vgpu_active(dev_priv) &&
450 HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800451 if (!i915.enable_execlists) {
452 DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
453 return -EINVAL;
454 }
455 }
456
Chris Wilson5d1808e2016-04-28 09:56:51 +0100457 /* Using the simple ida interface, the max is limited by sizeof(int) */
458 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX);
459 ida_init(&dev_priv->context_hw_ida);
460
Oscar Mateoede7d422014-07-24 17:04:12 +0100461 if (i915.enable_execlists) {
462 /* NB: intentionally left blank. We will allocate our own
463 * backing objects as we need them, thank you very much */
464 dev_priv->hw_context_size = 0;
Chris Wilsonc0336662016-05-06 15:40:21 +0100465 } else if (HAS_HW_CONTEXTS(dev_priv)) {
466 dev_priv->hw_context_size =
467 round_up(get_context_size(dev_priv), 4096);
Chris Wilson691e6412014-04-09 09:07:36 +0100468 if (dev_priv->hw_context_size > (1<<20)) {
469 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
470 dev_priv->hw_context_size);
471 dev_priv->hw_context_size = 0;
472 }
Ben Widawsky254f9652012-06-04 14:42:42 -0700473 }
474
Daniel Vetterd624d862014-08-06 15:04:54 +0200475 ctx = i915_gem_create_context(dev, NULL);
Chris Wilson691e6412014-04-09 09:07:36 +0100476 if (IS_ERR(ctx)) {
477 DRM_ERROR("Failed to create default global context (error %ld)\n",
478 PTR_ERR(ctx));
479 return PTR_ERR(ctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700480 }
481
Dave Gordoned54c1a2016-01-19 19:02:54 +0000482 dev_priv->kernel_context = ctx;
Oscar Mateoede7d422014-07-24 17:04:12 +0100483
484 DRM_DEBUG_DRIVER("%s context support initialized\n",
485 i915.enable_execlists ? "LR" :
486 dev_priv->hw_context_size ? "HW" : "fake");
Ben Widawsky8245be32013-11-06 13:56:29 -0200487 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700488}
489
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100490void i915_gem_context_lost(struct drm_i915_private *dev_priv)
491{
492 struct intel_engine_cs *engine;
493
Chris Wilson91c8a322016-07-05 10:40:23 +0100494 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson499f2692016-05-24 14:53:35 +0100495
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100496 for_each_engine(engine, dev_priv) {
Chris Wilsonbca44d82016-05-24 14:53:41 +0100497 if (engine->last_context) {
498 i915_gem_context_unpin(engine->last_context, engine);
499 engine->last_context = NULL;
500 }
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100501 }
502
Chris Wilsonc7c3c072016-06-24 14:55:54 +0100503 /* Force the GPU state to be restored on enabling */
504 if (!i915.enable_execlists) {
Chris Wilsona168b2d2016-06-24 14:55:55 +0100505 struct i915_gem_context *ctx;
506
507 list_for_each_entry(ctx, &dev_priv->context_list, link) {
508 if (!i915_gem_context_is_default(ctx))
509 continue;
510
511 for_each_engine(engine, dev_priv)
512 ctx->engine[engine->id].initialised = false;
513
514 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
515 }
516
Chris Wilsonc7c3c072016-06-24 14:55:54 +0100517 for_each_engine(engine, dev_priv) {
518 struct intel_context *kce =
519 &dev_priv->kernel_context->engine[engine->id];
520
521 kce->initialised = true;
522 }
523 }
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100524}
525
Ben Widawsky254f9652012-06-04 14:42:42 -0700526void i915_gem_context_fini(struct drm_device *dev)
527{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100528 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsone2efd132016-05-24 14:53:34 +0100529 struct i915_gem_context *dctx = dev_priv->kernel_context;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100530
Chris Wilson499f2692016-05-24 14:53:35 +0100531 lockdep_assert_held(&dev->struct_mutex);
532
Chris Wilson50e046b2016-08-04 07:52:46 +0100533 context_close(dctx);
Dave Gordoned54c1a2016-01-19 19:02:54 +0000534 dev_priv->kernel_context = NULL;
Chris Wilson5d1808e2016-04-28 09:56:51 +0100535
536 ida_destroy(&dev_priv->context_hw_ida);
Ben Widawsky254f9652012-06-04 14:42:42 -0700537}
538
Ben Widawsky40521052012-06-04 14:42:43 -0700539static int context_idr_cleanup(int id, void *p, void *data)
540{
Chris Wilsone2efd132016-05-24 14:53:34 +0100541 struct i915_gem_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700542
Chris Wilson50e046b2016-08-04 07:52:46 +0100543 context_close(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700544 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700545}
546
Ben Widawskye422b882013-12-06 14:10:58 -0800547int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
548{
549 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100550 struct i915_gem_context *ctx;
Ben Widawskye422b882013-12-06 14:10:58 -0800551
552 idr_init(&file_priv->context_idr);
553
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800554 mutex_lock(&dev->struct_mutex);
Daniel Vetterd624d862014-08-06 15:04:54 +0200555 ctx = i915_gem_create_context(dev, file_priv);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800556 mutex_unlock(&dev->struct_mutex);
557
Oscar Mateof83d6512014-05-22 14:13:38 +0100558 if (IS_ERR(ctx)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800559 idr_destroy(&file_priv->context_idr);
Oscar Mateof83d6512014-05-22 14:13:38 +0100560 return PTR_ERR(ctx);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800561 }
562
Ben Widawskye422b882013-12-06 14:10:58 -0800563 return 0;
564}
565
Ben Widawsky254f9652012-06-04 14:42:42 -0700566void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
567{
Ben Widawsky40521052012-06-04 14:42:43 -0700568 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700569
Chris Wilson499f2692016-05-24 14:53:35 +0100570 lockdep_assert_held(&dev->struct_mutex);
571
Daniel Vetter73c273e2012-06-19 20:27:39 +0200572 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky40521052012-06-04 14:42:43 -0700573 idr_destroy(&file_priv->context_idr);
Ben Widawsky40521052012-06-04 14:42:43 -0700574}
575
Ben Widawskye0556842012-06-04 14:42:46 -0700576static inline int
John Harrison1d719cd2015-05-29 17:43:52 +0100577mi_set_context(struct drm_i915_gem_request *req, u32 hw_flags)
Ben Widawskye0556842012-06-04 14:42:46 -0700578{
Chris Wilsonc0336662016-05-06 15:40:21 +0100579 struct drm_i915_private *dev_priv = req->i915;
Chris Wilson7e37f882016-08-02 22:50:21 +0100580 struct intel_ring *ring = req->ring;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000581 struct intel_engine_cs *engine = req->engine;
Ben Widawskye80f14b2014-08-18 10:35:28 -0700582 u32 flags = hw_flags | MI_MM_SPACE_GTT;
Chris Wilson2c550182014-12-16 10:02:27 +0000583 const int num_rings =
584 /* Use an extended w/a on ivb+ if signalling from other rings */
Chris Wilson39df9192016-07-20 13:31:57 +0100585 i915.semaphores ?
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100586 INTEL_INFO(dev_priv)->num_rings - 1 :
Chris Wilson2c550182014-12-16 10:02:27 +0000587 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000588 int len, ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700589
Ben Widawsky12b02862012-06-04 14:42:50 -0700590 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
591 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
592 * explicitly, so we rely on the value at ring init, stored in
593 * itlb_before_ctx_switch.
594 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100595 if (IS_GEN6(dev_priv)) {
Chris Wilson7c9cf4e2016-08-02 22:50:25 +0100596 ret = engine->emit_flush(req, EMIT_INVALIDATE);
Ben Widawsky12b02862012-06-04 14:42:50 -0700597 if (ret)
598 return ret;
599 }
600
Ben Widawskye80f14b2014-08-18 10:35:28 -0700601 /* These flags are for resource streamer on HSW+ */
Chris Wilsonc0336662016-05-06 15:40:21 +0100602 if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8)
Abdiel Janulgue4c436d552015-06-16 13:39:41 +0300603 flags |= (HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN);
Chris Wilsonc0336662016-05-06 15:40:21 +0100604 else if (INTEL_GEN(dev_priv) < 8)
Ben Widawskye80f14b2014-08-18 10:35:28 -0700605 flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN);
606
Chris Wilson2c550182014-12-16 10:02:27 +0000607
608 len = 4;
Chris Wilsonc0336662016-05-06 15:40:21 +0100609 if (INTEL_GEN(dev_priv) >= 7)
Chris Wilsone9135c42016-04-13 17:35:10 +0100610 len += 2 + (num_rings ? 4*num_rings + 6 : 0);
Chris Wilson2c550182014-12-16 10:02:27 +0000611
John Harrison5fb9de12015-05-29 17:44:07 +0100612 ret = intel_ring_begin(req, len);
Ben Widawskye0556842012-06-04 14:42:46 -0700613 if (ret)
614 return ret;
615
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300616 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
Chris Wilsonc0336662016-05-06 15:40:21 +0100617 if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilsonb5321f32016-08-02 22:50:18 +0100618 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000619 if (num_rings) {
620 struct intel_engine_cs *signaller;
621
Chris Wilsonb5321f32016-08-02 22:50:18 +0100622 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000623 MI_LOAD_REGISTER_IMM(num_rings));
Chris Wilsonc0336662016-05-06 15:40:21 +0100624 for_each_engine(signaller, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000625 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000626 continue;
627
Chris Wilsonb5321f32016-08-02 22:50:18 +0100628 intel_ring_emit_reg(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000629 RING_PSMI_CTL(signaller->mmio_base));
Chris Wilsonb5321f32016-08-02 22:50:18 +0100630 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000631 _MASKED_BIT_ENABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
Chris Wilson2c550182014-12-16 10:02:27 +0000632 }
633 }
634 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700635
Chris Wilsonb5321f32016-08-02 22:50:18 +0100636 intel_ring_emit(ring, MI_NOOP);
637 intel_ring_emit(ring, MI_SET_CONTEXT);
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100638 intel_ring_emit(ring,
639 i915_ggtt_offset(req->ctx->engine[RCS].state) | flags);
Ville Syrjälä2b7e8082014-01-22 21:32:43 +0200640 /*
641 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
642 * WaMiSetContext_Hang:snb,ivb,vlv
643 */
Chris Wilsonb5321f32016-08-02 22:50:18 +0100644 intel_ring_emit(ring, MI_NOOP);
Ben Widawskye0556842012-06-04 14:42:46 -0700645
Chris Wilsonc0336662016-05-06 15:40:21 +0100646 if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilson2c550182014-12-16 10:02:27 +0000647 if (num_rings) {
648 struct intel_engine_cs *signaller;
Chris Wilsone9135c42016-04-13 17:35:10 +0100649 i915_reg_t last_reg = {}; /* keep gcc quiet */
Chris Wilson2c550182014-12-16 10:02:27 +0000650
Chris Wilsonb5321f32016-08-02 22:50:18 +0100651 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000652 MI_LOAD_REGISTER_IMM(num_rings));
Chris Wilsonc0336662016-05-06 15:40:21 +0100653 for_each_engine(signaller, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000654 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000655 continue;
656
Chris Wilsone9135c42016-04-13 17:35:10 +0100657 last_reg = RING_PSMI_CTL(signaller->mmio_base);
Chris Wilsonb5321f32016-08-02 22:50:18 +0100658 intel_ring_emit_reg(ring, last_reg);
659 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000660 _MASKED_BIT_DISABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
Chris Wilson2c550182014-12-16 10:02:27 +0000661 }
Chris Wilsone9135c42016-04-13 17:35:10 +0100662
663 /* Insert a delay before the next switch! */
Chris Wilsonb5321f32016-08-02 22:50:18 +0100664 intel_ring_emit(ring,
Chris Wilsone9135c42016-04-13 17:35:10 +0100665 MI_STORE_REGISTER_MEM |
666 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonb5321f32016-08-02 22:50:18 +0100667 intel_ring_emit_reg(ring, last_reg);
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100668 intel_ring_emit(ring,
669 i915_ggtt_offset(engine->scratch));
Chris Wilsonb5321f32016-08-02 22:50:18 +0100670 intel_ring_emit(ring, MI_NOOP);
Chris Wilson2c550182014-12-16 10:02:27 +0000671 }
Chris Wilsonb5321f32016-08-02 22:50:18 +0100672 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000673 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700674
Chris Wilsonb5321f32016-08-02 22:50:18 +0100675 intel_ring_advance(ring);
Ben Widawskye0556842012-06-04 14:42:46 -0700676
677 return ret;
678}
679
Chris Wilsond200cda2016-04-28 09:56:44 +0100680static int remap_l3(struct drm_i915_gem_request *req, int slice)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100681{
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100682 u32 *remap_info = req->i915->l3_parity.remap_info[slice];
Chris Wilson7e37f882016-08-02 22:50:21 +0100683 struct intel_ring *ring = req->ring;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100684 int i, ret;
685
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100686 if (!remap_info)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100687 return 0;
688
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100689 ret = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100690 if (ret)
691 return ret;
692
693 /*
694 * Note: We do not worry about the concurrent register cacheline hang
695 * here because no other code should access these registers other than
696 * at initialization time.
697 */
Chris Wilsonb5321f32016-08-02 22:50:18 +0100698 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4));
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100699 for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
Chris Wilsonb5321f32016-08-02 22:50:18 +0100700 intel_ring_emit_reg(ring, GEN7_L3LOG(slice, i));
701 intel_ring_emit(ring, remap_info[i]);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100702 }
Chris Wilsonb5321f32016-08-02 22:50:18 +0100703 intel_ring_emit(ring, MI_NOOP);
704 intel_ring_advance(ring);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100705
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100706 return 0;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100707}
708
Chris Wilsonf9326be2016-04-28 09:56:45 +0100709static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
710 struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +0100711 struct i915_gem_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000712{
Ben Widawsky563222a2015-03-19 12:53:28 +0000713 if (to->remap_slice)
714 return false;
715
Chris Wilsonbca44d82016-05-24 14:53:41 +0100716 if (!to->engine[RCS].initialised)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100717 return false;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000718
Chris Wilsonf9326be2016-04-28 09:56:45 +0100719 if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsonfcb51062016-04-13 17:35:14 +0100720 return false;
721
722 return to == engine->last_context;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000723}
724
725static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100726needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt,
727 struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +0100728 struct i915_gem_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000729{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100730 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000731 return false;
732
Chris Wilsonf9326be2016-04-28 09:56:45 +0100733 /* Always load the ppgtt on first use */
734 if (!engine->last_context)
735 return true;
736
737 /* Same context without new entries, skip */
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100738 if (engine->last_context == to &&
Chris Wilsonf9326be2016-04-28 09:56:45 +0100739 !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100740 return false;
741
742 if (engine->id != RCS)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000743 return true;
744
Chris Wilsonc0336662016-05-06 15:40:21 +0100745 if (INTEL_GEN(engine->i915) < 8)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000746 return true;
747
748 return false;
749}
750
751static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100752needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
Chris Wilsone2efd132016-05-24 14:53:34 +0100753 struct i915_gem_context *to,
Chris Wilsonf9326be2016-04-28 09:56:45 +0100754 u32 hw_flags)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000755{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100756 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000757 return false;
758
Chris Wilsonfcb51062016-04-13 17:35:14 +0100759 if (!IS_GEN8(to->i915))
Ben Widawsky317b4e92015-03-16 16:00:55 +0000760 return false;
761
Ben Widawsky6702cf12015-03-16 16:00:58 +0000762 if (hw_flags & MI_RESTORE_INHIBIT)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000763 return true;
764
765 return false;
766}
767
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100768static int do_rcs_switch(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700769{
Chris Wilsone2efd132016-05-24 14:53:34 +0100770 struct i915_gem_context *to = req->ctx;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000771 struct intel_engine_cs *engine = req->engine;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100772 struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100773 struct i915_vma *vma = to->engine[RCS].state;
Chris Wilsone2efd132016-05-24 14:53:34 +0100774 struct i915_gem_context *from;
Chris Wilsonfcb51062016-04-13 17:35:14 +0100775 u32 hw_flags;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700776 int ret, i;
Ben Widawskye0556842012-06-04 14:42:46 -0700777
Chris Wilsonf9326be2016-04-28 09:56:45 +0100778 if (skip_rcs_switch(ppgtt, engine, to))
Chris Wilson9a3b5302012-07-15 12:34:24 +0100779 return 0;
780
Chris Wilson7abc98f2016-08-15 10:48:55 +0100781 /* Clear this page out of any CPU caches for coherent swap-in/out. */
782 if (!(vma->flags & I915_VMA_GLOBAL_BIND)) {
783 ret = i915_gem_object_set_to_gtt_domain(vma->obj, false);
784 if (ret)
785 return ret;
786 }
787
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800788 /* Trying to pin first makes error handling easier. */
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100789 ret = i915_vma_pin(vma, 0, to->ggtt_alignment, PIN_GLOBAL);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100790 if (ret)
791 return ret;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800792
Daniel Vetteracc240d2013-12-05 15:42:34 +0100793 /*
794 * Pin can switch back to the default context if we end up calling into
795 * evict_everything - as a last ditch gtt defrag effort that also
796 * switches to the default context. Hence we need to reload from here.
Chris Wilsonfcb51062016-04-13 17:35:14 +0100797 *
798 * XXX: Doing so is painfully broken!
Daniel Vetteracc240d2013-12-05 15:42:34 +0100799 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000800 from = engine->last_context;
Daniel Vetteracc240d2013-12-05 15:42:34 +0100801
Chris Wilsonf9326be2016-04-28 09:56:45 +0100802 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100803 /* Older GENs and non render rings still want the load first,
804 * "PP_DCLV followed by PP_DIR_BASE register through Load
805 * Register Immediate commands in Ring Buffer before submitting
806 * a context."*/
807 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100808 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100809 if (ret)
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100810 goto err;
Chris Wilsonfcb51062016-04-13 17:35:14 +0100811 }
812
Chris Wilsonbca44d82016-05-24 14:53:41 +0100813 if (!to->engine[RCS].initialised || i915_gem_context_is_default(to))
Ben Widawsky6702cf12015-03-16 16:00:58 +0000814 /* NB: If we inhibit the restore, the context is not allowed to
815 * die because future work may end up depending on valid address
816 * space. This means we must enforce that a page table load
817 * occur when this occurs. */
Chris Wilsonfcb51062016-04-13 17:35:14 +0100818 hw_flags = MI_RESTORE_INHIBIT;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100819 else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100820 hw_flags = MI_FORCE_RESTORE;
821 else
822 hw_flags = 0;
Ben Widawskye0556842012-06-04 14:42:46 -0700823
Chris Wilsonfcb51062016-04-13 17:35:14 +0100824 if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
825 ret = mi_set_context(req, hw_flags);
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700826 if (ret)
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100827 goto err;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700828 }
829
Ben Widawskye0556842012-06-04 14:42:46 -0700830 /* The backing object for the context is done after switching to the
831 * *next* context. Therefore we cannot retire the previous context until
832 * the next context has already started running. In fact, the below code
833 * is a bit suboptimal because the retiring can occur simply after the
834 * MI_SET_CONTEXT instead of when the next seqno has completed.
835 */
Chris Wilson112522f2013-05-02 16:48:07 +0300836 if (from != NULL) {
Ben Widawskye0556842012-06-04 14:42:46 -0700837 /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
838 * whole damn pipeline, we don't need to explicitly mark the
839 * object dirty. The only exception is that the context must be
840 * correct in case the object gets swapped out. Ideally we'd be
841 * able to defer doing this until we know the object would be
842 * swapped, but there is no way to do that yet.
843 */
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100844 i915_vma_move_to_active(from->engine[RCS].state, req, 0);
845 /* state is kept alive until the next request */
846 i915_vma_unpin(from->engine[RCS].state);
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100847 i915_gem_context_put(from);
Ben Widawskye0556842012-06-04 14:42:46 -0700848 }
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100849 engine->last_context = i915_gem_context_get(to);
Ben Widawskye0556842012-06-04 14:42:46 -0700850
Chris Wilsonfcb51062016-04-13 17:35:14 +0100851 /* GEN8 does *not* require an explicit reload if the PDPs have been
852 * setup, and we do not wish to move them.
853 */
Chris Wilsonf9326be2016-04-28 09:56:45 +0100854 if (needs_pd_load_post(ppgtt, to, hw_flags)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100855 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100856 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100857 /* The hardware context switch is emitted, but we haven't
858 * actually changed the state - so it's probably safe to bail
859 * here. Still, let the user know something dangerous has
860 * happened.
861 */
862 if (ret)
863 return ret;
864 }
865
Chris Wilsonf9326be2016-04-28 09:56:45 +0100866 if (ppgtt)
867 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100868
869 for (i = 0; i < MAX_L3_SLICES; i++) {
870 if (!(to->remap_slice & (1<<i)))
871 continue;
872
Chris Wilsond200cda2016-04-28 09:56:44 +0100873 ret = remap_l3(req, i);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100874 if (ret)
875 return ret;
876
877 to->remap_slice &= ~(1<<i);
878 }
879
Chris Wilsonbca44d82016-05-24 14:53:41 +0100880 if (!to->engine[RCS].initialised) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000881 if (engine->init_context) {
882 ret = engine->init_context(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100883 if (ret)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100884 return ret;
Arun Siluvery86d7f232014-08-26 14:44:50 +0100885 }
Chris Wilsonbca44d82016-05-24 14:53:41 +0100886 to->engine[RCS].initialised = true;
Mika Kuoppala46470fc92014-05-21 19:01:06 +0300887 }
888
Ben Widawskye0556842012-06-04 14:42:46 -0700889 return 0;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800890
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100891err:
892 i915_vma_unpin(vma);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800893 return ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700894}
895
896/**
897 * i915_switch_context() - perform a GPU context switch.
John Harrisonba01cc92015-05-29 17:43:41 +0100898 * @req: request for which we'll execute the context switch
Ben Widawskye0556842012-06-04 14:42:46 -0700899 *
900 * The context life cycle is simple. The context refcount is incremented and
901 * decremented by 1 and create and destroy. If the context is in use by the GPU,
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100902 * it will have a refcount > 1. This allows us to destroy the context abstract
Ben Widawskye0556842012-06-04 14:42:46 -0700903 * object while letting the normal object tracking destroy the backing BO.
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100904 *
905 * This function should not be used in execlists mode. Instead the context is
906 * switched by writing to the ELSP and requests keep a reference to their
907 * context.
Ben Widawskye0556842012-06-04 14:42:46 -0700908 */
John Harrisonba01cc92015-05-29 17:43:41 +0100909int i915_switch_context(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700910{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000911 struct intel_engine_cs *engine = req->engine;
Ben Widawskye0556842012-06-04 14:42:46 -0700912
Chris Wilson91c8a322016-07-05 10:40:23 +0100913 lockdep_assert_held(&req->i915->drm.struct_mutex);
Chris Wilson5b043f42016-08-02 22:50:38 +0100914 if (i915.enable_execlists)
915 return 0;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800916
Chris Wilsonbca44d82016-05-24 14:53:41 +0100917 if (!req->ctx->engine[engine->id].state) {
Chris Wilsone2efd132016-05-24 14:53:34 +0100918 struct i915_gem_context *to = req->ctx;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100919 struct i915_hw_ppgtt *ppgtt =
920 to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100921
Chris Wilsonf9326be2016-04-28 09:56:45 +0100922 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100923 int ret;
924
925 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100926 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100927 if (ret)
928 return ret;
929
Chris Wilsonf9326be2016-04-28 09:56:45 +0100930 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100931 }
932
933 if (to != engine->last_context) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000934 if (engine->last_context)
Chris Wilson9a6feaf2016-07-20 13:31:50 +0100935 i915_gem_context_put(engine->last_context);
936 engine->last_context = i915_gem_context_get(to);
Chris Wilson691e6412014-04-09 09:07:36 +0100937 }
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100938
Ben Widawskyc4829722013-12-06 14:11:20 -0800939 return 0;
Mika Kuoppalaa95f6a02014-03-14 16:22:10 +0200940 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800941
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100942 return do_rcs_switch(req);
Ben Widawskye0556842012-06-04 14:42:46 -0700943}
Ben Widawsky84624812012-06-04 14:42:54 -0700944
Chris Wilson945657b2016-07-15 14:56:19 +0100945int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv)
946{
947 struct intel_engine_cs *engine;
948
949 for_each_engine(engine, dev_priv) {
950 struct drm_i915_gem_request *req;
951 int ret;
952
953 if (engine->last_context == NULL)
954 continue;
955
956 if (engine->last_context == dev_priv->kernel_context)
957 continue;
958
959 req = i915_gem_request_alloc(engine, dev_priv->kernel_context);
960 if (IS_ERR(req))
961 return PTR_ERR(req);
962
Chris Wilson5b043f42016-08-02 22:50:38 +0100963 ret = i915_switch_context(req);
Chris Wilson945657b2016-07-15 14:56:19 +0100964 i915_add_request_no_flush(req);
965 if (ret)
966 return ret;
967 }
968
969 return 0;
970}
971
Oscar Mateoec3e9962014-07-24 17:04:18 +0100972static bool contexts_enabled(struct drm_device *dev)
Chris Wilson691e6412014-04-09 09:07:36 +0100973{
Oscar Mateoec3e9962014-07-24 17:04:18 +0100974 return i915.enable_execlists || to_i915(dev)->hw_context_size;
Chris Wilson691e6412014-04-09 09:07:36 +0100975}
976
Ben Widawsky84624812012-06-04 14:42:54 -0700977int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
978 struct drm_file *file)
979{
Ben Widawsky84624812012-06-04 14:42:54 -0700980 struct drm_i915_gem_context_create *args = data;
981 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100982 struct i915_gem_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700983 int ret;
984
Oscar Mateoec3e9962014-07-24 17:04:18 +0100985 if (!contexts_enabled(dev))
Daniel Vetter5fa8be62012-06-19 17:16:01 +0200986 return -ENODEV;
987
Chris Wilsonb31e5132016-02-05 16:45:59 +0000988 if (args->pad != 0)
989 return -EINVAL;
990
Ben Widawsky84624812012-06-04 14:42:54 -0700991 ret = i915_mutex_lock_interruptible(dev);
992 if (ret)
993 return ret;
994
Daniel Vetterd624d862014-08-06 15:04:54 +0200995 ctx = i915_gem_create_context(dev, file_priv);
Ben Widawsky84624812012-06-04 14:42:54 -0700996 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +0300997 if (IS_ERR(ctx))
998 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700999
Oscar Mateo821d66d2014-07-03 16:28:00 +01001000 args->ctx_id = ctx->user_handle;
Ben Widawsky84624812012-06-04 14:42:54 -07001001 DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);
1002
Dan Carpenterbe636382012-07-17 09:44:49 +03001003 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -07001004}
1005
1006int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1007 struct drm_file *file)
1008{
1009 struct drm_i915_gem_context_destroy *args = data;
1010 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +01001011 struct i915_gem_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -07001012 int ret;
1013
Chris Wilsonb31e5132016-02-05 16:45:59 +00001014 if (args->pad != 0)
1015 return -EINVAL;
1016
Oscar Mateo821d66d2014-07-03 16:28:00 +01001017 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
Ben Widawskyc2cf2412013-12-24 16:02:54 -08001018 return -ENOENT;
Ben Widawsky0eea67e2013-12-06 14:11:19 -08001019
Ben Widawsky84624812012-06-04 14:42:54 -07001020 ret = i915_mutex_lock_interruptible(dev);
1021 if (ret)
1022 return ret;
1023
Chris Wilsonca585b52016-05-24 14:53:36 +01001024 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -10001025 if (IS_ERR(ctx)) {
Ben Widawsky84624812012-06-04 14:42:54 -07001026 mutex_unlock(&dev->struct_mutex);
Ben Widawsky72ad5c42014-01-02 19:50:27 -10001027 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -07001028 }
1029
Chris Wilsond28b99a2016-05-24 14:53:39 +01001030 idr_remove(&file_priv->context_idr, ctx->user_handle);
Chris Wilson50e046b2016-08-04 07:52:46 +01001031 context_close(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -07001032 mutex_unlock(&dev->struct_mutex);
1033
1034 DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
1035 return 0;
1036}
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001037
1038int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
1039 struct drm_file *file)
1040{
1041 struct drm_i915_file_private *file_priv = file->driver_priv;
1042 struct drm_i915_gem_context_param *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001043 struct i915_gem_context *ctx;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001044 int ret;
1045
1046 ret = i915_mutex_lock_interruptible(dev);
1047 if (ret)
1048 return ret;
1049
Chris Wilsonca585b52016-05-24 14:53:36 +01001050 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001051 if (IS_ERR(ctx)) {
1052 mutex_unlock(&dev->struct_mutex);
1053 return PTR_ERR(ctx);
1054 }
1055
1056 args->size = 0;
1057 switch (args->param) {
1058 case I915_CONTEXT_PARAM_BAN_PERIOD:
1059 args->value = ctx->hang_stats.ban_period_seconds;
1060 break;
David Weinehallb1b38272015-05-20 17:00:13 +03001061 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1062 args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
1063 break;
Chris Wilsonfa8848f2015-10-14 14:17:11 +01001064 case I915_CONTEXT_PARAM_GTT_SIZE:
1065 if (ctx->ppgtt)
1066 args->value = ctx->ppgtt->base.total;
1067 else if (to_i915(dev)->mm.aliasing_ppgtt)
1068 args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
1069 else
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001070 args->value = to_i915(dev)->ggtt.base.total;
Chris Wilsonfa8848f2015-10-14 14:17:11 +01001071 break;
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001072 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
1073 args->value = !!(ctx->flags & CONTEXT_NO_ERROR_CAPTURE);
1074 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001075 default:
1076 ret = -EINVAL;
1077 break;
1078 }
1079 mutex_unlock(&dev->struct_mutex);
1080
1081 return ret;
1082}
1083
1084int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
1085 struct drm_file *file)
1086{
1087 struct drm_i915_file_private *file_priv = file->driver_priv;
1088 struct drm_i915_gem_context_param *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001089 struct i915_gem_context *ctx;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001090 int ret;
1091
1092 ret = i915_mutex_lock_interruptible(dev);
1093 if (ret)
1094 return ret;
1095
Chris Wilsonca585b52016-05-24 14:53:36 +01001096 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001097 if (IS_ERR(ctx)) {
1098 mutex_unlock(&dev->struct_mutex);
1099 return PTR_ERR(ctx);
1100 }
1101
1102 switch (args->param) {
1103 case I915_CONTEXT_PARAM_BAN_PERIOD:
1104 if (args->size)
1105 ret = -EINVAL;
1106 else if (args->value < ctx->hang_stats.ban_period_seconds &&
1107 !capable(CAP_SYS_ADMIN))
1108 ret = -EPERM;
1109 else
1110 ctx->hang_stats.ban_period_seconds = args->value;
1111 break;
David Weinehallb1b38272015-05-20 17:00:13 +03001112 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1113 if (args->size) {
1114 ret = -EINVAL;
1115 } else {
1116 ctx->flags &= ~CONTEXT_NO_ZEROMAP;
1117 ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
1118 }
1119 break;
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001120 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
1121 if (args->size) {
1122 ret = -EINVAL;
1123 } else {
1124 if (args->value)
1125 ctx->flags |= CONTEXT_NO_ERROR_CAPTURE;
1126 else
1127 ctx->flags &= ~CONTEXT_NO_ERROR_CAPTURE;
1128 }
1129 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001130 default:
1131 ret = -EINVAL;
1132 break;
1133 }
1134 mutex_unlock(&dev->struct_mutex);
1135
1136 return ret;
1137}
Chris Wilsond5387042016-05-13 11:57:19 +01001138
1139int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
1140 void *data, struct drm_file *file)
1141{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001142 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond5387042016-05-13 11:57:19 +01001143 struct drm_i915_reset_stats *args = data;
1144 struct i915_ctx_hang_stats *hs;
Chris Wilsone2efd132016-05-24 14:53:34 +01001145 struct i915_gem_context *ctx;
Chris Wilsond5387042016-05-13 11:57:19 +01001146 int ret;
1147
1148 if (args->flags || args->pad)
1149 return -EINVAL;
1150
1151 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
1152 return -EPERM;
1153
Chris Wilsonbdb04612016-05-13 11:57:20 +01001154 ret = i915_mutex_lock_interruptible(dev);
Chris Wilsond5387042016-05-13 11:57:19 +01001155 if (ret)
1156 return ret;
1157
Chris Wilsonca585b52016-05-24 14:53:36 +01001158 ctx = i915_gem_context_lookup(file->driver_priv, args->ctx_id);
Chris Wilsond5387042016-05-13 11:57:19 +01001159 if (IS_ERR(ctx)) {
1160 mutex_unlock(&dev->struct_mutex);
1161 return PTR_ERR(ctx);
1162 }
1163 hs = &ctx->hang_stats;
1164
1165 if (capable(CAP_SYS_ADMIN))
1166 args->reset_count = i915_reset_count(&dev_priv->gpu_error);
1167 else
1168 args->reset_count = 0;
1169
1170 args->batch_active = hs->batch_active;
1171 args->batch_pending = hs->batch_pending;
1172
1173 mutex_unlock(&dev->struct_mutex);
1174
1175 return 0;
1176}