blob: d72db15afa02fde49c56693bbf84ce227038298d [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
David Howells760285e2012-10-02 18:01:07 +010088#include <drm/drmP.h>
89#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070090#include "i915_drv.h"
91
Ben Widawsky40521052012-06-04 14:42:43 -070092/* This is a HW constraint. The value below is the largest known requirement
93 * I've seen in a spec to date, and that was a workaround for a non-shipping
94 * part. It should be safe to decrease this, but it's more future proof as is.
95 */
Ben Widawskyb731d332013-12-06 14:10:59 -080096#define GEN6_CONTEXT_ALIGN (64<<10)
97#define GEN7_CONTEXT_ALIGN 4096
Ben Widawsky40521052012-06-04 14:42:43 -070098
Ben Widawskyb18b6bd2014-02-20 11:47:07 -080099static void do_ppgtt_cleanup(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky321f2ad2014-02-20 11:47:06 -0800100{
Ben Widawsky321f2ad2014-02-20 11:47:06 -0800101 struct drm_device *dev = ppgtt->base.dev;
102 struct drm_i915_private *dev_priv = dev->dev_private;
103 struct i915_address_space *vm = &ppgtt->base;
104
105 if (ppgtt == dev_priv->mm.aliasing_ppgtt ||
106 (list_empty(&vm->active_list) && list_empty(&vm->inactive_list))) {
107 ppgtt->base.cleanup(&ppgtt->base);
108 return;
109 }
110
111 /*
112 * Make sure vmas are unbound before we take down the drm_mm
113 *
114 * FIXME: Proper refcounting should take care of this, this shouldn't be
115 * needed at all.
116 */
117 if (!list_empty(&vm->active_list)) {
118 struct i915_vma *vma;
119
120 list_for_each_entry(vma, &vm->active_list, mm_list)
121 if (WARN_ON(list_empty(&vma->vma_link) ||
122 list_is_singular(&vma->vma_link)))
123 break;
124
125 i915_gem_evict_vm(&ppgtt->base, true);
126 } else {
127 i915_gem_retire_requests(dev);
128 i915_gem_evict_vm(&ppgtt->base, false);
129 }
130
131 ppgtt->base.cleanup(&ppgtt->base);
132}
133
Ben Widawskyb18b6bd2014-02-20 11:47:07 -0800134static void ppgtt_release(struct kref *kref)
135{
136 struct i915_hw_ppgtt *ppgtt =
137 container_of(kref, struct i915_hw_ppgtt, ref);
138
139 do_ppgtt_cleanup(ppgtt);
140 kfree(ppgtt);
141}
142
Ben Widawskyb731d332013-12-06 14:10:59 -0800143static size_t get_context_alignment(struct drm_device *dev)
144{
145 if (IS_GEN6(dev))
146 return GEN6_CONTEXT_ALIGN;
147
148 return GEN7_CONTEXT_ALIGN;
149}
150
Ben Widawsky254f9652012-06-04 14:42:42 -0700151static int get_context_size(struct drm_device *dev)
152{
153 struct drm_i915_private *dev_priv = dev->dev_private;
154 int ret;
155 u32 reg;
156
157 switch (INTEL_INFO(dev)->gen) {
158 case 6:
159 reg = I915_READ(CXT_SIZE);
160 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
161 break;
162 case 7:
Ben Widawsky4f91dd62012-07-18 10:10:09 -0700163 reg = I915_READ(GEN7_CXT_SIZE);
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700164 if (IS_HASWELL(dev))
Ben Widawskya0de80a2013-06-25 21:53:40 -0700165 ret = HSW_CXT_TOTAL_SIZE;
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700166 else
167 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
Ben Widawsky254f9652012-06-04 14:42:42 -0700168 break;
Ben Widawsky88976442013-11-02 21:07:05 -0700169 case 8:
170 ret = GEN8_CXT_TOTAL_SIZE;
171 break;
Ben Widawsky254f9652012-06-04 14:42:42 -0700172 default:
173 BUG();
174 }
175
176 return ret;
177}
178
Mika Kuoppaladce32712013-04-30 13:30:33 +0300179void i915_gem_context_free(struct kref *ctx_ref)
Ben Widawsky40521052012-06-04 14:42:43 -0700180{
Mika Kuoppaladce32712013-04-30 13:30:33 +0300181 struct i915_hw_context *ctx = container_of(ctx_ref,
182 typeof(*ctx), ref);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800183 struct i915_hw_ppgtt *ppgtt = NULL;
Ben Widawsky40521052012-06-04 14:42:43 -0700184
Chris Wilson691e6412014-04-09 09:07:36 +0100185 if (ctx->obj) {
186 /* We refcount even the aliasing PPGTT to keep the code symmetric */
187 if (USES_PPGTT(ctx->obj->base.dev))
188 ppgtt = ctx_to_ppgtt(ctx);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800189
Chris Wilson691e6412014-04-09 09:07:36 +0100190 /* XXX: Free up the object before tearing down the address space, in
191 * case we're bound in the PPGTT */
192 drm_gem_object_unreference(&ctx->obj->base);
193 }
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800194
195 if (ppgtt)
196 kref_put(&ppgtt->ref, ppgtt_release);
197 list_del(&ctx->link);
Ben Widawsky40521052012-06-04 14:42:43 -0700198 kfree(ctx);
199}
200
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800201static struct i915_hw_ppgtt *
202create_vm_for_ctx(struct drm_device *dev, struct i915_hw_context *ctx)
203{
204 struct i915_hw_ppgtt *ppgtt;
205 int ret;
206
207 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
208 if (!ppgtt)
209 return ERR_PTR(-ENOMEM);
210
211 ret = i915_gem_init_ppgtt(dev, ppgtt);
212 if (ret) {
213 kfree(ppgtt);
214 return ERR_PTR(ret);
215 }
216
Chris Wilson6313c202014-03-19 13:45:45 +0000217 ppgtt->ctx = ctx;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800218 return ppgtt;
219}
220
Ben Widawsky146937e2012-06-29 10:30:39 -0700221static struct i915_hw_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800222__create_hw_context(struct drm_device *dev,
Ben Widawsky146937e2012-06-29 10:30:39 -0700223 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700224{
225 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky146937e2012-06-29 10:30:39 -0700226 struct i915_hw_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800227 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700228
Ben Widawskyf94982b2012-11-10 10:56:04 -0800229 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700230 if (ctx == NULL)
231 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700232
Mika Kuoppaladce32712013-04-30 13:30:33 +0300233 kref_init(&ctx->ref);
Ben Widawskya33afea2013-09-17 21:12:45 -0700234 list_add_tail(&ctx->link, &dev_priv->context_list);
Ben Widawsky40521052012-06-04 14:42:43 -0700235
Chris Wilson691e6412014-04-09 09:07:36 +0100236 if (dev_priv->hw_context_size) {
237 ctx->obj = i915_gem_alloc_object(dev, dev_priv->hw_context_size);
238 if (ctx->obj == NULL) {
239 ret = -ENOMEM;
240 goto err_out;
241 }
Ben Widawsky40521052012-06-04 14:42:43 -0700242
Chris Wilson691e6412014-04-09 09:07:36 +0100243 if (INTEL_INFO(dev)->gen >= 7) {
244 ret = i915_gem_object_set_cache_level(ctx->obj,
245 I915_CACHE_L3_LLC);
246 /* Failure shouldn't ever happen this early */
247 if (WARN_ON(ret))
248 goto err_out;
249 }
250 }
251
252 /* Default context will never have a file_priv */
253 if (file_priv != NULL) {
254 ret = idr_alloc(&file_priv->context_idr, ctx,
255 DEFAULT_CONTEXT_ID, 0, GFP_KERNEL);
256 if (ret < 0)
257 goto err_out;
258 } else
259 ret = DEFAULT_CONTEXT_ID;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300260
261 ctx->file_priv = file_priv;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800262 ctx->id = ret;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700263 /* NB: Mark all slices as needing a remap so that when the context first
264 * loads it will restore whatever remap state already exists. If there
265 * is no remap info, it will be a NOP. */
266 ctx->remap_slice = (1 << NUM_L3_SLICES(dev)) - 1;
Ben Widawsky40521052012-06-04 14:42:43 -0700267
Ben Widawsky146937e2012-06-29 10:30:39 -0700268 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700269
270err_out:
Mika Kuoppaladce32712013-04-30 13:30:33 +0300271 i915_gem_context_unreference(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700272 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700273}
274
Ben Widawsky254f9652012-06-04 14:42:42 -0700275/**
276 * The default context needs to exist per ring that uses contexts. It stores the
277 * context state of the GPU for applications that don't utilize HW contexts, as
278 * well as an idle case.
279 */
Ben Widawskya45d0f62013-12-06 14:11:05 -0800280static struct i915_hw_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800281i915_gem_create_context(struct drm_device *dev,
282 struct drm_i915_file_private *file_priv,
283 bool create_vm)
Ben Widawsky254f9652012-06-04 14:42:42 -0700284{
Chris Wilson42c3b602014-01-23 19:40:02 +0000285 const bool is_global_default_ctx = file_priv == NULL;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800286 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky40521052012-06-04 14:42:43 -0700287 struct i915_hw_context *ctx;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800288 int ret = 0;
Ben Widawsky40521052012-06-04 14:42:43 -0700289
Ben Widawskyb731d332013-12-06 14:10:59 -0800290 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Ben Widawsky40521052012-06-04 14:42:43 -0700291
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800292 ctx = __create_hw_context(dev, file_priv);
Ben Widawsky146937e2012-06-29 10:30:39 -0700293 if (IS_ERR(ctx))
Ben Widawskya45d0f62013-12-06 14:11:05 -0800294 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700295
Chris Wilson691e6412014-04-09 09:07:36 +0100296 if (is_global_default_ctx && ctx->obj) {
Chris Wilson42c3b602014-01-23 19:40:02 +0000297 /* We may need to do things with the shrinker which
298 * require us to immediately switch back to the default
299 * context. This can cause a problem as pinning the
300 * default context also requires GTT space which may not
301 * be available. To avoid this we always pin the default
302 * context.
303 */
304 ret = i915_gem_obj_ggtt_pin(ctx->obj,
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100305 get_context_alignment(dev), 0);
Chris Wilson42c3b602014-01-23 19:40:02 +0000306 if (ret) {
307 DRM_DEBUG_DRIVER("Couldn't pin %d\n", ret);
308 goto err_destroy;
309 }
310 }
311
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800312 if (create_vm) {
313 struct i915_hw_ppgtt *ppgtt = create_vm_for_ctx(dev, ctx);
314
315 if (IS_ERR_OR_NULL(ppgtt)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800316 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
317 PTR_ERR(ppgtt));
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800318 ret = PTR_ERR(ppgtt);
Chris Wilson42c3b602014-01-23 19:40:02 +0000319 goto err_unpin;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800320 } else
321 ctx->vm = &ppgtt->base;
322
323 /* This case is reserved for the global default context and
324 * should only happen once. */
Chris Wilson42c3b602014-01-23 19:40:02 +0000325 if (is_global_default_ctx) {
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800326 if (WARN_ON(dev_priv->mm.aliasing_ppgtt)) {
327 ret = -EEXIST;
Chris Wilson42c3b602014-01-23 19:40:02 +0000328 goto err_unpin;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800329 }
330
331 dev_priv->mm.aliasing_ppgtt = ppgtt;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800332 }
Ben Widawskyc5dc5ce2014-01-27 23:07:00 -0800333 } else if (USES_PPGTT(dev)) {
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800334 /* For platforms which only have aliasing PPGTT, we fake the
335 * address space and refcounting. */
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800336 ctx->vm = &dev_priv->mm.aliasing_ppgtt->base;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800337 kref_get(&dev_priv->mm.aliasing_ppgtt->ref);
338 } else
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800339 ctx->vm = &dev_priv->gtt.base;
340
Ben Widawskya45d0f62013-12-06 14:11:05 -0800341 return ctx;
Chris Wilson9a3b5302012-07-15 12:34:24 +0100342
Chris Wilson42c3b602014-01-23 19:40:02 +0000343err_unpin:
Chris Wilson691e6412014-04-09 09:07:36 +0100344 if (is_global_default_ctx && ctx->obj)
Chris Wilson42c3b602014-01-23 19:40:02 +0000345 i915_gem_object_ggtt_unpin(ctx->obj);
Chris Wilson9a3b5302012-07-15 12:34:24 +0100346err_destroy:
Mika Kuoppaladce32712013-04-30 13:30:33 +0300347 i915_gem_context_unreference(ctx);
Ben Widawskya45d0f62013-12-06 14:11:05 -0800348 return ERR_PTR(ret);
Ben Widawsky254f9652012-06-04 14:42:42 -0700349}
350
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800351void i915_gem_context_reset(struct drm_device *dev)
352{
353 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800354 int i;
355
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800356 /* Prevent the hardware from restoring the last context (which hung) on
357 * the next switch */
358 for (i = 0; i < I915_NUM_RINGS; i++) {
Chris Wilson691e6412014-04-09 09:07:36 +0100359 struct intel_ring_buffer *ring = &dev_priv->ring[i];
360 struct i915_hw_context *dctx = ring->default_context;
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800361
362 /* Do a fake switch to the default context */
Chris Wilson691e6412014-04-09 09:07:36 +0100363 if (ring->last_context == dctx)
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800364 continue;
365
366 if (!ring->last_context)
367 continue;
368
Chris Wilson691e6412014-04-09 09:07:36 +0100369 if (dctx->obj && i == RCS) {
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800370 WARN_ON(i915_gem_obj_ggtt_pin(dctx->obj,
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100371 get_context_alignment(dev), 0));
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800372 /* Fake a finish/inactive */
373 dctx->obj->base.write_domain = 0;
374 dctx->obj->active = 0;
375 }
376
377 i915_gem_context_unreference(ring->last_context);
378 i915_gem_context_reference(dctx);
379 ring->last_context = dctx;
380 }
381}
382
Ben Widawsky8245be32013-11-06 13:56:29 -0200383int i915_gem_context_init(struct drm_device *dev)
Ben Widawsky254f9652012-06-04 14:42:42 -0700384{
385 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson691e6412014-04-09 09:07:36 +0100386 struct i915_hw_context *ctx;
Ben Widawskya45d0f62013-12-06 14:11:05 -0800387 int i;
Ben Widawsky254f9652012-06-04 14:42:42 -0700388
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800389 /* Init should only be called once per module load. Eventually the
390 * restriction on the context_disabled check can be loosened. */
391 if (WARN_ON(dev_priv->ring[RCS].default_context))
Ben Widawsky8245be32013-11-06 13:56:29 -0200392 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700393
Chris Wilson691e6412014-04-09 09:07:36 +0100394 if (HAS_HW_CONTEXTS(dev)) {
395 dev_priv->hw_context_size = round_up(get_context_size(dev), 4096);
396 if (dev_priv->hw_context_size > (1<<20)) {
397 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
398 dev_priv->hw_context_size);
399 dev_priv->hw_context_size = 0;
400 }
Ben Widawsky254f9652012-06-04 14:42:42 -0700401 }
402
Chris Wilson691e6412014-04-09 09:07:36 +0100403 ctx = i915_gem_create_context(dev, NULL, USES_PPGTT(dev));
404 if (IS_ERR(ctx)) {
405 DRM_ERROR("Failed to create default global context (error %ld)\n",
406 PTR_ERR(ctx));
407 return PTR_ERR(ctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700408 }
409
Chris Wilson691e6412014-04-09 09:07:36 +0100410 /* NB: RCS will hold a ref for all rings */
411 for (i = 0; i < I915_NUM_RINGS; i++)
412 dev_priv->ring[i].default_context = ctx;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800413
Chris Wilson691e6412014-04-09 09:07:36 +0100414 DRM_DEBUG_DRIVER("%s context support initialized\n", dev_priv->hw_context_size ? "HW" : "fake");
Ben Widawsky8245be32013-11-06 13:56:29 -0200415 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700416}
417
418void i915_gem_context_fini(struct drm_device *dev)
419{
420 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300421 struct i915_hw_context *dctx = dev_priv->ring[RCS].default_context;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800422 int i;
Ben Widawsky254f9652012-06-04 14:42:42 -0700423
Chris Wilson691e6412014-04-09 09:07:36 +0100424 if (dctx->obj) {
425 /* The only known way to stop the gpu from accessing the hw context is
426 * to reset it. Do this as the very last operation to avoid confusing
427 * other code, leading to spurious errors. */
428 intel_gpu_reset(dev);
Ben Widawsky40521052012-06-04 14:42:43 -0700429
Chris Wilson691e6412014-04-09 09:07:36 +0100430 /* When default context is created and switched to, base object refcount
431 * will be 2 (+1 from object creation and +1 from do_switch()).
432 * i915_gem_context_fini() will be called after gpu_idle() has switched
433 * to default context. So we need to unreference the base object once
434 * to offset the do_switch part, so that i915_gem_context_unreference()
435 * can then free the base object correctly. */
436 WARN_ON(!dev_priv->ring[RCS].last_context);
437 if (dev_priv->ring[RCS].last_context == dctx) {
438 /* Fake switch to NULL context */
439 WARN_ON(dctx->obj->active);
440 i915_gem_object_ggtt_unpin(dctx->obj);
441 i915_gem_context_unreference(dctx);
442 dev_priv->ring[RCS].last_context = NULL;
443 }
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800444 }
445
446 for (i = 0; i < I915_NUM_RINGS; i++) {
447 struct intel_ring_buffer *ring = &dev_priv->ring[i];
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800448
449 if (ring->last_context)
450 i915_gem_context_unreference(ring->last_context);
451
452 ring->default_context = NULL;
Ben Widawsky0009e462013-12-06 14:11:02 -0800453 ring->last_context = NULL;
Ben Widawsky71b76d02013-10-14 10:01:37 -0700454 }
455
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800456 i915_gem_object_ggtt_unpin(dctx->obj);
Mika Kuoppaladce32712013-04-30 13:30:33 +0300457 i915_gem_context_unreference(dctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700458}
459
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800460int i915_gem_context_enable(struct drm_i915_private *dev_priv)
461{
462 struct intel_ring_buffer *ring;
463 int ret, i;
464
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800465 /* This is the only place the aliasing PPGTT gets enabled, which means
466 * it has to happen before we bail on reset */
467 if (dev_priv->mm.aliasing_ppgtt) {
468 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
469 ppgtt->enable(ppgtt);
470 }
471
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800472 /* FIXME: We should make this work, even in reset */
473 if (i915_reset_in_progress(&dev_priv->gpu_error))
474 return 0;
475
476 BUG_ON(!dev_priv->ring[RCS].default_context);
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800477
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800478 for_each_ring(ring, dev_priv, i) {
Chris Wilson691e6412014-04-09 09:07:36 +0100479 ret = i915_switch_context(ring, ring->default_context);
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800480 if (ret)
481 return ret;
482 }
483
484 return 0;
485}
486
Ben Widawsky40521052012-06-04 14:42:43 -0700487static int context_idr_cleanup(int id, void *p, void *data)
488{
Daniel Vetter73c273e2012-06-19 20:27:39 +0200489 struct i915_hw_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700490
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800491 /* Ignore the default context because close will handle it */
Mika Kuoppala3fac8972014-01-30 16:05:48 +0200492 if (i915_gem_context_is_default(ctx))
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800493 return 0;
Ben Widawsky40521052012-06-04 14:42:43 -0700494
Mika Kuoppaladce32712013-04-30 13:30:33 +0300495 i915_gem_context_unreference(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700496 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700497}
498
Ben Widawskye422b882013-12-06 14:10:58 -0800499int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
500{
501 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawskye422b882013-12-06 14:10:58 -0800502
503 idr_init(&file_priv->context_idr);
504
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800505 mutex_lock(&dev->struct_mutex);
506 file_priv->private_default_ctx =
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800507 i915_gem_create_context(dev, file_priv, USES_FULL_PPGTT(dev));
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800508 mutex_unlock(&dev->struct_mutex);
509
510 if (IS_ERR(file_priv->private_default_ctx)) {
511 idr_destroy(&file_priv->context_idr);
512 return PTR_ERR(file_priv->private_default_ctx);
513 }
514
Ben Widawskye422b882013-12-06 14:10:58 -0800515 return 0;
516}
517
Ben Widawsky254f9652012-06-04 14:42:42 -0700518void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
519{
Ben Widawsky40521052012-06-04 14:42:43 -0700520 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700521
Daniel Vetter73c273e2012-06-19 20:27:39 +0200522 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky40521052012-06-04 14:42:43 -0700523 idr_destroy(&file_priv->context_idr);
Chris Wilson691e6412014-04-09 09:07:36 +0100524
525 i915_gem_context_unreference(file_priv->private_default_ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700526}
527
Ben Widawsky41bde552013-12-06 14:11:21 -0800528struct i915_hw_context *
Ben Widawsky40521052012-06-04 14:42:43 -0700529i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id)
530{
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000531 struct i915_hw_context *ctx;
532
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000533 ctx = (struct i915_hw_context *)idr_find(&file_priv->context_idr, id);
534 if (!ctx)
535 return ERR_PTR(-ENOENT);
536
537 return ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700538}
Ben Widawskye0556842012-06-04 14:42:46 -0700539
540static inline int
541mi_set_context(struct intel_ring_buffer *ring,
542 struct i915_hw_context *new_context,
543 u32 hw_flags)
544{
545 int ret;
546
Ben Widawsky12b02862012-06-04 14:42:50 -0700547 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
548 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
549 * explicitly, so we rely on the value at ring init, stored in
550 * itlb_before_ctx_switch.
551 */
552 if (IS_GEN6(ring->dev) && ring->itlb_before_ctx_switch) {
Chris Wilsonac82ea22012-10-01 14:27:04 +0100553 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, 0);
Ben Widawsky12b02862012-06-04 14:42:50 -0700554 if (ret)
555 return ret;
556 }
557
Ben Widawskye37ec392012-06-04 14:42:48 -0700558 ret = intel_ring_begin(ring, 6);
Ben Widawskye0556842012-06-04 14:42:46 -0700559 if (ret)
560 return ret;
561
Damien Lespiau8693a822013-05-03 18:48:11 +0100562 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw */
Ben Widawskye37ec392012-06-04 14:42:48 -0700563 if (IS_GEN7(ring->dev))
564 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
565 else
566 intel_ring_emit(ring, MI_NOOP);
567
Ben Widawskye0556842012-06-04 14:42:46 -0700568 intel_ring_emit(ring, MI_NOOP);
569 intel_ring_emit(ring, MI_SET_CONTEXT);
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700570 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(new_context->obj) |
Ben Widawskye0556842012-06-04 14:42:46 -0700571 MI_MM_SPACE_GTT |
572 MI_SAVE_EXT_STATE_EN |
573 MI_RESTORE_EXT_STATE_EN |
574 hw_flags);
Ville Syrjälä2b7e8082014-01-22 21:32:43 +0200575 /*
576 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
577 * WaMiSetContext_Hang:snb,ivb,vlv
578 */
Ben Widawskye0556842012-06-04 14:42:46 -0700579 intel_ring_emit(ring, MI_NOOP);
580
Ben Widawskye37ec392012-06-04 14:42:48 -0700581 if (IS_GEN7(ring->dev))
582 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
583 else
584 intel_ring_emit(ring, MI_NOOP);
585
Ben Widawskye0556842012-06-04 14:42:46 -0700586 intel_ring_advance(ring);
587
588 return ret;
589}
590
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800591static int do_switch(struct intel_ring_buffer *ring,
592 struct i915_hw_context *to)
Ben Widawskye0556842012-06-04 14:42:46 -0700593{
Ben Widawsky6f65e292013-12-06 14:10:56 -0800594 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson112522f2013-05-02 16:48:07 +0300595 struct i915_hw_context *from = ring->last_context;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800596 struct i915_hw_ppgtt *ppgtt = ctx_to_ppgtt(to);
Ben Widawskye0556842012-06-04 14:42:46 -0700597 u32 hw_flags = 0;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700598 int ret, i;
Ben Widawskye0556842012-06-04 14:42:46 -0700599
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800600 if (from != NULL && ring == &dev_priv->ring[RCS]) {
601 BUG_ON(from->obj == NULL);
602 BUG_ON(!i915_gem_obj_is_pinned(from->obj));
603 }
Ben Widawskye0556842012-06-04 14:42:46 -0700604
Ben Widawsky0009e462013-12-06 14:11:02 -0800605 if (from == to && from->last_ring == ring && !to->remap_slice)
Chris Wilson9a3b5302012-07-15 12:34:24 +0100606 return 0;
607
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800608 /* Trying to pin first makes error handling easier. */
609 if (ring == &dev_priv->ring[RCS]) {
610 ret = i915_gem_obj_ggtt_pin(to->obj,
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100611 get_context_alignment(ring->dev), 0);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800612 if (ret)
613 return ret;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800614 }
615
Daniel Vetteracc240d2013-12-05 15:42:34 +0100616 /*
617 * Pin can switch back to the default context if we end up calling into
618 * evict_everything - as a last ditch gtt defrag effort that also
619 * switches to the default context. Hence we need to reload from here.
620 */
621 from = ring->last_context;
622
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800623 if (USES_FULL_PPGTT(ring->dev)) {
624 ret = ppgtt->switch_mm(ppgtt, ring, false);
625 if (ret)
626 goto unpin_out;
627 }
628
629 if (ring != &dev_priv->ring[RCS]) {
630 if (from)
631 i915_gem_context_unreference(from);
632 goto done;
633 }
634
Daniel Vetteracc240d2013-12-05 15:42:34 +0100635 /*
636 * Clear this page out of any CPU caches for coherent swap-in/out. Note
Chris Wilsond3373a22012-07-15 12:34:22 +0100637 * that thanks to write = false in this call and us not setting any gpu
638 * write domains when putting a context object onto the active list
639 * (when switching away from it), this won't block.
Daniel Vetteracc240d2013-12-05 15:42:34 +0100640 *
641 * XXX: We need a real interface to do this instead of trickery.
642 */
Chris Wilsond3373a22012-07-15 12:34:22 +0100643 ret = i915_gem_object_set_to_gtt_domain(to->obj, false);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800644 if (ret)
645 goto unpin_out;
Chris Wilsond3373a22012-07-15 12:34:22 +0100646
Ben Widawsky6f65e292013-12-06 14:10:56 -0800647 if (!to->obj->has_global_gtt_mapping) {
648 struct i915_vma *vma = i915_gem_obj_to_vma(to->obj,
649 &dev_priv->gtt.base);
650 vma->bind_vma(vma, to->obj->cache_level, GLOBAL_BIND);
651 }
Daniel Vetter3af7b852012-06-14 00:08:32 +0200652
Mika Kuoppala3fac8972014-01-30 16:05:48 +0200653 if (!to->is_initialized || i915_gem_context_is_default(to))
Ben Widawskye0556842012-06-04 14:42:46 -0700654 hw_flags |= MI_RESTORE_INHIBIT;
Ben Widawskye0556842012-06-04 14:42:46 -0700655
Ben Widawskye0556842012-06-04 14:42:46 -0700656 ret = mi_set_context(ring, to, hw_flags);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800657 if (ret)
658 goto unpin_out;
Ben Widawskye0556842012-06-04 14:42:46 -0700659
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700660 for (i = 0; i < MAX_L3_SLICES; i++) {
661 if (!(to->remap_slice & (1<<i)))
662 continue;
663
664 ret = i915_gem_l3_remap(ring, i);
665 /* If it failed, try again next round */
666 if (ret)
667 DRM_DEBUG_DRIVER("L3 remapping failed\n");
668 else
669 to->remap_slice &= ~(1<<i);
670 }
671
Ben Widawskye0556842012-06-04 14:42:46 -0700672 /* The backing object for the context is done after switching to the
673 * *next* context. Therefore we cannot retire the previous context until
674 * the next context has already started running. In fact, the below code
675 * is a bit suboptimal because the retiring can occur simply after the
676 * MI_SET_CONTEXT instead of when the next seqno has completed.
677 */
Chris Wilson112522f2013-05-02 16:48:07 +0300678 if (from != NULL) {
679 from->obj->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
Ben Widawskye2d05a82013-09-24 09:57:58 -0700680 i915_vma_move_to_active(i915_gem_obj_to_ggtt(from->obj), ring);
Ben Widawskye0556842012-06-04 14:42:46 -0700681 /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
682 * whole damn pipeline, we don't need to explicitly mark the
683 * object dirty. The only exception is that the context must be
684 * correct in case the object gets swapped out. Ideally we'd be
685 * able to defer doing this until we know the object would be
686 * swapped, but there is no way to do that yet.
687 */
Chris Wilson112522f2013-05-02 16:48:07 +0300688 from->obj->dirty = 1;
689 BUG_ON(from->obj->ring != ring);
Chris Wilsonb259b312012-07-15 12:34:23 +0100690
Chris Wilsonc0321e22013-08-26 19:50:53 -0300691 /* obj is kept alive until the next request by its active ref */
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800692 i915_gem_object_ggtt_unpin(from->obj);
Chris Wilson112522f2013-05-02 16:48:07 +0300693 i915_gem_context_unreference(from);
Ben Widawskye0556842012-06-04 14:42:46 -0700694 }
695
Ben Widawskyad1d2192013-12-28 13:31:49 -0800696 to->is_initialized = true;
697
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800698done:
Chris Wilson112522f2013-05-02 16:48:07 +0300699 i915_gem_context_reference(to);
700 ring->last_context = to;
Ben Widawsky0009e462013-12-06 14:11:02 -0800701 to->last_ring = ring;
Ben Widawskye0556842012-06-04 14:42:46 -0700702
703 return 0;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800704
705unpin_out:
706 if (ring->id == RCS)
707 i915_gem_object_ggtt_unpin(to->obj);
708 return ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700709}
710
711/**
712 * i915_switch_context() - perform a GPU context switch.
713 * @ring: ring for which we'll execute the context switch
Damien Lespiau96a6f0f2014-03-03 23:57:24 +0000714 * @to: the context to switch to
Ben Widawskye0556842012-06-04 14:42:46 -0700715 *
716 * The context life cycle is simple. The context refcount is incremented and
717 * decremented by 1 and create and destroy. If the context is in use by the GPU,
718 * it will have a refoucnt > 1. This allows us to destroy the context abstract
719 * object while letting the normal object tracking destroy the backing BO.
720 */
721int i915_switch_context(struct intel_ring_buffer *ring,
Ben Widawsky41bde552013-12-06 14:11:21 -0800722 struct i915_hw_context *to)
Ben Widawskye0556842012-06-04 14:42:46 -0700723{
724 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Ben Widawskye0556842012-06-04 14:42:46 -0700725
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800726 WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
727
Chris Wilson691e6412014-04-09 09:07:36 +0100728 if (to->obj == NULL) { /* We have the fake context */
729 if (to != ring->last_context) {
730 i915_gem_context_reference(to);
731 if (ring->last_context)
732 i915_gem_context_unreference(ring->last_context);
733 ring->last_context = to;
734 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800735 return 0;
Mika Kuoppalaa95f6a02014-03-14 16:22:10 +0200736 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800737
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800738 return do_switch(ring, to);
Ben Widawskye0556842012-06-04 14:42:46 -0700739}
Ben Widawsky84624812012-06-04 14:42:54 -0700740
Chris Wilson691e6412014-04-09 09:07:36 +0100741static bool hw_context_enabled(struct drm_device *dev)
742{
743 return to_i915(dev)->hw_context_size;
744}
745
Ben Widawsky84624812012-06-04 14:42:54 -0700746int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
747 struct drm_file *file)
748{
Ben Widawsky84624812012-06-04 14:42:54 -0700749 struct drm_i915_gem_context_create *args = data;
750 struct drm_i915_file_private *file_priv = file->driver_priv;
751 struct i915_hw_context *ctx;
752 int ret;
753
Chris Wilson691e6412014-04-09 09:07:36 +0100754 if (!hw_context_enabled(dev))
Daniel Vetter5fa8be62012-06-19 17:16:01 +0200755 return -ENODEV;
756
Ben Widawsky84624812012-06-04 14:42:54 -0700757 ret = i915_mutex_lock_interruptible(dev);
758 if (ret)
759 return ret;
760
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800761 ctx = i915_gem_create_context(dev, file_priv, USES_FULL_PPGTT(dev));
Ben Widawsky84624812012-06-04 14:42:54 -0700762 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +0300763 if (IS_ERR(ctx))
764 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700765
766 args->ctx_id = ctx->id;
767 DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);
768
Dan Carpenterbe636382012-07-17 09:44:49 +0300769 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -0700770}
771
772int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
773 struct drm_file *file)
774{
775 struct drm_i915_gem_context_destroy *args = data;
776 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky84624812012-06-04 14:42:54 -0700777 struct i915_hw_context *ctx;
778 int ret;
779
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800780 if (args->ctx_id == DEFAULT_CONTEXT_ID)
Ben Widawskyc2cf2412013-12-24 16:02:54 -0800781 return -ENOENT;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800782
Ben Widawsky84624812012-06-04 14:42:54 -0700783 ret = i915_mutex_lock_interruptible(dev);
784 if (ret)
785 return ret;
786
787 ctx = i915_gem_context_get(file_priv, args->ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000788 if (IS_ERR(ctx)) {
Ben Widawsky84624812012-06-04 14:42:54 -0700789 mutex_unlock(&dev->struct_mutex);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000790 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700791 }
792
Mika Kuoppaladce32712013-04-30 13:30:33 +0300793 idr_remove(&ctx->file_priv->context_idr, ctx->id);
794 i915_gem_context_unreference(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700795 mutex_unlock(&dev->struct_mutex);
796
797 DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
798 return 0;
799}