blob: 6c325e4c755617db0e576aee1eaa0eb6e77fb9bc [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
David Howells760285e2012-10-02 18:01:07 +010088#include <drm/drmP.h>
89#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070090#include "i915_drv.h"
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +000091#include "i915_trace.h"
Ben Widawsky254f9652012-06-04 14:42:42 -070092
Ben Widawsky40521052012-06-04 14:42:43 -070093/* This is a HW constraint. The value below is the largest known requirement
94 * I've seen in a spec to date, and that was a workaround for a non-shipping
95 * part. It should be safe to decrease this, but it's more future proof as is.
96 */
Ben Widawskyb731d332013-12-06 14:10:59 -080097#define GEN6_CONTEXT_ALIGN (64<<10)
98#define GEN7_CONTEXT_ALIGN 4096
Ben Widawsky40521052012-06-04 14:42:43 -070099
Ben Widawskyb731d332013-12-06 14:10:59 -0800100static size_t get_context_alignment(struct drm_device *dev)
101{
102 if (IS_GEN6(dev))
103 return GEN6_CONTEXT_ALIGN;
104
105 return GEN7_CONTEXT_ALIGN;
106}
107
Ben Widawsky254f9652012-06-04 14:42:42 -0700108static int get_context_size(struct drm_device *dev)
109{
110 struct drm_i915_private *dev_priv = dev->dev_private;
111 int ret;
112 u32 reg;
113
114 switch (INTEL_INFO(dev)->gen) {
115 case 6:
116 reg = I915_READ(CXT_SIZE);
117 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
118 break;
119 case 7:
Ben Widawsky4f91dd62012-07-18 10:10:09 -0700120 reg = I915_READ(GEN7_CXT_SIZE);
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700121 if (IS_HASWELL(dev))
Ben Widawskya0de80a2013-06-25 21:53:40 -0700122 ret = HSW_CXT_TOTAL_SIZE;
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700123 else
124 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
Ben Widawsky254f9652012-06-04 14:42:42 -0700125 break;
Ben Widawsky88976442013-11-02 21:07:05 -0700126 case 8:
127 ret = GEN8_CXT_TOTAL_SIZE;
128 break;
Ben Widawsky254f9652012-06-04 14:42:42 -0700129 default:
130 BUG();
131 }
132
133 return ret;
134}
135
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100136static void i915_gem_context_clean(struct intel_context *ctx)
137{
138 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
139 struct i915_vma *vma, *next;
140
Tvrtko Ursulin61fb5882015-10-08 15:37:00 +0100141 if (!ppgtt)
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100142 return;
143
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100144 list_for_each_entry_safe(vma, next, &ppgtt->base.inactive_list,
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000145 vm_link) {
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100146 if (WARN_ON(__i915_vma_unbind_no_wait(vma)))
147 break;
148 }
149}
150
Mika Kuoppaladce32712013-04-30 13:30:33 +0300151void i915_gem_context_free(struct kref *ctx_ref)
Ben Widawsky40521052012-06-04 14:42:43 -0700152{
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100153 struct intel_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
Ben Widawsky40521052012-06-04 14:42:43 -0700154
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000155 trace_i915_context_free(ctx);
156
Daniel Vetterae6c4802014-08-06 15:04:53 +0200157 if (i915.enable_execlists)
Oscar Mateoede7d422014-07-24 17:04:12 +0100158 intel_lr_context_free(ctx);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800159
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100160 /*
161 * This context is going away and we need to remove all VMAs still
162 * around. This is to handle imported shared objects for which
163 * destructor did not run when their handles were closed.
164 */
165 i915_gem_context_clean(ctx);
166
Daniel Vetterae6c4802014-08-06 15:04:53 +0200167 i915_ppgtt_put(ctx->ppgtt);
168
Ben Widawsky2f295792014-07-01 11:17:47 -0700169 if (ctx->legacy_hw_ctx.rcs_state)
170 drm_gem_object_unreference(&ctx->legacy_hw_ctx.rcs_state->base);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800171 list_del(&ctx->link);
Ben Widawsky40521052012-06-04 14:42:43 -0700172 kfree(ctx);
173}
174
Oscar Mateo8c8579172014-07-24 17:04:14 +0100175struct drm_i915_gem_object *
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100176i915_gem_alloc_context_obj(struct drm_device *dev, size_t size)
177{
178 struct drm_i915_gem_object *obj;
179 int ret;
180
Ville Syrjälä52613922015-06-29 20:28:35 +0300181 obj = i915_gem_alloc_object(dev, size);
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100182 if (obj == NULL)
183 return ERR_PTR(-ENOMEM);
184
185 /*
186 * Try to make the context utilize L3 as well as LLC.
187 *
188 * On VLV we don't have L3 controls in the PTEs so we
189 * shouldn't touch the cache level, especially as that
190 * would make the object snooped which might have a
191 * negative performance impact.
Wayne Boyer4d3e9042015-12-08 09:38:52 -0800192 *
193 * Snooping is required on non-llc platforms in execlist
194 * mode, but since all GGTT accesses use PAT entry 0 we
195 * get snooping anyway regardless of cache_level.
196 *
197 * This is only applicable for Ivy Bridge devices since
198 * later platforms don't have L3 control bits in the PTE.
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100199 */
Wayne Boyer4d3e9042015-12-08 09:38:52 -0800200 if (IS_IVYBRIDGE(dev)) {
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100201 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
202 /* Failure shouldn't ever happen this early */
203 if (WARN_ON(ret)) {
204 drm_gem_object_unreference(&obj->base);
205 return ERR_PTR(ret);
206 }
207 }
208
209 return obj;
210}
211
Oscar Mateo273497e2014-05-22 14:13:37 +0100212static struct intel_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800213__create_hw_context(struct drm_device *dev,
Daniel Vetteree960be2014-08-06 15:04:45 +0200214 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700215{
216 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100217 struct intel_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800218 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700219
Ben Widawskyf94982b2012-11-10 10:56:04 -0800220 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700221 if (ctx == NULL)
222 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700223
Mika Kuoppaladce32712013-04-30 13:30:33 +0300224 kref_init(&ctx->ref);
Ben Widawskya33afea2013-09-17 21:12:45 -0700225 list_add_tail(&ctx->link, &dev_priv->context_list);
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100226 ctx->i915 = dev_priv;
Ben Widawsky40521052012-06-04 14:42:43 -0700227
Chris Wilson691e6412014-04-09 09:07:36 +0100228 if (dev_priv->hw_context_size) {
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100229 struct drm_i915_gem_object *obj =
230 i915_gem_alloc_context_obj(dev, dev_priv->hw_context_size);
231 if (IS_ERR(obj)) {
232 ret = PTR_ERR(obj);
Chris Wilson691e6412014-04-09 09:07:36 +0100233 goto err_out;
234 }
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100235 ctx->legacy_hw_ctx.rcs_state = obj;
Chris Wilson691e6412014-04-09 09:07:36 +0100236 }
237
238 /* Default context will never have a file_priv */
239 if (file_priv != NULL) {
240 ret = idr_alloc(&file_priv->context_idr, ctx,
Oscar Mateo821d66d2014-07-03 16:28:00 +0100241 DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
Chris Wilson691e6412014-04-09 09:07:36 +0100242 if (ret < 0)
243 goto err_out;
244 } else
Oscar Mateo821d66d2014-07-03 16:28:00 +0100245 ret = DEFAULT_CONTEXT_HANDLE;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300246
247 ctx->file_priv = file_priv;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100248 ctx->user_handle = ret;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700249 /* NB: Mark all slices as needing a remap so that when the context first
250 * loads it will restore whatever remap state already exists. If there
251 * is no remap info, it will be a NOP. */
252 ctx->remap_slice = (1 << NUM_L3_SLICES(dev)) - 1;
Ben Widawsky40521052012-06-04 14:42:43 -0700253
Chris Wilson676fa572014-12-24 08:13:39 -0800254 ctx->hang_stats.ban_period_seconds = DRM_I915_CTX_BAN_PERIOD;
255
Ben Widawsky146937e2012-06-29 10:30:39 -0700256 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700257
258err_out:
Mika Kuoppaladce32712013-04-30 13:30:33 +0300259 i915_gem_context_unreference(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700260 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700261}
262
Ben Widawsky254f9652012-06-04 14:42:42 -0700263/**
264 * The default context needs to exist per ring that uses contexts. It stores the
265 * context state of the GPU for applications that don't utilize HW contexts, as
266 * well as an idle case.
267 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100268static struct intel_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800269i915_gem_create_context(struct drm_device *dev,
Daniel Vetterd624d862014-08-06 15:04:54 +0200270 struct drm_i915_file_private *file_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700271{
Chris Wilson42c3b602014-01-23 19:40:02 +0000272 const bool is_global_default_ctx = file_priv == NULL;
Oscar Mateo273497e2014-05-22 14:13:37 +0100273 struct intel_context *ctx;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800274 int ret = 0;
Ben Widawsky40521052012-06-04 14:42:43 -0700275
Ben Widawskyb731d332013-12-06 14:10:59 -0800276 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Ben Widawsky40521052012-06-04 14:42:43 -0700277
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800278 ctx = __create_hw_context(dev, file_priv);
Ben Widawsky146937e2012-06-29 10:30:39 -0700279 if (IS_ERR(ctx))
Ben Widawskya45d0f62013-12-06 14:11:05 -0800280 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700281
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100282 if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state) {
Chris Wilson42c3b602014-01-23 19:40:02 +0000283 /* We may need to do things with the shrinker which
284 * require us to immediately switch back to the default
285 * context. This can cause a problem as pinning the
286 * default context also requires GTT space which may not
287 * be available. To avoid this we always pin the default
288 * context.
289 */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100290 ret = i915_gem_obj_ggtt_pin(ctx->legacy_hw_ctx.rcs_state,
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100291 get_context_alignment(dev), 0);
Chris Wilson42c3b602014-01-23 19:40:02 +0000292 if (ret) {
293 DRM_DEBUG_DRIVER("Couldn't pin %d\n", ret);
294 goto err_destroy;
295 }
296 }
297
Daniel Vetterd624d862014-08-06 15:04:54 +0200298 if (USES_FULL_PPGTT(dev)) {
Daniel Vetter4d884702014-08-06 15:04:47 +0200299 struct i915_hw_ppgtt *ppgtt = i915_ppgtt_create(dev, file_priv);
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800300
301 if (IS_ERR_OR_NULL(ppgtt)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800302 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
303 PTR_ERR(ppgtt));
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800304 ret = PTR_ERR(ppgtt);
Chris Wilson42c3b602014-01-23 19:40:02 +0000305 goto err_unpin;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200306 }
307
308 ctx->ppgtt = ppgtt;
309 }
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800310
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000311 trace_i915_context_create(ctx);
312
Ben Widawskya45d0f62013-12-06 14:11:05 -0800313 return ctx;
Chris Wilson9a3b5302012-07-15 12:34:24 +0100314
Chris Wilson42c3b602014-01-23 19:40:02 +0000315err_unpin:
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100316 if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state)
317 i915_gem_object_ggtt_unpin(ctx->legacy_hw_ctx.rcs_state);
Chris Wilson9a3b5302012-07-15 12:34:24 +0100318err_destroy:
Chris Wilson37876df2015-08-08 14:02:36 +0100319 idr_remove(&file_priv->context_idr, ctx->user_handle);
Mika Kuoppaladce32712013-04-30 13:30:33 +0300320 i915_gem_context_unreference(ctx);
Ben Widawskya45d0f62013-12-06 14:11:05 -0800321 return ERR_PTR(ret);
Ben Widawsky254f9652012-06-04 14:42:42 -0700322}
323
Tvrtko Ursulina0b4a6a2016-01-28 10:29:56 +0000324static void i915_gem_context_unpin(struct intel_context *ctx,
325 struct intel_engine_cs *engine)
326{
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +0000327 if (i915.enable_execlists) {
328 intel_lr_context_unpin(ctx, engine);
329 } else {
330 if (engine->id == RCS && ctx->legacy_hw_ctx.rcs_state)
331 i915_gem_object_ggtt_unpin(ctx->legacy_hw_ctx.rcs_state);
332 i915_gem_context_unreference(ctx);
333 }
Tvrtko Ursulina0b4a6a2016-01-28 10:29:56 +0000334}
335
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800336void i915_gem_context_reset(struct drm_device *dev)
337{
338 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800339 int i;
340
Thomas Daniel3e5b6f02015-02-16 16:12:53 +0000341 if (i915.enable_execlists) {
342 struct intel_context *ctx;
343
Tvrtko Ursulina0b4a6a2016-01-28 10:29:56 +0000344 list_for_each_entry(ctx, &dev_priv->context_list, link)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +0000345 intel_lr_context_reset(dev, ctx);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +0000346 }
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100347
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800348 for (i = 0; i < I915_NUM_RINGS; i++) {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000349 struct intel_engine_cs *engine = &dev_priv->engine[i];
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800350
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000351 if (engine->last_context) {
352 i915_gem_context_unpin(engine->last_context, engine);
353 engine->last_context = NULL;
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800354 }
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800355 }
Dave Gordoned54c1a2016-01-19 19:02:54 +0000356
357 /* Force the GPU state to be reinitialised on enabling */
358 dev_priv->kernel_context->legacy_hw_ctx.initialized = false;
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800359}
360
Ben Widawsky8245be32013-11-06 13:56:29 -0200361int i915_gem_context_init(struct drm_device *dev)
Ben Widawsky254f9652012-06-04 14:42:42 -0700362{
363 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100364 struct intel_context *ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700365
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800366 /* Init should only be called once per module load. Eventually the
367 * restriction on the context_disabled check can be loosened. */
Dave Gordoned54c1a2016-01-19 19:02:54 +0000368 if (WARN_ON(dev_priv->kernel_context))
Ben Widawsky8245be32013-11-06 13:56:29 -0200369 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700370
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800371 if (intel_vgpu_active(dev) && HAS_LOGICAL_RING_CONTEXTS(dev)) {
372 if (!i915.enable_execlists) {
373 DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
374 return -EINVAL;
375 }
376 }
377
Oscar Mateoede7d422014-07-24 17:04:12 +0100378 if (i915.enable_execlists) {
379 /* NB: intentionally left blank. We will allocate our own
380 * backing objects as we need them, thank you very much */
381 dev_priv->hw_context_size = 0;
382 } else if (HAS_HW_CONTEXTS(dev)) {
Chris Wilson691e6412014-04-09 09:07:36 +0100383 dev_priv->hw_context_size = round_up(get_context_size(dev), 4096);
384 if (dev_priv->hw_context_size > (1<<20)) {
385 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
386 dev_priv->hw_context_size);
387 dev_priv->hw_context_size = 0;
388 }
Ben Widawsky254f9652012-06-04 14:42:42 -0700389 }
390
Daniel Vetterd624d862014-08-06 15:04:54 +0200391 ctx = i915_gem_create_context(dev, NULL);
Chris Wilson691e6412014-04-09 09:07:36 +0100392 if (IS_ERR(ctx)) {
393 DRM_ERROR("Failed to create default global context (error %ld)\n",
394 PTR_ERR(ctx));
395 return PTR_ERR(ctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700396 }
397
Dave Gordoned54c1a2016-01-19 19:02:54 +0000398 dev_priv->kernel_context = ctx;
Oscar Mateoede7d422014-07-24 17:04:12 +0100399
400 DRM_DEBUG_DRIVER("%s context support initialized\n",
401 i915.enable_execlists ? "LR" :
402 dev_priv->hw_context_size ? "HW" : "fake");
Ben Widawsky8245be32013-11-06 13:56:29 -0200403 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700404}
405
406void i915_gem_context_fini(struct drm_device *dev)
407{
408 struct drm_i915_private *dev_priv = dev->dev_private;
Dave Gordoned54c1a2016-01-19 19:02:54 +0000409 struct intel_context *dctx = dev_priv->kernel_context;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800410 int i;
Ben Widawsky254f9652012-06-04 14:42:42 -0700411
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100412 if (dctx->legacy_hw_ctx.rcs_state) {
Chris Wilson691e6412014-04-09 09:07:36 +0100413 /* The only known way to stop the gpu from accessing the hw context is
414 * to reset it. Do this as the very last operation to avoid confusing
415 * other code, leading to spurious errors. */
416 intel_gpu_reset(dev);
Ben Widawsky40521052012-06-04 14:42:43 -0700417
Chris Wilson691e6412014-04-09 09:07:36 +0100418 /* When default context is created and switched to, base object refcount
419 * will be 2 (+1 from object creation and +1 from do_switch()).
420 * i915_gem_context_fini() will be called after gpu_idle() has switched
421 * to default context. So we need to unreference the base object once
422 * to offset the do_switch part, so that i915_gem_context_unreference()
423 * can then free the base object correctly. */
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000424 WARN_ON(!dev_priv->engine[RCS].last_context);
Chris Wilsond3b448d2014-05-16 18:59:00 +0100425
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100426 i915_gem_object_ggtt_unpin(dctx->legacy_hw_ctx.rcs_state);
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800427 }
428
Dave Gordoned54c1a2016-01-19 19:02:54 +0000429 for (i = I915_NUM_RINGS; --i >= 0;) {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000430 struct intel_engine_cs *engine = &dev_priv->engine[i];
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800431
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000432 if (engine->last_context) {
433 i915_gem_context_unpin(engine->last_context, engine);
434 engine->last_context = NULL;
Dave Gordoned54c1a2016-01-19 19:02:54 +0000435 }
Ben Widawsky71b76d02013-10-14 10:01:37 -0700436 }
437
Mika Kuoppaladce32712013-04-30 13:30:33 +0300438 i915_gem_context_unreference(dctx);
Dave Gordoned54c1a2016-01-19 19:02:54 +0000439 dev_priv->kernel_context = NULL;
Ben Widawsky254f9652012-06-04 14:42:42 -0700440}
441
John Harrisonb3dd6b92015-05-29 17:43:40 +0100442int i915_gem_context_enable(struct drm_i915_gem_request *req)
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800443{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000444 struct intel_engine_cs *engine = req->engine;
John Harrison90638cc2015-05-29 17:43:37 +0100445 int ret;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800446
Thomas Daniele7778be2014-12-02 12:50:48 +0000447 if (i915.enable_execlists) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000448 if (engine->init_context == NULL)
John Harrison90638cc2015-05-29 17:43:37 +0100449 return 0;
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100450
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000451 ret = engine->init_context(req);
Thomas Daniele7778be2014-12-02 12:50:48 +0000452 } else
John Harrisonba01cc92015-05-29 17:43:41 +0100453 ret = i915_switch_context(req);
John Harrison90638cc2015-05-29 17:43:37 +0100454
455 if (ret) {
456 DRM_ERROR("ring init context: %d\n", ret);
457 return ret;
458 }
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800459
460 return 0;
461}
462
Ben Widawsky40521052012-06-04 14:42:43 -0700463static int context_idr_cleanup(int id, void *p, void *data)
464{
Oscar Mateo273497e2014-05-22 14:13:37 +0100465 struct intel_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700466
Mika Kuoppaladce32712013-04-30 13:30:33 +0300467 i915_gem_context_unreference(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700468 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700469}
470
Ben Widawskye422b882013-12-06 14:10:58 -0800471int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
472{
473 struct drm_i915_file_private *file_priv = file->driver_priv;
Oscar Mateof83d6512014-05-22 14:13:38 +0100474 struct intel_context *ctx;
Ben Widawskye422b882013-12-06 14:10:58 -0800475
476 idr_init(&file_priv->context_idr);
477
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800478 mutex_lock(&dev->struct_mutex);
Daniel Vetterd624d862014-08-06 15:04:54 +0200479 ctx = i915_gem_create_context(dev, file_priv);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800480 mutex_unlock(&dev->struct_mutex);
481
Oscar Mateof83d6512014-05-22 14:13:38 +0100482 if (IS_ERR(ctx)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800483 idr_destroy(&file_priv->context_idr);
Oscar Mateof83d6512014-05-22 14:13:38 +0100484 return PTR_ERR(ctx);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800485 }
486
Ben Widawskye422b882013-12-06 14:10:58 -0800487 return 0;
488}
489
Ben Widawsky254f9652012-06-04 14:42:42 -0700490void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
491{
Ben Widawsky40521052012-06-04 14:42:43 -0700492 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700493
Daniel Vetter73c273e2012-06-19 20:27:39 +0200494 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky40521052012-06-04 14:42:43 -0700495 idr_destroy(&file_priv->context_idr);
Ben Widawsky40521052012-06-04 14:42:43 -0700496}
497
Oscar Mateo273497e2014-05-22 14:13:37 +0100498struct intel_context *
Ben Widawsky40521052012-06-04 14:42:43 -0700499i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id)
500{
Oscar Mateo273497e2014-05-22 14:13:37 +0100501 struct intel_context *ctx;
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000502
Oscar Mateo273497e2014-05-22 14:13:37 +0100503 ctx = (struct intel_context *)idr_find(&file_priv->context_idr, id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000504 if (!ctx)
505 return ERR_PTR(-ENOENT);
506
507 return ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700508}
Ben Widawskye0556842012-06-04 14:42:46 -0700509
510static inline int
John Harrison1d719cd2015-05-29 17:43:52 +0100511mi_set_context(struct drm_i915_gem_request *req, u32 hw_flags)
Ben Widawskye0556842012-06-04 14:42:46 -0700512{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000513 struct intel_engine_cs *engine = req->engine;
Ben Widawskye80f14b2014-08-18 10:35:28 -0700514 u32 flags = hw_flags | MI_MM_SPACE_GTT;
Chris Wilson2c550182014-12-16 10:02:27 +0000515 const int num_rings =
516 /* Use an extended w/a on ivb+ if signalling from other rings */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000517 i915_semaphore_is_enabled(engine->dev) ?
518 hweight32(INTEL_INFO(engine->dev)->ring_mask) - 1 :
Chris Wilson2c550182014-12-16 10:02:27 +0000519 0;
520 int len, i, ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700521
Ben Widawsky12b02862012-06-04 14:42:50 -0700522 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
523 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
524 * explicitly, so we rely on the value at ring init, stored in
525 * itlb_before_ctx_switch.
526 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000527 if (IS_GEN6(engine->dev)) {
528 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, 0);
Ben Widawsky12b02862012-06-04 14:42:50 -0700529 if (ret)
530 return ret;
531 }
532
Ben Widawskye80f14b2014-08-18 10:35:28 -0700533 /* These flags are for resource streamer on HSW+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000534 if (IS_HASWELL(engine->dev) || INTEL_INFO(engine->dev)->gen >= 8)
Abdiel Janulgue4c436d552015-06-16 13:39:41 +0300535 flags |= (HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000536 else if (INTEL_INFO(engine->dev)->gen < 8)
Ben Widawskye80f14b2014-08-18 10:35:28 -0700537 flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN);
538
Chris Wilson2c550182014-12-16 10:02:27 +0000539
540 len = 4;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000541 if (INTEL_INFO(engine->dev)->gen >= 7)
Chris Wilson2c550182014-12-16 10:02:27 +0000542 len += 2 + (num_rings ? 4*num_rings + 2 : 0);
543
John Harrison5fb9de12015-05-29 17:44:07 +0100544 ret = intel_ring_begin(req, len);
Ben Widawskye0556842012-06-04 14:42:46 -0700545 if (ret)
546 return ret;
547
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300548 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000549 if (INTEL_INFO(engine->dev)->gen >= 7) {
550 intel_ring_emit(engine, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000551 if (num_rings) {
552 struct intel_engine_cs *signaller;
553
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000554 intel_ring_emit(engine,
555 MI_LOAD_REGISTER_IMM(num_rings));
556 for_each_ring(signaller, to_i915(engine->dev), i) {
557 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000558 continue;
559
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000560 intel_ring_emit_reg(engine,
561 RING_PSMI_CTL(signaller->mmio_base));
562 intel_ring_emit(engine,
563 _MASKED_BIT_ENABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
Chris Wilson2c550182014-12-16 10:02:27 +0000564 }
565 }
566 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700567
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000568 intel_ring_emit(engine, MI_NOOP);
569 intel_ring_emit(engine, MI_SET_CONTEXT);
570 intel_ring_emit(engine,
571 i915_gem_obj_ggtt_offset(req->ctx->legacy_hw_ctx.rcs_state) |
Ben Widawskye80f14b2014-08-18 10:35:28 -0700572 flags);
Ville Syrjälä2b7e8082014-01-22 21:32:43 +0200573 /*
574 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
575 * WaMiSetContext_Hang:snb,ivb,vlv
576 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000577 intel_ring_emit(engine, MI_NOOP);
Ben Widawskye0556842012-06-04 14:42:46 -0700578
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000579 if (INTEL_INFO(engine->dev)->gen >= 7) {
Chris Wilson2c550182014-12-16 10:02:27 +0000580 if (num_rings) {
581 struct intel_engine_cs *signaller;
582
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000583 intel_ring_emit(engine,
584 MI_LOAD_REGISTER_IMM(num_rings));
585 for_each_ring(signaller, to_i915(engine->dev), i) {
586 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000587 continue;
588
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000589 intel_ring_emit_reg(engine,
590 RING_PSMI_CTL(signaller->mmio_base));
591 intel_ring_emit(engine,
592 _MASKED_BIT_DISABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
Chris Wilson2c550182014-12-16 10:02:27 +0000593 }
594 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000595 intel_ring_emit(engine, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000596 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700597
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000598 intel_ring_advance(engine);
Ben Widawskye0556842012-06-04 14:42:46 -0700599
600 return ret;
601}
602
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000603static inline bool should_skip_switch(struct intel_engine_cs *engine,
Ben Widawsky317b4e92015-03-16 16:00:55 +0000604 struct intel_context *from,
605 struct intel_context *to)
606{
Ben Widawsky563222a2015-03-19 12:53:28 +0000607 if (to->remap_slice)
608 return false;
609
Daniel Vetter92588112015-04-14 17:35:19 +0200610 if (to->ppgtt && from == to &&
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000611 !(intel_ring_flag(engine) & to->ppgtt->pd_dirty_rings))
Daniel Vetter92588112015-04-14 17:35:19 +0200612 return true;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000613
614 return false;
615}
616
617static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000618needs_pd_load_pre(struct intel_engine_cs *engine, struct intel_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000619{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000620 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000621
622 if (!to->ppgtt)
623 return false;
624
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000625 if (INTEL_INFO(engine->dev)->gen < 8)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000626 return true;
627
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000628 if (engine != &dev_priv->engine[RCS])
Ben Widawsky317b4e92015-03-16 16:00:55 +0000629 return true;
630
631 return false;
632}
633
634static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000635needs_pd_load_post(struct intel_engine_cs *engine, struct intel_context *to,
636 u32 hw_flags)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000637{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000638 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000639
640 if (!to->ppgtt)
641 return false;
642
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000643 if (!IS_GEN8(engine->dev))
Ben Widawsky317b4e92015-03-16 16:00:55 +0000644 return false;
645
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000646 if (engine != &dev_priv->engine[RCS])
Ben Widawsky317b4e92015-03-16 16:00:55 +0000647 return false;
648
Ben Widawsky6702cf12015-03-16 16:00:58 +0000649 if (hw_flags & MI_RESTORE_INHIBIT)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000650 return true;
651
652 return false;
653}
654
John Harrisonabd68d92015-05-29 17:43:42 +0100655static int do_switch(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700656{
John Harrisonabd68d92015-05-29 17:43:42 +0100657 struct intel_context *to = req->ctx;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000658 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000659 struct drm_i915_private *dev_priv = engine->dev->dev_private;
660 struct intel_context *from = engine->last_context;
Ben Widawskye0556842012-06-04 14:42:46 -0700661 u32 hw_flags = 0;
Chris Wilson967ab6b2014-05-30 14:16:30 +0100662 bool uninitialized = false;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700663 int ret, i;
Ben Widawskye0556842012-06-04 14:42:46 -0700664
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000665 if (from != NULL && engine == &dev_priv->engine[RCS]) {
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100666 BUG_ON(from->legacy_hw_ctx.rcs_state == NULL);
667 BUG_ON(!i915_gem_obj_is_pinned(from->legacy_hw_ctx.rcs_state));
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800668 }
Ben Widawskye0556842012-06-04 14:42:46 -0700669
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000670 if (should_skip_switch(engine, from, to))
Chris Wilson9a3b5302012-07-15 12:34:24 +0100671 return 0;
672
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800673 /* Trying to pin first makes error handling easier. */
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000674 if (engine == &dev_priv->engine[RCS]) {
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100675 ret = i915_gem_obj_ggtt_pin(to->legacy_hw_ctx.rcs_state,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000676 get_context_alignment(engine->dev),
677 0);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800678 if (ret)
679 return ret;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800680 }
681
Daniel Vetteracc240d2013-12-05 15:42:34 +0100682 /*
683 * Pin can switch back to the default context if we end up calling into
684 * evict_everything - as a last ditch gtt defrag effort that also
685 * switches to the default context. Hence we need to reload from here.
686 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000687 from = engine->last_context;
Daniel Vetteracc240d2013-12-05 15:42:34 +0100688
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000689 if (needs_pd_load_pre(engine, to)) {
Ben Widawsky317b4e92015-03-16 16:00:55 +0000690 /* Older GENs and non render rings still want the load first,
691 * "PP_DCLV followed by PP_DIR_BASE register through Load
692 * Register Immediate commands in Ring Buffer before submitting
693 * a context."*/
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000694 trace_switch_mm(engine, to);
John Harrisone85b26d2015-05-29 17:43:56 +0100695 ret = to->ppgtt->switch_mm(to->ppgtt, req);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800696 if (ret)
697 goto unpin_out;
Ben Widawsky563222a2015-03-19 12:53:28 +0000698
699 /* Doing a PD load always reloads the page dirs */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000700 to->ppgtt->pd_dirty_rings &= ~intel_ring_flag(engine);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800701 }
702
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000703 if (engine != &dev_priv->engine[RCS]) {
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800704 if (from)
705 i915_gem_context_unreference(from);
706 goto done;
707 }
708
Daniel Vetteracc240d2013-12-05 15:42:34 +0100709 /*
710 * Clear this page out of any CPU caches for coherent swap-in/out. Note
Chris Wilsond3373a22012-07-15 12:34:22 +0100711 * that thanks to write = false in this call and us not setting any gpu
712 * write domains when putting a context object onto the active list
713 * (when switching away from it), this won't block.
Daniel Vetteracc240d2013-12-05 15:42:34 +0100714 *
715 * XXX: We need a real interface to do this instead of trickery.
716 */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100717 ret = i915_gem_object_set_to_gtt_domain(to->legacy_hw_ctx.rcs_state, false);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800718 if (ret)
719 goto unpin_out;
Chris Wilsond3373a22012-07-15 12:34:22 +0100720
Chris Wilson42f1cae2015-11-27 13:28:55 +0000721 if (!to->legacy_hw_ctx.initialized || i915_gem_context_is_default(to)) {
Ben Widawskye0556842012-06-04 14:42:46 -0700722 hw_flags |= MI_RESTORE_INHIBIT;
Ben Widawsky6702cf12015-03-16 16:00:58 +0000723 /* NB: If we inhibit the restore, the context is not allowed to
724 * die because future work may end up depending on valid address
725 * space. This means we must enforce that a page table load
726 * occur when this occurs. */
727 } else if (to->ppgtt &&
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000728 (intel_ring_flag(engine) & to->ppgtt->pd_dirty_rings)) {
Ben Widawsky563222a2015-03-19 12:53:28 +0000729 hw_flags |= MI_FORCE_RESTORE;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000730 to->ppgtt->pd_dirty_rings &= ~intel_ring_flag(engine);
Daniel Vetter92588112015-04-14 17:35:19 +0200731 }
Ben Widawskye0556842012-06-04 14:42:46 -0700732
Ben Widawsky6702cf12015-03-16 16:00:58 +0000733 /* We should never emit switch_mm more than once */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000734 WARN_ON(needs_pd_load_pre(engine, to) &&
735 needs_pd_load_post(engine, to, hw_flags));
Ben Widawsky6702cf12015-03-16 16:00:58 +0000736
John Harrison1d719cd2015-05-29 17:43:52 +0100737 ret = mi_set_context(req, hw_flags);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800738 if (ret)
739 goto unpin_out;
Ben Widawskye0556842012-06-04 14:42:46 -0700740
Ben Widawsky6702cf12015-03-16 16:00:58 +0000741 /* GEN8 does *not* require an explicit reload if the PDPs have been
742 * setup, and we do not wish to move them.
743 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000744 if (needs_pd_load_post(engine, to, hw_flags)) {
745 trace_switch_mm(engine, to);
John Harrisone85b26d2015-05-29 17:43:56 +0100746 ret = to->ppgtt->switch_mm(to->ppgtt, req);
Ben Widawsky317b4e92015-03-16 16:00:55 +0000747 /* The hardware context switch is emitted, but we haven't
748 * actually changed the state - so it's probably safe to bail
749 * here. Still, let the user know something dangerous has
750 * happened.
751 */
752 if (ret) {
753 DRM_ERROR("Failed to change address space on context switch\n");
754 goto unpin_out;
755 }
756 }
757
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700758 for (i = 0; i < MAX_L3_SLICES; i++) {
759 if (!(to->remap_slice & (1<<i)))
760 continue;
761
John Harrison6909a662015-05-29 17:43:51 +0100762 ret = i915_gem_l3_remap(req, i);
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700763 /* If it failed, try again next round */
764 if (ret)
765 DRM_DEBUG_DRIVER("L3 remapping failed\n");
766 else
767 to->remap_slice &= ~(1<<i);
768 }
769
Ben Widawskye0556842012-06-04 14:42:46 -0700770 /* The backing object for the context is done after switching to the
771 * *next* context. Therefore we cannot retire the previous context until
772 * the next context has already started running. In fact, the below code
773 * is a bit suboptimal because the retiring can occur simply after the
774 * MI_SET_CONTEXT instead of when the next seqno has completed.
775 */
Chris Wilson112522f2013-05-02 16:48:07 +0300776 if (from != NULL) {
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100777 from->legacy_hw_ctx.rcs_state->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
John Harrisonb2af0372015-05-29 17:43:50 +0100778 i915_vma_move_to_active(i915_gem_obj_to_ggtt(from->legacy_hw_ctx.rcs_state), req);
Ben Widawskye0556842012-06-04 14:42:46 -0700779 /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
780 * whole damn pipeline, we don't need to explicitly mark the
781 * object dirty. The only exception is that the context must be
782 * correct in case the object gets swapped out. Ideally we'd be
783 * able to defer doing this until we know the object would be
784 * swapped, but there is no way to do that yet.
785 */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100786 from->legacy_hw_ctx.rcs_state->dirty = 1;
Chris Wilsonb259b312012-07-15 12:34:23 +0100787
Chris Wilsonc0321e22013-08-26 19:50:53 -0300788 /* obj is kept alive until the next request by its active ref */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100789 i915_gem_object_ggtt_unpin(from->legacy_hw_ctx.rcs_state);
Chris Wilson112522f2013-05-02 16:48:07 +0300790 i915_gem_context_unreference(from);
Ben Widawskye0556842012-06-04 14:42:46 -0700791 }
792
Ben Widawsky6702cf12015-03-16 16:00:58 +0000793 uninitialized = !to->legacy_hw_ctx.initialized;
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100794 to->legacy_hw_ctx.initialized = true;
Chris Wilson967ab6b2014-05-30 14:16:30 +0100795
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800796done:
Chris Wilson112522f2013-05-02 16:48:07 +0300797 i915_gem_context_reference(to);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000798 engine->last_context = to;
Ben Widawskye0556842012-06-04 14:42:46 -0700799
Chris Wilson967ab6b2014-05-30 14:16:30 +0100800 if (uninitialized) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000801 if (engine->init_context) {
802 ret = engine->init_context(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100803 if (ret)
804 DRM_ERROR("ring init context: %d\n", ret);
805 }
Mika Kuoppala46470fc92014-05-21 19:01:06 +0300806 }
807
Ben Widawskye0556842012-06-04 14:42:46 -0700808 return 0;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800809
810unpin_out:
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000811 if (engine->id == RCS)
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100812 i915_gem_object_ggtt_unpin(to->legacy_hw_ctx.rcs_state);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800813 return ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700814}
815
816/**
817 * i915_switch_context() - perform a GPU context switch.
John Harrisonba01cc92015-05-29 17:43:41 +0100818 * @req: request for which we'll execute the context switch
Ben Widawskye0556842012-06-04 14:42:46 -0700819 *
820 * The context life cycle is simple. The context refcount is incremented and
821 * decremented by 1 and create and destroy. If the context is in use by the GPU,
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100822 * it will have a refcount > 1. This allows us to destroy the context abstract
Ben Widawskye0556842012-06-04 14:42:46 -0700823 * object while letting the normal object tracking destroy the backing BO.
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100824 *
825 * This function should not be used in execlists mode. Instead the context is
826 * switched by writing to the ELSP and requests keep a reference to their
827 * context.
Ben Widawskye0556842012-06-04 14:42:46 -0700828 */
John Harrisonba01cc92015-05-29 17:43:41 +0100829int i915_switch_context(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700830{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000831 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000832 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Ben Widawskye0556842012-06-04 14:42:46 -0700833
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100834 WARN_ON(i915.enable_execlists);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800835 WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
836
John Harrisonba01cc92015-05-29 17:43:41 +0100837 if (req->ctx->legacy_hw_ctx.rcs_state == NULL) { /* We have the fake context */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000838 if (req->ctx != engine->last_context) {
John Harrisonba01cc92015-05-29 17:43:41 +0100839 i915_gem_context_reference(req->ctx);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000840 if (engine->last_context)
841 i915_gem_context_unreference(engine->last_context);
842 engine->last_context = req->ctx;
Chris Wilson691e6412014-04-09 09:07:36 +0100843 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800844 return 0;
Mika Kuoppalaa95f6a02014-03-14 16:22:10 +0200845 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800846
John Harrisonabd68d92015-05-29 17:43:42 +0100847 return do_switch(req);
Ben Widawskye0556842012-06-04 14:42:46 -0700848}
Ben Widawsky84624812012-06-04 14:42:54 -0700849
Oscar Mateoec3e9962014-07-24 17:04:18 +0100850static bool contexts_enabled(struct drm_device *dev)
Chris Wilson691e6412014-04-09 09:07:36 +0100851{
Oscar Mateoec3e9962014-07-24 17:04:18 +0100852 return i915.enable_execlists || to_i915(dev)->hw_context_size;
Chris Wilson691e6412014-04-09 09:07:36 +0100853}
854
Ben Widawsky84624812012-06-04 14:42:54 -0700855int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
856 struct drm_file *file)
857{
Ben Widawsky84624812012-06-04 14:42:54 -0700858 struct drm_i915_gem_context_create *args = data;
859 struct drm_i915_file_private *file_priv = file->driver_priv;
Oscar Mateo273497e2014-05-22 14:13:37 +0100860 struct intel_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700861 int ret;
862
Oscar Mateoec3e9962014-07-24 17:04:18 +0100863 if (!contexts_enabled(dev))
Daniel Vetter5fa8be62012-06-19 17:16:01 +0200864 return -ENODEV;
865
Chris Wilsonb31e5132016-02-05 16:45:59 +0000866 if (args->pad != 0)
867 return -EINVAL;
868
Ben Widawsky84624812012-06-04 14:42:54 -0700869 ret = i915_mutex_lock_interruptible(dev);
870 if (ret)
871 return ret;
872
Daniel Vetterd624d862014-08-06 15:04:54 +0200873 ctx = i915_gem_create_context(dev, file_priv);
Ben Widawsky84624812012-06-04 14:42:54 -0700874 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +0300875 if (IS_ERR(ctx))
876 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700877
Oscar Mateo821d66d2014-07-03 16:28:00 +0100878 args->ctx_id = ctx->user_handle;
Ben Widawsky84624812012-06-04 14:42:54 -0700879 DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);
880
Dan Carpenterbe636382012-07-17 09:44:49 +0300881 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -0700882}
883
884int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
885 struct drm_file *file)
886{
887 struct drm_i915_gem_context_destroy *args = data;
888 struct drm_i915_file_private *file_priv = file->driver_priv;
Oscar Mateo273497e2014-05-22 14:13:37 +0100889 struct intel_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700890 int ret;
891
Chris Wilsonb31e5132016-02-05 16:45:59 +0000892 if (args->pad != 0)
893 return -EINVAL;
894
Oscar Mateo821d66d2014-07-03 16:28:00 +0100895 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
Ben Widawskyc2cf2412013-12-24 16:02:54 -0800896 return -ENOENT;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800897
Ben Widawsky84624812012-06-04 14:42:54 -0700898 ret = i915_mutex_lock_interruptible(dev);
899 if (ret)
900 return ret;
901
902 ctx = i915_gem_context_get(file_priv, args->ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000903 if (IS_ERR(ctx)) {
Ben Widawsky84624812012-06-04 14:42:54 -0700904 mutex_unlock(&dev->struct_mutex);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000905 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700906 }
907
Oscar Mateo821d66d2014-07-03 16:28:00 +0100908 idr_remove(&ctx->file_priv->context_idr, ctx->user_handle);
Mika Kuoppaladce32712013-04-30 13:30:33 +0300909 i915_gem_context_unreference(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700910 mutex_unlock(&dev->struct_mutex);
911
912 DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
913 return 0;
914}
Chris Wilsonc9dc0f32014-12-24 08:13:40 -0800915
916int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
917 struct drm_file *file)
918{
919 struct drm_i915_file_private *file_priv = file->driver_priv;
920 struct drm_i915_gem_context_param *args = data;
921 struct intel_context *ctx;
922 int ret;
923
924 ret = i915_mutex_lock_interruptible(dev);
925 if (ret)
926 return ret;
927
928 ctx = i915_gem_context_get(file_priv, args->ctx_id);
929 if (IS_ERR(ctx)) {
930 mutex_unlock(&dev->struct_mutex);
931 return PTR_ERR(ctx);
932 }
933
934 args->size = 0;
935 switch (args->param) {
936 case I915_CONTEXT_PARAM_BAN_PERIOD:
937 args->value = ctx->hang_stats.ban_period_seconds;
938 break;
David Weinehallb1b38272015-05-20 17:00:13 +0300939 case I915_CONTEXT_PARAM_NO_ZEROMAP:
940 args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
941 break;
Chris Wilsonfa8848f2015-10-14 14:17:11 +0100942 case I915_CONTEXT_PARAM_GTT_SIZE:
943 if (ctx->ppgtt)
944 args->value = ctx->ppgtt->base.total;
945 else if (to_i915(dev)->mm.aliasing_ppgtt)
946 args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
947 else
948 args->value = to_i915(dev)->gtt.base.total;
949 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -0800950 default:
951 ret = -EINVAL;
952 break;
953 }
954 mutex_unlock(&dev->struct_mutex);
955
956 return ret;
957}
958
959int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
960 struct drm_file *file)
961{
962 struct drm_i915_file_private *file_priv = file->driver_priv;
963 struct drm_i915_gem_context_param *args = data;
964 struct intel_context *ctx;
965 int ret;
966
967 ret = i915_mutex_lock_interruptible(dev);
968 if (ret)
969 return ret;
970
971 ctx = i915_gem_context_get(file_priv, args->ctx_id);
972 if (IS_ERR(ctx)) {
973 mutex_unlock(&dev->struct_mutex);
974 return PTR_ERR(ctx);
975 }
976
977 switch (args->param) {
978 case I915_CONTEXT_PARAM_BAN_PERIOD:
979 if (args->size)
980 ret = -EINVAL;
981 else if (args->value < ctx->hang_stats.ban_period_seconds &&
982 !capable(CAP_SYS_ADMIN))
983 ret = -EPERM;
984 else
985 ctx->hang_stats.ban_period_seconds = args->value;
986 break;
David Weinehallb1b38272015-05-20 17:00:13 +0300987 case I915_CONTEXT_PARAM_NO_ZEROMAP:
988 if (args->size) {
989 ret = -EINVAL;
990 } else {
991 ctx->flags &= ~CONTEXT_NO_ZEROMAP;
992 ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
993 }
994 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -0800995 default:
996 ret = -EINVAL;
997 break;
998 }
999 mutex_unlock(&dev->struct_mutex);
1000
1001 return ret;
1002}