blob: 173add1d819e6c0a6e91064f1920d7bf115e60ba [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070041/**
42 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
43 * @intel_dp: DP struct
44 *
45 * If a CPU or PCH DP output is attached to an eDP panel, this function
46 * will return true, and false otherwise.
47 */
48static bool is_edp(struct intel_dp *intel_dp)
49{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020050 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
51
52 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070053}
54
55/**
56 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
57 * @intel_dp: DP struct
58 *
59 * Returns true if the given DP struct corresponds to a PCH DP port attached
60 * to an eDP panel, false otherwise. Helpful for determining whether we
61 * may need FDI resources for a given DP output or not.
62 */
63static bool is_pch_edp(struct intel_dp *intel_dp)
64{
65 return intel_dp->is_pch_edp;
66}
67
Adam Jackson1c958222011-10-14 17:22:25 -040068/**
69 * is_cpu_edp - is the port on the CPU and attached to an eDP panel?
70 * @intel_dp: DP struct
71 *
72 * Returns true if the given DP struct corresponds to a CPU eDP port.
73 */
74static bool is_cpu_edp(struct intel_dp *intel_dp)
75{
76 return is_edp(intel_dp) && !is_pch_edp(intel_dp);
77}
78
Paulo Zanoni30add222012-10-26 19:05:45 -020079static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Chris Wilsonea5b2132010-08-04 13:50:23 +010080{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020081 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
82
83 return intel_dig_port->base.base.dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +010084}
Keith Packarda4fc5ed2009-04-07 16:16:42 -070085
Chris Wilsondf0e9242010-09-09 16:20:55 +010086static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
87{
Paulo Zanonifa90ece2012-10-26 19:05:44 -020088 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010089}
90
Jesse Barnes814948a2010-10-07 16:01:09 -070091/**
92 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
93 * @encoder: DRM encoder
94 *
95 * Return true if @encoder corresponds to a PCH attached eDP panel. Needed
96 * by intel_display.c.
97 */
98bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
99{
100 struct intel_dp *intel_dp;
101
102 if (!encoder)
103 return false;
104
105 intel_dp = enc_to_intel_dp(encoder);
106
107 return is_pch_edp(intel_dp);
108}
109
Chris Wilsonea5b2132010-08-04 13:50:23 +0100110static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700111
112static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100113intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700114{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700115 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700116
117 switch (max_link_bw) {
118 case DP_LINK_BW_1_62:
119 case DP_LINK_BW_2_7:
120 break;
121 default:
122 max_link_bw = DP_LINK_BW_1_62;
123 break;
124 }
125 return max_link_bw;
126}
127
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400128/*
129 * The units on the numbers in the next two are... bizarre. Examples will
130 * make it clearer; this one parallels an example in the eDP spec.
131 *
132 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
133 *
134 * 270000 * 1 * 8 / 10 == 216000
135 *
136 * The actual data capacity of that configuration is 2.16Gbit/s, so the
137 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
138 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
139 * 119000. At 18bpp that's 2142000 kilobits per second.
140 *
141 * Thus the strange-looking division by 10 in intel_dp_link_required, to
142 * get the result in decakilobits instead of kilobits.
143 */
144
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700145static int
Keith Packardc8982612012-01-25 08:16:25 -0800146intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700147{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400148 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700149}
150
151static int
Dave Airliefe27d532010-06-30 11:46:17 +1000152intel_dp_max_data_rate(int max_link_clock, int max_lanes)
153{
154 return (max_link_clock * max_lanes * 8) / 10;
155}
156
157static int
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700158intel_dp_mode_valid(struct drm_connector *connector,
159 struct drm_display_mode *mode)
160{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100161 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300162 struct intel_connector *intel_connector = to_intel_connector(connector);
163 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100164 int target_clock = mode->clock;
165 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700166
Jani Nikuladd06f902012-10-19 14:51:50 +0300167 if (is_edp(intel_dp) && fixed_mode) {
168 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100169 return MODE_PANEL;
170
Jani Nikuladd06f902012-10-19 14:51:50 +0300171 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100172 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200173
174 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100175 }
176
Daniel Vetter36008362013-03-27 00:44:59 +0100177 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
178 max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
179
180 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
181 mode_rate = intel_dp_link_required(target_clock, 18);
182
183 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200184 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700185
186 if (mode->clock < 10000)
187 return MODE_CLOCK_LOW;
188
Daniel Vetter0af78a22012-05-23 11:30:55 +0200189 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
190 return MODE_H_ILLEGAL;
191
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700192 return MODE_OK;
193}
194
195static uint32_t
196pack_aux(uint8_t *src, int src_bytes)
197{
198 int i;
199 uint32_t v = 0;
200
201 if (src_bytes > 4)
202 src_bytes = 4;
203 for (i = 0; i < src_bytes; i++)
204 v |= ((uint32_t) src[i]) << ((3-i) * 8);
205 return v;
206}
207
208static void
209unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
210{
211 int i;
212 if (dst_bytes > 4)
213 dst_bytes = 4;
214 for (i = 0; i < dst_bytes; i++)
215 dst[i] = src >> ((3-i) * 8);
216}
217
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700218/* hrawclock is 1/4 the FSB frequency */
219static int
220intel_hrawclk(struct drm_device *dev)
221{
222 struct drm_i915_private *dev_priv = dev->dev_private;
223 uint32_t clkcfg;
224
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530225 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
226 if (IS_VALLEYVIEW(dev))
227 return 200;
228
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700229 clkcfg = I915_READ(CLKCFG);
230 switch (clkcfg & CLKCFG_FSB_MASK) {
231 case CLKCFG_FSB_400:
232 return 100;
233 case CLKCFG_FSB_533:
234 return 133;
235 case CLKCFG_FSB_667:
236 return 166;
237 case CLKCFG_FSB_800:
238 return 200;
239 case CLKCFG_FSB_1067:
240 return 266;
241 case CLKCFG_FSB_1333:
242 return 333;
243 /* these two are just a guess; one of them might be right */
244 case CLKCFG_FSB_1600:
245 case CLKCFG_FSB_1600_ALT:
246 return 400;
247 default:
248 return 133;
249 }
250}
251
Keith Packardebf33b12011-09-29 15:53:27 -0700252static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
253{
Paulo Zanoni30add222012-10-26 19:05:45 -0200254 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700255 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700256 u32 pp_stat_reg;
Keith Packardebf33b12011-09-29 15:53:27 -0700257
Jesse Barnes453c5422013-03-28 09:55:41 -0700258 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
259 return (I915_READ(pp_stat_reg) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700260}
261
262static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
263{
Paulo Zanoni30add222012-10-26 19:05:45 -0200264 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700265 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700266 u32 pp_ctrl_reg;
Keith Packardebf33b12011-09-29 15:53:27 -0700267
Jesse Barnes453c5422013-03-28 09:55:41 -0700268 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
269 return (I915_READ(pp_ctrl_reg) & EDP_FORCE_VDD) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700270}
271
Keith Packard9b984da2011-09-19 13:54:47 -0700272static void
273intel_dp_check_edp(struct intel_dp *intel_dp)
274{
Paulo Zanoni30add222012-10-26 19:05:45 -0200275 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700276 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700277 u32 pp_stat_reg, pp_ctrl_reg;
Keith Packardebf33b12011-09-29 15:53:27 -0700278
Keith Packard9b984da2011-09-19 13:54:47 -0700279 if (!is_edp(intel_dp))
280 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700281
282 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
283 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
284
Keith Packardebf33b12011-09-29 15:53:27 -0700285 if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700286 WARN(1, "eDP powered off while attempting aux channel communication.\n");
287 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -0700288 I915_READ(pp_stat_reg),
289 I915_READ(pp_ctrl_reg));
Keith Packard9b984da2011-09-19 13:54:47 -0700290 }
291}
292
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100293static uint32_t
294intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
295{
296 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
297 struct drm_device *dev = intel_dig_port->base.base.dev;
298 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300299 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100300 uint32_t status;
301 bool done;
302
Daniel Vetteref04f002012-12-01 21:03:59 +0100303#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100304 if (has_aux_irq)
Paulo Zanonib90f5172013-02-18 19:00:24 -0300305 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
306 msecs_to_jiffies(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100307 else
308 done = wait_for_atomic(C, 10) == 0;
309 if (!done)
310 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
311 has_aux_irq);
312#undef C
313
314 return status;
315}
316
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700317static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100318intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700319 uint8_t *send, int send_bytes,
320 uint8_t *recv, int recv_size)
321{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200322 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
323 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700324 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300325 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700326 uint32_t ch_data = ch_ctl + 4;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100327 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700328 uint32_t status;
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700329 uint32_t aux_clock_divider;
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200330 int try, precharge;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100331 bool has_aux_irq = INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev);
332
333 /* dp aux is extremely sensitive to irq latency, hence request the
334 * lowest possible wakeup latency and so prevent the cpu from going into
335 * deep sleep states.
336 */
337 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700338
Keith Packard9b984da2011-09-19 13:54:47 -0700339 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700340 /* The clock divider is based off the hrawclk,
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700341 * and would like to run at 2MHz. So, take the
342 * hrawclk value and divide by 2 and use that
Jesse Barnes6176b8f2010-09-08 12:42:00 -0700343 *
344 * Note that PCH attached eDP panels should use a 125MHz input
345 * clock divider.
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700346 */
Adam Jackson1c958222011-10-14 17:22:25 -0400347 if (is_cpu_edp(intel_dp)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200348 if (HAS_DDI(dev))
Paulo Zanonib8fc2f62012-10-23 18:30:05 -0200349 aux_clock_divider = intel_ddi_get_cdclk_freq(dev_priv) >> 1;
350 else if (IS_VALLEYVIEW(dev))
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530351 aux_clock_divider = 100;
352 else if (IS_GEN6(dev) || IS_GEN7(dev))
Keith Packard1a2eb462011-11-16 16:26:07 -0800353 aux_clock_divider = 200; /* SNB & IVB eDP input clock at 400Mhz */
Zhenyu Wange3421a12010-04-08 09:43:27 +0800354 else
355 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
Jani Nikula2c55c332013-04-09 08:11:00 +0300356 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
357 /* Workaround for non-ULT HSW */
358 aux_clock_divider = 74;
359 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter6b3ec1c2012-10-20 20:57:44 +0200360 aux_clock_divider = DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Jani Nikula2c55c332013-04-09 08:11:00 +0300361 } else {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800362 aux_clock_divider = intel_hrawclk(dev) / 2;
Jani Nikula2c55c332013-04-09 08:11:00 +0300363 }
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800364
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200365 if (IS_GEN6(dev))
366 precharge = 3;
367 else
368 precharge = 5;
369
Jesse Barnes11bee432011-08-01 15:02:20 -0700370 /* Try to wait for any previous AUX channel activity */
371 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100372 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700373 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
374 break;
375 msleep(1);
376 }
377
378 if (try == 3) {
379 WARN(1, "dp_aux_ch not started status 0x%08x\n",
380 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100381 ret = -EBUSY;
382 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100383 }
384
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700385 /* Must try at least 3 times according to DP spec */
386 for (try = 0; try < 5; try++) {
387 /* Load the send data into the aux channel data registers */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100388 for (i = 0; i < send_bytes; i += 4)
389 I915_WRITE(ch_data + i,
390 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400391
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700392 /* Send the command and wait for it to complete */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100393 I915_WRITE(ch_ctl,
394 DP_AUX_CH_CTL_SEND_BUSY |
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100395 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100396 DP_AUX_CH_CTL_TIME_OUT_400us |
397 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
398 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
399 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
400 DP_AUX_CH_CTL_DONE |
401 DP_AUX_CH_CTL_TIME_OUT_ERROR |
402 DP_AUX_CH_CTL_RECEIVE_ERROR);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100403
404 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400405
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700406 /* Clear done status and any errors */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100407 I915_WRITE(ch_ctl,
408 status |
409 DP_AUX_CH_CTL_DONE |
410 DP_AUX_CH_CTL_TIME_OUT_ERROR |
411 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400412
413 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
414 DP_AUX_CH_CTL_RECEIVE_ERROR))
415 continue;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100416 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700417 break;
418 }
419
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700420 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700421 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100422 ret = -EBUSY;
423 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700424 }
425
426 /* Check for timeout or receive error.
427 * Timeouts occur when the sink is not connected
428 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700429 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700430 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100431 ret = -EIO;
432 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700433 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700434
435 /* Timeouts occur when the device isn't connected, so they're
436 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700437 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800438 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100439 ret = -ETIMEDOUT;
440 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700441 }
442
443 /* Unload any bytes sent back from the other side */
444 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
445 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700446 if (recv_bytes > recv_size)
447 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400448
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100449 for (i = 0; i < recv_bytes; i += 4)
450 unpack_aux(I915_READ(ch_data + i),
451 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700452
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100453 ret = recv_bytes;
454out:
455 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
456
457 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700458}
459
460/* Write data to the aux channel in native mode */
461static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100462intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700463 uint16_t address, uint8_t *send, int send_bytes)
464{
465 int ret;
466 uint8_t msg[20];
467 int msg_bytes;
468 uint8_t ack;
469
Keith Packard9b984da2011-09-19 13:54:47 -0700470 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700471 if (send_bytes > 16)
472 return -1;
473 msg[0] = AUX_NATIVE_WRITE << 4;
474 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800475 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700476 msg[3] = send_bytes - 1;
477 memcpy(&msg[4], send, send_bytes);
478 msg_bytes = send_bytes + 4;
479 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100480 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700481 if (ret < 0)
482 return ret;
483 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
484 break;
485 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
486 udelay(100);
487 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700488 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700489 }
490 return send_bytes;
491}
492
493/* Write a single byte to the aux channel in native mode */
494static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100495intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700496 uint16_t address, uint8_t byte)
497{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100498 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700499}
500
501/* read bytes from a native aux channel */
502static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100503intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700504 uint16_t address, uint8_t *recv, int recv_bytes)
505{
506 uint8_t msg[4];
507 int msg_bytes;
508 uint8_t reply[20];
509 int reply_bytes;
510 uint8_t ack;
511 int ret;
512
Keith Packard9b984da2011-09-19 13:54:47 -0700513 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700514 msg[0] = AUX_NATIVE_READ << 4;
515 msg[1] = address >> 8;
516 msg[2] = address & 0xff;
517 msg[3] = recv_bytes - 1;
518
519 msg_bytes = 4;
520 reply_bytes = recv_bytes + 1;
521
522 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100523 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700524 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700525 if (ret == 0)
526 return -EPROTO;
527 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700528 return ret;
529 ack = reply[0];
530 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
531 memcpy(recv, reply + 1, ret - 1);
532 return ret - 1;
533 }
534 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
535 udelay(100);
536 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700537 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700538 }
539}
540
541static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000542intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
543 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700544{
Dave Airlieab2c0672009-12-04 10:55:24 +1000545 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100546 struct intel_dp *intel_dp = container_of(adapter,
547 struct intel_dp,
548 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000549 uint16_t address = algo_data->address;
550 uint8_t msg[5];
551 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000552 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000553 int msg_bytes;
554 int reply_bytes;
555 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700556
Keith Packard9b984da2011-09-19 13:54:47 -0700557 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000558 /* Set up the command byte */
559 if (mode & MODE_I2C_READ)
560 msg[0] = AUX_I2C_READ << 4;
561 else
562 msg[0] = AUX_I2C_WRITE << 4;
563
564 if (!(mode & MODE_I2C_STOP))
565 msg[0] |= AUX_I2C_MOT << 4;
566
567 msg[1] = address >> 8;
568 msg[2] = address;
569
570 switch (mode) {
571 case MODE_I2C_WRITE:
572 msg[3] = 0;
573 msg[4] = write_byte;
574 msg_bytes = 5;
575 reply_bytes = 1;
576 break;
577 case MODE_I2C_READ:
578 msg[3] = 0;
579 msg_bytes = 4;
580 reply_bytes = 2;
581 break;
582 default:
583 msg_bytes = 3;
584 reply_bytes = 1;
585 break;
586 }
587
David Flynn8316f332010-12-08 16:10:21 +0000588 for (retry = 0; retry < 5; retry++) {
589 ret = intel_dp_aux_ch(intel_dp,
590 msg, msg_bytes,
591 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000592 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000593 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Dave Airlieab2c0672009-12-04 10:55:24 +1000594 return ret;
595 }
David Flynn8316f332010-12-08 16:10:21 +0000596
597 switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
598 case AUX_NATIVE_REPLY_ACK:
599 /* I2C-over-AUX Reply field is only valid
600 * when paired with AUX ACK.
601 */
602 break;
603 case AUX_NATIVE_REPLY_NACK:
604 DRM_DEBUG_KMS("aux_ch native nack\n");
605 return -EREMOTEIO;
606 case AUX_NATIVE_REPLY_DEFER:
607 udelay(100);
608 continue;
609 default:
610 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
611 reply[0]);
612 return -EREMOTEIO;
613 }
614
Dave Airlieab2c0672009-12-04 10:55:24 +1000615 switch (reply[0] & AUX_I2C_REPLY_MASK) {
616 case AUX_I2C_REPLY_ACK:
617 if (mode == MODE_I2C_READ) {
618 *read_byte = reply[1];
619 }
620 return reply_bytes - 1;
621 case AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000622 DRM_DEBUG_KMS("aux_i2c nack\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000623 return -EREMOTEIO;
624 case AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000625 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000626 udelay(100);
627 break;
628 default:
David Flynn8316f332010-12-08 16:10:21 +0000629 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Dave Airlieab2c0672009-12-04 10:55:24 +1000630 return -EREMOTEIO;
631 }
632 }
David Flynn8316f332010-12-08 16:10:21 +0000633
634 DRM_ERROR("too many retries, giving up\n");
635 return -EREMOTEIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700636}
637
638static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100639intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800640 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700641{
Keith Packard0b5c5412011-09-28 16:41:05 -0700642 int ret;
643
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800644 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100645 intel_dp->algo.running = false;
646 intel_dp->algo.address = 0;
647 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700648
Akshay Joshi0206e352011-08-16 15:34:10 -0400649 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100650 intel_dp->adapter.owner = THIS_MODULE;
651 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400652 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100653 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
654 intel_dp->adapter.algo_data = &intel_dp->algo;
655 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
656
Keith Packard0b5c5412011-09-28 16:41:05 -0700657 ironlake_edp_panel_vdd_on(intel_dp);
658 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packardbd943152011-09-18 23:09:52 -0700659 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard0b5c5412011-09-28 16:41:05 -0700660 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700661}
662
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200663bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100664intel_dp_compute_config(struct intel_encoder *encoder,
665 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700666{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100667 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +0100668 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100669 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
670 struct drm_display_mode *mode = &pipe_config->requested_mode;
671 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jani Nikuladd06f902012-10-19 14:51:50 +0300672 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700673 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200674 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100675 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Daniel Vetter083f9562012-04-20 20:23:49 +0200676 int bpp, mode_rate;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700677 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
Daniel Vetter36008362013-03-27 00:44:59 +0100678 int target_clock, link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700679
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100680 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && !is_cpu_edp(intel_dp))
681 pipe_config->has_pch_encoder = true;
682
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200683 pipe_config->has_dp_encoder = true;
684
Jani Nikuladd06f902012-10-19 14:51:50 +0300685 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
686 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
687 adjusted_mode);
Yuly Novikov53b41832012-10-26 12:04:00 +0300688 intel_pch_panel_fitting(dev,
689 intel_connector->panel.fitting_mode,
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100690 mode, adjusted_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100691 }
Daniel Vetter36008362013-03-27 00:44:59 +0100692 /* We need to take the panel's fixed mode into account. */
693 target_clock = adjusted_mode->clock;
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100694
Daniel Vettercb1793c2012-06-04 18:39:21 +0200695 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200696 return false;
697
Daniel Vetter083f9562012-04-20 20:23:49 +0200698 DRM_DEBUG_KMS("DP link computation with max lane count %i "
699 "max bw %02x pixel clock %iKHz\n",
Daniel Vetter71244652012-06-04 18:39:20 +0200700 max_lane_count, bws[max_clock], adjusted_mode->clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200701
Daniel Vetter36008362013-03-27 00:44:59 +0100702 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
703 * bpc in between. */
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200704 bpp = min_t(int, 8*3, pipe_config->pipe_bpp);
Daniel Vetter36008362013-03-27 00:44:59 +0100705 for (; bpp >= 6*3; bpp -= 2*3) {
706 mode_rate = intel_dp_link_required(target_clock, bpp);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200707
Daniel Vetter36008362013-03-27 00:44:59 +0100708 for (clock = 0; clock <= max_clock; clock++) {
709 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
710 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
711 link_avail = intel_dp_max_data_rate(link_clock,
712 lane_count);
713
714 if (mode_rate <= link_avail) {
715 goto found;
716 }
717 }
718 }
719 }
720
721 return false;
722
723found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200724 if (intel_dp->color_range_auto) {
725 /*
726 * See:
727 * CEA-861-E - 5.1 Default Encoding Parameters
728 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
729 */
Thierry Reding18316c82012-12-20 15:41:44 +0100730 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200731 intel_dp->color_range = DP_COLOR_RANGE_16_235;
732 else
733 intel_dp->color_range = 0;
734 }
735
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200736 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100737 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200738
Daniel Vetter36008362013-03-27 00:44:59 +0100739 intel_dp->link_bw = bws[clock];
740 intel_dp->lane_count = lane_count;
741 adjusted_mode->clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100742 pipe_config->pixel_target_clock = target_clock;
Daniel Vetterc4867932012-04-10 10:42:36 +0200743
Daniel Vetter36008362013-03-27 00:44:59 +0100744 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
745 intel_dp->link_bw, intel_dp->lane_count,
746 adjusted_mode->clock, bpp);
747 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
748 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700749
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200750 intel_link_compute_m_n(bpp, lane_count,
751 target_clock, adjusted_mode->clock,
752 &pipe_config->dp_m_n);
753
Daniel Vetter57c21962013-04-04 17:19:37 +0200754 /*
755 * XXX: We have a strange regression where using the vbt edp bpp value
756 * for the link bw computation results in black screens, the panel only
757 * works when we do the computation at the usual 24bpp (but still
758 * requires us to use 18bpp). Until that's fully debugged, stay
759 * bug-for-bug compatible with the old code.
760 */
761 if (is_edp(intel_dp) && dev_priv->edp.bpp) {
762 DRM_DEBUG_KMS("clamping display bpc (was %d) to eDP (%d)\n",
763 bpp, dev_priv->edp.bpp);
764 bpp = min_t(int, bpp, dev_priv->edp.bpp);
765 }
766 pipe_config->pipe_bpp = bpp;
767
Daniel Vetter36008362013-03-27 00:44:59 +0100768 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700769}
770
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300771void intel_dp_init_link_config(struct intel_dp *intel_dp)
772{
773 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
774 intel_dp->link_configuration[0] = intel_dp->link_bw;
775 intel_dp->link_configuration[1] = intel_dp->lane_count;
776 intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
777 /*
778 * Check for DPCD version > 1.1 and enhanced framing support
779 */
780 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
781 (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
782 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
783 }
784}
785
Daniel Vetterea9b6002012-11-29 15:59:31 +0100786static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
787{
788 struct drm_device *dev = crtc->dev;
789 struct drm_i915_private *dev_priv = dev->dev_private;
790 u32 dpa_ctl;
791
792 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
793 dpa_ctl = I915_READ(DP_A);
794 dpa_ctl &= ~DP_PLL_FREQ_MASK;
795
796 if (clock < 200000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100797 /* For a long time we've carried around a ILK-DevA w/a for the
798 * 160MHz clock. If we're really unlucky, it's still required.
799 */
800 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100801 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100802 } else {
803 dpa_ctl |= DP_PLL_FREQ_270MHZ;
804 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100805
Daniel Vetterea9b6002012-11-29 15:59:31 +0100806 I915_WRITE(DP_A, dpa_ctl);
807
808 POSTING_READ(DP_A);
809 udelay(500);
810}
811
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700812static void
813intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
814 struct drm_display_mode *adjusted_mode)
815{
Zhenyu Wange3421a12010-04-08 09:43:27 +0800816 struct drm_device *dev = encoder->dev;
Keith Packard417e8222011-11-01 19:54:11 -0700817 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100818 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200819 struct drm_crtc *crtc = encoder->crtc;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700820 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
821
Keith Packard417e8222011-11-01 19:54:11 -0700822 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800823 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700824 *
825 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800826 * SNB CPU
827 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700828 * CPT PCH
829 *
830 * IBX PCH and CPU are the same for almost everything,
831 * except that the CPU DP PLL is configured in this
832 * register
833 *
834 * CPT PCH is quite different, having many bits moved
835 * to the TRANS_DP_CTL register instead. That
836 * configuration happens (oddly) in ironlake_pch_enable
837 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400838
Keith Packard417e8222011-11-01 19:54:11 -0700839 /* Preserve the BIOS-computed detected bit. This is
840 * supposed to be read-only.
841 */
842 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700843
Keith Packard417e8222011-11-01 19:54:11 -0700844 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700845 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700846
Chris Wilsonea5b2132010-08-04 13:50:23 +0100847 switch (intel_dp->lane_count) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700848 case 1:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100849 intel_dp->DP |= DP_PORT_WIDTH_1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700850 break;
851 case 2:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100852 intel_dp->DP |= DP_PORT_WIDTH_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700853 break;
854 case 4:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100855 intel_dp->DP |= DP_PORT_WIDTH_4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700856 break;
857 }
Wu Fengguange0dac652011-09-05 14:25:34 +0800858 if (intel_dp->has_audio) {
859 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
860 pipe_name(intel_crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100861 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Wu Fengguange0dac652011-09-05 14:25:34 +0800862 intel_write_eld(encoder, adjusted_mode);
863 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300864
865 intel_dp_init_link_config(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700866
Keith Packard417e8222011-11-01 19:54:11 -0700867 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800868
Gajanan Bhat19c03922012-09-27 19:13:07 +0530869 if (is_cpu_edp(intel_dp) && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800870 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
871 intel_dp->DP |= DP_SYNC_HS_HIGH;
872 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
873 intel_dp->DP |= DP_SYNC_VS_HIGH;
874 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
875
876 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
877 intel_dp->DP |= DP_ENHANCED_FRAMING;
878
879 intel_dp->DP |= intel_crtc->pipe << 29;
880
881 /* don't miss out required setting for eDP */
Keith Packard1a2eb462011-11-16 16:26:07 -0800882 if (adjusted_mode->clock < 200000)
883 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
884 else
885 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
886 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
Jesse Barnesb2634012013-03-28 09:55:40 -0700887 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200888 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -0700889
890 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
891 intel_dp->DP |= DP_SYNC_HS_HIGH;
892 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
893 intel_dp->DP |= DP_SYNC_VS_HIGH;
894 intel_dp->DP |= DP_LINK_TRAIN_OFF;
895
896 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
897 intel_dp->DP |= DP_ENHANCED_FRAMING;
898
899 if (intel_crtc->pipe == 1)
900 intel_dp->DP |= DP_PIPEB_SELECT;
901
Jesse Barnesb2634012013-03-28 09:55:40 -0700902 if (is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
Keith Packard417e8222011-11-01 19:54:11 -0700903 /* don't miss out required setting for eDP */
Keith Packard417e8222011-11-01 19:54:11 -0700904 if (adjusted_mode->clock < 200000)
905 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
906 else
907 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
908 }
909 } else {
910 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800911 }
Daniel Vetterea9b6002012-11-29 15:59:31 +0100912
Jesse Barnes5d66d5b2013-03-01 13:14:30 -0800913 if (is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev))
Daniel Vetterea9b6002012-11-29 15:59:31 +0100914 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700915}
916
Keith Packard99ea7122011-11-01 19:57:50 -0700917#define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
918#define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
919
920#define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
921#define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
922
923#define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
924#define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
925
926static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
927 u32 mask,
928 u32 value)
929{
Paulo Zanoni30add222012-10-26 19:05:45 -0200930 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -0700931 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700932 u32 pp_stat_reg, pp_ctrl_reg;
933
934 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
935 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
Keith Packard99ea7122011-11-01 19:57:50 -0700936
937 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -0700938 mask, value,
939 I915_READ(pp_stat_reg),
940 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -0700941
Jesse Barnes453c5422013-03-28 09:55:41 -0700942 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -0700943 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -0700944 I915_READ(pp_stat_reg),
945 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -0700946 }
947}
948
949static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
950{
951 DRM_DEBUG_KMS("Wait for panel power on\n");
952 ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
953}
954
Keith Packardbd943152011-09-18 23:09:52 -0700955static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
956{
Keith Packardbd943152011-09-18 23:09:52 -0700957 DRM_DEBUG_KMS("Wait for panel power off time\n");
Keith Packard99ea7122011-11-01 19:57:50 -0700958 ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -0700959}
Keith Packardbd943152011-09-18 23:09:52 -0700960
Keith Packard99ea7122011-11-01 19:57:50 -0700961static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
962{
963 DRM_DEBUG_KMS("Wait for panel power cycle\n");
964 ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
965}
Keith Packardbd943152011-09-18 23:09:52 -0700966
Keith Packard99ea7122011-11-01 19:57:50 -0700967
Keith Packard832dd3c2011-11-01 19:34:06 -0700968/* Read the current pp_control value, unlocking the register if it
969 * is locked
970 */
971
Jesse Barnes453c5422013-03-28 09:55:41 -0700972static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -0700973{
Jesse Barnes453c5422013-03-28 09:55:41 -0700974 struct drm_device *dev = intel_dp_to_dev(intel_dp);
975 struct drm_i915_private *dev_priv = dev->dev_private;
976 u32 control;
977 u32 pp_ctrl_reg;
978
979 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
980 control = I915_READ(pp_ctrl_reg);
Keith Packard832dd3c2011-11-01 19:34:06 -0700981
982 control &= ~PANEL_UNLOCK_MASK;
983 control |= PANEL_UNLOCK_REGS;
984 return control;
Keith Packardbd943152011-09-18 23:09:52 -0700985}
986
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -0200987void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -0800988{
Paulo Zanoni30add222012-10-26 19:05:45 -0200989 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -0800990 struct drm_i915_private *dev_priv = dev->dev_private;
991 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -0700992 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -0800993
Keith Packard97af61f572011-09-28 16:23:51 -0700994 if (!is_edp(intel_dp))
995 return;
Keith Packardf01eca22011-09-28 16:48:10 -0700996 DRM_DEBUG_KMS("Turn eDP VDD on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -0800997
Keith Packardbd943152011-09-18 23:09:52 -0700998 WARN(intel_dp->want_panel_vdd,
999 "eDP VDD already requested on\n");
1000
1001 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001002
Keith Packardbd943152011-09-18 23:09:52 -07001003 if (ironlake_edp_have_panel_vdd(intel_dp)) {
1004 DRM_DEBUG_KMS("eDP VDD already on\n");
1005 return;
1006 }
1007
Keith Packard99ea7122011-11-01 19:57:50 -07001008 if (!ironlake_edp_have_panel_power(intel_dp))
1009 ironlake_wait_panel_power_cycle(intel_dp);
1010
Jesse Barnes453c5422013-03-28 09:55:41 -07001011 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001012 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001013
Jesse Barnes453c5422013-03-28 09:55:41 -07001014 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
1015 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1016
1017 I915_WRITE(pp_ctrl_reg, pp);
1018 POSTING_READ(pp_ctrl_reg);
1019 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1020 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001021 /*
1022 * If the panel wasn't on, delay before accessing aux channel
1023 */
1024 if (!ironlake_edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001025 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001026 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001027 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001028}
1029
Keith Packardbd943152011-09-18 23:09:52 -07001030static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001031{
Paulo Zanoni30add222012-10-26 19:05:45 -02001032 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001033 struct drm_i915_private *dev_priv = dev->dev_private;
1034 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001035 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001036
Daniel Vettera0e99e62012-12-02 01:05:46 +01001037 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1038
Keith Packardbd943152011-09-18 23:09:52 -07001039 if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07001040 pp = ironlake_get_pp_control(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001041 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001042
1043 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
1044 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1045
1046 I915_WRITE(pp_ctrl_reg, pp);
1047 POSTING_READ(pp_ctrl_reg);
Jesse Barnes5d613502011-01-24 17:10:54 -08001048
Keith Packardbd943152011-09-18 23:09:52 -07001049 /* Make sure sequencer is idle before allowing subsequent activity */
Jesse Barnes453c5422013-03-28 09:55:41 -07001050 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1051 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001052 msleep(intel_dp->panel_power_down_delay);
Keith Packardbd943152011-09-18 23:09:52 -07001053 }
1054}
1055
1056static void ironlake_panel_vdd_work(struct work_struct *__work)
1057{
1058 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1059 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001060 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001061
Keith Packard627f7672011-10-31 11:30:10 -07001062 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001063 ironlake_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001064 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001065}
1066
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001067void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001068{
Keith Packard97af61f572011-09-28 16:23:51 -07001069 if (!is_edp(intel_dp))
1070 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001071
Keith Packardbd943152011-09-18 23:09:52 -07001072 DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
1073 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001074
Keith Packardbd943152011-09-18 23:09:52 -07001075 intel_dp->want_panel_vdd = false;
1076
1077 if (sync) {
1078 ironlake_panel_vdd_off_sync(intel_dp);
1079 } else {
1080 /*
1081 * Queue the timer to fire a long
1082 * time from now (relative to the power down delay)
1083 * to keep the panel power up across a sequence of operations
1084 */
1085 schedule_delayed_work(&intel_dp->panel_vdd_work,
1086 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1087 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001088}
1089
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001090void ironlake_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001091{
Paulo Zanoni30add222012-10-26 19:05:45 -02001092 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001093 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001094 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001095 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001096
Keith Packard97af61f572011-09-28 16:23:51 -07001097 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001098 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001099
1100 DRM_DEBUG_KMS("Turn eDP power on\n");
1101
1102 if (ironlake_edp_have_panel_power(intel_dp)) {
1103 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001104 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001105 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001106
Keith Packard99ea7122011-11-01 19:57:50 -07001107 ironlake_wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001108
Jesse Barnes453c5422013-03-28 09:55:41 -07001109 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001110 if (IS_GEN5(dev)) {
1111 /* ILK workaround: disable reset around power sequence */
1112 pp &= ~PANEL_POWER_RESET;
1113 I915_WRITE(PCH_PP_CONTROL, pp);
1114 POSTING_READ(PCH_PP_CONTROL);
1115 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001116
Keith Packard1c0ae802011-09-19 13:59:29 -07001117 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001118 if (!IS_GEN5(dev))
1119 pp |= PANEL_POWER_RESET;
1120
Jesse Barnes453c5422013-03-28 09:55:41 -07001121 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1122
1123 I915_WRITE(pp_ctrl_reg, pp);
1124 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001125
Keith Packard99ea7122011-11-01 19:57:50 -07001126 ironlake_wait_panel_on(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001127
Keith Packard05ce1a42011-09-29 16:33:01 -07001128 if (IS_GEN5(dev)) {
1129 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1130 I915_WRITE(PCH_PP_CONTROL, pp);
1131 POSTING_READ(PCH_PP_CONTROL);
1132 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001133}
1134
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001135void ironlake_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001136{
Paulo Zanoni30add222012-10-26 19:05:45 -02001137 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001138 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001139 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001140 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001141
Keith Packard97af61f572011-09-28 16:23:51 -07001142 if (!is_edp(intel_dp))
1143 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001144
Keith Packard99ea7122011-11-01 19:57:50 -07001145 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001146
Daniel Vetter6cb49832012-05-20 17:14:50 +02001147 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
Jesse Barnes9934c132010-07-22 13:18:19 -07001148
Jesse Barnes453c5422013-03-28 09:55:41 -07001149 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001150 /* We need to switch off panel power _and_ force vdd, for otherwise some
1151 * panels get very unhappy and cease to work. */
1152 pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001153
1154 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1155
1156 I915_WRITE(pp_ctrl_reg, pp);
1157 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001158
Daniel Vetter35a38552012-08-12 22:17:14 +02001159 intel_dp->want_panel_vdd = false;
1160
Keith Packard99ea7122011-11-01 19:57:50 -07001161 ironlake_wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001162}
1163
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001164void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001165{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001166 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1167 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001168 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001169 int pipe = to_intel_crtc(intel_dig_port->base.base.crtc)->pipe;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001170 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001171 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001172
Keith Packardf01eca22011-09-28 16:48:10 -07001173 if (!is_edp(intel_dp))
1174 return;
1175
Zhao Yakui28c97732009-10-09 11:39:41 +08001176 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001177 /*
1178 * If we enable the backlight right away following a panel power
1179 * on, we may see slight flicker as the panel syncs with the eDP
1180 * link. So delay a bit to make sure the image is solid before
1181 * allowing it to appear.
1182 */
Keith Packardf01eca22011-09-28 16:48:10 -07001183 msleep(intel_dp->backlight_on_delay);
Jesse Barnes453c5422013-03-28 09:55:41 -07001184 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001185 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001186
1187 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1188
1189 I915_WRITE(pp_ctrl_reg, pp);
1190 POSTING_READ(pp_ctrl_reg);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001191
1192 intel_panel_enable_backlight(dev, pipe);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001193}
1194
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001195void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001196{
Paulo Zanoni30add222012-10-26 19:05:45 -02001197 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001198 struct drm_i915_private *dev_priv = dev->dev_private;
1199 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001200 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001201
Keith Packardf01eca22011-09-28 16:48:10 -07001202 if (!is_edp(intel_dp))
1203 return;
1204
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001205 intel_panel_disable_backlight(dev);
1206
Zhao Yakui28c97732009-10-09 11:39:41 +08001207 DRM_DEBUG_KMS("\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001208 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001209 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001210
1211 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1212
1213 I915_WRITE(pp_ctrl_reg, pp);
1214 POSTING_READ(pp_ctrl_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07001215 msleep(intel_dp->backlight_off_delay);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001216}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001217
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001218static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001219{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001220 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1221 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1222 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001223 struct drm_i915_private *dev_priv = dev->dev_private;
1224 u32 dpa_ctl;
1225
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001226 assert_pipe_disabled(dev_priv,
1227 to_intel_crtc(crtc)->pipe);
1228
Jesse Barnesd240f202010-08-13 15:43:26 -07001229 DRM_DEBUG_KMS("\n");
1230 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001231 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1232 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1233
1234 /* We don't adjust intel_dp->DP while tearing down the link, to
1235 * facilitate link retraining (e.g. after hotplug). Hence clear all
1236 * enable bits here to ensure that we don't enable too much. */
1237 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1238 intel_dp->DP |= DP_PLL_ENABLE;
1239 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001240 POSTING_READ(DP_A);
1241 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001242}
1243
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001244static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001245{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001246 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1247 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1248 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001249 struct drm_i915_private *dev_priv = dev->dev_private;
1250 u32 dpa_ctl;
1251
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001252 assert_pipe_disabled(dev_priv,
1253 to_intel_crtc(crtc)->pipe);
1254
Jesse Barnesd240f202010-08-13 15:43:26 -07001255 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001256 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1257 "dp pll off, should be on\n");
1258 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1259
1260 /* We can't rely on the value tracked for the DP register in
1261 * intel_dp->DP because link_down must not change that (otherwise link
1262 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001263 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001264 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001265 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001266 udelay(200);
1267}
1268
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001269/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001270void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001271{
1272 int ret, i;
1273
1274 /* Should have a valid DPCD by this point */
1275 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1276 return;
1277
1278 if (mode != DRM_MODE_DPMS_ON) {
1279 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1280 DP_SET_POWER_D3);
1281 if (ret != 1)
1282 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1283 } else {
1284 /*
1285 * When turning on, we need to retry for 1ms to give the sink
1286 * time to wake up.
1287 */
1288 for (i = 0; i < 3; i++) {
1289 ret = intel_dp_aux_native_write_1(intel_dp,
1290 DP_SET_POWER,
1291 DP_SET_POWER_D0);
1292 if (ret == 1)
1293 break;
1294 msleep(1);
1295 }
1296 }
1297}
1298
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001299static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1300 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001301{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001302 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1303 struct drm_device *dev = encoder->base.dev;
1304 struct drm_i915_private *dev_priv = dev->dev_private;
1305 u32 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001306
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001307 if (!(tmp & DP_PORT_EN))
1308 return false;
1309
Jesse Barnes5d66d5b2013-03-01 13:14:30 -08001310 if (is_cpu_edp(intel_dp) && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001311 *pipe = PORT_TO_PIPE_CPT(tmp);
1312 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
1313 *pipe = PORT_TO_PIPE(tmp);
1314 } else {
1315 u32 trans_sel;
1316 u32 trans_dp;
1317 int i;
1318
1319 switch (intel_dp->output_reg) {
1320 case PCH_DP_B:
1321 trans_sel = TRANS_DP_PORT_SEL_B;
1322 break;
1323 case PCH_DP_C:
1324 trans_sel = TRANS_DP_PORT_SEL_C;
1325 break;
1326 case PCH_DP_D:
1327 trans_sel = TRANS_DP_PORT_SEL_D;
1328 break;
1329 default:
1330 return true;
1331 }
1332
1333 for_each_pipe(i) {
1334 trans_dp = I915_READ(TRANS_DP_CTL(i));
1335 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1336 *pipe = i;
1337 return true;
1338 }
1339 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001340
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001341 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1342 intel_dp->output_reg);
1343 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001344
Daniel Vetter2af88982013-04-04 01:15:45 +02001345 return true;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001346}
1347
Daniel Vettere8cb4552012-07-01 13:05:48 +02001348static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001349{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001350 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Daniel Vetter6cb49832012-05-20 17:14:50 +02001351
1352 /* Make sure the panel is off before trying to change the mode. But also
1353 * ensure that we have vdd while we switch off the panel. */
1354 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard21264c62011-11-01 20:25:21 -07001355 ironlake_edp_backlight_off(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001356 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Daniel Vetter35a38552012-08-12 22:17:14 +02001357 ironlake_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001358
1359 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
1360 if (!is_cpu_edp(intel_dp))
1361 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001362}
1363
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001364static void intel_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001365{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001366 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnesb2634012013-03-28 09:55:40 -07001367 struct drm_device *dev = encoder->base.dev;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001368
Daniel Vetter37398502012-09-06 22:15:44 +02001369 if (is_cpu_edp(intel_dp)) {
1370 intel_dp_link_down(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001371 if (!IS_VALLEYVIEW(dev))
1372 ironlake_edp_pll_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001373 }
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001374}
1375
Daniel Vettere8cb4552012-07-01 13:05:48 +02001376static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001377{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001378 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1379 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001380 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001381 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001382
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001383 if (WARN_ON(dp_reg & DP_PORT_EN))
1384 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001385
1386 ironlake_edp_panel_vdd_on(intel_dp);
1387 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1388 intel_dp_start_link_train(intel_dp);
1389 ironlake_edp_panel_on(intel_dp);
1390 ironlake_edp_panel_vdd_off(intel_dp, true);
1391 intel_dp_complete_link_train(intel_dp);
1392 ironlake_edp_backlight_on(intel_dp);
1393}
1394
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001395static void intel_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001396{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001397 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnesb2634012013-03-28 09:55:40 -07001398 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001399
Jesse Barnesb2634012013-03-28 09:55:40 -07001400 if (is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev))
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001401 ironlake_edp_pll_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001402}
1403
1404/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001405 * Native read with retry for link status and receiver capability reads for
1406 * cases where the sink may still be asleep.
1407 */
1408static bool
1409intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1410 uint8_t *recv, int recv_bytes)
1411{
1412 int ret, i;
1413
1414 /*
1415 * Sinks are *supposed* to come up within 1ms from an off state,
1416 * but we're also supposed to retry 3 times per the spec.
1417 */
1418 for (i = 0; i < 3; i++) {
1419 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1420 recv_bytes);
1421 if (ret == recv_bytes)
1422 return true;
1423 msleep(1);
1424 }
1425
1426 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001427}
1428
1429/*
1430 * Fetch AUX CH registers 0x202 - 0x207 which contain
1431 * link status information
1432 */
1433static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001434intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001435{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001436 return intel_dp_aux_native_read_retry(intel_dp,
1437 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07001438 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001439 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001440}
1441
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001442#if 0
1443static char *voltage_names[] = {
1444 "0.4V", "0.6V", "0.8V", "1.2V"
1445};
1446static char *pre_emph_names[] = {
1447 "0dB", "3.5dB", "6dB", "9.5dB"
1448};
1449static char *link_train_names[] = {
1450 "pattern 1", "pattern 2", "idle", "off"
1451};
1452#endif
1453
1454/*
1455 * These are source-specific values; current Intel hardware supports
1456 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1457 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001458
1459static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001460intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001461{
Paulo Zanoni30add222012-10-26 19:05:45 -02001462 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard1a2eb462011-11-16 16:26:07 -08001463
1464 if (IS_GEN7(dev) && is_cpu_edp(intel_dp))
1465 return DP_TRAIN_VOLTAGE_SWING_800;
1466 else if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
1467 return DP_TRAIN_VOLTAGE_SWING_1200;
1468 else
1469 return DP_TRAIN_VOLTAGE_SWING_800;
1470}
1471
1472static uint8_t
1473intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
1474{
Paulo Zanoni30add222012-10-26 19:05:45 -02001475 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard1a2eb462011-11-16 16:26:07 -08001476
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001477 if (HAS_DDI(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001478 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1479 case DP_TRAIN_VOLTAGE_SWING_400:
1480 return DP_TRAIN_PRE_EMPHASIS_9_5;
1481 case DP_TRAIN_VOLTAGE_SWING_600:
1482 return DP_TRAIN_PRE_EMPHASIS_6;
1483 case DP_TRAIN_VOLTAGE_SWING_800:
1484 return DP_TRAIN_PRE_EMPHASIS_3_5;
1485 case DP_TRAIN_VOLTAGE_SWING_1200:
1486 default:
1487 return DP_TRAIN_PRE_EMPHASIS_0;
1488 }
1489 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001490 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1491 case DP_TRAIN_VOLTAGE_SWING_400:
1492 return DP_TRAIN_PRE_EMPHASIS_6;
1493 case DP_TRAIN_VOLTAGE_SWING_600:
1494 case DP_TRAIN_VOLTAGE_SWING_800:
1495 return DP_TRAIN_PRE_EMPHASIS_3_5;
1496 default:
1497 return DP_TRAIN_PRE_EMPHASIS_0;
1498 }
1499 } else {
1500 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1501 case DP_TRAIN_VOLTAGE_SWING_400:
1502 return DP_TRAIN_PRE_EMPHASIS_6;
1503 case DP_TRAIN_VOLTAGE_SWING_600:
1504 return DP_TRAIN_PRE_EMPHASIS_6;
1505 case DP_TRAIN_VOLTAGE_SWING_800:
1506 return DP_TRAIN_PRE_EMPHASIS_3_5;
1507 case DP_TRAIN_VOLTAGE_SWING_1200:
1508 default:
1509 return DP_TRAIN_PRE_EMPHASIS_0;
1510 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001511 }
1512}
1513
1514static void
Keith Packard93f62da2011-11-01 19:45:03 -07001515intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001516{
1517 uint8_t v = 0;
1518 uint8_t p = 0;
1519 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08001520 uint8_t voltage_max;
1521 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001522
Jesse Barnes33a34e42010-09-08 12:42:02 -07001523 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02001524 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
1525 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001526
1527 if (this_v > v)
1528 v = this_v;
1529 if (this_p > p)
1530 p = this_p;
1531 }
1532
Keith Packard1a2eb462011-11-16 16:26:07 -08001533 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07001534 if (v >= voltage_max)
1535 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001536
Keith Packard1a2eb462011-11-16 16:26:07 -08001537 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
1538 if (p >= preemph_max)
1539 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001540
1541 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07001542 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001543}
1544
1545static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02001546intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001547{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001548 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001549
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001550 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001551 case DP_TRAIN_VOLTAGE_SWING_400:
1552 default:
1553 signal_levels |= DP_VOLTAGE_0_4;
1554 break;
1555 case DP_TRAIN_VOLTAGE_SWING_600:
1556 signal_levels |= DP_VOLTAGE_0_6;
1557 break;
1558 case DP_TRAIN_VOLTAGE_SWING_800:
1559 signal_levels |= DP_VOLTAGE_0_8;
1560 break;
1561 case DP_TRAIN_VOLTAGE_SWING_1200:
1562 signal_levels |= DP_VOLTAGE_1_2;
1563 break;
1564 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001565 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001566 case DP_TRAIN_PRE_EMPHASIS_0:
1567 default:
1568 signal_levels |= DP_PRE_EMPHASIS_0;
1569 break;
1570 case DP_TRAIN_PRE_EMPHASIS_3_5:
1571 signal_levels |= DP_PRE_EMPHASIS_3_5;
1572 break;
1573 case DP_TRAIN_PRE_EMPHASIS_6:
1574 signal_levels |= DP_PRE_EMPHASIS_6;
1575 break;
1576 case DP_TRAIN_PRE_EMPHASIS_9_5:
1577 signal_levels |= DP_PRE_EMPHASIS_9_5;
1578 break;
1579 }
1580 return signal_levels;
1581}
1582
Zhenyu Wange3421a12010-04-08 09:43:27 +08001583/* Gen6's DP voltage swing and pre-emphasis control */
1584static uint32_t
1585intel_gen6_edp_signal_levels(uint8_t train_set)
1586{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001587 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1588 DP_TRAIN_PRE_EMPHASIS_MASK);
1589 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001590 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001591 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1592 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
1593 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1594 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001595 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001596 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1597 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001598 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001599 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1600 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001601 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001602 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
1603 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001604 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001605 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1606 "0x%x\n", signal_levels);
1607 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001608 }
1609}
1610
Keith Packard1a2eb462011-11-16 16:26:07 -08001611/* Gen7's DP voltage swing and pre-emphasis control */
1612static uint32_t
1613intel_gen7_edp_signal_levels(uint8_t train_set)
1614{
1615 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1616 DP_TRAIN_PRE_EMPHASIS_MASK);
1617 switch (signal_levels) {
1618 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1619 return EDP_LINK_TRAIN_400MV_0DB_IVB;
1620 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1621 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
1622 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1623 return EDP_LINK_TRAIN_400MV_6DB_IVB;
1624
1625 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1626 return EDP_LINK_TRAIN_600MV_0DB_IVB;
1627 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1628 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
1629
1630 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1631 return EDP_LINK_TRAIN_800MV_0DB_IVB;
1632 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1633 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
1634
1635 default:
1636 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1637 "0x%x\n", signal_levels);
1638 return EDP_LINK_TRAIN_500MV_0DB_IVB;
1639 }
1640}
1641
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001642/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
1643static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02001644intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001645{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001646 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1647 DP_TRAIN_PRE_EMPHASIS_MASK);
1648 switch (signal_levels) {
1649 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1650 return DDI_BUF_EMP_400MV_0DB_HSW;
1651 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1652 return DDI_BUF_EMP_400MV_3_5DB_HSW;
1653 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1654 return DDI_BUF_EMP_400MV_6DB_HSW;
1655 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
1656 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001657
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001658 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1659 return DDI_BUF_EMP_600MV_0DB_HSW;
1660 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1661 return DDI_BUF_EMP_600MV_3_5DB_HSW;
1662 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1663 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001664
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001665 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1666 return DDI_BUF_EMP_800MV_0DB_HSW;
1667 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1668 return DDI_BUF_EMP_800MV_3_5DB_HSW;
1669 default:
1670 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1671 "0x%x\n", signal_levels);
1672 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001673 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001674}
1675
Paulo Zanonif0a34242012-12-06 16:51:50 -02001676/* Properly updates "DP" with the correct signal levels. */
1677static void
1678intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
1679{
1680 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1681 struct drm_device *dev = intel_dig_port->base.base.dev;
1682 uint32_t signal_levels, mask;
1683 uint8_t train_set = intel_dp->train_set[0];
1684
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001685 if (HAS_DDI(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02001686 signal_levels = intel_hsw_signal_levels(train_set);
1687 mask = DDI_BUF_EMP_MASK;
1688 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
1689 signal_levels = intel_gen7_edp_signal_levels(train_set);
1690 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
1691 } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
1692 signal_levels = intel_gen6_edp_signal_levels(train_set);
1693 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
1694 } else {
1695 signal_levels = intel_gen4_signal_levels(train_set);
1696 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
1697 }
1698
1699 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
1700
1701 *DP = (*DP & ~mask) | signal_levels;
1702}
1703
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001704static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001705intel_dp_set_link_train(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001706 uint32_t dp_reg_value,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001707 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001708{
Paulo Zanoni174edf12012-10-26 19:05:50 -02001709 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1710 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001711 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001712 enum port port = intel_dig_port->port;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001713 int ret;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001714 uint32_t temp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001715
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001716 if (HAS_DDI(dev)) {
Paulo Zanoni174edf12012-10-26 19:05:50 -02001717 temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001718
1719 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
1720 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
1721 else
1722 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
1723
1724 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1725 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1726 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001727
Paulo Zanoni10aa17c2013-01-29 16:35:18 -02001728 if (port != PORT_A) {
1729 temp |= DP_TP_CTL_LINK_TRAIN_IDLE;
1730 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001731
Paulo Zanoni10aa17c2013-01-29 16:35:18 -02001732 if (wait_for((I915_READ(DP_TP_STATUS(port)) &
1733 DP_TP_STATUS_IDLE_DONE), 1))
1734 DRM_ERROR("Timed out waiting for DP idle patterns\n");
1735
1736 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1737 }
1738
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001739 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
1740
1741 break;
1742 case DP_TRAINING_PATTERN_1:
1743 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
1744 break;
1745 case DP_TRAINING_PATTERN_2:
1746 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
1747 break;
1748 case DP_TRAINING_PATTERN_3:
1749 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
1750 break;
1751 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02001752 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001753
1754 } else if (HAS_PCH_CPT(dev) &&
1755 (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001756 dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT;
1757
1758 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1759 case DP_TRAINING_PATTERN_DISABLE:
1760 dp_reg_value |= DP_LINK_TRAIN_OFF_CPT;
1761 break;
1762 case DP_TRAINING_PATTERN_1:
1763 dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT;
1764 break;
1765 case DP_TRAINING_PATTERN_2:
1766 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1767 break;
1768 case DP_TRAINING_PATTERN_3:
1769 DRM_ERROR("DP training pattern 3 not supported\n");
1770 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1771 break;
1772 }
1773
1774 } else {
1775 dp_reg_value &= ~DP_LINK_TRAIN_MASK;
1776
1777 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1778 case DP_TRAINING_PATTERN_DISABLE:
1779 dp_reg_value |= DP_LINK_TRAIN_OFF;
1780 break;
1781 case DP_TRAINING_PATTERN_1:
1782 dp_reg_value |= DP_LINK_TRAIN_PAT_1;
1783 break;
1784 case DP_TRAINING_PATTERN_2:
1785 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1786 break;
1787 case DP_TRAINING_PATTERN_3:
1788 DRM_ERROR("DP training pattern 3 not supported\n");
1789 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1790 break;
1791 }
1792 }
1793
Chris Wilsonea5b2132010-08-04 13:50:23 +01001794 I915_WRITE(intel_dp->output_reg, dp_reg_value);
1795 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001796
Chris Wilsonea5b2132010-08-04 13:50:23 +01001797 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001798 DP_TRAINING_PATTERN_SET,
1799 dp_train_pat);
1800
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001801 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) !=
1802 DP_TRAINING_PATTERN_DISABLE) {
1803 ret = intel_dp_aux_native_write(intel_dp,
1804 DP_TRAINING_LANE0_SET,
1805 intel_dp->train_set,
1806 intel_dp->lane_count);
1807 if (ret != intel_dp->lane_count)
1808 return false;
1809 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001810
1811 return true;
1812}
1813
Jesse Barnes33a34e42010-09-08 12:42:02 -07001814/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001815void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001816intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001817{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001818 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001819 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001820 int i;
1821 uint8_t voltage;
1822 bool clock_recovery = false;
Keith Packardcdb0e952011-11-01 20:00:06 -07001823 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001824 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001825
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001826 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03001827 intel_ddi_prepare_link_retrain(encoder);
1828
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001829 /* Write the link configuration data */
1830 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
1831 intel_dp->link_configuration,
1832 DP_LINK_CONFIGURATION_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001833
1834 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08001835
Jesse Barnes33a34e42010-09-08 12:42:02 -07001836 memset(intel_dp->train_set, 0, 4);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001837 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07001838 voltage_tries = 0;
1839 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001840 clock_recovery = false;
1841 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001842 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Keith Packard93f62da2011-11-01 19:45:03 -07001843 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packard417e8222011-11-01 19:54:11 -07001844
Paulo Zanonif0a34242012-12-06 16:51:50 -02001845 intel_dp_set_signal_levels(intel_dp, &DP);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001846
Daniel Vettera7c96552012-10-18 10:15:30 +02001847 /* Set training pattern 1 */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001848 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04001849 DP_TRAINING_PATTERN_1 |
1850 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001851 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001852
Daniel Vettera7c96552012-10-18 10:15:30 +02001853 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07001854 if (!intel_dp_get_link_status(intel_dp, link_status)) {
1855 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001856 break;
Keith Packard93f62da2011-11-01 19:45:03 -07001857 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001858
Daniel Vetter01916272012-10-18 10:15:25 +02001859 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07001860 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001861 clock_recovery = true;
1862 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001863 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001864
1865 /* Check to see if we've tried the max voltage */
1866 for (i = 0; i < intel_dp->lane_count; i++)
1867 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
1868 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01001869 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02001870 ++loop_tries;
1871 if (loop_tries == 5) {
Keith Packardcdb0e952011-11-01 20:00:06 -07001872 DRM_DEBUG_KMS("too many full retries, give up\n");
1873 break;
1874 }
1875 memset(intel_dp->train_set, 0, 4);
1876 voltage_tries = 0;
1877 continue;
1878 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001879
1880 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02001881 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01001882 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02001883 if (voltage_tries == 5) {
1884 DRM_DEBUG_KMS("too many voltage retries, give up\n");
1885 break;
1886 }
1887 } else
1888 voltage_tries = 0;
1889 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001890
1891 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001892 intel_get_adjust_train(intel_dp, link_status);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001893 }
1894
Jesse Barnes33a34e42010-09-08 12:42:02 -07001895 intel_dp->DP = DP;
1896}
1897
Paulo Zanonic19b0662012-10-15 15:51:41 -03001898void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001899intel_dp_complete_link_train(struct intel_dp *intel_dp)
1900{
Jesse Barnes33a34e42010-09-08 12:42:02 -07001901 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08001902 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001903 uint32_t DP = intel_dp->DP;
1904
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001905 /* channel equalization */
1906 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08001907 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001908 channel_eq = false;
1909 for (;;) {
Keith Packard93f62da2011-11-01 19:45:03 -07001910 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08001911
Jesse Barnes37f80972011-01-05 14:45:24 -08001912 if (cr_tries > 5) {
1913 DRM_ERROR("failed to train DP, aborting\n");
1914 intel_dp_link_down(intel_dp);
1915 break;
1916 }
1917
Paulo Zanonif0a34242012-12-06 16:51:50 -02001918 intel_dp_set_signal_levels(intel_dp, &DP);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001919
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001920 /* channel eq pattern */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001921 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04001922 DP_TRAINING_PATTERN_2 |
1923 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001924 break;
1925
Daniel Vettera7c96552012-10-18 10:15:30 +02001926 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07001927 if (!intel_dp_get_link_status(intel_dp, link_status))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001928 break;
Jesse Barnes869184a2010-10-07 16:01:22 -07001929
Jesse Barnes37f80972011-01-05 14:45:24 -08001930 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02001931 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08001932 intel_dp_start_link_train(intel_dp);
1933 cr_tries++;
1934 continue;
1935 }
1936
Daniel Vetter1ffdff12012-10-18 10:15:24 +02001937 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001938 channel_eq = true;
1939 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001940 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001941
Jesse Barnes37f80972011-01-05 14:45:24 -08001942 /* Try 5 times, then try clock recovery if that fails */
1943 if (tries > 5) {
1944 intel_dp_link_down(intel_dp);
1945 intel_dp_start_link_train(intel_dp);
1946 tries = 0;
1947 cr_tries++;
1948 continue;
1949 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001950
1951 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001952 intel_get_adjust_train(intel_dp, link_status);
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001953 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001954 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001955
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001956 if (channel_eq)
1957 DRM_DEBUG_KMS("Channel EQ done. DP Training successfull\n");
1958
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001959 intel_dp_set_link_train(intel_dp, DP, DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001960}
1961
1962static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01001963intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001964{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001965 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1966 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001967 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01001968 struct intel_crtc *intel_crtc =
1969 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001970 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001971
Paulo Zanonic19b0662012-10-15 15:51:41 -03001972 /*
1973 * DDI code has a strict mode set sequence and we should try to respect
1974 * it, otherwise we might hang the machine in many different ways. So we
1975 * really should be disabling the port only on a complete crtc_disable
1976 * sequence. This function is just called under two conditions on DDI
1977 * code:
1978 * - Link train failed while doing crtc_enable, and on this case we
1979 * really should respect the mode set sequence and wait for a
1980 * crtc_disable.
1981 * - Someone turned the monitor off and intel_dp_check_link_status
1982 * called us. We don't need to disable the whole port on this case, so
1983 * when someone turns the monitor on again,
1984 * intel_ddi_prepare_link_retrain will take care of redoing the link
1985 * train.
1986 */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001987 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03001988 return;
1989
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001990 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00001991 return;
1992
Zhao Yakui28c97732009-10-09 11:39:41 +08001993 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001994
Keith Packard1a2eb462011-11-16 16:26:07 -08001995 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001996 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001997 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001998 } else {
1999 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002000 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002001 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01002002 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002003
Daniel Vetterab527ef2012-11-29 15:59:33 +01002004 /* We don't really know why we're doing this */
2005 intel_wait_for_vblank(dev, intel_crtc->pipe);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002006
Daniel Vetter493a7082012-05-30 12:31:56 +02002007 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002008 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002009 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01002010
Eric Anholt5bddd172010-11-18 09:32:59 +08002011 /* Hardware workaround: leaving our transcoder select
2012 * set to transcoder B while it's off will prevent the
2013 * corresponding HDMI output on transcoder A.
2014 *
2015 * Combine this with another hardware workaround:
2016 * transcoder select bit can only be cleared while the
2017 * port is enabled.
2018 */
2019 DP &= ~DP_PIPEB_SELECT;
2020 I915_WRITE(intel_dp->output_reg, DP);
2021
2022 /* Changes to enable or select take place the vblank
2023 * after being written.
2024 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01002025 if (WARN_ON(crtc == NULL)) {
2026 /* We should never try to disable a port without a crtc
2027 * attached. For paranoia keep the code around for a
2028 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01002029 POSTING_READ(intel_dp->output_reg);
2030 msleep(50);
2031 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01002032 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002033 }
2034
Wu Fengguang832afda2011-12-09 20:42:21 +08002035 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002036 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2037 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002038 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002039}
2040
Keith Packard26d61aa2011-07-25 20:01:09 -07002041static bool
2042intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002043{
Damien Lespiau577c7a52012-12-13 16:09:02 +00002044 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
2045
Keith Packard92fd8fd2011-07-25 19:50:10 -07002046 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Adam Jacksonedb39242012-09-18 10:58:49 -04002047 sizeof(intel_dp->dpcd)) == 0)
2048 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002049
Damien Lespiau577c7a52012-12-13 16:09:02 +00002050 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
2051 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
2052 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
2053
Adam Jacksonedb39242012-09-18 10:58:49 -04002054 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2055 return false; /* DPCD not present */
2056
2057 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2058 DP_DWN_STRM_PORT_PRESENT))
2059 return true; /* native DP sink */
2060
2061 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2062 return true; /* no per-port downstream info */
2063
2064 if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
2065 intel_dp->downstream_ports,
2066 DP_MAX_DOWNSTREAM_PORTS) == 0)
2067 return false; /* downstream port status fetch failed */
2068
2069 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002070}
2071
Adam Jackson0d198322012-05-14 16:05:47 -04002072static void
2073intel_dp_probe_oui(struct intel_dp *intel_dp)
2074{
2075 u8 buf[3];
2076
2077 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2078 return;
2079
Daniel Vetter351cfc32012-06-12 13:20:47 +02002080 ironlake_edp_panel_vdd_on(intel_dp);
2081
Adam Jackson0d198322012-05-14 16:05:47 -04002082 if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
2083 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2084 buf[0], buf[1], buf[2]);
2085
2086 if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
2087 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2088 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002089
2090 ironlake_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002091}
2092
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002093static bool
2094intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2095{
2096 int ret;
2097
2098 ret = intel_dp_aux_native_read_retry(intel_dp,
2099 DP_DEVICE_SERVICE_IRQ_VECTOR,
2100 sink_irq_vector, 1);
2101 if (!ret)
2102 return false;
2103
2104 return true;
2105}
2106
2107static void
2108intel_dp_handle_test_request(struct intel_dp *intel_dp)
2109{
2110 /* NAK by default */
Daniel Vetter9324cf72012-10-20 21:13:05 +02002111 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002112}
2113
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002114/*
2115 * According to DP spec
2116 * 5.1.2:
2117 * 1. Read DPCD
2118 * 2. Configure link according to Receiver Capabilities
2119 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2120 * 4. Check link status on receipt of hot-plug interrupt
2121 */
2122
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002123void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002124intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002125{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002126 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002127 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002128 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002129
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002130 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07002131 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002132
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002133 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002134 return;
2135
Keith Packard92fd8fd2011-07-25 19:50:10 -07002136 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002137 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002138 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002139 return;
2140 }
2141
Keith Packard92fd8fd2011-07-25 19:50:10 -07002142 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002143 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002144 intel_dp_link_down(intel_dp);
2145 return;
2146 }
2147
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002148 /* Try to read the source of the interrupt */
2149 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2150 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2151 /* Clear interrupt source */
2152 intel_dp_aux_native_write_1(intel_dp,
2153 DP_DEVICE_SERVICE_IRQ_VECTOR,
2154 sink_irq_vector);
2155
2156 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2157 intel_dp_handle_test_request(intel_dp);
2158 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2159 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2160 }
2161
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002162 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002163 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002164 drm_get_encoder_name(&intel_encoder->base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002165 intel_dp_start_link_train(intel_dp);
2166 intel_dp_complete_link_train(intel_dp);
2167 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002168}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002169
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002170/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002171static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002172intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002173{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002174 uint8_t *dpcd = intel_dp->dpcd;
2175 bool hpd;
2176 uint8_t type;
2177
2178 if (!intel_dp_get_dpcd(intel_dp))
2179 return connector_status_disconnected;
2180
2181 /* if there's no downstream port, we're done */
2182 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07002183 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002184
2185 /* If we're HPD-aware, SINK_COUNT changes dynamically */
2186 hpd = !!(intel_dp->downstream_ports[0] & DP_DS_PORT_HPD);
2187 if (hpd) {
Adam Jackson23235172012-09-20 16:42:45 -04002188 uint8_t reg;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002189 if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
Adam Jackson23235172012-09-20 16:42:45 -04002190 &reg, 1))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002191 return connector_status_unknown;
Adam Jackson23235172012-09-20 16:42:45 -04002192 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
2193 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002194 }
2195
2196 /* If no HPD, poke DDC gently */
2197 if (drm_probe_ddc(&intel_dp->adapter))
2198 return connector_status_connected;
2199
2200 /* Well we tried, say unknown for unreliable port types */
2201 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
2202 if (type == DP_DS_PORT_TYPE_VGA || type == DP_DS_PORT_TYPE_NON_EDID)
2203 return connector_status_unknown;
2204
2205 /* Anything else is out of spec, warn and ignore */
2206 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07002207 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04002208}
2209
2210static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002211ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002212{
Paulo Zanoni30add222012-10-26 19:05:45 -02002213 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00002214 struct drm_i915_private *dev_priv = dev->dev_private;
2215 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002216 enum drm_connector_status status;
2217
Chris Wilsonfe16d942011-02-12 10:29:38 +00002218 /* Can't disconnect eDP, but you can close the lid... */
2219 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02002220 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00002221 if (status == connector_status_unknown)
2222 status = connector_status_connected;
2223 return status;
2224 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002225
Damien Lespiau1b469632012-12-13 16:09:01 +00002226 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
2227 return connector_status_disconnected;
2228
Keith Packard26d61aa2011-07-25 20:01:09 -07002229 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002230}
2231
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002232static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002233g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002234{
Paulo Zanoni30add222012-10-26 19:05:45 -02002235 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002236 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002237 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01002238 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002239
Jesse Barnes35aad752013-03-01 13:14:31 -08002240 /* Can't disconnect eDP, but you can close the lid... */
2241 if (is_edp(intel_dp)) {
2242 enum drm_connector_status status;
2243
2244 status = intel_panel_detect(dev);
2245 if (status == connector_status_unknown)
2246 status = connector_status_connected;
2247 return status;
2248 }
2249
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002250 switch (intel_dig_port->port) {
2251 case PORT_B:
Daniel Vetter26739f12013-02-07 12:42:32 +01002252 bit = PORTB_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002253 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002254 case PORT_C:
Daniel Vetter26739f12013-02-07 12:42:32 +01002255 bit = PORTC_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002256 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002257 case PORT_D:
Daniel Vetter26739f12013-02-07 12:42:32 +01002258 bit = PORTD_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002259 break;
2260 default:
2261 return connector_status_unknown;
2262 }
2263
Chris Wilson10f76a32012-05-11 18:01:32 +01002264 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002265 return connector_status_disconnected;
2266
Keith Packard26d61aa2011-07-25 20:01:09 -07002267 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002268}
2269
Keith Packard8c241fe2011-09-28 16:38:44 -07002270static struct edid *
2271intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
2272{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002273 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002274
Jani Nikula9cd300e2012-10-19 14:51:52 +03002275 /* use cached edid if we have one */
2276 if (intel_connector->edid) {
2277 struct edid *edid;
2278 int size;
2279
2280 /* invalid edid */
2281 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002282 return NULL;
2283
Jani Nikula9cd300e2012-10-19 14:51:52 +03002284 size = (intel_connector->edid->extensions + 1) * EDID_LENGTH;
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002285 edid = kmalloc(size, GFP_KERNEL);
2286 if (!edid)
2287 return NULL;
2288
Jani Nikula9cd300e2012-10-19 14:51:52 +03002289 memcpy(edid, intel_connector->edid, size);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002290 return edid;
2291 }
2292
Jani Nikula9cd300e2012-10-19 14:51:52 +03002293 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002294}
2295
2296static int
2297intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
2298{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002299 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002300
Jani Nikula9cd300e2012-10-19 14:51:52 +03002301 /* use cached edid if we have one */
2302 if (intel_connector->edid) {
2303 /* invalid edid */
2304 if (IS_ERR(intel_connector->edid))
2305 return 0;
2306
2307 return intel_connector_update_modes(connector,
2308 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002309 }
2310
Jani Nikula9cd300e2012-10-19 14:51:52 +03002311 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002312}
2313
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002314static enum drm_connector_status
2315intel_dp_detect(struct drm_connector *connector, bool force)
2316{
2317 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02002318 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2319 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002320 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002321 enum drm_connector_status status;
2322 struct edid *edid = NULL;
2323
2324 intel_dp->has_audio = false;
2325
2326 if (HAS_PCH_SPLIT(dev))
2327 status = ironlake_dp_detect(intel_dp);
2328 else
2329 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002330
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002331 if (status != connector_status_connected)
2332 return status;
2333
Adam Jackson0d198322012-05-14 16:05:47 -04002334 intel_dp_probe_oui(intel_dp);
2335
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002336 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
2337 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01002338 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07002339 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01002340 if (edid) {
2341 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01002342 kfree(edid);
2343 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002344 }
2345
Paulo Zanonid63885d2012-10-26 19:05:49 -02002346 if (intel_encoder->type != INTEL_OUTPUT_EDP)
2347 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002348 return connector_status_connected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002349}
2350
2351static int intel_dp_get_modes(struct drm_connector *connector)
2352{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002353 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +03002354 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002355 struct drm_device *dev = connector->dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002356 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002357
2358 /* We should parse the EDID data and find out if it has an audio sink
2359 */
2360
Keith Packard8c241fe2011-09-28 16:38:44 -07002361 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002362 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002363 return ret;
2364
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002365 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03002366 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002367 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03002368 mode = drm_mode_duplicate(dev,
2369 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002370 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002371 drm_mode_probed_add(connector, mode);
2372 return 1;
2373 }
2374 }
2375 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002376}
2377
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002378static bool
2379intel_dp_detect_audio(struct drm_connector *connector)
2380{
2381 struct intel_dp *intel_dp = intel_attached_dp(connector);
2382 struct edid *edid;
2383 bool has_audio = false;
2384
Keith Packard8c241fe2011-09-28 16:38:44 -07002385 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002386 if (edid) {
2387 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002388 kfree(edid);
2389 }
2390
2391 return has_audio;
2392}
2393
Chris Wilsonf6849602010-09-19 09:29:33 +01002394static int
2395intel_dp_set_property(struct drm_connector *connector,
2396 struct drm_property *property,
2397 uint64_t val)
2398{
Chris Wilsone953fd72011-02-21 22:23:52 +00002399 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03002400 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002401 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
2402 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01002403 int ret;
2404
Rob Clark662595d2012-10-11 20:36:04 -05002405 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01002406 if (ret)
2407 return ret;
2408
Chris Wilson3f43c482011-05-12 22:17:24 +01002409 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002410 int i = val;
2411 bool has_audio;
2412
2413 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002414 return 0;
2415
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002416 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01002417
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002418 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002419 has_audio = intel_dp_detect_audio(connector);
2420 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002421 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002422
2423 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002424 return 0;
2425
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002426 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01002427 goto done;
2428 }
2429
Chris Wilsone953fd72011-02-21 22:23:52 +00002430 if (property == dev_priv->broadcast_rgb_property) {
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002431 switch (val) {
2432 case INTEL_BROADCAST_RGB_AUTO:
2433 intel_dp->color_range_auto = true;
2434 break;
2435 case INTEL_BROADCAST_RGB_FULL:
2436 intel_dp->color_range_auto = false;
2437 intel_dp->color_range = 0;
2438 break;
2439 case INTEL_BROADCAST_RGB_LIMITED:
2440 intel_dp->color_range_auto = false;
2441 intel_dp->color_range = DP_COLOR_RANGE_16_235;
2442 break;
2443 default:
2444 return -EINVAL;
2445 }
Chris Wilsone953fd72011-02-21 22:23:52 +00002446 goto done;
2447 }
2448
Yuly Novikov53b41832012-10-26 12:04:00 +03002449 if (is_edp(intel_dp) &&
2450 property == connector->dev->mode_config.scaling_mode_property) {
2451 if (val == DRM_MODE_SCALE_NONE) {
2452 DRM_DEBUG_KMS("no scaling not supported\n");
2453 return -EINVAL;
2454 }
2455
2456 if (intel_connector->panel.fitting_mode == val) {
2457 /* the eDP scaling property is not changed */
2458 return 0;
2459 }
2460 intel_connector->panel.fitting_mode = val;
2461
2462 goto done;
2463 }
2464
Chris Wilsonf6849602010-09-19 09:29:33 +01002465 return -EINVAL;
2466
2467done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00002468 if (intel_encoder->base.crtc)
2469 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01002470
2471 return 0;
2472}
2473
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002474static void
Akshay Joshi0206e352011-08-16 15:34:10 -04002475intel_dp_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002476{
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002477 struct drm_device *dev = connector->dev;
Jani Nikulabe3cd5e2012-10-12 10:33:05 +03002478 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikula1d508702012-10-19 14:51:49 +03002479 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002480
Jani Nikula9cd300e2012-10-19 14:51:52 +03002481 if (!IS_ERR_OR_NULL(intel_connector->edid))
2482 kfree(intel_connector->edid);
2483
Jani Nikula1d508702012-10-19 14:51:49 +03002484 if (is_edp(intel_dp)) {
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002485 intel_panel_destroy_backlight(dev);
Jani Nikula1d508702012-10-19 14:51:49 +03002486 intel_panel_fini(&intel_connector->panel);
2487 }
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002488
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002489 drm_sysfs_connector_remove(connector);
2490 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002491 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002492}
2493
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002494void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02002495{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002496 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
2497 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02002498
2499 i2c_del_adapter(&intel_dp->adapter);
2500 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07002501 if (is_edp(intel_dp)) {
2502 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
2503 ironlake_panel_vdd_off_sync(intel_dp);
2504 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002505 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02002506}
2507
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002508static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002509 .mode_set = intel_dp_mode_set,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002510};
2511
2512static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002513 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002514 .detect = intel_dp_detect,
2515 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01002516 .set_property = intel_dp_set_property,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002517 .destroy = intel_dp_destroy,
2518};
2519
2520static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
2521 .get_modes = intel_dp_get_modes,
2522 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002523 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002524};
2525
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002526static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02002527 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002528};
2529
Chris Wilson995b6762010-08-20 13:23:26 +01002530static void
Eric Anholt21d40d32010-03-25 11:11:14 -07002531intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07002532{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002533 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07002534
Jesse Barnes885a5012011-07-07 11:11:01 -07002535 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07002536}
2537
Zhenyu Wange3421a12010-04-08 09:43:27 +08002538/* Return which DP Port should be selected for Transcoder DP control */
2539int
Akshay Joshi0206e352011-08-16 15:34:10 -04002540intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08002541{
2542 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002543 struct intel_encoder *intel_encoder;
2544 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002545
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002546 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
2547 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002548
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002549 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2550 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002551 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002552 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002553
Zhenyu Wange3421a12010-04-08 09:43:27 +08002554 return -1;
2555}
2556
Zhao Yakui36e83a12010-06-12 14:32:21 +08002557/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04002558bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08002559{
2560 struct drm_i915_private *dev_priv = dev->dev_private;
2561 struct child_device_config *p_child;
2562 int i;
2563
2564 if (!dev_priv->child_dev_num)
2565 return false;
2566
2567 for (i = 0; i < dev_priv->child_dev_num; i++) {
2568 p_child = dev_priv->child_dev + i;
2569
2570 if (p_child->dvo_port == PORT_IDPD &&
2571 p_child->device_type == DEVICE_TYPE_eDP)
2572 return true;
2573 }
2574 return false;
2575}
2576
Chris Wilsonf6849602010-09-19 09:29:33 +01002577static void
2578intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
2579{
Yuly Novikov53b41832012-10-26 12:04:00 +03002580 struct intel_connector *intel_connector = to_intel_connector(connector);
2581
Chris Wilson3f43c482011-05-12 22:17:24 +01002582 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00002583 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002584 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03002585
2586 if (is_edp(intel_dp)) {
2587 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05002588 drm_object_attach_property(
2589 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03002590 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03002591 DRM_MODE_SCALE_ASPECT);
2592 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03002593 }
Chris Wilsonf6849602010-09-19 09:29:33 +01002594}
2595
Daniel Vetter67a54562012-10-20 20:57:45 +02002596static void
2597intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002598 struct intel_dp *intel_dp,
2599 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02002600{
2601 struct drm_i915_private *dev_priv = dev->dev_private;
2602 struct edp_power_seq cur, vbt, spec, final;
2603 u32 pp_on, pp_off, pp_div, pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002604 int pp_control_reg, pp_on_reg, pp_off_reg, pp_div_reg;
2605
2606 if (HAS_PCH_SPLIT(dev)) {
2607 pp_control_reg = PCH_PP_CONTROL;
2608 pp_on_reg = PCH_PP_ON_DELAYS;
2609 pp_off_reg = PCH_PP_OFF_DELAYS;
2610 pp_div_reg = PCH_PP_DIVISOR;
2611 } else {
2612 pp_control_reg = PIPEA_PP_CONTROL;
2613 pp_on_reg = PIPEA_PP_ON_DELAYS;
2614 pp_off_reg = PIPEA_PP_OFF_DELAYS;
2615 pp_div_reg = PIPEA_PP_DIVISOR;
2616 }
Daniel Vetter67a54562012-10-20 20:57:45 +02002617
2618 /* Workaround: Need to write PP_CONTROL with the unlock key as
2619 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07002620 pp = ironlake_get_pp_control(intel_dp);
2621 I915_WRITE(pp_control_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02002622
Jesse Barnes453c5422013-03-28 09:55:41 -07002623 pp_on = I915_READ(pp_on_reg);
2624 pp_off = I915_READ(pp_off_reg);
2625 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02002626
2627 /* Pull timing values out of registers */
2628 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
2629 PANEL_POWER_UP_DELAY_SHIFT;
2630
2631 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
2632 PANEL_LIGHT_ON_DELAY_SHIFT;
2633
2634 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
2635 PANEL_LIGHT_OFF_DELAY_SHIFT;
2636
2637 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
2638 PANEL_POWER_DOWN_DELAY_SHIFT;
2639
2640 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
2641 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
2642
2643 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2644 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
2645
2646 vbt = dev_priv->edp.pps;
2647
2648 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
2649 * our hw here, which are all in 100usec. */
2650 spec.t1_t3 = 210 * 10;
2651 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
2652 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
2653 spec.t10 = 500 * 10;
2654 /* This one is special and actually in units of 100ms, but zero
2655 * based in the hw (so we need to add 100 ms). But the sw vbt
2656 * table multiplies it with 1000 to make it in units of 100usec,
2657 * too. */
2658 spec.t11_t12 = (510 + 100) * 10;
2659
2660 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2661 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
2662
2663 /* Use the max of the register settings and vbt. If both are
2664 * unset, fall back to the spec limits. */
2665#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
2666 spec.field : \
2667 max(cur.field, vbt.field))
2668 assign_final(t1_t3);
2669 assign_final(t8);
2670 assign_final(t9);
2671 assign_final(t10);
2672 assign_final(t11_t12);
2673#undef assign_final
2674
2675#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
2676 intel_dp->panel_power_up_delay = get_delay(t1_t3);
2677 intel_dp->backlight_on_delay = get_delay(t8);
2678 intel_dp->backlight_off_delay = get_delay(t9);
2679 intel_dp->panel_power_down_delay = get_delay(t10);
2680 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
2681#undef get_delay
2682
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002683 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
2684 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
2685 intel_dp->panel_power_cycle_delay);
2686
2687 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
2688 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
2689
2690 if (out)
2691 *out = final;
2692}
2693
2694static void
2695intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
2696 struct intel_dp *intel_dp,
2697 struct edp_power_seq *seq)
2698{
2699 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07002700 u32 pp_on, pp_off, pp_div, port_sel = 0;
2701 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
2702 int pp_on_reg, pp_off_reg, pp_div_reg;
2703
2704 if (HAS_PCH_SPLIT(dev)) {
2705 pp_on_reg = PCH_PP_ON_DELAYS;
2706 pp_off_reg = PCH_PP_OFF_DELAYS;
2707 pp_div_reg = PCH_PP_DIVISOR;
2708 } else {
2709 pp_on_reg = PIPEA_PP_ON_DELAYS;
2710 pp_off_reg = PIPEA_PP_OFF_DELAYS;
2711 pp_div_reg = PIPEA_PP_DIVISOR;
2712 }
2713
2714 if (IS_VALLEYVIEW(dev))
2715 port_sel = I915_READ(pp_on_reg) & 0xc0000000;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002716
Daniel Vetter67a54562012-10-20 20:57:45 +02002717 /* And finally store the new values in the power sequencer. */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002718 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
2719 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
2720 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
2721 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02002722 /* Compute the divisor for the pp clock, simply match the Bspec
2723 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07002724 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002725 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02002726 << PANEL_POWER_CYCLE_DELAY_SHIFT);
2727
2728 /* Haswell doesn't have any port selection bits for the panel
2729 * power sequencer any more. */
2730 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
2731 if (is_cpu_edp(intel_dp))
Jesse Barnes453c5422013-03-28 09:55:41 -07002732 port_sel = PANEL_POWER_PORT_DP_A;
Daniel Vetter67a54562012-10-20 20:57:45 +02002733 else
Jesse Barnes453c5422013-03-28 09:55:41 -07002734 port_sel = PANEL_POWER_PORT_DP_D;
Daniel Vetter67a54562012-10-20 20:57:45 +02002735 }
2736
Jesse Barnes453c5422013-03-28 09:55:41 -07002737 pp_on |= port_sel;
2738
2739 I915_WRITE(pp_on_reg, pp_on);
2740 I915_WRITE(pp_off_reg, pp_off);
2741 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02002742
Daniel Vetter67a54562012-10-20 20:57:45 +02002743 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07002744 I915_READ(pp_on_reg),
2745 I915_READ(pp_off_reg),
2746 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07002747}
2748
2749void
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002750intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
2751 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002752{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002753 struct drm_connector *connector = &intel_connector->base;
2754 struct intel_dp *intel_dp = &intel_dig_port->dp;
2755 struct intel_encoder *intel_encoder = &intel_dig_port->base;
2756 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002757 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002758 struct drm_display_mode *fixed_mode = NULL;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002759 struct edp_power_seq power_seq = { 0 };
Paulo Zanoni174edf12012-10-26 19:05:50 -02002760 enum port port = intel_dig_port->port;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002761 const char *name = NULL;
Adam Jacksonb3295302010-07-16 14:46:28 -04002762 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002763
Daniel Vetter07679352012-09-06 22:15:42 +02002764 /* Preserve the current hw state. */
2765 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03002766 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00002767
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002768 if (HAS_PCH_SPLIT(dev) && port == PORT_D)
Adam Jacksonb3295302010-07-16 14:46:28 -04002769 if (intel_dpd_is_edp(dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +01002770 intel_dp->is_pch_edp = true;
Adam Jacksonb3295302010-07-16 14:46:28 -04002771
Gajanan Bhat19c03922012-09-27 19:13:07 +05302772 /*
2773 * FIXME : We need to initialize built-in panels before external panels.
2774 * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
2775 */
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002776 if (IS_VALLEYVIEW(dev) && port == PORT_C) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05302777 type = DRM_MODE_CONNECTOR_eDP;
2778 intel_encoder->type = INTEL_OUTPUT_EDP;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002779 } else if (port == PORT_A || is_pch_edp(intel_dp)) {
Adam Jacksonb3295302010-07-16 14:46:28 -04002780 type = DRM_MODE_CONNECTOR_eDP;
2781 intel_encoder->type = INTEL_OUTPUT_EDP;
2782 } else {
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002783 /* The intel_encoder->type value may be INTEL_OUTPUT_UNKNOWN for
2784 * DDI or INTEL_OUTPUT_DISPLAYPORT for the older gens, so don't
2785 * rewrite it.
2786 */
Adam Jacksonb3295302010-07-16 14:46:28 -04002787 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04002788 }
2789
Adam Jacksonb3295302010-07-16 14:46:28 -04002790 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002791 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
2792
Dave Airlieeb1f8e42010-05-07 06:42:51 +00002793 connector->polled = DRM_CONNECTOR_POLL_HPD;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002794 connector->interlace_allowed = true;
2795 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08002796
Daniel Vetter66a92782012-07-12 20:08:18 +02002797 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
2798 ironlake_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08002799
Chris Wilsondf0e9242010-09-09 16:20:55 +01002800 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002801 drm_sysfs_connector_add(connector);
2802
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002803 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02002804 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
2805 else
2806 intel_connector->get_hw_state = intel_connector_get_hw_state;
2807
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -03002808 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
2809 if (HAS_DDI(dev)) {
2810 switch (intel_dig_port->port) {
2811 case PORT_A:
2812 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
2813 break;
2814 case PORT_B:
2815 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
2816 break;
2817 case PORT_C:
2818 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
2819 break;
2820 case PORT_D:
2821 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
2822 break;
2823 default:
2824 BUG();
2825 }
2826 }
Daniel Vettere8cb4552012-07-01 13:05:48 +02002827
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002828 /* Set up the DDC bus. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002829 switch (port) {
2830 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05002831 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002832 name = "DPDDC-A";
2833 break;
2834 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05002835 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002836 name = "DPDDC-B";
2837 break;
2838 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05002839 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002840 name = "DPDDC-C";
2841 break;
2842 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05002843 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002844 name = "DPDDC-D";
2845 break;
2846 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00002847 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002848 }
2849
Daniel Vetter67a54562012-10-20 20:57:45 +02002850 if (is_edp(intel_dp))
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002851 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
Dave Airliec1f05262012-08-30 11:06:18 +10002852
2853 intel_dp_i2c_init(intel_dp, intel_connector, name);
2854
Daniel Vetter67a54562012-10-20 20:57:45 +02002855 /* Cache DPCD and EDID for edp. */
Dave Airliec1f05262012-08-30 11:06:18 +10002856 if (is_edp(intel_dp)) {
2857 bool ret;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002858 struct drm_display_mode *scan;
Dave Airliec1f05262012-08-30 11:06:18 +10002859 struct edid *edid;
Jesse Barnes5d613502011-01-24 17:10:54 -08002860
2861 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard59f3e272011-07-25 20:01:56 -07002862 ret = intel_dp_get_dpcd(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07002863 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard99ea7122011-11-01 19:57:50 -07002864
Keith Packard59f3e272011-07-25 20:01:56 -07002865 if (ret) {
Jesse Barnes7183dc22011-07-07 11:10:58 -07002866 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
2867 dev_priv->no_aux_handshake =
2868 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
Jesse Barnes89667382010-10-07 16:01:21 -07002869 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
2870 } else {
Chris Wilson3d3dc142011-02-12 10:33:12 +00002871 /* if this fails, presume the device is a ghost */
Takashi Iwai48898b02011-03-18 09:06:49 +00002872 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002873 intel_dp_encoder_destroy(&intel_encoder->base);
2874 intel_dp_destroy(connector);
Chris Wilson3d3dc142011-02-12 10:33:12 +00002875 return;
Jesse Barnes89667382010-10-07 16:01:21 -07002876 }
Jesse Barnes89667382010-10-07 16:01:21 -07002877
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002878 /* We now know it's not a ghost, init power sequence regs. */
2879 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
2880 &power_seq);
2881
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002882 ironlake_edp_panel_vdd_on(intel_dp);
2883 edid = drm_get_edid(connector, &intel_dp->adapter);
2884 if (edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03002885 if (drm_add_edid_modes(connector, edid)) {
2886 drm_mode_connector_update_edid_property(connector, edid);
2887 drm_edid_to_eld(connector, edid);
2888 } else {
2889 kfree(edid);
2890 edid = ERR_PTR(-EINVAL);
2891 }
2892 } else {
2893 edid = ERR_PTR(-ENOENT);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002894 }
Jani Nikula9cd300e2012-10-19 14:51:52 +03002895 intel_connector->edid = edid;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002896
2897 /* prefer fixed mode from EDID if available */
2898 list_for_each_entry(scan, &connector->probed_modes, head) {
2899 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
2900 fixed_mode = drm_mode_duplicate(dev, scan);
2901 break;
2902 }
2903 }
2904
2905 /* fallback to VBT if available for eDP */
2906 if (!fixed_mode && dev_priv->lfp_lvds_vbt_mode) {
2907 fixed_mode = drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
2908 if (fixed_mode)
2909 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
2910 }
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002911
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002912 ironlake_edp_panel_vdd_off(intel_dp, false);
2913 }
Keith Packard552fb0b2011-09-28 16:31:53 -07002914
Jesse Barnes4d926462010-10-07 16:01:07 -07002915 if (is_edp(intel_dp)) {
Jani Nikuladd06f902012-10-19 14:51:50 +03002916 intel_panel_init(&intel_connector->panel, fixed_mode);
Jani Nikula0657b6b2012-10-19 14:51:46 +03002917 intel_panel_setup_backlight(connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002918 }
2919
Chris Wilsonf6849602010-09-19 09:29:33 +01002920 intel_dp_add_properties(intel_dp, connector);
2921
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002922 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
2923 * 0xd. Failure to do so will result in spurious interrupts being
2924 * generated on the port when a cable is not attached.
2925 */
2926 if (IS_G4X(dev) && !IS_GM45(dev)) {
2927 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
2928 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
2929 }
2930}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002931
2932void
2933intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
2934{
2935 struct intel_digital_port *intel_dig_port;
2936 struct intel_encoder *intel_encoder;
2937 struct drm_encoder *encoder;
2938 struct intel_connector *intel_connector;
2939
2940 intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
2941 if (!intel_dig_port)
2942 return;
2943
2944 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
2945 if (!intel_connector) {
2946 kfree(intel_dig_port);
2947 return;
2948 }
2949
2950 intel_encoder = &intel_dig_port->base;
2951 encoder = &intel_encoder->base;
2952
2953 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
2954 DRM_MODE_ENCODER_TMDS);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002955 drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002956
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002957 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002958 intel_encoder->enable = intel_enable_dp;
2959 intel_encoder->pre_enable = intel_pre_enable_dp;
2960 intel_encoder->disable = intel_disable_dp;
2961 intel_encoder->post_disable = intel_post_disable_dp;
2962 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002963
Paulo Zanoni174edf12012-10-26 19:05:50 -02002964 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002965 intel_dig_port->dp.output_reg = output_reg;
2966
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002967 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002968 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
2969 intel_encoder->cloneable = false;
2970 intel_encoder->hot_plug = intel_dp_hot_plug;
2971
2972 intel_dp_init_connector(intel_dig_port, intel_connector);
2973}