blob: ec97bad689f67147b9cf199e2a6fc1d22a49a05d [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
26#include <drm/drmP.h>
27#include <drm/drm_crtc_helper.h>
28#include <drm/radeon_drm.h>
Ben Skeggs68adac52010-04-28 11:46:42 +100029#include <drm/drm_fixed.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020030#include "radeon.h"
31#include "atom.h"
32#include "atom-bits.h"
33
Jerome Glissec93bb852009-07-13 21:04:08 +020034static void atombios_overscan_setup(struct drm_crtc *crtc,
35 struct drm_display_mode *mode,
36 struct drm_display_mode *adjusted_mode)
37{
38 struct drm_device *dev = crtc->dev;
39 struct radeon_device *rdev = dev->dev_private;
40 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
41 SET_CRTC_OVERSCAN_PS_ALLOCATION args;
42 int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
43 int a1, a2;
44
45 memset(&args, 0, sizeof(args));
46
Jerome Glissec93bb852009-07-13 21:04:08 +020047 args.ucCRTC = radeon_crtc->crtc_id;
48
49 switch (radeon_crtc->rmx_type) {
50 case RMX_CENTER:
Cédric Cano45894332011-02-11 19:45:37 -050051 args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
52 args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
53 args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
54 args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
Jerome Glissec93bb852009-07-13 21:04:08 +020055 break;
56 case RMX_ASPECT:
57 a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
58 a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
59
60 if (a1 > a2) {
Cédric Cano45894332011-02-11 19:45:37 -050061 args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
62 args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
Jerome Glissec93bb852009-07-13 21:04:08 +020063 } else if (a2 > a1) {
Alex Deucher942b0e92011-03-14 23:18:00 -040064 args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
65 args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
Jerome Glissec93bb852009-07-13 21:04:08 +020066 }
Jerome Glissec93bb852009-07-13 21:04:08 +020067 break;
68 case RMX_FULL:
69 default:
Cédric Cano45894332011-02-11 19:45:37 -050070 args.usOverscanRight = cpu_to_le16(radeon_crtc->h_border);
71 args.usOverscanLeft = cpu_to_le16(radeon_crtc->h_border);
72 args.usOverscanBottom = cpu_to_le16(radeon_crtc->v_border);
73 args.usOverscanTop = cpu_to_le16(radeon_crtc->v_border);
Jerome Glissec93bb852009-07-13 21:04:08 +020074 break;
75 }
Alex Deucher5b1714d2010-08-03 19:59:20 -040076 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glissec93bb852009-07-13 21:04:08 +020077}
78
79static void atombios_scaler_setup(struct drm_crtc *crtc)
80{
81 struct drm_device *dev = crtc->dev;
82 struct radeon_device *rdev = dev->dev_private;
83 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
84 ENABLE_SCALER_PS_ALLOCATION args;
85 int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
Alex Deucher5df31962012-09-13 11:52:08 -040086 struct radeon_encoder *radeon_encoder =
87 to_radeon_encoder(radeon_crtc->encoder);
Jerome Glissec93bb852009-07-13 21:04:08 +020088 /* fixme - fill in enc_priv for atom dac */
89 enum radeon_tv_std tv_std = TV_STD_NTSC;
Dave Airlie4ce001a2009-08-13 16:32:14 +100090 bool is_tv = false, is_cv = false;
Jerome Glissec93bb852009-07-13 21:04:08 +020091
92 if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
93 return;
94
Alex Deucher5df31962012-09-13 11:52:08 -040095 if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
96 struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
97 tv_std = tv_dac->tv_std;
98 is_tv = true;
Dave Airlie4ce001a2009-08-13 16:32:14 +100099 }
100
Jerome Glissec93bb852009-07-13 21:04:08 +0200101 memset(&args, 0, sizeof(args));
102
103 args.ucScaler = radeon_crtc->crtc_id;
104
Dave Airlie4ce001a2009-08-13 16:32:14 +1000105 if (is_tv) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200106 switch (tv_std) {
107 case TV_STD_NTSC:
108 default:
109 args.ucTVStandard = ATOM_TV_NTSC;
110 break;
111 case TV_STD_PAL:
112 args.ucTVStandard = ATOM_TV_PAL;
113 break;
114 case TV_STD_PAL_M:
115 args.ucTVStandard = ATOM_TV_PALM;
116 break;
117 case TV_STD_PAL_60:
118 args.ucTVStandard = ATOM_TV_PAL60;
119 break;
120 case TV_STD_NTSC_J:
121 args.ucTVStandard = ATOM_TV_NTSCJ;
122 break;
123 case TV_STD_SCART_PAL:
124 args.ucTVStandard = ATOM_TV_PAL; /* ??? */
125 break;
126 case TV_STD_SECAM:
127 args.ucTVStandard = ATOM_TV_SECAM;
128 break;
129 case TV_STD_PAL_CN:
130 args.ucTVStandard = ATOM_TV_PALCN;
131 break;
132 }
133 args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000134 } else if (is_cv) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200135 args.ucTVStandard = ATOM_TV_CV;
136 args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
137 } else {
138 switch (radeon_crtc->rmx_type) {
139 case RMX_FULL:
140 args.ucEnable = ATOM_SCALER_EXPANSION;
141 break;
142 case RMX_CENTER:
143 args.ucEnable = ATOM_SCALER_CENTER;
144 break;
145 case RMX_ASPECT:
146 args.ucEnable = ATOM_SCALER_EXPANSION;
147 break;
148 default:
149 if (ASIC_IS_AVIVO(rdev))
150 args.ucEnable = ATOM_SCALER_DISABLE;
151 else
152 args.ucEnable = ATOM_SCALER_CENTER;
153 break;
154 }
155 }
156 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Dave Airlie4ce001a2009-08-13 16:32:14 +1000157 if ((is_tv || is_cv)
158 && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
159 atom_rv515_force_tv_scaler(rdev, radeon_crtc);
Jerome Glissec93bb852009-07-13 21:04:08 +0200160 }
161}
162
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200163static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
164{
165 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
166 struct drm_device *dev = crtc->dev;
167 struct radeon_device *rdev = dev->dev_private;
168 int index =
169 GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
170 ENABLE_CRTC_PS_ALLOCATION args;
171
172 memset(&args, 0, sizeof(args));
173
174 args.ucCRTC = radeon_crtc->crtc_id;
175 args.ucEnable = lock;
176
177 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
178}
179
180static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
181{
182 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
183 struct drm_device *dev = crtc->dev;
184 struct radeon_device *rdev = dev->dev_private;
185 int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
186 ENABLE_CRTC_PS_ALLOCATION args;
187
188 memset(&args, 0, sizeof(args));
189
190 args.ucCRTC = radeon_crtc->crtc_id;
191 args.ucEnable = state;
192
193 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
194}
195
196static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
197{
198 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
199 struct drm_device *dev = crtc->dev;
200 struct radeon_device *rdev = dev->dev_private;
201 int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
202 ENABLE_CRTC_PS_ALLOCATION args;
203
204 memset(&args, 0, sizeof(args));
205
206 args.ucCRTC = radeon_crtc->crtc_id;
207 args.ucEnable = state;
208
209 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
210}
211
212static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
213{
214 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
215 struct drm_device *dev = crtc->dev;
216 struct radeon_device *rdev = dev->dev_private;
217 int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
218 BLANK_CRTC_PS_ALLOCATION args;
219
220 memset(&args, 0, sizeof(args));
221
222 args.ucCRTC = radeon_crtc->crtc_id;
223 args.ucBlanking = state;
224
225 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
226}
227
Alex Deucherfef9f912012-03-20 17:18:03 -0400228static void atombios_powergate_crtc(struct drm_crtc *crtc, int state)
229{
230 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
231 struct drm_device *dev = crtc->dev;
232 struct radeon_device *rdev = dev->dev_private;
233 int index = GetIndexIntoMasterTable(COMMAND, EnableDispPowerGating);
234 ENABLE_DISP_POWER_GATING_PARAMETERS_V2_1 args;
235
236 memset(&args, 0, sizeof(args));
237
238 args.ucDispPipeId = radeon_crtc->crtc_id;
239 args.ucEnable = state;
240
241 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
242}
243
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200244void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
245{
246 struct drm_device *dev = crtc->dev;
247 struct radeon_device *rdev = dev->dev_private;
Alex Deucher500b7582009-12-02 11:46:52 -0500248 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200249
250 switch (mode) {
251 case DRM_MODE_DPMS_ON:
Alex Deucherd7311172010-05-03 01:13:14 -0400252 radeon_crtc->enabled = true;
253 /* adjust pm to dpms changes BEFORE enabling crtcs */
254 radeon_pm_compute_clocks(rdev);
Alex Deucher37b43902010-02-09 12:04:43 -0500255 atombios_enable_crtc(crtc, ATOM_ENABLE);
Alex Deucher79f17c62012-03-20 17:18:02 -0400256 if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
Alex Deucher37b43902010-02-09 12:04:43 -0500257 atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
258 atombios_blank_crtc(crtc, ATOM_DISABLE);
Alex Deucher45f9a392010-03-24 13:55:51 -0400259 drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
Alex Deucher500b7582009-12-02 11:46:52 -0500260 radeon_crtc_load_lut(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200261 break;
262 case DRM_MODE_DPMS_STANDBY:
263 case DRM_MODE_DPMS_SUSPEND:
264 case DRM_MODE_DPMS_OFF:
Alex Deucher45f9a392010-03-24 13:55:51 -0400265 drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
Alex Deuchera93f3442010-12-20 11:22:29 -0500266 if (radeon_crtc->enabled)
267 atombios_blank_crtc(crtc, ATOM_ENABLE);
Alex Deucher79f17c62012-03-20 17:18:02 -0400268 if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
Alex Deucher37b43902010-02-09 12:04:43 -0500269 atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
270 atombios_enable_crtc(crtc, ATOM_DISABLE);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400271 radeon_crtc->enabled = false;
Alex Deucherd7311172010-05-03 01:13:14 -0400272 /* adjust pm to dpms changes AFTER disabling crtcs */
273 radeon_pm_compute_clocks(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200274 break;
275 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200276}
277
278static void
279atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400280 struct drm_display_mode *mode)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200281{
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400282 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200283 struct drm_device *dev = crtc->dev;
284 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400285 SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200286 int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400287 u16 misc = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200288
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400289 memset(&args, 0, sizeof(args));
Alex Deucher5b1714d2010-08-03 19:59:20 -0400290 args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400291 args.usH_Blanking_Time =
Alex Deucher5b1714d2010-08-03 19:59:20 -0400292 cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
293 args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400294 args.usV_Blanking_Time =
Alex Deucher5b1714d2010-08-03 19:59:20 -0400295 cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400296 args.usH_SyncOffset =
Alex Deucher5b1714d2010-08-03 19:59:20 -0400297 cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400298 args.usH_SyncWidth =
299 cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
300 args.usV_SyncOffset =
Alex Deucher5b1714d2010-08-03 19:59:20 -0400301 cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400302 args.usV_SyncWidth =
303 cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
Alex Deucher5b1714d2010-08-03 19:59:20 -0400304 args.ucH_Border = radeon_crtc->h_border;
305 args.ucV_Border = radeon_crtc->v_border;
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400306
307 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
308 misc |= ATOM_VSYNC_POLARITY;
309 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
310 misc |= ATOM_HSYNC_POLARITY;
311 if (mode->flags & DRM_MODE_FLAG_CSYNC)
312 misc |= ATOM_COMPOSITESYNC;
313 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
314 misc |= ATOM_INTERLACE;
315 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
316 misc |= ATOM_DOUBLE_CLOCK_MODE;
317
318 args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
319 args.ucCRTC = radeon_crtc->crtc_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200320
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400321 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200322}
323
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400324static void atombios_crtc_set_timing(struct drm_crtc *crtc,
325 struct drm_display_mode *mode)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200326{
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400327 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200328 struct drm_device *dev = crtc->dev;
329 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400330 SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200331 int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400332 u16 misc = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200333
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400334 memset(&args, 0, sizeof(args));
335 args.usH_Total = cpu_to_le16(mode->crtc_htotal);
336 args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
337 args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
338 args.usH_SyncWidth =
339 cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
340 args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
341 args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
342 args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
343 args.usV_SyncWidth =
344 cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
345
Alex Deucher54bfe492010-09-03 15:52:53 -0400346 args.ucOverscanRight = radeon_crtc->h_border;
347 args.ucOverscanLeft = radeon_crtc->h_border;
348 args.ucOverscanBottom = radeon_crtc->v_border;
349 args.ucOverscanTop = radeon_crtc->v_border;
350
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400351 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
352 misc |= ATOM_VSYNC_POLARITY;
353 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
354 misc |= ATOM_HSYNC_POLARITY;
355 if (mode->flags & DRM_MODE_FLAG_CSYNC)
356 misc |= ATOM_COMPOSITESYNC;
357 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
358 misc |= ATOM_INTERLACE;
359 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
360 misc |= ATOM_DOUBLE_CLOCK_MODE;
361
362 args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
363 args.ucCRTC = radeon_crtc->crtc_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200364
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400365 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200366}
367
Alex Deucher3fa47d92012-01-20 14:56:39 -0500368static void atombios_disable_ss(struct radeon_device *rdev, int pll_id)
Alex Deucherb7922102010-03-06 10:57:30 -0500369{
Alex Deucherb7922102010-03-06 10:57:30 -0500370 u32 ss_cntl;
371
372 if (ASIC_IS_DCE4(rdev)) {
Alex Deucher3fa47d92012-01-20 14:56:39 -0500373 switch (pll_id) {
Alex Deucherb7922102010-03-06 10:57:30 -0500374 case ATOM_PPLL1:
375 ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
376 ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
377 WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
378 break;
379 case ATOM_PPLL2:
380 ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
381 ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
382 WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
383 break;
384 case ATOM_DCPLL:
385 case ATOM_PPLL_INVALID:
386 return;
387 }
388 } else if (ASIC_IS_AVIVO(rdev)) {
Alex Deucher3fa47d92012-01-20 14:56:39 -0500389 switch (pll_id) {
Alex Deucherb7922102010-03-06 10:57:30 -0500390 case ATOM_PPLL1:
391 ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
392 ss_cntl &= ~1;
393 WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
394 break;
395 case ATOM_PPLL2:
396 ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
397 ss_cntl &= ~1;
398 WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
399 break;
400 case ATOM_DCPLL:
401 case ATOM_PPLL_INVALID:
402 return;
403 }
404 }
405}
406
407
Alex Deucher26b9fc32010-02-01 16:39:11 -0500408union atom_enable_ss {
Alex Deucherba032a52010-10-04 17:13:01 -0400409 ENABLE_LVDS_SS_PARAMETERS lvds_ss;
410 ENABLE_LVDS_SS_PARAMETERS_V2 lvds_ss_2;
Alex Deucher26b9fc32010-02-01 16:39:11 -0500411 ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
Alex Deucherba032a52010-10-04 17:13:01 -0400412 ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2 v2;
Alex Deuchera572eaa2011-01-06 21:19:16 -0500413 ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3 v3;
Alex Deucher26b9fc32010-02-01 16:39:11 -0500414};
415
Alex Deucher3fa47d92012-01-20 14:56:39 -0500416static void atombios_crtc_program_ss(struct radeon_device *rdev,
Alex Deucherba032a52010-10-04 17:13:01 -0400417 int enable,
418 int pll_id,
Jerome Glisse5efcc762012-08-17 14:40:04 -0400419 int crtc_id,
Alex Deucherba032a52010-10-04 17:13:01 -0400420 struct radeon_atom_ss *ss)
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400421{
Jerome Glisse5efcc762012-08-17 14:40:04 -0400422 unsigned i;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400423 int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
Alex Deucher26b9fc32010-02-01 16:39:11 -0500424 union atom_enable_ss args;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400425
Jerome Glisse5efcc762012-08-17 14:40:04 -0400426 if (!enable) {
Alex Deucher53176702012-08-21 18:52:56 -0400427 for (i = 0; i < rdev->num_crtc; i++) {
Jerome Glisse5efcc762012-08-17 14:40:04 -0400428 if (rdev->mode_info.crtcs[i] &&
429 rdev->mode_info.crtcs[i]->enabled &&
430 i != crtc_id &&
431 pll_id == rdev->mode_info.crtcs[i]->pll_id) {
432 /* one other crtc is using this pll don't turn
433 * off spread spectrum as it might turn off
434 * display on active crtc
435 */
436 return;
437 }
438 }
439 }
440
Alex Deucher26b9fc32010-02-01 16:39:11 -0500441 memset(&args, 0, sizeof(args));
Alex Deucherba032a52010-10-04 17:13:01 -0400442
Alex Deuchera572eaa2011-01-06 21:19:16 -0500443 if (ASIC_IS_DCE5(rdev)) {
Cédric Cano45894332011-02-11 19:45:37 -0500444 args.v3.usSpreadSpectrumAmountFrac = cpu_to_le16(0);
Alex Deucher8e8e5232011-05-20 04:34:16 -0400445 args.v3.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
Alex Deuchera572eaa2011-01-06 21:19:16 -0500446 switch (pll_id) {
447 case ATOM_PPLL1:
448 args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P1PLL;
Alex Deuchera572eaa2011-01-06 21:19:16 -0500449 break;
450 case ATOM_PPLL2:
451 args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P2PLL;
Alex Deuchera572eaa2011-01-06 21:19:16 -0500452 break;
453 case ATOM_DCPLL:
454 args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_DCPLL;
Alex Deuchera572eaa2011-01-06 21:19:16 -0500455 break;
456 case ATOM_PPLL_INVALID:
457 return;
458 }
Alex Deucherf312f092012-07-17 14:02:44 -0400459 args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
460 args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
Alex Deucherd0ae3e82011-05-23 14:06:20 -0400461 args.v3.ucEnable = enable;
Alex Deucher0671bdd72012-03-20 17:18:34 -0400462 if ((ss->percentage == 0) || (ss->type & ATOM_EXTERNAL_SS_MASK) || ASIC_IS_DCE61(rdev))
Alex Deucher8e8e5232011-05-20 04:34:16 -0400463 args.v3.ucEnable = ATOM_DISABLE;
Alex Deuchera572eaa2011-01-06 21:19:16 -0500464 } else if (ASIC_IS_DCE4(rdev)) {
Alex Deucherba032a52010-10-04 17:13:01 -0400465 args.v2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
Alex Deucher8e8e5232011-05-20 04:34:16 -0400466 args.v2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
Alex Deucherba032a52010-10-04 17:13:01 -0400467 switch (pll_id) {
468 case ATOM_PPLL1:
469 args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P1PLL;
Alex Deucherba032a52010-10-04 17:13:01 -0400470 break;
471 case ATOM_PPLL2:
472 args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P2PLL;
Alex Deucherba032a52010-10-04 17:13:01 -0400473 break;
474 case ATOM_DCPLL:
475 args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_DCPLL;
Alex Deucherba032a52010-10-04 17:13:01 -0400476 break;
477 case ATOM_PPLL_INVALID:
478 return;
479 }
Alex Deucherf312f092012-07-17 14:02:44 -0400480 args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
481 args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
Alex Deucherba032a52010-10-04 17:13:01 -0400482 args.v2.ucEnable = enable;
Alex Deucher09cc6502011-10-12 18:44:33 -0400483 if ((ss->percentage == 0) || (ss->type & ATOM_EXTERNAL_SS_MASK) || ASIC_IS_DCE41(rdev))
Alex Deucher8e8e5232011-05-20 04:34:16 -0400484 args.v2.ucEnable = ATOM_DISABLE;
Alex Deucherba032a52010-10-04 17:13:01 -0400485 } else if (ASIC_IS_DCE3(rdev)) {
486 args.v1.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
Alex Deucher8e8e5232011-05-20 04:34:16 -0400487 args.v1.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
Alex Deucherba032a52010-10-04 17:13:01 -0400488 args.v1.ucSpreadSpectrumStep = ss->step;
489 args.v1.ucSpreadSpectrumDelay = ss->delay;
490 args.v1.ucSpreadSpectrumRange = ss->range;
491 args.v1.ucPpll = pll_id;
492 args.v1.ucEnable = enable;
493 } else if (ASIC_IS_AVIVO(rdev)) {
Alex Deucher8e8e5232011-05-20 04:34:16 -0400494 if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
495 (ss->type & ATOM_EXTERNAL_SS_MASK)) {
Alex Deucher3fa47d92012-01-20 14:56:39 -0500496 atombios_disable_ss(rdev, pll_id);
Alex Deucherba032a52010-10-04 17:13:01 -0400497 return;
498 }
499 args.lvds_ss_2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
Alex Deucher8e8e5232011-05-20 04:34:16 -0400500 args.lvds_ss_2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
Alex Deucherba032a52010-10-04 17:13:01 -0400501 args.lvds_ss_2.ucSpreadSpectrumStep = ss->step;
502 args.lvds_ss_2.ucSpreadSpectrumDelay = ss->delay;
503 args.lvds_ss_2.ucSpreadSpectrumRange = ss->range;
504 args.lvds_ss_2.ucEnable = enable;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400505 } else {
Alex Deucher8e8e5232011-05-20 04:34:16 -0400506 if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
507 (ss->type & ATOM_EXTERNAL_SS_MASK)) {
Alex Deucher3fa47d92012-01-20 14:56:39 -0500508 atombios_disable_ss(rdev, pll_id);
Alex Deucherba032a52010-10-04 17:13:01 -0400509 return;
510 }
511 args.lvds_ss.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
Alex Deucher8e8e5232011-05-20 04:34:16 -0400512 args.lvds_ss.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
Alex Deucherba032a52010-10-04 17:13:01 -0400513 args.lvds_ss.ucSpreadSpectrumStepSize_Delay = (ss->step & 3) << 2;
514 args.lvds_ss.ucSpreadSpectrumStepSize_Delay |= (ss->delay & 7) << 4;
515 args.lvds_ss.ucEnable = enable;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400516 }
Alex Deucher26b9fc32010-02-01 16:39:11 -0500517 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400518}
519
Alex Deucher4eaeca32010-01-19 17:32:27 -0500520union adjust_pixel_clock {
521 ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500522 ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500523};
524
525static u32 atombios_adjust_pll(struct drm_crtc *crtc,
Alex Deucher19eca432012-09-13 10:56:16 -0400526 struct drm_display_mode *mode)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200527{
Alex Deucher19eca432012-09-13 10:56:16 -0400528 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200529 struct drm_device *dev = crtc->dev;
530 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5df31962012-09-13 11:52:08 -0400531 struct drm_encoder *encoder = radeon_crtc->encoder;
532 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
533 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
Alex Deucher4eaeca32010-01-19 17:32:27 -0500534 u32 adjusted_clock = mode->clock;
Alex Deucher5df31962012-09-13 11:52:08 -0400535 int encoder_mode = atombios_get_encoder_mode(encoder);
Alex Deucherfbee67a2010-08-16 12:44:47 -0400536 u32 dp_clock = mode->clock;
Alex Deucher5df31962012-09-13 11:52:08 -0400537 int bpc = radeon_get_monitor_bpc(connector);
538 bool is_duallink = radeon_dig_monitor_is_duallink(encoder, mode->clock);
Alex Deucherfc103322010-01-19 17:16:10 -0500539
Alex Deucher4eaeca32010-01-19 17:32:27 -0500540 /* reset the pll flags */
Alex Deucher19eca432012-09-13 10:56:16 -0400541 radeon_crtc->pll_flags = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200542
543 if (ASIC_IS_AVIVO(rdev)) {
Alex Deuchereb1300b2009-07-13 11:09:56 -0400544 if ((rdev->family == CHIP_RS600) ||
545 (rdev->family == CHIP_RS690) ||
546 (rdev->family == CHIP_RS740))
Alex Deucher19eca432012-09-13 10:56:16 -0400547 radeon_crtc->pll_flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
548 RADEON_PLL_PREFER_CLOSEST_LOWER);
Dave Airlie5480f722010-10-19 10:36:47 +1000549
550 if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
Alex Deucher19eca432012-09-13 10:56:16 -0400551 radeon_crtc->pll_flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
Dave Airlie5480f722010-10-19 10:36:47 +1000552 else
Alex Deucher19eca432012-09-13 10:56:16 -0400553 radeon_crtc->pll_flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
Alex Deucher9bb09fa2011-04-07 10:31:25 -0400554
Alex Deucher5785e532011-04-19 15:24:59 -0400555 if (rdev->family < CHIP_RV770)
Alex Deucher19eca432012-09-13 10:56:16 -0400556 radeon_crtc->pll_flags |= RADEON_PLL_PREFER_MINM_OVER_MAXP;
Alex Deucher37d41742012-04-19 10:48:38 -0400557 /* use frac fb div on APUs */
Alex Deucherc7d2f222012-12-18 22:11:51 -0500558 if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev) || ASIC_IS_DCE8(rdev))
Alex Deucher19eca432012-09-13 10:56:16 -0400559 radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
Alex Deucher41167822013-04-01 16:06:25 -0400560 /* use frac fb div on RS780/RS880 */
561 if ((rdev->family == CHIP_RS780) || (rdev->family == CHIP_RS880))
562 radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
Alex Deuchera02dc742012-11-13 18:03:41 -0500563 if (ASIC_IS_DCE32(rdev) && mode->clock > 165000)
564 radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
Dave Airlie5480f722010-10-19 10:36:47 +1000565 } else {
Alex Deucher19eca432012-09-13 10:56:16 -0400566 radeon_crtc->pll_flags |= RADEON_PLL_LEGACY;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200567
Dave Airlie5480f722010-10-19 10:36:47 +1000568 if (mode->clock > 200000) /* range limits??? */
Alex Deucher19eca432012-09-13 10:56:16 -0400569 radeon_crtc->pll_flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
Dave Airlie5480f722010-10-19 10:36:47 +1000570 else
Alex Deucher19eca432012-09-13 10:56:16 -0400571 radeon_crtc->pll_flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
Dave Airlie5480f722010-10-19 10:36:47 +1000572 }
573
Alex Deucher5df31962012-09-13 11:52:08 -0400574 if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
575 (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)) {
576 if (connector) {
577 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
578 struct radeon_connector_atom_dig *dig_connector =
579 radeon_connector->con_priv;
Alex Deucherfbee67a2010-08-16 12:44:47 -0400580
Alex Deucher5df31962012-09-13 11:52:08 -0400581 dp_clock = dig_connector->dp_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200582 }
583 }
584
Alex Deucher5df31962012-09-13 11:52:08 -0400585 /* use recommended ref_div for ss */
586 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
587 if (radeon_crtc->ss_enabled) {
588 if (radeon_crtc->ss.refdiv) {
589 radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
590 radeon_crtc->pll_reference_div = radeon_crtc->ss.refdiv;
591 if (ASIC_IS_AVIVO(rdev))
592 radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
593 }
594 }
595 }
596
597 if (ASIC_IS_AVIVO(rdev)) {
598 /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
599 if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
600 adjusted_clock = mode->clock * 2;
601 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
602 radeon_crtc->pll_flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
603 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
604 radeon_crtc->pll_flags |= RADEON_PLL_IS_LCD;
605 } else {
606 if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
607 radeon_crtc->pll_flags |= RADEON_PLL_NO_ODD_POST_DIV;
608 if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
609 radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
610 }
611
Alex Deucher2606c882009-10-08 13:36:21 -0400612 /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
613 * accordingly based on the encoder/transmitter to work around
614 * special hw requirements.
615 */
616 if (ASIC_IS_DCE3(rdev)) {
Alex Deucher4eaeca32010-01-19 17:32:27 -0500617 union adjust_pixel_clock args;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500618 u8 frev, crev;
619 int index;
Alex Deucher2606c882009-10-08 13:36:21 -0400620
Alex Deucher2606c882009-10-08 13:36:21 -0400621 index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
Alex Deuchera084e6e2010-03-18 01:04:01 -0400622 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
623 &crev))
624 return adjusted_clock;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500625
626 memset(&args, 0, sizeof(args));
627
628 switch (frev) {
629 case 1:
630 switch (crev) {
631 case 1:
632 case 2:
633 args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
634 args.v1.ucTransmitterID = radeon_encoder->encoder_id;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500635 args.v1.ucEncodeMode = encoder_mode;
Alex Deucher19eca432012-09-13 10:56:16 -0400636 if (radeon_crtc->ss_enabled && radeon_crtc->ss.percentage)
Alex Deucherfbee67a2010-08-16 12:44:47 -0400637 args.v1.ucConfig |=
638 ADJUST_DISPLAY_CONFIG_SS_ENABLE;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500639
640 atom_execute_table(rdev->mode_info.atom_context,
641 index, (uint32_t *)&args);
642 adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
643 break;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500644 case 3:
645 args.v3.sInput.usPixelClock = cpu_to_le16(mode->clock / 10);
646 args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
647 args.v3.sInput.ucEncodeMode = encoder_mode;
648 args.v3.sInput.ucDispPllConfig = 0;
Alex Deucher19eca432012-09-13 10:56:16 -0400649 if (radeon_crtc->ss_enabled && radeon_crtc->ss.percentage)
Alex Deucherb526ce22011-01-20 23:35:58 +0000650 args.v3.sInput.ucDispPllConfig |=
651 DISPPLL_CONFIG_SS_ENABLE;
Alex Deucher996d5c52011-10-26 15:59:50 -0400652 if (ENCODER_MODE_IS_DP(encoder_mode)) {
Alex Deucherb4f15f82011-10-25 11:34:51 -0400653 args.v3.sInput.ucDispPllConfig |=
654 DISPPLL_CONFIG_COHERENT_MODE;
655 /* 16200 or 27000 */
656 args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
657 } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500658 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Alex Deucherb4f15f82011-10-25 11:34:51 -0400659 if (encoder_mode == ATOM_ENCODER_MODE_HDMI)
660 /* deep color support */
661 args.v3.sInput.usPixelClock =
662 cpu_to_le16((mode->clock * bpc / 8) / 10);
663 if (dig->coherent_mode)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500664 args.v3.sInput.ucDispPllConfig |=
665 DISPPLL_CONFIG_COHERENT_MODE;
Alex Deucher9aa59992012-01-20 15:03:30 -0500666 if (is_duallink)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500667 args.v3.sInput.ucDispPllConfig |=
Alex Deucherb4f15f82011-10-25 11:34:51 -0400668 DISPPLL_CONFIG_DUAL_LINK;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500669 }
Alex Deucher1d33e1f2011-10-31 08:58:47 -0400670 if (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
671 ENCODER_OBJECT_ID_NONE)
672 args.v3.sInput.ucExtTransmitterID =
673 radeon_encoder_get_dp_bridge_encoder_id(encoder);
674 else
Alex Deuchercc9f67a2011-06-16 10:06:16 -0400675 args.v3.sInput.ucExtTransmitterID = 0;
676
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500677 atom_execute_table(rdev->mode_info.atom_context,
678 index, (uint32_t *)&args);
679 adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
680 if (args.v3.sOutput.ucRefDiv) {
Alex Deucher19eca432012-09-13 10:56:16 -0400681 radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
682 radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
683 radeon_crtc->pll_reference_div = args.v3.sOutput.ucRefDiv;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500684 }
685 if (args.v3.sOutput.ucPostDiv) {
Alex Deucher19eca432012-09-13 10:56:16 -0400686 radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
687 radeon_crtc->pll_flags |= RADEON_PLL_USE_POST_DIV;
688 radeon_crtc->pll_post_div = args.v3.sOutput.ucPostDiv;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500689 }
690 break;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500691 default:
692 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
693 return adjusted_clock;
694 }
695 break;
696 default:
697 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
698 return adjusted_clock;
699 }
Alex Deucherd56ef9c2009-10-27 12:11:09 -0400700 }
Alex Deucher4eaeca32010-01-19 17:32:27 -0500701 return adjusted_clock;
702}
703
704union set_pixel_clock {
705 SET_PIXEL_CLOCK_PS_ALLOCATION base;
706 PIXEL_CLOCK_PARAMETERS v1;
707 PIXEL_CLOCK_PARAMETERS_V2 v2;
708 PIXEL_CLOCK_PARAMETERS_V3 v3;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500709 PIXEL_CLOCK_PARAMETERS_V5 v5;
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500710 PIXEL_CLOCK_PARAMETERS_V6 v6;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500711};
712
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500713/* on DCE5, make sure the voltage is high enough to support the
714 * required disp clk.
715 */
Alex Deucherf3f1f032012-03-20 17:18:04 -0400716static void atombios_crtc_set_disp_eng_pll(struct radeon_device *rdev,
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500717 u32 dispclk)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500718{
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500719 u8 frev, crev;
720 int index;
721 union set_pixel_clock args;
722
723 memset(&args, 0, sizeof(args));
724
725 index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
Alex Deuchera084e6e2010-03-18 01:04:01 -0400726 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
727 &crev))
728 return;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500729
730 switch (frev) {
731 case 1:
732 switch (crev) {
733 case 5:
734 /* if the default dcpll clock is specified,
735 * SetPixelClock provides the dividers
736 */
737 args.v5.ucCRTC = ATOM_CRTC_INVALID;
Cédric Cano45894332011-02-11 19:45:37 -0500738 args.v5.usPixelClock = cpu_to_le16(dispclk);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500739 args.v5.ucPpll = ATOM_DCPLL;
740 break;
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500741 case 6:
742 /* if the default dcpll clock is specified,
743 * SetPixelClock provides the dividers
744 */
Alex Deucher265aa6c2011-02-14 16:16:22 -0500745 args.v6.ulDispEngClkFreq = cpu_to_le32(dispclk);
Alex Deucher8542c122012-07-13 11:04:37 -0400746 if (ASIC_IS_DCE61(rdev) || ASIC_IS_DCE8(rdev))
Alex Deucher729b95e2012-03-20 17:18:31 -0400747 args.v6.ucPpll = ATOM_EXT_PLL1;
748 else if (ASIC_IS_DCE6(rdev))
Alex Deucherf3f1f032012-03-20 17:18:04 -0400749 args.v6.ucPpll = ATOM_PPLL0;
750 else
751 args.v6.ucPpll = ATOM_DCPLL;
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500752 break;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500753 default:
754 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
755 return;
756 }
757 break;
758 default:
759 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
760 return;
761 }
762 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
763}
764
Alex Deucher37f90032010-06-11 17:58:38 -0400765static void atombios_crtc_program_pll(struct drm_crtc *crtc,
Benjamin Herrenschmidtf1bece72011-07-13 16:28:15 +1000766 u32 crtc_id,
Alex Deucher37f90032010-06-11 17:58:38 -0400767 int pll_id,
768 u32 encoder_mode,
769 u32 encoder_id,
770 u32 clock,
771 u32 ref_div,
772 u32 fb_div,
773 u32 frac_fb_div,
Alex Deucherdf271be2011-05-20 04:34:15 -0400774 u32 post_div,
Alex Deucher8e8e5232011-05-20 04:34:16 -0400775 int bpc,
776 bool ss_enabled,
777 struct radeon_atom_ss *ss)
Alex Deucher37f90032010-06-11 17:58:38 -0400778{
779 struct drm_device *dev = crtc->dev;
780 struct radeon_device *rdev = dev->dev_private;
781 u8 frev, crev;
782 int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
783 union set_pixel_clock args;
784
785 memset(&args, 0, sizeof(args));
786
787 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
788 &crev))
789 return;
790
791 switch (frev) {
792 case 1:
793 switch (crev) {
794 case 1:
795 if (clock == ATOM_DISABLE)
796 return;
797 args.v1.usPixelClock = cpu_to_le16(clock / 10);
798 args.v1.usRefDiv = cpu_to_le16(ref_div);
799 args.v1.usFbDiv = cpu_to_le16(fb_div);
800 args.v1.ucFracFbDiv = frac_fb_div;
801 args.v1.ucPostDiv = post_div;
802 args.v1.ucPpll = pll_id;
803 args.v1.ucCRTC = crtc_id;
804 args.v1.ucRefDivSrc = 1;
805 break;
806 case 2:
807 args.v2.usPixelClock = cpu_to_le16(clock / 10);
808 args.v2.usRefDiv = cpu_to_le16(ref_div);
809 args.v2.usFbDiv = cpu_to_le16(fb_div);
810 args.v2.ucFracFbDiv = frac_fb_div;
811 args.v2.ucPostDiv = post_div;
812 args.v2.ucPpll = pll_id;
813 args.v2.ucCRTC = crtc_id;
814 args.v2.ucRefDivSrc = 1;
815 break;
816 case 3:
817 args.v3.usPixelClock = cpu_to_le16(clock / 10);
818 args.v3.usRefDiv = cpu_to_le16(ref_div);
819 args.v3.usFbDiv = cpu_to_le16(fb_div);
820 args.v3.ucFracFbDiv = frac_fb_div;
821 args.v3.ucPostDiv = post_div;
822 args.v3.ucPpll = pll_id;
Alex Deuchere7295862012-09-12 17:58:07 -0400823 if (crtc_id == ATOM_CRTC2)
824 args.v3.ucMiscInfo = PIXEL_CLOCK_MISC_CRTC_SEL_CRTC2;
825 else
826 args.v3.ucMiscInfo = PIXEL_CLOCK_MISC_CRTC_SEL_CRTC1;
Alex Deucher6f15c502011-05-20 12:36:12 -0400827 if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
828 args.v3.ucMiscInfo |= PIXEL_CLOCK_MISC_REF_DIV_SRC;
Alex Deucher37f90032010-06-11 17:58:38 -0400829 args.v3.ucTransmitterId = encoder_id;
830 args.v3.ucEncoderMode = encoder_mode;
831 break;
832 case 5:
833 args.v5.ucCRTC = crtc_id;
834 args.v5.usPixelClock = cpu_to_le16(clock / 10);
835 args.v5.ucRefDiv = ref_div;
836 args.v5.usFbDiv = cpu_to_le16(fb_div);
837 args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
838 args.v5.ucPostDiv = post_div;
839 args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
Alex Deucher8e8e5232011-05-20 04:34:16 -0400840 if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
841 args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_REF_DIV_SRC;
Alex Deucherdf271be2011-05-20 04:34:15 -0400842 switch (bpc) {
843 case 8:
844 default:
845 args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_24BPP;
846 break;
847 case 10:
848 args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_30BPP;
849 break;
850 }
Alex Deucher37f90032010-06-11 17:58:38 -0400851 args.v5.ucTransmitterID = encoder_id;
852 args.v5.ucEncoderMode = encoder_mode;
853 args.v5.ucPpll = pll_id;
854 break;
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500855 case 6:
Benjamin Herrenschmidtf1bece72011-07-13 16:28:15 +1000856 args.v6.ulDispEngClkFreq = cpu_to_le32(crtc_id << 24 | clock / 10);
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500857 args.v6.ucRefDiv = ref_div;
858 args.v6.usFbDiv = cpu_to_le16(fb_div);
859 args.v6.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
860 args.v6.ucPostDiv = post_div;
861 args.v6.ucMiscInfo = 0; /* HDMI depth, etc. */
Alex Deucher8e8e5232011-05-20 04:34:16 -0400862 if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
863 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_REF_DIV_SRC;
Alex Deucherdf271be2011-05-20 04:34:15 -0400864 switch (bpc) {
865 case 8:
866 default:
867 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_24BPP;
868 break;
869 case 10:
870 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_30BPP;
871 break;
872 case 12:
873 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_36BPP;
874 break;
875 case 16:
876 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_48BPP;
877 break;
878 }
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500879 args.v6.ucTransmitterID = encoder_id;
880 args.v6.ucEncoderMode = encoder_mode;
881 args.v6.ucPpll = pll_id;
882 break;
Alex Deucher37f90032010-06-11 17:58:38 -0400883 default:
884 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
885 return;
886 }
887 break;
888 default:
889 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
890 return;
891 }
892
893 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
894}
895
Alex Deucher19eca432012-09-13 10:56:16 -0400896static bool atombios_crtc_prepare_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
897{
898 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
899 struct drm_device *dev = crtc->dev;
900 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5df31962012-09-13 11:52:08 -0400901 struct radeon_encoder *radeon_encoder =
902 to_radeon_encoder(radeon_crtc->encoder);
903 int encoder_mode = atombios_get_encoder_mode(radeon_crtc->encoder);
Alex Deucher19eca432012-09-13 10:56:16 -0400904
905 radeon_crtc->bpc = 8;
906 radeon_crtc->ss_enabled = false;
907
Alex Deucher19eca432012-09-13 10:56:16 -0400908 if ((radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
Alex Deucher5df31962012-09-13 11:52:08 -0400909 (radeon_encoder_get_dp_bridge_encoder_id(radeon_crtc->encoder) != ENCODER_OBJECT_ID_NONE)) {
Alex Deucher19eca432012-09-13 10:56:16 -0400910 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
911 struct drm_connector *connector =
Alex Deucher5df31962012-09-13 11:52:08 -0400912 radeon_get_connector_for_encoder(radeon_crtc->encoder);
Alex Deucher19eca432012-09-13 10:56:16 -0400913 struct radeon_connector *radeon_connector =
914 to_radeon_connector(connector);
915 struct radeon_connector_atom_dig *dig_connector =
916 radeon_connector->con_priv;
917 int dp_clock;
918 radeon_crtc->bpc = radeon_get_monitor_bpc(connector);
919
920 switch (encoder_mode) {
921 case ATOM_ENCODER_MODE_DP_MST:
922 case ATOM_ENCODER_MODE_DP:
923 /* DP/eDP */
924 dp_clock = dig_connector->dp_clock / 10;
925 if (ASIC_IS_DCE4(rdev))
926 radeon_crtc->ss_enabled =
927 radeon_atombios_get_asic_ss_info(rdev, &radeon_crtc->ss,
928 ASIC_INTERNAL_SS_ON_DP,
929 dp_clock);
930 else {
931 if (dp_clock == 16200) {
932 radeon_crtc->ss_enabled =
933 radeon_atombios_get_ppll_ss_info(rdev,
934 &radeon_crtc->ss,
935 ATOM_DP_SS_ID2);
936 if (!radeon_crtc->ss_enabled)
937 radeon_crtc->ss_enabled =
938 radeon_atombios_get_ppll_ss_info(rdev,
939 &radeon_crtc->ss,
940 ATOM_DP_SS_ID1);
941 } else
942 radeon_crtc->ss_enabled =
943 radeon_atombios_get_ppll_ss_info(rdev,
944 &radeon_crtc->ss,
945 ATOM_DP_SS_ID1);
946 }
947 break;
948 case ATOM_ENCODER_MODE_LVDS:
949 if (ASIC_IS_DCE4(rdev))
950 radeon_crtc->ss_enabled =
951 radeon_atombios_get_asic_ss_info(rdev,
952 &radeon_crtc->ss,
953 dig->lcd_ss_id,
954 mode->clock / 10);
955 else
956 radeon_crtc->ss_enabled =
957 radeon_atombios_get_ppll_ss_info(rdev,
958 &radeon_crtc->ss,
959 dig->lcd_ss_id);
960 break;
961 case ATOM_ENCODER_MODE_DVI:
962 if (ASIC_IS_DCE4(rdev))
963 radeon_crtc->ss_enabled =
964 radeon_atombios_get_asic_ss_info(rdev,
965 &radeon_crtc->ss,
966 ASIC_INTERNAL_SS_ON_TMDS,
967 mode->clock / 10);
968 break;
969 case ATOM_ENCODER_MODE_HDMI:
970 if (ASIC_IS_DCE4(rdev))
971 radeon_crtc->ss_enabled =
972 radeon_atombios_get_asic_ss_info(rdev,
973 &radeon_crtc->ss,
974 ASIC_INTERNAL_SS_ON_HDMI,
975 mode->clock / 10);
976 break;
977 default:
978 break;
979 }
980 }
981
982 /* adjust pixel clock as needed */
983 radeon_crtc->adjusted_clock = atombios_adjust_pll(crtc, mode);
984
985 return true;
986}
987
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500988static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
Alex Deucher4eaeca32010-01-19 17:32:27 -0500989{
990 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
991 struct drm_device *dev = crtc->dev;
992 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5df31962012-09-13 11:52:08 -0400993 struct radeon_encoder *radeon_encoder =
994 to_radeon_encoder(radeon_crtc->encoder);
Alex Deucher4eaeca32010-01-19 17:32:27 -0500995 u32 pll_clock = mode->clock;
996 u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
997 struct radeon_pll *pll;
Alex Deucher5df31962012-09-13 11:52:08 -0400998 int encoder_mode = atombios_get_encoder_mode(radeon_crtc->encoder);
Alex Deucher4eaeca32010-01-19 17:32:27 -0500999
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001000 switch (radeon_crtc->pll_id) {
1001 case ATOM_PPLL1:
Alex Deucher4eaeca32010-01-19 17:32:27 -05001002 pll = &rdev->clock.p1pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001003 break;
1004 case ATOM_PPLL2:
Alex Deucher4eaeca32010-01-19 17:32:27 -05001005 pll = &rdev->clock.p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001006 break;
1007 case ATOM_DCPLL:
1008 case ATOM_PPLL_INVALID:
Stefan Richter921d98b2010-05-26 10:27:44 +10001009 default:
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001010 pll = &rdev->clock.dcpll;
1011 break;
1012 }
Alex Deucher4eaeca32010-01-19 17:32:27 -05001013
Alex Deucher19eca432012-09-13 10:56:16 -04001014 /* update pll params */
1015 pll->flags = radeon_crtc->pll_flags;
1016 pll->reference_div = radeon_crtc->pll_reference_div;
1017 pll->post_div = radeon_crtc->pll_post_div;
Alex Deucher2606c882009-10-08 13:36:21 -04001018
Alex Deucher64146f82011-03-22 01:46:12 -04001019 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1020 /* TV seems to prefer the legacy algo on some boards */
Alex Deucher19eca432012-09-13 10:56:16 -04001021 radeon_compute_pll_legacy(pll, radeon_crtc->adjusted_clock, &pll_clock,
1022 &fb_div, &frac_fb_div, &ref_div, &post_div);
Alex Deucher64146f82011-03-22 01:46:12 -04001023 else if (ASIC_IS_AVIVO(rdev))
Alex Deucher19eca432012-09-13 10:56:16 -04001024 radeon_compute_pll_avivo(pll, radeon_crtc->adjusted_clock, &pll_clock,
1025 &fb_div, &frac_fb_div, &ref_div, &post_div);
Alex Deucher619efb12011-01-31 16:48:53 -05001026 else
Alex Deucher19eca432012-09-13 10:56:16 -04001027 radeon_compute_pll_legacy(pll, radeon_crtc->adjusted_clock, &pll_clock,
1028 &fb_div, &frac_fb_div, &ref_div, &post_div);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001029
Alex Deucher19eca432012-09-13 10:56:16 -04001030 atombios_crtc_program_ss(rdev, ATOM_DISABLE, radeon_crtc->pll_id,
1031 radeon_crtc->crtc_id, &radeon_crtc->ss);
Alex Deucherba032a52010-10-04 17:13:01 -04001032
Alex Deucher37f90032010-06-11 17:58:38 -04001033 atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
1034 encoder_mode, radeon_encoder->encoder_id, mode->clock,
Alex Deucher19eca432012-09-13 10:56:16 -04001035 ref_div, fb_div, frac_fb_div, post_div,
1036 radeon_crtc->bpc, radeon_crtc->ss_enabled, &radeon_crtc->ss);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001037
Alex Deucher19eca432012-09-13 10:56:16 -04001038 if (radeon_crtc->ss_enabled) {
Alex Deucherba032a52010-10-04 17:13:01 -04001039 /* calculate ss amount and step size */
1040 if (ASIC_IS_DCE4(rdev)) {
1041 u32 step_size;
Alex Deucher19eca432012-09-13 10:56:16 -04001042 u32 amount = (((fb_div * 10) + frac_fb_div) * radeon_crtc->ss.percentage) / 10000;
1043 radeon_crtc->ss.amount = (amount / 10) & ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK;
1044 radeon_crtc->ss.amount |= ((amount - (amount / 10)) << ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT) &
Alex Deucherba032a52010-10-04 17:13:01 -04001045 ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK;
Alex Deucher19eca432012-09-13 10:56:16 -04001046 if (radeon_crtc->ss.type & ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD)
1047 step_size = (4 * amount * ref_div * (radeon_crtc->ss.rate * 2048)) /
Alex Deucherba032a52010-10-04 17:13:01 -04001048 (125 * 25 * pll->reference_freq / 100);
1049 else
Alex Deucher19eca432012-09-13 10:56:16 -04001050 step_size = (2 * amount * ref_div * (radeon_crtc->ss.rate * 2048)) /
Alex Deucherba032a52010-10-04 17:13:01 -04001051 (125 * 25 * pll->reference_freq / 100);
Alex Deucher19eca432012-09-13 10:56:16 -04001052 radeon_crtc->ss.step = step_size;
Alex Deucherba032a52010-10-04 17:13:01 -04001053 }
1054
Alex Deucher19eca432012-09-13 10:56:16 -04001055 atombios_crtc_program_ss(rdev, ATOM_ENABLE, radeon_crtc->pll_id,
1056 radeon_crtc->crtc_id, &radeon_crtc->ss);
Alex Deucherba032a52010-10-04 17:13:01 -04001057 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001058}
1059
Alex Deucherc9417bd2011-02-06 14:23:26 -05001060static int dce4_crtc_do_set_base(struct drm_crtc *crtc,
1061 struct drm_framebuffer *fb,
1062 int x, int y, int atomic)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001063{
1064 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1065 struct drm_device *dev = crtc->dev;
1066 struct radeon_device *rdev = dev->dev_private;
1067 struct radeon_framebuffer *radeon_fb;
Chris Ball4dd19b02010-09-26 06:47:23 -05001068 struct drm_framebuffer *target_fb;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001069 struct drm_gem_object *obj;
1070 struct radeon_bo *rbo;
1071 uint64_t fb_location;
1072 uint32_t fb_format, fb_pitch_pixels, tiling_flags;
Jerome Glisse285484e2011-12-16 17:03:42 -05001073 unsigned bankw, bankh, mtaspect, tile_split;
Alex Deucherfa6bee42011-01-25 11:55:50 -05001074 u32 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_NONE);
Alex Deucheradcfde52011-05-27 10:05:03 -04001075 u32 tmp, viewport_w, viewport_h;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001076 int r;
1077
1078 /* no fb bound */
Chris Ball4dd19b02010-09-26 06:47:23 -05001079 if (!atomic && !crtc->fb) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001080 DRM_DEBUG_KMS("No FB bound\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001081 return 0;
1082 }
1083
Chris Ball4dd19b02010-09-26 06:47:23 -05001084 if (atomic) {
1085 radeon_fb = to_radeon_framebuffer(fb);
1086 target_fb = fb;
1087 }
1088 else {
1089 radeon_fb = to_radeon_framebuffer(crtc->fb);
1090 target_fb = crtc->fb;
1091 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001092
Chris Ball4dd19b02010-09-26 06:47:23 -05001093 /* If atomic, assume fb object is pinned & idle & fenced and
1094 * just update base pointers
1095 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001096 obj = radeon_fb->obj;
Daniel Vetter7e4d15d2011-02-18 17:59:17 +01001097 rbo = gem_to_radeon_bo(obj);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001098 r = radeon_bo_reserve(rbo, false);
1099 if (unlikely(r != 0))
1100 return r;
Chris Ball4dd19b02010-09-26 06:47:23 -05001101
1102 if (atomic)
1103 fb_location = radeon_bo_gpu_offset(rbo);
1104 else {
1105 r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
1106 if (unlikely(r != 0)) {
1107 radeon_bo_unreserve(rbo);
1108 return -EINVAL;
1109 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001110 }
Chris Ball4dd19b02010-09-26 06:47:23 -05001111
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001112 radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
1113 radeon_bo_unreserve(rbo);
1114
Chris Ball4dd19b02010-09-26 06:47:23 -05001115 switch (target_fb->bits_per_pixel) {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001116 case 8:
1117 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
1118 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
1119 break;
1120 case 15:
1121 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
1122 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
1123 break;
1124 case 16:
1125 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
1126 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
Alex Deucherfa6bee42011-01-25 11:55:50 -05001127#ifdef __BIG_ENDIAN
1128 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
1129#endif
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001130 break;
1131 case 24:
1132 case 32:
1133 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
1134 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
Alex Deucherfa6bee42011-01-25 11:55:50 -05001135#ifdef __BIG_ENDIAN
1136 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
1137#endif
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001138 break;
1139 default:
1140 DRM_ERROR("Unsupported screen depth %d\n",
Chris Ball4dd19b02010-09-26 06:47:23 -05001141 target_fb->bits_per_pixel);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001142 return -EINVAL;
1143 }
1144
Alex Deucher392e3722011-11-28 14:49:27 -05001145 if (tiling_flags & RADEON_TILING_MACRO) {
Alex Deucher8da0e502012-07-11 18:38:29 -04001146 if (rdev->family >= CHIP_BONAIRE)
1147 tmp = rdev->config.cik.tile_config;
1148 else if (rdev->family >= CHIP_TAHITI)
Alex Deucherb7019b22012-06-14 15:58:25 -04001149 tmp = rdev->config.si.tile_config;
1150 else if (rdev->family >= CHIP_CAYMAN)
Alex Deucher392e3722011-11-28 14:49:27 -05001151 tmp = rdev->config.cayman.tile_config;
1152 else
1153 tmp = rdev->config.evergreen.tile_config;
1154
1155 switch ((tmp & 0xf0) >> 4) {
1156 case 0: /* 4 banks */
1157 fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_4_BANK);
1158 break;
1159 case 1: /* 8 banks */
1160 default:
1161 fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_8_BANK);
1162 break;
1163 case 2: /* 16 banks */
1164 fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_16_BANK);
1165 break;
1166 }
1167
Alex Deucher97d66322010-05-20 12:12:48 -04001168 fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
Jerome Glisse285484e2011-12-16 17:03:42 -05001169
1170 evergreen_tiling_fields(tiling_flags, &bankw, &bankh, &mtaspect, &tile_split);
1171 fb_format |= EVERGREEN_GRPH_TILE_SPLIT(tile_split);
1172 fb_format |= EVERGREEN_GRPH_BANK_WIDTH(bankw);
1173 fb_format |= EVERGREEN_GRPH_BANK_HEIGHT(bankh);
1174 fb_format |= EVERGREEN_GRPH_MACRO_TILE_ASPECT(mtaspect);
Alex Deucher8da0e502012-07-11 18:38:29 -04001175 if (rdev->family >= CHIP_BONAIRE) {
1176 /* XXX need to know more about the surface tiling mode */
1177 fb_format |= CIK_GRPH_MICRO_TILE_MODE(CIK_DISPLAY_MICRO_TILING);
1178 }
Alex Deucher392e3722011-11-28 14:49:27 -05001179 } else if (tiling_flags & RADEON_TILING_MICRO)
Alex Deucher97d66322010-05-20 12:12:48 -04001180 fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
1181
Alex Deucher8da0e502012-07-11 18:38:29 -04001182 if (rdev->family >= CHIP_BONAIRE) {
Marek Olšák35a90522013-12-23 17:11:35 +01001183 /* Read the pipe config from the 2D TILED SCANOUT mode.
1184 * It should be the same for the other modes too, but not all
1185 * modes set the pipe config field. */
1186 u32 pipe_config = (rdev->config.cik.tile_mode_array[10] >> 6) & 0x1f;
1187
1188 fb_format |= CIK_GRPH_PIPE_CONFIG(pipe_config);
Alex Deucher8da0e502012-07-11 18:38:29 -04001189 } else if ((rdev->family == CHIP_TAHITI) ||
1190 (rdev->family == CHIP_PITCAIRN))
Alex Deucherb7019b22012-06-14 15:58:25 -04001191 fb_format |= SI_GRPH_PIPE_CONFIG(SI_ADDR_SURF_P8_32x32_8x16);
Alex Deucher227ae102013-12-11 11:43:58 -05001192 else if ((rdev->family == CHIP_VERDE) ||
1193 (rdev->family == CHIP_OLAND) ||
1194 (rdev->family == CHIP_HAINAN)) /* for completeness. HAINAN has no display hw */
Alex Deucherb7019b22012-06-14 15:58:25 -04001195 fb_format |= SI_GRPH_PIPE_CONFIG(SI_ADDR_SURF_P4_8x16);
1196
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001197 switch (radeon_crtc->crtc_id) {
1198 case 0:
1199 WREG32(AVIVO_D1VGA_CONTROL, 0);
1200 break;
1201 case 1:
1202 WREG32(AVIVO_D2VGA_CONTROL, 0);
1203 break;
1204 case 2:
1205 WREG32(EVERGREEN_D3VGA_CONTROL, 0);
1206 break;
1207 case 3:
1208 WREG32(EVERGREEN_D4VGA_CONTROL, 0);
1209 break;
1210 case 4:
1211 WREG32(EVERGREEN_D5VGA_CONTROL, 0);
1212 break;
1213 case 5:
1214 WREG32(EVERGREEN_D6VGA_CONTROL, 0);
1215 break;
1216 default:
1217 break;
1218 }
1219
1220 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
1221 upper_32_bits(fb_location));
1222 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
1223 upper_32_bits(fb_location));
1224 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1225 (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
1226 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1227 (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
1228 WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
Alex Deucherfa6bee42011-01-25 11:55:50 -05001229 WREG32(EVERGREEN_GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001230
1231 WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
1232 WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
1233 WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
1234 WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
Chris Ball4dd19b02010-09-26 06:47:23 -05001235 WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
1236 WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001237
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001238 fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001239 WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
1240 WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
1241
Alex Deucher8da0e502012-07-11 18:38:29 -04001242 if (rdev->family >= CHIP_BONAIRE)
1243 WREG32(CIK_LB_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
1244 target_fb->height);
1245 else
1246 WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
1247 target_fb->height);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001248 x &= ~3;
1249 y &= ~1;
1250 WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
1251 (x << 16) | y);
Alex Deucheradcfde52011-05-27 10:05:03 -04001252 viewport_w = crtc->mode.hdisplay;
1253 viewport_h = (crtc->mode.vdisplay + 1) & ~1;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001254 WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
Alex Deucheradcfde52011-05-27 10:05:03 -04001255 (viewport_w << 16) | viewport_h);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001256
Alex Deucherfb9674b2011-04-02 09:15:50 -04001257 /* pageflip setup */
1258 /* make sure flip is at vb rather than hb */
1259 tmp = RREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
1260 tmp &= ~EVERGREEN_GRPH_SURFACE_UPDATE_H_RETRACE_EN;
1261 WREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
1262
1263 /* set pageflip to happen anywhere in vblank interval */
1264 WREG32(EVERGREEN_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
1265
Chris Ball4dd19b02010-09-26 06:47:23 -05001266 if (!atomic && fb && fb != crtc->fb) {
1267 radeon_fb = to_radeon_framebuffer(fb);
Daniel Vetter7e4d15d2011-02-18 17:59:17 +01001268 rbo = gem_to_radeon_bo(radeon_fb->obj);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001269 r = radeon_bo_reserve(rbo, false);
1270 if (unlikely(r != 0))
1271 return r;
1272 radeon_bo_unpin(rbo);
1273 radeon_bo_unreserve(rbo);
1274 }
1275
1276 /* Bytes per pixel may have changed */
1277 radeon_bandwidth_update(rdev);
1278
1279 return 0;
1280}
1281
Chris Ball4dd19b02010-09-26 06:47:23 -05001282static int avivo_crtc_do_set_base(struct drm_crtc *crtc,
1283 struct drm_framebuffer *fb,
1284 int x, int y, int atomic)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001285{
1286 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1287 struct drm_device *dev = crtc->dev;
1288 struct radeon_device *rdev = dev->dev_private;
1289 struct radeon_framebuffer *radeon_fb;
1290 struct drm_gem_object *obj;
Jerome Glisse4c788672009-11-20 14:29:23 +01001291 struct radeon_bo *rbo;
Chris Ball4dd19b02010-09-26 06:47:23 -05001292 struct drm_framebuffer *target_fb;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001293 uint64_t fb_location;
Dave Airliee024e112009-06-24 09:48:08 +10001294 uint32_t fb_format, fb_pitch_pixels, tiling_flags;
Alex Deucherfa6bee42011-01-25 11:55:50 -05001295 u32 fb_swap = R600_D1GRPH_SWAP_ENDIAN_NONE;
Alex Deucheradcfde52011-05-27 10:05:03 -04001296 u32 tmp, viewport_w, viewport_h;
Jerome Glisse4c788672009-11-20 14:29:23 +01001297 int r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001298
Jerome Glisse2de3b482009-11-17 14:08:55 -08001299 /* no fb bound */
Chris Ball4dd19b02010-09-26 06:47:23 -05001300 if (!atomic && !crtc->fb) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001301 DRM_DEBUG_KMS("No FB bound\n");
Jerome Glisse2de3b482009-11-17 14:08:55 -08001302 return 0;
1303 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001304
Chris Ball4dd19b02010-09-26 06:47:23 -05001305 if (atomic) {
1306 radeon_fb = to_radeon_framebuffer(fb);
1307 target_fb = fb;
1308 }
1309 else {
1310 radeon_fb = to_radeon_framebuffer(crtc->fb);
1311 target_fb = crtc->fb;
1312 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001313
1314 obj = radeon_fb->obj;
Daniel Vetter7e4d15d2011-02-18 17:59:17 +01001315 rbo = gem_to_radeon_bo(obj);
Jerome Glisse4c788672009-11-20 14:29:23 +01001316 r = radeon_bo_reserve(rbo, false);
1317 if (unlikely(r != 0))
1318 return r;
Chris Ball4dd19b02010-09-26 06:47:23 -05001319
1320 /* If atomic, assume fb object is pinned & idle & fenced and
1321 * just update base pointers
1322 */
1323 if (atomic)
1324 fb_location = radeon_bo_gpu_offset(rbo);
1325 else {
1326 r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
1327 if (unlikely(r != 0)) {
1328 radeon_bo_unreserve(rbo);
1329 return -EINVAL;
1330 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001331 }
Jerome Glisse4c788672009-11-20 14:29:23 +01001332 radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
1333 radeon_bo_unreserve(rbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001334
Chris Ball4dd19b02010-09-26 06:47:23 -05001335 switch (target_fb->bits_per_pixel) {
Dave Airlie41456df2009-09-16 10:15:21 +10001336 case 8:
1337 fb_format =
1338 AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
1339 AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
1340 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001341 case 15:
1342 fb_format =
1343 AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
1344 AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
1345 break;
1346 case 16:
1347 fb_format =
1348 AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
1349 AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
Alex Deucherfa6bee42011-01-25 11:55:50 -05001350#ifdef __BIG_ENDIAN
1351 fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
1352#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001353 break;
1354 case 24:
1355 case 32:
1356 fb_format =
1357 AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
1358 AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
Alex Deucherfa6bee42011-01-25 11:55:50 -05001359#ifdef __BIG_ENDIAN
1360 fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
1361#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001362 break;
1363 default:
1364 DRM_ERROR("Unsupported screen depth %d\n",
Chris Ball4dd19b02010-09-26 06:47:23 -05001365 target_fb->bits_per_pixel);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001366 return -EINVAL;
1367 }
1368
Alex Deucher40c4ac12010-05-20 12:04:59 -04001369 if (rdev->family >= CHIP_R600) {
1370 if (tiling_flags & RADEON_TILING_MACRO)
1371 fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
1372 else if (tiling_flags & RADEON_TILING_MICRO)
1373 fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
1374 } else {
1375 if (tiling_flags & RADEON_TILING_MACRO)
1376 fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
Dave Airliecf2f05d2009-12-08 15:45:13 +10001377
Alex Deucher40c4ac12010-05-20 12:04:59 -04001378 if (tiling_flags & RADEON_TILING_MICRO)
1379 fb_format |= AVIVO_D1GRPH_TILED;
1380 }
Dave Airliee024e112009-06-24 09:48:08 +10001381
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001382 if (radeon_crtc->crtc_id == 0)
1383 WREG32(AVIVO_D1VGA_CONTROL, 0);
1384 else
1385 WREG32(AVIVO_D2VGA_CONTROL, 0);
Alex Deucherc290dad2009-10-22 16:12:34 -04001386
1387 if (rdev->family >= CHIP_RV770) {
1388 if (radeon_crtc->crtc_id) {
Alex Deucher95347872010-09-01 17:20:42 -04001389 WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
1390 WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
Alex Deucherc290dad2009-10-22 16:12:34 -04001391 } else {
Alex Deucher95347872010-09-01 17:20:42 -04001392 WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
1393 WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
Alex Deucherc290dad2009-10-22 16:12:34 -04001394 }
1395 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001396 WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1397 (u32) fb_location);
1398 WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
1399 radeon_crtc->crtc_offset, (u32) fb_location);
1400 WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
Alex Deucherfa6bee42011-01-25 11:55:50 -05001401 if (rdev->family >= CHIP_R600)
1402 WREG32(R600_D1GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001403
1404 WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
1405 WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
1406 WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
1407 WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
Chris Ball4dd19b02010-09-26 06:47:23 -05001408 WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
1409 WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001410
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001411 fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001412 WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
1413 WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
1414
1415 WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
Michel Dänzer1b619252012-02-01 12:09:55 +01001416 target_fb->height);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001417 x &= ~3;
1418 y &= ~1;
1419 WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
1420 (x << 16) | y);
Alex Deucheradcfde52011-05-27 10:05:03 -04001421 viewport_w = crtc->mode.hdisplay;
1422 viewport_h = (crtc->mode.vdisplay + 1) & ~1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001423 WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
Alex Deucheradcfde52011-05-27 10:05:03 -04001424 (viewport_w << 16) | viewport_h);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001425
Alex Deucherfb9674b2011-04-02 09:15:50 -04001426 /* pageflip setup */
1427 /* make sure flip is at vb rather than hb */
1428 tmp = RREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
1429 tmp &= ~AVIVO_D1GRPH_SURFACE_UPDATE_H_RETRACE_EN;
1430 WREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
1431
1432 /* set pageflip to happen anywhere in vblank interval */
1433 WREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
1434
Chris Ball4dd19b02010-09-26 06:47:23 -05001435 if (!atomic && fb && fb != crtc->fb) {
1436 radeon_fb = to_radeon_framebuffer(fb);
Daniel Vetter7e4d15d2011-02-18 17:59:17 +01001437 rbo = gem_to_radeon_bo(radeon_fb->obj);
Jerome Glisse4c788672009-11-20 14:29:23 +01001438 r = radeon_bo_reserve(rbo, false);
1439 if (unlikely(r != 0))
1440 return r;
1441 radeon_bo_unpin(rbo);
1442 radeon_bo_unreserve(rbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001443 }
Michel Dänzerf30f37d2009-10-08 10:44:09 +02001444
1445 /* Bytes per pixel may have changed */
1446 radeon_bandwidth_update(rdev);
1447
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001448 return 0;
1449}
1450
Alex Deucher54f088a2010-01-19 16:34:01 -05001451int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
1452 struct drm_framebuffer *old_fb)
1453{
1454 struct drm_device *dev = crtc->dev;
1455 struct radeon_device *rdev = dev->dev_private;
1456
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001457 if (ASIC_IS_DCE4(rdev))
Alex Deucherc9417bd2011-02-06 14:23:26 -05001458 return dce4_crtc_do_set_base(crtc, old_fb, x, y, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001459 else if (ASIC_IS_AVIVO(rdev))
Chris Ball4dd19b02010-09-26 06:47:23 -05001460 return avivo_crtc_do_set_base(crtc, old_fb, x, y, 0);
Alex Deucher54f088a2010-01-19 16:34:01 -05001461 else
Chris Ball4dd19b02010-09-26 06:47:23 -05001462 return radeon_crtc_do_set_base(crtc, old_fb, x, y, 0);
1463}
1464
1465int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
1466 struct drm_framebuffer *fb,
Jason Wessel21c74a82010-10-13 14:09:44 -05001467 int x, int y, enum mode_set_atomic state)
Chris Ball4dd19b02010-09-26 06:47:23 -05001468{
1469 struct drm_device *dev = crtc->dev;
1470 struct radeon_device *rdev = dev->dev_private;
1471
1472 if (ASIC_IS_DCE4(rdev))
Alex Deucherc9417bd2011-02-06 14:23:26 -05001473 return dce4_crtc_do_set_base(crtc, fb, x, y, 1);
Chris Ball4dd19b02010-09-26 06:47:23 -05001474 else if (ASIC_IS_AVIVO(rdev))
1475 return avivo_crtc_do_set_base(crtc, fb, x, y, 1);
1476 else
1477 return radeon_crtc_do_set_base(crtc, fb, x, y, 1);
Alex Deucher54f088a2010-01-19 16:34:01 -05001478}
1479
Alex Deucher615e0cb2010-01-20 16:22:53 -05001480/* properly set additional regs when using atombios */
1481static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
1482{
1483 struct drm_device *dev = crtc->dev;
1484 struct radeon_device *rdev = dev->dev_private;
1485 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1486 u32 disp_merge_cntl;
1487
1488 switch (radeon_crtc->crtc_id) {
1489 case 0:
1490 disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
1491 disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
1492 WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
1493 break;
1494 case 1:
1495 disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
1496 disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
1497 WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
1498 WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
1499 WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
1500 break;
1501 }
1502}
1503
Alex Deucherf3dd8502012-08-31 11:56:50 -04001504/**
1505 * radeon_get_pll_use_mask - look up a mask of which pplls are in use
1506 *
1507 * @crtc: drm crtc
1508 *
1509 * Returns the mask of which PPLLs (Pixel PLLs) are in use.
1510 */
1511static u32 radeon_get_pll_use_mask(struct drm_crtc *crtc)
1512{
1513 struct drm_device *dev = crtc->dev;
1514 struct drm_crtc *test_crtc;
Alex Deucher57b35e22012-09-17 17:34:45 -04001515 struct radeon_crtc *test_radeon_crtc;
Alex Deucherf3dd8502012-08-31 11:56:50 -04001516 u32 pll_in_use = 0;
1517
1518 list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
1519 if (crtc == test_crtc)
1520 continue;
1521
Alex Deucher57b35e22012-09-17 17:34:45 -04001522 test_radeon_crtc = to_radeon_crtc(test_crtc);
1523 if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
1524 pll_in_use |= (1 << test_radeon_crtc->pll_id);
Alex Deucherf3dd8502012-08-31 11:56:50 -04001525 }
1526 return pll_in_use;
1527}
1528
1529/**
1530 * radeon_get_shared_dp_ppll - return the PPLL used by another crtc for DP
1531 *
1532 * @crtc: drm crtc
1533 *
1534 * Returns the PPLL (Pixel PLL) used by another crtc/encoder which is
1535 * also in DP mode. For DP, a single PPLL can be used for all DP
1536 * crtcs/encoders.
1537 */
1538static int radeon_get_shared_dp_ppll(struct drm_crtc *crtc)
1539{
1540 struct drm_device *dev = crtc->dev;
Alex Deucher57b35e22012-09-17 17:34:45 -04001541 struct drm_crtc *test_crtc;
Alex Deucher5df31962012-09-13 11:52:08 -04001542 struct radeon_crtc *test_radeon_crtc;
Alex Deucherf3dd8502012-08-31 11:56:50 -04001543
Alex Deucher57b35e22012-09-17 17:34:45 -04001544 list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
1545 if (crtc == test_crtc)
1546 continue;
1547 test_radeon_crtc = to_radeon_crtc(test_crtc);
1548 if (test_radeon_crtc->encoder &&
1549 ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_radeon_crtc->encoder))) {
1550 /* for DP use the same PLL for all */
1551 if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
1552 return test_radeon_crtc->pll_id;
Alex Deucherf3dd8502012-08-31 11:56:50 -04001553 }
1554 }
1555 return ATOM_PPLL_INVALID;
1556}
1557
1558/**
Alex Deucher2f454cf2012-09-12 18:54:14 -04001559 * radeon_get_shared_nondp_ppll - return the PPLL used by another non-DP crtc
1560 *
1561 * @crtc: drm crtc
1562 * @encoder: drm encoder
1563 *
1564 * Returns the PPLL (Pixel PLL) used by another non-DP crtc/encoder which can
1565 * be shared (i.e., same clock).
1566 */
Alex Deucher5df31962012-09-13 11:52:08 -04001567static int radeon_get_shared_nondp_ppll(struct drm_crtc *crtc)
Alex Deucher2f454cf2012-09-12 18:54:14 -04001568{
Alex Deucher5df31962012-09-13 11:52:08 -04001569 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Alex Deucher2f454cf2012-09-12 18:54:14 -04001570 struct drm_device *dev = crtc->dev;
Alex Deucher9642ac02012-09-13 12:43:41 -04001571 struct drm_crtc *test_crtc;
Alex Deucher5df31962012-09-13 11:52:08 -04001572 struct radeon_crtc *test_radeon_crtc;
Alex Deucher9642ac02012-09-13 12:43:41 -04001573 u32 adjusted_clock, test_adjusted_clock;
Alex Deucher2f454cf2012-09-12 18:54:14 -04001574
Alex Deucher9642ac02012-09-13 12:43:41 -04001575 adjusted_clock = radeon_crtc->adjusted_clock;
1576
1577 if (adjusted_clock == 0)
1578 return ATOM_PPLL_INVALID;
Alex Deucher2f454cf2012-09-12 18:54:14 -04001579
Alex Deucher57b35e22012-09-17 17:34:45 -04001580 list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
1581 if (crtc == test_crtc)
1582 continue;
1583 test_radeon_crtc = to_radeon_crtc(test_crtc);
1584 if (test_radeon_crtc->encoder &&
1585 !ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_radeon_crtc->encoder))) {
1586 /* check if we are already driving this connector with another crtc */
1587 if (test_radeon_crtc->connector == radeon_crtc->connector) {
1588 /* if we are, return that pll */
1589 if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
Alex Deucher5df31962012-09-13 11:52:08 -04001590 return test_radeon_crtc->pll_id;
Alex Deucher2f454cf2012-09-12 18:54:14 -04001591 }
Alex Deucher57b35e22012-09-17 17:34:45 -04001592 /* for non-DP check the clock */
1593 test_adjusted_clock = test_radeon_crtc->adjusted_clock;
1594 if ((crtc->mode.clock == test_crtc->mode.clock) &&
1595 (adjusted_clock == test_adjusted_clock) &&
1596 (radeon_crtc->ss_enabled == test_radeon_crtc->ss_enabled) &&
1597 (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID))
1598 return test_radeon_crtc->pll_id;
Alex Deucher2f454cf2012-09-12 18:54:14 -04001599 }
1600 }
1601 return ATOM_PPLL_INVALID;
1602}
1603
1604/**
Alex Deucherf3dd8502012-08-31 11:56:50 -04001605 * radeon_atom_pick_pll - Allocate a PPLL for use by the crtc.
1606 *
1607 * @crtc: drm crtc
1608 *
1609 * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
1610 * a single PPLL can be used for all DP crtcs/encoders. For non-DP
1611 * monitors a dedicated PPLL must be used. If a particular board has
1612 * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
1613 * as there is no need to program the PLL itself. If we are not able to
1614 * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
1615 * avoid messing up an existing monitor.
1616 *
1617 * Asic specific PLL information
1618 *
Alex Deucher0331f672012-09-14 11:57:21 -04001619 * DCE 8.x
1620 * KB/KV
1621 * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
1622 * CI
1623 * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
1624 *
Alex Deucherf3dd8502012-08-31 11:56:50 -04001625 * DCE 6.1
1626 * - PPLL2 is only available to UNIPHYA (both DP and non-DP)
1627 * - PPLL0, PPLL1 are available for UNIPHYB/C/D/E/F (both DP and non-DP)
1628 *
1629 * DCE 6.0
1630 * - PPLL0 is available to all UNIPHY (DP only)
1631 * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
1632 *
1633 * DCE 5.0
1634 * - DCPLL is available to all UNIPHY (DP only)
1635 * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
1636 *
1637 * DCE 3.0/4.0/4.1
1638 * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
1639 *
1640 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001641static int radeon_atom_pick_pll(struct drm_crtc *crtc)
1642{
Alex Deucher5df31962012-09-13 11:52:08 -04001643 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001644 struct drm_device *dev = crtc->dev;
1645 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5df31962012-09-13 11:52:08 -04001646 struct radeon_encoder *radeon_encoder =
1647 to_radeon_encoder(radeon_crtc->encoder);
Alex Deucherf3dd8502012-08-31 11:56:50 -04001648 u32 pll_in_use;
1649 int pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001650
Alex Deucher0331f672012-09-14 11:57:21 -04001651 if (ASIC_IS_DCE8(rdev)) {
1652 if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
1653 if (rdev->clock.dp_extclk)
1654 /* skip PPLL programming if using ext clock */
1655 return ATOM_PPLL_INVALID;
1656 else {
1657 /* use the same PPLL for all DP monitors */
1658 pll = radeon_get_shared_dp_ppll(crtc);
1659 if (pll != ATOM_PPLL_INVALID)
1660 return pll;
1661 }
1662 } else {
1663 /* use the same PPLL for all monitors with the same clock */
1664 pll = radeon_get_shared_nondp_ppll(crtc);
1665 if (pll != ATOM_PPLL_INVALID)
1666 return pll;
1667 }
1668 /* otherwise, pick one of the plls */
1669 if ((rdev->family == CHIP_KAVERI) ||
1670 (rdev->family == CHIP_KABINI)) {
1671 /* KB/KV has PPLL1 and PPLL2 */
1672 pll_in_use = radeon_get_pll_use_mask(crtc);
1673 if (!(pll_in_use & (1 << ATOM_PPLL2)))
1674 return ATOM_PPLL2;
1675 if (!(pll_in_use & (1 << ATOM_PPLL1)))
1676 return ATOM_PPLL1;
1677 DRM_ERROR("unable to allocate a PPLL\n");
1678 return ATOM_PPLL_INVALID;
1679 } else {
1680 /* CI has PPLL0, PPLL1, and PPLL2 */
1681 pll_in_use = radeon_get_pll_use_mask(crtc);
1682 if (!(pll_in_use & (1 << ATOM_PPLL2)))
1683 return ATOM_PPLL2;
1684 if (!(pll_in_use & (1 << ATOM_PPLL1)))
1685 return ATOM_PPLL1;
1686 if (!(pll_in_use & (1 << ATOM_PPLL0)))
1687 return ATOM_PPLL0;
1688 DRM_ERROR("unable to allocate a PPLL\n");
1689 return ATOM_PPLL_INVALID;
1690 }
1691 } else if (ASIC_IS_DCE61(rdev)) {
Alex Deucher5df31962012-09-13 11:52:08 -04001692 struct radeon_encoder_atom_dig *dig =
1693 radeon_encoder->enc_priv;
Alex Deucher24e1f792012-03-20 17:18:32 -04001694
Alex Deucher5df31962012-09-13 11:52:08 -04001695 if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY) &&
1696 (dig->linkb == false))
1697 /* UNIPHY A uses PPLL2 */
1698 return ATOM_PPLL2;
1699 else if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
1700 /* UNIPHY B/C/D/E/F */
1701 if (rdev->clock.dp_extclk)
1702 /* skip PPLL programming if using ext clock */
1703 return ATOM_PPLL_INVALID;
1704 else {
1705 /* use the same PPLL for all DP monitors */
1706 pll = radeon_get_shared_dp_ppll(crtc);
1707 if (pll != ATOM_PPLL_INVALID)
1708 return pll;
Alex Deucher24e1f792012-03-20 17:18:32 -04001709 }
Alex Deucher5df31962012-09-13 11:52:08 -04001710 } else {
1711 /* use the same PPLL for all monitors with the same clock */
1712 pll = radeon_get_shared_nondp_ppll(crtc);
1713 if (pll != ATOM_PPLL_INVALID)
1714 return pll;
Alex Deucher24e1f792012-03-20 17:18:32 -04001715 }
1716 /* UNIPHY B/C/D/E/F */
Alex Deucherf3dd8502012-08-31 11:56:50 -04001717 pll_in_use = radeon_get_pll_use_mask(crtc);
1718 if (!(pll_in_use & (1 << ATOM_PPLL0)))
Alex Deucher24e1f792012-03-20 17:18:32 -04001719 return ATOM_PPLL0;
Alex Deucherf3dd8502012-08-31 11:56:50 -04001720 if (!(pll_in_use & (1 << ATOM_PPLL1)))
1721 return ATOM_PPLL1;
1722 DRM_ERROR("unable to allocate a PPLL\n");
1723 return ATOM_PPLL_INVALID;
Alex Deucher24e1f792012-03-20 17:18:32 -04001724 } else if (ASIC_IS_DCE4(rdev)) {
Alex Deucher5df31962012-09-13 11:52:08 -04001725 /* in DP mode, the DP ref clock can come from PPLL, DCPLL, or ext clock,
1726 * depending on the asic:
1727 * DCE4: PPLL or ext clock
1728 * DCE5: PPLL, DCPLL, or ext clock
1729 * DCE6: PPLL, PPLL0, or ext clock
1730 *
1731 * Setting ATOM_PPLL_INVALID will cause SetPixelClock to skip
1732 * PPLL/DCPLL programming and only program the DP DTO for the
1733 * crtc virtual pixel clock.
1734 */
1735 if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
1736 if (rdev->clock.dp_extclk)
1737 /* skip PPLL programming if using ext clock */
1738 return ATOM_PPLL_INVALID;
1739 else if (ASIC_IS_DCE6(rdev))
1740 /* use PPLL0 for all DP */
1741 return ATOM_PPLL0;
1742 else if (ASIC_IS_DCE5(rdev))
1743 /* use DCPLL for all DP */
1744 return ATOM_DCPLL;
1745 else {
1746 /* use the same PPLL for all DP monitors */
1747 pll = radeon_get_shared_dp_ppll(crtc);
1748 if (pll != ATOM_PPLL_INVALID)
1749 return pll;
Alex Deucher9dbbcfc2012-09-12 17:39:57 -04001750 }
Alex Deucher70471862013-10-31 16:43:27 -04001751 } else if (!ASIC_IS_DCE41(rdev)) { /* Don't share PLLs on DCE4.1 chips */
Alex Deucher5df31962012-09-13 11:52:08 -04001752 /* use the same PPLL for all monitors with the same clock */
1753 pll = radeon_get_shared_nondp_ppll(crtc);
1754 if (pll != ATOM_PPLL_INVALID)
1755 return pll;
Alex Deucher9dbbcfc2012-09-12 17:39:57 -04001756 }
1757 /* all other cases */
1758 pll_in_use = radeon_get_pll_use_mask(crtc);
Alex Deucher9dbbcfc2012-09-12 17:39:57 -04001759 if (!(pll_in_use & (1 << ATOM_PPLL1)))
1760 return ATOM_PPLL1;
Alex Deucher29dbe3b2012-10-05 10:22:02 -04001761 if (!(pll_in_use & (1 << ATOM_PPLL2)))
1762 return ATOM_PPLL2;
Alex Deucher9dbbcfc2012-09-12 17:39:57 -04001763 DRM_ERROR("unable to allocate a PPLL\n");
1764 return ATOM_PPLL_INVALID;
Alex Deucher1e4db5f2012-11-05 10:16:12 -05001765 } else {
1766 /* on pre-R5xx asics, the crtc to pll mapping is hardcoded */
Jerome Glissefc58acd2012-11-27 16:12:29 -05001767 /* some atombios (observed in some DCE2/DCE3) code have a bug,
1768 * the matching btw pll and crtc is done through
1769 * PCLK_CRTC[1|2]_CNTL (0x480/0x484) but atombios code use the
1770 * pll (1 or 2) to select which register to write. ie if using
1771 * pll1 it will use PCLK_CRTC1_CNTL (0x480) and if using pll2
1772 * it will use PCLK_CRTC2_CNTL (0x484), it then use crtc id to
1773 * choose which value to write. Which is reverse order from
1774 * register logic. So only case that works is when pllid is
1775 * same as crtcid or when both pll and crtc are enabled and
1776 * both use same clock.
1777 *
1778 * So just return crtc id as if crtc and pll were hard linked
1779 * together even if they aren't
1780 */
Alex Deucher1e4db5f2012-11-05 10:16:12 -05001781 return radeon_crtc->crtc_id;
Alex Deucher2f454cf2012-09-12 18:54:14 -04001782 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001783}
1784
Alex Deucherf3f1f032012-03-20 17:18:04 -04001785void radeon_atom_disp_eng_pll_init(struct radeon_device *rdev)
Alex Deucher3fa47d92012-01-20 14:56:39 -05001786{
1787 /* always set DCPLL */
Alex Deucherf3f1f032012-03-20 17:18:04 -04001788 if (ASIC_IS_DCE6(rdev))
1789 atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
1790 else if (ASIC_IS_DCE4(rdev)) {
Alex Deucher3fa47d92012-01-20 14:56:39 -05001791 struct radeon_atom_ss ss;
1792 bool ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
1793 ASIC_INTERNAL_SS_ON_DCPLL,
1794 rdev->clock.default_dispclk);
1795 if (ss_enabled)
Jerome Glisse5efcc762012-08-17 14:40:04 -04001796 atombios_crtc_program_ss(rdev, ATOM_DISABLE, ATOM_DCPLL, -1, &ss);
Alex Deucher3fa47d92012-01-20 14:56:39 -05001797 /* XXX: DCE5, make sure voltage, dispclk is high enough */
Alex Deucherf3f1f032012-03-20 17:18:04 -04001798 atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
Alex Deucher3fa47d92012-01-20 14:56:39 -05001799 if (ss_enabled)
Jerome Glisse5efcc762012-08-17 14:40:04 -04001800 atombios_crtc_program_ss(rdev, ATOM_ENABLE, ATOM_DCPLL, -1, &ss);
Alex Deucher3fa47d92012-01-20 14:56:39 -05001801 }
1802
1803}
1804
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001805int atombios_crtc_mode_set(struct drm_crtc *crtc,
1806 struct drm_display_mode *mode,
1807 struct drm_display_mode *adjusted_mode,
1808 int x, int y, struct drm_framebuffer *old_fb)
1809{
1810 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1811 struct drm_device *dev = crtc->dev;
1812 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5df31962012-09-13 11:52:08 -04001813 struct radeon_encoder *radeon_encoder =
1814 to_radeon_encoder(radeon_crtc->encoder);
Alex Deucher54bfe492010-09-03 15:52:53 -04001815 bool is_tvcv = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001816
Alex Deucher5df31962012-09-13 11:52:08 -04001817 if (radeon_encoder->active_device &
1818 (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
1819 is_tvcv = true;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001820
1821 atombios_crtc_set_pll(crtc, adjusted_mode);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001822
Alex Deucher54bfe492010-09-03 15:52:53 -04001823 if (ASIC_IS_DCE4(rdev))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001824 atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
Alex Deucher54bfe492010-09-03 15:52:53 -04001825 else if (ASIC_IS_AVIVO(rdev)) {
1826 if (is_tvcv)
1827 atombios_crtc_set_timing(crtc, adjusted_mode);
1828 else
1829 atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
1830 } else {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001831 atombios_crtc_set_timing(crtc, adjusted_mode);
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001832 if (radeon_crtc->crtc_id == 0)
1833 atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
Alex Deucher615e0cb2010-01-20 16:22:53 -05001834 radeon_legacy_atom_fixup(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001835 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001836 atombios_crtc_set_base(crtc, x, y, old_fb);
Jerome Glissec93bb852009-07-13 21:04:08 +02001837 atombios_overscan_setup(crtc, mode, adjusted_mode);
1838 atombios_scaler_setup(crtc);
Alex Deucher66edc1c2013-07-08 11:26:42 -04001839 /* update the hw version fpr dpm */
1840 radeon_crtc->hw_mode = *adjusted_mode;
1841
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001842 return 0;
1843}
1844
1845static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001846 const struct drm_display_mode *mode,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001847 struct drm_display_mode *adjusted_mode)
1848{
Alex Deucher5df31962012-09-13 11:52:08 -04001849 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1850 struct drm_device *dev = crtc->dev;
1851 struct drm_encoder *encoder;
1852
1853 /* assign the encoder to the radeon crtc to avoid repeated lookups later */
1854 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1855 if (encoder->crtc == crtc) {
1856 radeon_crtc->encoder = encoder;
Alex Deucher57b35e22012-09-17 17:34:45 -04001857 radeon_crtc->connector = radeon_get_connector_for_encoder(encoder);
Alex Deucher5df31962012-09-13 11:52:08 -04001858 break;
1859 }
1860 }
Alex Deucher57b35e22012-09-17 17:34:45 -04001861 if ((radeon_crtc->encoder == NULL) || (radeon_crtc->connector == NULL)) {
1862 radeon_crtc->encoder = NULL;
1863 radeon_crtc->connector = NULL;
Alex Deucher5df31962012-09-13 11:52:08 -04001864 return false;
Alex Deucher57b35e22012-09-17 17:34:45 -04001865 }
Jerome Glissec93bb852009-07-13 21:04:08 +02001866 if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
1867 return false;
Alex Deucher19eca432012-09-13 10:56:16 -04001868 if (!atombios_crtc_prepare_pll(crtc, adjusted_mode))
1869 return false;
Alex Deucherc0fd0832012-09-14 12:30:51 -04001870 /* pick pll */
1871 radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
1872 /* if we can't get a PPLL for a non-DP encoder, fail */
1873 if ((radeon_crtc->pll_id == ATOM_PPLL_INVALID) &&
1874 !ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder)))
1875 return false;
1876
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001877 return true;
1878}
1879
1880static void atombios_crtc_prepare(struct drm_crtc *crtc)
1881{
Alex Deucher6c0ae2a2012-07-26 13:38:52 -04001882 struct drm_device *dev = crtc->dev;
1883 struct radeon_device *rdev = dev->dev_private;
Alex Deucher267364a2010-03-08 17:10:41 -05001884
Alex Deucher6c0ae2a2012-07-26 13:38:52 -04001885 /* disable crtc pair power gating before programming */
1886 if (ASIC_IS_DCE6(rdev))
1887 atombios_powergate_crtc(crtc, ATOM_DISABLE);
1888
Alex Deucher37b43902010-02-09 12:04:43 -05001889 atombios_lock_crtc(crtc, ATOM_ENABLE);
Alex Deuchera348c842010-01-21 16:50:30 -05001890 atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001891}
1892
1893static void atombios_crtc_commit(struct drm_crtc *crtc)
1894{
1895 atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
Alex Deucher37b43902010-02-09 12:04:43 -05001896 atombios_lock_crtc(crtc, ATOM_DISABLE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001897}
1898
Alex Deucher37f90032010-06-11 17:58:38 -04001899static void atombios_crtc_disable(struct drm_crtc *crtc)
1900{
1901 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Alex Deucher64199872012-03-20 17:18:33 -04001902 struct drm_device *dev = crtc->dev;
1903 struct radeon_device *rdev = dev->dev_private;
Alex Deucher8e8e5232011-05-20 04:34:16 -04001904 struct radeon_atom_ss ss;
Alex Deucher4e585912012-08-21 19:06:21 -04001905 int i;
Alex Deucher8e8e5232011-05-20 04:34:16 -04001906
Alex Deucher37f90032010-06-11 17:58:38 -04001907 atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
Ilija Hadzic75b871e2013-11-02 23:00:19 -04001908 if (crtc->fb) {
1909 int r;
1910 struct radeon_framebuffer *radeon_fb;
1911 struct radeon_bo *rbo;
1912
1913 radeon_fb = to_radeon_framebuffer(crtc->fb);
1914 rbo = gem_to_radeon_bo(radeon_fb->obj);
1915 r = radeon_bo_reserve(rbo, false);
1916 if (unlikely(r))
1917 DRM_ERROR("failed to reserve rbo before unpin\n");
1918 else {
1919 radeon_bo_unpin(rbo);
1920 radeon_bo_unreserve(rbo);
1921 }
1922 }
Alex Deucherac4d04d2013-08-21 14:44:15 -04001923 /* disable the GRPH */
1924 if (ASIC_IS_DCE4(rdev))
1925 WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 0);
1926 else if (ASIC_IS_AVIVO(rdev))
1927 WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 0);
1928
Alex Deucher0e3d50b2013-02-05 11:47:09 -05001929 if (ASIC_IS_DCE6(rdev))
1930 atombios_powergate_crtc(crtc, ATOM_ENABLE);
Alex Deucher37f90032010-06-11 17:58:38 -04001931
Alex Deucher4e585912012-08-21 19:06:21 -04001932 for (i = 0; i < rdev->num_crtc; i++) {
1933 if (rdev->mode_info.crtcs[i] &&
1934 rdev->mode_info.crtcs[i]->enabled &&
1935 i != radeon_crtc->crtc_id &&
1936 radeon_crtc->pll_id == rdev->mode_info.crtcs[i]->pll_id) {
1937 /* one other crtc is using this pll don't turn
1938 * off the pll
1939 */
1940 goto done;
1941 }
1942 }
1943
Alex Deucher37f90032010-06-11 17:58:38 -04001944 switch (radeon_crtc->pll_id) {
1945 case ATOM_PPLL1:
1946 case ATOM_PPLL2:
1947 /* disable the ppll */
1948 atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
Alex Deucher8e8e5232011-05-20 04:34:16 -04001949 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
Alex Deucher37f90032010-06-11 17:58:38 -04001950 break;
Alex Deucher64199872012-03-20 17:18:33 -04001951 case ATOM_PPLL0:
1952 /* disable the ppll */
Alex Deucher7eeeabf2013-08-19 10:22:26 -04001953 if ((rdev->family == CHIP_ARUBA) ||
1954 (rdev->family == CHIP_BONAIRE) ||
1955 (rdev->family == CHIP_HAWAII))
Alex Deucher64199872012-03-20 17:18:33 -04001956 atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
1957 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
1958 break;
Alex Deucher37f90032010-06-11 17:58:38 -04001959 default:
1960 break;
1961 }
Alex Deucher4e585912012-08-21 19:06:21 -04001962done:
Alex Deucherf3dd8502012-08-31 11:56:50 -04001963 radeon_crtc->pll_id = ATOM_PPLL_INVALID;
Alex Deucher9642ac02012-09-13 12:43:41 -04001964 radeon_crtc->adjusted_clock = 0;
Alex Deucher5df31962012-09-13 11:52:08 -04001965 radeon_crtc->encoder = NULL;
Alex Deucher57b35e22012-09-17 17:34:45 -04001966 radeon_crtc->connector = NULL;
Alex Deucher37f90032010-06-11 17:58:38 -04001967}
1968
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001969static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
1970 .dpms = atombios_crtc_dpms,
1971 .mode_fixup = atombios_crtc_mode_fixup,
1972 .mode_set = atombios_crtc_mode_set,
1973 .mode_set_base = atombios_crtc_set_base,
Chris Ball4dd19b02010-09-26 06:47:23 -05001974 .mode_set_base_atomic = atombios_crtc_set_base_atomic,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001975 .prepare = atombios_crtc_prepare,
1976 .commit = atombios_crtc_commit,
Dave Airlie068143d2009-10-05 09:58:02 +10001977 .load_lut = radeon_crtc_load_lut,
Alex Deucher37f90032010-06-11 17:58:38 -04001978 .disable = atombios_crtc_disable,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001979};
1980
1981void radeon_atombios_init_crtc(struct drm_device *dev,
1982 struct radeon_crtc *radeon_crtc)
1983{
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001984 struct radeon_device *rdev = dev->dev_private;
1985
1986 if (ASIC_IS_DCE4(rdev)) {
1987 switch (radeon_crtc->crtc_id) {
1988 case 0:
1989 default:
Alex Deucher12d77982010-02-09 17:18:48 -05001990 radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001991 break;
1992 case 1:
Alex Deucher12d77982010-02-09 17:18:48 -05001993 radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001994 break;
1995 case 2:
Alex Deucher12d77982010-02-09 17:18:48 -05001996 radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001997 break;
1998 case 3:
Alex Deucher12d77982010-02-09 17:18:48 -05001999 radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002000 break;
2001 case 4:
Alex Deucher12d77982010-02-09 17:18:48 -05002002 radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002003 break;
2004 case 5:
Alex Deucher12d77982010-02-09 17:18:48 -05002005 radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002006 break;
2007 }
2008 } else {
2009 if (radeon_crtc->crtc_id == 1)
2010 radeon_crtc->crtc_offset =
2011 AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
2012 else
2013 radeon_crtc->crtc_offset = 0;
2014 }
Alex Deucherf3dd8502012-08-31 11:56:50 -04002015 radeon_crtc->pll_id = ATOM_PPLL_INVALID;
Alex Deucher9642ac02012-09-13 12:43:41 -04002016 radeon_crtc->adjusted_clock = 0;
Alex Deucher5df31962012-09-13 11:52:08 -04002017 radeon_crtc->encoder = NULL;
Alex Deucher57b35e22012-09-17 17:34:45 -04002018 radeon_crtc->connector = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002019 drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
2020}