blob: c5a040677d489215addb7403fc4c6bad6c8e84fe [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
26#include <drm/drmP.h>
27#include <drm/drm_crtc_helper.h>
28#include <drm/radeon_drm.h>
Ben Skeggs68adac52010-04-28 11:46:42 +100029#include <drm/drm_fixed.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020030#include "radeon.h"
31#include "atom.h"
32#include "atom-bits.h"
33
Jerome Glissec93bb852009-07-13 21:04:08 +020034static void atombios_overscan_setup(struct drm_crtc *crtc,
35 struct drm_display_mode *mode,
36 struct drm_display_mode *adjusted_mode)
37{
38 struct drm_device *dev = crtc->dev;
39 struct radeon_device *rdev = dev->dev_private;
40 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
41 SET_CRTC_OVERSCAN_PS_ALLOCATION args;
42 int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
43 int a1, a2;
44
45 memset(&args, 0, sizeof(args));
46
Jerome Glissec93bb852009-07-13 21:04:08 +020047 args.ucCRTC = radeon_crtc->crtc_id;
48
49 switch (radeon_crtc->rmx_type) {
50 case RMX_CENTER:
Cédric Cano45894332011-02-11 19:45:37 -050051 args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
52 args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
53 args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
54 args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
Jerome Glissec93bb852009-07-13 21:04:08 +020055 break;
56 case RMX_ASPECT:
57 a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
58 a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
59
60 if (a1 > a2) {
Cédric Cano45894332011-02-11 19:45:37 -050061 args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
62 args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
Jerome Glissec93bb852009-07-13 21:04:08 +020063 } else if (a2 > a1) {
Alex Deucher942b0e92011-03-14 23:18:00 -040064 args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
65 args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
Jerome Glissec93bb852009-07-13 21:04:08 +020066 }
Jerome Glissec93bb852009-07-13 21:04:08 +020067 break;
68 case RMX_FULL:
69 default:
Cédric Cano45894332011-02-11 19:45:37 -050070 args.usOverscanRight = cpu_to_le16(radeon_crtc->h_border);
71 args.usOverscanLeft = cpu_to_le16(radeon_crtc->h_border);
72 args.usOverscanBottom = cpu_to_le16(radeon_crtc->v_border);
73 args.usOverscanTop = cpu_to_le16(radeon_crtc->v_border);
Jerome Glissec93bb852009-07-13 21:04:08 +020074 break;
75 }
Alex Deucher5b1714d2010-08-03 19:59:20 -040076 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glissec93bb852009-07-13 21:04:08 +020077}
78
79static void atombios_scaler_setup(struct drm_crtc *crtc)
80{
81 struct drm_device *dev = crtc->dev;
82 struct radeon_device *rdev = dev->dev_private;
83 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
84 ENABLE_SCALER_PS_ALLOCATION args;
85 int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
Dave Airlie4ce001a2009-08-13 16:32:14 +100086
Jerome Glissec93bb852009-07-13 21:04:08 +020087 /* fixme - fill in enc_priv for atom dac */
88 enum radeon_tv_std tv_std = TV_STD_NTSC;
Dave Airlie4ce001a2009-08-13 16:32:14 +100089 bool is_tv = false, is_cv = false;
90 struct drm_encoder *encoder;
Jerome Glissec93bb852009-07-13 21:04:08 +020091
92 if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
93 return;
94
Dave Airlie4ce001a2009-08-13 16:32:14 +100095 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
96 /* find tv std */
97 if (encoder->crtc == crtc) {
98 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
99 if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
100 struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
101 tv_std = tv_dac->tv_std;
102 is_tv = true;
103 }
104 }
105 }
106
Jerome Glissec93bb852009-07-13 21:04:08 +0200107 memset(&args, 0, sizeof(args));
108
109 args.ucScaler = radeon_crtc->crtc_id;
110
Dave Airlie4ce001a2009-08-13 16:32:14 +1000111 if (is_tv) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200112 switch (tv_std) {
113 case TV_STD_NTSC:
114 default:
115 args.ucTVStandard = ATOM_TV_NTSC;
116 break;
117 case TV_STD_PAL:
118 args.ucTVStandard = ATOM_TV_PAL;
119 break;
120 case TV_STD_PAL_M:
121 args.ucTVStandard = ATOM_TV_PALM;
122 break;
123 case TV_STD_PAL_60:
124 args.ucTVStandard = ATOM_TV_PAL60;
125 break;
126 case TV_STD_NTSC_J:
127 args.ucTVStandard = ATOM_TV_NTSCJ;
128 break;
129 case TV_STD_SCART_PAL:
130 args.ucTVStandard = ATOM_TV_PAL; /* ??? */
131 break;
132 case TV_STD_SECAM:
133 args.ucTVStandard = ATOM_TV_SECAM;
134 break;
135 case TV_STD_PAL_CN:
136 args.ucTVStandard = ATOM_TV_PALCN;
137 break;
138 }
139 args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000140 } else if (is_cv) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200141 args.ucTVStandard = ATOM_TV_CV;
142 args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
143 } else {
144 switch (radeon_crtc->rmx_type) {
145 case RMX_FULL:
146 args.ucEnable = ATOM_SCALER_EXPANSION;
147 break;
148 case RMX_CENTER:
149 args.ucEnable = ATOM_SCALER_CENTER;
150 break;
151 case RMX_ASPECT:
152 args.ucEnable = ATOM_SCALER_EXPANSION;
153 break;
154 default:
155 if (ASIC_IS_AVIVO(rdev))
156 args.ucEnable = ATOM_SCALER_DISABLE;
157 else
158 args.ucEnable = ATOM_SCALER_CENTER;
159 break;
160 }
161 }
162 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Dave Airlie4ce001a2009-08-13 16:32:14 +1000163 if ((is_tv || is_cv)
164 && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
165 atom_rv515_force_tv_scaler(rdev, radeon_crtc);
Jerome Glissec93bb852009-07-13 21:04:08 +0200166 }
167}
168
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200169static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
170{
171 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
172 struct drm_device *dev = crtc->dev;
173 struct radeon_device *rdev = dev->dev_private;
174 int index =
175 GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
176 ENABLE_CRTC_PS_ALLOCATION args;
177
178 memset(&args, 0, sizeof(args));
179
180 args.ucCRTC = radeon_crtc->crtc_id;
181 args.ucEnable = lock;
182
183 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
184}
185
186static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
187{
188 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
189 struct drm_device *dev = crtc->dev;
190 struct radeon_device *rdev = dev->dev_private;
191 int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
192 ENABLE_CRTC_PS_ALLOCATION args;
193
194 memset(&args, 0, sizeof(args));
195
196 args.ucCRTC = radeon_crtc->crtc_id;
197 args.ucEnable = state;
198
199 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
200}
201
202static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
203{
204 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
205 struct drm_device *dev = crtc->dev;
206 struct radeon_device *rdev = dev->dev_private;
207 int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
208 ENABLE_CRTC_PS_ALLOCATION args;
209
210 memset(&args, 0, sizeof(args));
211
212 args.ucCRTC = radeon_crtc->crtc_id;
213 args.ucEnable = state;
214
215 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
216}
217
218static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
219{
220 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
221 struct drm_device *dev = crtc->dev;
222 struct radeon_device *rdev = dev->dev_private;
223 int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
224 BLANK_CRTC_PS_ALLOCATION args;
225
226 memset(&args, 0, sizeof(args));
227
228 args.ucCRTC = radeon_crtc->crtc_id;
229 args.ucBlanking = state;
230
231 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
232}
233
Alex Deucherfef9f912012-03-20 17:18:03 -0400234static void atombios_powergate_crtc(struct drm_crtc *crtc, int state)
235{
236 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
237 struct drm_device *dev = crtc->dev;
238 struct radeon_device *rdev = dev->dev_private;
239 int index = GetIndexIntoMasterTable(COMMAND, EnableDispPowerGating);
240 ENABLE_DISP_POWER_GATING_PARAMETERS_V2_1 args;
241
242 memset(&args, 0, sizeof(args));
243
244 args.ucDispPipeId = radeon_crtc->crtc_id;
245 args.ucEnable = state;
246
247 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
248}
249
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200250void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
251{
252 struct drm_device *dev = crtc->dev;
253 struct radeon_device *rdev = dev->dev_private;
Alex Deucher500b7582009-12-02 11:46:52 -0500254 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200255
256 switch (mode) {
257 case DRM_MODE_DPMS_ON:
Alex Deucherd7311172010-05-03 01:13:14 -0400258 radeon_crtc->enabled = true;
259 /* adjust pm to dpms changes BEFORE enabling crtcs */
260 radeon_pm_compute_clocks(rdev);
Alex Deucher6c0ae2a2012-07-26 13:38:52 -0400261 if (ASIC_IS_DCE6(rdev) && !radeon_crtc->in_mode_set)
Alex Deucherfef9f912012-03-20 17:18:03 -0400262 atombios_powergate_crtc(crtc, ATOM_DISABLE);
Alex Deucher37b43902010-02-09 12:04:43 -0500263 atombios_enable_crtc(crtc, ATOM_ENABLE);
Alex Deucher79f17c62012-03-20 17:18:02 -0400264 if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
Alex Deucher37b43902010-02-09 12:04:43 -0500265 atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
266 atombios_blank_crtc(crtc, ATOM_DISABLE);
Alex Deucher45f9a392010-03-24 13:55:51 -0400267 drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
Alex Deucher500b7582009-12-02 11:46:52 -0500268 radeon_crtc_load_lut(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200269 break;
270 case DRM_MODE_DPMS_STANDBY:
271 case DRM_MODE_DPMS_SUSPEND:
272 case DRM_MODE_DPMS_OFF:
Alex Deucher45f9a392010-03-24 13:55:51 -0400273 drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
Alex Deuchera93f3442010-12-20 11:22:29 -0500274 if (radeon_crtc->enabled)
275 atombios_blank_crtc(crtc, ATOM_ENABLE);
Alex Deucher79f17c62012-03-20 17:18:02 -0400276 if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
Alex Deucher37b43902010-02-09 12:04:43 -0500277 atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
278 atombios_enable_crtc(crtc, ATOM_DISABLE);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400279 radeon_crtc->enabled = false;
Alex Deucherc205b232012-08-24 18:21:21 -0400280 if (ASIC_IS_DCE6(rdev) && !radeon_crtc->in_mode_set)
281 atombios_powergate_crtc(crtc, ATOM_ENABLE);
Alex Deucherd7311172010-05-03 01:13:14 -0400282 /* adjust pm to dpms changes AFTER disabling crtcs */
283 radeon_pm_compute_clocks(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200284 break;
285 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200286}
287
288static void
289atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400290 struct drm_display_mode *mode)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200291{
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400292 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200293 struct drm_device *dev = crtc->dev;
294 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400295 SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200296 int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400297 u16 misc = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200298
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400299 memset(&args, 0, sizeof(args));
Alex Deucher5b1714d2010-08-03 19:59:20 -0400300 args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400301 args.usH_Blanking_Time =
Alex Deucher5b1714d2010-08-03 19:59:20 -0400302 cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
303 args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400304 args.usV_Blanking_Time =
Alex Deucher5b1714d2010-08-03 19:59:20 -0400305 cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400306 args.usH_SyncOffset =
Alex Deucher5b1714d2010-08-03 19:59:20 -0400307 cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400308 args.usH_SyncWidth =
309 cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
310 args.usV_SyncOffset =
Alex Deucher5b1714d2010-08-03 19:59:20 -0400311 cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400312 args.usV_SyncWidth =
313 cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
Alex Deucher5b1714d2010-08-03 19:59:20 -0400314 args.ucH_Border = radeon_crtc->h_border;
315 args.ucV_Border = radeon_crtc->v_border;
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400316
317 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
318 misc |= ATOM_VSYNC_POLARITY;
319 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
320 misc |= ATOM_HSYNC_POLARITY;
321 if (mode->flags & DRM_MODE_FLAG_CSYNC)
322 misc |= ATOM_COMPOSITESYNC;
323 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
324 misc |= ATOM_INTERLACE;
325 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
326 misc |= ATOM_DOUBLE_CLOCK_MODE;
327
328 args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
329 args.ucCRTC = radeon_crtc->crtc_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200330
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400331 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200332}
333
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400334static void atombios_crtc_set_timing(struct drm_crtc *crtc,
335 struct drm_display_mode *mode)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200336{
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400337 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200338 struct drm_device *dev = crtc->dev;
339 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400340 SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200341 int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400342 u16 misc = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200343
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400344 memset(&args, 0, sizeof(args));
345 args.usH_Total = cpu_to_le16(mode->crtc_htotal);
346 args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
347 args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
348 args.usH_SyncWidth =
349 cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
350 args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
351 args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
352 args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
353 args.usV_SyncWidth =
354 cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
355
Alex Deucher54bfe492010-09-03 15:52:53 -0400356 args.ucOverscanRight = radeon_crtc->h_border;
357 args.ucOverscanLeft = radeon_crtc->h_border;
358 args.ucOverscanBottom = radeon_crtc->v_border;
359 args.ucOverscanTop = radeon_crtc->v_border;
360
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400361 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
362 misc |= ATOM_VSYNC_POLARITY;
363 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
364 misc |= ATOM_HSYNC_POLARITY;
365 if (mode->flags & DRM_MODE_FLAG_CSYNC)
366 misc |= ATOM_COMPOSITESYNC;
367 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
368 misc |= ATOM_INTERLACE;
369 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
370 misc |= ATOM_DOUBLE_CLOCK_MODE;
371
372 args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
373 args.ucCRTC = radeon_crtc->crtc_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200374
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400375 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200376}
377
Alex Deucher3fa47d92012-01-20 14:56:39 -0500378static void atombios_disable_ss(struct radeon_device *rdev, int pll_id)
Alex Deucherb7922102010-03-06 10:57:30 -0500379{
Alex Deucherb7922102010-03-06 10:57:30 -0500380 u32 ss_cntl;
381
382 if (ASIC_IS_DCE4(rdev)) {
Alex Deucher3fa47d92012-01-20 14:56:39 -0500383 switch (pll_id) {
Alex Deucherb7922102010-03-06 10:57:30 -0500384 case ATOM_PPLL1:
385 ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
386 ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
387 WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
388 break;
389 case ATOM_PPLL2:
390 ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
391 ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
392 WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
393 break;
394 case ATOM_DCPLL:
395 case ATOM_PPLL_INVALID:
396 return;
397 }
398 } else if (ASIC_IS_AVIVO(rdev)) {
Alex Deucher3fa47d92012-01-20 14:56:39 -0500399 switch (pll_id) {
Alex Deucherb7922102010-03-06 10:57:30 -0500400 case ATOM_PPLL1:
401 ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
402 ss_cntl &= ~1;
403 WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
404 break;
405 case ATOM_PPLL2:
406 ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
407 ss_cntl &= ~1;
408 WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
409 break;
410 case ATOM_DCPLL:
411 case ATOM_PPLL_INVALID:
412 return;
413 }
414 }
415}
416
417
Alex Deucher26b9fc32010-02-01 16:39:11 -0500418union atom_enable_ss {
Alex Deucherba032a52010-10-04 17:13:01 -0400419 ENABLE_LVDS_SS_PARAMETERS lvds_ss;
420 ENABLE_LVDS_SS_PARAMETERS_V2 lvds_ss_2;
Alex Deucher26b9fc32010-02-01 16:39:11 -0500421 ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
Alex Deucherba032a52010-10-04 17:13:01 -0400422 ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2 v2;
Alex Deuchera572eaa2011-01-06 21:19:16 -0500423 ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3 v3;
Alex Deucher26b9fc32010-02-01 16:39:11 -0500424};
425
Alex Deucher3fa47d92012-01-20 14:56:39 -0500426static void atombios_crtc_program_ss(struct radeon_device *rdev,
Alex Deucherba032a52010-10-04 17:13:01 -0400427 int enable,
428 int pll_id,
Jerome Glisse5efcc762012-08-17 14:40:04 -0400429 int crtc_id,
Alex Deucherba032a52010-10-04 17:13:01 -0400430 struct radeon_atom_ss *ss)
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400431{
Jerome Glisse5efcc762012-08-17 14:40:04 -0400432 unsigned i;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400433 int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
Alex Deucher26b9fc32010-02-01 16:39:11 -0500434 union atom_enable_ss args;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400435
Jerome Glisse5efcc762012-08-17 14:40:04 -0400436 if (!enable) {
Alex Deucher53176702012-08-21 18:52:56 -0400437 for (i = 0; i < rdev->num_crtc; i++) {
Jerome Glisse5efcc762012-08-17 14:40:04 -0400438 if (rdev->mode_info.crtcs[i] &&
439 rdev->mode_info.crtcs[i]->enabled &&
440 i != crtc_id &&
441 pll_id == rdev->mode_info.crtcs[i]->pll_id) {
442 /* one other crtc is using this pll don't turn
443 * off spread spectrum as it might turn off
444 * display on active crtc
445 */
446 return;
447 }
448 }
449 }
450
Alex Deucher26b9fc32010-02-01 16:39:11 -0500451 memset(&args, 0, sizeof(args));
Alex Deucherba032a52010-10-04 17:13:01 -0400452
Alex Deuchera572eaa2011-01-06 21:19:16 -0500453 if (ASIC_IS_DCE5(rdev)) {
Cédric Cano45894332011-02-11 19:45:37 -0500454 args.v3.usSpreadSpectrumAmountFrac = cpu_to_le16(0);
Alex Deucher8e8e5232011-05-20 04:34:16 -0400455 args.v3.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
Alex Deuchera572eaa2011-01-06 21:19:16 -0500456 switch (pll_id) {
457 case ATOM_PPLL1:
458 args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P1PLL;
Alex Deuchera572eaa2011-01-06 21:19:16 -0500459 break;
460 case ATOM_PPLL2:
461 args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P2PLL;
Alex Deuchera572eaa2011-01-06 21:19:16 -0500462 break;
463 case ATOM_DCPLL:
464 args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_DCPLL;
Alex Deuchera572eaa2011-01-06 21:19:16 -0500465 break;
466 case ATOM_PPLL_INVALID:
467 return;
468 }
Alex Deucherf312f092012-07-17 14:02:44 -0400469 args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
470 args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
Alex Deucherd0ae3e82011-05-23 14:06:20 -0400471 args.v3.ucEnable = enable;
Alex Deucher0671bdd72012-03-20 17:18:34 -0400472 if ((ss->percentage == 0) || (ss->type & ATOM_EXTERNAL_SS_MASK) || ASIC_IS_DCE61(rdev))
Alex Deucher8e8e5232011-05-20 04:34:16 -0400473 args.v3.ucEnable = ATOM_DISABLE;
Alex Deuchera572eaa2011-01-06 21:19:16 -0500474 } else if (ASIC_IS_DCE4(rdev)) {
Alex Deucherba032a52010-10-04 17:13:01 -0400475 args.v2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
Alex Deucher8e8e5232011-05-20 04:34:16 -0400476 args.v2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
Alex Deucherba032a52010-10-04 17:13:01 -0400477 switch (pll_id) {
478 case ATOM_PPLL1:
479 args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P1PLL;
Alex Deucherba032a52010-10-04 17:13:01 -0400480 break;
481 case ATOM_PPLL2:
482 args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P2PLL;
Alex Deucherba032a52010-10-04 17:13:01 -0400483 break;
484 case ATOM_DCPLL:
485 args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_DCPLL;
Alex Deucherba032a52010-10-04 17:13:01 -0400486 break;
487 case ATOM_PPLL_INVALID:
488 return;
489 }
Alex Deucherf312f092012-07-17 14:02:44 -0400490 args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
491 args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
Alex Deucherba032a52010-10-04 17:13:01 -0400492 args.v2.ucEnable = enable;
Alex Deucher09cc6502011-10-12 18:44:33 -0400493 if ((ss->percentage == 0) || (ss->type & ATOM_EXTERNAL_SS_MASK) || ASIC_IS_DCE41(rdev))
Alex Deucher8e8e5232011-05-20 04:34:16 -0400494 args.v2.ucEnable = ATOM_DISABLE;
Alex Deucherba032a52010-10-04 17:13:01 -0400495 } else if (ASIC_IS_DCE3(rdev)) {
496 args.v1.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
Alex Deucher8e8e5232011-05-20 04:34:16 -0400497 args.v1.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
Alex Deucherba032a52010-10-04 17:13:01 -0400498 args.v1.ucSpreadSpectrumStep = ss->step;
499 args.v1.ucSpreadSpectrumDelay = ss->delay;
500 args.v1.ucSpreadSpectrumRange = ss->range;
501 args.v1.ucPpll = pll_id;
502 args.v1.ucEnable = enable;
503 } else if (ASIC_IS_AVIVO(rdev)) {
Alex Deucher8e8e5232011-05-20 04:34:16 -0400504 if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
505 (ss->type & ATOM_EXTERNAL_SS_MASK)) {
Alex Deucher3fa47d92012-01-20 14:56:39 -0500506 atombios_disable_ss(rdev, pll_id);
Alex Deucherba032a52010-10-04 17:13:01 -0400507 return;
508 }
509 args.lvds_ss_2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
Alex Deucher8e8e5232011-05-20 04:34:16 -0400510 args.lvds_ss_2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
Alex Deucherba032a52010-10-04 17:13:01 -0400511 args.lvds_ss_2.ucSpreadSpectrumStep = ss->step;
512 args.lvds_ss_2.ucSpreadSpectrumDelay = ss->delay;
513 args.lvds_ss_2.ucSpreadSpectrumRange = ss->range;
514 args.lvds_ss_2.ucEnable = enable;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400515 } else {
Alex Deucher8e8e5232011-05-20 04:34:16 -0400516 if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
517 (ss->type & ATOM_EXTERNAL_SS_MASK)) {
Alex Deucher3fa47d92012-01-20 14:56:39 -0500518 atombios_disable_ss(rdev, pll_id);
Alex Deucherba032a52010-10-04 17:13:01 -0400519 return;
520 }
521 args.lvds_ss.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
Alex Deucher8e8e5232011-05-20 04:34:16 -0400522 args.lvds_ss.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
Alex Deucherba032a52010-10-04 17:13:01 -0400523 args.lvds_ss.ucSpreadSpectrumStepSize_Delay = (ss->step & 3) << 2;
524 args.lvds_ss.ucSpreadSpectrumStepSize_Delay |= (ss->delay & 7) << 4;
525 args.lvds_ss.ucEnable = enable;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400526 }
Alex Deucher26b9fc32010-02-01 16:39:11 -0500527 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400528}
529
Alex Deucher4eaeca32010-01-19 17:32:27 -0500530union adjust_pixel_clock {
531 ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500532 ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500533};
534
535static u32 atombios_adjust_pll(struct drm_crtc *crtc,
536 struct drm_display_mode *mode,
Alex Deucherba032a52010-10-04 17:13:01 -0400537 struct radeon_pll *pll,
538 bool ss_enabled,
539 struct radeon_atom_ss *ss)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200540{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200541 struct drm_device *dev = crtc->dev;
542 struct radeon_device *rdev = dev->dev_private;
543 struct drm_encoder *encoder = NULL;
544 struct radeon_encoder *radeon_encoder = NULL;
Alex Deucherdf271be2011-05-20 04:34:15 -0400545 struct drm_connector *connector = NULL;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500546 u32 adjusted_clock = mode->clock;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500547 int encoder_mode = 0;
Alex Deucherfbee67a2010-08-16 12:44:47 -0400548 u32 dp_clock = mode->clock;
549 int bpc = 8;
Alex Deucher9aa59992012-01-20 15:03:30 -0500550 bool is_duallink = false;
Alex Deucherfc103322010-01-19 17:16:10 -0500551
Alex Deucher4eaeca32010-01-19 17:32:27 -0500552 /* reset the pll flags */
553 pll->flags = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200554
555 if (ASIC_IS_AVIVO(rdev)) {
Alex Deuchereb1300b2009-07-13 11:09:56 -0400556 if ((rdev->family == CHIP_RS600) ||
557 (rdev->family == CHIP_RS690) ||
558 (rdev->family == CHIP_RS740))
Alex Deucher2ff776c2010-06-08 19:44:36 -0400559 pll->flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
Alex Deucherfc103322010-01-19 17:16:10 -0500560 RADEON_PLL_PREFER_CLOSEST_LOWER);
Dave Airlie5480f722010-10-19 10:36:47 +1000561
562 if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
563 pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
564 else
565 pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
Alex Deucher9bb09fa2011-04-07 10:31:25 -0400566
Alex Deucher5785e532011-04-19 15:24:59 -0400567 if (rdev->family < CHIP_RV770)
Alex Deucher9bb09fa2011-04-07 10:31:25 -0400568 pll->flags |= RADEON_PLL_PREFER_MINM_OVER_MAXP;
Alex Deucher37d41742012-04-19 10:48:38 -0400569 /* use frac fb div on APUs */
570 if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev))
571 pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
Dave Airlie5480f722010-10-19 10:36:47 +1000572 } else {
Alex Deucherfc103322010-01-19 17:16:10 -0500573 pll->flags |= RADEON_PLL_LEGACY;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200574
Dave Airlie5480f722010-10-19 10:36:47 +1000575 if (mode->clock > 200000) /* range limits??? */
576 pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
577 else
578 pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
Dave Airlie5480f722010-10-19 10:36:47 +1000579 }
580
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200581 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
582 if (encoder->crtc == crtc) {
Alex Deucher4eaeca32010-01-19 17:32:27 -0500583 radeon_encoder = to_radeon_encoder(encoder);
Alex Deucherdf271be2011-05-20 04:34:15 -0400584 connector = radeon_get_connector_for_encoder(encoder);
Alex Deuchereccea792012-03-26 15:12:54 -0400585 bpc = radeon_get_monitor_bpc(connector);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500586 encoder_mode = atombios_get_encoder_mode(encoder);
Alex Deucher9aa59992012-01-20 15:03:30 -0500587 is_duallink = radeon_dig_monitor_is_duallink(encoder, mode->clock);
Alex Deuchereac4dff2011-05-20 04:34:22 -0400588 if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
Alex Deucher1d33e1f2011-10-31 08:58:47 -0400589 (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)) {
Alex Deucherfbee67a2010-08-16 12:44:47 -0400590 if (connector) {
591 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
592 struct radeon_connector_atom_dig *dig_connector =
593 radeon_connector->con_priv;
594
595 dp_clock = dig_connector->dp_clock;
596 }
597 }
Alex Deucher5b40ddf2011-02-14 11:43:11 -0500598
Alex Deucherba032a52010-10-04 17:13:01 -0400599 /* use recommended ref_div for ss */
600 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
601 if (ss_enabled) {
602 if (ss->refdiv) {
603 pll->flags |= RADEON_PLL_USE_REF_DIV;
604 pll->reference_div = ss->refdiv;
Alex Deucher5b40ddf2011-02-14 11:43:11 -0500605 if (ASIC_IS_AVIVO(rdev))
606 pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
Alex Deucherba032a52010-10-04 17:13:01 -0400607 }
608 }
609 }
Alex Deucher5b40ddf2011-02-14 11:43:11 -0500610
Alex Deucher4eaeca32010-01-19 17:32:27 -0500611 if (ASIC_IS_AVIVO(rdev)) {
612 /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
613 if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
614 adjusted_clock = mode->clock * 2;
Alex Deucher48dfaae2010-09-29 11:37:41 -0400615 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Alex Deuchera1a4b232010-04-09 15:31:56 -0400616 pll->flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
Alex Deucher5b40ddf2011-02-14 11:43:11 -0500617 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
618 pll->flags |= RADEON_PLL_IS_LCD;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500619 } else {
620 if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
Alex Deucherfc103322010-01-19 17:16:10 -0500621 pll->flags |= RADEON_PLL_NO_ODD_POST_DIV;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500622 if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
Alex Deucherfc103322010-01-19 17:16:10 -0500623 pll->flags |= RADEON_PLL_USE_REF_DIV;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200624 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000625 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200626 }
627 }
628
Alex Deucher2606c882009-10-08 13:36:21 -0400629 /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
630 * accordingly based on the encoder/transmitter to work around
631 * special hw requirements.
632 */
633 if (ASIC_IS_DCE3(rdev)) {
Alex Deucher4eaeca32010-01-19 17:32:27 -0500634 union adjust_pixel_clock args;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500635 u8 frev, crev;
636 int index;
Alex Deucher2606c882009-10-08 13:36:21 -0400637
Alex Deucher2606c882009-10-08 13:36:21 -0400638 index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
Alex Deuchera084e6e2010-03-18 01:04:01 -0400639 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
640 &crev))
641 return adjusted_clock;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500642
643 memset(&args, 0, sizeof(args));
644
645 switch (frev) {
646 case 1:
647 switch (crev) {
648 case 1:
649 case 2:
650 args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
651 args.v1.ucTransmitterID = radeon_encoder->encoder_id;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500652 args.v1.ucEncodeMode = encoder_mode;
Alex Deucher8e8e5232011-05-20 04:34:16 -0400653 if (ss_enabled && ss->percentage)
Alex Deucherfbee67a2010-08-16 12:44:47 -0400654 args.v1.ucConfig |=
655 ADJUST_DISPLAY_CONFIG_SS_ENABLE;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500656
657 atom_execute_table(rdev->mode_info.atom_context,
658 index, (uint32_t *)&args);
659 adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
660 break;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500661 case 3:
662 args.v3.sInput.usPixelClock = cpu_to_le16(mode->clock / 10);
663 args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
664 args.v3.sInput.ucEncodeMode = encoder_mode;
665 args.v3.sInput.ucDispPllConfig = 0;
Alex Deucher8e8e5232011-05-20 04:34:16 -0400666 if (ss_enabled && ss->percentage)
Alex Deucherb526ce22011-01-20 23:35:58 +0000667 args.v3.sInput.ucDispPllConfig |=
668 DISPPLL_CONFIG_SS_ENABLE;
Alex Deucher996d5c52011-10-26 15:59:50 -0400669 if (ENCODER_MODE_IS_DP(encoder_mode)) {
Alex Deucherb4f15f82011-10-25 11:34:51 -0400670 args.v3.sInput.ucDispPllConfig |=
671 DISPPLL_CONFIG_COHERENT_MODE;
672 /* 16200 or 27000 */
673 args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
674 } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500675 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Alex Deucherb4f15f82011-10-25 11:34:51 -0400676 if (encoder_mode == ATOM_ENCODER_MODE_HDMI)
677 /* deep color support */
678 args.v3.sInput.usPixelClock =
679 cpu_to_le16((mode->clock * bpc / 8) / 10);
680 if (dig->coherent_mode)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500681 args.v3.sInput.ucDispPllConfig |=
682 DISPPLL_CONFIG_COHERENT_MODE;
Alex Deucher9aa59992012-01-20 15:03:30 -0500683 if (is_duallink)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500684 args.v3.sInput.ucDispPllConfig |=
Alex Deucherb4f15f82011-10-25 11:34:51 -0400685 DISPPLL_CONFIG_DUAL_LINK;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500686 }
Alex Deucher1d33e1f2011-10-31 08:58:47 -0400687 if (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
688 ENCODER_OBJECT_ID_NONE)
689 args.v3.sInput.ucExtTransmitterID =
690 radeon_encoder_get_dp_bridge_encoder_id(encoder);
691 else
Alex Deuchercc9f67a2011-06-16 10:06:16 -0400692 args.v3.sInput.ucExtTransmitterID = 0;
693
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500694 atom_execute_table(rdev->mode_info.atom_context,
695 index, (uint32_t *)&args);
696 adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
697 if (args.v3.sOutput.ucRefDiv) {
Alex Deucher9f4283f2011-02-16 21:17:04 -0500698 pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500699 pll->flags |= RADEON_PLL_USE_REF_DIV;
700 pll->reference_div = args.v3.sOutput.ucRefDiv;
701 }
702 if (args.v3.sOutput.ucPostDiv) {
Alex Deucher9f4283f2011-02-16 21:17:04 -0500703 pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500704 pll->flags |= RADEON_PLL_USE_POST_DIV;
705 pll->post_div = args.v3.sOutput.ucPostDiv;
706 }
707 break;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500708 default:
709 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
710 return adjusted_clock;
711 }
712 break;
713 default:
714 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
715 return adjusted_clock;
716 }
Alex Deucherd56ef9c2009-10-27 12:11:09 -0400717 }
Alex Deucher4eaeca32010-01-19 17:32:27 -0500718 return adjusted_clock;
719}
720
721union set_pixel_clock {
722 SET_PIXEL_CLOCK_PS_ALLOCATION base;
723 PIXEL_CLOCK_PARAMETERS v1;
724 PIXEL_CLOCK_PARAMETERS_V2 v2;
725 PIXEL_CLOCK_PARAMETERS_V3 v3;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500726 PIXEL_CLOCK_PARAMETERS_V5 v5;
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500727 PIXEL_CLOCK_PARAMETERS_V6 v6;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500728};
729
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500730/* on DCE5, make sure the voltage is high enough to support the
731 * required disp clk.
732 */
Alex Deucherf3f1f032012-03-20 17:18:04 -0400733static void atombios_crtc_set_disp_eng_pll(struct radeon_device *rdev,
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500734 u32 dispclk)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500735{
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500736 u8 frev, crev;
737 int index;
738 union set_pixel_clock args;
739
740 memset(&args, 0, sizeof(args));
741
742 index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
Alex Deuchera084e6e2010-03-18 01:04:01 -0400743 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
744 &crev))
745 return;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500746
747 switch (frev) {
748 case 1:
749 switch (crev) {
750 case 5:
751 /* if the default dcpll clock is specified,
752 * SetPixelClock provides the dividers
753 */
754 args.v5.ucCRTC = ATOM_CRTC_INVALID;
Cédric Cano45894332011-02-11 19:45:37 -0500755 args.v5.usPixelClock = cpu_to_le16(dispclk);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500756 args.v5.ucPpll = ATOM_DCPLL;
757 break;
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500758 case 6:
759 /* if the default dcpll clock is specified,
760 * SetPixelClock provides the dividers
761 */
Alex Deucher265aa6c2011-02-14 16:16:22 -0500762 args.v6.ulDispEngClkFreq = cpu_to_le32(dispclk);
Alex Deucher729b95e2012-03-20 17:18:31 -0400763 if (ASIC_IS_DCE61(rdev))
764 args.v6.ucPpll = ATOM_EXT_PLL1;
765 else if (ASIC_IS_DCE6(rdev))
Alex Deucherf3f1f032012-03-20 17:18:04 -0400766 args.v6.ucPpll = ATOM_PPLL0;
767 else
768 args.v6.ucPpll = ATOM_DCPLL;
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500769 break;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500770 default:
771 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
772 return;
773 }
774 break;
775 default:
776 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
777 return;
778 }
779 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
780}
781
Alex Deucher37f90032010-06-11 17:58:38 -0400782static void atombios_crtc_program_pll(struct drm_crtc *crtc,
Benjamin Herrenschmidtf1bece72011-07-13 16:28:15 +1000783 u32 crtc_id,
Alex Deucher37f90032010-06-11 17:58:38 -0400784 int pll_id,
785 u32 encoder_mode,
786 u32 encoder_id,
787 u32 clock,
788 u32 ref_div,
789 u32 fb_div,
790 u32 frac_fb_div,
Alex Deucherdf271be2011-05-20 04:34:15 -0400791 u32 post_div,
Alex Deucher8e8e5232011-05-20 04:34:16 -0400792 int bpc,
793 bool ss_enabled,
794 struct radeon_atom_ss *ss)
Alex Deucher37f90032010-06-11 17:58:38 -0400795{
796 struct drm_device *dev = crtc->dev;
797 struct radeon_device *rdev = dev->dev_private;
798 u8 frev, crev;
799 int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
800 union set_pixel_clock args;
801
802 memset(&args, 0, sizeof(args));
803
804 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
805 &crev))
806 return;
807
808 switch (frev) {
809 case 1:
810 switch (crev) {
811 case 1:
812 if (clock == ATOM_DISABLE)
813 return;
814 args.v1.usPixelClock = cpu_to_le16(clock / 10);
815 args.v1.usRefDiv = cpu_to_le16(ref_div);
816 args.v1.usFbDiv = cpu_to_le16(fb_div);
817 args.v1.ucFracFbDiv = frac_fb_div;
818 args.v1.ucPostDiv = post_div;
819 args.v1.ucPpll = pll_id;
820 args.v1.ucCRTC = crtc_id;
821 args.v1.ucRefDivSrc = 1;
822 break;
823 case 2:
824 args.v2.usPixelClock = cpu_to_le16(clock / 10);
825 args.v2.usRefDiv = cpu_to_le16(ref_div);
826 args.v2.usFbDiv = cpu_to_le16(fb_div);
827 args.v2.ucFracFbDiv = frac_fb_div;
828 args.v2.ucPostDiv = post_div;
829 args.v2.ucPpll = pll_id;
830 args.v2.ucCRTC = crtc_id;
831 args.v2.ucRefDivSrc = 1;
832 break;
833 case 3:
834 args.v3.usPixelClock = cpu_to_le16(clock / 10);
835 args.v3.usRefDiv = cpu_to_le16(ref_div);
836 args.v3.usFbDiv = cpu_to_le16(fb_div);
837 args.v3.ucFracFbDiv = frac_fb_div;
838 args.v3.ucPostDiv = post_div;
839 args.v3.ucPpll = pll_id;
Alex Deuchere7295862012-09-12 17:58:07 -0400840 if (crtc_id == ATOM_CRTC2)
841 args.v3.ucMiscInfo = PIXEL_CLOCK_MISC_CRTC_SEL_CRTC2;
842 else
843 args.v3.ucMiscInfo = PIXEL_CLOCK_MISC_CRTC_SEL_CRTC1;
Alex Deucher6f15c502011-05-20 12:36:12 -0400844 if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
845 args.v3.ucMiscInfo |= PIXEL_CLOCK_MISC_REF_DIV_SRC;
Alex Deucher37f90032010-06-11 17:58:38 -0400846 args.v3.ucTransmitterId = encoder_id;
847 args.v3.ucEncoderMode = encoder_mode;
848 break;
849 case 5:
850 args.v5.ucCRTC = crtc_id;
851 args.v5.usPixelClock = cpu_to_le16(clock / 10);
852 args.v5.ucRefDiv = ref_div;
853 args.v5.usFbDiv = cpu_to_le16(fb_div);
854 args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
855 args.v5.ucPostDiv = post_div;
856 args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
Alex Deucher8e8e5232011-05-20 04:34:16 -0400857 if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
858 args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_REF_DIV_SRC;
Alex Deucherdf271be2011-05-20 04:34:15 -0400859 switch (bpc) {
860 case 8:
861 default:
862 args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_24BPP;
863 break;
864 case 10:
865 args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_30BPP;
866 break;
867 }
Alex Deucher37f90032010-06-11 17:58:38 -0400868 args.v5.ucTransmitterID = encoder_id;
869 args.v5.ucEncoderMode = encoder_mode;
870 args.v5.ucPpll = pll_id;
871 break;
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500872 case 6:
Benjamin Herrenschmidtf1bece72011-07-13 16:28:15 +1000873 args.v6.ulDispEngClkFreq = cpu_to_le32(crtc_id << 24 | clock / 10);
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500874 args.v6.ucRefDiv = ref_div;
875 args.v6.usFbDiv = cpu_to_le16(fb_div);
876 args.v6.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
877 args.v6.ucPostDiv = post_div;
878 args.v6.ucMiscInfo = 0; /* HDMI depth, etc. */
Alex Deucher8e8e5232011-05-20 04:34:16 -0400879 if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
880 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_REF_DIV_SRC;
Alex Deucherdf271be2011-05-20 04:34:15 -0400881 switch (bpc) {
882 case 8:
883 default:
884 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_24BPP;
885 break;
886 case 10:
887 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_30BPP;
888 break;
889 case 12:
890 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_36BPP;
891 break;
892 case 16:
893 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_48BPP;
894 break;
895 }
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500896 args.v6.ucTransmitterID = encoder_id;
897 args.v6.ucEncoderMode = encoder_mode;
898 args.v6.ucPpll = pll_id;
899 break;
Alex Deucher37f90032010-06-11 17:58:38 -0400900 default:
901 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
902 return;
903 }
904 break;
905 default:
906 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
907 return;
908 }
909
910 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
911}
912
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500913static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
Alex Deucher4eaeca32010-01-19 17:32:27 -0500914{
915 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
916 struct drm_device *dev = crtc->dev;
917 struct radeon_device *rdev = dev->dev_private;
918 struct drm_encoder *encoder = NULL;
919 struct radeon_encoder *radeon_encoder = NULL;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500920 u32 pll_clock = mode->clock;
921 u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
922 struct radeon_pll *pll;
923 u32 adjusted_clock;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500924 int encoder_mode = 0;
Alex Deucherba032a52010-10-04 17:13:01 -0400925 struct radeon_atom_ss ss;
926 bool ss_enabled = false;
Alex Deucherdf271be2011-05-20 04:34:15 -0400927 int bpc = 8;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500928
Alex Deucher4eaeca32010-01-19 17:32:27 -0500929 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
930 if (encoder->crtc == crtc) {
931 radeon_encoder = to_radeon_encoder(encoder);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500932 encoder_mode = atombios_get_encoder_mode(encoder);
Alex Deucher4eaeca32010-01-19 17:32:27 -0500933 break;
934 }
935 }
936
937 if (!radeon_encoder)
938 return;
939
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500940 switch (radeon_crtc->pll_id) {
941 case ATOM_PPLL1:
Alex Deucher4eaeca32010-01-19 17:32:27 -0500942 pll = &rdev->clock.p1pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500943 break;
944 case ATOM_PPLL2:
Alex Deucher4eaeca32010-01-19 17:32:27 -0500945 pll = &rdev->clock.p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500946 break;
947 case ATOM_DCPLL:
948 case ATOM_PPLL_INVALID:
Stefan Richter921d98b2010-05-26 10:27:44 +1000949 default:
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500950 pll = &rdev->clock.dcpll;
951 break;
952 }
Alex Deucher4eaeca32010-01-19 17:32:27 -0500953
Alex Deucher700698e2012-04-27 17:18:59 -0400954 if ((radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
955 (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)) {
Alex Deucherba032a52010-10-04 17:13:01 -0400956 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
957 struct drm_connector *connector =
958 radeon_get_connector_for_encoder(encoder);
959 struct radeon_connector *radeon_connector =
960 to_radeon_connector(connector);
961 struct radeon_connector_atom_dig *dig_connector =
962 radeon_connector->con_priv;
963 int dp_clock;
Alex Deuchereccea792012-03-26 15:12:54 -0400964 bpc = radeon_get_monitor_bpc(connector);
Alex Deucherba032a52010-10-04 17:13:01 -0400965
966 switch (encoder_mode) {
Alex Deucher996d5c52011-10-26 15:59:50 -0400967 case ATOM_ENCODER_MODE_DP_MST:
Alex Deucherba032a52010-10-04 17:13:01 -0400968 case ATOM_ENCODER_MODE_DP:
969 /* DP/eDP */
970 dp_clock = dig_connector->dp_clock / 10;
Alex Deucher23077902011-05-20 12:36:11 -0400971 if (ASIC_IS_DCE4(rdev))
972 ss_enabled =
973 radeon_atombios_get_asic_ss_info(rdev, &ss,
974 ASIC_INTERNAL_SS_ON_DP,
975 dp_clock);
976 else {
977 if (dp_clock == 16200) {
Alex Deucherba032a52010-10-04 17:13:01 -0400978 ss_enabled =
979 radeon_atombios_get_ppll_ss_info(rdev, &ss,
Alex Deucher23077902011-05-20 12:36:11 -0400980 ATOM_DP_SS_ID2);
981 if (!ss_enabled)
Alex Deucherba032a52010-10-04 17:13:01 -0400982 ss_enabled =
983 radeon_atombios_get_ppll_ss_info(rdev, &ss,
984 ATOM_DP_SS_ID1);
Alex Deucher23077902011-05-20 12:36:11 -0400985 } else
986 ss_enabled =
987 radeon_atombios_get_ppll_ss_info(rdev, &ss,
988 ATOM_DP_SS_ID1);
Alex Deucherba032a52010-10-04 17:13:01 -0400989 }
990 break;
991 case ATOM_ENCODER_MODE_LVDS:
992 if (ASIC_IS_DCE4(rdev))
993 ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
994 dig->lcd_ss_id,
995 mode->clock / 10);
996 else
997 ss_enabled = radeon_atombios_get_ppll_ss_info(rdev, &ss,
998 dig->lcd_ss_id);
999 break;
1000 case ATOM_ENCODER_MODE_DVI:
1001 if (ASIC_IS_DCE4(rdev))
1002 ss_enabled =
1003 radeon_atombios_get_asic_ss_info(rdev, &ss,
1004 ASIC_INTERNAL_SS_ON_TMDS,
1005 mode->clock / 10);
1006 break;
1007 case ATOM_ENCODER_MODE_HDMI:
1008 if (ASIC_IS_DCE4(rdev))
1009 ss_enabled =
1010 radeon_atombios_get_asic_ss_info(rdev, &ss,
1011 ASIC_INTERNAL_SS_ON_HDMI,
1012 mode->clock / 10);
1013 break;
1014 default:
1015 break;
1016 }
1017 }
1018
Alex Deucher4eaeca32010-01-19 17:32:27 -05001019 /* adjust pixel clock as needed */
Alex Deucherba032a52010-10-04 17:13:01 -04001020 adjusted_clock = atombios_adjust_pll(crtc, mode, pll, ss_enabled, &ss);
Alex Deucher2606c882009-10-08 13:36:21 -04001021
Alex Deucher64146f82011-03-22 01:46:12 -04001022 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1023 /* TV seems to prefer the legacy algo on some boards */
1024 radeon_compute_pll_legacy(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
1025 &ref_div, &post_div);
1026 else if (ASIC_IS_AVIVO(rdev))
Alex Deucher619efb12011-01-31 16:48:53 -05001027 radeon_compute_pll_avivo(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
1028 &ref_div, &post_div);
1029 else
1030 radeon_compute_pll_legacy(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
1031 &ref_div, &post_div);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001032
Jerome Glisse5efcc762012-08-17 14:40:04 -04001033 atombios_crtc_program_ss(rdev, ATOM_DISABLE, radeon_crtc->pll_id, radeon_crtc->crtc_id, &ss);
Alex Deucherba032a52010-10-04 17:13:01 -04001034
Alex Deucher37f90032010-06-11 17:58:38 -04001035 atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
1036 encoder_mode, radeon_encoder->encoder_id, mode->clock,
Alex Deucher8e8e5232011-05-20 04:34:16 -04001037 ref_div, fb_div, frac_fb_div, post_div, bpc, ss_enabled, &ss);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001038
Alex Deucherba032a52010-10-04 17:13:01 -04001039 if (ss_enabled) {
1040 /* calculate ss amount and step size */
1041 if (ASIC_IS_DCE4(rdev)) {
1042 u32 step_size;
1043 u32 amount = (((fb_div * 10) + frac_fb_div) * ss.percentage) / 10000;
1044 ss.amount = (amount / 10) & ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK;
Alex Deucher8e8e5232011-05-20 04:34:16 -04001045 ss.amount |= ((amount - (amount / 10)) << ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT) &
Alex Deucherba032a52010-10-04 17:13:01 -04001046 ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK;
1047 if (ss.type & ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD)
1048 step_size = (4 * amount * ref_div * (ss.rate * 2048)) /
1049 (125 * 25 * pll->reference_freq / 100);
1050 else
1051 step_size = (2 * amount * ref_div * (ss.rate * 2048)) /
1052 (125 * 25 * pll->reference_freq / 100);
1053 ss.step = step_size;
1054 }
1055
Jerome Glisse5efcc762012-08-17 14:40:04 -04001056 atombios_crtc_program_ss(rdev, ATOM_ENABLE, radeon_crtc->pll_id, radeon_crtc->crtc_id, &ss);
Alex Deucherba032a52010-10-04 17:13:01 -04001057 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001058}
1059
Alex Deucherc9417bd2011-02-06 14:23:26 -05001060static int dce4_crtc_do_set_base(struct drm_crtc *crtc,
1061 struct drm_framebuffer *fb,
1062 int x, int y, int atomic)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001063{
1064 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1065 struct drm_device *dev = crtc->dev;
1066 struct radeon_device *rdev = dev->dev_private;
1067 struct radeon_framebuffer *radeon_fb;
Chris Ball4dd19b02010-09-26 06:47:23 -05001068 struct drm_framebuffer *target_fb;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001069 struct drm_gem_object *obj;
1070 struct radeon_bo *rbo;
1071 uint64_t fb_location;
1072 uint32_t fb_format, fb_pitch_pixels, tiling_flags;
Jerome Glisse285484e2011-12-16 17:03:42 -05001073 unsigned bankw, bankh, mtaspect, tile_split;
Alex Deucherfa6bee42011-01-25 11:55:50 -05001074 u32 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_NONE);
Alex Deucheradcfde52011-05-27 10:05:03 -04001075 u32 tmp, viewport_w, viewport_h;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001076 int r;
1077
1078 /* no fb bound */
Chris Ball4dd19b02010-09-26 06:47:23 -05001079 if (!atomic && !crtc->fb) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001080 DRM_DEBUG_KMS("No FB bound\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001081 return 0;
1082 }
1083
Chris Ball4dd19b02010-09-26 06:47:23 -05001084 if (atomic) {
1085 radeon_fb = to_radeon_framebuffer(fb);
1086 target_fb = fb;
1087 }
1088 else {
1089 radeon_fb = to_radeon_framebuffer(crtc->fb);
1090 target_fb = crtc->fb;
1091 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001092
Chris Ball4dd19b02010-09-26 06:47:23 -05001093 /* If atomic, assume fb object is pinned & idle & fenced and
1094 * just update base pointers
1095 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001096 obj = radeon_fb->obj;
Daniel Vetter7e4d15d2011-02-18 17:59:17 +01001097 rbo = gem_to_radeon_bo(obj);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001098 r = radeon_bo_reserve(rbo, false);
1099 if (unlikely(r != 0))
1100 return r;
Chris Ball4dd19b02010-09-26 06:47:23 -05001101
1102 if (atomic)
1103 fb_location = radeon_bo_gpu_offset(rbo);
1104 else {
1105 r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
1106 if (unlikely(r != 0)) {
1107 radeon_bo_unreserve(rbo);
1108 return -EINVAL;
1109 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001110 }
Chris Ball4dd19b02010-09-26 06:47:23 -05001111
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001112 radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
1113 radeon_bo_unreserve(rbo);
1114
Chris Ball4dd19b02010-09-26 06:47:23 -05001115 switch (target_fb->bits_per_pixel) {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001116 case 8:
1117 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
1118 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
1119 break;
1120 case 15:
1121 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
1122 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
1123 break;
1124 case 16:
1125 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
1126 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
Alex Deucherfa6bee42011-01-25 11:55:50 -05001127#ifdef __BIG_ENDIAN
1128 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
1129#endif
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001130 break;
1131 case 24:
1132 case 32:
1133 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
1134 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
Alex Deucherfa6bee42011-01-25 11:55:50 -05001135#ifdef __BIG_ENDIAN
1136 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
1137#endif
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001138 break;
1139 default:
1140 DRM_ERROR("Unsupported screen depth %d\n",
Chris Ball4dd19b02010-09-26 06:47:23 -05001141 target_fb->bits_per_pixel);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001142 return -EINVAL;
1143 }
1144
Alex Deucher392e3722011-11-28 14:49:27 -05001145 if (tiling_flags & RADEON_TILING_MACRO) {
Alex Deucherb7019b22012-06-14 15:58:25 -04001146 if (rdev->family >= CHIP_TAHITI)
1147 tmp = rdev->config.si.tile_config;
1148 else if (rdev->family >= CHIP_CAYMAN)
Alex Deucher392e3722011-11-28 14:49:27 -05001149 tmp = rdev->config.cayman.tile_config;
1150 else
1151 tmp = rdev->config.evergreen.tile_config;
1152
1153 switch ((tmp & 0xf0) >> 4) {
1154 case 0: /* 4 banks */
1155 fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_4_BANK);
1156 break;
1157 case 1: /* 8 banks */
1158 default:
1159 fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_8_BANK);
1160 break;
1161 case 2: /* 16 banks */
1162 fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_16_BANK);
1163 break;
1164 }
1165
Alex Deucher97d66322010-05-20 12:12:48 -04001166 fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
Jerome Glisse285484e2011-12-16 17:03:42 -05001167
1168 evergreen_tiling_fields(tiling_flags, &bankw, &bankh, &mtaspect, &tile_split);
1169 fb_format |= EVERGREEN_GRPH_TILE_SPLIT(tile_split);
1170 fb_format |= EVERGREEN_GRPH_BANK_WIDTH(bankw);
1171 fb_format |= EVERGREEN_GRPH_BANK_HEIGHT(bankh);
1172 fb_format |= EVERGREEN_GRPH_MACRO_TILE_ASPECT(mtaspect);
Alex Deucher392e3722011-11-28 14:49:27 -05001173 } else if (tiling_flags & RADEON_TILING_MICRO)
Alex Deucher97d66322010-05-20 12:12:48 -04001174 fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
1175
Alex Deucherb7019b22012-06-14 15:58:25 -04001176 if ((rdev->family == CHIP_TAHITI) ||
1177 (rdev->family == CHIP_PITCAIRN))
1178 fb_format |= SI_GRPH_PIPE_CONFIG(SI_ADDR_SURF_P8_32x32_8x16);
1179 else if (rdev->family == CHIP_VERDE)
1180 fb_format |= SI_GRPH_PIPE_CONFIG(SI_ADDR_SURF_P4_8x16);
1181
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001182 switch (radeon_crtc->crtc_id) {
1183 case 0:
1184 WREG32(AVIVO_D1VGA_CONTROL, 0);
1185 break;
1186 case 1:
1187 WREG32(AVIVO_D2VGA_CONTROL, 0);
1188 break;
1189 case 2:
1190 WREG32(EVERGREEN_D3VGA_CONTROL, 0);
1191 break;
1192 case 3:
1193 WREG32(EVERGREEN_D4VGA_CONTROL, 0);
1194 break;
1195 case 4:
1196 WREG32(EVERGREEN_D5VGA_CONTROL, 0);
1197 break;
1198 case 5:
1199 WREG32(EVERGREEN_D6VGA_CONTROL, 0);
1200 break;
1201 default:
1202 break;
1203 }
1204
1205 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
1206 upper_32_bits(fb_location));
1207 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
1208 upper_32_bits(fb_location));
1209 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1210 (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
1211 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1212 (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
1213 WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
Alex Deucherfa6bee42011-01-25 11:55:50 -05001214 WREG32(EVERGREEN_GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001215
1216 WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
1217 WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
1218 WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
1219 WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
Chris Ball4dd19b02010-09-26 06:47:23 -05001220 WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
1221 WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001222
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001223 fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001224 WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
1225 WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
1226
1227 WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
Michel Dänzer1b619252012-02-01 12:09:55 +01001228 target_fb->height);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001229 x &= ~3;
1230 y &= ~1;
1231 WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
1232 (x << 16) | y);
Alex Deucheradcfde52011-05-27 10:05:03 -04001233 viewport_w = crtc->mode.hdisplay;
1234 viewport_h = (crtc->mode.vdisplay + 1) & ~1;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001235 WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
Alex Deucheradcfde52011-05-27 10:05:03 -04001236 (viewport_w << 16) | viewport_h);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001237
Alex Deucherfb9674b2011-04-02 09:15:50 -04001238 /* pageflip setup */
1239 /* make sure flip is at vb rather than hb */
1240 tmp = RREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
1241 tmp &= ~EVERGREEN_GRPH_SURFACE_UPDATE_H_RETRACE_EN;
1242 WREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
1243
1244 /* set pageflip to happen anywhere in vblank interval */
1245 WREG32(EVERGREEN_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
1246
Chris Ball4dd19b02010-09-26 06:47:23 -05001247 if (!atomic && fb && fb != crtc->fb) {
1248 radeon_fb = to_radeon_framebuffer(fb);
Daniel Vetter7e4d15d2011-02-18 17:59:17 +01001249 rbo = gem_to_radeon_bo(radeon_fb->obj);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001250 r = radeon_bo_reserve(rbo, false);
1251 if (unlikely(r != 0))
1252 return r;
1253 radeon_bo_unpin(rbo);
1254 radeon_bo_unreserve(rbo);
1255 }
1256
1257 /* Bytes per pixel may have changed */
1258 radeon_bandwidth_update(rdev);
1259
1260 return 0;
1261}
1262
Chris Ball4dd19b02010-09-26 06:47:23 -05001263static int avivo_crtc_do_set_base(struct drm_crtc *crtc,
1264 struct drm_framebuffer *fb,
1265 int x, int y, int atomic)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001266{
1267 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1268 struct drm_device *dev = crtc->dev;
1269 struct radeon_device *rdev = dev->dev_private;
1270 struct radeon_framebuffer *radeon_fb;
1271 struct drm_gem_object *obj;
Jerome Glisse4c788672009-11-20 14:29:23 +01001272 struct radeon_bo *rbo;
Chris Ball4dd19b02010-09-26 06:47:23 -05001273 struct drm_framebuffer *target_fb;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001274 uint64_t fb_location;
Dave Airliee024e112009-06-24 09:48:08 +10001275 uint32_t fb_format, fb_pitch_pixels, tiling_flags;
Alex Deucherfa6bee42011-01-25 11:55:50 -05001276 u32 fb_swap = R600_D1GRPH_SWAP_ENDIAN_NONE;
Alex Deucheradcfde52011-05-27 10:05:03 -04001277 u32 tmp, viewport_w, viewport_h;
Jerome Glisse4c788672009-11-20 14:29:23 +01001278 int r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001279
Jerome Glisse2de3b482009-11-17 14:08:55 -08001280 /* no fb bound */
Chris Ball4dd19b02010-09-26 06:47:23 -05001281 if (!atomic && !crtc->fb) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001282 DRM_DEBUG_KMS("No FB bound\n");
Jerome Glisse2de3b482009-11-17 14:08:55 -08001283 return 0;
1284 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001285
Chris Ball4dd19b02010-09-26 06:47:23 -05001286 if (atomic) {
1287 radeon_fb = to_radeon_framebuffer(fb);
1288 target_fb = fb;
1289 }
1290 else {
1291 radeon_fb = to_radeon_framebuffer(crtc->fb);
1292 target_fb = crtc->fb;
1293 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001294
1295 obj = radeon_fb->obj;
Daniel Vetter7e4d15d2011-02-18 17:59:17 +01001296 rbo = gem_to_radeon_bo(obj);
Jerome Glisse4c788672009-11-20 14:29:23 +01001297 r = radeon_bo_reserve(rbo, false);
1298 if (unlikely(r != 0))
1299 return r;
Chris Ball4dd19b02010-09-26 06:47:23 -05001300
1301 /* If atomic, assume fb object is pinned & idle & fenced and
1302 * just update base pointers
1303 */
1304 if (atomic)
1305 fb_location = radeon_bo_gpu_offset(rbo);
1306 else {
1307 r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
1308 if (unlikely(r != 0)) {
1309 radeon_bo_unreserve(rbo);
1310 return -EINVAL;
1311 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001312 }
Jerome Glisse4c788672009-11-20 14:29:23 +01001313 radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
1314 radeon_bo_unreserve(rbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001315
Chris Ball4dd19b02010-09-26 06:47:23 -05001316 switch (target_fb->bits_per_pixel) {
Dave Airlie41456df2009-09-16 10:15:21 +10001317 case 8:
1318 fb_format =
1319 AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
1320 AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
1321 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001322 case 15:
1323 fb_format =
1324 AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
1325 AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
1326 break;
1327 case 16:
1328 fb_format =
1329 AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
1330 AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
Alex Deucherfa6bee42011-01-25 11:55:50 -05001331#ifdef __BIG_ENDIAN
1332 fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
1333#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001334 break;
1335 case 24:
1336 case 32:
1337 fb_format =
1338 AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
1339 AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
Alex Deucherfa6bee42011-01-25 11:55:50 -05001340#ifdef __BIG_ENDIAN
1341 fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
1342#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001343 break;
1344 default:
1345 DRM_ERROR("Unsupported screen depth %d\n",
Chris Ball4dd19b02010-09-26 06:47:23 -05001346 target_fb->bits_per_pixel);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001347 return -EINVAL;
1348 }
1349
Alex Deucher40c4ac12010-05-20 12:04:59 -04001350 if (rdev->family >= CHIP_R600) {
1351 if (tiling_flags & RADEON_TILING_MACRO)
1352 fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
1353 else if (tiling_flags & RADEON_TILING_MICRO)
1354 fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
1355 } else {
1356 if (tiling_flags & RADEON_TILING_MACRO)
1357 fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
Dave Airliecf2f05d2009-12-08 15:45:13 +10001358
Alex Deucher40c4ac12010-05-20 12:04:59 -04001359 if (tiling_flags & RADEON_TILING_MICRO)
1360 fb_format |= AVIVO_D1GRPH_TILED;
1361 }
Dave Airliee024e112009-06-24 09:48:08 +10001362
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001363 if (radeon_crtc->crtc_id == 0)
1364 WREG32(AVIVO_D1VGA_CONTROL, 0);
1365 else
1366 WREG32(AVIVO_D2VGA_CONTROL, 0);
Alex Deucherc290dad2009-10-22 16:12:34 -04001367
1368 if (rdev->family >= CHIP_RV770) {
1369 if (radeon_crtc->crtc_id) {
Alex Deucher95347872010-09-01 17:20:42 -04001370 WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
1371 WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
Alex Deucherc290dad2009-10-22 16:12:34 -04001372 } else {
Alex Deucher95347872010-09-01 17:20:42 -04001373 WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
1374 WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
Alex Deucherc290dad2009-10-22 16:12:34 -04001375 }
1376 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001377 WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1378 (u32) fb_location);
1379 WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
1380 radeon_crtc->crtc_offset, (u32) fb_location);
1381 WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
Alex Deucherfa6bee42011-01-25 11:55:50 -05001382 if (rdev->family >= CHIP_R600)
1383 WREG32(R600_D1GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001384
1385 WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
1386 WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
1387 WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
1388 WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
Chris Ball4dd19b02010-09-26 06:47:23 -05001389 WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
1390 WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001391
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001392 fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001393 WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
1394 WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
1395
1396 WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
Michel Dänzer1b619252012-02-01 12:09:55 +01001397 target_fb->height);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001398 x &= ~3;
1399 y &= ~1;
1400 WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
1401 (x << 16) | y);
Alex Deucheradcfde52011-05-27 10:05:03 -04001402 viewport_w = crtc->mode.hdisplay;
1403 viewport_h = (crtc->mode.vdisplay + 1) & ~1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001404 WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
Alex Deucheradcfde52011-05-27 10:05:03 -04001405 (viewport_w << 16) | viewport_h);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001406
Alex Deucherfb9674b2011-04-02 09:15:50 -04001407 /* pageflip setup */
1408 /* make sure flip is at vb rather than hb */
1409 tmp = RREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
1410 tmp &= ~AVIVO_D1GRPH_SURFACE_UPDATE_H_RETRACE_EN;
1411 WREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
1412
1413 /* set pageflip to happen anywhere in vblank interval */
1414 WREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
1415
Chris Ball4dd19b02010-09-26 06:47:23 -05001416 if (!atomic && fb && fb != crtc->fb) {
1417 radeon_fb = to_radeon_framebuffer(fb);
Daniel Vetter7e4d15d2011-02-18 17:59:17 +01001418 rbo = gem_to_radeon_bo(radeon_fb->obj);
Jerome Glisse4c788672009-11-20 14:29:23 +01001419 r = radeon_bo_reserve(rbo, false);
1420 if (unlikely(r != 0))
1421 return r;
1422 radeon_bo_unpin(rbo);
1423 radeon_bo_unreserve(rbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001424 }
Michel Dänzerf30f37d2009-10-08 10:44:09 +02001425
1426 /* Bytes per pixel may have changed */
1427 radeon_bandwidth_update(rdev);
1428
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001429 return 0;
1430}
1431
Alex Deucher54f088a2010-01-19 16:34:01 -05001432int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
1433 struct drm_framebuffer *old_fb)
1434{
1435 struct drm_device *dev = crtc->dev;
1436 struct radeon_device *rdev = dev->dev_private;
1437
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001438 if (ASIC_IS_DCE4(rdev))
Alex Deucherc9417bd2011-02-06 14:23:26 -05001439 return dce4_crtc_do_set_base(crtc, old_fb, x, y, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001440 else if (ASIC_IS_AVIVO(rdev))
Chris Ball4dd19b02010-09-26 06:47:23 -05001441 return avivo_crtc_do_set_base(crtc, old_fb, x, y, 0);
Alex Deucher54f088a2010-01-19 16:34:01 -05001442 else
Chris Ball4dd19b02010-09-26 06:47:23 -05001443 return radeon_crtc_do_set_base(crtc, old_fb, x, y, 0);
1444}
1445
1446int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
1447 struct drm_framebuffer *fb,
Jason Wessel21c74a82010-10-13 14:09:44 -05001448 int x, int y, enum mode_set_atomic state)
Chris Ball4dd19b02010-09-26 06:47:23 -05001449{
1450 struct drm_device *dev = crtc->dev;
1451 struct radeon_device *rdev = dev->dev_private;
1452
1453 if (ASIC_IS_DCE4(rdev))
Alex Deucherc9417bd2011-02-06 14:23:26 -05001454 return dce4_crtc_do_set_base(crtc, fb, x, y, 1);
Chris Ball4dd19b02010-09-26 06:47:23 -05001455 else if (ASIC_IS_AVIVO(rdev))
1456 return avivo_crtc_do_set_base(crtc, fb, x, y, 1);
1457 else
1458 return radeon_crtc_do_set_base(crtc, fb, x, y, 1);
Alex Deucher54f088a2010-01-19 16:34:01 -05001459}
1460
Alex Deucher615e0cb2010-01-20 16:22:53 -05001461/* properly set additional regs when using atombios */
1462static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
1463{
1464 struct drm_device *dev = crtc->dev;
1465 struct radeon_device *rdev = dev->dev_private;
1466 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1467 u32 disp_merge_cntl;
1468
1469 switch (radeon_crtc->crtc_id) {
1470 case 0:
1471 disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
1472 disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
1473 WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
1474 break;
1475 case 1:
1476 disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
1477 disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
1478 WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
1479 WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
1480 WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
1481 break;
1482 }
1483}
1484
Alex Deucherf3dd8502012-08-31 11:56:50 -04001485/**
1486 * radeon_get_pll_use_mask - look up a mask of which pplls are in use
1487 *
1488 * @crtc: drm crtc
1489 *
1490 * Returns the mask of which PPLLs (Pixel PLLs) are in use.
1491 */
1492static u32 radeon_get_pll_use_mask(struct drm_crtc *crtc)
1493{
1494 struct drm_device *dev = crtc->dev;
1495 struct drm_crtc *test_crtc;
1496 struct radeon_crtc *radeon_test_crtc;
1497 u32 pll_in_use = 0;
1498
1499 list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
1500 if (crtc == test_crtc)
1501 continue;
1502
1503 radeon_test_crtc = to_radeon_crtc(test_crtc);
1504 if (radeon_test_crtc->pll_id != ATOM_PPLL_INVALID)
1505 pll_in_use |= (1 << radeon_test_crtc->pll_id);
1506 }
1507 return pll_in_use;
1508}
1509
1510/**
1511 * radeon_get_shared_dp_ppll - return the PPLL used by another crtc for DP
1512 *
1513 * @crtc: drm crtc
1514 *
1515 * Returns the PPLL (Pixel PLL) used by another crtc/encoder which is
1516 * also in DP mode. For DP, a single PPLL can be used for all DP
1517 * crtcs/encoders.
1518 */
1519static int radeon_get_shared_dp_ppll(struct drm_crtc *crtc)
1520{
1521 struct drm_device *dev = crtc->dev;
1522 struct drm_encoder *test_encoder;
1523 struct radeon_crtc *radeon_test_crtc;
1524
1525 list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
1526 if (test_encoder->crtc && (test_encoder->crtc != crtc)) {
1527 if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_encoder))) {
1528 /* for DP use the same PLL for all */
1529 radeon_test_crtc = to_radeon_crtc(test_encoder->crtc);
1530 if (radeon_test_crtc->pll_id != ATOM_PPLL_INVALID)
1531 return radeon_test_crtc->pll_id;
1532 }
1533 }
1534 }
1535 return ATOM_PPLL_INVALID;
1536}
1537
1538/**
1539 * radeon_atom_pick_pll - Allocate a PPLL for use by the crtc.
1540 *
1541 * @crtc: drm crtc
1542 *
1543 * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
1544 * a single PPLL can be used for all DP crtcs/encoders. For non-DP
1545 * monitors a dedicated PPLL must be used. If a particular board has
1546 * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
1547 * as there is no need to program the PLL itself. If we are not able to
1548 * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
1549 * avoid messing up an existing monitor.
1550 *
1551 * Asic specific PLL information
1552 *
1553 * DCE 6.1
1554 * - PPLL2 is only available to UNIPHYA (both DP and non-DP)
1555 * - PPLL0, PPLL1 are available for UNIPHYB/C/D/E/F (both DP and non-DP)
1556 *
1557 * DCE 6.0
1558 * - PPLL0 is available to all UNIPHY (DP only)
1559 * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
1560 *
1561 * DCE 5.0
1562 * - DCPLL is available to all UNIPHY (DP only)
1563 * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
1564 *
1565 * DCE 3.0/4.0/4.1
1566 * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
1567 *
1568 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001569static int radeon_atom_pick_pll(struct drm_crtc *crtc)
1570{
1571 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1572 struct drm_device *dev = crtc->dev;
1573 struct radeon_device *rdev = dev->dev_private;
1574 struct drm_encoder *test_encoder;
Alex Deucherf3dd8502012-08-31 11:56:50 -04001575 u32 pll_in_use;
1576 int pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001577
Alex Deucher24e1f792012-03-20 17:18:32 -04001578 if (ASIC_IS_DCE61(rdev)) {
1579 list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
1580 if (test_encoder->crtc && (test_encoder->crtc == crtc)) {
1581 struct radeon_encoder *test_radeon_encoder =
1582 to_radeon_encoder(test_encoder);
1583 struct radeon_encoder_atom_dig *dig =
1584 test_radeon_encoder->enc_priv;
1585
1586 if ((test_radeon_encoder->encoder_id ==
1587 ENCODER_OBJECT_ID_INTERNAL_UNIPHY) &&
Alex Deucherf3dd8502012-08-31 11:56:50 -04001588 (dig->linkb == false))
1589 /* UNIPHY A uses PPLL2 */
Alex Deucher24e1f792012-03-20 17:18:32 -04001590 return ATOM_PPLL2;
Alex Deucherf3dd8502012-08-31 11:56:50 -04001591 else if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_encoder))) {
1592 /* UNIPHY B/C/D/E/F */
1593 if (rdev->clock.dp_extclk)
1594 /* skip PPLL programming if using ext clock */
1595 return ATOM_PPLL_INVALID;
1596 else {
1597 /* use the same PPLL for all DP monitors */
1598 pll = radeon_get_shared_dp_ppll(crtc);
1599 if (pll != ATOM_PPLL_INVALID)
1600 return pll;
1601 }
1602 }
1603 break;
Alex Deucher24e1f792012-03-20 17:18:32 -04001604 }
1605 }
1606 /* UNIPHY B/C/D/E/F */
Alex Deucherf3dd8502012-08-31 11:56:50 -04001607 pll_in_use = radeon_get_pll_use_mask(crtc);
1608 if (!(pll_in_use & (1 << ATOM_PPLL0)))
Alex Deucher24e1f792012-03-20 17:18:32 -04001609 return ATOM_PPLL0;
Alex Deucherf3dd8502012-08-31 11:56:50 -04001610 if (!(pll_in_use & (1 << ATOM_PPLL1)))
1611 return ATOM_PPLL1;
1612 DRM_ERROR("unable to allocate a PPLL\n");
1613 return ATOM_PPLL_INVALID;
Alex Deucher24e1f792012-03-20 17:18:32 -04001614 } else if (ASIC_IS_DCE4(rdev)) {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001615 list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
1616 if (test_encoder->crtc && (test_encoder->crtc == crtc)) {
Alex Deucher86a94de2011-05-20 04:34:17 -04001617 /* in DP mode, the DP ref clock can come from PPLL, DCPLL, or ext clock,
1618 * depending on the asic:
1619 * DCE4: PPLL or ext clock
Alex Deucherf3dd8502012-08-31 11:56:50 -04001620 * DCE5: PPLL, DCPLL, or ext clock
1621 * DCE6: PPLL, PPLL0, or ext clock
Alex Deucher86a94de2011-05-20 04:34:17 -04001622 *
1623 * Setting ATOM_PPLL_INVALID will cause SetPixelClock to skip
1624 * PPLL/DCPLL programming and only program the DP DTO for the
1625 * crtc virtual pixel clock.
1626 */
Alex Deucher996d5c52011-10-26 15:59:50 -04001627 if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_encoder))) {
Alex Deucherecd67952012-08-06 17:06:03 -04001628 if (rdev->clock.dp_extclk)
Alex Deucherf3dd8502012-08-31 11:56:50 -04001629 /* skip PPLL programming if using ext clock */
Alex Deucherecd67952012-08-06 17:06:03 -04001630 return ATOM_PPLL_INVALID;
Alex Deucher26fe45a2012-07-17 14:02:43 -04001631 else if (ASIC_IS_DCE6(rdev))
Alex Deucherf3dd8502012-08-31 11:56:50 -04001632 /* use PPLL0 for all DP */
Alex Deucher26fe45a2012-07-17 14:02:43 -04001633 return ATOM_PPLL0;
Alex Deucherecd67952012-08-06 17:06:03 -04001634 else if (ASIC_IS_DCE5(rdev))
Alex Deucherf3dd8502012-08-31 11:56:50 -04001635 /* use DCPLL for all DP */
Alex Deucherecd67952012-08-06 17:06:03 -04001636 return ATOM_DCPLL;
Alex Deucherf3dd8502012-08-31 11:56:50 -04001637 else {
1638 /* use the same PPLL for all DP monitors */
1639 pll = radeon_get_shared_dp_ppll(crtc);
1640 if (pll != ATOM_PPLL_INVALID)
1641 return pll;
1642 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001643 }
Alex Deucherf3dd8502012-08-31 11:56:50 -04001644 break;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001645 }
1646 }
Alex Deucherf3dd8502012-08-31 11:56:50 -04001647 /* all other cases */
1648 pll_in_use = radeon_get_pll_use_mask(crtc);
1649 if (!(pll_in_use & (1 << ATOM_PPLL2)))
1650 return ATOM_PPLL2;
1651 if (!(pll_in_use & (1 << ATOM_PPLL1)))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001652 return ATOM_PPLL1;
Alex Deucherf3dd8502012-08-31 11:56:50 -04001653 DRM_ERROR("unable to allocate a PPLL\n");
1654 return ATOM_PPLL_INVALID;
Alex Deucher9dbbcfc2012-09-12 17:39:57 -04001655 } else if (ASIC_IS_DCE3(rdev)) {
1656 list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
1657 if (test_encoder->crtc && (test_encoder->crtc == crtc)) {
1658 /* in DP mode, the DP ref clock can come from either PPLL
1659 * depending on the asic:
1660 * DCE3: PPLL1 or PPLL2
1661 */
1662 if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_encoder))) {
1663 /* use the same PPLL for all DP monitors */
1664 pll = radeon_get_shared_dp_ppll(crtc);
1665 if (pll != ATOM_PPLL_INVALID)
1666 return pll;
1667 }
1668 break;
1669 }
1670 }
1671 /* all other cases */
1672 pll_in_use = radeon_get_pll_use_mask(crtc);
1673 if (!(pll_in_use & (1 << ATOM_PPLL2)))
1674 return ATOM_PPLL2;
1675 if (!(pll_in_use & (1 << ATOM_PPLL1)))
1676 return ATOM_PPLL1;
1677 DRM_ERROR("unable to allocate a PPLL\n");
1678 return ATOM_PPLL_INVALID;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001679 } else
Alex Deucherf3dd8502012-08-31 11:56:50 -04001680 /* use PPLL1 or PPLL2 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001681 return radeon_crtc->crtc_id;
1682
1683}
1684
Alex Deucherf3f1f032012-03-20 17:18:04 -04001685void radeon_atom_disp_eng_pll_init(struct radeon_device *rdev)
Alex Deucher3fa47d92012-01-20 14:56:39 -05001686{
1687 /* always set DCPLL */
Alex Deucherf3f1f032012-03-20 17:18:04 -04001688 if (ASIC_IS_DCE6(rdev))
1689 atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
1690 else if (ASIC_IS_DCE4(rdev)) {
Alex Deucher3fa47d92012-01-20 14:56:39 -05001691 struct radeon_atom_ss ss;
1692 bool ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
1693 ASIC_INTERNAL_SS_ON_DCPLL,
1694 rdev->clock.default_dispclk);
1695 if (ss_enabled)
Jerome Glisse5efcc762012-08-17 14:40:04 -04001696 atombios_crtc_program_ss(rdev, ATOM_DISABLE, ATOM_DCPLL, -1, &ss);
Alex Deucher3fa47d92012-01-20 14:56:39 -05001697 /* XXX: DCE5, make sure voltage, dispclk is high enough */
Alex Deucherf3f1f032012-03-20 17:18:04 -04001698 atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
Alex Deucher3fa47d92012-01-20 14:56:39 -05001699 if (ss_enabled)
Jerome Glisse5efcc762012-08-17 14:40:04 -04001700 atombios_crtc_program_ss(rdev, ATOM_ENABLE, ATOM_DCPLL, -1, &ss);
Alex Deucher3fa47d92012-01-20 14:56:39 -05001701 }
1702
1703}
1704
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001705int atombios_crtc_mode_set(struct drm_crtc *crtc,
1706 struct drm_display_mode *mode,
1707 struct drm_display_mode *adjusted_mode,
1708 int x, int y, struct drm_framebuffer *old_fb)
1709{
1710 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1711 struct drm_device *dev = crtc->dev;
1712 struct radeon_device *rdev = dev->dev_private;
Alex Deucher54bfe492010-09-03 15:52:53 -04001713 struct drm_encoder *encoder;
1714 bool is_tvcv = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001715
Alex Deucher54bfe492010-09-03 15:52:53 -04001716 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1717 /* find tv std */
1718 if (encoder->crtc == crtc) {
1719 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1720 if (radeon_encoder->active_device &
1721 (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
1722 is_tvcv = true;
1723 }
1724 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001725
1726 atombios_crtc_set_pll(crtc, adjusted_mode);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001727
Alex Deucher54bfe492010-09-03 15:52:53 -04001728 if (ASIC_IS_DCE4(rdev))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001729 atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
Alex Deucher54bfe492010-09-03 15:52:53 -04001730 else if (ASIC_IS_AVIVO(rdev)) {
1731 if (is_tvcv)
1732 atombios_crtc_set_timing(crtc, adjusted_mode);
1733 else
1734 atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
1735 } else {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001736 atombios_crtc_set_timing(crtc, adjusted_mode);
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001737 if (radeon_crtc->crtc_id == 0)
1738 atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
Alex Deucher615e0cb2010-01-20 16:22:53 -05001739 radeon_legacy_atom_fixup(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001740 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001741 atombios_crtc_set_base(crtc, x, y, old_fb);
Jerome Glissec93bb852009-07-13 21:04:08 +02001742 atombios_overscan_setup(crtc, mode, adjusted_mode);
1743 atombios_scaler_setup(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001744 return 0;
1745}
1746
1747static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001748 const struct drm_display_mode *mode,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001749 struct drm_display_mode *adjusted_mode)
1750{
Jerome Glissec93bb852009-07-13 21:04:08 +02001751 if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
1752 return false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001753 return true;
1754}
1755
1756static void atombios_crtc_prepare(struct drm_crtc *crtc)
1757{
Alex Deucher267364a2010-03-08 17:10:41 -05001758 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Alex Deucher6c0ae2a2012-07-26 13:38:52 -04001759 struct drm_device *dev = crtc->dev;
1760 struct radeon_device *rdev = dev->dev_private;
Alex Deucher267364a2010-03-08 17:10:41 -05001761
Alex Deucher6c0ae2a2012-07-26 13:38:52 -04001762 radeon_crtc->in_mode_set = true;
Alex Deucher267364a2010-03-08 17:10:41 -05001763 /* pick pll */
1764 radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
1765
Alex Deucher6c0ae2a2012-07-26 13:38:52 -04001766 /* disable crtc pair power gating before programming */
1767 if (ASIC_IS_DCE6(rdev))
1768 atombios_powergate_crtc(crtc, ATOM_DISABLE);
1769
Alex Deucher37b43902010-02-09 12:04:43 -05001770 atombios_lock_crtc(crtc, ATOM_ENABLE);
Alex Deuchera348c842010-01-21 16:50:30 -05001771 atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001772}
1773
1774static void atombios_crtc_commit(struct drm_crtc *crtc)
1775{
Alex Deucher6c0ae2a2012-07-26 13:38:52 -04001776 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1777
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001778 atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
Alex Deucher37b43902010-02-09 12:04:43 -05001779 atombios_lock_crtc(crtc, ATOM_DISABLE);
Alex Deucher6c0ae2a2012-07-26 13:38:52 -04001780 radeon_crtc->in_mode_set = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001781}
1782
Alex Deucher37f90032010-06-11 17:58:38 -04001783static void atombios_crtc_disable(struct drm_crtc *crtc)
1784{
1785 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Alex Deucher64199872012-03-20 17:18:33 -04001786 struct drm_device *dev = crtc->dev;
1787 struct radeon_device *rdev = dev->dev_private;
Alex Deucher8e8e5232011-05-20 04:34:16 -04001788 struct radeon_atom_ss ss;
Alex Deucher4e585912012-08-21 19:06:21 -04001789 int i;
Alex Deucher8e8e5232011-05-20 04:34:16 -04001790
Alex Deucher37f90032010-06-11 17:58:38 -04001791 atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
1792
Alex Deucher4e585912012-08-21 19:06:21 -04001793 for (i = 0; i < rdev->num_crtc; i++) {
1794 if (rdev->mode_info.crtcs[i] &&
1795 rdev->mode_info.crtcs[i]->enabled &&
1796 i != radeon_crtc->crtc_id &&
1797 radeon_crtc->pll_id == rdev->mode_info.crtcs[i]->pll_id) {
1798 /* one other crtc is using this pll don't turn
1799 * off the pll
1800 */
1801 goto done;
1802 }
1803 }
1804
Alex Deucher37f90032010-06-11 17:58:38 -04001805 switch (radeon_crtc->pll_id) {
1806 case ATOM_PPLL1:
1807 case ATOM_PPLL2:
1808 /* disable the ppll */
1809 atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
Alex Deucher8e8e5232011-05-20 04:34:16 -04001810 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
Alex Deucher37f90032010-06-11 17:58:38 -04001811 break;
Alex Deucher64199872012-03-20 17:18:33 -04001812 case ATOM_PPLL0:
1813 /* disable the ppll */
1814 if (ASIC_IS_DCE61(rdev))
1815 atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
1816 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
1817 break;
Alex Deucher37f90032010-06-11 17:58:38 -04001818 default:
1819 break;
1820 }
Alex Deucher4e585912012-08-21 19:06:21 -04001821done:
Alex Deucherf3dd8502012-08-31 11:56:50 -04001822 radeon_crtc->pll_id = ATOM_PPLL_INVALID;
Alex Deucher37f90032010-06-11 17:58:38 -04001823}
1824
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001825static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
1826 .dpms = atombios_crtc_dpms,
1827 .mode_fixup = atombios_crtc_mode_fixup,
1828 .mode_set = atombios_crtc_mode_set,
1829 .mode_set_base = atombios_crtc_set_base,
Chris Ball4dd19b02010-09-26 06:47:23 -05001830 .mode_set_base_atomic = atombios_crtc_set_base_atomic,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001831 .prepare = atombios_crtc_prepare,
1832 .commit = atombios_crtc_commit,
Dave Airlie068143d2009-10-05 09:58:02 +10001833 .load_lut = radeon_crtc_load_lut,
Alex Deucher37f90032010-06-11 17:58:38 -04001834 .disable = atombios_crtc_disable,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001835};
1836
1837void radeon_atombios_init_crtc(struct drm_device *dev,
1838 struct radeon_crtc *radeon_crtc)
1839{
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001840 struct radeon_device *rdev = dev->dev_private;
1841
1842 if (ASIC_IS_DCE4(rdev)) {
1843 switch (radeon_crtc->crtc_id) {
1844 case 0:
1845 default:
Alex Deucher12d77982010-02-09 17:18:48 -05001846 radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001847 break;
1848 case 1:
Alex Deucher12d77982010-02-09 17:18:48 -05001849 radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001850 break;
1851 case 2:
Alex Deucher12d77982010-02-09 17:18:48 -05001852 radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001853 break;
1854 case 3:
Alex Deucher12d77982010-02-09 17:18:48 -05001855 radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001856 break;
1857 case 4:
Alex Deucher12d77982010-02-09 17:18:48 -05001858 radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001859 break;
1860 case 5:
Alex Deucher12d77982010-02-09 17:18:48 -05001861 radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001862 break;
1863 }
1864 } else {
1865 if (radeon_crtc->crtc_id == 1)
1866 radeon_crtc->crtc_offset =
1867 AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
1868 else
1869 radeon_crtc->crtc_offset = 0;
1870 }
Alex Deucherf3dd8502012-08-31 11:56:50 -04001871 radeon_crtc->pll_id = ATOM_PPLL_INVALID;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001872 drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
1873}