blob: a4664e015a6f1e76b5ea4bfd66255c5d787be313 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
26#include <drm/drmP.h>
27#include <drm/drm_crtc_helper.h>
28#include <drm/radeon_drm.h>
Ben Skeggs68adac52010-04-28 11:46:42 +100029#include <drm/drm_fixed.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020030#include "radeon.h"
31#include "atom.h"
32#include "atom-bits.h"
33
Jerome Glissec93bb852009-07-13 21:04:08 +020034static void atombios_overscan_setup(struct drm_crtc *crtc,
35 struct drm_display_mode *mode,
36 struct drm_display_mode *adjusted_mode)
37{
38 struct drm_device *dev = crtc->dev;
39 struct radeon_device *rdev = dev->dev_private;
40 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
41 SET_CRTC_OVERSCAN_PS_ALLOCATION args;
42 int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
43 int a1, a2;
44
45 memset(&args, 0, sizeof(args));
46
Jerome Glissec93bb852009-07-13 21:04:08 +020047 args.ucCRTC = radeon_crtc->crtc_id;
48
49 switch (radeon_crtc->rmx_type) {
50 case RMX_CENTER:
Cédric Cano45894332011-02-11 19:45:37 -050051 args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
52 args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
53 args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
54 args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
Jerome Glissec93bb852009-07-13 21:04:08 +020055 break;
56 case RMX_ASPECT:
57 a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
58 a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
59
60 if (a1 > a2) {
Cédric Cano45894332011-02-11 19:45:37 -050061 args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
62 args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
Jerome Glissec93bb852009-07-13 21:04:08 +020063 } else if (a2 > a1) {
Alex Deucher942b0e92011-03-14 23:18:00 -040064 args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
65 args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
Jerome Glissec93bb852009-07-13 21:04:08 +020066 }
Jerome Glissec93bb852009-07-13 21:04:08 +020067 break;
68 case RMX_FULL:
69 default:
Cédric Cano45894332011-02-11 19:45:37 -050070 args.usOverscanRight = cpu_to_le16(radeon_crtc->h_border);
71 args.usOverscanLeft = cpu_to_le16(radeon_crtc->h_border);
72 args.usOverscanBottom = cpu_to_le16(radeon_crtc->v_border);
73 args.usOverscanTop = cpu_to_le16(radeon_crtc->v_border);
Jerome Glissec93bb852009-07-13 21:04:08 +020074 break;
75 }
Alex Deucher5b1714d2010-08-03 19:59:20 -040076 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glissec93bb852009-07-13 21:04:08 +020077}
78
79static void atombios_scaler_setup(struct drm_crtc *crtc)
80{
81 struct drm_device *dev = crtc->dev;
82 struct radeon_device *rdev = dev->dev_private;
83 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
84 ENABLE_SCALER_PS_ALLOCATION args;
85 int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
Dave Airlie4ce001a2009-08-13 16:32:14 +100086
Jerome Glissec93bb852009-07-13 21:04:08 +020087 /* fixme - fill in enc_priv for atom dac */
88 enum radeon_tv_std tv_std = TV_STD_NTSC;
Dave Airlie4ce001a2009-08-13 16:32:14 +100089 bool is_tv = false, is_cv = false;
90 struct drm_encoder *encoder;
Jerome Glissec93bb852009-07-13 21:04:08 +020091
92 if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
93 return;
94
Dave Airlie4ce001a2009-08-13 16:32:14 +100095 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
96 /* find tv std */
97 if (encoder->crtc == crtc) {
98 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
99 if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
100 struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
101 tv_std = tv_dac->tv_std;
102 is_tv = true;
103 }
104 }
105 }
106
Jerome Glissec93bb852009-07-13 21:04:08 +0200107 memset(&args, 0, sizeof(args));
108
109 args.ucScaler = radeon_crtc->crtc_id;
110
Dave Airlie4ce001a2009-08-13 16:32:14 +1000111 if (is_tv) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200112 switch (tv_std) {
113 case TV_STD_NTSC:
114 default:
115 args.ucTVStandard = ATOM_TV_NTSC;
116 break;
117 case TV_STD_PAL:
118 args.ucTVStandard = ATOM_TV_PAL;
119 break;
120 case TV_STD_PAL_M:
121 args.ucTVStandard = ATOM_TV_PALM;
122 break;
123 case TV_STD_PAL_60:
124 args.ucTVStandard = ATOM_TV_PAL60;
125 break;
126 case TV_STD_NTSC_J:
127 args.ucTVStandard = ATOM_TV_NTSCJ;
128 break;
129 case TV_STD_SCART_PAL:
130 args.ucTVStandard = ATOM_TV_PAL; /* ??? */
131 break;
132 case TV_STD_SECAM:
133 args.ucTVStandard = ATOM_TV_SECAM;
134 break;
135 case TV_STD_PAL_CN:
136 args.ucTVStandard = ATOM_TV_PALCN;
137 break;
138 }
139 args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000140 } else if (is_cv) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200141 args.ucTVStandard = ATOM_TV_CV;
142 args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
143 } else {
144 switch (radeon_crtc->rmx_type) {
145 case RMX_FULL:
146 args.ucEnable = ATOM_SCALER_EXPANSION;
147 break;
148 case RMX_CENTER:
149 args.ucEnable = ATOM_SCALER_CENTER;
150 break;
151 case RMX_ASPECT:
152 args.ucEnable = ATOM_SCALER_EXPANSION;
153 break;
154 default:
155 if (ASIC_IS_AVIVO(rdev))
156 args.ucEnable = ATOM_SCALER_DISABLE;
157 else
158 args.ucEnable = ATOM_SCALER_CENTER;
159 break;
160 }
161 }
162 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Dave Airlie4ce001a2009-08-13 16:32:14 +1000163 if ((is_tv || is_cv)
164 && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
165 atom_rv515_force_tv_scaler(rdev, radeon_crtc);
Jerome Glissec93bb852009-07-13 21:04:08 +0200166 }
167}
168
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200169static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
170{
171 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
172 struct drm_device *dev = crtc->dev;
173 struct radeon_device *rdev = dev->dev_private;
174 int index =
175 GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
176 ENABLE_CRTC_PS_ALLOCATION args;
177
178 memset(&args, 0, sizeof(args));
179
180 args.ucCRTC = radeon_crtc->crtc_id;
181 args.ucEnable = lock;
182
183 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
184}
185
186static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
187{
188 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
189 struct drm_device *dev = crtc->dev;
190 struct radeon_device *rdev = dev->dev_private;
191 int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
192 ENABLE_CRTC_PS_ALLOCATION args;
193
194 memset(&args, 0, sizeof(args));
195
196 args.ucCRTC = radeon_crtc->crtc_id;
197 args.ucEnable = state;
198
199 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
200}
201
202static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
203{
204 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
205 struct drm_device *dev = crtc->dev;
206 struct radeon_device *rdev = dev->dev_private;
207 int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
208 ENABLE_CRTC_PS_ALLOCATION args;
209
210 memset(&args, 0, sizeof(args));
211
212 args.ucCRTC = radeon_crtc->crtc_id;
213 args.ucEnable = state;
214
215 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
216}
217
218static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
219{
220 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
221 struct drm_device *dev = crtc->dev;
222 struct radeon_device *rdev = dev->dev_private;
223 int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
224 BLANK_CRTC_PS_ALLOCATION args;
225
226 memset(&args, 0, sizeof(args));
227
228 args.ucCRTC = radeon_crtc->crtc_id;
229 args.ucBlanking = state;
230
231 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
232}
233
Alex Deucherfef9f912012-03-20 17:18:03 -0400234static void atombios_powergate_crtc(struct drm_crtc *crtc, int state)
235{
236 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
237 struct drm_device *dev = crtc->dev;
238 struct radeon_device *rdev = dev->dev_private;
239 int index = GetIndexIntoMasterTable(COMMAND, EnableDispPowerGating);
240 ENABLE_DISP_POWER_GATING_PARAMETERS_V2_1 args;
241
242 memset(&args, 0, sizeof(args));
243
244 args.ucDispPipeId = radeon_crtc->crtc_id;
245 args.ucEnable = state;
246
247 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
248}
249
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200250void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
251{
252 struct drm_device *dev = crtc->dev;
253 struct radeon_device *rdev = dev->dev_private;
Alex Deucher500b7582009-12-02 11:46:52 -0500254 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200255
256 switch (mode) {
257 case DRM_MODE_DPMS_ON:
Alex Deucherd7311172010-05-03 01:13:14 -0400258 radeon_crtc->enabled = true;
259 /* adjust pm to dpms changes BEFORE enabling crtcs */
260 radeon_pm_compute_clocks(rdev);
Alex Deucherfef9f912012-03-20 17:18:03 -0400261 /* disable crtc pair power gating before programming */
262 if (ASIC_IS_DCE6(rdev))
263 atombios_powergate_crtc(crtc, ATOM_DISABLE);
Alex Deucher37b43902010-02-09 12:04:43 -0500264 atombios_enable_crtc(crtc, ATOM_ENABLE);
Alex Deucher79f17c62012-03-20 17:18:02 -0400265 if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
Alex Deucher37b43902010-02-09 12:04:43 -0500266 atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
267 atombios_blank_crtc(crtc, ATOM_DISABLE);
Alex Deucher45f9a392010-03-24 13:55:51 -0400268 drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
Alex Deucher500b7582009-12-02 11:46:52 -0500269 radeon_crtc_load_lut(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200270 break;
271 case DRM_MODE_DPMS_STANDBY:
272 case DRM_MODE_DPMS_SUSPEND:
273 case DRM_MODE_DPMS_OFF:
Alex Deucher45f9a392010-03-24 13:55:51 -0400274 drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
Alex Deuchera93f3442010-12-20 11:22:29 -0500275 if (radeon_crtc->enabled)
276 atombios_blank_crtc(crtc, ATOM_ENABLE);
Alex Deucher79f17c62012-03-20 17:18:02 -0400277 if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
Alex Deucher37b43902010-02-09 12:04:43 -0500278 atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
279 atombios_enable_crtc(crtc, ATOM_DISABLE);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400280 radeon_crtc->enabled = false;
Alex Deucherfef9f912012-03-20 17:18:03 -0400281 /* power gating is per-pair */
282 if (ASIC_IS_DCE6(rdev)) {
283 struct drm_crtc *other_crtc;
284 struct radeon_crtc *other_radeon_crtc;
285 list_for_each_entry(other_crtc, &rdev->ddev->mode_config.crtc_list, head) {
286 other_radeon_crtc = to_radeon_crtc(other_crtc);
287 if (((radeon_crtc->crtc_id == 0) && (other_radeon_crtc->crtc_id == 1)) ||
288 ((radeon_crtc->crtc_id == 1) && (other_radeon_crtc->crtc_id == 0)) ||
289 ((radeon_crtc->crtc_id == 2) && (other_radeon_crtc->crtc_id == 3)) ||
290 ((radeon_crtc->crtc_id == 3) && (other_radeon_crtc->crtc_id == 2)) ||
291 ((radeon_crtc->crtc_id == 4) && (other_radeon_crtc->crtc_id == 5)) ||
292 ((radeon_crtc->crtc_id == 5) && (other_radeon_crtc->crtc_id == 4))) {
293 /* if both crtcs in the pair are off, enable power gating */
294 if (other_radeon_crtc->enabled == false)
295 atombios_powergate_crtc(crtc, ATOM_ENABLE);
296 break;
297 }
298 }
299 }
Alex Deucherd7311172010-05-03 01:13:14 -0400300 /* adjust pm to dpms changes AFTER disabling crtcs */
301 radeon_pm_compute_clocks(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200302 break;
303 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200304}
305
306static void
307atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400308 struct drm_display_mode *mode)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200309{
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400310 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200311 struct drm_device *dev = crtc->dev;
312 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400313 SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200314 int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400315 u16 misc = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200316
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400317 memset(&args, 0, sizeof(args));
Alex Deucher5b1714d2010-08-03 19:59:20 -0400318 args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400319 args.usH_Blanking_Time =
Alex Deucher5b1714d2010-08-03 19:59:20 -0400320 cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
321 args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400322 args.usV_Blanking_Time =
Alex Deucher5b1714d2010-08-03 19:59:20 -0400323 cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400324 args.usH_SyncOffset =
Alex Deucher5b1714d2010-08-03 19:59:20 -0400325 cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400326 args.usH_SyncWidth =
327 cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
328 args.usV_SyncOffset =
Alex Deucher5b1714d2010-08-03 19:59:20 -0400329 cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400330 args.usV_SyncWidth =
331 cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
Alex Deucher5b1714d2010-08-03 19:59:20 -0400332 args.ucH_Border = radeon_crtc->h_border;
333 args.ucV_Border = radeon_crtc->v_border;
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400334
335 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
336 misc |= ATOM_VSYNC_POLARITY;
337 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
338 misc |= ATOM_HSYNC_POLARITY;
339 if (mode->flags & DRM_MODE_FLAG_CSYNC)
340 misc |= ATOM_COMPOSITESYNC;
341 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
342 misc |= ATOM_INTERLACE;
343 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
344 misc |= ATOM_DOUBLE_CLOCK_MODE;
345
346 args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
347 args.ucCRTC = radeon_crtc->crtc_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200348
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400349 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200350}
351
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400352static void atombios_crtc_set_timing(struct drm_crtc *crtc,
353 struct drm_display_mode *mode)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200354{
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400355 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200356 struct drm_device *dev = crtc->dev;
357 struct radeon_device *rdev = dev->dev_private;
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400358 SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200359 int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400360 u16 misc = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200361
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400362 memset(&args, 0, sizeof(args));
363 args.usH_Total = cpu_to_le16(mode->crtc_htotal);
364 args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
365 args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
366 args.usH_SyncWidth =
367 cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
368 args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
369 args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
370 args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
371 args.usV_SyncWidth =
372 cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
373
Alex Deucher54bfe492010-09-03 15:52:53 -0400374 args.ucOverscanRight = radeon_crtc->h_border;
375 args.ucOverscanLeft = radeon_crtc->h_border;
376 args.ucOverscanBottom = radeon_crtc->v_border;
377 args.ucOverscanTop = radeon_crtc->v_border;
378
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400379 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
380 misc |= ATOM_VSYNC_POLARITY;
381 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
382 misc |= ATOM_HSYNC_POLARITY;
383 if (mode->flags & DRM_MODE_FLAG_CSYNC)
384 misc |= ATOM_COMPOSITESYNC;
385 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
386 misc |= ATOM_INTERLACE;
387 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
388 misc |= ATOM_DOUBLE_CLOCK_MODE;
389
390 args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
391 args.ucCRTC = radeon_crtc->crtc_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200392
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400393 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200394}
395
Alex Deucher3fa47d92012-01-20 14:56:39 -0500396static void atombios_disable_ss(struct radeon_device *rdev, int pll_id)
Alex Deucherb7922102010-03-06 10:57:30 -0500397{
Alex Deucherb7922102010-03-06 10:57:30 -0500398 u32 ss_cntl;
399
400 if (ASIC_IS_DCE4(rdev)) {
Alex Deucher3fa47d92012-01-20 14:56:39 -0500401 switch (pll_id) {
Alex Deucherb7922102010-03-06 10:57:30 -0500402 case ATOM_PPLL1:
403 ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
404 ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
405 WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
406 break;
407 case ATOM_PPLL2:
408 ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
409 ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
410 WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
411 break;
412 case ATOM_DCPLL:
413 case ATOM_PPLL_INVALID:
414 return;
415 }
416 } else if (ASIC_IS_AVIVO(rdev)) {
Alex Deucher3fa47d92012-01-20 14:56:39 -0500417 switch (pll_id) {
Alex Deucherb7922102010-03-06 10:57:30 -0500418 case ATOM_PPLL1:
419 ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
420 ss_cntl &= ~1;
421 WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
422 break;
423 case ATOM_PPLL2:
424 ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
425 ss_cntl &= ~1;
426 WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
427 break;
428 case ATOM_DCPLL:
429 case ATOM_PPLL_INVALID:
430 return;
431 }
432 }
433}
434
435
Alex Deucher26b9fc32010-02-01 16:39:11 -0500436union atom_enable_ss {
Alex Deucherba032a52010-10-04 17:13:01 -0400437 ENABLE_LVDS_SS_PARAMETERS lvds_ss;
438 ENABLE_LVDS_SS_PARAMETERS_V2 lvds_ss_2;
Alex Deucher26b9fc32010-02-01 16:39:11 -0500439 ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
Alex Deucherba032a52010-10-04 17:13:01 -0400440 ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2 v2;
Alex Deuchera572eaa2011-01-06 21:19:16 -0500441 ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3 v3;
Alex Deucher26b9fc32010-02-01 16:39:11 -0500442};
443
Alex Deucher3fa47d92012-01-20 14:56:39 -0500444static void atombios_crtc_program_ss(struct radeon_device *rdev,
Alex Deucherba032a52010-10-04 17:13:01 -0400445 int enable,
446 int pll_id,
447 struct radeon_atom_ss *ss)
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400448{
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400449 int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
Alex Deucher26b9fc32010-02-01 16:39:11 -0500450 union atom_enable_ss args;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400451
Alex Deucher26b9fc32010-02-01 16:39:11 -0500452 memset(&args, 0, sizeof(args));
Alex Deucherba032a52010-10-04 17:13:01 -0400453
Alex Deuchera572eaa2011-01-06 21:19:16 -0500454 if (ASIC_IS_DCE5(rdev)) {
Cédric Cano45894332011-02-11 19:45:37 -0500455 args.v3.usSpreadSpectrumAmountFrac = cpu_to_le16(0);
Alex Deucher8e8e5232011-05-20 04:34:16 -0400456 args.v3.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
Alex Deuchera572eaa2011-01-06 21:19:16 -0500457 switch (pll_id) {
458 case ATOM_PPLL1:
459 args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P1PLL;
Alex Deuchera572eaa2011-01-06 21:19:16 -0500460 break;
461 case ATOM_PPLL2:
462 args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P2PLL;
Alex Deuchera572eaa2011-01-06 21:19:16 -0500463 break;
464 case ATOM_DCPLL:
465 args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_DCPLL;
Alex Deuchera572eaa2011-01-06 21:19:16 -0500466 break;
467 case ATOM_PPLL_INVALID:
468 return;
469 }
Alex Deucherf312f092012-07-17 14:02:44 -0400470 args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
471 args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
Alex Deucherd0ae3e82011-05-23 14:06:20 -0400472 args.v3.ucEnable = enable;
Alex Deucher0671bdd72012-03-20 17:18:34 -0400473 if ((ss->percentage == 0) || (ss->type & ATOM_EXTERNAL_SS_MASK) || ASIC_IS_DCE61(rdev))
Alex Deucher8e8e5232011-05-20 04:34:16 -0400474 args.v3.ucEnable = ATOM_DISABLE;
Alex Deuchera572eaa2011-01-06 21:19:16 -0500475 } else if (ASIC_IS_DCE4(rdev)) {
Alex Deucherba032a52010-10-04 17:13:01 -0400476 args.v2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
Alex Deucher8e8e5232011-05-20 04:34:16 -0400477 args.v2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
Alex Deucherba032a52010-10-04 17:13:01 -0400478 switch (pll_id) {
479 case ATOM_PPLL1:
480 args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P1PLL;
Alex Deucherba032a52010-10-04 17:13:01 -0400481 break;
482 case ATOM_PPLL2:
483 args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P2PLL;
Alex Deucherba032a52010-10-04 17:13:01 -0400484 break;
485 case ATOM_DCPLL:
486 args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_DCPLL;
Alex Deucherba032a52010-10-04 17:13:01 -0400487 break;
488 case ATOM_PPLL_INVALID:
489 return;
490 }
Alex Deucherf312f092012-07-17 14:02:44 -0400491 args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
492 args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
Alex Deucherba032a52010-10-04 17:13:01 -0400493 args.v2.ucEnable = enable;
Alex Deucher09cc6502011-10-12 18:44:33 -0400494 if ((ss->percentage == 0) || (ss->type & ATOM_EXTERNAL_SS_MASK) || ASIC_IS_DCE41(rdev))
Alex Deucher8e8e5232011-05-20 04:34:16 -0400495 args.v2.ucEnable = ATOM_DISABLE;
Alex Deucherba032a52010-10-04 17:13:01 -0400496 } else if (ASIC_IS_DCE3(rdev)) {
497 args.v1.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
Alex Deucher8e8e5232011-05-20 04:34:16 -0400498 args.v1.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
Alex Deucherba032a52010-10-04 17:13:01 -0400499 args.v1.ucSpreadSpectrumStep = ss->step;
500 args.v1.ucSpreadSpectrumDelay = ss->delay;
501 args.v1.ucSpreadSpectrumRange = ss->range;
502 args.v1.ucPpll = pll_id;
503 args.v1.ucEnable = enable;
504 } else if (ASIC_IS_AVIVO(rdev)) {
Alex Deucher8e8e5232011-05-20 04:34:16 -0400505 if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
506 (ss->type & ATOM_EXTERNAL_SS_MASK)) {
Alex Deucher3fa47d92012-01-20 14:56:39 -0500507 atombios_disable_ss(rdev, pll_id);
Alex Deucherba032a52010-10-04 17:13:01 -0400508 return;
509 }
510 args.lvds_ss_2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
Alex Deucher8e8e5232011-05-20 04:34:16 -0400511 args.lvds_ss_2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
Alex Deucherba032a52010-10-04 17:13:01 -0400512 args.lvds_ss_2.ucSpreadSpectrumStep = ss->step;
513 args.lvds_ss_2.ucSpreadSpectrumDelay = ss->delay;
514 args.lvds_ss_2.ucSpreadSpectrumRange = ss->range;
515 args.lvds_ss_2.ucEnable = enable;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400516 } else {
Alex Deucher8e8e5232011-05-20 04:34:16 -0400517 if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
518 (ss->type & ATOM_EXTERNAL_SS_MASK)) {
Alex Deucher3fa47d92012-01-20 14:56:39 -0500519 atombios_disable_ss(rdev, pll_id);
Alex Deucherba032a52010-10-04 17:13:01 -0400520 return;
521 }
522 args.lvds_ss.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
Alex Deucher8e8e5232011-05-20 04:34:16 -0400523 args.lvds_ss.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
Alex Deucherba032a52010-10-04 17:13:01 -0400524 args.lvds_ss.ucSpreadSpectrumStepSize_Delay = (ss->step & 3) << 2;
525 args.lvds_ss.ucSpreadSpectrumStepSize_Delay |= (ss->delay & 7) << 4;
526 args.lvds_ss.ucEnable = enable;
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400527 }
Alex Deucher26b9fc32010-02-01 16:39:11 -0500528 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Alex Deucherebbe1cb2009-10-16 11:15:25 -0400529}
530
Alex Deucher4eaeca32010-01-19 17:32:27 -0500531union adjust_pixel_clock {
532 ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500533 ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500534};
535
536static u32 atombios_adjust_pll(struct drm_crtc *crtc,
537 struct drm_display_mode *mode,
Alex Deucherba032a52010-10-04 17:13:01 -0400538 struct radeon_pll *pll,
539 bool ss_enabled,
540 struct radeon_atom_ss *ss)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200541{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200542 struct drm_device *dev = crtc->dev;
543 struct radeon_device *rdev = dev->dev_private;
544 struct drm_encoder *encoder = NULL;
545 struct radeon_encoder *radeon_encoder = NULL;
Alex Deucherdf271be2011-05-20 04:34:15 -0400546 struct drm_connector *connector = NULL;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500547 u32 adjusted_clock = mode->clock;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500548 int encoder_mode = 0;
Alex Deucherfbee67a2010-08-16 12:44:47 -0400549 u32 dp_clock = mode->clock;
550 int bpc = 8;
Alex Deucher9aa59992012-01-20 15:03:30 -0500551 bool is_duallink = false;
Alex Deucherfc103322010-01-19 17:16:10 -0500552
Alex Deucher4eaeca32010-01-19 17:32:27 -0500553 /* reset the pll flags */
554 pll->flags = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200555
556 if (ASIC_IS_AVIVO(rdev)) {
Alex Deuchereb1300b2009-07-13 11:09:56 -0400557 if ((rdev->family == CHIP_RS600) ||
558 (rdev->family == CHIP_RS690) ||
559 (rdev->family == CHIP_RS740))
Alex Deucher2ff776c2010-06-08 19:44:36 -0400560 pll->flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
Alex Deucherfc103322010-01-19 17:16:10 -0500561 RADEON_PLL_PREFER_CLOSEST_LOWER);
Dave Airlie5480f722010-10-19 10:36:47 +1000562
563 if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
564 pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
565 else
566 pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
Alex Deucher9bb09fa2011-04-07 10:31:25 -0400567
Alex Deucher5785e532011-04-19 15:24:59 -0400568 if (rdev->family < CHIP_RV770)
Alex Deucher9bb09fa2011-04-07 10:31:25 -0400569 pll->flags |= RADEON_PLL_PREFER_MINM_OVER_MAXP;
Alex Deucher37d41742012-04-19 10:48:38 -0400570 /* use frac fb div on APUs */
571 if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev))
572 pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
Dave Airlie5480f722010-10-19 10:36:47 +1000573 } else {
Alex Deucherfc103322010-01-19 17:16:10 -0500574 pll->flags |= RADEON_PLL_LEGACY;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200575
Dave Airlie5480f722010-10-19 10:36:47 +1000576 if (mode->clock > 200000) /* range limits??? */
577 pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
578 else
579 pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
Dave Airlie5480f722010-10-19 10:36:47 +1000580 }
581
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200582 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
583 if (encoder->crtc == crtc) {
Alex Deucher4eaeca32010-01-19 17:32:27 -0500584 radeon_encoder = to_radeon_encoder(encoder);
Alex Deucherdf271be2011-05-20 04:34:15 -0400585 connector = radeon_get_connector_for_encoder(encoder);
Alex Deuchereccea792012-03-26 15:12:54 -0400586 bpc = radeon_get_monitor_bpc(connector);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500587 encoder_mode = atombios_get_encoder_mode(encoder);
Alex Deucher9aa59992012-01-20 15:03:30 -0500588 is_duallink = radeon_dig_monitor_is_duallink(encoder, mode->clock);
Alex Deuchereac4dff2011-05-20 04:34:22 -0400589 if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
Alex Deucher1d33e1f2011-10-31 08:58:47 -0400590 (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)) {
Alex Deucherfbee67a2010-08-16 12:44:47 -0400591 if (connector) {
592 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
593 struct radeon_connector_atom_dig *dig_connector =
594 radeon_connector->con_priv;
595
596 dp_clock = dig_connector->dp_clock;
597 }
598 }
Alex Deucher5b40ddf2011-02-14 11:43:11 -0500599
Alex Deucherba032a52010-10-04 17:13:01 -0400600 /* use recommended ref_div for ss */
601 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
602 if (ss_enabled) {
603 if (ss->refdiv) {
604 pll->flags |= RADEON_PLL_USE_REF_DIV;
605 pll->reference_div = ss->refdiv;
Alex Deucher5b40ddf2011-02-14 11:43:11 -0500606 if (ASIC_IS_AVIVO(rdev))
607 pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
Alex Deucherba032a52010-10-04 17:13:01 -0400608 }
609 }
610 }
Alex Deucher5b40ddf2011-02-14 11:43:11 -0500611
Alex Deucher4eaeca32010-01-19 17:32:27 -0500612 if (ASIC_IS_AVIVO(rdev)) {
613 /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
614 if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
615 adjusted_clock = mode->clock * 2;
Alex Deucher48dfaae2010-09-29 11:37:41 -0400616 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Alex Deuchera1a4b232010-04-09 15:31:56 -0400617 pll->flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
Alex Deucher5b40ddf2011-02-14 11:43:11 -0500618 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
619 pll->flags |= RADEON_PLL_IS_LCD;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500620 } else {
621 if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
Alex Deucherfc103322010-01-19 17:16:10 -0500622 pll->flags |= RADEON_PLL_NO_ODD_POST_DIV;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500623 if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
Alex Deucherfc103322010-01-19 17:16:10 -0500624 pll->flags |= RADEON_PLL_USE_REF_DIV;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200625 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000626 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200627 }
628 }
629
Alex Deucher2606c882009-10-08 13:36:21 -0400630 /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
631 * accordingly based on the encoder/transmitter to work around
632 * special hw requirements.
633 */
634 if (ASIC_IS_DCE3(rdev)) {
Alex Deucher4eaeca32010-01-19 17:32:27 -0500635 union adjust_pixel_clock args;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500636 u8 frev, crev;
637 int index;
Alex Deucher2606c882009-10-08 13:36:21 -0400638
Alex Deucher2606c882009-10-08 13:36:21 -0400639 index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
Alex Deuchera084e6e2010-03-18 01:04:01 -0400640 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
641 &crev))
642 return adjusted_clock;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500643
644 memset(&args, 0, sizeof(args));
645
646 switch (frev) {
647 case 1:
648 switch (crev) {
649 case 1:
650 case 2:
651 args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
652 args.v1.ucTransmitterID = radeon_encoder->encoder_id;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500653 args.v1.ucEncodeMode = encoder_mode;
Alex Deucher8e8e5232011-05-20 04:34:16 -0400654 if (ss_enabled && ss->percentage)
Alex Deucherfbee67a2010-08-16 12:44:47 -0400655 args.v1.ucConfig |=
656 ADJUST_DISPLAY_CONFIG_SS_ENABLE;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500657
658 atom_execute_table(rdev->mode_info.atom_context,
659 index, (uint32_t *)&args);
660 adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
661 break;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500662 case 3:
663 args.v3.sInput.usPixelClock = cpu_to_le16(mode->clock / 10);
664 args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
665 args.v3.sInput.ucEncodeMode = encoder_mode;
666 args.v3.sInput.ucDispPllConfig = 0;
Alex Deucher8e8e5232011-05-20 04:34:16 -0400667 if (ss_enabled && ss->percentage)
Alex Deucherb526ce22011-01-20 23:35:58 +0000668 args.v3.sInput.ucDispPllConfig |=
669 DISPPLL_CONFIG_SS_ENABLE;
Alex Deucher996d5c52011-10-26 15:59:50 -0400670 if (ENCODER_MODE_IS_DP(encoder_mode)) {
Alex Deucherb4f15f82011-10-25 11:34:51 -0400671 args.v3.sInput.ucDispPllConfig |=
672 DISPPLL_CONFIG_COHERENT_MODE;
673 /* 16200 or 27000 */
674 args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
675 } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500676 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Alex Deucherb4f15f82011-10-25 11:34:51 -0400677 if (encoder_mode == ATOM_ENCODER_MODE_HDMI)
678 /* deep color support */
679 args.v3.sInput.usPixelClock =
680 cpu_to_le16((mode->clock * bpc / 8) / 10);
681 if (dig->coherent_mode)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500682 args.v3.sInput.ucDispPllConfig |=
683 DISPPLL_CONFIG_COHERENT_MODE;
Alex Deucher9aa59992012-01-20 15:03:30 -0500684 if (is_duallink)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500685 args.v3.sInput.ucDispPllConfig |=
Alex Deucherb4f15f82011-10-25 11:34:51 -0400686 DISPPLL_CONFIG_DUAL_LINK;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500687 }
Alex Deucher1d33e1f2011-10-31 08:58:47 -0400688 if (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
689 ENCODER_OBJECT_ID_NONE)
690 args.v3.sInput.ucExtTransmitterID =
691 radeon_encoder_get_dp_bridge_encoder_id(encoder);
692 else
Alex Deuchercc9f67a2011-06-16 10:06:16 -0400693 args.v3.sInput.ucExtTransmitterID = 0;
694
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500695 atom_execute_table(rdev->mode_info.atom_context,
696 index, (uint32_t *)&args);
697 adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
698 if (args.v3.sOutput.ucRefDiv) {
Alex Deucher9f4283f2011-02-16 21:17:04 -0500699 pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500700 pll->flags |= RADEON_PLL_USE_REF_DIV;
701 pll->reference_div = args.v3.sOutput.ucRefDiv;
702 }
703 if (args.v3.sOutput.ucPostDiv) {
Alex Deucher9f4283f2011-02-16 21:17:04 -0500704 pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500705 pll->flags |= RADEON_PLL_USE_POST_DIV;
706 pll->post_div = args.v3.sOutput.ucPostDiv;
707 }
708 break;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500709 default:
710 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
711 return adjusted_clock;
712 }
713 break;
714 default:
715 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
716 return adjusted_clock;
717 }
Alex Deucherd56ef9c2009-10-27 12:11:09 -0400718 }
Alex Deucher4eaeca32010-01-19 17:32:27 -0500719 return adjusted_clock;
720}
721
722union set_pixel_clock {
723 SET_PIXEL_CLOCK_PS_ALLOCATION base;
724 PIXEL_CLOCK_PARAMETERS v1;
725 PIXEL_CLOCK_PARAMETERS_V2 v2;
726 PIXEL_CLOCK_PARAMETERS_V3 v3;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500727 PIXEL_CLOCK_PARAMETERS_V5 v5;
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500728 PIXEL_CLOCK_PARAMETERS_V6 v6;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500729};
730
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500731/* on DCE5, make sure the voltage is high enough to support the
732 * required disp clk.
733 */
Alex Deucherf3f1f032012-03-20 17:18:04 -0400734static void atombios_crtc_set_disp_eng_pll(struct radeon_device *rdev,
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500735 u32 dispclk)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500736{
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500737 u8 frev, crev;
738 int index;
739 union set_pixel_clock args;
740
741 memset(&args, 0, sizeof(args));
742
743 index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
Alex Deuchera084e6e2010-03-18 01:04:01 -0400744 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
745 &crev))
746 return;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500747
748 switch (frev) {
749 case 1:
750 switch (crev) {
751 case 5:
752 /* if the default dcpll clock is specified,
753 * SetPixelClock provides the dividers
754 */
755 args.v5.ucCRTC = ATOM_CRTC_INVALID;
Cédric Cano45894332011-02-11 19:45:37 -0500756 args.v5.usPixelClock = cpu_to_le16(dispclk);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500757 args.v5.ucPpll = ATOM_DCPLL;
758 break;
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500759 case 6:
760 /* if the default dcpll clock is specified,
761 * SetPixelClock provides the dividers
762 */
Alex Deucher265aa6c2011-02-14 16:16:22 -0500763 args.v6.ulDispEngClkFreq = cpu_to_le32(dispclk);
Alex Deucher729b95e2012-03-20 17:18:31 -0400764 if (ASIC_IS_DCE61(rdev))
765 args.v6.ucPpll = ATOM_EXT_PLL1;
766 else if (ASIC_IS_DCE6(rdev))
Alex Deucherf3f1f032012-03-20 17:18:04 -0400767 args.v6.ucPpll = ATOM_PPLL0;
768 else
769 args.v6.ucPpll = ATOM_DCPLL;
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500770 break;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500771 default:
772 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
773 return;
774 }
775 break;
776 default:
777 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
778 return;
779 }
780 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
781}
782
Alex Deucher37f90032010-06-11 17:58:38 -0400783static void atombios_crtc_program_pll(struct drm_crtc *crtc,
Benjamin Herrenschmidtf1bece72011-07-13 16:28:15 +1000784 u32 crtc_id,
Alex Deucher37f90032010-06-11 17:58:38 -0400785 int pll_id,
786 u32 encoder_mode,
787 u32 encoder_id,
788 u32 clock,
789 u32 ref_div,
790 u32 fb_div,
791 u32 frac_fb_div,
Alex Deucherdf271be2011-05-20 04:34:15 -0400792 u32 post_div,
Alex Deucher8e8e5232011-05-20 04:34:16 -0400793 int bpc,
794 bool ss_enabled,
795 struct radeon_atom_ss *ss)
Alex Deucher37f90032010-06-11 17:58:38 -0400796{
797 struct drm_device *dev = crtc->dev;
798 struct radeon_device *rdev = dev->dev_private;
799 u8 frev, crev;
800 int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
801 union set_pixel_clock args;
802
803 memset(&args, 0, sizeof(args));
804
805 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
806 &crev))
807 return;
808
809 switch (frev) {
810 case 1:
811 switch (crev) {
812 case 1:
813 if (clock == ATOM_DISABLE)
814 return;
815 args.v1.usPixelClock = cpu_to_le16(clock / 10);
816 args.v1.usRefDiv = cpu_to_le16(ref_div);
817 args.v1.usFbDiv = cpu_to_le16(fb_div);
818 args.v1.ucFracFbDiv = frac_fb_div;
819 args.v1.ucPostDiv = post_div;
820 args.v1.ucPpll = pll_id;
821 args.v1.ucCRTC = crtc_id;
822 args.v1.ucRefDivSrc = 1;
823 break;
824 case 2:
825 args.v2.usPixelClock = cpu_to_le16(clock / 10);
826 args.v2.usRefDiv = cpu_to_le16(ref_div);
827 args.v2.usFbDiv = cpu_to_le16(fb_div);
828 args.v2.ucFracFbDiv = frac_fb_div;
829 args.v2.ucPostDiv = post_div;
830 args.v2.ucPpll = pll_id;
831 args.v2.ucCRTC = crtc_id;
832 args.v2.ucRefDivSrc = 1;
833 break;
834 case 3:
835 args.v3.usPixelClock = cpu_to_le16(clock / 10);
836 args.v3.usRefDiv = cpu_to_le16(ref_div);
837 args.v3.usFbDiv = cpu_to_le16(fb_div);
838 args.v3.ucFracFbDiv = frac_fb_div;
839 args.v3.ucPostDiv = post_div;
840 args.v3.ucPpll = pll_id;
841 args.v3.ucMiscInfo = (pll_id << 2);
Alex Deucher6f15c502011-05-20 12:36:12 -0400842 if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
843 args.v3.ucMiscInfo |= PIXEL_CLOCK_MISC_REF_DIV_SRC;
Alex Deucher37f90032010-06-11 17:58:38 -0400844 args.v3.ucTransmitterId = encoder_id;
845 args.v3.ucEncoderMode = encoder_mode;
846 break;
847 case 5:
848 args.v5.ucCRTC = crtc_id;
849 args.v5.usPixelClock = cpu_to_le16(clock / 10);
850 args.v5.ucRefDiv = ref_div;
851 args.v5.usFbDiv = cpu_to_le16(fb_div);
852 args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
853 args.v5.ucPostDiv = post_div;
854 args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
Alex Deucher8e8e5232011-05-20 04:34:16 -0400855 if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
856 args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_REF_DIV_SRC;
Alex Deucherdf271be2011-05-20 04:34:15 -0400857 switch (bpc) {
858 case 8:
859 default:
860 args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_24BPP;
861 break;
862 case 10:
863 args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_30BPP;
864 break;
865 }
Alex Deucher37f90032010-06-11 17:58:38 -0400866 args.v5.ucTransmitterID = encoder_id;
867 args.v5.ucEncoderMode = encoder_mode;
868 args.v5.ucPpll = pll_id;
869 break;
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500870 case 6:
Benjamin Herrenschmidtf1bece72011-07-13 16:28:15 +1000871 args.v6.ulDispEngClkFreq = cpu_to_le32(crtc_id << 24 | clock / 10);
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500872 args.v6.ucRefDiv = ref_div;
873 args.v6.usFbDiv = cpu_to_le16(fb_div);
874 args.v6.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
875 args.v6.ucPostDiv = post_div;
876 args.v6.ucMiscInfo = 0; /* HDMI depth, etc. */
Alex Deucher8e8e5232011-05-20 04:34:16 -0400877 if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
878 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_REF_DIV_SRC;
Alex Deucherdf271be2011-05-20 04:34:15 -0400879 switch (bpc) {
880 case 8:
881 default:
882 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_24BPP;
883 break;
884 case 10:
885 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_30BPP;
886 break;
887 case 12:
888 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_36BPP;
889 break;
890 case 16:
891 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_48BPP;
892 break;
893 }
Alex Deucherf82b3dd2011-01-06 21:19:15 -0500894 args.v6.ucTransmitterID = encoder_id;
895 args.v6.ucEncoderMode = encoder_mode;
896 args.v6.ucPpll = pll_id;
897 break;
Alex Deucher37f90032010-06-11 17:58:38 -0400898 default:
899 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
900 return;
901 }
902 break;
903 default:
904 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
905 return;
906 }
907
908 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
909}
910
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500911static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
Alex Deucher4eaeca32010-01-19 17:32:27 -0500912{
913 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
914 struct drm_device *dev = crtc->dev;
915 struct radeon_device *rdev = dev->dev_private;
916 struct drm_encoder *encoder = NULL;
917 struct radeon_encoder *radeon_encoder = NULL;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500918 u32 pll_clock = mode->clock;
919 u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
920 struct radeon_pll *pll;
921 u32 adjusted_clock;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500922 int encoder_mode = 0;
Alex Deucherba032a52010-10-04 17:13:01 -0400923 struct radeon_atom_ss ss;
924 bool ss_enabled = false;
Alex Deucherdf271be2011-05-20 04:34:15 -0400925 int bpc = 8;
Alex Deucher4eaeca32010-01-19 17:32:27 -0500926
Alex Deucher4eaeca32010-01-19 17:32:27 -0500927 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
928 if (encoder->crtc == crtc) {
929 radeon_encoder = to_radeon_encoder(encoder);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500930 encoder_mode = atombios_get_encoder_mode(encoder);
Alex Deucher4eaeca32010-01-19 17:32:27 -0500931 break;
932 }
933 }
934
935 if (!radeon_encoder)
936 return;
937
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500938 switch (radeon_crtc->pll_id) {
939 case ATOM_PPLL1:
Alex Deucher4eaeca32010-01-19 17:32:27 -0500940 pll = &rdev->clock.p1pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500941 break;
942 case ATOM_PPLL2:
Alex Deucher4eaeca32010-01-19 17:32:27 -0500943 pll = &rdev->clock.p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500944 break;
945 case ATOM_DCPLL:
946 case ATOM_PPLL_INVALID:
Stefan Richter921d98b2010-05-26 10:27:44 +1000947 default:
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500948 pll = &rdev->clock.dcpll;
949 break;
950 }
Alex Deucher4eaeca32010-01-19 17:32:27 -0500951
Alex Deucher700698e2012-04-27 17:18:59 -0400952 if ((radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
953 (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)) {
Alex Deucherba032a52010-10-04 17:13:01 -0400954 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
955 struct drm_connector *connector =
956 radeon_get_connector_for_encoder(encoder);
957 struct radeon_connector *radeon_connector =
958 to_radeon_connector(connector);
959 struct radeon_connector_atom_dig *dig_connector =
960 radeon_connector->con_priv;
961 int dp_clock;
Alex Deuchereccea792012-03-26 15:12:54 -0400962 bpc = radeon_get_monitor_bpc(connector);
Alex Deucherba032a52010-10-04 17:13:01 -0400963
964 switch (encoder_mode) {
Alex Deucher996d5c52011-10-26 15:59:50 -0400965 case ATOM_ENCODER_MODE_DP_MST:
Alex Deucherba032a52010-10-04 17:13:01 -0400966 case ATOM_ENCODER_MODE_DP:
967 /* DP/eDP */
968 dp_clock = dig_connector->dp_clock / 10;
Alex Deucher23077902011-05-20 12:36:11 -0400969 if (ASIC_IS_DCE4(rdev))
970 ss_enabled =
971 radeon_atombios_get_asic_ss_info(rdev, &ss,
972 ASIC_INTERNAL_SS_ON_DP,
973 dp_clock);
974 else {
975 if (dp_clock == 16200) {
Alex Deucherba032a52010-10-04 17:13:01 -0400976 ss_enabled =
977 radeon_atombios_get_ppll_ss_info(rdev, &ss,
Alex Deucher23077902011-05-20 12:36:11 -0400978 ATOM_DP_SS_ID2);
979 if (!ss_enabled)
Alex Deucherba032a52010-10-04 17:13:01 -0400980 ss_enabled =
981 radeon_atombios_get_ppll_ss_info(rdev, &ss,
982 ATOM_DP_SS_ID1);
Alex Deucher23077902011-05-20 12:36:11 -0400983 } else
984 ss_enabled =
985 radeon_atombios_get_ppll_ss_info(rdev, &ss,
986 ATOM_DP_SS_ID1);
Alex Deucherba032a52010-10-04 17:13:01 -0400987 }
988 break;
989 case ATOM_ENCODER_MODE_LVDS:
990 if (ASIC_IS_DCE4(rdev))
991 ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
992 dig->lcd_ss_id,
993 mode->clock / 10);
994 else
995 ss_enabled = radeon_atombios_get_ppll_ss_info(rdev, &ss,
996 dig->lcd_ss_id);
997 break;
998 case ATOM_ENCODER_MODE_DVI:
999 if (ASIC_IS_DCE4(rdev))
1000 ss_enabled =
1001 radeon_atombios_get_asic_ss_info(rdev, &ss,
1002 ASIC_INTERNAL_SS_ON_TMDS,
1003 mode->clock / 10);
1004 break;
1005 case ATOM_ENCODER_MODE_HDMI:
1006 if (ASIC_IS_DCE4(rdev))
1007 ss_enabled =
1008 radeon_atombios_get_asic_ss_info(rdev, &ss,
1009 ASIC_INTERNAL_SS_ON_HDMI,
1010 mode->clock / 10);
1011 break;
1012 default:
1013 break;
1014 }
1015 }
1016
Alex Deucher4eaeca32010-01-19 17:32:27 -05001017 /* adjust pixel clock as needed */
Alex Deucherba032a52010-10-04 17:13:01 -04001018 adjusted_clock = atombios_adjust_pll(crtc, mode, pll, ss_enabled, &ss);
Alex Deucher2606c882009-10-08 13:36:21 -04001019
Alex Deucher64146f82011-03-22 01:46:12 -04001020 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1021 /* TV seems to prefer the legacy algo on some boards */
1022 radeon_compute_pll_legacy(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
1023 &ref_div, &post_div);
1024 else if (ASIC_IS_AVIVO(rdev))
Alex Deucher619efb12011-01-31 16:48:53 -05001025 radeon_compute_pll_avivo(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
1026 &ref_div, &post_div);
1027 else
1028 radeon_compute_pll_legacy(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
1029 &ref_div, &post_div);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001030
Alex Deucher3fa47d92012-01-20 14:56:39 -05001031 atombios_crtc_program_ss(rdev, ATOM_DISABLE, radeon_crtc->pll_id, &ss);
Alex Deucherba032a52010-10-04 17:13:01 -04001032
Alex Deucher37f90032010-06-11 17:58:38 -04001033 atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
1034 encoder_mode, radeon_encoder->encoder_id, mode->clock,
Alex Deucher8e8e5232011-05-20 04:34:16 -04001035 ref_div, fb_div, frac_fb_div, post_div, bpc, ss_enabled, &ss);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001036
Alex Deucherba032a52010-10-04 17:13:01 -04001037 if (ss_enabled) {
1038 /* calculate ss amount and step size */
1039 if (ASIC_IS_DCE4(rdev)) {
1040 u32 step_size;
1041 u32 amount = (((fb_div * 10) + frac_fb_div) * ss.percentage) / 10000;
1042 ss.amount = (amount / 10) & ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK;
Alex Deucher8e8e5232011-05-20 04:34:16 -04001043 ss.amount |= ((amount - (amount / 10)) << ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT) &
Alex Deucherba032a52010-10-04 17:13:01 -04001044 ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK;
1045 if (ss.type & ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD)
1046 step_size = (4 * amount * ref_div * (ss.rate * 2048)) /
1047 (125 * 25 * pll->reference_freq / 100);
1048 else
1049 step_size = (2 * amount * ref_div * (ss.rate * 2048)) /
1050 (125 * 25 * pll->reference_freq / 100);
1051 ss.step = step_size;
1052 }
1053
Alex Deucher3fa47d92012-01-20 14:56:39 -05001054 atombios_crtc_program_ss(rdev, ATOM_ENABLE, radeon_crtc->pll_id, &ss);
Alex Deucherba032a52010-10-04 17:13:01 -04001055 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001056}
1057
Alex Deucherc9417bd2011-02-06 14:23:26 -05001058static int dce4_crtc_do_set_base(struct drm_crtc *crtc,
1059 struct drm_framebuffer *fb,
1060 int x, int y, int atomic)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001061{
1062 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1063 struct drm_device *dev = crtc->dev;
1064 struct radeon_device *rdev = dev->dev_private;
1065 struct radeon_framebuffer *radeon_fb;
Chris Ball4dd19b02010-09-26 06:47:23 -05001066 struct drm_framebuffer *target_fb;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001067 struct drm_gem_object *obj;
1068 struct radeon_bo *rbo;
1069 uint64_t fb_location;
1070 uint32_t fb_format, fb_pitch_pixels, tiling_flags;
Jerome Glisse285484e2011-12-16 17:03:42 -05001071 unsigned bankw, bankh, mtaspect, tile_split;
Alex Deucherfa6bee42011-01-25 11:55:50 -05001072 u32 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_NONE);
Alex Deucheradcfde52011-05-27 10:05:03 -04001073 u32 tmp, viewport_w, viewport_h;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001074 int r;
1075
1076 /* no fb bound */
Chris Ball4dd19b02010-09-26 06:47:23 -05001077 if (!atomic && !crtc->fb) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001078 DRM_DEBUG_KMS("No FB bound\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001079 return 0;
1080 }
1081
Chris Ball4dd19b02010-09-26 06:47:23 -05001082 if (atomic) {
1083 radeon_fb = to_radeon_framebuffer(fb);
1084 target_fb = fb;
1085 }
1086 else {
1087 radeon_fb = to_radeon_framebuffer(crtc->fb);
1088 target_fb = crtc->fb;
1089 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001090
Chris Ball4dd19b02010-09-26 06:47:23 -05001091 /* If atomic, assume fb object is pinned & idle & fenced and
1092 * just update base pointers
1093 */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001094 obj = radeon_fb->obj;
Daniel Vetter7e4d15d2011-02-18 17:59:17 +01001095 rbo = gem_to_radeon_bo(obj);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001096 r = radeon_bo_reserve(rbo, false);
1097 if (unlikely(r != 0))
1098 return r;
Chris Ball4dd19b02010-09-26 06:47:23 -05001099
1100 if (atomic)
1101 fb_location = radeon_bo_gpu_offset(rbo);
1102 else {
1103 r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
1104 if (unlikely(r != 0)) {
1105 radeon_bo_unreserve(rbo);
1106 return -EINVAL;
1107 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001108 }
Chris Ball4dd19b02010-09-26 06:47:23 -05001109
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001110 radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
1111 radeon_bo_unreserve(rbo);
1112
Chris Ball4dd19b02010-09-26 06:47:23 -05001113 switch (target_fb->bits_per_pixel) {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001114 case 8:
1115 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
1116 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
1117 break;
1118 case 15:
1119 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
1120 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
1121 break;
1122 case 16:
1123 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
1124 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
Alex Deucherfa6bee42011-01-25 11:55:50 -05001125#ifdef __BIG_ENDIAN
1126 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
1127#endif
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001128 break;
1129 case 24:
1130 case 32:
1131 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
1132 EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
Alex Deucherfa6bee42011-01-25 11:55:50 -05001133#ifdef __BIG_ENDIAN
1134 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
1135#endif
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001136 break;
1137 default:
1138 DRM_ERROR("Unsupported screen depth %d\n",
Chris Ball4dd19b02010-09-26 06:47:23 -05001139 target_fb->bits_per_pixel);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001140 return -EINVAL;
1141 }
1142
Alex Deucher392e3722011-11-28 14:49:27 -05001143 if (tiling_flags & RADEON_TILING_MACRO) {
Alex Deucherb7019b22012-06-14 15:58:25 -04001144 if (rdev->family >= CHIP_TAHITI)
1145 tmp = rdev->config.si.tile_config;
1146 else if (rdev->family >= CHIP_CAYMAN)
Alex Deucher392e3722011-11-28 14:49:27 -05001147 tmp = rdev->config.cayman.tile_config;
1148 else
1149 tmp = rdev->config.evergreen.tile_config;
1150
1151 switch ((tmp & 0xf0) >> 4) {
1152 case 0: /* 4 banks */
1153 fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_4_BANK);
1154 break;
1155 case 1: /* 8 banks */
1156 default:
1157 fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_8_BANK);
1158 break;
1159 case 2: /* 16 banks */
1160 fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_16_BANK);
1161 break;
1162 }
1163
Alex Deucher97d66322010-05-20 12:12:48 -04001164 fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
Jerome Glisse285484e2011-12-16 17:03:42 -05001165
1166 evergreen_tiling_fields(tiling_flags, &bankw, &bankh, &mtaspect, &tile_split);
1167 fb_format |= EVERGREEN_GRPH_TILE_SPLIT(tile_split);
1168 fb_format |= EVERGREEN_GRPH_BANK_WIDTH(bankw);
1169 fb_format |= EVERGREEN_GRPH_BANK_HEIGHT(bankh);
1170 fb_format |= EVERGREEN_GRPH_MACRO_TILE_ASPECT(mtaspect);
Alex Deucher392e3722011-11-28 14:49:27 -05001171 } else if (tiling_flags & RADEON_TILING_MICRO)
Alex Deucher97d66322010-05-20 12:12:48 -04001172 fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
1173
Alex Deucherb7019b22012-06-14 15:58:25 -04001174 if ((rdev->family == CHIP_TAHITI) ||
1175 (rdev->family == CHIP_PITCAIRN))
1176 fb_format |= SI_GRPH_PIPE_CONFIG(SI_ADDR_SURF_P8_32x32_8x16);
1177 else if (rdev->family == CHIP_VERDE)
1178 fb_format |= SI_GRPH_PIPE_CONFIG(SI_ADDR_SURF_P4_8x16);
1179
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001180 switch (radeon_crtc->crtc_id) {
1181 case 0:
1182 WREG32(AVIVO_D1VGA_CONTROL, 0);
1183 break;
1184 case 1:
1185 WREG32(AVIVO_D2VGA_CONTROL, 0);
1186 break;
1187 case 2:
1188 WREG32(EVERGREEN_D3VGA_CONTROL, 0);
1189 break;
1190 case 3:
1191 WREG32(EVERGREEN_D4VGA_CONTROL, 0);
1192 break;
1193 case 4:
1194 WREG32(EVERGREEN_D5VGA_CONTROL, 0);
1195 break;
1196 case 5:
1197 WREG32(EVERGREEN_D6VGA_CONTROL, 0);
1198 break;
1199 default:
1200 break;
1201 }
1202
1203 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
1204 upper_32_bits(fb_location));
1205 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
1206 upper_32_bits(fb_location));
1207 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1208 (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
1209 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1210 (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
1211 WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
Alex Deucherfa6bee42011-01-25 11:55:50 -05001212 WREG32(EVERGREEN_GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001213
1214 WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
1215 WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
1216 WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
1217 WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
Chris Ball4dd19b02010-09-26 06:47:23 -05001218 WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
1219 WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001220
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001221 fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001222 WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
1223 WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
1224
1225 WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
Michel Dänzer1b619252012-02-01 12:09:55 +01001226 target_fb->height);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001227 x &= ~3;
1228 y &= ~1;
1229 WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
1230 (x << 16) | y);
Alex Deucheradcfde52011-05-27 10:05:03 -04001231 viewport_w = crtc->mode.hdisplay;
1232 viewport_h = (crtc->mode.vdisplay + 1) & ~1;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001233 WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
Alex Deucheradcfde52011-05-27 10:05:03 -04001234 (viewport_w << 16) | viewport_h);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001235
Alex Deucherfb9674b2011-04-02 09:15:50 -04001236 /* pageflip setup */
1237 /* make sure flip is at vb rather than hb */
1238 tmp = RREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
1239 tmp &= ~EVERGREEN_GRPH_SURFACE_UPDATE_H_RETRACE_EN;
1240 WREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
1241
1242 /* set pageflip to happen anywhere in vblank interval */
1243 WREG32(EVERGREEN_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
1244
Chris Ball4dd19b02010-09-26 06:47:23 -05001245 if (!atomic && fb && fb != crtc->fb) {
1246 radeon_fb = to_radeon_framebuffer(fb);
Daniel Vetter7e4d15d2011-02-18 17:59:17 +01001247 rbo = gem_to_radeon_bo(radeon_fb->obj);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001248 r = radeon_bo_reserve(rbo, false);
1249 if (unlikely(r != 0))
1250 return r;
1251 radeon_bo_unpin(rbo);
1252 radeon_bo_unreserve(rbo);
1253 }
1254
1255 /* Bytes per pixel may have changed */
1256 radeon_bandwidth_update(rdev);
1257
1258 return 0;
1259}
1260
Chris Ball4dd19b02010-09-26 06:47:23 -05001261static int avivo_crtc_do_set_base(struct drm_crtc *crtc,
1262 struct drm_framebuffer *fb,
1263 int x, int y, int atomic)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001264{
1265 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1266 struct drm_device *dev = crtc->dev;
1267 struct radeon_device *rdev = dev->dev_private;
1268 struct radeon_framebuffer *radeon_fb;
1269 struct drm_gem_object *obj;
Jerome Glisse4c788672009-11-20 14:29:23 +01001270 struct radeon_bo *rbo;
Chris Ball4dd19b02010-09-26 06:47:23 -05001271 struct drm_framebuffer *target_fb;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001272 uint64_t fb_location;
Dave Airliee024e112009-06-24 09:48:08 +10001273 uint32_t fb_format, fb_pitch_pixels, tiling_flags;
Alex Deucherfa6bee42011-01-25 11:55:50 -05001274 u32 fb_swap = R600_D1GRPH_SWAP_ENDIAN_NONE;
Alex Deucheradcfde52011-05-27 10:05:03 -04001275 u32 tmp, viewport_w, viewport_h;
Jerome Glisse4c788672009-11-20 14:29:23 +01001276 int r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001277
Jerome Glisse2de3b482009-11-17 14:08:55 -08001278 /* no fb bound */
Chris Ball4dd19b02010-09-26 06:47:23 -05001279 if (!atomic && !crtc->fb) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001280 DRM_DEBUG_KMS("No FB bound\n");
Jerome Glisse2de3b482009-11-17 14:08:55 -08001281 return 0;
1282 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001283
Chris Ball4dd19b02010-09-26 06:47:23 -05001284 if (atomic) {
1285 radeon_fb = to_radeon_framebuffer(fb);
1286 target_fb = fb;
1287 }
1288 else {
1289 radeon_fb = to_radeon_framebuffer(crtc->fb);
1290 target_fb = crtc->fb;
1291 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001292
1293 obj = radeon_fb->obj;
Daniel Vetter7e4d15d2011-02-18 17:59:17 +01001294 rbo = gem_to_radeon_bo(obj);
Jerome Glisse4c788672009-11-20 14:29:23 +01001295 r = radeon_bo_reserve(rbo, false);
1296 if (unlikely(r != 0))
1297 return r;
Chris Ball4dd19b02010-09-26 06:47:23 -05001298
1299 /* If atomic, assume fb object is pinned & idle & fenced and
1300 * just update base pointers
1301 */
1302 if (atomic)
1303 fb_location = radeon_bo_gpu_offset(rbo);
1304 else {
1305 r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
1306 if (unlikely(r != 0)) {
1307 radeon_bo_unreserve(rbo);
1308 return -EINVAL;
1309 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001310 }
Jerome Glisse4c788672009-11-20 14:29:23 +01001311 radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
1312 radeon_bo_unreserve(rbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001313
Chris Ball4dd19b02010-09-26 06:47:23 -05001314 switch (target_fb->bits_per_pixel) {
Dave Airlie41456df2009-09-16 10:15:21 +10001315 case 8:
1316 fb_format =
1317 AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
1318 AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
1319 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001320 case 15:
1321 fb_format =
1322 AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
1323 AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
1324 break;
1325 case 16:
1326 fb_format =
1327 AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
1328 AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
Alex Deucherfa6bee42011-01-25 11:55:50 -05001329#ifdef __BIG_ENDIAN
1330 fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
1331#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001332 break;
1333 case 24:
1334 case 32:
1335 fb_format =
1336 AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
1337 AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
Alex Deucherfa6bee42011-01-25 11:55:50 -05001338#ifdef __BIG_ENDIAN
1339 fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
1340#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001341 break;
1342 default:
1343 DRM_ERROR("Unsupported screen depth %d\n",
Chris Ball4dd19b02010-09-26 06:47:23 -05001344 target_fb->bits_per_pixel);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001345 return -EINVAL;
1346 }
1347
Alex Deucher40c4ac12010-05-20 12:04:59 -04001348 if (rdev->family >= CHIP_R600) {
1349 if (tiling_flags & RADEON_TILING_MACRO)
1350 fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
1351 else if (tiling_flags & RADEON_TILING_MICRO)
1352 fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
1353 } else {
1354 if (tiling_flags & RADEON_TILING_MACRO)
1355 fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
Dave Airliecf2f05d2009-12-08 15:45:13 +10001356
Alex Deucher40c4ac12010-05-20 12:04:59 -04001357 if (tiling_flags & RADEON_TILING_MICRO)
1358 fb_format |= AVIVO_D1GRPH_TILED;
1359 }
Dave Airliee024e112009-06-24 09:48:08 +10001360
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001361 if (radeon_crtc->crtc_id == 0)
1362 WREG32(AVIVO_D1VGA_CONTROL, 0);
1363 else
1364 WREG32(AVIVO_D2VGA_CONTROL, 0);
Alex Deucherc290dad2009-10-22 16:12:34 -04001365
1366 if (rdev->family >= CHIP_RV770) {
1367 if (radeon_crtc->crtc_id) {
Alex Deucher95347872010-09-01 17:20:42 -04001368 WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
1369 WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
Alex Deucherc290dad2009-10-22 16:12:34 -04001370 } else {
Alex Deucher95347872010-09-01 17:20:42 -04001371 WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
1372 WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
Alex Deucherc290dad2009-10-22 16:12:34 -04001373 }
1374 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001375 WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1376 (u32) fb_location);
1377 WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
1378 radeon_crtc->crtc_offset, (u32) fb_location);
1379 WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
Alex Deucherfa6bee42011-01-25 11:55:50 -05001380 if (rdev->family >= CHIP_R600)
1381 WREG32(R600_D1GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001382
1383 WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
1384 WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
1385 WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
1386 WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
Chris Ball4dd19b02010-09-26 06:47:23 -05001387 WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
1388 WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001389
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001390 fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001391 WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
1392 WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
1393
1394 WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
Michel Dänzer1b619252012-02-01 12:09:55 +01001395 target_fb->height);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001396 x &= ~3;
1397 y &= ~1;
1398 WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
1399 (x << 16) | y);
Alex Deucheradcfde52011-05-27 10:05:03 -04001400 viewport_w = crtc->mode.hdisplay;
1401 viewport_h = (crtc->mode.vdisplay + 1) & ~1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001402 WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
Alex Deucheradcfde52011-05-27 10:05:03 -04001403 (viewport_w << 16) | viewport_h);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001404
Alex Deucherfb9674b2011-04-02 09:15:50 -04001405 /* pageflip setup */
1406 /* make sure flip is at vb rather than hb */
1407 tmp = RREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
1408 tmp &= ~AVIVO_D1GRPH_SURFACE_UPDATE_H_RETRACE_EN;
1409 WREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
1410
1411 /* set pageflip to happen anywhere in vblank interval */
1412 WREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
1413
Chris Ball4dd19b02010-09-26 06:47:23 -05001414 if (!atomic && fb && fb != crtc->fb) {
1415 radeon_fb = to_radeon_framebuffer(fb);
Daniel Vetter7e4d15d2011-02-18 17:59:17 +01001416 rbo = gem_to_radeon_bo(radeon_fb->obj);
Jerome Glisse4c788672009-11-20 14:29:23 +01001417 r = radeon_bo_reserve(rbo, false);
1418 if (unlikely(r != 0))
1419 return r;
1420 radeon_bo_unpin(rbo);
1421 radeon_bo_unreserve(rbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001422 }
Michel Dänzerf30f37d2009-10-08 10:44:09 +02001423
1424 /* Bytes per pixel may have changed */
1425 radeon_bandwidth_update(rdev);
1426
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001427 return 0;
1428}
1429
Alex Deucher54f088a2010-01-19 16:34:01 -05001430int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
1431 struct drm_framebuffer *old_fb)
1432{
1433 struct drm_device *dev = crtc->dev;
1434 struct radeon_device *rdev = dev->dev_private;
1435
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001436 if (ASIC_IS_DCE4(rdev))
Alex Deucherc9417bd2011-02-06 14:23:26 -05001437 return dce4_crtc_do_set_base(crtc, old_fb, x, y, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001438 else if (ASIC_IS_AVIVO(rdev))
Chris Ball4dd19b02010-09-26 06:47:23 -05001439 return avivo_crtc_do_set_base(crtc, old_fb, x, y, 0);
Alex Deucher54f088a2010-01-19 16:34:01 -05001440 else
Chris Ball4dd19b02010-09-26 06:47:23 -05001441 return radeon_crtc_do_set_base(crtc, old_fb, x, y, 0);
1442}
1443
1444int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
1445 struct drm_framebuffer *fb,
Jason Wessel21c74a82010-10-13 14:09:44 -05001446 int x, int y, enum mode_set_atomic state)
Chris Ball4dd19b02010-09-26 06:47:23 -05001447{
1448 struct drm_device *dev = crtc->dev;
1449 struct radeon_device *rdev = dev->dev_private;
1450
1451 if (ASIC_IS_DCE4(rdev))
Alex Deucherc9417bd2011-02-06 14:23:26 -05001452 return dce4_crtc_do_set_base(crtc, fb, x, y, 1);
Chris Ball4dd19b02010-09-26 06:47:23 -05001453 else if (ASIC_IS_AVIVO(rdev))
1454 return avivo_crtc_do_set_base(crtc, fb, x, y, 1);
1455 else
1456 return radeon_crtc_do_set_base(crtc, fb, x, y, 1);
Alex Deucher54f088a2010-01-19 16:34:01 -05001457}
1458
Alex Deucher615e0cb2010-01-20 16:22:53 -05001459/* properly set additional regs when using atombios */
1460static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
1461{
1462 struct drm_device *dev = crtc->dev;
1463 struct radeon_device *rdev = dev->dev_private;
1464 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1465 u32 disp_merge_cntl;
1466
1467 switch (radeon_crtc->crtc_id) {
1468 case 0:
1469 disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
1470 disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
1471 WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
1472 break;
1473 case 1:
1474 disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
1475 disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
1476 WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
1477 WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
1478 WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
1479 break;
1480 }
1481}
1482
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001483static int radeon_atom_pick_pll(struct drm_crtc *crtc)
1484{
1485 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1486 struct drm_device *dev = crtc->dev;
1487 struct radeon_device *rdev = dev->dev_private;
1488 struct drm_encoder *test_encoder;
1489 struct drm_crtc *test_crtc;
1490 uint32_t pll_in_use = 0;
1491
Alex Deucher24e1f792012-03-20 17:18:32 -04001492 if (ASIC_IS_DCE61(rdev)) {
1493 list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
1494 if (test_encoder->crtc && (test_encoder->crtc == crtc)) {
1495 struct radeon_encoder *test_radeon_encoder =
1496 to_radeon_encoder(test_encoder);
1497 struct radeon_encoder_atom_dig *dig =
1498 test_radeon_encoder->enc_priv;
1499
1500 if ((test_radeon_encoder->encoder_id ==
1501 ENCODER_OBJECT_ID_INTERNAL_UNIPHY) &&
1502 (dig->linkb == false)) /* UNIPHY A uses PPLL2 */
1503 return ATOM_PPLL2;
1504 }
1505 }
1506 /* UNIPHY B/C/D/E/F */
1507 list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
1508 struct radeon_crtc *radeon_test_crtc;
1509
1510 if (crtc == test_crtc)
1511 continue;
1512
1513 radeon_test_crtc = to_radeon_crtc(test_crtc);
1514 if ((radeon_test_crtc->pll_id == ATOM_PPLL0) ||
1515 (radeon_test_crtc->pll_id == ATOM_PPLL1))
1516 pll_in_use |= (1 << radeon_test_crtc->pll_id);
1517 }
1518 if (!(pll_in_use & 4))
1519 return ATOM_PPLL0;
1520 return ATOM_PPLL1;
1521 } else if (ASIC_IS_DCE4(rdev)) {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001522 list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
1523 if (test_encoder->crtc && (test_encoder->crtc == crtc)) {
Alex Deucher86a94de2011-05-20 04:34:17 -04001524 /* in DP mode, the DP ref clock can come from PPLL, DCPLL, or ext clock,
1525 * depending on the asic:
1526 * DCE4: PPLL or ext clock
1527 * DCE5: DCPLL or ext clock
1528 *
1529 * Setting ATOM_PPLL_INVALID will cause SetPixelClock to skip
1530 * PPLL/DCPLL programming and only program the DP DTO for the
1531 * crtc virtual pixel clock.
1532 */
Alex Deucher996d5c52011-10-26 15:59:50 -04001533 if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_encoder))) {
Alex Deucher26fe45a2012-07-17 14:02:43 -04001534 if (ASIC_IS_DCE5(rdev))
1535 return ATOM_DCPLL;
1536 else if (ASIC_IS_DCE6(rdev))
1537 return ATOM_PPLL0;
1538 else if (rdev->clock.dp_extclk)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001539 return ATOM_PPLL_INVALID;
1540 }
1541 }
1542 }
1543
1544 /* otherwise, pick one of the plls */
1545 list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
1546 struct radeon_crtc *radeon_test_crtc;
1547
1548 if (crtc == test_crtc)
1549 continue;
1550
1551 radeon_test_crtc = to_radeon_crtc(test_crtc);
1552 if ((radeon_test_crtc->pll_id >= ATOM_PPLL1) &&
1553 (radeon_test_crtc->pll_id <= ATOM_PPLL2))
1554 pll_in_use |= (1 << radeon_test_crtc->pll_id);
1555 }
1556 if (!(pll_in_use & 1))
1557 return ATOM_PPLL1;
1558 return ATOM_PPLL2;
1559 } else
1560 return radeon_crtc->crtc_id;
1561
1562}
1563
Alex Deucherf3f1f032012-03-20 17:18:04 -04001564void radeon_atom_disp_eng_pll_init(struct radeon_device *rdev)
Alex Deucher3fa47d92012-01-20 14:56:39 -05001565{
1566 /* always set DCPLL */
Alex Deucherf3f1f032012-03-20 17:18:04 -04001567 if (ASIC_IS_DCE6(rdev))
1568 atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
1569 else if (ASIC_IS_DCE4(rdev)) {
Alex Deucher3fa47d92012-01-20 14:56:39 -05001570 struct radeon_atom_ss ss;
1571 bool ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
1572 ASIC_INTERNAL_SS_ON_DCPLL,
1573 rdev->clock.default_dispclk);
1574 if (ss_enabled)
1575 atombios_crtc_program_ss(rdev, ATOM_DISABLE, ATOM_DCPLL, &ss);
1576 /* XXX: DCE5, make sure voltage, dispclk is high enough */
Alex Deucherf3f1f032012-03-20 17:18:04 -04001577 atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
Alex Deucher3fa47d92012-01-20 14:56:39 -05001578 if (ss_enabled)
1579 atombios_crtc_program_ss(rdev, ATOM_ENABLE, ATOM_DCPLL, &ss);
1580 }
1581
1582}
1583
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001584int atombios_crtc_mode_set(struct drm_crtc *crtc,
1585 struct drm_display_mode *mode,
1586 struct drm_display_mode *adjusted_mode,
1587 int x, int y, struct drm_framebuffer *old_fb)
1588{
1589 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1590 struct drm_device *dev = crtc->dev;
1591 struct radeon_device *rdev = dev->dev_private;
Alex Deucher54bfe492010-09-03 15:52:53 -04001592 struct drm_encoder *encoder;
1593 bool is_tvcv = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001594
Alex Deucher54bfe492010-09-03 15:52:53 -04001595 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1596 /* find tv std */
1597 if (encoder->crtc == crtc) {
1598 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1599 if (radeon_encoder->active_device &
1600 (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
1601 is_tvcv = true;
1602 }
1603 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001604
1605 atombios_crtc_set_pll(crtc, adjusted_mode);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001606
Alex Deucher54bfe492010-09-03 15:52:53 -04001607 if (ASIC_IS_DCE4(rdev))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001608 atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
Alex Deucher54bfe492010-09-03 15:52:53 -04001609 else if (ASIC_IS_AVIVO(rdev)) {
1610 if (is_tvcv)
1611 atombios_crtc_set_timing(crtc, adjusted_mode);
1612 else
1613 atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
1614 } else {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001615 atombios_crtc_set_timing(crtc, adjusted_mode);
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001616 if (radeon_crtc->crtc_id == 0)
1617 atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
Alex Deucher615e0cb2010-01-20 16:22:53 -05001618 radeon_legacy_atom_fixup(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001619 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001620 atombios_crtc_set_base(crtc, x, y, old_fb);
Jerome Glissec93bb852009-07-13 21:04:08 +02001621 atombios_overscan_setup(crtc, mode, adjusted_mode);
1622 atombios_scaler_setup(crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001623 return 0;
1624}
1625
1626static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
1627 struct drm_display_mode *mode,
1628 struct drm_display_mode *adjusted_mode)
1629{
Jerome Glissec93bb852009-07-13 21:04:08 +02001630 if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
1631 return false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001632 return true;
1633}
1634
1635static void atombios_crtc_prepare(struct drm_crtc *crtc)
1636{
Alex Deucher267364a2010-03-08 17:10:41 -05001637 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1638
1639 /* pick pll */
1640 radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
1641
Alex Deucher37b43902010-02-09 12:04:43 -05001642 atombios_lock_crtc(crtc, ATOM_ENABLE);
Alex Deuchera348c842010-01-21 16:50:30 -05001643 atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001644}
1645
1646static void atombios_crtc_commit(struct drm_crtc *crtc)
1647{
1648 atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
Alex Deucher37b43902010-02-09 12:04:43 -05001649 atombios_lock_crtc(crtc, ATOM_DISABLE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001650}
1651
Alex Deucher37f90032010-06-11 17:58:38 -04001652static void atombios_crtc_disable(struct drm_crtc *crtc)
1653{
1654 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
Alex Deucher64199872012-03-20 17:18:33 -04001655 struct drm_device *dev = crtc->dev;
1656 struct radeon_device *rdev = dev->dev_private;
Alex Deucher8e8e5232011-05-20 04:34:16 -04001657 struct radeon_atom_ss ss;
1658
Alex Deucher37f90032010-06-11 17:58:38 -04001659 atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
1660
1661 switch (radeon_crtc->pll_id) {
1662 case ATOM_PPLL1:
1663 case ATOM_PPLL2:
1664 /* disable the ppll */
1665 atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
Alex Deucher8e8e5232011-05-20 04:34:16 -04001666 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
Alex Deucher37f90032010-06-11 17:58:38 -04001667 break;
Alex Deucher64199872012-03-20 17:18:33 -04001668 case ATOM_PPLL0:
1669 /* disable the ppll */
1670 if (ASIC_IS_DCE61(rdev))
1671 atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
1672 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
1673 break;
Alex Deucher37f90032010-06-11 17:58:38 -04001674 default:
1675 break;
1676 }
1677 radeon_crtc->pll_id = -1;
1678}
1679
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001680static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
1681 .dpms = atombios_crtc_dpms,
1682 .mode_fixup = atombios_crtc_mode_fixup,
1683 .mode_set = atombios_crtc_mode_set,
1684 .mode_set_base = atombios_crtc_set_base,
Chris Ball4dd19b02010-09-26 06:47:23 -05001685 .mode_set_base_atomic = atombios_crtc_set_base_atomic,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001686 .prepare = atombios_crtc_prepare,
1687 .commit = atombios_crtc_commit,
Dave Airlie068143d2009-10-05 09:58:02 +10001688 .load_lut = radeon_crtc_load_lut,
Alex Deucher37f90032010-06-11 17:58:38 -04001689 .disable = atombios_crtc_disable,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001690};
1691
1692void radeon_atombios_init_crtc(struct drm_device *dev,
1693 struct radeon_crtc *radeon_crtc)
1694{
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001695 struct radeon_device *rdev = dev->dev_private;
1696
1697 if (ASIC_IS_DCE4(rdev)) {
1698 switch (radeon_crtc->crtc_id) {
1699 case 0:
1700 default:
Alex Deucher12d77982010-02-09 17:18:48 -05001701 radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001702 break;
1703 case 1:
Alex Deucher12d77982010-02-09 17:18:48 -05001704 radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001705 break;
1706 case 2:
Alex Deucher12d77982010-02-09 17:18:48 -05001707 radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001708 break;
1709 case 3:
Alex Deucher12d77982010-02-09 17:18:48 -05001710 radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001711 break;
1712 case 4:
Alex Deucher12d77982010-02-09 17:18:48 -05001713 radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001714 break;
1715 case 5:
Alex Deucher12d77982010-02-09 17:18:48 -05001716 radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001717 break;
1718 }
1719 } else {
1720 if (radeon_crtc->crtc_id == 1)
1721 radeon_crtc->crtc_offset =
1722 AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
1723 else
1724 radeon_crtc->crtc_offset = 0;
1725 }
1726 radeon_crtc->pll_id = -1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001727 drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
1728}