blob: 225f6c66effa98a85a16fefd5034a5c1171fa9f2 [file] [log] [blame]
Dave Airlie746c1aa2009-12-08 07:07:28 +10001/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
Jerome Glisse8d1c7022012-07-17 17:17:16 -040025 * Jerome Glisse
Dave Airlie746c1aa2009-12-08 07:07:28 +100026 */
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/radeon_drm.h>
Dave Airlie746c1aa2009-12-08 07:07:28 +100029#include "radeon.h"
30
31#include "atom.h"
32#include "atom-bits.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drm_dp_helper.h>
Dave Airlie746c1aa2009-12-08 07:07:28 +100034
Alex Deucherf92a8b62009-11-23 18:40:40 -050035/* move these to drm_dp_helper.c/h */
Alex Deucher5801ead2009-11-24 13:32:59 -050036#define DP_LINK_CONFIGURATION_SIZE 9
Daniel Vetter1a644cd2012-10-18 15:32:40 +020037#define DP_DPCD_SIZE DP_RECEIVER_CAP_SIZE
Alex Deucher5801ead2009-11-24 13:32:59 -050038
39static char *voltage_names[] = {
40 "0.4V", "0.6V", "0.8V", "1.2V"
41};
42static char *pre_emph_names[] = {
43 "0dB", "3.5dB", "6dB", "9.5dB"
44};
Alex Deucherf92a8b62009-11-23 18:40:40 -050045
Alex Deucher224d94b2011-05-20 04:34:28 -040046/***** radeon AUX functions *****/
Alex Deucher34be8c92013-07-18 11:13:53 -040047
48/* Atom needs data in little endian format
49 * so swap as appropriate when copying data to
50 * or from atom. Note that atom operates on
51 * dw units.
52 */
Alex Deucher4543eda2013-08-07 19:34:53 -040053void radeon_atom_copy_swap(u8 *dst, u8 *src, u8 num_bytes, bool to_le)
Alex Deucher34be8c92013-07-18 11:13:53 -040054{
55#ifdef __BIG_ENDIAN
56 u8 src_tmp[20], dst_tmp[20]; /* used for byteswapping */
57 u32 *dst32, *src32;
58 int i;
59
60 memcpy(src_tmp, src, num_bytes);
61 src32 = (u32 *)src_tmp;
62 dst32 = (u32 *)dst_tmp;
63 if (to_le) {
64 for (i = 0; i < ((num_bytes + 3) / 4); i++)
65 dst32[i] = cpu_to_le32(src32[i]);
66 memcpy(dst, dst_tmp, num_bytes);
67 } else {
68 u8 dws = num_bytes & ~3;
69 for (i = 0; i < ((num_bytes + 3) / 4); i++)
70 dst32[i] = le32_to_cpu(src32[i]);
71 memcpy(dst, dst_tmp, dws);
72 if (num_bytes % 4) {
73 for (i = 0; i < (num_bytes % 4); i++)
74 dst[dws+i] = dst_tmp[dws+i];
75 }
76 }
77#else
78 memcpy(dst, src, num_bytes);
79#endif
80}
81
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050082union aux_channel_transaction {
83 PROCESS_AUX_CHANNEL_TRANSACTION_PS_ALLOCATION v1;
84 PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2 v2;
85};
Alex Deucher5801ead2009-11-24 13:32:59 -050086
Alex Deucher834b2902011-05-20 04:34:24 -040087static int radeon_process_aux_ch(struct radeon_i2c_chan *chan,
88 u8 *send, int send_bytes,
89 u8 *recv, int recv_size,
90 u8 delay, u8 *ack)
Dave Airlie746c1aa2009-12-08 07:07:28 +100091{
92 struct drm_device *dev = chan->dev;
93 struct radeon_device *rdev = dev->dev_private;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050094 union aux_channel_transaction args;
Dave Airlie746c1aa2009-12-08 07:07:28 +100095 int index = GetIndexIntoMasterTable(COMMAND, ProcessAuxChannelTransaction);
96 unsigned char *base;
Alex Deucher834b2902011-05-20 04:34:24 -040097 int recv_bytes;
Alex Deucher831719d62014-05-08 10:58:04 -040098 int r = 0;
Alex Deucher1a66c952009-11-20 19:40:13 -050099
Dave Airlie746c1aa2009-12-08 07:07:28 +1000100 memset(&args, 0, sizeof(args));
Alex Deucher1a66c952009-11-20 19:40:13 -0500101
Alex Deucher831719d62014-05-08 10:58:04 -0400102 mutex_lock(&chan->mutex);
103
Alex Deucher97412a72012-03-20 17:18:06 -0400104 base = (unsigned char *)(rdev->mode_info.atom_context->scratch + 1);
Dave Airlie746c1aa2009-12-08 07:07:28 +1000105
Alex Deucher4543eda2013-08-07 19:34:53 -0400106 radeon_atom_copy_swap(base, send, send_bytes, true);
Dave Airlie746c1aa2009-12-08 07:07:28 +1000107
Alex Deucher34be8c92013-07-18 11:13:53 -0400108 args.v1.lpAuxRequest = cpu_to_le16((u16)(0 + 4));
109 args.v1.lpDataOut = cpu_to_le16((u16)(16 + 4));
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500110 args.v1.ucDataOutLen = 0;
111 args.v1.ucChannelID = chan->rec.i2c_id;
112 args.v1.ucDelay = delay / 10;
113 if (ASIC_IS_DCE4(rdev))
Alex Deucher8e36ed02010-05-18 19:26:47 -0400114 args.v2.ucHPD_ID = chan->rec.hpd;
Dave Airlie746c1aa2009-12-08 07:07:28 +1000115
116 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
117
Alex Deucher834b2902011-05-20 04:34:24 -0400118 *ack = args.v1.ucReplyStatus;
119
120 /* timeout */
121 if (args.v1.ucReplyStatus == 1) {
122 DRM_DEBUG_KMS("dp_aux_ch timeout\n");
Alex Deucher831719d62014-05-08 10:58:04 -0400123 r = -ETIMEDOUT;
124 goto done;
Dave Airlie746c1aa2009-12-08 07:07:28 +1000125 }
126
Alex Deucher834b2902011-05-20 04:34:24 -0400127 /* flags not zero */
128 if (args.v1.ucReplyStatus == 2) {
129 DRM_DEBUG_KMS("dp_aux_ch flags not zero\n");
Alex Deucher831719d62014-05-08 10:58:04 -0400130 r = -EBUSY;
131 goto done;
Dave Airlie746c1aa2009-12-08 07:07:28 +1000132 }
Alex Deucher834b2902011-05-20 04:34:24 -0400133
134 /* error */
135 if (args.v1.ucReplyStatus == 3) {
136 DRM_DEBUG_KMS("dp_aux_ch error\n");
Alex Deucher831719d62014-05-08 10:58:04 -0400137 r = -EIO;
138 goto done;
Alex Deucher834b2902011-05-20 04:34:24 -0400139 }
140
141 recv_bytes = args.v1.ucDataOutLen;
142 if (recv_bytes > recv_size)
143 recv_bytes = recv_size;
144
145 if (recv && recv_size)
Alex Deucher4543eda2013-08-07 19:34:53 -0400146 radeon_atom_copy_swap(recv, base + 16, recv_bytes, false);
Alex Deucher834b2902011-05-20 04:34:24 -0400147
Alex Deucher831719d62014-05-08 10:58:04 -0400148 r = recv_bytes;
149done:
150 mutex_unlock(&chan->mutex);
151
152 return r;
Dave Airlie746c1aa2009-12-08 07:07:28 +1000153}
154
Alex Deucher25377b92014-04-07 10:33:43 -0400155#define BARE_ADDRESS_SIZE 3
156#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Alex Deucher496263b2014-03-21 10:34:07 -0400157
158static ssize_t
159radeon_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Alex Deucher5801ead2009-11-24 13:32:59 -0500160{
Alex Deucher496263b2014-03-21 10:34:07 -0400161 struct radeon_i2c_chan *chan =
162 container_of(aux, struct radeon_i2c_chan, aux);
Alex Deucher834b2902011-05-20 04:34:24 -0400163 int ret;
Alex Deucher496263b2014-03-21 10:34:07 -0400164 u8 tx_buf[20];
165 size_t tx_size;
166 u8 ack, delay = 0;
Alex Deucher5801ead2009-11-24 13:32:59 -0500167
Alex Deucher496263b2014-03-21 10:34:07 -0400168 if (WARN_ON(msg->size > 16))
169 return -E2BIG;
Alex Deucher834b2902011-05-20 04:34:24 -0400170
Alex Deucher496263b2014-03-21 10:34:07 -0400171 tx_buf[0] = msg->address & 0xff;
172 tx_buf[1] = msg->address >> 8;
173 tx_buf[2] = msg->request << 4;
Alex Deucher25377b92014-04-07 10:33:43 -0400174 tx_buf[3] = msg->size ? (msg->size - 1) : 0;
Alex Deucher834b2902011-05-20 04:34:24 -0400175
Alex Deucher496263b2014-03-21 10:34:07 -0400176 switch (msg->request & ~DP_AUX_I2C_MOT) {
177 case DP_AUX_NATIVE_WRITE:
178 case DP_AUX_I2C_WRITE:
Alex Deucher25377b92014-04-07 10:33:43 -0400179 /* tx_size needs to be 4 even for bare address packets since the atom
180 * table needs the info in tx_buf[3].
181 */
Alex Deucher496263b2014-03-21 10:34:07 -0400182 tx_size = HEADER_SIZE + msg->size;
Alex Deucher25377b92014-04-07 10:33:43 -0400183 if (msg->size == 0)
184 tx_buf[3] |= BARE_ADDRESS_SIZE << 4;
185 else
186 tx_buf[3] |= tx_size << 4;
Alex Deucher496263b2014-03-21 10:34:07 -0400187 memcpy(tx_buf + HEADER_SIZE, msg->buffer, msg->size);
188 ret = radeon_process_aux_ch(chan,
189 tx_buf, tx_size, NULL, 0, delay, &ack);
190 if (ret >= 0)
191 /* Return payload size. */
192 ret = msg->size;
193 break;
194 case DP_AUX_NATIVE_READ:
195 case DP_AUX_I2C_READ:
Alex Deucher25377b92014-04-07 10:33:43 -0400196 /* tx_size needs to be 4 even for bare address packets since the atom
197 * table needs the info in tx_buf[3].
198 */
Alex Deucher496263b2014-03-21 10:34:07 -0400199 tx_size = HEADER_SIZE;
Alex Deucher25377b92014-04-07 10:33:43 -0400200 if (msg->size == 0)
201 tx_buf[3] |= BARE_ADDRESS_SIZE << 4;
202 else
203 tx_buf[3] |= tx_size << 4;
Alex Deucher496263b2014-03-21 10:34:07 -0400204 ret = radeon_process_aux_ch(chan,
205 tx_buf, tx_size, msg->buffer, msg->size, delay, &ack);
206 break;
207 default:
208 ret = -EINVAL;
209 break;
Alex Deucher834b2902011-05-20 04:34:24 -0400210 }
211
Alex Deucher25377b92014-04-07 10:33:43 -0400212 if (ret >= 0)
Alex Deucher496263b2014-03-21 10:34:07 -0400213 msg->reply = ack >> 4;
214
215 return ret;
Alex Deucher5801ead2009-11-24 13:32:59 -0500216}
217
Alex Deucher496263b2014-03-21 10:34:07 -0400218void radeon_dp_aux_init(struct radeon_connector *radeon_connector)
Alex Deucher5801ead2009-11-24 13:32:59 -0500219{
Alex Deucher834b2902011-05-20 04:34:24 -0400220 int ret;
Dave Airlie746c1aa2009-12-08 07:07:28 +1000221
Alex Deucherad47b8f2014-04-22 02:02:06 -0400222 radeon_connector->ddc_bus->rec.hpd = radeon_connector->hpd.hpd;
Alex Deucher379dfc22014-04-07 10:33:46 -0400223 radeon_connector->ddc_bus->aux.dev = radeon_connector->base.kdev;
224 radeon_connector->ddc_bus->aux.transfer = radeon_dp_aux_transfer;
225 ret = drm_dp_aux_register_i2c_bus(&radeon_connector->ddc_bus->aux);
226 if (!ret)
227 radeon_connector->ddc_bus->has_aux = true;
Dave Airlie746c1aa2009-12-08 07:07:28 +1000228
Alex Deucher379dfc22014-04-07 10:33:46 -0400229 WARN(ret, "drm_dp_aux_register_i2c_bus() failed with error %d\n", ret);
Dave Airlie746c1aa2009-12-08 07:07:28 +1000230}
Alex Deucher5801ead2009-11-24 13:32:59 -0500231
Alex Deucher224d94b2011-05-20 04:34:28 -0400232/***** general DP utility functions *****/
233
Alex Deucher224d94b2011-05-20 04:34:28 -0400234#define DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_1200
235#define DP_PRE_EMPHASIS_MAX DP_TRAIN_PRE_EMPHASIS_9_5
236
237static void dp_get_adjust_train(u8 link_status[DP_LINK_STATUS_SIZE],
238 int lane_count,
239 u8 train_set[4])
240{
241 u8 v = 0;
242 u8 p = 0;
243 int lane;
244
245 for (lane = 0; lane < lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +0200246 u8 this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
247 u8 this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Alex Deucher224d94b2011-05-20 04:34:28 -0400248
249 DRM_DEBUG_KMS("requested signal parameters: lane %d voltage %s pre_emph %s\n",
250 lane,
251 voltage_names[this_v >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
252 pre_emph_names[this_p >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
253
254 if (this_v > v)
255 v = this_v;
256 if (this_p > p)
257 p = this_p;
258 }
259
260 if (v >= DP_VOLTAGE_MAX)
261 v |= DP_TRAIN_MAX_SWING_REACHED;
262
263 if (p >= DP_PRE_EMPHASIS_MAX)
264 p |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
265
266 DRM_DEBUG_KMS("using signal parameters: voltage %s pre_emph %s\n",
267 voltage_names[(v & DP_TRAIN_VOLTAGE_SWING_MASK) >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
268 pre_emph_names[(p & DP_TRAIN_PRE_EMPHASIS_MASK) >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
269
270 for (lane = 0; lane < 4; lane++)
271 train_set[lane] = v | p;
272}
273
274/* convert bits per color to bits per pixel */
275/* get bpc from the EDID */
276static int convert_bpc_to_bpp(int bpc)
277{
278 if (bpc == 0)
279 return 24;
280 else
281 return bpc * 3;
282}
283
284/* get the max pix clock supported by the link rate and lane num */
285static int dp_get_max_dp_pix_clock(int link_rate,
286 int lane_num,
287 int bpp)
288{
289 return (link_rate * lane_num * 8) / bpp;
290}
291
Alex Deucher224d94b2011-05-20 04:34:28 -0400292/***** radeon specific DP functions *****/
293
Alex Deucher3b6d9fd2014-05-27 13:48:05 -0400294static int radeon_dp_get_max_link_rate(struct drm_connector *connector,
295 u8 dpcd[DP_DPCD_SIZE])
296{
297 int max_link_rate;
298
299 if (radeon_connector_is_dp12_capable(connector))
300 max_link_rate = min(drm_dp_max_link_rate(dpcd), 540000);
301 else
302 max_link_rate = min(drm_dp_max_link_rate(dpcd), 270000);
303
304 return max_link_rate;
305}
306
Alex Deucher224d94b2011-05-20 04:34:28 -0400307/* First get the min lane# when low rate is used according to pixel clock
308 * (prefer low rate), second check max lane# supported by DP panel,
309 * if the max lane# < low rate lane# then use max lane# instead.
310 */
311static int radeon_dp_get_dp_lane_number(struct drm_connector *connector,
312 u8 dpcd[DP_DPCD_SIZE],
313 int pix_clock)
314{
Alex Deuchereccea792012-03-26 15:12:54 -0400315 int bpp = convert_bpc_to_bpp(radeon_get_monitor_bpc(connector));
Alex Deucher3b6d9fd2014-05-27 13:48:05 -0400316 int max_link_rate = radeon_dp_get_max_link_rate(connector, dpcd);
Daniel Vetter397fe152012-10-22 22:56:43 +0200317 int max_lane_num = drm_dp_max_lane_count(dpcd);
Alex Deucher224d94b2011-05-20 04:34:28 -0400318 int lane_num;
319 int max_dp_pix_clock;
320
321 for (lane_num = 1; lane_num < max_lane_num; lane_num <<= 1) {
322 max_dp_pix_clock = dp_get_max_dp_pix_clock(max_link_rate, lane_num, bpp);
323 if (pix_clock <= max_dp_pix_clock)
324 break;
325 }
326
327 return lane_num;
328}
329
330static int radeon_dp_get_dp_link_clock(struct drm_connector *connector,
331 u8 dpcd[DP_DPCD_SIZE],
332 int pix_clock)
333{
Alex Deuchereccea792012-03-26 15:12:54 -0400334 int bpp = convert_bpc_to_bpp(radeon_get_monitor_bpc(connector));
Alex Deucher224d94b2011-05-20 04:34:28 -0400335 int lane_num, max_pix_clock;
336
Alex Deucherfdca78c2011-10-25 11:54:52 -0400337 if (radeon_connector_encoder_get_dp_bridge_encoder_id(connector) ==
338 ENCODER_OBJECT_ID_NUTMEG)
Alex Deucher224d94b2011-05-20 04:34:28 -0400339 return 270000;
340
341 lane_num = radeon_dp_get_dp_lane_number(connector, dpcd, pix_clock);
342 max_pix_clock = dp_get_max_dp_pix_clock(162000, lane_num, bpp);
343 if (pix_clock <= max_pix_clock)
344 return 162000;
345 max_pix_clock = dp_get_max_dp_pix_clock(270000, lane_num, bpp);
346 if (pix_clock <= max_pix_clock)
347 return 270000;
348 if (radeon_connector_is_dp12_capable(connector)) {
349 max_pix_clock = dp_get_max_dp_pix_clock(540000, lane_num, bpp);
350 if (pix_clock <= max_pix_clock)
351 return 540000;
352 }
353
Alex Deucher3b6d9fd2014-05-27 13:48:05 -0400354 return radeon_dp_get_max_link_rate(connector, dpcd);
Alex Deucher224d94b2011-05-20 04:34:28 -0400355}
356
357static u8 radeon_dp_encoder_service(struct radeon_device *rdev,
358 int action, int dp_clock,
359 u8 ucconfig, u8 lane_num)
360{
361 DP_ENCODER_SERVICE_PARAMETERS args;
362 int index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
363
364 memset(&args, 0, sizeof(args));
365 args.ucLinkClock = dp_clock / 10;
366 args.ucConfig = ucconfig;
367 args.ucAction = action;
368 args.ucLaneNum = lane_num;
369 args.ucStatus = 0;
370
371 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
372 return args.ucStatus;
373}
374
375u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector)
376{
Alex Deucher224d94b2011-05-20 04:34:28 -0400377 struct drm_device *dev = radeon_connector->base.dev;
378 struct radeon_device *rdev = dev->dev_private;
379
380 return radeon_dp_encoder_service(rdev, ATOM_DP_ACTION_GET_SINK_TYPE, 0,
Alex Deucher379dfc22014-04-07 10:33:46 -0400381 radeon_connector->ddc_bus->rec.i2c_id, 0);
Alex Deucher224d94b2011-05-20 04:34:28 -0400382}
383
Adam Jackson40c5d872012-05-14 16:05:48 -0400384static void radeon_dp_probe_oui(struct radeon_connector *radeon_connector)
385{
386 struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
387 u8 buf[3];
388
389 if (!(dig_connector->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
390 return;
391
Alex Deucher379dfc22014-04-07 10:33:46 -0400392 if (drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, DP_SINK_OUI, buf, 3))
Adam Jackson40c5d872012-05-14 16:05:48 -0400393 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
394 buf[0], buf[1], buf[2]);
395
Alex Deucher379dfc22014-04-07 10:33:46 -0400396 if (drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, DP_BRANCH_OUI, buf, 3))
Adam Jackson40c5d872012-05-14 16:05:48 -0400397 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
398 buf[0], buf[1], buf[2]);
399}
400
Alex Deucher224d94b2011-05-20 04:34:28 -0400401bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector)
402{
403 struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
Daniel Vetter1a644cd2012-10-18 15:32:40 +0200404 u8 msg[DP_DPCD_SIZE];
Alex Deucher224d94b2011-05-20 04:34:28 -0400405 int ret, i;
406
Alex Deucher379dfc22014-04-07 10:33:46 -0400407 ret = drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, DP_DPCD_REV, msg,
Alex Deucher496263b2014-03-21 10:34:07 -0400408 DP_DPCD_SIZE);
Alex Deucher224d94b2011-05-20 04:34:28 -0400409 if (ret > 0) {
Daniel Vetter1a644cd2012-10-18 15:32:40 +0200410 memcpy(dig_connector->dpcd, msg, DP_DPCD_SIZE);
Alex Deucher224d94b2011-05-20 04:34:28 -0400411 DRM_DEBUG_KMS("DPCD: ");
Daniel Vetter1a644cd2012-10-18 15:32:40 +0200412 for (i = 0; i < DP_DPCD_SIZE; i++)
Alex Deucher224d94b2011-05-20 04:34:28 -0400413 DRM_DEBUG_KMS("%02x ", msg[i]);
414 DRM_DEBUG_KMS("\n");
Adam Jackson40c5d872012-05-14 16:05:48 -0400415
416 radeon_dp_probe_oui(radeon_connector);
417
Alex Deucher224d94b2011-05-20 04:34:28 -0400418 return true;
419 }
420 dig_connector->dpcd[0] = 0;
421 return false;
422}
423
Alex Deucher386d4d72012-01-20 15:01:29 -0500424int radeon_dp_get_panel_mode(struct drm_encoder *encoder,
425 struct drm_connector *connector)
Alex Deucher224d94b2011-05-20 04:34:28 -0400426{
427 struct drm_device *dev = encoder->dev;
428 struct radeon_device *rdev = dev->dev_private;
Alex Deucher00dfb8d2011-10-31 08:54:41 -0400429 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Alex Deucher496263b2014-03-21 10:34:07 -0400430 struct radeon_connector_atom_dig *dig_connector;
Alex Deucher224d94b2011-05-20 04:34:28 -0400431 int panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
Alex Deucher0ceb9962012-08-27 17:48:18 -0400432 u16 dp_bridge = radeon_connector_encoder_get_dp_bridge_encoder_id(connector);
433 u8 tmp;
Alex Deucher224d94b2011-05-20 04:34:28 -0400434
435 if (!ASIC_IS_DCE4(rdev))
Alex Deucher386d4d72012-01-20 15:01:29 -0500436 return panel_mode;
Alex Deucher224d94b2011-05-20 04:34:28 -0400437
Alex Deucher496263b2014-03-21 10:34:07 -0400438 if (!radeon_connector->con_priv)
439 return panel_mode;
440
441 dig_connector = radeon_connector->con_priv;
442
Alex Deucher0ceb9962012-08-27 17:48:18 -0400443 if (dp_bridge != ENCODER_OBJECT_ID_NONE) {
444 /* DP bridge chips */
Alex Deucher379dfc22014-04-07 10:33:46 -0400445 drm_dp_dpcd_readb(&radeon_connector->ddc_bus->aux,
Alex Deucher496263b2014-03-21 10:34:07 -0400446 DP_EDP_CONFIGURATION_CAP, &tmp);
Alex Deucher0ceb9962012-08-27 17:48:18 -0400447 if (tmp & 1)
448 panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
449 else if ((dp_bridge == ENCODER_OBJECT_ID_NUTMEG) ||
450 (dp_bridge == ENCODER_OBJECT_ID_TRAVIS))
Alex Deucher304a4842012-02-02 10:18:00 -0500451 panel_mode = DP_PANEL_MODE_INTERNAL_DP1_MODE;
452 else
Alex Deucher0ceb9962012-08-27 17:48:18 -0400453 panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
Alex Deucher304a4842012-02-02 10:18:00 -0500454 } else if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
Alex Deucher0ceb9962012-08-27 17:48:18 -0400455 /* eDP */
Alex Deucher379dfc22014-04-07 10:33:46 -0400456 drm_dp_dpcd_readb(&radeon_connector->ddc_bus->aux,
Alex Deucher496263b2014-03-21 10:34:07 -0400457 DP_EDP_CONFIGURATION_CAP, &tmp);
Alex Deucher00dfb8d2011-10-31 08:54:41 -0400458 if (tmp & 1)
459 panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
460 }
Alex Deucher224d94b2011-05-20 04:34:28 -0400461
Alex Deucher386d4d72012-01-20 15:01:29 -0500462 return panel_mode;
Alex Deucher224d94b2011-05-20 04:34:28 -0400463}
464
465void radeon_dp_set_link_config(struct drm_connector *connector,
Laurent Pincharte811f5a2012-07-17 17:56:50 +0200466 const struct drm_display_mode *mode)
Alex Deucher224d94b2011-05-20 04:34:28 -0400467{
468 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
469 struct radeon_connector_atom_dig *dig_connector;
470
471 if (!radeon_connector->con_priv)
472 return;
473 dig_connector = radeon_connector->con_priv;
474
475 if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
476 (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
477 dig_connector->dp_clock =
478 radeon_dp_get_dp_link_clock(connector, dig_connector->dpcd, mode->clock);
479 dig_connector->dp_lane_count =
480 radeon_dp_get_dp_lane_number(connector, dig_connector->dpcd, mode->clock);
481 }
482}
483
484int radeon_dp_mode_valid_helper(struct drm_connector *connector,
485 struct drm_display_mode *mode)
486{
487 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
488 struct radeon_connector_atom_dig *dig_connector;
489 int dp_clock;
490
491 if (!radeon_connector->con_priv)
492 return MODE_CLOCK_HIGH;
493 dig_connector = radeon_connector->con_priv;
494
495 dp_clock =
496 radeon_dp_get_dp_link_clock(connector, dig_connector->dpcd, mode->clock);
497
498 if ((dp_clock == 540000) &&
499 (!radeon_connector_is_dp12_capable(connector)))
500 return MODE_CLOCK_HIGH;
501
502 return MODE_OK;
503}
504
Alex Deucherd5811e82011-08-13 13:36:13 -0400505bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector)
506{
507 u8 link_status[DP_LINK_STATUS_SIZE];
508 struct radeon_connector_atom_dig *dig = radeon_connector->con_priv;
509
Alex Deucher379dfc22014-04-07 10:33:46 -0400510 if (drm_dp_dpcd_read_link_status(&radeon_connector->ddc_bus->aux, link_status)
511 <= 0)
Alex Deucherd5811e82011-08-13 13:36:13 -0400512 return false;
Daniel Vetter1ffdff12012-10-18 10:15:24 +0200513 if (drm_dp_channel_eq_ok(link_status, dig->dp_lane_count))
Alex Deucherd5811e82011-08-13 13:36:13 -0400514 return false;
515 return true;
516}
517
Alex Deucher2953da12014-03-17 23:48:15 -0400518void radeon_dp_set_rx_power_state(struct drm_connector *connector,
519 u8 power_state)
520{
521 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
522 struct radeon_connector_atom_dig *dig_connector;
523
524 if (!radeon_connector->con_priv)
525 return;
526
527 dig_connector = radeon_connector->con_priv;
528
529 /* power up/down the sink */
530 if (dig_connector->dpcd[0] >= 0x11) {
Alex Deucher379dfc22014-04-07 10:33:46 -0400531 drm_dp_dpcd_writeb(&radeon_connector->ddc_bus->aux,
Alex Deucher2953da12014-03-17 23:48:15 -0400532 DP_SET_POWER, power_state);
533 usleep_range(1000, 2000);
534 }
535}
536
537
Alex Deucher224d94b2011-05-20 04:34:28 -0400538struct radeon_dp_link_train_info {
539 struct radeon_device *rdev;
540 struct drm_encoder *encoder;
541 struct drm_connector *connector;
Alex Deucher224d94b2011-05-20 04:34:28 -0400542 int enc_id;
543 int dp_clock;
544 int dp_lane_count;
Alex Deucher224d94b2011-05-20 04:34:28 -0400545 bool tp3_supported;
Daniel Vetter1a644cd2012-10-18 15:32:40 +0200546 u8 dpcd[DP_RECEIVER_CAP_SIZE];
Alex Deucher224d94b2011-05-20 04:34:28 -0400547 u8 train_set[4];
548 u8 link_status[DP_LINK_STATUS_SIZE];
549 u8 tries;
Jerome Glisse5a96a892011-07-25 11:57:43 -0400550 bool use_dpencoder;
Alex Deucher496263b2014-03-21 10:34:07 -0400551 struct drm_dp_aux *aux;
Alex Deucher224d94b2011-05-20 04:34:28 -0400552};
553
554static void radeon_dp_update_vs_emph(struct radeon_dp_link_train_info *dp_info)
555{
556 /* set the initial vs/emph on the source */
557 atombios_dig_transmitter_setup(dp_info->encoder,
558 ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH,
559 0, dp_info->train_set[0]); /* sets all lanes at once */
560
561 /* set the vs/emph on the sink */
Alex Deucher496263b2014-03-21 10:34:07 -0400562 drm_dp_dpcd_write(dp_info->aux, DP_TRAINING_LANE0_SET,
563 dp_info->train_set, dp_info->dp_lane_count);
Alex Deucher224d94b2011-05-20 04:34:28 -0400564}
565
566static void radeon_dp_set_tp(struct radeon_dp_link_train_info *dp_info, int tp)
567{
568 int rtp = 0;
569
570 /* set training pattern on the source */
Jerome Glisse5a96a892011-07-25 11:57:43 -0400571 if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder) {
Alex Deucher224d94b2011-05-20 04:34:28 -0400572 switch (tp) {
573 case DP_TRAINING_PATTERN_1:
574 rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN1;
575 break;
576 case DP_TRAINING_PATTERN_2:
577 rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN2;
578 break;
579 case DP_TRAINING_PATTERN_3:
580 rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN3;
581 break;
582 }
583 atombios_dig_encoder_setup(dp_info->encoder, rtp, 0);
584 } else {
585 switch (tp) {
586 case DP_TRAINING_PATTERN_1:
587 rtp = 0;
588 break;
589 case DP_TRAINING_PATTERN_2:
590 rtp = 1;
591 break;
592 }
593 radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_PATTERN_SEL,
594 dp_info->dp_clock, dp_info->enc_id, rtp);
595 }
596
597 /* enable training pattern on the sink */
Alex Deucher496263b2014-03-21 10:34:07 -0400598 drm_dp_dpcd_writeb(dp_info->aux, DP_TRAINING_PATTERN_SET, tp);
Alex Deucher224d94b2011-05-20 04:34:28 -0400599}
600
601static int radeon_dp_link_train_init(struct radeon_dp_link_train_info *dp_info)
602{
Alex Deucher386d4d72012-01-20 15:01:29 -0500603 struct radeon_encoder *radeon_encoder = to_radeon_encoder(dp_info->encoder);
604 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Alex Deucher224d94b2011-05-20 04:34:28 -0400605 u8 tmp;
606
607 /* power up the sink */
Alex Deucher2953da12014-03-17 23:48:15 -0400608 radeon_dp_set_rx_power_state(dp_info->connector, DP_SET_POWER_D0);
Alex Deucher224d94b2011-05-20 04:34:28 -0400609
610 /* possibly enable downspread on the sink */
611 if (dp_info->dpcd[3] & 0x1)
Alex Deucher496263b2014-03-21 10:34:07 -0400612 drm_dp_dpcd_writeb(dp_info->aux,
613 DP_DOWNSPREAD_CTRL, DP_SPREAD_AMP_0_5);
Alex Deucher224d94b2011-05-20 04:34:28 -0400614 else
Alex Deucher496263b2014-03-21 10:34:07 -0400615 drm_dp_dpcd_writeb(dp_info->aux,
616 DP_DOWNSPREAD_CTRL, 0);
Alex Deucher224d94b2011-05-20 04:34:28 -0400617
Alex Deucher386d4d72012-01-20 15:01:29 -0500618 if ((dp_info->connector->connector_type == DRM_MODE_CONNECTOR_eDP) &&
619 (dig->panel_mode == DP_PANEL_MODE_INTERNAL_DP2_MODE)) {
Alex Deucher496263b2014-03-21 10:34:07 -0400620 drm_dp_dpcd_writeb(dp_info->aux, DP_EDP_CONFIGURATION_SET, 1);
Alex Deucher386d4d72012-01-20 15:01:29 -0500621 }
Alex Deucher224d94b2011-05-20 04:34:28 -0400622
623 /* set the lane count on the sink */
624 tmp = dp_info->dp_lane_count;
Jani Nikula27f75dc62013-10-04 15:08:09 +0300625 if (drm_dp_enhanced_frame_cap(dp_info->dpcd))
Alex Deucher224d94b2011-05-20 04:34:28 -0400626 tmp |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Alex Deucher496263b2014-03-21 10:34:07 -0400627 drm_dp_dpcd_writeb(dp_info->aux, DP_LANE_COUNT_SET, tmp);
Alex Deucher224d94b2011-05-20 04:34:28 -0400628
629 /* set the link rate on the sink */
Daniel Vetter3b5c6622012-10-18 10:15:31 +0200630 tmp = drm_dp_link_rate_to_bw_code(dp_info->dp_clock);
Alex Deucher496263b2014-03-21 10:34:07 -0400631 drm_dp_dpcd_writeb(dp_info->aux, DP_LINK_BW_SET, tmp);
Alex Deucher224d94b2011-05-20 04:34:28 -0400632
633 /* start training on the source */
Jerome Glisse5a96a892011-07-25 11:57:43 -0400634 if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
Alex Deucher224d94b2011-05-20 04:34:28 -0400635 atombios_dig_encoder_setup(dp_info->encoder,
636 ATOM_ENCODER_CMD_DP_LINK_TRAINING_START, 0);
637 else
638 radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_START,
639 dp_info->dp_clock, dp_info->enc_id, 0);
640
641 /* disable the training pattern on the sink */
Alex Deucher496263b2014-03-21 10:34:07 -0400642 drm_dp_dpcd_writeb(dp_info->aux,
643 DP_TRAINING_PATTERN_SET,
644 DP_TRAINING_PATTERN_DISABLE);
Alex Deucher224d94b2011-05-20 04:34:28 -0400645
646 return 0;
647}
648
649static int radeon_dp_link_train_finish(struct radeon_dp_link_train_info *dp_info)
650{
651 udelay(400);
652
653 /* disable the training pattern on the sink */
Alex Deucher496263b2014-03-21 10:34:07 -0400654 drm_dp_dpcd_writeb(dp_info->aux,
655 DP_TRAINING_PATTERN_SET,
656 DP_TRAINING_PATTERN_DISABLE);
Alex Deucher224d94b2011-05-20 04:34:28 -0400657
658 /* disable the training pattern on the source */
Jerome Glisse5a96a892011-07-25 11:57:43 -0400659 if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
Alex Deucher224d94b2011-05-20 04:34:28 -0400660 atombios_dig_encoder_setup(dp_info->encoder,
661 ATOM_ENCODER_CMD_DP_LINK_TRAINING_COMPLETE, 0);
662 else
663 radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_COMPLETE,
664 dp_info->dp_clock, dp_info->enc_id, 0);
665
666 return 0;
667}
668
669static int radeon_dp_link_train_cr(struct radeon_dp_link_train_info *dp_info)
670{
671 bool clock_recovery;
672 u8 voltage;
673 int i;
674
675 radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_1);
676 memset(dp_info->train_set, 0, 4);
677 radeon_dp_update_vs_emph(dp_info);
678
679 udelay(400);
680
681 /* clock recovery loop */
682 clock_recovery = false;
683 dp_info->tries = 0;
684 voltage = 0xff;
685 while (1) {
Daniel Vetter1a644cd2012-10-18 15:32:40 +0200686 drm_dp_link_train_clock_recovery_delay(dp_info->dpcd);
Alex Deucher224d94b2011-05-20 04:34:28 -0400687
Alex Deucherab8f1a22014-03-21 10:34:08 -0400688 if (drm_dp_dpcd_read_link_status(dp_info->aux,
689 dp_info->link_status) <= 0) {
Jerome Glisse8d1c7022012-07-17 17:17:16 -0400690 DRM_ERROR("displayport link status failed\n");
Alex Deucher224d94b2011-05-20 04:34:28 -0400691 break;
Jerome Glisse8d1c7022012-07-17 17:17:16 -0400692 }
Alex Deucher224d94b2011-05-20 04:34:28 -0400693
Daniel Vetter01916272012-10-18 10:15:25 +0200694 if (drm_dp_clock_recovery_ok(dp_info->link_status, dp_info->dp_lane_count)) {
Alex Deucher224d94b2011-05-20 04:34:28 -0400695 clock_recovery = true;
696 break;
697 }
698
699 for (i = 0; i < dp_info->dp_lane_count; i++) {
700 if ((dp_info->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
701 break;
702 }
703 if (i == dp_info->dp_lane_count) {
704 DRM_ERROR("clock recovery reached max voltage\n");
705 break;
706 }
707
708 if ((dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
709 ++dp_info->tries;
710 if (dp_info->tries == 5) {
711 DRM_ERROR("clock recovery tried 5 times\n");
712 break;
713 }
714 } else
715 dp_info->tries = 0;
716
717 voltage = dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
718
719 /* Compute new train_set as requested by sink */
720 dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);
721
722 radeon_dp_update_vs_emph(dp_info);
723 }
724 if (!clock_recovery) {
725 DRM_ERROR("clock recovery failed\n");
726 return -1;
727 } else {
728 DRM_DEBUG_KMS("clock recovery at voltage %d pre-emphasis %d\n",
729 dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
730 (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK) >>
731 DP_TRAIN_PRE_EMPHASIS_SHIFT);
732 return 0;
733 }
734}
735
736static int radeon_dp_link_train_ce(struct radeon_dp_link_train_info *dp_info)
737{
738 bool channel_eq;
739
740 if (dp_info->tp3_supported)
741 radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_3);
742 else
743 radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_2);
744
745 /* channel equalization loop */
746 dp_info->tries = 0;
747 channel_eq = false;
748 while (1) {
Daniel Vetter1a644cd2012-10-18 15:32:40 +0200749 drm_dp_link_train_channel_eq_delay(dp_info->dpcd);
Alex Deucher224d94b2011-05-20 04:34:28 -0400750
Alex Deucherab8f1a22014-03-21 10:34:08 -0400751 if (drm_dp_dpcd_read_link_status(dp_info->aux,
752 dp_info->link_status) <= 0) {
Jerome Glisse8d1c7022012-07-17 17:17:16 -0400753 DRM_ERROR("displayport link status failed\n");
Alex Deucher224d94b2011-05-20 04:34:28 -0400754 break;
Jerome Glisse8d1c7022012-07-17 17:17:16 -0400755 }
Alex Deucher224d94b2011-05-20 04:34:28 -0400756
Daniel Vetter1ffdff12012-10-18 10:15:24 +0200757 if (drm_dp_channel_eq_ok(dp_info->link_status, dp_info->dp_lane_count)) {
Alex Deucher224d94b2011-05-20 04:34:28 -0400758 channel_eq = true;
759 break;
760 }
761
762 /* Try 5 times */
763 if (dp_info->tries > 5) {
764 DRM_ERROR("channel eq failed: 5 tries\n");
765 break;
766 }
767
768 /* Compute new train_set as requested by sink */
769 dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);
770
771 radeon_dp_update_vs_emph(dp_info);
772 dp_info->tries++;
773 }
774
775 if (!channel_eq) {
776 DRM_ERROR("channel eq failed\n");
777 return -1;
778 } else {
779 DRM_DEBUG_KMS("channel eq at voltage %d pre-emphasis %d\n",
780 dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
781 (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK)
782 >> DP_TRAIN_PRE_EMPHASIS_SHIFT);
783 return 0;
784 }
785}
786
787void radeon_dp_link_train(struct drm_encoder *encoder,
788 struct drm_connector *connector)
789{
790 struct drm_device *dev = encoder->dev;
791 struct radeon_device *rdev = dev->dev_private;
792 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
793 struct radeon_encoder_atom_dig *dig;
794 struct radeon_connector *radeon_connector;
795 struct radeon_connector_atom_dig *dig_connector;
796 struct radeon_dp_link_train_info dp_info;
Jerome Glisse5a96a892011-07-25 11:57:43 -0400797 int index;
798 u8 tmp, frev, crev;
Alex Deucher224d94b2011-05-20 04:34:28 -0400799
800 if (!radeon_encoder->enc_priv)
801 return;
802 dig = radeon_encoder->enc_priv;
803
804 radeon_connector = to_radeon_connector(connector);
805 if (!radeon_connector->con_priv)
806 return;
807 dig_connector = radeon_connector->con_priv;
808
809 if ((dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_DISPLAYPORT) &&
810 (dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_eDP))
811 return;
812
Jerome Glisse5a96a892011-07-25 11:57:43 -0400813 /* DPEncoderService newer than 1.1 can't program properly the
814 * training pattern. When facing such version use the
815 * DIGXEncoderControl (X== 1 | 2)
816 */
817 dp_info.use_dpencoder = true;
818 index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
819 if (atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev)) {
820 if (crev > 1) {
821 dp_info.use_dpencoder = false;
822 }
823 }
824
Alex Deucher224d94b2011-05-20 04:34:28 -0400825 dp_info.enc_id = 0;
826 if (dig->dig_encoder)
827 dp_info.enc_id |= ATOM_DP_CONFIG_DIG2_ENCODER;
828 else
829 dp_info.enc_id |= ATOM_DP_CONFIG_DIG1_ENCODER;
830 if (dig->linkb)
831 dp_info.enc_id |= ATOM_DP_CONFIG_LINK_B;
832 else
833 dp_info.enc_id |= ATOM_DP_CONFIG_LINK_A;
834
Alex Deucher379dfc22014-04-07 10:33:46 -0400835 drm_dp_dpcd_readb(&radeon_connector->ddc_bus->aux, DP_MAX_LANE_COUNT, &tmp);
Alex Deucher224d94b2011-05-20 04:34:28 -0400836 if (ASIC_IS_DCE5(rdev) && (tmp & DP_TPS3_SUPPORTED))
837 dp_info.tp3_supported = true;
838 else
839 dp_info.tp3_supported = false;
840
Daniel Vetter1a644cd2012-10-18 15:32:40 +0200841 memcpy(dp_info.dpcd, dig_connector->dpcd, DP_RECEIVER_CAP_SIZE);
Alex Deucher224d94b2011-05-20 04:34:28 -0400842 dp_info.rdev = rdev;
843 dp_info.encoder = encoder;
844 dp_info.connector = connector;
Alex Deucher224d94b2011-05-20 04:34:28 -0400845 dp_info.dp_lane_count = dig_connector->dp_lane_count;
846 dp_info.dp_clock = dig_connector->dp_clock;
Alex Deucher379dfc22014-04-07 10:33:46 -0400847 dp_info.aux = &radeon_connector->ddc_bus->aux;
Alex Deucher224d94b2011-05-20 04:34:28 -0400848
849 if (radeon_dp_link_train_init(&dp_info))
850 goto done;
851 if (radeon_dp_link_train_cr(&dp_info))
852 goto done;
853 if (radeon_dp_link_train_ce(&dp_info))
854 goto done;
855done:
856 if (radeon_dp_link_train_finish(&dp_info))
857 return;
858}