blob: 5cc4ebf29b0a956c02d1e683be526cb9640d6913 [file] [log] [blame]
Baruch Siach1ab52cf2009-06-22 16:36:29 +03001/*
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +09002 * Synopsys DesignWare I2C adapter driver (master only).
Baruch Siach1ab52cf2009-06-22 16:36:29 +03003 *
4 * Based on the TI DAVINCI I2C adapter driver.
5 *
6 * Copyright (C) 2006 Texas Instruments.
7 * Copyright (C) 2007 MontaVista Software Inc.
8 * Copyright (C) 2009 Provigent Ltd.
9 *
10 * ----------------------------------------------------------------------------
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
25 * ----------------------------------------------------------------------------
26 *
27 */
Axel Line68bb912012-09-10 10:14:02 +020028#include <linux/export.h>
Baruch Siach1ab52cf2009-06-22 16:36:29 +030029#include <linux/clk.h>
30#include <linux/errno.h>
Baruch Siach1ab52cf2009-06-22 16:36:29 +030031#include <linux/err.h>
Dirk Brandewie2373f6b2011-10-29 10:57:23 +010032#include <linux/i2c.h>
Baruch Siach1ab52cf2009-06-22 16:36:29 +030033#include <linux/interrupt.h>
Baruch Siach1ab52cf2009-06-22 16:36:29 +030034#include <linux/io.h>
Dirk Brandewie18dbdda2011-10-06 11:26:36 -070035#include <linux/pm_runtime.h>
Dirk Brandewie2373f6b2011-10-29 10:57:23 +010036#include <linux/delay.h>
Mika Westerberg9dd31622013-01-17 12:31:04 +020037#include <linux/module.h>
Dirk Brandewie2373f6b2011-10-29 10:57:23 +010038#include "i2c-designware-core.h"
Shinya Kuribayashice6eb572009-11-06 21:51:57 +090039
Dirk Brandewief3fa9f32011-10-06 11:26:34 -070040/*
41 * Registers offset
42 */
43#define DW_IC_CON 0x0
44#define DW_IC_TAR 0x4
45#define DW_IC_DATA_CMD 0x10
46#define DW_IC_SS_SCL_HCNT 0x14
47#define DW_IC_SS_SCL_LCNT 0x18
48#define DW_IC_FS_SCL_HCNT 0x1c
49#define DW_IC_FS_SCL_LCNT 0x20
50#define DW_IC_INTR_STAT 0x2c
51#define DW_IC_INTR_MASK 0x30
52#define DW_IC_RAW_INTR_STAT 0x34
53#define DW_IC_RX_TL 0x38
54#define DW_IC_TX_TL 0x3c
55#define DW_IC_CLR_INTR 0x40
56#define DW_IC_CLR_RX_UNDER 0x44
57#define DW_IC_CLR_RX_OVER 0x48
58#define DW_IC_CLR_TX_OVER 0x4c
59#define DW_IC_CLR_RD_REQ 0x50
60#define DW_IC_CLR_TX_ABRT 0x54
61#define DW_IC_CLR_RX_DONE 0x58
62#define DW_IC_CLR_ACTIVITY 0x5c
63#define DW_IC_CLR_STOP_DET 0x60
64#define DW_IC_CLR_START_DET 0x64
65#define DW_IC_CLR_GEN_CALL 0x68
66#define DW_IC_ENABLE 0x6c
67#define DW_IC_STATUS 0x70
68#define DW_IC_TXFLR 0x74
69#define DW_IC_RXFLR 0x78
70#define DW_IC_TX_ABRT_SOURCE 0x80
Mika Westerberg3ca4ed82013-04-10 00:36:40 +000071#define DW_IC_ENABLE_STATUS 0x9c
Dirk Brandewief3fa9f32011-10-06 11:26:34 -070072#define DW_IC_COMP_PARAM_1 0xf4
73#define DW_IC_COMP_TYPE 0xfc
74#define DW_IC_COMP_TYPE_VALUE 0x44570140
75
76#define DW_IC_INTR_RX_UNDER 0x001
77#define DW_IC_INTR_RX_OVER 0x002
78#define DW_IC_INTR_RX_FULL 0x004
79#define DW_IC_INTR_TX_OVER 0x008
80#define DW_IC_INTR_TX_EMPTY 0x010
81#define DW_IC_INTR_RD_REQ 0x020
82#define DW_IC_INTR_TX_ABRT 0x040
83#define DW_IC_INTR_RX_DONE 0x080
84#define DW_IC_INTR_ACTIVITY 0x100
85#define DW_IC_INTR_STOP_DET 0x200
86#define DW_IC_INTR_START_DET 0x400
87#define DW_IC_INTR_GEN_CALL 0x800
88
89#define DW_IC_INTR_DEFAULT_MASK (DW_IC_INTR_RX_FULL | \
90 DW_IC_INTR_TX_EMPTY | \
91 DW_IC_INTR_TX_ABRT | \
92 DW_IC_INTR_STOP_DET)
93
94#define DW_IC_STATUS_ACTIVITY 0x1
95
96#define DW_IC_ERR_TX_ABRT 0x1
97
98/*
99 * status codes
100 */
101#define STATUS_IDLE 0x0
102#define STATUS_WRITE_IN_PROGRESS 0x1
103#define STATUS_READ_IN_PROGRESS 0x2
104
105#define TIMEOUT 20 /* ms */
106
107/*
108 * hardware abort codes from the DW_IC_TX_ABRT_SOURCE register
109 *
110 * only expected abort codes are listed here
111 * refer to the datasheet for the full list
112 */
113#define ABRT_7B_ADDR_NOACK 0
114#define ABRT_10ADDR1_NOACK 1
115#define ABRT_10ADDR2_NOACK 2
116#define ABRT_TXDATA_NOACK 3
117#define ABRT_GCALL_NOACK 4
118#define ABRT_GCALL_READ 5
119#define ABRT_SBYTE_ACKDET 7
120#define ABRT_SBYTE_NORSTRT 9
121#define ABRT_10B_RD_NORSTRT 10
122#define ABRT_MASTER_DIS 11
123#define ARB_LOST 12
124
125#define DW_IC_TX_ABRT_7B_ADDR_NOACK (1UL << ABRT_7B_ADDR_NOACK)
126#define DW_IC_TX_ABRT_10ADDR1_NOACK (1UL << ABRT_10ADDR1_NOACK)
127#define DW_IC_TX_ABRT_10ADDR2_NOACK (1UL << ABRT_10ADDR2_NOACK)
128#define DW_IC_TX_ABRT_TXDATA_NOACK (1UL << ABRT_TXDATA_NOACK)
129#define DW_IC_TX_ABRT_GCALL_NOACK (1UL << ABRT_GCALL_NOACK)
130#define DW_IC_TX_ABRT_GCALL_READ (1UL << ABRT_GCALL_READ)
131#define DW_IC_TX_ABRT_SBYTE_ACKDET (1UL << ABRT_SBYTE_ACKDET)
132#define DW_IC_TX_ABRT_SBYTE_NORSTRT (1UL << ABRT_SBYTE_NORSTRT)
133#define DW_IC_TX_ABRT_10B_RD_NORSTRT (1UL << ABRT_10B_RD_NORSTRT)
134#define DW_IC_TX_ABRT_MASTER_DIS (1UL << ABRT_MASTER_DIS)
135#define DW_IC_TX_ARB_LOST (1UL << ARB_LOST)
136
137#define DW_IC_TX_ABRT_NOACK (DW_IC_TX_ABRT_7B_ADDR_NOACK | \
138 DW_IC_TX_ABRT_10ADDR1_NOACK | \
139 DW_IC_TX_ABRT_10ADDR2_NOACK | \
140 DW_IC_TX_ABRT_TXDATA_NOACK | \
141 DW_IC_TX_ABRT_GCALL_NOACK)
142
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300143static char *abort_sources[] = {
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900144 [ABRT_7B_ADDR_NOACK] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300145 "slave address not acknowledged (7bit mode)",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900146 [ABRT_10ADDR1_NOACK] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300147 "first address byte not acknowledged (10bit mode)",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900148 [ABRT_10ADDR2_NOACK] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300149 "second address byte not acknowledged (10bit mode)",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900150 [ABRT_TXDATA_NOACK] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300151 "data not acknowledged",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900152 [ABRT_GCALL_NOACK] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300153 "no acknowledgement for a general call",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900154 [ABRT_GCALL_READ] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300155 "read after general call",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900156 [ABRT_SBYTE_ACKDET] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300157 "start byte acknowledged",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900158 [ABRT_SBYTE_NORSTRT] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300159 "trying to send start byte when restart is disabled",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900160 [ABRT_10B_RD_NORSTRT] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300161 "trying to read when restart is disabled (10bit mode)",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900162 [ABRT_MASTER_DIS] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300163 "trying to use disabled adapter",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900164 [ARB_LOST] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300165 "lost arbitration",
166};
167
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100168u32 dw_readl(struct dw_i2c_dev *dev, int offset)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700169{
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200170 u32 value;
Jean-Hugues Deschenes18c40892011-10-06 11:26:27 -0700171
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200172 if (dev->accessor_flags & ACCESS_16BIT)
173 value = readw(dev->base + offset) |
174 (readw(dev->base + offset + 2) << 16);
175 else
176 value = readl(dev->base + offset);
177
178 if (dev->accessor_flags & ACCESS_SWAP)
Jean-Hugues Deschenes18c40892011-10-06 11:26:27 -0700179 return swab32(value);
180 else
181 return value;
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700182}
183
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100184void dw_writel(struct dw_i2c_dev *dev, u32 b, int offset)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700185{
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200186 if (dev->accessor_flags & ACCESS_SWAP)
Jean-Hugues Deschenes18c40892011-10-06 11:26:27 -0700187 b = swab32(b);
188
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200189 if (dev->accessor_flags & ACCESS_16BIT) {
190 writew((u16)b, dev->base + offset);
191 writew((u16)(b >> 16), dev->base + offset + 2);
192 } else {
193 writel(b, dev->base + offset);
194 }
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700195}
196
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900197static u32
198i2c_dw_scl_hcnt(u32 ic_clk, u32 tSYMBOL, u32 tf, int cond, int offset)
199{
200 /*
201 * DesignWare I2C core doesn't seem to have solid strategy to meet
202 * the tHD;STA timing spec. Configuring _HCNT based on tHIGH spec
203 * will result in violation of the tHD;STA spec.
204 */
205 if (cond)
206 /*
207 * Conditional expression:
208 *
209 * IC_[FS]S_SCL_HCNT + (1+4+3) >= IC_CLK * tHIGH
210 *
211 * This is based on the DW manuals, and represents an ideal
212 * configuration. The resulting I2C bus speed will be
213 * faster than any of the others.
214 *
215 * If your hardware is free from tHD;STA issue, try this one.
216 */
217 return (ic_clk * tSYMBOL + 5000) / 10000 - 8 + offset;
218 else
219 /*
220 * Conditional expression:
221 *
222 * IC_[FS]S_SCL_HCNT + 3 >= IC_CLK * (tHD;STA + tf)
223 *
224 * This is just experimental rule; the tHD;STA period turned
225 * out to be proportinal to (_HCNT + 3). With this setting,
226 * we could meet both tHIGH and tHD;STA timing specs.
227 *
228 * If unsure, you'd better to take this alternative.
229 *
230 * The reason why we need to take into account "tf" here,
231 * is the same as described in i2c_dw_scl_lcnt().
232 */
233 return (ic_clk * (tSYMBOL + tf) + 5000) / 10000 - 3 + offset;
234}
235
236static u32 i2c_dw_scl_lcnt(u32 ic_clk, u32 tLOW, u32 tf, int offset)
237{
238 /*
239 * Conditional expression:
240 *
241 * IC_[FS]S_SCL_LCNT + 1 >= IC_CLK * (tLOW + tf)
242 *
243 * DW I2C core starts counting the SCL CNTs for the LOW period
244 * of the SCL clock (tLOW) as soon as it pulls the SCL line.
245 * In order to meet the tLOW timing spec, we need to take into
246 * account the fall time of SCL signal (tf). Default tf value
247 * should be 0.3 us, for safety.
248 */
249 return ((ic_clk * (tLOW + tf) + 5000) / 10000) - 1 + offset;
250}
251
Mika Westerberg3ca4ed82013-04-10 00:36:40 +0000252static void __i2c_dw_enable(struct dw_i2c_dev *dev, bool enable)
253{
254 int timeout = 100;
255
256 do {
257 dw_writel(dev, enable, DW_IC_ENABLE);
258 if ((dw_readl(dev, DW_IC_ENABLE_STATUS) & 1) == enable)
259 return;
260
261 /*
262 * Wait 10 times the signaling period of the highest I2C
263 * transfer supported by the driver (for 400KHz this is
264 * 25us) as described in the DesignWare I2C databook.
265 */
266 usleep_range(25, 250);
267 } while (timeout--);
268
269 dev_warn(dev->dev, "timeout in %sabling adapter\n",
270 enable ? "en" : "dis");
271}
272
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300273/**
274 * i2c_dw_init() - initialize the designware i2c master hardware
275 * @dev: device private data
276 *
277 * This functions configures and enables the I2C master.
278 * This function is called during I2C init function, and in case of timeout at
279 * run time.
280 */
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100281int i2c_dw_init(struct dw_i2c_dev *dev)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300282{
Dirk Brandewie1d31b582011-10-06 11:26:30 -0700283 u32 input_clock_khz;
Dirk Brandewiee18563f2011-10-06 11:26:32 -0700284 u32 hcnt, lcnt;
Dirk Brandewie4a423a82011-10-06 11:26:28 -0700285 u32 reg;
286
Dirk Brandewie1d31b582011-10-06 11:26:30 -0700287 input_clock_khz = dev->get_clk_rate_khz(dev);
288
Dirk Brandewie4a423a82011-10-06 11:26:28 -0700289 reg = dw_readl(dev, DW_IC_COMP_TYPE);
290 if (reg == ___constant_swab32(DW_IC_COMP_TYPE_VALUE)) {
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200291 /* Configure register endianess access */
292 dev->accessor_flags |= ACCESS_SWAP;
293 } else if (reg == (DW_IC_COMP_TYPE_VALUE & 0x0000ffff)) {
294 /* Configure register access mode 16bit */
295 dev->accessor_flags |= ACCESS_16BIT;
296 } else if (reg != DW_IC_COMP_TYPE_VALUE) {
Dirk Brandewie4a423a82011-10-06 11:26:28 -0700297 dev_err(dev->dev, "Unknown Synopsys component type: "
298 "0x%08x\n", reg);
299 return -ENODEV;
300 }
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300301
302 /* Disable the adapter */
Mika Westerberg3ca4ed82013-04-10 00:36:40 +0000303 __i2c_dw_enable(dev, false);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300304
305 /* set standard and fast speed deviders for high/low periods */
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900306
307 /* Standard-mode */
308 hcnt = i2c_dw_scl_hcnt(input_clock_khz,
309 40, /* tHD;STA = tHIGH = 4.0 us */
310 3, /* tf = 0.3 us */
311 0, /* 0: DW default, 1: Ideal */
312 0); /* No offset */
313 lcnt = i2c_dw_scl_lcnt(input_clock_khz,
314 47, /* tLOW = 4.7 us */
315 3, /* tf = 0.3 us */
316 0); /* No offset */
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700317 dw_writel(dev, hcnt, DW_IC_SS_SCL_HCNT);
318 dw_writel(dev, lcnt, DW_IC_SS_SCL_LCNT);
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900319 dev_dbg(dev->dev, "Standard-mode HCNT:LCNT = %d:%d\n", hcnt, lcnt);
320
321 /* Fast-mode */
322 hcnt = i2c_dw_scl_hcnt(input_clock_khz,
323 6, /* tHD;STA = tHIGH = 0.6 us */
324 3, /* tf = 0.3 us */
325 0, /* 0: DW default, 1: Ideal */
326 0); /* No offset */
327 lcnt = i2c_dw_scl_lcnt(input_clock_khz,
328 13, /* tLOW = 1.3 us */
329 3, /* tf = 0.3 us */
330 0); /* No offset */
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700331 dw_writel(dev, hcnt, DW_IC_FS_SCL_HCNT);
332 dw_writel(dev, lcnt, DW_IC_FS_SCL_LCNT);
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900333 dev_dbg(dev->dev, "Fast-mode HCNT:LCNT = %d:%d\n", hcnt, lcnt);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300334
Shinya Kuribayashi4cb6d1d2009-11-06 21:48:12 +0900335 /* Configure Tx/Rx FIFO threshold levels */
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700336 dw_writel(dev, dev->tx_fifo_depth - 1, DW_IC_TX_TL);
337 dw_writel(dev, 0, DW_IC_RX_TL);
Shinya Kuribayashi4cb6d1d2009-11-06 21:48:12 +0900338
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300339 /* configure the i2c master */
Dirk Brandewiee18563f2011-10-06 11:26:32 -0700340 dw_writel(dev, dev->master_cfg , DW_IC_CON);
Dirk Brandewie4a423a82011-10-06 11:26:28 -0700341 return 0;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300342}
Axel Line68bb912012-09-10 10:14:02 +0200343EXPORT_SYMBOL_GPL(i2c_dw_init);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300344
345/*
346 * Waiting for bus not busy
347 */
348static int i2c_dw_wait_bus_not_busy(struct dw_i2c_dev *dev)
349{
350 int timeout = TIMEOUT;
351
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700352 while (dw_readl(dev, DW_IC_STATUS) & DW_IC_STATUS_ACTIVITY) {
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300353 if (timeout <= 0) {
354 dev_warn(dev->dev, "timeout waiting for bus ready\n");
355 return -ETIMEDOUT;
356 }
357 timeout--;
358 mdelay(1);
359 }
360
361 return 0;
362}
363
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900364static void i2c_dw_xfer_init(struct dw_i2c_dev *dev)
365{
366 struct i2c_msg *msgs = dev->msgs;
367 u32 ic_con;
368
369 /* Disable the adapter */
Mika Westerberg3ca4ed82013-04-10 00:36:40 +0000370 __i2c_dw_enable(dev, false);
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900371
372 /* set the slave (target) address */
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700373 dw_writel(dev, msgs[dev->msg_write_idx].addr, DW_IC_TAR);
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900374
375 /* if the slave address is ten bit address, enable 10BITADDR */
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700376 ic_con = dw_readl(dev, DW_IC_CON);
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900377 if (msgs[dev->msg_write_idx].flags & I2C_M_TEN)
378 ic_con |= DW_IC_CON_10BITADDR_MASTER;
379 else
380 ic_con &= ~DW_IC_CON_10BITADDR_MASTER;
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700381 dw_writel(dev, ic_con, DW_IC_CON);
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900382
383 /* Enable the adapter */
Mika Westerberg3ca4ed82013-04-10 00:36:40 +0000384 __i2c_dw_enable(dev, true);
Shinya Kuribayashi201d6a72009-11-06 21:50:40 +0900385
386 /* Enable interrupts */
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700387 dw_writel(dev, DW_IC_INTR_DEFAULT_MASK, DW_IC_INTR_MASK);
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900388}
389
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300390/*
Shinya Kuribayashi201d6a72009-11-06 21:50:40 +0900391 * Initiate (and continue) low level master read/write transaction.
392 * This function is only called from i2c_dw_isr, and pumping i2c_msg
393 * messages into the tx buffer. Even if the size of i2c_msg data is
394 * longer than the size of the tx buffer, it handles everything.
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300395 */
Jean Delvarebccd7802012-10-05 22:23:53 +0200396static void
Shinya Kuribayashie77cf232009-11-06 21:46:04 +0900397i2c_dw_xfer_msg(struct dw_i2c_dev *dev)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300398{
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300399 struct i2c_msg *msgs = dev->msgs;
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900400 u32 intr_mask;
Shinya Kuribayashiae722222009-11-06 21:49:39 +0900401 int tx_limit, rx_limit;
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900402 u32 addr = msgs[dev->msg_write_idx].addr;
403 u32 buf_len = dev->tx_buf_len;
Justin P. Mattock69932482011-07-26 23:06:29 -0700404 u8 *buf = dev->tx_buf;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300405
Shinya Kuribayashi201d6a72009-11-06 21:50:40 +0900406 intr_mask = DW_IC_INTR_DEFAULT_MASK;
Shinya Kuribayashic70c5cd2009-11-06 21:47:30 +0900407
Shinya Kuribayashi6d2ea482009-11-06 21:46:29 +0900408 for (; dev->msg_write_idx < dev->msgs_num; dev->msg_write_idx++) {
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900409 /*
410 * if target address has changed, we need to
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300411 * reprogram the target address in the i2c
412 * adapter when we are done with this transfer
413 */
Shinya Kuribayashi8f588e42009-11-06 21:51:18 +0900414 if (msgs[dev->msg_write_idx].addr != addr) {
415 dev_err(dev->dev,
416 "%s: invalid target address\n", __func__);
417 dev->msg_err = -EINVAL;
418 break;
419 }
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300420
421 if (msgs[dev->msg_write_idx].len == 0) {
422 dev_err(dev->dev,
423 "%s: invalid message length\n", __func__);
424 dev->msg_err = -EINVAL;
Shinya Kuribayashi8f588e42009-11-06 21:51:18 +0900425 break;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300426 }
427
428 if (!(dev->status & STATUS_WRITE_IN_PROGRESS)) {
429 /* new i2c_msg */
Shinya Kuribayashi26ea15b2009-11-06 21:49:14 +0900430 buf = msgs[dev->msg_write_idx].buf;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300431 buf_len = msgs[dev->msg_write_idx].len;
432 }
433
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700434 tx_limit = dev->tx_fifo_depth - dw_readl(dev, DW_IC_TXFLR);
435 rx_limit = dev->rx_fifo_depth - dw_readl(dev, DW_IC_RXFLR);
Shinya Kuribayashiae722222009-11-06 21:49:39 +0900436
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300437 while (buf_len > 0 && tx_limit > 0 && rx_limit > 0) {
Mika Westerberg17a76b42013-01-17 12:31:05 +0200438 u32 cmd = 0;
439
440 /*
441 * If IC_EMPTYFIFO_HOLD_MASTER_EN is set we must
442 * manually set the stop bit. However, it cannot be
443 * detected from the registers so we set it always
444 * when writing/reading the last byte.
445 */
446 if (dev->msg_write_idx == dev->msgs_num - 1 &&
447 buf_len == 1)
448 cmd |= BIT(9);
449
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300450 if (msgs[dev->msg_write_idx].flags & I2C_M_RD) {
Mika Westerberg17a76b42013-01-17 12:31:05 +0200451 dw_writel(dev, cmd | 0x100, DW_IC_DATA_CMD);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300452 rx_limit--;
453 } else
Mika Westerberg17a76b42013-01-17 12:31:05 +0200454 dw_writel(dev, cmd | *buf++, DW_IC_DATA_CMD);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300455 tx_limit--; buf_len--;
456 }
Shinya Kuribayashic70c5cd2009-11-06 21:47:30 +0900457
Shinya Kuribayashi26ea15b2009-11-06 21:49:14 +0900458 dev->tx_buf = buf;
Shinya Kuribayashic70c5cd2009-11-06 21:47:30 +0900459 dev->tx_buf_len = buf_len;
460
461 if (buf_len > 0) {
462 /* more bytes to be written */
Shinya Kuribayashic70c5cd2009-11-06 21:47:30 +0900463 dev->status |= STATUS_WRITE_IN_PROGRESS;
464 break;
Shinya Kuribayashi69151e52009-11-06 21:51:00 +0900465 } else
Shinya Kuribayashic70c5cd2009-11-06 21:47:30 +0900466 dev->status &= ~STATUS_WRITE_IN_PROGRESS;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300467 }
468
Shinya Kuribayashi69151e52009-11-06 21:51:00 +0900469 /*
470 * If i2c_msg index search is completed, we don't need TX_EMPTY
471 * interrupt any more.
472 */
473 if (dev->msg_write_idx == dev->msgs_num)
474 intr_mask &= ~DW_IC_INTR_TX_EMPTY;
475
Shinya Kuribayashi8f588e42009-11-06 21:51:18 +0900476 if (dev->msg_err)
477 intr_mask = 0;
478
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100479 dw_writel(dev, intr_mask, DW_IC_INTR_MASK);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300480}
481
482static void
Shinya Kuribayashi78839bd2009-11-06 21:45:39 +0900483i2c_dw_read(struct dw_i2c_dev *dev)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300484{
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300485 struct i2c_msg *msgs = dev->msgs;
Shinya Kuribayashiae722222009-11-06 21:49:39 +0900486 int rx_valid;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300487
Shinya Kuribayashi6d2ea482009-11-06 21:46:29 +0900488 for (; dev->msg_read_idx < dev->msgs_num; dev->msg_read_idx++) {
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900489 u32 len;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300490 u8 *buf;
491
492 if (!(msgs[dev->msg_read_idx].flags & I2C_M_RD))
493 continue;
494
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300495 if (!(dev->status & STATUS_READ_IN_PROGRESS)) {
496 len = msgs[dev->msg_read_idx].len;
497 buf = msgs[dev->msg_read_idx].buf;
498 } else {
499 len = dev->rx_buf_len;
500 buf = dev->rx_buf;
501 }
502
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700503 rx_valid = dw_readl(dev, DW_IC_RXFLR);
Shinya Kuribayashiae722222009-11-06 21:49:39 +0900504
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300505 for (; len > 0 && rx_valid > 0; len--, rx_valid--)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700506 *buf++ = dw_readl(dev, DW_IC_DATA_CMD);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300507
508 if (len > 0) {
509 dev->status |= STATUS_READ_IN_PROGRESS;
510 dev->rx_buf_len = len;
511 dev->rx_buf = buf;
512 return;
513 } else
514 dev->status &= ~STATUS_READ_IN_PROGRESS;
515 }
516}
517
Shinya Kuribayashice6eb572009-11-06 21:51:57 +0900518static int i2c_dw_handle_tx_abort(struct dw_i2c_dev *dev)
519{
520 unsigned long abort_source = dev->abort_source;
521 int i;
522
Shinya Kuribayashi6d1ea0f2009-11-16 20:40:14 +0900523 if (abort_source & DW_IC_TX_ABRT_NOACK) {
Akinobu Mita984b3f52010-03-05 13:41:37 -0800524 for_each_set_bit(i, &abort_source, ARRAY_SIZE(abort_sources))
Shinya Kuribayashi6d1ea0f2009-11-16 20:40:14 +0900525 dev_dbg(dev->dev,
526 "%s: %s\n", __func__, abort_sources[i]);
527 return -EREMOTEIO;
528 }
529
Akinobu Mita984b3f52010-03-05 13:41:37 -0800530 for_each_set_bit(i, &abort_source, ARRAY_SIZE(abort_sources))
Shinya Kuribayashice6eb572009-11-06 21:51:57 +0900531 dev_err(dev->dev, "%s: %s\n", __func__, abort_sources[i]);
532
533 if (abort_source & DW_IC_TX_ARB_LOST)
534 return -EAGAIN;
Shinya Kuribayashice6eb572009-11-06 21:51:57 +0900535 else if (abort_source & DW_IC_TX_ABRT_GCALL_READ)
536 return -EINVAL; /* wrong msgs[] data */
537 else
538 return -EIO;
539}
540
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300541/*
542 * Prepare controller for a transaction and call i2c_dw_xfer_msg
543 */
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100544int
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300545i2c_dw_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
546{
547 struct dw_i2c_dev *dev = i2c_get_adapdata(adap);
548 int ret;
549
550 dev_dbg(dev->dev, "%s: msgs: %d\n", __func__, num);
551
552 mutex_lock(&dev->lock);
Dirk Brandewie18dbdda2011-10-06 11:26:36 -0700553 pm_runtime_get_sync(dev->dev);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300554
555 INIT_COMPLETION(dev->cmd_complete);
556 dev->msgs = msgs;
557 dev->msgs_num = num;
558 dev->cmd_err = 0;
559 dev->msg_write_idx = 0;
560 dev->msg_read_idx = 0;
561 dev->msg_err = 0;
562 dev->status = STATUS_IDLE;
Shinya Kuribayashice6eb572009-11-06 21:51:57 +0900563 dev->abort_source = 0;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300564
565 ret = i2c_dw_wait_bus_not_busy(dev);
566 if (ret < 0)
567 goto done;
568
569 /* start the transfers */
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900570 i2c_dw_xfer_init(dev);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300571
572 /* wait for tx to complete */
573 ret = wait_for_completion_interruptible_timeout(&dev->cmd_complete, HZ);
574 if (ret == 0) {
575 dev_err(dev->dev, "controller timed out\n");
576 i2c_dw_init(dev);
577 ret = -ETIMEDOUT;
578 goto done;
579 } else if (ret < 0)
580 goto done;
581
582 if (dev->msg_err) {
583 ret = dev->msg_err;
584 goto done;
585 }
586
587 /* no error */
588 if (likely(!dev->cmd_err)) {
Shinya Kuribayashi07745392009-11-06 21:47:51 +0900589 /* Disable the adapter */
Mika Westerberg3ca4ed82013-04-10 00:36:40 +0000590 __i2c_dw_enable(dev, false);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300591 ret = num;
592 goto done;
593 }
594
595 /* We have an error */
596 if (dev->cmd_err == DW_IC_ERR_TX_ABRT) {
Shinya Kuribayashice6eb572009-11-06 21:51:57 +0900597 ret = i2c_dw_handle_tx_abort(dev);
598 goto done;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300599 }
600 ret = -EIO;
601
602done:
Dirk Brandewie18dbdda2011-10-06 11:26:36 -0700603 pm_runtime_put(dev->dev);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300604 mutex_unlock(&dev->lock);
605
606 return ret;
607}
Axel Line68bb912012-09-10 10:14:02 +0200608EXPORT_SYMBOL_GPL(i2c_dw_xfer);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300609
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100610u32 i2c_dw_func(struct i2c_adapter *adap)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300611{
Dirk Brandewie2fa83262011-10-06 11:26:31 -0700612 struct dw_i2c_dev *dev = i2c_get_adapdata(adap);
613 return dev->functionality;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300614}
Axel Line68bb912012-09-10 10:14:02 +0200615EXPORT_SYMBOL_GPL(i2c_dw_func);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300616
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900617static u32 i2c_dw_read_clear_intrbits(struct dw_i2c_dev *dev)
618{
619 u32 stat;
620
621 /*
622 * The IC_INTR_STAT register just indicates "enabled" interrupts.
623 * Ths unmasked raw version of interrupt status bits are available
624 * in the IC_RAW_INTR_STAT register.
625 *
626 * That is,
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100627 * stat = dw_readl(IC_INTR_STAT);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900628 * equals to,
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100629 * stat = dw_readl(IC_RAW_INTR_STAT) & dw_readl(IC_INTR_MASK);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900630 *
631 * The raw version might be useful for debugging purposes.
632 */
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700633 stat = dw_readl(dev, DW_IC_INTR_STAT);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900634
635 /*
636 * Do not use the IC_CLR_INTR register to clear interrupts, or
637 * you'll miss some interrupts, triggered during the period from
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100638 * dw_readl(IC_INTR_STAT) to dw_readl(IC_CLR_INTR).
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900639 *
640 * Instead, use the separately-prepared IC_CLR_* registers.
641 */
642 if (stat & DW_IC_INTR_RX_UNDER)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700643 dw_readl(dev, DW_IC_CLR_RX_UNDER);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900644 if (stat & DW_IC_INTR_RX_OVER)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700645 dw_readl(dev, DW_IC_CLR_RX_OVER);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900646 if (stat & DW_IC_INTR_TX_OVER)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700647 dw_readl(dev, DW_IC_CLR_TX_OVER);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900648 if (stat & DW_IC_INTR_RD_REQ)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700649 dw_readl(dev, DW_IC_CLR_RD_REQ);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900650 if (stat & DW_IC_INTR_TX_ABRT) {
651 /*
652 * The IC_TX_ABRT_SOURCE register is cleared whenever
653 * the IC_CLR_TX_ABRT is read. Preserve it beforehand.
654 */
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700655 dev->abort_source = dw_readl(dev, DW_IC_TX_ABRT_SOURCE);
656 dw_readl(dev, DW_IC_CLR_TX_ABRT);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900657 }
658 if (stat & DW_IC_INTR_RX_DONE)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700659 dw_readl(dev, DW_IC_CLR_RX_DONE);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900660 if (stat & DW_IC_INTR_ACTIVITY)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700661 dw_readl(dev, DW_IC_CLR_ACTIVITY);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900662 if (stat & DW_IC_INTR_STOP_DET)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700663 dw_readl(dev, DW_IC_CLR_STOP_DET);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900664 if (stat & DW_IC_INTR_START_DET)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700665 dw_readl(dev, DW_IC_CLR_START_DET);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900666 if (stat & DW_IC_INTR_GEN_CALL)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700667 dw_readl(dev, DW_IC_CLR_GEN_CALL);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900668
669 return stat;
670}
671
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300672/*
673 * Interrupt service routine. This gets called whenever an I2C interrupt
674 * occurs.
675 */
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100676irqreturn_t i2c_dw_isr(int this_irq, void *dev_id)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300677{
678 struct dw_i2c_dev *dev = dev_id;
Dirk Brandewieaf06cf62011-10-06 11:26:33 -0700679 u32 stat, enabled;
680
681 enabled = dw_readl(dev, DW_IC_ENABLE);
682 stat = dw_readl(dev, DW_IC_RAW_INTR_STAT);
683 dev_dbg(dev->dev, "%s: %s enabled= 0x%x stat=0x%x\n", __func__,
684 dev->adapter.name, enabled, stat);
685 if (!enabled || !(stat & ~DW_IC_INTR_ACTIVITY))
686 return IRQ_NONE;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300687
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900688 stat = i2c_dw_read_clear_intrbits(dev);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900689
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300690 if (stat & DW_IC_INTR_TX_ABRT) {
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300691 dev->cmd_err |= DW_IC_ERR_TX_ABRT;
692 dev->status = STATUS_IDLE;
Shinya Kuribayashi597fe312009-11-06 21:51:36 +0900693
694 /*
695 * Anytime TX_ABRT is set, the contents of the tx/rx
696 * buffers are flushed. Make sure to skip them.
697 */
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700698 dw_writel(dev, 0, DW_IC_INTR_MASK);
Shinya Kuribayashi597fe312009-11-06 21:51:36 +0900699 goto tx_aborted;
Shinya Kuribayashi07745392009-11-06 21:47:51 +0900700 }
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300701
Shinya Kuribayashi21a89d42009-11-06 21:48:33 +0900702 if (stat & DW_IC_INTR_RX_FULL)
Shinya Kuribayashi07745392009-11-06 21:47:51 +0900703 i2c_dw_read(dev);
Shinya Kuribayashi21a89d42009-11-06 21:48:33 +0900704
705 if (stat & DW_IC_INTR_TX_EMPTY)
Shinya Kuribayashi07745392009-11-06 21:47:51 +0900706 i2c_dw_xfer_msg(dev);
Shinya Kuribayashi07745392009-11-06 21:47:51 +0900707
708 /*
709 * No need to modify or disable the interrupt mask here.
710 * i2c_dw_xfer_msg() will take care of it according to
711 * the current transmit status.
712 */
713
Shinya Kuribayashi597fe312009-11-06 21:51:36 +0900714tx_aborted:
Shinya Kuribayashi8f588e42009-11-06 21:51:18 +0900715 if ((stat & (DW_IC_INTR_TX_ABRT | DW_IC_INTR_STOP_DET)) || dev->msg_err)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300716 complete(&dev->cmd_complete);
717
718 return IRQ_HANDLED;
719}
Axel Line68bb912012-09-10 10:14:02 +0200720EXPORT_SYMBOL_GPL(i2c_dw_isr);
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700721
722void i2c_dw_enable(struct dw_i2c_dev *dev)
723{
724 /* Enable the adapter */
Mika Westerberg3ca4ed82013-04-10 00:36:40 +0000725 __i2c_dw_enable(dev, true);
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700726}
Axel Line68bb912012-09-10 10:14:02 +0200727EXPORT_SYMBOL_GPL(i2c_dw_enable);
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700728
Dirk Brandewie18dbdda2011-10-06 11:26:36 -0700729u32 i2c_dw_is_enabled(struct dw_i2c_dev *dev)
730{
731 return dw_readl(dev, DW_IC_ENABLE);
732}
Axel Line68bb912012-09-10 10:14:02 +0200733EXPORT_SYMBOL_GPL(i2c_dw_is_enabled);
Dirk Brandewie18dbdda2011-10-06 11:26:36 -0700734
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700735void i2c_dw_disable(struct dw_i2c_dev *dev)
736{
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700737 /* Disable controller */
Mika Westerberg3ca4ed82013-04-10 00:36:40 +0000738 __i2c_dw_enable(dev, false);
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700739
740 /* Disable all interupts */
741 dw_writel(dev, 0, DW_IC_INTR_MASK);
742 dw_readl(dev, DW_IC_CLR_INTR);
743}
Axel Line68bb912012-09-10 10:14:02 +0200744EXPORT_SYMBOL_GPL(i2c_dw_disable);
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700745
746void i2c_dw_clear_int(struct dw_i2c_dev *dev)
747{
748 dw_readl(dev, DW_IC_CLR_INTR);
749}
Axel Line68bb912012-09-10 10:14:02 +0200750EXPORT_SYMBOL_GPL(i2c_dw_clear_int);
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700751
752void i2c_dw_disable_int(struct dw_i2c_dev *dev)
753{
754 dw_writel(dev, 0, DW_IC_INTR_MASK);
755}
Axel Line68bb912012-09-10 10:14:02 +0200756EXPORT_SYMBOL_GPL(i2c_dw_disable_int);
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700757
758u32 i2c_dw_read_comp_param(struct dw_i2c_dev *dev)
759{
760 return dw_readl(dev, DW_IC_COMP_PARAM_1);
761}
Axel Line68bb912012-09-10 10:14:02 +0200762EXPORT_SYMBOL_GPL(i2c_dw_read_comp_param);
Mika Westerberg9dd31622013-01-17 12:31:04 +0200763
764MODULE_DESCRIPTION("Synopsys DesignWare I2C bus adapter core");
765MODULE_LICENSE("GPL");