blob: 1535496677ba72c91101ce91ffb093b2d1f5a44e [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.h
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#ifndef __OMAP2_DSS_H
24#define __OMAP2_DSS_H
25
26#ifdef CONFIG_OMAP2_DSS_DEBUG_SUPPORT
27#define DEBUG
28#endif
29
30#ifdef DEBUG
31extern unsigned int dss_debug;
32#ifdef DSS_SUBSYS_NAME
33#define DSSDBG(format, ...) \
34 if (dss_debug) \
35 printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME ": " format, \
36 ## __VA_ARGS__)
37#else
38#define DSSDBG(format, ...) \
39 if (dss_debug) \
40 printk(KERN_DEBUG "omapdss: " format, ## __VA_ARGS__)
41#endif
42
43#ifdef DSS_SUBSYS_NAME
44#define DSSDBGF(format, ...) \
45 if (dss_debug) \
46 printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME \
47 ": %s(" format ")\n", \
48 __func__, \
49 ## __VA_ARGS__)
50#else
51#define DSSDBGF(format, ...) \
52 if (dss_debug) \
53 printk(KERN_DEBUG "omapdss: " \
54 ": %s(" format ")\n", \
55 __func__, \
56 ## __VA_ARGS__)
57#endif
58
59#else /* DEBUG */
60#define DSSDBG(format, ...)
61#define DSSDBGF(format, ...)
62#endif
63
64
65#ifdef DSS_SUBSYS_NAME
66#define DSSERR(format, ...) \
67 printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
68 ## __VA_ARGS__)
69#else
70#define DSSERR(format, ...) \
71 printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
72#endif
73
74#ifdef DSS_SUBSYS_NAME
75#define DSSINFO(format, ...) \
76 printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
77 ## __VA_ARGS__)
78#else
79#define DSSINFO(format, ...) \
80 printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
81#endif
82
83#ifdef DSS_SUBSYS_NAME
84#define DSSWARN(format, ...) \
85 printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
86 ## __VA_ARGS__)
87#else
88#define DSSWARN(format, ...) \
89 printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
90#endif
91
92/* OMAP TRM gives bitfields as start:end, where start is the higher bit
93 number. For example 7:0 */
94#define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
95#define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
96#define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
97#define FLD_MOD(orig, val, start, end) \
98 (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
99
Archit Taneja569969d2011-08-22 17:41:57 +0530100enum dss_io_pad_mode {
101 DSS_IO_PAD_MODE_RESET,
102 DSS_IO_PAD_MODE_RFBI,
103 DSS_IO_PAD_MODE_BYPASS,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200104};
105
Mythri P K7ed024a2011-03-09 16:31:38 +0530106enum dss_hdmi_venc_clk_source_select {
107 DSS_VENC_TV_CLK = 0,
108 DSS_HDMI_M_PCLK = 1,
109};
110
Archit Taneja6ff8aa32011-08-25 18:35:58 +0530111enum dss_dsi_content_type {
112 DSS_DSI_CONTENT_DCS,
113 DSS_DSI_CONTENT_GENERIC,
114};
115
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200116struct dss_clock_info {
117 /* rates that we get with dividers below */
118 unsigned long fck;
119
120 /* dividers */
121 u16 fck_div;
122};
123
124struct dispc_clock_info {
125 /* rates that we get with dividers below */
126 unsigned long lck;
127 unsigned long pck;
128
129 /* dividers */
130 u16 lck_div;
131 u16 pck_div;
132};
133
134struct dsi_clock_info {
135 /* rates that we get with dividers below */
136 unsigned long fint;
137 unsigned long clkin4ddr;
138 unsigned long clkin;
Taneja, Architea751592011-03-08 05:50:35 -0600139 unsigned long dsi_pll_hsdiv_dispc_clk; /* OMAP3: DSI1_PLL_CLK
140 * OMAP4: PLLx_CLK1 */
141 unsigned long dsi_pll_hsdiv_dsi_clk; /* OMAP3: DSI2_PLL_CLK
142 * OMAP4: PLLx_CLK2 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200143 unsigned long lp_clk;
144
145 /* dividers */
146 u16 regn;
147 u16 regm;
Taneja, Architea751592011-03-08 05:50:35 -0600148 u16 regm_dispc; /* OMAP3: REGM3
149 * OMAP4: REGM4 */
150 u16 regm_dsi; /* OMAP3: REGM4
151 * OMAP4: REGM5 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200152 u16 lp_clk_div;
153
154 u8 highfreq;
Archit Taneja1bb47832011-02-24 14:17:30 +0530155 bool use_sys_clk;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200156};
157
158struct seq_file;
159struct platform_device;
160
161/* core */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200162struct bus_type *dss_get_bus(void);
Tomi Valkeinen8a2cfea2010-02-04 17:03:41 +0200163struct regulator *dss_get_vdds_dsi(void);
164struct regulator *dss_get_vdds_sdi(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200165
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200166/* apply */
167void dss_apply_init(void);
168int dss_mgr_wait_for_go(struct omap_overlay_manager *mgr);
169int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl);
170void dss_mgr_start_update(struct omap_overlay_manager *mgr);
171int omap_dss_mgr_apply(struct omap_overlay_manager *mgr);
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +0200172void dss_mgr_enable(struct omap_overlay_manager *mgr);
173void dss_mgr_disable(struct omap_overlay_manager *mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200174
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200175/* display */
176int dss_suspend_all_devices(void);
177int dss_resume_all_devices(void);
178void dss_disable_all_devices(void);
179
180void dss_init_device(struct platform_device *pdev,
181 struct omap_dss_device *dssdev);
182void dss_uninit_device(struct platform_device *pdev,
183 struct omap_dss_device *dssdev);
184bool dss_use_replication(struct omap_dss_device *dssdev,
185 enum omap_color_mode mode);
186void default_get_overlay_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300187 u32 fifo_size, u32 burst_size,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200188 u32 *fifo_low, u32 *fifo_high);
189
190/* manager */
191int dss_init_overlay_managers(struct platform_device *pdev);
192void dss_uninit_overlay_managers(struct platform_device *pdev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200193
194/* overlay */
195void dss_init_overlays(struct platform_device *pdev);
196void dss_uninit_overlays(struct platform_device *pdev);
197int dss_check_overlay(struct omap_overlay *ovl, struct omap_dss_device *dssdev);
198void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200199void dss_recheck_connections(struct omap_dss_device *dssdev, bool force);
200
201/* DSS */
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000202int dss_init_platform_driver(void);
203void dss_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200204
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300205int dss_runtime_get(void);
206void dss_runtime_put(void);
207
Mythri P K7ed024a2011-03-09 16:31:38 +0530208void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300209enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void);
Archit Taneja89a35e52011-04-12 13:52:23 +0530210const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000211void dss_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200212
213void dss_dump_regs(struct seq_file *s);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000214#if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
215void dss_debug_dump_clocks(struct seq_file *s);
216#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200217
218void dss_sdi_init(u8 datapairs);
219int dss_sdi_enable(void);
220void dss_sdi_disable(void);
221
Archit Taneja89a35e52011-04-12 13:52:23 +0530222void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530223void dss_select_dsi_clk_source(int dsi_module,
224 enum omap_dss_clk_source clk_src);
Taneja, Architea751592011-03-08 05:50:35 -0600225void dss_select_lcd_clk_source(enum omap_channel channel,
Archit Taneja89a35e52011-04-12 13:52:23 +0530226 enum omap_dss_clk_source clk_src);
227enum omap_dss_clk_source dss_get_dispc_clk_source(void);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530228enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module);
Archit Taneja89a35e52011-04-12 13:52:23 +0530229enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200230
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200231void dss_set_venc_output(enum omap_dss_venc_type type);
232void dss_set_dac_pwrdn_bgz(bool enable);
233
234unsigned long dss_get_dpll4_rate(void);
235int dss_calc_clock_rates(struct dss_clock_info *cinfo);
236int dss_set_clock_div(struct dss_clock_info *cinfo);
237int dss_get_clock_div(struct dss_clock_info *cinfo);
238int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
239 struct dss_clock_info *dss_cinfo,
240 struct dispc_clock_info *dispc_cinfo);
241
242/* SDI */
Jani Nikula368a1482010-05-07 11:58:41 +0200243#ifdef CONFIG_OMAP2_DSS_SDI
Tomi Valkeinen42c9dee2011-03-02 12:29:27 +0200244int sdi_init(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200245void sdi_exit(void);
246int sdi_init_display(struct omap_dss_device *display);
Jani Nikula368a1482010-05-07 11:58:41 +0200247#else
Tomi Valkeinen42c9dee2011-03-02 12:29:27 +0200248static inline int sdi_init(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200249{
250 return 0;
251}
252static inline void sdi_exit(void)
253{
254}
255#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200256
257/* DSI */
Jani Nikula368a1482010-05-07 11:58:41 +0200258#ifdef CONFIG_OMAP2_DSS_DSI
Archit Taneja5a8b5722011-05-12 17:26:29 +0530259
260struct dentry;
261struct file_operations;
262
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000263int dsi_init_platform_driver(void);
264void dsi_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200265
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300266int dsi_runtime_get(struct platform_device *dsidev);
267void dsi_runtime_put(struct platform_device *dsidev);
268
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200269void dsi_dump_clocks(struct seq_file *s);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530270void dsi_create_debugfs_files_irq(struct dentry *debugfs_dir,
271 const struct file_operations *debug_fops);
272void dsi_create_debugfs_files_reg(struct dentry *debugfs_dir,
273 const struct file_operations *debug_fops);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200274
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200275int dsi_init_display(struct omap_dss_device *display);
276void dsi_irq_handler(void);
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530277u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt);
278
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530279unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev);
280int dsi_pll_set_clock_div(struct platform_device *dsidev,
281 struct dsi_clock_info *cinfo);
282int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev, bool is_tft,
283 unsigned long req_pck, struct dsi_clock_info *cinfo,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200284 struct dispc_clock_info *dispc_cinfo);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530285int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
286 bool enable_hsdiv);
287void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200288void dsi_get_overlay_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300289 u32 fifo_size, u32 burst_size,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200290 u32 *fifo_low, u32 *fifo_high);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530291void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev);
292void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev);
293struct platform_device *dsi_get_dsidev_from_id(int module);
Jani Nikula368a1482010-05-07 11:58:41 +0200294#else
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000295static inline int dsi_init_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200296{
297 return 0;
298}
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000299static inline void dsi_uninit_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200300{
301}
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300302static inline int dsi_runtime_get(struct platform_device *dsidev)
303{
304 return 0;
305}
306static inline void dsi_runtime_put(struct platform_device *dsidev)
307{
308}
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530309static inline u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
310{
311 WARN("%s: DSI not compiled in, returning pixel_size as 0\n", __func__);
312 return 0;
313}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530314static inline unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Taneja, Archit66534e82011-03-08 05:50:34 -0600315{
316 WARN("%s: DSI not compiled in, returning rate as 0\n", __func__);
317 return 0;
318}
Tomi Valkeinen943e4452011-04-30 15:38:15 +0300319static inline int dsi_pll_set_clock_div(struct platform_device *dsidev,
320 struct dsi_clock_info *cinfo)
321{
322 WARN("%s: DSI not compiled in\n", __func__);
323 return -ENODEV;
324}
325static inline int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
326 bool is_tft, unsigned long req_pck,
327 struct dsi_clock_info *dsi_cinfo,
328 struct dispc_clock_info *dispc_cinfo)
329{
330 WARN("%s: DSI not compiled in\n", __func__);
331 return -ENODEV;
332}
333static inline int dsi_pll_init(struct platform_device *dsidev,
334 bool enable_hsclk, bool enable_hsdiv)
335{
336 WARN("%s: DSI not compiled in\n", __func__);
337 return -ENODEV;
338}
339static inline void dsi_pll_uninit(struct platform_device *dsidev,
340 bool disconnect_lanes)
341{
342}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530343static inline void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300344{
345}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530346static inline void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300347{
348}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530349static inline struct platform_device *dsi_get_dsidev_from_id(int module)
350{
351 WARN("%s: DSI not compiled in, returning platform device as NULL\n",
352 __func__);
353 return NULL;
354}
Jani Nikula368a1482010-05-07 11:58:41 +0200355#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200356
357/* DPI */
Jani Nikula368a1482010-05-07 11:58:41 +0200358#ifdef CONFIG_OMAP2_DSS_DPI
Tomi Valkeinen277b2882011-03-02 12:32:48 +0200359int dpi_init(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200360void dpi_exit(void);
361int dpi_init_display(struct omap_dss_device *dssdev);
Jani Nikula368a1482010-05-07 11:58:41 +0200362#else
Tomi Valkeinen277b2882011-03-02 12:32:48 +0200363static inline int dpi_init(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200364{
365 return 0;
366}
367static inline void dpi_exit(void)
368{
369}
370#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200371
372/* DISPC */
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000373int dispc_init_platform_driver(void);
374void dispc_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200375void dispc_dump_clocks(struct seq_file *s);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200376void dispc_dump_irqs(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200377void dispc_dump_regs(struct seq_file *s);
378void dispc_irq_handler(void);
379void dispc_fake_vsync_irq(void);
380
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300381int dispc_runtime_get(void);
382void dispc_runtime_put(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200383
384void dispc_enable_sidle(void);
385void dispc_disable_sidle(void);
386
387void dispc_lcd_enable_signal_polarity(bool act_high);
388void dispc_lcd_enable_signal(bool enable);
389void dispc_pck_free_enable(bool enable);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200390void dispc_set_digit_size(u16 width, u16 height);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300391void dispc_enable_fifomerge(bool enable);
392void dispc_enable_gamma_table(bool enable);
393void dispc_set_loadmode(enum omap_dss_load_mode mode);
394
395bool dispc_lcd_timings_ok(struct omap_video_timings *timings);
396unsigned long dispc_fclk_rate(void);
397void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
398 struct dispc_clock_info *cinfo);
399int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
400 struct dispc_clock_info *cinfo);
401
402
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +0200403void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300404u32 dispc_ovl_get_fifo_size(enum omap_plane plane);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300405u32 dispc_ovl_get_burst_size(enum omap_plane plane);
Archit Tanejaa4273b72011-09-14 11:10:10 +0530406int dispc_ovl_setup(enum omap_plane plane, struct omap_overlay_info *oi,
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200407 bool ilace, bool replication);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300408int dispc_ovl_enable(enum omap_plane plane, bool enable);
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300409void dispc_ovl_set_channel_out(enum omap_plane plane,
410 enum omap_channel channel);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200411
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300412void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable);
413void dispc_mgr_set_lcd_size(enum omap_channel channel, u16 width, u16 height);
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200414u32 dispc_mgr_get_vsync_irq(enum omap_channel channel);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300415bool dispc_mgr_go_busy(enum omap_channel channel);
416void dispc_mgr_go(enum omap_channel channel);
Tomi Valkeinen875459572011-11-15 10:56:11 +0200417bool dispc_mgr_is_enabled(enum omap_channel channel);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300418void dispc_mgr_enable(enum omap_channel channel, bool enable);
419bool dispc_mgr_is_channel_enabled(enum omap_channel channel);
Archit Taneja569969d2011-08-22 17:41:57 +0530420void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode);
421void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300422void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines);
423void dispc_mgr_set_lcd_display_type(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000424 enum omap_lcd_display_type type);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300425void dispc_mgr_set_lcd_timings(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000426 struct omap_video_timings *timings);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300427void dispc_mgr_set_pol_freq(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000428 enum omap_panel_config config, u8 acbi, u8 acb);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300429unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
430unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300431int dispc_mgr_set_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000432 struct dispc_clock_info *cinfo);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300433int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000434 struct dispc_clock_info *cinfo);
Tomi Valkeinenc64dca42011-11-04 18:14:20 +0200435void dispc_mgr_setup(enum omap_channel channel,
436 struct omap_overlay_manager_info *info);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200437
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200438/* VENC */
Jani Nikula368a1482010-05-07 11:58:41 +0200439#ifdef CONFIG_OMAP2_DSS_VENC
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000440int venc_init_platform_driver(void);
441void venc_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200442void venc_dump_regs(struct seq_file *s);
443int venc_init_display(struct omap_dss_device *display);
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530444unsigned long venc_get_pixel_clock(void);
Jani Nikula368a1482010-05-07 11:58:41 +0200445#else
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000446static inline int venc_init_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200447{
448 return 0;
449}
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000450static inline void venc_uninit_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200451{
452}
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530453static inline unsigned long venc_get_pixel_clock(void)
454{
455 WARN("%s: VENC not compiled in, returning pclk as 0\n", __func__);
456 return 0;
457}
Jani Nikula368a1482010-05-07 11:58:41 +0200458#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200459
Mythri P Kc3198a52011-03-12 12:04:27 +0530460/* HDMI */
461#ifdef CONFIG_OMAP4_DSS_HDMI
462int hdmi_init_platform_driver(void);
463void hdmi_uninit_platform_driver(void);
464int hdmi_init_display(struct omap_dss_device *dssdev);
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530465unsigned long hdmi_get_pixel_clock(void);
Mythri P K162874d2011-09-22 13:37:45 +0530466void hdmi_dump_regs(struct seq_file *s);
Mythri P Kc3198a52011-03-12 12:04:27 +0530467#else
468static inline int hdmi_init_display(struct omap_dss_device *dssdev)
469{
470 return 0;
471}
472static inline int hdmi_init_platform_driver(void)
473{
474 return 0;
475}
476static inline void hdmi_uninit_platform_driver(void)
477{
478}
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530479static inline unsigned long hdmi_get_pixel_clock(void)
480{
481 WARN("%s: HDMI not compiled in, returning pclk as 0\n", __func__);
482 return 0;
483}
Mythri P Kc3198a52011-03-12 12:04:27 +0530484#endif
485int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev);
486void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev);
487void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev);
488int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
489 struct omap_video_timings *timings);
Tomi Valkeinen47024562011-08-25 17:12:56 +0300490int omapdss_hdmi_read_edid(u8 *buf, int len);
Tomi Valkeinen759593f2011-08-29 18:10:20 +0300491bool omapdss_hdmi_detect(void);
Mythri P K70be8322011-03-10 15:48:48 +0530492int hdmi_panel_init(void);
493void hdmi_panel_exit(void);
Mythri P Kc3198a52011-03-12 12:04:27 +0530494
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200495/* RFBI */
Jani Nikula368a1482010-05-07 11:58:41 +0200496#ifdef CONFIG_OMAP2_DSS_RFBI
Senthilvadivu Guruswamy3448d502011-01-24 06:21:59 +0000497int rfbi_init_platform_driver(void);
498void rfbi_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200499void rfbi_dump_regs(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200500int rfbi_init_display(struct omap_dss_device *display);
Jani Nikula368a1482010-05-07 11:58:41 +0200501#else
Senthilvadivu Guruswamy3448d502011-01-24 06:21:59 +0000502static inline int rfbi_init_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200503{
504 return 0;
505}
Senthilvadivu Guruswamy3448d502011-01-24 06:21:59 +0000506static inline void rfbi_uninit_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200507{
508}
509#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200510
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200511
512#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
513static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
514{
515 int b;
516 for (b = 0; b < 32; ++b) {
517 if (irqstatus & (1 << b))
518 irq_arr[b]++;
519 }
520}
521#endif
522
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200523#endif