blob: 2138a58f6346a85d699dcc18addd7b024a4bd171 [file] [log] [blame]
Paul Walmsleyb045d082008-03-18 11:24:28 +02001/*
2 * OMAP3 clock framework
3 *
4 * Copyright (C) 2007-2008 Texas Instruments, Inc.
5 * Copyright (C) 2007-2008 Nokia Corporation
6 *
7 * Written by Paul Walmsley
Paul Walmsley542313c2008-07-03 12:24:45 +03008 * With many device clock fixes by Kevin Hilman and Jouni Högander
9 * DPLL bypass clock support added by Roman Tereshonkov
10 *
11 */
12
13/*
14 * Virtual clocks are introduced as convenient tools.
15 * They are sources for other clocks and not supposed
16 * to be requested from drivers directly.
Paul Walmsleyb045d082008-03-18 11:24:28 +020017 */
18
19#ifndef __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H
20#define __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H
21
Russell Kinga09e64f2008-08-05 16:14:15 +010022#include <mach/control.h>
Paul Walmsleyb045d082008-03-18 11:24:28 +020023
24#include "clock.h"
25#include "cm.h"
26#include "cm-regbits-34xx.h"
27#include "prm.h"
28#include "prm-regbits-34xx.h"
29
30static void omap3_dpll_recalc(struct clk *clk);
31static void omap3_clkoutx2_recalc(struct clk *clk);
Paul Walmsley542313c2008-07-03 12:24:45 +030032static void omap3_dpll_allow_idle(struct clk *clk);
33static void omap3_dpll_deny_idle(struct clk *clk);
34static u32 omap3_dpll_autoidle_read(struct clk *clk);
Paul Walmsley16c90f02009-01-27 19:12:47 -070035static int omap3_noncore_dpll_set_rate(struct clk *clk, unsigned long rate);
36static int omap3_dpll4_set_rate(struct clk *clk, unsigned long rate);
Paul Walmsley0eafd472009-01-28 12:27:42 -070037static int omap3_core_dpll_m2_set_rate(struct clk *clk, unsigned long rate);
Paul Walmsleyb045d082008-03-18 11:24:28 +020038
Paul Walmsley88b8ba92008-07-03 12:24:46 +030039/* Maximum DPLL multiplier, divider values for OMAP3 */
40#define OMAP3_MAX_DPLL_MULT 2048
41#define OMAP3_MAX_DPLL_DIV 128
42
Paul Walmsleyb045d082008-03-18 11:24:28 +020043/*
44 * DPLL1 supplies clock to the MPU.
45 * DPLL2 supplies clock to the IVA2.
46 * DPLL3 supplies CORE domain clocks.
47 * DPLL4 supplies peripheral clocks.
48 * DPLL5 supplies other peripheral clocks (USBHOST, USIM).
49 */
50
Paul Walmsley542313c2008-07-03 12:24:45 +030051/* CM_CLKEN_PLL*.EN* bit values - not all are available for every DPLL */
52#define DPLL_LOW_POWER_STOP 0x1
53#define DPLL_LOW_POWER_BYPASS 0x5
54#define DPLL_LOCKED 0x7
55
Paul Walmsleyb045d082008-03-18 11:24:28 +020056/* PRM CLOCKS */
57
58/* According to timer32k.c, this is a 32768Hz clock, not a 32000Hz clock. */
59static struct clk omap_32k_fck = {
60 .name = "omap_32k_fck",
Russell King897dcde2008-11-04 16:35:03 +000061 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020062 .rate = 32768,
Russell King3f0a8202009-01-31 10:05:51 +000063 .flags = RATE_FIXED,
Paul Walmsleyb045d082008-03-18 11:24:28 +020064};
65
66static struct clk secure_32k_fck = {
67 .name = "secure_32k_fck",
Russell King897dcde2008-11-04 16:35:03 +000068 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020069 .rate = 32768,
Russell King3f0a8202009-01-31 10:05:51 +000070 .flags = RATE_FIXED,
Paul Walmsleyb045d082008-03-18 11:24:28 +020071};
72
73/* Virtual source clocks for osc_sys_ck */
74static struct clk virt_12m_ck = {
75 .name = "virt_12m_ck",
Russell King897dcde2008-11-04 16:35:03 +000076 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020077 .rate = 12000000,
Russell King3f0a8202009-01-31 10:05:51 +000078 .flags = RATE_FIXED,
Paul Walmsleyb045d082008-03-18 11:24:28 +020079};
80
81static struct clk virt_13m_ck = {
82 .name = "virt_13m_ck",
Russell King897dcde2008-11-04 16:35:03 +000083 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020084 .rate = 13000000,
Russell King3f0a8202009-01-31 10:05:51 +000085 .flags = RATE_FIXED,
Paul Walmsleyb045d082008-03-18 11:24:28 +020086};
87
88static struct clk virt_16_8m_ck = {
89 .name = "virt_16_8m_ck",
Russell King897dcde2008-11-04 16:35:03 +000090 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020091 .rate = 16800000,
Russell King3f0a8202009-01-31 10:05:51 +000092 .flags = RATE_FIXED,
Paul Walmsleyb045d082008-03-18 11:24:28 +020093};
94
95static struct clk virt_19_2m_ck = {
96 .name = "virt_19_2m_ck",
Russell King897dcde2008-11-04 16:35:03 +000097 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020098 .rate = 19200000,
Russell King3f0a8202009-01-31 10:05:51 +000099 .flags = RATE_FIXED,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200100};
101
102static struct clk virt_26m_ck = {
103 .name = "virt_26m_ck",
Russell King897dcde2008-11-04 16:35:03 +0000104 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200105 .rate = 26000000,
Russell King3f0a8202009-01-31 10:05:51 +0000106 .flags = RATE_FIXED,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200107};
108
109static struct clk virt_38_4m_ck = {
110 .name = "virt_38_4m_ck",
Russell King897dcde2008-11-04 16:35:03 +0000111 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200112 .rate = 38400000,
Russell King3f0a8202009-01-31 10:05:51 +0000113 .flags = RATE_FIXED,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200114};
115
116static const struct clksel_rate osc_sys_12m_rates[] = {
117 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
118 { .div = 0 }
119};
120
121static const struct clksel_rate osc_sys_13m_rates[] = {
122 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
123 { .div = 0 }
124};
125
126static const struct clksel_rate osc_sys_16_8m_rates[] = {
127 { .div = 1, .val = 5, .flags = RATE_IN_3430ES2 | DEFAULT_RATE },
128 { .div = 0 }
129};
130
131static const struct clksel_rate osc_sys_19_2m_rates[] = {
132 { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
133 { .div = 0 }
134};
135
136static const struct clksel_rate osc_sys_26m_rates[] = {
137 { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
138 { .div = 0 }
139};
140
141static const struct clksel_rate osc_sys_38_4m_rates[] = {
142 { .div = 1, .val = 4, .flags = RATE_IN_343X | DEFAULT_RATE },
143 { .div = 0 }
144};
145
146static const struct clksel osc_sys_clksel[] = {
147 { .parent = &virt_12m_ck, .rates = osc_sys_12m_rates },
148 { .parent = &virt_13m_ck, .rates = osc_sys_13m_rates },
149 { .parent = &virt_16_8m_ck, .rates = osc_sys_16_8m_rates },
150 { .parent = &virt_19_2m_ck, .rates = osc_sys_19_2m_rates },
151 { .parent = &virt_26m_ck, .rates = osc_sys_26m_rates },
152 { .parent = &virt_38_4m_ck, .rates = osc_sys_38_4m_rates },
153 { .parent = NULL },
154};
155
156/* Oscillator clock */
157/* 12, 13, 16.8, 19.2, 26, or 38.4 MHz */
158static struct clk osc_sys_ck = {
159 .name = "osc_sys_ck",
Russell King897dcde2008-11-04 16:35:03 +0000160 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200161 .init = &omap2_init_clksel_parent,
162 .clksel_reg = OMAP3430_PRM_CLKSEL,
163 .clksel_mask = OMAP3430_SYS_CLKIN_SEL_MASK,
164 .clksel = osc_sys_clksel,
165 /* REVISIT: deal with autoextclkmode? */
Russell King3f0a8202009-01-31 10:05:51 +0000166 .flags = RATE_FIXED,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200167 .recalc = &omap2_clksel_recalc,
168};
169
170static const struct clksel_rate div2_rates[] = {
171 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
172 { .div = 2, .val = 2, .flags = RATE_IN_343X },
173 { .div = 0 }
174};
175
176static const struct clksel sys_clksel[] = {
177 { .parent = &osc_sys_ck, .rates = div2_rates },
178 { .parent = NULL }
179};
180
181/* Latency: this clock is only enabled after PRM_CLKSETUP.SETUP_TIME */
182/* Feeds DPLLs - divided first by PRM_CLKSRC_CTRL.SYSCLKDIV? */
183static struct clk sys_ck = {
184 .name = "sys_ck",
Russell King897dcde2008-11-04 16:35:03 +0000185 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200186 .parent = &osc_sys_ck,
187 .init = &omap2_init_clksel_parent,
188 .clksel_reg = OMAP3430_PRM_CLKSRC_CTRL,
189 .clksel_mask = OMAP_SYSCLKDIV_MASK,
190 .clksel = sys_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200191 .recalc = &omap2_clksel_recalc,
192};
193
194static struct clk sys_altclk = {
195 .name = "sys_altclk",
Russell King897dcde2008-11-04 16:35:03 +0000196 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200197};
198
199/* Optional external clock input for some McBSPs */
200static struct clk mcbsp_clks = {
201 .name = "mcbsp_clks",
Russell King897dcde2008-11-04 16:35:03 +0000202 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200203};
204
205/* PRM EXTERNAL CLOCK OUTPUT */
206
207static struct clk sys_clkout1 = {
208 .name = "sys_clkout1",
Russell Kingc1168dc2008-11-04 21:24:00 +0000209 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200210 .parent = &osc_sys_ck,
211 .enable_reg = OMAP3430_PRM_CLKOUT_CTRL,
212 .enable_bit = OMAP3430_CLKOUT_EN_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200213 .recalc = &followparent_recalc,
214};
215
216/* DPLLS */
217
218/* CM CLOCKS */
219
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200220static const struct clksel_rate dpll_bypass_rates[] = {
221 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
222 { .div = 0 }
Paul Walmsleyb045d082008-03-18 11:24:28 +0200223};
224
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200225static const struct clksel_rate dpll_locked_rates[] = {
226 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
227 { .div = 0 }
Paul Walmsleyb045d082008-03-18 11:24:28 +0200228};
229
230static const struct clksel_rate div16_dpll_rates[] = {
231 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
232 { .div = 2, .val = 2, .flags = RATE_IN_343X },
233 { .div = 3, .val = 3, .flags = RATE_IN_343X },
234 { .div = 4, .val = 4, .flags = RATE_IN_343X },
235 { .div = 5, .val = 5, .flags = RATE_IN_343X },
236 { .div = 6, .val = 6, .flags = RATE_IN_343X },
237 { .div = 7, .val = 7, .flags = RATE_IN_343X },
238 { .div = 8, .val = 8, .flags = RATE_IN_343X },
239 { .div = 9, .val = 9, .flags = RATE_IN_343X },
240 { .div = 10, .val = 10, .flags = RATE_IN_343X },
241 { .div = 11, .val = 11, .flags = RATE_IN_343X },
242 { .div = 12, .val = 12, .flags = RATE_IN_343X },
243 { .div = 13, .val = 13, .flags = RATE_IN_343X },
244 { .div = 14, .val = 14, .flags = RATE_IN_343X },
245 { .div = 15, .val = 15, .flags = RATE_IN_343X },
246 { .div = 16, .val = 16, .flags = RATE_IN_343X },
247 { .div = 0 }
248};
249
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200250/* DPLL1 */
251/* MPU clock source */
252/* Type: DPLL */
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300253static struct dpll_data dpll1_dd = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200254 .mult_div1_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
255 .mult_mask = OMAP3430_MPU_DPLL_MULT_MASK,
256 .div1_mask = OMAP3430_MPU_DPLL_DIV_MASK,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700257 .freqsel_mask = OMAP3430_MPU_DPLL_FREQSEL_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200258 .control_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKEN_PLL),
259 .enable_mask = OMAP3430_EN_MPU_DPLL_MASK,
Paul Walmsley542313c2008-07-03 12:24:45 +0300260 .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200261 .auto_recal_bit = OMAP3430_EN_MPU_DPLL_DRIFTGUARD_SHIFT,
262 .recal_en_bit = OMAP3430_MPU_DPLL_RECAL_EN_SHIFT,
263 .recal_st_bit = OMAP3430_MPU_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300264 .autoidle_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_AUTOIDLE_PLL),
265 .autoidle_mask = OMAP3430_AUTO_MPU_DPLL_MASK,
266 .idlest_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
Paul Walmsleyc1bd7aa2009-01-28 12:08:17 -0700267 .idlest_mask = OMAP3430_ST_MPU_CLK_MASK,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300268 .max_multiplier = OMAP3_MAX_DPLL_MULT,
Paul Walmsley95f538a2009-01-28 12:08:44 -0700269 .min_divider = 1,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300270 .max_divider = OMAP3_MAX_DPLL_DIV,
271 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200272};
273
274static struct clk dpll1_ck = {
275 .name = "dpll1_ck",
Russell King897dcde2008-11-04 16:35:03 +0000276 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200277 .parent = &sys_ck,
278 .dpll_data = &dpll1_dd,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300279 .round_rate = &omap2_dpll_round_rate,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700280 .set_rate = &omap3_noncore_dpll_set_rate,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700281 .clkdm_name = "dpll1_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200282 .recalc = &omap3_dpll_recalc,
283};
284
285/*
286 * This virtual clock provides the CLKOUTX2 output from the DPLL if the
287 * DPLL isn't bypassed.
288 */
289static struct clk dpll1_x2_ck = {
290 .name = "dpll1_x2_ck",
Russell King57137182008-11-04 16:48:35 +0000291 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200292 .parent = &dpll1_ck,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700293 .clkdm_name = "dpll1_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200294 .recalc = &omap3_clkoutx2_recalc,
295};
296
297/* On DPLL1, unlike other DPLLs, the divider is downstream from CLKOUTX2 */
298static const struct clksel div16_dpll1_x2m2_clksel[] = {
299 { .parent = &dpll1_x2_ck, .rates = div16_dpll_rates },
300 { .parent = NULL }
301};
302
303/*
304 * Does not exist in the TRM - needed to separate the M2 divider from
305 * bypass selection in mpu_ck
306 */
307static struct clk dpll1_x2m2_ck = {
308 .name = "dpll1_x2m2_ck",
Russell King57137182008-11-04 16:48:35 +0000309 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200310 .parent = &dpll1_x2_ck,
311 .init = &omap2_init_clksel_parent,
312 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL),
313 .clksel_mask = OMAP3430_MPU_DPLL_CLKOUT_DIV_MASK,
314 .clksel = div16_dpll1_x2m2_clksel,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700315 .clkdm_name = "dpll1_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200316 .recalc = &omap2_clksel_recalc,
317};
318
319/* DPLL2 */
320/* IVA2 clock source */
321/* Type: DPLL */
322
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300323static struct dpll_data dpll2_dd = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200324 .mult_div1_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
325 .mult_mask = OMAP3430_IVA2_DPLL_MULT_MASK,
326 .div1_mask = OMAP3430_IVA2_DPLL_DIV_MASK,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700327 .freqsel_mask = OMAP3430_IVA2_DPLL_FREQSEL_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200328 .control_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKEN_PLL),
329 .enable_mask = OMAP3430_EN_IVA2_DPLL_MASK,
Paul Walmsley542313c2008-07-03 12:24:45 +0300330 .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED) |
331 (1 << DPLL_LOW_POWER_BYPASS),
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200332 .auto_recal_bit = OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_SHIFT,
333 .recal_en_bit = OMAP3430_PRM_IRQENABLE_MPU_IVA2_DPLL_RECAL_EN_SHIFT,
334 .recal_st_bit = OMAP3430_PRM_IRQSTATUS_MPU_IVA2_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300335 .autoidle_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_AUTOIDLE_PLL),
336 .autoidle_mask = OMAP3430_AUTO_IVA2_DPLL_MASK,
337 .idlest_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_IDLEST_PLL),
Paul Walmsleyc1bd7aa2009-01-28 12:08:17 -0700338 .idlest_mask = OMAP3430_ST_IVA2_CLK_MASK,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300339 .max_multiplier = OMAP3_MAX_DPLL_MULT,
Paul Walmsley95f538a2009-01-28 12:08:44 -0700340 .min_divider = 1,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300341 .max_divider = OMAP3_MAX_DPLL_DIV,
342 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200343};
344
345static struct clk dpll2_ck = {
346 .name = "dpll2_ck",
Russell King548d8492008-11-04 14:02:46 +0000347 .ops = &clkops_noncore_dpll_ops,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200348 .parent = &sys_ck,
349 .dpll_data = &dpll2_dd,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300350 .round_rate = &omap2_dpll_round_rate,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700351 .set_rate = &omap3_noncore_dpll_set_rate,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700352 .clkdm_name = "dpll2_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200353 .recalc = &omap3_dpll_recalc,
354};
355
356static const struct clksel div16_dpll2_m2x2_clksel[] = {
357 { .parent = &dpll2_ck, .rates = div16_dpll_rates },
358 { .parent = NULL }
359};
360
361/*
362 * The TRM is conflicted on whether IVA2 clock comes from DPLL2 CLKOUT
363 * or CLKOUTX2. CLKOUT seems most plausible.
364 */
365static struct clk dpll2_m2_ck = {
366 .name = "dpll2_m2_ck",
Russell King57137182008-11-04 16:48:35 +0000367 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200368 .parent = &dpll2_ck,
369 .init = &omap2_init_clksel_parent,
370 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD,
371 OMAP3430_CM_CLKSEL2_PLL),
372 .clksel_mask = OMAP3430_IVA2_DPLL_CLKOUT_DIV_MASK,
373 .clksel = div16_dpll2_m2x2_clksel,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700374 .clkdm_name = "dpll2_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200375 .recalc = &omap2_clksel_recalc,
376};
377
Paul Walmsley542313c2008-07-03 12:24:45 +0300378/*
379 * DPLL3
380 * Source clock for all interfaces and for some device fclks
381 * REVISIT: Also supports fast relock bypass - not included below
382 */
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300383static struct dpll_data dpll3_dd = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200384 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
385 .mult_mask = OMAP3430_CORE_DPLL_MULT_MASK,
386 .div1_mask = OMAP3430_CORE_DPLL_DIV_MASK,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700387 .freqsel_mask = OMAP3430_CORE_DPLL_FREQSEL_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200388 .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
389 .enable_mask = OMAP3430_EN_CORE_DPLL_MASK,
390 .auto_recal_bit = OMAP3430_EN_CORE_DPLL_DRIFTGUARD_SHIFT,
391 .recal_en_bit = OMAP3430_CORE_DPLL_RECAL_EN_SHIFT,
392 .recal_st_bit = OMAP3430_CORE_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300393 .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
394 .autoidle_mask = OMAP3430_AUTO_CORE_DPLL_MASK,
Paul Walmsleyc1bd7aa2009-01-28 12:08:17 -0700395 .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
396 .idlest_mask = OMAP3430_ST_CORE_CLK_MASK,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300397 .max_multiplier = OMAP3_MAX_DPLL_MULT,
Paul Walmsley95f538a2009-01-28 12:08:44 -0700398 .min_divider = 1,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300399 .max_divider = OMAP3_MAX_DPLL_DIV,
400 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200401};
402
403static struct clk dpll3_ck = {
404 .name = "dpll3_ck",
Russell King897dcde2008-11-04 16:35:03 +0000405 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200406 .parent = &sys_ck,
407 .dpll_data = &dpll3_dd,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300408 .round_rate = &omap2_dpll_round_rate,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700409 .clkdm_name = "dpll3_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200410 .recalc = &omap3_dpll_recalc,
411};
412
413/*
414 * This virtual clock provides the CLKOUTX2 output from the DPLL if the
415 * DPLL isn't bypassed
416 */
417static struct clk dpll3_x2_ck = {
418 .name = "dpll3_x2_ck",
Russell King57137182008-11-04 16:48:35 +0000419 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200420 .parent = &dpll3_ck,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700421 .clkdm_name = "dpll3_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200422 .recalc = &omap3_clkoutx2_recalc,
423};
424
Paul Walmsleyb045d082008-03-18 11:24:28 +0200425static const struct clksel_rate div31_dpll3_rates[] = {
426 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
427 { .div = 2, .val = 2, .flags = RATE_IN_343X },
428 { .div = 3, .val = 3, .flags = RATE_IN_3430ES2 },
429 { .div = 4, .val = 4, .flags = RATE_IN_3430ES2 },
430 { .div = 5, .val = 5, .flags = RATE_IN_3430ES2 },
431 { .div = 6, .val = 6, .flags = RATE_IN_3430ES2 },
432 { .div = 7, .val = 7, .flags = RATE_IN_3430ES2 },
433 { .div = 8, .val = 8, .flags = RATE_IN_3430ES2 },
434 { .div = 9, .val = 9, .flags = RATE_IN_3430ES2 },
435 { .div = 10, .val = 10, .flags = RATE_IN_3430ES2 },
436 { .div = 11, .val = 11, .flags = RATE_IN_3430ES2 },
437 { .div = 12, .val = 12, .flags = RATE_IN_3430ES2 },
438 { .div = 13, .val = 13, .flags = RATE_IN_3430ES2 },
439 { .div = 14, .val = 14, .flags = RATE_IN_3430ES2 },
440 { .div = 15, .val = 15, .flags = RATE_IN_3430ES2 },
441 { .div = 16, .val = 16, .flags = RATE_IN_3430ES2 },
442 { .div = 17, .val = 17, .flags = RATE_IN_3430ES2 },
443 { .div = 18, .val = 18, .flags = RATE_IN_3430ES2 },
444 { .div = 19, .val = 19, .flags = RATE_IN_3430ES2 },
445 { .div = 20, .val = 20, .flags = RATE_IN_3430ES2 },
446 { .div = 21, .val = 21, .flags = RATE_IN_3430ES2 },
447 { .div = 22, .val = 22, .flags = RATE_IN_3430ES2 },
448 { .div = 23, .val = 23, .flags = RATE_IN_3430ES2 },
449 { .div = 24, .val = 24, .flags = RATE_IN_3430ES2 },
450 { .div = 25, .val = 25, .flags = RATE_IN_3430ES2 },
451 { .div = 26, .val = 26, .flags = RATE_IN_3430ES2 },
452 { .div = 27, .val = 27, .flags = RATE_IN_3430ES2 },
453 { .div = 28, .val = 28, .flags = RATE_IN_3430ES2 },
454 { .div = 29, .val = 29, .flags = RATE_IN_3430ES2 },
455 { .div = 30, .val = 30, .flags = RATE_IN_3430ES2 },
456 { .div = 31, .val = 31, .flags = RATE_IN_3430ES2 },
457 { .div = 0 },
458};
459
460static const struct clksel div31_dpll3m2_clksel[] = {
461 { .parent = &dpll3_ck, .rates = div31_dpll3_rates },
462 { .parent = NULL }
463};
464
Paul Walmsley0eafd472009-01-28 12:27:42 -0700465/* DPLL3 output M2 - primary control point for CORE speed */
Paul Walmsleyb045d082008-03-18 11:24:28 +0200466static struct clk dpll3_m2_ck = {
467 .name = "dpll3_m2_ck",
Russell King57137182008-11-04 16:48:35 +0000468 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200469 .parent = &dpll3_ck,
470 .init = &omap2_init_clksel_parent,
471 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
472 .clksel_mask = OMAP3430_CORE_DPLL_CLKOUT_DIV_MASK,
473 .clksel = div31_dpll3m2_clksel,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700474 .clkdm_name = "dpll3_clkdm",
Paul Walmsley0eafd472009-01-28 12:27:42 -0700475 .round_rate = &omap2_clksel_round_rate,
476 .set_rate = &omap3_core_dpll_m2_set_rate,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200477 .recalc = &omap2_clksel_recalc,
478};
479
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200480static const struct clksel core_ck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300481 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200482 { .parent = &dpll3_m2_ck, .rates = dpll_locked_rates },
483 { .parent = NULL }
Paul Walmsleyb045d082008-03-18 11:24:28 +0200484};
485
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200486static struct clk core_ck = {
487 .name = "core_ck",
Russell King57137182008-11-04 16:48:35 +0000488 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200489 .init = &omap2_init_clksel_parent,
490 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +0300491 .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200492 .clksel = core_ck_clksel,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200493 .recalc = &omap2_clksel_recalc,
494};
495
496static const struct clksel dpll3_m2x2_ck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300497 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200498 { .parent = &dpll3_x2_ck, .rates = dpll_locked_rates },
499 { .parent = NULL }
Paul Walmsleyb045d082008-03-18 11:24:28 +0200500};
501
502static struct clk dpll3_m2x2_ck = {
503 .name = "dpll3_m2x2_ck",
Russell King57137182008-11-04 16:48:35 +0000504 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200505 .init = &omap2_init_clksel_parent,
506 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +0300507 .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200508 .clksel = dpll3_m2x2_ck_clksel,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700509 .clkdm_name = "dpll3_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200510 .recalc = &omap2_clksel_recalc,
511};
512
513/* The PWRDN bit is apparently only available on 3430ES2 and above */
514static const struct clksel div16_dpll3_clksel[] = {
515 { .parent = &dpll3_ck, .rates = div16_dpll_rates },
516 { .parent = NULL }
517};
518
519/* This virtual clock is the source for dpll3_m3x2_ck */
520static struct clk dpll3_m3_ck = {
521 .name = "dpll3_m3_ck",
Russell King57137182008-11-04 16:48:35 +0000522 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200523 .parent = &dpll3_ck,
524 .init = &omap2_init_clksel_parent,
525 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
526 .clksel_mask = OMAP3430_DIV_DPLL3_MASK,
527 .clksel = div16_dpll3_clksel,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700528 .clkdm_name = "dpll3_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200529 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200530};
531
532/* The PWRDN bit is apparently only available on 3430ES2 and above */
533static struct clk dpll3_m3x2_ck = {
534 .name = "dpll3_m3x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000535 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200536 .parent = &dpll3_m3_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200537 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
538 .enable_bit = OMAP3430_PWRDN_EMU_CORE_SHIFT,
Russell King3f0a8202009-01-31 10:05:51 +0000539 .flags = INVERT_ENABLE,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700540 .clkdm_name = "dpll3_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200541 .recalc = &omap3_clkoutx2_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200542};
543
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200544static const struct clksel emu_core_alwon_ck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300545 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200546 { .parent = &dpll3_m3x2_ck, .rates = dpll_locked_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +0200547 { .parent = NULL }
548};
549
550static struct clk emu_core_alwon_ck = {
551 .name = "emu_core_alwon_ck",
Russell King57137182008-11-04 16:48:35 +0000552 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200553 .parent = &dpll3_m3x2_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200554 .init = &omap2_init_clksel_parent,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200555 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +0300556 .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200557 .clksel = emu_core_alwon_ck_clksel,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700558 .clkdm_name = "dpll3_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200559 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200560};
561
562/* DPLL4 */
563/* Supplies 96MHz, 54Mhz TV DAC, DSS fclk, CAM sensor clock, emul trace clk */
564/* Type: DPLL */
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300565static struct dpll_data dpll4_dd = {
Paul Walmsleyb045d082008-03-18 11:24:28 +0200566 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL2),
567 .mult_mask = OMAP3430_PERIPH_DPLL_MULT_MASK,
568 .div1_mask = OMAP3430_PERIPH_DPLL_DIV_MASK,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700569 .freqsel_mask = OMAP3430_PERIPH_DPLL_FREQSEL_MASK,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200570 .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
571 .enable_mask = OMAP3430_EN_PERIPH_DPLL_MASK,
Paul Walmsley542313c2008-07-03 12:24:45 +0300572 .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
Paul Walmsleyb045d082008-03-18 11:24:28 +0200573 .auto_recal_bit = OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT,
574 .recal_en_bit = OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT,
575 .recal_st_bit = OMAP3430_PERIPH_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300576 .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
577 .autoidle_mask = OMAP3430_AUTO_PERIPH_DPLL_MASK,
578 .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsleyc1bd7aa2009-01-28 12:08:17 -0700579 .idlest_mask = OMAP3430_ST_PERIPH_CLK_MASK,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300580 .max_multiplier = OMAP3_MAX_DPLL_MULT,
Paul Walmsley95f538a2009-01-28 12:08:44 -0700581 .min_divider = 1,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300582 .max_divider = OMAP3_MAX_DPLL_DIV,
583 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Paul Walmsleyb045d082008-03-18 11:24:28 +0200584};
585
586static struct clk dpll4_ck = {
587 .name = "dpll4_ck",
Russell King548d8492008-11-04 14:02:46 +0000588 .ops = &clkops_noncore_dpll_ops,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200589 .parent = &sys_ck,
590 .dpll_data = &dpll4_dd,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300591 .round_rate = &omap2_dpll_round_rate,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700592 .set_rate = &omap3_dpll4_set_rate,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700593 .clkdm_name = "dpll4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +0200594 .recalc = &omap3_dpll_recalc,
595};
596
597/*
598 * This virtual clock provides the CLKOUTX2 output from the DPLL if the
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200599 * DPLL isn't bypassed --
600 * XXX does this serve any downstream clocks?
Paul Walmsleyb045d082008-03-18 11:24:28 +0200601 */
602static struct clk dpll4_x2_ck = {
603 .name = "dpll4_x2_ck",
Russell King57137182008-11-04 16:48:35 +0000604 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200605 .parent = &dpll4_ck,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700606 .clkdm_name = "dpll4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +0200607 .recalc = &omap3_clkoutx2_recalc,
608};
609
610static const struct clksel div16_dpll4_clksel[] = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200611 { .parent = &dpll4_ck, .rates = div16_dpll_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +0200612 { .parent = NULL }
613};
614
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200615/* This virtual clock is the source for dpll4_m2x2_ck */
616static struct clk dpll4_m2_ck = {
617 .name = "dpll4_m2_ck",
Russell King57137182008-11-04 16:48:35 +0000618 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200619 .parent = &dpll4_ck,
620 .init = &omap2_init_clksel_parent,
621 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430_CM_CLKSEL3),
622 .clksel_mask = OMAP3430_DIV_96M_MASK,
623 .clksel = div16_dpll4_clksel,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700624 .clkdm_name = "dpll4_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200625 .recalc = &omap2_clksel_recalc,
626};
627
Paul Walmsleyb045d082008-03-18 11:24:28 +0200628/* The PWRDN bit is apparently only available on 3430ES2 and above */
629static struct clk dpll4_m2x2_ck = {
630 .name = "dpll4_m2x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000631 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200632 .parent = &dpll4_m2_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200633 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
634 .enable_bit = OMAP3430_PWRDN_96M_SHIFT,
Russell King3f0a8202009-01-31 10:05:51 +0000635 .flags = INVERT_ENABLE,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700636 .clkdm_name = "dpll4_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200637 .recalc = &omap3_clkoutx2_recalc,
638};
639
640static const struct clksel omap_96m_alwon_fck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300641 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200642 { .parent = &dpll4_m2x2_ck, .rates = dpll_locked_rates },
643 { .parent = NULL }
Paul Walmsleyb045d082008-03-18 11:24:28 +0200644};
645
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700646/*
647 * DPLL4 generates DPLL4_M2X2_CLK which is then routed into the PRM as
648 * PRM_96M_ALWON_(F)CLK. Two clocks then emerge from the PRM:
649 * 96M_ALWON_FCLK (called "omap_96m_alwon_fck" below) and
650 * CM_96K_(F)CLK.
651 */
Paul Walmsleyb045d082008-03-18 11:24:28 +0200652static struct clk omap_96m_alwon_fck = {
653 .name = "omap_96m_alwon_fck",
Russell King57137182008-11-04 16:48:35 +0000654 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200655 .parent = &dpll4_m2x2_ck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200656 .init = &omap2_init_clksel_parent,
657 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +0300658 .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200659 .clksel = omap_96m_alwon_fck_clksel,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200660 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200661};
662
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700663static struct clk cm_96m_fck = {
664 .name = "cm_96m_fck",
Russell King57137182008-11-04 16:48:35 +0000665 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200666 .parent = &omap_96m_alwon_fck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200667 .recalc = &followparent_recalc,
668};
669
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700670static const struct clksel_rate omap_96m_dpll_rates[] = {
671 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
672 { .div = 0 }
673};
674
675static const struct clksel_rate omap_96m_sys_rates[] = {
676 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
677 { .div = 0 }
678};
679
680static const struct clksel omap_96m_fck_clksel[] = {
681 { .parent = &cm_96m_fck, .rates = omap_96m_dpll_rates },
682 { .parent = &sys_ck, .rates = omap_96m_sys_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200683 { .parent = NULL }
684};
685
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700686static struct clk omap_96m_fck = {
687 .name = "omap_96m_fck",
Russell King57137182008-11-04 16:48:35 +0000688 .ops = &clkops_null,
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700689 .parent = &sys_ck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200690 .init = &omap2_init_clksel_parent,
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700691 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
692 .clksel_mask = OMAP3430_SOURCE_96M_MASK,
693 .clksel = omap_96m_fck_clksel,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200694 .recalc = &omap2_clksel_recalc,
695};
696
697/* This virtual clock is the source for dpll4_m3x2_ck */
698static struct clk dpll4_m3_ck = {
699 .name = "dpll4_m3_ck",
Russell King57137182008-11-04 16:48:35 +0000700 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200701 .parent = &dpll4_ck,
702 .init = &omap2_init_clksel_parent,
703 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
704 .clksel_mask = OMAP3430_CLKSEL_TV_MASK,
705 .clksel = div16_dpll4_clksel,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700706 .clkdm_name = "dpll4_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200707 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200708};
709
710/* The PWRDN bit is apparently only available on 3430ES2 and above */
711static struct clk dpll4_m3x2_ck = {
712 .name = "dpll4_m3x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000713 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200714 .parent = &dpll4_m3_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200715 .init = &omap2_init_clksel_parent,
716 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
717 .enable_bit = OMAP3430_PWRDN_TV_SHIFT,
Russell King3f0a8202009-01-31 10:05:51 +0000718 .flags = INVERT_ENABLE,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700719 .clkdm_name = "dpll4_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200720 .recalc = &omap3_clkoutx2_recalc,
721};
722
723static const struct clksel virt_omap_54m_fck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300724 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200725 { .parent = &dpll4_m3x2_ck, .rates = dpll_locked_rates },
726 { .parent = NULL }
727};
728
729static struct clk virt_omap_54m_fck = {
730 .name = "virt_omap_54m_fck",
Russell King57137182008-11-04 16:48:35 +0000731 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200732 .parent = &dpll4_m3x2_ck,
733 .init = &omap2_init_clksel_parent,
734 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +0300735 .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200736 .clksel = virt_omap_54m_fck_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200737 .recalc = &omap2_clksel_recalc,
738};
739
740static const struct clksel_rate omap_54m_d4m3x2_rates[] = {
741 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
742 { .div = 0 }
743};
744
745static const struct clksel_rate omap_54m_alt_rates[] = {
746 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
747 { .div = 0 }
748};
749
750static const struct clksel omap_54m_clksel[] = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200751 { .parent = &virt_omap_54m_fck, .rates = omap_54m_d4m3x2_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +0200752 { .parent = &sys_altclk, .rates = omap_54m_alt_rates },
753 { .parent = NULL }
754};
755
756static struct clk omap_54m_fck = {
757 .name = "omap_54m_fck",
Russell King57137182008-11-04 16:48:35 +0000758 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200759 .init = &omap2_init_clksel_parent,
760 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700761 .clksel_mask = OMAP3430_SOURCE_54M_MASK,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200762 .clksel = omap_54m_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200763 .recalc = &omap2_clksel_recalc,
764};
765
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700766static const struct clksel_rate omap_48m_cm96m_rates[] = {
Paul Walmsleyb045d082008-03-18 11:24:28 +0200767 { .div = 2, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
768 { .div = 0 }
769};
770
771static const struct clksel_rate omap_48m_alt_rates[] = {
772 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
773 { .div = 0 }
774};
775
776static const struct clksel omap_48m_clksel[] = {
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700777 { .parent = &cm_96m_fck, .rates = omap_48m_cm96m_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +0200778 { .parent = &sys_altclk, .rates = omap_48m_alt_rates },
779 { .parent = NULL }
780};
781
782static struct clk omap_48m_fck = {
783 .name = "omap_48m_fck",
Russell King57137182008-11-04 16:48:35 +0000784 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200785 .init = &omap2_init_clksel_parent,
786 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700787 .clksel_mask = OMAP3430_SOURCE_48M_MASK,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200788 .clksel = omap_48m_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200789 .recalc = &omap2_clksel_recalc,
790};
791
792static struct clk omap_12m_fck = {
793 .name = "omap_12m_fck",
Russell King57137182008-11-04 16:48:35 +0000794 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200795 .parent = &omap_48m_fck,
796 .fixed_div = 4,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200797 .recalc = &omap2_fixed_divisor_recalc,
798};
799
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200800/* This virstual clock is the source for dpll4_m4x2_ck */
801static struct clk dpll4_m4_ck = {
802 .name = "dpll4_m4_ck",
Russell King57137182008-11-04 16:48:35 +0000803 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200804 .parent = &dpll4_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200805 .init = &omap2_init_clksel_parent,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200806 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
807 .clksel_mask = OMAP3430_CLKSEL_DSS1_MASK,
808 .clksel = div16_dpll4_clksel,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700809 .clkdm_name = "dpll4_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200810 .recalc = &omap2_clksel_recalc,
Paul Walmsleyae8578c2009-01-27 19:13:12 -0700811 .set_rate = &omap2_clksel_set_rate,
812 .round_rate = &omap2_clksel_round_rate,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200813};
814
815/* The PWRDN bit is apparently only available on 3430ES2 and above */
816static struct clk dpll4_m4x2_ck = {
817 .name = "dpll4_m4x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000818 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200819 .parent = &dpll4_m4_ck,
820 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
821 .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
Russell King3f0a8202009-01-31 10:05:51 +0000822 .flags = INVERT_ENABLE,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700823 .clkdm_name = "dpll4_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200824 .recalc = &omap3_clkoutx2_recalc,
825};
826
827/* This virtual clock is the source for dpll4_m5x2_ck */
828static struct clk dpll4_m5_ck = {
829 .name = "dpll4_m5_ck",
Russell King57137182008-11-04 16:48:35 +0000830 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200831 .parent = &dpll4_ck,
832 .init = &omap2_init_clksel_parent,
833 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_CLKSEL),
834 .clksel_mask = OMAP3430_CLKSEL_CAM_MASK,
835 .clksel = div16_dpll4_clksel,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700836 .clkdm_name = "dpll4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +0200837 .recalc = &omap2_clksel_recalc,
838};
839
840/* The PWRDN bit is apparently only available on 3430ES2 and above */
841static struct clk dpll4_m5x2_ck = {
842 .name = "dpll4_m5x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000843 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200844 .parent = &dpll4_m5_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200845 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
846 .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
Russell King3f0a8202009-01-31 10:05:51 +0000847 .flags = INVERT_ENABLE,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700848 .clkdm_name = "dpll4_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200849 .recalc = &omap3_clkoutx2_recalc,
850};
851
852/* This virtual clock is the source for dpll4_m6x2_ck */
853static struct clk dpll4_m6_ck = {
854 .name = "dpll4_m6_ck",
Russell King57137182008-11-04 16:48:35 +0000855 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200856 .parent = &dpll4_ck,
857 .init = &omap2_init_clksel_parent,
858 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
859 .clksel_mask = OMAP3430_DIV_DPLL4_MASK,
860 .clksel = div16_dpll4_clksel,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700861 .clkdm_name = "dpll4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +0200862 .recalc = &omap2_clksel_recalc,
863};
864
865/* The PWRDN bit is apparently only available on 3430ES2 and above */
866static struct clk dpll4_m6x2_ck = {
867 .name = "dpll4_m6x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000868 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200869 .parent = &dpll4_m6_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200870 .init = &omap2_init_clksel_parent,
871 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
872 .enable_bit = OMAP3430_PWRDN_EMU_PERIPH_SHIFT,
Russell King3f0a8202009-01-31 10:05:51 +0000873 .flags = INVERT_ENABLE,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700874 .clkdm_name = "dpll4_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200875 .recalc = &omap3_clkoutx2_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200876};
877
878static struct clk emu_per_alwon_ck = {
879 .name = "emu_per_alwon_ck",
Russell King57137182008-11-04 16:48:35 +0000880 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200881 .parent = &dpll4_m6x2_ck,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700882 .clkdm_name = "dpll4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +0200883 .recalc = &followparent_recalc,
884};
885
886/* DPLL5 */
887/* Supplies 120MHz clock, USIM source clock */
888/* Type: DPLL */
889/* 3430ES2 only */
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300890static struct dpll_data dpll5_dd = {
Paul Walmsleyb045d082008-03-18 11:24:28 +0200891 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL4),
892 .mult_mask = OMAP3430ES2_PERIPH2_DPLL_MULT_MASK,
893 .div1_mask = OMAP3430ES2_PERIPH2_DPLL_DIV_MASK,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700894 .freqsel_mask = OMAP3430ES2_PERIPH2_DPLL_FREQSEL_MASK,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200895 .control_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKEN2),
896 .enable_mask = OMAP3430ES2_EN_PERIPH2_DPLL_MASK,
Paul Walmsley542313c2008-07-03 12:24:45 +0300897 .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
Paul Walmsleyb045d082008-03-18 11:24:28 +0200898 .auto_recal_bit = OMAP3430ES2_EN_PERIPH2_DPLL_DRIFTGUARD_SHIFT,
899 .recal_en_bit = OMAP3430ES2_SND_PERIPH_DPLL_RECAL_EN_SHIFT,
900 .recal_st_bit = OMAP3430ES2_SND_PERIPH_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300901 .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_AUTOIDLE2_PLL),
902 .autoidle_mask = OMAP3430ES2_AUTO_PERIPH2_DPLL_MASK,
903 .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
Paul Walmsleyc1bd7aa2009-01-28 12:08:17 -0700904 .idlest_mask = OMAP3430ES2_ST_PERIPH2_CLK_MASK,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300905 .max_multiplier = OMAP3_MAX_DPLL_MULT,
Paul Walmsley95f538a2009-01-28 12:08:44 -0700906 .min_divider = 1,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300907 .max_divider = OMAP3_MAX_DPLL_DIV,
908 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Paul Walmsleyb045d082008-03-18 11:24:28 +0200909};
910
911static struct clk dpll5_ck = {
912 .name = "dpll5_ck",
Russell King548d8492008-11-04 14:02:46 +0000913 .ops = &clkops_noncore_dpll_ops,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200914 .parent = &sys_ck,
915 .dpll_data = &dpll5_dd,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300916 .round_rate = &omap2_dpll_round_rate,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700917 .set_rate = &omap3_noncore_dpll_set_rate,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700918 .clkdm_name = "dpll5_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +0200919 .recalc = &omap3_dpll_recalc,
920};
921
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200922static const struct clksel div16_dpll5_clksel[] = {
Paul Walmsleyb045d082008-03-18 11:24:28 +0200923 { .parent = &dpll5_ck, .rates = div16_dpll_rates },
924 { .parent = NULL }
925};
926
927static struct clk dpll5_m2_ck = {
928 .name = "dpll5_m2_ck",
Russell King57137182008-11-04 16:48:35 +0000929 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200930 .parent = &dpll5_ck,
931 .init = &omap2_init_clksel_parent,
932 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL5),
933 .clksel_mask = OMAP3430ES2_DIV_120M_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200934 .clksel = div16_dpll5_clksel,
Paul Walmsley46e0ccf2009-01-27 19:44:18 -0700935 .clkdm_name = "dpll5_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +0200936 .recalc = &omap2_clksel_recalc,
937};
938
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200939static const struct clksel omap_120m_fck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300940 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200941 { .parent = &dpll5_m2_ck, .rates = dpll_locked_rates },
942 { .parent = NULL }
943};
944
Paul Walmsleyb045d082008-03-18 11:24:28 +0200945static struct clk omap_120m_fck = {
946 .name = "omap_120m_fck",
Russell King57137182008-11-04 16:48:35 +0000947 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200948 .parent = &dpll5_m2_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +0300949 .init = &omap2_init_clksel_parent,
950 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
951 .clksel_mask = OMAP3430ES2_ST_PERIPH2_CLK_MASK,
952 .clksel = omap_120m_fck_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +0300953 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200954};
955
956/* CM EXTERNAL CLOCK OUTPUTS */
957
958static const struct clksel_rate clkout2_src_core_rates[] = {
959 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
960 { .div = 0 }
961};
962
963static const struct clksel_rate clkout2_src_sys_rates[] = {
964 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
965 { .div = 0 }
966};
967
968static const struct clksel_rate clkout2_src_96m_rates[] = {
969 { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
970 { .div = 0 }
971};
972
973static const struct clksel_rate clkout2_src_54m_rates[] = {
974 { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
975 { .div = 0 }
976};
977
978static const struct clksel clkout2_src_clksel[] = {
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700979 { .parent = &core_ck, .rates = clkout2_src_core_rates },
980 { .parent = &sys_ck, .rates = clkout2_src_sys_rates },
981 { .parent = &cm_96m_fck, .rates = clkout2_src_96m_rates },
982 { .parent = &omap_54m_fck, .rates = clkout2_src_54m_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +0200983 { .parent = NULL }
984};
985
986static struct clk clkout2_src_ck = {
987 .name = "clkout2_src_ck",
Russell Kingc1168dc2008-11-04 21:24:00 +0000988 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200989 .init = &omap2_init_clksel_parent,
990 .enable_reg = OMAP3430_CM_CLKOUT_CTRL,
991 .enable_bit = OMAP3430_CLKOUT2_EN_SHIFT,
992 .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
993 .clksel_mask = OMAP3430_CLKOUT2SOURCE_MASK,
994 .clksel = clkout2_src_clksel,
Paul Walmsley15b52bc2008-05-07 19:19:07 -0600995 .clkdm_name = "core_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +0200996 .recalc = &omap2_clksel_recalc,
997};
998
999static const struct clksel_rate sys_clkout2_rates[] = {
1000 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
1001 { .div = 2, .val = 1, .flags = RATE_IN_343X },
1002 { .div = 4, .val = 2, .flags = RATE_IN_343X },
1003 { .div = 8, .val = 3, .flags = RATE_IN_343X },
1004 { .div = 16, .val = 4, .flags = RATE_IN_343X },
1005 { .div = 0 },
1006};
1007
1008static const struct clksel sys_clkout2_clksel[] = {
1009 { .parent = &clkout2_src_ck, .rates = sys_clkout2_rates },
1010 { .parent = NULL },
1011};
1012
1013static struct clk sys_clkout2 = {
1014 .name = "sys_clkout2",
Russell King57137182008-11-04 16:48:35 +00001015 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001016 .init = &omap2_init_clksel_parent,
1017 .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
1018 .clksel_mask = OMAP3430_CLKOUT2_DIV_MASK,
1019 .clksel = sys_clkout2_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001020 .recalc = &omap2_clksel_recalc,
1021};
1022
1023/* CM OUTPUT CLOCKS */
1024
1025static struct clk corex2_fck = {
1026 .name = "corex2_fck",
Russell King57137182008-11-04 16:48:35 +00001027 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001028 .parent = &dpll3_m2x2_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001029 .recalc = &followparent_recalc,
1030};
1031
1032/* DPLL power domain clock controls */
1033
Paul Walmsleyb8168d12009-01-28 12:08:14 -07001034static const struct clksel_rate div4_rates[] = {
1035 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
1036 { .div = 2, .val = 2, .flags = RATE_IN_343X },
1037 { .div = 4, .val = 4, .flags = RATE_IN_343X },
1038 { .div = 0 }
1039};
1040
1041static const struct clksel div4_core_clksel[] = {
1042 { .parent = &core_ck, .rates = div4_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +02001043 { .parent = NULL }
1044};
1045
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001046/*
1047 * REVISIT: Are these in DPLL power domain or CM power domain? docs
1048 * may be inconsistent here?
1049 */
Paul Walmsleyb045d082008-03-18 11:24:28 +02001050static struct clk dpll1_fck = {
1051 .name = "dpll1_fck",
Russell King57137182008-11-04 16:48:35 +00001052 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001053 .parent = &core_ck,
1054 .init = &omap2_init_clksel_parent,
1055 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
1056 .clksel_mask = OMAP3430_MPU_CLK_SRC_MASK,
Paul Walmsleyb8168d12009-01-28 12:08:14 -07001057 .clksel = div4_core_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001058 .recalc = &omap2_clksel_recalc,
1059};
1060
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001061/*
1062 * MPU clksel:
1063 * If DPLL1 is locked, mpu_ck derives from DPLL1; otherwise, mpu_ck
1064 * derives from the high-frequency bypass clock originating from DPLL3,
1065 * called 'dpll1_fck'
1066 */
1067static const struct clksel mpu_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +03001068 { .parent = &dpll1_fck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001069 { .parent = &dpll1_x2m2_ck, .rates = dpll_locked_rates },
1070 { .parent = NULL }
1071};
1072
1073static struct clk mpu_ck = {
1074 .name = "mpu_ck",
Russell King57137182008-11-04 16:48:35 +00001075 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001076 .parent = &dpll1_x2m2_ck,
1077 .init = &omap2_init_clksel_parent,
1078 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
1079 .clksel_mask = OMAP3430_ST_MPU_CLK_MASK,
1080 .clksel = mpu_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001081 .clkdm_name = "mpu_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001082 .recalc = &omap2_clksel_recalc,
1083};
1084
1085/* arm_fck is divided by two when DPLL1 locked; otherwise, passthrough mpu_ck */
1086static const struct clksel_rate arm_fck_rates[] = {
1087 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
1088 { .div = 2, .val = 1, .flags = RATE_IN_343X },
1089 { .div = 0 },
1090};
1091
1092static const struct clksel arm_fck_clksel[] = {
1093 { .parent = &mpu_ck, .rates = arm_fck_rates },
1094 { .parent = NULL }
1095};
1096
1097static struct clk arm_fck = {
1098 .name = "arm_fck",
Russell King57137182008-11-04 16:48:35 +00001099 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001100 .parent = &mpu_ck,
1101 .init = &omap2_init_clksel_parent,
1102 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
1103 .clksel_mask = OMAP3430_ST_MPU_CLK_MASK,
1104 .clksel = arm_fck_clksel,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001105 .recalc = &omap2_clksel_recalc,
1106};
1107
Paul Walmsley333943b2008-08-19 11:08:45 +03001108/* XXX What about neon_clkdm ? */
1109
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001110/*
1111 * REVISIT: This clock is never specifically defined in the 3430 TRM,
1112 * although it is referenced - so this is a guess
1113 */
1114static struct clk emu_mpu_alwon_ck = {
1115 .name = "emu_mpu_alwon_ck",
Russell King57137182008-11-04 16:48:35 +00001116 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001117 .parent = &mpu_ck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001118 .recalc = &followparent_recalc,
1119};
1120
Paul Walmsleyb045d082008-03-18 11:24:28 +02001121static struct clk dpll2_fck = {
1122 .name = "dpll2_fck",
Russell King57137182008-11-04 16:48:35 +00001123 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001124 .parent = &core_ck,
1125 .init = &omap2_init_clksel_parent,
1126 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
1127 .clksel_mask = OMAP3430_IVA2_CLK_SRC_MASK,
Paul Walmsleyb8168d12009-01-28 12:08:14 -07001128 .clksel = div4_core_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001129 .recalc = &omap2_clksel_recalc,
1130};
1131
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001132/*
1133 * IVA2 clksel:
1134 * If DPLL2 is locked, iva2_ck derives from DPLL2; otherwise, iva2_ck
1135 * derives from the high-frequency bypass clock originating from DPLL3,
1136 * called 'dpll2_fck'
1137 */
1138
1139static const struct clksel iva2_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +03001140 { .parent = &dpll2_fck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001141 { .parent = &dpll2_m2_ck, .rates = dpll_locked_rates },
1142 { .parent = NULL }
1143};
1144
1145static struct clk iva2_ck = {
1146 .name = "iva2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +00001147 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001148 .parent = &dpll2_m2_ck,
1149 .init = &omap2_init_clksel_parent,
Hiroshi DOYU31c203d2008-04-01 10:11:22 +03001150 .enable_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, CM_FCLKEN),
1151 .enable_bit = OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001152 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD,
1153 OMAP3430_CM_IDLEST_PLL),
1154 .clksel_mask = OMAP3430_ST_IVA2_CLK_MASK,
1155 .clksel = iva2_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001156 .clkdm_name = "iva2_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001157 .recalc = &omap2_clksel_recalc,
1158};
1159
Paul Walmsleyb045d082008-03-18 11:24:28 +02001160/* Common interface clocks */
1161
Paul Walmsleyb8168d12009-01-28 12:08:14 -07001162static const struct clksel div2_core_clksel[] = {
1163 { .parent = &core_ck, .rates = div2_rates },
1164 { .parent = NULL }
1165};
1166
Paul Walmsleyb045d082008-03-18 11:24:28 +02001167static struct clk l3_ick = {
1168 .name = "l3_ick",
Russell King57137182008-11-04 16:48:35 +00001169 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001170 .parent = &core_ck,
1171 .init = &omap2_init_clksel_parent,
1172 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1173 .clksel_mask = OMAP3430_CLKSEL_L3_MASK,
1174 .clksel = div2_core_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001175 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001176 .recalc = &omap2_clksel_recalc,
1177};
1178
1179static const struct clksel div2_l3_clksel[] = {
1180 { .parent = &l3_ick, .rates = div2_rates },
1181 { .parent = NULL }
1182};
1183
1184static struct clk l4_ick = {
1185 .name = "l4_ick",
Russell King57137182008-11-04 16:48:35 +00001186 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001187 .parent = &l3_ick,
1188 .init = &omap2_init_clksel_parent,
1189 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1190 .clksel_mask = OMAP3430_CLKSEL_L4_MASK,
1191 .clksel = div2_l3_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001192 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001193 .recalc = &omap2_clksel_recalc,
1194
1195};
1196
1197static const struct clksel div2_l4_clksel[] = {
1198 { .parent = &l4_ick, .rates = div2_rates },
1199 { .parent = NULL }
1200};
1201
1202static struct clk rm_ick = {
1203 .name = "rm_ick",
Russell King57137182008-11-04 16:48:35 +00001204 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001205 .parent = &l4_ick,
1206 .init = &omap2_init_clksel_parent,
1207 .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
1208 .clksel_mask = OMAP3430_CLKSEL_RM_MASK,
1209 .clksel = div2_l4_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001210 .recalc = &omap2_clksel_recalc,
1211};
1212
1213/* GFX power domain */
1214
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001215/* GFX clocks are in 3430ES1 only. 3430ES2 and later uses the SGX instead */
Paul Walmsleyb045d082008-03-18 11:24:28 +02001216
1217static const struct clksel gfx_l3_clksel[] = {
1218 { .parent = &l3_ick, .rates = gfx_l3_rates },
1219 { .parent = NULL }
1220};
1221
Högander Jouni59559022008-08-19 11:08:45 +03001222/* Virtual parent clock for gfx_l3_ick and gfx_l3_fck */
1223static struct clk gfx_l3_ck = {
1224 .name = "gfx_l3_ck",
Russell Kingb36ee722008-11-04 17:59:52 +00001225 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001226 .parent = &l3_ick,
1227 .init = &omap2_init_clksel_parent,
1228 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
1229 .enable_bit = OMAP_EN_GFX_SHIFT,
Högander Jouni59559022008-08-19 11:08:45 +03001230 .recalc = &followparent_recalc,
1231};
1232
1233static struct clk gfx_l3_fck = {
1234 .name = "gfx_l3_fck",
Russell King57137182008-11-04 16:48:35 +00001235 .ops = &clkops_null,
Högander Jouni59559022008-08-19 11:08:45 +03001236 .parent = &gfx_l3_ck,
1237 .init = &omap2_init_clksel_parent,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001238 .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
1239 .clksel_mask = OMAP_CLKSEL_GFX_MASK,
1240 .clksel = gfx_l3_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001241 .clkdm_name = "gfx_3430es1_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001242 .recalc = &omap2_clksel_recalc,
1243};
1244
1245static struct clk gfx_l3_ick = {
1246 .name = "gfx_l3_ick",
Russell King57137182008-11-04 16:48:35 +00001247 .ops = &clkops_null,
Högander Jouni59559022008-08-19 11:08:45 +03001248 .parent = &gfx_l3_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +03001249 .clkdm_name = "gfx_3430es1_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001250 .recalc = &followparent_recalc,
1251};
1252
1253static struct clk gfx_cg1_ck = {
1254 .name = "gfx_cg1_ck",
Russell Kingb36ee722008-11-04 17:59:52 +00001255 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001256 .parent = &gfx_l3_fck, /* REVISIT: correct? */
Paul Walmsley333943b2008-08-19 11:08:45 +03001257 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001258 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
1259 .enable_bit = OMAP3430ES1_EN_2D_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001260 .clkdm_name = "gfx_3430es1_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001261 .recalc = &followparent_recalc,
1262};
1263
1264static struct clk gfx_cg2_ck = {
1265 .name = "gfx_cg2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +00001266 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001267 .parent = &gfx_l3_fck, /* REVISIT: correct? */
Paul Walmsley333943b2008-08-19 11:08:45 +03001268 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001269 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
1270 .enable_bit = OMAP3430ES1_EN_3D_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001271 .clkdm_name = "gfx_3430es1_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001272 .recalc = &followparent_recalc,
1273};
1274
1275/* SGX power domain - 3430ES2 only */
1276
1277static const struct clksel_rate sgx_core_rates[] = {
1278 { .div = 3, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
1279 { .div = 4, .val = 1, .flags = RATE_IN_343X },
1280 { .div = 6, .val = 2, .flags = RATE_IN_343X },
1281 { .div = 0 },
1282};
1283
1284static const struct clksel_rate sgx_96m_rates[] = {
1285 { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
1286 { .div = 0 },
1287};
1288
1289static const struct clksel sgx_clksel[] = {
1290 { .parent = &core_ck, .rates = sgx_core_rates },
1291 { .parent = &cm_96m_fck, .rates = sgx_96m_rates },
1292 { .parent = NULL },
1293};
1294
1295static struct clk sgx_fck = {
1296 .name = "sgx_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001297 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001298 .init = &omap2_init_clksel_parent,
1299 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_FCLKEN),
Daniel Stone712d7c82009-01-27 19:13:05 -07001300 .enable_bit = OMAP3430ES2_CM_FCLKEN_SGX_EN_SGX_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001301 .clksel_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_CLKSEL),
1302 .clksel_mask = OMAP3430ES2_CLKSEL_SGX_MASK,
1303 .clksel = sgx_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001304 .clkdm_name = "sgx_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001305 .recalc = &omap2_clksel_recalc,
1306};
1307
1308static struct clk sgx_ick = {
1309 .name = "sgx_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001310 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001311 .parent = &l3_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03001312 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001313 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_ICLKEN),
Daniel Stone712d7c82009-01-27 19:13:05 -07001314 .enable_bit = OMAP3430ES2_CM_ICLKEN_SGX_EN_SGX_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001315 .clkdm_name = "sgx_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001316 .recalc = &followparent_recalc,
1317};
1318
1319/* CORE power domain */
1320
1321static struct clk d2d_26m_fck = {
1322 .name = "d2d_26m_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001323 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001324 .parent = &sys_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +03001325 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001326 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1327 .enable_bit = OMAP3430ES1_EN_D2D_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001328 .clkdm_name = "d2d_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001329 .recalc = &followparent_recalc,
1330};
1331
1332static const struct clksel omap343x_gpt_clksel[] = {
1333 { .parent = &omap_32k_fck, .rates = gpt_32k_rates },
1334 { .parent = &sys_ck, .rates = gpt_sys_rates },
1335 { .parent = NULL}
1336};
1337
1338static struct clk gpt10_fck = {
1339 .name = "gpt10_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001340 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001341 .parent = &sys_ck,
1342 .init = &omap2_init_clksel_parent,
1343 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1344 .enable_bit = OMAP3430_EN_GPT10_SHIFT,
1345 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1346 .clksel_mask = OMAP3430_CLKSEL_GPT10_MASK,
1347 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001348 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001349 .recalc = &omap2_clksel_recalc,
1350};
1351
1352static struct clk gpt11_fck = {
1353 .name = "gpt11_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001354 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001355 .parent = &sys_ck,
1356 .init = &omap2_init_clksel_parent,
1357 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1358 .enable_bit = OMAP3430_EN_GPT11_SHIFT,
1359 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1360 .clksel_mask = OMAP3430_CLKSEL_GPT11_MASK,
1361 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001362 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001363 .recalc = &omap2_clksel_recalc,
1364};
1365
1366static struct clk cpefuse_fck = {
1367 .name = "cpefuse_fck",
Russell Kingc1168dc2008-11-04 21:24:00 +00001368 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001369 .parent = &sys_ck,
1370 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
1371 .enable_bit = OMAP3430ES2_EN_CPEFUSE_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001372 .recalc = &followparent_recalc,
1373};
1374
1375static struct clk ts_fck = {
1376 .name = "ts_fck",
Russell Kingc1168dc2008-11-04 21:24:00 +00001377 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001378 .parent = &omap_32k_fck,
1379 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
1380 .enable_bit = OMAP3430ES2_EN_TS_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001381 .recalc = &followparent_recalc,
1382};
1383
1384static struct clk usbtll_fck = {
1385 .name = "usbtll_fck",
Russell Kingc1168dc2008-11-04 21:24:00 +00001386 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001387 .parent = &omap_120m_fck,
1388 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
1389 .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001390 .recalc = &followparent_recalc,
1391};
1392
1393/* CORE 96M FCLK-derived clocks */
1394
1395static struct clk core_96m_fck = {
1396 .name = "core_96m_fck",
Russell King57137182008-11-04 16:48:35 +00001397 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001398 .parent = &omap_96m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03001399 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001400 .recalc = &followparent_recalc,
1401};
1402
1403static struct clk mmchs3_fck = {
1404 .name = "mmchs_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001405 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrend8874662008-12-10 17:37:16 -08001406 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001407 .parent = &core_96m_fck,
1408 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1409 .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001410 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001411 .recalc = &followparent_recalc,
1412};
1413
1414static struct clk mmchs2_fck = {
1415 .name = "mmchs_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001416 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrend8874662008-12-10 17:37:16 -08001417 .id = 1,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001418 .parent = &core_96m_fck,
1419 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1420 .enable_bit = OMAP3430_EN_MMC2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001421 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001422 .recalc = &followparent_recalc,
1423};
1424
1425static struct clk mspro_fck = {
1426 .name = "mspro_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001427 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001428 .parent = &core_96m_fck,
1429 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1430 .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001431 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001432 .recalc = &followparent_recalc,
1433};
1434
1435static struct clk mmchs1_fck = {
1436 .name = "mmchs_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001437 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001438 .parent = &core_96m_fck,
1439 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1440 .enable_bit = OMAP3430_EN_MMC1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001441 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001442 .recalc = &followparent_recalc,
1443};
1444
1445static struct clk i2c3_fck = {
1446 .name = "i2c_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001447 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001448 .id = 3,
1449 .parent = &core_96m_fck,
1450 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1451 .enable_bit = OMAP3430_EN_I2C3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001452 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001453 .recalc = &followparent_recalc,
1454};
1455
1456static struct clk i2c2_fck = {
1457 .name = "i2c_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001458 .ops = &clkops_omap2_dflt_wait,
Paul Walmsley333943b2008-08-19 11:08:45 +03001459 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001460 .parent = &core_96m_fck,
1461 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1462 .enable_bit = OMAP3430_EN_I2C2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001463 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001464 .recalc = &followparent_recalc,
1465};
1466
1467static struct clk i2c1_fck = {
1468 .name = "i2c_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001469 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001470 .id = 1,
1471 .parent = &core_96m_fck,
1472 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1473 .enable_bit = OMAP3430_EN_I2C1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001474 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001475 .recalc = &followparent_recalc,
1476};
1477
1478/*
1479 * MCBSP 1 & 5 get their 96MHz clock from core_96m_fck;
1480 * MCBSP 2, 3, 4 get their 96MHz clock from per_96m_fck.
1481 */
1482static const struct clksel_rate common_mcbsp_96m_rates[] = {
1483 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
1484 { .div = 0 }
1485};
1486
1487static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
1488 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
1489 { .div = 0 }
1490};
1491
1492static const struct clksel mcbsp_15_clksel[] = {
1493 { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
1494 { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
1495 { .parent = NULL }
1496};
1497
1498static struct clk mcbsp5_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001499 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001500 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001501 .id = 5,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001502 .init = &omap2_init_clksel_parent,
1503 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1504 .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
1505 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
1506 .clksel_mask = OMAP2_MCBSP5_CLKS_MASK,
1507 .clksel = mcbsp_15_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001508 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001509 .recalc = &omap2_clksel_recalc,
1510};
1511
1512static struct clk mcbsp1_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001513 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001514 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001515 .id = 1,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001516 .init = &omap2_init_clksel_parent,
1517 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1518 .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
1519 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
1520 .clksel_mask = OMAP2_MCBSP1_CLKS_MASK,
1521 .clksel = mcbsp_15_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001522 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001523 .recalc = &omap2_clksel_recalc,
1524};
1525
1526/* CORE_48M_FCK-derived clocks */
1527
1528static struct clk core_48m_fck = {
1529 .name = "core_48m_fck",
Russell King57137182008-11-04 16:48:35 +00001530 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001531 .parent = &omap_48m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03001532 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001533 .recalc = &followparent_recalc,
1534};
1535
1536static struct clk mcspi4_fck = {
1537 .name = "mcspi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001538 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001539 .id = 4,
1540 .parent = &core_48m_fck,
1541 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1542 .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001543 .recalc = &followparent_recalc,
1544};
1545
1546static struct clk mcspi3_fck = {
1547 .name = "mcspi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001548 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001549 .id = 3,
1550 .parent = &core_48m_fck,
1551 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1552 .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001553 .recalc = &followparent_recalc,
1554};
1555
1556static struct clk mcspi2_fck = {
1557 .name = "mcspi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001558 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001559 .id = 2,
1560 .parent = &core_48m_fck,
1561 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1562 .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001563 .recalc = &followparent_recalc,
1564};
1565
1566static struct clk mcspi1_fck = {
1567 .name = "mcspi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001568 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001569 .id = 1,
1570 .parent = &core_48m_fck,
1571 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1572 .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001573 .recalc = &followparent_recalc,
1574};
1575
1576static struct clk uart2_fck = {
1577 .name = "uart2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001578 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001579 .parent = &core_48m_fck,
1580 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1581 .enable_bit = OMAP3430_EN_UART2_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001582 .recalc = &followparent_recalc,
1583};
1584
1585static struct clk uart1_fck = {
1586 .name = "uart1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001587 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001588 .parent = &core_48m_fck,
1589 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1590 .enable_bit = OMAP3430_EN_UART1_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001591 .recalc = &followparent_recalc,
1592};
1593
1594static struct clk fshostusb_fck = {
1595 .name = "fshostusb_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001596 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001597 .parent = &core_48m_fck,
1598 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1599 .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001600 .recalc = &followparent_recalc,
1601};
1602
1603/* CORE_12M_FCK based clocks */
1604
1605static struct clk core_12m_fck = {
1606 .name = "core_12m_fck",
Russell King57137182008-11-04 16:48:35 +00001607 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001608 .parent = &omap_12m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03001609 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001610 .recalc = &followparent_recalc,
1611};
1612
1613static struct clk hdq_fck = {
1614 .name = "hdq_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001615 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001616 .parent = &core_12m_fck,
1617 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1618 .enable_bit = OMAP3430_EN_HDQ_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001619 .recalc = &followparent_recalc,
1620};
1621
1622/* DPLL3-derived clock */
1623
1624static const struct clksel_rate ssi_ssr_corex2_rates[] = {
1625 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
1626 { .div = 2, .val = 2, .flags = RATE_IN_343X },
1627 { .div = 3, .val = 3, .flags = RATE_IN_343X },
1628 { .div = 4, .val = 4, .flags = RATE_IN_343X },
1629 { .div = 6, .val = 6, .flags = RATE_IN_343X },
1630 { .div = 8, .val = 8, .flags = RATE_IN_343X },
1631 { .div = 0 }
1632};
1633
1634static const struct clksel ssi_ssr_clksel[] = {
1635 { .parent = &corex2_fck, .rates = ssi_ssr_corex2_rates },
1636 { .parent = NULL }
1637};
1638
1639static struct clk ssi_ssr_fck = {
1640 .name = "ssi_ssr_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00001641 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001642 .init = &omap2_init_clksel_parent,
1643 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1644 .enable_bit = OMAP3430_EN_SSI_SHIFT,
1645 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1646 .clksel_mask = OMAP3430_CLKSEL_SSI_MASK,
1647 .clksel = ssi_ssr_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001648 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001649 .recalc = &omap2_clksel_recalc,
1650};
1651
1652static struct clk ssi_sst_fck = {
1653 .name = "ssi_sst_fck",
Russell King57137182008-11-04 16:48:35 +00001654 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001655 .parent = &ssi_ssr_fck,
1656 .fixed_div = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001657 .recalc = &omap2_fixed_divisor_recalc,
1658};
1659
1660
1661
1662/* CORE_L3_ICK based clocks */
1663
Paul Walmsley333943b2008-08-19 11:08:45 +03001664/*
1665 * XXX must add clk_enable/clk_disable for these if standard code won't
1666 * handle it
1667 */
Paul Walmsleyb045d082008-03-18 11:24:28 +02001668static struct clk core_l3_ick = {
1669 .name = "core_l3_ick",
Russell King57137182008-11-04 16:48:35 +00001670 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001671 .parent = &l3_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03001672 .init = &omap2_init_clk_clkdm,
Paul Walmsley333943b2008-08-19 11:08:45 +03001673 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001674 .recalc = &followparent_recalc,
1675};
1676
1677static struct clk hsotgusb_ick = {
1678 .name = "hsotgusb_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001679 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001680 .parent = &core_l3_ick,
1681 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1682 .enable_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001683 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001684 .recalc = &followparent_recalc,
1685};
1686
1687static struct clk sdrc_ick = {
1688 .name = "sdrc_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001689 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001690 .parent = &core_l3_ick,
1691 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1692 .enable_bit = OMAP3430_EN_SDRC_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +00001693 .flags = ENABLE_ON_INIT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001694 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001695 .recalc = &followparent_recalc,
1696};
1697
1698static struct clk gpmc_fck = {
1699 .name = "gpmc_fck",
Russell King57137182008-11-04 16:48:35 +00001700 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001701 .parent = &core_l3_ick,
Russell King44dc9d02009-01-19 15:51:11 +00001702 .flags = ENABLE_ON_INIT, /* huh? */
Paul Walmsley333943b2008-08-19 11:08:45 +03001703 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001704 .recalc = &followparent_recalc,
1705};
1706
1707/* SECURITY_L3_ICK based clocks */
1708
1709static struct clk security_l3_ick = {
1710 .name = "security_l3_ick",
Russell King57137182008-11-04 16:48:35 +00001711 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001712 .parent = &l3_ick,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001713 .recalc = &followparent_recalc,
1714};
1715
1716static struct clk pka_ick = {
1717 .name = "pka_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001718 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001719 .parent = &security_l3_ick,
1720 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1721 .enable_bit = OMAP3430_EN_PKA_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001722 .recalc = &followparent_recalc,
1723};
1724
1725/* CORE_L4_ICK based clocks */
1726
1727static struct clk core_l4_ick = {
1728 .name = "core_l4_ick",
Russell King57137182008-11-04 16:48:35 +00001729 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001730 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03001731 .init = &omap2_init_clk_clkdm,
Paul Walmsley333943b2008-08-19 11:08:45 +03001732 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001733 .recalc = &followparent_recalc,
1734};
1735
1736static struct clk usbtll_ick = {
1737 .name = "usbtll_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001738 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001739 .parent = &core_l4_ick,
1740 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1741 .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001742 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001743 .recalc = &followparent_recalc,
1744};
1745
1746static struct clk mmchs3_ick = {
1747 .name = "mmchs_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001748 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrend8874662008-12-10 17:37:16 -08001749 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001750 .parent = &core_l4_ick,
1751 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1752 .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001753 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001754 .recalc = &followparent_recalc,
1755};
1756
1757/* Intersystem Communication Registers - chassis mode only */
1758static struct clk icr_ick = {
1759 .name = "icr_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001760 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001761 .parent = &core_l4_ick,
1762 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1763 .enable_bit = OMAP3430_EN_ICR_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001764 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001765 .recalc = &followparent_recalc,
1766};
1767
1768static struct clk aes2_ick = {
1769 .name = "aes2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001770 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001771 .parent = &core_l4_ick,
1772 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1773 .enable_bit = OMAP3430_EN_AES2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001774 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001775 .recalc = &followparent_recalc,
1776};
1777
1778static struct clk sha12_ick = {
1779 .name = "sha12_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001780 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001781 .parent = &core_l4_ick,
1782 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1783 .enable_bit = OMAP3430_EN_SHA12_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001784 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001785 .recalc = &followparent_recalc,
1786};
1787
1788static struct clk des2_ick = {
1789 .name = "des2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001790 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001791 .parent = &core_l4_ick,
1792 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1793 .enable_bit = OMAP3430_EN_DES2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001794 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001795 .recalc = &followparent_recalc,
1796};
1797
1798static struct clk mmchs2_ick = {
1799 .name = "mmchs_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001800 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrend8874662008-12-10 17:37:16 -08001801 .id = 1,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001802 .parent = &core_l4_ick,
1803 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1804 .enable_bit = OMAP3430_EN_MMC2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001805 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001806 .recalc = &followparent_recalc,
1807};
1808
1809static struct clk mmchs1_ick = {
1810 .name = "mmchs_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001811 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001812 .parent = &core_l4_ick,
1813 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1814 .enable_bit = OMAP3430_EN_MMC1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001815 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001816 .recalc = &followparent_recalc,
1817};
1818
1819static struct clk mspro_ick = {
1820 .name = "mspro_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001821 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001822 .parent = &core_l4_ick,
1823 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1824 .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001825 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001826 .recalc = &followparent_recalc,
1827};
1828
1829static struct clk hdq_ick = {
1830 .name = "hdq_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001831 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001832 .parent = &core_l4_ick,
1833 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1834 .enable_bit = OMAP3430_EN_HDQ_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001835 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001836 .recalc = &followparent_recalc,
1837};
1838
1839static struct clk mcspi4_ick = {
1840 .name = "mcspi_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001841 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001842 .id = 4,
1843 .parent = &core_l4_ick,
1844 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1845 .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001846 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001847 .recalc = &followparent_recalc,
1848};
1849
1850static struct clk mcspi3_ick = {
1851 .name = "mcspi_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001852 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001853 .id = 3,
1854 .parent = &core_l4_ick,
1855 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1856 .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001857 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001858 .recalc = &followparent_recalc,
1859};
1860
1861static struct clk mcspi2_ick = {
1862 .name = "mcspi_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001863 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001864 .id = 2,
1865 .parent = &core_l4_ick,
1866 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1867 .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001868 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001869 .recalc = &followparent_recalc,
1870};
1871
1872static struct clk mcspi1_ick = {
1873 .name = "mcspi_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001874 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001875 .id = 1,
1876 .parent = &core_l4_ick,
1877 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1878 .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001879 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001880 .recalc = &followparent_recalc,
1881};
1882
1883static struct clk i2c3_ick = {
1884 .name = "i2c_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001885 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001886 .id = 3,
1887 .parent = &core_l4_ick,
1888 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1889 .enable_bit = OMAP3430_EN_I2C3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001890 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001891 .recalc = &followparent_recalc,
1892};
1893
1894static struct clk i2c2_ick = {
1895 .name = "i2c_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001896 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001897 .id = 2,
1898 .parent = &core_l4_ick,
1899 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1900 .enable_bit = OMAP3430_EN_I2C2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001901 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001902 .recalc = &followparent_recalc,
1903};
1904
1905static struct clk i2c1_ick = {
1906 .name = "i2c_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001907 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001908 .id = 1,
1909 .parent = &core_l4_ick,
1910 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1911 .enable_bit = OMAP3430_EN_I2C1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001912 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001913 .recalc = &followparent_recalc,
1914};
1915
1916static struct clk uart2_ick = {
1917 .name = "uart2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001918 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001919 .parent = &core_l4_ick,
1920 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1921 .enable_bit = OMAP3430_EN_UART2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001922 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001923 .recalc = &followparent_recalc,
1924};
1925
1926static struct clk uart1_ick = {
1927 .name = "uart1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001928 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001929 .parent = &core_l4_ick,
1930 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1931 .enable_bit = OMAP3430_EN_UART1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001932 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001933 .recalc = &followparent_recalc,
1934};
1935
1936static struct clk gpt11_ick = {
1937 .name = "gpt11_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001938 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001939 .parent = &core_l4_ick,
1940 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1941 .enable_bit = OMAP3430_EN_GPT11_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001942 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001943 .recalc = &followparent_recalc,
1944};
1945
1946static struct clk gpt10_ick = {
1947 .name = "gpt10_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001948 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001949 .parent = &core_l4_ick,
1950 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1951 .enable_bit = OMAP3430_EN_GPT10_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001952 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001953 .recalc = &followparent_recalc,
1954};
1955
1956static struct clk mcbsp5_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001957 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001958 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001959 .id = 5,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001960 .parent = &core_l4_ick,
1961 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1962 .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001963 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001964 .recalc = &followparent_recalc,
1965};
1966
1967static struct clk mcbsp1_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001968 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001969 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001970 .id = 1,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001971 .parent = &core_l4_ick,
1972 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1973 .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001974 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001975 .recalc = &followparent_recalc,
1976};
1977
1978static struct clk fac_ick = {
1979 .name = "fac_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001980 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001981 .parent = &core_l4_ick,
1982 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1983 .enable_bit = OMAP3430ES1_EN_FAC_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001984 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001985 .recalc = &followparent_recalc,
1986};
1987
1988static struct clk mailboxes_ick = {
1989 .name = "mailboxes_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001990 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001991 .parent = &core_l4_ick,
1992 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1993 .enable_bit = OMAP3430_EN_MAILBOXES_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001994 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001995 .recalc = &followparent_recalc,
1996};
1997
1998static struct clk omapctrl_ick = {
1999 .name = "omapctrl_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002000 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002001 .parent = &core_l4_ick,
2002 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2003 .enable_bit = OMAP3430_EN_OMAPCTRL_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +00002004 .flags = ENABLE_ON_INIT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002005 .recalc = &followparent_recalc,
2006};
2007
2008/* SSI_L4_ICK based clocks */
2009
2010static struct clk ssi_l4_ick = {
2011 .name = "ssi_l4_ick",
Russell King57137182008-11-04 16:48:35 +00002012 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002013 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03002014 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002015 .recalc = &followparent_recalc,
2016};
2017
2018static struct clk ssi_ick = {
2019 .name = "ssi_ick",
Russell Kingbc51da42008-11-04 18:59:32 +00002020 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002021 .parent = &ssi_l4_ick,
2022 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2023 .enable_bit = OMAP3430_EN_SSI_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002024 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002025 .recalc = &followparent_recalc,
2026};
2027
2028/* REVISIT: Technically the TRM claims that this is CORE_CLK based,
2029 * but l4_ick makes more sense to me */
2030
2031static const struct clksel usb_l4_clksel[] = {
2032 { .parent = &l4_ick, .rates = div2_rates },
2033 { .parent = NULL },
2034};
2035
2036static struct clk usb_l4_ick = {
2037 .name = "usb_l4_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002038 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002039 .parent = &l4_ick,
2040 .init = &omap2_init_clksel_parent,
2041 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2042 .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
2043 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
2044 .clksel_mask = OMAP3430ES1_CLKSEL_FSHOSTUSB_MASK,
2045 .clksel = usb_l4_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002046 .recalc = &omap2_clksel_recalc,
2047};
2048
2049/* XXX MDM_INTC_ICK, SAD2D_ICK ?? */
2050
2051/* SECURITY_L4_ICK2 based clocks */
2052
2053static struct clk security_l4_ick2 = {
2054 .name = "security_l4_ick2",
Russell King57137182008-11-04 16:48:35 +00002055 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002056 .parent = &l4_ick,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002057 .recalc = &followparent_recalc,
2058};
2059
2060static struct clk aes1_ick = {
2061 .name = "aes1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002062 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002063 .parent = &security_l4_ick2,
2064 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2065 .enable_bit = OMAP3430_EN_AES1_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002066 .recalc = &followparent_recalc,
2067};
2068
2069static struct clk rng_ick = {
2070 .name = "rng_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002071 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002072 .parent = &security_l4_ick2,
2073 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2074 .enable_bit = OMAP3430_EN_RNG_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002075 .recalc = &followparent_recalc,
2076};
2077
2078static struct clk sha11_ick = {
2079 .name = "sha11_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002080 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002081 .parent = &security_l4_ick2,
2082 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2083 .enable_bit = OMAP3430_EN_SHA11_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002084 .recalc = &followparent_recalc,
2085};
2086
2087static struct clk des1_ick = {
2088 .name = "des1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002089 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002090 .parent = &security_l4_ick2,
2091 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2092 .enable_bit = OMAP3430_EN_DES1_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002093 .recalc = &followparent_recalc,
2094};
2095
2096/* DSS */
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002097static const struct clksel dss1_alwon_fck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +03002098 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002099 { .parent = &dpll4_m4x2_ck, .rates = dpll_locked_rates },
2100 { .parent = NULL }
2101};
Paul Walmsleyb045d082008-03-18 11:24:28 +02002102
2103static struct clk dss1_alwon_fck = {
2104 .name = "dss1_alwon_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00002105 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002106 .parent = &dpll4_m4x2_ck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002107 .init = &omap2_init_clksel_parent,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002108 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
2109 .enable_bit = OMAP3430_EN_DSS1_SHIFT,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002110 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +03002111 .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002112 .clksel = dss1_alwon_fck_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002113 .clkdm_name = "dss_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002114 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002115};
2116
2117static struct clk dss_tv_fck = {
2118 .name = "dss_tv_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00002119 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002120 .parent = &omap_54m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002121 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002122 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
2123 .enable_bit = OMAP3430_EN_TV_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002124 .clkdm_name = "dss_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002125 .recalc = &followparent_recalc,
2126};
2127
2128static struct clk dss_96m_fck = {
2129 .name = "dss_96m_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00002130 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002131 .parent = &omap_96m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002132 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002133 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
2134 .enable_bit = OMAP3430_EN_TV_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002135 .clkdm_name = "dss_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002136 .recalc = &followparent_recalc,
2137};
2138
2139static struct clk dss2_alwon_fck = {
2140 .name = "dss2_alwon_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00002141 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002142 .parent = &sys_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002143 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002144 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
2145 .enable_bit = OMAP3430_EN_DSS2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002146 .clkdm_name = "dss_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002147 .recalc = &followparent_recalc,
2148};
2149
2150static struct clk dss_ick = {
2151 /* Handles both L3 and L4 clocks */
2152 .name = "dss_ick",
Russell Kingbc51da42008-11-04 18:59:32 +00002153 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002154 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03002155 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002156 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),
2157 .enable_bit = OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002158 .clkdm_name = "dss_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002159 .recalc = &followparent_recalc,
2160};
2161
2162/* CAM */
2163
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002164static const struct clksel cam_mclk_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +03002165 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002166 { .parent = &dpll4_m5x2_ck, .rates = dpll_locked_rates },
2167 { .parent = NULL }
2168};
2169
Paul Walmsleyb045d082008-03-18 11:24:28 +02002170static struct clk cam_mclk = {
2171 .name = "cam_mclk",
Russell Kingb36ee722008-11-04 17:59:52 +00002172 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002173 .parent = &dpll4_m5x2_ck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002174 .init = &omap2_init_clksel_parent,
2175 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +03002176 .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002177 .clksel = cam_mclk_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002178 .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
2179 .enable_bit = OMAP3430_EN_CAM_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002180 .clkdm_name = "cam_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002181 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002182};
2183
Högander Jouni59559022008-08-19 11:08:45 +03002184static struct clk cam_ick = {
2185 /* Handles both L3 and L4 clocks */
2186 .name = "cam_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002187 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002188 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03002189 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002190 .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_ICLKEN),
2191 .enable_bit = OMAP3430_EN_CAM_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002192 .clkdm_name = "cam_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002193 .recalc = &followparent_recalc,
2194};
2195
Sergio Aguirre6c8fe0b2009-01-27 19:13:09 -07002196static struct clk csi2_96m_fck = {
2197 .name = "csi2_96m_fck",
2198 .ops = &clkops_omap2_dflt_wait,
2199 .parent = &core_96m_fck,
2200 .init = &omap2_init_clk_clkdm,
2201 .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
2202 .enable_bit = OMAP3430_EN_CSI2_SHIFT,
2203 .clkdm_name = "cam_clkdm",
2204 .recalc = &followparent_recalc,
2205};
2206
Paul Walmsleyb045d082008-03-18 11:24:28 +02002207/* USBHOST - 3430ES2 only */
2208
2209static struct clk usbhost_120m_fck = {
2210 .name = "usbhost_120m_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002211 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002212 .parent = &omap_120m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002213 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002214 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
2215 .enable_bit = OMAP3430ES2_EN_USBHOST2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002216 .clkdm_name = "usbhost_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002217 .recalc = &followparent_recalc,
2218};
2219
2220static struct clk usbhost_48m_fck = {
2221 .name = "usbhost_48m_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002222 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002223 .parent = &omap_48m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002224 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002225 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
2226 .enable_bit = OMAP3430ES2_EN_USBHOST1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002227 .clkdm_name = "usbhost_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002228 .recalc = &followparent_recalc,
2229};
2230
Högander Jouni59559022008-08-19 11:08:45 +03002231static struct clk usbhost_ick = {
2232 /* Handles both L3 and L4 clocks */
2233 .name = "usbhost_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002234 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002235 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03002236 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002237 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN),
2238 .enable_bit = OMAP3430ES2_EN_USBHOST_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002239 .clkdm_name = "usbhost_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002240 .recalc = &followparent_recalc,
2241};
2242
Paul Walmsleyb045d082008-03-18 11:24:28 +02002243/* WKUP */
2244
2245static const struct clksel_rate usim_96m_rates[] = {
2246 { .div = 2, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
2247 { .div = 4, .val = 4, .flags = RATE_IN_343X },
2248 { .div = 8, .val = 5, .flags = RATE_IN_343X },
2249 { .div = 10, .val = 6, .flags = RATE_IN_343X },
2250 { .div = 0 },
2251};
2252
2253static const struct clksel_rate usim_120m_rates[] = {
2254 { .div = 4, .val = 7, .flags = RATE_IN_343X | DEFAULT_RATE },
2255 { .div = 8, .val = 8, .flags = RATE_IN_343X },
2256 { .div = 16, .val = 9, .flags = RATE_IN_343X },
2257 { .div = 20, .val = 10, .flags = RATE_IN_343X },
2258 { .div = 0 },
2259};
2260
2261static const struct clksel usim_clksel[] = {
2262 { .parent = &omap_96m_fck, .rates = usim_96m_rates },
2263 { .parent = &omap_120m_fck, .rates = usim_120m_rates },
2264 { .parent = &sys_ck, .rates = div2_rates },
2265 { .parent = NULL },
2266};
2267
2268/* 3430ES2 only */
2269static struct clk usim_fck = {
2270 .name = "usim_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002271 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002272 .init = &omap2_init_clksel_parent,
2273 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2274 .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
2275 .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
2276 .clksel_mask = OMAP3430ES2_CLKSEL_USIMOCP_MASK,
2277 .clksel = usim_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002278 .recalc = &omap2_clksel_recalc,
2279};
2280
Paul Walmsley333943b2008-08-19 11:08:45 +03002281/* XXX should gpt1's clksel have wkup_32k_fck as the 32k opt? */
Paul Walmsleyb045d082008-03-18 11:24:28 +02002282static struct clk gpt1_fck = {
2283 .name = "gpt1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002284 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002285 .init = &omap2_init_clksel_parent,
2286 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2287 .enable_bit = OMAP3430_EN_GPT1_SHIFT,
2288 .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
2289 .clksel_mask = OMAP3430_CLKSEL_GPT1_MASK,
2290 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002291 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002292 .recalc = &omap2_clksel_recalc,
2293};
2294
2295static struct clk wkup_32k_fck = {
2296 .name = "wkup_32k_fck",
Russell King897dcde2008-11-04 16:35:03 +00002297 .ops = &clkops_null,
Paul Walmsley333943b2008-08-19 11:08:45 +03002298 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002299 .parent = &omap_32k_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002300 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002301 .recalc = &followparent_recalc,
2302};
2303
Jouni Hogander89db9482008-12-10 17:35:24 -08002304static struct clk gpio1_dbck = {
2305 .name = "gpio1_dbck",
Russell Kingb36ee722008-11-04 17:59:52 +00002306 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002307 .parent = &wkup_32k_fck,
2308 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2309 .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002310 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002311 .recalc = &followparent_recalc,
2312};
2313
2314static struct clk wdt2_fck = {
2315 .name = "wdt2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002316 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002317 .parent = &wkup_32k_fck,
2318 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2319 .enable_bit = OMAP3430_EN_WDT2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002320 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002321 .recalc = &followparent_recalc,
2322};
2323
2324static struct clk wkup_l4_ick = {
2325 .name = "wkup_l4_ick",
Russell King897dcde2008-11-04 16:35:03 +00002326 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002327 .parent = &sys_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002328 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002329 .recalc = &followparent_recalc,
2330};
2331
2332/* 3430ES2 only */
2333/* Never specifically named in the TRM, so we have to infer a likely name */
2334static struct clk usim_ick = {
2335 .name = "usim_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002336 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002337 .parent = &wkup_l4_ick,
2338 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2339 .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002340 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002341 .recalc = &followparent_recalc,
2342};
2343
2344static struct clk wdt2_ick = {
2345 .name = "wdt2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002346 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002347 .parent = &wkup_l4_ick,
2348 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2349 .enable_bit = OMAP3430_EN_WDT2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002350 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002351 .recalc = &followparent_recalc,
2352};
2353
2354static struct clk wdt1_ick = {
2355 .name = "wdt1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002356 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002357 .parent = &wkup_l4_ick,
2358 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2359 .enable_bit = OMAP3430_EN_WDT1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002360 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002361 .recalc = &followparent_recalc,
2362};
2363
2364static struct clk gpio1_ick = {
2365 .name = "gpio1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002366 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002367 .parent = &wkup_l4_ick,
2368 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2369 .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002370 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002371 .recalc = &followparent_recalc,
2372};
2373
2374static struct clk omap_32ksync_ick = {
2375 .name = "omap_32ksync_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002376 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002377 .parent = &wkup_l4_ick,
2378 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2379 .enable_bit = OMAP3430_EN_32KSYNC_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002380 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002381 .recalc = &followparent_recalc,
2382};
2383
Paul Walmsley333943b2008-08-19 11:08:45 +03002384/* XXX This clock no longer exists in 3430 TRM rev F */
Paul Walmsleyb045d082008-03-18 11:24:28 +02002385static struct clk gpt12_ick = {
2386 .name = "gpt12_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002387 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002388 .parent = &wkup_l4_ick,
2389 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2390 .enable_bit = OMAP3430_EN_GPT12_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002391 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002392 .recalc = &followparent_recalc,
2393};
2394
2395static struct clk gpt1_ick = {
2396 .name = "gpt1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002397 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002398 .parent = &wkup_l4_ick,
2399 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2400 .enable_bit = OMAP3430_EN_GPT1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002401 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002402 .recalc = &followparent_recalc,
2403};
2404
2405
2406
2407/* PER clock domain */
2408
2409static struct clk per_96m_fck = {
2410 .name = "per_96m_fck",
Russell King57137182008-11-04 16:48:35 +00002411 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002412 .parent = &omap_96m_alwon_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002413 .init = &omap2_init_clk_clkdm,
Paul Walmsley333943b2008-08-19 11:08:45 +03002414 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002415 .recalc = &followparent_recalc,
2416};
2417
2418static struct clk per_48m_fck = {
2419 .name = "per_48m_fck",
Russell King57137182008-11-04 16:48:35 +00002420 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002421 .parent = &omap_48m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002422 .init = &omap2_init_clk_clkdm,
Paul Walmsley333943b2008-08-19 11:08:45 +03002423 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002424 .recalc = &followparent_recalc,
2425};
2426
2427static struct clk uart3_fck = {
2428 .name = "uart3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002429 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002430 .parent = &per_48m_fck,
2431 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2432 .enable_bit = OMAP3430_EN_UART3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002433 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002434 .recalc = &followparent_recalc,
2435};
2436
2437static struct clk gpt2_fck = {
2438 .name = "gpt2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002439 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002440 .init = &omap2_init_clksel_parent,
2441 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2442 .enable_bit = OMAP3430_EN_GPT2_SHIFT,
2443 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2444 .clksel_mask = OMAP3430_CLKSEL_GPT2_MASK,
2445 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002446 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002447 .recalc = &omap2_clksel_recalc,
2448};
2449
2450static struct clk gpt3_fck = {
2451 .name = "gpt3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002452 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002453 .init = &omap2_init_clksel_parent,
2454 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2455 .enable_bit = OMAP3430_EN_GPT3_SHIFT,
2456 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2457 .clksel_mask = OMAP3430_CLKSEL_GPT3_MASK,
2458 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002459 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002460 .recalc = &omap2_clksel_recalc,
2461};
2462
2463static struct clk gpt4_fck = {
2464 .name = "gpt4_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002465 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002466 .init = &omap2_init_clksel_parent,
2467 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2468 .enable_bit = OMAP3430_EN_GPT4_SHIFT,
2469 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2470 .clksel_mask = OMAP3430_CLKSEL_GPT4_MASK,
2471 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002472 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002473 .recalc = &omap2_clksel_recalc,
2474};
2475
2476static struct clk gpt5_fck = {
2477 .name = "gpt5_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002478 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002479 .init = &omap2_init_clksel_parent,
2480 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2481 .enable_bit = OMAP3430_EN_GPT5_SHIFT,
2482 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2483 .clksel_mask = OMAP3430_CLKSEL_GPT5_MASK,
2484 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002485 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002486 .recalc = &omap2_clksel_recalc,
2487};
2488
2489static struct clk gpt6_fck = {
2490 .name = "gpt6_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002491 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002492 .init = &omap2_init_clksel_parent,
2493 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2494 .enable_bit = OMAP3430_EN_GPT6_SHIFT,
2495 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2496 .clksel_mask = OMAP3430_CLKSEL_GPT6_MASK,
2497 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002498 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002499 .recalc = &omap2_clksel_recalc,
2500};
2501
2502static struct clk gpt7_fck = {
2503 .name = "gpt7_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002504 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002505 .init = &omap2_init_clksel_parent,
2506 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2507 .enable_bit = OMAP3430_EN_GPT7_SHIFT,
2508 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2509 .clksel_mask = OMAP3430_CLKSEL_GPT7_MASK,
2510 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002511 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002512 .recalc = &omap2_clksel_recalc,
2513};
2514
2515static struct clk gpt8_fck = {
2516 .name = "gpt8_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002517 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002518 .init = &omap2_init_clksel_parent,
2519 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2520 .enable_bit = OMAP3430_EN_GPT8_SHIFT,
2521 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2522 .clksel_mask = OMAP3430_CLKSEL_GPT8_MASK,
2523 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002524 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002525 .recalc = &omap2_clksel_recalc,
2526};
2527
2528static struct clk gpt9_fck = {
2529 .name = "gpt9_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002530 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002531 .init = &omap2_init_clksel_parent,
2532 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2533 .enable_bit = OMAP3430_EN_GPT9_SHIFT,
2534 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2535 .clksel_mask = OMAP3430_CLKSEL_GPT9_MASK,
2536 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002537 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002538 .recalc = &omap2_clksel_recalc,
2539};
2540
2541static struct clk per_32k_alwon_fck = {
2542 .name = "per_32k_alwon_fck",
Russell King897dcde2008-11-04 16:35:03 +00002543 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002544 .parent = &omap_32k_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002545 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002546 .recalc = &followparent_recalc,
2547};
2548
Jouni Hogander89db9482008-12-10 17:35:24 -08002549static struct clk gpio6_dbck = {
2550 .name = "gpio6_dbck",
Russell Kingb36ee722008-11-04 17:59:52 +00002551 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002552 .parent = &per_32k_alwon_fck,
2553 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002554 .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002555 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002556 .recalc = &followparent_recalc,
2557};
2558
Jouni Hogander89db9482008-12-10 17:35:24 -08002559static struct clk gpio5_dbck = {
2560 .name = "gpio5_dbck",
Russell Kingb36ee722008-11-04 17:59:52 +00002561 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002562 .parent = &per_32k_alwon_fck,
2563 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002564 .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002565 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002566 .recalc = &followparent_recalc,
2567};
2568
Jouni Hogander89db9482008-12-10 17:35:24 -08002569static struct clk gpio4_dbck = {
2570 .name = "gpio4_dbck",
Russell Kingb36ee722008-11-04 17:59:52 +00002571 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002572 .parent = &per_32k_alwon_fck,
2573 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002574 .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002575 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002576 .recalc = &followparent_recalc,
2577};
2578
Jouni Hogander89db9482008-12-10 17:35:24 -08002579static struct clk gpio3_dbck = {
2580 .name = "gpio3_dbck",
Russell Kingb36ee722008-11-04 17:59:52 +00002581 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002582 .parent = &per_32k_alwon_fck,
2583 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002584 .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002585 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002586 .recalc = &followparent_recalc,
2587};
2588
Jouni Hogander89db9482008-12-10 17:35:24 -08002589static struct clk gpio2_dbck = {
2590 .name = "gpio2_dbck",
Russell Kingb36ee722008-11-04 17:59:52 +00002591 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002592 .parent = &per_32k_alwon_fck,
2593 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002594 .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002595 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002596 .recalc = &followparent_recalc,
2597};
2598
2599static struct clk wdt3_fck = {
2600 .name = "wdt3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002601 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002602 .parent = &per_32k_alwon_fck,
2603 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2604 .enable_bit = OMAP3430_EN_WDT3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002605 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002606 .recalc = &followparent_recalc,
2607};
2608
2609static struct clk per_l4_ick = {
2610 .name = "per_l4_ick",
Russell King57137182008-11-04 16:48:35 +00002611 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002612 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03002613 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002614 .recalc = &followparent_recalc,
2615};
2616
2617static struct clk gpio6_ick = {
2618 .name = "gpio6_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002619 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002620 .parent = &per_l4_ick,
2621 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2622 .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002623 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002624 .recalc = &followparent_recalc,
2625};
2626
2627static struct clk gpio5_ick = {
2628 .name = "gpio5_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002629 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002630 .parent = &per_l4_ick,
2631 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2632 .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002633 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002634 .recalc = &followparent_recalc,
2635};
2636
2637static struct clk gpio4_ick = {
2638 .name = "gpio4_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002639 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002640 .parent = &per_l4_ick,
2641 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2642 .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002643 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002644 .recalc = &followparent_recalc,
2645};
2646
2647static struct clk gpio3_ick = {
2648 .name = "gpio3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002649 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002650 .parent = &per_l4_ick,
2651 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2652 .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002653 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002654 .recalc = &followparent_recalc,
2655};
2656
2657static struct clk gpio2_ick = {
2658 .name = "gpio2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002659 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002660 .parent = &per_l4_ick,
2661 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2662 .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002663 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002664 .recalc = &followparent_recalc,
2665};
2666
2667static struct clk wdt3_ick = {
2668 .name = "wdt3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002669 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002670 .parent = &per_l4_ick,
2671 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2672 .enable_bit = OMAP3430_EN_WDT3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002673 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002674 .recalc = &followparent_recalc,
2675};
2676
2677static struct clk uart3_ick = {
2678 .name = "uart3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002679 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002680 .parent = &per_l4_ick,
2681 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2682 .enable_bit = OMAP3430_EN_UART3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002683 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002684 .recalc = &followparent_recalc,
2685};
2686
2687static struct clk gpt9_ick = {
2688 .name = "gpt9_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002689 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002690 .parent = &per_l4_ick,
2691 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2692 .enable_bit = OMAP3430_EN_GPT9_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002693 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002694 .recalc = &followparent_recalc,
2695};
2696
2697static struct clk gpt8_ick = {
2698 .name = "gpt8_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002699 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002700 .parent = &per_l4_ick,
2701 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2702 .enable_bit = OMAP3430_EN_GPT8_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002703 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002704 .recalc = &followparent_recalc,
2705};
2706
2707static struct clk gpt7_ick = {
2708 .name = "gpt7_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002709 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002710 .parent = &per_l4_ick,
2711 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2712 .enable_bit = OMAP3430_EN_GPT7_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002713 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002714 .recalc = &followparent_recalc,
2715};
2716
2717static struct clk gpt6_ick = {
2718 .name = "gpt6_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002719 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002720 .parent = &per_l4_ick,
2721 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2722 .enable_bit = OMAP3430_EN_GPT6_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002723 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002724 .recalc = &followparent_recalc,
2725};
2726
2727static struct clk gpt5_ick = {
2728 .name = "gpt5_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002729 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002730 .parent = &per_l4_ick,
2731 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2732 .enable_bit = OMAP3430_EN_GPT5_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002733 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002734 .recalc = &followparent_recalc,
2735};
2736
2737static struct clk gpt4_ick = {
2738 .name = "gpt4_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002739 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002740 .parent = &per_l4_ick,
2741 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2742 .enable_bit = OMAP3430_EN_GPT4_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002743 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002744 .recalc = &followparent_recalc,
2745};
2746
2747static struct clk gpt3_ick = {
2748 .name = "gpt3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002749 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002750 .parent = &per_l4_ick,
2751 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2752 .enable_bit = OMAP3430_EN_GPT3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002753 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002754 .recalc = &followparent_recalc,
2755};
2756
2757static struct clk gpt2_ick = {
2758 .name = "gpt2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002759 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002760 .parent = &per_l4_ick,
2761 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2762 .enable_bit = OMAP3430_EN_GPT2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002763 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002764 .recalc = &followparent_recalc,
2765};
2766
2767static struct clk mcbsp2_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002768 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002769 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002770 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002771 .parent = &per_l4_ick,
2772 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2773 .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002774 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002775 .recalc = &followparent_recalc,
2776};
2777
2778static struct clk mcbsp3_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002779 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002780 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002781 .id = 3,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002782 .parent = &per_l4_ick,
2783 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2784 .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002785 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002786 .recalc = &followparent_recalc,
2787};
2788
2789static struct clk mcbsp4_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002790 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002791 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002792 .id = 4,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002793 .parent = &per_l4_ick,
2794 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2795 .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002796 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002797 .recalc = &followparent_recalc,
2798};
2799
2800static const struct clksel mcbsp_234_clksel[] = {
Paul Walmsley9cfd9852009-01-27 19:13:02 -07002801 { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
2802 { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +02002803 { .parent = NULL }
2804};
2805
2806static struct clk mcbsp2_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002807 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002808 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002809 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002810 .init = &omap2_init_clksel_parent,
2811 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2812 .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
2813 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
2814 .clksel_mask = OMAP2_MCBSP2_CLKS_MASK,
2815 .clksel = mcbsp_234_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002816 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002817 .recalc = &omap2_clksel_recalc,
2818};
2819
2820static struct clk mcbsp3_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002821 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002822 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002823 .id = 3,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002824 .init = &omap2_init_clksel_parent,
2825 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2826 .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
2827 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
2828 .clksel_mask = OMAP2_MCBSP3_CLKS_MASK,
2829 .clksel = mcbsp_234_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002830 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002831 .recalc = &omap2_clksel_recalc,
2832};
2833
2834static struct clk mcbsp4_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002835 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002836 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002837 .id = 4,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002838 .init = &omap2_init_clksel_parent,
2839 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2840 .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
2841 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
2842 .clksel_mask = OMAP2_MCBSP4_CLKS_MASK,
2843 .clksel = mcbsp_234_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002844 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002845 .recalc = &omap2_clksel_recalc,
2846};
2847
2848/* EMU clocks */
2849
2850/* More information: ARM Cortex-A8 Technical Reference Manual, sect 10.1 */
2851
2852static const struct clksel_rate emu_src_sys_rates[] = {
2853 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
2854 { .div = 0 },
2855};
2856
2857static const struct clksel_rate emu_src_core_rates[] = {
2858 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
2859 { .div = 0 },
2860};
2861
2862static const struct clksel_rate emu_src_per_rates[] = {
2863 { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
2864 { .div = 0 },
2865};
2866
2867static const struct clksel_rate emu_src_mpu_rates[] = {
2868 { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
2869 { .div = 0 },
2870};
2871
2872static const struct clksel emu_src_clksel[] = {
2873 { .parent = &sys_ck, .rates = emu_src_sys_rates },
2874 { .parent = &emu_core_alwon_ck, .rates = emu_src_core_rates },
2875 { .parent = &emu_per_alwon_ck, .rates = emu_src_per_rates },
2876 { .parent = &emu_mpu_alwon_ck, .rates = emu_src_mpu_rates },
2877 { .parent = NULL },
2878};
2879
2880/*
2881 * Like the clkout_src clocks, emu_src_clk is a virtual clock, existing only
2882 * to switch the source of some of the EMU clocks.
2883 * XXX Are there CLKEN bits for these EMU clks?
2884 */
2885static struct clk emu_src_ck = {
2886 .name = "emu_src_ck",
Russell King897dcde2008-11-04 16:35:03 +00002887 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002888 .init = &omap2_init_clksel_parent,
2889 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2890 .clksel_mask = OMAP3430_MUX_CTRL_MASK,
2891 .clksel = emu_src_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002892 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002893 .recalc = &omap2_clksel_recalc,
2894};
2895
2896static const struct clksel_rate pclk_emu_rates[] = {
2897 { .div = 2, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
2898 { .div = 3, .val = 3, .flags = RATE_IN_343X },
2899 { .div = 4, .val = 4, .flags = RATE_IN_343X },
2900 { .div = 6, .val = 6, .flags = RATE_IN_343X },
2901 { .div = 0 },
2902};
2903
2904static const struct clksel pclk_emu_clksel[] = {
2905 { .parent = &emu_src_ck, .rates = pclk_emu_rates },
2906 { .parent = NULL },
2907};
2908
2909static struct clk pclk_fck = {
2910 .name = "pclk_fck",
Russell King897dcde2008-11-04 16:35:03 +00002911 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002912 .init = &omap2_init_clksel_parent,
2913 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2914 .clksel_mask = OMAP3430_CLKSEL_PCLK_MASK,
2915 .clksel = pclk_emu_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002916 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002917 .recalc = &omap2_clksel_recalc,
2918};
2919
2920static const struct clksel_rate pclkx2_emu_rates[] = {
2921 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
2922 { .div = 2, .val = 2, .flags = RATE_IN_343X },
2923 { .div = 3, .val = 3, .flags = RATE_IN_343X },
2924 { .div = 0 },
2925};
2926
2927static const struct clksel pclkx2_emu_clksel[] = {
2928 { .parent = &emu_src_ck, .rates = pclkx2_emu_rates },
2929 { .parent = NULL },
2930};
2931
2932static struct clk pclkx2_fck = {
2933 .name = "pclkx2_fck",
Russell King897dcde2008-11-04 16:35:03 +00002934 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002935 .init = &omap2_init_clksel_parent,
2936 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2937 .clksel_mask = OMAP3430_CLKSEL_PCLKX2_MASK,
2938 .clksel = pclkx2_emu_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002939 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002940 .recalc = &omap2_clksel_recalc,
2941};
2942
2943static const struct clksel atclk_emu_clksel[] = {
2944 { .parent = &emu_src_ck, .rates = div2_rates },
2945 { .parent = NULL },
2946};
2947
2948static struct clk atclk_fck = {
2949 .name = "atclk_fck",
Russell King897dcde2008-11-04 16:35:03 +00002950 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002951 .init = &omap2_init_clksel_parent,
2952 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2953 .clksel_mask = OMAP3430_CLKSEL_ATCLK_MASK,
2954 .clksel = atclk_emu_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002955 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002956 .recalc = &omap2_clksel_recalc,
2957};
2958
2959static struct clk traceclk_src_fck = {
2960 .name = "traceclk_src_fck",
Russell King897dcde2008-11-04 16:35:03 +00002961 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002962 .init = &omap2_init_clksel_parent,
2963 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2964 .clksel_mask = OMAP3430_TRACE_MUX_CTRL_MASK,
2965 .clksel = emu_src_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002966 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002967 .recalc = &omap2_clksel_recalc,
2968};
2969
2970static const struct clksel_rate traceclk_rates[] = {
2971 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
2972 { .div = 2, .val = 2, .flags = RATE_IN_343X },
2973 { .div = 4, .val = 4, .flags = RATE_IN_343X },
2974 { .div = 0 },
2975};
2976
2977static const struct clksel traceclk_clksel[] = {
2978 { .parent = &traceclk_src_fck, .rates = traceclk_rates },
2979 { .parent = NULL },
2980};
2981
2982static struct clk traceclk_fck = {
2983 .name = "traceclk_fck",
Russell King897dcde2008-11-04 16:35:03 +00002984 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002985 .init = &omap2_init_clksel_parent,
2986 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2987 .clksel_mask = OMAP3430_CLKSEL_TRACECLK_MASK,
2988 .clksel = traceclk_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002989 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002990 .recalc = &omap2_clksel_recalc,
2991};
2992
2993/* SR clocks */
2994
2995/* SmartReflex fclk (VDD1) */
2996static struct clk sr1_fck = {
2997 .name = "sr1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002998 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002999 .parent = &sys_ck,
3000 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
3001 .enable_bit = OMAP3430_EN_SR1_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003002 .recalc = &followparent_recalc,
3003};
3004
3005/* SmartReflex fclk (VDD2) */
3006static struct clk sr2_fck = {
3007 .name = "sr2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00003008 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003009 .parent = &sys_ck,
3010 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
3011 .enable_bit = OMAP3430_EN_SR2_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003012 .recalc = &followparent_recalc,
3013};
3014
3015static struct clk sr_l4_ick = {
3016 .name = "sr_l4_ick",
Russell King897dcde2008-11-04 16:35:03 +00003017 .ops = &clkops_null, /* RMK: missing? */
Paul Walmsleyb045d082008-03-18 11:24:28 +02003018 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03003019 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02003020 .recalc = &followparent_recalc,
3021};
3022
3023/* SECURE_32K_FCK clocks */
3024
Paul Walmsley333943b2008-08-19 11:08:45 +03003025/* XXX This clock no longer exists in 3430 TRM rev F */
Paul Walmsleyb045d082008-03-18 11:24:28 +02003026static struct clk gpt12_fck = {
3027 .name = "gpt12_fck",
Russell King897dcde2008-11-04 16:35:03 +00003028 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003029 .parent = &secure_32k_fck,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003030 .recalc = &followparent_recalc,
3031};
3032
3033static struct clk wdt1_fck = {
3034 .name = "wdt1_fck",
Russell King897dcde2008-11-04 16:35:03 +00003035 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003036 .parent = &secure_32k_fck,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003037 .recalc = &followparent_recalc,
3038};
3039
Paul Walmsleyb045d082008-03-18 11:24:28 +02003040#endif