blob: ac09248b7468ead96a7431e381ee6f70f07b65cb [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Processor capabilities determination functions.
3 *
4 * Copyright (C) xxxx the Anonymous
Ralf Baechle010b8532006-01-29 18:42:08 +00005 * Copyright (C) 1994 - 2006 Ralf Baechle
Ralf Baechle41943182005-05-05 16:45:59 +00006 * Copyright (C) 2003, 2004 Maciej W. Rozycki
Ralf Baechle70342282013-01-22 12:59:30 +01007 * Copyright (C) 2001, 2004, 2011, 2012 MIPS Technologies, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; either version
12 * 2 of the License, or (at your option) any later version.
13 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/init.h>
15#include <linux/kernel.h>
16#include <linux/ptrace.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010017#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/stddef.h>
Paul Gortmaker73bc2562011-07-23 16:30:40 -040019#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
Ralf Baechle57599062007-02-18 19:07:31 +000021#include <asm/bugs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <asm/cpu.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020023#include <asm/cpu-type.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <asm/fpu.h>
25#include <asm/mipsregs.h>
David Daney654f57b2008-09-23 00:07:16 -070026#include <asm/watch.h>
Paul Gortmaker06372a62011-07-23 16:26:41 -040027#include <asm/elf.h>
Chris Dearmana074f0e2009-07-10 01:51:27 -070028#include <asm/spram.h>
David Daney949e51b2010-10-14 11:32:33 -070029#include <asm/uaccess.h>
30
Paul Gortmaker078a55f2013-06-18 13:38:59 +000031static int mips_fpu_disabled;
Kevin Cernekee0103d232010-05-02 14:43:52 -070032
33static int __init fpu_disable(char *s)
34{
35 cpu_data[0].options &= ~MIPS_CPU_FPU;
36 mips_fpu_disabled = 1;
37
38 return 1;
39}
40
41__setup("nofpu", fpu_disable);
42
Paul Gortmaker078a55f2013-06-18 13:38:59 +000043int mips_dsp_disabled;
Kevin Cernekee0103d232010-05-02 14:43:52 -070044
45static int __init dsp_disable(char *s)
46{
Steven J. Hillee80f7c72012-08-03 10:26:04 -050047 cpu_data[0].ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
Kevin Cernekee0103d232010-05-02 14:43:52 -070048 mips_dsp_disabled = 1;
49
50 return 1;
51}
52
53__setup("nodsp", dsp_disable);
54
Marc St-Jean9267a302007-06-14 15:55:31 -060055static inline void check_errata(void)
56{
57 struct cpuinfo_mips *c = &current_cpu_data;
58
Ralf Baechle69f24d12013-09-17 10:25:47 +020059 switch (current_cpu_type()) {
Marc St-Jean9267a302007-06-14 15:55:31 -060060 case CPU_34K:
61 /*
62 * Erratum "RPS May Cause Incorrect Instruction Execution"
63 * This code only handles VPE0, any SMP/SMTC/RTOS code
64 * making use of VPE1 will be responsable for that VPE.
65 */
66 if ((c->processor_id & PRID_REV_MASK) <= PRID_REV_34K_V1_0_2)
67 write_c0_config7(read_c0_config7() | MIPS_CONF7_RPS);
68 break;
69 default:
70 break;
71 }
72}
73
Linus Torvalds1da177e2005-04-16 15:20:36 -070074void __init check_bugs32(void)
75{
Marc St-Jean9267a302007-06-14 15:55:31 -060076 check_errata();
Linus Torvalds1da177e2005-04-16 15:20:36 -070077}
78
79/*
80 * Probe whether cpu has config register by trying to play with
81 * alternate cache bit and see whether it matters.
82 * It's used by cpu_probe to distinguish between R3000A and R3081.
83 */
84static inline int cpu_has_confreg(void)
85{
86#ifdef CONFIG_CPU_R3000
87 extern unsigned long r3k_cache_size(unsigned long);
88 unsigned long size1, size2;
89 unsigned long cfg = read_c0_conf();
90
91 size1 = r3k_cache_size(ST0_ISC);
92 write_c0_conf(cfg ^ R30XX_CONF_AC);
93 size2 = r3k_cache_size(ST0_ISC);
94 write_c0_conf(cfg);
95 return size1 != size2;
96#else
97 return 0;
98#endif
99}
100
Robert Millanc094c992011-04-18 11:37:55 -0700101static inline void set_elf_platform(int cpu, const char *plat)
102{
103 if (cpu == 0)
104 __elf_platform = plat;
105}
106
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107/*
108 * Get the FPU Implementation/Revision.
109 */
110static inline unsigned long cpu_get_fpu_id(void)
111{
112 unsigned long tmp, fpu_id;
113
114 tmp = read_c0_status();
Paul Burton597ce172013-11-22 13:12:07 +0000115 __enable_fpu(FPU_AS_IS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116 fpu_id = read_32bit_cp1_register(CP1_REVISION);
117 write_c0_status(tmp);
118 return fpu_id;
119}
120
121/*
122 * Check the CPU has an FPU the official way.
123 */
124static inline int __cpu_has_fpu(void)
125{
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100126 return ((cpu_get_fpu_id() & FPIR_IMP_MASK) != FPIR_IMP_NONE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127}
128
Guenter Roeck91dfc422010-02-02 08:52:20 -0800129static inline void cpu_probe_vmbits(struct cpuinfo_mips *c)
130{
131#ifdef __NEED_VMBITS_PROBE
David Daney5b7efa82010-02-08 12:27:00 -0800132 write_c0_entryhi(0x3fffffffffffe000ULL);
Guenter Roeck91dfc422010-02-02 08:52:20 -0800133 back_to_back_c0_hazard();
David Daney5b7efa82010-02-08 12:27:00 -0800134 c->vmbits = fls64(read_c0_entryhi() & 0x3fffffffffffe000ULL);
Guenter Roeck91dfc422010-02-02 08:52:20 -0800135#endif
136}
137
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000138static void set_isa(struct cpuinfo_mips *c, unsigned int isa)
Steven J. Hilla96102b2012-12-07 04:31:36 +0000139{
140 switch (isa) {
141 case MIPS_CPU_ISA_M64R2:
142 c->isa_level |= MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2;
143 case MIPS_CPU_ISA_M64R1:
144 c->isa_level |= MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1;
145 case MIPS_CPU_ISA_V:
146 c->isa_level |= MIPS_CPU_ISA_V;
147 case MIPS_CPU_ISA_IV:
148 c->isa_level |= MIPS_CPU_ISA_IV;
149 case MIPS_CPU_ISA_III:
Ralf Baechle1990e542013-06-26 17:06:34 +0200150 c->isa_level |= MIPS_CPU_ISA_II | MIPS_CPU_ISA_III;
Steven J. Hilla96102b2012-12-07 04:31:36 +0000151 break;
152
153 case MIPS_CPU_ISA_M32R2:
154 c->isa_level |= MIPS_CPU_ISA_M32R2;
155 case MIPS_CPU_ISA_M32R1:
156 c->isa_level |= MIPS_CPU_ISA_M32R1;
157 case MIPS_CPU_ISA_II:
158 c->isa_level |= MIPS_CPU_ISA_II;
Steven J. Hilla96102b2012-12-07 04:31:36 +0000159 break;
160 }
161}
162
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000163static char unknown_isa[] = KERN_ERR \
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100164 "Unsupported ISA type, c0.config0: %d.";
165
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000166static void set_ftlb_enable(struct cpuinfo_mips *c, int enable)
167{
168 unsigned int config6;
169 /*
170 * Config6 is implementation dependent and it's currently only
171 * used by proAptiv
172 */
173 if (c->cputype == CPU_PROAPTIV) {
174 config6 = read_c0_config6();
175 if (enable)
176 /* Enable FTLB */
177 write_c0_config6(config6 | MIPS_CONF6_FTLBEN);
178 else
179 /* Disable FTLB */
180 write_c0_config6(config6 & ~MIPS_CONF6_FTLBEN);
181 back_to_back_c0_hazard();
182 }
183}
184
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100185static inline unsigned int decode_config0(struct cpuinfo_mips *c)
186{
187 unsigned int config0;
188 int isa;
189
190 config0 = read_c0_config();
191
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000192 /*
193 * Look for Standard TLB or Dual VTLB and FTLB
194 */
195 if ((((config0 & MIPS_CONF_MT) >> 7) == 1) ||
196 (((config0 & MIPS_CONF_MT) >> 7) == 4))
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100197 c->options |= MIPS_CPU_TLB;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000198
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100199 isa = (config0 & MIPS_CONF_AT) >> 13;
200 switch (isa) {
201 case 0:
202 switch ((config0 & MIPS_CONF_AR) >> 10) {
203 case 0:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000204 set_isa(c, MIPS_CPU_ISA_M32R1);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100205 break;
206 case 1:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000207 set_isa(c, MIPS_CPU_ISA_M32R2);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100208 break;
209 default:
210 goto unknown;
211 }
212 break;
213 case 2:
214 switch ((config0 & MIPS_CONF_AR) >> 10) {
215 case 0:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000216 set_isa(c, MIPS_CPU_ISA_M64R1);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100217 break;
218 case 1:
Steven J. Hilla96102b2012-12-07 04:31:36 +0000219 set_isa(c, MIPS_CPU_ISA_M64R2);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100220 break;
221 default:
222 goto unknown;
223 }
224 break;
225 default:
226 goto unknown;
227 }
228
229 return config0 & MIPS_CONF_M;
230
231unknown:
232 panic(unknown_isa, config0);
233}
234
235static inline unsigned int decode_config1(struct cpuinfo_mips *c)
236{
237 unsigned int config1;
238
239 config1 = read_c0_config1();
240
241 if (config1 & MIPS_CONF1_MD)
242 c->ases |= MIPS_ASE_MDMX;
243 if (config1 & MIPS_CONF1_WR)
244 c->options |= MIPS_CPU_WATCH;
245 if (config1 & MIPS_CONF1_CA)
246 c->ases |= MIPS_ASE_MIPS16;
247 if (config1 & MIPS_CONF1_EP)
248 c->options |= MIPS_CPU_EJTAG;
249 if (config1 & MIPS_CONF1_FP) {
250 c->options |= MIPS_CPU_FPU;
251 c->options |= MIPS_CPU_32FPR;
252 }
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000253 if (cpu_has_tlb) {
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100254 c->tlbsize = ((config1 & MIPS_CONF1_TLBS) >> 25) + 1;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000255 c->tlbsizevtlb = c->tlbsize;
256 c->tlbsizeftlbsets = 0;
257 }
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100258
259 return config1 & MIPS_CONF_M;
260}
261
262static inline unsigned int decode_config2(struct cpuinfo_mips *c)
263{
264 unsigned int config2;
265
266 config2 = read_c0_config2();
267
268 if (config2 & MIPS_CONF2_SL)
269 c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;
270
271 return config2 & MIPS_CONF_M;
272}
273
274static inline unsigned int decode_config3(struct cpuinfo_mips *c)
275{
276 unsigned int config3;
277
278 config3 = read_c0_config3();
279
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500280 if (config3 & MIPS_CONF3_SM) {
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100281 c->ases |= MIPS_ASE_SMARTMIPS;
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500282 c->options |= MIPS_CPU_RIXI;
283 }
284 if (config3 & MIPS_CONF3_RXI)
285 c->options |= MIPS_CPU_RIXI;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100286 if (config3 & MIPS_CONF3_DSP)
287 c->ases |= MIPS_ASE_DSP;
Steven J. Hillee80f7c72012-08-03 10:26:04 -0500288 if (config3 & MIPS_CONF3_DSP2P)
289 c->ases |= MIPS_ASE_DSP2P;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100290 if (config3 & MIPS_CONF3_VINT)
291 c->options |= MIPS_CPU_VINT;
292 if (config3 & MIPS_CONF3_VEIC)
293 c->options |= MIPS_CPU_VEIC;
294 if (config3 & MIPS_CONF3_MT)
295 c->ases |= MIPS_ASE_MIPSMT;
296 if (config3 & MIPS_CONF3_ULRI)
297 c->options |= MIPS_CPU_ULRI;
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000298 if (config3 & MIPS_CONF3_ISA)
299 c->options |= MIPS_CPU_MICROMIPS;
David Daney1e7decd2013-02-16 23:42:43 +0100300 if (config3 & MIPS_CONF3_VZ)
301 c->ases |= MIPS_ASE_VZ;
Steven J. Hill4a0156f2013-11-14 16:12:24 +0000302 if (config3 & MIPS_CONF3_SC)
303 c->options |= MIPS_CPU_SEGMENTS;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100304
305 return config3 & MIPS_CONF_M;
306}
307
308static inline unsigned int decode_config4(struct cpuinfo_mips *c)
309{
310 unsigned int config4;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000311 unsigned int newcf4;
312 unsigned int mmuextdef;
313 unsigned int ftlb_page = MIPS_CONF4_FTLBPAGESIZE;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100314
315 config4 = read_c0_config4();
316
Leonid Yegoshin1745c1e2013-11-14 16:12:23 +0000317 if (cpu_has_tlb) {
318 if (((config4 & MIPS_CONF4_IE) >> 29) == 2)
319 c->options |= MIPS_CPU_TLBINV;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000320 mmuextdef = config4 & MIPS_CONF4_MMUEXTDEF;
321 switch (mmuextdef) {
322 case MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT:
323 c->tlbsize += (config4 & MIPS_CONF4_MMUSIZEEXT) * 0x40;
324 c->tlbsizevtlb = c->tlbsize;
325 break;
326 case MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT:
327 c->tlbsizevtlb +=
328 ((config4 & MIPS_CONF4_VTLBSIZEEXT) >>
329 MIPS_CONF4_VTLBSIZEEXT_SHIFT) * 0x40;
330 c->tlbsize = c->tlbsizevtlb;
331 ftlb_page = MIPS_CONF4_VFTLBPAGESIZE;
332 /* fall through */
333 case MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT:
334 newcf4 = (config4 & ~ftlb_page) |
335 (page_size_ftlb(mmuextdef) <<
336 MIPS_CONF4_FTLBPAGESIZE_SHIFT);
337 write_c0_config4(newcf4);
338 back_to_back_c0_hazard();
339 config4 = read_c0_config4();
340 if (config4 != newcf4) {
341 pr_err("PAGE_SIZE 0x%lx is not supported by FTLB (config4=0x%x)\n",
342 PAGE_SIZE, config4);
343 /* Switch FTLB off */
344 set_ftlb_enable(c, 0);
345 break;
346 }
347 c->tlbsizeftlbsets = 1 <<
348 ((config4 & MIPS_CONF4_FTLBSETS) >>
349 MIPS_CONF4_FTLBSETS_SHIFT);
350 c->tlbsizeftlbways = ((config4 & MIPS_CONF4_FTLBWAYS) >>
351 MIPS_CONF4_FTLBWAYS_SHIFT) + 2;
352 c->tlbsize += c->tlbsizeftlbways * c->tlbsizeftlbsets;
353 break;
354 }
Leonid Yegoshin1745c1e2013-11-14 16:12:23 +0000355 }
356
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100357 c->kscratch_mask = (config4 >> 16) & 0xff;
358
359 return config4 & MIPS_CONF_M;
360}
361
Ralf Baechle8b8a76342013-09-19 11:15:49 +0200362static inline unsigned int decode_config5(struct cpuinfo_mips *c)
363{
364 unsigned int config5;
365
366 config5 = read_c0_config5();
367 config5 &= ~MIPS_CONF5_UFR;
368 write_c0_config5(config5);
369
370 return config5 & MIPS_CONF_M;
371}
372
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000373static void decode_configs(struct cpuinfo_mips *c)
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100374{
375 int ok;
376
377 /* MIPS32 or MIPS64 compliant CPU. */
378 c->options = MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE | MIPS_CPU_COUNTER |
379 MIPS_CPU_DIVEC | MIPS_CPU_LLSC | MIPS_CPU_MCHECK;
380
381 c->scache.flags = MIPS_CACHE_NOT_PRESENT;
382
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000383 /* Enable FTLB if present */
384 set_ftlb_enable(c, 1);
385
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100386 ok = decode_config0(c); /* Read Config registers. */
Ralf Baechle70342282013-01-22 12:59:30 +0100387 BUG_ON(!ok); /* Arch spec violation! */
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100388 if (ok)
389 ok = decode_config1(c);
390 if (ok)
391 ok = decode_config2(c);
392 if (ok)
393 ok = decode_config3(c);
394 if (ok)
395 ok = decode_config4(c);
Ralf Baechle8b8a76342013-09-19 11:15:49 +0200396 if (ok)
397 ok = decode_config5(c);
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100398
399 mips_probe_watch_registers(c);
400
401 if (cpu_has_mips_r2)
402 c->core = read_c0_ebase() & 0x3ff;
403}
404
Ralf Baechle02cf2112005-10-01 13:06:32 +0100405#define R4K_OPTS (MIPS_CPU_TLB | MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406 | MIPS_CPU_COUNTER)
407
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000408static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409{
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100410 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 case PRID_IMP_R2000:
412 c->cputype = CPU_R2000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000413 __cpu_name[cpu] = "R2000";
Ralf Baechle02cf2112005-10-01 13:06:32 +0100414 c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
Steven J. Hill03751e72012-05-10 23:21:18 -0500415 MIPS_CPU_NOFPUEX;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416 if (__cpu_has_fpu())
417 c->options |= MIPS_CPU_FPU;
418 c->tlbsize = 64;
419 break;
420 case PRID_IMP_R3000:
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100421 if ((c->processor_id & PRID_REV_MASK) == PRID_REV_R3000A) {
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000422 if (cpu_has_confreg()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 c->cputype = CPU_R3081E;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000424 __cpu_name[cpu] = "R3081";
425 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426 c->cputype = CPU_R3000A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000427 __cpu_name[cpu] = "R3000A";
428 }
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000429 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430 c->cputype = CPU_R3000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000431 __cpu_name[cpu] = "R3000";
432 }
Ralf Baechle02cf2112005-10-01 13:06:32 +0100433 c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
Steven J. Hill03751e72012-05-10 23:21:18 -0500434 MIPS_CPU_NOFPUEX;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435 if (__cpu_has_fpu())
436 c->options |= MIPS_CPU_FPU;
437 c->tlbsize = 64;
438 break;
439 case PRID_IMP_R4000:
440 if (read_c0_config() & CONF_SC) {
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100441 if ((c->processor_id & PRID_REV_MASK) >=
442 PRID_REV_R4400) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443 c->cputype = CPU_R4400PC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000444 __cpu_name[cpu] = "R4400PC";
445 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446 c->cputype = CPU_R4000PC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000447 __cpu_name[cpu] = "R4000PC";
448 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 } else {
Maciej W. Rozycki7f177a52013-09-23 14:01:53 +0100450 int cca = read_c0_config() & CONF_CM_CMASK;
451 int mc;
452
453 /*
454 * SC and MC versions can't be reliably told apart,
455 * but only the latter support coherent caching
456 * modes so assume the firmware has set the KSEG0
457 * coherency attribute reasonably (if uncached, we
458 * assume SC).
459 */
460 switch (cca) {
461 case CONF_CM_CACHABLE_CE:
462 case CONF_CM_CACHABLE_COW:
463 case CONF_CM_CACHABLE_CUW:
464 mc = 1;
465 break;
466 default:
467 mc = 0;
468 break;
469 }
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100470 if ((c->processor_id & PRID_REV_MASK) >=
471 PRID_REV_R4400) {
Maciej W. Rozycki7f177a52013-09-23 14:01:53 +0100472 c->cputype = mc ? CPU_R4400MC : CPU_R4400SC;
473 __cpu_name[cpu] = mc ? "R4400MC" : "R4400SC";
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000474 } else {
Maciej W. Rozycki7f177a52013-09-23 14:01:53 +0100475 c->cputype = mc ? CPU_R4000MC : CPU_R4000SC;
476 __cpu_name[cpu] = mc ? "R4000MC" : "R4000SC";
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000477 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478 }
479
Steven J. Hilla96102b2012-12-07 04:31:36 +0000480 set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500482 MIPS_CPU_WATCH | MIPS_CPU_VCE |
483 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 c->tlbsize = 48;
485 break;
486 case PRID_IMP_VR41XX:
Yoichi Yuasa9f91e502013-02-21 15:38:19 +0900487 set_isa(c, MIPS_CPU_ISA_III);
488 c->options = R4K_OPTS;
489 c->tlbsize = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490 switch (c->processor_id & 0xf0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 case PRID_REV_VR4111:
492 c->cputype = CPU_VR4111;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000493 __cpu_name[cpu] = "NEC VR4111";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495 case PRID_REV_VR4121:
496 c->cputype = CPU_VR4121;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000497 __cpu_name[cpu] = "NEC VR4121";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498 break;
499 case PRID_REV_VR4122:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000500 if ((c->processor_id & 0xf) < 0x3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501 c->cputype = CPU_VR4122;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000502 __cpu_name[cpu] = "NEC VR4122";
503 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504 c->cputype = CPU_VR4181A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000505 __cpu_name[cpu] = "NEC VR4181A";
506 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507 break;
508 case PRID_REV_VR4130:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000509 if ((c->processor_id & 0xf) < 0x4) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510 c->cputype = CPU_VR4131;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000511 __cpu_name[cpu] = "NEC VR4131";
512 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 c->cputype = CPU_VR4133;
Yoichi Yuasa9f91e502013-02-21 15:38:19 +0900514 c->options |= MIPS_CPU_LLSC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000515 __cpu_name[cpu] = "NEC VR4133";
516 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517 break;
518 default:
519 printk(KERN_INFO "Unexpected CPU of NEC VR4100 series\n");
520 c->cputype = CPU_VR41XX;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000521 __cpu_name[cpu] = "NEC Vr41xx";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522 break;
523 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 break;
525 case PRID_IMP_R4300:
526 c->cputype = CPU_R4300;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000527 __cpu_name[cpu] = "R4300";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000528 set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500530 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531 c->tlbsize = 32;
532 break;
533 case PRID_IMP_R4600:
534 c->cputype = CPU_R4600;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000535 __cpu_name[cpu] = "R4600";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000536 set_isa(c, MIPS_CPU_ISA_III);
Thiemo Seufer075e7502005-07-27 21:48:12 +0000537 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
538 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539 c->tlbsize = 48;
540 break;
541 #if 0
Steven J. Hill03751e72012-05-10 23:21:18 -0500542 case PRID_IMP_R4650:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543 /*
544 * This processor doesn't have an MMU, so it's not
545 * "real easy" to run Linux on it. It is left purely
546 * for documentation. Commented out because it shares
547 * it's c0_prid id number with the TX3900.
548 */
Ralf Baechlea3dddd52006-03-11 08:18:41 +0000549 c->cputype = CPU_R4650;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000550 __cpu_name[cpu] = "R4650";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000551 set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC;
Steven J. Hill03751e72012-05-10 23:21:18 -0500553 c->tlbsize = 48;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554 break;
555 #endif
556 case PRID_IMP_TX39:
Ralf Baechle02cf2112005-10-01 13:06:32 +0100557 c->options = MIPS_CPU_TLB | MIPS_CPU_TX39_CACHE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558
559 if ((c->processor_id & 0xf0) == (PRID_REV_TX3927 & 0xf0)) {
560 c->cputype = CPU_TX3927;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000561 __cpu_name[cpu] = "TX3927";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562 c->tlbsize = 64;
563 } else {
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100564 switch (c->processor_id & PRID_REV_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565 case PRID_REV_TX3912:
566 c->cputype = CPU_TX3912;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000567 __cpu_name[cpu] = "TX3912";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568 c->tlbsize = 32;
569 break;
570 case PRID_REV_TX3922:
571 c->cputype = CPU_TX3922;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000572 __cpu_name[cpu] = "TX3922";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573 c->tlbsize = 64;
574 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575 }
576 }
577 break;
578 case PRID_IMP_R4700:
579 c->cputype = CPU_R4700;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000580 __cpu_name[cpu] = "R4700";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000581 set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500583 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584 c->tlbsize = 48;
585 break;
586 case PRID_IMP_TX49:
587 c->cputype = CPU_TX49XX;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000588 __cpu_name[cpu] = "R49XX";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000589 set_isa(c, MIPS_CPU_ISA_III);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590 c->options = R4K_OPTS | MIPS_CPU_LLSC;
591 if (!(c->processor_id & 0x08))
592 c->options |= MIPS_CPU_FPU | MIPS_CPU_32FPR;
593 c->tlbsize = 48;
594 break;
595 case PRID_IMP_R5000:
596 c->cputype = CPU_R5000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000597 __cpu_name[cpu] = "R5000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000598 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500600 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601 c->tlbsize = 48;
602 break;
603 case PRID_IMP_R5432:
604 c->cputype = CPU_R5432;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000605 __cpu_name[cpu] = "R5432";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000606 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500608 MIPS_CPU_WATCH | MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609 c->tlbsize = 48;
610 break;
611 case PRID_IMP_R5500:
612 c->cputype = CPU_R5500;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000613 __cpu_name[cpu] = "R5500";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000614 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500616 MIPS_CPU_WATCH | MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 c->tlbsize = 48;
618 break;
619 case PRID_IMP_NEVADA:
620 c->cputype = CPU_NEVADA;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000621 __cpu_name[cpu] = "Nevada";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000622 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500624 MIPS_CPU_DIVEC | MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625 c->tlbsize = 48;
626 break;
627 case PRID_IMP_R6000:
628 c->cputype = CPU_R6000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000629 __cpu_name[cpu] = "R6000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000630 set_isa(c, MIPS_CPU_ISA_II);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
Steven J. Hill03751e72012-05-10 23:21:18 -0500632 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633 c->tlbsize = 32;
634 break;
635 case PRID_IMP_R6000A:
636 c->cputype = CPU_R6000A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000637 __cpu_name[cpu] = "R6000A";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000638 set_isa(c, MIPS_CPU_ISA_II);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
Steven J. Hill03751e72012-05-10 23:21:18 -0500640 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 c->tlbsize = 32;
642 break;
643 case PRID_IMP_RM7000:
644 c->cputype = CPU_RM7000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000645 __cpu_name[cpu] = "RM7000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000646 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500648 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649 /*
Ralf Baechle70342282013-01-22 12:59:30 +0100650 * Undocumented RM7000: Bit 29 in the info register of
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651 * the RM7000 v2.0 indicates if the TLB has 48 or 64
652 * entries.
653 *
Ralf Baechle70342282013-01-22 12:59:30 +0100654 * 29 1 => 64 entry JTLB
655 * 0 => 48 entry JTLB
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656 */
657 c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
658 break;
659 case PRID_IMP_RM9000:
660 c->cputype = CPU_RM9000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000661 __cpu_name[cpu] = "RM9000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000662 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500664 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 /*
666 * Bit 29 in the info register of the RM9000
667 * indicates if the TLB has 48 or 64 entries.
668 *
Ralf Baechle70342282013-01-22 12:59:30 +0100669 * 29 1 => 64 entry JTLB
670 * 0 => 48 entry JTLB
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 */
672 c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
673 break;
674 case PRID_IMP_R8000:
675 c->cputype = CPU_R8000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000676 __cpu_name[cpu] = "RM8000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000677 set_isa(c, MIPS_CPU_ISA_IV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -0500679 MIPS_CPU_FPU | MIPS_CPU_32FPR |
680 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 c->tlbsize = 384; /* has weird TLB: 3-way x 128 */
682 break;
683 case PRID_IMP_R10000:
684 c->cputype = CPU_R10000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000685 __cpu_name[cpu] = "R10000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000686 set_isa(c, MIPS_CPU_ISA_IV);
Ralf Baechle8b366122005-11-22 17:53:59 +0000687 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -0500688 MIPS_CPU_FPU | MIPS_CPU_32FPR |
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
Steven J. Hill03751e72012-05-10 23:21:18 -0500690 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 c->tlbsize = 64;
692 break;
693 case PRID_IMP_R12000:
694 c->cputype = CPU_R12000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000695 __cpu_name[cpu] = "R12000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000696 set_isa(c, MIPS_CPU_ISA_IV);
Ralf Baechle8b366122005-11-22 17:53:59 +0000697 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -0500698 MIPS_CPU_FPU | MIPS_CPU_32FPR |
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
Steven J. Hill03751e72012-05-10 23:21:18 -0500700 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 c->tlbsize = 64;
702 break;
Kumba44d921b2006-05-16 22:23:59 -0400703 case PRID_IMP_R14000:
704 c->cputype = CPU_R14000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000705 __cpu_name[cpu] = "R14000";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000706 set_isa(c, MIPS_CPU_ISA_IV);
Kumba44d921b2006-05-16 22:23:59 -0400707 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -0500708 MIPS_CPU_FPU | MIPS_CPU_32FPR |
Kumba44d921b2006-05-16 22:23:59 -0400709 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
Steven J. Hill03751e72012-05-10 23:21:18 -0500710 MIPS_CPU_LLSC;
Kumba44d921b2006-05-16 22:23:59 -0400711 c->tlbsize = 64;
712 break;
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800713 case PRID_IMP_LOONGSON2:
714 c->cputype = CPU_LOONGSON2;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000715 __cpu_name[cpu] = "ICT Loongson-2";
Robert Millan5aac1e82011-04-16 11:29:29 -0700716
717 switch (c->processor_id & PRID_REV_MASK) {
718 case PRID_REV_LOONGSON2E:
719 set_elf_platform(cpu, "loongson2e");
720 break;
721 case PRID_REV_LOONGSON2F:
722 set_elf_platform(cpu, "loongson2f");
723 break;
724 }
725
Steven J. Hilla96102b2012-12-07 04:31:36 +0000726 set_isa(c, MIPS_CPU_ISA_III);
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800727 c->options = R4K_OPTS |
728 MIPS_CPU_FPU | MIPS_CPU_LLSC |
729 MIPS_CPU_32FPR;
730 c->tlbsize = 64;
731 break;
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100732 case PRID_IMP_LOONGSON1:
733 decode_configs(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100735 c->cputype = CPU_LOONGSON1;
Ralf Baechleb4672d32005-12-08 14:04:24 +0000736
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100737 switch (c->processor_id & PRID_REV_MASK) {
738 case PRID_REV_LOONGSON1B:
739 __cpu_name[cpu] = "Loongson 1B";
Ralf Baechleb4672d32005-12-08 14:04:24 +0000740 break;
Ralf Baechleb4672d32005-12-08 14:04:24 +0000741 }
Kelvin Cheung2fa36392012-06-20 20:05:32 +0100742
Ralf Baechle41943182005-05-05 16:45:59 +0000743 break;
Ralf Baechle41943182005-05-05 16:45:59 +0000744 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745}
746
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000747static inline void cpu_probe_mips(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748{
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100749 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750 case PRID_IMP_4KC:
751 c->cputype = CPU_4KC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000752 __cpu_name[cpu] = "MIPS 4Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 break;
754 case PRID_IMP_4KEC:
Ralf Baechle2b07bd02005-04-08 20:36:05 +0000755 case PRID_IMP_4KECR2:
756 c->cputype = CPU_4KEC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000757 __cpu_name[cpu] = "MIPS 4KEc";
Ralf Baechle2b07bd02005-04-08 20:36:05 +0000758 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759 case PRID_IMP_4KSC:
Ralf Baechle8afcb5d2005-10-04 15:01:26 +0100760 case PRID_IMP_4KSD:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 c->cputype = CPU_4KSC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000762 __cpu_name[cpu] = "MIPS 4KSc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763 break;
764 case PRID_IMP_5KC:
765 c->cputype = CPU_5KC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000766 __cpu_name[cpu] = "MIPS 5Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767 break;
Leonid Yegoshin78d48032012-07-06 21:56:01 +0200768 case PRID_IMP_5KE:
769 c->cputype = CPU_5KE;
770 __cpu_name[cpu] = "MIPS 5KE";
771 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 case PRID_IMP_20KC:
773 c->cputype = CPU_20KC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000774 __cpu_name[cpu] = "MIPS 20Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775 break;
776 case PRID_IMP_24K:
777 c->cputype = CPU_24K;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000778 __cpu_name[cpu] = "MIPS 24Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779 break;
John Crispin42f3cae2013-01-11 22:44:10 +0100780 case PRID_IMP_24KE:
781 c->cputype = CPU_24K;
782 __cpu_name[cpu] = "MIPS 24KEc";
783 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 case PRID_IMP_25KF:
785 c->cputype = CPU_25KF;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000786 __cpu_name[cpu] = "MIPS 25Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787 break;
Ralf Baechlebbc7f222005-07-12 16:12:05 +0000788 case PRID_IMP_34K:
789 c->cputype = CPU_34K;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000790 __cpu_name[cpu] = "MIPS 34Kc";
Ralf Baechlebbc7f222005-07-12 16:12:05 +0000791 break;
Chris Dearmanc6209532006-05-02 14:08:46 +0100792 case PRID_IMP_74K:
793 c->cputype = CPU_74K;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000794 __cpu_name[cpu] = "MIPS 74Kc";
Chris Dearmanc6209532006-05-02 14:08:46 +0100795 break;
Steven J. Hill113c62d2012-07-06 23:56:00 +0200796 case PRID_IMP_M14KC:
797 c->cputype = CPU_M14KC;
798 __cpu_name[cpu] = "MIPS M14Kc";
799 break;
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000800 case PRID_IMP_M14KEC:
801 c->cputype = CPU_M14KEC;
802 __cpu_name[cpu] = "MIPS M14KEc";
803 break;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100804 case PRID_IMP_1004K:
805 c->cputype = CPU_1004K;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000806 __cpu_name[cpu] = "MIPS 1004Kc";
Ralf Baechle39b8d522008-04-28 17:14:26 +0100807 break;
Steven J. Hill006a8512012-06-26 04:11:03 +0000808 case PRID_IMP_1074K:
Steven J. Hill442e14a2014-01-17 15:03:50 -0600809 c->cputype = CPU_1074K;
Steven J. Hill006a8512012-06-26 04:11:03 +0000810 __cpu_name[cpu] = "MIPS 1074Kc";
811 break;
Leonid Yegoshinb5f065e2013-11-20 10:46:02 +0000812 case PRID_IMP_INTERAPTIV_UP:
813 c->cputype = CPU_INTERAPTIV;
814 __cpu_name[cpu] = "MIPS interAptiv";
815 break;
816 case PRID_IMP_INTERAPTIV_MP:
817 c->cputype = CPU_INTERAPTIV;
818 __cpu_name[cpu] = "MIPS interAptiv (multi)";
819 break;
Leonid Yegoshinb0d4d302013-11-14 16:12:28 +0000820 case PRID_IMP_PROAPTIV_UP:
821 c->cputype = CPU_PROAPTIV;
822 __cpu_name[cpu] = "MIPS proAptiv";
823 break;
824 case PRID_IMP_PROAPTIV_MP:
825 c->cputype = CPU_PROAPTIV;
826 __cpu_name[cpu] = "MIPS proAptiv (multi)";
827 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828 }
Chris Dearman0b6d4972007-09-13 12:32:02 +0100829
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000830 decode_configs(c);
831
Chris Dearman0b6d4972007-09-13 12:32:02 +0100832 spram_config();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833}
834
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000835static inline void cpu_probe_alchemy(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836{
Ralf Baechle41943182005-05-05 16:45:59 +0000837 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100838 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839 case PRID_IMP_AU1_REV1:
840 case PRID_IMP_AU1_REV2:
Manuel Lauss270717a2009-03-25 17:49:28 +0100841 c->cputype = CPU_ALCHEMY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842 switch ((c->processor_id >> 24) & 0xff) {
843 case 0:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000844 __cpu_name[cpu] = "Au1000";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845 break;
846 case 1:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000847 __cpu_name[cpu] = "Au1500";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848 break;
849 case 2:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000850 __cpu_name[cpu] = "Au1100";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851 break;
852 case 3:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000853 __cpu_name[cpu] = "Au1550";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854 break;
Pete Popove3ad1c22005-03-01 06:33:16 +0000855 case 4:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000856 __cpu_name[cpu] = "Au1200";
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100857 if ((c->processor_id & PRID_REV_MASK) == 2)
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000858 __cpu_name[cpu] = "Au1250";
Manuel Lauss237cfee2007-12-06 09:07:55 +0100859 break;
860 case 5:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000861 __cpu_name[cpu] = "Au1210";
Pete Popove3ad1c22005-03-01 06:33:16 +0000862 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863 default:
Manuel Lauss270717a2009-03-25 17:49:28 +0100864 __cpu_name[cpu] = "Au1xxx";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865 break;
866 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867 break;
868 }
869}
870
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000871static inline void cpu_probe_sibyte(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872{
Ralf Baechle41943182005-05-05 16:45:59 +0000873 decode_configs(c);
Ralf Baechle02cf2112005-10-01 13:06:32 +0100874
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100875 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876 case PRID_IMP_SB1:
877 c->cputype = CPU_SB1;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000878 __cpu_name[cpu] = "SiByte SB1";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879 /* FPU in pass1 is known to have issues. */
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100880 if ((c->processor_id & PRID_REV_MASK) < 0x02)
Ralf Baechle010b8532006-01-29 18:42:08 +0000881 c->options &= ~(MIPS_CPU_FPU | MIPS_CPU_32FPR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882 break;
Andrew Isaacson93ce2f522005-10-19 23:56:20 -0700883 case PRID_IMP_SB1A:
884 c->cputype = CPU_SB1A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000885 __cpu_name[cpu] = "SiByte SB1A";
Andrew Isaacson93ce2f522005-10-19 23:56:20 -0700886 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887 }
888}
889
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000890static inline void cpu_probe_sandcraft(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700891{
Ralf Baechle41943182005-05-05 16:45:59 +0000892 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100893 switch (c->processor_id & PRID_IMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 case PRID_IMP_SR71000:
895 c->cputype = CPU_SR71000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000896 __cpu_name[cpu] = "Sandcraft SR71000";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897 c->scache.ways = 8;
898 c->tlbsize = 64;
899 break;
900 }
901}
902
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000903static inline void cpu_probe_nxp(struct cpuinfo_mips *c, unsigned int cpu)
Pete Popovbdf21b12005-07-14 17:47:57 +0000904{
905 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100906 switch (c->processor_id & PRID_IMP_MASK) {
Pete Popovbdf21b12005-07-14 17:47:57 +0000907 case PRID_IMP_PR4450:
908 c->cputype = CPU_PR4450;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000909 __cpu_name[cpu] = "Philips PR4450";
Steven J. Hilla96102b2012-12-07 04:31:36 +0000910 set_isa(c, MIPS_CPU_ISA_M32R1);
Pete Popovbdf21b12005-07-14 17:47:57 +0000911 break;
Pete Popovbdf21b12005-07-14 17:47:57 +0000912 }
913}
914
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000915static inline void cpu_probe_broadcom(struct cpuinfo_mips *c, unsigned int cpu)
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200916{
917 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100918 switch (c->processor_id & PRID_IMP_MASK) {
Kevin Cernekee190fca32010-11-23 10:26:45 -0800919 case PRID_IMP_BMIPS32_REV4:
920 case PRID_IMP_BMIPS32_REV8:
Kevin Cernekee602977b2010-10-16 14:22:30 -0700921 c->cputype = CPU_BMIPS32;
922 __cpu_name[cpu] = "Broadcom BMIPS32";
Kevin Cernekee06785df2011-04-16 11:29:28 -0700923 set_elf_platform(cpu, "bmips32");
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200924 break;
Kevin Cernekee602977b2010-10-16 14:22:30 -0700925 case PRID_IMP_BMIPS3300:
926 case PRID_IMP_BMIPS3300_ALT:
927 case PRID_IMP_BMIPS3300_BUG:
928 c->cputype = CPU_BMIPS3300;
929 __cpu_name[cpu] = "Broadcom BMIPS3300";
Kevin Cernekee06785df2011-04-16 11:29:28 -0700930 set_elf_platform(cpu, "bmips3300");
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200931 break;
Kevin Cernekee602977b2010-10-16 14:22:30 -0700932 case PRID_IMP_BMIPS43XX: {
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100933 int rev = c->processor_id & PRID_REV_MASK;
Kevin Cernekee602977b2010-10-16 14:22:30 -0700934
935 if (rev >= PRID_REV_BMIPS4380_LO &&
936 rev <= PRID_REV_BMIPS4380_HI) {
937 c->cputype = CPU_BMIPS4380;
938 __cpu_name[cpu] = "Broadcom BMIPS4380";
Kevin Cernekee06785df2011-04-16 11:29:28 -0700939 set_elf_platform(cpu, "bmips4380");
Kevin Cernekee602977b2010-10-16 14:22:30 -0700940 } else {
941 c->cputype = CPU_BMIPS4350;
942 __cpu_name[cpu] = "Broadcom BMIPS4350";
Kevin Cernekee06785df2011-04-16 11:29:28 -0700943 set_elf_platform(cpu, "bmips4350");
Maxime Bizon0de663e2009-08-18 13:23:37 +0100944 }
945 break;
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200946 }
Kevin Cernekee602977b2010-10-16 14:22:30 -0700947 case PRID_IMP_BMIPS5000:
948 c->cputype = CPU_BMIPS5000;
949 __cpu_name[cpu] = "Broadcom BMIPS5000";
Kevin Cernekee06785df2011-04-16 11:29:28 -0700950 set_elf_platform(cpu, "bmips5000");
Kevin Cernekee602977b2010-10-16 14:22:30 -0700951 c->options |= MIPS_CPU_ULRI;
952 break;
Kevin Cernekee602977b2010-10-16 14:22:30 -0700953 }
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200954}
955
David Daney0dd47812008-12-11 15:33:26 -0800956static inline void cpu_probe_cavium(struct cpuinfo_mips *c, unsigned int cpu)
957{
958 decode_configs(c);
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +0100959 switch (c->processor_id & PRID_IMP_MASK) {
David Daney0dd47812008-12-11 15:33:26 -0800960 case PRID_IMP_CAVIUM_CN38XX:
961 case PRID_IMP_CAVIUM_CN31XX:
962 case PRID_IMP_CAVIUM_CN30XX:
David Daney6f329462010-02-10 15:12:48 -0800963 c->cputype = CPU_CAVIUM_OCTEON;
964 __cpu_name[cpu] = "Cavium Octeon";
965 goto platform;
David Daney0dd47812008-12-11 15:33:26 -0800966 case PRID_IMP_CAVIUM_CN58XX:
967 case PRID_IMP_CAVIUM_CN56XX:
968 case PRID_IMP_CAVIUM_CN50XX:
969 case PRID_IMP_CAVIUM_CN52XX:
David Daney6f329462010-02-10 15:12:48 -0800970 c->cputype = CPU_CAVIUM_OCTEON_PLUS;
971 __cpu_name[cpu] = "Cavium Octeon+";
972platform:
Robert Millanc094c992011-04-18 11:37:55 -0700973 set_elf_platform(cpu, "octeon");
David Daney0dd47812008-12-11 15:33:26 -0800974 break;
David Daneya1431b62011-09-24 02:29:54 +0200975 case PRID_IMP_CAVIUM_CN61XX:
David Daney0e56b382010-10-07 16:03:45 -0700976 case PRID_IMP_CAVIUM_CN63XX:
David Daneya1431b62011-09-24 02:29:54 +0200977 case PRID_IMP_CAVIUM_CN66XX:
978 case PRID_IMP_CAVIUM_CN68XX:
David Daneyaf04bb82013-07-29 15:07:01 -0700979 case PRID_IMP_CAVIUM_CNF71XX:
David Daney0e56b382010-10-07 16:03:45 -0700980 c->cputype = CPU_CAVIUM_OCTEON2;
981 __cpu_name[cpu] = "Cavium Octeon II";
Robert Millanc094c992011-04-18 11:37:55 -0700982 set_elf_platform(cpu, "octeon2");
David Daney0e56b382010-10-07 16:03:45 -0700983 break;
David Daneyaf04bb82013-07-29 15:07:01 -0700984 case PRID_IMP_CAVIUM_CN70XX:
985 case PRID_IMP_CAVIUM_CN78XX:
986 c->cputype = CPU_CAVIUM_OCTEON3;
987 __cpu_name[cpu] = "Cavium Octeon III";
988 set_elf_platform(cpu, "octeon3");
989 break;
David Daney0dd47812008-12-11 15:33:26 -0800990 default:
991 printk(KERN_INFO "Unknown Octeon chip!\n");
992 c->cputype = CPU_UNKNOWN;
993 break;
994 }
995}
996
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +0000997static inline void cpu_probe_ingenic(struct cpuinfo_mips *c, unsigned int cpu)
998{
999 decode_configs(c);
1000 /* JZRISC does not implement the CP0 counter. */
1001 c->options &= ~MIPS_CPU_COUNTER;
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001002 switch (c->processor_id & PRID_IMP_MASK) {
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +00001003 case PRID_IMP_JZRISC:
1004 c->cputype = CPU_JZRISC;
1005 __cpu_name[cpu] = "Ingenic JZRISC";
1006 break;
1007 default:
1008 panic("Unknown Ingenic Processor ID!");
1009 break;
1010 }
1011}
1012
Jayachandran Ca7117c62011-05-11 12:04:58 +05301013static inline void cpu_probe_netlogic(struct cpuinfo_mips *c, int cpu)
1014{
1015 decode_configs(c);
1016
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001017 if ((c->processor_id & PRID_IMP_MASK) == PRID_IMP_NETLOGIC_AU13XX) {
Manuel Lauss809f36c2011-11-01 20:03:30 +01001018 c->cputype = CPU_ALCHEMY;
1019 __cpu_name[cpu] = "Au1300";
1020 /* following stuff is not for Alchemy */
1021 return;
1022 }
1023
Ralf Baechle70342282013-01-22 12:59:30 +01001024 c->options = (MIPS_CPU_TLB |
1025 MIPS_CPU_4KEX |
Jayachandran Ca7117c62011-05-11 12:04:58 +05301026 MIPS_CPU_COUNTER |
Ralf Baechle70342282013-01-22 12:59:30 +01001027 MIPS_CPU_DIVEC |
1028 MIPS_CPU_WATCH |
1029 MIPS_CPU_EJTAG |
Jayachandran Ca7117c62011-05-11 12:04:58 +05301030 MIPS_CPU_LLSC);
1031
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001032 switch (c->processor_id & PRID_IMP_MASK) {
Jayachandran C4ca86a22013-08-11 14:43:54 +05301033 case PRID_IMP_NETLOGIC_XLP2XX:
Jayachandran C8907c552013-12-21 16:52:20 +05301034 case PRID_IMP_NETLOGIC_XLP9XX:
Jayachandran C4ca86a22013-08-11 14:43:54 +05301035 c->cputype = CPU_XLP;
1036 __cpu_name[cpu] = "Broadcom XLPII";
1037 break;
1038
Jayachandran C2aa54b22011-11-16 00:21:29 +00001039 case PRID_IMP_NETLOGIC_XLP8XX:
1040 case PRID_IMP_NETLOGIC_XLP3XX:
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001041 c->cputype = CPU_XLP;
1042 __cpu_name[cpu] = "Netlogic XLP";
1043 break;
1044
Jayachandran Ca7117c62011-05-11 12:04:58 +05301045 case PRID_IMP_NETLOGIC_XLR732:
1046 case PRID_IMP_NETLOGIC_XLR716:
1047 case PRID_IMP_NETLOGIC_XLR532:
1048 case PRID_IMP_NETLOGIC_XLR308:
1049 case PRID_IMP_NETLOGIC_XLR532C:
1050 case PRID_IMP_NETLOGIC_XLR516C:
1051 case PRID_IMP_NETLOGIC_XLR508C:
1052 case PRID_IMP_NETLOGIC_XLR308C:
1053 c->cputype = CPU_XLR;
1054 __cpu_name[cpu] = "Netlogic XLR";
1055 break;
1056
1057 case PRID_IMP_NETLOGIC_XLS608:
1058 case PRID_IMP_NETLOGIC_XLS408:
1059 case PRID_IMP_NETLOGIC_XLS404:
1060 case PRID_IMP_NETLOGIC_XLS208:
1061 case PRID_IMP_NETLOGIC_XLS204:
1062 case PRID_IMP_NETLOGIC_XLS108:
1063 case PRID_IMP_NETLOGIC_XLS104:
1064 case PRID_IMP_NETLOGIC_XLS616B:
1065 case PRID_IMP_NETLOGIC_XLS608B:
1066 case PRID_IMP_NETLOGIC_XLS416B:
1067 case PRID_IMP_NETLOGIC_XLS412B:
1068 case PRID_IMP_NETLOGIC_XLS408B:
1069 case PRID_IMP_NETLOGIC_XLS404B:
1070 c->cputype = CPU_XLR;
1071 __cpu_name[cpu] = "Netlogic XLS";
1072 break;
1073
1074 default:
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001075 pr_info("Unknown Netlogic chip id [%02x]!\n",
Jayachandran Ca7117c62011-05-11 12:04:58 +05301076 c->processor_id);
1077 c->cputype = CPU_XLR;
1078 break;
1079 }
1080
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001081 if (c->cputype == CPU_XLP) {
Steven J. Hilla96102b2012-12-07 04:31:36 +00001082 set_isa(c, MIPS_CPU_ISA_M64R2);
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001083 c->options |= (MIPS_CPU_FPU | MIPS_CPU_ULRI | MIPS_CPU_MCHECK);
1084 /* This will be updated again after all threads are woken up */
1085 c->tlbsize = ((read_c0_config6() >> 16) & 0xffff) + 1;
1086 } else {
Steven J. Hilla96102b2012-12-07 04:31:36 +00001087 set_isa(c, MIPS_CPU_ISA_M64R1);
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001088 c->tlbsize = ((read_c0_config1() >> 25) & 0x3f) + 1;
1089 }
Jayachandran C7777b932013-06-11 14:41:35 +00001090 c->kscratch_mask = 0xf;
Jayachandran Ca7117c62011-05-11 12:04:58 +05301091}
1092
David Daney949e51b2010-10-14 11:32:33 -07001093#ifdef CONFIG_64BIT
1094/* For use by uaccess.h */
1095u64 __ua_limit;
1096EXPORT_SYMBOL(__ua_limit);
1097#endif
1098
Ralf Baechle9966db252007-10-11 23:46:17 +01001099const char *__cpu_name[NR_CPUS];
David Daney874fd3b2010-01-28 16:52:12 -08001100const char *__elf_platform;
Ralf Baechle9966db252007-10-11 23:46:17 +01001101
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001102void cpu_probe(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103{
1104 struct cpuinfo_mips *c = &current_cpu_data;
Ralf Baechle9966db252007-10-11 23:46:17 +01001105 unsigned int cpu = smp_processor_id();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001106
Ralf Baechle70342282013-01-22 12:59:30 +01001107 c->processor_id = PRID_IMP_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108 c->fpu_id = FPIR_IMP_NONE;
1109 c->cputype = CPU_UNKNOWN;
1110
1111 c->processor_id = read_c0_prid();
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001112 switch (c->processor_id & PRID_COMP_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113 case PRID_COMP_LEGACY:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001114 cpu_probe_legacy(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115 break;
1116 case PRID_COMP_MIPS:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001117 cpu_probe_mips(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118 break;
1119 case PRID_COMP_ALCHEMY:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001120 cpu_probe_alchemy(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121 break;
1122 case PRID_COMP_SIBYTE:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001123 cpu_probe_sibyte(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124 break;
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001125 case PRID_COMP_BROADCOM:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001126 cpu_probe_broadcom(c, cpu);
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001127 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128 case PRID_COMP_SANDCRAFT:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001129 cpu_probe_sandcraft(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130 break;
Daniel Lairda92b0582008-03-06 09:07:18 +00001131 case PRID_COMP_NXP:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001132 cpu_probe_nxp(c, cpu);
Ralf Baechlea3dddd52006-03-11 08:18:41 +00001133 break;
David Daney0dd47812008-12-11 15:33:26 -08001134 case PRID_COMP_CAVIUM:
1135 cpu_probe_cavium(c, cpu);
1136 break;
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +00001137 case PRID_COMP_INGENIC:
1138 cpu_probe_ingenic(c, cpu);
1139 break;
Jayachandran Ca7117c62011-05-11 12:04:58 +05301140 case PRID_COMP_NETLOGIC:
1141 cpu_probe_netlogic(c, cpu);
1142 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143 }
Franck Bui-Huudec8b1c2007-10-08 16:11:51 +02001144
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001145 BUG_ON(!__cpu_name[cpu]);
1146 BUG_ON(c->cputype == CPU_UNKNOWN);
1147
Franck Bui-Huudec8b1c2007-10-08 16:11:51 +02001148 /*
1149 * Platform code can force the cpu type to optimize code
1150 * generation. In that case be sure the cpu type is correctly
1151 * manually setup otherwise it could trigger some nasty bugs.
1152 */
1153 BUG_ON(current_cpu_type() != c->cputype);
1154
Kevin Cernekee0103d232010-05-02 14:43:52 -07001155 if (mips_fpu_disabled)
1156 c->options &= ~MIPS_CPU_FPU;
1157
1158 if (mips_dsp_disabled)
Steven J. Hillee80f7c72012-08-03 10:26:04 -05001159 c->ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
Kevin Cernekee0103d232010-05-02 14:43:52 -07001160
Ralf Baechle41943182005-05-05 16:45:59 +00001161 if (c->options & MIPS_CPU_FPU) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162 c->fpu_id = cpu_get_fpu_id();
Ralf Baechle41943182005-05-05 16:45:59 +00001163
Deng-Cheng Zhuadb37892013-04-01 18:14:28 +00001164 if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 |
1165 MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2)) {
Ralf Baechle41943182005-05-05 16:45:59 +00001166 if (c->fpu_id & MIPS_FPIR_3D)
1167 c->ases |= MIPS_ASE_MIPS3D;
1168 }
1169 }
Ralf Baechle9966db252007-10-11 23:46:17 +01001170
Al Cooperda4b62c2012-07-13 16:44:51 -04001171 if (cpu_has_mips_r2) {
Ralf Baechlef6771db2007-11-08 18:02:29 +00001172 c->srsets = ((read_c0_srsctl() >> 26) & 0x0f) + 1;
Al Cooperda4b62c2012-07-13 16:44:51 -04001173 /* R2 has Performance Counter Interrupt indicator */
1174 c->options |= MIPS_CPU_PCI;
1175 }
Ralf Baechlef6771db2007-11-08 18:02:29 +00001176 else
1177 c->srsets = 1;
Guenter Roeck91dfc422010-02-02 08:52:20 -08001178
1179 cpu_probe_vmbits(c);
David Daney949e51b2010-10-14 11:32:33 -07001180
1181#ifdef CONFIG_64BIT
1182 if (cpu == 0)
1183 __ua_limit = ~((1ull << cpu_vmbits) - 1);
1184#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185}
1186
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001187void cpu_report(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188{
1189 struct cpuinfo_mips *c = &current_cpu_data;
1190
Leonid Yegoshind9f897c2013-10-07 10:43:32 +01001191 pr_info("CPU%d revision is: %08x (%s)\n",
1192 smp_processor_id(), c->processor_id, cpu_name_string());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193 if (c->options & MIPS_CPU_FPU)
Ralf Baechle9966db252007-10-11 23:46:17 +01001194 printk(KERN_INFO "FPU revision is: %08x\n", c->fpu_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195}