blob: b8618766fbd03c4bcab52a407d73f1289340e83f [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Al Stone6933de02015-03-24 14:02:51 +00005 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Tomasz Nowicki0cb07862016-06-10 21:55:19 +02006 select ACPI_MCFG if ACPI
Aleksey Makarov888125a2016-09-27 23:54:14 +03007 select ACPI_SPCR_TABLE if ACPI
Scott Wood1d8f51d2016-09-22 03:35:18 -05008 select ARCH_CLOCKSOURCE_DATA
Dan Williams21266be2015-11-19 18:19:29 -08009 select ARCH_HAS_DEVMEM_IS_ALLOWED
Jon Masters38b04a72016-06-20 13:56:13 +030010 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Kees Cook2b68f6c2015-04-14 15:48:00 -070011 select ARCH_HAS_ELF_RANDOMIZE
Riku Voipio957e3fa2014-12-12 16:57:44 -080012 select ARCH_HAS_GCOV_PROFILE_ALL
Yisheng Xie14f09912016-10-07 17:01:49 -070013 select ARCH_HAS_GIGANTIC_PAGE
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020014 select ARCH_HAS_KCOV
Laura Abbott308c09f2014-08-08 14:23:25 -070015 select ARCH_HAS_SG_CHAIN
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010016 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Sudeep Hollac63c8702014-05-09 10:33:01 +010017 select ARCH_USE_CMPXCHG_LOCKREF
Peter Zijlstra4badad32014-06-06 19:53:16 +020018 select ARCH_SUPPORTS_ATOMIC_RMW
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070019 select ARCH_SUPPORTS_NUMA_BALANCING
Will Deacon6212a512012-11-07 14:16:28 +000020 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000021 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080022 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000023 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000024 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000025 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010026 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee80362016-06-15 15:47:33 -050027 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010028 select ARM_GIC_V3
Arnd Bergmann3ee80362016-06-15 15:47:33 -050029 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff60792015-07-31 15:46:16 +010030 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010031 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000032 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070033 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000034 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000035 select DCACHE_WORD_ACCESS
Catalin Marinasef375662015-07-07 17:15:39 +010036 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080037 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070038 select GENERIC_ALLOCATOR
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010039 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010040 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000041 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070042 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010043 select GENERIC_IDLE_POLL_SETUP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010044 select GENERIC_IRQ_PROBE
45 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010046 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010047 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070048 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010049 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000050 select GENERIC_STRNCPY_FROM_USER
51 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010052 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010053 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010054 select HARDIRQS_SW_RESEND
Steve Capper5284e1b2014-10-24 13:22:20 +010055 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010056 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010057 select HAVE_ARCH_BITREVERSE
Kees Cookfaf5b632016-06-23 15:59:42 -070058 select HAVE_ARCH_HARDENED_USERCOPY
Ard Biesheuvel324420b2016-02-16 13:52:35 +010059 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +080060 select HAVE_ARCH_JUMP_LABEL
Andrey Ryabininf1b90322015-11-17 18:47:08 +030061 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +000062 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -080063 select HAVE_ARCH_MMAP_RND_BITS
64 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000065 select HAVE_ARCH_SECCOMP_FILTER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010066 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -070067 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
68 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +020069 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010070 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +010071 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +010072 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +010073 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -070074 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -070075 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -070076 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010077 select HAVE_DMA_API_DEBUG
Laura Abbott6ac21042013-12-12 19:28:33 +000078 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +010079 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +000080 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010081 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +090082 select HAVE_FUNCTION_TRACER
83 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +020084 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010085 select HAVE_GENERIC_DMA_COHERENT
Will Deacon24da2082015-11-23 15:12:59 +000086 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010087 select HAVE_MEMBLOCK
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -070088 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Mark Rutland55834a72014-02-07 17:12:45 +000089 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010090 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +010091 select HAVE_PERF_REGS
92 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -040093 select HAVE_REGS_AND_STACK_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -070094 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +010095 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -040096 select HAVE_KPROBES
Sandeepa Prabhufcfd7082016-07-08 12:35:53 -040097 select HAVE_KRETPROBES if HAVE_KPROBES
Robin Murphy876945d2015-10-01 20:14:00 +010098 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010099 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200100 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100101 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100102 select NO_BOOTMEM
103 select OF
104 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +0100105 select OF_RESERVED_MEM
Tomasz Nowicki0cb07862016-06-10 21:55:19 +0200106 select PCI_ECAM if ACPI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000107 select POWER_RESET
108 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100109 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700110 select SYSCTL_EXCEPTION_TRACE
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100111 help
112 ARM 64-bit (AArch64) Linux support.
113
114config 64BIT
115 def_bool y
116
117config ARCH_PHYS_ADDR_T_64BIT
118 def_bool y
119
120config MMU
121 def_bool y
122
Mark Rutland40982fd2016-08-25 17:23:23 +0100123config DEBUG_RODATA
124 def_bool y
125
Mark Rutland030c4d22016-05-31 15:57:59 +0100126config ARM64_PAGE_SHIFT
127 int
128 default 16 if ARM64_64K_PAGES
129 default 14 if ARM64_16K_PAGES
130 default 12
131
132config ARM64_CONT_SHIFT
133 int
134 default 5 if ARM64_64K_PAGES
135 default 7 if ARM64_16K_PAGES
136 default 4
137
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800138config ARCH_MMAP_RND_BITS_MIN
139 default 14 if ARM64_64K_PAGES
140 default 16 if ARM64_16K_PAGES
141 default 18
142
143# max bits determined by the following formula:
144# VA_BITS - PAGE_SHIFT - 3
145config ARCH_MMAP_RND_BITS_MAX
146 default 19 if ARM64_VA_BITS=36
147 default 24 if ARM64_VA_BITS=39
148 default 27 if ARM64_VA_BITS=42
149 default 30 if ARM64_VA_BITS=47
150 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
151 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
152 default 33 if ARM64_VA_BITS=48
153 default 14 if ARM64_64K_PAGES
154 default 16 if ARM64_16K_PAGES
155 default 18
156
157config ARCH_MMAP_RND_COMPAT_BITS_MIN
158 default 7 if ARM64_64K_PAGES
159 default 9 if ARM64_16K_PAGES
160 default 11
161
162config ARCH_MMAP_RND_COMPAT_BITS_MAX
163 default 16
164
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700165config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100166 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100167
Jeff Vander Stoep1fdca5a2015-08-18 11:15:53 -0700168config ILLEGAL_POINTER_VALUE
169 hex
170 default 0xdead000000000000
171
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100172config STACKTRACE_SUPPORT
173 def_bool y
174
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100175config ILLEGAL_POINTER_VALUE
176 hex
177 default 0xdead000000000000
178
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100179config LOCKDEP_SUPPORT
180 def_bool y
181
182config TRACE_IRQFLAGS_SUPPORT
183 def_bool y
184
Will Deaconc209f792014-03-14 17:47:05 +0000185config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100186 def_bool y
187
Dave P Martin9fb74102015-07-24 16:37:48 +0100188config GENERIC_BUG
189 def_bool y
190 depends on BUG
191
192config GENERIC_BUG_RELATIVE_POINTERS
193 def_bool y
194 depends on GENERIC_BUG
195
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100196config GENERIC_HWEIGHT
197 def_bool y
198
199config GENERIC_CSUM
200 def_bool y
201
202config GENERIC_CALIBRATE_DELAY
203 def_bool y
204
Catalin Marinas19e76402014-02-27 12:09:22 +0000205config ZONE_DMA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100206 def_bool y
207
Steve Capper29e56942014-10-09 15:29:25 -0700208config HAVE_GENERIC_RCU_GUP
209 def_bool y
210
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100211config ARCH_DMA_ADDR_T_64BIT
212 def_bool y
213
214config NEED_DMA_MAP_STATE
215 def_bool y
216
217config NEED_SG_DMA_LENGTH
218 def_bool y
219
Will Deacon4b3dc962015-05-29 18:28:44 +0100220config SMP
221 def_bool y
222
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100223config SWIOTLB
224 def_bool y
225
226config IOMMU_HELPER
227 def_bool SWIOTLB
228
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100229config KERNEL_MODE_NEON
230 def_bool y
231
Rob Herring92cc15f2014-04-18 17:19:59 -0500232config FIX_EARLYCON_MEM
233 def_bool y
234
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700235config PGTABLE_LEVELS
236 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100237 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700238 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
239 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
240 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100241 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
242 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700243
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100244source "init/Kconfig"
245
246source "kernel/Kconfig.freezer"
247
Olof Johansson6a377492015-07-20 12:09:16 -0700248source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100249
250menu "Bus support"
251
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100252config PCI
253 bool "PCI support"
254 help
255 This feature enables support for PCI bus system. If you say Y
256 here, the kernel will include drivers and infrastructure code
257 to support PCI bus devices.
258
259config PCI_DOMAINS
260 def_bool PCI
261
262config PCI_DOMAINS_GENERIC
263 def_bool PCI
264
265config PCI_SYSCALL
266 def_bool PCI
267
268source "drivers/pci/Kconfig"
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100269
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100270endmenu
271
272menu "Kernel Features"
273
Andre Przywarac0a01b82014-11-14 15:54:12 +0000274menu "ARM errata workarounds via the alternatives framework"
275
276config ARM64_ERRATUM_826319
277 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
278 default y
279 help
280 This option adds an alternative code sequence to work around ARM
281 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
282 AXI master interface and an L2 cache.
283
284 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
285 and is unable to accept a certain write via this interface, it will
286 not progress on read data presented on the read data channel and the
287 system can deadlock.
288
289 The workaround promotes data cache clean instructions to
290 data cache clean-and-invalidate.
291 Please note that this does not necessarily enable the workaround,
292 as it depends on the alternative framework, which will only patch
293 the kernel if an affected CPU is detected.
294
295 If unsure, say Y.
296
297config ARM64_ERRATUM_827319
298 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
299 default y
300 help
301 This option adds an alternative code sequence to work around ARM
302 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
303 master interface and an L2 cache.
304
305 Under certain conditions this erratum can cause a clean line eviction
306 to occur at the same time as another transaction to the same address
307 on the AMBA 5 CHI interface, which can cause data corruption if the
308 interconnect reorders the two transactions.
309
310 The workaround promotes data cache clean instructions to
311 data cache clean-and-invalidate.
312 Please note that this does not necessarily enable the workaround,
313 as it depends on the alternative framework, which will only patch
314 the kernel if an affected CPU is detected.
315
316 If unsure, say Y.
317
318config ARM64_ERRATUM_824069
319 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
320 default y
321 help
322 This option adds an alternative code sequence to work around ARM
323 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
324 to a coherent interconnect.
325
326 If a Cortex-A53 processor is executing a store or prefetch for
327 write instruction at the same time as a processor in another
328 cluster is executing a cache maintenance operation to the same
329 address, then this erratum might cause a clean cache line to be
330 incorrectly marked as dirty.
331
332 The workaround promotes data cache clean instructions to
333 data cache clean-and-invalidate.
334 Please note that this option does not necessarily enable the
335 workaround, as it depends on the alternative framework, which will
336 only patch the kernel if an affected CPU is detected.
337
338 If unsure, say Y.
339
340config ARM64_ERRATUM_819472
341 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
342 default y
343 help
344 This option adds an alternative code sequence to work around ARM
345 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
346 present when it is connected to a coherent interconnect.
347
348 If the processor is executing a load and store exclusive sequence at
349 the same time as a processor in another cluster is executing a cache
350 maintenance operation to the same address, then this erratum might
351 cause data corruption.
352
353 The workaround promotes data cache clean instructions to
354 data cache clean-and-invalidate.
355 Please note that this does not necessarily enable the workaround,
356 as it depends on the alternative framework, which will only patch
357 the kernel if an affected CPU is detected.
358
359 If unsure, say Y.
360
361config ARM64_ERRATUM_832075
362 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
363 default y
364 help
365 This option adds an alternative code sequence to work around ARM
366 erratum 832075 on Cortex-A57 parts up to r1p2.
367
368 Affected Cortex-A57 parts might deadlock when exclusive load/store
369 instructions to Write-Back memory are mixed with Device loads.
370
371 The workaround is to promote device loads to use Load-Acquire
372 semantics.
373 Please note that this does not necessarily enable the workaround,
374 as it depends on the alternative framework, which will only patch
375 the kernel if an affected CPU is detected.
376
377 If unsure, say Y.
378
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000379config ARM64_ERRATUM_834220
380 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
381 depends on KVM
382 default y
383 help
384 This option adds an alternative code sequence to work around ARM
385 erratum 834220 on Cortex-A57 parts up to r1p2.
386
387 Affected Cortex-A57 parts might report a Stage 2 translation
388 fault as the result of a Stage 1 fault for load crossing a
389 page boundary when there is a permission or device memory
390 alignment fault at Stage 1 and a translation fault at Stage 2.
391
392 The workaround is to verify that the Stage 1 translation
393 doesn't generate a fault before handling the Stage 2 fault.
394 Please note that this does not necessarily enable the workaround,
395 as it depends on the alternative framework, which will only patch
396 the kernel if an affected CPU is detected.
397
398 If unsure, say Y.
399
Will Deacon905e8c52015-03-23 19:07:02 +0000400config ARM64_ERRATUM_845719
401 bool "Cortex-A53: 845719: a load might read incorrect data"
402 depends on COMPAT
403 default y
404 help
405 This option adds an alternative code sequence to work around ARM
406 erratum 845719 on Cortex-A53 parts up to r0p4.
407
408 When running a compat (AArch32) userspace on an affected Cortex-A53
409 part, a load at EL0 from a virtual address that matches the bottom 32
410 bits of the virtual address used by a recent load at (AArch64) EL1
411 might return incorrect data.
412
413 The workaround is to write the contextidr_el1 register on exception
414 return to a 32-bit task.
415 Please note that this does not necessarily enable the workaround,
416 as it depends on the alternative framework, which will only patch
417 the kernel if an affected CPU is detected.
418
419 If unsure, say Y.
420
Will Deacondf057cc2015-03-17 12:15:02 +0000421config ARM64_ERRATUM_843419
422 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000423 default y
Will Deacon6ffe9922016-08-22 11:58:36 +0100424 select ARM64_MODULE_CMODEL_LARGE if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000425 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100426 This option links the kernel with '--fix-cortex-a53-843419' and
427 builds modules using the large memory model in order to avoid the use
428 of the ADRP instruction, which can cause a subsequent memory access
429 to use an incorrect address on Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000430
431 If unsure, say Y.
432
Robert Richter94100972015-09-21 22:58:38 +0200433config CAVIUM_ERRATUM_22375
434 bool "Cavium erratum 22375, 24313"
435 default y
436 help
437 Enable workaround for erratum 22375, 24313.
438
439 This implements two gicv3-its errata workarounds for ThunderX. Both
440 with small impact affecting only ITS table allocation.
441
442 erratum 22375: only alloc 8MB table size
443 erratum 24313: ignore memory access type
444
445 The fixes are in ITS initialization and basically ignore memory access
446 type and table size provided by the TYPER and BASER registers.
447
448 If unsure, say Y.
449
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200450config CAVIUM_ERRATUM_23144
451 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
452 depends on NUMA
453 default y
454 help
455 ITS SYNC command hang for cross node io and collections/cpu mapping.
456
457 If unsure, say Y.
458
Robert Richter6d4e11c2015-09-21 22:58:35 +0200459config CAVIUM_ERRATUM_23154
460 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
461 default y
462 help
463 The gicv3 of ThunderX requires a modified version for
464 reading the IAR status to ensure data synchronization
465 (access to icc_iar1_el1 is not sync'ed before and after).
466
467 If unsure, say Y.
468
Andrew Pinski104a0c02016-02-24 17:44:57 -0800469config CAVIUM_ERRATUM_27456
470 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
471 default y
472 help
473 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
474 instructions may cause the icache to become corrupted if it
475 contains data for a non-current ASID. The fix is to
476 invalidate the icache when changing the mm context.
477
478 If unsure, say Y.
479
Shanker Donthineni095635b2017-03-07 08:20:38 -0600480config QCOM_QDF2400_ERRATUM_0065
481 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
482 default y
483 help
484 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
485 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
486 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
487
488 If unsure, say Y.
489
Andre Przywarac0a01b82014-11-14 15:54:12 +0000490endmenu
491
492
Jungseok Leee41ceed2014-05-12 10:40:38 +0100493choice
494 prompt "Page size"
495 default ARM64_4K_PAGES
496 help
497 Page size (translation granule) configuration.
498
499config ARM64_4K_PAGES
500 bool "4KB"
501 help
502 This feature enables 4KB pages support.
503
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100504config ARM64_16K_PAGES
505 bool "16KB"
506 help
507 The system will use 16KB pages support. AArch32 emulation
508 requires applications compiled with 16K (or a multiple of 16K)
509 aligned segments.
510
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100511config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100512 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100513 help
514 This feature enables 64KB pages support (4KB by default)
515 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100516 look-up. AArch32 emulation requires applications compiled
517 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100518
Jungseok Leee41ceed2014-05-12 10:40:38 +0100519endchoice
520
521choice
522 prompt "Virtual address space size"
523 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100524 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100525 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
526 help
527 Allows choosing one of multiple possible virtual address
528 space sizes. The level of translation table is determined by
529 a combination of page size and virtual address space size.
530
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100531config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100532 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100533 depends on ARM64_16K_PAGES
534
Jungseok Leee41ceed2014-05-12 10:40:38 +0100535config ARM64_VA_BITS_39
536 bool "39-bit"
537 depends on ARM64_4K_PAGES
538
539config ARM64_VA_BITS_42
540 bool "42-bit"
541 depends on ARM64_64K_PAGES
542
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100543config ARM64_VA_BITS_47
544 bool "47-bit"
545 depends on ARM64_16K_PAGES
546
Jungseok Leec79b9542014-05-12 18:40:51 +0900547config ARM64_VA_BITS_48
548 bool "48-bit"
Jungseok Leec79b9542014-05-12 18:40:51 +0900549
Jungseok Leee41ceed2014-05-12 10:40:38 +0100550endchoice
551
552config ARM64_VA_BITS
553 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100554 default 36 if ARM64_VA_BITS_36
Jungseok Leee41ceed2014-05-12 10:40:38 +0100555 default 39 if ARM64_VA_BITS_39
556 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100557 default 47 if ARM64_VA_BITS_47
Jungseok Leec79b9542014-05-12 18:40:51 +0900558 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100559
Will Deacona8720132013-10-11 14:52:19 +0100560config CPU_BIG_ENDIAN
561 bool "Build big-endian kernel"
562 help
563 Say Y if you plan on running a kernel in big-endian mode.
564
Mark Brownf6e763b2014-03-04 07:51:17 +0000565config SCHED_MC
566 bool "Multi-core scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000567 help
568 Multi-core scheduler support improves the CPU scheduler's decision
569 making when dealing with multi-core CPU chips at a cost of slightly
570 increased overhead in some places. If unsure say N here.
571
572config SCHED_SMT
573 bool "SMT scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000574 help
575 Improves the CPU scheduler's decision making when dealing with
576 MultiThreading at a cost of slightly increased overhead in some
577 places. If unsure say N here.
578
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100579config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000580 int "Maximum number of CPUs (2-4096)"
581 range 2 4096
Vinayak Kale15942852013-04-24 10:06:57 +0100582 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100583 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100584
Mark Rutland9327e2c2013-10-24 20:30:18 +0100585config HOTPLUG_CPU
586 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800587 select GENERIC_IRQ_MIGRATION
Mark Rutland9327e2c2013-10-24 20:30:18 +0100588 help
589 Say Y here to experiment with turning CPUs off and on. CPUs
590 can be controlled through /sys/devices/system/cpu.
591
Kyle Yan54b1cef2017-01-09 14:19:25 -0800592# The GPIO number here must be sorted by descending number. In case of
593# a multiplatform kernel, we just want the highest value required by the
594# selected platforms.
595config ARCH_NR_GPIO
596 int
597 default 1024 if ARCH_QCOM
598 default 256
599 help
600 Maximum number of GPIOs in the system.
601
602 If unsure, leave the default value.
603
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700604# Common NUMA Features
605config NUMA
606 bool "Numa Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800607 select ACPI_NUMA if ACPI
608 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700609 help
610 Enable NUMA (Non Uniform Memory Access) support.
611
612 The kernel will try to allocate memory used by a CPU on the
613 local memory of the CPU and add some more
614 NUMA awareness to the kernel.
615
616config NODES_SHIFT
617 int "Maximum NUMA Nodes (as a power of 2)"
618 range 1 10
619 default "2"
620 depends on NEED_MULTIPLE_NODES
621 help
622 Specify the maximum number of NUMA Nodes available on the target
623 system. Increases memory reserved to accommodate various tables.
624
625config USE_PERCPU_NUMA_NODE_ID
626 def_bool y
627 depends on NUMA
628
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800629config HAVE_SETUP_PER_CPU_AREA
630 def_bool y
631 depends on NUMA
632
633config NEED_PER_CPU_EMBED_FIRST_CHUNK
634 def_bool y
635 depends on NUMA
636
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100637source kernel/Kconfig.preempt
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800638source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100639
Laura Abbott83863f22016-02-05 16:24:47 -0800640config ARCH_SUPPORTS_DEBUG_PAGEALLOC
641 def_bool y
642
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100643config ARCH_HAS_HOLES_MEMORYMODEL
644 def_bool y if SPARSEMEM
645
646config ARCH_SPARSEMEM_ENABLE
647 def_bool y
648 select SPARSEMEM_VMEMMAP_ENABLE
649
650config ARCH_SPARSEMEM_DEFAULT
651 def_bool ARCH_SPARSEMEM_ENABLE
652
653config ARCH_SELECT_MEMORY_MODEL
654 def_bool ARCH_SPARSEMEM_ENABLE
655
656config HAVE_ARCH_PFN_VALID
657 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
658
659config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100660 def_bool y
661 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100662
Steve Capper084bd292013-04-10 13:48:00 +0100663config SYS_SUPPORTS_HUGETLBFS
664 def_bool y
665
Steve Capper084bd292013-04-10 13:48:00 +0100666config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100667 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100668
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100669config ARCH_HAS_CACHE_LINE_SIZE
670 def_bool y
671
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100672source "mm/Kconfig"
673
Patrick Daly50d8bce2016-12-13 20:17:41 -0800674config ARM64_DMA_USE_IOMMU
675 bool "ARM64 DMA iommu integration"
676 select ARM_HAS_SG_CHAIN
677 select NEED_SG_DMA_LENGTH
678 help
679 Enable using iommu through the standard dma apis.
680 dma_alloc_coherent() will allocate scatter-gather memory
681 which is made virtually contiguous via iommu.
682 Enable if system contains IOMMU hardware.
683
684if ARM64_DMA_USE_IOMMU
685
686config ARM64_DMA_IOMMU_ALIGNMENT
687 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
688 range 4 9
Shiraz Hashim4f404632017-04-10 08:34:46 +0530689 default 9
Patrick Daly50d8bce2016-12-13 20:17:41 -0800690 help
691 DMA mapping framework by default aligns all buffers to the smallest
692 PAGE_SIZE order which is greater than or equal to the requested buffer
693 size. This works well for buffers up to a few hundreds kilobytes, but
694 for larger buffers it just a waste of address space. Drivers which has
695 relatively small addressing window (like 64Mib) might run out of
696 virtual space with just a few allocations.
697
698 With this parameter you can specify the maximum PAGE_SIZE order for
699 DMA IOMMU buffers. Larger buffers will be aligned only to this
700 specified order. The order is expressed as a power of two multiplied
701 by the PAGE_SIZE.
702
703endif
704
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000705config SECCOMP
706 bool "Enable seccomp to safely compute untrusted bytecode"
707 ---help---
708 This kernel feature is useful for number crunching applications
709 that may need to compute untrusted bytecode during their
710 execution. By using pipes or other transports made available to
711 the process as file descriptors supporting the read/write
712 syscalls, it's possible to isolate those applications in
713 their own address space using seccomp. Once seccomp is
714 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
715 and the task is only allowed to execute a few safe syscalls
716 defined by each seccomp mode.
717
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000718config PARAVIRT
719 bool "Enable paravirtualization code"
720 help
721 This changes the kernel so it can modify itself when it is run
722 under a hypervisor, potentially improving performance significantly
723 over full virtualization.
724
725config PARAVIRT_TIME_ACCOUNTING
726 bool "Paravirtual steal time accounting"
727 select PARAVIRT
728 default n
729 help
730 Select this option to enable fine granularity task steal time
731 accounting. Time spent executing other tasks in parallel with
732 the current vCPU is discounted from the vCPU power. To account for
733 that, there can be a small performance impact.
734
735 If in doubt, say N here.
736
Geoff Levandd28f6df2016-06-23 17:54:48 +0000737config KEXEC
738 depends on PM_SLEEP_SMP
739 select KEXEC_CORE
740 bool "kexec system call"
741 ---help---
742 kexec is a system call that implements the ability to shutdown your
743 current kernel, and to start another kernel. It is like a reboot
744 but it is independent of the system firmware. And like a reboot
745 you can start any kernel with it, not just Linux.
746
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000747config XEN_DOM0
748 def_bool y
749 depends on XEN
750
751config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700752 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000753 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000754 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000755 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000756 help
757 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
758
Steve Capperd03bb142013-04-25 15:19:21 +0100759config FORCE_MAX_ZONEORDER
760 int
761 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100762 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100763 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100764 help
765 The kernel memory allocator divides physically contiguous memory
766 blocks into "zones", where each zone is a power of two number of
767 pages. This option selects the largest power of two that the kernel
768 keeps in the memory allocator. If you need to allocate very large
769 blocks of physically contiguous memory, then you may need to
770 increase this value.
771
772 This config option is actually maximum order plus one. For example,
773 a value of 11 means that the largest free memory block is 2^10 pages.
774
775 We make sure that we can allocate upto a HugePage size for each configuration.
776 Hence we have :
777 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
778
779 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
780 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100781
Will Deacon1b907f42014-11-20 16:51:10 +0000782menuconfig ARMV8_DEPRECATED
783 bool "Emulate deprecated/obsolete ARMv8 instructions"
784 depends on COMPAT
785 help
786 Legacy software support may require certain instructions
787 that have been deprecated or obsoleted in the architecture.
788
789 Enable this config to enable selective emulation of these
790 features.
791
792 If unsure, say Y
793
794if ARMV8_DEPRECATED
795
796config SWP_EMULATION
797 bool "Emulate SWP/SWPB instructions"
798 help
799 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
800 they are always undefined. Say Y here to enable software
801 emulation of these instructions for userspace using LDXR/STXR.
802
803 In some older versions of glibc [<=2.8] SWP is used during futex
804 trylock() operations with the assumption that the code will not
805 be preempted. This invalid assumption may be more likely to fail
806 with SWP emulation enabled, leading to deadlock of the user
807 application.
808
809 NOTE: when accessing uncached shared regions, LDXR/STXR rely
810 on an external transaction monitoring block called a global
811 monitor to maintain update atomicity. If your system does not
812 implement a global monitor, this option can cause programs that
813 perform SWP operations to uncached memory to deadlock.
814
815 If unsure, say Y
816
817config CP15_BARRIER_EMULATION
818 bool "Emulate CP15 Barrier instructions"
819 help
820 The CP15 barrier instructions - CP15ISB, CP15DSB, and
821 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
822 strongly recommended to use the ISB, DSB, and DMB
823 instructions instead.
824
825 Say Y here to enable software emulation of these
826 instructions for AArch32 userspace code. When this option is
827 enabled, CP15 barrier usage is traced which can help
828 identify software that needs updating.
829
830 If unsure, say Y
831
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000832config SETEND_EMULATION
833 bool "Emulate SETEND instruction"
834 help
835 The SETEND instruction alters the data-endianness of the
836 AArch32 EL0, and is deprecated in ARMv8.
837
838 Say Y here to enable software emulation of the instruction
839 for AArch32 userspace code.
840
841 Note: All the cpus on the system must have mixed endian support at EL0
842 for this feature to be enabled. If a new CPU - which doesn't support mixed
843 endian - is hotplugged in after this feature has been enabled, there could
844 be unexpected results in the applications.
845
846 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000847endif
848
Catalin Marinas048871b2016-07-01 18:25:31 +0100849config ARM64_SW_TTBR0_PAN
Catalin Marinas7285f412016-07-01 18:25:31 +0100850 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
Catalin Marinas048871b2016-07-01 18:25:31 +0100851 help
852 Enabling this option prevents the kernel from accessing
853 user-space memory directly by pointing TTBR0_EL1 to a reserved
854 zeroed area and reserved ASID. The user access routines
855 restore the valid TTBR0_EL1 temporarily.
856
Will Deacon0e4a0702015-07-27 15:54:13 +0100857menu "ARMv8.1 architectural features"
858
859config ARM64_HW_AFDBM
860 bool "Support for hardware updates of the Access and Dirty page flags"
861 default y
862 help
863 The ARMv8.1 architecture extensions introduce support for
864 hardware updates of the access and dirty information in page
865 table entries. When enabled in TCR_EL1 (HA and HD bits) on
866 capable processors, accesses to pages with PTE_AF cleared will
867 set this bit instead of raising an access flag fault.
868 Similarly, writes to read-only pages with the DBM bit set will
869 clear the read-only bit (AP[2]) instead of raising a
870 permission fault.
871
872 Kernels built with this configuration option enabled continue
873 to work on pre-ARMv8.1 hardware and the performance impact is
874 minimal. If unsure, say Y.
875
876config ARM64_PAN
877 bool "Enable support for Privileged Access Never (PAN)"
878 default y
879 help
880 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
881 prevents the kernel or hypervisor from accessing user-space (EL0)
882 memory directly.
883
884 Choosing this option will cause any unprotected (not using
885 copy_to_user et al) memory access to fail with a permission fault.
886
887 The feature is detected at runtime, and will remain as a 'nop'
888 instruction if the cpu does not implement the feature.
889
890config ARM64_LSE_ATOMICS
891 bool "Atomic instructions"
892 help
893 As part of the Large System Extensions, ARMv8.1 introduces new
894 atomic instructions that are designed specifically to scale in
895 very large systems.
896
897 Say Y here to make use of these instructions for the in-kernel
898 atomic routines. This incurs a small overhead on CPUs that do
899 not support these instructions and requires the kernel to be
900 built with binutils >= 2.25.
901
Marc Zyngier1f364c82014-02-19 09:33:14 +0000902config ARM64_VHE
903 bool "Enable support for Virtualization Host Extensions (VHE)"
904 default y
905 help
906 Virtualization Host Extensions (VHE) allow the kernel to run
907 directly at EL2 (instead of EL1) on processors that support
908 it. This leads to better performance for KVM, as they reduce
909 the cost of the world switch.
910
911 Selecting this option allows the VHE feature to be detected
912 at runtime, and does not affect processors that do not
913 implement this feature.
914
Will Deacon0e4a0702015-07-27 15:54:13 +0100915endmenu
916
Will Deaconf9933182016-02-26 16:30:14 +0000917menu "ARMv8.2 architectural features"
918
James Morse57f49592016-02-05 14:58:48 +0000919config ARM64_UAO
920 bool "Enable support for User Access Override (UAO)"
921 default y
922 help
923 User Access Override (UAO; part of the ARMv8.2 Extensions)
924 causes the 'unprivileged' variant of the load/store instructions to
925 be overriden to be privileged.
926
927 This option changes get_user() and friends to use the 'unprivileged'
928 variant of the load/store instructions. This ensures that user-space
929 really did have access to the supplied memory. When addr_limit is
930 set to kernel memory the UAO bit will be set, allowing privileged
931 access to kernel memory.
932
933 Choosing this option will cause copy_to_user() et al to use user-space
934 memory permissions.
935
936 The feature is detected at runtime, the kernel will use the
937 regular load/store instructions if the cpu does not implement the
938 feature.
939
Will Deaconf9933182016-02-26 16:30:14 +0000940endmenu
941
Ard Biesheuvelfd045f62015-11-24 12:37:35 +0100942config ARM64_MODULE_CMODEL_LARGE
943 bool
944
945config ARM64_MODULE_PLTS
946 bool
947 select ARM64_MODULE_CMODEL_LARGE
948 select HAVE_MOD_ARCH_SPECIFIC
949
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +0100950config RELOCATABLE
951 bool
952 help
953 This builds the kernel as a Position Independent Executable (PIE),
954 which retains all relocation metadata required to relocate the
955 kernel binary at runtime to a different virtual address than the
956 address it was linked at.
957 Since AArch64 uses the RELA relocation format, this requires a
958 relocation pass at runtime even if the kernel is loaded at the
959 same address it was linked at.
960
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100961config RANDOMIZE_BASE
962 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -0700963 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100964 select RELOCATABLE
965 help
966 Randomizes the virtual address at which the kernel image is
967 loaded, as a security feature that deters exploit attempts
968 relying on knowledge of the location of kernel internals.
969
970 It is the bootloader's job to provide entropy, by passing a
971 random u64 value in /chosen/kaslr-seed at kernel entry.
972
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +0100973 When booting via the UEFI stub, it will invoke the firmware's
974 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
975 to the kernel proper. In addition, it will randomise the physical
976 location of the kernel Image as well.
977
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100978 If unsure, say N.
979
980config RANDOMIZE_MODULE_REGION_FULL
981 bool "Randomize the module region independently from the core kernel"
Ard Biesheuvel8fe88a42016-10-17 16:18:39 +0100982 depends on RANDOMIZE_BASE && !DYNAMIC_FTRACE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100983 default y
984 help
985 Randomizes the location of the module region without considering the
986 location of the core kernel. This way, it is impossible for modules
987 to leak information about the location of core kernel data structures
988 but it does imply that function calls between modules and the core
989 kernel will need to be resolved via veneers in the module PLT.
990
991 When this option is not set, the module region will be randomized over
992 a limited range that contains the [_stext, _etext] interval of the
993 core kernel, so branch relocations are always in range.
994
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100995endmenu
996
997menu "Boot options"
998
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +0000999config ARM64_ACPI_PARKING_PROTOCOL
1000 bool "Enable support for the ARM64 ACPI parking protocol"
1001 depends on ACPI
1002 help
1003 Enable support for the ARM64 ACPI parking protocol. If disabled
1004 the kernel will not allow booting through the ARM64 ACPI parking
1005 protocol even if the corresponding data is present in the ACPI
1006 MADT table.
1007
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001008config CMDLINE
1009 string "Default kernel command string"
1010 default ""
1011 help
1012 Provide a set of default command-line options at build time by
1013 entering them here. As a minimum, you should specify the the
1014 root device (e.g. root=/dev/nfs).
1015
Colin Cross74157da2014-04-02 18:02:15 -07001016choice
1017 prompt "Kernel command line type" if CMDLINE != ""
1018 default CMDLINE_FROM_BOOTLOADER
1019
1020config CMDLINE_FROM_BOOTLOADER
1021 bool "Use bootloader kernel arguments if available"
1022 help
1023 Uses the command-line options passed by the boot loader. If
1024 the boot loader doesn't provide any, the default kernel command
1025 string provided in CMDLINE will be used.
1026
1027config CMDLINE_EXTEND
1028 bool "Extend bootloader kernel arguments"
1029 help
1030 The command-line arguments provided by the boot loader will be
1031 appended to the default kernel command string.
1032
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001033config CMDLINE_FORCE
1034 bool "Always use the default kernel command string"
1035 help
1036 Always use the default kernel command string, even if the boot
1037 loader passes other arguments to the kernel.
1038 This is useful if you cannot or don't want to change the
1039 command-line options your boot loader passes to the kernel.
Colin Cross74157da2014-04-02 18:02:15 -07001040endchoice
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001041
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001042config EFI_STUB
1043 bool
1044
Mark Salterf84d0272014-04-15 21:59:30 -04001045config EFI
1046 bool "UEFI runtime support"
1047 depends on OF && !CPU_BIG_ENDIAN
1048 select LIBFDT
1049 select UCS2_STRING
1050 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001051 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001052 select EFI_STUB
1053 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -04001054 default y
1055 help
1056 This option provides support for runtime services provided
1057 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001058 clock, and platform reset). A UEFI stub is also provided to
1059 allow the kernel to be booted as an EFI application. This
1060 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001061
Yi Lid1ae8c02014-10-04 23:46:43 +08001062config DMI
1063 bool "Enable support for SMBIOS (DMI) tables"
1064 depends on EFI
1065 default y
1066 help
1067 This enables SMBIOS/DMI feature for systems.
1068
1069 This option is only useful on systems that have UEFI firmware.
1070 However, even with this option, the resultant kernel should
1071 continue to boot on existing non-UEFI platforms.
1072
Alex Raye2d9f0a2014-03-17 13:44:01 -07001073config BUILD_ARM64_APPENDED_DTB_IMAGE
1074 bool "Build a concatenated Image.gz/dtb by default"
1075 depends on OF
1076 help
1077 Enabling this option will cause a concatenated Image.gz and list of
1078 DTBs to be built by default (instead of a standalone Image.gz.)
1079 The image will built in arch/arm64/boot/Image.gz-dtb
1080
Dmitry Shmidt4bdcc932017-03-28 13:30:18 -07001081choice
1082 prompt "Appended DTB Kernel Image name"
1083 depends on BUILD_ARM64_APPENDED_DTB_IMAGE
1084 help
1085 Enabling this option will cause a specific kernel image Image or
1086 Image.gz to be used for final image creation.
1087 The image will built in arch/arm64/boot/IMAGE-NAME-dtb
1088
1089 config IMG_GZ_DTB
1090 bool "Image.gz-dtb"
1091 config IMG_DTB
1092 bool "Image-dtb"
1093endchoice
1094
1095config BUILD_ARM64_APPENDED_KERNEL_IMAGE_NAME
1096 string
1097 depends on BUILD_ARM64_APPENDED_DTB_IMAGE
1098 default "Image.gz-dtb" if IMG_GZ_DTB
1099 default "Image-dtb" if IMG_DTB
1100
Alex Raye2d9f0a2014-03-17 13:44:01 -07001101config BUILD_ARM64_APPENDED_DTB_IMAGE_NAMES
1102 string "Default dtb names"
1103 depends on BUILD_ARM64_APPENDED_DTB_IMAGE
1104 help
1105 Space separated list of names of dtbs to append when
1106 building a concatenated Image.gz-dtb.
1107
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001108endmenu
1109
1110menu "Userspace binary formats"
1111
1112source "fs/Kconfig.binfmt"
1113
1114config COMPAT
1115 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +01001116 depends on ARM64_4K_PAGES || EXPERT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001117 select COMPAT_BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -07001118 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -05001119 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -05001120 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001121 help
1122 This option enables support for a 32-bit EL0 running under a 64-bit
1123 kernel at EL1. AArch32-specific components such as system calls,
1124 the user helper functions, VFP support and the ptrace interface are
1125 handled appropriately by the kernel.
1126
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001127 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1128 that you will only be able to execute AArch32 binaries that were compiled
1129 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +00001130
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001131 If you want to execute 32-bit userspace applications, say Y.
1132
1133config SYSVIPC_COMPAT
1134 def_bool y
1135 depends on COMPAT && SYSVIPC
1136
1137endmenu
1138
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001139menu "Power management options"
1140
1141source "kernel/power/Kconfig"
1142
James Morse82869ac2016-04-27 17:47:12 +01001143config ARCH_HIBERNATION_POSSIBLE
1144 def_bool y
1145 depends on CPU_PM
1146
1147config ARCH_HIBERNATION_HEADER
1148 def_bool y
1149 depends on HIBERNATION
1150
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001151config ARCH_SUSPEND_POSSIBLE
1152 def_bool y
1153
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001154endmenu
1155
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001156menu "CPU Power Management"
1157
1158source "drivers/cpuidle/Kconfig"
1159
Rob Herring52e7e812014-02-24 11:27:57 +09001160source "drivers/cpufreq/Kconfig"
1161
1162endmenu
1163
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001164source "net/Kconfig"
1165
1166source "drivers/Kconfig"
1167
Mark Salterf84d0272014-04-15 21:59:30 -04001168source "drivers/firmware/Kconfig"
1169
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001170source "drivers/acpi/Kconfig"
1171
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001172source "fs/Kconfig"
1173
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001174source "arch/arm64/kvm/Kconfig"
1175
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001176source "arch/arm64/Kconfig.debug"
1177
1178source "security/Kconfig"
1179
1180source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001181if CRYPTO
1182source "arch/arm64/crypto/Kconfig"
1183endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001184
1185source "lib/Kconfig"