blob: 613b0bffde0f4fb3a417079ee576cda3bd5d7776 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Zhenyu Wangf8f235e2010-08-27 11:08:57 +080037#include <linux/intel-gtt.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Daniel Vetter0108a3e2010-08-07 11:01:21 +010039static uint32_t i915_gem_get_gtt_alignment(struct drm_gem_object *obj);
Daniel Vetterba3d8d72010-02-11 22:37:04 +010040
41static int i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
42 bool pipelined);
Eric Anholte47c68e2008-11-14 13:35:19 -080043static void i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj);
44static void i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj);
Eric Anholte47c68e2008-11-14 13:35:19 -080045static int i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj,
46 int write);
47static int i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
48 uint64_t offset,
49 uint64_t size);
50static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj);
Chris Wilson2cf34d72010-09-14 13:03:28 +010051static int i915_gem_object_wait_rendering(struct drm_gem_object *obj,
52 bool interruptible);
Jesse Barnesde151cf2008-11-12 10:03:55 -080053static int i915_gem_object_bind_to_gtt(struct drm_gem_object *obj,
54 unsigned alignment);
Jesse Barnesde151cf2008-11-12 10:03:55 -080055static void i915_gem_clear_fence_reg(struct drm_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +100056static int i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
57 struct drm_i915_gem_pwrite *args,
58 struct drm_file *file_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +010059static void i915_gem_free_object_tail(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -070060
Chris Wilson5cdf5882010-09-27 15:51:07 +010061static int
62i915_gem_object_get_pages(struct drm_gem_object *obj,
63 gfp_t gfpmask);
64
65static void
66i915_gem_object_put_pages(struct drm_gem_object *obj);
67
Chris Wilson31169712009-09-14 16:50:28 +010068static LIST_HEAD(shrink_list);
69static DEFINE_SPINLOCK(shrink_list_lock);
70
Chris Wilson30dbf0c2010-09-25 10:19:17 +010071int
72i915_gem_check_is_wedged(struct drm_device *dev)
73{
74 struct drm_i915_private *dev_priv = dev->dev_private;
75 struct completion *x = &dev_priv->error_completion;
76 unsigned long flags;
77 int ret;
78
79 if (!atomic_read(&dev_priv->mm.wedged))
80 return 0;
81
82 ret = wait_for_completion_interruptible(x);
83 if (ret)
84 return ret;
85
86 /* Success, we reset the GPU! */
87 if (!atomic_read(&dev_priv->mm.wedged))
88 return 0;
89
90 /* GPU is hung, bump the completion count to account for
91 * the token we just consumed so that we never hit zero and
92 * end up waiting upon a subsequent completion event that
93 * will never happen.
94 */
95 spin_lock_irqsave(&x->wait.lock, flags);
96 x->done++;
97 spin_unlock_irqrestore(&x->wait.lock, flags);
98 return -EIO;
99}
100
Chris Wilson76c1dec2010-09-25 11:22:51 +0100101static int i915_mutex_lock_interruptible(struct drm_device *dev)
102{
103 struct drm_i915_private *dev_priv = dev->dev_private;
104 int ret;
105
106 ret = i915_gem_check_is_wedged(dev);
107 if (ret)
108 return ret;
109
110 ret = mutex_lock_interruptible(&dev->struct_mutex);
111 if (ret)
112 return ret;
113
114 if (atomic_read(&dev_priv->mm.wedged)) {
115 mutex_unlock(&dev->struct_mutex);
116 return -EAGAIN;
117 }
118
Chris Wilson23bc5982010-09-29 16:10:57 +0100119 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100120 return 0;
121}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100122
Chris Wilson7d1c4802010-08-07 21:45:03 +0100123static inline bool
124i915_gem_object_is_inactive(struct drm_i915_gem_object *obj_priv)
125{
126 return obj_priv->gtt_space &&
127 !obj_priv->active &&
128 obj_priv->pin_count == 0;
129}
130
Jesse Barnes79e53942008-11-07 14:24:08 -0800131int i915_gem_do_init(struct drm_device *dev, unsigned long start,
132 unsigned long end)
133{
134 drm_i915_private_t *dev_priv = dev->dev_private;
135
136 if (start >= end ||
137 (start & (PAGE_SIZE - 1)) != 0 ||
138 (end & (PAGE_SIZE - 1)) != 0) {
139 return -EINVAL;
140 }
141
142 drm_mm_init(&dev_priv->mm.gtt_space, start,
143 end - start);
144
145 dev->gtt_total = (uint32_t) (end - start);
146
147 return 0;
148}
Keith Packard6dbe2772008-10-14 21:41:13 -0700149
Eric Anholt673a3942008-07-30 12:06:12 -0700150int
151i915_gem_init_ioctl(struct drm_device *dev, void *data,
152 struct drm_file *file_priv)
153{
Eric Anholt673a3942008-07-30 12:06:12 -0700154 struct drm_i915_gem_init *args = data;
Jesse Barnes79e53942008-11-07 14:24:08 -0800155 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700156
157 mutex_lock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -0800158 ret = i915_gem_do_init(dev, args->gtt_start, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700159 mutex_unlock(&dev->struct_mutex);
160
Jesse Barnes79e53942008-11-07 14:24:08 -0800161 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700162}
163
Eric Anholt5a125c32008-10-22 21:40:13 -0700164int
165i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
166 struct drm_file *file_priv)
167{
Eric Anholt5a125c32008-10-22 21:40:13 -0700168 struct drm_i915_gem_get_aperture *args = data;
Eric Anholt5a125c32008-10-22 21:40:13 -0700169
170 if (!(dev->driver->driver_features & DRIVER_GEM))
171 return -ENODEV;
172
173 args->aper_size = dev->gtt_total;
Keith Packard2678d9d2008-11-20 22:54:54 -0800174 args->aper_available_size = (args->aper_size -
175 atomic_read(&dev->pin_memory));
Eric Anholt5a125c32008-10-22 21:40:13 -0700176
177 return 0;
178}
179
Eric Anholt673a3942008-07-30 12:06:12 -0700180
181/**
182 * Creates a new mm object and returns a handle to it.
183 */
184int
185i915_gem_create_ioctl(struct drm_device *dev, void *data,
186 struct drm_file *file_priv)
187{
188 struct drm_i915_gem_create *args = data;
189 struct drm_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300190 int ret;
191 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700192
193 args->size = roundup(args->size, PAGE_SIZE);
194
195 /* Allocate the new object */
Daniel Vetterac52bc52010-04-09 19:05:06 +0000196 obj = i915_gem_alloc_object(dev, args->size);
Eric Anholt673a3942008-07-30 12:06:12 -0700197 if (obj == NULL)
198 return -ENOMEM;
199
200 ret = drm_gem_handle_create(file_priv, obj, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100201 if (ret) {
202 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700203 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100204 }
205
206 /* Sink the floating reference from kref_init(handlecount) */
207 drm_gem_object_handle_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700208
209 args->handle = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700210 return 0;
211}
212
Eric Anholt40123c12009-03-09 13:42:30 -0700213static inline int
Eric Anholteb014592009-03-10 11:44:52 -0700214fast_shmem_read(struct page **pages,
215 loff_t page_base, int page_offset,
216 char __user *data,
217 int length)
218{
219 char __iomem *vaddr;
Florian Mickler2bc43b52009-04-06 22:55:41 +0200220 int unwritten;
Eric Anholteb014592009-03-10 11:44:52 -0700221
222 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
223 if (vaddr == NULL)
224 return -ENOMEM;
Florian Mickler2bc43b52009-04-06 22:55:41 +0200225 unwritten = __copy_to_user_inatomic(data, vaddr + page_offset, length);
Eric Anholteb014592009-03-10 11:44:52 -0700226 kunmap_atomic(vaddr, KM_USER0);
227
Florian Mickler2bc43b52009-04-06 22:55:41 +0200228 if (unwritten)
229 return -EFAULT;
230
231 return 0;
Eric Anholteb014592009-03-10 11:44:52 -0700232}
233
Eric Anholt280b7132009-03-12 16:56:27 -0700234static int i915_gem_object_needs_bit17_swizzle(struct drm_gem_object *obj)
235{
236 drm_i915_private_t *dev_priv = obj->dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +0100237 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt280b7132009-03-12 16:56:27 -0700238
239 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
240 obj_priv->tiling_mode != I915_TILING_NONE;
241}
242
Chris Wilson99a03df2010-05-27 14:15:34 +0100243static inline void
Eric Anholt40123c12009-03-09 13:42:30 -0700244slow_shmem_copy(struct page *dst_page,
245 int dst_offset,
246 struct page *src_page,
247 int src_offset,
248 int length)
249{
250 char *dst_vaddr, *src_vaddr;
251
Chris Wilson99a03df2010-05-27 14:15:34 +0100252 dst_vaddr = kmap(dst_page);
253 src_vaddr = kmap(src_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700254
255 memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length);
256
Chris Wilson99a03df2010-05-27 14:15:34 +0100257 kunmap(src_page);
258 kunmap(dst_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700259}
260
Chris Wilson99a03df2010-05-27 14:15:34 +0100261static inline void
Eric Anholt280b7132009-03-12 16:56:27 -0700262slow_shmem_bit17_copy(struct page *gpu_page,
263 int gpu_offset,
264 struct page *cpu_page,
265 int cpu_offset,
266 int length,
267 int is_read)
268{
269 char *gpu_vaddr, *cpu_vaddr;
270
271 /* Use the unswizzled path if this page isn't affected. */
272 if ((page_to_phys(gpu_page) & (1 << 17)) == 0) {
273 if (is_read)
274 return slow_shmem_copy(cpu_page, cpu_offset,
275 gpu_page, gpu_offset, length);
276 else
277 return slow_shmem_copy(gpu_page, gpu_offset,
278 cpu_page, cpu_offset, length);
279 }
280
Chris Wilson99a03df2010-05-27 14:15:34 +0100281 gpu_vaddr = kmap(gpu_page);
282 cpu_vaddr = kmap(cpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700283
284 /* Copy the data, XORing A6 with A17 (1). The user already knows he's
285 * XORing with the other bits (A9 for Y, A9 and A10 for X)
286 */
287 while (length > 0) {
288 int cacheline_end = ALIGN(gpu_offset + 1, 64);
289 int this_length = min(cacheline_end - gpu_offset, length);
290 int swizzled_gpu_offset = gpu_offset ^ 64;
291
292 if (is_read) {
293 memcpy(cpu_vaddr + cpu_offset,
294 gpu_vaddr + swizzled_gpu_offset,
295 this_length);
296 } else {
297 memcpy(gpu_vaddr + swizzled_gpu_offset,
298 cpu_vaddr + cpu_offset,
299 this_length);
300 }
301 cpu_offset += this_length;
302 gpu_offset += this_length;
303 length -= this_length;
304 }
305
Chris Wilson99a03df2010-05-27 14:15:34 +0100306 kunmap(cpu_page);
307 kunmap(gpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700308}
309
Eric Anholt673a3942008-07-30 12:06:12 -0700310/**
Eric Anholteb014592009-03-10 11:44:52 -0700311 * This is the fast shmem pread path, which attempts to copy_from_user directly
312 * from the backing pages of the object to the user's address space. On a
313 * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
314 */
315static int
316i915_gem_shmem_pread_fast(struct drm_device *dev, struct drm_gem_object *obj,
317 struct drm_i915_gem_pread *args,
318 struct drm_file *file_priv)
319{
Daniel Vetter23010e42010-03-08 13:35:02 +0100320 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700321 ssize_t remain;
322 loff_t offset, page_base;
323 char __user *user_data;
324 int page_offset, page_length;
325 int ret;
326
327 user_data = (char __user *) (uintptr_t) args->data_ptr;
328 remain = args->size;
329
Chris Wilson76c1dec2010-09-25 11:22:51 +0100330 ret = i915_mutex_lock_interruptible(dev);
331 if (ret)
332 return ret;
Eric Anholteb014592009-03-10 11:44:52 -0700333
Chris Wilson4bdadb92010-01-27 13:36:32 +0000334 ret = i915_gem_object_get_pages(obj, 0);
Eric Anholteb014592009-03-10 11:44:52 -0700335 if (ret != 0)
336 goto fail_unlock;
337
338 ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
339 args->size);
340 if (ret != 0)
341 goto fail_put_pages;
342
Daniel Vetter23010e42010-03-08 13:35:02 +0100343 obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700344 offset = args->offset;
345
346 while (remain > 0) {
347 /* Operation in this page
348 *
349 * page_base = page offset within aperture
350 * page_offset = offset within page
351 * page_length = bytes to copy for this page
352 */
353 page_base = (offset & ~(PAGE_SIZE-1));
354 page_offset = offset & (PAGE_SIZE-1);
355 page_length = remain;
356 if ((page_offset + remain) > PAGE_SIZE)
357 page_length = PAGE_SIZE - page_offset;
358
359 ret = fast_shmem_read(obj_priv->pages,
360 page_base, page_offset,
361 user_data, page_length);
362 if (ret)
363 goto fail_put_pages;
364
365 remain -= page_length;
366 user_data += page_length;
367 offset += page_length;
368 }
369
370fail_put_pages:
371 i915_gem_object_put_pages(obj);
372fail_unlock:
373 mutex_unlock(&dev->struct_mutex);
374
375 return ret;
376}
377
Chris Wilson07f73f62009-09-14 16:50:30 +0100378static int
379i915_gem_object_get_pages_or_evict(struct drm_gem_object *obj)
380{
381 int ret;
382
Chris Wilson4bdadb92010-01-27 13:36:32 +0000383 ret = i915_gem_object_get_pages(obj, __GFP_NORETRY | __GFP_NOWARN);
Chris Wilson07f73f62009-09-14 16:50:30 +0100384
385 /* If we've insufficient memory to map in the pages, attempt
386 * to make some space by throwing out some old buffers.
387 */
388 if (ret == -ENOMEM) {
389 struct drm_device *dev = obj->dev;
Chris Wilson07f73f62009-09-14 16:50:30 +0100390
Daniel Vetter0108a3e2010-08-07 11:01:21 +0100391 ret = i915_gem_evict_something(dev, obj->size,
392 i915_gem_get_gtt_alignment(obj));
Chris Wilson07f73f62009-09-14 16:50:30 +0100393 if (ret)
394 return ret;
395
Chris Wilson4bdadb92010-01-27 13:36:32 +0000396 ret = i915_gem_object_get_pages(obj, 0);
Chris Wilson07f73f62009-09-14 16:50:30 +0100397 }
398
399 return ret;
400}
401
Eric Anholteb014592009-03-10 11:44:52 -0700402/**
403 * This is the fallback shmem pread path, which allocates temporary storage
404 * in kernel space to copy_to_user into outside of the struct_mutex, so we
405 * can copy out of the object's backing pages while holding the struct mutex
406 * and not take page faults.
407 */
408static int
409i915_gem_shmem_pread_slow(struct drm_device *dev, struct drm_gem_object *obj,
410 struct drm_i915_gem_pread *args,
411 struct drm_file *file_priv)
412{
Daniel Vetter23010e42010-03-08 13:35:02 +0100413 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700414 struct mm_struct *mm = current->mm;
415 struct page **user_pages;
416 ssize_t remain;
417 loff_t offset, pinned_pages, i;
418 loff_t first_data_page, last_data_page, num_pages;
419 int shmem_page_index, shmem_page_offset;
420 int data_page_index, data_page_offset;
421 int page_length;
422 int ret;
423 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700424 int do_bit17_swizzling;
Eric Anholteb014592009-03-10 11:44:52 -0700425
426 remain = args->size;
427
428 /* Pin the user pages containing the data. We can't fault while
429 * holding the struct mutex, yet we want to hold it while
430 * dereferencing the user data.
431 */
432 first_data_page = data_ptr / PAGE_SIZE;
433 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
434 num_pages = last_data_page - first_data_page + 1;
435
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700436 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholteb014592009-03-10 11:44:52 -0700437 if (user_pages == NULL)
438 return -ENOMEM;
439
440 down_read(&mm->mmap_sem);
441 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
Eric Anholte5e9ecd2009-04-07 16:01:22 -0700442 num_pages, 1, 0, user_pages, NULL);
Eric Anholteb014592009-03-10 11:44:52 -0700443 up_read(&mm->mmap_sem);
444 if (pinned_pages < num_pages) {
445 ret = -EFAULT;
446 goto fail_put_user_pages;
447 }
448
Eric Anholt280b7132009-03-12 16:56:27 -0700449 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
450
Chris Wilson76c1dec2010-09-25 11:22:51 +0100451 ret = i915_mutex_lock_interruptible(dev);
452 if (ret)
453 goto fail_put_user_pages;
Eric Anholteb014592009-03-10 11:44:52 -0700454
Chris Wilson07f73f62009-09-14 16:50:30 +0100455 ret = i915_gem_object_get_pages_or_evict(obj);
456 if (ret)
Eric Anholteb014592009-03-10 11:44:52 -0700457 goto fail_unlock;
458
459 ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
460 args->size);
461 if (ret != 0)
462 goto fail_put_pages;
463
Daniel Vetter23010e42010-03-08 13:35:02 +0100464 obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700465 offset = args->offset;
466
467 while (remain > 0) {
468 /* Operation in this page
469 *
470 * shmem_page_index = page number within shmem file
471 * shmem_page_offset = offset within page in shmem file
472 * data_page_index = page number in get_user_pages return
473 * data_page_offset = offset with data_page_index page.
474 * page_length = bytes to copy for this page
475 */
476 shmem_page_index = offset / PAGE_SIZE;
477 shmem_page_offset = offset & ~PAGE_MASK;
478 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
479 data_page_offset = data_ptr & ~PAGE_MASK;
480
481 page_length = remain;
482 if ((shmem_page_offset + page_length) > PAGE_SIZE)
483 page_length = PAGE_SIZE - shmem_page_offset;
484 if ((data_page_offset + page_length) > PAGE_SIZE)
485 page_length = PAGE_SIZE - data_page_offset;
486
Eric Anholt280b7132009-03-12 16:56:27 -0700487 if (do_bit17_swizzling) {
Chris Wilson99a03df2010-05-27 14:15:34 +0100488 slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
Eric Anholt280b7132009-03-12 16:56:27 -0700489 shmem_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +0100490 user_pages[data_page_index],
491 data_page_offset,
492 page_length,
493 1);
494 } else {
495 slow_shmem_copy(user_pages[data_page_index],
496 data_page_offset,
497 obj_priv->pages[shmem_page_index],
498 shmem_page_offset,
499 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -0700500 }
Eric Anholteb014592009-03-10 11:44:52 -0700501
502 remain -= page_length;
503 data_ptr += page_length;
504 offset += page_length;
505 }
506
507fail_put_pages:
508 i915_gem_object_put_pages(obj);
509fail_unlock:
510 mutex_unlock(&dev->struct_mutex);
511fail_put_user_pages:
512 for (i = 0; i < pinned_pages; i++) {
513 SetPageDirty(user_pages[i]);
514 page_cache_release(user_pages[i]);
515 }
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700516 drm_free_large(user_pages);
Eric Anholteb014592009-03-10 11:44:52 -0700517
518 return ret;
519}
520
Eric Anholt673a3942008-07-30 12:06:12 -0700521/**
522 * Reads data from the object referenced by handle.
523 *
524 * On error, the contents of *data are undefined.
525 */
526int
527i915_gem_pread_ioctl(struct drm_device *dev, void *data,
528 struct drm_file *file_priv)
529{
530 struct drm_i915_gem_pread *args = data;
531 struct drm_gem_object *obj;
532 struct drm_i915_gem_object *obj_priv;
Eric Anholt673a3942008-07-30 12:06:12 -0700533 int ret;
534
535 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
536 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +0100537 return -ENOENT;
Daniel Vetter23010e42010-03-08 13:35:02 +0100538 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700539
540 /* Bounds check source.
541 *
542 * XXX: This could use review for overflow issues...
543 */
544 if (args->offset > obj->size || args->size > obj->size ||
545 args->offset + args->size > obj->size) {
Luca Barbieribc9025b2010-02-09 05:49:12 +0000546 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700547 return -EINVAL;
548 }
549
Eric Anholt280b7132009-03-12 16:56:27 -0700550 if (i915_gem_object_needs_bit17_swizzle(obj)) {
Eric Anholteb014592009-03-10 11:44:52 -0700551 ret = i915_gem_shmem_pread_slow(dev, obj, args, file_priv);
Eric Anholt280b7132009-03-12 16:56:27 -0700552 } else {
553 ret = i915_gem_shmem_pread_fast(dev, obj, args, file_priv);
554 if (ret != 0)
555 ret = i915_gem_shmem_pread_slow(dev, obj, args,
556 file_priv);
557 }
Eric Anholt673a3942008-07-30 12:06:12 -0700558
Luca Barbieribc9025b2010-02-09 05:49:12 +0000559 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700560
Eric Anholteb014592009-03-10 11:44:52 -0700561 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700562}
563
Keith Packard0839ccb2008-10-30 19:38:48 -0700564/* This is the fast write path which cannot handle
565 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700566 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700567
Keith Packard0839ccb2008-10-30 19:38:48 -0700568static inline int
569fast_user_write(struct io_mapping *mapping,
570 loff_t page_base, int page_offset,
571 char __user *user_data,
572 int length)
573{
574 char *vaddr_atomic;
575 unsigned long unwritten;
576
Chris Wilsonfca3ec02010-08-04 14:34:24 +0100577 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base, KM_USER0);
Keith Packard0839ccb2008-10-30 19:38:48 -0700578 unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
579 user_data, length);
Chris Wilsonfca3ec02010-08-04 14:34:24 +0100580 io_mapping_unmap_atomic(vaddr_atomic, KM_USER0);
Keith Packard0839ccb2008-10-30 19:38:48 -0700581 if (unwritten)
582 return -EFAULT;
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700583 return 0;
Keith Packard0839ccb2008-10-30 19:38:48 -0700584}
585
586/* Here's the write path which can sleep for
587 * page faults
588 */
589
Chris Wilsonab34c222010-05-27 14:15:35 +0100590static inline void
Eric Anholt3de09aa2009-03-09 09:42:23 -0700591slow_kernel_write(struct io_mapping *mapping,
592 loff_t gtt_base, int gtt_offset,
593 struct page *user_page, int user_offset,
594 int length)
Keith Packard0839ccb2008-10-30 19:38:48 -0700595{
Chris Wilsonab34c222010-05-27 14:15:35 +0100596 char __iomem *dst_vaddr;
597 char *src_vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700598
Chris Wilsonab34c222010-05-27 14:15:35 +0100599 dst_vaddr = io_mapping_map_wc(mapping, gtt_base);
600 src_vaddr = kmap(user_page);
601
602 memcpy_toio(dst_vaddr + gtt_offset,
603 src_vaddr + user_offset,
604 length);
605
606 kunmap(user_page);
607 io_mapping_unmap(dst_vaddr);
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700608}
609
Eric Anholt40123c12009-03-09 13:42:30 -0700610static inline int
611fast_shmem_write(struct page **pages,
612 loff_t page_base, int page_offset,
613 char __user *data,
614 int length)
615{
616 char __iomem *vaddr;
Dave Airlied0088772009-03-28 20:29:48 -0400617 unsigned long unwritten;
Eric Anholt40123c12009-03-09 13:42:30 -0700618
619 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
620 if (vaddr == NULL)
621 return -ENOMEM;
Dave Airlied0088772009-03-28 20:29:48 -0400622 unwritten = __copy_from_user_inatomic(vaddr + page_offset, data, length);
Eric Anholt40123c12009-03-09 13:42:30 -0700623 kunmap_atomic(vaddr, KM_USER0);
624
Dave Airlied0088772009-03-28 20:29:48 -0400625 if (unwritten)
626 return -EFAULT;
Eric Anholt40123c12009-03-09 13:42:30 -0700627 return 0;
628}
629
Eric Anholt3de09aa2009-03-09 09:42:23 -0700630/**
631 * This is the fast pwrite path, where we copy the data directly from the
632 * user into the GTT, uncached.
633 */
Eric Anholt673a3942008-07-30 12:06:12 -0700634static int
Eric Anholt3de09aa2009-03-09 09:42:23 -0700635i915_gem_gtt_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
636 struct drm_i915_gem_pwrite *args,
637 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700638{
Daniel Vetter23010e42010-03-08 13:35:02 +0100639 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Keith Packard0839ccb2008-10-30 19:38:48 -0700640 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700641 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700642 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700643 char __user *user_data;
Keith Packard0839ccb2008-10-30 19:38:48 -0700644 int page_offset, page_length;
645 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700646
647 user_data = (char __user *) (uintptr_t) args->data_ptr;
648 remain = args->size;
649 if (!access_ok(VERIFY_READ, user_data, remain))
650 return -EFAULT;
651
Chris Wilson76c1dec2010-09-25 11:22:51 +0100652 ret = i915_mutex_lock_interruptible(dev);
653 if (ret)
654 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700655
Eric Anholt673a3942008-07-30 12:06:12 -0700656 ret = i915_gem_object_pin(obj, 0);
657 if (ret) {
658 mutex_unlock(&dev->struct_mutex);
659 return ret;
660 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800661 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
Eric Anholt673a3942008-07-30 12:06:12 -0700662 if (ret)
663 goto fail;
664
Daniel Vetter23010e42010-03-08 13:35:02 +0100665 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700666 offset = obj_priv->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700667
668 while (remain > 0) {
669 /* Operation in this page
670 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700671 * page_base = page offset within aperture
672 * page_offset = offset within page
673 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700674 */
Keith Packard0839ccb2008-10-30 19:38:48 -0700675 page_base = (offset & ~(PAGE_SIZE-1));
676 page_offset = offset & (PAGE_SIZE-1);
677 page_length = remain;
678 if ((page_offset + remain) > PAGE_SIZE)
679 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700680
Keith Packard0839ccb2008-10-30 19:38:48 -0700681 ret = fast_user_write (dev_priv->mm.gtt_mapping, page_base,
682 page_offset, user_data, page_length);
Eric Anholt673a3942008-07-30 12:06:12 -0700683
Keith Packard0839ccb2008-10-30 19:38:48 -0700684 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700685 * source page isn't available. Return the error and we'll
686 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700687 */
Eric Anholt3de09aa2009-03-09 09:42:23 -0700688 if (ret)
689 goto fail;
Eric Anholt673a3942008-07-30 12:06:12 -0700690
Keith Packard0839ccb2008-10-30 19:38:48 -0700691 remain -= page_length;
692 user_data += page_length;
693 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700694 }
Eric Anholt673a3942008-07-30 12:06:12 -0700695
696fail:
697 i915_gem_object_unpin(obj);
698 mutex_unlock(&dev->struct_mutex);
699
700 return ret;
701}
702
Eric Anholt3de09aa2009-03-09 09:42:23 -0700703/**
704 * This is the fallback GTT pwrite path, which uses get_user_pages to pin
705 * the memory and maps it using kmap_atomic for copying.
706 *
707 * This code resulted in x11perf -rgb10text consuming about 10% more CPU
708 * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
709 */
Eric Anholt3043c602008-10-02 12:24:47 -0700710static int
Eric Anholt3de09aa2009-03-09 09:42:23 -0700711i915_gem_gtt_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
712 struct drm_i915_gem_pwrite *args,
713 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700714{
Daniel Vetter23010e42010-03-08 13:35:02 +0100715 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700716 drm_i915_private_t *dev_priv = dev->dev_private;
717 ssize_t remain;
718 loff_t gtt_page_base, offset;
719 loff_t first_data_page, last_data_page, num_pages;
720 loff_t pinned_pages, i;
721 struct page **user_pages;
722 struct mm_struct *mm = current->mm;
723 int gtt_page_offset, data_page_offset, data_page_index, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700724 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700725 uint64_t data_ptr = args->data_ptr;
726
727 remain = args->size;
728
729 /* Pin the user pages containing the data. We can't fault while
730 * holding the struct mutex, and all of the pwrite implementations
731 * want to hold it while dereferencing the user data.
732 */
733 first_data_page = data_ptr / PAGE_SIZE;
734 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
735 num_pages = last_data_page - first_data_page + 1;
736
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700737 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholt3de09aa2009-03-09 09:42:23 -0700738 if (user_pages == NULL)
739 return -ENOMEM;
740
741 down_read(&mm->mmap_sem);
742 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
743 num_pages, 0, 0, user_pages, NULL);
744 up_read(&mm->mmap_sem);
745 if (pinned_pages < num_pages) {
746 ret = -EFAULT;
747 goto out_unpin_pages;
748 }
749
Chris Wilson76c1dec2010-09-25 11:22:51 +0100750 ret = i915_mutex_lock_interruptible(dev);
751 if (ret)
752 goto out_unpin_pages;
753
Eric Anholt3de09aa2009-03-09 09:42:23 -0700754 ret = i915_gem_object_pin(obj, 0);
755 if (ret)
756 goto out_unlock;
757
758 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
759 if (ret)
760 goto out_unpin_object;
761
Daniel Vetter23010e42010-03-08 13:35:02 +0100762 obj_priv = to_intel_bo(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700763 offset = obj_priv->gtt_offset + args->offset;
764
765 while (remain > 0) {
766 /* Operation in this page
767 *
768 * gtt_page_base = page offset within aperture
769 * gtt_page_offset = offset within page in aperture
770 * data_page_index = page number in get_user_pages return
771 * data_page_offset = offset with data_page_index page.
772 * page_length = bytes to copy for this page
773 */
774 gtt_page_base = offset & PAGE_MASK;
775 gtt_page_offset = offset & ~PAGE_MASK;
776 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
777 data_page_offset = data_ptr & ~PAGE_MASK;
778
779 page_length = remain;
780 if ((gtt_page_offset + page_length) > PAGE_SIZE)
781 page_length = PAGE_SIZE - gtt_page_offset;
782 if ((data_page_offset + page_length) > PAGE_SIZE)
783 page_length = PAGE_SIZE - data_page_offset;
784
Chris Wilsonab34c222010-05-27 14:15:35 +0100785 slow_kernel_write(dev_priv->mm.gtt_mapping,
786 gtt_page_base, gtt_page_offset,
787 user_pages[data_page_index],
788 data_page_offset,
789 page_length);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700790
791 remain -= page_length;
792 offset += page_length;
793 data_ptr += page_length;
794 }
795
796out_unpin_object:
797 i915_gem_object_unpin(obj);
798out_unlock:
799 mutex_unlock(&dev->struct_mutex);
800out_unpin_pages:
801 for (i = 0; i < pinned_pages; i++)
802 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700803 drm_free_large(user_pages);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700804
805 return ret;
806}
807
Eric Anholt40123c12009-03-09 13:42:30 -0700808/**
809 * This is the fast shmem pwrite path, which attempts to directly
810 * copy_from_user into the kmapped pages backing the object.
811 */
Eric Anholt673a3942008-07-30 12:06:12 -0700812static int
Eric Anholt40123c12009-03-09 13:42:30 -0700813i915_gem_shmem_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
814 struct drm_i915_gem_pwrite *args,
815 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700816{
Daniel Vetter23010e42010-03-08 13:35:02 +0100817 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700818 ssize_t remain;
819 loff_t offset, page_base;
820 char __user *user_data;
821 int page_offset, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700822 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700823
824 user_data = (char __user *) (uintptr_t) args->data_ptr;
825 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700826
Chris Wilson76c1dec2010-09-25 11:22:51 +0100827 ret = i915_mutex_lock_interruptible(dev);
828 if (ret)
829 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700830
Chris Wilson4bdadb92010-01-27 13:36:32 +0000831 ret = i915_gem_object_get_pages(obj, 0);
Eric Anholt40123c12009-03-09 13:42:30 -0700832 if (ret != 0)
833 goto fail_unlock;
834
Eric Anholte47c68e2008-11-14 13:35:19 -0800835 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Eric Anholt40123c12009-03-09 13:42:30 -0700836 if (ret != 0)
837 goto fail_put_pages;
Eric Anholt673a3942008-07-30 12:06:12 -0700838
Daniel Vetter23010e42010-03-08 13:35:02 +0100839 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700840 offset = args->offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700841 obj_priv->dirty = 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700842
Eric Anholt40123c12009-03-09 13:42:30 -0700843 while (remain > 0) {
844 /* Operation in this page
845 *
846 * page_base = page offset within aperture
847 * page_offset = offset within page
848 * page_length = bytes to copy for this page
849 */
850 page_base = (offset & ~(PAGE_SIZE-1));
851 page_offset = offset & (PAGE_SIZE-1);
852 page_length = remain;
853 if ((page_offset + remain) > PAGE_SIZE)
854 page_length = PAGE_SIZE - page_offset;
855
856 ret = fast_shmem_write(obj_priv->pages,
857 page_base, page_offset,
858 user_data, page_length);
859 if (ret)
860 goto fail_put_pages;
861
862 remain -= page_length;
863 user_data += page_length;
864 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700865 }
866
Eric Anholt40123c12009-03-09 13:42:30 -0700867fail_put_pages:
868 i915_gem_object_put_pages(obj);
869fail_unlock:
Eric Anholt673a3942008-07-30 12:06:12 -0700870 mutex_unlock(&dev->struct_mutex);
871
Eric Anholt40123c12009-03-09 13:42:30 -0700872 return ret;
873}
874
875/**
876 * This is the fallback shmem pwrite path, which uses get_user_pages to pin
877 * the memory and maps it using kmap_atomic for copying.
878 *
879 * This avoids taking mmap_sem for faulting on the user's address while the
880 * struct_mutex is held.
881 */
882static int
883i915_gem_shmem_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
884 struct drm_i915_gem_pwrite *args,
885 struct drm_file *file_priv)
886{
Daniel Vetter23010e42010-03-08 13:35:02 +0100887 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700888 struct mm_struct *mm = current->mm;
889 struct page **user_pages;
890 ssize_t remain;
891 loff_t offset, pinned_pages, i;
892 loff_t first_data_page, last_data_page, num_pages;
893 int shmem_page_index, shmem_page_offset;
894 int data_page_index, data_page_offset;
895 int page_length;
896 int ret;
897 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700898 int do_bit17_swizzling;
Eric Anholt40123c12009-03-09 13:42:30 -0700899
900 remain = args->size;
901
902 /* Pin the user pages containing the data. We can't fault while
903 * holding the struct mutex, and all of the pwrite implementations
904 * want to hold it while dereferencing the user data.
905 */
906 first_data_page = data_ptr / PAGE_SIZE;
907 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
908 num_pages = last_data_page - first_data_page + 1;
909
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700910 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholt40123c12009-03-09 13:42:30 -0700911 if (user_pages == NULL)
912 return -ENOMEM;
913
914 down_read(&mm->mmap_sem);
915 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
916 num_pages, 0, 0, user_pages, NULL);
917 up_read(&mm->mmap_sem);
918 if (pinned_pages < num_pages) {
919 ret = -EFAULT;
920 goto fail_put_user_pages;
921 }
922
Eric Anholt280b7132009-03-12 16:56:27 -0700923 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
924
Chris Wilson76c1dec2010-09-25 11:22:51 +0100925 ret = i915_mutex_lock_interruptible(dev);
926 if (ret)
927 goto fail_put_user_pages;
Eric Anholt40123c12009-03-09 13:42:30 -0700928
Chris Wilson07f73f62009-09-14 16:50:30 +0100929 ret = i915_gem_object_get_pages_or_evict(obj);
930 if (ret)
Eric Anholt40123c12009-03-09 13:42:30 -0700931 goto fail_unlock;
932
933 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
934 if (ret != 0)
935 goto fail_put_pages;
936
Daniel Vetter23010e42010-03-08 13:35:02 +0100937 obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700938 offset = args->offset;
939 obj_priv->dirty = 1;
940
941 while (remain > 0) {
942 /* Operation in this page
943 *
944 * shmem_page_index = page number within shmem file
945 * shmem_page_offset = offset within page in shmem file
946 * data_page_index = page number in get_user_pages return
947 * data_page_offset = offset with data_page_index page.
948 * page_length = bytes to copy for this page
949 */
950 shmem_page_index = offset / PAGE_SIZE;
951 shmem_page_offset = offset & ~PAGE_MASK;
952 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
953 data_page_offset = data_ptr & ~PAGE_MASK;
954
955 page_length = remain;
956 if ((shmem_page_offset + page_length) > PAGE_SIZE)
957 page_length = PAGE_SIZE - shmem_page_offset;
958 if ((data_page_offset + page_length) > PAGE_SIZE)
959 page_length = PAGE_SIZE - data_page_offset;
960
Eric Anholt280b7132009-03-12 16:56:27 -0700961 if (do_bit17_swizzling) {
Chris Wilson99a03df2010-05-27 14:15:34 +0100962 slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
Eric Anholt280b7132009-03-12 16:56:27 -0700963 shmem_page_offset,
964 user_pages[data_page_index],
965 data_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +0100966 page_length,
967 0);
968 } else {
969 slow_shmem_copy(obj_priv->pages[shmem_page_index],
970 shmem_page_offset,
971 user_pages[data_page_index],
972 data_page_offset,
973 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -0700974 }
Eric Anholt40123c12009-03-09 13:42:30 -0700975
976 remain -= page_length;
977 data_ptr += page_length;
978 offset += page_length;
979 }
980
981fail_put_pages:
982 i915_gem_object_put_pages(obj);
983fail_unlock:
984 mutex_unlock(&dev->struct_mutex);
985fail_put_user_pages:
986 for (i = 0; i < pinned_pages; i++)
987 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700988 drm_free_large(user_pages);
Eric Anholt40123c12009-03-09 13:42:30 -0700989
990 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700991}
992
993/**
994 * Writes data to the object referenced by handle.
995 *
996 * On error, the contents of the buffer that were to be modified are undefined.
997 */
998int
999i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1000 struct drm_file *file_priv)
1001{
1002 struct drm_i915_gem_pwrite *args = data;
1003 struct drm_gem_object *obj;
1004 struct drm_i915_gem_object *obj_priv;
1005 int ret = 0;
1006
1007 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1008 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001009 return -ENOENT;
Daniel Vetter23010e42010-03-08 13:35:02 +01001010 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001011
1012 /* Bounds check destination.
1013 *
1014 * XXX: This could use review for overflow issues...
1015 */
1016 if (args->offset > obj->size || args->size > obj->size ||
1017 args->offset + args->size > obj->size) {
Luca Barbieribc9025b2010-02-09 05:49:12 +00001018 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001019 return -EINVAL;
1020 }
1021
1022 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1023 * it would end up going through the fenced access, and we'll get
1024 * different detiling behavior between reading and writing.
1025 * pread/pwrite currently are reading and writing from the CPU
1026 * perspective, requiring manual detiling by the client.
1027 */
Dave Airlie71acb5e2008-12-30 20:31:46 +10001028 if (obj_priv->phys_obj)
1029 ret = i915_gem_phys_pwrite(dev, obj, args, file_priv);
1030 else if (obj_priv->tiling_mode == I915_TILING_NONE &&
Chris Wilson5cdf5882010-09-27 15:51:07 +01001031 obj_priv->gtt_space &&
Chris Wilson9b8c4a02010-05-27 14:21:01 +01001032 obj->write_domain != I915_GEM_DOMAIN_CPU) {
Eric Anholt3de09aa2009-03-09 09:42:23 -07001033 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file_priv);
1034 if (ret == -EFAULT) {
1035 ret = i915_gem_gtt_pwrite_slow(dev, obj, args,
1036 file_priv);
1037 }
Eric Anholt280b7132009-03-12 16:56:27 -07001038 } else if (i915_gem_object_needs_bit17_swizzle(obj)) {
1039 ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file_priv);
Eric Anholt40123c12009-03-09 13:42:30 -07001040 } else {
1041 ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file_priv);
1042 if (ret == -EFAULT) {
1043 ret = i915_gem_shmem_pwrite_slow(dev, obj, args,
1044 file_priv);
1045 }
1046 }
Eric Anholt673a3942008-07-30 12:06:12 -07001047
1048#if WATCH_PWRITE
1049 if (ret)
1050 DRM_INFO("pwrite failed %d\n", ret);
1051#endif
1052
Luca Barbieribc9025b2010-02-09 05:49:12 +00001053 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001054
1055 return ret;
1056}
1057
1058/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001059 * Called when user space prepares to use an object with the CPU, either
1060 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001061 */
1062int
1063i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1064 struct drm_file *file_priv)
1065{
Eric Anholta09ba7f2009-08-29 12:49:51 -07001066 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001067 struct drm_i915_gem_set_domain *args = data;
1068 struct drm_gem_object *obj;
Jesse Barnes652c3932009-08-17 13:31:43 -07001069 struct drm_i915_gem_object *obj_priv;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001070 uint32_t read_domains = args->read_domains;
1071 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001072 int ret;
1073
1074 if (!(dev->driver->driver_features & DRIVER_GEM))
1075 return -ENODEV;
1076
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001077 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001078 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001079 return -EINVAL;
1080
Chris Wilson21d509e2009-06-06 09:46:02 +01001081 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001082 return -EINVAL;
1083
1084 /* Having something in the write domain implies it's in the read
1085 * domain, and only that read domain. Enforce that in the request.
1086 */
1087 if (write_domain != 0 && read_domains != write_domain)
1088 return -EINVAL;
1089
Eric Anholt673a3942008-07-30 12:06:12 -07001090 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1091 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001092 return -ENOENT;
Daniel Vetter23010e42010-03-08 13:35:02 +01001093 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001094
Chris Wilson76c1dec2010-09-25 11:22:51 +01001095 ret = i915_mutex_lock_interruptible(dev);
1096 if (ret) {
1097 drm_gem_object_unreference_unlocked(obj);
1098 return ret;
1099 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001100
1101 intel_mark_busy(dev, obj);
1102
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001103 if (read_domains & I915_GEM_DOMAIN_GTT) {
1104 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001105
Eric Anholta09ba7f2009-08-29 12:49:51 -07001106 /* Update the LRU on the fence for the CPU access that's
1107 * about to occur.
1108 */
1109 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001110 struct drm_i915_fence_reg *reg =
1111 &dev_priv->fence_regs[obj_priv->fence_reg];
1112 list_move_tail(&reg->lru_list,
Eric Anholta09ba7f2009-08-29 12:49:51 -07001113 &dev_priv->mm.fence_list);
1114 }
1115
Eric Anholt02354392008-11-26 13:58:13 -08001116 /* Silently promote "you're not bound, there was nothing to do"
1117 * to success, since the client was just asking us to
1118 * make sure everything was done.
1119 */
1120 if (ret == -EINVAL)
1121 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001122 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001123 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001124 }
1125
Chris Wilson7d1c4802010-08-07 21:45:03 +01001126 /* Maintain LRU order of "inactive" objects */
1127 if (ret == 0 && i915_gem_object_is_inactive(obj_priv))
1128 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1129
Eric Anholt673a3942008-07-30 12:06:12 -07001130 drm_gem_object_unreference(obj);
1131 mutex_unlock(&dev->struct_mutex);
1132 return ret;
1133}
1134
1135/**
1136 * Called when user space has done writes to this buffer
1137 */
1138int
1139i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1140 struct drm_file *file_priv)
1141{
1142 struct drm_i915_gem_sw_finish *args = data;
1143 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001144 int ret = 0;
1145
1146 if (!(dev->driver->driver_features & DRIVER_GEM))
1147 return -ENODEV;
1148
Eric Anholt673a3942008-07-30 12:06:12 -07001149 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
Chris Wilson76c1dec2010-09-25 11:22:51 +01001150 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001151 return -ENOENT;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001152
1153 ret = i915_mutex_lock_interruptible(dev);
1154 if (ret) {
1155 drm_gem_object_unreference_unlocked(obj);
1156 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001157 }
1158
Eric Anholt673a3942008-07-30 12:06:12 -07001159 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson3d2a8122010-09-29 11:39:53 +01001160 if (to_intel_bo(obj)->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001161 i915_gem_object_flush_cpu_write_domain(obj);
1162
Eric Anholt673a3942008-07-30 12:06:12 -07001163 drm_gem_object_unreference(obj);
1164 mutex_unlock(&dev->struct_mutex);
1165 return ret;
1166}
1167
1168/**
1169 * Maps the contents of an object, returning the address it is mapped
1170 * into.
1171 *
1172 * While the mapping holds a reference on the contents of the object, it doesn't
1173 * imply a ref on the object itself.
1174 */
1175int
1176i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1177 struct drm_file *file_priv)
1178{
1179 struct drm_i915_gem_mmap *args = data;
1180 struct drm_gem_object *obj;
1181 loff_t offset;
1182 unsigned long addr;
1183
1184 if (!(dev->driver->driver_features & DRIVER_GEM))
1185 return -ENODEV;
1186
1187 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1188 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001189 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001190
1191 offset = args->offset;
1192
1193 down_write(&current->mm->mmap_sem);
1194 addr = do_mmap(obj->filp, 0, args->size,
1195 PROT_READ | PROT_WRITE, MAP_SHARED,
1196 args->offset);
1197 up_write(&current->mm->mmap_sem);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001198 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001199 if (IS_ERR((void *)addr))
1200 return addr;
1201
1202 args->addr_ptr = (uint64_t) addr;
1203
1204 return 0;
1205}
1206
Jesse Barnesde151cf2008-11-12 10:03:55 -08001207/**
1208 * i915_gem_fault - fault a page into the GTT
1209 * vma: VMA in question
1210 * vmf: fault info
1211 *
1212 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1213 * from userspace. The fault handler takes care of binding the object to
1214 * the GTT (if needed), allocating and programming a fence register (again,
1215 * only if needed based on whether the old reg is still valid or the object
1216 * is tiled) and inserting a new PTE into the faulting process.
1217 *
1218 * Note that the faulting process may involve evicting existing objects
1219 * from the GTT and/or fence registers to make room. So performance may
1220 * suffer if the GTT working set is large or there are few fence registers
1221 * left.
1222 */
1223int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1224{
1225 struct drm_gem_object *obj = vma->vm_private_data;
1226 struct drm_device *dev = obj->dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001227 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001228 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001229 pgoff_t page_offset;
1230 unsigned long pfn;
1231 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001232 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001233
1234 /* We don't use vmf->pgoff since that has the fake offset */
1235 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1236 PAGE_SHIFT;
1237
1238 /* Now bind it into the GTT if needed */
1239 mutex_lock(&dev->struct_mutex);
1240 if (!obj_priv->gtt_space) {
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001241 ret = i915_gem_object_bind_to_gtt(obj, 0);
Chris Wilsonc7150892009-09-23 00:43:56 +01001242 if (ret)
1243 goto unlock;
Kristian Høgsberg07f4f3e2009-05-27 14:37:28 -04001244
Jesse Barnesde151cf2008-11-12 10:03:55 -08001245 ret = i915_gem_object_set_to_gtt_domain(obj, write);
Chris Wilsonc7150892009-09-23 00:43:56 +01001246 if (ret)
1247 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001248 }
1249
1250 /* Need a new fence register? */
Eric Anholta09ba7f2009-08-29 12:49:51 -07001251 if (obj_priv->tiling_mode != I915_TILING_NONE) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01001252 ret = i915_gem_object_get_fence_reg(obj, true);
Chris Wilsonc7150892009-09-23 00:43:56 +01001253 if (ret)
1254 goto unlock;
Eric Anholtd9ddcb92009-01-27 10:33:49 -08001255 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001256
Chris Wilson7d1c4802010-08-07 21:45:03 +01001257 if (i915_gem_object_is_inactive(obj_priv))
1258 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1259
Jesse Barnesde151cf2008-11-12 10:03:55 -08001260 pfn = ((dev->agp->base + obj_priv->gtt_offset) >> PAGE_SHIFT) +
1261 page_offset;
1262
1263 /* Finally, remap it using the new GTT offset */
1264 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001265unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001266 mutex_unlock(&dev->struct_mutex);
1267
1268 switch (ret) {
Chris Wilsonc7150892009-09-23 00:43:56 +01001269 case 0:
1270 case -ERESTARTSYS:
1271 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001272 case -ENOMEM:
1273 case -EAGAIN:
1274 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001275 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001276 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001277 }
1278}
1279
1280/**
1281 * i915_gem_create_mmap_offset - create a fake mmap offset for an object
1282 * @obj: obj in question
1283 *
1284 * GEM memory mapping works by handing back to userspace a fake mmap offset
1285 * it can use in a subsequent mmap(2) call. The DRM core code then looks
1286 * up the object based on the offset and sets up the various memory mapping
1287 * structures.
1288 *
1289 * This routine allocates and attaches a fake offset for @obj.
1290 */
1291static int
1292i915_gem_create_mmap_offset(struct drm_gem_object *obj)
1293{
1294 struct drm_device *dev = obj->dev;
1295 struct drm_gem_mm *mm = dev->mm_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001296 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001297 struct drm_map_list *list;
Benjamin Herrenschmidtf77d3902009-02-02 16:55:46 +11001298 struct drm_local_map *map;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001299 int ret = 0;
1300
1301 /* Set the object up for mmap'ing */
1302 list = &obj->map_list;
Eric Anholt9a298b22009-03-24 12:23:04 -07001303 list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001304 if (!list->map)
1305 return -ENOMEM;
1306
1307 map = list->map;
1308 map->type = _DRM_GEM;
1309 map->size = obj->size;
1310 map->handle = obj;
1311
1312 /* Get a DRM GEM mmap offset allocated... */
1313 list->file_offset_node = drm_mm_search_free(&mm->offset_manager,
1314 obj->size / PAGE_SIZE, 0, 0);
1315 if (!list->file_offset_node) {
1316 DRM_ERROR("failed to allocate offset for bo %d\n", obj->name);
Chris Wilson9e0ae5342010-09-21 15:05:24 +01001317 ret = -ENOSPC;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001318 goto out_free_list;
1319 }
1320
1321 list->file_offset_node = drm_mm_get_block(list->file_offset_node,
1322 obj->size / PAGE_SIZE, 0);
1323 if (!list->file_offset_node) {
1324 ret = -ENOMEM;
1325 goto out_free_list;
1326 }
1327
1328 list->hash.key = list->file_offset_node->start;
Chris Wilson9e0ae5342010-09-21 15:05:24 +01001329 ret = drm_ht_insert_item(&mm->offset_hash, &list->hash);
1330 if (ret) {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001331 DRM_ERROR("failed to add to map hash\n");
1332 goto out_free_mm;
1333 }
1334
1335 /* By now we should be all set, any drm_mmap request on the offset
1336 * below will get to our mmap & fault handler */
1337 obj_priv->mmap_offset = ((uint64_t) list->hash.key) << PAGE_SHIFT;
1338
1339 return 0;
1340
1341out_free_mm:
1342 drm_mm_put_block(list->file_offset_node);
1343out_free_list:
Eric Anholt9a298b22009-03-24 12:23:04 -07001344 kfree(list->map);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001345
1346 return ret;
1347}
1348
Chris Wilson901782b2009-07-10 08:18:50 +01001349/**
1350 * i915_gem_release_mmap - remove physical page mappings
1351 * @obj: obj in question
1352 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001353 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001354 * relinquish ownership of the pages back to the system.
1355 *
1356 * It is vital that we remove the page mapping if we have mapped a tiled
1357 * object through the GTT and then lose the fence register due to
1358 * resource pressure. Similarly if the object has been moved out of the
1359 * aperture, than pages mapped into userspace must be revoked. Removing the
1360 * mapping will then trigger a page fault on the next user access, allowing
1361 * fixup by i915_gem_fault().
1362 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001363void
Chris Wilson901782b2009-07-10 08:18:50 +01001364i915_gem_release_mmap(struct drm_gem_object *obj)
1365{
1366 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001367 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson901782b2009-07-10 08:18:50 +01001368
1369 if (dev->dev_mapping)
1370 unmap_mapping_range(dev->dev_mapping,
1371 obj_priv->mmap_offset, obj->size, 1);
1372}
1373
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001374static void
1375i915_gem_free_mmap_offset(struct drm_gem_object *obj)
1376{
1377 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001378 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001379 struct drm_gem_mm *mm = dev->mm_private;
1380 struct drm_map_list *list;
1381
1382 list = &obj->map_list;
1383 drm_ht_remove_item(&mm->offset_hash, &list->hash);
1384
1385 if (list->file_offset_node) {
1386 drm_mm_put_block(list->file_offset_node);
1387 list->file_offset_node = NULL;
1388 }
1389
1390 if (list->map) {
Eric Anholt9a298b22009-03-24 12:23:04 -07001391 kfree(list->map);
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001392 list->map = NULL;
1393 }
1394
1395 obj_priv->mmap_offset = 0;
1396}
1397
Jesse Barnesde151cf2008-11-12 10:03:55 -08001398/**
1399 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1400 * @obj: object to check
1401 *
1402 * Return the required GTT alignment for an object, taking into account
1403 * potential fence register mapping if needed.
1404 */
1405static uint32_t
1406i915_gem_get_gtt_alignment(struct drm_gem_object *obj)
1407{
1408 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001409 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001410 int start, i;
1411
1412 /*
1413 * Minimum alignment is 4k (GTT page size), but might be greater
1414 * if a fence register is needed for the object.
1415 */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001416 if (INTEL_INFO(dev)->gen >= 4 || obj_priv->tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001417 return 4096;
1418
1419 /*
1420 * Previous chips need to be aligned to the size of the smallest
1421 * fence register that can contain the object.
1422 */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001423 if (INTEL_INFO(dev)->gen == 3)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001424 start = 1024*1024;
1425 else
1426 start = 512*1024;
1427
1428 for (i = start; i < obj->size; i <<= 1)
1429 ;
1430
1431 return i;
1432}
1433
1434/**
1435 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1436 * @dev: DRM device
1437 * @data: GTT mapping ioctl data
1438 * @file_priv: GEM object info
1439 *
1440 * Simply returns the fake offset to userspace so it can mmap it.
1441 * The mmap call will end up in drm_gem_mmap(), which will set things
1442 * up so we can get faults in the handler above.
1443 *
1444 * The fault handler will take care of binding the object into the GTT
1445 * (since it may have been evicted to make room for something), allocating
1446 * a fence register, and mapping the appropriate aperture address into
1447 * userspace.
1448 */
1449int
1450i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1451 struct drm_file *file_priv)
1452{
1453 struct drm_i915_gem_mmap_gtt *args = data;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001454 struct drm_gem_object *obj;
1455 struct drm_i915_gem_object *obj_priv;
1456 int ret;
1457
1458 if (!(dev->driver->driver_features & DRIVER_GEM))
1459 return -ENODEV;
1460
1461 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1462 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001463 return -ENOENT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001464
Chris Wilson76c1dec2010-09-25 11:22:51 +01001465 ret = i915_mutex_lock_interruptible(dev);
1466 if (ret) {
1467 drm_gem_object_unreference_unlocked(obj);
1468 return ret;
1469 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001470
Daniel Vetter23010e42010-03-08 13:35:02 +01001471 obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001472
Chris Wilsonab182822009-09-22 18:46:17 +01001473 if (obj_priv->madv != I915_MADV_WILLNEED) {
1474 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1475 drm_gem_object_unreference(obj);
1476 mutex_unlock(&dev->struct_mutex);
1477 return -EINVAL;
1478 }
1479
1480
Jesse Barnesde151cf2008-11-12 10:03:55 -08001481 if (!obj_priv->mmap_offset) {
1482 ret = i915_gem_create_mmap_offset(obj);
Chris Wilson13af1062009-02-11 14:26:31 +00001483 if (ret) {
1484 drm_gem_object_unreference(obj);
1485 mutex_unlock(&dev->struct_mutex);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001486 return ret;
Chris Wilson13af1062009-02-11 14:26:31 +00001487 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001488 }
1489
1490 args->offset = obj_priv->mmap_offset;
1491
Jesse Barnesde151cf2008-11-12 10:03:55 -08001492 /*
1493 * Pull it into the GTT so that we have a page list (makes the
1494 * initial fault faster and any subsequent flushing possible).
1495 */
1496 if (!obj_priv->agp_mem) {
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001497 ret = i915_gem_object_bind_to_gtt(obj, 0);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001498 if (ret) {
1499 drm_gem_object_unreference(obj);
1500 mutex_unlock(&dev->struct_mutex);
1501 return ret;
1502 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001503 }
1504
1505 drm_gem_object_unreference(obj);
1506 mutex_unlock(&dev->struct_mutex);
1507
1508 return 0;
1509}
1510
Chris Wilson5cdf5882010-09-27 15:51:07 +01001511static void
Eric Anholt856fa192009-03-19 14:10:50 -07001512i915_gem_object_put_pages(struct drm_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001513{
Daniel Vetter23010e42010-03-08 13:35:02 +01001514 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001515 int page_count = obj->size / PAGE_SIZE;
1516 int i;
1517
Eric Anholt856fa192009-03-19 14:10:50 -07001518 BUG_ON(obj_priv->pages_refcount == 0);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001519 BUG_ON(obj_priv->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001520
1521 if (--obj_priv->pages_refcount != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07001522 return;
1523
Eric Anholt280b7132009-03-12 16:56:27 -07001524 if (obj_priv->tiling_mode != I915_TILING_NONE)
1525 i915_gem_object_save_bit_17_swizzle(obj);
1526
Chris Wilson3ef94da2009-09-14 16:50:29 +01001527 if (obj_priv->madv == I915_MADV_DONTNEED)
Chris Wilson13a05fd2009-09-20 23:03:19 +01001528 obj_priv->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001529
1530 for (i = 0; i < page_count; i++) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01001531 if (obj_priv->dirty)
1532 set_page_dirty(obj_priv->pages[i]);
1533
1534 if (obj_priv->madv == I915_MADV_WILLNEED)
Eric Anholt856fa192009-03-19 14:10:50 -07001535 mark_page_accessed(obj_priv->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001536
1537 page_cache_release(obj_priv->pages[i]);
1538 }
Eric Anholt673a3942008-07-30 12:06:12 -07001539 obj_priv->dirty = 0;
1540
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07001541 drm_free_large(obj_priv->pages);
Eric Anholt856fa192009-03-19 14:10:50 -07001542 obj_priv->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001543}
1544
Chris Wilsona56ba562010-09-28 10:07:56 +01001545static uint32_t
1546i915_gem_next_request_seqno(struct drm_device *dev,
1547 struct intel_ring_buffer *ring)
1548{
1549 drm_i915_private_t *dev_priv = dev->dev_private;
1550
1551 ring->outstanding_lazy_request = true;
1552 return dev_priv->next_seqno;
1553}
1554
Eric Anholt673a3942008-07-30 12:06:12 -07001555static void
Daniel Vetter617dbe22010-02-11 22:16:02 +01001556i915_gem_object_move_to_active(struct drm_gem_object *obj,
Zou Nan hai852835f2010-05-21 09:08:56 +08001557 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001558{
Chris Wilsona56ba562010-09-28 10:07:56 +01001559 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001560 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilsona56ba562010-09-28 10:07:56 +01001561 uint32_t seqno = i915_gem_next_request_seqno(dev, ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001562
Zou Nan hai852835f2010-05-21 09:08:56 +08001563 BUG_ON(ring == NULL);
1564 obj_priv->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001565
1566 /* Add a reference if we're newly entering the active list. */
1567 if (!obj_priv->active) {
1568 drm_gem_object_reference(obj);
1569 obj_priv->active = 1;
1570 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001571
Eric Anholt673a3942008-07-30 12:06:12 -07001572 /* Move from whatever list we were on to the tail of execution. */
Zou Nan hai852835f2010-05-21 09:08:56 +08001573 list_move_tail(&obj_priv->list, &ring->active_list);
Chris Wilsona56ba562010-09-28 10:07:56 +01001574 obj_priv->last_rendering_seqno = seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001575}
1576
Eric Anholtce44b0e2008-11-06 16:00:31 -08001577static void
1578i915_gem_object_move_to_flushing(struct drm_gem_object *obj)
1579{
1580 struct drm_device *dev = obj->dev;
1581 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001582 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholtce44b0e2008-11-06 16:00:31 -08001583
1584 BUG_ON(!obj_priv->active);
1585 list_move_tail(&obj_priv->list, &dev_priv->mm.flushing_list);
1586 obj_priv->last_rendering_seqno = 0;
1587}
Eric Anholt673a3942008-07-30 12:06:12 -07001588
Chris Wilson963b4832009-09-20 23:03:54 +01001589/* Immediately discard the backing storage */
1590static void
1591i915_gem_object_truncate(struct drm_gem_object *obj)
1592{
Daniel Vetter23010e42010-03-08 13:35:02 +01001593 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001594 struct inode *inode;
Chris Wilson963b4832009-09-20 23:03:54 +01001595
Chris Wilsonae9fed62010-08-07 11:01:30 +01001596 /* Our goal here is to return as much of the memory as
1597 * is possible back to the system as we are called from OOM.
1598 * To do this we must instruct the shmfs to drop all of its
1599 * backing pages, *now*. Here we mirror the actions taken
1600 * when by shmem_delete_inode() to release the backing store.
1601 */
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001602 inode = obj->filp->f_path.dentry->d_inode;
Chris Wilsonae9fed62010-08-07 11:01:30 +01001603 truncate_inode_pages(inode->i_mapping, 0);
1604 if (inode->i_op->truncate_range)
1605 inode->i_op->truncate_range(inode, 0, (loff_t)-1);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001606
1607 obj_priv->madv = __I915_MADV_PURGED;
Chris Wilson963b4832009-09-20 23:03:54 +01001608}
1609
1610static inline int
1611i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj_priv)
1612{
1613 return obj_priv->madv == I915_MADV_DONTNEED;
1614}
1615
Eric Anholt673a3942008-07-30 12:06:12 -07001616static void
1617i915_gem_object_move_to_inactive(struct drm_gem_object *obj)
1618{
1619 struct drm_device *dev = obj->dev;
1620 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001621 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001622
Eric Anholt673a3942008-07-30 12:06:12 -07001623 if (obj_priv->pin_count != 0)
Chris Wilsonf13d3f72010-09-20 17:36:15 +01001624 list_move_tail(&obj_priv->list, &dev_priv->mm.pinned_list);
Eric Anholt673a3942008-07-30 12:06:12 -07001625 else
1626 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1627
Daniel Vetter99fcb762010-02-07 16:20:18 +01001628 BUG_ON(!list_empty(&obj_priv->gpu_write_list));
1629
Eric Anholtce44b0e2008-11-06 16:00:31 -08001630 obj_priv->last_rendering_seqno = 0;
Zou Nan hai852835f2010-05-21 09:08:56 +08001631 obj_priv->ring = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001632 if (obj_priv->active) {
1633 obj_priv->active = 0;
1634 drm_gem_object_unreference(obj);
1635 }
Chris Wilson23bc5982010-09-29 16:10:57 +01001636 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001637}
1638
Chris Wilson92204342010-09-18 11:02:01 +01001639static void
Daniel Vetter63560392010-02-19 11:51:59 +01001640i915_gem_process_flushing_list(struct drm_device *dev,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001641 uint32_t flush_domains,
Zou Nan hai852835f2010-05-21 09:08:56 +08001642 struct intel_ring_buffer *ring)
Daniel Vetter63560392010-02-19 11:51:59 +01001643{
1644 drm_i915_private_t *dev_priv = dev->dev_private;
1645 struct drm_i915_gem_object *obj_priv, *next;
1646
1647 list_for_each_entry_safe(obj_priv, next,
1648 &dev_priv->mm.gpu_write_list,
1649 gpu_write_list) {
Daniel Vettera8089e82010-04-09 19:05:09 +00001650 struct drm_gem_object *obj = &obj_priv->base;
Daniel Vetter63560392010-02-19 11:51:59 +01001651
Chris Wilson2b6efaa2010-09-14 17:04:02 +01001652 if (obj->write_domain & flush_domains &&
1653 obj_priv->ring == ring) {
Daniel Vetter63560392010-02-19 11:51:59 +01001654 uint32_t old_write_domain = obj->write_domain;
1655
1656 obj->write_domain = 0;
1657 list_del_init(&obj_priv->gpu_write_list);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001658 i915_gem_object_move_to_active(obj, ring);
Daniel Vetter63560392010-02-19 11:51:59 +01001659
1660 /* update the fence lru list */
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001661 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
1662 struct drm_i915_fence_reg *reg =
1663 &dev_priv->fence_regs[obj_priv->fence_reg];
1664 list_move_tail(&reg->lru_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001665 &dev_priv->mm.fence_list);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001666 }
Daniel Vetter63560392010-02-19 11:51:59 +01001667
1668 trace_i915_gem_object_change_domain(obj,
1669 obj->read_domains,
1670 old_write_domain);
1671 }
1672 }
1673}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001674
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001675uint32_t
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001676i915_add_request(struct drm_device *dev,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001677 struct drm_file *file,
Chris Wilson8dc5d142010-08-12 12:36:12 +01001678 struct drm_i915_gem_request *request,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001679 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001680{
1681 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001682 struct drm_i915_file_private *file_priv = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001683 uint32_t seqno;
1684 int was_empty;
Eric Anholt673a3942008-07-30 12:06:12 -07001685
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001686 if (file != NULL)
1687 file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001688
Chris Wilson8dc5d142010-08-12 12:36:12 +01001689 if (request == NULL) {
1690 request = kzalloc(sizeof(*request), GFP_KERNEL);
1691 if (request == NULL)
1692 return 0;
1693 }
Eric Anholt673a3942008-07-30 12:06:12 -07001694
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001695 seqno = ring->add_request(dev, ring, 0);
Chris Wilsona56ba562010-09-28 10:07:56 +01001696 ring->outstanding_lazy_request = false;
Eric Anholt673a3942008-07-30 12:06:12 -07001697
1698 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001699 request->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001700 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001701 was_empty = list_empty(&ring->request_list);
1702 list_add_tail(&request->list, &ring->request_list);
1703
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001704 if (file_priv) {
Chris Wilson1c255952010-09-26 11:03:27 +01001705 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001706 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001707 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001708 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01001709 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00001710 }
Eric Anholt673a3942008-07-30 12:06:12 -07001711
Ben Gamarif65d9422009-09-14 17:48:44 -04001712 if (!dev_priv->mm.suspended) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001713 mod_timer(&dev_priv->hangcheck_timer,
1714 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001715 if (was_empty)
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001716 queue_delayed_work(dev_priv->wq,
1717 &dev_priv->mm.retire_work, HZ);
Ben Gamarif65d9422009-09-14 17:48:44 -04001718 }
Eric Anholt673a3942008-07-30 12:06:12 -07001719 return seqno;
1720}
1721
1722/**
1723 * Command execution barrier
1724 *
1725 * Ensures that all commands in the ring are finished
1726 * before signalling the CPU
1727 */
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001728static void
Zou Nan hai852835f2010-05-21 09:08:56 +08001729i915_retire_commands(struct drm_device *dev, struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001730{
Eric Anholt673a3942008-07-30 12:06:12 -07001731 uint32_t flush_domains = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001732
1733 /* The sampler always gets flushed on i965 (sigh) */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001734 if (INTEL_INFO(dev)->gen >= 4)
Eric Anholt673a3942008-07-30 12:06:12 -07001735 flush_domains |= I915_GEM_DOMAIN_SAMPLER;
Zou Nan hai852835f2010-05-21 09:08:56 +08001736
1737 ring->flush(dev, ring,
1738 I915_GEM_DOMAIN_COMMAND, flush_domains);
Eric Anholt673a3942008-07-30 12:06:12 -07001739}
1740
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001741static inline void
1742i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001743{
Chris Wilson1c255952010-09-26 11:03:27 +01001744 struct drm_i915_file_private *file_priv = request->file_priv;
1745
1746 if (!file_priv)
1747 return;
1748
1749 spin_lock(&file_priv->mm.lock);
1750 list_del(&request->client_list);
1751 request->file_priv = NULL;
1752 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07001753}
1754
Chris Wilsondfaae392010-09-22 10:31:52 +01001755static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
1756 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01001757{
Chris Wilsondfaae392010-09-22 10:31:52 +01001758 while (!list_empty(&ring->request_list)) {
1759 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01001760
Chris Wilsondfaae392010-09-22 10:31:52 +01001761 request = list_first_entry(&ring->request_list,
1762 struct drm_i915_gem_request,
1763 list);
1764
1765 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001766 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01001767 kfree(request);
1768 }
1769
1770 while (!list_empty(&ring->active_list)) {
Chris Wilson9375e442010-09-19 12:21:28 +01001771 struct drm_i915_gem_object *obj_priv;
1772
Chris Wilsondfaae392010-09-22 10:31:52 +01001773 obj_priv = list_first_entry(&ring->active_list,
1774 struct drm_i915_gem_object,
1775 list);
1776
1777 obj_priv->base.write_domain = 0;
1778 list_del_init(&obj_priv->gpu_write_list);
1779 i915_gem_object_move_to_inactive(&obj_priv->base);
1780 }
1781}
1782
1783void i915_gem_reset_lists(struct drm_device *dev)
1784{
1785 struct drm_i915_private *dev_priv = dev->dev_private;
1786 struct drm_i915_gem_object *obj_priv;
1787
1788 i915_gem_reset_ring_lists(dev_priv, &dev_priv->render_ring);
1789 if (HAS_BSD(dev))
1790 i915_gem_reset_ring_lists(dev_priv, &dev_priv->bsd_ring);
1791
1792 /* Remove anything from the flushing lists. The GPU cache is likely
1793 * to be lost on reset along with the data, so simply move the
1794 * lost bo to the inactive list.
1795 */
1796 while (!list_empty(&dev_priv->mm.flushing_list)) {
Chris Wilson9375e442010-09-19 12:21:28 +01001797 obj_priv = list_first_entry(&dev_priv->mm.flushing_list,
1798 struct drm_i915_gem_object,
1799 list);
1800
1801 obj_priv->base.write_domain = 0;
Chris Wilsondfaae392010-09-22 10:31:52 +01001802 list_del_init(&obj_priv->gpu_write_list);
Chris Wilson9375e442010-09-19 12:21:28 +01001803 i915_gem_object_move_to_inactive(&obj_priv->base);
1804 }
Chris Wilson9375e442010-09-19 12:21:28 +01001805
Chris Wilsondfaae392010-09-22 10:31:52 +01001806 /* Move everything out of the GPU domains to ensure we do any
1807 * necessary invalidation upon reuse.
1808 */
Chris Wilson77f01232010-09-19 12:31:36 +01001809 list_for_each_entry(obj_priv,
1810 &dev_priv->mm.inactive_list,
1811 list)
1812 {
1813 obj_priv->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
1814 }
1815}
1816
Eric Anholt673a3942008-07-30 12:06:12 -07001817/**
1818 * This function clears the request list as sequence numbers are passed.
1819 */
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001820static void
1821i915_gem_retire_requests_ring(struct drm_device *dev,
1822 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001823{
1824 drm_i915_private_t *dev_priv = dev->dev_private;
1825 uint32_t seqno;
1826
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001827 if (!ring->status_page.page_addr ||
1828 list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01001829 return;
1830
Chris Wilson23bc5982010-09-29 16:10:57 +01001831 WARN_ON(i915_verify_lists(dev));
1832
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001833 seqno = ring->get_seqno(dev, ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08001834 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001835 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07001836
Zou Nan hai852835f2010-05-21 09:08:56 +08001837 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001838 struct drm_i915_gem_request,
1839 list);
Eric Anholt673a3942008-07-30 12:06:12 -07001840
Chris Wilsondfaae392010-09-22 10:31:52 +01001841 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07001842 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001843
1844 trace_i915_gem_request_retire(dev, request->seqno);
1845
1846 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001847 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001848 kfree(request);
1849 }
1850
1851 /* Move any buffers on the active list that are no longer referenced
1852 * by the ringbuffer to the flushing/inactive lists as appropriate.
1853 */
1854 while (!list_empty(&ring->active_list)) {
1855 struct drm_gem_object *obj;
1856 struct drm_i915_gem_object *obj_priv;
1857
1858 obj_priv = list_first_entry(&ring->active_list,
1859 struct drm_i915_gem_object,
1860 list);
1861
Chris Wilsondfaae392010-09-22 10:31:52 +01001862 if (!i915_seqno_passed(seqno, obj_priv->last_rendering_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001863 break;
1864
1865 obj = &obj_priv->base;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001866 if (obj->write_domain != 0)
1867 i915_gem_object_move_to_flushing(obj);
1868 else
1869 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001870 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001871
1872 if (unlikely (dev_priv->trace_irq_seqno &&
1873 i915_seqno_passed(dev_priv->trace_irq_seqno, seqno))) {
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001874 ring->user_irq_put(dev, ring);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001875 dev_priv->trace_irq_seqno = 0;
1876 }
Chris Wilson23bc5982010-09-29 16:10:57 +01001877
1878 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001879}
1880
1881void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001882i915_gem_retire_requests(struct drm_device *dev)
1883{
1884 drm_i915_private_t *dev_priv = dev->dev_private;
1885
Chris Wilsonbe726152010-07-23 23:18:50 +01001886 if (!list_empty(&dev_priv->mm.deferred_free_list)) {
1887 struct drm_i915_gem_object *obj_priv, *tmp;
1888
1889 /* We must be careful that during unbind() we do not
1890 * accidentally infinitely recurse into retire requests.
1891 * Currently:
1892 * retire -> free -> unbind -> wait -> retire_ring
1893 */
1894 list_for_each_entry_safe(obj_priv, tmp,
1895 &dev_priv->mm.deferred_free_list,
1896 list)
1897 i915_gem_free_object_tail(&obj_priv->base);
1898 }
1899
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001900 i915_gem_retire_requests_ring(dev, &dev_priv->render_ring);
1901 if (HAS_BSD(dev))
1902 i915_gem_retire_requests_ring(dev, &dev_priv->bsd_ring);
1903}
1904
Daniel Vetter75ef9da2010-08-21 00:25:16 +02001905static void
Eric Anholt673a3942008-07-30 12:06:12 -07001906i915_gem_retire_work_handler(struct work_struct *work)
1907{
1908 drm_i915_private_t *dev_priv;
1909 struct drm_device *dev;
1910
1911 dev_priv = container_of(work, drm_i915_private_t,
1912 mm.retire_work.work);
1913 dev = dev_priv->dev;
1914
Chris Wilson891b48c2010-09-29 12:26:37 +01001915 /* Come back later if the device is busy... */
1916 if (!mutex_trylock(&dev->struct_mutex)) {
1917 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
1918 return;
1919 }
1920
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001921 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001922
Keith Packard6dbe2772008-10-14 21:41:13 -07001923 if (!dev_priv->mm.suspended &&
Zou Nan haid1b851f2010-05-21 09:08:57 +08001924 (!list_empty(&dev_priv->render_ring.request_list) ||
1925 (HAS_BSD(dev) &&
1926 !list_empty(&dev_priv->bsd_ring.request_list))))
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001927 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Eric Anholt673a3942008-07-30 12:06:12 -07001928 mutex_unlock(&dev->struct_mutex);
1929}
1930
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001931int
Zou Nan hai852835f2010-05-21 09:08:56 +08001932i915_do_wait_request(struct drm_device *dev, uint32_t seqno,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001933 bool interruptible, struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001934{
1935 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001936 u32 ier;
Eric Anholt673a3942008-07-30 12:06:12 -07001937 int ret = 0;
1938
1939 BUG_ON(seqno == 0);
1940
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001941 if (atomic_read(&dev_priv->mm.wedged))
1942 return -EAGAIN;
1943
Chris Wilsona56ba562010-09-28 10:07:56 +01001944 if (ring->outstanding_lazy_request) {
Chris Wilson8dc5d142010-08-12 12:36:12 +01001945 seqno = i915_add_request(dev, NULL, NULL, ring);
Daniel Vettere35a41d2010-02-11 22:13:59 +01001946 if (seqno == 0)
1947 return -ENOMEM;
1948 }
Chris Wilsona56ba562010-09-28 10:07:56 +01001949 BUG_ON(seqno == dev_priv->next_seqno);
Daniel Vettere35a41d2010-02-11 22:13:59 +01001950
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001951 if (!i915_seqno_passed(ring->get_seqno(dev, ring), seqno)) {
Eric Anholtbad720f2009-10-22 16:11:14 -07001952 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001953 ier = I915_READ(DEIER) | I915_READ(GTIER);
1954 else
1955 ier = I915_READ(IER);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001956 if (!ier) {
1957 DRM_ERROR("something (likely vbetool) disabled "
1958 "interrupts, re-enabling\n");
1959 i915_driver_irq_preinstall(dev);
1960 i915_driver_irq_postinstall(dev);
1961 }
1962
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001963 trace_i915_gem_request_wait_begin(dev, seqno);
1964
Zou Nan hai852835f2010-05-21 09:08:56 +08001965 ring->waiting_gem_seqno = seqno;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001966 ring->user_irq_get(dev, ring);
Daniel Vetter48764bf2009-09-15 22:57:32 +02001967 if (interruptible)
Zou Nan hai852835f2010-05-21 09:08:56 +08001968 ret = wait_event_interruptible(ring->irq_queue,
1969 i915_seqno_passed(
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001970 ring->get_seqno(dev, ring), seqno)
Zou Nan hai852835f2010-05-21 09:08:56 +08001971 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02001972 else
Zou Nan hai852835f2010-05-21 09:08:56 +08001973 wait_event(ring->irq_queue,
1974 i915_seqno_passed(
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001975 ring->get_seqno(dev, ring), seqno)
Zou Nan hai852835f2010-05-21 09:08:56 +08001976 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02001977
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001978 ring->user_irq_put(dev, ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08001979 ring->waiting_gem_seqno = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001980
1981 trace_i915_gem_request_wait_end(dev, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001982 }
Ben Gamariba1234d2009-09-14 17:48:47 -04001983 if (atomic_read(&dev_priv->mm.wedged))
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001984 ret = -EAGAIN;
Eric Anholt673a3942008-07-30 12:06:12 -07001985
1986 if (ret && ret != -ERESTARTSYS)
Daniel Vetter8bff9172010-02-11 22:19:40 +01001987 DRM_ERROR("%s returns %d (awaiting %d at %d, next %d)\n",
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001988 __func__, ret, seqno, ring->get_seqno(dev, ring),
Daniel Vetter8bff9172010-02-11 22:19:40 +01001989 dev_priv->next_seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001990
1991 /* Directly dispatch request retiring. While we have the work queue
1992 * to handle this, the waiter on a request often wants an associated
1993 * buffer to have made it to the inactive list, and we would need
1994 * a separate wait queue to handle that.
1995 */
1996 if (ret == 0)
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001997 i915_gem_retire_requests_ring(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001998
1999 return ret;
2000}
2001
Daniel Vetter48764bf2009-09-15 22:57:32 +02002002/**
2003 * Waits for a sequence number to be signaled, and cleans up the
2004 * request and object lists appropriately for that event.
2005 */
2006static int
Zou Nan hai852835f2010-05-21 09:08:56 +08002007i915_wait_request(struct drm_device *dev, uint32_t seqno,
Chris Wilsona56ba562010-09-28 10:07:56 +01002008 struct intel_ring_buffer *ring)
Daniel Vetter48764bf2009-09-15 22:57:32 +02002009{
Zou Nan hai852835f2010-05-21 09:08:56 +08002010 return i915_do_wait_request(dev, seqno, 1, ring);
Daniel Vetter48764bf2009-09-15 22:57:32 +02002011}
2012
Chris Wilson20f0cd52010-09-23 11:00:38 +01002013static void
Chris Wilson92204342010-09-18 11:02:01 +01002014i915_gem_flush_ring(struct drm_device *dev,
Chris Wilsonc78ec302010-09-20 12:50:23 +01002015 struct drm_file *file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01002016 struct intel_ring_buffer *ring,
2017 uint32_t invalidate_domains,
2018 uint32_t flush_domains)
2019{
2020 ring->flush(dev, ring, invalidate_domains, flush_domains);
2021 i915_gem_process_flushing_list(dev, flush_domains, ring);
2022}
2023
2024static void
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002025i915_gem_flush(struct drm_device *dev,
Chris Wilsonc78ec302010-09-20 12:50:23 +01002026 struct drm_file *file_priv,
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002027 uint32_t invalidate_domains,
Chris Wilson92204342010-09-18 11:02:01 +01002028 uint32_t flush_domains,
2029 uint32_t flush_rings)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002030{
2031 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter8bff9172010-02-11 22:19:40 +01002032
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002033 if (flush_domains & I915_GEM_DOMAIN_CPU)
2034 drm_agp_chipset_flush(dev);
Daniel Vetter8bff9172010-02-11 22:19:40 +01002035
Chris Wilson92204342010-09-18 11:02:01 +01002036 if ((flush_domains | invalidate_domains) & I915_GEM_GPU_DOMAINS) {
2037 if (flush_rings & RING_RENDER)
Chris Wilsonc78ec302010-09-20 12:50:23 +01002038 i915_gem_flush_ring(dev, file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01002039 &dev_priv->render_ring,
2040 invalidate_domains, flush_domains);
2041 if (flush_rings & RING_BSD)
Chris Wilsonc78ec302010-09-20 12:50:23 +01002042 i915_gem_flush_ring(dev, file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01002043 &dev_priv->bsd_ring,
2044 invalidate_domains, flush_domains);
2045 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002046}
2047
Eric Anholt673a3942008-07-30 12:06:12 -07002048/**
2049 * Ensures that all rendering to the object has completed and the object is
2050 * safe to unbind from the GTT or access from the CPU.
2051 */
2052static int
Chris Wilson2cf34d72010-09-14 13:03:28 +01002053i915_gem_object_wait_rendering(struct drm_gem_object *obj,
2054 bool interruptible)
Eric Anholt673a3942008-07-30 12:06:12 -07002055{
2056 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01002057 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002058 int ret;
2059
Eric Anholte47c68e2008-11-14 13:35:19 -08002060 /* This function only exists to support waiting for existing rendering,
2061 * not for emitting required flushes.
Eric Anholt673a3942008-07-30 12:06:12 -07002062 */
Eric Anholte47c68e2008-11-14 13:35:19 -08002063 BUG_ON((obj->write_domain & I915_GEM_GPU_DOMAINS) != 0);
Eric Anholt673a3942008-07-30 12:06:12 -07002064
2065 /* If there is rendering queued on the buffer being evicted, wait for
2066 * it.
2067 */
2068 if (obj_priv->active) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01002069 ret = i915_do_wait_request(dev,
2070 obj_priv->last_rendering_seqno,
2071 interruptible,
2072 obj_priv->ring);
2073 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002074 return ret;
2075 }
2076
2077 return 0;
2078}
2079
2080/**
2081 * Unbinds an object from the GTT aperture.
2082 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002083int
Eric Anholt673a3942008-07-30 12:06:12 -07002084i915_gem_object_unbind(struct drm_gem_object *obj)
2085{
2086 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01002087 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002088 int ret = 0;
2089
Eric Anholt673a3942008-07-30 12:06:12 -07002090 if (obj_priv->gtt_space == NULL)
2091 return 0;
2092
2093 if (obj_priv->pin_count != 0) {
2094 DRM_ERROR("Attempting to unbind pinned buffer\n");
2095 return -EINVAL;
2096 }
2097
Eric Anholt5323fd02009-09-09 11:50:45 -07002098 /* blow away mappings if mapped through GTT */
2099 i915_gem_release_mmap(obj);
2100
Eric Anholt673a3942008-07-30 12:06:12 -07002101 /* Move the object to the CPU domain to ensure that
2102 * any possible CPU writes while it's not in the GTT
2103 * are flushed when we go to remap it. This will
2104 * also ensure that all pending GPU writes are finished
2105 * before we unbind.
2106 */
Eric Anholte47c68e2008-11-14 13:35:19 -08002107 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Chris Wilson8dc17752010-07-23 23:18:51 +01002108 if (ret == -ERESTARTSYS)
Eric Anholt673a3942008-07-30 12:06:12 -07002109 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002110 /* Continue on if we fail due to EIO, the GPU is hung so we
2111 * should be safe and we need to cleanup or else we might
2112 * cause memory corruption through use-after-free.
2113 */
Eric Anholt673a3942008-07-30 12:06:12 -07002114
Daniel Vetter96b47b62009-12-15 17:50:00 +01002115 /* release the fence reg _after_ flushing */
2116 if (obj_priv->fence_reg != I915_FENCE_REG_NONE)
2117 i915_gem_clear_fence_reg(obj);
2118
Eric Anholt673a3942008-07-30 12:06:12 -07002119 if (obj_priv->agp_mem != NULL) {
2120 drm_unbind_agp(obj_priv->agp_mem);
2121 drm_free_agp(obj_priv->agp_mem, obj->size / PAGE_SIZE);
2122 obj_priv->agp_mem = NULL;
2123 }
2124
Eric Anholt856fa192009-03-19 14:10:50 -07002125 i915_gem_object_put_pages(obj);
Chris Wilsona32808c2009-09-20 21:29:47 +01002126 BUG_ON(obj_priv->pages_refcount);
Eric Anholt673a3942008-07-30 12:06:12 -07002127
2128 if (obj_priv->gtt_space) {
2129 atomic_dec(&dev->gtt_count);
2130 atomic_sub(obj->size, &dev->gtt_memory);
2131
2132 drm_mm_put_block(obj_priv->gtt_space);
2133 obj_priv->gtt_space = NULL;
2134 }
2135
Chris Wilsonf13d3f72010-09-20 17:36:15 +01002136 list_del_init(&obj_priv->list);
Eric Anholt673a3942008-07-30 12:06:12 -07002137
Chris Wilson963b4832009-09-20 23:03:54 +01002138 if (i915_gem_object_is_purgeable(obj_priv))
2139 i915_gem_object_truncate(obj);
2140
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002141 trace_i915_gem_object_unbind(obj);
2142
Chris Wilson8dc17752010-07-23 23:18:51 +01002143 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002144}
2145
Chris Wilsona56ba562010-09-28 10:07:56 +01002146static int i915_ring_idle(struct drm_device *dev,
2147 struct intel_ring_buffer *ring)
2148{
2149 i915_gem_flush_ring(dev, NULL, ring,
2150 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
2151 return i915_wait_request(dev,
2152 i915_gem_next_request_seqno(dev, ring),
2153 ring);
2154}
2155
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002156int
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002157i915_gpu_idle(struct drm_device *dev)
2158{
2159 drm_i915_private_t *dev_priv = dev->dev_private;
2160 bool lists_empty;
Zou Nan hai852835f2010-05-21 09:08:56 +08002161 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002162
Zou Nan haid1b851f2010-05-21 09:08:57 +08002163 lists_empty = (list_empty(&dev_priv->mm.flushing_list) &&
2164 list_empty(&dev_priv->render_ring.active_list) &&
2165 (!HAS_BSD(dev) ||
2166 list_empty(&dev_priv->bsd_ring.active_list)));
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002167 if (lists_empty)
2168 return 0;
2169
2170 /* Flush everything onto the inactive list. */
Chris Wilsona56ba562010-09-28 10:07:56 +01002171 ret = i915_ring_idle(dev, &dev_priv->render_ring);
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002172 if (ret)
2173 return ret;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002174
2175 if (HAS_BSD(dev)) {
Chris Wilsona56ba562010-09-28 10:07:56 +01002176 ret = i915_ring_idle(dev, &dev_priv->bsd_ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002177 if (ret)
2178 return ret;
2179 }
2180
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002181 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002182}
2183
Chris Wilson5cdf5882010-09-27 15:51:07 +01002184static int
Chris Wilson4bdadb92010-01-27 13:36:32 +00002185i915_gem_object_get_pages(struct drm_gem_object *obj,
2186 gfp_t gfpmask)
Eric Anholt673a3942008-07-30 12:06:12 -07002187{
Daniel Vetter23010e42010-03-08 13:35:02 +01002188 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002189 int page_count, i;
2190 struct address_space *mapping;
2191 struct inode *inode;
2192 struct page *page;
Eric Anholt673a3942008-07-30 12:06:12 -07002193
Daniel Vetter778c3542010-05-13 11:49:44 +02002194 BUG_ON(obj_priv->pages_refcount
2195 == DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT);
2196
Eric Anholt856fa192009-03-19 14:10:50 -07002197 if (obj_priv->pages_refcount++ != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07002198 return 0;
2199
2200 /* Get the list of pages out of our struct file. They'll be pinned
2201 * at this point until we release them.
2202 */
2203 page_count = obj->size / PAGE_SIZE;
Eric Anholt856fa192009-03-19 14:10:50 -07002204 BUG_ON(obj_priv->pages != NULL);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07002205 obj_priv->pages = drm_calloc_large(page_count, sizeof(struct page *));
Eric Anholt856fa192009-03-19 14:10:50 -07002206 if (obj_priv->pages == NULL) {
Eric Anholt856fa192009-03-19 14:10:50 -07002207 obj_priv->pages_refcount--;
Eric Anholt673a3942008-07-30 12:06:12 -07002208 return -ENOMEM;
2209 }
2210
2211 inode = obj->filp->f_path.dentry->d_inode;
2212 mapping = inode->i_mapping;
2213 for (i = 0; i < page_count; i++) {
Chris Wilson4bdadb92010-01-27 13:36:32 +00002214 page = read_cache_page_gfp(mapping, i,
Linus Torvalds985b8232010-07-02 10:04:42 +10002215 GFP_HIGHUSER |
Chris Wilson4bdadb92010-01-27 13:36:32 +00002216 __GFP_COLD |
Linus Torvaldscd9f0402010-07-18 09:44:37 -07002217 __GFP_RECLAIMABLE |
Chris Wilson4bdadb92010-01-27 13:36:32 +00002218 gfpmask);
Chris Wilson1f2b1012010-03-12 19:52:55 +00002219 if (IS_ERR(page))
2220 goto err_pages;
2221
Eric Anholt856fa192009-03-19 14:10:50 -07002222 obj_priv->pages[i] = page;
Eric Anholt673a3942008-07-30 12:06:12 -07002223 }
Eric Anholt280b7132009-03-12 16:56:27 -07002224
2225 if (obj_priv->tiling_mode != I915_TILING_NONE)
2226 i915_gem_object_do_bit_17_swizzle(obj);
2227
Eric Anholt673a3942008-07-30 12:06:12 -07002228 return 0;
Chris Wilson1f2b1012010-03-12 19:52:55 +00002229
2230err_pages:
2231 while (i--)
2232 page_cache_release(obj_priv->pages[i]);
2233
2234 drm_free_large(obj_priv->pages);
2235 obj_priv->pages = NULL;
2236 obj_priv->pages_refcount--;
2237 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002238}
2239
Eric Anholt4e901fd2009-10-26 16:44:17 -07002240static void sandybridge_write_fence_reg(struct drm_i915_fence_reg *reg)
2241{
2242 struct drm_gem_object *obj = reg->obj;
2243 struct drm_device *dev = obj->dev;
2244 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002245 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt4e901fd2009-10-26 16:44:17 -07002246 int regnum = obj_priv->fence_reg;
2247 uint64_t val;
2248
2249 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2250 0xfffff000) << 32;
2251 val |= obj_priv->gtt_offset & 0xfffff000;
2252 val |= (uint64_t)((obj_priv->stride / 128) - 1) <<
2253 SANDYBRIDGE_FENCE_PITCH_SHIFT;
2254
2255 if (obj_priv->tiling_mode == I915_TILING_Y)
2256 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2257 val |= I965_FENCE_REG_VALID;
2258
2259 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (regnum * 8), val);
2260}
2261
Jesse Barnesde151cf2008-11-12 10:03:55 -08002262static void i965_write_fence_reg(struct drm_i915_fence_reg *reg)
2263{
2264 struct drm_gem_object *obj = reg->obj;
2265 struct drm_device *dev = obj->dev;
2266 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002267 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002268 int regnum = obj_priv->fence_reg;
2269 uint64_t val;
2270
2271 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2272 0xfffff000) << 32;
2273 val |= obj_priv->gtt_offset & 0xfffff000;
2274 val |= ((obj_priv->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2275 if (obj_priv->tiling_mode == I915_TILING_Y)
2276 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2277 val |= I965_FENCE_REG_VALID;
2278
2279 I915_WRITE64(FENCE_REG_965_0 + (regnum * 8), val);
2280}
2281
2282static void i915_write_fence_reg(struct drm_i915_fence_reg *reg)
2283{
2284 struct drm_gem_object *obj = reg->obj;
2285 struct drm_device *dev = obj->dev;
2286 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002287 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002288 int regnum = obj_priv->fence_reg;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002289 int tile_width;
Eric Anholtdc529a42009-03-10 22:34:49 -07002290 uint32_t fence_reg, val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002291 uint32_t pitch_val;
2292
2293 if ((obj_priv->gtt_offset & ~I915_FENCE_START_MASK) ||
2294 (obj_priv->gtt_offset & (obj->size - 1))) {
Linus Torvaldsf06da262009-02-09 08:57:29 -08002295 WARN(1, "%s: object 0x%08x not 1M or size (0x%zx) aligned\n",
Jesse Barnes0f973f22009-01-26 17:10:45 -08002296 __func__, obj_priv->gtt_offset, obj->size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002297 return;
2298 }
2299
Jesse Barnes0f973f22009-01-26 17:10:45 -08002300 if (obj_priv->tiling_mode == I915_TILING_Y &&
2301 HAS_128_BYTE_Y_TILING(dev))
2302 tile_width = 128;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002303 else
Jesse Barnes0f973f22009-01-26 17:10:45 -08002304 tile_width = 512;
2305
2306 /* Note: pitch better be a power of two tile widths */
2307 pitch_val = obj_priv->stride / tile_width;
2308 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002309
Daniel Vetterc36a2a62010-04-17 15:12:03 +02002310 if (obj_priv->tiling_mode == I915_TILING_Y &&
2311 HAS_128_BYTE_Y_TILING(dev))
2312 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2313 else
2314 WARN_ON(pitch_val > I915_FENCE_MAX_PITCH_VAL);
2315
Jesse Barnesde151cf2008-11-12 10:03:55 -08002316 val = obj_priv->gtt_offset;
2317 if (obj_priv->tiling_mode == I915_TILING_Y)
2318 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2319 val |= I915_FENCE_SIZE_BITS(obj->size);
2320 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2321 val |= I830_FENCE_REG_VALID;
2322
Eric Anholtdc529a42009-03-10 22:34:49 -07002323 if (regnum < 8)
2324 fence_reg = FENCE_REG_830_0 + (regnum * 4);
2325 else
2326 fence_reg = FENCE_REG_945_8 + ((regnum - 8) * 4);
2327 I915_WRITE(fence_reg, val);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002328}
2329
2330static void i830_write_fence_reg(struct drm_i915_fence_reg *reg)
2331{
2332 struct drm_gem_object *obj = reg->obj;
2333 struct drm_device *dev = obj->dev;
2334 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002335 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002336 int regnum = obj_priv->fence_reg;
2337 uint32_t val;
2338 uint32_t pitch_val;
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002339 uint32_t fence_size_bits;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002340
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002341 if ((obj_priv->gtt_offset & ~I830_FENCE_START_MASK) ||
Jesse Barnesde151cf2008-11-12 10:03:55 -08002342 (obj_priv->gtt_offset & (obj->size - 1))) {
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002343 WARN(1, "%s: object 0x%08x not 512K or size aligned\n",
Jesse Barnes0f973f22009-01-26 17:10:45 -08002344 __func__, obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002345 return;
2346 }
2347
Eric Anholte76a16d2009-05-26 17:44:56 -07002348 pitch_val = obj_priv->stride / 128;
2349 pitch_val = ffs(pitch_val) - 1;
2350 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2351
Jesse Barnesde151cf2008-11-12 10:03:55 -08002352 val = obj_priv->gtt_offset;
2353 if (obj_priv->tiling_mode == I915_TILING_Y)
2354 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002355 fence_size_bits = I830_FENCE_SIZE_BITS(obj->size);
2356 WARN_ON(fence_size_bits & ~0x00000f00);
2357 val |= fence_size_bits;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002358 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2359 val |= I830_FENCE_REG_VALID;
2360
2361 I915_WRITE(FENCE_REG_830_0 + (regnum * 4), val);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002362}
2363
Chris Wilson2cf34d72010-09-14 13:03:28 +01002364static int i915_find_fence_reg(struct drm_device *dev,
2365 bool interruptible)
Daniel Vetterae3db242010-02-19 11:51:58 +01002366{
2367 struct drm_i915_fence_reg *reg = NULL;
2368 struct drm_i915_gem_object *obj_priv = NULL;
2369 struct drm_i915_private *dev_priv = dev->dev_private;
2370 struct drm_gem_object *obj = NULL;
2371 int i, avail, ret;
2372
2373 /* First try to find a free reg */
2374 avail = 0;
2375 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2376 reg = &dev_priv->fence_regs[i];
2377 if (!reg->obj)
2378 return i;
2379
Daniel Vetter23010e42010-03-08 13:35:02 +01002380 obj_priv = to_intel_bo(reg->obj);
Daniel Vetterae3db242010-02-19 11:51:58 +01002381 if (!obj_priv->pin_count)
2382 avail++;
2383 }
2384
2385 if (avail == 0)
2386 return -ENOSPC;
2387
2388 /* None available, try to steal one or wait for a user to finish */
2389 i = I915_FENCE_REG_NONE;
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002390 list_for_each_entry(reg, &dev_priv->mm.fence_list,
2391 lru_list) {
2392 obj = reg->obj;
2393 obj_priv = to_intel_bo(obj);
Daniel Vetterae3db242010-02-19 11:51:58 +01002394
2395 if (obj_priv->pin_count)
2396 continue;
2397
2398 /* found one! */
2399 i = obj_priv->fence_reg;
2400 break;
2401 }
2402
2403 BUG_ON(i == I915_FENCE_REG_NONE);
2404
2405 /* We only have a reference on obj from the active list. put_fence_reg
2406 * might drop that one, causing a use-after-free in it. So hold a
2407 * private reference to obj like the other callers of put_fence_reg
2408 * (set_tiling ioctl) do. */
2409 drm_gem_object_reference(obj);
Chris Wilson2cf34d72010-09-14 13:03:28 +01002410 ret = i915_gem_object_put_fence_reg(obj, interruptible);
Daniel Vetterae3db242010-02-19 11:51:58 +01002411 drm_gem_object_unreference(obj);
2412 if (ret != 0)
2413 return ret;
2414
2415 return i;
2416}
2417
Jesse Barnesde151cf2008-11-12 10:03:55 -08002418/**
2419 * i915_gem_object_get_fence_reg - set up a fence reg for an object
2420 * @obj: object to map through a fence reg
2421 *
2422 * When mapping objects through the GTT, userspace wants to be able to write
2423 * to them without having to worry about swizzling if the object is tiled.
2424 *
2425 * This function walks the fence regs looking for a free one for @obj,
2426 * stealing one if it can't find any.
2427 *
2428 * It then sets up the reg based on the object's properties: address, pitch
2429 * and tiling format.
2430 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002431int
Chris Wilson2cf34d72010-09-14 13:03:28 +01002432i915_gem_object_get_fence_reg(struct drm_gem_object *obj,
2433 bool interruptible)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002434{
2435 struct drm_device *dev = obj->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002436 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002437 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002438 struct drm_i915_fence_reg *reg = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002439 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002440
Eric Anholta09ba7f2009-08-29 12:49:51 -07002441 /* Just update our place in the LRU if our fence is getting used. */
2442 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002443 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
2444 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07002445 return 0;
2446 }
2447
Jesse Barnesde151cf2008-11-12 10:03:55 -08002448 switch (obj_priv->tiling_mode) {
2449 case I915_TILING_NONE:
2450 WARN(1, "allocating a fence for non-tiled object?\n");
2451 break;
2452 case I915_TILING_X:
Jesse Barnes0f973f22009-01-26 17:10:45 -08002453 if (!obj_priv->stride)
2454 return -EINVAL;
2455 WARN((obj_priv->stride & (512 - 1)),
2456 "object 0x%08x is X tiled but has non-512B pitch\n",
2457 obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002458 break;
2459 case I915_TILING_Y:
Jesse Barnes0f973f22009-01-26 17:10:45 -08002460 if (!obj_priv->stride)
2461 return -EINVAL;
2462 WARN((obj_priv->stride & (128 - 1)),
2463 "object 0x%08x is Y tiled but has non-128B pitch\n",
2464 obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002465 break;
2466 }
2467
Chris Wilson2cf34d72010-09-14 13:03:28 +01002468 ret = i915_find_fence_reg(dev, interruptible);
Daniel Vetterae3db242010-02-19 11:51:58 +01002469 if (ret < 0)
2470 return ret;
Chris Wilsonfc7170b2009-02-11 14:26:46 +00002471
Daniel Vetterae3db242010-02-19 11:51:58 +01002472 obj_priv->fence_reg = ret;
2473 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002474 list_add_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07002475
Jesse Barnesde151cf2008-11-12 10:03:55 -08002476 reg->obj = obj;
2477
Chris Wilsone259bef2010-09-17 00:32:02 +01002478 switch (INTEL_INFO(dev)->gen) {
2479 case 6:
Eric Anholt4e901fd2009-10-26 16:44:17 -07002480 sandybridge_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002481 break;
2482 case 5:
2483 case 4:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002484 i965_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002485 break;
2486 case 3:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002487 i915_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002488 break;
2489 case 2:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002490 i830_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002491 break;
2492 }
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002493
Daniel Vetterae3db242010-02-19 11:51:58 +01002494 trace_i915_gem_object_get_fence(obj, obj_priv->fence_reg,
2495 obj_priv->tiling_mode);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002496
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002497 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002498}
2499
2500/**
2501 * i915_gem_clear_fence_reg - clear out fence register info
2502 * @obj: object to clear
2503 *
2504 * Zeroes out the fence register itself and clears out the associated
2505 * data structures in dev_priv and obj_priv.
2506 */
2507static void
2508i915_gem_clear_fence_reg(struct drm_gem_object *obj)
2509{
2510 struct drm_device *dev = obj->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002511 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002512 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002513 struct drm_i915_fence_reg *reg =
2514 &dev_priv->fence_regs[obj_priv->fence_reg];
Chris Wilsone259bef2010-09-17 00:32:02 +01002515 uint32_t fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002516
Chris Wilsone259bef2010-09-17 00:32:02 +01002517 switch (INTEL_INFO(dev)->gen) {
2518 case 6:
Eric Anholt4e901fd2009-10-26 16:44:17 -07002519 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 +
2520 (obj_priv->fence_reg * 8), 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002521 break;
2522 case 5:
2523 case 4:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002524 I915_WRITE64(FENCE_REG_965_0 + (obj_priv->fence_reg * 8), 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002525 break;
2526 case 3:
Chris Wilson9b74f732010-09-22 19:10:44 +01002527 if (obj_priv->fence_reg >= 8)
Chris Wilsone259bef2010-09-17 00:32:02 +01002528 fence_reg = FENCE_REG_945_8 + (obj_priv->fence_reg - 8) * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002529 else
Chris Wilsone259bef2010-09-17 00:32:02 +01002530 case 2:
2531 fence_reg = FENCE_REG_830_0 + obj_priv->fence_reg * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002532
2533 I915_WRITE(fence_reg, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002534 break;
Eric Anholtdc529a42009-03-10 22:34:49 -07002535 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002536
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002537 reg->obj = NULL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002538 obj_priv->fence_reg = I915_FENCE_REG_NONE;
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002539 list_del_init(&reg->lru_list);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002540}
2541
Eric Anholt673a3942008-07-30 12:06:12 -07002542/**
Chris Wilson52dc7d32009-06-06 09:46:01 +01002543 * i915_gem_object_put_fence_reg - waits on outstanding fenced access
2544 * to the buffer to finish, and then resets the fence register.
2545 * @obj: tiled object holding a fence register.
Chris Wilson2cf34d72010-09-14 13:03:28 +01002546 * @bool: whether the wait upon the fence is interruptible
Chris Wilson52dc7d32009-06-06 09:46:01 +01002547 *
2548 * Zeroes out the fence register itself and clears out the associated
2549 * data structures in dev_priv and obj_priv.
2550 */
2551int
Chris Wilson2cf34d72010-09-14 13:03:28 +01002552i915_gem_object_put_fence_reg(struct drm_gem_object *obj,
2553 bool interruptible)
Chris Wilson52dc7d32009-06-06 09:46:01 +01002554{
2555 struct drm_device *dev = obj->dev;
Chris Wilson53640e12010-09-20 11:40:50 +01002556 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002557 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson53640e12010-09-20 11:40:50 +01002558 struct drm_i915_fence_reg *reg;
Chris Wilson52dc7d32009-06-06 09:46:01 +01002559
2560 if (obj_priv->fence_reg == I915_FENCE_REG_NONE)
2561 return 0;
2562
Daniel Vetter10ae9bd2010-02-01 13:59:17 +01002563 /* If we've changed tiling, GTT-mappings of the object
2564 * need to re-fault to ensure that the correct fence register
2565 * setup is in place.
2566 */
2567 i915_gem_release_mmap(obj);
2568
Chris Wilson52dc7d32009-06-06 09:46:01 +01002569 /* On the i915, GPU access to tiled buffers is via a fence,
2570 * therefore we must wait for any outstanding access to complete
2571 * before clearing the fence.
2572 */
Chris Wilson53640e12010-09-20 11:40:50 +01002573 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
2574 if (reg->gpu) {
Chris Wilson52dc7d32009-06-06 09:46:01 +01002575 int ret;
2576
Chris Wilson2cf34d72010-09-14 13:03:28 +01002577 ret = i915_gem_object_flush_gpu_write_domain(obj, true);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002578 if (ret)
2579 return ret;
2580
Chris Wilson2cf34d72010-09-14 13:03:28 +01002581 ret = i915_gem_object_wait_rendering(obj, interruptible);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002582 if (ret)
Chris Wilson52dc7d32009-06-06 09:46:01 +01002583 return ret;
Chris Wilson53640e12010-09-20 11:40:50 +01002584
2585 reg->gpu = false;
Chris Wilson52dc7d32009-06-06 09:46:01 +01002586 }
2587
Daniel Vetter4a726612010-02-01 13:59:16 +01002588 i915_gem_object_flush_gtt_write_domain(obj);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002589 i915_gem_clear_fence_reg(obj);
Chris Wilson52dc7d32009-06-06 09:46:01 +01002590
2591 return 0;
2592}
2593
2594/**
Eric Anholt673a3942008-07-30 12:06:12 -07002595 * Finds free space in the GTT aperture and binds the object there.
2596 */
2597static int
2598i915_gem_object_bind_to_gtt(struct drm_gem_object *obj, unsigned alignment)
2599{
2600 struct drm_device *dev = obj->dev;
2601 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002602 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002603 struct drm_mm_node *free_space;
Chris Wilson4bdadb92010-01-27 13:36:32 +00002604 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
Chris Wilson07f73f62009-09-14 16:50:30 +01002605 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002606
Chris Wilsonbb6baf72009-09-22 14:24:13 +01002607 if (obj_priv->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002608 DRM_ERROR("Attempting to bind a purgeable object\n");
2609 return -EINVAL;
2610 }
2611
Eric Anholt673a3942008-07-30 12:06:12 -07002612 if (alignment == 0)
Jesse Barnes0f973f22009-01-26 17:10:45 -08002613 alignment = i915_gem_get_gtt_alignment(obj);
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002614 if (alignment & (i915_gem_get_gtt_alignment(obj) - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002615 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2616 return -EINVAL;
2617 }
2618
Chris Wilson654fc602010-05-27 13:18:21 +01002619 /* If the object is bigger than the entire aperture, reject it early
2620 * before evicting everything in a vain attempt to find space.
2621 */
2622 if (obj->size > dev->gtt_total) {
2623 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2624 return -E2BIG;
2625 }
2626
Eric Anholt673a3942008-07-30 12:06:12 -07002627 search_free:
2628 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
2629 obj->size, alignment, 0);
2630 if (free_space != NULL) {
2631 obj_priv->gtt_space = drm_mm_get_block(free_space, obj->size,
2632 alignment);
Daniel Vetterdb3307a2010-07-02 15:02:12 +01002633 if (obj_priv->gtt_space != NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002634 obj_priv->gtt_offset = obj_priv->gtt_space->start;
Eric Anholt673a3942008-07-30 12:06:12 -07002635 }
2636 if (obj_priv->gtt_space == NULL) {
2637 /* If the gtt is empty and we're still having trouble
2638 * fitting our object in, we're out of memory.
2639 */
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002640 ret = i915_gem_evict_something(dev, obj->size, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01002641 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002642 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002643
Eric Anholt673a3942008-07-30 12:06:12 -07002644 goto search_free;
2645 }
2646
Chris Wilson4bdadb92010-01-27 13:36:32 +00002647 ret = i915_gem_object_get_pages(obj, gfpmask);
Eric Anholt673a3942008-07-30 12:06:12 -07002648 if (ret) {
2649 drm_mm_put_block(obj_priv->gtt_space);
2650 obj_priv->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002651
2652 if (ret == -ENOMEM) {
2653 /* first try to clear up some space from the GTT */
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002654 ret = i915_gem_evict_something(dev, obj->size,
2655 alignment);
Chris Wilson07f73f62009-09-14 16:50:30 +01002656 if (ret) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002657 /* now try to shrink everyone else */
Chris Wilson4bdadb92010-01-27 13:36:32 +00002658 if (gfpmask) {
2659 gfpmask = 0;
2660 goto search_free;
Chris Wilson07f73f62009-09-14 16:50:30 +01002661 }
2662
2663 return ret;
2664 }
2665
2666 goto search_free;
2667 }
2668
Eric Anholt673a3942008-07-30 12:06:12 -07002669 return ret;
2670 }
2671
Eric Anholt673a3942008-07-30 12:06:12 -07002672 /* Create an AGP memory structure pointing at our pages, and bind it
2673 * into the GTT.
2674 */
2675 obj_priv->agp_mem = drm_agp_bind_pages(dev,
Eric Anholt856fa192009-03-19 14:10:50 -07002676 obj_priv->pages,
Chris Wilson07f73f62009-09-14 16:50:30 +01002677 obj->size >> PAGE_SHIFT,
Keith Packardba1eb1d2008-10-14 19:55:10 -07002678 obj_priv->gtt_offset,
2679 obj_priv->agp_type);
Eric Anholt673a3942008-07-30 12:06:12 -07002680 if (obj_priv->agp_mem == NULL) {
Eric Anholt856fa192009-03-19 14:10:50 -07002681 i915_gem_object_put_pages(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002682 drm_mm_put_block(obj_priv->gtt_space);
2683 obj_priv->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002684
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002685 ret = i915_gem_evict_something(dev, obj->size, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01002686 if (ret)
Chris Wilson07f73f62009-09-14 16:50:30 +01002687 return ret;
Chris Wilson07f73f62009-09-14 16:50:30 +01002688
2689 goto search_free;
Eric Anholt673a3942008-07-30 12:06:12 -07002690 }
2691 atomic_inc(&dev->gtt_count);
2692 atomic_add(obj->size, &dev->gtt_memory);
2693
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002694 /* keep track of bounds object by adding it to the inactive list */
2695 list_add_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
2696
Eric Anholt673a3942008-07-30 12:06:12 -07002697 /* Assert that the object is not currently in any GPU domain. As it
2698 * wasn't in the GTT, there shouldn't be any way it could have been in
2699 * a GPU cache
2700 */
Chris Wilson21d509e2009-06-06 09:46:02 +01002701 BUG_ON(obj->read_domains & I915_GEM_GPU_DOMAINS);
2702 BUG_ON(obj->write_domain & I915_GEM_GPU_DOMAINS);
Eric Anholt673a3942008-07-30 12:06:12 -07002703
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002704 trace_i915_gem_object_bind(obj, obj_priv->gtt_offset);
2705
Eric Anholt673a3942008-07-30 12:06:12 -07002706 return 0;
2707}
2708
2709void
2710i915_gem_clflush_object(struct drm_gem_object *obj)
2711{
Daniel Vetter23010e42010-03-08 13:35:02 +01002712 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002713
2714 /* If we don't have a page list set up, then we're not pinned
2715 * to GPU, and we can ignore the cache flush because it'll happen
2716 * again at bind time.
2717 */
Eric Anholt856fa192009-03-19 14:10:50 -07002718 if (obj_priv->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002719 return;
2720
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002721 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07002722
Eric Anholt856fa192009-03-19 14:10:50 -07002723 drm_clflush_pages(obj_priv->pages, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002724}
2725
Eric Anholte47c68e2008-11-14 13:35:19 -08002726/** Flushes any GPU write domain for the object if it's dirty. */
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002727static int
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002728i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
2729 bool pipelined)
Eric Anholte47c68e2008-11-14 13:35:19 -08002730{
2731 struct drm_device *dev = obj->dev;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002732 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002733
2734 if ((obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002735 return 0;
Eric Anholte47c68e2008-11-14 13:35:19 -08002736
2737 /* Queue the GPU write cache flushing we need. */
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002738 old_write_domain = obj->write_domain;
Chris Wilsonc78ec302010-09-20 12:50:23 +01002739 i915_gem_flush_ring(dev, NULL,
Chris Wilson92204342010-09-18 11:02:01 +01002740 to_intel_bo(obj)->ring,
2741 0, obj->write_domain);
Chris Wilson48b956c2010-09-14 12:50:34 +01002742 BUG_ON(obj->write_domain);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002743
2744 trace_i915_gem_object_change_domain(obj,
2745 obj->read_domains,
2746 old_write_domain);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002747
2748 if (pipelined)
2749 return 0;
2750
Chris Wilson2cf34d72010-09-14 13:03:28 +01002751 return i915_gem_object_wait_rendering(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08002752}
2753
2754/** Flushes the GTT write domain for the object if it's dirty. */
2755static void
2756i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj)
2757{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002758 uint32_t old_write_domain;
2759
Eric Anholte47c68e2008-11-14 13:35:19 -08002760 if (obj->write_domain != I915_GEM_DOMAIN_GTT)
2761 return;
2762
2763 /* No actual flushing is required for the GTT write domain. Writes
2764 * to it immediately go to main memory as far as we know, so there's
2765 * no chipset flush. It also doesn't land in render cache.
2766 */
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002767 old_write_domain = obj->write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002768 obj->write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002769
2770 trace_i915_gem_object_change_domain(obj,
2771 obj->read_domains,
2772 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002773}
2774
2775/** Flushes the CPU write domain for the object if it's dirty. */
2776static void
2777i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj)
2778{
2779 struct drm_device *dev = obj->dev;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002780 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002781
2782 if (obj->write_domain != I915_GEM_DOMAIN_CPU)
2783 return;
2784
2785 i915_gem_clflush_object(obj);
2786 drm_agp_chipset_flush(dev);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002787 old_write_domain = obj->write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002788 obj->write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002789
2790 trace_i915_gem_object_change_domain(obj,
2791 obj->read_domains,
2792 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002793}
2794
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002795/**
2796 * Moves a single object to the GTT read, and possibly write domain.
2797 *
2798 * This function returns when the move is complete, including waiting on
2799 * flushes to occur.
2800 */
Jesse Barnes79e53942008-11-07 14:24:08 -08002801int
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002802i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj, int write)
2803{
Daniel Vetter23010e42010-03-08 13:35:02 +01002804 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002805 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002806 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002807
Eric Anholt02354392008-11-26 13:58:13 -08002808 /* Not valid to be called on unbound objects. */
2809 if (obj_priv->gtt_space == NULL)
2810 return -EINVAL;
2811
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002812 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08002813 if (ret != 0)
2814 return ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002815
Chris Wilson72133422010-09-13 23:56:38 +01002816 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002817
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002818 if (write) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01002819 ret = i915_gem_object_wait_rendering(obj, true);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002820 if (ret)
2821 return ret;
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002822 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002823
Chris Wilson72133422010-09-13 23:56:38 +01002824 old_write_domain = obj->write_domain;
2825 old_read_domains = obj->read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002826
2827 /* It should now be out of any other write domains, and we can update
2828 * the domain values for our changes.
2829 */
2830 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2831 obj->read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002832 if (write) {
Chris Wilson72133422010-09-13 23:56:38 +01002833 obj->read_domains = I915_GEM_DOMAIN_GTT;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002834 obj->write_domain = I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002835 obj_priv->dirty = 1;
2836 }
2837
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002838 trace_i915_gem_object_change_domain(obj,
2839 old_read_domains,
2840 old_write_domain);
2841
Eric Anholte47c68e2008-11-14 13:35:19 -08002842 return 0;
2843}
2844
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002845/*
2846 * Prepare buffer for display plane. Use uninterruptible for possible flush
2847 * wait, as in modesetting process we're not supposed to be interrupted.
2848 */
2849int
Chris Wilson48b956c2010-09-14 12:50:34 +01002850i915_gem_object_set_to_display_plane(struct drm_gem_object *obj,
2851 bool pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002852{
Daniel Vetter23010e42010-03-08 13:35:02 +01002853 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002854 uint32_t old_read_domains;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002855 int ret;
2856
2857 /* Not valid to be called on unbound objects. */
2858 if (obj_priv->gtt_space == NULL)
2859 return -EINVAL;
2860
Chris Wilsonced270f2010-09-26 22:47:46 +01002861 ret = i915_gem_object_flush_gpu_write_domain(obj, true);
Chris Wilson48b956c2010-09-14 12:50:34 +01002862 if (ret)
Daniel Vettere35a41d2010-02-11 22:13:59 +01002863 return ret;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002864
Chris Wilsonced270f2010-09-26 22:47:46 +01002865 /* Currently, we are always called from an non-interruptible context. */
2866 if (!pipelined) {
2867 ret = i915_gem_object_wait_rendering(obj, false);
2868 if (ret)
2869 return ret;
2870 }
2871
Chris Wilsonb118c1e2010-05-27 13:18:14 +01002872 i915_gem_object_flush_cpu_write_domain(obj);
2873
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002874 old_read_domains = obj->read_domains;
Chris Wilsonc78ec302010-09-20 12:50:23 +01002875 obj->read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002876
2877 trace_i915_gem_object_change_domain(obj,
2878 old_read_domains,
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002879 obj->write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002880
2881 return 0;
2882}
2883
Eric Anholte47c68e2008-11-14 13:35:19 -08002884/**
2885 * Moves a single object to the CPU read, and possibly write domain.
2886 *
2887 * This function returns when the move is complete, including waiting on
2888 * flushes to occur.
2889 */
2890static int
2891i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj, int write)
2892{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002893 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002894 int ret;
2895
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002896 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08002897 if (ret != 0)
2898 return ret;
2899
2900 i915_gem_object_flush_gtt_write_domain(obj);
2901
2902 /* If we have a partially-valid cache of the object in the CPU,
2903 * finish invalidating it and free the per-page flags.
2904 */
2905 i915_gem_object_set_to_full_cpu_read_domain(obj);
2906
Chris Wilson72133422010-09-13 23:56:38 +01002907 if (write) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01002908 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson72133422010-09-13 23:56:38 +01002909 if (ret)
2910 return ret;
2911 }
2912
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002913 old_write_domain = obj->write_domain;
2914 old_read_domains = obj->read_domains;
2915
Eric Anholte47c68e2008-11-14 13:35:19 -08002916 /* Flush the CPU cache if it's still invalid. */
2917 if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0) {
2918 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08002919
2920 obj->read_domains |= I915_GEM_DOMAIN_CPU;
2921 }
2922
2923 /* It should now be out of any other write domains, and we can update
2924 * the domain values for our changes.
2925 */
2926 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
2927
2928 /* If we're writing through the CPU, then the GPU read domains will
2929 * need to be invalidated at next use.
2930 */
2931 if (write) {
Chris Wilsonc78ec302010-09-20 12:50:23 +01002932 obj->read_domains = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08002933 obj->write_domain = I915_GEM_DOMAIN_CPU;
2934 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002935
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002936 trace_i915_gem_object_change_domain(obj,
2937 old_read_domains,
2938 old_write_domain);
2939
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002940 return 0;
2941}
2942
Eric Anholt673a3942008-07-30 12:06:12 -07002943/*
2944 * Set the next domain for the specified object. This
2945 * may not actually perform the necessary flushing/invaliding though,
2946 * as that may want to be batched with other set_domain operations
2947 *
2948 * This is (we hope) the only really tricky part of gem. The goal
2949 * is fairly simple -- track which caches hold bits of the object
2950 * and make sure they remain coherent. A few concrete examples may
2951 * help to explain how it works. For shorthand, we use the notation
2952 * (read_domains, write_domain), e.g. (CPU, CPU) to indicate the
2953 * a pair of read and write domain masks.
2954 *
2955 * Case 1: the batch buffer
2956 *
2957 * 1. Allocated
2958 * 2. Written by CPU
2959 * 3. Mapped to GTT
2960 * 4. Read by GPU
2961 * 5. Unmapped from GTT
2962 * 6. Freed
2963 *
2964 * Let's take these a step at a time
2965 *
2966 * 1. Allocated
2967 * Pages allocated from the kernel may still have
2968 * cache contents, so we set them to (CPU, CPU) always.
2969 * 2. Written by CPU (using pwrite)
2970 * The pwrite function calls set_domain (CPU, CPU) and
2971 * this function does nothing (as nothing changes)
2972 * 3. Mapped by GTT
2973 * This function asserts that the object is not
2974 * currently in any GPU-based read or write domains
2975 * 4. Read by GPU
2976 * i915_gem_execbuffer calls set_domain (COMMAND, 0).
2977 * As write_domain is zero, this function adds in the
2978 * current read domains (CPU+COMMAND, 0).
2979 * flush_domains is set to CPU.
2980 * invalidate_domains is set to COMMAND
2981 * clflush is run to get data out of the CPU caches
2982 * then i915_dev_set_domain calls i915_gem_flush to
2983 * emit an MI_FLUSH and drm_agp_chipset_flush
2984 * 5. Unmapped from GTT
2985 * i915_gem_object_unbind calls set_domain (CPU, CPU)
2986 * flush_domains and invalidate_domains end up both zero
2987 * so no flushing/invalidating happens
2988 * 6. Freed
2989 * yay, done
2990 *
2991 * Case 2: The shared render buffer
2992 *
2993 * 1. Allocated
2994 * 2. Mapped to GTT
2995 * 3. Read/written by GPU
2996 * 4. set_domain to (CPU,CPU)
2997 * 5. Read/written by CPU
2998 * 6. Read/written by GPU
2999 *
3000 * 1. Allocated
3001 * Same as last example, (CPU, CPU)
3002 * 2. Mapped to GTT
3003 * Nothing changes (assertions find that it is not in the GPU)
3004 * 3. Read/written by GPU
3005 * execbuffer calls set_domain (RENDER, RENDER)
3006 * flush_domains gets CPU
3007 * invalidate_domains gets GPU
3008 * clflush (obj)
3009 * MI_FLUSH and drm_agp_chipset_flush
3010 * 4. set_domain (CPU, CPU)
3011 * flush_domains gets GPU
3012 * invalidate_domains gets CPU
3013 * wait_rendering (obj) to make sure all drawing is complete.
3014 * This will include an MI_FLUSH to get the data from GPU
3015 * to memory
3016 * clflush (obj) to invalidate the CPU cache
3017 * Another MI_FLUSH in i915_gem_flush (eliminate this somehow?)
3018 * 5. Read/written by CPU
3019 * cache lines are loaded and dirtied
3020 * 6. Read written by GPU
3021 * Same as last GPU access
3022 *
3023 * Case 3: The constant buffer
3024 *
3025 * 1. Allocated
3026 * 2. Written by CPU
3027 * 3. Read by GPU
3028 * 4. Updated (written) by CPU again
3029 * 5. Read by GPU
3030 *
3031 * 1. Allocated
3032 * (CPU, CPU)
3033 * 2. Written by CPU
3034 * (CPU, CPU)
3035 * 3. Read by GPU
3036 * (CPU+RENDER, 0)
3037 * flush_domains = CPU
3038 * invalidate_domains = RENDER
3039 * clflush (obj)
3040 * MI_FLUSH
3041 * drm_agp_chipset_flush
3042 * 4. Updated (written) by CPU again
3043 * (CPU, CPU)
3044 * flush_domains = 0 (no previous write domain)
3045 * invalidate_domains = 0 (no new read domains)
3046 * 5. Read by GPU
3047 * (CPU+RENDER, 0)
3048 * flush_domains = CPU
3049 * invalidate_domains = RENDER
3050 * clflush (obj)
3051 * MI_FLUSH
3052 * drm_agp_chipset_flush
3053 */
Keith Packardc0d90822008-11-20 23:11:08 -08003054static void
Eric Anholt8b0e3782009-02-19 14:40:50 -08003055i915_gem_object_set_to_gpu_domain(struct drm_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003056{
3057 struct drm_device *dev = obj->dev;
Chris Wilson92204342010-09-18 11:02:01 +01003058 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01003059 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003060 uint32_t invalidate_domains = 0;
3061 uint32_t flush_domains = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003062 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003063
Eric Anholt8b0e3782009-02-19 14:40:50 -08003064 BUG_ON(obj->pending_read_domains & I915_GEM_DOMAIN_CPU);
3065 BUG_ON(obj->pending_write_domain == I915_GEM_DOMAIN_CPU);
Eric Anholt673a3942008-07-30 12:06:12 -07003066
Jesse Barnes652c3932009-08-17 13:31:43 -07003067 intel_mark_busy(dev, obj);
3068
Eric Anholt673a3942008-07-30 12:06:12 -07003069 /*
3070 * If the object isn't moving to a new write domain,
3071 * let the object stay in multiple read domains
3072 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003073 if (obj->pending_write_domain == 0)
3074 obj->pending_read_domains |= obj->read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07003075 else
3076 obj_priv->dirty = 1;
3077
3078 /*
3079 * Flush the current write domain if
3080 * the new read domains don't match. Invalidate
3081 * any read domains which differ from the old
3082 * write domain
3083 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003084 if (obj->write_domain &&
3085 obj->write_domain != obj->pending_read_domains) {
Eric Anholt673a3942008-07-30 12:06:12 -07003086 flush_domains |= obj->write_domain;
Eric Anholt8b0e3782009-02-19 14:40:50 -08003087 invalidate_domains |=
3088 obj->pending_read_domains & ~obj->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07003089 }
3090 /*
3091 * Invalidate any read caches which may have
3092 * stale data. That is, any new read domains.
3093 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003094 invalidate_domains |= obj->pending_read_domains & ~obj->read_domains;
Chris Wilson3d2a8122010-09-29 11:39:53 +01003095 if ((flush_domains | invalidate_domains) & I915_GEM_DOMAIN_CPU)
Eric Anholt673a3942008-07-30 12:06:12 -07003096 i915_gem_clflush_object(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003097
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003098 old_read_domains = obj->read_domains;
3099
Eric Anholtefbeed92009-02-19 14:54:51 -08003100 /* The actual obj->write_domain will be updated with
3101 * pending_write_domain after we emit the accumulated flush for all
3102 * of our domain changes in execbuffers (which clears objects'
3103 * write_domains). So if we have a current write domain that we
3104 * aren't changing, set pending_write_domain to that.
3105 */
3106 if (flush_domains == 0 && obj->pending_write_domain == 0)
3107 obj->pending_write_domain = obj->write_domain;
Eric Anholt8b0e3782009-02-19 14:40:50 -08003108 obj->read_domains = obj->pending_read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07003109
3110 dev->invalidate_domains |= invalidate_domains;
3111 dev->flush_domains |= flush_domains;
Chris Wilson92204342010-09-18 11:02:01 +01003112 if (obj_priv->ring)
3113 dev_priv->mm.flush_rings |= obj_priv->ring->id;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003114
3115 trace_i915_gem_object_change_domain(obj,
3116 old_read_domains,
3117 obj->write_domain);
Eric Anholt673a3942008-07-30 12:06:12 -07003118}
3119
3120/**
Eric Anholte47c68e2008-11-14 13:35:19 -08003121 * Moves the object from a partially CPU read to a full one.
Eric Anholt673a3942008-07-30 12:06:12 -07003122 *
Eric Anholte47c68e2008-11-14 13:35:19 -08003123 * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
3124 * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
3125 */
3126static void
3127i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj)
3128{
Daniel Vetter23010e42010-03-08 13:35:02 +01003129 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003130
3131 if (!obj_priv->page_cpu_valid)
3132 return;
3133
3134 /* If we're partially in the CPU read domain, finish moving it in.
3135 */
3136 if (obj->read_domains & I915_GEM_DOMAIN_CPU) {
3137 int i;
3138
3139 for (i = 0; i <= (obj->size - 1) / PAGE_SIZE; i++) {
3140 if (obj_priv->page_cpu_valid[i])
3141 continue;
Eric Anholt856fa192009-03-19 14:10:50 -07003142 drm_clflush_pages(obj_priv->pages + i, 1);
Eric Anholte47c68e2008-11-14 13:35:19 -08003143 }
Eric Anholte47c68e2008-11-14 13:35:19 -08003144 }
3145
3146 /* Free the page_cpu_valid mappings which are now stale, whether
3147 * or not we've got I915_GEM_DOMAIN_CPU.
3148 */
Eric Anholt9a298b22009-03-24 12:23:04 -07003149 kfree(obj_priv->page_cpu_valid);
Eric Anholte47c68e2008-11-14 13:35:19 -08003150 obj_priv->page_cpu_valid = NULL;
3151}
3152
3153/**
3154 * Set the CPU read domain on a range of the object.
3155 *
3156 * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
3157 * not entirely valid. The page_cpu_valid member of the object flags which
3158 * pages have been flushed, and will be respected by
3159 * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
3160 * of the whole object.
3161 *
3162 * This function returns when the move is complete, including waiting on
3163 * flushes to occur.
Eric Anholt673a3942008-07-30 12:06:12 -07003164 */
3165static int
Eric Anholte47c68e2008-11-14 13:35:19 -08003166i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
3167 uint64_t offset, uint64_t size)
Eric Anholt673a3942008-07-30 12:06:12 -07003168{
Daniel Vetter23010e42010-03-08 13:35:02 +01003169 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003170 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003171 int i, ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003172
Eric Anholte47c68e2008-11-14 13:35:19 -08003173 if (offset == 0 && size == obj->size)
3174 return i915_gem_object_set_to_cpu_domain(obj, 0);
3175
Daniel Vetterba3d8d72010-02-11 22:37:04 +01003176 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003177 if (ret != 0)
3178 return ret;
3179 i915_gem_object_flush_gtt_write_domain(obj);
3180
3181 /* If we're already fully in the CPU read domain, we're done. */
3182 if (obj_priv->page_cpu_valid == NULL &&
3183 (obj->read_domains & I915_GEM_DOMAIN_CPU) != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07003184 return 0;
3185
Eric Anholte47c68e2008-11-14 13:35:19 -08003186 /* Otherwise, create/clear the per-page CPU read domain flag if we're
3187 * newly adding I915_GEM_DOMAIN_CPU
3188 */
Eric Anholt673a3942008-07-30 12:06:12 -07003189 if (obj_priv->page_cpu_valid == NULL) {
Eric Anholt9a298b22009-03-24 12:23:04 -07003190 obj_priv->page_cpu_valid = kzalloc(obj->size / PAGE_SIZE,
3191 GFP_KERNEL);
Eric Anholte47c68e2008-11-14 13:35:19 -08003192 if (obj_priv->page_cpu_valid == NULL)
3193 return -ENOMEM;
3194 } else if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0)
3195 memset(obj_priv->page_cpu_valid, 0, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07003196
3197 /* Flush the cache on any pages that are still invalid from the CPU's
3198 * perspective.
3199 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003200 for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
3201 i++) {
Eric Anholt673a3942008-07-30 12:06:12 -07003202 if (obj_priv->page_cpu_valid[i])
3203 continue;
3204
Eric Anholt856fa192009-03-19 14:10:50 -07003205 drm_clflush_pages(obj_priv->pages + i, 1);
Eric Anholt673a3942008-07-30 12:06:12 -07003206
3207 obj_priv->page_cpu_valid[i] = 1;
3208 }
3209
Eric Anholte47c68e2008-11-14 13:35:19 -08003210 /* It should now be out of any other write domains, and we can update
3211 * the domain values for our changes.
3212 */
3213 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3214
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003215 old_read_domains = obj->read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003216 obj->read_domains |= I915_GEM_DOMAIN_CPU;
3217
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003218 trace_i915_gem_object_change_domain(obj,
3219 old_read_domains,
3220 obj->write_domain);
3221
Eric Anholt673a3942008-07-30 12:06:12 -07003222 return 0;
3223}
3224
3225/**
Eric Anholt673a3942008-07-30 12:06:12 -07003226 * Pin an object to the GTT and evaluate the relocations landing in it.
3227 */
3228static int
3229i915_gem_object_pin_and_relocate(struct drm_gem_object *obj,
3230 struct drm_file *file_priv,
Jesse Barnes76446ca2009-12-17 22:05:42 -05003231 struct drm_i915_gem_exec_object2 *entry,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003232 struct drm_i915_gem_relocation_entry *relocs)
Eric Anholt673a3942008-07-30 12:06:12 -07003233{
3234 struct drm_device *dev = obj->dev;
Keith Packard0839ccb2008-10-30 19:38:48 -07003235 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01003236 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003237 int i, ret;
Keith Packard0839ccb2008-10-30 19:38:48 -07003238 void __iomem *reloc_page;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003239 bool need_fence;
3240
3241 need_fence = entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
3242 obj_priv->tiling_mode != I915_TILING_NONE;
3243
3244 /* Check fence reg constraints and rebind if necessary */
Chris Wilson808b24d62010-05-27 13:18:15 +01003245 if (need_fence &&
3246 !i915_gem_object_fence_offset_ok(obj,
3247 obj_priv->tiling_mode)) {
3248 ret = i915_gem_object_unbind(obj);
3249 if (ret)
3250 return ret;
3251 }
Eric Anholt673a3942008-07-30 12:06:12 -07003252
3253 /* Choose the GTT offset for our buffer and put it there. */
3254 ret = i915_gem_object_pin(obj, (uint32_t) entry->alignment);
3255 if (ret)
3256 return ret;
3257
Jesse Barnes76446ca2009-12-17 22:05:42 -05003258 /*
3259 * Pre-965 chips need a fence register set up in order to
3260 * properly handle blits to/from tiled surfaces.
3261 */
3262 if (need_fence) {
Chris Wilson53640e12010-09-20 11:40:50 +01003263 ret = i915_gem_object_get_fence_reg(obj, true);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003264 if (ret != 0) {
Jesse Barnes76446ca2009-12-17 22:05:42 -05003265 i915_gem_object_unpin(obj);
3266 return ret;
3267 }
Chris Wilson53640e12010-09-20 11:40:50 +01003268
3269 dev_priv->fence_regs[obj_priv->fence_reg].gpu = true;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003270 }
3271
Eric Anholt673a3942008-07-30 12:06:12 -07003272 entry->offset = obj_priv->gtt_offset;
3273
Eric Anholt673a3942008-07-30 12:06:12 -07003274 /* Apply the relocations, using the GTT aperture to avoid cache
3275 * flushing requirements.
3276 */
3277 for (i = 0; i < entry->relocation_count; i++) {
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003278 struct drm_i915_gem_relocation_entry *reloc= &relocs[i];
Eric Anholt673a3942008-07-30 12:06:12 -07003279 struct drm_gem_object *target_obj;
3280 struct drm_i915_gem_object *target_obj_priv;
Eric Anholt3043c602008-10-02 12:24:47 -07003281 uint32_t reloc_val, reloc_offset;
3282 uint32_t __iomem *reloc_entry;
Eric Anholt673a3942008-07-30 12:06:12 -07003283
Eric Anholt673a3942008-07-30 12:06:12 -07003284 target_obj = drm_gem_object_lookup(obj->dev, file_priv,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003285 reloc->target_handle);
Eric Anholt673a3942008-07-30 12:06:12 -07003286 if (target_obj == NULL) {
3287 i915_gem_object_unpin(obj);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003288 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07003289 }
Daniel Vetter23010e42010-03-08 13:35:02 +01003290 target_obj_priv = to_intel_bo(target_obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003291
Chris Wilson8542a0b2009-09-09 21:15:15 +01003292#if WATCH_RELOC
3293 DRM_INFO("%s: obj %p offset %08x target %d "
3294 "read %08x write %08x gtt %08x "
3295 "presumed %08x delta %08x\n",
3296 __func__,
3297 obj,
3298 (int) reloc->offset,
3299 (int) reloc->target_handle,
3300 (int) reloc->read_domains,
3301 (int) reloc->write_domain,
3302 (int) target_obj_priv->gtt_offset,
3303 (int) reloc->presumed_offset,
3304 reloc->delta);
3305#endif
3306
Eric Anholt673a3942008-07-30 12:06:12 -07003307 /* The target buffer should have appeared before us in the
3308 * exec_object list, so it should have a GTT space bound by now.
3309 */
3310 if (target_obj_priv->gtt_space == NULL) {
3311 DRM_ERROR("No GTT space found for object %d\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003312 reloc->target_handle);
Eric Anholt673a3942008-07-30 12:06:12 -07003313 drm_gem_object_unreference(target_obj);
3314 i915_gem_object_unpin(obj);
3315 return -EINVAL;
3316 }
3317
Chris Wilson8542a0b2009-09-09 21:15:15 +01003318 /* Validate that the target is in a valid r/w GPU domain */
Daniel Vetter16edd552010-02-19 11:52:02 +01003319 if (reloc->write_domain & (reloc->write_domain - 1)) {
3320 DRM_ERROR("reloc with multiple write domains: "
3321 "obj %p target %d offset %d "
3322 "read %08x write %08x",
3323 obj, reloc->target_handle,
3324 (int) reloc->offset,
3325 reloc->read_domains,
3326 reloc->write_domain);
3327 return -EINVAL;
3328 }
Chris Wilson8542a0b2009-09-09 21:15:15 +01003329 if (reloc->write_domain & I915_GEM_DOMAIN_CPU ||
3330 reloc->read_domains & I915_GEM_DOMAIN_CPU) {
3331 DRM_ERROR("reloc with read/write CPU domains: "
3332 "obj %p target %d offset %d "
3333 "read %08x write %08x",
3334 obj, reloc->target_handle,
3335 (int) reloc->offset,
3336 reloc->read_domains,
3337 reloc->write_domain);
3338 drm_gem_object_unreference(target_obj);
3339 i915_gem_object_unpin(obj);
3340 return -EINVAL;
3341 }
3342 if (reloc->write_domain && target_obj->pending_write_domain &&
3343 reloc->write_domain != target_obj->pending_write_domain) {
3344 DRM_ERROR("Write domain conflict: "
3345 "obj %p target %d offset %d "
3346 "new %08x old %08x\n",
3347 obj, reloc->target_handle,
3348 (int) reloc->offset,
3349 reloc->write_domain,
3350 target_obj->pending_write_domain);
3351 drm_gem_object_unreference(target_obj);
3352 i915_gem_object_unpin(obj);
3353 return -EINVAL;
3354 }
3355
3356 target_obj->pending_read_domains |= reloc->read_domains;
3357 target_obj->pending_write_domain |= reloc->write_domain;
3358
3359 /* If the relocation already has the right value in it, no
3360 * more work needs to be done.
3361 */
3362 if (target_obj_priv->gtt_offset == reloc->presumed_offset) {
3363 drm_gem_object_unreference(target_obj);
3364 continue;
3365 }
3366
3367 /* Check that the relocation address is valid... */
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003368 if (reloc->offset > obj->size - 4) {
Eric Anholt673a3942008-07-30 12:06:12 -07003369 DRM_ERROR("Relocation beyond object bounds: "
3370 "obj %p target %d offset %d size %d.\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003371 obj, reloc->target_handle,
3372 (int) reloc->offset, (int) obj->size);
Eric Anholt673a3942008-07-30 12:06:12 -07003373 drm_gem_object_unreference(target_obj);
3374 i915_gem_object_unpin(obj);
3375 return -EINVAL;
3376 }
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003377 if (reloc->offset & 3) {
Eric Anholt673a3942008-07-30 12:06:12 -07003378 DRM_ERROR("Relocation not 4-byte aligned: "
3379 "obj %p target %d offset %d.\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003380 obj, reloc->target_handle,
3381 (int) reloc->offset);
Eric Anholt673a3942008-07-30 12:06:12 -07003382 drm_gem_object_unreference(target_obj);
3383 i915_gem_object_unpin(obj);
3384 return -EINVAL;
3385 }
3386
Chris Wilson8542a0b2009-09-09 21:15:15 +01003387 /* and points to somewhere within the target object. */
Chris Wilsoncd0b9fb2009-09-15 23:23:18 +01003388 if (reloc->delta >= target_obj->size) {
3389 DRM_ERROR("Relocation beyond target object bounds: "
3390 "obj %p target %d delta %d size %d.\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003391 obj, reloc->target_handle,
Chris Wilsoncd0b9fb2009-09-15 23:23:18 +01003392 (int) reloc->delta, (int) target_obj->size);
Chris Wilson491152b2009-02-11 14:26:32 +00003393 drm_gem_object_unreference(target_obj);
3394 i915_gem_object_unpin(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003395 return -EINVAL;
3396 }
3397
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003398 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
3399 if (ret != 0) {
3400 drm_gem_object_unreference(target_obj);
3401 i915_gem_object_unpin(obj);
3402 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -07003403 }
3404
3405 /* Map the page containing the relocation we're going to
3406 * perform.
3407 */
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003408 reloc_offset = obj_priv->gtt_offset + reloc->offset;
Keith Packard0839ccb2008-10-30 19:38:48 -07003409 reloc_page = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
3410 (reloc_offset &
Chris Wilsonfca3ec02010-08-04 14:34:24 +01003411 ~(PAGE_SIZE - 1)),
3412 KM_USER0);
Eric Anholt3043c602008-10-02 12:24:47 -07003413 reloc_entry = (uint32_t __iomem *)(reloc_page +
Keith Packard0839ccb2008-10-30 19:38:48 -07003414 (reloc_offset & (PAGE_SIZE - 1)));
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003415 reloc_val = target_obj_priv->gtt_offset + reloc->delta;
Eric Anholt673a3942008-07-30 12:06:12 -07003416
Eric Anholt673a3942008-07-30 12:06:12 -07003417 writel(reloc_val, reloc_entry);
Chris Wilsonfca3ec02010-08-04 14:34:24 +01003418 io_mapping_unmap_atomic(reloc_page, KM_USER0);
Eric Anholt673a3942008-07-30 12:06:12 -07003419
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003420 /* The updated presumed offset for this entry will be
3421 * copied back out to the user.
Eric Anholt673a3942008-07-30 12:06:12 -07003422 */
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003423 reloc->presumed_offset = target_obj_priv->gtt_offset;
Eric Anholt673a3942008-07-30 12:06:12 -07003424
3425 drm_gem_object_unreference(target_obj);
3426 }
3427
Eric Anholt673a3942008-07-30 12:06:12 -07003428 return 0;
3429}
3430
Eric Anholt673a3942008-07-30 12:06:12 -07003431/* Throttle our rendering by waiting until the ring has completed our requests
3432 * emitted over 20 msec ago.
3433 *
Eric Anholtb9624422009-06-03 07:27:35 +00003434 * Note that if we were to use the current jiffies each time around the loop,
3435 * we wouldn't escape the function with any frames outstanding if the time to
3436 * render a frame was over 20ms.
3437 *
Eric Anholt673a3942008-07-30 12:06:12 -07003438 * This should get us reasonable parallelism between CPU and GPU but also
3439 * relatively low latency when blocking on a particular request to finish.
3440 */
3441static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003442i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003443{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003444 struct drm_i915_private *dev_priv = dev->dev_private;
3445 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003446 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003447 struct drm_i915_gem_request *request;
3448 struct intel_ring_buffer *ring = NULL;
3449 u32 seqno = 0;
3450 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003451
Chris Wilson1c255952010-09-26 11:03:27 +01003452 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003453 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003454 if (time_after_eq(request->emitted_jiffies, recent_enough))
3455 break;
3456
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003457 ring = request->ring;
3458 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003459 }
Chris Wilson1c255952010-09-26 11:03:27 +01003460 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003461
3462 if (seqno == 0)
3463 return 0;
3464
3465 ret = 0;
3466 if (!i915_seqno_passed(ring->get_seqno(dev, ring), seqno)) {
3467 /* And wait for the seqno passing without holding any locks and
3468 * causing extra latency for others. This is safe as the irq
3469 * generation is designed to be run atomically and so is
3470 * lockless.
3471 */
3472 ring->user_irq_get(dev, ring);
3473 ret = wait_event_interruptible(ring->irq_queue,
3474 i915_seqno_passed(ring->get_seqno(dev, ring), seqno)
3475 || atomic_read(&dev_priv->mm.wedged));
3476 ring->user_irq_put(dev, ring);
3477
3478 if (ret == 0 && atomic_read(&dev_priv->mm.wedged))
3479 ret = -EIO;
3480 }
3481
3482 if (ret == 0)
3483 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003484
Eric Anholt673a3942008-07-30 12:06:12 -07003485 return ret;
3486}
3487
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003488static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003489i915_gem_get_relocs_from_user(struct drm_i915_gem_exec_object2 *exec_list,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003490 uint32_t buffer_count,
3491 struct drm_i915_gem_relocation_entry **relocs)
3492{
3493 uint32_t reloc_count = 0, reloc_index = 0, i;
3494 int ret;
3495
3496 *relocs = NULL;
3497 for (i = 0; i < buffer_count; i++) {
3498 if (reloc_count + exec_list[i].relocation_count < reloc_count)
3499 return -EINVAL;
3500 reloc_count += exec_list[i].relocation_count;
3501 }
3502
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003503 *relocs = drm_calloc_large(reloc_count, sizeof(**relocs));
Jesse Barnes76446ca2009-12-17 22:05:42 -05003504 if (*relocs == NULL) {
3505 DRM_ERROR("failed to alloc relocs, count %d\n", reloc_count);
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003506 return -ENOMEM;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003507 }
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003508
3509 for (i = 0; i < buffer_count; i++) {
3510 struct drm_i915_gem_relocation_entry __user *user_relocs;
3511
3512 user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
3513
3514 ret = copy_from_user(&(*relocs)[reloc_index],
3515 user_relocs,
3516 exec_list[i].relocation_count *
3517 sizeof(**relocs));
3518 if (ret != 0) {
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003519 drm_free_large(*relocs);
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003520 *relocs = NULL;
Florian Mickler2bc43b52009-04-06 22:55:41 +02003521 return -EFAULT;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003522 }
3523
3524 reloc_index += exec_list[i].relocation_count;
3525 }
3526
Florian Mickler2bc43b52009-04-06 22:55:41 +02003527 return 0;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003528}
3529
3530static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003531i915_gem_put_relocs_to_user(struct drm_i915_gem_exec_object2 *exec_list,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003532 uint32_t buffer_count,
3533 struct drm_i915_gem_relocation_entry *relocs)
3534{
3535 uint32_t reloc_count = 0, i;
Florian Mickler2bc43b52009-04-06 22:55:41 +02003536 int ret = 0;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003537
Chris Wilson93533c22010-01-31 10:40:48 +00003538 if (relocs == NULL)
3539 return 0;
3540
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003541 for (i = 0; i < buffer_count; i++) {
3542 struct drm_i915_gem_relocation_entry __user *user_relocs;
Florian Mickler2bc43b52009-04-06 22:55:41 +02003543 int unwritten;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003544
3545 user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
3546
Florian Mickler2bc43b52009-04-06 22:55:41 +02003547 unwritten = copy_to_user(user_relocs,
3548 &relocs[reloc_count],
3549 exec_list[i].relocation_count *
3550 sizeof(*relocs));
3551
3552 if (unwritten) {
3553 ret = -EFAULT;
3554 goto err;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003555 }
3556
3557 reloc_count += exec_list[i].relocation_count;
3558 }
3559
Florian Mickler2bc43b52009-04-06 22:55:41 +02003560err:
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003561 drm_free_large(relocs);
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003562
3563 return ret;
3564}
3565
Chris Wilson83d60792009-06-06 09:45:57 +01003566static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003567i915_gem_check_execbuffer (struct drm_i915_gem_execbuffer2 *exec,
Chris Wilson83d60792009-06-06 09:45:57 +01003568 uint64_t exec_offset)
3569{
3570 uint32_t exec_start, exec_len;
3571
3572 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
3573 exec_len = (uint32_t) exec->batch_len;
3574
3575 if ((exec_start | exec_len) & 0x7)
3576 return -EINVAL;
3577
3578 if (!exec_start)
3579 return -EINVAL;
3580
3581 return 0;
3582}
3583
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003584static int
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003585i915_gem_wait_for_pending_flip(struct drm_device *dev,
3586 struct drm_gem_object **object_list,
3587 int count)
3588{
3589 drm_i915_private_t *dev_priv = dev->dev_private;
3590 struct drm_i915_gem_object *obj_priv;
3591 DEFINE_WAIT(wait);
3592 int i, ret = 0;
3593
3594 for (;;) {
3595 prepare_to_wait(&dev_priv->pending_flip_queue,
3596 &wait, TASK_INTERRUPTIBLE);
3597 for (i = 0; i < count; i++) {
Daniel Vetter23010e42010-03-08 13:35:02 +01003598 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003599 if (atomic_read(&obj_priv->pending_flip) > 0)
3600 break;
3601 }
3602 if (i == count)
3603 break;
3604
3605 if (!signal_pending(current)) {
3606 mutex_unlock(&dev->struct_mutex);
3607 schedule();
3608 mutex_lock(&dev->struct_mutex);
3609 continue;
3610 }
3611 ret = -ERESTARTSYS;
3612 break;
3613 }
3614 finish_wait(&dev_priv->pending_flip_queue, &wait);
3615
3616 return ret;
3617}
3618
Chris Wilson8dc5d142010-08-12 12:36:12 +01003619static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003620i915_gem_do_execbuffer(struct drm_device *dev, void *data,
3621 struct drm_file *file_priv,
3622 struct drm_i915_gem_execbuffer2 *args,
3623 struct drm_i915_gem_exec_object2 *exec_list)
Eric Anholt673a3942008-07-30 12:06:12 -07003624{
3625 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003626 struct drm_gem_object **object_list = NULL;
3627 struct drm_gem_object *batch_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003628 struct drm_i915_gem_object *obj_priv;
Eric Anholt201361a2009-03-11 12:30:04 -07003629 struct drm_clip_rect *cliprects = NULL;
Chris Wilson93533c22010-01-31 10:40:48 +00003630 struct drm_i915_gem_relocation_entry *relocs = NULL;
Chris Wilson8dc5d142010-08-12 12:36:12 +01003631 struct drm_i915_gem_request *request = NULL;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003632 int ret, ret2, i, pinned = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003633 uint64_t exec_offset;
Chris Wilson5c12a07e2010-09-22 11:22:30 +01003634 uint32_t reloc_index;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003635 int pin_tries, flips;
Eric Anholt673a3942008-07-30 12:06:12 -07003636
Zou Nan hai852835f2010-05-21 09:08:56 +08003637 struct intel_ring_buffer *ring = NULL;
3638
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003639 ret = i915_gem_check_is_wedged(dev);
3640 if (ret)
3641 return ret;
3642
Eric Anholt673a3942008-07-30 12:06:12 -07003643#if WATCH_EXEC
3644 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3645 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3646#endif
Zou Nan haid1b851f2010-05-21 09:08:57 +08003647 if (args->flags & I915_EXEC_BSD) {
3648 if (!HAS_BSD(dev)) {
3649 DRM_ERROR("execbuf with wrong flag\n");
3650 return -EINVAL;
3651 }
3652 ring = &dev_priv->bsd_ring;
3653 } else {
3654 ring = &dev_priv->render_ring;
3655 }
3656
Eric Anholt4f481ed2008-09-10 14:22:49 -07003657 if (args->buffer_count < 1) {
3658 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
3659 return -EINVAL;
3660 }
Eric Anholtc8e0f932009-11-22 03:49:37 +01003661 object_list = drm_malloc_ab(sizeof(*object_list), args->buffer_count);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003662 if (object_list == NULL) {
3663 DRM_ERROR("Failed to allocate object list for %d buffers\n",
Eric Anholt673a3942008-07-30 12:06:12 -07003664 args->buffer_count);
3665 ret = -ENOMEM;
3666 goto pre_mutex_err;
3667 }
Eric Anholt673a3942008-07-30 12:06:12 -07003668
Eric Anholt201361a2009-03-11 12:30:04 -07003669 if (args->num_cliprects != 0) {
Eric Anholt9a298b22009-03-24 12:23:04 -07003670 cliprects = kcalloc(args->num_cliprects, sizeof(*cliprects),
3671 GFP_KERNEL);
Owain Ainswortha40e8d32010-02-09 14:25:55 +00003672 if (cliprects == NULL) {
3673 ret = -ENOMEM;
Eric Anholt201361a2009-03-11 12:30:04 -07003674 goto pre_mutex_err;
Owain Ainswortha40e8d32010-02-09 14:25:55 +00003675 }
Eric Anholt201361a2009-03-11 12:30:04 -07003676
3677 ret = copy_from_user(cliprects,
3678 (struct drm_clip_rect __user *)
3679 (uintptr_t) args->cliprects_ptr,
3680 sizeof(*cliprects) * args->num_cliprects);
3681 if (ret != 0) {
3682 DRM_ERROR("copy %d cliprects failed: %d\n",
3683 args->num_cliprects, ret);
Dan Carpenterc877cdc2010-06-23 19:03:01 +02003684 ret = -EFAULT;
Eric Anholt201361a2009-03-11 12:30:04 -07003685 goto pre_mutex_err;
3686 }
3687 }
3688
Chris Wilson8dc5d142010-08-12 12:36:12 +01003689 request = kzalloc(sizeof(*request), GFP_KERNEL);
3690 if (request == NULL) {
3691 ret = -ENOMEM;
3692 goto pre_mutex_err;
3693 }
3694
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003695 ret = i915_gem_get_relocs_from_user(exec_list, args->buffer_count,
3696 &relocs);
3697 if (ret != 0)
3698 goto pre_mutex_err;
3699
Chris Wilson76c1dec2010-09-25 11:22:51 +01003700 ret = i915_mutex_lock_interruptible(dev);
3701 if (ret)
3702 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003703
Eric Anholt673a3942008-07-30 12:06:12 -07003704 if (dev_priv->mm.suspended) {
Eric Anholt673a3942008-07-30 12:06:12 -07003705 mutex_unlock(&dev->struct_mutex);
Chris Wilsona198bc82009-02-06 16:55:20 +00003706 ret = -EBUSY;
3707 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003708 }
3709
Keith Packardac94a962008-11-20 23:30:27 -08003710 /* Look up object handles */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003711 flips = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003712 for (i = 0; i < args->buffer_count; i++) {
3713 object_list[i] = drm_gem_object_lookup(dev, file_priv,
3714 exec_list[i].handle);
3715 if (object_list[i] == NULL) {
3716 DRM_ERROR("Invalid object handle %d at index %d\n",
3717 exec_list[i].handle, i);
Chris Wilson0ce907f2010-01-23 20:26:35 +00003718 /* prevent error path from reading uninitialized data */
3719 args->buffer_count = i + 1;
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003720 ret = -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07003721 goto err;
3722 }
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003723
Daniel Vetter23010e42010-03-08 13:35:02 +01003724 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003725 if (obj_priv->in_execbuffer) {
3726 DRM_ERROR("Object %p appears more than once in object list\n",
3727 object_list[i]);
Chris Wilson0ce907f2010-01-23 20:26:35 +00003728 /* prevent error path from reading uninitialized data */
3729 args->buffer_count = i + 1;
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003730 ret = -EINVAL;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003731 goto err;
3732 }
3733 obj_priv->in_execbuffer = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003734 flips += atomic_read(&obj_priv->pending_flip);
3735 }
3736
3737 if (flips > 0) {
3738 ret = i915_gem_wait_for_pending_flip(dev, object_list,
3739 args->buffer_count);
3740 if (ret)
3741 goto err;
Keith Packardac94a962008-11-20 23:30:27 -08003742 }
Eric Anholt673a3942008-07-30 12:06:12 -07003743
Keith Packardac94a962008-11-20 23:30:27 -08003744 /* Pin and relocate */
3745 for (pin_tries = 0; ; pin_tries++) {
3746 ret = 0;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003747 reloc_index = 0;
3748
Keith Packardac94a962008-11-20 23:30:27 -08003749 for (i = 0; i < args->buffer_count; i++) {
3750 object_list[i]->pending_read_domains = 0;
3751 object_list[i]->pending_write_domain = 0;
3752 ret = i915_gem_object_pin_and_relocate(object_list[i],
3753 file_priv,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003754 &exec_list[i],
3755 &relocs[reloc_index]);
Keith Packardac94a962008-11-20 23:30:27 -08003756 if (ret)
3757 break;
3758 pinned = i + 1;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003759 reloc_index += exec_list[i].relocation_count;
Keith Packardac94a962008-11-20 23:30:27 -08003760 }
3761 /* success */
3762 if (ret == 0)
3763 break;
3764
3765 /* error other than GTT full, or we've already tried again */
Chris Wilson2939e1f2009-06-06 09:46:03 +01003766 if (ret != -ENOSPC || pin_tries >= 1) {
Chris Wilson07f73f62009-09-14 16:50:30 +01003767 if (ret != -ERESTARTSYS) {
3768 unsigned long long total_size = 0;
Chris Wilson3d1cc472010-05-27 13:18:19 +01003769 int num_fences = 0;
3770 for (i = 0; i < args->buffer_count; i++) {
Chris Wilson43b27f42010-07-02 08:57:15 +01003771 obj_priv = to_intel_bo(object_list[i]);
Chris Wilson3d1cc472010-05-27 13:18:19 +01003772
Chris Wilson07f73f62009-09-14 16:50:30 +01003773 total_size += object_list[i]->size;
Chris Wilson3d1cc472010-05-27 13:18:19 +01003774 num_fences +=
3775 exec_list[i].flags & EXEC_OBJECT_NEEDS_FENCE &&
3776 obj_priv->tiling_mode != I915_TILING_NONE;
3777 }
3778 DRM_ERROR("Failed to pin buffer %d of %d, total %llu bytes, %d fences: %d\n",
Chris Wilson07f73f62009-09-14 16:50:30 +01003779 pinned+1, args->buffer_count,
Chris Wilson3d1cc472010-05-27 13:18:19 +01003780 total_size, num_fences,
3781 ret);
Chris Wilson07f73f62009-09-14 16:50:30 +01003782 DRM_ERROR("%d objects [%d pinned], "
3783 "%d object bytes [%d pinned], "
3784 "%d/%d gtt bytes\n",
3785 atomic_read(&dev->object_count),
3786 atomic_read(&dev->pin_count),
3787 atomic_read(&dev->object_memory),
3788 atomic_read(&dev->pin_memory),
3789 atomic_read(&dev->gtt_memory),
3790 dev->gtt_total);
3791 }
Eric Anholt673a3942008-07-30 12:06:12 -07003792 goto err;
3793 }
Keith Packardac94a962008-11-20 23:30:27 -08003794
3795 /* unpin all of our buffers */
3796 for (i = 0; i < pinned; i++)
3797 i915_gem_object_unpin(object_list[i]);
Eric Anholtb1177632008-12-10 10:09:41 -08003798 pinned = 0;
Keith Packardac94a962008-11-20 23:30:27 -08003799
3800 /* evict everyone we can from the aperture */
3801 ret = i915_gem_evict_everything(dev);
Chris Wilson07f73f62009-09-14 16:50:30 +01003802 if (ret && ret != -ENOSPC)
Keith Packardac94a962008-11-20 23:30:27 -08003803 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07003804 }
3805
3806 /* Set the pending read domains for the batch buffer to COMMAND */
3807 batch_obj = object_list[args->buffer_count-1];
Chris Wilson5f26a2c2009-06-06 09:45:58 +01003808 if (batch_obj->pending_write_domain) {
3809 DRM_ERROR("Attempting to use self-modifying batch buffer\n");
3810 ret = -EINVAL;
3811 goto err;
3812 }
3813 batch_obj->pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
Eric Anholt673a3942008-07-30 12:06:12 -07003814
Chris Wilson83d60792009-06-06 09:45:57 +01003815 /* Sanity check the batch buffer, prior to moving objects */
3816 exec_offset = exec_list[args->buffer_count - 1].offset;
3817 ret = i915_gem_check_execbuffer (args, exec_offset);
3818 if (ret != 0) {
3819 DRM_ERROR("execbuf with invalid offset/length\n");
3820 goto err;
3821 }
3822
Keith Packard646f0f62008-11-20 23:23:03 -08003823 /* Zero the global flush/invalidate flags. These
3824 * will be modified as new domains are computed
3825 * for each object
3826 */
3827 dev->invalidate_domains = 0;
3828 dev->flush_domains = 0;
Chris Wilson92204342010-09-18 11:02:01 +01003829 dev_priv->mm.flush_rings = 0;
Keith Packard646f0f62008-11-20 23:23:03 -08003830
Eric Anholt673a3942008-07-30 12:06:12 -07003831 for (i = 0; i < args->buffer_count; i++) {
3832 struct drm_gem_object *obj = object_list[i];
Eric Anholt673a3942008-07-30 12:06:12 -07003833
Keith Packard646f0f62008-11-20 23:23:03 -08003834 /* Compute new gpu domains and update invalidate/flush */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003835 i915_gem_object_set_to_gpu_domain(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003836 }
3837
Keith Packard646f0f62008-11-20 23:23:03 -08003838 if (dev->invalidate_domains | dev->flush_domains) {
3839#if WATCH_EXEC
3840 DRM_INFO("%s: invalidate_domains %08x flush_domains %08x\n",
3841 __func__,
3842 dev->invalidate_domains,
3843 dev->flush_domains);
3844#endif
Chris Wilsonc78ec302010-09-20 12:50:23 +01003845 i915_gem_flush(dev, file_priv,
Keith Packard646f0f62008-11-20 23:23:03 -08003846 dev->invalidate_domains,
Chris Wilson92204342010-09-18 11:02:01 +01003847 dev->flush_domains,
3848 dev_priv->mm.flush_rings);
Daniel Vettera6910432010-02-02 17:08:37 +01003849 }
3850
Eric Anholtefbeed92009-02-19 14:54:51 -08003851 for (i = 0; i < args->buffer_count; i++) {
3852 struct drm_gem_object *obj = object_list[i];
Daniel Vetter23010e42010-03-08 13:35:02 +01003853 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003854 uint32_t old_write_domain = obj->write_domain;
Eric Anholtefbeed92009-02-19 14:54:51 -08003855
3856 obj->write_domain = obj->pending_write_domain;
Daniel Vetter99fcb762010-02-07 16:20:18 +01003857 if (obj->write_domain)
3858 list_move_tail(&obj_priv->gpu_write_list,
3859 &dev_priv->mm.gpu_write_list);
3860 else
3861 list_del_init(&obj_priv->gpu_write_list);
3862
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003863 trace_i915_gem_object_change_domain(obj,
3864 obj->read_domains,
3865 old_write_domain);
Eric Anholtefbeed92009-02-19 14:54:51 -08003866 }
3867
Eric Anholt673a3942008-07-30 12:06:12 -07003868#if WATCH_COHERENCY
3869 for (i = 0; i < args->buffer_count; i++) {
3870 i915_gem_object_check_coherency(object_list[i],
3871 exec_list[i].handle);
3872 }
3873#endif
3874
Eric Anholt673a3942008-07-30 12:06:12 -07003875#if WATCH_EXEC
Ben Gamari6911a9b2009-04-02 11:24:54 -07003876 i915_gem_dump_object(batch_obj,
Eric Anholt673a3942008-07-30 12:06:12 -07003877 args->batch_len,
3878 __func__,
3879 ~0);
3880#endif
3881
Eric Anholt673a3942008-07-30 12:06:12 -07003882 /* Exec the batchbuffer */
Zou Nan hai852835f2010-05-21 09:08:56 +08003883 ret = ring->dispatch_gem_execbuffer(dev, ring, args,
3884 cliprects, exec_offset);
Eric Anholt673a3942008-07-30 12:06:12 -07003885 if (ret) {
3886 DRM_ERROR("dispatch failed %d\n", ret);
3887 goto err;
3888 }
3889
3890 /*
3891 * Ensure that the commands in the batch buffer are
3892 * finished before the interrupt fires
3893 */
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003894 i915_retire_commands(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07003895
Daniel Vetter617dbe22010-02-11 22:16:02 +01003896 for (i = 0; i < args->buffer_count; i++) {
3897 struct drm_gem_object *obj = object_list[i];
3898 obj_priv = to_intel_bo(obj);
3899
3900 i915_gem_object_move_to_active(obj, ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01003901 }
Chris Wilsona56ba562010-09-28 10:07:56 +01003902
Chris Wilson5c12a07e2010-09-22 11:22:30 +01003903 i915_add_request(dev, file_priv, request, ring);
Chris Wilson8dc5d142010-08-12 12:36:12 +01003904 request = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07003905
Eric Anholt673a3942008-07-30 12:06:12 -07003906err:
Julia Lawallaad87df2008-12-21 16:28:47 +01003907 for (i = 0; i < pinned; i++)
3908 i915_gem_object_unpin(object_list[i]);
Eric Anholt673a3942008-07-30 12:06:12 -07003909
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003910 for (i = 0; i < args->buffer_count; i++) {
3911 if (object_list[i]) {
Daniel Vetter23010e42010-03-08 13:35:02 +01003912 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003913 obj_priv->in_execbuffer = false;
3914 }
Julia Lawallaad87df2008-12-21 16:28:47 +01003915 drm_gem_object_unreference(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003916 }
Julia Lawallaad87df2008-12-21 16:28:47 +01003917
Eric Anholt673a3942008-07-30 12:06:12 -07003918 mutex_unlock(&dev->struct_mutex);
3919
Chris Wilson93533c22010-01-31 10:40:48 +00003920pre_mutex_err:
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003921 /* Copy the updated relocations out regardless of current error
3922 * state. Failure to update the relocs would mean that the next
3923 * time userland calls execbuf, it would do so with presumed offset
3924 * state that didn't match the actual object state.
3925 */
3926 ret2 = i915_gem_put_relocs_to_user(exec_list, args->buffer_count,
3927 relocs);
3928 if (ret2 != 0) {
3929 DRM_ERROR("Failed to copy relocations back out: %d\n", ret2);
3930
3931 if (ret == 0)
3932 ret = ret2;
3933 }
3934
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003935 drm_free_large(object_list);
Eric Anholt9a298b22009-03-24 12:23:04 -07003936 kfree(cliprects);
Chris Wilson8dc5d142010-08-12 12:36:12 +01003937 kfree(request);
Eric Anholt673a3942008-07-30 12:06:12 -07003938
3939 return ret;
3940}
3941
Jesse Barnes76446ca2009-12-17 22:05:42 -05003942/*
3943 * Legacy execbuffer just creates an exec2 list from the original exec object
3944 * list array and passes it to the real function.
3945 */
3946int
3947i915_gem_execbuffer(struct drm_device *dev, void *data,
3948 struct drm_file *file_priv)
3949{
3950 struct drm_i915_gem_execbuffer *args = data;
3951 struct drm_i915_gem_execbuffer2 exec2;
3952 struct drm_i915_gem_exec_object *exec_list = NULL;
3953 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
3954 int ret, i;
3955
3956#if WATCH_EXEC
3957 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3958 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3959#endif
3960
3961 if (args->buffer_count < 1) {
3962 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
3963 return -EINVAL;
3964 }
3965
3966 /* Copy in the exec list from userland */
3967 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
3968 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
3969 if (exec_list == NULL || exec2_list == NULL) {
3970 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
3971 args->buffer_count);
3972 drm_free_large(exec_list);
3973 drm_free_large(exec2_list);
3974 return -ENOMEM;
3975 }
3976 ret = copy_from_user(exec_list,
3977 (struct drm_i915_relocation_entry __user *)
3978 (uintptr_t) args->buffers_ptr,
3979 sizeof(*exec_list) * args->buffer_count);
3980 if (ret != 0) {
3981 DRM_ERROR("copy %d exec entries failed %d\n",
3982 args->buffer_count, ret);
3983 drm_free_large(exec_list);
3984 drm_free_large(exec2_list);
3985 return -EFAULT;
3986 }
3987
3988 for (i = 0; i < args->buffer_count; i++) {
3989 exec2_list[i].handle = exec_list[i].handle;
3990 exec2_list[i].relocation_count = exec_list[i].relocation_count;
3991 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
3992 exec2_list[i].alignment = exec_list[i].alignment;
3993 exec2_list[i].offset = exec_list[i].offset;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003994 if (INTEL_INFO(dev)->gen < 4)
Jesse Barnes76446ca2009-12-17 22:05:42 -05003995 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
3996 else
3997 exec2_list[i].flags = 0;
3998 }
3999
4000 exec2.buffers_ptr = args->buffers_ptr;
4001 exec2.buffer_count = args->buffer_count;
4002 exec2.batch_start_offset = args->batch_start_offset;
4003 exec2.batch_len = args->batch_len;
4004 exec2.DR1 = args->DR1;
4005 exec2.DR4 = args->DR4;
4006 exec2.num_cliprects = args->num_cliprects;
4007 exec2.cliprects_ptr = args->cliprects_ptr;
Zou Nan hai852835f2010-05-21 09:08:56 +08004008 exec2.flags = I915_EXEC_RENDER;
Jesse Barnes76446ca2009-12-17 22:05:42 -05004009
4010 ret = i915_gem_do_execbuffer(dev, data, file_priv, &exec2, exec2_list);
4011 if (!ret) {
4012 /* Copy the new buffer offsets back to the user's exec list. */
4013 for (i = 0; i < args->buffer_count; i++)
4014 exec_list[i].offset = exec2_list[i].offset;
4015 /* ... and back out to userspace */
4016 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
4017 (uintptr_t) args->buffers_ptr,
4018 exec_list,
4019 sizeof(*exec_list) * args->buffer_count);
4020 if (ret) {
4021 ret = -EFAULT;
4022 DRM_ERROR("failed to copy %d exec entries "
4023 "back to user (%d)\n",
4024 args->buffer_count, ret);
4025 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004026 }
4027
4028 drm_free_large(exec_list);
4029 drm_free_large(exec2_list);
4030 return ret;
4031}
4032
4033int
4034i915_gem_execbuffer2(struct drm_device *dev, void *data,
4035 struct drm_file *file_priv)
4036{
4037 struct drm_i915_gem_execbuffer2 *args = data;
4038 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
4039 int ret;
4040
4041#if WATCH_EXEC
4042 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
4043 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
4044#endif
4045
4046 if (args->buffer_count < 1) {
4047 DRM_ERROR("execbuf2 with %d buffers\n", args->buffer_count);
4048 return -EINVAL;
4049 }
4050
4051 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
4052 if (exec2_list == NULL) {
4053 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
4054 args->buffer_count);
4055 return -ENOMEM;
4056 }
4057 ret = copy_from_user(exec2_list,
4058 (struct drm_i915_relocation_entry __user *)
4059 (uintptr_t) args->buffers_ptr,
4060 sizeof(*exec2_list) * args->buffer_count);
4061 if (ret != 0) {
4062 DRM_ERROR("copy %d exec entries failed %d\n",
4063 args->buffer_count, ret);
4064 drm_free_large(exec2_list);
4065 return -EFAULT;
4066 }
4067
4068 ret = i915_gem_do_execbuffer(dev, data, file_priv, args, exec2_list);
4069 if (!ret) {
4070 /* Copy the new buffer offsets back to the user's exec list. */
4071 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
4072 (uintptr_t) args->buffers_ptr,
4073 exec2_list,
4074 sizeof(*exec2_list) * args->buffer_count);
4075 if (ret) {
4076 ret = -EFAULT;
4077 DRM_ERROR("failed to copy %d exec entries "
4078 "back to user (%d)\n",
4079 args->buffer_count, ret);
4080 }
4081 }
4082
4083 drm_free_large(exec2_list);
4084 return ret;
4085}
4086
Eric Anholt673a3942008-07-30 12:06:12 -07004087int
4088i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment)
4089{
4090 struct drm_device *dev = obj->dev;
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004091 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01004092 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004093 int ret;
4094
Daniel Vetter778c3542010-05-13 11:49:44 +02004095 BUG_ON(obj_priv->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
Chris Wilson23bc5982010-09-29 16:10:57 +01004096 WARN_ON(i915_verify_lists(dev));
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004097
4098 if (obj_priv->gtt_space != NULL) {
4099 if (alignment == 0)
4100 alignment = i915_gem_get_gtt_alignment(obj);
4101 if (obj_priv->gtt_offset & (alignment - 1)) {
Chris Wilsonae7d49d2010-08-04 12:37:41 +01004102 WARN(obj_priv->pin_count,
4103 "bo is already pinned with incorrect alignment:"
4104 " offset=%x, req.alignment=%x\n",
4105 obj_priv->gtt_offset, alignment);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004106 ret = i915_gem_object_unbind(obj);
4107 if (ret)
4108 return ret;
4109 }
4110 }
4111
Eric Anholt673a3942008-07-30 12:06:12 -07004112 if (obj_priv->gtt_space == NULL) {
4113 ret = i915_gem_object_bind_to_gtt(obj, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01004114 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07004115 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00004116 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004117
Eric Anholt673a3942008-07-30 12:06:12 -07004118 obj_priv->pin_count++;
4119
4120 /* If the object is not active and not pending a flush,
4121 * remove it from the inactive list
4122 */
4123 if (obj_priv->pin_count == 1) {
4124 atomic_inc(&dev->pin_count);
4125 atomic_add(obj->size, &dev->pin_memory);
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004126 if (!obj_priv->active)
4127 list_move_tail(&obj_priv->list,
4128 &dev_priv->mm.pinned_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004129 }
Eric Anholt673a3942008-07-30 12:06:12 -07004130
Chris Wilson23bc5982010-09-29 16:10:57 +01004131 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07004132 return 0;
4133}
4134
4135void
4136i915_gem_object_unpin(struct drm_gem_object *obj)
4137{
4138 struct drm_device *dev = obj->dev;
4139 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01004140 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004141
Chris Wilson23bc5982010-09-29 16:10:57 +01004142 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07004143 obj_priv->pin_count--;
4144 BUG_ON(obj_priv->pin_count < 0);
4145 BUG_ON(obj_priv->gtt_space == NULL);
4146
4147 /* If the object is no longer pinned, and is
4148 * neither active nor being flushed, then stick it on
4149 * the inactive list
4150 */
4151 if (obj_priv->pin_count == 0) {
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004152 if (!obj_priv->active)
Eric Anholt673a3942008-07-30 12:06:12 -07004153 list_move_tail(&obj_priv->list,
4154 &dev_priv->mm.inactive_list);
4155 atomic_dec(&dev->pin_count);
4156 atomic_sub(obj->size, &dev->pin_memory);
4157 }
Chris Wilson23bc5982010-09-29 16:10:57 +01004158 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07004159}
4160
4161int
4162i915_gem_pin_ioctl(struct drm_device *dev, void *data,
4163 struct drm_file *file_priv)
4164{
4165 struct drm_i915_gem_pin *args = data;
4166 struct drm_gem_object *obj;
4167 struct drm_i915_gem_object *obj_priv;
4168 int ret;
4169
Eric Anholt673a3942008-07-30 12:06:12 -07004170 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4171 if (obj == NULL) {
4172 DRM_ERROR("Bad handle in i915_gem_pin_ioctl(): %d\n",
4173 args->handle);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004174 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07004175 }
Daniel Vetter23010e42010-03-08 13:35:02 +01004176 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004177
Chris Wilson76c1dec2010-09-25 11:22:51 +01004178 ret = i915_mutex_lock_interruptible(dev);
4179 if (ret) {
4180 drm_gem_object_unreference_unlocked(obj);
4181 return ret;
4182 }
4183
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004184 if (obj_priv->madv != I915_MADV_WILLNEED) {
4185 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson3ef94da2009-09-14 16:50:29 +01004186 drm_gem_object_unreference(obj);
4187 mutex_unlock(&dev->struct_mutex);
4188 return -EINVAL;
4189 }
4190
Jesse Barnes79e53942008-11-07 14:24:08 -08004191 if (obj_priv->pin_filp != NULL && obj_priv->pin_filp != file_priv) {
4192 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
4193 args->handle);
Chris Wilson96dec612009-02-08 19:08:04 +00004194 drm_gem_object_unreference(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004195 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08004196 return -EINVAL;
4197 }
4198
4199 obj_priv->user_pin_count++;
4200 obj_priv->pin_filp = file_priv;
4201 if (obj_priv->user_pin_count == 1) {
4202 ret = i915_gem_object_pin(obj, args->alignment);
4203 if (ret != 0) {
4204 drm_gem_object_unreference(obj);
4205 mutex_unlock(&dev->struct_mutex);
4206 return ret;
4207 }
Eric Anholt673a3942008-07-30 12:06:12 -07004208 }
4209
4210 /* XXX - flush the CPU caches for pinned objects
4211 * as the X server doesn't manage domains yet
4212 */
Eric Anholte47c68e2008-11-14 13:35:19 -08004213 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004214 args->offset = obj_priv->gtt_offset;
4215 drm_gem_object_unreference(obj);
4216 mutex_unlock(&dev->struct_mutex);
4217
4218 return 0;
4219}
4220
4221int
4222i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
4223 struct drm_file *file_priv)
4224{
4225 struct drm_i915_gem_pin *args = data;
4226 struct drm_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08004227 struct drm_i915_gem_object *obj_priv;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004228 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004229
4230 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4231 if (obj == NULL) {
4232 DRM_ERROR("Bad handle in i915_gem_unpin_ioctl(): %d\n",
4233 args->handle);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004234 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07004235 }
4236
Daniel Vetter23010e42010-03-08 13:35:02 +01004237 obj_priv = to_intel_bo(obj);
Chris Wilson76c1dec2010-09-25 11:22:51 +01004238
4239 ret = i915_mutex_lock_interruptible(dev);
4240 if (ret) {
4241 drm_gem_object_unreference_unlocked(obj);
4242 return ret;
4243 }
4244
Jesse Barnes79e53942008-11-07 14:24:08 -08004245 if (obj_priv->pin_filp != file_priv) {
4246 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
4247 args->handle);
4248 drm_gem_object_unreference(obj);
4249 mutex_unlock(&dev->struct_mutex);
4250 return -EINVAL;
4251 }
4252 obj_priv->user_pin_count--;
4253 if (obj_priv->user_pin_count == 0) {
4254 obj_priv->pin_filp = NULL;
4255 i915_gem_object_unpin(obj);
4256 }
Eric Anholt673a3942008-07-30 12:06:12 -07004257
4258 drm_gem_object_unreference(obj);
4259 mutex_unlock(&dev->struct_mutex);
4260 return 0;
4261}
4262
4263int
4264i915_gem_busy_ioctl(struct drm_device *dev, void *data,
4265 struct drm_file *file_priv)
4266{
4267 struct drm_i915_gem_busy *args = data;
4268 struct drm_gem_object *obj;
4269 struct drm_i915_gem_object *obj_priv;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004270 int ret;
4271
Eric Anholt673a3942008-07-30 12:06:12 -07004272 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4273 if (obj == NULL) {
4274 DRM_ERROR("Bad handle in i915_gem_busy_ioctl(): %d\n",
4275 args->handle);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004276 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07004277 }
4278
Chris Wilson76c1dec2010-09-25 11:22:51 +01004279 ret = i915_mutex_lock_interruptible(dev);
4280 if (ret) {
4281 drm_gem_object_unreference_unlocked(obj);
4282 return ret;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004283 }
4284
Chris Wilson0be555b2010-08-04 15:36:30 +01004285 /* Count all active objects as busy, even if they are currently not used
4286 * by the gpu. Users of this interface expect objects to eventually
4287 * become non-busy without any further actions, therefore emit any
4288 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004289 */
Chris Wilson0be555b2010-08-04 15:36:30 +01004290 obj_priv = to_intel_bo(obj);
4291 args->busy = obj_priv->active;
4292 if (args->busy) {
4293 /* Unconditionally flush objects, even when the gpu still uses this
4294 * object. Userspace calling this function indicates that it wants to
4295 * use this buffer rather sooner than later, so issuing the required
4296 * flush earlier is beneficial.
4297 */
Chris Wilsonc78ec302010-09-20 12:50:23 +01004298 if (obj->write_domain & I915_GEM_GPU_DOMAINS)
4299 i915_gem_flush_ring(dev, file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01004300 obj_priv->ring,
4301 0, obj->write_domain);
Chris Wilson0be555b2010-08-04 15:36:30 +01004302
4303 /* Update the active list for the hardware's current position.
4304 * Otherwise this only updates on a delayed timer or when irqs
4305 * are actually unmasked, and our working set ends up being
4306 * larger than required.
4307 */
4308 i915_gem_retire_requests_ring(dev, obj_priv->ring);
4309
4310 args->busy = obj_priv->active;
4311 }
Eric Anholt673a3942008-07-30 12:06:12 -07004312
4313 drm_gem_object_unreference(obj);
4314 mutex_unlock(&dev->struct_mutex);
Chris Wilson76c1dec2010-09-25 11:22:51 +01004315 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004316}
4317
4318int
4319i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4320 struct drm_file *file_priv)
4321{
4322 return i915_gem_ring_throttle(dev, file_priv);
4323}
4324
Chris Wilson3ef94da2009-09-14 16:50:29 +01004325int
4326i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4327 struct drm_file *file_priv)
4328{
4329 struct drm_i915_gem_madvise *args = data;
4330 struct drm_gem_object *obj;
4331 struct drm_i915_gem_object *obj_priv;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004332 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004333
4334 switch (args->madv) {
4335 case I915_MADV_DONTNEED:
4336 case I915_MADV_WILLNEED:
4337 break;
4338 default:
4339 return -EINVAL;
4340 }
4341
4342 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4343 if (obj == NULL) {
4344 DRM_ERROR("Bad handle in i915_gem_madvise_ioctl(): %d\n",
4345 args->handle);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004346 return -ENOENT;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004347 }
Daniel Vetter23010e42010-03-08 13:35:02 +01004348 obj_priv = to_intel_bo(obj);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004349
Chris Wilson76c1dec2010-09-25 11:22:51 +01004350 ret = i915_mutex_lock_interruptible(dev);
4351 if (ret) {
4352 drm_gem_object_unreference_unlocked(obj);
4353 return ret;
4354 }
4355
Chris Wilson3ef94da2009-09-14 16:50:29 +01004356 if (obj_priv->pin_count) {
4357 drm_gem_object_unreference(obj);
4358 mutex_unlock(&dev->struct_mutex);
4359
4360 DRM_ERROR("Attempted i915_gem_madvise_ioctl() on a pinned object\n");
4361 return -EINVAL;
4362 }
4363
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004364 if (obj_priv->madv != __I915_MADV_PURGED)
4365 obj_priv->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004366
Chris Wilson2d7ef392009-09-20 23:13:10 +01004367 /* if the object is no longer bound, discard its backing storage */
4368 if (i915_gem_object_is_purgeable(obj_priv) &&
4369 obj_priv->gtt_space == NULL)
4370 i915_gem_object_truncate(obj);
4371
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004372 args->retained = obj_priv->madv != __I915_MADV_PURGED;
4373
Chris Wilson3ef94da2009-09-14 16:50:29 +01004374 drm_gem_object_unreference(obj);
4375 mutex_unlock(&dev->struct_mutex);
4376
4377 return 0;
4378}
4379
Daniel Vetterac52bc52010-04-09 19:05:06 +00004380struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
4381 size_t size)
4382{
Daniel Vetterc397b902010-04-09 19:05:07 +00004383 struct drm_i915_gem_object *obj;
4384
4385 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
4386 if (obj == NULL)
4387 return NULL;
4388
4389 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
4390 kfree(obj);
4391 return NULL;
4392 }
4393
4394 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4395 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4396
4397 obj->agp_type = AGP_USER_MEMORY;
Daniel Vetter62b8b212010-04-09 19:05:08 +00004398 obj->base.driver_private = NULL;
Daniel Vetterc397b902010-04-09 19:05:07 +00004399 obj->fence_reg = I915_FENCE_REG_NONE;
4400 INIT_LIST_HEAD(&obj->list);
4401 INIT_LIST_HEAD(&obj->gpu_write_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00004402 obj->madv = I915_MADV_WILLNEED;
4403
4404 trace_i915_gem_object_create(&obj->base);
4405
4406 return &obj->base;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004407}
4408
Eric Anholt673a3942008-07-30 12:06:12 -07004409int i915_gem_init_object(struct drm_gem_object *obj)
4410{
Daniel Vetterc397b902010-04-09 19:05:07 +00004411 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08004412
Eric Anholt673a3942008-07-30 12:06:12 -07004413 return 0;
4414}
4415
Chris Wilsonbe726152010-07-23 23:18:50 +01004416static void i915_gem_free_object_tail(struct drm_gem_object *obj)
4417{
4418 struct drm_device *dev = obj->dev;
4419 drm_i915_private_t *dev_priv = dev->dev_private;
4420 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
4421 int ret;
4422
4423 ret = i915_gem_object_unbind(obj);
4424 if (ret == -ERESTARTSYS) {
4425 list_move(&obj_priv->list,
4426 &dev_priv->mm.deferred_free_list);
4427 return;
4428 }
4429
4430 if (obj_priv->mmap_offset)
4431 i915_gem_free_mmap_offset(obj);
4432
4433 drm_gem_object_release(obj);
4434
4435 kfree(obj_priv->page_cpu_valid);
4436 kfree(obj_priv->bit_17);
4437 kfree(obj_priv);
4438}
4439
Eric Anholt673a3942008-07-30 12:06:12 -07004440void i915_gem_free_object(struct drm_gem_object *obj)
4441{
Jesse Barnesde151cf2008-11-12 10:03:55 -08004442 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01004443 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004444
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004445 trace_i915_gem_object_destroy(obj);
4446
Eric Anholt673a3942008-07-30 12:06:12 -07004447 while (obj_priv->pin_count > 0)
4448 i915_gem_object_unpin(obj);
4449
Dave Airlie71acb5e2008-12-30 20:31:46 +10004450 if (obj_priv->phys_obj)
4451 i915_gem_detach_phys_object(dev, obj);
4452
Chris Wilsonbe726152010-07-23 23:18:50 +01004453 i915_gem_free_object_tail(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004454}
4455
Jesse Barnes5669fca2009-02-17 15:13:31 -08004456int
Eric Anholt673a3942008-07-30 12:06:12 -07004457i915_gem_idle(struct drm_device *dev)
4458{
4459 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00004460 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004461
Keith Packard6dbe2772008-10-14 21:41:13 -07004462 mutex_lock(&dev->struct_mutex);
4463
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004464 if (dev_priv->mm.suspended ||
Zou Nan haid1b851f2010-05-21 09:08:57 +08004465 (dev_priv->render_ring.gem_object == NULL) ||
4466 (HAS_BSD(dev) &&
4467 dev_priv->bsd_ring.gem_object == NULL)) {
Keith Packard6dbe2772008-10-14 21:41:13 -07004468 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004469 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07004470 }
Eric Anholt673a3942008-07-30 12:06:12 -07004471
Chris Wilson29105cc2010-01-07 10:39:13 +00004472 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004473 if (ret) {
4474 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004475 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07004476 }
Eric Anholt673a3942008-07-30 12:06:12 -07004477
Chris Wilson29105cc2010-01-07 10:39:13 +00004478 /* Under UMS, be paranoid and evict. */
4479 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01004480 ret = i915_gem_evict_inactive(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004481 if (ret) {
4482 mutex_unlock(&dev->struct_mutex);
4483 return ret;
4484 }
4485 }
4486
4487 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4488 * We need to replace this with a semaphore, or something.
4489 * And not confound mm.suspended!
4490 */
4491 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02004492 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004493
4494 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004495 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004496
Keith Packard6dbe2772008-10-14 21:41:13 -07004497 mutex_unlock(&dev->struct_mutex);
4498
Chris Wilson29105cc2010-01-07 10:39:13 +00004499 /* Cancel the retire work handler, which should be idle now. */
4500 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4501
Eric Anholt673a3942008-07-30 12:06:12 -07004502 return 0;
4503}
4504
Jesse Barnese552eb72010-04-21 11:39:23 -07004505/*
4506 * 965+ support PIPE_CONTROL commands, which provide finer grained control
4507 * over cache flushing.
4508 */
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004509static int
Jesse Barnese552eb72010-04-21 11:39:23 -07004510i915_gem_init_pipe_control(struct drm_device *dev)
4511{
4512 drm_i915_private_t *dev_priv = dev->dev_private;
4513 struct drm_gem_object *obj;
4514 struct drm_i915_gem_object *obj_priv;
4515 int ret;
4516
Eric Anholt34dc4d42010-05-07 14:30:03 -07004517 obj = i915_gem_alloc_object(dev, 4096);
Jesse Barnese552eb72010-04-21 11:39:23 -07004518 if (obj == NULL) {
4519 DRM_ERROR("Failed to allocate seqno page\n");
4520 ret = -ENOMEM;
4521 goto err;
4522 }
4523 obj_priv = to_intel_bo(obj);
4524 obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
4525
4526 ret = i915_gem_object_pin(obj, 4096);
4527 if (ret)
4528 goto err_unref;
4529
4530 dev_priv->seqno_gfx_addr = obj_priv->gtt_offset;
4531 dev_priv->seqno_page = kmap(obj_priv->pages[0]);
4532 if (dev_priv->seqno_page == NULL)
4533 goto err_unpin;
4534
4535 dev_priv->seqno_obj = obj;
4536 memset(dev_priv->seqno_page, 0, PAGE_SIZE);
4537
4538 return 0;
4539
4540err_unpin:
4541 i915_gem_object_unpin(obj);
4542err_unref:
4543 drm_gem_object_unreference(obj);
4544err:
4545 return ret;
4546}
4547
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004548
4549static void
Jesse Barnese552eb72010-04-21 11:39:23 -07004550i915_gem_cleanup_pipe_control(struct drm_device *dev)
4551{
4552 drm_i915_private_t *dev_priv = dev->dev_private;
4553 struct drm_gem_object *obj;
4554 struct drm_i915_gem_object *obj_priv;
4555
4556 obj = dev_priv->seqno_obj;
4557 obj_priv = to_intel_bo(obj);
4558 kunmap(obj_priv->pages[0]);
4559 i915_gem_object_unpin(obj);
4560 drm_gem_object_unreference(obj);
4561 dev_priv->seqno_obj = NULL;
4562
4563 dev_priv->seqno_page = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07004564}
4565
Eric Anholt673a3942008-07-30 12:06:12 -07004566int
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004567i915_gem_init_ringbuffer(struct drm_device *dev)
4568{
4569 drm_i915_private_t *dev_priv = dev->dev_private;
4570 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004571
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004572 if (HAS_PIPE_CONTROL(dev)) {
4573 ret = i915_gem_init_pipe_control(dev);
4574 if (ret)
4575 return ret;
4576 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004577
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004578 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004579 if (ret)
4580 goto cleanup_pipe_control;
4581
4582 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004583 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004584 if (ret)
4585 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004586 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004587
Chris Wilson6f392d5482010-08-07 11:01:22 +01004588 dev_priv->next_seqno = 1;
4589
Chris Wilson68f95ba2010-05-27 13:18:22 +01004590 return 0;
4591
4592cleanup_render_ring:
4593 intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
4594cleanup_pipe_control:
4595 if (HAS_PIPE_CONTROL(dev))
4596 i915_gem_cleanup_pipe_control(dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004597 return ret;
4598}
4599
4600void
4601i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4602{
4603 drm_i915_private_t *dev_priv = dev->dev_private;
4604
4605 intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004606 if (HAS_BSD(dev))
4607 intel_cleanup_ring_buffer(dev, &dev_priv->bsd_ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004608 if (HAS_PIPE_CONTROL(dev))
4609 i915_gem_cleanup_pipe_control(dev);
4610}
4611
4612int
Eric Anholt673a3942008-07-30 12:06:12 -07004613i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4614 struct drm_file *file_priv)
4615{
4616 drm_i915_private_t *dev_priv = dev->dev_private;
4617 int ret;
4618
Jesse Barnes79e53942008-11-07 14:24:08 -08004619 if (drm_core_check_feature(dev, DRIVER_MODESET))
4620 return 0;
4621
Ben Gamariba1234d2009-09-14 17:48:47 -04004622 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004623 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04004624 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004625 }
4626
Eric Anholt673a3942008-07-30 12:06:12 -07004627 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004628 dev_priv->mm.suspended = 0;
4629
4630 ret = i915_gem_init_ringbuffer(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004631 if (ret != 0) {
4632 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004633 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004634 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004635
Zou Nan hai852835f2010-05-21 09:08:56 +08004636 BUG_ON(!list_empty(&dev_priv->render_ring.active_list));
Zou Nan haid1b851f2010-05-21 09:08:57 +08004637 BUG_ON(HAS_BSD(dev) && !list_empty(&dev_priv->bsd_ring.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004638 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
4639 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Zou Nan hai852835f2010-05-21 09:08:56 +08004640 BUG_ON(!list_empty(&dev_priv->render_ring.request_list));
Zou Nan haid1b851f2010-05-21 09:08:57 +08004641 BUG_ON(HAS_BSD(dev) && !list_empty(&dev_priv->bsd_ring.request_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004642 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004643
Chris Wilson5f353082010-06-07 14:03:03 +01004644 ret = drm_irq_install(dev);
4645 if (ret)
4646 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004647
Eric Anholt673a3942008-07-30 12:06:12 -07004648 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004649
4650cleanup_ringbuffer:
4651 mutex_lock(&dev->struct_mutex);
4652 i915_gem_cleanup_ringbuffer(dev);
4653 dev_priv->mm.suspended = 1;
4654 mutex_unlock(&dev->struct_mutex);
4655
4656 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004657}
4658
4659int
4660i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4661 struct drm_file *file_priv)
4662{
Jesse Barnes79e53942008-11-07 14:24:08 -08004663 if (drm_core_check_feature(dev, DRIVER_MODESET))
4664 return 0;
4665
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004666 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004667 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004668}
4669
4670void
4671i915_gem_lastclose(struct drm_device *dev)
4672{
4673 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004674
Eric Anholte806b492009-01-22 09:56:58 -08004675 if (drm_core_check_feature(dev, DRIVER_MODESET))
4676 return;
4677
Keith Packard6dbe2772008-10-14 21:41:13 -07004678 ret = i915_gem_idle(dev);
4679 if (ret)
4680 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004681}
4682
4683void
4684i915_gem_load(struct drm_device *dev)
4685{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004686 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07004687 drm_i915_private_t *dev_priv = dev->dev_private;
4688
Eric Anholt673a3942008-07-30 12:06:12 -07004689 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
Daniel Vetter99fcb762010-02-07 16:20:18 +01004690 INIT_LIST_HEAD(&dev_priv->mm.gpu_write_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004691 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004692 INIT_LIST_HEAD(&dev_priv->mm.pinned_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004693 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilsonbe726152010-07-23 23:18:50 +01004694 INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
Zou Nan hai852835f2010-05-21 09:08:56 +08004695 INIT_LIST_HEAD(&dev_priv->render_ring.active_list);
4696 INIT_LIST_HEAD(&dev_priv->render_ring.request_list);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004697 if (HAS_BSD(dev)) {
4698 INIT_LIST_HEAD(&dev_priv->bsd_ring.active_list);
4699 INIT_LIST_HEAD(&dev_priv->bsd_ring.request_list);
4700 }
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004701 for (i = 0; i < 16; i++)
4702 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004703 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4704 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004705 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01004706 spin_lock(&shrink_list_lock);
4707 list_add(&dev_priv->mm.shrink_list, &shrink_list);
4708 spin_unlock(&shrink_list_lock);
4709
Dave Airlie94400122010-07-20 13:15:31 +10004710 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4711 if (IS_GEN3(dev)) {
4712 u32 tmp = I915_READ(MI_ARB_STATE);
4713 if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
4714 /* arb state is a masked write, so set bit + bit in mask */
4715 tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
4716 I915_WRITE(MI_ARB_STATE, tmp);
4717 }
4718 }
4719
Jesse Barnesde151cf2008-11-12 10:03:55 -08004720 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004721 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4722 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004723
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004724 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004725 dev_priv->num_fence_regs = 16;
4726 else
4727 dev_priv->num_fence_regs = 8;
4728
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004729 /* Initialize fence registers to zero */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004730 switch (INTEL_INFO(dev)->gen) {
4731 case 6:
4732 for (i = 0; i < 16; i++)
4733 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (i * 8), 0);
4734 break;
4735 case 5:
4736 case 4:
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004737 for (i = 0; i < 16; i++)
4738 I915_WRITE64(FENCE_REG_965_0 + (i * 8), 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004739 break;
4740 case 3:
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004741 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4742 for (i = 0; i < 8; i++)
4743 I915_WRITE(FENCE_REG_945_8 + (i * 4), 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004744 case 2:
4745 for (i = 0; i < 8; i++)
4746 I915_WRITE(FENCE_REG_830_0 + (i * 4), 0);
4747 break;
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004748 }
Eric Anholt673a3942008-07-30 12:06:12 -07004749 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004750 init_waitqueue_head(&dev_priv->pending_flip_queue);
Eric Anholt673a3942008-07-30 12:06:12 -07004751}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004752
4753/*
4754 * Create a physically contiguous memory object for this object
4755 * e.g. for cursor + overlay regs
4756 */
Chris Wilson995b6762010-08-20 13:23:26 +01004757static int i915_gem_init_phys_object(struct drm_device *dev,
4758 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004759{
4760 drm_i915_private_t *dev_priv = dev->dev_private;
4761 struct drm_i915_gem_phys_object *phys_obj;
4762 int ret;
4763
4764 if (dev_priv->mm.phys_objs[id - 1] || !size)
4765 return 0;
4766
Eric Anholt9a298b22009-03-24 12:23:04 -07004767 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004768 if (!phys_obj)
4769 return -ENOMEM;
4770
4771 phys_obj->id = id;
4772
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004773 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004774 if (!phys_obj->handle) {
4775 ret = -ENOMEM;
4776 goto kfree_obj;
4777 }
4778#ifdef CONFIG_X86
4779 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4780#endif
4781
4782 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4783
4784 return 0;
4785kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004786 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004787 return ret;
4788}
4789
Chris Wilson995b6762010-08-20 13:23:26 +01004790static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004791{
4792 drm_i915_private_t *dev_priv = dev->dev_private;
4793 struct drm_i915_gem_phys_object *phys_obj;
4794
4795 if (!dev_priv->mm.phys_objs[id - 1])
4796 return;
4797
4798 phys_obj = dev_priv->mm.phys_objs[id - 1];
4799 if (phys_obj->cur_obj) {
4800 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4801 }
4802
4803#ifdef CONFIG_X86
4804 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4805#endif
4806 drm_pci_free(dev, phys_obj->handle);
4807 kfree(phys_obj);
4808 dev_priv->mm.phys_objs[id - 1] = NULL;
4809}
4810
4811void i915_gem_free_all_phys_object(struct drm_device *dev)
4812{
4813 int i;
4814
Dave Airlie260883c2009-01-22 17:58:49 +10004815 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004816 i915_gem_free_phys_object(dev, i);
4817}
4818
4819void i915_gem_detach_phys_object(struct drm_device *dev,
4820 struct drm_gem_object *obj)
4821{
4822 struct drm_i915_gem_object *obj_priv;
4823 int i;
4824 int ret;
4825 int page_count;
4826
Daniel Vetter23010e42010-03-08 13:35:02 +01004827 obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004828 if (!obj_priv->phys_obj)
4829 return;
4830
Chris Wilson4bdadb92010-01-27 13:36:32 +00004831 ret = i915_gem_object_get_pages(obj, 0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004832 if (ret)
4833 goto out;
4834
4835 page_count = obj->size / PAGE_SIZE;
4836
4837 for (i = 0; i < page_count; i++) {
Eric Anholt856fa192009-03-19 14:10:50 -07004838 char *dst = kmap_atomic(obj_priv->pages[i], KM_USER0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004839 char *src = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4840
4841 memcpy(dst, src, PAGE_SIZE);
4842 kunmap_atomic(dst, KM_USER0);
4843 }
Eric Anholt856fa192009-03-19 14:10:50 -07004844 drm_clflush_pages(obj_priv->pages, page_count);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004845 drm_agp_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004846
4847 i915_gem_object_put_pages(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004848out:
4849 obj_priv->phys_obj->cur_obj = NULL;
4850 obj_priv->phys_obj = NULL;
4851}
4852
4853int
4854i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004855 struct drm_gem_object *obj,
4856 int id,
4857 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004858{
4859 drm_i915_private_t *dev_priv = dev->dev_private;
4860 struct drm_i915_gem_object *obj_priv;
4861 int ret = 0;
4862 int page_count;
4863 int i;
4864
4865 if (id > I915_MAX_PHYS_OBJECT)
4866 return -EINVAL;
4867
Daniel Vetter23010e42010-03-08 13:35:02 +01004868 obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004869
4870 if (obj_priv->phys_obj) {
4871 if (obj_priv->phys_obj->id == id)
4872 return 0;
4873 i915_gem_detach_phys_object(dev, obj);
4874 }
4875
Dave Airlie71acb5e2008-12-30 20:31:46 +10004876 /* create a new object */
4877 if (!dev_priv->mm.phys_objs[id - 1]) {
4878 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004879 obj->size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004880 if (ret) {
Linus Torvaldsaeb565d2009-01-26 10:01:53 -08004881 DRM_ERROR("failed to init phys object %d size: %zu\n", id, obj->size);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004882 goto out;
4883 }
4884 }
4885
4886 /* bind to the object */
4887 obj_priv->phys_obj = dev_priv->mm.phys_objs[id - 1];
4888 obj_priv->phys_obj->cur_obj = obj;
4889
Chris Wilson4bdadb92010-01-27 13:36:32 +00004890 ret = i915_gem_object_get_pages(obj, 0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004891 if (ret) {
4892 DRM_ERROR("failed to get page list\n");
4893 goto out;
4894 }
4895
4896 page_count = obj->size / PAGE_SIZE;
4897
4898 for (i = 0; i < page_count; i++) {
Eric Anholt856fa192009-03-19 14:10:50 -07004899 char *src = kmap_atomic(obj_priv->pages[i], KM_USER0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004900 char *dst = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4901
4902 memcpy(dst, src, PAGE_SIZE);
4903 kunmap_atomic(src, KM_USER0);
4904 }
4905
Chris Wilsond78b47b2009-06-17 21:52:49 +01004906 i915_gem_object_put_pages(obj);
4907
Dave Airlie71acb5e2008-12-30 20:31:46 +10004908 return 0;
4909out:
4910 return ret;
4911}
4912
4913static int
4914i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
4915 struct drm_i915_gem_pwrite *args,
4916 struct drm_file *file_priv)
4917{
Daniel Vetter23010e42010-03-08 13:35:02 +01004918 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004919 void *obj_addr;
4920 int ret;
4921 char __user *user_data;
4922
4923 user_data = (char __user *) (uintptr_t) args->data_ptr;
4924 obj_addr = obj_priv->phys_obj->handle->vaddr + args->offset;
4925
Zhao Yakui44d98a62009-10-09 11:39:40 +08004926 DRM_DEBUG_DRIVER("obj_addr %p, %lld\n", obj_addr, args->size);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004927 ret = copy_from_user(obj_addr, user_data, args->size);
4928 if (ret)
4929 return -EFAULT;
4930
4931 drm_agp_chipset_flush(dev);
4932 return 0;
4933}
Eric Anholtb9624422009-06-03 07:27:35 +00004934
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004935void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004936{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004937 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004938
4939 /* Clean up our request list when the client is going away, so that
4940 * later retire_requests won't dereference our soon-to-be-gone
4941 * file_priv.
4942 */
Chris Wilson1c255952010-09-26 11:03:27 +01004943 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004944 while (!list_empty(&file_priv->mm.request_list)) {
4945 struct drm_i915_gem_request *request;
4946
4947 request = list_first_entry(&file_priv->mm.request_list,
4948 struct drm_i915_gem_request,
4949 client_list);
4950 list_del(&request->client_list);
4951 request->file_priv = NULL;
4952 }
Chris Wilson1c255952010-09-26 11:03:27 +01004953 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004954}
Chris Wilson31169712009-09-14 16:50:28 +01004955
Chris Wilson31169712009-09-14 16:50:28 +01004956static int
Chris Wilson1637ef42010-04-20 17:10:35 +01004957i915_gpu_is_active(struct drm_device *dev)
4958{
4959 drm_i915_private_t *dev_priv = dev->dev_private;
4960 int lists_empty;
4961
Chris Wilson1637ef42010-04-20 17:10:35 +01004962 lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
Zou Nan hai852835f2010-05-21 09:08:56 +08004963 list_empty(&dev_priv->render_ring.active_list);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004964 if (HAS_BSD(dev))
4965 lists_empty &= list_empty(&dev_priv->bsd_ring.active_list);
Chris Wilson1637ef42010-04-20 17:10:35 +01004966
4967 return !lists_empty;
4968}
4969
4970static int
Dave Chinner7f8275d2010-07-19 14:56:17 +10004971i915_gem_shrink(struct shrinker *shrink, int nr_to_scan, gfp_t gfp_mask)
Chris Wilson31169712009-09-14 16:50:28 +01004972{
4973 drm_i915_private_t *dev_priv, *next_dev;
4974 struct drm_i915_gem_object *obj_priv, *next_obj;
4975 int cnt = 0;
4976 int would_deadlock = 1;
4977
4978 /* "fast-path" to count number of available objects */
4979 if (nr_to_scan == 0) {
4980 spin_lock(&shrink_list_lock);
4981 list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
4982 struct drm_device *dev = dev_priv->dev;
4983
4984 if (mutex_trylock(&dev->struct_mutex)) {
4985 list_for_each_entry(obj_priv,
4986 &dev_priv->mm.inactive_list,
4987 list)
4988 cnt++;
4989 mutex_unlock(&dev->struct_mutex);
4990 }
4991 }
4992 spin_unlock(&shrink_list_lock);
4993
4994 return (cnt / 100) * sysctl_vfs_cache_pressure;
4995 }
4996
4997 spin_lock(&shrink_list_lock);
4998
Chris Wilson1637ef42010-04-20 17:10:35 +01004999rescan:
Chris Wilson31169712009-09-14 16:50:28 +01005000 /* first scan for clean buffers */
5001 list_for_each_entry_safe(dev_priv, next_dev,
5002 &shrink_list, mm.shrink_list) {
5003 struct drm_device *dev = dev_priv->dev;
5004
5005 if (! mutex_trylock(&dev->struct_mutex))
5006 continue;
5007
5008 spin_unlock(&shrink_list_lock);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01005009 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08005010
Chris Wilson31169712009-09-14 16:50:28 +01005011 list_for_each_entry_safe(obj_priv, next_obj,
5012 &dev_priv->mm.inactive_list,
5013 list) {
5014 if (i915_gem_object_is_purgeable(obj_priv)) {
Daniel Vettera8089e82010-04-09 19:05:09 +00005015 i915_gem_object_unbind(&obj_priv->base);
Chris Wilson31169712009-09-14 16:50:28 +01005016 if (--nr_to_scan <= 0)
5017 break;
5018 }
5019 }
5020
5021 spin_lock(&shrink_list_lock);
5022 mutex_unlock(&dev->struct_mutex);
5023
Chris Wilson963b4832009-09-20 23:03:54 +01005024 would_deadlock = 0;
5025
Chris Wilson31169712009-09-14 16:50:28 +01005026 if (nr_to_scan <= 0)
5027 break;
5028 }
5029
5030 /* second pass, evict/count anything still on the inactive list */
5031 list_for_each_entry_safe(dev_priv, next_dev,
5032 &shrink_list, mm.shrink_list) {
5033 struct drm_device *dev = dev_priv->dev;
5034
5035 if (! mutex_trylock(&dev->struct_mutex))
5036 continue;
5037
5038 spin_unlock(&shrink_list_lock);
5039
5040 list_for_each_entry_safe(obj_priv, next_obj,
5041 &dev_priv->mm.inactive_list,
5042 list) {
5043 if (nr_to_scan > 0) {
Daniel Vettera8089e82010-04-09 19:05:09 +00005044 i915_gem_object_unbind(&obj_priv->base);
Chris Wilson31169712009-09-14 16:50:28 +01005045 nr_to_scan--;
5046 } else
5047 cnt++;
5048 }
5049
5050 spin_lock(&shrink_list_lock);
5051 mutex_unlock(&dev->struct_mutex);
5052
5053 would_deadlock = 0;
5054 }
5055
Chris Wilson1637ef42010-04-20 17:10:35 +01005056 if (nr_to_scan) {
5057 int active = 0;
5058
5059 /*
5060 * We are desperate for pages, so as a last resort, wait
5061 * for the GPU to finish and discard whatever we can.
5062 * This has a dramatic impact to reduce the number of
5063 * OOM-killer events whilst running the GPU aggressively.
5064 */
5065 list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
5066 struct drm_device *dev = dev_priv->dev;
5067
5068 if (!mutex_trylock(&dev->struct_mutex))
5069 continue;
5070
5071 spin_unlock(&shrink_list_lock);
5072
5073 if (i915_gpu_is_active(dev)) {
5074 i915_gpu_idle(dev);
5075 active++;
5076 }
5077
5078 spin_lock(&shrink_list_lock);
5079 mutex_unlock(&dev->struct_mutex);
5080 }
5081
5082 if (active)
5083 goto rescan;
5084 }
5085
Chris Wilson31169712009-09-14 16:50:28 +01005086 spin_unlock(&shrink_list_lock);
5087
5088 if (would_deadlock)
5089 return -1;
5090 else if (cnt > 0)
5091 return (cnt / 100) * sysctl_vfs_cache_pressure;
5092 else
5093 return 0;
5094}
5095
5096static struct shrinker shrinker = {
5097 .shrink = i915_gem_shrink,
5098 .seeks = DEFAULT_SEEKS,
5099};
5100
5101__init void
5102i915_gem_shrinker_init(void)
5103{
5104 register_shrinker(&shrinker);
5105}
5106
5107__exit void
5108i915_gem_shrinker_exit(void)
5109{
5110 unregister_shrinker(&shrinker);
5111}