blob: 9915e4d1418cf060005b1a95370b4c081168fc7e [file] [log] [blame]
Govindraj.Rb6126332010-09-27 20:20:49 +05301/*
2 * Driver for OMAP-UART controller.
3 * Based on drivers/serial/8250.c
4 *
5 * Copyright (C) 2010 Texas Instruments.
6 *
7 * Authors:
8 * Govindraj R <govindraj.raja@ti.com>
9 * Thara Gopinath <thara@ti.com>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -030016 * Note: This driver is made separate from 8250 driver as we cannot
Govindraj.Rb6126332010-09-27 20:20:49 +053017 * over load 8250 driver with omap platform specific configuration for
18 * features like DMA, it makes easier to implement features like DMA and
19 * hardware flow control and software flow control configuration with
20 * this driver as required for the omap-platform.
21 */
22
Thomas Weber364a6ec2011-02-01 08:30:41 +010023#if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
24#define SUPPORT_SYSRQ
25#endif
26
Govindraj.Rb6126332010-09-27 20:20:49 +053027#include <linux/module.h>
28#include <linux/init.h>
29#include <linux/console.h>
30#include <linux/serial_reg.h>
31#include <linux/delay.h>
32#include <linux/slab.h>
33#include <linux/tty.h>
34#include <linux/tty_flip.h>
Felipe Balbid21e4002012-09-06 15:45:38 +030035#include <linux/platform_device.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053036#include <linux/io.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053037#include <linux/clk.h>
38#include <linux/serial_core.h>
39#include <linux/irq.h>
Govindraj.Rfcdca752011-02-28 18:12:23 +053040#include <linux/pm_runtime.h>
Rajendra Nayakd92b0df2011-12-14 17:25:45 +053041#include <linux/of.h>
NeilBrown9574f362012-07-30 10:30:26 +100042#include <linux/gpio.h>
Tony Lindgren3dbc5ce2012-09-07 10:59:40 -070043#include <linux/pinctrl/consumer.h>
Tony Lindgrend9ba5732012-12-14 09:09:11 -080044#include <linux/platform_data/serial-omap.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053045
Russell Kingf91b55ab2012-10-06 10:50:58 +010046#define OMAP_MAX_HSUART_PORTS 6
47
Govindraj.R7c77c8d2012-04-03 19:12:34 +053048#define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
49
50#define OMAP_UART_REV_42 0x0402
51#define OMAP_UART_REV_46 0x0406
52#define OMAP_UART_REV_52 0x0502
53#define OMAP_UART_REV_63 0x0603
54
Russell Kingf91b55ab2012-10-06 10:50:58 +010055#define UART_ERRATA_i202_MDR1_ACCESS BIT(0)
56#define UART_ERRATA_i291_DMA_FORCEIDLE BIT(1)
57
Rajendra Nayak8fe789d2011-12-14 17:25:44 +053058#define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
59
Paul Walmsley0ba5f662012-01-25 19:50:36 -070060/* SCR register bitmasks */
61#define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
Russell Kingf91b55ab2012-10-06 10:50:58 +010062#define OMAP_UART_SCR_TX_EMPTY (1 << 3)
Paul Walmsley0ba5f662012-01-25 19:50:36 -070063
64/* FCR register bitmasks */
Paul Walmsley0ba5f662012-01-25 19:50:36 -070065#define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
Felipe Balbi6721ab72012-09-06 15:45:40 +030066#define OMAP_UART_FCR_TX_FIFO_TRIG_MASK (0x3 << 4)
Paul Walmsley0ba5f662012-01-25 19:50:36 -070067
Govindraj.R7c77c8d2012-04-03 19:12:34 +053068/* MVR register bitmasks */
69#define OMAP_UART_MVR_SCHEME_SHIFT 30
70
71#define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
72#define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
73#define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
74
75#define OMAP_UART_MVR_MAJ_MASK 0x700
76#define OMAP_UART_MVR_MAJ_SHIFT 8
77#define OMAP_UART_MVR_MIN_MASK 0x3f
78
Russell Kingf91b55ab2012-10-06 10:50:58 +010079#define OMAP_UART_DMA_CH_FREE -1
80
81#define MSR_SAVE_FLAGS UART_MSR_ANY_DELTA
82#define OMAP_MODE13X_SPEED 230400
83
84/* WER = 0x7F
85 * Enable module level wakeup in WER reg
86 */
87#define OMAP_UART_WER_MOD_WKUP 0X7F
88
89/* Enable XON/XOFF flow control on output */
Russell King3af08bd2012-10-05 13:32:08 +010090#define OMAP_UART_SW_TX 0x08
Russell Kingf91b55ab2012-10-06 10:50:58 +010091
92/* Enable XON/XOFF flow control on input */
Russell King3af08bd2012-10-05 13:32:08 +010093#define OMAP_UART_SW_RX 0x02
Russell Kingf91b55ab2012-10-06 10:50:58 +010094
95#define OMAP_UART_SW_CLR 0xF0
96
97#define OMAP_UART_TCR_TRIG 0x0F
98
99struct uart_omap_dma {
100 u8 uart_dma_tx;
101 u8 uart_dma_rx;
102 int rx_dma_channel;
103 int tx_dma_channel;
104 dma_addr_t rx_buf_dma_phys;
105 dma_addr_t tx_buf_dma_phys;
106 unsigned int uart_base;
107 /*
108 * Buffer for rx dma.It is not required for tx because the buffer
109 * comes from port structure.
110 */
111 unsigned char *rx_buf;
112 unsigned int prev_rx_dma_pos;
113 int tx_buf_size;
114 int tx_dma_used;
115 int rx_dma_used;
116 spinlock_t tx_lock;
117 spinlock_t rx_lock;
118 /* timer to poll activity on rx dma */
119 struct timer_list rx_timer;
120 unsigned int rx_buf_size;
121 unsigned int rx_poll_rate;
122 unsigned int rx_timeout;
123};
124
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300125struct uart_omap_port {
126 struct uart_port port;
127 struct uart_omap_dma uart_dma;
128 struct device *dev;
129
130 unsigned char ier;
131 unsigned char lcr;
132 unsigned char mcr;
133 unsigned char fcr;
134 unsigned char efr;
135 unsigned char dll;
136 unsigned char dlh;
137 unsigned char mdr1;
138 unsigned char scr;
139
140 int use_dma;
141 /*
142 * Some bits in registers are cleared on a read, so they must
143 * be saved whenever the register is read but the bits will not
144 * be immediately processed.
145 */
146 unsigned int lsr_break_flag;
147 unsigned char msr_saved_flags;
148 char name[20];
149 unsigned long port_activity;
Shubhrajyoti D39aee512012-10-03 17:24:36 +0530150 int context_loss_cnt;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300151 u32 errata;
152 u8 wakeups_enabled;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300153
Felipe Balbie36851d2012-09-07 18:34:19 +0300154 int DTR_gpio;
155 int DTR_inverted;
156 int DTR_active;
157
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300158 struct pm_qos_request pm_qos_request;
159 u32 latency;
160 u32 calc_latency;
161 struct work_struct qos_work;
Tony Lindgren3dbc5ce2012-09-07 10:59:40 -0700162 struct pinctrl *pins;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300163};
164
165#define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
166
Govindraj.Rb6126332010-09-27 20:20:49 +0530167static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
168
169/* Forward declaration of functions */
Govindraj.R94734742011-11-07 19:00:33 +0530170static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +0530171
Govindraj.R2fd14962011-11-09 17:41:21 +0530172static struct workqueue_struct *serial_omap_uart_wq;
Govindraj.Rb6126332010-09-27 20:20:49 +0530173
174static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
175{
176 offset <<= up->port.regshift;
177 return readw(up->port.membase + offset);
178}
179
180static inline void serial_out(struct uart_omap_port *up, int offset, int value)
181{
182 offset <<= up->port.regshift;
183 writew(value, up->port.membase + offset);
184}
185
186static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
187{
188 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
189 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
190 UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
191 serial_out(up, UART_FCR, 0);
192}
193
Felipe Balbie5b57c02012-08-23 13:32:42 +0300194static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
195{
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300196 struct omap_uart_port_info *pdata = up->dev->platform_data;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300197
Felipe Balbice2f08d2012-09-07 21:10:33 +0300198 if (!pdata || !pdata->get_context_loss_count)
Felipe Balbie5b57c02012-08-23 13:32:42 +0300199 return 0;
200
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300201 return pdata->get_context_loss_count(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300202}
203
204static void serial_omap_set_forceidle(struct uart_omap_port *up)
205{
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300206 struct omap_uart_port_info *pdata = up->dev->platform_data;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300207
Felipe Balbice2f08d2012-09-07 21:10:33 +0300208 if (!pdata || !pdata->set_forceidle)
209 return;
210
211 pdata->set_forceidle(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300212}
213
214static void serial_omap_set_noidle(struct uart_omap_port *up)
215{
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300216 struct omap_uart_port_info *pdata = up->dev->platform_data;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300217
Felipe Balbice2f08d2012-09-07 21:10:33 +0300218 if (!pdata || !pdata->set_noidle)
219 return;
220
221 pdata->set_noidle(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300222}
223
224static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
225{
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300226 struct omap_uart_port_info *pdata = up->dev->platform_data;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300227
Felipe Balbice2f08d2012-09-07 21:10:33 +0300228 if (!pdata || !pdata->enable_wakeup)
229 return;
230
231 pdata->enable_wakeup(up->dev, enable);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300232}
233
Govindraj.Rb6126332010-09-27 20:20:49 +0530234/*
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500235 * serial_omap_baud_is_mode16 - check if baud rate is MODE16X
236 * @port: uart port info
237 * @baud: baudrate for which mode needs to be determined
238 *
239 * Returns true if baud rate is MODE16X and false if MODE13X
240 * Original table in OMAP TRM named "UART Mode Baud Rates, Divisor Values,
241 * and Error Rates" determines modes not for all common baud rates.
242 * E.g. for 1000000 baud rate mode must be 16x, but according to that
243 * table it's determined as 13x.
244 */
245static bool
246serial_omap_baud_is_mode16(struct uart_port *port, unsigned int baud)
247{
248 unsigned int n13 = port->uartclk / (13 * baud);
249 unsigned int n16 = port->uartclk / (16 * baud);
250 int baudAbsDiff13 = baud - (port->uartclk / (13 * n13));
251 int baudAbsDiff16 = baud - (port->uartclk / (16 * n16));
252 if(baudAbsDiff13 < 0)
253 baudAbsDiff13 = -baudAbsDiff13;
254 if(baudAbsDiff16 < 0)
255 baudAbsDiff16 = -baudAbsDiff16;
256
257 return (baudAbsDiff13 > baudAbsDiff16);
258}
259
260/*
Govindraj.Rb6126332010-09-27 20:20:49 +0530261 * serial_omap_get_divisor - calculate divisor value
262 * @port: uart port info
263 * @baud: baudrate for which divisor needs to be calculated.
Govindraj.Rb6126332010-09-27 20:20:49 +0530264 */
265static unsigned int
266serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
267{
268 unsigned int divisor;
269
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500270 if (!serial_omap_baud_is_mode16(port, baud))
Govindraj.Rb6126332010-09-27 20:20:49 +0530271 divisor = 13;
272 else
273 divisor = 16;
274 return port->uartclk/(baud * divisor);
275}
276
Govindraj.Rb6126332010-09-27 20:20:49 +0530277static void serial_omap_enable_ms(struct uart_port *port)
278{
Felipe Balbic990f352012-08-23 13:32:41 +0300279 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530280
Rajendra Nayakba774332011-12-14 17:25:43 +0530281 dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530282
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300283 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530284 up->ier |= UART_IER_MSI;
285 serial_out(up, UART_IER, up->ier);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300286 pm_runtime_mark_last_busy(up->dev);
287 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530288}
289
290static void serial_omap_stop_tx(struct uart_port *port)
291{
Felipe Balbic990f352012-08-23 13:32:41 +0300292 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530293
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300294 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530295 if (up->ier & UART_IER_THRI) {
296 up->ier &= ~UART_IER_THRI;
297 serial_out(up, UART_IER, up->ier);
298 }
Govindraj.Rfcdca752011-02-28 18:12:23 +0530299
Felipe Balbi49457432012-09-06 15:45:21 +0300300 serial_omap_set_forceidle(up);
Paul Walmsleybe4b0282012-01-25 19:50:52 -0700301
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300302 pm_runtime_mark_last_busy(up->dev);
303 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530304}
305
306static void serial_omap_stop_rx(struct uart_port *port)
307{
Felipe Balbic990f352012-08-23 13:32:41 +0300308 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530309
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300310 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530311 up->ier &= ~UART_IER_RLSI;
312 up->port.read_status_mask &= ~UART_LSR_DR;
313 serial_out(up, UART_IER, up->ier);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300314 pm_runtime_mark_last_busy(up->dev);
315 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530316}
317
Felipe Balbibf63a082012-09-06 15:45:25 +0300318static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
Govindraj.Rb6126332010-09-27 20:20:49 +0530319{
320 struct circ_buf *xmit = &up->port.state->xmit;
321 int count;
322
Felipe Balbibf63a082012-09-06 15:45:25 +0300323 if (!(lsr & UART_LSR_THRE))
324 return;
325
Govindraj.Rb6126332010-09-27 20:20:49 +0530326 if (up->port.x_char) {
327 serial_out(up, UART_TX, up->port.x_char);
328 up->port.icount.tx++;
329 up->port.x_char = 0;
330 return;
331 }
332 if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
333 serial_omap_stop_tx(&up->port);
334 return;
335 }
Greg Kroah-Hartmanaf681ca2012-01-26 11:14:42 -0800336 count = up->port.fifosize / 4;
Govindraj.Rb6126332010-09-27 20:20:49 +0530337 do {
338 serial_out(up, UART_TX, xmit->buf[xmit->tail]);
339 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
340 up->port.icount.tx++;
341 if (uart_circ_empty(xmit))
342 break;
343 } while (--count > 0);
344
Ruchika Kharwar0324a822012-09-06 15:45:34 +0300345 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) {
346 spin_unlock(&up->port.lock);
Govindraj.Rb6126332010-09-27 20:20:49 +0530347 uart_write_wakeup(&up->port);
Ruchika Kharwar0324a822012-09-06 15:45:34 +0300348 spin_lock(&up->port.lock);
349 }
Govindraj.Rb6126332010-09-27 20:20:49 +0530350
351 if (uart_circ_empty(xmit))
352 serial_omap_stop_tx(&up->port);
353}
354
355static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
356{
357 if (!(up->ier & UART_IER_THRI)) {
358 up->ier |= UART_IER_THRI;
359 serial_out(up, UART_IER, up->ier);
360 }
361}
362
363static void serial_omap_start_tx(struct uart_port *port)
364{
Felipe Balbic990f352012-08-23 13:32:41 +0300365 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530366
Felipe Balbi49457432012-09-06 15:45:21 +0300367 pm_runtime_get_sync(up->dev);
368 serial_omap_enable_ier_thri(up);
369 serial_omap_set_noidle(up);
370 pm_runtime_mark_last_busy(up->dev);
371 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530372}
373
Russell King3af08bd2012-10-05 13:32:08 +0100374static void serial_omap_throttle(struct uart_port *port)
375{
376 struct uart_omap_port *up = to_uart_omap_port(port);
377 unsigned long flags;
378
379 pm_runtime_get_sync(up->dev);
380 spin_lock_irqsave(&up->port.lock, flags);
381 up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
382 serial_out(up, UART_IER, up->ier);
383 spin_unlock_irqrestore(&up->port.lock, flags);
384 pm_runtime_mark_last_busy(up->dev);
385 pm_runtime_put_autosuspend(up->dev);
386}
387
388static void serial_omap_unthrottle(struct uart_port *port)
389{
390 struct uart_omap_port *up = to_uart_omap_port(port);
391 unsigned long flags;
392
393 pm_runtime_get_sync(up->dev);
394 spin_lock_irqsave(&up->port.lock, flags);
395 up->ier |= UART_IER_RLSI | UART_IER_RDI;
396 serial_out(up, UART_IER, up->ier);
397 spin_unlock_irqrestore(&up->port.lock, flags);
398 pm_runtime_mark_last_busy(up->dev);
399 pm_runtime_put_autosuspend(up->dev);
400}
401
Govindraj.Rb6126332010-09-27 20:20:49 +0530402static unsigned int check_modem_status(struct uart_omap_port *up)
403{
404 unsigned int status;
405
406 status = serial_in(up, UART_MSR);
407 status |= up->msr_saved_flags;
408 up->msr_saved_flags = 0;
409 if ((status & UART_MSR_ANY_DELTA) == 0)
410 return status;
411
412 if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
413 up->port.state != NULL) {
414 if (status & UART_MSR_TERI)
415 up->port.icount.rng++;
416 if (status & UART_MSR_DDSR)
417 up->port.icount.dsr++;
418 if (status & UART_MSR_DDCD)
419 uart_handle_dcd_change
420 (&up->port, status & UART_MSR_DCD);
421 if (status & UART_MSR_DCTS)
422 uart_handle_cts_change
423 (&up->port, status & UART_MSR_CTS);
424 wake_up_interruptible(&up->port.state->port.delta_msr_wait);
425 }
426
427 return status;
428}
429
Felipe Balbi72256cb2012-09-06 15:45:24 +0300430static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
431{
432 unsigned int flag;
Shubhrajyoti D9a12fcf2012-09-21 20:07:19 +0530433 unsigned char ch = 0;
434
435 if (likely(lsr & UART_LSR_DR))
436 ch = serial_in(up, UART_RX);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300437
438 up->port.icount.rx++;
439 flag = TTY_NORMAL;
440
441 if (lsr & UART_LSR_BI) {
442 flag = TTY_BREAK;
443 lsr &= ~(UART_LSR_FE | UART_LSR_PE);
444 up->port.icount.brk++;
445 /*
446 * We do the SysRQ and SAK checking
447 * here because otherwise the break
448 * may get masked by ignore_status_mask
449 * or read_status_mask.
450 */
451 if (uart_handle_break(&up->port))
452 return;
453
454 }
455
456 if (lsr & UART_LSR_PE) {
457 flag = TTY_PARITY;
458 up->port.icount.parity++;
459 }
460
461 if (lsr & UART_LSR_FE) {
462 flag = TTY_FRAME;
463 up->port.icount.frame++;
464 }
465
466 if (lsr & UART_LSR_OE)
467 up->port.icount.overrun++;
468
469#ifdef CONFIG_SERIAL_OMAP_CONSOLE
470 if (up->port.line == up->port.cons->index) {
471 /* Recover the break flag from console xmit */
472 lsr |= up->lsr_break_flag;
473 }
474#endif
475 uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
476}
477
478static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
479{
480 unsigned char ch = 0;
481 unsigned int flag;
482
483 if (!(lsr & UART_LSR_DR))
484 return;
485
486 ch = serial_in(up, UART_RX);
487 flag = TTY_NORMAL;
488 up->port.icount.rx++;
489
490 if (uart_handle_sysrq_char(&up->port, ch))
491 return;
492
493 uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
494}
495
Govindraj.Rb6126332010-09-27 20:20:49 +0530496/**
497 * serial_omap_irq() - This handles the interrupt from one port
498 * @irq: uart port irq number
499 * @dev_id: uart port info
500 */
Felipe Balbi52c55132012-09-06 15:45:33 +0300501static irqreturn_t serial_omap_irq(int irq, void *dev_id)
Govindraj.Rb6126332010-09-27 20:20:49 +0530502{
503 struct uart_omap_port *up = dev_id;
504 unsigned int iir, lsr;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300505 unsigned int type;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300506 irqreturn_t ret = IRQ_NONE;
Felipe Balbi72256cb2012-09-06 15:45:24 +0300507 int max_count = 256;
Govindraj.Rb6126332010-09-27 20:20:49 +0530508
Felipe Balbi6c3a30c2012-09-06 15:45:30 +0300509 spin_lock(&up->port.lock);
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300510 pm_runtime_get_sync(up->dev);
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300511
Felipe Balbi72256cb2012-09-06 15:45:24 +0300512 do {
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300513 iir = serial_in(up, UART_IIR);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300514 if (iir & UART_IIR_NO_INT)
515 break;
Govindraj.Rb6126332010-09-27 20:20:49 +0530516
Felipe Balbi72256cb2012-09-06 15:45:24 +0300517 ret = IRQ_HANDLED;
518 lsr = serial_in(up, UART_LSR);
519
520 /* extract IRQ type from IIR register */
521 type = iir & 0x3e;
522
523 switch (type) {
524 case UART_IIR_MSI:
525 check_modem_status(up);
526 break;
527 case UART_IIR_THRI:
Felipe Balbibf63a082012-09-06 15:45:25 +0300528 transmit_chars(up, lsr);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300529 break;
530 case UART_IIR_RX_TIMEOUT:
531 /* FALLTHROUGH */
532 case UART_IIR_RDI:
533 serial_omap_rdi(up, lsr);
534 break;
535 case UART_IIR_RLSI:
536 serial_omap_rlsi(up, lsr);
537 break;
538 case UART_IIR_CTS_RTS_DSR:
539 /* simply try again */
540 break;
541 case UART_IIR_XOFF:
542 /* FALLTHROUGH */
543 default:
544 break;
545 }
546 } while (!(iir & UART_IIR_NO_INT) && max_count--);
547
Felipe Balbi6c3a30c2012-09-06 15:45:30 +0300548 spin_unlock(&up->port.lock);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300549
Jiri Slaby2e124b42013-01-03 15:53:06 +0100550 tty_flip_buffer_push(&up->port.state->port);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300551
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300552 pm_runtime_mark_last_busy(up->dev);
553 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530554 up->port_activity = jiffies;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300555
556 return ret;
Govindraj.Rb6126332010-09-27 20:20:49 +0530557}
558
559static unsigned int serial_omap_tx_empty(struct uart_port *port)
560{
Felipe Balbic990f352012-08-23 13:32:41 +0300561 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530562 unsigned long flags = 0;
563 unsigned int ret = 0;
564
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300565 pm_runtime_get_sync(up->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +0530566 dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530567 spin_lock_irqsave(&up->port.lock, flags);
568 ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
569 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300570 pm_runtime_mark_last_busy(up->dev);
571 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530572 return ret;
573}
574
575static unsigned int serial_omap_get_mctrl(struct uart_port *port)
576{
Felipe Balbic990f352012-08-23 13:32:41 +0300577 struct uart_omap_port *up = to_uart_omap_port(port);
Shubhrajyoti D514f31d2011-11-21 15:43:28 +0530578 unsigned int status;
Govindraj.Rb6126332010-09-27 20:20:49 +0530579 unsigned int ret = 0;
580
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300581 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530582 status = check_modem_status(up);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300583 pm_runtime_mark_last_busy(up->dev);
584 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530585
Rajendra Nayakba774332011-12-14 17:25:43 +0530586 dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530587
588 if (status & UART_MSR_DCD)
589 ret |= TIOCM_CAR;
590 if (status & UART_MSR_RI)
591 ret |= TIOCM_RNG;
592 if (status & UART_MSR_DSR)
593 ret |= TIOCM_DSR;
594 if (status & UART_MSR_CTS)
595 ret |= TIOCM_CTS;
596 return ret;
597}
598
599static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
600{
Felipe Balbic990f352012-08-23 13:32:41 +0300601 struct uart_omap_port *up = to_uart_omap_port(port);
Russell King9363f8f2012-10-05 12:23:28 +0100602 unsigned char mcr = 0, old_mcr;
Govindraj.Rb6126332010-09-27 20:20:49 +0530603
Rajendra Nayakba774332011-12-14 17:25:43 +0530604 dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530605 if (mctrl & TIOCM_RTS)
606 mcr |= UART_MCR_RTS;
607 if (mctrl & TIOCM_DTR)
608 mcr |= UART_MCR_DTR;
609 if (mctrl & TIOCM_OUT1)
610 mcr |= UART_MCR_OUT1;
611 if (mctrl & TIOCM_OUT2)
612 mcr |= UART_MCR_OUT2;
613 if (mctrl & TIOCM_LOOP)
614 mcr |= UART_MCR_LOOP;
615
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300616 pm_runtime_get_sync(up->dev);
Russell King9363f8f2012-10-05 12:23:28 +0100617 old_mcr = serial_in(up, UART_MCR);
618 old_mcr &= ~(UART_MCR_LOOP | UART_MCR_OUT2 | UART_MCR_OUT1 |
619 UART_MCR_DTR | UART_MCR_RTS);
620 up->mcr = old_mcr | mcr;
Govindraj.Rc538d202011-11-07 18:57:03 +0530621 serial_out(up, UART_MCR, up->mcr);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300622 pm_runtime_mark_last_busy(up->dev);
623 pm_runtime_put_autosuspend(up->dev);
NeilBrown9574f362012-07-30 10:30:26 +1000624
625 if (gpio_is_valid(up->DTR_gpio) &&
626 !!(mctrl & TIOCM_DTR) != up->DTR_active) {
627 up->DTR_active = !up->DTR_active;
628 if (gpio_cansleep(up->DTR_gpio))
629 schedule_work(&up->qos_work);
630 else
631 gpio_set_value(up->DTR_gpio,
632 up->DTR_active != up->DTR_inverted);
633 }
Govindraj.Rb6126332010-09-27 20:20:49 +0530634}
635
636static void serial_omap_break_ctl(struct uart_port *port, int break_state)
637{
Felipe Balbic990f352012-08-23 13:32:41 +0300638 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530639 unsigned long flags = 0;
640
Rajendra Nayakba774332011-12-14 17:25:43 +0530641 dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300642 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530643 spin_lock_irqsave(&up->port.lock, flags);
644 if (break_state == -1)
645 up->lcr |= UART_LCR_SBC;
646 else
647 up->lcr &= ~UART_LCR_SBC;
648 serial_out(up, UART_LCR, up->lcr);
649 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300650 pm_runtime_mark_last_busy(up->dev);
651 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530652}
653
654static int serial_omap_startup(struct uart_port *port)
655{
Felipe Balbic990f352012-08-23 13:32:41 +0300656 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530657 unsigned long flags = 0;
658 int retval;
659
660 /*
661 * Allocate the IRQ
662 */
663 retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
664 up->name, up);
665 if (retval)
666 return retval;
667
Rajendra Nayakba774332011-12-14 17:25:43 +0530668 dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530669
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300670 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530671 /*
672 * Clear the FIFO buffers and disable them.
673 * (they will be reenabled in set_termios())
674 */
675 serial_omap_clear_fifos(up);
676 /* For Hardware flow control */
677 serial_out(up, UART_MCR, UART_MCR_RTS);
678
679 /*
680 * Clear the interrupt registers.
681 */
682 (void) serial_in(up, UART_LSR);
683 if (serial_in(up, UART_LSR) & UART_LSR_DR)
684 (void) serial_in(up, UART_RX);
685 (void) serial_in(up, UART_IIR);
686 (void) serial_in(up, UART_MSR);
687
688 /*
689 * Now, initialize the UART
690 */
691 serial_out(up, UART_LCR, UART_LCR_WLEN8);
692 spin_lock_irqsave(&up->port.lock, flags);
693 /*
694 * Most PC uarts need OUT2 raised to enable interrupts.
695 */
696 up->port.mctrl |= TIOCM_OUT2;
697 serial_omap_set_mctrl(&up->port, up->port.mctrl);
698 spin_unlock_irqrestore(&up->port.lock, flags);
699
700 up->msr_saved_flags = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530701 /*
702 * Finally, enable interrupts. Note: Modem status interrupts
703 * are set via set_termios(), which will be occurring imminently
704 * anyway, so we don't enable them here.
705 */
706 up->ier = UART_IER_RLSI | UART_IER_RDI;
707 serial_out(up, UART_IER, up->ier);
708
Jarkko Nikula78841462011-01-24 17:51:22 +0200709 /* Enable module level wake up */
710 serial_out(up, UART_OMAP_WER, OMAP_UART_WER_MOD_WKUP);
711
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300712 pm_runtime_mark_last_busy(up->dev);
713 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530714 up->port_activity = jiffies;
715 return 0;
716}
717
718static void serial_omap_shutdown(struct uart_port *port)
719{
Felipe Balbic990f352012-08-23 13:32:41 +0300720 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530721 unsigned long flags = 0;
722
Rajendra Nayakba774332011-12-14 17:25:43 +0530723 dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530724
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300725 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530726 /*
727 * Disable interrupts from this port
728 */
729 up->ier = 0;
730 serial_out(up, UART_IER, 0);
731
732 spin_lock_irqsave(&up->port.lock, flags);
733 up->port.mctrl &= ~TIOCM_OUT2;
734 serial_omap_set_mctrl(&up->port, up->port.mctrl);
735 spin_unlock_irqrestore(&up->port.lock, flags);
736
737 /*
738 * Disable break condition and FIFOs
739 */
740 serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
741 serial_omap_clear_fifos(up);
742
743 /*
744 * Read data port to reset things, and then free the irq
745 */
746 if (serial_in(up, UART_LSR) & UART_LSR_DR)
747 (void) serial_in(up, UART_RX);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530748
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300749 pm_runtime_mark_last_busy(up->dev);
750 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530751 free_irq(up->port.irq, up);
752}
753
Govindraj.R2fd14962011-11-09 17:41:21 +0530754static void serial_omap_uart_qos_work(struct work_struct *work)
755{
756 struct uart_omap_port *up = container_of(work, struct uart_omap_port,
757 qos_work);
758
759 pm_qos_update_request(&up->pm_qos_request, up->latency);
NeilBrown9574f362012-07-30 10:30:26 +1000760 if (gpio_is_valid(up->DTR_gpio))
761 gpio_set_value_cansleep(up->DTR_gpio,
762 up->DTR_active != up->DTR_inverted);
Govindraj.R2fd14962011-11-09 17:41:21 +0530763}
764
Govindraj.Rb6126332010-09-27 20:20:49 +0530765static void
766serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
767 struct ktermios *old)
768{
Felipe Balbic990f352012-08-23 13:32:41 +0300769 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530770 unsigned char cval = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530771 unsigned long flags = 0;
772 unsigned int baud, quot;
773
774 switch (termios->c_cflag & CSIZE) {
775 case CS5:
776 cval = UART_LCR_WLEN5;
777 break;
778 case CS6:
779 cval = UART_LCR_WLEN6;
780 break;
781 case CS7:
782 cval = UART_LCR_WLEN7;
783 break;
784 default:
785 case CS8:
786 cval = UART_LCR_WLEN8;
787 break;
788 }
789
790 if (termios->c_cflag & CSTOPB)
791 cval |= UART_LCR_STOP;
792 if (termios->c_cflag & PARENB)
793 cval |= UART_LCR_PARITY;
794 if (!(termios->c_cflag & PARODD))
795 cval |= UART_LCR_EPAR;
Enric Balletbo i Serrafdbc7352012-12-06 09:45:04 +0100796 if (termios->c_cflag & CMSPAR)
797 cval |= UART_LCR_SPAR;
Govindraj.Rb6126332010-09-27 20:20:49 +0530798
799 /*
800 * Ask the core to calculate the divisor for us.
801 */
802
803 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
804 quot = serial_omap_get_divisor(port, baud);
805
Govindraj.R2fd14962011-11-09 17:41:21 +0530806 /* calculate wakeup latency constraint */
Paul Walmsley19723452012-01-25 19:50:56 -0700807 up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
Govindraj.R2fd14962011-11-09 17:41:21 +0530808 up->latency = up->calc_latency;
809 schedule_work(&up->qos_work);
810
Govindraj.Rc538d202011-11-07 18:57:03 +0530811 up->dll = quot & 0xff;
812 up->dlh = quot >> 8;
813 up->mdr1 = UART_OMAP_MDR1_DISABLE;
814
Govindraj.Rb6126332010-09-27 20:20:49 +0530815 up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
816 UART_FCR_ENABLE_FIFO;
Govindraj.Rb6126332010-09-27 20:20:49 +0530817
818 /*
819 * Ok, we're now changing the port state. Do it with
820 * interrupts disabled.
821 */
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300822 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530823 spin_lock_irqsave(&up->port.lock, flags);
824
825 /*
826 * Update the per-port timeout.
827 */
828 uart_update_timeout(port, termios->c_cflag, baud);
829
830 up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
831 if (termios->c_iflag & INPCK)
832 up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
833 if (termios->c_iflag & (BRKINT | PARMRK))
834 up->port.read_status_mask |= UART_LSR_BI;
835
836 /*
837 * Characters to ignore
838 */
839 up->port.ignore_status_mask = 0;
840 if (termios->c_iflag & IGNPAR)
841 up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
842 if (termios->c_iflag & IGNBRK) {
843 up->port.ignore_status_mask |= UART_LSR_BI;
844 /*
845 * If we're ignoring parity and break indicators,
846 * ignore overruns too (for real raw support).
847 */
848 if (termios->c_iflag & IGNPAR)
849 up->port.ignore_status_mask |= UART_LSR_OE;
850 }
851
852 /*
853 * ignore all characters if CREAD is not set
854 */
855 if ((termios->c_cflag & CREAD) == 0)
856 up->port.ignore_status_mask |= UART_LSR_DR;
857
858 /*
859 * Modem status interrupts
860 */
861 up->ier &= ~UART_IER_MSI;
862 if (UART_ENABLE_MS(&up->port, termios->c_cflag))
863 up->ier |= UART_IER_MSI;
864 serial_out(up, UART_IER, up->ier);
865 serial_out(up, UART_LCR, cval); /* reset DLAB */
Govindraj.Rc538d202011-11-07 18:57:03 +0530866 up->lcr = cval;
Govindraj.R32212892011-11-07 18:58:55 +0530867 up->scr = OMAP_UART_SCR_TX_EMPTY;
Govindraj.Rb6126332010-09-27 20:20:49 +0530868
869 /* FIFOs and DMA Settings */
870
871 /* FCR can be changed only when the
872 * baud clock is not running
873 * DLL_REG and DLH_REG set to 0.
874 */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800875 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530876 serial_out(up, UART_DLL, 0);
877 serial_out(up, UART_DLM, 0);
878 serial_out(up, UART_LCR, 0);
879
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800880 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530881
Russell King08bd4902012-10-05 13:54:53 +0100882 up->efr = serial_in(up, UART_EFR) & ~UART_EFR_ECB;
Russell Kingd864c032012-10-06 00:51:17 +0100883 up->efr &= ~UART_EFR_SCD;
Govindraj.Rb6126332010-09-27 20:20:49 +0530884 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
885
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800886 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Russell King08bd4902012-10-05 13:54:53 +0100887 up->mcr = serial_in(up, UART_MCR) & ~UART_MCR_TCRTLR;
Govindraj.Rb6126332010-09-27 20:20:49 +0530888 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
889 /* FIFO ENABLE, DMA MODE */
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700890
891 up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
Paul Walmsley0a697b22012-01-21 00:27:40 -0700892
Felipe Balbi6721ab72012-09-06 15:45:40 +0300893 /* Set receive FIFO threshold to 16 characters and
894 * transmit FIFO threshold to 16 spaces
895 */
Felipe Balbi49457432012-09-06 15:45:21 +0300896 up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
Felipe Balbi6721ab72012-09-06 15:45:40 +0300897 up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
898 up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
899 UART_FCR_ENABLE_FIFO;
Greg Kroah-Hartman8a74e9f2012-01-26 11:15:18 -0800900
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700901 serial_out(up, UART_FCR, up->fcr);
902 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
903
Govindraj.Rc538d202011-11-07 18:57:03 +0530904 serial_out(up, UART_OMAP_SCR, up->scr);
905
Russell King08bd4902012-10-05 13:54:53 +0100906 /* Reset UART_MCR_TCRTLR: this must be done with the EFR_ECB bit set */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800907 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530908 serial_out(up, UART_MCR, up->mcr);
Russell King08bd4902012-10-05 13:54:53 +0100909 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
910 serial_out(up, UART_EFR, up->efr);
911 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530912
913 /* Protocol, Baud Rate, and Interrupt Settings */
914
Govindraj.R94734742011-11-07 19:00:33 +0530915 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
916 serial_omap_mdr1_errataset(up, up->mdr1);
917 else
918 serial_out(up, UART_OMAP_MDR1, up->mdr1);
919
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800920 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530921 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
922
923 serial_out(up, UART_LCR, 0);
924 serial_out(up, UART_IER, 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800925 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530926
Govindraj.Rc538d202011-11-07 18:57:03 +0530927 serial_out(up, UART_DLL, up->dll); /* LS of divisor */
928 serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
Govindraj.Rb6126332010-09-27 20:20:49 +0530929
930 serial_out(up, UART_LCR, 0);
931 serial_out(up, UART_IER, up->ier);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800932 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530933
934 serial_out(up, UART_EFR, up->efr);
935 serial_out(up, UART_LCR, cval);
936
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500937 if (!serial_omap_baud_is_mode16(port, baud))
Govindraj.Rc538d202011-11-07 18:57:03 +0530938 up->mdr1 = UART_OMAP_MDR1_13X_MODE;
Govindraj.Rb6126332010-09-27 20:20:49 +0530939 else
Govindraj.Rc538d202011-11-07 18:57:03 +0530940 up->mdr1 = UART_OMAP_MDR1_16X_MODE;
941
Govindraj.R94734742011-11-07 19:00:33 +0530942 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
943 serial_omap_mdr1_errataset(up, up->mdr1);
944 else
945 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +0530946
Russell Kingc533e512012-10-06 09:34:36 +0100947 /* Configure flow control */
Russell Kingc7d059c2012-10-06 09:12:44 +0100948 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530949
Russell Kingc533e512012-10-06 09:34:36 +0100950 /* XON1/XOFF1 accessible mode B, TCRTLR=0, ECB=0 */
951 serial_out(up, UART_XON1, termios->c_cc[VSTART]);
952 serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
Govindraj.Rb6126332010-09-27 20:20:49 +0530953
Russell Kingc533e512012-10-06 09:34:36 +0100954 /* Enable access to TCR/TLR */
Russell Kingc7d059c2012-10-06 09:12:44 +0100955 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
956 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
957 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
Govindraj.Rb6126332010-09-27 20:20:49 +0530958
Russell Kingc7d059c2012-10-06 09:12:44 +0100959 serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
Govindraj.Rb6126332010-09-27 20:20:49 +0530960
Russell King08bd4902012-10-05 13:54:53 +0100961 if (termios->c_cflag & CRTSCTS && up->port.flags & UPF_HARD_FLOW) {
Russell King08bd4902012-10-05 13:54:53 +0100962 /* Enable AUTORTS and AUTOCTS */
963 up->efr |= UART_EFR_CTS | UART_EFR_RTS;
964
Russell King1fe8aa82012-10-06 09:04:03 +0100965 /* Ensure MCR RTS is asserted */
966 up->mcr |= UART_MCR_RTS;
Russell King0d5b1662012-10-05 23:48:28 +0100967 } else {
968 /* Disable AUTORTS and AUTOCTS */
969 up->efr &= ~(UART_EFR_CTS | UART_EFR_RTS);
Govindraj.Rb6126332010-09-27 20:20:49 +0530970 }
971
Russell King01d70bb2012-10-15 16:50:59 +0100972 if (up->port.flags & UPF_SOFT_FLOW) {
Russell King01d70bb2012-10-15 16:50:59 +0100973 /* clear SW control mode bits */
974 up->efr &= OMAP_UART_SW_CLR;
975
976 /*
977 * IXON Flag:
Russell King01d70bb2012-10-15 16:50:59 +0100978 * Enable XON/XOFF flow control on input.
979 * Receiver compares XON1, XOFF1.
980 */
Russell King3af08bd2012-10-05 13:32:08 +0100981 if (termios->c_iflag & IXON)
Russell King01d70bb2012-10-15 16:50:59 +0100982 up->efr |= OMAP_UART_SW_RX;
983
Russell King01d70bb2012-10-15 16:50:59 +0100984 /*
Russell King3af08bd2012-10-05 13:32:08 +0100985 * IXOFF Flag:
986 * Enable XON/XOFF flow control on output.
987 * Transmit XON1, XOFF1
988 */
989 if (termios->c_iflag & IXOFF)
990 up->efr |= OMAP_UART_SW_TX;
991
992 /*
Russell King01d70bb2012-10-15 16:50:59 +0100993 * IXANY Flag:
994 * Enable any character to restart output.
995 * Operation resumes after receiving any
996 * character after recognition of the XOFF character
997 */
998 if (termios->c_iflag & IXANY)
999 up->mcr |= UART_MCR_XONANY;
1000 else
1001 up->mcr &= ~UART_MCR_XONANY;
Russell King01d70bb2012-10-15 16:50:59 +01001002 }
Russell Kingc7d059c2012-10-06 09:12:44 +01001003 serial_out(up, UART_MCR, up->mcr);
Russell King18f360f2012-10-06 09:08:20 +01001004 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1005 serial_out(up, UART_EFR, up->efr);
1006 serial_out(up, UART_LCR, up->lcr);
1007
Govindraj.Rb6126332010-09-27 20:20:49 +05301008 serial_omap_set_mctrl(&up->port, up->port.mctrl);
Govindraj.Rb6126332010-09-27 20:20:49 +05301009
1010 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001011 pm_runtime_mark_last_busy(up->dev);
1012 pm_runtime_put_autosuspend(up->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +05301013 dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301014}
1015
Felipe Balbi9727faf2012-09-06 15:45:35 +03001016static int serial_omap_set_wake(struct uart_port *port, unsigned int state)
1017{
1018 struct uart_omap_port *up = to_uart_omap_port(port);
1019
1020 serial_omap_enable_wakeup(up, state);
1021
1022 return 0;
1023}
1024
Govindraj.Rb6126332010-09-27 20:20:49 +05301025static void
1026serial_omap_pm(struct uart_port *port, unsigned int state,
1027 unsigned int oldstate)
1028{
Felipe Balbic990f352012-08-23 13:32:41 +03001029 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301030 unsigned char efr;
1031
Rajendra Nayakba774332011-12-14 17:25:43 +05301032 dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301033
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001034 pm_runtime_get_sync(up->dev);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001035 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301036 efr = serial_in(up, UART_EFR);
1037 serial_out(up, UART_EFR, efr | UART_EFR_ECB);
1038 serial_out(up, UART_LCR, 0);
1039
1040 serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001041 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301042 serial_out(up, UART_EFR, efr);
1043 serial_out(up, UART_LCR, 0);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301044
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001045 if (!device_may_wakeup(up->dev)) {
Govindraj.Rfcdca752011-02-28 18:12:23 +05301046 if (!state)
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001047 pm_runtime_forbid(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301048 else
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001049 pm_runtime_allow(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301050 }
1051
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001052 pm_runtime_mark_last_busy(up->dev);
1053 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301054}
1055
1056static void serial_omap_release_port(struct uart_port *port)
1057{
1058 dev_dbg(port->dev, "serial_omap_release_port+\n");
1059}
1060
1061static int serial_omap_request_port(struct uart_port *port)
1062{
1063 dev_dbg(port->dev, "serial_omap_request_port+\n");
1064 return 0;
1065}
1066
1067static void serial_omap_config_port(struct uart_port *port, int flags)
1068{
Felipe Balbic990f352012-08-23 13:32:41 +03001069 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301070
1071 dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
Rajendra Nayakba774332011-12-14 17:25:43 +05301072 up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301073 up->port.type = PORT_OMAP;
Russell King3af08bd2012-10-05 13:32:08 +01001074 up->port.flags |= UPF_SOFT_FLOW | UPF_HARD_FLOW;
Govindraj.Rb6126332010-09-27 20:20:49 +05301075}
1076
1077static int
1078serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
1079{
1080 /* we don't want the core code to modify any port params */
1081 dev_dbg(port->dev, "serial_omap_verify_port+\n");
1082 return -EINVAL;
1083}
1084
1085static const char *
1086serial_omap_type(struct uart_port *port)
1087{
Felipe Balbic990f352012-08-23 13:32:41 +03001088 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301089
Rajendra Nayakba774332011-12-14 17:25:43 +05301090 dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301091 return up->name;
1092}
1093
Govindraj.Rb6126332010-09-27 20:20:49 +05301094#define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
1095
1096static inline void wait_for_xmitr(struct uart_omap_port *up)
1097{
1098 unsigned int status, tmout = 10000;
1099
1100 /* Wait up to 10ms for the character(s) to be sent. */
1101 do {
1102 status = serial_in(up, UART_LSR);
1103
1104 if (status & UART_LSR_BI)
1105 up->lsr_break_flag = UART_LSR_BI;
1106
1107 if (--tmout == 0)
1108 break;
1109 udelay(1);
1110 } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
1111
1112 /* Wait up to 1s for flow control if necessary */
1113 if (up->port.flags & UPF_CONS_FLOW) {
1114 tmout = 1000000;
1115 for (tmout = 1000000; tmout; tmout--) {
1116 unsigned int msr = serial_in(up, UART_MSR);
1117
1118 up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
1119 if (msr & UART_MSR_CTS)
1120 break;
1121
1122 udelay(1);
1123 }
1124 }
1125}
1126
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001127#ifdef CONFIG_CONSOLE_POLL
1128
1129static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
1130{
Felipe Balbic990f352012-08-23 13:32:41 +03001131 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301132
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001133 pm_runtime_get_sync(up->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001134 wait_for_xmitr(up);
1135 serial_out(up, UART_TX, ch);
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001136 pm_runtime_mark_last_busy(up->dev);
1137 pm_runtime_put_autosuspend(up->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001138}
1139
1140static int serial_omap_poll_get_char(struct uart_port *port)
1141{
Felipe Balbic990f352012-08-23 13:32:41 +03001142 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301143 unsigned int status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001144
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001145 pm_runtime_get_sync(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301146 status = serial_in(up, UART_LSR);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001147 if (!(status & UART_LSR_DR)) {
1148 status = NO_POLL_CHAR;
1149 goto out;
1150 }
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001151
Govindraj.Rfcdca752011-02-28 18:12:23 +05301152 status = serial_in(up, UART_RX);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001153
1154out:
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001155 pm_runtime_mark_last_busy(up->dev);
1156 pm_runtime_put_autosuspend(up->dev);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001157
Govindraj.Rfcdca752011-02-28 18:12:23 +05301158 return status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001159}
1160
1161#endif /* CONFIG_CONSOLE_POLL */
1162
1163#ifdef CONFIG_SERIAL_OMAP_CONSOLE
1164
Shubhrajyoti D40477d02012-10-03 17:24:38 +05301165static struct uart_omap_port *serial_omap_console_ports[OMAP_MAX_HSUART_PORTS];
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001166
1167static struct uart_driver serial_omap_reg;
1168
Govindraj.Rb6126332010-09-27 20:20:49 +05301169static void serial_omap_console_putchar(struct uart_port *port, int ch)
1170{
Felipe Balbic990f352012-08-23 13:32:41 +03001171 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301172
1173 wait_for_xmitr(up);
1174 serial_out(up, UART_TX, ch);
1175}
1176
1177static void
1178serial_omap_console_write(struct console *co, const char *s,
1179 unsigned int count)
1180{
1181 struct uart_omap_port *up = serial_omap_console_ports[co->index];
1182 unsigned long flags;
1183 unsigned int ier;
1184 int locked = 1;
1185
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001186 pm_runtime_get_sync(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301187
Govindraj.Rb6126332010-09-27 20:20:49 +05301188 local_irq_save(flags);
1189 if (up->port.sysrq)
1190 locked = 0;
1191 else if (oops_in_progress)
1192 locked = spin_trylock(&up->port.lock);
1193 else
1194 spin_lock(&up->port.lock);
1195
1196 /*
1197 * First save the IER then disable the interrupts
1198 */
1199 ier = serial_in(up, UART_IER);
1200 serial_out(up, UART_IER, 0);
1201
1202 uart_console_write(&up->port, s, count, serial_omap_console_putchar);
1203
1204 /*
1205 * Finally, wait for transmitter to become empty
1206 * and restore the IER
1207 */
1208 wait_for_xmitr(up);
1209 serial_out(up, UART_IER, ier);
1210 /*
1211 * The receive handling will happen properly because the
1212 * receive ready bit will still be set; it is not cleared
1213 * on read. However, modem control will not, we must
1214 * call it if we have saved something in the saved flags
1215 * while processing with interrupts off.
1216 */
1217 if (up->msr_saved_flags)
1218 check_modem_status(up);
1219
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001220 pm_runtime_mark_last_busy(up->dev);
1221 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301222 if (locked)
1223 spin_unlock(&up->port.lock);
1224 local_irq_restore(flags);
1225}
1226
1227static int __init
1228serial_omap_console_setup(struct console *co, char *options)
1229{
1230 struct uart_omap_port *up;
1231 int baud = 115200;
1232 int bits = 8;
1233 int parity = 'n';
1234 int flow = 'n';
1235
1236 if (serial_omap_console_ports[co->index] == NULL)
1237 return -ENODEV;
1238 up = serial_omap_console_ports[co->index];
1239
1240 if (options)
1241 uart_parse_options(options, &baud, &parity, &bits, &flow);
1242
1243 return uart_set_options(&up->port, co, baud, parity, bits, flow);
1244}
1245
1246static struct console serial_omap_console = {
1247 .name = OMAP_SERIAL_NAME,
1248 .write = serial_omap_console_write,
1249 .device = uart_console_device,
1250 .setup = serial_omap_console_setup,
1251 .flags = CON_PRINTBUFFER,
1252 .index = -1,
1253 .data = &serial_omap_reg,
1254};
1255
1256static void serial_omap_add_console_port(struct uart_omap_port *up)
1257{
Rajendra Nayakba774332011-12-14 17:25:43 +05301258 serial_omap_console_ports[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301259}
1260
1261#define OMAP_CONSOLE (&serial_omap_console)
1262
1263#else
1264
1265#define OMAP_CONSOLE NULL
1266
1267static inline void serial_omap_add_console_port(struct uart_omap_port *up)
1268{}
1269
1270#endif
1271
1272static struct uart_ops serial_omap_pops = {
1273 .tx_empty = serial_omap_tx_empty,
1274 .set_mctrl = serial_omap_set_mctrl,
1275 .get_mctrl = serial_omap_get_mctrl,
1276 .stop_tx = serial_omap_stop_tx,
1277 .start_tx = serial_omap_start_tx,
Russell King3af08bd2012-10-05 13:32:08 +01001278 .throttle = serial_omap_throttle,
1279 .unthrottle = serial_omap_unthrottle,
Govindraj.Rb6126332010-09-27 20:20:49 +05301280 .stop_rx = serial_omap_stop_rx,
1281 .enable_ms = serial_omap_enable_ms,
1282 .break_ctl = serial_omap_break_ctl,
1283 .startup = serial_omap_startup,
1284 .shutdown = serial_omap_shutdown,
1285 .set_termios = serial_omap_set_termios,
1286 .pm = serial_omap_pm,
Felipe Balbi9727faf2012-09-06 15:45:35 +03001287 .set_wake = serial_omap_set_wake,
Govindraj.Rb6126332010-09-27 20:20:49 +05301288 .type = serial_omap_type,
1289 .release_port = serial_omap_release_port,
1290 .request_port = serial_omap_request_port,
1291 .config_port = serial_omap_config_port,
1292 .verify_port = serial_omap_verify_port,
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001293#ifdef CONFIG_CONSOLE_POLL
1294 .poll_put_char = serial_omap_poll_put_char,
1295 .poll_get_char = serial_omap_poll_get_char,
1296#endif
Govindraj.Rb6126332010-09-27 20:20:49 +05301297};
1298
1299static struct uart_driver serial_omap_reg = {
1300 .owner = THIS_MODULE,
1301 .driver_name = "OMAP-SERIAL",
1302 .dev_name = OMAP_SERIAL_NAME,
1303 .nr = OMAP_MAX_HSUART_PORTS,
1304 .cons = OMAP_CONSOLE,
1305};
1306
Shubhrajyoti D3bc4f0d2012-01-16 15:52:36 +05301307#ifdef CONFIG_PM_SLEEP
Govindraj.Rfcdca752011-02-28 18:12:23 +05301308static int serial_omap_suspend(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301309{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301310 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301311
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301312 uart_suspend_port(&serial_omap_reg, &up->port);
Linus Torvalds033d9952012-10-02 09:54:49 -07001313 flush_work(&up->qos_work);
Govindraj.R2fd14962011-11-09 17:41:21 +05301314
Govindraj.Rb6126332010-09-27 20:20:49 +05301315 return 0;
1316}
1317
Govindraj.Rfcdca752011-02-28 18:12:23 +05301318static int serial_omap_resume(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301319{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301320 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301321
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301322 uart_resume_port(&serial_omap_reg, &up->port);
1323
Govindraj.Rb6126332010-09-27 20:20:49 +05301324 return 0;
1325}
Govindraj.Rfcdca752011-02-28 18:12:23 +05301326#endif
Govindraj.Rb6126332010-09-27 20:20:49 +05301327
Bill Pemberton9671f092012-11-19 13:21:50 -05001328static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301329{
1330 u32 mvr, scheme;
1331 u16 revision, major, minor;
1332
1333 mvr = serial_in(up, UART_OMAP_MVER);
1334
1335 /* Check revision register scheme */
1336 scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
1337
1338 switch (scheme) {
1339 case 0: /* Legacy Scheme: OMAP2/3 */
1340 /* MINOR_REV[0:4], MAJOR_REV[4:7] */
1341 major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
1342 OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
1343 minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
1344 break;
1345 case 1:
1346 /* New Scheme: OMAP4+ */
1347 /* MINOR_REV[0:5], MAJOR_REV[8:10] */
1348 major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
1349 OMAP_UART_MVR_MAJ_SHIFT;
1350 minor = (mvr & OMAP_UART_MVR_MIN_MASK);
1351 break;
1352 default:
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001353 dev_warn(up->dev,
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301354 "Unknown %s revision, defaulting to highest\n",
1355 up->name);
1356 /* highest possible revision */
1357 major = 0xff;
1358 minor = 0xff;
1359 }
1360
1361 /* normalize revision for the driver */
1362 revision = UART_BUILD_REVISION(major, minor);
1363
1364 switch (revision) {
1365 case OMAP_UART_REV_46:
1366 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1367 UART_ERRATA_i291_DMA_FORCEIDLE);
1368 break;
1369 case OMAP_UART_REV_52:
1370 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1371 UART_ERRATA_i291_DMA_FORCEIDLE);
1372 break;
1373 case OMAP_UART_REV_63:
1374 up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
1375 break;
1376 default:
1377 break;
1378 }
1379}
1380
Bill Pemberton9671f092012-11-19 13:21:50 -05001381static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301382{
1383 struct omap_uart_port_info *omap_up_info;
1384
1385 omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
1386 if (!omap_up_info)
1387 return NULL; /* out of memory */
1388
1389 of_property_read_u32(dev->of_node, "clock-frequency",
1390 &omap_up_info->uartclk);
1391 return omap_up_info;
1392}
1393
Bill Pemberton9671f092012-11-19 13:21:50 -05001394static int serial_omap_probe(struct platform_device *pdev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301395{
1396 struct uart_omap_port *up;
Felipe Balbi49457432012-09-06 15:45:21 +03001397 struct resource *mem, *irq;
Govindraj.Rb6126332010-09-27 20:20:49 +05301398 struct omap_uart_port_info *omap_up_info = pdev->dev.platform_data;
NeilBrown9574f362012-07-30 10:30:26 +10001399 int ret;
Govindraj.Rb6126332010-09-27 20:20:49 +05301400
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301401 if (pdev->dev.of_node)
1402 omap_up_info = of_get_uart_port_info(&pdev->dev);
1403
Govindraj.Rb6126332010-09-27 20:20:49 +05301404 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1405 if (!mem) {
1406 dev_err(&pdev->dev, "no mem resource?\n");
1407 return -ENODEV;
1408 }
1409
1410 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1411 if (!irq) {
1412 dev_err(&pdev->dev, "no irq resource?\n");
1413 return -ENODEV;
1414 }
1415
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301416 if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
Joe Perches28f65c112011-06-09 09:13:32 -07001417 pdev->dev.driver->name)) {
Govindraj.Rb6126332010-09-27 20:20:49 +05301418 dev_err(&pdev->dev, "memory region already claimed\n");
1419 return -EBUSY;
1420 }
1421
NeilBrown9574f362012-07-30 10:30:26 +10001422 if (gpio_is_valid(omap_up_info->DTR_gpio) &&
1423 omap_up_info->DTR_present) {
1424 ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
1425 if (ret < 0)
1426 return ret;
1427 ret = gpio_direction_output(omap_up_info->DTR_gpio,
1428 omap_up_info->DTR_inverted);
1429 if (ret < 0)
1430 return ret;
1431 }
1432
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301433 up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
1434 if (!up)
1435 return -ENOMEM;
1436
NeilBrown9574f362012-07-30 10:30:26 +10001437 if (gpio_is_valid(omap_up_info->DTR_gpio) &&
1438 omap_up_info->DTR_present) {
1439 up->DTR_gpio = omap_up_info->DTR_gpio;
1440 up->DTR_inverted = omap_up_info->DTR_inverted;
1441 } else
1442 up->DTR_gpio = -EINVAL;
1443 up->DTR_active = 0;
1444
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001445 up->dev = &pdev->dev;
Govindraj.Rb6126332010-09-27 20:20:49 +05301446 up->port.dev = &pdev->dev;
1447 up->port.type = PORT_OMAP;
1448 up->port.iotype = UPIO_MEM;
1449 up->port.irq = irq->start;
1450
1451 up->port.regshift = 2;
1452 up->port.fifosize = 64;
1453 up->port.ops = &serial_omap_pops;
Govindraj.Rb6126332010-09-27 20:20:49 +05301454
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301455 if (pdev->dev.of_node)
1456 up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
1457 else
1458 up->port.line = pdev->id;
1459
1460 if (up->port.line < 0) {
1461 dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
1462 up->port.line);
1463 ret = -ENODEV;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301464 goto err_port_line;
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301465 }
1466
Tony Lindgren3dbc5ce2012-09-07 10:59:40 -07001467 up->pins = devm_pinctrl_get_select_default(&pdev->dev);
1468 if (IS_ERR(up->pins)) {
1469 dev_warn(&pdev->dev, "did not get pins for uart%i error: %li\n",
1470 up->port.line, PTR_ERR(up->pins));
1471 up->pins = NULL;
1472 }
1473
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301474 sprintf(up->name, "OMAP UART%d", up->port.line);
Govindraj.Redd70ad2011-10-11 14:55:41 +05301475 up->port.mapbase = mem->start;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301476 up->port.membase = devm_ioremap(&pdev->dev, mem->start,
1477 resource_size(mem));
Govindraj.Redd70ad2011-10-11 14:55:41 +05301478 if (!up->port.membase) {
1479 dev_err(&pdev->dev, "can't ioremap UART\n");
1480 ret = -ENOMEM;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301481 goto err_ioremap;
Govindraj.Redd70ad2011-10-11 14:55:41 +05301482 }
1483
Govindraj.Rb6126332010-09-27 20:20:49 +05301484 up->port.flags = omap_up_info->flags;
Govindraj.Rb6126332010-09-27 20:20:49 +05301485 up->port.uartclk = omap_up_info->uartclk;
Rajendra Nayak8fe789d2011-12-14 17:25:44 +05301486 if (!up->port.uartclk) {
1487 up->port.uartclk = DEFAULT_CLK_SPEED;
1488 dev_warn(&pdev->dev, "No clock speed specified: using default:"
1489 "%d\n", DEFAULT_CLK_SPEED);
1490 }
Govindraj.Rb6126332010-09-27 20:20:49 +05301491
Govindraj.R2fd14962011-11-09 17:41:21 +05301492 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1493 up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1494 pm_qos_add_request(&up->pm_qos_request,
1495 PM_QOS_CPU_DMA_LATENCY, up->latency);
1496 serial_omap_uart_wq = create_singlethread_workqueue(up->name);
1497 INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
1498
Felipe Balbi93220dc2012-09-06 15:45:27 +03001499 platform_set_drvdata(pdev, up);
Ruchika Kharwar856e35b2012-09-06 15:45:31 +03001500 pm_runtime_enable(&pdev->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301501 pm_runtime_use_autosuspend(&pdev->dev);
1502 pm_runtime_set_autosuspend_delay(&pdev->dev,
Deepak Kc86845db2011-11-09 17:33:38 +05301503 omap_up_info->autosuspend_timeout);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301504
1505 pm_runtime_irq_safe(&pdev->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301506 pm_runtime_get_sync(&pdev->dev);
1507
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301508 omap_serial_fill_features_erratas(up);
1509
Rajendra Nayakba774332011-12-14 17:25:43 +05301510 ui[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301511 serial_omap_add_console_port(up);
1512
1513 ret = uart_add_one_port(&serial_omap_reg, &up->port);
1514 if (ret != 0)
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301515 goto err_add_port;
Govindraj.Rb6126332010-09-27 20:20:49 +05301516
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001517 pm_runtime_mark_last_busy(up->dev);
1518 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301519 return 0;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301520
1521err_add_port:
1522 pm_runtime_put(&pdev->dev);
1523 pm_runtime_disable(&pdev->dev);
1524err_ioremap:
1525err_port_line:
Govindraj.Rb6126332010-09-27 20:20:49 +05301526 dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
1527 pdev->id, __func__, ret);
Govindraj.Rb6126332010-09-27 20:20:49 +05301528 return ret;
1529}
1530
Bill Pembertonae8d8a12012-11-19 13:26:18 -05001531static int serial_omap_remove(struct platform_device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301532{
1533 struct uart_omap_port *up = platform_get_drvdata(dev);
1534
Felipe Balbi7e9c8e72012-09-06 15:45:29 +03001535 pm_runtime_put_sync(up->dev);
Felipe Balbi1b42c8b2012-09-06 15:45:28 +03001536 pm_runtime_disable(up->dev);
1537 uart_remove_one_port(&serial_omap_reg, &up->port);
1538 pm_qos_remove_request(&up->pm_qos_request);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301539
Govindraj.Rb6126332010-09-27 20:20:49 +05301540 return 0;
1541}
1542
Govindraj.R94734742011-11-07 19:00:33 +05301543/*
1544 * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
1545 * The access to uart register after MDR1 Access
1546 * causes UART to corrupt data.
1547 *
1548 * Need a delay =
1549 * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
1550 * give 10 times as much
1551 */
1552static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
1553{
1554 u8 timeout = 255;
1555
1556 serial_out(up, UART_OMAP_MDR1, mdr1);
1557 udelay(2);
1558 serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
1559 UART_FCR_CLEAR_RCVR);
1560 /*
1561 * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
1562 * TX_FIFO_E bit is 1.
1563 */
1564 while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
1565 (UART_LSR_THRE | UART_LSR_DR))) {
1566 timeout--;
1567 if (!timeout) {
1568 /* Should *never* happen. we warn and carry on */
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001569 dev_crit(up->dev, "Errata i202: timedout %x\n",
Govindraj.R94734742011-11-07 19:00:33 +05301570 serial_in(up, UART_LSR));
1571 break;
1572 }
1573 udelay(1);
1574 }
1575}
1576
Shubhrajyoti Db5148852012-01-16 15:52:37 +05301577#ifdef CONFIG_PM_RUNTIME
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301578static void serial_omap_restore_context(struct uart_omap_port *up)
1579{
Govindraj.R94734742011-11-07 19:00:33 +05301580 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1581 serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
1582 else
1583 serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
1584
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301585 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
1586 serial_out(up, UART_EFR, UART_EFR_ECB);
1587 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1588 serial_out(up, UART_IER, 0x0);
1589 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301590 serial_out(up, UART_DLL, up->dll);
1591 serial_out(up, UART_DLM, up->dlh);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301592 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1593 serial_out(up, UART_IER, up->ier);
1594 serial_out(up, UART_FCR, up->fcr);
1595 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
1596 serial_out(up, UART_MCR, up->mcr);
1597 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301598 serial_out(up, UART_OMAP_SCR, up->scr);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301599 serial_out(up, UART_EFR, up->efr);
1600 serial_out(up, UART_LCR, up->lcr);
Govindraj.R94734742011-11-07 19:00:33 +05301601 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1602 serial_omap_mdr1_errataset(up, up->mdr1);
1603 else
1604 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301605}
1606
Govindraj.Rfcdca752011-02-28 18:12:23 +05301607static int serial_omap_runtime_suspend(struct device *dev)
1608{
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301609 struct uart_omap_port *up = dev_get_drvdata(dev);
1610 struct omap_uart_port_info *pdata = dev->platform_data;
1611
1612 if (!up)
1613 return -EINVAL;
1614
Felipe Balbie5b57c02012-08-23 13:32:42 +03001615 if (!pdata)
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301616 return 0;
1617
Felipe Balbie5b57c02012-08-23 13:32:42 +03001618 up->context_loss_cnt = serial_omap_get_context_loss_count(up);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301619
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301620 if (device_may_wakeup(dev)) {
1621 if (!up->wakeups_enabled) {
Felipe Balbie5b57c02012-08-23 13:32:42 +03001622 serial_omap_enable_wakeup(up, true);
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301623 up->wakeups_enabled = true;
1624 }
1625 } else {
1626 if (up->wakeups_enabled) {
Felipe Balbie5b57c02012-08-23 13:32:42 +03001627 serial_omap_enable_wakeup(up, false);
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301628 up->wakeups_enabled = false;
1629 }
1630 }
1631
Govindraj.R2fd14962011-11-09 17:41:21 +05301632 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1633 schedule_work(&up->qos_work);
1634
Govindraj.Rfcdca752011-02-28 18:12:23 +05301635 return 0;
1636}
1637
1638static int serial_omap_runtime_resume(struct device *dev)
1639{
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301640 struct uart_omap_port *up = dev_get_drvdata(dev);
1641
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301642 int loss_cnt = serial_omap_get_context_loss_count(up);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301643
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301644 if (loss_cnt < 0) {
1645 dev_err(dev, "serial_omap_get_context_loss_count failed : %d\n",
1646 loss_cnt);
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301647 serial_omap_restore_context(up);
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301648 } else if (up->context_loss_cnt != loss_cnt) {
1649 serial_omap_restore_context(up);
1650 }
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301651 up->latency = up->calc_latency;
1652 schedule_work(&up->qos_work);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301653
Govindraj.Rfcdca752011-02-28 18:12:23 +05301654 return 0;
1655}
1656#endif
1657
1658static const struct dev_pm_ops serial_omap_dev_pm_ops = {
1659 SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
1660 SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
1661 serial_omap_runtime_resume, NULL)
1662};
1663
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301664#if defined(CONFIG_OF)
1665static const struct of_device_id omap_serial_of_match[] = {
1666 { .compatible = "ti,omap2-uart" },
1667 { .compatible = "ti,omap3-uart" },
1668 { .compatible = "ti,omap4-uart" },
1669 {},
1670};
1671MODULE_DEVICE_TABLE(of, omap_serial_of_match);
1672#endif
1673
Govindraj.Rb6126332010-09-27 20:20:49 +05301674static struct platform_driver serial_omap_driver = {
1675 .probe = serial_omap_probe,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001676 .remove = serial_omap_remove,
Govindraj.Rb6126332010-09-27 20:20:49 +05301677 .driver = {
1678 .name = DRIVER_NAME,
Govindraj.Rfcdca752011-02-28 18:12:23 +05301679 .pm = &serial_omap_dev_pm_ops,
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301680 .of_match_table = of_match_ptr(omap_serial_of_match),
Govindraj.Rb6126332010-09-27 20:20:49 +05301681 },
1682};
1683
1684static int __init serial_omap_init(void)
1685{
1686 int ret;
1687
1688 ret = uart_register_driver(&serial_omap_reg);
1689 if (ret != 0)
1690 return ret;
1691 ret = platform_driver_register(&serial_omap_driver);
1692 if (ret != 0)
1693 uart_unregister_driver(&serial_omap_reg);
1694 return ret;
1695}
1696
1697static void __exit serial_omap_exit(void)
1698{
1699 platform_driver_unregister(&serial_omap_driver);
1700 uart_unregister_driver(&serial_omap_reg);
1701}
1702
1703module_init(serial_omap_init);
1704module_exit(serial_omap_exit);
1705
1706MODULE_DESCRIPTION("OMAP High Speed UART driver");
1707MODULE_LICENSE("GPL");
1708MODULE_AUTHOR("Texas Instruments Inc");