blob: 254e78786eee32651c3ebb2816f401430078db99 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070017#include <linux/nl80211.h>
Sujith394cf0a2009-02-09 13:26:54 +053018#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070019
20#define ATH_PCI_VERSION "0.1"
21
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070022static char *dev_info = "ath9k";
23
24MODULE_AUTHOR("Atheros Communications");
25MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
26MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
27MODULE_LICENSE("Dual BSD/GPL");
28
Jouni Malinenb3bd89c2009-02-24 13:42:01 +020029static int modparam_nohwcrypt;
30module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
31MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
32
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -080033/* We use the hw_value as an index into our private channel structure */
34
35#define CHAN2G(_freq, _idx) { \
36 .center_freq = (_freq), \
37 .hw_value = (_idx), \
Luis R. Rodriguezeeddfd92009-05-19 17:49:46 -040038 .max_power = 20, \
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -080039}
40
41#define CHAN5G(_freq, _idx) { \
42 .band = IEEE80211_BAND_5GHZ, \
43 .center_freq = (_freq), \
44 .hw_value = (_idx), \
Luis R. Rodriguezeeddfd92009-05-19 17:49:46 -040045 .max_power = 20, \
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -080046}
47
48/* Some 2 GHz radios are actually tunable on 2312-2732
49 * on 5 MHz steps, we support the channels which we know
50 * we have calibration data for all cards though to make
51 * this static */
52static struct ieee80211_channel ath9k_2ghz_chantable[] = {
53 CHAN2G(2412, 0), /* Channel 1 */
54 CHAN2G(2417, 1), /* Channel 2 */
55 CHAN2G(2422, 2), /* Channel 3 */
56 CHAN2G(2427, 3), /* Channel 4 */
57 CHAN2G(2432, 4), /* Channel 5 */
58 CHAN2G(2437, 5), /* Channel 6 */
59 CHAN2G(2442, 6), /* Channel 7 */
60 CHAN2G(2447, 7), /* Channel 8 */
61 CHAN2G(2452, 8), /* Channel 9 */
62 CHAN2G(2457, 9), /* Channel 10 */
63 CHAN2G(2462, 10), /* Channel 11 */
64 CHAN2G(2467, 11), /* Channel 12 */
65 CHAN2G(2472, 12), /* Channel 13 */
66 CHAN2G(2484, 13), /* Channel 14 */
67};
68
69/* Some 5 GHz radios are actually tunable on XXXX-YYYY
70 * on 5 MHz steps, we support the channels which we know
71 * we have calibration data for all cards though to make
72 * this static */
73static struct ieee80211_channel ath9k_5ghz_chantable[] = {
74 /* _We_ call this UNII 1 */
75 CHAN5G(5180, 14), /* Channel 36 */
76 CHAN5G(5200, 15), /* Channel 40 */
77 CHAN5G(5220, 16), /* Channel 44 */
78 CHAN5G(5240, 17), /* Channel 48 */
79 /* _We_ call this UNII 2 */
80 CHAN5G(5260, 18), /* Channel 52 */
81 CHAN5G(5280, 19), /* Channel 56 */
82 CHAN5G(5300, 20), /* Channel 60 */
83 CHAN5G(5320, 21), /* Channel 64 */
84 /* _We_ call this "Middle band" */
85 CHAN5G(5500, 22), /* Channel 100 */
86 CHAN5G(5520, 23), /* Channel 104 */
87 CHAN5G(5540, 24), /* Channel 108 */
88 CHAN5G(5560, 25), /* Channel 112 */
89 CHAN5G(5580, 26), /* Channel 116 */
90 CHAN5G(5600, 27), /* Channel 120 */
91 CHAN5G(5620, 28), /* Channel 124 */
92 CHAN5G(5640, 29), /* Channel 128 */
93 CHAN5G(5660, 30), /* Channel 132 */
94 CHAN5G(5680, 31), /* Channel 136 */
95 CHAN5G(5700, 32), /* Channel 140 */
96 /* _We_ call this UNII 3 */
97 CHAN5G(5745, 33), /* Channel 149 */
98 CHAN5G(5765, 34), /* Channel 153 */
99 CHAN5G(5785, 35), /* Channel 157 */
100 CHAN5G(5805, 36), /* Channel 161 */
101 CHAN5G(5825, 37), /* Channel 165 */
102};
103
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -0800104static void ath_cache_conf_rate(struct ath_softc *sc,
105 struct ieee80211_conf *conf)
Sujithff37e332008-11-24 12:07:55 +0530106{
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800107 switch (conf->channel->band) {
108 case IEEE80211_BAND_2GHZ:
109 if (conf_is_ht20(conf))
110 sc->cur_rate_table =
111 sc->hw_rate_table[ATH9K_MODE_11NG_HT20];
112 else if (conf_is_ht40_minus(conf))
113 sc->cur_rate_table =
114 sc->hw_rate_table[ATH9K_MODE_11NG_HT40MINUS];
115 else if (conf_is_ht40_plus(conf))
116 sc->cur_rate_table =
117 sc->hw_rate_table[ATH9K_MODE_11NG_HT40PLUS];
Luis R. Rodriguez96742252008-12-23 15:58:38 -0800118 else
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800119 sc->cur_rate_table =
120 sc->hw_rate_table[ATH9K_MODE_11G];
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800121 break;
122 case IEEE80211_BAND_5GHZ:
123 if (conf_is_ht20(conf))
124 sc->cur_rate_table =
125 sc->hw_rate_table[ATH9K_MODE_11NA_HT20];
126 else if (conf_is_ht40_minus(conf))
127 sc->cur_rate_table =
128 sc->hw_rate_table[ATH9K_MODE_11NA_HT40MINUS];
129 else if (conf_is_ht40_plus(conf))
130 sc->cur_rate_table =
131 sc->hw_rate_table[ATH9K_MODE_11NA_HT40PLUS];
132 else
Luis R. Rodriguez96742252008-12-23 15:58:38 -0800133 sc->cur_rate_table =
134 sc->hw_rate_table[ATH9K_MODE_11A];
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800135 break;
136 default:
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -0800137 BUG_ON(1);
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800138 break;
139 }
Sujithff37e332008-11-24 12:07:55 +0530140}
141
142static void ath_update_txpow(struct ath_softc *sc)
143{
Sujithcbe61d82009-02-09 13:27:12 +0530144 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530145 u32 txpow;
146
Sujith17d79042009-02-09 13:27:03 +0530147 if (sc->curtxpow != sc->config.txpowlimit) {
148 ath9k_hw_set_txpowerlimit(ah, sc->config.txpowlimit);
Sujithff37e332008-11-24 12:07:55 +0530149 /* read back in case value is clamped */
150 ath9k_hw_getcapability(ah, ATH9K_CAP_TXPOW, 1, &txpow);
Sujith17d79042009-02-09 13:27:03 +0530151 sc->curtxpow = txpow;
Sujithff37e332008-11-24 12:07:55 +0530152 }
153}
154
155static u8 parse_mpdudensity(u8 mpdudensity)
156{
157 /*
158 * 802.11n D2.0 defined values for "Minimum MPDU Start Spacing":
159 * 0 for no restriction
160 * 1 for 1/4 us
161 * 2 for 1/2 us
162 * 3 for 1 us
163 * 4 for 2 us
164 * 5 for 4 us
165 * 6 for 8 us
166 * 7 for 16 us
167 */
168 switch (mpdudensity) {
169 case 0:
170 return 0;
171 case 1:
172 case 2:
173 case 3:
174 /* Our lower layer calculations limit our precision to
175 1 microsecond */
176 return 1;
177 case 4:
178 return 2;
179 case 5:
180 return 4;
181 case 6:
182 return 8;
183 case 7:
184 return 16;
185 default:
186 return 0;
187 }
188}
189
190static void ath_setup_rates(struct ath_softc *sc, enum ieee80211_band band)
191{
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400192 const struct ath_rate_table *rate_table = NULL;
Sujithff37e332008-11-24 12:07:55 +0530193 struct ieee80211_supported_band *sband;
194 struct ieee80211_rate *rate;
195 int i, maxrates;
196
197 switch (band) {
198 case IEEE80211_BAND_2GHZ:
199 rate_table = sc->hw_rate_table[ATH9K_MODE_11G];
200 break;
201 case IEEE80211_BAND_5GHZ:
202 rate_table = sc->hw_rate_table[ATH9K_MODE_11A];
203 break;
204 default:
205 break;
206 }
207
208 if (rate_table == NULL)
209 return;
210
211 sband = &sc->sbands[band];
212 rate = sc->rates[band];
213
214 if (rate_table->rate_cnt > ATH_RATE_MAX)
215 maxrates = ATH_RATE_MAX;
216 else
217 maxrates = rate_table->rate_cnt;
218
219 for (i = 0; i < maxrates; i++) {
220 rate[i].bitrate = rate_table->info[i].ratekbps / 100;
221 rate[i].hw_value = rate_table->info[i].ratecode;
Sujithf46730d2009-01-27 13:51:03 +0530222 if (rate_table->info[i].short_preamble) {
223 rate[i].hw_value_short = rate_table->info[i].ratecode |
224 rate_table->info[i].short_preamble;
225 rate[i].flags = IEEE80211_RATE_SHORT_PREAMBLE;
226 }
Sujithff37e332008-11-24 12:07:55 +0530227 sband->n_bitrates++;
Sujithf46730d2009-01-27 13:51:03 +0530228
Sujith04bd4632008-11-28 22:18:05 +0530229 DPRINTF(sc, ATH_DBG_CONFIG, "Rate: %2dMbps, ratecode: %2d\n",
230 rate[i].bitrate / 10, rate[i].hw_value);
Sujithff37e332008-11-24 12:07:55 +0530231 }
232}
233
Vasanthakumar Thiagarajan82880a72009-06-13 14:50:24 +0530234static struct ath9k_channel *ath_get_curchannel(struct ath_softc *sc,
235 struct ieee80211_hw *hw)
236{
237 struct ieee80211_channel *curchan = hw->conf.channel;
238 struct ath9k_channel *channel;
239 u8 chan_idx;
240
241 chan_idx = curchan->hw_value;
242 channel = &sc->sc_ah->channels[chan_idx];
243 ath9k_update_ichannel(sc, hw, channel);
244 return channel;
245}
246
Sujithff37e332008-11-24 12:07:55 +0530247/*
248 * Set/change channels. If the channel is really being changed, it's done
249 * by reseting the chip. To accomplish this we must first cleanup any pending
250 * DMA, then restart stuff.
251*/
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200252int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
253 struct ath9k_channel *hchan)
Sujithff37e332008-11-24 12:07:55 +0530254{
Sujithcbe61d82009-02-09 13:27:12 +0530255 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530256 bool fastcc = true, stopped;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -0800257 struct ieee80211_channel *channel = hw->conf.channel;
258 int r;
Sujithff37e332008-11-24 12:07:55 +0530259
260 if (sc->sc_flags & SC_OP_INVALID)
261 return -EIO;
262
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +0530263 ath9k_ps_wakeup(sc);
264
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800265 /*
266 * This is only performed if the channel settings have
267 * actually changed.
268 *
269 * To switch channels clear any pending DMA operations;
270 * wait long enough for the RX fifo to drain, reset the
271 * hardware at the new frequency, and then re-enable
272 * the relevant bits of the h/w.
273 */
274 ath9k_hw_set_interrupts(ah, 0);
Sujith043a0402009-01-16 21:38:47 +0530275 ath_drain_all_txq(sc, false);
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800276 stopped = ath_stoprecv(sc);
Sujithff37e332008-11-24 12:07:55 +0530277
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800278 /* XXX: do not flush receive queue here. We don't want
279 * to flush data frames already in queue because of
280 * changing channel. */
Sujithff37e332008-11-24 12:07:55 +0530281
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800282 if (!stopped || (sc->sc_flags & SC_OP_FULL_RESET))
283 fastcc = false;
Sujithff37e332008-11-24 12:07:55 +0530284
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800285 DPRINTF(sc, ATH_DBG_CONFIG,
286 "(%u MHz) -> (%u MHz), chanwidth: %d\n",
Sujith2660b812009-02-09 13:27:26 +0530287 sc->sc_ah->curchan->channel,
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800288 channel->center_freq, sc->tx_chan_width);
Sujith99405f92008-11-24 12:08:35 +0530289
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800290 spin_lock_bh(&sc->sc_resetlock);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -0800291
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800292 r = ath9k_hw_reset(ah, hchan, fastcc);
293 if (r) {
294 DPRINTF(sc, ATH_DBG_FATAL,
295 "Unable to reset channel (%u Mhz) "
Vasanthakumar Thiagarajan6b457842009-05-15 18:59:20 +0530296 "reset status %d\n",
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800297 channel->center_freq, r);
Sujithff37e332008-11-24 12:07:55 +0530298 spin_unlock_bh(&sc->sc_resetlock);
Gabor Juhos39892792009-06-15 17:49:09 +0200299 goto ps_restore;
Sujithff37e332008-11-24 12:07:55 +0530300 }
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800301 spin_unlock_bh(&sc->sc_resetlock);
302
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800303 sc->sc_flags &= ~SC_OP_FULL_RESET;
304
305 if (ath_startrecv(sc) != 0) {
306 DPRINTF(sc, ATH_DBG_FATAL,
307 "Unable to restart recv logic\n");
Gabor Juhos39892792009-06-15 17:49:09 +0200308 r = -EIO;
309 goto ps_restore;
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800310 }
311
312 ath_cache_conf_rate(sc, &hw->conf);
313 ath_update_txpow(sc);
Sujith17d79042009-02-09 13:27:03 +0530314 ath9k_hw_set_interrupts(ah, sc->imask);
Gabor Juhos39892792009-06-15 17:49:09 +0200315
316 ps_restore:
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +0530317 ath9k_ps_restore(sc);
Gabor Juhos39892792009-06-15 17:49:09 +0200318 return r;
Sujithff37e332008-11-24 12:07:55 +0530319}
320
321/*
322 * This routine performs the periodic noise floor calibration function
323 * that is used to adjust and optimize the chip performance. This
324 * takes environmental changes (location, temperature) into account.
325 * When the task is complete, it reschedules itself depending on the
326 * appropriate interval that was calculated.
327 */
328static void ath_ani_calibrate(unsigned long data)
329{
Sujith20977d32009-02-20 15:13:28 +0530330 struct ath_softc *sc = (struct ath_softc *)data;
331 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530332 bool longcal = false;
333 bool shortcal = false;
334 bool aniflag = false;
335 unsigned int timestamp = jiffies_to_msecs(jiffies);
Sujith20977d32009-02-20 15:13:28 +0530336 u32 cal_interval, short_cal_interval;
Sujithff37e332008-11-24 12:07:55 +0530337
Sujith20977d32009-02-20 15:13:28 +0530338 short_cal_interval = (ah->opmode == NL80211_IFTYPE_AP) ?
339 ATH_AP_SHORT_CALINTERVAL : ATH_STA_SHORT_CALINTERVAL;
Sujithff37e332008-11-24 12:07:55 +0530340
341 /*
342 * don't calibrate when we're scanning.
343 * we are most likely not on our home channel.
344 */
Senthil Balasubramaniane5f09212009-06-24 18:56:41 +0530345 spin_lock(&sc->ani_lock);
Sujith0c98de62009-03-03 10:16:45 +0530346 if (sc->sc_flags & SC_OP_SCANNING)
Sujith20977d32009-02-20 15:13:28 +0530347 goto set_timer;
Sujithff37e332008-11-24 12:07:55 +0530348
Jouni Malinen1ffc1c62009-05-19 17:01:39 +0300349 /* Only calibrate if awake */
350 if (sc->sc_ah->power_mode != ATH9K_PM_AWAKE)
351 goto set_timer;
352
353 ath9k_ps_wakeup(sc);
354
Sujithff37e332008-11-24 12:07:55 +0530355 /* Long calibration runs independently of short calibration. */
Sujith17d79042009-02-09 13:27:03 +0530356 if ((timestamp - sc->ani.longcal_timer) >= ATH_LONG_CALINTERVAL) {
Sujithff37e332008-11-24 12:07:55 +0530357 longcal = true;
Sujith04bd4632008-11-28 22:18:05 +0530358 DPRINTF(sc, ATH_DBG_ANI, "longcal @%lu\n", jiffies);
Sujith17d79042009-02-09 13:27:03 +0530359 sc->ani.longcal_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530360 }
361
Sujith17d79042009-02-09 13:27:03 +0530362 /* Short calibration applies only while caldone is false */
363 if (!sc->ani.caldone) {
Sujith20977d32009-02-20 15:13:28 +0530364 if ((timestamp - sc->ani.shortcal_timer) >= short_cal_interval) {
Sujithff37e332008-11-24 12:07:55 +0530365 shortcal = true;
Sujith04bd4632008-11-28 22:18:05 +0530366 DPRINTF(sc, ATH_DBG_ANI, "shortcal @%lu\n", jiffies);
Sujith17d79042009-02-09 13:27:03 +0530367 sc->ani.shortcal_timer = timestamp;
368 sc->ani.resetcal_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530369 }
370 } else {
Sujith17d79042009-02-09 13:27:03 +0530371 if ((timestamp - sc->ani.resetcal_timer) >=
Sujithff37e332008-11-24 12:07:55 +0530372 ATH_RESTART_CALINTERVAL) {
Sujith17d79042009-02-09 13:27:03 +0530373 sc->ani.caldone = ath9k_hw_reset_calvalid(ah);
374 if (sc->ani.caldone)
375 sc->ani.resetcal_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530376 }
377 }
378
379 /* Verify whether we must check ANI */
Sujith20977d32009-02-20 15:13:28 +0530380 if ((timestamp - sc->ani.checkani_timer) >= ATH_ANI_POLLINTERVAL) {
Sujithff37e332008-11-24 12:07:55 +0530381 aniflag = true;
Sujith17d79042009-02-09 13:27:03 +0530382 sc->ani.checkani_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530383 }
384
385 /* Skip all processing if there's nothing to do. */
386 if (longcal || shortcal || aniflag) {
387 /* Call ANI routine if necessary */
388 if (aniflag)
Sujith20977d32009-02-20 15:13:28 +0530389 ath9k_hw_ani_monitor(ah, &sc->nodestats, ah->curchan);
Sujithff37e332008-11-24 12:07:55 +0530390
391 /* Perform calibration if necessary */
392 if (longcal || shortcal) {
Sujith379f0442009-04-13 21:56:48 +0530393 sc->ani.caldone = ath9k_hw_calibrate(ah, ah->curchan,
394 sc->rx_chainmask, longcal);
Sujithff37e332008-11-24 12:07:55 +0530395
Sujith379f0442009-04-13 21:56:48 +0530396 if (longcal)
397 sc->ani.noise_floor = ath9k_hw_getchan_noise(ah,
398 ah->curchan);
Sujithff37e332008-11-24 12:07:55 +0530399
Sujith379f0442009-04-13 21:56:48 +0530400 DPRINTF(sc, ATH_DBG_ANI," calibrate chan %u/%x nf: %d\n",
401 ah->curchan->channel, ah->curchan->channelFlags,
402 sc->ani.noise_floor);
Sujithff37e332008-11-24 12:07:55 +0530403 }
404 }
405
Jouni Malinen1ffc1c62009-05-19 17:01:39 +0300406 ath9k_ps_restore(sc);
407
Sujith20977d32009-02-20 15:13:28 +0530408set_timer:
Senthil Balasubramaniane5f09212009-06-24 18:56:41 +0530409 spin_unlock(&sc->ani_lock);
Sujithff37e332008-11-24 12:07:55 +0530410 /*
411 * Set timer interval based on previous results.
412 * The interval must be the shortest necessary to satisfy ANI,
413 * short calibration and long calibration.
414 */
Sujithaac92072008-12-02 18:37:54 +0530415 cal_interval = ATH_LONG_CALINTERVAL;
Sujith2660b812009-02-09 13:27:26 +0530416 if (sc->sc_ah->config.enable_ani)
Sujithaac92072008-12-02 18:37:54 +0530417 cal_interval = min(cal_interval, (u32)ATH_ANI_POLLINTERVAL);
Sujith17d79042009-02-09 13:27:03 +0530418 if (!sc->ani.caldone)
Sujith20977d32009-02-20 15:13:28 +0530419 cal_interval = min(cal_interval, (u32)short_cal_interval);
Sujithff37e332008-11-24 12:07:55 +0530420
Sujith17d79042009-02-09 13:27:03 +0530421 mod_timer(&sc->ani.timer, jiffies + msecs_to_jiffies(cal_interval));
Sujithff37e332008-11-24 12:07:55 +0530422}
423
Sujith415f7382009-04-13 21:56:46 +0530424static void ath_start_ani(struct ath_softc *sc)
425{
426 unsigned long timestamp = jiffies_to_msecs(jiffies);
427
428 sc->ani.longcal_timer = timestamp;
429 sc->ani.shortcal_timer = timestamp;
430 sc->ani.checkani_timer = timestamp;
431
432 mod_timer(&sc->ani.timer,
433 jiffies + msecs_to_jiffies(ATH_ANI_POLLINTERVAL));
434}
435
Sujithff37e332008-11-24 12:07:55 +0530436/*
437 * Update tx/rx chainmask. For legacy association,
438 * hard code chainmask to 1x1, for 11n association, use
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +0530439 * the chainmask configuration, for bt coexistence, use
440 * the chainmask configuration even in legacy mode.
Sujithff37e332008-11-24 12:07:55 +0530441 */
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200442void ath_update_chainmask(struct ath_softc *sc, int is_ht)
Sujithff37e332008-11-24 12:07:55 +0530443{
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +0530444 if (is_ht ||
Sujith2660b812009-02-09 13:27:26 +0530445 (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BT_COEX)) {
446 sc->tx_chainmask = sc->sc_ah->caps.tx_chainmask;
447 sc->rx_chainmask = sc->sc_ah->caps.rx_chainmask;
Sujithff37e332008-11-24 12:07:55 +0530448 } else {
Sujith17d79042009-02-09 13:27:03 +0530449 sc->tx_chainmask = 1;
450 sc->rx_chainmask = 1;
Sujithff37e332008-11-24 12:07:55 +0530451 }
452
Sujith04bd4632008-11-28 22:18:05 +0530453 DPRINTF(sc, ATH_DBG_CONFIG, "tx chmask: %d, rx chmask: %d\n",
Sujith17d79042009-02-09 13:27:03 +0530454 sc->tx_chainmask, sc->rx_chainmask);
Sujithff37e332008-11-24 12:07:55 +0530455}
456
457static void ath_node_attach(struct ath_softc *sc, struct ieee80211_sta *sta)
458{
459 struct ath_node *an;
460
461 an = (struct ath_node *)sta->drv_priv;
462
Sujith87792ef2009-03-30 15:28:48 +0530463 if (sc->sc_flags & SC_OP_TXAGGR) {
Sujithff37e332008-11-24 12:07:55 +0530464 ath_tx_node_init(sc, an);
Sujith87792ef2009-03-30 15:28:48 +0530465 an->maxampdu = 1 << (IEEE80211_HTCAP_MAXRXAMPDU_FACTOR +
466 sta->ht_cap.ampdu_factor);
467 an->mpdudensity = parse_mpdudensity(sta->ht_cap.ampdu_density);
Senthil Balasubramaniana59b5a52009-07-14 20:17:07 -0400468 an->last_rssi = ATH_RSSI_DUMMY_MARKER;
Sujith87792ef2009-03-30 15:28:48 +0530469 }
Sujithff37e332008-11-24 12:07:55 +0530470}
471
472static void ath_node_detach(struct ath_softc *sc, struct ieee80211_sta *sta)
473{
474 struct ath_node *an = (struct ath_node *)sta->drv_priv;
475
476 if (sc->sc_flags & SC_OP_TXAGGR)
477 ath_tx_node_cleanup(sc, an);
478}
479
480static void ath9k_tasklet(unsigned long data)
481{
482 struct ath_softc *sc = (struct ath_softc *)data;
Sujith17d79042009-02-09 13:27:03 +0530483 u32 status = sc->intrstatus;
Sujithff37e332008-11-24 12:07:55 +0530484
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400485 ath9k_ps_wakeup(sc);
486
Sujithff37e332008-11-24 12:07:55 +0530487 if (status & ATH9K_INT_FATAL) {
Sujithff37e332008-11-24 12:07:55 +0530488 ath_reset(sc, false);
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400489 ath9k_ps_restore(sc);
Sujithff37e332008-11-24 12:07:55 +0530490 return;
Sujithff37e332008-11-24 12:07:55 +0530491 }
492
Sujith063d8be2009-03-30 15:28:49 +0530493 if (status & (ATH9K_INT_RX | ATH9K_INT_RXEOL | ATH9K_INT_RXORN)) {
494 spin_lock_bh(&sc->rx.rxflushlock);
495 ath_rx_tasklet(sc, 0);
496 spin_unlock_bh(&sc->rx.rxflushlock);
497 }
498
499 if (status & ATH9K_INT_TX)
500 ath_tx_tasklet(sc);
501
Jouni Malinen54ce8462009-05-19 17:01:40 +0300502 if ((status & ATH9K_INT_TSFOOR) &&
503 (sc->hw->conf.flags & IEEE80211_CONF_PS)) {
504 /*
505 * TSF sync does not look correct; remain awake to sync with
506 * the next Beacon.
507 */
508 DPRINTF(sc, ATH_DBG_PS, "TSFOOR - Sync with next Beacon\n");
Jouni Malinenccdfeab2009-05-20 21:59:08 +0300509 sc->sc_flags |= SC_OP_WAIT_FOR_BEACON | SC_OP_BEACON_SYNC;
Jouni Malinen54ce8462009-05-19 17:01:40 +0300510 }
511
Sujithff37e332008-11-24 12:07:55 +0530512 /* re-enable hardware interrupt */
Sujith17d79042009-02-09 13:27:03 +0530513 ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400514 ath9k_ps_restore(sc);
Sujithff37e332008-11-24 12:07:55 +0530515}
516
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100517irqreturn_t ath_isr(int irq, void *dev)
Sujithff37e332008-11-24 12:07:55 +0530518{
Sujith063d8be2009-03-30 15:28:49 +0530519#define SCHED_INTR ( \
520 ATH9K_INT_FATAL | \
521 ATH9K_INT_RXORN | \
522 ATH9K_INT_RXEOL | \
523 ATH9K_INT_RX | \
524 ATH9K_INT_TX | \
525 ATH9K_INT_BMISS | \
526 ATH9K_INT_CST | \
527 ATH9K_INT_TSFOOR)
528
Sujithff37e332008-11-24 12:07:55 +0530529 struct ath_softc *sc = dev;
Sujithcbe61d82009-02-09 13:27:12 +0530530 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530531 enum ath9k_int status;
532 bool sched = false;
533
Sujith063d8be2009-03-30 15:28:49 +0530534 /*
535 * The hardware is not ready/present, don't
536 * touch anything. Note this can happen early
537 * on if the IRQ is shared.
538 */
539 if (sc->sc_flags & SC_OP_INVALID)
540 return IRQ_NONE;
Sujithff37e332008-11-24 12:07:55 +0530541
Sujithff37e332008-11-24 12:07:55 +0530542
Sujith063d8be2009-03-30 15:28:49 +0530543 /* shared irq, not for us */
Sujithff37e332008-11-24 12:07:55 +0530544
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400545 if (!ath9k_hw_intrpend(ah))
Sujith063d8be2009-03-30 15:28:49 +0530546 return IRQ_NONE;
Sujithff37e332008-11-24 12:07:55 +0530547
Sujith063d8be2009-03-30 15:28:49 +0530548 /*
549 * Figure out the reason(s) for the interrupt. Note
550 * that the hal returns a pseudo-ISR that may include
551 * bits we haven't explicitly enabled so we mask the
552 * value to insure we only process bits we requested.
553 */
554 ath9k_hw_getisr(ah, &status); /* NB: clears ISR too */
555 status &= sc->imask; /* discard unasked-for bits */
556
557 /*
558 * If there are no status bits set, then this interrupt was not
559 * for me (should have been caught above).
560 */
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400561 if (!status)
Sujith063d8be2009-03-30 15:28:49 +0530562 return IRQ_NONE;
Sujith063d8be2009-03-30 15:28:49 +0530563
564 /* Cache the status */
565 sc->intrstatus = status;
566
567 if (status & SCHED_INTR)
568 sched = true;
569
570 /*
571 * If a FATAL or RXORN interrupt is received, we have to reset the
572 * chip immediately.
573 */
574 if (status & (ATH9K_INT_FATAL | ATH9K_INT_RXORN))
575 goto chip_reset;
576
577 if (status & ATH9K_INT_SWBA)
578 tasklet_schedule(&sc->bcon_tasklet);
579
580 if (status & ATH9K_INT_TXURN)
581 ath9k_hw_updatetxtriglevel(ah, true);
582
583 if (status & ATH9K_INT_MIB) {
584 /*
585 * Disable interrupts until we service the MIB
586 * interrupt; otherwise it will continue to
587 * fire.
588 */
589 ath9k_hw_set_interrupts(ah, 0);
590 /*
591 * Let the hal handle the event. We assume
592 * it will clear whatever condition caused
593 * the interrupt.
594 */
595 ath9k_hw_procmibevent(ah, &sc->nodestats);
596 ath9k_hw_set_interrupts(ah, sc->imask);
597 }
598
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400599 if (!(ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
600 if (status & ATH9K_INT_TIM_TIMER) {
Sujith063d8be2009-03-30 15:28:49 +0530601 /* Clear RxAbort bit so that we can
602 * receive frames */
603 ath9k_hw_setpower(ah, ATH9K_PM_AWAKE);
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400604 ath9k_hw_setrxabort(sc->sc_ah, 0);
Sujith063d8be2009-03-30 15:28:49 +0530605 sc->sc_flags |= SC_OP_WAIT_FOR_BEACON;
606 }
Sujith063d8be2009-03-30 15:28:49 +0530607
608chip_reset:
609
Sujith817e11d2008-12-07 21:42:44 +0530610 ath_debug_stat_interrupt(sc, status);
611
Sujithff37e332008-11-24 12:07:55 +0530612 if (sched) {
613 /* turn off every interrupt except SWBA */
Sujith17d79042009-02-09 13:27:03 +0530614 ath9k_hw_set_interrupts(ah, (sc->imask & ATH9K_INT_SWBA));
Sujithff37e332008-11-24 12:07:55 +0530615 tasklet_schedule(&sc->intr_tq);
616 }
617
618 return IRQ_HANDLED;
Sujith063d8be2009-03-30 15:28:49 +0530619
620#undef SCHED_INTR
Sujithff37e332008-11-24 12:07:55 +0530621}
622
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700623static u32 ath_get_extchanmode(struct ath_softc *sc,
Sujith99405f92008-11-24 12:08:35 +0530624 struct ieee80211_channel *chan,
Sujith094d05d2008-12-12 11:57:43 +0530625 enum nl80211_channel_type channel_type)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700626{
627 u32 chanmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700628
629 switch (chan->band) {
630 case IEEE80211_BAND_2GHZ:
Sujith094d05d2008-12-12 11:57:43 +0530631 switch(channel_type) {
632 case NL80211_CHAN_NO_HT:
633 case NL80211_CHAN_HT20:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700634 chanmode = CHANNEL_G_HT20;
Sujith094d05d2008-12-12 11:57:43 +0530635 break;
636 case NL80211_CHAN_HT40PLUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700637 chanmode = CHANNEL_G_HT40PLUS;
Sujith094d05d2008-12-12 11:57:43 +0530638 break;
639 case NL80211_CHAN_HT40MINUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700640 chanmode = CHANNEL_G_HT40MINUS;
Sujith094d05d2008-12-12 11:57:43 +0530641 break;
642 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700643 break;
644 case IEEE80211_BAND_5GHZ:
Sujith094d05d2008-12-12 11:57:43 +0530645 switch(channel_type) {
646 case NL80211_CHAN_NO_HT:
647 case NL80211_CHAN_HT20:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700648 chanmode = CHANNEL_A_HT20;
Sujith094d05d2008-12-12 11:57:43 +0530649 break;
650 case NL80211_CHAN_HT40PLUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700651 chanmode = CHANNEL_A_HT40PLUS;
Sujith094d05d2008-12-12 11:57:43 +0530652 break;
653 case NL80211_CHAN_HT40MINUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700654 chanmode = CHANNEL_A_HT40MINUS;
Sujith094d05d2008-12-12 11:57:43 +0530655 break;
656 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700657 break;
658 default:
659 break;
660 }
661
662 return chanmode;
663}
664
Jouni Malinen6ace2892008-12-17 13:32:17 +0200665static int ath_setkey_tkip(struct ath_softc *sc, u16 keyix, const u8 *key,
Jouni Malinen3f53dd62009-02-26 11:18:46 +0200666 struct ath9k_keyval *hk, const u8 *addr,
667 bool authenticator)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700668{
Jouni Malinen6ace2892008-12-17 13:32:17 +0200669 const u8 *key_rxmic;
670 const u8 *key_txmic;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700671
Jouni Malinen6ace2892008-12-17 13:32:17 +0200672 key_txmic = key + NL80211_TKIP_DATA_OFFSET_TX_MIC_KEY;
673 key_rxmic = key + NL80211_TKIP_DATA_OFFSET_RX_MIC_KEY;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700674
675 if (addr == NULL) {
Jouni Malinend216aaa2009-03-03 13:11:53 +0200676 /*
677 * Group key installation - only two key cache entries are used
678 * regardless of splitmic capability since group key is only
679 * used either for TX or RX.
680 */
Jouni Malinen3f53dd62009-02-26 11:18:46 +0200681 if (authenticator) {
682 memcpy(hk->kv_mic, key_txmic, sizeof(hk->kv_mic));
683 memcpy(hk->kv_txmic, key_txmic, sizeof(hk->kv_mic));
684 } else {
685 memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
686 memcpy(hk->kv_txmic, key_rxmic, sizeof(hk->kv_mic));
687 }
Jouni Malinend216aaa2009-03-03 13:11:53 +0200688 return ath9k_hw_set_keycache_entry(sc->sc_ah, keyix, hk, addr);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700689 }
Sujith17d79042009-02-09 13:27:03 +0530690 if (!sc->splitmic) {
Jouni Malinend216aaa2009-03-03 13:11:53 +0200691 /* TX and RX keys share the same key cache entry. */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700692 memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
693 memcpy(hk->kv_txmic, key_txmic, sizeof(hk->kv_txmic));
Jouni Malinend216aaa2009-03-03 13:11:53 +0200694 return ath9k_hw_set_keycache_entry(sc->sc_ah, keyix, hk, addr);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700695 }
Jouni Malinend216aaa2009-03-03 13:11:53 +0200696
697 /* Separate key cache entries for TX and RX */
698
699 /* TX key goes at first index, RX key at +32. */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700700 memcpy(hk->kv_mic, key_txmic, sizeof(hk->kv_mic));
Jouni Malinend216aaa2009-03-03 13:11:53 +0200701 if (!ath9k_hw_set_keycache_entry(sc->sc_ah, keyix, hk, NULL)) {
702 /* TX MIC entry failed. No need to proceed further */
Sujithd8baa932009-03-30 15:28:25 +0530703 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +0530704 "Setting TX MIC Key Failed\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700705 return 0;
706 }
707
708 memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
709 /* XXX delete tx key on failure? */
Jouni Malinend216aaa2009-03-03 13:11:53 +0200710 return ath9k_hw_set_keycache_entry(sc->sc_ah, keyix + 32, hk, addr);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200711}
712
713static int ath_reserve_key_cache_slot_tkip(struct ath_softc *sc)
714{
715 int i;
716
Sujith17d79042009-02-09 13:27:03 +0530717 for (i = IEEE80211_WEP_NKID; i < sc->keymax / 2; i++) {
718 if (test_bit(i, sc->keymap) ||
719 test_bit(i + 64, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200720 continue; /* At least one part of TKIP key allocated */
Sujith17d79042009-02-09 13:27:03 +0530721 if (sc->splitmic &&
722 (test_bit(i + 32, sc->keymap) ||
723 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200724 continue; /* At least one part of TKIP key allocated */
725
726 /* Found a free slot for a TKIP key */
727 return i;
728 }
729 return -1;
730}
731
732static int ath_reserve_key_cache_slot(struct ath_softc *sc)
733{
734 int i;
735
736 /* First, try to find slots that would not be available for TKIP. */
Sujith17d79042009-02-09 13:27:03 +0530737 if (sc->splitmic) {
738 for (i = IEEE80211_WEP_NKID; i < sc->keymax / 4; i++) {
739 if (!test_bit(i, sc->keymap) &&
740 (test_bit(i + 32, sc->keymap) ||
741 test_bit(i + 64, sc->keymap) ||
742 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200743 return i;
Sujith17d79042009-02-09 13:27:03 +0530744 if (!test_bit(i + 32, sc->keymap) &&
745 (test_bit(i, sc->keymap) ||
746 test_bit(i + 64, sc->keymap) ||
747 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200748 return i + 32;
Sujith17d79042009-02-09 13:27:03 +0530749 if (!test_bit(i + 64, sc->keymap) &&
750 (test_bit(i , sc->keymap) ||
751 test_bit(i + 32, sc->keymap) ||
752 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinenea612132008-12-18 14:31:10 +0200753 return i + 64;
Sujith17d79042009-02-09 13:27:03 +0530754 if (!test_bit(i + 64 + 32, sc->keymap) &&
755 (test_bit(i, sc->keymap) ||
756 test_bit(i + 32, sc->keymap) ||
757 test_bit(i + 64, sc->keymap)))
Jouni Malinenea612132008-12-18 14:31:10 +0200758 return i + 64 + 32;
Jouni Malinen6ace2892008-12-17 13:32:17 +0200759 }
760 } else {
Sujith17d79042009-02-09 13:27:03 +0530761 for (i = IEEE80211_WEP_NKID; i < sc->keymax / 2; i++) {
762 if (!test_bit(i, sc->keymap) &&
763 test_bit(i + 64, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200764 return i;
Sujith17d79042009-02-09 13:27:03 +0530765 if (test_bit(i, sc->keymap) &&
766 !test_bit(i + 64, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200767 return i + 64;
768 }
769 }
770
771 /* No partially used TKIP slots, pick any available slot */
Sujith17d79042009-02-09 13:27:03 +0530772 for (i = IEEE80211_WEP_NKID; i < sc->keymax; i++) {
Jouni Malinenbe2864c2008-12-18 14:33:00 +0200773 /* Do not allow slots that could be needed for TKIP group keys
774 * to be used. This limitation could be removed if we know that
775 * TKIP will not be used. */
776 if (i >= 64 && i < 64 + IEEE80211_WEP_NKID)
777 continue;
Sujith17d79042009-02-09 13:27:03 +0530778 if (sc->splitmic) {
Jouni Malinenbe2864c2008-12-18 14:33:00 +0200779 if (i >= 32 && i < 32 + IEEE80211_WEP_NKID)
780 continue;
781 if (i >= 64 + 32 && i < 64 + 32 + IEEE80211_WEP_NKID)
782 continue;
783 }
784
Sujith17d79042009-02-09 13:27:03 +0530785 if (!test_bit(i, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200786 return i; /* Found a free slot for a key */
787 }
788
789 /* No free slot found */
790 return -1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700791}
792
793static int ath_key_config(struct ath_softc *sc,
Jouni Malinen3f53dd62009-02-26 11:18:46 +0200794 struct ieee80211_vif *vif,
Johannes Bergdc822b52008-12-29 12:55:09 +0100795 struct ieee80211_sta *sta,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700796 struct ieee80211_key_conf *key)
797{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700798 struct ath9k_keyval hk;
799 const u8 *mac = NULL;
800 int ret = 0;
Jouni Malinen6ace2892008-12-17 13:32:17 +0200801 int idx;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700802
803 memset(&hk, 0, sizeof(hk));
804
805 switch (key->alg) {
806 case ALG_WEP:
807 hk.kv_type = ATH9K_CIPHER_WEP;
808 break;
809 case ALG_TKIP:
810 hk.kv_type = ATH9K_CIPHER_TKIP;
811 break;
812 case ALG_CCMP:
813 hk.kv_type = ATH9K_CIPHER_AES_CCM;
814 break;
815 default:
Jouni Malinenca470b22009-01-08 13:32:12 +0200816 return -EOPNOTSUPP;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700817 }
818
Jouni Malinen6ace2892008-12-17 13:32:17 +0200819 hk.kv_len = key->keylen;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700820 memcpy(hk.kv_val, key->key, key->keylen);
821
Jouni Malinen6ace2892008-12-17 13:32:17 +0200822 if (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
823 /* For now, use the default keys for broadcast keys. This may
824 * need to change with virtual interfaces. */
825 idx = key->keyidx;
826 } else if (key->keyidx) {
Johannes Bergdc822b52008-12-29 12:55:09 +0100827 if (WARN_ON(!sta))
828 return -EOPNOTSUPP;
829 mac = sta->addr;
830
Jouni Malinen6ace2892008-12-17 13:32:17 +0200831 if (vif->type != NL80211_IFTYPE_AP) {
832 /* Only keyidx 0 should be used with unicast key, but
833 * allow this for client mode for now. */
834 idx = key->keyidx;
835 } else
836 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700837 } else {
Johannes Bergdc822b52008-12-29 12:55:09 +0100838 if (WARN_ON(!sta))
839 return -EOPNOTSUPP;
840 mac = sta->addr;
841
Jouni Malinen6ace2892008-12-17 13:32:17 +0200842 if (key->alg == ALG_TKIP)
843 idx = ath_reserve_key_cache_slot_tkip(sc);
844 else
845 idx = ath_reserve_key_cache_slot(sc);
846 if (idx < 0)
Jouni Malinenca470b22009-01-08 13:32:12 +0200847 return -ENOSPC; /* no free key cache entries */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700848 }
849
850 if (key->alg == ALG_TKIP)
Jouni Malinen3f53dd62009-02-26 11:18:46 +0200851 ret = ath_setkey_tkip(sc, idx, key->key, &hk, mac,
852 vif->type == NL80211_IFTYPE_AP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700853 else
Jouni Malinend216aaa2009-03-03 13:11:53 +0200854 ret = ath9k_hw_set_keycache_entry(sc->sc_ah, idx, &hk, mac);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700855
856 if (!ret)
857 return -EIO;
858
Sujith17d79042009-02-09 13:27:03 +0530859 set_bit(idx, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200860 if (key->alg == ALG_TKIP) {
Sujith17d79042009-02-09 13:27:03 +0530861 set_bit(idx + 64, sc->keymap);
862 if (sc->splitmic) {
863 set_bit(idx + 32, sc->keymap);
864 set_bit(idx + 64 + 32, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200865 }
866 }
867
868 return idx;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700869}
870
871static void ath_key_delete(struct ath_softc *sc, struct ieee80211_key_conf *key)
872{
Jouni Malinen6ace2892008-12-17 13:32:17 +0200873 ath9k_hw_keyreset(sc->sc_ah, key->hw_key_idx);
874 if (key->hw_key_idx < IEEE80211_WEP_NKID)
875 return;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700876
Sujith17d79042009-02-09 13:27:03 +0530877 clear_bit(key->hw_key_idx, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200878 if (key->alg != ALG_TKIP)
879 return;
880
Sujith17d79042009-02-09 13:27:03 +0530881 clear_bit(key->hw_key_idx + 64, sc->keymap);
882 if (sc->splitmic) {
883 clear_bit(key->hw_key_idx + 32, sc->keymap);
884 clear_bit(key->hw_key_idx + 64 + 32, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200885 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700886}
887
Sujitheb2599c2009-01-23 11:20:44 +0530888static void setup_ht_cap(struct ath_softc *sc,
889 struct ieee80211_sta_ht_cap *ht_info)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700890{
Sujith60653672008-08-14 13:28:02 +0530891#define ATH9K_HT_CAP_MAXRXAMPDU_65536 0x3 /* 2 ^ 16 */
892#define ATH9K_HT_CAP_MPDUDENSITY_8 0x6 /* 8 usec */
Senthil Balasubramanian140add22009-06-24 18:56:42 +0530893 u8 tx_streams, rx_streams;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700894
Johannes Bergd9fe60d2008-10-09 12:13:49 +0200895 ht_info->ht_supported = true;
896 ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
897 IEEE80211_HT_CAP_SM_PS |
898 IEEE80211_HT_CAP_SGI_40 |
899 IEEE80211_HT_CAP_DSSSCCK40;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700900
Sujith60653672008-08-14 13:28:02 +0530901 ht_info->ampdu_factor = ATH9K_HT_CAP_MAXRXAMPDU_65536;
902 ht_info->ampdu_density = ATH9K_HT_CAP_MPDUDENSITY_8;
Sujitheb2599c2009-01-23 11:20:44 +0530903
Johannes Bergd9fe60d2008-10-09 12:13:49 +0200904 /* set up supported mcs set */
905 memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
Senthil Balasubramanian140add22009-06-24 18:56:42 +0530906 tx_streams = !(sc->tx_chainmask & (sc->tx_chainmask - 1)) ? 1 : 2;
907 rx_streams = !(sc->rx_chainmask & (sc->rx_chainmask - 1)) ? 1 : 2;
Sujitheb2599c2009-01-23 11:20:44 +0530908
Senthil Balasubramanian140add22009-06-24 18:56:42 +0530909 if (tx_streams != rx_streams) {
910 DPRINTF(sc, ATH_DBG_CONFIG, "TX streams %d, RX streams: %d\n",
911 tx_streams, rx_streams);
912 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
913 ht_info->mcs.tx_params |= ((tx_streams - 1) <<
914 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
Sujitheb2599c2009-01-23 11:20:44 +0530915 }
916
Senthil Balasubramanian140add22009-06-24 18:56:42 +0530917 ht_info->mcs.rx_mask[0] = 0xff;
918 if (rx_streams >= 2)
919 ht_info->mcs.rx_mask[1] = 0xff;
920
921 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_DEFINED;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700922}
923
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530924static void ath9k_bss_assoc_info(struct ath_softc *sc,
Sujith5640b082008-10-29 10:16:06 +0530925 struct ieee80211_vif *vif,
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530926 struct ieee80211_bss_conf *bss_conf)
927{
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530928
929 if (bss_conf->assoc) {
Sujith094d05d2008-12-12 11:57:43 +0530930 DPRINTF(sc, ATH_DBG_CONFIG, "Bss Info ASSOC %d, bssid: %pM\n",
Sujith17d79042009-02-09 13:27:03 +0530931 bss_conf->aid, sc->curbssid);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530932
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530933 /* New association, store aid */
Senthil Balasubramanian2664f202009-06-24 18:56:39 +0530934 sc->curaid = bss_conf->aid;
935 ath9k_hw_write_associd(sc);
Jouni Malinenccdfeab2009-05-20 21:59:08 +0300936
Senthil Balasubramanian2664f202009-06-24 18:56:39 +0530937 /*
938 * Request a re-configuration of Beacon related timers
939 * on the receipt of the first Beacon frame (i.e.,
940 * after time sync with the AP).
941 */
942 sc->sc_flags |= SC_OP_BEACON_SYNC;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530943
944 /* Configure the beacon */
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200945 ath_beacon_config(sc, vif);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530946
947 /* Reset rssi stats */
Sujith17d79042009-02-09 13:27:03 +0530948 sc->nodestats.ns_avgbrssi = ATH_RSSI_DUMMY_MARKER;
949 sc->nodestats.ns_avgrssi = ATH_RSSI_DUMMY_MARKER;
950 sc->nodestats.ns_avgtxrssi = ATH_RSSI_DUMMY_MARKER;
951 sc->nodestats.ns_avgtxrate = ATH_RATE_DUMMY_MARKER;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530952
Sujith415f7382009-04-13 21:56:46 +0530953 ath_start_ani(sc);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530954 } else {
Sujith1ffb0612009-03-30 15:28:46 +0530955 DPRINTF(sc, ATH_DBG_CONFIG, "Bss Info DISASSOC\n");
Sujith17d79042009-02-09 13:27:03 +0530956 sc->curaid = 0;
Senthil Balasubramanianf38faa32009-06-24 18:56:40 +0530957 /* Stop ANI */
958 del_timer_sync(&sc->ani.timer);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530959 }
960}
961
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530962/********************************/
963/* LED functions */
964/********************************/
965
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530966static void ath_led_blink_work(struct work_struct *work)
967{
968 struct ath_softc *sc = container_of(work, struct ath_softc,
969 ath_led_blink_work.work);
970
971 if (!(sc->sc_flags & SC_OP_LED_ASSOCIATED))
972 return;
Vasanthakumar Thiagarajan85067c02009-03-14 19:59:41 +0530973
974 if ((sc->led_on_duration == ATH_LED_ON_DURATION_IDLE) ||
975 (sc->led_off_duration == ATH_LED_OFF_DURATION_IDLE))
976 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 0);
977 else
978 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN,
979 (sc->sc_flags & SC_OP_LED_ON) ? 1 : 0);
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530980
981 queue_delayed_work(sc->hw->workqueue, &sc->ath_led_blink_work,
982 (sc->sc_flags & SC_OP_LED_ON) ?
983 msecs_to_jiffies(sc->led_off_duration) :
984 msecs_to_jiffies(sc->led_on_duration));
985
Vasanthakumar Thiagarajan85067c02009-03-14 19:59:41 +0530986 sc->led_on_duration = sc->led_on_cnt ?
987 max((ATH_LED_ON_DURATION_IDLE - sc->led_on_cnt), 25) :
988 ATH_LED_ON_DURATION_IDLE;
989 sc->led_off_duration = sc->led_off_cnt ?
990 max((ATH_LED_OFF_DURATION_IDLE - sc->led_off_cnt), 10) :
991 ATH_LED_OFF_DURATION_IDLE;
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530992 sc->led_on_cnt = sc->led_off_cnt = 0;
993 if (sc->sc_flags & SC_OP_LED_ON)
994 sc->sc_flags &= ~SC_OP_LED_ON;
995 else
996 sc->sc_flags |= SC_OP_LED_ON;
997}
998
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530999static void ath_led_brightness(struct led_classdev *led_cdev,
1000 enum led_brightness brightness)
1001{
1002 struct ath_led *led = container_of(led_cdev, struct ath_led, led_cdev);
1003 struct ath_softc *sc = led->sc;
1004
1005 switch (brightness) {
1006 case LED_OFF:
1007 if (led->led_type == ATH_LED_ASSOC ||
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301008 led->led_type == ATH_LED_RADIO) {
1009 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN,
1010 (led->led_type == ATH_LED_RADIO));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301011 sc->sc_flags &= ~SC_OP_LED_ASSOCIATED;
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301012 if (led->led_type == ATH_LED_RADIO)
1013 sc->sc_flags &= ~SC_OP_LED_ON;
1014 } else {
1015 sc->led_off_cnt++;
1016 }
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301017 break;
1018 case LED_FULL:
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301019 if (led->led_type == ATH_LED_ASSOC) {
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301020 sc->sc_flags |= SC_OP_LED_ASSOCIATED;
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301021 queue_delayed_work(sc->hw->workqueue,
1022 &sc->ath_led_blink_work, 0);
1023 } else if (led->led_type == ATH_LED_RADIO) {
1024 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 0);
1025 sc->sc_flags |= SC_OP_LED_ON;
1026 } else {
1027 sc->led_on_cnt++;
1028 }
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301029 break;
1030 default:
1031 break;
1032 }
1033}
1034
1035static int ath_register_led(struct ath_softc *sc, struct ath_led *led,
1036 char *trigger)
1037{
1038 int ret;
1039
1040 led->sc = sc;
1041 led->led_cdev.name = led->name;
1042 led->led_cdev.default_trigger = trigger;
1043 led->led_cdev.brightness_set = ath_led_brightness;
1044
1045 ret = led_classdev_register(wiphy_dev(sc->hw->wiphy), &led->led_cdev);
1046 if (ret)
1047 DPRINTF(sc, ATH_DBG_FATAL,
1048 "Failed to register led:%s", led->name);
1049 else
1050 led->registered = 1;
1051 return ret;
1052}
1053
1054static void ath_unregister_led(struct ath_led *led)
1055{
1056 if (led->registered) {
1057 led_classdev_unregister(&led->led_cdev);
1058 led->registered = 0;
1059 }
1060}
1061
1062static void ath_deinit_leds(struct ath_softc *sc)
1063{
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301064 cancel_delayed_work_sync(&sc->ath_led_blink_work);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301065 ath_unregister_led(&sc->assoc_led);
1066 sc->sc_flags &= ~SC_OP_LED_ASSOCIATED;
1067 ath_unregister_led(&sc->tx_led);
1068 ath_unregister_led(&sc->rx_led);
1069 ath_unregister_led(&sc->radio_led);
1070 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 1);
1071}
1072
1073static void ath_init_leds(struct ath_softc *sc)
1074{
1075 char *trigger;
1076 int ret;
1077
1078 /* Configure gpio 1 for output */
1079 ath9k_hw_cfg_output(sc->sc_ah, ATH_LED_PIN,
1080 AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1081 /* LED off, active low */
1082 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 1);
1083
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301084 INIT_DELAYED_WORK(&sc->ath_led_blink_work, ath_led_blink_work);
1085
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301086 trigger = ieee80211_get_radio_led_name(sc->hw);
1087 snprintf(sc->radio_led.name, sizeof(sc->radio_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001088 "ath9k-%s::radio", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301089 ret = ath_register_led(sc, &sc->radio_led, trigger);
1090 sc->radio_led.led_type = ATH_LED_RADIO;
1091 if (ret)
1092 goto fail;
1093
1094 trigger = ieee80211_get_assoc_led_name(sc->hw);
1095 snprintf(sc->assoc_led.name, sizeof(sc->assoc_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001096 "ath9k-%s::assoc", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301097 ret = ath_register_led(sc, &sc->assoc_led, trigger);
1098 sc->assoc_led.led_type = ATH_LED_ASSOC;
1099 if (ret)
1100 goto fail;
1101
1102 trigger = ieee80211_get_tx_led_name(sc->hw);
1103 snprintf(sc->tx_led.name, sizeof(sc->tx_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001104 "ath9k-%s::tx", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301105 ret = ath_register_led(sc, &sc->tx_led, trigger);
1106 sc->tx_led.led_type = ATH_LED_TX;
1107 if (ret)
1108 goto fail;
1109
1110 trigger = ieee80211_get_rx_led_name(sc->hw);
1111 snprintf(sc->rx_led.name, sizeof(sc->rx_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001112 "ath9k-%s::rx", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301113 ret = ath_register_led(sc, &sc->rx_led, trigger);
1114 sc->rx_led.led_type = ATH_LED_RX;
1115 if (ret)
1116 goto fail;
1117
1118 return;
1119
1120fail:
1121 ath_deinit_leds(sc);
1122}
1123
Jouni Malinen7ec3e512009-03-03 19:23:37 +02001124void ath_radio_enable(struct ath_softc *sc)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301125{
Sujithcbe61d82009-02-09 13:27:12 +05301126 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001127 struct ieee80211_channel *channel = sc->hw->conf.channel;
1128 int r;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301129
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301130 ath9k_ps_wakeup(sc);
Sujithd2f5b3a2009-04-13 21:56:25 +05301131 ath9k_hw_configpcipowersave(ah, 0);
1132
Vasanthakumar Thiagarajan159cd462009-06-13 14:50:25 +05301133 if (!ah->curchan)
1134 ah->curchan = ath_get_curchannel(sc, sc->hw);
1135
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301136 spin_lock_bh(&sc->sc_resetlock);
Sujith2660b812009-02-09 13:27:26 +05301137 r = ath9k_hw_reset(ah, ah->curchan, false);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001138 if (r) {
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301139 DPRINTF(sc, ATH_DBG_FATAL,
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001140 "Unable to reset channel %u (%uMhz) ",
Vasanthakumar Thiagarajan6b457842009-05-15 18:59:20 +05301141 "reset status %d\n",
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001142 channel->center_freq, r);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301143 }
1144 spin_unlock_bh(&sc->sc_resetlock);
1145
1146 ath_update_txpow(sc);
1147 if (ath_startrecv(sc) != 0) {
1148 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301149 "Unable to restart recv logic\n");
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301150 return;
1151 }
1152
1153 if (sc->sc_flags & SC_OP_BEACONS)
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02001154 ath_beacon_config(sc, NULL); /* restart beacons */
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301155
1156 /* Re-Enable interrupts */
Sujith17d79042009-02-09 13:27:03 +05301157 ath9k_hw_set_interrupts(ah, sc->imask);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301158
1159 /* Enable LED */
1160 ath9k_hw_cfg_output(ah, ATH_LED_PIN,
1161 AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1162 ath9k_hw_set_gpio(ah, ATH_LED_PIN, 0);
1163
1164 ieee80211_wake_queues(sc->hw);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301165 ath9k_ps_restore(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301166}
1167
Jouni Malinen7ec3e512009-03-03 19:23:37 +02001168void ath_radio_disable(struct ath_softc *sc)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301169{
Sujithcbe61d82009-02-09 13:27:12 +05301170 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001171 struct ieee80211_channel *channel = sc->hw->conf.channel;
1172 int r;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301173
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301174 ath9k_ps_wakeup(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301175 ieee80211_stop_queues(sc->hw);
1176
1177 /* Disable LED */
1178 ath9k_hw_set_gpio(ah, ATH_LED_PIN, 1);
1179 ath9k_hw_cfg_gpio_input(ah, ATH_LED_PIN);
1180
1181 /* Disable interrupts */
1182 ath9k_hw_set_interrupts(ah, 0);
1183
Sujith043a0402009-01-16 21:38:47 +05301184 ath_drain_all_txq(sc, false); /* clear pending tx frames */
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301185 ath_stoprecv(sc); /* turn off frame recv */
1186 ath_flushrecv(sc); /* flush recv queue */
1187
Vasanthakumar Thiagarajan159cd462009-06-13 14:50:25 +05301188 if (!ah->curchan)
1189 ah->curchan = ath_get_curchannel(sc, sc->hw);
1190
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301191 spin_lock_bh(&sc->sc_resetlock);
Sujith2660b812009-02-09 13:27:26 +05301192 r = ath9k_hw_reset(ah, ah->curchan, false);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001193 if (r) {
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301194 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301195 "Unable to reset channel %u (%uMhz) "
Vasanthakumar Thiagarajan6b457842009-05-15 18:59:20 +05301196 "reset status %d\n",
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001197 channel->center_freq, r);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301198 }
1199 spin_unlock_bh(&sc->sc_resetlock);
1200
1201 ath9k_hw_phy_disable(ah);
Sujithd2f5b3a2009-04-13 21:56:25 +05301202 ath9k_hw_configpcipowersave(ah, 1);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301203 ath9k_ps_restore(sc);
Gabor Juhos38ab4222009-06-17 20:53:21 +02001204 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301205}
1206
Gabor Juhos5077fd32009-03-06 11:17:55 +01001207/*******************/
1208/* Rfkill */
1209/*******************/
1210
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301211static bool ath_is_rfkill_set(struct ath_softc *sc)
1212{
Sujithcbe61d82009-02-09 13:27:12 +05301213 struct ath_hw *ah = sc->sc_ah;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301214
Sujith2660b812009-02-09 13:27:26 +05301215 return ath9k_hw_gpio_get(ah, ah->rfkill_gpio) ==
1216 ah->rfkill_polarity;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301217}
1218
Johannes Berg3b319aa2009-06-13 14:50:26 +05301219static void ath9k_rfkill_poll_state(struct ieee80211_hw *hw)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301220{
Johannes Berg3b319aa2009-06-13 14:50:26 +05301221 struct ath_wiphy *aphy = hw->priv;
1222 struct ath_softc *sc = aphy->sc;
1223 bool blocked = !!ath_is_rfkill_set(sc);
1224
1225 wiphy_rfkill_set_hw_state(hw->wiphy, blocked);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301226
Johannes Berg19d337d2009-06-02 13:01:37 +02001227 if (blocked)
1228 ath_radio_disable(sc);
1229 else
1230 ath_radio_enable(sc);
Johannes Berg19d337d2009-06-02 13:01:37 +02001231}
1232
Johannes Berg3b319aa2009-06-13 14:50:26 +05301233static void ath_start_rfkill_poll(struct ath_softc *sc)
Johannes Berg19d337d2009-06-02 13:01:37 +02001234{
Johannes Berg3b319aa2009-06-13 14:50:26 +05301235 struct ath_hw *ah = sc->sc_ah;
Johannes Berg19d337d2009-06-02 13:01:37 +02001236
Johannes Berg3b319aa2009-06-13 14:50:26 +05301237 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1238 wiphy_rfkill_start_polling(sc->hw->wiphy);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301239}
1240
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001241void ath_cleanup(struct ath_softc *sc)
Gabor Juhos39c3c2f2009-01-14 20:17:05 +01001242{
1243 ath_detach(sc);
1244 free_irq(sc->irq, sc);
1245 ath_bus_cleanup(sc);
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001246 kfree(sc->sec_wiphy);
Gabor Juhos39c3c2f2009-01-14 20:17:05 +01001247 ieee80211_free_hw(sc->hw);
1248}
1249
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001250void ath_detach(struct ath_softc *sc)
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301251{
1252 struct ieee80211_hw *hw = sc->hw;
Sujith9c84b792008-10-29 10:17:13 +05301253 int i = 0;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301254
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301255 ath9k_ps_wakeup(sc);
1256
Sujith04bd4632008-11-28 22:18:05 +05301257 DPRINTF(sc, ATH_DBG_CONFIG, "Detach ATH hw\n");
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301258
Vasanthakumar Thiagarajan3fcdfb42008-11-18 01:19:56 +05301259 ath_deinit_leds(sc);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02001260 cancel_work_sync(&sc->chan_work);
Jouni Malinenf98c3bd2009-03-03 19:23:39 +02001261 cancel_delayed_work_sync(&sc->wiphy_work);
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04001262 cancel_delayed_work_sync(&sc->tx_complete_work);
Vasanthakumar Thiagarajan3fcdfb42008-11-18 01:19:56 +05301263
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001264 for (i = 0; i < sc->num_sec_wiphy; i++) {
1265 struct ath_wiphy *aphy = sc->sec_wiphy[i];
1266 if (aphy == NULL)
1267 continue;
1268 sc->sec_wiphy[i] = NULL;
1269 ieee80211_unregister_hw(aphy->hw);
1270 ieee80211_free_hw(aphy->hw);
1271 }
Vasanthakumar Thiagarajan3fcdfb42008-11-18 01:19:56 +05301272 ieee80211_unregister_hw(hw);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301273 ath_rx_cleanup(sc);
1274 ath_tx_cleanup(sc);
1275
Sujith9c84b792008-10-29 10:17:13 +05301276 tasklet_kill(&sc->intr_tq);
1277 tasklet_kill(&sc->bcon_tasklet);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301278
Sujith9c84b792008-10-29 10:17:13 +05301279 if (!(sc->sc_flags & SC_OP_INVALID))
1280 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301281
Sujith9c84b792008-10-29 10:17:13 +05301282 /* cleanup tx queues */
1283 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1284 if (ATH_TXQ_SETUP(sc, i))
Sujithb77f4832008-12-07 21:44:03 +05301285 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujith9c84b792008-10-29 10:17:13 +05301286
1287 ath9k_hw_detach(sc->sc_ah);
Sujith826d2682008-11-28 22:20:23 +05301288 ath9k_exit_debug(sc);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301289}
1290
Bob Copelande3bb2492009-03-30 22:30:30 -04001291static int ath9k_reg_notifier(struct wiphy *wiphy,
1292 struct regulatory_request *request)
1293{
1294 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
1295 struct ath_wiphy *aphy = hw->priv;
1296 struct ath_softc *sc = aphy->sc;
1297 struct ath_regulatory *reg = &sc->sc_ah->regulatory;
1298
1299 return ath_reg_notifier_apply(wiphy, request, reg);
1300}
1301
Sujithff37e332008-11-24 12:07:55 +05301302static int ath_init(u16 devid, struct ath_softc *sc)
1303{
Sujithcbe61d82009-02-09 13:27:12 +05301304 struct ath_hw *ah = NULL;
Sujithff37e332008-11-24 12:07:55 +05301305 int status;
1306 int error = 0, i;
1307 int csz = 0;
1308
1309 /* XXX: hardware will not be ready until ath_open() being called */
1310 sc->sc_flags |= SC_OP_INVALID;
Sujith88b126a2008-11-28 22:19:02 +05301311
Sujith826d2682008-11-28 22:20:23 +05301312 if (ath9k_init_debug(sc) < 0)
1313 printk(KERN_ERR "Unable to create debugfs files\n");
Sujithff37e332008-11-24 12:07:55 +05301314
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001315 spin_lock_init(&sc->wiphy_lock);
Sujithff37e332008-11-24 12:07:55 +05301316 spin_lock_init(&sc->sc_resetlock);
Luis R. Rodriguez61584252009-03-12 18:18:49 -04001317 spin_lock_init(&sc->sc_serial_rw);
Senthil Balasubramaniane5f09212009-06-24 18:56:41 +05301318 spin_lock_init(&sc->ani_lock);
Gabor Juhos04717cc2009-07-14 20:17:13 -04001319 spin_lock_init(&sc->sc_pm_lock);
Sujithaa33de02008-12-18 11:40:16 +05301320 mutex_init(&sc->mutex);
Sujithff37e332008-11-24 12:07:55 +05301321 tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
Sujith9fc9ab02009-03-03 10:16:51 +05301322 tasklet_init(&sc->bcon_tasklet, ath_beacon_tasklet,
Sujithff37e332008-11-24 12:07:55 +05301323 (unsigned long)sc);
1324
1325 /*
1326 * Cache line size is used to size and align various
1327 * structures used to communicate with the hardware.
1328 */
Gabor Juhos88d15702009-01-14 20:17:04 +01001329 ath_read_cachesize(sc, &csz);
Sujithff37e332008-11-24 12:07:55 +05301330 /* XXX assert csz is non-zero */
Sujith17d79042009-02-09 13:27:03 +05301331 sc->cachelsz = csz << 2; /* convert to bytes */
Sujithff37e332008-11-24 12:07:55 +05301332
Sujithcbe61d82009-02-09 13:27:12 +05301333 ah = ath9k_hw_attach(devid, sc, &status);
Sujithff37e332008-11-24 12:07:55 +05301334 if (ah == NULL) {
1335 DPRINTF(sc, ATH_DBG_FATAL,
Gabor Juhos295834f2008-12-29 21:07:42 +01001336 "Unable to attach hardware; HAL status %d\n", status);
Sujithff37e332008-11-24 12:07:55 +05301337 error = -ENXIO;
1338 goto bad;
1339 }
1340 sc->sc_ah = ah;
1341
1342 /* Get the hardware key cache size. */
Sujith2660b812009-02-09 13:27:26 +05301343 sc->keymax = ah->caps.keycache_size;
Sujith17d79042009-02-09 13:27:03 +05301344 if (sc->keymax > ATH_KEYMAX) {
Sujithd8baa932009-03-30 15:28:25 +05301345 DPRINTF(sc, ATH_DBG_ANY,
Sujith04bd4632008-11-28 22:18:05 +05301346 "Warning, using only %u entries in %u key cache\n",
Sujith17d79042009-02-09 13:27:03 +05301347 ATH_KEYMAX, sc->keymax);
1348 sc->keymax = ATH_KEYMAX;
Sujithff37e332008-11-24 12:07:55 +05301349 }
1350
1351 /*
1352 * Reset the key cache since some parts do not
1353 * reset the contents on initial power up.
1354 */
Sujith17d79042009-02-09 13:27:03 +05301355 for (i = 0; i < sc->keymax; i++)
Sujithff37e332008-11-24 12:07:55 +05301356 ath9k_hw_keyreset(ah, (u16) i);
Sujithff37e332008-11-24 12:07:55 +05301357
Luis R. Rodriguez85efc862009-04-13 21:41:46 -04001358 if (error)
Sujithff37e332008-11-24 12:07:55 +05301359 goto bad;
1360
1361 /* default to MONITOR mode */
Sujith2660b812009-02-09 13:27:26 +05301362 sc->sc_ah->opmode = NL80211_IFTYPE_MONITOR;
Colin McCabed97809d2008-12-01 13:38:55 -08001363
Sujithff37e332008-11-24 12:07:55 +05301364 /* Setup rate tables */
1365
1366 ath_rate_attach(sc);
1367 ath_setup_rates(sc, IEEE80211_BAND_2GHZ);
1368 ath_setup_rates(sc, IEEE80211_BAND_5GHZ);
1369
1370 /*
1371 * Allocate hardware transmit queues: one queue for
1372 * beacon frames and one data queue for each QoS
1373 * priority. Note that the hal handles reseting
1374 * these queues at the needed time.
1375 */
Sujithb77f4832008-12-07 21:44:03 +05301376 sc->beacon.beaconq = ath_beaconq_setup(ah);
1377 if (sc->beacon.beaconq == -1) {
Sujithff37e332008-11-24 12:07:55 +05301378 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301379 "Unable to setup a beacon xmit queue\n");
Sujithff37e332008-11-24 12:07:55 +05301380 error = -EIO;
1381 goto bad2;
1382 }
Sujithb77f4832008-12-07 21:44:03 +05301383 sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
1384 if (sc->beacon.cabq == NULL) {
Sujithff37e332008-11-24 12:07:55 +05301385 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301386 "Unable to setup CAB xmit queue\n");
Sujithff37e332008-11-24 12:07:55 +05301387 error = -EIO;
1388 goto bad2;
1389 }
1390
Sujith17d79042009-02-09 13:27:03 +05301391 sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
Sujithff37e332008-11-24 12:07:55 +05301392 ath_cabq_update(sc);
1393
Sujithb77f4832008-12-07 21:44:03 +05301394 for (i = 0; i < ARRAY_SIZE(sc->tx.hwq_map); i++)
1395 sc->tx.hwq_map[i] = -1;
Sujithff37e332008-11-24 12:07:55 +05301396
1397 /* Setup data queues */
1398 /* NB: ensure BK queue is the lowest priority h/w queue */
1399 if (!ath_tx_setup(sc, ATH9K_WME_AC_BK)) {
1400 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301401 "Unable to setup xmit queue for BK traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301402 error = -EIO;
1403 goto bad2;
1404 }
1405
1406 if (!ath_tx_setup(sc, ATH9K_WME_AC_BE)) {
1407 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301408 "Unable to setup xmit queue for BE traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301409 error = -EIO;
1410 goto bad2;
1411 }
1412 if (!ath_tx_setup(sc, ATH9K_WME_AC_VI)) {
1413 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301414 "Unable to setup xmit queue for VI traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301415 error = -EIO;
1416 goto bad2;
1417 }
1418 if (!ath_tx_setup(sc, ATH9K_WME_AC_VO)) {
1419 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301420 "Unable to setup xmit queue for VO traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301421 error = -EIO;
1422 goto bad2;
1423 }
1424
1425 /* Initializes the noise floor to a reasonable default value.
1426 * Later on this will be updated during ANI processing. */
1427
Sujith17d79042009-02-09 13:27:03 +05301428 sc->ani.noise_floor = ATH_DEFAULT_NOISE_FLOOR;
1429 setup_timer(&sc->ani.timer, ath_ani_calibrate, (unsigned long)sc);
Sujithff37e332008-11-24 12:07:55 +05301430
1431 if (ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
1432 ATH9K_CIPHER_TKIP, NULL)) {
1433 /*
1434 * Whether we should enable h/w TKIP MIC.
1435 * XXX: if we don't support WME TKIP MIC, then we wouldn't
1436 * report WMM capable, so it's always safe to turn on
1437 * TKIP MIC in this case.
1438 */
1439 ath9k_hw_setcapability(sc->sc_ah, ATH9K_CAP_TKIP_MIC,
1440 0, 1, NULL);
1441 }
1442
1443 /*
1444 * Check whether the separate key cache entries
1445 * are required to handle both tx+rx MIC keys.
1446 * With split mic keys the number of stations is limited
1447 * to 27 otherwise 59.
1448 */
1449 if (ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
1450 ATH9K_CIPHER_TKIP, NULL)
1451 && ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
1452 ATH9K_CIPHER_MIC, NULL)
1453 && ath9k_hw_getcapability(ah, ATH9K_CAP_TKIP_SPLIT,
1454 0, NULL))
Sujith17d79042009-02-09 13:27:03 +05301455 sc->splitmic = 1;
Sujithff37e332008-11-24 12:07:55 +05301456
1457 /* turn on mcast key search if possible */
1458 if (!ath9k_hw_getcapability(ah, ATH9K_CAP_MCAST_KEYSRCH, 0, NULL))
1459 (void)ath9k_hw_setcapability(ah, ATH9K_CAP_MCAST_KEYSRCH, 1,
1460 1, NULL);
1461
Sujith17d79042009-02-09 13:27:03 +05301462 sc->config.txpowlimit = ATH_TXPOWER_MAX;
Sujithff37e332008-11-24 12:07:55 +05301463
1464 /* 11n Capabilities */
Sujith2660b812009-02-09 13:27:26 +05301465 if (ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
Sujithff37e332008-11-24 12:07:55 +05301466 sc->sc_flags |= SC_OP_TXAGGR;
1467 sc->sc_flags |= SC_OP_RXAGGR;
1468 }
1469
Sujith2660b812009-02-09 13:27:26 +05301470 sc->tx_chainmask = ah->caps.tx_chainmask;
1471 sc->rx_chainmask = ah->caps.rx_chainmask;
Sujithff37e332008-11-24 12:07:55 +05301472
1473 ath9k_hw_setcapability(ah, ATH9K_CAP_DIVERSITY, 1, true, NULL);
Sujithb77f4832008-12-07 21:44:03 +05301474 sc->rx.defant = ath9k_hw_getdefantenna(ah);
Sujithff37e332008-11-24 12:07:55 +05301475
Jouni Malinen8ca21f02009-03-03 19:23:27 +02001476 if (ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK)
Sujithba52da52009-02-09 13:27:10 +05301477 memcpy(sc->bssidmask, ath_bcast_mac, ETH_ALEN);
Sujithff37e332008-11-24 12:07:55 +05301478
Sujithb77f4832008-12-07 21:44:03 +05301479 sc->beacon.slottime = ATH9K_SLOT_TIME_9; /* default to short slot time */
Sujithff37e332008-11-24 12:07:55 +05301480
1481 /* initialize beacon slots */
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001482 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++) {
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02001483 sc->beacon.bslot[i] = NULL;
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001484 sc->beacon.bslot_aphy[i] = NULL;
1485 }
Sujithff37e332008-11-24 12:07:55 +05301486
Sujithff37e332008-11-24 12:07:55 +05301487 /* setup channels and rates */
1488
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001489 sc->sbands[IEEE80211_BAND_2GHZ].channels = ath9k_2ghz_chantable;
Sujithff37e332008-11-24 12:07:55 +05301490 sc->sbands[IEEE80211_BAND_2GHZ].bitrates =
1491 sc->rates[IEEE80211_BAND_2GHZ];
1492 sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001493 sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
1494 ARRAY_SIZE(ath9k_2ghz_chantable);
Sujithff37e332008-11-24 12:07:55 +05301495
Sujith2660b812009-02-09 13:27:26 +05301496 if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes)) {
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001497 sc->sbands[IEEE80211_BAND_5GHZ].channels = ath9k_5ghz_chantable;
Sujithff37e332008-11-24 12:07:55 +05301498 sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
1499 sc->rates[IEEE80211_BAND_5GHZ];
1500 sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001501 sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
1502 ARRAY_SIZE(ath9k_5ghz_chantable);
Sujithff37e332008-11-24 12:07:55 +05301503 }
1504
Sujith2660b812009-02-09 13:27:26 +05301505 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BT_COEX)
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05301506 ath9k_hw_btcoex_enable(sc->sc_ah);
1507
Sujithff37e332008-11-24 12:07:55 +05301508 return 0;
1509bad2:
1510 /* cleanup tx queues */
1511 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1512 if (ATH_TXQ_SETUP(sc, i))
Sujithb77f4832008-12-07 21:44:03 +05301513 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujithff37e332008-11-24 12:07:55 +05301514bad:
1515 if (ah)
1516 ath9k_hw_detach(ah);
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301517 ath9k_exit_debug(sc);
Sujithff37e332008-11-24 12:07:55 +05301518
1519 return error;
1520}
1521
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001522void ath_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw)
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301523{
Sujith9c84b792008-10-29 10:17:13 +05301524 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
1525 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
1526 IEEE80211_HW_SIGNAL_DBM |
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301527 IEEE80211_HW_AMPDU_AGGREGATION |
1528 IEEE80211_HW_SUPPORTS_PS |
Sujitheeee1322009-03-10 10:39:53 +05301529 IEEE80211_HW_PS_NULLFUNC_STACK |
1530 IEEE80211_HW_SPECTRUM_MGMT;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301531
Jouni Malinenb3bd89c2009-02-24 13:42:01 +02001532 if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || modparam_nohwcrypt)
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001533 hw->flags |= IEEE80211_HW_MFP_CAPABLE;
1534
Sujith9c84b792008-10-29 10:17:13 +05301535 hw->wiphy->interface_modes =
1536 BIT(NL80211_IFTYPE_AP) |
1537 BIT(NL80211_IFTYPE_STATION) |
Pat Erley9cb54122009-03-20 22:59:59 -04001538 BIT(NL80211_IFTYPE_ADHOC) |
1539 BIT(NL80211_IFTYPE_MESH_POINT);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301540
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301541 hw->queues = 4;
Sujithe63835b2008-11-18 09:07:53 +05301542 hw->max_rates = 4;
Sujith171387e2009-02-17 15:36:25 +05301543 hw->channel_change_time = 5000;
Jouni Malinen465ca842009-03-03 19:23:34 +02001544 hw->max_listen_interval = 10;
Luis R. Rodriguezdd190182009-07-14 20:13:56 -04001545 /* Hardware supports 10 but we use 4 */
1546 hw->max_rate_tries = 4;
Sujith528f0c62008-10-29 10:14:26 +05301547 hw->sta_data_size = sizeof(struct ath_node);
Sujith17d79042009-02-09 13:27:03 +05301548 hw->vif_data_size = sizeof(struct ath_vif);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301549
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301550 hw->rate_control_algorithm = "ath9k_rate_control";
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301551
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001552 hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
1553 &sc->sbands[IEEE80211_BAND_2GHZ];
1554 if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes))
1555 hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
1556 &sc->sbands[IEEE80211_BAND_5GHZ];
1557}
1558
1559int ath_attach(u16 devid, struct ath_softc *sc)
1560{
1561 struct ieee80211_hw *hw = sc->hw;
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001562 int error = 0, i;
Bob Copeland3a702e42009-03-30 22:30:29 -04001563 struct ath_regulatory *reg;
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001564
1565 DPRINTF(sc, ATH_DBG_CONFIG, "Attach ATH hw\n");
1566
1567 error = ath_init(devid, sc);
1568 if (error != 0)
1569 return error;
1570
1571 /* get mac address from hardware and set in mac80211 */
1572
1573 SET_IEEE80211_PERM_ADDR(hw, sc->sc_ah->macaddr);
1574
1575 ath_set_hw_capab(sc, hw);
1576
Luis R. Rodriguezc26c2e52009-05-19 18:27:11 -04001577 error = ath_regd_init(&sc->sc_ah->regulatory, sc->hw->wiphy,
1578 ath9k_reg_notifier);
1579 if (error)
1580 return error;
1581
1582 reg = &sc->sc_ah->regulatory;
1583
Sujith2660b812009-02-09 13:27:26 +05301584 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
Sujitheb2599c2009-01-23 11:20:44 +05301585 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
Sujith2660b812009-02-09 13:27:26 +05301586 if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes))
Sujitheb2599c2009-01-23 11:20:44 +05301587 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
Sujith9c84b792008-10-29 10:17:13 +05301588 }
1589
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301590 /* initialize tx/rx engine */
1591 error = ath_tx_init(sc, ATH_TXBUF);
1592 if (error != 0)
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301593 goto error_attach;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301594
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301595 error = ath_rx_init(sc, ATH_RXBUF);
1596 if (error != 0)
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301597 goto error_attach;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301598
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02001599 INIT_WORK(&sc->chan_work, ath9k_wiphy_chan_work);
Jouni Malinenf98c3bd2009-03-03 19:23:39 +02001600 INIT_DELAYED_WORK(&sc->wiphy_work, ath9k_wiphy_work);
1601 sc->wiphy_scheduler_int = msecs_to_jiffies(500);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02001602
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301603 error = ieee80211_register_hw(hw);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301604
Bob Copeland3a702e42009-03-30 22:30:29 -04001605 if (!ath_is_world_regd(reg)) {
Bob Copelandc02cf372009-03-30 22:30:28 -04001606 error = regulatory_hint(hw->wiphy, reg->alpha2);
Luis R. Rodriguezfe33eb32009-02-21 00:04:30 -05001607 if (error)
1608 goto error_attach;
1609 }
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001610
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301611 /* Initialize LED control */
1612 ath_init_leds(sc);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301613
Johannes Berg3b319aa2009-06-13 14:50:26 +05301614 ath_start_rfkill_poll(sc);
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001615
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301616 return 0;
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301617
1618error_attach:
1619 /* cleanup tx queues */
1620 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1621 if (ATH_TXQ_SETUP(sc, i))
1622 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
1623
1624 ath9k_hw_detach(sc->sc_ah);
1625 ath9k_exit_debug(sc);
1626
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301627 return error;
1628}
1629
Sujithff37e332008-11-24 12:07:55 +05301630int ath_reset(struct ath_softc *sc, bool retry_tx)
1631{
Sujithcbe61d82009-02-09 13:27:12 +05301632 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguez030bb492008-12-23 15:58:37 -08001633 struct ieee80211_hw *hw = sc->hw;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001634 int r;
Sujithff37e332008-11-24 12:07:55 +05301635
1636 ath9k_hw_set_interrupts(ah, 0);
Sujith043a0402009-01-16 21:38:47 +05301637 ath_drain_all_txq(sc, retry_tx);
Sujithff37e332008-11-24 12:07:55 +05301638 ath_stoprecv(sc);
1639 ath_flushrecv(sc);
1640
1641 spin_lock_bh(&sc->sc_resetlock);
Sujith2660b812009-02-09 13:27:26 +05301642 r = ath9k_hw_reset(ah, sc->sc_ah->curchan, false);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001643 if (r)
Sujithff37e332008-11-24 12:07:55 +05301644 DPRINTF(sc, ATH_DBG_FATAL,
Vasanthakumar Thiagarajan6b457842009-05-15 18:59:20 +05301645 "Unable to reset hardware; reset status %d\n", r);
Sujithff37e332008-11-24 12:07:55 +05301646 spin_unlock_bh(&sc->sc_resetlock);
1647
1648 if (ath_startrecv(sc) != 0)
Sujith04bd4632008-11-28 22:18:05 +05301649 DPRINTF(sc, ATH_DBG_FATAL, "Unable to start recv logic\n");
Sujithff37e332008-11-24 12:07:55 +05301650
1651 /*
1652 * We may be doing a reset in response to a request
1653 * that changes the channel so update any state that
1654 * might change as a result.
1655 */
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -08001656 ath_cache_conf_rate(sc, &hw->conf);
Sujithff37e332008-11-24 12:07:55 +05301657
1658 ath_update_txpow(sc);
1659
1660 if (sc->sc_flags & SC_OP_BEACONS)
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02001661 ath_beacon_config(sc, NULL); /* restart beacons */
Sujithff37e332008-11-24 12:07:55 +05301662
Sujith17d79042009-02-09 13:27:03 +05301663 ath9k_hw_set_interrupts(ah, sc->imask);
Sujithff37e332008-11-24 12:07:55 +05301664
1665 if (retry_tx) {
1666 int i;
1667 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1668 if (ATH_TXQ_SETUP(sc, i)) {
Sujithb77f4832008-12-07 21:44:03 +05301669 spin_lock_bh(&sc->tx.txq[i].axq_lock);
1670 ath_txq_schedule(sc, &sc->tx.txq[i]);
1671 spin_unlock_bh(&sc->tx.txq[i].axq_lock);
Sujithff37e332008-11-24 12:07:55 +05301672 }
1673 }
1674 }
1675
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001676 return r;
Sujithff37e332008-11-24 12:07:55 +05301677}
1678
1679/*
1680 * This function will allocate both the DMA descriptor structure, and the
1681 * buffers it contains. These are used to contain the descriptors used
1682 * by the system.
1683*/
1684int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
1685 struct list_head *head, const char *name,
1686 int nbuf, int ndesc)
1687{
1688#define DS2PHYS(_dd, _ds) \
1689 ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
1690#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
1691#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
1692
1693 struct ath_desc *ds;
1694 struct ath_buf *bf;
1695 int i, bsize, error;
1696
Sujith04bd4632008-11-28 22:18:05 +05301697 DPRINTF(sc, ATH_DBG_CONFIG, "%s DMA: %u buffers %u desc/buf\n",
1698 name, nbuf, ndesc);
Sujithff37e332008-11-24 12:07:55 +05301699
Senthil Balasubramanianb03a9db2009-03-06 11:24:09 +05301700 INIT_LIST_HEAD(head);
Sujithff37e332008-11-24 12:07:55 +05301701 /* ath_desc must be a multiple of DWORDs */
1702 if ((sizeof(struct ath_desc) % 4) != 0) {
Sujith04bd4632008-11-28 22:18:05 +05301703 DPRINTF(sc, ATH_DBG_FATAL, "ath_desc not DWORD aligned\n");
Sujithff37e332008-11-24 12:07:55 +05301704 ASSERT((sizeof(struct ath_desc) % 4) == 0);
1705 error = -ENOMEM;
1706 goto fail;
1707 }
1708
Sujithff37e332008-11-24 12:07:55 +05301709 dd->dd_desc_len = sizeof(struct ath_desc) * nbuf * ndesc;
1710
1711 /*
1712 * Need additional DMA memory because we can't use
1713 * descriptors that cross the 4K page boundary. Assume
1714 * one skipped descriptor per 4K page.
1715 */
Sujith2660b812009-02-09 13:27:26 +05301716 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
Sujithff37e332008-11-24 12:07:55 +05301717 u32 ndesc_skipped =
1718 ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
1719 u32 dma_len;
1720
1721 while (ndesc_skipped) {
1722 dma_len = ndesc_skipped * sizeof(struct ath_desc);
1723 dd->dd_desc_len += dma_len;
1724
1725 ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
1726 };
1727 }
1728
1729 /* allocate descriptors */
Gabor Juhos7da3c552009-01-14 20:17:03 +01001730 dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
Senthil Balasubramanianf0e6ce12009-03-06 11:24:08 +05301731 &dd->dd_desc_paddr, GFP_KERNEL);
Sujithff37e332008-11-24 12:07:55 +05301732 if (dd->dd_desc == NULL) {
1733 error = -ENOMEM;
1734 goto fail;
1735 }
1736 ds = dd->dd_desc;
Sujith04bd4632008-11-28 22:18:05 +05301737 DPRINTF(sc, ATH_DBG_CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
Sujithae459af2009-03-30 15:28:40 +05301738 name, ds, (u32) dd->dd_desc_len,
Sujithff37e332008-11-24 12:07:55 +05301739 ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
1740
1741 /* allocate buffers */
1742 bsize = sizeof(struct ath_buf) * nbuf;
Senthil Balasubramanianf0e6ce12009-03-06 11:24:08 +05301743 bf = kzalloc(bsize, GFP_KERNEL);
Sujithff37e332008-11-24 12:07:55 +05301744 if (bf == NULL) {
1745 error = -ENOMEM;
1746 goto fail2;
1747 }
Sujithff37e332008-11-24 12:07:55 +05301748 dd->dd_bufptr = bf;
1749
Sujithff37e332008-11-24 12:07:55 +05301750 for (i = 0; i < nbuf; i++, bf++, ds += ndesc) {
1751 bf->bf_desc = ds;
1752 bf->bf_daddr = DS2PHYS(dd, ds);
1753
Sujith2660b812009-02-09 13:27:26 +05301754 if (!(sc->sc_ah->caps.hw_caps &
Sujithff37e332008-11-24 12:07:55 +05301755 ATH9K_HW_CAP_4KB_SPLITTRANS)) {
1756 /*
1757 * Skip descriptor addresses which can cause 4KB
1758 * boundary crossing (addr + length) with a 32 dword
1759 * descriptor fetch.
1760 */
1761 while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
1762 ASSERT((caddr_t) bf->bf_desc <
1763 ((caddr_t) dd->dd_desc +
1764 dd->dd_desc_len));
1765
1766 ds += ndesc;
1767 bf->bf_desc = ds;
1768 bf->bf_daddr = DS2PHYS(dd, ds);
1769 }
1770 }
1771 list_add_tail(&bf->list, head);
1772 }
1773 return 0;
1774fail2:
Gabor Juhos7da3c552009-01-14 20:17:03 +01001775 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
1776 dd->dd_desc_paddr);
Sujithff37e332008-11-24 12:07:55 +05301777fail:
1778 memset(dd, 0, sizeof(*dd));
1779 return error;
1780#undef ATH_DESC_4KB_BOUND_CHECK
1781#undef ATH_DESC_4KB_BOUND_NUM_SKIPPED
1782#undef DS2PHYS
1783}
1784
1785void ath_descdma_cleanup(struct ath_softc *sc,
1786 struct ath_descdma *dd,
1787 struct list_head *head)
1788{
Gabor Juhos7da3c552009-01-14 20:17:03 +01001789 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
1790 dd->dd_desc_paddr);
Sujithff37e332008-11-24 12:07:55 +05301791
1792 INIT_LIST_HEAD(head);
1793 kfree(dd->dd_bufptr);
1794 memset(dd, 0, sizeof(*dd));
1795}
1796
1797int ath_get_hal_qnum(u16 queue, struct ath_softc *sc)
1798{
1799 int qnum;
1800
1801 switch (queue) {
1802 case 0:
Sujithb77f4832008-12-07 21:44:03 +05301803 qnum = sc->tx.hwq_map[ATH9K_WME_AC_VO];
Sujithff37e332008-11-24 12:07:55 +05301804 break;
1805 case 1:
Sujithb77f4832008-12-07 21:44:03 +05301806 qnum = sc->tx.hwq_map[ATH9K_WME_AC_VI];
Sujithff37e332008-11-24 12:07:55 +05301807 break;
1808 case 2:
Sujithb77f4832008-12-07 21:44:03 +05301809 qnum = sc->tx.hwq_map[ATH9K_WME_AC_BE];
Sujithff37e332008-11-24 12:07:55 +05301810 break;
1811 case 3:
Sujithb77f4832008-12-07 21:44:03 +05301812 qnum = sc->tx.hwq_map[ATH9K_WME_AC_BK];
Sujithff37e332008-11-24 12:07:55 +05301813 break;
1814 default:
Sujithb77f4832008-12-07 21:44:03 +05301815 qnum = sc->tx.hwq_map[ATH9K_WME_AC_BE];
Sujithff37e332008-11-24 12:07:55 +05301816 break;
1817 }
1818
1819 return qnum;
1820}
1821
1822int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc)
1823{
1824 int qnum;
1825
1826 switch (queue) {
1827 case ATH9K_WME_AC_VO:
1828 qnum = 0;
1829 break;
1830 case ATH9K_WME_AC_VI:
1831 qnum = 1;
1832 break;
1833 case ATH9K_WME_AC_BE:
1834 qnum = 2;
1835 break;
1836 case ATH9K_WME_AC_BK:
1837 qnum = 3;
1838 break;
1839 default:
1840 qnum = -1;
1841 break;
1842 }
1843
1844 return qnum;
1845}
1846
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001847/* XXX: Remove me once we don't depend on ath9k_channel for all
1848 * this redundant data */
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02001849void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
1850 struct ath9k_channel *ichan)
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001851{
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001852 struct ieee80211_channel *chan = hw->conf.channel;
1853 struct ieee80211_conf *conf = &hw->conf;
1854
1855 ichan->channel = chan->center_freq;
1856 ichan->chan = chan;
1857
1858 if (chan->band == IEEE80211_BAND_2GHZ) {
1859 ichan->chanmode = CHANNEL_G;
1860 ichan->channelFlags = CHANNEL_2GHZ | CHANNEL_OFDM;
1861 } else {
1862 ichan->chanmode = CHANNEL_A;
1863 ichan->channelFlags = CHANNEL_5GHZ | CHANNEL_OFDM;
1864 }
1865
1866 sc->tx_chan_width = ATH9K_HT_MACMODE_20;
1867
1868 if (conf_is_ht(conf)) {
1869 if (conf_is_ht40(conf))
1870 sc->tx_chan_width = ATH9K_HT_MACMODE_2040;
1871
1872 ichan->chanmode = ath_get_extchanmode(sc, chan,
1873 conf->channel_type);
1874 }
1875}
1876
Sujithff37e332008-11-24 12:07:55 +05301877/**********************/
1878/* mac80211 callbacks */
1879/**********************/
1880
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001881static int ath9k_start(struct ieee80211_hw *hw)
1882{
Jouni Malinenbce048d2009-03-03 19:23:28 +02001883 struct ath_wiphy *aphy = hw->priv;
1884 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001885 struct ieee80211_channel *curchan = hw->conf.channel;
Sujithff37e332008-11-24 12:07:55 +05301886 struct ath9k_channel *init_channel;
Vasanthakumar Thiagarajan82880a72009-06-13 14:50:24 +05301887 int r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001888
Sujith04bd4632008-11-28 22:18:05 +05301889 DPRINTF(sc, ATH_DBG_CONFIG, "Starting driver with "
1890 "initial channel: %d MHz\n", curchan->center_freq);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001891
Sujith141b38b2009-02-04 08:10:07 +05301892 mutex_lock(&sc->mutex);
1893
Jouni Malinen9580a222009-03-03 19:23:33 +02001894 if (ath9k_wiphy_started(sc)) {
1895 if (sc->chan_idx == curchan->hw_value) {
1896 /*
1897 * Already on the operational channel, the new wiphy
1898 * can be marked active.
1899 */
1900 aphy->state = ATH_WIPHY_ACTIVE;
1901 ieee80211_wake_queues(hw);
1902 } else {
1903 /*
1904 * Another wiphy is on another channel, start the new
1905 * wiphy in paused state.
1906 */
1907 aphy->state = ATH_WIPHY_PAUSED;
1908 ieee80211_stop_queues(hw);
1909 }
1910 mutex_unlock(&sc->mutex);
1911 return 0;
1912 }
1913 aphy->state = ATH_WIPHY_ACTIVE;
1914
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001915 /* setup initial channel */
1916
Vasanthakumar Thiagarajan82880a72009-06-13 14:50:24 +05301917 sc->chan_idx = curchan->hw_value;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001918
Vasanthakumar Thiagarajan82880a72009-06-13 14:50:24 +05301919 init_channel = ath_get_curchannel(sc, hw);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001920
Sujithff37e332008-11-24 12:07:55 +05301921 /* Reset SERDES registers */
1922 ath9k_hw_configpcipowersave(sc->sc_ah, 0);
1923
1924 /*
1925 * The basic interface to setting the hardware in a good
1926 * state is ``reset''. On return the hardware is known to
1927 * be powered up and with interrupts disabled. This must
1928 * be followed by initialization of the appropriate bits
1929 * and then setup of the interrupt mask.
1930 */
1931 spin_lock_bh(&sc->sc_resetlock);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001932 r = ath9k_hw_reset(sc->sc_ah, init_channel, false);
1933 if (r) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001934 DPRINTF(sc, ATH_DBG_FATAL,
Vasanthakumar Thiagarajan6b457842009-05-15 18:59:20 +05301935 "Unable to reset hardware; reset status %d "
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001936 "(freq %u MHz)\n", r,
1937 curchan->center_freq);
Sujithff37e332008-11-24 12:07:55 +05301938 spin_unlock_bh(&sc->sc_resetlock);
Sujith141b38b2009-02-04 08:10:07 +05301939 goto mutex_unlock;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001940 }
Sujithff37e332008-11-24 12:07:55 +05301941 spin_unlock_bh(&sc->sc_resetlock);
1942
1943 /*
1944 * This is needed only to setup initial state
1945 * but it's best done after a reset.
1946 */
1947 ath_update_txpow(sc);
1948
1949 /*
1950 * Setup the hardware after reset:
1951 * The receive engine is set going.
1952 * Frame transmit is handled entirely
1953 * in the frame output path; there's nothing to do
1954 * here except setup the interrupt mask.
1955 */
1956 if (ath_startrecv(sc) != 0) {
Sujith1ffb0612009-03-30 15:28:46 +05301957 DPRINTF(sc, ATH_DBG_FATAL, "Unable to start recv logic\n");
Sujith141b38b2009-02-04 08:10:07 +05301958 r = -EIO;
1959 goto mutex_unlock;
Sujithff37e332008-11-24 12:07:55 +05301960 }
1961
1962 /* Setup our intr mask. */
Sujith17d79042009-02-09 13:27:03 +05301963 sc->imask = ATH9K_INT_RX | ATH9K_INT_TX
Sujithff37e332008-11-24 12:07:55 +05301964 | ATH9K_INT_RXEOL | ATH9K_INT_RXORN
1965 | ATH9K_INT_FATAL | ATH9K_INT_GLOBAL;
1966
Sujith2660b812009-02-09 13:27:26 +05301967 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_GTT)
Sujith17d79042009-02-09 13:27:03 +05301968 sc->imask |= ATH9K_INT_GTT;
Sujithff37e332008-11-24 12:07:55 +05301969
Sujith2660b812009-02-09 13:27:26 +05301970 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT)
Sujith17d79042009-02-09 13:27:03 +05301971 sc->imask |= ATH9K_INT_CST;
Sujithff37e332008-11-24 12:07:55 +05301972
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -08001973 ath_cache_conf_rate(sc, &hw->conf);
Sujithff37e332008-11-24 12:07:55 +05301974
1975 sc->sc_flags &= ~SC_OP_INVALID;
1976
1977 /* Disable BMISS interrupt when we're not associated */
Sujith17d79042009-02-09 13:27:03 +05301978 sc->imask &= ~(ATH9K_INT_SWBA | ATH9K_INT_BMISS);
1979 ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
Sujithff37e332008-11-24 12:07:55 +05301980
Jouni Malinenbce048d2009-03-03 19:23:28 +02001981 ieee80211_wake_queues(hw);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001982
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04001983 queue_delayed_work(sc->hw->workqueue, &sc->tx_complete_work, 0);
1984
Sujith141b38b2009-02-04 08:10:07 +05301985mutex_unlock:
1986 mutex_unlock(&sc->mutex);
1987
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001988 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001989}
1990
1991static int ath9k_tx(struct ieee80211_hw *hw,
1992 struct sk_buff *skb)
1993{
Jouni Malinen147583c2008-08-11 14:01:50 +03001994 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jouni Malinenbce048d2009-03-03 19:23:28 +02001995 struct ath_wiphy *aphy = hw->priv;
1996 struct ath_softc *sc = aphy->sc;
Sujith528f0c62008-10-29 10:14:26 +05301997 struct ath_tx_control txctl;
1998 int hdrlen, padsize;
1999
Jouni Malinen8089cc42009-03-03 19:23:38 +02002000 if (aphy->state != ATH_WIPHY_ACTIVE && aphy->state != ATH_WIPHY_SCAN) {
Jouni Malinenee166a02009-03-03 19:23:36 +02002001 printk(KERN_DEBUG "ath9k: %s: TX in unexpected wiphy state "
2002 "%d\n", wiphy_name(hw->wiphy), aphy->state);
2003 goto exit;
2004 }
2005
Jouni Malinendc8c4582009-05-19 17:01:42 +03002006 if (sc->hw->conf.flags & IEEE80211_CONF_PS) {
2007 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
2008 /*
2009 * mac80211 does not set PM field for normal data frames, so we
2010 * need to update that based on the current PS mode.
2011 */
2012 if (ieee80211_is_data(hdr->frame_control) &&
2013 !ieee80211_is_nullfunc(hdr->frame_control) &&
2014 !ieee80211_has_pm(hdr->frame_control)) {
2015 DPRINTF(sc, ATH_DBG_PS, "Add PM=1 for a TX frame "
2016 "while in PS mode\n");
2017 hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
2018 }
2019 }
2020
Jouni Malinen9a23f9c2009-05-19 17:01:38 +03002021 if (unlikely(sc->sc_ah->power_mode != ATH9K_PM_AWAKE)) {
2022 /*
2023 * We are using PS-Poll and mac80211 can request TX while in
2024 * power save mode. Need to wake up hardware for the TX to be
2025 * completed and if needed, also for RX of buffered frames.
2026 */
2027 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
2028 ath9k_ps_wakeup(sc);
2029 ath9k_hw_setrxabort(sc->sc_ah, 0);
2030 if (ieee80211_is_pspoll(hdr->frame_control)) {
2031 DPRINTF(sc, ATH_DBG_PS, "Sending PS-Poll to pick a "
2032 "buffered frame\n");
2033 sc->sc_flags |= SC_OP_WAIT_FOR_PSPOLL_DATA;
2034 } else {
2035 DPRINTF(sc, ATH_DBG_PS, "Wake up to complete TX\n");
2036 sc->sc_flags |= SC_OP_WAIT_FOR_TX_ACK;
2037 }
2038 /*
2039 * The actual restore operation will happen only after
2040 * the sc_flags bit is cleared. We are just dropping
2041 * the ps_usecount here.
2042 */
2043 ath9k_ps_restore(sc);
2044 }
2045
Sujith528f0c62008-10-29 10:14:26 +05302046 memset(&txctl, 0, sizeof(struct ath_tx_control));
Jouni Malinen147583c2008-08-11 14:01:50 +03002047
2048 /*
2049 * As a temporary workaround, assign seq# here; this will likely need
2050 * to be cleaned up to work better with Beacon transmission and virtual
2051 * BSSes.
2052 */
2053 if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
2054 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
2055 if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
Sujithb77f4832008-12-07 21:44:03 +05302056 sc->tx.seq_no += 0x10;
Jouni Malinen147583c2008-08-11 14:01:50 +03002057 hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
Sujithb77f4832008-12-07 21:44:03 +05302058 hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
Jouni Malinen147583c2008-08-11 14:01:50 +03002059 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002060
2061 /* Add the padding after the header if this is not already done */
2062 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
2063 if (hdrlen & 3) {
2064 padsize = hdrlen % 4;
2065 if (skb_headroom(skb) < padsize)
2066 return -1;
2067 skb_push(skb, padsize);
2068 memmove(skb->data, skb->data + padsize, hdrlen);
2069 }
2070
Sujith528f0c62008-10-29 10:14:26 +05302071 /* Check if a tx queue is available */
2072
2073 txctl.txq = ath_test_get_txq(sc, skb);
2074 if (!txctl.txq)
2075 goto exit;
2076
Sujith04bd4632008-11-28 22:18:05 +05302077 DPRINTF(sc, ATH_DBG_XMIT, "transmitting packet, skb: %p\n", skb);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002078
Jouni Malinenc52f33d2009-03-03 19:23:29 +02002079 if (ath_tx_start(hw, skb, &txctl) != 0) {
Sujith04bd4632008-11-28 22:18:05 +05302080 DPRINTF(sc, ATH_DBG_XMIT, "TX failed\n");
Sujith528f0c62008-10-29 10:14:26 +05302081 goto exit;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002082 }
2083
2084 return 0;
Sujith528f0c62008-10-29 10:14:26 +05302085exit:
2086 dev_kfree_skb_any(skb);
2087 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002088}
2089
2090static void ath9k_stop(struct ieee80211_hw *hw)
2091{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002092 struct ath_wiphy *aphy = hw->priv;
2093 struct ath_softc *sc = aphy->sc;
Sujith9c84b792008-10-29 10:17:13 +05302094
Jouni Malinen9580a222009-03-03 19:23:33 +02002095 aphy->state = ATH_WIPHY_INACTIVE;
2096
Sujith9c84b792008-10-29 10:17:13 +05302097 if (sc->sc_flags & SC_OP_INVALID) {
Sujith04bd4632008-11-28 22:18:05 +05302098 DPRINTF(sc, ATH_DBG_ANY, "Device not present\n");
Sujith9c84b792008-10-29 10:17:13 +05302099 return;
2100 }
2101
Sujith141b38b2009-02-04 08:10:07 +05302102 mutex_lock(&sc->mutex);
Sujithff37e332008-11-24 12:07:55 +05302103
Jouni Malinenbce048d2009-03-03 19:23:28 +02002104 ieee80211_stop_queues(hw);
Sujithff37e332008-11-24 12:07:55 +05302105
Jouni Malinen9580a222009-03-03 19:23:33 +02002106 if (ath9k_wiphy_started(sc)) {
2107 mutex_unlock(&sc->mutex);
2108 return; /* another wiphy still in use */
2109 }
2110
Sujithff37e332008-11-24 12:07:55 +05302111 /* make sure h/w will not generate any interrupt
2112 * before setting the invalid flag. */
2113 ath9k_hw_set_interrupts(sc->sc_ah, 0);
2114
2115 if (!(sc->sc_flags & SC_OP_INVALID)) {
Sujith043a0402009-01-16 21:38:47 +05302116 ath_drain_all_txq(sc, false);
Sujithff37e332008-11-24 12:07:55 +05302117 ath_stoprecv(sc);
2118 ath9k_hw_phy_disable(sc->sc_ah);
2119 } else
Sujithb77f4832008-12-07 21:44:03 +05302120 sc->rx.rxlink = NULL;
Sujithff37e332008-11-24 12:07:55 +05302121
Johannes Berg3b319aa2009-06-13 14:50:26 +05302122 wiphy_rfkill_stop_polling(sc->hw->wiphy);
Johannes Berg19d337d2009-06-02 13:01:37 +02002123
Sujithff37e332008-11-24 12:07:55 +05302124 /* disable HAL and put h/w to sleep */
2125 ath9k_hw_disable(sc->sc_ah);
2126 ath9k_hw_configpcipowersave(sc->sc_ah, 1);
2127
2128 sc->sc_flags |= SC_OP_INVALID;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002129
Sujith141b38b2009-02-04 08:10:07 +05302130 mutex_unlock(&sc->mutex);
2131
Sujith04bd4632008-11-28 22:18:05 +05302132 DPRINTF(sc, ATH_DBG_CONFIG, "Driver halt\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002133}
2134
2135static int ath9k_add_interface(struct ieee80211_hw *hw,
2136 struct ieee80211_if_init_conf *conf)
2137{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002138 struct ath_wiphy *aphy = hw->priv;
2139 struct ath_softc *sc = aphy->sc;
Sujith17d79042009-02-09 13:27:03 +05302140 struct ath_vif *avp = (void *)conf->vif->drv_priv;
Colin McCabed97809d2008-12-01 13:38:55 -08002141 enum nl80211_iftype ic_opmode = NL80211_IFTYPE_UNSPECIFIED;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002142 int ret = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002143
Sujith141b38b2009-02-04 08:10:07 +05302144 mutex_lock(&sc->mutex);
2145
Jouni Malinen8ca21f02009-03-03 19:23:27 +02002146 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK) &&
2147 sc->nvifs > 0) {
2148 ret = -ENOBUFS;
2149 goto out;
2150 }
2151
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002152 switch (conf->type) {
Johannes Berg05c914f2008-09-11 00:01:58 +02002153 case NL80211_IFTYPE_STATION:
Colin McCabed97809d2008-12-01 13:38:55 -08002154 ic_opmode = NL80211_IFTYPE_STATION;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002155 break;
Johannes Berg05c914f2008-09-11 00:01:58 +02002156 case NL80211_IFTYPE_ADHOC:
Johannes Berg05c914f2008-09-11 00:01:58 +02002157 case NL80211_IFTYPE_AP:
Pat Erley9cb54122009-03-20 22:59:59 -04002158 case NL80211_IFTYPE_MESH_POINT:
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002159 if (sc->nbcnvifs >= ATH_BCBUF) {
2160 ret = -ENOBUFS;
2161 goto out;
2162 }
Pat Erley9cb54122009-03-20 22:59:59 -04002163 ic_opmode = conf->type;
Jouni Malinen2ad67de2008-08-11 14:01:47 +03002164 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002165 default:
2166 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05302167 "Interface type %d not yet supported\n", conf->type);
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002168 ret = -EOPNOTSUPP;
2169 goto out;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002170 }
2171
Sujith17d79042009-02-09 13:27:03 +05302172 DPRINTF(sc, ATH_DBG_CONFIG, "Attach a VIF of type: %d\n", ic_opmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002173
Sujith17d79042009-02-09 13:27:03 +05302174 /* Set the VIF opmode */
Sujith5640b082008-10-29 10:16:06 +05302175 avp->av_opmode = ic_opmode;
2176 avp->av_bslot = -1;
2177
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002178 sc->nvifs++;
Jouni Malinen8ca21f02009-03-03 19:23:27 +02002179
2180 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK)
2181 ath9k_set_bssid_mask(hw);
2182
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002183 if (sc->nvifs > 1)
2184 goto out; /* skip global settings for secondary vif */
2185
Sujithb238e902009-03-03 10:16:56 +05302186 if (ic_opmode == NL80211_IFTYPE_AP) {
Sujith5640b082008-10-29 10:16:06 +05302187 ath9k_hw_set_tsfadjust(sc->sc_ah, 1);
Sujithb238e902009-03-03 10:16:56 +05302188 sc->sc_flags |= SC_OP_TSF_RESET;
2189 }
Sujith5640b082008-10-29 10:16:06 +05302190
Sujith5640b082008-10-29 10:16:06 +05302191 /* Set the device opmode */
Sujith2660b812009-02-09 13:27:26 +05302192 sc->sc_ah->opmode = ic_opmode;
Sujith5640b082008-10-29 10:16:06 +05302193
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302194 /*
2195 * Enable MIB interrupts when there are hardware phy counters.
2196 * Note we only do this (at the moment) for station mode.
2197 */
Sujith4af9cf42009-02-12 10:06:47 +05302198 if ((conf->type == NL80211_IFTYPE_STATION) ||
Pat Erley9cb54122009-03-20 22:59:59 -04002199 (conf->type == NL80211_IFTYPE_ADHOC) ||
2200 (conf->type == NL80211_IFTYPE_MESH_POINT)) {
Sujith4af9cf42009-02-12 10:06:47 +05302201 if (ath9k_hw_phycounters(sc->sc_ah))
2202 sc->imask |= ATH9K_INT_MIB;
2203 sc->imask |= ATH9K_INT_TSFOOR;
2204 }
2205
Sujith17d79042009-02-09 13:27:03 +05302206 ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302207
Senthil Balasubramanianf38faa32009-06-24 18:56:40 +05302208 if (conf->type == NL80211_IFTYPE_AP ||
2209 conf->type == NL80211_IFTYPE_ADHOC ||
2210 conf->type == NL80211_IFTYPE_MONITOR)
Sujith415f7382009-04-13 21:56:46 +05302211 ath_start_ani(sc);
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002212
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002213out:
Sujith141b38b2009-02-04 08:10:07 +05302214 mutex_unlock(&sc->mutex);
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002215 return ret;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002216}
2217
2218static void ath9k_remove_interface(struct ieee80211_hw *hw,
2219 struct ieee80211_if_init_conf *conf)
2220{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002221 struct ath_wiphy *aphy = hw->priv;
2222 struct ath_softc *sc = aphy->sc;
Sujith17d79042009-02-09 13:27:03 +05302223 struct ath_vif *avp = (void *)conf->vif->drv_priv;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002224 int i;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002225
Sujith04bd4632008-11-28 22:18:05 +05302226 DPRINTF(sc, ATH_DBG_CONFIG, "Detach Interface\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002227
Sujith141b38b2009-02-04 08:10:07 +05302228 mutex_lock(&sc->mutex);
2229
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002230 /* Stop ANI */
Sujith17d79042009-02-09 13:27:03 +05302231 del_timer_sync(&sc->ani.timer);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002232
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002233 /* Reclaim beacon resources */
Pat Erley9cb54122009-03-20 22:59:59 -04002234 if ((sc->sc_ah->opmode == NL80211_IFTYPE_AP) ||
2235 (sc->sc_ah->opmode == NL80211_IFTYPE_ADHOC) ||
2236 (sc->sc_ah->opmode == NL80211_IFTYPE_MESH_POINT)) {
Sujithb77f4832008-12-07 21:44:03 +05302237 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002238 ath_beacon_return(sc, avp);
2239 }
2240
Sujith672840a2008-08-11 14:05:08 +05302241 sc->sc_flags &= ~SC_OP_BEACONS;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002242
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002243 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++) {
2244 if (sc->beacon.bslot[i] == conf->vif) {
2245 printk(KERN_DEBUG "%s: vif had allocated beacon "
2246 "slot\n", __func__);
2247 sc->beacon.bslot[i] = NULL;
Jouni Malinenc52f33d2009-03-03 19:23:29 +02002248 sc->beacon.bslot_aphy[i] = NULL;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002249 }
2250 }
2251
Sujith17d79042009-02-09 13:27:03 +05302252 sc->nvifs--;
Sujith141b38b2009-02-04 08:10:07 +05302253
2254 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002255}
2256
Johannes Berge8975582008-10-09 12:18:51 +02002257static int ath9k_config(struct ieee80211_hw *hw, u32 changed)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002258{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002259 struct ath_wiphy *aphy = hw->priv;
2260 struct ath_softc *sc = aphy->sc;
Johannes Berge8975582008-10-09 12:18:51 +02002261 struct ieee80211_conf *conf = &hw->conf;
Vivek Natarajan8782b412009-03-30 14:17:00 +05302262 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguez64839172009-07-14 20:22:53 -04002263 bool all_wiphys_idle = false, disable_radio = false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002264
Sujithaa33de02008-12-18 11:40:16 +05302265 mutex_lock(&sc->mutex);
Sujith141b38b2009-02-04 08:10:07 +05302266
Luis R. Rodriguez64839172009-07-14 20:22:53 -04002267 /* Leave this as the first check */
2268 if (changed & IEEE80211_CONF_CHANGE_IDLE) {
2269
2270 spin_lock_bh(&sc->wiphy_lock);
2271 all_wiphys_idle = ath9k_all_wiphys_idle(sc);
2272 spin_unlock_bh(&sc->wiphy_lock);
2273
2274 if (conf->flags & IEEE80211_CONF_IDLE){
2275 if (all_wiphys_idle)
2276 disable_radio = true;
2277 }
2278 else if (all_wiphys_idle) {
2279 ath_radio_enable(sc);
2280 DPRINTF(sc, ATH_DBG_CONFIG,
2281 "not-idle: enabling radio\n");
2282 }
2283 }
2284
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302285 if (changed & IEEE80211_CONF_CHANGE_PS) {
2286 if (conf->flags & IEEE80211_CONF_PS) {
Vivek Natarajan8782b412009-03-30 14:17:00 +05302287 if (!(ah->caps.hw_caps &
2288 ATH9K_HW_CAP_AUTOSLEEP)) {
2289 if ((sc->imask & ATH9K_INT_TIM_TIMER) == 0) {
2290 sc->imask |= ATH9K_INT_TIM_TIMER;
2291 ath9k_hw_set_interrupts(sc->sc_ah,
2292 sc->imask);
2293 }
2294 ath9k_hw_setrxabort(sc->sc_ah, 1);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302295 }
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302296 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_NETWORK_SLEEP);
2297 } else {
2298 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
Vivek Natarajan8782b412009-03-30 14:17:00 +05302299 if (!(ah->caps.hw_caps &
2300 ATH9K_HW_CAP_AUTOSLEEP)) {
2301 ath9k_hw_setrxabort(sc->sc_ah, 0);
Jouni Malinen9a23f9c2009-05-19 17:01:38 +03002302 sc->sc_flags &= ~(SC_OP_WAIT_FOR_BEACON |
2303 SC_OP_WAIT_FOR_CAB |
2304 SC_OP_WAIT_FOR_PSPOLL_DATA |
2305 SC_OP_WAIT_FOR_TX_ACK);
Vivek Natarajan8782b412009-03-30 14:17:00 +05302306 if (sc->imask & ATH9K_INT_TIM_TIMER) {
2307 sc->imask &= ~ATH9K_INT_TIM_TIMER;
2308 ath9k_hw_set_interrupts(sc->sc_ah,
2309 sc->imask);
2310 }
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302311 }
2312 }
2313 }
2314
Johannes Berg47979382009-01-07 10:13:27 +01002315 if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
Sujith99405f92008-11-24 12:08:35 +05302316 struct ieee80211_channel *curchan = hw->conf.channel;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002317 int pos = curchan->hw_value;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002318
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02002319 aphy->chan_idx = pos;
2320 aphy->chan_is_ht = conf_is_ht(conf);
2321
Jouni Malinen8089cc42009-03-03 19:23:38 +02002322 if (aphy->state == ATH_WIPHY_SCAN ||
2323 aphy->state == ATH_WIPHY_ACTIVE)
2324 ath9k_wiphy_pause_all_forced(sc, aphy);
2325 else {
2326 /*
2327 * Do not change operational channel based on a paused
2328 * wiphy changes.
2329 */
2330 goto skip_chan_change;
2331 }
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02002332
Sujith04bd4632008-11-28 22:18:05 +05302333 DPRINTF(sc, ATH_DBG_CONFIG, "Set channel: %d MHz\n",
2334 curchan->center_freq);
Johannes Bergae5eb022008-10-14 16:58:37 +02002335
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002336 /* XXX: remove me eventualy */
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02002337 ath9k_update_ichannel(sc, hw, &sc->sc_ah->channels[pos]);
Sujithe11602b2008-11-27 09:46:27 +05302338
Luis R. Rodriguezecf70442008-12-23 15:58:43 -08002339 ath_update_chainmask(sc, conf_is_ht(conf));
Sujith86060f02009-01-07 14:25:29 +05302340
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02002341 if (ath_set_channel(sc, hw, &sc->sc_ah->channels[pos]) < 0) {
Sujith04bd4632008-11-28 22:18:05 +05302342 DPRINTF(sc, ATH_DBG_FATAL, "Unable to set channel\n");
Sujithaa33de02008-12-18 11:40:16 +05302343 mutex_unlock(&sc->mutex);
Sujithe11602b2008-11-27 09:46:27 +05302344 return -EINVAL;
2345 }
Sujith094d05d2008-12-12 11:57:43 +05302346 }
Sujith86b89ee2008-08-07 10:54:57 +05302347
Jouni Malinen8089cc42009-03-03 19:23:38 +02002348skip_chan_change:
Luis R. Rodriguez5c020dc2008-10-22 13:28:45 -07002349 if (changed & IEEE80211_CONF_CHANGE_POWER)
Sujith17d79042009-02-09 13:27:03 +05302350 sc->config.txpowlimit = 2 * conf->power_level;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002351
Luis R. Rodriguez64839172009-07-14 20:22:53 -04002352 if (disable_radio) {
2353 DPRINTF(sc, ATH_DBG_CONFIG, "idle: disabling radio\n");
2354 ath_radio_disable(sc);
2355 }
2356
Sujithaa33de02008-12-18 11:40:16 +05302357 mutex_unlock(&sc->mutex);
Sujith141b38b2009-02-04 08:10:07 +05302358
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002359 return 0;
2360}
2361
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002362#define SUPPORTED_FILTERS \
2363 (FIF_PROMISC_IN_BSS | \
2364 FIF_ALLMULTI | \
2365 FIF_CONTROL | \
2366 FIF_OTHER_BSS | \
2367 FIF_BCN_PRBRESP_PROMISC | \
2368 FIF_FCSFAIL)
2369
Sujith7dcfdcd2008-08-11 14:03:13 +05302370/* FIXME: sc->sc_full_reset ? */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002371static void ath9k_configure_filter(struct ieee80211_hw *hw,
2372 unsigned int changed_flags,
2373 unsigned int *total_flags,
2374 int mc_count,
2375 struct dev_mc_list *mclist)
2376{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002377 struct ath_wiphy *aphy = hw->priv;
2378 struct ath_softc *sc = aphy->sc;
Sujith7dcfdcd2008-08-11 14:03:13 +05302379 u32 rfilt;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002380
2381 changed_flags &= SUPPORTED_FILTERS;
2382 *total_flags &= SUPPORTED_FILTERS;
2383
Sujithb77f4832008-12-07 21:44:03 +05302384 sc->rx.rxfilter = *total_flags;
Jouni Malinenaa68aea2009-05-19 17:01:41 +03002385 ath9k_ps_wakeup(sc);
Sujith7dcfdcd2008-08-11 14:03:13 +05302386 rfilt = ath_calcrxfilter(sc);
2387 ath9k_hw_setrxfilter(sc->sc_ah, rfilt);
Jouni Malinenaa68aea2009-05-19 17:01:41 +03002388 ath9k_ps_restore(sc);
Sujith7dcfdcd2008-08-11 14:03:13 +05302389
Sujithb77f4832008-12-07 21:44:03 +05302390 DPRINTF(sc, ATH_DBG_CONFIG, "Set HW RX filter: 0x%x\n", sc->rx.rxfilter);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002391}
2392
2393static void ath9k_sta_notify(struct ieee80211_hw *hw,
2394 struct ieee80211_vif *vif,
2395 enum sta_notify_cmd cmd,
Johannes Berg17741cd2008-09-11 00:02:02 +02002396 struct ieee80211_sta *sta)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002397{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002398 struct ath_wiphy *aphy = hw->priv;
2399 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002400
2401 switch (cmd) {
2402 case STA_NOTIFY_ADD:
Sujith5640b082008-10-29 10:16:06 +05302403 ath_node_attach(sc, sta);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002404 break;
2405 case STA_NOTIFY_REMOVE:
Sujithb5aa9bf2008-10-29 10:13:31 +05302406 ath_node_detach(sc, sta);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002407 break;
2408 default:
2409 break;
2410 }
2411}
2412
Sujith141b38b2009-02-04 08:10:07 +05302413static int ath9k_conf_tx(struct ieee80211_hw *hw, u16 queue,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002414 const struct ieee80211_tx_queue_params *params)
2415{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002416 struct ath_wiphy *aphy = hw->priv;
2417 struct ath_softc *sc = aphy->sc;
Sujithea9880f2008-08-07 10:53:10 +05302418 struct ath9k_tx_queue_info qi;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002419 int ret = 0, qnum;
2420
2421 if (queue >= WME_NUM_AC)
2422 return 0;
2423
Sujith141b38b2009-02-04 08:10:07 +05302424 mutex_lock(&sc->mutex);
2425
Sujith1ffb0612009-03-30 15:28:46 +05302426 memset(&qi, 0, sizeof(struct ath9k_tx_queue_info));
2427
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002428 qi.tqi_aifs = params->aifs;
2429 qi.tqi_cwmin = params->cw_min;
2430 qi.tqi_cwmax = params->cw_max;
2431 qi.tqi_burstTime = params->txop;
2432 qnum = ath_get_hal_qnum(queue, sc);
2433
2434 DPRINTF(sc, ATH_DBG_CONFIG,
Sujith04bd4632008-11-28 22:18:05 +05302435 "Configure tx [queue/halq] [%d/%d], "
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002436 "aifs: %d, cw_min: %d, cw_max: %d, txop: %d\n",
Sujith04bd4632008-11-28 22:18:05 +05302437 queue, qnum, params->aifs, params->cw_min,
2438 params->cw_max, params->txop);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002439
2440 ret = ath_txq_update(sc, qnum, &qi);
2441 if (ret)
Sujith04bd4632008-11-28 22:18:05 +05302442 DPRINTF(sc, ATH_DBG_FATAL, "TXQ Update failed\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002443
Sujith141b38b2009-02-04 08:10:07 +05302444 mutex_unlock(&sc->mutex);
2445
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002446 return ret;
2447}
2448
2449static int ath9k_set_key(struct ieee80211_hw *hw,
2450 enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01002451 struct ieee80211_vif *vif,
2452 struct ieee80211_sta *sta,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002453 struct ieee80211_key_conf *key)
2454{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002455 struct ath_wiphy *aphy = hw->priv;
2456 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002457 int ret = 0;
2458
Jouni Malinenb3bd89c2009-02-24 13:42:01 +02002459 if (modparam_nohwcrypt)
2460 return -ENOSPC;
2461
Sujith141b38b2009-02-04 08:10:07 +05302462 mutex_lock(&sc->mutex);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302463 ath9k_ps_wakeup(sc);
Sujithd8baa932009-03-30 15:28:25 +05302464 DPRINTF(sc, ATH_DBG_CONFIG, "Set HW Key\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002465
2466 switch (cmd) {
2467 case SET_KEY:
Jouni Malinen3f53dd62009-02-26 11:18:46 +02002468 ret = ath_key_config(sc, vif, sta, key);
Jouni Malinen6ace2892008-12-17 13:32:17 +02002469 if (ret >= 0) {
2470 key->hw_key_idx = ret;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002471 /* push IV and Michael MIC generation to stack */
2472 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
Senthil Balasubramanian1b961752008-09-01 19:45:21 +05302473 if (key->alg == ALG_TKIP)
2474 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
Jouni Malinen0ced0e12009-01-08 13:32:13 +02002475 if (sc->sc_ah->sw_mgmt_crypto && key->alg == ALG_CCMP)
2476 key->flags |= IEEE80211_KEY_FLAG_SW_MGMT;
Jouni Malinen6ace2892008-12-17 13:32:17 +02002477 ret = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002478 }
2479 break;
2480 case DISABLE_KEY:
2481 ath_key_delete(sc, key);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002482 break;
2483 default:
2484 ret = -EINVAL;
2485 }
2486
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302487 ath9k_ps_restore(sc);
Sujith141b38b2009-02-04 08:10:07 +05302488 mutex_unlock(&sc->mutex);
2489
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002490 return ret;
2491}
2492
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002493static void ath9k_bss_info_changed(struct ieee80211_hw *hw,
2494 struct ieee80211_vif *vif,
2495 struct ieee80211_bss_conf *bss_conf,
2496 u32 changed)
2497{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002498 struct ath_wiphy *aphy = hw->priv;
2499 struct ath_softc *sc = aphy->sc;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02002500 struct ath_hw *ah = sc->sc_ah;
2501 struct ath_vif *avp = (void *)vif->drv_priv;
2502 u32 rfilt = 0;
2503 int error, i;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002504
Sujith141b38b2009-02-04 08:10:07 +05302505 mutex_lock(&sc->mutex);
2506
Johannes Berg2d0ddec2009-04-23 16:13:26 +02002507 /*
2508 * TODO: Need to decide which hw opmode to use for
2509 * multi-interface cases
2510 * XXX: This belongs into add_interface!
2511 */
2512 if (vif->type == NL80211_IFTYPE_AP &&
2513 ah->opmode != NL80211_IFTYPE_AP) {
2514 ah->opmode = NL80211_IFTYPE_STATION;
2515 ath9k_hw_setopmode(ah);
2516 memcpy(sc->curbssid, sc->sc_ah->macaddr, ETH_ALEN);
2517 sc->curaid = 0;
2518 ath9k_hw_write_associd(sc);
2519 /* Request full reset to get hw opmode changed properly */
2520 sc->sc_flags |= SC_OP_FULL_RESET;
2521 }
2522
2523 if ((changed & BSS_CHANGED_BSSID) &&
2524 !is_zero_ether_addr(bss_conf->bssid)) {
2525 switch (vif->type) {
2526 case NL80211_IFTYPE_STATION:
2527 case NL80211_IFTYPE_ADHOC:
2528 case NL80211_IFTYPE_MESH_POINT:
2529 /* Set BSSID */
2530 memcpy(sc->curbssid, bss_conf->bssid, ETH_ALEN);
2531 memcpy(avp->bssid, bss_conf->bssid, ETH_ALEN);
2532 sc->curaid = 0;
2533 ath9k_hw_write_associd(sc);
2534
2535 /* Set aggregation protection mode parameters */
2536 sc->config.ath_aggr_prot = 0;
2537
2538 DPRINTF(sc, ATH_DBG_CONFIG,
2539 "RX filter 0x%x bssid %pM aid 0x%x\n",
2540 rfilt, sc->curbssid, sc->curaid);
2541
2542 /* need to reconfigure the beacon */
2543 sc->sc_flags &= ~SC_OP_BEACONS ;
2544
2545 break;
2546 default:
2547 break;
2548 }
2549 }
2550
2551 if ((vif->type == NL80211_IFTYPE_ADHOC) ||
2552 (vif->type == NL80211_IFTYPE_AP) ||
2553 (vif->type == NL80211_IFTYPE_MESH_POINT)) {
2554 if ((changed & BSS_CHANGED_BEACON) ||
2555 (changed & BSS_CHANGED_BEACON_ENABLED &&
2556 bss_conf->enable_beacon)) {
2557 /*
2558 * Allocate and setup the beacon frame.
2559 *
2560 * Stop any previous beacon DMA. This may be
2561 * necessary, for example, when an ibss merge
2562 * causes reconfiguration; we may be called
2563 * with beacon transmission active.
2564 */
2565 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
2566
2567 error = ath_beacon_alloc(aphy, vif);
2568 if (!error)
2569 ath_beacon_config(sc, vif);
2570 }
2571 }
2572
2573 /* Check for WLAN_CAPABILITY_PRIVACY ? */
2574 if ((avp->av_opmode != NL80211_IFTYPE_STATION)) {
2575 for (i = 0; i < IEEE80211_WEP_NKID; i++)
2576 if (ath9k_hw_keyisvalid(sc->sc_ah, (u16)i))
2577 ath9k_hw_keysetmac(sc->sc_ah,
2578 (u16)i,
2579 sc->curbssid);
2580 }
2581
2582 /* Only legacy IBSS for now */
2583 if (vif->type == NL80211_IFTYPE_ADHOC)
2584 ath_update_chainmask(sc, 0);
2585
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002586 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
Sujith04bd4632008-11-28 22:18:05 +05302587 DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed PREAMBLE %d\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002588 bss_conf->use_short_preamble);
2589 if (bss_conf->use_short_preamble)
Sujith672840a2008-08-11 14:05:08 +05302590 sc->sc_flags |= SC_OP_PREAMBLE_SHORT;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002591 else
Sujith672840a2008-08-11 14:05:08 +05302592 sc->sc_flags &= ~SC_OP_PREAMBLE_SHORT;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002593 }
2594
2595 if (changed & BSS_CHANGED_ERP_CTS_PROT) {
Sujith04bd4632008-11-28 22:18:05 +05302596 DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed CTS PROT %d\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002597 bss_conf->use_cts_prot);
2598 if (bss_conf->use_cts_prot &&
2599 hw->conf.channel->band != IEEE80211_BAND_5GHZ)
Sujith672840a2008-08-11 14:05:08 +05302600 sc->sc_flags |= SC_OP_PROTECT_ENABLE;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002601 else
Sujith672840a2008-08-11 14:05:08 +05302602 sc->sc_flags &= ~SC_OP_PROTECT_ENABLE;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002603 }
2604
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002605 if (changed & BSS_CHANGED_ASSOC) {
Sujith04bd4632008-11-28 22:18:05 +05302606 DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed ASSOC %d\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002607 bss_conf->assoc);
Sujith5640b082008-10-29 10:16:06 +05302608 ath9k_bss_assoc_info(sc, vif, bss_conf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002609 }
Sujith141b38b2009-02-04 08:10:07 +05302610
Johannes Berg57c4d7b2009-04-23 16:10:04 +02002611 /*
2612 * The HW TSF has to be reset when the beacon interval changes.
2613 * We set the flag here, and ath_beacon_config_ap() would take this
2614 * into account when it gets called through the subsequent
2615 * config_interface() call - with IFCC_BEACON in the changed field.
2616 */
2617
2618 if (changed & BSS_CHANGED_BEACON_INT) {
2619 sc->sc_flags |= SC_OP_TSF_RESET;
2620 sc->beacon_interval = bss_conf->beacon_int;
2621 }
2622
Sujith141b38b2009-02-04 08:10:07 +05302623 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002624}
2625
2626static u64 ath9k_get_tsf(struct ieee80211_hw *hw)
2627{
2628 u64 tsf;
Jouni Malinenbce048d2009-03-03 19:23:28 +02002629 struct ath_wiphy *aphy = hw->priv;
2630 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002631
Sujith141b38b2009-02-04 08:10:07 +05302632 mutex_lock(&sc->mutex);
2633 tsf = ath9k_hw_gettsf64(sc->sc_ah);
2634 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002635
2636 return tsf;
2637}
2638
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002639static void ath9k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
2640{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002641 struct ath_wiphy *aphy = hw->priv;
2642 struct ath_softc *sc = aphy->sc;
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002643
Sujith141b38b2009-02-04 08:10:07 +05302644 mutex_lock(&sc->mutex);
2645 ath9k_hw_settsf64(sc->sc_ah, tsf);
2646 mutex_unlock(&sc->mutex);
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002647}
2648
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002649static void ath9k_reset_tsf(struct ieee80211_hw *hw)
2650{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002651 struct ath_wiphy *aphy = hw->priv;
2652 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002653
Sujith141b38b2009-02-04 08:10:07 +05302654 mutex_lock(&sc->mutex);
2655 ath9k_hw_reset_tsf(sc->sc_ah);
2656 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002657}
2658
2659static int ath9k_ampdu_action(struct ieee80211_hw *hw,
Sujith141b38b2009-02-04 08:10:07 +05302660 enum ieee80211_ampdu_mlme_action action,
2661 struct ieee80211_sta *sta,
2662 u16 tid, u16 *ssn)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002663{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002664 struct ath_wiphy *aphy = hw->priv;
2665 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002666 int ret = 0;
2667
2668 switch (action) {
2669 case IEEE80211_AMPDU_RX_START:
Sujithdca3edb2008-10-29 10:19:01 +05302670 if (!(sc->sc_flags & SC_OP_RXAGGR))
2671 ret = -ENOTSUPP;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002672 break;
2673 case IEEE80211_AMPDU_RX_STOP:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002674 break;
2675 case IEEE80211_AMPDU_TX_START:
Sujithb5aa9bf2008-10-29 10:13:31 +05302676 ret = ath_tx_aggr_start(sc, sta, tid, ssn);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002677 if (ret < 0)
2678 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05302679 "Unable to start TX aggregation\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002680 else
Johannes Berg17741cd2008-09-11 00:02:02 +02002681 ieee80211_start_tx_ba_cb_irqsafe(hw, sta->addr, tid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002682 break;
2683 case IEEE80211_AMPDU_TX_STOP:
Sujithb5aa9bf2008-10-29 10:13:31 +05302684 ret = ath_tx_aggr_stop(sc, sta, tid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002685 if (ret < 0)
2686 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05302687 "Unable to stop TX aggregation\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002688
Johannes Berg17741cd2008-09-11 00:02:02 +02002689 ieee80211_stop_tx_ba_cb_irqsafe(hw, sta->addr, tid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002690 break;
Johannes Bergb1720232009-03-23 17:28:39 +01002691 case IEEE80211_AMPDU_TX_OPERATIONAL:
Sujith8469cde2008-10-29 10:19:28 +05302692 ath_tx_aggr_resume(sc, sta, tid);
2693 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002694 default:
Sujith04bd4632008-11-28 22:18:05 +05302695 DPRINTF(sc, ATH_DBG_FATAL, "Unknown AMPDU action\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002696 }
2697
2698 return ret;
2699}
2700
Sujith0c98de62009-03-03 10:16:45 +05302701static void ath9k_sw_scan_start(struct ieee80211_hw *hw)
2702{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002703 struct ath_wiphy *aphy = hw->priv;
2704 struct ath_softc *sc = aphy->sc;
Sujith0c98de62009-03-03 10:16:45 +05302705
Jouni Malinen8089cc42009-03-03 19:23:38 +02002706 if (ath9k_wiphy_scanning(sc)) {
2707 printk(KERN_DEBUG "ath9k: Two wiphys trying to scan at the "
2708 "same time\n");
2709 /*
2710 * Do not allow the concurrent scanning state for now. This
2711 * could be improved with scanning control moved into ath9k.
2712 */
2713 return;
2714 }
2715
2716 aphy->state = ATH_WIPHY_SCAN;
2717 ath9k_wiphy_pause_all_forced(sc, aphy);
2718
Senthil Balasubramaniane5f09212009-06-24 18:56:41 +05302719 spin_lock_bh(&sc->ani_lock);
Sujith0c98de62009-03-03 10:16:45 +05302720 sc->sc_flags |= SC_OP_SCANNING;
Senthil Balasubramaniane5f09212009-06-24 18:56:41 +05302721 spin_unlock_bh(&sc->ani_lock);
Sujith0c98de62009-03-03 10:16:45 +05302722}
2723
2724static void ath9k_sw_scan_complete(struct ieee80211_hw *hw)
2725{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002726 struct ath_wiphy *aphy = hw->priv;
2727 struct ath_softc *sc = aphy->sc;
Sujith0c98de62009-03-03 10:16:45 +05302728
Senthil Balasubramaniane5f09212009-06-24 18:56:41 +05302729 spin_lock_bh(&sc->ani_lock);
Jouni Malinen8089cc42009-03-03 19:23:38 +02002730 aphy->state = ATH_WIPHY_ACTIVE;
Sujith0c98de62009-03-03 10:16:45 +05302731 sc->sc_flags &= ~SC_OP_SCANNING;
Sujith9c07a772009-04-13 21:56:36 +05302732 sc->sc_flags |= SC_OP_FULL_RESET;
Senthil Balasubramaniane5f09212009-06-24 18:56:41 +05302733 spin_unlock_bh(&sc->ani_lock);
Sujith0c98de62009-03-03 10:16:45 +05302734}
2735
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002736struct ieee80211_ops ath9k_ops = {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002737 .tx = ath9k_tx,
2738 .start = ath9k_start,
2739 .stop = ath9k_stop,
2740 .add_interface = ath9k_add_interface,
2741 .remove_interface = ath9k_remove_interface,
2742 .config = ath9k_config,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002743 .configure_filter = ath9k_configure_filter,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002744 .sta_notify = ath9k_sta_notify,
2745 .conf_tx = ath9k_conf_tx,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002746 .bss_info_changed = ath9k_bss_info_changed,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002747 .set_key = ath9k_set_key,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002748 .get_tsf = ath9k_get_tsf,
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002749 .set_tsf = ath9k_set_tsf,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002750 .reset_tsf = ath9k_reset_tsf,
Johannes Berg4233df62008-10-13 13:35:05 +02002751 .ampdu_action = ath9k_ampdu_action,
Sujith0c98de62009-03-03 10:16:45 +05302752 .sw_scan_start = ath9k_sw_scan_start,
2753 .sw_scan_complete = ath9k_sw_scan_complete,
Johannes Berg3b319aa2009-06-13 14:50:26 +05302754 .rfkill_poll = ath9k_rfkill_poll_state,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002755};
2756
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +01002757static struct {
2758 u32 version;
2759 const char * name;
2760} ath_mac_bb_names[] = {
2761 { AR_SREV_VERSION_5416_PCI, "5416" },
2762 { AR_SREV_VERSION_5416_PCIE, "5418" },
2763 { AR_SREV_VERSION_9100, "9100" },
2764 { AR_SREV_VERSION_9160, "9160" },
2765 { AR_SREV_VERSION_9280, "9280" },
2766 { AR_SREV_VERSION_9285, "9285" }
2767};
2768
2769static struct {
2770 u16 version;
2771 const char * name;
2772} ath_rf_names[] = {
2773 { 0, "5133" },
2774 { AR_RAD5133_SREV_MAJOR, "5133" },
2775 { AR_RAD5122_SREV_MAJOR, "5122" },
2776 { AR_RAD2133_SREV_MAJOR, "2133" },
2777 { AR_RAD2122_SREV_MAJOR, "2122" }
2778};
2779
2780/*
2781 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
2782 */
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002783const char *
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +01002784ath_mac_bb_name(u32 mac_bb_version)
2785{
2786 int i;
2787
2788 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
2789 if (ath_mac_bb_names[i].version == mac_bb_version) {
2790 return ath_mac_bb_names[i].name;
2791 }
2792 }
2793
2794 return "????";
2795}
2796
2797/*
2798 * Return the RF name. "????" is returned if the RF is unknown.
2799 */
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002800const char *
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +01002801ath_rf_name(u16 rf_version)
2802{
2803 int i;
2804
2805 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
2806 if (ath_rf_names[i].version == rf_version) {
2807 return ath_rf_names[i].name;
2808 }
2809 }
2810
2811 return "????";
2812}
2813
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002814static int __init ath9k_init(void)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002815{
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302816 int error;
2817
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302818 /* Register rate control algorithm */
2819 error = ath_rate_control_register();
2820 if (error != 0) {
2821 printk(KERN_ERR
Luis R. Rodriguezb51bb3c2009-01-26 07:30:03 -08002822 "ath9k: Unable to register rate control "
2823 "algorithm: %d\n",
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302824 error);
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002825 goto err_out;
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302826 }
2827
Gabor Juhos19d8bc22009-03-05 16:55:18 +01002828 error = ath9k_debug_create_root();
2829 if (error) {
2830 printk(KERN_ERR
2831 "ath9k: Unable to create debugfs root: %d\n",
2832 error);
2833 goto err_rate_unregister;
2834 }
2835
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002836 error = ath_pci_init();
2837 if (error < 0) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002838 printk(KERN_ERR
Luis R. Rodriguezb51bb3c2009-01-26 07:30:03 -08002839 "ath9k: No PCI devices found, driver not installed.\n");
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002840 error = -ENODEV;
Gabor Juhos19d8bc22009-03-05 16:55:18 +01002841 goto err_remove_root;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002842 }
2843
Gabor Juhos09329d32009-01-14 20:17:07 +01002844 error = ath_ahb_init();
2845 if (error < 0) {
2846 error = -ENODEV;
2847 goto err_pci_exit;
2848 }
2849
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002850 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002851
Gabor Juhos09329d32009-01-14 20:17:07 +01002852 err_pci_exit:
2853 ath_pci_exit();
2854
Gabor Juhos19d8bc22009-03-05 16:55:18 +01002855 err_remove_root:
2856 ath9k_debug_remove_root();
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002857 err_rate_unregister:
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302858 ath_rate_control_unregister();
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002859 err_out:
2860 return error;
2861}
2862module_init(ath9k_init);
2863
2864static void __exit ath9k_exit(void)
2865{
Gabor Juhos09329d32009-01-14 20:17:07 +01002866 ath_ahb_exit();
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002867 ath_pci_exit();
Gabor Juhos19d8bc22009-03-05 16:55:18 +01002868 ath9k_debug_remove_root();
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002869 ath_rate_control_unregister();
Sujith04bd4632008-11-28 22:18:05 +05302870 printk(KERN_INFO "%s: Driver unloaded\n", dev_info);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002871}
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002872module_exit(ath9k_exit);