blob: d23809a557a60febac66e7c9e9744ffed4586f6a [file] [log] [blame]
Alex Deucher8cc1a532013-04-09 12:41:24 -04001/*
2 * Copyright 2012 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#ifndef CIK_H
25#define CIK_H
26
27#define BONAIRE_GB_ADDR_CONFIG_GOLDEN 0x12010001
28
29#define CIK_RB_BITMAP_WIDTH_PER_SH 2
30
Alex Deucher2c679122013-04-09 13:32:18 -040031/* SMC IND registers */
32#define GENERAL_PWRMGT 0xC0200000
33# define GPU_COUNTER_CLK (1 << 15)
34
35#define CG_CLKPIN_CNTL 0xC05001A0
36# define XTALIN_DIVIDE (1 << 1)
37
Alex Deucher6e2c3c02013-04-03 19:28:32 -040038#define PCIE_INDEX 0x38
39#define PCIE_DATA 0x3C
40
Alex Deucher1c491652013-04-09 12:45:26 -040041#define VGA_HDP_CONTROL 0x328
42#define VGA_MEMORY_DISABLE (1 << 4)
43
Alex Deucher8cc1a532013-04-09 12:41:24 -040044#define DMIF_ADDR_CALC 0xC00
45
Alex Deucher1c491652013-04-09 12:45:26 -040046#define SRBM_GFX_CNTL 0xE44
47#define PIPEID(x) ((x) << 0)
48#define MEID(x) ((x) << 2)
49#define VMID(x) ((x) << 4)
50#define QUEUEID(x) ((x) << 8)
51
Alex Deucher6f2043c2013-04-09 12:43:41 -040052#define SRBM_STATUS2 0xE4C
Alex Deuchercc066712013-04-09 12:59:51 -040053#define SDMA_BUSY (1 << 5)
54#define SDMA1_BUSY (1 << 6)
Alex Deucher6f2043c2013-04-09 12:43:41 -040055#define SRBM_STATUS 0xE50
Alex Deuchercc066712013-04-09 12:59:51 -040056#define UVD_RQ_PENDING (1 << 1)
57#define GRBM_RQ_PENDING (1 << 5)
58#define VMC_BUSY (1 << 8)
59#define MCB_BUSY (1 << 9)
60#define MCB_NON_DISPLAY_BUSY (1 << 10)
61#define MCC_BUSY (1 << 11)
62#define MCD_BUSY (1 << 12)
63#define SEM_BUSY (1 << 14)
64#define IH_BUSY (1 << 17)
65#define UVD_BUSY (1 << 19)
Alex Deucher6f2043c2013-04-09 12:43:41 -040066
Alex Deucher21a93e12013-04-09 12:47:11 -040067#define SRBM_SOFT_RESET 0xE60
68#define SOFT_RESET_BIF (1 << 1)
69#define SOFT_RESET_R0PLL (1 << 4)
70#define SOFT_RESET_DC (1 << 5)
71#define SOFT_RESET_SDMA1 (1 << 6)
72#define SOFT_RESET_GRBM (1 << 8)
73#define SOFT_RESET_HDP (1 << 9)
74#define SOFT_RESET_IH (1 << 10)
75#define SOFT_RESET_MC (1 << 11)
76#define SOFT_RESET_ROM (1 << 14)
77#define SOFT_RESET_SEM (1 << 15)
78#define SOFT_RESET_VMC (1 << 17)
79#define SOFT_RESET_SDMA (1 << 20)
80#define SOFT_RESET_TST (1 << 21)
81#define SOFT_RESET_REGBB (1 << 22)
82#define SOFT_RESET_ORB (1 << 23)
83#define SOFT_RESET_VCE (1 << 24)
84
Alex Deucher1c491652013-04-09 12:45:26 -040085#define VM_L2_CNTL 0x1400
86#define ENABLE_L2_CACHE (1 << 0)
87#define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
88#define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2)
89#define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4)
90#define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
91#define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
92#define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15)
93#define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19)
94#define VM_L2_CNTL2 0x1404
95#define INVALIDATE_ALL_L1_TLBS (1 << 0)
96#define INVALIDATE_L2_CACHE (1 << 1)
97#define INVALIDATE_CACHE_MODE(x) ((x) << 26)
98#define INVALIDATE_PTE_AND_PDE_CACHES 0
99#define INVALIDATE_ONLY_PTE_CACHES 1
100#define INVALIDATE_ONLY_PDE_CACHES 2
101#define VM_L2_CNTL3 0x1408
102#define BANK_SELECT(x) ((x) << 0)
103#define L2_CACHE_UPDATE_MODE(x) ((x) << 6)
104#define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
105#define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
106#define VM_L2_STATUS 0x140C
107#define L2_BUSY (1 << 0)
108#define VM_CONTEXT0_CNTL 0x1410
109#define ENABLE_CONTEXT (1 << 0)
110#define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
Alex Deuchera00024b2012-09-18 16:06:01 -0400111#define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3)
Alex Deucher1c491652013-04-09 12:45:26 -0400112#define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
Alex Deuchera00024b2012-09-18 16:06:01 -0400113#define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6)
114#define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7)
115#define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9)
116#define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10)
117#define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12)
118#define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13)
119#define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15)
120#define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16)
121#define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18)
122#define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19)
Alex Deucher1c491652013-04-09 12:45:26 -0400123#define VM_CONTEXT1_CNTL 0x1414
124#define VM_CONTEXT0_CNTL2 0x1430
125#define VM_CONTEXT1_CNTL2 0x1434
126#define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x1438
127#define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x143c
128#define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x1440
129#define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x1444
130#define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x1448
131#define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x144c
132#define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x1450
133#define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x1454
134
135#define VM_INVALIDATE_REQUEST 0x1478
136#define VM_INVALIDATE_RESPONSE 0x147c
137
Alex Deucher9d97c992012-09-06 14:24:48 -0400138#define VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x14DC
139
140#define VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x14FC
141
Alex Deucher1c491652013-04-09 12:45:26 -0400142#define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
143#define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
144
145#define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c
146#define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x1540
147#define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x1544
148#define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x1548
149#define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x154c
150#define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x1550
151#define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x1554
152#define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x1558
153#define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c
154#define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x1560
155
156#define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
157#define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x1580
158
Alex Deucher8cc1a532013-04-09 12:41:24 -0400159#define MC_SHARED_CHMAP 0x2004
160#define NOOFCHAN_SHIFT 12
161#define NOOFCHAN_MASK 0x0000f000
162#define MC_SHARED_CHREMAP 0x2008
163
Alex Deucher1c491652013-04-09 12:45:26 -0400164#define CHUB_CONTROL 0x1864
165#define BYPASS_VM (1 << 0)
166
167#define MC_VM_FB_LOCATION 0x2024
168#define MC_VM_AGP_TOP 0x2028
169#define MC_VM_AGP_BOT 0x202C
170#define MC_VM_AGP_BASE 0x2030
171#define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
172#define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
173#define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
174
175#define MC_VM_MX_L1_TLB_CNTL 0x2064
176#define ENABLE_L1_TLB (1 << 0)
177#define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
178#define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
179#define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
180#define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
181#define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
182#define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
183#define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
184#define MC_VM_FB_OFFSET 0x2068
185
Alex Deucherbc8273f2012-06-29 19:44:04 -0400186#define MC_SHARED_BLACKOUT_CNTL 0x20ac
187
Alex Deucher8cc1a532013-04-09 12:41:24 -0400188#define MC_ARB_RAMCFG 0x2760
189#define NOOFBANK_SHIFT 0
190#define NOOFBANK_MASK 0x00000003
191#define NOOFRANK_SHIFT 2
192#define NOOFRANK_MASK 0x00000004
193#define NOOFROWS_SHIFT 3
194#define NOOFROWS_MASK 0x00000038
195#define NOOFCOLS_SHIFT 6
196#define NOOFCOLS_MASK 0x000000C0
197#define CHANSIZE_SHIFT 8
198#define CHANSIZE_MASK 0x00000100
199#define NOOFGROUPS_SHIFT 12
200#define NOOFGROUPS_MASK 0x00001000
201
Alex Deucherbc8273f2012-06-29 19:44:04 -0400202#define MC_SEQ_SUP_CNTL 0x28c8
203#define RUN_MASK (1 << 0)
204#define MC_SEQ_SUP_PGM 0x28cc
205
206#define MC_SEQ_TRAIN_WAKEUP_CNTL 0x28e8
207#define TRAIN_DONE_D0 (1 << 30)
208#define TRAIN_DONE_D1 (1 << 31)
209
210#define MC_IO_PAD_CNTL_D0 0x29d0
211#define MEM_FALL_OUT_CMD (1 << 8)
212
213#define MC_SEQ_IO_DEBUG_INDEX 0x2a44
214#define MC_SEQ_IO_DEBUG_DATA 0x2a48
215
Alex Deucher8cc1a532013-04-09 12:41:24 -0400216#define HDP_HOST_PATH_CNTL 0x2C00
217#define HDP_NONSURFACE_BASE 0x2C04
218#define HDP_NONSURFACE_INFO 0x2C08
219#define HDP_NONSURFACE_SIZE 0x2C0C
220
221#define HDP_ADDR_CONFIG 0x2F48
222#define HDP_MISC_CNTL 0x2F4C
223#define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
224
Alex Deuchera59781b2012-11-09 10:45:57 -0500225#define IH_RB_CNTL 0x3e00
226# define IH_RB_ENABLE (1 << 0)
227# define IH_RB_SIZE(x) ((x) << 1) /* log2 */
228# define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
229# define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
230# define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
231# define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
232# define IH_WPTR_OVERFLOW_CLEAR (1 << 31)
233#define IH_RB_BASE 0x3e04
234#define IH_RB_RPTR 0x3e08
235#define IH_RB_WPTR 0x3e0c
236# define RB_OVERFLOW (1 << 0)
237# define WPTR_OFFSET_MASK 0x3fffc
238#define IH_RB_WPTR_ADDR_HI 0x3e10
239#define IH_RB_WPTR_ADDR_LO 0x3e14
240#define IH_CNTL 0x3e18
241# define ENABLE_INTR (1 << 0)
242# define IH_MC_SWAP(x) ((x) << 1)
243# define IH_MC_SWAP_NONE 0
244# define IH_MC_SWAP_16BIT 1
245# define IH_MC_SWAP_32BIT 2
246# define IH_MC_SWAP_64BIT 3
247# define RPTR_REARM (1 << 4)
248# define MC_WRREQ_CREDIT(x) ((x) << 15)
249# define MC_WR_CLEAN_CNT(x) ((x) << 20)
250# define MC_VMID(x) ((x) << 25)
251
Alex Deucher1c491652013-04-09 12:45:26 -0400252#define CONFIG_MEMSIZE 0x5428
253
Alex Deuchera59781b2012-11-09 10:45:57 -0500254#define INTERRUPT_CNTL 0x5468
255# define IH_DUMMY_RD_OVERRIDE (1 << 0)
256# define IH_DUMMY_RD_EN (1 << 1)
257# define IH_REQ_NONSNOOP_EN (1 << 3)
258# define GEN_IH_INT_EN (1 << 8)
259#define INTERRUPT_CNTL2 0x546c
260
Alex Deucher1c491652013-04-09 12:45:26 -0400261#define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
262
Alex Deucher8cc1a532013-04-09 12:41:24 -0400263#define BIF_FB_EN 0x5490
264#define FB_READ_EN (1 << 0)
265#define FB_WRITE_EN (1 << 1)
266
Alex Deucher1c491652013-04-09 12:45:26 -0400267#define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
268
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400269#define GPU_HDP_FLUSH_REQ 0x54DC
270#define GPU_HDP_FLUSH_DONE 0x54E0
271#define CP0 (1 << 0)
272#define CP1 (1 << 1)
273#define CP2 (1 << 2)
274#define CP3 (1 << 3)
275#define CP4 (1 << 4)
276#define CP5 (1 << 5)
277#define CP6 (1 << 6)
278#define CP7 (1 << 7)
279#define CP8 (1 << 8)
280#define CP9 (1 << 9)
281#define SDMA0 (1 << 10)
282#define SDMA1 (1 << 11)
283
Alex Deuchercd84a272012-07-20 17:13:13 -0400284/* 0x6b04, 0x7704, 0x10304, 0x10f04, 0x11b04, 0x12704 */
285#define LB_MEMORY_CTRL 0x6b04
286#define LB_MEMORY_SIZE(x) ((x) << 0)
287#define LB_MEMORY_CONFIG(x) ((x) << 20)
288
289#define DPG_WATERMARK_MASK_CONTROL 0x6cc8
290# define LATENCY_WATERMARK_MASK(x) ((x) << 8)
291#define DPG_PIPE_LATENCY_CONTROL 0x6ccc
292# define LATENCY_LOW_WATERMARK(x) ((x) << 0)
293# define LATENCY_HIGH_WATERMARK(x) ((x) << 16)
294
Alex Deuchera59781b2012-11-09 10:45:57 -0500295/* 0x6b24, 0x7724, 0x10324, 0x10f24, 0x11b24, 0x12724 */
296#define LB_VLINE_STATUS 0x6b24
297# define VLINE_OCCURRED (1 << 0)
298# define VLINE_ACK (1 << 4)
299# define VLINE_STAT (1 << 12)
300# define VLINE_INTERRUPT (1 << 16)
301# define VLINE_INTERRUPT_TYPE (1 << 17)
302/* 0x6b2c, 0x772c, 0x1032c, 0x10f2c, 0x11b2c, 0x1272c */
303#define LB_VBLANK_STATUS 0x6b2c
304# define VBLANK_OCCURRED (1 << 0)
305# define VBLANK_ACK (1 << 4)
306# define VBLANK_STAT (1 << 12)
307# define VBLANK_INTERRUPT (1 << 16)
308# define VBLANK_INTERRUPT_TYPE (1 << 17)
309
310/* 0x6b20, 0x7720, 0x10320, 0x10f20, 0x11b20, 0x12720 */
311#define LB_INTERRUPT_MASK 0x6b20
312# define VBLANK_INTERRUPT_MASK (1 << 0)
313# define VLINE_INTERRUPT_MASK (1 << 4)
314# define VLINE2_INTERRUPT_MASK (1 << 8)
315
316#define DISP_INTERRUPT_STATUS 0x60f4
317# define LB_D1_VLINE_INTERRUPT (1 << 2)
318# define LB_D1_VBLANK_INTERRUPT (1 << 3)
319# define DC_HPD1_INTERRUPT (1 << 17)
320# define DC_HPD1_RX_INTERRUPT (1 << 18)
321# define DACA_AUTODETECT_INTERRUPT (1 << 22)
322# define DACB_AUTODETECT_INTERRUPT (1 << 23)
323# define DC_I2C_SW_DONE_INTERRUPT (1 << 24)
324# define DC_I2C_HW_DONE_INTERRUPT (1 << 25)
325#define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8
326# define LB_D2_VLINE_INTERRUPT (1 << 2)
327# define LB_D2_VBLANK_INTERRUPT (1 << 3)
328# define DC_HPD2_INTERRUPT (1 << 17)
329# define DC_HPD2_RX_INTERRUPT (1 << 18)
330# define DISP_TIMER_INTERRUPT (1 << 24)
331#define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc
332# define LB_D3_VLINE_INTERRUPT (1 << 2)
333# define LB_D3_VBLANK_INTERRUPT (1 << 3)
334# define DC_HPD3_INTERRUPT (1 << 17)
335# define DC_HPD3_RX_INTERRUPT (1 << 18)
336#define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100
337# define LB_D4_VLINE_INTERRUPT (1 << 2)
338# define LB_D4_VBLANK_INTERRUPT (1 << 3)
339# define DC_HPD4_INTERRUPT (1 << 17)
340# define DC_HPD4_RX_INTERRUPT (1 << 18)
341#define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c
342# define LB_D5_VLINE_INTERRUPT (1 << 2)
343# define LB_D5_VBLANK_INTERRUPT (1 << 3)
344# define DC_HPD5_INTERRUPT (1 << 17)
345# define DC_HPD5_RX_INTERRUPT (1 << 18)
346#define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150
347# define LB_D6_VLINE_INTERRUPT (1 << 2)
348# define LB_D6_VBLANK_INTERRUPT (1 << 3)
349# define DC_HPD6_INTERRUPT (1 << 17)
350# define DC_HPD6_RX_INTERRUPT (1 << 18)
351#define DISP_INTERRUPT_STATUS_CONTINUE6 0x6780
352
353#define DAC_AUTODETECT_INT_CONTROL 0x67c8
354
355#define DC_HPD1_INT_STATUS 0x601c
356#define DC_HPD2_INT_STATUS 0x6028
357#define DC_HPD3_INT_STATUS 0x6034
358#define DC_HPD4_INT_STATUS 0x6040
359#define DC_HPD5_INT_STATUS 0x604c
360#define DC_HPD6_INT_STATUS 0x6058
361# define DC_HPDx_INT_STATUS (1 << 0)
362# define DC_HPDx_SENSE (1 << 1)
363# define DC_HPDx_SENSE_DELAYED (1 << 4)
364# define DC_HPDx_RX_INT_STATUS (1 << 8)
365
366#define DC_HPD1_INT_CONTROL 0x6020
367#define DC_HPD2_INT_CONTROL 0x602c
368#define DC_HPD3_INT_CONTROL 0x6038
369#define DC_HPD4_INT_CONTROL 0x6044
370#define DC_HPD5_INT_CONTROL 0x6050
371#define DC_HPD6_INT_CONTROL 0x605c
372# define DC_HPDx_INT_ACK (1 << 0)
373# define DC_HPDx_INT_POLARITY (1 << 8)
374# define DC_HPDx_INT_EN (1 << 16)
375# define DC_HPDx_RX_INT_ACK (1 << 20)
376# define DC_HPDx_RX_INT_EN (1 << 24)
377
378#define DC_HPD1_CONTROL 0x6024
379#define DC_HPD2_CONTROL 0x6030
380#define DC_HPD3_CONTROL 0x603c
381#define DC_HPD4_CONTROL 0x6048
382#define DC_HPD5_CONTROL 0x6054
383#define DC_HPD6_CONTROL 0x6060
384# define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
385# define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
386# define DC_HPDx_EN (1 << 28)
387
Alex Deucher8cc1a532013-04-09 12:41:24 -0400388#define GRBM_CNTL 0x8000
389#define GRBM_READ_TIMEOUT(x) ((x) << 0)
390
Alex Deucher6f2043c2013-04-09 12:43:41 -0400391#define GRBM_STATUS2 0x8008
392#define ME0PIPE1_CMDFIFO_AVAIL_MASK 0x0000000F
393#define ME0PIPE1_CF_RQ_PENDING (1 << 4)
394#define ME0PIPE1_PF_RQ_PENDING (1 << 5)
395#define ME1PIPE0_RQ_PENDING (1 << 6)
396#define ME1PIPE1_RQ_PENDING (1 << 7)
397#define ME1PIPE2_RQ_PENDING (1 << 8)
398#define ME1PIPE3_RQ_PENDING (1 << 9)
399#define ME2PIPE0_RQ_PENDING (1 << 10)
400#define ME2PIPE1_RQ_PENDING (1 << 11)
401#define ME2PIPE2_RQ_PENDING (1 << 12)
402#define ME2PIPE3_RQ_PENDING (1 << 13)
403#define RLC_RQ_PENDING (1 << 14)
404#define RLC_BUSY (1 << 24)
405#define TC_BUSY (1 << 25)
406#define CPF_BUSY (1 << 28)
407#define CPC_BUSY (1 << 29)
408#define CPG_BUSY (1 << 30)
409
410#define GRBM_STATUS 0x8010
411#define ME0PIPE0_CMDFIFO_AVAIL_MASK 0x0000000F
412#define SRBM_RQ_PENDING (1 << 5)
413#define ME0PIPE0_CF_RQ_PENDING (1 << 7)
414#define ME0PIPE0_PF_RQ_PENDING (1 << 8)
415#define GDS_DMA_RQ_PENDING (1 << 9)
416#define DB_CLEAN (1 << 12)
417#define CB_CLEAN (1 << 13)
418#define TA_BUSY (1 << 14)
419#define GDS_BUSY (1 << 15)
420#define WD_BUSY_NO_DMA (1 << 16)
421#define VGT_BUSY (1 << 17)
422#define IA_BUSY_NO_DMA (1 << 18)
423#define IA_BUSY (1 << 19)
424#define SX_BUSY (1 << 20)
425#define WD_BUSY (1 << 21)
426#define SPI_BUSY (1 << 22)
427#define BCI_BUSY (1 << 23)
428#define SC_BUSY (1 << 24)
429#define PA_BUSY (1 << 25)
430#define DB_BUSY (1 << 26)
431#define CP_COHERENCY_BUSY (1 << 28)
432#define CP_BUSY (1 << 29)
433#define CB_BUSY (1 << 30)
434#define GUI_ACTIVE (1 << 31)
435#define GRBM_STATUS_SE0 0x8014
436#define GRBM_STATUS_SE1 0x8018
437#define GRBM_STATUS_SE2 0x8038
438#define GRBM_STATUS_SE3 0x803C
439#define SE_DB_CLEAN (1 << 1)
440#define SE_CB_CLEAN (1 << 2)
441#define SE_BCI_BUSY (1 << 22)
442#define SE_VGT_BUSY (1 << 23)
443#define SE_PA_BUSY (1 << 24)
444#define SE_TA_BUSY (1 << 25)
445#define SE_SX_BUSY (1 << 26)
446#define SE_SPI_BUSY (1 << 27)
447#define SE_SC_BUSY (1 << 29)
448#define SE_DB_BUSY (1 << 30)
449#define SE_CB_BUSY (1 << 31)
450
451#define GRBM_SOFT_RESET 0x8020
452#define SOFT_RESET_CP (1 << 0) /* All CP blocks */
453#define SOFT_RESET_RLC (1 << 2) /* RLC */
454#define SOFT_RESET_GFX (1 << 16) /* GFX */
455#define SOFT_RESET_CPF (1 << 17) /* CP fetcher shared by gfx and compute */
456#define SOFT_RESET_CPC (1 << 18) /* CP Compute (MEC1/2) */
457#define SOFT_RESET_CPG (1 << 19) /* CP GFX (PFP, ME, CE) */
458
Alex Deuchera59781b2012-11-09 10:45:57 -0500459#define GRBM_INT_CNTL 0x8060
460# define RDERR_INT_ENABLE (1 << 0)
461# define GUI_IDLE_INT_ENABLE (1 << 19)
462
Alex Deucher6f2043c2013-04-09 12:43:41 -0400463#define CP_MEC_CNTL 0x8234
464#define MEC_ME2_HALT (1 << 28)
465#define MEC_ME1_HALT (1 << 30)
466
Alex Deucher841cf442012-12-18 21:47:44 -0500467#define CP_MEC_CNTL 0x8234
468#define MEC_ME2_HALT (1 << 28)
469#define MEC_ME1_HALT (1 << 30)
470
Alex Deucher6f2043c2013-04-09 12:43:41 -0400471#define CP_ME_CNTL 0x86D8
472#define CP_CE_HALT (1 << 24)
473#define CP_PFP_HALT (1 << 26)
474#define CP_ME_HALT (1 << 28)
475
Alex Deucher841cf442012-12-18 21:47:44 -0500476#define CP_RB0_RPTR 0x8700
477#define CP_RB_WPTR_DELAY 0x8704
478
Alex Deucher8cc1a532013-04-09 12:41:24 -0400479#define CP_MEQ_THRESHOLDS 0x8764
480#define MEQ1_START(x) ((x) << 0)
481#define MEQ2_START(x) ((x) << 8)
482
483#define VGT_VTX_VECT_EJECT_REG 0x88B0
484
485#define VGT_CACHE_INVALIDATION 0x88C4
486#define CACHE_INVALIDATION(x) ((x) << 0)
487#define VC_ONLY 0
488#define TC_ONLY 1
489#define VC_AND_TC 2
490#define AUTO_INVLD_EN(x) ((x) << 6)
491#define NO_AUTO 0
492#define ES_AUTO 1
493#define GS_AUTO 2
494#define ES_AND_GS_AUTO 3
495
496#define VGT_GS_VERTEX_REUSE 0x88D4
497
498#define CC_GC_SHADER_ARRAY_CONFIG 0x89bc
499#define INACTIVE_CUS_MASK 0xFFFF0000
500#define INACTIVE_CUS_SHIFT 16
501#define GC_USER_SHADER_ARRAY_CONFIG 0x89c0
502
503#define PA_CL_ENHANCE 0x8A14
504#define CLIP_VTX_REORDER_ENA (1 << 0)
505#define NUM_CLIP_SEQ(x) ((x) << 1)
506
507#define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
508#define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
509#define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
510
511#define PA_SC_FIFO_SIZE 0x8BCC
512#define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0)
513#define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6)
514#define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15)
515#define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23)
516
517#define PA_SC_ENHANCE 0x8BF0
518#define ENABLE_PA_SC_OUT_OF_ORDER (1 << 0)
519#define DISABLE_PA_SC_GUIDANCE (1 << 13)
520
521#define SQ_CONFIG 0x8C00
522
Alex Deucher1c491652013-04-09 12:45:26 -0400523#define SH_MEM_BASES 0x8C28
524/* if PTR32, these are the bases for scratch and lds */
525#define PRIVATE_BASE(x) ((x) << 0) /* scratch */
526#define SHARED_BASE(x) ((x) << 16) /* LDS */
527#define SH_MEM_APE1_BASE 0x8C2C
528/* if PTR32, this is the base location of GPUVM */
529#define SH_MEM_APE1_LIMIT 0x8C30
530/* if PTR32, this is the upper limit of GPUVM */
531#define SH_MEM_CONFIG 0x8C34
532#define PTR32 (1 << 0)
533#define ALIGNMENT_MODE(x) ((x) << 2)
534#define SH_MEM_ALIGNMENT_MODE_DWORD 0
535#define SH_MEM_ALIGNMENT_MODE_DWORD_STRICT 1
536#define SH_MEM_ALIGNMENT_MODE_STRICT 2
537#define SH_MEM_ALIGNMENT_MODE_UNALIGNED 3
538#define DEFAULT_MTYPE(x) ((x) << 4)
539#define APE1_MTYPE(x) ((x) << 7)
540
Alex Deucher8cc1a532013-04-09 12:41:24 -0400541#define SX_DEBUG_1 0x9060
542
543#define SPI_CONFIG_CNTL 0x9100
544
545#define SPI_CONFIG_CNTL_1 0x913C
546#define VTX_DONE_DELAY(x) ((x) << 0)
547#define INTERP_ONE_PRIM_PER_ROW (1 << 4)
548
549#define TA_CNTL_AUX 0x9508
550
551#define DB_DEBUG 0x9830
552#define DB_DEBUG2 0x9834
553#define DB_DEBUG3 0x9838
554
555#define CC_RB_BACKEND_DISABLE 0x98F4
556#define BACKEND_DISABLE(x) ((x) << 16)
557#define GB_ADDR_CONFIG 0x98F8
558#define NUM_PIPES(x) ((x) << 0)
559#define NUM_PIPES_MASK 0x00000007
560#define NUM_PIPES_SHIFT 0
561#define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
562#define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
563#define PIPE_INTERLEAVE_SIZE_SHIFT 4
564#define NUM_SHADER_ENGINES(x) ((x) << 12)
565#define NUM_SHADER_ENGINES_MASK 0x00003000
566#define NUM_SHADER_ENGINES_SHIFT 12
567#define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
568#define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
569#define SHADER_ENGINE_TILE_SIZE_SHIFT 16
570#define ROW_SIZE(x) ((x) << 28)
571#define ROW_SIZE_MASK 0x30000000
572#define ROW_SIZE_SHIFT 28
573
574#define GB_TILE_MODE0 0x9910
575# define ARRAY_MODE(x) ((x) << 2)
576# define ARRAY_LINEAR_GENERAL 0
577# define ARRAY_LINEAR_ALIGNED 1
578# define ARRAY_1D_TILED_THIN1 2
579# define ARRAY_2D_TILED_THIN1 4
580# define ARRAY_PRT_TILED_THIN1 5
581# define ARRAY_PRT_2D_TILED_THIN1 6
582# define PIPE_CONFIG(x) ((x) << 6)
583# define ADDR_SURF_P2 0
584# define ADDR_SURF_P4_8x16 4
585# define ADDR_SURF_P4_16x16 5
586# define ADDR_SURF_P4_16x32 6
587# define ADDR_SURF_P4_32x32 7
588# define ADDR_SURF_P8_16x16_8x16 8
589# define ADDR_SURF_P8_16x32_8x16 9
590# define ADDR_SURF_P8_32x32_8x16 10
591# define ADDR_SURF_P8_16x32_16x16 11
592# define ADDR_SURF_P8_32x32_16x16 12
593# define ADDR_SURF_P8_32x32_16x32 13
594# define ADDR_SURF_P8_32x64_32x32 14
595# define TILE_SPLIT(x) ((x) << 11)
596# define ADDR_SURF_TILE_SPLIT_64B 0
597# define ADDR_SURF_TILE_SPLIT_128B 1
598# define ADDR_SURF_TILE_SPLIT_256B 2
599# define ADDR_SURF_TILE_SPLIT_512B 3
600# define ADDR_SURF_TILE_SPLIT_1KB 4
601# define ADDR_SURF_TILE_SPLIT_2KB 5
602# define ADDR_SURF_TILE_SPLIT_4KB 6
603# define MICRO_TILE_MODE_NEW(x) ((x) << 22)
604# define ADDR_SURF_DISPLAY_MICRO_TILING 0
605# define ADDR_SURF_THIN_MICRO_TILING 1
606# define ADDR_SURF_DEPTH_MICRO_TILING 2
607# define ADDR_SURF_ROTATED_MICRO_TILING 3
608# define SAMPLE_SPLIT(x) ((x) << 25)
609# define ADDR_SURF_SAMPLE_SPLIT_1 0
610# define ADDR_SURF_SAMPLE_SPLIT_2 1
611# define ADDR_SURF_SAMPLE_SPLIT_4 2
612# define ADDR_SURF_SAMPLE_SPLIT_8 3
613
614#define GB_MACROTILE_MODE0 0x9990
615# define BANK_WIDTH(x) ((x) << 0)
616# define ADDR_SURF_BANK_WIDTH_1 0
617# define ADDR_SURF_BANK_WIDTH_2 1
618# define ADDR_SURF_BANK_WIDTH_4 2
619# define ADDR_SURF_BANK_WIDTH_8 3
620# define BANK_HEIGHT(x) ((x) << 2)
621# define ADDR_SURF_BANK_HEIGHT_1 0
622# define ADDR_SURF_BANK_HEIGHT_2 1
623# define ADDR_SURF_BANK_HEIGHT_4 2
624# define ADDR_SURF_BANK_HEIGHT_8 3
625# define MACRO_TILE_ASPECT(x) ((x) << 4)
626# define ADDR_SURF_MACRO_ASPECT_1 0
627# define ADDR_SURF_MACRO_ASPECT_2 1
628# define ADDR_SURF_MACRO_ASPECT_4 2
629# define ADDR_SURF_MACRO_ASPECT_8 3
630# define NUM_BANKS(x) ((x) << 6)
631# define ADDR_SURF_2_BANK 0
632# define ADDR_SURF_4_BANK 1
633# define ADDR_SURF_8_BANK 2
634# define ADDR_SURF_16_BANK 3
635
636#define CB_HW_CONTROL 0x9A10
637
638#define GC_USER_RB_BACKEND_DISABLE 0x9B7C
639#define BACKEND_DISABLE_MASK 0x00FF0000
640#define BACKEND_DISABLE_SHIFT 16
641
642#define TCP_CHAN_STEER_LO 0xac0c
643#define TCP_CHAN_STEER_HI 0xac10
644
Alex Deucher1c491652013-04-09 12:45:26 -0400645#define TC_CFG_L1_LOAD_POLICY0 0xAC68
646#define TC_CFG_L1_LOAD_POLICY1 0xAC6C
647#define TC_CFG_L1_STORE_POLICY 0xAC70
648#define TC_CFG_L2_LOAD_POLICY0 0xAC74
649#define TC_CFG_L2_LOAD_POLICY1 0xAC78
650#define TC_CFG_L2_STORE_POLICY0 0xAC7C
651#define TC_CFG_L2_STORE_POLICY1 0xAC80
652#define TC_CFG_L2_ATOMIC_POLICY 0xAC84
653#define TC_CFG_L1_VOLATILE 0xAC88
654#define TC_CFG_L2_VOLATILE 0xAC8C
655
Alex Deucher841cf442012-12-18 21:47:44 -0500656#define CP_RB0_BASE 0xC100
657#define CP_RB0_CNTL 0xC104
658#define RB_BUFSZ(x) ((x) << 0)
659#define RB_BLKSZ(x) ((x) << 8)
660#define BUF_SWAP_32BIT (2 << 16)
661#define RB_NO_UPDATE (1 << 27)
662#define RB_RPTR_WR_ENA (1 << 31)
663
664#define CP_RB0_RPTR_ADDR 0xC10C
665#define RB_RPTR_SWAP_32BIT (2 << 0)
666#define CP_RB0_RPTR_ADDR_HI 0xC110
667#define CP_RB0_WPTR 0xC114
668
669#define CP_DEVICE_ID 0xC12C
670#define CP_ENDIAN_SWAP 0xC140
671#define CP_RB_VMID 0xC144
672
673#define CP_PFP_UCODE_ADDR 0xC150
674#define CP_PFP_UCODE_DATA 0xC154
675#define CP_ME_RAM_RADDR 0xC158
676#define CP_ME_RAM_WADDR 0xC15C
677#define CP_ME_RAM_DATA 0xC160
678
679#define CP_CE_UCODE_ADDR 0xC168
680#define CP_CE_UCODE_DATA 0xC16C
681#define CP_MEC_ME1_UCODE_ADDR 0xC170
682#define CP_MEC_ME1_UCODE_DATA 0xC174
683#define CP_MEC_ME2_UCODE_ADDR 0xC178
684#define CP_MEC_ME2_UCODE_DATA 0xC17C
685
Alex Deucherf6796ca2012-11-09 10:44:08 -0500686#define CP_INT_CNTL_RING0 0xC1A8
687# define CNTX_BUSY_INT_ENABLE (1 << 19)
688# define CNTX_EMPTY_INT_ENABLE (1 << 20)
689# define PRIV_INSTR_INT_ENABLE (1 << 22)
690# define PRIV_REG_INT_ENABLE (1 << 23)
691# define TIME_STAMP_INT_ENABLE (1 << 26)
692# define CP_RINGID2_INT_ENABLE (1 << 29)
693# define CP_RINGID1_INT_ENABLE (1 << 30)
694# define CP_RINGID0_INT_ENABLE (1 << 31)
695
Alex Deuchera59781b2012-11-09 10:45:57 -0500696#define CP_INT_STATUS_RING0 0xC1B4
697# define PRIV_INSTR_INT_STAT (1 << 22)
698# define PRIV_REG_INT_STAT (1 << 23)
699# define TIME_STAMP_INT_STAT (1 << 26)
700# define CP_RINGID2_INT_STAT (1 << 29)
701# define CP_RINGID1_INT_STAT (1 << 30)
702# define CP_RINGID0_INT_STAT (1 << 31)
703
704#define CP_ME1_PIPE0_INT_CNTL 0xC214
705#define CP_ME1_PIPE1_INT_CNTL 0xC218
706#define CP_ME1_PIPE2_INT_CNTL 0xC21C
707#define CP_ME1_PIPE3_INT_CNTL 0xC220
708#define CP_ME2_PIPE0_INT_CNTL 0xC224
709#define CP_ME2_PIPE1_INT_CNTL 0xC228
710#define CP_ME2_PIPE2_INT_CNTL 0xC22C
711#define CP_ME2_PIPE3_INT_CNTL 0xC230
712# define DEQUEUE_REQUEST_INT_ENABLE (1 << 13)
713# define WRM_POLL_TIMEOUT_INT_ENABLE (1 << 17)
714# define PRIV_REG_INT_ENABLE (1 << 23)
715# define TIME_STAMP_INT_ENABLE (1 << 26)
716# define GENERIC2_INT_ENABLE (1 << 29)
717# define GENERIC1_INT_ENABLE (1 << 30)
718# define GENERIC0_INT_ENABLE (1 << 31)
719#define CP_ME1_PIPE0_INT_STATUS 0xC214
720#define CP_ME1_PIPE1_INT_STATUS 0xC218
721#define CP_ME1_PIPE2_INT_STATUS 0xC21C
722#define CP_ME1_PIPE3_INT_STATUS 0xC220
723#define CP_ME2_PIPE0_INT_STATUS 0xC224
724#define CP_ME2_PIPE1_INT_STATUS 0xC228
725#define CP_ME2_PIPE2_INT_STATUS 0xC22C
726#define CP_ME2_PIPE3_INT_STATUS 0xC230
727# define DEQUEUE_REQUEST_INT_STATUS (1 << 13)
728# define WRM_POLL_TIMEOUT_INT_STATUS (1 << 17)
729# define PRIV_REG_INT_STATUS (1 << 23)
730# define TIME_STAMP_INT_STATUS (1 << 26)
731# define GENERIC2_INT_STATUS (1 << 29)
732# define GENERIC1_INT_STATUS (1 << 30)
733# define GENERIC0_INT_STATUS (1 << 31)
734
Alex Deucher841cf442012-12-18 21:47:44 -0500735#define CP_MAX_CONTEXT 0xC2B8
736
737#define CP_RB0_BASE_HI 0xC2C4
738
Alex Deucherf6796ca2012-11-09 10:44:08 -0500739#define RLC_CNTL 0xC300
740# define RLC_ENABLE (1 << 0)
741
742#define RLC_MC_CNTL 0xC30C
743
744#define RLC_LB_CNTR_MAX 0xC348
745
746#define RLC_LB_CNTL 0xC364
747
748#define RLC_LB_CNTR_INIT 0xC36C
749
750#define RLC_SAVE_AND_RESTORE_BASE 0xC374
751#define RLC_DRIVER_DMA_STATUS 0xC378
752
753#define RLC_GPM_UCODE_ADDR 0xC388
754#define RLC_GPM_UCODE_DATA 0xC38C
Alex Deucher44fa3462012-12-18 22:17:00 -0500755#define RLC_GPU_CLOCK_COUNT_LSB 0xC390
756#define RLC_GPU_CLOCK_COUNT_MSB 0xC394
757#define RLC_CAPTURE_GPU_CLOCK_COUNT 0xC398
Alex Deucherf6796ca2012-11-09 10:44:08 -0500758#define RLC_UCODE_CNTL 0xC39C
759
760#define RLC_CGCG_CGLS_CTRL 0xC424
761
762#define RLC_LB_INIT_CU_MASK 0xC43C
763
764#define RLC_LB_PARAMS 0xC444
765
766#define RLC_SERDES_CU_MASTER_BUSY 0xC484
767#define RLC_SERDES_NONCU_MASTER_BUSY 0xC488
768# define SE_MASTER_BUSY_MASK 0x0000ffff
769# define GC_MASTER_BUSY (1 << 16)
770# define TC0_MASTER_BUSY (1 << 17)
771# define TC1_MASTER_BUSY (1 << 18)
772
773#define RLC_GPM_SCRATCH_ADDR 0xC4B0
774#define RLC_GPM_SCRATCH_DATA 0xC4B4
775
Alex Deucher8cc1a532013-04-09 12:41:24 -0400776#define PA_SC_RASTER_CONFIG 0x28350
777# define RASTER_CONFIG_RB_MAP_0 0
778# define RASTER_CONFIG_RB_MAP_1 1
779# define RASTER_CONFIG_RB_MAP_2 2
780# define RASTER_CONFIG_RB_MAP_3 3
781
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400782#define VGT_EVENT_INITIATOR 0x28a90
783# define SAMPLE_STREAMOUTSTATS1 (1 << 0)
784# define SAMPLE_STREAMOUTSTATS2 (2 << 0)
785# define SAMPLE_STREAMOUTSTATS3 (3 << 0)
786# define CACHE_FLUSH_TS (4 << 0)
787# define CACHE_FLUSH (6 << 0)
788# define CS_PARTIAL_FLUSH (7 << 0)
789# define VGT_STREAMOUT_RESET (10 << 0)
790# define END_OF_PIPE_INCR_DE (11 << 0)
791# define END_OF_PIPE_IB_END (12 << 0)
792# define RST_PIX_CNT (13 << 0)
793# define VS_PARTIAL_FLUSH (15 << 0)
794# define PS_PARTIAL_FLUSH (16 << 0)
795# define CACHE_FLUSH_AND_INV_TS_EVENT (20 << 0)
796# define ZPASS_DONE (21 << 0)
797# define CACHE_FLUSH_AND_INV_EVENT (22 << 0)
798# define PERFCOUNTER_START (23 << 0)
799# define PERFCOUNTER_STOP (24 << 0)
800# define PIPELINESTAT_START (25 << 0)
801# define PIPELINESTAT_STOP (26 << 0)
802# define PERFCOUNTER_SAMPLE (27 << 0)
803# define SAMPLE_PIPELINESTAT (30 << 0)
804# define SO_VGT_STREAMOUT_FLUSH (31 << 0)
805# define SAMPLE_STREAMOUTSTATS (32 << 0)
806# define RESET_VTX_CNT (33 << 0)
807# define VGT_FLUSH (36 << 0)
808# define BOTTOM_OF_PIPE_TS (40 << 0)
809# define DB_CACHE_FLUSH_AND_INV (42 << 0)
810# define FLUSH_AND_INV_DB_DATA_TS (43 << 0)
811# define FLUSH_AND_INV_DB_META (44 << 0)
812# define FLUSH_AND_INV_CB_DATA_TS (45 << 0)
813# define FLUSH_AND_INV_CB_META (46 << 0)
814# define CS_DONE (47 << 0)
815# define PS_DONE (48 << 0)
816# define FLUSH_AND_INV_CB_PIXEL_DATA (49 << 0)
817# define THREAD_TRACE_START (51 << 0)
818# define THREAD_TRACE_STOP (52 << 0)
819# define THREAD_TRACE_FLUSH (54 << 0)
820# define THREAD_TRACE_FINISH (55 << 0)
821# define PIXEL_PIPE_STAT_CONTROL (56 << 0)
822# define PIXEL_PIPE_STAT_DUMP (57 << 0)
823# define PIXEL_PIPE_STAT_RESET (58 << 0)
824
Alex Deucher841cf442012-12-18 21:47:44 -0500825#define SCRATCH_REG0 0x30100
826#define SCRATCH_REG1 0x30104
827#define SCRATCH_REG2 0x30108
828#define SCRATCH_REG3 0x3010C
829#define SCRATCH_REG4 0x30110
830#define SCRATCH_REG5 0x30114
831#define SCRATCH_REG6 0x30118
832#define SCRATCH_REG7 0x3011C
833
834#define SCRATCH_UMSK 0x30140
835#define SCRATCH_ADDR 0x30144
836
837#define CP_SEM_WAIT_TIMER 0x301BC
838
839#define CP_SEM_INCOMPLETE_TIMER_CNTL 0x301C8
840
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400841#define CP_WAIT_REG_MEM_TIMEOUT 0x301D0
842
Alex Deucher8cc1a532013-04-09 12:41:24 -0400843#define GRBM_GFX_INDEX 0x30800
844#define INSTANCE_INDEX(x) ((x) << 0)
845#define SH_INDEX(x) ((x) << 8)
846#define SE_INDEX(x) ((x) << 16)
847#define SH_BROADCAST_WRITES (1 << 29)
848#define INSTANCE_BROADCAST_WRITES (1 << 30)
849#define SE_BROADCAST_WRITES (1 << 31)
850
851#define VGT_ESGS_RING_SIZE 0x30900
852#define VGT_GSVS_RING_SIZE 0x30904
853#define VGT_PRIMITIVE_TYPE 0x30908
854#define VGT_INDEX_TYPE 0x3090C
855
856#define VGT_NUM_INDICES 0x30930
857#define VGT_NUM_INSTANCES 0x30934
858#define VGT_TF_RING_SIZE 0x30938
859#define VGT_HS_OFFCHIP_PARAM 0x3093C
860#define VGT_TF_MEMORY_BASE 0x30940
861
862#define PA_SU_LINE_STIPPLE_VALUE 0x30a00
863#define PA_SC_LINE_STIPPLE_STATE 0x30a04
864
865#define SQC_CACHES 0x30d20
866
867#define CP_PERFMON_CNTL 0x36020
868
869#define CGTS_TCC_DISABLE 0x3c00c
870#define CGTS_USER_TCC_DISABLE 0x3c010
871#define TCC_DISABLE_MASK 0xFFFF0000
872#define TCC_DISABLE_SHIFT 16
873
Alex Deucherf6796ca2012-11-09 10:44:08 -0500874#define CB_CGTT_SCLK_CTRL 0x3c2a0
875
Alex Deucher841cf442012-12-18 21:47:44 -0500876/*
877 * PM4
878 */
879#define PACKET_TYPE0 0
880#define PACKET_TYPE1 1
881#define PACKET_TYPE2 2
882#define PACKET_TYPE3 3
883
884#define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
885#define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
886#define CP_PACKET0_GET_REG(h) (((h) & 0xFFFF) << 2)
887#define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
888#define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \
889 (((reg) >> 2) & 0xFFFF) | \
890 ((n) & 0x3FFF) << 16)
891#define CP_PACKET2 0x80000000
892#define PACKET2_PAD_SHIFT 0
893#define PACKET2_PAD_MASK (0x3fffffff << 0)
894
895#define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
896
897#define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \
898 (((op) & 0xFF) << 8) | \
899 ((n) & 0x3FFF) << 16)
900
901#define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
902
903/* Packet 3 types */
904#define PACKET3_NOP 0x10
905#define PACKET3_SET_BASE 0x11
906#define PACKET3_BASE_INDEX(x) ((x) << 0)
907#define CE_PARTITION_BASE 3
908#define PACKET3_CLEAR_STATE 0x12
909#define PACKET3_INDEX_BUFFER_SIZE 0x13
910#define PACKET3_DISPATCH_DIRECT 0x15
911#define PACKET3_DISPATCH_INDIRECT 0x16
912#define PACKET3_ATOMIC_GDS 0x1D
913#define PACKET3_ATOMIC_MEM 0x1E
914#define PACKET3_OCCLUSION_QUERY 0x1F
915#define PACKET3_SET_PREDICATION 0x20
916#define PACKET3_REG_RMW 0x21
917#define PACKET3_COND_EXEC 0x22
918#define PACKET3_PRED_EXEC 0x23
919#define PACKET3_DRAW_INDIRECT 0x24
920#define PACKET3_DRAW_INDEX_INDIRECT 0x25
921#define PACKET3_INDEX_BASE 0x26
922#define PACKET3_DRAW_INDEX_2 0x27
923#define PACKET3_CONTEXT_CONTROL 0x28
924#define PACKET3_INDEX_TYPE 0x2A
925#define PACKET3_DRAW_INDIRECT_MULTI 0x2C
926#define PACKET3_DRAW_INDEX_AUTO 0x2D
927#define PACKET3_NUM_INSTANCES 0x2F
928#define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
929#define PACKET3_INDIRECT_BUFFER_CONST 0x33
930#define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
931#define PACKET3_DRAW_INDEX_OFFSET_2 0x35
932#define PACKET3_DRAW_PREAMBLE 0x36
933#define PACKET3_WRITE_DATA 0x37
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400934#define WRITE_DATA_DST_SEL(x) ((x) << 8)
935 /* 0 - register
936 * 1 - memory (sync - via GRBM)
937 * 2 - gl2
938 * 3 - gds
939 * 4 - reserved
940 * 5 - memory (async - direct)
941 */
942#define WR_ONE_ADDR (1 << 16)
943#define WR_CONFIRM (1 << 20)
944#define WRITE_DATA_CACHE_POLICY(x) ((x) << 25)
945 /* 0 - LRU
946 * 1 - Stream
947 */
948#define WRITE_DATA_ENGINE_SEL(x) ((x) << 30)
949 /* 0 - me
950 * 1 - pfp
951 * 2 - ce
952 */
Alex Deucher841cf442012-12-18 21:47:44 -0500953#define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38
954#define PACKET3_MEM_SEMAPHORE 0x39
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400955# define PACKET3_SEM_USE_MAILBOX (0x1 << 16)
956# define PACKET3_SEM_SEL_SIGNAL_TYPE (0x1 << 20) /* 0 = increment, 1 = write 1 */
957# define PACKET3_SEM_CLIENT_CODE ((x) << 24) /* 0 = CP, 1 = CB, 2 = DB */
958# define PACKET3_SEM_SEL_SIGNAL (0x6 << 29)
959# define PACKET3_SEM_SEL_WAIT (0x7 << 29)
Alex Deucher841cf442012-12-18 21:47:44 -0500960#define PACKET3_COPY_DW 0x3B
961#define PACKET3_WAIT_REG_MEM 0x3C
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400962#define WAIT_REG_MEM_FUNCTION(x) ((x) << 0)
963 /* 0 - always
964 * 1 - <
965 * 2 - <=
966 * 3 - ==
967 * 4 - !=
968 * 5 - >=
969 * 6 - >
970 */
971#define WAIT_REG_MEM_MEM_SPACE(x) ((x) << 4)
972 /* 0 - reg
973 * 1 - mem
974 */
975#define WAIT_REG_MEM_OPERATION(x) ((x) << 6)
976 /* 0 - wait_reg_mem
977 * 1 - wr_wait_wr_reg
978 */
979#define WAIT_REG_MEM_ENGINE(x) ((x) << 8)
980 /* 0 - me
981 * 1 - pfp
982 */
Alex Deucher841cf442012-12-18 21:47:44 -0500983#define PACKET3_INDIRECT_BUFFER 0x3F
Alex Deucher2cae3bc2012-07-05 11:45:40 -0400984#define INDIRECT_BUFFER_TCL2_VOLATILE (1 << 22)
985#define INDIRECT_BUFFER_VALID (1 << 23)
986#define INDIRECT_BUFFER_CACHE_POLICY(x) ((x) << 28)
987 /* 0 - LRU
988 * 1 - Stream
989 * 2 - Bypass
990 */
Alex Deucher841cf442012-12-18 21:47:44 -0500991#define PACKET3_COPY_DATA 0x40
992#define PACKET3_PFP_SYNC_ME 0x42
993#define PACKET3_SURFACE_SYNC 0x43
994# define PACKET3_DEST_BASE_0_ENA (1 << 0)
995# define PACKET3_DEST_BASE_1_ENA (1 << 1)
996# define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
997# define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
998# define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
999# define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
1000# define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
1001# define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
1002# define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
1003# define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
1004# define PACKET3_DB_DEST_BASE_ENA (1 << 14)
1005# define PACKET3_TCL1_VOL_ACTION_ENA (1 << 15)
1006# define PACKET3_TC_VOL_ACTION_ENA (1 << 16) /* L2 */
1007# define PACKET3_TC_WB_ACTION_ENA (1 << 18) /* L2 */
1008# define PACKET3_DEST_BASE_2_ENA (1 << 19)
1009# define PACKET3_DEST_BASE_3_ENA (1 << 21)
1010# define PACKET3_TCL1_ACTION_ENA (1 << 22)
1011# define PACKET3_TC_ACTION_ENA (1 << 23) /* L2 */
1012# define PACKET3_CB_ACTION_ENA (1 << 25)
1013# define PACKET3_DB_ACTION_ENA (1 << 26)
1014# define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27)
1015# define PACKET3_SH_KCACHE_VOL_ACTION_ENA (1 << 28)
1016# define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29)
1017#define PACKET3_COND_WRITE 0x45
1018#define PACKET3_EVENT_WRITE 0x46
1019#define EVENT_TYPE(x) ((x) << 0)
1020#define EVENT_INDEX(x) ((x) << 8)
1021 /* 0 - any non-TS event
1022 * 1 - ZPASS_DONE, PIXEL_PIPE_STAT_*
1023 * 2 - SAMPLE_PIPELINESTAT
1024 * 3 - SAMPLE_STREAMOUTSTAT*
1025 * 4 - *S_PARTIAL_FLUSH
1026 * 5 - EOP events
1027 * 6 - EOS events
1028 */
1029#define PACKET3_EVENT_WRITE_EOP 0x47
1030#define EOP_TCL1_VOL_ACTION_EN (1 << 12)
1031#define EOP_TC_VOL_ACTION_EN (1 << 13) /* L2 */
1032#define EOP_TC_WB_ACTION_EN (1 << 15) /* L2 */
1033#define EOP_TCL1_ACTION_EN (1 << 16)
1034#define EOP_TC_ACTION_EN (1 << 17) /* L2 */
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001035#define EOP_CACHE_POLICY(x) ((x) << 25)
Alex Deucher841cf442012-12-18 21:47:44 -05001036 /* 0 - LRU
1037 * 1 - Stream
1038 * 2 - Bypass
1039 */
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001040#define EOP_TCL2_VOLATILE (1 << 27)
Alex Deucher841cf442012-12-18 21:47:44 -05001041#define DATA_SEL(x) ((x) << 29)
1042 /* 0 - discard
1043 * 1 - send low 32bit data
1044 * 2 - send 64bit data
1045 * 3 - send 64bit GPU counter value
1046 * 4 - send 64bit sys counter value
1047 */
1048#define INT_SEL(x) ((x) << 24)
1049 /* 0 - none
1050 * 1 - interrupt only (DATA_SEL = 0)
1051 * 2 - interrupt when data write is confirmed
1052 */
1053#define DST_SEL(x) ((x) << 16)
1054 /* 0 - MC
1055 * 1 - TC/L2
1056 */
1057#define PACKET3_EVENT_WRITE_EOS 0x48
1058#define PACKET3_RELEASE_MEM 0x49
1059#define PACKET3_PREAMBLE_CNTL 0x4A
1060# define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
1061# define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
1062#define PACKET3_DMA_DATA 0x50
1063#define PACKET3_AQUIRE_MEM 0x58
1064#define PACKET3_REWIND 0x59
1065#define PACKET3_LOAD_UCONFIG_REG 0x5E
1066#define PACKET3_LOAD_SH_REG 0x5F
1067#define PACKET3_LOAD_CONFIG_REG 0x60
1068#define PACKET3_LOAD_CONTEXT_REG 0x61
1069#define PACKET3_SET_CONFIG_REG 0x68
1070#define PACKET3_SET_CONFIG_REG_START 0x00008000
1071#define PACKET3_SET_CONFIG_REG_END 0x0000b000
1072#define PACKET3_SET_CONTEXT_REG 0x69
1073#define PACKET3_SET_CONTEXT_REG_START 0x00028000
1074#define PACKET3_SET_CONTEXT_REG_END 0x00029000
1075#define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
1076#define PACKET3_SET_SH_REG 0x76
1077#define PACKET3_SET_SH_REG_START 0x0000b000
1078#define PACKET3_SET_SH_REG_END 0x0000c000
1079#define PACKET3_SET_SH_REG_OFFSET 0x77
1080#define PACKET3_SET_QUEUE_REG 0x78
1081#define PACKET3_SET_UCONFIG_REG 0x79
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001082#define PACKET3_SET_UCONFIG_REG_START 0x00030000
1083#define PACKET3_SET_UCONFIG_REG_END 0x00031000
Alex Deucher841cf442012-12-18 21:47:44 -05001084#define PACKET3_SCRATCH_RAM_WRITE 0x7D
1085#define PACKET3_SCRATCH_RAM_READ 0x7E
1086#define PACKET3_LOAD_CONST_RAM 0x80
1087#define PACKET3_WRITE_CONST_RAM 0x81
1088#define PACKET3_DUMP_CONST_RAM 0x83
1089#define PACKET3_INCREMENT_CE_COUNTER 0x84
1090#define PACKET3_INCREMENT_DE_COUNTER 0x85
1091#define PACKET3_WAIT_ON_CE_COUNTER 0x86
1092#define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001093#define PACKET3_SWITCH_BUFFER 0x8B
Alex Deucher841cf442012-12-18 21:47:44 -05001094
Alex Deucher21a93e12013-04-09 12:47:11 -04001095/* SDMA - first instance at 0xd000, second at 0xd800 */
1096#define SDMA0_REGISTER_OFFSET 0x0 /* not a register */
1097#define SDMA1_REGISTER_OFFSET 0x800 /* not a register */
1098
1099#define SDMA0_UCODE_ADDR 0xD000
1100#define SDMA0_UCODE_DATA 0xD004
1101
1102#define SDMA0_CNTL 0xD010
1103# define TRAP_ENABLE (1 << 0)
1104# define SEM_INCOMPLETE_INT_ENABLE (1 << 1)
1105# define SEM_WAIT_INT_ENABLE (1 << 2)
1106# define DATA_SWAP_ENABLE (1 << 3)
1107# define FENCE_SWAP_ENABLE (1 << 4)
1108# define AUTO_CTXSW_ENABLE (1 << 18)
1109# define CTXEMPTY_INT_ENABLE (1 << 28)
1110
1111#define SDMA0_TILING_CONFIG 0xD018
1112
1113#define SDMA0_SEM_INCOMPLETE_TIMER_CNTL 0xD020
1114#define SDMA0_SEM_WAIT_FAIL_TIMER_CNTL 0xD024
1115
1116#define SDMA0_STATUS_REG 0xd034
1117# define SDMA_IDLE (1 << 0)
1118
1119#define SDMA0_ME_CNTL 0xD048
1120# define SDMA_HALT (1 << 0)
1121
1122#define SDMA0_GFX_RB_CNTL 0xD200
1123# define SDMA_RB_ENABLE (1 << 0)
1124# define SDMA_RB_SIZE(x) ((x) << 1) /* log2 */
1125# define SDMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */
1126# define SDMA_RPTR_WRITEBACK_ENABLE (1 << 12)
1127# define SDMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */
1128# define SDMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */
1129#define SDMA0_GFX_RB_BASE 0xD204
1130#define SDMA0_GFX_RB_BASE_HI 0xD208
1131#define SDMA0_GFX_RB_RPTR 0xD20C
1132#define SDMA0_GFX_RB_WPTR 0xD210
1133
1134#define SDMA0_GFX_RB_RPTR_ADDR_HI 0xD220
1135#define SDMA0_GFX_RB_RPTR_ADDR_LO 0xD224
1136#define SDMA0_GFX_IB_CNTL 0xD228
1137# define SDMA_IB_ENABLE (1 << 0)
1138# define SDMA_IB_SWAP_ENABLE (1 << 4)
1139# define SDMA_SWITCH_INSIDE_IB (1 << 8)
1140# define SDMA_CMD_VMID(x) ((x) << 16)
1141
1142#define SDMA0_GFX_VIRTUAL_ADDR 0xD29C
1143#define SDMA0_GFX_APE1_CNTL 0xD2A0
1144
1145#define SDMA_PACKET(op, sub_op, e) ((((e) & 0xFFFF) << 16) | \
1146 (((sub_op) & 0xFF) << 8) | \
1147 (((op) & 0xFF) << 0))
1148/* sDMA opcodes */
1149#define SDMA_OPCODE_NOP 0
1150#define SDMA_OPCODE_COPY 1
1151# define SDMA_COPY_SUB_OPCODE_LINEAR 0
1152# define SDMA_COPY_SUB_OPCODE_TILED 1
1153# define SDMA_COPY_SUB_OPCODE_SOA 3
1154# define SDMA_COPY_SUB_OPCODE_LINEAR_SUB_WINDOW 4
1155# define SDMA_COPY_SUB_OPCODE_TILED_SUB_WINDOW 5
1156# define SDMA_COPY_SUB_OPCODE_T2T_SUB_WINDOW 6
1157#define SDMA_OPCODE_WRITE 2
1158# define SDMA_WRITE_SUB_OPCODE_LINEAR 0
1159# define SDMA_WRTIE_SUB_OPCODE_TILED 1
1160#define SDMA_OPCODE_INDIRECT_BUFFER 4
1161#define SDMA_OPCODE_FENCE 5
1162#define SDMA_OPCODE_TRAP 6
1163#define SDMA_OPCODE_SEMAPHORE 7
1164# define SDMA_SEMAPHORE_EXTRA_O (1 << 13)
1165 /* 0 - increment
1166 * 1 - write 1
1167 */
1168# define SDMA_SEMAPHORE_EXTRA_S (1 << 14)
1169 /* 0 - wait
1170 * 1 - signal
1171 */
1172# define SDMA_SEMAPHORE_EXTRA_M (1 << 15)
1173 /* mailbox */
1174#define SDMA_OPCODE_POLL_REG_MEM 8
1175# define SDMA_POLL_REG_MEM_EXTRA_OP(x) ((x) << 10)
1176 /* 0 - wait_reg_mem
1177 * 1 - wr_wait_wr_reg
1178 */
1179# define SDMA_POLL_REG_MEM_EXTRA_FUNC(x) ((x) << 12)
1180 /* 0 - always
1181 * 1 - <
1182 * 2 - <=
1183 * 3 - ==
1184 * 4 - !=
1185 * 5 - >=
1186 * 6 - >
1187 */
1188# define SDMA_POLL_REG_MEM_EXTRA_M (1 << 15)
1189 /* 0 = register
1190 * 1 = memory
1191 */
1192#define SDMA_OPCODE_COND_EXEC 9
1193#define SDMA_OPCODE_CONSTANT_FILL 11
1194# define SDMA_CONSTANT_FILL_EXTRA_SIZE(x) ((x) << 14)
1195 /* 0 = byte fill
1196 * 2 = DW fill
1197 */
1198#define SDMA_OPCODE_GENERATE_PTE_PDE 12
1199#define SDMA_OPCODE_TIMESTAMP 13
1200# define SDMA_TIMESTAMP_SUB_OPCODE_SET_LOCAL 0
1201# define SDMA_TIMESTAMP_SUB_OPCODE_GET_LOCAL 1
1202# define SDMA_TIMESTAMP_SUB_OPCODE_GET_GLOBAL 2
1203#define SDMA_OPCODE_SRBM_WRITE 14
1204# define SDMA_SRBM_WRITE_EXTRA_BYTE_ENABLE(x) ((x) << 12)
1205 /* byte mask */
1206
Alex Deucher8cc1a532013-04-09 12:41:24 -04001207#endif