blob: 2589b99a8597f537e45e883bf6003333da81a24b [file] [log] [blame]
Michael Chanb6016b72005-05-26 13:03:09 -07001/* bnx2.c: Broadcom NX2 network driver.
2 *
Michael Chanfeebb332008-01-21 17:07:29 -08003 * Copyright (c) 2004-2008 Broadcom Corporation
Michael Chanb6016b72005-05-26 13:03:09 -07004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
9 * Written by: Michael Chan (mchan@broadcom.com)
10 */
11
Michael Chanf2a4f052006-03-23 01:13:12 -080012
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15
16#include <linux/kernel.h>
17#include <linux/timer.h>
18#include <linux/errno.h>
19#include <linux/ioport.h>
20#include <linux/slab.h>
21#include <linux/vmalloc.h>
22#include <linux/interrupt.h>
23#include <linux/pci.h>
24#include <linux/init.h>
25#include <linux/netdevice.h>
26#include <linux/etherdevice.h>
27#include <linux/skbuff.h>
28#include <linux/dma-mapping.h>
Jiri Slaby1977f032007-10-18 23:40:25 -070029#include <linux/bitops.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080030#include <asm/io.h>
31#include <asm/irq.h>
32#include <linux/delay.h>
33#include <asm/byteorder.h>
Michael Chanc86a31f2006-06-13 15:03:47 -070034#include <asm/page.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080035#include <linux/time.h>
36#include <linux/ethtool.h>
37#include <linux/mii.h>
38#ifdef NETIF_F_HW_VLAN_TX
39#include <linux/if_vlan.h>
40#define BCM_VLAN 1
41#endif
Michael Chanf2a4f052006-03-23 01:13:12 -080042#include <net/ip.h>
Linus Torvaldsde081fa2007-07-12 16:40:08 -070043#include <net/tcp.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080044#include <net/checksum.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080045#include <linux/workqueue.h>
46#include <linux/crc32.h>
47#include <linux/prefetch.h>
Michael Chan29b12172006-03-23 01:13:43 -080048#include <linux/cache.h>
Michael Chanfba9fe92006-06-12 22:21:25 -070049#include <linux/zlib.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080050
Michael Chanb6016b72005-05-26 13:03:09 -070051#include "bnx2.h"
52#include "bnx2_fw.h"
Michael Chand43584c2006-11-19 14:14:35 -080053#include "bnx2_fw2.h"
Michael Chanb6016b72005-05-26 13:03:09 -070054
Michael Chan110d0ef2007-12-12 11:18:34 -080055#define FW_BUF_SIZE 0x10000
Denys Vlasenkob3448b02007-09-30 17:55:51 -070056
Michael Chanb6016b72005-05-26 13:03:09 -070057#define DRV_MODULE_NAME "bnx2"
58#define PFX DRV_MODULE_NAME ": "
Michael Chan705d2092008-05-02 16:58:18 -070059#define DRV_MODULE_VERSION "1.7.5"
60#define DRV_MODULE_RELDATE "April 29, 2008"
Michael Chanb6016b72005-05-26 13:03:09 -070061
62#define RUN_AT(x) (jiffies + (x))
63
64/* Time in jiffies before concluding the transmitter is hung. */
65#define TX_TIMEOUT (5*HZ)
66
Andrew Mortonfefa8642008-02-09 23:17:15 -080067static char version[] __devinitdata =
Michael Chanb6016b72005-05-26 13:03:09 -070068 "Broadcom NetXtreme II Gigabit Ethernet Driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
69
70MODULE_AUTHOR("Michael Chan <mchan@broadcom.com>");
Michael Chan05d0f1c2005-11-04 08:53:48 -080071MODULE_DESCRIPTION("Broadcom NetXtreme II BCM5706/5708 Driver");
Michael Chanb6016b72005-05-26 13:03:09 -070072MODULE_LICENSE("GPL");
73MODULE_VERSION(DRV_MODULE_VERSION);
74
75static int disable_msi = 0;
76
77module_param(disable_msi, int, 0);
78MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
79
80typedef enum {
81 BCM5706 = 0,
82 NC370T,
83 NC370I,
84 BCM5706S,
85 NC370F,
Michael Chan5b0c76a2005-11-04 08:45:49 -080086 BCM5708,
87 BCM5708S,
Michael Chanbac0dff2006-11-19 14:15:05 -080088 BCM5709,
Michael Chan27a005b2007-05-03 13:23:41 -070089 BCM5709S,
Michael Chanb6016b72005-05-26 13:03:09 -070090} board_t;
91
92/* indexed by board_t, above */
Andrew Mortonfefa8642008-02-09 23:17:15 -080093static struct {
Michael Chanb6016b72005-05-26 13:03:09 -070094 char *name;
95} board_info[] __devinitdata = {
96 { "Broadcom NetXtreme II BCM5706 1000Base-T" },
97 { "HP NC370T Multifunction Gigabit Server Adapter" },
98 { "HP NC370i Multifunction Gigabit Server Adapter" },
99 { "Broadcom NetXtreme II BCM5706 1000Base-SX" },
100 { "HP NC370F Multifunction Gigabit Server Adapter" },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800101 { "Broadcom NetXtreme II BCM5708 1000Base-T" },
102 { "Broadcom NetXtreme II BCM5708 1000Base-SX" },
Michael Chanbac0dff2006-11-19 14:15:05 -0800103 { "Broadcom NetXtreme II BCM5709 1000Base-T" },
Michael Chan27a005b2007-05-03 13:23:41 -0700104 { "Broadcom NetXtreme II BCM5709 1000Base-SX" },
Michael Chanb6016b72005-05-26 13:03:09 -0700105 };
106
107static struct pci_device_id bnx2_pci_tbl[] = {
108 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
109 PCI_VENDOR_ID_HP, 0x3101, 0, 0, NC370T },
110 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
111 PCI_VENDOR_ID_HP, 0x3106, 0, 0, NC370I },
112 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
113 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706 },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800114 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708,
115 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708 },
Michael Chanb6016b72005-05-26 13:03:09 -0700116 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
117 PCI_VENDOR_ID_HP, 0x3102, 0, 0, NC370F },
118 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
119 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706S },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800120 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708S,
121 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708S },
Michael Chanbac0dff2006-11-19 14:15:05 -0800122 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709,
123 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709 },
Michael Chan27a005b2007-05-03 13:23:41 -0700124 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709S,
125 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709S },
Michael Chanb6016b72005-05-26 13:03:09 -0700126 { 0, }
127};
128
129static struct flash_spec flash_table[] =
130{
Michael Chane30372c2007-07-16 18:26:23 -0700131#define BUFFERED_FLAGS (BNX2_NV_BUFFERED | BNX2_NV_TRANSLATE)
132#define NONBUFFERED_FLAGS (BNX2_NV_WREN)
Michael Chanb6016b72005-05-26 13:03:09 -0700133 /* Slow EEPROM */
Michael Chan37137702005-11-04 08:49:17 -0800134 {0x00000000, 0x40830380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700135 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700136 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
137 "EEPROM - slow"},
Michael Chan37137702005-11-04 08:49:17 -0800138 /* Expansion entry 0001 */
139 {0x08000002, 0x4b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700140 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800141 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
142 "Entry 0001"},
Michael Chanb6016b72005-05-26 13:03:09 -0700143 /* Saifun SA25F010 (non-buffered flash) */
144 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800145 {0x04000001, 0x47808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700146 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700147 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*2,
148 "Non-buffered flash (128kB)"},
149 /* Saifun SA25F020 (non-buffered flash) */
150 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800151 {0x0c000003, 0x4f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700152 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700153 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*4,
154 "Non-buffered flash (256kB)"},
Michael Chan37137702005-11-04 08:49:17 -0800155 /* Expansion entry 0100 */
156 {0x11000000, 0x53808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700157 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800158 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
159 "Entry 0100"},
160 /* Entry 0101: ST M45PE10 (non-buffered flash, TetonII B0) */
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400161 {0x19000002, 0x5b808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700162 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800163 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*2,
164 "Entry 0101: ST M45PE10 (128kB non-bufferred)"},
165 /* Entry 0110: ST M45PE20 (non-buffered flash)*/
166 {0x15000001, 0x57808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700167 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800168 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*4,
169 "Entry 0110: ST M45PE20 (256kB non-bufferred)"},
170 /* Saifun SA25F005 (non-buffered flash) */
171 /* strap, cfg1, & write1 need updates */
172 {0x1d000003, 0x5f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700173 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800174 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE,
175 "Non-buffered flash (64kB)"},
176 /* Fast EEPROM */
177 {0x22000000, 0x62808380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700178 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800179 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
180 "EEPROM - fast"},
181 /* Expansion entry 1001 */
182 {0x2a000002, 0x6b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700183 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800184 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
185 "Entry 1001"},
186 /* Expansion entry 1010 */
187 {0x26000001, 0x67808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700188 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800189 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
190 "Entry 1010"},
191 /* ATMEL AT45DB011B (buffered flash) */
192 {0x2e000003, 0x6e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700193 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800194 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE,
195 "Buffered flash (128kB)"},
196 /* Expansion entry 1100 */
197 {0x33000000, 0x73808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700198 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800199 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
200 "Entry 1100"},
201 /* Expansion entry 1101 */
202 {0x3b000002, 0x7b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700203 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800204 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
205 "Entry 1101"},
206 /* Ateml Expansion entry 1110 */
207 {0x37000001, 0x76808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700208 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800209 BUFFERED_FLASH_BYTE_ADDR_MASK, 0,
210 "Entry 1110 (Atmel)"},
211 /* ATMEL AT45DB021B (buffered flash) */
212 {0x3f000003, 0x7e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700213 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800214 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE*2,
215 "Buffered flash (256kB)"},
Michael Chanb6016b72005-05-26 13:03:09 -0700216};
217
Michael Chane30372c2007-07-16 18:26:23 -0700218static struct flash_spec flash_5709 = {
219 .flags = BNX2_NV_BUFFERED,
220 .page_bits = BCM5709_FLASH_PAGE_BITS,
221 .page_size = BCM5709_FLASH_PAGE_SIZE,
222 .addr_mask = BCM5709_FLASH_BYTE_ADDR_MASK,
223 .total_size = BUFFERED_FLASH_TOTAL_SIZE*2,
224 .name = "5709 Buffered flash (256kB)",
225};
226
Michael Chanb6016b72005-05-26 13:03:09 -0700227MODULE_DEVICE_TABLE(pci, bnx2_pci_tbl);
228
Michael Chana550c992007-12-20 19:56:59 -0800229static inline u32 bnx2_tx_avail(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chane89bbf12005-08-25 15:36:58 -0700230{
Michael Chan2f8af122006-08-15 01:39:10 -0700231 u32 diff;
Michael Chane89bbf12005-08-25 15:36:58 -0700232
Michael Chan2f8af122006-08-15 01:39:10 -0700233 smp_mb();
Michael Chanfaac9c42006-12-14 15:56:32 -0800234
235 /* The ring uses 256 indices for 255 entries, one of them
236 * needs to be skipped.
237 */
Michael Chana550c992007-12-20 19:56:59 -0800238 diff = bp->tx_prod - bnapi->tx_cons;
Michael Chanfaac9c42006-12-14 15:56:32 -0800239 if (unlikely(diff >= TX_DESC_CNT)) {
240 diff &= 0xffff;
241 if (diff == TX_DESC_CNT)
242 diff = MAX_TX_DESC_CNT;
243 }
Michael Chane89bbf12005-08-25 15:36:58 -0700244 return (bp->tx_ring_size - diff);
245}
246
Michael Chanb6016b72005-05-26 13:03:09 -0700247static u32
248bnx2_reg_rd_ind(struct bnx2 *bp, u32 offset)
249{
Michael Chan1b8227c2007-05-03 13:24:05 -0700250 u32 val;
251
252 spin_lock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700253 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
Michael Chan1b8227c2007-05-03 13:24:05 -0700254 val = REG_RD(bp, BNX2_PCICFG_REG_WINDOW);
255 spin_unlock_bh(&bp->indirect_lock);
256 return val;
Michael Chanb6016b72005-05-26 13:03:09 -0700257}
258
259static void
260bnx2_reg_wr_ind(struct bnx2 *bp, u32 offset, u32 val)
261{
Michael Chan1b8227c2007-05-03 13:24:05 -0700262 spin_lock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700263 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
264 REG_WR(bp, BNX2_PCICFG_REG_WINDOW, val);
Michael Chan1b8227c2007-05-03 13:24:05 -0700265 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700266}
267
268static void
Michael Chan2726d6e2008-01-29 21:35:05 -0800269bnx2_shmem_wr(struct bnx2 *bp, u32 offset, u32 val)
270{
271 bnx2_reg_wr_ind(bp, bp->shmem_base + offset, val);
272}
273
274static u32
275bnx2_shmem_rd(struct bnx2 *bp, u32 offset)
276{
277 return (bnx2_reg_rd_ind(bp, bp->shmem_base + offset));
278}
279
280static void
Michael Chanb6016b72005-05-26 13:03:09 -0700281bnx2_ctx_wr(struct bnx2 *bp, u32 cid_addr, u32 offset, u32 val)
282{
283 offset += cid_addr;
Michael Chan1b8227c2007-05-03 13:24:05 -0700284 spin_lock_bh(&bp->indirect_lock);
Michael Chan59b47d82006-11-19 14:10:45 -0800285 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
286 int i;
287
288 REG_WR(bp, BNX2_CTX_CTX_DATA, val);
289 REG_WR(bp, BNX2_CTX_CTX_CTRL,
290 offset | BNX2_CTX_CTX_CTRL_WRITE_REQ);
291 for (i = 0; i < 5; i++) {
292 u32 val;
293 val = REG_RD(bp, BNX2_CTX_CTX_CTRL);
294 if ((val & BNX2_CTX_CTX_CTRL_WRITE_REQ) == 0)
295 break;
296 udelay(5);
297 }
298 } else {
299 REG_WR(bp, BNX2_CTX_DATA_ADR, offset);
300 REG_WR(bp, BNX2_CTX_DATA, val);
301 }
Michael Chan1b8227c2007-05-03 13:24:05 -0700302 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700303}
304
305static int
306bnx2_read_phy(struct bnx2 *bp, u32 reg, u32 *val)
307{
308 u32 val1;
309 int i, ret;
310
Michael Chan583c28e2008-01-21 19:51:35 -0800311 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700312 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
313 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
314
315 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
316 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
317
318 udelay(40);
319 }
320
321 val1 = (bp->phy_addr << 21) | (reg << 16) |
322 BNX2_EMAC_MDIO_COMM_COMMAND_READ | BNX2_EMAC_MDIO_COMM_DISEXT |
323 BNX2_EMAC_MDIO_COMM_START_BUSY;
324 REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
325
326 for (i = 0; i < 50; i++) {
327 udelay(10);
328
329 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
330 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
331 udelay(5);
332
333 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
334 val1 &= BNX2_EMAC_MDIO_COMM_DATA;
335
336 break;
337 }
338 }
339
340 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY) {
341 *val = 0x0;
342 ret = -EBUSY;
343 }
344 else {
345 *val = val1;
346 ret = 0;
347 }
348
Michael Chan583c28e2008-01-21 19:51:35 -0800349 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700350 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
351 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
352
353 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
354 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
355
356 udelay(40);
357 }
358
359 return ret;
360}
361
362static int
363bnx2_write_phy(struct bnx2 *bp, u32 reg, u32 val)
364{
365 u32 val1;
366 int i, ret;
367
Michael Chan583c28e2008-01-21 19:51:35 -0800368 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700369 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
370 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
371
372 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
373 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
374
375 udelay(40);
376 }
377
378 val1 = (bp->phy_addr << 21) | (reg << 16) | val |
379 BNX2_EMAC_MDIO_COMM_COMMAND_WRITE |
380 BNX2_EMAC_MDIO_COMM_START_BUSY | BNX2_EMAC_MDIO_COMM_DISEXT;
381 REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400382
Michael Chanb6016b72005-05-26 13:03:09 -0700383 for (i = 0; i < 50; i++) {
384 udelay(10);
385
386 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
387 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
388 udelay(5);
389 break;
390 }
391 }
392
393 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)
394 ret = -EBUSY;
395 else
396 ret = 0;
397
Michael Chan583c28e2008-01-21 19:51:35 -0800398 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700399 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
400 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
401
402 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
403 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
404
405 udelay(40);
406 }
407
408 return ret;
409}
410
411static void
412bnx2_disable_int(struct bnx2 *bp)
413{
Michael Chanb4b36042007-12-20 19:59:30 -0800414 int i;
415 struct bnx2_napi *bnapi;
416
417 for (i = 0; i < bp->irq_nvecs; i++) {
418 bnapi = &bp->bnx2_napi[i];
419 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
420 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
421 }
Michael Chanb6016b72005-05-26 13:03:09 -0700422 REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
423}
424
425static void
426bnx2_enable_int(struct bnx2 *bp)
427{
Michael Chanb4b36042007-12-20 19:59:30 -0800428 int i;
429 struct bnx2_napi *bnapi;
Michael Chan1269a8a2006-01-23 16:11:03 -0800430
Michael Chanb4b36042007-12-20 19:59:30 -0800431 for (i = 0; i < bp->irq_nvecs; i++) {
432 bnapi = &bp->bnx2_napi[i];
Michael Chan35efa7c2007-12-20 19:56:37 -0800433
Michael Chanb4b36042007-12-20 19:59:30 -0800434 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
435 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
436 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
437 bnapi->last_status_idx);
Michael Chanb6016b72005-05-26 13:03:09 -0700438
Michael Chanb4b36042007-12-20 19:59:30 -0800439 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
440 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
441 bnapi->last_status_idx);
442 }
Michael Chanbf5295b2006-03-23 01:11:56 -0800443 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -0700444}
445
446static void
447bnx2_disable_int_sync(struct bnx2 *bp)
448{
Michael Chanb4b36042007-12-20 19:59:30 -0800449 int i;
450
Michael Chanb6016b72005-05-26 13:03:09 -0700451 atomic_inc(&bp->intr_sem);
452 bnx2_disable_int(bp);
Michael Chanb4b36042007-12-20 19:59:30 -0800453 for (i = 0; i < bp->irq_nvecs; i++)
454 synchronize_irq(bp->irq_tbl[i].vector);
Michael Chanb6016b72005-05-26 13:03:09 -0700455}
456
457static void
Michael Chan35efa7c2007-12-20 19:56:37 -0800458bnx2_napi_disable(struct bnx2 *bp)
459{
Michael Chanb4b36042007-12-20 19:59:30 -0800460 int i;
461
462 for (i = 0; i < bp->irq_nvecs; i++)
463 napi_disable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800464}
465
466static void
467bnx2_napi_enable(struct bnx2 *bp)
468{
Michael Chanb4b36042007-12-20 19:59:30 -0800469 int i;
470
471 for (i = 0; i < bp->irq_nvecs; i++)
472 napi_enable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800473}
474
475static void
Michael Chanb6016b72005-05-26 13:03:09 -0700476bnx2_netif_stop(struct bnx2 *bp)
477{
478 bnx2_disable_int_sync(bp);
479 if (netif_running(bp->dev)) {
Michael Chan35efa7c2007-12-20 19:56:37 -0800480 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700481 netif_tx_disable(bp->dev);
482 bp->dev->trans_start = jiffies; /* prevent tx timeout */
483 }
484}
485
486static void
487bnx2_netif_start(struct bnx2 *bp)
488{
489 if (atomic_dec_and_test(&bp->intr_sem)) {
490 if (netif_running(bp->dev)) {
491 netif_wake_queue(bp->dev);
Michael Chan35efa7c2007-12-20 19:56:37 -0800492 bnx2_napi_enable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700493 bnx2_enable_int(bp);
494 }
495 }
496}
497
498static void
499bnx2_free_mem(struct bnx2 *bp)
500{
Michael Chan13daffa2006-03-20 17:49:20 -0800501 int i;
502
Michael Chan59b47d82006-11-19 14:10:45 -0800503 for (i = 0; i < bp->ctx_pages; i++) {
504 if (bp->ctx_blk[i]) {
505 pci_free_consistent(bp->pdev, BCM_PAGE_SIZE,
506 bp->ctx_blk[i],
507 bp->ctx_blk_mapping[i]);
508 bp->ctx_blk[i] = NULL;
509 }
510 }
Michael Chanb6016b72005-05-26 13:03:09 -0700511 if (bp->status_blk) {
Michael Chan0f31f992006-03-23 01:12:38 -0800512 pci_free_consistent(bp->pdev, bp->status_stats_size,
Michael Chanb6016b72005-05-26 13:03:09 -0700513 bp->status_blk, bp->status_blk_mapping);
514 bp->status_blk = NULL;
Michael Chan0f31f992006-03-23 01:12:38 -0800515 bp->stats_blk = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -0700516 }
517 if (bp->tx_desc_ring) {
Michael Chane343d552007-12-12 11:16:19 -0800518 pci_free_consistent(bp->pdev, TXBD_RING_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700519 bp->tx_desc_ring, bp->tx_desc_mapping);
520 bp->tx_desc_ring = NULL;
521 }
Jesper Juhlb4558ea2005-10-28 16:53:13 -0400522 kfree(bp->tx_buf_ring);
523 bp->tx_buf_ring = NULL;
Michael Chan13daffa2006-03-20 17:49:20 -0800524 for (i = 0; i < bp->rx_max_ring; i++) {
525 if (bp->rx_desc_ring[i])
Michael Chane343d552007-12-12 11:16:19 -0800526 pci_free_consistent(bp->pdev, RXBD_RING_SIZE,
Michael Chan13daffa2006-03-20 17:49:20 -0800527 bp->rx_desc_ring[i],
528 bp->rx_desc_mapping[i]);
529 bp->rx_desc_ring[i] = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -0700530 }
Michael Chan13daffa2006-03-20 17:49:20 -0800531 vfree(bp->rx_buf_ring);
Jesper Juhlb4558ea2005-10-28 16:53:13 -0400532 bp->rx_buf_ring = NULL;
Michael Chan47bf4242007-12-12 11:19:12 -0800533 for (i = 0; i < bp->rx_max_pg_ring; i++) {
534 if (bp->rx_pg_desc_ring[i])
535 pci_free_consistent(bp->pdev, RXBD_RING_SIZE,
536 bp->rx_pg_desc_ring[i],
537 bp->rx_pg_desc_mapping[i]);
538 bp->rx_pg_desc_ring[i] = NULL;
539 }
540 if (bp->rx_pg_ring)
541 vfree(bp->rx_pg_ring);
542 bp->rx_pg_ring = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -0700543}
544
545static int
546bnx2_alloc_mem(struct bnx2 *bp)
547{
Michael Chan0f31f992006-03-23 01:12:38 -0800548 int i, status_blk_size;
Michael Chan13daffa2006-03-20 17:49:20 -0800549
Michael Chane343d552007-12-12 11:16:19 -0800550 bp->tx_buf_ring = kzalloc(SW_TXBD_RING_SIZE, GFP_KERNEL);
Michael Chanb6016b72005-05-26 13:03:09 -0700551 if (bp->tx_buf_ring == NULL)
552 return -ENOMEM;
553
Michael Chane343d552007-12-12 11:16:19 -0800554 bp->tx_desc_ring = pci_alloc_consistent(bp->pdev, TXBD_RING_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700555 &bp->tx_desc_mapping);
556 if (bp->tx_desc_ring == NULL)
557 goto alloc_mem_err;
558
Michael Chane343d552007-12-12 11:16:19 -0800559 bp->rx_buf_ring = vmalloc(SW_RXBD_RING_SIZE * bp->rx_max_ring);
Michael Chanb6016b72005-05-26 13:03:09 -0700560 if (bp->rx_buf_ring == NULL)
561 goto alloc_mem_err;
562
Michael Chane343d552007-12-12 11:16:19 -0800563 memset(bp->rx_buf_ring, 0, SW_RXBD_RING_SIZE * bp->rx_max_ring);
Michael Chan13daffa2006-03-20 17:49:20 -0800564
565 for (i = 0; i < bp->rx_max_ring; i++) {
566 bp->rx_desc_ring[i] =
Michael Chane343d552007-12-12 11:16:19 -0800567 pci_alloc_consistent(bp->pdev, RXBD_RING_SIZE,
Michael Chan13daffa2006-03-20 17:49:20 -0800568 &bp->rx_desc_mapping[i]);
569 if (bp->rx_desc_ring[i] == NULL)
570 goto alloc_mem_err;
571
572 }
Michael Chanb6016b72005-05-26 13:03:09 -0700573
Michael Chan47bf4242007-12-12 11:19:12 -0800574 if (bp->rx_pg_ring_size) {
575 bp->rx_pg_ring = vmalloc(SW_RXPG_RING_SIZE *
576 bp->rx_max_pg_ring);
577 if (bp->rx_pg_ring == NULL)
578 goto alloc_mem_err;
579
580 memset(bp->rx_pg_ring, 0, SW_RXPG_RING_SIZE *
581 bp->rx_max_pg_ring);
582 }
583
584 for (i = 0; i < bp->rx_max_pg_ring; i++) {
585 bp->rx_pg_desc_ring[i] =
586 pci_alloc_consistent(bp->pdev, RXBD_RING_SIZE,
587 &bp->rx_pg_desc_mapping[i]);
588 if (bp->rx_pg_desc_ring[i] == NULL)
589 goto alloc_mem_err;
590
591 }
592
Michael Chan0f31f992006-03-23 01:12:38 -0800593 /* Combine status and statistics blocks into one allocation. */
594 status_blk_size = L1_CACHE_ALIGN(sizeof(struct status_block));
David S. Millerf86e82f2008-01-21 17:15:40 -0800595 if (bp->flags & BNX2_FLAG_MSIX_CAP)
Michael Chanb4b36042007-12-20 19:59:30 -0800596 status_blk_size = L1_CACHE_ALIGN(BNX2_MAX_MSIX_HW_VEC *
597 BNX2_SBLK_MSIX_ALIGN_SIZE);
Michael Chan0f31f992006-03-23 01:12:38 -0800598 bp->status_stats_size = status_blk_size +
599 sizeof(struct statistics_block);
600
601 bp->status_blk = pci_alloc_consistent(bp->pdev, bp->status_stats_size,
Michael Chanb6016b72005-05-26 13:03:09 -0700602 &bp->status_blk_mapping);
603 if (bp->status_blk == NULL)
604 goto alloc_mem_err;
605
Michael Chan0f31f992006-03-23 01:12:38 -0800606 memset(bp->status_blk, 0, bp->status_stats_size);
Michael Chanb6016b72005-05-26 13:03:09 -0700607
Michael Chanb4b36042007-12-20 19:59:30 -0800608 bp->bnx2_napi[0].status_blk = bp->status_blk;
David S. Millerf86e82f2008-01-21 17:15:40 -0800609 if (bp->flags & BNX2_FLAG_MSIX_CAP) {
Michael Chanb4b36042007-12-20 19:59:30 -0800610 for (i = 1; i < BNX2_MAX_MSIX_VEC; i++) {
611 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
612
Michael Chan57851d82007-12-20 20:01:44 -0800613 bnapi->status_blk_msix = (void *)
Michael Chanb4b36042007-12-20 19:59:30 -0800614 ((unsigned long) bp->status_blk +
615 BNX2_SBLK_MSIX_ALIGN_SIZE * i);
616 bnapi->int_num = i << 24;
617 }
618 }
Michael Chan35efa7c2007-12-20 19:56:37 -0800619
Michael Chan0f31f992006-03-23 01:12:38 -0800620 bp->stats_blk = (void *) ((unsigned long) bp->status_blk +
621 status_blk_size);
Michael Chanb6016b72005-05-26 13:03:09 -0700622
Michael Chan0f31f992006-03-23 01:12:38 -0800623 bp->stats_blk_mapping = bp->status_blk_mapping + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700624
Michael Chan59b47d82006-11-19 14:10:45 -0800625 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
626 bp->ctx_pages = 0x2000 / BCM_PAGE_SIZE;
627 if (bp->ctx_pages == 0)
628 bp->ctx_pages = 1;
629 for (i = 0; i < bp->ctx_pages; i++) {
630 bp->ctx_blk[i] = pci_alloc_consistent(bp->pdev,
631 BCM_PAGE_SIZE,
632 &bp->ctx_blk_mapping[i]);
633 if (bp->ctx_blk[i] == NULL)
634 goto alloc_mem_err;
635 }
636 }
Michael Chanb6016b72005-05-26 13:03:09 -0700637 return 0;
638
639alloc_mem_err:
640 bnx2_free_mem(bp);
641 return -ENOMEM;
642}
643
644static void
Michael Chane3648b32005-11-04 08:51:21 -0800645bnx2_report_fw_link(struct bnx2 *bp)
646{
647 u32 fw_link_status = 0;
648
Michael Chan583c28e2008-01-21 19:51:35 -0800649 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -0700650 return;
651
Michael Chane3648b32005-11-04 08:51:21 -0800652 if (bp->link_up) {
653 u32 bmsr;
654
655 switch (bp->line_speed) {
656 case SPEED_10:
657 if (bp->duplex == DUPLEX_HALF)
658 fw_link_status = BNX2_LINK_STATUS_10HALF;
659 else
660 fw_link_status = BNX2_LINK_STATUS_10FULL;
661 break;
662 case SPEED_100:
663 if (bp->duplex == DUPLEX_HALF)
664 fw_link_status = BNX2_LINK_STATUS_100HALF;
665 else
666 fw_link_status = BNX2_LINK_STATUS_100FULL;
667 break;
668 case SPEED_1000:
669 if (bp->duplex == DUPLEX_HALF)
670 fw_link_status = BNX2_LINK_STATUS_1000HALF;
671 else
672 fw_link_status = BNX2_LINK_STATUS_1000FULL;
673 break;
674 case SPEED_2500:
675 if (bp->duplex == DUPLEX_HALF)
676 fw_link_status = BNX2_LINK_STATUS_2500HALF;
677 else
678 fw_link_status = BNX2_LINK_STATUS_2500FULL;
679 break;
680 }
681
682 fw_link_status |= BNX2_LINK_STATUS_LINK_UP;
683
684 if (bp->autoneg) {
685 fw_link_status |= BNX2_LINK_STATUS_AN_ENABLED;
686
Michael Chanca58c3a2007-05-03 13:22:52 -0700687 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
688 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chane3648b32005-11-04 08:51:21 -0800689
690 if (!(bmsr & BMSR_ANEGCOMPLETE) ||
Michael Chan583c28e2008-01-21 19:51:35 -0800691 bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)
Michael Chane3648b32005-11-04 08:51:21 -0800692 fw_link_status |= BNX2_LINK_STATUS_PARALLEL_DET;
693 else
694 fw_link_status |= BNX2_LINK_STATUS_AN_COMPLETE;
695 }
696 }
697 else
698 fw_link_status = BNX2_LINK_STATUS_LINK_DOWN;
699
Michael Chan2726d6e2008-01-29 21:35:05 -0800700 bnx2_shmem_wr(bp, BNX2_LINK_STATUS, fw_link_status);
Michael Chane3648b32005-11-04 08:51:21 -0800701}
702
Michael Chan9b1084b2007-07-07 22:50:37 -0700703static char *
704bnx2_xceiver_str(struct bnx2 *bp)
705{
706 return ((bp->phy_port == PORT_FIBRE) ? "SerDes" :
Michael Chan583c28e2008-01-21 19:51:35 -0800707 ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) ? "Remote Copper" :
Michael Chan9b1084b2007-07-07 22:50:37 -0700708 "Copper"));
709}
710
Michael Chane3648b32005-11-04 08:51:21 -0800711static void
Michael Chanb6016b72005-05-26 13:03:09 -0700712bnx2_report_link(struct bnx2 *bp)
713{
714 if (bp->link_up) {
715 netif_carrier_on(bp->dev);
Michael Chan9b1084b2007-07-07 22:50:37 -0700716 printk(KERN_INFO PFX "%s NIC %s Link is Up, ", bp->dev->name,
717 bnx2_xceiver_str(bp));
Michael Chanb6016b72005-05-26 13:03:09 -0700718
719 printk("%d Mbps ", bp->line_speed);
720
721 if (bp->duplex == DUPLEX_FULL)
722 printk("full duplex");
723 else
724 printk("half duplex");
725
726 if (bp->flow_ctrl) {
727 if (bp->flow_ctrl & FLOW_CTRL_RX) {
728 printk(", receive ");
729 if (bp->flow_ctrl & FLOW_CTRL_TX)
730 printk("& transmit ");
731 }
732 else {
733 printk(", transmit ");
734 }
735 printk("flow control ON");
736 }
737 printk("\n");
738 }
739 else {
740 netif_carrier_off(bp->dev);
Michael Chan9b1084b2007-07-07 22:50:37 -0700741 printk(KERN_ERR PFX "%s NIC %s Link is Down\n", bp->dev->name,
742 bnx2_xceiver_str(bp));
Michael Chanb6016b72005-05-26 13:03:09 -0700743 }
Michael Chane3648b32005-11-04 08:51:21 -0800744
745 bnx2_report_fw_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700746}
747
748static void
749bnx2_resolve_flow_ctrl(struct bnx2 *bp)
750{
751 u32 local_adv, remote_adv;
752
753 bp->flow_ctrl = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400754 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
Michael Chanb6016b72005-05-26 13:03:09 -0700755 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
756
757 if (bp->duplex == DUPLEX_FULL) {
758 bp->flow_ctrl = bp->req_flow_ctrl;
759 }
760 return;
761 }
762
763 if (bp->duplex != DUPLEX_FULL) {
764 return;
765 }
766
Michael Chan583c28e2008-01-21 19:51:35 -0800767 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan5b0c76a2005-11-04 08:45:49 -0800768 (CHIP_NUM(bp) == CHIP_NUM_5708)) {
769 u32 val;
770
771 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
772 if (val & BCM5708S_1000X_STAT1_TX_PAUSE)
773 bp->flow_ctrl |= FLOW_CTRL_TX;
774 if (val & BCM5708S_1000X_STAT1_RX_PAUSE)
775 bp->flow_ctrl |= FLOW_CTRL_RX;
776 return;
777 }
778
Michael Chanca58c3a2007-05-03 13:22:52 -0700779 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
780 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -0700781
Michael Chan583c28e2008-01-21 19:51:35 -0800782 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -0700783 u32 new_local_adv = 0;
784 u32 new_remote_adv = 0;
785
786 if (local_adv & ADVERTISE_1000XPAUSE)
787 new_local_adv |= ADVERTISE_PAUSE_CAP;
788 if (local_adv & ADVERTISE_1000XPSE_ASYM)
789 new_local_adv |= ADVERTISE_PAUSE_ASYM;
790 if (remote_adv & ADVERTISE_1000XPAUSE)
791 new_remote_adv |= ADVERTISE_PAUSE_CAP;
792 if (remote_adv & ADVERTISE_1000XPSE_ASYM)
793 new_remote_adv |= ADVERTISE_PAUSE_ASYM;
794
795 local_adv = new_local_adv;
796 remote_adv = new_remote_adv;
797 }
798
799 /* See Table 28B-3 of 802.3ab-1999 spec. */
800 if (local_adv & ADVERTISE_PAUSE_CAP) {
801 if(local_adv & ADVERTISE_PAUSE_ASYM) {
802 if (remote_adv & ADVERTISE_PAUSE_CAP) {
803 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
804 }
805 else if (remote_adv & ADVERTISE_PAUSE_ASYM) {
806 bp->flow_ctrl = FLOW_CTRL_RX;
807 }
808 }
809 else {
810 if (remote_adv & ADVERTISE_PAUSE_CAP) {
811 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
812 }
813 }
814 }
815 else if (local_adv & ADVERTISE_PAUSE_ASYM) {
816 if ((remote_adv & ADVERTISE_PAUSE_CAP) &&
817 (remote_adv & ADVERTISE_PAUSE_ASYM)) {
818
819 bp->flow_ctrl = FLOW_CTRL_TX;
820 }
821 }
822}
823
824static int
Michael Chan27a005b2007-05-03 13:23:41 -0700825bnx2_5709s_linkup(struct bnx2 *bp)
826{
827 u32 val, speed;
828
829 bp->link_up = 1;
830
831 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_GP_STATUS);
832 bnx2_read_phy(bp, MII_BNX2_GP_TOP_AN_STATUS1, &val);
833 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
834
835 if ((bp->autoneg & AUTONEG_SPEED) == 0) {
836 bp->line_speed = bp->req_line_speed;
837 bp->duplex = bp->req_duplex;
838 return 0;
839 }
840 speed = val & MII_BNX2_GP_TOP_AN_SPEED_MSK;
841 switch (speed) {
842 case MII_BNX2_GP_TOP_AN_SPEED_10:
843 bp->line_speed = SPEED_10;
844 break;
845 case MII_BNX2_GP_TOP_AN_SPEED_100:
846 bp->line_speed = SPEED_100;
847 break;
848 case MII_BNX2_GP_TOP_AN_SPEED_1G:
849 case MII_BNX2_GP_TOP_AN_SPEED_1GKV:
850 bp->line_speed = SPEED_1000;
851 break;
852 case MII_BNX2_GP_TOP_AN_SPEED_2_5G:
853 bp->line_speed = SPEED_2500;
854 break;
855 }
856 if (val & MII_BNX2_GP_TOP_AN_FD)
857 bp->duplex = DUPLEX_FULL;
858 else
859 bp->duplex = DUPLEX_HALF;
860 return 0;
861}
862
863static int
Michael Chan5b0c76a2005-11-04 08:45:49 -0800864bnx2_5708s_linkup(struct bnx2 *bp)
865{
866 u32 val;
867
868 bp->link_up = 1;
869 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
870 switch (val & BCM5708S_1000X_STAT1_SPEED_MASK) {
871 case BCM5708S_1000X_STAT1_SPEED_10:
872 bp->line_speed = SPEED_10;
873 break;
874 case BCM5708S_1000X_STAT1_SPEED_100:
875 bp->line_speed = SPEED_100;
876 break;
877 case BCM5708S_1000X_STAT1_SPEED_1G:
878 bp->line_speed = SPEED_1000;
879 break;
880 case BCM5708S_1000X_STAT1_SPEED_2G5:
881 bp->line_speed = SPEED_2500;
882 break;
883 }
884 if (val & BCM5708S_1000X_STAT1_FD)
885 bp->duplex = DUPLEX_FULL;
886 else
887 bp->duplex = DUPLEX_HALF;
888
889 return 0;
890}
891
892static int
893bnx2_5706s_linkup(struct bnx2 *bp)
Michael Chanb6016b72005-05-26 13:03:09 -0700894{
895 u32 bmcr, local_adv, remote_adv, common;
896
897 bp->link_up = 1;
898 bp->line_speed = SPEED_1000;
899
Michael Chanca58c3a2007-05-03 13:22:52 -0700900 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -0700901 if (bmcr & BMCR_FULLDPLX) {
902 bp->duplex = DUPLEX_FULL;
903 }
904 else {
905 bp->duplex = DUPLEX_HALF;
906 }
907
908 if (!(bmcr & BMCR_ANENABLE)) {
909 return 0;
910 }
911
Michael Chanca58c3a2007-05-03 13:22:52 -0700912 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
913 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -0700914
915 common = local_adv & remote_adv;
916 if (common & (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL)) {
917
918 if (common & ADVERTISE_1000XFULL) {
919 bp->duplex = DUPLEX_FULL;
920 }
921 else {
922 bp->duplex = DUPLEX_HALF;
923 }
924 }
925
926 return 0;
927}
928
929static int
930bnx2_copper_linkup(struct bnx2 *bp)
931{
932 u32 bmcr;
933
Michael Chanca58c3a2007-05-03 13:22:52 -0700934 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -0700935 if (bmcr & BMCR_ANENABLE) {
936 u32 local_adv, remote_adv, common;
937
938 bnx2_read_phy(bp, MII_CTRL1000, &local_adv);
939 bnx2_read_phy(bp, MII_STAT1000, &remote_adv);
940
941 common = local_adv & (remote_adv >> 2);
942 if (common & ADVERTISE_1000FULL) {
943 bp->line_speed = SPEED_1000;
944 bp->duplex = DUPLEX_FULL;
945 }
946 else if (common & ADVERTISE_1000HALF) {
947 bp->line_speed = SPEED_1000;
948 bp->duplex = DUPLEX_HALF;
949 }
950 else {
Michael Chanca58c3a2007-05-03 13:22:52 -0700951 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
952 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -0700953
954 common = local_adv & remote_adv;
955 if (common & ADVERTISE_100FULL) {
956 bp->line_speed = SPEED_100;
957 bp->duplex = DUPLEX_FULL;
958 }
959 else if (common & ADVERTISE_100HALF) {
960 bp->line_speed = SPEED_100;
961 bp->duplex = DUPLEX_HALF;
962 }
963 else if (common & ADVERTISE_10FULL) {
964 bp->line_speed = SPEED_10;
965 bp->duplex = DUPLEX_FULL;
966 }
967 else if (common & ADVERTISE_10HALF) {
968 bp->line_speed = SPEED_10;
969 bp->duplex = DUPLEX_HALF;
970 }
971 else {
972 bp->line_speed = 0;
973 bp->link_up = 0;
974 }
975 }
976 }
977 else {
978 if (bmcr & BMCR_SPEED100) {
979 bp->line_speed = SPEED_100;
980 }
981 else {
982 bp->line_speed = SPEED_10;
983 }
984 if (bmcr & BMCR_FULLDPLX) {
985 bp->duplex = DUPLEX_FULL;
986 }
987 else {
988 bp->duplex = DUPLEX_HALF;
989 }
990 }
991
992 return 0;
993}
994
Michael Chan83e3fc82008-01-29 21:37:17 -0800995static void
996bnx2_init_rx_context0(struct bnx2 *bp)
997{
998 u32 val, rx_cid_addr = GET_CID_ADDR(RX_CID);
999
1000 val = BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE;
1001 val |= BNX2_L2CTX_CTX_TYPE_SIZE_L2;
1002 val |= 0x02 << 8;
1003
1004 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1005 u32 lo_water, hi_water;
1006
1007 if (bp->flow_ctrl & FLOW_CTRL_TX)
1008 lo_water = BNX2_L2CTX_LO_WATER_MARK_DEFAULT;
1009 else
1010 lo_water = BNX2_L2CTX_LO_WATER_MARK_DIS;
1011 if (lo_water >= bp->rx_ring_size)
1012 lo_water = 0;
1013
1014 hi_water = bp->rx_ring_size / 4;
1015
1016 if (hi_water <= lo_water)
1017 lo_water = 0;
1018
1019 hi_water /= BNX2_L2CTX_HI_WATER_MARK_SCALE;
1020 lo_water /= BNX2_L2CTX_LO_WATER_MARK_SCALE;
1021
1022 if (hi_water > 0xf)
1023 hi_water = 0xf;
1024 else if (hi_water == 0)
1025 lo_water = 0;
1026 val |= lo_water | (hi_water << BNX2_L2CTX_HI_WATER_MARK_SHIFT);
1027 }
1028 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_CTX_TYPE, val);
1029}
1030
Michael Chanb6016b72005-05-26 13:03:09 -07001031static int
1032bnx2_set_mac_link(struct bnx2 *bp)
1033{
1034 u32 val;
1035
1036 REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x2620);
1037 if (bp->link_up && (bp->line_speed == SPEED_1000) &&
1038 (bp->duplex == DUPLEX_HALF)) {
1039 REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x26ff);
1040 }
1041
1042 /* Configure the EMAC mode register. */
1043 val = REG_RD(bp, BNX2_EMAC_MODE);
1044
1045 val &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
Michael Chan5b0c76a2005-11-04 08:45:49 -08001046 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08001047 BNX2_EMAC_MODE_25G_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07001048
1049 if (bp->link_up) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001050 switch (bp->line_speed) {
1051 case SPEED_10:
Michael Chan59b47d82006-11-19 14:10:45 -08001052 if (CHIP_NUM(bp) != CHIP_NUM_5706) {
1053 val |= BNX2_EMAC_MODE_PORT_MII_10M;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001054 break;
1055 }
1056 /* fall through */
1057 case SPEED_100:
1058 val |= BNX2_EMAC_MODE_PORT_MII;
1059 break;
1060 case SPEED_2500:
Michael Chan59b47d82006-11-19 14:10:45 -08001061 val |= BNX2_EMAC_MODE_25G_MODE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001062 /* fall through */
1063 case SPEED_1000:
1064 val |= BNX2_EMAC_MODE_PORT_GMII;
1065 break;
1066 }
Michael Chanb6016b72005-05-26 13:03:09 -07001067 }
1068 else {
1069 val |= BNX2_EMAC_MODE_PORT_GMII;
1070 }
1071
1072 /* Set the MAC to operate in the appropriate duplex mode. */
1073 if (bp->duplex == DUPLEX_HALF)
1074 val |= BNX2_EMAC_MODE_HALF_DUPLEX;
1075 REG_WR(bp, BNX2_EMAC_MODE, val);
1076
1077 /* Enable/disable rx PAUSE. */
1078 bp->rx_mode &= ~BNX2_EMAC_RX_MODE_FLOW_EN;
1079
1080 if (bp->flow_ctrl & FLOW_CTRL_RX)
1081 bp->rx_mode |= BNX2_EMAC_RX_MODE_FLOW_EN;
1082 REG_WR(bp, BNX2_EMAC_RX_MODE, bp->rx_mode);
1083
1084 /* Enable/disable tx PAUSE. */
1085 val = REG_RD(bp, BNX2_EMAC_TX_MODE);
1086 val &= ~BNX2_EMAC_TX_MODE_FLOW_EN;
1087
1088 if (bp->flow_ctrl & FLOW_CTRL_TX)
1089 val |= BNX2_EMAC_TX_MODE_FLOW_EN;
1090 REG_WR(bp, BNX2_EMAC_TX_MODE, val);
1091
1092 /* Acknowledge the interrupt. */
1093 REG_WR(bp, BNX2_EMAC_STATUS, BNX2_EMAC_STATUS_LINK_CHANGE);
1094
Michael Chan83e3fc82008-01-29 21:37:17 -08001095 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1096 bnx2_init_rx_context0(bp);
1097
Michael Chanb6016b72005-05-26 13:03:09 -07001098 return 0;
1099}
1100
Michael Chan27a005b2007-05-03 13:23:41 -07001101static void
1102bnx2_enable_bmsr1(struct bnx2 *bp)
1103{
Michael Chan583c28e2008-01-21 19:51:35 -08001104 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan27a005b2007-05-03 13:23:41 -07001105 (CHIP_NUM(bp) == CHIP_NUM_5709))
1106 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1107 MII_BNX2_BLK_ADDR_GP_STATUS);
1108}
1109
1110static void
1111bnx2_disable_bmsr1(struct bnx2 *bp)
1112{
Michael Chan583c28e2008-01-21 19:51:35 -08001113 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan27a005b2007-05-03 13:23:41 -07001114 (CHIP_NUM(bp) == CHIP_NUM_5709))
1115 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1116 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1117}
1118
Michael Chanb6016b72005-05-26 13:03:09 -07001119static int
Michael Chan605a9e22007-05-03 13:23:13 -07001120bnx2_test_and_enable_2g5(struct bnx2 *bp)
1121{
1122 u32 up1;
1123 int ret = 1;
1124
Michael Chan583c28e2008-01-21 19:51:35 -08001125 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001126 return 0;
1127
1128 if (bp->autoneg & AUTONEG_SPEED)
1129 bp->advertising |= ADVERTISED_2500baseX_Full;
1130
Michael Chan27a005b2007-05-03 13:23:41 -07001131 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1132 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1133
Michael Chan605a9e22007-05-03 13:23:13 -07001134 bnx2_read_phy(bp, bp->mii_up1, &up1);
1135 if (!(up1 & BCM5708S_UP1_2G5)) {
1136 up1 |= BCM5708S_UP1_2G5;
1137 bnx2_write_phy(bp, bp->mii_up1, up1);
1138 ret = 0;
1139 }
1140
Michael Chan27a005b2007-05-03 13:23:41 -07001141 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1142 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1143 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1144
Michael Chan605a9e22007-05-03 13:23:13 -07001145 return ret;
1146}
1147
1148static int
1149bnx2_test_and_disable_2g5(struct bnx2 *bp)
1150{
1151 u32 up1;
1152 int ret = 0;
1153
Michael Chan583c28e2008-01-21 19:51:35 -08001154 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001155 return 0;
1156
Michael Chan27a005b2007-05-03 13:23:41 -07001157 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1158 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1159
Michael Chan605a9e22007-05-03 13:23:13 -07001160 bnx2_read_phy(bp, bp->mii_up1, &up1);
1161 if (up1 & BCM5708S_UP1_2G5) {
1162 up1 &= ~BCM5708S_UP1_2G5;
1163 bnx2_write_phy(bp, bp->mii_up1, up1);
1164 ret = 1;
1165 }
1166
Michael Chan27a005b2007-05-03 13:23:41 -07001167 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1168 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1169 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1170
Michael Chan605a9e22007-05-03 13:23:13 -07001171 return ret;
1172}
1173
1174static void
1175bnx2_enable_forced_2g5(struct bnx2 *bp)
1176{
1177 u32 bmcr;
1178
Michael Chan583c28e2008-01-21 19:51:35 -08001179 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001180 return;
1181
Michael Chan27a005b2007-05-03 13:23:41 -07001182 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1183 u32 val;
1184
1185 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1186 MII_BNX2_BLK_ADDR_SERDES_DIG);
1187 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val);
1188 val &= ~MII_BNX2_SD_MISC1_FORCE_MSK;
1189 val |= MII_BNX2_SD_MISC1_FORCE | MII_BNX2_SD_MISC1_FORCE_2_5G;
1190 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1191
1192 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1193 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1194 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1195
1196 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001197 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1198 bmcr |= BCM5708S_BMCR_FORCE_2500;
1199 }
1200
1201 if (bp->autoneg & AUTONEG_SPEED) {
1202 bmcr &= ~BMCR_ANENABLE;
1203 if (bp->req_duplex == DUPLEX_FULL)
1204 bmcr |= BMCR_FULLDPLX;
1205 }
1206 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1207}
1208
1209static void
1210bnx2_disable_forced_2g5(struct bnx2 *bp)
1211{
1212 u32 bmcr;
1213
Michael Chan583c28e2008-01-21 19:51:35 -08001214 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001215 return;
1216
Michael Chan27a005b2007-05-03 13:23:41 -07001217 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1218 u32 val;
1219
1220 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1221 MII_BNX2_BLK_ADDR_SERDES_DIG);
1222 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val);
1223 val &= ~MII_BNX2_SD_MISC1_FORCE;
1224 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1225
1226 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1227 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1228 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1229
1230 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001231 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1232 bmcr &= ~BCM5708S_BMCR_FORCE_2500;
1233 }
1234
1235 if (bp->autoneg & AUTONEG_SPEED)
1236 bmcr |= BMCR_SPEED1000 | BMCR_ANENABLE | BMCR_ANRESTART;
1237 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1238}
1239
Michael Chanb2fadea2008-01-21 17:07:06 -08001240static void
1241bnx2_5706s_force_link_dn(struct bnx2 *bp, int start)
1242{
1243 u32 val;
1244
1245 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_SERDES_CTL);
1246 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
1247 if (start)
1248 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val & 0xff0f);
1249 else
1250 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val | 0xc0);
1251}
1252
Michael Chan605a9e22007-05-03 13:23:13 -07001253static int
Michael Chanb6016b72005-05-26 13:03:09 -07001254bnx2_set_link(struct bnx2 *bp)
1255{
1256 u32 bmsr;
1257 u8 link_up;
1258
Michael Chan80be4432006-11-19 14:07:28 -08001259 if (bp->loopback == MAC_LOOPBACK || bp->loopback == PHY_LOOPBACK) {
Michael Chanb6016b72005-05-26 13:03:09 -07001260 bp->link_up = 1;
1261 return 0;
1262 }
1263
Michael Chan583c28e2008-01-21 19:51:35 -08001264 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07001265 return 0;
1266
Michael Chanb6016b72005-05-26 13:03:09 -07001267 link_up = bp->link_up;
1268
Michael Chan27a005b2007-05-03 13:23:41 -07001269 bnx2_enable_bmsr1(bp);
1270 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1271 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1272 bnx2_disable_bmsr1(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001273
Michael Chan583c28e2008-01-21 19:51:35 -08001274 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chanb6016b72005-05-26 13:03:09 -07001275 (CHIP_NUM(bp) == CHIP_NUM_5706)) {
Michael Chana2724e22008-02-23 19:47:44 -08001276 u32 val, an_dbg;
Michael Chanb6016b72005-05-26 13:03:09 -07001277
Michael Chan583c28e2008-01-21 19:51:35 -08001278 if (bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001279 bnx2_5706s_force_link_dn(bp, 0);
Michael Chan583c28e2008-01-21 19:51:35 -08001280 bp->phy_flags &= ~BNX2_PHY_FLAG_FORCED_DOWN;
Michael Chanb2fadea2008-01-21 17:07:06 -08001281 }
Michael Chanb6016b72005-05-26 13:03:09 -07001282 val = REG_RD(bp, BNX2_EMAC_STATUS);
Michael Chana2724e22008-02-23 19:47:44 -08001283
1284 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
1285 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1286 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1287
1288 if ((val & BNX2_EMAC_STATUS_LINK) &&
1289 !(an_dbg & MISC_SHDW_AN_DBG_NOSYNC))
Michael Chanb6016b72005-05-26 13:03:09 -07001290 bmsr |= BMSR_LSTATUS;
1291 else
1292 bmsr &= ~BMSR_LSTATUS;
1293 }
1294
1295 if (bmsr & BMSR_LSTATUS) {
1296 bp->link_up = 1;
1297
Michael Chan583c28e2008-01-21 19:51:35 -08001298 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001299 if (CHIP_NUM(bp) == CHIP_NUM_5706)
1300 bnx2_5706s_linkup(bp);
1301 else if (CHIP_NUM(bp) == CHIP_NUM_5708)
1302 bnx2_5708s_linkup(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07001303 else if (CHIP_NUM(bp) == CHIP_NUM_5709)
1304 bnx2_5709s_linkup(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001305 }
1306 else {
1307 bnx2_copper_linkup(bp);
1308 }
1309 bnx2_resolve_flow_ctrl(bp);
1310 }
1311 else {
Michael Chan583c28e2008-01-21 19:51:35 -08001312 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan605a9e22007-05-03 13:23:13 -07001313 (bp->autoneg & AUTONEG_SPEED))
1314 bnx2_disable_forced_2g5(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001315
Michael Chan583c28e2008-01-21 19:51:35 -08001316 if (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001317 u32 bmcr;
1318
1319 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1320 bmcr |= BMCR_ANENABLE;
1321 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1322
Michael Chan583c28e2008-01-21 19:51:35 -08001323 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb2fadea2008-01-21 17:07:06 -08001324 }
Michael Chanb6016b72005-05-26 13:03:09 -07001325 bp->link_up = 0;
1326 }
1327
1328 if (bp->link_up != link_up) {
1329 bnx2_report_link(bp);
1330 }
1331
1332 bnx2_set_mac_link(bp);
1333
1334 return 0;
1335}
1336
1337static int
1338bnx2_reset_phy(struct bnx2 *bp)
1339{
1340 int i;
1341 u32 reg;
1342
Michael Chanca58c3a2007-05-03 13:22:52 -07001343 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_RESET);
Michael Chanb6016b72005-05-26 13:03:09 -07001344
1345#define PHY_RESET_MAX_WAIT 100
1346 for (i = 0; i < PHY_RESET_MAX_WAIT; i++) {
1347 udelay(10);
1348
Michael Chanca58c3a2007-05-03 13:22:52 -07001349 bnx2_read_phy(bp, bp->mii_bmcr, &reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001350 if (!(reg & BMCR_RESET)) {
1351 udelay(20);
1352 break;
1353 }
1354 }
1355 if (i == PHY_RESET_MAX_WAIT) {
1356 return -EBUSY;
1357 }
1358 return 0;
1359}
1360
1361static u32
1362bnx2_phy_get_pause_adv(struct bnx2 *bp)
1363{
1364 u32 adv = 0;
1365
1366 if ((bp->req_flow_ctrl & (FLOW_CTRL_RX | FLOW_CTRL_TX)) ==
1367 (FLOW_CTRL_RX | FLOW_CTRL_TX)) {
1368
Michael Chan583c28e2008-01-21 19:51:35 -08001369 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001370 adv = ADVERTISE_1000XPAUSE;
1371 }
1372 else {
1373 adv = ADVERTISE_PAUSE_CAP;
1374 }
1375 }
1376 else if (bp->req_flow_ctrl & FLOW_CTRL_TX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001377 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001378 adv = ADVERTISE_1000XPSE_ASYM;
1379 }
1380 else {
1381 adv = ADVERTISE_PAUSE_ASYM;
1382 }
1383 }
1384 else if (bp->req_flow_ctrl & FLOW_CTRL_RX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001385 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001386 adv = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1387 }
1388 else {
1389 adv = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1390 }
1391 }
1392 return adv;
1393}
1394
Michael Chan0d8a6572007-07-07 22:49:43 -07001395static int bnx2_fw_sync(struct bnx2 *, u32, int);
1396
Michael Chanb6016b72005-05-26 13:03:09 -07001397static int
Michael Chan0d8a6572007-07-07 22:49:43 -07001398bnx2_setup_remote_phy(struct bnx2 *bp, u8 port)
1399{
1400 u32 speed_arg = 0, pause_adv;
1401
1402 pause_adv = bnx2_phy_get_pause_adv(bp);
1403
1404 if (bp->autoneg & AUTONEG_SPEED) {
1405 speed_arg |= BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG;
1406 if (bp->advertising & ADVERTISED_10baseT_Half)
1407 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1408 if (bp->advertising & ADVERTISED_10baseT_Full)
1409 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1410 if (bp->advertising & ADVERTISED_100baseT_Half)
1411 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1412 if (bp->advertising & ADVERTISED_100baseT_Full)
1413 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1414 if (bp->advertising & ADVERTISED_1000baseT_Full)
1415 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1416 if (bp->advertising & ADVERTISED_2500baseX_Full)
1417 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1418 } else {
1419 if (bp->req_line_speed == SPEED_2500)
1420 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1421 else if (bp->req_line_speed == SPEED_1000)
1422 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1423 else if (bp->req_line_speed == SPEED_100) {
1424 if (bp->req_duplex == DUPLEX_FULL)
1425 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1426 else
1427 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1428 } else if (bp->req_line_speed == SPEED_10) {
1429 if (bp->req_duplex == DUPLEX_FULL)
1430 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1431 else
1432 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1433 }
1434 }
1435
1436 if (pause_adv & (ADVERTISE_1000XPAUSE | ADVERTISE_PAUSE_CAP))
1437 speed_arg |= BNX2_NETLINK_SET_LINK_FC_SYM_PAUSE;
Michael Chanc26736e2008-01-31 17:07:21 -08001438 if (pause_adv & (ADVERTISE_1000XPSE_ASYM | ADVERTISE_PAUSE_ASYM))
Michael Chan0d8a6572007-07-07 22:49:43 -07001439 speed_arg |= BNX2_NETLINK_SET_LINK_FC_ASYM_PAUSE;
1440
1441 if (port == PORT_TP)
1442 speed_arg |= BNX2_NETLINK_SET_LINK_PHY_APP_REMOTE |
1443 BNX2_NETLINK_SET_LINK_ETH_AT_WIRESPEED;
1444
Michael Chan2726d6e2008-01-29 21:35:05 -08001445 bnx2_shmem_wr(bp, BNX2_DRV_MB_ARG0, speed_arg);
Michael Chan0d8a6572007-07-07 22:49:43 -07001446
1447 spin_unlock_bh(&bp->phy_lock);
1448 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_CMD_SET_LINK, 0);
1449 spin_lock_bh(&bp->phy_lock);
1450
1451 return 0;
1452}
1453
1454static int
1455bnx2_setup_serdes_phy(struct bnx2 *bp, u8 port)
Michael Chanb6016b72005-05-26 13:03:09 -07001456{
Michael Chan605a9e22007-05-03 13:23:13 -07001457 u32 adv, bmcr;
Michael Chanb6016b72005-05-26 13:03:09 -07001458 u32 new_adv = 0;
1459
Michael Chan583c28e2008-01-21 19:51:35 -08001460 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07001461 return (bnx2_setup_remote_phy(bp, port));
1462
Michael Chanb6016b72005-05-26 13:03:09 -07001463 if (!(bp->autoneg & AUTONEG_SPEED)) {
1464 u32 new_bmcr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001465 int force_link_down = 0;
1466
Michael Chan605a9e22007-05-03 13:23:13 -07001467 if (bp->req_line_speed == SPEED_2500) {
1468 if (!bnx2_test_and_enable_2g5(bp))
1469 force_link_down = 1;
1470 } else if (bp->req_line_speed == SPEED_1000) {
1471 if (bnx2_test_and_disable_2g5(bp))
1472 force_link_down = 1;
1473 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001474 bnx2_read_phy(bp, bp->mii_adv, &adv);
Michael Chan80be4432006-11-19 14:07:28 -08001475 adv &= ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF);
1476
Michael Chanca58c3a2007-05-03 13:22:52 -07001477 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001478 new_bmcr = bmcr & ~BMCR_ANENABLE;
Michael Chan80be4432006-11-19 14:07:28 -08001479 new_bmcr |= BMCR_SPEED1000;
Michael Chan605a9e22007-05-03 13:23:13 -07001480
Michael Chan27a005b2007-05-03 13:23:41 -07001481 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1482 if (bp->req_line_speed == SPEED_2500)
1483 bnx2_enable_forced_2g5(bp);
1484 else if (bp->req_line_speed == SPEED_1000) {
1485 bnx2_disable_forced_2g5(bp);
1486 new_bmcr &= ~0x2000;
1487 }
1488
1489 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001490 if (bp->req_line_speed == SPEED_2500)
1491 new_bmcr |= BCM5708S_BMCR_FORCE_2500;
1492 else
1493 new_bmcr = bmcr & ~BCM5708S_BMCR_FORCE_2500;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001494 }
1495
Michael Chanb6016b72005-05-26 13:03:09 -07001496 if (bp->req_duplex == DUPLEX_FULL) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001497 adv |= ADVERTISE_1000XFULL;
Michael Chanb6016b72005-05-26 13:03:09 -07001498 new_bmcr |= BMCR_FULLDPLX;
1499 }
1500 else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001501 adv |= ADVERTISE_1000XHALF;
Michael Chanb6016b72005-05-26 13:03:09 -07001502 new_bmcr &= ~BMCR_FULLDPLX;
1503 }
Michael Chan5b0c76a2005-11-04 08:45:49 -08001504 if ((new_bmcr != bmcr) || (force_link_down)) {
Michael Chanb6016b72005-05-26 13:03:09 -07001505 /* Force a link down visible on the other side */
1506 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001507 bnx2_write_phy(bp, bp->mii_adv, adv &
Michael Chan5b0c76a2005-11-04 08:45:49 -08001508 ~(ADVERTISE_1000XFULL |
1509 ADVERTISE_1000XHALF));
Michael Chanca58c3a2007-05-03 13:22:52 -07001510 bnx2_write_phy(bp, bp->mii_bmcr, bmcr |
Michael Chanb6016b72005-05-26 13:03:09 -07001511 BMCR_ANRESTART | BMCR_ANENABLE);
1512
1513 bp->link_up = 0;
1514 netif_carrier_off(bp->dev);
Michael Chanca58c3a2007-05-03 13:22:52 -07001515 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan80be4432006-11-19 14:07:28 -08001516 bnx2_report_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001517 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001518 bnx2_write_phy(bp, bp->mii_adv, adv);
1519 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001520 } else {
1521 bnx2_resolve_flow_ctrl(bp);
1522 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001523 }
1524 return 0;
1525 }
1526
Michael Chan605a9e22007-05-03 13:23:13 -07001527 bnx2_test_and_enable_2g5(bp);
Michael Chan5b0c76a2005-11-04 08:45:49 -08001528
Michael Chanb6016b72005-05-26 13:03:09 -07001529 if (bp->advertising & ADVERTISED_1000baseT_Full)
1530 new_adv |= ADVERTISE_1000XFULL;
1531
1532 new_adv |= bnx2_phy_get_pause_adv(bp);
1533
Michael Chanca58c3a2007-05-03 13:22:52 -07001534 bnx2_read_phy(bp, bp->mii_adv, &adv);
1535 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001536
1537 bp->serdes_an_pending = 0;
1538 if ((adv != new_adv) || ((bmcr & BMCR_ANENABLE) == 0)) {
1539 /* Force a link down visible on the other side */
1540 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001541 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chan80be4432006-11-19 14:07:28 -08001542 spin_unlock_bh(&bp->phy_lock);
1543 msleep(20);
1544 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07001545 }
1546
Michael Chanca58c3a2007-05-03 13:22:52 -07001547 bnx2_write_phy(bp, bp->mii_adv, new_adv);
1548 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07001549 BMCR_ANENABLE);
Michael Chanf8dd0642006-11-19 14:08:29 -08001550 /* Speed up link-up time when the link partner
1551 * does not autonegotiate which is very common
1552 * in blade servers. Some blade servers use
1553 * IPMI for kerboard input and it's important
1554 * to minimize link disruptions. Autoneg. involves
1555 * exchanging base pages plus 3 next pages and
1556 * normally completes in about 120 msec.
1557 */
1558 bp->current_interval = SERDES_AN_TIMEOUT;
1559 bp->serdes_an_pending = 1;
1560 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chan605a9e22007-05-03 13:23:13 -07001561 } else {
1562 bnx2_resolve_flow_ctrl(bp);
1563 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001564 }
1565
1566 return 0;
1567}
1568
1569#define ETHTOOL_ALL_FIBRE_SPEED \
Michael Chan583c28e2008-01-21 19:51:35 -08001570 (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ? \
Michael Chandeaf3912007-07-07 22:48:00 -07001571 (ADVERTISED_2500baseX_Full | ADVERTISED_1000baseT_Full) :\
1572 (ADVERTISED_1000baseT_Full)
Michael Chanb6016b72005-05-26 13:03:09 -07001573
1574#define ETHTOOL_ALL_COPPER_SPEED \
1575 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
1576 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
1577 ADVERTISED_1000baseT_Full)
1578
1579#define PHY_ALL_10_100_SPEED (ADVERTISE_10HALF | ADVERTISE_10FULL | \
1580 ADVERTISE_100HALF | ADVERTISE_100FULL | ADVERTISE_CSMA)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001581
Michael Chanb6016b72005-05-26 13:03:09 -07001582#define PHY_ALL_1000_SPEED (ADVERTISE_1000HALF | ADVERTISE_1000FULL)
1583
Michael Chandeaf3912007-07-07 22:48:00 -07001584static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001585bnx2_set_default_remote_link(struct bnx2 *bp)
1586{
1587 u32 link;
1588
1589 if (bp->phy_port == PORT_TP)
Michael Chan2726d6e2008-01-29 21:35:05 -08001590 link = bnx2_shmem_rd(bp, BNX2_RPHY_COPPER_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001591 else
Michael Chan2726d6e2008-01-29 21:35:05 -08001592 link = bnx2_shmem_rd(bp, BNX2_RPHY_SERDES_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001593
1594 if (link & BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG) {
1595 bp->req_line_speed = 0;
1596 bp->autoneg |= AUTONEG_SPEED;
1597 bp->advertising = ADVERTISED_Autoneg;
1598 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1599 bp->advertising |= ADVERTISED_10baseT_Half;
1600 if (link & BNX2_NETLINK_SET_LINK_SPEED_10FULL)
1601 bp->advertising |= ADVERTISED_10baseT_Full;
1602 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1603 bp->advertising |= ADVERTISED_100baseT_Half;
1604 if (link & BNX2_NETLINK_SET_LINK_SPEED_100FULL)
1605 bp->advertising |= ADVERTISED_100baseT_Full;
1606 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1607 bp->advertising |= ADVERTISED_1000baseT_Full;
1608 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1609 bp->advertising |= ADVERTISED_2500baseX_Full;
1610 } else {
1611 bp->autoneg = 0;
1612 bp->advertising = 0;
1613 bp->req_duplex = DUPLEX_FULL;
1614 if (link & BNX2_NETLINK_SET_LINK_SPEED_10) {
1615 bp->req_line_speed = SPEED_10;
1616 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1617 bp->req_duplex = DUPLEX_HALF;
1618 }
1619 if (link & BNX2_NETLINK_SET_LINK_SPEED_100) {
1620 bp->req_line_speed = SPEED_100;
1621 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1622 bp->req_duplex = DUPLEX_HALF;
1623 }
1624 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1625 bp->req_line_speed = SPEED_1000;
1626 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1627 bp->req_line_speed = SPEED_2500;
1628 }
1629}
1630
1631static void
Michael Chandeaf3912007-07-07 22:48:00 -07001632bnx2_set_default_link(struct bnx2 *bp)
1633{
Harvey Harrisonab598592008-05-01 02:47:38 -07001634 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
1635 bnx2_set_default_remote_link(bp);
1636 return;
1637 }
Michael Chan0d8a6572007-07-07 22:49:43 -07001638
Michael Chandeaf3912007-07-07 22:48:00 -07001639 bp->autoneg = AUTONEG_SPEED | AUTONEG_FLOW_CTRL;
1640 bp->req_line_speed = 0;
Michael Chan583c28e2008-01-21 19:51:35 -08001641 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chandeaf3912007-07-07 22:48:00 -07001642 u32 reg;
1643
1644 bp->advertising = ETHTOOL_ALL_FIBRE_SPEED | ADVERTISED_Autoneg;
1645
Michael Chan2726d6e2008-01-29 21:35:05 -08001646 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG);
Michael Chandeaf3912007-07-07 22:48:00 -07001647 reg &= BNX2_PORT_HW_CFG_CFG_DFLT_LINK_MASK;
1648 if (reg == BNX2_PORT_HW_CFG_CFG_DFLT_LINK_1G) {
1649 bp->autoneg = 0;
1650 bp->req_line_speed = bp->line_speed = SPEED_1000;
1651 bp->req_duplex = DUPLEX_FULL;
1652 }
1653 } else
1654 bp->advertising = ETHTOOL_ALL_COPPER_SPEED | ADVERTISED_Autoneg;
1655}
1656
Michael Chan0d8a6572007-07-07 22:49:43 -07001657static void
Michael Chandf149d72007-07-07 22:51:36 -07001658bnx2_send_heart_beat(struct bnx2 *bp)
1659{
1660 u32 msg;
1661 u32 addr;
1662
1663 spin_lock(&bp->indirect_lock);
1664 msg = (u32) (++bp->fw_drv_pulse_wr_seq & BNX2_DRV_PULSE_SEQ_MASK);
1665 addr = bp->shmem_base + BNX2_DRV_PULSE_MB;
1666 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, addr);
1667 REG_WR(bp, BNX2_PCICFG_REG_WINDOW, msg);
1668 spin_unlock(&bp->indirect_lock);
1669}
1670
1671static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001672bnx2_remote_phy_event(struct bnx2 *bp)
1673{
1674 u32 msg;
1675 u8 link_up = bp->link_up;
1676 u8 old_port;
1677
Michael Chan2726d6e2008-01-29 21:35:05 -08001678 msg = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
Michael Chan0d8a6572007-07-07 22:49:43 -07001679
Michael Chandf149d72007-07-07 22:51:36 -07001680 if (msg & BNX2_LINK_STATUS_HEART_BEAT_EXPIRED)
1681 bnx2_send_heart_beat(bp);
1682
1683 msg &= ~BNX2_LINK_STATUS_HEART_BEAT_EXPIRED;
1684
Michael Chan0d8a6572007-07-07 22:49:43 -07001685 if ((msg & BNX2_LINK_STATUS_LINK_UP) == BNX2_LINK_STATUS_LINK_DOWN)
1686 bp->link_up = 0;
1687 else {
1688 u32 speed;
1689
1690 bp->link_up = 1;
1691 speed = msg & BNX2_LINK_STATUS_SPEED_MASK;
1692 bp->duplex = DUPLEX_FULL;
1693 switch (speed) {
1694 case BNX2_LINK_STATUS_10HALF:
1695 bp->duplex = DUPLEX_HALF;
1696 case BNX2_LINK_STATUS_10FULL:
1697 bp->line_speed = SPEED_10;
1698 break;
1699 case BNX2_LINK_STATUS_100HALF:
1700 bp->duplex = DUPLEX_HALF;
1701 case BNX2_LINK_STATUS_100BASE_T4:
1702 case BNX2_LINK_STATUS_100FULL:
1703 bp->line_speed = SPEED_100;
1704 break;
1705 case BNX2_LINK_STATUS_1000HALF:
1706 bp->duplex = DUPLEX_HALF;
1707 case BNX2_LINK_STATUS_1000FULL:
1708 bp->line_speed = SPEED_1000;
1709 break;
1710 case BNX2_LINK_STATUS_2500HALF:
1711 bp->duplex = DUPLEX_HALF;
1712 case BNX2_LINK_STATUS_2500FULL:
1713 bp->line_speed = SPEED_2500;
1714 break;
1715 default:
1716 bp->line_speed = 0;
1717 break;
1718 }
1719
Michael Chan0d8a6572007-07-07 22:49:43 -07001720 bp->flow_ctrl = 0;
1721 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
1722 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
1723 if (bp->duplex == DUPLEX_FULL)
1724 bp->flow_ctrl = bp->req_flow_ctrl;
1725 } else {
1726 if (msg & BNX2_LINK_STATUS_TX_FC_ENABLED)
1727 bp->flow_ctrl |= FLOW_CTRL_TX;
1728 if (msg & BNX2_LINK_STATUS_RX_FC_ENABLED)
1729 bp->flow_ctrl |= FLOW_CTRL_RX;
1730 }
1731
1732 old_port = bp->phy_port;
1733 if (msg & BNX2_LINK_STATUS_SERDES_LINK)
1734 bp->phy_port = PORT_FIBRE;
1735 else
1736 bp->phy_port = PORT_TP;
1737
1738 if (old_port != bp->phy_port)
1739 bnx2_set_default_link(bp);
1740
Michael Chan0d8a6572007-07-07 22:49:43 -07001741 }
1742 if (bp->link_up != link_up)
1743 bnx2_report_link(bp);
1744
1745 bnx2_set_mac_link(bp);
1746}
1747
1748static int
1749bnx2_set_remote_link(struct bnx2 *bp)
1750{
1751 u32 evt_code;
1752
Michael Chan2726d6e2008-01-29 21:35:05 -08001753 evt_code = bnx2_shmem_rd(bp, BNX2_FW_EVT_CODE_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07001754 switch (evt_code) {
1755 case BNX2_FW_EVT_CODE_LINK_EVENT:
1756 bnx2_remote_phy_event(bp);
1757 break;
1758 case BNX2_FW_EVT_CODE_SW_TIMER_EXPIRATION_EVENT:
1759 default:
Michael Chandf149d72007-07-07 22:51:36 -07001760 bnx2_send_heart_beat(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07001761 break;
1762 }
1763 return 0;
1764}
1765
Michael Chanb6016b72005-05-26 13:03:09 -07001766static int
1767bnx2_setup_copper_phy(struct bnx2 *bp)
1768{
1769 u32 bmcr;
1770 u32 new_bmcr;
1771
Michael Chanca58c3a2007-05-03 13:22:52 -07001772 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001773
1774 if (bp->autoneg & AUTONEG_SPEED) {
1775 u32 adv_reg, adv1000_reg;
1776 u32 new_adv_reg = 0;
1777 u32 new_adv1000_reg = 0;
1778
Michael Chanca58c3a2007-05-03 13:22:52 -07001779 bnx2_read_phy(bp, bp->mii_adv, &adv_reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001780 adv_reg &= (PHY_ALL_10_100_SPEED | ADVERTISE_PAUSE_CAP |
1781 ADVERTISE_PAUSE_ASYM);
1782
1783 bnx2_read_phy(bp, MII_CTRL1000, &adv1000_reg);
1784 adv1000_reg &= PHY_ALL_1000_SPEED;
1785
1786 if (bp->advertising & ADVERTISED_10baseT_Half)
1787 new_adv_reg |= ADVERTISE_10HALF;
1788 if (bp->advertising & ADVERTISED_10baseT_Full)
1789 new_adv_reg |= ADVERTISE_10FULL;
1790 if (bp->advertising & ADVERTISED_100baseT_Half)
1791 new_adv_reg |= ADVERTISE_100HALF;
1792 if (bp->advertising & ADVERTISED_100baseT_Full)
1793 new_adv_reg |= ADVERTISE_100FULL;
1794 if (bp->advertising & ADVERTISED_1000baseT_Full)
1795 new_adv1000_reg |= ADVERTISE_1000FULL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001796
Michael Chanb6016b72005-05-26 13:03:09 -07001797 new_adv_reg |= ADVERTISE_CSMA;
1798
1799 new_adv_reg |= bnx2_phy_get_pause_adv(bp);
1800
1801 if ((adv1000_reg != new_adv1000_reg) ||
1802 (adv_reg != new_adv_reg) ||
1803 ((bmcr & BMCR_ANENABLE) == 0)) {
1804
Michael Chanca58c3a2007-05-03 13:22:52 -07001805 bnx2_write_phy(bp, bp->mii_adv, new_adv_reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001806 bnx2_write_phy(bp, MII_CTRL1000, new_adv1000_reg);
Michael Chanca58c3a2007-05-03 13:22:52 -07001807 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07001808 BMCR_ANENABLE);
1809 }
1810 else if (bp->link_up) {
1811 /* Flow ctrl may have changed from auto to forced */
1812 /* or vice-versa. */
1813
1814 bnx2_resolve_flow_ctrl(bp);
1815 bnx2_set_mac_link(bp);
1816 }
1817 return 0;
1818 }
1819
1820 new_bmcr = 0;
1821 if (bp->req_line_speed == SPEED_100) {
1822 new_bmcr |= BMCR_SPEED100;
1823 }
1824 if (bp->req_duplex == DUPLEX_FULL) {
1825 new_bmcr |= BMCR_FULLDPLX;
1826 }
1827 if (new_bmcr != bmcr) {
1828 u32 bmsr;
Michael Chanb6016b72005-05-26 13:03:09 -07001829
Michael Chanca58c3a2007-05-03 13:22:52 -07001830 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
1831 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001832
Michael Chanb6016b72005-05-26 13:03:09 -07001833 if (bmsr & BMSR_LSTATUS) {
1834 /* Force link down */
Michael Chanca58c3a2007-05-03 13:22:52 -07001835 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chana16dda02006-11-19 14:08:56 -08001836 spin_unlock_bh(&bp->phy_lock);
1837 msleep(50);
1838 spin_lock_bh(&bp->phy_lock);
1839
Michael Chanca58c3a2007-05-03 13:22:52 -07001840 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
1841 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chanb6016b72005-05-26 13:03:09 -07001842 }
1843
Michael Chanca58c3a2007-05-03 13:22:52 -07001844 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001845
1846 /* Normally, the new speed is setup after the link has
1847 * gone down and up again. In some cases, link will not go
1848 * down so we need to set up the new speed here.
1849 */
1850 if (bmsr & BMSR_LSTATUS) {
1851 bp->line_speed = bp->req_line_speed;
1852 bp->duplex = bp->req_duplex;
1853 bnx2_resolve_flow_ctrl(bp);
1854 bnx2_set_mac_link(bp);
1855 }
Michael Chan27a005b2007-05-03 13:23:41 -07001856 } else {
1857 bnx2_resolve_flow_ctrl(bp);
1858 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001859 }
1860 return 0;
1861}
1862
1863static int
Michael Chan0d8a6572007-07-07 22:49:43 -07001864bnx2_setup_phy(struct bnx2 *bp, u8 port)
Michael Chanb6016b72005-05-26 13:03:09 -07001865{
1866 if (bp->loopback == MAC_LOOPBACK)
1867 return 0;
1868
Michael Chan583c28e2008-01-21 19:51:35 -08001869 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan0d8a6572007-07-07 22:49:43 -07001870 return (bnx2_setup_serdes_phy(bp, port));
Michael Chanb6016b72005-05-26 13:03:09 -07001871 }
1872 else {
1873 return (bnx2_setup_copper_phy(bp));
1874 }
1875}
1876
1877static int
Michael Chan9a120bc2008-05-16 22:17:45 -07001878bnx2_init_5709s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan27a005b2007-05-03 13:23:41 -07001879{
1880 u32 val;
1881
1882 bp->mii_bmcr = MII_BMCR + 0x10;
1883 bp->mii_bmsr = MII_BMSR + 0x10;
1884 bp->mii_bmsr1 = MII_BNX2_GP_TOP_AN_STATUS1;
1885 bp->mii_adv = MII_ADVERTISE + 0x10;
1886 bp->mii_lpa = MII_LPA + 0x10;
1887 bp->mii_up1 = MII_BNX2_OVER1G_UP1;
1888
1889 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_AER);
1890 bnx2_write_phy(bp, MII_BNX2_AER_AER, MII_BNX2_AER_AER_AN_MMD);
1891
1892 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chan9a120bc2008-05-16 22:17:45 -07001893 if (reset_phy)
1894 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07001895
1896 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_SERDES_DIG);
1897
1898 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, &val);
1899 val &= ~MII_BNX2_SD_1000XCTL1_AUTODET;
1900 val |= MII_BNX2_SD_1000XCTL1_FIBER;
1901 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, val);
1902
1903 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1904 bnx2_read_phy(bp, MII_BNX2_OVER1G_UP1, &val);
Michael Chan583c28e2008-01-21 19:51:35 -08001905 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan27a005b2007-05-03 13:23:41 -07001906 val |= BCM5708S_UP1_2G5;
1907 else
1908 val &= ~BCM5708S_UP1_2G5;
1909 bnx2_write_phy(bp, MII_BNX2_OVER1G_UP1, val);
1910
1911 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_BAM_NXTPG);
1912 bnx2_read_phy(bp, MII_BNX2_BAM_NXTPG_CTL, &val);
1913 val |= MII_BNX2_NXTPG_CTL_T2 | MII_BNX2_NXTPG_CTL_BAM;
1914 bnx2_write_phy(bp, MII_BNX2_BAM_NXTPG_CTL, val);
1915
1916 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_CL73_USERB0);
1917
1918 val = MII_BNX2_CL73_BAM_EN | MII_BNX2_CL73_BAM_STA_MGR_EN |
1919 MII_BNX2_CL73_BAM_NP_AFT_BP_EN;
1920 bnx2_write_phy(bp, MII_BNX2_CL73_BAM_CTL1, val);
1921
1922 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1923
1924 return 0;
1925}
1926
1927static int
Michael Chan9a120bc2008-05-16 22:17:45 -07001928bnx2_init_5708s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan5b0c76a2005-11-04 08:45:49 -08001929{
1930 u32 val;
1931
Michael Chan9a120bc2008-05-16 22:17:45 -07001932 if (reset_phy)
1933 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07001934
1935 bp->mii_up1 = BCM5708S_UP1;
1936
Michael Chan5b0c76a2005-11-04 08:45:49 -08001937 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG3);
1938 bnx2_write_phy(bp, BCM5708S_DIG_3_0, BCM5708S_DIG_3_0_USE_IEEE);
1939 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
1940
1941 bnx2_read_phy(bp, BCM5708S_1000X_CTL1, &val);
1942 val |= BCM5708S_1000X_CTL1_FIBER_MODE | BCM5708S_1000X_CTL1_AUTODET_EN;
1943 bnx2_write_phy(bp, BCM5708S_1000X_CTL1, val);
1944
1945 bnx2_read_phy(bp, BCM5708S_1000X_CTL2, &val);
1946 val |= BCM5708S_1000X_CTL2_PLLEL_DET_EN;
1947 bnx2_write_phy(bp, BCM5708S_1000X_CTL2, val);
1948
Michael Chan583c28e2008-01-21 19:51:35 -08001949 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001950 bnx2_read_phy(bp, BCM5708S_UP1, &val);
1951 val |= BCM5708S_UP1_2G5;
1952 bnx2_write_phy(bp, BCM5708S_UP1, val);
1953 }
1954
1955 if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
Michael Chandda1e392006-01-23 16:08:14 -08001956 (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
1957 (CHIP_ID(bp) == CHIP_ID_5708_B1)) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001958 /* increase tx signal amplitude */
1959 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
1960 BCM5708S_BLK_ADDR_TX_MISC);
1961 bnx2_read_phy(bp, BCM5708S_TX_ACTL1, &val);
1962 val &= ~BCM5708S_TX_ACTL1_DRIVER_VCM;
1963 bnx2_write_phy(bp, BCM5708S_TX_ACTL1, val);
1964 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
1965 }
1966
Michael Chan2726d6e2008-01-29 21:35:05 -08001967 val = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG) &
Michael Chan5b0c76a2005-11-04 08:45:49 -08001968 BNX2_PORT_HW_CFG_CFG_TXCTL3_MASK;
1969
1970 if (val) {
1971 u32 is_backplane;
1972
Michael Chan2726d6e2008-01-29 21:35:05 -08001973 is_backplane = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan5b0c76a2005-11-04 08:45:49 -08001974 if (is_backplane & BNX2_SHARED_HW_CFG_PHY_BACKPLANE) {
1975 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
1976 BCM5708S_BLK_ADDR_TX_MISC);
1977 bnx2_write_phy(bp, BCM5708S_TX_ACTL3, val);
1978 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
1979 BCM5708S_BLK_ADDR_DIG);
1980 }
1981 }
1982 return 0;
1983}
1984
1985static int
Michael Chan9a120bc2008-05-16 22:17:45 -07001986bnx2_init_5706s_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07001987{
Michael Chan9a120bc2008-05-16 22:17:45 -07001988 if (reset_phy)
1989 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07001990
Michael Chan583c28e2008-01-21 19:51:35 -08001991 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb6016b72005-05-26 13:03:09 -07001992
Michael Chan59b47d82006-11-19 14:10:45 -08001993 if (CHIP_NUM(bp) == CHIP_NUM_5706)
1994 REG_WR(bp, BNX2_MISC_GP_HW_CTL0, 0x300);
Michael Chanb6016b72005-05-26 13:03:09 -07001995
1996 if (bp->dev->mtu > 1500) {
1997 u32 val;
1998
1999 /* Set extended packet length bit */
2000 bnx2_write_phy(bp, 0x18, 0x7);
2001 bnx2_read_phy(bp, 0x18, &val);
2002 bnx2_write_phy(bp, 0x18, (val & 0xfff8) | 0x4000);
2003
2004 bnx2_write_phy(bp, 0x1c, 0x6c00);
2005 bnx2_read_phy(bp, 0x1c, &val);
2006 bnx2_write_phy(bp, 0x1c, (val & 0x3ff) | 0xec02);
2007 }
2008 else {
2009 u32 val;
2010
2011 bnx2_write_phy(bp, 0x18, 0x7);
2012 bnx2_read_phy(bp, 0x18, &val);
2013 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2014
2015 bnx2_write_phy(bp, 0x1c, 0x6c00);
2016 bnx2_read_phy(bp, 0x1c, &val);
2017 bnx2_write_phy(bp, 0x1c, (val & 0x3fd) | 0xec00);
2018 }
2019
2020 return 0;
2021}
2022
2023static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002024bnx2_init_copper_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002025{
Michael Chan5b0c76a2005-11-04 08:45:49 -08002026 u32 val;
2027
Michael Chan9a120bc2008-05-16 22:17:45 -07002028 if (reset_phy)
2029 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002030
Michael Chan583c28e2008-01-21 19:51:35 -08002031 if (bp->phy_flags & BNX2_PHY_FLAG_CRC_FIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07002032 bnx2_write_phy(bp, 0x18, 0x0c00);
2033 bnx2_write_phy(bp, 0x17, 0x000a);
2034 bnx2_write_phy(bp, 0x15, 0x310b);
2035 bnx2_write_phy(bp, 0x17, 0x201f);
2036 bnx2_write_phy(bp, 0x15, 0x9506);
2037 bnx2_write_phy(bp, 0x17, 0x401f);
2038 bnx2_write_phy(bp, 0x15, 0x14e2);
2039 bnx2_write_phy(bp, 0x18, 0x0400);
2040 }
2041
Michael Chan583c28e2008-01-21 19:51:35 -08002042 if (bp->phy_flags & BNX2_PHY_FLAG_DIS_EARLY_DAC) {
Michael Chanb659f442007-02-02 00:46:35 -08002043 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS,
2044 MII_BNX2_DSP_EXPAND_REG | 0x8);
2045 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
2046 val &= ~(1 << 8);
2047 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val);
2048 }
2049
Michael Chanb6016b72005-05-26 13:03:09 -07002050 if (bp->dev->mtu > 1500) {
Michael Chanb6016b72005-05-26 13:03:09 -07002051 /* Set extended packet length bit */
2052 bnx2_write_phy(bp, 0x18, 0x7);
2053 bnx2_read_phy(bp, 0x18, &val);
2054 bnx2_write_phy(bp, 0x18, val | 0x4000);
2055
2056 bnx2_read_phy(bp, 0x10, &val);
2057 bnx2_write_phy(bp, 0x10, val | 0x1);
2058 }
2059 else {
Michael Chanb6016b72005-05-26 13:03:09 -07002060 bnx2_write_phy(bp, 0x18, 0x7);
2061 bnx2_read_phy(bp, 0x18, &val);
2062 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2063
2064 bnx2_read_phy(bp, 0x10, &val);
2065 bnx2_write_phy(bp, 0x10, val & ~0x1);
2066 }
2067
Michael Chan5b0c76a2005-11-04 08:45:49 -08002068 /* ethernet@wirespeed */
2069 bnx2_write_phy(bp, 0x18, 0x7007);
2070 bnx2_read_phy(bp, 0x18, &val);
2071 bnx2_write_phy(bp, 0x18, val | (1 << 15) | (1 << 4));
Michael Chanb6016b72005-05-26 13:03:09 -07002072 return 0;
2073}
2074
2075
2076static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002077bnx2_init_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002078{
2079 u32 val;
2080 int rc = 0;
2081
Michael Chan583c28e2008-01-21 19:51:35 -08002082 bp->phy_flags &= ~BNX2_PHY_FLAG_INT_MODE_MASK;
2083 bp->phy_flags |= BNX2_PHY_FLAG_INT_MODE_LINK_READY;
Michael Chanb6016b72005-05-26 13:03:09 -07002084
Michael Chanca58c3a2007-05-03 13:22:52 -07002085 bp->mii_bmcr = MII_BMCR;
2086 bp->mii_bmsr = MII_BMSR;
Michael Chan27a005b2007-05-03 13:23:41 -07002087 bp->mii_bmsr1 = MII_BMSR;
Michael Chanca58c3a2007-05-03 13:22:52 -07002088 bp->mii_adv = MII_ADVERTISE;
2089 bp->mii_lpa = MII_LPA;
2090
Michael Chanb6016b72005-05-26 13:03:09 -07002091 REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
2092
Michael Chan583c28e2008-01-21 19:51:35 -08002093 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07002094 goto setup_phy;
2095
Michael Chanb6016b72005-05-26 13:03:09 -07002096 bnx2_read_phy(bp, MII_PHYSID1, &val);
2097 bp->phy_id = val << 16;
2098 bnx2_read_phy(bp, MII_PHYSID2, &val);
2099 bp->phy_id |= val & 0xffff;
2100
Michael Chan583c28e2008-01-21 19:51:35 -08002101 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002102 if (CHIP_NUM(bp) == CHIP_NUM_5706)
Michael Chan9a120bc2008-05-16 22:17:45 -07002103 rc = bnx2_init_5706s_phy(bp, reset_phy);
Michael Chan5b0c76a2005-11-04 08:45:49 -08002104 else if (CHIP_NUM(bp) == CHIP_NUM_5708)
Michael Chan9a120bc2008-05-16 22:17:45 -07002105 rc = bnx2_init_5708s_phy(bp, reset_phy);
Michael Chan27a005b2007-05-03 13:23:41 -07002106 else if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chan9a120bc2008-05-16 22:17:45 -07002107 rc = bnx2_init_5709s_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002108 }
2109 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07002110 rc = bnx2_init_copper_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002111 }
2112
Michael Chan0d8a6572007-07-07 22:49:43 -07002113setup_phy:
2114 if (!rc)
2115 rc = bnx2_setup_phy(bp, bp->phy_port);
Michael Chanb6016b72005-05-26 13:03:09 -07002116
2117 return rc;
2118}
2119
2120static int
2121bnx2_set_mac_loopback(struct bnx2 *bp)
2122{
2123 u32 mac_mode;
2124
2125 mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
2126 mac_mode &= ~BNX2_EMAC_MODE_PORT;
2127 mac_mode |= BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK;
2128 REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
2129 bp->link_up = 1;
2130 return 0;
2131}
2132
Michael Chanbc5a0692006-01-23 16:13:22 -08002133static int bnx2_test_link(struct bnx2 *);
2134
2135static int
2136bnx2_set_phy_loopback(struct bnx2 *bp)
2137{
2138 u32 mac_mode;
2139 int rc, i;
2140
2141 spin_lock_bh(&bp->phy_lock);
Michael Chanca58c3a2007-05-03 13:22:52 -07002142 rc = bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK | BMCR_FULLDPLX |
Michael Chanbc5a0692006-01-23 16:13:22 -08002143 BMCR_SPEED1000);
2144 spin_unlock_bh(&bp->phy_lock);
2145 if (rc)
2146 return rc;
2147
2148 for (i = 0; i < 10; i++) {
2149 if (bnx2_test_link(bp) == 0)
2150 break;
Michael Chan80be4432006-11-19 14:07:28 -08002151 msleep(100);
Michael Chanbc5a0692006-01-23 16:13:22 -08002152 }
2153
2154 mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
2155 mac_mode &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
2156 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08002157 BNX2_EMAC_MODE_25G_MODE);
Michael Chanbc5a0692006-01-23 16:13:22 -08002158
2159 mac_mode |= BNX2_EMAC_MODE_PORT_GMII;
2160 REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
2161 bp->link_up = 1;
2162 return 0;
2163}
2164
Michael Chanb6016b72005-05-26 13:03:09 -07002165static int
Michael Chanb090ae22006-01-23 16:07:10 -08002166bnx2_fw_sync(struct bnx2 *bp, u32 msg_data, int silent)
Michael Chanb6016b72005-05-26 13:03:09 -07002167{
2168 int i;
2169 u32 val;
2170
Michael Chanb6016b72005-05-26 13:03:09 -07002171 bp->fw_wr_seq++;
2172 msg_data |= bp->fw_wr_seq;
2173
Michael Chan2726d6e2008-01-29 21:35:05 -08002174 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002175
2176 /* wait for an acknowledgement. */
Michael Chanb090ae22006-01-23 16:07:10 -08002177 for (i = 0; i < (FW_ACK_TIME_OUT_MS / 10); i++) {
2178 msleep(10);
Michael Chanb6016b72005-05-26 13:03:09 -07002179
Michael Chan2726d6e2008-01-29 21:35:05 -08002180 val = bnx2_shmem_rd(bp, BNX2_FW_MB);
Michael Chanb6016b72005-05-26 13:03:09 -07002181
2182 if ((val & BNX2_FW_MSG_ACK) == (msg_data & BNX2_DRV_MSG_SEQ))
2183 break;
2184 }
Michael Chanb090ae22006-01-23 16:07:10 -08002185 if ((msg_data & BNX2_DRV_MSG_DATA) == BNX2_DRV_MSG_DATA_WAIT0)
2186 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002187
2188 /* If we timed out, inform the firmware that this is the case. */
Michael Chanb090ae22006-01-23 16:07:10 -08002189 if ((val & BNX2_FW_MSG_ACK) != (msg_data & BNX2_DRV_MSG_SEQ)) {
2190 if (!silent)
2191 printk(KERN_ERR PFX "fw sync timeout, reset code = "
2192 "%x\n", msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002193
2194 msg_data &= ~BNX2_DRV_MSG_CODE;
2195 msg_data |= BNX2_DRV_MSG_CODE_FW_TIMEOUT;
2196
Michael Chan2726d6e2008-01-29 21:35:05 -08002197 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002198
Michael Chanb6016b72005-05-26 13:03:09 -07002199 return -EBUSY;
2200 }
2201
Michael Chanb090ae22006-01-23 16:07:10 -08002202 if ((val & BNX2_FW_MSG_STATUS_MASK) != BNX2_FW_MSG_STATUS_OK)
2203 return -EIO;
2204
Michael Chanb6016b72005-05-26 13:03:09 -07002205 return 0;
2206}
2207
Michael Chan59b47d82006-11-19 14:10:45 -08002208static int
2209bnx2_init_5709_context(struct bnx2 *bp)
2210{
2211 int i, ret = 0;
2212 u32 val;
2213
2214 val = BNX2_CTX_COMMAND_ENABLED | BNX2_CTX_COMMAND_MEM_INIT | (1 << 12);
2215 val |= (BCM_PAGE_BITS - 8) << 16;
2216 REG_WR(bp, BNX2_CTX_COMMAND, val);
Michael Chan641bdcd2007-06-04 21:22:24 -07002217 for (i = 0; i < 10; i++) {
2218 val = REG_RD(bp, BNX2_CTX_COMMAND);
2219 if (!(val & BNX2_CTX_COMMAND_MEM_INIT))
2220 break;
2221 udelay(2);
2222 }
2223 if (val & BNX2_CTX_COMMAND_MEM_INIT)
2224 return -EBUSY;
2225
Michael Chan59b47d82006-11-19 14:10:45 -08002226 for (i = 0; i < bp->ctx_pages; i++) {
2227 int j;
2228
Michael Chan352f7682008-05-02 16:57:26 -07002229 if (bp->ctx_blk[i])
2230 memset(bp->ctx_blk[i], 0, BCM_PAGE_SIZE);
2231 else
2232 return -ENOMEM;
2233
Michael Chan59b47d82006-11-19 14:10:45 -08002234 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA0,
2235 (bp->ctx_blk_mapping[i] & 0xffffffff) |
2236 BNX2_CTX_HOST_PAGE_TBL_DATA0_VALID);
2237 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA1,
2238 (u64) bp->ctx_blk_mapping[i] >> 32);
2239 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL, i |
2240 BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ);
2241 for (j = 0; j < 10; j++) {
2242
2243 val = REG_RD(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL);
2244 if (!(val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ))
2245 break;
2246 udelay(5);
2247 }
2248 if (val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ) {
2249 ret = -EBUSY;
2250 break;
2251 }
2252 }
2253 return ret;
2254}
2255
Michael Chanb6016b72005-05-26 13:03:09 -07002256static void
2257bnx2_init_context(struct bnx2 *bp)
2258{
2259 u32 vcid;
2260
2261 vcid = 96;
2262 while (vcid) {
2263 u32 vcid_addr, pcid_addr, offset;
Michael Chan7947b202007-06-04 21:17:10 -07002264 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07002265
2266 vcid--;
2267
2268 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
2269 u32 new_vcid;
2270
2271 vcid_addr = GET_PCID_ADDR(vcid);
2272 if (vcid & 0x8) {
2273 new_vcid = 0x60 + (vcid & 0xf0) + (vcid & 0x7);
2274 }
2275 else {
2276 new_vcid = vcid;
2277 }
2278 pcid_addr = GET_PCID_ADDR(new_vcid);
2279 }
2280 else {
2281 vcid_addr = GET_CID_ADDR(vcid);
2282 pcid_addr = vcid_addr;
2283 }
2284
Michael Chan7947b202007-06-04 21:17:10 -07002285 for (i = 0; i < (CTX_SIZE / PHY_CTX_SIZE); i++) {
2286 vcid_addr += (i << PHY_CTX_SHIFT);
2287 pcid_addr += (i << PHY_CTX_SHIFT);
Michael Chanb6016b72005-05-26 13:03:09 -07002288
Michael Chan5d5d0012007-12-12 11:17:43 -08002289 REG_WR(bp, BNX2_CTX_VIRT_ADDR, vcid_addr);
Michael Chan7947b202007-06-04 21:17:10 -07002290 REG_WR(bp, BNX2_CTX_PAGE_TBL, pcid_addr);
2291
2292 /* Zero out the context. */
2293 for (offset = 0; offset < PHY_CTX_SIZE; offset += 4)
Michael Chan62a83132008-01-29 21:35:40 -08002294 bnx2_ctx_wr(bp, vcid_addr, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07002295 }
Michael Chanb6016b72005-05-26 13:03:09 -07002296 }
2297}
2298
2299static int
2300bnx2_alloc_bad_rbuf(struct bnx2 *bp)
2301{
2302 u16 *good_mbuf;
2303 u32 good_mbuf_cnt;
2304 u32 val;
2305
2306 good_mbuf = kmalloc(512 * sizeof(u16), GFP_KERNEL);
2307 if (good_mbuf == NULL) {
2308 printk(KERN_ERR PFX "Failed to allocate memory in "
2309 "bnx2_alloc_bad_rbuf\n");
2310 return -ENOMEM;
2311 }
2312
2313 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
2314 BNX2_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE);
2315
2316 good_mbuf_cnt = 0;
2317
2318 /* Allocate a bunch of mbufs and save the good ones in an array. */
Michael Chan2726d6e2008-01-29 21:35:05 -08002319 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002320 while (val & BNX2_RBUF_STATUS1_FREE_COUNT) {
Michael Chan2726d6e2008-01-29 21:35:05 -08002321 bnx2_reg_wr_ind(bp, BNX2_RBUF_COMMAND,
2322 BNX2_RBUF_COMMAND_ALLOC_REQ);
Michael Chanb6016b72005-05-26 13:03:09 -07002323
Michael Chan2726d6e2008-01-29 21:35:05 -08002324 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_FW_BUF_ALLOC);
Michael Chanb6016b72005-05-26 13:03:09 -07002325
2326 val &= BNX2_RBUF_FW_BUF_ALLOC_VALUE;
2327
2328 /* The addresses with Bit 9 set are bad memory blocks. */
2329 if (!(val & (1 << 9))) {
2330 good_mbuf[good_mbuf_cnt] = (u16) val;
2331 good_mbuf_cnt++;
2332 }
2333
Michael Chan2726d6e2008-01-29 21:35:05 -08002334 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002335 }
2336
2337 /* Free the good ones back to the mbuf pool thus discarding
2338 * all the bad ones. */
2339 while (good_mbuf_cnt) {
2340 good_mbuf_cnt--;
2341
2342 val = good_mbuf[good_mbuf_cnt];
2343 val = (val << 9) | val | 1;
2344
Michael Chan2726d6e2008-01-29 21:35:05 -08002345 bnx2_reg_wr_ind(bp, BNX2_RBUF_FW_BUF_FREE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07002346 }
2347 kfree(good_mbuf);
2348 return 0;
2349}
2350
2351static void
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002352bnx2_set_mac_addr(struct bnx2 *bp)
Michael Chanb6016b72005-05-26 13:03:09 -07002353{
2354 u32 val;
2355 u8 *mac_addr = bp->dev->dev_addr;
2356
2357 val = (mac_addr[0] << 8) | mac_addr[1];
2358
2359 REG_WR(bp, BNX2_EMAC_MAC_MATCH0, val);
2360
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002361 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
Michael Chanb6016b72005-05-26 13:03:09 -07002362 (mac_addr[4] << 8) | mac_addr[5];
2363
2364 REG_WR(bp, BNX2_EMAC_MAC_MATCH1, val);
2365}
2366
2367static inline int
Michael Chan47bf4242007-12-12 11:19:12 -08002368bnx2_alloc_rx_page(struct bnx2 *bp, u16 index)
2369{
2370 dma_addr_t mapping;
2371 struct sw_pg *rx_pg = &bp->rx_pg_ring[index];
2372 struct rx_bd *rxbd =
2373 &bp->rx_pg_desc_ring[RX_RING(index)][RX_IDX(index)];
2374 struct page *page = alloc_page(GFP_ATOMIC);
2375
2376 if (!page)
2377 return -ENOMEM;
2378 mapping = pci_map_page(bp->pdev, page, 0, PAGE_SIZE,
2379 PCI_DMA_FROMDEVICE);
2380 rx_pg->page = page;
2381 pci_unmap_addr_set(rx_pg, mapping, mapping);
2382 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2383 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2384 return 0;
2385}
2386
2387static void
2388bnx2_free_rx_page(struct bnx2 *bp, u16 index)
2389{
2390 struct sw_pg *rx_pg = &bp->rx_pg_ring[index];
2391 struct page *page = rx_pg->page;
2392
2393 if (!page)
2394 return;
2395
2396 pci_unmap_page(bp->pdev, pci_unmap_addr(rx_pg, mapping), PAGE_SIZE,
2397 PCI_DMA_FROMDEVICE);
2398
2399 __free_page(page);
2400 rx_pg->page = NULL;
2401}
2402
2403static inline int
Michael Chana1f60192007-12-20 19:57:19 -08002404bnx2_alloc_rx_skb(struct bnx2 *bp, struct bnx2_napi *bnapi, u16 index)
Michael Chanb6016b72005-05-26 13:03:09 -07002405{
2406 struct sk_buff *skb;
2407 struct sw_bd *rx_buf = &bp->rx_buf_ring[index];
2408 dma_addr_t mapping;
Michael Chan13daffa2006-03-20 17:49:20 -08002409 struct rx_bd *rxbd = &bp->rx_desc_ring[RX_RING(index)][RX_IDX(index)];
Michael Chanb6016b72005-05-26 13:03:09 -07002410 unsigned long align;
2411
Michael Chan932f3772006-08-15 01:39:36 -07002412 skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
Michael Chanb6016b72005-05-26 13:03:09 -07002413 if (skb == NULL) {
2414 return -ENOMEM;
2415 }
2416
Michael Chan59b47d82006-11-19 14:10:45 -08002417 if (unlikely((align = (unsigned long) skb->data & (BNX2_RX_ALIGN - 1))))
2418 skb_reserve(skb, BNX2_RX_ALIGN - align);
Michael Chanb6016b72005-05-26 13:03:09 -07002419
Michael Chanb6016b72005-05-26 13:03:09 -07002420 mapping = pci_map_single(bp->pdev, skb->data, bp->rx_buf_use_size,
2421 PCI_DMA_FROMDEVICE);
2422
2423 rx_buf->skb = skb;
2424 pci_unmap_addr_set(rx_buf, mapping, mapping);
2425
2426 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2427 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2428
Michael Chana1f60192007-12-20 19:57:19 -08002429 bnapi->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chanb6016b72005-05-26 13:03:09 -07002430
2431 return 0;
2432}
2433
Michael Chanda3e4fb2007-05-03 13:24:23 -07002434static int
Michael Chan35efa7c2007-12-20 19:56:37 -08002435bnx2_phy_event_is_set(struct bnx2 *bp, struct bnx2_napi *bnapi, u32 event)
Michael Chanda3e4fb2007-05-03 13:24:23 -07002436{
Michael Chan35efa7c2007-12-20 19:56:37 -08002437 struct status_block *sblk = bnapi->status_blk;
Michael Chanda3e4fb2007-05-03 13:24:23 -07002438 u32 new_link_state, old_link_state;
2439 int is_set = 1;
2440
2441 new_link_state = sblk->status_attn_bits & event;
2442 old_link_state = sblk->status_attn_bits_ack & event;
2443 if (new_link_state != old_link_state) {
2444 if (new_link_state)
2445 REG_WR(bp, BNX2_PCICFG_STATUS_BIT_SET_CMD, event);
2446 else
2447 REG_WR(bp, BNX2_PCICFG_STATUS_BIT_CLEAR_CMD, event);
2448 } else
2449 is_set = 0;
2450
2451 return is_set;
2452}
2453
Michael Chanb6016b72005-05-26 13:03:09 -07002454static void
Michael Chan35efa7c2007-12-20 19:56:37 -08002455bnx2_phy_int(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07002456{
Michael Chan74ecc622008-05-02 16:56:16 -07002457 spin_lock(&bp->phy_lock);
2458
2459 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_LINK_STATE))
Michael Chanb6016b72005-05-26 13:03:09 -07002460 bnx2_set_link(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08002461 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_TIMER_ABORT))
Michael Chan0d8a6572007-07-07 22:49:43 -07002462 bnx2_set_remote_link(bp);
2463
Michael Chan74ecc622008-05-02 16:56:16 -07002464 spin_unlock(&bp->phy_lock);
2465
Michael Chanb6016b72005-05-26 13:03:09 -07002466}
2467
Michael Chanead72702007-12-20 19:55:39 -08002468static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08002469bnx2_get_hw_tx_cons(struct bnx2_napi *bnapi)
Michael Chanead72702007-12-20 19:55:39 -08002470{
2471 u16 cons;
2472
Michael Chanc76c0472007-12-20 20:01:19 -08002473 if (bnapi->int_num == 0)
2474 cons = bnapi->status_blk->status_tx_quick_consumer_index0;
2475 else
2476 cons = bnapi->status_blk_msix->status_tx_quick_consumer_index;
Michael Chanead72702007-12-20 19:55:39 -08002477
2478 if (unlikely((cons & MAX_TX_DESC_CNT) == MAX_TX_DESC_CNT))
2479 cons++;
2480 return cons;
2481}
2482
Michael Chan57851d82007-12-20 20:01:44 -08002483static int
2484bnx2_tx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07002485{
2486 u16 hw_cons, sw_cons, sw_ring_cons;
Michael Chan57851d82007-12-20 20:01:44 -08002487 int tx_pkt = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002488
Michael Chan35efa7c2007-12-20 19:56:37 -08002489 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chana550c992007-12-20 19:56:59 -08002490 sw_cons = bnapi->tx_cons;
Michael Chanb6016b72005-05-26 13:03:09 -07002491
2492 while (sw_cons != hw_cons) {
2493 struct sw_bd *tx_buf;
2494 struct sk_buff *skb;
2495 int i, last;
2496
2497 sw_ring_cons = TX_RING_IDX(sw_cons);
2498
2499 tx_buf = &bp->tx_buf_ring[sw_ring_cons];
2500 skb = tx_buf->skb;
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002501
Michael Chanb6016b72005-05-26 13:03:09 -07002502 /* partial BD completions possible with TSO packets */
Herbert Xu89114af2006-07-08 13:34:32 -07002503 if (skb_is_gso(skb)) {
Michael Chanb6016b72005-05-26 13:03:09 -07002504 u16 last_idx, last_ring_idx;
2505
2506 last_idx = sw_cons +
2507 skb_shinfo(skb)->nr_frags + 1;
2508 last_ring_idx = sw_ring_cons +
2509 skb_shinfo(skb)->nr_frags + 1;
2510 if (unlikely(last_ring_idx >= MAX_TX_DESC_CNT)) {
2511 last_idx++;
2512 }
2513 if (((s16) ((s16) last_idx - (s16) hw_cons)) > 0) {
2514 break;
2515 }
2516 }
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002517
Michael Chanb6016b72005-05-26 13:03:09 -07002518 pci_unmap_single(bp->pdev, pci_unmap_addr(tx_buf, mapping),
2519 skb_headlen(skb), PCI_DMA_TODEVICE);
2520
2521 tx_buf->skb = NULL;
2522 last = skb_shinfo(skb)->nr_frags;
2523
2524 for (i = 0; i < last; i++) {
2525 sw_cons = NEXT_TX_BD(sw_cons);
2526
2527 pci_unmap_page(bp->pdev,
2528 pci_unmap_addr(
2529 &bp->tx_buf_ring[TX_RING_IDX(sw_cons)],
2530 mapping),
2531 skb_shinfo(skb)->frags[i].size,
2532 PCI_DMA_TODEVICE);
2533 }
2534
2535 sw_cons = NEXT_TX_BD(sw_cons);
2536
Michael Chan745720e2006-06-29 12:37:41 -07002537 dev_kfree_skb(skb);
Michael Chan57851d82007-12-20 20:01:44 -08002538 tx_pkt++;
2539 if (tx_pkt == budget)
2540 break;
Michael Chanb6016b72005-05-26 13:03:09 -07002541
Michael Chan35efa7c2007-12-20 19:56:37 -08002542 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07002543 }
2544
Michael Chana550c992007-12-20 19:56:59 -08002545 bnapi->hw_tx_cons = hw_cons;
2546 bnapi->tx_cons = sw_cons;
Michael Chan2f8af122006-08-15 01:39:10 -07002547 /* Need to make the tx_cons update visible to bnx2_start_xmit()
2548 * before checking for netif_queue_stopped(). Without the
2549 * memory barrier, there is a small possibility that bnx2_start_xmit()
2550 * will miss it and cause the queue to be stopped forever.
2551 */
2552 smp_mb();
Michael Chanb6016b72005-05-26 13:03:09 -07002553
Michael Chan2f8af122006-08-15 01:39:10 -07002554 if (unlikely(netif_queue_stopped(bp->dev)) &&
Michael Chana550c992007-12-20 19:56:59 -08002555 (bnx2_tx_avail(bp, bnapi) > bp->tx_wake_thresh)) {
Michael Chan2f8af122006-08-15 01:39:10 -07002556 netif_tx_lock(bp->dev);
Michael Chanb6016b72005-05-26 13:03:09 -07002557 if ((netif_queue_stopped(bp->dev)) &&
Michael Chana550c992007-12-20 19:56:59 -08002558 (bnx2_tx_avail(bp, bnapi) > bp->tx_wake_thresh))
Michael Chanb6016b72005-05-26 13:03:09 -07002559 netif_wake_queue(bp->dev);
Michael Chan2f8af122006-08-15 01:39:10 -07002560 netif_tx_unlock(bp->dev);
Michael Chanb6016b72005-05-26 13:03:09 -07002561 }
Michael Chan57851d82007-12-20 20:01:44 -08002562 return tx_pkt;
Michael Chanb6016b72005-05-26 13:03:09 -07002563}
2564
Michael Chan1db82f22007-12-12 11:19:35 -08002565static void
Michael Chana1f60192007-12-20 19:57:19 -08002566bnx2_reuse_rx_skb_pages(struct bnx2 *bp, struct bnx2_napi *bnapi,
2567 struct sk_buff *skb, int count)
Michael Chan1db82f22007-12-12 11:19:35 -08002568{
2569 struct sw_pg *cons_rx_pg, *prod_rx_pg;
2570 struct rx_bd *cons_bd, *prod_bd;
2571 dma_addr_t mapping;
2572 int i;
Michael Chana1f60192007-12-20 19:57:19 -08002573 u16 hw_prod = bnapi->rx_pg_prod, prod;
2574 u16 cons = bnapi->rx_pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002575
2576 for (i = 0; i < count; i++) {
2577 prod = RX_PG_RING_IDX(hw_prod);
2578
2579 prod_rx_pg = &bp->rx_pg_ring[prod];
2580 cons_rx_pg = &bp->rx_pg_ring[cons];
2581 cons_bd = &bp->rx_pg_desc_ring[RX_RING(cons)][RX_IDX(cons)];
2582 prod_bd = &bp->rx_pg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
2583
2584 if (i == 0 && skb) {
2585 struct page *page;
2586 struct skb_shared_info *shinfo;
2587
2588 shinfo = skb_shinfo(skb);
2589 shinfo->nr_frags--;
2590 page = shinfo->frags[shinfo->nr_frags].page;
2591 shinfo->frags[shinfo->nr_frags].page = NULL;
2592 mapping = pci_map_page(bp->pdev, page, 0, PAGE_SIZE,
2593 PCI_DMA_FROMDEVICE);
2594 cons_rx_pg->page = page;
2595 pci_unmap_addr_set(cons_rx_pg, mapping, mapping);
2596 dev_kfree_skb(skb);
2597 }
2598 if (prod != cons) {
2599 prod_rx_pg->page = cons_rx_pg->page;
2600 cons_rx_pg->page = NULL;
2601 pci_unmap_addr_set(prod_rx_pg, mapping,
2602 pci_unmap_addr(cons_rx_pg, mapping));
2603
2604 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2605 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
2606
2607 }
2608 cons = RX_PG_RING_IDX(NEXT_RX_BD(cons));
2609 hw_prod = NEXT_RX_BD(hw_prod);
2610 }
Michael Chana1f60192007-12-20 19:57:19 -08002611 bnapi->rx_pg_prod = hw_prod;
2612 bnapi->rx_pg_cons = cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002613}
2614
Michael Chanb6016b72005-05-26 13:03:09 -07002615static inline void
Michael Chana1f60192007-12-20 19:57:19 -08002616bnx2_reuse_rx_skb(struct bnx2 *bp, struct bnx2_napi *bnapi, struct sk_buff *skb,
Michael Chanb6016b72005-05-26 13:03:09 -07002617 u16 cons, u16 prod)
2618{
Michael Chan236b6392006-03-20 17:49:02 -08002619 struct sw_bd *cons_rx_buf, *prod_rx_buf;
2620 struct rx_bd *cons_bd, *prod_bd;
2621
2622 cons_rx_buf = &bp->rx_buf_ring[cons];
2623 prod_rx_buf = &bp->rx_buf_ring[prod];
Michael Chanb6016b72005-05-26 13:03:09 -07002624
2625 pci_dma_sync_single_for_device(bp->pdev,
2626 pci_unmap_addr(cons_rx_buf, mapping),
2627 bp->rx_offset + RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
2628
Michael Chana1f60192007-12-20 19:57:19 -08002629 bnapi->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chan236b6392006-03-20 17:49:02 -08002630
2631 prod_rx_buf->skb = skb;
2632
2633 if (cons == prod)
2634 return;
2635
Michael Chanb6016b72005-05-26 13:03:09 -07002636 pci_unmap_addr_set(prod_rx_buf, mapping,
2637 pci_unmap_addr(cons_rx_buf, mapping));
2638
Michael Chan3fdfcc22006-03-20 17:49:49 -08002639 cons_bd = &bp->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
2640 prod_bd = &bp->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
Michael Chan236b6392006-03-20 17:49:02 -08002641 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2642 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
Michael Chanb6016b72005-05-26 13:03:09 -07002643}
2644
Michael Chan85833c62007-12-12 11:17:01 -08002645static int
Michael Chana1f60192007-12-20 19:57:19 -08002646bnx2_rx_skb(struct bnx2 *bp, struct bnx2_napi *bnapi, struct sk_buff *skb,
2647 unsigned int len, unsigned int hdr_len, dma_addr_t dma_addr,
2648 u32 ring_idx)
Michael Chan85833c62007-12-12 11:17:01 -08002649{
2650 int err;
2651 u16 prod = ring_idx & 0xffff;
2652
Michael Chana1f60192007-12-20 19:57:19 -08002653 err = bnx2_alloc_rx_skb(bp, bnapi, prod);
Michael Chan85833c62007-12-12 11:17:01 -08002654 if (unlikely(err)) {
Michael Chana1f60192007-12-20 19:57:19 -08002655 bnx2_reuse_rx_skb(bp, bnapi, skb, (u16) (ring_idx >> 16), prod);
Michael Chan1db82f22007-12-12 11:19:35 -08002656 if (hdr_len) {
2657 unsigned int raw_len = len + 4;
2658 int pages = PAGE_ALIGN(raw_len - hdr_len) >> PAGE_SHIFT;
2659
Michael Chana1f60192007-12-20 19:57:19 -08002660 bnx2_reuse_rx_skb_pages(bp, bnapi, NULL, pages);
Michael Chan1db82f22007-12-12 11:19:35 -08002661 }
Michael Chan85833c62007-12-12 11:17:01 -08002662 return err;
2663 }
2664
2665 skb_reserve(skb, bp->rx_offset);
2666 pci_unmap_single(bp->pdev, dma_addr, bp->rx_buf_use_size,
2667 PCI_DMA_FROMDEVICE);
2668
Michael Chan1db82f22007-12-12 11:19:35 -08002669 if (hdr_len == 0) {
2670 skb_put(skb, len);
2671 return 0;
2672 } else {
2673 unsigned int i, frag_len, frag_size, pages;
2674 struct sw_pg *rx_pg;
Michael Chana1f60192007-12-20 19:57:19 -08002675 u16 pg_cons = bnapi->rx_pg_cons;
2676 u16 pg_prod = bnapi->rx_pg_prod;
Michael Chan1db82f22007-12-12 11:19:35 -08002677
2678 frag_size = len + 4 - hdr_len;
2679 pages = PAGE_ALIGN(frag_size) >> PAGE_SHIFT;
2680 skb_put(skb, hdr_len);
2681
2682 for (i = 0; i < pages; i++) {
2683 frag_len = min(frag_size, (unsigned int) PAGE_SIZE);
2684 if (unlikely(frag_len <= 4)) {
2685 unsigned int tail = 4 - frag_len;
2686
Michael Chana1f60192007-12-20 19:57:19 -08002687 bnapi->rx_pg_cons = pg_cons;
2688 bnapi->rx_pg_prod = pg_prod;
2689 bnx2_reuse_rx_skb_pages(bp, bnapi, NULL,
2690 pages - i);
Michael Chan1db82f22007-12-12 11:19:35 -08002691 skb->len -= tail;
2692 if (i == 0) {
2693 skb->tail -= tail;
2694 } else {
2695 skb_frag_t *frag =
2696 &skb_shinfo(skb)->frags[i - 1];
2697 frag->size -= tail;
2698 skb->data_len -= tail;
2699 skb->truesize -= tail;
2700 }
2701 return 0;
2702 }
2703 rx_pg = &bp->rx_pg_ring[pg_cons];
2704
2705 pci_unmap_page(bp->pdev, pci_unmap_addr(rx_pg, mapping),
2706 PAGE_SIZE, PCI_DMA_FROMDEVICE);
2707
2708 if (i == pages - 1)
2709 frag_len -= 4;
2710
2711 skb_fill_page_desc(skb, i, rx_pg->page, 0, frag_len);
2712 rx_pg->page = NULL;
2713
2714 err = bnx2_alloc_rx_page(bp, RX_PG_RING_IDX(pg_prod));
2715 if (unlikely(err)) {
Michael Chana1f60192007-12-20 19:57:19 -08002716 bnapi->rx_pg_cons = pg_cons;
2717 bnapi->rx_pg_prod = pg_prod;
2718 bnx2_reuse_rx_skb_pages(bp, bnapi, skb,
2719 pages - i);
Michael Chan1db82f22007-12-12 11:19:35 -08002720 return err;
2721 }
2722
2723 frag_size -= frag_len;
2724 skb->data_len += frag_len;
2725 skb->truesize += frag_len;
2726 skb->len += frag_len;
2727
2728 pg_prod = NEXT_RX_BD(pg_prod);
2729 pg_cons = RX_PG_RING_IDX(NEXT_RX_BD(pg_cons));
2730 }
Michael Chana1f60192007-12-20 19:57:19 -08002731 bnapi->rx_pg_prod = pg_prod;
2732 bnapi->rx_pg_cons = pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002733 }
Michael Chan85833c62007-12-12 11:17:01 -08002734 return 0;
2735}
2736
Michael Chanc09c2622007-12-10 17:18:37 -08002737static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08002738bnx2_get_hw_rx_cons(struct bnx2_napi *bnapi)
Michael Chanc09c2622007-12-10 17:18:37 -08002739{
Michael Chan35efa7c2007-12-20 19:56:37 -08002740 u16 cons = bnapi->status_blk->status_rx_quick_consumer_index0;
Michael Chanc09c2622007-12-10 17:18:37 -08002741
2742 if (unlikely((cons & MAX_RX_DESC_CNT) == MAX_RX_DESC_CNT))
2743 cons++;
2744 return cons;
2745}
2746
Michael Chanb6016b72005-05-26 13:03:09 -07002747static int
Michael Chan35efa7c2007-12-20 19:56:37 -08002748bnx2_rx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07002749{
2750 u16 hw_cons, sw_cons, sw_ring_cons, sw_prod, sw_ring_prod;
2751 struct l2_fhdr *rx_hdr;
Michael Chan1db82f22007-12-12 11:19:35 -08002752 int rx_pkt = 0, pg_ring_used = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002753
Michael Chan35efa7c2007-12-20 19:56:37 -08002754 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chana1f60192007-12-20 19:57:19 -08002755 sw_cons = bnapi->rx_cons;
2756 sw_prod = bnapi->rx_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07002757
2758 /* Memory barrier necessary as speculative reads of the rx
2759 * buffer can be ahead of the index in the status block
2760 */
2761 rmb();
2762 while (sw_cons != hw_cons) {
Michael Chan1db82f22007-12-12 11:19:35 -08002763 unsigned int len, hdr_len;
Michael Chanade2bfe2006-01-23 16:09:51 -08002764 u32 status;
Michael Chanb6016b72005-05-26 13:03:09 -07002765 struct sw_bd *rx_buf;
2766 struct sk_buff *skb;
Michael Chan236b6392006-03-20 17:49:02 -08002767 dma_addr_t dma_addr;
Michael Chanb6016b72005-05-26 13:03:09 -07002768
2769 sw_ring_cons = RX_RING_IDX(sw_cons);
2770 sw_ring_prod = RX_RING_IDX(sw_prod);
2771
2772 rx_buf = &bp->rx_buf_ring[sw_ring_cons];
2773 skb = rx_buf->skb;
Michael Chan236b6392006-03-20 17:49:02 -08002774
2775 rx_buf->skb = NULL;
2776
2777 dma_addr = pci_unmap_addr(rx_buf, mapping);
2778
2779 pci_dma_sync_single_for_cpu(bp->pdev, dma_addr,
Michael Chanb6016b72005-05-26 13:03:09 -07002780 bp->rx_offset + RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
2781
2782 rx_hdr = (struct l2_fhdr *) skb->data;
Michael Chan1db82f22007-12-12 11:19:35 -08002783 len = rx_hdr->l2_fhdr_pkt_len;
Michael Chanb6016b72005-05-26 13:03:09 -07002784
Michael Chanade2bfe2006-01-23 16:09:51 -08002785 if ((status = rx_hdr->l2_fhdr_status) &
Michael Chanb6016b72005-05-26 13:03:09 -07002786 (L2_FHDR_ERRORS_BAD_CRC |
2787 L2_FHDR_ERRORS_PHY_DECODE |
2788 L2_FHDR_ERRORS_ALIGNMENT |
2789 L2_FHDR_ERRORS_TOO_SHORT |
2790 L2_FHDR_ERRORS_GIANT_FRAME)) {
2791
Michael Chana1f60192007-12-20 19:57:19 -08002792 bnx2_reuse_rx_skb(bp, bnapi, skb, sw_ring_cons,
2793 sw_ring_prod);
Michael Chan85833c62007-12-12 11:17:01 -08002794 goto next_rx;
Michael Chanb6016b72005-05-26 13:03:09 -07002795 }
Michael Chan1db82f22007-12-12 11:19:35 -08002796 hdr_len = 0;
2797 if (status & L2_FHDR_STATUS_SPLIT) {
2798 hdr_len = rx_hdr->l2_fhdr_ip_xsum;
2799 pg_ring_used = 1;
2800 } else if (len > bp->rx_jumbo_thresh) {
2801 hdr_len = bp->rx_jumbo_thresh;
2802 pg_ring_used = 1;
2803 }
2804
2805 len -= 4;
Michael Chanb6016b72005-05-26 13:03:09 -07002806
Michael Chan5d5d0012007-12-12 11:17:43 -08002807 if (len <= bp->rx_copy_thresh) {
Michael Chanb6016b72005-05-26 13:03:09 -07002808 struct sk_buff *new_skb;
2809
Michael Chan932f3772006-08-15 01:39:36 -07002810 new_skb = netdev_alloc_skb(bp->dev, len + 2);
Michael Chan85833c62007-12-12 11:17:01 -08002811 if (new_skb == NULL) {
Michael Chana1f60192007-12-20 19:57:19 -08002812 bnx2_reuse_rx_skb(bp, bnapi, skb, sw_ring_cons,
Michael Chan85833c62007-12-12 11:17:01 -08002813 sw_ring_prod);
2814 goto next_rx;
2815 }
Michael Chanb6016b72005-05-26 13:03:09 -07002816
2817 /* aligned copy */
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002818 skb_copy_from_linear_data_offset(skb, bp->rx_offset - 2,
2819 new_skb->data, len + 2);
Michael Chanb6016b72005-05-26 13:03:09 -07002820 skb_reserve(new_skb, 2);
2821 skb_put(new_skb, len);
Michael Chanb6016b72005-05-26 13:03:09 -07002822
Michael Chana1f60192007-12-20 19:57:19 -08002823 bnx2_reuse_rx_skb(bp, bnapi, skb,
Michael Chanb6016b72005-05-26 13:03:09 -07002824 sw_ring_cons, sw_ring_prod);
2825
2826 skb = new_skb;
Michael Chana1f60192007-12-20 19:57:19 -08002827 } else if (unlikely(bnx2_rx_skb(bp, bnapi, skb, len, hdr_len,
2828 dma_addr, (sw_ring_cons << 16) | sw_ring_prod)))
Michael Chanb6016b72005-05-26 13:03:09 -07002829 goto next_rx;
Michael Chanb6016b72005-05-26 13:03:09 -07002830
2831 skb->protocol = eth_type_trans(skb, bp->dev);
2832
2833 if ((len > (bp->dev->mtu + ETH_HLEN)) &&
Alexey Dobriyand1e100b2006-06-11 20:57:17 -07002834 (ntohs(skb->protocol) != 0x8100)) {
Michael Chanb6016b72005-05-26 13:03:09 -07002835
Michael Chan745720e2006-06-29 12:37:41 -07002836 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07002837 goto next_rx;
2838
2839 }
2840
Michael Chanb6016b72005-05-26 13:03:09 -07002841 skb->ip_summed = CHECKSUM_NONE;
2842 if (bp->rx_csum &&
2843 (status & (L2_FHDR_STATUS_TCP_SEGMENT |
2844 L2_FHDR_STATUS_UDP_DATAGRAM))) {
2845
Michael Chanade2bfe2006-01-23 16:09:51 -08002846 if (likely((status & (L2_FHDR_ERRORS_TCP_XSUM |
2847 L2_FHDR_ERRORS_UDP_XSUM)) == 0))
Michael Chanb6016b72005-05-26 13:03:09 -07002848 skb->ip_summed = CHECKSUM_UNNECESSARY;
2849 }
2850
2851#ifdef BCM_VLAN
Al Viro79ea13c2008-01-24 02:06:46 -08002852 if ((status & L2_FHDR_STATUS_L2_VLAN_TAG) && bp->vlgrp) {
Michael Chanb6016b72005-05-26 13:03:09 -07002853 vlan_hwaccel_receive_skb(skb, bp->vlgrp,
2854 rx_hdr->l2_fhdr_vlan_tag);
2855 }
2856 else
2857#endif
2858 netif_receive_skb(skb);
2859
2860 bp->dev->last_rx = jiffies;
2861 rx_pkt++;
2862
2863next_rx:
Michael Chanb6016b72005-05-26 13:03:09 -07002864 sw_cons = NEXT_RX_BD(sw_cons);
2865 sw_prod = NEXT_RX_BD(sw_prod);
2866
2867 if ((rx_pkt == budget))
2868 break;
Michael Chanf4e418f2005-11-04 08:53:48 -08002869
2870 /* Refresh hw_cons to see if there is new work */
2871 if (sw_cons == hw_cons) {
Michael Chan35efa7c2007-12-20 19:56:37 -08002872 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanf4e418f2005-11-04 08:53:48 -08002873 rmb();
2874 }
Michael Chanb6016b72005-05-26 13:03:09 -07002875 }
Michael Chana1f60192007-12-20 19:57:19 -08002876 bnapi->rx_cons = sw_cons;
2877 bnapi->rx_prod = sw_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07002878
Michael Chan1db82f22007-12-12 11:19:35 -08002879 if (pg_ring_used)
2880 REG_WR16(bp, MB_RX_CID_ADDR + BNX2_L2CTX_HOST_PG_BDIDX,
Michael Chana1f60192007-12-20 19:57:19 -08002881 bnapi->rx_pg_prod);
Michael Chan1db82f22007-12-12 11:19:35 -08002882
Michael Chanb6016b72005-05-26 13:03:09 -07002883 REG_WR16(bp, MB_RX_CID_ADDR + BNX2_L2CTX_HOST_BDIDX, sw_prod);
2884
Michael Chana1f60192007-12-20 19:57:19 -08002885 REG_WR(bp, MB_RX_CID_ADDR + BNX2_L2CTX_HOST_BSEQ, bnapi->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07002886
2887 mmiowb();
2888
2889 return rx_pkt;
2890
2891}
2892
2893/* MSI ISR - The only difference between this and the INTx ISR
2894 * is that the MSI interrupt is always serviced.
2895 */
2896static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01002897bnx2_msi(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07002898{
2899 struct net_device *dev = dev_instance;
Michael Chan972ec0d2006-01-23 16:12:43 -08002900 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb4b36042007-12-20 19:59:30 -08002901 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
Michael Chanb6016b72005-05-26 13:03:09 -07002902
Michael Chan35efa7c2007-12-20 19:56:37 -08002903 prefetch(bnapi->status_blk);
Michael Chanb6016b72005-05-26 13:03:09 -07002904 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
2905 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
2906 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
2907
2908 /* Return here if interrupt is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07002909 if (unlikely(atomic_read(&bp->intr_sem) != 0))
2910 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07002911
Michael Chan35efa7c2007-12-20 19:56:37 -08002912 netif_rx_schedule(dev, &bnapi->napi);
Michael Chanb6016b72005-05-26 13:03:09 -07002913
Michael Chan73eef4c2005-08-25 15:39:15 -07002914 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07002915}
2916
2917static irqreturn_t
Michael Chan8e6a72c2007-05-03 13:24:48 -07002918bnx2_msi_1shot(int irq, void *dev_instance)
2919{
2920 struct net_device *dev = dev_instance;
2921 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb4b36042007-12-20 19:59:30 -08002922 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
Michael Chan8e6a72c2007-05-03 13:24:48 -07002923
Michael Chan35efa7c2007-12-20 19:56:37 -08002924 prefetch(bnapi->status_blk);
Michael Chan8e6a72c2007-05-03 13:24:48 -07002925
2926 /* Return here if interrupt is disabled. */
2927 if (unlikely(atomic_read(&bp->intr_sem) != 0))
2928 return IRQ_HANDLED;
2929
Michael Chan35efa7c2007-12-20 19:56:37 -08002930 netif_rx_schedule(dev, &bnapi->napi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07002931
2932 return IRQ_HANDLED;
2933}
2934
2935static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01002936bnx2_interrupt(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07002937{
2938 struct net_device *dev = dev_instance;
Michael Chan972ec0d2006-01-23 16:12:43 -08002939 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb4b36042007-12-20 19:59:30 -08002940 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
Michael Chan35efa7c2007-12-20 19:56:37 -08002941 struct status_block *sblk = bnapi->status_blk;
Michael Chanb6016b72005-05-26 13:03:09 -07002942
2943 /* When using INTx, it is possible for the interrupt to arrive
2944 * at the CPU before the status block posted prior to the
2945 * interrupt. Reading a register will flush the status block.
2946 * When using MSI, the MSI message will always complete after
2947 * the status block write.
2948 */
Michael Chan35efa7c2007-12-20 19:56:37 -08002949 if ((sblk->status_idx == bnapi->last_status_idx) &&
Michael Chanb6016b72005-05-26 13:03:09 -07002950 (REG_RD(bp, BNX2_PCICFG_MISC_STATUS) &
2951 BNX2_PCICFG_MISC_STATUS_INTA_VALUE))
Michael Chan73eef4c2005-08-25 15:39:15 -07002952 return IRQ_NONE;
Michael Chanb6016b72005-05-26 13:03:09 -07002953
2954 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
2955 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
2956 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
2957
Michael Chanb8a7ce72007-07-07 22:51:03 -07002958 /* Read back to deassert IRQ immediately to avoid too many
2959 * spurious interrupts.
2960 */
2961 REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
2962
Michael Chanb6016b72005-05-26 13:03:09 -07002963 /* Return here if interrupt is shared and is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07002964 if (unlikely(atomic_read(&bp->intr_sem) != 0))
2965 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07002966
Michael Chan35efa7c2007-12-20 19:56:37 -08002967 if (netif_rx_schedule_prep(dev, &bnapi->napi)) {
2968 bnapi->last_status_idx = sblk->status_idx;
2969 __netif_rx_schedule(dev, &bnapi->napi);
Michael Chanb8a7ce72007-07-07 22:51:03 -07002970 }
Michael Chanb6016b72005-05-26 13:03:09 -07002971
Michael Chan73eef4c2005-08-25 15:39:15 -07002972 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07002973}
2974
Michael Chan57851d82007-12-20 20:01:44 -08002975static irqreturn_t
2976bnx2_tx_msix(int irq, void *dev_instance)
2977{
2978 struct net_device *dev = dev_instance;
2979 struct bnx2 *bp = netdev_priv(dev);
2980 struct bnx2_napi *bnapi = &bp->bnx2_napi[BNX2_TX_VEC];
2981
2982 prefetch(bnapi->status_blk_msix);
2983
2984 /* Return here if interrupt is disabled. */
2985 if (unlikely(atomic_read(&bp->intr_sem) != 0))
2986 return IRQ_HANDLED;
2987
2988 netif_rx_schedule(dev, &bnapi->napi);
2989 return IRQ_HANDLED;
2990}
2991
Michael Chan0d8a6572007-07-07 22:49:43 -07002992#define STATUS_ATTN_EVENTS (STATUS_ATTN_BITS_LINK_STATE | \
2993 STATUS_ATTN_BITS_TIMER_ABORT)
Michael Chanda3e4fb2007-05-03 13:24:23 -07002994
Michael Chanf4e418f2005-11-04 08:53:48 -08002995static inline int
Michael Chan35efa7c2007-12-20 19:56:37 -08002996bnx2_has_work(struct bnx2_napi *bnapi)
Michael Chanf4e418f2005-11-04 08:53:48 -08002997{
Michael Chan1097f5e2008-01-21 17:06:41 -08002998 struct status_block *sblk = bnapi->status_blk;
Michael Chanf4e418f2005-11-04 08:53:48 -08002999
Michael Chana1f60192007-12-20 19:57:19 -08003000 if ((bnx2_get_hw_rx_cons(bnapi) != bnapi->rx_cons) ||
Michael Chana550c992007-12-20 19:56:59 -08003001 (bnx2_get_hw_tx_cons(bnapi) != bnapi->hw_tx_cons))
Michael Chanf4e418f2005-11-04 08:53:48 -08003002 return 1;
3003
Michael Chanda3e4fb2007-05-03 13:24:23 -07003004 if ((sblk->status_attn_bits & STATUS_ATTN_EVENTS) !=
3005 (sblk->status_attn_bits_ack & STATUS_ATTN_EVENTS))
Michael Chanf4e418f2005-11-04 08:53:48 -08003006 return 1;
3007
3008 return 0;
3009}
3010
Michael Chan57851d82007-12-20 20:01:44 -08003011static int bnx2_tx_poll(struct napi_struct *napi, int budget)
3012{
3013 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3014 struct bnx2 *bp = bnapi->bp;
3015 int work_done = 0;
3016 struct status_block_msix *sblk = bnapi->status_blk_msix;
3017
3018 do {
3019 work_done += bnx2_tx_int(bp, bnapi, budget - work_done);
3020 if (unlikely(work_done >= budget))
3021 return work_done;
3022
3023 bnapi->last_status_idx = sblk->status_idx;
3024 rmb();
3025 } while (bnx2_get_hw_tx_cons(bnapi) != bnapi->hw_tx_cons);
3026
3027 netif_rx_complete(bp->dev, napi);
3028 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
3029 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3030 bnapi->last_status_idx);
3031 return work_done;
3032}
3033
Michael Chan35efa7c2007-12-20 19:56:37 -08003034static int bnx2_poll_work(struct bnx2 *bp, struct bnx2_napi *bnapi,
3035 int work_done, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07003036{
Michael Chan35efa7c2007-12-20 19:56:37 -08003037 struct status_block *sblk = bnapi->status_blk;
Michael Chanda3e4fb2007-05-03 13:24:23 -07003038 u32 status_attn_bits = sblk->status_attn_bits;
3039 u32 status_attn_bits_ack = sblk->status_attn_bits_ack;
Michael Chanb6016b72005-05-26 13:03:09 -07003040
Michael Chanda3e4fb2007-05-03 13:24:23 -07003041 if ((status_attn_bits & STATUS_ATTN_EVENTS) !=
3042 (status_attn_bits_ack & STATUS_ATTN_EVENTS)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003043
Michael Chan35efa7c2007-12-20 19:56:37 -08003044 bnx2_phy_int(bp, bnapi);
Michael Chanbf5295b2006-03-23 01:11:56 -08003045
3046 /* This is needed to take care of transient status
3047 * during link changes.
3048 */
3049 REG_WR(bp, BNX2_HC_COMMAND,
3050 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
3051 REG_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07003052 }
3053
Michael Chana550c992007-12-20 19:56:59 -08003054 if (bnx2_get_hw_tx_cons(bnapi) != bnapi->hw_tx_cons)
Michael Chan57851d82007-12-20 20:01:44 -08003055 bnx2_tx_int(bp, bnapi, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003056
Michael Chana1f60192007-12-20 19:57:19 -08003057 if (bnx2_get_hw_rx_cons(bnapi) != bnapi->rx_cons)
Michael Chan35efa7c2007-12-20 19:56:37 -08003058 work_done += bnx2_rx_int(bp, bnapi, budget - work_done);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003059
David S. Miller6f535762007-10-11 18:08:29 -07003060 return work_done;
3061}
Michael Chanf4e418f2005-11-04 08:53:48 -08003062
David S. Miller6f535762007-10-11 18:08:29 -07003063static int bnx2_poll(struct napi_struct *napi, int budget)
3064{
Michael Chan35efa7c2007-12-20 19:56:37 -08003065 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3066 struct bnx2 *bp = bnapi->bp;
David S. Miller6f535762007-10-11 18:08:29 -07003067 int work_done = 0;
Michael Chan35efa7c2007-12-20 19:56:37 -08003068 struct status_block *sblk = bnapi->status_blk;
David S. Miller6f535762007-10-11 18:08:29 -07003069
3070 while (1) {
Michael Chan35efa7c2007-12-20 19:56:37 -08003071 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
David S. Miller6f535762007-10-11 18:08:29 -07003072
3073 if (unlikely(work_done >= budget))
3074 break;
3075
Michael Chan35efa7c2007-12-20 19:56:37 -08003076 /* bnapi->last_status_idx is used below to tell the hw how
Michael Chan6dee6422007-10-12 01:40:38 -07003077 * much work has been processed, so we must read it before
3078 * checking for more work.
3079 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003080 bnapi->last_status_idx = sblk->status_idx;
Michael Chan6dee6422007-10-12 01:40:38 -07003081 rmb();
Michael Chan35efa7c2007-12-20 19:56:37 -08003082 if (likely(!bnx2_has_work(bnapi))) {
David S. Miller6f535762007-10-11 18:08:29 -07003083 netif_rx_complete(bp->dev, napi);
David S. Millerf86e82f2008-01-21 17:15:40 -08003084 if (likely(bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)) {
David S. Miller6f535762007-10-11 18:08:29 -07003085 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3086 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
Michael Chan35efa7c2007-12-20 19:56:37 -08003087 bnapi->last_status_idx);
Michael Chan6dee6422007-10-12 01:40:38 -07003088 break;
David S. Miller6f535762007-10-11 18:08:29 -07003089 }
3090 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3091 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3092 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
Michael Chan35efa7c2007-12-20 19:56:37 -08003093 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003094
Michael Chan1269a8a2006-01-23 16:11:03 -08003095 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3096 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
Michael Chan35efa7c2007-12-20 19:56:37 -08003097 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003098 break;
Michael Chan1269a8a2006-01-23 16:11:03 -08003099 }
Michael Chanb6016b72005-05-26 13:03:09 -07003100 }
3101
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003102 return work_done;
Michael Chanb6016b72005-05-26 13:03:09 -07003103}
3104
Herbert Xu932ff272006-06-09 12:20:56 -07003105/* Called with rtnl_lock from vlan functions and also netif_tx_lock
Michael Chanb6016b72005-05-26 13:03:09 -07003106 * from set_multicast.
3107 */
3108static void
3109bnx2_set_rx_mode(struct net_device *dev)
3110{
Michael Chan972ec0d2006-01-23 16:12:43 -08003111 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07003112 u32 rx_mode, sort_mode;
3113 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07003114
Michael Chanc770a652005-08-25 15:38:39 -07003115 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003116
3117 rx_mode = bp->rx_mode & ~(BNX2_EMAC_RX_MODE_PROMISCUOUS |
3118 BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG);
3119 sort_mode = 1 | BNX2_RPM_SORT_USER0_BC_EN;
3120#ifdef BCM_VLAN
David S. Millerf86e82f2008-01-21 17:15:40 -08003121 if (!bp->vlgrp && !(bp->flags & BNX2_FLAG_ASF_ENABLE))
Michael Chanb6016b72005-05-26 13:03:09 -07003122 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
Michael Chanb6016b72005-05-26 13:03:09 -07003123#else
David S. Millerf86e82f2008-01-21 17:15:40 -08003124 if (!(bp->flags & BNX2_FLAG_ASF_ENABLE))
Michael Chane29054f2006-01-23 16:06:06 -08003125 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
Michael Chanb6016b72005-05-26 13:03:09 -07003126#endif
3127 if (dev->flags & IFF_PROMISC) {
3128 /* Promiscuous mode. */
3129 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
Michael Chan75108732006-11-19 14:06:40 -08003130 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3131 BNX2_RPM_SORT_USER0_PROM_VLAN;
Michael Chanb6016b72005-05-26 13:03:09 -07003132 }
3133 else if (dev->flags & IFF_ALLMULTI) {
3134 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3135 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3136 0xffffffff);
3137 }
3138 sort_mode |= BNX2_RPM_SORT_USER0_MC_EN;
3139 }
3140 else {
3141 /* Accept one or more multicast(s). */
3142 struct dev_mc_list *mclist;
3143 u32 mc_filter[NUM_MC_HASH_REGISTERS];
3144 u32 regidx;
3145 u32 bit;
3146 u32 crc;
3147
3148 memset(mc_filter, 0, 4 * NUM_MC_HASH_REGISTERS);
3149
3150 for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
3151 i++, mclist = mclist->next) {
3152
3153 crc = ether_crc_le(ETH_ALEN, mclist->dmi_addr);
3154 bit = crc & 0xff;
3155 regidx = (bit & 0xe0) >> 5;
3156 bit &= 0x1f;
3157 mc_filter[regidx] |= (1 << bit);
3158 }
3159
3160 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3161 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3162 mc_filter[i]);
3163 }
3164
3165 sort_mode |= BNX2_RPM_SORT_USER0_MC_HSH_EN;
3166 }
3167
3168 if (rx_mode != bp->rx_mode) {
3169 bp->rx_mode = rx_mode;
3170 REG_WR(bp, BNX2_EMAC_RX_MODE, rx_mode);
3171 }
3172
3173 REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3174 REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode);
3175 REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode | BNX2_RPM_SORT_USER0_ENA);
3176
Michael Chanc770a652005-08-25 15:38:39 -07003177 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003178}
3179
3180static void
Al Virob491edd2007-12-22 19:44:51 +00003181load_rv2p_fw(struct bnx2 *bp, __le32 *rv2p_code, u32 rv2p_code_len,
Michael Chanb6016b72005-05-26 13:03:09 -07003182 u32 rv2p_proc)
3183{
3184 int i;
3185 u32 val;
3186
Michael Chand25be1d2008-05-02 16:57:59 -07003187 if (rv2p_proc == RV2P_PROC2 && CHIP_NUM(bp) == CHIP_NUM_5709) {
3188 val = le32_to_cpu(rv2p_code[XI_RV2P_PROC2_MAX_BD_PAGE_LOC]);
3189 val &= ~XI_RV2P_PROC2_BD_PAGE_SIZE_MSK;
3190 val |= XI_RV2P_PROC2_BD_PAGE_SIZE;
3191 rv2p_code[XI_RV2P_PROC2_MAX_BD_PAGE_LOC] = cpu_to_le32(val);
3192 }
Michael Chanb6016b72005-05-26 13:03:09 -07003193
3194 for (i = 0; i < rv2p_code_len; i += 8) {
Al Virob491edd2007-12-22 19:44:51 +00003195 REG_WR(bp, BNX2_RV2P_INSTR_HIGH, le32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003196 rv2p_code++;
Al Virob491edd2007-12-22 19:44:51 +00003197 REG_WR(bp, BNX2_RV2P_INSTR_LOW, le32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003198 rv2p_code++;
3199
3200 if (rv2p_proc == RV2P_PROC1) {
3201 val = (i / 8) | BNX2_RV2P_PROC1_ADDR_CMD_RDWR;
3202 REG_WR(bp, BNX2_RV2P_PROC1_ADDR_CMD, val);
3203 }
3204 else {
3205 val = (i / 8) | BNX2_RV2P_PROC2_ADDR_CMD_RDWR;
3206 REG_WR(bp, BNX2_RV2P_PROC2_ADDR_CMD, val);
3207 }
3208 }
3209
3210 /* Reset the processor, un-stall is done later. */
3211 if (rv2p_proc == RV2P_PROC1) {
3212 REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC1_RESET);
3213 }
3214 else {
3215 REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC2_RESET);
3216 }
3217}
3218
Michael Chanaf3ee512006-11-19 14:09:25 -08003219static int
Michael Chanb6016b72005-05-26 13:03:09 -07003220load_cpu_fw(struct bnx2 *bp, struct cpu_reg *cpu_reg, struct fw_info *fw)
3221{
3222 u32 offset;
3223 u32 val;
Michael Chanaf3ee512006-11-19 14:09:25 -08003224 int rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003225
3226 /* Halt the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003227 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003228 val |= cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003229 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
3230 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
Michael Chanb6016b72005-05-26 13:03:09 -07003231
3232 /* Load the Text area. */
3233 offset = cpu_reg->spad_base + (fw->text_addr - cpu_reg->mips_view_base);
Michael Chanaf3ee512006-11-19 14:09:25 -08003234 if (fw->gz_text) {
Michael Chanb6016b72005-05-26 13:03:09 -07003235 int j;
3236
Michael Chanea1f8d52007-10-02 16:27:35 -07003237 rc = zlib_inflate_blob(fw->text, FW_BUF_SIZE, fw->gz_text,
3238 fw->gz_text_len);
3239 if (rc < 0)
Denys Vlasenkob3448b02007-09-30 17:55:51 -07003240 return rc;
Michael Chanea1f8d52007-10-02 16:27:35 -07003241
Michael Chanb6016b72005-05-26 13:03:09 -07003242 for (j = 0; j < (fw->text_len / 4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003243 bnx2_reg_wr_ind(bp, offset, le32_to_cpu(fw->text[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003244 }
3245 }
3246
3247 /* Load the Data area. */
3248 offset = cpu_reg->spad_base + (fw->data_addr - cpu_reg->mips_view_base);
3249 if (fw->data) {
3250 int j;
3251
3252 for (j = 0; j < (fw->data_len / 4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003253 bnx2_reg_wr_ind(bp, offset, fw->data[j]);
Michael Chanb6016b72005-05-26 13:03:09 -07003254 }
3255 }
3256
3257 /* Load the SBSS area. */
3258 offset = cpu_reg->spad_base + (fw->sbss_addr - cpu_reg->mips_view_base);
Michael Chanea1f8d52007-10-02 16:27:35 -07003259 if (fw->sbss_len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003260 int j;
3261
3262 for (j = 0; j < (fw->sbss_len / 4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003263 bnx2_reg_wr_ind(bp, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003264 }
3265 }
3266
3267 /* Load the BSS area. */
3268 offset = cpu_reg->spad_base + (fw->bss_addr - cpu_reg->mips_view_base);
Michael Chanea1f8d52007-10-02 16:27:35 -07003269 if (fw->bss_len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003270 int j;
3271
3272 for (j = 0; j < (fw->bss_len/4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003273 bnx2_reg_wr_ind(bp, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003274 }
3275 }
3276
3277 /* Load the Read-Only area. */
3278 offset = cpu_reg->spad_base +
3279 (fw->rodata_addr - cpu_reg->mips_view_base);
3280 if (fw->rodata) {
3281 int j;
3282
3283 for (j = 0; j < (fw->rodata_len / 4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003284 bnx2_reg_wr_ind(bp, offset, fw->rodata[j]);
Michael Chanb6016b72005-05-26 13:03:09 -07003285 }
3286 }
3287
3288 /* Clear the pre-fetch instruction. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003289 bnx2_reg_wr_ind(bp, cpu_reg->inst, 0);
3290 bnx2_reg_wr_ind(bp, cpu_reg->pc, fw->start_addr);
Michael Chanb6016b72005-05-26 13:03:09 -07003291
3292 /* Start the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003293 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003294 val &= ~cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003295 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
3296 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
Michael Chanaf3ee512006-11-19 14:09:25 -08003297
3298 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003299}
3300
Michael Chanfba9fe92006-06-12 22:21:25 -07003301static int
Michael Chanb6016b72005-05-26 13:03:09 -07003302bnx2_init_cpus(struct bnx2 *bp)
3303{
3304 struct cpu_reg cpu_reg;
Michael Chanaf3ee512006-11-19 14:09:25 -08003305 struct fw_info *fw;
Michael Chan110d0ef2007-12-12 11:18:34 -08003306 int rc, rv2p_len;
3307 void *text, *rv2p;
Michael Chanb6016b72005-05-26 13:03:09 -07003308
3309 /* Initialize the RV2P processor. */
Denys Vlasenkob3448b02007-09-30 17:55:51 -07003310 text = vmalloc(FW_BUF_SIZE);
3311 if (!text)
3312 return -ENOMEM;
Michael Chan110d0ef2007-12-12 11:18:34 -08003313 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3314 rv2p = bnx2_xi_rv2p_proc1;
3315 rv2p_len = sizeof(bnx2_xi_rv2p_proc1);
3316 } else {
3317 rv2p = bnx2_rv2p_proc1;
3318 rv2p_len = sizeof(bnx2_rv2p_proc1);
3319 }
3320 rc = zlib_inflate_blob(text, FW_BUF_SIZE, rv2p, rv2p_len);
Michael Chanea1f8d52007-10-02 16:27:35 -07003321 if (rc < 0)
Michael Chanfba9fe92006-06-12 22:21:25 -07003322 goto init_cpu_err;
Michael Chanea1f8d52007-10-02 16:27:35 -07003323
Denys Vlasenkob3448b02007-09-30 17:55:51 -07003324 load_rv2p_fw(bp, text, rc /* == len */, RV2P_PROC1);
Michael Chanfba9fe92006-06-12 22:21:25 -07003325
Michael Chan110d0ef2007-12-12 11:18:34 -08003326 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3327 rv2p = bnx2_xi_rv2p_proc2;
3328 rv2p_len = sizeof(bnx2_xi_rv2p_proc2);
3329 } else {
3330 rv2p = bnx2_rv2p_proc2;
3331 rv2p_len = sizeof(bnx2_rv2p_proc2);
3332 }
3333 rc = zlib_inflate_blob(text, FW_BUF_SIZE, rv2p, rv2p_len);
Michael Chanea1f8d52007-10-02 16:27:35 -07003334 if (rc < 0)
Michael Chanfba9fe92006-06-12 22:21:25 -07003335 goto init_cpu_err;
Michael Chanea1f8d52007-10-02 16:27:35 -07003336
Denys Vlasenkob3448b02007-09-30 17:55:51 -07003337 load_rv2p_fw(bp, text, rc /* == len */, RV2P_PROC2);
Michael Chanb6016b72005-05-26 13:03:09 -07003338
3339 /* Initialize the RX Processor. */
3340 cpu_reg.mode = BNX2_RXP_CPU_MODE;
3341 cpu_reg.mode_value_halt = BNX2_RXP_CPU_MODE_SOFT_HALT;
3342 cpu_reg.mode_value_sstep = BNX2_RXP_CPU_MODE_STEP_ENA;
3343 cpu_reg.state = BNX2_RXP_CPU_STATE;
3344 cpu_reg.state_value_clear = 0xffffff;
3345 cpu_reg.gpr0 = BNX2_RXP_CPU_REG_FILE;
3346 cpu_reg.evmask = BNX2_RXP_CPU_EVENT_MASK;
3347 cpu_reg.pc = BNX2_RXP_CPU_PROGRAM_COUNTER;
3348 cpu_reg.inst = BNX2_RXP_CPU_INSTRUCTION;
3349 cpu_reg.bp = BNX2_RXP_CPU_HW_BREAKPOINT;
3350 cpu_reg.spad_base = BNX2_RXP_SCRATCH;
3351 cpu_reg.mips_view_base = 0x8000000;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003352
Michael Chand43584c2006-11-19 14:14:35 -08003353 if (CHIP_NUM(bp) == CHIP_NUM_5709)
3354 fw = &bnx2_rxp_fw_09;
3355 else
3356 fw = &bnx2_rxp_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003357
Michael Chanea1f8d52007-10-02 16:27:35 -07003358 fw->text = text;
Michael Chanaf3ee512006-11-19 14:09:25 -08003359 rc = load_cpu_fw(bp, &cpu_reg, fw);
Michael Chanfba9fe92006-06-12 22:21:25 -07003360 if (rc)
3361 goto init_cpu_err;
3362
Michael Chanb6016b72005-05-26 13:03:09 -07003363 /* Initialize the TX Processor. */
3364 cpu_reg.mode = BNX2_TXP_CPU_MODE;
3365 cpu_reg.mode_value_halt = BNX2_TXP_CPU_MODE_SOFT_HALT;
3366 cpu_reg.mode_value_sstep = BNX2_TXP_CPU_MODE_STEP_ENA;
3367 cpu_reg.state = BNX2_TXP_CPU_STATE;
3368 cpu_reg.state_value_clear = 0xffffff;
3369 cpu_reg.gpr0 = BNX2_TXP_CPU_REG_FILE;
3370 cpu_reg.evmask = BNX2_TXP_CPU_EVENT_MASK;
3371 cpu_reg.pc = BNX2_TXP_CPU_PROGRAM_COUNTER;
3372 cpu_reg.inst = BNX2_TXP_CPU_INSTRUCTION;
3373 cpu_reg.bp = BNX2_TXP_CPU_HW_BREAKPOINT;
3374 cpu_reg.spad_base = BNX2_TXP_SCRATCH;
3375 cpu_reg.mips_view_base = 0x8000000;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003376
Michael Chand43584c2006-11-19 14:14:35 -08003377 if (CHIP_NUM(bp) == CHIP_NUM_5709)
3378 fw = &bnx2_txp_fw_09;
3379 else
3380 fw = &bnx2_txp_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003381
Michael Chanea1f8d52007-10-02 16:27:35 -07003382 fw->text = text;
Michael Chanaf3ee512006-11-19 14:09:25 -08003383 rc = load_cpu_fw(bp, &cpu_reg, fw);
Michael Chanfba9fe92006-06-12 22:21:25 -07003384 if (rc)
3385 goto init_cpu_err;
3386
Michael Chanb6016b72005-05-26 13:03:09 -07003387 /* Initialize the TX Patch-up Processor. */
3388 cpu_reg.mode = BNX2_TPAT_CPU_MODE;
3389 cpu_reg.mode_value_halt = BNX2_TPAT_CPU_MODE_SOFT_HALT;
3390 cpu_reg.mode_value_sstep = BNX2_TPAT_CPU_MODE_STEP_ENA;
3391 cpu_reg.state = BNX2_TPAT_CPU_STATE;
3392 cpu_reg.state_value_clear = 0xffffff;
3393 cpu_reg.gpr0 = BNX2_TPAT_CPU_REG_FILE;
3394 cpu_reg.evmask = BNX2_TPAT_CPU_EVENT_MASK;
3395 cpu_reg.pc = BNX2_TPAT_CPU_PROGRAM_COUNTER;
3396 cpu_reg.inst = BNX2_TPAT_CPU_INSTRUCTION;
3397 cpu_reg.bp = BNX2_TPAT_CPU_HW_BREAKPOINT;
3398 cpu_reg.spad_base = BNX2_TPAT_SCRATCH;
3399 cpu_reg.mips_view_base = 0x8000000;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003400
Michael Chand43584c2006-11-19 14:14:35 -08003401 if (CHIP_NUM(bp) == CHIP_NUM_5709)
3402 fw = &bnx2_tpat_fw_09;
3403 else
3404 fw = &bnx2_tpat_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003405
Michael Chanea1f8d52007-10-02 16:27:35 -07003406 fw->text = text;
Michael Chanaf3ee512006-11-19 14:09:25 -08003407 rc = load_cpu_fw(bp, &cpu_reg, fw);
Michael Chanfba9fe92006-06-12 22:21:25 -07003408 if (rc)
3409 goto init_cpu_err;
3410
Michael Chanb6016b72005-05-26 13:03:09 -07003411 /* Initialize the Completion Processor. */
3412 cpu_reg.mode = BNX2_COM_CPU_MODE;
3413 cpu_reg.mode_value_halt = BNX2_COM_CPU_MODE_SOFT_HALT;
3414 cpu_reg.mode_value_sstep = BNX2_COM_CPU_MODE_STEP_ENA;
3415 cpu_reg.state = BNX2_COM_CPU_STATE;
3416 cpu_reg.state_value_clear = 0xffffff;
3417 cpu_reg.gpr0 = BNX2_COM_CPU_REG_FILE;
3418 cpu_reg.evmask = BNX2_COM_CPU_EVENT_MASK;
3419 cpu_reg.pc = BNX2_COM_CPU_PROGRAM_COUNTER;
3420 cpu_reg.inst = BNX2_COM_CPU_INSTRUCTION;
3421 cpu_reg.bp = BNX2_COM_CPU_HW_BREAKPOINT;
3422 cpu_reg.spad_base = BNX2_COM_SCRATCH;
3423 cpu_reg.mips_view_base = 0x8000000;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003424
Michael Chand43584c2006-11-19 14:14:35 -08003425 if (CHIP_NUM(bp) == CHIP_NUM_5709)
3426 fw = &bnx2_com_fw_09;
3427 else
3428 fw = &bnx2_com_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003429
Michael Chanea1f8d52007-10-02 16:27:35 -07003430 fw->text = text;
Michael Chanaf3ee512006-11-19 14:09:25 -08003431 rc = load_cpu_fw(bp, &cpu_reg, fw);
Michael Chanfba9fe92006-06-12 22:21:25 -07003432 if (rc)
3433 goto init_cpu_err;
3434
Michael Chand43584c2006-11-19 14:14:35 -08003435 /* Initialize the Command Processor. */
3436 cpu_reg.mode = BNX2_CP_CPU_MODE;
3437 cpu_reg.mode_value_halt = BNX2_CP_CPU_MODE_SOFT_HALT;
3438 cpu_reg.mode_value_sstep = BNX2_CP_CPU_MODE_STEP_ENA;
3439 cpu_reg.state = BNX2_CP_CPU_STATE;
3440 cpu_reg.state_value_clear = 0xffffff;
3441 cpu_reg.gpr0 = BNX2_CP_CPU_REG_FILE;
3442 cpu_reg.evmask = BNX2_CP_CPU_EVENT_MASK;
3443 cpu_reg.pc = BNX2_CP_CPU_PROGRAM_COUNTER;
3444 cpu_reg.inst = BNX2_CP_CPU_INSTRUCTION;
3445 cpu_reg.bp = BNX2_CP_CPU_HW_BREAKPOINT;
3446 cpu_reg.spad_base = BNX2_CP_SCRATCH;
3447 cpu_reg.mips_view_base = 0x8000000;
Michael Chanb6016b72005-05-26 13:03:09 -07003448
Michael Chan110d0ef2007-12-12 11:18:34 -08003449 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chand43584c2006-11-19 14:14:35 -08003450 fw = &bnx2_cp_fw_09;
Michael Chan110d0ef2007-12-12 11:18:34 -08003451 else
3452 fw = &bnx2_cp_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003453
Michael Chan110d0ef2007-12-12 11:18:34 -08003454 fw->text = text;
3455 rc = load_cpu_fw(bp, &cpu_reg, fw);
3456
Michael Chanfba9fe92006-06-12 22:21:25 -07003457init_cpu_err:
Michael Chanea1f8d52007-10-02 16:27:35 -07003458 vfree(text);
Michael Chanfba9fe92006-06-12 22:21:25 -07003459 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003460}
3461
3462static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07003463bnx2_set_power_state(struct bnx2 *bp, pci_power_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07003464{
3465 u16 pmcsr;
3466
3467 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmcsr);
3468
3469 switch (state) {
Pavel Machek829ca9a2005-09-03 15:56:56 -07003470 case PCI_D0: {
Michael Chanb6016b72005-05-26 13:03:09 -07003471 u32 val;
3472
3473 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
3474 (pmcsr & ~PCI_PM_CTRL_STATE_MASK) |
3475 PCI_PM_CTRL_PME_STATUS);
3476
3477 if (pmcsr & PCI_PM_CTRL_STATE_MASK)
3478 /* delay required during transition out of D3hot */
3479 msleep(20);
3480
3481 val = REG_RD(bp, BNX2_EMAC_MODE);
3482 val |= BNX2_EMAC_MODE_MPKT_RCVD | BNX2_EMAC_MODE_ACPI_RCVD;
3483 val &= ~BNX2_EMAC_MODE_MPKT;
3484 REG_WR(bp, BNX2_EMAC_MODE, val);
3485
3486 val = REG_RD(bp, BNX2_RPM_CONFIG);
3487 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
3488 REG_WR(bp, BNX2_RPM_CONFIG, val);
3489 break;
3490 }
Pavel Machek829ca9a2005-09-03 15:56:56 -07003491 case PCI_D3hot: {
Michael Chanb6016b72005-05-26 13:03:09 -07003492 int i;
3493 u32 val, wol_msg;
3494
3495 if (bp->wol) {
3496 u32 advertising;
3497 u8 autoneg;
3498
3499 autoneg = bp->autoneg;
3500 advertising = bp->advertising;
3501
Michael Chan239cd342007-10-17 19:26:15 -07003502 if (bp->phy_port == PORT_TP) {
3503 bp->autoneg = AUTONEG_SPEED;
3504 bp->advertising = ADVERTISED_10baseT_Half |
3505 ADVERTISED_10baseT_Full |
3506 ADVERTISED_100baseT_Half |
3507 ADVERTISED_100baseT_Full |
3508 ADVERTISED_Autoneg;
3509 }
Michael Chanb6016b72005-05-26 13:03:09 -07003510
Michael Chan239cd342007-10-17 19:26:15 -07003511 spin_lock_bh(&bp->phy_lock);
3512 bnx2_setup_phy(bp, bp->phy_port);
3513 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003514
3515 bp->autoneg = autoneg;
3516 bp->advertising = advertising;
3517
3518 bnx2_set_mac_addr(bp);
3519
3520 val = REG_RD(bp, BNX2_EMAC_MODE);
3521
3522 /* Enable port mode. */
3523 val &= ~BNX2_EMAC_MODE_PORT;
Michael Chan239cd342007-10-17 19:26:15 -07003524 val |= BNX2_EMAC_MODE_MPKT_RCVD |
Michael Chanb6016b72005-05-26 13:03:09 -07003525 BNX2_EMAC_MODE_ACPI_RCVD |
Michael Chanb6016b72005-05-26 13:03:09 -07003526 BNX2_EMAC_MODE_MPKT;
Michael Chan239cd342007-10-17 19:26:15 -07003527 if (bp->phy_port == PORT_TP)
3528 val |= BNX2_EMAC_MODE_PORT_MII;
3529 else {
3530 val |= BNX2_EMAC_MODE_PORT_GMII;
3531 if (bp->line_speed == SPEED_2500)
3532 val |= BNX2_EMAC_MODE_25G_MODE;
3533 }
Michael Chanb6016b72005-05-26 13:03:09 -07003534
3535 REG_WR(bp, BNX2_EMAC_MODE, val);
3536
3537 /* receive all multicast */
3538 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3539 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3540 0xffffffff);
3541 }
3542 REG_WR(bp, BNX2_EMAC_RX_MODE,
3543 BNX2_EMAC_RX_MODE_SORT_MODE);
3544
3545 val = 1 | BNX2_RPM_SORT_USER0_BC_EN |
3546 BNX2_RPM_SORT_USER0_MC_EN;
3547 REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3548 REG_WR(bp, BNX2_RPM_SORT_USER0, val);
3549 REG_WR(bp, BNX2_RPM_SORT_USER0, val |
3550 BNX2_RPM_SORT_USER0_ENA);
3551
3552 /* Need to enable EMAC and RPM for WOL. */
3553 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
3554 BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE |
3555 BNX2_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE |
3556 BNX2_MISC_ENABLE_SET_BITS_EMAC_ENABLE);
3557
3558 val = REG_RD(bp, BNX2_RPM_CONFIG);
3559 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
3560 REG_WR(bp, BNX2_RPM_CONFIG, val);
3561
3562 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
3563 }
3564 else {
3565 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
3566 }
3567
David S. Millerf86e82f2008-01-21 17:15:40 -08003568 if (!(bp->flags & BNX2_FLAG_NO_WOL))
Michael Chandda1e392006-01-23 16:08:14 -08003569 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT3 | wol_msg, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003570
3571 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
3572 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
3573 (CHIP_ID(bp) == CHIP_ID_5706_A1)) {
3574
3575 if (bp->wol)
3576 pmcsr |= 3;
3577 }
3578 else {
3579 pmcsr |= 3;
3580 }
3581 if (bp->wol) {
3582 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
3583 }
3584 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
3585 pmcsr);
3586
3587 /* No more memory access after this point until
3588 * device is brought back to D0.
3589 */
3590 udelay(50);
3591 break;
3592 }
3593 default:
3594 return -EINVAL;
3595 }
3596 return 0;
3597}
3598
3599static int
3600bnx2_acquire_nvram_lock(struct bnx2 *bp)
3601{
3602 u32 val;
3603 int j;
3604
3605 /* Request access to the flash interface. */
3606 REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_SET2);
3607 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3608 val = REG_RD(bp, BNX2_NVM_SW_ARB);
3609 if (val & BNX2_NVM_SW_ARB_ARB_ARB2)
3610 break;
3611
3612 udelay(5);
3613 }
3614
3615 if (j >= NVRAM_TIMEOUT_COUNT)
3616 return -EBUSY;
3617
3618 return 0;
3619}
3620
3621static int
3622bnx2_release_nvram_lock(struct bnx2 *bp)
3623{
3624 int j;
3625 u32 val;
3626
3627 /* Relinquish nvram interface. */
3628 REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_CLR2);
3629
3630 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3631 val = REG_RD(bp, BNX2_NVM_SW_ARB);
3632 if (!(val & BNX2_NVM_SW_ARB_ARB_ARB2))
3633 break;
3634
3635 udelay(5);
3636 }
3637
3638 if (j >= NVRAM_TIMEOUT_COUNT)
3639 return -EBUSY;
3640
3641 return 0;
3642}
3643
3644
3645static int
3646bnx2_enable_nvram_write(struct bnx2 *bp)
3647{
3648 u32 val;
3649
3650 val = REG_RD(bp, BNX2_MISC_CFG);
3651 REG_WR(bp, BNX2_MISC_CFG, val | BNX2_MISC_CFG_NVM_WR_EN_PCI);
3652
Michael Chane30372c2007-07-16 18:26:23 -07003653 if (bp->flash_info->flags & BNX2_NV_WREN) {
Michael Chanb6016b72005-05-26 13:03:09 -07003654 int j;
3655
3656 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3657 REG_WR(bp, BNX2_NVM_COMMAND,
3658 BNX2_NVM_COMMAND_WREN | BNX2_NVM_COMMAND_DOIT);
3659
3660 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3661 udelay(5);
3662
3663 val = REG_RD(bp, BNX2_NVM_COMMAND);
3664 if (val & BNX2_NVM_COMMAND_DONE)
3665 break;
3666 }
3667
3668 if (j >= NVRAM_TIMEOUT_COUNT)
3669 return -EBUSY;
3670 }
3671 return 0;
3672}
3673
3674static void
3675bnx2_disable_nvram_write(struct bnx2 *bp)
3676{
3677 u32 val;
3678
3679 val = REG_RD(bp, BNX2_MISC_CFG);
3680 REG_WR(bp, BNX2_MISC_CFG, val & ~BNX2_MISC_CFG_NVM_WR_EN);
3681}
3682
3683
3684static void
3685bnx2_enable_nvram_access(struct bnx2 *bp)
3686{
3687 u32 val;
3688
3689 val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
3690 /* Enable both bits, even on read. */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003691 REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07003692 val | BNX2_NVM_ACCESS_ENABLE_EN | BNX2_NVM_ACCESS_ENABLE_WR_EN);
3693}
3694
3695static void
3696bnx2_disable_nvram_access(struct bnx2 *bp)
3697{
3698 u32 val;
3699
3700 val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
3701 /* Disable both bits, even after read. */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003702 REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07003703 val & ~(BNX2_NVM_ACCESS_ENABLE_EN |
3704 BNX2_NVM_ACCESS_ENABLE_WR_EN));
3705}
3706
3707static int
3708bnx2_nvram_erase_page(struct bnx2 *bp, u32 offset)
3709{
3710 u32 cmd;
3711 int j;
3712
Michael Chane30372c2007-07-16 18:26:23 -07003713 if (bp->flash_info->flags & BNX2_NV_BUFFERED)
Michael Chanb6016b72005-05-26 13:03:09 -07003714 /* Buffered flash, no erase needed */
3715 return 0;
3716
3717 /* Build an erase command */
3718 cmd = BNX2_NVM_COMMAND_ERASE | BNX2_NVM_COMMAND_WR |
3719 BNX2_NVM_COMMAND_DOIT;
3720
3721 /* Need to clear DONE bit separately. */
3722 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3723
3724 /* Address of the NVRAM to read from. */
3725 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
3726
3727 /* Issue an erase command. */
3728 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
3729
3730 /* Wait for completion. */
3731 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3732 u32 val;
3733
3734 udelay(5);
3735
3736 val = REG_RD(bp, BNX2_NVM_COMMAND);
3737 if (val & BNX2_NVM_COMMAND_DONE)
3738 break;
3739 }
3740
3741 if (j >= NVRAM_TIMEOUT_COUNT)
3742 return -EBUSY;
3743
3744 return 0;
3745}
3746
3747static int
3748bnx2_nvram_read_dword(struct bnx2 *bp, u32 offset, u8 *ret_val, u32 cmd_flags)
3749{
3750 u32 cmd;
3751 int j;
3752
3753 /* Build the command word. */
3754 cmd = BNX2_NVM_COMMAND_DOIT | cmd_flags;
3755
Michael Chane30372c2007-07-16 18:26:23 -07003756 /* Calculate an offset of a buffered flash, not needed for 5709. */
3757 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07003758 offset = ((offset / bp->flash_info->page_size) <<
3759 bp->flash_info->page_bits) +
3760 (offset % bp->flash_info->page_size);
3761 }
3762
3763 /* Need to clear DONE bit separately. */
3764 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3765
3766 /* Address of the NVRAM to read from. */
3767 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
3768
3769 /* Issue a read command. */
3770 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
3771
3772 /* Wait for completion. */
3773 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3774 u32 val;
3775
3776 udelay(5);
3777
3778 val = REG_RD(bp, BNX2_NVM_COMMAND);
3779 if (val & BNX2_NVM_COMMAND_DONE) {
Al Virob491edd2007-12-22 19:44:51 +00003780 __be32 v = cpu_to_be32(REG_RD(bp, BNX2_NVM_READ));
3781 memcpy(ret_val, &v, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07003782 break;
3783 }
3784 }
3785 if (j >= NVRAM_TIMEOUT_COUNT)
3786 return -EBUSY;
3787
3788 return 0;
3789}
3790
3791
3792static int
3793bnx2_nvram_write_dword(struct bnx2 *bp, u32 offset, u8 *val, u32 cmd_flags)
3794{
Al Virob491edd2007-12-22 19:44:51 +00003795 u32 cmd;
3796 __be32 val32;
Michael Chanb6016b72005-05-26 13:03:09 -07003797 int j;
3798
3799 /* Build the command word. */
3800 cmd = BNX2_NVM_COMMAND_DOIT | BNX2_NVM_COMMAND_WR | cmd_flags;
3801
Michael Chane30372c2007-07-16 18:26:23 -07003802 /* Calculate an offset of a buffered flash, not needed for 5709. */
3803 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07003804 offset = ((offset / bp->flash_info->page_size) <<
3805 bp->flash_info->page_bits) +
3806 (offset % bp->flash_info->page_size);
3807 }
3808
3809 /* Need to clear DONE bit separately. */
3810 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3811
3812 memcpy(&val32, val, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07003813
3814 /* Write the data. */
Al Virob491edd2007-12-22 19:44:51 +00003815 REG_WR(bp, BNX2_NVM_WRITE, be32_to_cpu(val32));
Michael Chanb6016b72005-05-26 13:03:09 -07003816
3817 /* Address of the NVRAM to write to. */
3818 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
3819
3820 /* Issue the write command. */
3821 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
3822
3823 /* Wait for completion. */
3824 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3825 udelay(5);
3826
3827 if (REG_RD(bp, BNX2_NVM_COMMAND) & BNX2_NVM_COMMAND_DONE)
3828 break;
3829 }
3830 if (j >= NVRAM_TIMEOUT_COUNT)
3831 return -EBUSY;
3832
3833 return 0;
3834}
3835
3836static int
3837bnx2_init_nvram(struct bnx2 *bp)
3838{
3839 u32 val;
Michael Chane30372c2007-07-16 18:26:23 -07003840 int j, entry_count, rc = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003841 struct flash_spec *flash;
3842
Michael Chane30372c2007-07-16 18:26:23 -07003843 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3844 bp->flash_info = &flash_5709;
3845 goto get_flash_size;
3846 }
3847
Michael Chanb6016b72005-05-26 13:03:09 -07003848 /* Determine the selected interface. */
3849 val = REG_RD(bp, BNX2_NVM_CFG1);
3850
Denis Chengff8ac602007-09-02 18:30:18 +08003851 entry_count = ARRAY_SIZE(flash_table);
Michael Chanb6016b72005-05-26 13:03:09 -07003852
Michael Chanb6016b72005-05-26 13:03:09 -07003853 if (val & 0x40000000) {
3854
3855 /* Flash interface has been reconfigured */
3856 for (j = 0, flash = &flash_table[0]; j < entry_count;
Michael Chan37137702005-11-04 08:49:17 -08003857 j++, flash++) {
3858 if ((val & FLASH_BACKUP_STRAP_MASK) ==
3859 (flash->config1 & FLASH_BACKUP_STRAP_MASK)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003860 bp->flash_info = flash;
3861 break;
3862 }
3863 }
3864 }
3865 else {
Michael Chan37137702005-11-04 08:49:17 -08003866 u32 mask;
Michael Chanb6016b72005-05-26 13:03:09 -07003867 /* Not yet been reconfigured */
3868
Michael Chan37137702005-11-04 08:49:17 -08003869 if (val & (1 << 23))
3870 mask = FLASH_BACKUP_STRAP_MASK;
3871 else
3872 mask = FLASH_STRAP_MASK;
3873
Michael Chanb6016b72005-05-26 13:03:09 -07003874 for (j = 0, flash = &flash_table[0]; j < entry_count;
3875 j++, flash++) {
3876
Michael Chan37137702005-11-04 08:49:17 -08003877 if ((val & mask) == (flash->strapping & mask)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003878 bp->flash_info = flash;
3879
3880 /* Request access to the flash interface. */
3881 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
3882 return rc;
3883
3884 /* Enable access to flash interface */
3885 bnx2_enable_nvram_access(bp);
3886
3887 /* Reconfigure the flash interface */
3888 REG_WR(bp, BNX2_NVM_CFG1, flash->config1);
3889 REG_WR(bp, BNX2_NVM_CFG2, flash->config2);
3890 REG_WR(bp, BNX2_NVM_CFG3, flash->config3);
3891 REG_WR(bp, BNX2_NVM_WRITE1, flash->write1);
3892
3893 /* Disable access to flash interface */
3894 bnx2_disable_nvram_access(bp);
3895 bnx2_release_nvram_lock(bp);
3896
3897 break;
3898 }
3899 }
3900 } /* if (val & 0x40000000) */
3901
3902 if (j == entry_count) {
3903 bp->flash_info = NULL;
John W. Linville2f23c522005-11-10 12:57:33 -08003904 printk(KERN_ALERT PFX "Unknown flash/EEPROM type.\n");
Michael Chan1122db72006-01-23 16:11:42 -08003905 return -ENODEV;
Michael Chanb6016b72005-05-26 13:03:09 -07003906 }
3907
Michael Chane30372c2007-07-16 18:26:23 -07003908get_flash_size:
Michael Chan2726d6e2008-01-29 21:35:05 -08003909 val = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG2);
Michael Chan1122db72006-01-23 16:11:42 -08003910 val &= BNX2_SHARED_HW_CFG2_NVM_SIZE_MASK;
3911 if (val)
3912 bp->flash_size = val;
3913 else
3914 bp->flash_size = bp->flash_info->total_size;
3915
Michael Chanb6016b72005-05-26 13:03:09 -07003916 return rc;
3917}
3918
3919static int
3920bnx2_nvram_read(struct bnx2 *bp, u32 offset, u8 *ret_buf,
3921 int buf_size)
3922{
3923 int rc = 0;
3924 u32 cmd_flags, offset32, len32, extra;
3925
3926 if (buf_size == 0)
3927 return 0;
3928
3929 /* Request access to the flash interface. */
3930 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
3931 return rc;
3932
3933 /* Enable access to flash interface */
3934 bnx2_enable_nvram_access(bp);
3935
3936 len32 = buf_size;
3937 offset32 = offset;
3938 extra = 0;
3939
3940 cmd_flags = 0;
3941
3942 if (offset32 & 3) {
3943 u8 buf[4];
3944 u32 pre_len;
3945
3946 offset32 &= ~3;
3947 pre_len = 4 - (offset & 3);
3948
3949 if (pre_len >= len32) {
3950 pre_len = len32;
3951 cmd_flags = BNX2_NVM_COMMAND_FIRST |
3952 BNX2_NVM_COMMAND_LAST;
3953 }
3954 else {
3955 cmd_flags = BNX2_NVM_COMMAND_FIRST;
3956 }
3957
3958 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
3959
3960 if (rc)
3961 return rc;
3962
3963 memcpy(ret_buf, buf + (offset & 3), pre_len);
3964
3965 offset32 += 4;
3966 ret_buf += pre_len;
3967 len32 -= pre_len;
3968 }
3969 if (len32 & 3) {
3970 extra = 4 - (len32 & 3);
3971 len32 = (len32 + 4) & ~3;
3972 }
3973
3974 if (len32 == 4) {
3975 u8 buf[4];
3976
3977 if (cmd_flags)
3978 cmd_flags = BNX2_NVM_COMMAND_LAST;
3979 else
3980 cmd_flags = BNX2_NVM_COMMAND_FIRST |
3981 BNX2_NVM_COMMAND_LAST;
3982
3983 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
3984
3985 memcpy(ret_buf, buf, 4 - extra);
3986 }
3987 else if (len32 > 0) {
3988 u8 buf[4];
3989
3990 /* Read the first word. */
3991 if (cmd_flags)
3992 cmd_flags = 0;
3993 else
3994 cmd_flags = BNX2_NVM_COMMAND_FIRST;
3995
3996 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, cmd_flags);
3997
3998 /* Advance to the next dword. */
3999 offset32 += 4;
4000 ret_buf += 4;
4001 len32 -= 4;
4002
4003 while (len32 > 4 && rc == 0) {
4004 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, 0);
4005
4006 /* Advance to the next dword. */
4007 offset32 += 4;
4008 ret_buf += 4;
4009 len32 -= 4;
4010 }
4011
4012 if (rc)
4013 return rc;
4014
4015 cmd_flags = BNX2_NVM_COMMAND_LAST;
4016 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4017
4018 memcpy(ret_buf, buf, 4 - extra);
4019 }
4020
4021 /* Disable access to flash interface */
4022 bnx2_disable_nvram_access(bp);
4023
4024 bnx2_release_nvram_lock(bp);
4025
4026 return rc;
4027}
4028
4029static int
4030bnx2_nvram_write(struct bnx2 *bp, u32 offset, u8 *data_buf,
4031 int buf_size)
4032{
4033 u32 written, offset32, len32;
Michael Chane6be7632007-01-08 19:56:13 -08004034 u8 *buf, start[4], end[4], *align_buf = NULL, *flash_buffer = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07004035 int rc = 0;
4036 int align_start, align_end;
4037
4038 buf = data_buf;
4039 offset32 = offset;
4040 len32 = buf_size;
4041 align_start = align_end = 0;
4042
4043 if ((align_start = (offset32 & 3))) {
4044 offset32 &= ~3;
Michael Chanc8738792007-03-30 14:53:06 -07004045 len32 += align_start;
4046 if (len32 < 4)
4047 len32 = 4;
Michael Chanb6016b72005-05-26 13:03:09 -07004048 if ((rc = bnx2_nvram_read(bp, offset32, start, 4)))
4049 return rc;
4050 }
4051
4052 if (len32 & 3) {
Michael Chanc8738792007-03-30 14:53:06 -07004053 align_end = 4 - (len32 & 3);
4054 len32 += align_end;
4055 if ((rc = bnx2_nvram_read(bp, offset32 + len32 - 4, end, 4)))
4056 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004057 }
4058
4059 if (align_start || align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004060 align_buf = kmalloc(len32, GFP_KERNEL);
4061 if (align_buf == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07004062 return -ENOMEM;
4063 if (align_start) {
Michael Chane6be7632007-01-08 19:56:13 -08004064 memcpy(align_buf, start, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004065 }
4066 if (align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004067 memcpy(align_buf + len32 - 4, end, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004068 }
Michael Chane6be7632007-01-08 19:56:13 -08004069 memcpy(align_buf + align_start, data_buf, buf_size);
4070 buf = align_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07004071 }
4072
Michael Chane30372c2007-07-16 18:26:23 -07004073 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanae181bc2006-05-22 16:39:20 -07004074 flash_buffer = kmalloc(264, GFP_KERNEL);
4075 if (flash_buffer == NULL) {
4076 rc = -ENOMEM;
4077 goto nvram_write_end;
4078 }
4079 }
4080
Michael Chanb6016b72005-05-26 13:03:09 -07004081 written = 0;
4082 while ((written < len32) && (rc == 0)) {
4083 u32 page_start, page_end, data_start, data_end;
4084 u32 addr, cmd_flags;
4085 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07004086
4087 /* Find the page_start addr */
4088 page_start = offset32 + written;
4089 page_start -= (page_start % bp->flash_info->page_size);
4090 /* Find the page_end addr */
4091 page_end = page_start + bp->flash_info->page_size;
4092 /* Find the data_start addr */
4093 data_start = (written == 0) ? offset32 : page_start;
4094 /* Find the data_end addr */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004095 data_end = (page_end > offset32 + len32) ?
Michael Chanb6016b72005-05-26 13:03:09 -07004096 (offset32 + len32) : page_end;
4097
4098 /* Request access to the flash interface. */
4099 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4100 goto nvram_write_end;
4101
4102 /* Enable access to flash interface */
4103 bnx2_enable_nvram_access(bp);
4104
4105 cmd_flags = BNX2_NVM_COMMAND_FIRST;
Michael Chane30372c2007-07-16 18:26:23 -07004106 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004107 int j;
4108
4109 /* Read the whole page into the buffer
4110 * (non-buffer flash only) */
4111 for (j = 0; j < bp->flash_info->page_size; j += 4) {
4112 if (j == (bp->flash_info->page_size - 4)) {
4113 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4114 }
4115 rc = bnx2_nvram_read_dword(bp,
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004116 page_start + j,
4117 &flash_buffer[j],
Michael Chanb6016b72005-05-26 13:03:09 -07004118 cmd_flags);
4119
4120 if (rc)
4121 goto nvram_write_end;
4122
4123 cmd_flags = 0;
4124 }
4125 }
4126
4127 /* Enable writes to flash interface (unlock write-protect) */
4128 if ((rc = bnx2_enable_nvram_write(bp)) != 0)
4129 goto nvram_write_end;
4130
Michael Chanb6016b72005-05-26 13:03:09 -07004131 /* Loop to write back the buffer data from page_start to
4132 * data_start */
4133 i = 0;
Michael Chane30372c2007-07-16 18:26:23 -07004134 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanc8738792007-03-30 14:53:06 -07004135 /* Erase the page */
4136 if ((rc = bnx2_nvram_erase_page(bp, page_start)) != 0)
4137 goto nvram_write_end;
4138
4139 /* Re-enable the write again for the actual write */
4140 bnx2_enable_nvram_write(bp);
4141
Michael Chanb6016b72005-05-26 13:03:09 -07004142 for (addr = page_start; addr < data_start;
4143 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004144
Michael Chanb6016b72005-05-26 13:03:09 -07004145 rc = bnx2_nvram_write_dword(bp, addr,
4146 &flash_buffer[i], cmd_flags);
4147
4148 if (rc != 0)
4149 goto nvram_write_end;
4150
4151 cmd_flags = 0;
4152 }
4153 }
4154
4155 /* Loop to write the new data from data_start to data_end */
Michael Chanbae25762006-05-22 16:38:38 -07004156 for (addr = data_start; addr < data_end; addr += 4, i += 4) {
Michael Chanb6016b72005-05-26 13:03:09 -07004157 if ((addr == page_end - 4) ||
Michael Chane30372c2007-07-16 18:26:23 -07004158 ((bp->flash_info->flags & BNX2_NV_BUFFERED) &&
Michael Chanb6016b72005-05-26 13:03:09 -07004159 (addr == data_end - 4))) {
4160
4161 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4162 }
4163 rc = bnx2_nvram_write_dword(bp, addr, buf,
4164 cmd_flags);
4165
4166 if (rc != 0)
4167 goto nvram_write_end;
4168
4169 cmd_flags = 0;
4170 buf += 4;
4171 }
4172
4173 /* Loop to write back the buffer data from data_end
4174 * to page_end */
Michael Chane30372c2007-07-16 18:26:23 -07004175 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004176 for (addr = data_end; addr < page_end;
4177 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004178
Michael Chanb6016b72005-05-26 13:03:09 -07004179 if (addr == page_end-4) {
4180 cmd_flags = BNX2_NVM_COMMAND_LAST;
4181 }
4182 rc = bnx2_nvram_write_dword(bp, addr,
4183 &flash_buffer[i], cmd_flags);
4184
4185 if (rc != 0)
4186 goto nvram_write_end;
4187
4188 cmd_flags = 0;
4189 }
4190 }
4191
4192 /* Disable writes to flash interface (lock write-protect) */
4193 bnx2_disable_nvram_write(bp);
4194
4195 /* Disable access to flash interface */
4196 bnx2_disable_nvram_access(bp);
4197 bnx2_release_nvram_lock(bp);
4198
4199 /* Increment written */
4200 written += data_end - data_start;
4201 }
4202
4203nvram_write_end:
Michael Chane6be7632007-01-08 19:56:13 -08004204 kfree(flash_buffer);
4205 kfree(align_buf);
Michael Chanb6016b72005-05-26 13:03:09 -07004206 return rc;
4207}
4208
Michael Chan0d8a6572007-07-07 22:49:43 -07004209static void
4210bnx2_init_remote_phy(struct bnx2 *bp)
4211{
4212 u32 val;
4213
Michael Chan583c28e2008-01-21 19:51:35 -08004214 bp->phy_flags &= ~BNX2_PHY_FLAG_REMOTE_PHY_CAP;
4215 if (!(bp->phy_flags & BNX2_PHY_FLAG_SERDES))
Michael Chan0d8a6572007-07-07 22:49:43 -07004216 return;
4217
Michael Chan2726d6e2008-01-29 21:35:05 -08004218 val = bnx2_shmem_rd(bp, BNX2_FW_CAP_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07004219 if ((val & BNX2_FW_CAP_SIGNATURE_MASK) != BNX2_FW_CAP_SIGNATURE)
4220 return;
4221
4222 if (val & BNX2_FW_CAP_REMOTE_PHY_CAPABLE) {
Michael Chan583c28e2008-01-21 19:51:35 -08004223 bp->phy_flags |= BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan0d8a6572007-07-07 22:49:43 -07004224
Michael Chan2726d6e2008-01-29 21:35:05 -08004225 val = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
Michael Chan0d8a6572007-07-07 22:49:43 -07004226 if (val & BNX2_LINK_STATUS_SERDES_LINK)
4227 bp->phy_port = PORT_FIBRE;
4228 else
4229 bp->phy_port = PORT_TP;
Michael Chan489310a2007-10-10 16:16:31 -07004230
4231 if (netif_running(bp->dev)) {
4232 u32 sig;
4233
Michael Chan489310a2007-10-10 16:16:31 -07004234 sig = BNX2_DRV_ACK_CAP_SIGNATURE |
4235 BNX2_FW_CAP_REMOTE_PHY_CAPABLE;
Michael Chan2726d6e2008-01-29 21:35:05 -08004236 bnx2_shmem_wr(bp, BNX2_DRV_ACK_CAP_MB, sig);
Michael Chan489310a2007-10-10 16:16:31 -07004237 }
Michael Chan0d8a6572007-07-07 22:49:43 -07004238 }
4239}
4240
Michael Chanb4b36042007-12-20 19:59:30 -08004241static void
4242bnx2_setup_msix_tbl(struct bnx2 *bp)
4243{
4244 REG_WR(bp, BNX2_PCI_GRC_WINDOW_ADDR, BNX2_PCI_GRC_WINDOW_ADDR_SEP_WIN);
4245
4246 REG_WR(bp, BNX2_PCI_GRC_WINDOW2_ADDR, BNX2_MSIX_TABLE_ADDR);
4247 REG_WR(bp, BNX2_PCI_GRC_WINDOW3_ADDR, BNX2_MSIX_PBA_ADDR);
4248}
4249
Michael Chanb6016b72005-05-26 13:03:09 -07004250static int
4251bnx2_reset_chip(struct bnx2 *bp, u32 reset_code)
4252{
4253 u32 val;
4254 int i, rc = 0;
Michael Chan489310a2007-10-10 16:16:31 -07004255 u8 old_port;
Michael Chanb6016b72005-05-26 13:03:09 -07004256
4257 /* Wait for the current PCI transaction to complete before
4258 * issuing a reset. */
4259 REG_WR(bp, BNX2_MISC_ENABLE_CLR_BITS,
4260 BNX2_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE |
4261 BNX2_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE |
4262 BNX2_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE |
4263 BNX2_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE);
4264 val = REG_RD(bp, BNX2_MISC_ENABLE_CLR_BITS);
4265 udelay(5);
4266
Michael Chanb090ae22006-01-23 16:07:10 -08004267 /* Wait for the firmware to tell us it is ok to issue a reset. */
4268 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT0 | reset_code, 1);
4269
Michael Chanb6016b72005-05-26 13:03:09 -07004270 /* Deposit a driver reset signature so the firmware knows that
4271 * this is a soft reset. */
Michael Chan2726d6e2008-01-29 21:35:05 -08004272 bnx2_shmem_wr(bp, BNX2_DRV_RESET_SIGNATURE,
4273 BNX2_DRV_RESET_SIGNATURE_MAGIC);
Michael Chanb6016b72005-05-26 13:03:09 -07004274
Michael Chanb6016b72005-05-26 13:03:09 -07004275 /* Do a dummy read to force the chip to complete all current transaction
4276 * before we issue a reset. */
4277 val = REG_RD(bp, BNX2_MISC_ID);
4278
Michael Chan234754d2006-11-19 14:11:41 -08004279 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4280 REG_WR(bp, BNX2_MISC_COMMAND, BNX2_MISC_COMMAND_SW_RESET);
4281 REG_RD(bp, BNX2_MISC_COMMAND);
4282 udelay(5);
Michael Chanb6016b72005-05-26 13:03:09 -07004283
Michael Chan234754d2006-11-19 14:11:41 -08004284 val = BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4285 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
Michael Chanb6016b72005-05-26 13:03:09 -07004286
Michael Chan234754d2006-11-19 14:11:41 -08004287 pci_write_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004288
Michael Chan234754d2006-11-19 14:11:41 -08004289 } else {
4290 val = BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4291 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4292 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
4293
4294 /* Chip reset. */
4295 REG_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
4296
Michael Chan594a9df2007-08-28 15:39:42 -07004297 /* Reading back any register after chip reset will hang the
4298 * bus on 5706 A0 and A1. The msleep below provides plenty
4299 * of margin for write posting.
4300 */
Michael Chan234754d2006-11-19 14:11:41 -08004301 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
Arjan van de Ven8e545882007-08-28 14:34:43 -07004302 (CHIP_ID(bp) == CHIP_ID_5706_A1))
4303 msleep(20);
Michael Chanb6016b72005-05-26 13:03:09 -07004304
Michael Chan234754d2006-11-19 14:11:41 -08004305 /* Reset takes approximate 30 usec */
4306 for (i = 0; i < 10; i++) {
4307 val = REG_RD(bp, BNX2_PCICFG_MISC_CONFIG);
4308 if ((val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4309 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) == 0)
4310 break;
4311 udelay(10);
4312 }
4313
4314 if (val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4315 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) {
4316 printk(KERN_ERR PFX "Chip reset did not complete\n");
4317 return -EBUSY;
4318 }
Michael Chanb6016b72005-05-26 13:03:09 -07004319 }
4320
4321 /* Make sure byte swapping is properly configured. */
4322 val = REG_RD(bp, BNX2_PCI_SWAP_DIAG0);
4323 if (val != 0x01020304) {
4324 printk(KERN_ERR PFX "Chip not in correct endian mode\n");
4325 return -ENODEV;
4326 }
4327
Michael Chanb6016b72005-05-26 13:03:09 -07004328 /* Wait for the firmware to finish its initialization. */
Michael Chanb090ae22006-01-23 16:07:10 -08004329 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT1 | reset_code, 0);
4330 if (rc)
4331 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004332
Michael Chan0d8a6572007-07-07 22:49:43 -07004333 spin_lock_bh(&bp->phy_lock);
Michael Chan489310a2007-10-10 16:16:31 -07004334 old_port = bp->phy_port;
Michael Chan0d8a6572007-07-07 22:49:43 -07004335 bnx2_init_remote_phy(bp);
Michael Chan583c28e2008-01-21 19:51:35 -08004336 if ((bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) &&
4337 old_port != bp->phy_port)
Michael Chan0d8a6572007-07-07 22:49:43 -07004338 bnx2_set_default_remote_link(bp);
4339 spin_unlock_bh(&bp->phy_lock);
4340
Michael Chanb6016b72005-05-26 13:03:09 -07004341 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
4342 /* Adjust the voltage regular to two steps lower. The default
4343 * of this register is 0x0000000e. */
4344 REG_WR(bp, BNX2_MISC_VREG_CONTROL, 0x000000fa);
4345
4346 /* Remove bad rbuf memory from the free pool. */
4347 rc = bnx2_alloc_bad_rbuf(bp);
4348 }
4349
David S. Millerf86e82f2008-01-21 17:15:40 -08004350 if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chanb4b36042007-12-20 19:59:30 -08004351 bnx2_setup_msix_tbl(bp);
4352
Michael Chanb6016b72005-05-26 13:03:09 -07004353 return rc;
4354}
4355
4356static int
4357bnx2_init_chip(struct bnx2 *bp)
4358{
4359 u32 val;
Michael Chanb4b36042007-12-20 19:59:30 -08004360 int rc, i;
Michael Chanb6016b72005-05-26 13:03:09 -07004361
4362 /* Make sure the interrupt is not active. */
4363 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
4364
4365 val = BNX2_DMA_CONFIG_DATA_BYTE_SWAP |
4366 BNX2_DMA_CONFIG_DATA_WORD_SWAP |
4367#ifdef __BIG_ENDIAN
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004368 BNX2_DMA_CONFIG_CNTL_BYTE_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004369#endif
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004370 BNX2_DMA_CONFIG_CNTL_WORD_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004371 DMA_READ_CHANS << 12 |
4372 DMA_WRITE_CHANS << 16;
4373
4374 val |= (0x2 << 20) | (1 << 11);
4375
David S. Millerf86e82f2008-01-21 17:15:40 -08004376 if ((bp->flags & BNX2_FLAG_PCIX) && (bp->bus_speed_mhz == 133))
Michael Chanb6016b72005-05-26 13:03:09 -07004377 val |= (1 << 23);
4378
4379 if ((CHIP_NUM(bp) == CHIP_NUM_5706) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08004380 (CHIP_ID(bp) != CHIP_ID_5706_A0) && !(bp->flags & BNX2_FLAG_PCIX))
Michael Chanb6016b72005-05-26 13:03:09 -07004381 val |= BNX2_DMA_CONFIG_CNTL_PING_PONG_DMA;
4382
4383 REG_WR(bp, BNX2_DMA_CONFIG, val);
4384
4385 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
4386 val = REG_RD(bp, BNX2_TDMA_CONFIG);
4387 val |= BNX2_TDMA_CONFIG_ONE_DMA;
4388 REG_WR(bp, BNX2_TDMA_CONFIG, val);
4389 }
4390
David S. Millerf86e82f2008-01-21 17:15:40 -08004391 if (bp->flags & BNX2_FLAG_PCIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07004392 u16 val16;
4393
4394 pci_read_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4395 &val16);
4396 pci_write_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4397 val16 & ~PCI_X_CMD_ERO);
4398 }
4399
4400 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
4401 BNX2_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE |
4402 BNX2_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE |
4403 BNX2_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE);
4404
4405 /* Initialize context mapping and zero out the quick contexts. The
4406 * context block must have already been enabled. */
Michael Chan641bdcd2007-06-04 21:22:24 -07004407 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4408 rc = bnx2_init_5709_context(bp);
4409 if (rc)
4410 return rc;
4411 } else
Michael Chan59b47d82006-11-19 14:10:45 -08004412 bnx2_init_context(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07004413
Michael Chanfba9fe92006-06-12 22:21:25 -07004414 if ((rc = bnx2_init_cpus(bp)) != 0)
4415 return rc;
4416
Michael Chanb6016b72005-05-26 13:03:09 -07004417 bnx2_init_nvram(bp);
4418
4419 bnx2_set_mac_addr(bp);
4420
4421 val = REG_RD(bp, BNX2_MQ_CONFIG);
4422 val &= ~BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE;
4423 val |= BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256;
Michael Chan68c9f752007-04-24 15:35:53 -07004424 if (CHIP_ID(bp) == CHIP_ID_5709_A0 || CHIP_ID(bp) == CHIP_ID_5709_A1)
4425 val |= BNX2_MQ_CONFIG_HALT_DIS;
4426
Michael Chanb6016b72005-05-26 13:03:09 -07004427 REG_WR(bp, BNX2_MQ_CONFIG, val);
4428
4429 val = 0x10000 + (MAX_CID_CNT * MB_KERNEL_CTX_SIZE);
4430 REG_WR(bp, BNX2_MQ_KNL_BYP_WIND_START, val);
4431 REG_WR(bp, BNX2_MQ_KNL_WIND_END, val);
4432
4433 val = (BCM_PAGE_BITS - 8) << 24;
4434 REG_WR(bp, BNX2_RV2P_CONFIG, val);
4435
4436 /* Configure page size. */
4437 val = REG_RD(bp, BNX2_TBDR_CONFIG);
4438 val &= ~BNX2_TBDR_CONFIG_PAGE_SIZE;
4439 val |= (BCM_PAGE_BITS - 8) << 24 | 0x40;
4440 REG_WR(bp, BNX2_TBDR_CONFIG, val);
4441
4442 val = bp->mac_addr[0] +
4443 (bp->mac_addr[1] << 8) +
4444 (bp->mac_addr[2] << 16) +
4445 bp->mac_addr[3] +
4446 (bp->mac_addr[4] << 8) +
4447 (bp->mac_addr[5] << 16);
4448 REG_WR(bp, BNX2_EMAC_BACKOFF_SEED, val);
4449
4450 /* Program the MTU. Also include 4 bytes for CRC32. */
4451 val = bp->dev->mtu + ETH_HLEN + 4;
4452 if (val > (MAX_ETHERNET_PACKET_SIZE + 4))
4453 val |= BNX2_EMAC_RX_MTU_SIZE_JUMBO_ENA;
4454 REG_WR(bp, BNX2_EMAC_RX_MTU_SIZE, val);
4455
Michael Chanb4b36042007-12-20 19:59:30 -08004456 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
4457 bp->bnx2_napi[i].last_status_idx = 0;
4458
Michael Chanb6016b72005-05-26 13:03:09 -07004459 bp->rx_mode = BNX2_EMAC_RX_MODE_SORT_MODE;
4460
4461 /* Set up how to generate a link change interrupt. */
4462 REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
4463
4464 REG_WR(bp, BNX2_HC_STATUS_ADDR_L,
4465 (u64) bp->status_blk_mapping & 0xffffffff);
4466 REG_WR(bp, BNX2_HC_STATUS_ADDR_H, (u64) bp->status_blk_mapping >> 32);
4467
4468 REG_WR(bp, BNX2_HC_STATISTICS_ADDR_L,
4469 (u64) bp->stats_blk_mapping & 0xffffffff);
4470 REG_WR(bp, BNX2_HC_STATISTICS_ADDR_H,
4471 (u64) bp->stats_blk_mapping >> 32);
4472
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004473 REG_WR(bp, BNX2_HC_TX_QUICK_CONS_TRIP,
Michael Chanb6016b72005-05-26 13:03:09 -07004474 (bp->tx_quick_cons_trip_int << 16) | bp->tx_quick_cons_trip);
4475
4476 REG_WR(bp, BNX2_HC_RX_QUICK_CONS_TRIP,
4477 (bp->rx_quick_cons_trip_int << 16) | bp->rx_quick_cons_trip);
4478
4479 REG_WR(bp, BNX2_HC_COMP_PROD_TRIP,
4480 (bp->comp_prod_trip_int << 16) | bp->comp_prod_trip);
4481
4482 REG_WR(bp, BNX2_HC_TX_TICKS, (bp->tx_ticks_int << 16) | bp->tx_ticks);
4483
4484 REG_WR(bp, BNX2_HC_RX_TICKS, (bp->rx_ticks_int << 16) | bp->rx_ticks);
4485
4486 REG_WR(bp, BNX2_HC_COM_TICKS,
4487 (bp->com_ticks_int << 16) | bp->com_ticks);
4488
4489 REG_WR(bp, BNX2_HC_CMD_TICKS,
4490 (bp->cmd_ticks_int << 16) | bp->cmd_ticks);
4491
Michael Chan02537b062007-06-04 21:24:07 -07004492 if (CHIP_NUM(bp) == CHIP_NUM_5708)
4493 REG_WR(bp, BNX2_HC_STATS_TICKS, 0);
4494 else
Michael Chan7ea69202007-07-16 18:27:10 -07004495 REG_WR(bp, BNX2_HC_STATS_TICKS, bp->stats_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07004496 REG_WR(bp, BNX2_HC_STAT_COLLECT_TICKS, 0xbb8); /* 3ms */
4497
4498 if (CHIP_ID(bp) == CHIP_ID_5706_A1)
Michael Chan8e6a72c2007-05-03 13:24:48 -07004499 val = BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004500 else {
Michael Chan8e6a72c2007-05-03 13:24:48 -07004501 val = BNX2_HC_CONFIG_RX_TMR_MODE | BNX2_HC_CONFIG_TX_TMR_MODE |
4502 BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004503 }
4504
David S. Millerf86e82f2008-01-21 17:15:40 -08004505 if (bp->flags & BNX2_FLAG_USING_MSIX) {
Michael Chan6f743ca2008-01-29 21:34:08 -08004506 u32 base = ((BNX2_TX_VEC - 1) * BNX2_HC_SB_CONFIG_SIZE) +
4507 BNX2_HC_SB_CONFIG_1;
4508
Michael Chanc76c0472007-12-20 20:01:19 -08004509 REG_WR(bp, BNX2_HC_MSIX_BIT_VECTOR,
4510 BNX2_HC_MSIX_BIT_VECTOR_VAL);
4511
Michael Chan6f743ca2008-01-29 21:34:08 -08004512 REG_WR(bp, base,
Michael Chanc76c0472007-12-20 20:01:19 -08004513 BNX2_HC_SB_CONFIG_1_TX_TMR_MODE |
4514 BNX2_HC_SB_CONFIG_1_ONE_SHOT);
4515
Michael Chan6f743ca2008-01-29 21:34:08 -08004516 REG_WR(bp, base + BNX2_HC_TX_QUICK_CONS_TRIP_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08004517 (bp->tx_quick_cons_trip_int << 16) |
4518 bp->tx_quick_cons_trip);
4519
Michael Chan6f743ca2008-01-29 21:34:08 -08004520 REG_WR(bp, base + BNX2_HC_TX_TICKS_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08004521 (bp->tx_ticks_int << 16) | bp->tx_ticks);
4522
4523 val |= BNX2_HC_CONFIG_SB_ADDR_INC_128B;
4524 }
4525
David S. Millerf86e82f2008-01-21 17:15:40 -08004526 if (bp->flags & BNX2_FLAG_ONE_SHOT_MSI)
Michael Chan8e6a72c2007-05-03 13:24:48 -07004527 val |= BNX2_HC_CONFIG_ONE_SHOT;
4528
4529 REG_WR(bp, BNX2_HC_CONFIG, val);
4530
Michael Chanb6016b72005-05-26 13:03:09 -07004531 /* Clear internal stats counters. */
4532 REG_WR(bp, BNX2_HC_COMMAND, BNX2_HC_COMMAND_CLR_STAT_NOW);
4533
Michael Chanda3e4fb2007-05-03 13:24:23 -07004534 REG_WR(bp, BNX2_HC_ATTN_BITS_ENABLE, STATUS_ATTN_EVENTS);
Michael Chanb6016b72005-05-26 13:03:09 -07004535
4536 /* Initialize the receive filter. */
4537 bnx2_set_rx_mode(bp->dev);
4538
Michael Chan0aa38df2007-06-04 21:23:06 -07004539 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4540 val = REG_RD(bp, BNX2_MISC_NEW_CORE_CTL);
4541 val |= BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
4542 REG_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
4543 }
Michael Chanb090ae22006-01-23 16:07:10 -08004544 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT2 | BNX2_DRV_MSG_CODE_RESET,
4545 0);
Michael Chanb6016b72005-05-26 13:03:09 -07004546
Michael Chandf149d72007-07-07 22:51:36 -07004547 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS, BNX2_MISC_ENABLE_DEFAULT);
Michael Chanb6016b72005-05-26 13:03:09 -07004548 REG_RD(bp, BNX2_MISC_ENABLE_SET_BITS);
4549
4550 udelay(20);
4551
Michael Chanbf5295b2006-03-23 01:11:56 -08004552 bp->hc_cmd = REG_RD(bp, BNX2_HC_COMMAND);
4553
Michael Chanb090ae22006-01-23 16:07:10 -08004554 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004555}
4556
Michael Chan59b47d82006-11-19 14:10:45 -08004557static void
Michael Chanc76c0472007-12-20 20:01:19 -08004558bnx2_clear_ring_states(struct bnx2 *bp)
4559{
4560 struct bnx2_napi *bnapi;
4561 int i;
4562
4563 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
4564 bnapi = &bp->bnx2_napi[i];
4565
4566 bnapi->tx_cons = 0;
4567 bnapi->hw_tx_cons = 0;
4568 bnapi->rx_prod_bseq = 0;
4569 bnapi->rx_prod = 0;
4570 bnapi->rx_cons = 0;
4571 bnapi->rx_pg_prod = 0;
4572 bnapi->rx_pg_cons = 0;
4573 }
4574}
4575
4576static void
Michael Chan59b47d82006-11-19 14:10:45 -08004577bnx2_init_tx_context(struct bnx2 *bp, u32 cid)
4578{
4579 u32 val, offset0, offset1, offset2, offset3;
Michael Chan62a83132008-01-29 21:35:40 -08004580 u32 cid_addr = GET_CID_ADDR(cid);
Michael Chan59b47d82006-11-19 14:10:45 -08004581
4582 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4583 offset0 = BNX2_L2CTX_TYPE_XI;
4584 offset1 = BNX2_L2CTX_CMD_TYPE_XI;
4585 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI_XI;
4586 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO_XI;
4587 } else {
4588 offset0 = BNX2_L2CTX_TYPE;
4589 offset1 = BNX2_L2CTX_CMD_TYPE;
4590 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI;
4591 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO;
4592 }
4593 val = BNX2_L2CTX_TYPE_TYPE_L2 | BNX2_L2CTX_TYPE_SIZE_L2;
Michael Chan62a83132008-01-29 21:35:40 -08004594 bnx2_ctx_wr(bp, cid_addr, offset0, val);
Michael Chan59b47d82006-11-19 14:10:45 -08004595
4596 val = BNX2_L2CTX_CMD_TYPE_TYPE_L2 | (8 << 16);
Michael Chan62a83132008-01-29 21:35:40 -08004597 bnx2_ctx_wr(bp, cid_addr, offset1, val);
Michael Chan59b47d82006-11-19 14:10:45 -08004598
4599 val = (u64) bp->tx_desc_mapping >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08004600 bnx2_ctx_wr(bp, cid_addr, offset2, val);
Michael Chan59b47d82006-11-19 14:10:45 -08004601
4602 val = (u64) bp->tx_desc_mapping & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08004603 bnx2_ctx_wr(bp, cid_addr, offset3, val);
Michael Chan59b47d82006-11-19 14:10:45 -08004604}
Michael Chanb6016b72005-05-26 13:03:09 -07004605
4606static void
4607bnx2_init_tx_ring(struct bnx2 *bp)
4608{
4609 struct tx_bd *txbd;
Michael Chanc76c0472007-12-20 20:01:19 -08004610 u32 cid = TX_CID;
4611 struct bnx2_napi *bnapi;
4612
4613 bp->tx_vec = 0;
David S. Millerf86e82f2008-01-21 17:15:40 -08004614 if (bp->flags & BNX2_FLAG_USING_MSIX) {
Michael Chanc76c0472007-12-20 20:01:19 -08004615 cid = TX_TSS_CID;
4616 bp->tx_vec = BNX2_TX_VEC;
4617 REG_WR(bp, BNX2_TSCH_TSS_CFG, BNX2_TX_INT_NUM |
4618 (TX_TSS_CID << 7));
4619 }
4620 bnapi = &bp->bnx2_napi[bp->tx_vec];
Michael Chanb6016b72005-05-26 13:03:09 -07004621
Michael Chan2f8af122006-08-15 01:39:10 -07004622 bp->tx_wake_thresh = bp->tx_ring_size / 2;
4623
Michael Chanb6016b72005-05-26 13:03:09 -07004624 txbd = &bp->tx_desc_ring[MAX_TX_DESC_CNT];
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004625
Michael Chanb6016b72005-05-26 13:03:09 -07004626 txbd->tx_bd_haddr_hi = (u64) bp->tx_desc_mapping >> 32;
4627 txbd->tx_bd_haddr_lo = (u64) bp->tx_desc_mapping & 0xffffffff;
4628
4629 bp->tx_prod = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07004630 bp->tx_prod_bseq = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004631
Michael Chan59b47d82006-11-19 14:10:45 -08004632 bp->tx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BIDX;
4633 bp->tx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BSEQ;
Michael Chanb6016b72005-05-26 13:03:09 -07004634
Michael Chan59b47d82006-11-19 14:10:45 -08004635 bnx2_init_tx_context(bp, cid);
Michael Chanb6016b72005-05-26 13:03:09 -07004636}
4637
4638static void
Michael Chan5d5d0012007-12-12 11:17:43 -08004639bnx2_init_rxbd_rings(struct rx_bd *rx_ring[], dma_addr_t dma[], u32 buf_size,
4640 int num_rings)
Michael Chanb6016b72005-05-26 13:03:09 -07004641{
Michael Chanb6016b72005-05-26 13:03:09 -07004642 int i;
Michael Chan5d5d0012007-12-12 11:17:43 -08004643 struct rx_bd *rxbd;
Michael Chanb6016b72005-05-26 13:03:09 -07004644
Michael Chan5d5d0012007-12-12 11:17:43 -08004645 for (i = 0; i < num_rings; i++) {
Michael Chan13daffa2006-03-20 17:49:20 -08004646 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07004647
Michael Chan5d5d0012007-12-12 11:17:43 -08004648 rxbd = &rx_ring[i][0];
Michael Chan13daffa2006-03-20 17:49:20 -08004649 for (j = 0; j < MAX_RX_DESC_CNT; j++, rxbd++) {
Michael Chan5d5d0012007-12-12 11:17:43 -08004650 rxbd->rx_bd_len = buf_size;
Michael Chan13daffa2006-03-20 17:49:20 -08004651 rxbd->rx_bd_flags = RX_BD_FLAGS_START | RX_BD_FLAGS_END;
4652 }
Michael Chan5d5d0012007-12-12 11:17:43 -08004653 if (i == (num_rings - 1))
Michael Chan13daffa2006-03-20 17:49:20 -08004654 j = 0;
4655 else
4656 j = i + 1;
Michael Chan5d5d0012007-12-12 11:17:43 -08004657 rxbd->rx_bd_haddr_hi = (u64) dma[j] >> 32;
4658 rxbd->rx_bd_haddr_lo = (u64) dma[j] & 0xffffffff;
Michael Chan13daffa2006-03-20 17:49:20 -08004659 }
Michael Chan5d5d0012007-12-12 11:17:43 -08004660}
4661
4662static void
4663bnx2_init_rx_ring(struct bnx2 *bp)
4664{
4665 int i;
4666 u16 prod, ring_prod;
4667 u32 val, rx_cid_addr = GET_CID_ADDR(RX_CID);
Michael Chanb4b36042007-12-20 19:59:30 -08004668 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
Michael Chan5d5d0012007-12-12 11:17:43 -08004669
Michael Chan5d5d0012007-12-12 11:17:43 -08004670 bnx2_init_rxbd_rings(bp->rx_desc_ring, bp->rx_desc_mapping,
4671 bp->rx_buf_use_size, bp->rx_max_ring);
4672
Michael Chan83e3fc82008-01-29 21:37:17 -08004673 bnx2_init_rx_context0(bp);
4674
4675 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4676 val = REG_RD(bp, BNX2_MQ_MAP_L2_5);
4677 REG_WR(bp, BNX2_MQ_MAP_L2_5, val | BNX2_MQ_MAP_L2_5_ARM);
4678 }
4679
Michael Chan62a83132008-01-29 21:35:40 -08004680 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, 0);
Michael Chan47bf4242007-12-12 11:19:12 -08004681 if (bp->rx_pg_ring_size) {
4682 bnx2_init_rxbd_rings(bp->rx_pg_desc_ring,
4683 bp->rx_pg_desc_mapping,
4684 PAGE_SIZE, bp->rx_max_pg_ring);
4685 val = (bp->rx_buf_use_size << 16) | PAGE_SIZE;
Michael Chan62a83132008-01-29 21:35:40 -08004686 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, val);
4687 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_RBDC_KEY,
Michael Chan47bf4242007-12-12 11:19:12 -08004688 BNX2_L2CTX_RBDC_JUMBO_KEY);
4689
4690 val = (u64) bp->rx_pg_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08004691 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_HI, val);
Michael Chan47bf4242007-12-12 11:19:12 -08004692
4693 val = (u64) bp->rx_pg_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08004694 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_LO, val);
Michael Chan47bf4242007-12-12 11:19:12 -08004695
4696 if (CHIP_NUM(bp) == CHIP_NUM_5709)
4697 REG_WR(bp, BNX2_MQ_MAP_L2_3, BNX2_MQ_MAP_L2_3_DEFAULT);
4698 }
Michael Chanb6016b72005-05-26 13:03:09 -07004699
Michael Chan13daffa2006-03-20 17:49:20 -08004700 val = (u64) bp->rx_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08004701 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_HI, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004702
Michael Chan13daffa2006-03-20 17:49:20 -08004703 val = (u64) bp->rx_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08004704 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_LO, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004705
Michael Chana1f60192007-12-20 19:57:19 -08004706 ring_prod = prod = bnapi->rx_pg_prod;
Michael Chan47bf4242007-12-12 11:19:12 -08004707 for (i = 0; i < bp->rx_pg_ring_size; i++) {
4708 if (bnx2_alloc_rx_page(bp, ring_prod) < 0)
4709 break;
4710 prod = NEXT_RX_BD(prod);
4711 ring_prod = RX_PG_RING_IDX(prod);
4712 }
Michael Chana1f60192007-12-20 19:57:19 -08004713 bnapi->rx_pg_prod = prod;
Michael Chan47bf4242007-12-12 11:19:12 -08004714
Michael Chana1f60192007-12-20 19:57:19 -08004715 ring_prod = prod = bnapi->rx_prod;
Michael Chan236b6392006-03-20 17:49:02 -08004716 for (i = 0; i < bp->rx_ring_size; i++) {
Michael Chana1f60192007-12-20 19:57:19 -08004717 if (bnx2_alloc_rx_skb(bp, bnapi, ring_prod) < 0) {
Michael Chanb6016b72005-05-26 13:03:09 -07004718 break;
4719 }
4720 prod = NEXT_RX_BD(prod);
4721 ring_prod = RX_RING_IDX(prod);
4722 }
Michael Chana1f60192007-12-20 19:57:19 -08004723 bnapi->rx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07004724
Michael Chana1f60192007-12-20 19:57:19 -08004725 REG_WR16(bp, MB_RX_CID_ADDR + BNX2_L2CTX_HOST_PG_BDIDX,
4726 bnapi->rx_pg_prod);
Michael Chanb6016b72005-05-26 13:03:09 -07004727 REG_WR16(bp, MB_RX_CID_ADDR + BNX2_L2CTX_HOST_BDIDX, prod);
4728
Michael Chana1f60192007-12-20 19:57:19 -08004729 REG_WR(bp, MB_RX_CID_ADDR + BNX2_L2CTX_HOST_BSEQ, bnapi->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07004730}
4731
Michael Chan5d5d0012007-12-12 11:17:43 -08004732static u32 bnx2_find_max_ring(u32 ring_size, u32 max_size)
Michael Chan13daffa2006-03-20 17:49:20 -08004733{
Michael Chan5d5d0012007-12-12 11:17:43 -08004734 u32 max, num_rings = 1;
Michael Chan13daffa2006-03-20 17:49:20 -08004735
Michael Chan5d5d0012007-12-12 11:17:43 -08004736 while (ring_size > MAX_RX_DESC_CNT) {
4737 ring_size -= MAX_RX_DESC_CNT;
Michael Chan13daffa2006-03-20 17:49:20 -08004738 num_rings++;
4739 }
4740 /* round to next power of 2 */
Michael Chan5d5d0012007-12-12 11:17:43 -08004741 max = max_size;
Michael Chan13daffa2006-03-20 17:49:20 -08004742 while ((max & num_rings) == 0)
4743 max >>= 1;
4744
4745 if (num_rings != max)
4746 max <<= 1;
4747
Michael Chan5d5d0012007-12-12 11:17:43 -08004748 return max;
4749}
4750
4751static void
4752bnx2_set_rx_ring_size(struct bnx2 *bp, u32 size)
4753{
Michael Chan84eaa182007-12-12 11:19:57 -08004754 u32 rx_size, rx_space, jumbo_size;
Michael Chan5d5d0012007-12-12 11:17:43 -08004755
4756 /* 8 for CRC and VLAN */
4757 rx_size = bp->dev->mtu + ETH_HLEN + bp->rx_offset + 8;
4758
Michael Chan84eaa182007-12-12 11:19:57 -08004759 rx_space = SKB_DATA_ALIGN(rx_size + BNX2_RX_ALIGN) + NET_SKB_PAD +
4760 sizeof(struct skb_shared_info);
4761
Michael Chan5d5d0012007-12-12 11:17:43 -08004762 bp->rx_copy_thresh = RX_COPY_THRESH;
Michael Chan47bf4242007-12-12 11:19:12 -08004763 bp->rx_pg_ring_size = 0;
4764 bp->rx_max_pg_ring = 0;
4765 bp->rx_max_pg_ring_idx = 0;
David S. Millerf86e82f2008-01-21 17:15:40 -08004766 if ((rx_space > PAGE_SIZE) && !(bp->flags & BNX2_FLAG_JUMBO_BROKEN)) {
Michael Chan84eaa182007-12-12 11:19:57 -08004767 int pages = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
4768
4769 jumbo_size = size * pages;
4770 if (jumbo_size > MAX_TOTAL_RX_PG_DESC_CNT)
4771 jumbo_size = MAX_TOTAL_RX_PG_DESC_CNT;
4772
4773 bp->rx_pg_ring_size = jumbo_size;
4774 bp->rx_max_pg_ring = bnx2_find_max_ring(jumbo_size,
4775 MAX_RX_PG_RINGS);
4776 bp->rx_max_pg_ring_idx = (bp->rx_max_pg_ring * RX_DESC_CNT) - 1;
4777 rx_size = RX_COPY_THRESH + bp->rx_offset;
4778 bp->rx_copy_thresh = 0;
4779 }
Michael Chan5d5d0012007-12-12 11:17:43 -08004780
4781 bp->rx_buf_use_size = rx_size;
4782 /* hw alignment */
4783 bp->rx_buf_size = bp->rx_buf_use_size + BNX2_RX_ALIGN;
Michael Chan1db82f22007-12-12 11:19:35 -08004784 bp->rx_jumbo_thresh = rx_size - bp->rx_offset;
Michael Chan5d5d0012007-12-12 11:17:43 -08004785 bp->rx_ring_size = size;
4786 bp->rx_max_ring = bnx2_find_max_ring(size, MAX_RX_RINGS);
Michael Chan13daffa2006-03-20 17:49:20 -08004787 bp->rx_max_ring_idx = (bp->rx_max_ring * RX_DESC_CNT) - 1;
4788}
4789
4790static void
Michael Chanb6016b72005-05-26 13:03:09 -07004791bnx2_free_tx_skbs(struct bnx2 *bp)
4792{
4793 int i;
4794
4795 if (bp->tx_buf_ring == NULL)
4796 return;
4797
4798 for (i = 0; i < TX_DESC_CNT; ) {
4799 struct sw_bd *tx_buf = &bp->tx_buf_ring[i];
4800 struct sk_buff *skb = tx_buf->skb;
4801 int j, last;
4802
4803 if (skb == NULL) {
4804 i++;
4805 continue;
4806 }
4807
4808 pci_unmap_single(bp->pdev, pci_unmap_addr(tx_buf, mapping),
4809 skb_headlen(skb), PCI_DMA_TODEVICE);
4810
4811 tx_buf->skb = NULL;
4812
4813 last = skb_shinfo(skb)->nr_frags;
4814 for (j = 0; j < last; j++) {
4815 tx_buf = &bp->tx_buf_ring[i + j + 1];
4816 pci_unmap_page(bp->pdev,
4817 pci_unmap_addr(tx_buf, mapping),
4818 skb_shinfo(skb)->frags[j].size,
4819 PCI_DMA_TODEVICE);
4820 }
Michael Chan745720e2006-06-29 12:37:41 -07004821 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07004822 i += j + 1;
4823 }
4824
4825}
4826
4827static void
4828bnx2_free_rx_skbs(struct bnx2 *bp)
4829{
4830 int i;
4831
4832 if (bp->rx_buf_ring == NULL)
4833 return;
4834
Michael Chan13daffa2006-03-20 17:49:20 -08004835 for (i = 0; i < bp->rx_max_ring_idx; i++) {
Michael Chanb6016b72005-05-26 13:03:09 -07004836 struct sw_bd *rx_buf = &bp->rx_buf_ring[i];
4837 struct sk_buff *skb = rx_buf->skb;
4838
Michael Chan05d0f1c2005-11-04 08:53:48 -08004839 if (skb == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07004840 continue;
4841
4842 pci_unmap_single(bp->pdev, pci_unmap_addr(rx_buf, mapping),
4843 bp->rx_buf_use_size, PCI_DMA_FROMDEVICE);
4844
4845 rx_buf->skb = NULL;
4846
Michael Chan745720e2006-06-29 12:37:41 -07004847 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07004848 }
Michael Chan47bf4242007-12-12 11:19:12 -08004849 for (i = 0; i < bp->rx_max_pg_ring_idx; i++)
4850 bnx2_free_rx_page(bp, i);
Michael Chanb6016b72005-05-26 13:03:09 -07004851}
4852
4853static void
4854bnx2_free_skbs(struct bnx2 *bp)
4855{
4856 bnx2_free_tx_skbs(bp);
4857 bnx2_free_rx_skbs(bp);
4858}
4859
4860static int
4861bnx2_reset_nic(struct bnx2 *bp, u32 reset_code)
4862{
4863 int rc;
4864
4865 rc = bnx2_reset_chip(bp, reset_code);
4866 bnx2_free_skbs(bp);
4867 if (rc)
4868 return rc;
4869
Michael Chanfba9fe92006-06-12 22:21:25 -07004870 if ((rc = bnx2_init_chip(bp)) != 0)
4871 return rc;
4872
Michael Chanc76c0472007-12-20 20:01:19 -08004873 bnx2_clear_ring_states(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07004874 bnx2_init_tx_ring(bp);
4875 bnx2_init_rx_ring(bp);
4876 return 0;
4877}
4878
4879static int
Michael Chan9a120bc2008-05-16 22:17:45 -07004880bnx2_init_nic(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07004881{
4882 int rc;
4883
4884 if ((rc = bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET)) != 0)
4885 return rc;
4886
Michael Chan80be4432006-11-19 14:07:28 -08004887 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07004888 bnx2_init_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07004889 bnx2_set_link(bp);
Michael Chan543a8272008-05-02 16:56:44 -07004890 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
4891 bnx2_remote_phy_event(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07004892 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07004893 return 0;
4894}
4895
4896static int
4897bnx2_test_registers(struct bnx2 *bp)
4898{
4899 int ret;
Michael Chan5bae30c2007-05-03 13:18:46 -07004900 int i, is_5709;
Arjan van de Venf71e1302006-03-03 21:33:57 -05004901 static const struct {
Michael Chanb6016b72005-05-26 13:03:09 -07004902 u16 offset;
4903 u16 flags;
Michael Chan5bae30c2007-05-03 13:18:46 -07004904#define BNX2_FL_NOT_5709 1
Michael Chanb6016b72005-05-26 13:03:09 -07004905 u32 rw_mask;
4906 u32 ro_mask;
4907 } reg_tbl[] = {
4908 { 0x006c, 0, 0x00000000, 0x0000003f },
4909 { 0x0090, 0, 0xffffffff, 0x00000000 },
4910 { 0x0094, 0, 0x00000000, 0x00000000 },
4911
Michael Chan5bae30c2007-05-03 13:18:46 -07004912 { 0x0404, BNX2_FL_NOT_5709, 0x00003f00, 0x00000000 },
4913 { 0x0418, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
4914 { 0x041c, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
4915 { 0x0420, BNX2_FL_NOT_5709, 0x00000000, 0x80ffffff },
4916 { 0x0424, BNX2_FL_NOT_5709, 0x00000000, 0x00000000 },
4917 { 0x0428, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
4918 { 0x0450, BNX2_FL_NOT_5709, 0x00000000, 0x0000ffff },
4919 { 0x0454, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
4920 { 0x0458, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
Michael Chanb6016b72005-05-26 13:03:09 -07004921
Michael Chan5bae30c2007-05-03 13:18:46 -07004922 { 0x0808, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
4923 { 0x0854, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
4924 { 0x0868, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
4925 { 0x086c, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
4926 { 0x0870, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
4927 { 0x0874, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
Michael Chanb6016b72005-05-26 13:03:09 -07004928
Michael Chan5bae30c2007-05-03 13:18:46 -07004929 { 0x0c00, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
4930 { 0x0c04, BNX2_FL_NOT_5709, 0x00000000, 0x03ff0001 },
4931 { 0x0c08, BNX2_FL_NOT_5709, 0x0f0ff073, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07004932
4933 { 0x1000, 0, 0x00000000, 0x00000001 },
Michael Chan15b169c2008-05-02 16:57:08 -07004934 { 0x1004, BNX2_FL_NOT_5709, 0x00000000, 0x000f0001 },
Michael Chanb6016b72005-05-26 13:03:09 -07004935
4936 { 0x1408, 0, 0x01c00800, 0x00000000 },
4937 { 0x149c, 0, 0x8000ffff, 0x00000000 },
4938 { 0x14a8, 0, 0x00000000, 0x000001ff },
Michael Chan5b0c76a2005-11-04 08:45:49 -08004939 { 0x14ac, 0, 0x0fffffff, 0x10000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07004940 { 0x14b0, 0, 0x00000002, 0x00000001 },
4941 { 0x14b8, 0, 0x00000000, 0x00000000 },
4942 { 0x14c0, 0, 0x00000000, 0x00000009 },
4943 { 0x14c4, 0, 0x00003fff, 0x00000000 },
4944 { 0x14cc, 0, 0x00000000, 0x00000001 },
4945 { 0x14d0, 0, 0xffffffff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07004946
4947 { 0x1800, 0, 0x00000000, 0x00000001 },
4948 { 0x1804, 0, 0x00000000, 0x00000003 },
Michael Chanb6016b72005-05-26 13:03:09 -07004949
4950 { 0x2800, 0, 0x00000000, 0x00000001 },
4951 { 0x2804, 0, 0x00000000, 0x00003f01 },
4952 { 0x2808, 0, 0x0f3f3f03, 0x00000000 },
4953 { 0x2810, 0, 0xffff0000, 0x00000000 },
4954 { 0x2814, 0, 0xffff0000, 0x00000000 },
4955 { 0x2818, 0, 0xffff0000, 0x00000000 },
4956 { 0x281c, 0, 0xffff0000, 0x00000000 },
4957 { 0x2834, 0, 0xffffffff, 0x00000000 },
4958 { 0x2840, 0, 0x00000000, 0xffffffff },
4959 { 0x2844, 0, 0x00000000, 0xffffffff },
4960 { 0x2848, 0, 0xffffffff, 0x00000000 },
4961 { 0x284c, 0, 0xf800f800, 0x07ff07ff },
4962
4963 { 0x2c00, 0, 0x00000000, 0x00000011 },
4964 { 0x2c04, 0, 0x00000000, 0x00030007 },
4965
Michael Chanb6016b72005-05-26 13:03:09 -07004966 { 0x3c00, 0, 0x00000000, 0x00000001 },
4967 { 0x3c04, 0, 0x00000000, 0x00070000 },
4968 { 0x3c08, 0, 0x00007f71, 0x07f00000 },
4969 { 0x3c0c, 0, 0x1f3ffffc, 0x00000000 },
4970 { 0x3c10, 0, 0xffffffff, 0x00000000 },
4971 { 0x3c14, 0, 0x00000000, 0xffffffff },
4972 { 0x3c18, 0, 0x00000000, 0xffffffff },
4973 { 0x3c1c, 0, 0xfffff000, 0x00000000 },
4974 { 0x3c20, 0, 0xffffff00, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07004975
4976 { 0x5004, 0, 0x00000000, 0x0000007f },
4977 { 0x5008, 0, 0x0f0007ff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07004978
Michael Chanb6016b72005-05-26 13:03:09 -07004979 { 0x5c00, 0, 0x00000000, 0x00000001 },
4980 { 0x5c04, 0, 0x00000000, 0x0003000f },
4981 { 0x5c08, 0, 0x00000003, 0x00000000 },
4982 { 0x5c0c, 0, 0x0000fff8, 0x00000000 },
4983 { 0x5c10, 0, 0x00000000, 0xffffffff },
4984 { 0x5c80, 0, 0x00000000, 0x0f7113f1 },
4985 { 0x5c84, 0, 0x00000000, 0x0000f333 },
4986 { 0x5c88, 0, 0x00000000, 0x00077373 },
4987 { 0x5c8c, 0, 0x00000000, 0x0007f737 },
4988
4989 { 0x6808, 0, 0x0000ff7f, 0x00000000 },
4990 { 0x680c, 0, 0xffffffff, 0x00000000 },
4991 { 0x6810, 0, 0xffffffff, 0x00000000 },
4992 { 0x6814, 0, 0xffffffff, 0x00000000 },
4993 { 0x6818, 0, 0xffffffff, 0x00000000 },
4994 { 0x681c, 0, 0xffffffff, 0x00000000 },
4995 { 0x6820, 0, 0x00ff00ff, 0x00000000 },
4996 { 0x6824, 0, 0x00ff00ff, 0x00000000 },
4997 { 0x6828, 0, 0x00ff00ff, 0x00000000 },
4998 { 0x682c, 0, 0x03ff03ff, 0x00000000 },
4999 { 0x6830, 0, 0x03ff03ff, 0x00000000 },
5000 { 0x6834, 0, 0x03ff03ff, 0x00000000 },
5001 { 0x6838, 0, 0x03ff03ff, 0x00000000 },
5002 { 0x683c, 0, 0x0000ffff, 0x00000000 },
5003 { 0x6840, 0, 0x00000ff0, 0x00000000 },
5004 { 0x6844, 0, 0x00ffff00, 0x00000000 },
5005 { 0x684c, 0, 0xffffffff, 0x00000000 },
5006 { 0x6850, 0, 0x7f7f7f7f, 0x00000000 },
5007 { 0x6854, 0, 0x7f7f7f7f, 0x00000000 },
5008 { 0x6858, 0, 0x7f7f7f7f, 0x00000000 },
5009 { 0x685c, 0, 0x7f7f7f7f, 0x00000000 },
5010 { 0x6908, 0, 0x00000000, 0x0001ff0f },
5011 { 0x690c, 0, 0x00000000, 0x0ffe00f0 },
5012
5013 { 0xffff, 0, 0x00000000, 0x00000000 },
5014 };
5015
5016 ret = 0;
Michael Chan5bae30c2007-05-03 13:18:46 -07005017 is_5709 = 0;
5018 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5019 is_5709 = 1;
5020
Michael Chanb6016b72005-05-26 13:03:09 -07005021 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
5022 u32 offset, rw_mask, ro_mask, save_val, val;
Michael Chan5bae30c2007-05-03 13:18:46 -07005023 u16 flags = reg_tbl[i].flags;
5024
5025 if (is_5709 && (flags & BNX2_FL_NOT_5709))
5026 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005027
5028 offset = (u32) reg_tbl[i].offset;
5029 rw_mask = reg_tbl[i].rw_mask;
5030 ro_mask = reg_tbl[i].ro_mask;
5031
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005032 save_val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005033
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005034 writel(0, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005035
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005036 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005037 if ((val & rw_mask) != 0) {
5038 goto reg_test_err;
5039 }
5040
5041 if ((val & ro_mask) != (save_val & ro_mask)) {
5042 goto reg_test_err;
5043 }
5044
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005045 writel(0xffffffff, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005046
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005047 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005048 if ((val & rw_mask) != rw_mask) {
5049 goto reg_test_err;
5050 }
5051
5052 if ((val & ro_mask) != (save_val & ro_mask)) {
5053 goto reg_test_err;
5054 }
5055
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005056 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005057 continue;
5058
5059reg_test_err:
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005060 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005061 ret = -ENODEV;
5062 break;
5063 }
5064 return ret;
5065}
5066
5067static int
5068bnx2_do_mem_test(struct bnx2 *bp, u32 start, u32 size)
5069{
Arjan van de Venf71e1302006-03-03 21:33:57 -05005070 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0x55555555,
Michael Chanb6016b72005-05-26 13:03:09 -07005071 0xaaaaaaaa , 0xaa55aa55, 0x55aa55aa };
5072 int i;
5073
5074 for (i = 0; i < sizeof(test_pattern) / 4; i++) {
5075 u32 offset;
5076
5077 for (offset = 0; offset < size; offset += 4) {
5078
Michael Chan2726d6e2008-01-29 21:35:05 -08005079 bnx2_reg_wr_ind(bp, start + offset, test_pattern[i]);
Michael Chanb6016b72005-05-26 13:03:09 -07005080
Michael Chan2726d6e2008-01-29 21:35:05 -08005081 if (bnx2_reg_rd_ind(bp, start + offset) !=
Michael Chanb6016b72005-05-26 13:03:09 -07005082 test_pattern[i]) {
5083 return -ENODEV;
5084 }
5085 }
5086 }
5087 return 0;
5088}
5089
5090static int
5091bnx2_test_memory(struct bnx2 *bp)
5092{
5093 int ret = 0;
5094 int i;
Michael Chan5bae30c2007-05-03 13:18:46 -07005095 static struct mem_entry {
Michael Chanb6016b72005-05-26 13:03:09 -07005096 u32 offset;
5097 u32 len;
Michael Chan5bae30c2007-05-03 13:18:46 -07005098 } mem_tbl_5706[] = {
Michael Chanb6016b72005-05-26 13:03:09 -07005099 { 0x60000, 0x4000 },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005100 { 0xa0000, 0x3000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005101 { 0xe0000, 0x4000 },
5102 { 0x120000, 0x4000 },
5103 { 0x1a0000, 0x4000 },
5104 { 0x160000, 0x4000 },
5105 { 0xffffffff, 0 },
Michael Chan5bae30c2007-05-03 13:18:46 -07005106 },
5107 mem_tbl_5709[] = {
5108 { 0x60000, 0x4000 },
5109 { 0xa0000, 0x3000 },
5110 { 0xe0000, 0x4000 },
5111 { 0x120000, 0x4000 },
5112 { 0x1a0000, 0x4000 },
5113 { 0xffffffff, 0 },
Michael Chanb6016b72005-05-26 13:03:09 -07005114 };
Michael Chan5bae30c2007-05-03 13:18:46 -07005115 struct mem_entry *mem_tbl;
5116
5117 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5118 mem_tbl = mem_tbl_5709;
5119 else
5120 mem_tbl = mem_tbl_5706;
Michael Chanb6016b72005-05-26 13:03:09 -07005121
5122 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
5123 if ((ret = bnx2_do_mem_test(bp, mem_tbl[i].offset,
5124 mem_tbl[i].len)) != 0) {
5125 return ret;
5126 }
5127 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005128
Michael Chanb6016b72005-05-26 13:03:09 -07005129 return ret;
5130}
5131
Michael Chanbc5a0692006-01-23 16:13:22 -08005132#define BNX2_MAC_LOOPBACK 0
5133#define BNX2_PHY_LOOPBACK 1
5134
Michael Chanb6016b72005-05-26 13:03:09 -07005135static int
Michael Chanbc5a0692006-01-23 16:13:22 -08005136bnx2_run_loopback(struct bnx2 *bp, int loopback_mode)
Michael Chanb6016b72005-05-26 13:03:09 -07005137{
5138 unsigned int pkt_size, num_pkts, i;
5139 struct sk_buff *skb, *rx_skb;
5140 unsigned char *packet;
Michael Chanbc5a0692006-01-23 16:13:22 -08005141 u16 rx_start_idx, rx_idx;
Michael Chanb6016b72005-05-26 13:03:09 -07005142 dma_addr_t map;
5143 struct tx_bd *txbd;
5144 struct sw_bd *rx_buf;
5145 struct l2_fhdr *rx_hdr;
5146 int ret = -ENODEV;
Michael Chanc76c0472007-12-20 20:01:19 -08005147 struct bnx2_napi *bnapi = &bp->bnx2_napi[0], *tx_napi;
5148
5149 tx_napi = bnapi;
David S. Millerf86e82f2008-01-21 17:15:40 -08005150 if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chanc76c0472007-12-20 20:01:19 -08005151 tx_napi = &bp->bnx2_napi[BNX2_TX_VEC];
Michael Chanb6016b72005-05-26 13:03:09 -07005152
Michael Chanbc5a0692006-01-23 16:13:22 -08005153 if (loopback_mode == BNX2_MAC_LOOPBACK) {
5154 bp->loopback = MAC_LOOPBACK;
5155 bnx2_set_mac_loopback(bp);
5156 }
5157 else if (loopback_mode == BNX2_PHY_LOOPBACK) {
Michael Chan583c28e2008-01-21 19:51:35 -08005158 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan489310a2007-10-10 16:16:31 -07005159 return 0;
5160
Michael Chan80be4432006-11-19 14:07:28 -08005161 bp->loopback = PHY_LOOPBACK;
Michael Chanbc5a0692006-01-23 16:13:22 -08005162 bnx2_set_phy_loopback(bp);
5163 }
5164 else
5165 return -EINVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07005166
Michael Chan84eaa182007-12-12 11:19:57 -08005167 pkt_size = min(bp->dev->mtu + ETH_HLEN, bp->rx_jumbo_thresh - 4);
Michael Chan932f3772006-08-15 01:39:36 -07005168 skb = netdev_alloc_skb(bp->dev, pkt_size);
John W. Linvilleb6cbc3b62005-11-10 12:58:00 -08005169 if (!skb)
5170 return -ENOMEM;
Michael Chanb6016b72005-05-26 13:03:09 -07005171 packet = skb_put(skb, pkt_size);
Michael Chan66342922006-12-14 15:57:04 -08005172 memcpy(packet, bp->dev->dev_addr, 6);
Michael Chanb6016b72005-05-26 13:03:09 -07005173 memset(packet + 6, 0x0, 8);
5174 for (i = 14; i < pkt_size; i++)
5175 packet[i] = (unsigned char) (i & 0xff);
5176
5177 map = pci_map_single(bp->pdev, skb->data, pkt_size,
5178 PCI_DMA_TODEVICE);
5179
Michael Chanbf5295b2006-03-23 01:11:56 -08005180 REG_WR(bp, BNX2_HC_COMMAND,
5181 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
5182
Michael Chanb6016b72005-05-26 13:03:09 -07005183 REG_RD(bp, BNX2_HC_COMMAND);
5184
5185 udelay(5);
Michael Chan35efa7c2007-12-20 19:56:37 -08005186 rx_start_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005187
Michael Chanb6016b72005-05-26 13:03:09 -07005188 num_pkts = 0;
5189
Michael Chanbc5a0692006-01-23 16:13:22 -08005190 txbd = &bp->tx_desc_ring[TX_RING_IDX(bp->tx_prod)];
Michael Chanb6016b72005-05-26 13:03:09 -07005191
5192 txbd->tx_bd_haddr_hi = (u64) map >> 32;
5193 txbd->tx_bd_haddr_lo = (u64) map & 0xffffffff;
5194 txbd->tx_bd_mss_nbytes = pkt_size;
5195 txbd->tx_bd_vlan_tag_flags = TX_BD_FLAGS_START | TX_BD_FLAGS_END;
5196
5197 num_pkts++;
Michael Chanbc5a0692006-01-23 16:13:22 -08005198 bp->tx_prod = NEXT_TX_BD(bp->tx_prod);
5199 bp->tx_prod_bseq += pkt_size;
Michael Chanb6016b72005-05-26 13:03:09 -07005200
Michael Chan234754d2006-11-19 14:11:41 -08005201 REG_WR16(bp, bp->tx_bidx_addr, bp->tx_prod);
5202 REG_WR(bp, bp->tx_bseq_addr, bp->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005203
5204 udelay(100);
5205
Michael Chanbf5295b2006-03-23 01:11:56 -08005206 REG_WR(bp, BNX2_HC_COMMAND,
5207 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
5208
Michael Chanb6016b72005-05-26 13:03:09 -07005209 REG_RD(bp, BNX2_HC_COMMAND);
5210
5211 udelay(5);
5212
5213 pci_unmap_single(bp->pdev, map, pkt_size, PCI_DMA_TODEVICE);
Michael Chan745720e2006-06-29 12:37:41 -07005214 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005215
Michael Chanc76c0472007-12-20 20:01:19 -08005216 if (bnx2_get_hw_tx_cons(tx_napi) != bp->tx_prod)
Michael Chanb6016b72005-05-26 13:03:09 -07005217 goto loopback_test_done;
Michael Chanb6016b72005-05-26 13:03:09 -07005218
Michael Chan35efa7c2007-12-20 19:56:37 -08005219 rx_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005220 if (rx_idx != rx_start_idx + num_pkts) {
5221 goto loopback_test_done;
5222 }
5223
5224 rx_buf = &bp->rx_buf_ring[rx_start_idx];
5225 rx_skb = rx_buf->skb;
5226
5227 rx_hdr = (struct l2_fhdr *) rx_skb->data;
5228 skb_reserve(rx_skb, bp->rx_offset);
5229
5230 pci_dma_sync_single_for_cpu(bp->pdev,
5231 pci_unmap_addr(rx_buf, mapping),
5232 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
5233
Michael Chanade2bfe2006-01-23 16:09:51 -08005234 if (rx_hdr->l2_fhdr_status &
Michael Chanb6016b72005-05-26 13:03:09 -07005235 (L2_FHDR_ERRORS_BAD_CRC |
5236 L2_FHDR_ERRORS_PHY_DECODE |
5237 L2_FHDR_ERRORS_ALIGNMENT |
5238 L2_FHDR_ERRORS_TOO_SHORT |
5239 L2_FHDR_ERRORS_GIANT_FRAME)) {
5240
5241 goto loopback_test_done;
5242 }
5243
5244 if ((rx_hdr->l2_fhdr_pkt_len - 4) != pkt_size) {
5245 goto loopback_test_done;
5246 }
5247
5248 for (i = 14; i < pkt_size; i++) {
5249 if (*(rx_skb->data + i) != (unsigned char) (i & 0xff)) {
5250 goto loopback_test_done;
5251 }
5252 }
5253
5254 ret = 0;
5255
5256loopback_test_done:
5257 bp->loopback = 0;
5258 return ret;
5259}
5260
Michael Chanbc5a0692006-01-23 16:13:22 -08005261#define BNX2_MAC_LOOPBACK_FAILED 1
5262#define BNX2_PHY_LOOPBACK_FAILED 2
5263#define BNX2_LOOPBACK_FAILED (BNX2_MAC_LOOPBACK_FAILED | \
5264 BNX2_PHY_LOOPBACK_FAILED)
5265
5266static int
5267bnx2_test_loopback(struct bnx2 *bp)
5268{
5269 int rc = 0;
5270
5271 if (!netif_running(bp->dev))
5272 return BNX2_LOOPBACK_FAILED;
5273
5274 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
5275 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005276 bnx2_init_phy(bp, 1);
Michael Chanbc5a0692006-01-23 16:13:22 -08005277 spin_unlock_bh(&bp->phy_lock);
5278 if (bnx2_run_loopback(bp, BNX2_MAC_LOOPBACK))
5279 rc |= BNX2_MAC_LOOPBACK_FAILED;
5280 if (bnx2_run_loopback(bp, BNX2_PHY_LOOPBACK))
5281 rc |= BNX2_PHY_LOOPBACK_FAILED;
5282 return rc;
5283}
5284
Michael Chanb6016b72005-05-26 13:03:09 -07005285#define NVRAM_SIZE 0x200
5286#define CRC32_RESIDUAL 0xdebb20e3
5287
5288static int
5289bnx2_test_nvram(struct bnx2 *bp)
5290{
Al Virob491edd2007-12-22 19:44:51 +00005291 __be32 buf[NVRAM_SIZE / 4];
Michael Chanb6016b72005-05-26 13:03:09 -07005292 u8 *data = (u8 *) buf;
5293 int rc = 0;
5294 u32 magic, csum;
5295
5296 if ((rc = bnx2_nvram_read(bp, 0, data, 4)) != 0)
5297 goto test_nvram_done;
5298
5299 magic = be32_to_cpu(buf[0]);
5300 if (magic != 0x669955aa) {
5301 rc = -ENODEV;
5302 goto test_nvram_done;
5303 }
5304
5305 if ((rc = bnx2_nvram_read(bp, 0x100, data, NVRAM_SIZE)) != 0)
5306 goto test_nvram_done;
5307
5308 csum = ether_crc_le(0x100, data);
5309 if (csum != CRC32_RESIDUAL) {
5310 rc = -ENODEV;
5311 goto test_nvram_done;
5312 }
5313
5314 csum = ether_crc_le(0x100, data + 0x100);
5315 if (csum != CRC32_RESIDUAL) {
5316 rc = -ENODEV;
5317 }
5318
5319test_nvram_done:
5320 return rc;
5321}
5322
5323static int
5324bnx2_test_link(struct bnx2 *bp)
5325{
5326 u32 bmsr;
5327
Michael Chan583c28e2008-01-21 19:51:35 -08005328 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan489310a2007-10-10 16:16:31 -07005329 if (bp->link_up)
5330 return 0;
5331 return -ENODEV;
5332 }
Michael Chanc770a652005-08-25 15:38:39 -07005333 spin_lock_bh(&bp->phy_lock);
Michael Chan27a005b2007-05-03 13:23:41 -07005334 bnx2_enable_bmsr1(bp);
5335 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5336 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5337 bnx2_disable_bmsr1(bp);
Michael Chanc770a652005-08-25 15:38:39 -07005338 spin_unlock_bh(&bp->phy_lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005339
Michael Chanb6016b72005-05-26 13:03:09 -07005340 if (bmsr & BMSR_LSTATUS) {
5341 return 0;
5342 }
5343 return -ENODEV;
5344}
5345
5346static int
5347bnx2_test_intr(struct bnx2 *bp)
5348{
5349 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07005350 u16 status_idx;
5351
5352 if (!netif_running(bp->dev))
5353 return -ENODEV;
5354
5355 status_idx = REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff;
5356
5357 /* This register is not touched during run-time. */
Michael Chanbf5295b2006-03-23 01:11:56 -08005358 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -07005359 REG_RD(bp, BNX2_HC_COMMAND);
5360
5361 for (i = 0; i < 10; i++) {
5362 if ((REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff) !=
5363 status_idx) {
5364
5365 break;
5366 }
5367
5368 msleep_interruptible(10);
5369 }
5370 if (i < 10)
5371 return 0;
5372
5373 return -ENODEV;
5374}
5375
Michael Chan38ea3682008-02-23 19:48:57 -08005376/* Determining link for parallel detection. */
Michael Chanb2fadea2008-01-21 17:07:06 -08005377static int
5378bnx2_5706_serdes_has_link(struct bnx2 *bp)
5379{
5380 u32 mode_ctl, an_dbg, exp;
5381
Michael Chan38ea3682008-02-23 19:48:57 -08005382 if (bp->phy_flags & BNX2_PHY_FLAG_NO_PARALLEL)
5383 return 0;
5384
Michael Chanb2fadea2008-01-21 17:07:06 -08005385 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_MODE_CTL);
5386 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &mode_ctl);
5387
5388 if (!(mode_ctl & MISC_SHDW_MODE_CTL_SIG_DET))
5389 return 0;
5390
5391 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
5392 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
5393 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
5394
Michael Chanf3014c02008-01-29 21:33:03 -08005395 if (an_dbg & (MISC_SHDW_AN_DBG_NOSYNC | MISC_SHDW_AN_DBG_RUDI_INVALID))
Michael Chanb2fadea2008-01-21 17:07:06 -08005396 return 0;
5397
5398 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_REG1);
5399 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
5400 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
5401
5402 if (exp & MII_EXPAND_REG1_RUDI_C) /* receiving CONFIG */
5403 return 0;
5404
5405 return 1;
5406}
5407
Michael Chanb6016b72005-05-26 13:03:09 -07005408static void
Michael Chan48b01e22006-11-19 14:08:00 -08005409bnx2_5706_serdes_timer(struct bnx2 *bp)
5410{
Michael Chanb2fadea2008-01-21 17:07:06 -08005411 int check_link = 1;
5412
Michael Chan48b01e22006-11-19 14:08:00 -08005413 spin_lock(&bp->phy_lock);
Michael Chanb2fadea2008-01-21 17:07:06 -08005414 if (bp->serdes_an_pending) {
Michael Chan48b01e22006-11-19 14:08:00 -08005415 bp->serdes_an_pending--;
Michael Chanb2fadea2008-01-21 17:07:06 -08005416 check_link = 0;
5417 } else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005418 u32 bmcr;
5419
5420 bp->current_interval = bp->timer_interval;
5421
Michael Chanca58c3a2007-05-03 13:22:52 -07005422 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08005423
5424 if (bmcr & BMCR_ANENABLE) {
Michael Chanb2fadea2008-01-21 17:07:06 -08005425 if (bnx2_5706_serdes_has_link(bp)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005426 bmcr &= ~BMCR_ANENABLE;
5427 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
Michael Chanca58c3a2007-05-03 13:22:52 -07005428 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan583c28e2008-01-21 19:51:35 -08005429 bp->phy_flags |= BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08005430 }
5431 }
5432 }
5433 else if ((bp->link_up) && (bp->autoneg & AUTONEG_SPEED) &&
Michael Chan583c28e2008-01-21 19:51:35 -08005434 (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005435 u32 phy2;
5436
5437 bnx2_write_phy(bp, 0x17, 0x0f01);
5438 bnx2_read_phy(bp, 0x15, &phy2);
5439 if (phy2 & 0x20) {
5440 u32 bmcr;
5441
Michael Chanca58c3a2007-05-03 13:22:52 -07005442 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08005443 bmcr |= BMCR_ANENABLE;
Michael Chanca58c3a2007-05-03 13:22:52 -07005444 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08005445
Michael Chan583c28e2008-01-21 19:51:35 -08005446 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08005447 }
5448 } else
5449 bp->current_interval = bp->timer_interval;
5450
Michael Chana2724e22008-02-23 19:47:44 -08005451 if (check_link) {
Michael Chanb2fadea2008-01-21 17:07:06 -08005452 u32 val;
5453
5454 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
5455 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
5456 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
5457
Michael Chana2724e22008-02-23 19:47:44 -08005458 if (bp->link_up && (val & MISC_SHDW_AN_DBG_NOSYNC)) {
5459 if (!(bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN)) {
5460 bnx2_5706s_force_link_dn(bp, 1);
5461 bp->phy_flags |= BNX2_PHY_FLAG_FORCED_DOWN;
5462 } else
5463 bnx2_set_link(bp);
5464 } else if (!bp->link_up && !(val & MISC_SHDW_AN_DBG_NOSYNC))
5465 bnx2_set_link(bp);
Michael Chanb2fadea2008-01-21 17:07:06 -08005466 }
Michael Chan48b01e22006-11-19 14:08:00 -08005467 spin_unlock(&bp->phy_lock);
5468}
5469
5470static void
Michael Chanf8dd0642006-11-19 14:08:29 -08005471bnx2_5708_serdes_timer(struct bnx2 *bp)
5472{
Michael Chan583c28e2008-01-21 19:51:35 -08005473 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07005474 return;
5475
Michael Chan583c28e2008-01-21 19:51:35 -08005476 if ((bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) == 0) {
Michael Chanf8dd0642006-11-19 14:08:29 -08005477 bp->serdes_an_pending = 0;
5478 return;
5479 }
5480
5481 spin_lock(&bp->phy_lock);
5482 if (bp->serdes_an_pending)
5483 bp->serdes_an_pending--;
5484 else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
5485 u32 bmcr;
5486
Michael Chanca58c3a2007-05-03 13:22:52 -07005487 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanf8dd0642006-11-19 14:08:29 -08005488 if (bmcr & BMCR_ANENABLE) {
Michael Chan605a9e22007-05-03 13:23:13 -07005489 bnx2_enable_forced_2g5(bp);
Michael Chanf8dd0642006-11-19 14:08:29 -08005490 bp->current_interval = SERDES_FORCED_TIMEOUT;
5491 } else {
Michael Chan605a9e22007-05-03 13:23:13 -07005492 bnx2_disable_forced_2g5(bp);
Michael Chanf8dd0642006-11-19 14:08:29 -08005493 bp->serdes_an_pending = 2;
5494 bp->current_interval = bp->timer_interval;
5495 }
5496
5497 } else
5498 bp->current_interval = bp->timer_interval;
5499
5500 spin_unlock(&bp->phy_lock);
5501}
5502
5503static void
Michael Chanb6016b72005-05-26 13:03:09 -07005504bnx2_timer(unsigned long data)
5505{
5506 struct bnx2 *bp = (struct bnx2 *) data;
Michael Chanb6016b72005-05-26 13:03:09 -07005507
Michael Chancd339a02005-08-25 15:35:24 -07005508 if (!netif_running(bp->dev))
5509 return;
5510
Michael Chanb6016b72005-05-26 13:03:09 -07005511 if (atomic_read(&bp->intr_sem) != 0)
5512 goto bnx2_restart_timer;
5513
Michael Chandf149d72007-07-07 22:51:36 -07005514 bnx2_send_heart_beat(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005515
Michael Chan2726d6e2008-01-29 21:35:05 -08005516 bp->stats_blk->stat_FwRxDrop =
5517 bnx2_reg_rd_ind(bp, BNX2_FW_RX_DROP_COUNT);
Michael Chancea94db2006-06-12 22:16:13 -07005518
Michael Chan02537b062007-06-04 21:24:07 -07005519 /* workaround occasional corrupted counters */
5520 if (CHIP_NUM(bp) == CHIP_NUM_5708 && bp->stats_ticks)
5521 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd |
5522 BNX2_HC_COMMAND_STATS_NOW);
5523
Michael Chan583c28e2008-01-21 19:51:35 -08005524 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanf8dd0642006-11-19 14:08:29 -08005525 if (CHIP_NUM(bp) == CHIP_NUM_5706)
5526 bnx2_5706_serdes_timer(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07005527 else
Michael Chanf8dd0642006-11-19 14:08:29 -08005528 bnx2_5708_serdes_timer(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005529 }
5530
5531bnx2_restart_timer:
Michael Chancd339a02005-08-25 15:35:24 -07005532 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07005533}
5534
Michael Chan8e6a72c2007-05-03 13:24:48 -07005535static int
5536bnx2_request_irq(struct bnx2 *bp)
5537{
5538 struct net_device *dev = bp->dev;
Michael Chan6d866ff2007-12-20 19:56:09 -08005539 unsigned long flags;
Michael Chanb4b36042007-12-20 19:59:30 -08005540 struct bnx2_irq *irq;
5541 int rc = 0, i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07005542
David S. Millerf86e82f2008-01-21 17:15:40 -08005543 if (bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)
Michael Chan6d866ff2007-12-20 19:56:09 -08005544 flags = 0;
5545 else
5546 flags = IRQF_SHARED;
Michael Chanb4b36042007-12-20 19:59:30 -08005547
5548 for (i = 0; i < bp->irq_nvecs; i++) {
5549 irq = &bp->irq_tbl[i];
Michael Chanc76c0472007-12-20 20:01:19 -08005550 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
Michael Chanb4b36042007-12-20 19:59:30 -08005551 dev);
5552 if (rc)
5553 break;
5554 irq->requested = 1;
5555 }
Michael Chan8e6a72c2007-05-03 13:24:48 -07005556 return rc;
5557}
5558
5559static void
5560bnx2_free_irq(struct bnx2 *bp)
5561{
5562 struct net_device *dev = bp->dev;
Michael Chanb4b36042007-12-20 19:59:30 -08005563 struct bnx2_irq *irq;
5564 int i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07005565
Michael Chanb4b36042007-12-20 19:59:30 -08005566 for (i = 0; i < bp->irq_nvecs; i++) {
5567 irq = &bp->irq_tbl[i];
5568 if (irq->requested)
5569 free_irq(irq->vector, dev);
5570 irq->requested = 0;
Michael Chan6d866ff2007-12-20 19:56:09 -08005571 }
David S. Millerf86e82f2008-01-21 17:15:40 -08005572 if (bp->flags & BNX2_FLAG_USING_MSI)
Michael Chanb4b36042007-12-20 19:59:30 -08005573 pci_disable_msi(bp->pdev);
David S. Millerf86e82f2008-01-21 17:15:40 -08005574 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chanb4b36042007-12-20 19:59:30 -08005575 pci_disable_msix(bp->pdev);
5576
David S. Millerf86e82f2008-01-21 17:15:40 -08005577 bp->flags &= ~(BNX2_FLAG_USING_MSI_OR_MSIX | BNX2_FLAG_ONE_SHOT_MSI);
Michael Chanb4b36042007-12-20 19:59:30 -08005578}
5579
5580static void
5581bnx2_enable_msix(struct bnx2 *bp)
5582{
Michael Chan57851d82007-12-20 20:01:44 -08005583 int i, rc;
5584 struct msix_entry msix_ent[BNX2_MAX_MSIX_VEC];
5585
Michael Chanb4b36042007-12-20 19:59:30 -08005586 bnx2_setup_msix_tbl(bp);
5587 REG_WR(bp, BNX2_PCI_MSIX_CONTROL, BNX2_MAX_MSIX_HW_VEC - 1);
5588 REG_WR(bp, BNX2_PCI_MSIX_TBL_OFF_BIR, BNX2_PCI_GRC_WINDOW2_BASE);
5589 REG_WR(bp, BNX2_PCI_MSIX_PBA_OFF_BIT, BNX2_PCI_GRC_WINDOW3_BASE);
Michael Chan57851d82007-12-20 20:01:44 -08005590
5591 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
5592 msix_ent[i].entry = i;
5593 msix_ent[i].vector = 0;
5594 }
5595
5596 rc = pci_enable_msix(bp->pdev, msix_ent, BNX2_MAX_MSIX_VEC);
5597 if (rc != 0)
5598 return;
5599
5600 bp->irq_tbl[BNX2_BASE_VEC].handler = bnx2_msi_1shot;
5601 bp->irq_tbl[BNX2_TX_VEC].handler = bnx2_tx_msix;
5602
5603 strcpy(bp->irq_tbl[BNX2_BASE_VEC].name, bp->dev->name);
5604 strcat(bp->irq_tbl[BNX2_BASE_VEC].name, "-base");
5605 strcpy(bp->irq_tbl[BNX2_TX_VEC].name, bp->dev->name);
5606 strcat(bp->irq_tbl[BNX2_TX_VEC].name, "-tx");
5607
5608 bp->irq_nvecs = BNX2_MAX_MSIX_VEC;
David S. Millerf86e82f2008-01-21 17:15:40 -08005609 bp->flags |= BNX2_FLAG_USING_MSIX | BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan57851d82007-12-20 20:01:44 -08005610 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
5611 bp->irq_tbl[i].vector = msix_ent[i].vector;
Michael Chan6d866ff2007-12-20 19:56:09 -08005612}
5613
5614static void
5615bnx2_setup_int_mode(struct bnx2 *bp, int dis_msi)
5616{
5617 bp->irq_tbl[0].handler = bnx2_interrupt;
5618 strcpy(bp->irq_tbl[0].name, bp->dev->name);
Michael Chanb4b36042007-12-20 19:59:30 -08005619 bp->irq_nvecs = 1;
5620 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08005621
David S. Millerf86e82f2008-01-21 17:15:40 -08005622 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !dis_msi)
Michael Chanb4b36042007-12-20 19:59:30 -08005623 bnx2_enable_msix(bp);
5624
David S. Millerf86e82f2008-01-21 17:15:40 -08005625 if ((bp->flags & BNX2_FLAG_MSI_CAP) && !dis_msi &&
5626 !(bp->flags & BNX2_FLAG_USING_MSIX)) {
Michael Chan6d866ff2007-12-20 19:56:09 -08005627 if (pci_enable_msi(bp->pdev) == 0) {
David S. Millerf86e82f2008-01-21 17:15:40 -08005628 bp->flags |= BNX2_FLAG_USING_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08005629 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
David S. Millerf86e82f2008-01-21 17:15:40 -08005630 bp->flags |= BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08005631 bp->irq_tbl[0].handler = bnx2_msi_1shot;
5632 } else
5633 bp->irq_tbl[0].handler = bnx2_msi;
Michael Chanb4b36042007-12-20 19:59:30 -08005634
5635 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08005636 }
5637 }
Michael Chan8e6a72c2007-05-03 13:24:48 -07005638}
5639
Michael Chanb6016b72005-05-26 13:03:09 -07005640/* Called with rtnl_lock */
5641static int
5642bnx2_open(struct net_device *dev)
5643{
Michael Chan972ec0d2006-01-23 16:12:43 -08005644 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005645 int rc;
5646
Michael Chan1b2f9222007-05-03 13:20:19 -07005647 netif_carrier_off(dev);
5648
Pavel Machek829ca9a2005-09-03 15:56:56 -07005649 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07005650 bnx2_disable_int(bp);
5651
5652 rc = bnx2_alloc_mem(bp);
5653 if (rc)
5654 return rc;
5655
Michael Chan6d866ff2007-12-20 19:56:09 -08005656 bnx2_setup_int_mode(bp, disable_msi);
Michael Chan35efa7c2007-12-20 19:56:37 -08005657 bnx2_napi_enable(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07005658 rc = bnx2_request_irq(bp);
5659
Michael Chanb6016b72005-05-26 13:03:09 -07005660 if (rc) {
Michael Chan35efa7c2007-12-20 19:56:37 -08005661 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005662 bnx2_free_mem(bp);
5663 return rc;
5664 }
5665
Michael Chan9a120bc2008-05-16 22:17:45 -07005666 rc = bnx2_init_nic(bp, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07005667
5668 if (rc) {
Michael Chan35efa7c2007-12-20 19:56:37 -08005669 bnx2_napi_disable(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07005670 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005671 bnx2_free_skbs(bp);
5672 bnx2_free_mem(bp);
5673 return rc;
5674 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005675
Michael Chancd339a02005-08-25 15:35:24 -07005676 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07005677
5678 atomic_set(&bp->intr_sem, 0);
5679
5680 bnx2_enable_int(bp);
5681
David S. Millerf86e82f2008-01-21 17:15:40 -08005682 if (bp->flags & BNX2_FLAG_USING_MSI) {
Michael Chanb6016b72005-05-26 13:03:09 -07005683 /* Test MSI to make sure it is working
5684 * If MSI test fails, go back to INTx mode
5685 */
5686 if (bnx2_test_intr(bp) != 0) {
5687 printk(KERN_WARNING PFX "%s: No interrupt was generated"
5688 " using MSI, switching to INTx mode. Please"
5689 " report this failure to the PCI maintainer"
5690 " and include system chipset information.\n",
5691 bp->dev->name);
5692
5693 bnx2_disable_int(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07005694 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005695
Michael Chan6d866ff2007-12-20 19:56:09 -08005696 bnx2_setup_int_mode(bp, 1);
5697
Michael Chan9a120bc2008-05-16 22:17:45 -07005698 rc = bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07005699
Michael Chan8e6a72c2007-05-03 13:24:48 -07005700 if (!rc)
5701 rc = bnx2_request_irq(bp);
5702
Michael Chanb6016b72005-05-26 13:03:09 -07005703 if (rc) {
Michael Chan35efa7c2007-12-20 19:56:37 -08005704 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005705 bnx2_free_skbs(bp);
5706 bnx2_free_mem(bp);
5707 del_timer_sync(&bp->timer);
5708 return rc;
5709 }
5710 bnx2_enable_int(bp);
5711 }
5712 }
David S. Millerf86e82f2008-01-21 17:15:40 -08005713 if (bp->flags & BNX2_FLAG_USING_MSI)
Michael Chanb6016b72005-05-26 13:03:09 -07005714 printk(KERN_INFO PFX "%s: using MSI\n", dev->name);
David S. Millerf86e82f2008-01-21 17:15:40 -08005715 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chan57851d82007-12-20 20:01:44 -08005716 printk(KERN_INFO PFX "%s: using MSIX\n", dev->name);
Michael Chanb6016b72005-05-26 13:03:09 -07005717
5718 netif_start_queue(dev);
5719
5720 return 0;
5721}
5722
5723static void
David Howellsc4028952006-11-22 14:57:56 +00005724bnx2_reset_task(struct work_struct *work)
Michael Chanb6016b72005-05-26 13:03:09 -07005725{
David Howellsc4028952006-11-22 14:57:56 +00005726 struct bnx2 *bp = container_of(work, struct bnx2, reset_task);
Michael Chanb6016b72005-05-26 13:03:09 -07005727
Michael Chanafdc08b2005-08-25 15:34:29 -07005728 if (!netif_running(bp->dev))
5729 return;
5730
5731 bp->in_reset_task = 1;
Michael Chanb6016b72005-05-26 13:03:09 -07005732 bnx2_netif_stop(bp);
5733
Michael Chan9a120bc2008-05-16 22:17:45 -07005734 bnx2_init_nic(bp, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07005735
5736 atomic_set(&bp->intr_sem, 1);
5737 bnx2_netif_start(bp);
Michael Chanafdc08b2005-08-25 15:34:29 -07005738 bp->in_reset_task = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07005739}
5740
5741static void
5742bnx2_tx_timeout(struct net_device *dev)
5743{
Michael Chan972ec0d2006-01-23 16:12:43 -08005744 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005745
5746 /* This allows the netif to be shutdown gracefully before resetting */
5747 schedule_work(&bp->reset_task);
5748}
5749
5750#ifdef BCM_VLAN
5751/* Called with rtnl_lock */
5752static void
5753bnx2_vlan_rx_register(struct net_device *dev, struct vlan_group *vlgrp)
5754{
Michael Chan972ec0d2006-01-23 16:12:43 -08005755 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005756
5757 bnx2_netif_stop(bp);
5758
5759 bp->vlgrp = vlgrp;
5760 bnx2_set_rx_mode(dev);
5761
5762 bnx2_netif_start(bp);
5763}
Michael Chanb6016b72005-05-26 13:03:09 -07005764#endif
5765
Herbert Xu932ff272006-06-09 12:20:56 -07005766/* Called with netif_tx_lock.
Michael Chan2f8af122006-08-15 01:39:10 -07005767 * bnx2_tx_int() runs without netif_tx_lock unless it needs to call
5768 * netif_wake_queue().
Michael Chanb6016b72005-05-26 13:03:09 -07005769 */
5770static int
5771bnx2_start_xmit(struct sk_buff *skb, struct net_device *dev)
5772{
Michael Chan972ec0d2006-01-23 16:12:43 -08005773 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005774 dma_addr_t mapping;
5775 struct tx_bd *txbd;
5776 struct sw_bd *tx_buf;
5777 u32 len, vlan_tag_flags, last_frag, mss;
5778 u16 prod, ring_prod;
5779 int i;
Michael Chan57851d82007-12-20 20:01:44 -08005780 struct bnx2_napi *bnapi = &bp->bnx2_napi[bp->tx_vec];
Michael Chanb6016b72005-05-26 13:03:09 -07005781
Michael Chana550c992007-12-20 19:56:59 -08005782 if (unlikely(bnx2_tx_avail(bp, bnapi) <
5783 (skb_shinfo(skb)->nr_frags + 1))) {
Michael Chanb6016b72005-05-26 13:03:09 -07005784 netif_stop_queue(dev);
5785 printk(KERN_ERR PFX "%s: BUG! Tx ring full when queue awake!\n",
5786 dev->name);
5787
5788 return NETDEV_TX_BUSY;
5789 }
5790 len = skb_headlen(skb);
5791 prod = bp->tx_prod;
5792 ring_prod = TX_RING_IDX(prod);
5793
5794 vlan_tag_flags = 0;
Patrick McHardy84fa7932006-08-29 16:44:56 -07005795 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Michael Chanb6016b72005-05-26 13:03:09 -07005796 vlan_tag_flags |= TX_BD_FLAGS_TCP_UDP_CKSUM;
5797 }
5798
Al Viro79ea13c2008-01-24 02:06:46 -08005799 if (bp->vlgrp && vlan_tx_tag_present(skb)) {
Michael Chanb6016b72005-05-26 13:03:09 -07005800 vlan_tag_flags |=
5801 (TX_BD_FLAGS_VLAN_TAG | (vlan_tx_tag_get(skb) << 16));
5802 }
Michael Chanfde82052007-05-03 17:23:35 -07005803 if ((mss = skb_shinfo(skb)->gso_size)) {
Michael Chanb6016b72005-05-26 13:03:09 -07005804 u32 tcp_opt_len, ip_tcp_len;
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07005805 struct iphdr *iph;
Michael Chanb6016b72005-05-26 13:03:09 -07005806
Michael Chanb6016b72005-05-26 13:03:09 -07005807 vlan_tag_flags |= TX_BD_FLAGS_SW_LSO;
5808
Michael Chan4666f872007-05-03 13:22:28 -07005809 tcp_opt_len = tcp_optlen(skb);
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07005810
Michael Chan4666f872007-05-03 13:22:28 -07005811 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
5812 u32 tcp_off = skb_transport_offset(skb) -
5813 sizeof(struct ipv6hdr) - ETH_HLEN;
Michael Chanb6016b72005-05-26 13:03:09 -07005814
Michael Chan4666f872007-05-03 13:22:28 -07005815 vlan_tag_flags |= ((tcp_opt_len >> 2) << 8) |
5816 TX_BD_FLAGS_SW_FLAGS;
5817 if (likely(tcp_off == 0))
5818 vlan_tag_flags &= ~TX_BD_FLAGS_TCP6_OFF0_MSK;
5819 else {
5820 tcp_off >>= 3;
5821 vlan_tag_flags |= ((tcp_off & 0x3) <<
5822 TX_BD_FLAGS_TCP6_OFF0_SHL) |
5823 ((tcp_off & 0x10) <<
5824 TX_BD_FLAGS_TCP6_OFF4_SHL);
5825 mss |= (tcp_off & 0xc) << TX_BD_TCP6_OFF2_SHL;
5826 }
5827 } else {
5828 if (skb_header_cloned(skb) &&
5829 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5830 dev_kfree_skb(skb);
5831 return NETDEV_TX_OK;
5832 }
5833
5834 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
5835
5836 iph = ip_hdr(skb);
5837 iph->check = 0;
5838 iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
5839 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
5840 iph->daddr, 0,
5841 IPPROTO_TCP,
5842 0);
5843 if (tcp_opt_len || (iph->ihl > 5)) {
5844 vlan_tag_flags |= ((iph->ihl - 5) +
5845 (tcp_opt_len >> 2)) << 8;
5846 }
Michael Chanb6016b72005-05-26 13:03:09 -07005847 }
Michael Chan4666f872007-05-03 13:22:28 -07005848 } else
Michael Chanb6016b72005-05-26 13:03:09 -07005849 mss = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07005850
5851 mapping = pci_map_single(bp->pdev, skb->data, len, PCI_DMA_TODEVICE);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005852
Michael Chanb6016b72005-05-26 13:03:09 -07005853 tx_buf = &bp->tx_buf_ring[ring_prod];
5854 tx_buf->skb = skb;
5855 pci_unmap_addr_set(tx_buf, mapping, mapping);
5856
5857 txbd = &bp->tx_desc_ring[ring_prod];
5858
5859 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
5860 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
5861 txbd->tx_bd_mss_nbytes = len | (mss << 16);
5862 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags | TX_BD_FLAGS_START;
5863
5864 last_frag = skb_shinfo(skb)->nr_frags;
5865
5866 for (i = 0; i < last_frag; i++) {
5867 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5868
5869 prod = NEXT_TX_BD(prod);
5870 ring_prod = TX_RING_IDX(prod);
5871 txbd = &bp->tx_desc_ring[ring_prod];
5872
5873 len = frag->size;
5874 mapping = pci_map_page(bp->pdev, frag->page, frag->page_offset,
5875 len, PCI_DMA_TODEVICE);
5876 pci_unmap_addr_set(&bp->tx_buf_ring[ring_prod],
5877 mapping, mapping);
5878
5879 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
5880 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
5881 txbd->tx_bd_mss_nbytes = len | (mss << 16);
5882 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags;
5883
5884 }
5885 txbd->tx_bd_vlan_tag_flags |= TX_BD_FLAGS_END;
5886
5887 prod = NEXT_TX_BD(prod);
5888 bp->tx_prod_bseq += skb->len;
5889
Michael Chan234754d2006-11-19 14:11:41 -08005890 REG_WR16(bp, bp->tx_bidx_addr, prod);
5891 REG_WR(bp, bp->tx_bseq_addr, bp->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005892
5893 mmiowb();
5894
5895 bp->tx_prod = prod;
5896 dev->trans_start = jiffies;
5897
Michael Chana550c992007-12-20 19:56:59 -08005898 if (unlikely(bnx2_tx_avail(bp, bnapi) <= MAX_SKB_FRAGS)) {
Michael Chane89bbf12005-08-25 15:36:58 -07005899 netif_stop_queue(dev);
Michael Chana550c992007-12-20 19:56:59 -08005900 if (bnx2_tx_avail(bp, bnapi) > bp->tx_wake_thresh)
Michael Chane89bbf12005-08-25 15:36:58 -07005901 netif_wake_queue(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005902 }
5903
5904 return NETDEV_TX_OK;
5905}
5906
5907/* Called with rtnl_lock */
5908static int
5909bnx2_close(struct net_device *dev)
5910{
Michael Chan972ec0d2006-01-23 16:12:43 -08005911 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005912 u32 reset_code;
5913
Michael Chanafdc08b2005-08-25 15:34:29 -07005914 /* Calling flush_scheduled_work() may deadlock because
5915 * linkwatch_event() may be on the workqueue and it will try to get
5916 * the rtnl_lock which we are holding.
5917 */
5918 while (bp->in_reset_task)
5919 msleep(1);
5920
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005921 bnx2_disable_int_sync(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08005922 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005923 del_timer_sync(&bp->timer);
David S. Millerf86e82f2008-01-21 17:15:40 -08005924 if (bp->flags & BNX2_FLAG_NO_WOL)
Michael Chan6c4f0952006-06-29 12:38:15 -07005925 reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
Michael Chandda1e392006-01-23 16:08:14 -08005926 else if (bp->wol)
Michael Chanb6016b72005-05-26 13:03:09 -07005927 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
5928 else
5929 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
5930 bnx2_reset_chip(bp, reset_code);
Michael Chan8e6a72c2007-05-03 13:24:48 -07005931 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005932 bnx2_free_skbs(bp);
5933 bnx2_free_mem(bp);
5934 bp->link_up = 0;
5935 netif_carrier_off(bp->dev);
Pavel Machek829ca9a2005-09-03 15:56:56 -07005936 bnx2_set_power_state(bp, PCI_D3hot);
Michael Chanb6016b72005-05-26 13:03:09 -07005937 return 0;
5938}
5939
5940#define GET_NET_STATS64(ctr) \
5941 (unsigned long) ((unsigned long) (ctr##_hi) << 32) + \
5942 (unsigned long) (ctr##_lo)
5943
5944#define GET_NET_STATS32(ctr) \
5945 (ctr##_lo)
5946
5947#if (BITS_PER_LONG == 64)
5948#define GET_NET_STATS GET_NET_STATS64
5949#else
5950#define GET_NET_STATS GET_NET_STATS32
5951#endif
5952
5953static struct net_device_stats *
5954bnx2_get_stats(struct net_device *dev)
5955{
Michael Chan972ec0d2006-01-23 16:12:43 -08005956 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005957 struct statistics_block *stats_blk = bp->stats_blk;
5958 struct net_device_stats *net_stats = &bp->net_stats;
5959
5960 if (bp->stats_blk == NULL) {
5961 return net_stats;
5962 }
5963 net_stats->rx_packets =
5964 GET_NET_STATS(stats_blk->stat_IfHCInUcastPkts) +
5965 GET_NET_STATS(stats_blk->stat_IfHCInMulticastPkts) +
5966 GET_NET_STATS(stats_blk->stat_IfHCInBroadcastPkts);
5967
5968 net_stats->tx_packets =
5969 GET_NET_STATS(stats_blk->stat_IfHCOutUcastPkts) +
5970 GET_NET_STATS(stats_blk->stat_IfHCOutMulticastPkts) +
5971 GET_NET_STATS(stats_blk->stat_IfHCOutBroadcastPkts);
5972
5973 net_stats->rx_bytes =
5974 GET_NET_STATS(stats_blk->stat_IfHCInOctets);
5975
5976 net_stats->tx_bytes =
5977 GET_NET_STATS(stats_blk->stat_IfHCOutOctets);
5978
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005979 net_stats->multicast =
Michael Chanb6016b72005-05-26 13:03:09 -07005980 GET_NET_STATS(stats_blk->stat_IfHCOutMulticastPkts);
5981
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005982 net_stats->collisions =
Michael Chanb6016b72005-05-26 13:03:09 -07005983 (unsigned long) stats_blk->stat_EtherStatsCollisions;
5984
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005985 net_stats->rx_length_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07005986 (unsigned long) (stats_blk->stat_EtherStatsUndersizePkts +
5987 stats_blk->stat_EtherStatsOverrsizePkts);
5988
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005989 net_stats->rx_over_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07005990 (unsigned long) stats_blk->stat_IfInMBUFDiscards;
5991
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005992 net_stats->rx_frame_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07005993 (unsigned long) stats_blk->stat_Dot3StatsAlignmentErrors;
5994
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005995 net_stats->rx_crc_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07005996 (unsigned long) stats_blk->stat_Dot3StatsFCSErrors;
5997
5998 net_stats->rx_errors = net_stats->rx_length_errors +
5999 net_stats->rx_over_errors + net_stats->rx_frame_errors +
6000 net_stats->rx_crc_errors;
6001
6002 net_stats->tx_aborted_errors =
6003 (unsigned long) (stats_blk->stat_Dot3StatsExcessiveCollisions +
6004 stats_blk->stat_Dot3StatsLateCollisions);
6005
Michael Chan5b0c76a2005-11-04 08:45:49 -08006006 if ((CHIP_NUM(bp) == CHIP_NUM_5706) ||
6007 (CHIP_ID(bp) == CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07006008 net_stats->tx_carrier_errors = 0;
6009 else {
6010 net_stats->tx_carrier_errors =
6011 (unsigned long)
6012 stats_blk->stat_Dot3StatsCarrierSenseErrors;
6013 }
6014
6015 net_stats->tx_errors =
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006016 (unsigned long)
Michael Chanb6016b72005-05-26 13:03:09 -07006017 stats_blk->stat_emac_tx_stat_dot3statsinternalmactransmiterrors
6018 +
6019 net_stats->tx_aborted_errors +
6020 net_stats->tx_carrier_errors;
6021
Michael Chancea94db2006-06-12 22:16:13 -07006022 net_stats->rx_missed_errors =
6023 (unsigned long) (stats_blk->stat_IfInMBUFDiscards +
6024 stats_blk->stat_FwRxDrop);
6025
Michael Chanb6016b72005-05-26 13:03:09 -07006026 return net_stats;
6027}
6028
6029/* All ethtool functions called with rtnl_lock */
6030
6031static int
6032bnx2_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6033{
Michael Chan972ec0d2006-01-23 16:12:43 -08006034 struct bnx2 *bp = netdev_priv(dev);
Michael Chan7b6b8342007-07-07 22:50:15 -07006035 int support_serdes = 0, support_copper = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006036
6037 cmd->supported = SUPPORTED_Autoneg;
Michael Chan583c28e2008-01-21 19:51:35 -08006038 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07006039 support_serdes = 1;
6040 support_copper = 1;
6041 } else if (bp->phy_port == PORT_FIBRE)
6042 support_serdes = 1;
6043 else
6044 support_copper = 1;
6045
6046 if (support_serdes) {
Michael Chanb6016b72005-05-26 13:03:09 -07006047 cmd->supported |= SUPPORTED_1000baseT_Full |
6048 SUPPORTED_FIBRE;
Michael Chan583c28e2008-01-21 19:51:35 -08006049 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan605a9e22007-05-03 13:23:13 -07006050 cmd->supported |= SUPPORTED_2500baseX_Full;
Michael Chanb6016b72005-05-26 13:03:09 -07006051
Michael Chanb6016b72005-05-26 13:03:09 -07006052 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006053 if (support_copper) {
Michael Chanb6016b72005-05-26 13:03:09 -07006054 cmd->supported |= SUPPORTED_10baseT_Half |
6055 SUPPORTED_10baseT_Full |
6056 SUPPORTED_100baseT_Half |
6057 SUPPORTED_100baseT_Full |
6058 SUPPORTED_1000baseT_Full |
6059 SUPPORTED_TP;
6060
Michael Chanb6016b72005-05-26 13:03:09 -07006061 }
6062
Michael Chan7b6b8342007-07-07 22:50:15 -07006063 spin_lock_bh(&bp->phy_lock);
6064 cmd->port = bp->phy_port;
Michael Chanb6016b72005-05-26 13:03:09 -07006065 cmd->advertising = bp->advertising;
6066
6067 if (bp->autoneg & AUTONEG_SPEED) {
6068 cmd->autoneg = AUTONEG_ENABLE;
6069 }
6070 else {
6071 cmd->autoneg = AUTONEG_DISABLE;
6072 }
6073
6074 if (netif_carrier_ok(dev)) {
6075 cmd->speed = bp->line_speed;
6076 cmd->duplex = bp->duplex;
6077 }
6078 else {
6079 cmd->speed = -1;
6080 cmd->duplex = -1;
6081 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006082 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006083
6084 cmd->transceiver = XCVR_INTERNAL;
6085 cmd->phy_address = bp->phy_addr;
6086
6087 return 0;
6088}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006089
Michael Chanb6016b72005-05-26 13:03:09 -07006090static int
6091bnx2_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6092{
Michael Chan972ec0d2006-01-23 16:12:43 -08006093 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006094 u8 autoneg = bp->autoneg;
6095 u8 req_duplex = bp->req_duplex;
6096 u16 req_line_speed = bp->req_line_speed;
6097 u32 advertising = bp->advertising;
Michael Chan7b6b8342007-07-07 22:50:15 -07006098 int err = -EINVAL;
6099
6100 spin_lock_bh(&bp->phy_lock);
6101
6102 if (cmd->port != PORT_TP && cmd->port != PORT_FIBRE)
6103 goto err_out_unlock;
6104
Michael Chan583c28e2008-01-21 19:51:35 -08006105 if (cmd->port != bp->phy_port &&
6106 !(bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP))
Michael Chan7b6b8342007-07-07 22:50:15 -07006107 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006108
6109 if (cmd->autoneg == AUTONEG_ENABLE) {
6110 autoneg |= AUTONEG_SPEED;
6111
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006112 cmd->advertising &= ETHTOOL_ALL_COPPER_SPEED;
Michael Chanb6016b72005-05-26 13:03:09 -07006113
6114 /* allow advertising 1 speed */
6115 if ((cmd->advertising == ADVERTISED_10baseT_Half) ||
6116 (cmd->advertising == ADVERTISED_10baseT_Full) ||
6117 (cmd->advertising == ADVERTISED_100baseT_Half) ||
6118 (cmd->advertising == ADVERTISED_100baseT_Full)) {
6119
Michael Chan7b6b8342007-07-07 22:50:15 -07006120 if (cmd->port == PORT_FIBRE)
6121 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006122
6123 advertising = cmd->advertising;
6124
Michael Chan27a005b2007-05-03 13:23:41 -07006125 } else if (cmd->advertising == ADVERTISED_2500baseX_Full) {
Michael Chan583c28e2008-01-21 19:51:35 -08006126 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ||
Michael Chan7b6b8342007-07-07 22:50:15 -07006127 (cmd->port == PORT_TP))
6128 goto err_out_unlock;
6129 } else if (cmd->advertising == ADVERTISED_1000baseT_Full)
Michael Chanb6016b72005-05-26 13:03:09 -07006130 advertising = cmd->advertising;
Michael Chan7b6b8342007-07-07 22:50:15 -07006131 else if (cmd->advertising == ADVERTISED_1000baseT_Half)
6132 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006133 else {
Michael Chan7b6b8342007-07-07 22:50:15 -07006134 if (cmd->port == PORT_FIBRE)
Michael Chanb6016b72005-05-26 13:03:09 -07006135 advertising = ETHTOOL_ALL_FIBRE_SPEED;
Michael Chan7b6b8342007-07-07 22:50:15 -07006136 else
Michael Chanb6016b72005-05-26 13:03:09 -07006137 advertising = ETHTOOL_ALL_COPPER_SPEED;
Michael Chanb6016b72005-05-26 13:03:09 -07006138 }
6139 advertising |= ADVERTISED_Autoneg;
6140 }
6141 else {
Michael Chan7b6b8342007-07-07 22:50:15 -07006142 if (cmd->port == PORT_FIBRE) {
Michael Chan80be4432006-11-19 14:07:28 -08006143 if ((cmd->speed != SPEED_1000 &&
6144 cmd->speed != SPEED_2500) ||
6145 (cmd->duplex != DUPLEX_FULL))
Michael Chan7b6b8342007-07-07 22:50:15 -07006146 goto err_out_unlock;
Michael Chan80be4432006-11-19 14:07:28 -08006147
6148 if (cmd->speed == SPEED_2500 &&
Michael Chan583c28e2008-01-21 19:51:35 -08006149 !(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan7b6b8342007-07-07 22:50:15 -07006150 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006151 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006152 else if (cmd->speed == SPEED_1000 || cmd->speed == SPEED_2500)
6153 goto err_out_unlock;
6154
Michael Chanb6016b72005-05-26 13:03:09 -07006155 autoneg &= ~AUTONEG_SPEED;
6156 req_line_speed = cmd->speed;
6157 req_duplex = cmd->duplex;
6158 advertising = 0;
6159 }
6160
6161 bp->autoneg = autoneg;
6162 bp->advertising = advertising;
6163 bp->req_line_speed = req_line_speed;
6164 bp->req_duplex = req_duplex;
6165
Michael Chan7b6b8342007-07-07 22:50:15 -07006166 err = bnx2_setup_phy(bp, cmd->port);
Michael Chanb6016b72005-05-26 13:03:09 -07006167
Michael Chan7b6b8342007-07-07 22:50:15 -07006168err_out_unlock:
Michael Chanc770a652005-08-25 15:38:39 -07006169 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006170
Michael Chan7b6b8342007-07-07 22:50:15 -07006171 return err;
Michael Chanb6016b72005-05-26 13:03:09 -07006172}
6173
6174static void
6175bnx2_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
6176{
Michael Chan972ec0d2006-01-23 16:12:43 -08006177 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006178
6179 strcpy(info->driver, DRV_MODULE_NAME);
6180 strcpy(info->version, DRV_MODULE_VERSION);
6181 strcpy(info->bus_info, pci_name(bp->pdev));
Michael Chan58fc2ea2007-07-07 22:52:02 -07006182 strcpy(info->fw_version, bp->fw_version);
Michael Chanb6016b72005-05-26 13:03:09 -07006183}
6184
Michael Chan244ac4f2006-03-20 17:48:46 -08006185#define BNX2_REGDUMP_LEN (32 * 1024)
6186
6187static int
6188bnx2_get_regs_len(struct net_device *dev)
6189{
6190 return BNX2_REGDUMP_LEN;
6191}
6192
6193static void
6194bnx2_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *_p)
6195{
6196 u32 *p = _p, i, offset;
6197 u8 *orig_p = _p;
6198 struct bnx2 *bp = netdev_priv(dev);
6199 u32 reg_boundaries[] = { 0x0000, 0x0098, 0x0400, 0x045c,
6200 0x0800, 0x0880, 0x0c00, 0x0c10,
6201 0x0c30, 0x0d08, 0x1000, 0x101c,
6202 0x1040, 0x1048, 0x1080, 0x10a4,
6203 0x1400, 0x1490, 0x1498, 0x14f0,
6204 0x1500, 0x155c, 0x1580, 0x15dc,
6205 0x1600, 0x1658, 0x1680, 0x16d8,
6206 0x1800, 0x1820, 0x1840, 0x1854,
6207 0x1880, 0x1894, 0x1900, 0x1984,
6208 0x1c00, 0x1c0c, 0x1c40, 0x1c54,
6209 0x1c80, 0x1c94, 0x1d00, 0x1d84,
6210 0x2000, 0x2030, 0x23c0, 0x2400,
6211 0x2800, 0x2820, 0x2830, 0x2850,
6212 0x2b40, 0x2c10, 0x2fc0, 0x3058,
6213 0x3c00, 0x3c94, 0x4000, 0x4010,
6214 0x4080, 0x4090, 0x43c0, 0x4458,
6215 0x4c00, 0x4c18, 0x4c40, 0x4c54,
6216 0x4fc0, 0x5010, 0x53c0, 0x5444,
6217 0x5c00, 0x5c18, 0x5c80, 0x5c90,
6218 0x5fc0, 0x6000, 0x6400, 0x6428,
6219 0x6800, 0x6848, 0x684c, 0x6860,
6220 0x6888, 0x6910, 0x8000 };
6221
6222 regs->version = 0;
6223
6224 memset(p, 0, BNX2_REGDUMP_LEN);
6225
6226 if (!netif_running(bp->dev))
6227 return;
6228
6229 i = 0;
6230 offset = reg_boundaries[0];
6231 p += offset;
6232 while (offset < BNX2_REGDUMP_LEN) {
6233 *p++ = REG_RD(bp, offset);
6234 offset += 4;
6235 if (offset == reg_boundaries[i + 1]) {
6236 offset = reg_boundaries[i + 2];
6237 p = (u32 *) (orig_p + offset);
6238 i += 2;
6239 }
6240 }
6241}
6242
Michael Chanb6016b72005-05-26 13:03:09 -07006243static void
6244bnx2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
6245{
Michael Chan972ec0d2006-01-23 16:12:43 -08006246 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006247
David S. Millerf86e82f2008-01-21 17:15:40 -08006248 if (bp->flags & BNX2_FLAG_NO_WOL) {
Michael Chanb6016b72005-05-26 13:03:09 -07006249 wol->supported = 0;
6250 wol->wolopts = 0;
6251 }
6252 else {
6253 wol->supported = WAKE_MAGIC;
6254 if (bp->wol)
6255 wol->wolopts = WAKE_MAGIC;
6256 else
6257 wol->wolopts = 0;
6258 }
6259 memset(&wol->sopass, 0, sizeof(wol->sopass));
6260}
6261
6262static int
6263bnx2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
6264{
Michael Chan972ec0d2006-01-23 16:12:43 -08006265 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006266
6267 if (wol->wolopts & ~WAKE_MAGIC)
6268 return -EINVAL;
6269
6270 if (wol->wolopts & WAKE_MAGIC) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006271 if (bp->flags & BNX2_FLAG_NO_WOL)
Michael Chanb6016b72005-05-26 13:03:09 -07006272 return -EINVAL;
6273
6274 bp->wol = 1;
6275 }
6276 else {
6277 bp->wol = 0;
6278 }
6279 return 0;
6280}
6281
6282static int
6283bnx2_nway_reset(struct net_device *dev)
6284{
Michael Chan972ec0d2006-01-23 16:12:43 -08006285 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006286 u32 bmcr;
6287
6288 if (!(bp->autoneg & AUTONEG_SPEED)) {
6289 return -EINVAL;
6290 }
6291
Michael Chanc770a652005-08-25 15:38:39 -07006292 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006293
Michael Chan583c28e2008-01-21 19:51:35 -08006294 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07006295 int rc;
6296
6297 rc = bnx2_setup_remote_phy(bp, bp->phy_port);
6298 spin_unlock_bh(&bp->phy_lock);
6299 return rc;
6300 }
6301
Michael Chanb6016b72005-05-26 13:03:09 -07006302 /* Force a link down visible on the other side */
Michael Chan583c28e2008-01-21 19:51:35 -08006303 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanca58c3a2007-05-03 13:22:52 -07006304 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chanc770a652005-08-25 15:38:39 -07006305 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006306
6307 msleep(20);
6308
Michael Chanc770a652005-08-25 15:38:39 -07006309 spin_lock_bh(&bp->phy_lock);
Michael Chanf8dd0642006-11-19 14:08:29 -08006310
6311 bp->current_interval = SERDES_AN_TIMEOUT;
6312 bp->serdes_an_pending = 1;
6313 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006314 }
6315
Michael Chanca58c3a2007-05-03 13:22:52 -07006316 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07006317 bmcr &= ~BMCR_LOOPBACK;
Michael Chanca58c3a2007-05-03 13:22:52 -07006318 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART | BMCR_ANENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07006319
Michael Chanc770a652005-08-25 15:38:39 -07006320 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006321
6322 return 0;
6323}
6324
6325static int
6326bnx2_get_eeprom_len(struct net_device *dev)
6327{
Michael Chan972ec0d2006-01-23 16:12:43 -08006328 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006329
Michael Chan1122db72006-01-23 16:11:42 -08006330 if (bp->flash_info == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07006331 return 0;
6332
Michael Chan1122db72006-01-23 16:11:42 -08006333 return (int) bp->flash_size;
Michael Chanb6016b72005-05-26 13:03:09 -07006334}
6335
6336static int
6337bnx2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
6338 u8 *eebuf)
6339{
Michael Chan972ec0d2006-01-23 16:12:43 -08006340 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006341 int rc;
6342
John W. Linville1064e942005-11-10 12:58:24 -08006343 /* parameters already validated in ethtool_get_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07006344
6345 rc = bnx2_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
6346
6347 return rc;
6348}
6349
6350static int
6351bnx2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
6352 u8 *eebuf)
6353{
Michael Chan972ec0d2006-01-23 16:12:43 -08006354 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006355 int rc;
6356
John W. Linville1064e942005-11-10 12:58:24 -08006357 /* parameters already validated in ethtool_set_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07006358
6359 rc = bnx2_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
6360
6361 return rc;
6362}
6363
6364static int
6365bnx2_get_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
6366{
Michael Chan972ec0d2006-01-23 16:12:43 -08006367 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006368
6369 memset(coal, 0, sizeof(struct ethtool_coalesce));
6370
6371 coal->rx_coalesce_usecs = bp->rx_ticks;
6372 coal->rx_max_coalesced_frames = bp->rx_quick_cons_trip;
6373 coal->rx_coalesce_usecs_irq = bp->rx_ticks_int;
6374 coal->rx_max_coalesced_frames_irq = bp->rx_quick_cons_trip_int;
6375
6376 coal->tx_coalesce_usecs = bp->tx_ticks;
6377 coal->tx_max_coalesced_frames = bp->tx_quick_cons_trip;
6378 coal->tx_coalesce_usecs_irq = bp->tx_ticks_int;
6379 coal->tx_max_coalesced_frames_irq = bp->tx_quick_cons_trip_int;
6380
6381 coal->stats_block_coalesce_usecs = bp->stats_ticks;
6382
6383 return 0;
6384}
6385
6386static int
6387bnx2_set_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
6388{
Michael Chan972ec0d2006-01-23 16:12:43 -08006389 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006390
6391 bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
6392 if (bp->rx_ticks > 0x3ff) bp->rx_ticks = 0x3ff;
6393
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006394 bp->rx_quick_cons_trip = (u16) coal->rx_max_coalesced_frames;
Michael Chanb6016b72005-05-26 13:03:09 -07006395 if (bp->rx_quick_cons_trip > 0xff) bp->rx_quick_cons_trip = 0xff;
6396
6397 bp->rx_ticks_int = (u16) coal->rx_coalesce_usecs_irq;
6398 if (bp->rx_ticks_int > 0x3ff) bp->rx_ticks_int = 0x3ff;
6399
6400 bp->rx_quick_cons_trip_int = (u16) coal->rx_max_coalesced_frames_irq;
6401 if (bp->rx_quick_cons_trip_int > 0xff)
6402 bp->rx_quick_cons_trip_int = 0xff;
6403
6404 bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
6405 if (bp->tx_ticks > 0x3ff) bp->tx_ticks = 0x3ff;
6406
6407 bp->tx_quick_cons_trip = (u16) coal->tx_max_coalesced_frames;
6408 if (bp->tx_quick_cons_trip > 0xff) bp->tx_quick_cons_trip = 0xff;
6409
6410 bp->tx_ticks_int = (u16) coal->tx_coalesce_usecs_irq;
6411 if (bp->tx_ticks_int > 0x3ff) bp->tx_ticks_int = 0x3ff;
6412
6413 bp->tx_quick_cons_trip_int = (u16) coal->tx_max_coalesced_frames_irq;
6414 if (bp->tx_quick_cons_trip_int > 0xff) bp->tx_quick_cons_trip_int =
6415 0xff;
6416
6417 bp->stats_ticks = coal->stats_block_coalesce_usecs;
Michael Chan02537b062007-06-04 21:24:07 -07006418 if (CHIP_NUM(bp) == CHIP_NUM_5708) {
6419 if (bp->stats_ticks != 0 && bp->stats_ticks != USEC_PER_SEC)
6420 bp->stats_ticks = USEC_PER_SEC;
6421 }
Michael Chan7ea69202007-07-16 18:27:10 -07006422 if (bp->stats_ticks > BNX2_HC_STATS_TICKS_HC_STAT_TICKS)
6423 bp->stats_ticks = BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
6424 bp->stats_ticks &= BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07006425
6426 if (netif_running(bp->dev)) {
6427 bnx2_netif_stop(bp);
Michael Chan9a120bc2008-05-16 22:17:45 -07006428 bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07006429 bnx2_netif_start(bp);
6430 }
6431
6432 return 0;
6433}
6434
6435static void
6436bnx2_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
6437{
Michael Chan972ec0d2006-01-23 16:12:43 -08006438 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006439
Michael Chan13daffa2006-03-20 17:49:20 -08006440 ering->rx_max_pending = MAX_TOTAL_RX_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07006441 ering->rx_mini_max_pending = 0;
Michael Chan47bf4242007-12-12 11:19:12 -08006442 ering->rx_jumbo_max_pending = MAX_TOTAL_RX_PG_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07006443
6444 ering->rx_pending = bp->rx_ring_size;
6445 ering->rx_mini_pending = 0;
Michael Chan47bf4242007-12-12 11:19:12 -08006446 ering->rx_jumbo_pending = bp->rx_pg_ring_size;
Michael Chanb6016b72005-05-26 13:03:09 -07006447
6448 ering->tx_max_pending = MAX_TX_DESC_CNT;
6449 ering->tx_pending = bp->tx_ring_size;
6450}
6451
6452static int
Michael Chan5d5d0012007-12-12 11:17:43 -08006453bnx2_change_ring_size(struct bnx2 *bp, u32 rx, u32 tx)
Michael Chanb6016b72005-05-26 13:03:09 -07006454{
Michael Chan13daffa2006-03-20 17:49:20 -08006455 if (netif_running(bp->dev)) {
6456 bnx2_netif_stop(bp);
6457 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
6458 bnx2_free_skbs(bp);
6459 bnx2_free_mem(bp);
6460 }
6461
Michael Chan5d5d0012007-12-12 11:17:43 -08006462 bnx2_set_rx_ring_size(bp, rx);
6463 bp->tx_ring_size = tx;
Michael Chanb6016b72005-05-26 13:03:09 -07006464
6465 if (netif_running(bp->dev)) {
Michael Chan13daffa2006-03-20 17:49:20 -08006466 int rc;
6467
6468 rc = bnx2_alloc_mem(bp);
6469 if (rc)
6470 return rc;
Michael Chan9a120bc2008-05-16 22:17:45 -07006471 bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07006472 bnx2_netif_start(bp);
6473 }
Michael Chanb6016b72005-05-26 13:03:09 -07006474 return 0;
6475}
6476
Michael Chan5d5d0012007-12-12 11:17:43 -08006477static int
6478bnx2_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
6479{
6480 struct bnx2 *bp = netdev_priv(dev);
6481 int rc;
6482
6483 if ((ering->rx_pending > MAX_TOTAL_RX_DESC_CNT) ||
6484 (ering->tx_pending > MAX_TX_DESC_CNT) ||
6485 (ering->tx_pending <= MAX_SKB_FRAGS)) {
6486
6487 return -EINVAL;
6488 }
6489 rc = bnx2_change_ring_size(bp, ering->rx_pending, ering->tx_pending);
6490 return rc;
6491}
6492
Michael Chanb6016b72005-05-26 13:03:09 -07006493static void
6494bnx2_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
6495{
Michael Chan972ec0d2006-01-23 16:12:43 -08006496 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006497
6498 epause->autoneg = ((bp->autoneg & AUTONEG_FLOW_CTRL) != 0);
6499 epause->rx_pause = ((bp->flow_ctrl & FLOW_CTRL_RX) != 0);
6500 epause->tx_pause = ((bp->flow_ctrl & FLOW_CTRL_TX) != 0);
6501}
6502
6503static int
6504bnx2_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
6505{
Michael Chan972ec0d2006-01-23 16:12:43 -08006506 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006507
6508 bp->req_flow_ctrl = 0;
6509 if (epause->rx_pause)
6510 bp->req_flow_ctrl |= FLOW_CTRL_RX;
6511 if (epause->tx_pause)
6512 bp->req_flow_ctrl |= FLOW_CTRL_TX;
6513
6514 if (epause->autoneg) {
6515 bp->autoneg |= AUTONEG_FLOW_CTRL;
6516 }
6517 else {
6518 bp->autoneg &= ~AUTONEG_FLOW_CTRL;
6519 }
6520
Michael Chanc770a652005-08-25 15:38:39 -07006521 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006522
Michael Chan0d8a6572007-07-07 22:49:43 -07006523 bnx2_setup_phy(bp, bp->phy_port);
Michael Chanb6016b72005-05-26 13:03:09 -07006524
Michael Chanc770a652005-08-25 15:38:39 -07006525 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006526
6527 return 0;
6528}
6529
6530static u32
6531bnx2_get_rx_csum(struct net_device *dev)
6532{
Michael Chan972ec0d2006-01-23 16:12:43 -08006533 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006534
6535 return bp->rx_csum;
6536}
6537
6538static int
6539bnx2_set_rx_csum(struct net_device *dev, u32 data)
6540{
Michael Chan972ec0d2006-01-23 16:12:43 -08006541 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006542
6543 bp->rx_csum = data;
6544 return 0;
6545}
6546
Michael Chanb11d6212006-06-29 12:31:21 -07006547static int
6548bnx2_set_tso(struct net_device *dev, u32 data)
6549{
Michael Chan4666f872007-05-03 13:22:28 -07006550 struct bnx2 *bp = netdev_priv(dev);
6551
6552 if (data) {
Michael Chanb11d6212006-06-29 12:31:21 -07006553 dev->features |= NETIF_F_TSO | NETIF_F_TSO_ECN;
Michael Chan4666f872007-05-03 13:22:28 -07006554 if (CHIP_NUM(bp) == CHIP_NUM_5709)
6555 dev->features |= NETIF_F_TSO6;
6556 } else
6557 dev->features &= ~(NETIF_F_TSO | NETIF_F_TSO6 |
6558 NETIF_F_TSO_ECN);
Michael Chanb11d6212006-06-29 12:31:21 -07006559 return 0;
6560}
6561
Michael Chancea94db2006-06-12 22:16:13 -07006562#define BNX2_NUM_STATS 46
Michael Chanb6016b72005-05-26 13:03:09 -07006563
Peter Hagervall14ab9b82005-08-10 14:18:16 -07006564static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07006565 char string[ETH_GSTRING_LEN];
6566} bnx2_stats_str_arr[BNX2_NUM_STATS] = {
6567 { "rx_bytes" },
6568 { "rx_error_bytes" },
6569 { "tx_bytes" },
6570 { "tx_error_bytes" },
6571 { "rx_ucast_packets" },
6572 { "rx_mcast_packets" },
6573 { "rx_bcast_packets" },
6574 { "tx_ucast_packets" },
6575 { "tx_mcast_packets" },
6576 { "tx_bcast_packets" },
6577 { "tx_mac_errors" },
6578 { "tx_carrier_errors" },
6579 { "rx_crc_errors" },
6580 { "rx_align_errors" },
6581 { "tx_single_collisions" },
6582 { "tx_multi_collisions" },
6583 { "tx_deferred" },
6584 { "tx_excess_collisions" },
6585 { "tx_late_collisions" },
6586 { "tx_total_collisions" },
6587 { "rx_fragments" },
6588 { "rx_jabbers" },
6589 { "rx_undersize_packets" },
6590 { "rx_oversize_packets" },
6591 { "rx_64_byte_packets" },
6592 { "rx_65_to_127_byte_packets" },
6593 { "rx_128_to_255_byte_packets" },
6594 { "rx_256_to_511_byte_packets" },
6595 { "rx_512_to_1023_byte_packets" },
6596 { "rx_1024_to_1522_byte_packets" },
6597 { "rx_1523_to_9022_byte_packets" },
6598 { "tx_64_byte_packets" },
6599 { "tx_65_to_127_byte_packets" },
6600 { "tx_128_to_255_byte_packets" },
6601 { "tx_256_to_511_byte_packets" },
6602 { "tx_512_to_1023_byte_packets" },
6603 { "tx_1024_to_1522_byte_packets" },
6604 { "tx_1523_to_9022_byte_packets" },
6605 { "rx_xon_frames" },
6606 { "rx_xoff_frames" },
6607 { "tx_xon_frames" },
6608 { "tx_xoff_frames" },
6609 { "rx_mac_ctrl_frames" },
6610 { "rx_filtered_packets" },
6611 { "rx_discards" },
Michael Chancea94db2006-06-12 22:16:13 -07006612 { "rx_fw_discards" },
Michael Chanb6016b72005-05-26 13:03:09 -07006613};
6614
6615#define STATS_OFFSET32(offset_name) (offsetof(struct statistics_block, offset_name) / 4)
6616
Arjan van de Venf71e1302006-03-03 21:33:57 -05006617static const unsigned long bnx2_stats_offset_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07006618 STATS_OFFSET32(stat_IfHCInOctets_hi),
6619 STATS_OFFSET32(stat_IfHCInBadOctets_hi),
6620 STATS_OFFSET32(stat_IfHCOutOctets_hi),
6621 STATS_OFFSET32(stat_IfHCOutBadOctets_hi),
6622 STATS_OFFSET32(stat_IfHCInUcastPkts_hi),
6623 STATS_OFFSET32(stat_IfHCInMulticastPkts_hi),
6624 STATS_OFFSET32(stat_IfHCInBroadcastPkts_hi),
6625 STATS_OFFSET32(stat_IfHCOutUcastPkts_hi),
6626 STATS_OFFSET32(stat_IfHCOutMulticastPkts_hi),
6627 STATS_OFFSET32(stat_IfHCOutBroadcastPkts_hi),
6628 STATS_OFFSET32(stat_emac_tx_stat_dot3statsinternalmactransmiterrors),
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006629 STATS_OFFSET32(stat_Dot3StatsCarrierSenseErrors),
6630 STATS_OFFSET32(stat_Dot3StatsFCSErrors),
6631 STATS_OFFSET32(stat_Dot3StatsAlignmentErrors),
6632 STATS_OFFSET32(stat_Dot3StatsSingleCollisionFrames),
6633 STATS_OFFSET32(stat_Dot3StatsMultipleCollisionFrames),
6634 STATS_OFFSET32(stat_Dot3StatsDeferredTransmissions),
6635 STATS_OFFSET32(stat_Dot3StatsExcessiveCollisions),
6636 STATS_OFFSET32(stat_Dot3StatsLateCollisions),
6637 STATS_OFFSET32(stat_EtherStatsCollisions),
6638 STATS_OFFSET32(stat_EtherStatsFragments),
6639 STATS_OFFSET32(stat_EtherStatsJabbers),
6640 STATS_OFFSET32(stat_EtherStatsUndersizePkts),
6641 STATS_OFFSET32(stat_EtherStatsOverrsizePkts),
6642 STATS_OFFSET32(stat_EtherStatsPktsRx64Octets),
6643 STATS_OFFSET32(stat_EtherStatsPktsRx65Octetsto127Octets),
6644 STATS_OFFSET32(stat_EtherStatsPktsRx128Octetsto255Octets),
6645 STATS_OFFSET32(stat_EtherStatsPktsRx256Octetsto511Octets),
6646 STATS_OFFSET32(stat_EtherStatsPktsRx512Octetsto1023Octets),
6647 STATS_OFFSET32(stat_EtherStatsPktsRx1024Octetsto1522Octets),
6648 STATS_OFFSET32(stat_EtherStatsPktsRx1523Octetsto9022Octets),
6649 STATS_OFFSET32(stat_EtherStatsPktsTx64Octets),
6650 STATS_OFFSET32(stat_EtherStatsPktsTx65Octetsto127Octets),
6651 STATS_OFFSET32(stat_EtherStatsPktsTx128Octetsto255Octets),
6652 STATS_OFFSET32(stat_EtherStatsPktsTx256Octetsto511Octets),
6653 STATS_OFFSET32(stat_EtherStatsPktsTx512Octetsto1023Octets),
6654 STATS_OFFSET32(stat_EtherStatsPktsTx1024Octetsto1522Octets),
6655 STATS_OFFSET32(stat_EtherStatsPktsTx1523Octetsto9022Octets),
6656 STATS_OFFSET32(stat_XonPauseFramesReceived),
6657 STATS_OFFSET32(stat_XoffPauseFramesReceived),
6658 STATS_OFFSET32(stat_OutXonSent),
6659 STATS_OFFSET32(stat_OutXoffSent),
6660 STATS_OFFSET32(stat_MacControlFramesReceived),
6661 STATS_OFFSET32(stat_IfInFramesL2FilterDiscards),
6662 STATS_OFFSET32(stat_IfInMBUFDiscards),
Michael Chancea94db2006-06-12 22:16:13 -07006663 STATS_OFFSET32(stat_FwRxDrop),
Michael Chanb6016b72005-05-26 13:03:09 -07006664};
6665
6666/* stat_IfHCInBadOctets and stat_Dot3StatsCarrierSenseErrors are
6667 * skipped because of errata.
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006668 */
Peter Hagervall14ab9b82005-08-10 14:18:16 -07006669static u8 bnx2_5706_stats_len_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07006670 8,0,8,8,8,8,8,8,8,8,
6671 4,0,4,4,4,4,4,4,4,4,
6672 4,4,4,4,4,4,4,4,4,4,
6673 4,4,4,4,4,4,4,4,4,4,
Michael Chancea94db2006-06-12 22:16:13 -07006674 4,4,4,4,4,4,
Michael Chanb6016b72005-05-26 13:03:09 -07006675};
6676
Michael Chan5b0c76a2005-11-04 08:45:49 -08006677static u8 bnx2_5708_stats_len_arr[BNX2_NUM_STATS] = {
6678 8,0,8,8,8,8,8,8,8,8,
6679 4,4,4,4,4,4,4,4,4,4,
6680 4,4,4,4,4,4,4,4,4,4,
6681 4,4,4,4,4,4,4,4,4,4,
Michael Chancea94db2006-06-12 22:16:13 -07006682 4,4,4,4,4,4,
Michael Chan5b0c76a2005-11-04 08:45:49 -08006683};
6684
Michael Chanb6016b72005-05-26 13:03:09 -07006685#define BNX2_NUM_TESTS 6
6686
Peter Hagervall14ab9b82005-08-10 14:18:16 -07006687static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07006688 char string[ETH_GSTRING_LEN];
6689} bnx2_tests_str_arr[BNX2_NUM_TESTS] = {
6690 { "register_test (offline)" },
6691 { "memory_test (offline)" },
6692 { "loopback_test (offline)" },
6693 { "nvram_test (online)" },
6694 { "interrupt_test (online)" },
6695 { "link_test (online)" },
6696};
6697
6698static int
Jeff Garzikb9f2c042007-10-03 18:07:32 -07006699bnx2_get_sset_count(struct net_device *dev, int sset)
Michael Chanb6016b72005-05-26 13:03:09 -07006700{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07006701 switch (sset) {
6702 case ETH_SS_TEST:
6703 return BNX2_NUM_TESTS;
6704 case ETH_SS_STATS:
6705 return BNX2_NUM_STATS;
6706 default:
6707 return -EOPNOTSUPP;
6708 }
Michael Chanb6016b72005-05-26 13:03:09 -07006709}
6710
6711static void
6712bnx2_self_test(struct net_device *dev, struct ethtool_test *etest, u64 *buf)
6713{
Michael Chan972ec0d2006-01-23 16:12:43 -08006714 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006715
6716 memset(buf, 0, sizeof(u64) * BNX2_NUM_TESTS);
6717 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Michael Chan80be4432006-11-19 14:07:28 -08006718 int i;
6719
Michael Chanb6016b72005-05-26 13:03:09 -07006720 bnx2_netif_stop(bp);
6721 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_DIAG);
6722 bnx2_free_skbs(bp);
6723
6724 if (bnx2_test_registers(bp) != 0) {
6725 buf[0] = 1;
6726 etest->flags |= ETH_TEST_FL_FAILED;
6727 }
6728 if (bnx2_test_memory(bp) != 0) {
6729 buf[1] = 1;
6730 etest->flags |= ETH_TEST_FL_FAILED;
6731 }
Michael Chanbc5a0692006-01-23 16:13:22 -08006732 if ((buf[2] = bnx2_test_loopback(bp)) != 0)
Michael Chanb6016b72005-05-26 13:03:09 -07006733 etest->flags |= ETH_TEST_FL_FAILED;
Michael Chanb6016b72005-05-26 13:03:09 -07006734
6735 if (!netif_running(bp->dev)) {
6736 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
6737 }
6738 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07006739 bnx2_init_nic(bp, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07006740 bnx2_netif_start(bp);
6741 }
6742
6743 /* wait for link up */
Michael Chan80be4432006-11-19 14:07:28 -08006744 for (i = 0; i < 7; i++) {
6745 if (bp->link_up)
6746 break;
6747 msleep_interruptible(1000);
6748 }
Michael Chanb6016b72005-05-26 13:03:09 -07006749 }
6750
6751 if (bnx2_test_nvram(bp) != 0) {
6752 buf[3] = 1;
6753 etest->flags |= ETH_TEST_FL_FAILED;
6754 }
6755 if (bnx2_test_intr(bp) != 0) {
6756 buf[4] = 1;
6757 etest->flags |= ETH_TEST_FL_FAILED;
6758 }
6759
6760 if (bnx2_test_link(bp) != 0) {
6761 buf[5] = 1;
6762 etest->flags |= ETH_TEST_FL_FAILED;
6763
6764 }
6765}
6766
6767static void
6768bnx2_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
6769{
6770 switch (stringset) {
6771 case ETH_SS_STATS:
6772 memcpy(buf, bnx2_stats_str_arr,
6773 sizeof(bnx2_stats_str_arr));
6774 break;
6775 case ETH_SS_TEST:
6776 memcpy(buf, bnx2_tests_str_arr,
6777 sizeof(bnx2_tests_str_arr));
6778 break;
6779 }
6780}
6781
Michael Chanb6016b72005-05-26 13:03:09 -07006782static void
6783bnx2_get_ethtool_stats(struct net_device *dev,
6784 struct ethtool_stats *stats, u64 *buf)
6785{
Michael Chan972ec0d2006-01-23 16:12:43 -08006786 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006787 int i;
6788 u32 *hw_stats = (u32 *) bp->stats_blk;
Peter Hagervall14ab9b82005-08-10 14:18:16 -07006789 u8 *stats_len_arr = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07006790
6791 if (hw_stats == NULL) {
6792 memset(buf, 0, sizeof(u64) * BNX2_NUM_STATS);
6793 return;
6794 }
6795
Michael Chan5b0c76a2005-11-04 08:45:49 -08006796 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
6797 (CHIP_ID(bp) == CHIP_ID_5706_A1) ||
6798 (CHIP_ID(bp) == CHIP_ID_5706_A2) ||
6799 (CHIP_ID(bp) == CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07006800 stats_len_arr = bnx2_5706_stats_len_arr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08006801 else
6802 stats_len_arr = bnx2_5708_stats_len_arr;
Michael Chanb6016b72005-05-26 13:03:09 -07006803
6804 for (i = 0; i < BNX2_NUM_STATS; i++) {
6805 if (stats_len_arr[i] == 0) {
6806 /* skip this counter */
6807 buf[i] = 0;
6808 continue;
6809 }
6810 if (stats_len_arr[i] == 4) {
6811 /* 4-byte counter */
6812 buf[i] = (u64)
6813 *(hw_stats + bnx2_stats_offset_arr[i]);
6814 continue;
6815 }
6816 /* 8-byte counter */
6817 buf[i] = (((u64) *(hw_stats +
6818 bnx2_stats_offset_arr[i])) << 32) +
6819 *(hw_stats + bnx2_stats_offset_arr[i] + 1);
6820 }
6821}
6822
6823static int
6824bnx2_phys_id(struct net_device *dev, u32 data)
6825{
Michael Chan972ec0d2006-01-23 16:12:43 -08006826 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006827 int i;
6828 u32 save;
6829
6830 if (data == 0)
6831 data = 2;
6832
6833 save = REG_RD(bp, BNX2_MISC_CFG);
6834 REG_WR(bp, BNX2_MISC_CFG, BNX2_MISC_CFG_LEDMODE_MAC);
6835
6836 for (i = 0; i < (data * 2); i++) {
6837 if ((i % 2) == 0) {
6838 REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE);
6839 }
6840 else {
6841 REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE |
6842 BNX2_EMAC_LED_1000MB_OVERRIDE |
6843 BNX2_EMAC_LED_100MB_OVERRIDE |
6844 BNX2_EMAC_LED_10MB_OVERRIDE |
6845 BNX2_EMAC_LED_TRAFFIC_OVERRIDE |
6846 BNX2_EMAC_LED_TRAFFIC);
6847 }
6848 msleep_interruptible(500);
6849 if (signal_pending(current))
6850 break;
6851 }
6852 REG_WR(bp, BNX2_EMAC_LED, 0);
6853 REG_WR(bp, BNX2_MISC_CFG, save);
6854 return 0;
6855}
6856
Michael Chan4666f872007-05-03 13:22:28 -07006857static int
6858bnx2_set_tx_csum(struct net_device *dev, u32 data)
6859{
6860 struct bnx2 *bp = netdev_priv(dev);
6861
6862 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chan6460d942007-07-14 19:07:52 -07006863 return (ethtool_op_set_tx_ipv6_csum(dev, data));
Michael Chan4666f872007-05-03 13:22:28 -07006864 else
6865 return (ethtool_op_set_tx_csum(dev, data));
6866}
6867
Jeff Garzik7282d492006-09-13 14:30:00 -04006868static const struct ethtool_ops bnx2_ethtool_ops = {
Michael Chanb6016b72005-05-26 13:03:09 -07006869 .get_settings = bnx2_get_settings,
6870 .set_settings = bnx2_set_settings,
6871 .get_drvinfo = bnx2_get_drvinfo,
Michael Chan244ac4f2006-03-20 17:48:46 -08006872 .get_regs_len = bnx2_get_regs_len,
6873 .get_regs = bnx2_get_regs,
Michael Chanb6016b72005-05-26 13:03:09 -07006874 .get_wol = bnx2_get_wol,
6875 .set_wol = bnx2_set_wol,
6876 .nway_reset = bnx2_nway_reset,
6877 .get_link = ethtool_op_get_link,
6878 .get_eeprom_len = bnx2_get_eeprom_len,
6879 .get_eeprom = bnx2_get_eeprom,
6880 .set_eeprom = bnx2_set_eeprom,
6881 .get_coalesce = bnx2_get_coalesce,
6882 .set_coalesce = bnx2_set_coalesce,
6883 .get_ringparam = bnx2_get_ringparam,
6884 .set_ringparam = bnx2_set_ringparam,
6885 .get_pauseparam = bnx2_get_pauseparam,
6886 .set_pauseparam = bnx2_set_pauseparam,
6887 .get_rx_csum = bnx2_get_rx_csum,
6888 .set_rx_csum = bnx2_set_rx_csum,
Michael Chan4666f872007-05-03 13:22:28 -07006889 .set_tx_csum = bnx2_set_tx_csum,
Michael Chanb6016b72005-05-26 13:03:09 -07006890 .set_sg = ethtool_op_set_sg,
Michael Chanb11d6212006-06-29 12:31:21 -07006891 .set_tso = bnx2_set_tso,
Michael Chanb6016b72005-05-26 13:03:09 -07006892 .self_test = bnx2_self_test,
6893 .get_strings = bnx2_get_strings,
6894 .phys_id = bnx2_phys_id,
Michael Chanb6016b72005-05-26 13:03:09 -07006895 .get_ethtool_stats = bnx2_get_ethtool_stats,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07006896 .get_sset_count = bnx2_get_sset_count,
Michael Chanb6016b72005-05-26 13:03:09 -07006897};
6898
6899/* Called with rtnl_lock */
6900static int
6901bnx2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
6902{
Peter Hagervall14ab9b82005-08-10 14:18:16 -07006903 struct mii_ioctl_data *data = if_mii(ifr);
Michael Chan972ec0d2006-01-23 16:12:43 -08006904 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006905 int err;
6906
6907 switch(cmd) {
6908 case SIOCGMIIPHY:
6909 data->phy_id = bp->phy_addr;
6910
6911 /* fallthru */
6912 case SIOCGMIIREG: {
6913 u32 mii_regval;
6914
Michael Chan583c28e2008-01-21 19:51:35 -08006915 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07006916 return -EOPNOTSUPP;
6917
Michael Chandad3e452007-05-03 13:18:03 -07006918 if (!netif_running(dev))
6919 return -EAGAIN;
6920
Michael Chanc770a652005-08-25 15:38:39 -07006921 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006922 err = bnx2_read_phy(bp, data->reg_num & 0x1f, &mii_regval);
Michael Chanc770a652005-08-25 15:38:39 -07006923 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006924
6925 data->val_out = mii_regval;
6926
6927 return err;
6928 }
6929
6930 case SIOCSMIIREG:
6931 if (!capable(CAP_NET_ADMIN))
6932 return -EPERM;
6933
Michael Chan583c28e2008-01-21 19:51:35 -08006934 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07006935 return -EOPNOTSUPP;
6936
Michael Chandad3e452007-05-03 13:18:03 -07006937 if (!netif_running(dev))
6938 return -EAGAIN;
6939
Michael Chanc770a652005-08-25 15:38:39 -07006940 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006941 err = bnx2_write_phy(bp, data->reg_num & 0x1f, data->val_in);
Michael Chanc770a652005-08-25 15:38:39 -07006942 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006943
6944 return err;
6945
6946 default:
6947 /* do nothing */
6948 break;
6949 }
6950 return -EOPNOTSUPP;
6951}
6952
6953/* Called with rtnl_lock */
6954static int
6955bnx2_change_mac_addr(struct net_device *dev, void *p)
6956{
6957 struct sockaddr *addr = p;
Michael Chan972ec0d2006-01-23 16:12:43 -08006958 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006959
Michael Chan73eef4c2005-08-25 15:39:15 -07006960 if (!is_valid_ether_addr(addr->sa_data))
6961 return -EINVAL;
6962
Michael Chanb6016b72005-05-26 13:03:09 -07006963 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
6964 if (netif_running(dev))
6965 bnx2_set_mac_addr(bp);
6966
6967 return 0;
6968}
6969
6970/* Called with rtnl_lock */
6971static int
6972bnx2_change_mtu(struct net_device *dev, int new_mtu)
6973{
Michael Chan972ec0d2006-01-23 16:12:43 -08006974 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006975
6976 if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
6977 ((new_mtu + ETH_HLEN) < MIN_ETHERNET_PACKET_SIZE))
6978 return -EINVAL;
6979
6980 dev->mtu = new_mtu;
Michael Chan5d5d0012007-12-12 11:17:43 -08006981 return (bnx2_change_ring_size(bp, bp->rx_ring_size, bp->tx_ring_size));
Michael Chanb6016b72005-05-26 13:03:09 -07006982}
6983
6984#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
6985static void
6986poll_bnx2(struct net_device *dev)
6987{
Michael Chan972ec0d2006-01-23 16:12:43 -08006988 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006989
6990 disable_irq(bp->pdev->irq);
David Howells7d12e782006-10-05 14:55:46 +01006991 bnx2_interrupt(bp->pdev->irq, dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006992 enable_irq(bp->pdev->irq);
6993}
6994#endif
6995
Michael Chan253c8b72007-01-08 19:56:01 -08006996static void __devinit
6997bnx2_get_5709_media(struct bnx2 *bp)
6998{
6999 u32 val = REG_RD(bp, BNX2_MISC_DUAL_MEDIA_CTRL);
7000 u32 bond_id = val & BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID;
7001 u32 strap;
7002
7003 if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_C)
7004 return;
7005 else if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_S) {
Michael Chan583c28e2008-01-21 19:51:35 -08007006 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007007 return;
7008 }
7009
7010 if (val & BNX2_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE)
7011 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL) >> 21;
7012 else
7013 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP) >> 8;
7014
7015 if (PCI_FUNC(bp->pdev->devfn) == 0) {
7016 switch (strap) {
7017 case 0x4:
7018 case 0x5:
7019 case 0x6:
Michael Chan583c28e2008-01-21 19:51:35 -08007020 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007021 return;
7022 }
7023 } else {
7024 switch (strap) {
7025 case 0x1:
7026 case 0x2:
7027 case 0x4:
Michael Chan583c28e2008-01-21 19:51:35 -08007028 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007029 return;
7030 }
7031 }
7032}
7033
Michael Chan883e5152007-05-03 13:25:11 -07007034static void __devinit
7035bnx2_get_pci_speed(struct bnx2 *bp)
7036{
7037 u32 reg;
7038
7039 reg = REG_RD(bp, BNX2_PCICFG_MISC_STATUS);
7040 if (reg & BNX2_PCICFG_MISC_STATUS_PCIX_DET) {
7041 u32 clkreg;
7042
David S. Millerf86e82f2008-01-21 17:15:40 -08007043 bp->flags |= BNX2_FLAG_PCIX;
Michael Chan883e5152007-05-03 13:25:11 -07007044
7045 clkreg = REG_RD(bp, BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS);
7046
7047 clkreg &= BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET;
7048 switch (clkreg) {
7049 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ:
7050 bp->bus_speed_mhz = 133;
7051 break;
7052
7053 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ:
7054 bp->bus_speed_mhz = 100;
7055 break;
7056
7057 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ:
7058 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ:
7059 bp->bus_speed_mhz = 66;
7060 break;
7061
7062 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ:
7063 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ:
7064 bp->bus_speed_mhz = 50;
7065 break;
7066
7067 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW:
7068 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ:
7069 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ:
7070 bp->bus_speed_mhz = 33;
7071 break;
7072 }
7073 }
7074 else {
7075 if (reg & BNX2_PCICFG_MISC_STATUS_M66EN)
7076 bp->bus_speed_mhz = 66;
7077 else
7078 bp->bus_speed_mhz = 33;
7079 }
7080
7081 if (reg & BNX2_PCICFG_MISC_STATUS_32BIT_DET)
David S. Millerf86e82f2008-01-21 17:15:40 -08007082 bp->flags |= BNX2_FLAG_PCI_32BIT;
Michael Chan883e5152007-05-03 13:25:11 -07007083
7084}
7085
Michael Chanb6016b72005-05-26 13:03:09 -07007086static int __devinit
7087bnx2_init_board(struct pci_dev *pdev, struct net_device *dev)
7088{
7089 struct bnx2 *bp;
7090 unsigned long mem_len;
Michael Chan58fc2ea2007-07-07 22:52:02 -07007091 int rc, i, j;
Michael Chanb6016b72005-05-26 13:03:09 -07007092 u32 reg;
Michael Chan40453c82007-05-03 13:19:18 -07007093 u64 dma_mask, persist_dma_mask;
Michael Chanb6016b72005-05-26 13:03:09 -07007094
Michael Chanb6016b72005-05-26 13:03:09 -07007095 SET_NETDEV_DEV(dev, &pdev->dev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007096 bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007097
7098 bp->flags = 0;
7099 bp->phy_flags = 0;
7100
7101 /* enable device (incl. PCI PM wakeup), and bus-mastering */
7102 rc = pci_enable_device(pdev);
7103 if (rc) {
Joe Perches898eb712007-10-18 03:06:30 -07007104 dev_err(&pdev->dev, "Cannot enable PCI device, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007105 goto err_out;
7106 }
7107
7108 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007109 dev_err(&pdev->dev,
Jeff Garzik2e8a5382006-06-27 10:47:51 -04007110 "Cannot find PCI device base address, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007111 rc = -ENODEV;
7112 goto err_out_disable;
7113 }
7114
7115 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
7116 if (rc) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007117 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007118 goto err_out_disable;
7119 }
7120
7121 pci_set_master(pdev);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07007122 pci_save_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07007123
7124 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
7125 if (bp->pm_cap == 0) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007126 dev_err(&pdev->dev,
Jeff Garzik2e8a5382006-06-27 10:47:51 -04007127 "Cannot find power management capability, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007128 rc = -EIO;
7129 goto err_out_release;
7130 }
7131
Michael Chanb6016b72005-05-26 13:03:09 -07007132 bp->dev = dev;
7133 bp->pdev = pdev;
7134
7135 spin_lock_init(&bp->phy_lock);
Michael Chan1b8227c2007-05-03 13:24:05 -07007136 spin_lock_init(&bp->indirect_lock);
David Howellsc4028952006-11-22 14:57:56 +00007137 INIT_WORK(&bp->reset_task, bnx2_reset_task);
Michael Chanb6016b72005-05-26 13:03:09 -07007138
7139 dev->base_addr = dev->mem_start = pci_resource_start(pdev, 0);
Michael Chan59b47d82006-11-19 14:10:45 -08007140 mem_len = MB_GET_CID_ADDR(TX_TSS_CID + 1);
Michael Chanb6016b72005-05-26 13:03:09 -07007141 dev->mem_end = dev->mem_start + mem_len;
7142 dev->irq = pdev->irq;
7143
7144 bp->regview = ioremap_nocache(dev->base_addr, mem_len);
7145
7146 if (!bp->regview) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007147 dev_err(&pdev->dev, "Cannot map register space, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007148 rc = -ENOMEM;
7149 goto err_out_release;
7150 }
7151
7152 /* Configure byte swap and enable write to the reg_window registers.
7153 * Rely on CPU to do target byte swapping on big endian systems
7154 * The chip's target access swapping will not swap all accesses
7155 */
7156 pci_write_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG,
7157 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
7158 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP);
7159
Pavel Machek829ca9a2005-09-03 15:56:56 -07007160 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07007161
7162 bp->chip_id = REG_RD(bp, BNX2_MISC_ID);
7163
Michael Chan883e5152007-05-03 13:25:11 -07007164 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
7165 if (pci_find_capability(pdev, PCI_CAP_ID_EXP) == 0) {
7166 dev_err(&pdev->dev,
7167 "Cannot find PCIE capability, aborting.\n");
7168 rc = -EIO;
7169 goto err_out_unmap;
7170 }
David S. Millerf86e82f2008-01-21 17:15:40 -08007171 bp->flags |= BNX2_FLAG_PCIE;
Michael Chan2dd201d2008-01-21 17:06:09 -08007172 if (CHIP_REV(bp) == CHIP_REV_Ax)
David S. Millerf86e82f2008-01-21 17:15:40 -08007173 bp->flags |= BNX2_FLAG_JUMBO_BROKEN;
Michael Chan883e5152007-05-03 13:25:11 -07007174 } else {
Michael Chan59b47d82006-11-19 14:10:45 -08007175 bp->pcix_cap = pci_find_capability(pdev, PCI_CAP_ID_PCIX);
7176 if (bp->pcix_cap == 0) {
7177 dev_err(&pdev->dev,
7178 "Cannot find PCIX capability, aborting.\n");
7179 rc = -EIO;
7180 goto err_out_unmap;
7181 }
7182 }
7183
Michael Chanb4b36042007-12-20 19:59:30 -08007184 if (CHIP_NUM(bp) == CHIP_NUM_5709 && CHIP_REV(bp) != CHIP_REV_Ax) {
7185 if (pci_find_capability(pdev, PCI_CAP_ID_MSIX))
David S. Millerf86e82f2008-01-21 17:15:40 -08007186 bp->flags |= BNX2_FLAG_MSIX_CAP;
Michael Chanb4b36042007-12-20 19:59:30 -08007187 }
7188
Michael Chan8e6a72c2007-05-03 13:24:48 -07007189 if (CHIP_ID(bp) != CHIP_ID_5706_A0 && CHIP_ID(bp) != CHIP_ID_5706_A1) {
7190 if (pci_find_capability(pdev, PCI_CAP_ID_MSI))
David S. Millerf86e82f2008-01-21 17:15:40 -08007191 bp->flags |= BNX2_FLAG_MSI_CAP;
Michael Chan8e6a72c2007-05-03 13:24:48 -07007192 }
7193
Michael Chan40453c82007-05-03 13:19:18 -07007194 /* 5708 cannot support DMA addresses > 40-bit. */
7195 if (CHIP_NUM(bp) == CHIP_NUM_5708)
7196 persist_dma_mask = dma_mask = DMA_40BIT_MASK;
7197 else
7198 persist_dma_mask = dma_mask = DMA_64BIT_MASK;
7199
7200 /* Configure DMA attributes. */
7201 if (pci_set_dma_mask(pdev, dma_mask) == 0) {
7202 dev->features |= NETIF_F_HIGHDMA;
7203 rc = pci_set_consistent_dma_mask(pdev, persist_dma_mask);
7204 if (rc) {
7205 dev_err(&pdev->dev,
7206 "pci_set_consistent_dma_mask failed, aborting.\n");
7207 goto err_out_unmap;
7208 }
7209 } else if ((rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK)) != 0) {
7210 dev_err(&pdev->dev, "System does not support DMA, aborting.\n");
7211 goto err_out_unmap;
7212 }
7213
David S. Millerf86e82f2008-01-21 17:15:40 -08007214 if (!(bp->flags & BNX2_FLAG_PCIE))
Michael Chan883e5152007-05-03 13:25:11 -07007215 bnx2_get_pci_speed(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007216
7217 /* 5706A0 may falsely detect SERR and PERR. */
7218 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
7219 reg = REG_RD(bp, PCI_COMMAND);
7220 reg &= ~(PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
7221 REG_WR(bp, PCI_COMMAND, reg);
7222 }
7223 else if ((CHIP_ID(bp) == CHIP_ID_5706_A1) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08007224 !(bp->flags & BNX2_FLAG_PCIX)) {
Michael Chanb6016b72005-05-26 13:03:09 -07007225
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007226 dev_err(&pdev->dev,
Jeff Garzik2e8a5382006-06-27 10:47:51 -04007227 "5706 A1 can only be used in a PCIX bus, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007228 goto err_out_unmap;
7229 }
7230
7231 bnx2_init_nvram(bp);
7232
Michael Chan2726d6e2008-01-29 21:35:05 -08007233 reg = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_SIGNATURE);
Michael Chane3648b32005-11-04 08:51:21 -08007234
7235 if ((reg & BNX2_SHM_HDR_SIGNATURE_SIG_MASK) ==
Michael Chan24cb2302007-01-25 15:49:56 -08007236 BNX2_SHM_HDR_SIGNATURE_SIG) {
7237 u32 off = PCI_FUNC(pdev->devfn) << 2;
7238
Michael Chan2726d6e2008-01-29 21:35:05 -08007239 bp->shmem_base = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_ADDR_0 + off);
Michael Chan24cb2302007-01-25 15:49:56 -08007240 } else
Michael Chane3648b32005-11-04 08:51:21 -08007241 bp->shmem_base = HOST_VIEW_SHMEM_BASE;
7242
Michael Chanb6016b72005-05-26 13:03:09 -07007243 /* Get the permanent MAC address. First we need to make sure the
7244 * firmware is actually running.
7245 */
Michael Chan2726d6e2008-01-29 21:35:05 -08007246 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE);
Michael Chanb6016b72005-05-26 13:03:09 -07007247
7248 if ((reg & BNX2_DEV_INFO_SIGNATURE_MAGIC_MASK) !=
7249 BNX2_DEV_INFO_SIGNATURE_MAGIC) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007250 dev_err(&pdev->dev, "Firmware not running, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007251 rc = -ENODEV;
7252 goto err_out_unmap;
7253 }
7254
Michael Chan2726d6e2008-01-29 21:35:05 -08007255 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_BC_REV);
Michael Chan58fc2ea2007-07-07 22:52:02 -07007256 for (i = 0, j = 0; i < 3; i++) {
7257 u8 num, k, skip0;
7258
7259 num = (u8) (reg >> (24 - (i * 8)));
7260 for (k = 100, skip0 = 1; k >= 1; num %= k, k /= 10) {
7261 if (num >= k || !skip0 || k == 1) {
7262 bp->fw_version[j++] = (num / k) + '0';
7263 skip0 = 0;
7264 }
7265 }
7266 if (i != 2)
7267 bp->fw_version[j++] = '.';
7268 }
Michael Chan2726d6e2008-01-29 21:35:05 -08007269 reg = bnx2_shmem_rd(bp, BNX2_PORT_FEATURE);
Michael Chan846f5c62007-10-10 16:16:51 -07007270 if (reg & BNX2_PORT_FEATURE_WOL_ENABLED)
7271 bp->wol = 1;
7272
7273 if (reg & BNX2_PORT_FEATURE_ASF_ENABLED) {
David S. Millerf86e82f2008-01-21 17:15:40 -08007274 bp->flags |= BNX2_FLAG_ASF_ENABLE;
Michael Chanc2d3db82007-07-16 18:26:43 -07007275
7276 for (i = 0; i < 30; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08007277 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chanc2d3db82007-07-16 18:26:43 -07007278 if (reg & BNX2_CONDITION_MFW_RUN_MASK)
7279 break;
7280 msleep(10);
7281 }
7282 }
Michael Chan2726d6e2008-01-29 21:35:05 -08007283 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chan58fc2ea2007-07-07 22:52:02 -07007284 reg &= BNX2_CONDITION_MFW_RUN_MASK;
7285 if (reg != BNX2_CONDITION_MFW_RUN_UNKNOWN &&
7286 reg != BNX2_CONDITION_MFW_RUN_NONE) {
7287 int i;
Michael Chan2726d6e2008-01-29 21:35:05 -08007288 u32 addr = bnx2_shmem_rd(bp, BNX2_MFW_VER_PTR);
Michael Chan58fc2ea2007-07-07 22:52:02 -07007289
7290 bp->fw_version[j++] = ' ';
7291 for (i = 0; i < 3; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08007292 reg = bnx2_reg_rd_ind(bp, addr + i * 4);
Michael Chan58fc2ea2007-07-07 22:52:02 -07007293 reg = swab32(reg);
7294 memcpy(&bp->fw_version[j], &reg, 4);
7295 j += 4;
7296 }
7297 }
Michael Chanb6016b72005-05-26 13:03:09 -07007298
Michael Chan2726d6e2008-01-29 21:35:05 -08007299 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_UPPER);
Michael Chanb6016b72005-05-26 13:03:09 -07007300 bp->mac_addr[0] = (u8) (reg >> 8);
7301 bp->mac_addr[1] = (u8) reg;
7302
Michael Chan2726d6e2008-01-29 21:35:05 -08007303 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_LOWER);
Michael Chanb6016b72005-05-26 13:03:09 -07007304 bp->mac_addr[2] = (u8) (reg >> 24);
7305 bp->mac_addr[3] = (u8) (reg >> 16);
7306 bp->mac_addr[4] = (u8) (reg >> 8);
7307 bp->mac_addr[5] = (u8) reg;
7308
Michael Chan5d5d0012007-12-12 11:17:43 -08007309 bp->rx_offset = sizeof(struct l2_fhdr) + 2;
7310
Michael Chanb6016b72005-05-26 13:03:09 -07007311 bp->tx_ring_size = MAX_TX_DESC_CNT;
Michael Chan932f3772006-08-15 01:39:36 -07007312 bnx2_set_rx_ring_size(bp, 255);
Michael Chanb6016b72005-05-26 13:03:09 -07007313
7314 bp->rx_csum = 1;
7315
Michael Chanb6016b72005-05-26 13:03:09 -07007316 bp->tx_quick_cons_trip_int = 20;
7317 bp->tx_quick_cons_trip = 20;
7318 bp->tx_ticks_int = 80;
7319 bp->tx_ticks = 80;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007320
Michael Chanb6016b72005-05-26 13:03:09 -07007321 bp->rx_quick_cons_trip_int = 6;
7322 bp->rx_quick_cons_trip = 6;
7323 bp->rx_ticks_int = 18;
7324 bp->rx_ticks = 18;
7325
Michael Chan7ea69202007-07-16 18:27:10 -07007326 bp->stats_ticks = USEC_PER_SEC & BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07007327
7328 bp->timer_interval = HZ;
Michael Chancd339a02005-08-25 15:35:24 -07007329 bp->current_interval = HZ;
Michael Chanb6016b72005-05-26 13:03:09 -07007330
Michael Chan5b0c76a2005-11-04 08:45:49 -08007331 bp->phy_addr = 1;
7332
Michael Chanb6016b72005-05-26 13:03:09 -07007333 /* Disable WOL support if we are running on a SERDES chip. */
Michael Chan253c8b72007-01-08 19:56:01 -08007334 if (CHIP_NUM(bp) == CHIP_NUM_5709)
7335 bnx2_get_5709_media(bp);
7336 else if (CHIP_BOND_ID(bp) & CHIP_BOND_ID_SERDES_BIT)
Michael Chan583c28e2008-01-21 19:51:35 -08007337 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chanbac0dff2006-11-19 14:15:05 -08007338
Michael Chan0d8a6572007-07-07 22:49:43 -07007339 bp->phy_port = PORT_TP;
Michael Chan583c28e2008-01-21 19:51:35 -08007340 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan0d8a6572007-07-07 22:49:43 -07007341 bp->phy_port = PORT_FIBRE;
Michael Chan2726d6e2008-01-29 21:35:05 -08007342 reg = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan846f5c62007-10-10 16:16:51 -07007343 if (!(reg & BNX2_SHARED_HW_CFG_GIG_LINK_ON_VAUX)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08007344 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07007345 bp->wol = 0;
7346 }
Michael Chan38ea3682008-02-23 19:48:57 -08007347 if (CHIP_NUM(bp) == CHIP_NUM_5706) {
7348 /* Don't do parallel detect on this board because of
7349 * some board problems. The link will not go down
7350 * if we do parallel detect.
7351 */
7352 if (pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
7353 pdev->subsystem_device == 0x310c)
7354 bp->phy_flags |= BNX2_PHY_FLAG_NO_PARALLEL;
7355 } else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08007356 bp->phy_addr = 2;
Michael Chan5b0c76a2005-11-04 08:45:49 -08007357 if (reg & BNX2_SHARED_HW_CFG_PHY_2_5G)
Michael Chan583c28e2008-01-21 19:51:35 -08007358 bp->phy_flags |= BNX2_PHY_FLAG_2_5G_CAPABLE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08007359 }
Michael Chan0d8a6572007-07-07 22:49:43 -07007360 bnx2_init_remote_phy(bp);
7361
Michael Chan261dd5c2007-01-08 19:55:46 -08007362 } else if (CHIP_NUM(bp) == CHIP_NUM_5706 ||
7363 CHIP_NUM(bp) == CHIP_NUM_5708)
Michael Chan583c28e2008-01-21 19:51:35 -08007364 bp->phy_flags |= BNX2_PHY_FLAG_CRC_FIX;
Michael Chanfb0c18b2007-12-10 17:18:23 -08007365 else if (CHIP_NUM(bp) == CHIP_NUM_5709 &&
7366 (CHIP_REV(bp) == CHIP_REV_Ax ||
7367 CHIP_REV(bp) == CHIP_REV_Bx))
Michael Chan583c28e2008-01-21 19:51:35 -08007368 bp->phy_flags |= BNX2_PHY_FLAG_DIS_EARLY_DAC;
Michael Chanb6016b72005-05-26 13:03:09 -07007369
Michael Chan16088272006-06-12 22:16:43 -07007370 if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
7371 (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
Michael Chan846f5c62007-10-10 16:16:51 -07007372 (CHIP_ID(bp) == CHIP_ID_5708_B1)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08007373 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07007374 bp->wol = 0;
7375 }
Michael Chandda1e392006-01-23 16:08:14 -08007376
Michael Chanb6016b72005-05-26 13:03:09 -07007377 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
7378 bp->tx_quick_cons_trip_int =
7379 bp->tx_quick_cons_trip;
7380 bp->tx_ticks_int = bp->tx_ticks;
7381 bp->rx_quick_cons_trip_int =
7382 bp->rx_quick_cons_trip;
7383 bp->rx_ticks_int = bp->rx_ticks;
7384 bp->comp_prod_trip_int = bp->comp_prod_trip;
7385 bp->com_ticks_int = bp->com_ticks;
7386 bp->cmd_ticks_int = bp->cmd_ticks;
7387 }
7388
Michael Chanf9317a42006-09-29 17:06:23 -07007389 /* Disable MSI on 5706 if AMD 8132 bridge is found.
7390 *
7391 * MSI is defined to be 32-bit write. The 5706 does 64-bit MSI writes
7392 * with byte enables disabled on the unused 32-bit word. This is legal
7393 * but causes problems on the AMD 8132 which will eventually stop
7394 * responding after a while.
7395 *
7396 * AMD believes this incompatibility is unique to the 5706, and
Michael Ellerman88187df2007-01-25 19:34:07 +11007397 * prefers to locally disable MSI rather than globally disabling it.
Michael Chanf9317a42006-09-29 17:06:23 -07007398 */
7399 if (CHIP_NUM(bp) == CHIP_NUM_5706 && disable_msi == 0) {
7400 struct pci_dev *amd_8132 = NULL;
7401
7402 while ((amd_8132 = pci_get_device(PCI_VENDOR_ID_AMD,
7403 PCI_DEVICE_ID_AMD_8132_BRIDGE,
7404 amd_8132))) {
Michael Chanf9317a42006-09-29 17:06:23 -07007405
Auke Kok44c10132007-06-08 15:46:36 -07007406 if (amd_8132->revision >= 0x10 &&
7407 amd_8132->revision <= 0x13) {
Michael Chanf9317a42006-09-29 17:06:23 -07007408 disable_msi = 1;
7409 pci_dev_put(amd_8132);
7410 break;
7411 }
7412 }
7413 }
7414
Michael Chandeaf3912007-07-07 22:48:00 -07007415 bnx2_set_default_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007416 bp->req_flow_ctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
7417
Michael Chancd339a02005-08-25 15:35:24 -07007418 init_timer(&bp->timer);
7419 bp->timer.expires = RUN_AT(bp->timer_interval);
7420 bp->timer.data = (unsigned long) bp;
7421 bp->timer.function = bnx2_timer;
7422
Michael Chanb6016b72005-05-26 13:03:09 -07007423 return 0;
7424
7425err_out_unmap:
7426 if (bp->regview) {
7427 iounmap(bp->regview);
Michael Chan73eef4c2005-08-25 15:39:15 -07007428 bp->regview = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07007429 }
7430
7431err_out_release:
7432 pci_release_regions(pdev);
7433
7434err_out_disable:
7435 pci_disable_device(pdev);
7436 pci_set_drvdata(pdev, NULL);
7437
7438err_out:
7439 return rc;
7440}
7441
Michael Chan883e5152007-05-03 13:25:11 -07007442static char * __devinit
7443bnx2_bus_string(struct bnx2 *bp, char *str)
7444{
7445 char *s = str;
7446
David S. Millerf86e82f2008-01-21 17:15:40 -08007447 if (bp->flags & BNX2_FLAG_PCIE) {
Michael Chan883e5152007-05-03 13:25:11 -07007448 s += sprintf(s, "PCI Express");
7449 } else {
7450 s += sprintf(s, "PCI");
David S. Millerf86e82f2008-01-21 17:15:40 -08007451 if (bp->flags & BNX2_FLAG_PCIX)
Michael Chan883e5152007-05-03 13:25:11 -07007452 s += sprintf(s, "-X");
David S. Millerf86e82f2008-01-21 17:15:40 -08007453 if (bp->flags & BNX2_FLAG_PCI_32BIT)
Michael Chan883e5152007-05-03 13:25:11 -07007454 s += sprintf(s, " 32-bit");
7455 else
7456 s += sprintf(s, " 64-bit");
7457 s += sprintf(s, " %dMHz", bp->bus_speed_mhz);
7458 }
7459 return str;
7460}
7461
Michael Chan2ba582b2007-12-21 15:04:49 -08007462static void __devinit
Michael Chan35efa7c2007-12-20 19:56:37 -08007463bnx2_init_napi(struct bnx2 *bp)
7464{
Michael Chanb4b36042007-12-20 19:59:30 -08007465 int i;
7466 struct bnx2_napi *bnapi;
Michael Chan35efa7c2007-12-20 19:56:37 -08007467
Michael Chanb4b36042007-12-20 19:59:30 -08007468 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
7469 bnapi = &bp->bnx2_napi[i];
7470 bnapi->bp = bp;
7471 }
7472 netif_napi_add(bp->dev, &bp->bnx2_napi[0].napi, bnx2_poll, 64);
Michael Chan57851d82007-12-20 20:01:44 -08007473 netif_napi_add(bp->dev, &bp->bnx2_napi[BNX2_TX_VEC].napi, bnx2_tx_poll,
7474 64);
Michael Chan35efa7c2007-12-20 19:56:37 -08007475}
7476
7477static int __devinit
Michael Chanb6016b72005-05-26 13:03:09 -07007478bnx2_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
7479{
7480 static int version_printed = 0;
7481 struct net_device *dev = NULL;
7482 struct bnx2 *bp;
Joe Perches0795af52007-10-03 17:59:30 -07007483 int rc;
Michael Chan883e5152007-05-03 13:25:11 -07007484 char str[40];
Joe Perches0795af52007-10-03 17:59:30 -07007485 DECLARE_MAC_BUF(mac);
Michael Chanb6016b72005-05-26 13:03:09 -07007486
7487 if (version_printed++ == 0)
7488 printk(KERN_INFO "%s", version);
7489
7490 /* dev zeroed in init_etherdev */
7491 dev = alloc_etherdev(sizeof(*bp));
7492
7493 if (!dev)
7494 return -ENOMEM;
7495
7496 rc = bnx2_init_board(pdev, dev);
7497 if (rc < 0) {
7498 free_netdev(dev);
7499 return rc;
7500 }
7501
7502 dev->open = bnx2_open;
7503 dev->hard_start_xmit = bnx2_start_xmit;
7504 dev->stop = bnx2_close;
7505 dev->get_stats = bnx2_get_stats;
7506 dev->set_multicast_list = bnx2_set_rx_mode;
7507 dev->do_ioctl = bnx2_ioctl;
7508 dev->set_mac_address = bnx2_change_mac_addr;
7509 dev->change_mtu = bnx2_change_mtu;
7510 dev->tx_timeout = bnx2_tx_timeout;
7511 dev->watchdog_timeo = TX_TIMEOUT;
7512#ifdef BCM_VLAN
7513 dev->vlan_rx_register = bnx2_vlan_rx_register;
Michael Chanb6016b72005-05-26 13:03:09 -07007514#endif
Michael Chanb6016b72005-05-26 13:03:09 -07007515 dev->ethtool_ops = &bnx2_ethtool_ops;
Michael Chanb6016b72005-05-26 13:03:09 -07007516
Michael Chan972ec0d2006-01-23 16:12:43 -08007517 bp = netdev_priv(dev);
Michael Chan35efa7c2007-12-20 19:56:37 -08007518 bnx2_init_napi(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007519
7520#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
7521 dev->poll_controller = poll_bnx2;
7522#endif
7523
Michael Chan1b2f9222007-05-03 13:20:19 -07007524 pci_set_drvdata(pdev, dev);
7525
7526 memcpy(dev->dev_addr, bp->mac_addr, 6);
7527 memcpy(dev->perm_addr, bp->mac_addr, 6);
7528 bp->name = board_info[ent->driver_data].name;
7529
Stephen Hemmingerd212f872007-06-27 00:47:37 -07007530 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Michael Chan4666f872007-05-03 13:22:28 -07007531 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Stephen Hemmingerd212f872007-06-27 00:47:37 -07007532 dev->features |= NETIF_F_IPV6_CSUM;
7533
Michael Chan1b2f9222007-05-03 13:20:19 -07007534#ifdef BCM_VLAN
7535 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
7536#endif
7537 dev->features |= NETIF_F_TSO | NETIF_F_TSO_ECN;
Michael Chan4666f872007-05-03 13:22:28 -07007538 if (CHIP_NUM(bp) == CHIP_NUM_5709)
7539 dev->features |= NETIF_F_TSO6;
Michael Chan1b2f9222007-05-03 13:20:19 -07007540
Michael Chanb6016b72005-05-26 13:03:09 -07007541 if ((rc = register_netdev(dev))) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007542 dev_err(&pdev->dev, "Cannot register net device\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007543 if (bp->regview)
7544 iounmap(bp->regview);
7545 pci_release_regions(pdev);
7546 pci_disable_device(pdev);
7547 pci_set_drvdata(pdev, NULL);
7548 free_netdev(dev);
7549 return rc;
7550 }
7551
Michael Chan883e5152007-05-03 13:25:11 -07007552 printk(KERN_INFO "%s: %s (%c%d) %s found at mem %lx, "
Joe Perches0795af52007-10-03 17:59:30 -07007553 "IRQ %d, node addr %s\n",
Michael Chanb6016b72005-05-26 13:03:09 -07007554 dev->name,
7555 bp->name,
7556 ((CHIP_ID(bp) & 0xf000) >> 12) + 'A',
7557 ((CHIP_ID(bp) & 0x0ff0) >> 4),
Michael Chan883e5152007-05-03 13:25:11 -07007558 bnx2_bus_string(bp, str),
Michael Chanb6016b72005-05-26 13:03:09 -07007559 dev->base_addr,
Joe Perches0795af52007-10-03 17:59:30 -07007560 bp->pdev->irq, print_mac(mac, dev->dev_addr));
Michael Chanb6016b72005-05-26 13:03:09 -07007561
Michael Chanb6016b72005-05-26 13:03:09 -07007562 return 0;
7563}
7564
7565static void __devexit
7566bnx2_remove_one(struct pci_dev *pdev)
7567{
7568 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007569 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007570
Michael Chanafdc08b2005-08-25 15:34:29 -07007571 flush_scheduled_work();
7572
Michael Chanb6016b72005-05-26 13:03:09 -07007573 unregister_netdev(dev);
7574
7575 if (bp->regview)
7576 iounmap(bp->regview);
7577
7578 free_netdev(dev);
7579 pci_release_regions(pdev);
7580 pci_disable_device(pdev);
7581 pci_set_drvdata(pdev, NULL);
7582}
7583
7584static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07007585bnx2_suspend(struct pci_dev *pdev, pm_message_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07007586{
7587 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007588 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007589 u32 reset_code;
7590
Michael Chan6caebb02007-08-03 20:57:25 -07007591 /* PCI register 4 needs to be saved whether netif_running() or not.
7592 * MSI address and data need to be saved if using MSI and
7593 * netif_running().
7594 */
7595 pci_save_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07007596 if (!netif_running(dev))
7597 return 0;
7598
Michael Chan1d60290f2006-03-20 17:50:08 -08007599 flush_scheduled_work();
Michael Chanb6016b72005-05-26 13:03:09 -07007600 bnx2_netif_stop(bp);
7601 netif_device_detach(dev);
7602 del_timer_sync(&bp->timer);
David S. Millerf86e82f2008-01-21 17:15:40 -08007603 if (bp->flags & BNX2_FLAG_NO_WOL)
Michael Chan6c4f0952006-06-29 12:38:15 -07007604 reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
Michael Chandda1e392006-01-23 16:08:14 -08007605 else if (bp->wol)
Michael Chanb6016b72005-05-26 13:03:09 -07007606 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
7607 else
7608 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
7609 bnx2_reset_chip(bp, reset_code);
7610 bnx2_free_skbs(bp);
Pavel Machek829ca9a2005-09-03 15:56:56 -07007611 bnx2_set_power_state(bp, pci_choose_state(pdev, state));
Michael Chanb6016b72005-05-26 13:03:09 -07007612 return 0;
7613}
7614
7615static int
7616bnx2_resume(struct pci_dev *pdev)
7617{
7618 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007619 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007620
Michael Chan6caebb02007-08-03 20:57:25 -07007621 pci_restore_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07007622 if (!netif_running(dev))
7623 return 0;
7624
Pavel Machek829ca9a2005-09-03 15:56:56 -07007625 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07007626 netif_device_attach(dev);
Michael Chan9a120bc2008-05-16 22:17:45 -07007627 bnx2_init_nic(bp, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07007628 bnx2_netif_start(bp);
7629 return 0;
7630}
7631
Wendy Xiong6ff2da42008-05-16 22:18:21 -07007632/**
7633 * bnx2_io_error_detected - called when PCI error is detected
7634 * @pdev: Pointer to PCI device
7635 * @state: The current pci connection state
7636 *
7637 * This function is called after a PCI bus error affecting
7638 * this device has been detected.
7639 */
7640static pci_ers_result_t bnx2_io_error_detected(struct pci_dev *pdev,
7641 pci_channel_state_t state)
7642{
7643 struct net_device *dev = pci_get_drvdata(pdev);
7644 struct bnx2 *bp = netdev_priv(dev);
7645
7646 rtnl_lock();
7647 netif_device_detach(dev);
7648
7649 if (netif_running(dev)) {
7650 bnx2_netif_stop(bp);
7651 del_timer_sync(&bp->timer);
7652 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
7653 }
7654
7655 pci_disable_device(pdev);
7656 rtnl_unlock();
7657
7658 /* Request a slot slot reset. */
7659 return PCI_ERS_RESULT_NEED_RESET;
7660}
7661
7662/**
7663 * bnx2_io_slot_reset - called after the pci bus has been reset.
7664 * @pdev: Pointer to PCI device
7665 *
7666 * Restart the card from scratch, as if from a cold-boot.
7667 */
7668static pci_ers_result_t bnx2_io_slot_reset(struct pci_dev *pdev)
7669{
7670 struct net_device *dev = pci_get_drvdata(pdev);
7671 struct bnx2 *bp = netdev_priv(dev);
7672
7673 rtnl_lock();
7674 if (pci_enable_device(pdev)) {
7675 dev_err(&pdev->dev,
7676 "Cannot re-enable PCI device after reset.\n");
7677 rtnl_unlock();
7678 return PCI_ERS_RESULT_DISCONNECT;
7679 }
7680 pci_set_master(pdev);
7681 pci_restore_state(pdev);
7682
7683 if (netif_running(dev)) {
7684 bnx2_set_power_state(bp, PCI_D0);
7685 bnx2_init_nic(bp, 1);
7686 }
7687
7688 rtnl_unlock();
7689 return PCI_ERS_RESULT_RECOVERED;
7690}
7691
7692/**
7693 * bnx2_io_resume - called when traffic can start flowing again.
7694 * @pdev: Pointer to PCI device
7695 *
7696 * This callback is called when the error recovery driver tells us that
7697 * its OK to resume normal operation.
7698 */
7699static void bnx2_io_resume(struct pci_dev *pdev)
7700{
7701 struct net_device *dev = pci_get_drvdata(pdev);
7702 struct bnx2 *bp = netdev_priv(dev);
7703
7704 rtnl_lock();
7705 if (netif_running(dev))
7706 bnx2_netif_start(bp);
7707
7708 netif_device_attach(dev);
7709 rtnl_unlock();
7710}
7711
7712static struct pci_error_handlers bnx2_err_handler = {
7713 .error_detected = bnx2_io_error_detected,
7714 .slot_reset = bnx2_io_slot_reset,
7715 .resume = bnx2_io_resume,
7716};
7717
Michael Chanb6016b72005-05-26 13:03:09 -07007718static struct pci_driver bnx2_pci_driver = {
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007719 .name = DRV_MODULE_NAME,
7720 .id_table = bnx2_pci_tbl,
7721 .probe = bnx2_init_one,
7722 .remove = __devexit_p(bnx2_remove_one),
7723 .suspend = bnx2_suspend,
7724 .resume = bnx2_resume,
Wendy Xiong6ff2da42008-05-16 22:18:21 -07007725 .err_handler = &bnx2_err_handler,
Michael Chanb6016b72005-05-26 13:03:09 -07007726};
7727
7728static int __init bnx2_init(void)
7729{
Jeff Garzik29917622006-08-19 17:48:59 -04007730 return pci_register_driver(&bnx2_pci_driver);
Michael Chanb6016b72005-05-26 13:03:09 -07007731}
7732
7733static void __exit bnx2_cleanup(void)
7734{
7735 pci_unregister_driver(&bnx2_pci_driver);
7736}
7737
7738module_init(bnx2_init);
7739module_exit(bnx2_cleanup);
7740
7741
7742