blob: 0ac01fa6e63cc8adfb59aad922e7c7b03a696eac [file] [log] [blame]
Ben Hutchings8ceee662008-04-27 12:55:59 +01001/****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
Ben Hutchings0a6f40c2011-02-25 00:01:34 +00004 * Copyright 2005-2011 Solarflare Communications Inc.
Ben Hutchings8ceee662008-04-27 12:55:59 +01005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11/* Common definitions for all Efx net driver code */
12
13#ifndef EFX_NET_DRIVER_H
14#define EFX_NET_DRIVER_H
15
Ben Hutchings8ceee662008-04-27 12:55:59 +010016#include <linux/netdevice.h>
17#include <linux/etherdevice.h>
18#include <linux/ethtool.h>
19#include <linux/if_vlan.h>
Steve Hodgson90d683a2010-06-01 11:19:39 +000020#include <linux/timer.h>
Ben Hutchings68e7f452009-04-29 08:05:08 +000021#include <linux/mdio.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010022#include <linux/list.h>
23#include <linux/pci.h>
24#include <linux/device.h>
25#include <linux/highmem.h>
26#include <linux/workqueue.h>
Ben Hutchingscd2d5b52012-02-14 00:48:07 +000027#include <linux/mutex.h>
David S. Miller10ed61c2010-09-21 16:11:06 -070028#include <linux/vmalloc.h>
Ben Hutchings37b5a602008-05-30 22:27:04 +010029#include <linux/i2c.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010030
31#include "enum.h"
32#include "bitfield.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010033
Ben Hutchings8ceee662008-04-27 12:55:59 +010034/**************************************************************************
35 *
36 * Build definitions
37 *
38 **************************************************************************/
Ben Hutchingsc5d5f5f2010-06-23 11:30:26 +000039
Ben Hutchings6d84b982011-02-25 00:04:42 +000040#define EFX_DRIVER_VERSION "3.1"
Ben Hutchings8ceee662008-04-27 12:55:59 +010041
Ben Hutchings5f3f9d62011-11-04 22:29:14 +000042#ifdef DEBUG
Ben Hutchings8ceee662008-04-27 12:55:59 +010043#define EFX_BUG_ON_PARANOID(x) BUG_ON(x)
44#define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
45#else
46#define EFX_BUG_ON_PARANOID(x) do {} while (0)
47#define EFX_WARN_ON_PARANOID(x) do {} while (0)
48#endif
49
Ben Hutchings8ceee662008-04-27 12:55:59 +010050/**************************************************************************
51 *
52 * Efx data structures
53 *
54 **************************************************************************/
55
Ben Hutchingsa16e5b22012-02-14 00:40:12 +000056#define EFX_MAX_CHANNELS 32U
Ben Hutchings8ceee662008-04-27 12:55:59 +010057#define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
Ben Hutchingscd2d5b52012-02-14 00:48:07 +000058#define EFX_EXTRA_CHANNEL_IOV 0
59#define EFX_MAX_EXTRA_CHANNELS 1U
Ben Hutchings8ceee662008-04-27 12:55:59 +010060
Ben Hutchingsa4900ac2010-04-28 09:30:43 +000061/* Checksum generation is a per-queue option in hardware, so each
62 * queue visible to the networking core is backed by two hardware TX
63 * queues. */
Ben Hutchings94b274b2011-01-10 21:18:20 +000064#define EFX_MAX_TX_TC 2
65#define EFX_MAX_CORE_TX_QUEUES (EFX_MAX_TX_TC * EFX_MAX_CHANNELS)
66#define EFX_TXQ_TYPE_OFFLOAD 1 /* flag */
67#define EFX_TXQ_TYPE_HIGHPRI 2 /* flag */
68#define EFX_TXQ_TYPES 4
69#define EFX_MAX_TX_QUEUES (EFX_TXQ_TYPES * EFX_MAX_CHANNELS)
Ben Hutchings60ac1062008-09-01 12:44:59 +010070
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +010071struct efx_self_tests;
72
Ben Hutchings8ceee662008-04-27 12:55:59 +010073/**
74 * struct efx_special_buffer - An Efx special buffer
75 * @addr: CPU base address of the buffer
76 * @dma_addr: DMA base address of the buffer
77 * @len: Buffer length, in bytes
78 * @index: Buffer index within controller;s buffer table
79 * @entries: Number of buffer table entries
80 *
81 * Special buffers are used for the event queues and the TX and RX
82 * descriptor queues for each channel. They are *not* used for the
83 * actual transmit and receive buffers.
Ben Hutchings8ceee662008-04-27 12:55:59 +010084 */
85struct efx_special_buffer {
86 void *addr;
87 dma_addr_t dma_addr;
88 unsigned int len;
Ben Hutchings5bbe2f42012-02-13 23:14:23 +000089 unsigned int index;
90 unsigned int entries;
Ben Hutchings8ceee662008-04-27 12:55:59 +010091};
92
93/**
Ben Hutchings7668ff92012-05-17 20:52:20 +010094 * struct efx_tx_buffer - buffer state for a TX descriptor
95 * @skb: When @flags & %EFX_TX_BUF_SKB, the associated socket buffer to be
96 * freed when descriptor completes
97 * @tsoh: When @flags & %EFX_TX_BUF_TSOH, the associated TSO header structure.
Ben Hutchings8ceee662008-04-27 12:55:59 +010098 * @dma_addr: DMA address of the fragment.
Ben Hutchings7668ff92012-05-17 20:52:20 +010099 * @flags: Flags for allocation and DMA mapping type
Ben Hutchings8ceee662008-04-27 12:55:59 +0100100 * @len: Length of this fragment.
101 * This field is zero when the queue slot is empty.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100102 * @unmap_len: Length of this fragment to unmap
103 */
104struct efx_tx_buffer {
Ben Hutchings7668ff92012-05-17 20:52:20 +0100105 union {
106 const struct sk_buff *skb;
107 struct efx_tso_header *tsoh;
108 };
Ben Hutchings8ceee662008-04-27 12:55:59 +0100109 dma_addr_t dma_addr;
Ben Hutchings7668ff92012-05-17 20:52:20 +0100110 unsigned short flags;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100111 unsigned short len;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100112 unsigned short unmap_len;
113};
Ben Hutchings7668ff92012-05-17 20:52:20 +0100114#define EFX_TX_BUF_CONT 1 /* not last descriptor of packet */
115#define EFX_TX_BUF_SKB 2 /* buffer is last part of skb */
116#define EFX_TX_BUF_TSOH 4 /* buffer is TSO header */
117#define EFX_TX_BUF_MAP_SINGLE 8 /* buffer was mapped with dma_map_single() */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100118
119/**
120 * struct efx_tx_queue - An Efx TX queue
121 *
122 * This is a ring buffer of TX fragments.
123 * Since the TX completion path always executes on the same
124 * CPU and the xmit path can operate on different CPUs,
125 * performance is increased by ensuring that the completion
126 * path and the xmit path operate on different cache lines.
127 * This is particularly important if the xmit path is always
128 * executing on one CPU which is different from the completion
129 * path. There is also a cache line for members which are
130 * read but not written on the fast path.
131 *
132 * @efx: The associated Efx NIC
133 * @queue: DMA queue number
Ben Hutchings8ceee662008-04-27 12:55:59 +0100134 * @channel: The associated channel
Ben Hutchingsc04bfc62010-12-10 01:24:16 +0000135 * @core_txq: The networking core TX queue structure
Ben Hutchings8ceee662008-04-27 12:55:59 +0100136 * @buffer: The software buffer ring
137 * @txd: The hardware descriptor ring
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000138 * @ptr_mask: The size of the ring minus 1.
Ben Hutchings94b274b2011-01-10 21:18:20 +0000139 * @initialised: Has hardware queue been initialised?
Ben Hutchings8ceee662008-04-27 12:55:59 +0100140 * @read_count: Current read pointer.
141 * This is the number of buffers that have been removed from both rings.
Ben Hutchingscd385572010-11-15 23:53:11 +0000142 * @old_write_count: The value of @write_count when last checked.
143 * This is here for performance reasons. The xmit path will
144 * only get the up-to-date value of @write_count if this
145 * variable indicates that the queue is empty. This is to
146 * avoid cache-line ping-pong between the xmit path and the
147 * completion path.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100148 * @insert_count: Current insert pointer
149 * This is the number of buffers that have been added to the
150 * software ring.
151 * @write_count: Current write pointer
152 * This is the number of buffers that have been added to the
153 * hardware ring.
154 * @old_read_count: The value of read_count when last checked.
155 * This is here for performance reasons. The xmit path will
156 * only get the up-to-date value of read_count if this
157 * variable indicates that the queue is full. This is to
158 * avoid cache-line ping-pong between the xmit path and the
159 * completion path.
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100160 * @tso_headers_free: A list of TSO headers allocated for this TX queue
161 * that are not in use, and so available for new TSO sends. The list
162 * is protected by the TX queue lock.
163 * @tso_bursts: Number of times TSO xmit invoked by kernel
164 * @tso_long_headers: Number of packets with headers too long for standard
165 * blocks
166 * @tso_packets: Number of packets via the TSO xmit path
Ben Hutchingscd385572010-11-15 23:53:11 +0000167 * @pushes: Number of times the TX push feature has been used
168 * @empty_read_count: If the completion path has seen the queue as empty
169 * and the transmission path has not yet checked this, the value of
170 * @read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100171 */
172struct efx_tx_queue {
173 /* Members which don't change on the fast path */
174 struct efx_nic *efx ____cacheline_aligned_in_smp;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000175 unsigned queue;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100176 struct efx_channel *channel;
Ben Hutchingsc04bfc62010-12-10 01:24:16 +0000177 struct netdev_queue *core_txq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100178 struct efx_tx_buffer *buffer;
179 struct efx_special_buffer txd;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000180 unsigned int ptr_mask;
Ben Hutchings94b274b2011-01-10 21:18:20 +0000181 bool initialised;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100182
183 /* Members used mainly on the completion path */
184 unsigned int read_count ____cacheline_aligned_in_smp;
Ben Hutchingscd385572010-11-15 23:53:11 +0000185 unsigned int old_write_count;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100186
187 /* Members used only on the xmit path */
188 unsigned int insert_count ____cacheline_aligned_in_smp;
189 unsigned int write_count;
190 unsigned int old_read_count;
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100191 struct efx_tso_header *tso_headers_free;
192 unsigned int tso_bursts;
193 unsigned int tso_long_headers;
194 unsigned int tso_packets;
Ben Hutchingscd385572010-11-15 23:53:11 +0000195 unsigned int pushes;
196
197 /* Members shared between paths and sometimes updated */
198 unsigned int empty_read_count ____cacheline_aligned_in_smp;
199#define EFX_EMPTY_COUNT_VALID 0x80000000
Ben Hutchings8ceee662008-04-27 12:55:59 +0100200};
201
202/**
203 * struct efx_rx_buffer - An Efx RX data buffer
204 * @dma_addr: DMA base address of the buffer
Ben Hutchingsdb339562011-08-26 18:05:11 +0100205 * @skb: The associated socket buffer. Valid iff !(@flags & %EFX_RX_BUF_PAGE).
206 * Will be %NULL if the buffer slot is currently free.
207 * @page: The associated page buffer. Valif iff @flags & %EFX_RX_BUF_PAGE.
208 * Will be %NULL if the buffer slot is currently free.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100209 * @len: Buffer length, in bytes.
Ben Hutchingsdb339562011-08-26 18:05:11 +0100210 * @flags: Flags for buffer and packet state.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100211 */
212struct efx_rx_buffer {
213 dma_addr_t dma_addr;
Steve Hodgson8ba53662011-02-24 23:36:01 +0000214 union {
215 struct sk_buff *skb;
216 struct page *page;
217 } u;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100218 unsigned int len;
Ben Hutchingsdb339562011-08-26 18:05:11 +0100219 u16 flags;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100220};
Ben Hutchingsdb339562011-08-26 18:05:11 +0100221#define EFX_RX_BUF_PAGE 0x0001
222#define EFX_RX_PKT_CSUMMED 0x0002
223#define EFX_RX_PKT_DISCARD 0x0004
Ben Hutchings8ceee662008-04-27 12:55:59 +0100224
225/**
Steve Hodgson62b330b2010-06-01 11:20:53 +0000226 * struct efx_rx_page_state - Page-based rx buffer state
227 *
228 * Inserted at the start of every page allocated for receive buffers.
229 * Used to facilitate sharing dma mappings between recycled rx buffers
230 * and those passed up to the kernel.
231 *
232 * @refcnt: Number of struct efx_rx_buffer's referencing this page.
233 * When refcnt falls to zero, the page is unmapped for dma
234 * @dma_addr: The dma address of this page.
235 */
236struct efx_rx_page_state {
237 unsigned refcnt;
238 dma_addr_t dma_addr;
239
240 unsigned int __pad[0] ____cacheline_aligned;
241};
242
243/**
Ben Hutchings8ceee662008-04-27 12:55:59 +0100244 * struct efx_rx_queue - An Efx RX queue
245 * @efx: The associated Efx NIC
Ben Hutchings8ceee662008-04-27 12:55:59 +0100246 * @buffer: The software buffer ring
247 * @rxd: The hardware descriptor ring
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000248 * @ptr_mask: The size of the ring minus 1.
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000249 * @enabled: Receive queue enabled indicator.
250 * @flush_pending: Set when a RX flush is pending. Has the same lifetime as
251 * @rxq_flush_pending.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100252 * @added_count: Number of buffers added to the receive queue.
253 * @notified_count: Number of buffers given to NIC (<= @added_count).
254 * @removed_count: Number of buffers removed from the receive queue.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100255 * @max_fill: RX descriptor maximum fill level (<= ring size)
256 * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
257 * (<= @max_fill)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100258 * @min_fill: RX descriptor minimum non-zero fill level.
259 * This records the minimum fill level observed when a ring
260 * refill was triggered.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100261 * @alloc_page_count: RX allocation strategy counter.
262 * @alloc_skb_count: RX allocation strategy counter.
Steve Hodgson90d683a2010-06-01 11:19:39 +0000263 * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
Ben Hutchings8ceee662008-04-27 12:55:59 +0100264 */
265struct efx_rx_queue {
266 struct efx_nic *efx;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100267 struct efx_rx_buffer *buffer;
268 struct efx_special_buffer rxd;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000269 unsigned int ptr_mask;
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000270 bool enabled;
271 bool flush_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100272
273 int added_count;
274 int notified_count;
275 int removed_count;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100276 unsigned int max_fill;
277 unsigned int fast_fill_trigger;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100278 unsigned int min_fill;
279 unsigned int min_overfill;
280 unsigned int alloc_page_count;
281 unsigned int alloc_skb_count;
Steve Hodgson90d683a2010-06-01 11:19:39 +0000282 struct timer_list slow_fill;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100283 unsigned int slow_fill_count;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100284};
285
286/**
287 * struct efx_buffer - An Efx general-purpose buffer
288 * @addr: host base address of the buffer
289 * @dma_addr: DMA base address of the buffer
290 * @len: Buffer length, in bytes
291 *
Ben Hutchings754c6532010-02-03 09:31:57 +0000292 * The NIC uses these buffers for its interrupt status registers and
Ben Hutchings8ceee662008-04-27 12:55:59 +0100293 * MAC stats dumps.
294 */
295struct efx_buffer {
296 void *addr;
297 dma_addr_t dma_addr;
298 unsigned int len;
299};
300
301
Ben Hutchings8ceee662008-04-27 12:55:59 +0100302enum efx_rx_alloc_method {
303 RX_ALLOC_METHOD_AUTO = 0,
304 RX_ALLOC_METHOD_SKB = 1,
305 RX_ALLOC_METHOD_PAGE = 2,
306};
307
308/**
309 * struct efx_channel - An Efx channel
310 *
311 * A channel comprises an event queue, at least one TX queue, at least
312 * one RX queue, and an associated tasklet for processing the event
313 * queue.
314 *
315 * @efx: Associated Efx NIC
Ben Hutchings8ceee662008-04-27 12:55:59 +0100316 * @channel: Channel instance number
Ben Hutchings7f967c02012-02-13 23:45:02 +0000317 * @type: Channel type definition
Ben Hutchings8ceee662008-04-27 12:55:59 +0100318 * @enabled: Channel enabled indicator
319 * @irq: IRQ number (MSI and MSI-X only)
Ben Hutchings0d86ebd2009-10-23 08:32:13 +0000320 * @irq_moderation: IRQ moderation value (in hardware ticks)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100321 * @napi_dev: Net device used with NAPI
322 * @napi_str: NAPI control structure
Ben Hutchings8ceee662008-04-27 12:55:59 +0100323 * @work_pending: Is work pending via NAPI?
324 * @eventq: Event queue buffer
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000325 * @eventq_mask: Event queue pointer mask
Ben Hutchings8ceee662008-04-27 12:55:59 +0100326 * @eventq_read_ptr: Event queue read pointer
Ben Hutchingsdd407812012-02-28 23:40:21 +0000327 * @event_test_cpu: Last CPU to handle interrupt or test event for this channel
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000328 * @irq_count: Number of IRQs since last adaptive moderation decision
329 * @irq_mod_score: IRQ moderation score
Ben Hutchings8ceee662008-04-27 12:55:59 +0100330 * @rx_alloc_level: Watermark based heuristic counter for pushing descriptors
331 * and diagnostic counters
332 * @rx_alloc_push_pages: RX allocation method currently in use for pushing
333 * descriptors
Ben Hutchings8ceee662008-04-27 12:55:59 +0100334 * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
Ben Hutchings8ceee662008-04-27 12:55:59 +0100335 * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
336 * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
Ben Hutchingsc1ac4032009-11-28 05:36:29 +0000337 * @n_rx_mcast_mismatch: Count of unmatched multicast frames
Ben Hutchings8ceee662008-04-27 12:55:59 +0100338 * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
339 * @n_rx_overlength: Count of RX_OVERLENGTH errors
340 * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
Ben Hutchings8313aca2010-09-10 06:41:57 +0000341 * @rx_queue: RX queue for this channel
Ben Hutchings8313aca2010-09-10 06:41:57 +0000342 * @tx_queue: TX queues for this channel
Ben Hutchings8ceee662008-04-27 12:55:59 +0100343 */
344struct efx_channel {
345 struct efx_nic *efx;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100346 int channel;
Ben Hutchings7f967c02012-02-13 23:45:02 +0000347 const struct efx_channel_type *type;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100348 bool enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100349 int irq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100350 unsigned int irq_moderation;
351 struct net_device *napi_dev;
352 struct napi_struct napi_str;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100353 bool work_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100354 struct efx_special_buffer eventq;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000355 unsigned int eventq_mask;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100356 unsigned int eventq_read_ptr;
Ben Hutchingsdd407812012-02-28 23:40:21 +0000357 int event_test_cpu;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100358
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000359 unsigned int irq_count;
360 unsigned int irq_mod_score;
Ben Hutchings64d8ad62011-01-05 00:50:41 +0000361#ifdef CONFIG_RFS_ACCEL
362 unsigned int rfs_filters_added;
363#endif
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000364
Ben Hutchings8ceee662008-04-27 12:55:59 +0100365 int rx_alloc_level;
366 int rx_alloc_push_pages;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100367
368 unsigned n_rx_tobe_disc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100369 unsigned n_rx_ip_hdr_chksum_err;
370 unsigned n_rx_tcp_udp_chksum_err;
Ben Hutchingsc1ac4032009-11-28 05:36:29 +0000371 unsigned n_rx_mcast_mismatch;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100372 unsigned n_rx_frm_trunc;
373 unsigned n_rx_overlength;
374 unsigned n_skbuff_leaks;
375
376 /* Used to pipeline received packets in order to optimise memory
377 * access with prefetches.
378 */
379 struct efx_rx_buffer *rx_pkt;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100380
Ben Hutchings8313aca2010-09-10 06:41:57 +0000381 struct efx_rx_queue rx_queue;
Ben Hutchings94b274b2011-01-10 21:18:20 +0000382 struct efx_tx_queue tx_queue[EFX_TXQ_TYPES];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100383};
384
Ben Hutchings7f967c02012-02-13 23:45:02 +0000385/**
386 * struct efx_channel_type - distinguishes traffic and extra channels
387 * @handle_no_channel: Handle failure to allocate an extra channel
388 * @pre_probe: Set up extra state prior to initialisation
389 * @post_remove: Tear down extra state after finalisation, if allocated.
390 * May be called on channels that have not been probed.
391 * @get_name: Generate the channel's name (used for its IRQ handler)
392 * @copy: Copy the channel state prior to reallocation. May be %NULL if
393 * reallocation is not supported.
394 * @keep_eventq: Flag for whether event queue should be kept initialised
395 * while the device is stopped
396 */
397struct efx_channel_type {
398 void (*handle_no_channel)(struct efx_nic *);
399 int (*pre_probe)(struct efx_channel *);
400 void (*get_name)(struct efx_channel *, char *buf, size_t len);
401 struct efx_channel *(*copy)(const struct efx_channel *);
402 bool keep_eventq;
403};
404
Ben Hutchings398468e2009-11-23 16:03:45 +0000405enum efx_led_mode {
406 EFX_LED_OFF = 0,
407 EFX_LED_ON = 1,
408 EFX_LED_DEFAULT = 2
409};
410
Ben Hutchingsc4593022009-11-23 16:08:17 +0000411#define STRING_TABLE_LOOKUP(val, member) \
412 ((val) < member ## _max) ? member ## _names[val] : "(invalid)"
413
Ben Hutchings18e83e42012-01-05 19:05:20 +0000414extern const char *const efx_loopback_mode_names[];
Ben Hutchingsc4593022009-11-23 16:08:17 +0000415extern const unsigned int efx_loopback_mode_max;
416#define LOOPBACK_MODE(efx) \
417 STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
418
Ben Hutchings18e83e42012-01-05 19:05:20 +0000419extern const char *const efx_reset_type_names[];
Ben Hutchingsc4593022009-11-23 16:08:17 +0000420extern const unsigned int efx_reset_type_max;
421#define RESET_TYPE(type) \
422 STRING_TABLE_LOOKUP(type, efx_reset_type)
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100423
Ben Hutchings8ceee662008-04-27 12:55:59 +0100424enum efx_int_mode {
425 /* Be careful if altering to correct macro below */
426 EFX_INT_MODE_MSIX = 0,
427 EFX_INT_MODE_MSI = 1,
428 EFX_INT_MODE_LEGACY = 2,
429 EFX_INT_MODE_MAX /* Insert any new items before this */
430};
431#define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
432
Ben Hutchings8ceee662008-04-27 12:55:59 +0100433enum nic_state {
434 STATE_INIT = 0,
435 STATE_RUNNING = 1,
436 STATE_FINI = 2,
Ben Hutchings3c787082008-09-01 12:49:08 +0100437 STATE_DISABLED = 3,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100438 STATE_MAX,
439};
440
441/*
442 * Alignment of page-allocated RX buffers
443 *
444 * Controls the number of bytes inserted at the start of an RX buffer.
445 * This is the equivalent of NET_IP_ALIGN [which controls the alignment
446 * of the skb->head for hardware DMA].
447 */
Ben Hutchings13e9ab12008-09-01 12:50:28 +0100448#ifdef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
Ben Hutchings8ceee662008-04-27 12:55:59 +0100449#define EFX_PAGE_IP_ALIGN 0
450#else
451#define EFX_PAGE_IP_ALIGN NET_IP_ALIGN
452#endif
453
454/*
455 * Alignment of the skb->head which wraps a page-allocated RX buffer
456 *
457 * The skb allocated to wrap an rx_buffer can have this alignment. Since
458 * the data is memcpy'd from the rx_buf, it does not need to be equal to
459 * EFX_PAGE_IP_ALIGN.
460 */
461#define EFX_PAGE_SKB_ALIGN 2
462
463/* Forward declaration */
464struct efx_nic;
465
466/* Pseudo bit-mask flow control field */
David S. Millerb56269462011-05-17 17:53:22 -0400467#define EFX_FC_RX FLOW_CTRL_RX
468#define EFX_FC_TX FLOW_CTRL_TX
469#define EFX_FC_AUTO 4
Ben Hutchings8ceee662008-04-27 12:55:59 +0100470
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800471/**
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000472 * struct efx_link_state - Current state of the link
473 * @up: Link is up
474 * @fd: Link is full-duplex
475 * @fc: Actual flow control flags
476 * @speed: Link speed (Mbps)
477 */
478struct efx_link_state {
479 bool up;
480 bool fd;
David S. Millerb56269462011-05-17 17:53:22 -0400481 u8 fc;
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000482 unsigned int speed;
483};
484
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000485static inline bool efx_link_state_equal(const struct efx_link_state *left,
486 const struct efx_link_state *right)
487{
488 return left->up == right->up && left->fd == right->fd &&
489 left->fc == right->fc && left->speed == right->speed;
490}
491
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000492/**
Ben Hutchings8ceee662008-04-27 12:55:59 +0100493 * struct efx_phy_operations - Efx PHY operations table
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000494 * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
495 * efx->loopback_modes.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100496 * @init: Initialise PHY
497 * @fini: Shut down PHY
498 * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000499 * @poll: Update @link_state and report whether it changed.
500 * Serialised by the mac_lock.
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800501 * @get_settings: Get ethtool settings. Serialised by the mac_lock.
502 * @set_settings: Set ethtool settings. Serialised by the mac_lock.
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000503 * @set_npage_adv: Set abilities advertised in (Extended) Next Page
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800504 * (only needed where AN bit is set in mmds)
Ben Hutchings4f16c072010-02-03 09:30:50 +0000505 * @test_alive: Test that PHY is 'alive' (online)
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000506 * @test_name: Get the name of a PHY-specific test/result
Ben Hutchings4f16c072010-02-03 09:30:50 +0000507 * @run_tests: Run tests and record results as appropriate (offline).
Ben Hutchings17967212008-12-26 13:47:25 -0800508 * Flags are the ethtool tests flags.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100509 */
510struct efx_phy_operations {
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000511 int (*probe) (struct efx_nic *efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100512 int (*init) (struct efx_nic *efx);
513 void (*fini) (struct efx_nic *efx);
Steve Hodgsonff3b00a2009-12-23 13:46:36 +0000514 void (*remove) (struct efx_nic *efx);
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000515 int (*reconfigure) (struct efx_nic *efx);
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000516 bool (*poll) (struct efx_nic *efx);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800517 void (*get_settings) (struct efx_nic *efx,
518 struct ethtool_cmd *ecmd);
519 int (*set_settings) (struct efx_nic *efx,
520 struct ethtool_cmd *ecmd);
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000521 void (*set_npage_adv) (struct efx_nic *efx, u32);
Ben Hutchings4f16c072010-02-03 09:30:50 +0000522 int (*test_alive) (struct efx_nic *efx);
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000523 const char *(*test_name) (struct efx_nic *efx, unsigned int index);
Ben Hutchings17967212008-12-26 13:47:25 -0800524 int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
Stuart Hodgsonc087bd22012-05-01 18:50:43 +0100525 int (*get_module_eeprom) (struct efx_nic *efx,
526 struct ethtool_eeprom *ee,
527 u8 *data);
528 int (*get_module_info) (struct efx_nic *efx,
529 struct ethtool_modinfo *modinfo);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100530};
531
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100532/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000533 * enum efx_phy_mode - PHY operating mode flags
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100534 * @PHY_MODE_NORMAL: on and should pass traffic
535 * @PHY_MODE_TX_DISABLED: on with TX disabled
Ben Hutchings3e133c42008-11-04 20:34:56 +0000536 * @PHY_MODE_LOW_POWER: set to low power through MDIO
537 * @PHY_MODE_OFF: switched off through external control
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100538 * @PHY_MODE_SPECIAL: on but will not pass traffic
539 */
540enum efx_phy_mode {
541 PHY_MODE_NORMAL = 0,
542 PHY_MODE_TX_DISABLED = 1,
Ben Hutchings3e133c42008-11-04 20:34:56 +0000543 PHY_MODE_LOW_POWER = 2,
544 PHY_MODE_OFF = 4,
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100545 PHY_MODE_SPECIAL = 8,
546};
547
548static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
549{
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100550 return !!(mode & ~PHY_MODE_TX_DISABLED);
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100551}
552
Ben Hutchings8ceee662008-04-27 12:55:59 +0100553/*
554 * Efx extended statistics
555 *
556 * Not all statistics are provided by all supported MACs. The purpose
557 * is this structure is to contain the raw statistics provided by each
558 * MAC.
559 */
560struct efx_mac_stats {
561 u64 tx_bytes;
562 u64 tx_good_bytes;
563 u64 tx_bad_bytes;
Ben Hutchingsf9c76252011-10-12 17:20:25 +0100564 u64 tx_packets;
565 u64 tx_bad;
566 u64 tx_pause;
567 u64 tx_control;
568 u64 tx_unicast;
569 u64 tx_multicast;
570 u64 tx_broadcast;
571 u64 tx_lt64;
572 u64 tx_64;
573 u64 tx_65_to_127;
574 u64 tx_128_to_255;
575 u64 tx_256_to_511;
576 u64 tx_512_to_1023;
577 u64 tx_1024_to_15xx;
578 u64 tx_15xx_to_jumbo;
579 u64 tx_gtjumbo;
580 u64 tx_collision;
581 u64 tx_single_collision;
582 u64 tx_multiple_collision;
583 u64 tx_excessive_collision;
584 u64 tx_deferred;
585 u64 tx_late_collision;
586 u64 tx_excessive_deferred;
587 u64 tx_non_tcpudp;
588 u64 tx_mac_src_error;
589 u64 tx_ip_src_error;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100590 u64 rx_bytes;
591 u64 rx_good_bytes;
592 u64 rx_bad_bytes;
Ben Hutchingsf9c76252011-10-12 17:20:25 +0100593 u64 rx_packets;
594 u64 rx_good;
595 u64 rx_bad;
596 u64 rx_pause;
597 u64 rx_control;
598 u64 rx_unicast;
599 u64 rx_multicast;
600 u64 rx_broadcast;
601 u64 rx_lt64;
602 u64 rx_64;
603 u64 rx_65_to_127;
604 u64 rx_128_to_255;
605 u64 rx_256_to_511;
606 u64 rx_512_to_1023;
607 u64 rx_1024_to_15xx;
608 u64 rx_15xx_to_jumbo;
609 u64 rx_gtjumbo;
610 u64 rx_bad_lt64;
611 u64 rx_bad_64_to_15xx;
612 u64 rx_bad_15xx_to_jumbo;
613 u64 rx_bad_gtjumbo;
614 u64 rx_overflow;
615 u64 rx_missed;
616 u64 rx_false_carrier;
617 u64 rx_symbol_error;
618 u64 rx_align_error;
619 u64 rx_length_error;
620 u64 rx_internal_error;
621 u64 rx_good_lt64;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100622};
623
624/* Number of bits used in a multicast filter hash address */
625#define EFX_MCAST_HASH_BITS 8
626
627/* Number of (single-bit) entries in a multicast filter hash */
628#define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
629
630/* An Efx multicast filter hash */
631union efx_multicast_hash {
632 u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
633 efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
634};
635
Ben Hutchings64eebcf2010-09-20 08:43:07 +0000636struct efx_filter_state;
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000637struct efx_vf;
638struct vfdi_status;
Ben Hutchings64eebcf2010-09-20 08:43:07 +0000639
Ben Hutchings8ceee662008-04-27 12:55:59 +0100640/**
641 * struct efx_nic - an Efx NIC
642 * @name: Device name (net device name or bus id before net device registered)
643 * @pci_dev: The PCI device
644 * @type: Controller type attributes
645 * @legacy_irq: IRQ number
Ben Hutchings94dec6a2010-12-07 19:24:45 +0000646 * @legacy_irq_enabled: Are IRQs enabled on NIC (INT_EN_KER register)?
Ben Hutchings8d9853d2008-07-18 19:01:20 +0100647 * @workqueue: Workqueue for port reconfigures and the HW monitor.
648 * Work items do not hold and must not acquire RTNL.
Ben Hutchings6977dc62008-12-26 13:44:39 -0800649 * @workqueue_name: Name of workqueue
Ben Hutchings8ceee662008-04-27 12:55:59 +0100650 * @reset_work: Scheduled reset workitem
Ben Hutchings8ceee662008-04-27 12:55:59 +0100651 * @membase_phys: Memory BAR value as physical address
652 * @membase: Memory BAR value
Ben Hutchings8ceee662008-04-27 12:55:59 +0100653 * @interrupt_mode: Interrupt mode
Ben Hutchingscc180b62011-12-08 19:51:47 +0000654 * @timer_quantum_ns: Interrupt timer quantum, in nanoseconds
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000655 * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
656 * @irq_rx_moderation: IRQ moderation time for RX event queues
Ben Hutchings62776d02010-06-23 11:30:07 +0000657 * @msg_enable: Log message enable flags
Ben Hutchings8ceee662008-04-27 12:55:59 +0100658 * @state: Device state flag. Serialised by the rtnl_lock.
Ben Hutchingsa7d529a2011-06-24 20:46:31 +0100659 * @reset_pending: Bitmask for pending resets
Ben Hutchings8ceee662008-04-27 12:55:59 +0100660 * @tx_queue: TX DMA queues
661 * @rx_queue: RX DMA queues
662 * @channel: Channels
Ben Hutchings46426102010-09-10 06:42:33 +0000663 * @channel_name: Names for channels and their IRQs
Ben Hutchings7f967c02012-02-13 23:45:02 +0000664 * @extra_channel_types: Types of extra (non-traffic) channels that
665 * should be allocated for this NIC
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000666 * @rxq_entries: Size of receive queues requested by user.
667 * @txq_entries: Size of transmit queues requested by user.
Ben Hutchings28e47c42012-02-15 01:58:49 +0000668 * @tx_dc_base: Base qword address in SRAM of TX queue descriptor caches
669 * @rx_dc_base: Base qword address in SRAM of RX queue descriptor caches
670 * @sram_lim_qw: Qword address limit of SRAM
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000671 * @next_buffer_table: First available buffer table id
Neil Turton28b581a2008-12-12 21:41:06 -0800672 * @n_channels: Number of channels in use
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000673 * @n_rx_channels: Number of channels used for RX (= number of RX queues)
674 * @n_tx_channels: Number of channels used for TX
Ben Hutchings8ceee662008-04-27 12:55:59 +0100675 * @rx_buffer_len: RX buffer length
676 * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
Ben Hutchings78d41892010-12-02 13:47:56 +0000677 * @rx_hash_key: Toeplitz hash key for RSS
Ben Hutchings765c9f42010-06-30 05:06:28 +0000678 * @rx_indir_table: Indirection table for RSS
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000679 * @int_error_count: Number of internal errors seen recently
680 * @int_error_expire: Time at which error count will be expired
Ben Hutchings8ceee662008-04-27 12:55:59 +0100681 * @irq_status: Interrupt status buffer
Ben Hutchingsc28884c2010-04-28 09:30:00 +0000682 * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
Ben Hutchings1646a6f2012-01-05 20:14:10 +0000683 * @irq_level: IRQ level/index for IRQs not triggered by an event queue
Ben Hutchingsdd407812012-02-28 23:40:21 +0000684 * @selftest_work: Work item for asynchronous self-test
Ben Hutchings76884832009-11-29 15:10:44 +0000685 * @mtd_list: List of MTDs attached to the NIC
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300686 * @nic_data: Hardware dependent state
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100687 * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
Ben Hutchingse4abce82011-05-16 18:51:24 +0100688 * efx_monitor() and efx_reconfigure_port()
Ben Hutchings8ceee662008-04-27 12:55:59 +0100689 * @port_enabled: Port enabled indicator.
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000690 * Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
691 * efx_mac_work() with kernel interfaces. Safe to read under any
692 * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
693 * be held to modify it.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100694 * @port_initialized: Port initialized?
695 * @net_dev: Operating system network device. Consider holding the rtnl lock
Ben Hutchings8ceee662008-04-27 12:55:59 +0100696 * @stats_buffer: DMA buffer for statistics
Ben Hutchings8ceee662008-04-27 12:55:59 +0100697 * @phy_type: PHY type
Ben Hutchings8ceee662008-04-27 12:55:59 +0100698 * @phy_op: PHY interface
699 * @phy_data: PHY private data (including PHY-specific stats)
Ben Hutchings68e7f452009-04-29 08:05:08 +0000700 * @mdio: PHY MDIO interface
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000701 * @mdio_bus: PHY MDIO bus ID (only used by Siena)
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100702 * @phy_mode: PHY operating mode. Serialised by @mac_lock.
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000703 * @link_advertising: Autonegotiation advertising flags
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000704 * @link_state: Current state of the link
Ben Hutchings8ceee662008-04-27 12:55:59 +0100705 * @n_link_state_changes: Number of times the link has changed state
706 * @promiscuous: Promiscuous flag. Protected by netif_tx_lock.
707 * @multicast_hash: Multicast hash table
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800708 * @wanted_fc: Wanted flow control flags
Steve Hodgsona606f432011-05-23 12:18:45 +0100709 * @fc_disable: When non-zero flow control is disabled. Typically used to
710 * ensure that network back pressure doesn't delay dma queue flushes.
711 * Serialised by the rtnl lock.
Ben Hutchings8be4f3e2009-11-25 16:12:16 +0000712 * @mac_work: Work item for changing MAC promiscuity and multicast hash
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100713 * @loopback_mode: Loopback status
714 * @loopback_modes: Supported loopback mode bitmask
715 * @loopback_selftest: Offline self-test private state
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000716 * @drain_pending: Count of RX and TX queues that haven't been flushed and drained.
717 * @rxq_flush_pending: Count of number of receive queues that need to be flushed.
718 * Decremented when the efx_flush_rx_queue() is called.
719 * @rxq_flush_outstanding: Count of number of RX flushes started but not yet
720 * completed (either success or failure). Not used when MCDI is used to
721 * flush receive queues.
722 * @flush_wq: wait queue used by efx_nic_flush_queues() to wait for flush completions.
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000723 * @vf: Array of &struct efx_vf objects.
724 * @vf_count: Number of VFs intended to be enabled.
725 * @vf_init_count: Number of VFs that have been fully initialised.
726 * @vi_scale: log2 number of vnics per VF.
727 * @vf_buftbl_base: The zeroth buffer table index used to back VF queues.
728 * @vfdi_status: Common VFDI status page to be dmad to VF address space.
729 * @local_addr_list: List of local addresses. Protected by %local_lock.
730 * @local_page_list: List of DMA addressable pages used to broadcast
731 * %local_addr_list. Protected by %local_lock.
732 * @local_lock: Mutex protecting %local_addr_list and %local_page_list.
733 * @peer_work: Work item to broadcast peer addresses to VMs.
Ben Hutchingsab28c122010-12-06 22:53:15 +0000734 * @monitor_work: Hardware monitor workitem
735 * @biu_lock: BIU (bus interface unit) lock
Ben Hutchings1646a6f2012-01-05 20:14:10 +0000736 * @last_irq_cpu: Last CPU to handle a possible test interrupt. This
737 * field is used by efx_test_interrupts() to verify that an
738 * interrupt has occurred.
Ben Hutchingsab28c122010-12-06 22:53:15 +0000739 * @n_rx_nodesc_drop_cnt: RX no descriptor drop count
740 * @mac_stats: MAC statistics. These include all statistics the MACs
741 * can provide. Generic code converts these into a standard
742 * &struct net_device_stats.
743 * @stats_lock: Statistics update lock. Serialises statistics fetches
Ben Hutchings1cb34522011-09-02 23:23:00 +0100744 * and access to @mac_stats.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100745 *
Ben Hutchings754c6532010-02-03 09:31:57 +0000746 * This is stored in the private area of the &struct net_device.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100747 */
748struct efx_nic {
Ben Hutchingsab28c122010-12-06 22:53:15 +0000749 /* The following fields should be written very rarely */
750
Ben Hutchings8ceee662008-04-27 12:55:59 +0100751 char name[IFNAMSIZ];
752 struct pci_dev *pci_dev;
753 const struct efx_nic_type *type;
754 int legacy_irq;
Ben Hutchings94dec6a2010-12-07 19:24:45 +0000755 bool legacy_irq_enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100756 struct workqueue_struct *workqueue;
Ben Hutchings6977dc62008-12-26 13:44:39 -0800757 char workqueue_name[16];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100758 struct work_struct reset_work;
Ben Hutchings086ea352008-05-16 21:17:06 +0100759 resource_size_t membase_phys;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100760 void __iomem *membase;
Ben Hutchingsab28c122010-12-06 22:53:15 +0000761
Ben Hutchings8ceee662008-04-27 12:55:59 +0100762 enum efx_int_mode interrupt_mode;
Ben Hutchingscc180b62011-12-08 19:51:47 +0000763 unsigned int timer_quantum_ns;
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000764 bool irq_rx_adaptive;
765 unsigned int irq_rx_moderation;
Ben Hutchings62776d02010-06-23 11:30:07 +0000766 u32 msg_enable;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100767
Ben Hutchings8ceee662008-04-27 12:55:59 +0100768 enum nic_state state;
Ben Hutchingsa7d529a2011-06-24 20:46:31 +0100769 unsigned long reset_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100770
Ben Hutchings8313aca2010-09-10 06:41:57 +0000771 struct efx_channel *channel[EFX_MAX_CHANNELS];
Ben Hutchingsefbc2d72010-09-13 04:14:49 +0000772 char channel_name[EFX_MAX_CHANNELS][IFNAMSIZ + 6];
Ben Hutchings7f967c02012-02-13 23:45:02 +0000773 const struct efx_channel_type *
774 extra_channel_type[EFX_MAX_EXTRA_CHANNELS];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100775
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000776 unsigned rxq_entries;
777 unsigned txq_entries;
Ben Hutchings28e47c42012-02-15 01:58:49 +0000778 unsigned tx_dc_base;
779 unsigned rx_dc_base;
780 unsigned sram_lim_qw;
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000781 unsigned next_buffer_table;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000782 unsigned n_channels;
783 unsigned n_rx_channels;
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000784 unsigned rss_spread;
Ben Hutchings97653432011-01-12 18:26:56 +0000785 unsigned tx_channel_offset;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000786 unsigned n_tx_channels;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100787 unsigned int rx_buffer_len;
788 unsigned int rx_buffer_order;
Ben Hutchings5d3a6fc2010-06-25 07:05:43 +0000789 u8 rx_hash_key[40];
Ben Hutchings765c9f42010-06-30 05:06:28 +0000790 u32 rx_indir_table[128];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100791
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000792 unsigned int_error_count;
793 unsigned long int_error_expire;
794
Ben Hutchings8ceee662008-04-27 12:55:59 +0100795 struct efx_buffer irq_status;
Ben Hutchingsc28884c2010-04-28 09:30:00 +0000796 unsigned irq_zero_count;
Ben Hutchings1646a6f2012-01-05 20:14:10 +0000797 unsigned irq_level;
Ben Hutchingsdd407812012-02-28 23:40:21 +0000798 struct delayed_work selftest_work;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100799
Ben Hutchings76884832009-11-29 15:10:44 +0000800#ifdef CONFIG_SFC_MTD
801 struct list_head mtd_list;
802#endif
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100803
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000804 void *nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100805
806 struct mutex mac_lock;
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800807 struct work_struct mac_work;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100808 bool port_enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100809
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100810 bool port_initialized;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100811 struct net_device *net_dev;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100812
Ben Hutchings8ceee662008-04-27 12:55:59 +0100813 struct efx_buffer stats_buffer;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100814
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000815 unsigned int phy_type;
stephen hemminger6c8c2512011-04-14 05:50:12 +0000816 const struct efx_phy_operations *phy_op;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100817 void *phy_data;
Ben Hutchings68e7f452009-04-29 08:05:08 +0000818 struct mdio_if_info mdio;
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000819 unsigned int mdio_bus;
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100820 enum efx_phy_mode phy_mode;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100821
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000822 u32 link_advertising;
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000823 struct efx_link_state link_state;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100824 unsigned int n_link_state_changes;
825
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100826 bool promiscuous;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100827 union efx_multicast_hash multicast_hash;
David S. Millerb56269462011-05-17 17:53:22 -0400828 u8 wanted_fc;
Steve Hodgsona606f432011-05-23 12:18:45 +0100829 unsigned fc_disable;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100830
831 atomic_t rx_reset;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100832 enum efx_loopback_mode loopback_mode;
Ben Hutchingse58f69f2009-11-29 15:08:41 +0000833 u64 loopback_modes;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100834
835 void *loopback_selftest;
Ben Hutchings64eebcf2010-09-20 08:43:07 +0000836
837 struct efx_filter_state *filter_state;
Ben Hutchingsab28c122010-12-06 22:53:15 +0000838
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000839 atomic_t drain_pending;
840 atomic_t rxq_flush_pending;
841 atomic_t rxq_flush_outstanding;
842 wait_queue_head_t flush_wq;
843
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000844#ifdef CONFIG_SFC_SRIOV
845 struct efx_channel *vfdi_channel;
846 struct efx_vf *vf;
847 unsigned vf_count;
848 unsigned vf_init_count;
849 unsigned vi_scale;
850 unsigned vf_buftbl_base;
851 struct efx_buffer vfdi_status;
852 struct list_head local_addr_list;
853 struct list_head local_page_list;
854 struct mutex local_lock;
855 struct work_struct peer_work;
856#endif
857
Ben Hutchingsab28c122010-12-06 22:53:15 +0000858 /* The following fields may be written more often */
859
860 struct delayed_work monitor_work ____cacheline_aligned_in_smp;
861 spinlock_t biu_lock;
Ben Hutchings1646a6f2012-01-05 20:14:10 +0000862 int last_irq_cpu;
Ben Hutchingsab28c122010-12-06 22:53:15 +0000863 unsigned n_rx_nodesc_drop_cnt;
864 struct efx_mac_stats mac_stats;
865 spinlock_t stats_lock;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100866};
867
Ben Hutchings55668612008-05-16 21:16:10 +0100868static inline int efx_dev_registered(struct efx_nic *efx)
869{
870 return efx->net_dev->reg_state == NETREG_REGISTERED;
871}
872
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000873static inline unsigned int efx_port_num(struct efx_nic *efx)
874{
Ben Hutchings3df95ce2010-06-02 10:39:56 +0000875 return efx->net_dev->dev_id;
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000876}
877
Ben Hutchings8ceee662008-04-27 12:55:59 +0100878/**
879 * struct efx_nic_type - Efx device type definition
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000880 * @probe: Probe the controller
881 * @remove: Free resources allocated by probe()
882 * @init: Initialise the controller
Ben Hutchings28e47c42012-02-15 01:58:49 +0000883 * @dimension_resources: Dimension controller resources (buffer table,
884 * and VIs once the available interrupt resources are clear)
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000885 * @fini: Shut down the controller
886 * @monitor: Periodic function for polling link state and hardware monitor
Ben Hutchings0e2a9c72011-06-24 20:50:07 +0100887 * @map_reset_reason: Map ethtool reset reason to a reset method
888 * @map_reset_flags: Map ethtool reset flags to a reset method, if possible
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000889 * @reset: Reset the controller hardware and possibly the PHY. This will
890 * be called while the controller is uninitialised.
891 * @probe_port: Probe the MAC and PHY
892 * @remove_port: Free resources allocated by probe_port()
Ben Hutchings40641ed2010-12-02 13:47:45 +0000893 * @handle_global_event: Handle a "global" event (may be %NULL)
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000894 * @prepare_flush: Prepare the hardware for flushing the DMA queues
895 * @update_stats: Update statistics not provided by event handling
896 * @start_stats: Start the regular fetching of statistics
897 * @stop_stats: Stop the regular fetching of statistics
Ben Hutchings06629f02009-11-29 03:43:43 +0000898 * @set_id_led: Set state of identifying LED or revert to automatic function
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000899 * @push_irq_moderation: Apply interrupt moderation value
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000900 * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
Ben Hutchings30b81cd2011-09-13 19:47:48 +0100901 * @reconfigure_mac: Push MAC address, MTU, flow control and filter settings
902 * to the hardware. Serialised by the mac_lock.
Ben Hutchings710b2082011-09-03 00:15:00 +0100903 * @check_mac_fault: Check MAC fault state. True if fault present.
Ben Hutchings89c758f2009-11-29 03:43:07 +0000904 * @get_wol: Get WoL configuration from driver state
905 * @set_wol: Push WoL configuration to the NIC
906 * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +0100907 * @test_chip: Test registers. Should use efx_nic_test_registers(), and is
908 * expected to reset the NIC.
Ben Hutchings0aa3fba2009-11-29 03:43:33 +0000909 * @test_nvram: Test validity of NVRAM contents
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000910 * @revision: Hardware architecture revision
Ben Hutchings8ceee662008-04-27 12:55:59 +0100911 * @mem_map_size: Memory BAR mapped size
912 * @txd_ptr_tbl_base: TX descriptor ring base address
913 * @rxd_ptr_tbl_base: RX descriptor ring base address
914 * @buf_tbl_base: Buffer table base address
915 * @evq_ptr_tbl_base: Event queue pointer table base address
916 * @evq_rptr_tbl_base: Event queue read-pointer table base address
Ben Hutchings8ceee662008-04-27 12:55:59 +0100917 * @max_dma_mask: Maximum possible DMA mask
Ben Hutchings39c9cf02010-06-23 11:31:28 +0000918 * @rx_buffer_hash_size: Size of hash at start of RX buffer
919 * @rx_buffer_padding: Size of padding at end of RX buffer
Ben Hutchings8ceee662008-04-27 12:55:59 +0100920 * @max_interrupt_mode: Highest capability interrupt mode supported
921 * from &enum efx_init_mode.
922 * @phys_addr_channels: Number of channels with physically addressed
923 * descriptors
Ben Hutchingscc180b62011-12-08 19:51:47 +0000924 * @timer_period_max: Maximum period of interrupt timer (in ticks)
Ben Hutchingsc383b532009-11-29 15:11:02 +0000925 * @offload_features: net_device feature flags for protocol offload
926 * features implemented in hardware
Ben Hutchings8ceee662008-04-27 12:55:59 +0100927 */
928struct efx_nic_type {
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000929 int (*probe)(struct efx_nic *efx);
930 void (*remove)(struct efx_nic *efx);
931 int (*init)(struct efx_nic *efx);
Ben Hutchings28e47c42012-02-15 01:58:49 +0000932 void (*dimension_resources)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000933 void (*fini)(struct efx_nic *efx);
934 void (*monitor)(struct efx_nic *efx);
Ben Hutchings0e2a9c72011-06-24 20:50:07 +0100935 enum reset_type (*map_reset_reason)(enum reset_type reason);
936 int (*map_reset_flags)(u32 *flags);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000937 int (*reset)(struct efx_nic *efx, enum reset_type method);
938 int (*probe_port)(struct efx_nic *efx);
939 void (*remove_port)(struct efx_nic *efx);
Ben Hutchings40641ed2010-12-02 13:47:45 +0000940 bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000941 void (*prepare_flush)(struct efx_nic *efx);
942 void (*update_stats)(struct efx_nic *efx);
943 void (*start_stats)(struct efx_nic *efx);
944 void (*stop_stats)(struct efx_nic *efx);
Ben Hutchings06629f02009-11-29 03:43:43 +0000945 void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000946 void (*push_irq_moderation)(struct efx_channel *channel);
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000947 int (*reconfigure_port)(struct efx_nic *efx);
Ben Hutchings710b2082011-09-03 00:15:00 +0100948 int (*reconfigure_mac)(struct efx_nic *efx);
949 bool (*check_mac_fault)(struct efx_nic *efx);
Ben Hutchings89c758f2009-11-29 03:43:07 +0000950 void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
951 int (*set_wol)(struct efx_nic *efx, u32 type);
952 void (*resume_wol)(struct efx_nic *efx);
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +0100953 int (*test_chip)(struct efx_nic *efx, struct efx_self_tests *tests);
Ben Hutchings0aa3fba2009-11-29 03:43:33 +0000954 int (*test_nvram)(struct efx_nic *efx);
Steve Hodgsonb895d732009-11-28 05:35:00 +0000955
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000956 int revision;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100957 unsigned int mem_map_size;
958 unsigned int txd_ptr_tbl_base;
959 unsigned int rxd_ptr_tbl_base;
960 unsigned int buf_tbl_base;
961 unsigned int evq_ptr_tbl_base;
962 unsigned int evq_rptr_tbl_base;
Ben Hutchings9bbd7d92008-05-16 21:18:48 +0100963 u64 max_dma_mask;
Ben Hutchings39c9cf02010-06-23 11:31:28 +0000964 unsigned int rx_buffer_hash_size;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100965 unsigned int rx_buffer_padding;
966 unsigned int max_interrupt_mode;
967 unsigned int phys_addr_channels;
Ben Hutchingscc180b62011-12-08 19:51:47 +0000968 unsigned int timer_period_max;
Michał Mirosławc8f44af2011-11-15 15:29:55 +0000969 netdev_features_t offload_features;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100970};
971
972/**************************************************************************
973 *
974 * Prototypes and inline functions
975 *
976 *************************************************************************/
977
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +0000978static inline struct efx_channel *
979efx_get_channel(struct efx_nic *efx, unsigned index)
980{
981 EFX_BUG_ON_PARANOID(index >= efx->n_channels);
Ben Hutchings8313aca2010-09-10 06:41:57 +0000982 return efx->channel[index];
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +0000983}
984
Ben Hutchings8ceee662008-04-27 12:55:59 +0100985/* Iterate over all used channels */
986#define efx_for_each_channel(_channel, _efx) \
Ben Hutchings8313aca2010-09-10 06:41:57 +0000987 for (_channel = (_efx)->channel[0]; \
988 _channel; \
989 _channel = (_channel->channel + 1 < (_efx)->n_channels) ? \
990 (_efx)->channel[_channel->channel + 1] : NULL)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100991
Ben Hutchings7f967c02012-02-13 23:45:02 +0000992/* Iterate over all used channels in reverse */
993#define efx_for_each_channel_rev(_channel, _efx) \
994 for (_channel = (_efx)->channel[(_efx)->n_channels - 1]; \
995 _channel; \
996 _channel = _channel->channel ? \
997 (_efx)->channel[_channel->channel - 1] : NULL)
998
Ben Hutchings97653432011-01-12 18:26:56 +0000999static inline struct efx_tx_queue *
1000efx_get_tx_queue(struct efx_nic *efx, unsigned index, unsigned type)
1001{
1002 EFX_BUG_ON_PARANOID(index >= efx->n_tx_channels ||
1003 type >= EFX_TXQ_TYPES);
1004 return &efx->channel[efx->tx_channel_offset + index]->tx_queue[type];
1005}
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001006
Ben Hutchings525da902011-02-07 23:04:38 +00001007static inline bool efx_channel_has_tx_queues(struct efx_channel *channel)
1008{
1009 return channel->channel - channel->efx->tx_channel_offset <
1010 channel->efx->n_tx_channels;
1011}
1012
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001013static inline struct efx_tx_queue *
1014efx_channel_get_tx_queue(struct efx_channel *channel, unsigned type)
1015{
Ben Hutchings525da902011-02-07 23:04:38 +00001016 EFX_BUG_ON_PARANOID(!efx_channel_has_tx_queues(channel) ||
1017 type >= EFX_TXQ_TYPES);
1018 return &channel->tx_queue[type];
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001019}
Ben Hutchings8ceee662008-04-27 12:55:59 +01001020
Ben Hutchings94b274b2011-01-10 21:18:20 +00001021static inline bool efx_tx_queue_used(struct efx_tx_queue *tx_queue)
1022{
1023 return !(tx_queue->efx->net_dev->num_tc < 2 &&
1024 tx_queue->queue & EFX_TXQ_TYPE_HIGHPRI);
1025}
1026
Ben Hutchings8ceee662008-04-27 12:55:59 +01001027/* Iterate over all TX queues belonging to a channel */
1028#define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
Ben Hutchings525da902011-02-07 23:04:38 +00001029 if (!efx_channel_has_tx_queues(_channel)) \
1030 ; \
1031 else \
1032 for (_tx_queue = (_channel)->tx_queue; \
Ben Hutchings94b274b2011-01-10 21:18:20 +00001033 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES && \
1034 efx_tx_queue_used(_tx_queue); \
Ben Hutchings525da902011-02-07 23:04:38 +00001035 _tx_queue++)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001036
Ben Hutchings94b274b2011-01-10 21:18:20 +00001037/* Iterate over all possible TX queues belonging to a channel */
1038#define efx_for_each_possible_channel_tx_queue(_tx_queue, _channel) \
Ben Hutchings73e00262012-02-23 00:45:50 +00001039 if (!efx_channel_has_tx_queues(_channel)) \
1040 ; \
1041 else \
1042 for (_tx_queue = (_channel)->tx_queue; \
1043 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES; \
1044 _tx_queue++)
Ben Hutchings94b274b2011-01-10 21:18:20 +00001045
Ben Hutchings525da902011-02-07 23:04:38 +00001046static inline bool efx_channel_has_rx_queue(struct efx_channel *channel)
1047{
1048 return channel->channel < channel->efx->n_rx_channels;
1049}
1050
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001051static inline struct efx_rx_queue *
1052efx_channel_get_rx_queue(struct efx_channel *channel)
1053{
Ben Hutchings525da902011-02-07 23:04:38 +00001054 EFX_BUG_ON_PARANOID(!efx_channel_has_rx_queue(channel));
1055 return &channel->rx_queue;
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001056}
1057
Ben Hutchings8ceee662008-04-27 12:55:59 +01001058/* Iterate over all RX queues belonging to a channel */
1059#define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
Ben Hutchings525da902011-02-07 23:04:38 +00001060 if (!efx_channel_has_rx_queue(_channel)) \
1061 ; \
1062 else \
1063 for (_rx_queue = &(_channel)->rx_queue; \
1064 _rx_queue; \
1065 _rx_queue = NULL)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001066
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001067static inline struct efx_channel *
1068efx_rx_queue_channel(struct efx_rx_queue *rx_queue)
1069{
Ben Hutchings8313aca2010-09-10 06:41:57 +00001070 return container_of(rx_queue, struct efx_channel, rx_queue);
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001071}
1072
1073static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue)
1074{
Ben Hutchings8313aca2010-09-10 06:41:57 +00001075 return efx_rx_queue_channel(rx_queue)->channel;
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001076}
1077
Ben Hutchings8ceee662008-04-27 12:55:59 +01001078/* Returns a pointer to the specified receive buffer in the RX
1079 * descriptor queue.
1080 */
1081static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
1082 unsigned int index)
1083{
Eric Dumazet807540b2010-09-23 05:40:09 +00001084 return &rx_queue->buffer[index];
Ben Hutchings8ceee662008-04-27 12:55:59 +01001085}
1086
1087/* Set bit in a little-endian bitfield */
Ben Hutchings18c2fc02008-09-01 12:43:39 +01001088static inline void set_bit_le(unsigned nr, unsigned char *addr)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001089{
1090 addr[nr / 8] |= (1 << (nr % 8));
1091}
1092
1093/* Clear bit in a little-endian bitfield */
Ben Hutchings18c2fc02008-09-01 12:43:39 +01001094static inline void clear_bit_le(unsigned nr, unsigned char *addr)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001095{
1096 addr[nr / 8] &= ~(1 << (nr % 8));
1097}
1098
1099
1100/**
1101 * EFX_MAX_FRAME_LEN - calculate maximum frame length
1102 *
1103 * This calculates the maximum frame length that will be used for a
1104 * given MTU. The frame length will be equal to the MTU plus a
1105 * constant amount of header space and padding. This is the quantity
1106 * that the net driver will program into the MAC as the maximum frame
1107 * length.
1108 *
Ben Hutchings754c6532010-02-03 09:31:57 +00001109 * The 10G MAC requires 8-byte alignment on the frame
Ben Hutchings8ceee662008-04-27 12:55:59 +01001110 * length, so we round up to the nearest 8.
Ben Hutchingscc117632009-08-26 08:17:59 +00001111 *
1112 * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
1113 * XGMII cycle). If the frame length reaches the maximum value in the
1114 * same cycle, the XMAC can miss the IPG altogether. We work around
1115 * this by adding a further 16 bytes.
Ben Hutchings8ceee662008-04-27 12:55:59 +01001116 */
1117#define EFX_MAX_FRAME_LEN(mtu) \
Ben Hutchingscc117632009-08-26 08:17:59 +00001118 ((((mtu) + ETH_HLEN + VLAN_HLEN + 4/* FCS */ + 7) & ~7) + 16)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001119
1120
1121#endif /* EFX_NET_DRIVER_H */