blob: b9ad976cfb9c2b2b5bf5422043efd08f5f0b3980 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Jerome Glisse771fe6b2009-06-05 14:42:42 +020063#include <asm/atomic.h>
64#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
72
Dave Airliec2142712009-09-22 08:50:10 +100073#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020074#include "radeon_mode.h"
75#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020076
77/*
78 * Modules parameters.
79 */
80extern int radeon_no_wb;
81extern int radeon_modeset;
82extern int radeon_dynclks;
83extern int radeon_r4xx_atom;
84extern int radeon_agpmode;
85extern int radeon_vram_limit;
86extern int radeon_gart_size;
87extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020088extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020089extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100090extern int radeon_tv;
Alex Deucherb27b6372009-12-09 17:44:25 -050091extern int radeon_new_pll;
Rafał Miłeckic913e232009-12-22 23:02:16 +010092extern int radeon_dynpm;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020093extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040094extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040095extern int radeon_hw_i2c;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020096
97/*
98 * Copy from radeon_drv.h so we don't have to include both and have conflicting
99 * symbol;
100 */
101#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
Jerome Glisse225758d2010-03-09 14:45:10 +0000102#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100103/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200104#define RADEON_IB_POOL_SIZE 16
105#define RADEON_DEBUGFS_MAX_NUM_FILES 32
106#define RADEONFB_CONN_LIMIT 4
Yang Zhaof657c2a2009-09-15 12:21:01 +1000107#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200108
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200109/*
110 * Errata workarounds.
111 */
112enum radeon_pll_errata {
113 CHIP_ERRATA_R300_CG = 0x00000001,
114 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
115 CHIP_ERRATA_PLL_DELAY = 0x00000004
116};
117
118
119struct radeon_device;
120
121
122/*
123 * BIOS.
124 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000125#define ATRM_BIOS_PAGE 4096
126
Dave Airlie8edb3812010-03-01 21:50:01 +1100127#if defined(CONFIG_VGA_SWITCHEROO)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000128bool radeon_atrm_supported(struct pci_dev *pdev);
129int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
Dave Airlie8edb3812010-03-01 21:50:01 +1100130#else
131static inline bool radeon_atrm_supported(struct pci_dev *pdev)
132{
133 return false;
134}
135
136static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
137 return -EINVAL;
138}
139#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200140bool radeon_get_bios(struct radeon_device *rdev);
141
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000142
143/*
144 * Dummy page
145 */
146struct radeon_dummy_page {
147 struct page *page;
148 dma_addr_t addr;
149};
150int radeon_dummy_page_init(struct radeon_device *rdev);
151void radeon_dummy_page_fini(struct radeon_device *rdev);
152
153
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200154/*
155 * Clocks
156 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200157struct radeon_clock {
158 struct radeon_pll p1pll;
159 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500160 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200161 struct radeon_pll spll;
162 struct radeon_pll mpll;
163 /* 10 Khz units */
164 uint32_t default_mclk;
165 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500166 uint32_t default_dispclk;
167 uint32_t dp_extclk;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200168};
169
Rafał Miłecki74338742009-11-03 00:53:02 +0100170/*
171 * Power management
172 */
173int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500174void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100175void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500176void radeon_combios_get_power_modes(struct radeon_device *rdev);
177void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Alex Deucherbae6b5622010-04-22 13:38:05 -0400178bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
179void radeon_sync_with_vblank(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000180
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200181/*
182 * Fences.
183 */
184struct radeon_fence_driver {
185 uint32_t scratch_reg;
186 atomic_t seq;
187 uint32_t last_seq;
Jerome Glisse225758d2010-03-09 14:45:10 +0000188 unsigned long last_jiffies;
189 unsigned long last_timeout;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200190 wait_queue_head_t queue;
191 rwlock_t lock;
192 struct list_head created;
193 struct list_head emited;
194 struct list_head signaled;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100195 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200196};
197
198struct radeon_fence {
199 struct radeon_device *rdev;
200 struct kref kref;
201 struct list_head list;
202 /* protected by radeon_fence.lock */
203 uint32_t seq;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200204 bool emited;
205 bool signaled;
206};
207
208int radeon_fence_driver_init(struct radeon_device *rdev);
209void radeon_fence_driver_fini(struct radeon_device *rdev);
210int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
211int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
212void radeon_fence_process(struct radeon_device *rdev);
213bool radeon_fence_signaled(struct radeon_fence *fence);
214int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
215int radeon_fence_wait_next(struct radeon_device *rdev);
216int radeon_fence_wait_last(struct radeon_device *rdev);
217struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
218void radeon_fence_unref(struct radeon_fence **fence);
219
Dave Airliee024e112009-06-24 09:48:08 +1000220/*
221 * Tiling registers
222 */
223struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100224 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000225};
226
227#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200228
229/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100230 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200231 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100232struct radeon_mman {
233 struct ttm_bo_global_ref bo_global_ref;
234 struct ttm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100235 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100236 bool mem_global_referenced;
237 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100238};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200239
Jerome Glisse4c788672009-11-20 14:29:23 +0100240struct radeon_bo {
241 /* Protected by gem.mutex */
242 struct list_head list;
243 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100244 u32 placements[3];
245 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100246 struct ttm_buffer_object tbo;
247 struct ttm_bo_kmap_obj kmap;
248 unsigned pin_count;
249 void *kptr;
250 u32 tiling_flags;
251 u32 pitch;
252 int surface_reg;
253 /* Constant after initialization */
254 struct radeon_device *rdev;
255 struct drm_gem_object *gobj;
256};
257
258struct radeon_bo_list {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200259 struct list_head list;
Jerome Glisse4c788672009-11-20 14:29:23 +0100260 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200261 uint64_t gpu_offset;
262 unsigned rdomain;
263 unsigned wdomain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100264 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200265};
266
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200267/*
268 * GEM objects.
269 */
270struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100271 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200272 struct list_head objects;
273};
274
275int radeon_gem_init(struct radeon_device *rdev);
276void radeon_gem_fini(struct radeon_device *rdev);
277int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100278 int alignment, int initial_domain,
279 bool discardable, bool kernel,
280 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200281int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
282 uint64_t *gpu_addr);
283void radeon_gem_object_unpin(struct drm_gem_object *obj);
284
285
286/*
287 * GART structures, functions & helpers
288 */
289struct radeon_mc;
290
291struct radeon_gart_table_ram {
292 volatile uint32_t *ptr;
293};
294
295struct radeon_gart_table_vram {
Jerome Glisse4c788672009-11-20 14:29:23 +0100296 struct radeon_bo *robj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200297 volatile uint32_t *ptr;
298};
299
300union radeon_gart_table {
301 struct radeon_gart_table_ram ram;
302 struct radeon_gart_table_vram vram;
303};
304
Matt Turnera77f1712009-10-14 00:34:41 -0400305#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000306#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Matt Turnera77f1712009-10-14 00:34:41 -0400307
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200308struct radeon_gart {
309 dma_addr_t table_addr;
310 unsigned num_gpu_pages;
311 unsigned num_cpu_pages;
312 unsigned table_size;
313 union radeon_gart_table table;
314 struct page **pages;
315 dma_addr_t *pages_addr;
316 bool ready;
317};
318
319int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
320void radeon_gart_table_ram_free(struct radeon_device *rdev);
321int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
322void radeon_gart_table_vram_free(struct radeon_device *rdev);
323int radeon_gart_init(struct radeon_device *rdev);
324void radeon_gart_fini(struct radeon_device *rdev);
325void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
326 int pages);
327int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
328 int pages, struct page **pagelist);
329
330
331/*
332 * GPU MC structures, functions & helpers
333 */
334struct radeon_mc {
335 resource_size_t aper_size;
336 resource_size_t aper_base;
337 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000338 /* for some chips with <= 32MB we need to lie
339 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000340 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000341 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000342 u64 gtt_size;
343 u64 gtt_start;
344 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000345 u64 vram_start;
346 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200347 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000348 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200349 int vram_mtrr;
350 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000351 bool igp_sideport_enabled;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200352};
353
Alex Deucher06b64762010-01-05 11:27:29 -0500354bool radeon_combios_sideport_present(struct radeon_device *rdev);
355bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200356
357/*
358 * GPU scratch registers structures, functions & helpers
359 */
360struct radeon_scratch {
361 unsigned num_reg;
362 bool free[32];
363 uint32_t reg[32];
364};
365
366int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
367void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
368
369
370/*
371 * IRQS.
372 */
373struct radeon_irq {
374 bool installed;
375 bool sw_int;
376 /* FIXME: use a define max crtc rather than hardcode it */
Alex Deucher45f9a392010-03-24 13:55:51 -0400377 bool crtc_vblank_int[6];
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +0100378 wait_queue_head_t vblank_queue;
Alex Deucherb500f682009-12-03 13:08:53 -0500379 /* FIXME: use defines for max hpd/dacs */
380 bool hpd[6];
Alex Deucher2031f772010-04-22 12:52:11 -0400381 bool gui_idle;
382 bool gui_idle_acked;
383 wait_queue_head_t idle_queue;
Christian Koenigf2594932010-04-10 03:13:16 +0200384 /* FIXME: use defines for max HDMI blocks */
385 bool hdmi[2];
Dave Airlie1614f8b2009-12-01 16:04:56 +1000386 spinlock_t sw_lock;
387 int sw_refcount;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200388};
389
390int radeon_irq_kms_init(struct radeon_device *rdev);
391void radeon_irq_kms_fini(struct radeon_device *rdev);
Dave Airlie1614f8b2009-12-01 16:04:56 +1000392void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
393void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200394
395/*
396 * CP & ring.
397 */
398struct radeon_ib {
399 struct list_head list;
Jerome Glissee8217672010-02-15 21:36:13 +0100400 unsigned idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200401 uint64_t gpu_addr;
402 struct radeon_fence *fence;
Jerome Glissee8217672010-02-15 21:36:13 +0100403 uint32_t *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200404 uint32_t length_dw;
Jerome Glissee8217672010-02-15 21:36:13 +0100405 bool free;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200406};
407
Dave Airlieecb114a2009-09-15 11:12:56 +1000408/*
409 * locking -
410 * mutex protects scheduled_ibs, ready, alloc_bm
411 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200412struct radeon_ib_pool {
413 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100414 struct radeon_bo *robj;
Jerome Glisse9f93ed32010-01-28 18:22:31 +0100415 struct list_head bogus_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200416 struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
417 bool ready;
Jerome Glissee8217672010-02-15 21:36:13 +0100418 unsigned head_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200419};
420
421struct radeon_cp {
Jerome Glisse4c788672009-11-20 14:29:23 +0100422 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200423 volatile uint32_t *ring;
424 unsigned rptr;
425 unsigned wptr;
426 unsigned wptr_old;
427 unsigned ring_size;
428 unsigned ring_free_dw;
429 int count_dw;
430 uint64_t gpu_addr;
431 uint32_t align_mask;
432 uint32_t ptr_mask;
433 struct mutex mutex;
434 bool ready;
435};
436
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500437/*
438 * R6xx+ IH ring
439 */
440struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100441 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500442 volatile uint32_t *ring;
443 unsigned rptr;
444 unsigned wptr;
445 unsigned wptr_old;
446 unsigned ring_size;
447 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500448 uint32_t ptr_mask;
449 spinlock_t lock;
450 bool enabled;
451};
452
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000453struct r600_blit {
Jerome Glisseff82f052010-01-22 15:19:00 +0100454 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100455 struct radeon_bo *shader_obj;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000456 u64 shader_gpu_addr;
457 u32 vs_offset, ps_offset;
458 u32 state_offset;
459 u32 state_len;
460 u32 vb_used, vb_total;
461 struct radeon_ib *vb_ib;
462};
463
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200464int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
465void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
466int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
467int radeon_ib_pool_init(struct radeon_device *rdev);
468void radeon_ib_pool_fini(struct radeon_device *rdev);
469int radeon_ib_test(struct radeon_device *rdev);
Jerome Glisse9f93ed32010-01-28 18:22:31 +0100470extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200471/* Ring access between begin & end cannot sleep */
472void radeon_ring_free_size(struct radeon_device *rdev);
473int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
474void radeon_ring_unlock_commit(struct radeon_device *rdev);
475void radeon_ring_unlock_undo(struct radeon_device *rdev);
476int radeon_ring_test(struct radeon_device *rdev);
477int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
478void radeon_ring_fini(struct radeon_device *rdev);
479
480
481/*
482 * CS.
483 */
484struct radeon_cs_reloc {
485 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100486 struct radeon_bo *robj;
487 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200488 uint32_t handle;
489 uint32_t flags;
490};
491
492struct radeon_cs_chunk {
493 uint32_t chunk_id;
494 uint32_t length_dw;
Dave Airlie513bcb42009-09-23 16:56:27 +1000495 int kpage_idx[2];
496 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200497 uint32_t *kdata;
Dave Airlie513bcb42009-09-23 16:56:27 +1000498 void __user *user_ptr;
499 int last_copied_page;
500 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200501};
502
503struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100504 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200505 struct radeon_device *rdev;
506 struct drm_file *filp;
507 /* chunks */
508 unsigned nchunks;
509 struct radeon_cs_chunk *chunks;
510 uint64_t *chunks_array;
511 /* IB */
512 unsigned idx;
513 /* relocations */
514 unsigned nrelocs;
515 struct radeon_cs_reloc *relocs;
516 struct radeon_cs_reloc **relocs_ptr;
517 struct list_head validated;
518 /* indices of various chunks */
519 int chunk_ib_idx;
520 int chunk_relocs_idx;
521 struct radeon_ib *ib;
522 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000523 unsigned family;
Dave Airlie513bcb42009-09-23 16:56:27 +1000524 int parser_error;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200525};
526
Dave Airlie513bcb42009-09-23 16:56:27 +1000527extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
528extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
529
530
531static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
532{
533 struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
534 u32 pg_idx, pg_offset;
535 u32 idx_value = 0;
536 int new_page;
537
538 pg_idx = (idx * 4) / PAGE_SIZE;
539 pg_offset = (idx * 4) % PAGE_SIZE;
540
541 if (ibc->kpage_idx[0] == pg_idx)
542 return ibc->kpage[0][pg_offset/4];
543 if (ibc->kpage_idx[1] == pg_idx)
544 return ibc->kpage[1][pg_offset/4];
545
546 new_page = radeon_cs_update_pages(p, pg_idx);
547 if (new_page < 0) {
548 p->parser_error = new_page;
549 return 0;
550 }
551
552 idx_value = ibc->kpage[new_page][pg_offset/4];
553 return idx_value;
554}
555
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200556struct radeon_cs_packet {
557 unsigned idx;
558 unsigned type;
559 unsigned reg;
560 unsigned opcode;
561 int count;
562 unsigned one_reg_wr;
563};
564
565typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
566 struct radeon_cs_packet *pkt,
567 unsigned idx, unsigned reg);
568typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
569 struct radeon_cs_packet *pkt);
570
571
572/*
573 * AGP
574 */
575int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000576void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200577void radeon_agp_fini(struct radeon_device *rdev);
578
579
580/*
581 * Writeback
582 */
583struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100584 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200585 volatile uint32_t *wb;
586 uint64_t gpu_addr;
587};
588
Jerome Glissec93bb852009-07-13 21:04:08 +0200589/**
590 * struct radeon_pm - power management datas
591 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
592 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
593 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
594 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
595 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
596 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
597 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
598 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
599 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
600 * @sclk: GPU clock Mhz (core bandwith depends of this clock)
601 * @needed_bandwidth: current bandwidth needs
602 *
603 * It keeps track of various data needed to take powermanagement decision.
604 * Bandwith need is used to determine minimun clock of the GPU and memory.
605 * Equation between gpu/memory clock and available bandwidth is hw dependent
606 * (type of memory, bus size, efficiency, ...)
607 */
Rafał Miłeckic913e232009-12-22 23:02:16 +0100608enum radeon_pm_state {
609 PM_STATE_DISABLED,
610 PM_STATE_MINIMUM,
611 PM_STATE_PAUSED,
612 PM_STATE_ACTIVE
613};
614enum radeon_pm_action {
615 PM_ACTION_NONE,
616 PM_ACTION_MINIMUM,
617 PM_ACTION_DOWNCLOCK,
618 PM_ACTION_UPCLOCK
619};
Alex Deucher56278a82009-12-28 13:58:44 -0500620
621enum radeon_voltage_type {
622 VOLTAGE_NONE = 0,
623 VOLTAGE_GPIO,
624 VOLTAGE_VDDC,
625 VOLTAGE_SW
626};
627
Alex Deucher0ec0e742009-12-23 13:21:58 -0500628enum radeon_pm_state_type {
629 POWER_STATE_TYPE_DEFAULT,
630 POWER_STATE_TYPE_POWERSAVE,
631 POWER_STATE_TYPE_BATTERY,
632 POWER_STATE_TYPE_BALANCED,
633 POWER_STATE_TYPE_PERFORMANCE,
634};
635
Alex Deucher516d0e42009-12-23 14:28:05 -0500636enum radeon_pm_clock_mode_type {
637 POWER_MODE_TYPE_DEFAULT,
638 POWER_MODE_TYPE_LOW,
639 POWER_MODE_TYPE_MID,
640 POWER_MODE_TYPE_HIGH,
641};
642
Alex Deucher56278a82009-12-28 13:58:44 -0500643struct radeon_voltage {
644 enum radeon_voltage_type type;
645 /* gpio voltage */
646 struct radeon_gpio_rec gpio;
647 u32 delay; /* delay in usec from voltage drop to sclk change */
648 bool active_high; /* voltage drop is active when bit is high */
649 /* VDDC voltage */
650 u8 vddc_id; /* index into vddc voltage table */
651 u8 vddci_id; /* index into vddci voltage table */
652 bool vddci_enabled;
653 /* r6xx+ sw */
654 u32 voltage;
655};
656
Alex Deucher56278a82009-12-28 13:58:44 -0500657struct radeon_pm_clock_info {
658 /* memory clock */
659 u32 mclk;
660 /* engine clock */
661 u32 sclk;
662 /* voltage info */
663 struct radeon_voltage voltage;
664 /* standardized clock flags - not sure we'll need these */
665 u32 flags;
666};
667
Alex Deuchera48b9b42010-04-22 14:03:55 -0400668/* state flags */
669#define RADEON_PM_SINGLE_DISPLAY_ONLY (1 << 0)
670
Alex Deucher56278a82009-12-28 13:58:44 -0500671struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -0500672 enum radeon_pm_state_type type;
Alex Deucher56278a82009-12-28 13:58:44 -0500673 /* XXX: use a define for num clock modes */
674 struct radeon_pm_clock_info clock_info[8];
675 /* number of valid clock modes in this power state */
676 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -0500677 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400678 /* standardized state flags */
679 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -0400680 u32 misc; /* vbios specific flags */
681 u32 misc2; /* vbios specific flags */
682 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -0500683};
684
Rafał Miłecki27459322010-02-11 22:16:36 +0000685/*
686 * Some modes are overclocked by very low value, accept them
687 */
688#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
689
Jerome Glissec93bb852009-07-13 21:04:08 +0200690struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +0100691 struct mutex mutex;
Rafał Miłeckic913e232009-12-22 23:02:16 +0100692 struct delayed_work idle_work;
693 enum radeon_pm_state state;
694 enum radeon_pm_action planned_action;
695 unsigned long action_timeout;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400696 bool can_upclock;
697 bool can_downclock;
698 u32 active_crtcs;
699 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +0100700 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +0100701 bool vblank_sync;
Alex Deucher2031f772010-04-22 12:52:11 -0400702 bool gui_idle;
Jerome Glissec93bb852009-07-13 21:04:08 +0200703 fixed20_12 max_bandwidth;
704 fixed20_12 igp_sideport_mclk;
705 fixed20_12 igp_system_mclk;
706 fixed20_12 igp_ht_link_clk;
707 fixed20_12 igp_ht_link_width;
708 fixed20_12 k8_bandwidth;
709 fixed20_12 sideport_bandwidth;
710 fixed20_12 ht_bandwidth;
711 fixed20_12 core_bandwidth;
712 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -0400713 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +0200714 fixed20_12 needed_bandwidth;
Alex Deucher56278a82009-12-28 13:58:44 -0500715 /* XXX: use a define for num power modes */
716 struct radeon_power_state power_state[8];
717 /* number of valid power states */
718 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400719 int current_power_state_index;
720 int current_clock_mode_index;
721 int requested_power_state_index;
722 int requested_clock_mode_index;
723 int default_power_state_index;
724 u32 current_sclk;
725 u32 current_mclk;
Alex Deucher29fb52c2010-03-11 10:01:17 -0500726 struct radeon_i2c_chan *i2c_bus;
Jerome Glissec93bb852009-07-13 21:04:08 +0200727};
728
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200729
730/*
731 * Benchmarking
732 */
733void radeon_benchmark(struct radeon_device *rdev);
734
735
736/*
Michel Dänzerecc0b322009-07-21 11:23:57 +0200737 * Testing
738 */
739void radeon_test_moves(struct radeon_device *rdev);
740
741
742/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200743 * Debugfs
744 */
745int radeon_debugfs_add_files(struct radeon_device *rdev,
746 struct drm_info_list *files,
747 unsigned nfiles);
748int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200749
750
751/*
752 * ASIC specific functions.
753 */
754struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +0200755 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000756 void (*fini)(struct radeon_device *rdev);
757 int (*resume)(struct radeon_device *rdev);
758 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +1000759 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glisse225758d2010-03-09 14:45:10 +0000760 bool (*gpu_is_lockup)(struct radeon_device *rdev);
Jerome Glissea2d07b72010-03-09 14:45:11 +0000761 int (*asic_reset)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200762 void (*gart_tlb_flush)(struct radeon_device *rdev);
763 int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
764 int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
765 void (*cp_fini)(struct radeon_device *rdev);
766 void (*cp_disable)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000767 void (*cp_commit)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200768 void (*ring_start)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000769 int (*ring_test)(struct radeon_device *rdev);
770 void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200771 int (*irq_set)(struct radeon_device *rdev);
772 int (*irq_process)(struct radeon_device *rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200773 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200774 void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
775 int (*cs_parse)(struct radeon_cs_parser *p);
776 int (*copy_blit)(struct radeon_device *rdev,
777 uint64_t src_offset,
778 uint64_t dst_offset,
779 unsigned num_pages,
780 struct radeon_fence *fence);
781 int (*copy_dma)(struct radeon_device *rdev,
782 uint64_t src_offset,
783 uint64_t dst_offset,
784 unsigned num_pages,
785 struct radeon_fence *fence);
786 int (*copy)(struct radeon_device *rdev,
787 uint64_t src_offset,
788 uint64_t dst_offset,
789 unsigned num_pages,
790 struct radeon_fence *fence);
Rafał Miłecki74338742009-11-03 00:53:02 +0100791 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200792 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
Rafał Miłecki74338742009-11-03 00:53:02 +0100793 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200794 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
Alex Deucherc836a412009-12-23 10:07:50 -0500795 int (*get_pcie_lanes)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200796 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
797 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Dave Airliee024e112009-06-24 09:48:08 +1000798 int (*set_surface_reg)(struct radeon_device *rdev, int reg,
799 uint32_t tiling_flags, uint32_t pitch,
800 uint32_t offset, uint32_t obj_size);
Daniel Vetter9479c542010-03-11 21:19:16 +0000801 void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
Jerome Glissec93bb852009-07-13 21:04:08 +0200802 void (*bandwidth_update)(struct radeon_device *rdev);
Alex Deucher429770b2009-12-04 15:26:55 -0500803 void (*hpd_init)(struct radeon_device *rdev);
804 void (*hpd_fini)(struct radeon_device *rdev);
805 bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
806 void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
Jerome Glisse062b3892010-02-04 20:36:39 +0100807 /* ioctl hw specific callback. Some hw might want to perform special
808 * operation on specific ioctl. For instance on wait idle some hw
809 * might want to perform and HDP flush through MMIO as it seems that
810 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
811 * through ring.
812 */
813 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
Alex Deucherdef9ba92010-04-22 12:39:58 -0400814 bool (*gui_idle)(struct radeon_device *rdev);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400815 void (*get_power_state)(struct radeon_device *rdev, enum radeon_pm_action action);
Alex Deucherbae6b5622010-04-22 13:38:05 -0400816 void (*set_power_state)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200817};
818
Jerome Glisse21f9a432009-09-11 15:55:33 +0200819/*
820 * Asic structures
821 */
Jerome Glisse225758d2010-03-09 14:45:10 +0000822struct r100_gpu_lockup {
823 unsigned long last_jiffies;
824 u32 last_cp_rptr;
825};
826
Dave Airlie551ebd82009-09-01 15:25:57 +1000827struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000828 const unsigned *reg_safe_bm;
829 unsigned reg_safe_bm_size;
830 u32 hdp_cntl;
831 struct r100_gpu_lockup lockup;
Dave Airlie551ebd82009-09-01 15:25:57 +1000832};
833
Jerome Glisse21f9a432009-09-11 15:55:33 +0200834struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000835 const unsigned *reg_safe_bm;
836 unsigned reg_safe_bm_size;
837 u32 resync_scratch;
838 u32 hdp_cntl;
839 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +0200840};
841
842struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000843 unsigned max_pipes;
844 unsigned max_tile_pipes;
845 unsigned max_simds;
846 unsigned max_backends;
847 unsigned max_gprs;
848 unsigned max_threads;
849 unsigned max_stack_entries;
850 unsigned max_hw_contexts;
851 unsigned max_gs_threads;
852 unsigned sx_max_export_size;
853 unsigned sx_max_export_pos_size;
854 unsigned sx_max_export_smx_size;
855 unsigned sq_num_cf_insts;
856 unsigned tiling_nbanks;
857 unsigned tiling_npipes;
858 unsigned tiling_group_size;
859 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +0200860};
861
862struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000863 unsigned max_pipes;
864 unsigned max_tile_pipes;
865 unsigned max_simds;
866 unsigned max_backends;
867 unsigned max_gprs;
868 unsigned max_threads;
869 unsigned max_stack_entries;
870 unsigned max_hw_contexts;
871 unsigned max_gs_threads;
872 unsigned sx_max_export_size;
873 unsigned sx_max_export_pos_size;
874 unsigned sx_max_export_smx_size;
875 unsigned sq_num_cf_insts;
876 unsigned sx_num_of_sets;
877 unsigned sc_prim_fifo_size;
878 unsigned sc_hiz_tile_fifo_size;
879 unsigned sc_earlyz_tile_fifo_fize;
880 unsigned tiling_nbanks;
881 unsigned tiling_npipes;
882 unsigned tiling_group_size;
883 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +0200884};
885
Alex Deucher32fcdbf2010-03-24 13:33:47 -0400886struct evergreen_asic {
887 unsigned num_ses;
888 unsigned max_pipes;
889 unsigned max_tile_pipes;
890 unsigned max_simds;
891 unsigned max_backends;
892 unsigned max_gprs;
893 unsigned max_threads;
894 unsigned max_stack_entries;
895 unsigned max_hw_contexts;
896 unsigned max_gs_threads;
897 unsigned sx_max_export_size;
898 unsigned sx_max_export_pos_size;
899 unsigned sx_max_export_smx_size;
900 unsigned sq_num_cf_insts;
901 unsigned sx_num_of_sets;
902 unsigned sc_prim_fifo_size;
903 unsigned sc_hiz_tile_fifo_size;
904 unsigned sc_earlyz_tile_fifo_size;
905 unsigned tiling_nbanks;
906 unsigned tiling_npipes;
907 unsigned tiling_group_size;
908};
909
Jerome Glisse068a1172009-06-17 13:28:30 +0200910union radeon_asic_config {
911 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +1000912 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000913 struct r600_asic r600;
914 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -0400915 struct evergreen_asic evergreen;
Jerome Glisse068a1172009-06-17 13:28:30 +0200916};
917
Daniel Vetter0a10c852010-03-11 21:19:14 +0000918/*
919 * asic initizalization from radeon_asic.c
920 */
921void radeon_agp_disable(struct radeon_device *rdev);
922int radeon_asic_init(struct radeon_device *rdev);
923
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200924
925/*
926 * IOCTL.
927 */
928int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
929 struct drm_file *filp);
930int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
931 struct drm_file *filp);
932int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
933 struct drm_file *file_priv);
934int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
935 struct drm_file *file_priv);
936int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
937 struct drm_file *file_priv);
938int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
939 struct drm_file *file_priv);
940int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
941 struct drm_file *filp);
942int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
943 struct drm_file *filp);
944int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
945 struct drm_file *filp);
946int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
947 struct drm_file *filp);
948int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +1000949int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
950 struct drm_file *filp);
951int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
952 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200953
954
955/*
956 * Core structure, functions and helpers.
957 */
958typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
959typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
960
961struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200962 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200963 struct drm_device *ddev;
964 struct pci_dev *pdev;
965 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +0200966 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200967 enum radeon_family family;
968 unsigned long flags;
969 int usec_timeout;
970 enum radeon_pll_errata pll_errata;
971 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -0400972 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200973 int disp_priority;
974 /* BIOS */
975 uint8_t *bios;
976 bool is_atom_bios;
977 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +0100978 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200979 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +1000980 resource_size_t rmmio_base;
981 resource_size_t rmmio_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200982 void *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200983 radeon_rreg_t mc_rreg;
984 radeon_wreg_t mc_wreg;
985 radeon_rreg_t pll_rreg;
986 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +1000987 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200988 radeon_rreg_t pciep_rreg;
989 radeon_wreg_t pciep_wreg;
990 struct radeon_clock clock;
991 struct radeon_mc mc;
992 struct radeon_gart gart;
993 struct radeon_mode_info mode_info;
994 struct radeon_scratch scratch;
995 struct radeon_mman mman;
996 struct radeon_fence_driver fence_drv;
997 struct radeon_cp cp;
998 struct radeon_ib_pool ib_pool;
999 struct radeon_irq irq;
1000 struct radeon_asic *asic;
1001 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02001002 struct radeon_pm pm;
Yang Zhaof657c2a2009-09-15 12:21:01 +10001003 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001004 struct mutex cs_mutex;
1005 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001006 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001007 bool gpu_lockup;
1008 bool shutdown;
1009 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10001010 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02001011 bool accel_working;
Dave Airliee024e112009-06-24 09:48:08 +10001012 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001013 const struct firmware *me_fw; /* all family ME firmware */
1014 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001015 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001016 struct r600_blit r600_blit;
Alex Deucher3e5cb982009-10-16 12:21:24 -04001017 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001018 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucherd4877cf2009-12-04 16:56:37 -05001019 struct workqueue_struct *wq;
1020 struct work_struct hotplug_work;
Alex Deucher18917b62010-02-01 16:02:25 -05001021 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05001022 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001023
1024 /* audio stuff */
1025 struct timer_list audio_timer;
1026 int audio_channels;
1027 int audio_rate;
1028 int audio_bits_per_sample;
1029 uint8_t audio_status_bits;
1030 uint8_t audio_category_code;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001031
1032 bool powered_down;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001033};
1034
1035int radeon_device_init(struct radeon_device *rdev,
1036 struct drm_device *ddev,
1037 struct pci_dev *pdev,
1038 uint32_t flags);
1039void radeon_device_fini(struct radeon_device *rdev);
1040int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1041
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001042/* r600 blit */
1043int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
1044void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
1045void r600_kms_blit_copy(struct radeon_device *rdev,
1046 u64 src_gpu_addr, u64 dst_gpu_addr,
1047 int size_bytes);
1048
Dave Airliede1b2892009-08-12 18:43:14 +10001049static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
1050{
Alex Deucher07bec2d2010-01-13 19:09:12 -05001051 if (reg < rdev->rmmio_size)
Dave Airliede1b2892009-08-12 18:43:14 +10001052 return readl(((void __iomem *)rdev->rmmio) + reg);
1053 else {
1054 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1055 return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1056 }
1057}
1058
1059static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1060{
Alex Deucher07bec2d2010-01-13 19:09:12 -05001061 if (reg < rdev->rmmio_size)
Dave Airliede1b2892009-08-12 18:43:14 +10001062 writel(v, ((void __iomem *)rdev->rmmio) + reg);
1063 else {
1064 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1065 writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1066 }
1067}
1068
Jerome Glisse4c788672009-11-20 14:29:23 +01001069/*
1070 * Cast helper
1071 */
1072#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001073
1074/*
1075 * Registers read & write functions.
1076 */
1077#define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
1078#define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
Dave Airliede1b2892009-08-12 18:43:14 +10001079#define RREG32(reg) r100_mm_rreg(rdev, (reg))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001080#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
Dave Airliede1b2892009-08-12 18:43:14 +10001081#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001082#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1083#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1084#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1085#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1086#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1087#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10001088#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1089#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Rafał Miłeckiaa5120d2010-02-18 20:24:28 +00001090#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1091#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001092#define WREG32_P(reg, val, mask) \
1093 do { \
1094 uint32_t tmp_ = RREG32(reg); \
1095 tmp_ &= (mask); \
1096 tmp_ |= ((val) & ~(mask)); \
1097 WREG32(reg, tmp_); \
1098 } while (0)
1099#define WREG32_PLL_P(reg, val, mask) \
1100 do { \
1101 uint32_t tmp_ = RREG32_PLL(reg); \
1102 tmp_ &= (mask); \
1103 tmp_ |= ((val) & ~(mask)); \
1104 WREG32_PLL(reg, tmp_); \
1105 } while (0)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001106#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001107
Dave Airliede1b2892009-08-12 18:43:14 +10001108/*
1109 * Indirect registers accessor
1110 */
1111static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1112{
1113 uint32_t r;
1114
1115 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1116 r = RREG32(RADEON_PCIE_DATA);
1117 return r;
1118}
1119
1120static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1121{
1122 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1123 WREG32(RADEON_PCIE_DATA, (v));
1124}
1125
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001126void r100_pll_errata_after_index(struct radeon_device *rdev);
1127
1128
1129/*
1130 * ASICs helpers.
1131 */
Dave Airlieb995e432009-07-14 02:02:32 +10001132#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1133 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001134#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1135 (rdev->family == CHIP_RV200) || \
1136 (rdev->family == CHIP_RS100) || \
1137 (rdev->family == CHIP_RS200) || \
1138 (rdev->family == CHIP_RV250) || \
1139 (rdev->family == CHIP_RV280) || \
1140 (rdev->family == CHIP_RS300))
1141#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1142 (rdev->family == CHIP_RV350) || \
1143 (rdev->family == CHIP_R350) || \
1144 (rdev->family == CHIP_RV380) || \
1145 (rdev->family == CHIP_R420) || \
1146 (rdev->family == CHIP_R423) || \
1147 (rdev->family == CHIP_RV410) || \
1148 (rdev->family == CHIP_RS400) || \
1149 (rdev->family == CHIP_RS480))
1150#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
1151#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1152#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001153#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001154
1155/*
1156 * BIOS helpers.
1157 */
1158#define RBIOS8(i) (rdev->bios[i])
1159#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1160#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1161
1162int radeon_combios_init(struct radeon_device *rdev);
1163void radeon_combios_fini(struct radeon_device *rdev);
1164int radeon_atombios_init(struct radeon_device *rdev);
1165void radeon_atombios_fini(struct radeon_device *rdev);
1166
1167
1168/*
1169 * RING helpers.
1170 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001171static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
1172{
1173#if DRM_DEBUG_CODE
1174 if (rdev->cp.count_dw <= 0) {
1175 DRM_ERROR("radeon: writting more dword to ring than expected !\n");
1176 }
1177#endif
1178 rdev->cp.ring[rdev->cp.wptr++] = v;
1179 rdev->cp.wptr &= rdev->cp.ptr_mask;
1180 rdev->cp.count_dw--;
1181 rdev->cp.ring_free_dw--;
1182}
1183
1184
1185/*
1186 * ASICs macro.
1187 */
Jerome Glisse068a1172009-06-17 13:28:30 +02001188#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001189#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1190#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1191#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001192#define radeon_cs_parse(p) rdev->asic->cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10001193#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glisse225758d2010-03-09 14:45:10 +00001194#define radeon_gpu_is_lockup(rdev) (rdev)->asic->gpu_is_lockup((rdev))
Jerome Glissea2d07b72010-03-09 14:45:11 +00001195#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001196#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
1197#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001198#define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001199#define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001200#define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
1201#define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001202#define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
1203#define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
Michel Dänzer7ed220d2009-08-13 11:10:51 +02001204#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001205#define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
1206#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
1207#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
1208#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
Rafał Miłecki74338742009-11-03 00:53:02 +01001209#define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001210#define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
Rafał Miłecki74338742009-11-03 00:53:02 +01001211#define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
Rafał Miłecki93e7de72009-11-04 23:34:10 +01001212#define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
Alex Deucherc836a412009-12-23 10:07:50 -05001213#define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001214#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
1215#define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
Dave Airliee024e112009-06-24 09:48:08 +10001216#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
1217#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
Jerome Glissec93bb852009-07-13 21:04:08 +02001218#define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
Alex Deucher429770b2009-12-04 15:26:55 -05001219#define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
1220#define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
1221#define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
1222#define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
Alex Deucherdef9ba92010-04-22 12:39:58 -04001223#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera48b9b42010-04-22 14:03:55 -04001224#define radeon_get_power_state(rdev, a) (rdev)->asic->get_power_state((rdev), (a))
Alex Deucherbae6b5622010-04-22 13:38:05 -04001225#define radeon_set_power_state(rdev) (rdev)->asic->set_power_state((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001226
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001227/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001228/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001229extern int radeon_gpu_reset(struct radeon_device *rdev);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001230extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001231extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
Dave Airlie82568562010-02-05 16:00:07 +10001232extern void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001233extern int radeon_modeset_init(struct radeon_device *rdev);
1234extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001235extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04001236extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04001237extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10001238extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001239extern int radeon_clocks_init(struct radeon_device *rdev);
1240extern void radeon_clocks_fini(struct radeon_device *rdev);
1241extern void radeon_scratch_init(struct radeon_device *rdev);
1242extern void radeon_surface_init(struct radeon_device *rdev);
1243extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001244extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001245extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01001246extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01001247extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00001248extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1249extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001250extern int radeon_resume_kms(struct drm_device *dev);
1251extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001252
Jerome Glissea18d7ea2009-09-09 22:23:27 +02001253/* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
Jerome Glisse225758d2010-03-09 14:45:10 +00001254extern void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
1255extern bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001256
Jerome Glissed4550902009-10-01 10:12:06 +02001257/* rv200,rv250,rv280 */
1258extern void r200_set_safe_registers(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001259
1260/* r300,r350,rv350,rv370,rv380 */
1261extern void r300_set_reg_safe(struct radeon_device *rdev);
1262extern void r300_mc_program(struct radeon_device *rdev);
Jerome Glissed594e462010-02-17 21:54:29 +00001263extern void r300_mc_init(struct radeon_device *rdev);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001264extern void r300_clock_startup(struct radeon_device *rdev);
1265extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001266extern int rv370_pcie_gart_init(struct radeon_device *rdev);
1267extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
1268extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001269extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
Jerome Glissea18d7ea2009-09-09 22:23:27 +02001270
Jerome Glisse905b6822009-09-09 22:24:20 +02001271/* r420,r423,rv410 */
Jerome Glisse21f9a432009-09-11 15:55:33 +02001272extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
1273extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001274extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001275extern void r420_pipes_init(struct radeon_device *rdev);
Jerome Glisse905b6822009-09-09 22:24:20 +02001276
Jerome Glisse21f9a432009-09-11 15:55:33 +02001277/* rv515 */
Jerome Glissed39c3b82009-09-28 18:34:43 +02001278struct rv515_mc_save {
1279 u32 d1vga_control;
1280 u32 d2vga_control;
1281 u32 vga_render_control;
1282 u32 vga_hdp_control;
1283 u32 d1crtc_control;
1284 u32 d2crtc_control;
1285};
Jerome Glisse21f9a432009-09-11 15:55:33 +02001286extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001287extern void rv515_vga_render_disable(struct radeon_device *rdev);
1288extern void rv515_set_safe_registers(struct radeon_device *rdev);
Jerome Glissef0ed1f62009-09-28 20:39:19 +02001289extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
1290extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
1291extern void rv515_clock_startup(struct radeon_device *rdev);
1292extern void rv515_debugfs(struct radeon_device *rdev);
1293extern int rv515_suspend(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001294
Jerome Glisse3bc68532009-10-01 09:39:24 +02001295/* rs400 */
1296extern int rs400_gart_init(struct radeon_device *rdev);
1297extern int rs400_gart_enable(struct radeon_device *rdev);
1298extern void rs400_gart_adjust_size(struct radeon_device *rdev);
1299extern void rs400_gart_disable(struct radeon_device *rdev);
1300extern void rs400_gart_fini(struct radeon_device *rdev);
1301
1302/* rs600 */
1303extern void rs600_set_safe_registers(struct radeon_device *rdev);
Jerome Glisseac447df2009-09-30 22:18:43 +02001304extern int rs600_irq_set(struct radeon_device *rdev);
1305extern void rs600_irq_disable(struct radeon_device *rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +02001306
Jerome Glisse21f9a432009-09-11 15:55:33 +02001307/* rs690, rs740 */
1308extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
1309 struct drm_display_mode *mode1,
1310 struct drm_display_mode *mode2);
1311
1312/* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
Jerome Glissed594e462010-02-17 21:54:29 +00001313extern void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001314extern bool r600_card_posted(struct radeon_device *rdev);
1315extern void r600_cp_stop(struct radeon_device *rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04001316extern int r600_cp_start(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001317extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
1318extern int r600_cp_resume(struct radeon_device *rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01001319extern void r600_cp_fini(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001320extern int r600_count_pipe_bits(uint32_t val);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001321extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001322extern int r600_pcie_gart_init(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001323extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
1324extern int r600_ib_test(struct radeon_device *rdev);
1325extern int r600_ring_test(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001326extern void r600_wb_fini(struct radeon_device *rdev);
Jerome Glisse81cc35b2009-10-01 18:02:12 +02001327extern int r600_wb_enable(struct radeon_device *rdev);
1328extern void r600_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001329extern void r600_scratch_init(struct radeon_device *rdev);
1330extern int r600_blit_init(struct radeon_device *rdev);
1331extern void r600_blit_fini(struct radeon_device *rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001332extern int r600_init_microcode(struct radeon_device *rdev);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001333extern int r600_asic_reset(struct radeon_device *rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001334/* r600 irq */
1335extern int r600_irq_init(struct radeon_device *rdev);
1336extern void r600_irq_fini(struct radeon_device *rdev);
1337extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
1338extern int r600_irq_set(struct radeon_device *rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01001339extern void r600_irq_suspend(struct radeon_device *rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04001340extern void r600_disable_interrupts(struct radeon_device *rdev);
1341extern void r600_rlc_stop(struct radeon_device *rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01001342/* r600 audio */
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001343extern int r600_audio_init(struct radeon_device *rdev);
1344extern int r600_audio_tmds_index(struct drm_encoder *encoder);
1345extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
Christian König58bd0862010-04-05 22:14:55 +02001346extern int r600_audio_channels(struct radeon_device *rdev);
1347extern int r600_audio_bits_per_sample(struct radeon_device *rdev);
1348extern int r600_audio_rate(struct radeon_device *rdev);
1349extern uint8_t r600_audio_status_bits(struct radeon_device *rdev);
1350extern uint8_t r600_audio_category_code(struct radeon_device *rdev);
Christian Koenigf2594932010-04-10 03:13:16 +02001351extern void r600_audio_schedule_polling(struct radeon_device *rdev);
Christian König58bd0862010-04-05 22:14:55 +02001352extern void r600_audio_enable_polling(struct drm_encoder *encoder);
1353extern void r600_audio_disable_polling(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001354extern void r600_audio_fini(struct radeon_device *rdev);
1355extern void r600_hdmi_init(struct drm_encoder *encoder);
Rafał Miłecki2cd6218c2010-03-08 22:14:01 +00001356extern void r600_hdmi_enable(struct drm_encoder *encoder);
1357extern void r600_hdmi_disable(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001358extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1359extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
Christian König58bd0862010-04-05 22:14:55 +02001360extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001361
Alex Deucherfe251e22010-03-24 13:36:43 -04001362extern void r700_cp_stop(struct radeon_device *rdev);
1363extern void r700_cp_fini(struct radeon_device *rdev);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001364extern void evergreen_disable_interrupt_state(struct radeon_device *rdev);
1365extern int evergreen_irq_set(struct radeon_device *rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04001366
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001367/* evergreen */
1368struct evergreen_mc_save {
1369 u32 vga_control[6];
1370 u32 vga_render_control;
1371 u32 vga_hdp_control;
1372 u32 crtc_control[6];
1373};
1374
Jerome Glisse4c788672009-11-20 14:29:23 +01001375#include "radeon_object.h"
1376
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001377#endif