blob: 19021bd8b0306a5eda1026ed1b293ed4b9119f8e [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Paulo Zanonia5c961d2012-10-24 15:59:34 -020029#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
Chris Wilson5eddb702010-09-11 13:48:45 +010030
Eugeni Dodonov2b139522012-03-29 12:32:22 -030031#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
32
Daniel Vetter6b26c862012-04-24 14:04:12 +020033#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
34#define _MASKED_BIT_DISABLE(a) ((a) << 16)
35
Jesse Barnes585fb112008-07-29 11:54:06 -070036/*
37 * The Bridge device's PCI config space has information about the
38 * fb aperture size and the amount of pre-reserved memory.
Daniel Vetter95375b72010-09-24 20:54:39 +020039 * This is all handled in the intel-gtt.ko module. i915.ko only
40 * cares about the vga bit for the vga rbiter.
Jesse Barnes585fb112008-07-29 11:54:06 -070041 */
42#define INTEL_GMCH_CTRL 0x52
Dave Airlie28d52042009-09-21 14:33:58 +100043#define INTEL_GMCH_VGA_DISABLE (1 << 1)
Ben Widawskye76e9ae2012-11-04 09:21:27 -080044#define SNB_GMCH_CTRL 0x50
45#define SNB_GMCH_GGMS_SHIFT 8 /* GTT Graphics Memory Size */
46#define SNB_GMCH_GGMS_MASK 0x3
47#define SNB_GMCH_GMS_SHIFT 3 /* Graphics Mode Select */
48#define SNB_GMCH_GMS_MASK 0x1f
49
Zhenyu Wang14bc4902009-11-11 01:25:25 +080050
Jesse Barnes585fb112008-07-29 11:54:06 -070051/* PCI config space */
52
53#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070054#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070055#define GC_CLOCK_133_200 (0 << 0)
56#define GC_CLOCK_100_200 (1 << 0)
57#define GC_CLOCK_100_133 (2 << 0)
58#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080059#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070060#define GCFGC 0xf0 /* 915+ only */
61#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
62#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
63#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
64#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070065#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
66#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
67#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
68#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
69#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
70#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
71#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
72#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
73#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
74#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
75#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
76#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
77#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
78#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
79#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
80#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
81#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
82#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
83#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070084#define LBB 0xf4
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070085
86/* Graphics reset regs */
Kenneth Graunke0573ed42010-09-11 03:17:19 -070087#define I965_GDRST 0xc0 /* PCI config register */
88#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070089#define GRDOM_FULL (0<<2)
90#define GRDOM_RENDER (1<<2)
91#define GRDOM_MEDIA (3<<2)
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -070092#define GRDOM_MASK (3<<2)
Daniel Vetter5ccce182012-04-27 15:17:45 +020093#define GRDOM_RESET_ENABLE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -070094
Jesse Barnes07b7ddd2011-08-03 11:28:44 -070095#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
96#define GEN6_MBC_SNPCR_SHIFT 21
97#define GEN6_MBC_SNPCR_MASK (3<<21)
98#define GEN6_MBC_SNPCR_MAX (0<<21)
99#define GEN6_MBC_SNPCR_MED (1<<21)
100#define GEN6_MBC_SNPCR_LOW (2<<21)
101#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
102
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100103#define GEN6_MBCTL 0x0907c
104#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
105#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
106#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
107#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
108#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
109
Eric Anholtcff458c2010-11-18 09:31:14 +0800110#define GEN6_GDRST 0x941c
111#define GEN6_GRDOM_FULL (1 << 0)
112#define GEN6_GRDOM_RENDER (1 << 1)
113#define GEN6_GRDOM_MEDIA (1 << 2)
114#define GEN6_GRDOM_BLT (1 << 3)
115
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100116#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
117#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
118#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
119#define PP_DIR_DCLV_2G 0xffffffff
120
121#define GAM_ECOCHK 0x4090
122#define ECOCHK_SNB_BIT (1<<10)
Ben Widawskye3dff582013-03-20 14:49:14 -0700123#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100124#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
125#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300126#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
127#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
128#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
129#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
130#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100131
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200132#define GAC_ECO_BITS 0x14090
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300133#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200134#define ECOBITS_PPGTT_CACHE64B (3<<8)
135#define ECOBITS_PPGTT_CACHE4B (0<<8)
136
Daniel Vetterbe901a52012-04-11 20:42:39 +0200137#define GAB_CTL 0x24000
138#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
139
Jesse Barnes585fb112008-07-29 11:54:06 -0700140/* VGA stuff */
141
142#define VGA_ST01_MDA 0x3ba
143#define VGA_ST01_CGA 0x3da
144
145#define VGA_MSR_WRITE 0x3c2
146#define VGA_MSR_READ 0x3cc
147#define VGA_MSR_MEM_EN (1<<1)
148#define VGA_MSR_CGA_MODE (1<<0)
149
Ville Syrjälä56a12a52013-01-25 21:44:45 +0200150/*
151 * SR01 is the only VGA register touched on non-UMS setups.
152 * VLV doesn't do UMS, so the sequencer index/data registers
153 * are the only VGA registers which need to include
154 * display_mmio_offset.
155 */
156#define VGA_SR_INDEX (dev_priv->info->display_mmio_offset + 0x3c4)
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100157#define SR01 1
Ville Syrjälä56a12a52013-01-25 21:44:45 +0200158#define VGA_SR_DATA (dev_priv->info->display_mmio_offset + 0x3c5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700159
160#define VGA_AR_INDEX 0x3c0
161#define VGA_AR_VID_EN (1<<5)
162#define VGA_AR_DATA_WRITE 0x3c0
163#define VGA_AR_DATA_READ 0x3c1
164
165#define VGA_GR_INDEX 0x3ce
166#define VGA_GR_DATA 0x3cf
167/* GR05 */
168#define VGA_GR_MEM_READ_MODE_SHIFT 3
169#define VGA_GR_MEM_READ_MODE_PLANE 1
170/* GR06 */
171#define VGA_GR_MEM_MODE_MASK 0xc
172#define VGA_GR_MEM_MODE_SHIFT 2
173#define VGA_GR_MEM_A0000_AFFFF 0
174#define VGA_GR_MEM_A0000_BFFFF 1
175#define VGA_GR_MEM_B0000_B7FFF 2
176#define VGA_GR_MEM_B0000_BFFFF 3
177
178#define VGA_DACMASK 0x3c6
179#define VGA_DACRX 0x3c7
180#define VGA_DACWX 0x3c8
181#define VGA_DACDATA 0x3c9
182
183#define VGA_CR_INDEX_MDA 0x3b4
184#define VGA_CR_DATA_MDA 0x3b5
185#define VGA_CR_INDEX_CGA 0x3d4
186#define VGA_CR_DATA_CGA 0x3d5
187
188/*
189 * Memory interface instructions used by the kernel
190 */
191#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
192
193#define MI_NOOP MI_INSTR(0, 0)
194#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
195#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200196#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700197#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
198#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
199#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
200#define MI_FLUSH MI_INSTR(0x04, 0)
201#define MI_READ_FLUSH (1 << 0)
202#define MI_EXE_FLUSH (1 << 1)
203#define MI_NO_WRITE_FLUSH (1 << 2)
204#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
205#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800206#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Jesse Barnes585fb112008-07-29 11:54:06 -0700207#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800208#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
209#define MI_SUSPEND_FLUSH_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700210#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400211#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200212#define MI_OVERLAY_CONTINUE (0x0<<21)
213#define MI_OVERLAY_ON (0x1<<21)
214#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700215#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500216#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700217#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500218#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200219/* IVB has funny definitions for which plane to flip. */
220#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
221#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
222#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
223#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
224#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
225#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Ben Widawskye37ec392012-06-04 14:42:48 -0700226#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
227#define MI_ARB_ENABLE (1<<0)
228#define MI_ARB_DISABLE (0<<0)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200229
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800230#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
231#define MI_MM_SPACE_GTT (1<<8)
232#define MI_MM_SPACE_PHYSICAL (0<<8)
233#define MI_SAVE_EXT_STATE_EN (1<<3)
234#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800235#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800236#define MI_RESTORE_INHIBIT (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700237#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
238#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
239#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
240#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000241/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
242 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
243 * simply ignores the register load under certain conditions.
244 * - One can actually load arbitrary many arbitrary registers: Simply issue x
245 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
246 */
247#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
Chris Wilson71a77e02011-02-02 12:13:49 +0000248#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700249#define MI_FLUSH_DW_STORE_INDEX (1<<21)
250#define MI_INVALIDATE_TLB (1<<18)
251#define MI_FLUSH_DW_OP_STOREDW (1<<14)
252#define MI_INVALIDATE_BSD (1<<7)
253#define MI_FLUSH_DW_USE_GTT (1<<2)
254#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700255#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100256#define MI_BATCH_NON_SECURE (1)
257/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
258#define MI_BATCH_NON_SECURE_I965 (1<<8)
259#define MI_BATCH_PPGTT_HSW (1<<8)
260#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700261#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100262#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000263#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
264#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
265#define MI_SEMAPHORE_UPDATE (1<<21)
266#define MI_SEMAPHORE_COMPARE (1<<20)
267#define MI_SEMAPHORE_REGISTER (1<<18)
Ben Widawsky1950de12013-05-28 19:22:20 -0700268#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
269#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
270#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
271#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
272#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
273#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
274#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
275#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
276#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
277#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
278#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
279#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
280#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700281/*
282 * 3D instructions used by the kernel
283 */
284#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
285
286#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
287#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
288#define SC_UPDATE_SCISSOR (0x1<<1)
289#define SC_ENABLE_MASK (0x1<<0)
290#define SC_ENABLE (0x1<<0)
291#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
292#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
293#define SCI_YMIN_MASK (0xffff<<16)
294#define SCI_XMIN_MASK (0xffff<<0)
295#define SCI_YMAX_MASK (0xffff<<16)
296#define SCI_XMAX_MASK (0xffff<<0)
297#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
298#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
299#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
300#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
301#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
302#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
303#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
304#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
305#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
306#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
307#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
308#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
309#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
310#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
311#define BLT_DEPTH_8 (0<<24)
312#define BLT_DEPTH_16_565 (1<<24)
313#define BLT_DEPTH_16_1555 (2<<24)
314#define BLT_DEPTH_32 (3<<24)
315#define BLT_ROP_GXCOPY (0xcc<<16)
316#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
317#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
318#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
319#define ASYNC_FLIP (1<<22)
320#define DISPLAY_PLANE_A (0<<20)
321#define DISPLAY_PLANE_B (1<<20)
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200322#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200323#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Jesse Barnes8d315282011-10-16 10:23:31 +0200324#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700325#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200326#define PIPE_CONTROL_QW_WRITE (1<<14)
327#define PIPE_CONTROL_DEPTH_STALL (1<<13)
328#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200329#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200330#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
331#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
332#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
333#define PIPE_CONTROL_NOTIFY (1<<8)
Jesse Barnes8d315282011-10-16 10:23:31 +0200334#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
335#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
336#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200337#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200338#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700339#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700340
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100341
342/*
343 * Reset registers
344 */
345#define DEBUG_RESET_I830 0x6070
346#define DEBUG_RESET_FULL (1<<7)
347#define DEBUG_RESET_RENDER (1<<8)
348#define DEBUG_RESET_DISPLAY (1<<9)
349
Jesse Barnes57f350b2012-03-28 13:39:25 -0700350/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300351 * IOSF sideband
352 */
353#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
354#define IOSF_DEVFN_SHIFT 24
355#define IOSF_OPCODE_SHIFT 16
356#define IOSF_PORT_SHIFT 8
357#define IOSF_BYTE_ENABLES_SHIFT 4
358#define IOSF_BAR_SHIFT 1
359#define IOSF_SB_BUSY (1<<0)
360#define IOSF_PORT_PUNIT 0x4
361#define IOSF_PORT_NC 0x11
362#define IOSF_PORT_DPIO 0x12
363#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
364#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
365
366#define PUNIT_OPCODE_REG_READ 6
367#define PUNIT_OPCODE_REG_WRITE 7
368
369#define PUNIT_REG_GPU_LFM 0xd3
370#define PUNIT_REG_GPU_FREQ_REQ 0xd4
371#define PUNIT_REG_GPU_FREQ_STS 0xd8
372#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
373
374#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
375#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
376
377#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
378#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
379#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
380#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
381#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
382#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
383#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
384#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
385#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
386#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
387
388/*
389 * DPIO - a special bus for various display related registers to hide behind
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200390 *
391 * DPIO is VLV only.
Daniel Vetter598fac62013-04-18 22:01:46 +0200392 *
393 * Note: digital port B is DDI0, digital pot C is DDI1
Jesse Barnes57f350b2012-03-28 13:39:25 -0700394 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300395#define DPIO_DEVFN 0
396#define DPIO_OPCODE_REG_WRITE 1
397#define DPIO_OPCODE_REG_READ 0
398
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200399#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700400#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
401#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
402#define DPIO_SFR_BYPASS (1<<1)
403#define DPIO_RESET (1<<0)
404
Daniel Vetter598fac62013-04-18 22:01:46 +0200405#define _DPIO_TX3_SWING_CTL4_A 0x690
406#define _DPIO_TX3_SWING_CTL4_B 0x2a90
407#define DPIO_TX3_SWING_CTL4(pipe) _PIPE(pipe, _DPIO_TX_SWING_CTL4_A, \
408 _DPIO_TX3_SWING_CTL4_B)
409
410/*
411 * Per pipe/PLL DPIO regs
412 */
Jesse Barnes57f350b2012-03-28 13:39:25 -0700413#define _DPIO_DIV_A 0x800c
414#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +0200415#define DPIO_POST_DIV_DAC 0
416#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
417#define DPIO_POST_DIV_LVDS1 2
418#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700419#define DPIO_K_SHIFT (24) /* 4 bits */
420#define DPIO_P1_SHIFT (21) /* 3 bits */
421#define DPIO_P2_SHIFT (16) /* 5 bits */
422#define DPIO_N_SHIFT (12) /* 4 bits */
423#define DPIO_ENABLE_CALIBRATION (1<<11)
424#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
425#define DPIO_M2DIV_MASK 0xff
426#define _DPIO_DIV_B 0x802c
427#define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
428
429#define _DPIO_REFSFR_A 0x8014
430#define DPIO_REFSEL_OVERRIDE 27
431#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
432#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
433#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530434#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700435#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
436#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
437#define _DPIO_REFSFR_B 0x8034
438#define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
439
440#define _DPIO_CORE_CLK_A 0x801c
441#define _DPIO_CORE_CLK_B 0x803c
442#define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
443
Daniel Vetter598fac62013-04-18 22:01:46 +0200444#define _DPIO_IREF_CTL_A 0x8040
445#define _DPIO_IREF_CTL_B 0x8060
446#define DPIO_IREF_CTL(pipe) _PIPE(pipe, _DPIO_IREF_CTL_A, _DPIO_IREF_CTL_B)
447
448#define DPIO_IREF_BCAST 0xc044
449#define _DPIO_IREF_A 0x8044
450#define _DPIO_IREF_B 0x8064
451#define DPIO_IREF(pipe) _PIPE(pipe, _DPIO_IREF_A, _DPIO_IREF_B)
452
453#define _DPIO_PLL_CML_A 0x804c
454#define _DPIO_PLL_CML_B 0x806c
455#define DPIO_PLL_CML(pipe) _PIPE(pipe, _DPIO_PLL_CML_A, _DPIO_PLL_CML_B)
456
Jesse Barnes57f350b2012-03-28 13:39:25 -0700457#define _DPIO_LFP_COEFF_A 0x8048
458#define _DPIO_LFP_COEFF_B 0x8068
459#define DPIO_LFP_COEFF(pipe) _PIPE(pipe, _DPIO_LFP_COEFF_A, _DPIO_LFP_COEFF_B)
460
Daniel Vetter598fac62013-04-18 22:01:46 +0200461#define DPIO_CALIBRATION 0x80ac
462
Jesse Barnes57f350b2012-03-28 13:39:25 -0700463#define DPIO_FASTCLK_DISABLE 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100464
Daniel Vetter598fac62013-04-18 22:01:46 +0200465/*
466 * Per DDI channel DPIO regs
467 */
468
469#define _DPIO_PCS_TX_0 0x8200
470#define _DPIO_PCS_TX_1 0x8400
471#define DPIO_PCS_TX_LANE2_RESET (1<<16)
472#define DPIO_PCS_TX_LANE1_RESET (1<<7)
473#define DPIO_PCS_TX(port) _PORT(port, _DPIO_PCS_TX_0, _DPIO_PCS_TX_1)
474
475#define _DPIO_PCS_CLK_0 0x8204
476#define _DPIO_PCS_CLK_1 0x8404
477#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
478#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
479#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
480#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
481#define DPIO_PCS_CLK(port) _PORT(port, _DPIO_PCS_CLK_0, _DPIO_PCS_CLK_1)
482
483#define _DPIO_PCS_CTL_OVR1_A 0x8224
484#define _DPIO_PCS_CTL_OVR1_B 0x8424
485#define DPIO_PCS_CTL_OVER1(port) _PORT(port, _DPIO_PCS_CTL_OVR1_A, \
486 _DPIO_PCS_CTL_OVR1_B)
487
488#define _DPIO_PCS_STAGGER0_A 0x822c
489#define _DPIO_PCS_STAGGER0_B 0x842c
490#define DPIO_PCS_STAGGER0(port) _PORT(port, _DPIO_PCS_STAGGER0_A, \
491 _DPIO_PCS_STAGGER0_B)
492
493#define _DPIO_PCS_STAGGER1_A 0x8230
494#define _DPIO_PCS_STAGGER1_B 0x8430
495#define DPIO_PCS_STAGGER1(port) _PORT(port, _DPIO_PCS_STAGGER1_A, \
496 _DPIO_PCS_STAGGER1_B)
497
498#define _DPIO_PCS_CLOCKBUF0_A 0x8238
499#define _DPIO_PCS_CLOCKBUF0_B 0x8438
500#define DPIO_PCS_CLOCKBUF0(port) _PORT(port, _DPIO_PCS_CLOCKBUF0_A, \
501 _DPIO_PCS_CLOCKBUF0_B)
502
503#define _DPIO_PCS_CLOCKBUF8_A 0x825c
504#define _DPIO_PCS_CLOCKBUF8_B 0x845c
505#define DPIO_PCS_CLOCKBUF8(port) _PORT(port, _DPIO_PCS_CLOCKBUF8_A, \
506 _DPIO_PCS_CLOCKBUF8_B)
507
508#define _DPIO_TX_SWING_CTL2_A 0x8288
509#define _DPIO_TX_SWING_CTL2_B 0x8488
510#define DPIO_TX_SWING_CTL2(port) _PORT(port, _DPIO_TX_SWING_CTL2_A, \
511 _DPIO_TX_SWING_CTL2_B)
512
513#define _DPIO_TX_SWING_CTL3_A 0x828c
514#define _DPIO_TX_SWING_CTL3_B 0x848c
515#define DPIO_TX_SWING_CTL3(port) _PORT(port, _DPIO_TX_SWING_CTL3_A, \
516 _DPIO_TX_SWING_CTL3_B)
517
518#define _DPIO_TX_SWING_CTL4_A 0x8290
519#define _DPIO_TX_SWING_CTL4_B 0x8490
520#define DPIO_TX_SWING_CTL4(port) _PORT(port, _DPIO_TX_SWING_CTL4_A, \
521 _DPIO_TX_SWING_CTL4_B)
522
523#define _DPIO_TX_OCALINIT_0 0x8294
524#define _DPIO_TX_OCALINIT_1 0x8494
525#define DPIO_TX_OCALINIT_EN (1<<31)
526#define DPIO_TX_OCALINIT(port) _PORT(port, _DPIO_TX_OCALINIT_0, \
527 _DPIO_TX_OCALINIT_1)
528
529#define _DPIO_TX_CTL_0 0x82ac
530#define _DPIO_TX_CTL_1 0x84ac
531#define DPIO_TX_CTL(port) _PORT(port, _DPIO_TX_CTL_0, _DPIO_TX_CTL_1)
532
533#define _DPIO_TX_LANE_0 0x82b8
534#define _DPIO_TX_LANE_1 0x84b8
535#define DPIO_TX_LANE(port) _PORT(port, _DPIO_TX_LANE_0, _DPIO_TX_LANE_1)
536
537#define _DPIO_DATA_CHANNEL1 0x8220
538#define _DPIO_DATA_CHANNEL2 0x8420
539#define DPIO_DATA_CHANNEL(port) _PORT(port, _DPIO_DATA_CHANNEL1, _DPIO_DATA_CHANNEL2)
540
541#define _DPIO_PORT0_PCS0 0x0220
542#define _DPIO_PORT0_PCS1 0x0420
543#define _DPIO_PORT1_PCS2 0x2620
544#define _DPIO_PORT1_PCS3 0x2820
545#define DPIO_DATA_LANE_A(port) _PORT(port, _DPIO_PORT0_PCS0, _DPIO_PORT1_PCS2)
546#define DPIO_DATA_LANE_B(port) _PORT(port, _DPIO_PORT0_PCS1, _DPIO_PORT1_PCS3)
547#define DPIO_DATA_CHANNEL1 0x8220
548#define DPIO_DATA_CHANNEL2 0x8420
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530549
Jesse Barnes585fb112008-07-29 11:54:06 -0700550/*
Jesse Barnesde151cf2008-11-12 10:03:55 -0800551 * Fence registers
552 */
553#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -0700554#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -0800555#define I830_FENCE_START_MASK 0x07f80000
556#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -0800557#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800558#define I830_FENCE_PITCH_SHIFT 4
559#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +0200560#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -0700561#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200562#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800563
564#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -0800565#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800566
567#define FENCE_REG_965_0 0x03000
568#define I965_FENCE_PITCH_SHIFT 2
569#define I965_FENCE_TILING_Y_SHIFT 1
570#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200571#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -0800572
Eric Anholt4e901fd2009-10-26 16:44:17 -0700573#define FENCE_REG_SANDYBRIDGE_0 0x100000
574#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +0300575#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -0700576
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100577/* control register for cpu gtt access */
578#define TILECTL 0x101000
579#define TILECTL_SWZCTL (1 << 0)
580#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
581#define TILECTL_BACKSNOOP_DIS (1 << 3)
582
Jesse Barnesde151cf2008-11-12 10:03:55 -0800583/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700584 * Instruction and interrupt control regs
585 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700586#define PGTBL_ER 0x02024
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200587#define RENDER_RING_BASE 0x02000
588#define BSD_RING_BASE 0x04000
589#define GEN6_BSD_RING_BASE 0x12000
Ben Widawsky1950de12013-05-28 19:22:20 -0700590#define VEBOX_RING_BASE 0x1a000
Chris Wilson549f7362010-10-19 11:19:32 +0100591#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +0200592#define RING_TAIL(base) ((base)+0x30)
593#define RING_HEAD(base) ((base)+0x34)
594#define RING_START(base) ((base)+0x38)
595#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000596#define RING_SYNC_0(base) ((base)+0x40)
597#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawsky1950de12013-05-28 19:22:20 -0700598#define RING_SYNC_2(base) ((base)+0x48)
599#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
600#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
601#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
602#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
603#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
604#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
605#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
606#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
607#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
608#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
609#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
610#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ben Widawskyad776f82013-05-28 19:22:18 -0700611#define GEN6_NOSYNC 0
Chris Wilson8fd26852010-12-08 18:40:43 +0000612#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200613#define RING_HWS_PGA(base) ((base)+0x80)
614#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100615#define ARB_MODE 0x04030
616#define ARB_MODE_SWIZZLE_SNB (1<<4)
617#define ARB_MODE_SWIZZLE_IVB (1<<5)
Eric Anholt45930102011-05-06 17:12:35 -0700618#define RENDER_HWS_PGA_GEN7 (0x04080)
Daniel Vetter33f3f512011-12-14 13:57:39 +0100619#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
620#define DONE_REG 0x40b0
Eric Anholt45930102011-05-06 17:12:35 -0700621#define BSD_HWS_PGA_GEN7 (0x04180)
622#define BLT_HWS_PGA_GEN7 (0x04280)
Ben Widawsky9a8a2212013-05-28 19:22:23 -0700623#define VEBOX_HWS_PGA_GEN7 (0x04380)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200624#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000625#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +0000626#define RING_IMR(base) ((base)+0xa8)
Ben Widawskyc0c7bab2012-07-12 11:01:05 -0700627#define RING_TIMESTAMP(base) ((base)+0x358)
Jesse Barnes585fb112008-07-29 11:54:06 -0700628#define TAIL_ADDR 0x001FFFF8
629#define HEAD_WRAP_COUNT 0xFFE00000
630#define HEAD_WRAP_ONE 0x00200000
631#define HEAD_ADDR 0x001FFFFC
632#define RING_NR_PAGES 0x001FF000
633#define RING_REPORT_MASK 0x00000006
634#define RING_REPORT_64K 0x00000002
635#define RING_REPORT_128K 0x00000004
636#define RING_NO_REPORT 0x00000000
637#define RING_VALID_MASK 0x00000001
638#define RING_VALID 0x00000001
639#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +0100640#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
641#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000642#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Chris Wilson8168bd42010-11-11 17:54:52 +0000643#if 0
644#define PRB0_TAIL 0x02030
645#define PRB0_HEAD 0x02034
646#define PRB0_START 0x02038
647#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -0700648#define PRB1_TAIL 0x02040 /* 915+ only */
649#define PRB1_HEAD 0x02044 /* 915+ only */
650#define PRB1_START 0x02048 /* 915+ only */
651#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +0000652#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700653#define IPEIR_I965 0x02064
654#define IPEHR_I965 0x02068
655#define INSTDONE_I965 0x0206c
Ben Widawskyd53bd482012-08-22 11:32:14 -0700656#define GEN7_INSTDONE_1 0x0206c
657#define GEN7_SC_INSTDONE 0x07100
658#define GEN7_SAMPLER_INSTDONE 0x0e160
659#define GEN7_ROW_INSTDONE 0x0e164
660#define I915_NUM_INSTDONE_REG 4
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100661#define RING_IPEIR(base) ((base)+0x64)
662#define RING_IPEHR(base) ((base)+0x68)
663#define RING_INSTDONE(base) ((base)+0x6c)
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100664#define RING_INSTPS(base) ((base)+0x70)
665#define RING_DMA_FADD(base) ((base)+0x78)
666#define RING_INSTPM(base) ((base)+0xc0)
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700667#define INSTPS 0x02070 /* 965+ only */
668#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700669#define ACTHD_I965 0x02074
670#define HWS_PGA 0x02080
671#define HWS_ADDRESS_MASK 0xfffff000
672#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700673#define PWRCTXA 0x2088 /* 965GM+ only */
674#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700675#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700676#define IPEHR 0x0208c
677#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -0700678#define NOPID 0x02094
679#define HWSTAM 0x02098
Daniel Vetter9d2f41f2012-04-02 21:41:45 +0200680#define DMA_FADD_I8XX 0x020d0
Eric Anholt71cf39b2010-03-08 23:41:55 -0800681
Chris Wilsonf4068392010-10-27 20:36:41 +0100682#define ERROR_GEN6 0x040a0
Ben Widawsky71e172e2012-08-20 16:15:13 -0700683#define GEN7_ERR_INT 0x44040
Paulo Zanonide032bf2013-04-12 17:57:58 -0300684#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -0300685#define ERR_INT_MMIO_UNCLAIMED (1<<13)
686#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
687#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
688#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Chris Wilsonf4068392010-10-27 20:36:41 +0100689
Paulo Zanoni3f1e1092013-02-18 19:00:21 -0300690#define FPGA_DBG 0x42300
691#define FPGA_DBG_RM_NOCLAIM (1<<31)
692
Chris Wilson0f3b6842013-01-15 12:05:55 +0000693#define DERRMR 0x44050
694
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700695/* GM45+ chicken bits -- debug workaround bits that may be required
696 * for various sorts of correct behavior. The top 16 bits of each are
697 * the enables for writing to the corresponding low bit.
698 */
699#define _3D_CHICKEN 0x02084
Daniel Vetter42839082012-12-14 23:38:28 +0100700#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700701#define _3D_CHICKEN2 0x0208c
702/* Disables pipelining of read flushes past the SF-WIZ interface.
703 * Required on all Ironlake steppings according to the B-Spec, but the
704 * particular danger of not doing so is not specified.
705 */
706# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
707#define _3D_CHICKEN3 0x02090
Jesse Barnes87f80202012-10-02 17:43:41 -0500708#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -0700709#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700710
Eric Anholt71cf39b2010-03-08 23:41:55 -0800711#define MI_MODE 0x0209c
712# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -0800713# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000714# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Eric Anholt71cf39b2010-03-08 23:41:55 -0800715
Ben Widawskyf8f2ac92012-10-03 19:34:24 -0700716#define GEN6_GT_MODE 0x20d0
Daniel Vetter6547fbd2012-12-14 23:38:29 +0100717#define GEN6_GT_MODE_HI (1 << 9)
718#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ben Widawskyf8f2ac92012-10-03 19:34:24 -0700719
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000720#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -0700721#define GFX_MODE_GEN7 0x0229c
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100722#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000723#define GFX_RUN_LIST_ENABLE (1<<15)
724#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
725#define GFX_SURFACE_FAULT_ENABLE (1<<12)
726#define GFX_REPLAY_MODE (1<<11)
727#define GFX_PSMI_GRANULARITY (1<<10)
728#define GFX_PPGTT_ENABLE (1<<9)
729
Daniel Vettera7e806d2012-07-11 16:27:55 +0200730#define VLV_DISPLAY_BASE 0x180000
731
Jesse Barnes585fb112008-07-29 11:54:06 -0700732#define SCPD0 0x0209c /* 915+ only */
733#define IER 0x020a0
734#define IIR 0x020a4
735#define IMR 0x020a8
736#define ISR 0x020ac
Ville Syrjälä07ec7ec2013-01-24 15:29:51 +0200737#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
Jesse Barnes2d809572012-10-25 12:15:44 -0700738#define GCFG_DIS (1<<8)
Ville Syrjäläff763012013-01-24 15:29:52 +0200739#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
740#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
741#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
742#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
743#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
Jesse Barnesc9cddff2013-05-08 10:45:13 -0700744#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
Jesse Barnes585fb112008-07-29 11:54:06 -0700745#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
746#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
747#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800748#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Jesse Barnes585fb112008-07-29 11:54:06 -0700749#define I915_HWB_OOM_INTERRUPT (1<<13)
750#define I915_SYNC_STATUS_INTERRUPT (1<<12)
751#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
752#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
753#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
754#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
755#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
756#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
757#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
758#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
759#define I915_DEBUG_INTERRUPT (1<<2)
760#define I915_USER_INTERRUPT (1<<1)
761#define I915_ASLE_INTERRUPT (1<<0)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800762#define I915_BSD_USER_INTERRUPT (1<<25)
Ville Syrjälä90a72f82013-02-19 23:16:44 +0200763#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700764#define EIR 0x020b0
765#define EMR 0x020b4
766#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700767#define GM45_ERROR_PAGE_TABLE (1<<5)
768#define GM45_ERROR_MEM_PRIV (1<<4)
769#define I915_ERROR_PAGE_TABLE (1<<4)
770#define GM45_ERROR_CP_PRIV (1<<3)
771#define I915_ERROR_MEMORY_REFRESH (1<<1)
772#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700773#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +0800774#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Chris Wilson8692d00e2011-02-05 10:08:21 +0000775#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
776 will not assert AGPBUSY# and will only
777 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -0800778#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Jesse Barnes585fb112008-07-29 11:54:06 -0700779#define ACTHD 0x020c8
780#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +0000781#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -0700782#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +0800783#define FW_BLC_SELF_EN_MASK (1<<31)
784#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
785#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +0800786#define MM_BURST_LENGTH 0x00700000
787#define MM_FIFO_WATERMARK 0x0001F000
788#define LM_BURST_LENGTH 0x00000700
789#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -0700790#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -0700791
792/* Make render/texture TLB fetches lower priorty than associated data
793 * fetches. This is not turned on by default
794 */
795#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
796
797/* Isoch request wait on GTT enable (Display A/B/C streams).
798 * Make isoch requests stall on the TLB update. May cause
799 * display underruns (test mode only)
800 */
801#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
802
803/* Block grant count for isoch requests when block count is
804 * set to a finite value.
805 */
806#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
807#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
808#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
809#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
810#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
811
812/* Enable render writes to complete in C2/C3/C4 power states.
813 * If this isn't enabled, render writes are prevented in low
814 * power states. That seems bad to me.
815 */
816#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
817
818/* This acknowledges an async flip immediately instead
819 * of waiting for 2TLB fetches.
820 */
821#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
822
823/* Enables non-sequential data reads through arbiter
824 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400825#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -0700826
827/* Disable FSB snooping of cacheable write cycles from binner/render
828 * command stream
829 */
830#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
831
832/* Arbiter time slice for non-isoch streams */
833#define MI_ARB_TIME_SLICE_MASK (7 << 5)
834#define MI_ARB_TIME_SLICE_1 (0 << 5)
835#define MI_ARB_TIME_SLICE_2 (1 << 5)
836#define MI_ARB_TIME_SLICE_4 (2 << 5)
837#define MI_ARB_TIME_SLICE_6 (3 << 5)
838#define MI_ARB_TIME_SLICE_8 (4 << 5)
839#define MI_ARB_TIME_SLICE_10 (5 << 5)
840#define MI_ARB_TIME_SLICE_14 (6 << 5)
841#define MI_ARB_TIME_SLICE_16 (7 << 5)
842
843/* Low priority grace period page size */
844#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
845#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
846
847/* Disable display A/B trickle feed */
848#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
849
850/* Set display plane priority */
851#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
852#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
853
Jesse Barnes585fb112008-07-29 11:54:06 -0700854#define CACHE_MODE_0 0x02120 /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +0200855#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -0700856#define CM0_IZ_OPT_DISABLE (1<<6)
857#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +0200858#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700859#define CM0_DEPTH_EVICT_DISABLE (1<<4)
860#define CM0_COLOR_EVICT_DISABLE (1<<3)
861#define CM0_DEPTH_WRITE_DISABLE (1<<1)
862#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
Chris Wilson9df30792010-02-18 10:24:56 +0000863#define BB_ADDR 0x02140 /* 8 bytes */
Jesse Barnes585fb112008-07-29 11:54:06 -0700864#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Ben Widawsky0f9b91c2012-11-04 09:21:30 -0800865#define GFX_FLSH_CNTL_GEN6 0x101008
866#define GFX_FLSH_CNTL_EN (1<<0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700867#define ECOSKPD 0x021d0
868#define ECO_GATING_CX_ONLY (1<<3)
869#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700870
Jesse Barnesfb046852012-03-28 13:39:26 -0700871#define CACHE_MODE_1 0x7004 /* IVB+ */
872#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
873
Ben Widawskye2a1e2f2012-03-29 19:11:26 -0700874/* GEN6 interrupt control
875 * Note that the per-ring interrupt bits do alias with the global interrupt bits
876 * in GTIMR. */
Zhenyu Wanga1786bd2010-05-27 10:26:43 +0800877#define GEN6_RENDER_HWSTAM 0x2098
878#define GEN6_RENDER_IMR 0x20a8
879#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
880#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
Nicolas Kaiser7aa69d22010-06-08 21:18:06 +0200881#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
Zhenyu Wanga1786bd2010-05-27 10:26:43 +0800882#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
883#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
884#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
885#define GEN6_RENDER_SYNC_STATUS (1 << 2)
886#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
887#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
888
889#define GEN6_BLITTER_HWSTAM 0x22098
890#define GEN6_BLITTER_IMR 0x220a8
891#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
892#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
893#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
894#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100895
Jesse Barnes4efe0702011-01-18 11:25:41 -0800896#define GEN6_BLITTER_ECOSKPD 0x221d0
897#define GEN6_BLITTER_LOCK_SHIFT 16
898#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
899
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100900#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
Chris Wilson12f55812012-07-05 17:14:01 +0100901#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
902#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
903#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
904#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100905
Chris Wilsonec6a8902011-06-21 18:37:59 +0100906#define GEN6_BSD_HWSTAM 0x12098
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100907#define GEN6_BSD_IMR 0x120a8
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000908#define GEN6_BSD_USER_INTERRUPT (1 << 12)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100909
910#define GEN6_BSD_RNCID 0x12198
911
Ben Widawskya1e969e2012-04-14 18:41:32 -0700912#define GEN7_FF_THREAD_MODE 0x20a0
913#define GEN7_FF_SCHED_MASK 0x0077070
914#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
915#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
916#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
917#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -0800918#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -0700919#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
920#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
921#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
922#define GEN7_FF_VS_SCHED_HW (0x0<<12)
923#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
924#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
925#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
926#define GEN7_FF_DS_SCHED_HW (0x0<<4)
927
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100928/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700929 * Framebuffer compression (915+ only)
930 */
931
932#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
933#define FBC_LL_BASE 0x03204 /* 4k page aligned */
934#define FBC_CONTROL 0x03208
935#define FBC_CTL_EN (1<<31)
936#define FBC_CTL_PERIODIC (1<<30)
937#define FBC_CTL_INTERVAL_SHIFT (16)
938#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +0200939#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700940#define FBC_CTL_STRIDE_SHIFT (5)
941#define FBC_CTL_FENCENO (1<<0)
942#define FBC_COMMAND 0x0320c
943#define FBC_CMD_COMPRESS (1<<0)
944#define FBC_STATUS 0x03210
945#define FBC_STAT_COMPRESSING (1<<31)
946#define FBC_STAT_COMPRESSED (1<<30)
947#define FBC_STAT_MODIFIED (1<<29)
948#define FBC_STAT_CURRENT_LINE (1<<0)
949#define FBC_CONTROL2 0x03214
950#define FBC_CTL_FENCE_DBL (0<<4)
951#define FBC_CTL_IDLE_IMM (0<<2)
952#define FBC_CTL_IDLE_FULL (1<<2)
953#define FBC_CTL_IDLE_LINE (2<<2)
954#define FBC_CTL_IDLE_DEBUG (3<<2)
955#define FBC_CTL_CPU_FENCE (1<<1)
956#define FBC_CTL_PLANEA (0<<0)
957#define FBC_CTL_PLANEB (1<<0)
958#define FBC_FENCE_OFF 0x0321b
Jesse Barnes80824002009-09-10 15:28:06 -0700959#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -0700960
961#define FBC_LL_SIZE (1536)
962
Jesse Barnes74dff282009-09-14 15:39:40 -0700963/* Framebuffer compression for GM45+ */
964#define DPFC_CB_BASE 0x3200
965#define DPFC_CONTROL 0x3208
966#define DPFC_CTL_EN (1<<31)
967#define DPFC_CTL_PLANEA (0<<30)
968#define DPFC_CTL_PLANEB (1<<30)
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300969#define IVB_DPFC_CTL_PLANE_SHIFT (29)
Jesse Barnes74dff282009-09-14 15:39:40 -0700970#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300971#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +0100972#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -0700973#define DPFC_SR_EN (1<<10)
974#define DPFC_CTL_LIMIT_1X (0<<6)
975#define DPFC_CTL_LIMIT_2X (1<<6)
976#define DPFC_CTL_LIMIT_4X (2<<6)
977#define DPFC_RECOMP_CTL 0x320c
978#define DPFC_RECOMP_STALL_EN (1<<27)
979#define DPFC_RECOMP_STALL_WM_SHIFT (16)
980#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
981#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
982#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
983#define DPFC_STATUS 0x3210
984#define DPFC_INVAL_SEG_SHIFT (16)
985#define DPFC_INVAL_SEG_MASK (0x07ff0000)
986#define DPFC_COMP_SEG_SHIFT (0)
987#define DPFC_COMP_SEG_MASK (0x000003ff)
988#define DPFC_STATUS2 0x3214
989#define DPFC_FENCE_YOFF 0x3218
990#define DPFC_CHICKEN 0x3224
991#define DPFC_HT_MODIFY (1<<31)
992
Zhao Yakuib52eb4d2010-06-12 14:32:27 +0800993/* Framebuffer compression for Ironlake */
994#define ILK_DPFC_CB_BASE 0x43200
995#define ILK_DPFC_CONTROL 0x43208
996/* The bit 28-8 is reserved */
997#define DPFC_RESERVED (0x1FFFFF00)
998#define ILK_DPFC_RECOMP_CTL 0x4320c
999#define ILK_DPFC_STATUS 0x43210
1000#define ILK_DPFC_FENCE_YOFF 0x43218
1001#define ILK_DPFC_CHICKEN 0x43224
1002#define ILK_FBC_RT_BASE 0x2128
1003#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001004#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001005
1006#define ILK_DISPLAY_CHICKEN1 0x42000
1007#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04001008#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08001009
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001010
Jesse Barnes585fb112008-07-29 11:54:06 -07001011/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001012 * Framebuffer compression for Sandybridge
1013 *
1014 * The following two registers are of type GTTMMADR
1015 */
1016#define SNB_DPFC_CTL_SA 0x100100
1017#define SNB_CPU_FENCE_ENABLE (1<<29)
1018#define DPFC_CPU_FENCE_OFFSET 0x100104
1019
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001020/* Framebuffer compression for Ivybridge */
1021#define IVB_FBC_RT_BASE 0x7020
1022
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001023
Rodrigo Vivi28554162013-05-06 19:37:37 -03001024#define _HSW_PIPE_SLICE_CHICKEN_1_A 0x420B0
1025#define _HSW_PIPE_SLICE_CHICKEN_1_B 0x420B4
1026#define HSW_BYPASS_FBC_QUEUE (1<<22)
1027#define HSW_PIPE_SLICE_CHICKEN_1(pipe) _PIPE(pipe, + \
1028 _HSW_PIPE_SLICE_CHICKEN_1_A, + \
1029 _HSW_PIPE_SLICE_CHICKEN_1_B)
1030
Rodrigo Vivid89f2072013-05-09 14:20:50 -03001031#define HSW_CLKGATE_DISABLE_PART_1 0x46500
1032#define HSW_DPFC_GATING_DISABLE (1<<23)
1033
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001034/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001035 * GPIO regs
1036 */
1037#define GPIOA 0x5010
1038#define GPIOB 0x5014
1039#define GPIOC 0x5018
1040#define GPIOD 0x501c
1041#define GPIOE 0x5020
1042#define GPIOF 0x5024
1043#define GPIOG 0x5028
1044#define GPIOH 0x502c
1045# define GPIO_CLOCK_DIR_MASK (1 << 0)
1046# define GPIO_CLOCK_DIR_IN (0 << 1)
1047# define GPIO_CLOCK_DIR_OUT (1 << 1)
1048# define GPIO_CLOCK_VAL_MASK (1 << 2)
1049# define GPIO_CLOCK_VAL_OUT (1 << 3)
1050# define GPIO_CLOCK_VAL_IN (1 << 4)
1051# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1052# define GPIO_DATA_DIR_MASK (1 << 8)
1053# define GPIO_DATA_DIR_IN (0 << 9)
1054# define GPIO_DATA_DIR_OUT (1 << 9)
1055# define GPIO_DATA_VAL_MASK (1 << 10)
1056# define GPIO_DATA_VAL_OUT (1 << 11)
1057# define GPIO_DATA_VAL_IN (1 << 12)
1058# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1059
Chris Wilsonf899fc62010-07-20 15:44:45 -07001060#define GMBUS0 0x5100 /* clock/port select */
1061#define GMBUS_RATE_100KHZ (0<<8)
1062#define GMBUS_RATE_50KHZ (1<<8)
1063#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1064#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1065#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1066#define GMBUS_PORT_DISABLED 0
1067#define GMBUS_PORT_SSC 1
1068#define GMBUS_PORT_VGADDC 2
1069#define GMBUS_PORT_PANEL 3
1070#define GMBUS_PORT_DPC 4 /* HDMIC */
1071#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
Daniel Kurtze4fd17a2012-03-28 02:36:12 +08001072#define GMBUS_PORT_DPD 6 /* HDMID */
1073#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001074#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001075#define GMBUS1 0x5104 /* command/status */
1076#define GMBUS_SW_CLR_INT (1<<31)
1077#define GMBUS_SW_RDY (1<<30)
1078#define GMBUS_ENT (1<<29) /* enable timeout */
1079#define GMBUS_CYCLE_NONE (0<<25)
1080#define GMBUS_CYCLE_WAIT (1<<25)
1081#define GMBUS_CYCLE_INDEX (2<<25)
1082#define GMBUS_CYCLE_STOP (4<<25)
1083#define GMBUS_BYTE_COUNT_SHIFT 16
1084#define GMBUS_SLAVE_INDEX_SHIFT 8
1085#define GMBUS_SLAVE_ADDR_SHIFT 1
1086#define GMBUS_SLAVE_READ (1<<0)
1087#define GMBUS_SLAVE_WRITE (0<<0)
1088#define GMBUS2 0x5108 /* status */
1089#define GMBUS_INUSE (1<<15)
1090#define GMBUS_HW_WAIT_PHASE (1<<14)
1091#define GMBUS_STALL_TIMEOUT (1<<13)
1092#define GMBUS_INT (1<<12)
1093#define GMBUS_HW_RDY (1<<11)
1094#define GMBUS_SATOER (1<<10)
1095#define GMBUS_ACTIVE (1<<9)
1096#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1097#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1098#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1099#define GMBUS_NAK_EN (1<<3)
1100#define GMBUS_IDLE_EN (1<<2)
1101#define GMBUS_HW_WAIT_EN (1<<1)
1102#define GMBUS_HW_RDY_EN (1<<0)
1103#define GMBUS5 0x5120 /* byte index */
1104#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08001105
Jesse Barnes585fb112008-07-29 11:54:06 -07001106/*
1107 * Clock control & power management
1108 */
1109
1110#define VGA0 0x6000
1111#define VGA1 0x6004
1112#define VGA_PD 0x6010
1113#define VGA0_PD_P2_DIV_4 (1 << 7)
1114#define VGA0_PD_P1_DIV_2 (1 << 5)
1115#define VGA0_PD_P1_SHIFT 0
1116#define VGA0_PD_P1_MASK (0x1f << 0)
1117#define VGA1_PD_P2_DIV_4 (1 << 15)
1118#define VGA1_PD_P1_DIV_2 (1 << 13)
1119#define VGA1_PD_P1_SHIFT 8
1120#define VGA1_PD_P1_MASK (0x1f << 8)
Ville Syrjäläfc2de402013-01-25 21:44:41 +02001121#define _DPLL_A (dev_priv->info->display_mmio_offset + 0x6014)
1122#define _DPLL_B (dev_priv->info->display_mmio_offset + 0x6018)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001123#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
Jesse Barnes585fb112008-07-29 11:54:06 -07001124#define DPLL_VCO_ENABLE (1 << 31)
1125#define DPLL_DVO_HIGH_SPEED (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001126#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07001127#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001128#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07001129#define DPLL_VGA_MODE_DIS (1 << 28)
1130#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1131#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1132#define DPLL_MODE_MASK (3 << 26)
1133#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1134#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1135#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1136#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1137#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1138#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001139#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07001140#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02001141#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001142#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02001143#define DPLL_PORTC_READY_MASK (0xf << 4)
1144#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07001145
Jesse Barnes585fb112008-07-29 11:54:06 -07001146#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
1147/*
1148 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1149 * this field (only one bit may be set).
1150 */
1151#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1152#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001153#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07001154/* i830, required in DVO non-gang */
1155#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1156#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1157#define PLL_REF_INPUT_DREFCLK (0 << 13)
1158#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1159#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1160#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1161#define PLL_REF_INPUT_MASK (3 << 13)
1162#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001163/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08001164# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1165# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1166# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1167# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1168# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1169
Jesse Barnes585fb112008-07-29 11:54:06 -07001170/*
1171 * Parallel to Serial Load Pulse phase selection.
1172 * Selects the phase for the 10X DPLL clock for the PCIe
1173 * digital display port. The range is 4 to 13; 10 or more
1174 * is just a flip delay. The default is 6
1175 */
1176#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1177#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1178/*
1179 * SDVO multiplier for 945G/GM. Not used on 965.
1180 */
1181#define SDVO_MULTIPLIER_MASK 0x000000ff
1182#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1183#define SDVO_MULTIPLIER_SHIFT_VGA 0
Ville Syrjäläfc2de402013-01-25 21:44:41 +02001184#define _DPLL_A_MD (dev_priv->info->display_mmio_offset + 0x601c) /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001185/*
1186 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1187 *
1188 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1189 */
1190#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1191#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1192/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1193#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1194#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1195/*
1196 * SDVO/UDI pixel multiplier.
1197 *
1198 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1199 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1200 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1201 * dummy bytes in the datastream at an increased clock rate, with both sides of
1202 * the link knowing how many bytes are fill.
1203 *
1204 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1205 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1206 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1207 * through an SDVO command.
1208 *
1209 * This register field has values of multiplication factor minus 1, with
1210 * a maximum multiplier of 5 for SDVO.
1211 */
1212#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1213#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1214/*
1215 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1216 * This best be set to the default value (3) or the CRT won't work. No,
1217 * I don't entirely understand what this does...
1218 */
1219#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1220#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Ville Syrjäläfc2de402013-01-25 21:44:41 +02001221#define _DPLL_B_MD (dev_priv->info->display_mmio_offset + 0x6020) /* 965+ only */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001222#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001223
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001224#define _FPA0 0x06040
1225#define _FPA1 0x06044
1226#define _FPB0 0x06048
1227#define _FPB1 0x0604c
1228#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1229#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07001230#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001231#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07001232#define FP_N_DIV_SHIFT 16
1233#define FP_M1_DIV_MASK 0x00003f00
1234#define FP_M1_DIV_SHIFT 8
1235#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001236#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07001237#define FP_M2_DIV_SHIFT 0
1238#define DPLL_TEST 0x606c
1239#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1240#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1241#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1242#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1243#define DPLLB_TEST_N_BYPASS (1 << 19)
1244#define DPLLB_TEST_M_BYPASS (1 << 18)
1245#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1246#define DPLLA_TEST_N_BYPASS (1 << 3)
1247#define DPLLA_TEST_M_BYPASS (1 << 2)
1248#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1249#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001250#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001251#define DSTATE_PLL_D3_OFF (1<<3)
1252#define DSTATE_GFX_CLOCK_GATING (1<<1)
1253#define DSTATE_DOT_CLOCK_GATING (1<<0)
1254#define DSPCLK_GATE_D 0x6200
1255# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1256# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1257# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1258# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1259# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1260# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1261# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1262# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1263# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1264# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1265# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1266# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1267# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1268# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1269# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1270# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1271# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1272# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1273# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1274# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1275# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1276# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1277# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1278# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1279# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1280# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1281# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1282# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1283/**
1284 * This bit must be set on the 830 to prevent hangs when turning off the
1285 * overlay scaler.
1286 */
1287# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1288# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1289# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1290# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1291# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1292
1293#define RENCLK_GATE_D1 0x6204
1294# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1295# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1296# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1297# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1298# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1299# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1300# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1301# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1302# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1303/** This bit must be unset on 855,865 */
1304# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1305# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1306# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1307# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1308/** This bit must be set on 855,865. */
1309# define SV_CLOCK_GATE_DISABLE (1 << 0)
1310# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1311# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1312# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1313# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1314# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1315# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1316# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1317# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1318# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1319# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1320# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1321# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1322# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1323# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1324# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1325# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1326# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1327
1328# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1329/** This bit must always be set on 965G/965GM */
1330# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1331# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1332# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1333# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1334# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1335# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1336/** This bit must always be set on 965G */
1337# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1338# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1339# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1340# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1341# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1342# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1343# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1344# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1345# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1346# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1347# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1348# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1349# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1350# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1351# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1352# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1353# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1354# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1355# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1356
1357#define RENCLK_GATE_D2 0x6208
1358#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1359#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1360#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1361#define RAMCLK_GATE_D 0x6210 /* CRL only */
1362#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001363
Ville Syrjäläd88b2272013-01-24 15:29:48 +02001364#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07001365#define FW_CSPWRDWNEN (1<<15)
1366
Jesse Barnes585fb112008-07-29 11:54:06 -07001367/*
1368 * Palette regs
1369 */
1370
Ville Syrjälä4b059982013-01-24 15:29:47 +02001371#define _PALETTE_A (dev_priv->info->display_mmio_offset + 0xa000)
1372#define _PALETTE_B (dev_priv->info->display_mmio_offset + 0xa800)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001373#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
Jesse Barnes585fb112008-07-29 11:54:06 -07001374
Eric Anholt673a3942008-07-30 12:06:12 -07001375/* MCH MMIO space */
1376
1377/*
1378 * MCHBAR mirror.
1379 *
1380 * This mirrors the MCHBAR MMIO space whose location is determined by
1381 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1382 * every way. It is not accessible from the CP register read instructions.
1383 *
1384 */
1385#define MCHBAR_MIRROR_BASE 0x10000
1386
Yuanhan Liu13982612010-12-15 15:42:31 +08001387#define MCHBAR_MIRROR_BASE_SNB 0x140000
1388
Chris Wilson3ebecd02013-04-12 19:10:13 +01001389/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
1390#define DCLK 0x5e04
1391
Eric Anholt673a3942008-07-30 12:06:12 -07001392/** 915-945 and GM965 MCH register controlling DRAM channel access */
1393#define DCC 0x10200
1394#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1395#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1396#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1397#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1398#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08001399#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Eric Anholt673a3942008-07-30 12:06:12 -07001400
Li Peng95534262010-05-18 18:58:44 +08001401/** Pineview MCH register contains DDR3 setting */
1402#define CSHRDDR3CTL 0x101a8
1403#define CSHRDDR3CTL_DDR3 (1 << 2)
1404
Eric Anholt673a3942008-07-30 12:06:12 -07001405/** 965 MCH register controlling DRAM channel configuration */
1406#define C0DRB3 0x10206
1407#define C1DRB3 0x10606
1408
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001409/** snb MCH registers for reading the DRAM channel configuration */
1410#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1411#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1412#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1413#define MAD_DIMM_ECC_MASK (0x3 << 24)
1414#define MAD_DIMM_ECC_OFF (0x0 << 24)
1415#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1416#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1417#define MAD_DIMM_ECC_ON (0x3 << 24)
1418#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1419#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1420#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1421#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1422#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1423#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1424#define MAD_DIMM_A_SELECT (0x1 << 16)
1425/* DIMM sizes are in multiples of 256mb. */
1426#define MAD_DIMM_B_SIZE_SHIFT 8
1427#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1428#define MAD_DIMM_A_SIZE_SHIFT 0
1429#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1430
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01001431/** snb MCH registers for priority tuning */
1432#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1433#define MCH_SSKPD_WM0_MASK 0x3f
1434#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001435
Keith Packardb11248d2009-06-11 22:28:56 -07001436/* Clocking configuration register */
1437#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08001438#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07001439#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1440#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1441#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1442#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1443#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001444/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07001445#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001446#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07001447#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001448#define CLKCFG_MEM_533 (1 << 4)
1449#define CLKCFG_MEM_667 (2 << 4)
1450#define CLKCFG_MEM_800 (3 << 4)
1451#define CLKCFG_MEM_MASK (7 << 4)
1452
Jesse Barnesea056c12010-09-10 10:02:13 -07001453#define TSC1 0x11001
1454#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07001455#define TR1 0x11006
1456#define TSFS 0x11020
1457#define TSFS_SLOPE_MASK 0x0000ff00
1458#define TSFS_SLOPE_SHIFT 8
1459#define TSFS_INTR_MASK 0x000000ff
1460
Jesse Barnesf97108d2010-01-29 11:27:07 -08001461#define CRSTANDVID 0x11100
1462#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1463#define PXVFREQ_PX_MASK 0x7f000000
1464#define PXVFREQ_PX_SHIFT 24
1465#define VIDFREQ_BASE 0x11110
1466#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1467#define VIDFREQ2 0x11114
1468#define VIDFREQ3 0x11118
1469#define VIDFREQ4 0x1111c
1470#define VIDFREQ_P0_MASK 0x1f000000
1471#define VIDFREQ_P0_SHIFT 24
1472#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1473#define VIDFREQ_P0_CSCLK_SHIFT 20
1474#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1475#define VIDFREQ_P0_CRCLK_SHIFT 16
1476#define VIDFREQ_P1_MASK 0x00001f00
1477#define VIDFREQ_P1_SHIFT 8
1478#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1479#define VIDFREQ_P1_CSCLK_SHIFT 4
1480#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1481#define INTTOEXT_BASE_ILK 0x11300
1482#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1483#define INTTOEXT_MAP3_SHIFT 24
1484#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1485#define INTTOEXT_MAP2_SHIFT 16
1486#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1487#define INTTOEXT_MAP1_SHIFT 8
1488#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1489#define INTTOEXT_MAP0_SHIFT 0
1490#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1491#define MEMSWCTL 0x11170 /* Ironlake only */
1492#define MEMCTL_CMD_MASK 0xe000
1493#define MEMCTL_CMD_SHIFT 13
1494#define MEMCTL_CMD_RCLK_OFF 0
1495#define MEMCTL_CMD_RCLK_ON 1
1496#define MEMCTL_CMD_CHFREQ 2
1497#define MEMCTL_CMD_CHVID 3
1498#define MEMCTL_CMD_VMMOFF 4
1499#define MEMCTL_CMD_VMMON 5
1500#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1501 when command complete */
1502#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1503#define MEMCTL_FREQ_SHIFT 8
1504#define MEMCTL_SFCAVM (1<<7)
1505#define MEMCTL_TGT_VID_MASK 0x007f
1506#define MEMIHYST 0x1117c
1507#define MEMINTREN 0x11180 /* 16 bits */
1508#define MEMINT_RSEXIT_EN (1<<8)
1509#define MEMINT_CX_SUPR_EN (1<<7)
1510#define MEMINT_CONT_BUSY_EN (1<<6)
1511#define MEMINT_AVG_BUSY_EN (1<<5)
1512#define MEMINT_EVAL_CHG_EN (1<<4)
1513#define MEMINT_MON_IDLE_EN (1<<3)
1514#define MEMINT_UP_EVAL_EN (1<<2)
1515#define MEMINT_DOWN_EVAL_EN (1<<1)
1516#define MEMINT_SW_CMD_EN (1<<0)
1517#define MEMINTRSTR 0x11182 /* 16 bits */
1518#define MEM_RSEXIT_MASK 0xc000
1519#define MEM_RSEXIT_SHIFT 14
1520#define MEM_CONT_BUSY_MASK 0x3000
1521#define MEM_CONT_BUSY_SHIFT 12
1522#define MEM_AVG_BUSY_MASK 0x0c00
1523#define MEM_AVG_BUSY_SHIFT 10
1524#define MEM_EVAL_CHG_MASK 0x0300
1525#define MEM_EVAL_BUSY_SHIFT 8
1526#define MEM_MON_IDLE_MASK 0x00c0
1527#define MEM_MON_IDLE_SHIFT 6
1528#define MEM_UP_EVAL_MASK 0x0030
1529#define MEM_UP_EVAL_SHIFT 4
1530#define MEM_DOWN_EVAL_MASK 0x000c
1531#define MEM_DOWN_EVAL_SHIFT 2
1532#define MEM_SW_CMD_MASK 0x0003
1533#define MEM_INT_STEER_GFX 0
1534#define MEM_INT_STEER_CMR 1
1535#define MEM_INT_STEER_SMI 2
1536#define MEM_INT_STEER_SCI 3
1537#define MEMINTRSTS 0x11184
1538#define MEMINT_RSEXIT (1<<7)
1539#define MEMINT_CONT_BUSY (1<<6)
1540#define MEMINT_AVG_BUSY (1<<5)
1541#define MEMINT_EVAL_CHG (1<<4)
1542#define MEMINT_MON_IDLE (1<<3)
1543#define MEMINT_UP_EVAL (1<<2)
1544#define MEMINT_DOWN_EVAL (1<<1)
1545#define MEMINT_SW_CMD (1<<0)
1546#define MEMMODECTL 0x11190
1547#define MEMMODE_BOOST_EN (1<<31)
1548#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1549#define MEMMODE_BOOST_FREQ_SHIFT 24
1550#define MEMMODE_IDLE_MODE_MASK 0x00030000
1551#define MEMMODE_IDLE_MODE_SHIFT 16
1552#define MEMMODE_IDLE_MODE_EVAL 0
1553#define MEMMODE_IDLE_MODE_CONT 1
1554#define MEMMODE_HWIDLE_EN (1<<15)
1555#define MEMMODE_SWMODE_EN (1<<14)
1556#define MEMMODE_RCLK_GATE (1<<13)
1557#define MEMMODE_HW_UPDATE (1<<12)
1558#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1559#define MEMMODE_FSTART_SHIFT 8
1560#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1561#define MEMMODE_FMAX_SHIFT 4
1562#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1563#define RCBMAXAVG 0x1119c
1564#define MEMSWCTL2 0x1119e /* Cantiga only */
1565#define SWMEMCMD_RENDER_OFF (0 << 13)
1566#define SWMEMCMD_RENDER_ON (1 << 13)
1567#define SWMEMCMD_SWFREQ (2 << 13)
1568#define SWMEMCMD_TARVID (3 << 13)
1569#define SWMEMCMD_VRM_OFF (4 << 13)
1570#define SWMEMCMD_VRM_ON (5 << 13)
1571#define CMDSTS (1<<12)
1572#define SFCAVM (1<<11)
1573#define SWFREQ_MASK 0x0380 /* P0-7 */
1574#define SWFREQ_SHIFT 7
1575#define TARVID_MASK 0x001f
1576#define MEMSTAT_CTG 0x111a0
1577#define RCBMINAVG 0x111a0
1578#define RCUPEI 0x111b0
1579#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08001580#define RSTDBYCTL 0x111b8
1581#define RS1EN (1<<31)
1582#define RS2EN (1<<30)
1583#define RS3EN (1<<29)
1584#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1585#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1586#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1587#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1588#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1589#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1590#define RSX_STATUS_MASK (7<<20)
1591#define RSX_STATUS_ON (0<<20)
1592#define RSX_STATUS_RC1 (1<<20)
1593#define RSX_STATUS_RC1E (2<<20)
1594#define RSX_STATUS_RS1 (3<<20)
1595#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1596#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1597#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1598#define RSX_STATUS_RSVD2 (7<<20)
1599#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1600#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1601#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1602#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1603#define RS1CONTSAV_MASK (3<<14)
1604#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1605#define RS1CONTSAV_RSVD (1<<14)
1606#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1607#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1608#define NORMSLEXLAT_MASK (3<<12)
1609#define SLOW_RS123 (0<<12)
1610#define SLOW_RS23 (1<<12)
1611#define SLOW_RS3 (2<<12)
1612#define NORMAL_RS123 (3<<12)
1613#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1614#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1615#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1616#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1617#define RS_CSTATE_MASK (3<<4)
1618#define RS_CSTATE_C367_RS1 (0<<4)
1619#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1620#define RS_CSTATE_RSVD (2<<4)
1621#define RS_CSTATE_C367_RS2 (3<<4)
1622#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1623#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08001624#define VIDCTL 0x111c0
1625#define VIDSTS 0x111c8
1626#define VIDSTART 0x111cc /* 8 bits */
1627#define MEMSTAT_ILK 0x111f8
1628#define MEMSTAT_VID_MASK 0x7f00
1629#define MEMSTAT_VID_SHIFT 8
1630#define MEMSTAT_PSTATE_MASK 0x00f8
1631#define MEMSTAT_PSTATE_SHIFT 3
1632#define MEMSTAT_MON_ACTV (1<<2)
1633#define MEMSTAT_SRC_CTL_MASK 0x0003
1634#define MEMSTAT_SRC_CTL_CORE 0
1635#define MEMSTAT_SRC_CTL_TRB 1
1636#define MEMSTAT_SRC_CTL_THM 2
1637#define MEMSTAT_SRC_CTL_STDBY 3
1638#define RCPREVBSYTUPAVG 0x113b8
1639#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07001640#define PMMISC 0x11214
1641#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07001642#define SDEW 0x1124c
1643#define CSIEW0 0x11250
1644#define CSIEW1 0x11254
1645#define CSIEW2 0x11258
1646#define PEW 0x1125c
1647#define DEW 0x11270
1648#define MCHAFE 0x112c0
1649#define CSIEC 0x112e0
1650#define DMIEC 0x112e4
1651#define DDREC 0x112e8
1652#define PEG0EC 0x112ec
1653#define PEG1EC 0x112f0
1654#define GFXEC 0x112f4
1655#define RPPREVBSYTUPAVG 0x113b8
1656#define RPPREVBSYTDNAVG 0x113bc
1657#define ECR 0x11600
1658#define ECR_GPFE (1<<31)
1659#define ECR_IMONE (1<<30)
1660#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1661#define OGW0 0x11608
1662#define OGW1 0x1160c
1663#define EG0 0x11610
1664#define EG1 0x11614
1665#define EG2 0x11618
1666#define EG3 0x1161c
1667#define EG4 0x11620
1668#define EG5 0x11624
1669#define EG6 0x11628
1670#define EG7 0x1162c
1671#define PXW 0x11664
1672#define PXWL 0x11680
1673#define LCFUSE02 0x116c0
1674#define LCFUSE_HIV_MASK 0x000000ff
1675#define CSIPLL0 0x12c10
1676#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08001677#define PEG_BAND_GAP_DATA 0x14d68
1678
Chris Wilsonc4de7b02012-07-02 11:51:03 -03001679#define GEN6_GT_THREAD_STATUS_REG 0x13805c
1680#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
1681#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
1682
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001683#define GEN6_GT_PERF_STATUS 0x145948
1684#define GEN6_RP_STATE_LIMITS 0x145994
1685#define GEN6_RP_STATE_CAP 0x145998
1686
Jesse Barnes585fb112008-07-29 11:54:06 -07001687/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001688 * Logical Context regs
1689 */
1690#define CCID 0x2180
1691#define CCID_EN (1<<0)
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001692#define CXT_SIZE 0x21a0
1693#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
1694#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
1695#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
1696#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
1697#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
1698#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_POWER_SIZE(cxt_reg) + \
1699 GEN6_CXT_RING_SIZE(cxt_reg) + \
1700 GEN6_CXT_RENDER_SIZE(cxt_reg) + \
1701 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
1702 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001703#define GEN7_CXT_SIZE 0x21a8
Ben Widawsky6a4ea122012-07-18 10:10:10 -07001704#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
1705#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001706#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
1707#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
1708#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
1709#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
Ben Widawsky6a4ea122012-07-18 10:10:10 -07001710#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_POWER_SIZE(ctx_reg) + \
1711 GEN7_CXT_RING_SIZE(ctx_reg) + \
1712 GEN7_CXT_RENDER_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001713 GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
1714 GEN7_CXT_GT1_SIZE(ctx_reg) + \
1715 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawsky2e4291e2012-07-24 20:47:30 -07001716#define HSW_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 26) & 0x3f)
1717#define HSW_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 23) & 0x7)
1718#define HSW_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 15) & 0xff)
1719#define HSW_CXT_TOTAL_SIZE(ctx_reg) (HSW_CXT_POWER_SIZE(ctx_reg) + \
1720 HSW_CXT_RING_SIZE(ctx_reg) + \
1721 HSW_CXT_RENDER_SIZE(ctx_reg) + \
1722 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
1723
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001724
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001725/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001726 * Overlay regs
1727 */
1728
1729#define OVADD 0x30000
1730#define DOVSTA 0x30008
1731#define OC_BUF (0x3<<20)
1732#define OGAMC5 0x30010
1733#define OGAMC4 0x30014
1734#define OGAMC3 0x30018
1735#define OGAMC2 0x3001c
1736#define OGAMC1 0x30020
1737#define OGAMC0 0x30024
1738
1739/*
1740 * Display engine regs
1741 */
1742
1743/* Pipe A timing regs */
Ville Syrjälä4e8e7eb2013-01-24 15:29:46 +02001744#define _HTOTAL_A (dev_priv->info->display_mmio_offset + 0x60000)
1745#define _HBLANK_A (dev_priv->info->display_mmio_offset + 0x60004)
1746#define _HSYNC_A (dev_priv->info->display_mmio_offset + 0x60008)
1747#define _VTOTAL_A (dev_priv->info->display_mmio_offset + 0x6000c)
1748#define _VBLANK_A (dev_priv->info->display_mmio_offset + 0x60010)
1749#define _VSYNC_A (dev_priv->info->display_mmio_offset + 0x60014)
1750#define _PIPEASRC (dev_priv->info->display_mmio_offset + 0x6001c)
1751#define _BCLRPAT_A (dev_priv->info->display_mmio_offset + 0x60020)
1752#define _VSYNCSHIFT_A (dev_priv->info->display_mmio_offset + 0x60028)
Jesse Barnes585fb112008-07-29 11:54:06 -07001753
1754/* Pipe B timing regs */
Ville Syrjälä4e8e7eb2013-01-24 15:29:46 +02001755#define _HTOTAL_B (dev_priv->info->display_mmio_offset + 0x61000)
1756#define _HBLANK_B (dev_priv->info->display_mmio_offset + 0x61004)
1757#define _HSYNC_B (dev_priv->info->display_mmio_offset + 0x61008)
1758#define _VTOTAL_B (dev_priv->info->display_mmio_offset + 0x6100c)
1759#define _VBLANK_B (dev_priv->info->display_mmio_offset + 0x61010)
1760#define _VSYNC_B (dev_priv->info->display_mmio_offset + 0x61014)
1761#define _PIPEBSRC (dev_priv->info->display_mmio_offset + 0x6101c)
1762#define _BCLRPAT_B (dev_priv->info->display_mmio_offset + 0x61020)
1763#define _VSYNCSHIFT_B (dev_priv->info->display_mmio_offset + 0x61028)
Daniel Vetter0529a0d2012-01-28 14:49:24 +01001764
Jesse Barnes585fb112008-07-29 11:54:06 -07001765
Paulo Zanonife2b8f92012-10-23 18:30:02 -02001766#define HTOTAL(trans) _TRANSCODER(trans, _HTOTAL_A, _HTOTAL_B)
1767#define HBLANK(trans) _TRANSCODER(trans, _HBLANK_A, _HBLANK_B)
1768#define HSYNC(trans) _TRANSCODER(trans, _HSYNC_A, _HSYNC_B)
1769#define VTOTAL(trans) _TRANSCODER(trans, _VTOTAL_A, _VTOTAL_B)
1770#define VBLANK(trans) _TRANSCODER(trans, _VBLANK_A, _VBLANK_B)
1771#define VSYNC(trans) _TRANSCODER(trans, _VSYNC_A, _VSYNC_B)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001772#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02001773#define VSYNCSHIFT(trans) _TRANSCODER(trans, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01001774
Jesse Barnes585fb112008-07-29 11:54:06 -07001775/* VGA port control */
1776#define ADPA 0x61100
Daniel Vetterebc0fd82012-07-11 16:27:56 +02001777#define PCH_ADPA 0xe1100
Daniel Vetter540a8952012-07-11 16:27:57 +02001778#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02001779
Jesse Barnes585fb112008-07-29 11:54:06 -07001780#define ADPA_DAC_ENABLE (1<<31)
1781#define ADPA_DAC_DISABLE 0
1782#define ADPA_PIPE_SELECT_MASK (1<<30)
1783#define ADPA_PIPE_A_SELECT 0
1784#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07001785#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02001786/* CPT uses bits 29:30 for pch transcoder select */
1787#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
1788#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
1789#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
1790#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
1791#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
1792#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
1793#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
1794#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
1795#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
1796#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
1797#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
1798#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
1799#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
1800#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
1801#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
1802#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
1803#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
1804#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
1805#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07001806#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1807#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01001808#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07001809#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01001810#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07001811#define ADPA_HSYNC_CNTL_ENABLE 0
1812#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1813#define ADPA_VSYNC_ACTIVE_LOW 0
1814#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1815#define ADPA_HSYNC_ACTIVE_LOW 0
1816#define ADPA_DPMS_MASK (~(3<<10))
1817#define ADPA_DPMS_ON (0<<10)
1818#define ADPA_DPMS_SUSPEND (1<<10)
1819#define ADPA_DPMS_STANDBY (2<<10)
1820#define ADPA_DPMS_OFF (3<<10)
1821
Chris Wilson939fe4d2010-10-09 10:33:26 +01001822
Jesse Barnes585fb112008-07-29 11:54:06 -07001823/* Hotplug control (945+ only) */
Ville Syrjälä67d62c52013-01-24 15:29:44 +02001824#define PORT_HOTPLUG_EN (dev_priv->info->display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01001825#define PORTB_HOTPLUG_INT_EN (1 << 29)
1826#define PORTC_HOTPLUG_INT_EN (1 << 28)
1827#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07001828#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1829#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1830#define TV_HOTPLUG_INT_EN (1 << 18)
1831#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05001832#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
1833 PORTC_HOTPLUG_INT_EN | \
1834 PORTD_HOTPLUG_INT_EN | \
1835 SDVOC_HOTPLUG_INT_EN | \
1836 SDVOB_HOTPLUG_INT_EN | \
1837 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07001838#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08001839#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1840/* must use period 64 on GM45 according to docs */
1841#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1842#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1843#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1844#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1845#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1846#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1847#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1848#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1849#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1850#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1851#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1852#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07001853
Ville Syrjälä67d62c52013-01-24 15:29:44 +02001854#define PORT_HOTPLUG_STAT (dev_priv->info->display_mmio_offset + 0x61114)
Chris Wilson10f76a32012-05-11 18:01:32 +01001855/* HDMI/DP bits are gen4+ */
Daniel Vetter26739f12013-02-07 12:42:32 +01001856#define PORTB_HOTPLUG_LIVE_STATUS (1 << 29)
1857#define PORTC_HOTPLUG_LIVE_STATUS (1 << 28)
1858#define PORTD_HOTPLUG_LIVE_STATUS (1 << 27)
1859#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
1860#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
1861#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01001862/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07001863#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1864#define TV_HOTPLUG_INT_STATUS (1 << 10)
1865#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1866#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1867#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1868#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Chris Wilson084b6122012-05-11 18:01:33 +01001869/* SDVO is different across gen3/4 */
1870#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
1871#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
1872#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
1873#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
1874#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
1875#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05001876#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
1877 SDVOB_HOTPLUG_INT_STATUS_G4X | \
1878 SDVOC_HOTPLUG_INT_STATUS_G4X | \
1879 PORTB_HOTPLUG_INT_STATUS | \
1880 PORTC_HOTPLUG_INT_STATUS | \
1881 PORTD_HOTPLUG_INT_STATUS)
1882
1883#define HOTPLUG_INT_STATUS_I965 (CRT_HOTPLUG_INT_STATUS | \
1884 SDVOB_HOTPLUG_INT_STATUS_I965 | \
1885 SDVOC_HOTPLUG_INT_STATUS_I965 | \
1886 PORTB_HOTPLUG_INT_STATUS | \
1887 PORTC_HOTPLUG_INT_STATUS | \
1888 PORTD_HOTPLUG_INT_STATUS)
1889
1890#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
1891 SDVOB_HOTPLUG_INT_STATUS_I915 | \
1892 SDVOC_HOTPLUG_INT_STATUS_I915 | \
1893 PORTB_HOTPLUG_INT_STATUS | \
1894 PORTC_HOTPLUG_INT_STATUS | \
1895 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07001896
Paulo Zanonic20cd312013-02-19 16:21:45 -03001897/* SDVO and HDMI port control.
1898 * The same register may be used for SDVO or HDMI */
1899#define GEN3_SDVOB 0x61140
1900#define GEN3_SDVOC 0x61160
1901#define GEN4_HDMIB GEN3_SDVOB
1902#define GEN4_HDMIC GEN3_SDVOC
1903#define PCH_SDVOB 0xe1140
1904#define PCH_HDMIB PCH_SDVOB
1905#define PCH_HDMIC 0xe1150
1906#define PCH_HDMID 0xe1160
1907
1908/* Gen 3 SDVO bits: */
1909#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001910#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
1911#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03001912#define SDVO_PIPE_B_SELECT (1 << 30)
1913#define SDVO_STALL_SELECT (1 << 29)
1914#define SDVO_INTERRUPT_ENABLE (1 << 26)
Jesse Barnes585fb112008-07-29 11:54:06 -07001915/**
1916 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07001917 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07001918 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1919 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03001920#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07001921#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03001922#define SDVO_PHASE_SELECT_MASK (15 << 19)
1923#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1924#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1925#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
1926#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
1927#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
1928#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07001929/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03001930#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
1931 SDVO_INTERRUPT_ENABLE)
1932#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
1933
1934/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001935#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03001936#define SDVO_ENCODING_SDVO (0 << 10)
1937#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001938#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
1939#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001940#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03001941#define SDVO_AUDIO_ENABLE (1 << 6)
1942/* VSYNC/HSYNC bits new with 965, default is to be set */
1943#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1944#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
1945
1946/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001947#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03001948#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
1949
1950/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001951#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
1952#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03001953
Jesse Barnes585fb112008-07-29 11:54:06 -07001954
1955/* DVO port control */
1956#define DVOA 0x61120
1957#define DVOB 0x61140
1958#define DVOC 0x61160
1959#define DVO_ENABLE (1 << 31)
1960#define DVO_PIPE_B_SELECT (1 << 30)
1961#define DVO_PIPE_STALL_UNUSED (0 << 28)
1962#define DVO_PIPE_STALL (1 << 28)
1963#define DVO_PIPE_STALL_TV (2 << 28)
1964#define DVO_PIPE_STALL_MASK (3 << 28)
1965#define DVO_USE_VGA_SYNC (1 << 15)
1966#define DVO_DATA_ORDER_I740 (0 << 14)
1967#define DVO_DATA_ORDER_FP (1 << 14)
1968#define DVO_VSYNC_DISABLE (1 << 11)
1969#define DVO_HSYNC_DISABLE (1 << 10)
1970#define DVO_VSYNC_TRISTATE (1 << 9)
1971#define DVO_HSYNC_TRISTATE (1 << 8)
1972#define DVO_BORDER_ENABLE (1 << 7)
1973#define DVO_DATA_ORDER_GBRG (1 << 6)
1974#define DVO_DATA_ORDER_RGGB (0 << 6)
1975#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1976#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1977#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1978#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1979#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1980#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1981#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1982#define DVO_PRESERVE_MASK (0x7<<24)
1983#define DVOA_SRCDIM 0x61124
1984#define DVOB_SRCDIM 0x61144
1985#define DVOC_SRCDIM 0x61164
1986#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1987#define DVO_SRCDIM_VERTICAL_SHIFT 0
1988
1989/* LVDS port control */
1990#define LVDS 0x61180
1991/*
1992 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1993 * the DPLL semantics change when the LVDS is assigned to that pipe.
1994 */
1995#define LVDS_PORT_EN (1 << 31)
1996/* Selects pipe B for LVDS data. Must be set on pre-965. */
1997#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001998#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07001999#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08002000/* LVDS dithering flag on 965/g4x platform */
2001#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08002002/* LVDS sync polarity flags. Set to invert (i.e. negative) */
2003#define LVDS_VSYNC_POLARITY (1 << 21)
2004#define LVDS_HSYNC_POLARITY (1 << 20)
2005
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08002006/* Enable border for unscaled (or aspect-scaled) display */
2007#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07002008/*
2009 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2010 * pixel.
2011 */
2012#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2013#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2014#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2015/*
2016 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2017 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2018 * on.
2019 */
2020#define LVDS_A3_POWER_MASK (3 << 6)
2021#define LVDS_A3_POWER_DOWN (0 << 6)
2022#define LVDS_A3_POWER_UP (3 << 6)
2023/*
2024 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2025 * is set.
2026 */
2027#define LVDS_CLKB_POWER_MASK (3 << 4)
2028#define LVDS_CLKB_POWER_DOWN (0 << 4)
2029#define LVDS_CLKB_POWER_UP (3 << 4)
2030/*
2031 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2032 * setting for whether we are in dual-channel mode. The B3 pair will
2033 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2034 */
2035#define LVDS_B0B3_POWER_MASK (3 << 2)
2036#define LVDS_B0B3_POWER_DOWN (0 << 2)
2037#define LVDS_B0B3_POWER_UP (3 << 2)
2038
David Härdeman3c17fe42010-09-24 21:44:32 +02002039/* Video Data Island Packet control */
2040#define VIDEO_DIP_DATA 0x61178
Paulo Zanoniadf00b22012-09-25 13:23:34 -03002041/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2042 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2043 * of the infoframe structure specified by CEA-861. */
2044#define VIDEO_DIP_DATA_SIZE 32
David Härdeman3c17fe42010-09-24 21:44:32 +02002045#define VIDEO_DIP_CTL 0x61170
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002046/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02002047#define VIDEO_DIP_ENABLE (1 << 31)
2048#define VIDEO_DIP_PORT_B (1 << 29)
2049#define VIDEO_DIP_PORT_C (2 << 29)
Paulo Zanoni4e89ee12012-05-04 17:18:26 -03002050#define VIDEO_DIP_PORT_D (3 << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03002051#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002052#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02002053#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2054#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002055#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02002056#define VIDEO_DIP_ENABLE_SPD (8 << 21)
2057#define VIDEO_DIP_SELECT_AVI (0 << 19)
2058#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2059#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07002060#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02002061#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2062#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2063#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03002064#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002065/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002066#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2067#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002068#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002069#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2070#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002071#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02002072
Jesse Barnes585fb112008-07-29 11:54:06 -07002073/* Panel power sequencing */
2074#define PP_STATUS 0x61200
2075#define PP_ON (1 << 31)
2076/*
2077 * Indicates that all dependencies of the panel are on:
2078 *
2079 * - PLL enabled
2080 * - pipe enabled
2081 * - LVDS/DVOB/DVOC on
2082 */
2083#define PP_READY (1 << 30)
2084#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07002085#define PP_SEQUENCE_POWER_UP (1 << 28)
2086#define PP_SEQUENCE_POWER_DOWN (2 << 28)
2087#define PP_SEQUENCE_MASK (3 << 28)
2088#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002089#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002090#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07002091#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2092#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2093#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2094#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2095#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2096#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2097#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2098#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2099#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002100#define PP_CONTROL 0x61204
2101#define POWER_TARGET_ON (1 << 0)
2102#define PP_ON_DELAYS 0x61208
2103#define PP_OFF_DELAYS 0x6120c
2104#define PP_DIVISOR 0x61210
2105
2106/* Panel fitting */
Ville Syrjälä7e470ab2013-01-24 15:29:43 +02002107#define PFIT_CONTROL (dev_priv->info->display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07002108#define PFIT_ENABLE (1 << 31)
2109#define PFIT_PIPE_MASK (3 << 29)
2110#define PFIT_PIPE_SHIFT 29
2111#define VERT_INTERP_DISABLE (0 << 10)
2112#define VERT_INTERP_BILINEAR (1 << 10)
2113#define VERT_INTERP_MASK (3 << 10)
2114#define VERT_AUTO_SCALE (1 << 9)
2115#define HORIZ_INTERP_DISABLE (0 << 6)
2116#define HORIZ_INTERP_BILINEAR (1 << 6)
2117#define HORIZ_INTERP_MASK (3 << 6)
2118#define HORIZ_AUTO_SCALE (1 << 5)
2119#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002120#define PFIT_FILTER_FUZZY (0 << 24)
2121#define PFIT_SCALING_AUTO (0 << 26)
2122#define PFIT_SCALING_PROGRAMMED (1 << 26)
2123#define PFIT_SCALING_PILLAR (2 << 26)
2124#define PFIT_SCALING_LETTER (3 << 26)
Ville Syrjälä7e470ab2013-01-24 15:29:43 +02002125#define PFIT_PGM_RATIOS (dev_priv->info->display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002126/* Pre-965 */
2127#define PFIT_VERT_SCALE_SHIFT 20
2128#define PFIT_VERT_SCALE_MASK 0xfff00000
2129#define PFIT_HORIZ_SCALE_SHIFT 4
2130#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2131/* 965+ */
2132#define PFIT_VERT_SCALE_SHIFT_965 16
2133#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2134#define PFIT_HORIZ_SCALE_SHIFT_965 0
2135#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2136
Ville Syrjälä7e470ab2013-01-24 15:29:43 +02002137#define PFIT_AUTO_RATIOS (dev_priv->info->display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07002138
2139/* Backlight control */
Jesse Barnes12569ad2013-03-08 10:45:59 -08002140#define BLC_PWM_CTL2 (dev_priv->info->display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02002141#define BLM_PWM_ENABLE (1 << 31)
2142#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
2143#define BLM_PIPE_SELECT (1 << 29)
2144#define BLM_PIPE_SELECT_IVB (3 << 29)
2145#define BLM_PIPE_A (0 << 29)
2146#define BLM_PIPE_B (1 << 29)
2147#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03002148#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
2149#define BLM_TRANSCODER_B BLM_PIPE_B
2150#define BLM_TRANSCODER_C BLM_PIPE_C
2151#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02002152#define BLM_PIPE(pipe) ((pipe) << 29)
2153#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
2154#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
2155#define BLM_PHASE_IN_ENABLE (1 << 25)
2156#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
2157#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
2158#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
2159#define BLM_PHASE_IN_COUNT_SHIFT (8)
2160#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
2161#define BLM_PHASE_IN_INCR_SHIFT (0)
2162#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Jesse Barnes12569ad2013-03-08 10:45:59 -08002163#define BLC_PWM_CTL (dev_priv->info->display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01002164/*
2165 * This is the most significant 15 bits of the number of backlight cycles in a
2166 * complete cycle of the modulated backlight control.
2167 *
2168 * The actual value is this field multiplied by two.
2169 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02002170#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
2171#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
2172#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002173/*
2174 * This is the number of cycles out of the backlight modulation cycle for which
2175 * the backlight is on.
2176 *
2177 * This field must be no greater than the number of cycles in the complete
2178 * backlight modulation cycle.
2179 */
2180#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
2181#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02002182#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
2183#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002184
Jesse Barnes12569ad2013-03-08 10:45:59 -08002185#define BLC_HIST_CTL (dev_priv->info->display_mmio_offset + 0x61260)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07002186
Daniel Vetter7cf41602012-06-05 10:07:09 +02002187/* New registers for PCH-split platforms. Safe where new bits show up, the
2188 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2189#define BLC_PWM_CPU_CTL2 0x48250
2190#define BLC_PWM_CPU_CTL 0x48254
2191
2192/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2193 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2194#define BLC_PWM_PCH_CTL1 0xc8250
Daniel Vetter4b4147c2012-07-11 00:31:06 +02002195#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02002196#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2197#define BLM_PCH_POLARITY (1 << 29)
2198#define BLC_PWM_PCH_CTL2 0xc8254
2199
Jesse Barnes585fb112008-07-29 11:54:06 -07002200/* TV port control */
2201#define TV_CTL 0x68000
2202/** Enables the TV encoder */
2203# define TV_ENC_ENABLE (1 << 31)
2204/** Sources the TV encoder input from pipe B instead of A. */
2205# define TV_ENC_PIPEB_SELECT (1 << 30)
2206/** Outputs composite video (DAC A only) */
2207# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
2208/** Outputs SVideo video (DAC B/C) */
2209# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
2210/** Outputs Component video (DAC A/B/C) */
2211# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
2212/** Outputs Composite and SVideo (DAC A/B/C) */
2213# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
2214# define TV_TRILEVEL_SYNC (1 << 21)
2215/** Enables slow sync generation (945GM only) */
2216# define TV_SLOW_SYNC (1 << 20)
2217/** Selects 4x oversampling for 480i and 576p */
2218# define TV_OVERSAMPLE_4X (0 << 18)
2219/** Selects 2x oversampling for 720p and 1080i */
2220# define TV_OVERSAMPLE_2X (1 << 18)
2221/** Selects no oversampling for 1080p */
2222# define TV_OVERSAMPLE_NONE (2 << 18)
2223/** Selects 8x oversampling */
2224# define TV_OVERSAMPLE_8X (3 << 18)
2225/** Selects progressive mode rather than interlaced */
2226# define TV_PROGRESSIVE (1 << 17)
2227/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
2228# define TV_PAL_BURST (1 << 16)
2229/** Field for setting delay of Y compared to C */
2230# define TV_YC_SKEW_MASK (7 << 12)
2231/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
2232# define TV_ENC_SDP_FIX (1 << 11)
2233/**
2234 * Enables a fix for the 915GM only.
2235 *
2236 * Not sure what it does.
2237 */
2238# define TV_ENC_C0_FIX (1 << 10)
2239/** Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08002240# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07002241# define TV_FUSE_STATE_MASK (3 << 4)
2242/** Read-only state that reports all features enabled */
2243# define TV_FUSE_STATE_ENABLED (0 << 4)
2244/** Read-only state that reports that Macrovision is disabled in hardware*/
2245# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
2246/** Read-only state that reports that TV-out is disabled in hardware. */
2247# define TV_FUSE_STATE_DISABLED (2 << 4)
2248/** Normal operation */
2249# define TV_TEST_MODE_NORMAL (0 << 0)
2250/** Encoder test pattern 1 - combo pattern */
2251# define TV_TEST_MODE_PATTERN_1 (1 << 0)
2252/** Encoder test pattern 2 - full screen vertical 75% color bars */
2253# define TV_TEST_MODE_PATTERN_2 (2 << 0)
2254/** Encoder test pattern 3 - full screen horizontal 75% color bars */
2255# define TV_TEST_MODE_PATTERN_3 (3 << 0)
2256/** Encoder test pattern 4 - random noise */
2257# define TV_TEST_MODE_PATTERN_4 (4 << 0)
2258/** Encoder test pattern 5 - linear color ramps */
2259# define TV_TEST_MODE_PATTERN_5 (5 << 0)
2260/**
2261 * This test mode forces the DACs to 50% of full output.
2262 *
2263 * This is used for load detection in combination with TVDAC_SENSE_MASK
2264 */
2265# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
2266# define TV_TEST_MODE_MASK (7 << 0)
2267
2268#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01002269# define TV_DAC_SAVE 0x00ffff00
Jesse Barnes585fb112008-07-29 11:54:06 -07002270/**
2271 * Reports that DAC state change logic has reported change (RO).
2272 *
2273 * This gets cleared when TV_DAC_STATE_EN is cleared
2274*/
2275# define TVDAC_STATE_CHG (1 << 31)
2276# define TVDAC_SENSE_MASK (7 << 28)
2277/** Reports that DAC A voltage is above the detect threshold */
2278# define TVDAC_A_SENSE (1 << 30)
2279/** Reports that DAC B voltage is above the detect threshold */
2280# define TVDAC_B_SENSE (1 << 29)
2281/** Reports that DAC C voltage is above the detect threshold */
2282# define TVDAC_C_SENSE (1 << 28)
2283/**
2284 * Enables DAC state detection logic, for load-based TV detection.
2285 *
2286 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2287 * to off, for load detection to work.
2288 */
2289# define TVDAC_STATE_CHG_EN (1 << 27)
2290/** Sets the DAC A sense value to high */
2291# define TVDAC_A_SENSE_CTL (1 << 26)
2292/** Sets the DAC B sense value to high */
2293# define TVDAC_B_SENSE_CTL (1 << 25)
2294/** Sets the DAC C sense value to high */
2295# define TVDAC_C_SENSE_CTL (1 << 24)
2296/** Overrides the ENC_ENABLE and DAC voltage levels */
2297# define DAC_CTL_OVERRIDE (1 << 7)
2298/** Sets the slew rate. Must be preserved in software */
2299# define ENC_TVDAC_SLEW_FAST (1 << 6)
2300# define DAC_A_1_3_V (0 << 4)
2301# define DAC_A_1_1_V (1 << 4)
2302# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08002303# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002304# define DAC_B_1_3_V (0 << 2)
2305# define DAC_B_1_1_V (1 << 2)
2306# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08002307# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002308# define DAC_C_1_3_V (0 << 0)
2309# define DAC_C_1_1_V (1 << 0)
2310# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08002311# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002312
2313/**
2314 * CSC coefficients are stored in a floating point format with 9 bits of
2315 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2316 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2317 * -1 (0x3) being the only legal negative value.
2318 */
2319#define TV_CSC_Y 0x68010
2320# define TV_RY_MASK 0x07ff0000
2321# define TV_RY_SHIFT 16
2322# define TV_GY_MASK 0x00000fff
2323# define TV_GY_SHIFT 0
2324
2325#define TV_CSC_Y2 0x68014
2326# define TV_BY_MASK 0x07ff0000
2327# define TV_BY_SHIFT 16
2328/**
2329 * Y attenuation for component video.
2330 *
2331 * Stored in 1.9 fixed point.
2332 */
2333# define TV_AY_MASK 0x000003ff
2334# define TV_AY_SHIFT 0
2335
2336#define TV_CSC_U 0x68018
2337# define TV_RU_MASK 0x07ff0000
2338# define TV_RU_SHIFT 16
2339# define TV_GU_MASK 0x000007ff
2340# define TV_GU_SHIFT 0
2341
2342#define TV_CSC_U2 0x6801c
2343# define TV_BU_MASK 0x07ff0000
2344# define TV_BU_SHIFT 16
2345/**
2346 * U attenuation for component video.
2347 *
2348 * Stored in 1.9 fixed point.
2349 */
2350# define TV_AU_MASK 0x000003ff
2351# define TV_AU_SHIFT 0
2352
2353#define TV_CSC_V 0x68020
2354# define TV_RV_MASK 0x0fff0000
2355# define TV_RV_SHIFT 16
2356# define TV_GV_MASK 0x000007ff
2357# define TV_GV_SHIFT 0
2358
2359#define TV_CSC_V2 0x68024
2360# define TV_BV_MASK 0x07ff0000
2361# define TV_BV_SHIFT 16
2362/**
2363 * V attenuation for component video.
2364 *
2365 * Stored in 1.9 fixed point.
2366 */
2367# define TV_AV_MASK 0x000007ff
2368# define TV_AV_SHIFT 0
2369
2370#define TV_CLR_KNOBS 0x68028
2371/** 2s-complement brightness adjustment */
2372# define TV_BRIGHTNESS_MASK 0xff000000
2373# define TV_BRIGHTNESS_SHIFT 24
2374/** Contrast adjustment, as a 2.6 unsigned floating point number */
2375# define TV_CONTRAST_MASK 0x00ff0000
2376# define TV_CONTRAST_SHIFT 16
2377/** Saturation adjustment, as a 2.6 unsigned floating point number */
2378# define TV_SATURATION_MASK 0x0000ff00
2379# define TV_SATURATION_SHIFT 8
2380/** Hue adjustment, as an integer phase angle in degrees */
2381# define TV_HUE_MASK 0x000000ff
2382# define TV_HUE_SHIFT 0
2383
2384#define TV_CLR_LEVEL 0x6802c
2385/** Controls the DAC level for black */
2386# define TV_BLACK_LEVEL_MASK 0x01ff0000
2387# define TV_BLACK_LEVEL_SHIFT 16
2388/** Controls the DAC level for blanking */
2389# define TV_BLANK_LEVEL_MASK 0x000001ff
2390# define TV_BLANK_LEVEL_SHIFT 0
2391
2392#define TV_H_CTL_1 0x68030
2393/** Number of pixels in the hsync. */
2394# define TV_HSYNC_END_MASK 0x1fff0000
2395# define TV_HSYNC_END_SHIFT 16
2396/** Total number of pixels minus one in the line (display and blanking). */
2397# define TV_HTOTAL_MASK 0x00001fff
2398# define TV_HTOTAL_SHIFT 0
2399
2400#define TV_H_CTL_2 0x68034
2401/** Enables the colorburst (needed for non-component color) */
2402# define TV_BURST_ENA (1 << 31)
2403/** Offset of the colorburst from the start of hsync, in pixels minus one. */
2404# define TV_HBURST_START_SHIFT 16
2405# define TV_HBURST_START_MASK 0x1fff0000
2406/** Length of the colorburst */
2407# define TV_HBURST_LEN_SHIFT 0
2408# define TV_HBURST_LEN_MASK 0x0001fff
2409
2410#define TV_H_CTL_3 0x68038
2411/** End of hblank, measured in pixels minus one from start of hsync */
2412# define TV_HBLANK_END_SHIFT 16
2413# define TV_HBLANK_END_MASK 0x1fff0000
2414/** Start of hblank, measured in pixels minus one from start of hsync */
2415# define TV_HBLANK_START_SHIFT 0
2416# define TV_HBLANK_START_MASK 0x0001fff
2417
2418#define TV_V_CTL_1 0x6803c
2419/** XXX */
2420# define TV_NBR_END_SHIFT 16
2421# define TV_NBR_END_MASK 0x07ff0000
2422/** XXX */
2423# define TV_VI_END_F1_SHIFT 8
2424# define TV_VI_END_F1_MASK 0x00003f00
2425/** XXX */
2426# define TV_VI_END_F2_SHIFT 0
2427# define TV_VI_END_F2_MASK 0x0000003f
2428
2429#define TV_V_CTL_2 0x68040
2430/** Length of vsync, in half lines */
2431# define TV_VSYNC_LEN_MASK 0x07ff0000
2432# define TV_VSYNC_LEN_SHIFT 16
2433/** Offset of the start of vsync in field 1, measured in one less than the
2434 * number of half lines.
2435 */
2436# define TV_VSYNC_START_F1_MASK 0x00007f00
2437# define TV_VSYNC_START_F1_SHIFT 8
2438/**
2439 * Offset of the start of vsync in field 2, measured in one less than the
2440 * number of half lines.
2441 */
2442# define TV_VSYNC_START_F2_MASK 0x0000007f
2443# define TV_VSYNC_START_F2_SHIFT 0
2444
2445#define TV_V_CTL_3 0x68044
2446/** Enables generation of the equalization signal */
2447# define TV_EQUAL_ENA (1 << 31)
2448/** Length of vsync, in half lines */
2449# define TV_VEQ_LEN_MASK 0x007f0000
2450# define TV_VEQ_LEN_SHIFT 16
2451/** Offset of the start of equalization in field 1, measured in one less than
2452 * the number of half lines.
2453 */
2454# define TV_VEQ_START_F1_MASK 0x0007f00
2455# define TV_VEQ_START_F1_SHIFT 8
2456/**
2457 * Offset of the start of equalization in field 2, measured in one less than
2458 * the number of half lines.
2459 */
2460# define TV_VEQ_START_F2_MASK 0x000007f
2461# define TV_VEQ_START_F2_SHIFT 0
2462
2463#define TV_V_CTL_4 0x68048
2464/**
2465 * Offset to start of vertical colorburst, measured in one less than the
2466 * number of lines from vertical start.
2467 */
2468# define TV_VBURST_START_F1_MASK 0x003f0000
2469# define TV_VBURST_START_F1_SHIFT 16
2470/**
2471 * Offset to the end of vertical colorburst, measured in one less than the
2472 * number of lines from the start of NBR.
2473 */
2474# define TV_VBURST_END_F1_MASK 0x000000ff
2475# define TV_VBURST_END_F1_SHIFT 0
2476
2477#define TV_V_CTL_5 0x6804c
2478/**
2479 * Offset to start of vertical colorburst, measured in one less than the
2480 * number of lines from vertical start.
2481 */
2482# define TV_VBURST_START_F2_MASK 0x003f0000
2483# define TV_VBURST_START_F2_SHIFT 16
2484/**
2485 * Offset to the end of vertical colorburst, measured in one less than the
2486 * number of lines from the start of NBR.
2487 */
2488# define TV_VBURST_END_F2_MASK 0x000000ff
2489# define TV_VBURST_END_F2_SHIFT 0
2490
2491#define TV_V_CTL_6 0x68050
2492/**
2493 * Offset to start of vertical colorburst, measured in one less than the
2494 * number of lines from vertical start.
2495 */
2496# define TV_VBURST_START_F3_MASK 0x003f0000
2497# define TV_VBURST_START_F3_SHIFT 16
2498/**
2499 * Offset to the end of vertical colorburst, measured in one less than the
2500 * number of lines from the start of NBR.
2501 */
2502# define TV_VBURST_END_F3_MASK 0x000000ff
2503# define TV_VBURST_END_F3_SHIFT 0
2504
2505#define TV_V_CTL_7 0x68054
2506/**
2507 * Offset to start of vertical colorburst, measured in one less than the
2508 * number of lines from vertical start.
2509 */
2510# define TV_VBURST_START_F4_MASK 0x003f0000
2511# define TV_VBURST_START_F4_SHIFT 16
2512/**
2513 * Offset to the end of vertical colorburst, measured in one less than the
2514 * number of lines from the start of NBR.
2515 */
2516# define TV_VBURST_END_F4_MASK 0x000000ff
2517# define TV_VBURST_END_F4_SHIFT 0
2518
2519#define TV_SC_CTL_1 0x68060
2520/** Turns on the first subcarrier phase generation DDA */
2521# define TV_SC_DDA1_EN (1 << 31)
2522/** Turns on the first subcarrier phase generation DDA */
2523# define TV_SC_DDA2_EN (1 << 30)
2524/** Turns on the first subcarrier phase generation DDA */
2525# define TV_SC_DDA3_EN (1 << 29)
2526/** Sets the subcarrier DDA to reset frequency every other field */
2527# define TV_SC_RESET_EVERY_2 (0 << 24)
2528/** Sets the subcarrier DDA to reset frequency every fourth field */
2529# define TV_SC_RESET_EVERY_4 (1 << 24)
2530/** Sets the subcarrier DDA to reset frequency every eighth field */
2531# define TV_SC_RESET_EVERY_8 (2 << 24)
2532/** Sets the subcarrier DDA to never reset the frequency */
2533# define TV_SC_RESET_NEVER (3 << 24)
2534/** Sets the peak amplitude of the colorburst.*/
2535# define TV_BURST_LEVEL_MASK 0x00ff0000
2536# define TV_BURST_LEVEL_SHIFT 16
2537/** Sets the increment of the first subcarrier phase generation DDA */
2538# define TV_SCDDA1_INC_MASK 0x00000fff
2539# define TV_SCDDA1_INC_SHIFT 0
2540
2541#define TV_SC_CTL_2 0x68064
2542/** Sets the rollover for the second subcarrier phase generation DDA */
2543# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2544# define TV_SCDDA2_SIZE_SHIFT 16
2545/** Sets the increent of the second subcarrier phase generation DDA */
2546# define TV_SCDDA2_INC_MASK 0x00007fff
2547# define TV_SCDDA2_INC_SHIFT 0
2548
2549#define TV_SC_CTL_3 0x68068
2550/** Sets the rollover for the third subcarrier phase generation DDA */
2551# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2552# define TV_SCDDA3_SIZE_SHIFT 16
2553/** Sets the increent of the third subcarrier phase generation DDA */
2554# define TV_SCDDA3_INC_MASK 0x00007fff
2555# define TV_SCDDA3_INC_SHIFT 0
2556
2557#define TV_WIN_POS 0x68070
2558/** X coordinate of the display from the start of horizontal active */
2559# define TV_XPOS_MASK 0x1fff0000
2560# define TV_XPOS_SHIFT 16
2561/** Y coordinate of the display from the start of vertical active (NBR) */
2562# define TV_YPOS_MASK 0x00000fff
2563# define TV_YPOS_SHIFT 0
2564
2565#define TV_WIN_SIZE 0x68074
2566/** Horizontal size of the display window, measured in pixels*/
2567# define TV_XSIZE_MASK 0x1fff0000
2568# define TV_XSIZE_SHIFT 16
2569/**
2570 * Vertical size of the display window, measured in pixels.
2571 *
2572 * Must be even for interlaced modes.
2573 */
2574# define TV_YSIZE_MASK 0x00000fff
2575# define TV_YSIZE_SHIFT 0
2576
2577#define TV_FILTER_CTL_1 0x68080
2578/**
2579 * Enables automatic scaling calculation.
2580 *
2581 * If set, the rest of the registers are ignored, and the calculated values can
2582 * be read back from the register.
2583 */
2584# define TV_AUTO_SCALE (1 << 31)
2585/**
2586 * Disables the vertical filter.
2587 *
2588 * This is required on modes more than 1024 pixels wide */
2589# define TV_V_FILTER_BYPASS (1 << 29)
2590/** Enables adaptive vertical filtering */
2591# define TV_VADAPT (1 << 28)
2592# define TV_VADAPT_MODE_MASK (3 << 26)
2593/** Selects the least adaptive vertical filtering mode */
2594# define TV_VADAPT_MODE_LEAST (0 << 26)
2595/** Selects the moderately adaptive vertical filtering mode */
2596# define TV_VADAPT_MODE_MODERATE (1 << 26)
2597/** Selects the most adaptive vertical filtering mode */
2598# define TV_VADAPT_MODE_MOST (3 << 26)
2599/**
2600 * Sets the horizontal scaling factor.
2601 *
2602 * This should be the fractional part of the horizontal scaling factor divided
2603 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2604 *
2605 * (src width - 1) / ((oversample * dest width) - 1)
2606 */
2607# define TV_HSCALE_FRAC_MASK 0x00003fff
2608# define TV_HSCALE_FRAC_SHIFT 0
2609
2610#define TV_FILTER_CTL_2 0x68084
2611/**
2612 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2613 *
2614 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2615 */
2616# define TV_VSCALE_INT_MASK 0x00038000
2617# define TV_VSCALE_INT_SHIFT 15
2618/**
2619 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2620 *
2621 * \sa TV_VSCALE_INT_MASK
2622 */
2623# define TV_VSCALE_FRAC_MASK 0x00007fff
2624# define TV_VSCALE_FRAC_SHIFT 0
2625
2626#define TV_FILTER_CTL_3 0x68088
2627/**
2628 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2629 *
2630 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2631 *
2632 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2633 */
2634# define TV_VSCALE_IP_INT_MASK 0x00038000
2635# define TV_VSCALE_IP_INT_SHIFT 15
2636/**
2637 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2638 *
2639 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2640 *
2641 * \sa TV_VSCALE_IP_INT_MASK
2642 */
2643# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2644# define TV_VSCALE_IP_FRAC_SHIFT 0
2645
2646#define TV_CC_CONTROL 0x68090
2647# define TV_CC_ENABLE (1 << 31)
2648/**
2649 * Specifies which field to send the CC data in.
2650 *
2651 * CC data is usually sent in field 0.
2652 */
2653# define TV_CC_FID_MASK (1 << 27)
2654# define TV_CC_FID_SHIFT 27
2655/** Sets the horizontal position of the CC data. Usually 135. */
2656# define TV_CC_HOFF_MASK 0x03ff0000
2657# define TV_CC_HOFF_SHIFT 16
2658/** Sets the vertical position of the CC data. Usually 21 */
2659# define TV_CC_LINE_MASK 0x0000003f
2660# define TV_CC_LINE_SHIFT 0
2661
2662#define TV_CC_DATA 0x68094
2663# define TV_CC_RDY (1 << 31)
2664/** Second word of CC data to be transmitted. */
2665# define TV_CC_DATA_2_MASK 0x007f0000
2666# define TV_CC_DATA_2_SHIFT 16
2667/** First word of CC data to be transmitted. */
2668# define TV_CC_DATA_1_MASK 0x0000007f
2669# define TV_CC_DATA_1_SHIFT 0
2670
2671#define TV_H_LUMA_0 0x68100
2672#define TV_H_LUMA_59 0x681ec
2673#define TV_H_CHROMA_0 0x68200
2674#define TV_H_CHROMA_59 0x682ec
2675#define TV_V_LUMA_0 0x68300
2676#define TV_V_LUMA_42 0x683a8
2677#define TV_V_CHROMA_0 0x68400
2678#define TV_V_CHROMA_42 0x684a8
2679
Keith Packard040d87f2009-05-30 20:42:33 -07002680/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002681#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07002682#define DP_B 0x64100
2683#define DP_C 0x64200
2684#define DP_D 0x64300
2685
2686#define DP_PORT_EN (1 << 31)
2687#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002688#define DP_PIPE_MASK (1 << 30)
2689
Keith Packard040d87f2009-05-30 20:42:33 -07002690/* Link training mode - select a suitable mode for each stage */
2691#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2692#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2693#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2694#define DP_LINK_TRAIN_OFF (3 << 28)
2695#define DP_LINK_TRAIN_MASK (3 << 28)
2696#define DP_LINK_TRAIN_SHIFT 28
2697
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002698/* CPT Link training mode */
2699#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2700#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2701#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2702#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2703#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2704#define DP_LINK_TRAIN_SHIFT_CPT 8
2705
Keith Packard040d87f2009-05-30 20:42:33 -07002706/* Signal voltages. These are mostly controlled by the other end */
2707#define DP_VOLTAGE_0_4 (0 << 25)
2708#define DP_VOLTAGE_0_6 (1 << 25)
2709#define DP_VOLTAGE_0_8 (2 << 25)
2710#define DP_VOLTAGE_1_2 (3 << 25)
2711#define DP_VOLTAGE_MASK (7 << 25)
2712#define DP_VOLTAGE_SHIFT 25
2713
2714/* Signal pre-emphasis levels, like voltages, the other end tells us what
2715 * they want
2716 */
2717#define DP_PRE_EMPHASIS_0 (0 << 22)
2718#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2719#define DP_PRE_EMPHASIS_6 (2 << 22)
2720#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2721#define DP_PRE_EMPHASIS_MASK (7 << 22)
2722#define DP_PRE_EMPHASIS_SHIFT 22
2723
2724/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02002725#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07002726#define DP_PORT_WIDTH_MASK (7 << 19)
2727
2728/* Mystic DPCD version 1.1 special mode */
2729#define DP_ENHANCED_FRAMING (1 << 18)
2730
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002731/* eDP */
2732#define DP_PLL_FREQ_270MHZ (0 << 16)
2733#define DP_PLL_FREQ_160MHZ (1 << 16)
2734#define DP_PLL_FREQ_MASK (3 << 16)
2735
Keith Packard040d87f2009-05-30 20:42:33 -07002736/** locked once port is enabled */
2737#define DP_PORT_REVERSAL (1 << 15)
2738
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002739/* eDP */
2740#define DP_PLL_ENABLE (1 << 14)
2741
Keith Packard040d87f2009-05-30 20:42:33 -07002742/** sends the clock on lane 15 of the PEG for debug */
2743#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2744
2745#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002746#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07002747
2748/** limit RGB values to avoid confusing TVs */
2749#define DP_COLOR_RANGE_16_235 (1 << 8)
2750
2751/** Turn on the audio link */
2752#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2753
2754/** vs and hs sync polarity */
2755#define DP_SYNC_VS_HIGH (1 << 4)
2756#define DP_SYNC_HS_HIGH (1 << 3)
2757
2758/** A fantasy */
2759#define DP_DETECTED (1 << 2)
2760
2761/** The aux channel provides a way to talk to the
2762 * signal sink for DDC etc. Max packet size supported
2763 * is 20 bytes in each direction, hence the 5 fixed
2764 * data registers
2765 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002766#define DPA_AUX_CH_CTL 0x64010
2767#define DPA_AUX_CH_DATA1 0x64014
2768#define DPA_AUX_CH_DATA2 0x64018
2769#define DPA_AUX_CH_DATA3 0x6401c
2770#define DPA_AUX_CH_DATA4 0x64020
2771#define DPA_AUX_CH_DATA5 0x64024
2772
Keith Packard040d87f2009-05-30 20:42:33 -07002773#define DPB_AUX_CH_CTL 0x64110
2774#define DPB_AUX_CH_DATA1 0x64114
2775#define DPB_AUX_CH_DATA2 0x64118
2776#define DPB_AUX_CH_DATA3 0x6411c
2777#define DPB_AUX_CH_DATA4 0x64120
2778#define DPB_AUX_CH_DATA5 0x64124
2779
2780#define DPC_AUX_CH_CTL 0x64210
2781#define DPC_AUX_CH_DATA1 0x64214
2782#define DPC_AUX_CH_DATA2 0x64218
2783#define DPC_AUX_CH_DATA3 0x6421c
2784#define DPC_AUX_CH_DATA4 0x64220
2785#define DPC_AUX_CH_DATA5 0x64224
2786
2787#define DPD_AUX_CH_CTL 0x64310
2788#define DPD_AUX_CH_DATA1 0x64314
2789#define DPD_AUX_CH_DATA2 0x64318
2790#define DPD_AUX_CH_DATA3 0x6431c
2791#define DPD_AUX_CH_DATA4 0x64320
2792#define DPD_AUX_CH_DATA5 0x64324
2793
2794#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2795#define DP_AUX_CH_CTL_DONE (1 << 30)
2796#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2797#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2798#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2799#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2800#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2801#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2802#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2803#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2804#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2805#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2806#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2807#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2808#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2809#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2810#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2811#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2812#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2813#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2814#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2815
2816/*
2817 * Computing GMCH M and N values for the Display Port link
2818 *
2819 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2820 *
2821 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2822 *
2823 * The GMCH value is used internally
2824 *
2825 * bytes_per_pixel is the number of bytes coming out of the plane,
2826 * which is after the LUTs, so we want the bytes for our color format.
2827 * For our current usage, this is always 3, one byte for R, G and B.
2828 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02002829#define _PIPEA_DATA_M_G4X 0x70050
2830#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07002831
2832/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03002833#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02002834#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03002835#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07002836
Ville Syrjäläa65851a2013-04-23 15:03:34 +03002837#define DATA_LINK_M_N_MASK (0xffffff)
2838#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07002839
Daniel Vettere3b95f12013-05-03 11:49:49 +02002840#define _PIPEA_DATA_N_G4X 0x70054
2841#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07002842#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2843
2844/*
2845 * Computing Link M and N values for the Display Port link
2846 *
2847 * Link M / N = pixel_clock / ls_clk
2848 *
2849 * (the DP spec calls pixel_clock the 'strm_clk')
2850 *
2851 * The Link value is transmitted in the Main Stream
2852 * Attributes and VB-ID.
2853 */
2854
Daniel Vettere3b95f12013-05-03 11:49:49 +02002855#define _PIPEA_LINK_M_G4X 0x70060
2856#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07002857#define PIPEA_DP_LINK_M_MASK (0xffffff)
2858
Daniel Vettere3b95f12013-05-03 11:49:49 +02002859#define _PIPEA_LINK_N_G4X 0x70064
2860#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07002861#define PIPEA_DP_LINK_N_MASK (0xffffff)
2862
Daniel Vettere3b95f12013-05-03 11:49:49 +02002863#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
2864#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
2865#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
2866#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002867
Jesse Barnes585fb112008-07-29 11:54:06 -07002868/* Display & cursor control */
2869
2870/* Pipe A */
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02002871#define _PIPEADSL (dev_priv->info->display_mmio_offset + 0x70000)
Paulo Zanoni837ba002012-05-04 17:18:14 -03002872#define DSL_LINEMASK_GEN2 0x00000fff
2873#define DSL_LINEMASK_GEN3 0x00001fff
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02002874#define _PIPEACONF (dev_priv->info->display_mmio_offset + 0x70008)
Chris Wilson5eddb702010-09-11 13:48:45 +01002875#define PIPECONF_ENABLE (1<<31)
2876#define PIPECONF_DISABLE 0
2877#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002878#define I965_PIPECONF_ACTIVE (1<<30)
Chris Wilsonf47166d2012-03-22 15:00:50 +00002879#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01002880#define PIPECONF_SINGLE_WIDE 0
2881#define PIPECONF_PIPE_UNLOCKED 0
2882#define PIPECONF_PIPE_LOCKED (1<<25)
2883#define PIPECONF_PALETTE 0
2884#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07002885#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01002886#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03002887#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01002888/* Note that pre-gen3 does not support interlaced display directly. Panel
2889 * fitting must be disabled on pre-ilk for interlaced. */
2890#define PIPECONF_PROGRESSIVE (0 << 21)
2891#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
2892#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
2893#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2894#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
2895/* Ironlake and later have a complete new set of values for interlaced. PFIT
2896 * means panel fitter required, PF means progressive fetch, DBL means power
2897 * saving pixel doubling. */
2898#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
2899#define PIPECONF_INTERLACED_ILK (3 << 21)
2900#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
2901#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02002902#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Jesse Barnes652c3932009-08-17 13:31:43 -07002903#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02002904#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002905#define PIPECONF_BPC_MASK (0x7 << 5)
2906#define PIPECONF_8BPC (0<<5)
2907#define PIPECONF_10BPC (1<<5)
2908#define PIPECONF_6BPC (2<<5)
2909#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07002910#define PIPECONF_DITHER_EN (1<<4)
2911#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2912#define PIPECONF_DITHER_TYPE_SP (0<<2)
2913#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2914#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2915#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02002916#define _PIPEASTAT (dev_priv->info->display_mmio_offset + 0x70024)
Jesse Barnes585fb112008-07-29 11:54:06 -07002917#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002918#define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002919#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2920#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2921#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002922#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002923#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2924#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2925#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2926#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02002927#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07002928#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2929#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2930#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2931#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2932#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2933#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002934#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07002935#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002936#define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02002937#define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07002938#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2939#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2940#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002941#define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07002942#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2943#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2944#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2945#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2946#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2947#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2948#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2949#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2950#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2951#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2952#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
2953
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002954#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002955#define PIPECONF(tran) _TRANSCODER(tran, _PIPEACONF, _PIPEBCONF)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002956#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
2957#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
2958#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
2959#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01002960
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02002961#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07002962#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002963#define PIPEB_HLINE_INT_EN (1<<28)
2964#define PIPEB_VBLANK_INT_EN (1<<27)
2965#define SPRITED_FLIPDONE_INT_EN (1<<26)
2966#define SPRITEC_FLIPDONE_INT_EN (1<<25)
2967#define PLANEB_FLIPDONE_INT_EN (1<<24)
Jesse Barnes79831172012-06-20 10:53:12 -07002968#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002969#define PIPEA_HLINE_INT_EN (1<<20)
2970#define PIPEA_VBLANK_INT_EN (1<<19)
2971#define SPRITEB_FLIPDONE_INT_EN (1<<18)
2972#define SPRITEA_FLIPDONE_INT_EN (1<<17)
2973#define PLANEA_FLIPDONE_INT_EN (1<<16)
2974
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02002975#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV only */
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002976#define CURSORB_INVALID_GTT_INT_EN (1<<23)
2977#define CURSORA_INVALID_GTT_INT_EN (1<<22)
2978#define SPRITED_INVALID_GTT_INT_EN (1<<21)
2979#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
2980#define PLANEB_INVALID_GTT_INT_EN (1<<19)
2981#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
2982#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
2983#define PLANEA_INVALID_GTT_INT_EN (1<<16)
2984#define DPINVGTT_EN_MASK 0xff0000
2985#define CURSORB_INVALID_GTT_STATUS (1<<7)
2986#define CURSORA_INVALID_GTT_STATUS (1<<6)
2987#define SPRITED_INVALID_GTT_STATUS (1<<5)
2988#define SPRITEC_INVALID_GTT_STATUS (1<<4)
2989#define PLANEB_INVALID_GTT_STATUS (1<<3)
2990#define SPRITEB_INVALID_GTT_STATUS (1<<2)
2991#define SPRITEA_INVALID_GTT_STATUS (1<<1)
2992#define PLANEA_INVALID_GTT_STATUS (1<<0)
2993#define DPINVGTT_STATUS_MASK 0xff
2994
Jesse Barnes585fb112008-07-29 11:54:06 -07002995#define DSPARB 0x70030
2996#define DSPARB_CSTART_MASK (0x7f << 7)
2997#define DSPARB_CSTART_SHIFT 7
2998#define DSPARB_BSTART_MASK (0x7f)
2999#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08003000#define DSPARB_BEND_SHIFT 9 /* on 855 */
3001#define DSPARB_AEND_SHIFT 0
3002
Ville Syrjälä90f7da32013-01-24 15:29:39 +02003003#define DSPFW1 (dev_priv->info->display_mmio_offset + 0x70034)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003004#define DSPFW_SR_SHIFT 23
Akshay Joshi0206e352011-08-16 15:34:10 -04003005#define DSPFW_SR_MASK (0x1ff<<23)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003006#define DSPFW_CURSORB_SHIFT 16
Zhao Yakuid4294342010-03-22 22:45:36 +08003007#define DSPFW_CURSORB_MASK (0x3f<<16)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003008#define DSPFW_PLANEB_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08003009#define DSPFW_PLANEB_MASK (0x7f<<8)
3010#define DSPFW_PLANEA_MASK (0x7f)
Ville Syrjälä90f7da32013-01-24 15:29:39 +02003011#define DSPFW2 (dev_priv->info->display_mmio_offset + 0x70038)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003012#define DSPFW_CURSORA_MASK 0x00003f00
Zhao Yakui21bd7702010-01-13 14:10:50 +00003013#define DSPFW_CURSORA_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08003014#define DSPFW_PLANEC_MASK (0x7f)
Ville Syrjälä90f7da32013-01-24 15:29:39 +02003015#define DSPFW3 (dev_priv->info->display_mmio_offset + 0x7003c)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003016#define DSPFW_HPLL_SR_EN (1<<31)
3017#define DSPFW_CURSOR_SR_SHIFT 24
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003018#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Zhao Yakuid4294342010-03-22 22:45:36 +08003019#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
3020#define DSPFW_HPLL_CURSOR_SHIFT 16
3021#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
3022#define DSPFW_HPLL_SR_MASK (0x1ff)
Jesse Barnes12569ad2013-03-08 10:45:59 -08003023#define DSPFW4 (dev_priv->info->display_mmio_offset + 0x70070)
3024#define DSPFW7 (dev_priv->info->display_mmio_offset + 0x7007c)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003025
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003026/* drain latency register values*/
3027#define DRAIN_LATENCY_PRECISION_32 32
3028#define DRAIN_LATENCY_PRECISION_16 16
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02003029#define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003030#define DDL_CURSORA_PRECISION_32 (1<<31)
3031#define DDL_CURSORA_PRECISION_16 (0<<31)
3032#define DDL_CURSORA_SHIFT 24
3033#define DDL_PLANEA_PRECISION_32 (1<<7)
3034#define DDL_PLANEA_PRECISION_16 (0<<7)
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02003035#define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003036#define DDL_CURSORB_PRECISION_32 (1<<31)
3037#define DDL_CURSORB_PRECISION_16 (0<<31)
3038#define DDL_CURSORB_SHIFT 24
3039#define DDL_PLANEB_PRECISION_32 (1<<7)
3040#define DDL_PLANEB_PRECISION_16 (0<<7)
3041
Shaohua Li7662c8b2009-06-26 11:23:55 +08003042/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09003043#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08003044#define I915_FIFO_LINE_SIZE 64
3045#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09003046
Jesse Barnesceb04242012-03-28 13:39:22 -07003047#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09003048#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08003049#define I965_FIFO_SIZE 512
3050#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08003051#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003052#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003053#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09003054
Jesse Barnesceb04242012-03-28 13:39:22 -07003055#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09003056#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08003057#define I915_MAX_WM 0x3f
3058
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003059#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
3060#define PINEVIEW_FIFO_LINE_SIZE 64
3061#define PINEVIEW_MAX_WM 0x1ff
3062#define PINEVIEW_DFT_WM 0x3f
3063#define PINEVIEW_DFT_HPLLOFF_WM 0
3064#define PINEVIEW_GUARD_WM 10
3065#define PINEVIEW_CURSOR_FIFO 64
3066#define PINEVIEW_CURSOR_MAX_WM 0x3f
3067#define PINEVIEW_CURSOR_DFT_WM 0
3068#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08003069
Jesse Barnesceb04242012-03-28 13:39:22 -07003070#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003071#define I965_CURSOR_FIFO 64
3072#define I965_CURSOR_MAX_WM 32
3073#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003074
3075/* define the Watermark register on Ironlake */
3076#define WM0_PIPEA_ILK 0x45100
3077#define WM0_PIPE_PLANE_MASK (0x7f<<16)
3078#define WM0_PIPE_PLANE_SHIFT 16
3079#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
3080#define WM0_PIPE_SPRITE_SHIFT 8
3081#define WM0_PIPE_CURSOR_MASK (0x1f)
3082
3083#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07003084#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003085#define WM1_LP_ILK 0x45108
3086#define WM1_LP_SR_EN (1<<31)
3087#define WM1_LP_LATENCY_SHIFT 24
3088#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01003089#define WM1_LP_FBC_MASK (0xf<<20)
3090#define WM1_LP_FBC_SHIFT 20
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003091#define WM1_LP_SR_MASK (0x1ff<<8)
3092#define WM1_LP_SR_SHIFT 8
3093#define WM1_LP_CURSOR_MASK (0x3f)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07003094#define WM2_LP_ILK 0x4510c
3095#define WM2_LP_EN (1<<31)
3096#define WM3_LP_ILK 0x45110
3097#define WM3_LP_EN (1<<31)
3098#define WM1S_LP_ILK 0x45120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003099#define WM2S_LP_IVB 0x45124
3100#define WM3S_LP_IVB 0x45128
Jesse Barnesdd8849c2010-09-09 11:58:02 -07003101#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003102
3103/* Memory latency timer register */
3104#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08003105#define MLTR_WM1_SHIFT 0
3106#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003107/* the unit of memory self-refresh latency time is 0.5us */
3108#define ILK_SRLT_MASK 0x3f
Jesse Barnesb79d4992010-12-21 13:10:23 -08003109#define ILK_LATENCY(shift) (I915_READ(MLTR_ILK) >> (shift) & ILK_SRLT_MASK)
3110#define ILK_READ_WM1_LATENCY() ILK_LATENCY(MLTR_WM1_SHIFT)
3111#define ILK_READ_WM2_LATENCY() ILK_LATENCY(MLTR_WM2_SHIFT)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003112
3113/* define the fifo size on Ironlake */
3114#define ILK_DISPLAY_FIFO 128
3115#define ILK_DISPLAY_MAXWM 64
3116#define ILK_DISPLAY_DFTWM 8
Zhao Yakuic936f442010-06-12 14:32:26 +08003117#define ILK_CURSOR_FIFO 32
3118#define ILK_CURSOR_MAXWM 16
3119#define ILK_CURSOR_DFTWM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003120
3121#define ILK_DISPLAY_SR_FIFO 512
3122#define ILK_DISPLAY_MAX_SRWM 0x1ff
3123#define ILK_DISPLAY_DFT_SRWM 0x3f
3124#define ILK_CURSOR_SR_FIFO 64
3125#define ILK_CURSOR_MAX_SRWM 0x3f
3126#define ILK_CURSOR_DFT_SRWM 8
3127
3128#define ILK_FIFO_LINE_SIZE 64
3129
Yuanhan Liu13982612010-12-15 15:42:31 +08003130/* define the WM info on Sandybridge */
3131#define SNB_DISPLAY_FIFO 128
3132#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
3133#define SNB_DISPLAY_DFTWM 8
3134#define SNB_CURSOR_FIFO 32
3135#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
3136#define SNB_CURSOR_DFTWM 8
3137
3138#define SNB_DISPLAY_SR_FIFO 512
3139#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
3140#define SNB_DISPLAY_DFT_SRWM 0x3f
3141#define SNB_CURSOR_SR_FIFO 64
3142#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
3143#define SNB_CURSOR_DFT_SRWM 8
3144
3145#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
3146
3147#define SNB_FIFO_LINE_SIZE 64
3148
3149
3150/* the address where we get all kinds of latency value */
3151#define SSKPD 0x5d10
3152#define SSKPD_WM_MASK 0x3f
3153#define SSKPD_WM0_SHIFT 0
3154#define SSKPD_WM1_SHIFT 8
3155#define SSKPD_WM2_SHIFT 16
3156#define SSKPD_WM3_SHIFT 24
3157
3158#define SNB_LATENCY(shift) (I915_READ(MCHBAR_MIRROR_BASE_SNB + SSKPD) >> (shift) & SSKPD_WM_MASK)
3159#define SNB_READ_WM0_LATENCY() SNB_LATENCY(SSKPD_WM0_SHIFT)
3160#define SNB_READ_WM1_LATENCY() SNB_LATENCY(SSKPD_WM1_SHIFT)
3161#define SNB_READ_WM2_LATENCY() SNB_LATENCY(SSKPD_WM2_SHIFT)
3162#define SNB_READ_WM3_LATENCY() SNB_LATENCY(SSKPD_WM3_SHIFT)
3163
Jesse Barnes585fb112008-07-29 11:54:06 -07003164/*
3165 * The two pipe frame counter registers are not synchronized, so
3166 * reading a stable value is somewhat tricky. The following code
3167 * should work:
3168 *
3169 * do {
3170 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3171 * PIPE_FRAME_HIGH_SHIFT;
3172 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
3173 * PIPE_FRAME_LOW_SHIFT);
3174 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3175 * PIPE_FRAME_HIGH_SHIFT);
3176 * } while (high1 != high2);
3177 * frame = (high1 << 8) | low1;
3178 */
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02003179#define _PIPEAFRAMEHIGH (dev_priv->info->display_mmio_offset + 0x70040)
Jesse Barnes585fb112008-07-29 11:54:06 -07003180#define PIPE_FRAME_HIGH_MASK 0x0000ffff
3181#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02003182#define _PIPEAFRAMEPIXEL (dev_priv->info->display_mmio_offset + 0x70044)
Jesse Barnes585fb112008-07-29 11:54:06 -07003183#define PIPE_FRAME_LOW_MASK 0xff000000
3184#define PIPE_FRAME_LOW_SHIFT 24
3185#define PIPE_PIXEL_MASK 0x00ffffff
3186#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08003187/* GM45+ just has to be different */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003188#define _PIPEA_FRMCOUNT_GM45 0x70040
3189#define _PIPEA_FLIPCOUNT_GM45 0x70044
3190#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07003191
3192/* Cursor A & B regs */
Ville Syrjälä9dc33f32013-01-24 15:29:37 +02003193#define _CURACNTR (dev_priv->info->display_mmio_offset + 0x70080)
Jesse Barnes14b60392009-05-20 16:47:08 -04003194/* Old style CUR*CNTR flags (desktop 8xx) */
3195#define CURSOR_ENABLE 0x80000000
3196#define CURSOR_GAMMA_ENABLE 0x40000000
3197#define CURSOR_STRIDE_MASK 0x30000000
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003198#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b60392009-05-20 16:47:08 -04003199#define CURSOR_FORMAT_SHIFT 24
3200#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
3201#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
3202#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
3203#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
3204#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
3205#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
3206/* New style CUR*CNTR flags */
3207#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07003208#define CURSOR_MODE_DISABLE 0x00
3209#define CURSOR_MODE_64_32B_AX 0x07
3210#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b60392009-05-20 16:47:08 -04003211#define MCURSOR_PIPE_SELECT (1 << 28)
3212#define MCURSOR_PIPE_A 0x00
3213#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07003214#define MCURSOR_GAMMA_ENABLE (1 << 26)
Ville Syrjälä9dc33f32013-01-24 15:29:37 +02003215#define _CURABASE (dev_priv->info->display_mmio_offset + 0x70084)
3216#define _CURAPOS (dev_priv->info->display_mmio_offset + 0x70088)
Jesse Barnes585fb112008-07-29 11:54:06 -07003217#define CURSOR_POS_MASK 0x007FF
3218#define CURSOR_POS_SIGN 0x8000
3219#define CURSOR_X_SHIFT 0
3220#define CURSOR_Y_SHIFT 16
Jesse Barnes14b60392009-05-20 16:47:08 -04003221#define CURSIZE 0x700a0
Ville Syrjälä9dc33f32013-01-24 15:29:37 +02003222#define _CURBCNTR (dev_priv->info->display_mmio_offset + 0x700c0)
3223#define _CURBBASE (dev_priv->info->display_mmio_offset + 0x700c4)
3224#define _CURBPOS (dev_priv->info->display_mmio_offset + 0x700c8)
Jesse Barnes585fb112008-07-29 11:54:06 -07003225
Jesse Barnes65a21cd2011-10-12 11:10:21 -07003226#define _CURBCNTR_IVB 0x71080
3227#define _CURBBASE_IVB 0x71084
3228#define _CURBPOS_IVB 0x71088
3229
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003230#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
3231#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
3232#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003233
Jesse Barnes65a21cd2011-10-12 11:10:21 -07003234#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
3235#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
3236#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
3237
Jesse Barnes585fb112008-07-29 11:54:06 -07003238/* Display A control */
Ville Syrjälä895abf02013-01-24 15:29:35 +02003239#define _DSPACNTR (dev_priv->info->display_mmio_offset + 0x70180)
Jesse Barnes585fb112008-07-29 11:54:06 -07003240#define DISPLAY_PLANE_ENABLE (1<<31)
3241#define DISPLAY_PLANE_DISABLE 0
3242#define DISPPLANE_GAMMA_ENABLE (1<<30)
3243#define DISPPLANE_GAMMA_DISABLE 0
3244#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02003245#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003246#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02003247#define DISPPLANE_BGRA555 (0x3<<26)
3248#define DISPPLANE_BGRX555 (0x4<<26)
3249#define DISPPLANE_BGRX565 (0x5<<26)
3250#define DISPPLANE_BGRX888 (0x6<<26)
3251#define DISPPLANE_BGRA888 (0x7<<26)
3252#define DISPPLANE_RGBX101010 (0x8<<26)
3253#define DISPPLANE_RGBA101010 (0x9<<26)
3254#define DISPPLANE_BGRX101010 (0xa<<26)
3255#define DISPPLANE_RGBX161616 (0xc<<26)
3256#define DISPPLANE_RGBX888 (0xe<<26)
3257#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003258#define DISPPLANE_STEREO_ENABLE (1<<25)
3259#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003260#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08003261#define DISPPLANE_SEL_PIPE_SHIFT 24
3262#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003263#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08003264#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003265#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
3266#define DISPPLANE_SRC_KEY_DISABLE 0
3267#define DISPPLANE_LINE_DOUBLE (1<<20)
3268#define DISPPLANE_NO_LINE_DOUBLE 0
3269#define DISPPLANE_STEREO_POLARITY_FIRST 0
3270#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003271#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07003272#define DISPPLANE_TILED (1<<10)
Ville Syrjälä895abf02013-01-24 15:29:35 +02003273#define _DSPAADDR (dev_priv->info->display_mmio_offset + 0x70184)
3274#define _DSPASTRIDE (dev_priv->info->display_mmio_offset + 0x70188)
3275#define _DSPAPOS (dev_priv->info->display_mmio_offset + 0x7018C) /* reserved */
3276#define _DSPASIZE (dev_priv->info->display_mmio_offset + 0x70190)
3277#define _DSPASURF (dev_priv->info->display_mmio_offset + 0x7019C) /* 965+ only */
3278#define _DSPATILEOFF (dev_priv->info->display_mmio_offset + 0x701A4) /* 965+ only */
3279#define _DSPAOFFSET (dev_priv->info->display_mmio_offset + 0x701A4) /* HSW */
3280#define _DSPASURFLIVE (dev_priv->info->display_mmio_offset + 0x701AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003281
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003282#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
3283#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
3284#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
3285#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
3286#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
3287#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
3288#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
Daniel Vettere506a0c2012-07-05 12:17:29 +02003289#define DSPLINOFF(plane) DSPADDR(plane)
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00003290#define DSPOFFSET(plane) _PIPE(plane, _DSPAOFFSET, _DSPBOFFSET)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003291#define DSPSURFLIVE(plane) _PIPE(plane, _DSPASURFLIVE, _DSPBSURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01003292
Armin Reese446f2542012-03-30 16:20:16 -07003293/* Display/Sprite base address macros */
3294#define DISP_BASEADDR_MASK (0xfffff000)
3295#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
3296#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
3297#define I915_MODIFY_DISPBASE(reg, gfx_addr) \
Daniel Vetterc2c75132012-07-05 12:17:30 +02003298 (I915_WRITE((reg), (gfx_addr) | I915_LO_DISPBASE(I915_READ(reg))))
Armin Reese446f2542012-03-30 16:20:16 -07003299
Jesse Barnes585fb112008-07-29 11:54:06 -07003300/* VBIOS flags */
Ville Syrjälä80a75f72013-01-24 15:29:33 +02003301#define SWF00 (dev_priv->info->display_mmio_offset + 0x71410)
3302#define SWF01 (dev_priv->info->display_mmio_offset + 0x71414)
3303#define SWF02 (dev_priv->info->display_mmio_offset + 0x71418)
3304#define SWF03 (dev_priv->info->display_mmio_offset + 0x7141c)
3305#define SWF04 (dev_priv->info->display_mmio_offset + 0x71420)
3306#define SWF05 (dev_priv->info->display_mmio_offset + 0x71424)
3307#define SWF06 (dev_priv->info->display_mmio_offset + 0x71428)
3308#define SWF10 (dev_priv->info->display_mmio_offset + 0x70410)
3309#define SWF11 (dev_priv->info->display_mmio_offset + 0x70414)
3310#define SWF14 (dev_priv->info->display_mmio_offset + 0x71420)
3311#define SWF30 (dev_priv->info->display_mmio_offset + 0x72414)
3312#define SWF31 (dev_priv->info->display_mmio_offset + 0x72418)
3313#define SWF32 (dev_priv->info->display_mmio_offset + 0x7241c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003314
3315/* Pipe B */
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02003316#define _PIPEBDSL (dev_priv->info->display_mmio_offset + 0x71000)
3317#define _PIPEBCONF (dev_priv->info->display_mmio_offset + 0x71008)
3318#define _PIPEBSTAT (dev_priv->info->display_mmio_offset + 0x71024)
3319#define _PIPEBFRAMEHIGH (dev_priv->info->display_mmio_offset + 0x71040)
3320#define _PIPEBFRAMEPIXEL (dev_priv->info->display_mmio_offset + 0x71044)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003321#define _PIPEB_FRMCOUNT_GM45 0x71040
3322#define _PIPEB_FLIPCOUNT_GM45 0x71044
Jesse Barnes9880b7a2009-02-06 10:22:41 -08003323
Jesse Barnes585fb112008-07-29 11:54:06 -07003324
3325/* Display B control */
Ville Syrjälä895abf02013-01-24 15:29:35 +02003326#define _DSPBCNTR (dev_priv->info->display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07003327#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3328#define DISPPLANE_ALPHA_TRANS_DISABLE 0
3329#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3330#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Ville Syrjälä895abf02013-01-24 15:29:35 +02003331#define _DSPBADDR (dev_priv->info->display_mmio_offset + 0x71184)
3332#define _DSPBSTRIDE (dev_priv->info->display_mmio_offset + 0x71188)
3333#define _DSPBPOS (dev_priv->info->display_mmio_offset + 0x7118C)
3334#define _DSPBSIZE (dev_priv->info->display_mmio_offset + 0x71190)
3335#define _DSPBSURF (dev_priv->info->display_mmio_offset + 0x7119C)
3336#define _DSPBTILEOFF (dev_priv->info->display_mmio_offset + 0x711A4)
3337#define _DSPBOFFSET (dev_priv->info->display_mmio_offset + 0x711A4)
3338#define _DSPBSURFLIVE (dev_priv->info->display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003339
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003340/* Sprite A control */
3341#define _DVSACNTR 0x72180
3342#define DVS_ENABLE (1<<31)
3343#define DVS_GAMMA_ENABLE (1<<30)
3344#define DVS_PIXFORMAT_MASK (3<<25)
3345#define DVS_FORMAT_YUV422 (0<<25)
3346#define DVS_FORMAT_RGBX101010 (1<<25)
3347#define DVS_FORMAT_RGBX888 (2<<25)
3348#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003349#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003350#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08003351#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003352#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
3353#define DVS_YUV_ORDER_YUYV (0<<16)
3354#define DVS_YUV_ORDER_UYVY (1<<16)
3355#define DVS_YUV_ORDER_YVYU (2<<16)
3356#define DVS_YUV_ORDER_VYUY (3<<16)
3357#define DVS_DEST_KEY (1<<2)
3358#define DVS_TRICKLE_FEED_DISABLE (1<<14)
3359#define DVS_TILED (1<<10)
3360#define _DVSALINOFF 0x72184
3361#define _DVSASTRIDE 0x72188
3362#define _DVSAPOS 0x7218c
3363#define _DVSASIZE 0x72190
3364#define _DVSAKEYVAL 0x72194
3365#define _DVSAKEYMSK 0x72198
3366#define _DVSASURF 0x7219c
3367#define _DVSAKEYMAXVAL 0x721a0
3368#define _DVSATILEOFF 0x721a4
3369#define _DVSASURFLIVE 0x721ac
3370#define _DVSASCALE 0x72204
3371#define DVS_SCALE_ENABLE (1<<31)
3372#define DVS_FILTER_MASK (3<<29)
3373#define DVS_FILTER_MEDIUM (0<<29)
3374#define DVS_FILTER_ENHANCING (1<<29)
3375#define DVS_FILTER_SOFTENING (2<<29)
3376#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3377#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
3378#define _DVSAGAMC 0x72300
3379
3380#define _DVSBCNTR 0x73180
3381#define _DVSBLINOFF 0x73184
3382#define _DVSBSTRIDE 0x73188
3383#define _DVSBPOS 0x7318c
3384#define _DVSBSIZE 0x73190
3385#define _DVSBKEYVAL 0x73194
3386#define _DVSBKEYMSK 0x73198
3387#define _DVSBSURF 0x7319c
3388#define _DVSBKEYMAXVAL 0x731a0
3389#define _DVSBTILEOFF 0x731a4
3390#define _DVSBSURFLIVE 0x731ac
3391#define _DVSBSCALE 0x73204
3392#define _DVSBGAMC 0x73300
3393
3394#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3395#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3396#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3397#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3398#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003399#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003400#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3401#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3402#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003403#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3404#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003405#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003406
3407#define _SPRA_CTL 0x70280
3408#define SPRITE_ENABLE (1<<31)
3409#define SPRITE_GAMMA_ENABLE (1<<30)
3410#define SPRITE_PIXFORMAT_MASK (7<<25)
3411#define SPRITE_FORMAT_YUV422 (0<<25)
3412#define SPRITE_FORMAT_RGBX101010 (1<<25)
3413#define SPRITE_FORMAT_RGBX888 (2<<25)
3414#define SPRITE_FORMAT_RGBX161616 (3<<25)
3415#define SPRITE_FORMAT_YUV444 (4<<25)
3416#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003417#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003418#define SPRITE_SOURCE_KEY (1<<22)
3419#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3420#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3421#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3422#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3423#define SPRITE_YUV_ORDER_YUYV (0<<16)
3424#define SPRITE_YUV_ORDER_UYVY (1<<16)
3425#define SPRITE_YUV_ORDER_YVYU (2<<16)
3426#define SPRITE_YUV_ORDER_VYUY (3<<16)
3427#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3428#define SPRITE_INT_GAMMA_ENABLE (1<<13)
3429#define SPRITE_TILED (1<<10)
3430#define SPRITE_DEST_KEY (1<<2)
3431#define _SPRA_LINOFF 0x70284
3432#define _SPRA_STRIDE 0x70288
3433#define _SPRA_POS 0x7028c
3434#define _SPRA_SIZE 0x70290
3435#define _SPRA_KEYVAL 0x70294
3436#define _SPRA_KEYMSK 0x70298
3437#define _SPRA_SURF 0x7029c
3438#define _SPRA_KEYMAX 0x702a0
3439#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01003440#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003441#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003442#define _SPRA_SCALE 0x70304
3443#define SPRITE_SCALE_ENABLE (1<<31)
3444#define SPRITE_FILTER_MASK (3<<29)
3445#define SPRITE_FILTER_MEDIUM (0<<29)
3446#define SPRITE_FILTER_ENHANCING (1<<29)
3447#define SPRITE_FILTER_SOFTENING (2<<29)
3448#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3449#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3450#define _SPRA_GAMC 0x70400
3451
3452#define _SPRB_CTL 0x71280
3453#define _SPRB_LINOFF 0x71284
3454#define _SPRB_STRIDE 0x71288
3455#define _SPRB_POS 0x7128c
3456#define _SPRB_SIZE 0x71290
3457#define _SPRB_KEYVAL 0x71294
3458#define _SPRB_KEYMSK 0x71298
3459#define _SPRB_SURF 0x7129c
3460#define _SPRB_KEYMAX 0x712a0
3461#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01003462#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003463#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003464#define _SPRB_SCALE 0x71304
3465#define _SPRB_GAMC 0x71400
3466
3467#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3468#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3469#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3470#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3471#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3472#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3473#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3474#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3475#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3476#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
Damien Lespiauc54173a2012-10-26 18:20:11 +01003477#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003478#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3479#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003480#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003481
Jesse Barnes7f1f3852013-04-02 11:22:20 -07003482#define _SPACNTR 0x72180
3483#define SP_ENABLE (1<<31)
3484#define SP_GEAMMA_ENABLE (1<<30)
3485#define SP_PIXFORMAT_MASK (0xf<<26)
3486#define SP_FORMAT_YUV422 (0<<26)
3487#define SP_FORMAT_BGR565 (5<<26)
3488#define SP_FORMAT_BGRX8888 (6<<26)
3489#define SP_FORMAT_BGRA8888 (7<<26)
3490#define SP_FORMAT_RGBX1010102 (8<<26)
3491#define SP_FORMAT_RGBA1010102 (9<<26)
3492#define SP_FORMAT_RGBX8888 (0xe<<26)
3493#define SP_FORMAT_RGBA8888 (0xf<<26)
3494#define SP_SOURCE_KEY (1<<22)
3495#define SP_YUV_BYTE_ORDER_MASK (3<<16)
3496#define SP_YUV_ORDER_YUYV (0<<16)
3497#define SP_YUV_ORDER_UYVY (1<<16)
3498#define SP_YUV_ORDER_YVYU (2<<16)
3499#define SP_YUV_ORDER_VYUY (3<<16)
3500#define SP_TILED (1<<10)
3501#define _SPALINOFF 0x72184
3502#define _SPASTRIDE 0x72188
3503#define _SPAPOS 0x7218c
3504#define _SPASIZE 0x72190
3505#define _SPAKEYMINVAL 0x72194
3506#define _SPAKEYMSK 0x72198
3507#define _SPASURF 0x7219c
3508#define _SPAKEYMAXVAL 0x721a0
3509#define _SPATILEOFF 0x721a4
3510#define _SPACONSTALPHA 0x721a8
3511#define _SPAGAMC 0x721f4
3512
3513#define _SPBCNTR 0x72280
3514#define _SPBLINOFF 0x72284
3515#define _SPBSTRIDE 0x72288
3516#define _SPBPOS 0x7228c
3517#define _SPBSIZE 0x72290
3518#define _SPBKEYMINVAL 0x72294
3519#define _SPBKEYMSK 0x72298
3520#define _SPBSURF 0x7229c
3521#define _SPBKEYMAXVAL 0x722a0
3522#define _SPBTILEOFF 0x722a4
3523#define _SPBCONSTALPHA 0x722a8
3524#define _SPBGAMC 0x722f4
3525
3526#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
3527#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
3528#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
3529#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
3530#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
3531#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
3532#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
3533#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
3534#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
3535#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
3536#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
3537#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
3538
Jesse Barnes585fb112008-07-29 11:54:06 -07003539/* VBIOS regs */
3540#define VGACNTRL 0x71400
3541# define VGA_DISP_DISABLE (1 << 31)
3542# define VGA_2X_MODE (1 << 30)
3543# define VGA_PIPE_B_SELECT (1 << 29)
3544
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003545#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
3546
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003547/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003548
3549#define CPU_VGACNTRL 0x41000
3550
3551#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3552#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3553#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3554#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3555#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3556#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3557#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3558#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3559#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3560
3561/* refresh rate hardware control */
3562#define RR_HW_CTL 0x45300
3563#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3564#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3565
3566#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01003567#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08003568#define FDI_PLL_BIOS_1 0x46004
3569#define FDI_PLL_BIOS_2 0x46008
3570#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3571#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3572#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3573
Eric Anholt8956c8b2010-03-18 13:21:14 -07003574#define PCH_3DCGDIS0 0x46020
3575# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3576# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3577
Eric Anholt06f37752010-12-14 10:06:46 -08003578#define PCH_3DCGDIS1 0x46024
3579# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3580
Zhenyu Wangb9055052009-06-05 15:38:38 +08003581#define FDI_PLL_FREQ_CTL 0x46030
3582#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3583#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3584#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3585
3586
Ville Syrjäläaab17132013-01-24 15:29:32 +02003587#define _PIPEA_DATA_M1 (dev_priv->info->display_mmio_offset + 0x60030)
Chris Wilson5eddb702010-09-11 13:48:45 +01003588#define PIPE_DATA_M1_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003589#define _PIPEA_DATA_N1 (dev_priv->info->display_mmio_offset + 0x60034)
Chris Wilson5eddb702010-09-11 13:48:45 +01003590#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003591
Ville Syrjäläaab17132013-01-24 15:29:32 +02003592#define _PIPEA_DATA_M2 (dev_priv->info->display_mmio_offset + 0x60038)
Chris Wilson5eddb702010-09-11 13:48:45 +01003593#define PIPE_DATA_M2_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003594#define _PIPEA_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6003c)
Chris Wilson5eddb702010-09-11 13:48:45 +01003595#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003596
Ville Syrjäläaab17132013-01-24 15:29:32 +02003597#define _PIPEA_LINK_M1 (dev_priv->info->display_mmio_offset + 0x60040)
Chris Wilson5eddb702010-09-11 13:48:45 +01003598#define PIPE_LINK_M1_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003599#define _PIPEA_LINK_N1 (dev_priv->info->display_mmio_offset + 0x60044)
Chris Wilson5eddb702010-09-11 13:48:45 +01003600#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003601
Ville Syrjäläaab17132013-01-24 15:29:32 +02003602#define _PIPEA_LINK_M2 (dev_priv->info->display_mmio_offset + 0x60048)
Chris Wilson5eddb702010-09-11 13:48:45 +01003603#define PIPE_LINK_M2_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003604#define _PIPEA_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6004c)
Chris Wilson5eddb702010-09-11 13:48:45 +01003605#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003606
3607/* PIPEB timing regs are same start from 0x61000 */
3608
Ville Syrjäläaab17132013-01-24 15:29:32 +02003609#define _PIPEB_DATA_M1 (dev_priv->info->display_mmio_offset + 0x61030)
3610#define _PIPEB_DATA_N1 (dev_priv->info->display_mmio_offset + 0x61034)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003611
Ville Syrjäläaab17132013-01-24 15:29:32 +02003612#define _PIPEB_DATA_M2 (dev_priv->info->display_mmio_offset + 0x61038)
3613#define _PIPEB_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6103c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003614
Ville Syrjäläaab17132013-01-24 15:29:32 +02003615#define _PIPEB_LINK_M1 (dev_priv->info->display_mmio_offset + 0x61040)
3616#define _PIPEB_LINK_N1 (dev_priv->info->display_mmio_offset + 0x61044)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003617
Ville Syrjäläaab17132013-01-24 15:29:32 +02003618#define _PIPEB_LINK_M2 (dev_priv->info->display_mmio_offset + 0x61048)
3619#define _PIPEB_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6104c)
Chris Wilson5eddb702010-09-11 13:48:45 +01003620
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02003621#define PIPE_DATA_M1(tran) _TRANSCODER(tran, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
3622#define PIPE_DATA_N1(tran) _TRANSCODER(tran, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
3623#define PIPE_DATA_M2(tran) _TRANSCODER(tran, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3624#define PIPE_DATA_N2(tran) _TRANSCODER(tran, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3625#define PIPE_LINK_M1(tran) _TRANSCODER(tran, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3626#define PIPE_LINK_N1(tran) _TRANSCODER(tran, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3627#define PIPE_LINK_M2(tran) _TRANSCODER(tran, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3628#define PIPE_LINK_N2(tran) _TRANSCODER(tran, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003629
3630/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003631/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3632#define _PFA_CTL_1 0x68080
3633#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08003634#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02003635#define PF_PIPE_SEL_MASK_IVB (3<<29)
3636#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08003637#define PF_FILTER_MASK (3<<23)
3638#define PF_FILTER_PROGRAMMED (0<<23)
3639#define PF_FILTER_MED_3x3 (1<<23)
3640#define PF_FILTER_EDGE_ENHANCE (2<<23)
3641#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003642#define _PFA_WIN_SZ 0x68074
3643#define _PFB_WIN_SZ 0x68874
3644#define _PFA_WIN_POS 0x68070
3645#define _PFB_WIN_POS 0x68870
3646#define _PFA_VSCALE 0x68084
3647#define _PFB_VSCALE 0x68884
3648#define _PFA_HSCALE 0x68090
3649#define _PFB_HSCALE 0x68890
3650
3651#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3652#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3653#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3654#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3655#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003656
3657/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003658#define _LGC_PALETTE_A 0x4a000
3659#define _LGC_PALETTE_B 0x4a800
3660#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003661
3662/* interrupts */
3663#define DE_MASTER_IRQ_CONTROL (1 << 31)
3664#define DE_SPRITEB_FLIP_DONE (1 << 29)
3665#define DE_SPRITEA_FLIP_DONE (1 << 28)
3666#define DE_PLANEB_FLIP_DONE (1 << 27)
3667#define DE_PLANEA_FLIP_DONE (1 << 26)
3668#define DE_PCU_EVENT (1 << 25)
3669#define DE_GTT_FAULT (1 << 24)
3670#define DE_POISON (1 << 23)
3671#define DE_PERFORM_COUNTER (1 << 22)
3672#define DE_PCH_EVENT (1 << 21)
3673#define DE_AUX_CHANNEL_A (1 << 20)
3674#define DE_DP_A_HOTPLUG (1 << 19)
3675#define DE_GSE (1 << 18)
3676#define DE_PIPEB_VBLANK (1 << 15)
3677#define DE_PIPEB_EVEN_FIELD (1 << 14)
3678#define DE_PIPEB_ODD_FIELD (1 << 13)
3679#define DE_PIPEB_LINE_COMPARE (1 << 12)
3680#define DE_PIPEB_VSYNC (1 << 11)
3681#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
3682#define DE_PIPEA_VBLANK (1 << 7)
3683#define DE_PIPEA_EVEN_FIELD (1 << 6)
3684#define DE_PIPEA_ODD_FIELD (1 << 5)
3685#define DE_PIPEA_LINE_COMPARE (1 << 4)
3686#define DE_PIPEA_VSYNC (1 << 3)
3687#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
3688
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003689/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03003690#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003691#define DE_GSE_IVB (1<<29)
3692#define DE_PCH_EVENT_IVB (1<<28)
3693#define DE_DP_A_HOTPLUG_IVB (1<<27)
3694#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01003695#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
3696#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
3697#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003698#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003699#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003700#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01003701#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
3702#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003703#define DE_PIPEA_VBLANK_IVB (1<<0)
3704
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003705#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
3706#define MASTER_INTERRUPT_ENABLE (1<<31)
3707
Zhenyu Wangb9055052009-06-05 15:38:38 +08003708#define DEISR 0x44000
3709#define DEIMR 0x44004
3710#define DEIIR 0x44008
3711#define DEIER 0x4400c
3712
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003713/* GT interrupt.
3714 * Note that for gen6+ the ring-specific interrupt bits do alias with the
3715 * corresponding bits in the per-ring interrupt control registers. */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003716#define GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
3717#define GT_GEN6_BLT_CS_ERROR_INTERRUPT (1 << 25)
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003718#define GT_GEN6_BLT_USER_INTERRUPT (1 << 22)
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003719#define GT_GEN6_BSD_CS_ERROR_INTERRUPT (1 << 15)
3720#define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003721#define GT_BSD_USER_INTERRUPT (1 << 5) /* ilk only */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003722#define GT_GEN7_L3_PARITY_ERROR_INTERRUPT (1 << 5)
3723#define GT_PIPE_NOTIFY (1 << 4)
3724#define GT_RENDER_CS_ERROR_INTERRUPT (1 << 3)
3725#define GT_SYNC_STATUS (1 << 2)
3726#define GT_USER_INTERRUPT (1 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003727
3728#define GTISR 0x44010
3729#define GTIMR 0x44014
3730#define GTIIR 0x44018
3731#define GTIER 0x4401c
3732
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003733#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07003734/* Required on all Ironlake and Sandybridge according to the B-Spec. */
3735#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003736#define ILK_DPARB_GATE (1<<22)
3737#define ILK_VSDPFD_FULL (1<<21)
Chris Wilson4d302442010-12-14 19:21:29 +00003738#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
3739#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
3740#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
3741#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
3742#define ILK_HDCP_DISABLE (1<<25)
3743#define ILK_eDP_A_DISABLE (1<<24)
3744#define ILK_DESKTOP (1<<23)
Yuanhan Liu13982612010-12-15 15:42:31 +08003745
Damien Lespiau231e54f2012-10-19 17:55:41 +01003746#define ILK_DSPCLK_GATE_D 0x42020
3747#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
3748#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3749#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
3750#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
3751#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003752
Eric Anholt116ac8d2011-12-21 10:31:09 -08003753#define IVB_CHICKEN3 0x4200c
3754# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
3755# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
3756
Paulo Zanoni90a88642013-05-03 17:23:45 -03003757#define CHICKEN_PAR1_1 0x42080
3758#define FORCE_ARB_IDLE_PLANES (1 << 14)
3759
Zhenyu Wang553bd142009-09-02 10:57:52 +08003760#define DISP_ARB_CTL 0x45000
3761#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003762#define DISP_FBC_WM_DIS (1<<15)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07003763#define GEN7_MSG_CTL 0x45010
3764#define WAIT_FOR_PCH_RESET_ACK (1<<1)
3765#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Zhenyu Wang553bd142009-09-02 10:57:52 +08003766
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08003767/* GEN7 chicken */
Kenneth Graunked71de142012-02-08 12:53:52 -08003768#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
3769# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
3770
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08003771#define GEN7_L3CNTLREG1 0xB01C
3772#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07003773#define GEN7_L3AGDIS (1<<19)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08003774
3775#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
3776#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
3777
Jesse Barnes61939d92012-10-02 17:43:38 -05003778#define GEN7_L3SQCREG4 0xb034
3779#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
3780
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08003781/* WaCatErrorRejectionIssue */
3782#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
3783#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
3784
Paulo Zanoni79f689a2012-10-05 12:05:52 -03003785#define HSW_FUSE_STRAP 0x42014
3786#define HSW_CDCLK_LIMIT (1 << 24)
3787
Zhenyu Wangb9055052009-06-05 15:38:38 +08003788/* PCH */
3789
Adam Jackson23e81d62012-06-06 15:45:44 -04003790/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08003791#define SDE_AUDIO_POWER_D (1 << 27)
3792#define SDE_AUDIO_POWER_C (1 << 26)
3793#define SDE_AUDIO_POWER_B (1 << 25)
3794#define SDE_AUDIO_POWER_SHIFT (25)
3795#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
3796#define SDE_GMBUS (1 << 24)
3797#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
3798#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
3799#define SDE_AUDIO_HDCP_MASK (3 << 22)
3800#define SDE_AUDIO_TRANSB (1 << 21)
3801#define SDE_AUDIO_TRANSA (1 << 20)
3802#define SDE_AUDIO_TRANS_MASK (3 << 20)
3803#define SDE_POISON (1 << 19)
3804/* 18 reserved */
3805#define SDE_FDI_RXB (1 << 17)
3806#define SDE_FDI_RXA (1 << 16)
3807#define SDE_FDI_MASK (3 << 16)
3808#define SDE_AUXD (1 << 15)
3809#define SDE_AUXC (1 << 14)
3810#define SDE_AUXB (1 << 13)
3811#define SDE_AUX_MASK (7 << 13)
3812/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003813#define SDE_CRT_HOTPLUG (1 << 11)
3814#define SDE_PORTD_HOTPLUG (1 << 10)
3815#define SDE_PORTC_HOTPLUG (1 << 9)
3816#define SDE_PORTB_HOTPLUG (1 << 8)
3817#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05003818#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
3819 SDE_SDVOB_HOTPLUG | \
3820 SDE_PORTB_HOTPLUG | \
3821 SDE_PORTC_HOTPLUG | \
3822 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08003823#define SDE_TRANSB_CRC_DONE (1 << 5)
3824#define SDE_TRANSB_CRC_ERR (1 << 4)
3825#define SDE_TRANSB_FIFO_UNDER (1 << 3)
3826#define SDE_TRANSA_CRC_DONE (1 << 2)
3827#define SDE_TRANSA_CRC_ERR (1 << 1)
3828#define SDE_TRANSA_FIFO_UNDER (1 << 0)
3829#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04003830
3831/* south display engine interrupt: CPT/PPT */
3832#define SDE_AUDIO_POWER_D_CPT (1 << 31)
3833#define SDE_AUDIO_POWER_C_CPT (1 << 30)
3834#define SDE_AUDIO_POWER_B_CPT (1 << 29)
3835#define SDE_AUDIO_POWER_SHIFT_CPT 29
3836#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
3837#define SDE_AUXD_CPT (1 << 27)
3838#define SDE_AUXC_CPT (1 << 26)
3839#define SDE_AUXB_CPT (1 << 25)
3840#define SDE_AUX_MASK_CPT (7 << 25)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003841#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
3842#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
3843#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04003844#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01003845#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01003846#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01003847 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01003848 SDE_PORTD_HOTPLUG_CPT | \
3849 SDE_PORTC_HOTPLUG_CPT | \
3850 SDE_PORTB_HOTPLUG_CPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04003851#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03003852#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04003853#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
3854#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
3855#define SDE_FDI_RXC_CPT (1 << 8)
3856#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
3857#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
3858#define SDE_FDI_RXB_CPT (1 << 4)
3859#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
3860#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
3861#define SDE_FDI_RXA_CPT (1 << 0)
3862#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
3863 SDE_AUDIO_CP_REQ_B_CPT | \
3864 SDE_AUDIO_CP_REQ_A_CPT)
3865#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
3866 SDE_AUDIO_CP_CHG_B_CPT | \
3867 SDE_AUDIO_CP_CHG_A_CPT)
3868#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
3869 SDE_FDI_RXB_CPT | \
3870 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003871
3872#define SDEISR 0xc4000
3873#define SDEIMR 0xc4004
3874#define SDEIIR 0xc4008
3875#define SDEIER 0xc400c
3876
Paulo Zanoni86642812013-04-12 17:57:57 -03003877#define SERR_INT 0xc4040
Paulo Zanonide032bf2013-04-12 17:57:58 -03003878#define SERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03003879#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
3880#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
3881#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
3882
Zhenyu Wangb9055052009-06-05 15:38:38 +08003883/* digital port hotplug */
Keith Packard7fe0b972011-09-19 13:31:02 -07003884#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003885#define PORTD_HOTPLUG_ENABLE (1 << 20)
3886#define PORTD_PULSE_DURATION_2ms (0)
3887#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
3888#define PORTD_PULSE_DURATION_6ms (2 << 18)
3889#define PORTD_PULSE_DURATION_100ms (3 << 18)
Keith Packard7fe0b972011-09-19 13:31:02 -07003890#define PORTD_PULSE_DURATION_MASK (3 << 18)
Damien Lespiaub6965192012-12-13 16:08:59 +00003891#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
3892#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
3893#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
3894#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003895#define PORTC_HOTPLUG_ENABLE (1 << 12)
3896#define PORTC_PULSE_DURATION_2ms (0)
3897#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
3898#define PORTC_PULSE_DURATION_6ms (2 << 10)
3899#define PORTC_PULSE_DURATION_100ms (3 << 10)
Keith Packard7fe0b972011-09-19 13:31:02 -07003900#define PORTC_PULSE_DURATION_MASK (3 << 10)
Damien Lespiaub6965192012-12-13 16:08:59 +00003901#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
3902#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
3903#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
3904#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003905#define PORTB_HOTPLUG_ENABLE (1 << 4)
3906#define PORTB_PULSE_DURATION_2ms (0)
3907#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
3908#define PORTB_PULSE_DURATION_6ms (2 << 2)
3909#define PORTB_PULSE_DURATION_100ms (3 << 2)
Keith Packard7fe0b972011-09-19 13:31:02 -07003910#define PORTB_PULSE_DURATION_MASK (3 << 2)
Damien Lespiaub6965192012-12-13 16:08:59 +00003911#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
3912#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
3913#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
3914#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003915
3916#define PCH_GPIOA 0xc5010
3917#define PCH_GPIOB 0xc5014
3918#define PCH_GPIOC 0xc5018
3919#define PCH_GPIOD 0xc501c
3920#define PCH_GPIOE 0xc5020
3921#define PCH_GPIOF 0xc5024
3922
Eric Anholtf0217c42009-12-01 11:56:30 -08003923#define PCH_GMBUS0 0xc5100
3924#define PCH_GMBUS1 0xc5104
3925#define PCH_GMBUS2 0xc5108
3926#define PCH_GMBUS3 0xc510c
3927#define PCH_GMBUS4 0xc5110
3928#define PCH_GMBUS5 0xc5120
3929
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003930#define _PCH_DPLL_A 0xc6014
3931#define _PCH_DPLL_B 0xc6018
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003932#define _PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003933
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003934#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00003935#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003936#define _PCH_FPA1 0xc6044
3937#define _PCH_FPB0 0xc6048
3938#define _PCH_FPB1 0xc604c
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003939#define _PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
3940#define _PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003941
3942#define PCH_DPLL_TEST 0xc606c
3943
3944#define PCH_DREF_CONTROL 0xC6200
3945#define DREF_CONTROL_MASK 0x7fc3
3946#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
3947#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
3948#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
3949#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
3950#define DREF_SSC_SOURCE_DISABLE (0<<11)
3951#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08003952#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003953#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
3954#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
3955#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08003956#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003957#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
3958#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08003959#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003960#define DREF_SSC4_DOWNSPREAD (0<<6)
3961#define DREF_SSC4_CENTERSPREAD (1<<6)
3962#define DREF_SSC1_DISABLE (0<<1)
3963#define DREF_SSC1_ENABLE (1<<1)
3964#define DREF_SSC4_DISABLE (0)
3965#define DREF_SSC4_ENABLE (1)
3966
3967#define PCH_RAWCLK_FREQ 0xc6204
3968#define FDL_TP1_TIMER_SHIFT 12
3969#define FDL_TP1_TIMER_MASK (3<<12)
3970#define FDL_TP2_TIMER_SHIFT 10
3971#define FDL_TP2_TIMER_MASK (3<<10)
3972#define RAWCLK_FREQ_MASK 0x3ff
3973
3974#define PCH_DPLL_TMR_CFG 0xc6208
3975
3976#define PCH_SSC4_PARMS 0xc6210
3977#define PCH_SSC4_AUX_PARMS 0xc6214
3978
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003979#define PCH_DPLL_SEL 0xc7000
3980#define TRANSA_DPLL_ENABLE (1<<3)
3981#define TRANSA_DPLLB_SEL (1<<0)
3982#define TRANSA_DPLLA_SEL 0
3983#define TRANSB_DPLL_ENABLE (1<<7)
3984#define TRANSB_DPLLB_SEL (1<<4)
3985#define TRANSB_DPLLA_SEL (0)
3986#define TRANSC_DPLL_ENABLE (1<<11)
3987#define TRANSC_DPLLB_SEL (1<<8)
3988#define TRANSC_DPLLA_SEL (0)
3989
Zhenyu Wangb9055052009-06-05 15:38:38 +08003990/* transcoder */
3991
Daniel Vetter275f01b22013-05-03 11:49:47 +02003992#define _PCH_TRANS_HTOTAL_A 0xe0000
3993#define TRANS_HTOTAL_SHIFT 16
3994#define TRANS_HACTIVE_SHIFT 0
3995#define _PCH_TRANS_HBLANK_A 0xe0004
3996#define TRANS_HBLANK_END_SHIFT 16
3997#define TRANS_HBLANK_START_SHIFT 0
3998#define _PCH_TRANS_HSYNC_A 0xe0008
3999#define TRANS_HSYNC_END_SHIFT 16
4000#define TRANS_HSYNC_START_SHIFT 0
4001#define _PCH_TRANS_VTOTAL_A 0xe000c
4002#define TRANS_VTOTAL_SHIFT 16
4003#define TRANS_VACTIVE_SHIFT 0
4004#define _PCH_TRANS_VBLANK_A 0xe0010
4005#define TRANS_VBLANK_END_SHIFT 16
4006#define TRANS_VBLANK_START_SHIFT 0
4007#define _PCH_TRANS_VSYNC_A 0xe0014
4008#define TRANS_VSYNC_END_SHIFT 16
4009#define TRANS_VSYNC_START_SHIFT 0
4010#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08004011
Daniel Vettere3b95f12013-05-03 11:49:49 +02004012#define _PCH_TRANSA_DATA_M1 0xe0030
4013#define _PCH_TRANSA_DATA_N1 0xe0034
4014#define _PCH_TRANSA_DATA_M2 0xe0038
4015#define _PCH_TRANSA_DATA_N2 0xe003c
4016#define _PCH_TRANSA_LINK_M1 0xe0040
4017#define _PCH_TRANSA_LINK_N1 0xe0044
4018#define _PCH_TRANSA_LINK_M2 0xe0048
4019#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004020
Jesse Barnesb055c8f2011-07-08 11:31:57 -07004021/* Per-transcoder DIP controls */
4022
4023#define _VIDEO_DIP_CTL_A 0xe0200
4024#define _VIDEO_DIP_DATA_A 0xe0208
4025#define _VIDEO_DIP_GCP_A 0xe0210
4026
4027#define _VIDEO_DIP_CTL_B 0xe1200
4028#define _VIDEO_DIP_DATA_B 0xe1208
4029#define _VIDEO_DIP_GCP_B 0xe1210
4030
4031#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
4032#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
4033#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
4034
Ville Syrjäläb9064872013-01-24 15:29:31 +02004035#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
4036#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
4037#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07004038
Ville Syrjäläb9064872013-01-24 15:29:31 +02004039#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
4040#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
4041#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07004042
4043#define VLV_TVIDEO_DIP_CTL(pipe) \
4044 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
4045#define VLV_TVIDEO_DIP_DATA(pipe) \
4046 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
4047#define VLV_TVIDEO_DIP_GCP(pipe) \
4048 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
4049
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03004050/* Haswell DIP controls */
4051#define HSW_VIDEO_DIP_CTL_A 0x60200
4052#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
4053#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
4054#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
4055#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
4056#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
4057#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
4058#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
4059#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
4060#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
4061#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
4062#define HSW_VIDEO_DIP_GCP_A 0x60210
4063
4064#define HSW_VIDEO_DIP_CTL_B 0x61200
4065#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
4066#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
4067#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
4068#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
4069#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
4070#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
4071#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
4072#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
4073#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
4074#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
4075#define HSW_VIDEO_DIP_GCP_B 0x61210
4076
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004077#define HSW_TVIDEO_DIP_CTL(trans) \
4078 _TRANSCODER(trans, HSW_VIDEO_DIP_CTL_A, HSW_VIDEO_DIP_CTL_B)
4079#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
4080 _TRANSCODER(trans, HSW_VIDEO_DIP_AVI_DATA_A, HSW_VIDEO_DIP_AVI_DATA_B)
4081#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
4082 _TRANSCODER(trans, HSW_VIDEO_DIP_SPD_DATA_A, HSW_VIDEO_DIP_SPD_DATA_B)
4083#define HSW_TVIDEO_DIP_GCP(trans) \
4084 _TRANSCODER(trans, HSW_VIDEO_DIP_GCP_A, HSW_VIDEO_DIP_GCP_B)
4085#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
4086 _TRANSCODER(trans, HSW_VIDEO_DIP_VSC_DATA_A, HSW_VIDEO_DIP_VSC_DATA_B)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03004087
Daniel Vetter275f01b22013-05-03 11:49:47 +02004088#define _PCH_TRANS_HTOTAL_B 0xe1000
4089#define _PCH_TRANS_HBLANK_B 0xe1004
4090#define _PCH_TRANS_HSYNC_B 0xe1008
4091#define _PCH_TRANS_VTOTAL_B 0xe100c
4092#define _PCH_TRANS_VBLANK_B 0xe1010
4093#define _PCH_TRANS_VSYNC_B 0xe1014
4094#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08004095
Daniel Vetter275f01b22013-05-03 11:49:47 +02004096#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
4097#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
4098#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
4099#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
4100#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
4101#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
4102#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
4103 _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01004104
Daniel Vettere3b95f12013-05-03 11:49:49 +02004105#define _PCH_TRANSB_DATA_M1 0xe1030
4106#define _PCH_TRANSB_DATA_N1 0xe1034
4107#define _PCH_TRANSB_DATA_M2 0xe1038
4108#define _PCH_TRANSB_DATA_N2 0xe103c
4109#define _PCH_TRANSB_LINK_M1 0xe1040
4110#define _PCH_TRANSB_LINK_N1 0xe1044
4111#define _PCH_TRANSB_LINK_M2 0xe1048
4112#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004113
Daniel Vettere3b95f12013-05-03 11:49:49 +02004114#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
4115#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
4116#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
4117#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
4118#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
4119#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
4120#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
4121#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004122
Daniel Vetterab9412b2013-05-03 11:49:46 +02004123#define _PCH_TRANSACONF 0xf0008
4124#define _PCH_TRANSBCONF 0xf1008
4125#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
4126#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004127#define TRANS_DISABLE (0<<31)
4128#define TRANS_ENABLE (1<<31)
4129#define TRANS_STATE_MASK (1<<30)
4130#define TRANS_STATE_DISABLE (0<<30)
4131#define TRANS_STATE_ENABLE (1<<30)
4132#define TRANS_FSYNC_DELAY_HB1 (0<<27)
4133#define TRANS_FSYNC_DELAY_HB2 (1<<27)
4134#define TRANS_FSYNC_DELAY_HB3 (2<<27)
4135#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02004136#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004137#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02004138#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02004139#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004140#define TRANS_8BPC (0<<5)
4141#define TRANS_10BPC (1<<5)
4142#define TRANS_6BPC (2<<5)
4143#define TRANS_12BPC (3<<5)
4144
Daniel Vetterce401412012-10-31 22:52:30 +01004145#define _TRANSA_CHICKEN1 0xf0060
4146#define _TRANSB_CHICKEN1 0xf1060
4147#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
4148#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07004149#define _TRANSA_CHICKEN2 0xf0064
4150#define _TRANSB_CHICKEN2 0xf1064
4151#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03004152#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
4153#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
4154#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
4155#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
4156#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07004157
Jesse Barnes291427f2011-07-29 12:42:37 -07004158#define SOUTH_CHICKEN1 0xc2000
4159#define FDIA_PHASE_SYNC_SHIFT_OVR 19
4160#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02004161#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
4162#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
4163#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jesse Barnes645c62a2011-05-11 09:49:31 -07004164#define SOUTH_CHICKEN2 0xc2004
Paulo Zanonidde86e22012-12-01 12:04:25 -02004165#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
4166#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
4167#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07004168
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004169#define _FDI_RXA_CHICKEN 0xc200c
4170#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004171#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
4172#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004173#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004174
Jesse Barnes382b0932010-10-07 16:01:25 -07004175#define SOUTH_DSPCLK_GATE_D 0xc2020
4176#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02004177#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07004178
Zhenyu Wangb9055052009-06-05 15:38:38 +08004179/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004180#define _FDI_TXA_CTL 0x60100
4181#define _FDI_TXB_CTL 0x61100
4182#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004183#define FDI_TX_DISABLE (0<<31)
4184#define FDI_TX_ENABLE (1<<31)
4185#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
4186#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
4187#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
4188#define FDI_LINK_TRAIN_NONE (3<<28)
4189#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
4190#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
4191#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
4192#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
4193#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
4194#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
4195#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
4196#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004197/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
4198 SNB has different settings. */
4199/* SNB A-stepping */
4200#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4201#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4202#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4203#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4204/* SNB B-stepping */
4205#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
4206#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
4207#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
4208#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
4209#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004210#define FDI_DP_PORT_WIDTH_SHIFT 19
4211#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
4212#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004213#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004214/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004215#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07004216
4217/* Ivybridge has different bits for lolz */
4218#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
4219#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
4220#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
4221#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
4222
Zhenyu Wangb9055052009-06-05 15:38:38 +08004223/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07004224#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07004225#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004226#define FDI_SCRAMBLING_ENABLE (0<<7)
4227#define FDI_SCRAMBLING_DISABLE (1<<7)
4228
4229/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004230#define _FDI_RXA_CTL 0xf000c
4231#define _FDI_RXB_CTL 0xf100c
4232#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004233#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004234/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07004235#define FDI_FS_ERRC_ENABLE (1<<27)
4236#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02004237#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004238#define FDI_8BPC (0<<16)
4239#define FDI_10BPC (1<<16)
4240#define FDI_6BPC (2<<16)
4241#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00004242#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004243#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
4244#define FDI_RX_PLL_ENABLE (1<<13)
4245#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
4246#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
4247#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
4248#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
4249#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01004250#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004251/* CPT */
4252#define FDI_AUTO_TRAINING (1<<10)
4253#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
4254#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
4255#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
4256#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
4257#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004258
Paulo Zanoni04945642012-11-01 21:00:59 -02004259#define _FDI_RXA_MISC 0xf0010
4260#define _FDI_RXB_MISC 0xf1010
4261#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
4262#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
4263#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
4264#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
4265#define FDI_RX_TP1_TO_TP2_48 (2<<20)
4266#define FDI_RX_TP1_TO_TP2_64 (3<<20)
4267#define FDI_RX_FDI_DELAY_90 (0x90<<0)
4268#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
4269
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004270#define _FDI_RXA_TUSIZE1 0xf0030
4271#define _FDI_RXA_TUSIZE2 0xf0038
4272#define _FDI_RXB_TUSIZE1 0xf1030
4273#define _FDI_RXB_TUSIZE2 0xf1038
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004274#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
4275#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004276
4277/* FDI_RX interrupt register format */
4278#define FDI_RX_INTER_LANE_ALIGN (1<<10)
4279#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
4280#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
4281#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
4282#define FDI_RX_FS_CODE_ERR (1<<6)
4283#define FDI_RX_FE_CODE_ERR (1<<5)
4284#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
4285#define FDI_RX_HDCP_LINK_FAIL (1<<3)
4286#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
4287#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
4288#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
4289
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004290#define _FDI_RXA_IIR 0xf0014
4291#define _FDI_RXA_IMR 0xf0018
4292#define _FDI_RXB_IIR 0xf1014
4293#define _FDI_RXB_IMR 0xf1018
4294#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
4295#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004296
4297#define FDI_PLL_CTL_1 0xfe000
4298#define FDI_PLL_CTL_2 0xfe004
4299
Zhenyu Wangb9055052009-06-05 15:38:38 +08004300#define PCH_LVDS 0xe1180
4301#define LVDS_DETECTED (1 << 1)
4302
Shobhit Kumar98364372012-06-15 11:55:14 -07004303/* vlv has 2 sets of panel control regs. */
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004304#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
4305#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
4306#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
4307#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
4308#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
Shobhit Kumar98364372012-06-15 11:55:14 -07004309
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004310#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
4311#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
4312#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
4313#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
4314#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
Shobhit Kumar98364372012-06-15 11:55:14 -07004315
Jesse Barnes453c5422013-03-28 09:55:41 -07004316#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
4317#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
4318#define VLV_PIPE_PP_ON_DELAYS(pipe) \
4319 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
4320#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
4321 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
4322#define VLV_PIPE_PP_DIVISOR(pipe) \
4323 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
4324
Zhenyu Wangb9055052009-06-05 15:38:38 +08004325#define PCH_PP_STATUS 0xc7200
4326#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07004327#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07004328#define PANEL_UNLOCK_MASK (0xffff << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004329#define EDP_FORCE_VDD (1 << 3)
4330#define EDP_BLC_ENABLE (1 << 2)
4331#define PANEL_POWER_RESET (1 << 1)
4332#define PANEL_POWER_OFF (0 << 0)
4333#define PANEL_POWER_ON (1 << 0)
4334#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07004335#define PANEL_PORT_SELECT_MASK (3 << 30)
4336#define PANEL_PORT_SELECT_LVDS (0 << 30)
4337#define PANEL_PORT_SELECT_DPA (1 << 30)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004338#define EDP_PANEL (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07004339#define PANEL_PORT_SELECT_DPC (2 << 30)
4340#define PANEL_PORT_SELECT_DPD (3 << 30)
4341#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
4342#define PANEL_POWER_UP_DELAY_SHIFT 16
4343#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
4344#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4345
Zhenyu Wangb9055052009-06-05 15:38:38 +08004346#define PCH_PP_OFF_DELAYS 0xc720c
Daniel Vetter82ed61f2012-10-20 20:57:41 +02004347#define PANEL_POWER_PORT_SELECT_MASK (0x3 << 30)
4348#define PANEL_POWER_PORT_LVDS (0 << 30)
4349#define PANEL_POWER_PORT_DP_A (1 << 30)
4350#define PANEL_POWER_PORT_DP_C (2 << 30)
4351#define PANEL_POWER_PORT_DP_D (3 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07004352#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
4353#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4354#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
4355#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4356
Zhenyu Wangb9055052009-06-05 15:38:38 +08004357#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07004358#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
4359#define PP_REFERENCE_DIVIDER_SHIFT 8
4360#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
4361#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004362
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004363#define PCH_DP_B 0xe4100
4364#define PCH_DPB_AUX_CH_CTL 0xe4110
4365#define PCH_DPB_AUX_CH_DATA1 0xe4114
4366#define PCH_DPB_AUX_CH_DATA2 0xe4118
4367#define PCH_DPB_AUX_CH_DATA3 0xe411c
4368#define PCH_DPB_AUX_CH_DATA4 0xe4120
4369#define PCH_DPB_AUX_CH_DATA5 0xe4124
4370
4371#define PCH_DP_C 0xe4200
4372#define PCH_DPC_AUX_CH_CTL 0xe4210
4373#define PCH_DPC_AUX_CH_DATA1 0xe4214
4374#define PCH_DPC_AUX_CH_DATA2 0xe4218
4375#define PCH_DPC_AUX_CH_DATA3 0xe421c
4376#define PCH_DPC_AUX_CH_DATA4 0xe4220
4377#define PCH_DPC_AUX_CH_DATA5 0xe4224
4378
4379#define PCH_DP_D 0xe4300
4380#define PCH_DPD_AUX_CH_CTL 0xe4310
4381#define PCH_DPD_AUX_CH_DATA1 0xe4314
4382#define PCH_DPD_AUX_CH_DATA2 0xe4318
4383#define PCH_DPD_AUX_CH_DATA3 0xe431c
4384#define PCH_DPD_AUX_CH_DATA4 0xe4320
4385#define PCH_DPD_AUX_CH_DATA5 0xe4324
4386
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004387/* CPT */
4388#define PORT_TRANS_A_SEL_CPT 0
4389#define PORT_TRANS_B_SEL_CPT (1<<29)
4390#define PORT_TRANS_C_SEL_CPT (2<<29)
4391#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07004392#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02004393#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
4394#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004395
4396#define TRANS_DP_CTL_A 0xe0300
4397#define TRANS_DP_CTL_B 0xe1300
4398#define TRANS_DP_CTL_C 0xe2300
Daniel Vetter23670b322012-11-01 09:15:30 +01004399#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004400#define TRANS_DP_OUTPUT_ENABLE (1<<31)
4401#define TRANS_DP_PORT_SEL_B (0<<29)
4402#define TRANS_DP_PORT_SEL_C (1<<29)
4403#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08004404#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004405#define TRANS_DP_PORT_SEL_MASK (3<<29)
4406#define TRANS_DP_AUDIO_ONLY (1<<26)
4407#define TRANS_DP_ENH_FRAMING (1<<18)
4408#define TRANS_DP_8BPC (0<<9)
4409#define TRANS_DP_10BPC (1<<9)
4410#define TRANS_DP_6BPC (2<<9)
4411#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08004412#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004413#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
4414#define TRANS_DP_VSYNC_ACTIVE_LOW 0
4415#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
4416#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01004417#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004418
4419/* SNB eDP training params */
4420/* SNB A-stepping */
4421#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4422#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4423#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4424#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4425/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08004426#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
4427#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
4428#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
4429#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
4430#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004431#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
4432
Keith Packard1a2eb462011-11-16 16:26:07 -08004433/* IVB */
4434#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
4435#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
4436#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
4437#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
4438#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
4439#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
4440#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x33 <<22)
4441
4442/* legacy values */
4443#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
4444#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
4445#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
4446#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
4447#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
4448
4449#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
4450
Zou Nan haicae58522010-11-09 17:17:32 +08004451#define FORCEWAKE 0xA18C
Jesse Barnes575155a2012-03-28 13:39:37 -07004452#define FORCEWAKE_VLV 0x1300b0
4453#define FORCEWAKE_ACK_VLV 0x1300b4
Jesse Barnesed5de392013-03-08 10:45:57 -08004454#define FORCEWAKE_MEDIA_VLV 0x1300b8
4455#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
Eugeni Dodonove7911c42012-07-02 11:51:04 -03004456#define FORCEWAKE_ACK_HSW 0x130044
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00004457#define FORCEWAKE_ACK 0x130090
Jesse Barnesd62b4892013-03-08 10:45:53 -08004458#define VLV_GTLC_WAKE_CTRL 0x130090
4459#define VLV_GTLC_PW_STATUS 0x130094
Keith Packard8d715f02011-11-18 20:39:01 -08004460#define FORCEWAKE_MT 0xa188 /* multi-threaded */
Chris Wilsonc5836c22012-10-17 12:09:55 +01004461#define FORCEWAKE_KERNEL 0x1
4462#define FORCEWAKE_USER 0x2
Keith Packard8d715f02011-11-18 20:39:01 -08004463#define FORCEWAKE_MT_ACK 0x130040
4464#define ECOBUS 0xa180
4465#define FORCEWAKE_MT_ENABLE (1<<5)
Chris Wilson8fd26852010-12-08 18:40:43 +00004466
Ben Widawskydd202c62012-02-09 10:15:18 +01004467#define GTFIFODBG 0x120000
4468#define GT_FIFO_CPU_ERROR_MASK 7
4469#define GT_FIFO_OVFERR (1<<2)
4470#define GT_FIFO_IAWRERR (1<<1)
4471#define GT_FIFO_IARDERR (1<<0)
4472
Chris Wilson91355832011-03-04 19:22:40 +00004473#define GT_FIFO_FREE_ENTRIES 0x120008
Chris Wilson957367202011-05-12 22:17:09 +01004474#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Chris Wilson91355832011-03-04 19:22:40 +00004475
Daniel Vetter80e829f2012-03-31 11:21:57 +02004476#define GEN6_UCGCTL1 0x9400
4477# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02004478# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02004479
Eric Anholt406478d2011-11-07 16:07:04 -08004480#define GEN6_UCGCTL2 0x9404
Jesse Barnes0f846f82012-06-14 11:04:47 -07004481# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07004482# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08004483# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08004484# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08004485# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08004486
Jesse Barnese3f33d42012-06-14 11:04:50 -07004487#define GEN7_UCGCTL4 0x940c
4488#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
4489
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004490#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00004491#define GEN6_TURBO_DISABLE (1<<31)
4492#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03004493#define HSW_FREQUENCY(x) ((x)<<24)
Chris Wilson8fd26852010-12-08 18:40:43 +00004494#define GEN6_OFFSET(x) ((x)<<19)
4495#define GEN6_AGGRESSIVE_TURBO (0<<15)
4496#define GEN6_RC_VIDEO_FREQ 0xA00C
4497#define GEN6_RC_CONTROL 0xA090
4498#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
4499#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
4500#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
4501#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
4502#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes0a073b82013-04-17 15:54:58 -07004503#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00004504#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
4505#define GEN6_RC_CTL_HW_ENABLE (1<<31)
4506#define GEN6_RP_DOWN_TIMEOUT 0xA010
4507#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004508#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08004509#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08004510#define HSW_CAGF_SHIFT 7
Jesse Barnesccab5c82011-01-18 15:49:25 -08004511#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08004512#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00004513#define GEN6_RP_CONTROL 0xA024
4514#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08004515#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
4516#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
4517#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
4518#define GEN6_RP_MEDIA_HW_MODE (1<<9)
4519#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00004520#define GEN6_RP_MEDIA_IS_GFX (1<<8)
4521#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08004522#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
4523#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
4524#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03004525#define GEN7_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08004526#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00004527#define GEN6_RP_UP_THRESHOLD 0xA02C
4528#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08004529#define GEN6_RP_CUR_UP_EI 0xA050
4530#define GEN6_CURICONT_MASK 0xffffff
4531#define GEN6_RP_CUR_UP 0xA054
4532#define GEN6_CURBSYTAVG_MASK 0xffffff
4533#define GEN6_RP_PREV_UP 0xA058
4534#define GEN6_RP_CUR_DOWN_EI 0xA05C
4535#define GEN6_CURIAVG_MASK 0xffffff
4536#define GEN6_RP_CUR_DOWN 0xA060
4537#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00004538#define GEN6_RP_UP_EI 0xA068
4539#define GEN6_RP_DOWN_EI 0xA06C
4540#define GEN6_RP_IDLE_HYSTERSIS 0xA070
4541#define GEN6_RC_STATE 0xA094
4542#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
4543#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
4544#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
4545#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
4546#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
4547#define GEN6_RC_SLEEP 0xA0B0
4548#define GEN6_RC1e_THRESHOLD 0xA0B4
4549#define GEN6_RC6_THRESHOLD 0xA0B8
4550#define GEN6_RC6p_THRESHOLD 0xA0BC
4551#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004552#define GEN6_PMINTRMSK 0xA168
Chris Wilson8fd26852010-12-08 18:40:43 +00004553
4554#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07004555#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00004556#define GEN6_PMIIR 0x44028
4557#define GEN6_PMIER 0x4402C
4558#define GEN6_PM_MBOX_EVENT (1<<25)
4559#define GEN6_PM_THERMAL_EVENT (1<<24)
4560#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
4561#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
4562#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
4563#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
4564#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky4912d042011-04-25 11:25:20 -07004565#define GEN6_PM_DEFERRED_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4566 GEN6_PM_RP_DOWN_THRESHOLD | \
4567 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00004568
Ben Widawskycce66a22012-03-27 18:59:38 -07004569#define GEN6_GT_GFX_RC6_LOCKED 0x138104
4570#define GEN6_GT_GFX_RC6 0x138108
4571#define GEN6_GT_GFX_RC6p 0x13810C
4572#define GEN6_GT_GFX_RC6pp 0x138110
4573
Chris Wilson8fd26852010-12-08 18:40:43 +00004574#define GEN6_PCODE_MAILBOX 0x138124
4575#define GEN6_PCODE_READY (1<<31)
Jesse Barnesa6044e22010-12-20 11:34:20 -08004576#define GEN6_READ_OC_PARAMS 0xc
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004577#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
4578#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
Ben Widawsky31643d52012-09-26 10:34:01 -07004579#define GEN6_PCODE_WRITE_RC6VIDS 0x4
4580#define GEN6_PCODE_READ_RC6VIDS 0x5
Ben Widawsky7083e052013-02-01 16:41:14 -08004581#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
4582#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Chris Wilson8fd26852010-12-08 18:40:43 +00004583#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004584#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01004585#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Chris Wilson8fd26852010-12-08 18:40:43 +00004586
Ben Widawsky4d855292011-12-12 19:34:16 -08004587#define GEN6_GT_CORE_STATUS 0x138060
4588#define GEN6_CORE_CPD_STATE_MASK (7<<4)
4589#define GEN6_RCn_MASK 7
4590#define GEN6_RC0 0
4591#define GEN6_RC3 2
4592#define GEN6_RC6 3
4593#define GEN6_RC7 4
4594
Ben Widawskye3689192012-05-25 16:56:22 -07004595#define GEN7_MISCCPCTL (0x9424)
4596#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
4597
4598/* IVYBRIDGE DPF */
4599#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
4600#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
4601#define GEN7_PARITY_ERROR_VALID (1<<13)
4602#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
4603#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
4604#define GEN7_PARITY_ERROR_ROW(reg) \
4605 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
4606#define GEN7_PARITY_ERROR_BANK(reg) \
4607 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
4608#define GEN7_PARITY_ERROR_SUBBANK(reg) \
4609 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
4610#define GEN7_L3CDERRST1_ENABLE (1<<7)
4611
Ben Widawskyb9524a12012-05-25 16:56:24 -07004612#define GEN7_L3LOG_BASE 0xB070
4613#define GEN7_L3LOG_SIZE 0x80
4614
Jesse Barnes12f33822012-10-25 12:15:45 -07004615#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
4616#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
4617#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4618#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
4619
Jesse Barnes8ab43972012-10-25 12:15:42 -07004620#define GEN7_ROW_CHICKEN2 0xe4f4
4621#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
4622#define DOP_CLOCK_GATING_DISABLE (1<<0)
4623
Ville Syrjäläf4ba9f82013-01-24 15:29:29 +02004624#define G4X_AUD_VID_DID (dev_priv->info->display_mmio_offset + 0x62020)
Wu Fengguange0dac652011-09-05 14:25:34 +08004625#define INTEL_AUDIO_DEVCL 0x808629FB
4626#define INTEL_AUDIO_DEVBLC 0x80862801
4627#define INTEL_AUDIO_DEVCTG 0x80862802
4628
4629#define G4X_AUD_CNTL_ST 0x620B4
4630#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
4631#define G4X_ELDV_DEVCTG (1 << 14)
4632#define G4X_ELD_ADDR (0xf << 5)
4633#define G4X_ELD_ACK (1 << 4)
4634#define G4X_HDMIW_HDMIEDID 0x6210C
4635
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004636#define IBX_HDMIW_HDMIEDID_A 0xE2050
Wang Xingchao9b138a82012-08-09 16:52:18 +08004637#define IBX_HDMIW_HDMIEDID_B 0xE2150
4638#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4639 IBX_HDMIW_HDMIEDID_A, \
4640 IBX_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004641#define IBX_AUD_CNTL_ST_A 0xE20B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08004642#define IBX_AUD_CNTL_ST_B 0xE21B4
4643#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4644 IBX_AUD_CNTL_ST_A, \
4645 IBX_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004646#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
4647#define IBX_ELD_ADDRESS (0x1f << 5)
4648#define IBX_ELD_ACK (1 << 4)
4649#define IBX_AUD_CNTL_ST2 0xE20C0
4650#define IBX_ELD_VALIDB (1 << 0)
4651#define IBX_CP_READYB (1 << 1)
Wu Fengguange0dac652011-09-05 14:25:34 +08004652
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004653#define CPT_HDMIW_HDMIEDID_A 0xE5050
Wang Xingchao9b138a82012-08-09 16:52:18 +08004654#define CPT_HDMIW_HDMIEDID_B 0xE5150
4655#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4656 CPT_HDMIW_HDMIEDID_A, \
4657 CPT_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004658#define CPT_AUD_CNTL_ST_A 0xE50B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08004659#define CPT_AUD_CNTL_ST_B 0xE51B4
4660#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4661 CPT_AUD_CNTL_ST_A, \
4662 CPT_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004663#define CPT_AUD_CNTRL_ST2 0xE50C0
Wu Fengguange0dac652011-09-05 14:25:34 +08004664
Eric Anholtae662d32012-01-03 09:23:29 -08004665/* These are the 4 32-bit write offset registers for each stream
4666 * output buffer. It determines the offset from the
4667 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
4668 */
4669#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
4670
Wu Fengguangb6daa022012-01-06 14:41:31 -06004671#define IBX_AUD_CONFIG_A 0xe2000
Wang Xingchao9b138a82012-08-09 16:52:18 +08004672#define IBX_AUD_CONFIG_B 0xe2100
4673#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
4674 IBX_AUD_CONFIG_A, \
4675 IBX_AUD_CONFIG_B)
Wu Fengguangb6daa022012-01-06 14:41:31 -06004676#define CPT_AUD_CONFIG_A 0xe5000
Wang Xingchao9b138a82012-08-09 16:52:18 +08004677#define CPT_AUD_CONFIG_B 0xe5100
4678#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
4679 CPT_AUD_CONFIG_A, \
4680 CPT_AUD_CONFIG_B)
Wu Fengguangb6daa022012-01-06 14:41:31 -06004681#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
4682#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
4683#define AUD_CONFIG_UPPER_N_SHIFT 20
4684#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
4685#define AUD_CONFIG_LOWER_N_SHIFT 4
4686#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
4687#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
4688#define AUD_CONFIG_PIXEL_CLOCK_HDMI (0xf << 16)
4689#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
4690
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08004691/* HSW Audio */
4692#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
4693#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
4694#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
4695 HSW_AUD_CONFIG_A, \
4696 HSW_AUD_CONFIG_B)
4697
4698#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
4699#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
4700#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
4701 HSW_AUD_MISC_CTRL_A, \
4702 HSW_AUD_MISC_CTRL_B)
4703
4704#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
4705#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
4706#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
4707 HSW_AUD_DIP_ELD_CTRL_ST_A, \
4708 HSW_AUD_DIP_ELD_CTRL_ST_B)
4709
4710/* Audio Digital Converter */
4711#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
4712#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
4713#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
4714 HSW_AUD_DIG_CNVT_1, \
4715 HSW_AUD_DIG_CNVT_2)
Wang Xingchao9b138a82012-08-09 16:52:18 +08004716#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08004717
4718#define HSW_AUD_EDID_DATA_A 0x65050
4719#define HSW_AUD_EDID_DATA_B 0x65150
4720#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
4721 HSW_AUD_EDID_DATA_A, \
4722 HSW_AUD_EDID_DATA_B)
4723
4724#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
4725#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
4726#define AUDIO_INACTIVE_C (1<<11)
4727#define AUDIO_INACTIVE_B (1<<7)
4728#define AUDIO_INACTIVE_A (1<<3)
4729#define AUDIO_OUTPUT_ENABLE_A (1<<2)
4730#define AUDIO_OUTPUT_ENABLE_B (1<<6)
4731#define AUDIO_OUTPUT_ENABLE_C (1<<10)
4732#define AUDIO_ELD_VALID_A (1<<0)
4733#define AUDIO_ELD_VALID_B (1<<4)
4734#define AUDIO_ELD_VALID_C (1<<8)
4735#define AUDIO_CP_READY_A (1<<1)
4736#define AUDIO_CP_READY_B (1<<5)
4737#define AUDIO_CP_READY_C (1<<9)
4738
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03004739/* HSW Power Wells */
Paulo Zanonifa42e232013-01-25 16:59:11 -02004740#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
4741#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
4742#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
4743#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004744#define HSW_PWR_WELL_ENABLE (1<<31)
4745#define HSW_PWR_WELL_STATE (1<<30)
4746#define HSW_PWR_WELL_CTL5 0x45410
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03004747#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
4748#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004749#define HSW_PWR_WELL_FORCE_ON (1<<19)
4750#define HSW_PWR_WELL_CTL6 0x45414
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03004751
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03004752/* Per-pipe DDI Function Control */
Paulo Zanoniad80a812012-10-24 16:06:19 -02004753#define TRANS_DDI_FUNC_CTL_A 0x60400
4754#define TRANS_DDI_FUNC_CTL_B 0x61400
4755#define TRANS_DDI_FUNC_CTL_C 0x62400
4756#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
4757#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER(tran, TRANS_DDI_FUNC_CTL_A, \
4758 TRANS_DDI_FUNC_CTL_B)
4759#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03004760/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02004761#define TRANS_DDI_PORT_MASK (7<<28)
4762#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
4763#define TRANS_DDI_PORT_NONE (0<<28)
4764#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
4765#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
4766#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
4767#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
4768#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
4769#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
4770#define TRANS_DDI_BPC_MASK (7<<20)
4771#define TRANS_DDI_BPC_8 (0<<20)
4772#define TRANS_DDI_BPC_10 (1<<20)
4773#define TRANS_DDI_BPC_6 (2<<20)
4774#define TRANS_DDI_BPC_12 (3<<20)
4775#define TRANS_DDI_PVSYNC (1<<17)
4776#define TRANS_DDI_PHSYNC (1<<16)
4777#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
4778#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
4779#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
4780#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
4781#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
4782#define TRANS_DDI_BFI_ENABLE (1<<4)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03004783
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004784/* DisplayPort Transport Control */
4785#define DP_TP_CTL_A 0x64040
4786#define DP_TP_CTL_B 0x64140
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004787#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
4788#define DP_TP_CTL_ENABLE (1<<31)
4789#define DP_TP_CTL_MODE_SST (0<<27)
4790#define DP_TP_CTL_MODE_MST (1<<27)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004791#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004792#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004793#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
4794#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
4795#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03004796#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
4797#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004798#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03004799#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004800
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03004801/* DisplayPort Transport Status */
4802#define DP_TP_STATUS_A 0x64044
4803#define DP_TP_STATUS_B 0x64144
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004804#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03004805#define DP_TP_STATUS_IDLE_DONE (1<<25)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03004806#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
4807
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004808/* DDI Buffer Control */
4809#define DDI_BUF_CTL_A 0x64000
4810#define DDI_BUF_CTL_B 0x64100
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004811#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
4812#define DDI_BUF_CTL_ENABLE (1<<31)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004813#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004814#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004815#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004816#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004817#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004818#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004819#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
4820#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004821#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
4822#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00004823#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004824#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02004825#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02004826#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004827#define DDI_INIT_DISPLAY_DETECTED (1<<0)
4828
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03004829/* DDI Buffer Translations */
4830#define DDI_BUF_TRANS_A 0x64E00
4831#define DDI_BUF_TRANS_B 0x64E60
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004832#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03004833
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03004834/* Sideband Interface (SBI) is programmed indirectly, via
4835 * SBI_ADDR, which contains the register offset; and SBI_DATA,
4836 * which contains the payload */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004837#define SBI_ADDR 0xC6000
4838#define SBI_DATA 0xC6004
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03004839#define SBI_CTL_STAT 0xC6008
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004840#define SBI_CTL_DEST_ICLK (0x0<<16)
4841#define SBI_CTL_DEST_MPHY (0x1<<16)
4842#define SBI_CTL_OP_IORD (0x2<<8)
4843#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03004844#define SBI_CTL_OP_CRRD (0x6<<8)
4845#define SBI_CTL_OP_CRWR (0x7<<8)
4846#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004847#define SBI_RESPONSE_SUCCESS (0x0<<1)
4848#define SBI_BUSY (0x1<<0)
4849#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03004850
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004851/* SBI offsets */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004852#define SBI_SSCDIVINTPHASE6 0x0600
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004853#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
4854#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
4855#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
4856#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004857#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004858#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004859#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004860#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02004861#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004862#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004863#define SBI_SSCAUXDIV6 0x0610
4864#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004865#define SBI_DBUFF0 0x2a00
Paulo Zanonidde86e22012-12-01 12:04:25 -02004866#define SBI_DBUFF0_ENABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004867
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03004868/* LPT PIXCLK_GATE */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004869#define PIXCLK_GATE 0xC6020
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03004870#define PIXCLK_GATE_UNGATE (1<<0)
4871#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03004872
Eugeni Dodonove93ea062012-03-29 12:32:32 -03004873/* SPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004874#define SPLL_CTL 0x46020
Eugeni Dodonove93ea062012-03-29 12:32:32 -03004875#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01004876#define SPLL_PLL_SSC (1<<28)
4877#define SPLL_PLL_NON_SSC (2<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004878#define SPLL_PLL_FREQ_810MHz (0<<26)
4879#define SPLL_PLL_FREQ_1350MHz (1<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03004880
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03004881/* WRPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004882#define WRPLL_CTL1 0x46040
4883#define WRPLL_CTL2 0x46060
4884#define WRPLL_PLL_ENABLE (1<<31)
4885#define WRPLL_PLL_SELECT_SSC (0x01<<28)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01004886#define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03004887#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03004888/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004889#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
4890#define WRPLL_DIVIDER_POST(x) ((x)<<8)
4891#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03004892
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004893/* Port clock selection */
4894#define PORT_CLK_SEL_A 0x46100
4895#define PORT_CLK_SEL_B 0x46104
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004896#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004897#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
4898#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
4899#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004900#define PORT_CLK_SEL_SPLL (3<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004901#define PORT_CLK_SEL_WRPLL1 (4<<29)
4902#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004903#define PORT_CLK_SEL_NONE (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004904
Paulo Zanonibb523fc2012-10-23 18:29:56 -02004905/* Transcoder clock selection */
4906#define TRANS_CLK_SEL_A 0x46140
4907#define TRANS_CLK_SEL_B 0x46144
4908#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
4909/* For each transcoder, we need to select the corresponding port clock */
4910#define TRANS_CLK_SEL_DISABLED (0x0<<29)
4911#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004912
Paulo Zanonic9809792012-10-23 18:30:00 -02004913#define _TRANSA_MSA_MISC 0x60410
4914#define _TRANSB_MSA_MISC 0x61410
4915#define TRANS_MSA_MISC(tran) _TRANSCODER(tran, _TRANSA_MSA_MISC, \
4916 _TRANSB_MSA_MISC)
4917#define TRANS_MSA_SYNC_CLK (1<<0)
4918#define TRANS_MSA_6_BPC (0<<5)
4919#define TRANS_MSA_8_BPC (1<<5)
4920#define TRANS_MSA_10_BPC (2<<5)
4921#define TRANS_MSA_12_BPC (3<<5)
4922#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03004923
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004924/* LCPLL Control */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004925#define LCPLL_CTL 0x130040
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004926#define LCPLL_PLL_DISABLE (1<<31)
4927#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03004928#define LCPLL_CLK_FREQ_MASK (3<<26)
4929#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004930#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004931#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03004932#define LCPLL_CD_SOURCE_FCLK (1<<21)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004933
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03004934/* Pipe WM_LINETIME - watermark line time */
4935#define PIPE_WM_LINETIME_A 0x45270
4936#define PIPE_WM_LINETIME_B 0x45274
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004937#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
4938 PIPE_WM_LINETIME_B)
4939#define PIPE_WM_LINETIME_MASK (0x1ff)
4940#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03004941#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004942#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03004943
4944/* SFUSE_STRAP */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004945#define SFUSE_STRAP 0xc2014
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03004946#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
4947#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
4948#define SFUSE_STRAP_DDID_DETECTED (1<<0)
4949
Paulo Zanoni801bcff2013-05-31 10:08:35 -03004950#define WM_MISC 0x45260
4951#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
4952
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03004953#define WM_DBG 0x45280
4954#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
4955#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
4956#define WM_DBG_DISALLOW_SPRITE (1<<2)
4957
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004958/* pipe CSC */
4959#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
4960#define _PIPE_A_CSC_COEFF_BY 0x49014
4961#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
4962#define _PIPE_A_CSC_COEFF_BU 0x4901c
4963#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
4964#define _PIPE_A_CSC_COEFF_BV 0x49024
4965#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03004966#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
4967#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
4968#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004969#define _PIPE_A_CSC_PREOFF_HI 0x49030
4970#define _PIPE_A_CSC_PREOFF_ME 0x49034
4971#define _PIPE_A_CSC_PREOFF_LO 0x49038
4972#define _PIPE_A_CSC_POSTOFF_HI 0x49040
4973#define _PIPE_A_CSC_POSTOFF_ME 0x49044
4974#define _PIPE_A_CSC_POSTOFF_LO 0x49048
4975
4976#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
4977#define _PIPE_B_CSC_COEFF_BY 0x49114
4978#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
4979#define _PIPE_B_CSC_COEFF_BU 0x4911c
4980#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
4981#define _PIPE_B_CSC_COEFF_BV 0x49124
4982#define _PIPE_B_CSC_MODE 0x49128
4983#define _PIPE_B_CSC_PREOFF_HI 0x49130
4984#define _PIPE_B_CSC_PREOFF_ME 0x49134
4985#define _PIPE_B_CSC_PREOFF_LO 0x49138
4986#define _PIPE_B_CSC_POSTOFF_HI 0x49140
4987#define _PIPE_B_CSC_POSTOFF_ME 0x49144
4988#define _PIPE_B_CSC_POSTOFF_LO 0x49148
4989
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004990#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
4991#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
4992#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
4993#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
4994#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
4995#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
4996#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
4997#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
4998#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
4999#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
5000#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
5001#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
5002#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
5003
Jesse Barnes585fb112008-07-29 11:54:06 -07005004#endif /* _I915_REG_H_ */