blob: a140165dfee0515b70263cddf6e7902f4171de48 [file] [log] [blame]
Michael Buesche4d6b792007-09-18 15:39:42 -04001/*
2
3 Broadcom B43 wireless driver
4
5 Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
Stefano Brivio1f21ad22007-11-06 22:49:20 +01006 Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
Michael Büscheb032b92011-07-04 20:50:05 +02007 Copyright (c) 2005-2009 Michael Buesch <m@bues.ch>
Michael Buesche4d6b792007-09-18 15:39:42 -04008 Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
9 Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
Rafał Miłecki108f4f32011-09-03 21:01:02 +020010 Copyright (c) 2010-2011 Rafał Miłecki <zajec5@gmail.com>
Michael Buesche4d6b792007-09-18 15:39:42 -040011
Albert Herranz3dbba8e2009-09-10 19:34:49 +020012 SDIO support
13 Copyright (c) 2009 Albert Herranz <albert_herranz@yahoo.es>
14
Michael Buesche4d6b792007-09-18 15:39:42 -040015 Some parts of the code in this file are derived from the ipw2200
16 driver Copyright(c) 2003 - 2004 Intel Corporation.
17
18 This program is free software; you can redistribute it and/or modify
19 it under the terms of the GNU General Public License as published by
20 the Free Software Foundation; either version 2 of the License, or
21 (at your option) any later version.
22
23 This program is distributed in the hope that it will be useful,
24 but WITHOUT ANY WARRANTY; without even the implied warranty of
25 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
26 GNU General Public License for more details.
27
28 You should have received a copy of the GNU General Public License
29 along with this program; see the file COPYING. If not, write to
30 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
31 Boston, MA 02110-1301, USA.
32
33*/
34
35#include <linux/delay.h>
36#include <linux/init.h>
Paul Gortmakerac5c24e92011-08-30 14:18:44 -040037#include <linux/module.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040038#include <linux/if_arp.h>
39#include <linux/etherdevice.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040040#include <linux/firmware.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040041#include <linux/workqueue.h>
42#include <linux/skbuff.h>
Andrew Morton96cf49a2008-02-04 22:27:19 -080043#include <linux/io.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040044#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/slab.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040046#include <asm/unaligned.h>
47
48#include "b43.h"
49#include "main.h"
50#include "debugfs.h"
Michael Bueschef1a6282008-08-27 18:53:02 +020051#include "phy_common.h"
52#include "phy_g.h"
Michael Buesch3d0da752008-08-30 02:27:19 +020053#include "phy_n.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040054#include "dma.h"
Michael Buesch5100d5a2008-03-29 21:01:16 +010055#include "pio.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040056#include "sysfs.h"
57#include "xmit.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040058#include "lo.h"
59#include "pcmcia.h"
Albert Herranz3dbba8e2009-09-10 19:34:49 +020060#include "sdio.h"
61#include <linux/mmc/sdio_func.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040062
63MODULE_DESCRIPTION("Broadcom B43 wireless driver");
64MODULE_AUTHOR("Martin Langer");
65MODULE_AUTHOR("Stefano Brivio");
66MODULE_AUTHOR("Michael Buesch");
Gábor Stefanik0136e512009-08-28 22:32:17 +020067MODULE_AUTHOR("Gábor Stefanik");
Rafał Miłecki108f4f32011-09-03 21:01:02 +020068MODULE_AUTHOR("Rafał Miłecki");
Michael Buesche4d6b792007-09-18 15:39:42 -040069MODULE_LICENSE("GPL");
70
Tim Gardner6021e082010-01-07 11:10:38 -070071MODULE_FIRMWARE("b43/ucode11.fw");
72MODULE_FIRMWARE("b43/ucode13.fw");
73MODULE_FIRMWARE("b43/ucode14.fw");
74MODULE_FIRMWARE("b43/ucode15.fw");
Rafał Miłeckif6158392011-04-19 22:49:29 +020075MODULE_FIRMWARE("b43/ucode16_mimo.fw");
Tim Gardner6021e082010-01-07 11:10:38 -070076MODULE_FIRMWARE("b43/ucode5.fw");
77MODULE_FIRMWARE("b43/ucode9.fw");
Michael Buesche4d6b792007-09-18 15:39:42 -040078
79static int modparam_bad_frames_preempt;
80module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
81MODULE_PARM_DESC(bad_frames_preempt,
82 "enable(1) / disable(0) Bad Frames Preemption");
83
Michael Buesche4d6b792007-09-18 15:39:42 -040084static char modparam_fwpostfix[16];
85module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
86MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
87
Michael Buesche4d6b792007-09-18 15:39:42 -040088static int modparam_hwpctl;
89module_param_named(hwpctl, modparam_hwpctl, int, 0444);
90MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
91
92static int modparam_nohwcrypt;
93module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
94MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
95
gregor kowski035d0242009-08-19 22:35:45 +020096static int modparam_hwtkip;
97module_param_named(hwtkip, modparam_hwtkip, int, 0444);
98MODULE_PARM_DESC(hwtkip, "Enable hardware tkip.");
99
Michael Buesch403a3a12009-06-08 21:04:57 +0200100static int modparam_qos = 1;
101module_param_named(qos, modparam_qos, int, 0444);
Michael Buesche6f5b932008-03-05 21:18:49 +0100102MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
103
Michael Buesch1855ba72008-04-18 20:51:41 +0200104static int modparam_btcoex = 1;
105module_param_named(btcoex, modparam_btcoex, int, 0444);
Gábor Stefanikc71dbd32009-08-28 22:34:21 +0200106MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistence (default on)");
Michael Buesch1855ba72008-04-18 20:51:41 +0200107
Michael Buesch060210f2009-01-25 15:49:59 +0100108int b43_modparam_verbose = B43_VERBOSITY_DEFAULT;
109module_param_named(verbose, b43_modparam_verbose, int, 0644);
110MODULE_PARM_DESC(verbose, "Log message verbosity: 0=error, 1=warn, 2=info(default), 3=debug");
111
Rafał Miłeckidf766262011-08-16 12:14:07 +0200112static int b43_modparam_pio = 0;
Linus Torvalds9e3bd912010-02-26 10:34:27 -0800113module_param_named(pio, b43_modparam_pio, int, 0644);
114MODULE_PARM_DESC(pio, "Use PIO accesses by default: 0=DMA, 1=PIO");
Michael Buesche6f5b932008-03-05 21:18:49 +0100115
Rafał Miłecki3c65ab62011-06-02 09:56:04 +0200116#ifdef CONFIG_B43_BCMA
117static const struct bcma_device_id b43_bcma_tbl[] = {
Hauke Mehrtensc027ed42011-07-23 13:57:34 +0200118 BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x11, BCMA_ANY_CLASS),
John W. Linville4f3d09d2012-01-11 15:50:15 -0500119#ifdef CONFIG_B43_BCMA_EXTRA
Rafał Miłecki3c65ab62011-06-02 09:56:04 +0200120 BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x17, BCMA_ANY_CLASS),
121 BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x18, BCMA_ANY_CLASS),
John W. Linville4f3d09d2012-01-11 15:50:15 -0500122#endif
Rafał Miłecki3c65ab62011-06-02 09:56:04 +0200123 BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x1D, BCMA_ANY_CLASS),
124 BCMA_CORETABLE_END
125};
126MODULE_DEVICE_TABLE(bcma, b43_bcma_tbl);
127#endif
128
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +0200129#ifdef CONFIG_B43_SSB
Michael Buesche4d6b792007-09-18 15:39:42 -0400130static const struct ssb_device_id b43_ssb_tbl[] = {
131 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
132 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
133 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
134 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
135 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
Michael Bueschd5c71e42008-01-04 17:06:29 +0100136 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
Rafał Miłecki003d6d22010-01-15 12:10:53 +0100137 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 12),
Larry Finger013978b2007-11-26 10:29:47 -0600138 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
Michael Buesch6b1c7c62008-12-25 00:39:28 +0100139 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 15),
Johannes Berg92d61282008-12-24 12:44:09 +0100140 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 16),
Michael Buesche4d6b792007-09-18 15:39:42 -0400141 SSB_DEVTABLE_END
142};
Michael Buesche4d6b792007-09-18 15:39:42 -0400143MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +0200144#endif
Michael Buesche4d6b792007-09-18 15:39:42 -0400145
146/* Channel and ratetables are shared for all devices.
147 * They can't be const, because ieee80211 puts some precalculated
148 * data in there. This data is the same for all devices, so we don't
149 * get concurrency issues */
150#define RATETAB_ENT(_rateid, _flags) \
Johannes Berg8318d782008-01-24 19:38:38 +0100151 { \
152 .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
153 .hw_value = (_rateid), \
154 .flags = (_flags), \
Michael Buesche4d6b792007-09-18 15:39:42 -0400155 }
Johannes Berg8318d782008-01-24 19:38:38 +0100156
157/*
158 * NOTE: When changing this, sync with xmit.c's
159 * b43_plcp_get_bitrate_idx_* functions!
160 */
Michael Buesche4d6b792007-09-18 15:39:42 -0400161static struct ieee80211_rate __b43_ratetable[] = {
Johannes Berg8318d782008-01-24 19:38:38 +0100162 RATETAB_ENT(B43_CCK_RATE_1MB, 0),
163 RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
164 RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
165 RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
166 RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
167 RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
168 RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
169 RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
170 RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
171 RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
172 RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
173 RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
Michael Buesche4d6b792007-09-18 15:39:42 -0400174};
175
176#define b43_a_ratetable (__b43_ratetable + 4)
177#define b43_a_ratetable_size 8
178#define b43_b_ratetable (__b43_ratetable + 0)
179#define b43_b_ratetable_size 4
180#define b43_g_ratetable (__b43_ratetable + 0)
181#define b43_g_ratetable_size 12
182
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100183#define CHAN4G(_channel, _freq, _flags) { \
184 .band = IEEE80211_BAND_2GHZ, \
185 .center_freq = (_freq), \
186 .hw_value = (_channel), \
187 .flags = (_flags), \
188 .max_antenna_gain = 0, \
189 .max_power = 30, \
190}
Michael Buesch96c755a2008-01-06 00:09:46 +0100191static struct ieee80211_channel b43_2ghz_chantable[] = {
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100192 CHAN4G(1, 2412, 0),
193 CHAN4G(2, 2417, 0),
194 CHAN4G(3, 2422, 0),
195 CHAN4G(4, 2427, 0),
196 CHAN4G(5, 2432, 0),
197 CHAN4G(6, 2437, 0),
198 CHAN4G(7, 2442, 0),
199 CHAN4G(8, 2447, 0),
200 CHAN4G(9, 2452, 0),
201 CHAN4G(10, 2457, 0),
202 CHAN4G(11, 2462, 0),
203 CHAN4G(12, 2467, 0),
204 CHAN4G(13, 2472, 0),
205 CHAN4G(14, 2484, 0),
206};
207#undef CHAN4G
208
209#define CHAN5G(_channel, _flags) { \
210 .band = IEEE80211_BAND_5GHZ, \
211 .center_freq = 5000 + (5 * (_channel)), \
212 .hw_value = (_channel), \
213 .flags = (_flags), \
214 .max_antenna_gain = 0, \
215 .max_power = 30, \
216}
217static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
218 CHAN5G(32, 0), CHAN5G(34, 0),
219 CHAN5G(36, 0), CHAN5G(38, 0),
220 CHAN5G(40, 0), CHAN5G(42, 0),
221 CHAN5G(44, 0), CHAN5G(46, 0),
222 CHAN5G(48, 0), CHAN5G(50, 0),
223 CHAN5G(52, 0), CHAN5G(54, 0),
224 CHAN5G(56, 0), CHAN5G(58, 0),
225 CHAN5G(60, 0), CHAN5G(62, 0),
226 CHAN5G(64, 0), CHAN5G(66, 0),
227 CHAN5G(68, 0), CHAN5G(70, 0),
228 CHAN5G(72, 0), CHAN5G(74, 0),
229 CHAN5G(76, 0), CHAN5G(78, 0),
230 CHAN5G(80, 0), CHAN5G(82, 0),
231 CHAN5G(84, 0), CHAN5G(86, 0),
232 CHAN5G(88, 0), CHAN5G(90, 0),
233 CHAN5G(92, 0), CHAN5G(94, 0),
234 CHAN5G(96, 0), CHAN5G(98, 0),
235 CHAN5G(100, 0), CHAN5G(102, 0),
236 CHAN5G(104, 0), CHAN5G(106, 0),
237 CHAN5G(108, 0), CHAN5G(110, 0),
238 CHAN5G(112, 0), CHAN5G(114, 0),
239 CHAN5G(116, 0), CHAN5G(118, 0),
240 CHAN5G(120, 0), CHAN5G(122, 0),
241 CHAN5G(124, 0), CHAN5G(126, 0),
242 CHAN5G(128, 0), CHAN5G(130, 0),
243 CHAN5G(132, 0), CHAN5G(134, 0),
244 CHAN5G(136, 0), CHAN5G(138, 0),
245 CHAN5G(140, 0), CHAN5G(142, 0),
246 CHAN5G(144, 0), CHAN5G(145, 0),
247 CHAN5G(146, 0), CHAN5G(147, 0),
248 CHAN5G(148, 0), CHAN5G(149, 0),
249 CHAN5G(150, 0), CHAN5G(151, 0),
250 CHAN5G(152, 0), CHAN5G(153, 0),
251 CHAN5G(154, 0), CHAN5G(155, 0),
252 CHAN5G(156, 0), CHAN5G(157, 0),
253 CHAN5G(158, 0), CHAN5G(159, 0),
254 CHAN5G(160, 0), CHAN5G(161, 0),
255 CHAN5G(162, 0), CHAN5G(163, 0),
256 CHAN5G(164, 0), CHAN5G(165, 0),
257 CHAN5G(166, 0), CHAN5G(168, 0),
258 CHAN5G(170, 0), CHAN5G(172, 0),
259 CHAN5G(174, 0), CHAN5G(176, 0),
260 CHAN5G(178, 0), CHAN5G(180, 0),
261 CHAN5G(182, 0), CHAN5G(184, 0),
262 CHAN5G(186, 0), CHAN5G(188, 0),
263 CHAN5G(190, 0), CHAN5G(192, 0),
264 CHAN5G(194, 0), CHAN5G(196, 0),
265 CHAN5G(198, 0), CHAN5G(200, 0),
266 CHAN5G(202, 0), CHAN5G(204, 0),
267 CHAN5G(206, 0), CHAN5G(208, 0),
268 CHAN5G(210, 0), CHAN5G(212, 0),
269 CHAN5G(214, 0), CHAN5G(216, 0),
270 CHAN5G(218, 0), CHAN5G(220, 0),
271 CHAN5G(222, 0), CHAN5G(224, 0),
272 CHAN5G(226, 0), CHAN5G(228, 0),
Michael Buesche4d6b792007-09-18 15:39:42 -0400273};
274
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100275static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
276 CHAN5G(34, 0), CHAN5G(36, 0),
277 CHAN5G(38, 0), CHAN5G(40, 0),
278 CHAN5G(42, 0), CHAN5G(44, 0),
279 CHAN5G(46, 0), CHAN5G(48, 0),
280 CHAN5G(52, 0), CHAN5G(56, 0),
281 CHAN5G(60, 0), CHAN5G(64, 0),
282 CHAN5G(100, 0), CHAN5G(104, 0),
283 CHAN5G(108, 0), CHAN5G(112, 0),
284 CHAN5G(116, 0), CHAN5G(120, 0),
285 CHAN5G(124, 0), CHAN5G(128, 0),
286 CHAN5G(132, 0), CHAN5G(136, 0),
287 CHAN5G(140, 0), CHAN5G(149, 0),
288 CHAN5G(153, 0), CHAN5G(157, 0),
289 CHAN5G(161, 0), CHAN5G(165, 0),
290 CHAN5G(184, 0), CHAN5G(188, 0),
291 CHAN5G(192, 0), CHAN5G(196, 0),
292 CHAN5G(200, 0), CHAN5G(204, 0),
293 CHAN5G(208, 0), CHAN5G(212, 0),
294 CHAN5G(216, 0),
295};
296#undef CHAN5G
297
298static struct ieee80211_supported_band b43_band_5GHz_nphy = {
299 .band = IEEE80211_BAND_5GHZ,
300 .channels = b43_5ghz_nphy_chantable,
301 .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
302 .bitrates = b43_a_ratetable,
303 .n_bitrates = b43_a_ratetable_size,
Michael Buesche4d6b792007-09-18 15:39:42 -0400304};
Johannes Berg8318d782008-01-24 19:38:38 +0100305
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100306static struct ieee80211_supported_band b43_band_5GHz_aphy = {
307 .band = IEEE80211_BAND_5GHZ,
308 .channels = b43_5ghz_aphy_chantable,
309 .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
310 .bitrates = b43_a_ratetable,
311 .n_bitrates = b43_a_ratetable_size,
Johannes Berg8318d782008-01-24 19:38:38 +0100312};
Michael Buesche4d6b792007-09-18 15:39:42 -0400313
Johannes Berg8318d782008-01-24 19:38:38 +0100314static struct ieee80211_supported_band b43_band_2GHz = {
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100315 .band = IEEE80211_BAND_2GHZ,
316 .channels = b43_2ghz_chantable,
317 .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
318 .bitrates = b43_g_ratetable,
319 .n_bitrates = b43_g_ratetable_size,
Johannes Berg8318d782008-01-24 19:38:38 +0100320};
321
Michael Buesche4d6b792007-09-18 15:39:42 -0400322static void b43_wireless_core_exit(struct b43_wldev *dev);
323static int b43_wireless_core_init(struct b43_wldev *dev);
Michael Buesch36dbd952009-09-04 22:51:29 +0200324static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev);
Michael Buesche4d6b792007-09-18 15:39:42 -0400325static int b43_wireless_core_start(struct b43_wldev *dev);
Felix Fietkau2a190322011-08-10 13:50:30 -0600326static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
327 struct ieee80211_vif *vif,
328 struct ieee80211_bss_conf *conf,
329 u32 changed);
Michael Buesche4d6b792007-09-18 15:39:42 -0400330
331static int b43_ratelimit(struct b43_wl *wl)
332{
333 if (!wl || !wl->current_dev)
334 return 1;
335 if (b43_status(wl->current_dev) < B43_STAT_STARTED)
336 return 1;
337 /* We are up and running.
338 * Ratelimit the messages to avoid DoS over the net. */
339 return net_ratelimit();
340}
341
342void b43info(struct b43_wl *wl, const char *fmt, ...)
343{
Joe Perches5b736d42010-11-09 16:35:18 -0800344 struct va_format vaf;
Michael Buesche4d6b792007-09-18 15:39:42 -0400345 va_list args;
346
Michael Buesch060210f2009-01-25 15:49:59 +0100347 if (b43_modparam_verbose < B43_VERBOSITY_INFO)
348 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400349 if (!b43_ratelimit(wl))
350 return;
Joe Perches5b736d42010-11-09 16:35:18 -0800351
Michael Buesche4d6b792007-09-18 15:39:42 -0400352 va_start(args, fmt);
Joe Perches5b736d42010-11-09 16:35:18 -0800353
354 vaf.fmt = fmt;
355 vaf.va = &args;
356
357 printk(KERN_INFO "b43-%s: %pV",
358 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
359
Michael Buesche4d6b792007-09-18 15:39:42 -0400360 va_end(args);
361}
362
363void b43err(struct b43_wl *wl, const char *fmt, ...)
364{
Joe Perches5b736d42010-11-09 16:35:18 -0800365 struct va_format vaf;
Michael Buesche4d6b792007-09-18 15:39:42 -0400366 va_list args;
367
Michael Buesch060210f2009-01-25 15:49:59 +0100368 if (b43_modparam_verbose < B43_VERBOSITY_ERROR)
369 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400370 if (!b43_ratelimit(wl))
371 return;
Joe Perches5b736d42010-11-09 16:35:18 -0800372
Michael Buesche4d6b792007-09-18 15:39:42 -0400373 va_start(args, fmt);
Joe Perches5b736d42010-11-09 16:35:18 -0800374
375 vaf.fmt = fmt;
376 vaf.va = &args;
377
378 printk(KERN_ERR "b43-%s ERROR: %pV",
379 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
380
Michael Buesche4d6b792007-09-18 15:39:42 -0400381 va_end(args);
382}
383
384void b43warn(struct b43_wl *wl, const char *fmt, ...)
385{
Joe Perches5b736d42010-11-09 16:35:18 -0800386 struct va_format vaf;
Michael Buesche4d6b792007-09-18 15:39:42 -0400387 va_list args;
388
Michael Buesch060210f2009-01-25 15:49:59 +0100389 if (b43_modparam_verbose < B43_VERBOSITY_WARN)
390 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400391 if (!b43_ratelimit(wl))
392 return;
Joe Perches5b736d42010-11-09 16:35:18 -0800393
Michael Buesche4d6b792007-09-18 15:39:42 -0400394 va_start(args, fmt);
Joe Perches5b736d42010-11-09 16:35:18 -0800395
396 vaf.fmt = fmt;
397 vaf.va = &args;
398
399 printk(KERN_WARNING "b43-%s warning: %pV",
400 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
401
Michael Buesche4d6b792007-09-18 15:39:42 -0400402 va_end(args);
403}
404
Michael Buesche4d6b792007-09-18 15:39:42 -0400405void b43dbg(struct b43_wl *wl, const char *fmt, ...)
406{
Joe Perches5b736d42010-11-09 16:35:18 -0800407 struct va_format vaf;
Michael Buesche4d6b792007-09-18 15:39:42 -0400408 va_list args;
409
Michael Buesch060210f2009-01-25 15:49:59 +0100410 if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
411 return;
Joe Perches5b736d42010-11-09 16:35:18 -0800412
Michael Buesche4d6b792007-09-18 15:39:42 -0400413 va_start(args, fmt);
Joe Perches5b736d42010-11-09 16:35:18 -0800414
415 vaf.fmt = fmt;
416 vaf.va = &args;
417
418 printk(KERN_DEBUG "b43-%s debug: %pV",
419 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
420
Michael Buesche4d6b792007-09-18 15:39:42 -0400421 va_end(args);
422}
Michael Buesche4d6b792007-09-18 15:39:42 -0400423
424static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
425{
426 u32 macctl;
427
428 B43_WARN_ON(offset % 4 != 0);
429
430 macctl = b43_read32(dev, B43_MMIO_MACCTL);
431 if (macctl & B43_MACCTL_BE)
432 val = swab32(val);
433
434 b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
435 mmiowb();
436 b43_write32(dev, B43_MMIO_RAM_DATA, val);
437}
438
Michael Buesch280d0e12007-12-26 18:26:17 +0100439static inline void b43_shm_control_word(struct b43_wldev *dev,
440 u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400441{
442 u32 control;
443
444 /* "offset" is the WORD offset. */
Michael Buesche4d6b792007-09-18 15:39:42 -0400445 control = routing;
446 control <<= 16;
447 control |= offset;
448 b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
449}
450
Michael Buesch69eddc82009-09-04 22:57:26 +0200451u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400452{
453 u32 ret;
454
455 if (routing == B43_SHM_SHARED) {
456 B43_WARN_ON(offset & 0x0001);
457 if (offset & 0x0003) {
458 /* Unaligned access */
459 b43_shm_control_word(dev, routing, offset >> 2);
460 ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
Michael Buesche4d6b792007-09-18 15:39:42 -0400461 b43_shm_control_word(dev, routing, (offset >> 2) + 1);
Michael Bueschf62ae6c2009-07-31 20:51:41 +0200462 ret |= ((u32)b43_read16(dev, B43_MMIO_SHM_DATA)) << 16;
Michael Buesche4d6b792007-09-18 15:39:42 -0400463
Michael Buesch280d0e12007-12-26 18:26:17 +0100464 goto out;
Michael Buesche4d6b792007-09-18 15:39:42 -0400465 }
466 offset >>= 2;
467 }
468 b43_shm_control_word(dev, routing, offset);
469 ret = b43_read32(dev, B43_MMIO_SHM_DATA);
Michael Buesch280d0e12007-12-26 18:26:17 +0100470out:
Michael Buesch6bbc3212008-06-19 19:33:51 +0200471 return ret;
472}
473
Michael Buesch69eddc82009-09-04 22:57:26 +0200474u16 b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400475{
476 u16 ret;
477
478 if (routing == B43_SHM_SHARED) {
479 B43_WARN_ON(offset & 0x0001);
480 if (offset & 0x0003) {
481 /* Unaligned access */
482 b43_shm_control_word(dev, routing, offset >> 2);
483 ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
484
Michael Buesch280d0e12007-12-26 18:26:17 +0100485 goto out;
Michael Buesche4d6b792007-09-18 15:39:42 -0400486 }
487 offset >>= 2;
488 }
489 b43_shm_control_word(dev, routing, offset);
490 ret = b43_read16(dev, B43_MMIO_SHM_DATA);
Michael Buesch280d0e12007-12-26 18:26:17 +0100491out:
Michael Buesch6bbc3212008-06-19 19:33:51 +0200492 return ret;
493}
494
Michael Buesch69eddc82009-09-04 22:57:26 +0200495void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
Michael Buesche4d6b792007-09-18 15:39:42 -0400496{
497 if (routing == B43_SHM_SHARED) {
498 B43_WARN_ON(offset & 0x0001);
499 if (offset & 0x0003) {
500 /* Unaligned access */
501 b43_shm_control_word(dev, routing, offset >> 2);
Michael Buesche4d6b792007-09-18 15:39:42 -0400502 b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
Michael Bueschf62ae6c2009-07-31 20:51:41 +0200503 value & 0xFFFF);
Michael Buesche4d6b792007-09-18 15:39:42 -0400504 b43_shm_control_word(dev, routing, (offset >> 2) + 1);
Michael Bueschf62ae6c2009-07-31 20:51:41 +0200505 b43_write16(dev, B43_MMIO_SHM_DATA,
506 (value >> 16) & 0xFFFF);
Michael Buesch6bbc3212008-06-19 19:33:51 +0200507 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400508 }
509 offset >>= 2;
510 }
511 b43_shm_control_word(dev, routing, offset);
Michael Buesche4d6b792007-09-18 15:39:42 -0400512 b43_write32(dev, B43_MMIO_SHM_DATA, value);
Michael Buesch6bbc3212008-06-19 19:33:51 +0200513}
514
Michael Buesch69eddc82009-09-04 22:57:26 +0200515void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
Michael Buesch6bbc3212008-06-19 19:33:51 +0200516{
517 if (routing == B43_SHM_SHARED) {
518 B43_WARN_ON(offset & 0x0001);
519 if (offset & 0x0003) {
520 /* Unaligned access */
521 b43_shm_control_word(dev, routing, offset >> 2);
522 b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
523 return;
524 }
525 offset >>= 2;
526 }
527 b43_shm_control_word(dev, routing, offset);
528 b43_write16(dev, B43_MMIO_SHM_DATA, value);
529}
530
Michael Buesche4d6b792007-09-18 15:39:42 -0400531/* Read HostFlags */
John Daiker99da1852009-02-24 02:16:42 -0800532u64 b43_hf_read(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -0400533{
Michael Buesch35f0d352008-02-13 14:31:08 +0100534 u64 ret;
Michael Buesche4d6b792007-09-18 15:39:42 -0400535
536 ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI);
537 ret <<= 16;
Michael Buesch35f0d352008-02-13 14:31:08 +0100538 ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI);
539 ret <<= 16;
Michael Buesche4d6b792007-09-18 15:39:42 -0400540 ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO);
541
542 return ret;
543}
544
545/* Write HostFlags */
Michael Buesch35f0d352008-02-13 14:31:08 +0100546void b43_hf_write(struct b43_wldev *dev, u64 value)
Michael Buesche4d6b792007-09-18 15:39:42 -0400547{
Michael Buesch35f0d352008-02-13 14:31:08 +0100548 u16 lo, mi, hi;
549
550 lo = (value & 0x00000000FFFFULL);
551 mi = (value & 0x0000FFFF0000ULL) >> 16;
552 hi = (value & 0xFFFF00000000ULL) >> 32;
553 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO, lo);
554 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI, mi);
555 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI, hi);
Michael Buesche4d6b792007-09-18 15:39:42 -0400556}
557
Michael Buesch403a3a12009-06-08 21:04:57 +0200558/* Read the firmware capabilities bitmask (Opensource firmware only) */
559static u16 b43_fwcapa_read(struct b43_wldev *dev)
560{
561 B43_WARN_ON(!dev->fw.opensource);
562 return b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_FWCAPA);
563}
564
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100565void b43_tsf_read(struct b43_wldev *dev, u64 *tsf)
Michael Buesche4d6b792007-09-18 15:39:42 -0400566{
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100567 u32 low, high;
Michael Buesche4d6b792007-09-18 15:39:42 -0400568
Rafał Miłecki21d889d2011-05-18 02:06:38 +0200569 B43_WARN_ON(dev->dev->core_rev < 3);
Michael Buesche4d6b792007-09-18 15:39:42 -0400570
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100571 /* The hardware guarantees us an atomic read, if we
572 * read the low register first. */
573 low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
574 high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
Michael Buesche4d6b792007-09-18 15:39:42 -0400575
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100576 *tsf = high;
577 *tsf <<= 32;
578 *tsf |= low;
Michael Buesche4d6b792007-09-18 15:39:42 -0400579}
580
581static void b43_time_lock(struct b43_wldev *dev)
582{
Rafał Miłecki50566352012-01-02 19:31:21 +0100583 b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_TBTTHOLD);
Michael Buesche4d6b792007-09-18 15:39:42 -0400584 /* Commit the write */
585 b43_read32(dev, B43_MMIO_MACCTL);
586}
587
588static void b43_time_unlock(struct b43_wldev *dev)
589{
Rafał Miłecki50566352012-01-02 19:31:21 +0100590 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_TBTTHOLD, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -0400591 /* Commit the write */
592 b43_read32(dev, B43_MMIO_MACCTL);
593}
594
595static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
596{
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100597 u32 low, high;
Michael Buesche4d6b792007-09-18 15:39:42 -0400598
Rafał Miłecki21d889d2011-05-18 02:06:38 +0200599 B43_WARN_ON(dev->dev->core_rev < 3);
Michael Buesche4d6b792007-09-18 15:39:42 -0400600
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100601 low = tsf;
602 high = (tsf >> 32);
603 /* The hardware guarantees us an atomic write, if we
604 * write the low register first. */
605 b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, low);
606 mmiowb();
607 b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, high);
608 mmiowb();
Michael Buesche4d6b792007-09-18 15:39:42 -0400609}
610
611void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
612{
613 b43_time_lock(dev);
614 b43_tsf_write_locked(dev, tsf);
615 b43_time_unlock(dev);
616}
617
618static
John Daiker99da1852009-02-24 02:16:42 -0800619void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 *mac)
Michael Buesche4d6b792007-09-18 15:39:42 -0400620{
621 static const u8 zero_addr[ETH_ALEN] = { 0 };
622 u16 data;
623
624 if (!mac)
625 mac = zero_addr;
626
627 offset |= 0x0020;
628 b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
629
630 data = mac[0];
631 data |= mac[1] << 8;
632 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
633 data = mac[2];
634 data |= mac[3] << 8;
635 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
636 data = mac[4];
637 data |= mac[5] << 8;
638 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
639}
640
641static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
642{
643 const u8 *mac;
644 const u8 *bssid;
645 u8 mac_bssid[ETH_ALEN * 2];
646 int i;
647 u32 tmp;
648
649 bssid = dev->wl->bssid;
650 mac = dev->wl->mac_addr;
651
652 b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
653
654 memcpy(mac_bssid, mac, ETH_ALEN);
655 memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
656
657 /* Write our MAC address and BSSID to template ram */
658 for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
659 tmp = (u32) (mac_bssid[i + 0]);
660 tmp |= (u32) (mac_bssid[i + 1]) << 8;
661 tmp |= (u32) (mac_bssid[i + 2]) << 16;
662 tmp |= (u32) (mac_bssid[i + 3]) << 24;
663 b43_ram_write(dev, 0x20 + i, tmp);
664 }
665}
666
Johannes Berg4150c572007-09-17 01:29:23 -0400667static void b43_upload_card_macaddress(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -0400668{
Michael Buesche4d6b792007-09-18 15:39:42 -0400669 b43_write_mac_bssid_templates(dev);
Johannes Berg4150c572007-09-17 01:29:23 -0400670 b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
Michael Buesche4d6b792007-09-18 15:39:42 -0400671}
672
673static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
674{
675 /* slot_time is in usec. */
Larry Fingerb6c3f5b2010-02-02 10:08:19 -0600676 /* This test used to exit for all but a G PHY. */
677 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
Michael Buesche4d6b792007-09-18 15:39:42 -0400678 return;
Larry Fingerb6c3f5b2010-02-02 10:08:19 -0600679 b43_write16(dev, B43_MMIO_IFSSLOT, 510 + slot_time);
680 /* Shared memory location 0x0010 is the slot time and should be
681 * set to slot_time; however, this register is initially 0 and changing
682 * the value adversely affects the transmit rate for BCM4311
683 * devices. Until this behavior is unterstood, delete this step
684 *
685 * b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
686 */
Michael Buesche4d6b792007-09-18 15:39:42 -0400687}
688
689static void b43_short_slot_timing_enable(struct b43_wldev *dev)
690{
691 b43_set_slot_time(dev, 9);
Michael Buesche4d6b792007-09-18 15:39:42 -0400692}
693
694static void b43_short_slot_timing_disable(struct b43_wldev *dev)
695{
696 b43_set_slot_time(dev, 20);
Michael Buesche4d6b792007-09-18 15:39:42 -0400697}
698
Michael Buesche4d6b792007-09-18 15:39:42 -0400699/* DummyTransmission function, as documented on
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200700 * http://bcm-v4.sipsolutions.net/802.11/DummyTransmission
Michael Buesche4d6b792007-09-18 15:39:42 -0400701 */
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200702void b43_dummy_transmission(struct b43_wldev *dev, bool ofdm, bool pa_on)
Michael Buesche4d6b792007-09-18 15:39:42 -0400703{
704 struct b43_phy *phy = &dev->phy;
705 unsigned int i, max_loop;
706 u16 value;
707 u32 buffer[5] = {
708 0x00000000,
709 0x00D40000,
710 0x00000000,
711 0x01000000,
712 0x00000000,
713 };
714
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200715 if (ofdm) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400716 max_loop = 0x1E;
717 buffer[0] = 0x000201CC;
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200718 } else {
Michael Buesche4d6b792007-09-18 15:39:42 -0400719 max_loop = 0xFA;
720 buffer[0] = 0x000B846E;
Michael Buesche4d6b792007-09-18 15:39:42 -0400721 }
722
723 for (i = 0; i < 5; i++)
724 b43_ram_write(dev, i * 4, buffer[i]);
725
Rafał Miłecki7955d872011-09-21 21:44:13 +0200726 b43_write16(dev, B43_MMIO_XMTSEL, 0x0000);
727
Rafał Miłecki21d889d2011-05-18 02:06:38 +0200728 if (dev->dev->core_rev < 11)
Rafał Miłecki7955d872011-09-21 21:44:13 +0200729 b43_write16(dev, B43_MMIO_WEPCTL, 0x0000);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200730 else
Rafał Miłecki7955d872011-09-21 21:44:13 +0200731 b43_write16(dev, B43_MMIO_WEPCTL, 0x0100);
732
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200733 value = (ofdm ? 0x41 : 0x40);
Rafał Miłecki7955d872011-09-21 21:44:13 +0200734 b43_write16(dev, B43_MMIO_TXE0_PHYCTL, value);
Rafał Miłecki93dbd822011-09-21 21:44:14 +0200735 if (phy->type == B43_PHYTYPE_N || phy->type == B43_PHYTYPE_LP ||
736 phy->type == B43_PHYTYPE_LCN)
Rafał Miłecki7955d872011-09-21 21:44:13 +0200737 b43_write16(dev, B43_MMIO_TXE0_PHYCTL1, 0x1A02);
738
739 b43_write16(dev, B43_MMIO_TXE0_WM_0, 0x0000);
740 b43_write16(dev, B43_MMIO_TXE0_WM_1, 0x0000);
741
742 b43_write16(dev, B43_MMIO_XMTTPLATETXPTR, 0x0000);
743 b43_write16(dev, B43_MMIO_XMTTXCNT, 0x0014);
744 b43_write16(dev, B43_MMIO_XMTSEL, 0x0826);
745 b43_write16(dev, B43_MMIO_TXE0_CTL, 0x0000);
Rafał Miłecki93dbd822011-09-21 21:44:14 +0200746
747 if (!pa_on && phy->type == B43_PHYTYPE_N)
748 ; /*b43_nphy_pa_override(dev, false) */
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200749
750 switch (phy->type) {
751 case B43_PHYTYPE_N:
Rafał Miłecki93dbd822011-09-21 21:44:14 +0200752 case B43_PHYTYPE_LCN:
Rafał Miłecki7955d872011-09-21 21:44:13 +0200753 b43_write16(dev, B43_MMIO_TXE0_AUX, 0x00D0);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200754 break;
755 case B43_PHYTYPE_LP:
Rafał Miłecki7955d872011-09-21 21:44:13 +0200756 b43_write16(dev, B43_MMIO_TXE0_AUX, 0x0050);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200757 break;
758 default:
Rafał Miłecki7955d872011-09-21 21:44:13 +0200759 b43_write16(dev, B43_MMIO_TXE0_AUX, 0x0030);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200760 }
Rafał Miłecki93dbd822011-09-21 21:44:14 +0200761 b43_read16(dev, B43_MMIO_TXE0_AUX);
Michael Buesche4d6b792007-09-18 15:39:42 -0400762
763 if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
764 b43_radio_write16(dev, 0x0051, 0x0017);
765 for (i = 0x00; i < max_loop; i++) {
Rafał Miłecki7955d872011-09-21 21:44:13 +0200766 value = b43_read16(dev, B43_MMIO_TXE0_STATUS);
Michael Buesche4d6b792007-09-18 15:39:42 -0400767 if (value & 0x0080)
768 break;
769 udelay(10);
770 }
771 for (i = 0x00; i < 0x0A; i++) {
Rafał Miłecki7955d872011-09-21 21:44:13 +0200772 value = b43_read16(dev, B43_MMIO_TXE0_STATUS);
Michael Buesche4d6b792007-09-18 15:39:42 -0400773 if (value & 0x0400)
774 break;
775 udelay(10);
776 }
Larry Finger1d280dd2008-09-29 14:19:29 -0500777 for (i = 0x00; i < 0x19; i++) {
Rafał Miłecki7955d872011-09-21 21:44:13 +0200778 value = b43_read16(dev, B43_MMIO_IFSSTAT);
Michael Buesche4d6b792007-09-18 15:39:42 -0400779 if (!(value & 0x0100))
780 break;
781 udelay(10);
782 }
783 if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
784 b43_radio_write16(dev, 0x0051, 0x0037);
785}
786
787static void key_write(struct b43_wldev *dev,
John Daiker99da1852009-02-24 02:16:42 -0800788 u8 index, u8 algorithm, const u8 *key)
Michael Buesche4d6b792007-09-18 15:39:42 -0400789{
790 unsigned int i;
791 u32 offset;
792 u16 value;
793 u16 kidx;
794
795 /* Key index/algo block */
796 kidx = b43_kidx_to_fw(dev, index);
797 value = ((kidx << 4) | algorithm);
798 b43_shm_write16(dev, B43_SHM_SHARED,
799 B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
800
801 /* Write the key to the Key Table Pointer offset */
802 offset = dev->ktp + (index * B43_SEC_KEYSIZE);
803 for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
804 value = key[i];
805 value |= (u16) (key[i + 1]) << 8;
806 b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
807 }
808}
809
John Daiker99da1852009-02-24 02:16:42 -0800810static void keymac_write(struct b43_wldev *dev, u8 index, const u8 *addr)
Michael Buesche4d6b792007-09-18 15:39:42 -0400811{
812 u32 addrtmp[2] = { 0, 0, };
Michael Buesch66d2d082009-08-06 10:36:50 +0200813 u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
Michael Buesche4d6b792007-09-18 15:39:42 -0400814
815 if (b43_new_kidx_api(dev))
Michael Buesch66d2d082009-08-06 10:36:50 +0200816 pairwise_keys_start = B43_NR_GROUP_KEYS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400817
Michael Buesch66d2d082009-08-06 10:36:50 +0200818 B43_WARN_ON(index < pairwise_keys_start);
819 /* We have four default TX keys and possibly four default RX keys.
Michael Buesche4d6b792007-09-18 15:39:42 -0400820 * Physical mac 0 is mapped to physical key 4 or 8, depending
821 * on the firmware version.
822 * So we must adjust the index here.
823 */
Michael Buesch66d2d082009-08-06 10:36:50 +0200824 index -= pairwise_keys_start;
825 B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
Michael Buesche4d6b792007-09-18 15:39:42 -0400826
827 if (addr) {
828 addrtmp[0] = addr[0];
829 addrtmp[0] |= ((u32) (addr[1]) << 8);
830 addrtmp[0] |= ((u32) (addr[2]) << 16);
831 addrtmp[0] |= ((u32) (addr[3]) << 24);
832 addrtmp[1] = addr[4];
833 addrtmp[1] |= ((u32) (addr[5]) << 8);
834 }
835
Michael Buesch66d2d082009-08-06 10:36:50 +0200836 /* Receive match transmitter address (RCMTA) mechanism */
837 b43_shm_write32(dev, B43_SHM_RCMTA,
838 (index * 2) + 0, addrtmp[0]);
839 b43_shm_write16(dev, B43_SHM_RCMTA,
840 (index * 2) + 1, addrtmp[1]);
Michael Buesche4d6b792007-09-18 15:39:42 -0400841}
842
gregor kowski035d0242009-08-19 22:35:45 +0200843/* The ucode will use phase1 key with TEK key to decrypt rx packets.
844 * When a packet is received, the iv32 is checked.
845 * - if it doesn't the packet is returned without modification (and software
846 * decryption can be done). That's what happen when iv16 wrap.
847 * - if it does, the rc4 key is computed, and decryption is tried.
848 * Either it will success and B43_RX_MAC_DEC is returned,
849 * either it fails and B43_RX_MAC_DEC|B43_RX_MAC_DECERR is returned
850 * and the packet is not usable (it got modified by the ucode).
851 * So in order to never have B43_RX_MAC_DECERR, we should provide
852 * a iv32 and phase1key that match. Because we drop packets in case of
853 * B43_RX_MAC_DECERR, if we have a correct iv32 but a wrong phase1key, all
854 * packets will be lost without higher layer knowing (ie no resync possible
855 * until next wrap).
856 *
857 * NOTE : this should support 50 key like RCMTA because
858 * (B43_SHM_SH_KEYIDXBLOCK - B43_SHM_SH_TKIPTSCTTAK)/14 = 50
859 */
860static void rx_tkip_phase1_write(struct b43_wldev *dev, u8 index, u32 iv32,
861 u16 *phase1key)
862{
863 unsigned int i;
864 u32 offset;
865 u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
866
867 if (!modparam_hwtkip)
868 return;
869
870 if (b43_new_kidx_api(dev))
871 pairwise_keys_start = B43_NR_GROUP_KEYS;
872
873 B43_WARN_ON(index < pairwise_keys_start);
874 /* We have four default TX keys and possibly four default RX keys.
875 * Physical mac 0 is mapped to physical key 4 or 8, depending
876 * on the firmware version.
877 * So we must adjust the index here.
878 */
879 index -= pairwise_keys_start;
880 B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
881
882 if (b43_debug(dev, B43_DBG_KEYS)) {
883 b43dbg(dev->wl, "rx_tkip_phase1_write : idx 0x%x, iv32 0x%x\n",
884 index, iv32);
885 }
886 /* Write the key to the RX tkip shared mem */
887 offset = B43_SHM_SH_TKIPTSCTTAK + index * (10 + 4);
888 for (i = 0; i < 10; i += 2) {
889 b43_shm_write16(dev, B43_SHM_SHARED, offset + i,
890 phase1key ? phase1key[i / 2] : 0);
891 }
892 b43_shm_write16(dev, B43_SHM_SHARED, offset + i, iv32);
893 b43_shm_write16(dev, B43_SHM_SHARED, offset + i + 2, iv32 >> 16);
894}
895
896static void b43_op_update_tkip_key(struct ieee80211_hw *hw,
Johannes Bergb3fbdcf2010-01-21 11:40:47 +0100897 struct ieee80211_vif *vif,
898 struct ieee80211_key_conf *keyconf,
899 struct ieee80211_sta *sta,
900 u32 iv32, u16 *phase1key)
gregor kowski035d0242009-08-19 22:35:45 +0200901{
902 struct b43_wl *wl = hw_to_b43_wl(hw);
903 struct b43_wldev *dev;
904 int index = keyconf->hw_key_idx;
905
906 if (B43_WARN_ON(!modparam_hwtkip))
907 return;
908
Michael Buesch96869a32010-01-24 13:13:32 +0100909 /* This is only called from the RX path through mac80211, where
910 * our mutex is already locked. */
911 B43_WARN_ON(!mutex_is_locked(&wl->mutex));
gregor kowski035d0242009-08-19 22:35:45 +0200912 dev = wl->current_dev;
Michael Buesch96869a32010-01-24 13:13:32 +0100913 B43_WARN_ON(!dev || b43_status(dev) < B43_STAT_INITIALIZED);
gregor kowski035d0242009-08-19 22:35:45 +0200914
915 keymac_write(dev, index, NULL); /* First zero out mac to avoid race */
916
917 rx_tkip_phase1_write(dev, index, iv32, phase1key);
Johannes Bergb3fbdcf2010-01-21 11:40:47 +0100918 /* only pairwise TKIP keys are supported right now */
919 if (WARN_ON(!sta))
Michael Buesch96869a32010-01-24 13:13:32 +0100920 return;
Johannes Bergb3fbdcf2010-01-21 11:40:47 +0100921 keymac_write(dev, index, sta->addr);
gregor kowski035d0242009-08-19 22:35:45 +0200922}
923
Michael Buesche4d6b792007-09-18 15:39:42 -0400924static void do_key_write(struct b43_wldev *dev,
925 u8 index, u8 algorithm,
John Daiker99da1852009-02-24 02:16:42 -0800926 const u8 *key, size_t key_len, const u8 *mac_addr)
Michael Buesche4d6b792007-09-18 15:39:42 -0400927{
928 u8 buf[B43_SEC_KEYSIZE] = { 0, };
Michael Buesch66d2d082009-08-06 10:36:50 +0200929 u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
Michael Buesche4d6b792007-09-18 15:39:42 -0400930
931 if (b43_new_kidx_api(dev))
Michael Buesch66d2d082009-08-06 10:36:50 +0200932 pairwise_keys_start = B43_NR_GROUP_KEYS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400933
Michael Buesch66d2d082009-08-06 10:36:50 +0200934 B43_WARN_ON(index >= ARRAY_SIZE(dev->key));
Michael Buesche4d6b792007-09-18 15:39:42 -0400935 B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
936
Michael Buesch66d2d082009-08-06 10:36:50 +0200937 if (index >= pairwise_keys_start)
Michael Buesche4d6b792007-09-18 15:39:42 -0400938 keymac_write(dev, index, NULL); /* First zero out mac. */
gregor kowski035d0242009-08-19 22:35:45 +0200939 if (algorithm == B43_SEC_ALGO_TKIP) {
940 /*
941 * We should provide an initial iv32, phase1key pair.
942 * We could start with iv32=0 and compute the corresponding
943 * phase1key, but this means calling ieee80211_get_tkip_key
944 * with a fake skb (or export other tkip function).
945 * Because we are lazy we hope iv32 won't start with
946 * 0xffffffff and let's b43_op_update_tkip_key provide a
947 * correct pair.
948 */
949 rx_tkip_phase1_write(dev, index, 0xffffffff, (u16*)buf);
950 } else if (index >= pairwise_keys_start) /* clear it */
951 rx_tkip_phase1_write(dev, index, 0, NULL);
Michael Buesche4d6b792007-09-18 15:39:42 -0400952 if (key)
953 memcpy(buf, key, key_len);
954 key_write(dev, index, algorithm, buf);
Michael Buesch66d2d082009-08-06 10:36:50 +0200955 if (index >= pairwise_keys_start)
Michael Buesche4d6b792007-09-18 15:39:42 -0400956 keymac_write(dev, index, mac_addr);
957
958 dev->key[index].algorithm = algorithm;
959}
960
961static int b43_key_write(struct b43_wldev *dev,
962 int index, u8 algorithm,
John Daiker99da1852009-02-24 02:16:42 -0800963 const u8 *key, size_t key_len,
964 const u8 *mac_addr,
Michael Buesche4d6b792007-09-18 15:39:42 -0400965 struct ieee80211_key_conf *keyconf)
966{
967 int i;
Michael Buesch66d2d082009-08-06 10:36:50 +0200968 int pairwise_keys_start;
Michael Buesche4d6b792007-09-18 15:39:42 -0400969
gregor kowski035d0242009-08-19 22:35:45 +0200970 /* For ALG_TKIP the key is encoded as a 256-bit (32 byte) data block:
971 * - Temporal Encryption Key (128 bits)
972 * - Temporal Authenticator Tx MIC Key (64 bits)
973 * - Temporal Authenticator Rx MIC Key (64 bits)
974 *
975 * Hardware only store TEK
976 */
977 if (algorithm == B43_SEC_ALGO_TKIP && key_len == 32)
978 key_len = 16;
Michael Buesche4d6b792007-09-18 15:39:42 -0400979 if (key_len > B43_SEC_KEYSIZE)
980 return -EINVAL;
Michael Buesch66d2d082009-08-06 10:36:50 +0200981 for (i = 0; i < ARRAY_SIZE(dev->key); i++) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400982 /* Check that we don't already have this key. */
983 B43_WARN_ON(dev->key[i].keyconf == keyconf);
984 }
985 if (index < 0) {
Michael Buesche808e582008-12-19 21:30:52 +0100986 /* Pairwise key. Get an empty slot for the key. */
Michael Buesche4d6b792007-09-18 15:39:42 -0400987 if (b43_new_kidx_api(dev))
Michael Buesch66d2d082009-08-06 10:36:50 +0200988 pairwise_keys_start = B43_NR_GROUP_KEYS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400989 else
Michael Buesch66d2d082009-08-06 10:36:50 +0200990 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
991 for (i = pairwise_keys_start;
992 i < pairwise_keys_start + B43_NR_PAIRWISE_KEYS;
993 i++) {
994 B43_WARN_ON(i >= ARRAY_SIZE(dev->key));
Michael Buesche4d6b792007-09-18 15:39:42 -0400995 if (!dev->key[i].keyconf) {
996 /* found empty */
997 index = i;
998 break;
999 }
1000 }
1001 if (index < 0) {
Michael Buesche808e582008-12-19 21:30:52 +01001002 b43warn(dev->wl, "Out of hardware key memory\n");
Michael Buesche4d6b792007-09-18 15:39:42 -04001003 return -ENOSPC;
1004 }
1005 } else
1006 B43_WARN_ON(index > 3);
1007
1008 do_key_write(dev, index, algorithm, key, key_len, mac_addr);
1009 if ((index <= 3) && !b43_new_kidx_api(dev)) {
1010 /* Default RX key */
1011 B43_WARN_ON(mac_addr);
1012 do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
1013 }
1014 keyconf->hw_key_idx = index;
1015 dev->key[index].keyconf = keyconf;
1016
1017 return 0;
1018}
1019
1020static int b43_key_clear(struct b43_wldev *dev, int index)
1021{
Michael Buesch66d2d082009-08-06 10:36:50 +02001022 if (B43_WARN_ON((index < 0) || (index >= ARRAY_SIZE(dev->key))))
Michael Buesche4d6b792007-09-18 15:39:42 -04001023 return -EINVAL;
1024 do_key_write(dev, index, B43_SEC_ALGO_NONE,
1025 NULL, B43_SEC_KEYSIZE, NULL);
1026 if ((index <= 3) && !b43_new_kidx_api(dev)) {
1027 do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
1028 NULL, B43_SEC_KEYSIZE, NULL);
1029 }
1030 dev->key[index].keyconf = NULL;
1031
1032 return 0;
1033}
1034
1035static void b43_clear_keys(struct b43_wldev *dev)
1036{
Michael Buesch66d2d082009-08-06 10:36:50 +02001037 int i, count;
Michael Buesche4d6b792007-09-18 15:39:42 -04001038
Michael Buesch66d2d082009-08-06 10:36:50 +02001039 if (b43_new_kidx_api(dev))
1040 count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
1041 else
1042 count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
1043 for (i = 0; i < count; i++)
Michael Buesche4d6b792007-09-18 15:39:42 -04001044 b43_key_clear(dev, i);
1045}
1046
Michael Buesch9cf7f242008-12-19 20:24:30 +01001047static void b43_dump_keymemory(struct b43_wldev *dev)
1048{
Michael Buesch66d2d082009-08-06 10:36:50 +02001049 unsigned int i, index, count, offset, pairwise_keys_start;
Michael Buesch9cf7f242008-12-19 20:24:30 +01001050 u8 mac[ETH_ALEN];
1051 u16 algo;
1052 u32 rcmta0;
1053 u16 rcmta1;
1054 u64 hf;
1055 struct b43_key *key;
1056
1057 if (!b43_debug(dev, B43_DBG_KEYS))
1058 return;
1059
1060 hf = b43_hf_read(dev);
1061 b43dbg(dev->wl, "Hardware key memory dump: USEDEFKEYS=%u\n",
1062 !!(hf & B43_HF_USEDEFKEYS));
Michael Buesch66d2d082009-08-06 10:36:50 +02001063 if (b43_new_kidx_api(dev)) {
1064 pairwise_keys_start = B43_NR_GROUP_KEYS;
1065 count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
1066 } else {
1067 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
1068 count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
1069 }
1070 for (index = 0; index < count; index++) {
Michael Buesch9cf7f242008-12-19 20:24:30 +01001071 key = &(dev->key[index]);
1072 printk(KERN_DEBUG "Key slot %02u: %s",
1073 index, (key->keyconf == NULL) ? " " : "*");
1074 offset = dev->ktp + (index * B43_SEC_KEYSIZE);
1075 for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
1076 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
1077 printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
1078 }
1079
1080 algo = b43_shm_read16(dev, B43_SHM_SHARED,
1081 B43_SHM_SH_KEYIDXBLOCK + (index * 2));
1082 printk(" Algo: %04X/%02X", algo, key->algorithm);
1083
Michael Buesch66d2d082009-08-06 10:36:50 +02001084 if (index >= pairwise_keys_start) {
gregor kowski035d0242009-08-19 22:35:45 +02001085 if (key->algorithm == B43_SEC_ALGO_TKIP) {
1086 printk(" TKIP: ");
1087 offset = B43_SHM_SH_TKIPTSCTTAK + (index - 4) * (10 + 4);
1088 for (i = 0; i < 14; i += 2) {
1089 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
1090 printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
1091 }
1092 }
Michael Buesch9cf7f242008-12-19 20:24:30 +01001093 rcmta0 = b43_shm_read32(dev, B43_SHM_RCMTA,
Michael Buesch66d2d082009-08-06 10:36:50 +02001094 ((index - pairwise_keys_start) * 2) + 0);
Michael Buesch9cf7f242008-12-19 20:24:30 +01001095 rcmta1 = b43_shm_read16(dev, B43_SHM_RCMTA,
Michael Buesch66d2d082009-08-06 10:36:50 +02001096 ((index - pairwise_keys_start) * 2) + 1);
Michael Buesch9cf7f242008-12-19 20:24:30 +01001097 *((__le32 *)(&mac[0])) = cpu_to_le32(rcmta0);
1098 *((__le16 *)(&mac[4])) = cpu_to_le16(rcmta1);
Johannes Berge91d8332009-07-15 17:21:41 +02001099 printk(" MAC: %pM", mac);
Michael Buesch9cf7f242008-12-19 20:24:30 +01001100 } else
1101 printk(" DEFAULT KEY");
1102 printk("\n");
1103 }
1104}
1105
Michael Buesche4d6b792007-09-18 15:39:42 -04001106void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
1107{
1108 u32 macctl;
1109 u16 ucstat;
1110 bool hwps;
1111 bool awake;
1112 int i;
1113
1114 B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
1115 (ps_flags & B43_PS_DISABLED));
1116 B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
1117
1118 if (ps_flags & B43_PS_ENABLED) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00001119 hwps = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04001120 } else if (ps_flags & B43_PS_DISABLED) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00001121 hwps = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04001122 } else {
1123 //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
1124 // and thus is not an AP and we are associated, set bit 25
1125 }
1126 if (ps_flags & B43_PS_AWAKE) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00001127 awake = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04001128 } else if (ps_flags & B43_PS_ASLEEP) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00001129 awake = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04001130 } else {
1131 //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
1132 // or we are associated, or FIXME, or the latest PS-Poll packet sent was
1133 // successful, set bit26
1134 }
1135
1136/* FIXME: For now we force awake-on and hwps-off */
Rusty Russell3db1cd52011-12-19 13:56:45 +00001137 hwps = false;
1138 awake = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04001139
1140 macctl = b43_read32(dev, B43_MMIO_MACCTL);
1141 if (hwps)
1142 macctl |= B43_MACCTL_HWPS;
1143 else
1144 macctl &= ~B43_MACCTL_HWPS;
1145 if (awake)
1146 macctl |= B43_MACCTL_AWAKE;
1147 else
1148 macctl &= ~B43_MACCTL_AWAKE;
1149 b43_write32(dev, B43_MMIO_MACCTL, macctl);
1150 /* Commit write */
1151 b43_read32(dev, B43_MMIO_MACCTL);
Rafał Miłecki21d889d2011-05-18 02:06:38 +02001152 if (awake && dev->dev->core_rev >= 5) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001153 /* Wait for the microcode to wake up. */
1154 for (i = 0; i < 100; i++) {
1155 ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
1156 B43_SHM_SH_UCODESTAT);
1157 if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
1158 break;
1159 udelay(10);
1160 }
1161 }
1162}
1163
Rafał Miłecki42c9a452011-07-06 15:45:27 +02001164#ifdef CONFIG_B43_BCMA
Rafał Miłecki49173592011-07-17 01:06:06 +02001165static void b43_bcma_phy_reset(struct b43_wldev *dev)
1166{
1167 u32 flags;
1168
1169 /* Put PHY into reset */
1170 flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
1171 flags |= B43_BCMA_IOCTL_PHY_RESET;
1172 flags |= B43_BCMA_IOCTL_PHY_BW_20MHZ; /* Make 20 MHz def */
1173 bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
1174 udelay(2);
1175
1176 /* Take PHY out of reset */
1177 flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
1178 flags &= ~B43_BCMA_IOCTL_PHY_RESET;
1179 flags |= BCMA_IOCTL_FGC;
1180 bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
1181 udelay(1);
1182
1183 /* Do not force clock anymore */
1184 flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
1185 flags &= ~BCMA_IOCTL_FGC;
1186 bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
1187 udelay(1);
1188}
1189
Rafał Miłecki42c9a452011-07-06 15:45:27 +02001190static void b43_bcma_wireless_core_reset(struct b43_wldev *dev, bool gmode)
1191{
Rafał Miłecki49173592011-07-17 01:06:06 +02001192 b43_device_enable(dev, B43_BCMA_IOCTL_PHY_CLKEN);
1193 bcma_core_set_clockmode(dev->dev->bdev, BCMA_CLKMODE_FAST);
1194 b43_bcma_phy_reset(dev);
1195 bcma_core_pll_ctl(dev->dev->bdev, 0x300, 0x3000000, true);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02001196}
1197#endif
1198
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001199static void b43_ssb_wireless_core_reset(struct b43_wldev *dev, bool gmode)
Michael Buesche4d6b792007-09-18 15:39:42 -04001200{
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02001201 struct ssb_device *sdev = dev->dev->sdev;
Michael Buesche4d6b792007-09-18 15:39:42 -04001202 u32 tmslow;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001203 u32 flags = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04001204
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001205 if (gmode)
1206 flags |= B43_TMSLOW_GMODE;
Michael Buesche4d6b792007-09-18 15:39:42 -04001207 flags |= B43_TMSLOW_PHYCLKEN;
1208 flags |= B43_TMSLOW_PHYRESET;
Rafał Miłecki42ab1352010-12-09 20:56:01 +01001209 if (dev->phy.type == B43_PHYTYPE_N)
1210 flags |= B43_TMSLOW_PHY_BANDWIDTH_20MHZ; /* Make 20 MHz def */
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02001211 b43_device_enable(dev, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -04001212 msleep(2); /* Wait for the PLL to turn on. */
1213
1214 /* Now take the PHY out of Reset again */
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02001215 tmslow = ssb_read32(sdev, SSB_TMSLOW);
Michael Buesche4d6b792007-09-18 15:39:42 -04001216 tmslow |= SSB_TMSLOW_FGC;
1217 tmslow &= ~B43_TMSLOW_PHYRESET;
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02001218 ssb_write32(sdev, SSB_TMSLOW, tmslow);
1219 ssb_read32(sdev, SSB_TMSLOW); /* flush */
Michael Buesche4d6b792007-09-18 15:39:42 -04001220 msleep(1);
1221 tmslow &= ~SSB_TMSLOW_FGC;
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02001222 ssb_write32(sdev, SSB_TMSLOW, tmslow);
1223 ssb_read32(sdev, SSB_TMSLOW); /* flush */
Michael Buesche4d6b792007-09-18 15:39:42 -04001224 msleep(1);
Rafał Miłecki14952982011-05-17 18:57:28 +02001225}
1226
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001227void b43_wireless_core_reset(struct b43_wldev *dev, bool gmode)
Rafał Miłecki14952982011-05-17 18:57:28 +02001228{
1229 u32 macctl;
1230
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02001231 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02001232#ifdef CONFIG_B43_BCMA
1233 case B43_BUS_BCMA:
1234 b43_bcma_wireless_core_reset(dev, gmode);
1235 break;
1236#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02001237#ifdef CONFIG_B43_SSB
1238 case B43_BUS_SSB:
1239 b43_ssb_wireless_core_reset(dev, gmode);
1240 break;
1241#endif
1242 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001243
Michael Bueschfb111372008-09-02 13:00:34 +02001244 /* Turn Analog ON, but only if we already know the PHY-type.
1245 * This protects against very early setup where we don't know the
1246 * PHY-type, yet. wireless_core_reset will be called once again later,
1247 * when we know the PHY-type. */
1248 if (dev->phy.ops)
Michael Bueschcb24f572008-09-03 12:12:20 +02001249 dev->phy.ops->switch_analog(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04001250
1251 macctl = b43_read32(dev, B43_MMIO_MACCTL);
1252 macctl &= ~B43_MACCTL_GMODE;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02001253 if (gmode)
Michael Buesche4d6b792007-09-18 15:39:42 -04001254 macctl |= B43_MACCTL_GMODE;
1255 macctl |= B43_MACCTL_IHR_ENABLED;
1256 b43_write32(dev, B43_MMIO_MACCTL, macctl);
1257}
1258
1259static void handle_irq_transmit_status(struct b43_wldev *dev)
1260{
1261 u32 v0, v1;
1262 u16 tmp;
1263 struct b43_txstatus stat;
1264
1265 while (1) {
1266 v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
1267 if (!(v0 & 0x00000001))
1268 break;
1269 v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
1270
1271 stat.cookie = (v0 >> 16);
1272 stat.seq = (v1 & 0x0000FFFF);
1273 stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
1274 tmp = (v0 & 0x0000FFFF);
1275 stat.frame_count = ((tmp & 0xF000) >> 12);
1276 stat.rts_count = ((tmp & 0x0F00) >> 8);
1277 stat.supp_reason = ((tmp & 0x001C) >> 2);
1278 stat.pm_indicated = !!(tmp & 0x0080);
1279 stat.intermediate = !!(tmp & 0x0040);
1280 stat.for_ampdu = !!(tmp & 0x0020);
1281 stat.acked = !!(tmp & 0x0002);
1282
1283 b43_handle_txstatus(dev, &stat);
1284 }
1285}
1286
1287static void drain_txstatus_queue(struct b43_wldev *dev)
1288{
1289 u32 dummy;
1290
Rafał Miłecki21d889d2011-05-18 02:06:38 +02001291 if (dev->dev->core_rev < 5)
Michael Buesche4d6b792007-09-18 15:39:42 -04001292 return;
1293 /* Read all entries from the microcode TXstatus FIFO
1294 * and throw them away.
1295 */
1296 while (1) {
1297 dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
1298 if (!(dummy & 0x00000001))
1299 break;
1300 dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
1301 }
1302}
1303
1304static u32 b43_jssi_read(struct b43_wldev *dev)
1305{
1306 u32 val = 0;
1307
1308 val = b43_shm_read16(dev, B43_SHM_SHARED, 0x08A);
1309 val <<= 16;
1310 val |= b43_shm_read16(dev, B43_SHM_SHARED, 0x088);
1311
1312 return val;
1313}
1314
1315static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
1316{
1317 b43_shm_write16(dev, B43_SHM_SHARED, 0x088, (jssi & 0x0000FFFF));
1318 b43_shm_write16(dev, B43_SHM_SHARED, 0x08A, (jssi & 0xFFFF0000) >> 16);
1319}
1320
1321static void b43_generate_noise_sample(struct b43_wldev *dev)
1322{
1323 b43_jssi_write(dev, 0x7F7F7F7F);
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001324 b43_write32(dev, B43_MMIO_MACCMD,
1325 b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
Michael Buesche4d6b792007-09-18 15:39:42 -04001326}
1327
1328static void b43_calculate_link_quality(struct b43_wldev *dev)
1329{
1330 /* Top half of Link Quality calculation. */
1331
Michael Bueschef1a6282008-08-27 18:53:02 +02001332 if (dev->phy.type != B43_PHYTYPE_G)
1333 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001334 if (dev->noisecalc.calculation_running)
1335 return;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001336 dev->noisecalc.calculation_running = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04001337 dev->noisecalc.nr_samples = 0;
1338
1339 b43_generate_noise_sample(dev);
1340}
1341
1342static void handle_irq_noise(struct b43_wldev *dev)
1343{
Michael Bueschef1a6282008-08-27 18:53:02 +02001344 struct b43_phy_g *phy = dev->phy.g;
Michael Buesche4d6b792007-09-18 15:39:42 -04001345 u16 tmp;
1346 u8 noise[4];
1347 u8 i, j;
1348 s32 average;
1349
1350 /* Bottom half of Link Quality calculation. */
1351
Michael Bueschef1a6282008-08-27 18:53:02 +02001352 if (dev->phy.type != B43_PHYTYPE_G)
1353 return;
1354
Michael Buesch98a3b2f2008-06-12 12:36:29 +02001355 /* Possible race condition: It might be possible that the user
1356 * changed to a different channel in the meantime since we
1357 * started the calculation. We ignore that fact, since it's
1358 * not really that much of a problem. The background noise is
1359 * an estimation only anyway. Slightly wrong results will get damped
1360 * by the averaging of the 8 sample rounds. Additionally the
1361 * value is shortlived. So it will be replaced by the next noise
1362 * calculation round soon. */
1363
Michael Buesche4d6b792007-09-18 15:39:42 -04001364 B43_WARN_ON(!dev->noisecalc.calculation_running);
Michael Buesch1a094042007-09-20 11:13:40 -07001365 *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
Michael Buesche4d6b792007-09-18 15:39:42 -04001366 if (noise[0] == 0x7F || noise[1] == 0x7F ||
1367 noise[2] == 0x7F || noise[3] == 0x7F)
1368 goto generate_new;
1369
1370 /* Get the noise samples. */
1371 B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
1372 i = dev->noisecalc.nr_samples;
Harvey Harrisoncdbf0842008-05-02 13:47:48 -07001373 noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1374 noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1375 noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1376 noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04001377 dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
1378 dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
1379 dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
1380 dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
1381 dev->noisecalc.nr_samples++;
1382 if (dev->noisecalc.nr_samples == 8) {
1383 /* Calculate the Link Quality by the noise samples. */
1384 average = 0;
1385 for (i = 0; i < 8; i++) {
1386 for (j = 0; j < 4; j++)
1387 average += dev->noisecalc.samples[i][j];
1388 }
1389 average /= (8 * 4);
1390 average *= 125;
1391 average += 64;
1392 average /= 128;
1393 tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
1394 tmp = (tmp / 128) & 0x1F;
1395 if (tmp >= 8)
1396 average += 2;
1397 else
1398 average -= 25;
1399 if (tmp == 8)
1400 average -= 72;
1401 else
1402 average -= 48;
1403
1404 dev->stats.link_noise = average;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001405 dev->noisecalc.calculation_running = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04001406 return;
1407 }
Michael Buesch98a3b2f2008-06-12 12:36:29 +02001408generate_new:
Michael Buesche4d6b792007-09-18 15:39:42 -04001409 b43_generate_noise_sample(dev);
1410}
1411
1412static void handle_irq_tbtt_indication(struct b43_wldev *dev)
1413{
Johannes Berg05c914f2008-09-11 00:01:58 +02001414 if (b43_is_mode(dev->wl, NL80211_IFTYPE_AP)) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001415 ///TODO: PS TBTT
1416 } else {
1417 if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
1418 b43_power_saving_ctl_bits(dev, 0);
1419 }
Johannes Berg05c914f2008-09-11 00:01:58 +02001420 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC))
Rusty Russell3db1cd52011-12-19 13:56:45 +00001421 dev->dfq_valid = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04001422}
1423
1424static void handle_irq_atim_end(struct b43_wldev *dev)
1425{
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001426 if (dev->dfq_valid) {
1427 b43_write32(dev, B43_MMIO_MACCMD,
1428 b43_read32(dev, B43_MMIO_MACCMD)
1429 | B43_MACCMD_DFQ_VALID);
Rusty Russell3db1cd52011-12-19 13:56:45 +00001430 dev->dfq_valid = false;
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001431 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001432}
1433
1434static void handle_irq_pmq(struct b43_wldev *dev)
1435{
1436 u32 tmp;
1437
1438 //TODO: AP mode.
1439
1440 while (1) {
1441 tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
1442 if (!(tmp & 0x00000008))
1443 break;
1444 }
1445 /* 16bit write is odd, but correct. */
1446 b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
1447}
1448
1449static void b43_write_template_common(struct b43_wldev *dev,
John Daiker99da1852009-02-24 02:16:42 -08001450 const u8 *data, u16 size,
Michael Buesche4d6b792007-09-18 15:39:42 -04001451 u16 ram_offset,
1452 u16 shm_size_offset, u8 rate)
1453{
1454 u32 i, tmp;
1455 struct b43_plcp_hdr4 plcp;
1456
1457 plcp.data = 0;
1458 b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
1459 b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
1460 ram_offset += sizeof(u32);
1461 /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
1462 * So leave the first two bytes of the next write blank.
1463 */
1464 tmp = (u32) (data[0]) << 16;
1465 tmp |= (u32) (data[1]) << 24;
1466 b43_ram_write(dev, ram_offset, tmp);
1467 ram_offset += sizeof(u32);
1468 for (i = 2; i < size; i += sizeof(u32)) {
1469 tmp = (u32) (data[i + 0]);
1470 if (i + 1 < size)
1471 tmp |= (u32) (data[i + 1]) << 8;
1472 if (i + 2 < size)
1473 tmp |= (u32) (data[i + 2]) << 16;
1474 if (i + 3 < size)
1475 tmp |= (u32) (data[i + 3]) << 24;
1476 b43_ram_write(dev, ram_offset + i - 2, tmp);
1477 }
1478 b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
1479 size + sizeof(struct b43_plcp_hdr6));
1480}
1481
Michael Buesch5042c502008-04-05 15:05:00 +02001482/* Check if the use of the antenna that ieee80211 told us to
1483 * use is possible. This will fall back to DEFAULT.
1484 * "antenna_nr" is the antenna identifier we got from ieee80211. */
1485u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
1486 u8 antenna_nr)
1487{
1488 u8 antenna_mask;
1489
1490 if (antenna_nr == 0) {
1491 /* Zero means "use default antenna". That's always OK. */
1492 return 0;
1493 }
1494
1495 /* Get the mask of available antennas. */
1496 if (dev->phy.gmode)
Rafał Miłecki05814832011-05-18 02:06:39 +02001497 antenna_mask = dev->dev->bus_sprom->ant_available_bg;
Michael Buesch5042c502008-04-05 15:05:00 +02001498 else
Rafał Miłecki05814832011-05-18 02:06:39 +02001499 antenna_mask = dev->dev->bus_sprom->ant_available_a;
Michael Buesch5042c502008-04-05 15:05:00 +02001500
1501 if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
1502 /* This antenna is not available. Fall back to default. */
1503 return 0;
1504 }
1505
1506 return antenna_nr;
1507}
1508
Michael Buesch5042c502008-04-05 15:05:00 +02001509/* Convert a b43 antenna number value to the PHY TX control value. */
1510static u16 b43_antenna_to_phyctl(int antenna)
1511{
1512 switch (antenna) {
1513 case B43_ANTENNA0:
1514 return B43_TXH_PHY_ANT0;
1515 case B43_ANTENNA1:
1516 return B43_TXH_PHY_ANT1;
1517 case B43_ANTENNA2:
1518 return B43_TXH_PHY_ANT2;
1519 case B43_ANTENNA3:
1520 return B43_TXH_PHY_ANT3;
Gábor Stefanik64e368b2009-08-27 22:49:49 +02001521 case B43_ANTENNA_AUTO0:
1522 case B43_ANTENNA_AUTO1:
Michael Buesch5042c502008-04-05 15:05:00 +02001523 return B43_TXH_PHY_ANT01AUTO;
1524 }
1525 B43_WARN_ON(1);
1526 return 0;
1527}
1528
Michael Buesche4d6b792007-09-18 15:39:42 -04001529static void b43_write_beacon_template(struct b43_wldev *dev,
1530 u16 ram_offset,
Michael Buesch5042c502008-04-05 15:05:00 +02001531 u16 shm_size_offset)
Michael Buesche4d6b792007-09-18 15:39:42 -04001532{
Michael Buesch47f76ca2007-12-27 22:15:11 +01001533 unsigned int i, len, variable_len;
Michael Buesche66fee62007-12-26 17:47:10 +01001534 const struct ieee80211_mgmt *bcn;
1535 const u8 *ie;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001536 bool tim_found = false;
Michael Buesch5042c502008-04-05 15:05:00 +02001537 unsigned int rate;
1538 u16 ctl;
1539 int antenna;
Johannes Berge039fa42008-05-15 12:55:29 +02001540 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(dev->wl->current_beacon);
Michael Buesche4d6b792007-09-18 15:39:42 -04001541
Michael Buesche66fee62007-12-26 17:47:10 +01001542 bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
1543 len = min((size_t) dev->wl->current_beacon->len,
Michael Buesche4d6b792007-09-18 15:39:42 -04001544 0x200 - sizeof(struct b43_plcp_hdr6));
Johannes Berge039fa42008-05-15 12:55:29 +02001545 rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
Michael Buesche66fee62007-12-26 17:47:10 +01001546
1547 b43_write_template_common(dev, (const u8 *)bcn,
Michael Buesche4d6b792007-09-18 15:39:42 -04001548 len, ram_offset, shm_size_offset, rate);
Michael Buesche66fee62007-12-26 17:47:10 +01001549
Michael Buesch5042c502008-04-05 15:05:00 +02001550 /* Write the PHY TX control parameters. */
Johannes Berg0f4ac382008-10-09 12:18:04 +02001551 antenna = B43_ANTENNA_DEFAULT;
Michael Buesch5042c502008-04-05 15:05:00 +02001552 antenna = b43_antenna_to_phyctl(antenna);
1553 ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
1554 /* We can't send beacons with short preamble. Would get PHY errors. */
1555 ctl &= ~B43_TXH_PHY_SHORTPRMBL;
1556 ctl &= ~B43_TXH_PHY_ANT;
1557 ctl &= ~B43_TXH_PHY_ENC;
1558 ctl |= antenna;
1559 if (b43_is_cck_rate(rate))
1560 ctl |= B43_TXH_PHY_ENC_CCK;
1561 else
1562 ctl |= B43_TXH_PHY_ENC_OFDM;
1563 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
1564
Michael Buesche66fee62007-12-26 17:47:10 +01001565 /* Find the position of the TIM and the DTIM_period value
1566 * and write them to SHM. */
1567 ie = bcn->u.beacon.variable;
Michael Buesch47f76ca2007-12-27 22:15:11 +01001568 variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
1569 for (i = 0; i < variable_len - 2; ) {
Michael Buesche66fee62007-12-26 17:47:10 +01001570 uint8_t ie_id, ie_len;
1571
1572 ie_id = ie[i];
1573 ie_len = ie[i + 1];
1574 if (ie_id == 5) {
1575 u16 tim_position;
1576 u16 dtim_period;
1577 /* This is the TIM Information Element */
1578
1579 /* Check whether the ie_len is in the beacon data range. */
Michael Buesch47f76ca2007-12-27 22:15:11 +01001580 if (variable_len < ie_len + 2 + i)
Michael Buesche66fee62007-12-26 17:47:10 +01001581 break;
1582 /* A valid TIM is at least 4 bytes long. */
1583 if (ie_len < 4)
1584 break;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001585 tim_found = true;
Michael Buesche66fee62007-12-26 17:47:10 +01001586
1587 tim_position = sizeof(struct b43_plcp_hdr6);
1588 tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
1589 tim_position += i;
1590
1591 dtim_period = ie[i + 3];
1592
1593 b43_shm_write16(dev, B43_SHM_SHARED,
1594 B43_SHM_SH_TIMBPOS, tim_position);
1595 b43_shm_write16(dev, B43_SHM_SHARED,
1596 B43_SHM_SH_DTIMPER, dtim_period);
1597 break;
1598 }
1599 i += ie_len + 2;
1600 }
1601 if (!tim_found) {
Johannes Berg04dea132008-05-20 12:10:49 +02001602 /*
1603 * If ucode wants to modify TIM do it behind the beacon, this
1604 * will happen, for example, when doing mesh networking.
1605 */
1606 b43_shm_write16(dev, B43_SHM_SHARED,
1607 B43_SHM_SH_TIMBPOS,
1608 len + sizeof(struct b43_plcp_hdr6));
1609 b43_shm_write16(dev, B43_SHM_SHARED,
1610 B43_SHM_SH_DTIMPER, 0);
1611 }
1612 b43dbg(dev->wl, "Updated beacon template at 0x%x\n", ram_offset);
Michael Buesche4d6b792007-09-18 15:39:42 -04001613}
1614
Michael Buesch6b4bec012008-05-20 12:16:28 +02001615static void b43_upload_beacon0(struct b43_wldev *dev)
1616{
1617 struct b43_wl *wl = dev->wl;
1618
1619 if (wl->beacon0_uploaded)
1620 return;
1621 b43_write_beacon_template(dev, 0x68, 0x18);
Rusty Russell3db1cd52011-12-19 13:56:45 +00001622 wl->beacon0_uploaded = true;
Michael Buesch6b4bec012008-05-20 12:16:28 +02001623}
1624
1625static void b43_upload_beacon1(struct b43_wldev *dev)
1626{
1627 struct b43_wl *wl = dev->wl;
1628
1629 if (wl->beacon1_uploaded)
1630 return;
1631 b43_write_beacon_template(dev, 0x468, 0x1A);
Rusty Russell3db1cd52011-12-19 13:56:45 +00001632 wl->beacon1_uploaded = true;
Michael Buesch6b4bec012008-05-20 12:16:28 +02001633}
1634
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001635static void handle_irq_beacon(struct b43_wldev *dev)
1636{
1637 struct b43_wl *wl = dev->wl;
1638 u32 cmd, beacon0_valid, beacon1_valid;
1639
Johannes Berg05c914f2008-09-11 00:01:58 +02001640 if (!b43_is_mode(wl, NL80211_IFTYPE_AP) &&
Manual Munz8c235162011-09-18 18:24:03 -05001641 !b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) &&
1642 !b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001643 return;
1644
1645 /* This is the bottom half of the asynchronous beacon update. */
1646
1647 /* Ignore interrupt in the future. */
Michael Buesch13790722009-04-08 21:26:27 +02001648 dev->irq_mask &= ~B43_IRQ_BEACON;
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001649
1650 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1651 beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
1652 beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
1653
1654 /* Schedule interrupt manually, if busy. */
1655 if (beacon0_valid && beacon1_valid) {
1656 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
Michael Buesch13790722009-04-08 21:26:27 +02001657 dev->irq_mask |= B43_IRQ_BEACON;
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001658 return;
1659 }
1660
Michael Buesch6b4bec012008-05-20 12:16:28 +02001661 if (unlikely(wl->beacon_templates_virgin)) {
1662 /* We never uploaded a beacon before.
1663 * Upload both templates now, but only mark one valid. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00001664 wl->beacon_templates_virgin = false;
Michael Buesch6b4bec012008-05-20 12:16:28 +02001665 b43_upload_beacon0(dev);
1666 b43_upload_beacon1(dev);
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001667 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1668 cmd |= B43_MACCMD_BEACON0_VALID;
1669 b43_write32(dev, B43_MMIO_MACCMD, cmd);
Michael Buesch6b4bec012008-05-20 12:16:28 +02001670 } else {
1671 if (!beacon0_valid) {
1672 b43_upload_beacon0(dev);
1673 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1674 cmd |= B43_MACCMD_BEACON0_VALID;
1675 b43_write32(dev, B43_MMIO_MACCMD, cmd);
1676 } else if (!beacon1_valid) {
1677 b43_upload_beacon1(dev);
1678 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1679 cmd |= B43_MACCMD_BEACON1_VALID;
1680 b43_write32(dev, B43_MMIO_MACCMD, cmd);
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001681 }
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001682 }
1683}
1684
Michael Buesch36dbd952009-09-04 22:51:29 +02001685static void b43_do_beacon_update_trigger_work(struct b43_wldev *dev)
1686{
1687 u32 old_irq_mask = dev->irq_mask;
1688
1689 /* update beacon right away or defer to irq */
1690 handle_irq_beacon(dev);
1691 if (old_irq_mask != dev->irq_mask) {
1692 /* The handler updated the IRQ mask. */
1693 B43_WARN_ON(!dev->irq_mask);
1694 if (b43_read32(dev, B43_MMIO_GEN_IRQ_MASK)) {
1695 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
1696 } else {
1697 /* Device interrupts are currently disabled. That means
1698 * we just ran the hardirq handler and scheduled the
1699 * IRQ thread. The thread will write the IRQ mask when
1700 * it finished, so there's nothing to do here. Writing
1701 * the mask _here_ would incorrectly re-enable IRQs. */
1702 }
1703 }
1704}
1705
Michael Buescha82d9922008-04-04 21:40:06 +02001706static void b43_beacon_update_trigger_work(struct work_struct *work)
1707{
1708 struct b43_wl *wl = container_of(work, struct b43_wl,
1709 beacon_update_trigger);
1710 struct b43_wldev *dev;
1711
1712 mutex_lock(&wl->mutex);
1713 dev = wl->current_dev;
1714 if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
Rafał Miłecki505fb012011-05-19 15:11:27 +02001715 if (b43_bus_host_is_sdio(dev->dev)) {
Michael Buesch36dbd952009-09-04 22:51:29 +02001716 /* wl->mutex is enough. */
1717 b43_do_beacon_update_trigger_work(dev);
1718 mmiowb();
1719 } else {
1720 spin_lock_irq(&wl->hardirq_lock);
1721 b43_do_beacon_update_trigger_work(dev);
1722 mmiowb();
1723 spin_unlock_irq(&wl->hardirq_lock);
1724 }
Michael Buescha82d9922008-04-04 21:40:06 +02001725 }
1726 mutex_unlock(&wl->mutex);
1727}
1728
Michael Bueschd4df6f12007-12-26 18:04:14 +01001729/* Asynchronously update the packet templates in template RAM.
Michael Buesch36dbd952009-09-04 22:51:29 +02001730 * Locking: Requires wl->mutex to be locked. */
Johannes Berg9d139c82008-07-09 14:40:37 +02001731static void b43_update_templates(struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04001732{
Johannes Berg9d139c82008-07-09 14:40:37 +02001733 struct sk_buff *beacon;
1734
Michael Buesche66fee62007-12-26 17:47:10 +01001735 /* This is the top half of the ansynchronous beacon update.
1736 * The bottom half is the beacon IRQ.
1737 * Beacon update must be asynchronous to avoid sending an
1738 * invalid beacon. This can happen for example, if the firmware
1739 * transmits a beacon while we are updating it. */
Michael Buesche4d6b792007-09-18 15:39:42 -04001740
Johannes Berg9d139c82008-07-09 14:40:37 +02001741 /* We could modify the existing beacon and set the aid bit in
1742 * the TIM field, but that would probably require resizing and
1743 * moving of data within the beacon template.
1744 * Simply request a new beacon and let mac80211 do the hard work. */
1745 beacon = ieee80211_beacon_get(wl->hw, wl->vif);
1746 if (unlikely(!beacon))
1747 return;
1748
Michael Buesche66fee62007-12-26 17:47:10 +01001749 if (wl->current_beacon)
1750 dev_kfree_skb_any(wl->current_beacon);
1751 wl->current_beacon = beacon;
Rusty Russell3db1cd52011-12-19 13:56:45 +00001752 wl->beacon0_uploaded = false;
1753 wl->beacon1_uploaded = false;
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04001754 ieee80211_queue_work(wl->hw, &wl->beacon_update_trigger);
Michael Buesche4d6b792007-09-18 15:39:42 -04001755}
1756
Michael Buesche4d6b792007-09-18 15:39:42 -04001757static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
1758{
1759 b43_time_lock(dev);
Rafał Miłecki21d889d2011-05-18 02:06:38 +02001760 if (dev->dev->core_rev >= 3) {
Michael Buescha82d9922008-04-04 21:40:06 +02001761 b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
1762 b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
Michael Buesche4d6b792007-09-18 15:39:42 -04001763 } else {
1764 b43_write16(dev, 0x606, (beacon_int >> 6));
1765 b43_write16(dev, 0x610, beacon_int);
1766 }
1767 b43_time_unlock(dev);
Michael Buescha82d9922008-04-04 21:40:06 +02001768 b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
Michael Buesche4d6b792007-09-18 15:39:42 -04001769}
1770
Michael Bueschafa83e22008-05-19 23:51:37 +02001771static void b43_handle_firmware_panic(struct b43_wldev *dev)
1772{
1773 u16 reason;
1774
1775 /* Read the register that contains the reason code for the panic. */
1776 reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_FWPANIC_REASON_REG);
1777 b43err(dev->wl, "Whoopsy, firmware panic! Reason: %u\n", reason);
1778
1779 switch (reason) {
1780 default:
1781 b43dbg(dev->wl, "The panic reason is unknown.\n");
1782 /* fallthrough */
1783 case B43_FWPANIC_DIE:
1784 /* Do not restart the controller or firmware.
1785 * The device is nonfunctional from now on.
1786 * Restarting would result in this panic to trigger again,
1787 * so we avoid that recursion. */
1788 break;
1789 case B43_FWPANIC_RESTART:
1790 b43_controller_restart(dev, "Microcode panic");
1791 break;
1792 }
1793}
1794
Michael Buesche4d6b792007-09-18 15:39:42 -04001795static void handle_irq_ucode_debug(struct b43_wldev *dev)
1796{
Michael Buesche48b0ee2008-05-17 22:44:35 +02001797 unsigned int i, cnt;
Michael Buesch53c06852008-05-20 00:24:36 +02001798 u16 reason, marker_id, marker_line;
Michael Buesche48b0ee2008-05-17 22:44:35 +02001799 __le16 *buf;
1800
1801 /* The proprietary firmware doesn't have this IRQ. */
1802 if (!dev->fw.opensource)
1803 return;
1804
Michael Bueschafa83e22008-05-19 23:51:37 +02001805 /* Read the register that contains the reason code for this IRQ. */
1806 reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_DEBUGIRQ_REASON_REG);
1807
Michael Buesche48b0ee2008-05-17 22:44:35 +02001808 switch (reason) {
1809 case B43_DEBUGIRQ_PANIC:
Michael Bueschafa83e22008-05-19 23:51:37 +02001810 b43_handle_firmware_panic(dev);
Michael Buesche48b0ee2008-05-17 22:44:35 +02001811 break;
1812 case B43_DEBUGIRQ_DUMP_SHM:
1813 if (!B43_DEBUG)
1814 break; /* Only with driver debugging enabled. */
1815 buf = kmalloc(4096, GFP_ATOMIC);
1816 if (!buf) {
1817 b43dbg(dev->wl, "SHM-dump: Failed to allocate memory\n");
1818 goto out;
1819 }
1820 for (i = 0; i < 4096; i += 2) {
1821 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, i);
1822 buf[i / 2] = cpu_to_le16(tmp);
1823 }
1824 b43info(dev->wl, "Shared memory dump:\n");
1825 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET,
1826 16, 2, buf, 4096, 1);
1827 kfree(buf);
1828 break;
1829 case B43_DEBUGIRQ_DUMP_REGS:
1830 if (!B43_DEBUG)
1831 break; /* Only with driver debugging enabled. */
1832 b43info(dev->wl, "Microcode register dump:\n");
1833 for (i = 0, cnt = 0; i < 64; i++) {
1834 u16 tmp = b43_shm_read16(dev, B43_SHM_SCRATCH, i);
1835 if (cnt == 0)
1836 printk(KERN_INFO);
1837 printk("r%02u: 0x%04X ", i, tmp);
1838 cnt++;
1839 if (cnt == 6) {
1840 printk("\n");
1841 cnt = 0;
1842 }
1843 }
1844 printk("\n");
1845 break;
Michael Buesch53c06852008-05-20 00:24:36 +02001846 case B43_DEBUGIRQ_MARKER:
1847 if (!B43_DEBUG)
1848 break; /* Only with driver debugging enabled. */
1849 marker_id = b43_shm_read16(dev, B43_SHM_SCRATCH,
1850 B43_MARKER_ID_REG);
1851 marker_line = b43_shm_read16(dev, B43_SHM_SCRATCH,
1852 B43_MARKER_LINE_REG);
1853 b43info(dev->wl, "The firmware just executed the MARKER(%u) "
1854 "at line number %u\n",
1855 marker_id, marker_line);
1856 break;
Michael Buesche48b0ee2008-05-17 22:44:35 +02001857 default:
1858 b43dbg(dev->wl, "Debug-IRQ triggered for unknown reason: %u\n",
1859 reason);
1860 }
1861out:
Michael Bueschafa83e22008-05-19 23:51:37 +02001862 /* Acknowledge the debug-IRQ, so the firmware can continue. */
1863 b43_shm_write16(dev, B43_SHM_SCRATCH,
1864 B43_DEBUGIRQ_REASON_REG, B43_DEBUGIRQ_ACK);
Michael Buesche4d6b792007-09-18 15:39:42 -04001865}
1866
Michael Buesch36dbd952009-09-04 22:51:29 +02001867static void b43_do_interrupt_thread(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04001868{
1869 u32 reason;
1870 u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
1871 u32 merged_dma_reason = 0;
Michael Buesch21954c32007-09-27 15:31:40 +02001872 int i;
Michael Buesche4d6b792007-09-18 15:39:42 -04001873
Michael Buesch36dbd952009-09-04 22:51:29 +02001874 if (unlikely(b43_status(dev) != B43_STAT_STARTED))
1875 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001876
1877 reason = dev->irq_reason;
1878 for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
1879 dma_reason[i] = dev->dma_reason[i];
1880 merged_dma_reason |= dma_reason[i];
1881 }
1882
1883 if (unlikely(reason & B43_IRQ_MAC_TXERR))
1884 b43err(dev->wl, "MAC transmission error\n");
1885
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01001886 if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001887 b43err(dev->wl, "PHY transmission error\n");
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01001888 rmb();
1889 if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
1890 atomic_set(&dev->phy.txerr_cnt,
1891 B43_PHY_TX_BADNESS_LIMIT);
1892 b43err(dev->wl, "Too many PHY TX errors, "
1893 "restarting the controller\n");
1894 b43_controller_restart(dev, "PHY TX errors");
1895 }
1896 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001897
1898 if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK |
1899 B43_DMAIRQ_NONFATALMASK))) {
1900 if (merged_dma_reason & B43_DMAIRQ_FATALMASK) {
1901 b43err(dev->wl, "Fatal DMA error: "
1902 "0x%08X, 0x%08X, 0x%08X, "
1903 "0x%08X, 0x%08X, 0x%08X\n",
1904 dma_reason[0], dma_reason[1],
1905 dma_reason[2], dma_reason[3],
1906 dma_reason[4], dma_reason[5]);
Larry Finger214ac9a2009-12-09 13:25:56 -06001907 b43err(dev->wl, "This device does not support DMA "
Larry Fingerbb64d952010-06-19 08:29:08 -05001908 "on your system. It will now be switched to PIO.\n");
Linus Torvalds9e3bd912010-02-26 10:34:27 -08001909 /* Fall back to PIO transfers if we get fatal DMA errors! */
Rusty Russell3db1cd52011-12-19 13:56:45 +00001910 dev->use_pio = true;
Linus Torvalds9e3bd912010-02-26 10:34:27 -08001911 b43_controller_restart(dev, "DMA error");
Michael Buesche4d6b792007-09-18 15:39:42 -04001912 return;
1913 }
1914 if (merged_dma_reason & B43_DMAIRQ_NONFATALMASK) {
1915 b43err(dev->wl, "DMA error: "
1916 "0x%08X, 0x%08X, 0x%08X, "
1917 "0x%08X, 0x%08X, 0x%08X\n",
1918 dma_reason[0], dma_reason[1],
1919 dma_reason[2], dma_reason[3],
1920 dma_reason[4], dma_reason[5]);
1921 }
1922 }
1923
1924 if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
1925 handle_irq_ucode_debug(dev);
1926 if (reason & B43_IRQ_TBTT_INDI)
1927 handle_irq_tbtt_indication(dev);
1928 if (reason & B43_IRQ_ATIM_END)
1929 handle_irq_atim_end(dev);
1930 if (reason & B43_IRQ_BEACON)
1931 handle_irq_beacon(dev);
1932 if (reason & B43_IRQ_PMQ)
1933 handle_irq_pmq(dev);
Michael Buesch21954c32007-09-27 15:31:40 +02001934 if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
1935 ;/* TODO */
1936 if (reason & B43_IRQ_NOISESAMPLE_OK)
Michael Buesche4d6b792007-09-18 15:39:42 -04001937 handle_irq_noise(dev);
1938
1939 /* Check the DMA reason registers for received data. */
Michael Buesch5100d5a2008-03-29 21:01:16 +01001940 if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
1941 if (b43_using_pio_transfers(dev))
1942 b43_pio_rx(dev->pio.rx_queue);
1943 else
1944 b43_dma_rx(dev->dma.rx_ring);
1945 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001946 B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
1947 B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
Michael Bueschb27faf82008-03-06 16:32:46 +01001948 B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
Michael Buesche4d6b792007-09-18 15:39:42 -04001949 B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
1950 B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
1951
Michael Buesch21954c32007-09-27 15:31:40 +02001952 if (reason & B43_IRQ_TX_OK)
Michael Buesche4d6b792007-09-18 15:39:42 -04001953 handle_irq_transmit_status(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04001954
Michael Buesch36dbd952009-09-04 22:51:29 +02001955 /* Re-enable interrupts on the device by restoring the current interrupt mask. */
Michael Buesch13790722009-04-08 21:26:27 +02001956 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
Michael Buesch990b86f2009-09-12 00:48:03 +02001957
1958#if B43_DEBUG
1959 if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
1960 dev->irq_count++;
1961 for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
1962 if (reason & (1 << i))
1963 dev->irq_bit_count[i]++;
1964 }
1965 }
1966#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04001967}
1968
Michael Buesch36dbd952009-09-04 22:51:29 +02001969/* Interrupt thread handler. Handles device interrupts in thread context. */
1970static irqreturn_t b43_interrupt_thread_handler(int irq, void *dev_id)
Michael Buesche4d6b792007-09-18 15:39:42 -04001971{
Michael Buesche4d6b792007-09-18 15:39:42 -04001972 struct b43_wldev *dev = dev_id;
Michael Buesch36dbd952009-09-04 22:51:29 +02001973
1974 mutex_lock(&dev->wl->mutex);
1975 b43_do_interrupt_thread(dev);
1976 mmiowb();
1977 mutex_unlock(&dev->wl->mutex);
1978
1979 return IRQ_HANDLED;
1980}
1981
1982static irqreturn_t b43_do_interrupt(struct b43_wldev *dev)
1983{
Michael Buesche4d6b792007-09-18 15:39:42 -04001984 u32 reason;
1985
Michael Buesch36dbd952009-09-04 22:51:29 +02001986 /* This code runs under wl->hardirq_lock, but _only_ on non-SDIO busses.
1987 * On SDIO, this runs under wl->mutex. */
Michael Buesche4d6b792007-09-18 15:39:42 -04001988
Michael Buesche4d6b792007-09-18 15:39:42 -04001989 reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
1990 if (reason == 0xffffffff) /* shared IRQ */
Michael Buesch36dbd952009-09-04 22:51:29 +02001991 return IRQ_NONE;
Michael Buesch13790722009-04-08 21:26:27 +02001992 reason &= dev->irq_mask;
Michael Buesche4d6b792007-09-18 15:39:42 -04001993 if (!reason)
Sebastian Andrzej Siewiorcae56142011-07-07 21:58:10 +02001994 return IRQ_NONE;
Michael Buesche4d6b792007-09-18 15:39:42 -04001995
1996 dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
1997 & 0x0001DC00;
1998 dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
1999 & 0x0000DC00;
2000 dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
2001 & 0x0000DC00;
2002 dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
2003 & 0x0001DC00;
2004 dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
2005 & 0x0000DC00;
Michael Buesch13790722009-04-08 21:26:27 +02002006/* Unused ring
Michael Buesche4d6b792007-09-18 15:39:42 -04002007 dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
2008 & 0x0000DC00;
Michael Buesch13790722009-04-08 21:26:27 +02002009*/
Michael Buesche4d6b792007-09-18 15:39:42 -04002010
Michael Buesch36dbd952009-09-04 22:51:29 +02002011 /* ACK the interrupt. */
2012 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
2013 b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
2014 b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
2015 b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
2016 b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
2017 b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
2018/* Unused ring
2019 b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
2020*/
2021
2022 /* Disable IRQs on the device. The IRQ thread handler will re-enable them. */
Michael Buesch13790722009-04-08 21:26:27 +02002023 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
Michael Buesch36dbd952009-09-04 22:51:29 +02002024 /* Save the reason bitmasks for the IRQ thread handler. */
Michael Buesche4d6b792007-09-18 15:39:42 -04002025 dev->irq_reason = reason;
Michael Buesch36dbd952009-09-04 22:51:29 +02002026
2027 return IRQ_WAKE_THREAD;
2028}
2029
2030/* Interrupt handler top-half. This runs with interrupts disabled. */
2031static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
2032{
2033 struct b43_wldev *dev = dev_id;
2034 irqreturn_t ret;
2035
2036 if (unlikely(b43_status(dev) < B43_STAT_STARTED))
2037 return IRQ_NONE;
2038
2039 spin_lock(&dev->wl->hardirq_lock);
2040 ret = b43_do_interrupt(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002041 mmiowb();
Michael Buesch36dbd952009-09-04 22:51:29 +02002042 spin_unlock(&dev->wl->hardirq_lock);
Michael Buesche4d6b792007-09-18 15:39:42 -04002043
2044 return ret;
2045}
2046
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002047/* SDIO interrupt handler. This runs in process context. */
2048static void b43_sdio_interrupt_handler(struct b43_wldev *dev)
2049{
2050 struct b43_wl *wl = dev->wl;
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002051 irqreturn_t ret;
2052
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002053 mutex_lock(&wl->mutex);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002054
2055 ret = b43_do_interrupt(dev);
2056 if (ret == IRQ_WAKE_THREAD)
2057 b43_do_interrupt_thread(dev);
2058
Albert Herranz3dbba8e2009-09-10 19:34:49 +02002059 mutex_unlock(&wl->mutex);
2060}
2061
Michael Buesch1a9f5092009-01-23 21:21:51 +01002062void b43_do_release_fw(struct b43_firmware_file *fw)
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002063{
2064 release_firmware(fw->data);
2065 fw->data = NULL;
2066 fw->filename = NULL;
2067}
2068
Michael Buesche4d6b792007-09-18 15:39:42 -04002069static void b43_release_firmware(struct b43_wldev *dev)
2070{
Michael Buesch1a9f5092009-01-23 21:21:51 +01002071 b43_do_release_fw(&dev->fw.ucode);
2072 b43_do_release_fw(&dev->fw.pcm);
2073 b43_do_release_fw(&dev->fw.initvals);
2074 b43_do_release_fw(&dev->fw.initvals_band);
Michael Buesche4d6b792007-09-18 15:39:42 -04002075}
2076
Michael Buescheb189d8b2008-01-28 14:47:41 -08002077static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
Michael Buesche4d6b792007-09-18 15:39:42 -04002078{
Hannes Ederfc68ed42009-02-14 11:50:06 +00002079 const char text[] =
2080 "You must go to " \
2081 "http://wireless.kernel.org/en/users/Drivers/b43#devicefirmware " \
2082 "and download the correct firmware for this driver version. " \
2083 "Please carefully read all instructions on this website.\n";
Michael Buescheb189d8b2008-01-28 14:47:41 -08002084
Michael Buescheb189d8b2008-01-28 14:47:41 -08002085 if (error)
2086 b43err(wl, text);
2087 else
2088 b43warn(wl, text);
Michael Buesche4d6b792007-09-18 15:39:42 -04002089}
2090
Michael Buesch1a9f5092009-01-23 21:21:51 +01002091int b43_do_request_fw(struct b43_request_fw_context *ctx,
2092 const char *name,
2093 struct b43_firmware_file *fw)
Michael Buesche4d6b792007-09-18 15:39:42 -04002094{
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002095 const struct firmware *blob;
Michael Buesche4d6b792007-09-18 15:39:42 -04002096 struct b43_fw_header *hdr;
2097 u32 size;
2098 int err;
2099
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002100 if (!name) {
2101 /* Don't fetch anything. Free possibly cached firmware. */
Michael Buesch1a9f5092009-01-23 21:21:51 +01002102 /* FIXME: We should probably keep it anyway, to save some headache
2103 * on suspend/resume with multiband devices. */
2104 b43_do_release_fw(fw);
Michael Buesche4d6b792007-09-18 15:39:42 -04002105 return 0;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002106 }
2107 if (fw->filename) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01002108 if ((fw->type == ctx->req_type) &&
2109 (strcmp(fw->filename, name) == 0))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002110 return 0; /* Already have this fw. */
2111 /* Free the cached firmware first. */
Michael Buesch1a9f5092009-01-23 21:21:51 +01002112 /* FIXME: We should probably do this later after we successfully
2113 * got the new fw. This could reduce headache with multiband devices.
2114 * We could also redesign this to cache the firmware for all possible
2115 * bands all the time. */
2116 b43_do_release_fw(fw);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002117 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002118
Michael Buesch1a9f5092009-01-23 21:21:51 +01002119 switch (ctx->req_type) {
2120 case B43_FWTYPE_PROPRIETARY:
2121 snprintf(ctx->fwname, sizeof(ctx->fwname),
2122 "b43%s/%s.fw",
2123 modparam_fwpostfix, name);
2124 break;
2125 case B43_FWTYPE_OPENSOURCE:
2126 snprintf(ctx->fwname, sizeof(ctx->fwname),
2127 "b43-open%s/%s.fw",
2128 modparam_fwpostfix, name);
2129 break;
2130 default:
2131 B43_WARN_ON(1);
2132 return -ENOSYS;
2133 }
Rafał Miłeckia18c7152011-05-18 02:06:40 +02002134 err = request_firmware(&blob, ctx->fwname, ctx->dev->dev->dev);
Michael Buesch68217832008-05-17 23:43:57 +02002135 if (err == -ENOENT) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01002136 snprintf(ctx->errors[ctx->req_type],
2137 sizeof(ctx->errors[ctx->req_type]),
2138 "Firmware file \"%s\" not found\n", ctx->fwname);
Michael Buesch68217832008-05-17 23:43:57 +02002139 return err;
2140 } else if (err) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01002141 snprintf(ctx->errors[ctx->req_type],
2142 sizeof(ctx->errors[ctx->req_type]),
2143 "Firmware file \"%s\" request failed (err=%d)\n",
2144 ctx->fwname, err);
Michael Buesche4d6b792007-09-18 15:39:42 -04002145 return err;
2146 }
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002147 if (blob->size < sizeof(struct b43_fw_header))
Michael Buesche4d6b792007-09-18 15:39:42 -04002148 goto err_format;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002149 hdr = (struct b43_fw_header *)(blob->data);
Michael Buesche4d6b792007-09-18 15:39:42 -04002150 switch (hdr->type) {
2151 case B43_FW_TYPE_UCODE:
2152 case B43_FW_TYPE_PCM:
2153 size = be32_to_cpu(hdr->size);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002154 if (size != blob->size - sizeof(struct b43_fw_header))
Michael Buesche4d6b792007-09-18 15:39:42 -04002155 goto err_format;
2156 /* fallthrough */
2157 case B43_FW_TYPE_IV:
2158 if (hdr->ver != 1)
2159 goto err_format;
2160 break;
2161 default:
2162 goto err_format;
2163 }
2164
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002165 fw->data = blob;
2166 fw->filename = name;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002167 fw->type = ctx->req_type;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002168
2169 return 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04002170
2171err_format:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002172 snprintf(ctx->errors[ctx->req_type],
2173 sizeof(ctx->errors[ctx->req_type]),
2174 "Firmware file \"%s\" format error.\n", ctx->fwname);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002175 release_firmware(blob);
2176
Michael Buesche4d6b792007-09-18 15:39:42 -04002177 return -EPROTO;
2178}
2179
Michael Buesch1a9f5092009-01-23 21:21:51 +01002180static int b43_try_request_fw(struct b43_request_fw_context *ctx)
Michael Buesche4d6b792007-09-18 15:39:42 -04002181{
Michael Buesch1a9f5092009-01-23 21:21:51 +01002182 struct b43_wldev *dev = ctx->dev;
2183 struct b43_firmware *fw = &ctx->dev->fw;
Rafał Miłecki21d889d2011-05-18 02:06:38 +02002184 const u8 rev = ctx->dev->dev->core_rev;
Michael Buesche4d6b792007-09-18 15:39:42 -04002185 const char *filename;
2186 u32 tmshigh;
2187 int err;
2188
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02002189 /* Files for HT and LCN were found by trying one by one */
2190
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002191 /* Get microcode */
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002192 if ((rev >= 5) && (rev <= 10)) {
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002193 filename = "ucode5";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002194 } else if ((rev >= 11) && (rev <= 12)) {
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002195 filename = "ucode11";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002196 } else if (rev == 13) {
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002197 filename = "ucode13";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002198 } else if (rev == 14) {
Gábor Stefanik759b9732009-08-14 14:39:53 +02002199 filename = "ucode14";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002200 } else if (rev == 15) {
Gábor Stefanik759b9732009-08-14 14:39:53 +02002201 filename = "ucode15";
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002202 } else {
2203 switch (dev->phy.type) {
2204 case B43_PHYTYPE_N:
2205 if (rev >= 16)
2206 filename = "ucode16_mimo";
2207 else
2208 goto err_no_ucode;
2209 break;
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02002210 case B43_PHYTYPE_HT:
2211 if (rev == 29)
2212 filename = "ucode29_mimo";
2213 else
2214 goto err_no_ucode;
2215 break;
2216 case B43_PHYTYPE_LCN:
2217 if (rev == 24)
2218 filename = "ucode24_mimo";
2219 else
2220 goto err_no_ucode;
2221 break;
Rafał Miłecki6ff1e5c2011-07-06 17:41:55 +02002222 default:
2223 goto err_no_ucode;
2224 }
2225 }
Michael Buesch1a9f5092009-01-23 21:21:51 +01002226 err = b43_do_request_fw(ctx, filename, &fw->ucode);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002227 if (err)
2228 goto err_load;
2229
2230 /* Get PCM code */
2231 if ((rev >= 5) && (rev <= 10))
2232 filename = "pcm5";
2233 else if (rev >= 11)
2234 filename = NULL;
2235 else
2236 goto err_no_pcm;
Rusty Russell3db1cd52011-12-19 13:56:45 +00002237 fw->pcm_request_failed = false;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002238 err = b43_do_request_fw(ctx, filename, &fw->pcm);
Michael Buesch68217832008-05-17 23:43:57 +02002239 if (err == -ENOENT) {
2240 /* We did not find a PCM file? Not fatal, but
2241 * core rev <= 10 must do without hwcrypto then. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00002242 fw->pcm_request_failed = true;
Michael Buesch68217832008-05-17 23:43:57 +02002243 } else if (err)
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002244 goto err_load;
2245
2246 /* Get initvals */
2247 switch (dev->phy.type) {
2248 case B43_PHYTYPE_A:
2249 if ((rev >= 5) && (rev <= 10)) {
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02002250 tmshigh = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002251 if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
2252 filename = "a0g1initvals5";
2253 else
2254 filename = "a0g0initvals5";
2255 } else
2256 goto err_no_initvals;
2257 break;
2258 case B43_PHYTYPE_G:
Michael Buesche4d6b792007-09-18 15:39:42 -04002259 if ((rev >= 5) && (rev <= 10))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002260 filename = "b0g0initvals5";
Michael Buesche4d6b792007-09-18 15:39:42 -04002261 else if (rev >= 13)
Larry.Finger@lwfinger.nete9304882008-05-15 14:07:36 -05002262 filename = "b0g0initvals13";
Michael Buesche4d6b792007-09-18 15:39:42 -04002263 else
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002264 goto err_no_initvals;
2265 break;
2266 case B43_PHYTYPE_N:
Rafał Miłeckie41596a2010-12-21 11:50:19 +01002267 if (rev >= 16)
2268 filename = "n0initvals16";
2269 else if ((rev >= 11) && (rev <= 12))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002270 filename = "n0initvals11";
2271 else
2272 goto err_no_initvals;
2273 break;
Gábor Stefanik759b9732009-08-14 14:39:53 +02002274 case B43_PHYTYPE_LP:
2275 if (rev == 13)
2276 filename = "lp0initvals13";
2277 else if (rev == 14)
2278 filename = "lp0initvals14";
2279 else if (rev >= 15)
2280 filename = "lp0initvals15";
2281 else
2282 goto err_no_initvals;
2283 break;
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02002284 case B43_PHYTYPE_HT:
2285 if (rev == 29)
2286 filename = "ht0initvals29";
2287 else
2288 goto err_no_initvals;
2289 break;
2290 case B43_PHYTYPE_LCN:
2291 if (rev == 24)
2292 filename = "lcn0initvals24";
2293 else
2294 goto err_no_initvals;
2295 break;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002296 default:
2297 goto err_no_initvals;
Michael Buesche4d6b792007-09-18 15:39:42 -04002298 }
Michael Buesch1a9f5092009-01-23 21:21:51 +01002299 err = b43_do_request_fw(ctx, filename, &fw->initvals);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002300 if (err)
2301 goto err_load;
2302
2303 /* Get bandswitch initvals */
2304 switch (dev->phy.type) {
2305 case B43_PHYTYPE_A:
2306 if ((rev >= 5) && (rev <= 10)) {
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02002307 tmshigh = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002308 if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
2309 filename = "a0g1bsinitvals5";
2310 else
2311 filename = "a0g0bsinitvals5";
2312 } else if (rev >= 11)
2313 filename = NULL;
2314 else
2315 goto err_no_initvals;
2316 break;
2317 case B43_PHYTYPE_G:
Michael Buesche4d6b792007-09-18 15:39:42 -04002318 if ((rev >= 5) && (rev <= 10))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002319 filename = "b0g0bsinitvals5";
Michael Buesche4d6b792007-09-18 15:39:42 -04002320 else if (rev >= 11)
2321 filename = NULL;
2322 else
Michael Buesche4d6b792007-09-18 15:39:42 -04002323 goto err_no_initvals;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002324 break;
2325 case B43_PHYTYPE_N:
Rafał Miłeckie41596a2010-12-21 11:50:19 +01002326 if (rev >= 16)
2327 filename = "n0bsinitvals16";
2328 else if ((rev >= 11) && (rev <= 12))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002329 filename = "n0bsinitvals11";
2330 else
Michael Buesche4d6b792007-09-18 15:39:42 -04002331 goto err_no_initvals;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002332 break;
Gábor Stefanik759b9732009-08-14 14:39:53 +02002333 case B43_PHYTYPE_LP:
2334 if (rev == 13)
2335 filename = "lp0bsinitvals13";
2336 else if (rev == 14)
2337 filename = "lp0bsinitvals14";
2338 else if (rev >= 15)
2339 filename = "lp0bsinitvals15";
2340 else
2341 goto err_no_initvals;
2342 break;
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02002343 case B43_PHYTYPE_HT:
2344 if (rev == 29)
2345 filename = "ht0bsinitvals29";
2346 else
2347 goto err_no_initvals;
2348 break;
2349 case B43_PHYTYPE_LCN:
2350 if (rev == 24)
2351 filename = "lcn0bsinitvals24";
2352 else
2353 goto err_no_initvals;
2354 break;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002355 default:
2356 goto err_no_initvals;
Michael Buesche4d6b792007-09-18 15:39:42 -04002357 }
Michael Buesch1a9f5092009-01-23 21:21:51 +01002358 err = b43_do_request_fw(ctx, filename, &fw->initvals_band);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002359 if (err)
2360 goto err_load;
Michael Buesche4d6b792007-09-18 15:39:42 -04002361
Johannes Berg097b0e12012-07-17 17:12:29 +02002362 fw->opensource = (ctx->req_type == B43_FWTYPE_OPENSOURCE);
2363
Michael Buesche4d6b792007-09-18 15:39:42 -04002364 return 0;
2365
Michael Buesche4d6b792007-09-18 15:39:42 -04002366err_no_ucode:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002367 err = ctx->fatal_failure = -EOPNOTSUPP;
2368 b43err(dev->wl, "The driver does not know which firmware (ucode) "
2369 "is required for your device (wl-core rev %u)\n", rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002370 goto error;
2371
2372err_no_pcm:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002373 err = ctx->fatal_failure = -EOPNOTSUPP;
2374 b43err(dev->wl, "The driver does not know which firmware (PCM) "
2375 "is required for your device (wl-core rev %u)\n", rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002376 goto error;
2377
2378err_no_initvals:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002379 err = ctx->fatal_failure = -EOPNOTSUPP;
2380 b43err(dev->wl, "The driver does not know which firmware (initvals) "
2381 "is required for your device (wl-core rev %u)\n", rev);
2382 goto error;
2383
2384err_load:
2385 /* We failed to load this firmware image. The error message
2386 * already is in ctx->errors. Return and let our caller decide
2387 * what to do. */
Michael Buesche4d6b792007-09-18 15:39:42 -04002388 goto error;
2389
2390error:
2391 b43_release_firmware(dev);
2392 return err;
2393}
2394
Larry Finger6b6fa582012-03-08 22:27:46 -06002395static int b43_one_core_attach(struct b43_bus_dev *dev, struct b43_wl *wl);
2396static void b43_one_core_detach(struct b43_bus_dev *dev);
2397
2398static void b43_request_firmware(struct work_struct *work)
Michael Buesch1a9f5092009-01-23 21:21:51 +01002399{
Larry Finger6b6fa582012-03-08 22:27:46 -06002400 struct b43_wl *wl = container_of(work,
2401 struct b43_wl, firmware_load);
2402 struct b43_wldev *dev = wl->current_dev;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002403 struct b43_request_fw_context *ctx;
2404 unsigned int i;
2405 int err;
2406 const char *errmsg;
2407
2408 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
2409 if (!ctx)
Larry Finger6b6fa582012-03-08 22:27:46 -06002410 return;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002411 ctx->dev = dev;
2412
2413 ctx->req_type = B43_FWTYPE_PROPRIETARY;
2414 err = b43_try_request_fw(ctx);
2415 if (!err)
Larry Finger6b6fa582012-03-08 22:27:46 -06002416 goto start_ieee80211; /* Successfully loaded it. */
2417 /* Was fw version known? */
2418 if (ctx->fatal_failure)
Michael Buesch1a9f5092009-01-23 21:21:51 +01002419 goto out;
2420
Larry Finger6b6fa582012-03-08 22:27:46 -06002421 /* proprietary fw not found, try open source */
Michael Buesch1a9f5092009-01-23 21:21:51 +01002422 ctx->req_type = B43_FWTYPE_OPENSOURCE;
2423 err = b43_try_request_fw(ctx);
2424 if (!err)
Larry Finger6b6fa582012-03-08 22:27:46 -06002425 goto start_ieee80211; /* Successfully loaded it. */
2426 if(ctx->fatal_failure)
Michael Buesch1a9f5092009-01-23 21:21:51 +01002427 goto out;
2428
2429 /* Could not find a usable firmware. Print the errors. */
2430 for (i = 0; i < B43_NR_FWTYPES; i++) {
2431 errmsg = ctx->errors[i];
2432 if (strlen(errmsg))
2433 b43err(dev->wl, errmsg);
2434 }
2435 b43_print_fw_helptext(dev->wl, 1);
Larry Finger6b6fa582012-03-08 22:27:46 -06002436 goto out;
2437
2438start_ieee80211:
Johannes Berg097b0e12012-07-17 17:12:29 +02002439 wl->hw->queues = B43_QOS_QUEUE_NUM;
2440 if (!modparam_qos || dev->fw.opensource)
2441 wl->hw->queues = 1;
2442
Larry Finger6b6fa582012-03-08 22:27:46 -06002443 err = ieee80211_register_hw(wl->hw);
2444 if (err)
2445 goto err_one_core_detach;
Oleksij Rempele64add22012-06-05 20:39:32 +02002446 wl->hw_registred = true;
Larry Finger6b6fa582012-03-08 22:27:46 -06002447 b43_leds_register(wl->current_dev);
2448 goto out;
2449
2450err_one_core_detach:
2451 b43_one_core_detach(dev->dev);
Michael Buesch1a9f5092009-01-23 21:21:51 +01002452
2453out:
2454 kfree(ctx);
Michael Buesch1a9f5092009-01-23 21:21:51 +01002455}
2456
Michael Buesche4d6b792007-09-18 15:39:42 -04002457static int b43_upload_microcode(struct b43_wldev *dev)
2458{
John W. Linville652caa52010-07-29 13:27:28 -04002459 struct wiphy *wiphy = dev->wl->hw->wiphy;
Michael Buesche4d6b792007-09-18 15:39:42 -04002460 const size_t hdr_len = sizeof(struct b43_fw_header);
2461 const __be32 *data;
2462 unsigned int i, len;
2463 u16 fwrev, fwpatch, fwdate, fwtime;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002464 u32 tmp, macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04002465 int err = 0;
2466
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002467 /* Jump the microcode PSM to offset 0 */
2468 macctl = b43_read32(dev, B43_MMIO_MACCTL);
2469 B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
2470 macctl |= B43_MACCTL_PSM_JMP0;
2471 b43_write32(dev, B43_MMIO_MACCTL, macctl);
2472 /* Zero out all microcode PSM registers and shared memory. */
2473 for (i = 0; i < 64; i++)
2474 b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
2475 for (i = 0; i < 4096; i += 2)
2476 b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
2477
Michael Buesche4d6b792007-09-18 15:39:42 -04002478 /* Upload Microcode. */
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002479 data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
2480 len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002481 b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
2482 for (i = 0; i < len; i++) {
2483 b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
2484 udelay(10);
2485 }
2486
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002487 if (dev->fw.pcm.data) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002488 /* Upload PCM data. */
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002489 data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
2490 len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002491 b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
2492 b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
2493 /* No need for autoinc bit in SHM_HW */
2494 b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
2495 for (i = 0; i < len; i++) {
2496 b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
2497 udelay(10);
2498 }
2499 }
2500
2501 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002502
2503 /* Start the microcode PSM */
Rafał Miłecki50566352012-01-02 19:31:21 +01002504 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_JMP0,
2505 B43_MACCTL_PSM_RUN);
Michael Buesche4d6b792007-09-18 15:39:42 -04002506
2507 /* Wait for the microcode to load and respond */
2508 i = 0;
2509 while (1) {
2510 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2511 if (tmp == B43_IRQ_MAC_SUSPENDED)
2512 break;
2513 i++;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002514 if (i >= 20) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002515 b43err(dev->wl, "Microcode not responding\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002516 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002517 err = -ENODEV;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002518 goto error;
Michael Buesche4d6b792007-09-18 15:39:42 -04002519 }
Michael Buesche175e992009-09-11 18:31:32 +02002520 msleep(50);
Michael Buesche4d6b792007-09-18 15:39:42 -04002521 }
2522 b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
2523
2524 /* Get and check the revisions. */
2525 fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
2526 fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
2527 fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
2528 fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
2529
2530 if (fwrev <= 0x128) {
2531 b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
2532 "binary drivers older than version 4.x is unsupported. "
2533 "You must upgrade your firmware files.\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002534 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002535 err = -EOPNOTSUPP;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002536 goto error;
Michael Buesche4d6b792007-09-18 15:39:42 -04002537 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002538 dev->fw.rev = fwrev;
2539 dev->fw.patch = fwpatch;
Rafał Miłecki5d852902011-08-11 15:07:16 +02002540 if (dev->fw.rev >= 598)
2541 dev->fw.hdr_format = B43_FW_HDR_598;
2542 else if (dev->fw.rev >= 410)
Rafał Miłeckiefe02492011-08-11 15:07:15 +02002543 dev->fw.hdr_format = B43_FW_HDR_410;
2544 else
2545 dev->fw.hdr_format = B43_FW_HDR_351;
Johannes Berg097b0e12012-07-17 17:12:29 +02002546 WARN_ON(dev->fw.opensource != (fwdate == 0xFFFF));
Michael Buesche48b0ee2008-05-17 22:44:35 +02002547
Johannes Berg097b0e12012-07-17 17:12:29 +02002548 dev->qos_enabled = dev->wl->hw->queues > 1;
Michael Buesch403a3a12009-06-08 21:04:57 +02002549 /* Default to firmware/hardware crypto acceleration. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00002550 dev->hwcrypto_enabled = true;
Michael Buesch403a3a12009-06-08 21:04:57 +02002551
Michael Buesche48b0ee2008-05-17 22:44:35 +02002552 if (dev->fw.opensource) {
Michael Buesch403a3a12009-06-08 21:04:57 +02002553 u16 fwcapa;
2554
Michael Buesche48b0ee2008-05-17 22:44:35 +02002555 /* Patchlevel info is encoded in the "time" field. */
2556 dev->fw.patch = fwtime;
Michael Buesch403a3a12009-06-08 21:04:57 +02002557 b43info(dev->wl, "Loading OpenSource firmware version %u.%u\n",
2558 dev->fw.rev, dev->fw.patch);
2559
2560 fwcapa = b43_fwcapa_read(dev);
2561 if (!(fwcapa & B43_FWCAPA_HWCRYPTO) || dev->fw.pcm_request_failed) {
2562 b43info(dev->wl, "Hardware crypto acceleration not supported by firmware\n");
2563 /* Disable hardware crypto and fall back to software crypto. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00002564 dev->hwcrypto_enabled = false;
Michael Buesch403a3a12009-06-08 21:04:57 +02002565 }
Johannes Berg097b0e12012-07-17 17:12:29 +02002566 /* adding QoS support should use an offline discovery mechanism */
2567 WARN(fwcapa & B43_FWCAPA_QOS, "QoS in OpenFW not supported\n");
Michael Buesche48b0ee2008-05-17 22:44:35 +02002568 } else {
2569 b43info(dev->wl, "Loading firmware version %u.%u "
2570 "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
2571 fwrev, fwpatch,
2572 (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
2573 (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
Michael Buesch68217832008-05-17 23:43:57 +02002574 if (dev->fw.pcm_request_failed) {
2575 b43warn(dev->wl, "No \"pcm5.fw\" firmware file found. "
2576 "Hardware accelerated cryptography is disabled.\n");
2577 b43_print_fw_helptext(dev->wl, 0);
2578 }
Michael Buesche48b0ee2008-05-17 22:44:35 +02002579 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002580
John W. Linville652caa52010-07-29 13:27:28 -04002581 snprintf(wiphy->fw_version, sizeof(wiphy->fw_version), "%u.%u",
2582 dev->fw.rev, dev->fw.patch);
Rafał Miłecki21d889d2011-05-18 02:06:38 +02002583 wiphy->hw_version = dev->dev->core_id;
John W. Linville652caa52010-07-29 13:27:28 -04002584
Rafał Miłeckiefe02492011-08-11 15:07:15 +02002585 if (dev->fw.hdr_format == B43_FW_HDR_351) {
Michael Bueschc5572892008-12-27 18:26:39 +01002586 /* We're over the deadline, but we keep support for old fw
2587 * until it turns out to be in major conflict with something new. */
Michael Buescheb189d8b2008-01-28 14:47:41 -08002588 b43warn(dev->wl, "You are using an old firmware image. "
Michael Bueschc5572892008-12-27 18:26:39 +01002589 "Support for old firmware will be removed soon "
2590 "(official deadline was July 2008).\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002591 b43_print_fw_helptext(dev->wl, 0);
2592 }
2593
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002594 return 0;
2595
2596error:
Rafał Miłecki50566352012-01-02 19:31:21 +01002597 /* Stop the microcode PSM. */
2598 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_RUN,
2599 B43_MACCTL_PSM_JMP0);
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002600
Michael Buesche4d6b792007-09-18 15:39:42 -04002601 return err;
2602}
2603
2604static int b43_write_initvals(struct b43_wldev *dev,
2605 const struct b43_iv *ivals,
2606 size_t count,
2607 size_t array_size)
2608{
2609 const struct b43_iv *iv;
2610 u16 offset;
2611 size_t i;
2612 bool bit32;
2613
2614 BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
2615 iv = ivals;
2616 for (i = 0; i < count; i++) {
2617 if (array_size < sizeof(iv->offset_size))
2618 goto err_format;
2619 array_size -= sizeof(iv->offset_size);
2620 offset = be16_to_cpu(iv->offset_size);
2621 bit32 = !!(offset & B43_IV_32BIT);
2622 offset &= B43_IV_OFFSET_MASK;
2623 if (offset >= 0x1000)
2624 goto err_format;
2625 if (bit32) {
2626 u32 value;
2627
2628 if (array_size < sizeof(iv->data.d32))
2629 goto err_format;
2630 array_size -= sizeof(iv->data.d32);
2631
Harvey Harrison533dd1b2008-04-29 01:03:36 -07002632 value = get_unaligned_be32(&iv->data.d32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002633 b43_write32(dev, offset, value);
2634
2635 iv = (const struct b43_iv *)((const uint8_t *)iv +
2636 sizeof(__be16) +
2637 sizeof(__be32));
2638 } else {
2639 u16 value;
2640
2641 if (array_size < sizeof(iv->data.d16))
2642 goto err_format;
2643 array_size -= sizeof(iv->data.d16);
2644
2645 value = be16_to_cpu(iv->data.d16);
2646 b43_write16(dev, offset, value);
2647
2648 iv = (const struct b43_iv *)((const uint8_t *)iv +
2649 sizeof(__be16) +
2650 sizeof(__be16));
2651 }
2652 }
2653 if (array_size)
2654 goto err_format;
2655
2656 return 0;
2657
2658err_format:
2659 b43err(dev->wl, "Initial Values Firmware file-format error.\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002660 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002661
2662 return -EPROTO;
2663}
2664
2665static int b43_upload_initvals(struct b43_wldev *dev)
2666{
2667 const size_t hdr_len = sizeof(struct b43_fw_header);
2668 const struct b43_fw_header *hdr;
2669 struct b43_firmware *fw = &dev->fw;
2670 const struct b43_iv *ivals;
2671 size_t count;
2672 int err;
2673
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002674 hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
2675 ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002676 count = be32_to_cpu(hdr->size);
2677 err = b43_write_initvals(dev, ivals, count,
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002678 fw->initvals.data->size - hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002679 if (err)
2680 goto out;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002681 if (fw->initvals_band.data) {
2682 hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
2683 ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002684 count = be32_to_cpu(hdr->size);
2685 err = b43_write_initvals(dev, ivals, count,
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002686 fw->initvals_band.data->size - hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002687 if (err)
2688 goto out;
2689 }
2690out:
2691
2692 return err;
2693}
2694
2695/* Initialize the GPIOs
2696 * http://bcm-specs.sipsolutions.net/GPIO
2697 */
Rafał Miłeckic4a2a082011-05-17 18:57:27 +02002698static struct ssb_device *b43_ssb_gpio_dev(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002699{
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02002700 struct ssb_bus *bus = dev->dev->sdev->bus;
Rafał Miłeckic4a2a082011-05-17 18:57:27 +02002701
2702#ifdef CONFIG_SSB_DRIVER_PCICORE
2703 return (bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev);
2704#else
2705 return bus->chipco.dev;
2706#endif
2707}
2708
Michael Buesche4d6b792007-09-18 15:39:42 -04002709static int b43_gpio_init(struct b43_wldev *dev)
2710{
Rafał Miłeckic4a2a082011-05-17 18:57:27 +02002711 struct ssb_device *gpiodev;
Michael Buesche4d6b792007-09-18 15:39:42 -04002712 u32 mask, set;
2713
Rafał Miłecki50566352012-01-02 19:31:21 +01002714 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_GPOUTSMSK, 0);
2715 b43_maskset16(dev, B43_MMIO_GPIO_MASK, ~0, 0xF);
Michael Buesche4d6b792007-09-18 15:39:42 -04002716
2717 mask = 0x0000001F;
2718 set = 0x0000000F;
Rafał Miłeckic244e082011-05-18 02:06:41 +02002719 if (dev->dev->chip_id == 0x4301) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002720 mask |= 0x0060;
2721 set |= 0x0060;
Rafał Miłecki828afd22012-07-23 22:57:01 +02002722 } else if (dev->dev->chip_id == 0x5354) {
2723 /* Don't allow overtaking buttons GPIOs */
2724 set &= 0x2; /* 0x2 is LED GPIO on BCM5354 */
Michael Buesche4d6b792007-09-18 15:39:42 -04002725 }
Rafał Miłecki828afd22012-07-23 22:57:01 +02002726
Michael Buesche4d6b792007-09-18 15:39:42 -04002727 if (0 /* FIXME: conditional unknown */ ) {
2728 b43_write16(dev, B43_MMIO_GPIO_MASK,
2729 b43_read16(dev, B43_MMIO_GPIO_MASK)
2730 | 0x0100);
Rafał Miłecki828afd22012-07-23 22:57:01 +02002731 /* BT Coexistance Input */
2732 mask |= 0x0080;
2733 set |= 0x0080;
2734 /* BT Coexistance Out */
2735 mask |= 0x0100;
2736 set |= 0x0100;
Michael Buesche4d6b792007-09-18 15:39:42 -04002737 }
Rafał Miłecki05814832011-05-18 02:06:39 +02002738 if (dev->dev->bus_sprom->boardflags_lo & B43_BFL_PACTRL) {
Rafał Miłecki828afd22012-07-23 22:57:01 +02002739 /* PA is controlled by gpio 9, let ucode handle it */
Michael Buesche4d6b792007-09-18 15:39:42 -04002740 b43_write16(dev, B43_MMIO_GPIO_MASK,
2741 b43_read16(dev, B43_MMIO_GPIO_MASK)
2742 | 0x0200);
2743 mask |= 0x0200;
2744 set |= 0x0200;
2745 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002746
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002747 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002748#ifdef CONFIG_B43_BCMA
2749 case B43_BUS_BCMA:
2750 bcma_cc_write32(&dev->dev->bdev->bus->drv_cc, BCMA_CC_GPIOCTL,
2751 (bcma_cc_read32(&dev->dev->bdev->bus->drv_cc,
Rafał Miłecki828afd22012-07-23 22:57:01 +02002752 BCMA_CC_GPIOCTL) & ~mask) | set);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002753 break;
2754#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002755#ifdef CONFIG_B43_SSB
2756 case B43_BUS_SSB:
2757 gpiodev = b43_ssb_gpio_dev(dev);
2758 if (gpiodev)
2759 ssb_write32(gpiodev, B43_GPIO_CONTROL,
2760 (ssb_read32(gpiodev, B43_GPIO_CONTROL)
Rafał Miłecki828afd22012-07-23 22:57:01 +02002761 & ~mask) | set);
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002762 break;
2763#endif
2764 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002765
2766 return 0;
2767}
2768
2769/* Turn off all GPIO stuff. Call this on module unload, for example. */
2770static void b43_gpio_cleanup(struct b43_wldev *dev)
2771{
Rafał Miłeckic4a2a082011-05-17 18:57:27 +02002772 struct ssb_device *gpiodev;
Michael Buesche4d6b792007-09-18 15:39:42 -04002773
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002774 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002775#ifdef CONFIG_B43_BCMA
2776 case B43_BUS_BCMA:
2777 bcma_cc_write32(&dev->dev->bdev->bus->drv_cc, BCMA_CC_GPIOCTL,
2778 0);
2779 break;
2780#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002781#ifdef CONFIG_B43_SSB
2782 case B43_BUS_SSB:
2783 gpiodev = b43_ssb_gpio_dev(dev);
2784 if (gpiodev)
2785 ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
2786 break;
2787#endif
2788 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002789}
2790
2791/* http://bcm-specs.sipsolutions.net/EnableMac */
Michael Bueschf5eda472008-04-20 16:03:32 +02002792void b43_mac_enable(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002793{
Michael Buesch923fd702008-06-20 18:02:08 +02002794 if (b43_debug(dev, B43_DBG_FIRMWARE)) {
2795 u16 fwstate;
2796
2797 fwstate = b43_shm_read16(dev, B43_SHM_SHARED,
2798 B43_SHM_SH_UCODESTAT);
2799 if ((fwstate != B43_SHM_SH_UCODESTAT_SUSP) &&
2800 (fwstate != B43_SHM_SH_UCODESTAT_SLEEP)) {
2801 b43err(dev->wl, "b43_mac_enable(): The firmware "
2802 "should be suspended, but current state is %u\n",
2803 fwstate);
2804 }
2805 }
2806
Michael Buesche4d6b792007-09-18 15:39:42 -04002807 dev->mac_suspended--;
2808 B43_WARN_ON(dev->mac_suspended < 0);
2809 if (dev->mac_suspended == 0) {
Rafał Miłecki50566352012-01-02 19:31:21 +01002810 b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_ENABLED);
Michael Buesche4d6b792007-09-18 15:39:42 -04002811 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
2812 B43_IRQ_MAC_SUSPENDED);
2813 /* Commit writes */
2814 b43_read32(dev, B43_MMIO_MACCTL);
2815 b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2816 b43_power_saving_ctl_bits(dev, 0);
2817 }
2818}
2819
2820/* http://bcm-specs.sipsolutions.net/SuspendMAC */
Michael Bueschf5eda472008-04-20 16:03:32 +02002821void b43_mac_suspend(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002822{
2823 int i;
2824 u32 tmp;
2825
Michael Buesch05b64b32007-09-28 16:19:03 +02002826 might_sleep();
Michael Buesche4d6b792007-09-18 15:39:42 -04002827 B43_WARN_ON(dev->mac_suspended < 0);
Michael Buesch05b64b32007-09-28 16:19:03 +02002828
Michael Buesche4d6b792007-09-18 15:39:42 -04002829 if (dev->mac_suspended == 0) {
2830 b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
Rafał Miłecki50566352012-01-02 19:31:21 +01002831 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_ENABLED, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04002832 /* force pci to flush the write */
2833 b43_read32(dev, B43_MMIO_MACCTL);
Michael Bueschba380012008-04-15 21:13:36 +02002834 for (i = 35; i; i--) {
2835 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2836 if (tmp & B43_IRQ_MAC_SUSPENDED)
2837 goto out;
2838 udelay(10);
2839 }
2840 /* Hm, it seems this will take some time. Use msleep(). */
Michael Buesch05b64b32007-09-28 16:19:03 +02002841 for (i = 40; i; i--) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002842 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2843 if (tmp & B43_IRQ_MAC_SUSPENDED)
2844 goto out;
Michael Buesch05b64b32007-09-28 16:19:03 +02002845 msleep(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002846 }
2847 b43err(dev->wl, "MAC suspend failed\n");
2848 }
Michael Buesch05b64b32007-09-28 16:19:03 +02002849out:
Michael Buesche4d6b792007-09-18 15:39:42 -04002850 dev->mac_suspended++;
2851}
2852
Rafał Miłecki858a1652011-05-10 16:05:33 +02002853/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MacPhyClkSet */
2854void b43_mac_phy_clock_set(struct b43_wldev *dev, bool on)
2855{
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002856 u32 tmp;
2857
2858 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002859#ifdef CONFIG_B43_BCMA
2860 case B43_BUS_BCMA:
Rafał Miłecki36677872011-07-16 18:27:55 +02002861 tmp = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002862 if (on)
2863 tmp |= B43_BCMA_IOCTL_MACPHYCLKEN;
2864 else
2865 tmp &= ~B43_BCMA_IOCTL_MACPHYCLKEN;
Rafał Miłecki36677872011-07-16 18:27:55 +02002866 bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, tmp);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02002867 break;
2868#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02002869#ifdef CONFIG_B43_SSB
2870 case B43_BUS_SSB:
2871 tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
2872 if (on)
2873 tmp |= B43_TMSLOW_MACPHYCLKEN;
2874 else
2875 tmp &= ~B43_TMSLOW_MACPHYCLKEN;
2876 ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
2877 break;
2878#endif
2879 }
Rafał Miłecki858a1652011-05-10 16:05:33 +02002880}
2881
Michael Buesche4d6b792007-09-18 15:39:42 -04002882static void b43_adjust_opmode(struct b43_wldev *dev)
2883{
2884 struct b43_wl *wl = dev->wl;
2885 u32 ctl;
2886 u16 cfp_pretbtt;
2887
2888 ctl = b43_read32(dev, B43_MMIO_MACCTL);
2889 /* Reset status to STA infrastructure mode. */
2890 ctl &= ~B43_MACCTL_AP;
2891 ctl &= ~B43_MACCTL_KEEP_CTL;
2892 ctl &= ~B43_MACCTL_KEEP_BADPLCP;
2893 ctl &= ~B43_MACCTL_KEEP_BAD;
2894 ctl &= ~B43_MACCTL_PROMISC;
Johannes Berg4150c572007-09-17 01:29:23 -04002895 ctl &= ~B43_MACCTL_BEACPROMISC;
Michael Buesche4d6b792007-09-18 15:39:42 -04002896 ctl |= B43_MACCTL_INFRA;
2897
Johannes Berg05c914f2008-09-11 00:01:58 +02002898 if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
2899 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
Johannes Berg4150c572007-09-17 01:29:23 -04002900 ctl |= B43_MACCTL_AP;
Johannes Berg05c914f2008-09-11 00:01:58 +02002901 else if (b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
Johannes Berg4150c572007-09-17 01:29:23 -04002902 ctl &= ~B43_MACCTL_INFRA;
2903
2904 if (wl->filter_flags & FIF_CONTROL)
Michael Buesche4d6b792007-09-18 15:39:42 -04002905 ctl |= B43_MACCTL_KEEP_CTL;
Johannes Berg4150c572007-09-17 01:29:23 -04002906 if (wl->filter_flags & FIF_FCSFAIL)
2907 ctl |= B43_MACCTL_KEEP_BAD;
2908 if (wl->filter_flags & FIF_PLCPFAIL)
2909 ctl |= B43_MACCTL_KEEP_BADPLCP;
2910 if (wl->filter_flags & FIF_PROMISC_IN_BSS)
Michael Buesche4d6b792007-09-18 15:39:42 -04002911 ctl |= B43_MACCTL_PROMISC;
Johannes Berg4150c572007-09-17 01:29:23 -04002912 if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
2913 ctl |= B43_MACCTL_BEACPROMISC;
2914
Michael Buesche4d6b792007-09-18 15:39:42 -04002915 /* Workaround: On old hardware the HW-MAC-address-filter
2916 * doesn't work properly, so always run promisc in filter
2917 * it in software. */
Rafał Miłecki21d889d2011-05-18 02:06:38 +02002918 if (dev->dev->core_rev <= 4)
Michael Buesche4d6b792007-09-18 15:39:42 -04002919 ctl |= B43_MACCTL_PROMISC;
2920
2921 b43_write32(dev, B43_MMIO_MACCTL, ctl);
2922
2923 cfp_pretbtt = 2;
2924 if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
Rafał Miłeckic244e082011-05-18 02:06:41 +02002925 if (dev->dev->chip_id == 0x4306 &&
2926 dev->dev->chip_rev == 3)
Michael Buesche4d6b792007-09-18 15:39:42 -04002927 cfp_pretbtt = 100;
2928 else
2929 cfp_pretbtt = 50;
2930 }
2931 b43_write16(dev, 0x612, cfp_pretbtt);
Michael Buesch09ebe2f2009-09-12 00:52:48 +02002932
2933 /* FIXME: We don't currently implement the PMQ mechanism,
2934 * so always disable it. If we want to implement PMQ,
2935 * we need to enable it here (clear DISCPMQ) in AP mode.
2936 */
Rafał Miłecki50566352012-01-02 19:31:21 +01002937 if (0 /* ctl & B43_MACCTL_AP */)
2938 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_DISCPMQ, 0);
2939 else
2940 b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_DISCPMQ);
Michael Buesche4d6b792007-09-18 15:39:42 -04002941}
2942
2943static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
2944{
2945 u16 offset;
2946
2947 if (is_ofdm) {
2948 offset = 0x480;
2949 offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
2950 } else {
2951 offset = 0x4C0;
2952 offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
2953 }
2954 b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
2955 b43_shm_read16(dev, B43_SHM_SHARED, offset));
2956}
2957
2958static void b43_rate_memory_init(struct b43_wldev *dev)
2959{
2960 switch (dev->phy.type) {
2961 case B43_PHYTYPE_A:
2962 case B43_PHYTYPE_G:
Michael Buesch53a6e232008-01-13 21:23:44 +01002963 case B43_PHYTYPE_N:
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02002964 case B43_PHYTYPE_LP:
Rafał Miłecki6a461c22011-08-12 00:03:25 +02002965 case B43_PHYTYPE_HT:
Rafał Miłecki0b4ff452011-08-31 23:36:16 +02002966 case B43_PHYTYPE_LCN:
Michael Buesche4d6b792007-09-18 15:39:42 -04002967 b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
2968 b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
2969 b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
2970 b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
2971 b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
2972 b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
2973 b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
2974 if (dev->phy.type == B43_PHYTYPE_A)
2975 break;
2976 /* fallthrough */
2977 case B43_PHYTYPE_B:
2978 b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
2979 b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
2980 b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
2981 b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
2982 break;
2983 default:
2984 B43_WARN_ON(1);
2985 }
2986}
2987
Michael Buesch5042c502008-04-05 15:05:00 +02002988/* Set the default values for the PHY TX Control Words. */
2989static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
2990{
2991 u16 ctl = 0;
2992
2993 ctl |= B43_TXH_PHY_ENC_CCK;
2994 ctl |= B43_TXH_PHY_ANT01AUTO;
2995 ctl |= B43_TXH_PHY_TXPWR;
2996
2997 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
2998 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
2999 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
3000}
3001
Michael Buesche4d6b792007-09-18 15:39:42 -04003002/* Set the TX-Antenna for management frames sent by firmware. */
3003static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
3004{
Michael Buesch5042c502008-04-05 15:05:00 +02003005 u16 ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04003006 u16 tmp;
3007
Michael Buesch5042c502008-04-05 15:05:00 +02003008 ant = b43_antenna_to_phyctl(antenna);
Michael Buesche4d6b792007-09-18 15:39:42 -04003009
Michael Buesche4d6b792007-09-18 15:39:42 -04003010 /* For ACK/CTS */
3011 tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
Michael Buescheb189d8b2008-01-28 14:47:41 -08003012 tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04003013 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
3014 /* For Probe Resposes */
3015 tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
Michael Buescheb189d8b2008-01-28 14:47:41 -08003016 tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04003017 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
3018}
3019
3020/* This is the opposite of b43_chip_init() */
3021static void b43_chip_exit(struct b43_wldev *dev)
3022{
Michael Bueschfb111372008-09-02 13:00:34 +02003023 b43_phy_exit(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003024 b43_gpio_cleanup(dev);
3025 /* firmware is released later */
3026}
3027
3028/* Initialize the chip
3029 * http://bcm-specs.sipsolutions.net/ChipInit
3030 */
3031static int b43_chip_init(struct b43_wldev *dev)
3032{
3033 struct b43_phy *phy = &dev->phy;
Michael Bueschef1a6282008-08-27 18:53:02 +02003034 int err;
Rafał Miłecki858a1652011-05-10 16:05:33 +02003035 u32 macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04003036 u16 value16;
3037
Michael Buesch1f7d87b2008-01-22 20:23:34 +01003038 /* Initialize the MAC control */
3039 macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
3040 if (dev->phy.gmode)
3041 macctl |= B43_MACCTL_GMODE;
3042 macctl |= B43_MACCTL_INFRA;
3043 b43_write32(dev, B43_MMIO_MACCTL, macctl);
Michael Buesche4d6b792007-09-18 15:39:42 -04003044
Michael Buesche4d6b792007-09-18 15:39:42 -04003045 err = b43_upload_microcode(dev);
3046 if (err)
3047 goto out; /* firmware is released later */
3048
3049 err = b43_gpio_init(dev);
3050 if (err)
3051 goto out; /* firmware is released later */
Michael Buesch21954c32007-09-27 15:31:40 +02003052
Michael Buesche4d6b792007-09-18 15:39:42 -04003053 err = b43_upload_initvals(dev);
3054 if (err)
Larry Finger1a8d1222007-12-14 13:59:11 +01003055 goto err_gpio_clean;
Michael Buesche4d6b792007-09-18 15:39:42 -04003056
Michael Buesch0b7dcd92008-09-03 12:31:54 +02003057 /* Turn the Analog on and initialize the PHY. */
3058 phy->ops->switch_analog(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04003059 err = b43_phy_init(dev);
3060 if (err)
Michael Bueschef1a6282008-08-27 18:53:02 +02003061 goto err_gpio_clean;
Michael Buesche4d6b792007-09-18 15:39:42 -04003062
Michael Bueschef1a6282008-08-27 18:53:02 +02003063 /* Disable Interference Mitigation. */
3064 if (phy->ops->interf_mitigation)
3065 phy->ops->interf_mitigation(dev, B43_INTERFMODE_NONE);
Michael Buesche4d6b792007-09-18 15:39:42 -04003066
Michael Bueschef1a6282008-08-27 18:53:02 +02003067 /* Select the antennae */
3068 if (phy->ops->set_rx_antenna)
3069 phy->ops->set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
Michael Buesche4d6b792007-09-18 15:39:42 -04003070 b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
3071
3072 if (phy->type == B43_PHYTYPE_B) {
3073 value16 = b43_read16(dev, 0x005E);
3074 value16 |= 0x0004;
3075 b43_write16(dev, 0x005E, value16);
3076 }
3077 b43_write32(dev, 0x0100, 0x01000000);
Rafał Miłecki21d889d2011-05-18 02:06:38 +02003078 if (dev->dev->core_rev < 5)
Michael Buesche4d6b792007-09-18 15:39:42 -04003079 b43_write32(dev, 0x010C, 0x01000000);
3080
Rafał Miłecki50566352012-01-02 19:31:21 +01003081 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_INFRA, 0);
3082 b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_INFRA);
Michael Buesche4d6b792007-09-18 15:39:42 -04003083
Michael Buesche4d6b792007-09-18 15:39:42 -04003084 /* Probe Response Timeout value */
3085 /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
3086 b43_shm_write16(dev, B43_SHM_SHARED, 0x0074, 0x0000);
3087
3088 /* Initially set the wireless operation mode. */
3089 b43_adjust_opmode(dev);
3090
Rafał Miłecki21d889d2011-05-18 02:06:38 +02003091 if (dev->dev->core_rev < 3) {
Michael Buesche4d6b792007-09-18 15:39:42 -04003092 b43_write16(dev, 0x060E, 0x0000);
3093 b43_write16(dev, 0x0610, 0x8000);
3094 b43_write16(dev, 0x0604, 0x0000);
3095 b43_write16(dev, 0x0606, 0x0200);
3096 } else {
3097 b43_write32(dev, 0x0188, 0x80000000);
3098 b43_write32(dev, 0x018C, 0x02000000);
3099 }
3100 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
3101 b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001DC00);
3102 b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
3103 b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
3104 b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
3105 b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
3106 b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
3107
Rafał Miłecki858a1652011-05-10 16:05:33 +02003108 b43_mac_phy_clock_set(dev, true);
Michael Buesche4d6b792007-09-18 15:39:42 -04003109
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003110 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02003111#ifdef CONFIG_B43_BCMA
3112 case B43_BUS_BCMA:
3113 /* FIXME: 0xE74 is quite common, but should be read from CC */
3114 b43_write16(dev, B43_MMIO_POWERUP_DELAY, 0xE74);
3115 break;
3116#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003117#ifdef CONFIG_B43_SSB
3118 case B43_BUS_SSB:
3119 b43_write16(dev, B43_MMIO_POWERUP_DELAY,
3120 dev->dev->sdev->bus->chipco.fast_pwrup_delay);
3121 break;
3122#endif
3123 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003124
3125 err = 0;
3126 b43dbg(dev->wl, "Chip initialized\n");
Michael Buesch21954c32007-09-27 15:31:40 +02003127out:
Michael Buesche4d6b792007-09-18 15:39:42 -04003128 return err;
3129
Larry Finger1a8d1222007-12-14 13:59:11 +01003130err_gpio_clean:
Michael Buesche4d6b792007-09-18 15:39:42 -04003131 b43_gpio_cleanup(dev);
Michael Buesch21954c32007-09-27 15:31:40 +02003132 return err;
Michael Buesche4d6b792007-09-18 15:39:42 -04003133}
3134
Michael Buesche4d6b792007-09-18 15:39:42 -04003135static void b43_periodic_every60sec(struct b43_wldev *dev)
3136{
Michael Bueschef1a6282008-08-27 18:53:02 +02003137 const struct b43_phy_operations *ops = dev->phy.ops;
Michael Buesche4d6b792007-09-18 15:39:42 -04003138
Michael Bueschef1a6282008-08-27 18:53:02 +02003139 if (ops->pwork_60sec)
3140 ops->pwork_60sec(dev);
Michael Buesch18c8ade2008-08-28 19:33:40 +02003141
3142 /* Force check the TX power emission now. */
3143 b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME);
Michael Buesche4d6b792007-09-18 15:39:42 -04003144}
3145
3146static void b43_periodic_every30sec(struct b43_wldev *dev)
3147{
3148 /* Update device statistics. */
3149 b43_calculate_link_quality(dev);
3150}
3151
3152static void b43_periodic_every15sec(struct b43_wldev *dev)
3153{
3154 struct b43_phy *phy = &dev->phy;
Michael Buesch9b839a72008-06-20 17:44:02 +02003155 u16 wdr;
3156
3157 if (dev->fw.opensource) {
3158 /* Check if the firmware is still alive.
3159 * It will reset the watchdog counter to 0 in its idle loop. */
3160 wdr = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_WATCHDOG_REG);
3161 if (unlikely(wdr)) {
3162 b43err(dev->wl, "Firmware watchdog: The firmware died!\n");
3163 b43_controller_restart(dev, "Firmware watchdog");
3164 return;
3165 } else {
3166 b43_shm_write16(dev, B43_SHM_SCRATCH,
3167 B43_WATCHDOG_REG, 1);
3168 }
3169 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003170
Michael Bueschef1a6282008-08-27 18:53:02 +02003171 if (phy->ops->pwork_15sec)
3172 phy->ops->pwork_15sec(dev);
3173
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01003174 atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
3175 wmb();
Michael Buesch990b86f2009-09-12 00:48:03 +02003176
3177#if B43_DEBUG
3178 if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
3179 unsigned int i;
3180
3181 b43dbg(dev->wl, "Stats: %7u IRQs/sec, %7u TX/sec, %7u RX/sec\n",
3182 dev->irq_count / 15,
3183 dev->tx_count / 15,
3184 dev->rx_count / 15);
3185 dev->irq_count = 0;
3186 dev->tx_count = 0;
3187 dev->rx_count = 0;
3188 for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
3189 if (dev->irq_bit_count[i]) {
3190 b43dbg(dev->wl, "Stats: %7u IRQ-%02u/sec (0x%08X)\n",
3191 dev->irq_bit_count[i] / 15, i, (1 << i));
3192 dev->irq_bit_count[i] = 0;
3193 }
3194 }
3195 }
3196#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04003197}
3198
Michael Buesche4d6b792007-09-18 15:39:42 -04003199static void do_periodic_work(struct b43_wldev *dev)
3200{
3201 unsigned int state;
3202
3203 state = dev->periodic_state;
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003204 if (state % 4 == 0)
Michael Buesche4d6b792007-09-18 15:39:42 -04003205 b43_periodic_every60sec(dev);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003206 if (state % 2 == 0)
Michael Buesche4d6b792007-09-18 15:39:42 -04003207 b43_periodic_every30sec(dev);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003208 b43_periodic_every15sec(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003209}
3210
Michael Buesch05b64b32007-09-28 16:19:03 +02003211/* Periodic work locking policy:
3212 * The whole periodic work handler is protected by
3213 * wl->mutex. If another lock is needed somewhere in the
Uwe Kleine-König21ae2952009-10-07 15:21:09 +02003214 * pwork callchain, it's acquired in-place, where it's needed.
Michael Buesche4d6b792007-09-18 15:39:42 -04003215 */
Michael Buesche4d6b792007-09-18 15:39:42 -04003216static void b43_periodic_work_handler(struct work_struct *work)
3217{
Michael Buesch05b64b32007-09-28 16:19:03 +02003218 struct b43_wldev *dev = container_of(work, struct b43_wldev,
3219 periodic_work.work);
3220 struct b43_wl *wl = dev->wl;
3221 unsigned long delay;
Michael Buesche4d6b792007-09-18 15:39:42 -04003222
Michael Buesch05b64b32007-09-28 16:19:03 +02003223 mutex_lock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003224
3225 if (unlikely(b43_status(dev) != B43_STAT_STARTED))
3226 goto out;
3227 if (b43_debug(dev, B43_DBG_PWORK_STOP))
3228 goto out_requeue;
3229
Michael Buesch05b64b32007-09-28 16:19:03 +02003230 do_periodic_work(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003231
Michael Buesche4d6b792007-09-18 15:39:42 -04003232 dev->periodic_state++;
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003233out_requeue:
Michael Buesche4d6b792007-09-18 15:39:42 -04003234 if (b43_debug(dev, B43_DBG_PWORK_FAST))
3235 delay = msecs_to_jiffies(50);
3236 else
Anton Blanchard82cd6822007-10-15 00:42:23 -05003237 delay = round_jiffies_relative(HZ * 15);
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04003238 ieee80211_queue_delayed_work(wl->hw, &dev->periodic_work, delay);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003239out:
Michael Buesch05b64b32007-09-28 16:19:03 +02003240 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003241}
3242
3243static void b43_periodic_tasks_setup(struct b43_wldev *dev)
3244{
3245 struct delayed_work *work = &dev->periodic_work;
3246
3247 dev->periodic_state = 0;
3248 INIT_DELAYED_WORK(work, b43_periodic_work_handler);
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04003249 ieee80211_queue_delayed_work(dev->wl->hw, work, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04003250}
3251
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003252/* Check if communication with the device works correctly. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003253static int b43_validate_chipaccess(struct b43_wldev *dev)
3254{
Michael Bueschf62ae6c2009-07-31 20:51:41 +02003255 u32 v, backup0, backup4;
Michael Buesche4d6b792007-09-18 15:39:42 -04003256
Michael Bueschf62ae6c2009-07-31 20:51:41 +02003257 backup0 = b43_shm_read32(dev, B43_SHM_SHARED, 0);
3258 backup4 = b43_shm_read32(dev, B43_SHM_SHARED, 4);
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003259
3260 /* Check for read/write and endianness problems. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003261 b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
3262 if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
3263 goto error;
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003264 b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
3265 if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
Michael Buesche4d6b792007-09-18 15:39:42 -04003266 goto error;
3267
Michael Bueschf62ae6c2009-07-31 20:51:41 +02003268 /* Check if unaligned 32bit SHM_SHARED access works properly.
3269 * However, don't bail out on failure, because it's noncritical. */
3270 b43_shm_write16(dev, B43_SHM_SHARED, 0, 0x1122);
3271 b43_shm_write16(dev, B43_SHM_SHARED, 2, 0x3344);
3272 b43_shm_write16(dev, B43_SHM_SHARED, 4, 0x5566);
3273 b43_shm_write16(dev, B43_SHM_SHARED, 6, 0x7788);
3274 if (b43_shm_read32(dev, B43_SHM_SHARED, 2) != 0x55663344)
3275 b43warn(dev->wl, "Unaligned 32bit SHM read access is broken\n");
3276 b43_shm_write32(dev, B43_SHM_SHARED, 2, 0xAABBCCDD);
3277 if (b43_shm_read16(dev, B43_SHM_SHARED, 0) != 0x1122 ||
3278 b43_shm_read16(dev, B43_SHM_SHARED, 2) != 0xCCDD ||
3279 b43_shm_read16(dev, B43_SHM_SHARED, 4) != 0xAABB ||
3280 b43_shm_read16(dev, B43_SHM_SHARED, 6) != 0x7788)
3281 b43warn(dev->wl, "Unaligned 32bit SHM write access is broken\n");
3282
3283 b43_shm_write32(dev, B43_SHM_SHARED, 0, backup0);
3284 b43_shm_write32(dev, B43_SHM_SHARED, 4, backup4);
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003285
Rafał Miłecki21d889d2011-05-18 02:06:38 +02003286 if ((dev->dev->core_rev >= 3) && (dev->dev->core_rev <= 10)) {
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003287 /* The 32bit register shadows the two 16bit registers
3288 * with update sideeffects. Validate this. */
3289 b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
3290 b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
3291 if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
3292 goto error;
3293 if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
3294 goto error;
3295 }
3296 b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
3297
3298 v = b43_read32(dev, B43_MMIO_MACCTL);
3299 v |= B43_MACCTL_GMODE;
3300 if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
Michael Buesche4d6b792007-09-18 15:39:42 -04003301 goto error;
3302
3303 return 0;
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003304error:
Michael Buesche4d6b792007-09-18 15:39:42 -04003305 b43err(dev->wl, "Failed to validate the chipaccess\n");
3306 return -ENODEV;
3307}
3308
3309static void b43_security_init(struct b43_wldev *dev)
3310{
Michael Buesche4d6b792007-09-18 15:39:42 -04003311 dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
3312 /* KTP is a word address, but we address SHM bytewise.
3313 * So multiply by two.
3314 */
3315 dev->ktp *= 2;
Michael Buesch66d2d082009-08-06 10:36:50 +02003316 /* Number of RCMTA address slots */
3317 b43_write16(dev, B43_MMIO_RCMTA_COUNT, B43_NR_PAIRWISE_KEYS);
3318 /* Clear the key memory. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003319 b43_clear_keys(dev);
3320}
3321
Michael Buesch616de352009-03-29 13:19:31 +02003322#ifdef CONFIG_B43_HWRNG
John Daiker99da1852009-02-24 02:16:42 -08003323static int b43_rng_read(struct hwrng *rng, u32 *data)
Michael Buesche4d6b792007-09-18 15:39:42 -04003324{
3325 struct b43_wl *wl = (struct b43_wl *)rng->priv;
Michael Buescha78b3bb2009-09-11 21:44:05 +02003326 struct b43_wldev *dev;
3327 int count = -ENODEV;
Michael Buesche4d6b792007-09-18 15:39:42 -04003328
Michael Buescha78b3bb2009-09-11 21:44:05 +02003329 mutex_lock(&wl->mutex);
3330 dev = wl->current_dev;
3331 if (likely(dev && b43_status(dev) >= B43_STAT_INITIALIZED)) {
3332 *data = b43_read16(dev, B43_MMIO_RNG);
3333 count = sizeof(u16);
3334 }
3335 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003336
Michael Buescha78b3bb2009-09-11 21:44:05 +02003337 return count;
Michael Buesche4d6b792007-09-18 15:39:42 -04003338}
Michael Buesch616de352009-03-29 13:19:31 +02003339#endif /* CONFIG_B43_HWRNG */
Michael Buesche4d6b792007-09-18 15:39:42 -04003340
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01003341static void b43_rng_exit(struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04003342{
Michael Buesch616de352009-03-29 13:19:31 +02003343#ifdef CONFIG_B43_HWRNG
Michael Buesche4d6b792007-09-18 15:39:42 -04003344 if (wl->rng_initialized)
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01003345 hwrng_unregister(&wl->rng);
Michael Buesch616de352009-03-29 13:19:31 +02003346#endif /* CONFIG_B43_HWRNG */
Michael Buesche4d6b792007-09-18 15:39:42 -04003347}
3348
3349static int b43_rng_init(struct b43_wl *wl)
3350{
Michael Buesch616de352009-03-29 13:19:31 +02003351 int err = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04003352
Michael Buesch616de352009-03-29 13:19:31 +02003353#ifdef CONFIG_B43_HWRNG
Michael Buesche4d6b792007-09-18 15:39:42 -04003354 snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
3355 "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
3356 wl->rng.name = wl->rng_name;
3357 wl->rng.data_read = b43_rng_read;
3358 wl->rng.priv = (unsigned long)wl;
Rusty Russell3db1cd52011-12-19 13:56:45 +00003359 wl->rng_initialized = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04003360 err = hwrng_register(&wl->rng);
3361 if (err) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00003362 wl->rng_initialized = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04003363 b43err(wl, "Failed to register the random "
3364 "number generator (%d)\n", err);
3365 }
Michael Buesch616de352009-03-29 13:19:31 +02003366#endif /* CONFIG_B43_HWRNG */
Michael Buesche4d6b792007-09-18 15:39:42 -04003367
3368 return err;
3369}
3370
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003371static void b43_tx_work(struct work_struct *work)
Michael Buesche4d6b792007-09-18 15:39:42 -04003372{
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003373 struct b43_wl *wl = container_of(work, struct b43_wl, tx_work);
3374 struct b43_wldev *dev;
3375 struct sk_buff *skb;
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01003376 int queue_num;
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003377 int err = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04003378
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003379 mutex_lock(&wl->mutex);
3380 dev = wl->current_dev;
3381 if (unlikely(!dev || b43_status(dev) < B43_STAT_STARTED)) {
3382 mutex_unlock(&wl->mutex);
3383 return;
Michael Buesch5100d5a2008-03-29 21:01:16 +01003384 }
Michael Buesch21a75d72008-04-25 19:29:08 +02003385
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01003386 for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
3387 while (skb_queue_len(&wl->tx_queue[queue_num])) {
3388 skb = skb_dequeue(&wl->tx_queue[queue_num]);
3389 if (b43_using_pio_transfers(dev))
3390 err = b43_pio_tx(dev, skb);
3391 else
3392 err = b43_dma_tx(dev, skb);
3393 if (err == -ENOSPC) {
3394 wl->tx_queue_stopped[queue_num] = 1;
3395 ieee80211_stop_queue(wl->hw, queue_num);
3396 skb_queue_head(&wl->tx_queue[queue_num], skb);
3397 break;
3398 }
3399 if (unlikely(err))
3400 dev_kfree_skb(skb); /* Drop it */
3401 err = 0;
3402 }
Michael Buesch21a75d72008-04-25 19:29:08 +02003403
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01003404 if (!err)
3405 wl->tx_queue_stopped[queue_num] = 0;
Michael Buesch21a75d72008-04-25 19:29:08 +02003406 }
3407
Michael Buesch990b86f2009-09-12 00:48:03 +02003408#if B43_DEBUG
3409 dev->tx_count++;
3410#endif
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003411 mutex_unlock(&wl->mutex);
3412}
Michael Buesch21a75d72008-04-25 19:29:08 +02003413
Johannes Berg7bb45682011-02-24 14:42:06 +01003414static void b43_op_tx(struct ieee80211_hw *hw,
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003415 struct sk_buff *skb)
3416{
3417 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Bueschc9e8eae2008-06-15 15:17:29 +02003418
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003419 if (unlikely(skb->len < 2 + 2 + 6)) {
3420 /* Too short, this can't be a valid frame. */
3421 dev_kfree_skb_any(skb);
Johannes Berg7bb45682011-02-24 14:42:06 +01003422 return;
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003423 }
3424 B43_WARN_ON(skb_shinfo(skb)->nr_frags);
3425
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01003426 skb_queue_tail(&wl->tx_queue[skb->queue_mapping], skb);
3427 if (!wl->tx_queue_stopped[skb->queue_mapping]) {
3428 ieee80211_queue_work(wl->hw, &wl->tx_work);
3429 } else {
3430 ieee80211_stop_queue(wl->hw, skb->queue_mapping);
3431 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003432}
3433
Michael Buesche6f5b932008-03-05 21:18:49 +01003434static void b43_qos_params_upload(struct b43_wldev *dev,
3435 const struct ieee80211_tx_queue_params *p,
3436 u16 shm_offset)
3437{
3438 u16 params[B43_NR_QOSPARAMS];
Johannes Berg0b576642008-07-15 02:08:24 -07003439 int bslots, tmp;
Michael Buesche6f5b932008-03-05 21:18:49 +01003440 unsigned int i;
3441
Michael Bueschb0544eb2009-09-06 15:42:45 +02003442 if (!dev->qos_enabled)
3443 return;
3444
Johannes Berg0b576642008-07-15 02:08:24 -07003445 bslots = b43_read16(dev, B43_MMIO_RNG) & p->cw_min;
Michael Buesche6f5b932008-03-05 21:18:49 +01003446
3447 memset(&params, 0, sizeof(params));
3448
3449 params[B43_QOSPARAM_TXOP] = p->txop * 32;
Johannes Berg0b576642008-07-15 02:08:24 -07003450 params[B43_QOSPARAM_CWMIN] = p->cw_min;
3451 params[B43_QOSPARAM_CWMAX] = p->cw_max;
3452 params[B43_QOSPARAM_CWCUR] = p->cw_min;
3453 params[B43_QOSPARAM_AIFS] = p->aifs;
Michael Buesche6f5b932008-03-05 21:18:49 +01003454 params[B43_QOSPARAM_BSLOTS] = bslots;
Johannes Berg0b576642008-07-15 02:08:24 -07003455 params[B43_QOSPARAM_REGGAP] = bslots + p->aifs;
Michael Buesche6f5b932008-03-05 21:18:49 +01003456
3457 for (i = 0; i < ARRAY_SIZE(params); i++) {
3458 if (i == B43_QOSPARAM_STATUS) {
3459 tmp = b43_shm_read16(dev, B43_SHM_SHARED,
3460 shm_offset + (i * 2));
3461 /* Mark the parameters as updated. */
3462 tmp |= 0x100;
3463 b43_shm_write16(dev, B43_SHM_SHARED,
3464 shm_offset + (i * 2),
3465 tmp);
3466 } else {
3467 b43_shm_write16(dev, B43_SHM_SHARED,
3468 shm_offset + (i * 2),
3469 params[i]);
3470 }
3471 }
3472}
3473
Michael Bueschc40c1122008-09-06 16:21:47 +02003474/* Mapping of mac80211 queue numbers to b43 QoS SHM offsets. */
3475static const u16 b43_qos_shm_offsets[] = {
3476 /* [mac80211-queue-nr] = SHM_OFFSET, */
3477 [0] = B43_QOS_VOICE,
3478 [1] = B43_QOS_VIDEO,
3479 [2] = B43_QOS_BESTEFFORT,
3480 [3] = B43_QOS_BACKGROUND,
3481};
3482
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003483/* Update all QOS parameters in hardware. */
3484static void b43_qos_upload_all(struct b43_wldev *dev)
Michael Buesche6f5b932008-03-05 21:18:49 +01003485{
3486 struct b43_wl *wl = dev->wl;
3487 struct b43_qos_params *params;
Michael Buesche6f5b932008-03-05 21:18:49 +01003488 unsigned int i;
3489
Michael Bueschb0544eb2009-09-06 15:42:45 +02003490 if (!dev->qos_enabled)
3491 return;
3492
Michael Bueschc40c1122008-09-06 16:21:47 +02003493 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3494 ARRAY_SIZE(wl->qos_params));
Michael Buesche6f5b932008-03-05 21:18:49 +01003495
3496 b43_mac_suspend(dev);
Michael Buesche6f5b932008-03-05 21:18:49 +01003497 for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
3498 params = &(wl->qos_params[i]);
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003499 b43_qos_params_upload(dev, &(params->p),
3500 b43_qos_shm_offsets[i]);
Michael Buesche6f5b932008-03-05 21:18:49 +01003501 }
Michael Buesche6f5b932008-03-05 21:18:49 +01003502 b43_mac_enable(dev);
3503}
3504
3505static void b43_qos_clear(struct b43_wl *wl)
3506{
3507 struct b43_qos_params *params;
3508 unsigned int i;
3509
Michael Bueschc40c1122008-09-06 16:21:47 +02003510 /* Initialize QoS parameters to sane defaults. */
3511
3512 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3513 ARRAY_SIZE(wl->qos_params));
3514
Michael Buesche6f5b932008-03-05 21:18:49 +01003515 for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
3516 params = &(wl->qos_params[i]);
3517
Michael Bueschc40c1122008-09-06 16:21:47 +02003518 switch (b43_qos_shm_offsets[i]) {
3519 case B43_QOS_VOICE:
3520 params->p.txop = 0;
3521 params->p.aifs = 2;
3522 params->p.cw_min = 0x0001;
3523 params->p.cw_max = 0x0001;
3524 break;
3525 case B43_QOS_VIDEO:
3526 params->p.txop = 0;
3527 params->p.aifs = 2;
3528 params->p.cw_min = 0x0001;
3529 params->p.cw_max = 0x0001;
3530 break;
3531 case B43_QOS_BESTEFFORT:
3532 params->p.txop = 0;
3533 params->p.aifs = 3;
3534 params->p.cw_min = 0x0001;
3535 params->p.cw_max = 0x03FF;
3536 break;
3537 case B43_QOS_BACKGROUND:
3538 params->p.txop = 0;
3539 params->p.aifs = 7;
3540 params->p.cw_min = 0x0001;
3541 params->p.cw_max = 0x03FF;
3542 break;
3543 default:
3544 B43_WARN_ON(1);
3545 }
Michael Buesche6f5b932008-03-05 21:18:49 +01003546 }
3547}
3548
3549/* Initialize the core's QOS capabilities */
3550static void b43_qos_init(struct b43_wldev *dev)
3551{
Michael Bueschb0544eb2009-09-06 15:42:45 +02003552 if (!dev->qos_enabled) {
3553 /* Disable QOS support. */
3554 b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_EDCF);
3555 b43_write16(dev, B43_MMIO_IFSCTL,
3556 b43_read16(dev, B43_MMIO_IFSCTL)
3557 & ~B43_MMIO_IFSCTL_USE_EDCF);
3558 b43dbg(dev->wl, "QoS disabled\n");
3559 return;
3560 }
3561
Michael Buesche6f5b932008-03-05 21:18:49 +01003562 /* Upload the current QOS parameters. */
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003563 b43_qos_upload_all(dev);
Michael Buesche6f5b932008-03-05 21:18:49 +01003564
3565 /* Enable QOS support. */
3566 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
3567 b43_write16(dev, B43_MMIO_IFSCTL,
3568 b43_read16(dev, B43_MMIO_IFSCTL)
3569 | B43_MMIO_IFSCTL_USE_EDCF);
Michael Bueschb0544eb2009-09-06 15:42:45 +02003570 b43dbg(dev->wl, "QoS enabled\n");
Michael Buesche6f5b932008-03-05 21:18:49 +01003571}
3572
Eliad Peller8a3a3c82011-10-02 10:15:52 +02003573static int b43_op_conf_tx(struct ieee80211_hw *hw,
3574 struct ieee80211_vif *vif, u16 _queue,
Michael Buesch40faacc2007-10-28 16:29:32 +01003575 const struct ieee80211_tx_queue_params *params)
Michael Buesche4d6b792007-09-18 15:39:42 -04003576{
Michael Buesche6f5b932008-03-05 21:18:49 +01003577 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003578 struct b43_wldev *dev;
Michael Buesche6f5b932008-03-05 21:18:49 +01003579 unsigned int queue = (unsigned int)_queue;
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003580 int err = -ENODEV;
Michael Buesche6f5b932008-03-05 21:18:49 +01003581
3582 if (queue >= ARRAY_SIZE(wl->qos_params)) {
3583 /* Queue not available or don't support setting
3584 * params on this queue. Return success to not
3585 * confuse mac80211. */
3586 return 0;
3587 }
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003588 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3589 ARRAY_SIZE(wl->qos_params));
Michael Buesche6f5b932008-03-05 21:18:49 +01003590
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003591 mutex_lock(&wl->mutex);
3592 dev = wl->current_dev;
3593 if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED)))
3594 goto out_unlock;
Michael Buesche6f5b932008-03-05 21:18:49 +01003595
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003596 memcpy(&(wl->qos_params[queue].p), params, sizeof(*params));
3597 b43_mac_suspend(dev);
3598 b43_qos_params_upload(dev, &(wl->qos_params[queue].p),
3599 b43_qos_shm_offsets[queue]);
3600 b43_mac_enable(dev);
3601 err = 0;
Michael Buesche6f5b932008-03-05 21:18:49 +01003602
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003603out_unlock:
3604 mutex_unlock(&wl->mutex);
3605
3606 return err;
Michael Buesche4d6b792007-09-18 15:39:42 -04003607}
3608
Michael Buesch40faacc2007-10-28 16:29:32 +01003609static int b43_op_get_stats(struct ieee80211_hw *hw,
3610 struct ieee80211_low_level_stats *stats)
Michael Buesche4d6b792007-09-18 15:39:42 -04003611{
3612 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04003613
Michael Buesch36dbd952009-09-04 22:51:29 +02003614 mutex_lock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003615 memcpy(stats, &wl->ieee_stats, sizeof(*stats));
Michael Buesch36dbd952009-09-04 22:51:29 +02003616 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003617
3618 return 0;
3619}
3620
Eliad Peller37a41b42011-09-21 14:06:11 +03003621static u64 b43_op_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003622{
3623 struct b43_wl *wl = hw_to_b43_wl(hw);
3624 struct b43_wldev *dev;
3625 u64 tsf;
3626
3627 mutex_lock(&wl->mutex);
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003628 dev = wl->current_dev;
3629
3630 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
3631 b43_tsf_read(dev, &tsf);
3632 else
3633 tsf = 0;
3634
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003635 mutex_unlock(&wl->mutex);
3636
3637 return tsf;
3638}
3639
Eliad Peller37a41b42011-09-21 14:06:11 +03003640static void b43_op_set_tsf(struct ieee80211_hw *hw,
3641 struct ieee80211_vif *vif, u64 tsf)
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003642{
3643 struct b43_wl *wl = hw_to_b43_wl(hw);
3644 struct b43_wldev *dev;
3645
3646 mutex_lock(&wl->mutex);
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003647 dev = wl->current_dev;
3648
3649 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
3650 b43_tsf_write(dev, tsf);
3651
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003652 mutex_unlock(&wl->mutex);
3653}
3654
Michael Buesche4d6b792007-09-18 15:39:42 -04003655static void b43_put_phy_into_reset(struct b43_wldev *dev)
3656{
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003657 u32 tmp;
Michael Buesche4d6b792007-09-18 15:39:42 -04003658
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003659 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02003660#ifdef CONFIG_B43_BCMA
3661 case B43_BUS_BCMA:
3662 b43err(dev->wl,
3663 "Putting PHY into reset not supported on BCMA\n");
3664 break;
3665#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003666#ifdef CONFIG_B43_SSB
3667 case B43_BUS_SSB:
3668 tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
3669 tmp &= ~B43_TMSLOW_GMODE;
3670 tmp |= B43_TMSLOW_PHYRESET;
3671 tmp |= SSB_TMSLOW_FGC;
3672 ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
3673 msleep(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04003674
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003675 tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
3676 tmp &= ~SSB_TMSLOW_FGC;
3677 tmp |= B43_TMSLOW_PHYRESET;
3678 ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
3679 msleep(1);
3680
3681 break;
3682#endif
3683 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003684}
3685
John Daiker99da1852009-02-24 02:16:42 -08003686static const char *band_to_string(enum ieee80211_band band)
Michael Buesche4d6b792007-09-18 15:39:42 -04003687{
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003688 switch (band) {
3689 case IEEE80211_BAND_5GHZ:
3690 return "5";
3691 case IEEE80211_BAND_2GHZ:
3692 return "2.4";
3693 default:
3694 break;
3695 }
3696 B43_WARN_ON(1);
3697 return "";
3698}
3699
3700/* Expects wl->mutex locked */
3701static int b43_switch_band(struct b43_wl *wl, struct ieee80211_channel *chan)
3702{
3703 struct b43_wldev *up_dev = NULL;
Michael Buesche4d6b792007-09-18 15:39:42 -04003704 struct b43_wldev *down_dev;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003705 struct b43_wldev *d;
Michael Buesche4d6b792007-09-18 15:39:42 -04003706 int err;
John W. Linville922d8a02009-01-12 14:40:20 -05003707 bool uninitialized_var(gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04003708 int prev_status;
3709
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003710 /* Find a device and PHY which supports the band. */
3711 list_for_each_entry(d, &wl->devlist, list) {
3712 switch (chan->band) {
3713 case IEEE80211_BAND_5GHZ:
3714 if (d->phy.supports_5ghz) {
3715 up_dev = d;
Rusty Russell3db1cd52011-12-19 13:56:45 +00003716 gmode = false;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003717 }
3718 break;
3719 case IEEE80211_BAND_2GHZ:
3720 if (d->phy.supports_2ghz) {
3721 up_dev = d;
Rusty Russell3db1cd52011-12-19 13:56:45 +00003722 gmode = true;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003723 }
3724 break;
3725 default:
3726 B43_WARN_ON(1);
3727 return -EINVAL;
3728 }
3729 if (up_dev)
3730 break;
3731 }
3732 if (!up_dev) {
3733 b43err(wl, "Could not find a device for %s-GHz band operation\n",
3734 band_to_string(chan->band));
3735 return -ENODEV;
Michael Buesche4d6b792007-09-18 15:39:42 -04003736 }
3737 if ((up_dev == wl->current_dev) &&
3738 (!!wl->current_dev->phy.gmode == !!gmode)) {
3739 /* This device is already running. */
3740 return 0;
3741 }
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003742 b43dbg(wl, "Switching to %s-GHz band\n",
3743 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003744 down_dev = wl->current_dev;
3745
3746 prev_status = b43_status(down_dev);
3747 /* Shutdown the currently running core. */
3748 if (prev_status >= B43_STAT_STARTED)
Michael Buesch36dbd952009-09-04 22:51:29 +02003749 down_dev = b43_wireless_core_stop(down_dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003750 if (prev_status >= B43_STAT_INITIALIZED)
3751 b43_wireless_core_exit(down_dev);
3752
3753 if (down_dev != up_dev) {
3754 /* We switch to a different core, so we put PHY into
3755 * RESET on the old core. */
3756 b43_put_phy_into_reset(down_dev);
3757 }
3758
3759 /* Now start the new core. */
3760 up_dev->phy.gmode = gmode;
3761 if (prev_status >= B43_STAT_INITIALIZED) {
3762 err = b43_wireless_core_init(up_dev);
3763 if (err) {
3764 b43err(wl, "Fatal: Could not initialize device for "
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003765 "selected %s-GHz band\n",
3766 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003767 goto init_failure;
3768 }
3769 }
3770 if (prev_status >= B43_STAT_STARTED) {
3771 err = b43_wireless_core_start(up_dev);
3772 if (err) {
Anatol Pomozov02b7d832012-06-23 15:54:34 -07003773 b43err(wl, "Fatal: Could not start device for "
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003774 "selected %s-GHz band\n",
3775 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003776 b43_wireless_core_exit(up_dev);
3777 goto init_failure;
3778 }
3779 }
3780 B43_WARN_ON(b43_status(up_dev) != prev_status);
3781
3782 wl->current_dev = up_dev;
3783
3784 return 0;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003785init_failure:
Michael Buesche4d6b792007-09-18 15:39:42 -04003786 /* Whoops, failed to init the new core. No core is operating now. */
3787 wl->current_dev = NULL;
3788 return err;
3789}
3790
Johannes Berg9124b072008-10-14 19:17:54 +02003791/* Write the short and long frame retry limit values. */
3792static void b43_set_retry_limits(struct b43_wldev *dev,
3793 unsigned int short_retry,
3794 unsigned int long_retry)
3795{
3796 /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
3797 * the chip-internal counter. */
3798 short_retry = min(short_retry, (unsigned int)0xF);
3799 long_retry = min(long_retry, (unsigned int)0xF);
3800
3801 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
3802 short_retry);
3803 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
3804 long_retry);
3805}
3806
Johannes Berge8975582008-10-09 12:18:51 +02003807static int b43_op_config(struct ieee80211_hw *hw, u32 changed)
Michael Buesche4d6b792007-09-18 15:39:42 -04003808{
3809 struct b43_wl *wl = hw_to_b43_wl(hw);
3810 struct b43_wldev *dev;
3811 struct b43_phy *phy;
Johannes Berge8975582008-10-09 12:18:51 +02003812 struct ieee80211_conf *conf = &hw->conf;
Michael Buesch9db1f6d2007-12-22 21:54:20 +01003813 int antenna;
Michael Buesche4d6b792007-09-18 15:39:42 -04003814 int err = 0;
Felix Fietkau2a190322011-08-10 13:50:30 -06003815 bool reload_bss = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04003816
Michael Buesche4d6b792007-09-18 15:39:42 -04003817 mutex_lock(&wl->mutex);
3818
Felix Fietkau2a190322011-08-10 13:50:30 -06003819 dev = wl->current_dev;
3820
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003821 /* Switch the band (if necessary). This might change the active core. */
3822 err = b43_switch_band(wl, conf->channel);
Michael Buesche4d6b792007-09-18 15:39:42 -04003823 if (err)
3824 goto out_unlock_mutex;
Felix Fietkau2a190322011-08-10 13:50:30 -06003825
3826 /* Need to reload all settings if the core changed */
3827 if (dev != wl->current_dev) {
3828 dev = wl->current_dev;
3829 changed = ~0;
3830 reload_bss = true;
3831 }
3832
Michael Buesche4d6b792007-09-18 15:39:42 -04003833 phy = &dev->phy;
3834
Rafał Miłeckiaa4c7b22010-01-22 01:53:12 +01003835 if (conf_is_ht(conf))
3836 phy->is_40mhz =
3837 (conf_is_ht40_minus(conf) || conf_is_ht40_plus(conf));
3838 else
3839 phy->is_40mhz = false;
3840
Michael Bueschd10d0e52008-12-18 22:13:39 +01003841 b43_mac_suspend(dev);
3842
Johannes Berg9124b072008-10-14 19:17:54 +02003843 if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
3844 b43_set_retry_limits(dev, conf->short_frame_max_tx_count,
3845 conf->long_frame_max_tx_count);
3846 changed &= ~IEEE80211_CONF_CHANGE_RETRY_LIMITS;
3847 if (!changed)
Michael Bueschd10d0e52008-12-18 22:13:39 +01003848 goto out_mac_enable;
Michael Buesche4d6b792007-09-18 15:39:42 -04003849
3850 /* Switch to the requested channel.
3851 * The firmware takes care of races with the TX handler. */
Johannes Berg8318d782008-01-24 19:38:38 +01003852 if (conf->channel->hw_value != phy->channel)
Michael Bueschef1a6282008-08-27 18:53:02 +02003853 b43_switch_channel(dev, conf->channel->hw_value);
Michael Buesche4d6b792007-09-18 15:39:42 -04003854
Johannes Berg0869aea2009-10-28 10:03:35 +01003855 dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_MONITOR);
Johannes Bergd42ce842007-11-23 14:50:51 +01003856
Michael Buesche4d6b792007-09-18 15:39:42 -04003857 /* Adjust the desired TX power level. */
3858 if (conf->power_level != 0) {
Michael Buesch18c8ade2008-08-28 19:33:40 +02003859 if (conf->power_level != phy->desired_txpower) {
3860 phy->desired_txpower = conf->power_level;
3861 b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME |
3862 B43_TXPWR_IGNORE_TSSI);
Michael Buesche4d6b792007-09-18 15:39:42 -04003863 }
3864 }
3865
3866 /* Antennas for RX and management frame TX. */
Johannes Berg0f4ac382008-10-09 12:18:04 +02003867 antenna = B43_ANTENNA_DEFAULT;
Michael Buesch9db1f6d2007-12-22 21:54:20 +01003868 b43_mgmtframe_txantenna(dev, antenna);
Johannes Berg0f4ac382008-10-09 12:18:04 +02003869 antenna = B43_ANTENNA_DEFAULT;
Michael Bueschef1a6282008-08-27 18:53:02 +02003870 if (phy->ops->set_rx_antenna)
3871 phy->ops->set_rx_antenna(dev, antenna);
Michael Buesche4d6b792007-09-18 15:39:42 -04003872
Larry Fingerfd4973c2009-06-20 12:58:11 -05003873 if (wl->radio_enabled != phy->radio_on) {
3874 if (wl->radio_enabled) {
Johannes Berg19d337d2009-06-02 13:01:37 +02003875 b43_software_rfkill(dev, false);
Michael Bueschfda9abc2007-09-20 22:14:18 +02003876 b43info(dev->wl, "Radio turned on by software\n");
3877 if (!dev->radio_hw_enable) {
3878 b43info(dev->wl, "The hardware RF-kill button "
3879 "still turns the radio physically off. "
3880 "Press the button to turn it on.\n");
3881 }
3882 } else {
Johannes Berg19d337d2009-06-02 13:01:37 +02003883 b43_software_rfkill(dev, true);
Michael Bueschfda9abc2007-09-20 22:14:18 +02003884 b43info(dev->wl, "Radio turned off by software\n");
3885 }
3886 }
3887
Michael Bueschd10d0e52008-12-18 22:13:39 +01003888out_mac_enable:
3889 b43_mac_enable(dev);
3890out_unlock_mutex:
Michael Buesche4d6b792007-09-18 15:39:42 -04003891 mutex_unlock(&wl->mutex);
3892
Felix Fietkau2a190322011-08-10 13:50:30 -06003893 if (wl->vif && reload_bss)
3894 b43_op_bss_info_changed(hw, wl->vif, &wl->vif->bss_conf, ~0);
3895
Michael Buesche4d6b792007-09-18 15:39:42 -04003896 return err;
3897}
3898
Johannes Berg881d9482009-01-21 15:13:48 +01003899static void b43_update_basic_rates(struct b43_wldev *dev, u32 brates)
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003900{
3901 struct ieee80211_supported_band *sband =
3902 dev->wl->hw->wiphy->bands[b43_current_band(dev->wl)];
3903 struct ieee80211_rate *rate;
3904 int i;
3905 u16 basic, direct, offset, basic_offset, rateptr;
3906
3907 for (i = 0; i < sband->n_bitrates; i++) {
3908 rate = &sband->bitrates[i];
3909
3910 if (b43_is_cck_rate(rate->hw_value)) {
3911 direct = B43_SHM_SH_CCKDIRECT;
3912 basic = B43_SHM_SH_CCKBASIC;
3913 offset = b43_plcp_get_ratecode_cck(rate->hw_value);
3914 offset &= 0xF;
3915 } else {
3916 direct = B43_SHM_SH_OFDMDIRECT;
3917 basic = B43_SHM_SH_OFDMBASIC;
3918 offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
3919 offset &= 0xF;
3920 }
3921
3922 rate = ieee80211_get_response_rate(sband, brates, rate->bitrate);
3923
3924 if (b43_is_cck_rate(rate->hw_value)) {
3925 basic_offset = b43_plcp_get_ratecode_cck(rate->hw_value);
3926 basic_offset &= 0xF;
3927 } else {
3928 basic_offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
3929 basic_offset &= 0xF;
3930 }
3931
3932 /*
3933 * Get the pointer that we need to point to
3934 * from the direct map
3935 */
3936 rateptr = b43_shm_read16(dev, B43_SHM_SHARED,
3937 direct + 2 * basic_offset);
3938 /* and write it to the basic map */
3939 b43_shm_write16(dev, B43_SHM_SHARED, basic + 2 * offset,
3940 rateptr);
3941 }
3942}
3943
3944static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
3945 struct ieee80211_vif *vif,
3946 struct ieee80211_bss_conf *conf,
3947 u32 changed)
3948{
3949 struct b43_wl *wl = hw_to_b43_wl(hw);
3950 struct b43_wldev *dev;
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003951
3952 mutex_lock(&wl->mutex);
3953
3954 dev = wl->current_dev;
Michael Bueschd10d0e52008-12-18 22:13:39 +01003955 if (!dev || b43_status(dev) < B43_STAT_STARTED)
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003956 goto out_unlock_mutex;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003957
3958 B43_WARN_ON(wl->vif != vif);
3959
3960 if (changed & BSS_CHANGED_BSSID) {
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003961 if (conf->bssid)
3962 memcpy(wl->bssid, conf->bssid, ETH_ALEN);
3963 else
3964 memset(wl->bssid, 0, ETH_ALEN);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003965 }
3966
Johannes Berg3f0d8432009-05-18 10:53:18 +02003967 if (b43_status(dev) >= B43_STAT_INITIALIZED) {
3968 if (changed & BSS_CHANGED_BEACON &&
3969 (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
3970 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
3971 b43_is_mode(wl, NL80211_IFTYPE_ADHOC)))
3972 b43_update_templates(wl);
3973
3974 if (changed & BSS_CHANGED_BSSID)
3975 b43_write_mac_bssid_templates(dev);
3976 }
Johannes Berg3f0d8432009-05-18 10:53:18 +02003977
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003978 b43_mac_suspend(dev);
3979
Johannes Berg57c4d7b2009-04-23 16:10:04 +02003980 /* Update templates for AP/mesh mode. */
3981 if (changed & BSS_CHANGED_BEACON_INT &&
3982 (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
3983 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
Felix Fietkau2a190322011-08-10 13:50:30 -06003984 b43_is_mode(wl, NL80211_IFTYPE_ADHOC)) &&
3985 conf->beacon_int)
Johannes Berg57c4d7b2009-04-23 16:10:04 +02003986 b43_set_beacon_int(dev, conf->beacon_int);
3987
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003988 if (changed & BSS_CHANGED_BASIC_RATES)
3989 b43_update_basic_rates(dev, conf->basic_rates);
3990
3991 if (changed & BSS_CHANGED_ERP_SLOT) {
3992 if (conf->use_short_slot)
3993 b43_short_slot_timing_enable(dev);
3994 else
3995 b43_short_slot_timing_disable(dev);
3996 }
3997
3998 b43_mac_enable(dev);
Michael Bueschd10d0e52008-12-18 22:13:39 +01003999out_unlock_mutex:
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01004000 mutex_unlock(&wl->mutex);
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01004001}
4002
Michael Buesch40faacc2007-10-28 16:29:32 +01004003static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01004004 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
4005 struct ieee80211_key_conf *key)
Michael Buesche4d6b792007-09-18 15:39:42 -04004006{
4007 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004008 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004009 u8 algorithm;
4010 u8 index;
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004011 int err;
Michael Buesch060210f2009-01-25 15:49:59 +01004012 static const u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
Michael Buesche4d6b792007-09-18 15:39:42 -04004013
4014 if (modparam_nohwcrypt)
4015 return -ENOSPC; /* User disabled HW-crypto */
4016
Antonio Quartulli78f9c852012-04-01 00:35:40 +03004017 if ((vif->type == NL80211_IFTYPE_ADHOC ||
4018 vif->type == NL80211_IFTYPE_MESH_POINT) &&
4019 (key->cipher == WLAN_CIPHER_SUITE_TKIP ||
4020 key->cipher == WLAN_CIPHER_SUITE_CCMP) &&
4021 !(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
4022 /*
4023 * For now, disable hw crypto for the RSN IBSS group keys. This
4024 * could be optimized in the future, but until that gets
4025 * implemented, use of software crypto for group addressed
4026 * frames is a acceptable to allow RSN IBSS to be used.
4027 */
4028 return -EOPNOTSUPP;
4029 }
4030
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004031 mutex_lock(&wl->mutex);
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004032
4033 dev = wl->current_dev;
4034 err = -ENODEV;
4035 if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
4036 goto out_unlock;
4037
Michael Buesch403a3a12009-06-08 21:04:57 +02004038 if (dev->fw.pcm_request_failed || !dev->hwcrypto_enabled) {
Michael Buesch68217832008-05-17 23:43:57 +02004039 /* We don't have firmware for the crypto engine.
4040 * Must use software-crypto. */
4041 err = -EOPNOTSUPP;
4042 goto out_unlock;
4043 }
4044
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004045 err = -EINVAL;
Johannes Berg97359d12010-08-10 09:46:38 +02004046 switch (key->cipher) {
4047 case WLAN_CIPHER_SUITE_WEP40:
4048 algorithm = B43_SEC_ALGO_WEP40;
Michael Buesche4d6b792007-09-18 15:39:42 -04004049 break;
Johannes Berg97359d12010-08-10 09:46:38 +02004050 case WLAN_CIPHER_SUITE_WEP104:
4051 algorithm = B43_SEC_ALGO_WEP104;
4052 break;
4053 case WLAN_CIPHER_SUITE_TKIP:
Michael Buesche4d6b792007-09-18 15:39:42 -04004054 algorithm = B43_SEC_ALGO_TKIP;
4055 break;
Johannes Berg97359d12010-08-10 09:46:38 +02004056 case WLAN_CIPHER_SUITE_CCMP:
Michael Buesche4d6b792007-09-18 15:39:42 -04004057 algorithm = B43_SEC_ALGO_AES;
4058 break;
4059 default:
4060 B43_WARN_ON(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04004061 goto out_unlock;
4062 }
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01004063 index = (u8) (key->keyidx);
4064 if (index > 3)
4065 goto out_unlock;
Michael Buesche4d6b792007-09-18 15:39:42 -04004066
4067 switch (cmd) {
4068 case SET_KEY:
gregor kowski035d0242009-08-19 22:35:45 +02004069 if (algorithm == B43_SEC_ALGO_TKIP &&
4070 (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE) ||
4071 !modparam_hwtkip)) {
4072 /* We support only pairwise key */
Michael Buesche4d6b792007-09-18 15:39:42 -04004073 err = -EOPNOTSUPP;
4074 goto out_unlock;
4075 }
4076
Michael Buesche808e582008-12-19 21:30:52 +01004077 if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
Johannes Bergdc822b52008-12-29 12:55:09 +01004078 if (WARN_ON(!sta)) {
4079 err = -EOPNOTSUPP;
4080 goto out_unlock;
4081 }
Michael Buesche808e582008-12-19 21:30:52 +01004082 /* Pairwise key with an assigned MAC address. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004083 err = b43_key_write(dev, -1, algorithm,
Johannes Bergdc822b52008-12-29 12:55:09 +01004084 key->key, key->keylen,
4085 sta->addr, key);
Michael Buesche808e582008-12-19 21:30:52 +01004086 } else {
4087 /* Group key */
4088 err = b43_key_write(dev, index, algorithm,
4089 key->key, key->keylen, NULL, key);
Michael Buesche4d6b792007-09-18 15:39:42 -04004090 }
4091 if (err)
4092 goto out_unlock;
4093
4094 if (algorithm == B43_SEC_ALGO_WEP40 ||
4095 algorithm == B43_SEC_ALGO_WEP104) {
4096 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
4097 } else {
4098 b43_hf_write(dev,
4099 b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
4100 }
4101 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
gregor kowski035d0242009-08-19 22:35:45 +02004102 if (algorithm == B43_SEC_ALGO_TKIP)
4103 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
Michael Buesche4d6b792007-09-18 15:39:42 -04004104 break;
4105 case DISABLE_KEY: {
4106 err = b43_key_clear(dev, key->hw_key_idx);
4107 if (err)
4108 goto out_unlock;
4109 break;
4110 }
4111 default:
4112 B43_WARN_ON(1);
4113 }
Michael Buesch9cf7f242008-12-19 20:24:30 +01004114
Michael Buesche4d6b792007-09-18 15:39:42 -04004115out_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04004116 if (!err) {
4117 b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
Johannes Berge1749612008-10-27 15:59:26 -07004118 "mac: %pM\n",
Michael Buesche4d6b792007-09-18 15:39:42 -04004119 cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
Larry Fingera1d882102009-01-14 11:15:25 -06004120 sta ? sta->addr : bcast_addr);
Michael Buesch9cf7f242008-12-19 20:24:30 +01004121 b43_dump_keymemory(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004122 }
Michael Buesch9cf7f242008-12-19 20:24:30 +01004123 mutex_unlock(&wl->mutex);
4124
Michael Buesche4d6b792007-09-18 15:39:42 -04004125 return err;
4126}
4127
Michael Buesch40faacc2007-10-28 16:29:32 +01004128static void b43_op_configure_filter(struct ieee80211_hw *hw,
4129 unsigned int changed, unsigned int *fflags,
Johannes Berg3ac64be2009-08-17 16:16:53 +02004130 u64 multicast)
Michael Buesche4d6b792007-09-18 15:39:42 -04004131{
4132 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesch36dbd952009-09-04 22:51:29 +02004133 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004134
Michael Buesch36dbd952009-09-04 22:51:29 +02004135 mutex_lock(&wl->mutex);
4136 dev = wl->current_dev;
Johannes Berg4150c572007-09-17 01:29:23 -04004137 if (!dev) {
4138 *fflags = 0;
Michael Buesch36dbd952009-09-04 22:51:29 +02004139 goto out_unlock;
Michael Buesche4d6b792007-09-18 15:39:42 -04004140 }
Johannes Berg4150c572007-09-17 01:29:23 -04004141
Johannes Berg4150c572007-09-17 01:29:23 -04004142 *fflags &= FIF_PROMISC_IN_BSS |
4143 FIF_ALLMULTI |
4144 FIF_FCSFAIL |
4145 FIF_PLCPFAIL |
4146 FIF_CONTROL |
4147 FIF_OTHER_BSS |
4148 FIF_BCN_PRBRESP_PROMISC;
4149
4150 changed &= FIF_PROMISC_IN_BSS |
4151 FIF_ALLMULTI |
4152 FIF_FCSFAIL |
4153 FIF_PLCPFAIL |
4154 FIF_CONTROL |
4155 FIF_OTHER_BSS |
4156 FIF_BCN_PRBRESP_PROMISC;
4157
4158 wl->filter_flags = *fflags;
4159
4160 if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
4161 b43_adjust_opmode(dev);
Michael Buesch36dbd952009-09-04 22:51:29 +02004162
4163out_unlock:
4164 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04004165}
4166
Michael Buesch36dbd952009-09-04 22:51:29 +02004167/* Locking: wl->mutex
4168 * Returns the current dev. This might be different from the passed in dev,
4169 * because the core might be gone away while we unlocked the mutex. */
4170static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04004171{
Larry Finger9a53bf52011-08-27 15:53:42 -05004172 struct b43_wl *wl;
Michael Buesch36dbd952009-09-04 22:51:29 +02004173 struct b43_wldev *orig_dev;
Michael Buesch49d965c2009-10-03 00:57:58 +02004174 u32 mask;
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01004175 int queue_num;
Michael Buesche4d6b792007-09-18 15:39:42 -04004176
Larry Finger9a53bf52011-08-27 15:53:42 -05004177 if (!dev)
4178 return NULL;
4179 wl = dev->wl;
Michael Buesch36dbd952009-09-04 22:51:29 +02004180redo:
4181 if (!dev || b43_status(dev) < B43_STAT_STARTED)
4182 return dev;
Stefano Brivioa19d12d2007-11-07 18:16:11 +01004183
Michael Bueschf5d40ee2009-09-04 22:53:18 +02004184 /* Cancel work. Unlock to avoid deadlocks. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004185 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04004186 cancel_delayed_work_sync(&dev->periodic_work);
Michael Bueschf5d40ee2009-09-04 22:53:18 +02004187 cancel_work_sync(&wl->tx_work);
Larry Finger6b6fa582012-03-08 22:27:46 -06004188 cancel_work_sync(&wl->firmware_load);
Michael Buesche4d6b792007-09-18 15:39:42 -04004189 mutex_lock(&wl->mutex);
Michael Buesch36dbd952009-09-04 22:51:29 +02004190 dev = wl->current_dev;
4191 if (!dev || b43_status(dev) < B43_STAT_STARTED) {
4192 /* Whoops, aliens ate up the device while we were unlocked. */
4193 return dev;
4194 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004195
Michael Buesch36dbd952009-09-04 22:51:29 +02004196 /* Disable interrupts on the device. */
4197 b43_set_status(dev, B43_STAT_INITIALIZED);
Rafał Miłecki505fb012011-05-19 15:11:27 +02004198 if (b43_bus_host_is_sdio(dev->dev)) {
Michael Buesch36dbd952009-09-04 22:51:29 +02004199 /* wl->mutex is locked. That is enough. */
4200 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
4201 b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
4202 } else {
4203 spin_lock_irq(&wl->hardirq_lock);
4204 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
4205 b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
4206 spin_unlock_irq(&wl->hardirq_lock);
4207 }
Michael Buesch176e9f62009-09-11 23:04:04 +02004208 /* Synchronize and free the interrupt handlers. Unlock to avoid deadlocks. */
Michael Buesch36dbd952009-09-04 22:51:29 +02004209 orig_dev = dev;
4210 mutex_unlock(&wl->mutex);
Rafał Miłecki505fb012011-05-19 15:11:27 +02004211 if (b43_bus_host_is_sdio(dev->dev)) {
Michael Buesch176e9f62009-09-11 23:04:04 +02004212 b43_sdio_free_irq(dev);
4213 } else {
Rafał Miłeckia18c7152011-05-18 02:06:40 +02004214 synchronize_irq(dev->dev->irq);
4215 free_irq(dev->dev->irq, dev);
Michael Buesch176e9f62009-09-11 23:04:04 +02004216 }
Michael Buesch36dbd952009-09-04 22:51:29 +02004217 mutex_lock(&wl->mutex);
4218 dev = wl->current_dev;
4219 if (!dev)
4220 return dev;
4221 if (dev != orig_dev) {
4222 if (b43_status(dev) >= B43_STAT_STARTED)
4223 goto redo;
4224 return dev;
4225 }
Michael Buesch49d965c2009-10-03 00:57:58 +02004226 mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
4227 B43_WARN_ON(mask != 0xFFFFFFFF && mask);
Michael Buesch36dbd952009-09-04 22:51:29 +02004228
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01004229 /* Drain all TX queues. */
4230 for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
4231 while (skb_queue_len(&wl->tx_queue[queue_num]))
4232 dev_kfree_skb(skb_dequeue(&wl->tx_queue[queue_num]));
4233 }
Michael Bueschf5d40ee2009-09-04 22:53:18 +02004234
Michael Buesche4d6b792007-09-18 15:39:42 -04004235 b43_mac_suspend(dev);
Michael Buescha78b3bb2009-09-11 21:44:05 +02004236 b43_leds_exit(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004237 b43dbg(wl, "Wireless interface stopped\n");
Michael Buesch36dbd952009-09-04 22:51:29 +02004238
4239 return dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004240}
4241
4242/* Locking: wl->mutex */
4243static int b43_wireless_core_start(struct b43_wldev *dev)
4244{
4245 int err;
4246
4247 B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
4248
4249 drain_txstatus_queue(dev);
Rafał Miłecki505fb012011-05-19 15:11:27 +02004250 if (b43_bus_host_is_sdio(dev->dev)) {
Albert Herranz3dbba8e2009-09-10 19:34:49 +02004251 err = b43_sdio_request_irq(dev, b43_sdio_interrupt_handler);
4252 if (err) {
4253 b43err(dev->wl, "Cannot request SDIO IRQ\n");
4254 goto out;
4255 }
4256 } else {
Rafał Miłeckia18c7152011-05-18 02:06:40 +02004257 err = request_threaded_irq(dev->dev->irq, b43_interrupt_handler,
Albert Herranz3dbba8e2009-09-10 19:34:49 +02004258 b43_interrupt_thread_handler,
4259 IRQF_SHARED, KBUILD_MODNAME, dev);
4260 if (err) {
Rafał Miłeckidedb1eb2011-05-14 00:04:38 +02004261 b43err(dev->wl, "Cannot request IRQ-%d\n",
Rafał Miłeckia18c7152011-05-18 02:06:40 +02004262 dev->dev->irq);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02004263 goto out;
4264 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004265 }
4266
4267 /* We are ready to run. */
Larry Finger0866b032010-02-03 13:33:44 -06004268 ieee80211_wake_queues(dev->wl->hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04004269 b43_set_status(dev, B43_STAT_STARTED);
4270
4271 /* Start data flow (TX/RX). */
4272 b43_mac_enable(dev);
Michael Buesch13790722009-04-08 21:26:27 +02004273 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
Michael Buesche4d6b792007-09-18 15:39:42 -04004274
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004275 /* Start maintenance work */
Michael Buesche4d6b792007-09-18 15:39:42 -04004276 b43_periodic_tasks_setup(dev);
4277
Michael Buescha78b3bb2009-09-11 21:44:05 +02004278 b43_leds_init(dev);
4279
Michael Buesche4d6b792007-09-18 15:39:42 -04004280 b43dbg(dev->wl, "Wireless interface started\n");
Michael Buescha78b3bb2009-09-11 21:44:05 +02004281out:
Michael Buesche4d6b792007-09-18 15:39:42 -04004282 return err;
4283}
4284
4285/* Get PHY and RADIO versioning numbers */
4286static int b43_phy_versioning(struct b43_wldev *dev)
4287{
4288 struct b43_phy *phy = &dev->phy;
4289 u32 tmp;
4290 u8 analog_type;
4291 u8 phy_type;
4292 u8 phy_rev;
4293 u16 radio_manuf;
4294 u16 radio_ver;
4295 u16 radio_rev;
4296 int unsupported = 0;
4297
4298 /* Get PHY versioning */
4299 tmp = b43_read16(dev, B43_MMIO_PHY_VER);
4300 analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
4301 phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
4302 phy_rev = (tmp & B43_PHYVER_VERSION);
4303 switch (phy_type) {
4304 case B43_PHYTYPE_A:
4305 if (phy_rev >= 4)
4306 unsupported = 1;
4307 break;
4308 case B43_PHYTYPE_B:
4309 if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
4310 && phy_rev != 7)
4311 unsupported = 1;
4312 break;
4313 case B43_PHYTYPE_G:
Larry Finger013978b2007-11-26 10:29:47 -06004314 if (phy_rev > 9)
Michael Buesche4d6b792007-09-18 15:39:42 -04004315 unsupported = 1;
4316 break;
Rafał Miłecki692d2c02010-12-07 21:56:00 +01004317#ifdef CONFIG_B43_PHY_N
Michael Bueschd5c71e42008-01-04 17:06:29 +01004318 case B43_PHYTYPE_N:
Rafał Miłeckiab72efd2010-12-21 21:29:44 +01004319 if (phy_rev > 9)
Michael Bueschd5c71e42008-01-04 17:06:29 +01004320 unsupported = 1;
4321 break;
4322#endif
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004323#ifdef CONFIG_B43_PHY_LP
4324 case B43_PHYTYPE_LP:
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02004325 if (phy_rev > 2)
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004326 unsupported = 1;
4327 break;
4328#endif
Rafał Miłeckid7520b12011-06-13 16:20:06 +02004329#ifdef CONFIG_B43_PHY_HT
4330 case B43_PHYTYPE_HT:
4331 if (phy_rev > 1)
4332 unsupported = 1;
4333 break;
4334#endif
Rafał Miłecki1d738e62011-07-07 15:25:27 +02004335#ifdef CONFIG_B43_PHY_LCN
4336 case B43_PHYTYPE_LCN:
4337 if (phy_rev > 1)
4338 unsupported = 1;
4339 break;
4340#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04004341 default:
4342 unsupported = 1;
Joe Perches6403eab2011-06-03 11:51:20 +00004343 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004344 if (unsupported) {
4345 b43err(dev->wl, "FOUND UNSUPPORTED PHY "
4346 "(Analog %u, Type %u, Revision %u)\n",
4347 analog_type, phy_type, phy_rev);
4348 return -EOPNOTSUPP;
4349 }
4350 b43dbg(dev->wl, "Found PHY: Analog %u, Type %u, Revision %u\n",
4351 analog_type, phy_type, phy_rev);
4352
4353 /* Get RADIO versioning */
Rafał Miłecki3fd48502011-07-06 20:27:24 +02004354 if (dev->dev->core_rev >= 24) {
Rafał Miłecki544e5d82011-07-06 20:27:25 +02004355 u16 radio24[3];
4356
4357 for (tmp = 0; tmp < 3; tmp++) {
4358 b43_write16(dev, B43_MMIO_RADIO24_CONTROL, tmp);
4359 radio24[tmp] = b43_read16(dev, B43_MMIO_RADIO24_DATA);
4360 }
4361
4362 /* Broadcom uses "id" for our "ver" and has separated "ver" */
4363 /* radio_ver = (radio24[0] & 0xF0) >> 4; */
4364
4365 radio_manuf = 0x17F;
4366 radio_ver = (radio24[2] << 8) | radio24[1];
4367 radio_rev = (radio24[0] & 0xF);
Michael Buesche4d6b792007-09-18 15:39:42 -04004368 } else {
Rafał Miłecki3fd48502011-07-06 20:27:24 +02004369 if (dev->dev->chip_id == 0x4317) {
4370 if (dev->dev->chip_rev == 0)
4371 tmp = 0x3205017F;
4372 else if (dev->dev->chip_rev == 1)
4373 tmp = 0x4205017F;
4374 else
4375 tmp = 0x5205017F;
4376 } else {
4377 b43_write16(dev, B43_MMIO_RADIO_CONTROL,
4378 B43_RADIOCTL_ID);
4379 tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
4380 b43_write16(dev, B43_MMIO_RADIO_CONTROL,
4381 B43_RADIOCTL_ID);
4382 tmp |= (u32)b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH)
4383 << 16;
4384 }
4385 radio_manuf = (tmp & 0x00000FFF);
4386 radio_ver = (tmp & 0x0FFFF000) >> 12;
4387 radio_rev = (tmp & 0xF0000000) >> 28;
Michael Buesche4d6b792007-09-18 15:39:42 -04004388 }
Rafał Miłecki3fd48502011-07-06 20:27:24 +02004389
Michael Buesch96c755a2008-01-06 00:09:46 +01004390 if (radio_manuf != 0x17F /* Broadcom */)
4391 unsupported = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004392 switch (phy_type) {
4393 case B43_PHYTYPE_A:
4394 if (radio_ver != 0x2060)
4395 unsupported = 1;
4396 if (radio_rev != 1)
4397 unsupported = 1;
4398 if (radio_manuf != 0x17F)
4399 unsupported = 1;
4400 break;
4401 case B43_PHYTYPE_B:
4402 if ((radio_ver & 0xFFF0) != 0x2050)
4403 unsupported = 1;
4404 break;
4405 case B43_PHYTYPE_G:
4406 if (radio_ver != 0x2050)
4407 unsupported = 1;
4408 break;
Michael Buesch96c755a2008-01-06 00:09:46 +01004409 case B43_PHYTYPE_N:
Johannes Bergbb519be2008-12-24 15:26:40 +01004410 if (radio_ver != 0x2055 && radio_ver != 0x2056)
Michael Buesch96c755a2008-01-06 00:09:46 +01004411 unsupported = 1;
4412 break;
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004413 case B43_PHYTYPE_LP:
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02004414 if (radio_ver != 0x2062 && radio_ver != 0x2063)
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004415 unsupported = 1;
4416 break;
Rafał Miłeckid7520b12011-06-13 16:20:06 +02004417 case B43_PHYTYPE_HT:
4418 if (radio_ver != 0x2059)
4419 unsupported = 1;
4420 break;
Rafał Miłecki1d738e62011-07-07 15:25:27 +02004421 case B43_PHYTYPE_LCN:
4422 if (radio_ver != 0x2064)
4423 unsupported = 1;
4424 break;
Michael Buesche4d6b792007-09-18 15:39:42 -04004425 default:
4426 B43_WARN_ON(1);
4427 }
4428 if (unsupported) {
4429 b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
4430 "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
4431 radio_manuf, radio_ver, radio_rev);
4432 return -EOPNOTSUPP;
4433 }
4434 b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
4435 radio_manuf, radio_ver, radio_rev);
4436
4437 phy->radio_manuf = radio_manuf;
4438 phy->radio_ver = radio_ver;
4439 phy->radio_rev = radio_rev;
4440
4441 phy->analog = analog_type;
4442 phy->type = phy_type;
4443 phy->rev = phy_rev;
4444
4445 return 0;
4446}
4447
4448static void setup_struct_phy_for_init(struct b43_wldev *dev,
4449 struct b43_phy *phy)
4450{
Michael Buesche4d6b792007-09-18 15:39:42 -04004451 phy->hardware_power_control = !!modparam_hwpctl;
Michael Buesch18c8ade2008-08-28 19:33:40 +02004452 phy->next_txpwr_check_time = jiffies;
Michael Buesch8ed7fc42007-12-09 22:34:59 +01004453 /* PHY TX errors counter. */
4454 atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
Michael Buesch591f3dc2009-03-31 12:27:32 +02004455
4456#if B43_DEBUG
Rusty Russell3db1cd52011-12-19 13:56:45 +00004457 phy->phy_locked = false;
4458 phy->radio_locked = false;
Michael Buesch591f3dc2009-03-31 12:27:32 +02004459#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04004460}
4461
4462static void setup_struct_wldev_for_init(struct b43_wldev *dev)
4463{
Rusty Russell3db1cd52011-12-19 13:56:45 +00004464 dev->dfq_valid = false;
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01004465
Michael Buesch6a724d62007-09-20 22:12:58 +02004466 /* Assume the radio is enabled. If it's not enabled, the state will
4467 * immediately get fixed on the first periodic work run. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00004468 dev->radio_hw_enable = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04004469
4470 /* Stats */
4471 memset(&dev->stats, 0, sizeof(dev->stats));
4472
4473 setup_struct_phy_for_init(dev, &dev->phy);
4474
4475 /* IRQ related flags */
4476 dev->irq_reason = 0;
4477 memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
Michael Buesch13790722009-04-08 21:26:27 +02004478 dev->irq_mask = B43_IRQ_MASKTEMPLATE;
Michael Buesch3e3ccb32009-03-19 19:27:21 +01004479 if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
Michael Buesch13790722009-04-08 21:26:27 +02004480 dev->irq_mask &= ~B43_IRQ_PHY_TXERR;
Michael Buesche4d6b792007-09-18 15:39:42 -04004481
4482 dev->mac_suspended = 1;
4483
4484 /* Noise calculation context */
4485 memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
4486}
4487
4488static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
4489{
Rafał Miłecki05814832011-05-18 02:06:39 +02004490 struct ssb_sprom *sprom = dev->dev->bus_sprom;
Michael Buescha259d6a2008-04-18 21:06:37 +02004491 u64 hf;
Michael Buesche4d6b792007-09-18 15:39:42 -04004492
Michael Buesch1855ba72008-04-18 20:51:41 +02004493 if (!modparam_btcoex)
4494 return;
Larry Finger95de2842007-11-09 16:57:18 -06004495 if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
Michael Buesche4d6b792007-09-18 15:39:42 -04004496 return;
4497 if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
4498 return;
4499
4500 hf = b43_hf_read(dev);
Larry Finger95de2842007-11-09 16:57:18 -06004501 if (sprom->boardflags_lo & B43_BFL_BTCMOD)
Michael Buesche4d6b792007-09-18 15:39:42 -04004502 hf |= B43_HF_BTCOEXALT;
4503 else
4504 hf |= B43_HF_BTCOEX;
4505 b43_hf_write(dev, hf);
Michael Buesche4d6b792007-09-18 15:39:42 -04004506}
4507
4508static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
Michael Buesch1855ba72008-04-18 20:51:41 +02004509{
4510 if (!modparam_btcoex)
4511 return;
4512 //TODO
Michael Buesche4d6b792007-09-18 15:39:42 -04004513}
4514
4515static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
4516{
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02004517 struct ssb_bus *bus;
Michael Buesche4d6b792007-09-18 15:39:42 -04004518 u32 tmp;
4519
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02004520 if (dev->dev->bus_type != B43_BUS_SSB)
4521 return;
4522
4523 bus = dev->dev->sdev->bus;
4524
Rafał Miłecki0fd82ea2011-05-11 02:10:59 +02004525 if ((bus->chip_id == 0x4311 && bus->chip_rev == 2) ||
4526 (bus->chip_id == 0x4312)) {
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02004527 tmp = ssb_read32(dev->dev->sdev, SSB_IMCFGLO);
Rafał Miłecki0fd82ea2011-05-11 02:10:59 +02004528 tmp &= ~SSB_IMCFGLO_REQTO;
4529 tmp &= ~SSB_IMCFGLO_SERTO;
4530 tmp |= 0x3;
Rafał Miłeckid48ae5c2011-05-19 15:11:26 +02004531 ssb_write32(dev->dev->sdev, SSB_IMCFGLO, tmp);
Rafał Miłecki0fd82ea2011-05-11 02:10:59 +02004532 ssb_commit_settings(bus);
Michael Buesche4d6b792007-09-18 15:39:42 -04004533 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004534}
4535
Michael Bueschd59f7202008-04-03 18:56:19 +02004536static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
4537{
4538 u16 pu_delay;
4539
4540 /* The time value is in microseconds. */
4541 if (dev->phy.type == B43_PHYTYPE_A)
4542 pu_delay = 3700;
4543 else
4544 pu_delay = 1050;
Johannes Berg05c914f2008-09-11 00:01:58 +02004545 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC) || idle)
Michael Bueschd59f7202008-04-03 18:56:19 +02004546 pu_delay = 500;
4547 if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
4548 pu_delay = max(pu_delay, (u16)2400);
4549
4550 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
4551}
4552
4553/* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
4554static void b43_set_pretbtt(struct b43_wldev *dev)
4555{
4556 u16 pretbtt;
4557
4558 /* The time value is in microseconds. */
Johannes Berg05c914f2008-09-11 00:01:58 +02004559 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC)) {
Michael Bueschd59f7202008-04-03 18:56:19 +02004560 pretbtt = 2;
4561 } else {
4562 if (dev->phy.type == B43_PHYTYPE_A)
4563 pretbtt = 120;
4564 else
4565 pretbtt = 250;
4566 }
4567 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
4568 b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
4569}
4570
Michael Buesche4d6b792007-09-18 15:39:42 -04004571/* Shutdown a wireless core */
4572/* Locking: wl->mutex */
4573static void b43_wireless_core_exit(struct b43_wldev *dev)
4574{
Michael Buesch36dbd952009-09-04 22:51:29 +02004575 B43_WARN_ON(dev && b43_status(dev) > B43_STAT_INITIALIZED);
4576 if (!dev || b43_status(dev) != B43_STAT_INITIALIZED)
Michael Buesche4d6b792007-09-18 15:39:42 -04004577 return;
John W. Linville84c164a2010-08-06 15:31:45 -04004578
4579 /* Unregister HW RNG driver */
4580 b43_rng_exit(dev->wl);
4581
Michael Buesche4d6b792007-09-18 15:39:42 -04004582 b43_set_status(dev, B43_STAT_UNINIT);
4583
Michael Buesch1f7d87b2008-01-22 20:23:34 +01004584 /* Stop the microcode PSM. */
Rafał Miłecki50566352012-01-02 19:31:21 +01004585 b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_RUN,
4586 B43_MACCTL_PSM_JMP0);
Michael Buesch1f7d87b2008-01-22 20:23:34 +01004587
Michael Buesche4d6b792007-09-18 15:39:42 -04004588 b43_dma_free(dev);
Michael Buesch5100d5a2008-03-29 21:01:16 +01004589 b43_pio_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004590 b43_chip_exit(dev);
Michael Bueschcb24f572008-09-03 12:12:20 +02004591 dev->phy.ops->switch_analog(dev, 0);
Michael Buesche66fee62007-12-26 17:47:10 +01004592 if (dev->wl->current_beacon) {
4593 dev_kfree_skb_any(dev->wl->current_beacon);
4594 dev->wl->current_beacon = NULL;
4595 }
4596
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02004597 b43_device_disable(dev, 0);
4598 b43_bus_may_powerdown(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004599}
4600
4601/* Initialize a wireless core */
4602static int b43_wireless_core_init(struct b43_wldev *dev)
4603{
Rafał Miłecki05814832011-05-18 02:06:39 +02004604 struct ssb_sprom *sprom = dev->dev->bus_sprom;
Michael Buesche4d6b792007-09-18 15:39:42 -04004605 struct b43_phy *phy = &dev->phy;
4606 int err;
Michael Buescha259d6a2008-04-18 21:06:37 +02004607 u64 hf;
Michael Buesche4d6b792007-09-18 15:39:42 -04004608
4609 B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
4610
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02004611 err = b43_bus_powerup(dev, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04004612 if (err)
4613 goto out;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02004614 if (!b43_device_is_enabled(dev))
4615 b43_wireless_core_reset(dev, phy->gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04004616
Michael Bueschfb111372008-09-02 13:00:34 +02004617 /* Reset all data structures. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004618 setup_struct_wldev_for_init(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02004619 phy->ops->prepare_structs(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004620
4621 /* Enable IRQ routing to this device. */
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02004622 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02004623#ifdef CONFIG_B43_BCMA
4624 case B43_BUS_BCMA:
4625 bcma_core_pci_irq_ctl(&dev->dev->bdev->bus->drv_pci,
4626 dev->dev->bdev, true);
4627 break;
4628#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02004629#ifdef CONFIG_B43_SSB
4630 case B43_BUS_SSB:
4631 ssb_pcicore_dev_irqvecs_enable(&dev->dev->sdev->bus->pcicore,
4632 dev->dev->sdev);
4633 break;
4634#endif
4635 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004636
4637 b43_imcfglo_timeouts_workaround(dev);
4638 b43_bluetooth_coext_disable(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02004639 if (phy->ops->prepare_hardware) {
4640 err = phy->ops->prepare_hardware(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02004641 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004642 goto err_busdown;
Michael Bueschef1a6282008-08-27 18:53:02 +02004643 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004644 err = b43_chip_init(dev);
4645 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004646 goto err_busdown;
Michael Buesche4d6b792007-09-18 15:39:42 -04004647 b43_shm_write16(dev, B43_SHM_SHARED,
Rafał Miłecki21d889d2011-05-18 02:06:38 +02004648 B43_SHM_SH_WLCOREREV, dev->dev->core_rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004649 hf = b43_hf_read(dev);
4650 if (phy->type == B43_PHYTYPE_G) {
4651 hf |= B43_HF_SYMW;
4652 if (phy->rev == 1)
4653 hf |= B43_HF_GDCW;
Larry Finger95de2842007-11-09 16:57:18 -06004654 if (sprom->boardflags_lo & B43_BFL_PACTRL)
Michael Buesche4d6b792007-09-18 15:39:42 -04004655 hf |= B43_HF_OFDMPABOOST;
Michael Buesch969d15c2009-02-20 14:27:15 +01004656 }
4657 if (phy->radio_ver == 0x2050) {
4658 if (phy->radio_rev == 6)
4659 hf |= B43_HF_4318TSSI;
4660 if (phy->radio_rev < 6)
4661 hf |= B43_HF_VCORECALC;
Michael Buesche4d6b792007-09-18 15:39:42 -04004662 }
Michael Buesch1cc8f472009-02-20 14:47:56 +01004663 if (sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW)
4664 hf |= B43_HF_DSCRQ; /* Disable slowclock requests from ucode. */
Michael Buesch1a777332009-03-04 16:41:10 +01004665#ifdef CONFIG_SSB_DRIVER_PCICORE
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02004666 if (dev->dev->bus_type == B43_BUS_SSB &&
4667 dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI &&
4668 dev->dev->sdev->bus->pcicore.dev->id.revision <= 10)
Michael Buesch88219052009-02-20 14:58:59 +01004669 hf |= B43_HF_PCISCW; /* PCI slow clock workaround. */
Michael Buesch1a777332009-03-04 16:41:10 +01004670#endif
Michael Buesch25d3ef52009-02-20 15:39:21 +01004671 hf &= ~B43_HF_SKCFPUP;
Michael Buesche4d6b792007-09-18 15:39:42 -04004672 b43_hf_write(dev, hf);
4673
Michael Buesch74cfdba2007-10-28 16:19:44 +01004674 b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
4675 B43_DEFAULT_LONG_RETRY_LIMIT);
Michael Buesche4d6b792007-09-18 15:39:42 -04004676 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
4677 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
4678
4679 /* Disable sending probe responses from firmware.
4680 * Setting the MaxTime to one usec will always trigger
4681 * a timeout, so we never send any probe resp.
4682 * A timeout of zero is infinite. */
4683 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
4684
4685 b43_rate_memory_init(dev);
Michael Buesch5042c502008-04-05 15:05:00 +02004686 b43_set_phytxctl_defaults(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004687
4688 /* Minimum Contention Window */
Daniel Nguc5a079f2010-03-23 00:52:44 +13004689 if (phy->type == B43_PHYTYPE_B)
Michael Buesche4d6b792007-09-18 15:39:42 -04004690 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
Daniel Nguc5a079f2010-03-23 00:52:44 +13004691 else
Michael Buesche4d6b792007-09-18 15:39:42 -04004692 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
Michael Buesche4d6b792007-09-18 15:39:42 -04004693 /* Maximum Contention Window */
4694 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
4695
Rafał Miłecki505fb012011-05-19 15:11:27 +02004696 if (b43_bus_host_is_pcmcia(dev->dev) ||
Rafał Miłeckicbe1e822011-08-16 21:44:21 +02004697 b43_bus_host_is_sdio(dev->dev)) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00004698 dev->__using_pio_transfers = true;
Rafał Miłeckicbe1e822011-08-16 21:44:21 +02004699 err = b43_pio_init(dev);
4700 } else if (dev->use_pio) {
4701 b43warn(dev->wl, "Forced PIO by use_pio module parameter. "
4702 "This should not be needed and will result in lower "
4703 "performance.\n");
Rusty Russell3db1cd52011-12-19 13:56:45 +00004704 dev->__using_pio_transfers = true;
Michael Buesch5100d5a2008-03-29 21:01:16 +01004705 err = b43_pio_init(dev);
4706 } else {
Rusty Russell3db1cd52011-12-19 13:56:45 +00004707 dev->__using_pio_transfers = false;
Michael Buesch5100d5a2008-03-29 21:01:16 +01004708 err = b43_dma_init(dev);
4709 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004710 if (err)
4711 goto err_chip_exit;
Michael Buesch03b29772007-12-26 14:41:30 +01004712 b43_qos_init(dev);
Michael Bueschd59f7202008-04-03 18:56:19 +02004713 b43_set_synth_pu_delay(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04004714 b43_bluetooth_coext_enable(dev);
4715
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02004716 b43_bus_powerup(dev, !(sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW));
Johannes Berg4150c572007-09-17 01:29:23 -04004717 b43_upload_card_macaddress(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004718 b43_security_init(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004719
Michael Buesch5ab95492009-09-10 20:31:46 +02004720 ieee80211_wake_queues(dev->wl->hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04004721
4722 b43_set_status(dev, B43_STAT_INITIALIZED);
4723
John W. Linville84c164a2010-08-06 15:31:45 -04004724 /* Register HW RNG driver */
4725 b43_rng_init(dev->wl);
4726
Larry Finger1a8d1222007-12-14 13:59:11 +01004727out:
Michael Buesche4d6b792007-09-18 15:39:42 -04004728 return err;
4729
Michael Bueschef1a6282008-08-27 18:53:02 +02004730err_chip_exit:
Michael Buesche4d6b792007-09-18 15:39:42 -04004731 b43_chip_exit(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02004732err_busdown:
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02004733 b43_bus_may_powerdown(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004734 B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
4735 return err;
4736}
4737
Michael Buesch40faacc2007-10-28 16:29:32 +01004738static int b43_op_add_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +01004739 struct ieee80211_vif *vif)
Michael Buesche4d6b792007-09-18 15:39:42 -04004740{
4741 struct b43_wl *wl = hw_to_b43_wl(hw);
4742 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004743 int err = -EOPNOTSUPP;
Johannes Berg4150c572007-09-17 01:29:23 -04004744
4745 /* TODO: allow WDS/AP devices to coexist */
4746
Johannes Berg1ed32e42009-12-23 13:15:45 +01004747 if (vif->type != NL80211_IFTYPE_AP &&
4748 vif->type != NL80211_IFTYPE_MESH_POINT &&
4749 vif->type != NL80211_IFTYPE_STATION &&
4750 vif->type != NL80211_IFTYPE_WDS &&
4751 vif->type != NL80211_IFTYPE_ADHOC)
Johannes Berg4150c572007-09-17 01:29:23 -04004752 return -EOPNOTSUPP;
Michael Buesche4d6b792007-09-18 15:39:42 -04004753
4754 mutex_lock(&wl->mutex);
Johannes Berg4150c572007-09-17 01:29:23 -04004755 if (wl->operating)
Michael Buesche4d6b792007-09-18 15:39:42 -04004756 goto out_mutex_unlock;
4757
Johannes Berg1ed32e42009-12-23 13:15:45 +01004758 b43dbg(wl, "Adding Interface type %d\n", vif->type);
Michael Buesche4d6b792007-09-18 15:39:42 -04004759
4760 dev = wl->current_dev;
Rusty Russell3db1cd52011-12-19 13:56:45 +00004761 wl->operating = true;
Johannes Berg1ed32e42009-12-23 13:15:45 +01004762 wl->vif = vif;
4763 wl->if_type = vif->type;
4764 memcpy(wl->mac_addr, vif->addr, ETH_ALEN);
Michael Buesche4d6b792007-09-18 15:39:42 -04004765
Michael Buesche4d6b792007-09-18 15:39:42 -04004766 b43_adjust_opmode(dev);
Michael Bueschd59f7202008-04-03 18:56:19 +02004767 b43_set_pretbtt(dev);
4768 b43_set_synth_pu_delay(dev, 0);
Johannes Berg4150c572007-09-17 01:29:23 -04004769 b43_upload_card_macaddress(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004770
4771 err = 0;
Johannes Berg4150c572007-09-17 01:29:23 -04004772 out_mutex_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04004773 mutex_unlock(&wl->mutex);
4774
Felix Fietkau2a190322011-08-10 13:50:30 -06004775 if (err == 0)
4776 b43_op_bss_info_changed(hw, vif, &vif->bss_conf, ~0);
4777
Michael Buesche4d6b792007-09-18 15:39:42 -04004778 return err;
4779}
4780
Michael Buesch40faacc2007-10-28 16:29:32 +01004781static void b43_op_remove_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +01004782 struct ieee80211_vif *vif)
Michael Buesche4d6b792007-09-18 15:39:42 -04004783{
4784 struct b43_wl *wl = hw_to_b43_wl(hw);
Johannes Berg4150c572007-09-17 01:29:23 -04004785 struct b43_wldev *dev = wl->current_dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004786
Johannes Berg1ed32e42009-12-23 13:15:45 +01004787 b43dbg(wl, "Removing Interface type %d\n", vif->type);
Michael Buesche4d6b792007-09-18 15:39:42 -04004788
4789 mutex_lock(&wl->mutex);
Johannes Berg4150c572007-09-17 01:29:23 -04004790
4791 B43_WARN_ON(!wl->operating);
Johannes Berg1ed32e42009-12-23 13:15:45 +01004792 B43_WARN_ON(wl->vif != vif);
Johannes Berg32bfd352007-12-19 01:31:26 +01004793 wl->vif = NULL;
Johannes Berg4150c572007-09-17 01:29:23 -04004794
Rusty Russell3db1cd52011-12-19 13:56:45 +00004795 wl->operating = false;
Johannes Berg4150c572007-09-17 01:29:23 -04004796
Johannes Berg4150c572007-09-17 01:29:23 -04004797 b43_adjust_opmode(dev);
4798 memset(wl->mac_addr, 0, ETH_ALEN);
4799 b43_upload_card_macaddress(dev);
Johannes Berg4150c572007-09-17 01:29:23 -04004800
4801 mutex_unlock(&wl->mutex);
4802}
4803
Michael Buesch40faacc2007-10-28 16:29:32 +01004804static int b43_op_start(struct ieee80211_hw *hw)
Johannes Berg4150c572007-09-17 01:29:23 -04004805{
4806 struct b43_wl *wl = hw_to_b43_wl(hw);
4807 struct b43_wldev *dev = wl->current_dev;
4808 int did_init = 0;
WANG Cong923403b2007-10-16 14:29:38 -07004809 int err = 0;
Johannes Berg4150c572007-09-17 01:29:23 -04004810
Michael Buesch7be1bb62008-01-23 21:10:56 +01004811 /* Kill all old instance specific information to make sure
4812 * the card won't use it in the short timeframe between start
4813 * and mac80211 reconfiguring it. */
4814 memset(wl->bssid, 0, ETH_ALEN);
4815 memset(wl->mac_addr, 0, ETH_ALEN);
4816 wl->filter_flags = 0;
Rusty Russell3db1cd52011-12-19 13:56:45 +00004817 wl->radiotap_enabled = false;
Michael Buesche6f5b932008-03-05 21:18:49 +01004818 b43_qos_clear(wl);
Rusty Russell3db1cd52011-12-19 13:56:45 +00004819 wl->beacon0_uploaded = false;
4820 wl->beacon1_uploaded = false;
4821 wl->beacon_templates_virgin = true;
4822 wl->radio_enabled = true;
Michael Buesch7be1bb62008-01-23 21:10:56 +01004823
Johannes Berg4150c572007-09-17 01:29:23 -04004824 mutex_lock(&wl->mutex);
4825
4826 if (b43_status(dev) < B43_STAT_INITIALIZED) {
4827 err = b43_wireless_core_init(dev);
Johannes Bergf41f3f32009-06-07 12:30:34 -05004828 if (err)
Johannes Berg4150c572007-09-17 01:29:23 -04004829 goto out_mutex_unlock;
4830 did_init = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004831 }
4832
Johannes Berg4150c572007-09-17 01:29:23 -04004833 if (b43_status(dev) < B43_STAT_STARTED) {
4834 err = b43_wireless_core_start(dev);
4835 if (err) {
4836 if (did_init)
4837 b43_wireless_core_exit(dev);
4838 goto out_mutex_unlock;
4839 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004840 }
Johannes Berg4150c572007-09-17 01:29:23 -04004841
Johannes Bergf41f3f32009-06-07 12:30:34 -05004842 /* XXX: only do if device doesn't support rfkill irq */
4843 wiphy_rfkill_start_polling(hw->wiphy);
4844
Johannes Berg4150c572007-09-17 01:29:23 -04004845 out_mutex_unlock:
4846 mutex_unlock(&wl->mutex);
4847
Seth Forsheedbdedbd2012-04-25 17:28:00 -05004848 /*
4849 * Configuration may have been overwritten during initialization.
4850 * Reload the configuration, but only if initialization was
4851 * successful. Reloading the configuration after a failed init
4852 * may hang the system.
4853 */
4854 if (!err)
4855 b43_op_config(hw, ~0);
Felix Fietkau2a190322011-08-10 13:50:30 -06004856
Johannes Berg4150c572007-09-17 01:29:23 -04004857 return err;
4858}
4859
Michael Buesch40faacc2007-10-28 16:29:32 +01004860static void b43_op_stop(struct ieee80211_hw *hw)
Johannes Berg4150c572007-09-17 01:29:23 -04004861{
4862 struct b43_wl *wl = hw_to_b43_wl(hw);
4863 struct b43_wldev *dev = wl->current_dev;
4864
Michael Buescha82d9922008-04-04 21:40:06 +02004865 cancel_work_sync(&(wl->beacon_update_trigger));
Larry Finger1a8d1222007-12-14 13:59:11 +01004866
Guennadi Liakhovetskiccde8a42012-01-06 12:58:16 +01004867 if (!dev)
4868 goto out;
4869
Johannes Berg4150c572007-09-17 01:29:23 -04004870 mutex_lock(&wl->mutex);
Michael Buesch36dbd952009-09-04 22:51:29 +02004871 if (b43_status(dev) >= B43_STAT_STARTED) {
4872 dev = b43_wireless_core_stop(dev);
4873 if (!dev)
4874 goto out_unlock;
4875 }
Johannes Berg4150c572007-09-17 01:29:23 -04004876 b43_wireless_core_exit(dev);
Rusty Russell3db1cd52011-12-19 13:56:45 +00004877 wl->radio_enabled = false;
Michael Buesch36dbd952009-09-04 22:51:29 +02004878
4879out_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04004880 mutex_unlock(&wl->mutex);
Guennadi Liakhovetskiccde8a42012-01-06 12:58:16 +01004881out:
Michael Buesch18c8ade2008-08-28 19:33:40 +02004882 cancel_work_sync(&(wl->txpower_adjust_work));
Michael Buesche4d6b792007-09-18 15:39:42 -04004883}
4884
Johannes Berg17741cd2008-09-11 00:02:02 +02004885static int b43_op_beacon_set_tim(struct ieee80211_hw *hw,
4886 struct ieee80211_sta *sta, bool set)
Michael Buesche66fee62007-12-26 17:47:10 +01004887{
4888 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesche66fee62007-12-26 17:47:10 +01004889
Felix Fietkau8f611282009-11-07 18:37:37 +01004890 /* FIXME: add locking */
Johannes Berg9d139c82008-07-09 14:40:37 +02004891 b43_update_templates(wl);
Michael Buesche66fee62007-12-26 17:47:10 +01004892
4893 return 0;
4894}
4895
Johannes Berg38968d02008-02-25 16:27:50 +01004896static void b43_op_sta_notify(struct ieee80211_hw *hw,
4897 struct ieee80211_vif *vif,
4898 enum sta_notify_cmd notify_cmd,
Johannes Berg17741cd2008-09-11 00:02:02 +02004899 struct ieee80211_sta *sta)
Johannes Berg38968d02008-02-25 16:27:50 +01004900{
4901 struct b43_wl *wl = hw_to_b43_wl(hw);
4902
4903 B43_WARN_ON(!vif || wl->vif != vif);
4904}
4905
Michael Buesch25d3ef52009-02-20 15:39:21 +01004906static void b43_op_sw_scan_start_notifier(struct ieee80211_hw *hw)
4907{
4908 struct b43_wl *wl = hw_to_b43_wl(hw);
4909 struct b43_wldev *dev;
4910
4911 mutex_lock(&wl->mutex);
4912 dev = wl->current_dev;
4913 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
4914 /* Disable CFP update during scan on other channels. */
4915 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_SKCFPUP);
4916 }
4917 mutex_unlock(&wl->mutex);
4918}
4919
4920static void b43_op_sw_scan_complete_notifier(struct ieee80211_hw *hw)
4921{
4922 struct b43_wl *wl = hw_to_b43_wl(hw);
4923 struct b43_wldev *dev;
4924
4925 mutex_lock(&wl->mutex);
4926 dev = wl->current_dev;
4927 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
4928 /* Re-enable CFP update. */
4929 b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_SKCFPUP);
4930 }
4931 mutex_unlock(&wl->mutex);
4932}
4933
John W. Linville354b4f02010-04-29 15:56:06 -04004934static int b43_op_get_survey(struct ieee80211_hw *hw, int idx,
4935 struct survey_info *survey)
4936{
4937 struct b43_wl *wl = hw_to_b43_wl(hw);
4938 struct b43_wldev *dev = wl->current_dev;
4939 struct ieee80211_conf *conf = &hw->conf;
4940
4941 if (idx != 0)
4942 return -ENOENT;
4943
4944 survey->channel = conf->channel;
4945 survey->filled = SURVEY_INFO_NOISE_DBM;
4946 survey->noise = dev->stats.link_noise;
4947
4948 return 0;
4949}
4950
Michael Buesche4d6b792007-09-18 15:39:42 -04004951static const struct ieee80211_ops b43_hw_ops = {
Michael Buesch40faacc2007-10-28 16:29:32 +01004952 .tx = b43_op_tx,
4953 .conf_tx = b43_op_conf_tx,
4954 .add_interface = b43_op_add_interface,
4955 .remove_interface = b43_op_remove_interface,
4956 .config = b43_op_config,
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01004957 .bss_info_changed = b43_op_bss_info_changed,
Michael Buesch40faacc2007-10-28 16:29:32 +01004958 .configure_filter = b43_op_configure_filter,
4959 .set_key = b43_op_set_key,
gregor kowski035d0242009-08-19 22:35:45 +02004960 .update_tkip_key = b43_op_update_tkip_key,
Michael Buesch40faacc2007-10-28 16:29:32 +01004961 .get_stats = b43_op_get_stats,
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01004962 .get_tsf = b43_op_get_tsf,
4963 .set_tsf = b43_op_set_tsf,
Michael Buesch40faacc2007-10-28 16:29:32 +01004964 .start = b43_op_start,
4965 .stop = b43_op_stop,
Michael Buesche66fee62007-12-26 17:47:10 +01004966 .set_tim = b43_op_beacon_set_tim,
Johannes Berg38968d02008-02-25 16:27:50 +01004967 .sta_notify = b43_op_sta_notify,
Michael Buesch25d3ef52009-02-20 15:39:21 +01004968 .sw_scan_start = b43_op_sw_scan_start_notifier,
4969 .sw_scan_complete = b43_op_sw_scan_complete_notifier,
John W. Linville354b4f02010-04-29 15:56:06 -04004970 .get_survey = b43_op_get_survey,
Johannes Bergf41f3f32009-06-07 12:30:34 -05004971 .rfkill_poll = b43_rfkill_poll,
Michael Buesche4d6b792007-09-18 15:39:42 -04004972};
4973
4974/* Hard-reset the chip. Do not call this directly.
4975 * Use b43_controller_restart()
4976 */
4977static void b43_chip_reset(struct work_struct *work)
4978{
4979 struct b43_wldev *dev =
4980 container_of(work, struct b43_wldev, restart_work);
4981 struct b43_wl *wl = dev->wl;
4982 int err = 0;
4983 int prev_status;
4984
4985 mutex_lock(&wl->mutex);
4986
4987 prev_status = b43_status(dev);
4988 /* Bring the device down... */
Michael Buesch36dbd952009-09-04 22:51:29 +02004989 if (prev_status >= B43_STAT_STARTED) {
4990 dev = b43_wireless_core_stop(dev);
4991 if (!dev) {
4992 err = -ENODEV;
4993 goto out;
4994 }
4995 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004996 if (prev_status >= B43_STAT_INITIALIZED)
4997 b43_wireless_core_exit(dev);
4998
4999 /* ...and up again. */
5000 if (prev_status >= B43_STAT_INITIALIZED) {
5001 err = b43_wireless_core_init(dev);
5002 if (err)
5003 goto out;
5004 }
5005 if (prev_status >= B43_STAT_STARTED) {
5006 err = b43_wireless_core_start(dev);
5007 if (err) {
5008 b43_wireless_core_exit(dev);
5009 goto out;
5010 }
5011 }
Michael Buesch3bf0a322008-05-22 16:32:16 +02005012out:
5013 if (err)
5014 wl->current_dev = NULL; /* Failed to init the dev. */
Michael Buesche4d6b792007-09-18 15:39:42 -04005015 mutex_unlock(&wl->mutex);
Felix Fietkau2a190322011-08-10 13:50:30 -06005016
5017 if (err) {
Michael Buesche4d6b792007-09-18 15:39:42 -04005018 b43err(wl, "Controller restart FAILED\n");
Felix Fietkau2a190322011-08-10 13:50:30 -06005019 return;
5020 }
5021
5022 /* reload configuration */
5023 b43_op_config(wl->hw, ~0);
5024 if (wl->vif)
5025 b43_op_bss_info_changed(wl->hw, wl->vif, &wl->vif->bss_conf, ~0);
5026
5027 b43info(wl, "Controller restarted\n");
Michael Buesche4d6b792007-09-18 15:39:42 -04005028}
5029
Michael Bueschbb1eeff2008-02-09 12:08:58 +01005030static int b43_setup_bands(struct b43_wldev *dev,
Michael Buesch96c755a2008-01-06 00:09:46 +01005031 bool have_2ghz_phy, bool have_5ghz_phy)
Michael Buesche4d6b792007-09-18 15:39:42 -04005032{
5033 struct ieee80211_hw *hw = dev->wl->hw;
Michael Buesche4d6b792007-09-18 15:39:42 -04005034
Michael Bueschbb1eeff2008-02-09 12:08:58 +01005035 if (have_2ghz_phy)
5036 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &b43_band_2GHz;
5037 if (dev->phy.type == B43_PHYTYPE_N) {
5038 if (have_5ghz_phy)
5039 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_nphy;
5040 } else {
5041 if (have_5ghz_phy)
5042 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
5043 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005044
Michael Bueschbb1eeff2008-02-09 12:08:58 +01005045 dev->phy.supports_2ghz = have_2ghz_phy;
5046 dev->phy.supports_5ghz = have_5ghz_phy;
Michael Buesche4d6b792007-09-18 15:39:42 -04005047
5048 return 0;
5049}
5050
5051static void b43_wireless_core_detach(struct b43_wldev *dev)
5052{
5053 /* We release firmware that late to not be required to re-request
5054 * is all the time when we reinit the core. */
5055 b43_release_firmware(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02005056 b43_phy_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005057}
5058
5059static int b43_wireless_core_attach(struct b43_wldev *dev)
5060{
5061 struct b43_wl *wl = dev->wl;
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005062 struct pci_dev *pdev = NULL;
Michael Buesche4d6b792007-09-18 15:39:42 -04005063 int err;
Rafał Miłecki40c62262011-07-18 02:01:30 +02005064 u32 tmp;
Rusty Russell3db1cd52011-12-19 13:56:45 +00005065 bool have_2ghz_phy = false, have_5ghz_phy = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04005066
5067 /* Do NOT do any device initialization here.
5068 * Do it in wireless_core_init() instead.
5069 * This function is for gathering basic information about the HW, only.
5070 * Also some structs may be set up here. But most likely you want to have
5071 * that in core_init(), too.
5072 */
5073
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005074#ifdef CONFIG_B43_SSB
5075 if (dev->dev->bus_type == B43_BUS_SSB &&
5076 dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI)
5077 pdev = dev->dev->sdev->bus->host_pci;
5078#endif
5079
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02005080 err = b43_bus_powerup(dev, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04005081 if (err) {
5082 b43err(wl, "Bus powerup failed\n");
5083 goto out;
5084 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005085
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005086 /* Get the PHY type. */
5087 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02005088#ifdef CONFIG_B43_BCMA
5089 case B43_BUS_BCMA:
Rafał Miłecki40c62262011-07-18 02:01:30 +02005090 tmp = bcma_aread32(dev->dev->bdev, BCMA_IOST);
5091 have_2ghz_phy = !!(tmp & B43_BCMA_IOST_2G_PHY);
5092 have_5ghz_phy = !!(tmp & B43_BCMA_IOST_5G_PHY);
Rafał Miłecki42c9a452011-07-06 15:45:27 +02005093 break;
5094#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005095#ifdef CONFIG_B43_SSB
5096 case B43_BUS_SSB:
5097 if (dev->dev->core_rev >= 5) {
Rafał Miłecki40c62262011-07-18 02:01:30 +02005098 tmp = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
5099 have_2ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_2GHZ_PHY);
5100 have_5ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_5GHZ_PHY);
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02005101 } else
5102 B43_WARN_ON(1);
5103 break;
5104#endif
5105 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005106
Michael Buesch96c755a2008-01-06 00:09:46 +01005107 dev->phy.gmode = have_2ghz_phy;
Rusty Russell3db1cd52011-12-19 13:56:45 +00005108 dev->phy.radio_on = true;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02005109 b43_wireless_core_reset(dev, dev->phy.gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04005110
5111 err = b43_phy_versioning(dev);
5112 if (err)
Michael Buesch21954c32007-09-27 15:31:40 +02005113 goto err_powerdown;
Michael Buesche4d6b792007-09-18 15:39:42 -04005114 /* Check if this device supports multiband. */
5115 if (!pdev ||
5116 (pdev->device != 0x4312 &&
5117 pdev->device != 0x4319 && pdev->device != 0x4324)) {
5118 /* No multiband support. */
Rusty Russell3db1cd52011-12-19 13:56:45 +00005119 have_2ghz_phy = false;
5120 have_5ghz_phy = false;
Michael Buesche4d6b792007-09-18 15:39:42 -04005121 switch (dev->phy.type) {
5122 case B43_PHYTYPE_A:
Rusty Russell3db1cd52011-12-19 13:56:45 +00005123 have_5ghz_phy = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04005124 break;
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02005125 case B43_PHYTYPE_LP: //FIXME not always!
Gábor Stefanik86b28922009-08-16 20:22:41 +02005126#if 0 //FIXME enabling 5GHz causes a NULL pointer dereference
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02005127 have_5ghz_phy = 1;
Gábor Stefanik86b28922009-08-16 20:22:41 +02005128#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04005129 case B43_PHYTYPE_G:
Michael Buesch96c755a2008-01-06 00:09:46 +01005130 case B43_PHYTYPE_N:
Rafał Miłecki8b9bda72011-07-07 18:58:24 +02005131 case B43_PHYTYPE_HT:
5132 case B43_PHYTYPE_LCN:
Rusty Russell3db1cd52011-12-19 13:56:45 +00005133 have_2ghz_phy = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04005134 break;
5135 default:
5136 B43_WARN_ON(1);
5137 }
5138 }
Michael Buesch96c755a2008-01-06 00:09:46 +01005139 if (dev->phy.type == B43_PHYTYPE_A) {
5140 /* FIXME */
5141 b43err(wl, "IEEE 802.11a devices are unsupported\n");
5142 err = -EOPNOTSUPP;
5143 goto err_powerdown;
5144 }
Michael Buesch2e35af12008-04-27 19:06:18 +02005145 if (1 /* disable A-PHY */) {
5146 /* FIXME: For now we disable the A-PHY on multi-PHY devices. */
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02005147 if (dev->phy.type != B43_PHYTYPE_N &&
5148 dev->phy.type != B43_PHYTYPE_LP) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00005149 have_2ghz_phy = true;
5150 have_5ghz_phy = false;
Michael Buesch2e35af12008-04-27 19:06:18 +02005151 }
5152 }
5153
Michael Bueschfb111372008-09-02 13:00:34 +02005154 err = b43_phy_allocate(dev);
5155 if (err)
5156 goto err_powerdown;
5157
Michael Buesch96c755a2008-01-06 00:09:46 +01005158 dev->phy.gmode = have_2ghz_phy;
Rafał Miłecki4da909e2011-06-02 01:07:12 +02005159 b43_wireless_core_reset(dev, dev->phy.gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04005160
5161 err = b43_validate_chipaccess(dev);
5162 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02005163 goto err_phy_free;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01005164 err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
Michael Buesche4d6b792007-09-18 15:39:42 -04005165 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02005166 goto err_phy_free;
Michael Buesche4d6b792007-09-18 15:39:42 -04005167
5168 /* Now set some default "current_dev" */
5169 if (!wl->current_dev)
5170 wl->current_dev = dev;
5171 INIT_WORK(&dev->restart_work, b43_chip_reset);
5172
Michael Bueschcb24f572008-09-03 12:12:20 +02005173 dev->phy.ops->switch_analog(dev, 0);
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02005174 b43_device_disable(dev, 0);
5175 b43_bus_may_powerdown(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005176
5177out:
5178 return err;
5179
Michael Bueschfb111372008-09-02 13:00:34 +02005180err_phy_free:
5181 b43_phy_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005182err_powerdown:
Rafał Miłecki24ca39d2011-05-18 02:06:43 +02005183 b43_bus_may_powerdown(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005184 return err;
5185}
5186
Rafał Miłecki482f0532011-05-18 02:06:36 +02005187static void b43_one_core_detach(struct b43_bus_dev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04005188{
5189 struct b43_wldev *wldev;
5190 struct b43_wl *wl;
5191
Michael Buesch3bf0a322008-05-22 16:32:16 +02005192 /* Do not cancel ieee80211-workqueue based work here.
5193 * See comment in b43_remove(). */
5194
Rafał Miłecki74abacb2011-07-06 15:45:28 +02005195 wldev = b43_bus_get_wldev(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005196 wl = wldev->wl;
Michael Buesche4d6b792007-09-18 15:39:42 -04005197 b43_debugfs_remove_device(wldev);
5198 b43_wireless_core_detach(wldev);
5199 list_del(&wldev->list);
5200 wl->nr_devs--;
Rafał Miłecki74abacb2011-07-06 15:45:28 +02005201 b43_bus_set_wldev(dev, NULL);
Michael Buesche4d6b792007-09-18 15:39:42 -04005202 kfree(wldev);
5203}
5204
Rafał Miłecki482f0532011-05-18 02:06:36 +02005205static int b43_one_core_attach(struct b43_bus_dev *dev, struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04005206{
5207 struct b43_wldev *wldev;
Michael Buesche4d6b792007-09-18 15:39:42 -04005208 int err = -ENOMEM;
5209
Michael Buesche4d6b792007-09-18 15:39:42 -04005210 wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
5211 if (!wldev)
5212 goto out;
5213
Linus Torvalds9e3bd912010-02-26 10:34:27 -08005214 wldev->use_pio = b43_modparam_pio;
Rafał Miłecki482f0532011-05-18 02:06:36 +02005215 wldev->dev = dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04005216 wldev->wl = wl;
5217 b43_set_status(wldev, B43_STAT_UNINIT);
5218 wldev->bad_frames_preempt = modparam_bad_frames_preempt;
Michael Buesche4d6b792007-09-18 15:39:42 -04005219 INIT_LIST_HEAD(&wldev->list);
5220
5221 err = b43_wireless_core_attach(wldev);
5222 if (err)
5223 goto err_kfree_wldev;
5224
5225 list_add(&wldev->list, &wl->devlist);
5226 wl->nr_devs++;
Rafał Miłecki74abacb2011-07-06 15:45:28 +02005227 b43_bus_set_wldev(dev, wldev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005228 b43_debugfs_add_device(wldev);
5229
5230 out:
5231 return err;
5232
5233 err_kfree_wldev:
5234 kfree(wldev);
5235 return err;
5236}
5237
Michael Buesch9fc38452008-04-19 16:53:00 +02005238#define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
5239 (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
5240 (pdev->device == _device) && \
5241 (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
5242 (pdev->subsystem_device == _subdevice) )
5243
Michael Buesche4d6b792007-09-18 15:39:42 -04005244static void b43_sprom_fixup(struct ssb_bus *bus)
5245{
Michael Buesch1855ba72008-04-18 20:51:41 +02005246 struct pci_dev *pdev;
5247
Michael Buesche4d6b792007-09-18 15:39:42 -04005248 /* boardflags workarounds */
5249 if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
Hauke Mehrtens5a20ef32012-04-29 02:04:06 +02005250 bus->chip_id == 0x4301 && bus->sprom.board_rev == 0x74)
Larry Finger95de2842007-11-09 16:57:18 -06005251 bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
Michael Buesche4d6b792007-09-18 15:39:42 -04005252 if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
Hauke Mehrtens5a20ef32012-04-29 02:04:06 +02005253 bus->boardinfo.type == 0x4E && bus->sprom.board_rev > 0x40)
Larry Finger95de2842007-11-09 16:57:18 -06005254 bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
Michael Buesch1855ba72008-04-18 20:51:41 +02005255 if (bus->bustype == SSB_BUSTYPE_PCI) {
5256 pdev = bus->host_pci;
Michael Buesch9fc38452008-04-19 16:53:00 +02005257 if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
Larry Finger430cd472008-08-14 18:57:11 -05005258 IS_PDEV(pdev, BROADCOM, 0x4320, DELL, 0x0003) ||
Larry Finger570bdfb2008-09-26 08:23:00 -05005259 IS_PDEV(pdev, BROADCOM, 0x4320, HP, 0x12f8) ||
Michael Buesch9fc38452008-04-19 16:53:00 +02005260 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
Larry Fingera58d4522008-08-10 10:19:33 -05005261 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0014) ||
Larry Finger3bb91bf2008-09-19 14:47:38 -05005262 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013) ||
5263 IS_PDEV(pdev, BROADCOM, 0x4320, MOTOROLA, 0x7010))
Michael Buesch1855ba72008-04-18 20:51:41 +02005264 bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
5265 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005266}
5267
Rafał Miłecki482f0532011-05-18 02:06:36 +02005268static void b43_wireless_exit(struct b43_bus_dev *dev, struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04005269{
5270 struct ieee80211_hw *hw = wl->hw;
5271
Rafał Miłecki482f0532011-05-18 02:06:36 +02005272 ssb_set_devtypedata(dev->sdev, NULL);
Michael Buesche4d6b792007-09-18 15:39:42 -04005273 ieee80211_free_hw(hw);
5274}
5275
Rafał Miłeckid1507052011-07-05 23:54:07 +02005276static struct b43_wl *b43_wireless_init(struct b43_bus_dev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04005277{
Rafał Miłeckid1507052011-07-05 23:54:07 +02005278 struct ssb_sprom *sprom = dev->bus_sprom;
Michael Buesche4d6b792007-09-18 15:39:42 -04005279 struct ieee80211_hw *hw;
5280 struct b43_wl *wl;
Rafał Miłecki2729df22011-07-18 22:45:58 +02005281 char chip_name[6];
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01005282 int queue_num;
Michael Buesche4d6b792007-09-18 15:39:42 -04005283
5284 hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
5285 if (!hw) {
5286 b43err(NULL, "Could not allocate ieee80211 device\n");
Rafał Miłecki0355a342011-05-17 14:00:01 +02005287 return ERR_PTR(-ENOMEM);
Michael Buesche4d6b792007-09-18 15:39:42 -04005288 }
Michael Buesch403a3a12009-06-08 21:04:57 +02005289 wl = hw_to_b43_wl(hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04005290
5291 /* fill hw info */
Johannes Berg605a0bd2008-07-15 10:10:01 +02005292 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
John W. Linvillef5c044e2010-04-30 15:37:00 -04005293 IEEE80211_HW_SIGNAL_DBM;
Bruno Randolf566bfe52008-05-08 19:15:40 +02005294
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -07005295 hw->wiphy->interface_modes =
5296 BIT(NL80211_IFTYPE_AP) |
5297 BIT(NL80211_IFTYPE_MESH_POINT) |
5298 BIT(NL80211_IFTYPE_STATION) |
5299 BIT(NL80211_IFTYPE_WDS) |
5300 BIT(NL80211_IFTYPE_ADHOC);
5301
Antonio Quartulli78f9c852012-04-01 00:35:40 +03005302 hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
5303
Oleksij Rempele64add22012-06-05 20:39:32 +02005304 wl->hw_registred = false;
Johannes Berge6a98542008-10-21 12:40:02 +02005305 hw->max_rates = 2;
Michael Buesche4d6b792007-09-18 15:39:42 -04005306 SET_IEEE80211_DEV(hw, dev->dev);
Larry Finger95de2842007-11-09 16:57:18 -06005307 if (is_valid_ether_addr(sprom->et1mac))
5308 SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
Michael Buesche4d6b792007-09-18 15:39:42 -04005309 else
Larry Finger95de2842007-11-09 16:57:18 -06005310 SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
Michael Buesche4d6b792007-09-18 15:39:42 -04005311
Michael Buesch403a3a12009-06-08 21:04:57 +02005312 /* Initialize struct b43_wl */
Michael Buesche4d6b792007-09-18 15:39:42 -04005313 wl->hw = hw;
Michael Buesche4d6b792007-09-18 15:39:42 -04005314 mutex_init(&wl->mutex);
Michael Buesch36dbd952009-09-04 22:51:29 +02005315 spin_lock_init(&wl->hardirq_lock);
Michael Buesche4d6b792007-09-18 15:39:42 -04005316 INIT_LIST_HEAD(&wl->devlist);
Michael Buescha82d9922008-04-04 21:40:06 +02005317 INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
Michael Buesch18c8ade2008-08-28 19:33:40 +02005318 INIT_WORK(&wl->txpower_adjust_work, b43_phy_txpower_adjust_work);
Michael Bueschf5d40ee2009-09-04 22:53:18 +02005319 INIT_WORK(&wl->tx_work, b43_tx_work);
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +01005320
5321 /* Initialize queues and flags. */
5322 for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
5323 skb_queue_head_init(&wl->tx_queue[queue_num]);
5324 wl->tx_queue_stopped[queue_num] = 0;
5325 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005326
Rafał Miłecki2729df22011-07-18 22:45:58 +02005327 snprintf(chip_name, ARRAY_SIZE(chip_name),
5328 (dev->chip_id > 0x9999) ? "%d" : "%04X", dev->chip_id);
5329 b43info(wl, "Broadcom %s WLAN found (core revision %u)\n", chip_name,
5330 dev->core_rev);
Rafał Miłecki0355a342011-05-17 14:00:01 +02005331 return wl;
Michael Buesche4d6b792007-09-18 15:39:42 -04005332}
5333
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005334#ifdef CONFIG_B43_BCMA
5335static int b43_bcma_probe(struct bcma_device *core)
Michael Buesche4d6b792007-09-18 15:39:42 -04005336{
Rafał Miłecki397915c2011-07-06 19:03:46 +02005337 struct b43_bus_dev *dev;
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005338 struct b43_wl *wl;
5339 int err;
Rafał Miłecki397915c2011-07-06 19:03:46 +02005340
5341 dev = b43_bus_dev_bcma_init(core);
5342 if (!dev)
5343 return -ENODEV;
5344
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005345 wl = b43_wireless_init(dev);
5346 if (IS_ERR(wl)) {
5347 err = PTR_ERR(wl);
5348 goto bcma_out;
5349 }
5350
5351 err = b43_one_core_attach(dev, wl);
5352 if (err)
5353 goto bcma_err_wireless_exit;
5354
Larry Finger6b6fa582012-03-08 22:27:46 -06005355 /* setup and start work to load firmware */
5356 INIT_WORK(&wl->firmware_load, b43_request_firmware);
5357 schedule_work(&wl->firmware_load);
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005358
5359bcma_out:
5360 return err;
5361
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005362bcma_err_wireless_exit:
5363 ieee80211_free_hw(wl->hw);
5364 return err;
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005365}
5366
5367static void b43_bcma_remove(struct bcma_device *core)
5368{
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005369 struct b43_wldev *wldev = bcma_get_drvdata(core);
5370 struct b43_wl *wl = wldev->wl;
5371
5372 /* We must cancel any work here before unregistering from ieee80211,
5373 * as the ieee80211 unreg will destroy the workqueue. */
5374 cancel_work_sync(&wldev->restart_work);
5375
Oleksij Rempele64add22012-06-05 20:39:32 +02005376 B43_WARN_ON(!wl);
5377 if (wl->current_dev == wldev && wl->hw_registred) {
Oleksij Rempele64add22012-06-05 20:39:32 +02005378 b43_leds_stop(wldev);
5379 ieee80211_unregister_hw(wl->hw);
5380 }
Rafał Miłecki24aad3f2011-07-20 20:02:39 +02005381
5382 b43_one_core_detach(wldev->dev);
5383
5384 b43_leds_unregister(wl);
5385
5386 ieee80211_free_hw(wl->hw);
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005387}
5388
5389static struct bcma_driver b43_bcma_driver = {
5390 .name = KBUILD_MODNAME,
5391 .id_table = b43_bcma_tbl,
5392 .probe = b43_bcma_probe,
5393 .remove = b43_bcma_remove,
5394};
5395#endif
5396
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005397#ifdef CONFIG_B43_SSB
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005398static
5399int b43_ssb_probe(struct ssb_device *sdev, const struct ssb_device_id *id)
Michael Buesche4d6b792007-09-18 15:39:42 -04005400{
Rafał Miłecki482f0532011-05-18 02:06:36 +02005401 struct b43_bus_dev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04005402 struct b43_wl *wl;
5403 int err;
5404 int first = 0;
5405
Rafał Miłecki482f0532011-05-18 02:06:36 +02005406 dev = b43_bus_dev_ssb_init(sdev);
Dan Carpenter5b49b352011-06-09 10:09:34 +03005407 if (!dev)
5408 return -ENOMEM;
Rafał Miłecki482f0532011-05-18 02:06:36 +02005409
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005410 wl = ssb_get_devtypedata(sdev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005411 if (!wl) {
5412 /* Probing the first core. Must setup common struct b43_wl */
5413 first = 1;
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005414 b43_sprom_fixup(sdev->bus);
Rafał Miłeckid1507052011-07-05 23:54:07 +02005415 wl = b43_wireless_init(dev);
Rafał Miłecki0355a342011-05-17 14:00:01 +02005416 if (IS_ERR(wl)) {
5417 err = PTR_ERR(wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04005418 goto out;
Rafał Miłecki0355a342011-05-17 14:00:01 +02005419 }
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005420 ssb_set_devtypedata(sdev, wl);
5421 B43_WARN_ON(ssb_get_devtypedata(sdev) != wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04005422 }
5423 err = b43_one_core_attach(dev, wl);
5424 if (err)
5425 goto err_wireless_exit;
5426
Larry Finger6b6fa582012-03-08 22:27:46 -06005427 /* setup and start work to load firmware */
5428 INIT_WORK(&wl->firmware_load, b43_request_firmware);
5429 schedule_work(&wl->firmware_load);
Michael Buesche4d6b792007-09-18 15:39:42 -04005430
5431 out:
5432 return err;
5433
Michael Buesche4d6b792007-09-18 15:39:42 -04005434 err_wireless_exit:
5435 if (first)
5436 b43_wireless_exit(dev, wl);
5437 return err;
5438}
5439
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005440static void b43_ssb_remove(struct ssb_device *sdev)
Michael Buesche4d6b792007-09-18 15:39:42 -04005441{
Rafał Miłeckiaa634182011-05-18 02:06:35 +02005442 struct b43_wl *wl = ssb_get_devtypedata(sdev);
5443 struct b43_wldev *wldev = ssb_get_drvdata(sdev);
Pavel Roskine61b52d2011-07-22 18:07:13 -04005444 struct b43_bus_dev *dev = wldev->dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04005445
Michael Buesch3bf0a322008-05-22 16:32:16 +02005446 /* We must cancel any work here before unregistering from ieee80211,
5447 * as the ieee80211 unreg will destroy the workqueue. */
5448 cancel_work_sync(&wldev->restart_work);
5449
Michael Buesche4d6b792007-09-18 15:39:42 -04005450 B43_WARN_ON(!wl);
Oleksij Rempele64add22012-06-05 20:39:32 +02005451 if (wl->current_dev == wldev && wl->hw_registred) {
Albert Herranz82905ac2009-09-16 00:26:19 +02005452 b43_leds_stop(wldev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005453 ieee80211_unregister_hw(wl->hw);
Michael Buesch403a3a12009-06-08 21:04:57 +02005454 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005455
Pavel Roskine61b52d2011-07-22 18:07:13 -04005456 b43_one_core_detach(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04005457
5458 if (list_empty(&wl->devlist)) {
Michael Buesch727c9882009-10-01 15:54:32 +02005459 b43_leds_unregister(wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04005460 /* Last core on the chip unregistered.
5461 * We can destroy common struct b43_wl.
5462 */
Pavel Roskine61b52d2011-07-22 18:07:13 -04005463 b43_wireless_exit(dev, wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04005464 }
5465}
5466
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005467static struct ssb_driver b43_ssb_driver = {
5468 .name = KBUILD_MODNAME,
5469 .id_table = b43_ssb_tbl,
5470 .probe = b43_ssb_probe,
5471 .remove = b43_ssb_remove,
5472};
5473#endif /* CONFIG_B43_SSB */
5474
Michael Buesche4d6b792007-09-18 15:39:42 -04005475/* Perform a hardware reset. This can be called from any context. */
5476void b43_controller_restart(struct b43_wldev *dev, const char *reason)
5477{
5478 /* Must avoid requeueing, if we are in shutdown. */
5479 if (b43_status(dev) < B43_STAT_INITIALIZED)
5480 return;
5481 b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04005482 ieee80211_queue_work(dev->wl->hw, &dev->restart_work);
Michael Buesche4d6b792007-09-18 15:39:42 -04005483}
5484
Michael Buesch26bc7832008-02-09 00:18:35 +01005485static void b43_print_driverinfo(void)
5486{
5487 const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005488 *feat_leds = "", *feat_sdio = "";
Michael Buesch26bc7832008-02-09 00:18:35 +01005489
5490#ifdef CONFIG_B43_PCI_AUTOSELECT
5491 feat_pci = "P";
5492#endif
5493#ifdef CONFIG_B43_PCMCIA
5494 feat_pcmcia = "M";
5495#endif
Rafał Miłecki692d2c02010-12-07 21:56:00 +01005496#ifdef CONFIG_B43_PHY_N
Michael Buesch26bc7832008-02-09 00:18:35 +01005497 feat_nphy = "N";
5498#endif
5499#ifdef CONFIG_B43_LEDS
5500 feat_leds = "L";
5501#endif
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005502#ifdef CONFIG_B43_SDIO
5503 feat_sdio = "S";
5504#endif
Michael Buesch26bc7832008-02-09 00:18:35 +01005505 printk(KERN_INFO "Broadcom 43xx driver loaded "
Michael Büsch8b0be902011-08-21 17:24:47 +02005506 "[ Features: %s%s%s%s%s ]\n",
Michael Buesch26bc7832008-02-09 00:18:35 +01005507 feat_pci, feat_pcmcia, feat_nphy,
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005508 feat_leds, feat_sdio);
Michael Buesch26bc7832008-02-09 00:18:35 +01005509}
5510
Michael Buesche4d6b792007-09-18 15:39:42 -04005511static int __init b43_init(void)
5512{
5513 int err;
5514
5515 b43_debugfs_init();
5516 err = b43_pcmcia_init();
5517 if (err)
5518 goto err_dfs_exit;
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005519 err = b43_sdio_init();
Michael Buesche4d6b792007-09-18 15:39:42 -04005520 if (err)
5521 goto err_pcmcia_exit;
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005522#ifdef CONFIG_B43_BCMA
5523 err = bcma_driver_register(&b43_bcma_driver);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005524 if (err)
5525 goto err_sdio_exit;
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005526#endif
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005527#ifdef CONFIG_B43_SSB
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005528 err = ssb_driver_register(&b43_ssb_driver);
5529 if (err)
5530 goto err_bcma_driver_exit;
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005531#endif
Michael Buesch26bc7832008-02-09 00:18:35 +01005532 b43_print_driverinfo();
Michael Buesche4d6b792007-09-18 15:39:42 -04005533
5534 return err;
5535
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005536#ifdef CONFIG_B43_SSB
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005537err_bcma_driver_exit:
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005538#endif
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005539#ifdef CONFIG_B43_BCMA
5540 bcma_driver_unregister(&b43_bcma_driver);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005541err_sdio_exit:
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005542#endif
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005543 b43_sdio_exit();
Michael Buesche4d6b792007-09-18 15:39:42 -04005544err_pcmcia_exit:
5545 b43_pcmcia_exit();
5546err_dfs_exit:
5547 b43_debugfs_exit();
5548 return err;
5549}
5550
5551static void __exit b43_exit(void)
5552{
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005553#ifdef CONFIG_B43_SSB
Michael Buesche4d6b792007-09-18 15:39:42 -04005554 ssb_driver_unregister(&b43_ssb_driver);
Rafał Miłeckiaec7ffd2011-06-14 08:18:59 +02005555#endif
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02005556#ifdef CONFIG_B43_BCMA
5557 bcma_driver_unregister(&b43_bcma_driver);
5558#endif
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005559 b43_sdio_exit();
Michael Buesche4d6b792007-09-18 15:39:42 -04005560 b43_pcmcia_exit();
5561 b43_debugfs_exit();
5562}
5563
5564module_init(b43_init)
5565module_exit(b43_exit)