blob: 1b9f5ebba44fd7eccbc2a292f767c2b302864341 [file] [log] [blame]
Jarkko Nikula2e747962008-04-25 13:55:19 +02001/*
2 * omap-mcbsp.c -- OMAP ALSA SoC DAI driver using McBSP port
3 *
4 * Copyright (C) 2008 Nokia Corporation
5 *
Jarkko Nikula7ec41ee2011-08-11 15:44:57 +03006 * Contact: Jarkko Nikula <jarkko.nikula@bitmer.com>
Peter Ujfalusi56a87422011-05-03 18:14:06 +03007 * Peter Ujfalusi <peter.ujfalusi@ti.com>
Jarkko Nikula2e747962008-04-25 13:55:19 +02008 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * version 2 as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
21 * 02110-1301 USA
22 *
23 */
24
25#include <linux/init.h>
26#include <linux/module.h>
27#include <linux/device.h>
Peter Ujfalusi2ee65952012-02-14 14:52:42 +020028#include <linux/pm_runtime.h>
Peter Ujfalusi11dd5862012-08-16 16:41:08 +030029#include <linux/of.h>
30#include <linux/of_device.h>
Jarkko Nikula2e747962008-04-25 13:55:19 +020031#include <sound/core.h>
32#include <sound/pcm.h>
33#include <sound/pcm_params.h>
34#include <sound/initval.h>
35#include <sound/soc.h>
36
Tony Lindgrence491cf2009-10-20 09:40:47 -070037#include <plat/dma.h>
38#include <plat/mcbsp.h>
Peter Ujfalusi219f4312012-02-03 13:11:47 +020039#include "mcbsp.h"
Jarkko Nikula2e747962008-04-25 13:55:19 +020040#include "omap-mcbsp.h"
41#include "omap-pcm.h"
42
Jarkko Nikula0b604852008-11-12 17:05:51 +020043#define OMAP_MCBSP_RATES (SNDRV_PCM_RATE_8000_96000)
Jarkko Nikula2e747962008-04-25 13:55:19 +020044
Ilkka Koskinen83905c12010-02-22 12:21:12 +000045#define OMAP_MCBSP_SOC_SINGLE_S16_EXT(xname, xmin, xmax, \
46 xhandler_get, xhandler_put) \
47{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
48 .info = omap_mcbsp_st_info_volsw, \
49 .get = xhandler_get, .put = xhandler_put, \
50 .private_value = (unsigned long) &(struct soc_mixer_control) \
51 {.min = xmin, .max = xmax} }
52
Peter Ujfalusi219f4312012-02-03 13:11:47 +020053enum {
54 OMAP_MCBSP_WORD_8 = 0,
55 OMAP_MCBSP_WORD_12,
56 OMAP_MCBSP_WORD_16,
57 OMAP_MCBSP_WORD_20,
58 OMAP_MCBSP_WORD_24,
59 OMAP_MCBSP_WORD_32,
60};
61
Jarkko Nikula2e747962008-04-25 13:55:19 +020062/*
63 * Stream DMA parameters. DMA request line and port address are set runtime
64 * since they are different between OMAP1 and later OMAPs
65 */
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030066static void omap_mcbsp_set_threshold(struct snd_pcm_substream *substream)
67{
68 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000069 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
Peter Ujfalusi45656b42012-02-14 18:20:58 +020070 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusicf80e152010-07-29 09:51:27 +030071 struct omap_pcm_dma_data *dma_data;
Peter Ujfalusi3f024032010-06-03 07:39:35 +030072 int words;
Eduardo Valentina0a499c2009-08-20 16:18:26 +030073
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000074 dma_data = snd_soc_dai_get_dma_data(rtd->cpu_dai, substream);
Peter Ujfalusicf80e152010-07-29 09:51:27 +030075
Peter Ujfalusi778a17c2012-03-15 12:20:32 +020076 /*
77 * Configure McBSP threshold based on either:
78 * packet_size, when the sDMA is in packet mode, or based on the
79 * period size in THRESHOLD mode, otherwise use McBSP threshold = 1
80 * for mono streams.
81 */
82 if (dma_data->packet_size)
83 words = dma_data->packet_size;
84 else if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD)
85 words = snd_pcm_lib_period_bytes(substream) /
86 (mcbsp->wlen / 8);
Eduardo Valentina0a499c2009-08-20 16:18:26 +030087 else
Peter Ujfalusi3f024032010-06-03 07:39:35 +030088 words = 1;
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030089
90 /* Configure McBSP internal buffer usage */
91 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi45656b42012-02-14 18:20:58 +020092 omap_mcbsp_set_tx_threshold(mcbsp, words);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030093 else
Peter Ujfalusi45656b42012-02-14 18:20:58 +020094 omap_mcbsp_set_rx_threshold(mcbsp, words);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030095}
96
Peter Ujfalusiddc29b02010-06-03 07:39:36 +030097static int omap_mcbsp_hwrule_min_buffersize(struct snd_pcm_hw_params *params,
98 struct snd_pcm_hw_rule *rule)
99{
100 struct snd_interval *buffer_size = hw_param_interval(params,
101 SNDRV_PCM_HW_PARAM_BUFFER_SIZE);
102 struct snd_interval *channels = hw_param_interval(params,
103 SNDRV_PCM_HW_PARAM_CHANNELS);
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200104 struct omap_mcbsp *mcbsp = rule->private;
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300105 struct snd_interval frames;
106 int size;
107
108 snd_interval_any(&frames);
Peter Ujfalusicb40b632012-02-13 16:26:54 +0200109 size = mcbsp->pdata->buffer_size;
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300110
111 frames.min = size / channels->min;
112 frames.integer = 1;
113 return snd_interval_refine(buffer_size, &frames);
114}
115
Mark Browndee89c42008-11-18 22:11:38 +0000116static int omap_mcbsp_dai_startup(struct snd_pcm_substream *substream,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000117 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200118{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200119 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200120 int err = 0;
121
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300122 if (!cpu_dai->active)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200123 err = omap_mcbsp_request(mcbsp);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300124
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300125 /*
126 * OMAP3 McBSP FIFO is word structured.
127 * McBSP2 has 1024 + 256 = 1280 word long buffer,
128 * McBSP1,3,4,5 has 128 word long buffer
129 * This means that the size of the FIFO depends on the sample format.
130 * For example on McBSP3:
131 * 16bit samples: size is 128 * 2 = 256 bytes
132 * 32bit samples: size is 128 * 4 = 512 bytes
133 * It is simpler to place constraint for buffer and period based on
134 * channels.
135 * McBSP3 as example again (16 or 32 bit samples):
136 * 1 channel (mono): size is 128 frames (128 words)
137 * 2 channels (stereo): size is 128 / 2 = 64 frames (2 * 64 words)
138 * 4 channels: size is 128 / 4 = 32 frames (4 * 32 words)
139 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200140 if (mcbsp->pdata->buffer_size) {
Jarkko Nikula69849922009-03-27 15:32:01 +0200141 /*
Peter Ujfalusi998a8a62010-07-29 09:51:28 +0300142 * Rule for the buffer size. We should not allow
Peter Ujfalusice37f5e2012-03-20 11:47:36 +0200143 * smaller buffer than the FIFO size to avoid underruns.
144 * This applies only for the playback stream.
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300145 */
Peter Ujfalusice37f5e2012-03-20 11:47:36 +0200146 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
147 snd_pcm_hw_rule_add(substream->runtime, 0,
148 SNDRV_PCM_HW_PARAM_BUFFER_SIZE,
149 omap_mcbsp_hwrule_min_buffersize,
150 mcbsp,
151 SNDRV_PCM_HW_PARAM_CHANNELS, -1);
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300152
Peter Ujfalusi998a8a62010-07-29 09:51:28 +0300153 /* Make sure, that the period size is always even */
154 snd_pcm_hw_constraint_step(substream->runtime, 0,
155 SNDRV_PCM_HW_PARAM_PERIOD_SIZE, 2);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300156 }
Jarkko Nikula2e747962008-04-25 13:55:19 +0200157
158 return err;
159}
160
Mark Browndee89c42008-11-18 22:11:38 +0000161static void omap_mcbsp_dai_shutdown(struct snd_pcm_substream *substream,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000162 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200163{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200164 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200165
166 if (!cpu_dai->active) {
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200167 omap_mcbsp_free(mcbsp);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200168 mcbsp->configured = 0;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200169 }
170}
171
Mark Browndee89c42008-11-18 22:11:38 +0000172static int omap_mcbsp_dai_trigger(struct snd_pcm_substream *substream, int cmd,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000173 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200174{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200175 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300176 int err = 0, play = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200177
178 switch (cmd) {
179 case SNDRV_PCM_TRIGGER_START:
180 case SNDRV_PCM_TRIGGER_RESUME:
181 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200182 mcbsp->active++;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200183 omap_mcbsp_start(mcbsp, play, !play);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200184 break;
185
186 case SNDRV_PCM_TRIGGER_STOP:
187 case SNDRV_PCM_TRIGGER_SUSPEND:
188 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200189 omap_mcbsp_stop(mcbsp, play, !play);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200190 mcbsp->active--;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200191 break;
192 default:
193 err = -EINVAL;
194 }
195
196 return err;
197}
198
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200199static snd_pcm_sframes_t omap_mcbsp_dai_delay(
200 struct snd_pcm_substream *substream,
201 struct snd_soc_dai *dai)
202{
203 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000204 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200205 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200206 u16 fifo_use;
207 snd_pcm_sframes_t delay;
208
209 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200210 fifo_use = omap_mcbsp_get_tx_delay(mcbsp);
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200211 else
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200212 fifo_use = omap_mcbsp_get_rx_delay(mcbsp);
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200213
214 /*
215 * Divide the used locations with the channel count to get the
216 * FIFO usage in samples (don't care about partial samples in the
217 * buffer).
218 */
219 delay = fifo_use / substream->runtime->channels;
220
221 return delay;
222}
223
Jarkko Nikula2e747962008-04-25 13:55:19 +0200224static int omap_mcbsp_dai_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +0000225 struct snd_pcm_hw_params *params,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000226 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200227{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200228 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200229 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
Peter Ujfalusi81ec0272010-07-29 09:51:26 +0300230 struct omap_pcm_dma_data *dma_data;
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300231 int wlen, channels, wpf, sync_mode = OMAP_DMA_SYNC_ELEMENT;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300232 int pkt_size = 0;
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000233 unsigned int format, div, framesize, master;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200234
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200235 dma_data = &mcbsp->dma_data[substream->stream];
Peter Ujfalusi778a17c2012-03-15 12:20:32 +0200236 channels = params_channels(params);
Kishon Vijay Abraham I2686e072011-02-24 15:16:56 +0530237
Sergey Lapind98508a2010-05-13 19:48:16 +0400238 switch (params_format(params)) {
239 case SNDRV_PCM_FORMAT_S16_LE:
Peter Ujfalusi81ec0272010-07-29 09:51:26 +0300240 dma_data->data_type = OMAP_DMA_DATA_TYPE_S16;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300241 wlen = 16;
Sergey Lapind98508a2010-05-13 19:48:16 +0400242 break;
243 case SNDRV_PCM_FORMAT_S32_LE:
Peter Ujfalusi81ec0272010-07-29 09:51:26 +0300244 dma_data->data_type = OMAP_DMA_DATA_TYPE_S32;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300245 wlen = 32;
Sergey Lapind98508a2010-05-13 19:48:16 +0400246 break;
247 default:
248 return -EINVAL;
249 }
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200250 if (mcbsp->pdata->buffer_size) {
Peter Ujfalusi15d01432010-07-29 09:51:25 +0300251 dma_data->set_threshold = omap_mcbsp_set_threshold;
Peter Ujfalusicb40b632012-02-13 16:26:54 +0200252 if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD) {
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300253 int period_words, max_thrsh;
254
255 period_words = params_period_bytes(params) / (wlen / 8);
256 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusicb40b632012-02-13 16:26:54 +0200257 max_thrsh = mcbsp->max_tx_thres;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300258 else
Peter Ujfalusicb40b632012-02-13 16:26:54 +0200259 max_thrsh = mcbsp->max_rx_thres;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300260 /*
261 * If the period contains less or equal number of words,
262 * we are using the original threshold mode setup:
263 * McBSP threshold = sDMA frame size = period_size
264 * Otherwise we switch to sDMA packet mode:
265 * McBSP threshold = sDMA packet size
266 * sDMA frame size = period size
267 */
268 if (period_words > max_thrsh) {
269 int divider = 0;
270
271 /*
272 * Look for the biggest threshold value, which
273 * divides the period size evenly.
274 */
275 divider = period_words / max_thrsh;
276 if (period_words % max_thrsh)
277 divider++;
278 while (period_words % divider &&
279 divider < period_words)
280 divider++;
281 if (divider == period_words)
282 return -EINVAL;
283
284 pkt_size = period_words / divider;
285 sync_mode = OMAP_DMA_SYNC_PACKET;
286 } else {
287 sync_mode = OMAP_DMA_SYNC_FRAME;
288 }
Peter Ujfalusi778a17c2012-03-15 12:20:32 +0200289 } else if (channels > 1) {
290 /* Use packet mode for non mono streams */
291 pkt_size = channels;
292 sync_mode = OMAP_DMA_SYNC_PACKET;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300293 }
Peter Ujfalusi15d01432010-07-29 09:51:25 +0300294 }
295
Peter Ujfalusi15d01432010-07-29 09:51:25 +0300296 dma_data->sync_mode = sync_mode;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300297 dma_data->packet_size = pkt_size;
Daniel Mackfd23b7d2010-03-19 14:52:55 +0000298
Peter Ujfalusi81ec0272010-07-29 09:51:26 +0300299 snd_soc_dai_set_dma_data(cpu_dai, substream, dma_data);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200300
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200301 if (mcbsp->configured) {
Jarkko Nikula2e747962008-04-25 13:55:19 +0200302 /* McBSP already configured by another stream */
303 return 0;
304 }
305
Jarkko Nikula4dd04172011-09-30 16:07:44 +0300306 regs->rcr2 &= ~(RPHASE | RFRLEN2(0x7f) | RWDLEN2(7));
307 regs->xcr2 &= ~(RPHASE | XFRLEN2(0x7f) | XWDLEN2(7));
308 regs->rcr1 &= ~(RFRLEN1(0x7f) | RWDLEN1(7));
309 regs->xcr1 &= ~(XFRLEN1(0x7f) | XWDLEN1(7));
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200310 format = mcbsp->fmt & SND_SOC_DAIFMT_FORMAT_MASK;
Peter Ujfalusi778a17c2012-03-15 12:20:32 +0200311 wpf = channels;
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200312 if (channels == 2 && (format == SND_SOC_DAIFMT_I2S ||
313 format == SND_SOC_DAIFMT_LEFT_J)) {
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000314 /* Use dual-phase frames */
315 regs->rcr2 |= RPHASE;
316 regs->xcr2 |= XPHASE;
317 /* Set 1 word per (McBSP) frame for phase1 and phase2 */
318 wpf--;
319 regs->rcr2 |= RFRLEN2(wpf - 1);
320 regs->xcr2 |= XFRLEN2(wpf - 1);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200321 }
322
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000323 regs->rcr1 |= RFRLEN1(wpf - 1);
324 regs->xcr1 |= XFRLEN1(wpf - 1);
325
Jarkko Nikula2e747962008-04-25 13:55:19 +0200326 switch (params_format(params)) {
327 case SNDRV_PCM_FORMAT_S16_LE:
328 /* Set word lengths */
329 regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_16);
330 regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_16);
331 regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_16);
332 regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_16);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200333 break;
Sergey Lapind98508a2010-05-13 19:48:16 +0400334 case SNDRV_PCM_FORMAT_S32_LE:
335 /* Set word lengths */
Sergey Lapind98508a2010-05-13 19:48:16 +0400336 regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_32);
337 regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_32);
338 regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_32);
339 regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_32);
340 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200341 default:
342 /* Unsupported PCM format */
343 return -EINVAL;
344 }
345
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000346 /* In McBSP master modes, FRAME (i.e. sample rate) is generated
347 * by _counting_ BCLKs. Calculate frame size in BCLKs */
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200348 master = mcbsp->fmt & SND_SOC_DAIFMT_MASTER_MASK;
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000349 if (master == SND_SOC_DAIFMT_CBS_CFS) {
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200350 div = mcbsp->clk_div ? mcbsp->clk_div : 1;
351 framesize = (mcbsp->in_freq / div) / params_rate(params);
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000352
353 if (framesize < wlen * channels) {
354 printk(KERN_ERR "%s: not enough bandwidth for desired rate and "
355 "channels\n", __func__);
356 return -EINVAL;
357 }
358 } else
359 framesize = wlen * channels;
360
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300361 /* Set FS period and length in terms of bit clock periods */
Jarkko Nikula4dd04172011-09-30 16:07:44 +0300362 regs->srgr2 &= ~FPER(0xfff);
363 regs->srgr1 &= ~FWID(0xff);
Peter Ujfalusic29b2062009-04-15 15:38:55 +0300364 switch (format) {
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300365 case SND_SOC_DAIFMT_I2S:
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200366 case SND_SOC_DAIFMT_LEFT_J:
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000367 regs->srgr2 |= FPER(framesize - 1);
368 regs->srgr1 |= FWID((framesize >> 1) - 1);
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300369 break;
Peter Ujfalusi3ba191c2009-04-15 15:38:56 +0300370 case SND_SOC_DAIFMT_DSP_A:
Jarkko Nikulabd258672008-12-22 10:21:36 +0200371 case SND_SOC_DAIFMT_DSP_B:
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000372 regs->srgr2 |= FPER(framesize - 1);
Jarkko Nikula36ce8582009-04-15 13:48:16 +0300373 regs->srgr1 |= FWID(0);
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300374 break;
375 }
376
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200377 omap_mcbsp_config(mcbsp, &mcbsp->cfg_regs);
378 mcbsp->wlen = wlen;
379 mcbsp->configured = 1;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200380
381 return 0;
382}
383
384/*
385 * This must be called before _set_clkdiv and _set_sysclk since McBSP register
386 * cache is initialized here
387 */
Liam Girdwood8687eb82008-07-07 16:08:07 +0100388static int omap_mcbsp_dai_set_dai_fmt(struct snd_soc_dai *cpu_dai,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200389 unsigned int fmt)
390{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200391 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200392 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300393 bool inv_fs = false;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200394
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200395 if (mcbsp->configured)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200396 return 0;
397
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200398 mcbsp->fmt = fmt;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200399 memset(regs, 0, sizeof(*regs));
400 /* Generic McBSP register settings */
401 regs->spcr2 |= XINTM(3) | FREE;
402 regs->spcr1 |= RINTM(3);
Peter Ujfalusidc26df52012-08-16 16:41:06 +0300403 /* RFIG and XFIG are not defined in 2430 and on OMAP3+ */
404 if (!mcbsp->pdata->has_ccr) {
Eero Nurkkalac721bbd2009-08-20 16:18:23 +0300405 regs->rcr2 |= RFIG;
406 regs->xcr2 |= XFIG;
407 }
Peter Ujfalusidc26df52012-08-16 16:41:06 +0300408
409 /* Configure XCCR/RCCR only for revisions which have ccr registers */
410 if (mcbsp->pdata->has_ccr) {
Jarkko Nikula32080af2009-08-23 12:24:26 +0300411 regs->xccr = DXENDLY(1) | XDMAEN | XDISABLE;
412 regs->rccr = RFULL_CYCLE | RDMAEN | RDISABLE;
Misael Lopez Cruzef390c02009-01-29 13:29:46 +0200413 }
Jarkko Nikula2e747962008-04-25 13:55:19 +0200414
415 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
416 case SND_SOC_DAIFMT_I2S:
417 /* 1-bit data delay */
418 regs->rcr2 |= RDATDLY(1);
419 regs->xcr2 |= XDATDLY(1);
420 break;
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200421 case SND_SOC_DAIFMT_LEFT_J:
422 /* 0-bit data delay */
423 regs->rcr2 |= RDATDLY(0);
424 regs->xcr2 |= XDATDLY(0);
425 regs->spcr1 |= RJUST(2);
426 /* Invert FS polarity configuration */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300427 inv_fs = true;
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200428 break;
Peter Ujfalusi3ba191c2009-04-15 15:38:56 +0300429 case SND_SOC_DAIFMT_DSP_A:
430 /* 1-bit data delay */
431 regs->rcr2 |= RDATDLY(1);
432 regs->xcr2 |= XDATDLY(1);
433 /* Invert FS polarity configuration */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300434 inv_fs = true;
Peter Ujfalusi3ba191c2009-04-15 15:38:56 +0300435 break;
Jarkko Nikulabd258672008-12-22 10:21:36 +0200436 case SND_SOC_DAIFMT_DSP_B:
Arun KS3336c5b2008-10-02 15:07:06 +0530437 /* 0-bit data delay */
438 regs->rcr2 |= RDATDLY(0);
439 regs->xcr2 |= XDATDLY(0);
Jarkko Nikula36ce8582009-04-15 13:48:16 +0300440 /* Invert FS polarity configuration */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300441 inv_fs = true;
Arun KS3336c5b2008-10-02 15:07:06 +0530442 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200443 default:
444 /* Unsupported data format */
445 return -EINVAL;
446 }
447
448 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
449 case SND_SOC_DAIFMT_CBS_CFS:
450 /* McBSP master. Set FS and bit clocks as outputs */
451 regs->pcr0 |= FSXM | FSRM |
452 CLKXM | CLKRM;
453 /* Sample rate generator drives the FS */
454 regs->srgr2 |= FSGM;
455 break;
456 case SND_SOC_DAIFMT_CBM_CFM:
457 /* McBSP slave */
458 break;
459 default:
460 /* Unsupported master/slave configuration */
461 return -EINVAL;
462 }
463
464 /* Set bit clock (CLKX/CLKR) and FS polarities */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300465 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
Jarkko Nikula2e747962008-04-25 13:55:19 +0200466 case SND_SOC_DAIFMT_NB_NF:
467 /*
468 * Normal BCLK + FS.
469 * FS active low. TX data driven on falling edge of bit clock
470 * and RX data sampled on rising edge of bit clock.
471 */
472 regs->pcr0 |= FSXP | FSRP |
473 CLKXP | CLKRP;
474 break;
475 case SND_SOC_DAIFMT_NB_IF:
476 regs->pcr0 |= CLKXP | CLKRP;
477 break;
478 case SND_SOC_DAIFMT_IB_NF:
479 regs->pcr0 |= FSXP | FSRP;
480 break;
481 case SND_SOC_DAIFMT_IB_IF:
482 break;
483 default:
484 return -EINVAL;
485 }
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300486 if (inv_fs == true)
487 regs->pcr0 ^= FSXP | FSRP;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200488
489 return 0;
490}
491
Liam Girdwood8687eb82008-07-07 16:08:07 +0100492static int omap_mcbsp_dai_set_clkdiv(struct snd_soc_dai *cpu_dai,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200493 int div_id, int div)
494{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200495 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200496 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200497
498 if (div_id != OMAP_MCBSP_CLKGDV)
499 return -ENODEV;
500
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200501 mcbsp->clk_div = div;
Jarkko Nikula4dd04172011-09-30 16:07:44 +0300502 regs->srgr1 &= ~CLKGDV(0xff);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200503 regs->srgr1 |= CLKGDV(div - 1);
504
505 return 0;
506}
507
Liam Girdwood8687eb82008-07-07 16:08:07 +0100508static int omap_mcbsp_dai_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200509 int clk_id, unsigned int freq,
510 int dir)
511{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200512 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200513 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200514 int err = 0;
515
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200516 if (mcbsp->active) {
517 if (freq == mcbsp->in_freq)
Jarkko Nikula34c86982011-09-23 11:19:13 +0300518 return 0;
519 else
520 return -EBUSY;
Peter Ujfalusi141947e2011-09-26 10:56:42 +0300521 }
Jarkko Nikula34c86982011-09-23 11:19:13 +0300522
Peter Ujfalusi8fef6262012-08-16 16:41:04 +0300523 mcbsp->in_freq = freq;
524 regs->srgr2 &= ~CLKSM;
525 regs->pcr0 &= ~SCLKME;
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000526
Jarkko Nikula2e747962008-04-25 13:55:19 +0200527 switch (clk_id) {
528 case OMAP_MCBSP_SYSCLK_CLK:
529 regs->srgr2 |= CLKSM;
530 break;
531 case OMAP_MCBSP_SYSCLK_CLKS_FCLK:
Paul Walmsleyd1358652010-10-08 11:40:19 -0600532 if (cpu_class_is_omap1()) {
533 err = -EINVAL;
534 break;
535 }
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200536 err = omap2_mcbsp_set_clks_src(mcbsp,
Paul Walmsleyd1358652010-10-08 11:40:19 -0600537 MCBSP_CLKS_PRCM_SRC);
538 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200539 case OMAP_MCBSP_SYSCLK_CLKS_EXT:
Paul Walmsleyd1358652010-10-08 11:40:19 -0600540 if (cpu_class_is_omap1()) {
541 err = 0;
542 break;
543 }
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200544 err = omap2_mcbsp_set_clks_src(mcbsp,
Paul Walmsleyd1358652010-10-08 11:40:19 -0600545 MCBSP_CLKS_PAD_SRC);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200546 break;
547
548 case OMAP_MCBSP_SYSCLK_CLKX_EXT:
549 regs->srgr2 |= CLKSM;
550 case OMAP_MCBSP_SYSCLK_CLKR_EXT:
551 regs->pcr0 |= SCLKME;
552 break;
553 default:
554 err = -ENODEV;
555 }
556
557 return err;
558}
559
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100560static const struct snd_soc_dai_ops mcbsp_dai_ops = {
Eric Miao6335d052009-03-03 09:41:00 +0800561 .startup = omap_mcbsp_dai_startup,
562 .shutdown = omap_mcbsp_dai_shutdown,
563 .trigger = omap_mcbsp_dai_trigger,
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200564 .delay = omap_mcbsp_dai_delay,
Eric Miao6335d052009-03-03 09:41:00 +0800565 .hw_params = omap_mcbsp_dai_hw_params,
566 .set_fmt = omap_mcbsp_dai_set_dai_fmt,
567 .set_clkdiv = omap_mcbsp_dai_set_clkdiv,
568 .set_sysclk = omap_mcbsp_dai_set_dai_sysclk,
569};
570
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200571static int omap_mcbsp_probe(struct snd_soc_dai *dai)
572{
573 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(dai);
574
575 pm_runtime_enable(mcbsp->dev);
576
577 return 0;
578}
579
580static int omap_mcbsp_remove(struct snd_soc_dai *dai)
581{
582 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(dai);
583
584 pm_runtime_disable(mcbsp->dev);
585
586 return 0;
587}
588
Michael Opdenacker6179b772011-10-10 07:07:08 +0200589static struct snd_soc_dai_driver omap_mcbsp_dai = {
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200590 .probe = omap_mcbsp_probe,
591 .remove = omap_mcbsp_remove,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000592 .playback = {
593 .channels_min = 1,
594 .channels_max = 16,
595 .rates = OMAP_MCBSP_RATES,
596 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
597 },
598 .capture = {
599 .channels_min = 1,
600 .channels_max = 16,
601 .rates = OMAP_MCBSP_RATES,
602 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
603 },
604 .ops = &mcbsp_dai_ops,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200605};
Jarkko Nikula8def4642008-10-09 15:57:22 +0300606
G, Manjunath Kondaiah34844572010-09-08 08:53:43 +0530607static int omap_mcbsp_st_info_volsw(struct snd_kcontrol *kcontrol,
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000608 struct snd_ctl_elem_info *uinfo)
609{
610 struct soc_mixer_control *mc =
611 (struct soc_mixer_control *)kcontrol->private_value;
612 int max = mc->max;
613 int min = mc->min;
614
615 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
616 uinfo->count = 1;
617 uinfo->value.integer.min = min;
618 uinfo->value.integer.max = max;
619 return 0;
620}
621
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200622#define OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(channel) \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000623static int \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200624omap_mcbsp_set_st_ch##channel##_volume(struct snd_kcontrol *kc, \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000625 struct snd_ctl_elem_value *uc) \
626{ \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200627 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kc); \
628 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai); \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000629 struct soc_mixer_control *mc = \
630 (struct soc_mixer_control *)kc->private_value; \
631 int max = mc->max; \
632 int min = mc->min; \
633 int val = uc->value.integer.value[0]; \
634 \
635 if (val < min || val > max) \
636 return -EINVAL; \
637 \
638 /* OMAP McBSP implementation uses index values 0..4 */ \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200639 return omap_st_set_chgain(mcbsp, channel, val); \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000640}
641
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200642#define OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(channel) \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000643static int \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200644omap_mcbsp_get_st_ch##channel##_volume(struct snd_kcontrol *kc, \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000645 struct snd_ctl_elem_value *uc) \
646{ \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200647 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kc); \
648 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai); \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000649 s16 chgain; \
650 \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200651 if (omap_st_get_chgain(mcbsp, channel, &chgain)) \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000652 return -EAGAIN; \
653 \
654 uc->value.integer.value[0] = chgain; \
655 return 0; \
656}
657
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200658OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(0)
659OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(1)
660OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(0)
661OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(1)
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000662
663static int omap_mcbsp_st_put_mode(struct snd_kcontrol *kcontrol,
664 struct snd_ctl_elem_value *ucontrol)
665{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200666 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
667 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000668 u8 value = ucontrol->value.integer.value[0];
669
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200670 if (value == omap_st_is_enabled(mcbsp))
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000671 return 0;
672
673 if (value)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200674 omap_st_enable(mcbsp);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000675 else
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200676 omap_st_disable(mcbsp);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000677
678 return 1;
679}
680
681static int omap_mcbsp_st_get_mode(struct snd_kcontrol *kcontrol,
682 struct snd_ctl_elem_value *ucontrol)
683{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200684 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
685 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000686
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200687 ucontrol->value.integer.value[0] = omap_st_is_enabled(mcbsp);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000688 return 0;
689}
690
Peter Ujfalusi8996a312012-08-22 13:11:42 +0300691#define OMAP_MCBSP_ST_CONTROLS(port) \
692static const struct snd_kcontrol_new omap_mcbsp##port##_st_controls[] = { \
693SOC_SINGLE_EXT("McBSP" #port " Sidetone Switch", 1, 0, 1, 0, \
694 omap_mcbsp_st_get_mode, omap_mcbsp_st_put_mode), \
695OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP" #port " Sidetone Channel 0 Volume", \
696 -32768, 32767, \
697 omap_mcbsp_get_st_ch0_volume, \
698 omap_mcbsp_set_st_ch0_volume), \
699OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP" #port " Sidetone Channel 1 Volume", \
700 -32768, 32767, \
701 omap_mcbsp_get_st_ch1_volume, \
702 omap_mcbsp_set_st_ch1_volume), \
703}
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000704
Peter Ujfalusi8996a312012-08-22 13:11:42 +0300705OMAP_MCBSP_ST_CONTROLS(2);
706OMAP_MCBSP_ST_CONTROLS(3);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000707
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200708int omap_mcbsp_st_add_controls(struct snd_soc_pcm_runtime *rtd)
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000709{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200710 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
711 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
712
Peter Ujfalusi8a88df42012-08-22 13:11:41 +0300713 if (!mcbsp->st_data) {
714 dev_warn(mcbsp->dev, "No sidetone data for port\n");
715 return 0;
716 }
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000717
Peter Ujfalusi28739df2012-08-22 13:11:40 +0300718 switch (mcbsp->id) {
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200719 case 2: /* McBSP 2 */
720 return snd_soc_add_dai_controls(cpu_dai,
721 omap_mcbsp2_st_controls,
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000722 ARRAY_SIZE(omap_mcbsp2_st_controls));
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200723 case 3: /* McBSP 3 */
724 return snd_soc_add_dai_controls(cpu_dai,
725 omap_mcbsp3_st_controls,
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000726 ARRAY_SIZE(omap_mcbsp3_st_controls));
727 default:
728 break;
729 }
730
731 return -EINVAL;
732}
733EXPORT_SYMBOL_GPL(omap_mcbsp_st_add_controls);
734
Peter Ujfalusi11dd5862012-08-16 16:41:08 +0300735static struct omap_mcbsp_platform_data omap2420_pdata = {
736 .reg_step = 4,
737 .reg_size = 2,
738};
739
740static struct omap_mcbsp_platform_data omap2430_pdata = {
741 .reg_step = 4,
742 .reg_size = 4,
743 .has_ccr = true,
744};
745
746static struct omap_mcbsp_platform_data omap3_pdata = {
747 .reg_step = 4,
748 .reg_size = 4,
749 .has_ccr = true,
750 .has_wakeup = true,
751};
752
753static struct omap_mcbsp_platform_data omap4_pdata = {
754 .reg_step = 4,
755 .reg_size = 4,
756 .has_ccr = true,
757 .has_wakeup = true,
758};
759
760static const struct of_device_id omap_mcbsp_of_match[] = {
761 {
762 .compatible = "ti,omap2420-mcbsp",
763 .data = &omap2420_pdata,
764 },
765 {
766 .compatible = "ti,omap2430-mcbsp",
767 .data = &omap2430_pdata,
768 },
769 {
770 .compatible = "ti,omap3-mcbsp",
771 .data = &omap3_pdata,
772 },
773 {
774 .compatible = "ti,omap4-mcbsp",
775 .data = &omap4_pdata,
776 },
777 { },
778};
779MODULE_DEVICE_TABLE(of, omap_mcbsp_of_match);
780
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000781static __devinit int asoc_mcbsp_probe(struct platform_device *pdev)
782{
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200783 struct omap_mcbsp_platform_data *pdata = dev_get_platdata(&pdev->dev);
784 struct omap_mcbsp *mcbsp;
Peter Ujfalusi11dd5862012-08-16 16:41:08 +0300785 const struct of_device_id *match;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200786 int ret;
787
Peter Ujfalusi11dd5862012-08-16 16:41:08 +0300788 match = of_match_device(omap_mcbsp_of_match, &pdev->dev);
789 if (match) {
790 struct device_node *node = pdev->dev.of_node;
791 int buffer_size;
792
793 pdata = devm_kzalloc(&pdev->dev,
794 sizeof(struct omap_mcbsp_platform_data),
795 GFP_KERNEL);
796 if (!pdata)
797 return -ENOMEM;
798
799 memcpy(pdata, match->data, sizeof(*pdata));
800 if (!of_property_read_u32(node, "ti,buffer-size", &buffer_size))
801 pdata->buffer_size = buffer_size;
802 } else if (!pdata) {
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200803 dev_err(&pdev->dev, "missing platform data.\n");
804 return -EINVAL;
805 }
806 mcbsp = devm_kzalloc(&pdev->dev, sizeof(struct omap_mcbsp), GFP_KERNEL);
807 if (!mcbsp)
808 return -ENOMEM;
809
810 mcbsp->id = pdev->id;
811 mcbsp->pdata = pdata;
812 mcbsp->dev = &pdev->dev;
813 platform_set_drvdata(pdev, mcbsp);
814
815 ret = omap_mcbsp_init(pdev);
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200816 if (!ret)
817 return snd_soc_register_dai(&pdev->dev, &omap_mcbsp_dai);
818
819 return ret;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000820}
821
822static int __devexit asoc_mcbsp_remove(struct platform_device *pdev)
823{
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200824 struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
825
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000826 snd_soc_unregister_dai(&pdev->dev);
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200827
828 if (mcbsp->pdata->ops && mcbsp->pdata->ops->free)
829 mcbsp->pdata->ops->free(mcbsp->id);
830
831 omap_mcbsp_sysfs_remove(mcbsp);
832
833 clk_put(mcbsp->fclk);
834
835 platform_set_drvdata(pdev, NULL);
836
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000837 return 0;
838}
839
840static struct platform_driver asoc_mcbsp_driver = {
841 .driver = {
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200842 .name = "omap-mcbsp",
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000843 .owner = THIS_MODULE,
Peter Ujfalusi11dd5862012-08-16 16:41:08 +0300844 .of_match_table = omap_mcbsp_of_match,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000845 },
846
847 .probe = asoc_mcbsp_probe,
848 .remove = __devexit_p(asoc_mcbsp_remove),
849};
850
Axel Linbeda5bf52011-11-25 10:12:16 +0800851module_platform_driver(asoc_mcbsp_driver);
Mark Brown3f4b7832008-12-03 19:26:35 +0000852
Jarkko Nikula7ec41ee2011-08-11 15:44:57 +0300853MODULE_AUTHOR("Jarkko Nikula <jarkko.nikula@bitmer.com>");
Jarkko Nikula2e747962008-04-25 13:55:19 +0200854MODULE_DESCRIPTION("OMAP I2S SoC Interface");
855MODULE_LICENSE("GPL");