blob: 03ffc57a01148f4581e4aac568c523152a467093 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Paulo Zanonia5c961d2012-10-24 15:59:34 -020029#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
Chris Wilson5eddb702010-09-11 13:48:45 +010030
Eugeni Dodonov2b139522012-03-29 12:32:22 -030031#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
32
Daniel Vetter6b26c862012-04-24 14:04:12 +020033#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
34#define _MASKED_BIT_DISABLE(a) ((a) << 16)
35
Jesse Barnes585fb112008-07-29 11:54:06 -070036/* PCI config space */
37
38#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070039#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070040#define GC_CLOCK_133_200 (0 << 0)
41#define GC_CLOCK_100_200 (1 << 0)
42#define GC_CLOCK_100_133 (2 << 0)
43#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080044#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070045#define GCFGC 0xf0 /* 915+ only */
46#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
47#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
48#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +020049#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
50#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
51#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
52#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
53#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
54#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -070055#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070056#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
57#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
58#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
59#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
60#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
61#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
62#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
63#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
64#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
65#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
66#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
67#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
68#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
69#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
70#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
71#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
72#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
73#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
74#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +010075#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
76
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070077
78/* Graphics reset regs */
Kenneth Graunke0573ed42010-09-11 03:17:19 -070079#define I965_GDRST 0xc0 /* PCI config register */
80#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070081#define GRDOM_FULL (0<<2)
82#define GRDOM_RENDER (1<<2)
83#define GRDOM_MEDIA (3<<2)
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -070084#define GRDOM_MASK (3<<2)
Daniel Vetter5ccce182012-04-27 15:17:45 +020085#define GRDOM_RESET_ENABLE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -070086
Jesse Barnes07b7ddd2011-08-03 11:28:44 -070087#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
88#define GEN6_MBC_SNPCR_SHIFT 21
89#define GEN6_MBC_SNPCR_MASK (3<<21)
90#define GEN6_MBC_SNPCR_MAX (0<<21)
91#define GEN6_MBC_SNPCR_MED (1<<21)
92#define GEN6_MBC_SNPCR_LOW (2<<21)
93#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
94
Imre Deak9e72b462014-05-05 15:13:55 +030095#define VLV_G3DCTL 0x9024
96#define VLV_GSCKGCTL 0x9028
97
Daniel Vetter5eb719c2012-02-09 17:15:48 +010098#define GEN6_MBCTL 0x0907c
99#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
100#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
101#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
102#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
103#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
104
Eric Anholtcff458c2010-11-18 09:31:14 +0800105#define GEN6_GDRST 0x941c
106#define GEN6_GRDOM_FULL (1 << 0)
107#define GEN6_GRDOM_RENDER (1 << 1)
108#define GEN6_GRDOM_MEDIA (1 << 2)
109#define GEN6_GRDOM_BLT (1 << 3)
110
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100111#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
112#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
113#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
114#define PP_DIR_DCLV_2G 0xffffffff
115
Ben Widawsky94e409c2013-11-04 22:29:36 -0800116#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
117#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
118
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100119#define GAM_ECOCHK 0x4090
120#define ECOCHK_SNB_BIT (1<<10)
Ben Widawskye3dff582013-03-20 14:49:14 -0700121#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100122#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
123#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300124#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
125#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
126#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
127#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
128#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100129
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200130#define GAC_ECO_BITS 0x14090
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300131#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200132#define ECOBITS_PPGTT_CACHE64B (3<<8)
133#define ECOBITS_PPGTT_CACHE4B (0<<8)
134
Daniel Vetterbe901a52012-04-11 20:42:39 +0200135#define GAB_CTL 0x24000
136#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
137
Jesse Barnes585fb112008-07-29 11:54:06 -0700138/* VGA stuff */
139
140#define VGA_ST01_MDA 0x3ba
141#define VGA_ST01_CGA 0x3da
142
143#define VGA_MSR_WRITE 0x3c2
144#define VGA_MSR_READ 0x3cc
145#define VGA_MSR_MEM_EN (1<<1)
146#define VGA_MSR_CGA_MODE (1<<0)
147
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300148#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100149#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300150#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700151
152#define VGA_AR_INDEX 0x3c0
153#define VGA_AR_VID_EN (1<<5)
154#define VGA_AR_DATA_WRITE 0x3c0
155#define VGA_AR_DATA_READ 0x3c1
156
157#define VGA_GR_INDEX 0x3ce
158#define VGA_GR_DATA 0x3cf
159/* GR05 */
160#define VGA_GR_MEM_READ_MODE_SHIFT 3
161#define VGA_GR_MEM_READ_MODE_PLANE 1
162/* GR06 */
163#define VGA_GR_MEM_MODE_MASK 0xc
164#define VGA_GR_MEM_MODE_SHIFT 2
165#define VGA_GR_MEM_A0000_AFFFF 0
166#define VGA_GR_MEM_A0000_BFFFF 1
167#define VGA_GR_MEM_B0000_B7FFF 2
168#define VGA_GR_MEM_B0000_BFFFF 3
169
170#define VGA_DACMASK 0x3c6
171#define VGA_DACRX 0x3c7
172#define VGA_DACWX 0x3c8
173#define VGA_DACDATA 0x3c9
174
175#define VGA_CR_INDEX_MDA 0x3b4
176#define VGA_CR_DATA_MDA 0x3b5
177#define VGA_CR_INDEX_CGA 0x3d4
178#define VGA_CR_DATA_CGA 0x3d5
179
180/*
Brad Volkin351e3db2014-02-18 10:15:46 -0800181 * Instruction field definitions used by the command parser
182 */
183#define INSTR_CLIENT_SHIFT 29
184#define INSTR_CLIENT_MASK 0xE0000000
185#define INSTR_MI_CLIENT 0x0
186#define INSTR_BC_CLIENT 0x2
187#define INSTR_RC_CLIENT 0x3
188#define INSTR_SUBCLIENT_SHIFT 27
189#define INSTR_SUBCLIENT_MASK 0x18000000
190#define INSTR_MEDIA_SUBCLIENT 0x2
191
192/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700193 * Memory interface instructions used by the kernel
194 */
195#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
Brad Volkind4d48032014-02-18 10:15:54 -0800196/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
197#define MI_GLOBAL_GTT (1<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -0700198
199#define MI_NOOP MI_INSTR(0, 0)
200#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
201#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200202#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700203#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
204#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
205#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
206#define MI_FLUSH MI_INSTR(0x04, 0)
207#define MI_READ_FLUSH (1 << 0)
208#define MI_EXE_FLUSH (1 << 1)
209#define MI_NO_WRITE_FLUSH (1 << 2)
210#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
211#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800212#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Ben Widawsky0e792842013-12-16 20:50:37 -0800213#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
214#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
215#define MI_ARB_ENABLE (1<<0)
216#define MI_ARB_DISABLE (0<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700217#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800218#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
219#define MI_SUSPEND_FLUSH_EN (1<<0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400220#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200221#define MI_OVERLAY_CONTINUE (0x0<<21)
222#define MI_OVERLAY_ON (0x1<<21)
223#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700224#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500225#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700226#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500227#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200228/* IVB has funny definitions for which plane to flip. */
229#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
230#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
231#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
232#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
233#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
234#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Ben Widawsky0e792842013-12-16 20:50:37 -0800235#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
236#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
237#define MI_SEMAPHORE_UPDATE (1<<21)
238#define MI_SEMAPHORE_COMPARE (1<<20)
239#define MI_SEMAPHORE_REGISTER (1<<18)
240#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
241#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
242#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
243#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
244#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
245#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
246#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
247#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
248#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
249#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
250#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
251#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
Daniel Vettera028c4b2014-03-15 00:08:56 +0100252#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
253#define MI_SEMAPHORE_SYNC_MASK (3<<16)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800254#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
255#define MI_MM_SPACE_GTT (1<<8)
256#define MI_MM_SPACE_PHYSICAL (0<<8)
257#define MI_SAVE_EXT_STATE_EN (1<<3)
258#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800259#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800260#define MI_RESTORE_INHIBIT (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700261#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
262#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
263#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
264#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000265/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
266 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
267 * simply ignores the register load under certain conditions.
268 * - One can actually load arbitrary many arbitrary registers: Simply issue x
269 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
270 */
Damien Lespiau7ec55f42014-04-07 20:24:32 +0100271#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
272#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*(x)-1)
Damien Lespiaub76bfeb2014-04-07 20:24:33 +0100273#define MI_STORE_REGISTER_MEM_GEN8(x) MI_INSTR(0x24, 3*(x)-1)
Ben Widawsky0e792842013-12-16 20:50:37 -0800274#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
Chris Wilson71a77e02011-02-02 12:13:49 +0000275#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700276#define MI_FLUSH_DW_STORE_INDEX (1<<21)
277#define MI_INVALIDATE_TLB (1<<18)
278#define MI_FLUSH_DW_OP_STOREDW (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800279#define MI_FLUSH_DW_OP_MASK (3<<14)
Brad Volkinb18b3962014-02-18 10:15:53 -0800280#define MI_FLUSH_DW_NOTIFY (1<<8)
Jesse Barnes9a289772012-10-26 09:42:42 -0700281#define MI_INVALIDATE_BSD (1<<7)
282#define MI_FLUSH_DW_USE_GTT (1<<2)
283#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700284#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100285#define MI_BATCH_NON_SECURE (1)
286/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
Ben Widawsky0e792842013-12-16 20:50:37 -0800287#define MI_BATCH_NON_SECURE_I965 (1<<8)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100288#define MI_BATCH_PPGTT_HSW (1<<8)
Ben Widawsky0e792842013-12-16 20:50:37 -0800289#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700290#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100291#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Ben Widawsky1c7a0622013-11-02 21:07:12 -0700292#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
Ben Widawsky0e792842013-12-16 20:50:37 -0800293
Rodrigo Vivi94353732013-08-28 16:45:46 -0300294
295#define MI_PREDICATE_RESULT_2 (0x2214)
296#define LOWER_SLICE_ENABLED (1<<0)
297#define LOWER_SLICE_DISABLED (0<<0)
298
Jesse Barnes585fb112008-07-29 11:54:06 -0700299/*
300 * 3D instructions used by the kernel
301 */
302#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
303
304#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
305#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
306#define SC_UPDATE_SCISSOR (0x1<<1)
307#define SC_ENABLE_MASK (0x1<<0)
308#define SC_ENABLE (0x1<<0)
309#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
310#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
311#define SCI_YMIN_MASK (0xffff<<16)
312#define SCI_XMIN_MASK (0xffff<<0)
313#define SCI_YMAX_MASK (0xffff<<16)
314#define SCI_XMAX_MASK (0xffff<<0)
315#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
316#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
317#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
318#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
319#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
320#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
321#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
322#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
323#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
324#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
325#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
326#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
327#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
328#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
329#define BLT_DEPTH_8 (0<<24)
330#define BLT_DEPTH_16_565 (1<<24)
331#define BLT_DEPTH_16_1555 (2<<24)
332#define BLT_DEPTH_32 (3<<24)
333#define BLT_ROP_GXCOPY (0xcc<<16)
334#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
335#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
336#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
337#define ASYNC_FLIP (1<<22)
338#define DISPLAY_PLANE_A (0<<20)
339#define DISPLAY_PLANE_B (1<<20)
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200340#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200341#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Brad Volkinf0a346b2014-02-18 10:15:52 -0800342#define PIPE_CONTROL_MMIO_WRITE (1<<23)
Brad Volkin114d4f72014-02-18 10:15:55 -0800343#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
Jesse Barnes8d315282011-10-16 10:23:31 +0200344#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700345#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200346#define PIPE_CONTROL_QW_WRITE (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800347#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200348#define PIPE_CONTROL_DEPTH_STALL (1<<13)
349#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200350#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200351#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
352#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
353#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
354#define PIPE_CONTROL_NOTIFY (1<<8)
Jesse Barnes8d315282011-10-16 10:23:31 +0200355#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
356#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
357#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200358#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200359#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700360#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700361
Brad Volkin3a6fa982014-02-18 10:15:47 -0800362/*
363 * Commands used only by the command parser
364 */
365#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
366#define MI_ARB_CHECK MI_INSTR(0x05, 0)
367#define MI_RS_CONTROL MI_INSTR(0x06, 0)
368#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
369#define MI_PREDICATE MI_INSTR(0x0C, 0)
370#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
371#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
Brad Volkin9c640d12014-02-18 10:15:48 -0800372#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800373#define MI_URB_CLEAR MI_INSTR(0x19, 0)
374#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
375#define MI_CLFLUSH MI_INSTR(0x27, 0)
Brad Volkind4d48032014-02-18 10:15:54 -0800376#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
377#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800378#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 0)
379#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
380#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
381#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
382#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
383#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
384
385#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
386#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
Brad Volkinf0a346b2014-02-18 10:15:52 -0800387#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
388#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800389#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
390#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
391#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
392 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
393#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
394 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
395#define GFX_OP_3DSTATE_SO_DECL_LIST \
396 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
397
398#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
399 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
400#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
401 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
402#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
403 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
404#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
405 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
406#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
407 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
408
409#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
410
411#define COLOR_BLT ((0x2<<29)|(0x40<<22))
412#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100413
414/*
Brad Volkin5947de92014-02-18 10:15:50 -0800415 * Registers used only by the command parser
416 */
417#define BCS_SWCTRL 0x22200
418
419#define HS_INVOCATION_COUNT 0x2300
420#define DS_INVOCATION_COUNT 0x2308
421#define IA_VERTICES_COUNT 0x2310
422#define IA_PRIMITIVES_COUNT 0x2318
423#define VS_INVOCATION_COUNT 0x2320
424#define GS_INVOCATION_COUNT 0x2328
425#define GS_PRIMITIVES_COUNT 0x2330
426#define CL_INVOCATION_COUNT 0x2338
427#define CL_PRIMITIVES_COUNT 0x2340
428#define PS_INVOCATION_COUNT 0x2348
429#define PS_DEPTH_COUNT 0x2350
430
431/* There are the 4 64-bit counter registers, one for each stream output */
432#define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
433
Brad Volkin113a0472014-04-08 14:18:58 -0700434#define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8)
435
436#define GEN7_3DPRIM_END_OFFSET 0x2420
437#define GEN7_3DPRIM_START_VERTEX 0x2430
438#define GEN7_3DPRIM_VERTEX_COUNT 0x2434
439#define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
440#define GEN7_3DPRIM_START_INSTANCE 0x243C
441#define GEN7_3DPRIM_BASE_VERTEX 0x2440
442
Kenneth Graunke180b8132014-03-25 22:52:03 -0700443#define OACONTROL 0x2360
444
Brad Volkin220375a2014-02-18 10:15:51 -0800445#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
446#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
447#define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
448 _GEN7_PIPEA_DE_LOAD_SL, \
449 _GEN7_PIPEB_DE_LOAD_SL)
450
Brad Volkin5947de92014-02-18 10:15:50 -0800451/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100452 * Reset registers
453 */
454#define DEBUG_RESET_I830 0x6070
455#define DEBUG_RESET_FULL (1<<7)
456#define DEBUG_RESET_RENDER (1<<8)
457#define DEBUG_RESET_DISPLAY (1<<9)
458
Jesse Barnes57f350b2012-03-28 13:39:25 -0700459/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300460 * IOSF sideband
461 */
462#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
463#define IOSF_DEVFN_SHIFT 24
464#define IOSF_OPCODE_SHIFT 16
465#define IOSF_PORT_SHIFT 8
466#define IOSF_BYTE_ENABLES_SHIFT 4
467#define IOSF_BAR_SHIFT 1
468#define IOSF_SB_BUSY (1<<0)
Jesse Barnesf3419152013-11-04 11:52:44 -0800469#define IOSF_PORT_BUNIT 0x3
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300470#define IOSF_PORT_PUNIT 0x4
471#define IOSF_PORT_NC 0x11
472#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +0300473#define IOSF_PORT_GPIO_NC 0x13
474#define IOSF_PORT_CCK 0x14
475#define IOSF_PORT_CCU 0xA9
476#define IOSF_PORT_GPS_CORE 0x48
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530477#define IOSF_PORT_FLISDSI 0x1B
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300478#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
479#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
480
Jesse Barnes30a970c2013-11-04 13:48:12 -0800481/* See configdb bunit SB addr map */
482#define BUNIT_REG_BISOC 0x11
483
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300484#define PUNIT_OPCODE_REG_READ 6
485#define PUNIT_OPCODE_REG_WRITE 7
486
Jesse Barnes30a970c2013-11-04 13:48:12 -0800487#define PUNIT_REG_DSPFREQ 0x36
488#define DSPFREQSTAT_SHIFT 30
489#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
490#define DSPFREQGUAR_SHIFT 14
491#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Imre Deaka30180a2014-03-04 19:23:02 +0200492
493/* See the PUNIT HAS v0.8 for the below bits */
494enum punit_power_well {
495 PUNIT_POWER_WELL_RENDER = 0,
496 PUNIT_POWER_WELL_MEDIA = 1,
497 PUNIT_POWER_WELL_DISP2D = 3,
498 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
499 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
500 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
501 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
502 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
503 PUNIT_POWER_WELL_DPIO_RX0 = 10,
504 PUNIT_POWER_WELL_DPIO_RX1 = 11,
505
506 PUNIT_POWER_WELL_NUM,
507};
508
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800509#define PUNIT_REG_PWRGT_CTRL 0x60
510#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deaka30180a2014-03-04 19:23:02 +0200511#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
512#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
513#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
514#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
515#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800516
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300517#define PUNIT_REG_GPU_LFM 0xd3
518#define PUNIT_REG_GPU_FREQ_REQ 0xd4
519#define PUNIT_REG_GPU_FREQ_STS 0xd8
Ville Syrjäläe8474402013-06-26 17:43:24 +0300520#define GENFREQSTATUS (1<<0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300521#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
522
523#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
524#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
525
526#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
527#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
528#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
529#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
530#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
531#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
532#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
533#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
534#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
535#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
536
ymohanmabe4fc042013-08-27 23:40:56 +0300537/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +0800538#define CCK_FUSE_REG 0x8
539#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +0300540#define CCK_REG_DSI_PLL_FUSE 0x44
541#define CCK_REG_DSI_PLL_CONTROL 0x48
542#define DSI_PLL_VCO_EN (1 << 31)
543#define DSI_PLL_LDO_GATE (1 << 30)
544#define DSI_PLL_P1_POST_DIV_SHIFT 17
545#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
546#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
547#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
548#define DSI_PLL_MUX_MASK (3 << 9)
549#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
550#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
551#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
552#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
553#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
554#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
555#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
556#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
557#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
558#define DSI_PLL_LOCK (1 << 0)
559#define CCK_REG_DSI_PLL_DIVIDER 0x4c
560#define DSI_PLL_LFSR (1 << 31)
561#define DSI_PLL_FRACTION_EN (1 << 30)
562#define DSI_PLL_FRAC_COUNTER_SHIFT 27
563#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
564#define DSI_PLL_USYNC_CNT_SHIFT 18
565#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
566#define DSI_PLL_N1_DIV_SHIFT 16
567#define DSI_PLL_N1_DIV_MASK (3 << 16)
568#define DSI_PLL_M1_DIV_SHIFT 0
569#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Jesse Barnes30a970c2013-11-04 13:48:12 -0800570#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
ymohanmabe4fc042013-08-27 23:40:56 +0300571
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300572/*
573 * DPIO - a special bus for various display related registers to hide behind
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200574 *
575 * DPIO is VLV only.
Daniel Vetter598fac62013-04-18 22:01:46 +0200576 *
577 * Note: digital port B is DDI0, digital pot C is DDI1
Jesse Barnes57f350b2012-03-28 13:39:25 -0700578 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300579#define DPIO_DEVFN 0
580#define DPIO_OPCODE_REG_WRITE 1
581#define DPIO_OPCODE_REG_READ 0
582
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200583#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700584#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
585#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
586#define DPIO_SFR_BYPASS (1<<1)
Jesse Barnes40e9cf62013-10-03 11:35:46 -0700587#define DPIO_CMNRST (1<<0)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700588
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800589#define DPIO_PHY(pipe) ((pipe) >> 1)
590#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
591
Daniel Vetter598fac62013-04-18 22:01:46 +0200592/*
593 * Per pipe/PLL DPIO regs
594 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800595#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -0700596#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +0200597#define DPIO_POST_DIV_DAC 0
598#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
599#define DPIO_POST_DIV_LVDS1 2
600#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700601#define DPIO_K_SHIFT (24) /* 4 bits */
602#define DPIO_P1_SHIFT (21) /* 3 bits */
603#define DPIO_P2_SHIFT (16) /* 5 bits */
604#define DPIO_N_SHIFT (12) /* 4 bits */
605#define DPIO_ENABLE_CALIBRATION (1<<11)
606#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
607#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800608#define _VLV_PLL_DW3_CH1 0x802c
609#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700610
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800611#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -0700612#define DPIO_REFSEL_OVERRIDE 27
613#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
614#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
615#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530616#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700617#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
618#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800619#define _VLV_PLL_DW5_CH1 0x8034
620#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700621
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800622#define _VLV_PLL_DW7_CH0 0x801c
623#define _VLV_PLL_DW7_CH1 0x803c
624#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700625
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800626#define _VLV_PLL_DW8_CH0 0x8040
627#define _VLV_PLL_DW8_CH1 0x8060
628#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200629
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800630#define VLV_PLL_DW9_BCAST 0xc044
631#define _VLV_PLL_DW9_CH0 0x8044
632#define _VLV_PLL_DW9_CH1 0x8064
633#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200634
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800635#define _VLV_PLL_DW10_CH0 0x8048
636#define _VLV_PLL_DW10_CH1 0x8068
637#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200638
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800639#define _VLV_PLL_DW11_CH0 0x804c
640#define _VLV_PLL_DW11_CH1 0x806c
641#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700642
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800643/* Spec for ref block start counts at DW10 */
644#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +0200645
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800646#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100647
Daniel Vetter598fac62013-04-18 22:01:46 +0200648/*
649 * Per DDI channel DPIO regs
650 */
651
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800652#define _VLV_PCS_DW0_CH0 0x8200
653#define _VLV_PCS_DW0_CH1 0x8400
Daniel Vetter598fac62013-04-18 22:01:46 +0200654#define DPIO_PCS_TX_LANE2_RESET (1<<16)
655#define DPIO_PCS_TX_LANE1_RESET (1<<7)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800656#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200657
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800658#define _VLV_PCS_DW1_CH0 0x8204
659#define _VLV_PCS_DW1_CH1 0x8404
Daniel Vetter598fac62013-04-18 22:01:46 +0200660#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
661#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
662#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
663#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800664#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200665
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800666#define _VLV_PCS_DW8_CH0 0x8220
667#define _VLV_PCS_DW8_CH1 0x8420
668#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200669
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800670#define _VLV_PCS01_DW8_CH0 0x0220
671#define _VLV_PCS23_DW8_CH0 0x0420
672#define _VLV_PCS01_DW8_CH1 0x2620
673#define _VLV_PCS23_DW8_CH1 0x2820
674#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
675#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200676
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800677#define _VLV_PCS_DW9_CH0 0x8224
678#define _VLV_PCS_DW9_CH1 0x8424
679#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200680
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800681#define _VLV_PCS_DW11_CH0 0x822c
682#define _VLV_PCS_DW11_CH1 0x842c
683#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200684
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800685#define _VLV_PCS_DW12_CH0 0x8230
686#define _VLV_PCS_DW12_CH1 0x8430
687#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200688
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800689#define _VLV_PCS_DW14_CH0 0x8238
690#define _VLV_PCS_DW14_CH1 0x8438
691#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200692
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800693#define _VLV_PCS_DW23_CH0 0x825c
694#define _VLV_PCS_DW23_CH1 0x845c
695#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200696
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800697#define _VLV_TX_DW2_CH0 0x8288
698#define _VLV_TX_DW2_CH1 0x8488
699#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200700
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800701#define _VLV_TX_DW3_CH0 0x828c
702#define _VLV_TX_DW3_CH1 0x848c
703#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
704
705#define _VLV_TX_DW4_CH0 0x8290
706#define _VLV_TX_DW4_CH1 0x8490
707#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
708
709#define _VLV_TX3_DW4_CH0 0x690
710#define _VLV_TX3_DW4_CH1 0x2a90
711#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
712
713#define _VLV_TX_DW5_CH0 0x8294
714#define _VLV_TX_DW5_CH1 0x8494
Daniel Vetter598fac62013-04-18 22:01:46 +0200715#define DPIO_TX_OCALINIT_EN (1<<31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800716#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200717
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800718#define _VLV_TX_DW11_CH0 0x82ac
719#define _VLV_TX_DW11_CH1 0x84ac
720#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200721
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800722#define _VLV_TX_DW14_CH0 0x82b8
723#define _VLV_TX_DW14_CH1 0x84b8
724#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530725
Jesse Barnes585fb112008-07-29 11:54:06 -0700726/*
Jesse Barnesde151cf2008-11-12 10:03:55 -0800727 * Fence registers
728 */
729#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -0700730#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -0800731#define I830_FENCE_START_MASK 0x07f80000
732#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -0800733#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800734#define I830_FENCE_PITCH_SHIFT 4
735#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +0200736#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -0700737#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200738#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800739
740#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -0800741#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800742
743#define FENCE_REG_965_0 0x03000
744#define I965_FENCE_PITCH_SHIFT 2
745#define I965_FENCE_TILING_Y_SHIFT 1
746#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200747#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -0800748
Eric Anholt4e901fd2009-10-26 16:44:17 -0700749#define FENCE_REG_SANDYBRIDGE_0 0x100000
750#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +0300751#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -0700752
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100753/* control register for cpu gtt access */
754#define TILECTL 0x101000
755#define TILECTL_SWZCTL (1 << 0)
756#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
757#define TILECTL_BACKSNOOP_DIS (1 << 3)
758
Jesse Barnesde151cf2008-11-12 10:03:55 -0800759/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700760 * Instruction and interrupt control regs
761 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700762#define PGTBL_ER 0x02024
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200763#define RENDER_RING_BASE 0x02000
764#define BSD_RING_BASE 0x04000
765#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +0800766#define GEN8_BSD2_RING_BASE 0x1c000
Ben Widawsky1950de12013-05-28 19:22:20 -0700767#define VEBOX_RING_BASE 0x1a000
Chris Wilson549f7362010-10-19 11:19:32 +0100768#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +0200769#define RING_TAIL(base) ((base)+0x30)
770#define RING_HEAD(base) ((base)+0x34)
771#define RING_START(base) ((base)+0x38)
772#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000773#define RING_SYNC_0(base) ((base)+0x40)
774#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawsky1950de12013-05-28 19:22:20 -0700775#define RING_SYNC_2(base) ((base)+0x48)
776#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
777#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
778#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
779#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
780#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
781#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
782#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
783#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
784#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
785#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
786#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
787#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ben Widawskyad776f82013-05-28 19:22:18 -0700788#define GEN6_NOSYNC 0
Chris Wilson8fd26852010-12-08 18:40:43 +0000789#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200790#define RING_HWS_PGA(base) ((base)+0x80)
791#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Imre Deak9e72b462014-05-05 15:13:55 +0300792
793#define GEN7_WR_WATERMARK 0x4028
794#define GEN7_GFX_PRIO_CTRL 0x402C
795#define ARB_MODE 0x4030
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100796#define ARB_MODE_SWIZZLE_SNB (1<<4)
797#define ARB_MODE_SWIZZLE_IVB (1<<5)
Imre Deak9e72b462014-05-05 15:13:55 +0300798#define GEN7_GFX_PEND_TLB0 0x4034
799#define GEN7_GFX_PEND_TLB1 0x4038
800/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
801#define GEN7_LRA_LIMITS_BASE 0x403C
802#define GEN7_LRA_LIMITS_REG_NUM 13
803#define GEN7_MEDIA_MAX_REQ_COUNT 0x4070
804#define GEN7_GFX_MAX_REQ_COUNT 0x4074
805
Ben Widawsky31a53362013-11-02 21:07:04 -0700806#define GAMTARBMODE 0x04a08
Ben Widawsky4afe8d32013-11-02 21:07:55 -0700807#define ARB_MODE_BWGTLB_DISABLE (1<<9)
Ben Widawsky31a53362013-11-02 21:07:04 -0700808#define ARB_MODE_SWIZZLE_BDW (1<<1)
Eric Anholt45930102011-05-06 17:12:35 -0700809#define RENDER_HWS_PGA_GEN7 (0x04080)
Daniel Vetter33f3f512011-12-14 13:57:39 +0100810#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
Ben Widawsky828c7902013-10-16 09:21:30 -0700811#define RING_FAULT_GTTSEL_MASK (1<<11)
812#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
813#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
814#define RING_FAULT_VALID (1<<0)
Daniel Vetter33f3f512011-12-14 13:57:39 +0100815#define DONE_REG 0x40b0
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800816#define GEN8_PRIVATE_PAT 0x40e0
Eric Anholt45930102011-05-06 17:12:35 -0700817#define BSD_HWS_PGA_GEN7 (0x04180)
818#define BLT_HWS_PGA_GEN7 (0x04280)
Ben Widawsky9a8a2212013-05-28 19:22:23 -0700819#define VEBOX_HWS_PGA_GEN7 (0x04380)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200820#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson50877442014-03-21 12:41:53 +0000821#define RING_ACTHD_UDW(base) ((base)+0x5c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000822#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +0000823#define RING_IMR(base) ((base)+0xa8)
Ben Widawskyc0c7bab2012-07-12 11:01:05 -0700824#define RING_TIMESTAMP(base) ((base)+0x358)
Jesse Barnes585fb112008-07-29 11:54:06 -0700825#define TAIL_ADDR 0x001FFFF8
826#define HEAD_WRAP_COUNT 0xFFE00000
827#define HEAD_WRAP_ONE 0x00200000
828#define HEAD_ADDR 0x001FFFFC
829#define RING_NR_PAGES 0x001FF000
830#define RING_REPORT_MASK 0x00000006
831#define RING_REPORT_64K 0x00000002
832#define RING_REPORT_128K 0x00000004
833#define RING_NO_REPORT 0x00000000
834#define RING_VALID_MASK 0x00000001
835#define RING_VALID 0x00000001
836#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +0100837#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
838#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000839#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +0300840
841#define GEN7_TLB_RD_ADDR 0x4700
842
Chris Wilson8168bd42010-11-11 17:54:52 +0000843#if 0
844#define PRB0_TAIL 0x02030
845#define PRB0_HEAD 0x02034
846#define PRB0_START 0x02038
847#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -0700848#define PRB1_TAIL 0x02040 /* 915+ only */
849#define PRB1_HEAD 0x02044 /* 915+ only */
850#define PRB1_START 0x02048 /* 915+ only */
851#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +0000852#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700853#define IPEIR_I965 0x02064
854#define IPEHR_I965 0x02068
855#define INSTDONE_I965 0x0206c
Ben Widawskyd53bd482012-08-22 11:32:14 -0700856#define GEN7_INSTDONE_1 0x0206c
857#define GEN7_SC_INSTDONE 0x07100
858#define GEN7_SAMPLER_INSTDONE 0x0e160
859#define GEN7_ROW_INSTDONE 0x0e164
860#define I915_NUM_INSTDONE_REG 4
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100861#define RING_IPEIR(base) ((base)+0x64)
862#define RING_IPEHR(base) ((base)+0x68)
863#define RING_INSTDONE(base) ((base)+0x6c)
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100864#define RING_INSTPS(base) ((base)+0x70)
865#define RING_DMA_FADD(base) ((base)+0x78)
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700866#define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100867#define RING_INSTPM(base) ((base)+0xc0)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +0530868#define RING_MI_MODE(base) ((base)+0x9c)
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700869#define INSTPS 0x02070 /* 965+ only */
870#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700871#define ACTHD_I965 0x02074
872#define HWS_PGA 0x02080
873#define HWS_ADDRESS_MASK 0xfffff000
874#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700875#define PWRCTXA 0x2088 /* 965GM+ only */
876#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700877#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700878#define IPEHR 0x0208c
879#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -0700880#define NOPID 0x02094
881#define HWSTAM 0x02098
Daniel Vetter9d2f41f2012-04-02 21:41:45 +0200882#define DMA_FADD_I8XX 0x020d0
Chris Wilson94e39e22013-10-30 09:28:22 +0000883#define RING_BBSTATE(base) ((base)+0x110)
Ville Syrjälä3dda20a2013-12-10 21:44:43 +0200884#define RING_BBADDR(base) ((base)+0x140)
885#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -0800886
Chris Wilsonf4068392010-10-27 20:36:41 +0100887#define ERROR_GEN6 0x040a0
Ben Widawsky71e172e2012-08-20 16:15:13 -0700888#define GEN7_ERR_INT 0x44040
Paulo Zanonide032bf2013-04-12 17:57:58 -0300889#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -0300890#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Shuang He8bf1e9f2013-10-15 18:55:27 +0100891#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
Paulo Zanoni86642812013-04-12 17:57:57 -0300892#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
Shuang He8bf1e9f2013-10-15 18:55:27 +0100893#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
Paulo Zanoni86642812013-04-12 17:57:57 -0300894#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
Shuang He8bf1e9f2013-10-15 18:55:27 +0100895#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
Daniel Vetter5a69b892013-10-16 22:55:52 +0200896#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -0300897#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Daniel Vetter7336df62013-07-09 22:59:16 +0200898#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Chris Wilsonf4068392010-10-27 20:36:41 +0100899
Paulo Zanoni3f1e1092013-02-18 19:00:21 -0300900#define FPGA_DBG 0x42300
901#define FPGA_DBG_RM_NOCLAIM (1<<31)
902
Chris Wilson0f3b6842013-01-15 12:05:55 +0000903#define DERRMR 0x44050
Ben Widawsky4e0bbc32013-11-02 21:07:07 -0700904/* Note that HBLANK events are reserved on bdw+ */
Chris Wilsonffe74d72013-08-26 20:58:12 +0100905#define DERRMR_PIPEA_SCANLINE (1<<0)
906#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
907#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
908#define DERRMR_PIPEA_VBLANK (1<<3)
909#define DERRMR_PIPEA_HBLANK (1<<5)
910#define DERRMR_PIPEB_SCANLINE (1<<8)
911#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
912#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
913#define DERRMR_PIPEB_VBLANK (1<<11)
914#define DERRMR_PIPEB_HBLANK (1<<13)
915/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
916#define DERRMR_PIPEC_SCANLINE (1<<14)
917#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
918#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
919#define DERRMR_PIPEC_VBLANK (1<<21)
920#define DERRMR_PIPEC_HBLANK (1<<22)
921
Chris Wilson0f3b6842013-01-15 12:05:55 +0000922
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700923/* GM45+ chicken bits -- debug workaround bits that may be required
924 * for various sorts of correct behavior. The top 16 bits of each are
925 * the enables for writing to the corresponding low bit.
926 */
927#define _3D_CHICKEN 0x02084
Daniel Vetter42839082012-12-14 23:38:28 +0100928#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700929#define _3D_CHICKEN2 0x0208c
930/* Disables pipelining of read flushes past the SF-WIZ interface.
931 * Required on all Ironlake steppings according to the B-Spec, but the
932 * particular danger of not doing so is not specified.
933 */
934# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
935#define _3D_CHICKEN3 0x02090
Jesse Barnes87f80202012-10-02 17:43:41 -0500936#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -0700937#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Ville Syrjäläe927ecd2014-02-04 21:59:18 +0200938#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
939#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700940
Eric Anholt71cf39b2010-03-08 23:41:55 -0800941#define MI_MODE 0x0209c
942# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -0800943# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000944# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +0530945# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +0100946# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -0800947
Ben Widawskyf8f2ac92012-10-03 19:34:24 -0700948#define GEN6_GT_MODE 0x20d0
Ville Syrjäläa607c1a2014-02-04 21:59:19 +0200949#define GEN7_GT_MODE 0x7008
Ville Syrjälä8d85d272014-02-04 21:59:15 +0200950#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
951#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
952#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
953#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
954#define GEN6_WIZ_HASHING_MASK (GEN6_WIZ_HASHING(1, 1) << 16)
Daniel Vetter6547fbd2012-12-14 23:38:29 +0100955#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ben Widawskyf8f2ac92012-10-03 19:34:24 -0700956
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000957#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -0700958#define GFX_MODE_GEN7 0x0229c
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100959#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000960#define GFX_RUN_LIST_ENABLE (1<<15)
Chris Wilsonaa83e302014-03-21 17:18:54 +0000961#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000962#define GFX_SURFACE_FAULT_ENABLE (1<<12)
963#define GFX_REPLAY_MODE (1<<11)
964#define GFX_PSMI_GRANULARITY (1<<10)
965#define GFX_PPGTT_ENABLE (1<<9)
966
Daniel Vettera7e806d2012-07-11 16:27:55 +0200967#define VLV_DISPLAY_BASE 0x180000
968
Imre Deak9e72b462014-05-05 15:13:55 +0300969#define VLV_GU_CTL0 (VLV_DISPLAY_BASE + 0x2030)
970#define VLV_GU_CTL1 (VLV_DISPLAY_BASE + 0x2034)
Jesse Barnes585fb112008-07-29 11:54:06 -0700971#define SCPD0 0x0209c /* 915+ only */
972#define IER 0x020a0
973#define IIR 0x020a4
974#define IMR 0x020a8
975#define ISR 0x020ac
Ville Syrjälä07ec7ec2013-01-24 15:29:51 +0200976#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
Jesse Barnes2d809572012-10-25 12:15:44 -0700977#define GCFG_DIS (1<<8)
Imre Deak9e72b462014-05-05 15:13:55 +0300978#define VLV_GUNIT_CLOCK_GATE2 (VLV_DISPLAY_BASE + 0x2064)
Ville Syrjäläff763012013-01-24 15:29:52 +0200979#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
980#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
981#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
982#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
983#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
Jesse Barnesc9cddff2013-05-08 10:45:13 -0700984#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
Ville Syrjälä90a72f82013-02-19 23:16:44 +0200985#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700986#define EIR 0x020b0
987#define EMR 0x020b4
988#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700989#define GM45_ERROR_PAGE_TABLE (1<<5)
990#define GM45_ERROR_MEM_PRIV (1<<4)
991#define I915_ERROR_PAGE_TABLE (1<<4)
992#define GM45_ERROR_CP_PRIV (1<<3)
993#define I915_ERROR_MEMORY_REFRESH (1<<1)
994#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700995#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +0800996#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Chris Wilson8692d00e2011-02-05 10:08:21 +0000997#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
998 will not assert AGPBUSY# and will only
999 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -08001000#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Chris Wilson884020b2013-08-06 19:01:14 +01001001#define INSTPM_TLB_INVALIDATE (1<<9)
1002#define INSTPM_SYNC_FLUSH (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001003#define ACTHD 0x020c8
1004#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +00001005#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -07001006#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +08001007#define FW_BLC_SELF_EN_MASK (1<<31)
1008#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1009#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001010#define MM_BURST_LENGTH 0x00700000
1011#define MM_FIFO_WATERMARK 0x0001F000
1012#define LM_BURST_LENGTH 0x00000700
1013#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -07001014#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07001015
1016/* Make render/texture TLB fetches lower priorty than associated data
1017 * fetches. This is not turned on by default
1018 */
1019#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1020
1021/* Isoch request wait on GTT enable (Display A/B/C streams).
1022 * Make isoch requests stall on the TLB update. May cause
1023 * display underruns (test mode only)
1024 */
1025#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1026
1027/* Block grant count for isoch requests when block count is
1028 * set to a finite value.
1029 */
1030#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1031#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1032#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1033#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1034#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1035
1036/* Enable render writes to complete in C2/C3/C4 power states.
1037 * If this isn't enabled, render writes are prevented in low
1038 * power states. That seems bad to me.
1039 */
1040#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1041
1042/* This acknowledges an async flip immediately instead
1043 * of waiting for 2TLB fetches.
1044 */
1045#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1046
1047/* Enables non-sequential data reads through arbiter
1048 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001049#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07001050
1051/* Disable FSB snooping of cacheable write cycles from binner/render
1052 * command stream
1053 */
1054#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1055
1056/* Arbiter time slice for non-isoch streams */
1057#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1058#define MI_ARB_TIME_SLICE_1 (0 << 5)
1059#define MI_ARB_TIME_SLICE_2 (1 << 5)
1060#define MI_ARB_TIME_SLICE_4 (2 << 5)
1061#define MI_ARB_TIME_SLICE_6 (3 << 5)
1062#define MI_ARB_TIME_SLICE_8 (4 << 5)
1063#define MI_ARB_TIME_SLICE_10 (5 << 5)
1064#define MI_ARB_TIME_SLICE_14 (6 << 5)
1065#define MI_ARB_TIME_SLICE_16 (7 << 5)
1066
1067/* Low priority grace period page size */
1068#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1069#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1070
1071/* Disable display A/B trickle feed */
1072#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1073
1074/* Set display plane priority */
1075#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1076#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1077
Jesse Barnes585fb112008-07-29 11:54:06 -07001078#define CACHE_MODE_0 0x02120 /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +02001079#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001080#define CM0_IZ_OPT_DISABLE (1<<6)
1081#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +02001082#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001083#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1084#define CM0_COLOR_EVICT_DISABLE (1<<3)
1085#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1086#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1087#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001088#define GFX_FLSH_CNTL_GEN6 0x101008
1089#define GFX_FLSH_CNTL_EN (1<<0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001090#define ECOSKPD 0x021d0
1091#define ECO_GATING_CX_ONLY (1<<3)
1092#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001093
Chia-I Wufe27c602014-01-28 13:29:33 +08001094#define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
Akash Goel4e046322014-04-04 17:14:38 +05301095#define RC_OP_FLUSH_ENABLE (1<<0)
Chia-I Wufe27c602014-01-28 13:29:33 +08001096#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
Jesse Barnesfb046852012-03-28 13:39:26 -07001097#define CACHE_MODE_1 0x7004 /* IVB+ */
Damien Lespiau5d708682014-03-26 18:41:51 +00001098#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1099#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
Jesse Barnesfb046852012-03-28 13:39:26 -07001100
Jesse Barnes4efe0702011-01-18 11:25:41 -08001101#define GEN6_BLITTER_ECOSKPD 0x221d0
1102#define GEN6_BLITTER_LOCK_SHIFT 16
1103#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1104
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001105#define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
1106#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
1107
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001108#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
Chris Wilson12f55812012-07-05 17:14:01 +01001109#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1110#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1111#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1112#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001113
Ben Widawskycc609d52013-05-28 19:22:29 -07001114/* On modern GEN architectures interrupt control consists of two sets
1115 * of registers. The first set pertains to the ring generating the
1116 * interrupt. The second control is for the functional block generating the
1117 * interrupt. These are PM, GT, DE, etc.
1118 *
1119 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1120 * GT interrupt bits, so we don't need to duplicate the defines.
1121 *
1122 * These defines should cover us well from SNB->HSW with minor exceptions
1123 * it can also work on ILK.
1124 */
1125#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1126#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1127#define GT_BLT_USER_INTERRUPT (1 << 22)
1128#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1129#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001130#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Ben Widawskycc609d52013-05-28 19:22:29 -07001131#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1132#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1133#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1134#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1135#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1136#define GT_RENDER_USER_INTERRUPT (1 << 0)
1137
Ben Widawsky12638c52013-05-28 19:22:31 -07001138#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1139#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1140
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001141#define GT_PARITY_ERROR(dev) \
1142 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Dan Carpenter45f80d52013-09-24 10:57:35 +03001143 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001144
Ben Widawskycc609d52013-05-28 19:22:29 -07001145/* These are all the "old" interrupts */
1146#define ILK_BSD_USER_INTERRUPT (1<<5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001147
1148#define I915_PM_INTERRUPT (1<<31)
1149#define I915_ISP_INTERRUPT (1<<22)
1150#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
1151#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
1152#define I915_MIPIB_INTERRUPT (1<<19)
1153#define I915_MIPIA_INTERRUPT (1<<18)
Ben Widawskycc609d52013-05-28 19:22:29 -07001154#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1155#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001156#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
1157#define I915_MASTER_ERROR_INTERRUPT (1<<15)
Ben Widawskycc609d52013-05-28 19:22:29 -07001158#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001159#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
Ben Widawskycc609d52013-05-28 19:22:29 -07001160#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001161#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
Ben Widawskycc609d52013-05-28 19:22:29 -07001162#define I915_HWB_OOM_INTERRUPT (1<<13)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001163#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
Ben Widawskycc609d52013-05-28 19:22:29 -07001164#define I915_SYNC_STATUS_INTERRUPT (1<<12)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001165#define I915_MISC_INTERRUPT (1<<11)
Ben Widawskycc609d52013-05-28 19:22:29 -07001166#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001167#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
Ben Widawskycc609d52013-05-28 19:22:29 -07001168#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001169#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
Ben Widawskycc609d52013-05-28 19:22:29 -07001170#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001171#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
Ben Widawskycc609d52013-05-28 19:22:29 -07001172#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1173#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1174#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1175#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1176#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001177#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
1178#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
Ben Widawskycc609d52013-05-28 19:22:29 -07001179#define I915_DEBUG_INTERRUPT (1<<2)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001180#define I915_WINVALID_INTERRUPT (1<<1)
Ben Widawskycc609d52013-05-28 19:22:29 -07001181#define I915_USER_INTERRUPT (1<<1)
1182#define I915_ASLE_INTERRUPT (1<<0)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001183#define I915_BSD_USER_INTERRUPT (1<<25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001184
1185#define GEN6_BSD_RNCID 0x12198
1186
Ben Widawskya1e969e2012-04-14 18:41:32 -07001187#define GEN7_FF_THREAD_MODE 0x20a0
1188#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08001189#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001190#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1191#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1192#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1193#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08001194#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001195#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1196#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1197#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1198#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1199#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1200#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1201#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1202#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1203
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001204/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001205 * Framebuffer compression (915+ only)
1206 */
1207
1208#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1209#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1210#define FBC_CONTROL 0x03208
1211#define FBC_CTL_EN (1<<31)
1212#define FBC_CTL_PERIODIC (1<<30)
1213#define FBC_CTL_INTERVAL_SHIFT (16)
1214#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +02001215#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -07001216#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02001217#define FBC_CTL_FENCENO_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001218#define FBC_COMMAND 0x0320c
1219#define FBC_CMD_COMPRESS (1<<0)
1220#define FBC_STATUS 0x03210
1221#define FBC_STAT_COMPRESSING (1<<31)
1222#define FBC_STAT_COMPRESSED (1<<30)
1223#define FBC_STAT_MODIFIED (1<<29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02001224#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001225#define FBC_CONTROL2 0x03214
1226#define FBC_CTL_FENCE_DBL (0<<4)
1227#define FBC_CTL_IDLE_IMM (0<<2)
1228#define FBC_CTL_IDLE_FULL (1<<2)
1229#define FBC_CTL_IDLE_LINE (2<<2)
1230#define FBC_CTL_IDLE_DEBUG (3<<2)
1231#define FBC_CTL_CPU_FENCE (1<<1)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02001232#define FBC_CTL_PLANE(plane) ((plane)<<0)
Ville Syrjäläf64f1722014-01-23 16:49:17 +02001233#define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
Jesse Barnes80824002009-09-10 15:28:06 -07001234#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -07001235
1236#define FBC_LL_SIZE (1536)
1237
Jesse Barnes74dff282009-09-14 15:39:40 -07001238/* Framebuffer compression for GM45+ */
1239#define DPFC_CB_BASE 0x3200
1240#define DPFC_CONTROL 0x3208
1241#define DPFC_CTL_EN (1<<31)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02001242#define DPFC_CTL_PLANE(plane) ((plane)<<30)
1243#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
Jesse Barnes74dff282009-09-14 15:39:40 -07001244#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001245#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +01001246#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -07001247#define DPFC_SR_EN (1<<10)
1248#define DPFC_CTL_LIMIT_1X (0<<6)
1249#define DPFC_CTL_LIMIT_2X (1<<6)
1250#define DPFC_CTL_LIMIT_4X (2<<6)
1251#define DPFC_RECOMP_CTL 0x320c
1252#define DPFC_RECOMP_STALL_EN (1<<27)
1253#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1254#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1255#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1256#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1257#define DPFC_STATUS 0x3210
1258#define DPFC_INVAL_SEG_SHIFT (16)
1259#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1260#define DPFC_COMP_SEG_SHIFT (0)
1261#define DPFC_COMP_SEG_MASK (0x000003ff)
1262#define DPFC_STATUS2 0x3214
1263#define DPFC_FENCE_YOFF 0x3218
1264#define DPFC_CHICKEN 0x3224
1265#define DPFC_HT_MODIFY (1<<31)
1266
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001267/* Framebuffer compression for Ironlake */
1268#define ILK_DPFC_CB_BASE 0x43200
1269#define ILK_DPFC_CONTROL 0x43208
1270/* The bit 28-8 is reserved */
1271#define DPFC_RESERVED (0x1FFFFF00)
1272#define ILK_DPFC_RECOMP_CTL 0x4320c
1273#define ILK_DPFC_STATUS 0x43210
1274#define ILK_DPFC_FENCE_YOFF 0x43218
1275#define ILK_DPFC_CHICKEN 0x43224
1276#define ILK_FBC_RT_BASE 0x2128
1277#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001278#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001279
1280#define ILK_DISPLAY_CHICKEN1 0x42000
1281#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04001282#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08001283
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001284
Jesse Barnes585fb112008-07-29 11:54:06 -07001285/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001286 * Framebuffer compression for Sandybridge
1287 *
1288 * The following two registers are of type GTTMMADR
1289 */
1290#define SNB_DPFC_CTL_SA 0x100100
1291#define SNB_CPU_FENCE_ENABLE (1<<29)
1292#define DPFC_CPU_FENCE_OFFSET 0x100104
1293
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001294/* Framebuffer compression for Ivybridge */
1295#define IVB_FBC_RT_BASE 0x7020
1296
Paulo Zanoni42db64e2013-05-31 16:33:22 -03001297#define IPS_CTL 0x43408
1298#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001299
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001300#define MSG_FBC_REND_STATE 0x50380
1301#define FBC_REND_NUKE (1<<2)
1302#define FBC_REND_CACHE_CLEAN (1<<1)
1303
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001304/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001305 * GPIO regs
1306 */
1307#define GPIOA 0x5010
1308#define GPIOB 0x5014
1309#define GPIOC 0x5018
1310#define GPIOD 0x501c
1311#define GPIOE 0x5020
1312#define GPIOF 0x5024
1313#define GPIOG 0x5028
1314#define GPIOH 0x502c
1315# define GPIO_CLOCK_DIR_MASK (1 << 0)
1316# define GPIO_CLOCK_DIR_IN (0 << 1)
1317# define GPIO_CLOCK_DIR_OUT (1 << 1)
1318# define GPIO_CLOCK_VAL_MASK (1 << 2)
1319# define GPIO_CLOCK_VAL_OUT (1 << 3)
1320# define GPIO_CLOCK_VAL_IN (1 << 4)
1321# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1322# define GPIO_DATA_DIR_MASK (1 << 8)
1323# define GPIO_DATA_DIR_IN (0 << 9)
1324# define GPIO_DATA_DIR_OUT (1 << 9)
1325# define GPIO_DATA_VAL_MASK (1 << 10)
1326# define GPIO_DATA_VAL_OUT (1 << 11)
1327# define GPIO_DATA_VAL_IN (1 << 12)
1328# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1329
Chris Wilsonf899fc62010-07-20 15:44:45 -07001330#define GMBUS0 0x5100 /* clock/port select */
1331#define GMBUS_RATE_100KHZ (0<<8)
1332#define GMBUS_RATE_50KHZ (1<<8)
1333#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1334#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1335#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1336#define GMBUS_PORT_DISABLED 0
1337#define GMBUS_PORT_SSC 1
1338#define GMBUS_PORT_VGADDC 2
1339#define GMBUS_PORT_PANEL 3
1340#define GMBUS_PORT_DPC 4 /* HDMIC */
1341#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
Daniel Kurtze4fd17a2012-03-28 02:36:12 +08001342#define GMBUS_PORT_DPD 6 /* HDMID */
1343#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001344#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001345#define GMBUS1 0x5104 /* command/status */
1346#define GMBUS_SW_CLR_INT (1<<31)
1347#define GMBUS_SW_RDY (1<<30)
1348#define GMBUS_ENT (1<<29) /* enable timeout */
1349#define GMBUS_CYCLE_NONE (0<<25)
1350#define GMBUS_CYCLE_WAIT (1<<25)
1351#define GMBUS_CYCLE_INDEX (2<<25)
1352#define GMBUS_CYCLE_STOP (4<<25)
1353#define GMBUS_BYTE_COUNT_SHIFT 16
1354#define GMBUS_SLAVE_INDEX_SHIFT 8
1355#define GMBUS_SLAVE_ADDR_SHIFT 1
1356#define GMBUS_SLAVE_READ (1<<0)
1357#define GMBUS_SLAVE_WRITE (0<<0)
1358#define GMBUS2 0x5108 /* status */
1359#define GMBUS_INUSE (1<<15)
1360#define GMBUS_HW_WAIT_PHASE (1<<14)
1361#define GMBUS_STALL_TIMEOUT (1<<13)
1362#define GMBUS_INT (1<<12)
1363#define GMBUS_HW_RDY (1<<11)
1364#define GMBUS_SATOER (1<<10)
1365#define GMBUS_ACTIVE (1<<9)
1366#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1367#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1368#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1369#define GMBUS_NAK_EN (1<<3)
1370#define GMBUS_IDLE_EN (1<<2)
1371#define GMBUS_HW_WAIT_EN (1<<1)
1372#define GMBUS_HW_RDY_EN (1<<0)
1373#define GMBUS5 0x5120 /* byte index */
1374#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08001375
Jesse Barnes585fb112008-07-29 11:54:06 -07001376/*
1377 * Clock control & power management
1378 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001379#define DPLL_A_OFFSET 0x6014
1380#define DPLL_B_OFFSET 0x6018
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001381#define DPLL(pipe) (dev_priv->info.dpll_offsets[pipe] + \
1382 dev_priv->info.display_mmio_offset)
Jesse Barnes585fb112008-07-29 11:54:06 -07001383
1384#define VGA0 0x6000
1385#define VGA1 0x6004
1386#define VGA_PD 0x6010
1387#define VGA0_PD_P2_DIV_4 (1 << 7)
1388#define VGA0_PD_P1_DIV_2 (1 << 5)
1389#define VGA0_PD_P1_SHIFT 0
1390#define VGA0_PD_P1_MASK (0x1f << 0)
1391#define VGA1_PD_P2_DIV_4 (1 << 15)
1392#define VGA1_PD_P1_DIV_2 (1 << 13)
1393#define VGA1_PD_P1_SHIFT 8
1394#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001395#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02001396#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1397#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001398#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07001399#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001400#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07001401#define DPLL_VGA_MODE_DIS (1 << 28)
1402#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1403#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1404#define DPLL_MODE_MASK (3 << 26)
1405#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1406#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1407#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1408#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1409#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1410#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001411#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07001412#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02001413#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001414#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02001415#define DPLL_PORTC_READY_MASK (0xf << 4)
1416#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07001417
Jesse Barnes585fb112008-07-29 11:54:06 -07001418#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
1419/*
1420 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1421 * this field (only one bit may be set).
1422 */
1423#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1424#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001425#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07001426/* i830, required in DVO non-gang */
1427#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1428#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1429#define PLL_REF_INPUT_DREFCLK (0 << 13)
1430#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1431#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1432#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1433#define PLL_REF_INPUT_MASK (3 << 13)
1434#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001435/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08001436# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1437# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1438# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1439# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1440# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1441
Jesse Barnes585fb112008-07-29 11:54:06 -07001442/*
1443 * Parallel to Serial Load Pulse phase selection.
1444 * Selects the phase for the 10X DPLL clock for the PCIe
1445 * digital display port. The range is 4 to 13; 10 or more
1446 * is just a flip delay. The default is 6
1447 */
1448#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1449#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1450/*
1451 * SDVO multiplier for 945G/GM. Not used on 965.
1452 */
1453#define SDVO_MULTIPLIER_MASK 0x000000ff
1454#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1455#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001456
1457#define DPLL_A_MD_OFFSET 0x601c /* 965+ only */
1458#define DPLL_B_MD_OFFSET 0x6020 /* 965+ only */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001459#define DPLL_MD(pipe) (dev_priv->info.dpll_md_offsets[pipe] + \
1460 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001461
Jesse Barnes585fb112008-07-29 11:54:06 -07001462/*
1463 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1464 *
1465 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1466 */
1467#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1468#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1469/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1470#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1471#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1472/*
1473 * SDVO/UDI pixel multiplier.
1474 *
1475 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1476 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1477 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1478 * dummy bytes in the datastream at an increased clock rate, with both sides of
1479 * the link knowing how many bytes are fill.
1480 *
1481 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1482 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1483 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1484 * through an SDVO command.
1485 *
1486 * This register field has values of multiplication factor minus 1, with
1487 * a maximum multiplier of 5 for SDVO.
1488 */
1489#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1490#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1491/*
1492 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1493 * This best be set to the default value (3) or the CRT won't work. No,
1494 * I don't entirely understand what this does...
1495 */
1496#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1497#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001498
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001499#define _FPA0 0x06040
1500#define _FPA1 0x06044
1501#define _FPB0 0x06048
1502#define _FPB1 0x0604c
1503#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1504#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07001505#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001506#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07001507#define FP_N_DIV_SHIFT 16
1508#define FP_M1_DIV_MASK 0x00003f00
1509#define FP_M1_DIV_SHIFT 8
1510#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001511#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07001512#define FP_M2_DIV_SHIFT 0
1513#define DPLL_TEST 0x606c
1514#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1515#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1516#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1517#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1518#define DPLLB_TEST_N_BYPASS (1 << 19)
1519#define DPLLB_TEST_M_BYPASS (1 << 18)
1520#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1521#define DPLLA_TEST_N_BYPASS (1 << 3)
1522#define DPLLA_TEST_M_BYPASS (1 << 2)
1523#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1524#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001525#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001526#define DSTATE_PLL_D3_OFF (1<<3)
1527#define DSTATE_GFX_CLOCK_GATING (1<<1)
1528#define DSTATE_DOT_CLOCK_GATING (1<<0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001529#define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07001530# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1531# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1532# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1533# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1534# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1535# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1536# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1537# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1538# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1539# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1540# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1541# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1542# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1543# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1544# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1545# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1546# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1547# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1548# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1549# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1550# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1551# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1552# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1553# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1554# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1555# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1556# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1557# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1558/**
1559 * This bit must be set on the 830 to prevent hangs when turning off the
1560 * overlay scaler.
1561 */
1562# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1563# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1564# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1565# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1566# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1567
1568#define RENCLK_GATE_D1 0x6204
1569# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1570# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1571# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1572# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1573# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1574# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1575# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1576# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1577# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1578/** This bit must be unset on 855,865 */
1579# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1580# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1581# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1582# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1583/** This bit must be set on 855,865. */
1584# define SV_CLOCK_GATE_DISABLE (1 << 0)
1585# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1586# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1587# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1588# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1589# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1590# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1591# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1592# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1593# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1594# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1595# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1596# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1597# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1598# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1599# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1600# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1601# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1602
1603# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1604/** This bit must always be set on 965G/965GM */
1605# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1606# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1607# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1608# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1609# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1610# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1611/** This bit must always be set on 965G */
1612# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1613# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1614# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1615# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1616# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1617# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1618# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1619# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1620# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1621# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1622# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1623# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1624# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1625# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1626# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1627# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1628# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1629# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1630# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1631
1632#define RENCLK_GATE_D2 0x6208
1633#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1634#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1635#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1636#define RAMCLK_GATE_D 0x6210 /* CRL only */
1637#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001638
Ville Syrjäläd88b2272013-01-24 15:29:48 +02001639#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07001640#define FW_CSPWRDWNEN (1<<15)
1641
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03001642#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
1643
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001644#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
1645#define CDCLK_FREQ_SHIFT 4
1646#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
1647#define CZCLK_FREQ_MASK 0xf
1648#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
1649
Jesse Barnes585fb112008-07-29 11:54:06 -07001650/*
1651 * Palette regs
1652 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001653#define PALETTE_A_OFFSET 0xa000
1654#define PALETTE_B_OFFSET 0xa800
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001655#define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
1656 dev_priv->info.display_mmio_offset)
Jesse Barnes585fb112008-07-29 11:54:06 -07001657
Eric Anholt673a3942008-07-30 12:06:12 -07001658/* MCH MMIO space */
1659
1660/*
1661 * MCHBAR mirror.
1662 *
1663 * This mirrors the MCHBAR MMIO space whose location is determined by
1664 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1665 * every way. It is not accessible from the CP register read instructions.
1666 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03001667 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
1668 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07001669 */
1670#define MCHBAR_MIRROR_BASE 0x10000
1671
Yuanhan Liu13982612010-12-15 15:42:31 +08001672#define MCHBAR_MIRROR_BASE_SNB 0x140000
1673
Chris Wilson3ebecd02013-04-12 19:10:13 +01001674/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ben Widawsky153b4b952013-10-22 22:05:09 -07001675#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01001676
Eric Anholt673a3942008-07-30 12:06:12 -07001677/** 915-945 and GM965 MCH register controlling DRAM channel access */
1678#define DCC 0x10200
1679#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1680#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1681#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1682#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1683#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08001684#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Eric Anholt673a3942008-07-30 12:06:12 -07001685
Li Peng95534262010-05-18 18:58:44 +08001686/** Pineview MCH register contains DDR3 setting */
1687#define CSHRDDR3CTL 0x101a8
1688#define CSHRDDR3CTL_DDR3 (1 << 2)
1689
Eric Anholt673a3942008-07-30 12:06:12 -07001690/** 965 MCH register controlling DRAM channel configuration */
1691#define C0DRB3 0x10206
1692#define C1DRB3 0x10606
1693
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001694/** snb MCH registers for reading the DRAM channel configuration */
1695#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1696#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1697#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1698#define MAD_DIMM_ECC_MASK (0x3 << 24)
1699#define MAD_DIMM_ECC_OFF (0x0 << 24)
1700#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1701#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1702#define MAD_DIMM_ECC_ON (0x3 << 24)
1703#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1704#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1705#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1706#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1707#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1708#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1709#define MAD_DIMM_A_SELECT (0x1 << 16)
1710/* DIMM sizes are in multiples of 256mb. */
1711#define MAD_DIMM_B_SIZE_SHIFT 8
1712#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1713#define MAD_DIMM_A_SIZE_SHIFT 0
1714#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1715
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01001716/** snb MCH registers for priority tuning */
1717#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1718#define MCH_SSKPD_WM0_MASK 0x3f
1719#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001720
Jesse Barnesec013e72013-08-20 10:29:23 +01001721#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
1722
Keith Packardb11248d2009-06-11 22:28:56 -07001723/* Clocking configuration register */
1724#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08001725#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07001726#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1727#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1728#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1729#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1730#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001731/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07001732#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001733#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07001734#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001735#define CLKCFG_MEM_533 (1 << 4)
1736#define CLKCFG_MEM_667 (2 << 4)
1737#define CLKCFG_MEM_800 (3 << 4)
1738#define CLKCFG_MEM_MASK (7 << 4)
1739
Jesse Barnesea056c12010-09-10 10:02:13 -07001740#define TSC1 0x11001
1741#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07001742#define TR1 0x11006
1743#define TSFS 0x11020
1744#define TSFS_SLOPE_MASK 0x0000ff00
1745#define TSFS_SLOPE_SHIFT 8
1746#define TSFS_INTR_MASK 0x000000ff
1747
Jesse Barnesf97108d2010-01-29 11:27:07 -08001748#define CRSTANDVID 0x11100
1749#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1750#define PXVFREQ_PX_MASK 0x7f000000
1751#define PXVFREQ_PX_SHIFT 24
1752#define VIDFREQ_BASE 0x11110
1753#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1754#define VIDFREQ2 0x11114
1755#define VIDFREQ3 0x11118
1756#define VIDFREQ4 0x1111c
1757#define VIDFREQ_P0_MASK 0x1f000000
1758#define VIDFREQ_P0_SHIFT 24
1759#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1760#define VIDFREQ_P0_CSCLK_SHIFT 20
1761#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1762#define VIDFREQ_P0_CRCLK_SHIFT 16
1763#define VIDFREQ_P1_MASK 0x00001f00
1764#define VIDFREQ_P1_SHIFT 8
1765#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1766#define VIDFREQ_P1_CSCLK_SHIFT 4
1767#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1768#define INTTOEXT_BASE_ILK 0x11300
1769#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1770#define INTTOEXT_MAP3_SHIFT 24
1771#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1772#define INTTOEXT_MAP2_SHIFT 16
1773#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1774#define INTTOEXT_MAP1_SHIFT 8
1775#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1776#define INTTOEXT_MAP0_SHIFT 0
1777#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1778#define MEMSWCTL 0x11170 /* Ironlake only */
1779#define MEMCTL_CMD_MASK 0xe000
1780#define MEMCTL_CMD_SHIFT 13
1781#define MEMCTL_CMD_RCLK_OFF 0
1782#define MEMCTL_CMD_RCLK_ON 1
1783#define MEMCTL_CMD_CHFREQ 2
1784#define MEMCTL_CMD_CHVID 3
1785#define MEMCTL_CMD_VMMOFF 4
1786#define MEMCTL_CMD_VMMON 5
1787#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1788 when command complete */
1789#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1790#define MEMCTL_FREQ_SHIFT 8
1791#define MEMCTL_SFCAVM (1<<7)
1792#define MEMCTL_TGT_VID_MASK 0x007f
1793#define MEMIHYST 0x1117c
1794#define MEMINTREN 0x11180 /* 16 bits */
1795#define MEMINT_RSEXIT_EN (1<<8)
1796#define MEMINT_CX_SUPR_EN (1<<7)
1797#define MEMINT_CONT_BUSY_EN (1<<6)
1798#define MEMINT_AVG_BUSY_EN (1<<5)
1799#define MEMINT_EVAL_CHG_EN (1<<4)
1800#define MEMINT_MON_IDLE_EN (1<<3)
1801#define MEMINT_UP_EVAL_EN (1<<2)
1802#define MEMINT_DOWN_EVAL_EN (1<<1)
1803#define MEMINT_SW_CMD_EN (1<<0)
1804#define MEMINTRSTR 0x11182 /* 16 bits */
1805#define MEM_RSEXIT_MASK 0xc000
1806#define MEM_RSEXIT_SHIFT 14
1807#define MEM_CONT_BUSY_MASK 0x3000
1808#define MEM_CONT_BUSY_SHIFT 12
1809#define MEM_AVG_BUSY_MASK 0x0c00
1810#define MEM_AVG_BUSY_SHIFT 10
1811#define MEM_EVAL_CHG_MASK 0x0300
1812#define MEM_EVAL_BUSY_SHIFT 8
1813#define MEM_MON_IDLE_MASK 0x00c0
1814#define MEM_MON_IDLE_SHIFT 6
1815#define MEM_UP_EVAL_MASK 0x0030
1816#define MEM_UP_EVAL_SHIFT 4
1817#define MEM_DOWN_EVAL_MASK 0x000c
1818#define MEM_DOWN_EVAL_SHIFT 2
1819#define MEM_SW_CMD_MASK 0x0003
1820#define MEM_INT_STEER_GFX 0
1821#define MEM_INT_STEER_CMR 1
1822#define MEM_INT_STEER_SMI 2
1823#define MEM_INT_STEER_SCI 3
1824#define MEMINTRSTS 0x11184
1825#define MEMINT_RSEXIT (1<<7)
1826#define MEMINT_CONT_BUSY (1<<6)
1827#define MEMINT_AVG_BUSY (1<<5)
1828#define MEMINT_EVAL_CHG (1<<4)
1829#define MEMINT_MON_IDLE (1<<3)
1830#define MEMINT_UP_EVAL (1<<2)
1831#define MEMINT_DOWN_EVAL (1<<1)
1832#define MEMINT_SW_CMD (1<<0)
1833#define MEMMODECTL 0x11190
1834#define MEMMODE_BOOST_EN (1<<31)
1835#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1836#define MEMMODE_BOOST_FREQ_SHIFT 24
1837#define MEMMODE_IDLE_MODE_MASK 0x00030000
1838#define MEMMODE_IDLE_MODE_SHIFT 16
1839#define MEMMODE_IDLE_MODE_EVAL 0
1840#define MEMMODE_IDLE_MODE_CONT 1
1841#define MEMMODE_HWIDLE_EN (1<<15)
1842#define MEMMODE_SWMODE_EN (1<<14)
1843#define MEMMODE_RCLK_GATE (1<<13)
1844#define MEMMODE_HW_UPDATE (1<<12)
1845#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1846#define MEMMODE_FSTART_SHIFT 8
1847#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1848#define MEMMODE_FMAX_SHIFT 4
1849#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1850#define RCBMAXAVG 0x1119c
1851#define MEMSWCTL2 0x1119e /* Cantiga only */
1852#define SWMEMCMD_RENDER_OFF (0 << 13)
1853#define SWMEMCMD_RENDER_ON (1 << 13)
1854#define SWMEMCMD_SWFREQ (2 << 13)
1855#define SWMEMCMD_TARVID (3 << 13)
1856#define SWMEMCMD_VRM_OFF (4 << 13)
1857#define SWMEMCMD_VRM_ON (5 << 13)
1858#define CMDSTS (1<<12)
1859#define SFCAVM (1<<11)
1860#define SWFREQ_MASK 0x0380 /* P0-7 */
1861#define SWFREQ_SHIFT 7
1862#define TARVID_MASK 0x001f
1863#define MEMSTAT_CTG 0x111a0
1864#define RCBMINAVG 0x111a0
1865#define RCUPEI 0x111b0
1866#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08001867#define RSTDBYCTL 0x111b8
1868#define RS1EN (1<<31)
1869#define RS2EN (1<<30)
1870#define RS3EN (1<<29)
1871#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1872#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1873#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1874#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1875#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1876#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1877#define RSX_STATUS_MASK (7<<20)
1878#define RSX_STATUS_ON (0<<20)
1879#define RSX_STATUS_RC1 (1<<20)
1880#define RSX_STATUS_RC1E (2<<20)
1881#define RSX_STATUS_RS1 (3<<20)
1882#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1883#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1884#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1885#define RSX_STATUS_RSVD2 (7<<20)
1886#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1887#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1888#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1889#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1890#define RS1CONTSAV_MASK (3<<14)
1891#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1892#define RS1CONTSAV_RSVD (1<<14)
1893#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1894#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1895#define NORMSLEXLAT_MASK (3<<12)
1896#define SLOW_RS123 (0<<12)
1897#define SLOW_RS23 (1<<12)
1898#define SLOW_RS3 (2<<12)
1899#define NORMAL_RS123 (3<<12)
1900#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1901#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1902#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1903#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1904#define RS_CSTATE_MASK (3<<4)
1905#define RS_CSTATE_C367_RS1 (0<<4)
1906#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1907#define RS_CSTATE_RSVD (2<<4)
1908#define RS_CSTATE_C367_RS2 (3<<4)
1909#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1910#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08001911#define VIDCTL 0x111c0
1912#define VIDSTS 0x111c8
1913#define VIDSTART 0x111cc /* 8 bits */
1914#define MEMSTAT_ILK 0x111f8
1915#define MEMSTAT_VID_MASK 0x7f00
1916#define MEMSTAT_VID_SHIFT 8
1917#define MEMSTAT_PSTATE_MASK 0x00f8
1918#define MEMSTAT_PSTATE_SHIFT 3
1919#define MEMSTAT_MON_ACTV (1<<2)
1920#define MEMSTAT_SRC_CTL_MASK 0x0003
1921#define MEMSTAT_SRC_CTL_CORE 0
1922#define MEMSTAT_SRC_CTL_TRB 1
1923#define MEMSTAT_SRC_CTL_THM 2
1924#define MEMSTAT_SRC_CTL_STDBY 3
1925#define RCPREVBSYTUPAVG 0x113b8
1926#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07001927#define PMMISC 0x11214
1928#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07001929#define SDEW 0x1124c
1930#define CSIEW0 0x11250
1931#define CSIEW1 0x11254
1932#define CSIEW2 0x11258
1933#define PEW 0x1125c
1934#define DEW 0x11270
1935#define MCHAFE 0x112c0
1936#define CSIEC 0x112e0
1937#define DMIEC 0x112e4
1938#define DDREC 0x112e8
1939#define PEG0EC 0x112ec
1940#define PEG1EC 0x112f0
1941#define GFXEC 0x112f4
1942#define RPPREVBSYTUPAVG 0x113b8
1943#define RPPREVBSYTDNAVG 0x113bc
1944#define ECR 0x11600
1945#define ECR_GPFE (1<<31)
1946#define ECR_IMONE (1<<30)
1947#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1948#define OGW0 0x11608
1949#define OGW1 0x1160c
1950#define EG0 0x11610
1951#define EG1 0x11614
1952#define EG2 0x11618
1953#define EG3 0x1161c
1954#define EG4 0x11620
1955#define EG5 0x11624
1956#define EG6 0x11628
1957#define EG7 0x1162c
1958#define PXW 0x11664
1959#define PXWL 0x11680
1960#define LCFUSE02 0x116c0
1961#define LCFUSE_HIV_MASK 0x000000ff
1962#define CSIPLL0 0x12c10
1963#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08001964#define PEG_BAND_GAP_DATA 0x14d68
1965
Chris Wilsonc4de7b02012-07-02 11:51:03 -03001966#define GEN6_GT_THREAD_STATUS_REG 0x13805c
1967#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
1968#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
1969
Ben Widawsky153b4b952013-10-22 22:05:09 -07001970#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
1971#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
1972#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001973
Jesse Barnes585fb112008-07-29 11:54:06 -07001974/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001975 * Logical Context regs
1976 */
1977#define CCID 0x2180
1978#define CCID_EN (1<<0)
Ville Syrjäläe8016052013-08-22 19:23:13 +03001979/*
1980 * Notes on SNB/IVB/VLV context size:
1981 * - Power context is saved elsewhere (LLC or stolen)
1982 * - Ring/execlist context is saved on SNB, not on IVB
1983 * - Extended context size already includes render context size
1984 * - We always need to follow the extended context size.
1985 * SNB BSpec has comments indicating that we should use the
1986 * render context size instead if execlists are disabled, but
1987 * based on empirical testing that's just nonsense.
1988 * - Pipelined/VF state is saved on SNB/IVB respectively
1989 * - GT1 size just indicates how much of render context
1990 * doesn't need saving on GT1
1991 */
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001992#define CXT_SIZE 0x21a0
1993#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
1994#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
1995#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
1996#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
1997#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03001998#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001999 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2000 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002001#define GEN7_CXT_SIZE 0x21a8
Ben Widawsky6a4ea122012-07-18 10:10:10 -07002002#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
2003#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002004#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
2005#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
2006#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
2007#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002008#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002009 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawskya0de80a2013-06-25 21:53:40 -07002010/* Haswell does have the CXT_SIZE register however it does not appear to be
2011 * valid. Now, docs explain in dwords what is in the context object. The full
2012 * size is 70720 bytes, however, the power context and execlist context will
2013 * never be saved (power context is stored elsewhere, and execlists don't work
2014 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
2015 */
2016#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
Ben Widawsky88976442013-11-02 21:07:05 -07002017/* Same as Haswell, but 72064 bytes now. */
2018#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
2019
Ben Widawskyfe1cc682012-06-04 14:42:41 -07002020
Jesse Barnese454a052013-09-26 17:55:58 -07002021#define VLV_CLK_CTL2 0x101104
2022#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
2023
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002024/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002025 * Overlay regs
2026 */
2027
2028#define OVADD 0x30000
2029#define DOVSTA 0x30008
2030#define OC_BUF (0x3<<20)
2031#define OGAMC5 0x30010
2032#define OGAMC4 0x30014
2033#define OGAMC3 0x30018
2034#define OGAMC2 0x3001c
2035#define OGAMC1 0x30020
2036#define OGAMC0 0x30024
2037
2038/*
2039 * Display engine regs
2040 */
2041
Shuang He8bf1e9f2013-10-15 18:55:27 +01002042/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002043#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01002044#define PIPE_CRC_ENABLE (1 << 31)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002045/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01002046#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
2047#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
2048#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002049/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002050#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
2051#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
2052#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
2053/* embedded DP port on the north display block, reserved on ivb */
2054#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
2055#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02002056/* vlv source selection */
2057#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
2058#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
2059#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
2060/* with DP port the pipe source is invalid */
2061#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
2062#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
2063#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
2064/* gen3+ source selection */
2065#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
2066#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
2067#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
2068/* with DP/TV port the pipe source is invalid */
2069#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
2070#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
2071#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
2072#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
2073#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
2074/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02002075#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002076
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002077#define _PIPE_CRC_RES_1_A_IVB 0x60064
2078#define _PIPE_CRC_RES_2_A_IVB 0x60068
2079#define _PIPE_CRC_RES_3_A_IVB 0x6006c
2080#define _PIPE_CRC_RES_4_A_IVB 0x60070
2081#define _PIPE_CRC_RES_5_A_IVB 0x60074
2082
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002083#define _PIPE_CRC_RES_RED_A 0x60060
2084#define _PIPE_CRC_RES_GREEN_A 0x60064
2085#define _PIPE_CRC_RES_BLUE_A 0x60068
2086#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
2087#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01002088
2089/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002090#define _PIPE_CRC_RES_1_B_IVB 0x61064
2091#define _PIPE_CRC_RES_2_B_IVB 0x61068
2092#define _PIPE_CRC_RES_3_B_IVB 0x6106c
2093#define _PIPE_CRC_RES_4_B_IVB 0x61070
2094#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01002095
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002096#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002097#define PIPE_CRC_RES_1_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002098 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002099#define PIPE_CRC_RES_2_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002100 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002101#define PIPE_CRC_RES_3_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002102 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002103#define PIPE_CRC_RES_4_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002104 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002105#define PIPE_CRC_RES_5_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002106 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002107
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002108#define PIPE_CRC_RES_RED(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002109 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002110#define PIPE_CRC_RES_GREEN(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002111 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002112#define PIPE_CRC_RES_BLUE(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002113 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002114#define PIPE_CRC_RES_RES1_I915(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002115 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002116#define PIPE_CRC_RES_RES2_G4X(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002117 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002118
Jesse Barnes585fb112008-07-29 11:54:06 -07002119/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002120#define _HTOTAL_A 0x60000
2121#define _HBLANK_A 0x60004
2122#define _HSYNC_A 0x60008
2123#define _VTOTAL_A 0x6000c
2124#define _VBLANK_A 0x60010
2125#define _VSYNC_A 0x60014
2126#define _PIPEASRC 0x6001c
2127#define _BCLRPAT_A 0x60020
2128#define _VSYNCSHIFT_A 0x60028
Jesse Barnes585fb112008-07-29 11:54:06 -07002129
2130/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002131#define _HTOTAL_B 0x61000
2132#define _HBLANK_B 0x61004
2133#define _HSYNC_B 0x61008
2134#define _VTOTAL_B 0x6100c
2135#define _VBLANK_B 0x61010
2136#define _VSYNC_B 0x61014
2137#define _PIPEBSRC 0x6101c
2138#define _BCLRPAT_B 0x61020
2139#define _VSYNCSHIFT_B 0x61028
Daniel Vetter0529a0d2012-01-28 14:49:24 +01002140
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002141#define TRANSCODER_A_OFFSET 0x60000
2142#define TRANSCODER_B_OFFSET 0x61000
2143#define TRANSCODER_C_OFFSET 0x62000
2144#define TRANSCODER_EDP_OFFSET 0x6f000
2145
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002146#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2147 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2148 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002149
2150#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2151#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2152#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2153#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2154#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2155#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2156#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2157#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2158#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002159
Ben Widawskyed8546a2013-11-04 22:45:05 -08002160/* HSW+ eDP PSR registers */
2161#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
Ben Widawsky18b59922013-09-20 09:35:30 -07002162#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002163#define EDP_PSR_ENABLE (1<<31)
2164#define EDP_PSR_LINK_DISABLE (0<<27)
2165#define EDP_PSR_LINK_STANDBY (1<<27)
2166#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
2167#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
2168#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
2169#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
2170#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
2171#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
2172#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
2173#define EDP_PSR_TP1_TP2_SEL (0<<11)
2174#define EDP_PSR_TP1_TP3_SEL (1<<11)
2175#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
2176#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
2177#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
2178#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
2179#define EDP_PSR_TP1_TIME_500us (0<<4)
2180#define EDP_PSR_TP1_TIME_100us (1<<4)
2181#define EDP_PSR_TP1_TIME_2500us (2<<4)
2182#define EDP_PSR_TP1_TIME_0us (3<<4)
2183#define EDP_PSR_IDLE_FRAME_SHIFT 0
2184
Ben Widawsky18b59922013-09-20 09:35:30 -07002185#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
2186#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002187#define EDP_PSR_DPCD_COMMAND 0x80060000
Ben Widawsky18b59922013-09-20 09:35:30 -07002188#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002189#define EDP_PSR_DPCD_NORMAL_OPERATION (1<<24)
Ben Widawsky18b59922013-09-20 09:35:30 -07002190#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
2191#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
2192#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002193
Ben Widawsky18b59922013-09-20 09:35:30 -07002194#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002195#define EDP_PSR_STATUS_STATE_MASK (7<<29)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002196#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
2197#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
2198#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
2199#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
2200#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
2201#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
2202#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
2203#define EDP_PSR_STATUS_LINK_MASK (3<<26)
2204#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
2205#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
2206#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
2207#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
2208#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
2209#define EDP_PSR_STATUS_COUNT_SHIFT 16
2210#define EDP_PSR_STATUS_COUNT_MASK 0xf
2211#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
2212#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
2213#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
2214#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
2215#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
2216#define EDP_PSR_STATUS_IDLE_MASK 0xf
2217
Ben Widawsky18b59922013-09-20 09:35:30 -07002218#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002219#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002220
Ben Widawsky18b59922013-09-20 09:35:30 -07002221#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002222#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
2223#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
2224#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
2225
Jesse Barnes585fb112008-07-29 11:54:06 -07002226/* VGA port control */
2227#define ADPA 0x61100
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002228#define PCH_ADPA 0xe1100
Daniel Vetter540a8952012-07-11 16:27:57 +02002229#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002230
Jesse Barnes585fb112008-07-29 11:54:06 -07002231#define ADPA_DAC_ENABLE (1<<31)
2232#define ADPA_DAC_DISABLE 0
2233#define ADPA_PIPE_SELECT_MASK (1<<30)
2234#define ADPA_PIPE_A_SELECT 0
2235#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07002236#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002237/* CPT uses bits 29:30 for pch transcoder select */
2238#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2239#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2240#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2241#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2242#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2243#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2244#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2245#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2246#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2247#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2248#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2249#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2250#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2251#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2252#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2253#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2254#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2255#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2256#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07002257#define ADPA_USE_VGA_HVPOLARITY (1<<15)
2258#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01002259#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07002260#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01002261#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07002262#define ADPA_HSYNC_CNTL_ENABLE 0
2263#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2264#define ADPA_VSYNC_ACTIVE_LOW 0
2265#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2266#define ADPA_HSYNC_ACTIVE_LOW 0
2267#define ADPA_DPMS_MASK (~(3<<10))
2268#define ADPA_DPMS_ON (0<<10)
2269#define ADPA_DPMS_SUSPEND (1<<10)
2270#define ADPA_DPMS_STANDBY (2<<10)
2271#define ADPA_DPMS_OFF (3<<10)
2272
Chris Wilson939fe4d2010-10-09 10:33:26 +01002273
Jesse Barnes585fb112008-07-29 11:54:06 -07002274/* Hotplug control (945+ only) */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002275#define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01002276#define PORTB_HOTPLUG_INT_EN (1 << 29)
2277#define PORTC_HOTPLUG_INT_EN (1 << 28)
2278#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07002279#define SDVOB_HOTPLUG_INT_EN (1 << 26)
2280#define SDVOC_HOTPLUG_INT_EN (1 << 25)
2281#define TV_HOTPLUG_INT_EN (1 << 18)
2282#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05002283#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2284 PORTC_HOTPLUG_INT_EN | \
2285 PORTD_HOTPLUG_INT_EN | \
2286 SDVOC_HOTPLUG_INT_EN | \
2287 SDVOB_HOTPLUG_INT_EN | \
2288 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07002289#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08002290#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2291/* must use period 64 on GM45 according to docs */
2292#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2293#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2294#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2295#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2296#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2297#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2298#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2299#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2300#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2301#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2302#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2303#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002304
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002305#define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02002306/*
2307 * HDMI/DP bits are gen4+
2308 *
2309 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2310 * Please check the detailed lore in the commit message for for experimental
2311 * evidence.
2312 */
Todd Previte232a6ee2014-01-23 00:13:41 -07002313#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
2314#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
2315#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
2316/* VLV DP/HDMI bits again match Bspec */
2317#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
2318#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
2319#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01002320#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
2321#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
2322#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01002323/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07002324#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2325#define TV_HOTPLUG_INT_STATUS (1 << 10)
2326#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2327#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2328#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2329#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01002330#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
2331#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
2332#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02002333#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
2334
Chris Wilson084b6122012-05-11 18:01:33 +01002335/* SDVO is different across gen3/4 */
2336#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2337#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02002338/*
2339 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2340 * since reality corrobates that they're the same as on gen3. But keep these
2341 * bits here (and the comment!) to help any other lost wanderers back onto the
2342 * right tracks.
2343 */
Chris Wilson084b6122012-05-11 18:01:33 +01002344#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2345#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2346#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2347#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05002348#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2349 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2350 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2351 PORTB_HOTPLUG_INT_STATUS | \
2352 PORTC_HOTPLUG_INT_STATUS | \
2353 PORTD_HOTPLUG_INT_STATUS)
2354
Egbert Eiche5868a32013-02-28 04:17:12 -05002355#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2356 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2357 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2358 PORTB_HOTPLUG_INT_STATUS | \
2359 PORTC_HOTPLUG_INT_STATUS | \
2360 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07002361
Paulo Zanonic20cd312013-02-19 16:21:45 -03002362/* SDVO and HDMI port control.
2363 * The same register may be used for SDVO or HDMI */
2364#define GEN3_SDVOB 0x61140
2365#define GEN3_SDVOC 0x61160
2366#define GEN4_HDMIB GEN3_SDVOB
2367#define GEN4_HDMIC GEN3_SDVOC
2368#define PCH_SDVOB 0xe1140
2369#define PCH_HDMIB PCH_SDVOB
2370#define PCH_HDMIC 0xe1150
2371#define PCH_HDMID 0xe1160
2372
Daniel Vetter84093602013-11-01 10:50:21 +01002373#define PORT_DFT_I9XX 0x61150
2374#define DC_BALANCE_RESET (1 << 25)
2375#define PORT_DFT2_G4X 0x61154
2376#define DC_BALANCE_RESET_VLV (1 << 31)
2377#define PIPE_SCRAMBLE_RESET_MASK (0x3 << 0)
2378#define PIPE_B_SCRAMBLE_RESET (1 << 1)
2379#define PIPE_A_SCRAMBLE_RESET (1 << 0)
2380
Paulo Zanonic20cd312013-02-19 16:21:45 -03002381/* Gen 3 SDVO bits: */
2382#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002383#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2384#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002385#define SDVO_PIPE_B_SELECT (1 << 30)
2386#define SDVO_STALL_SELECT (1 << 29)
2387#define SDVO_INTERRUPT_ENABLE (1 << 26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002388/**
2389 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07002390 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07002391 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2392 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002393#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07002394#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03002395#define SDVO_PHASE_SELECT_MASK (15 << 19)
2396#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2397#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2398#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2399#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2400#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2401#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002402/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002403#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2404 SDVO_INTERRUPT_ENABLE)
2405#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2406
2407/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002408#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03002409#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002410#define SDVO_ENCODING_SDVO (0 << 10)
2411#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002412#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2413#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002414#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002415#define SDVO_AUDIO_ENABLE (1 << 6)
2416/* VSYNC/HSYNC bits new with 965, default is to be set */
2417#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2418#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2419
2420/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002421#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002422#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2423
2424/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002425#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2426#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002427
Jesse Barnes585fb112008-07-29 11:54:06 -07002428
2429/* DVO port control */
2430#define DVOA 0x61120
2431#define DVOB 0x61140
2432#define DVOC 0x61160
2433#define DVO_ENABLE (1 << 31)
2434#define DVO_PIPE_B_SELECT (1 << 30)
2435#define DVO_PIPE_STALL_UNUSED (0 << 28)
2436#define DVO_PIPE_STALL (1 << 28)
2437#define DVO_PIPE_STALL_TV (2 << 28)
2438#define DVO_PIPE_STALL_MASK (3 << 28)
2439#define DVO_USE_VGA_SYNC (1 << 15)
2440#define DVO_DATA_ORDER_I740 (0 << 14)
2441#define DVO_DATA_ORDER_FP (1 << 14)
2442#define DVO_VSYNC_DISABLE (1 << 11)
2443#define DVO_HSYNC_DISABLE (1 << 10)
2444#define DVO_VSYNC_TRISTATE (1 << 9)
2445#define DVO_HSYNC_TRISTATE (1 << 8)
2446#define DVO_BORDER_ENABLE (1 << 7)
2447#define DVO_DATA_ORDER_GBRG (1 << 6)
2448#define DVO_DATA_ORDER_RGGB (0 << 6)
2449#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2450#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2451#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2452#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2453#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2454#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2455#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2456#define DVO_PRESERVE_MASK (0x7<<24)
2457#define DVOA_SRCDIM 0x61124
2458#define DVOB_SRCDIM 0x61144
2459#define DVOC_SRCDIM 0x61164
2460#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2461#define DVO_SRCDIM_VERTICAL_SHIFT 0
2462
2463/* LVDS port control */
2464#define LVDS 0x61180
2465/*
2466 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2467 * the DPLL semantics change when the LVDS is assigned to that pipe.
2468 */
2469#define LVDS_PORT_EN (1 << 31)
2470/* Selects pipe B for LVDS data. Must be set on pre-965. */
2471#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002472#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07002473#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08002474/* LVDS dithering flag on 965/g4x platform */
2475#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08002476/* LVDS sync polarity flags. Set to invert (i.e. negative) */
2477#define LVDS_VSYNC_POLARITY (1 << 21)
2478#define LVDS_HSYNC_POLARITY (1 << 20)
2479
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08002480/* Enable border for unscaled (or aspect-scaled) display */
2481#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07002482/*
2483 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2484 * pixel.
2485 */
2486#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2487#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2488#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2489/*
2490 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2491 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2492 * on.
2493 */
2494#define LVDS_A3_POWER_MASK (3 << 6)
2495#define LVDS_A3_POWER_DOWN (0 << 6)
2496#define LVDS_A3_POWER_UP (3 << 6)
2497/*
2498 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2499 * is set.
2500 */
2501#define LVDS_CLKB_POWER_MASK (3 << 4)
2502#define LVDS_CLKB_POWER_DOWN (0 << 4)
2503#define LVDS_CLKB_POWER_UP (3 << 4)
2504/*
2505 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2506 * setting for whether we are in dual-channel mode. The B3 pair will
2507 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2508 */
2509#define LVDS_B0B3_POWER_MASK (3 << 2)
2510#define LVDS_B0B3_POWER_DOWN (0 << 2)
2511#define LVDS_B0B3_POWER_UP (3 << 2)
2512
David Härdeman3c17fe42010-09-24 21:44:32 +02002513/* Video Data Island Packet control */
2514#define VIDEO_DIP_DATA 0x61178
Paulo Zanoniadf00b22012-09-25 13:23:34 -03002515/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2516 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2517 * of the infoframe structure specified by CEA-861. */
2518#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002519#define VIDEO_DIP_VSC_DATA_SIZE 36
David Härdeman3c17fe42010-09-24 21:44:32 +02002520#define VIDEO_DIP_CTL 0x61170
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002521/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02002522#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02002523#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03002524#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002525#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02002526#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2527#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002528#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02002529#define VIDEO_DIP_ENABLE_SPD (8 << 21)
2530#define VIDEO_DIP_SELECT_AVI (0 << 19)
2531#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2532#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07002533#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02002534#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2535#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2536#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03002537#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002538/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002539#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2540#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002541#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002542#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2543#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002544#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02002545
Jesse Barnes585fb112008-07-29 11:54:06 -07002546/* Panel power sequencing */
2547#define PP_STATUS 0x61200
2548#define PP_ON (1 << 31)
2549/*
2550 * Indicates that all dependencies of the panel are on:
2551 *
2552 * - PLL enabled
2553 * - pipe enabled
2554 * - LVDS/DVOB/DVOC on
2555 */
2556#define PP_READY (1 << 30)
2557#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07002558#define PP_SEQUENCE_POWER_UP (1 << 28)
2559#define PP_SEQUENCE_POWER_DOWN (2 << 28)
2560#define PP_SEQUENCE_MASK (3 << 28)
2561#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002562#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002563#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07002564#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2565#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2566#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2567#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2568#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2569#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2570#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2571#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2572#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002573#define PP_CONTROL 0x61204
2574#define POWER_TARGET_ON (1 << 0)
2575#define PP_ON_DELAYS 0x61208
2576#define PP_OFF_DELAYS 0x6120c
2577#define PP_DIVISOR 0x61210
2578
2579/* Panel fitting */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002580#define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07002581#define PFIT_ENABLE (1 << 31)
2582#define PFIT_PIPE_MASK (3 << 29)
2583#define PFIT_PIPE_SHIFT 29
2584#define VERT_INTERP_DISABLE (0 << 10)
2585#define VERT_INTERP_BILINEAR (1 << 10)
2586#define VERT_INTERP_MASK (3 << 10)
2587#define VERT_AUTO_SCALE (1 << 9)
2588#define HORIZ_INTERP_DISABLE (0 << 6)
2589#define HORIZ_INTERP_BILINEAR (1 << 6)
2590#define HORIZ_INTERP_MASK (3 << 6)
2591#define HORIZ_AUTO_SCALE (1 << 5)
2592#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002593#define PFIT_FILTER_FUZZY (0 << 24)
2594#define PFIT_SCALING_AUTO (0 << 26)
2595#define PFIT_SCALING_PROGRAMMED (1 << 26)
2596#define PFIT_SCALING_PILLAR (2 << 26)
2597#define PFIT_SCALING_LETTER (3 << 26)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002598#define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002599/* Pre-965 */
2600#define PFIT_VERT_SCALE_SHIFT 20
2601#define PFIT_VERT_SCALE_MASK 0xfff00000
2602#define PFIT_HORIZ_SCALE_SHIFT 4
2603#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2604/* 965+ */
2605#define PFIT_VERT_SCALE_SHIFT_965 16
2606#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2607#define PFIT_HORIZ_SCALE_SHIFT_965 0
2608#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2609
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002610#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07002611
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002612#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
2613#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002614#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
2615 _VLV_BLC_PWM_CTL2_B)
2616
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002617#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
2618#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002619#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
2620 _VLV_BLC_PWM_CTL_B)
2621
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002622#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
2623#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002624#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
2625 _VLV_BLC_HIST_CTL_B)
2626
Jesse Barnes585fb112008-07-29 11:54:06 -07002627/* Backlight control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002628#define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02002629#define BLM_PWM_ENABLE (1 << 31)
2630#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
2631#define BLM_PIPE_SELECT (1 << 29)
2632#define BLM_PIPE_SELECT_IVB (3 << 29)
2633#define BLM_PIPE_A (0 << 29)
2634#define BLM_PIPE_B (1 << 29)
2635#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03002636#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
2637#define BLM_TRANSCODER_B BLM_PIPE_B
2638#define BLM_TRANSCODER_C BLM_PIPE_C
2639#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02002640#define BLM_PIPE(pipe) ((pipe) << 29)
2641#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
2642#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
2643#define BLM_PHASE_IN_ENABLE (1 << 25)
2644#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
2645#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
2646#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
2647#define BLM_PHASE_IN_COUNT_SHIFT (8)
2648#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
2649#define BLM_PHASE_IN_INCR_SHIFT (0)
2650#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002651#define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01002652/*
2653 * This is the most significant 15 bits of the number of backlight cycles in a
2654 * complete cycle of the modulated backlight control.
2655 *
2656 * The actual value is this field multiplied by two.
2657 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02002658#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
2659#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
2660#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002661/*
2662 * This is the number of cycles out of the backlight modulation cycle for which
2663 * the backlight is on.
2664 *
2665 * This field must be no greater than the number of cycles in the complete
2666 * backlight modulation cycle.
2667 */
2668#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
2669#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02002670#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
2671#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002672
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002673#define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07002674
Daniel Vetter7cf41602012-06-05 10:07:09 +02002675/* New registers for PCH-split platforms. Safe where new bits show up, the
2676 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2677#define BLC_PWM_CPU_CTL2 0x48250
2678#define BLC_PWM_CPU_CTL 0x48254
2679
Paulo Zanonibe256dc2013-07-23 11:19:26 -03002680#define HSW_BLC_PWM2_CTL 0x48350
2681
Daniel Vetter7cf41602012-06-05 10:07:09 +02002682/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2683 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2684#define BLC_PWM_PCH_CTL1 0xc8250
Daniel Vetter4b4147c2012-07-11 00:31:06 +02002685#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02002686#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2687#define BLM_PCH_POLARITY (1 << 29)
2688#define BLC_PWM_PCH_CTL2 0xc8254
2689
Paulo Zanonibe256dc2013-07-23 11:19:26 -03002690#define UTIL_PIN_CTL 0x48400
2691#define UTIL_PIN_ENABLE (1 << 31)
2692
2693#define PCH_GTC_CTL 0xe7000
2694#define PCH_GTC_ENABLE (1 << 31)
2695
Jesse Barnes585fb112008-07-29 11:54:06 -07002696/* TV port control */
2697#define TV_CTL 0x68000
2698/** Enables the TV encoder */
2699# define TV_ENC_ENABLE (1 << 31)
2700/** Sources the TV encoder input from pipe B instead of A. */
2701# define TV_ENC_PIPEB_SELECT (1 << 30)
2702/** Outputs composite video (DAC A only) */
2703# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
2704/** Outputs SVideo video (DAC B/C) */
2705# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
2706/** Outputs Component video (DAC A/B/C) */
2707# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
2708/** Outputs Composite and SVideo (DAC A/B/C) */
2709# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
2710# define TV_TRILEVEL_SYNC (1 << 21)
2711/** Enables slow sync generation (945GM only) */
2712# define TV_SLOW_SYNC (1 << 20)
2713/** Selects 4x oversampling for 480i and 576p */
2714# define TV_OVERSAMPLE_4X (0 << 18)
2715/** Selects 2x oversampling for 720p and 1080i */
2716# define TV_OVERSAMPLE_2X (1 << 18)
2717/** Selects no oversampling for 1080p */
2718# define TV_OVERSAMPLE_NONE (2 << 18)
2719/** Selects 8x oversampling */
2720# define TV_OVERSAMPLE_8X (3 << 18)
2721/** Selects progressive mode rather than interlaced */
2722# define TV_PROGRESSIVE (1 << 17)
2723/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
2724# define TV_PAL_BURST (1 << 16)
2725/** Field for setting delay of Y compared to C */
2726# define TV_YC_SKEW_MASK (7 << 12)
2727/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
2728# define TV_ENC_SDP_FIX (1 << 11)
2729/**
2730 * Enables a fix for the 915GM only.
2731 *
2732 * Not sure what it does.
2733 */
2734# define TV_ENC_C0_FIX (1 << 10)
2735/** Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08002736# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07002737# define TV_FUSE_STATE_MASK (3 << 4)
2738/** Read-only state that reports all features enabled */
2739# define TV_FUSE_STATE_ENABLED (0 << 4)
2740/** Read-only state that reports that Macrovision is disabled in hardware*/
2741# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
2742/** Read-only state that reports that TV-out is disabled in hardware. */
2743# define TV_FUSE_STATE_DISABLED (2 << 4)
2744/** Normal operation */
2745# define TV_TEST_MODE_NORMAL (0 << 0)
2746/** Encoder test pattern 1 - combo pattern */
2747# define TV_TEST_MODE_PATTERN_1 (1 << 0)
2748/** Encoder test pattern 2 - full screen vertical 75% color bars */
2749# define TV_TEST_MODE_PATTERN_2 (2 << 0)
2750/** Encoder test pattern 3 - full screen horizontal 75% color bars */
2751# define TV_TEST_MODE_PATTERN_3 (3 << 0)
2752/** Encoder test pattern 4 - random noise */
2753# define TV_TEST_MODE_PATTERN_4 (4 << 0)
2754/** Encoder test pattern 5 - linear color ramps */
2755# define TV_TEST_MODE_PATTERN_5 (5 << 0)
2756/**
2757 * This test mode forces the DACs to 50% of full output.
2758 *
2759 * This is used for load detection in combination with TVDAC_SENSE_MASK
2760 */
2761# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
2762# define TV_TEST_MODE_MASK (7 << 0)
2763
2764#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01002765# define TV_DAC_SAVE 0x00ffff00
Jesse Barnes585fb112008-07-29 11:54:06 -07002766/**
2767 * Reports that DAC state change logic has reported change (RO).
2768 *
2769 * This gets cleared when TV_DAC_STATE_EN is cleared
2770*/
2771# define TVDAC_STATE_CHG (1 << 31)
2772# define TVDAC_SENSE_MASK (7 << 28)
2773/** Reports that DAC A voltage is above the detect threshold */
2774# define TVDAC_A_SENSE (1 << 30)
2775/** Reports that DAC B voltage is above the detect threshold */
2776# define TVDAC_B_SENSE (1 << 29)
2777/** Reports that DAC C voltage is above the detect threshold */
2778# define TVDAC_C_SENSE (1 << 28)
2779/**
2780 * Enables DAC state detection logic, for load-based TV detection.
2781 *
2782 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2783 * to off, for load detection to work.
2784 */
2785# define TVDAC_STATE_CHG_EN (1 << 27)
2786/** Sets the DAC A sense value to high */
2787# define TVDAC_A_SENSE_CTL (1 << 26)
2788/** Sets the DAC B sense value to high */
2789# define TVDAC_B_SENSE_CTL (1 << 25)
2790/** Sets the DAC C sense value to high */
2791# define TVDAC_C_SENSE_CTL (1 << 24)
2792/** Overrides the ENC_ENABLE and DAC voltage levels */
2793# define DAC_CTL_OVERRIDE (1 << 7)
2794/** Sets the slew rate. Must be preserved in software */
2795# define ENC_TVDAC_SLEW_FAST (1 << 6)
2796# define DAC_A_1_3_V (0 << 4)
2797# define DAC_A_1_1_V (1 << 4)
2798# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08002799# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002800# define DAC_B_1_3_V (0 << 2)
2801# define DAC_B_1_1_V (1 << 2)
2802# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08002803# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002804# define DAC_C_1_3_V (0 << 0)
2805# define DAC_C_1_1_V (1 << 0)
2806# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08002807# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002808
2809/**
2810 * CSC coefficients are stored in a floating point format with 9 bits of
2811 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2812 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2813 * -1 (0x3) being the only legal negative value.
2814 */
2815#define TV_CSC_Y 0x68010
2816# define TV_RY_MASK 0x07ff0000
2817# define TV_RY_SHIFT 16
2818# define TV_GY_MASK 0x00000fff
2819# define TV_GY_SHIFT 0
2820
2821#define TV_CSC_Y2 0x68014
2822# define TV_BY_MASK 0x07ff0000
2823# define TV_BY_SHIFT 16
2824/**
2825 * Y attenuation for component video.
2826 *
2827 * Stored in 1.9 fixed point.
2828 */
2829# define TV_AY_MASK 0x000003ff
2830# define TV_AY_SHIFT 0
2831
2832#define TV_CSC_U 0x68018
2833# define TV_RU_MASK 0x07ff0000
2834# define TV_RU_SHIFT 16
2835# define TV_GU_MASK 0x000007ff
2836# define TV_GU_SHIFT 0
2837
2838#define TV_CSC_U2 0x6801c
2839# define TV_BU_MASK 0x07ff0000
2840# define TV_BU_SHIFT 16
2841/**
2842 * U attenuation for component video.
2843 *
2844 * Stored in 1.9 fixed point.
2845 */
2846# define TV_AU_MASK 0x000003ff
2847# define TV_AU_SHIFT 0
2848
2849#define TV_CSC_V 0x68020
2850# define TV_RV_MASK 0x0fff0000
2851# define TV_RV_SHIFT 16
2852# define TV_GV_MASK 0x000007ff
2853# define TV_GV_SHIFT 0
2854
2855#define TV_CSC_V2 0x68024
2856# define TV_BV_MASK 0x07ff0000
2857# define TV_BV_SHIFT 16
2858/**
2859 * V attenuation for component video.
2860 *
2861 * Stored in 1.9 fixed point.
2862 */
2863# define TV_AV_MASK 0x000007ff
2864# define TV_AV_SHIFT 0
2865
2866#define TV_CLR_KNOBS 0x68028
2867/** 2s-complement brightness adjustment */
2868# define TV_BRIGHTNESS_MASK 0xff000000
2869# define TV_BRIGHTNESS_SHIFT 24
2870/** Contrast adjustment, as a 2.6 unsigned floating point number */
2871# define TV_CONTRAST_MASK 0x00ff0000
2872# define TV_CONTRAST_SHIFT 16
2873/** Saturation adjustment, as a 2.6 unsigned floating point number */
2874# define TV_SATURATION_MASK 0x0000ff00
2875# define TV_SATURATION_SHIFT 8
2876/** Hue adjustment, as an integer phase angle in degrees */
2877# define TV_HUE_MASK 0x000000ff
2878# define TV_HUE_SHIFT 0
2879
2880#define TV_CLR_LEVEL 0x6802c
2881/** Controls the DAC level for black */
2882# define TV_BLACK_LEVEL_MASK 0x01ff0000
2883# define TV_BLACK_LEVEL_SHIFT 16
2884/** Controls the DAC level for blanking */
2885# define TV_BLANK_LEVEL_MASK 0x000001ff
2886# define TV_BLANK_LEVEL_SHIFT 0
2887
2888#define TV_H_CTL_1 0x68030
2889/** Number of pixels in the hsync. */
2890# define TV_HSYNC_END_MASK 0x1fff0000
2891# define TV_HSYNC_END_SHIFT 16
2892/** Total number of pixels minus one in the line (display and blanking). */
2893# define TV_HTOTAL_MASK 0x00001fff
2894# define TV_HTOTAL_SHIFT 0
2895
2896#define TV_H_CTL_2 0x68034
2897/** Enables the colorburst (needed for non-component color) */
2898# define TV_BURST_ENA (1 << 31)
2899/** Offset of the colorburst from the start of hsync, in pixels minus one. */
2900# define TV_HBURST_START_SHIFT 16
2901# define TV_HBURST_START_MASK 0x1fff0000
2902/** Length of the colorburst */
2903# define TV_HBURST_LEN_SHIFT 0
2904# define TV_HBURST_LEN_MASK 0x0001fff
2905
2906#define TV_H_CTL_3 0x68038
2907/** End of hblank, measured in pixels minus one from start of hsync */
2908# define TV_HBLANK_END_SHIFT 16
2909# define TV_HBLANK_END_MASK 0x1fff0000
2910/** Start of hblank, measured in pixels minus one from start of hsync */
2911# define TV_HBLANK_START_SHIFT 0
2912# define TV_HBLANK_START_MASK 0x0001fff
2913
2914#define TV_V_CTL_1 0x6803c
2915/** XXX */
2916# define TV_NBR_END_SHIFT 16
2917# define TV_NBR_END_MASK 0x07ff0000
2918/** XXX */
2919# define TV_VI_END_F1_SHIFT 8
2920# define TV_VI_END_F1_MASK 0x00003f00
2921/** XXX */
2922# define TV_VI_END_F2_SHIFT 0
2923# define TV_VI_END_F2_MASK 0x0000003f
2924
2925#define TV_V_CTL_2 0x68040
2926/** Length of vsync, in half lines */
2927# define TV_VSYNC_LEN_MASK 0x07ff0000
2928# define TV_VSYNC_LEN_SHIFT 16
2929/** Offset of the start of vsync in field 1, measured in one less than the
2930 * number of half lines.
2931 */
2932# define TV_VSYNC_START_F1_MASK 0x00007f00
2933# define TV_VSYNC_START_F1_SHIFT 8
2934/**
2935 * Offset of the start of vsync in field 2, measured in one less than the
2936 * number of half lines.
2937 */
2938# define TV_VSYNC_START_F2_MASK 0x0000007f
2939# define TV_VSYNC_START_F2_SHIFT 0
2940
2941#define TV_V_CTL_3 0x68044
2942/** Enables generation of the equalization signal */
2943# define TV_EQUAL_ENA (1 << 31)
2944/** Length of vsync, in half lines */
2945# define TV_VEQ_LEN_MASK 0x007f0000
2946# define TV_VEQ_LEN_SHIFT 16
2947/** Offset of the start of equalization in field 1, measured in one less than
2948 * the number of half lines.
2949 */
2950# define TV_VEQ_START_F1_MASK 0x0007f00
2951# define TV_VEQ_START_F1_SHIFT 8
2952/**
2953 * Offset of the start of equalization in field 2, measured in one less than
2954 * the number of half lines.
2955 */
2956# define TV_VEQ_START_F2_MASK 0x000007f
2957# define TV_VEQ_START_F2_SHIFT 0
2958
2959#define TV_V_CTL_4 0x68048
2960/**
2961 * Offset to start of vertical colorburst, measured in one less than the
2962 * number of lines from vertical start.
2963 */
2964# define TV_VBURST_START_F1_MASK 0x003f0000
2965# define TV_VBURST_START_F1_SHIFT 16
2966/**
2967 * Offset to the end of vertical colorburst, measured in one less than the
2968 * number of lines from the start of NBR.
2969 */
2970# define TV_VBURST_END_F1_MASK 0x000000ff
2971# define TV_VBURST_END_F1_SHIFT 0
2972
2973#define TV_V_CTL_5 0x6804c
2974/**
2975 * Offset to start of vertical colorburst, measured in one less than the
2976 * number of lines from vertical start.
2977 */
2978# define TV_VBURST_START_F2_MASK 0x003f0000
2979# define TV_VBURST_START_F2_SHIFT 16
2980/**
2981 * Offset to the end of vertical colorburst, measured in one less than the
2982 * number of lines from the start of NBR.
2983 */
2984# define TV_VBURST_END_F2_MASK 0x000000ff
2985# define TV_VBURST_END_F2_SHIFT 0
2986
2987#define TV_V_CTL_6 0x68050
2988/**
2989 * Offset to start of vertical colorburst, measured in one less than the
2990 * number of lines from vertical start.
2991 */
2992# define TV_VBURST_START_F3_MASK 0x003f0000
2993# define TV_VBURST_START_F3_SHIFT 16
2994/**
2995 * Offset to the end of vertical colorburst, measured in one less than the
2996 * number of lines from the start of NBR.
2997 */
2998# define TV_VBURST_END_F3_MASK 0x000000ff
2999# define TV_VBURST_END_F3_SHIFT 0
3000
3001#define TV_V_CTL_7 0x68054
3002/**
3003 * Offset to start of vertical colorburst, measured in one less than the
3004 * number of lines from vertical start.
3005 */
3006# define TV_VBURST_START_F4_MASK 0x003f0000
3007# define TV_VBURST_START_F4_SHIFT 16
3008/**
3009 * Offset to the end of vertical colorburst, measured in one less than the
3010 * number of lines from the start of NBR.
3011 */
3012# define TV_VBURST_END_F4_MASK 0x000000ff
3013# define TV_VBURST_END_F4_SHIFT 0
3014
3015#define TV_SC_CTL_1 0x68060
3016/** Turns on the first subcarrier phase generation DDA */
3017# define TV_SC_DDA1_EN (1 << 31)
3018/** Turns on the first subcarrier phase generation DDA */
3019# define TV_SC_DDA2_EN (1 << 30)
3020/** Turns on the first subcarrier phase generation DDA */
3021# define TV_SC_DDA3_EN (1 << 29)
3022/** Sets the subcarrier DDA to reset frequency every other field */
3023# define TV_SC_RESET_EVERY_2 (0 << 24)
3024/** Sets the subcarrier DDA to reset frequency every fourth field */
3025# define TV_SC_RESET_EVERY_4 (1 << 24)
3026/** Sets the subcarrier DDA to reset frequency every eighth field */
3027# define TV_SC_RESET_EVERY_8 (2 << 24)
3028/** Sets the subcarrier DDA to never reset the frequency */
3029# define TV_SC_RESET_NEVER (3 << 24)
3030/** Sets the peak amplitude of the colorburst.*/
3031# define TV_BURST_LEVEL_MASK 0x00ff0000
3032# define TV_BURST_LEVEL_SHIFT 16
3033/** Sets the increment of the first subcarrier phase generation DDA */
3034# define TV_SCDDA1_INC_MASK 0x00000fff
3035# define TV_SCDDA1_INC_SHIFT 0
3036
3037#define TV_SC_CTL_2 0x68064
3038/** Sets the rollover for the second subcarrier phase generation DDA */
3039# define TV_SCDDA2_SIZE_MASK 0x7fff0000
3040# define TV_SCDDA2_SIZE_SHIFT 16
3041/** Sets the increent of the second subcarrier phase generation DDA */
3042# define TV_SCDDA2_INC_MASK 0x00007fff
3043# define TV_SCDDA2_INC_SHIFT 0
3044
3045#define TV_SC_CTL_3 0x68068
3046/** Sets the rollover for the third subcarrier phase generation DDA */
3047# define TV_SCDDA3_SIZE_MASK 0x7fff0000
3048# define TV_SCDDA3_SIZE_SHIFT 16
3049/** Sets the increent of the third subcarrier phase generation DDA */
3050# define TV_SCDDA3_INC_MASK 0x00007fff
3051# define TV_SCDDA3_INC_SHIFT 0
3052
3053#define TV_WIN_POS 0x68070
3054/** X coordinate of the display from the start of horizontal active */
3055# define TV_XPOS_MASK 0x1fff0000
3056# define TV_XPOS_SHIFT 16
3057/** Y coordinate of the display from the start of vertical active (NBR) */
3058# define TV_YPOS_MASK 0x00000fff
3059# define TV_YPOS_SHIFT 0
3060
3061#define TV_WIN_SIZE 0x68074
3062/** Horizontal size of the display window, measured in pixels*/
3063# define TV_XSIZE_MASK 0x1fff0000
3064# define TV_XSIZE_SHIFT 16
3065/**
3066 * Vertical size of the display window, measured in pixels.
3067 *
3068 * Must be even for interlaced modes.
3069 */
3070# define TV_YSIZE_MASK 0x00000fff
3071# define TV_YSIZE_SHIFT 0
3072
3073#define TV_FILTER_CTL_1 0x68080
3074/**
3075 * Enables automatic scaling calculation.
3076 *
3077 * If set, the rest of the registers are ignored, and the calculated values can
3078 * be read back from the register.
3079 */
3080# define TV_AUTO_SCALE (1 << 31)
3081/**
3082 * Disables the vertical filter.
3083 *
3084 * This is required on modes more than 1024 pixels wide */
3085# define TV_V_FILTER_BYPASS (1 << 29)
3086/** Enables adaptive vertical filtering */
3087# define TV_VADAPT (1 << 28)
3088# define TV_VADAPT_MODE_MASK (3 << 26)
3089/** Selects the least adaptive vertical filtering mode */
3090# define TV_VADAPT_MODE_LEAST (0 << 26)
3091/** Selects the moderately adaptive vertical filtering mode */
3092# define TV_VADAPT_MODE_MODERATE (1 << 26)
3093/** Selects the most adaptive vertical filtering mode */
3094# define TV_VADAPT_MODE_MOST (3 << 26)
3095/**
3096 * Sets the horizontal scaling factor.
3097 *
3098 * This should be the fractional part of the horizontal scaling factor divided
3099 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
3100 *
3101 * (src width - 1) / ((oversample * dest width) - 1)
3102 */
3103# define TV_HSCALE_FRAC_MASK 0x00003fff
3104# define TV_HSCALE_FRAC_SHIFT 0
3105
3106#define TV_FILTER_CTL_2 0x68084
3107/**
3108 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3109 *
3110 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
3111 */
3112# define TV_VSCALE_INT_MASK 0x00038000
3113# define TV_VSCALE_INT_SHIFT 15
3114/**
3115 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3116 *
3117 * \sa TV_VSCALE_INT_MASK
3118 */
3119# define TV_VSCALE_FRAC_MASK 0x00007fff
3120# define TV_VSCALE_FRAC_SHIFT 0
3121
3122#define TV_FILTER_CTL_3 0x68088
3123/**
3124 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3125 *
3126 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
3127 *
3128 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3129 */
3130# define TV_VSCALE_IP_INT_MASK 0x00038000
3131# define TV_VSCALE_IP_INT_SHIFT 15
3132/**
3133 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3134 *
3135 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3136 *
3137 * \sa TV_VSCALE_IP_INT_MASK
3138 */
3139# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
3140# define TV_VSCALE_IP_FRAC_SHIFT 0
3141
3142#define TV_CC_CONTROL 0x68090
3143# define TV_CC_ENABLE (1 << 31)
3144/**
3145 * Specifies which field to send the CC data in.
3146 *
3147 * CC data is usually sent in field 0.
3148 */
3149# define TV_CC_FID_MASK (1 << 27)
3150# define TV_CC_FID_SHIFT 27
3151/** Sets the horizontal position of the CC data. Usually 135. */
3152# define TV_CC_HOFF_MASK 0x03ff0000
3153# define TV_CC_HOFF_SHIFT 16
3154/** Sets the vertical position of the CC data. Usually 21 */
3155# define TV_CC_LINE_MASK 0x0000003f
3156# define TV_CC_LINE_SHIFT 0
3157
3158#define TV_CC_DATA 0x68094
3159# define TV_CC_RDY (1 << 31)
3160/** Second word of CC data to be transmitted. */
3161# define TV_CC_DATA_2_MASK 0x007f0000
3162# define TV_CC_DATA_2_SHIFT 16
3163/** First word of CC data to be transmitted. */
3164# define TV_CC_DATA_1_MASK 0x0000007f
3165# define TV_CC_DATA_1_SHIFT 0
3166
3167#define TV_H_LUMA_0 0x68100
3168#define TV_H_LUMA_59 0x681ec
3169#define TV_H_CHROMA_0 0x68200
3170#define TV_H_CHROMA_59 0x682ec
3171#define TV_V_LUMA_0 0x68300
3172#define TV_V_LUMA_42 0x683a8
3173#define TV_V_CHROMA_0 0x68400
3174#define TV_V_CHROMA_42 0x684a8
3175
Keith Packard040d87f2009-05-30 20:42:33 -07003176/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003177#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07003178#define DP_B 0x64100
3179#define DP_C 0x64200
3180#define DP_D 0x64300
3181
3182#define DP_PORT_EN (1 << 31)
3183#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003184#define DP_PIPE_MASK (1 << 30)
3185
Keith Packard040d87f2009-05-30 20:42:33 -07003186/* Link training mode - select a suitable mode for each stage */
3187#define DP_LINK_TRAIN_PAT_1 (0 << 28)
3188#define DP_LINK_TRAIN_PAT_2 (1 << 28)
3189#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
3190#define DP_LINK_TRAIN_OFF (3 << 28)
3191#define DP_LINK_TRAIN_MASK (3 << 28)
3192#define DP_LINK_TRAIN_SHIFT 28
3193
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003194/* CPT Link training mode */
3195#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
3196#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
3197#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
3198#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
3199#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
3200#define DP_LINK_TRAIN_SHIFT_CPT 8
3201
Keith Packard040d87f2009-05-30 20:42:33 -07003202/* Signal voltages. These are mostly controlled by the other end */
3203#define DP_VOLTAGE_0_4 (0 << 25)
3204#define DP_VOLTAGE_0_6 (1 << 25)
3205#define DP_VOLTAGE_0_8 (2 << 25)
3206#define DP_VOLTAGE_1_2 (3 << 25)
3207#define DP_VOLTAGE_MASK (7 << 25)
3208#define DP_VOLTAGE_SHIFT 25
3209
3210/* Signal pre-emphasis levels, like voltages, the other end tells us what
3211 * they want
3212 */
3213#define DP_PRE_EMPHASIS_0 (0 << 22)
3214#define DP_PRE_EMPHASIS_3_5 (1 << 22)
3215#define DP_PRE_EMPHASIS_6 (2 << 22)
3216#define DP_PRE_EMPHASIS_9_5 (3 << 22)
3217#define DP_PRE_EMPHASIS_MASK (7 << 22)
3218#define DP_PRE_EMPHASIS_SHIFT 22
3219
3220/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02003221#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07003222#define DP_PORT_WIDTH_MASK (7 << 19)
3223
3224/* Mystic DPCD version 1.1 special mode */
3225#define DP_ENHANCED_FRAMING (1 << 18)
3226
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003227/* eDP */
3228#define DP_PLL_FREQ_270MHZ (0 << 16)
3229#define DP_PLL_FREQ_160MHZ (1 << 16)
3230#define DP_PLL_FREQ_MASK (3 << 16)
3231
Keith Packard040d87f2009-05-30 20:42:33 -07003232/** locked once port is enabled */
3233#define DP_PORT_REVERSAL (1 << 15)
3234
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003235/* eDP */
3236#define DP_PLL_ENABLE (1 << 14)
3237
Keith Packard040d87f2009-05-30 20:42:33 -07003238/** sends the clock on lane 15 of the PEG for debug */
3239#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
3240
3241#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003242#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07003243
3244/** limit RGB values to avoid confusing TVs */
3245#define DP_COLOR_RANGE_16_235 (1 << 8)
3246
3247/** Turn on the audio link */
3248#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
3249
3250/** vs and hs sync polarity */
3251#define DP_SYNC_VS_HIGH (1 << 4)
3252#define DP_SYNC_HS_HIGH (1 << 3)
3253
3254/** A fantasy */
3255#define DP_DETECTED (1 << 2)
3256
3257/** The aux channel provides a way to talk to the
3258 * signal sink for DDC etc. Max packet size supported
3259 * is 20 bytes in each direction, hence the 5 fixed
3260 * data registers
3261 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003262#define DPA_AUX_CH_CTL 0x64010
3263#define DPA_AUX_CH_DATA1 0x64014
3264#define DPA_AUX_CH_DATA2 0x64018
3265#define DPA_AUX_CH_DATA3 0x6401c
3266#define DPA_AUX_CH_DATA4 0x64020
3267#define DPA_AUX_CH_DATA5 0x64024
3268
Keith Packard040d87f2009-05-30 20:42:33 -07003269#define DPB_AUX_CH_CTL 0x64110
3270#define DPB_AUX_CH_DATA1 0x64114
3271#define DPB_AUX_CH_DATA2 0x64118
3272#define DPB_AUX_CH_DATA3 0x6411c
3273#define DPB_AUX_CH_DATA4 0x64120
3274#define DPB_AUX_CH_DATA5 0x64124
3275
3276#define DPC_AUX_CH_CTL 0x64210
3277#define DPC_AUX_CH_DATA1 0x64214
3278#define DPC_AUX_CH_DATA2 0x64218
3279#define DPC_AUX_CH_DATA3 0x6421c
3280#define DPC_AUX_CH_DATA4 0x64220
3281#define DPC_AUX_CH_DATA5 0x64224
3282
3283#define DPD_AUX_CH_CTL 0x64310
3284#define DPD_AUX_CH_DATA1 0x64314
3285#define DPD_AUX_CH_DATA2 0x64318
3286#define DPD_AUX_CH_DATA3 0x6431c
3287#define DPD_AUX_CH_DATA4 0x64320
3288#define DPD_AUX_CH_DATA5 0x64324
3289
3290#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
3291#define DP_AUX_CH_CTL_DONE (1 << 30)
3292#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
3293#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
3294#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
3295#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
3296#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
3297#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
3298#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
3299#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
3300#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3301#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
3302#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
3303#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
3304#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
3305#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
3306#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
3307#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
3308#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
3309#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3310#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
3311
3312/*
3313 * Computing GMCH M and N values for the Display Port link
3314 *
3315 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3316 *
3317 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3318 *
3319 * The GMCH value is used internally
3320 *
3321 * bytes_per_pixel is the number of bytes coming out of the plane,
3322 * which is after the LUTs, so we want the bytes for our color format.
3323 * For our current usage, this is always 3, one byte for R, G and B.
3324 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02003325#define _PIPEA_DATA_M_G4X 0x70050
3326#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07003327
3328/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003329#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02003330#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003331#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07003332
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003333#define DATA_LINK_M_N_MASK (0xffffff)
3334#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07003335
Daniel Vettere3b95f12013-05-03 11:49:49 +02003336#define _PIPEA_DATA_N_G4X 0x70054
3337#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07003338#define PIPE_GMCH_DATA_N_MASK (0xffffff)
3339
3340/*
3341 * Computing Link M and N values for the Display Port link
3342 *
3343 * Link M / N = pixel_clock / ls_clk
3344 *
3345 * (the DP spec calls pixel_clock the 'strm_clk')
3346 *
3347 * The Link value is transmitted in the Main Stream
3348 * Attributes and VB-ID.
3349 */
3350
Daniel Vettere3b95f12013-05-03 11:49:49 +02003351#define _PIPEA_LINK_M_G4X 0x70060
3352#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07003353#define PIPEA_DP_LINK_M_MASK (0xffffff)
3354
Daniel Vettere3b95f12013-05-03 11:49:49 +02003355#define _PIPEA_LINK_N_G4X 0x70064
3356#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07003357#define PIPEA_DP_LINK_N_MASK (0xffffff)
3358
Daniel Vettere3b95f12013-05-03 11:49:49 +02003359#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3360#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3361#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3362#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003363
Jesse Barnes585fb112008-07-29 11:54:06 -07003364/* Display & cursor control */
3365
3366/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003367#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03003368#define DSL_LINEMASK_GEN2 0x00000fff
3369#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003370#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01003371#define PIPECONF_ENABLE (1<<31)
3372#define PIPECONF_DISABLE 0
3373#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003374#define I965_PIPECONF_ACTIVE (1<<30)
Jani Nikulab6ec10b2013-08-27 15:12:15 +03003375#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
Chris Wilsonf47166d2012-03-22 15:00:50 +00003376#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01003377#define PIPECONF_SINGLE_WIDE 0
3378#define PIPECONF_PIPE_UNLOCKED 0
3379#define PIPECONF_PIPE_LOCKED (1<<25)
3380#define PIPECONF_PALETTE 0
3381#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07003382#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01003383#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03003384#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01003385/* Note that pre-gen3 does not support interlaced display directly. Panel
3386 * fitting must be disabled on pre-ilk for interlaced. */
3387#define PIPECONF_PROGRESSIVE (0 << 21)
3388#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3389#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3390#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3391#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3392/* Ironlake and later have a complete new set of values for interlaced. PFIT
3393 * means panel fitter required, PF means progressive fetch, DBL means power
3394 * saving pixel doubling. */
3395#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3396#define PIPECONF_INTERLACED_ILK (3 << 21)
3397#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3398#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02003399#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05303400#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Jesse Barnes652c3932009-08-17 13:31:43 -07003401#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02003402#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003403#define PIPECONF_BPC_MASK (0x7 << 5)
3404#define PIPECONF_8BPC (0<<5)
3405#define PIPECONF_10BPC (1<<5)
3406#define PIPECONF_6BPC (2<<5)
3407#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07003408#define PIPECONF_DITHER_EN (1<<4)
3409#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3410#define PIPECONF_DITHER_TYPE_SP (0<<2)
3411#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3412#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3413#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003414#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07003415#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Imre Deak579a9b02014-02-04 21:35:48 +02003416#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003417#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3418#define PIPE_CRC_DONE_ENABLE (1UL<<28)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003419#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
Jesse Barnes585fb112008-07-29 11:54:06 -07003420#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003421#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003422#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3423#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3424#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3425#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02003426#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07003427#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3428#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3429#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
Imre Deak10c59c52014-02-10 18:42:48 +02003430#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003431#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
Jesse Barnes585fb112008-07-29 11:54:06 -07003432#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3433#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003434#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnes585fb112008-07-29 11:54:06 -07003435#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003436#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07003437#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Imre Deak579a9b02014-02-04 21:35:48 +02003438#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
3439#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07003440#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3441#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003442#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07003443#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Imre Deak579a9b02014-02-04 21:35:48 +02003444#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07003445#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3446#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3447#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3448#define PIPE_DPST_EVENT_STATUS (1UL<<7)
3449#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Imre Deak10c59c52014-02-10 18:42:48 +02003450#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003451#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Jesse Barnes585fb112008-07-29 11:54:06 -07003452#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3453#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
Imre Deak10c59c52014-02-10 18:42:48 +02003454#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003455#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
Jesse Barnes585fb112008-07-29 11:54:06 -07003456#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3457#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003458#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
Jesse Barnes585fb112008-07-29 11:54:06 -07003459#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003460#define PIPE_HBLANK_INT_STATUS (1UL<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07003461#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3462
Imre Deak755e9012014-02-10 18:42:47 +02003463#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
3464#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
3465
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003466#define PIPE_A_OFFSET 0x70000
3467#define PIPE_B_OFFSET 0x71000
3468#define PIPE_C_OFFSET 0x72000
3469/*
3470 * There's actually no pipe EDP. Some pipe registers have
3471 * simply shifted from the pipe to the transcoder, while
3472 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
3473 * to access such registers in transcoder EDP.
3474 */
3475#define PIPE_EDP_OFFSET 0x7f000
3476
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003477#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
3478 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
3479 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003480
3481#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
3482#define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
3483#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
3484#define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
3485#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01003486
Paulo Zanoni756f85c2013-11-02 21:07:38 -07003487#define _PIPE_MISC_A 0x70030
3488#define _PIPE_MISC_B 0x71030
3489#define PIPEMISC_DITHER_BPC_MASK (7<<5)
3490#define PIPEMISC_DITHER_8_BPC (0<<5)
3491#define PIPEMISC_DITHER_10_BPC (1<<5)
3492#define PIPEMISC_DITHER_6_BPC (2<<5)
3493#define PIPEMISC_DITHER_12_BPC (3<<5)
3494#define PIPEMISC_DITHER_ENABLE (1<<4)
3495#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
3496#define PIPEMISC_DITHER_TYPE_SP (0<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003497#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07003498
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02003499#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07003500#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003501#define PIPEB_HLINE_INT_EN (1<<28)
3502#define PIPEB_VBLANK_INT_EN (1<<27)
Imre Deak579a9b02014-02-04 21:35:48 +02003503#define SPRITED_FLIP_DONE_INT_EN (1<<26)
3504#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
3505#define PLANEB_FLIP_DONE_INT_EN (1<<24)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03003506#define PIPE_PSR_INT_EN (1<<22)
Jesse Barnes79831172012-06-20 10:53:12 -07003507#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003508#define PIPEA_HLINE_INT_EN (1<<20)
3509#define PIPEA_VBLANK_INT_EN (1<<19)
Imre Deak579a9b02014-02-04 21:35:48 +02003510#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
3511#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003512#define PLANEA_FLIPDONE_INT_EN (1<<16)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03003513#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
3514#define PIPEC_HLINE_INT_EN (1<<12)
3515#define PIPEC_VBLANK_INT_EN (1<<11)
3516#define SPRITEF_FLIPDONE_INT_EN (1<<10)
3517#define SPRITEE_FLIPDONE_INT_EN (1<<9)
3518#define PLANEC_FLIPDONE_INT_EN (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003519
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03003520#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
3521#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
3522#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
3523#define PLANEC_INVALID_GTT_INT_EN (1<<25)
3524#define CURSORC_INVALID_GTT_INT_EN (1<<24)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003525#define CURSORB_INVALID_GTT_INT_EN (1<<23)
3526#define CURSORA_INVALID_GTT_INT_EN (1<<22)
3527#define SPRITED_INVALID_GTT_INT_EN (1<<21)
3528#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
3529#define PLANEB_INVALID_GTT_INT_EN (1<<19)
3530#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
3531#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
3532#define PLANEA_INVALID_GTT_INT_EN (1<<16)
3533#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03003534#define DPINVGTT_EN_MASK_CHV 0xfff0000
3535#define SPRITEF_INVALID_GTT_STATUS (1<<11)
3536#define SPRITEE_INVALID_GTT_STATUS (1<<10)
3537#define PLANEC_INVALID_GTT_STATUS (1<<9)
3538#define CURSORC_INVALID_GTT_STATUS (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003539#define CURSORB_INVALID_GTT_STATUS (1<<7)
3540#define CURSORA_INVALID_GTT_STATUS (1<<6)
3541#define SPRITED_INVALID_GTT_STATUS (1<<5)
3542#define SPRITEC_INVALID_GTT_STATUS (1<<4)
3543#define PLANEB_INVALID_GTT_STATUS (1<<3)
3544#define SPRITEB_INVALID_GTT_STATUS (1<<2)
3545#define SPRITEA_INVALID_GTT_STATUS (1<<1)
3546#define PLANEA_INVALID_GTT_STATUS (1<<0)
3547#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03003548#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003549
Jesse Barnes585fb112008-07-29 11:54:06 -07003550#define DSPARB 0x70030
3551#define DSPARB_CSTART_MASK (0x7f << 7)
3552#define DSPARB_CSTART_SHIFT 7
3553#define DSPARB_BSTART_MASK (0x7f)
3554#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08003555#define DSPARB_BEND_SHIFT 9 /* on 855 */
3556#define DSPARB_AEND_SHIFT 0
3557
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003558#define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003559#define DSPFW_SR_SHIFT 23
Akshay Joshi0206e352011-08-16 15:34:10 -04003560#define DSPFW_SR_MASK (0x1ff<<23)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003561#define DSPFW_CURSORB_SHIFT 16
Zhao Yakuid4294342010-03-22 22:45:36 +08003562#define DSPFW_CURSORB_MASK (0x3f<<16)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003563#define DSPFW_PLANEB_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08003564#define DSPFW_PLANEB_MASK (0x7f<<8)
3565#define DSPFW_PLANEA_MASK (0x7f)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003566#define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003567#define DSPFW_CURSORA_MASK 0x00003f00
Zhao Yakui21bd7702010-01-13 14:10:50 +00003568#define DSPFW_CURSORA_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08003569#define DSPFW_PLANEC_MASK (0x7f)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003570#define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003571#define DSPFW_HPLL_SR_EN (1<<31)
3572#define DSPFW_CURSOR_SR_SHIFT 24
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003573#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Zhao Yakuid4294342010-03-22 22:45:36 +08003574#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
3575#define DSPFW_HPLL_CURSOR_SHIFT 16
3576#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
3577#define DSPFW_HPLL_SR_MASK (0x1ff)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003578#define DSPFW4 (dev_priv->info.display_mmio_offset + 0x70070)
3579#define DSPFW7 (dev_priv->info.display_mmio_offset + 0x7007c)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003580
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003581/* drain latency register values*/
3582#define DRAIN_LATENCY_PRECISION_32 32
3583#define DRAIN_LATENCY_PRECISION_16 16
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02003584#define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003585#define DDL_CURSORA_PRECISION_32 (1<<31)
3586#define DDL_CURSORA_PRECISION_16 (0<<31)
3587#define DDL_CURSORA_SHIFT 24
3588#define DDL_PLANEA_PRECISION_32 (1<<7)
3589#define DDL_PLANEA_PRECISION_16 (0<<7)
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02003590#define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003591#define DDL_CURSORB_PRECISION_32 (1<<31)
3592#define DDL_CURSORB_PRECISION_16 (0<<31)
3593#define DDL_CURSORB_SHIFT 24
3594#define DDL_PLANEB_PRECISION_32 (1<<7)
3595#define DDL_PLANEB_PRECISION_16 (0<<7)
3596
Shaohua Li7662c8b2009-06-26 11:23:55 +08003597/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09003598#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08003599#define I915_FIFO_LINE_SIZE 64
3600#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09003601
Jesse Barnesceb04242012-03-28 13:39:22 -07003602#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09003603#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08003604#define I965_FIFO_SIZE 512
3605#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08003606#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003607#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003608#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09003609
Jesse Barnesceb04242012-03-28 13:39:22 -07003610#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09003611#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08003612#define I915_MAX_WM 0x3f
3613
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003614#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
3615#define PINEVIEW_FIFO_LINE_SIZE 64
3616#define PINEVIEW_MAX_WM 0x1ff
3617#define PINEVIEW_DFT_WM 0x3f
3618#define PINEVIEW_DFT_HPLLOFF_WM 0
3619#define PINEVIEW_GUARD_WM 10
3620#define PINEVIEW_CURSOR_FIFO 64
3621#define PINEVIEW_CURSOR_MAX_WM 0x3f
3622#define PINEVIEW_CURSOR_DFT_WM 0
3623#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08003624
Jesse Barnesceb04242012-03-28 13:39:22 -07003625#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003626#define I965_CURSOR_FIFO 64
3627#define I965_CURSOR_MAX_WM 32
3628#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003629
3630/* define the Watermark register on Ironlake */
3631#define WM0_PIPEA_ILK 0x45100
Ville Syrjälä1996d622013-10-09 19:18:07 +03003632#define WM0_PIPE_PLANE_MASK (0xffff<<16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003633#define WM0_PIPE_PLANE_SHIFT 16
Ville Syrjälä1996d622013-10-09 19:18:07 +03003634#define WM0_PIPE_SPRITE_MASK (0xff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003635#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03003636#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003637
3638#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07003639#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003640#define WM1_LP_ILK 0x45108
3641#define WM1_LP_SR_EN (1<<31)
3642#define WM1_LP_LATENCY_SHIFT 24
3643#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01003644#define WM1_LP_FBC_MASK (0xf<<20)
3645#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07003646#define WM1_LP_FBC_SHIFT_BDW 19
Ville Syrjälä1996d622013-10-09 19:18:07 +03003647#define WM1_LP_SR_MASK (0x7ff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003648#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03003649#define WM1_LP_CURSOR_MASK (0xff)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07003650#define WM2_LP_ILK 0x4510c
3651#define WM2_LP_EN (1<<31)
3652#define WM3_LP_ILK 0x45110
3653#define WM3_LP_EN (1<<31)
3654#define WM1S_LP_ILK 0x45120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003655#define WM2S_LP_IVB 0x45124
3656#define WM3S_LP_IVB 0x45128
Jesse Barnesdd8849c2010-09-09 11:58:02 -07003657#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003658
Paulo Zanonicca32e92013-05-31 11:45:06 -03003659#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
3660 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
3661 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
3662
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003663/* Memory latency timer register */
3664#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08003665#define MLTR_WM1_SHIFT 0
3666#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003667/* the unit of memory self-refresh latency time is 0.5us */
3668#define ILK_SRLT_MASK 0x3f
3669
Yuanhan Liu13982612010-12-15 15:42:31 +08003670
3671/* the address where we get all kinds of latency value */
3672#define SSKPD 0x5d10
3673#define SSKPD_WM_MASK 0x3f
3674#define SSKPD_WM0_SHIFT 0
3675#define SSKPD_WM1_SHIFT 8
3676#define SSKPD_WM2_SHIFT 16
3677#define SSKPD_WM3_SHIFT 24
3678
Jesse Barnes585fb112008-07-29 11:54:06 -07003679/*
3680 * The two pipe frame counter registers are not synchronized, so
3681 * reading a stable value is somewhat tricky. The following code
3682 * should work:
3683 *
3684 * do {
3685 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3686 * PIPE_FRAME_HIGH_SHIFT;
3687 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
3688 * PIPE_FRAME_LOW_SHIFT);
3689 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3690 * PIPE_FRAME_HIGH_SHIFT);
3691 * } while (high1 != high2);
3692 * frame = (high1 << 8) | low1;
3693 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03003694#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07003695#define PIPE_FRAME_HIGH_MASK 0x0000ffff
3696#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03003697#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07003698#define PIPE_FRAME_LOW_MASK 0xff000000
3699#define PIPE_FRAME_LOW_SHIFT 24
3700#define PIPE_PIXEL_MASK 0x00ffffff
3701#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08003702/* GM45+ just has to be different */
Rafael Barbalhoeb6008a2014-03-31 18:21:29 +03003703#define _PIPEA_FRMCOUNT_GM45 0x70040
3704#define _PIPEA_FLIPCOUNT_GM45 0x70044
3705#define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07003706
3707/* Cursor A & B regs */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003708#define _CURACNTR (dev_priv->info.display_mmio_offset + 0x70080)
Jesse Barnes14b60392009-05-20 16:47:08 -04003709/* Old style CUR*CNTR flags (desktop 8xx) */
3710#define CURSOR_ENABLE 0x80000000
3711#define CURSOR_GAMMA_ENABLE 0x40000000
3712#define CURSOR_STRIDE_MASK 0x30000000
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003713#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b60392009-05-20 16:47:08 -04003714#define CURSOR_FORMAT_SHIFT 24
3715#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
3716#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
3717#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
3718#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
3719#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
3720#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
3721/* New style CUR*CNTR flags */
3722#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07003723#define CURSOR_MODE_DISABLE 0x00
Sagar Kamble4726e0b2014-03-10 17:06:23 +05303724#define CURSOR_MODE_128_32B_AX 0x02
3725#define CURSOR_MODE_256_32B_AX 0x03
Jesse Barnes585fb112008-07-29 11:54:06 -07003726#define CURSOR_MODE_64_32B_AX 0x07
Sagar Kamble4726e0b2014-03-10 17:06:23 +05303727#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
3728#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
Jesse Barnes585fb112008-07-29 11:54:06 -07003729#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b60392009-05-20 16:47:08 -04003730#define MCURSOR_PIPE_SELECT (1 << 28)
3731#define MCURSOR_PIPE_A 0x00
3732#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07003733#define MCURSOR_GAMMA_ENABLE (1 << 26)
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03003734#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003735#define _CURABASE (dev_priv->info.display_mmio_offset + 0x70084)
3736#define _CURAPOS (dev_priv->info.display_mmio_offset + 0x70088)
Jesse Barnes585fb112008-07-29 11:54:06 -07003737#define CURSOR_POS_MASK 0x007FF
3738#define CURSOR_POS_SIGN 0x8000
3739#define CURSOR_X_SHIFT 0
3740#define CURSOR_Y_SHIFT 16
Jesse Barnes14b60392009-05-20 16:47:08 -04003741#define CURSIZE 0x700a0
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003742#define _CURBCNTR (dev_priv->info.display_mmio_offset + 0x700c0)
3743#define _CURBBASE (dev_priv->info.display_mmio_offset + 0x700c4)
3744#define _CURBPOS (dev_priv->info.display_mmio_offset + 0x700c8)
Jesse Barnes585fb112008-07-29 11:54:06 -07003745
Jesse Barnes65a21cd2011-10-12 11:10:21 -07003746#define _CURBCNTR_IVB 0x71080
3747#define _CURBBASE_IVB 0x71084
3748#define _CURBPOS_IVB 0x71088
3749
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003750#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
3751#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
3752#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003753
Jesse Barnes65a21cd2011-10-12 11:10:21 -07003754#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
3755#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
3756#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
3757
Jesse Barnes585fb112008-07-29 11:54:06 -07003758/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003759#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07003760#define DISPLAY_PLANE_ENABLE (1<<31)
3761#define DISPLAY_PLANE_DISABLE 0
3762#define DISPPLANE_GAMMA_ENABLE (1<<30)
3763#define DISPPLANE_GAMMA_DISABLE 0
3764#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02003765#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003766#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02003767#define DISPPLANE_BGRA555 (0x3<<26)
3768#define DISPPLANE_BGRX555 (0x4<<26)
3769#define DISPPLANE_BGRX565 (0x5<<26)
3770#define DISPPLANE_BGRX888 (0x6<<26)
3771#define DISPPLANE_BGRA888 (0x7<<26)
3772#define DISPPLANE_RGBX101010 (0x8<<26)
3773#define DISPPLANE_RGBA101010 (0x9<<26)
3774#define DISPPLANE_BGRX101010 (0xa<<26)
3775#define DISPPLANE_RGBX161616 (0xc<<26)
3776#define DISPPLANE_RGBX888 (0xe<<26)
3777#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003778#define DISPPLANE_STEREO_ENABLE (1<<25)
3779#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003780#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08003781#define DISPPLANE_SEL_PIPE_SHIFT 24
3782#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003783#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08003784#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003785#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
3786#define DISPPLANE_SRC_KEY_DISABLE 0
3787#define DISPPLANE_LINE_DOUBLE (1<<20)
3788#define DISPPLANE_NO_LINE_DOUBLE 0
3789#define DISPPLANE_STEREO_POLARITY_FIRST 0
3790#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003791#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07003792#define DISPPLANE_TILED (1<<10)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003793#define _DSPAADDR 0x70184
3794#define _DSPASTRIDE 0x70188
3795#define _DSPAPOS 0x7018C /* reserved */
3796#define _DSPASIZE 0x70190
3797#define _DSPASURF 0x7019C /* 965+ only */
3798#define _DSPATILEOFF 0x701A4 /* 965+ only */
3799#define _DSPAOFFSET 0x701A4 /* HSW */
3800#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07003801
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003802#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
3803#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
3804#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
3805#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
3806#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
3807#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
3808#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
Daniel Vettere506a0c2012-07-05 12:17:29 +02003809#define DSPLINOFF(plane) DSPADDR(plane)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003810#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
3811#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01003812
Armin Reese446f2542012-03-30 16:20:16 -07003813/* Display/Sprite base address macros */
3814#define DISP_BASEADDR_MASK (0xfffff000)
3815#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
3816#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07003817
Jesse Barnes585fb112008-07-29 11:54:06 -07003818/* VBIOS flags */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003819#define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
3820#define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
3821#define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
3822#define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
3823#define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
3824#define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
3825#define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
3826#define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
3827#define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
3828#define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
3829#define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
3830#define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
3831#define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003832
3833/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003834#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
3835#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
3836#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03003837#define _PIPEBFRAMEHIGH 0x71040
3838#define _PIPEBFRAMEPIXEL 0x71044
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003839#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
3840#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08003841
Jesse Barnes585fb112008-07-29 11:54:06 -07003842
3843/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003844#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07003845#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3846#define DISPPLANE_ALPHA_TRANS_DISABLE 0
3847#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3848#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003849#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
3850#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
3851#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
3852#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
3853#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
3854#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
3855#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
3856#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003857
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003858/* Sprite A control */
3859#define _DVSACNTR 0x72180
3860#define DVS_ENABLE (1<<31)
3861#define DVS_GAMMA_ENABLE (1<<30)
3862#define DVS_PIXFORMAT_MASK (3<<25)
3863#define DVS_FORMAT_YUV422 (0<<25)
3864#define DVS_FORMAT_RGBX101010 (1<<25)
3865#define DVS_FORMAT_RGBX888 (2<<25)
3866#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003867#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003868#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08003869#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003870#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
3871#define DVS_YUV_ORDER_YUYV (0<<16)
3872#define DVS_YUV_ORDER_UYVY (1<<16)
3873#define DVS_YUV_ORDER_YVYU (2<<16)
3874#define DVS_YUV_ORDER_VYUY (3<<16)
3875#define DVS_DEST_KEY (1<<2)
3876#define DVS_TRICKLE_FEED_DISABLE (1<<14)
3877#define DVS_TILED (1<<10)
3878#define _DVSALINOFF 0x72184
3879#define _DVSASTRIDE 0x72188
3880#define _DVSAPOS 0x7218c
3881#define _DVSASIZE 0x72190
3882#define _DVSAKEYVAL 0x72194
3883#define _DVSAKEYMSK 0x72198
3884#define _DVSASURF 0x7219c
3885#define _DVSAKEYMAXVAL 0x721a0
3886#define _DVSATILEOFF 0x721a4
3887#define _DVSASURFLIVE 0x721ac
3888#define _DVSASCALE 0x72204
3889#define DVS_SCALE_ENABLE (1<<31)
3890#define DVS_FILTER_MASK (3<<29)
3891#define DVS_FILTER_MEDIUM (0<<29)
3892#define DVS_FILTER_ENHANCING (1<<29)
3893#define DVS_FILTER_SOFTENING (2<<29)
3894#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3895#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
3896#define _DVSAGAMC 0x72300
3897
3898#define _DVSBCNTR 0x73180
3899#define _DVSBLINOFF 0x73184
3900#define _DVSBSTRIDE 0x73188
3901#define _DVSBPOS 0x7318c
3902#define _DVSBSIZE 0x73190
3903#define _DVSBKEYVAL 0x73194
3904#define _DVSBKEYMSK 0x73198
3905#define _DVSBSURF 0x7319c
3906#define _DVSBKEYMAXVAL 0x731a0
3907#define _DVSBTILEOFF 0x731a4
3908#define _DVSBSURFLIVE 0x731ac
3909#define _DVSBSCALE 0x73204
3910#define _DVSBGAMC 0x73300
3911
3912#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3913#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3914#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3915#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3916#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003917#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003918#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3919#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3920#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003921#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3922#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003923#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003924
3925#define _SPRA_CTL 0x70280
3926#define SPRITE_ENABLE (1<<31)
3927#define SPRITE_GAMMA_ENABLE (1<<30)
3928#define SPRITE_PIXFORMAT_MASK (7<<25)
3929#define SPRITE_FORMAT_YUV422 (0<<25)
3930#define SPRITE_FORMAT_RGBX101010 (1<<25)
3931#define SPRITE_FORMAT_RGBX888 (2<<25)
3932#define SPRITE_FORMAT_RGBX161616 (3<<25)
3933#define SPRITE_FORMAT_YUV444 (4<<25)
3934#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003935#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003936#define SPRITE_SOURCE_KEY (1<<22)
3937#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3938#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3939#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3940#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3941#define SPRITE_YUV_ORDER_YUYV (0<<16)
3942#define SPRITE_YUV_ORDER_UYVY (1<<16)
3943#define SPRITE_YUV_ORDER_YVYU (2<<16)
3944#define SPRITE_YUV_ORDER_VYUY (3<<16)
3945#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3946#define SPRITE_INT_GAMMA_ENABLE (1<<13)
3947#define SPRITE_TILED (1<<10)
3948#define SPRITE_DEST_KEY (1<<2)
3949#define _SPRA_LINOFF 0x70284
3950#define _SPRA_STRIDE 0x70288
3951#define _SPRA_POS 0x7028c
3952#define _SPRA_SIZE 0x70290
3953#define _SPRA_KEYVAL 0x70294
3954#define _SPRA_KEYMSK 0x70298
3955#define _SPRA_SURF 0x7029c
3956#define _SPRA_KEYMAX 0x702a0
3957#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01003958#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003959#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003960#define _SPRA_SCALE 0x70304
3961#define SPRITE_SCALE_ENABLE (1<<31)
3962#define SPRITE_FILTER_MASK (3<<29)
3963#define SPRITE_FILTER_MEDIUM (0<<29)
3964#define SPRITE_FILTER_ENHANCING (1<<29)
3965#define SPRITE_FILTER_SOFTENING (2<<29)
3966#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3967#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3968#define _SPRA_GAMC 0x70400
3969
3970#define _SPRB_CTL 0x71280
3971#define _SPRB_LINOFF 0x71284
3972#define _SPRB_STRIDE 0x71288
3973#define _SPRB_POS 0x7128c
3974#define _SPRB_SIZE 0x71290
3975#define _SPRB_KEYVAL 0x71294
3976#define _SPRB_KEYMSK 0x71298
3977#define _SPRB_SURF 0x7129c
3978#define _SPRB_KEYMAX 0x712a0
3979#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01003980#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003981#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003982#define _SPRB_SCALE 0x71304
3983#define _SPRB_GAMC 0x71400
3984
3985#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3986#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3987#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3988#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3989#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3990#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3991#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3992#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3993#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3994#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
Damien Lespiauc54173a2012-10-26 18:20:11 +01003995#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003996#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3997#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003998#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003999
Ville Syrjälä921c3b62013-06-25 14:16:35 +03004000#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004001#define SP_ENABLE (1<<31)
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -08004002#define SP_GAMMA_ENABLE (1<<30)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004003#define SP_PIXFORMAT_MASK (0xf<<26)
4004#define SP_FORMAT_YUV422 (0<<26)
4005#define SP_FORMAT_BGR565 (5<<26)
4006#define SP_FORMAT_BGRX8888 (6<<26)
4007#define SP_FORMAT_BGRA8888 (7<<26)
4008#define SP_FORMAT_RGBX1010102 (8<<26)
4009#define SP_FORMAT_RGBA1010102 (9<<26)
4010#define SP_FORMAT_RGBX8888 (0xe<<26)
4011#define SP_FORMAT_RGBA8888 (0xf<<26)
4012#define SP_SOURCE_KEY (1<<22)
4013#define SP_YUV_BYTE_ORDER_MASK (3<<16)
4014#define SP_YUV_ORDER_YUYV (0<<16)
4015#define SP_YUV_ORDER_UYVY (1<<16)
4016#define SP_YUV_ORDER_YVYU (2<<16)
4017#define SP_YUV_ORDER_VYUY (3<<16)
4018#define SP_TILED (1<<10)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03004019#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
4020#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
4021#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
4022#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
4023#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
4024#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
4025#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
4026#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
4027#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
4028#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
4029#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004030
Ville Syrjälä921c3b62013-06-25 14:16:35 +03004031#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
4032#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
4033#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
4034#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
4035#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
4036#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
4037#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
4038#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
4039#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
4040#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
4041#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
4042#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004043
4044#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
4045#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
4046#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
4047#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
4048#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
4049#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
4050#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
4051#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
4052#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
4053#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
4054#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
4055#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
4056
Jesse Barnes585fb112008-07-29 11:54:06 -07004057/* VBIOS regs */
4058#define VGACNTRL 0x71400
4059# define VGA_DISP_DISABLE (1 << 31)
4060# define VGA_2X_MODE (1 << 30)
4061# define VGA_PIPE_B_SELECT (1 << 29)
4062
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02004063#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
4064
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004065/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004066
4067#define CPU_VGACNTRL 0x41000
4068
4069#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
4070#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
4071#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
4072#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
4073#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
4074#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
4075#define DIGITAL_PORTA_NO_DETECT (0 << 0)
4076#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
4077#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
4078
4079/* refresh rate hardware control */
4080#define RR_HW_CTL 0x45300
4081#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
4082#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
4083
4084#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01004085#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08004086#define FDI_PLL_BIOS_1 0x46004
4087#define FDI_PLL_BIOS_2 0x46008
4088#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
4089#define DISPLAY_PORT_PLL_BIOS_1 0x46010
4090#define DISPLAY_PORT_PLL_BIOS_2 0x46014
4091
Eric Anholt8956c8b2010-03-18 13:21:14 -07004092#define PCH_3DCGDIS0 0x46020
4093# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
4094# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
4095
Eric Anholt06f37752010-12-14 10:06:46 -08004096#define PCH_3DCGDIS1 0x46024
4097# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
4098
Zhenyu Wangb9055052009-06-05 15:38:38 +08004099#define FDI_PLL_FREQ_CTL 0x46030
4100#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
4101#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
4102#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
4103
4104
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004105#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01004106#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004107#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01004108#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004109
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004110#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01004111#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004112#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01004113#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004114
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004115#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01004116#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004117#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01004118#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004119
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004120#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01004121#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004122#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01004123#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004124
4125/* PIPEB timing regs are same start from 0x61000 */
4126
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004127#define _PIPEB_DATA_M1 0x61030
4128#define _PIPEB_DATA_N1 0x61034
4129#define _PIPEB_DATA_M2 0x61038
4130#define _PIPEB_DATA_N2 0x6103c
4131#define _PIPEB_LINK_M1 0x61040
4132#define _PIPEB_LINK_N1 0x61044
4133#define _PIPEB_LINK_M2 0x61048
4134#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004135
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004136#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
4137#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
4138#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
4139#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
4140#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
4141#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
4142#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
4143#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004144
4145/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004146/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
4147#define _PFA_CTL_1 0x68080
4148#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08004149#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02004150#define PF_PIPE_SEL_MASK_IVB (3<<29)
4151#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08004152#define PF_FILTER_MASK (3<<23)
4153#define PF_FILTER_PROGRAMMED (0<<23)
4154#define PF_FILTER_MED_3x3 (1<<23)
4155#define PF_FILTER_EDGE_ENHANCE (2<<23)
4156#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004157#define _PFA_WIN_SZ 0x68074
4158#define _PFB_WIN_SZ 0x68874
4159#define _PFA_WIN_POS 0x68070
4160#define _PFB_WIN_POS 0x68870
4161#define _PFA_VSCALE 0x68084
4162#define _PFB_VSCALE 0x68884
4163#define _PFA_HSCALE 0x68090
4164#define _PFB_HSCALE 0x68890
4165
4166#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
4167#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
4168#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
4169#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
4170#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004171
4172/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004173#define _LGC_PALETTE_A 0x4a000
4174#define _LGC_PALETTE_B 0x4a800
4175#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004176
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004177#define _GAMMA_MODE_A 0x4a480
4178#define _GAMMA_MODE_B 0x4ac80
4179#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
4180#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02004181#define GAMMA_MODE_MODE_8BIT (0 << 0)
4182#define GAMMA_MODE_MODE_10BIT (1 << 0)
4183#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004184#define GAMMA_MODE_MODE_SPLIT (3 << 0)
4185
Zhenyu Wangb9055052009-06-05 15:38:38 +08004186/* interrupts */
4187#define DE_MASTER_IRQ_CONTROL (1 << 31)
4188#define DE_SPRITEB_FLIP_DONE (1 << 29)
4189#define DE_SPRITEA_FLIP_DONE (1 << 28)
4190#define DE_PLANEB_FLIP_DONE (1 << 27)
4191#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c2013-10-21 18:04:36 +02004192#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004193#define DE_PCU_EVENT (1 << 25)
4194#define DE_GTT_FAULT (1 << 24)
4195#define DE_POISON (1 << 23)
4196#define DE_PERFORM_COUNTER (1 << 22)
4197#define DE_PCH_EVENT (1 << 21)
4198#define DE_AUX_CHANNEL_A (1 << 20)
4199#define DE_DP_A_HOTPLUG (1 << 19)
4200#define DE_GSE (1 << 18)
4201#define DE_PIPEB_VBLANK (1 << 15)
4202#define DE_PIPEB_EVEN_FIELD (1 << 14)
4203#define DE_PIPEB_ODD_FIELD (1 << 13)
4204#define DE_PIPEB_LINE_COMPARE (1 << 12)
4205#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004206#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004207#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
4208#define DE_PIPEA_VBLANK (1 << 7)
Daniel Vetter40da17c2013-10-21 18:04:36 +02004209#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004210#define DE_PIPEA_EVEN_FIELD (1 << 6)
4211#define DE_PIPEA_ODD_FIELD (1 << 5)
4212#define DE_PIPEA_LINE_COMPARE (1 << 4)
4213#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004214#define DE_PIPEA_CRC_DONE (1 << 2)
Daniel Vetter40da17c2013-10-21 18:04:36 +02004215#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004216#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Daniel Vetter40da17c2013-10-21 18:04:36 +02004217#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004218
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004219/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03004220#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004221#define DE_GSE_IVB (1<<29)
4222#define DE_PCH_EVENT_IVB (1<<28)
4223#define DE_DP_A_HOTPLUG_IVB (1<<27)
4224#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01004225#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
4226#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
4227#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004228#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004229#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004230#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01004231#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
4232#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Daniel Vetter40da17c2013-10-21 18:04:36 +02004233#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004234#define DE_PIPEA_VBLANK_IVB (1<<0)
Paulo Zanonib5184212013-07-12 20:00:08 -03004235#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
4236
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07004237#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
4238#define MASTER_INTERRUPT_ENABLE (1<<31)
4239
Zhenyu Wangb9055052009-06-05 15:38:38 +08004240#define DEISR 0x44000
4241#define DEIMR 0x44004
4242#define DEIIR 0x44008
4243#define DEIER 0x4400c
4244
Zhenyu Wangb9055052009-06-05 15:38:38 +08004245#define GTISR 0x44010
4246#define GTIMR 0x44014
4247#define GTIIR 0x44018
4248#define GTIER 0x4401c
4249
Ben Widawskyabd58f02013-11-02 21:07:09 -07004250#define GEN8_MASTER_IRQ 0x44200
4251#define GEN8_MASTER_IRQ_CONTROL (1<<31)
4252#define GEN8_PCU_IRQ (1<<30)
4253#define GEN8_DE_PCH_IRQ (1<<23)
4254#define GEN8_DE_MISC_IRQ (1<<22)
4255#define GEN8_DE_PORT_IRQ (1<<20)
4256#define GEN8_DE_PIPE_C_IRQ (1<<18)
4257#define GEN8_DE_PIPE_B_IRQ (1<<17)
4258#define GEN8_DE_PIPE_A_IRQ (1<<16)
Daniel Vetterc42664c2013-11-07 11:05:40 +01004259#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
Ben Widawskyabd58f02013-11-02 21:07:09 -07004260#define GEN8_GT_VECS_IRQ (1<<6)
4261#define GEN8_GT_VCS2_IRQ (1<<3)
4262#define GEN8_GT_VCS1_IRQ (1<<2)
4263#define GEN8_GT_BCS_IRQ (1<<1)
4264#define GEN8_GT_RCS_IRQ (1<<0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004265
4266#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
4267#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
4268#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
4269#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
4270
4271#define GEN8_BCS_IRQ_SHIFT 16
4272#define GEN8_RCS_IRQ_SHIFT 0
4273#define GEN8_VCS2_IRQ_SHIFT 16
4274#define GEN8_VCS1_IRQ_SHIFT 0
4275#define GEN8_VECS_IRQ_SHIFT 0
4276
4277#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
4278#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
4279#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
4280#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01004281#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004282#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
4283#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
4284#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
4285#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
4286#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
4287#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01004288#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004289#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
4290#define GEN8_PIPE_VSYNC (1 << 1)
4291#define GEN8_PIPE_VBLANK (1 << 0)
Daniel Vetter30100f22013-11-07 14:49:24 +01004292#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
4293 (GEN8_PIPE_CURSOR_FAULT | \
4294 GEN8_PIPE_SPRITE_FAULT | \
4295 GEN8_PIPE_PRIMARY_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004296
4297#define GEN8_DE_PORT_ISR 0x44440
4298#define GEN8_DE_PORT_IMR 0x44444
4299#define GEN8_DE_PORT_IIR 0x44448
4300#define GEN8_DE_PORT_IER 0x4444c
Daniel Vetter6d766f02013-11-07 14:49:55 +01004301#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
4302#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004303
4304#define GEN8_DE_MISC_ISR 0x44460
4305#define GEN8_DE_MISC_IMR 0x44464
4306#define GEN8_DE_MISC_IIR 0x44468
4307#define GEN8_DE_MISC_IER 0x4446c
4308#define GEN8_DE_MISC_GSE (1 << 27)
4309
4310#define GEN8_PCU_ISR 0x444e0
4311#define GEN8_PCU_IMR 0x444e4
4312#define GEN8_PCU_IIR 0x444e8
4313#define GEN8_PCU_IER 0x444ec
4314
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004315#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07004316/* Required on all Ironlake and Sandybridge according to the B-Spec. */
4317#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004318#define ILK_DPARB_GATE (1<<22)
4319#define ILK_VSDPFD_FULL (1<<21)
Damien Lespiaue3589902014-02-07 19:12:50 +00004320#define FUSE_STRAP 0x42014
4321#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
4322#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
4323#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
4324#define ILK_HDCP_DISABLE (1 << 25)
4325#define ILK_eDP_A_DISABLE (1 << 24)
4326#define HSW_CDCLK_LIMIT (1 << 24)
4327#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08004328
Damien Lespiau231e54f2012-10-19 17:55:41 +01004329#define ILK_DSPCLK_GATE_D 0x42020
4330#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
4331#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
4332#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
4333#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
4334#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004335
Eric Anholt116ac8d2011-12-21 10:31:09 -08004336#define IVB_CHICKEN3 0x4200c
4337# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
4338# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
4339
Paulo Zanoni90a88642013-05-03 17:23:45 -03004340#define CHICKEN_PAR1_1 0x42080
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004341#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03004342#define FORCE_ARB_IDLE_PLANES (1 << 14)
4343
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004344#define _CHICKEN_PIPESL_1_A 0x420b0
4345#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02004346#define HSW_FBCQ_DIS (1 << 22)
4347#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004348#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
4349
Zhenyu Wang553bd142009-09-02 10:57:52 +08004350#define DISP_ARB_CTL 0x45000
4351#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004352#define DISP_FBC_WM_DIS (1<<15)
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004353#define DISP_ARB_CTL2 0x45004
4354#define DISP_DATA_PARTITION_5_6 (1<<6)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004355#define GEN7_MSG_CTL 0x45010
4356#define WAIT_FOR_PCH_RESET_ACK (1<<1)
4357#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004358#define HSW_NDE_RSTWRN_OPT 0x46408
4359#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08004360
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004361/* GEN7 chicken */
Kenneth Graunked71de142012-02-08 12:53:52 -08004362#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
4363# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
Ben Widawskya75f3622013-11-02 21:07:59 -07004364#define COMMON_SLICE_CHICKEN2 0x7014
4365# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
Kenneth Graunked71de142012-02-08 12:53:52 -08004366
Ville Syrjälä031994e2014-01-22 21:32:46 +02004367#define GEN7_L3SQCREG1 0xB010
4368#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
4369
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004370#define GEN7_L3CNTLREG1 0xB01C
Chris Wilson1af84522014-02-14 22:34:43 +00004371#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07004372#define GEN7_L3AGDIS (1<<19)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004373
4374#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
4375#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
4376
Jesse Barnes61939d92012-10-02 17:43:38 -05004377#define GEN7_L3SQCREG4 0xb034
4378#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
4379
Ben Widawsky63801f22013-12-12 17:26:03 -08004380/* GEN8 chicken */
4381#define HDC_CHICKEN0 0x7300
4382#define HDC_FORCE_NON_COHERENT (1<<4)
4383
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08004384/* WaCatErrorRejectionIssue */
4385#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
4386#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
4387
Francisco Jerezf3fc4882013-10-02 15:53:16 -07004388#define HSW_SCRATCH1 0xb038
4389#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
4390
Zhenyu Wangb9055052009-06-05 15:38:38 +08004391/* PCH */
4392
Adam Jackson23e81d62012-06-06 15:45:44 -04004393/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08004394#define SDE_AUDIO_POWER_D (1 << 27)
4395#define SDE_AUDIO_POWER_C (1 << 26)
4396#define SDE_AUDIO_POWER_B (1 << 25)
4397#define SDE_AUDIO_POWER_SHIFT (25)
4398#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
4399#define SDE_GMBUS (1 << 24)
4400#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
4401#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
4402#define SDE_AUDIO_HDCP_MASK (3 << 22)
4403#define SDE_AUDIO_TRANSB (1 << 21)
4404#define SDE_AUDIO_TRANSA (1 << 20)
4405#define SDE_AUDIO_TRANS_MASK (3 << 20)
4406#define SDE_POISON (1 << 19)
4407/* 18 reserved */
4408#define SDE_FDI_RXB (1 << 17)
4409#define SDE_FDI_RXA (1 << 16)
4410#define SDE_FDI_MASK (3 << 16)
4411#define SDE_AUXD (1 << 15)
4412#define SDE_AUXC (1 << 14)
4413#define SDE_AUXB (1 << 13)
4414#define SDE_AUX_MASK (7 << 13)
4415/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004416#define SDE_CRT_HOTPLUG (1 << 11)
4417#define SDE_PORTD_HOTPLUG (1 << 10)
4418#define SDE_PORTC_HOTPLUG (1 << 9)
4419#define SDE_PORTB_HOTPLUG (1 << 8)
4420#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05004421#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
4422 SDE_SDVOB_HOTPLUG | \
4423 SDE_PORTB_HOTPLUG | \
4424 SDE_PORTC_HOTPLUG | \
4425 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08004426#define SDE_TRANSB_CRC_DONE (1 << 5)
4427#define SDE_TRANSB_CRC_ERR (1 << 4)
4428#define SDE_TRANSB_FIFO_UNDER (1 << 3)
4429#define SDE_TRANSA_CRC_DONE (1 << 2)
4430#define SDE_TRANSA_CRC_ERR (1 << 1)
4431#define SDE_TRANSA_FIFO_UNDER (1 << 0)
4432#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04004433
4434/* south display engine interrupt: CPT/PPT */
4435#define SDE_AUDIO_POWER_D_CPT (1 << 31)
4436#define SDE_AUDIO_POWER_C_CPT (1 << 30)
4437#define SDE_AUDIO_POWER_B_CPT (1 << 29)
4438#define SDE_AUDIO_POWER_SHIFT_CPT 29
4439#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
4440#define SDE_AUXD_CPT (1 << 27)
4441#define SDE_AUXC_CPT (1 << 26)
4442#define SDE_AUXB_CPT (1 << 25)
4443#define SDE_AUX_MASK_CPT (7 << 25)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004444#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
4445#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
4446#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04004447#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01004448#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01004449#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01004450 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01004451 SDE_PORTD_HOTPLUG_CPT | \
4452 SDE_PORTC_HOTPLUG_CPT | \
4453 SDE_PORTB_HOTPLUG_CPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04004454#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03004455#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04004456#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
4457#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
4458#define SDE_FDI_RXC_CPT (1 << 8)
4459#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
4460#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
4461#define SDE_FDI_RXB_CPT (1 << 4)
4462#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
4463#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
4464#define SDE_FDI_RXA_CPT (1 << 0)
4465#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
4466 SDE_AUDIO_CP_REQ_B_CPT | \
4467 SDE_AUDIO_CP_REQ_A_CPT)
4468#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
4469 SDE_AUDIO_CP_CHG_B_CPT | \
4470 SDE_AUDIO_CP_CHG_A_CPT)
4471#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
4472 SDE_FDI_RXB_CPT | \
4473 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004474
4475#define SDEISR 0xc4000
4476#define SDEIMR 0xc4004
4477#define SDEIIR 0xc4008
4478#define SDEIER 0xc400c
4479
Paulo Zanoni86642812013-04-12 17:57:57 -03004480#define SERR_INT 0xc4040
Paulo Zanonide032bf2013-04-12 17:57:58 -03004481#define SERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03004482#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
4483#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
4484#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
Daniel Vetter1dd246f2013-07-10 08:30:23 +02004485#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03004486
Zhenyu Wangb9055052009-06-05 15:38:38 +08004487/* digital port hotplug */
Keith Packard7fe0b972011-09-19 13:31:02 -07004488#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004489#define PORTD_HOTPLUG_ENABLE (1 << 20)
4490#define PORTD_PULSE_DURATION_2ms (0)
4491#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
4492#define PORTD_PULSE_DURATION_6ms (2 << 18)
4493#define PORTD_PULSE_DURATION_100ms (3 << 18)
Keith Packard7fe0b972011-09-19 13:31:02 -07004494#define PORTD_PULSE_DURATION_MASK (3 << 18)
Damien Lespiaub6965192012-12-13 16:08:59 +00004495#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
4496#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
4497#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
4498#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004499#define PORTC_HOTPLUG_ENABLE (1 << 12)
4500#define PORTC_PULSE_DURATION_2ms (0)
4501#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
4502#define PORTC_PULSE_DURATION_6ms (2 << 10)
4503#define PORTC_PULSE_DURATION_100ms (3 << 10)
Keith Packard7fe0b972011-09-19 13:31:02 -07004504#define PORTC_PULSE_DURATION_MASK (3 << 10)
Damien Lespiaub6965192012-12-13 16:08:59 +00004505#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
4506#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
4507#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
4508#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004509#define PORTB_HOTPLUG_ENABLE (1 << 4)
4510#define PORTB_PULSE_DURATION_2ms (0)
4511#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
4512#define PORTB_PULSE_DURATION_6ms (2 << 2)
4513#define PORTB_PULSE_DURATION_100ms (3 << 2)
Keith Packard7fe0b972011-09-19 13:31:02 -07004514#define PORTB_PULSE_DURATION_MASK (3 << 2)
Damien Lespiaub6965192012-12-13 16:08:59 +00004515#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
4516#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
4517#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
4518#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004519
4520#define PCH_GPIOA 0xc5010
4521#define PCH_GPIOB 0xc5014
4522#define PCH_GPIOC 0xc5018
4523#define PCH_GPIOD 0xc501c
4524#define PCH_GPIOE 0xc5020
4525#define PCH_GPIOF 0xc5024
4526
Eric Anholtf0217c42009-12-01 11:56:30 -08004527#define PCH_GMBUS0 0xc5100
4528#define PCH_GMBUS1 0xc5104
4529#define PCH_GMBUS2 0xc5108
4530#define PCH_GMBUS3 0xc510c
4531#define PCH_GMBUS4 0xc5110
4532#define PCH_GMBUS5 0xc5120
4533
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004534#define _PCH_DPLL_A 0xc6014
4535#define _PCH_DPLL_B 0xc6018
Daniel Vettere9a632a2013-06-05 13:34:13 +02004536#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004537
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004538#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00004539#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004540#define _PCH_FPA1 0xc6044
4541#define _PCH_FPB0 0xc6048
4542#define _PCH_FPB1 0xc604c
Daniel Vettere9a632a2013-06-05 13:34:13 +02004543#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
4544#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004545
4546#define PCH_DPLL_TEST 0xc606c
4547
4548#define PCH_DREF_CONTROL 0xC6200
4549#define DREF_CONTROL_MASK 0x7fc3
4550#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
4551#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
4552#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
4553#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
4554#define DREF_SSC_SOURCE_DISABLE (0<<11)
4555#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08004556#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004557#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
4558#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
4559#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08004560#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004561#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
4562#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08004563#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004564#define DREF_SSC4_DOWNSPREAD (0<<6)
4565#define DREF_SSC4_CENTERSPREAD (1<<6)
4566#define DREF_SSC1_DISABLE (0<<1)
4567#define DREF_SSC1_ENABLE (1<<1)
4568#define DREF_SSC4_DISABLE (0)
4569#define DREF_SSC4_ENABLE (1)
4570
4571#define PCH_RAWCLK_FREQ 0xc6204
4572#define FDL_TP1_TIMER_SHIFT 12
4573#define FDL_TP1_TIMER_MASK (3<<12)
4574#define FDL_TP2_TIMER_SHIFT 10
4575#define FDL_TP2_TIMER_MASK (3<<10)
4576#define RAWCLK_FREQ_MASK 0x3ff
4577
4578#define PCH_DPLL_TMR_CFG 0xc6208
4579
4580#define PCH_SSC4_PARMS 0xc6210
4581#define PCH_SSC4_AUX_PARMS 0xc6214
4582
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004583#define PCH_DPLL_SEL 0xc7000
Daniel Vetter11887392013-06-05 13:34:09 +02004584#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
4585#define TRANS_DPLLA_SEL(pipe) 0
4586#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004587
Zhenyu Wangb9055052009-06-05 15:38:38 +08004588/* transcoder */
4589
Daniel Vetter275f01b22013-05-03 11:49:47 +02004590#define _PCH_TRANS_HTOTAL_A 0xe0000
4591#define TRANS_HTOTAL_SHIFT 16
4592#define TRANS_HACTIVE_SHIFT 0
4593#define _PCH_TRANS_HBLANK_A 0xe0004
4594#define TRANS_HBLANK_END_SHIFT 16
4595#define TRANS_HBLANK_START_SHIFT 0
4596#define _PCH_TRANS_HSYNC_A 0xe0008
4597#define TRANS_HSYNC_END_SHIFT 16
4598#define TRANS_HSYNC_START_SHIFT 0
4599#define _PCH_TRANS_VTOTAL_A 0xe000c
4600#define TRANS_VTOTAL_SHIFT 16
4601#define TRANS_VACTIVE_SHIFT 0
4602#define _PCH_TRANS_VBLANK_A 0xe0010
4603#define TRANS_VBLANK_END_SHIFT 16
4604#define TRANS_VBLANK_START_SHIFT 0
4605#define _PCH_TRANS_VSYNC_A 0xe0014
4606#define TRANS_VSYNC_END_SHIFT 16
4607#define TRANS_VSYNC_START_SHIFT 0
4608#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08004609
Daniel Vettere3b95f12013-05-03 11:49:49 +02004610#define _PCH_TRANSA_DATA_M1 0xe0030
4611#define _PCH_TRANSA_DATA_N1 0xe0034
4612#define _PCH_TRANSA_DATA_M2 0xe0038
4613#define _PCH_TRANSA_DATA_N2 0xe003c
4614#define _PCH_TRANSA_LINK_M1 0xe0040
4615#define _PCH_TRANSA_LINK_N1 0xe0044
4616#define _PCH_TRANSA_LINK_M2 0xe0048
4617#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004618
Jesse Barnesb055c8f2011-07-08 11:31:57 -07004619/* Per-transcoder DIP controls */
4620
4621#define _VIDEO_DIP_CTL_A 0xe0200
4622#define _VIDEO_DIP_DATA_A 0xe0208
4623#define _VIDEO_DIP_GCP_A 0xe0210
4624
4625#define _VIDEO_DIP_CTL_B 0xe1200
4626#define _VIDEO_DIP_DATA_B 0xe1208
4627#define _VIDEO_DIP_GCP_B 0xe1210
4628
4629#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
4630#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
4631#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
4632
Ville Syrjäläb9064872013-01-24 15:29:31 +02004633#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
4634#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
4635#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07004636
Ville Syrjäläb9064872013-01-24 15:29:31 +02004637#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
4638#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
4639#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07004640
4641#define VLV_TVIDEO_DIP_CTL(pipe) \
4642 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
4643#define VLV_TVIDEO_DIP_DATA(pipe) \
4644 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
4645#define VLV_TVIDEO_DIP_GCP(pipe) \
4646 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
4647
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03004648/* Haswell DIP controls */
4649#define HSW_VIDEO_DIP_CTL_A 0x60200
4650#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
4651#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
4652#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
4653#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
4654#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
4655#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
4656#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
4657#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
4658#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
4659#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
4660#define HSW_VIDEO_DIP_GCP_A 0x60210
4661
4662#define HSW_VIDEO_DIP_CTL_B 0x61200
4663#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
4664#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
4665#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
4666#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
4667#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
4668#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
4669#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
4670#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
4671#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
4672#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
4673#define HSW_VIDEO_DIP_GCP_B 0x61210
4674
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004675#define HSW_TVIDEO_DIP_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004676 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004677#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004678 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +01004679#define HSW_TVIDEO_DIP_VS_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004680 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004681#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004682 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004683#define HSW_TVIDEO_DIP_GCP(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004684 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004685#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004686 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03004687
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03004688#define HSW_STEREO_3D_CTL_A 0x70020
4689#define S3D_ENABLE (1<<31)
4690#define HSW_STEREO_3D_CTL_B 0x71020
4691
4692#define HSW_STEREO_3D_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004693 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03004694
Daniel Vetter275f01b22013-05-03 11:49:47 +02004695#define _PCH_TRANS_HTOTAL_B 0xe1000
4696#define _PCH_TRANS_HBLANK_B 0xe1004
4697#define _PCH_TRANS_HSYNC_B 0xe1008
4698#define _PCH_TRANS_VTOTAL_B 0xe100c
4699#define _PCH_TRANS_VBLANK_B 0xe1010
4700#define _PCH_TRANS_VSYNC_B 0xe1014
4701#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08004702
Daniel Vetter275f01b22013-05-03 11:49:47 +02004703#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
4704#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
4705#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
4706#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
4707#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
4708#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
4709#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
4710 _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01004711
Daniel Vettere3b95f12013-05-03 11:49:49 +02004712#define _PCH_TRANSB_DATA_M1 0xe1030
4713#define _PCH_TRANSB_DATA_N1 0xe1034
4714#define _PCH_TRANSB_DATA_M2 0xe1038
4715#define _PCH_TRANSB_DATA_N2 0xe103c
4716#define _PCH_TRANSB_LINK_M1 0xe1040
4717#define _PCH_TRANSB_LINK_N1 0xe1044
4718#define _PCH_TRANSB_LINK_M2 0xe1048
4719#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004720
Daniel Vettere3b95f12013-05-03 11:49:49 +02004721#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
4722#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
4723#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
4724#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
4725#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
4726#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
4727#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
4728#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004729
Daniel Vetterab9412b2013-05-03 11:49:46 +02004730#define _PCH_TRANSACONF 0xf0008
4731#define _PCH_TRANSBCONF 0xf1008
4732#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
4733#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004734#define TRANS_DISABLE (0<<31)
4735#define TRANS_ENABLE (1<<31)
4736#define TRANS_STATE_MASK (1<<30)
4737#define TRANS_STATE_DISABLE (0<<30)
4738#define TRANS_STATE_ENABLE (1<<30)
4739#define TRANS_FSYNC_DELAY_HB1 (0<<27)
4740#define TRANS_FSYNC_DELAY_HB2 (1<<27)
4741#define TRANS_FSYNC_DELAY_HB3 (2<<27)
4742#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02004743#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004744#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02004745#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02004746#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004747#define TRANS_8BPC (0<<5)
4748#define TRANS_10BPC (1<<5)
4749#define TRANS_6BPC (2<<5)
4750#define TRANS_12BPC (3<<5)
4751
Daniel Vetterce401412012-10-31 22:52:30 +01004752#define _TRANSA_CHICKEN1 0xf0060
4753#define _TRANSB_CHICKEN1 0xf1060
4754#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
4755#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07004756#define _TRANSA_CHICKEN2 0xf0064
4757#define _TRANSB_CHICKEN2 0xf1064
4758#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03004759#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
4760#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
4761#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
4762#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
4763#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07004764
Jesse Barnes291427f2011-07-29 12:42:37 -07004765#define SOUTH_CHICKEN1 0xc2000
4766#define FDIA_PHASE_SYNC_SHIFT_OVR 19
4767#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02004768#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
4769#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
4770#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jesse Barnes645c62a2011-05-11 09:49:31 -07004771#define SOUTH_CHICKEN2 0xc2004
Paulo Zanonidde86e22012-12-01 12:04:25 -02004772#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
4773#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
4774#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07004775
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004776#define _FDI_RXA_CHICKEN 0xc200c
4777#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004778#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
4779#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004780#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004781
Jesse Barnes382b0932010-10-07 16:01:25 -07004782#define SOUTH_DSPCLK_GATE_D 0xc2020
Jesse Barnescd664072013-10-02 10:34:19 -07004783#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
Jesse Barnes382b0932010-10-07 16:01:25 -07004784#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Jesse Barnescd664072013-10-02 10:34:19 -07004785#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02004786#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07004787
Zhenyu Wangb9055052009-06-05 15:38:38 +08004788/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004789#define _FDI_TXA_CTL 0x60100
4790#define _FDI_TXB_CTL 0x61100
4791#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004792#define FDI_TX_DISABLE (0<<31)
4793#define FDI_TX_ENABLE (1<<31)
4794#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
4795#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
4796#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
4797#define FDI_LINK_TRAIN_NONE (3<<28)
4798#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
4799#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
4800#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
4801#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
4802#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
4803#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
4804#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
4805#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004806/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
4807 SNB has different settings. */
4808/* SNB A-stepping */
4809#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4810#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4811#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4812#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4813/* SNB B-stepping */
4814#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
4815#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
4816#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
4817#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
4818#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004819#define FDI_DP_PORT_WIDTH_SHIFT 19
4820#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
4821#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004822#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004823/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004824#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07004825
4826/* Ivybridge has different bits for lolz */
4827#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
4828#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
4829#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
4830#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
4831
Zhenyu Wangb9055052009-06-05 15:38:38 +08004832/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07004833#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07004834#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004835#define FDI_SCRAMBLING_ENABLE (0<<7)
4836#define FDI_SCRAMBLING_DISABLE (1<<7)
4837
4838/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004839#define _FDI_RXA_CTL 0xf000c
4840#define _FDI_RXB_CTL 0xf100c
4841#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004842#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004843/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07004844#define FDI_FS_ERRC_ENABLE (1<<27)
4845#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02004846#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004847#define FDI_8BPC (0<<16)
4848#define FDI_10BPC (1<<16)
4849#define FDI_6BPC (2<<16)
4850#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00004851#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004852#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
4853#define FDI_RX_PLL_ENABLE (1<<13)
4854#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
4855#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
4856#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
4857#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
4858#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01004859#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004860/* CPT */
4861#define FDI_AUTO_TRAINING (1<<10)
4862#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
4863#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
4864#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
4865#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
4866#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004867
Paulo Zanoni04945642012-11-01 21:00:59 -02004868#define _FDI_RXA_MISC 0xf0010
4869#define _FDI_RXB_MISC 0xf1010
4870#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
4871#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
4872#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
4873#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
4874#define FDI_RX_TP1_TO_TP2_48 (2<<20)
4875#define FDI_RX_TP1_TO_TP2_64 (3<<20)
4876#define FDI_RX_FDI_DELAY_90 (0x90<<0)
4877#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
4878
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004879#define _FDI_RXA_TUSIZE1 0xf0030
4880#define _FDI_RXA_TUSIZE2 0xf0038
4881#define _FDI_RXB_TUSIZE1 0xf1030
4882#define _FDI_RXB_TUSIZE2 0xf1038
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004883#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
4884#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004885
4886/* FDI_RX interrupt register format */
4887#define FDI_RX_INTER_LANE_ALIGN (1<<10)
4888#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
4889#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
4890#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
4891#define FDI_RX_FS_CODE_ERR (1<<6)
4892#define FDI_RX_FE_CODE_ERR (1<<5)
4893#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
4894#define FDI_RX_HDCP_LINK_FAIL (1<<3)
4895#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
4896#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
4897#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
4898
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004899#define _FDI_RXA_IIR 0xf0014
4900#define _FDI_RXA_IMR 0xf0018
4901#define _FDI_RXB_IIR 0xf1014
4902#define _FDI_RXB_IMR 0xf1018
4903#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
4904#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004905
4906#define FDI_PLL_CTL_1 0xfe000
4907#define FDI_PLL_CTL_2 0xfe004
4908
Zhenyu Wangb9055052009-06-05 15:38:38 +08004909#define PCH_LVDS 0xe1180
4910#define LVDS_DETECTED (1 << 1)
4911
Shobhit Kumar98364372012-06-15 11:55:14 -07004912/* vlv has 2 sets of panel control regs. */
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004913#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
4914#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
4915#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004916#define PANEL_PORT_SELECT_DPB_VLV (1 << 30)
4917#define PANEL_PORT_SELECT_DPC_VLV (2 << 30)
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004918#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
4919#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
Shobhit Kumar98364372012-06-15 11:55:14 -07004920
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004921#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
4922#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
4923#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
4924#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
4925#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
Shobhit Kumar98364372012-06-15 11:55:14 -07004926
Jesse Barnes453c5422013-03-28 09:55:41 -07004927#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
4928#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
4929#define VLV_PIPE_PP_ON_DELAYS(pipe) \
4930 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
4931#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
4932 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
4933#define VLV_PIPE_PP_DIVISOR(pipe) \
4934 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
4935
Zhenyu Wangb9055052009-06-05 15:38:38 +08004936#define PCH_PP_STATUS 0xc7200
4937#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07004938#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07004939#define PANEL_UNLOCK_MASK (0xffff << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004940#define EDP_FORCE_VDD (1 << 3)
4941#define EDP_BLC_ENABLE (1 << 2)
4942#define PANEL_POWER_RESET (1 << 1)
4943#define PANEL_POWER_OFF (0 << 0)
4944#define PANEL_POWER_ON (1 << 0)
4945#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07004946#define PANEL_PORT_SELECT_MASK (3 << 30)
4947#define PANEL_PORT_SELECT_LVDS (0 << 30)
4948#define PANEL_PORT_SELECT_DPA (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07004949#define PANEL_PORT_SELECT_DPC (2 << 30)
4950#define PANEL_PORT_SELECT_DPD (3 << 30)
4951#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
4952#define PANEL_POWER_UP_DELAY_SHIFT 16
4953#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
4954#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4955
Zhenyu Wangb9055052009-06-05 15:38:38 +08004956#define PCH_PP_OFF_DELAYS 0xc720c
Keith Packardf01eca22011-09-28 16:48:10 -07004957#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
4958#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4959#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
4960#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4961
Zhenyu Wangb9055052009-06-05 15:38:38 +08004962#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07004963#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
4964#define PP_REFERENCE_DIVIDER_SHIFT 8
4965#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
4966#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004967
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004968#define PCH_DP_B 0xe4100
4969#define PCH_DPB_AUX_CH_CTL 0xe4110
4970#define PCH_DPB_AUX_CH_DATA1 0xe4114
4971#define PCH_DPB_AUX_CH_DATA2 0xe4118
4972#define PCH_DPB_AUX_CH_DATA3 0xe411c
4973#define PCH_DPB_AUX_CH_DATA4 0xe4120
4974#define PCH_DPB_AUX_CH_DATA5 0xe4124
4975
4976#define PCH_DP_C 0xe4200
4977#define PCH_DPC_AUX_CH_CTL 0xe4210
4978#define PCH_DPC_AUX_CH_DATA1 0xe4214
4979#define PCH_DPC_AUX_CH_DATA2 0xe4218
4980#define PCH_DPC_AUX_CH_DATA3 0xe421c
4981#define PCH_DPC_AUX_CH_DATA4 0xe4220
4982#define PCH_DPC_AUX_CH_DATA5 0xe4224
4983
4984#define PCH_DP_D 0xe4300
4985#define PCH_DPD_AUX_CH_CTL 0xe4310
4986#define PCH_DPD_AUX_CH_DATA1 0xe4314
4987#define PCH_DPD_AUX_CH_DATA2 0xe4318
4988#define PCH_DPD_AUX_CH_DATA3 0xe431c
4989#define PCH_DPD_AUX_CH_DATA4 0xe4320
4990#define PCH_DPD_AUX_CH_DATA5 0xe4324
4991
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004992/* CPT */
4993#define PORT_TRANS_A_SEL_CPT 0
4994#define PORT_TRANS_B_SEL_CPT (1<<29)
4995#define PORT_TRANS_C_SEL_CPT (2<<29)
4996#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07004997#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02004998#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
4999#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005000
5001#define TRANS_DP_CTL_A 0xe0300
5002#define TRANS_DP_CTL_B 0xe1300
5003#define TRANS_DP_CTL_C 0xe2300
Daniel Vetter23670b322012-11-01 09:15:30 +01005004#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005005#define TRANS_DP_OUTPUT_ENABLE (1<<31)
5006#define TRANS_DP_PORT_SEL_B (0<<29)
5007#define TRANS_DP_PORT_SEL_C (1<<29)
5008#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08005009#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005010#define TRANS_DP_PORT_SEL_MASK (3<<29)
5011#define TRANS_DP_AUDIO_ONLY (1<<26)
5012#define TRANS_DP_ENH_FRAMING (1<<18)
5013#define TRANS_DP_8BPC (0<<9)
5014#define TRANS_DP_10BPC (1<<9)
5015#define TRANS_DP_6BPC (2<<9)
5016#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08005017#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005018#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
5019#define TRANS_DP_VSYNC_ACTIVE_LOW 0
5020#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
5021#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01005022#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005023
5024/* SNB eDP training params */
5025/* SNB A-stepping */
5026#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
5027#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
5028#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
5029#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
5030/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08005031#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
5032#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
5033#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
5034#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
5035#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005036#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
5037
Keith Packard1a2eb462011-11-16 16:26:07 -08005038/* IVB */
5039#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
5040#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
5041#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
5042#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
5043#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
5044#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
Imre Deak77fa4cb2013-08-23 23:50:23 +03005045#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
Keith Packard1a2eb462011-11-16 16:26:07 -08005046
5047/* legacy values */
5048#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
5049#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
5050#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
5051#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
5052#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
5053
5054#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
5055
Imre Deak9e72b462014-05-05 15:13:55 +03005056#define VLV_PMWGICZ 0x1300a4
5057
Zou Nan haicae58522010-11-09 17:17:32 +08005058#define FORCEWAKE 0xA18C
Jesse Barnes575155a2012-03-28 13:39:37 -07005059#define FORCEWAKE_VLV 0x1300b0
5060#define FORCEWAKE_ACK_VLV 0x1300b4
Jesse Barnesed5de392013-03-08 10:45:57 -08005061#define FORCEWAKE_MEDIA_VLV 0x1300b8
5062#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
Eugeni Dodonove7911c42012-07-02 11:51:04 -03005063#define FORCEWAKE_ACK_HSW 0x130044
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00005064#define FORCEWAKE_ACK 0x130090
Jesse Barnesd62b4892013-03-08 10:45:53 -08005065#define VLV_GTLC_WAKE_CTRL 0x130090
Imre Deak981a5ae2014-04-14 20:24:22 +03005066#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
5067#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
5068#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
5069
Jesse Barnesd62b4892013-03-08 10:45:53 -08005070#define VLV_GTLC_PW_STATUS 0x130094
Imre Deak981a5ae2014-04-14 20:24:22 +03005071#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
5072#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
5073#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
5074#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Keith Packard8d715f02011-11-18 20:39:01 -08005075#define FORCEWAKE_MT 0xa188 /* multi-threaded */
Chris Wilsonc5836c22012-10-17 12:09:55 +01005076#define FORCEWAKE_KERNEL 0x1
5077#define FORCEWAKE_USER 0x2
Keith Packard8d715f02011-11-18 20:39:01 -08005078#define FORCEWAKE_MT_ACK 0x130040
5079#define ECOBUS 0xa180
5080#define FORCEWAKE_MT_ENABLE (1<<5)
Imre Deak9e72b462014-05-05 15:13:55 +03005081#define VLV_SPAREG2H 0xA194
Chris Wilson8fd26852010-12-08 18:40:43 +00005082
Ben Widawskydd202c62012-02-09 10:15:18 +01005083#define GTFIFODBG 0x120000
Ville Syrjälä90f256b2013-11-14 01:59:59 +02005084#define GT_FIFO_SBDROPERR (1<<6)
5085#define GT_FIFO_BLOBDROPERR (1<<5)
5086#define GT_FIFO_SB_READ_ABORTERR (1<<4)
5087#define GT_FIFO_DROPERR (1<<3)
Ben Widawskydd202c62012-02-09 10:15:18 +01005088#define GT_FIFO_OVFERR (1<<2)
5089#define GT_FIFO_IAWRERR (1<<1)
5090#define GT_FIFO_IARDERR (1<<0)
5091
Ville Syrjälä46520e22013-11-14 02:00:00 +02005092#define GTFIFOCTL 0x120008
5093#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01005094#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Chris Wilson91355832011-03-04 19:22:40 +00005095
Ben Widawsky05e21cc2013-07-04 11:02:04 -07005096#define HSW_IDICR 0x9008
5097#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
5098#define HSW_EDRAM_PRESENT 0x120010
5099
Daniel Vetter80e829f2012-03-31 11:21:57 +02005100#define GEN6_UCGCTL1 0x9400
5101# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02005102# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02005103
Eric Anholt406478d2011-11-07 16:07:04 -08005104#define GEN6_UCGCTL2 0x9404
Jesse Barnes0f846f82012-06-14 11:04:47 -07005105# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07005106# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08005107# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08005108# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08005109# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08005110
Imre Deak9e72b462014-05-05 15:13:55 +03005111#define GEN6_UCGCTL3 0x9408
5112
Jesse Barnese3f33d42012-06-14 11:04:50 -07005113#define GEN7_UCGCTL4 0x940c
5114#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
5115
Imre Deak9e72b462014-05-05 15:13:55 +03005116#define GEN6_RCGCTL1 0x9410
5117#define GEN6_RCGCTL2 0x9414
5118#define GEN6_RSTCTL 0x9420
5119
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02005120#define GEN8_UCGCTL6 0x9430
5121#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
5122
Imre Deak9e72b462014-05-05 15:13:55 +03005123#define GEN6_GFXPAUSE 0xA000
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08005124#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00005125#define GEN6_TURBO_DISABLE (1<<31)
5126#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03005127#define HSW_FREQUENCY(x) ((x)<<24)
Chris Wilson8fd26852010-12-08 18:40:43 +00005128#define GEN6_OFFSET(x) ((x)<<19)
5129#define GEN6_AGGRESSIVE_TURBO (0<<15)
5130#define GEN6_RC_VIDEO_FREQ 0xA00C
5131#define GEN6_RC_CONTROL 0xA090
5132#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
5133#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
5134#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
5135#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
5136#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes6b88f292013-11-15 09:32:12 -08005137#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005138#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00005139#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
5140#define GEN6_RC_CTL_HW_ENABLE (1<<31)
5141#define GEN6_RP_DOWN_TIMEOUT 0xA010
5142#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08005143#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08005144#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08005145#define HSW_CAGF_SHIFT 7
Jesse Barnesccab5c82011-01-18 15:49:25 -08005146#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08005147#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00005148#define GEN6_RP_CONTROL 0xA024
5149#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08005150#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
5151#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
5152#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
5153#define GEN6_RP_MEDIA_HW_MODE (1<<9)
5154#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00005155#define GEN6_RP_MEDIA_IS_GFX (1<<8)
5156#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08005157#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
5158#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
5159#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005160#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08005161#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00005162#define GEN6_RP_UP_THRESHOLD 0xA02C
5163#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08005164#define GEN6_RP_CUR_UP_EI 0xA050
5165#define GEN6_CURICONT_MASK 0xffffff
5166#define GEN6_RP_CUR_UP 0xA054
5167#define GEN6_CURBSYTAVG_MASK 0xffffff
5168#define GEN6_RP_PREV_UP 0xA058
5169#define GEN6_RP_CUR_DOWN_EI 0xA05C
5170#define GEN6_CURIAVG_MASK 0xffffff
5171#define GEN6_RP_CUR_DOWN 0xA060
5172#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00005173#define GEN6_RP_UP_EI 0xA068
5174#define GEN6_RP_DOWN_EI 0xA06C
5175#define GEN6_RP_IDLE_HYSTERSIS 0xA070
Imre Deak9e72b462014-05-05 15:13:55 +03005176#define GEN6_RPDEUHWTC 0xA080
5177#define GEN6_RPDEUC 0xA084
5178#define GEN6_RPDEUCSW 0xA088
Chris Wilson8fd26852010-12-08 18:40:43 +00005179#define GEN6_RC_STATE 0xA094
5180#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
5181#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
5182#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
5183#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
5184#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
5185#define GEN6_RC_SLEEP 0xA0B0
Imre Deak9e72b462014-05-05 15:13:55 +03005186#define GEN6_RCUBMABDTMR 0xA0B0
Chris Wilson8fd26852010-12-08 18:40:43 +00005187#define GEN6_RC1e_THRESHOLD 0xA0B4
5188#define GEN6_RC6_THRESHOLD 0xA0B8
5189#define GEN6_RC6p_THRESHOLD 0xA0BC
Imre Deak9e72b462014-05-05 15:13:55 +03005190#define VLV_RCEDATA 0xA0BC
Chris Wilson8fd26852010-12-08 18:40:43 +00005191#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08005192#define GEN6_PMINTRMSK 0xA168
Imre Deak9e72b462014-05-05 15:13:55 +03005193#define VLV_PWRDWNUPCTL 0xA294
Chris Wilson8fd26852010-12-08 18:40:43 +00005194
5195#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07005196#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00005197#define GEN6_PMIIR 0x44028
5198#define GEN6_PMIER 0x4402C
5199#define GEN6_PM_MBOX_EVENT (1<<25)
5200#define GEN6_PM_THERMAL_EVENT (1<<24)
5201#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
5202#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
5203#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
5204#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
5205#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky48484052013-05-28 19:22:27 -07005206#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07005207 GEN6_PM_RP_DOWN_THRESHOLD | \
5208 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00005209
Imre Deak9e72b462014-05-05 15:13:55 +03005210#define GEN7_GT_SCRATCH_BASE 0x4F100
5211#define GEN7_GT_SCRATCH_REG_NUM 8
5212
Deepak S76c3552f2014-01-30 23:08:16 +05305213#define VLV_GTLC_SURVIVABILITY_REG 0x130098
5214#define VLV_GFX_CLK_STATUS_BIT (1<<3)
5215#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
5216
Ben Widawskycce66a22012-03-27 18:59:38 -07005217#define GEN6_GT_GFX_RC6_LOCKED 0x138104
Jesse Barnes49798eb2013-09-26 17:55:57 -07005218#define VLV_COUNTER_CONTROL 0x138104
5219#define VLV_COUNT_RANGE_HIGH (1<<15)
5220#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
5221#define VLV_RENDER_RC6_COUNT_EN (1<<0)
Ben Widawskycce66a22012-03-27 18:59:38 -07005222#define GEN6_GT_GFX_RC6 0x138108
Imre Deak9cc19be2014-04-14 20:24:24 +03005223#define VLV_GT_RENDER_RC6 0x138108
5224#define VLV_GT_MEDIA_RC6 0x13810C
5225
Ben Widawskycce66a22012-03-27 18:59:38 -07005226#define GEN6_GT_GFX_RC6p 0x13810C
5227#define GEN6_GT_GFX_RC6pp 0x138110
5228
Chris Wilson8fd26852010-12-08 18:40:43 +00005229#define GEN6_PCODE_MAILBOX 0x138124
5230#define GEN6_PCODE_READY (1<<31)
Jesse Barnesa6044e22010-12-20 11:34:20 -08005231#define GEN6_READ_OC_PARAMS 0xc
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005232#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
5233#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
Ben Widawsky31643d52012-09-26 10:34:01 -07005234#define GEN6_PCODE_WRITE_RC6VIDS 0x4
5235#define GEN6_PCODE_READ_RC6VIDS 0x5
Paulo Zanoni515b2392013-09-10 19:36:37 -03005236#define GEN6_PCODE_READ_D_COMP 0x10
5237#define GEN6_PCODE_WRITE_D_COMP 0x11
Ben Widawsky7083e052013-02-01 16:41:14 -08005238#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
5239#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005240#define DISPLAY_IPS_CONTROL 0x19
Chris Wilson8fd26852010-12-08 18:40:43 +00005241#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005242#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01005243#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Chris Wilson8fd26852010-12-08 18:40:43 +00005244
Ben Widawsky4d855292011-12-12 19:34:16 -08005245#define GEN6_GT_CORE_STATUS 0x138060
5246#define GEN6_CORE_CPD_STATE_MASK (7<<4)
5247#define GEN6_RCn_MASK 7
5248#define GEN6_RC0 0
5249#define GEN6_RC3 2
5250#define GEN6_RC6 3
5251#define GEN6_RC7 4
5252
Ben Widawskye3689192012-05-25 16:56:22 -07005253#define GEN7_MISCCPCTL (0x9424)
5254#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
5255
5256/* IVYBRIDGE DPF */
5257#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07005258#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
Ben Widawskye3689192012-05-25 16:56:22 -07005259#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
5260#define GEN7_PARITY_ERROR_VALID (1<<13)
5261#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
5262#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
5263#define GEN7_PARITY_ERROR_ROW(reg) \
5264 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
5265#define GEN7_PARITY_ERROR_BANK(reg) \
5266 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
5267#define GEN7_PARITY_ERROR_SUBBANK(reg) \
5268 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
5269#define GEN7_L3CDERRST1_ENABLE (1<<7)
5270
Ben Widawskyb9524a12012-05-25 16:56:24 -07005271#define GEN7_L3LOG_BASE 0xB070
Ben Widawsky35a85ac2013-09-19 11:13:41 -07005272#define HSW_L3LOG_BASE_SLICE1 0xB270
Ben Widawskyb9524a12012-05-25 16:56:24 -07005273#define GEN7_L3LOG_SIZE 0x80
5274
Jesse Barnes12f33822012-10-25 12:15:45 -07005275#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
5276#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
5277#define GEN7_MAX_PS_THREAD_DEP (8<<12)
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07005278#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
Jesse Barnes12f33822012-10-25 12:15:45 -07005279#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
5280
Kenneth Graunkec8966e12014-02-26 23:59:30 -08005281#define GEN8_ROW_CHICKEN 0xe4f0
5282#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
Kenneth Graunke1411e6a2014-02-26 23:59:31 -08005283#define STALL_DOP_GATING_DISABLE (1<<5)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08005284
Jesse Barnes8ab43972012-10-25 12:15:42 -07005285#define GEN7_ROW_CHICKEN2 0xe4f4
5286#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
5287#define DOP_CLOCK_GATING_DISABLE (1<<0)
5288
Francisco Jerezf3fc4882013-10-02 15:53:16 -07005289#define HSW_ROW_CHICKEN3 0xe49c
5290#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
5291
Ben Widawskyfd392b62013-11-04 22:52:39 -08005292#define HALF_SLICE_CHICKEN3 0xe184
5293#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
Ben Widawskybf663472013-11-02 21:07:57 -07005294#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08005295
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005296#define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
Wu Fengguange0dac652011-09-05 14:25:34 +08005297#define INTEL_AUDIO_DEVCL 0x808629FB
5298#define INTEL_AUDIO_DEVBLC 0x80862801
5299#define INTEL_AUDIO_DEVCTG 0x80862802
5300
5301#define G4X_AUD_CNTL_ST 0x620B4
5302#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
5303#define G4X_ELDV_DEVCTG (1 << 14)
5304#define G4X_ELD_ADDR (0xf << 5)
5305#define G4X_ELD_ACK (1 << 4)
5306#define G4X_HDMIW_HDMIEDID 0x6210C
5307
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005308#define IBX_HDMIW_HDMIEDID_A 0xE2050
Wang Xingchao9b138a82012-08-09 16:52:18 +08005309#define IBX_HDMIW_HDMIEDID_B 0xE2150
5310#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5311 IBX_HDMIW_HDMIEDID_A, \
5312 IBX_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005313#define IBX_AUD_CNTL_ST_A 0xE20B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08005314#define IBX_AUD_CNTL_ST_B 0xE21B4
5315#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5316 IBX_AUD_CNTL_ST_A, \
5317 IBX_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005318#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
5319#define IBX_ELD_ADDRESS (0x1f << 5)
5320#define IBX_ELD_ACK (1 << 4)
5321#define IBX_AUD_CNTL_ST2 0xE20C0
5322#define IBX_ELD_VALIDB (1 << 0)
5323#define IBX_CP_READYB (1 << 1)
Wu Fengguange0dac652011-09-05 14:25:34 +08005324
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005325#define CPT_HDMIW_HDMIEDID_A 0xE5050
Wang Xingchao9b138a82012-08-09 16:52:18 +08005326#define CPT_HDMIW_HDMIEDID_B 0xE5150
5327#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5328 CPT_HDMIW_HDMIEDID_A, \
5329 CPT_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005330#define CPT_AUD_CNTL_ST_A 0xE50B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08005331#define CPT_AUD_CNTL_ST_B 0xE51B4
5332#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5333 CPT_AUD_CNTL_ST_A, \
5334 CPT_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005335#define CPT_AUD_CNTRL_ST2 0xE50C0
Wu Fengguange0dac652011-09-05 14:25:34 +08005336
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04005337#define VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
5338#define VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
5339#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5340 VLV_HDMIW_HDMIEDID_A, \
5341 VLV_HDMIW_HDMIEDID_B)
5342#define VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
5343#define VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
5344#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5345 VLV_AUD_CNTL_ST_A, \
5346 VLV_AUD_CNTL_ST_B)
5347#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
5348
Eric Anholtae662d32012-01-03 09:23:29 -08005349/* These are the 4 32-bit write offset registers for each stream
5350 * output buffer. It determines the offset from the
5351 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
5352 */
5353#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
5354
Wu Fengguangb6daa022012-01-06 14:41:31 -06005355#define IBX_AUD_CONFIG_A 0xe2000
Wang Xingchao9b138a82012-08-09 16:52:18 +08005356#define IBX_AUD_CONFIG_B 0xe2100
5357#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
5358 IBX_AUD_CONFIG_A, \
5359 IBX_AUD_CONFIG_B)
Wu Fengguangb6daa022012-01-06 14:41:31 -06005360#define CPT_AUD_CONFIG_A 0xe5000
Wang Xingchao9b138a82012-08-09 16:52:18 +08005361#define CPT_AUD_CONFIG_B 0xe5100
5362#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
5363 CPT_AUD_CONFIG_A, \
5364 CPT_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04005365#define VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
5366#define VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
5367#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
5368 VLV_AUD_CONFIG_A, \
5369 VLV_AUD_CONFIG_B)
5370
Wu Fengguangb6daa022012-01-06 14:41:31 -06005371#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
5372#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
5373#define AUD_CONFIG_UPPER_N_SHIFT 20
5374#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
5375#define AUD_CONFIG_LOWER_N_SHIFT 4
5376#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
5377#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03005378#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
5379#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
5380#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
5381#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
5382#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
5383#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
5384#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
5385#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
5386#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
5387#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
5388#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06005389#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
5390
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08005391/* HSW Audio */
5392#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
5393#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
5394#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
5395 HSW_AUD_CONFIG_A, \
5396 HSW_AUD_CONFIG_B)
5397
5398#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
5399#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
5400#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
5401 HSW_AUD_MISC_CTRL_A, \
5402 HSW_AUD_MISC_CTRL_B)
5403
5404#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
5405#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
5406#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
5407 HSW_AUD_DIP_ELD_CTRL_ST_A, \
5408 HSW_AUD_DIP_ELD_CTRL_ST_B)
5409
5410/* Audio Digital Converter */
5411#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
5412#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
5413#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
5414 HSW_AUD_DIG_CNVT_1, \
5415 HSW_AUD_DIG_CNVT_2)
Wang Xingchao9b138a82012-08-09 16:52:18 +08005416#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08005417
5418#define HSW_AUD_EDID_DATA_A 0x65050
5419#define HSW_AUD_EDID_DATA_B 0x65150
5420#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
5421 HSW_AUD_EDID_DATA_A, \
5422 HSW_AUD_EDID_DATA_B)
5423
5424#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
5425#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
5426#define AUDIO_INACTIVE_C (1<<11)
5427#define AUDIO_INACTIVE_B (1<<7)
5428#define AUDIO_INACTIVE_A (1<<3)
5429#define AUDIO_OUTPUT_ENABLE_A (1<<2)
5430#define AUDIO_OUTPUT_ENABLE_B (1<<6)
5431#define AUDIO_OUTPUT_ENABLE_C (1<<10)
5432#define AUDIO_ELD_VALID_A (1<<0)
5433#define AUDIO_ELD_VALID_B (1<<4)
5434#define AUDIO_ELD_VALID_C (1<<8)
5435#define AUDIO_CP_READY_A (1<<1)
5436#define AUDIO_CP_READY_B (1<<5)
5437#define AUDIO_CP_READY_C (1<<9)
5438
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005439/* HSW Power Wells */
Paulo Zanonifa42e232013-01-25 16:59:11 -02005440#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
5441#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
5442#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
5443#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03005444#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
5445#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005446#define HSW_PWR_WELL_CTL5 0x45410
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005447#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
5448#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005449#define HSW_PWR_WELL_FORCE_ON (1<<19)
5450#define HSW_PWR_WELL_CTL6 0x45414
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005451
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005452/* Per-pipe DDI Function Control */
Paulo Zanoniad80a812012-10-24 16:06:19 -02005453#define TRANS_DDI_FUNC_CTL_A 0x60400
5454#define TRANS_DDI_FUNC_CTL_B 0x61400
5455#define TRANS_DDI_FUNC_CTL_C 0x62400
5456#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005457#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
5458
Paulo Zanoniad80a812012-10-24 16:06:19 -02005459#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005460/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02005461#define TRANS_DDI_PORT_MASK (7<<28)
5462#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
5463#define TRANS_DDI_PORT_NONE (0<<28)
5464#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
5465#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
5466#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
5467#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
5468#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
5469#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
5470#define TRANS_DDI_BPC_MASK (7<<20)
5471#define TRANS_DDI_BPC_8 (0<<20)
5472#define TRANS_DDI_BPC_10 (1<<20)
5473#define TRANS_DDI_BPC_6 (2<<20)
5474#define TRANS_DDI_BPC_12 (3<<20)
5475#define TRANS_DDI_PVSYNC (1<<17)
5476#define TRANS_DDI_PHSYNC (1<<16)
5477#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
5478#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
5479#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
5480#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
5481#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
5482#define TRANS_DDI_BFI_ENABLE (1<<4)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005483
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005484/* DisplayPort Transport Control */
5485#define DP_TP_CTL_A 0x64040
5486#define DP_TP_CTL_B 0x64140
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005487#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
5488#define DP_TP_CTL_ENABLE (1<<31)
5489#define DP_TP_CTL_MODE_SST (0<<27)
5490#define DP_TP_CTL_MODE_MST (1<<27)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005491#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005492#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005493#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
5494#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
5495#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005496#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
5497#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005498#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005499#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005500
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03005501/* DisplayPort Transport Status */
5502#define DP_TP_STATUS_A 0x64044
5503#define DP_TP_STATUS_B 0x64144
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005504#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005505#define DP_TP_STATUS_IDLE_DONE (1<<25)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03005506#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
5507
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005508/* DDI Buffer Control */
5509#define DDI_BUF_CTL_A 0x64000
5510#define DDI_BUF_CTL_B 0x64100
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005511#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
5512#define DDI_BUF_CTL_ENABLE (1<<31)
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07005513/* Haswell */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005514#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005515#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005516#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005517#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005518#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005519#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005520#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
5521#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005522#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07005523/* Broadwell */
5524#define DDI_BUF_EMP_400MV_0DB_BDW (0<<24) /* Sel0 */
5525#define DDI_BUF_EMP_400MV_3_5DB_BDW (1<<24) /* Sel1 */
5526#define DDI_BUF_EMP_400MV_6DB_BDW (2<<24) /* Sel2 */
5527#define DDI_BUF_EMP_600MV_0DB_BDW (3<<24) /* Sel3 */
5528#define DDI_BUF_EMP_600MV_3_5DB_BDW (4<<24) /* Sel4 */
5529#define DDI_BUF_EMP_600MV_6DB_BDW (5<<24) /* Sel5 */
5530#define DDI_BUF_EMP_800MV_0DB_BDW (6<<24) /* Sel6 */
5531#define DDI_BUF_EMP_800MV_3_5DB_BDW (7<<24) /* Sel7 */
5532#define DDI_BUF_EMP_1200MV_0DB_BDW (8<<24) /* Sel8 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005533#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00005534#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005535#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02005536#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02005537#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005538#define DDI_INIT_DISPLAY_DETECTED (1<<0)
5539
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03005540/* DDI Buffer Translations */
5541#define DDI_BUF_TRANS_A 0x64E00
5542#define DDI_BUF_TRANS_B 0x64E60
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005543#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03005544
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005545/* Sideband Interface (SBI) is programmed indirectly, via
5546 * SBI_ADDR, which contains the register offset; and SBI_DATA,
5547 * which contains the payload */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005548#define SBI_ADDR 0xC6000
5549#define SBI_DATA 0xC6004
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005550#define SBI_CTL_STAT 0xC6008
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02005551#define SBI_CTL_DEST_ICLK (0x0<<16)
5552#define SBI_CTL_DEST_MPHY (0x1<<16)
5553#define SBI_CTL_OP_IORD (0x2<<8)
5554#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005555#define SBI_CTL_OP_CRRD (0x6<<8)
5556#define SBI_CTL_OP_CRWR (0x7<<8)
5557#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005558#define SBI_RESPONSE_SUCCESS (0x0<<1)
5559#define SBI_BUSY (0x1<<0)
5560#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005561
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005562/* SBI offsets */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005563#define SBI_SSCDIVINTPHASE6 0x0600
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005564#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
5565#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
5566#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
5567#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005568#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005569#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005570#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005571#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02005572#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005573#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005574#define SBI_SSCAUXDIV6 0x0610
5575#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005576#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005577#define SBI_GEN0 0x1f00
5578#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005579
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005580/* LPT PIXCLK_GATE */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005581#define PIXCLK_GATE 0xC6020
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03005582#define PIXCLK_GATE_UNGATE (1<<0)
5583#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005584
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005585/* SPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005586#define SPLL_CTL 0x46020
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005587#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01005588#define SPLL_PLL_SSC (1<<28)
5589#define SPLL_PLL_NON_SSC (2<<28)
Jesse Barnes11578552014-01-21 12:42:10 -08005590#define SPLL_PLL_LCPLL (3<<28)
5591#define SPLL_PLL_REF_MASK (3<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005592#define SPLL_PLL_FREQ_810MHz (0<<26)
5593#define SPLL_PLL_FREQ_1350MHz (1<<26)
Jesse Barnes11578552014-01-21 12:42:10 -08005594#define SPLL_PLL_FREQ_2700MHz (2<<26)
5595#define SPLL_PLL_FREQ_MASK (3<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005596
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005597/* WRPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005598#define WRPLL_CTL1 0x46040
5599#define WRPLL_CTL2 0x46060
5600#define WRPLL_PLL_ENABLE (1<<31)
5601#define WRPLL_PLL_SELECT_SSC (0x01<<28)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01005602#define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005603#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03005604/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005605#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
Jesse Barnes11578552014-01-21 12:42:10 -08005606#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005607#define WRPLL_DIVIDER_POST(x) ((x)<<8)
Jesse Barnes11578552014-01-21 12:42:10 -08005608#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
5609#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005610#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Jesse Barnes11578552014-01-21 12:42:10 -08005611#define WRPLL_DIVIDER_FB_SHIFT 16
5612#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005613
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005614/* Port clock selection */
5615#define PORT_CLK_SEL_A 0x46100
5616#define PORT_CLK_SEL_B 0x46104
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005617#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005618#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
5619#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
5620#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005621#define PORT_CLK_SEL_SPLL (3<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005622#define PORT_CLK_SEL_WRPLL1 (4<<29)
5623#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005624#define PORT_CLK_SEL_NONE (7<<29)
Jesse Barnes11578552014-01-21 12:42:10 -08005625#define PORT_CLK_SEL_MASK (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005626
Paulo Zanonibb523fc2012-10-23 18:29:56 -02005627/* Transcoder clock selection */
5628#define TRANS_CLK_SEL_A 0x46140
5629#define TRANS_CLK_SEL_B 0x46144
5630#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
5631/* For each transcoder, we need to select the corresponding port clock */
5632#define TRANS_CLK_SEL_DISABLED (0x0<<29)
5633#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005634
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005635#define TRANSA_MSA_MISC 0x60410
5636#define TRANSB_MSA_MISC 0x61410
5637#define TRANSC_MSA_MISC 0x62410
5638#define TRANS_EDP_MSA_MISC 0x6f410
5639#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
5640
Paulo Zanonic9809792012-10-23 18:30:00 -02005641#define TRANS_MSA_SYNC_CLK (1<<0)
5642#define TRANS_MSA_6_BPC (0<<5)
5643#define TRANS_MSA_8_BPC (1<<5)
5644#define TRANS_MSA_10_BPC (2<<5)
5645#define TRANS_MSA_12_BPC (3<<5)
5646#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03005647
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005648/* LCPLL Control */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005649#define LCPLL_CTL 0x130040
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005650#define LCPLL_PLL_DISABLE (1<<31)
5651#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03005652#define LCPLL_CLK_FREQ_MASK (3<<26)
5653#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanonie39bf982013-11-02 21:07:36 -07005654#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
5655#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
5656#define LCPLL_CLK_FREQ_675_BDW (3<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005657#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005658#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005659#define LCPLL_POWER_DOWN_ALLOW (1<<22)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03005660#define LCPLL_CD_SOURCE_FCLK (1<<21)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005661#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
5662
5663#define D_COMP (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
5664#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
5665#define D_COMP_COMP_FORCE (1<<8)
5666#define D_COMP_COMP_DISABLE (1<<0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005667
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03005668/* Pipe WM_LINETIME - watermark line time */
5669#define PIPE_WM_LINETIME_A 0x45270
5670#define PIPE_WM_LINETIME_B 0x45274
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005671#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
5672 PIPE_WM_LINETIME_B)
5673#define PIPE_WM_LINETIME_MASK (0x1ff)
5674#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03005675#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005676#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03005677
5678/* SFUSE_STRAP */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005679#define SFUSE_STRAP 0xc2014
Damien Lespiau658ac4c2014-02-10 17:19:45 +00005680#define SFUSE_STRAP_FUSE_LOCK (1<<13)
5681#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03005682#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
5683#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
5684#define SFUSE_STRAP_DDID_DETECTED (1<<0)
5685
Paulo Zanoni801bcff2013-05-31 10:08:35 -03005686#define WM_MISC 0x45260
5687#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
5688
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03005689#define WM_DBG 0x45280
5690#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
5691#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
5692#define WM_DBG_DISALLOW_SPRITE (1<<2)
5693
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005694/* pipe CSC */
5695#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
5696#define _PIPE_A_CSC_COEFF_BY 0x49014
5697#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
5698#define _PIPE_A_CSC_COEFF_BU 0x4901c
5699#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
5700#define _PIPE_A_CSC_COEFF_BV 0x49024
5701#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03005702#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
5703#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
5704#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005705#define _PIPE_A_CSC_PREOFF_HI 0x49030
5706#define _PIPE_A_CSC_PREOFF_ME 0x49034
5707#define _PIPE_A_CSC_PREOFF_LO 0x49038
5708#define _PIPE_A_CSC_POSTOFF_HI 0x49040
5709#define _PIPE_A_CSC_POSTOFF_ME 0x49044
5710#define _PIPE_A_CSC_POSTOFF_LO 0x49048
5711
5712#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
5713#define _PIPE_B_CSC_COEFF_BY 0x49114
5714#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
5715#define _PIPE_B_CSC_COEFF_BU 0x4911c
5716#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
5717#define _PIPE_B_CSC_COEFF_BV 0x49124
5718#define _PIPE_B_CSC_MODE 0x49128
5719#define _PIPE_B_CSC_PREOFF_HI 0x49130
5720#define _PIPE_B_CSC_PREOFF_ME 0x49134
5721#define _PIPE_B_CSC_PREOFF_LO 0x49138
5722#define _PIPE_B_CSC_POSTOFF_HI 0x49140
5723#define _PIPE_B_CSC_POSTOFF_ME 0x49144
5724#define _PIPE_B_CSC_POSTOFF_LO 0x49148
5725
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005726#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
5727#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
5728#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
5729#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
5730#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
5731#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
5732#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
5733#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
5734#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
5735#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
5736#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
5737#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
5738#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
5739
Jani Nikula3230bf12013-08-27 15:12:16 +03005740/* VLV MIPI registers */
5741
5742#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
5743#define _MIPIB_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
5744#define MIPI_PORT_CTRL(pipe) _PIPE(pipe, _MIPIA_PORT_CTRL, _MIPIB_PORT_CTRL)
5745#define DPI_ENABLE (1 << 31) /* A + B */
5746#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
5747#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
5748#define DUAL_LINK_MODE_MASK (1 << 26)
5749#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
5750#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
5751#define DITHERING_ENABLE (1 << 25) /* A + B */
5752#define FLOPPED_HSTX (1 << 23)
5753#define DE_INVERT (1 << 19) /* XXX */
5754#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
5755#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
5756#define AFE_LATCHOUT (1 << 17)
5757#define LP_OUTPUT_HOLD (1 << 16)
5758#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
5759#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
5760#define MIPIB_MIPI4DPHY_DELAY_COUNT_SHIFT 11
5761#define MIPIB_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
5762#define CSB_SHIFT 9
5763#define CSB_MASK (3 << 9)
5764#define CSB_20MHZ (0 << 9)
5765#define CSB_10MHZ (1 << 9)
5766#define CSB_40MHZ (2 << 9)
5767#define BANDGAP_MASK (1 << 8)
5768#define BANDGAP_PNW_CIRCUIT (0 << 8)
5769#define BANDGAP_LNC_CIRCUIT (1 << 8)
5770#define MIPIB_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
5771#define MIPIB_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
5772#define TEARING_EFFECT_DELAY (1 << 4) /* A + B */
5773#define TEARING_EFFECT_SHIFT 2 /* A + B */
5774#define TEARING_EFFECT_MASK (3 << 2)
5775#define TEARING_EFFECT_OFF (0 << 2)
5776#define TEARING_EFFECT_DSI (1 << 2)
5777#define TEARING_EFFECT_GPIO (2 << 2)
5778#define LANE_CONFIGURATION_SHIFT 0
5779#define LANE_CONFIGURATION_MASK (3 << 0)
5780#define LANE_CONFIGURATION_4LANE (0 << 0)
5781#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
5782#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
5783
5784#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
5785#define _MIPIB_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
5786#define MIPI_TEARING_CTRL(pipe) _PIPE(pipe, _MIPIA_TEARING_CTRL, _MIPIB_TEARING_CTRL)
5787#define TEARING_EFFECT_DELAY_SHIFT 0
5788#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
5789
5790/* XXX: all bits reserved */
5791#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
5792
5793/* MIPI DSI Controller and D-PHY registers */
5794
5795#define _MIPIA_DEVICE_READY (VLV_DISPLAY_BASE + 0xb000)
5796#define _MIPIB_DEVICE_READY (VLV_DISPLAY_BASE + 0xb800)
5797#define MIPI_DEVICE_READY(pipe) _PIPE(pipe, _MIPIA_DEVICE_READY, _MIPIB_DEVICE_READY)
5798#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
5799#define ULPS_STATE_MASK (3 << 1)
5800#define ULPS_STATE_ENTER (2 << 1)
5801#define ULPS_STATE_EXIT (1 << 1)
5802#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
5803#define DEVICE_READY (1 << 0)
5804
5805#define _MIPIA_INTR_STAT (VLV_DISPLAY_BASE + 0xb004)
5806#define _MIPIB_INTR_STAT (VLV_DISPLAY_BASE + 0xb804)
5807#define MIPI_INTR_STAT(pipe) _PIPE(pipe, _MIPIA_INTR_STAT, _MIPIB_INTR_STAT)
5808#define _MIPIA_INTR_EN (VLV_DISPLAY_BASE + 0xb008)
5809#define _MIPIB_INTR_EN (VLV_DISPLAY_BASE + 0xb808)
5810#define MIPI_INTR_EN(pipe) _PIPE(pipe, _MIPIA_INTR_EN, _MIPIB_INTR_EN)
5811#define TEARING_EFFECT (1 << 31)
5812#define SPL_PKT_SENT_INTERRUPT (1 << 30)
5813#define GEN_READ_DATA_AVAIL (1 << 29)
5814#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
5815#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
5816#define RX_PROT_VIOLATION (1 << 26)
5817#define RX_INVALID_TX_LENGTH (1 << 25)
5818#define ACK_WITH_NO_ERROR (1 << 24)
5819#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
5820#define LP_RX_TIMEOUT (1 << 22)
5821#define HS_TX_TIMEOUT (1 << 21)
5822#define DPI_FIFO_UNDERRUN (1 << 20)
5823#define LOW_CONTENTION (1 << 19)
5824#define HIGH_CONTENTION (1 << 18)
5825#define TXDSI_VC_ID_INVALID (1 << 17)
5826#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
5827#define TXCHECKSUM_ERROR (1 << 15)
5828#define TXECC_MULTIBIT_ERROR (1 << 14)
5829#define TXECC_SINGLE_BIT_ERROR (1 << 13)
5830#define TXFALSE_CONTROL_ERROR (1 << 12)
5831#define RXDSI_VC_ID_INVALID (1 << 11)
5832#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
5833#define RXCHECKSUM_ERROR (1 << 9)
5834#define RXECC_MULTIBIT_ERROR (1 << 8)
5835#define RXECC_SINGLE_BIT_ERROR (1 << 7)
5836#define RXFALSE_CONTROL_ERROR (1 << 6)
5837#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
5838#define RX_LP_TX_SYNC_ERROR (1 << 4)
5839#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
5840#define RXEOT_SYNC_ERROR (1 << 2)
5841#define RXSOT_SYNC_ERROR (1 << 1)
5842#define RXSOT_ERROR (1 << 0)
5843
5844#define _MIPIA_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb00c)
5845#define _MIPIB_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb80c)
5846#define MIPI_DSI_FUNC_PRG(pipe) _PIPE(pipe, _MIPIA_DSI_FUNC_PRG, _MIPIB_DSI_FUNC_PRG)
5847#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
5848#define CMD_MODE_NOT_SUPPORTED (0 << 13)
5849#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
5850#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
5851#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
5852#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
5853#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
5854#define VID_MODE_FORMAT_MASK (0xf << 7)
5855#define VID_MODE_NOT_SUPPORTED (0 << 7)
5856#define VID_MODE_FORMAT_RGB565 (1 << 7)
5857#define VID_MODE_FORMAT_RGB666 (2 << 7)
5858#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
5859#define VID_MODE_FORMAT_RGB888 (4 << 7)
5860#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
5861#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
5862#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
5863#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
5864#define DATA_LANES_PRG_REG_SHIFT 0
5865#define DATA_LANES_PRG_REG_MASK (7 << 0)
5866
5867#define _MIPIA_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb010)
5868#define _MIPIB_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb810)
5869#define MIPI_HS_TX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_HS_TX_TIMEOUT, _MIPIB_HS_TX_TIMEOUT)
5870#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
5871
5872#define _MIPIA_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb014)
5873#define _MIPIB_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb814)
5874#define MIPI_LP_RX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_LP_RX_TIMEOUT, _MIPIB_LP_RX_TIMEOUT)
5875#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
5876
5877#define _MIPIA_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb018)
5878#define _MIPIB_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb818)
5879#define MIPI_TURN_AROUND_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIB_TURN_AROUND_TIMEOUT)
5880#define TURN_AROUND_TIMEOUT_MASK 0x3f
5881
5882#define _MIPIA_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb01c)
5883#define _MIPIB_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb81c)
5884#define MIPI_DEVICE_RESET_TIMER(pipe) _PIPE(pipe, _MIPIA_DEVICE_RESET_TIMER, _MIPIB_DEVICE_RESET_TIMER)
5885#define DEVICE_RESET_TIMER_MASK 0xffff
5886
5887#define _MIPIA_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb020)
5888#define _MIPIB_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb820)
5889#define MIPI_DPI_RESOLUTION(pipe) _PIPE(pipe, _MIPIA_DPI_RESOLUTION, _MIPIB_DPI_RESOLUTION)
5890#define VERTICAL_ADDRESS_SHIFT 16
5891#define VERTICAL_ADDRESS_MASK (0xffff << 16)
5892#define HORIZONTAL_ADDRESS_SHIFT 0
5893#define HORIZONTAL_ADDRESS_MASK 0xffff
5894
5895#define _MIPIA_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb024)
5896#define _MIPIB_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb824)
5897#define MIPI_DBI_FIFO_THROTTLE(pipe) _PIPE(pipe, _MIPIA_DBI_FIFO_THROTTLE, _MIPIB_DBI_FIFO_THROTTLE)
5898#define DBI_FIFO_EMPTY_HALF (0 << 0)
5899#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
5900#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
5901
5902/* regs below are bits 15:0 */
5903#define _MIPIA_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb028)
5904#define _MIPIB_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb828)
5905#define MIPI_HSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_HSYNC_PADDING_COUNT, _MIPIB_HSYNC_PADDING_COUNT)
5906
5907#define _MIPIA_HBP_COUNT (VLV_DISPLAY_BASE + 0xb02c)
5908#define _MIPIB_HBP_COUNT (VLV_DISPLAY_BASE + 0xb82c)
5909#define MIPI_HBP_COUNT(pipe) _PIPE(pipe, _MIPIA_HBP_COUNT, _MIPIB_HBP_COUNT)
5910
5911#define _MIPIA_HFP_COUNT (VLV_DISPLAY_BASE + 0xb030)
5912#define _MIPIB_HFP_COUNT (VLV_DISPLAY_BASE + 0xb830)
5913#define MIPI_HFP_COUNT(pipe) _PIPE(pipe, _MIPIA_HFP_COUNT, _MIPIB_HFP_COUNT)
5914
5915#define _MIPIA_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb034)
5916#define _MIPIB_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb834)
5917#define MIPI_HACTIVE_AREA_COUNT(pipe) _PIPE(pipe, _MIPIA_HACTIVE_AREA_COUNT, _MIPIB_HACTIVE_AREA_COUNT)
5918
5919#define _MIPIA_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb038)
5920#define _MIPIB_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb838)
5921#define MIPI_VSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_VSYNC_PADDING_COUNT, _MIPIB_VSYNC_PADDING_COUNT)
5922
5923#define _MIPIA_VBP_COUNT (VLV_DISPLAY_BASE + 0xb03c)
5924#define _MIPIB_VBP_COUNT (VLV_DISPLAY_BASE + 0xb83c)
5925#define MIPI_VBP_COUNT(pipe) _PIPE(pipe, _MIPIA_VBP_COUNT, _MIPIB_VBP_COUNT)
5926
5927#define _MIPIA_VFP_COUNT (VLV_DISPLAY_BASE + 0xb040)
5928#define _MIPIB_VFP_COUNT (VLV_DISPLAY_BASE + 0xb840)
5929#define MIPI_VFP_COUNT(pipe) _PIPE(pipe, _MIPIA_VFP_COUNT, _MIPIB_VFP_COUNT)
5930
5931#define _MIPIA_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb044)
5932#define _MIPIB_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb844)
5933#define MIPI_HIGH_LOW_SWITCH_COUNT(pipe) _PIPE(pipe, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIB_HIGH_LOW_SWITCH_COUNT)
5934/* regs above are bits 15:0 */
5935
5936#define _MIPIA_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb048)
5937#define _MIPIB_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb848)
5938#define MIPI_DPI_CONTROL(pipe) _PIPE(pipe, _MIPIA_DPI_CONTROL, _MIPIB_DPI_CONTROL)
5939#define DPI_LP_MODE (1 << 6)
5940#define BACKLIGHT_OFF (1 << 5)
5941#define BACKLIGHT_ON (1 << 4)
5942#define COLOR_MODE_OFF (1 << 3)
5943#define COLOR_MODE_ON (1 << 2)
5944#define TURN_ON (1 << 1)
5945#define SHUTDOWN (1 << 0)
5946
5947#define _MIPIA_DPI_DATA (VLV_DISPLAY_BASE + 0xb04c)
5948#define _MIPIB_DPI_DATA (VLV_DISPLAY_BASE + 0xb84c)
5949#define MIPI_DPI_DATA(pipe) _PIPE(pipe, _MIPIA_DPI_DATA, _MIPIB_DPI_DATA)
5950#define COMMAND_BYTE_SHIFT 0
5951#define COMMAND_BYTE_MASK (0x3f << 0)
5952
5953#define _MIPIA_INIT_COUNT (VLV_DISPLAY_BASE + 0xb050)
5954#define _MIPIB_INIT_COUNT (VLV_DISPLAY_BASE + 0xb850)
5955#define MIPI_INIT_COUNT(pipe) _PIPE(pipe, _MIPIA_INIT_COUNT, _MIPIB_INIT_COUNT)
5956#define MASTER_INIT_TIMER_SHIFT 0
5957#define MASTER_INIT_TIMER_MASK (0xffff << 0)
5958
5959#define _MIPIA_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb054)
5960#define _MIPIB_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb854)
5961#define MIPI_MAX_RETURN_PKT_SIZE(pipe) _PIPE(pipe, _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIB_MAX_RETURN_PKT_SIZE)
5962#define MAX_RETURN_PKT_SIZE_SHIFT 0
5963#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
5964
5965#define _MIPIA_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb058)
5966#define _MIPIB_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb858)
5967#define MIPI_VIDEO_MODE_FORMAT(pipe) _PIPE(pipe, _MIPIA_VIDEO_MODE_FORMAT, _MIPIB_VIDEO_MODE_FORMAT)
5968#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
5969#define DISABLE_VIDEO_BTA (1 << 3)
5970#define IP_TG_CONFIG (1 << 2)
5971#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
5972#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
5973#define VIDEO_MODE_BURST (3 << 0)
5974
5975#define _MIPIA_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb05c)
5976#define _MIPIB_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb85c)
5977#define MIPI_EOT_DISABLE(pipe) _PIPE(pipe, _MIPIA_EOT_DISABLE, _MIPIB_EOT_DISABLE)
5978#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
5979#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
5980#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
5981#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
5982#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
5983#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
5984#define CLOCKSTOP (1 << 1)
5985#define EOT_DISABLE (1 << 0)
5986
5987#define _MIPIA_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb060)
5988#define _MIPIB_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb860)
5989#define MIPI_LP_BYTECLK(pipe) _PIPE(pipe, _MIPIA_LP_BYTECLK, _MIPIB_LP_BYTECLK)
5990#define LP_BYTECLK_SHIFT 0
5991#define LP_BYTECLK_MASK (0xffff << 0)
5992
5993/* bits 31:0 */
5994#define _MIPIA_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb064)
5995#define _MIPIB_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb864)
5996#define MIPI_LP_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_LP_GEN_DATA, _MIPIB_LP_GEN_DATA)
5997
5998/* bits 31:0 */
5999#define _MIPIA_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb068)
6000#define _MIPIB_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb868)
6001#define MIPI_HS_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_HS_GEN_DATA, _MIPIB_HS_GEN_DATA)
6002
6003#define _MIPIA_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb06c)
6004#define _MIPIB_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb86c)
6005#define MIPI_LP_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_LP_GEN_CTRL, _MIPIB_LP_GEN_CTRL)
6006#define _MIPIA_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb070)
6007#define _MIPIB_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb870)
6008#define MIPI_HS_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_HS_GEN_CTRL, _MIPIB_HS_GEN_CTRL)
6009#define LONG_PACKET_WORD_COUNT_SHIFT 8
6010#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
6011#define SHORT_PACKET_PARAM_SHIFT 8
6012#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
6013#define VIRTUAL_CHANNEL_SHIFT 6
6014#define VIRTUAL_CHANNEL_MASK (3 << 6)
6015#define DATA_TYPE_SHIFT 0
6016#define DATA_TYPE_MASK (3f << 0)
6017/* data type values, see include/video/mipi_display.h */
6018
6019#define _MIPIA_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb074)
6020#define _MIPIB_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb874)
6021#define MIPI_GEN_FIFO_STAT(pipe) _PIPE(pipe, _MIPIA_GEN_FIFO_STAT, _MIPIB_GEN_FIFO_STAT)
6022#define DPI_FIFO_EMPTY (1 << 28)
6023#define DBI_FIFO_EMPTY (1 << 27)
6024#define LP_CTRL_FIFO_EMPTY (1 << 26)
6025#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
6026#define LP_CTRL_FIFO_FULL (1 << 24)
6027#define HS_CTRL_FIFO_EMPTY (1 << 18)
6028#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
6029#define HS_CTRL_FIFO_FULL (1 << 16)
6030#define LP_DATA_FIFO_EMPTY (1 << 10)
6031#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
6032#define LP_DATA_FIFO_FULL (1 << 8)
6033#define HS_DATA_FIFO_EMPTY (1 << 2)
6034#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
6035#define HS_DATA_FIFO_FULL (1 << 0)
6036
6037#define _MIPIA_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb078)
6038#define _MIPIB_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb878)
6039#define MIPI_HS_LP_DBI_ENABLE(pipe) _PIPE(pipe, _MIPIA_HS_LS_DBI_ENABLE, _MIPIB_HS_LS_DBI_ENABLE)
6040#define DBI_HS_LP_MODE_MASK (1 << 0)
6041#define DBI_LP_MODE (1 << 0)
6042#define DBI_HS_MODE (0 << 0)
6043
6044#define _MIPIA_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb080)
6045#define _MIPIB_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb880)
6046#define MIPI_DPHY_PARAM(pipe) _PIPE(pipe, _MIPIA_DPHY_PARAM, _MIPIB_DPHY_PARAM)
6047#define EXIT_ZERO_COUNT_SHIFT 24
6048#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
6049#define TRAIL_COUNT_SHIFT 16
6050#define TRAIL_COUNT_MASK (0x1f << 16)
6051#define CLK_ZERO_COUNT_SHIFT 8
6052#define CLK_ZERO_COUNT_MASK (0xff << 8)
6053#define PREPARE_COUNT_SHIFT 0
6054#define PREPARE_COUNT_MASK (0x3f << 0)
6055
6056/* bits 31:0 */
6057#define _MIPIA_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb084)
6058#define _MIPIB_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb884)
6059#define MIPI_DBI_BW_CTRL(pipe) _PIPE(pipe, _MIPIA_DBI_BW_CTRL, _MIPIB_DBI_BW_CTRL)
6060
6061#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb088)
6062#define _MIPIB_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb888)
6063#define MIPI_CLK_LANE_SWITCH_TIME_CNT(pipe) _PIPE(pipe, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIB_CLK_LANE_SWITCH_TIME_CNT)
6064#define LP_HS_SSW_CNT_SHIFT 16
6065#define LP_HS_SSW_CNT_MASK (0xffff << 16)
6066#define HS_LP_PWR_SW_CNT_SHIFT 0
6067#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
6068
6069#define _MIPIA_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb08c)
6070#define _MIPIB_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb88c)
6071#define MIPI_STOP_STATE_STALL(pipe) _PIPE(pipe, _MIPIA_STOP_STATE_STALL, _MIPIB_STOP_STATE_STALL)
6072#define STOP_STATE_STALL_COUNTER_SHIFT 0
6073#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
6074
6075#define _MIPIA_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb090)
6076#define _MIPIB_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb890)
6077#define MIPI_INTR_STAT_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_STAT_REG_1, _MIPIB_INTR_STAT_REG_1)
6078#define _MIPIA_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb094)
6079#define _MIPIB_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb894)
6080#define MIPI_INTR_EN_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_EN_REG_1, _MIPIB_INTR_EN_REG_1)
6081#define RX_CONTENTION_DETECTED (1 << 0)
6082
6083/* XXX: only pipe A ?!? */
6084#define MIPIA_DBI_TYPEC_CTRL (VLV_DISPLAY_BASE + 0xb100)
6085#define DBI_TYPEC_ENABLE (1 << 31)
6086#define DBI_TYPEC_WIP (1 << 30)
6087#define DBI_TYPEC_OPTION_SHIFT 28
6088#define DBI_TYPEC_OPTION_MASK (3 << 28)
6089#define DBI_TYPEC_FREQ_SHIFT 24
6090#define DBI_TYPEC_FREQ_MASK (0xf << 24)
6091#define DBI_TYPEC_OVERRIDE (1 << 8)
6092#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
6093#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
6094
6095
6096/* MIPI adapter registers */
6097
6098#define _MIPIA_CTRL (VLV_DISPLAY_BASE + 0xb104)
6099#define _MIPIB_CTRL (VLV_DISPLAY_BASE + 0xb904)
6100#define MIPI_CTRL(pipe) _PIPE(pipe, _MIPIA_CTRL, _MIPIB_CTRL)
6101#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
6102#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
6103#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
6104#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
6105#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
6106#define READ_REQUEST_PRIORITY_SHIFT 3
6107#define READ_REQUEST_PRIORITY_MASK (3 << 3)
6108#define READ_REQUEST_PRIORITY_LOW (0 << 3)
6109#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
6110#define RGB_FLIP_TO_BGR (1 << 2)
6111
6112#define _MIPIA_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb108)
6113#define _MIPIB_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb908)
6114#define MIPI_DATA_ADDRESS(pipe) _PIPE(pipe, _MIPIA_DATA_ADDRESS, _MIPIB_DATA_ADDRESS)
6115#define DATA_MEM_ADDRESS_SHIFT 5
6116#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
6117#define DATA_VALID (1 << 0)
6118
6119#define _MIPIA_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb10c)
6120#define _MIPIB_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb90c)
6121#define MIPI_DATA_LENGTH(pipe) _PIPE(pipe, _MIPIA_DATA_LENGTH, _MIPIB_DATA_LENGTH)
6122#define DATA_LENGTH_SHIFT 0
6123#define DATA_LENGTH_MASK (0xfffff << 0)
6124
6125#define _MIPIA_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb110)
6126#define _MIPIB_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb910)
6127#define MIPI_COMMAND_ADDRESS(pipe) _PIPE(pipe, _MIPIA_COMMAND_ADDRESS, _MIPIB_COMMAND_ADDRESS)
6128#define COMMAND_MEM_ADDRESS_SHIFT 5
6129#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
6130#define AUTO_PWG_ENABLE (1 << 2)
6131#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
6132#define COMMAND_VALID (1 << 0)
6133
6134#define _MIPIA_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb114)
6135#define _MIPIB_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb914)
6136#define MIPI_COMMAND_LENGTH(pipe) _PIPE(pipe, _MIPIA_COMMAND_LENGTH, _MIPIB_COMMAND_LENGTH)
6137#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
6138#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
6139
6140#define _MIPIA_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb118)
6141#define _MIPIB_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb918)
6142#define MIPI_READ_DATA_RETURN(pipe, n) \
6143 (_PIPE(pipe, _MIPIA_READ_DATA_RETURN0, _MIPIB_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
6144
6145#define _MIPIA_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb138)
6146#define _MIPIB_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb938)
6147#define MIPI_READ_DATA_VALID(pipe) _PIPE(pipe, _MIPIA_READ_DATA_VALID, _MIPIB_READ_DATA_VALID)
6148#define READ_DATA_VALID(n) (1 << (n))
6149
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006150/* For UMS only (deprecated): */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00006151#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
6152#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
6153#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
6154#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
6155#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
6156#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006157
Jesse Barnes585fb112008-07-29 11:54:06 -07006158#endif /* _I915_REG_H_ */