blob: 334f54c99fd8b487899ccfab4ed488e7b5709f32 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050045#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <linux/libata.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
48#define DRV_NAME "ahci"
Jeff Garzik8676ce02006-06-26 20:41:33 -040049#define DRV_VERSION "2.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51
52enum {
53 AHCI_PCI_BAR = 5,
Tejun Heo648a88b2006-11-09 15:08:40 +090054 AHCI_MAX_PORTS = 32,
Linus Torvalds1da177e2005-04-16 15:20:36 -070055 AHCI_MAX_SG = 168, /* hardware max is 64K */
56 AHCI_DMA_BOUNDARY = 0xffffffff,
57 AHCI_USE_CLUSTERING = 0,
Tejun Heo12fad3f2006-05-15 21:03:55 +090058 AHCI_MAX_CMDS = 32,
Tejun Heodd410ff2006-05-15 21:03:50 +090059 AHCI_CMD_SZ = 32,
Tejun Heo12fad3f2006-05-15 21:03:55 +090060 AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
Linus Torvalds1da177e2005-04-16 15:20:36 -070061 AHCI_RX_FIS_SZ = 256,
Jeff Garzika0ea7322005-06-04 01:13:15 -040062 AHCI_CMD_TBL_CDB = 0x40,
Tejun Heodd410ff2006-05-15 21:03:50 +090063 AHCI_CMD_TBL_HDR_SZ = 0x80,
64 AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
65 AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
66 AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
Linus Torvalds1da177e2005-04-16 15:20:36 -070067 AHCI_RX_FIS_SZ,
68 AHCI_IRQ_ON_SG = (1 << 31),
69 AHCI_CMD_ATAPI = (1 << 5),
70 AHCI_CMD_WRITE = (1 << 6),
Tejun Heo4b10e552006-03-12 11:25:27 +090071 AHCI_CMD_PREFETCH = (1 << 7),
Tejun Heo22b49982006-01-23 21:38:44 +090072 AHCI_CMD_RESET = (1 << 8),
73 AHCI_CMD_CLR_BUSY = (1 << 10),
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
75 RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
Tejun Heo0291f952007-01-25 19:16:28 +090076 RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
Tejun Heo78cd52d2006-05-15 20:58:29 +090077 RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
79 board_ahci = 0,
Tejun Heo648a88b2006-11-09 15:08:40 +090080 board_ahci_pi = 1,
81 board_ahci_vt8251 = 2,
82 board_ahci_ign_iferr = 3,
Linus Torvalds1da177e2005-04-16 15:20:36 -070083
84 /* global controller registers */
85 HOST_CAP = 0x00, /* host capabilities */
86 HOST_CTL = 0x04, /* global host control */
87 HOST_IRQ_STAT = 0x08, /* interrupt status */
88 HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
89 HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
90
91 /* HOST_CTL bits */
92 HOST_RESET = (1 << 0), /* reset controller; self-clear */
93 HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
94 HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
95
96 /* HOST_CAP bits */
Tejun Heo0be0aa92006-07-26 15:59:26 +090097 HOST_CAP_SSC = (1 << 14), /* Slumber capable */
Tejun Heo22b49982006-01-23 21:38:44 +090098 HOST_CAP_CLO = (1 << 24), /* Command List Override support */
Tejun Heo0be0aa92006-07-26 15:59:26 +090099 HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
Tejun Heo979db802006-05-15 21:03:52 +0900100 HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
Tejun Heodd410ff2006-05-15 21:03:50 +0900101 HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102
103 /* registers for each SATA port */
104 PORT_LST_ADDR = 0x00, /* command list DMA addr */
105 PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
106 PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
107 PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
108 PORT_IRQ_STAT = 0x10, /* interrupt status */
109 PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
110 PORT_CMD = 0x18, /* port command */
111 PORT_TFDATA = 0x20, /* taskfile data */
112 PORT_SIG = 0x24, /* device TF signature */
113 PORT_CMD_ISSUE = 0x38, /* command issue */
114 PORT_SCR = 0x28, /* SATA phy register block */
115 PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
116 PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
117 PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
118 PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
119
120 /* PORT_IRQ_{STAT,MASK} bits */
121 PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
122 PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
123 PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
124 PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
125 PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
126 PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
127 PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
128 PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
129
130 PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
131 PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
132 PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
133 PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
134 PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
135 PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
136 PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
137 PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
138 PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
139
Tejun Heo78cd52d2006-05-15 20:58:29 +0900140 PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
141 PORT_IRQ_IF_ERR |
142 PORT_IRQ_CONNECT |
Tejun Heo42969712006-05-31 18:28:18 +0900143 PORT_IRQ_PHYRDY |
Tejun Heo78cd52d2006-05-15 20:58:29 +0900144 PORT_IRQ_UNK_FIS,
145 PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
146 PORT_IRQ_TF_ERR |
147 PORT_IRQ_HBUS_DATA_ERR,
148 DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
149 PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
150 PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151
152 /* PORT_CMD bits */
Jeff Garzik02eaa662005-11-12 01:32:19 -0500153 PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154 PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
155 PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
156 PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
Tejun Heo22b49982006-01-23 21:38:44 +0900157 PORT_CMD_CLO = (1 << 3), /* Command list override */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158 PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
159 PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
160 PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
161
Tejun Heo0be0aa92006-07-26 15:59:26 +0900162 PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163 PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
164 PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
165 PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
Jeff Garzik4b0060f2005-06-04 00:50:22 -0400166
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200167 /* ap->flags bits */
Tejun Heo4aeb0e32006-11-01 17:58:33 +0900168 AHCI_FLAG_NO_NCQ = (1 << 24),
169 AHCI_FLAG_IGN_IRQ_IF_ERR = (1 << 25), /* ignore IRQ_IF_ERR */
Tejun Heo648a88b2006-11-09 15:08:40 +0900170 AHCI_FLAG_HONOR_PI = (1 << 26), /* honor PORTS_IMPL */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171};
172
173struct ahci_cmd_hdr {
174 u32 opts;
175 u32 status;
176 u32 tbl_addr;
177 u32 tbl_addr_hi;
178 u32 reserved[4];
179};
180
181struct ahci_sg {
182 u32 addr;
183 u32 addr_hi;
184 u32 reserved;
185 u32 flags_size;
186};
187
188struct ahci_host_priv {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189 u32 cap; /* cache of HOST_CAP register */
190 u32 port_map; /* cache of HOST_PORTS_IMPL reg */
191};
192
193struct ahci_port_priv {
194 struct ahci_cmd_hdr *cmd_slot;
195 dma_addr_t cmd_slot_dma;
196 void *cmd_tbl;
197 dma_addr_t cmd_tbl_dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198 void *rx_fis;
199 dma_addr_t rx_fis_dma;
Tejun Heo0291f952007-01-25 19:16:28 +0900200 /* for NCQ spurious interrupt analysis */
Tejun Heo0291f952007-01-25 19:16:28 +0900201 unsigned int ncq_saw_d2h:1;
202 unsigned int ncq_saw_dmas:1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203};
204
205static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg);
206static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
207static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900208static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
David Howells7d12e782006-10-05 14:55:46 +0100209static irqreturn_t ahci_interrupt (int irq, void *dev_instance);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210static void ahci_irq_clear(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211static int ahci_port_start(struct ata_port *ap);
212static void ahci_port_stop(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
214static void ahci_qc_prep(struct ata_queued_cmd *qc);
215static u8 ahci_check_status(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900216static void ahci_freeze(struct ata_port *ap);
217static void ahci_thaw(struct ata_port *ap);
218static void ahci_error_handler(struct ata_port *ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900219static void ahci_vt8251_error_handler(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900220static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
Tejun Heoc1332872006-07-26 15:59:26 +0900221static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
222static int ahci_port_resume(struct ata_port *ap);
223static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
224static int ahci_pci_device_resume(struct pci_dev *pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225
Jeff Garzik193515d2005-11-07 00:59:37 -0500226static struct scsi_host_template ahci_sht = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 .module = THIS_MODULE,
228 .name = DRV_NAME,
229 .ioctl = ata_scsi_ioctl,
230 .queuecommand = ata_scsi_queuecmd,
Tejun Heo12fad3f2006-05-15 21:03:55 +0900231 .change_queue_depth = ata_scsi_change_queue_depth,
232 .can_queue = AHCI_MAX_CMDS - 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 .this_id = ATA_SHT_THIS_ID,
234 .sg_tablesize = AHCI_MAX_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
236 .emulated = ATA_SHT_EMULATED,
237 .use_clustering = AHCI_USE_CLUSTERING,
238 .proc_name = DRV_NAME,
239 .dma_boundary = AHCI_DMA_BOUNDARY,
240 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900241 .slave_destroy = ata_scsi_slave_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 .bios_param = ata_std_bios_param,
Tejun Heoc1332872006-07-26 15:59:26 +0900243 .suspend = ata_scsi_device_suspend,
244 .resume = ata_scsi_device_resume,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245};
246
Jeff Garzik057ace52005-10-22 14:27:05 -0400247static const struct ata_port_operations ahci_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248 .port_disable = ata_port_disable,
249
250 .check_status = ahci_check_status,
251 .check_altstatus = ahci_check_status,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252 .dev_select = ata_noop_dev_select,
253
254 .tf_read = ahci_tf_read,
255
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 .qc_prep = ahci_qc_prep,
257 .qc_issue = ahci_qc_issue,
258
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 .irq_handler = ahci_interrupt,
260 .irq_clear = ahci_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900261 .irq_on = ata_dummy_irq_on,
262 .irq_ack = ata_dummy_irq_ack,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263
264 .scr_read = ahci_scr_read,
265 .scr_write = ahci_scr_write,
266
Tejun Heo78cd52d2006-05-15 20:58:29 +0900267 .freeze = ahci_freeze,
268 .thaw = ahci_thaw,
269
270 .error_handler = ahci_error_handler,
271 .post_internal_cmd = ahci_post_internal_cmd,
272
Tejun Heoc1332872006-07-26 15:59:26 +0900273 .port_suspend = ahci_port_suspend,
274 .port_resume = ahci_port_resume,
275
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 .port_start = ahci_port_start,
277 .port_stop = ahci_port_stop,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278};
279
Tejun Heoad616ff2006-11-01 18:00:24 +0900280static const struct ata_port_operations ahci_vt8251_ops = {
281 .port_disable = ata_port_disable,
282
283 .check_status = ahci_check_status,
284 .check_altstatus = ahci_check_status,
285 .dev_select = ata_noop_dev_select,
286
287 .tf_read = ahci_tf_read,
288
289 .qc_prep = ahci_qc_prep,
290 .qc_issue = ahci_qc_issue,
291
292 .irq_handler = ahci_interrupt,
293 .irq_clear = ahci_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900294 .irq_on = ata_dummy_irq_on,
295 .irq_ack = ata_dummy_irq_ack,
Tejun Heoad616ff2006-11-01 18:00:24 +0900296
297 .scr_read = ahci_scr_read,
298 .scr_write = ahci_scr_write,
299
300 .freeze = ahci_freeze,
301 .thaw = ahci_thaw,
302
303 .error_handler = ahci_vt8251_error_handler,
304 .post_internal_cmd = ahci_post_internal_cmd,
305
306 .port_suspend = ahci_port_suspend,
307 .port_resume = ahci_port_resume,
308
309 .port_start = ahci_port_start,
310 .port_stop = ahci_port_stop,
311};
312
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100313static const struct ata_port_info ahci_port_info[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314 /* board_ahci */
315 {
316 .sht = &ahci_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400317 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Tejun Heo42969712006-05-31 18:28:18 +0900318 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
319 ATA_FLAG_SKIP_D2H_BSY,
Brett Russ7da79312005-09-01 21:53:34 -0400320 .pio_mask = 0x1f, /* pio0-4 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
322 .port_ops = &ahci_ops,
323 },
Tejun Heo648a88b2006-11-09 15:08:40 +0900324 /* board_ahci_pi */
325 {
326 .sht = &ahci_sht,
327 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
328 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
329 ATA_FLAG_SKIP_D2H_BSY | AHCI_FLAG_HONOR_PI,
330 .pio_mask = 0x1f, /* pio0-4 */
331 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
332 .port_ops = &ahci_ops,
333 },
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200334 /* board_ahci_vt8251 */
335 {
336 .sht = &ahci_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400337 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200338 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Tejun Heoad616ff2006-11-01 18:00:24 +0900339 ATA_FLAG_SKIP_D2H_BSY |
340 ATA_FLAG_HRST_TO_RESUME | AHCI_FLAG_NO_NCQ,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200341 .pio_mask = 0x1f, /* pio0-4 */
342 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
Tejun Heoad616ff2006-11-01 18:00:24 +0900343 .port_ops = &ahci_vt8251_ops,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200344 },
Tejun Heo41669552006-11-29 11:33:14 +0900345 /* board_ahci_ign_iferr */
346 {
347 .sht = &ahci_sht,
348 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
349 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
350 ATA_FLAG_SKIP_D2H_BSY |
351 AHCI_FLAG_IGN_IRQ_IF_ERR,
352 .pio_mask = 0x1f, /* pio0-4 */
353 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
354 .port_ops = &ahci_ops,
355 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356};
357
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500358static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400359 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400360 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
361 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
362 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
363 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
364 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900365 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400366 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
367 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
368 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
369 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo648a88b2006-11-09 15:08:40 +0900370 { PCI_VDEVICE(INTEL, 0x2821), board_ahci_pi }, /* ICH8 */
371 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_pi }, /* ICH8 */
372 { PCI_VDEVICE(INTEL, 0x2824), board_ahci_pi }, /* ICH8 */
373 { PCI_VDEVICE(INTEL, 0x2829), board_ahci_pi }, /* ICH8M */
374 { PCI_VDEVICE(INTEL, 0x282a), board_ahci_pi }, /* ICH8M */
375 { PCI_VDEVICE(INTEL, 0x2922), board_ahci_pi }, /* ICH9 */
376 { PCI_VDEVICE(INTEL, 0x2923), board_ahci_pi }, /* ICH9 */
377 { PCI_VDEVICE(INTEL, 0x2924), board_ahci_pi }, /* ICH9 */
378 { PCI_VDEVICE(INTEL, 0x2925), board_ahci_pi }, /* ICH9 */
379 { PCI_VDEVICE(INTEL, 0x2927), board_ahci_pi }, /* ICH9 */
380 { PCI_VDEVICE(INTEL, 0x2929), board_ahci_pi }, /* ICH9M */
381 { PCI_VDEVICE(INTEL, 0x292a), board_ahci_pi }, /* ICH9M */
382 { PCI_VDEVICE(INTEL, 0x292b), board_ahci_pi }, /* ICH9M */
383 { PCI_VDEVICE(INTEL, 0x292f), board_ahci_pi }, /* ICH9M */
384 { PCI_VDEVICE(INTEL, 0x294d), board_ahci_pi }, /* ICH9 */
385 { PCI_VDEVICE(INTEL, 0x294e), board_ahci_pi }, /* ICH9M */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400386
387 /* JMicron */
Tejun Heo41669552006-11-29 11:33:14 +0900388 { PCI_VDEVICE(JMICRON, 0x2360), board_ahci_ign_iferr }, /* JMB360 */
389 { PCI_VDEVICE(JMICRON, 0x2361), board_ahci_ign_iferr }, /* JMB361 */
390 { PCI_VDEVICE(JMICRON, 0x2363), board_ahci_ign_iferr }, /* JMB363 */
391 { PCI_VDEVICE(JMICRON, 0x2365), board_ahci_ign_iferr }, /* JMB365 */
392 { PCI_VDEVICE(JMICRON, 0x2366), board_ahci_ign_iferr }, /* JMB366 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400393
394 /* ATI */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400395 { PCI_VDEVICE(ATI, 0x4380), board_ahci }, /* ATI SB600 non-raid */
396 { PCI_VDEVICE(ATI, 0x4381), board_ahci }, /* ATI SB600 raid */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400397
398 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400399 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400400
401 /* NVIDIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400402 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci }, /* MCP65 */
403 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci }, /* MCP65 */
404 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci }, /* MCP65 */
405 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci }, /* MCP65 */
Peer Chen6fbf5ba2006-12-20 14:18:00 -0500406 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci }, /* MCP65 */
407 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci }, /* MCP65 */
408 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci }, /* MCP65 */
409 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci }, /* MCP65 */
410 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci }, /* MCP67 */
411 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci }, /* MCP67 */
412 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci }, /* MCP67 */
413 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci }, /* MCP67 */
Peer Chen895663c2006-11-02 17:59:46 -0500414 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci }, /* MCP67 */
415 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci }, /* MCP67 */
416 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci }, /* MCP67 */
417 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci }, /* MCP67 */
418 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci }, /* MCP67 */
419 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci }, /* MCP67 */
420 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci }, /* MCP67 */
421 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci }, /* MCP67 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400422
Jeff Garzik95916ed2006-07-29 04:10:14 -0400423 /* SiS */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400424 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
425 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
426 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400427
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500428 /* Generic, PCI class code for AHCI */
429 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500430 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500431
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 { } /* terminate list */
433};
434
435
436static struct pci_driver ahci_pci_driver = {
437 .name = DRV_NAME,
438 .id_table = ahci_pci_tbl,
439 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900440 .remove = ata_pci_remove_one,
Tejun Heoc1332872006-07-26 15:59:26 +0900441 .suspend = ahci_pci_device_suspend,
442 .resume = ahci_pci_device_resume,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443};
444
445
Tejun Heo98fa4b62006-11-02 12:17:23 +0900446static inline int ahci_nr_ports(u32 cap)
447{
448 return (cap & 0x1f) + 1;
449}
450
Tejun Heo0d5ff562007-02-01 15:06:36 +0900451static inline void __iomem *ahci_port_base(void __iomem *base,
452 unsigned int port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453{
454 return base + 0x100 + (port * 0x80);
455}
456
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg_in)
458{
459 unsigned int sc_reg;
460
461 switch (sc_reg_in) {
462 case SCR_STATUS: sc_reg = 0; break;
463 case SCR_CONTROL: sc_reg = 1; break;
464 case SCR_ERROR: sc_reg = 2; break;
465 case SCR_ACTIVE: sc_reg = 3; break;
466 default:
467 return 0xffffffffU;
468 }
469
Tejun Heo0d5ff562007-02-01 15:06:36 +0900470 return readl(ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471}
472
473
474static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg_in,
475 u32 val)
476{
477 unsigned int sc_reg;
478
479 switch (sc_reg_in) {
480 case SCR_STATUS: sc_reg = 0; break;
481 case SCR_CONTROL: sc_reg = 1; break;
482 case SCR_ERROR: sc_reg = 2; break;
483 case SCR_ACTIVE: sc_reg = 3; break;
484 default:
485 return;
486 }
487
Tejun Heo0d5ff562007-02-01 15:06:36 +0900488 writel(val, ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489}
490
Tejun Heo9f592052006-07-26 15:59:26 +0900491static void ahci_start_engine(void __iomem *port_mmio)
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900492{
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900493 u32 tmp;
494
Tejun Heod8fcd112006-07-26 15:59:25 +0900495 /* start DMA */
Tejun Heo9f592052006-07-26 15:59:26 +0900496 tmp = readl(port_mmio + PORT_CMD);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900497 tmp |= PORT_CMD_START;
498 writel(tmp, port_mmio + PORT_CMD);
499 readl(port_mmio + PORT_CMD); /* flush */
500}
501
Tejun Heo254950c2006-07-26 15:59:25 +0900502static int ahci_stop_engine(void __iomem *port_mmio)
503{
504 u32 tmp;
505
506 tmp = readl(port_mmio + PORT_CMD);
507
Tejun Heod8fcd112006-07-26 15:59:25 +0900508 /* check if the HBA is idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900509 if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
510 return 0;
511
Tejun Heod8fcd112006-07-26 15:59:25 +0900512 /* setting HBA to idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900513 tmp &= ~PORT_CMD_START;
514 writel(tmp, port_mmio + PORT_CMD);
515
Tejun Heod8fcd112006-07-26 15:59:25 +0900516 /* wait for engine to stop. This could be as long as 500 msec */
Tejun Heo254950c2006-07-26 15:59:25 +0900517 tmp = ata_wait_register(port_mmio + PORT_CMD,
518 PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
Tejun Heod8fcd112006-07-26 15:59:25 +0900519 if (tmp & PORT_CMD_LIST_ON)
Tejun Heo254950c2006-07-26 15:59:25 +0900520 return -EIO;
521
522 return 0;
523}
524
Tejun Heo0be0aa92006-07-26 15:59:26 +0900525static void ahci_start_fis_rx(void __iomem *port_mmio, u32 cap,
526 dma_addr_t cmd_slot_dma, dma_addr_t rx_fis_dma)
527{
528 u32 tmp;
529
530 /* set FIS registers */
531 if (cap & HOST_CAP_64)
532 writel((cmd_slot_dma >> 16) >> 16, port_mmio + PORT_LST_ADDR_HI);
533 writel(cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
534
535 if (cap & HOST_CAP_64)
536 writel((rx_fis_dma >> 16) >> 16, port_mmio + PORT_FIS_ADDR_HI);
537 writel(rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
538
539 /* enable FIS reception */
540 tmp = readl(port_mmio + PORT_CMD);
541 tmp |= PORT_CMD_FIS_RX;
542 writel(tmp, port_mmio + PORT_CMD);
543
544 /* flush */
545 readl(port_mmio + PORT_CMD);
546}
547
548static int ahci_stop_fis_rx(void __iomem *port_mmio)
549{
550 u32 tmp;
551
552 /* disable FIS reception */
553 tmp = readl(port_mmio + PORT_CMD);
554 tmp &= ~PORT_CMD_FIS_RX;
555 writel(tmp, port_mmio + PORT_CMD);
556
557 /* wait for completion, spec says 500ms, give it 1000 */
558 tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
559 PORT_CMD_FIS_ON, 10, 1000);
560 if (tmp & PORT_CMD_FIS_ON)
561 return -EBUSY;
562
563 return 0;
564}
565
566static void ahci_power_up(void __iomem *port_mmio, u32 cap)
567{
568 u32 cmd;
569
570 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
571
572 /* spin up device */
573 if (cap & HOST_CAP_SSS) {
574 cmd |= PORT_CMD_SPIN_UP;
575 writel(cmd, port_mmio + PORT_CMD);
576 }
577
578 /* wake up link */
579 writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
580}
581
582static void ahci_power_down(void __iomem *port_mmio, u32 cap)
583{
584 u32 cmd, scontrol;
585
Tejun Heo07c53da2007-01-21 02:10:11 +0900586 if (!(cap & HOST_CAP_SSS))
587 return;
588
589 /* put device into listen mode, first set PxSCTL.DET to 0 */
590 scontrol = readl(port_mmio + PORT_SCR_CTL);
591 scontrol &= ~0xf;
592 writel(scontrol, port_mmio + PORT_SCR_CTL);
593
594 /* then set PxCMD.SUD to 0 */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900595 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
Tejun Heo07c53da2007-01-21 02:10:11 +0900596 cmd &= ~PORT_CMD_SPIN_UP;
597 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900598}
599
600static void ahci_init_port(void __iomem *port_mmio, u32 cap,
601 dma_addr_t cmd_slot_dma, dma_addr_t rx_fis_dma)
602{
Tejun Heo0be0aa92006-07-26 15:59:26 +0900603 /* enable FIS reception */
604 ahci_start_fis_rx(port_mmio, cap, cmd_slot_dma, rx_fis_dma);
605
606 /* enable DMA */
607 ahci_start_engine(port_mmio);
608}
609
610static int ahci_deinit_port(void __iomem *port_mmio, u32 cap, const char **emsg)
611{
612 int rc;
613
614 /* disable DMA */
615 rc = ahci_stop_engine(port_mmio);
616 if (rc) {
617 *emsg = "failed to stop engine";
618 return rc;
619 }
620
621 /* disable FIS reception */
622 rc = ahci_stop_fis_rx(port_mmio);
623 if (rc) {
624 *emsg = "failed stop FIS RX";
625 return rc;
626 }
627
Tejun Heo0be0aa92006-07-26 15:59:26 +0900628 return 0;
629}
630
Tejun Heod91542c2006-07-26 15:59:26 +0900631static int ahci_reset_controller(void __iomem *mmio, struct pci_dev *pdev)
632{
Tejun Heo98fa4b62006-11-02 12:17:23 +0900633 u32 cap_save, impl_save, tmp;
Tejun Heod91542c2006-07-26 15:59:26 +0900634
635 cap_save = readl(mmio + HOST_CAP);
Tejun Heo98fa4b62006-11-02 12:17:23 +0900636 impl_save = readl(mmio + HOST_PORTS_IMPL);
Tejun Heod91542c2006-07-26 15:59:26 +0900637
638 /* global controller reset */
639 tmp = readl(mmio + HOST_CTL);
640 if ((tmp & HOST_RESET) == 0) {
641 writel(tmp | HOST_RESET, mmio + HOST_CTL);
642 readl(mmio + HOST_CTL); /* flush */
643 }
644
645 /* reset must complete within 1 second, or
646 * the hardware should be considered fried.
647 */
648 ssleep(1);
649
650 tmp = readl(mmio + HOST_CTL);
651 if (tmp & HOST_RESET) {
652 dev_printk(KERN_ERR, &pdev->dev,
653 "controller reset failed (0x%x)\n", tmp);
654 return -EIO;
655 }
656
Tejun Heo98fa4b62006-11-02 12:17:23 +0900657 /* turn on AHCI mode */
Tejun Heod91542c2006-07-26 15:59:26 +0900658 writel(HOST_AHCI_EN, mmio + HOST_CTL);
659 (void) readl(mmio + HOST_CTL); /* flush */
Tejun Heo98fa4b62006-11-02 12:17:23 +0900660
661 /* These write-once registers are normally cleared on reset.
662 * Restore BIOS values... which we HOPE were present before
663 * reset.
664 */
665 if (!impl_save) {
666 impl_save = (1 << ahci_nr_ports(cap_save)) - 1;
667 dev_printk(KERN_WARNING, &pdev->dev,
668 "PORTS_IMPL is zero, forcing 0x%x\n", impl_save);
669 }
Tejun Heod91542c2006-07-26 15:59:26 +0900670 writel(cap_save, mmio + HOST_CAP);
Tejun Heo98fa4b62006-11-02 12:17:23 +0900671 writel(impl_save, mmio + HOST_PORTS_IMPL);
Tejun Heod91542c2006-07-26 15:59:26 +0900672 (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
673
674 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
675 u16 tmp16;
676
677 /* configure PCS */
678 pci_read_config_word(pdev, 0x92, &tmp16);
679 tmp16 |= 0xf;
680 pci_write_config_word(pdev, 0x92, tmp16);
681 }
682
683 return 0;
684}
685
686static void ahci_init_controller(void __iomem *mmio, struct pci_dev *pdev,
Tejun Heo648a88b2006-11-09 15:08:40 +0900687 int n_ports, unsigned int port_flags,
688 struct ahci_host_priv *hpriv)
Tejun Heod91542c2006-07-26 15:59:26 +0900689{
690 int i, rc;
691 u32 tmp;
692
693 for (i = 0; i < n_ports; i++) {
694 void __iomem *port_mmio = ahci_port_base(mmio, i);
695 const char *emsg = NULL;
696
Tejun Heo648a88b2006-11-09 15:08:40 +0900697 if ((port_flags & AHCI_FLAG_HONOR_PI) &&
698 !(hpriv->port_map & (1 << i)))
Tejun Heod91542c2006-07-26 15:59:26 +0900699 continue;
Tejun Heod91542c2006-07-26 15:59:26 +0900700
701 /* make sure port is not active */
Tejun Heo648a88b2006-11-09 15:08:40 +0900702 rc = ahci_deinit_port(port_mmio, hpriv->cap, &emsg);
Tejun Heod91542c2006-07-26 15:59:26 +0900703 if (rc)
704 dev_printk(KERN_WARNING, &pdev->dev,
705 "%s (%d)\n", emsg, rc);
706
707 /* clear SError */
708 tmp = readl(port_mmio + PORT_SCR_ERR);
709 VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
710 writel(tmp, port_mmio + PORT_SCR_ERR);
711
Tejun Heof4b5cc82006-08-07 11:39:04 +0900712 /* clear port IRQ */
Tejun Heod91542c2006-07-26 15:59:26 +0900713 tmp = readl(port_mmio + PORT_IRQ_STAT);
714 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
715 if (tmp)
716 writel(tmp, port_mmio + PORT_IRQ_STAT);
717
718 writel(1 << i, mmio + HOST_IRQ_STAT);
Tejun Heod91542c2006-07-26 15:59:26 +0900719 }
720
721 tmp = readl(mmio + HOST_CTL);
722 VPRINTK("HOST_CTL 0x%x\n", tmp);
723 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
724 tmp = readl(mmio + HOST_CTL);
725 VPRINTK("HOST_CTL 0x%x\n", tmp);
726}
727
Tejun Heo422b7592005-12-19 22:37:17 +0900728static unsigned int ahci_dev_classify(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900730 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 struct ata_taskfile tf;
Tejun Heo422b7592005-12-19 22:37:17 +0900732 u32 tmp;
733
734 tmp = readl(port_mmio + PORT_SIG);
735 tf.lbah = (tmp >> 24) & 0xff;
736 tf.lbam = (tmp >> 16) & 0xff;
737 tf.lbal = (tmp >> 8) & 0xff;
738 tf.nsect = (tmp) & 0xff;
739
740 return ata_dev_classify(&tf);
741}
742
Tejun Heo12fad3f2006-05-15 21:03:55 +0900743static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
744 u32 opts)
Tejun Heocc9278e2006-02-10 17:25:47 +0900745{
Tejun Heo12fad3f2006-05-15 21:03:55 +0900746 dma_addr_t cmd_tbl_dma;
747
748 cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
749
750 pp->cmd_slot[tag].opts = cpu_to_le32(opts);
751 pp->cmd_slot[tag].status = 0;
752 pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
753 pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
Tejun Heocc9278e2006-02-10 17:25:47 +0900754}
755
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200756static int ahci_clo(struct ata_port *ap)
757{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900758 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Jeff Garzikcca39742006-08-24 03:19:22 -0400759 struct ahci_host_priv *hpriv = ap->host->private_data;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200760 u32 tmp;
761
762 if (!(hpriv->cap & HOST_CAP_CLO))
763 return -EOPNOTSUPP;
764
765 tmp = readl(port_mmio + PORT_CMD);
766 tmp |= PORT_CMD_CLO;
767 writel(tmp, port_mmio + PORT_CMD);
768
769 tmp = ata_wait_register(port_mmio + PORT_CMD,
770 PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
771 if (tmp & PORT_CMD_CLO)
772 return -EIO;
773
774 return 0;
775}
776
Tejun Heo2bf2cb22006-04-11 22:16:45 +0900777static int ahci_softreset(struct ata_port *ap, unsigned int *class)
Tejun Heo4658f792006-03-22 21:07:03 +0900778{
Tejun Heo4658f792006-03-22 21:07:03 +0900779 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900780 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heo4658f792006-03-22 21:07:03 +0900781 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
782 const u32 cmd_fis_len = 5; /* five dwords */
783 const char *reason = NULL;
784 struct ata_taskfile tf;
Tejun Heo75fe1802006-04-11 22:22:29 +0900785 u32 tmp;
Tejun Heo4658f792006-03-22 21:07:03 +0900786 u8 *fis;
787 int rc;
788
789 DPRINTK("ENTER\n");
790
Tejun Heo81952c52006-05-15 20:57:47 +0900791 if (ata_port_offline(ap)) {
Tejun Heoc2a65852006-04-03 01:58:06 +0900792 DPRINTK("PHY reports no device\n");
793 *class = ATA_DEV_NONE;
794 return 0;
795 }
796
Tejun Heo4658f792006-03-22 21:07:03 +0900797 /* prepare for SRST (AHCI-1.1 10.4.1) */
zhao, forrest5457f2192006-07-13 13:38:32 +0800798 rc = ahci_stop_engine(port_mmio);
Tejun Heo4658f792006-03-22 21:07:03 +0900799 if (rc) {
800 reason = "failed to stop engine";
801 goto fail_restart;
802 }
803
804 /* check BUSY/DRQ, perform Command List Override if necessary */
Tejun Heo1244a192006-11-01 17:19:18 +0900805 if (ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ)) {
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200806 rc = ahci_clo(ap);
807
808 if (rc == -EOPNOTSUPP) {
809 reason = "port busy but CLO unavailable";
Tejun Heo4658f792006-03-22 21:07:03 +0900810 goto fail_restart;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200811 } else if (rc) {
812 reason = "port busy but CLO failed";
Tejun Heo4658f792006-03-22 21:07:03 +0900813 goto fail_restart;
814 }
815 }
816
817 /* restart engine */
zhao, forrest5457f2192006-07-13 13:38:32 +0800818 ahci_start_engine(port_mmio);
Tejun Heo4658f792006-03-22 21:07:03 +0900819
Tejun Heo3373efd2006-05-15 20:57:53 +0900820 ata_tf_init(ap->device, &tf);
Tejun Heo4658f792006-03-22 21:07:03 +0900821 fis = pp->cmd_tbl;
822
823 /* issue the first D2H Register FIS */
Tejun Heo12fad3f2006-05-15 21:03:55 +0900824 ahci_fill_cmd_slot(pp, 0,
825 cmd_fis_len | AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY);
Tejun Heo4658f792006-03-22 21:07:03 +0900826
827 tf.ctl |= ATA_SRST;
828 ata_tf_to_fis(&tf, fis, 0);
829 fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
830
831 writel(1, port_mmio + PORT_CMD_ISSUE);
Tejun Heo4658f792006-03-22 21:07:03 +0900832
Tejun Heo75fe1802006-04-11 22:22:29 +0900833 tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1, 1, 500);
834 if (tmp & 0x1) {
Tejun Heo4658f792006-03-22 21:07:03 +0900835 rc = -EIO;
836 reason = "1st FIS failed";
837 goto fail;
838 }
839
840 /* spec says at least 5us, but be generous and sleep for 1ms */
841 msleep(1);
842
843 /* issue the second D2H Register FIS */
Tejun Heo12fad3f2006-05-15 21:03:55 +0900844 ahci_fill_cmd_slot(pp, 0, cmd_fis_len);
Tejun Heo4658f792006-03-22 21:07:03 +0900845
846 tf.ctl &= ~ATA_SRST;
847 ata_tf_to_fis(&tf, fis, 0);
848 fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
849
850 writel(1, port_mmio + PORT_CMD_ISSUE);
851 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
852
853 /* spec mandates ">= 2ms" before checking status.
854 * We wait 150ms, because that was the magic delay used for
855 * ATAPI devices in Hale Landis's ATADRVR, for the period of time
856 * between when the ATA command register is written, and then
857 * status is checked. Because waiting for "a while" before
858 * checking status is fine, post SRST, we perform this magic
859 * delay here as well.
860 */
861 msleep(150);
862
863 *class = ATA_DEV_NONE;
Tejun Heo81952c52006-05-15 20:57:47 +0900864 if (ata_port_online(ap)) {
Tejun Heo4658f792006-03-22 21:07:03 +0900865 if (ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT)) {
866 rc = -EIO;
867 reason = "device not ready";
868 goto fail;
869 }
870 *class = ahci_dev_classify(ap);
871 }
872
873 DPRINTK("EXIT, class=%u\n", *class);
874 return 0;
875
876 fail_restart:
zhao, forrest5457f2192006-07-13 13:38:32 +0800877 ahci_start_engine(port_mmio);
Tejun Heo4658f792006-03-22 21:07:03 +0900878 fail:
Tejun Heof15a1da2006-05-15 20:57:56 +0900879 ata_port_printk(ap, KERN_ERR, "softreset failed (%s)\n", reason);
Tejun Heo4658f792006-03-22 21:07:03 +0900880 return rc;
881}
882
Tejun Heo2bf2cb22006-04-11 22:16:45 +0900883static int ahci_hardreset(struct ata_port *ap, unsigned int *class)
Tejun Heo422b7592005-12-19 22:37:17 +0900884{
Tejun Heo42969712006-05-31 18:28:18 +0900885 struct ahci_port_priv *pp = ap->private_data;
886 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
887 struct ata_taskfile tf;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900888 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
zhao, forrest5457f2192006-07-13 13:38:32 +0800889 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
Tejun Heo4bd00f62006-02-11 16:26:02 +0900890 int rc;
891
892 DPRINTK("ENTER\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893
zhao, forrest5457f2192006-07-13 13:38:32 +0800894 ahci_stop_engine(port_mmio);
Tejun Heo42969712006-05-31 18:28:18 +0900895
896 /* clear D2H reception area to properly wait for D2H FIS */
897 ata_tf_init(ap->device, &tf);
Tejun Heodfd7a3d2007-01-26 15:37:20 +0900898 tf.command = 0x80;
Tejun Heo42969712006-05-31 18:28:18 +0900899 ata_tf_to_fis(&tf, d2h_fis, 0);
900
Tejun Heo2bf2cb22006-04-11 22:16:45 +0900901 rc = sata_std_hardreset(ap, class);
Tejun Heo42969712006-05-31 18:28:18 +0900902
zhao, forrest5457f2192006-07-13 13:38:32 +0800903 ahci_start_engine(port_mmio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904
Tejun Heo81952c52006-05-15 20:57:47 +0900905 if (rc == 0 && ata_port_online(ap))
Tejun Heo4bd00f62006-02-11 16:26:02 +0900906 *class = ahci_dev_classify(ap);
907 if (*class == ATA_DEV_UNKNOWN)
908 *class = ATA_DEV_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909
Tejun Heo4bd00f62006-02-11 16:26:02 +0900910 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
911 return rc;
912}
913
Tejun Heoad616ff2006-11-01 18:00:24 +0900914static int ahci_vt8251_hardreset(struct ata_port *ap, unsigned int *class)
915{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900916 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heoad616ff2006-11-01 18:00:24 +0900917 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
918 int rc;
919
920 DPRINTK("ENTER\n");
921
922 ahci_stop_engine(port_mmio);
923
924 rc = sata_port_hardreset(ap, sata_ehc_deb_timing(&ap->eh_context));
925
926 /* vt8251 needs SError cleared for the port to operate */
927 ahci_scr_write(ap, SCR_ERROR, ahci_scr_read(ap, SCR_ERROR));
928
929 ahci_start_engine(port_mmio);
930
931 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
932
933 /* vt8251 doesn't clear BSY on signature FIS reception,
934 * request follow-up softreset.
935 */
936 return rc ?: -EAGAIN;
937}
938
Tejun Heo4bd00f62006-02-11 16:26:02 +0900939static void ahci_postreset(struct ata_port *ap, unsigned int *class)
940{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900941 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Tejun Heo4bd00f62006-02-11 16:26:02 +0900942 u32 new_tmp, tmp;
943
944 ata_std_postreset(ap, class);
Jeff Garzik02eaa662005-11-12 01:32:19 -0500945
946 /* Make sure port's ATAPI bit is set appropriately */
947 new_tmp = tmp = readl(port_mmio + PORT_CMD);
Tejun Heo4bd00f62006-02-11 16:26:02 +0900948 if (*class == ATA_DEV_ATAPI)
Jeff Garzik02eaa662005-11-12 01:32:19 -0500949 new_tmp |= PORT_CMD_ATAPI;
950 else
951 new_tmp &= ~PORT_CMD_ATAPI;
952 if (new_tmp != tmp) {
953 writel(new_tmp, port_mmio + PORT_CMD);
954 readl(port_mmio + PORT_CMD); /* flush */
955 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956}
957
958static u8 ahci_check_status(struct ata_port *ap)
959{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900960 void __iomem *mmio = ap->ioaddr.cmd_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961
962 return readl(mmio + PORT_TFDATA) & 0xFF;
963}
964
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
966{
967 struct ahci_port_priv *pp = ap->private_data;
968 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
969
970 ata_tf_from_fis(d2h_fis, tf);
971}
972
Tejun Heo12fad3f2006-05-15 21:03:55 +0900973static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974{
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400975 struct scatterlist *sg;
976 struct ahci_sg *ahci_sg;
Jeff Garzik828d09d2005-11-12 01:27:07 -0500977 unsigned int n_sg = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978
979 VPRINTK("ENTER\n");
980
981 /*
982 * Next, the S/G list.
983 */
Tejun Heo12fad3f2006-05-15 21:03:55 +0900984 ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400985 ata_for_each_sg(sg, qc) {
986 dma_addr_t addr = sg_dma_address(sg);
987 u32 sg_len = sg_dma_len(sg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400989 ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
990 ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
991 ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
Jeff Garzik828d09d2005-11-12 01:27:07 -0500992
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400993 ahci_sg++;
Jeff Garzik828d09d2005-11-12 01:27:07 -0500994 n_sg++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995 }
Jeff Garzik828d09d2005-11-12 01:27:07 -0500996
997 return n_sg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998}
999
1000static void ahci_qc_prep(struct ata_queued_cmd *qc)
1001{
Jeff Garzika0ea7322005-06-04 01:13:15 -04001002 struct ata_port *ap = qc->ap;
1003 struct ahci_port_priv *pp = ap->private_data;
Tejun Heocc9278e2006-02-10 17:25:47 +09001004 int is_atapi = is_atapi_taskfile(&qc->tf);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001005 void *cmd_tbl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006 u32 opts;
1007 const u32 cmd_fis_len = 5; /* five dwords */
Jeff Garzik828d09d2005-11-12 01:27:07 -05001008 unsigned int n_elem;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009
1010 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011 * Fill in command table information. First, the header,
1012 * a SATA Register - Host to Device command FIS.
1013 */
Tejun Heo12fad3f2006-05-15 21:03:55 +09001014 cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
1015
1016 ata_tf_to_fis(&qc->tf, cmd_tbl, 0);
Tejun Heocc9278e2006-02-10 17:25:47 +09001017 if (is_atapi) {
Tejun Heo12fad3f2006-05-15 21:03:55 +09001018 memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
1019 memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
Jeff Garzika0ea7322005-06-04 01:13:15 -04001020 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021
Tejun Heocc9278e2006-02-10 17:25:47 +09001022 n_elem = 0;
1023 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001024 n_elem = ahci_fill_sg(qc, cmd_tbl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025
Tejun Heocc9278e2006-02-10 17:25:47 +09001026 /*
1027 * Fill in command slot information.
1028 */
1029 opts = cmd_fis_len | n_elem << 16;
1030 if (qc->tf.flags & ATA_TFLAG_WRITE)
1031 opts |= AHCI_CMD_WRITE;
1032 if (is_atapi)
Tejun Heo4b10e552006-03-12 11:25:27 +09001033 opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001034
Tejun Heo12fad3f2006-05-15 21:03:55 +09001035 ahci_fill_cmd_slot(pp, qc->tag, opts);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036}
1037
Tejun Heo78cd52d2006-05-15 20:58:29 +09001038static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039{
Tejun Heo78cd52d2006-05-15 20:58:29 +09001040 struct ahci_port_priv *pp = ap->private_data;
1041 struct ata_eh_info *ehi = &ap->eh_info;
1042 unsigned int err_mask = 0, action = 0;
1043 struct ata_queued_cmd *qc;
1044 u32 serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045
Tejun Heo78cd52d2006-05-15 20:58:29 +09001046 ata_ehi_clear_desc(ehi);
Jeff Garzik9f68a242005-11-15 14:03:47 -05001047
Tejun Heo78cd52d2006-05-15 20:58:29 +09001048 /* AHCI needs SError cleared; otherwise, it might lock up */
1049 serror = ahci_scr_read(ap, SCR_ERROR);
1050 ahci_scr_write(ap, SCR_ERROR, serror);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051
Tejun Heo78cd52d2006-05-15 20:58:29 +09001052 /* analyze @irq_stat */
1053 ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054
Tejun Heo41669552006-11-29 11:33:14 +09001055 /* some controllers set IRQ_IF_ERR on device errors, ignore it */
1056 if (ap->flags & AHCI_FLAG_IGN_IRQ_IF_ERR)
1057 irq_stat &= ~PORT_IRQ_IF_ERR;
1058
Tejun Heo78cd52d2006-05-15 20:58:29 +09001059 if (irq_stat & PORT_IRQ_TF_ERR)
1060 err_mask |= AC_ERR_DEV;
1061
1062 if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
1063 err_mask |= AC_ERR_HOST_BUS;
1064 action |= ATA_EH_SOFTRESET;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065 }
1066
Tejun Heo78cd52d2006-05-15 20:58:29 +09001067 if (irq_stat & PORT_IRQ_IF_ERR) {
1068 err_mask |= AC_ERR_ATA_BUS;
1069 action |= ATA_EH_SOFTRESET;
1070 ata_ehi_push_desc(ehi, ", interface fatal error");
1071 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072
Tejun Heo78cd52d2006-05-15 20:58:29 +09001073 if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
Tejun Heo42969712006-05-31 18:28:18 +09001074 ata_ehi_hotplugged(ehi);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001075 ata_ehi_push_desc(ehi, ", %s", irq_stat & PORT_IRQ_CONNECT ?
1076 "connection status changed" : "PHY RDY changed");
1077 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078
Tejun Heo78cd52d2006-05-15 20:58:29 +09001079 if (irq_stat & PORT_IRQ_UNK_FIS) {
1080 u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081
Tejun Heo78cd52d2006-05-15 20:58:29 +09001082 err_mask |= AC_ERR_HSM;
1083 action |= ATA_EH_SOFTRESET;
1084 ata_ehi_push_desc(ehi, ", unknown FIS %08x %08x %08x %08x",
1085 unk[0], unk[1], unk[2], unk[3]);
1086 }
Jeff Garzikb8f61532005-08-25 22:01:20 -04001087
Tejun Heo78cd52d2006-05-15 20:58:29 +09001088 /* okay, let's hand over to EH */
1089 ehi->serror |= serror;
1090 ehi->action |= action;
1091
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092 qc = ata_qc_from_tag(ap, ap->active_tag);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001093 if (qc)
1094 qc->err_mask |= err_mask;
1095 else
1096 ehi->err_mask |= err_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097
Tejun Heo78cd52d2006-05-15 20:58:29 +09001098 if (irq_stat & PORT_IRQ_FREEZE)
1099 ata_port_freeze(ap);
1100 else
1101 ata_port_abort(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001102}
1103
Tejun Heo78cd52d2006-05-15 20:58:29 +09001104static void ahci_host_intr(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001106 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Jeff Garzikea6ba102005-08-30 05:18:18 -04001107 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001108 struct ata_eh_info *ehi = &ap->eh_info;
Tejun Heo0291f952007-01-25 19:16:28 +09001109 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001110 u32 status, qc_active;
Tejun Heo0291f952007-01-25 19:16:28 +09001111 int rc, known_irq = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112
1113 status = readl(port_mmio + PORT_IRQ_STAT);
1114 writel(status, port_mmio + PORT_IRQ_STAT);
1115
Tejun Heo78cd52d2006-05-15 20:58:29 +09001116 if (unlikely(status & PORT_IRQ_ERROR)) {
1117 ahci_error_intr(ap, status);
1118 return;
1119 }
1120
Tejun Heo12fad3f2006-05-15 21:03:55 +09001121 if (ap->sactive)
1122 qc_active = readl(port_mmio + PORT_SCR_ACT);
1123 else
1124 qc_active = readl(port_mmio + PORT_CMD_ISSUE);
1125
1126 rc = ata_qc_complete_multiple(ap, qc_active, NULL);
1127 if (rc > 0)
1128 return;
1129 if (rc < 0) {
1130 ehi->err_mask |= AC_ERR_HSM;
1131 ehi->action |= ATA_EH_SOFTRESET;
1132 ata_port_freeze(ap);
1133 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134 }
1135
Tejun Heo2a3917a2006-05-15 20:58:30 +09001136 /* hmmm... a spurious interupt */
1137
Tejun Heo0291f952007-01-25 19:16:28 +09001138 /* if !NCQ, ignore. No modern ATA device has broken HSM
1139 * implementation for non-NCQ commands.
1140 */
1141 if (!ap->sactive)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001142 return;
1143
Tejun Heo0291f952007-01-25 19:16:28 +09001144 if (status & PORT_IRQ_D2H_REG_FIS) {
1145 if (!pp->ncq_saw_d2h)
1146 ata_port_printk(ap, KERN_INFO,
1147 "D2H reg with I during NCQ, "
1148 "this message won't be printed again\n");
1149 pp->ncq_saw_d2h = 1;
1150 known_irq = 1;
1151 }
Tejun Heo2a3917a2006-05-15 20:58:30 +09001152
Tejun Heo0291f952007-01-25 19:16:28 +09001153 if (status & PORT_IRQ_DMAS_FIS) {
1154 if (!pp->ncq_saw_dmas)
1155 ata_port_printk(ap, KERN_INFO,
1156 "DMAS FIS during NCQ, "
1157 "this message won't be printed again\n");
1158 pp->ncq_saw_dmas = 1;
1159 known_irq = 1;
1160 }
1161
Tejun Heoa2bbd0c2007-02-21 16:34:25 +09001162 if (status & PORT_IRQ_SDB_FIS) {
Tejun Heo0291f952007-01-25 19:16:28 +09001163 /* SDB FIS containing spurious completions might be
Tejun Heoa2bbd0c2007-02-21 16:34:25 +09001164 * dangerous, whine and fail commands with HSM
1165 * violation. EH will turn off NCQ after several such
1166 * failures.
1167 */
Al Viro04d4f7a2007-02-09 16:39:30 +00001168 const __le32 *f = pp->rx_fis + RX_FIS_SDB;
Tejun Heo0291f952007-01-25 19:16:28 +09001169
Tejun Heoa2bbd0c2007-02-21 16:34:25 +09001170 ata_ehi_push_desc(ehi, "spurious completion during NCQ "
1171 "issue=0x%x SAct=0x%x FIS=%08x:%08x",
1172 readl(port_mmio + PORT_CMD_ISSUE),
1173 readl(port_mmio + PORT_SCR_ACT),
1174 le32_to_cpu(f[0]), le32_to_cpu(f[1]));
Tejun Heo0291f952007-01-25 19:16:28 +09001175
Tejun Heoa2bbd0c2007-02-21 16:34:25 +09001176 ehi->err_mask |= AC_ERR_HSM;
1177 ehi->action |= ATA_EH_SOFTRESET;
1178 ata_port_freeze(ap);
1179
Tejun Heo0291f952007-01-25 19:16:28 +09001180 known_irq = 1;
1181 }
1182
1183 if (!known_irq)
Tejun Heo78cd52d2006-05-15 20:58:29 +09001184 ata_port_printk(ap, KERN_INFO, "spurious interrupt "
Tejun Heo0291f952007-01-25 19:16:28 +09001185 "(irq_stat 0x%x active_tag 0x%x sactive 0x%x)\n",
Tejun Heo12fad3f2006-05-15 21:03:55 +09001186 status, ap->active_tag, ap->sactive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187}
1188
1189static void ahci_irq_clear(struct ata_port *ap)
1190{
1191 /* TODO */
1192}
1193
David Howells7d12e782006-10-05 14:55:46 +01001194static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195{
Jeff Garzikcca39742006-08-24 03:19:22 -04001196 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197 struct ahci_host_priv *hpriv;
1198 unsigned int i, handled = 0;
Jeff Garzikea6ba102005-08-30 05:18:18 -04001199 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200 u32 irq_stat, irq_ack = 0;
1201
1202 VPRINTK("ENTER\n");
1203
Jeff Garzikcca39742006-08-24 03:19:22 -04001204 hpriv = host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001205 mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206
1207 /* sigh. 0xffffffff is a valid return from h/w */
1208 irq_stat = readl(mmio + HOST_IRQ_STAT);
1209 irq_stat &= hpriv->port_map;
1210 if (!irq_stat)
1211 return IRQ_NONE;
1212
Jeff Garzikcca39742006-08-24 03:19:22 -04001213 spin_lock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214
Jeff Garzikcca39742006-08-24 03:19:22 -04001215 for (i = 0; i < host->n_ports; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216 struct ata_port *ap;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217
Jeff Garzik67846b32005-10-05 02:58:32 -04001218 if (!(irq_stat & (1 << i)))
1219 continue;
1220
Jeff Garzikcca39742006-08-24 03:19:22 -04001221 ap = host->ports[i];
Jeff Garzik67846b32005-10-05 02:58:32 -04001222 if (ap) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09001223 ahci_host_intr(ap);
Jeff Garzik67846b32005-10-05 02:58:32 -04001224 VPRINTK("port %u\n", i);
1225 } else {
1226 VPRINTK("port %u (no irq)\n", i);
Tejun Heo6971ed12006-03-11 12:47:54 +09001227 if (ata_ratelimit())
Jeff Garzikcca39742006-08-24 03:19:22 -04001228 dev_printk(KERN_WARNING, host->dev,
Jeff Garzika9524a72005-10-30 14:39:11 -05001229 "interrupt on disabled port %u\n", i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230 }
Jeff Garzik67846b32005-10-05 02:58:32 -04001231
1232 irq_ack |= (1 << i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233 }
1234
1235 if (irq_ack) {
1236 writel(irq_ack, mmio + HOST_IRQ_STAT);
1237 handled = 1;
1238 }
1239
Jeff Garzikcca39742006-08-24 03:19:22 -04001240 spin_unlock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241
1242 VPRINTK("EXIT\n");
1243
1244 return IRQ_RETVAL(handled);
1245}
1246
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09001247static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248{
1249 struct ata_port *ap = qc->ap;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001250 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251
Tejun Heo12fad3f2006-05-15 21:03:55 +09001252 if (qc->tf.protocol == ATA_PROT_NCQ)
1253 writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
1254 writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1256
1257 return 0;
1258}
1259
Tejun Heo78cd52d2006-05-15 20:58:29 +09001260static void ahci_freeze(struct ata_port *ap)
1261{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001262 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heo78cd52d2006-05-15 20:58:29 +09001263 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1264
1265 /* turn IRQ off */
1266 writel(0, port_mmio + PORT_IRQ_MASK);
1267}
1268
1269static void ahci_thaw(struct ata_port *ap)
1270{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001271 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heo78cd52d2006-05-15 20:58:29 +09001272 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1273 u32 tmp;
1274
1275 /* clear IRQ */
1276 tmp = readl(port_mmio + PORT_IRQ_STAT);
1277 writel(tmp, port_mmio + PORT_IRQ_STAT);
Tejun Heoa7187282007-01-27 11:04:26 +09001278 writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001279
1280 /* turn IRQ back on */
1281 writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);
1282}
1283
1284static void ahci_error_handler(struct ata_port *ap)
1285{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001286 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
zhao, forrest5457f2192006-07-13 13:38:32 +08001287 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1288
Tejun Heob51e9e52006-06-29 01:29:30 +09001289 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09001290 /* restart engine */
zhao, forrest5457f2192006-07-13 13:38:32 +08001291 ahci_stop_engine(port_mmio);
1292 ahci_start_engine(port_mmio);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001293 }
1294
1295 /* perform recovery */
Tejun Heo4aeb0e32006-11-01 17:58:33 +09001296 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_hardreset,
Tejun Heof5914a42006-05-31 18:27:48 +09001297 ahci_postreset);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001298}
1299
Tejun Heoad616ff2006-11-01 18:00:24 +09001300static void ahci_vt8251_error_handler(struct ata_port *ap)
1301{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001302 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heoad616ff2006-11-01 18:00:24 +09001303 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1304
1305 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
1306 /* restart engine */
1307 ahci_stop_engine(port_mmio);
1308 ahci_start_engine(port_mmio);
1309 }
1310
1311 /* perform recovery */
1312 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
1313 ahci_postreset);
1314}
1315
Tejun Heo78cd52d2006-05-15 20:58:29 +09001316static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
1317{
1318 struct ata_port *ap = qc->ap;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001319 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
zhao, forrest5457f2192006-07-13 13:38:32 +08001320 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001321
1322 if (qc->flags & ATA_QCFLAG_FAILED)
1323 qc->err_mask |= AC_ERR_OTHER;
1324
1325 if (qc->err_mask) {
1326 /* make DMA engine forget about the failed command */
zhao, forrest5457f2192006-07-13 13:38:32 +08001327 ahci_stop_engine(port_mmio);
1328 ahci_start_engine(port_mmio);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001329 }
1330}
1331
Tejun Heoc1332872006-07-26 15:59:26 +09001332static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
1333{
Jeff Garzikcca39742006-08-24 03:19:22 -04001334 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heoc1332872006-07-26 15:59:26 +09001335 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001336 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heoc1332872006-07-26 15:59:26 +09001337 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1338 const char *emsg = NULL;
1339 int rc;
1340
1341 rc = ahci_deinit_port(port_mmio, hpriv->cap, &emsg);
Tejun Heo8e16f942006-11-20 15:42:36 +09001342 if (rc == 0)
1343 ahci_power_down(port_mmio, hpriv->cap);
1344 else {
Tejun Heoc1332872006-07-26 15:59:26 +09001345 ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
1346 ahci_init_port(port_mmio, hpriv->cap,
1347 pp->cmd_slot_dma, pp->rx_fis_dma);
1348 }
1349
1350 return rc;
1351}
1352
1353static int ahci_port_resume(struct ata_port *ap)
1354{
1355 struct ahci_port_priv *pp = ap->private_data;
Jeff Garzikcca39742006-08-24 03:19:22 -04001356 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001357 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heoc1332872006-07-26 15:59:26 +09001358 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1359
Tejun Heo8e16f942006-11-20 15:42:36 +09001360 ahci_power_up(port_mmio, hpriv->cap);
Tejun Heoc1332872006-07-26 15:59:26 +09001361 ahci_init_port(port_mmio, hpriv->cap, pp->cmd_slot_dma, pp->rx_fis_dma);
1362
1363 return 0;
1364}
1365
1366static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1367{
Jeff Garzikcca39742006-08-24 03:19:22 -04001368 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001369 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heoc1332872006-07-26 15:59:26 +09001370 u32 ctl;
1371
1372 if (mesg.event == PM_EVENT_SUSPEND) {
1373 /* AHCI spec rev1.1 section 8.3.3:
1374 * Software must disable interrupts prior to requesting a
1375 * transition of the HBA to D3 state.
1376 */
1377 ctl = readl(mmio + HOST_CTL);
1378 ctl &= ~HOST_IRQ_EN;
1379 writel(ctl, mmio + HOST_CTL);
1380 readl(mmio + HOST_CTL); /* flush */
1381 }
1382
1383 return ata_pci_device_suspend(pdev, mesg);
1384}
1385
1386static int ahci_pci_device_resume(struct pci_dev *pdev)
1387{
Jeff Garzikcca39742006-08-24 03:19:22 -04001388 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1389 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001390 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heoc1332872006-07-26 15:59:26 +09001391 int rc;
1392
Tejun Heo553c4aa2006-12-26 19:39:50 +09001393 rc = ata_pci_device_do_resume(pdev);
1394 if (rc)
1395 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +09001396
1397 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
1398 rc = ahci_reset_controller(mmio, pdev);
1399 if (rc)
1400 return rc;
1401
Tejun Heo648a88b2006-11-09 15:08:40 +09001402 ahci_init_controller(mmio, pdev, host->n_ports,
1403 host->ports[0]->flags, hpriv);
Tejun Heoc1332872006-07-26 15:59:26 +09001404 }
1405
Jeff Garzikcca39742006-08-24 03:19:22 -04001406 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001407
1408 return 0;
1409}
1410
Tejun Heo254950c2006-07-26 15:59:25 +09001411static int ahci_port_start(struct ata_port *ap)
1412{
Jeff Garzikcca39742006-08-24 03:19:22 -04001413 struct device *dev = ap->host->dev;
1414 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo254950c2006-07-26 15:59:25 +09001415 struct ahci_port_priv *pp;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001416 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heo254950c2006-07-26 15:59:25 +09001417 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1418 void *mem;
1419 dma_addr_t mem_dma;
1420 int rc;
1421
Tejun Heo24dc5f32007-01-20 16:00:28 +09001422 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heo254950c2006-07-26 15:59:25 +09001423 if (!pp)
1424 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09001425
1426 rc = ata_pad_alloc(ap, dev);
Tejun Heo24dc5f32007-01-20 16:00:28 +09001427 if (rc)
Tejun Heo254950c2006-07-26 15:59:25 +09001428 return rc;
Tejun Heo254950c2006-07-26 15:59:25 +09001429
Tejun Heo24dc5f32007-01-20 16:00:28 +09001430 mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
1431 GFP_KERNEL);
1432 if (!mem)
Tejun Heo254950c2006-07-26 15:59:25 +09001433 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09001434 memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
1435
1436 /*
1437 * First item in chunk of DMA memory: 32-slot command table,
1438 * 32 bytes each in size
1439 */
1440 pp->cmd_slot = mem;
1441 pp->cmd_slot_dma = mem_dma;
1442
1443 mem += AHCI_CMD_SLOT_SZ;
1444 mem_dma += AHCI_CMD_SLOT_SZ;
1445
1446 /*
1447 * Second item: Received-FIS area
1448 */
1449 pp->rx_fis = mem;
1450 pp->rx_fis_dma = mem_dma;
1451
1452 mem += AHCI_RX_FIS_SZ;
1453 mem_dma += AHCI_RX_FIS_SZ;
1454
1455 /*
1456 * Third item: data area for storing a single command
1457 * and its scatter-gather table
1458 */
1459 pp->cmd_tbl = mem;
1460 pp->cmd_tbl_dma = mem_dma;
1461
1462 ap->private_data = pp;
1463
Tejun Heo8e16f942006-11-20 15:42:36 +09001464 /* power up port */
1465 ahci_power_up(port_mmio, hpriv->cap);
1466
Tejun Heo0be0aa92006-07-26 15:59:26 +09001467 /* initialize port */
1468 ahci_init_port(port_mmio, hpriv->cap, pp->cmd_slot_dma, pp->rx_fis_dma);
Tejun Heo254950c2006-07-26 15:59:25 +09001469
1470 return 0;
1471}
1472
1473static void ahci_port_stop(struct ata_port *ap)
1474{
Jeff Garzikcca39742006-08-24 03:19:22 -04001475 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001476 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heo254950c2006-07-26 15:59:25 +09001477 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001478 const char *emsg = NULL;
1479 int rc;
Tejun Heo254950c2006-07-26 15:59:25 +09001480
Tejun Heo0be0aa92006-07-26 15:59:26 +09001481 /* de-initialize port */
1482 rc = ahci_deinit_port(port_mmio, hpriv->cap, &emsg);
1483 if (rc)
1484 ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
Tejun Heo254950c2006-07-26 15:59:25 +09001485}
1486
Tejun Heo0d5ff562007-02-01 15:06:36 +09001487static void ahci_setup_port(struct ata_ioports *port, void __iomem *base,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488 unsigned int port_idx)
1489{
1490 VPRINTK("ENTER, base==0x%lx, port_idx %u\n", base, port_idx);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001491 base = ahci_port_base(base, port_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001492 VPRINTK("base now==0x%lx\n", base);
1493
1494 port->cmd_addr = base;
1495 port->scr_addr = base + PORT_SCR;
1496
1497 VPRINTK("EXIT\n");
1498}
1499
1500static int ahci_host_init(struct ata_probe_ent *probe_ent)
1501{
1502 struct ahci_host_priv *hpriv = probe_ent->private_data;
1503 struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001504 void __iomem *mmio = probe_ent->iomap[AHCI_PCI_BAR];
Tejun Heo648a88b2006-11-09 15:08:40 +09001505 unsigned int i, cap_n_ports, using_dac;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507
Tejun Heod91542c2006-07-26 15:59:26 +09001508 rc = ahci_reset_controller(mmio, pdev);
1509 if (rc)
1510 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511
1512 hpriv->cap = readl(mmio + HOST_CAP);
1513 hpriv->port_map = readl(mmio + HOST_PORTS_IMPL);
Tejun Heo648a88b2006-11-09 15:08:40 +09001514 cap_n_ports = ahci_nr_ports(hpriv->cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515
1516 VPRINTK("cap 0x%x port_map 0x%x n_ports %d\n",
Tejun Heo648a88b2006-11-09 15:08:40 +09001517 hpriv->cap, hpriv->port_map, cap_n_ports);
1518
1519 if (probe_ent->port_flags & AHCI_FLAG_HONOR_PI) {
1520 unsigned int n_ports = cap_n_ports;
1521 u32 port_map = hpriv->port_map;
1522 int max_port = 0;
1523
1524 for (i = 0; i < AHCI_MAX_PORTS && n_ports; i++) {
1525 if (port_map & (1 << i)) {
1526 n_ports--;
1527 port_map &= ~(1 << i);
1528 max_port = i;
1529 } else
1530 probe_ent->dummy_port_mask |= 1 << i;
1531 }
1532
1533 if (n_ports || port_map)
1534 dev_printk(KERN_WARNING, &pdev->dev,
1535 "nr_ports (%u) and implemented port map "
1536 "(0x%x) don't match\n",
1537 cap_n_ports, hpriv->port_map);
1538
1539 probe_ent->n_ports = max_port + 1;
1540 } else
1541 probe_ent->n_ports = cap_n_ports;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001542
1543 using_dac = hpriv->cap & HOST_CAP_64;
1544 if (using_dac &&
1545 !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
1546 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
1547 if (rc) {
1548 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1549 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001550 dev_printk(KERN_ERR, &pdev->dev,
1551 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552 return rc;
1553 }
1554 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001555 } else {
1556 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
1557 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001558 dev_printk(KERN_ERR, &pdev->dev,
1559 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560 return rc;
1561 }
1562 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1563 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001564 dev_printk(KERN_ERR, &pdev->dev,
1565 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001566 return rc;
1567 }
1568 }
1569
Tejun Heod91542c2006-07-26 15:59:26 +09001570 for (i = 0; i < probe_ent->n_ports; i++)
Tejun Heo0d5ff562007-02-01 15:06:36 +09001571 ahci_setup_port(&probe_ent->port[i], mmio, i);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001572
Tejun Heo648a88b2006-11-09 15:08:40 +09001573 ahci_init_controller(mmio, pdev, probe_ent->n_ports,
1574 probe_ent->port_flags, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001575
1576 pci_set_master(pdev);
1577
1578 return 0;
1579}
1580
Linus Torvalds1da177e2005-04-16 15:20:36 -07001581static void ahci_print_info(struct ata_probe_ent *probe_ent)
1582{
1583 struct ahci_host_priv *hpriv = probe_ent->private_data;
1584 struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001585 void __iomem *mmio = probe_ent->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001586 u32 vers, cap, impl, speed;
1587 const char *speed_s;
1588 u16 cc;
1589 const char *scc_s;
1590
1591 vers = readl(mmio + HOST_VERSION);
1592 cap = hpriv->cap;
1593 impl = hpriv->port_map;
1594
1595 speed = (cap >> 20) & 0xf;
1596 if (speed == 1)
1597 speed_s = "1.5";
1598 else if (speed == 2)
1599 speed_s = "3";
1600 else
1601 speed_s = "?";
1602
1603 pci_read_config_word(pdev, 0x0a, &cc);
Conke Huc9f89472007-01-09 05:32:51 -05001604 if (cc == PCI_CLASS_STORAGE_IDE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001605 scc_s = "IDE";
Conke Huc9f89472007-01-09 05:32:51 -05001606 else if (cc == PCI_CLASS_STORAGE_SATA)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001607 scc_s = "SATA";
Conke Huc9f89472007-01-09 05:32:51 -05001608 else if (cc == PCI_CLASS_STORAGE_RAID)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001609 scc_s = "RAID";
1610 else
1611 scc_s = "unknown";
1612
Jeff Garzika9524a72005-10-30 14:39:11 -05001613 dev_printk(KERN_INFO, &pdev->dev,
1614 "AHCI %02x%02x.%02x%02x "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001615 "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
1616 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001617
1618 (vers >> 24) & 0xff,
1619 (vers >> 16) & 0xff,
1620 (vers >> 8) & 0xff,
1621 vers & 0xff,
1622
1623 ((cap >> 8) & 0x1f) + 1,
1624 (cap & 0x1f) + 1,
1625 speed_s,
1626 impl,
1627 scc_s);
1628
Jeff Garzika9524a72005-10-30 14:39:11 -05001629 dev_printk(KERN_INFO, &pdev->dev,
1630 "flags: "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001631 "%s%s%s%s%s%s"
1632 "%s%s%s%s%s%s%s\n"
1633 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001634
1635 cap & (1 << 31) ? "64bit " : "",
1636 cap & (1 << 30) ? "ncq " : "",
1637 cap & (1 << 28) ? "ilck " : "",
1638 cap & (1 << 27) ? "stag " : "",
1639 cap & (1 << 26) ? "pm " : "",
1640 cap & (1 << 25) ? "led " : "",
1641
1642 cap & (1 << 24) ? "clo " : "",
1643 cap & (1 << 19) ? "nz " : "",
1644 cap & (1 << 18) ? "only " : "",
1645 cap & (1 << 17) ? "pmp " : "",
1646 cap & (1 << 15) ? "pio " : "",
1647 cap & (1 << 14) ? "slum " : "",
1648 cap & (1 << 13) ? "part " : ""
1649 );
1650}
1651
Tejun Heo24dc5f32007-01-20 16:00:28 +09001652static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653{
1654 static int printed_version;
Tejun Heo24dc5f32007-01-20 16:00:28 +09001655 unsigned int board_idx = (unsigned int) ent->driver_data;
1656 struct device *dev = &pdev->dev;
1657 struct ata_probe_ent *probe_ent;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658 struct ahci_host_priv *hpriv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659 int rc;
1660
1661 VPRINTK("ENTER\n");
1662
Tejun Heo12fad3f2006-05-15 21:03:55 +09001663 WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
1664
Linus Torvalds1da177e2005-04-16 15:20:36 -07001665 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001666 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667
root9545b572006-07-05 22:58:20 -04001668 if (pdev->vendor == PCI_VENDOR_ID_JMICRON) {
Alan904dbd12007-01-08 12:07:25 +00001669 /* Function 1 is the PATA controller except on the 368, where
1670 we are not AHCI anyway */
root9545b572006-07-05 22:58:20 -04001671 if (PCI_FUNC(pdev->devfn))
1672 return -ENODEV;
1673 }
1674
Tejun Heo24dc5f32007-01-20 16:00:28 +09001675 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001676 if (rc)
1677 return rc;
1678
Tejun Heo0d5ff562007-02-01 15:06:36 +09001679 rc = pcim_iomap_regions(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
1680 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001681 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001682 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001683 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001684
Tejun Heo24dc5f32007-01-20 16:00:28 +09001685 if (pci_enable_msi(pdev))
Jeff Garzik907f4672005-05-12 15:03:42 -04001686 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001687
Tejun Heo24dc5f32007-01-20 16:00:28 +09001688 probe_ent = devm_kzalloc(dev, sizeof(*probe_ent), GFP_KERNEL);
1689 if (probe_ent == NULL)
1690 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001691
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692 probe_ent->dev = pci_dev_to_dev(pdev);
1693 INIT_LIST_HEAD(&probe_ent->node);
1694
Tejun Heo24dc5f32007-01-20 16:00:28 +09001695 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1696 if (!hpriv)
1697 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001698
1699 probe_ent->sht = ahci_port_info[board_idx].sht;
Jeff Garzikcca39742006-08-24 03:19:22 -04001700 probe_ent->port_flags = ahci_port_info[board_idx].flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001701 probe_ent->pio_mask = ahci_port_info[board_idx].pio_mask;
1702 probe_ent->udma_mask = ahci_port_info[board_idx].udma_mask;
1703 probe_ent->port_ops = ahci_port_info[board_idx].port_ops;
1704
1705 probe_ent->irq = pdev->irq;
Thomas Gleixner1d6f3592006-07-01 19:29:42 -07001706 probe_ent->irq_flags = IRQF_SHARED;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001707 probe_ent->iomap = pcim_iomap_table(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001708 probe_ent->private_data = hpriv;
1709
1710 /* initialize adapter */
1711 rc = ahci_host_init(probe_ent);
1712 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001713 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001714
Jeff Garzikcca39742006-08-24 03:19:22 -04001715 if (!(probe_ent->port_flags & AHCI_FLAG_NO_NCQ) &&
Tejun Heo71f07372006-06-21 23:12:48 +09001716 (hpriv->cap & HOST_CAP_NCQ))
Jeff Garzikcca39742006-08-24 03:19:22 -04001717 probe_ent->port_flags |= ATA_FLAG_NCQ;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001718
Linus Torvalds1da177e2005-04-16 15:20:36 -07001719 ahci_print_info(probe_ent);
1720
Tejun Heo24dc5f32007-01-20 16:00:28 +09001721 if (!ata_device_add(probe_ent))
1722 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001723
Tejun Heo24dc5f32007-01-20 16:00:28 +09001724 devm_kfree(dev, probe_ent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001725 return 0;
Jeff Garzik907f4672005-05-12 15:03:42 -04001726}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001727
1728static int __init ahci_init(void)
1729{
Pavel Roskinb7887192006-08-10 18:13:18 +09001730 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001731}
1732
Linus Torvalds1da177e2005-04-16 15:20:36 -07001733static void __exit ahci_exit(void)
1734{
1735 pci_unregister_driver(&ahci_pci_driver);
1736}
1737
1738
1739MODULE_AUTHOR("Jeff Garzik");
1740MODULE_DESCRIPTION("AHCI SATA low-level driver");
1741MODULE_LICENSE("GPL");
1742MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001743MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001744
1745module_init(ahci_init);
1746module_exit(ahci_exit);