blob: 17033457ee89baa2e557b4dbd0d53215977ee6ce [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DSS"
24
25#include <linux/kernel.h>
26#include <linux/io.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040027#include <linux/export.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020028#include <linux/err.h>
29#include <linux/delay.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020030#include <linux/seq_file.h>
31#include <linux/clk.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030032#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030033#include <linux/pm_runtime.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020034
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030035#include <video/omapdss.h>
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +000036#include <plat/clock.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020037#include "dss.h"
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +020038#include "dss_features.h"
Tomi Valkeinen559d6702009-11-03 11:23:50 +020039
Tomi Valkeinen559d6702009-11-03 11:23:50 +020040#define DSS_SZ_REGS SZ_512
41
42struct dss_reg {
43 u16 idx;
44};
45
46#define DSS_REG(idx) ((const struct dss_reg) { idx })
47
48#define DSS_REVISION DSS_REG(0x0000)
49#define DSS_SYSCONFIG DSS_REG(0x0010)
50#define DSS_SYSSTATUS DSS_REG(0x0014)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020051#define DSS_CONTROL DSS_REG(0x0040)
52#define DSS_SDI_CONTROL DSS_REG(0x0044)
53#define DSS_PLL_CONTROL DSS_REG(0x0048)
54#define DSS_SDI_STATUS DSS_REG(0x005C)
55
56#define REG_GET(idx, start, end) \
57 FLD_GET(dss_read_reg(idx), start, end)
58
59#define REG_FLD_MOD(idx, val, start, end) \
60 dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
61
62static struct {
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +000063 struct platform_device *pdev;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020064 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030065
Tomi Valkeinen559d6702009-11-03 11:23:50 +020066 struct clk *dpll4_m4_ck;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030067 struct clk *dss_clk;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020068
69 unsigned long cache_req_pck;
70 unsigned long cache_prate;
71 struct dss_clock_info cache_dss_cinfo;
72 struct dispc_clock_info cache_dispc_cinfo;
73
Archit Taneja5a8b5722011-05-12 17:26:29 +053074 enum omap_dss_clk_source dsi_clk_source[MAX_NUM_DSI];
Archit Taneja89a35e52011-04-12 13:52:23 +053075 enum omap_dss_clk_source dispc_clk_source;
76 enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +020077
Tomi Valkeinen69f06052011-06-01 15:56:39 +030078 bool ctx_valid;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020079 u32 ctx[DSS_SZ_REGS / sizeof(u32)];
80} dss;
81
Taneja, Archit235e7db2011-03-14 23:28:21 -050082static const char * const dss_generic_clk_source_names[] = {
Archit Taneja89a35e52011-04-12 13:52:23 +053083 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC",
84 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI",
85 [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCK",
Archit Taneja067a57e2011-03-02 11:57:25 +053086};
87
Tomi Valkeinen559d6702009-11-03 11:23:50 +020088static inline void dss_write_reg(const struct dss_reg idx, u32 val)
89{
90 __raw_writel(val, dss.base + idx.idx);
91}
92
93static inline u32 dss_read_reg(const struct dss_reg idx)
94{
95 return __raw_readl(dss.base + idx.idx);
96}
97
98#define SR(reg) \
99 dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
100#define RR(reg) \
101 dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
102
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300103static void dss_save_context(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200104{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300105 DSSDBG("dss_save_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200106
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200107 SR(CONTROL);
108
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200109 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
110 OMAP_DISPLAY_TYPE_SDI) {
111 SR(SDI_CONTROL);
112 SR(PLL_CONTROL);
113 }
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300114
115 dss.ctx_valid = true;
116
117 DSSDBG("context saved\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200118}
119
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300120static void dss_restore_context(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200121{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300122 DSSDBG("dss_restore_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200123
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300124 if (!dss.ctx_valid)
125 return;
126
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200127 RR(CONTROL);
128
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200129 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
130 OMAP_DISPLAY_TYPE_SDI) {
131 RR(SDI_CONTROL);
132 RR(PLL_CONTROL);
133 }
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300134
135 DSSDBG("context restored\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200136}
137
138#undef SR
139#undef RR
140
141void dss_sdi_init(u8 datapairs)
142{
143 u32 l;
144
145 BUG_ON(datapairs > 3 || datapairs < 1);
146
147 l = dss_read_reg(DSS_SDI_CONTROL);
148 l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
149 l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
150 l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
151 dss_write_reg(DSS_SDI_CONTROL, l);
152
153 l = dss_read_reg(DSS_PLL_CONTROL);
154 l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
155 l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
156 l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
157 dss_write_reg(DSS_PLL_CONTROL, l);
158}
159
160int dss_sdi_enable(void)
161{
162 unsigned long timeout;
163
164 dispc_pck_free_enable(1);
165
166 /* Reset SDI PLL */
167 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
168 udelay(1); /* wait 2x PCLK */
169
170 /* Lock SDI PLL */
171 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
172
173 /* Waiting for PLL lock request to complete */
174 timeout = jiffies + msecs_to_jiffies(500);
175 while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
176 if (time_after_eq(jiffies, timeout)) {
177 DSSERR("PLL lock request timed out\n");
178 goto err1;
179 }
180 }
181
182 /* Clearing PLL_GO bit */
183 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
184
185 /* Waiting for PLL to lock */
186 timeout = jiffies + msecs_to_jiffies(500);
187 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
188 if (time_after_eq(jiffies, timeout)) {
189 DSSERR("PLL lock timed out\n");
190 goto err1;
191 }
192 }
193
194 dispc_lcd_enable_signal(1);
195
196 /* Waiting for SDI reset to complete */
197 timeout = jiffies + msecs_to_jiffies(500);
198 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
199 if (time_after_eq(jiffies, timeout)) {
200 DSSERR("SDI reset timed out\n");
201 goto err2;
202 }
203 }
204
205 return 0;
206
207 err2:
208 dispc_lcd_enable_signal(0);
209 err1:
210 /* Reset SDI PLL */
211 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
212
213 dispc_pck_free_enable(0);
214
215 return -ETIMEDOUT;
216}
217
218void dss_sdi_disable(void)
219{
220 dispc_lcd_enable_signal(0);
221
222 dispc_pck_free_enable(0);
223
224 /* Reset SDI PLL */
225 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
226}
227
Archit Taneja89a35e52011-04-12 13:52:23 +0530228const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src)
Archit Taneja067a57e2011-03-02 11:57:25 +0530229{
Taneja, Archit235e7db2011-03-14 23:28:21 -0500230 return dss_generic_clk_source_names[clk_src];
Archit Taneja067a57e2011-03-02 11:57:25 +0530231}
232
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300233
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200234void dss_dump_clocks(struct seq_file *s)
235{
236 unsigned long dpll4_ck_rate;
237 unsigned long dpll4_m4_ck_rate;
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500238 const char *fclk_name, *fclk_real_name;
239 unsigned long fclk_rate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200240
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300241 if (dss_runtime_get())
242 return;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200243
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200244 seq_printf(s, "- DSS -\n");
245
Archit Taneja89a35e52011-04-12 13:52:23 +0530246 fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
247 fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300248 fclk_rate = clk_get_rate(dss.dss_clk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200249
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500250 if (dss.dpll4_m4_ck) {
251 dpll4_ck_rate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
252 dpll4_m4_ck_rate = clk_get_rate(dss.dpll4_m4_ck);
253
254 seq_printf(s, "dpll4_ck %lu\n", dpll4_ck_rate);
255
Murthy, Raghuveer2de11082011-03-14 07:28:58 -0500256 if (cpu_is_omap3630() || cpu_is_omap44xx())
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500257 seq_printf(s, "%s (%s) = %lu / %lu = %lu\n",
258 fclk_name, fclk_real_name,
259 dpll4_ck_rate,
260 dpll4_ck_rate / dpll4_m4_ck_rate,
261 fclk_rate);
262 else
263 seq_printf(s, "%s (%s) = %lu / %lu * 2 = %lu\n",
264 fclk_name, fclk_real_name,
265 dpll4_ck_rate,
266 dpll4_ck_rate / dpll4_m4_ck_rate,
267 fclk_rate);
268 } else {
269 seq_printf(s, "%s (%s) = %lu\n",
270 fclk_name, fclk_real_name,
271 fclk_rate);
272 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200273
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300274 dss_runtime_put();
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200275}
276
277void dss_dump_regs(struct seq_file *s)
278{
279#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
280
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300281 if (dss_runtime_get())
282 return;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200283
284 DUMPREG(DSS_REVISION);
285 DUMPREG(DSS_SYSCONFIG);
286 DUMPREG(DSS_SYSSTATUS);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200287 DUMPREG(DSS_CONTROL);
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200288
289 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
290 OMAP_DISPLAY_TYPE_SDI) {
291 DUMPREG(DSS_SDI_CONTROL);
292 DUMPREG(DSS_PLL_CONTROL);
293 DUMPREG(DSS_SDI_STATUS);
294 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200295
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300296 dss_runtime_put();
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200297#undef DUMPREG
298}
299
Archit Taneja89a35e52011-04-12 13:52:23 +0530300void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200301{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530302 struct platform_device *dsidev;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200303 int b;
Taneja, Architea751592011-03-08 05:50:35 -0600304 u8 start, end;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200305
Taneja, Archit66534e82011-03-08 05:50:34 -0600306 switch (clk_src) {
Archit Taneja89a35e52011-04-12 13:52:23 +0530307 case OMAP_DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600308 b = 0;
309 break;
Archit Taneja89a35e52011-04-12 13:52:23 +0530310 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Taneja, Archit66534e82011-03-08 05:50:34 -0600311 b = 1;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530312 dsidev = dsi_get_dsidev_from_id(0);
313 dsi_wait_pll_hsdiv_dispc_active(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -0600314 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530315 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
316 b = 2;
317 dsidev = dsi_get_dsidev_from_id(1);
318 dsi_wait_pll_hsdiv_dispc_active(dsidev);
319 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600320 default:
321 BUG();
322 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300323
Taneja, Architea751592011-03-08 05:50:35 -0600324 dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
325
326 REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200327
328 dss.dispc_clk_source = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200329}
330
Archit Taneja5a8b5722011-05-12 17:26:29 +0530331void dss_select_dsi_clk_source(int dsi_module,
332 enum omap_dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200333{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530334 struct platform_device *dsidev;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200335 int b;
336
Taneja, Archit66534e82011-03-08 05:50:34 -0600337 switch (clk_src) {
Archit Taneja89a35e52011-04-12 13:52:23 +0530338 case OMAP_DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600339 b = 0;
340 break;
Archit Taneja89a35e52011-04-12 13:52:23 +0530341 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
Archit Taneja5a8b5722011-05-12 17:26:29 +0530342 BUG_ON(dsi_module != 0);
Taneja, Archit66534e82011-03-08 05:50:34 -0600343 b = 1;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530344 dsidev = dsi_get_dsidev_from_id(0);
345 dsi_wait_pll_hsdiv_dsi_active(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -0600346 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530347 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI:
348 BUG_ON(dsi_module != 1);
349 b = 1;
350 dsidev = dsi_get_dsidev_from_id(1);
351 dsi_wait_pll_hsdiv_dsi_active(dsidev);
352 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600353 default:
354 BUG();
355 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300356
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200357 REG_FLD_MOD(DSS_CONTROL, b, 1, 1); /* DSI_CLK_SWITCH */
358
Archit Taneja5a8b5722011-05-12 17:26:29 +0530359 dss.dsi_clk_source[dsi_module] = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200360}
361
Taneja, Architea751592011-03-08 05:50:35 -0600362void dss_select_lcd_clk_source(enum omap_channel channel,
Archit Taneja89a35e52011-04-12 13:52:23 +0530363 enum omap_dss_clk_source clk_src)
Taneja, Architea751592011-03-08 05:50:35 -0600364{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530365 struct platform_device *dsidev;
Taneja, Architea751592011-03-08 05:50:35 -0600366 int b, ix, pos;
367
368 if (!dss_has_feature(FEAT_LCD_CLK_SRC))
369 return;
370
371 switch (clk_src) {
Archit Taneja89a35e52011-04-12 13:52:23 +0530372 case OMAP_DSS_CLK_SRC_FCK:
Taneja, Architea751592011-03-08 05:50:35 -0600373 b = 0;
374 break;
Archit Taneja89a35e52011-04-12 13:52:23 +0530375 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Taneja, Architea751592011-03-08 05:50:35 -0600376 BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
377 b = 1;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530378 dsidev = dsi_get_dsidev_from_id(0);
379 dsi_wait_pll_hsdiv_dispc_active(dsidev);
Taneja, Architea751592011-03-08 05:50:35 -0600380 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530381 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
382 BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2);
383 b = 1;
384 dsidev = dsi_get_dsidev_from_id(1);
385 dsi_wait_pll_hsdiv_dispc_active(dsidev);
386 break;
Taneja, Architea751592011-03-08 05:50:35 -0600387 default:
388 BUG();
389 }
390
391 pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 12;
392 REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */
393
394 ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 1;
395 dss.lcd_clk_source[ix] = clk_src;
396}
397
Archit Taneja89a35e52011-04-12 13:52:23 +0530398enum omap_dss_clk_source dss_get_dispc_clk_source(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200399{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200400 return dss.dispc_clk_source;
401}
402
Archit Taneja5a8b5722011-05-12 17:26:29 +0530403enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module)
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200404{
Archit Taneja5a8b5722011-05-12 17:26:29 +0530405 return dss.dsi_clk_source[dsi_module];
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200406}
407
Archit Taneja89a35e52011-04-12 13:52:23 +0530408enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
Taneja, Architea751592011-03-08 05:50:35 -0600409{
Archit Taneja89976f22011-03-31 13:23:35 +0530410 if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
411 int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 1;
412 return dss.lcd_clk_source[ix];
413 } else {
414 /* LCD_CLK source is the same as DISPC_FCLK source for
415 * OMAP2 and OMAP3 */
416 return dss.dispc_clk_source;
417 }
Taneja, Architea751592011-03-08 05:50:35 -0600418}
419
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200420/* calculate clock rates using dividers in cinfo */
421int dss_calc_clock_rates(struct dss_clock_info *cinfo)
422{
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500423 if (dss.dpll4_m4_ck) {
424 unsigned long prate;
Murthy, Raghuveer2de11082011-03-14 07:28:58 -0500425 u16 fck_div_max = 16;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200426
Murthy, Raghuveer2de11082011-03-14 07:28:58 -0500427 if (cpu_is_omap3630() || cpu_is_omap44xx())
428 fck_div_max = 32;
429
430 if (cinfo->fck_div > fck_div_max || cinfo->fck_div == 0)
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500431 return -EINVAL;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200432
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500433 prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200434
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500435 cinfo->fck = prate / cinfo->fck_div;
436 } else {
437 if (cinfo->fck_div != 0)
438 return -EINVAL;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300439 cinfo->fck = clk_get_rate(dss.dss_clk);
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500440 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200441
442 return 0;
443}
444
445int dss_set_clock_div(struct dss_clock_info *cinfo)
446{
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500447 if (dss.dpll4_m4_ck) {
448 unsigned long prate;
449 int r;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200450
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200451 prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
452 DSSDBG("dpll4_m4 = %ld\n", prate);
453
454 r = clk_set_rate(dss.dpll4_m4_ck, prate / cinfo->fck_div);
455 if (r)
456 return r;
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500457 } else {
458 if (cinfo->fck_div != 0)
459 return -EINVAL;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200460 }
461
462 DSSDBG("fck = %ld (%d)\n", cinfo->fck, cinfo->fck_div);
463
464 return 0;
465}
466
467int dss_get_clock_div(struct dss_clock_info *cinfo)
468{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300469 cinfo->fck = clk_get_rate(dss.dss_clk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200470
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500471 if (dss.dpll4_m4_ck) {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200472 unsigned long prate;
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500473
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200474 prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500475
Murthy, Raghuveer2de11082011-03-14 07:28:58 -0500476 if (cpu_is_omap3630() || cpu_is_omap44xx())
Kishore Yac01bb72010-04-25 16:27:19 +0530477 cinfo->fck_div = prate / (cinfo->fck);
478 else
479 cinfo->fck_div = prate / (cinfo->fck / 2);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200480 } else {
481 cinfo->fck_div = 0;
482 }
483
484 return 0;
485}
486
487unsigned long dss_get_dpll4_rate(void)
488{
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500489 if (dss.dpll4_m4_ck)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200490 return clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
491 else
492 return 0;
493}
494
495int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
496 struct dss_clock_info *dss_cinfo,
497 struct dispc_clock_info *dispc_cinfo)
498{
499 unsigned long prate;
500 struct dss_clock_info best_dss;
501 struct dispc_clock_info best_dispc;
502
Archit Taneja819d8072011-03-01 11:54:00 +0530503 unsigned long fck, max_dss_fck;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200504
Murthy, Raghuveer2de11082011-03-14 07:28:58 -0500505 u16 fck_div, fck_div_max = 16;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200506
507 int match = 0;
508 int min_fck_per_pck;
509
510 prate = dss_get_dpll4_rate();
511
Taneja, Archit31ef8232011-03-14 23:28:22 -0500512 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +0530513
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300514 fck = clk_get_rate(dss.dss_clk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200515 if (req_pck == dss.cache_req_pck &&
516 ((cpu_is_omap34xx() && prate == dss.cache_prate) ||
517 dss.cache_dss_cinfo.fck == fck)) {
518 DSSDBG("dispc clock info found from cache.\n");
519 *dss_cinfo = dss.cache_dss_cinfo;
520 *dispc_cinfo = dss.cache_dispc_cinfo;
521 return 0;
522 }
523
524 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
525
526 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +0530527 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200528 DSSERR("Requested pixel clock not possible with the current "
529 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
530 "the constraint off.\n");
531 min_fck_per_pck = 0;
532 }
533
534retry:
535 memset(&best_dss, 0, sizeof(best_dss));
536 memset(&best_dispc, 0, sizeof(best_dispc));
537
Murthy, Raghuveer2de11082011-03-14 07:28:58 -0500538 if (dss.dpll4_m4_ck == NULL) {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200539 struct dispc_clock_info cur_dispc;
540 /* XXX can we change the clock on omap2? */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300541 fck = clk_get_rate(dss.dss_clk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200542 fck_div = 1;
543
544 dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
545 match = 1;
546
547 best_dss.fck = fck;
548 best_dss.fck_div = fck_div;
549
550 best_dispc = cur_dispc;
551
552 goto found;
Murthy, Raghuveer2de11082011-03-14 07:28:58 -0500553 } else {
554 if (cpu_is_omap3630() || cpu_is_omap44xx())
555 fck_div_max = 32;
556
557 for (fck_div = fck_div_max; fck_div > 0; --fck_div) {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200558 struct dispc_clock_info cur_dispc;
559
Murthy, Raghuveer2de11082011-03-14 07:28:58 -0500560 if (fck_div_max == 32)
Kishore Yac01bb72010-04-25 16:27:19 +0530561 fck = prate / fck_div;
562 else
563 fck = prate / fck_div * 2;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200564
Archit Taneja819d8072011-03-01 11:54:00 +0530565 if (fck > max_dss_fck)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200566 continue;
567
568 if (min_fck_per_pck &&
569 fck < req_pck * min_fck_per_pck)
570 continue;
571
572 match = 1;
573
574 dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
575
576 if (abs(cur_dispc.pck - req_pck) <
577 abs(best_dispc.pck - req_pck)) {
578
579 best_dss.fck = fck;
580 best_dss.fck_div = fck_div;
581
582 best_dispc = cur_dispc;
583
584 if (cur_dispc.pck == req_pck)
585 goto found;
586 }
587 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200588 }
589
590found:
591 if (!match) {
592 if (min_fck_per_pck) {
593 DSSERR("Could not find suitable clock settings.\n"
594 "Turning FCK/PCK constraint off and"
595 "trying again.\n");
596 min_fck_per_pck = 0;
597 goto retry;
598 }
599
600 DSSERR("Could not find suitable clock settings.\n");
601
602 return -EINVAL;
603 }
604
605 if (dss_cinfo)
606 *dss_cinfo = best_dss;
607 if (dispc_cinfo)
608 *dispc_cinfo = best_dispc;
609
610 dss.cache_req_pck = req_pck;
611 dss.cache_prate = prate;
612 dss.cache_dss_cinfo = best_dss;
613 dss.cache_dispc_cinfo = best_dispc;
614
615 return 0;
616}
617
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200618void dss_set_venc_output(enum omap_dss_venc_type type)
619{
620 int l = 0;
621
622 if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
623 l = 0;
624 else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
625 l = 1;
626 else
627 BUG();
628
629 /* venc out selection. 0 = comp, 1 = svideo */
630 REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
631}
632
633void dss_set_dac_pwrdn_bgz(bool enable)
634{
635 REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
636}
637
Mythri P K7ed024a2011-03-09 16:31:38 +0530638void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select hdmi)
639{
640 REG_FLD_MOD(DSS_CONTROL, hdmi, 15, 15); /* VENC_HDMI_SWITCH */
641}
642
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300643enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
644{
645 enum omap_display_type displays;
646
647 displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
648 if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
649 return DSS_VENC_TV_CLK;
650
651 return REG_GET(DSS_CONTROL, 15, 15);
652}
653
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000654static int dss_get_clocks(void)
655{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300656 struct clk *clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000657 int r;
658
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300659 clk = clk_get(&dss.pdev->dev, "fck");
660 if (IS_ERR(clk)) {
661 DSSERR("can't get clock fck\n");
662 r = PTR_ERR(clk);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000663 goto err;
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600664 }
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000665
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300666 dss.dss_clk = clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000667
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300668 if (cpu_is_omap34xx()) {
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300669 clk = clk_get(NULL, "dpll4_m4_ck");
670 if (IS_ERR(clk)) {
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300671 DSSERR("Failed to get dpll4_m4_ck\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300672 r = PTR_ERR(clk);
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300673 goto err;
674 }
675 } else if (cpu_is_omap44xx()) {
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300676 clk = clk_get(NULL, "dpll_per_m5x2_ck");
677 if (IS_ERR(clk)) {
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300678 DSSERR("Failed to get dpll_per_m5x2_ck\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300679 r = PTR_ERR(clk);
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300680 goto err;
681 }
682 } else { /* omap24xx */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300683 clk = NULL;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300684 }
685
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300686 dss.dpll4_m4_ck = clk;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300687
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000688 return 0;
689
690err:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300691 if (dss.dss_clk)
692 clk_put(dss.dss_clk);
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300693 if (dss.dpll4_m4_ck)
694 clk_put(dss.dpll4_m4_ck);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000695
696 return r;
697}
698
699static void dss_put_clocks(void)
700{
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300701 if (dss.dpll4_m4_ck)
702 clk_put(dss.dpll4_m4_ck);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300703 clk_put(dss.dss_clk);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000704}
705
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300706int dss_runtime_get(void)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000707{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300708 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000709
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300710 DSSDBG("dss_runtime_get\n");
711
712 r = pm_runtime_get_sync(&dss.pdev->dev);
713 WARN_ON(r < 0);
714 return r < 0 ? r : 0;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000715}
716
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300717void dss_runtime_put(void)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000718{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300719 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000720
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300721 DSSDBG("dss_runtime_put\n");
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000722
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300723 r = pm_runtime_put(&dss.pdev->dev);
724 WARN_ON(r < 0);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000725}
726
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000727/* DEBUGFS */
728#if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
729void dss_debug_dump_clocks(struct seq_file *s)
730{
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000731 dss_dump_clocks(s);
732 dispc_dump_clocks(s);
733#ifdef CONFIG_OMAP2_DSS_DSI
734 dsi_dump_clocks(s);
735#endif
736}
737#endif
738
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000739/* DSS HW IP initialisation */
740static int omap_dsshw_probe(struct platform_device *pdev)
741{
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300742 struct resource *dss_mem;
743 u32 rev;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000744 int r;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000745
746 dss.pdev = pdev;
747
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300748 dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
749 if (!dss_mem) {
750 DSSERR("can't get IORESOURCE_MEM DSS\n");
751 r = -EINVAL;
752 goto err_ioremap;
753 }
754 dss.base = ioremap(dss_mem->start, resource_size(dss_mem));
755 if (!dss.base) {
756 DSSERR("can't ioremap DSS\n");
757 r = -ENOMEM;
758 goto err_ioremap;
759 }
760
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000761 r = dss_get_clocks();
762 if (r)
763 goto err_clocks;
764
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300765 pm_runtime_enable(&pdev->dev);
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300766
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300767 r = dss_runtime_get();
768 if (r)
769 goto err_runtime_get;
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300770
771 /* Select DPLL */
772 REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
773
774#ifdef CONFIG_OMAP2_DSS_VENC
775 REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
776 REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
777 REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
778#endif
779 dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
780 dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
781 dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK;
782 dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
783 dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000784
Tomi Valkeinen587b5e82011-03-02 12:47:54 +0200785 r = dpi_init();
786 if (r) {
787 DSSERR("Failed to initialize DPI\n");
788 goto err_dpi;
789 }
790
791 r = sdi_init();
792 if (r) {
793 DSSERR("Failed to initialize SDI\n");
794 goto err_sdi;
795 }
796
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300797 rev = dss_read_reg(DSS_REVISION);
798 printk(KERN_INFO "OMAP DSS rev %d.%d\n",
799 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
800
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300801 dss_runtime_put();
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300802
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000803 return 0;
Tomi Valkeinen587b5e82011-03-02 12:47:54 +0200804err_sdi:
805 dpi_exit();
806err_dpi:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300807 dss_runtime_put();
808err_runtime_get:
809 pm_runtime_disable(&pdev->dev);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000810 dss_put_clocks();
811err_clocks:
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300812 iounmap(dss.base);
813err_ioremap:
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000814 return r;
815}
816
817static int omap_dsshw_remove(struct platform_device *pdev)
818{
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300819 dpi_exit();
820 sdi_exit();
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000821
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300822 iounmap(dss.base);
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000823
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300824 pm_runtime_disable(&pdev->dev);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000825
826 dss_put_clocks();
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300827
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000828 return 0;
829}
830
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300831static int dss_runtime_suspend(struct device *dev)
832{
833 dss_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300834 return 0;
835}
836
837static int dss_runtime_resume(struct device *dev)
838{
Tomi Valkeinen39020712011-05-26 14:54:05 +0300839 dss_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300840 return 0;
841}
842
843static const struct dev_pm_ops dss_pm_ops = {
844 .runtime_suspend = dss_runtime_suspend,
845 .runtime_resume = dss_runtime_resume,
846};
847
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000848static struct platform_driver omap_dsshw_driver = {
849 .probe = omap_dsshw_probe,
850 .remove = omap_dsshw_remove,
851 .driver = {
852 .name = "omapdss_dss",
853 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300854 .pm = &dss_pm_ops,
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000855 },
856};
857
858int dss_init_platform_driver(void)
859{
860 return platform_driver_register(&omap_dsshw_driver);
861}
862
863void dss_uninit_platform_driver(void)
864{
865 return platform_driver_unregister(&omap_dsshw_driver);
866}