blob: a4435f5e3be910447f9168b4708d19140f3c1f4f [file] [log] [blame]
Xiubo Li43550822013-12-17 11:24:38 +08001/*
2 * Freescale ALSA SoC Digital Audio Interface (SAI) driver.
3 *
Zidan Wangc3ecef22015-05-11 18:24:41 +08004 * Copyright 2012-2015 Freescale Semiconductor, Inc.
Xiubo Li43550822013-12-17 11:24:38 +08005 *
6 * This program is free software, you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation, either version 2 of the License, or(at your
9 * option) any later version.
10 *
11 */
12
13#include <linux/clk.h>
14#include <linux/delay.h>
15#include <linux/dmaengine.h>
16#include <linux/module.h>
17#include <linux/of_address.h>
Xiubo Li78957fc2014-02-08 14:38:28 +080018#include <linux/regmap.h>
Xiubo Li43550822013-12-17 11:24:38 +080019#include <linux/slab.h>
20#include <sound/core.h>
21#include <sound/dmaengine_pcm.h>
22#include <sound/pcm_params.h>
23
24#include "fsl_sai.h"
Nicolin Chenc7540642014-04-01 19:34:09 +080025#include "imx-pcm.h"
Xiubo Li43550822013-12-17 11:24:38 +080026
Nicolin Chene2681a12014-03-27 19:06:59 +080027#define FSL_SAI_FLAGS (FSL_SAI_CSR_SEIE |\
28 FSL_SAI_CSR_FEIE)
29
Lars-Peter Clausen444c37ae2015-10-22 10:43:23 +020030static const unsigned int fsl_sai_rates[] = {
Zidan Wangc5f48232015-05-11 18:24:43 +080031 8000, 11025, 12000, 16000, 22050,
32 24000, 32000, 44100, 48000, 64000,
33 88200, 96000, 176400, 192000
34};
35
Lars-Peter Clausen444c37ae2015-10-22 10:43:23 +020036static const struct snd_pcm_hw_constraint_list fsl_sai_rate_constraints = {
Zidan Wangc5f48232015-05-11 18:24:43 +080037 .count = ARRAY_SIZE(fsl_sai_rates),
38 .list = fsl_sai_rates,
39};
40
Nicolin Chene2681a12014-03-27 19:06:59 +080041static irqreturn_t fsl_sai_isr(int irq, void *devid)
42{
43 struct fsl_sai *sai = (struct fsl_sai *)devid;
44 struct device *dev = &sai->pdev->dev;
Nicolin Chen413312a2014-03-28 19:39:25 +080045 u32 flags, xcsr, mask;
46 bool irq_none = true;
Nicolin Chene2681a12014-03-27 19:06:59 +080047
Nicolin Chen413312a2014-03-28 19:39:25 +080048 /*
49 * Both IRQ status bits and IRQ mask bits are in the xCSR but
50 * different shifts. And we here create a mask only for those
51 * IRQs that we activated.
52 */
Nicolin Chene2681a12014-03-27 19:06:59 +080053 mask = (FSL_SAI_FLAGS >> FSL_SAI_CSR_xIE_SHIFT) << FSL_SAI_CSR_xF_SHIFT;
54
55 /* Tx IRQ */
56 regmap_read(sai->regmap, FSL_SAI_TCSR, &xcsr);
Nicolin Chen413312a2014-03-28 19:39:25 +080057 flags = xcsr & mask;
Nicolin Chene2681a12014-03-27 19:06:59 +080058
Nicolin Chen413312a2014-03-28 19:39:25 +080059 if (flags)
60 irq_none = false;
61 else
62 goto irq_rx;
63
64 if (flags & FSL_SAI_CSR_WSF)
Nicolin Chene2681a12014-03-27 19:06:59 +080065 dev_dbg(dev, "isr: Start of Tx word detected\n");
66
Nicolin Chen413312a2014-03-28 19:39:25 +080067 if (flags & FSL_SAI_CSR_SEF)
Nicolin Chene2681a12014-03-27 19:06:59 +080068 dev_warn(dev, "isr: Tx Frame sync error detected\n");
69
Nicolin Chen413312a2014-03-28 19:39:25 +080070 if (flags & FSL_SAI_CSR_FEF) {
Nicolin Chene2681a12014-03-27 19:06:59 +080071 dev_warn(dev, "isr: Transmit underrun detected\n");
72 /* FIFO reset for safety */
73 xcsr |= FSL_SAI_CSR_FR;
74 }
75
Nicolin Chen413312a2014-03-28 19:39:25 +080076 if (flags & FSL_SAI_CSR_FWF)
Nicolin Chene2681a12014-03-27 19:06:59 +080077 dev_dbg(dev, "isr: Enabled transmit FIFO is empty\n");
78
Nicolin Chen413312a2014-03-28 19:39:25 +080079 if (flags & FSL_SAI_CSR_FRF)
Nicolin Chene2681a12014-03-27 19:06:59 +080080 dev_dbg(dev, "isr: Transmit FIFO watermark has been reached\n");
81
Nicolin Chen413312a2014-03-28 19:39:25 +080082 flags &= FSL_SAI_CSR_xF_W_MASK;
83 xcsr &= ~FSL_SAI_CSR_xF_MASK;
Nicolin Chene2681a12014-03-27 19:06:59 +080084
Nicolin Chen413312a2014-03-28 19:39:25 +080085 if (flags)
86 regmap_write(sai->regmap, FSL_SAI_TCSR, flags | xcsr);
87
88irq_rx:
Nicolin Chene2681a12014-03-27 19:06:59 +080089 /* Rx IRQ */
90 regmap_read(sai->regmap, FSL_SAI_RCSR, &xcsr);
Nicolin Chen413312a2014-03-28 19:39:25 +080091 flags = xcsr & mask;
Nicolin Chene2681a12014-03-27 19:06:59 +080092
Nicolin Chen413312a2014-03-28 19:39:25 +080093 if (flags)
94 irq_none = false;
95 else
96 goto out;
97
98 if (flags & FSL_SAI_CSR_WSF)
Nicolin Chene2681a12014-03-27 19:06:59 +080099 dev_dbg(dev, "isr: Start of Rx word detected\n");
100
Nicolin Chen413312a2014-03-28 19:39:25 +0800101 if (flags & FSL_SAI_CSR_SEF)
Nicolin Chene2681a12014-03-27 19:06:59 +0800102 dev_warn(dev, "isr: Rx Frame sync error detected\n");
103
Nicolin Chen413312a2014-03-28 19:39:25 +0800104 if (flags & FSL_SAI_CSR_FEF) {
Nicolin Chene2681a12014-03-27 19:06:59 +0800105 dev_warn(dev, "isr: Receive overflow detected\n");
106 /* FIFO reset for safety */
107 xcsr |= FSL_SAI_CSR_FR;
108 }
109
Nicolin Chen413312a2014-03-28 19:39:25 +0800110 if (flags & FSL_SAI_CSR_FWF)
Nicolin Chene2681a12014-03-27 19:06:59 +0800111 dev_dbg(dev, "isr: Enabled receive FIFO is full\n");
112
Nicolin Chen413312a2014-03-28 19:39:25 +0800113 if (flags & FSL_SAI_CSR_FRF)
Nicolin Chene2681a12014-03-27 19:06:59 +0800114 dev_dbg(dev, "isr: Receive FIFO watermark has been reached\n");
115
Nicolin Chen413312a2014-03-28 19:39:25 +0800116 flags &= FSL_SAI_CSR_xF_W_MASK;
117 xcsr &= ~FSL_SAI_CSR_xF_MASK;
Nicolin Chene2681a12014-03-27 19:06:59 +0800118
Nicolin Chen413312a2014-03-28 19:39:25 +0800119 if (flags)
Nicolin Chen4800f882014-07-17 21:21:38 +0800120 regmap_write(sai->regmap, FSL_SAI_RCSR, flags | xcsr);
Nicolin Chen413312a2014-03-28 19:39:25 +0800121
122out:
123 if (irq_none)
124 return IRQ_NONE;
125 else
126 return IRQ_HANDLED;
Nicolin Chene2681a12014-03-27 19:06:59 +0800127}
128
Xiubo Li43550822013-12-17 11:24:38 +0800129static int fsl_sai_set_dai_sysclk_tr(struct snd_soc_dai *cpu_dai,
130 int clk_id, unsigned int freq, int fsl_dir)
131{
Xiubo Li43550822013-12-17 11:24:38 +0800132 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
Nicolin Chen2a266f82014-04-11 18:30:09 +0800133 bool tx = fsl_dir == FSL_FMT_TRANSMITTER;
134 u32 val_cr2 = 0;
Xiubo Li633ff8f2014-01-08 16:13:05 +0800135
Xiubo Li43550822013-12-17 11:24:38 +0800136 switch (clk_id) {
137 case FSL_SAI_CLK_BUS:
Xiubo Li43550822013-12-17 11:24:38 +0800138 val_cr2 |= FSL_SAI_CR2_MSEL_BUS;
139 break;
140 case FSL_SAI_CLK_MAST1:
Xiubo Li43550822013-12-17 11:24:38 +0800141 val_cr2 |= FSL_SAI_CR2_MSEL_MCLK1;
142 break;
143 case FSL_SAI_CLK_MAST2:
Xiubo Li43550822013-12-17 11:24:38 +0800144 val_cr2 |= FSL_SAI_CR2_MSEL_MCLK2;
145 break;
146 case FSL_SAI_CLK_MAST3:
Xiubo Li43550822013-12-17 11:24:38 +0800147 val_cr2 |= FSL_SAI_CR2_MSEL_MCLK3;
148 break;
149 default:
150 return -EINVAL;
151 }
Xiubo Li633ff8f2014-01-08 16:13:05 +0800152
Nicolin Chen2a266f82014-04-11 18:30:09 +0800153 regmap_update_bits(sai->regmap, FSL_SAI_xCR2(tx),
154 FSL_SAI_CR2_MSEL_MASK, val_cr2);
Xiubo Li43550822013-12-17 11:24:38 +0800155
156 return 0;
157}
158
159static int fsl_sai_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
160 int clk_id, unsigned int freq, int dir)
161{
Nicolin Chen4e3a99f2013-12-20 16:41:05 +0800162 int ret;
Xiubo Li43550822013-12-17 11:24:38 +0800163
164 if (dir == SND_SOC_CLOCK_IN)
165 return 0;
166
Xiubo Li43550822013-12-17 11:24:38 +0800167 ret = fsl_sai_set_dai_sysclk_tr(cpu_dai, clk_id, freq,
168 FSL_FMT_TRANSMITTER);
169 if (ret) {
Nicolin Chen190af122013-12-20 16:41:04 +0800170 dev_err(cpu_dai->dev, "Cannot set tx sysclk: %d\n", ret);
Xiubo Li78957fc2014-02-08 14:38:28 +0800171 return ret;
Xiubo Li43550822013-12-17 11:24:38 +0800172 }
173
174 ret = fsl_sai_set_dai_sysclk_tr(cpu_dai, clk_id, freq,
175 FSL_FMT_RECEIVER);
Xiubo Li78957fc2014-02-08 14:38:28 +0800176 if (ret)
Nicolin Chen190af122013-12-20 16:41:04 +0800177 dev_err(cpu_dai->dev, "Cannot set rx sysclk: %d\n", ret);
Xiubo Li43550822013-12-17 11:24:38 +0800178
Nicolin Chen1fb2d9d2013-12-20 16:41:00 +0800179 return ret;
Xiubo Li43550822013-12-17 11:24:38 +0800180}
181
182static int fsl_sai_set_dai_fmt_tr(struct snd_soc_dai *cpu_dai,
183 unsigned int fmt, int fsl_dir)
184{
Xiubo Li43550822013-12-17 11:24:38 +0800185 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
Nicolin Chen2a266f82014-04-11 18:30:09 +0800186 bool tx = fsl_dir == FSL_FMT_TRANSMITTER;
187 u32 val_cr2 = 0, val_cr4 = 0;
Xiubo Li43550822013-12-17 11:24:38 +0800188
Xiubo Lieadb0012014-08-29 15:12:12 +0800189 if (!sai->is_lsb_first)
Xiubo Li72aa62b2013-12-31 15:33:22 +0800190 val_cr4 |= FSL_SAI_CR4_MF;
Xiubo Li43550822013-12-17 11:24:38 +0800191
Xiubo Li13cde092014-02-25 17:54:51 +0800192 /* DAI mode */
Xiubo Li43550822013-12-17 11:24:38 +0800193 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
194 case SND_SOC_DAIFMT_I2S:
Xiubo Lia3f7dcc2014-02-27 08:45:01 +0800195 /*
196 * Frame low, 1clk before data, one word length for frame sync,
197 * frame sync starts one serial clock cycle earlier,
198 * that is, together with the last bit of the previous
199 * data word.
200 */
Nicolin Chenef33bc32014-04-04 15:09:47 +0800201 val_cr2 |= FSL_SAI_CR2_BCP;
Xiubo Li13cde092014-02-25 17:54:51 +0800202 val_cr4 |= FSL_SAI_CR4_FSE | FSL_SAI_CR4_FSP;
Xiubo Li43550822013-12-17 11:24:38 +0800203 break;
Xiubo Li13cde092014-02-25 17:54:51 +0800204 case SND_SOC_DAIFMT_LEFT_J:
Xiubo Lia3f7dcc2014-02-27 08:45:01 +0800205 /*
206 * Frame high, one word length for frame sync,
207 * frame sync asserts with the first bit of the frame.
208 */
Nicolin Chenef33bc32014-04-04 15:09:47 +0800209 val_cr2 |= FSL_SAI_CR2_BCP;
Xiubo Li13cde092014-02-25 17:54:51 +0800210 break;
Xiubo Lia3f7dcc2014-02-27 08:45:01 +0800211 case SND_SOC_DAIFMT_DSP_A:
212 /*
213 * Frame high, 1clk before data, one bit for frame sync,
214 * frame sync starts one serial clock cycle earlier,
215 * that is, together with the last bit of the previous
216 * data word.
217 */
Nicolin Chenef33bc32014-04-04 15:09:47 +0800218 val_cr2 |= FSL_SAI_CR2_BCP;
Xiubo Lia3f7dcc2014-02-27 08:45:01 +0800219 val_cr4 |= FSL_SAI_CR4_FSE;
220 sai->is_dsp_mode = true;
221 break;
222 case SND_SOC_DAIFMT_DSP_B:
223 /*
224 * Frame high, one bit for frame sync,
225 * frame sync asserts with the first bit of the frame.
226 */
Nicolin Chenef33bc32014-04-04 15:09:47 +0800227 val_cr2 |= FSL_SAI_CR2_BCP;
Xiubo Lia3f7dcc2014-02-27 08:45:01 +0800228 sai->is_dsp_mode = true;
229 break;
Xiubo Li13cde092014-02-25 17:54:51 +0800230 case SND_SOC_DAIFMT_RIGHT_J:
231 /* To be done */
Xiubo Li43550822013-12-17 11:24:38 +0800232 default:
233 return -EINVAL;
234 }
235
Xiubo Li13cde092014-02-25 17:54:51 +0800236 /* DAI clock inversion */
Xiubo Li43550822013-12-17 11:24:38 +0800237 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
238 case SND_SOC_DAIFMT_IB_IF:
Xiubo Li13cde092014-02-25 17:54:51 +0800239 /* Invert both clocks */
240 val_cr2 ^= FSL_SAI_CR2_BCP;
241 val_cr4 ^= FSL_SAI_CR4_FSP;
Xiubo Li43550822013-12-17 11:24:38 +0800242 break;
243 case SND_SOC_DAIFMT_IB_NF:
Xiubo Li13cde092014-02-25 17:54:51 +0800244 /* Invert bit clock */
245 val_cr2 ^= FSL_SAI_CR2_BCP;
Xiubo Li43550822013-12-17 11:24:38 +0800246 break;
247 case SND_SOC_DAIFMT_NB_IF:
Xiubo Li13cde092014-02-25 17:54:51 +0800248 /* Invert frame clock */
249 val_cr4 ^= FSL_SAI_CR4_FSP;
Xiubo Li43550822013-12-17 11:24:38 +0800250 break;
251 case SND_SOC_DAIFMT_NB_NF:
Xiubo Li13cde092014-02-25 17:54:51 +0800252 /* Nothing to do for both normal cases */
Xiubo Li43550822013-12-17 11:24:38 +0800253 break;
254 default:
255 return -EINVAL;
256 }
257
Xiubo Li13cde092014-02-25 17:54:51 +0800258 /* DAI clock master masks */
Xiubo Li43550822013-12-17 11:24:38 +0800259 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
260 case SND_SOC_DAIFMT_CBS_CFS:
261 val_cr2 |= FSL_SAI_CR2_BCD_MSTR;
262 val_cr4 |= FSL_SAI_CR4_FSD_MSTR;
263 break;
264 case SND_SOC_DAIFMT_CBM_CFM:
Zidan Wangc3ecef22015-05-11 18:24:41 +0800265 sai->is_slave_mode = true;
Xiubo Li43550822013-12-17 11:24:38 +0800266 break;
Xiubo Li13cde092014-02-25 17:54:51 +0800267 case SND_SOC_DAIFMT_CBS_CFM:
268 val_cr2 |= FSL_SAI_CR2_BCD_MSTR;
Xiubo Li13cde092014-02-25 17:54:51 +0800269 break;
270 case SND_SOC_DAIFMT_CBM_CFS:
Xiubo Li13cde092014-02-25 17:54:51 +0800271 val_cr4 |= FSL_SAI_CR4_FSD_MSTR;
Zidan Wangc3ecef22015-05-11 18:24:41 +0800272 sai->is_slave_mode = true;
Xiubo Li13cde092014-02-25 17:54:51 +0800273 break;
Xiubo Li43550822013-12-17 11:24:38 +0800274 default:
275 return -EINVAL;
276 }
277
Nicolin Chen2a266f82014-04-11 18:30:09 +0800278 regmap_update_bits(sai->regmap, FSL_SAI_xCR2(tx),
279 FSL_SAI_CR2_BCP | FSL_SAI_CR2_BCD_MSTR, val_cr2);
280 regmap_update_bits(sai->regmap, FSL_SAI_xCR4(tx),
281 FSL_SAI_CR4_MF | FSL_SAI_CR4_FSE |
282 FSL_SAI_CR4_FSP | FSL_SAI_CR4_FSD_MSTR, val_cr4);
Xiubo Li43550822013-12-17 11:24:38 +0800283
284 return 0;
285}
286
287static int fsl_sai_set_dai_fmt(struct snd_soc_dai *cpu_dai, unsigned int fmt)
288{
Nicolin Chen4e3a99f2013-12-20 16:41:05 +0800289 int ret;
Xiubo Li43550822013-12-17 11:24:38 +0800290
Xiubo Li43550822013-12-17 11:24:38 +0800291 ret = fsl_sai_set_dai_fmt_tr(cpu_dai, fmt, FSL_FMT_TRANSMITTER);
292 if (ret) {
Nicolin Chen190af122013-12-20 16:41:04 +0800293 dev_err(cpu_dai->dev, "Cannot set tx format: %d\n", ret);
Xiubo Li78957fc2014-02-08 14:38:28 +0800294 return ret;
Xiubo Li43550822013-12-17 11:24:38 +0800295 }
296
297 ret = fsl_sai_set_dai_fmt_tr(cpu_dai, fmt, FSL_FMT_RECEIVER);
Xiubo Li78957fc2014-02-08 14:38:28 +0800298 if (ret)
Nicolin Chen190af122013-12-20 16:41:04 +0800299 dev_err(cpu_dai->dev, "Cannot set rx format: %d\n", ret);
Xiubo Li43550822013-12-17 11:24:38 +0800300
Nicolin Chen1fb2d9d2013-12-20 16:41:00 +0800301 return ret;
Xiubo Li43550822013-12-17 11:24:38 +0800302}
303
Zidan Wangc3ecef22015-05-11 18:24:41 +0800304static int fsl_sai_set_bclk(struct snd_soc_dai *dai, bool tx, u32 freq)
305{
306 struct fsl_sai *sai = snd_soc_dai_get_drvdata(dai);
307 unsigned long clk_rate;
308 u32 savediv = 0, ratio, savesub = freq;
309 u32 id;
310 int ret = 0;
311
312 /* Don't apply to slave mode */
313 if (sai->is_slave_mode)
314 return 0;
315
316 for (id = 0; id < FSL_SAI_MCLK_MAX; id++) {
317 clk_rate = clk_get_rate(sai->mclk_clk[id]);
318 if (!clk_rate)
319 continue;
320
321 ratio = clk_rate / freq;
322
323 ret = clk_rate - ratio * freq;
324
325 /*
326 * Drop the source that can not be
327 * divided into the required rate.
328 */
329 if (ret != 0 && clk_rate / ret < 1000)
330 continue;
331
332 dev_dbg(dai->dev,
333 "ratio %d for freq %dHz based on clock %ldHz\n",
334 ratio, freq, clk_rate);
335
336 if (ratio % 2 == 0 && ratio >= 2 && ratio <= 512)
337 ratio /= 2;
338 else
339 continue;
340
341 if (ret < savesub) {
342 savediv = ratio;
343 sai->mclk_id[tx] = id;
344 savesub = ret;
345 }
346
347 if (ret == 0)
348 break;
349 }
350
351 if (savediv == 0) {
352 dev_err(dai->dev, "failed to derive required %cx rate: %d\n",
353 tx ? 'T' : 'R', freq);
354 return -EINVAL;
355 }
356
357 if ((tx && sai->synchronous[TX]) || (!tx && !sai->synchronous[RX])) {
358 regmap_update_bits(sai->regmap, FSL_SAI_RCR2,
359 FSL_SAI_CR2_MSEL_MASK,
360 FSL_SAI_CR2_MSEL(sai->mclk_id[tx]));
361 regmap_update_bits(sai->regmap, FSL_SAI_RCR2,
362 FSL_SAI_CR2_DIV_MASK, savediv - 1);
363 } else {
364 regmap_update_bits(sai->regmap, FSL_SAI_TCR2,
365 FSL_SAI_CR2_MSEL_MASK,
366 FSL_SAI_CR2_MSEL(sai->mclk_id[tx]));
367 regmap_update_bits(sai->regmap, FSL_SAI_TCR2,
368 FSL_SAI_CR2_DIV_MASK, savediv - 1);
369 }
370
371 dev_dbg(dai->dev, "best fit: clock id=%d, div=%d, deviation =%d\n",
372 sai->mclk_id[tx], savediv, savesub);
373
374 return 0;
375}
376
Xiubo Li43550822013-12-17 11:24:38 +0800377static int fsl_sai_hw_params(struct snd_pcm_substream *substream,
378 struct snd_pcm_hw_params *params,
379 struct snd_soc_dai *cpu_dai)
380{
Nicolin Chen4e3a99f2013-12-20 16:41:05 +0800381 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
Nicolin Chen2a266f82014-04-11 18:30:09 +0800382 bool tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
Xiubo Li43550822013-12-17 11:24:38 +0800383 unsigned int channels = params_channels(params);
Nicolin Chen1d700302013-12-20 16:41:01 +0800384 u32 word_width = snd_pcm_format_width(params_format(params));
Nicolin Chen2a266f82014-04-11 18:30:09 +0800385 u32 val_cr4 = 0, val_cr5 = 0;
Zidan Wangc3ecef22015-05-11 18:24:41 +0800386 int ret;
387
388 if (!sai->is_slave_mode) {
389 ret = fsl_sai_set_bclk(cpu_dai, tx,
390 2 * word_width * params_rate(params));
391 if (ret)
392 return ret;
393
394 /* Do not enable the clock if it is already enabled */
395 if (!(sai->mclk_streams & BIT(substream->stream))) {
396 ret = clk_prepare_enable(sai->mclk_clk[sai->mclk_id[tx]]);
397 if (ret)
398 return ret;
399
400 sai->mclk_streams |= BIT(substream->stream);
401 }
402
403 }
Xiubo Li43550822013-12-17 11:24:38 +0800404
Xiubo Lia3f7dcc2014-02-27 08:45:01 +0800405 if (!sai->is_dsp_mode)
406 val_cr4 |= FSL_SAI_CR4_SYWD(word_width);
407
Xiubo Li43550822013-12-17 11:24:38 +0800408 val_cr5 |= FSL_SAI_CR5_WNW(word_width);
409 val_cr5 |= FSL_SAI_CR5_W0W(word_width);
410
Xiubo Lieadb0012014-08-29 15:12:12 +0800411 if (sai->is_lsb_first)
Xiubo Li43550822013-12-17 11:24:38 +0800412 val_cr5 |= FSL_SAI_CR5_FBT(0);
Xiubo Li72aa62b2013-12-31 15:33:22 +0800413 else
414 val_cr5 |= FSL_SAI_CR5_FBT(word_width - 1);
Xiubo Li43550822013-12-17 11:24:38 +0800415
416 val_cr4 |= FSL_SAI_CR4_FRSZ(channels);
Xiubo Li43550822013-12-17 11:24:38 +0800417
Nicolin Chen2a266f82014-04-11 18:30:09 +0800418 regmap_update_bits(sai->regmap, FSL_SAI_xCR4(tx),
419 FSL_SAI_CR4_SYWD_MASK | FSL_SAI_CR4_FRSZ_MASK,
420 val_cr4);
421 regmap_update_bits(sai->regmap, FSL_SAI_xCR5(tx),
422 FSL_SAI_CR5_WNW_MASK | FSL_SAI_CR5_W0W_MASK |
423 FSL_SAI_CR5_FBT_MASK, val_cr5);
424 regmap_write(sai->regmap, FSL_SAI_xMR(tx), ~0UL - ((1 << channels) - 1));
Xiubo Li43550822013-12-17 11:24:38 +0800425
426 return 0;
427}
428
Zidan Wangc3ecef22015-05-11 18:24:41 +0800429static int fsl_sai_hw_free(struct snd_pcm_substream *substream,
430 struct snd_soc_dai *cpu_dai)
431{
432 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
433 bool tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
434
435 if (!sai->is_slave_mode &&
436 sai->mclk_streams & BIT(substream->stream)) {
437 clk_disable_unprepare(sai->mclk_clk[sai->mclk_id[tx]]);
438 sai->mclk_streams &= ~BIT(substream->stream);
439 }
440
441 return 0;
442}
443
444
Xiubo Li43550822013-12-17 11:24:38 +0800445static int fsl_sai_trigger(struct snd_pcm_substream *substream, int cmd,
446 struct snd_soc_dai *cpu_dai)
447{
448 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
Nicolin Chene6b39842014-04-01 11:17:06 +0800449 bool tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
Nicolin Chenc44b56a2014-07-23 19:23:39 +0800450 u32 xcsr, count = 100;
Xiubo Li496a39d2013-12-31 15:33:21 +0800451
Xiubo Lia3f7dcc2014-02-27 08:45:01 +0800452 /*
Nicolin Chen08fdf652014-08-05 15:32:05 +0800453 * Asynchronous mode: Clear SYNC for both Tx and Rx.
454 * Rx sync with Tx clocks: Clear SYNC for Tx, set it for Rx.
455 * Tx sync with Rx clocks: Clear SYNC for Rx, set it for Tx.
Xiubo Lia3f7dcc2014-02-27 08:45:01 +0800456 */
Nicolin Chen855675f2014-08-04 15:07:25 +0800457 regmap_update_bits(sai->regmap, FSL_SAI_TCR2, FSL_SAI_CR2_SYNC, 0);
Xiubo Li78957fc2014-02-08 14:38:28 +0800458 regmap_update_bits(sai->regmap, FSL_SAI_RCR2, FSL_SAI_CR2_SYNC,
Nicolin Chen08fdf652014-08-05 15:32:05 +0800459 sai->synchronous[RX] ? FSL_SAI_CR2_SYNC : 0);
Xiubo Li496a39d2013-12-31 15:33:21 +0800460
Xiubo Lia3f7dcc2014-02-27 08:45:01 +0800461 /*
462 * It is recommended that the transmitter is the last enabled
463 * and the first disabled.
464 */
Xiubo Li43550822013-12-17 11:24:38 +0800465 switch (cmd) {
466 case SNDRV_PCM_TRIGGER_START:
467 case SNDRV_PCM_TRIGGER_RESUME:
468 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Nicolin Chena3fdc672014-07-23 19:23:40 +0800469 regmap_update_bits(sai->regmap, FSL_SAI_xCSR(tx),
470 FSL_SAI_CSR_FRDE, FSL_SAI_CSR_FRDE);
471
Nicolin Chenf4075a82014-07-23 19:23:38 +0800472 regmap_update_bits(sai->regmap, FSL_SAI_RCSR,
473 FSL_SAI_CSR_TERE, FSL_SAI_CSR_TERE);
474 regmap_update_bits(sai->regmap, FSL_SAI_TCSR,
475 FSL_SAI_CSR_TERE, FSL_SAI_CSR_TERE);
Xiubo Lie5d0fa92013-12-25 12:40:04 +0800476
Nicolin Chene6b39842014-04-01 11:17:06 +0800477 regmap_update_bits(sai->regmap, FSL_SAI_xCSR(tx),
Nicolin Chen8abba5d2014-04-01 11:17:07 +0800478 FSL_SAI_CSR_xIE_MASK, FSL_SAI_FLAGS);
Xiubo Li43550822013-12-17 11:24:38 +0800479 break;
Xiubo Li43550822013-12-17 11:24:38 +0800480 case SNDRV_PCM_TRIGGER_STOP:
481 case SNDRV_PCM_TRIGGER_SUSPEND:
482 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Nicolin Chene6b39842014-04-01 11:17:06 +0800483 regmap_update_bits(sai->regmap, FSL_SAI_xCSR(tx),
484 FSL_SAI_CSR_FRDE, 0);
Nicolin Chen8abba5d2014-04-01 11:17:07 +0800485 regmap_update_bits(sai->regmap, FSL_SAI_xCSR(tx),
486 FSL_SAI_CSR_xIE_MASK, 0);
Xiubo Lie5d0fa92013-12-25 12:40:04 +0800487
Nicolin Chenf84526c2014-04-11 22:10:00 +0800488 /* Check if the opposite FRDE is also disabled */
Nicolin Chenf4075a82014-07-23 19:23:38 +0800489 regmap_read(sai->regmap, FSL_SAI_xCSR(!tx), &xcsr);
490 if (!(xcsr & FSL_SAI_CSR_FRDE)) {
Nicolin Cheneff952b2014-07-17 21:21:37 +0800491 /* Disable both directions and reset their FIFOs */
Nicolin Chene6b39842014-04-01 11:17:06 +0800492 regmap_update_bits(sai->regmap, FSL_SAI_TCSR,
Nicolin Chenc44b56a2014-07-23 19:23:39 +0800493 FSL_SAI_CSR_TERE, 0);
Nicolin Chene6b39842014-04-01 11:17:06 +0800494 regmap_update_bits(sai->regmap, FSL_SAI_RCSR,
Nicolin Chenc44b56a2014-07-23 19:23:39 +0800495 FSL_SAI_CSR_TERE, 0);
496
497 /* TERE will remain set till the end of current frame */
498 do {
499 udelay(10);
500 regmap_read(sai->regmap, FSL_SAI_xCSR(tx), &xcsr);
501 } while (--count && xcsr & FSL_SAI_CSR_TERE);
502
503 regmap_update_bits(sai->regmap, FSL_SAI_TCSR,
504 FSL_SAI_CSR_FR, FSL_SAI_CSR_FR);
505 regmap_update_bits(sai->regmap, FSL_SAI_RCSR,
506 FSL_SAI_CSR_FR, FSL_SAI_CSR_FR);
Nicolin Chene6b39842014-04-01 11:17:06 +0800507 }
Xiubo Li43550822013-12-17 11:24:38 +0800508 break;
509 default:
510 return -EINVAL;
511 }
512
513 return 0;
514}
515
516static int fsl_sai_startup(struct snd_pcm_substream *substream,
517 struct snd_soc_dai *cpu_dai)
518{
Xiubo Li43550822013-12-17 11:24:38 +0800519 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
Nicolin Chen2a266f82014-04-11 18:30:09 +0800520 bool tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
Nicolin Chenca3e35c2014-04-10 23:26:15 +0800521 struct device *dev = &sai->pdev->dev;
Nicolin Chenca3e35c2014-04-10 23:26:15 +0800522 int ret;
523
524 ret = clk_prepare_enable(sai->bus_clk);
525 if (ret) {
526 dev_err(dev, "failed to enable bus clock: %d\n", ret);
527 return ret;
528 }
Xiubo Li43550822013-12-17 11:24:38 +0800529
Nicolin Chen2a266f82014-04-11 18:30:09 +0800530 regmap_update_bits(sai->regmap, FSL_SAI_xCR3(tx), FSL_SAI_CR3_TRCE,
Xiubo Li78957fc2014-02-08 14:38:28 +0800531 FSL_SAI_CR3_TRCE);
532
Zidan Wangc5f48232015-05-11 18:24:43 +0800533 ret = snd_pcm_hw_constraint_list(substream->runtime, 0,
534 SNDRV_PCM_HW_PARAM_RATE, &fsl_sai_rate_constraints);
535
536 return ret;
Xiubo Li43550822013-12-17 11:24:38 +0800537}
538
539static void fsl_sai_shutdown(struct snd_pcm_substream *substream,
540 struct snd_soc_dai *cpu_dai)
541{
542 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
Nicolin Chen2a266f82014-04-11 18:30:09 +0800543 bool tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
Xiubo Li43550822013-12-17 11:24:38 +0800544
Nicolin Chen2a266f82014-04-11 18:30:09 +0800545 regmap_update_bits(sai->regmap, FSL_SAI_xCR3(tx), FSL_SAI_CR3_TRCE, 0);
Nicolin Chenca3e35c2014-04-10 23:26:15 +0800546
547 clk_disable_unprepare(sai->bus_clk);
Xiubo Li43550822013-12-17 11:24:38 +0800548}
549
550static const struct snd_soc_dai_ops fsl_sai_pcm_dai_ops = {
551 .set_sysclk = fsl_sai_set_dai_sysclk,
552 .set_fmt = fsl_sai_set_dai_fmt,
553 .hw_params = fsl_sai_hw_params,
Zidan Wangc3ecef22015-05-11 18:24:41 +0800554 .hw_free = fsl_sai_hw_free,
Xiubo Li43550822013-12-17 11:24:38 +0800555 .trigger = fsl_sai_trigger,
556 .startup = fsl_sai_startup,
557 .shutdown = fsl_sai_shutdown,
558};
559
560static int fsl_sai_dai_probe(struct snd_soc_dai *cpu_dai)
561{
562 struct fsl_sai *sai = dev_get_drvdata(cpu_dai->dev);
Xiubo Lie6dc12d2013-12-25 11:20:14 +0800563
Nicolin Chen376d1a92014-08-05 17:20:21 +0800564 /* Software Reset for both Tx and Rx */
565 regmap_write(sai->regmap, FSL_SAI_TCSR, FSL_SAI_CSR_SR);
566 regmap_write(sai->regmap, FSL_SAI_RCSR, FSL_SAI_CSR_SR);
567 /* Clear SR bit to finish the reset */
568 regmap_write(sai->regmap, FSL_SAI_TCSR, 0);
569 regmap_write(sai->regmap, FSL_SAI_RCSR, 0);
570
Xiubo Li78957fc2014-02-08 14:38:28 +0800571 regmap_update_bits(sai->regmap, FSL_SAI_TCR1, FSL_SAI_CR1_RFW_MASK,
572 FSL_SAI_MAXBURST_TX * 2);
573 regmap_update_bits(sai->regmap, FSL_SAI_RCR1, FSL_SAI_CR1_RFW_MASK,
574 FSL_SAI_MAXBURST_RX - 1);
Xiubo Li43550822013-12-17 11:24:38 +0800575
Xiubo Lidd9f4062013-12-20 12:35:33 +0800576 snd_soc_dai_init_dma_data(cpu_dai, &sai->dma_params_tx,
577 &sai->dma_params_rx);
Xiubo Li43550822013-12-17 11:24:38 +0800578
579 snd_soc_dai_set_drvdata(cpu_dai, sai);
580
581 return 0;
582}
583
Xiubo Li43550822013-12-17 11:24:38 +0800584static struct snd_soc_dai_driver fsl_sai_dai = {
585 .probe = fsl_sai_dai_probe,
Xiubo Li43550822013-12-17 11:24:38 +0800586 .playback = {
Nicolin Chen20d5b762014-07-30 11:10:27 +0800587 .stream_name = "CPU-Playback",
Xiubo Li43550822013-12-17 11:24:38 +0800588 .channels_min = 1,
589 .channels_max = 2,
Zidan Wangc5f48232015-05-11 18:24:43 +0800590 .rate_min = 8000,
591 .rate_max = 192000,
592 .rates = SNDRV_PCM_RATE_KNOT,
Xiubo Li43550822013-12-17 11:24:38 +0800593 .formats = FSL_SAI_FORMATS,
594 },
595 .capture = {
Nicolin Chen20d5b762014-07-30 11:10:27 +0800596 .stream_name = "CPU-Capture",
Xiubo Li43550822013-12-17 11:24:38 +0800597 .channels_min = 1,
598 .channels_max = 2,
Zidan Wangc5f48232015-05-11 18:24:43 +0800599 .rate_min = 8000,
600 .rate_max = 192000,
601 .rates = SNDRV_PCM_RATE_KNOT,
Xiubo Li43550822013-12-17 11:24:38 +0800602 .formats = FSL_SAI_FORMATS,
603 },
604 .ops = &fsl_sai_pcm_dai_ops,
605};
606
607static const struct snd_soc_component_driver fsl_component = {
608 .name = "fsl-sai",
609};
610
Xiubo Li78957fc2014-02-08 14:38:28 +0800611static bool fsl_sai_readable_reg(struct device *dev, unsigned int reg)
612{
613 switch (reg) {
614 case FSL_SAI_TCSR:
615 case FSL_SAI_TCR1:
616 case FSL_SAI_TCR2:
617 case FSL_SAI_TCR3:
618 case FSL_SAI_TCR4:
619 case FSL_SAI_TCR5:
620 case FSL_SAI_TFR:
621 case FSL_SAI_TMR:
622 case FSL_SAI_RCSR:
623 case FSL_SAI_RCR1:
624 case FSL_SAI_RCR2:
625 case FSL_SAI_RCR3:
626 case FSL_SAI_RCR4:
627 case FSL_SAI_RCR5:
628 case FSL_SAI_RDR:
629 case FSL_SAI_RFR:
630 case FSL_SAI_RMR:
631 return true;
632 default:
633 return false;
634 }
635}
636
637static bool fsl_sai_volatile_reg(struct device *dev, unsigned int reg)
638{
639 switch (reg) {
Zidan Wang1fde5e82015-09-18 11:09:10 +0800640 case FSL_SAI_TCSR:
641 case FSL_SAI_RCSR:
Xiubo Li78957fc2014-02-08 14:38:28 +0800642 case FSL_SAI_TFR:
643 case FSL_SAI_RFR:
644 case FSL_SAI_TDR:
645 case FSL_SAI_RDR:
646 return true;
647 default:
648 return false;
649 }
650
651}
652
653static bool fsl_sai_writeable_reg(struct device *dev, unsigned int reg)
654{
655 switch (reg) {
656 case FSL_SAI_TCSR:
657 case FSL_SAI_TCR1:
658 case FSL_SAI_TCR2:
659 case FSL_SAI_TCR3:
660 case FSL_SAI_TCR4:
661 case FSL_SAI_TCR5:
662 case FSL_SAI_TDR:
663 case FSL_SAI_TMR:
664 case FSL_SAI_RCSR:
665 case FSL_SAI_RCR1:
666 case FSL_SAI_RCR2:
667 case FSL_SAI_RCR3:
668 case FSL_SAI_RCR4:
669 case FSL_SAI_RCR5:
670 case FSL_SAI_RMR:
671 return true;
672 default:
673 return false;
674 }
675}
676
Xiubo Li014fd222014-08-25 11:31:02 +0800677static const struct regmap_config fsl_sai_regmap_config = {
Xiubo Li78957fc2014-02-08 14:38:28 +0800678 .reg_bits = 32,
679 .reg_stride = 4,
680 .val_bits = 32,
681
682 .max_register = FSL_SAI_RMR,
683 .readable_reg = fsl_sai_readable_reg,
684 .volatile_reg = fsl_sai_volatile_reg,
685 .writeable_reg = fsl_sai_writeable_reg,
Zidan Wang1fde5e82015-09-18 11:09:10 +0800686 .cache_type = REGCACHE_FLAT,
Xiubo Li78957fc2014-02-08 14:38:28 +0800687};
688
Xiubo Li43550822013-12-17 11:24:38 +0800689static int fsl_sai_probe(struct platform_device *pdev)
690{
Nicolin Chen4e3a99f2013-12-20 16:41:05 +0800691 struct device_node *np = pdev->dev.of_node;
Xiubo Li43550822013-12-17 11:24:38 +0800692 struct fsl_sai *sai;
693 struct resource *res;
Xiubo Li78957fc2014-02-08 14:38:28 +0800694 void __iomem *base;
Nicolin Chenca3e35c2014-04-10 23:26:15 +0800695 char tmp[8];
696 int irq, ret, i;
Xiubo Li43550822013-12-17 11:24:38 +0800697
698 sai = devm_kzalloc(&pdev->dev, sizeof(*sai), GFP_KERNEL);
699 if (!sai)
700 return -ENOMEM;
701
Nicolin Chene2681a12014-03-27 19:06:59 +0800702 sai->pdev = pdev;
703
Nicolin Chenc7540642014-04-01 19:34:09 +0800704 if (of_device_is_compatible(pdev->dev.of_node, "fsl,imx6sx-sai"))
705 sai->sai_on_imx = true;
706
Xiubo Lieadb0012014-08-29 15:12:12 +0800707 sai->is_lsb_first = of_property_read_bool(np, "lsb-first");
Xiubo Li78957fc2014-02-08 14:38:28 +0800708
709 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
710 base = devm_ioremap_resource(&pdev->dev, res);
711 if (IS_ERR(base))
712 return PTR_ERR(base);
713
714 sai->regmap = devm_regmap_init_mmio_clk(&pdev->dev,
Nicolin Chenca3e35c2014-04-10 23:26:15 +0800715 "bus", base, &fsl_sai_regmap_config);
716
717 /* Compatible with old DTB cases */
718 if (IS_ERR(sai->regmap))
719 sai->regmap = devm_regmap_init_mmio_clk(&pdev->dev,
720 "sai", base, &fsl_sai_regmap_config);
Xiubo Li78957fc2014-02-08 14:38:28 +0800721 if (IS_ERR(sai->regmap)) {
722 dev_err(&pdev->dev, "regmap init failed\n");
723 return PTR_ERR(sai->regmap);
Xiubo Li43550822013-12-17 11:24:38 +0800724 }
725
Nicolin Chenca3e35c2014-04-10 23:26:15 +0800726 /* No error out for old DTB cases but only mark the clock NULL */
727 sai->bus_clk = devm_clk_get(&pdev->dev, "bus");
728 if (IS_ERR(sai->bus_clk)) {
729 dev_err(&pdev->dev, "failed to get bus clock: %ld\n",
730 PTR_ERR(sai->bus_clk));
731 sai->bus_clk = NULL;
732 }
733
Zidan Wangc3ecef22015-05-11 18:24:41 +0800734 sai->mclk_clk[0] = sai->bus_clk;
735 for (i = 1; i < FSL_SAI_MCLK_MAX; i++) {
736 sprintf(tmp, "mclk%d", i);
Nicolin Chenca3e35c2014-04-10 23:26:15 +0800737 sai->mclk_clk[i] = devm_clk_get(&pdev->dev, tmp);
738 if (IS_ERR(sai->mclk_clk[i])) {
739 dev_err(&pdev->dev, "failed to get mclk%d clock: %ld\n",
740 i + 1, PTR_ERR(sai->mclk_clk[i]));
741 sai->mclk_clk[i] = NULL;
742 }
743 }
744
Nicolin Chene2681a12014-03-27 19:06:59 +0800745 irq = platform_get_irq(pdev, 0);
746 if (irq < 0) {
Fabio Estevam09542372015-01-07 13:44:34 -0200747 dev_err(&pdev->dev, "no irq for node %s\n", pdev->name);
Nicolin Chene2681a12014-03-27 19:06:59 +0800748 return irq;
749 }
750
751 ret = devm_request_irq(&pdev->dev, irq, fsl_sai_isr, 0, np->name, sai);
752 if (ret) {
753 dev_err(&pdev->dev, "failed to claim irq %u\n", irq);
754 return ret;
755 }
756
Nicolin Chen08fdf652014-08-05 15:32:05 +0800757 /* Sync Tx with Rx as default by following old DT binding */
758 sai->synchronous[RX] = true;
759 sai->synchronous[TX] = false;
760 fsl_sai_dai.symmetric_rates = 1;
761 fsl_sai_dai.symmetric_channels = 1;
762 fsl_sai_dai.symmetric_samplebits = 1;
763
Nicolin Chence7344a2014-08-08 18:41:19 +0800764 if (of_find_property(np, "fsl,sai-synchronous-rx", NULL) &&
765 of_find_property(np, "fsl,sai-asynchronous", NULL)) {
766 /* error out if both synchronous and asynchronous are present */
767 dev_err(&pdev->dev, "invalid binding for synchronous mode\n");
768 return -EINVAL;
769 }
770
Nicolin Chen08fdf652014-08-05 15:32:05 +0800771 if (of_find_property(np, "fsl,sai-synchronous-rx", NULL)) {
772 /* Sync Rx with Tx */
773 sai->synchronous[RX] = false;
774 sai->synchronous[TX] = true;
775 } else if (of_find_property(np, "fsl,sai-asynchronous", NULL)) {
776 /* Discard all settings for asynchronous mode */
777 sai->synchronous[RX] = false;
778 sai->synchronous[TX] = false;
779 fsl_sai_dai.symmetric_rates = 0;
780 fsl_sai_dai.symmetric_channels = 0;
781 fsl_sai_dai.symmetric_samplebits = 0;
782 }
783
Xiubo Li43550822013-12-17 11:24:38 +0800784 sai->dma_params_rx.addr = res->start + FSL_SAI_RDR;
785 sai->dma_params_tx.addr = res->start + FSL_SAI_TDR;
786 sai->dma_params_rx.maxburst = FSL_SAI_MAXBURST_RX;
787 sai->dma_params_tx.maxburst = FSL_SAI_MAXBURST_TX;
788
Xiubo Li43550822013-12-17 11:24:38 +0800789 platform_set_drvdata(pdev, sai);
790
791 ret = devm_snd_soc_register_component(&pdev->dev, &fsl_component,
792 &fsl_sai_dai, 1);
793 if (ret)
794 return ret;
795
Nicolin Chenc7540642014-04-01 19:34:09 +0800796 if (sai->sai_on_imx)
Shengjiu Wang0d69e0d2015-06-23 18:23:53 +0800797 return imx_pcm_dma_init(pdev, IMX_SAI_DMABUF_SIZE);
Nicolin Chenc7540642014-04-01 19:34:09 +0800798 else
Lars-Peter Clausenacde50a2015-04-27 12:44:25 +0200799 return devm_snd_dmaengine_pcm_register(&pdev->dev, NULL, 0);
Xiubo Li43550822013-12-17 11:24:38 +0800800}
801
802static const struct of_device_id fsl_sai_ids[] = {
803 { .compatible = "fsl,vf610-sai", },
Nicolin Chenc7540642014-04-01 19:34:09 +0800804 { .compatible = "fsl,imx6sx-sai", },
Xiubo Li43550822013-12-17 11:24:38 +0800805 { /* sentinel */ }
806};
Luis de Bethencourtc7592412015-09-03 12:58:23 +0200807MODULE_DEVICE_TABLE(of, fsl_sai_ids);
Xiubo Li43550822013-12-17 11:24:38 +0800808
Nicolin Chen739146b2015-10-22 15:56:40 -0700809#ifdef CONFIG_PM_SLEEP
Zidan Wang1fde5e82015-09-18 11:09:10 +0800810static int fsl_sai_suspend(struct device *dev)
811{
812 struct fsl_sai *sai = dev_get_drvdata(dev);
813
814 regcache_cache_only(sai->regmap, true);
815 regcache_mark_dirty(sai->regmap);
816
817 return 0;
818}
819
820static int fsl_sai_resume(struct device *dev)
821{
822 struct fsl_sai *sai = dev_get_drvdata(dev);
823
824 regcache_cache_only(sai->regmap, false);
825 regmap_write(sai->regmap, FSL_SAI_TCSR, FSL_SAI_CSR_SR);
826 regmap_write(sai->regmap, FSL_SAI_RCSR, FSL_SAI_CSR_SR);
827 msleep(1);
828 regmap_write(sai->regmap, FSL_SAI_TCSR, 0);
829 regmap_write(sai->regmap, FSL_SAI_RCSR, 0);
830 return regcache_sync(sai->regmap);
831}
832#endif /* CONFIG_PM_SLEEP */
833
834static const struct dev_pm_ops fsl_sai_pm_ops = {
835 SET_SYSTEM_SLEEP_PM_OPS(fsl_sai_suspend, fsl_sai_resume)
836};
837
Xiubo Li43550822013-12-17 11:24:38 +0800838static struct platform_driver fsl_sai_driver = {
839 .probe = fsl_sai_probe,
Xiubo Li43550822013-12-17 11:24:38 +0800840 .driver = {
841 .name = "fsl-sai",
Zidan Wang1fde5e82015-09-18 11:09:10 +0800842 .pm = &fsl_sai_pm_ops,
Xiubo Li43550822013-12-17 11:24:38 +0800843 .of_match_table = fsl_sai_ids,
844 },
845};
846module_platform_driver(fsl_sai_driver);
847
848MODULE_DESCRIPTION("Freescale Soc SAI Interface");
849MODULE_AUTHOR("Xiubo Li, <Li.Xiubo@freescale.com>");
850MODULE_ALIAS("platform:fsl-sai");
851MODULE_LICENSE("GPL");