blob: d6ba897b2197cfdad66fa0214c29b2f3dde3e5a0 [file] [log] [blame]
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001/*
2 * Driver for OHCI 1394 controllers
Kristian Høgsberged568912006-12-19 19:58:35 -05003 *
Kristian Høgsberged568912006-12-19 19:58:35 -05004 * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
Stefan Richtere524f6162007-08-20 21:58:30 +020021#include <linux/compiler.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050022#include <linux/delay.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020023#include <linux/device.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080024#include <linux/dma-mapping.h>
Stefan Richter77c9a5d2009-06-05 16:26:18 +020025#include <linux/firewire.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020026#include <linux/firewire-constants.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020027#include <linux/gfp.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020028#include <linux/init.h>
29#include <linux/interrupt.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020030#include <linux/io.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020031#include <linux/kernel.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020032#include <linux/list.h>
Al Virofaa2fb42007-05-15 20:36:10 +010033#include <linux/mm.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020034#include <linux/module.h>
Stefan Richterad3c0fe2008-03-20 22:04:36 +010035#include <linux/moduleparam.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020036#include <linux/pci.h>
Stefan Richterfc383792009-08-28 13:25:15 +020037#include <linux/pci_ids.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020038#include <linux/spinlock.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020039#include <linux/string.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080040
Stefan Richter3dcdc502009-06-04 21:08:43 +020041#include <asm/atomic.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020042#include <asm/byteorder.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020043#include <asm/page.h>
Stefan Richteree71c2f2007-08-25 14:08:19 +020044#include <asm/system.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050045
Stefan Richterea8d0062008-03-01 02:42:56 +010046#ifdef CONFIG_PPC_PMAC
47#include <asm/pmac_feature.h>
48#endif
49
Stefan Richter77c9a5d2009-06-05 16:26:18 +020050#include "core.h"
51#include "ohci.h"
Kristian Høgsberged568912006-12-19 19:58:35 -050052
Kristian Høgsberga77754a2007-05-07 20:33:35 -040053#define DESCRIPTOR_OUTPUT_MORE 0
54#define DESCRIPTOR_OUTPUT_LAST (1 << 12)
55#define DESCRIPTOR_INPUT_MORE (2 << 12)
56#define DESCRIPTOR_INPUT_LAST (3 << 12)
57#define DESCRIPTOR_STATUS (1 << 11)
58#define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
59#define DESCRIPTOR_PING (1 << 7)
60#define DESCRIPTOR_YY (1 << 6)
61#define DESCRIPTOR_NO_IRQ (0 << 4)
62#define DESCRIPTOR_IRQ_ERROR (1 << 4)
63#define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
64#define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
65#define DESCRIPTOR_WAIT (3 << 0)
Kristian Høgsberged568912006-12-19 19:58:35 -050066
67struct descriptor {
68 __le16 req_count;
69 __le16 control;
70 __le32 data_address;
71 __le32 branch_address;
72 __le16 res_count;
73 __le16 transfer_status;
74} __attribute__((aligned(16)));
75
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -050076struct db_descriptor {
77 __le16 first_size;
78 __le16 control;
79 __le16 second_req_count;
80 __le16 first_req_count;
81 __le32 branch_address;
82 __le16 second_res_count;
83 __le16 first_res_count;
84 __le32 reserved0;
85 __le32 first_buffer;
86 __le32 second_buffer;
87 __le32 reserved1;
88} __attribute__((aligned(16)));
89
Kristian Høgsberga77754a2007-05-07 20:33:35 -040090#define CONTROL_SET(regs) (regs)
91#define CONTROL_CLEAR(regs) ((regs) + 4)
92#define COMMAND_PTR(regs) ((regs) + 12)
93#define CONTEXT_MATCH(regs) ((regs) + 16)
Kristian Høgsberg72e318e2007-02-06 14:49:31 -050094
Kristian Høgsberg32b46092007-02-06 14:49:30 -050095struct ar_buffer {
96 struct descriptor descriptor;
97 struct ar_buffer *next;
98 __le32 data[0];
99};
100
Kristian Høgsberged568912006-12-19 19:58:35 -0500101struct ar_context {
102 struct fw_ohci *ohci;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500103 struct ar_buffer *current_buffer;
104 struct ar_buffer *last_buffer;
105 void *pointer;
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500106 u32 regs;
Kristian Høgsberged568912006-12-19 19:58:35 -0500107 struct tasklet_struct tasklet;
108};
109
Kristian Høgsberg30200732007-02-16 17:34:39 -0500110struct context;
111
112typedef int (*descriptor_callback_t)(struct context *ctx,
113 struct descriptor *d,
114 struct descriptor *last);
David Moorefe5ca632008-01-06 17:21:41 -0500115
116/*
117 * A buffer that contains a block of DMA-able coherent memory used for
118 * storing a portion of a DMA descriptor program.
119 */
120struct descriptor_buffer {
121 struct list_head list;
122 dma_addr_t buffer_bus;
123 size_t buffer_size;
124 size_t used;
125 struct descriptor buffer[0];
126};
127
Kristian Høgsberg30200732007-02-16 17:34:39 -0500128struct context {
Stefan Richter373b2ed2007-03-04 14:45:18 +0100129 struct fw_ohci *ohci;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500130 u32 regs;
David Moorefe5ca632008-01-06 17:21:41 -0500131 int total_allocation;
Stefan Richter373b2ed2007-03-04 14:45:18 +0100132
David Moorefe5ca632008-01-06 17:21:41 -0500133 /*
134 * List of page-sized buffers for storing DMA descriptors.
135 * Head of list contains buffers in use and tail of list contains
136 * free buffers.
137 */
138 struct list_head buffer_list;
139
140 /*
141 * Pointer to a buffer inside buffer_list that contains the tail
142 * end of the current DMA program.
143 */
144 struct descriptor_buffer *buffer_tail;
145
146 /*
147 * The descriptor containing the branch address of the first
148 * descriptor that has not yet been filled by the device.
149 */
150 struct descriptor *last;
151
152 /*
153 * The last descriptor in the DMA program. It contains the branch
154 * address that must be updated upon appending a new descriptor.
155 */
156 struct descriptor *prev;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500157
158 descriptor_callback_t callback;
159
Stefan Richter373b2ed2007-03-04 14:45:18 +0100160 struct tasklet_struct tasklet;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500161};
Kristian Høgsberg30200732007-02-16 17:34:39 -0500162
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400163#define IT_HEADER_SY(v) ((v) << 0)
164#define IT_HEADER_TCODE(v) ((v) << 4)
165#define IT_HEADER_CHANNEL(v) ((v) << 8)
166#define IT_HEADER_TAG(v) ((v) << 14)
167#define IT_HEADER_SPEED(v) ((v) << 16)
168#define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
Kristian Høgsberged568912006-12-19 19:58:35 -0500169
170struct iso_context {
171 struct fw_iso_context base;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500172 struct context context;
David Moore0642b652007-12-19 03:09:18 -0500173 int excess_bytes;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -0500174 void *header;
175 size_t header_length;
Kristian Høgsberged568912006-12-19 19:58:35 -0500176};
177
178#define CONFIG_ROM_SIZE 1024
179
180struct fw_ohci {
181 struct fw_card card;
182
183 __iomem char *registers;
184 dma_addr_t self_id_bus;
185 __le32 *self_id_cpu;
186 struct tasklet_struct bus_reset_tasklet;
Kristian Høgsberge636fe22007-01-26 00:38:04 -0500187 int node_id;
Kristian Høgsberged568912006-12-19 19:58:35 -0500188 int generation;
Stefan Richtere09770d2008-03-11 02:23:29 +0100189 int request_generation; /* for timestamping incoming requests */
Stefan Richter3dcdc502009-06-04 21:08:43 +0200190 atomic_t bus_seconds;
Stefan Richter95984f62008-07-22 18:41:10 +0200191
192 bool use_dualbuffer;
Stefan Richter11bf20a2008-03-01 02:47:15 +0100193 bool old_uninorth;
Stefan Richterd34316a2008-04-12 22:31:25 +0200194 bool bus_reset_packet_quirk;
Clemens Ladischb6775322010-01-20 09:58:02 +0100195 bool iso_cycle_timer_quirk;
Kristian Høgsberged568912006-12-19 19:58:35 -0500196
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400197 /*
198 * Spinlock for accessing fw_ohci data. Never call out of
199 * this driver with this lock held.
200 */
Kristian Høgsberged568912006-12-19 19:58:35 -0500201 spinlock_t lock;
202 u32 self_id_buffer[512];
203
204 /* Config rom buffers */
205 __be32 *config_rom;
206 dma_addr_t config_rom_bus;
207 __be32 *next_config_rom;
208 dma_addr_t next_config_rom_bus;
Stefan Richter8e859732009-10-08 00:41:59 +0200209 __be32 next_header;
Kristian Høgsberged568912006-12-19 19:58:35 -0500210
211 struct ar_context ar_request_ctx;
212 struct ar_context ar_response_ctx;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500213 struct context at_request_ctx;
214 struct context at_response_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -0500215
216 u32 it_context_mask;
217 struct iso_context *it_context_list;
Stefan Richter4817ed22008-12-21 16:39:46 +0100218 u64 ir_context_channels;
Kristian Høgsberged568912006-12-19 19:58:35 -0500219 u32 ir_context_mask;
220 struct iso_context *ir_context_list;
221};
222
Adrian Bunk95688e92007-01-22 19:17:37 +0100223static inline struct fw_ohci *fw_ohci(struct fw_card *card)
Kristian Høgsberged568912006-12-19 19:58:35 -0500224{
225 return container_of(card, struct fw_ohci, card);
226}
227
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -0500228#define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
229#define IR_CONTEXT_BUFFER_FILL 0x80000000
230#define IR_CONTEXT_ISOCH_HEADER 0x40000000
231#define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
232#define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
233#define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
Kristian Høgsberged568912006-12-19 19:58:35 -0500234
235#define CONTEXT_RUN 0x8000
236#define CONTEXT_WAKE 0x1000
237#define CONTEXT_DEAD 0x0800
238#define CONTEXT_ACTIVE 0x0400
239
Stefan Richter8b7b6af2009-01-20 19:10:58 +0100240#define OHCI1394_MAX_AT_REQ_RETRIES 0xf
Kristian Høgsberged568912006-12-19 19:58:35 -0500241#define OHCI1394_MAX_AT_RESP_RETRIES 0x2
242#define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
243
Kristian Høgsberged568912006-12-19 19:58:35 -0500244#define OHCI1394_REGISTER_SIZE 0x800
245#define OHCI_LOOP_COUNT 500
246#define OHCI1394_PCI_HCI_Control 0x40
247#define SELF_ID_BUF_SIZE 0x800
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500248#define OHCI_TCODE_PHY_PACKET 0x0e
Kristian Høgsberge364cf42007-02-16 17:34:49 -0500249#define OHCI_VERSION_1_1 0x010010
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500250
Kristian Høgsberged568912006-12-19 19:58:35 -0500251static char ohci_driver_name[] = KBUILD_MODNAME;
252
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100253#ifdef CONFIG_FIREWIRE_OHCI_DEBUG
254
Stefan Richtera007bb82008-04-07 22:33:35 +0200255#define OHCI_PARAM_DEBUG_AT_AR 1
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100256#define OHCI_PARAM_DEBUG_SELFIDS 2
Stefan Richtera007bb82008-04-07 22:33:35 +0200257#define OHCI_PARAM_DEBUG_IRQS 4
258#define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100259
260static int param_debug;
261module_param_named(debug, param_debug, int, 0644);
262MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100263 ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
Stefan Richtera007bb82008-04-07 22:33:35 +0200264 ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
265 ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
266 ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100267 ", or a combination, or all = -1)");
268
269static void log_irqs(u32 evt)
270{
Stefan Richtera007bb82008-04-07 22:33:35 +0200271 if (likely(!(param_debug &
272 (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100273 return;
274
Stefan Richtera007bb82008-04-07 22:33:35 +0200275 if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
276 !(evt & OHCI1394_busReset))
277 return;
278
Jay Fenlason5ed1f322009-11-17 12:29:17 -0500279 fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
Stefan Richter161b96e2008-06-14 14:23:43 +0200280 evt & OHCI1394_selfIDComplete ? " selfID" : "",
281 evt & OHCI1394_RQPkt ? " AR_req" : "",
282 evt & OHCI1394_RSPkt ? " AR_resp" : "",
283 evt & OHCI1394_reqTxComplete ? " AT_req" : "",
284 evt & OHCI1394_respTxComplete ? " AT_resp" : "",
285 evt & OHCI1394_isochRx ? " IR" : "",
286 evt & OHCI1394_isochTx ? " IT" : "",
287 evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
288 evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
289 evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
Jay Fenlason5ed1f322009-11-17 12:29:17 -0500290 evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
Stefan Richter161b96e2008-06-14 14:23:43 +0200291 evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
292 evt & OHCI1394_busReset ? " busReset" : "",
293 evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
294 OHCI1394_RSPkt | OHCI1394_reqTxComplete |
295 OHCI1394_respTxComplete | OHCI1394_isochRx |
296 OHCI1394_isochTx | OHCI1394_postedWriteErr |
297 OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
Jay Fenlason5ed1f322009-11-17 12:29:17 -0500298 OHCI1394_cycleInconsistent |
Stefan Richter161b96e2008-06-14 14:23:43 +0200299 OHCI1394_regAccessFail | OHCI1394_busReset)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100300 ? " ?" : "");
301}
302
303static const char *speed[] = {
304 [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
305};
306static const char *power[] = {
307 [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
308 [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
309};
310static const char port[] = { '.', '-', 'p', 'c', };
311
312static char _p(u32 *s, int shift)
313{
314 return port[*s >> shift & 3];
315}
316
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200317static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100318{
319 if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
320 return;
321
Stefan Richter161b96e2008-06-14 14:23:43 +0200322 fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
323 self_id_count, generation, node_id);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100324
325 for (; self_id_count--; ++s)
326 if ((*s & 1 << 23) == 0)
Stefan Richter161b96e2008-06-14 14:23:43 +0200327 fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
328 "%s gc=%d %s %s%s%s\n",
329 *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
330 speed[*s >> 14 & 3], *s >> 16 & 63,
331 power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
332 *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100333 else
Stefan Richter161b96e2008-06-14 14:23:43 +0200334 fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
335 *s, *s >> 24 & 63,
336 _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
337 _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100338}
339
340static const char *evts[] = {
341 [0x00] = "evt_no_status", [0x01] = "-reserved-",
342 [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
343 [0x04] = "evt_underrun", [0x05] = "evt_overrun",
344 [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
345 [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
346 [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
347 [0x0c] = "-reserved-", [0x0d] = "-reserved-",
348 [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
349 [0x10] = "-reserved-", [0x11] = "ack_complete",
350 [0x12] = "ack_pending ", [0x13] = "-reserved-",
351 [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
352 [0x16] = "ack_busy_B", [0x17] = "-reserved-",
353 [0x18] = "-reserved-", [0x19] = "-reserved-",
354 [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
355 [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
356 [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
357 [0x20] = "pending/cancelled",
358};
359static const char *tcodes[] = {
360 [0x0] = "QW req", [0x1] = "BW req",
361 [0x2] = "W resp", [0x3] = "-reserved-",
362 [0x4] = "QR req", [0x5] = "BR req",
363 [0x6] = "QR resp", [0x7] = "BR resp",
364 [0x8] = "cycle start", [0x9] = "Lk req",
365 [0xa] = "async stream packet", [0xb] = "Lk resp",
366 [0xc] = "-reserved-", [0xd] = "-reserved-",
367 [0xe] = "link internal", [0xf] = "-reserved-",
368};
369static const char *phys[] = {
370 [0x0] = "phy config packet", [0x1] = "link-on packet",
371 [0x2] = "self-id packet", [0x3] = "-reserved-",
372};
373
374static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
375{
376 int tcode = header[0] >> 4 & 0xf;
377 char specific[12];
378
379 if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
380 return;
381
382 if (unlikely(evt >= ARRAY_SIZE(evts)))
383 evt = 0x1f;
384
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200385 if (evt == OHCI1394_evt_bus_reset) {
Stefan Richter161b96e2008-06-14 14:23:43 +0200386 fw_notify("A%c evt_bus_reset, generation %d\n",
387 dir, (header[2] >> 16) & 0xff);
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200388 return;
389 }
390
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100391 if (header[0] == ~header[1]) {
Stefan Richter161b96e2008-06-14 14:23:43 +0200392 fw_notify("A%c %s, %s, %08x\n",
393 dir, evts[evt], phys[header[0] >> 30 & 0x3], header[0]);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100394 return;
395 }
396
397 switch (tcode) {
398 case 0x0: case 0x6: case 0x8:
399 snprintf(specific, sizeof(specific), " = %08x",
400 be32_to_cpu((__force __be32)header[3]));
401 break;
402 case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
403 snprintf(specific, sizeof(specific), " %x,%x",
404 header[3] >> 16, header[3] & 0xffff);
405 break;
406 default:
407 specific[0] = '\0';
408 }
409
410 switch (tcode) {
411 case 0xe: case 0xa:
Stefan Richter161b96e2008-06-14 14:23:43 +0200412 fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100413 break;
414 case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
Stefan Richter161b96e2008-06-14 14:23:43 +0200415 fw_notify("A%c spd %x tl %02x, "
416 "%04x -> %04x, %s, "
417 "%s, %04x%08x%s\n",
418 dir, speed, header[0] >> 10 & 0x3f,
419 header[1] >> 16, header[0] >> 16, evts[evt],
420 tcodes[tcode], header[1] & 0xffff, header[2], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100421 break;
422 default:
Stefan Richter161b96e2008-06-14 14:23:43 +0200423 fw_notify("A%c spd %x tl %02x, "
424 "%04x -> %04x, %s, "
425 "%s%s\n",
426 dir, speed, header[0] >> 10 & 0x3f,
427 header[1] >> 16, header[0] >> 16, evts[evt],
428 tcodes[tcode], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100429 }
430}
431
432#else
433
434#define log_irqs(evt)
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200435#define log_selfids(node_id, generation, self_id_count, sid)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100436#define log_ar_at_event(dir, speed, header, evt)
437
438#endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
439
Adrian Bunk95688e92007-01-22 19:17:37 +0100440static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
Kristian Høgsberged568912006-12-19 19:58:35 -0500441{
442 writel(data, ohci->registers + offset);
443}
444
Adrian Bunk95688e92007-01-22 19:17:37 +0100445static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
Kristian Høgsberged568912006-12-19 19:58:35 -0500446{
447 return readl(ohci->registers + offset);
448}
449
Adrian Bunk95688e92007-01-22 19:17:37 +0100450static inline void flush_writes(const struct fw_ohci *ohci)
Kristian Høgsberged568912006-12-19 19:58:35 -0500451{
452 /* Do a dummy read to flush writes. */
453 reg_read(ohci, OHCI1394_Version);
454}
455
Stefan Richter53dca512008-12-14 21:47:04 +0100456static int ohci_update_phy_reg(struct fw_card *card, int addr,
457 int clear_bits, int set_bits)
Kristian Høgsberged568912006-12-19 19:58:35 -0500458{
459 struct fw_ohci *ohci = fw_ohci(card);
460 u32 val, old;
461
462 reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
Stefan Richter362e9012007-07-12 22:24:19 +0200463 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -0500464 msleep(2);
465 val = reg_read(ohci, OHCI1394_PhyControl);
466 if ((val & OHCI1394_PhyControl_ReadDone) == 0) {
467 fw_error("failed to set phy reg bits.\n");
468 return -EBUSY;
469 }
470
471 old = OHCI1394_PhyControl_ReadData(val);
472 old = (old & ~clear_bits) | set_bits;
473 reg_write(ohci, OHCI1394_PhyControl,
474 OHCI1394_PhyControl_Write(addr, old));
475
476 return 0;
477}
478
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500479static int ar_context_add_page(struct ar_context *ctx)
Kristian Høgsberged568912006-12-19 19:58:35 -0500480{
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500481 struct device *dev = ctx->ohci->card.device;
482 struct ar_buffer *ab;
Stefan Richterf5101d582008-03-14 00:27:49 +0100483 dma_addr_t uninitialized_var(ab_bus);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500484 size_t offset;
485
Jarod Wilsonbde17092008-03-12 17:43:26 -0400486 ab = dma_alloc_coherent(dev, PAGE_SIZE, &ab_bus, GFP_ATOMIC);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500487 if (ab == NULL)
488 return -ENOMEM;
489
Jay Fenlasona55709b2008-10-22 15:59:42 -0400490 ab->next = NULL;
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -0400491 memset(&ab->descriptor, 0, sizeof(ab->descriptor));
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400492 ab->descriptor.control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
493 DESCRIPTOR_STATUS |
494 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500495 offset = offsetof(struct ar_buffer, data);
496 ab->descriptor.req_count = cpu_to_le16(PAGE_SIZE - offset);
497 ab->descriptor.data_address = cpu_to_le32(ab_bus + offset);
498 ab->descriptor.res_count = cpu_to_le16(PAGE_SIZE - offset);
499 ab->descriptor.branch_address = 0;
500
Kristian Høgsbergec839e42007-05-22 18:55:48 -0400501 ctx->last_buffer->descriptor.branch_address = cpu_to_le32(ab_bus | 1);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500502 ctx->last_buffer->next = ab;
503 ctx->last_buffer = ab;
504
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400505 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Kristian Høgsberged568912006-12-19 19:58:35 -0500506 flush_writes(ctx->ohci);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500507
508 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -0500509}
510
Jay Fenlasona55709b2008-10-22 15:59:42 -0400511static void ar_context_release(struct ar_context *ctx)
512{
513 struct ar_buffer *ab, *ab_next;
514 size_t offset;
515 dma_addr_t ab_bus;
516
517 for (ab = ctx->current_buffer; ab; ab = ab_next) {
518 ab_next = ab->next;
519 offset = offsetof(struct ar_buffer, data);
520 ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
521 dma_free_coherent(ctx->ohci->card.device, PAGE_SIZE,
522 ab, ab_bus);
523 }
524}
525
Stefan Richter11bf20a2008-03-01 02:47:15 +0100526#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
527#define cond_le32_to_cpu(v) \
528 (ohci->old_uninorth ? (__force __u32)(v) : le32_to_cpu(v))
529#else
530#define cond_le32_to_cpu(v) le32_to_cpu(v)
531#endif
532
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500533static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
Kristian Høgsberged568912006-12-19 19:58:35 -0500534{
Kristian Høgsberged568912006-12-19 19:58:35 -0500535 struct fw_ohci *ohci = ctx->ohci;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500536 struct fw_packet p;
537 u32 status, length, tcode;
Stefan Richter43286562008-03-11 21:22:26 +0100538 int evt;
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500539
Stefan Richter11bf20a2008-03-01 02:47:15 +0100540 p.header[0] = cond_le32_to_cpu(buffer[0]);
541 p.header[1] = cond_le32_to_cpu(buffer[1]);
542 p.header[2] = cond_le32_to_cpu(buffer[2]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500543
544 tcode = (p.header[0] >> 4) & 0x0f;
545 switch (tcode) {
546 case TCODE_WRITE_QUADLET_REQUEST:
547 case TCODE_READ_QUADLET_RESPONSE:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500548 p.header[3] = (__force __u32) buffer[3];
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500549 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500550 p.payload_length = 0;
551 break;
552
553 case TCODE_READ_BLOCK_REQUEST :
Stefan Richter11bf20a2008-03-01 02:47:15 +0100554 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500555 p.header_length = 16;
556 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500557 break;
558
559 case TCODE_WRITE_BLOCK_REQUEST:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500560 case TCODE_READ_BLOCK_RESPONSE:
561 case TCODE_LOCK_REQUEST:
562 case TCODE_LOCK_RESPONSE:
Stefan Richter11bf20a2008-03-01 02:47:15 +0100563 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500564 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500565 p.payload_length = p.header[3] >> 16;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500566 break;
567
568 case TCODE_WRITE_RESPONSE:
569 case TCODE_READ_QUADLET_REQUEST:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500570 case OHCI_TCODE_PHY_PACKET:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500571 p.header_length = 12;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500572 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500573 break;
Stefan Richterccff9622008-05-31 19:36:06 +0200574
575 default:
576 /* FIXME: Stop context, discard everything, and restart? */
577 p.header_length = 0;
578 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500579 }
580
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500581 p.payload = (void *) buffer + p.header_length;
582
583 /* FIXME: What to do about evt_* errors? */
584 length = (p.header_length + p.payload_length + 3) / 4;
Stefan Richter11bf20a2008-03-01 02:47:15 +0100585 status = cond_le32_to_cpu(buffer[length]);
Stefan Richter43286562008-03-11 21:22:26 +0100586 evt = (status >> 16) & 0x1f;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500587
Stefan Richter43286562008-03-11 21:22:26 +0100588 p.ack = evt - 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500589 p.speed = (status >> 21) & 0x7;
590 p.timestamp = status & 0xffff;
591 p.generation = ohci->request_generation;
Kristian Høgsberged568912006-12-19 19:58:35 -0500592
Stefan Richter43286562008-03-11 21:22:26 +0100593 log_ar_at_event('R', p.speed, p.header, evt);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100594
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400595 /*
596 * The OHCI bus reset handler synthesizes a phy packet with
Kristian Høgsberged568912006-12-19 19:58:35 -0500597 * the new generation number when a bus reset happens (see
598 * section 8.4.2.3). This helps us determine when a request
599 * was received and make sure we send the response in the same
600 * generation. We only need this for requests; for responses
601 * we use the unique tlabel for finding the matching
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400602 * request.
Stefan Richterd34316a2008-04-12 22:31:25 +0200603 *
604 * Alas some chips sometimes emit bus reset packets with a
605 * wrong generation. We set the correct generation for these
606 * at a slightly incorrect time (in bus_reset_tasklet).
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400607 */
Stefan Richterd34316a2008-04-12 22:31:25 +0200608 if (evt == OHCI1394_evt_bus_reset) {
609 if (!ohci->bus_reset_packet_quirk)
610 ohci->request_generation = (p.header[2] >> 16) & 0xff;
611 } else if (ctx == &ohci->ar_request_ctx) {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500612 fw_core_handle_request(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200613 } else {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500614 fw_core_handle_response(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200615 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500616
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500617 return buffer + length + 1;
618}
Kristian Høgsberged568912006-12-19 19:58:35 -0500619
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500620static void ar_context_tasklet(unsigned long data)
621{
622 struct ar_context *ctx = (struct ar_context *)data;
623 struct fw_ohci *ohci = ctx->ohci;
624 struct ar_buffer *ab;
625 struct descriptor *d;
626 void *buffer, *end;
Kristian Høgsberged568912006-12-19 19:58:35 -0500627
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500628 ab = ctx->current_buffer;
629 d = &ab->descriptor;
Kristian Høgsberged568912006-12-19 19:58:35 -0500630
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500631 if (d->res_count == 0) {
632 size_t size, rest, offset;
Jarod Wilson6b842362008-03-25 16:47:16 -0400633 dma_addr_t start_bus;
634 void *start;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500635
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400636 /*
637 * This descriptor is finished and we may have a
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500638 * packet split across this and the next buffer. We
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400639 * reuse the page for reassembling the split packet.
640 */
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500641
642 offset = offsetof(struct ar_buffer, data);
Jarod Wilson6b842362008-03-25 16:47:16 -0400643 start = buffer = ab;
644 start_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500645
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500646 ab = ab->next;
647 d = &ab->descriptor;
648 size = buffer + PAGE_SIZE - ctx->pointer;
649 rest = le16_to_cpu(d->req_count) - le16_to_cpu(d->res_count);
650 memmove(buffer, ctx->pointer, size);
651 memcpy(buffer + size, ab->data, rest);
652 ctx->current_buffer = ab;
653 ctx->pointer = (void *) ab->data + rest;
654 end = buffer + size + rest;
655
656 while (buffer < end)
657 buffer = handle_ar_packet(ctx, buffer);
658
Jarod Wilsonbde17092008-03-12 17:43:26 -0400659 dma_free_coherent(ohci->card.device, PAGE_SIZE,
Jarod Wilson6b842362008-03-25 16:47:16 -0400660 start, start_bus);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500661 ar_context_add_page(ctx);
662 } else {
663 buffer = ctx->pointer;
664 ctx->pointer = end =
665 (void *) ab + PAGE_SIZE - le16_to_cpu(d->res_count);
666
667 while (buffer < end)
668 buffer = handle_ar_packet(ctx, buffer);
669 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500670}
671
Stefan Richter53dca512008-12-14 21:47:04 +0100672static int ar_context_init(struct ar_context *ctx,
673 struct fw_ohci *ohci, u32 regs)
Kristian Høgsberged568912006-12-19 19:58:35 -0500674{
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500675 struct ar_buffer ab;
Kristian Høgsberged568912006-12-19 19:58:35 -0500676
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500677 ctx->regs = regs;
678 ctx->ohci = ohci;
679 ctx->last_buffer = &ab;
Kristian Høgsberged568912006-12-19 19:58:35 -0500680 tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
681
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500682 ar_context_add_page(ctx);
683 ar_context_add_page(ctx);
684 ctx->current_buffer = ab.next;
685 ctx->pointer = ctx->current_buffer->data;
686
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400687 return 0;
688}
689
690static void ar_context_run(struct ar_context *ctx)
691{
692 struct ar_buffer *ab = ctx->current_buffer;
693 dma_addr_t ab_bus;
694 size_t offset;
695
696 offset = offsetof(struct ar_buffer, data);
Stefan Richter0a9972b2007-06-23 20:28:17 +0200697 ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400698
699 reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ab_bus | 1);
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400700 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500701 flush_writes(ctx->ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -0500702}
Stefan Richter373b2ed2007-03-04 14:45:18 +0100703
Stefan Richter53dca512008-12-14 21:47:04 +0100704static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
Jarod Wilsona186b4a2007-12-03 13:43:12 -0500705{
706 int b, key;
707
708 b = (le16_to_cpu(d->control) & DESCRIPTOR_BRANCH_ALWAYS) >> 2;
709 key = (le16_to_cpu(d->control) & DESCRIPTOR_KEY_IMMEDIATE) >> 8;
710
711 /* figure out which descriptor the branch address goes in */
712 if (z == 2 && (b == 3 || key == 2))
713 return d;
714 else
715 return d + z - 1;
716}
717
Kristian Høgsberg30200732007-02-16 17:34:39 -0500718static void context_tasklet(unsigned long data)
719{
720 struct context *ctx = (struct context *) data;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500721 struct descriptor *d, *last;
722 u32 address;
723 int z;
David Moorefe5ca632008-01-06 17:21:41 -0500724 struct descriptor_buffer *desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500725
David Moorefe5ca632008-01-06 17:21:41 -0500726 desc = list_entry(ctx->buffer_list.next,
727 struct descriptor_buffer, list);
728 last = ctx->last;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500729 while (last->branch_address != 0) {
David Moorefe5ca632008-01-06 17:21:41 -0500730 struct descriptor_buffer *old_desc = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500731 address = le32_to_cpu(last->branch_address);
732 z = address & 0xf;
David Moorefe5ca632008-01-06 17:21:41 -0500733 address &= ~0xf;
734
735 /* If the branch address points to a buffer outside of the
736 * current buffer, advance to the next buffer. */
737 if (address < desc->buffer_bus ||
738 address >= desc->buffer_bus + desc->used)
739 desc = list_entry(desc->list.next,
740 struct descriptor_buffer, list);
741 d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
Jarod Wilsona186b4a2007-12-03 13:43:12 -0500742 last = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500743
744 if (!ctx->callback(ctx, d, last))
745 break;
746
David Moorefe5ca632008-01-06 17:21:41 -0500747 if (old_desc != desc) {
748 /* If we've advanced to the next buffer, move the
749 * previous buffer to the free list. */
750 unsigned long flags;
751 old_desc->used = 0;
752 spin_lock_irqsave(&ctx->ohci->lock, flags);
753 list_move_tail(&old_desc->list, &ctx->buffer_list);
754 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
755 }
756 ctx->last = last;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500757 }
758}
759
David Moorefe5ca632008-01-06 17:21:41 -0500760/*
761 * Allocate a new buffer and add it to the list of free buffers for this
762 * context. Must be called with ohci->lock held.
763 */
Stefan Richter53dca512008-12-14 21:47:04 +0100764static int context_add_buffer(struct context *ctx)
David Moorefe5ca632008-01-06 17:21:41 -0500765{
766 struct descriptor_buffer *desc;
Stefan Richterf5101d582008-03-14 00:27:49 +0100767 dma_addr_t uninitialized_var(bus_addr);
David Moorefe5ca632008-01-06 17:21:41 -0500768 int offset;
769
770 /*
771 * 16MB of descriptors should be far more than enough for any DMA
772 * program. This will catch run-away userspace or DoS attacks.
773 */
774 if (ctx->total_allocation >= 16*1024*1024)
775 return -ENOMEM;
776
777 desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
778 &bus_addr, GFP_ATOMIC);
779 if (!desc)
780 return -ENOMEM;
781
782 offset = (void *)&desc->buffer - (void *)desc;
783 desc->buffer_size = PAGE_SIZE - offset;
784 desc->buffer_bus = bus_addr + offset;
785 desc->used = 0;
786
787 list_add_tail(&desc->list, &ctx->buffer_list);
788 ctx->total_allocation += PAGE_SIZE;
789
790 return 0;
791}
792
Stefan Richter53dca512008-12-14 21:47:04 +0100793static int context_init(struct context *ctx, struct fw_ohci *ohci,
794 u32 regs, descriptor_callback_t callback)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500795{
796 ctx->ohci = ohci;
797 ctx->regs = regs;
David Moorefe5ca632008-01-06 17:21:41 -0500798 ctx->total_allocation = 0;
799
800 INIT_LIST_HEAD(&ctx->buffer_list);
801 if (context_add_buffer(ctx) < 0)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500802 return -ENOMEM;
803
David Moorefe5ca632008-01-06 17:21:41 -0500804 ctx->buffer_tail = list_entry(ctx->buffer_list.next,
805 struct descriptor_buffer, list);
806
Kristian Høgsberg30200732007-02-16 17:34:39 -0500807 tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
808 ctx->callback = callback;
809
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400810 /*
811 * We put a dummy descriptor in the buffer that has a NULL
Kristian Høgsberg30200732007-02-16 17:34:39 -0500812 * branch address and looks like it's been sent. That way we
David Moorefe5ca632008-01-06 17:21:41 -0500813 * have a descriptor to append DMA programs to.
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400814 */
David Moorefe5ca632008-01-06 17:21:41 -0500815 memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
816 ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
817 ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
818 ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
819 ctx->last = ctx->buffer_tail->buffer;
820 ctx->prev = ctx->buffer_tail->buffer;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500821
822 return 0;
823}
824
Stefan Richter53dca512008-12-14 21:47:04 +0100825static void context_release(struct context *ctx)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500826{
827 struct fw_card *card = &ctx->ohci->card;
David Moorefe5ca632008-01-06 17:21:41 -0500828 struct descriptor_buffer *desc, *tmp;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500829
David Moorefe5ca632008-01-06 17:21:41 -0500830 list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
831 dma_free_coherent(card->device, PAGE_SIZE, desc,
832 desc->buffer_bus -
833 ((void *)&desc->buffer - (void *)desc));
Kristian Høgsberg30200732007-02-16 17:34:39 -0500834}
835
David Moorefe5ca632008-01-06 17:21:41 -0500836/* Must be called with ohci->lock held */
Stefan Richter53dca512008-12-14 21:47:04 +0100837static struct descriptor *context_get_descriptors(struct context *ctx,
838 int z, dma_addr_t *d_bus)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500839{
David Moorefe5ca632008-01-06 17:21:41 -0500840 struct descriptor *d = NULL;
841 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500842
David Moorefe5ca632008-01-06 17:21:41 -0500843 if (z * sizeof(*d) > desc->buffer_size)
844 return NULL;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500845
David Moorefe5ca632008-01-06 17:21:41 -0500846 if (z * sizeof(*d) > desc->buffer_size - desc->used) {
847 /* No room for the descriptor in this buffer, so advance to the
848 * next one. */
849
850 if (desc->list.next == &ctx->buffer_list) {
851 /* If there is no free buffer next in the list,
852 * allocate one. */
853 if (context_add_buffer(ctx) < 0)
854 return NULL;
855 }
856 desc = list_entry(desc->list.next,
857 struct descriptor_buffer, list);
858 ctx->buffer_tail = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500859 }
860
David Moorefe5ca632008-01-06 17:21:41 -0500861 d = desc->buffer + desc->used / sizeof(*d);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -0400862 memset(d, 0, z * sizeof(*d));
David Moorefe5ca632008-01-06 17:21:41 -0500863 *d_bus = desc->buffer_bus + desc->used;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500864
865 return d;
866}
867
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -0500868static void context_run(struct context *ctx, u32 extra)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500869{
870 struct fw_ohci *ohci = ctx->ohci;
871
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400872 reg_write(ohci, COMMAND_PTR(ctx->regs),
David Moorefe5ca632008-01-06 17:21:41 -0500873 le32_to_cpu(ctx->last->branch_address));
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400874 reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
875 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500876 flush_writes(ohci);
877}
878
879static void context_append(struct context *ctx,
880 struct descriptor *d, int z, int extra)
881{
882 dma_addr_t d_bus;
David Moorefe5ca632008-01-06 17:21:41 -0500883 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500884
David Moorefe5ca632008-01-06 17:21:41 -0500885 d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500886
David Moorefe5ca632008-01-06 17:21:41 -0500887 desc->used += (z + extra) * sizeof(*d);
888 ctx->prev->branch_address = cpu_to_le32(d_bus | z);
889 ctx->prev = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500890
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400891 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500892 flush_writes(ctx->ohci);
893}
894
895static void context_stop(struct context *ctx)
896{
897 u32 reg;
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500898 int i;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500899
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400900 reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500901 flush_writes(ctx->ohci);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500902
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500903 for (i = 0; i < 10; i++) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400904 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500905 if ((reg & CONTEXT_ACTIVE) == 0)
Stefan Richterb0068542009-01-05 20:43:23 +0100906 return;
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500907
Stefan Richterb980f5a2007-07-12 22:25:14 +0200908 mdelay(1);
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500909 }
Stefan Richterb0068542009-01-05 20:43:23 +0100910 fw_error("Error: DMA context still active (0x%08x)\n", reg);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500911}
Kristian Høgsberged568912006-12-19 19:58:35 -0500912
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500913struct driver_data {
Kristian Høgsberged568912006-12-19 19:58:35 -0500914 struct fw_packet *packet;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500915};
916
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400917/*
918 * This function apppends a packet to the DMA queue for transmission.
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500919 * Must always be called with the ochi->lock held to ensure proper
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400920 * generation handling and locking around packet queue manipulation.
921 */
Stefan Richter53dca512008-12-14 21:47:04 +0100922static int at_context_queue_packet(struct context *ctx,
923 struct fw_packet *packet)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500924{
Kristian Høgsberged568912006-12-19 19:58:35 -0500925 struct fw_ohci *ohci = ctx->ohci;
Stefan Richter4b6d51e2007-10-21 11:20:07 +0200926 dma_addr_t d_bus, uninitialized_var(payload_bus);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500927 struct driver_data *driver_data;
928 struct descriptor *d, *last;
929 __le32 *header;
Kristian Høgsberged568912006-12-19 19:58:35 -0500930 int z, tcode;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500931 u32 reg;
Kristian Høgsberged568912006-12-19 19:58:35 -0500932
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500933 d = context_get_descriptors(ctx, 4, &d_bus);
934 if (d == NULL) {
935 packet->ack = RCODE_SEND_ERROR;
936 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -0500937 }
938
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400939 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500940 d[0].res_count = cpu_to_le16(packet->timestamp);
941
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400942 /*
943 * The DMA format for asyncronous link packets is different
Kristian Høgsberged568912006-12-19 19:58:35 -0500944 * from the IEEE1394 layout, so shift the fields around
945 * accordingly. If header_length is 8, it's a PHY packet, to
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400946 * which we need to prepend an extra quadlet.
947 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500948
949 header = (__le32 *) &d[1];
Jay Fenlasonf8c22872009-03-05 19:08:40 +0100950 switch (packet->header_length) {
951 case 16:
952 case 12:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500953 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
954 (packet->speed << 16));
955 header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
956 (packet->header[0] & 0xffff0000));
957 header[2] = cpu_to_le32(packet->header[2]);
Kristian Høgsberged568912006-12-19 19:58:35 -0500958
959 tcode = (packet->header[0] >> 4) & 0x0f;
960 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500961 header[3] = cpu_to_le32(packet->header[3]);
Kristian Høgsberged568912006-12-19 19:58:35 -0500962 else
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500963 header[3] = (__force __le32) packet->header[3];
964
965 d[0].req_count = cpu_to_le16(packet->header_length);
Jay Fenlasonf8c22872009-03-05 19:08:40 +0100966 break;
967
968 case 8:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500969 header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
970 (packet->speed << 16));
971 header[1] = cpu_to_le32(packet->header[0]);
972 header[2] = cpu_to_le32(packet->header[1]);
973 d[0].req_count = cpu_to_le16(12);
Jay Fenlasonf8c22872009-03-05 19:08:40 +0100974 break;
975
976 case 4:
977 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
978 (packet->speed << 16));
979 header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
980 d[0].req_count = cpu_to_le16(8);
981 break;
982
983 default:
984 /* BUG(); */
985 packet->ack = RCODE_SEND_ERROR;
986 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -0500987 }
988
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500989 driver_data = (struct driver_data *) &d[3];
990 driver_data->packet = packet;
Kristian Høgsberg20d11672007-03-26 19:18:19 -0400991 packet->driver_data = driver_data;
Jarod Wilsona186b4a2007-12-03 13:43:12 -0500992
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500993 if (packet->payload_length > 0) {
994 payload_bus =
995 dma_map_single(ohci->card.device, packet->payload,
996 packet->payload_length, DMA_TO_DEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -0700997 if (dma_mapping_error(ohci->card.device, payload_bus)) {
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500998 packet->ack = RCODE_SEND_ERROR;
999 return -1;
1000 }
Stefan Richter19593ff2009-10-14 20:40:10 +02001001 packet->payload_bus = payload_bus;
1002 packet->payload_mapped = true;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001003
1004 d[2].req_count = cpu_to_le16(packet->payload_length);
1005 d[2].data_address = cpu_to_le32(payload_bus);
1006 last = &d[2];
1007 z = 3;
1008 } else {
1009 last = &d[0];
1010 z = 2;
1011 }
1012
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001013 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
1014 DESCRIPTOR_IRQ_ALWAYS |
1015 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001016
Jarod Wilson76f73ca2008-04-07 22:32:33 +02001017 /*
1018 * If the controller and packet generations don't match, we need to
1019 * bail out and try again. If IntEvent.busReset is set, the AT context
1020 * is halted, so appending to the context and trying to run it is
1021 * futile. Most controllers do the right thing and just flush the AT
1022 * queue (per section 7.2.3.2 of the OHCI 1.1 specification), but
1023 * some controllers (like a JMicron JMB381 PCI-e) misbehave and wind
1024 * up stalling out. So we just bail out in software and try again
1025 * later, and everyone is happy.
1026 * FIXME: Document how the locking works.
1027 */
1028 if (ohci->generation != packet->generation ||
1029 reg_read(ohci, OHCI1394_IntEventSet) & OHCI1394_busReset) {
Stefan Richter19593ff2009-10-14 20:40:10 +02001030 if (packet->payload_mapped)
Stefan Richterab88ca42007-08-29 19:40:28 +02001031 dma_unmap_single(ohci->card.device, payload_bus,
1032 packet->payload_length, DMA_TO_DEVICE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001033 packet->ack = RCODE_GENERATION;
1034 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001035 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001036
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001037 context_append(ctx, d, z, 4 - z);
Kristian Høgsberged568912006-12-19 19:58:35 -05001038
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001039 /* If the context isn't already running, start it up. */
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001040 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
Kristian Høgsberg053b3082007-04-10 18:11:17 -04001041 if ((reg & CONTEXT_RUN) == 0)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001042 context_run(ctx, 0);
Kristian Høgsberged568912006-12-19 19:58:35 -05001043
1044 return 0;
1045}
1046
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001047static int handle_at_packet(struct context *context,
1048 struct descriptor *d,
1049 struct descriptor *last)
1050{
1051 struct driver_data *driver_data;
1052 struct fw_packet *packet;
1053 struct fw_ohci *ohci = context->ohci;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001054 int evt;
1055
1056 if (last->transfer_status == 0)
1057 /* This descriptor isn't done yet, stop iteration. */
1058 return 0;
1059
1060 driver_data = (struct driver_data *) &d[3];
1061 packet = driver_data->packet;
1062 if (packet == NULL)
1063 /* This packet was cancelled, just continue. */
1064 return 1;
1065
Stefan Richter19593ff2009-10-14 20:40:10 +02001066 if (packet->payload_mapped)
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01001067 dma_unmap_single(ohci->card.device, packet->payload_bus,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001068 packet->payload_length, DMA_TO_DEVICE);
1069
1070 evt = le16_to_cpu(last->transfer_status) & 0x1f;
1071 packet->timestamp = le16_to_cpu(last->res_count);
1072
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001073 log_ar_at_event('T', packet->speed, packet->header, evt);
1074
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001075 switch (evt) {
1076 case OHCI1394_evt_timeout:
1077 /* Async response transmit timed out. */
1078 packet->ack = RCODE_CANCELLED;
1079 break;
1080
1081 case OHCI1394_evt_flushed:
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001082 /*
1083 * The packet was flushed should give same error as
1084 * when we try to use a stale generation count.
1085 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001086 packet->ack = RCODE_GENERATION;
1087 break;
1088
1089 case OHCI1394_evt_missing_ack:
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001090 /*
1091 * Using a valid (current) generation count, but the
1092 * node is not on the bus or not sending acks.
1093 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001094 packet->ack = RCODE_NO_ACK;
1095 break;
1096
1097 case ACK_COMPLETE + 0x10:
1098 case ACK_PENDING + 0x10:
1099 case ACK_BUSY_X + 0x10:
1100 case ACK_BUSY_A + 0x10:
1101 case ACK_BUSY_B + 0x10:
1102 case ACK_DATA_ERROR + 0x10:
1103 case ACK_TYPE_ERROR + 0x10:
1104 packet->ack = evt - 0x10;
1105 break;
1106
1107 default:
1108 packet->ack = RCODE_SEND_ERROR;
1109 break;
1110 }
1111
1112 packet->callback(packet, &ohci->card, packet->ack);
1113
1114 return 1;
1115}
1116
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001117#define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
1118#define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
1119#define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
1120#define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
1121#define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001122
Stefan Richter53dca512008-12-14 21:47:04 +01001123static void handle_local_rom(struct fw_ohci *ohci,
1124 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001125{
1126 struct fw_packet response;
1127 int tcode, length, i;
1128
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001129 tcode = HEADER_GET_TCODE(packet->header[0]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001130 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001131 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001132 else
1133 length = 4;
1134
1135 i = csr - CSR_CONFIG_ROM;
1136 if (i + length > CONFIG_ROM_SIZE) {
1137 fw_fill_response(&response, packet->header,
1138 RCODE_ADDRESS_ERROR, NULL, 0);
1139 } else if (!TCODE_IS_READ_REQUEST(tcode)) {
1140 fw_fill_response(&response, packet->header,
1141 RCODE_TYPE_ERROR, NULL, 0);
1142 } else {
1143 fw_fill_response(&response, packet->header, RCODE_COMPLETE,
1144 (void *) ohci->config_rom + i, length);
1145 }
1146
1147 fw_core_handle_response(&ohci->card, &response);
1148}
1149
Stefan Richter53dca512008-12-14 21:47:04 +01001150static void handle_local_lock(struct fw_ohci *ohci,
1151 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001152{
1153 struct fw_packet response;
1154 int tcode, length, ext_tcode, sel;
1155 __be32 *payload, lock_old;
1156 u32 lock_arg, lock_data;
1157
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001158 tcode = HEADER_GET_TCODE(packet->header[0]);
1159 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001160 payload = packet->payload;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001161 ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001162
1163 if (tcode == TCODE_LOCK_REQUEST &&
1164 ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
1165 lock_arg = be32_to_cpu(payload[0]);
1166 lock_data = be32_to_cpu(payload[1]);
1167 } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
1168 lock_arg = 0;
1169 lock_data = 0;
1170 } else {
1171 fw_fill_response(&response, packet->header,
1172 RCODE_TYPE_ERROR, NULL, 0);
1173 goto out;
1174 }
1175
1176 sel = (csr - CSR_BUS_MANAGER_ID) / 4;
1177 reg_write(ohci, OHCI1394_CSRData, lock_data);
1178 reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
1179 reg_write(ohci, OHCI1394_CSRControl, sel);
1180
1181 if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000)
1182 lock_old = cpu_to_be32(reg_read(ohci, OHCI1394_CSRData));
1183 else
1184 fw_notify("swap not done yet\n");
1185
1186 fw_fill_response(&response, packet->header,
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04001187 RCODE_COMPLETE, &lock_old, sizeof(lock_old));
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001188 out:
1189 fw_core_handle_response(&ohci->card, &response);
1190}
1191
Stefan Richter53dca512008-12-14 21:47:04 +01001192static void handle_local_request(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001193{
1194 u64 offset;
1195 u32 csr;
1196
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001197 if (ctx == &ctx->ohci->at_request_ctx) {
1198 packet->ack = ACK_PENDING;
1199 packet->callback(packet, &ctx->ohci->card, packet->ack);
1200 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001201
1202 offset =
1203 ((unsigned long long)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001204 HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001205 packet->header[2];
1206 csr = offset - CSR_REGISTER_BASE;
1207
1208 /* Handle config rom reads. */
1209 if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
1210 handle_local_rom(ctx->ohci, packet, csr);
1211 else switch (csr) {
1212 case CSR_BUS_MANAGER_ID:
1213 case CSR_BANDWIDTH_AVAILABLE:
1214 case CSR_CHANNELS_AVAILABLE_HI:
1215 case CSR_CHANNELS_AVAILABLE_LO:
1216 handle_local_lock(ctx->ohci, packet, csr);
1217 break;
1218 default:
1219 if (ctx == &ctx->ohci->at_request_ctx)
1220 fw_core_handle_request(&ctx->ohci->card, packet);
1221 else
1222 fw_core_handle_response(&ctx->ohci->card, packet);
1223 break;
1224 }
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001225
1226 if (ctx == &ctx->ohci->at_response_ctx) {
1227 packet->ack = ACK_COMPLETE;
1228 packet->callback(packet, &ctx->ohci->card, packet->ack);
1229 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001230}
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001231
Stefan Richter53dca512008-12-14 21:47:04 +01001232static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberged568912006-12-19 19:58:35 -05001233{
Kristian Høgsberged568912006-12-19 19:58:35 -05001234 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001235 int ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05001236
1237 spin_lock_irqsave(&ctx->ohci->lock, flags);
1238
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001239 if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001240 ctx->ohci->generation == packet->generation) {
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001241 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1242 handle_local_request(ctx, packet);
1243 return;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001244 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001245
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001246 ret = at_context_queue_packet(ctx, packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001247 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1248
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001249 if (ret < 0)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001250 packet->callback(packet, &ctx->ohci->card, packet->ack);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001251
Kristian Høgsberged568912006-12-19 19:58:35 -05001252}
1253
1254static void bus_reset_tasklet(unsigned long data)
1255{
1256 struct fw_ohci *ohci = (struct fw_ohci *)data;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001257 int self_id_count, i, j, reg;
Kristian Høgsberged568912006-12-19 19:58:35 -05001258 int generation, new_generation;
1259 unsigned long flags;
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001260 void *free_rom = NULL;
1261 dma_addr_t free_rom_bus = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001262
1263 reg = reg_read(ohci, OHCI1394_NodeID);
1264 if (!(reg & OHCI1394_NodeID_idValid)) {
Stefan Richter02ff8f82007-08-30 00:11:40 +02001265 fw_notify("node ID not valid, new bus reset in progress\n");
Kristian Høgsberged568912006-12-19 19:58:35 -05001266 return;
1267 }
Stefan Richter02ff8f82007-08-30 00:11:40 +02001268 if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
1269 fw_notify("malconfigured bus\n");
1270 return;
1271 }
1272 ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
1273 OHCI1394_NodeID_nodeNumber);
Kristian Høgsberged568912006-12-19 19:58:35 -05001274
Stefan Richterc8a9a492008-03-19 21:40:32 +01001275 reg = reg_read(ohci, OHCI1394_SelfIDCount);
1276 if (reg & OHCI1394_SelfIDCount_selfIDError) {
1277 fw_notify("inconsistent self IDs\n");
1278 return;
1279 }
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001280 /*
1281 * The count in the SelfIDCount register is the number of
Kristian Høgsberged568912006-12-19 19:58:35 -05001282 * bytes in the self ID receive buffer. Since we also receive
1283 * the inverted quadlets and a header quadlet, we shift one
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001284 * bit extra to get the actual number of self IDs.
1285 */
Stefan Richter928ec5f2009-09-06 18:49:17 +02001286 self_id_count = (reg >> 3) & 0xff;
1287 if (self_id_count == 0 || self_id_count > 252) {
Stefan Richter016bf3d2008-03-19 22:05:02 +01001288 fw_notify("inconsistent self IDs\n");
1289 return;
1290 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001291 generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
Stefan Richteree71c2f2007-08-25 14:08:19 +02001292 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001293
1294 for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
Stefan Richterc8a9a492008-03-19 21:40:32 +01001295 if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
1296 fw_notify("inconsistent self IDs\n");
1297 return;
1298 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001299 ohci->self_id_buffer[j] =
1300 cond_le32_to_cpu(ohci->self_id_cpu[i]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001301 }
Stefan Richteree71c2f2007-08-25 14:08:19 +02001302 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001303
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001304 /*
1305 * Check the consistency of the self IDs we just read. The
Kristian Høgsberged568912006-12-19 19:58:35 -05001306 * problem we face is that a new bus reset can start while we
1307 * read out the self IDs from the DMA buffer. If this happens,
1308 * the DMA buffer will be overwritten with new self IDs and we
1309 * will read out inconsistent data. The OHCI specification
1310 * (section 11.2) recommends a technique similar to
1311 * linux/seqlock.h, where we remember the generation of the
1312 * self IDs in the buffer before reading them out and compare
1313 * it to the current generation after reading them out. If
1314 * the two generations match we know we have a consistent set
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001315 * of self IDs.
1316 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001317
1318 new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
1319 if (new_generation != generation) {
1320 fw_notify("recursive bus reset detected, "
1321 "discarding self ids\n");
1322 return;
1323 }
1324
1325 /* FIXME: Document how the locking works. */
1326 spin_lock_irqsave(&ohci->lock, flags);
1327
1328 ohci->generation = generation;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001329 context_stop(&ohci->at_request_ctx);
1330 context_stop(&ohci->at_response_ctx);
Kristian Høgsberged568912006-12-19 19:58:35 -05001331 reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
1332
Stefan Richterd34316a2008-04-12 22:31:25 +02001333 if (ohci->bus_reset_packet_quirk)
1334 ohci->request_generation = generation;
1335
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001336 /*
1337 * This next bit is unrelated to the AT context stuff but we
Kristian Høgsberged568912006-12-19 19:58:35 -05001338 * have to do it under the spinlock also. If a new config rom
1339 * was set up before this reset, the old one is now no longer
1340 * in use and we can free it. Update the config rom pointers
1341 * to point to the current config rom and clear the
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001342 * next_config_rom pointer so a new udpate can take place.
1343 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001344
1345 if (ohci->next_config_rom != NULL) {
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001346 if (ohci->next_config_rom != ohci->config_rom) {
1347 free_rom = ohci->config_rom;
1348 free_rom_bus = ohci->config_rom_bus;
1349 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001350 ohci->config_rom = ohci->next_config_rom;
1351 ohci->config_rom_bus = ohci->next_config_rom_bus;
1352 ohci->next_config_rom = NULL;
1353
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001354 /*
1355 * Restore config_rom image and manually update
Kristian Høgsberged568912006-12-19 19:58:35 -05001356 * config_rom registers. Writing the header quadlet
1357 * will indicate that the config rom is ready, so we
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001358 * do that last.
1359 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001360 reg_write(ohci, OHCI1394_BusOptions,
1361 be32_to_cpu(ohci->config_rom[2]));
Stefan Richter8e859732009-10-08 00:41:59 +02001362 ohci->config_rom[0] = ohci->next_header;
1363 reg_write(ohci, OHCI1394_ConfigROMhdr,
1364 be32_to_cpu(ohci->next_header));
Kristian Høgsberged568912006-12-19 19:58:35 -05001365 }
1366
Stefan Richter080de8c2008-02-28 20:54:43 +01001367#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1368 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
1369 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
1370#endif
1371
Kristian Høgsberged568912006-12-19 19:58:35 -05001372 spin_unlock_irqrestore(&ohci->lock, flags);
1373
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001374 if (free_rom)
1375 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1376 free_rom, free_rom_bus);
1377
Stefan Richter08ddb2f2008-04-11 00:51:15 +02001378 log_selfids(ohci->node_id, generation,
1379 self_id_count, ohci->self_id_buffer);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001380
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001381 fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
Kristian Høgsberged568912006-12-19 19:58:35 -05001382 self_id_count, ohci->self_id_buffer);
1383}
1384
1385static irqreturn_t irq_handler(int irq, void *data)
1386{
1387 struct fw_ohci *ohci = data;
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001388 u32 event, iso_event, cycle_time;
Kristian Høgsberged568912006-12-19 19:58:35 -05001389 int i;
1390
1391 event = reg_read(ohci, OHCI1394_IntEventClear);
1392
Stefan Richtera5159582007-06-09 19:31:14 +02001393 if (!event || !~event)
Kristian Høgsberged568912006-12-19 19:58:35 -05001394 return IRQ_NONE;
1395
Stefan Richtera007bb82008-04-07 22:33:35 +02001396 /* busReset must not be cleared yet, see OHCI 1.1 clause 7.2.3.2 */
1397 reg_write(ohci, OHCI1394_IntEventClear, event & ~OHCI1394_busReset);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001398 log_irqs(event);
Kristian Høgsberged568912006-12-19 19:58:35 -05001399
1400 if (event & OHCI1394_selfIDComplete)
1401 tasklet_schedule(&ohci->bus_reset_tasklet);
1402
1403 if (event & OHCI1394_RQPkt)
1404 tasklet_schedule(&ohci->ar_request_ctx.tasklet);
1405
1406 if (event & OHCI1394_RSPkt)
1407 tasklet_schedule(&ohci->ar_response_ctx.tasklet);
1408
1409 if (event & OHCI1394_reqTxComplete)
1410 tasklet_schedule(&ohci->at_request_ctx.tasklet);
1411
1412 if (event & OHCI1394_respTxComplete)
1413 tasklet_schedule(&ohci->at_response_ctx.tasklet);
1414
Kristian Høgsbergc8894752007-02-16 17:34:36 -05001415 iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
Kristian Høgsberged568912006-12-19 19:58:35 -05001416 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
1417
1418 while (iso_event) {
1419 i = ffs(iso_event) - 1;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001420 tasklet_schedule(&ohci->ir_context_list[i].context.tasklet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001421 iso_event &= ~(1 << i);
1422 }
1423
Kristian Høgsbergc8894752007-02-16 17:34:36 -05001424 iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
Kristian Høgsberged568912006-12-19 19:58:35 -05001425 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
1426
1427 while (iso_event) {
1428 i = ffs(iso_event) - 1;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001429 tasklet_schedule(&ohci->it_context_list[i].context.tasklet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001430 iso_event &= ~(1 << i);
1431 }
1432
Jarod Wilson75f78322008-04-03 17:18:23 -04001433 if (unlikely(event & OHCI1394_regAccessFail))
1434 fw_error("Register access failure - "
1435 "please notify linux1394-devel@lists.sf.net\n");
1436
Stefan Richtere524f6162007-08-20 21:58:30 +02001437 if (unlikely(event & OHCI1394_postedWriteErr))
1438 fw_error("PCI posted write error\n");
1439
Stefan Richterbb9f2202007-12-22 22:14:52 +01001440 if (unlikely(event & OHCI1394_cycleTooLong)) {
1441 if (printk_ratelimit())
1442 fw_notify("isochronous cycle too long\n");
1443 reg_write(ohci, OHCI1394_LinkControlSet,
1444 OHCI1394_LinkControl_cycleMaster);
1445 }
1446
Jay Fenlason5ed1f322009-11-17 12:29:17 -05001447 if (unlikely(event & OHCI1394_cycleInconsistent)) {
1448 /*
1449 * We need to clear this event bit in order to make
1450 * cycleMatch isochronous I/O work. In theory we should
1451 * stop active cycleMatch iso contexts now and restart
1452 * them at least two cycles later. (FIXME?)
1453 */
1454 if (printk_ratelimit())
1455 fw_notify("isochronous cycle inconsistent\n");
1456 }
1457
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001458 if (event & OHCI1394_cycle64Seconds) {
1459 cycle_time = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1460 if ((cycle_time & 0x80000000) == 0)
Stefan Richter3dcdc502009-06-04 21:08:43 +02001461 atomic_inc(&ohci->bus_seconds);
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001462 }
1463
Kristian Høgsberged568912006-12-19 19:58:35 -05001464 return IRQ_HANDLED;
1465}
1466
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001467static int software_reset(struct fw_ohci *ohci)
1468{
1469 int i;
1470
1471 reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
1472
1473 for (i = 0; i < OHCI_LOOP_COUNT; i++) {
1474 if ((reg_read(ohci, OHCI1394_HCControlSet) &
1475 OHCI1394_HCControl_softReset) == 0)
1476 return 0;
1477 msleep(1);
1478 }
1479
1480 return -EBUSY;
1481}
1482
Stefan Richter8e859732009-10-08 00:41:59 +02001483static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
1484{
1485 size_t size = length * 4;
1486
1487 memcpy(dest, src, size);
1488 if (size < CONFIG_ROM_SIZE)
1489 memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
1490}
1491
1492static int ohci_enable(struct fw_card *card,
1493 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05001494{
1495 struct fw_ohci *ohci = fw_ohci(card);
1496 struct pci_dev *dev = to_pci_dev(card->device);
Jarod Wilson02214722008-03-28 10:02:50 -04001497 u32 lps;
1498 int i;
Kristian Høgsberged568912006-12-19 19:58:35 -05001499
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001500 if (software_reset(ohci)) {
1501 fw_error("Failed to reset ohci card.\n");
1502 return -EBUSY;
1503 }
1504
1505 /*
1506 * Now enable LPS, which we need in order to start accessing
1507 * most of the registers. In fact, on some cards (ALI M5251),
1508 * accessing registers in the SClk domain without LPS enabled
1509 * will lock up the machine. Wait 50msec to make sure we have
Jarod Wilson02214722008-03-28 10:02:50 -04001510 * full link enabled. However, with some cards (well, at least
1511 * a JMicron PCIe card), we have to try again sometimes.
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001512 */
1513 reg_write(ohci, OHCI1394_HCControlSet,
1514 OHCI1394_HCControl_LPS |
1515 OHCI1394_HCControl_postedWriteEnable);
1516 flush_writes(ohci);
Jarod Wilson02214722008-03-28 10:02:50 -04001517
1518 for (lps = 0, i = 0; !lps && i < 3; i++) {
1519 msleep(50);
1520 lps = reg_read(ohci, OHCI1394_HCControlSet) &
1521 OHCI1394_HCControl_LPS;
1522 }
1523
1524 if (!lps) {
1525 fw_error("Failed to set Link Power Status\n");
1526 return -EIO;
1527 }
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001528
1529 reg_write(ohci, OHCI1394_HCControlClear,
1530 OHCI1394_HCControl_noByteSwapData);
1531
Stefan Richteraffc9c22008-06-05 20:50:53 +02001532 reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
Stefan Richtere896ec42008-06-05 20:49:38 +02001533 reg_write(ohci, OHCI1394_LinkControlClear,
1534 OHCI1394_LinkControl_rcvPhyPkt);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001535 reg_write(ohci, OHCI1394_LinkControlSet,
1536 OHCI1394_LinkControl_rcvSelfID |
1537 OHCI1394_LinkControl_cycleTimerEnable |
1538 OHCI1394_LinkControl_cycleMaster);
1539
1540 reg_write(ohci, OHCI1394_ATRetries,
1541 OHCI1394_MAX_AT_REQ_RETRIES |
1542 (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
1543 (OHCI1394_MAX_PHYS_RESP_RETRIES << 8));
1544
1545 ar_context_run(&ohci->ar_request_ctx);
1546 ar_context_run(&ohci->ar_response_ctx);
1547
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001548 reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
1549 reg_write(ohci, OHCI1394_IntEventClear, ~0);
1550 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
1551 reg_write(ohci, OHCI1394_IntMaskSet,
1552 OHCI1394_selfIDComplete |
1553 OHCI1394_RQPkt | OHCI1394_RSPkt |
1554 OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
1555 OHCI1394_isochRx | OHCI1394_isochTx |
Stefan Richterbb9f2202007-12-22 22:14:52 +01001556 OHCI1394_postedWriteErr | OHCI1394_cycleTooLong |
Jay Fenlason5ed1f322009-11-17 12:29:17 -05001557 OHCI1394_cycleInconsistent |
Jarod Wilson75f78322008-04-03 17:18:23 -04001558 OHCI1394_cycle64Seconds | OHCI1394_regAccessFail |
1559 OHCI1394_masterIntEnable);
Stefan Richtera007bb82008-04-07 22:33:35 +02001560 if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
1561 reg_write(ohci, OHCI1394_IntMaskSet, OHCI1394_busReset);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001562
1563 /* Activate link_on bit and contender bit in our self ID packets.*/
1564 if (ohci_update_phy_reg(card, 4, 0,
1565 PHY_LINK_ACTIVE | PHY_CONTENDER) < 0)
1566 return -EIO;
1567
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001568 /*
1569 * When the link is not yet enabled, the atomic config rom
Kristian Høgsberged568912006-12-19 19:58:35 -05001570 * update mechanism described below in ohci_set_config_rom()
1571 * is not active. We have to update ConfigRomHeader and
1572 * BusOptions manually, and the write to ConfigROMmap takes
1573 * effect immediately. We tie this to the enabling of the
1574 * link, so we have a valid config rom before enabling - the
1575 * OHCI requires that ConfigROMhdr and BusOptions have valid
1576 * values before enabling.
1577 *
1578 * However, when the ConfigROMmap is written, some controllers
1579 * always read back quadlets 0 and 2 from the config rom to
1580 * the ConfigRomHeader and BusOptions registers on bus reset.
1581 * They shouldn't do that in this initial case where the link
1582 * isn't enabled. This means we have to use the same
1583 * workaround here, setting the bus header to 0 and then write
1584 * the right values in the bus reset tasklet.
1585 */
1586
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001587 if (config_rom) {
1588 ohci->next_config_rom =
1589 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1590 &ohci->next_config_rom_bus,
1591 GFP_KERNEL);
1592 if (ohci->next_config_rom == NULL)
1593 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05001594
Stefan Richter8e859732009-10-08 00:41:59 +02001595 copy_config_rom(ohci->next_config_rom, config_rom, length);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001596 } else {
1597 /*
1598 * In the suspend case, config_rom is NULL, which
1599 * means that we just reuse the old config rom.
1600 */
1601 ohci->next_config_rom = ohci->config_rom;
1602 ohci->next_config_rom_bus = ohci->config_rom_bus;
1603 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001604
Stefan Richter8e859732009-10-08 00:41:59 +02001605 ohci->next_header = ohci->next_config_rom[0];
Kristian Høgsberged568912006-12-19 19:58:35 -05001606 ohci->next_config_rom[0] = 0;
1607 reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001608 reg_write(ohci, OHCI1394_BusOptions,
1609 be32_to_cpu(ohci->next_config_rom[2]));
Kristian Høgsberged568912006-12-19 19:58:35 -05001610 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
1611
1612 reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
1613
1614 if (request_irq(dev->irq, irq_handler,
Thomas Gleixner65efffa2007-03-05 18:19:51 -08001615 IRQF_SHARED, ohci_driver_name, ohci)) {
Kristian Høgsberged568912006-12-19 19:58:35 -05001616 fw_error("Failed to allocate shared interrupt %d.\n",
1617 dev->irq);
1618 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1619 ohci->config_rom, ohci->config_rom_bus);
1620 return -EIO;
1621 }
1622
1623 reg_write(ohci, OHCI1394_HCControlSet,
1624 OHCI1394_HCControl_linkEnable |
1625 OHCI1394_HCControl_BIBimageValid);
1626 flush_writes(ohci);
1627
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001628 /*
1629 * We are ready to go, initiate bus reset to finish the
1630 * initialization.
1631 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001632
1633 fw_core_initiate_bus_reset(&ohci->card, 1);
1634
1635 return 0;
1636}
1637
Stefan Richter53dca512008-12-14 21:47:04 +01001638static int ohci_set_config_rom(struct fw_card *card,
Stefan Richter8e859732009-10-08 00:41:59 +02001639 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05001640{
1641 struct fw_ohci *ohci;
1642 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001643 int ret = -EBUSY;
Kristian Høgsberged568912006-12-19 19:58:35 -05001644 __be32 *next_config_rom;
Stefan Richterf5101d582008-03-14 00:27:49 +01001645 dma_addr_t uninitialized_var(next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05001646
1647 ohci = fw_ohci(card);
1648
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001649 /*
1650 * When the OHCI controller is enabled, the config rom update
Kristian Høgsberged568912006-12-19 19:58:35 -05001651 * mechanism is a bit tricky, but easy enough to use. See
1652 * section 5.5.6 in the OHCI specification.
1653 *
1654 * The OHCI controller caches the new config rom address in a
1655 * shadow register (ConfigROMmapNext) and needs a bus reset
1656 * for the changes to take place. When the bus reset is
1657 * detected, the controller loads the new values for the
1658 * ConfigRomHeader and BusOptions registers from the specified
1659 * config rom and loads ConfigROMmap from the ConfigROMmapNext
1660 * shadow register. All automatically and atomically.
1661 *
1662 * Now, there's a twist to this story. The automatic load of
1663 * ConfigRomHeader and BusOptions doesn't honor the
1664 * noByteSwapData bit, so with a be32 config rom, the
1665 * controller will load be32 values in to these registers
1666 * during the atomic update, even on litte endian
1667 * architectures. The workaround we use is to put a 0 in the
1668 * header quadlet; 0 is endian agnostic and means that the
1669 * config rom isn't ready yet. In the bus reset tasklet we
1670 * then set up the real values for the two registers.
1671 *
1672 * We use ohci->lock to avoid racing with the code that sets
1673 * ohci->next_config_rom to NULL (see bus_reset_tasklet).
1674 */
1675
1676 next_config_rom =
1677 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1678 &next_config_rom_bus, GFP_KERNEL);
1679 if (next_config_rom == NULL)
1680 return -ENOMEM;
1681
1682 spin_lock_irqsave(&ohci->lock, flags);
1683
1684 if (ohci->next_config_rom == NULL) {
1685 ohci->next_config_rom = next_config_rom;
1686 ohci->next_config_rom_bus = next_config_rom_bus;
1687
Stefan Richter8e859732009-10-08 00:41:59 +02001688 copy_config_rom(ohci->next_config_rom, config_rom, length);
Kristian Høgsberged568912006-12-19 19:58:35 -05001689
1690 ohci->next_header = config_rom[0];
1691 ohci->next_config_rom[0] = 0;
1692
1693 reg_write(ohci, OHCI1394_ConfigROMmap,
1694 ohci->next_config_rom_bus);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001695 ret = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001696 }
1697
1698 spin_unlock_irqrestore(&ohci->lock, flags);
1699
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001700 /*
1701 * Now initiate a bus reset to have the changes take
Kristian Høgsberged568912006-12-19 19:58:35 -05001702 * effect. We clean up the old config rom memory and DMA
1703 * mappings in the bus reset tasklet, since the OHCI
1704 * controller could need to access it before the bus reset
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001705 * takes effect.
1706 */
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001707 if (ret == 0)
Kristian Høgsberged568912006-12-19 19:58:35 -05001708 fw_core_initiate_bus_reset(&ohci->card, 1);
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001709 else
1710 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1711 next_config_rom, next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05001712
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001713 return ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05001714}
1715
1716static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
1717{
1718 struct fw_ohci *ohci = fw_ohci(card);
1719
1720 at_context_transmit(&ohci->at_request_ctx, packet);
1721}
1722
1723static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
1724{
1725 struct fw_ohci *ohci = fw_ohci(card);
1726
1727 at_context_transmit(&ohci->at_response_ctx, packet);
1728}
1729
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001730static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
1731{
1732 struct fw_ohci *ohci = fw_ohci(card);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001733 struct context *ctx = &ohci->at_request_ctx;
1734 struct driver_data *driver_data = packet->driver_data;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001735 int ret = -ENOENT;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001736
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001737 tasklet_disable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001738
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001739 if (packet->ack != 0)
1740 goto out;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001741
Stefan Richter19593ff2009-10-14 20:40:10 +02001742 if (packet->payload_mapped)
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01001743 dma_unmap_single(ohci->card.device, packet->payload_bus,
1744 packet->payload_length, DMA_TO_DEVICE);
1745
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001746 log_ar_at_event('T', packet->speed, packet->header, 0x20);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001747 driver_data->packet = NULL;
1748 packet->ack = RCODE_CANCELLED;
1749 packet->callback(packet, &ohci->card, packet->ack);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001750 ret = 0;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001751 out:
1752 tasklet_enable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001753
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001754 return ret;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001755}
1756
Stefan Richter53dca512008-12-14 21:47:04 +01001757static int ohci_enable_phys_dma(struct fw_card *card,
1758 int node_id, int generation)
Kristian Høgsberged568912006-12-19 19:58:35 -05001759{
Stefan Richter080de8c2008-02-28 20:54:43 +01001760#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1761 return 0;
1762#else
Kristian Høgsberged568912006-12-19 19:58:35 -05001763 struct fw_ohci *ohci = fw_ohci(card);
1764 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001765 int n, ret = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001766
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001767 /*
1768 * FIXME: Make sure this bitmask is cleared when we clear the busReset
1769 * interrupt bit. Clear physReqResourceAllBuses on bus reset.
1770 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001771
1772 spin_lock_irqsave(&ohci->lock, flags);
1773
1774 if (ohci->generation != generation) {
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001775 ret = -ESTALE;
Kristian Høgsberged568912006-12-19 19:58:35 -05001776 goto out;
1777 }
1778
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001779 /*
1780 * Note, if the node ID contains a non-local bus ID, physical DMA is
1781 * enabled for _all_ nodes on remote buses.
1782 */
Stefan Richter907293d2007-01-23 21:11:43 +01001783
1784 n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
1785 if (n < 32)
1786 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
1787 else
1788 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
1789
Kristian Høgsberged568912006-12-19 19:58:35 -05001790 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05001791 out:
Stefan Richter6cad95f2007-01-21 20:46:45 +01001792 spin_unlock_irqrestore(&ohci->lock, flags);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001793
1794 return ret;
Stefan Richter080de8c2008-02-28 20:54:43 +01001795#endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
Kristian Høgsberged568912006-12-19 19:58:35 -05001796}
Stefan Richter373b2ed2007-03-04 14:45:18 +01001797
Clemens Ladischb6775322010-01-20 09:58:02 +01001798static inline u32 cycle_timer_ticks(u32 cycle_timer)
1799{
1800 u32 ticks;
1801
1802 ticks = cycle_timer & 0xfff;
1803 ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
1804 ticks += (3072 * 8000) * (cycle_timer >> 25);
1805 return ticks;
1806}
1807
Stefan Richter53dca512008-12-14 21:47:04 +01001808static u64 ohci_get_bus_time(struct fw_card *card)
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001809{
1810 struct fw_ohci *ohci = fw_ohci(card);
Clemens Ladischb6775322010-01-20 09:58:02 +01001811 u32 c0, c1, c2;
1812 u32 t0, t1, t2;
1813 s32 diff01, diff12;
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001814 u64 bus_time;
1815
Clemens Ladischb6775322010-01-20 09:58:02 +01001816 if (!ohci->iso_cycle_timer_quirk) {
1817 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1818 } else {
1819 /*
1820 * VIA controllers have two bugs when updating the iso cycle
1821 * timer register:
1822 * 1) When the lowest six bits are wrapping around to zero,
1823 * a read that happens at the same time will return garbage
1824 * in the lowest ten bits.
1825 * 2) When the cycleOffset field wraps around to zero, the
1826 * cycleCount field is not incremented for about 60 ns.
1827 *
1828 * To catch these, we read the register three times and ensure
1829 * that the difference between each two consecutive reads is
1830 * approximately the same, i.e., less than twice the other.
1831 * Furthermore, any negative difference indicates an error.
1832 * (A PCI read should take at least 20 ticks of the 24.576 MHz
1833 * timer to execute, so we have enough precision to compute the
1834 * ratio of the differences.)
1835 */
1836 do {
1837 c0 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1838 c1 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1839 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1840 t0 = cycle_timer_ticks(c0);
1841 t1 = cycle_timer_ticks(c1);
1842 t2 = cycle_timer_ticks(c2);
1843 diff01 = t1 - t0;
1844 diff12 = t2 - t1;
1845 } while (diff01 <= 0 || diff12 <= 0 ||
1846 diff01 / diff12 >= 2 || diff12 / diff01 >= 2);
1847 }
1848 bus_time = ((u64)atomic_read(&ohci->bus_seconds) << 32) | c2;
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05001849
1850 return bus_time;
1851}
1852
David Moore1aa292b2008-07-22 23:23:40 -07001853static void copy_iso_headers(struct iso_context *ctx, void *p)
1854{
1855 int i = ctx->header_length;
1856
1857 if (i + ctx->base.header_size > PAGE_SIZE)
1858 return;
1859
1860 /*
1861 * The iso header is byteswapped to little endian by
1862 * the controller, but the remaining header quadlets
1863 * are big endian. We want to present all the headers
1864 * as big endian, so we have to swap the first quadlet.
1865 */
1866 if (ctx->base.header_size > 0)
1867 *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
1868 if (ctx->base.header_size > 4)
1869 *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
1870 if (ctx->base.header_size > 8)
1871 memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
1872 ctx->header_length += ctx->base.header_size;
1873}
1874
Kristian Høgsbergd2746dc2007-02-16 17:34:46 -05001875static int handle_ir_dualbuffer_packet(struct context *context,
1876 struct descriptor *d,
1877 struct descriptor *last)
Kristian Høgsberged568912006-12-19 19:58:35 -05001878{
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001879 struct iso_context *ctx =
1880 container_of(context, struct iso_context, context);
1881 struct db_descriptor *db = (struct db_descriptor *) d;
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001882 __le32 *ir_header;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001883 size_t header_length;
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001884 void *p, *end;
Kristian Høgsbergd2746dc2007-02-16 17:34:46 -05001885
Stefan Richterefbf3902008-02-23 12:24:57 +01001886 if (db->first_res_count != 0 && db->second_res_count != 0) {
David Moore0642b652007-12-19 03:09:18 -05001887 if (ctx->excess_bytes <= le16_to_cpu(db->second_req_count)) {
1888 /* This descriptor isn't done yet, stop iteration. */
1889 return 0;
1890 }
1891 ctx->excess_bytes -= le16_to_cpu(db->second_req_count);
1892 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001893
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001894 header_length = le16_to_cpu(db->first_req_count) -
1895 le16_to_cpu(db->first_res_count);
1896
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001897 p = db + 1;
1898 end = p + header_length;
David Moore1aa292b2008-07-22 23:23:40 -07001899 while (p < end) {
1900 copy_iso_headers(ctx, p);
David Moore0642b652007-12-19 03:09:18 -05001901 ctx->excess_bytes +=
Stefan Richterefbf3902008-02-23 12:24:57 +01001902 (le32_to_cpu(*(__le32 *)(p + 4)) >> 16) & 0xffff;
David Moore1aa292b2008-07-22 23:23:40 -07001903 p += max(ctx->base.header_size, (size_t)8);
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001904 }
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001905
David Moore0642b652007-12-19 03:09:18 -05001906 ctx->excess_bytes -= le16_to_cpu(db->second_req_count) -
1907 le16_to_cpu(db->second_res_count);
1908
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001909 if (le16_to_cpu(db->control) & DESCRIPTOR_IRQ_ALWAYS) {
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04001910 ir_header = (__le32 *) (db + 1);
1911 ctx->base.callback(&ctx->base,
1912 le32_to_cpu(ir_header[0]) & 0xffff,
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001913 ctx->header_length, ctx->header,
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001914 ctx->base.callback_data);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001915 ctx->header_length = 0;
1916 }
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001917
1918 return 1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001919}
1920
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001921static int handle_ir_packet_per_buffer(struct context *context,
1922 struct descriptor *d,
1923 struct descriptor *last)
1924{
1925 struct iso_context *ctx =
1926 container_of(context, struct iso_context, context);
David Moorebcee8932007-12-19 15:26:38 -05001927 struct descriptor *pd;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001928 __le32 *ir_header;
David Moorebcee8932007-12-19 15:26:38 -05001929 void *p;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001930
David Moorebcee8932007-12-19 15:26:38 -05001931 for (pd = d; pd <= last; pd++) {
1932 if (pd->transfer_status)
1933 break;
1934 }
1935 if (pd > last)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001936 /* Descriptor(s) not done yet, stop iteration */
1937 return 0;
1938
David Moore1aa292b2008-07-22 23:23:40 -07001939 p = last + 1;
1940 copy_iso_headers(ctx, p);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001941
David Moorebcee8932007-12-19 15:26:38 -05001942 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
1943 ir_header = (__le32 *) p;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001944 ctx->base.callback(&ctx->base,
1945 le32_to_cpu(ir_header[0]) & 0xffff,
1946 ctx->header_length, ctx->header,
1947 ctx->base.callback_data);
1948 ctx->header_length = 0;
1949 }
1950
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001951 return 1;
1952}
1953
Kristian Høgsberg30200732007-02-16 17:34:39 -05001954static int handle_it_packet(struct context *context,
1955 struct descriptor *d,
1956 struct descriptor *last)
Kristian Høgsberged568912006-12-19 19:58:35 -05001957{
Kristian Høgsberg30200732007-02-16 17:34:39 -05001958 struct iso_context *ctx =
1959 container_of(context, struct iso_context, context);
Jay Fenlason31769ce2009-11-21 00:05:56 +01001960 int i;
1961 struct descriptor *pd;
Stefan Richter373b2ed2007-03-04 14:45:18 +01001962
Jay Fenlason31769ce2009-11-21 00:05:56 +01001963 for (pd = d; pd <= last; pd++)
1964 if (pd->transfer_status)
1965 break;
1966 if (pd > last)
1967 /* Descriptor(s) not done yet, stop iteration */
Kristian Høgsberg30200732007-02-16 17:34:39 -05001968 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001969
Jay Fenlason31769ce2009-11-21 00:05:56 +01001970 i = ctx->header_length;
1971 if (i + 4 < PAGE_SIZE) {
1972 /* Present this value as big-endian to match the receive code */
1973 *(__be32 *)(ctx->header + i) = cpu_to_be32(
1974 ((u32)le16_to_cpu(pd->transfer_status) << 16) |
1975 le16_to_cpu(pd->res_count));
1976 ctx->header_length += 4;
1977 }
1978 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05001979 ctx->base.callback(&ctx->base, le16_to_cpu(last->res_count),
Jay Fenlason31769ce2009-11-21 00:05:56 +01001980 ctx->header_length, ctx->header,
1981 ctx->base.callback_data);
1982 ctx->header_length = 0;
1983 }
Kristian Høgsberg30200732007-02-16 17:34:39 -05001984 return 1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001985}
1986
Stefan Richter53dca512008-12-14 21:47:04 +01001987static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
Stefan Richter4817ed22008-12-21 16:39:46 +01001988 int type, int channel, size_t header_size)
Kristian Høgsberged568912006-12-19 19:58:35 -05001989{
1990 struct fw_ohci *ohci = fw_ohci(card);
1991 struct iso_context *ctx, *list;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001992 descriptor_callback_t callback;
Stefan Richter4817ed22008-12-21 16:39:46 +01001993 u64 *channels, dont_care = ~0ULL;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001994 u32 *mask, regs;
Kristian Høgsberged568912006-12-19 19:58:35 -05001995 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001996 int index, ret = -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05001997
1998 if (type == FW_ISO_CONTEXT_TRANSMIT) {
Stefan Richter4817ed22008-12-21 16:39:46 +01001999 channels = &dont_care;
Kristian Høgsberged568912006-12-19 19:58:35 -05002000 mask = &ohci->it_context_mask;
2001 list = ohci->it_context_list;
Kristian Høgsberg30200732007-02-16 17:34:39 -05002002 callback = handle_it_packet;
Kristian Høgsberged568912006-12-19 19:58:35 -05002003 } else {
Stefan Richter4817ed22008-12-21 16:39:46 +01002004 channels = &ohci->ir_context_channels;
Stefan Richter373b2ed2007-03-04 14:45:18 +01002005 mask = &ohci->ir_context_mask;
2006 list = ohci->ir_context_list;
Stefan Richter95984f62008-07-22 18:41:10 +02002007 if (ohci->use_dualbuffer)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002008 callback = handle_ir_dualbuffer_packet;
2009 else
2010 callback = handle_ir_packet_per_buffer;
Kristian Høgsberged568912006-12-19 19:58:35 -05002011 }
2012
2013 spin_lock_irqsave(&ohci->lock, flags);
Stefan Richter4817ed22008-12-21 16:39:46 +01002014 index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
2015 if (index >= 0) {
2016 *channels &= ~(1ULL << channel);
Kristian Høgsberged568912006-12-19 19:58:35 -05002017 *mask &= ~(1 << index);
Stefan Richter4817ed22008-12-21 16:39:46 +01002018 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002019 spin_unlock_irqrestore(&ohci->lock, flags);
2020
2021 if (index < 0)
2022 return ERR_PTR(-EBUSY);
2023
Stefan Richter373b2ed2007-03-04 14:45:18 +01002024 if (type == FW_ISO_CONTEXT_TRANSMIT)
2025 regs = OHCI1394_IsoXmitContextBase(index);
2026 else
2027 regs = OHCI1394_IsoRcvContextBase(index);
2028
Kristian Høgsberged568912006-12-19 19:58:35 -05002029 ctx = &list[index];
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002030 memset(ctx, 0, sizeof(*ctx));
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002031 ctx->header_length = 0;
2032 ctx->header = (void *) __get_free_page(GFP_KERNEL);
2033 if (ctx->header == NULL)
2034 goto out;
2035
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002036 ret = context_init(&ctx->context, ohci, regs, callback);
2037 if (ret < 0)
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002038 goto out_with_header;
Kristian Høgsberged568912006-12-19 19:58:35 -05002039
2040 return &ctx->base;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002041
2042 out_with_header:
2043 free_page((unsigned long)ctx->header);
2044 out:
2045 spin_lock_irqsave(&ohci->lock, flags);
2046 *mask |= 1 << index;
2047 spin_unlock_irqrestore(&ohci->lock, flags);
2048
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002049 return ERR_PTR(ret);
Kristian Høgsberged568912006-12-19 19:58:35 -05002050}
2051
Kristian Høgsbergeb0306e2007-03-14 17:34:54 -04002052static int ohci_start_iso(struct fw_iso_context *base,
2053 s32 cycle, u32 sync, u32 tags)
Kristian Høgsberged568912006-12-19 19:58:35 -05002054{
Stefan Richter373b2ed2007-03-04 14:45:18 +01002055 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberg30200732007-02-16 17:34:39 -05002056 struct fw_ohci *ohci = ctx->context.ohci;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002057 u32 control, match;
Kristian Høgsberged568912006-12-19 19:58:35 -05002058 int index;
2059
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002060 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2061 index = ctx - ohci->it_context_list;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002062 match = 0;
2063 if (cycle >= 0)
2064 match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002065 (cycle & 0x7fff) << 16;
Kristian Høgsberg21efb3c2007-02-16 17:34:50 -05002066
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002067 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
2068 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002069 context_run(&ctx->context, match);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002070 } else {
2071 index = ctx - ohci->ir_context_list;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002072 control = IR_CONTEXT_ISOCH_HEADER;
Stefan Richter95984f62008-07-22 18:41:10 +02002073 if (ohci->use_dualbuffer)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002074 control |= IR_CONTEXT_DUAL_BUFFER_MODE;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002075 match = (tags << 28) | (sync << 8) | ctx->base.channel;
2076 if (cycle >= 0) {
2077 match |= (cycle & 0x07fff) << 12;
2078 control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
2079 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002080
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002081 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
2082 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002083 reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002084 context_run(&ctx->context, control);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002085 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002086
2087 return 0;
2088}
2089
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002090static int ohci_stop_iso(struct fw_iso_context *base)
2091{
2092 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01002093 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002094 int index;
2095
2096 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2097 index = ctx - ohci->it_context_list;
2098 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
2099 } else {
2100 index = ctx - ohci->ir_context_list;
2101 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
2102 }
2103 flush_writes(ohci);
2104 context_stop(&ctx->context);
2105
2106 return 0;
2107}
2108
Kristian Høgsberged568912006-12-19 19:58:35 -05002109static void ohci_free_iso_context(struct fw_iso_context *base)
2110{
2111 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01002112 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberged568912006-12-19 19:58:35 -05002113 unsigned long flags;
2114 int index;
2115
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002116 ohci_stop_iso(base);
2117 context_release(&ctx->context);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002118 free_page((unsigned long)ctx->header);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002119
Kristian Høgsberged568912006-12-19 19:58:35 -05002120 spin_lock_irqsave(&ohci->lock, flags);
2121
2122 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2123 index = ctx - ohci->it_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05002124 ohci->it_context_mask |= 1 << index;
2125 } else {
2126 index = ctx - ohci->ir_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05002127 ohci->ir_context_mask |= 1 << index;
Stefan Richter4817ed22008-12-21 16:39:46 +01002128 ohci->ir_context_channels |= 1ULL << base->channel;
Kristian Høgsberged568912006-12-19 19:58:35 -05002129 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002130
2131 spin_unlock_irqrestore(&ohci->lock, flags);
2132}
2133
Stefan Richter53dca512008-12-14 21:47:04 +01002134static int ohci_queue_iso_transmit(struct fw_iso_context *base,
2135 struct fw_iso_packet *packet,
2136 struct fw_iso_buffer *buffer,
2137 unsigned long payload)
Kristian Høgsberged568912006-12-19 19:58:35 -05002138{
Stefan Richter373b2ed2007-03-04 14:45:18 +01002139 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberg30200732007-02-16 17:34:39 -05002140 struct descriptor *d, *last, *pd;
Kristian Høgsberged568912006-12-19 19:58:35 -05002141 struct fw_iso_packet *p;
2142 __le32 *header;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002143 dma_addr_t d_bus, page_bus;
Kristian Høgsberged568912006-12-19 19:58:35 -05002144 u32 z, header_z, payload_z, irq;
2145 u32 payload_index, payload_end_index, next_page_index;
Kristian Høgsberg30200732007-02-16 17:34:39 -05002146 int page, end_page, i, length, offset;
Kristian Høgsberged568912006-12-19 19:58:35 -05002147
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002148 /*
2149 * FIXME: Cycle lost behavior should be configurable: lose
2150 * packet, retransmit or terminate..
2151 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002152
2153 p = packet;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002154 payload_index = payload;
Kristian Høgsberged568912006-12-19 19:58:35 -05002155
2156 if (p->skip)
2157 z = 1;
2158 else
2159 z = 2;
2160 if (p->header_length > 0)
2161 z++;
2162
2163 /* Determine the first page the payload isn't contained in. */
2164 end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
2165 if (p->payload_length > 0)
2166 payload_z = end_page - (payload_index >> PAGE_SHIFT);
2167 else
2168 payload_z = 0;
2169
2170 z += payload_z;
2171
2172 /* Get header size in number of descriptors. */
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002173 header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05002174
Kristian Høgsberg30200732007-02-16 17:34:39 -05002175 d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
2176 if (d == NULL)
2177 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05002178
2179 if (!p->skip) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002180 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsberged568912006-12-19 19:58:35 -05002181 d[0].req_count = cpu_to_le16(8);
2182
2183 header = (__le32 *) &d[1];
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002184 header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
2185 IT_HEADER_TAG(p->tag) |
2186 IT_HEADER_TCODE(TCODE_STREAM_DATA) |
2187 IT_HEADER_CHANNEL(ctx->base.channel) |
2188 IT_HEADER_SPEED(ctx->base.speed));
Kristian Høgsberged568912006-12-19 19:58:35 -05002189 header[1] =
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002190 cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
Kristian Høgsberged568912006-12-19 19:58:35 -05002191 p->payload_length));
2192 }
2193
2194 if (p->header_length > 0) {
2195 d[2].req_count = cpu_to_le16(p->header_length);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002196 d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05002197 memcpy(&d[z], p->header, p->header_length);
2198 }
2199
2200 pd = d + z - payload_z;
2201 payload_end_index = payload_index + p->payload_length;
2202 for (i = 0; i < payload_z; i++) {
2203 page = payload_index >> PAGE_SHIFT;
2204 offset = payload_index & ~PAGE_MASK;
2205 next_page_index = (page + 1) << PAGE_SHIFT;
2206 length =
2207 min(next_page_index, payload_end_index) - payload_index;
2208 pd[i].req_count = cpu_to_le16(length);
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002209
2210 page_bus = page_private(buffer->pages[page]);
2211 pd[i].data_address = cpu_to_le32(page_bus + offset);
Kristian Høgsberged568912006-12-19 19:58:35 -05002212
2213 payload_index += length;
2214 }
2215
Kristian Høgsberged568912006-12-19 19:58:35 -05002216 if (p->interrupt)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002217 irq = DESCRIPTOR_IRQ_ALWAYS;
Kristian Høgsberged568912006-12-19 19:58:35 -05002218 else
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002219 irq = DESCRIPTOR_NO_IRQ;
Kristian Høgsberged568912006-12-19 19:58:35 -05002220
Kristian Høgsberg30200732007-02-16 17:34:39 -05002221 last = z == 2 ? d : d + z - 1;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002222 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
2223 DESCRIPTOR_STATUS |
2224 DESCRIPTOR_BRANCH_ALWAYS |
Kristian Høgsbergcbb59da2007-02-16 17:34:35 -05002225 irq);
Kristian Høgsberged568912006-12-19 19:58:35 -05002226
Kristian Høgsberg30200732007-02-16 17:34:39 -05002227 context_append(&ctx->context, d, z, header_z);
Kristian Høgsberged568912006-12-19 19:58:35 -05002228
2229 return 0;
2230}
Stefan Richter373b2ed2007-03-04 14:45:18 +01002231
Stefan Richter53dca512008-12-14 21:47:04 +01002232static int ohci_queue_iso_receive_dualbuffer(struct fw_iso_context *base,
2233 struct fw_iso_packet *packet,
2234 struct fw_iso_buffer *buffer,
2235 unsigned long payload)
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002236{
2237 struct iso_context *ctx = container_of(base, struct iso_context, base);
2238 struct db_descriptor *db = NULL;
2239 struct descriptor *d;
2240 struct fw_iso_packet *p;
2241 dma_addr_t d_bus, page_bus;
2242 u32 z, header_z, length, rest;
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04002243 int page, offset, packet_count, header_size;
Stefan Richter373b2ed2007-03-04 14:45:18 +01002244
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002245 /*
2246 * FIXME: Cycle lost behavior should be configurable: lose
2247 * packet, retransmit or terminate..
2248 */
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002249
2250 p = packet;
2251 z = 2;
2252
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002253 /*
David Moore1aa292b2008-07-22 23:23:40 -07002254 * The OHCI controller puts the isochronous header and trailer in the
2255 * buffer, so we need at least 8 bytes.
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002256 */
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04002257 packet_count = p->header_length / ctx->base.header_size;
David Moore1aa292b2008-07-22 23:23:40 -07002258 header_size = packet_count * max(ctx->base.header_size, (size_t)8);
Kristian Høgsbergc70dc782007-03-14 17:34:53 -04002259
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002260 /* Get header size in number of descriptors. */
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002261 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002262 page = payload >> PAGE_SHIFT;
2263 offset = payload & ~PAGE_MASK;
2264 rest = p->payload_length;
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05002265 /*
2266 * The controllers I've tested have not worked correctly when
2267 * second_req_count is zero. Rather than do something we know won't
2268 * work, return an error
2269 */
2270 if (rest == 0)
2271 return -EINVAL;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002272
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002273 while (rest > 0) {
2274 d = context_get_descriptors(&ctx->context,
2275 z + header_z, &d_bus);
2276 if (d == NULL)
2277 return -ENOMEM;
2278
2279 db = (struct db_descriptor *) d;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002280 db->control = cpu_to_le16(DESCRIPTOR_STATUS |
2281 DESCRIPTOR_BRANCH_ALWAYS);
David Moore1aa292b2008-07-22 23:23:40 -07002282 db->first_size =
2283 cpu_to_le16(max(ctx->base.header_size, (size_t)8));
David Moore0642b652007-12-19 03:09:18 -05002284 if (p->skip && rest == p->payload_length) {
2285 db->control |= cpu_to_le16(DESCRIPTOR_WAIT);
2286 db->first_req_count = db->first_size;
2287 } else {
2288 db->first_req_count = cpu_to_le16(header_size);
2289 }
Kristian Høgsberg1e1d1962007-02-16 17:34:45 -05002290 db->first_res_count = db->first_req_count;
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002291 db->first_buffer = cpu_to_le32(d_bus + sizeof(*db));
Stefan Richter373b2ed2007-03-04 14:45:18 +01002292
David Moore0642b652007-12-19 03:09:18 -05002293 if (p->skip && rest == p->payload_length)
2294 length = 4;
2295 else if (offset + rest < PAGE_SIZE)
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002296 length = rest;
2297 else
2298 length = PAGE_SIZE - offset;
2299
Kristian Høgsberg1e1d1962007-02-16 17:34:45 -05002300 db->second_req_count = cpu_to_le16(length);
2301 db->second_res_count = db->second_req_count;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002302 page_bus = page_private(buffer->pages[page]);
2303 db->second_buffer = cpu_to_le32(page_bus + offset);
2304
Kristian Høgsbergcb2d2cd2007-02-16 17:34:47 -05002305 if (p->interrupt && length == rest)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002306 db->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
Kristian Høgsbergcb2d2cd2007-02-16 17:34:47 -05002307
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002308 context_append(&ctx->context, d, z, header_z);
2309 offset = (offset + length) & ~PAGE_MASK;
2310 rest -= length;
David Moore0642b652007-12-19 03:09:18 -05002311 if (offset == 0)
2312 page++;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002313 }
2314
Kristian Høgsbergd2746dc2007-02-16 17:34:46 -05002315 return 0;
2316}
Kristian Høgsberg21efb3c2007-02-16 17:34:50 -05002317
Stefan Richter53dca512008-12-14 21:47:04 +01002318static int ohci_queue_iso_receive_packet_per_buffer(struct fw_iso_context *base,
2319 struct fw_iso_packet *packet,
2320 struct fw_iso_buffer *buffer,
2321 unsigned long payload)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002322{
2323 struct iso_context *ctx = container_of(base, struct iso_context, base);
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05002324 struct descriptor *d, *pd;
David Moorebcee8932007-12-19 15:26:38 -05002325 struct fw_iso_packet *p = packet;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002326 dma_addr_t d_bus, page_bus;
2327 u32 z, header_z, rest;
David Moorebcee8932007-12-19 15:26:38 -05002328 int i, j, length;
2329 int page, offset, packet_count, header_size, payload_per_buffer;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002330
2331 /*
David Moore1aa292b2008-07-22 23:23:40 -07002332 * The OHCI controller puts the isochronous header and trailer in the
2333 * buffer, so we need at least 8 bytes.
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002334 */
2335 packet_count = p->header_length / ctx->base.header_size;
David Moore1aa292b2008-07-22 23:23:40 -07002336 header_size = max(ctx->base.header_size, (size_t)8);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002337
2338 /* Get header size in number of descriptors. */
2339 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
2340 page = payload >> PAGE_SHIFT;
2341 offset = payload & ~PAGE_MASK;
David Moorebcee8932007-12-19 15:26:38 -05002342 payload_per_buffer = p->payload_length / packet_count;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002343
2344 for (i = 0; i < packet_count; i++) {
2345 /* d points to the header descriptor */
David Moorebcee8932007-12-19 15:26:38 -05002346 z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002347 d = context_get_descriptors(&ctx->context,
David Moorebcee8932007-12-19 15:26:38 -05002348 z + header_z, &d_bus);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002349 if (d == NULL)
2350 return -ENOMEM;
2351
David Moorebcee8932007-12-19 15:26:38 -05002352 d->control = cpu_to_le16(DESCRIPTOR_STATUS |
2353 DESCRIPTOR_INPUT_MORE);
2354 if (p->skip && i == 0)
2355 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002356 d->req_count = cpu_to_le16(header_size);
2357 d->res_count = d->req_count;
David Moorebcee8932007-12-19 15:26:38 -05002358 d->transfer_status = 0;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002359 d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
2360
David Moorebcee8932007-12-19 15:26:38 -05002361 rest = payload_per_buffer;
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05002362 pd = d;
David Moorebcee8932007-12-19 15:26:38 -05002363 for (j = 1; j < z; j++) {
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05002364 pd++;
David Moorebcee8932007-12-19 15:26:38 -05002365 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2366 DESCRIPTOR_INPUT_MORE);
2367
2368 if (offset + rest < PAGE_SIZE)
2369 length = rest;
2370 else
2371 length = PAGE_SIZE - offset;
2372 pd->req_count = cpu_to_le16(length);
2373 pd->res_count = pd->req_count;
2374 pd->transfer_status = 0;
2375
2376 page_bus = page_private(buffer->pages[page]);
2377 pd->data_address = cpu_to_le32(page_bus + offset);
2378
2379 offset = (offset + length) & ~PAGE_MASK;
2380 rest -= length;
2381 if (offset == 0)
2382 page++;
2383 }
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002384 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2385 DESCRIPTOR_INPUT_LAST |
2386 DESCRIPTOR_BRANCH_ALWAYS);
David Moorebcee8932007-12-19 15:26:38 -05002387 if (p->interrupt && i == packet_count - 1)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002388 pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
2389
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002390 context_append(&ctx->context, d, z, header_z);
2391 }
2392
2393 return 0;
2394}
2395
Stefan Richter53dca512008-12-14 21:47:04 +01002396static int ohci_queue_iso(struct fw_iso_context *base,
2397 struct fw_iso_packet *packet,
2398 struct fw_iso_buffer *buffer,
2399 unsigned long payload)
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002400{
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002401 struct iso_context *ctx = container_of(base, struct iso_context, base);
David Moorefe5ca632008-01-06 17:21:41 -05002402 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002403 int ret;
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002404
David Moorefe5ca632008-01-06 17:21:41 -05002405 spin_lock_irqsave(&ctx->context.ohci->lock, flags);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002406 if (base->type == FW_ISO_CONTEXT_TRANSMIT)
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002407 ret = ohci_queue_iso_transmit(base, packet, buffer, payload);
Stefan Richter95984f62008-07-22 18:41:10 +02002408 else if (ctx->context.ohci->use_dualbuffer)
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002409 ret = ohci_queue_iso_receive_dualbuffer(base, packet,
2410 buffer, payload);
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002411 else
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002412 ret = ohci_queue_iso_receive_packet_per_buffer(base, packet,
2413 buffer, payload);
David Moorefe5ca632008-01-06 17:21:41 -05002414 spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
2415
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002416 return ret;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002417}
2418
Stefan Richter21ebcd12007-01-14 15:29:07 +01002419static const struct fw_card_driver ohci_driver = {
Kristian Høgsberged568912006-12-19 19:58:35 -05002420 .enable = ohci_enable,
2421 .update_phy_reg = ohci_update_phy_reg,
2422 .set_config_rom = ohci_set_config_rom,
2423 .send_request = ohci_send_request,
2424 .send_response = ohci_send_response,
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002425 .cancel_packet = ohci_cancel_packet,
Kristian Høgsberged568912006-12-19 19:58:35 -05002426 .enable_phys_dma = ohci_enable_phys_dma,
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002427 .get_bus_time = ohci_get_bus_time,
Kristian Høgsberged568912006-12-19 19:58:35 -05002428
2429 .allocate_iso_context = ohci_allocate_iso_context,
2430 .free_iso_context = ohci_free_iso_context,
2431 .queue_iso = ohci_queue_iso,
Kristian Høgsberg69cdb722007-02-16 17:34:41 -05002432 .start_iso = ohci_start_iso,
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002433 .stop_iso = ohci_stop_iso,
Kristian Høgsberged568912006-12-19 19:58:35 -05002434};
2435
Stefan Richter2ed0f182008-03-01 12:35:29 +01002436#ifdef CONFIG_PPC_PMAC
2437static void ohci_pmac_on(struct pci_dev *dev)
2438{
2439 if (machine_is(powermac)) {
2440 struct device_node *ofn = pci_device_to_OF_node(dev);
2441
2442 if (ofn) {
2443 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
2444 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
2445 }
2446 }
2447}
2448
2449static void ohci_pmac_off(struct pci_dev *dev)
2450{
2451 if (machine_is(powermac)) {
2452 struct device_node *ofn = pci_device_to_OF_node(dev);
2453
2454 if (ofn) {
2455 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
2456 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
2457 }
2458 }
2459}
2460#else
2461#define ohci_pmac_on(dev)
2462#define ohci_pmac_off(dev)
2463#endif /* CONFIG_PPC_PMAC */
2464
Stefan Richterfc383792009-08-28 13:25:15 +02002465#define PCI_VENDOR_ID_AGERE PCI_VENDOR_ID_ATT
2466#define PCI_DEVICE_ID_AGERE_FW643 0x5901
2467
Stefan Richter53dca512008-12-14 21:47:04 +01002468static int __devinit pci_probe(struct pci_dev *dev,
2469 const struct pci_device_id *ent)
Kristian Høgsberged568912006-12-19 19:58:35 -05002470{
2471 struct fw_ohci *ohci;
Stefan Richter95984f62008-07-22 18:41:10 +02002472 u32 bus_options, max_receive, link_speed, version;
Kristian Høgsberged568912006-12-19 19:58:35 -05002473 u64 guid;
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002474 int err;
Kristian Høgsberged568912006-12-19 19:58:35 -05002475 size_t size;
2476
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002477 ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
Kristian Høgsberged568912006-12-19 19:58:35 -05002478 if (ohci == NULL) {
Stefan Richter7007a072008-10-26 09:50:31 +01002479 err = -ENOMEM;
2480 goto fail;
Kristian Høgsberged568912006-12-19 19:58:35 -05002481 }
2482
2483 fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
2484
Stefan Richter130d5492008-03-24 20:55:28 +01002485 ohci_pmac_on(dev);
2486
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002487 err = pci_enable_device(dev);
2488 if (err) {
Stefan Richter7007a072008-10-26 09:50:31 +01002489 fw_error("Failed to enable OHCI hardware\n");
Stefan Richterbd7dee62008-02-24 18:59:55 +01002490 goto fail_free;
Kristian Høgsberged568912006-12-19 19:58:35 -05002491 }
2492
2493 pci_set_master(dev);
2494 pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
2495 pci_set_drvdata(dev, ohci);
2496
2497 spin_lock_init(&ohci->lock);
2498
2499 tasklet_init(&ohci->bus_reset_tasklet,
2500 bus_reset_tasklet, (unsigned long)ohci);
2501
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002502 err = pci_request_region(dev, 0, ohci_driver_name);
2503 if (err) {
Kristian Høgsberged568912006-12-19 19:58:35 -05002504 fw_error("MMIO resource unavailable\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002505 goto fail_disable;
Kristian Høgsberged568912006-12-19 19:58:35 -05002506 }
2507
2508 ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
2509 if (ohci->registers == NULL) {
2510 fw_error("Failed to remap registers\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002511 err = -ENXIO;
2512 goto fail_iomem;
Kristian Høgsberged568912006-12-19 19:58:35 -05002513 }
2514
Stefan Richter95984f62008-07-22 18:41:10 +02002515 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
Stefan Richter090699c2009-12-26 01:35:14 +01002516#if 0
2517 /* FIXME: make it a context option or remove dual-buffer mode */
Stefan Richter95984f62008-07-22 18:41:10 +02002518 ohci->use_dualbuffer = version >= OHCI_VERSION_1_1;
Stefan Richter090699c2009-12-26 01:35:14 +01002519#endif
Stefan Richter95984f62008-07-22 18:41:10 +02002520
Stefan Richterfc383792009-08-28 13:25:15 +02002521 /* dual-buffer mode is broken if more than one IR context is active */
2522 if (dev->vendor == PCI_VENDOR_ID_AGERE &&
2523 dev->device == PCI_DEVICE_ID_AGERE_FW643)
2524 ohci->use_dualbuffer = false;
2525
Stefan Richter4fe0bad2009-08-28 13:26:03 +02002526 /* dual-buffer mode is broken */
2527 if (dev->vendor == PCI_VENDOR_ID_RICOH &&
2528 dev->device == PCI_DEVICE_ID_RICOH_R5C832)
2529 ohci->use_dualbuffer = false;
2530
Stefan Richter95984f62008-07-22 18:41:10 +02002531/* x86-32 currently doesn't use highmem for dma_alloc_coherent */
2532#if !defined(CONFIG_X86_32)
2533 /* dual-buffer mode is broken with descriptor addresses above 2G */
2534 if (dev->vendor == PCI_VENDOR_ID_TI &&
2535 dev->device == PCI_DEVICE_ID_TI_TSB43AB22)
2536 ohci->use_dualbuffer = false;
2537#endif
2538
2539#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
2540 ohci->old_uninorth = dev->vendor == PCI_VENDOR_ID_APPLE &&
2541 dev->device == PCI_DEVICE_ID_APPLE_UNI_N_FW;
2542#endif
2543 ohci->bus_reset_packet_quirk = dev->vendor == PCI_VENDOR_ID_TI;
2544
Clemens Ladischb6775322010-01-20 09:58:02 +01002545 ohci->iso_cycle_timer_quirk = dev->vendor == PCI_VENDOR_ID_VIA;
2546
Kristian Høgsberged568912006-12-19 19:58:35 -05002547 ar_context_init(&ohci->ar_request_ctx, ohci,
2548 OHCI1394_AsReqRcvContextControlSet);
2549
2550 ar_context_init(&ohci->ar_response_ctx, ohci,
2551 OHCI1394_AsRspRcvContextControlSet);
2552
David Moorefe5ca632008-01-06 17:21:41 -05002553 context_init(&ohci->at_request_ctx, ohci,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002554 OHCI1394_AsReqTrContextControlSet, handle_at_packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05002555
David Moorefe5ca632008-01-06 17:21:41 -05002556 context_init(&ohci->at_response_ctx, ohci,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002557 OHCI1394_AsRspTrContextControlSet, handle_at_packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05002558
Kristian Høgsberged568912006-12-19 19:58:35 -05002559 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
2560 ohci->it_context_mask = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
2561 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
2562 size = sizeof(struct iso_context) * hweight32(ohci->it_context_mask);
2563 ohci->it_context_list = kzalloc(size, GFP_KERNEL);
2564
2565 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
Stefan Richter4817ed22008-12-21 16:39:46 +01002566 ohci->ir_context_channels = ~0ULL;
Kristian Høgsberged568912006-12-19 19:58:35 -05002567 ohci->ir_context_mask = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
2568 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
2569 size = sizeof(struct iso_context) * hweight32(ohci->ir_context_mask);
2570 ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
2571
2572 if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002573 err = -ENOMEM;
Stefan Richter7007a072008-10-26 09:50:31 +01002574 goto fail_contexts;
Kristian Høgsberged568912006-12-19 19:58:35 -05002575 }
2576
2577 /* self-id dma buffer allocation */
2578 ohci->self_id_cpu = dma_alloc_coherent(ohci->card.device,
2579 SELF_ID_BUF_SIZE,
2580 &ohci->self_id_bus,
2581 GFP_KERNEL);
2582 if (ohci->self_id_cpu == NULL) {
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002583 err = -ENOMEM;
Stefan Richter7007a072008-10-26 09:50:31 +01002584 goto fail_contexts;
Kristian Høgsberged568912006-12-19 19:58:35 -05002585 }
2586
Kristian Høgsberged568912006-12-19 19:58:35 -05002587 bus_options = reg_read(ohci, OHCI1394_BusOptions);
2588 max_receive = (bus_options >> 12) & 0xf;
2589 link_speed = bus_options & 0x7;
2590 guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
2591 reg_read(ohci, OHCI1394_GUIDLo);
2592
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002593 err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01002594 if (err)
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002595 goto fail_self_id;
Kristian Høgsberged568912006-12-19 19:58:35 -05002596
Kristian Høgsberg500be722007-02-16 17:34:43 -05002597 fw_notify("Added fw-ohci device %s, OHCI version %x.%x\n",
Kay Sieversa1f64812008-10-30 01:41:56 +01002598 dev_name(&dev->dev), version >> 16, version & 0xff);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01002599
Kristian Høgsberged568912006-12-19 19:58:35 -05002600 return 0;
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002601
2602 fail_self_id:
2603 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
2604 ohci->self_id_cpu, ohci->self_id_bus);
Stefan Richter7007a072008-10-26 09:50:31 +01002605 fail_contexts:
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002606 kfree(ohci->ir_context_list);
Stefan Richter7007a072008-10-26 09:50:31 +01002607 kfree(ohci->it_context_list);
2608 context_release(&ohci->at_response_ctx);
2609 context_release(&ohci->at_request_ctx);
2610 ar_context_release(&ohci->ar_response_ctx);
2611 ar_context_release(&ohci->ar_request_ctx);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002612 pci_iounmap(dev, ohci->registers);
2613 fail_iomem:
2614 pci_release_region(dev, 0);
2615 fail_disable:
2616 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01002617 fail_free:
2618 kfree(&ohci->card);
Stefan Richter130d5492008-03-24 20:55:28 +01002619 ohci_pmac_off(dev);
Stefan Richter7007a072008-10-26 09:50:31 +01002620 fail:
2621 if (err == -ENOMEM)
2622 fw_error("Out of memory\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002623
2624 return err;
Kristian Høgsberged568912006-12-19 19:58:35 -05002625}
2626
2627static void pci_remove(struct pci_dev *dev)
2628{
2629 struct fw_ohci *ohci;
2630
2631 ohci = pci_get_drvdata(dev);
Kristian Høgsberge254a4b2007-03-07 12:12:38 -05002632 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
2633 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05002634 fw_core_remove_card(&ohci->card);
2635
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002636 /*
2637 * FIXME: Fail all pending packets here, now that the upper
2638 * layers can't queue any more.
2639 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002640
2641 software_reset(ohci);
2642 free_irq(dev->irq, ohci);
Jay Fenlasona55709b2008-10-22 15:59:42 -04002643
2644 if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
2645 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2646 ohci->next_config_rom, ohci->next_config_rom_bus);
2647 if (ohci->config_rom)
2648 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2649 ohci->config_rom, ohci->config_rom_bus);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002650 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
2651 ohci->self_id_cpu, ohci->self_id_bus);
Jay Fenlasona55709b2008-10-22 15:59:42 -04002652 ar_context_release(&ohci->ar_request_ctx);
2653 ar_context_release(&ohci->ar_response_ctx);
2654 context_release(&ohci->at_request_ctx);
2655 context_release(&ohci->at_response_ctx);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002656 kfree(ohci->it_context_list);
2657 kfree(ohci->ir_context_list);
2658 pci_iounmap(dev, ohci->registers);
2659 pci_release_region(dev, 0);
2660 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01002661 kfree(&ohci->card);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002662 ohci_pmac_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01002663
Kristian Høgsberged568912006-12-19 19:58:35 -05002664 fw_notify("Removed fw-ohci device.\n");
2665}
2666
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002667#ifdef CONFIG_PM
Stefan Richter2ed0f182008-03-01 12:35:29 +01002668static int pci_suspend(struct pci_dev *dev, pm_message_t state)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002669{
Stefan Richter2ed0f182008-03-01 12:35:29 +01002670 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002671 int err;
2672
2673 software_reset(ohci);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002674 free_irq(dev->irq, ohci);
2675 err = pci_save_state(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002676 if (err) {
Stefan Richter8a8cea22007-06-09 19:26:22 +02002677 fw_error("pci_save_state failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002678 return err;
2679 }
Stefan Richter2ed0f182008-03-01 12:35:29 +01002680 err = pci_set_power_state(dev, pci_choose_state(dev, state));
Stefan Richter55111422007-09-06 09:50:30 +02002681 if (err)
2682 fw_error("pci_set_power_state failed with %d\n", err);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002683 ohci_pmac_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01002684
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002685 return 0;
2686}
2687
Stefan Richter2ed0f182008-03-01 12:35:29 +01002688static int pci_resume(struct pci_dev *dev)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002689{
Stefan Richter2ed0f182008-03-01 12:35:29 +01002690 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002691 int err;
2692
Stefan Richter2ed0f182008-03-01 12:35:29 +01002693 ohci_pmac_on(dev);
2694 pci_set_power_state(dev, PCI_D0);
2695 pci_restore_state(dev);
2696 err = pci_enable_device(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002697 if (err) {
Stefan Richter8a8cea22007-06-09 19:26:22 +02002698 fw_error("pci_enable_device failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002699 return err;
2700 }
2701
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002702 return ohci_enable(&ohci->card, NULL, 0);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002703}
2704#endif
2705
Németh Mártona67483d2010-01-10 13:14:26 +01002706static const struct pci_device_id pci_table[] = {
Kristian Høgsberged568912006-12-19 19:58:35 -05002707 { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
2708 { }
2709};
2710
2711MODULE_DEVICE_TABLE(pci, pci_table);
2712
2713static struct pci_driver fw_ohci_pci_driver = {
2714 .name = ohci_driver_name,
2715 .id_table = pci_table,
2716 .probe = pci_probe,
2717 .remove = pci_remove,
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002718#ifdef CONFIG_PM
2719 .resume = pci_resume,
2720 .suspend = pci_suspend,
2721#endif
Kristian Høgsberged568912006-12-19 19:58:35 -05002722};
2723
2724MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
2725MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
2726MODULE_LICENSE("GPL");
2727
Olaf Hering1e4c7b02007-05-05 23:17:13 +02002728/* Provide a module alias so root-on-sbp2 initrds don't break. */
2729#ifndef CONFIG_IEEE1394_OHCI1394_MODULE
2730MODULE_ALIAS("ohci1394");
2731#endif
2732
Kristian Høgsberged568912006-12-19 19:58:35 -05002733static int __init fw_ohci_init(void)
2734{
2735 return pci_register_driver(&fw_ohci_pci_driver);
2736}
2737
2738static void __exit fw_ohci_cleanup(void)
2739{
2740 pci_unregister_driver(&fw_ohci_pci_driver);
2741}
2742
2743module_init(fw_ohci_init);
2744module_exit(fw_ohci_cleanup);