blob: 5dd7ae4e4b239e58d8f71f4e1d58ff063e16edce [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * drivers/mtd/nand.c
3 *
4 * Overview:
5 * This is the generic MTD driver for NAND flash devices. It should be
6 * capable of working with almost all NAND chips currently available.
7 * Basic support for AG-AND chips is provided.
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00008 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 * Additional technical information is available on
maximilian attems8b2b4032007-07-28 13:07:16 +020010 * http://www.linux-mtd.infradead.org/doc/nand.html
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000011 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 * Copyright (C) 2000 Steven J. Hill (sjhill@realitydiluted.com)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020013 * 2002-2006 Thomas Gleixner (tglx@linutronix.de)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 *
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020015 * Credits:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000016 * David Woodhouse for adding multichip support
17 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070018 * Aleph One Ltd. and Toby Churchill Ltd. for supporting the
19 * rework for 2K page size chips
20 *
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020021 * TODO:
Linus Torvalds1da177e2005-04-16 15:20:36 -070022 * Enable cached programming for 2k page size chips
23 * Check, if mtd->ecctype should be set to MTD_ECC_HW
24 * if we have HW ecc support.
25 * The AG-AND chips have nice features for speed improvement,
26 * which are not supported yet. Read / program 4 pages in one go.
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +030027 * BBT table is not serialized, has to be fixed
Linus Torvalds1da177e2005-04-16 15:20:36 -070028 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070029 * This program is free software; you can redistribute it and/or modify
30 * it under the terms of the GNU General Public License version 2 as
31 * published by the Free Software Foundation.
32 *
33 */
34
David Woodhouse552d9202006-05-14 01:20:46 +010035#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <linux/delay.h>
37#include <linux/errno.h>
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +020038#include <linux/err.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <linux/sched.h>
40#include <linux/slab.h>
41#include <linux/types.h>
42#include <linux/mtd/mtd.h>
43#include <linux/mtd/nand.h>
44#include <linux/mtd/nand_ecc.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <linux/interrupt.h>
46#include <linux/bitops.h>
Richard Purdie8fe833c2006-03-31 02:31:14 -080047#include <linux/leds.h>
Florian Fainelli7351d3a2010-09-07 13:23:45 +020048#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
50#ifdef CONFIG_MTD_PARTITIONS
51#include <linux/mtd/partitions.h>
52#endif
53
54/* Define default oob placement schemes for large and small page devices */
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020055static struct nand_ecclayout nand_oob_8 = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070056 .eccbytes = 3,
57 .eccpos = {0, 1, 2},
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020058 .oobfree = {
59 {.offset = 3,
60 .length = 2},
61 {.offset = 6,
Florian Fainellif8ac0412010-09-07 13:23:43 +020062 .length = 2} }
Linus Torvalds1da177e2005-04-16 15:20:36 -070063};
64
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020065static struct nand_ecclayout nand_oob_16 = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070066 .eccbytes = 6,
67 .eccpos = {0, 1, 2, 3, 6, 7},
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020068 .oobfree = {
69 {.offset = 8,
Florian Fainellif8ac0412010-09-07 13:23:43 +020070 . length = 8} }
Linus Torvalds1da177e2005-04-16 15:20:36 -070071};
72
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020073static struct nand_ecclayout nand_oob_64 = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070074 .eccbytes = 24,
75 .eccpos = {
David Woodhousee0c7d762006-05-13 18:07:53 +010076 40, 41, 42, 43, 44, 45, 46, 47,
77 48, 49, 50, 51, 52, 53, 54, 55,
78 56, 57, 58, 59, 60, 61, 62, 63},
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020079 .oobfree = {
80 {.offset = 2,
Florian Fainellif8ac0412010-09-07 13:23:43 +020081 .length = 38} }
Linus Torvalds1da177e2005-04-16 15:20:36 -070082};
83
Thomas Gleixner81ec5362007-12-12 17:27:03 +010084static struct nand_ecclayout nand_oob_128 = {
85 .eccbytes = 48,
86 .eccpos = {
87 80, 81, 82, 83, 84, 85, 86, 87,
88 88, 89, 90, 91, 92, 93, 94, 95,
89 96, 97, 98, 99, 100, 101, 102, 103,
90 104, 105, 106, 107, 108, 109, 110, 111,
91 112, 113, 114, 115, 116, 117, 118, 119,
92 120, 121, 122, 123, 124, 125, 126, 127},
93 .oobfree = {
94 {.offset = 2,
Florian Fainellif8ac0412010-09-07 13:23:43 +020095 .length = 78} }
Thomas Gleixner81ec5362007-12-12 17:27:03 +010096};
97
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020098static int nand_get_device(struct nand_chip *chip, struct mtd_info *mtd,
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +020099 int new_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
Thomas Gleixner8593fbc2006-05-29 03:26:58 +0200101static int nand_do_write_oob(struct mtd_info *mtd, loff_t to,
102 struct mtd_oob_ops *ops);
103
Thomas Gleixnerd470a972006-05-23 23:48:57 +0200104/*
Joe Perches8e87d782008-02-03 17:22:34 +0200105 * For devices which display every fart in the system on a separate LED. Is
Thomas Gleixnerd470a972006-05-23 23:48:57 +0200106 * compiled away when LED support is disabled.
107 */
108DEFINE_LED_TRIGGER(nand_led_trigger);
109
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530110static int check_offs_len(struct mtd_info *mtd,
111 loff_t ofs, uint64_t len)
112{
113 struct nand_chip *chip = mtd->priv;
114 int ret = 0;
115
116 /* Start address must align on block boundary */
117 if (ofs & ((1 << chip->phys_erase_shift) - 1)) {
118 DEBUG(MTD_DEBUG_LEVEL0, "%s: Unaligned address\n", __func__);
119 ret = -EINVAL;
120 }
121
122 /* Length must align on block boundary */
123 if (len & ((1 << chip->phys_erase_shift) - 1)) {
124 DEBUG(MTD_DEBUG_LEVEL0, "%s: Length not block aligned\n",
125 __func__);
126 ret = -EINVAL;
127 }
128
129 /* Do not allow past end of device */
130 if (ofs + len > mtd->size) {
131 DEBUG(MTD_DEBUG_LEVEL0, "%s: Past end of device\n",
132 __func__);
133 ret = -EINVAL;
134 }
135
136 return ret;
137}
138
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139/**
140 * nand_release_device - [GENERIC] release chip
141 * @mtd: MTD device structure
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000142 *
143 * Deselect, release chip lock and wake up anyone waiting on the device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100145static void nand_release_device(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200147 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148
149 /* De-select the NAND device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200150 chip->select_chip(mtd, -1);
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100151
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200152 /* Release the controller and the chip */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200153 spin_lock(&chip->controller->lock);
154 chip->controller->active = NULL;
155 chip->state = FL_READY;
156 wake_up(&chip->controller->wq);
157 spin_unlock(&chip->controller->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158}
159
160/**
161 * nand_read_byte - [DEFAULT] read one byte from the chip
162 * @mtd: MTD device structure
163 *
164 * Default read function for 8bit buswith
165 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200166static uint8_t nand_read_byte(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200168 struct nand_chip *chip = mtd->priv;
169 return readb(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170}
171
172/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173 * nand_read_byte16 - [DEFAULT] read one byte endianess aware from the chip
174 * @mtd: MTD device structure
175 *
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000176 * Default read function for 16bit buswith with
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177 * endianess conversion
178 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200179static uint8_t nand_read_byte16(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200181 struct nand_chip *chip = mtd->priv;
182 return (uint8_t) cpu_to_le16(readw(chip->IO_ADDR_R));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183}
184
185/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186 * nand_read_word - [DEFAULT] read one word from the chip
187 * @mtd: MTD device structure
188 *
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000189 * Default read function for 16bit buswith without
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 * endianess conversion
191 */
192static u16 nand_read_word(struct mtd_info *mtd)
193{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200194 struct nand_chip *chip = mtd->priv;
195 return readw(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196}
197
198/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199 * nand_select_chip - [DEFAULT] control CE line
200 * @mtd: MTD device structure
Randy Dunlap844d3b42006-06-28 21:48:27 -0700201 * @chipnr: chipnumber to select, -1 for deselect
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202 *
203 * Default select function for 1 chip devices.
204 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200205static void nand_select_chip(struct mtd_info *mtd, int chipnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200207 struct nand_chip *chip = mtd->priv;
208
209 switch (chipnr) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210 case -1:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200211 chip->cmd_ctrl(mtd, NAND_CMD_NONE, 0 | NAND_CTRL_CHANGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212 break;
213 case 0:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 break;
215
216 default:
217 BUG();
218 }
219}
220
221/**
222 * nand_write_buf - [DEFAULT] write buffer to chip
223 * @mtd: MTD device structure
224 * @buf: data buffer
225 * @len: number of bytes to write
226 *
227 * Default write function for 8bit buswith
228 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200229static void nand_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230{
231 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200232 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233
David Woodhousee0c7d762006-05-13 18:07:53 +0100234 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200235 writeb(buf[i], chip->IO_ADDR_W);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236}
237
238/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000239 * nand_read_buf - [DEFAULT] read chip data into buffer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240 * @mtd: MTD device structure
241 * @buf: buffer to store date
242 * @len: number of bytes to read
243 *
244 * Default read function for 8bit buswith
245 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200246static void nand_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247{
248 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200249 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250
David Woodhousee0c7d762006-05-13 18:07:53 +0100251 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200252 buf[i] = readb(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253}
254
255/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000256 * nand_verify_buf - [DEFAULT] Verify chip data against buffer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 * @mtd: MTD device structure
258 * @buf: buffer containing the data to compare
259 * @len: number of bytes to compare
260 *
261 * Default verify function for 8bit buswith
262 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200263static int nand_verify_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264{
265 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200266 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267
David Woodhousee0c7d762006-05-13 18:07:53 +0100268 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200269 if (buf[i] != readb(chip->IO_ADDR_R))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271 return 0;
272}
273
274/**
275 * nand_write_buf16 - [DEFAULT] write buffer to chip
276 * @mtd: MTD device structure
277 * @buf: data buffer
278 * @len: number of bytes to write
279 *
280 * Default write function for 16bit buswith
281 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200282static void nand_write_buf16(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283{
284 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200285 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286 u16 *p = (u16 *) buf;
287 len >>= 1;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000288
David Woodhousee0c7d762006-05-13 18:07:53 +0100289 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200290 writew(p[i], chip->IO_ADDR_W);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000291
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292}
293
294/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000295 * nand_read_buf16 - [DEFAULT] read chip data into buffer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 * @mtd: MTD device structure
297 * @buf: buffer to store date
298 * @len: number of bytes to read
299 *
300 * Default read function for 16bit buswith
301 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200302static void nand_read_buf16(struct mtd_info *mtd, uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303{
304 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200305 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306 u16 *p = (u16 *) buf;
307 len >>= 1;
308
David Woodhousee0c7d762006-05-13 18:07:53 +0100309 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200310 p[i] = readw(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311}
312
313/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000314 * nand_verify_buf16 - [DEFAULT] Verify chip data against buffer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315 * @mtd: MTD device structure
316 * @buf: buffer containing the data to compare
317 * @len: number of bytes to compare
318 *
319 * Default verify function for 16bit buswith
320 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200321static int nand_verify_buf16(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322{
323 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200324 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 u16 *p = (u16 *) buf;
326 len >>= 1;
327
David Woodhousee0c7d762006-05-13 18:07:53 +0100328 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200329 if (p[i] != readw(chip->IO_ADDR_R))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330 return -EFAULT;
331
332 return 0;
333}
334
335/**
336 * nand_block_bad - [DEFAULT] Read bad block marker from the chip
337 * @mtd: MTD device structure
338 * @ofs: offset from device start
339 * @getchip: 0, if the chip is already selected
340 *
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000341 * Check, if the block is bad.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 */
343static int nand_block_bad(struct mtd_info *mtd, loff_t ofs, int getchip)
344{
345 int page, chipnr, res = 0;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200346 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347 u16 bad;
348
Brian Norris30fe8112010-06-23 13:36:02 -0700349 if (chip->options & NAND_BBT_SCANLASTPAGE)
Kevin Cernekeeb60b08b2010-05-04 20:58:10 -0700350 ofs += mtd->erasesize - mtd->writesize;
351
Thomas Knobloch1a12f462007-05-03 07:39:37 +0100352 page = (int)(ofs >> chip->page_shift) & chip->pagemask;
353
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354 if (getchip) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200355 chipnr = (int)(ofs >> chip->chip_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200357 nand_get_device(chip, mtd, FL_READING);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358
359 /* Select the NAND device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200360 chip->select_chip(mtd, chipnr);
Thomas Knobloch1a12f462007-05-03 07:39:37 +0100361 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200363 if (chip->options & NAND_BUSWIDTH_16) {
364 chip->cmdfunc(mtd, NAND_CMD_READOOB, chip->badblockpos & 0xFE,
Thomas Knobloch1a12f462007-05-03 07:39:37 +0100365 page);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200366 bad = cpu_to_le16(chip->read_word(mtd));
367 if (chip->badblockpos & 0x1)
Vitaly Wool49196f32005-11-02 16:54:46 +0000368 bad >>= 8;
Maxim Levitskye0b58d02010-02-22 20:39:38 +0200369 else
370 bad &= 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371 } else {
Thomas Knobloch1a12f462007-05-03 07:39:37 +0100372 chip->cmdfunc(mtd, NAND_CMD_READOOB, chip->badblockpos, page);
Maxim Levitskye0b58d02010-02-22 20:39:38 +0200373 bad = chip->read_byte(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000375
Maxim Levitskye0b58d02010-02-22 20:39:38 +0200376 if (likely(chip->badblockbits == 8))
377 res = bad != 0xFF;
378 else
379 res = hweight8(bad) < chip->badblockbits;
380
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200381 if (getchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382 nand_release_device(mtd);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000383
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 return res;
385}
386
387/**
388 * nand_default_block_markbad - [DEFAULT] mark a block bad
389 * @mtd: MTD device structure
390 * @ofs: offset from device start
391 *
392 * This is the default implementation, which can be overridden by
393 * a hardware specific driver.
394*/
395static int nand_default_block_markbad(struct mtd_info *mtd, loff_t ofs)
396{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200397 struct nand_chip *chip = mtd->priv;
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200398 uint8_t buf[2] = { 0, 0 };
Brian Norris02ed70b2010-07-21 16:53:47 -0700399 int block, ret, i = 0;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000400
Brian Norris30fe8112010-06-23 13:36:02 -0700401 if (chip->options & NAND_BBT_SCANLASTPAGE)
Kevin Cernekeeb60b08b2010-05-04 20:58:10 -0700402 ofs += mtd->erasesize - mtd->writesize;
403
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404 /* Get block number */
Andre Renaud4226b512007-04-17 13:50:59 -0400405 block = (int)(ofs >> chip->bbt_erase_shift);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200406 if (chip->bbt)
407 chip->bbt[block >> 2] |= 0x01 << ((block & 0x03) << 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408
409 /* Do we have a flash based bad block table ? */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200410 if (chip->options & NAND_USE_FLASH_BBT)
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200411 ret = nand_update_bbt(mtd, ofs);
412 else {
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +0300413 nand_get_device(chip, mtd, FL_WRITING);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000414
Brian Norris02ed70b2010-07-21 16:53:47 -0700415 /* Write to first two pages and to byte 1 and 6 if necessary.
416 * If we write to more than one location, the first error
417 * encountered quits the procedure. We write two bytes per
418 * location, so we dont have to mess with 16 bit access.
419 */
420 do {
421 chip->ops.len = chip->ops.ooblen = 2;
422 chip->ops.datbuf = NULL;
423 chip->ops.oobbuf = buf;
424 chip->ops.ooboffs = chip->badblockpos & ~0x01;
425
426 ret = nand_do_write_oob(mtd, ofs, &chip->ops);
427
428 if (!ret && (chip->options & NAND_BBT_SCANBYTE1AND6)) {
429 chip->ops.ooboffs = NAND_SMALL_BADBLOCK_POS
430 & ~0x01;
431 ret = nand_do_write_oob(mtd, ofs, &chip->ops);
432 }
433 i++;
434 ofs += mtd->writesize;
435 } while (!ret && (chip->options & NAND_BBT_SCAN2NDPAGE) &&
436 i < 2);
437
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +0300438 nand_release_device(mtd);
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200439 }
440 if (!ret)
441 mtd->ecc_stats.badblocks++;
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +0300442
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200443 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444}
445
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000446/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 * nand_check_wp - [GENERIC] check if the chip is write protected
448 * @mtd: MTD device structure
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000449 * Check, if the device is write protected
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 *
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000451 * The function expects, that the device is already selected
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100453static int nand_check_wp(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200455 struct nand_chip *chip = mtd->priv;
Maxim Levitsky93edbad2010-02-22 20:39:40 +0200456
457 /* broken xD cards report WP despite being writable */
458 if (chip->options & NAND_BROKEN_XD)
459 return 0;
460
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461 /* Check the WP bit */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200462 chip->cmdfunc(mtd, NAND_CMD_STATUS, -1, -1);
463 return (chip->read_byte(mtd) & NAND_STATUS_WP) ? 0 : 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464}
465
466/**
467 * nand_block_checkbad - [GENERIC] Check if a block is marked bad
468 * @mtd: MTD device structure
469 * @ofs: offset from device start
470 * @getchip: 0, if the chip is already selected
471 * @allowbbt: 1, if its allowed to access the bbt area
472 *
473 * Check, if the block is bad. Either by reading the bad block table or
474 * calling of the scan function.
475 */
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200476static int nand_block_checkbad(struct mtd_info *mtd, loff_t ofs, int getchip,
477 int allowbbt)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200479 struct nand_chip *chip = mtd->priv;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000480
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200481 if (!chip->bbt)
482 return chip->block_bad(mtd, ofs, getchip);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000483
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 /* Return info from the table */
David Woodhousee0c7d762006-05-13 18:07:53 +0100485 return nand_isbad_bbt(mtd, ofs, allowbbt);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486}
487
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200488/**
489 * panic_nand_wait_ready - [GENERIC] Wait for the ready pin after commands.
490 * @mtd: MTD device structure
491 * @timeo: Timeout
492 *
493 * Helper function for nand_wait_ready used when needing to wait in interrupt
494 * context.
495 */
496static void panic_nand_wait_ready(struct mtd_info *mtd, unsigned long timeo)
497{
498 struct nand_chip *chip = mtd->priv;
499 int i;
500
501 /* Wait for the device to get ready */
502 for (i = 0; i < timeo; i++) {
503 if (chip->dev_ready(mtd))
504 break;
505 touch_softlockup_watchdog();
506 mdelay(1);
507 }
508}
509
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000510/*
Thomas Gleixner3b887752005-02-22 21:56:49 +0000511 * Wait for the ready pin, after a command
512 * The timeout is catched later.
513 */
David Woodhouse4b648b02006-09-25 17:05:24 +0100514void nand_wait_ready(struct mtd_info *mtd)
Thomas Gleixner3b887752005-02-22 21:56:49 +0000515{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200516 struct nand_chip *chip = mtd->priv;
David Woodhousee0c7d762006-05-13 18:07:53 +0100517 unsigned long timeo = jiffies + 2;
Thomas Gleixner3b887752005-02-22 21:56:49 +0000518
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200519 /* 400ms timeout */
520 if (in_interrupt() || oops_in_progress)
521 return panic_nand_wait_ready(mtd, 400);
522
Richard Purdie8fe833c2006-03-31 02:31:14 -0800523 led_trigger_event(nand_led_trigger, LED_FULL);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000524 /* wait until command is processed or timeout occures */
525 do {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200526 if (chip->dev_ready(mtd))
Richard Purdie8fe833c2006-03-31 02:31:14 -0800527 break;
Ingo Molnar8446f1d2005-09-06 15:16:27 -0700528 touch_softlockup_watchdog();
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000529 } while (time_before(jiffies, timeo));
Richard Purdie8fe833c2006-03-31 02:31:14 -0800530 led_trigger_event(nand_led_trigger, LED_OFF);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000531}
David Woodhouse4b648b02006-09-25 17:05:24 +0100532EXPORT_SYMBOL_GPL(nand_wait_ready);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000533
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534/**
535 * nand_command - [DEFAULT] Send command to NAND device
536 * @mtd: MTD device structure
537 * @command: the command to be sent
538 * @column: the column address for this command, -1 if none
539 * @page_addr: the page address for this command, -1 if none
540 *
541 * Send command to NAND device. This function is used for small page
542 * devices (256/512 Bytes per page)
543 */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200544static void nand_command(struct mtd_info *mtd, unsigned int command,
545 int column, int page_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200547 register struct nand_chip *chip = mtd->priv;
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200548 int ctrl = NAND_CTRL_CLE | NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550 /*
551 * Write out the command to the device.
552 */
553 if (command == NAND_CMD_SEQIN) {
554 int readcmd;
555
Joern Engel28318772006-05-22 23:18:05 +0200556 if (column >= mtd->writesize) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557 /* OOB area */
Joern Engel28318772006-05-22 23:18:05 +0200558 column -= mtd->writesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559 readcmd = NAND_CMD_READOOB;
560 } else if (column < 256) {
561 /* First 256 bytes --> READ0 */
562 readcmd = NAND_CMD_READ0;
563 } else {
564 column -= 256;
565 readcmd = NAND_CMD_READ1;
566 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200567 chip->cmd_ctrl(mtd, readcmd, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200568 ctrl &= ~NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200570 chip->cmd_ctrl(mtd, command, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200572 /*
573 * Address cycle, when necessary
574 */
575 ctrl = NAND_CTRL_ALE | NAND_CTRL_CHANGE;
576 /* Serially input address */
577 if (column != -1) {
578 /* Adjust columns for 16 bit buswidth */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200579 if (chip->options & NAND_BUSWIDTH_16)
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200580 column >>= 1;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200581 chip->cmd_ctrl(mtd, column, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200582 ctrl &= ~NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583 }
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200584 if (page_addr != -1) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200585 chip->cmd_ctrl(mtd, page_addr, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200586 ctrl &= ~NAND_CTRL_CHANGE;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200587 chip->cmd_ctrl(mtd, page_addr >> 8, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200588 /* One more address cycle for devices > 32MiB */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200589 if (chip->chipsize > (32 << 20))
590 chip->cmd_ctrl(mtd, page_addr >> 16, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200591 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200592 chip->cmd_ctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000593
594 /*
595 * program and erase have their own busy handlers
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596 * status and sequential in needs no delay
David Woodhousee0c7d762006-05-13 18:07:53 +0100597 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 switch (command) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000599
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600 case NAND_CMD_PAGEPROG:
601 case NAND_CMD_ERASE1:
602 case NAND_CMD_ERASE2:
603 case NAND_CMD_SEQIN:
604 case NAND_CMD_STATUS:
605 return;
606
607 case NAND_CMD_RESET:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200608 if (chip->dev_ready)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609 break;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200610 udelay(chip->chip_delay);
611 chip->cmd_ctrl(mtd, NAND_CMD_STATUS,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200612 NAND_CTRL_CLE | NAND_CTRL_CHANGE);
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200613 chip->cmd_ctrl(mtd,
614 NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Florian Fainellif8ac0412010-09-07 13:23:43 +0200615 while (!(chip->read_byte(mtd) & NAND_STATUS_READY))
616 ;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 return;
618
David Woodhousee0c7d762006-05-13 18:07:53 +0100619 /* This applies to read commands */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620 default:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000621 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 * If we don't have access to the busy pin, we apply the given
623 * command delay
David Woodhousee0c7d762006-05-13 18:07:53 +0100624 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200625 if (!chip->dev_ready) {
626 udelay(chip->chip_delay);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627 return;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000628 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630 /* Apply this short delay always to ensure that we do wait tWB in
631 * any case on any machine. */
David Woodhousee0c7d762006-05-13 18:07:53 +0100632 ndelay(100);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000633
634 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635}
636
637/**
638 * nand_command_lp - [DEFAULT] Send command to NAND large page device
639 * @mtd: MTD device structure
640 * @command: the command to be sent
641 * @column: the column address for this command, -1 if none
642 * @page_addr: the page address for this command, -1 if none
643 *
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200644 * Send command to NAND device. This is the version for the new large page
645 * devices We dont have the separate regions as we have in the small page
646 * devices. We must emulate NAND_CMD_READOOB to keep the code compatible.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200648static void nand_command_lp(struct mtd_info *mtd, unsigned int command,
649 int column, int page_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200651 register struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652
653 /* Emulate NAND_CMD_READOOB */
654 if (command == NAND_CMD_READOOB) {
Joern Engel28318772006-05-22 23:18:05 +0200655 column += mtd->writesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656 command = NAND_CMD_READ0;
657 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000658
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200659 /* Command latch cycle */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200660 chip->cmd_ctrl(mtd, command & 0xff,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200661 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662
663 if (column != -1 || page_addr != -1) {
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200664 int ctrl = NAND_CTRL_CHANGE | NAND_NCE | NAND_ALE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665
666 /* Serially input address */
667 if (column != -1) {
668 /* Adjust columns for 16 bit buswidth */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200669 if (chip->options & NAND_BUSWIDTH_16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670 column >>= 1;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200671 chip->cmd_ctrl(mtd, column, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200672 ctrl &= ~NAND_CTRL_CHANGE;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200673 chip->cmd_ctrl(mtd, column >> 8, ctrl);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000674 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675 if (page_addr != -1) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200676 chip->cmd_ctrl(mtd, page_addr, ctrl);
677 chip->cmd_ctrl(mtd, page_addr >> 8,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200678 NAND_NCE | NAND_ALE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 /* One more address cycle for devices > 128MiB */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200680 if (chip->chipsize > (128 << 20))
681 chip->cmd_ctrl(mtd, page_addr >> 16,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200682 NAND_NCE | NAND_ALE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200685 chip->cmd_ctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000686
687 /*
688 * program and erase have their own busy handlers
David A. Marlin30f464b2005-01-17 18:35:25 +0000689 * status, sequential in, and deplete1 need no delay
690 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 switch (command) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000692
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 case NAND_CMD_CACHEDPROG:
694 case NAND_CMD_PAGEPROG:
695 case NAND_CMD_ERASE1:
696 case NAND_CMD_ERASE2:
697 case NAND_CMD_SEQIN:
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200698 case NAND_CMD_RNDIN:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699 case NAND_CMD_STATUS:
David A. Marlin30f464b2005-01-17 18:35:25 +0000700 case NAND_CMD_DEPLETE1:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 return;
702
David Woodhousee0c7d762006-05-13 18:07:53 +0100703 /*
704 * read error status commands require only a short delay
705 */
David A. Marlin30f464b2005-01-17 18:35:25 +0000706 case NAND_CMD_STATUS_ERROR:
707 case NAND_CMD_STATUS_ERROR0:
708 case NAND_CMD_STATUS_ERROR1:
709 case NAND_CMD_STATUS_ERROR2:
710 case NAND_CMD_STATUS_ERROR3:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200711 udelay(chip->chip_delay);
David A. Marlin30f464b2005-01-17 18:35:25 +0000712 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713
714 case NAND_CMD_RESET:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200715 if (chip->dev_ready)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716 break;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200717 udelay(chip->chip_delay);
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200718 chip->cmd_ctrl(mtd, NAND_CMD_STATUS,
719 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
720 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
721 NAND_NCE | NAND_CTRL_CHANGE);
Florian Fainellif8ac0412010-09-07 13:23:43 +0200722 while (!(chip->read_byte(mtd) & NAND_STATUS_READY))
723 ;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724 return;
725
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200726 case NAND_CMD_RNDOUT:
727 /* No ready / busy check necessary */
728 chip->cmd_ctrl(mtd, NAND_CMD_RNDOUTSTART,
729 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
730 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
731 NAND_NCE | NAND_CTRL_CHANGE);
732 return;
733
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 case NAND_CMD_READ0:
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200735 chip->cmd_ctrl(mtd, NAND_CMD_READSTART,
736 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
737 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
738 NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000739
David Woodhousee0c7d762006-05-13 18:07:53 +0100740 /* This applies to read commands */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741 default:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000742 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743 * If we don't have access to the busy pin, we apply the given
744 * command delay
David Woodhousee0c7d762006-05-13 18:07:53 +0100745 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200746 if (!chip->dev_ready) {
747 udelay(chip->chip_delay);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 return;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000749 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750 }
Thomas Gleixner3b887752005-02-22 21:56:49 +0000751
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752 /* Apply this short delay always to ensure that we do wait tWB in
753 * any case on any machine. */
David Woodhousee0c7d762006-05-13 18:07:53 +0100754 ndelay(100);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000755
756 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757}
758
759/**
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200760 * panic_nand_get_device - [GENERIC] Get chip for selected access
761 * @chip: the nand chip descriptor
762 * @mtd: MTD device structure
763 * @new_state: the state which is requested
764 *
765 * Used when in panic, no locks are taken.
766 */
767static void panic_nand_get_device(struct nand_chip *chip,
768 struct mtd_info *mtd, int new_state)
769{
770 /* Hardware controller shared among independend devices */
771 chip->controller->active = chip;
772 chip->state = new_state;
773}
774
775/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776 * nand_get_device - [GENERIC] Get chip for selected access
Randy Dunlap844d3b42006-06-28 21:48:27 -0700777 * @chip: the nand chip descriptor
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778 * @mtd: MTD device structure
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000779 * @new_state: the state which is requested
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780 *
781 * Get the device and lock it for exclusive access
782 */
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200783static int
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200784nand_get_device(struct nand_chip *chip, struct mtd_info *mtd, int new_state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200786 spinlock_t *lock = &chip->controller->lock;
787 wait_queue_head_t *wq = &chip->controller->wq;
David Woodhousee0c7d762006-05-13 18:07:53 +0100788 DECLARE_WAITQUEUE(wait, current);
Florian Fainelli7351d3a2010-09-07 13:23:45 +0200789retry:
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100790 spin_lock(lock);
791
vimal singhb8b3ee92009-07-09 20:41:22 +0530792 /* Hardware controller shared among independent devices */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200793 if (!chip->controller->active)
794 chip->controller->active = chip;
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200795
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200796 if (chip->controller->active == chip && chip->state == FL_READY) {
797 chip->state = new_state;
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100798 spin_unlock(lock);
Vitaly Wool962034f2005-09-15 14:58:53 +0100799 return 0;
800 }
801 if (new_state == FL_PM_SUSPENDED) {
Li Yang6b0d9a82009-11-17 14:45:49 -0800802 if (chip->controller->active->state == FL_PM_SUSPENDED) {
803 chip->state = FL_PM_SUSPENDED;
804 spin_unlock(lock);
805 return 0;
Li Yang6b0d9a82009-11-17 14:45:49 -0800806 }
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100807 }
808 set_current_state(TASK_UNINTERRUPTIBLE);
809 add_wait_queue(wq, &wait);
810 spin_unlock(lock);
811 schedule();
812 remove_wait_queue(wq, &wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 goto retry;
814}
815
816/**
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200817 * panic_nand_wait - [GENERIC] wait until the command is done
818 * @mtd: MTD device structure
819 * @chip: NAND chip structure
820 * @timeo: Timeout
821 *
822 * Wait for command done. This is a helper function for nand_wait used when
823 * we are in interrupt context. May happen when in panic and trying to write
824 * an oops trough mtdoops.
825 */
826static void panic_nand_wait(struct mtd_info *mtd, struct nand_chip *chip,
827 unsigned long timeo)
828{
829 int i;
830 for (i = 0; i < timeo; i++) {
831 if (chip->dev_ready) {
832 if (chip->dev_ready(mtd))
833 break;
834 } else {
835 if (chip->read_byte(mtd) & NAND_STATUS_READY)
836 break;
837 }
838 mdelay(1);
Florian Fainellif8ac0412010-09-07 13:23:43 +0200839 }
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200840}
841
842/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843 * nand_wait - [DEFAULT] wait until the command is done
844 * @mtd: MTD device structure
Randy Dunlap844d3b42006-06-28 21:48:27 -0700845 * @chip: NAND chip structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846 *
847 * Wait for command done. This applies to erase and program only
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000848 * Erase can take up to 400ms and program up to 20ms according to
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849 * general NAND and SmartMedia specs
Randy Dunlap844d3b42006-06-28 21:48:27 -0700850 */
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200851static int nand_wait(struct mtd_info *mtd, struct nand_chip *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852{
853
David Woodhousee0c7d762006-05-13 18:07:53 +0100854 unsigned long timeo = jiffies;
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200855 int status, state = chip->state;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000856
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857 if (state == FL_ERASING)
David Woodhousee0c7d762006-05-13 18:07:53 +0100858 timeo += (HZ * 400) / 1000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859 else
David Woodhousee0c7d762006-05-13 18:07:53 +0100860 timeo += (HZ * 20) / 1000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861
Richard Purdie8fe833c2006-03-31 02:31:14 -0800862 led_trigger_event(nand_led_trigger, LED_FULL);
863
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864 /* Apply this short delay always to ensure that we do wait tWB in
865 * any case on any machine. */
David Woodhousee0c7d762006-05-13 18:07:53 +0100866 ndelay(100);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200868 if ((state == FL_ERASING) && (chip->options & NAND_IS_AND))
869 chip->cmdfunc(mtd, NAND_CMD_STATUS_MULTI, -1, -1);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000870 else
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200871 chip->cmdfunc(mtd, NAND_CMD_STATUS, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200873 if (in_interrupt() || oops_in_progress)
874 panic_nand_wait(mtd, chip, timeo);
875 else {
876 while (time_before(jiffies, timeo)) {
877 if (chip->dev_ready) {
878 if (chip->dev_ready(mtd))
879 break;
880 } else {
881 if (chip->read_byte(mtd) & NAND_STATUS_READY)
882 break;
883 }
884 cond_resched();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886 }
Richard Purdie8fe833c2006-03-31 02:31:14 -0800887 led_trigger_event(nand_led_trigger, LED_OFF);
888
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200889 status = (int)chip->read_byte(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890 return status;
891}
892
893/**
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700894 * __nand_unlock - [REPLACEABLE] unlocks specified locked blocks
Vimal Singh7d70f332010-02-08 15:50:49 +0530895 *
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700896 * @mtd: mtd info
897 * @ofs: offset to start unlock from
898 * @len: length to unlock
899 * @invert: when = 0, unlock the range of blocks within the lower and
Vimal Singh7d70f332010-02-08 15:50:49 +0530900 * upper boundary address
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700901 * when = 1, unlock the range of blocks outside the boundaries
Vimal Singh7d70f332010-02-08 15:50:49 +0530902 * of the lower and upper boundary address
903 *
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700904 * return - unlock status
Vimal Singh7d70f332010-02-08 15:50:49 +0530905 */
906static int __nand_unlock(struct mtd_info *mtd, loff_t ofs,
907 uint64_t len, int invert)
908{
909 int ret = 0;
910 int status, page;
911 struct nand_chip *chip = mtd->priv;
912
913 /* Submit address of first page to unlock */
914 page = ofs >> chip->page_shift;
915 chip->cmdfunc(mtd, NAND_CMD_UNLOCK1, -1, page & chip->pagemask);
916
917 /* Submit address of last page to unlock */
918 page = (ofs + len) >> chip->page_shift;
919 chip->cmdfunc(mtd, NAND_CMD_UNLOCK2, -1,
920 (page | invert) & chip->pagemask);
921
922 /* Call wait ready function */
923 status = chip->waitfunc(mtd, chip);
924 udelay(1000);
925 /* See if device thinks it succeeded */
926 if (status & 0x01) {
927 DEBUG(MTD_DEBUG_LEVEL0, "%s: Error status = 0x%08x\n",
928 __func__, status);
929 ret = -EIO;
930 }
931
932 return ret;
933}
934
935/**
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700936 * nand_unlock - [REPLACEABLE] unlocks specified locked blocks
Vimal Singh7d70f332010-02-08 15:50:49 +0530937 *
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700938 * @mtd: mtd info
939 * @ofs: offset to start unlock from
940 * @len: length to unlock
Vimal Singh7d70f332010-02-08 15:50:49 +0530941 *
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700942 * return - unlock status
Vimal Singh7d70f332010-02-08 15:50:49 +0530943 */
944int nand_unlock(struct mtd_info *mtd, loff_t ofs, uint64_t len)
945{
946 int ret = 0;
947 int chipnr;
948 struct nand_chip *chip = mtd->priv;
949
950 DEBUG(MTD_DEBUG_LEVEL3, "%s: start = 0x%012llx, len = %llu\n",
951 __func__, (unsigned long long)ofs, len);
952
953 if (check_offs_len(mtd, ofs, len))
954 ret = -EINVAL;
955
956 /* Align to last block address if size addresses end of the device */
957 if (ofs + len == mtd->size)
958 len -= mtd->erasesize;
959
960 nand_get_device(chip, mtd, FL_UNLOCKING);
961
962 /* Shift to get chip number */
963 chipnr = ofs >> chip->chip_shift;
964
965 chip->select_chip(mtd, chipnr);
966
967 /* Check, if it is write protected */
968 if (nand_check_wp(mtd)) {
969 DEBUG(MTD_DEBUG_LEVEL0, "%s: Device is write protected!!!\n",
970 __func__);
971 ret = -EIO;
972 goto out;
973 }
974
975 ret = __nand_unlock(mtd, ofs, len, 0);
976
977out:
978 /* de-select the NAND device */
979 chip->select_chip(mtd, -1);
980
981 nand_release_device(mtd);
982
983 return ret;
984}
Florian Fainelli7351d3a2010-09-07 13:23:45 +0200985EXPORT_SYMBOL(nand_unlock);
Vimal Singh7d70f332010-02-08 15:50:49 +0530986
987/**
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700988 * nand_lock - [REPLACEABLE] locks all blocks present in the device
Vimal Singh7d70f332010-02-08 15:50:49 +0530989 *
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700990 * @mtd: mtd info
991 * @ofs: offset to start unlock from
992 * @len: length to unlock
Vimal Singh7d70f332010-02-08 15:50:49 +0530993 *
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700994 * return - lock status
Vimal Singh7d70f332010-02-08 15:50:49 +0530995 *
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700996 * This feature is not supported in many NAND parts. 'Micron' NAND parts
997 * do have this feature, but it allows only to lock all blocks, not for
Vimal Singh7d70f332010-02-08 15:50:49 +0530998 * specified range for block.
999 *
1000 * Implementing 'lock' feature by making use of 'unlock', for now.
1001 */
1002int nand_lock(struct mtd_info *mtd, loff_t ofs, uint64_t len)
1003{
1004 int ret = 0;
1005 int chipnr, status, page;
1006 struct nand_chip *chip = mtd->priv;
1007
1008 DEBUG(MTD_DEBUG_LEVEL3, "%s: start = 0x%012llx, len = %llu\n",
1009 __func__, (unsigned long long)ofs, len);
1010
1011 if (check_offs_len(mtd, ofs, len))
1012 ret = -EINVAL;
1013
1014 nand_get_device(chip, mtd, FL_LOCKING);
1015
1016 /* Shift to get chip number */
1017 chipnr = ofs >> chip->chip_shift;
1018
1019 chip->select_chip(mtd, chipnr);
1020
1021 /* Check, if it is write protected */
1022 if (nand_check_wp(mtd)) {
1023 DEBUG(MTD_DEBUG_LEVEL0, "%s: Device is write protected!!!\n",
1024 __func__);
1025 status = MTD_ERASE_FAILED;
1026 ret = -EIO;
1027 goto out;
1028 }
1029
1030 /* Submit address of first page to lock */
1031 page = ofs >> chip->page_shift;
1032 chip->cmdfunc(mtd, NAND_CMD_LOCK, -1, page & chip->pagemask);
1033
1034 /* Call wait ready function */
1035 status = chip->waitfunc(mtd, chip);
1036 udelay(1000);
1037 /* See if device thinks it succeeded */
1038 if (status & 0x01) {
1039 DEBUG(MTD_DEBUG_LEVEL0, "%s: Error status = 0x%08x\n",
1040 __func__, status);
1041 ret = -EIO;
1042 goto out;
1043 }
1044
1045 ret = __nand_unlock(mtd, ofs, len, 0x1);
1046
1047out:
1048 /* de-select the NAND device */
1049 chip->select_chip(mtd, -1);
1050
1051 nand_release_device(mtd);
1052
1053 return ret;
1054}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001055EXPORT_SYMBOL(nand_lock);
Vimal Singh7d70f332010-02-08 15:50:49 +05301056
1057/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001058 * nand_read_page_raw - [Intern] read raw page data without ecc
1059 * @mtd: mtd info structure
1060 * @chip: nand chip info structure
1061 * @buf: buffer to store read data
Jaswinder Singh Rajput58475fb2009-09-24 13:04:53 +01001062 * @page: page number to read
David Brownell52ff49d2009-03-04 12:01:36 -08001063 *
1064 * Not for syndrome calculating ecc controllers, which use a special oob layout
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001065 */
1066static int nand_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001067 uint8_t *buf, int page)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001068{
1069 chip->read_buf(mtd, buf, mtd->writesize);
1070 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
1071 return 0;
1072}
1073
1074/**
David Brownell52ff49d2009-03-04 12:01:36 -08001075 * nand_read_page_raw_syndrome - [Intern] read raw page data without ecc
1076 * @mtd: mtd info structure
1077 * @chip: nand chip info structure
1078 * @buf: buffer to store read data
Jaswinder Singh Rajput58475fb2009-09-24 13:04:53 +01001079 * @page: page number to read
David Brownell52ff49d2009-03-04 12:01:36 -08001080 *
1081 * We need a special oob layout and handling even when OOB isn't used.
1082 */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001083static int nand_read_page_raw_syndrome(struct mtd_info *mtd,
1084 struct nand_chip *chip,
1085 uint8_t *buf, int page)
David Brownell52ff49d2009-03-04 12:01:36 -08001086{
1087 int eccsize = chip->ecc.size;
1088 int eccbytes = chip->ecc.bytes;
1089 uint8_t *oob = chip->oob_poi;
1090 int steps, size;
1091
1092 for (steps = chip->ecc.steps; steps > 0; steps--) {
1093 chip->read_buf(mtd, buf, eccsize);
1094 buf += eccsize;
1095
1096 if (chip->ecc.prepad) {
1097 chip->read_buf(mtd, oob, chip->ecc.prepad);
1098 oob += chip->ecc.prepad;
1099 }
1100
1101 chip->read_buf(mtd, oob, eccbytes);
1102 oob += eccbytes;
1103
1104 if (chip->ecc.postpad) {
1105 chip->read_buf(mtd, oob, chip->ecc.postpad);
1106 oob += chip->ecc.postpad;
1107 }
1108 }
1109
1110 size = mtd->oobsize - (oob - chip->oob_poi);
1111 if (size)
1112 chip->read_buf(mtd, oob, size);
1113
1114 return 0;
1115}
1116
1117/**
Artem Bityutskiyd29ebdb2006-10-19 16:04:02 +03001118 * nand_read_page_swecc - [REPLACABLE] software ecc based page read function
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001119 * @mtd: mtd info structure
1120 * @chip: nand chip info structure
1121 * @buf: buffer to store read data
Jaswinder Singh Rajput58475fb2009-09-24 13:04:53 +01001122 * @page: page number to read
David A. Marlin068e3c02005-01-24 03:07:46 +00001123 */
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001124static int nand_read_page_swecc(struct mtd_info *mtd, struct nand_chip *chip,
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001125 uint8_t *buf, int page)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126{
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001127 int i, eccsize = chip->ecc.size;
1128 int eccbytes = chip->ecc.bytes;
1129 int eccsteps = chip->ecc.steps;
1130 uint8_t *p = buf;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001131 uint8_t *ecc_calc = chip->buffers->ecccalc;
1132 uint8_t *ecc_code = chip->buffers->ecccode;
Ben Dooks8b099a32007-05-28 19:17:54 +01001133 uint32_t *eccpos = chip->ecc.layout->eccpos;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001134
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001135 chip->ecc.read_page_raw(mtd, chip, buf, page);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001136
1137 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize)
1138 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
1139
1140 for (i = 0; i < chip->ecc.total; i++)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001141 ecc_code[i] = chip->oob_poi[eccpos[i]];
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001142
1143 eccsteps = chip->ecc.steps;
1144 p = buf;
1145
1146 for (i = 0 ; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1147 int stat;
1148
1149 stat = chip->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]);
Matt Reimerc32b8dc2007-10-17 14:33:23 -07001150 if (stat < 0)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001151 mtd->ecc_stats.failed++;
1152 else
1153 mtd->ecc_stats.corrected += stat;
1154 }
1155 return 0;
Thomas Gleixner22c60f52005-04-04 19:56:32 +01001156}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158/**
Alexey Korolev3d459552008-05-15 17:23:18 +01001159 * nand_read_subpage - [REPLACABLE] software ecc based sub-page read function
1160 * @mtd: mtd info structure
1161 * @chip: nand chip info structure
Alexey Korolev17c1d2b2008-08-20 22:32:08 +01001162 * @data_offs: offset of requested data within the page
1163 * @readlen: data length
1164 * @bufpoi: buffer to store read data
Alexey Korolev3d459552008-05-15 17:23:18 +01001165 */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001166static int nand_read_subpage(struct mtd_info *mtd, struct nand_chip *chip,
1167 uint32_t data_offs, uint32_t readlen, uint8_t *bufpoi)
Alexey Korolev3d459552008-05-15 17:23:18 +01001168{
1169 int start_step, end_step, num_steps;
1170 uint32_t *eccpos = chip->ecc.layout->eccpos;
1171 uint8_t *p;
1172 int data_col_addr, i, gaps = 0;
1173 int datafrag_len, eccfrag_len, aligned_len, aligned_pos;
1174 int busw = (chip->options & NAND_BUSWIDTH_16) ? 2 : 1;
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001175 int index = 0;
Alexey Korolev3d459552008-05-15 17:23:18 +01001176
1177 /* Column address wihin the page aligned to ECC size (256bytes). */
1178 start_step = data_offs / chip->ecc.size;
1179 end_step = (data_offs + readlen - 1) / chip->ecc.size;
1180 num_steps = end_step - start_step + 1;
1181
1182 /* Data size aligned to ECC ecc.size*/
1183 datafrag_len = num_steps * chip->ecc.size;
1184 eccfrag_len = num_steps * chip->ecc.bytes;
1185
1186 data_col_addr = start_step * chip->ecc.size;
1187 /* If we read not a page aligned data */
1188 if (data_col_addr != 0)
1189 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, data_col_addr, -1);
1190
1191 p = bufpoi + data_col_addr;
1192 chip->read_buf(mtd, p, datafrag_len);
1193
1194 /* Calculate ECC */
1195 for (i = 0; i < eccfrag_len ; i += chip->ecc.bytes, p += chip->ecc.size)
1196 chip->ecc.calculate(mtd, p, &chip->buffers->ecccalc[i]);
1197
1198 /* The performance is faster if to position offsets
1199 according to ecc.pos. Let make sure here that
1200 there are no gaps in ecc positions */
1201 for (i = 0; i < eccfrag_len - 1; i++) {
1202 if (eccpos[i + start_step * chip->ecc.bytes] + 1 !=
1203 eccpos[i + start_step * chip->ecc.bytes + 1]) {
1204 gaps = 1;
1205 break;
1206 }
1207 }
1208 if (gaps) {
1209 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, mtd->writesize, -1);
1210 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
1211 } else {
1212 /* send the command to read the particular ecc bytes */
1213 /* take care about buswidth alignment in read_buf */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001214 index = start_step * chip->ecc.bytes;
1215
1216 aligned_pos = eccpos[index] & ~(busw - 1);
Alexey Korolev3d459552008-05-15 17:23:18 +01001217 aligned_len = eccfrag_len;
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001218 if (eccpos[index] & (busw - 1))
Alexey Korolev3d459552008-05-15 17:23:18 +01001219 aligned_len++;
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001220 if (eccpos[index + (num_steps * chip->ecc.bytes)] & (busw - 1))
Alexey Korolev3d459552008-05-15 17:23:18 +01001221 aligned_len++;
1222
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001223 chip->cmdfunc(mtd, NAND_CMD_RNDOUT,
1224 mtd->writesize + aligned_pos, -1);
Alexey Korolev3d459552008-05-15 17:23:18 +01001225 chip->read_buf(mtd, &chip->oob_poi[aligned_pos], aligned_len);
1226 }
1227
1228 for (i = 0; i < eccfrag_len; i++)
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001229 chip->buffers->ecccode[i] = chip->oob_poi[eccpos[i + index]];
Alexey Korolev3d459552008-05-15 17:23:18 +01001230
1231 p = bufpoi + data_col_addr;
1232 for (i = 0; i < eccfrag_len ; i += chip->ecc.bytes, p += chip->ecc.size) {
1233 int stat;
1234
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001235 stat = chip->ecc.correct(mtd, p,
1236 &chip->buffers->ecccode[i], &chip->buffers->ecccalc[i]);
Baruch Siach12c8eb92010-08-09 07:20:23 +03001237 if (stat < 0)
Alexey Korolev3d459552008-05-15 17:23:18 +01001238 mtd->ecc_stats.failed++;
1239 else
1240 mtd->ecc_stats.corrected += stat;
1241 }
1242 return 0;
1243}
1244
1245/**
Artem Bityutskiyd29ebdb2006-10-19 16:04:02 +03001246 * nand_read_page_hwecc - [REPLACABLE] hardware ecc based page read function
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001247 * @mtd: mtd info structure
1248 * @chip: nand chip info structure
1249 * @buf: buffer to store read data
Jaswinder Singh Rajput58475fb2009-09-24 13:04:53 +01001250 * @page: page number to read
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001251 *
1252 * Not for syndrome calculating ecc controllers which need a special oob layout
1253 */
1254static int nand_read_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip,
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001255 uint8_t *buf, int page)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001256{
1257 int i, eccsize = chip->ecc.size;
1258 int eccbytes = chip->ecc.bytes;
1259 int eccsteps = chip->ecc.steps;
1260 uint8_t *p = buf;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001261 uint8_t *ecc_calc = chip->buffers->ecccalc;
1262 uint8_t *ecc_code = chip->buffers->ecccode;
Ben Dooks8b099a32007-05-28 19:17:54 +01001263 uint32_t *eccpos = chip->ecc.layout->eccpos;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001264
1265 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1266 chip->ecc.hwctl(mtd, NAND_ECC_READ);
1267 chip->read_buf(mtd, p, eccsize);
1268 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
1269 }
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001270 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001271
1272 for (i = 0; i < chip->ecc.total; i++)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001273 ecc_code[i] = chip->oob_poi[eccpos[i]];
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001274
1275 eccsteps = chip->ecc.steps;
1276 p = buf;
1277
1278 for (i = 0 ; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1279 int stat;
1280
1281 stat = chip->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]);
Matt Reimerc32b8dc2007-10-17 14:33:23 -07001282 if (stat < 0)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001283 mtd->ecc_stats.failed++;
1284 else
1285 mtd->ecc_stats.corrected += stat;
1286 }
1287 return 0;
1288}
1289
1290/**
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001291 * nand_read_page_hwecc_oob_first - [REPLACABLE] hw ecc, read oob first
1292 * @mtd: mtd info structure
1293 * @chip: nand chip info structure
1294 * @buf: buffer to store read data
Jaswinder Singh Rajput58475fb2009-09-24 13:04:53 +01001295 * @page: page number to read
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001296 *
1297 * Hardware ECC for large page chips, require OOB to be read first.
1298 * For this ECC mode, the write_page method is re-used from ECC_HW.
1299 * These methods read/write ECC from the OOB area, unlike the
1300 * ECC_HW_SYNDROME support with multiple ECC steps, follows the
1301 * "infix ECC" scheme and reads/writes ECC from the data area, by
1302 * overwriting the NAND manufacturer bad block markings.
1303 */
1304static int nand_read_page_hwecc_oob_first(struct mtd_info *mtd,
1305 struct nand_chip *chip, uint8_t *buf, int page)
1306{
1307 int i, eccsize = chip->ecc.size;
1308 int eccbytes = chip->ecc.bytes;
1309 int eccsteps = chip->ecc.steps;
1310 uint8_t *p = buf;
1311 uint8_t *ecc_code = chip->buffers->ecccode;
1312 uint32_t *eccpos = chip->ecc.layout->eccpos;
1313 uint8_t *ecc_calc = chip->buffers->ecccalc;
1314
1315 /* Read the OOB area first */
1316 chip->cmdfunc(mtd, NAND_CMD_READOOB, 0, page);
1317 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
1318 chip->cmdfunc(mtd, NAND_CMD_READ0, 0, page);
1319
1320 for (i = 0; i < chip->ecc.total; i++)
1321 ecc_code[i] = chip->oob_poi[eccpos[i]];
1322
1323 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1324 int stat;
1325
1326 chip->ecc.hwctl(mtd, NAND_ECC_READ);
1327 chip->read_buf(mtd, p, eccsize);
1328 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
1329
1330 stat = chip->ecc.correct(mtd, p, &ecc_code[i], NULL);
1331 if (stat < 0)
1332 mtd->ecc_stats.failed++;
1333 else
1334 mtd->ecc_stats.corrected += stat;
1335 }
1336 return 0;
1337}
1338
1339/**
Artem Bityutskiyd29ebdb2006-10-19 16:04:02 +03001340 * nand_read_page_syndrome - [REPLACABLE] hardware ecc syndrom based page read
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001341 * @mtd: mtd info structure
1342 * @chip: nand chip info structure
1343 * @buf: buffer to store read data
Jaswinder Singh Rajput58475fb2009-09-24 13:04:53 +01001344 * @page: page number to read
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001345 *
1346 * The hw generator calculates the error syndrome automatically. Therefor
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001347 * we need a special oob layout and handling.
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001348 */
1349static int nand_read_page_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001350 uint8_t *buf, int page)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001351{
1352 int i, eccsize = chip->ecc.size;
1353 int eccbytes = chip->ecc.bytes;
1354 int eccsteps = chip->ecc.steps;
1355 uint8_t *p = buf;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001356 uint8_t *oob = chip->oob_poi;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001357
1358 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1359 int stat;
1360
1361 chip->ecc.hwctl(mtd, NAND_ECC_READ);
1362 chip->read_buf(mtd, p, eccsize);
1363
1364 if (chip->ecc.prepad) {
1365 chip->read_buf(mtd, oob, chip->ecc.prepad);
1366 oob += chip->ecc.prepad;
1367 }
1368
1369 chip->ecc.hwctl(mtd, NAND_ECC_READSYN);
1370 chip->read_buf(mtd, oob, eccbytes);
1371 stat = chip->ecc.correct(mtd, p, oob, NULL);
1372
Matt Reimerc32b8dc2007-10-17 14:33:23 -07001373 if (stat < 0)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001374 mtd->ecc_stats.failed++;
1375 else
1376 mtd->ecc_stats.corrected += stat;
1377
1378 oob += eccbytes;
1379
1380 if (chip->ecc.postpad) {
1381 chip->read_buf(mtd, oob, chip->ecc.postpad);
1382 oob += chip->ecc.postpad;
1383 }
1384 }
1385
1386 /* Calculate remaining oob bytes */
Vitaly Wool7e4178f2006-06-07 09:34:37 +04001387 i = mtd->oobsize - (oob - chip->oob_poi);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001388 if (i)
1389 chip->read_buf(mtd, oob, i);
1390
1391 return 0;
1392}
1393
1394/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001395 * nand_transfer_oob - [Internal] Transfer oob to client buffer
1396 * @chip: nand chip structure
Randy Dunlap844d3b42006-06-28 21:48:27 -07001397 * @oob: oob destination address
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001398 * @ops: oob ops structure
Vitaly Wool70145682006-11-03 18:20:38 +03001399 * @len: size of oob to transfer
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001400 */
1401static uint8_t *nand_transfer_oob(struct nand_chip *chip, uint8_t *oob,
Vitaly Wool70145682006-11-03 18:20:38 +03001402 struct mtd_oob_ops *ops, size_t len)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001403{
Florian Fainellif8ac0412010-09-07 13:23:43 +02001404 switch (ops->mode) {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001405
1406 case MTD_OOB_PLACE:
1407 case MTD_OOB_RAW:
1408 memcpy(oob, chip->oob_poi + ops->ooboffs, len);
1409 return oob + len;
1410
1411 case MTD_OOB_AUTO: {
1412 struct nand_oobfree *free = chip->ecc.layout->oobfree;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001413 uint32_t boffs = 0, roffs = ops->ooboffs;
1414 size_t bytes = 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001415
Florian Fainellif8ac0412010-09-07 13:23:43 +02001416 for (; free->length && len; free++, len -= bytes) {
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001417 /* Read request not from offset 0 ? */
1418 if (unlikely(roffs)) {
1419 if (roffs >= free->length) {
1420 roffs -= free->length;
1421 continue;
1422 }
1423 boffs = free->offset + roffs;
1424 bytes = min_t(size_t, len,
1425 (free->length - roffs));
1426 roffs = 0;
1427 } else {
1428 bytes = min_t(size_t, len, free->length);
1429 boffs = free->offset;
1430 }
1431 memcpy(oob, chip->oob_poi + boffs, bytes);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001432 oob += bytes;
1433 }
1434 return oob;
1435 }
1436 default:
1437 BUG();
1438 }
1439 return NULL;
1440}
1441
1442/**
1443 * nand_do_read_ops - [Internal] Read data with ECC
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001444 *
David A. Marlin068e3c02005-01-24 03:07:46 +00001445 * @mtd: MTD device structure
1446 * @from: offset to read from
Randy Dunlap844d3b42006-06-28 21:48:27 -07001447 * @ops: oob ops structure
David A. Marlin068e3c02005-01-24 03:07:46 +00001448 *
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001449 * Internal function. Called with chip held.
David A. Marlin068e3c02005-01-24 03:07:46 +00001450 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001451static int nand_do_read_ops(struct mtd_info *mtd, loff_t from,
1452 struct mtd_oob_ops *ops)
David A. Marlin068e3c02005-01-24 03:07:46 +00001453{
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001454 int chipnr, page, realpage, col, bytes, aligned;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001455 struct nand_chip *chip = mtd->priv;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001456 struct mtd_ecc_stats stats;
1457 int blkcheck = (1 << (chip->phys_erase_shift - chip->page_shift)) - 1;
1458 int sndcmd = 1;
1459 int ret = 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001460 uint32_t readlen = ops->len;
Vitaly Wool70145682006-11-03 18:20:38 +03001461 uint32_t oobreadlen = ops->ooblen;
Maxim Levitsky9aca3342010-02-22 20:39:35 +02001462 uint32_t max_oobsize = ops->mode == MTD_OOB_AUTO ?
1463 mtd->oobavail : mtd->oobsize;
1464
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001465 uint8_t *bufpoi, *oob, *buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001466
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001467 stats = mtd->ecc_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001468
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001469 chipnr = (int)(from >> chip->chip_shift);
1470 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001471
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001472 realpage = (int)(from >> chip->page_shift);
1473 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001475 col = (int)(from & (mtd->writesize - 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001476
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001477 buf = ops->datbuf;
1478 oob = ops->oobbuf;
1479
Florian Fainellif8ac0412010-09-07 13:23:43 +02001480 while (1) {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001481 bytes = min(mtd->writesize - col, readlen);
1482 aligned = (bytes == mtd->writesize);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001483
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001484 /* Is the current page in the buffer ? */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001485 if (realpage != chip->pagebuf || oob) {
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001486 bufpoi = aligned ? buf : chip->buffers->databuf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001487
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001488 if (likely(sndcmd)) {
1489 chip->cmdfunc(mtd, NAND_CMD_READ0, 0x00, page);
1490 sndcmd = 0;
1491 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001492
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001493 /* Now read the page into the buffer */
David Woodhouse956e9442006-09-25 17:12:39 +01001494 if (unlikely(ops->mode == MTD_OOB_RAW))
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001495 ret = chip->ecc.read_page_raw(mtd, chip,
1496 bufpoi, page);
Alexey Korolev3d459552008-05-15 17:23:18 +01001497 else if (!aligned && NAND_SUBPAGE_READ(chip) && !oob)
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001498 ret = chip->ecc.read_subpage(mtd, chip,
1499 col, bytes, bufpoi);
David Woodhouse956e9442006-09-25 17:12:39 +01001500 else
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001501 ret = chip->ecc.read_page(mtd, chip, bufpoi,
1502 page);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001503 if (ret < 0)
David Woodhousee0c7d762006-05-13 18:07:53 +01001504 break;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001505
1506 /* Transfer not aligned data */
1507 if (!aligned) {
Artem Bityutskiyc1194c72010-09-03 22:01:16 +03001508 if (!NAND_SUBPAGE_READ(chip) && !oob &&
1509 !(mtd->ecc_stats.failed - stats.failed))
Alexey Korolev3d459552008-05-15 17:23:18 +01001510 chip->pagebuf = realpage;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001511 memcpy(buf, chip->buffers->databuf + col, bytes);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001513
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001514 buf += bytes;
1515
1516 if (unlikely(oob)) {
Maxim Levitsky9aca3342010-02-22 20:39:35 +02001517
Maxim Levitskyb64d39d2010-02-22 20:39:37 +02001518 int toread = min(oobreadlen, max_oobsize);
1519
1520 if (toread) {
1521 oob = nand_transfer_oob(chip,
1522 oob, ops, toread);
1523 oobreadlen -= toread;
1524 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001525 }
1526
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001527 if (!(chip->options & NAND_NO_READRDY)) {
1528 /*
1529 * Apply delay or wait for ready/busy pin. Do
1530 * this before the AUTOINCR check, so no
1531 * problems arise if a chip which does auto
1532 * increment is marked as NOAUTOINCR by the
1533 * board driver.
1534 */
1535 if (!chip->dev_ready)
1536 udelay(chip->chip_delay);
1537 else
1538 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001539 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001540 } else {
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001541 memcpy(buf, chip->buffers->databuf + col, bytes);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001542 buf += bytes;
1543 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001545 readlen -= bytes;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001546
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001547 if (!readlen)
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001548 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549
1550 /* For subsequent reads align to page boundary. */
1551 col = 0;
1552 /* Increment page address */
1553 realpage++;
1554
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001555 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001556 /* Check, if we cross a chip boundary */
1557 if (!page) {
1558 chipnr++;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001559 chip->select_chip(mtd, -1);
1560 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001562
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001563 /* Check, if the chip supports auto page increment
1564 * or if we have hit a block boundary.
David Woodhousee0c7d762006-05-13 18:07:53 +01001565 */
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001566 if (!NAND_CANAUTOINCR(chip) || !(page & blkcheck))
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001567 sndcmd = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001568 }
1569
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001570 ops->retlen = ops->len - (size_t) readlen;
Vitaly Wool70145682006-11-03 18:20:38 +03001571 if (oob)
1572 ops->oobretlen = ops->ooblen - oobreadlen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001574 if (ret)
1575 return ret;
1576
Thomas Gleixner9a1fcdf2006-05-29 14:56:39 +02001577 if (mtd->ecc_stats.failed - stats.failed)
1578 return -EBADMSG;
1579
1580 return mtd->ecc_stats.corrected - stats.corrected ? -EUCLEAN : 0;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001581}
1582
1583/**
1584 * nand_read - [MTD Interface] MTD compability function for nand_do_read_ecc
1585 * @mtd: MTD device structure
1586 * @from: offset to read from
1587 * @len: number of bytes to read
1588 * @retlen: pointer to variable to store the number of read bytes
1589 * @buf: the databuffer to put data
1590 *
1591 * Get hold of the chip and call nand_do_read
1592 */
1593static int nand_read(struct mtd_info *mtd, loff_t from, size_t len,
1594 size_t *retlen, uint8_t *buf)
1595{
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001596 struct nand_chip *chip = mtd->priv;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001597 int ret;
1598
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001599 /* Do not allow reads past end of device */
1600 if ((from + len) > mtd->size)
1601 return -EINVAL;
1602 if (!len)
1603 return 0;
1604
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001605 nand_get_device(chip, mtd, FL_READING);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001606
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001607 chip->ops.len = len;
1608 chip->ops.datbuf = buf;
1609 chip->ops.oobbuf = NULL;
1610
1611 ret = nand_do_read_ops(mtd, from, &chip->ops);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001612
Richard Purdie7fd5aec2006-08-27 01:23:33 -07001613 *retlen = chip->ops.retlen;
1614
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001615 nand_release_device(mtd);
1616
1617 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001618}
1619
1620/**
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001621 * nand_read_oob_std - [REPLACABLE] the most common OOB data read function
1622 * @mtd: mtd info structure
1623 * @chip: nand chip info structure
1624 * @page: page number to read
1625 * @sndcmd: flag whether to issue read command or not
1626 */
1627static int nand_read_oob_std(struct mtd_info *mtd, struct nand_chip *chip,
1628 int page, int sndcmd)
1629{
1630 if (sndcmd) {
1631 chip->cmdfunc(mtd, NAND_CMD_READOOB, 0, page);
1632 sndcmd = 0;
1633 }
1634 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
1635 return sndcmd;
1636}
1637
1638/**
1639 * nand_read_oob_syndrome - [REPLACABLE] OOB data read function for HW ECC
1640 * with syndromes
1641 * @mtd: mtd info structure
1642 * @chip: nand chip info structure
1643 * @page: page number to read
1644 * @sndcmd: flag whether to issue read command or not
1645 */
1646static int nand_read_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
1647 int page, int sndcmd)
1648{
1649 uint8_t *buf = chip->oob_poi;
1650 int length = mtd->oobsize;
1651 int chunk = chip->ecc.bytes + chip->ecc.prepad + chip->ecc.postpad;
1652 int eccsize = chip->ecc.size;
1653 uint8_t *bufpoi = buf;
1654 int i, toread, sndrnd = 0, pos;
1655
1656 chip->cmdfunc(mtd, NAND_CMD_READ0, chip->ecc.size, page);
1657 for (i = 0; i < chip->ecc.steps; i++) {
1658 if (sndrnd) {
1659 pos = eccsize + i * (eccsize + chunk);
1660 if (mtd->writesize > 512)
1661 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, pos, -1);
1662 else
1663 chip->cmdfunc(mtd, NAND_CMD_READ0, pos, page);
1664 } else
1665 sndrnd = 1;
1666 toread = min_t(int, length, chunk);
1667 chip->read_buf(mtd, bufpoi, toread);
1668 bufpoi += toread;
1669 length -= toread;
1670 }
1671 if (length > 0)
1672 chip->read_buf(mtd, bufpoi, length);
1673
1674 return 1;
1675}
1676
1677/**
1678 * nand_write_oob_std - [REPLACABLE] the most common OOB data write function
1679 * @mtd: mtd info structure
1680 * @chip: nand chip info structure
1681 * @page: page number to write
1682 */
1683static int nand_write_oob_std(struct mtd_info *mtd, struct nand_chip *chip,
1684 int page)
1685{
1686 int status = 0;
1687 const uint8_t *buf = chip->oob_poi;
1688 int length = mtd->oobsize;
1689
1690 chip->cmdfunc(mtd, NAND_CMD_SEQIN, mtd->writesize, page);
1691 chip->write_buf(mtd, buf, length);
1692 /* Send command to program the OOB data */
1693 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
1694
1695 status = chip->waitfunc(mtd, chip);
1696
Savin Zlobec0d420f92006-06-21 11:51:20 +02001697 return status & NAND_STATUS_FAIL ? -EIO : 0;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001698}
1699
1700/**
1701 * nand_write_oob_syndrome - [REPLACABLE] OOB data write function for HW ECC
1702 * with syndrome - only for large page flash !
1703 * @mtd: mtd info structure
1704 * @chip: nand chip info structure
1705 * @page: page number to write
1706 */
1707static int nand_write_oob_syndrome(struct mtd_info *mtd,
1708 struct nand_chip *chip, int page)
1709{
1710 int chunk = chip->ecc.bytes + chip->ecc.prepad + chip->ecc.postpad;
1711 int eccsize = chip->ecc.size, length = mtd->oobsize;
1712 int i, len, pos, status = 0, sndcmd = 0, steps = chip->ecc.steps;
1713 const uint8_t *bufpoi = chip->oob_poi;
1714
1715 /*
1716 * data-ecc-data-ecc ... ecc-oob
1717 * or
1718 * data-pad-ecc-pad-data-pad .... ecc-pad-oob
1719 */
1720 if (!chip->ecc.prepad && !chip->ecc.postpad) {
1721 pos = steps * (eccsize + chunk);
1722 steps = 0;
1723 } else
Vitaly Wool8b0036e2006-07-11 09:11:25 +02001724 pos = eccsize;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001725
1726 chip->cmdfunc(mtd, NAND_CMD_SEQIN, pos, page);
1727 for (i = 0; i < steps; i++) {
1728 if (sndcmd) {
1729 if (mtd->writesize <= 512) {
1730 uint32_t fill = 0xFFFFFFFF;
1731
1732 len = eccsize;
1733 while (len > 0) {
1734 int num = min_t(int, len, 4);
1735 chip->write_buf(mtd, (uint8_t *)&fill,
1736 num);
1737 len -= num;
1738 }
1739 } else {
1740 pos = eccsize + i * (eccsize + chunk);
1741 chip->cmdfunc(mtd, NAND_CMD_RNDIN, pos, -1);
1742 }
1743 } else
1744 sndcmd = 1;
1745 len = min_t(int, length, chunk);
1746 chip->write_buf(mtd, bufpoi, len);
1747 bufpoi += len;
1748 length -= len;
1749 }
1750 if (length > 0)
1751 chip->write_buf(mtd, bufpoi, length);
1752
1753 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
1754 status = chip->waitfunc(mtd, chip);
1755
1756 return status & NAND_STATUS_FAIL ? -EIO : 0;
1757}
1758
1759/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001760 * nand_do_read_oob - [Intern] NAND read out-of-band
Linus Torvalds1da177e2005-04-16 15:20:36 -07001761 * @mtd: MTD device structure
1762 * @from: offset to read from
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001763 * @ops: oob operations description structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07001764 *
1765 * NAND read out-of-band data from the spare area
1766 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001767static int nand_do_read_oob(struct mtd_info *mtd, loff_t from,
1768 struct mtd_oob_ops *ops)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769{
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001770 int page, realpage, chipnr, sndcmd = 1;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001771 struct nand_chip *chip = mtd->priv;
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001772 int blkcheck = (1 << (chip->phys_erase_shift - chip->page_shift)) - 1;
Vitaly Wool70145682006-11-03 18:20:38 +03001773 int readlen = ops->ooblen;
1774 int len;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001775 uint8_t *buf = ops->oobbuf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001776
vimal singh20d8e242009-07-07 15:49:49 +05301777 DEBUG(MTD_DEBUG_LEVEL3, "%s: from = 0x%08Lx, len = %i\n",
1778 __func__, (unsigned long long)from, readlen);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001779
Adrian Hunter03736152007-01-31 17:58:29 +02001780 if (ops->mode == MTD_OOB_AUTO)
Vitaly Wool70145682006-11-03 18:20:38 +03001781 len = chip->ecc.layout->oobavail;
Adrian Hunter03736152007-01-31 17:58:29 +02001782 else
1783 len = mtd->oobsize;
1784
1785 if (unlikely(ops->ooboffs >= len)) {
vimal singh20d8e242009-07-07 15:49:49 +05301786 DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt to start read "
1787 "outside oob\n", __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02001788 return -EINVAL;
1789 }
1790
1791 /* Do not allow reads past end of device */
1792 if (unlikely(from >= mtd->size ||
1793 ops->ooboffs + readlen > ((mtd->size >> chip->page_shift) -
1794 (from >> chip->page_shift)) * len)) {
vimal singh20d8e242009-07-07 15:49:49 +05301795 DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt read beyond end "
1796 "of device\n", __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02001797 return -EINVAL;
1798 }
Vitaly Wool70145682006-11-03 18:20:38 +03001799
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001800 chipnr = (int)(from >> chip->chip_shift);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001801 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001802
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001803 /* Shift to get page */
1804 realpage = (int)(from >> chip->page_shift);
1805 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001806
Florian Fainellif8ac0412010-09-07 13:23:43 +02001807 while (1) {
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001808 sndcmd = chip->ecc.read_oob(mtd, chip, page, sndcmd);
Vitaly Wool70145682006-11-03 18:20:38 +03001809
1810 len = min(len, readlen);
1811 buf = nand_transfer_oob(chip, buf, ops, len);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001812
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001813 if (!(chip->options & NAND_NO_READRDY)) {
1814 /*
1815 * Apply delay or wait for ready/busy pin. Do this
1816 * before the AUTOINCR check, so no problems arise if a
1817 * chip which does auto increment is marked as
1818 * NOAUTOINCR by the board driver.
Thomas Gleixner19870da2005-07-15 14:53:51 +01001819 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001820 if (!chip->dev_ready)
1821 udelay(chip->chip_delay);
Thomas Gleixner19870da2005-07-15 14:53:51 +01001822 else
1823 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001824 }
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001825
Vitaly Wool70145682006-11-03 18:20:38 +03001826 readlen -= len;
Savin Zlobec0d420f92006-06-21 11:51:20 +02001827 if (!readlen)
1828 break;
1829
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001830 /* Increment page address */
1831 realpage++;
1832
1833 page = realpage & chip->pagemask;
1834 /* Check, if we cross a chip boundary */
1835 if (!page) {
1836 chipnr++;
1837 chip->select_chip(mtd, -1);
1838 chip->select_chip(mtd, chipnr);
1839 }
1840
1841 /* Check, if the chip supports auto page increment
1842 * or if we have hit a block boundary.
1843 */
1844 if (!NAND_CANAUTOINCR(chip) || !(page & blkcheck))
1845 sndcmd = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001846 }
1847
Vitaly Wool70145682006-11-03 18:20:38 +03001848 ops->oobretlen = ops->ooblen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001849 return 0;
1850}
1851
1852/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001853 * nand_read_oob - [MTD Interface] NAND read data and/or out-of-band
Linus Torvalds1da177e2005-04-16 15:20:36 -07001854 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07001855 * @from: offset to read from
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001856 * @ops: oob operation description structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07001857 *
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001858 * NAND read data and/or out-of-band data
Linus Torvalds1da177e2005-04-16 15:20:36 -07001859 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001860static int nand_read_oob(struct mtd_info *mtd, loff_t from,
1861 struct mtd_oob_ops *ops)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001862{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001863 struct nand_chip *chip = mtd->priv;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001864 int ret = -ENOTSUPP;
1865
1866 ops->retlen = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867
1868 /* Do not allow reads past end of device */
Vitaly Wool70145682006-11-03 18:20:38 +03001869 if (ops->datbuf && (from + ops->len) > mtd->size) {
vimal singh20d8e242009-07-07 15:49:49 +05301870 DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt read "
1871 "beyond end of device\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001872 return -EINVAL;
1873 }
1874
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001875 nand_get_device(chip, mtd, FL_READING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001876
Florian Fainellif8ac0412010-09-07 13:23:43 +02001877 switch (ops->mode) {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001878 case MTD_OOB_PLACE:
1879 case MTD_OOB_AUTO:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001880 case MTD_OOB_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001881 break;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001882
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001883 default:
1884 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001885 }
1886
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001887 if (!ops->datbuf)
1888 ret = nand_do_read_oob(mtd, from, ops);
1889 else
1890 ret = nand_do_read_ops(mtd, from, ops);
1891
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001892out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001893 nand_release_device(mtd);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001894 return ret;
1895}
1896
1897
1898/**
1899 * nand_write_page_raw - [Intern] raw page write function
1900 * @mtd: mtd info structure
1901 * @chip: nand chip info structure
1902 * @buf: data buffer
David Brownell52ff49d2009-03-04 12:01:36 -08001903 *
1904 * Not for syndrome calculating ecc controllers, which use a special oob layout
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001905 */
1906static void nand_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
1907 const uint8_t *buf)
1908{
1909 chip->write_buf(mtd, buf, mtd->writesize);
1910 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001911}
1912
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001913/**
David Brownell52ff49d2009-03-04 12:01:36 -08001914 * nand_write_page_raw_syndrome - [Intern] raw page write function
1915 * @mtd: mtd info structure
1916 * @chip: nand chip info structure
1917 * @buf: data buffer
1918 *
1919 * We need a special oob layout and handling even when ECC isn't checked.
1920 */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001921static void nand_write_page_raw_syndrome(struct mtd_info *mtd,
1922 struct nand_chip *chip,
1923 const uint8_t *buf)
David Brownell52ff49d2009-03-04 12:01:36 -08001924{
1925 int eccsize = chip->ecc.size;
1926 int eccbytes = chip->ecc.bytes;
1927 uint8_t *oob = chip->oob_poi;
1928 int steps, size;
1929
1930 for (steps = chip->ecc.steps; steps > 0; steps--) {
1931 chip->write_buf(mtd, buf, eccsize);
1932 buf += eccsize;
1933
1934 if (chip->ecc.prepad) {
1935 chip->write_buf(mtd, oob, chip->ecc.prepad);
1936 oob += chip->ecc.prepad;
1937 }
1938
1939 chip->read_buf(mtd, oob, eccbytes);
1940 oob += eccbytes;
1941
1942 if (chip->ecc.postpad) {
1943 chip->write_buf(mtd, oob, chip->ecc.postpad);
1944 oob += chip->ecc.postpad;
1945 }
1946 }
1947
1948 size = mtd->oobsize - (oob - chip->oob_poi);
1949 if (size)
1950 chip->write_buf(mtd, oob, size);
1951}
1952/**
Artem Bityutskiyd29ebdb2006-10-19 16:04:02 +03001953 * nand_write_page_swecc - [REPLACABLE] software ecc based page write function
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001954 * @mtd: mtd info structure
1955 * @chip: nand chip info structure
1956 * @buf: data buffer
1957 */
1958static void nand_write_page_swecc(struct mtd_info *mtd, struct nand_chip *chip,
1959 const uint8_t *buf)
1960{
1961 int i, eccsize = chip->ecc.size;
1962 int eccbytes = chip->ecc.bytes;
1963 int eccsteps = chip->ecc.steps;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001964 uint8_t *ecc_calc = chip->buffers->ecccalc;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001965 const uint8_t *p = buf;
Ben Dooks8b099a32007-05-28 19:17:54 +01001966 uint32_t *eccpos = chip->ecc.layout->eccpos;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001967
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001968 /* Software ecc calculation */
1969 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize)
1970 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001971
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001972 for (i = 0; i < chip->ecc.total; i++)
1973 chip->oob_poi[eccpos[i]] = ecc_calc[i];
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001974
Thomas Gleixner90424de2007-04-05 11:44:05 +02001975 chip->ecc.write_page_raw(mtd, chip, buf);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001976}
1977
1978/**
Artem Bityutskiyd29ebdb2006-10-19 16:04:02 +03001979 * nand_write_page_hwecc - [REPLACABLE] hardware ecc based page write function
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001980 * @mtd: mtd info structure
1981 * @chip: nand chip info structure
1982 * @buf: data buffer
1983 */
1984static void nand_write_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip,
1985 const uint8_t *buf)
1986{
1987 int i, eccsize = chip->ecc.size;
1988 int eccbytes = chip->ecc.bytes;
1989 int eccsteps = chip->ecc.steps;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001990 uint8_t *ecc_calc = chip->buffers->ecccalc;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001991 const uint8_t *p = buf;
Ben Dooks8b099a32007-05-28 19:17:54 +01001992 uint32_t *eccpos = chip->ecc.layout->eccpos;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001993
1994 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1995 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
David Woodhouse29da9ce2006-05-26 23:05:44 +01001996 chip->write_buf(mtd, p, eccsize);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001997 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
1998 }
1999
2000 for (i = 0; i < chip->ecc.total; i++)
2001 chip->oob_poi[eccpos[i]] = ecc_calc[i];
2002
2003 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
2004}
2005
2006/**
Artem Bityutskiyd29ebdb2006-10-19 16:04:02 +03002007 * nand_write_page_syndrome - [REPLACABLE] hardware ecc syndrom based page write
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002008 * @mtd: mtd info structure
2009 * @chip: nand chip info structure
2010 * @buf: data buffer
2011 *
2012 * The hw generator calculates the error syndrome automatically. Therefor
2013 * we need a special oob layout and handling.
2014 */
2015static void nand_write_page_syndrome(struct mtd_info *mtd,
2016 struct nand_chip *chip, const uint8_t *buf)
2017{
2018 int i, eccsize = chip->ecc.size;
2019 int eccbytes = chip->ecc.bytes;
2020 int eccsteps = chip->ecc.steps;
2021 const uint8_t *p = buf;
2022 uint8_t *oob = chip->oob_poi;
2023
2024 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
2025
2026 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
2027 chip->write_buf(mtd, p, eccsize);
2028
2029 if (chip->ecc.prepad) {
2030 chip->write_buf(mtd, oob, chip->ecc.prepad);
2031 oob += chip->ecc.prepad;
2032 }
2033
2034 chip->ecc.calculate(mtd, p, oob);
2035 chip->write_buf(mtd, oob, eccbytes);
2036 oob += eccbytes;
2037
2038 if (chip->ecc.postpad) {
2039 chip->write_buf(mtd, oob, chip->ecc.postpad);
2040 oob += chip->ecc.postpad;
2041 }
2042 }
2043
2044 /* Calculate remaining oob bytes */
Vitaly Wool7e4178f2006-06-07 09:34:37 +04002045 i = mtd->oobsize - (oob - chip->oob_poi);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002046 if (i)
2047 chip->write_buf(mtd, oob, i);
2048}
2049
2050/**
David Woodhouse956e9442006-09-25 17:12:39 +01002051 * nand_write_page - [REPLACEABLE] write one page
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002052 * @mtd: MTD device structure
2053 * @chip: NAND chip descriptor
2054 * @buf: the data to write
2055 * @page: page number to write
2056 * @cached: cached programming
Jesper Juhlefbfe96c2006-10-27 23:24:47 +02002057 * @raw: use _raw version of write_page
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002058 */
2059static int nand_write_page(struct mtd_info *mtd, struct nand_chip *chip,
David Woodhouse956e9442006-09-25 17:12:39 +01002060 const uint8_t *buf, int page, int cached, int raw)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002061{
2062 int status;
2063
2064 chip->cmdfunc(mtd, NAND_CMD_SEQIN, 0x00, page);
2065
David Woodhouse956e9442006-09-25 17:12:39 +01002066 if (unlikely(raw))
2067 chip->ecc.write_page_raw(mtd, chip, buf);
2068 else
2069 chip->ecc.write_page(mtd, chip, buf);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002070
2071 /*
2072 * Cached progamming disabled for now, Not sure if its worth the
2073 * trouble. The speed gain is not very impressive. (2.3->2.6Mib/s)
2074 */
2075 cached = 0;
2076
2077 if (!cached || !(chip->options & NAND_CACHEPRG)) {
2078
2079 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002080 status = chip->waitfunc(mtd, chip);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002081 /*
2082 * See if operation failed and additional status checks are
2083 * available
2084 */
2085 if ((status & NAND_STATUS_FAIL) && (chip->errstat))
2086 status = chip->errstat(mtd, chip, FL_WRITING, status,
2087 page);
2088
2089 if (status & NAND_STATUS_FAIL)
2090 return -EIO;
2091 } else {
2092 chip->cmdfunc(mtd, NAND_CMD_CACHEDPROG, -1, -1);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002093 status = chip->waitfunc(mtd, chip);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002094 }
2095
2096#ifdef CONFIG_MTD_NAND_VERIFY_WRITE
2097 /* Send command to read back the data */
2098 chip->cmdfunc(mtd, NAND_CMD_READ0, 0, page);
2099
2100 if (chip->verify_buf(mtd, buf, mtd->writesize))
2101 return -EIO;
2102#endif
2103 return 0;
2104}
2105
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002106/**
2107 * nand_fill_oob - [Internal] Transfer client buffer to oob
2108 * @chip: nand chip structure
2109 * @oob: oob data buffer
Randy Dunlapb6d676d2010-08-10 18:02:50 -07002110 * @len: oob data write length
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002111 * @ops: oob ops structure
2112 */
Maxim Levitsky782ce792010-02-22 20:39:36 +02002113static uint8_t *nand_fill_oob(struct nand_chip *chip, uint8_t *oob, size_t len,
2114 struct mtd_oob_ops *ops)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002115{
Florian Fainellif8ac0412010-09-07 13:23:43 +02002116 switch (ops->mode) {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002117
2118 case MTD_OOB_PLACE:
2119 case MTD_OOB_RAW:
2120 memcpy(chip->oob_poi + ops->ooboffs, oob, len);
2121 return oob + len;
2122
2123 case MTD_OOB_AUTO: {
2124 struct nand_oobfree *free = chip->ecc.layout->oobfree;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002125 uint32_t boffs = 0, woffs = ops->ooboffs;
2126 size_t bytes = 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002127
Florian Fainellif8ac0412010-09-07 13:23:43 +02002128 for (; free->length && len; free++, len -= bytes) {
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002129 /* Write request not from offset 0 ? */
2130 if (unlikely(woffs)) {
2131 if (woffs >= free->length) {
2132 woffs -= free->length;
2133 continue;
2134 }
2135 boffs = free->offset + woffs;
2136 bytes = min_t(size_t, len,
2137 (free->length - woffs));
2138 woffs = 0;
2139 } else {
2140 bytes = min_t(size_t, len, free->length);
2141 boffs = free->offset;
2142 }
Vitaly Wool8b0036e2006-07-11 09:11:25 +02002143 memcpy(chip->oob_poi + boffs, oob, bytes);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002144 oob += bytes;
2145 }
2146 return oob;
2147 }
2148 default:
2149 BUG();
2150 }
2151 return NULL;
2152}
2153
Florian Fainellif8ac0412010-09-07 13:23:43 +02002154#define NOTALIGNED(x) ((x & (chip->subpagesize - 1)) != 0)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002155
2156/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002157 * nand_do_write_ops - [Internal] NAND write with ECC
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002158 * @mtd: MTD device structure
2159 * @to: offset to write to
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002160 * @ops: oob operations description structure
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002161 *
2162 * NAND write with ECC
2163 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002164static int nand_do_write_ops(struct mtd_info *mtd, loff_t to,
2165 struct mtd_oob_ops *ops)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002166{
Thomas Gleixner29072b92006-09-28 15:38:36 +02002167 int chipnr, realpage, page, blockmask, column;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002168 struct nand_chip *chip = mtd->priv;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002169 uint32_t writelen = ops->len;
Maxim Levitsky782ce792010-02-22 20:39:36 +02002170
2171 uint32_t oobwritelen = ops->ooblen;
2172 uint32_t oobmaxlen = ops->mode == MTD_OOB_AUTO ?
2173 mtd->oobavail : mtd->oobsize;
2174
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002175 uint8_t *oob = ops->oobbuf;
2176 uint8_t *buf = ops->datbuf;
Thomas Gleixner29072b92006-09-28 15:38:36 +02002177 int ret, subpage;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002178
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002179 ops->retlen = 0;
Thomas Gleixner29072b92006-09-28 15:38:36 +02002180 if (!writelen)
2181 return 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002182
2183 /* reject writes, which are not page aligned */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002184 if (NOTALIGNED(to) || NOTALIGNED(ops->len)) {
vimal singh20d8e242009-07-07 15:49:49 +05302185 printk(KERN_NOTICE "%s: Attempt to write not "
2186 "page aligned data\n", __func__);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002187 return -EINVAL;
2188 }
2189
Thomas Gleixner29072b92006-09-28 15:38:36 +02002190 column = to & (mtd->writesize - 1);
2191 subpage = column || (writelen & (mtd->writesize - 1));
2192
2193 if (subpage && oob)
2194 return -EINVAL;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002195
Thomas Gleixner6a930962006-06-28 00:11:45 +02002196 chipnr = (int)(to >> chip->chip_shift);
2197 chip->select_chip(mtd, chipnr);
2198
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002199 /* Check, if it is write protected */
2200 if (nand_check_wp(mtd))
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002201 return -EIO;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002202
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002203 realpage = (int)(to >> chip->page_shift);
2204 page = realpage & chip->pagemask;
2205 blockmask = (1 << (chip->phys_erase_shift - chip->page_shift)) - 1;
2206
2207 /* Invalidate the page cache, when we write to the cached page */
2208 if (to <= (chip->pagebuf << chip->page_shift) &&
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002209 (chip->pagebuf << chip->page_shift) < (to + ops->len))
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002210 chip->pagebuf = -1;
2211
David Woodhouse7dcdcbef2006-10-21 17:09:53 +01002212 /* If we're not given explicit OOB data, let it be 0xFF */
2213 if (likely(!oob))
2214 memset(chip->oob_poi, 0xff, mtd->oobsize);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002215
Maxim Levitsky782ce792010-02-22 20:39:36 +02002216 /* Don't allow multipage oob writes with offset */
Jon Poveycdcf12b2010-09-30 20:41:34 +09002217 if (oob && ops->ooboffs && (ops->ooboffs + ops->ooblen > oobmaxlen))
Maxim Levitsky782ce792010-02-22 20:39:36 +02002218 return -EINVAL;
2219
Florian Fainellif8ac0412010-09-07 13:23:43 +02002220 while (1) {
Thomas Gleixner29072b92006-09-28 15:38:36 +02002221 int bytes = mtd->writesize;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002222 int cached = writelen > bytes && page != blockmask;
Thomas Gleixner29072b92006-09-28 15:38:36 +02002223 uint8_t *wbuf = buf;
2224
2225 /* Partial page write ? */
2226 if (unlikely(column || writelen < (mtd->writesize - 1))) {
2227 cached = 0;
2228 bytes = min_t(int, bytes - column, (int) writelen);
2229 chip->pagebuf = -1;
2230 memset(chip->buffers->databuf, 0xff, mtd->writesize);
2231 memcpy(&chip->buffers->databuf[column], buf, bytes);
2232 wbuf = chip->buffers->databuf;
2233 }
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002234
Maxim Levitsky782ce792010-02-22 20:39:36 +02002235 if (unlikely(oob)) {
2236 size_t len = min(oobwritelen, oobmaxlen);
2237 oob = nand_fill_oob(chip, oob, len, ops);
2238 oobwritelen -= len;
2239 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002240
Thomas Gleixner29072b92006-09-28 15:38:36 +02002241 ret = chip->write_page(mtd, chip, wbuf, page, cached,
David Woodhouse956e9442006-09-25 17:12:39 +01002242 (ops->mode == MTD_OOB_RAW));
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002243 if (ret)
2244 break;
2245
2246 writelen -= bytes;
2247 if (!writelen)
2248 break;
2249
Thomas Gleixner29072b92006-09-28 15:38:36 +02002250 column = 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002251 buf += bytes;
2252 realpage++;
2253
2254 page = realpage & chip->pagemask;
2255 /* Check, if we cross a chip boundary */
2256 if (!page) {
2257 chipnr++;
2258 chip->select_chip(mtd, -1);
2259 chip->select_chip(mtd, chipnr);
2260 }
2261 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002262
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002263 ops->retlen = ops->len - writelen;
Vitaly Wool70145682006-11-03 18:20:38 +03002264 if (unlikely(oob))
2265 ops->oobretlen = ops->ooblen;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002266 return ret;
2267}
2268
2269/**
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002270 * panic_nand_write - [MTD Interface] NAND write with ECC
2271 * @mtd: MTD device structure
2272 * @to: offset to write to
2273 * @len: number of bytes to write
2274 * @retlen: pointer to variable to store the number of written bytes
2275 * @buf: the data to write
2276 *
2277 * NAND write with ECC. Used when performing writes in interrupt context, this
2278 * may for example be called by mtdoops when writing an oops while in panic.
2279 */
2280static int panic_nand_write(struct mtd_info *mtd, loff_t to, size_t len,
2281 size_t *retlen, const uint8_t *buf)
2282{
2283 struct nand_chip *chip = mtd->priv;
2284 int ret;
2285
2286 /* Do not allow reads past end of device */
2287 if ((to + len) > mtd->size)
2288 return -EINVAL;
2289 if (!len)
2290 return 0;
2291
2292 /* Wait for the device to get ready. */
2293 panic_nand_wait(mtd, chip, 400);
2294
2295 /* Grab the device. */
2296 panic_nand_get_device(chip, mtd, FL_WRITING);
2297
2298 chip->ops.len = len;
2299 chip->ops.datbuf = (uint8_t *)buf;
2300 chip->ops.oobbuf = NULL;
2301
2302 ret = nand_do_write_ops(mtd, to, &chip->ops);
2303
2304 *retlen = chip->ops.retlen;
2305 return ret;
2306}
2307
2308/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002309 * nand_write - [MTD Interface] NAND write with ECC
Linus Torvalds1da177e2005-04-16 15:20:36 -07002310 * @mtd: MTD device structure
2311 * @to: offset to write to
2312 * @len: number of bytes to write
2313 * @retlen: pointer to variable to store the number of written bytes
2314 * @buf: the data to write
2315 *
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002316 * NAND write with ECC
Linus Torvalds1da177e2005-04-16 15:20:36 -07002317 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002318static int nand_write(struct mtd_info *mtd, loff_t to, size_t len,
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02002319 size_t *retlen, const uint8_t *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002320{
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002321 struct nand_chip *chip = mtd->priv;
2322 int ret;
2323
2324 /* Do not allow reads past end of device */
2325 if ((to + len) > mtd->size)
2326 return -EINVAL;
2327 if (!len)
2328 return 0;
2329
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002330 nand_get_device(chip, mtd, FL_WRITING);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002331
2332 chip->ops.len = len;
2333 chip->ops.datbuf = (uint8_t *)buf;
2334 chip->ops.oobbuf = NULL;
2335
2336 ret = nand_do_write_ops(mtd, to, &chip->ops);
2337
Richard Purdie7fd5aec2006-08-27 01:23:33 -07002338 *retlen = chip->ops.retlen;
2339
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002340 nand_release_device(mtd);
2341
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002342 return ret;
2343}
2344
2345/**
2346 * nand_do_write_oob - [MTD Interface] NAND write out-of-band
2347 * @mtd: MTD device structure
2348 * @to: offset to write to
2349 * @ops: oob operation description structure
2350 *
2351 * NAND write out-of-band
2352 */
2353static int nand_do_write_oob(struct mtd_info *mtd, loff_t to,
2354 struct mtd_oob_ops *ops)
2355{
Adrian Hunter03736152007-01-31 17:58:29 +02002356 int chipnr, page, status, len;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002357 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002358
vimal singh20d8e242009-07-07 15:49:49 +05302359 DEBUG(MTD_DEBUG_LEVEL3, "%s: to = 0x%08x, len = %i\n",
2360 __func__, (unsigned int)to, (int)ops->ooblen);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002361
Adrian Hunter03736152007-01-31 17:58:29 +02002362 if (ops->mode == MTD_OOB_AUTO)
2363 len = chip->ecc.layout->oobavail;
2364 else
2365 len = mtd->oobsize;
2366
Linus Torvalds1da177e2005-04-16 15:20:36 -07002367 /* Do not allow write past end of page */
Adrian Hunter03736152007-01-31 17:58:29 +02002368 if ((ops->ooboffs + ops->ooblen) > len) {
vimal singh20d8e242009-07-07 15:49:49 +05302369 DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt to write "
2370 "past end of page\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002371 return -EINVAL;
2372 }
2373
Adrian Hunter03736152007-01-31 17:58:29 +02002374 if (unlikely(ops->ooboffs >= len)) {
vimal singh20d8e242009-07-07 15:49:49 +05302375 DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt to start "
2376 "write outside oob\n", __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02002377 return -EINVAL;
2378 }
2379
Artem Bityutskiybeda1d42010-12-14 17:07:57 +02002380 /* Do not allow reads past end of device */
Adrian Hunter03736152007-01-31 17:58:29 +02002381 if (unlikely(to >= mtd->size ||
2382 ops->ooboffs + ops->ooblen >
2383 ((mtd->size >> chip->page_shift) -
2384 (to >> chip->page_shift)) * len)) {
vimal singh20d8e242009-07-07 15:49:49 +05302385 DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt write beyond "
2386 "end of device\n", __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02002387 return -EINVAL;
2388 }
2389
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02002390 chipnr = (int)(to >> chip->chip_shift);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002391 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002392
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02002393 /* Shift to get page */
2394 page = (int)(to >> chip->page_shift);
2395
2396 /*
2397 * Reset the chip. Some chips (like the Toshiba TC5832DC found in one
2398 * of my DiskOnChip 2000 test units) will clear the whole data page too
2399 * if we don't do this. I have no clue why, but I seem to have 'fixed'
2400 * it in the doc2000 driver in August 1999. dwmw2.
2401 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002402 chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002403
2404 /* Check, if it is write protected */
2405 if (nand_check_wp(mtd))
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002406 return -EROFS;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002407
Linus Torvalds1da177e2005-04-16 15:20:36 -07002408 /* Invalidate the page cache, if we write to the cached page */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002409 if (page == chip->pagebuf)
2410 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002411
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002412 memset(chip->oob_poi, 0xff, mtd->oobsize);
Maxim Levitsky782ce792010-02-22 20:39:36 +02002413 nand_fill_oob(chip, ops->oobbuf, ops->ooblen, ops);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002414 status = chip->ecc.write_oob(mtd, chip, page & chip->pagemask);
2415 memset(chip->oob_poi, 0xff, mtd->oobsize);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002416
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002417 if (status)
2418 return status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002419
Vitaly Wool70145682006-11-03 18:20:38 +03002420 ops->oobretlen = ops->ooblen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002421
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002422 return 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002423}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002424
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002425/**
2426 * nand_write_oob - [MTD Interface] NAND write data and/or out-of-band
2427 * @mtd: MTD device structure
Randy Dunlap844d3b42006-06-28 21:48:27 -07002428 * @to: offset to write to
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002429 * @ops: oob operation description structure
2430 */
2431static int nand_write_oob(struct mtd_info *mtd, loff_t to,
2432 struct mtd_oob_ops *ops)
2433{
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002434 struct nand_chip *chip = mtd->priv;
2435 int ret = -ENOTSUPP;
2436
2437 ops->retlen = 0;
2438
2439 /* Do not allow writes past end of device */
Vitaly Wool70145682006-11-03 18:20:38 +03002440 if (ops->datbuf && (to + ops->len) > mtd->size) {
vimal singh20d8e242009-07-07 15:49:49 +05302441 DEBUG(MTD_DEBUG_LEVEL0, "%s: Attempt write beyond "
2442 "end of device\n", __func__);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002443 return -EINVAL;
2444 }
2445
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002446 nand_get_device(chip, mtd, FL_WRITING);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002447
Florian Fainellif8ac0412010-09-07 13:23:43 +02002448 switch (ops->mode) {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002449 case MTD_OOB_PLACE:
2450 case MTD_OOB_AUTO:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002451 case MTD_OOB_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002452 break;
2453
2454 default:
2455 goto out;
2456 }
2457
2458 if (!ops->datbuf)
2459 ret = nand_do_write_oob(mtd, to, ops);
2460 else
2461 ret = nand_do_write_ops(mtd, to, ops);
2462
Florian Fainelli7351d3a2010-09-07 13:23:45 +02002463out:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002464 nand_release_device(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002465 return ret;
2466}
2467
Linus Torvalds1da177e2005-04-16 15:20:36 -07002468/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002469 * single_erease_cmd - [GENERIC] NAND standard block erase command function
2470 * @mtd: MTD device structure
2471 * @page: the page address of the block which will be erased
2472 *
2473 * Standard erase command for NAND chips
2474 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002475static void single_erase_cmd(struct mtd_info *mtd, int page)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002476{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002477 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002478 /* Send commands to erase a block */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002479 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page);
2480 chip->cmdfunc(mtd, NAND_CMD_ERASE2, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002481}
2482
2483/**
2484 * multi_erease_cmd - [GENERIC] AND specific block erase command function
2485 * @mtd: MTD device structure
2486 * @page: the page address of the block which will be erased
2487 *
2488 * AND multi block erase command function
2489 * Erase 4 consecutive blocks
2490 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002491static void multi_erase_cmd(struct mtd_info *mtd, int page)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002492{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002493 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002494 /* Send commands to erase a block */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002495 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page++);
2496 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page++);
2497 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page++);
2498 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page);
2499 chip->cmdfunc(mtd, NAND_CMD_ERASE2, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002500}
2501
2502/**
2503 * nand_erase - [MTD Interface] erase block(s)
2504 * @mtd: MTD device structure
2505 * @instr: erase instruction
2506 *
2507 * Erase one ore more blocks
2508 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002509static int nand_erase(struct mtd_info *mtd, struct erase_info *instr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002510{
David Woodhousee0c7d762006-05-13 18:07:53 +01002511 return nand_erase_nand(mtd, instr, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002512}
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002513
David A. Marlin30f464b2005-01-17 18:35:25 +00002514#define BBT_PAGE_MASK 0xffffff3f
Linus Torvalds1da177e2005-04-16 15:20:36 -07002515/**
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002516 * nand_erase_nand - [Internal] erase block(s)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002517 * @mtd: MTD device structure
2518 * @instr: erase instruction
2519 * @allowbbt: allow erasing the bbt area
2520 *
2521 * Erase one ore more blocks
2522 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002523int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
2524 int allowbbt)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002525{
Adrian Hunter69423d92008-12-10 13:37:21 +00002526 int page, status, pages_per_block, ret, chipnr;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002527 struct nand_chip *chip = mtd->priv;
Florian Fainellif8ac0412010-09-07 13:23:43 +02002528 loff_t rewrite_bbt[NAND_MAX_CHIPS] = {0};
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002529 unsigned int bbt_masked_page = 0xffffffff;
Adrian Hunter69423d92008-12-10 13:37:21 +00002530 loff_t len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002531
vimal singh20d8e242009-07-07 15:49:49 +05302532 DEBUG(MTD_DEBUG_LEVEL3, "%s: start = 0x%012llx, len = %llu\n",
2533 __func__, (unsigned long long)instr->addr,
2534 (unsigned long long)instr->len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002535
Vimal Singh6fe5a6a2010-02-03 14:12:24 +05302536 if (check_offs_len(mtd, instr->addr, instr->len))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002537 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002538
Adrian Hunterbb0eb212008-08-12 12:40:50 +03002539 instr->fail_addr = MTD_FAIL_ADDR_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002540
2541 /* Grab the lock and see if the device is available */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002542 nand_get_device(chip, mtd, FL_ERASING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002543
2544 /* Shift to get first page */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002545 page = (int)(instr->addr >> chip->page_shift);
2546 chipnr = (int)(instr->addr >> chip->chip_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002547
2548 /* Calculate pages in each block */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002549 pages_per_block = 1 << (chip->phys_erase_shift - chip->page_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002550
2551 /* Select the NAND device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002552 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002553
Linus Torvalds1da177e2005-04-16 15:20:36 -07002554 /* Check, if it is write protected */
2555 if (nand_check_wp(mtd)) {
vimal singh20d8e242009-07-07 15:49:49 +05302556 DEBUG(MTD_DEBUG_LEVEL0, "%s: Device is write protected!!!\n",
2557 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002558 instr->state = MTD_ERASE_FAILED;
2559 goto erase_exit;
2560 }
2561
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002562 /*
2563 * If BBT requires refresh, set the BBT page mask to see if the BBT
2564 * should be rewritten. Otherwise the mask is set to 0xffffffff which
2565 * can not be matched. This is also done when the bbt is actually
2566 * erased to avoid recusrsive updates
2567 */
2568 if (chip->options & BBT_AUTO_REFRESH && !allowbbt)
2569 bbt_masked_page = chip->bbt_td->pages[chipnr] & BBT_PAGE_MASK;
David A. Marlin30f464b2005-01-17 18:35:25 +00002570
Linus Torvalds1da177e2005-04-16 15:20:36 -07002571 /* Loop through the pages */
2572 len = instr->len;
2573
2574 instr->state = MTD_ERASING;
2575
2576 while (len) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002577 /*
2578 * heck if we have a bad block, we do not erase bad blocks !
2579 */
2580 if (nand_block_checkbad(mtd, ((loff_t) page) <<
2581 chip->page_shift, 0, allowbbt)) {
vimal singh20d8e242009-07-07 15:49:49 +05302582 printk(KERN_WARNING "%s: attempt to erase a bad block "
2583 "at page 0x%08x\n", __func__, page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002584 instr->state = MTD_ERASE_FAILED;
2585 goto erase_exit;
2586 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002587
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002588 /*
2589 * Invalidate the page cache, if we erase the block which
2590 * contains the current cached page
2591 */
2592 if (page <= chip->pagebuf && chip->pagebuf <
2593 (page + pages_per_block))
2594 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002595
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002596 chip->erase_cmd(mtd, page & chip->pagemask);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002597
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002598 status = chip->waitfunc(mtd, chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002599
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002600 /*
2601 * See if operation failed and additional status checks are
2602 * available
2603 */
2604 if ((status & NAND_STATUS_FAIL) && (chip->errstat))
2605 status = chip->errstat(mtd, chip, FL_ERASING,
2606 status, page);
David A. Marlin068e3c02005-01-24 03:07:46 +00002607
Linus Torvalds1da177e2005-04-16 15:20:36 -07002608 /* See if block erase succeeded */
David A. Marlina4ab4c52005-01-23 18:30:53 +00002609 if (status & NAND_STATUS_FAIL) {
vimal singh20d8e242009-07-07 15:49:49 +05302610 DEBUG(MTD_DEBUG_LEVEL0, "%s: Failed erase, "
2611 "page 0x%08x\n", __func__, page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002612 instr->state = MTD_ERASE_FAILED;
Adrian Hunter69423d92008-12-10 13:37:21 +00002613 instr->fail_addr =
2614 ((loff_t)page << chip->page_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002615 goto erase_exit;
2616 }
David A. Marlin30f464b2005-01-17 18:35:25 +00002617
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002618 /*
2619 * If BBT requires refresh, set the BBT rewrite flag to the
2620 * page being erased
2621 */
2622 if (bbt_masked_page != 0xffffffff &&
2623 (page & BBT_PAGE_MASK) == bbt_masked_page)
Adrian Hunter69423d92008-12-10 13:37:21 +00002624 rewrite_bbt[chipnr] =
2625 ((loff_t)page << chip->page_shift);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002626
Linus Torvalds1da177e2005-04-16 15:20:36 -07002627 /* Increment page address and decrement length */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002628 len -= (1 << chip->phys_erase_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002629 page += pages_per_block;
2630
2631 /* Check, if we cross a chip boundary */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002632 if (len && !(page & chip->pagemask)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002633 chipnr++;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002634 chip->select_chip(mtd, -1);
2635 chip->select_chip(mtd, chipnr);
David A. Marlin30f464b2005-01-17 18:35:25 +00002636
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002637 /*
2638 * If BBT requires refresh and BBT-PERCHIP, set the BBT
2639 * page mask to see if this BBT should be rewritten
2640 */
2641 if (bbt_masked_page != 0xffffffff &&
2642 (chip->bbt_td->options & NAND_BBT_PERCHIP))
2643 bbt_masked_page = chip->bbt_td->pages[chipnr] &
2644 BBT_PAGE_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002645 }
2646 }
2647 instr->state = MTD_ERASE_DONE;
2648
Florian Fainelli7351d3a2010-09-07 13:23:45 +02002649erase_exit:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002650
2651 ret = instr->state == MTD_ERASE_DONE ? 0 : -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002652
2653 /* Deselect and wake up anyone waiting on the device */
2654 nand_release_device(mtd);
2655
David Woodhouse49defc02007-10-06 15:01:59 -04002656 /* Do call back function */
2657 if (!ret)
2658 mtd_erase_callback(instr);
2659
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002660 /*
2661 * If BBT requires refresh and erase was successful, rewrite any
2662 * selected bad block tables
2663 */
2664 if (bbt_masked_page == 0xffffffff || ret)
2665 return ret;
2666
2667 for (chipnr = 0; chipnr < chip->numchips; chipnr++) {
2668 if (!rewrite_bbt[chipnr])
2669 continue;
2670 /* update the BBT for chip */
vimal singh20d8e242009-07-07 15:49:49 +05302671 DEBUG(MTD_DEBUG_LEVEL0, "%s: nand_update_bbt "
2672 "(%d:0x%0llx 0x%0x)\n", __func__, chipnr,
2673 rewrite_bbt[chipnr], chip->bbt_td->pages[chipnr]);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002674 nand_update_bbt(mtd, rewrite_bbt[chipnr]);
David A. Marlin30f464b2005-01-17 18:35:25 +00002675 }
2676
Linus Torvalds1da177e2005-04-16 15:20:36 -07002677 /* Return more or less happy */
2678 return ret;
2679}
2680
2681/**
2682 * nand_sync - [MTD Interface] sync
2683 * @mtd: MTD device structure
2684 *
2685 * Sync is actually a wait for chip ready function
2686 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002687static void nand_sync(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002688{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002689 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002690
vimal singh20d8e242009-07-07 15:49:49 +05302691 DEBUG(MTD_DEBUG_LEVEL3, "%s: called\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002692
2693 /* Grab the lock and see if the device is available */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002694 nand_get_device(chip, mtd, FL_SYNCING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002695 /* Release it and go back */
David Woodhousee0c7d762006-05-13 18:07:53 +01002696 nand_release_device(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002697}
2698
Linus Torvalds1da177e2005-04-16 15:20:36 -07002699/**
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002700 * nand_block_isbad - [MTD Interface] Check if block at offset is bad
Linus Torvalds1da177e2005-04-16 15:20:36 -07002701 * @mtd: MTD device structure
Randy Dunlap844d3b42006-06-28 21:48:27 -07002702 * @offs: offset relative to mtd start
Linus Torvalds1da177e2005-04-16 15:20:36 -07002703 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002704static int nand_block_isbad(struct mtd_info *mtd, loff_t offs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002705{
2706 /* Check for invalid offset */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002707 if (offs > mtd->size)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002708 return -EINVAL;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002709
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002710 return nand_block_checkbad(mtd, offs, 1, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002711}
2712
2713/**
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002714 * nand_block_markbad - [MTD Interface] Mark block at the given offset as bad
Linus Torvalds1da177e2005-04-16 15:20:36 -07002715 * @mtd: MTD device structure
2716 * @ofs: offset relative to mtd start
2717 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002718static int nand_block_markbad(struct mtd_info *mtd, loff_t ofs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002719{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002720 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002721 int ret;
2722
Florian Fainellif8ac0412010-09-07 13:23:43 +02002723 ret = nand_block_isbad(mtd, ofs);
2724 if (ret) {
David Woodhousee0c7d762006-05-13 18:07:53 +01002725 /* If it was bad already, return success and do nothing. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002726 if (ret > 0)
2727 return 0;
David Woodhousee0c7d762006-05-13 18:07:53 +01002728 return ret;
2729 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002730
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002731 return chip->block_markbad(mtd, ofs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002732}
2733
2734/**
Vitaly Wool962034f2005-09-15 14:58:53 +01002735 * nand_suspend - [MTD Interface] Suspend the NAND flash
2736 * @mtd: MTD device structure
2737 */
2738static int nand_suspend(struct mtd_info *mtd)
2739{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002740 struct nand_chip *chip = mtd->priv;
Vitaly Wool962034f2005-09-15 14:58:53 +01002741
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002742 return nand_get_device(chip, mtd, FL_PM_SUSPENDED);
Vitaly Wool962034f2005-09-15 14:58:53 +01002743}
2744
2745/**
2746 * nand_resume - [MTD Interface] Resume the NAND flash
2747 * @mtd: MTD device structure
2748 */
2749static void nand_resume(struct mtd_info *mtd)
2750{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002751 struct nand_chip *chip = mtd->priv;
Vitaly Wool962034f2005-09-15 14:58:53 +01002752
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002753 if (chip->state == FL_PM_SUSPENDED)
Vitaly Wool962034f2005-09-15 14:58:53 +01002754 nand_release_device(mtd);
2755 else
vimal singh20d8e242009-07-07 15:49:49 +05302756 printk(KERN_ERR "%s called for a chip which is not "
2757 "in suspended state\n", __func__);
Vitaly Wool962034f2005-09-15 14:58:53 +01002758}
2759
Thomas Gleixnera36ed292006-05-23 11:37:03 +02002760/*
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002761 * Set default functions
2762 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002763static void nand_set_defaults(struct nand_chip *chip, int busw)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002764{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002765 /* check for proper chip_delay setup, set 20us if not */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002766 if (!chip->chip_delay)
2767 chip->chip_delay = 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002768
2769 /* check, if a user supplied command function given */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002770 if (chip->cmdfunc == NULL)
2771 chip->cmdfunc = nand_command;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002772
2773 /* check, if a user supplied wait function given */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002774 if (chip->waitfunc == NULL)
2775 chip->waitfunc = nand_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002776
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002777 if (!chip->select_chip)
2778 chip->select_chip = nand_select_chip;
2779 if (!chip->read_byte)
2780 chip->read_byte = busw ? nand_read_byte16 : nand_read_byte;
2781 if (!chip->read_word)
2782 chip->read_word = nand_read_word;
2783 if (!chip->block_bad)
2784 chip->block_bad = nand_block_bad;
2785 if (!chip->block_markbad)
2786 chip->block_markbad = nand_default_block_markbad;
2787 if (!chip->write_buf)
2788 chip->write_buf = busw ? nand_write_buf16 : nand_write_buf;
2789 if (!chip->read_buf)
2790 chip->read_buf = busw ? nand_read_buf16 : nand_read_buf;
2791 if (!chip->verify_buf)
2792 chip->verify_buf = busw ? nand_verify_buf16 : nand_verify_buf;
2793 if (!chip->scan_bbt)
2794 chip->scan_bbt = nand_default_bbt;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002795
2796 if (!chip->controller) {
2797 chip->controller = &chip->hwcontrol;
2798 spin_lock_init(&chip->controller->lock);
2799 init_waitqueue_head(&chip->controller->wq);
2800 }
2801
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002802}
2803
2804/*
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002805 * sanitize ONFI strings so we can safely print them
2806 */
2807static void sanitize_string(uint8_t *s, size_t len)
2808{
2809 ssize_t i;
2810
2811 /* null terminate */
2812 s[len - 1] = 0;
2813
2814 /* remove non printable chars */
2815 for (i = 0; i < len - 1; i++) {
2816 if (s[i] < ' ' || s[i] > 127)
2817 s[i] = '?';
2818 }
2819
2820 /* remove trailing spaces */
2821 strim(s);
2822}
2823
2824static u16 onfi_crc16(u16 crc, u8 const *p, size_t len)
2825{
2826 int i;
2827 while (len--) {
2828 crc ^= *p++ << 8;
2829 for (i = 0; i < 8; i++)
2830 crc = (crc << 1) ^ ((crc & 0x8000) ? 0x8005 : 0);
2831 }
2832
2833 return crc;
2834}
2835
2836/*
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002837 * Check if the NAND chip is ONFI compliant, returns 1 if it is, 0 otherwise
2838 */
2839static int nand_flash_detect_onfi(struct mtd_info *mtd, struct nand_chip *chip,
2840 int busw)
2841{
2842 struct nand_onfi_params *p = &chip->onfi_params;
2843 int i;
2844 int val;
2845
2846 /* try ONFI for unknow chip or LP */
2847 chip->cmdfunc(mtd, NAND_CMD_READID, 0x20, -1);
2848 if (chip->read_byte(mtd) != 'O' || chip->read_byte(mtd) != 'N' ||
2849 chip->read_byte(mtd) != 'F' || chip->read_byte(mtd) != 'I')
2850 return 0;
2851
2852 printk(KERN_INFO "ONFI flash detected\n");
2853 chip->cmdfunc(mtd, NAND_CMD_PARAM, 0, -1);
2854 for (i = 0; i < 3; i++) {
2855 chip->read_buf(mtd, (uint8_t *)p, sizeof(*p));
2856 if (onfi_crc16(ONFI_CRC_BASE, (uint8_t *)p, 254) ==
2857 le16_to_cpu(p->crc)) {
2858 printk(KERN_INFO "ONFI param page %d valid\n", i);
2859 break;
2860 }
2861 }
2862
2863 if (i == 3)
2864 return 0;
2865
2866 /* check version */
2867 val = le16_to_cpu(p->revision);
Brian Norrisb7b1a292010-12-12 00:23:33 -08002868 if (val & (1 << 5))
2869 chip->onfi_version = 23;
2870 else if (val & (1 << 4))
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002871 chip->onfi_version = 22;
2872 else if (val & (1 << 3))
2873 chip->onfi_version = 21;
2874 else if (val & (1 << 2))
2875 chip->onfi_version = 20;
Brian Norrisb7b1a292010-12-12 00:23:33 -08002876 else if (val & (1 << 1))
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002877 chip->onfi_version = 10;
Brian Norrisb7b1a292010-12-12 00:23:33 -08002878 else
2879 chip->onfi_version = 0;
2880
2881 if (!chip->onfi_version) {
2882 printk(KERN_INFO "%s: unsupported ONFI version: %d\n",
2883 __func__, val);
2884 return 0;
2885 }
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002886
2887 sanitize_string(p->manufacturer, sizeof(p->manufacturer));
2888 sanitize_string(p->model, sizeof(p->model));
2889 if (!mtd->name)
2890 mtd->name = p->model;
2891 mtd->writesize = le32_to_cpu(p->byte_per_page);
2892 mtd->erasesize = le32_to_cpu(p->pages_per_block) * mtd->writesize;
2893 mtd->oobsize = le16_to_cpu(p->spare_bytes_per_page);
David Woodhouse4ccb3b42010-12-03 16:36:34 +00002894 chip->chipsize = (uint64_t)le32_to_cpu(p->blocks_per_lun) * mtd->erasesize;
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002895 busw = 0;
2896 if (le16_to_cpu(p->features) & 1)
2897 busw = NAND_BUSWIDTH_16;
2898
2899 chip->options &= ~NAND_CHIPOPTIONS_MSK;
2900 chip->options |= (NAND_NO_READRDY |
2901 NAND_NO_AUTOINCR) & NAND_CHIPOPTIONS_MSK;
2902
2903 return 1;
2904}
2905
2906/*
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002907 * Get the flash and manufacturer id and lookup if the type is supported
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002908 */
2909static struct nand_flash_dev *nand_get_flash_type(struct mtd_info *mtd,
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002910 struct nand_chip *chip,
Florian Fainelli7351d3a2010-09-07 13:23:45 +02002911 int busw,
2912 int *maf_id, int *dev_id,
David Woodhouse5e81e882010-02-26 18:32:56 +00002913 struct nand_flash_dev *type)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002914{
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002915 int i, maf_idx;
Kevin Cernekee426c4572010-05-04 20:58:03 -07002916 u8 id_data[8];
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002917 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002918
2919 /* Select the device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002920 chip->select_chip(mtd, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002921
Karl Beldanef89a882008-09-15 14:37:29 +02002922 /*
2923 * Reset the chip, required by some chips (e.g. Micron MT29FxGxxxxx)
2924 * after power-up
2925 */
2926 chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
2927
Linus Torvalds1da177e2005-04-16 15:20:36 -07002928 /* Send the command for reading device ID */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002929 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002930
2931 /* Read manufacturer and device IDs */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002932 *maf_id = chip->read_byte(mtd);
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002933 *dev_id = chip->read_byte(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002934
Ben Dooksed8165c2008-04-14 14:58:58 +01002935 /* Try again to make sure, as some systems the bus-hold or other
2936 * interface concerns can cause random data which looks like a
2937 * possibly credible NAND flash to appear. If the two results do
2938 * not match, ignore the device completely.
2939 */
2940
2941 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
2942
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002943 for (i = 0; i < 2; i++)
Kevin Cernekee426c4572010-05-04 20:58:03 -07002944 id_data[i] = chip->read_byte(mtd);
Ben Dooksed8165c2008-04-14 14:58:58 +01002945
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002946 if (id_data[0] != *maf_id || id_data[1] != *dev_id) {
Ben Dooksed8165c2008-04-14 14:58:58 +01002947 printk(KERN_INFO "%s: second ID read did not match "
2948 "%02x,%02x against %02x,%02x\n", __func__,
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002949 *maf_id, *dev_id, id_data[0], id_data[1]);
Ben Dooksed8165c2008-04-14 14:58:58 +01002950 return ERR_PTR(-ENODEV);
2951 }
2952
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002953 if (!type)
David Woodhouse5e81e882010-02-26 18:32:56 +00002954 type = nand_flash_ids;
2955
2956 for (; type->name != NULL; type++)
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002957 if (*dev_id == type->id)
Florian Fainellif8ac0412010-09-07 13:23:43 +02002958 break;
David Woodhouse5e81e882010-02-26 18:32:56 +00002959
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002960 chip->onfi_version = 0;
2961 if (!type->name || !type->pagesize) {
Florian Fainelli6fb277b2010-09-01 22:28:59 +02002962 /* Check is chip is ONFI compliant */
2963 ret = nand_flash_detect_onfi(mtd, chip, busw);
2964 if (ret)
2965 goto ident_done;
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02002966 }
2967
2968 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
2969
2970 /* Read entire ID string */
2971
2972 for (i = 0; i < 8; i++)
2973 id_data[i] = chip->read_byte(mtd);
2974
David Woodhouse5e81e882010-02-26 18:32:56 +00002975 if (!type->name)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002976 return ERR_PTR(-ENODEV);
2977
Thomas Gleixnerba0251f2006-05-27 01:02:13 +02002978 if (!mtd->name)
2979 mtd->name = type->name;
2980
Adrian Hunter69423d92008-12-10 13:37:21 +00002981 chip->chipsize = (uint64_t)type->chipsize << 20;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002982
Huang Shijie12a40a52010-09-27 10:43:53 +08002983 if (!type->pagesize && chip->init_size) {
2984 /* set the pagesize, oobsize, erasesize by the driver*/
2985 busw = chip->init_size(mtd, chip, id_data);
2986 } else if (!type->pagesize) {
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002987 int extid;
Thomas Gleixner29072b92006-09-28 15:38:36 +02002988 /* The 3rd id byte holds MLC / multichip data */
Kevin Cernekee426c4572010-05-04 20:58:03 -07002989 chip->cellinfo = id_data[2];
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002990 /* The 4th id byte is the important one */
Kevin Cernekee426c4572010-05-04 20:58:03 -07002991 extid = id_data[3];
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002992
Kevin Cernekee426c4572010-05-04 20:58:03 -07002993 /*
2994 * Field definitions are in the following datasheets:
2995 * Old style (4,5 byte ID): Samsung K9GAG08U0M (p.32)
Brian Norris34c5bf62010-08-20 10:50:43 -07002996 * New style (6 byte ID): Samsung K9GBG08U0M (p.40)
Kevin Cernekee426c4572010-05-04 20:58:03 -07002997 *
2998 * Check for wraparound + Samsung ID + nonzero 6th byte
2999 * to decide what to do.
3000 */
3001 if (id_data[0] == id_data[6] && id_data[1] == id_data[7] &&
3002 id_data[0] == NAND_MFR_SAMSUNG &&
Tilman Sauerbeckcfe3fda2010-08-20 14:01:47 -07003003 (chip->cellinfo & NAND_CI_CELLTYPE_MSK) &&
Kevin Cernekee426c4572010-05-04 20:58:03 -07003004 id_data[5] != 0x00) {
3005 /* Calc pagesize */
3006 mtd->writesize = 2048 << (extid & 0x03);
3007 extid >>= 2;
3008 /* Calc oobsize */
Brian Norris34c5bf62010-08-20 10:50:43 -07003009 switch (extid & 0x03) {
3010 case 1:
3011 mtd->oobsize = 128;
3012 break;
3013 case 2:
3014 mtd->oobsize = 218;
3015 break;
3016 case 3:
3017 mtd->oobsize = 400;
3018 break;
3019 default:
3020 mtd->oobsize = 436;
3021 break;
3022 }
Kevin Cernekee426c4572010-05-04 20:58:03 -07003023 extid >>= 2;
3024 /* Calc blocksize */
3025 mtd->erasesize = (128 * 1024) <<
3026 (((extid >> 1) & 0x04) | (extid & 0x03));
3027 busw = 0;
3028 } else {
3029 /* Calc pagesize */
3030 mtd->writesize = 1024 << (extid & 0x03);
3031 extid >>= 2;
3032 /* Calc oobsize */
3033 mtd->oobsize = (8 << (extid & 0x01)) *
3034 (mtd->writesize >> 9);
3035 extid >>= 2;
3036 /* Calc blocksize. Blocksize is multiples of 64KiB */
3037 mtd->erasesize = (64 * 1024) << (extid & 0x03);
3038 extid >>= 2;
3039 /* Get buswidth information */
3040 busw = (extid & 0x01) ? NAND_BUSWIDTH_16 : 0;
3041 }
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003042 } else {
3043 /*
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003044 * Old devices have chip data hardcoded in the device id table
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003045 */
Thomas Gleixnerba0251f2006-05-27 01:02:13 +02003046 mtd->erasesize = type->erasesize;
3047 mtd->writesize = type->pagesize;
Thomas Gleixner4cbb9b82006-05-23 12:37:31 +02003048 mtd->oobsize = mtd->writesize / 32;
Thomas Gleixnerba0251f2006-05-27 01:02:13 +02003049 busw = type->options & NAND_BUSWIDTH_16;
Brian Norris2173bae2010-08-19 08:11:02 -07003050
3051 /*
3052 * Check for Spansion/AMD ID + repeating 5th, 6th byte since
3053 * some Spansion chips have erasesize that conflicts with size
3054 * listed in nand_ids table
3055 * Data sheet (5 byte ID): Spansion S30ML-P ORNAND (p.39)
3056 */
3057 if (*maf_id == NAND_MFR_AMD && id_data[4] != 0x00 &&
3058 id_data[5] == 0x00 && id_data[6] == 0x00 &&
3059 id_data[7] == 0x00 && mtd->writesize == 512) {
3060 mtd->erasesize = 128 * 1024;
3061 mtd->erasesize <<= ((id_data[3] & 0x03) << 1);
3062 }
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003063 }
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003064 /* Get chip options, preserve non chip based options */
3065 chip->options &= ~NAND_CHIPOPTIONS_MSK;
3066 chip->options |= type->options & NAND_CHIPOPTIONS_MSK;
3067
3068 /* Check if chip is a not a samsung device. Do not clear the
3069 * options for chips which are not having an extended id.
3070 */
3071 if (*maf_id != NAND_MFR_SAMSUNG && !type->pagesize)
3072 chip->options &= ~NAND_SAMSUNG_LP_OPTIONS;
3073ident_done:
3074
3075 /*
3076 * Set chip as a default. Board drivers can override it, if necessary
3077 */
3078 chip->options |= NAND_NO_AUTOINCR;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003079
3080 /* Try to identify manufacturer */
David Woodhouse9a909862006-07-15 13:26:18 +01003081 for (maf_idx = 0; nand_manuf_ids[maf_idx].id != 0x0; maf_idx++) {
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003082 if (nand_manuf_ids[maf_idx].id == *maf_id)
3083 break;
3084 }
3085
3086 /*
3087 * Check, if buswidth is correct. Hardware drivers should set
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003088 * chip correct !
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003089 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003090 if (busw != (chip->options & NAND_BUSWIDTH_16)) {
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003091 printk(KERN_INFO "NAND device: Manufacturer ID:"
3092 " 0x%02x, Chip ID: 0x%02x (%s %s)\n", *maf_id,
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003093 *dev_id, nand_manuf_ids[maf_idx].name, mtd->name);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003094 printk(KERN_WARNING "NAND bus width %d instead %d bit\n",
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003095 (chip->options & NAND_BUSWIDTH_16) ? 16 : 8,
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003096 busw ? 16 : 8);
3097 return ERR_PTR(-EINVAL);
3098 }
3099
3100 /* Calculate the address shift from the page size */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003101 chip->page_shift = ffs(mtd->writesize) - 1;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003102 /* Convert chipsize to number of pages per chip -1. */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003103 chip->pagemask = (chip->chipsize >> chip->page_shift) - 1;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003104
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003105 chip->bbt_erase_shift = chip->phys_erase_shift =
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003106 ffs(mtd->erasesize) - 1;
Adrian Hunter69423d92008-12-10 13:37:21 +00003107 if (chip->chipsize & 0xffffffff)
3108 chip->chip_shift = ffs((unsigned)chip->chipsize) - 1;
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003109 else {
3110 chip->chip_shift = ffs((unsigned)(chip->chipsize >> 32));
3111 chip->chip_shift += 32 - 1;
3112 }
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003113
3114 /* Set the bad block position */
Brian Norris065a1ed2010-08-18 11:25:04 -07003115 if (mtd->writesize > 512 || (busw & NAND_BUSWIDTH_16))
Brian Norrisc7b28e22010-07-13 15:13:00 -07003116 chip->badblockpos = NAND_LARGE_BADBLOCK_POS;
Brian Norris065a1ed2010-08-18 11:25:04 -07003117 else
3118 chip->badblockpos = NAND_SMALL_BADBLOCK_POS;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003119
Kevin Cernekeeb60b08b2010-05-04 20:58:10 -07003120 /*
3121 * Bad block marker is stored in the last page of each block
Brian Norrisc7b28e22010-07-13 15:13:00 -07003122 * on Samsung and Hynix MLC devices; stored in first two pages
3123 * of each block on Micron devices with 2KiB pages and on
Brian Norris13ed7ae2010-08-20 12:36:12 -07003124 * SLC Samsung, Hynix, Toshiba and AMD/Spansion. All others scan
3125 * only the first page.
Kevin Cernekeeb60b08b2010-05-04 20:58:10 -07003126 */
3127 if ((chip->cellinfo & NAND_CI_CELLTYPE_MSK) &&
3128 (*maf_id == NAND_MFR_SAMSUNG ||
3129 *maf_id == NAND_MFR_HYNIX))
Brian Norris30fe8112010-06-23 13:36:02 -07003130 chip->options |= NAND_BBT_SCANLASTPAGE;
Brian Norrisc7b28e22010-07-13 15:13:00 -07003131 else if ((!(chip->cellinfo & NAND_CI_CELLTYPE_MSK) &&
3132 (*maf_id == NAND_MFR_SAMSUNG ||
3133 *maf_id == NAND_MFR_HYNIX ||
Brian Norris13ed7ae2010-08-20 12:36:12 -07003134 *maf_id == NAND_MFR_TOSHIBA ||
Brian Norrisc7b28e22010-07-13 15:13:00 -07003135 *maf_id == NAND_MFR_AMD)) ||
3136 (mtd->writesize == 2048 &&
3137 *maf_id == NAND_MFR_MICRON))
3138 chip->options |= NAND_BBT_SCAN2NDPAGE;
3139
Brian Norris58373ff2010-07-15 12:15:44 -07003140 /*
3141 * Numonyx/ST 2K pages, x8 bus use BOTH byte 1 and 6
3142 */
3143 if (!(busw & NAND_BUSWIDTH_16) &&
3144 *maf_id == NAND_MFR_STMICRO &&
3145 mtd->writesize == 2048) {
3146 chip->options |= NAND_BBT_SCANBYTE1AND6;
3147 chip->badblockpos = 0;
3148 }
Kevin Cernekeeb60b08b2010-05-04 20:58:10 -07003149
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003150 /* Check for AND chips with 4 page planes */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003151 if (chip->options & NAND_4PAGE_ARRAY)
3152 chip->erase_cmd = multi_erase_cmd;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003153 else
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003154 chip->erase_cmd = single_erase_cmd;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003155
3156 /* Do not replace user supplied command function ! */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003157 if (mtd->writesize > 512 && chip->cmdfunc == nand_command)
3158 chip->cmdfunc = nand_command_lp;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003159
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003160 /* TODO onfi flash name */
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003161 printk(KERN_INFO "NAND device: Manufacturer ID:"
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003162 " 0x%02x, Chip ID: 0x%02x (%s %s)\n", *maf_id, *dev_id,
3163 nand_manuf_ids[maf_idx].name,
Brian Norris0b524fb2010-12-12 00:23:32 -08003164 chip->onfi_version ? chip->onfi_params.model : type->name);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003165
3166 return type;
3167}
3168
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003169/**
David Woodhouse3b85c322006-09-25 17:06:53 +01003170 * nand_scan_ident - [NAND Interface] Scan for the NAND device
3171 * @mtd: MTD device structure
3172 * @maxchips: Number of chips to scan for
David Woodhouse5e81e882010-02-26 18:32:56 +00003173 * @table: Alternative NAND ID table
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003174 *
David Woodhouse3b85c322006-09-25 17:06:53 +01003175 * This is the first phase of the normal nand_scan() function. It
3176 * reads the flash ID and sets up MTD fields accordingly.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003177 *
David Woodhouse3b85c322006-09-25 17:06:53 +01003178 * The mtd->owner field must be set to the module of the caller.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003179 */
David Woodhouse5e81e882010-02-26 18:32:56 +00003180int nand_scan_ident(struct mtd_info *mtd, int maxchips,
3181 struct nand_flash_dev *table)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003182{
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003183 int i, busw, nand_maf_id, nand_dev_id;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003184 struct nand_chip *chip = mtd->priv;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003185 struct nand_flash_dev *type;
3186
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003187 /* Get buswidth to select the correct functions */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003188 busw = chip->options & NAND_BUSWIDTH_16;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003189 /* Set the default functions */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003190 nand_set_defaults(chip, busw);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003191
3192 /* Read the flash type */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003193 type = nand_get_flash_type(mtd, chip, busw,
3194 &nand_maf_id, &nand_dev_id, table);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003195
3196 if (IS_ERR(type)) {
Ben Dooksb1c6e6d2009-11-02 18:12:33 +00003197 if (!(chip->options & NAND_SCAN_SILENT_NODEV))
3198 printk(KERN_WARNING "No NAND device found.\n");
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003199 chip->select_chip(mtd, -1);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003200 return PTR_ERR(type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003201 }
3202
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003203 /* Check for a chip array */
David Woodhousee0c7d762006-05-13 18:07:53 +01003204 for (i = 1; i < maxchips; i++) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003205 chip->select_chip(mtd, i);
Karl Beldanef89a882008-09-15 14:37:29 +02003206 /* See comment in nand_get_flash_type for reset */
3207 chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003208 /* Send the command for reading device ID */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003209 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003210 /* Read manufacturer and device IDs */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003211 if (nand_maf_id != chip->read_byte(mtd) ||
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003212 nand_dev_id != chip->read_byte(mtd))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003213 break;
3214 }
3215 if (i > 1)
3216 printk(KERN_INFO "%d NAND chips detected\n", i);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003217
Linus Torvalds1da177e2005-04-16 15:20:36 -07003218 /* Store the number of chips and calc total size for mtd */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003219 chip->numchips = i;
3220 mtd->size = i * chip->chipsize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003221
David Woodhouse3b85c322006-09-25 17:06:53 +01003222 return 0;
3223}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003224EXPORT_SYMBOL(nand_scan_ident);
David Woodhouse3b85c322006-09-25 17:06:53 +01003225
3226
3227/**
3228 * nand_scan_tail - [NAND Interface] Scan for the NAND device
3229 * @mtd: MTD device structure
David Woodhouse3b85c322006-09-25 17:06:53 +01003230 *
3231 * This is the second phase of the normal nand_scan() function. It
3232 * fills out all the uninitialized function pointers with the defaults
3233 * and scans for a bad block table if appropriate.
3234 */
3235int nand_scan_tail(struct mtd_info *mtd)
3236{
3237 int i;
3238 struct nand_chip *chip = mtd->priv;
3239
David Woodhouse4bf63fc2006-09-25 17:08:04 +01003240 if (!(chip->options & NAND_OWN_BUFFERS))
3241 chip->buffers = kmalloc(sizeof(*chip->buffers), GFP_KERNEL);
3242 if (!chip->buffers)
3243 return -ENOMEM;
3244
David Woodhouse7dcdcbef2006-10-21 17:09:53 +01003245 /* Set the internal oob buffer location, just after the page data */
David Woodhouse784f4d52006-10-22 01:47:45 +01003246 chip->oob_poi = chip->buffers->databuf + mtd->writesize;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003247
3248 /*
3249 * If no default placement scheme is given, select an appropriate one
3250 */
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003251 if (!chip->ecc.layout) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003252 switch (mtd->oobsize) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003253 case 8:
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003254 chip->ecc.layout = &nand_oob_8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003255 break;
3256 case 16:
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003257 chip->ecc.layout = &nand_oob_16;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003258 break;
3259 case 64:
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003260 chip->ecc.layout = &nand_oob_64;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003261 break;
Thomas Gleixner81ec5362007-12-12 17:27:03 +01003262 case 128:
3263 chip->ecc.layout = &nand_oob_128;
3264 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003265 default:
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003266 printk(KERN_WARNING "No oob scheme defined for "
3267 "oobsize %d\n", mtd->oobsize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003268 BUG();
3269 }
3270 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003271
David Woodhouse956e9442006-09-25 17:12:39 +01003272 if (!chip->write_page)
3273 chip->write_page = nand_write_page;
3274
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003275 /*
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003276 * check ECC mode, default to software if 3byte/512byte hardware ECC is
3277 * selected and we have 256 byte pagesize fallback to software ECC
David Woodhousee0c7d762006-05-13 18:07:53 +01003278 */
David Woodhouse956e9442006-09-25 17:12:39 +01003279
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003280 switch (chip->ecc.mode) {
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07003281 case NAND_ECC_HW_OOB_FIRST:
3282 /* Similar to NAND_ECC_HW, but a separate read_page handle */
3283 if (!chip->ecc.calculate || !chip->ecc.correct ||
3284 !chip->ecc.hwctl) {
3285 printk(KERN_WARNING "No ECC functions supplied; "
3286 "Hardware ECC not possible\n");
3287 BUG();
3288 }
3289 if (!chip->ecc.read_page)
3290 chip->ecc.read_page = nand_read_page_hwecc_oob_first;
3291
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003292 case NAND_ECC_HW:
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003293 /* Use standard hwecc read page function ? */
3294 if (!chip->ecc.read_page)
3295 chip->ecc.read_page = nand_read_page_hwecc;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02003296 if (!chip->ecc.write_page)
3297 chip->ecc.write_page = nand_write_page_hwecc;
David Brownell52ff49d2009-03-04 12:01:36 -08003298 if (!chip->ecc.read_page_raw)
3299 chip->ecc.read_page_raw = nand_read_page_raw;
3300 if (!chip->ecc.write_page_raw)
3301 chip->ecc.write_page_raw = nand_write_page_raw;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003302 if (!chip->ecc.read_oob)
3303 chip->ecc.read_oob = nand_read_oob_std;
3304 if (!chip->ecc.write_oob)
3305 chip->ecc.write_oob = nand_write_oob_std;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003306
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003307 case NAND_ECC_HW_SYNDROME:
Scott Wood78b65172007-12-13 11:15:28 -06003308 if ((!chip->ecc.calculate || !chip->ecc.correct ||
3309 !chip->ecc.hwctl) &&
3310 (!chip->ecc.read_page ||
Scott Wood1c45f602008-01-16 10:36:03 -06003311 chip->ecc.read_page == nand_read_page_hwecc ||
Scott Wood78b65172007-12-13 11:15:28 -06003312 !chip->ecc.write_page ||
Scott Wood1c45f602008-01-16 10:36:03 -06003313 chip->ecc.write_page == nand_write_page_hwecc)) {
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07003314 printk(KERN_WARNING "No ECC functions supplied; "
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003315 "Hardware ECC not possible\n");
3316 BUG();
3317 }
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02003318 /* Use standard syndrome read/write page function ? */
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003319 if (!chip->ecc.read_page)
3320 chip->ecc.read_page = nand_read_page_syndrome;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02003321 if (!chip->ecc.write_page)
3322 chip->ecc.write_page = nand_write_page_syndrome;
David Brownell52ff49d2009-03-04 12:01:36 -08003323 if (!chip->ecc.read_page_raw)
3324 chip->ecc.read_page_raw = nand_read_page_raw_syndrome;
3325 if (!chip->ecc.write_page_raw)
3326 chip->ecc.write_page_raw = nand_write_page_raw_syndrome;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003327 if (!chip->ecc.read_oob)
3328 chip->ecc.read_oob = nand_read_oob_syndrome;
3329 if (!chip->ecc.write_oob)
3330 chip->ecc.write_oob = nand_write_oob_syndrome;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003331
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003332 if (mtd->writesize >= chip->ecc.size)
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003333 break;
3334 printk(KERN_WARNING "%d byte HW ECC not possible on "
3335 "%d byte page size, fallback to SW ECC\n",
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003336 chip->ecc.size, mtd->writesize);
3337 chip->ecc.mode = NAND_ECC_SOFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003338
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003339 case NAND_ECC_SOFT:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003340 chip->ecc.calculate = nand_calculate_ecc;
3341 chip->ecc.correct = nand_correct_data;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003342 chip->ecc.read_page = nand_read_page_swecc;
Alexey Korolev3d459552008-05-15 17:23:18 +01003343 chip->ecc.read_subpage = nand_read_subpage;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02003344 chip->ecc.write_page = nand_write_page_swecc;
David Brownell52ff49d2009-03-04 12:01:36 -08003345 chip->ecc.read_page_raw = nand_read_page_raw;
3346 chip->ecc.write_page_raw = nand_write_page_raw;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003347 chip->ecc.read_oob = nand_read_oob_std;
3348 chip->ecc.write_oob = nand_write_oob_std;
Singh, Vimal9a732902008-12-12 00:10:57 +00003349 if (!chip->ecc.size)
3350 chip->ecc.size = 256;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003351 chip->ecc.bytes = 3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003352 break;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003353
3354 case NAND_ECC_NONE:
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003355 printk(KERN_WARNING "NAND_ECC_NONE selected by board driver. "
3356 "This is not recommended !!\n");
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003357 chip->ecc.read_page = nand_read_page_raw;
3358 chip->ecc.write_page = nand_write_page_raw;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003359 chip->ecc.read_oob = nand_read_oob_std;
David Brownell52ff49d2009-03-04 12:01:36 -08003360 chip->ecc.read_page_raw = nand_read_page_raw;
3361 chip->ecc.write_page_raw = nand_write_page_raw;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003362 chip->ecc.write_oob = nand_write_oob_std;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003363 chip->ecc.size = mtd->writesize;
3364 chip->ecc.bytes = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003365 break;
David Woodhouse956e9442006-09-25 17:12:39 +01003366
Linus Torvalds1da177e2005-04-16 15:20:36 -07003367 default:
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003368 printk(KERN_WARNING "Invalid NAND_ECC_MODE %d\n",
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003369 chip->ecc.mode);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003370 BUG();
3371 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003372
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003373 /*
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003374 * The number of bytes available for a client to place data into
3375 * the out of band area
3376 */
3377 chip->ecc.layout->oobavail = 0;
David Brownell81d19b02009-04-21 19:51:20 -07003378 for (i = 0; chip->ecc.layout->oobfree[i].length
3379 && i < ARRAY_SIZE(chip->ecc.layout->oobfree); i++)
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003380 chip->ecc.layout->oobavail +=
3381 chip->ecc.layout->oobfree[i].length;
Vitaly Wool1f922672007-03-06 16:56:34 +03003382 mtd->oobavail = chip->ecc.layout->oobavail;
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003383
3384 /*
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003385 * Set the number of read / write steps for one page depending on ECC
3386 * mode
3387 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003388 chip->ecc.steps = mtd->writesize / chip->ecc.size;
Florian Fainellif8ac0412010-09-07 13:23:43 +02003389 if (chip->ecc.steps * chip->ecc.size != mtd->writesize) {
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02003390 printk(KERN_WARNING "Invalid ecc parameters\n");
3391 BUG();
Linus Torvalds1da177e2005-04-16 15:20:36 -07003392 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02003393 chip->ecc.total = chip->ecc.steps * chip->ecc.bytes;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003394
Thomas Gleixner29072b92006-09-28 15:38:36 +02003395 /*
3396 * Allow subpage writes up to ecc.steps. Not possible for MLC
3397 * FLASH.
3398 */
3399 if (!(chip->options & NAND_NO_SUBPAGE_WRITE) &&
3400 !(chip->cellinfo & NAND_CI_CELLTYPE_MSK)) {
Florian Fainellif8ac0412010-09-07 13:23:43 +02003401 switch (chip->ecc.steps) {
Thomas Gleixner29072b92006-09-28 15:38:36 +02003402 case 2:
3403 mtd->subpage_sft = 1;
3404 break;
3405 case 4:
3406 case 8:
Thomas Gleixner81ec5362007-12-12 17:27:03 +01003407 case 16:
Thomas Gleixner29072b92006-09-28 15:38:36 +02003408 mtd->subpage_sft = 2;
3409 break;
3410 }
3411 }
3412 chip->subpagesize = mtd->writesize >> mtd->subpage_sft;
3413
Thomas Gleixner04bbd0e2006-05-25 09:45:29 +02003414 /* Initialize state */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003415 chip->state = FL_READY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003416
3417 /* De-select the device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003418 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003419
3420 /* Invalidate the pagebuffer reference */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003421 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003422
3423 /* Fill in remaining MTD driver data */
3424 mtd->type = MTD_NANDFLASH;
Maxim Levitsky93edbad2010-02-22 20:39:40 +02003425 mtd->flags = (chip->options & NAND_ROM) ? MTD_CAP_ROM :
3426 MTD_CAP_NANDFLASH;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003427 mtd->erase = nand_erase;
3428 mtd->point = NULL;
3429 mtd->unpoint = NULL;
3430 mtd->read = nand_read;
3431 mtd->write = nand_write;
Simon Kagstrom2af7c652009-10-05 15:55:52 +02003432 mtd->panic_write = panic_nand_write;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003433 mtd->read_oob = nand_read_oob;
3434 mtd->write_oob = nand_write_oob;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003435 mtd->sync = nand_sync;
3436 mtd->lock = NULL;
3437 mtd->unlock = NULL;
Vitaly Wool962034f2005-09-15 14:58:53 +01003438 mtd->suspend = nand_suspend;
3439 mtd->resume = nand_resume;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003440 mtd->block_isbad = nand_block_isbad;
3441 mtd->block_markbad = nand_block_markbad;
3442
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02003443 /* propagate ecc.layout to mtd_info */
3444 mtd->ecclayout = chip->ecc.layout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003445
Thomas Gleixner0040bf32005-02-09 12:20:00 +00003446 /* Check, if we should skip the bad block table scan */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003447 if (chip->options & NAND_SKIP_BBTSCAN)
Thomas Gleixner0040bf32005-02-09 12:20:00 +00003448 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003449
3450 /* Build bad block table */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003451 return chip->scan_bbt(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003452}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003453EXPORT_SYMBOL(nand_scan_tail);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003454
Rusty Russella6e6abd2009-03-31 13:05:31 -06003455/* is_module_text_address() isn't exported, and it's mostly a pointless
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003456 * test if this is a module _anyway_ -- they'd have to try _really_ hard
3457 * to call us from in-kernel code if the core NAND support is modular. */
David Woodhouse3b85c322006-09-25 17:06:53 +01003458#ifdef MODULE
3459#define caller_is_module() (1)
3460#else
3461#define caller_is_module() \
Rusty Russella6e6abd2009-03-31 13:05:31 -06003462 is_module_text_address((unsigned long)__builtin_return_address(0))
David Woodhouse3b85c322006-09-25 17:06:53 +01003463#endif
3464
3465/**
3466 * nand_scan - [NAND Interface] Scan for the NAND device
3467 * @mtd: MTD device structure
3468 * @maxchips: Number of chips to scan for
3469 *
3470 * This fills out all the uninitialized function pointers
3471 * with the defaults.
3472 * The flash ID is read and the mtd/chip structures are
3473 * filled with the appropriate values.
3474 * The mtd->owner field must be set to the module of the caller
3475 *
3476 */
3477int nand_scan(struct mtd_info *mtd, int maxchips)
3478{
3479 int ret;
3480
3481 /* Many callers got this wrong, so check for it for a while... */
3482 if (!mtd->owner && caller_is_module()) {
vimal singh20d8e242009-07-07 15:49:49 +05303483 printk(KERN_CRIT "%s called with NULL mtd->owner!\n",
3484 __func__);
David Woodhouse3b85c322006-09-25 17:06:53 +01003485 BUG();
3486 }
3487
David Woodhouse5e81e882010-02-26 18:32:56 +00003488 ret = nand_scan_ident(mtd, maxchips, NULL);
David Woodhouse3b85c322006-09-25 17:06:53 +01003489 if (!ret)
3490 ret = nand_scan_tail(mtd);
3491 return ret;
3492}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003493EXPORT_SYMBOL(nand_scan);
David Woodhouse3b85c322006-09-25 17:06:53 +01003494
Linus Torvalds1da177e2005-04-16 15:20:36 -07003495/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003496 * nand_release - [NAND Interface] Free resources held by the NAND device
Linus Torvalds1da177e2005-04-16 15:20:36 -07003497 * @mtd: MTD device structure
3498*/
David Woodhousee0c7d762006-05-13 18:07:53 +01003499void nand_release(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003500{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003501 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003502
3503#ifdef CONFIG_MTD_PARTITIONS
3504 /* Deregister partitions */
David Woodhousee0c7d762006-05-13 18:07:53 +01003505 del_mtd_partitions(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003506#endif
3507 /* Deregister the device */
David Woodhousee0c7d762006-05-13 18:07:53 +01003508 del_mtd_device(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003509
Jesper Juhlfa671642005-11-07 01:01:27 -08003510 /* Free bad block table memory */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003511 kfree(chip->bbt);
David Woodhouse4bf63fc2006-09-25 17:08:04 +01003512 if (!(chip->options & NAND_OWN_BUFFERS))
3513 kfree(chip->buffers);
Brian Norris58373ff2010-07-15 12:15:44 -07003514
3515 /* Free bad block descriptor memory */
3516 if (chip->badblock_pattern && chip->badblock_pattern->options
3517 & NAND_BBT_DYNAMICSTRUCT)
3518 kfree(chip->badblock_pattern);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003519}
David Woodhousee0c7d762006-05-13 18:07:53 +01003520EXPORT_SYMBOL_GPL(nand_release);
Richard Purdie8fe833c2006-03-31 02:31:14 -08003521
3522static int __init nand_base_init(void)
3523{
3524 led_trigger_register_simple("nand-disk", &nand_led_trigger);
3525 return 0;
3526}
3527
3528static void __exit nand_base_exit(void)
3529{
3530 led_trigger_unregister_simple(nand_led_trigger);
3531}
3532
3533module_init(nand_base_init);
3534module_exit(nand_base_exit);
3535
David Woodhousee0c7d762006-05-13 18:07:53 +01003536MODULE_LICENSE("GPL");
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003537MODULE_AUTHOR("Steven J. Hill <sjhill@realitydiluted.com>");
3538MODULE_AUTHOR("Thomas Gleixner <tglx@linutronix.de>");
David Woodhousee0c7d762006-05-13 18:07:53 +01003539MODULE_DESCRIPTION("Generic NAND flash driver code");