blob: c4a1e1122c93353c29aeae09f5e1cfabf9db0f11 [file] [log] [blame]
Ben Skeggs4b223ee2010-08-03 10:00:56 +10001/*
Ben Skeggsebb945a2012-07-20 08:17:34 +10002 * Copyright 2012 Red Hat Inc.
Ben Skeggs4b223ee2010-08-03 10:00:56 +10003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
Ben Skeggsebb945a2012-07-20 08:17:34 +100025#include <core/client.h>
26#include <core/handle.h>
27#include <core/namedb.h>
28#include <core/gpuobj.h>
29#include <core/engctx.h>
Ben Skeggs9bd2ddb2013-01-31 13:51:20 +100030#include <core/event.h>
Ben Skeggsbbf89062014-08-10 04:10:25 +100031#include <nvif/unpack.h>
32#include <nvif/class.h>
Ben Skeggsebb945a2012-07-20 08:17:34 +100033#include <core/enum.h>
Ben Skeggs4b223ee2010-08-03 10:00:56 +100034
Ben Skeggsebb945a2012-07-20 08:17:34 +100035#include <subdev/timer.h>
36#include <subdev/bar.h>
Ben Skeggs52225552013-12-23 01:51:16 +100037#include <subdev/fb.h>
Ben Skeggsebb945a2012-07-20 08:17:34 +100038#include <subdev/vm.h>
39
40#include <engine/dmaobj.h>
Ben Skeggs02a841d2012-07-04 23:44:54 +100041#include <engine/fifo.h>
Ben Skeggsb2b09932010-11-24 10:47:15 +100042
43struct nvc0_fifo_priv {
Ben Skeggsebb945a2012-07-20 08:17:34 +100044 struct nouveau_fifo base;
Ben Skeggs24e83412014-02-05 11:18:38 +100045
46 struct work_struct fault;
47 u64 mask;
48
Ben Skeggsa07d0e72014-02-22 00:28:47 +100049 struct {
50 struct nouveau_gpuobj *mem[2];
51 int active;
52 wait_queue_head_t wait;
53 } runlist;
Ben Skeggs24e83412014-02-05 11:18:38 +100054
Ben Skeggs9da226f2012-07-13 16:54:45 +100055 struct {
56 struct nouveau_gpuobj *mem;
57 struct nouveau_vma bar;
58 } user;
Ben Skeggsec9c0882010-12-31 12:10:49 +100059 int spoon_nr;
Ben Skeggsb2b09932010-11-24 10:47:15 +100060};
61
Ben Skeggsebb945a2012-07-20 08:17:34 +100062struct nvc0_fifo_base {
63 struct nouveau_fifo_base base;
64 struct nouveau_gpuobj *pgd;
65 struct nouveau_vm *vm;
66};
67
Ben Skeggsb2b09932010-11-24 10:47:15 +100068struct nvc0_fifo_chan {
Ben Skeggsc420b2d2012-05-01 20:48:08 +100069 struct nouveau_fifo_chan base;
Ben Skeggse2822b72014-02-22 00:52:45 +100070 enum {
71 STOPPED,
72 RUNNING,
73 KILLED
74 } state;
Ben Skeggsb2b09932010-11-24 10:47:15 +100075};
76
Ben Skeggsebb945a2012-07-20 08:17:34 +100077/*******************************************************************************
78 * FIFO channel objects
79 ******************************************************************************/
80
Ben Skeggsb2b09932010-11-24 10:47:15 +100081static void
Ben Skeggs03574662014-01-28 11:47:46 +100082nvc0_fifo_runlist_update(struct nvc0_fifo_priv *priv)
Ben Skeggsb2b09932010-11-24 10:47:15 +100083{
Ben Skeggsebb945a2012-07-20 08:17:34 +100084 struct nouveau_bar *bar = nouveau_bar(priv);
Ben Skeggsb2b09932010-11-24 10:47:15 +100085 struct nouveau_gpuobj *cur;
86 int i, p;
87
Ben Skeggsfadb1712013-05-13 10:02:11 +100088 mutex_lock(&nv_subdev(priv)->mutex);
Ben Skeggsa07d0e72014-02-22 00:28:47 +100089 cur = priv->runlist.mem[priv->runlist.active];
90 priv->runlist.active = !priv->runlist.active;
Ben Skeggsb2b09932010-11-24 10:47:15 +100091
92 for (i = 0, p = 0; i < 128; i++) {
Ben Skeggse2822b72014-02-22 00:52:45 +100093 struct nvc0_fifo_chan *chan = (void *)priv->base.channel[i];
94 if (chan && chan->state == RUNNING) {
95 nv_wo32(cur, p + 0, i);
96 nv_wo32(cur, p + 4, 0x00000004);
97 p += 8;
98 }
Ben Skeggsb2b09932010-11-24 10:47:15 +100099 }
Ben Skeggsebb945a2012-07-20 08:17:34 +1000100 bar->flush(bar);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000101
Ben Skeggsebb945a2012-07-20 08:17:34 +1000102 nv_wr32(priv, 0x002270, cur->addr >> 12);
103 nv_wr32(priv, 0x002274, 0x01f00000 | (p >> 3));
Ben Skeggse2822b72014-02-22 00:52:45 +1000104
Ben Skeggs3cf62902014-02-22 01:05:01 +1000105 if (wait_event_timeout(priv->runlist.wait,
106 !(nv_rd32(priv, 0x00227c) & 0x00100000),
107 msecs_to_jiffies(2000)) == 0)
108 nv_error(priv, "runlist update timeout\n");
Ben Skeggsfadb1712013-05-13 10:02:11 +1000109 mutex_unlock(&nv_subdev(priv)->mutex);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000110}
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000111
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000112static int
Ben Skeggsebb945a2012-07-20 08:17:34 +1000113nvc0_fifo_context_attach(struct nouveau_object *parent,
114 struct nouveau_object *object)
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000115{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000116 struct nouveau_bar *bar = nouveau_bar(parent);
117 struct nvc0_fifo_base *base = (void *)parent->parent;
118 struct nouveau_engctx *ectx = (void *)object;
119 u32 addr;
120 int ret;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000121
Ben Skeggsebb945a2012-07-20 08:17:34 +1000122 switch (nv_engidx(object->engine)) {
123 case NVDEV_ENGINE_SW : return 0;
124 case NVDEV_ENGINE_GR : addr = 0x0210; break;
125 case NVDEV_ENGINE_COPY0: addr = 0x0230; break;
126 case NVDEV_ENGINE_COPY1: addr = 0x0240; break;
Maarten Lankhorst23c14ed2012-11-23 11:08:23 +1000127 case NVDEV_ENGINE_BSP : addr = 0x0270; break;
128 case NVDEV_ENGINE_VP : addr = 0x0250; break;
129 case NVDEV_ENGINE_PPP : addr = 0x0260; break;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000130 default:
131 return -EINVAL;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000132 }
133
Ben Skeggsebb945a2012-07-20 08:17:34 +1000134 if (!ectx->vma.node) {
135 ret = nouveau_gpuobj_map_vm(nv_gpuobj(ectx), base->vm,
136 NV_MEM_ACCESS_RW, &ectx->vma);
137 if (ret)
138 return ret;
Ben Skeggs4c2d4222012-08-10 15:10:34 +1000139
140 nv_engctx(ectx)->addr = nv_gpuobj(base)->addr >> 12;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000141 }
Ben Skeggsb2b09932010-11-24 10:47:15 +1000142
Ben Skeggsebb945a2012-07-20 08:17:34 +1000143 nv_wo32(base, addr + 0x00, lower_32_bits(ectx->vma.offset) | 4);
144 nv_wo32(base, addr + 0x04, upper_32_bits(ectx->vma.offset));
145 bar->flush(bar);
146 return 0;
147}
Ben Skeggsb2b09932010-11-24 10:47:15 +1000148
Ben Skeggsebb945a2012-07-20 08:17:34 +1000149static int
150nvc0_fifo_context_detach(struct nouveau_object *parent, bool suspend,
151 struct nouveau_object *object)
152{
153 struct nouveau_bar *bar = nouveau_bar(parent);
154 struct nvc0_fifo_priv *priv = (void *)parent->engine;
155 struct nvc0_fifo_base *base = (void *)parent->parent;
156 struct nvc0_fifo_chan *chan = (void *)parent;
157 u32 addr;
158
159 switch (nv_engidx(object->engine)) {
160 case NVDEV_ENGINE_SW : return 0;
161 case NVDEV_ENGINE_GR : addr = 0x0210; break;
162 case NVDEV_ENGINE_COPY0: addr = 0x0230; break;
163 case NVDEV_ENGINE_COPY1: addr = 0x0240; break;
Maarten Lankhorst23c14ed2012-11-23 11:08:23 +1000164 case NVDEV_ENGINE_BSP : addr = 0x0270; break;
165 case NVDEV_ENGINE_VP : addr = 0x0250; break;
166 case NVDEV_ENGINE_PPP : addr = 0x0260; break;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000167 default:
168 return -EINVAL;
169 }
170
Ben Skeggsebb945a2012-07-20 08:17:34 +1000171 nv_wr32(priv, 0x002634, chan->base.chid);
172 if (!nv_wait(priv, 0x002634, 0xffffffff, chan->base.chid)) {
Marcin Slusarz93260d32012-12-09 23:00:34 +0100173 nv_error(priv, "channel %d [%s] kick timeout\n",
174 chan->base.chid, nouveau_client_name(chan));
Ben Skeggsebb945a2012-07-20 08:17:34 +1000175 if (suspend)
176 return -EBUSY;
177 }
178
Ben Skeggsedc260d2012-11-27 11:05:36 +1000179 nv_wo32(base, addr + 0x00, 0x00000000);
180 nv_wo32(base, addr + 0x04, 0x00000000);
181 bar->flush(bar);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000182 return 0;
183}
184
185static int
186nvc0_fifo_chan_ctor(struct nouveau_object *parent,
187 struct nouveau_object *engine,
188 struct nouveau_oclass *oclass, void *data, u32 size,
189 struct nouveau_object **pobject)
190{
Ben Skeggsbbf89062014-08-10 04:10:25 +1000191 union {
192 struct nv50_channel_gpfifo_v0 v0;
193 } *args = data;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000194 struct nouveau_bar *bar = nouveau_bar(parent);
195 struct nvc0_fifo_priv *priv = (void *)engine;
196 struct nvc0_fifo_base *base = (void *)parent;
197 struct nvc0_fifo_chan *chan;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000198 u64 usermem, ioffset, ilength;
199 int ret, i;
200
Ben Skeggsbbf89062014-08-10 04:10:25 +1000201 nv_ioctl(parent, "create channel gpfifo size %d\n", size);
202 if (nvif_unpack(args->v0, 0, 0, false)) {
203 nv_ioctl(parent, "create channel gpfifo vers %d pushbuf %08x "
204 "ioffset %016llx ilength %08x\n",
205 args->v0.version, args->v0.pushbuf, args->v0.ioffset,
206 args->v0.ilength);
207 } else
208 return ret;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000209
210 ret = nouveau_fifo_channel_create(parent, engine, oclass, 1,
211 priv->user.bar.offset, 0x1000,
Ben Skeggsbbf89062014-08-10 04:10:25 +1000212 args->v0.pushbuf,
Martin Peres507ceb12012-11-27 00:30:32 +0100213 (1ULL << NVDEV_ENGINE_SW) |
214 (1ULL << NVDEV_ENGINE_GR) |
215 (1ULL << NVDEV_ENGINE_COPY0) |
216 (1ULL << NVDEV_ENGINE_COPY1) |
217 (1ULL << NVDEV_ENGINE_BSP) |
218 (1ULL << NVDEV_ENGINE_VP) |
219 (1ULL << NVDEV_ENGINE_PPP), &chan);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000220 *pobject = nv_object(chan);
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000221 if (ret)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000222 return ret;
223
Ben Skeggsbbf89062014-08-10 04:10:25 +1000224 args->v0.chid = chan->base.chid;
225
Ben Skeggsebb945a2012-07-20 08:17:34 +1000226 nv_parent(chan)->context_attach = nvc0_fifo_context_attach;
227 nv_parent(chan)->context_detach = nvc0_fifo_context_detach;
228
229 usermem = chan->base.chid * 0x1000;
Ben Skeggsbbf89062014-08-10 04:10:25 +1000230 ioffset = args->v0.ioffset;
231 ilength = order_base_2(args->v0.ilength / 8);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000232
233 for (i = 0; i < 0x1000; i += 4)
234 nv_wo32(priv->user.mem, usermem + i, 0x00000000);
235
236 nv_wo32(base, 0x08, lower_32_bits(priv->user.mem->addr + usermem));
237 nv_wo32(base, 0x0c, upper_32_bits(priv->user.mem->addr + usermem));
238 nv_wo32(base, 0x10, 0x0000face);
239 nv_wo32(base, 0x30, 0xfffff902);
240 nv_wo32(base, 0x48, lower_32_bits(ioffset));
241 nv_wo32(base, 0x4c, upper_32_bits(ioffset) | (ilength << 16));
242 nv_wo32(base, 0x54, 0x00000002);
243 nv_wo32(base, 0x84, 0x20400000);
244 nv_wo32(base, 0x94, 0x30000001);
245 nv_wo32(base, 0x9c, 0x00000100);
246 nv_wo32(base, 0xa4, 0x1f1f1f1f);
247 nv_wo32(base, 0xa8, 0x1f1f1f1f);
248 nv_wo32(base, 0xac, 0x0000001f);
249 nv_wo32(base, 0xb8, 0xf8000000);
250 nv_wo32(base, 0xf8, 0x10003080); /* 0x002310 */
251 nv_wo32(base, 0xfc, 0x10000010); /* 0x002350 */
252 bar->flush(bar);
253 return 0;
254}
255
256static int
257nvc0_fifo_chan_init(struct nouveau_object *object)
258{
259 struct nouveau_gpuobj *base = nv_gpuobj(object->parent);
260 struct nvc0_fifo_priv *priv = (void *)object->engine;
261 struct nvc0_fifo_chan *chan = (void *)object;
262 u32 chid = chan->base.chid;
263 int ret;
264
265 ret = nouveau_fifo_channel_init(&chan->base);
266 if (ret)
267 return ret;
268
269 nv_wr32(priv, 0x003000 + (chid * 8), 0xc0000000 | base->addr >> 12);
Ben Skeggse2822b72014-02-22 00:52:45 +1000270
271 if (chan->state == STOPPED && (chan->state = RUNNING) == RUNNING) {
272 nv_wr32(priv, 0x003004 + (chid * 8), 0x001f0001);
273 nvc0_fifo_runlist_update(priv);
274 }
275
Ben Skeggsebb945a2012-07-20 08:17:34 +1000276 return 0;
277}
278
Ben Skeggse99bf012014-02-22 00:18:17 +1000279static void nvc0_fifo_intr_engine(struct nvc0_fifo_priv *priv);
280
Ben Skeggsebb945a2012-07-20 08:17:34 +1000281static int
282nvc0_fifo_chan_fini(struct nouveau_object *object, bool suspend)
283{
284 struct nvc0_fifo_priv *priv = (void *)object->engine;
285 struct nvc0_fifo_chan *chan = (void *)object;
286 u32 chid = chan->base.chid;
287
Ben Skeggse2822b72014-02-22 00:52:45 +1000288 if (chan->state == RUNNING && (chan->state = STOPPED) == STOPPED) {
289 nv_mask(priv, 0x003004 + (chid * 8), 0x00000001, 0x00000000);
290 nvc0_fifo_runlist_update(priv);
291 }
Ben Skeggse99bf012014-02-22 00:18:17 +1000292
293 nvc0_fifo_intr_engine(priv);
294
Ben Skeggsebb945a2012-07-20 08:17:34 +1000295 nv_wr32(priv, 0x003000 + (chid * 8), 0x00000000);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000296 return nouveau_fifo_channel_fini(&chan->base, suspend);
297}
298
299static struct nouveau_ofuncs
300nvc0_fifo_ofuncs = {
301 .ctor = nvc0_fifo_chan_ctor,
302 .dtor = _nouveau_fifo_channel_dtor,
303 .init = nvc0_fifo_chan_init,
304 .fini = nvc0_fifo_chan_fini,
305 .rd32 = _nouveau_fifo_channel_rd32,
306 .wr32 = _nouveau_fifo_channel_wr32,
307};
308
309static struct nouveau_oclass
310nvc0_fifo_sclass[] = {
Ben Skeggsbbf89062014-08-10 04:10:25 +1000311 { FERMI_CHANNEL_GPFIFO, &nvc0_fifo_ofuncs },
Ben Skeggsebb945a2012-07-20 08:17:34 +1000312 {}
313};
314
315/*******************************************************************************
316 * FIFO context - instmem heap and vm setup
317 ******************************************************************************/
318
319static int
320nvc0_fifo_context_ctor(struct nouveau_object *parent,
321 struct nouveau_object *engine,
322 struct nouveau_oclass *oclass, void *data, u32 size,
323 struct nouveau_object **pobject)
324{
325 struct nvc0_fifo_base *base;
326 int ret;
327
328 ret = nouveau_fifo_context_create(parent, engine, oclass, NULL, 0x1000,
329 0x1000, NVOBJ_FLAG_ZERO_ALLOC |
330 NVOBJ_FLAG_HEAP, &base);
331 *pobject = nv_object(base);
332 if (ret)
333 return ret;
334
Ben Skeggsf50c8052013-04-24 18:02:35 +1000335 ret = nouveau_gpuobj_new(nv_object(base), NULL, 0x10000, 0x1000, 0,
336 &base->pgd);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000337 if (ret)
338 return ret;
339
340 nv_wo32(base, 0x0200, lower_32_bits(base->pgd->addr));
341 nv_wo32(base, 0x0204, upper_32_bits(base->pgd->addr));
342 nv_wo32(base, 0x0208, 0xffffffff);
343 nv_wo32(base, 0x020c, 0x000000ff);
344
345 ret = nouveau_vm_ref(nouveau_client(parent)->vm, &base->vm, base->pgd);
346 if (ret)
347 return ret;
348
349 return 0;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000350}
351
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000352static void
Ben Skeggsebb945a2012-07-20 08:17:34 +1000353nvc0_fifo_context_dtor(struct nouveau_object *object)
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000354{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000355 struct nvc0_fifo_base *base = (void *)object;
356 nouveau_vm_ref(NULL, &base->vm, base->pgd);
357 nouveau_gpuobj_ref(NULL, &base->pgd);
358 nouveau_fifo_context_destroy(&base->base);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000359}
360
Ben Skeggsebb945a2012-07-20 08:17:34 +1000361static struct nouveau_oclass
362nvc0_fifo_cclass = {
363 .handle = NV_ENGCTX(FIFO, 0xc0),
364 .ofuncs = &(struct nouveau_ofuncs) {
365 .ctor = nvc0_fifo_context_ctor,
366 .dtor = nvc0_fifo_context_dtor,
367 .init = _nouveau_fifo_context_init,
368 .fini = _nouveau_fifo_context_fini,
369 .rd32 = _nouveau_fifo_context_rd32,
370 .wr32 = _nouveau_fifo_context_wr32,
371 },
372};
Ben Skeggsb2b09932010-11-24 10:47:15 +1000373
Ben Skeggsebb945a2012-07-20 08:17:34 +1000374/*******************************************************************************
375 * PFIFO engine
376 ******************************************************************************/
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000377
Ben Skeggs24e83412014-02-05 11:18:38 +1000378static inline int
379nvc0_fifo_engidx(struct nvc0_fifo_priv *priv, u32 engn)
380{
381 switch (engn) {
382 case NVDEV_ENGINE_GR : engn = 0; break;
383 case NVDEV_ENGINE_BSP : engn = 1; break;
384 case NVDEV_ENGINE_PPP : engn = 2; break;
385 case NVDEV_ENGINE_VP : engn = 3; break;
386 case NVDEV_ENGINE_COPY0: engn = 4; break;
387 case NVDEV_ENGINE_COPY1: engn = 5; break;
388 default:
389 return -1;
390 }
391
392 return engn;
393}
394
395static inline struct nouveau_engine *
396nvc0_fifo_engine(struct nvc0_fifo_priv *priv, u32 engn)
397{
398 switch (engn) {
399 case 0: engn = NVDEV_ENGINE_GR; break;
400 case 1: engn = NVDEV_ENGINE_BSP; break;
401 case 2: engn = NVDEV_ENGINE_PPP; break;
402 case 3: engn = NVDEV_ENGINE_VP; break;
403 case 4: engn = NVDEV_ENGINE_COPY0; break;
404 case 5: engn = NVDEV_ENGINE_COPY1; break;
405 default:
406 return NULL;
407 }
408
409 return nouveau_engine(priv, engn);
410}
411
412static void
413nvc0_fifo_recover_work(struct work_struct *work)
414{
415 struct nvc0_fifo_priv *priv = container_of(work, typeof(*priv), fault);
416 struct nouveau_object *engine;
417 unsigned long flags;
418 u32 engn, engm = 0;
419 u64 mask, todo;
420
421 spin_lock_irqsave(&priv->base.lock, flags);
422 mask = priv->mask;
423 priv->mask = 0ULL;
424 spin_unlock_irqrestore(&priv->base.lock, flags);
425
426 for (todo = mask; engn = __ffs64(todo), todo; todo &= ~(1 << engn))
427 engm |= 1 << nvc0_fifo_engidx(priv, engn);
428 nv_mask(priv, 0x002630, engm, engm);
429
430 for (todo = mask; engn = __ffs64(todo), todo; todo &= ~(1 << engn)) {
431 if ((engine = (void *)nouveau_engine(priv, engn))) {
432 nv_ofuncs(engine)->fini(engine, false);
433 WARN_ON(nv_ofuncs(engine)->init(engine));
434 }
435 }
436
437 nvc0_fifo_runlist_update(priv);
438 nv_wr32(priv, 0x00262c, engm);
439 nv_mask(priv, 0x002630, engm, 0x00000000);
440}
441
442static void
443nvc0_fifo_recover(struct nvc0_fifo_priv *priv, struct nouveau_engine *engine,
444 struct nvc0_fifo_chan *chan)
445{
446 struct nouveau_object *engobj = nv_object(engine);
447 u32 chid = chan->base.chid;
448 unsigned long flags;
449
450 nv_error(priv, "%s engine fault on channel %d, recovering...\n",
451 nv_subdev(engine)->name, chid);
452
453 nv_mask(priv, 0x003004 + (chid * 0x08), 0x00000001, 0x00000000);
454 chan->state = KILLED;
455
456 spin_lock_irqsave(&priv->base.lock, flags);
457 priv->mask |= 1ULL << nv_engidx(engobj);
458 spin_unlock_irqrestore(&priv->base.lock, flags);
459 schedule_work(&priv->fault);
460}
461
Ben Skeggs083c2142014-02-22 00:31:29 +1000462static int
463nvc0_fifo_swmthd(struct nvc0_fifo_priv *priv, u32 chid, u32 mthd, u32 data)
464{
465 struct nvc0_fifo_chan *chan = NULL;
466 struct nouveau_handle *bind;
467 unsigned long flags;
468 int ret = -EINVAL;
469
470 spin_lock_irqsave(&priv->base.lock, flags);
471 if (likely(chid >= priv->base.min && chid <= priv->base.max))
472 chan = (void *)priv->base.channel[chid];
473 if (unlikely(!chan))
474 goto out;
475
476 bind = nouveau_namedb_get_class(nv_namedb(chan), 0x906e);
477 if (likely(bind)) {
478 if (!mthd || !nv_call(bind->object, mthd, data))
479 ret = 0;
480 nouveau_namedb_put(bind);
481 }
482
483out:
484 spin_unlock_irqrestore(&priv->base.lock, flags);
485 return ret;
486}
487
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000488static const struct nouveau_enum
Ben Skeggs40476532014-02-22 01:18:46 +1000489nvc0_fifo_sched_reason[] = {
490 { 0x0a, "CTXSW_TIMEOUT" },
491 {}
492};
493
494static void
Ben Skeggs61fdf622014-02-22 12:44:23 +1000495nvc0_fifo_intr_sched_ctxsw(struct nvc0_fifo_priv *priv)
496{
497 struct nouveau_engine *engine;
498 struct nvc0_fifo_chan *chan;
499 u32 engn;
500
501 for (engn = 0; engn < 6; engn++) {
502 u32 stat = nv_rd32(priv, 0x002640 + (engn * 0x04));
503 u32 busy = (stat & 0x80000000);
504 u32 save = (stat & 0x00100000); /* maybe? */
505 u32 unk0 = (stat & 0x00040000);
506 u32 unk1 = (stat & 0x00001000);
507 u32 chid = (stat & 0x0000007f);
508 (void)save;
509
510 if (busy && unk0 && unk1) {
511 if (!(chan = (void *)priv->base.channel[chid]))
512 continue;
513 if (!(engine = nvc0_fifo_engine(priv, engn)))
514 continue;
515 nvc0_fifo_recover(priv, engine, chan);
516 }
517 }
518}
519
520static void
Ben Skeggs40476532014-02-22 01:18:46 +1000521nvc0_fifo_intr_sched(struct nvc0_fifo_priv *priv)
522{
523 u32 intr = nv_rd32(priv, 0x00254c);
524 u32 code = intr & 0x000000ff;
525 const struct nouveau_enum *en;
526 char enunk[6] = "";
527
528 en = nouveau_enum_find(nvc0_fifo_sched_reason, code);
529 if (!en)
530 snprintf(enunk, sizeof(enunk), "UNK%02x", code);
531
532 nv_error(priv, "SCHED_ERROR [ %s ]\n", en ? en->name : enunk);
Ben Skeggs61fdf622014-02-22 12:44:23 +1000533
534 switch (code) {
535 case 0x0a:
536 nvc0_fifo_intr_sched_ctxsw(priv);
537 break;
538 default:
539 break;
540 }
Ben Skeggs40476532014-02-22 01:18:46 +1000541}
542
543static const struct nouveau_enum
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000544nvc0_fifo_fault_engine[] = {
Marcin Slusarz93260d32012-12-09 23:00:34 +0100545 { 0x00, "PGRAPH", NULL, NVDEV_ENGINE_GR },
Ben Skeggs33f8c6d2014-02-22 01:29:26 +1000546 { 0x03, "PEEPHOLE", NULL, NVDEV_ENGINE_IFB },
547 { 0x04, "BAR1", NULL, NVDEV_SUBDEV_BAR },
548 { 0x05, "BAR3", NULL, NVDEV_SUBDEV_INSTMEM },
Marcin Slusarz93260d32012-12-09 23:00:34 +0100549 { 0x07, "PFIFO", NULL, NVDEV_ENGINE_FIFO },
550 { 0x10, "PBSP", NULL, NVDEV_ENGINE_BSP },
551 { 0x11, "PPPP", NULL, NVDEV_ENGINE_PPP },
Ben Skeggs7a313472011-03-29 00:52:59 +1000552 { 0x13, "PCOUNTER" },
Marcin Slusarz93260d32012-12-09 23:00:34 +0100553 { 0x14, "PVP", NULL, NVDEV_ENGINE_VP },
554 { 0x15, "PCOPY0", NULL, NVDEV_ENGINE_COPY0 },
555 { 0x16, "PCOPY1", NULL, NVDEV_ENGINE_COPY1 },
Ben Skeggs7a313472011-03-29 00:52:59 +1000556 { 0x17, "PDAEMON" },
Ben Skeggsb2b09932010-11-24 10:47:15 +1000557 {}
558};
559
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000560static const struct nouveau_enum
561nvc0_fifo_fault_reason[] = {
Ben Skeggse2966632011-03-29 08:57:34 +1000562 { 0x00, "PT_NOT_PRESENT" },
563 { 0x01, "PT_TOO_SHORT" },
564 { 0x02, "PAGE_NOT_PRESENT" },
565 { 0x03, "VM_LIMIT_EXCEEDED" },
566 { 0x04, "NO_CHANNEL" },
567 { 0x05, "PAGE_SYSTEM_ONLY" },
568 { 0x06, "PAGE_READ_ONLY" },
569 { 0x0a, "COMPRESSED_SYSRAM" },
570 { 0x0c, "INVALID_STORAGE_TYPE" },
Ben Skeggsb2b09932010-11-24 10:47:15 +1000571 {}
572};
573
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000574static const struct nouveau_enum
575nvc0_fifo_fault_hubclient[] = {
Ben Skeggs7795bee2011-03-29 09:28:24 +1000576 { 0x01, "PCOPY0" },
577 { 0x02, "PCOPY1" },
578 { 0x04, "DISPATCH" },
579 { 0x05, "CTXCTL" },
580 { 0x06, "PFIFO" },
581 { 0x07, "BAR_READ" },
582 { 0x08, "BAR_WRITE" },
583 { 0x0b, "PVP" },
584 { 0x0c, "PPPP" },
585 { 0x0d, "PBSP" },
586 { 0x11, "PCOUNTER" },
587 { 0x12, "PDAEMON" },
588 { 0x14, "CCACHE" },
589 { 0x15, "CCACHE_POST" },
590 {}
591};
592
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000593static const struct nouveau_enum
594nvc0_fifo_fault_gpcclient[] = {
Ben Skeggs7795bee2011-03-29 09:28:24 +1000595 { 0x01, "TEX" },
596 { 0x0c, "ESETUP" },
597 { 0x0e, "CTXCTL" },
598 { 0x0f, "PROP" },
599 {}
600};
601
Ben Skeggsb2b09932010-11-24 10:47:15 +1000602static void
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000603nvc0_fifo_intr_fault(struct nvc0_fifo_priv *priv, int unit)
Ben Skeggsb2b09932010-11-24 10:47:15 +1000604{
Ben Skeggsb3ccd342012-09-06 20:26:38 -0400605 u32 inst = nv_rd32(priv, 0x002800 + (unit * 0x10));
606 u32 valo = nv_rd32(priv, 0x002804 + (unit * 0x10));
607 u32 vahi = nv_rd32(priv, 0x002808 + (unit * 0x10));
608 u32 stat = nv_rd32(priv, 0x00280c + (unit * 0x10));
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000609 u32 gpc = (stat & 0x1f000000) >> 24;
Ben Skeggs7795bee2011-03-29 09:28:24 +1000610 u32 client = (stat & 0x00001f00) >> 8;
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000611 u32 write = (stat & 0x00000080);
612 u32 hub = (stat & 0x00000040);
613 u32 reason = (stat & 0x0000000f);
Ben Skeggs24e83412014-02-05 11:18:38 +1000614 struct nouveau_object *engctx = NULL, *object;
615 struct nouveau_engine *engine = NULL;
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000616 const struct nouveau_enum *er, *eu, *ec;
617 char erunk[6] = "";
618 char euunk[6] = "";
619 char ecunk[6] = "";
620 char gpcid[3] = "";
Ben Skeggsb2b09932010-11-24 10:47:15 +1000621
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000622 er = nouveau_enum_find(nvc0_fifo_fault_reason, reason);
623 if (!er)
624 snprintf(erunk, sizeof(erunk), "UNK%02X", reason);
625
626 eu = nouveau_enum_find(nvc0_fifo_fault_engine, unit);
627 if (eu) {
Ben Skeggs33f8c6d2014-02-22 01:29:26 +1000628 switch (eu->data2) {
629 case NVDEV_SUBDEV_BAR:
630 nv_mask(priv, 0x001704, 0x00000000, 0x00000000);
631 break;
632 case NVDEV_SUBDEV_INSTMEM:
633 nv_mask(priv, 0x001714, 0x00000000, 0x00000000);
634 break;
635 case NVDEV_ENGINE_IFB:
636 nv_mask(priv, 0x001718, 0x00000000, 0x00000000);
637 break;
638 default:
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000639 engine = nouveau_engine(priv, eu->data2);
640 if (engine)
641 engctx = nouveau_engctx_get(engine, inst);
Ben Skeggs33f8c6d2014-02-22 01:29:26 +1000642 break;
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000643 }
Ben Skeggs7795bee2011-03-29 09:28:24 +1000644 } else {
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000645 snprintf(euunk, sizeof(euunk), "UNK%02x", unit);
Ben Skeggs7795bee2011-03-29 09:28:24 +1000646 }
Marcin Slusarz93260d32012-12-09 23:00:34 +0100647
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000648 if (hub) {
649 ec = nouveau_enum_find(nvc0_fifo_fault_hubclient, client);
650 } else {
651 ec = nouveau_enum_find(nvc0_fifo_fault_gpcclient, client);
652 snprintf(gpcid, sizeof(gpcid), "%d", gpc);
Marcin Slusarz93260d32012-12-09 23:00:34 +0100653 }
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000654
655 if (!ec)
656 snprintf(ecunk, sizeof(ecunk), "UNK%02x", client);
657
658 nv_error(priv, "%s fault at 0x%010llx [%s] from %s/%s%s%s%s on "
659 "channel 0x%010llx [%s]\n", write ? "write" : "read",
660 (u64)vahi << 32 | valo, er ? er->name : erunk,
661 eu ? eu->name : euunk, hub ? "" : "GPC", gpcid, hub ? "" : "/",
662 ec ? ec->name : ecunk, (u64)inst << 12,
663 nouveau_client_name(engctx));
Marcin Slusarz93260d32012-12-09 23:00:34 +0100664
Ben Skeggs24e83412014-02-05 11:18:38 +1000665 object = engctx;
666 while (object) {
667 switch (nv_mclass(object)) {
Ben Skeggsbbf89062014-08-10 04:10:25 +1000668 case FERMI_CHANNEL_GPFIFO:
Ben Skeggs24e83412014-02-05 11:18:38 +1000669 nvc0_fifo_recover(priv, engine, (void *)object);
670 break;
671 }
672 object = object->parent;
673 }
674
Marcin Slusarz93260d32012-12-09 23:00:34 +0100675 nouveau_engctx_put(engctx);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000676}
677
Ben Skeggs083c2142014-02-22 00:31:29 +1000678static const struct nouveau_bitfield
679nvc0_fifo_pbdma_intr[] = {
680/* { 0x00008000, "" } seen with null ib push */
681 { 0x00200000, "ILLEGAL_MTHD" },
682 { 0x00800000, "EMPTY_SUBC" },
683 {}
684};
Ben Skeggsd5316e22012-03-21 13:53:49 +1000685
Ben Skeggsb2b09932010-11-24 10:47:15 +1000686static void
Ben Skeggs083c2142014-02-22 00:31:29 +1000687nvc0_fifo_intr_pbdma(struct nvc0_fifo_priv *priv, int unit)
Ben Skeggsb2b09932010-11-24 10:47:15 +1000688{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000689 u32 stat = nv_rd32(priv, 0x040108 + (unit * 0x2000));
690 u32 addr = nv_rd32(priv, 0x0400c0 + (unit * 0x2000));
691 u32 data = nv_rd32(priv, 0x0400c4 + (unit * 0x2000));
692 u32 chid = nv_rd32(priv, 0x040120 + (unit * 0x2000)) & 0x7f;
693 u32 subc = (addr & 0x00070000) >> 16;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000694 u32 mthd = (addr & 0x00003ffc);
Ben Skeggsd5316e22012-03-21 13:53:49 +1000695 u32 show = stat;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000696
Ben Skeggsebb945a2012-07-20 08:17:34 +1000697 if (stat & 0x00800000) {
698 if (!nvc0_fifo_swmthd(priv, chid, mthd, data))
699 show &= ~0x00800000;
Ben Skeggsd5316e22012-03-21 13:53:49 +1000700 }
Ben Skeggsb2b09932010-11-24 10:47:15 +1000701
Ben Skeggsebb945a2012-07-20 08:17:34 +1000702 if (show) {
Ben Skeggs03574662014-01-28 11:47:46 +1000703 nv_error(priv, "PBDMA%d:", unit);
704 nouveau_bitfield_print(nvc0_fifo_pbdma_intr, show);
Marcin Slusarzf533da12012-12-09 15:45:20 +0100705 pr_cont("\n");
Marcin Slusarz93260d32012-12-09 23:00:34 +0100706 nv_error(priv,
Ben Skeggs03574662014-01-28 11:47:46 +1000707 "PBDMA%d: ch %d [%s] subc %d mthd 0x%04x data 0x%08x\n",
Marcin Slusarz93260d32012-12-09 23:00:34 +0100708 unit, chid,
709 nouveau_client_name_for_fifo_chid(&priv->base, chid),
710 subc, mthd, data);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000711 }
712
713 nv_wr32(priv, 0x0400c0 + (unit * 0x2000), 0x80600008);
714 nv_wr32(priv, 0x040108 + (unit * 0x2000), stat);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000715}
716
717static void
Ben Skeggsa07d0e72014-02-22 00:28:47 +1000718nvc0_fifo_intr_runlist(struct nvc0_fifo_priv *priv)
719{
720 u32 intr = nv_rd32(priv, 0x002a00);
721
722 if (intr & 0x10000000) {
723 wake_up(&priv->runlist.wait);
724 nv_wr32(priv, 0x002a00, 0x10000000);
725 intr &= ~0x10000000;
726 }
727
728 if (intr) {
729 nv_error(priv, "RUNLIST 0x%08x\n", intr);
730 nv_wr32(priv, 0x002a00, intr);
731 }
732}
733
734static void
Ben Skeggse99bf012014-02-22 00:18:17 +1000735nvc0_fifo_intr_engine_unit(struct nvc0_fifo_priv *priv, int engn)
736{
737 u32 intr = nv_rd32(priv, 0x0025a8 + (engn * 0x04));
738 u32 inte = nv_rd32(priv, 0x002628);
739 u32 unkn;
740
741 for (unkn = 0; unkn < 8; unkn++) {
742 u32 ints = (intr >> (unkn * 0x04)) & inte;
743 if (ints & 0x1) {
Ben Skeggs79ca2772014-08-10 04:10:20 +1000744 nvkm_event_send(&priv->base.uevent, 1, 0, NULL, 0);
Ben Skeggse99bf012014-02-22 00:18:17 +1000745 ints &= ~1;
746 }
747 if (ints) {
748 nv_error(priv, "ENGINE %d %d %01x", engn, unkn, ints);
749 nv_mask(priv, 0x002628, ints, 0);
750 }
751 }
752
753 nv_wr32(priv, 0x0025a8 + (engn * 0x04), intr);
754}
755
756static void
757nvc0_fifo_intr_engine(struct nvc0_fifo_priv *priv)
758{
759 u32 mask = nv_rd32(priv, 0x0025a4);
760 while (mask) {
761 u32 unit = __ffs(mask);
762 nvc0_fifo_intr_engine_unit(priv, unit);
763 mask &= ~(1 << unit);
764 }
765}
766
767static void
Ben Skeggsebb945a2012-07-20 08:17:34 +1000768nvc0_fifo_intr(struct nouveau_subdev *subdev)
Ben Skeggsb2b09932010-11-24 10:47:15 +1000769{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000770 struct nvc0_fifo_priv *priv = (void *)subdev;
771 u32 mask = nv_rd32(priv, 0x002140);
772 u32 stat = nv_rd32(priv, 0x002100) & mask;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000773
Ben Skeggs32256c82013-01-31 19:49:33 -0500774 if (stat & 0x00000001) {
775 u32 intr = nv_rd32(priv, 0x00252c);
776 nv_warn(priv, "INTR 0x00000001: 0x%08x\n", intr);
777 nv_wr32(priv, 0x002100, 0x00000001);
778 stat &= ~0x00000001;
779 }
780
Ben Skeggscc8cd642011-01-28 13:42:16 +1000781 if (stat & 0x00000100) {
Ben Skeggs40476532014-02-22 01:18:46 +1000782 nvc0_fifo_intr_sched(priv);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000783 nv_wr32(priv, 0x002100, 0x00000100);
Ben Skeggscc8cd642011-01-28 13:42:16 +1000784 stat &= ~0x00000100;
785 }
786
Ben Skeggs32256c82013-01-31 19:49:33 -0500787 if (stat & 0x00010000) {
788 u32 intr = nv_rd32(priv, 0x00256c);
789 nv_warn(priv, "INTR 0x00010000: 0x%08x\n", intr);
790 nv_wr32(priv, 0x002100, 0x00010000);
791 stat &= ~0x00010000;
792 }
793
794 if (stat & 0x01000000) {
795 u32 intr = nv_rd32(priv, 0x00258c);
796 nv_warn(priv, "INTR 0x01000000: 0x%08x\n", intr);
797 nv_wr32(priv, 0x002100, 0x01000000);
798 stat &= ~0x01000000;
799 }
800
Ben Skeggsb2b09932010-11-24 10:47:15 +1000801 if (stat & 0x10000000) {
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000802 u32 mask = nv_rd32(priv, 0x00259c);
803 while (mask) {
804 u32 unit = __ffs(mask);
805 nvc0_fifo_intr_fault(priv, unit);
806 nv_wr32(priv, 0x00259c, (1 << unit));
807 mask &= ~(1 << unit);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000808 }
Ben Skeggsb2b09932010-11-24 10:47:15 +1000809 stat &= ~0x10000000;
810 }
811
812 if (stat & 0x20000000) {
Ben Skeggs083c2142014-02-22 00:31:29 +1000813 u32 mask = nv_rd32(priv, 0x0025a0);
814 while (mask) {
815 u32 unit = __ffs(mask);
816 nvc0_fifo_intr_pbdma(priv, unit);
817 nv_wr32(priv, 0x0025a0, (1 << unit));
818 mask &= ~(1 << unit);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000819 }
Ben Skeggsb2b09932010-11-24 10:47:15 +1000820 stat &= ~0x20000000;
821 }
822
Ben Skeggscc8cd642011-01-28 13:42:16 +1000823 if (stat & 0x40000000) {
Ben Skeggsa07d0e72014-02-22 00:28:47 +1000824 nvc0_fifo_intr_runlist(priv);
Ben Skeggscc8cd642011-01-28 13:42:16 +1000825 stat &= ~0x40000000;
826 }
827
Ben Skeggs32256c82013-01-31 19:49:33 -0500828 if (stat & 0x80000000) {
Ben Skeggse99bf012014-02-22 00:18:17 +1000829 nvc0_fifo_intr_engine(priv);
Ben Skeggs32256c82013-01-31 19:49:33 -0500830 stat &= ~0x80000000;
831 }
832
Ben Skeggsb2b09932010-11-24 10:47:15 +1000833 if (stat) {
Ben Skeggs22a7a272014-02-22 00:19:19 +1000834 nv_error(priv, "INTR 0x%08x\n", stat);
835 nv_mask(priv, 0x002140, stat, 0x00000000);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000836 nv_wr32(priv, 0x002100, stat);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000837 }
Ben Skeggsb2b09932010-11-24 10:47:15 +1000838}
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000839
Ben Skeggs9bd2ddb2013-01-31 13:51:20 +1000840static void
Ben Skeggs79ca2772014-08-10 04:10:20 +1000841nvc0_fifo_uevent_init(struct nvkm_event *event, int type, int index)
Ben Skeggs9bd2ddb2013-01-31 13:51:20 +1000842{
Ben Skeggs79ca2772014-08-10 04:10:20 +1000843 struct nouveau_fifo *fifo = container_of(event, typeof(*fifo), uevent);
844 nv_mask(fifo, 0x002140, 0x80000000, 0x80000000);
Ben Skeggs9bd2ddb2013-01-31 13:51:20 +1000845}
846
847static void
Ben Skeggs79ca2772014-08-10 04:10:20 +1000848nvc0_fifo_uevent_fini(struct nvkm_event *event, int type, int index)
Ben Skeggs9bd2ddb2013-01-31 13:51:20 +1000849{
Ben Skeggs79ca2772014-08-10 04:10:20 +1000850 struct nouveau_fifo *fifo = container_of(event, typeof(*fifo), uevent);
851 nv_mask(fifo, 0x002140, 0x80000000, 0x00000000);
Ben Skeggs9bd2ddb2013-01-31 13:51:20 +1000852}
853
Ben Skeggsebb945a2012-07-20 08:17:34 +1000854static int
Ben Skeggs79ca2772014-08-10 04:10:20 +1000855nvc0_fifo_uevent_ctor(void *data, u32 size, struct nvkm_notify *notify)
856{
857 if (size == 0) {
858 notify->size = 0;
859 notify->types = 1;
860 notify->index = 0;
861 return 0;
862 }
863 return -ENOSYS;
864}
865
866static const struct nvkm_event_func
867nvc0_fifo_uevent_func = {
868 .ctor = nvc0_fifo_uevent_ctor,
869 .init = nvc0_fifo_uevent_init,
870 .fini = nvc0_fifo_uevent_fini,
871};
872
873static int
Ben Skeggsebb945a2012-07-20 08:17:34 +1000874nvc0_fifo_ctor(struct nouveau_object *parent, struct nouveau_object *engine,
875 struct nouveau_oclass *oclass, void *data, u32 size,
876 struct nouveau_object **pobject)
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000877{
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000878 struct nvc0_fifo_priv *priv;
879 int ret;
880
Ben Skeggsebb945a2012-07-20 08:17:34 +1000881 ret = nouveau_fifo_create(parent, engine, oclass, 0, 127, &priv);
882 *pobject = nv_object(priv);
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000883 if (ret)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000884 return ret;
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000885
Ben Skeggs24e83412014-02-05 11:18:38 +1000886 INIT_WORK(&priv->fault, nvc0_fifo_recover_work);
887
Ben Skeggsf50c8052013-04-24 18:02:35 +1000888 ret = nouveau_gpuobj_new(nv_object(priv), NULL, 0x1000, 0x1000, 0,
Ben Skeggsa07d0e72014-02-22 00:28:47 +1000889 &priv->runlist.mem[0]);
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000890 if (ret)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000891 return ret;
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000892
Ben Skeggsf50c8052013-04-24 18:02:35 +1000893 ret = nouveau_gpuobj_new(nv_object(priv), NULL, 0x1000, 0x1000, 0,
Ben Skeggsa07d0e72014-02-22 00:28:47 +1000894 &priv->runlist.mem[1]);
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000895 if (ret)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000896 return ret;
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000897
Ben Skeggsa07d0e72014-02-22 00:28:47 +1000898 init_waitqueue_head(&priv->runlist.wait);
899
Ben Skeggsf50c8052013-04-24 18:02:35 +1000900 ret = nouveau_gpuobj_new(nv_object(priv), NULL, 128 * 0x1000, 0x1000, 0,
Ben Skeggsebb945a2012-07-20 08:17:34 +1000901 &priv->user.mem);
Ben Skeggs9da226f2012-07-13 16:54:45 +1000902 if (ret)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000903 return ret;
Ben Skeggs9da226f2012-07-13 16:54:45 +1000904
Ben Skeggsebb945a2012-07-20 08:17:34 +1000905 ret = nouveau_gpuobj_map(priv->user.mem, NV_MEM_ACCESS_RW,
906 &priv->user.bar);
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000907 if (ret)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000908 return ret;
909
Ben Skeggs79ca2772014-08-10 04:10:20 +1000910 ret = nvkm_event_init(&nvc0_fifo_uevent_func, 1, 1, &priv->base.uevent);
911 if (ret)
912 return ret;
Ben Skeggs9bd2ddb2013-01-31 13:51:20 +1000913
Ben Skeggsebb945a2012-07-20 08:17:34 +1000914 nv_subdev(priv)->unit = 0x00000100;
915 nv_subdev(priv)->intr = nvc0_fifo_intr;
916 nv_engine(priv)->cclass = &nvc0_fifo_cclass;
917 nv_engine(priv)->sclass = nvc0_fifo_sclass;
918 return 0;
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000919}
Ben Skeggsebb945a2012-07-20 08:17:34 +1000920
921static void
922nvc0_fifo_dtor(struct nouveau_object *object)
923{
924 struct nvc0_fifo_priv *priv = (void *)object;
925
926 nouveau_gpuobj_unmap(&priv->user.bar);
927 nouveau_gpuobj_ref(NULL, &priv->user.mem);
Ben Skeggsa07d0e72014-02-22 00:28:47 +1000928 nouveau_gpuobj_ref(NULL, &priv->runlist.mem[0]);
929 nouveau_gpuobj_ref(NULL, &priv->runlist.mem[1]);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000930
931 nouveau_fifo_destroy(&priv->base);
932}
933
934static int
935nvc0_fifo_init(struct nouveau_object *object)
936{
937 struct nvc0_fifo_priv *priv = (void *)object;
938 int ret, i;
939
940 ret = nouveau_fifo_init(&priv->base);
941 if (ret)
942 return ret;
943
944 nv_wr32(priv, 0x000204, 0xffffffff);
945 nv_wr32(priv, 0x002204, 0xffffffff);
946
947 priv->spoon_nr = hweight32(nv_rd32(priv, 0x002204));
Ben Skeggs03574662014-01-28 11:47:46 +1000948 nv_debug(priv, "%d PBDMA unit(s)\n", priv->spoon_nr);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000949
Ben Skeggs03574662014-01-28 11:47:46 +1000950 /* assign engines to PBDMAs */
Ben Skeggsebb945a2012-07-20 08:17:34 +1000951 if (priv->spoon_nr >= 3) {
952 nv_wr32(priv, 0x002208, ~(1 << 0)); /* PGRAPH */
953 nv_wr32(priv, 0x00220c, ~(1 << 1)); /* PVP */
954 nv_wr32(priv, 0x002210, ~(1 << 1)); /* PPP */
955 nv_wr32(priv, 0x002214, ~(1 << 1)); /* PBSP */
956 nv_wr32(priv, 0x002218, ~(1 << 2)); /* PCE0 */
957 nv_wr32(priv, 0x00221c, ~(1 << 1)); /* PCE1 */
958 }
959
Ben Skeggs03574662014-01-28 11:47:46 +1000960 /* PBDMA[n] */
Ben Skeggsebb945a2012-07-20 08:17:34 +1000961 for (i = 0; i < priv->spoon_nr; i++) {
962 nv_mask(priv, 0x04013c + (i * 0x2000), 0x10000100, 0x00000000);
963 nv_wr32(priv, 0x040108 + (i * 0x2000), 0xffffffff); /* INTR */
964 nv_wr32(priv, 0x04010c + (i * 0x2000), 0xfffffeff); /* INTREN */
965 }
966
967 nv_mask(priv, 0x002200, 0x00000001, 0x00000001);
968 nv_wr32(priv, 0x002254, 0x10000000 | priv->user.bar.offset >> 12);
969
Ben Skeggsebb945a2012-07-20 08:17:34 +1000970 nv_wr32(priv, 0x002100, 0xffffffff);
Ben Skeggsa07d0e72014-02-22 00:28:47 +1000971 nv_wr32(priv, 0x002140, 0x7fffffff);
Ben Skeggse99bf012014-02-22 00:18:17 +1000972 nv_wr32(priv, 0x002628, 0x00000001); /* ENGINE_INTR_EN */
Ben Skeggsebb945a2012-07-20 08:17:34 +1000973 return 0;
974}
975
Ben Skeggs16c4f222013-11-05 14:26:58 +1000976struct nouveau_oclass *
977nvc0_fifo_oclass = &(struct nouveau_oclass) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000978 .handle = NV_ENGINE(FIFO, 0xc0),
979 .ofuncs = &(struct nouveau_ofuncs) {
980 .ctor = nvc0_fifo_ctor,
981 .dtor = nvc0_fifo_dtor,
982 .init = nvc0_fifo_init,
983 .fini = _nouveau_fifo_fini,
984 },
985};