blob: 6ee9fc8d8e77b8cb159604a0b7e8fb83a11a016b [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Dmitry Kravkov5de92402011-05-04 23:51:13 +00003 * Copyright (c) 2007-2011 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
Eilon Greensteinca003922009-08-12 22:53:28 -070013 * Slowpath and fastpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020018#include <linux/module.h>
19#include <linux/moduleparam.h>
20#include <linux/kernel.h>
21#include <linux/device.h> /* for dev_info() */
22#include <linux/timer.h>
23#include <linux/errno.h>
24#include <linux/ioport.h>
25#include <linux/slab.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020026#include <linux/interrupt.h>
27#include <linux/pci.h>
28#include <linux/init.h>
29#include <linux/netdevice.h>
30#include <linux/etherdevice.h>
31#include <linux/skbuff.h>
32#include <linux/dma-mapping.h>
33#include <linux/bitops.h>
34#include <linux/irq.h>
35#include <linux/delay.h>
36#include <asm/byteorder.h>
37#include <linux/time.h>
38#include <linux/ethtool.h>
39#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080040#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020041#include <net/ip.h>
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030042#include <net/ipv6.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020043#include <net/tcp.h>
44#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070045#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020046#include <linux/workqueue.h>
47#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070048#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020049#include <linux/prefetch.h>
50#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020051#include <linux/io.h>
Ben Hutchings45229b42009-11-07 11:53:39 +000052#include <linux/stringify.h>
David S. Miller7ab24bf2011-06-29 05:48:41 -070053#include <linux/vmalloc.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020054
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020055#include "bnx2x.h"
56#include "bnx2x_init.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070057#include "bnx2x_init_ops.h"
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000058#include "bnx2x_cmn.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000059#include "bnx2x_dcb.h"
Vladislav Zolotarov042181f2011-06-14 01:33:39 +000060#include "bnx2x_sp.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020061
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070062#include <linux/firmware.h>
63#include "bnx2x_fw_file_hdr.h"
64/* FW files */
Ben Hutchings45229b42009-11-07 11:53:39 +000065#define FW_FILE_VERSION \
66 __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
67 __stringify(BCM_5710_FW_MINOR_VERSION) "." \
68 __stringify(BCM_5710_FW_REVISION_VERSION) "." \
69 __stringify(BCM_5710_FW_ENGINEERING_VERSION)
Dmitry Kravkov560131f2010-10-06 03:18:47 +000070#define FW_FILE_NAME_E1 "bnx2x/bnx2x-e1-" FW_FILE_VERSION ".fw"
71#define FW_FILE_NAME_E1H "bnx2x/bnx2x-e1h-" FW_FILE_VERSION ".fw"
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000072#define FW_FILE_NAME_E2 "bnx2x/bnx2x-e2-" FW_FILE_VERSION ".fw"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070073
Eilon Greenstein34f80b02008-06-23 20:33:01 -070074/* Time in jiffies before concluding the transmitter is hung */
75#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020076
Andrew Morton53a10562008-02-09 23:16:41 -080077static char version[] __devinitdata =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030078 "Broadcom NetXtreme II 5771x/578xx 10/20-Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020079 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
80
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070081MODULE_AUTHOR("Eliezer Tamir");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000082MODULE_DESCRIPTION("Broadcom NetXtreme II "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030083 "BCM57710/57711/57711E/"
84 "57712/57712_MF/57800/57800_MF/57810/57810_MF/"
85 "57840/57840_MF Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020086MODULE_LICENSE("GPL");
87MODULE_VERSION(DRV_MODULE_VERSION);
Ben Hutchings45229b42009-11-07 11:53:39 +000088MODULE_FIRMWARE(FW_FILE_NAME_E1);
89MODULE_FIRMWARE(FW_FILE_NAME_E1H);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000090MODULE_FIRMWARE(FW_FILE_NAME_E2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020091
Eilon Greenstein555f6c72009-02-12 08:36:11 +000092static int multi_mode = 1;
93module_param(multi_mode, int, 0);
Eilon Greensteinca003922009-08-12 22:53:28 -070094MODULE_PARM_DESC(multi_mode, " Multi queue mode "
95 "(0 Disable; 1 Enable (default))");
96
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000097int num_queues;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000098module_param(num_queues, int, 0);
99MODULE_PARM_DESC(num_queues, " Number of queues for multi_mode=1"
100 " (default is as a number of CPUs)");
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000101
Eilon Greenstein19680c42008-08-13 15:47:33 -0700102static int disable_tpa;
Eilon Greenstein19680c42008-08-13 15:47:33 -0700103module_param(disable_tpa, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000104MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000105
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +0000106#define INT_MODE_INTx 1
107#define INT_MODE_MSI 2
Eilon Greenstein8badd272009-02-12 08:36:15 +0000108static int int_mode;
109module_param(int_mode, int, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300110MODULE_PARM_DESC(int_mode, " Force interrupt mode other than MSI-X "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000111 "(1 INT#x; 2 MSI)");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000112
Eilon Greensteina18f5122009-08-12 08:23:26 +0000113static int dropless_fc;
114module_param(dropless_fc, int, 0);
115MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
116
Eilon Greenstein9898f862009-02-12 08:38:27 +0000117static int poll;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200118module_param(poll, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000119MODULE_PARM_DESC(poll, " Use polling (for debug)");
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000120
121static int mrrs = -1;
122module_param(mrrs, int, 0);
123MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
124
Eilon Greenstein9898f862009-02-12 08:38:27 +0000125static int debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200126module_param(debug, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000127MODULE_PARM_DESC(debug, " Default debug msglevel");
128
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200129
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300130
131struct workqueue_struct *bnx2x_wq;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000132
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200133enum bnx2x_board_type {
134 BCM57710 = 0,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300135 BCM57711,
136 BCM57711E,
137 BCM57712,
138 BCM57712_MF,
139 BCM57800,
140 BCM57800_MF,
141 BCM57810,
142 BCM57810_MF,
143 BCM57840,
144 BCM57840_MF
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200145};
146
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700147/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800148static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200149 char *name;
150} board_info[] __devinitdata = {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300151 { "Broadcom NetXtreme II BCM57710 10 Gigabit PCIe [Everest]" },
152 { "Broadcom NetXtreme II BCM57711 10 Gigabit PCIe" },
153 { "Broadcom NetXtreme II BCM57711E 10 Gigabit PCIe" },
154 { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet" },
155 { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Multi Function" },
156 { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet" },
157 { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Multi Function" },
158 { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet" },
159 { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Multi Function" },
160 { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet" },
161 { "Broadcom NetXtreme II BCM57840 10/20 Gigabit "
162 "Ethernet Multi Function"}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200163};
164
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300165#ifndef PCI_DEVICE_ID_NX2_57710
166#define PCI_DEVICE_ID_NX2_57710 CHIP_NUM_57710
167#endif
168#ifndef PCI_DEVICE_ID_NX2_57711
169#define PCI_DEVICE_ID_NX2_57711 CHIP_NUM_57711
170#endif
171#ifndef PCI_DEVICE_ID_NX2_57711E
172#define PCI_DEVICE_ID_NX2_57711E CHIP_NUM_57711E
173#endif
174#ifndef PCI_DEVICE_ID_NX2_57712
175#define PCI_DEVICE_ID_NX2_57712 CHIP_NUM_57712
176#endif
177#ifndef PCI_DEVICE_ID_NX2_57712_MF
178#define PCI_DEVICE_ID_NX2_57712_MF CHIP_NUM_57712_MF
179#endif
180#ifndef PCI_DEVICE_ID_NX2_57800
181#define PCI_DEVICE_ID_NX2_57800 CHIP_NUM_57800
182#endif
183#ifndef PCI_DEVICE_ID_NX2_57800_MF
184#define PCI_DEVICE_ID_NX2_57800_MF CHIP_NUM_57800_MF
185#endif
186#ifndef PCI_DEVICE_ID_NX2_57810
187#define PCI_DEVICE_ID_NX2_57810 CHIP_NUM_57810
188#endif
189#ifndef PCI_DEVICE_ID_NX2_57810_MF
190#define PCI_DEVICE_ID_NX2_57810_MF CHIP_NUM_57810_MF
191#endif
192#ifndef PCI_DEVICE_ID_NX2_57840
193#define PCI_DEVICE_ID_NX2_57840 CHIP_NUM_57840
194#endif
195#ifndef PCI_DEVICE_ID_NX2_57840_MF
196#define PCI_DEVICE_ID_NX2_57840_MF CHIP_NUM_57840_MF
197#endif
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000198static DEFINE_PCI_DEVICE_TABLE(bnx2x_pci_tbl) = {
Eilon Greensteine4ed7112009-08-12 08:24:10 +0000199 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
200 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
201 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000202 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712), BCM57712 },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300203 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_MF), BCM57712_MF },
204 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800), BCM57800 },
205 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_MF), BCM57800_MF },
206 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810), BCM57810 },
207 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_MF), BCM57810_MF },
208 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840), BCM57840 },
209 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MF), BCM57840_MF },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200210 { 0 }
211};
212
213MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
214
215/****************************************************************************
216* General service functions
217****************************************************************************/
218
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300219static inline void __storm_memset_dma_mapping(struct bnx2x *bp,
220 u32 addr, dma_addr_t mapping)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000221{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300222 REG_WR(bp, addr, U64_LO(mapping));
223 REG_WR(bp, addr + 4, U64_HI(mapping));
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000224}
225
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300226static inline void storm_memset_spq_addr(struct bnx2x *bp,
227 dma_addr_t mapping, u16 abs_fid)
228{
229 u32 addr = XSEM_REG_FAST_MEMORY +
230 XSTORM_SPQ_PAGE_BASE_OFFSET(abs_fid);
231
232 __storm_memset_dma_mapping(bp, addr, mapping);
233}
234
235static inline void storm_memset_vf_to_pf(struct bnx2x *bp, u16 abs_fid,
236 u16 pf_id)
237{
238 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_VF_TO_PF_OFFSET(abs_fid),
239 pf_id);
240 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_VF_TO_PF_OFFSET(abs_fid),
241 pf_id);
242 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_VF_TO_PF_OFFSET(abs_fid),
243 pf_id);
244 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_VF_TO_PF_OFFSET(abs_fid),
245 pf_id);
246}
247
248static inline void storm_memset_func_en(struct bnx2x *bp, u16 abs_fid,
249 u8 enable)
250{
251 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(abs_fid),
252 enable);
253 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(abs_fid),
254 enable);
255 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(abs_fid),
256 enable);
257 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(abs_fid),
258 enable);
259}
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000260
261static inline void storm_memset_eq_data(struct bnx2x *bp,
262 struct event_ring_data *eq_data,
263 u16 pfid)
264{
265 size_t size = sizeof(struct event_ring_data);
266
267 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_DATA_OFFSET(pfid);
268
269 __storm_memset_struct(bp, addr, size, (u32 *)eq_data);
270}
271
272static inline void storm_memset_eq_prod(struct bnx2x *bp, u16 eq_prod,
273 u16 pfid)
274{
275 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_PROD_OFFSET(pfid);
276 REG_WR16(bp, addr, eq_prod);
277}
278
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200279/* used only at init
280 * locking is done by mcp
281 */
stephen hemminger8d962862010-10-21 07:50:56 +0000282static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200283{
284 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
285 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
286 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
287 PCICFG_VENDOR_ID_OFFSET);
288}
289
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200290static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
291{
292 u32 val;
293
294 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
295 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
296 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
297 PCICFG_VENDOR_ID_OFFSET);
298
299 return val;
300}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200301
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000302#define DMAE_DP_SRC_GRC "grc src_addr [%08x]"
303#define DMAE_DP_SRC_PCI "pci src_addr [%x:%08x]"
304#define DMAE_DP_DST_GRC "grc dst_addr [%08x]"
305#define DMAE_DP_DST_PCI "pci dst_addr [%x:%08x]"
306#define DMAE_DP_DST_NONE "dst_addr [none]"
307
stephen hemminger8d962862010-10-21 07:50:56 +0000308static void bnx2x_dp_dmae(struct bnx2x *bp, struct dmae_command *dmae,
309 int msglvl)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000310{
311 u32 src_type = dmae->opcode & DMAE_COMMAND_SRC;
312
313 switch (dmae->opcode & DMAE_COMMAND_DST) {
314 case DMAE_CMD_DST_PCI:
315 if (src_type == DMAE_CMD_SRC_PCI)
316 DP(msglvl, "DMAE: opcode 0x%08x\n"
317 "src [%x:%08x], len [%d*4], dst [%x:%08x]\n"
318 "comp_addr [%x:%08x], comp_val 0x%08x\n",
319 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
320 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
321 dmae->comp_addr_hi, dmae->comp_addr_lo,
322 dmae->comp_val);
323 else
324 DP(msglvl, "DMAE: opcode 0x%08x\n"
325 "src [%08x], len [%d*4], dst [%x:%08x]\n"
326 "comp_addr [%x:%08x], comp_val 0x%08x\n",
327 dmae->opcode, dmae->src_addr_lo >> 2,
328 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
329 dmae->comp_addr_hi, dmae->comp_addr_lo,
330 dmae->comp_val);
331 break;
332 case DMAE_CMD_DST_GRC:
333 if (src_type == DMAE_CMD_SRC_PCI)
334 DP(msglvl, "DMAE: opcode 0x%08x\n"
335 "src [%x:%08x], len [%d*4], dst_addr [%08x]\n"
336 "comp_addr [%x:%08x], comp_val 0x%08x\n",
337 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
338 dmae->len, dmae->dst_addr_lo >> 2,
339 dmae->comp_addr_hi, dmae->comp_addr_lo,
340 dmae->comp_val);
341 else
342 DP(msglvl, "DMAE: opcode 0x%08x\n"
343 "src [%08x], len [%d*4], dst [%08x]\n"
344 "comp_addr [%x:%08x], comp_val 0x%08x\n",
345 dmae->opcode, dmae->src_addr_lo >> 2,
346 dmae->len, dmae->dst_addr_lo >> 2,
347 dmae->comp_addr_hi, dmae->comp_addr_lo,
348 dmae->comp_val);
349 break;
350 default:
351 if (src_type == DMAE_CMD_SRC_PCI)
352 DP(msglvl, "DMAE: opcode 0x%08x\n"
353 DP_LEVEL "src_addr [%x:%08x] len [%d * 4] "
354 "dst_addr [none]\n"
355 DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n",
356 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
357 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
358 dmae->comp_val);
359 else
360 DP(msglvl, "DMAE: opcode 0x%08x\n"
361 DP_LEVEL "src_addr [%08x] len [%d * 4] "
362 "dst_addr [none]\n"
363 DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n",
364 dmae->opcode, dmae->src_addr_lo >> 2,
365 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
366 dmae->comp_val);
367 break;
368 }
369
370}
371
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200372/* copy command into DMAE command memory and set DMAE command go */
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000373void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200374{
375 u32 cmd_offset;
376 int i;
377
378 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
379 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
380 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
381
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700382 DP(BNX2X_MSG_OFF, "DMAE cmd[%d].%d (0x%08x) : 0x%08x\n",
383 idx, i, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200384 }
385 REG_WR(bp, dmae_reg_go_c[idx], 1);
386}
387
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000388u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type)
389{
390 return opcode | ((comp_type << DMAE_COMMAND_C_DST_SHIFT) |
391 DMAE_CMD_C_ENABLE);
392}
393
394u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode)
395{
396 return opcode & ~DMAE_CMD_SRC_RESET;
397}
398
399u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
400 bool with_comp, u8 comp_type)
401{
402 u32 opcode = 0;
403
404 opcode |= ((src_type << DMAE_COMMAND_SRC_SHIFT) |
405 (dst_type << DMAE_COMMAND_DST_SHIFT));
406
407 opcode |= (DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET);
408
409 opcode |= (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0);
410 opcode |= ((BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT) |
411 (BP_E1HVN(bp) << DMAE_COMMAND_DST_VN_SHIFT));
412 opcode |= (DMAE_COM_SET_ERR << DMAE_COMMAND_ERR_POLICY_SHIFT);
413
414#ifdef __BIG_ENDIAN
415 opcode |= DMAE_CMD_ENDIANITY_B_DW_SWAP;
416#else
417 opcode |= DMAE_CMD_ENDIANITY_DW_SWAP;
418#endif
419 if (with_comp)
420 opcode = bnx2x_dmae_opcode_add_comp(opcode, comp_type);
421 return opcode;
422}
423
stephen hemminger8d962862010-10-21 07:50:56 +0000424static void bnx2x_prep_dmae_with_comp(struct bnx2x *bp,
425 struct dmae_command *dmae,
426 u8 src_type, u8 dst_type)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000427{
428 memset(dmae, 0, sizeof(struct dmae_command));
429
430 /* set the opcode */
431 dmae->opcode = bnx2x_dmae_opcode(bp, src_type, dst_type,
432 true, DMAE_COMP_PCI);
433
434 /* fill in the completion parameters */
435 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
436 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
437 dmae->comp_val = DMAE_COMP_VAL;
438}
439
440/* issue a dmae command over the init-channel and wailt for completion */
stephen hemminger8d962862010-10-21 07:50:56 +0000441static int bnx2x_issue_dmae_with_comp(struct bnx2x *bp,
442 struct dmae_command *dmae)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000443{
444 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Dmitry Kravkov5e374b52011-05-22 10:09:19 +0000445 int cnt = CHIP_REV_IS_SLOW(bp) ? (400000) : 4000;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000446 int rc = 0;
447
448 DP(BNX2X_MSG_OFF, "data before [0x%08x 0x%08x 0x%08x 0x%08x]\n",
449 bp->slowpath->wb_data[0], bp->slowpath->wb_data[1],
450 bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]);
451
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300452 /*
453 * Lock the dmae channel. Disable BHs to prevent a dead-lock
454 * as long as this code is called both from syscall context and
455 * from ndo_set_rx_mode() flow that may be called from BH.
456 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800457 spin_lock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000458
459 /* reset completion */
460 *wb_comp = 0;
461
462 /* post the command on the channel used for initializations */
463 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
464
465 /* wait for completion */
466 udelay(5);
467 while ((*wb_comp & ~DMAE_PCI_ERR_FLAG) != DMAE_COMP_VAL) {
468 DP(BNX2X_MSG_OFF, "wb_comp 0x%08x\n", *wb_comp);
469
470 if (!cnt) {
471 BNX2X_ERR("DMAE timeout!\n");
472 rc = DMAE_TIMEOUT;
473 goto unlock;
474 }
475 cnt--;
476 udelay(50);
477 }
478 if (*wb_comp & DMAE_PCI_ERR_FLAG) {
479 BNX2X_ERR("DMAE PCI error!\n");
480 rc = DMAE_PCI_ERROR;
481 }
482
483 DP(BNX2X_MSG_OFF, "data after [0x%08x 0x%08x 0x%08x 0x%08x]\n",
484 bp->slowpath->wb_data[0], bp->slowpath->wb_data[1],
485 bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]);
486
487unlock:
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800488 spin_unlock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000489 return rc;
490}
491
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700492void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
493 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200494{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000495 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700496
497 if (!bp->dmae_ready) {
498 u32 *data = bnx2x_sp(bp, wb_data[0]);
499
500 DP(BNX2X_MSG_OFF, "DMAE is not ready (dst_addr %08x len32 %d)"
501 " using indirect\n", dst_addr, len32);
502 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
503 return;
504 }
505
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000506 /* set opcode and fixed command fields */
507 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_PCI, DMAE_DST_GRC);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200508
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000509 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000510 dmae.src_addr_lo = U64_LO(dma_addr);
511 dmae.src_addr_hi = U64_HI(dma_addr);
512 dmae.dst_addr_lo = dst_addr >> 2;
513 dmae.dst_addr_hi = 0;
514 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200515
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000516 bnx2x_dp_dmae(bp, &dmae, BNX2X_MSG_OFF);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200517
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000518 /* issue the command and wait for completion */
519 bnx2x_issue_dmae_with_comp(bp, &dmae);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200520}
521
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700522void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200523{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000524 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700525
526 if (!bp->dmae_ready) {
527 u32 *data = bnx2x_sp(bp, wb_data[0]);
528 int i;
529
530 DP(BNX2X_MSG_OFF, "DMAE is not ready (src_addr %08x len32 %d)"
531 " using indirect\n", src_addr, len32);
532 for (i = 0; i < len32; i++)
533 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
534 return;
535 }
536
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000537 /* set opcode and fixed command fields */
538 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_GRC, DMAE_DST_PCI);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200539
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000540 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000541 dmae.src_addr_lo = src_addr >> 2;
542 dmae.src_addr_hi = 0;
543 dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
544 dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
545 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200546
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000547 bnx2x_dp_dmae(bp, &dmae, BNX2X_MSG_OFF);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200548
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000549 /* issue the command and wait for completion */
550 bnx2x_issue_dmae_with_comp(bp, &dmae);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200551}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200552
stephen hemminger8d962862010-10-21 07:50:56 +0000553static void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
554 u32 addr, u32 len)
Eilon Greenstein573f2032009-08-12 08:24:14 +0000555{
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000556 int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
Eilon Greenstein573f2032009-08-12 08:24:14 +0000557 int offset = 0;
558
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000559 while (len > dmae_wr_max) {
Eilon Greenstein573f2032009-08-12 08:24:14 +0000560 bnx2x_write_dmae(bp, phys_addr + offset,
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000561 addr + offset, dmae_wr_max);
562 offset += dmae_wr_max * 4;
563 len -= dmae_wr_max;
Eilon Greenstein573f2032009-08-12 08:24:14 +0000564 }
565
566 bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
567}
568
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700569/* used only for slowpath so not inlined */
570static void bnx2x_wb_wr(struct bnx2x *bp, int reg, u32 val_hi, u32 val_lo)
571{
572 u32 wb_write[2];
573
574 wb_write[0] = val_hi;
575 wb_write[1] = val_lo;
576 REG_WR_DMAE(bp, reg, wb_write, 2);
577}
578
579#ifdef USE_WB_RD
580static u64 bnx2x_wb_rd(struct bnx2x *bp, int reg)
581{
582 u32 wb_data[2];
583
584 REG_RD_DMAE(bp, reg, wb_data, 2);
585
586 return HILO_U64(wb_data[0], wb_data[1]);
587}
588#endif
589
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200590static int bnx2x_mc_assert(struct bnx2x *bp)
591{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200592 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700593 int i, rc = 0;
594 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200595
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700596 /* XSTORM */
597 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
598 XSTORM_ASSERT_LIST_INDEX_OFFSET);
599 if (last_idx)
600 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200601
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700602 /* print the asserts */
603 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200604
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700605 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
606 XSTORM_ASSERT_LIST_OFFSET(i));
607 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
608 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
609 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
610 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
611 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
612 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200613
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700614 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
615 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x"
616 " 0x%08x 0x%08x 0x%08x\n",
617 i, row3, row2, row1, row0);
618 rc++;
619 } else {
620 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200621 }
622 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700623
624 /* TSTORM */
625 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
626 TSTORM_ASSERT_LIST_INDEX_OFFSET);
627 if (last_idx)
628 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
629
630 /* print the asserts */
631 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
632
633 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
634 TSTORM_ASSERT_LIST_OFFSET(i));
635 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
636 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
637 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
638 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
639 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
640 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
641
642 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
643 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x"
644 " 0x%08x 0x%08x 0x%08x\n",
645 i, row3, row2, row1, row0);
646 rc++;
647 } else {
648 break;
649 }
650 }
651
652 /* CSTORM */
653 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
654 CSTORM_ASSERT_LIST_INDEX_OFFSET);
655 if (last_idx)
656 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
657
658 /* print the asserts */
659 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
660
661 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
662 CSTORM_ASSERT_LIST_OFFSET(i));
663 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
664 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
665 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
666 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
667 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
668 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
669
670 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
671 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x"
672 " 0x%08x 0x%08x 0x%08x\n",
673 i, row3, row2, row1, row0);
674 rc++;
675 } else {
676 break;
677 }
678 }
679
680 /* USTORM */
681 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
682 USTORM_ASSERT_LIST_INDEX_OFFSET);
683 if (last_idx)
684 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
685
686 /* print the asserts */
687 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
688
689 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
690 USTORM_ASSERT_LIST_OFFSET(i));
691 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
692 USTORM_ASSERT_LIST_OFFSET(i) + 4);
693 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
694 USTORM_ASSERT_LIST_OFFSET(i) + 8);
695 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
696 USTORM_ASSERT_LIST_OFFSET(i) + 12);
697
698 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
699 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x"
700 " 0x%08x 0x%08x 0x%08x\n",
701 i, row3, row2, row1, row0);
702 rc++;
703 } else {
704 break;
705 }
706 }
707
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200708 return rc;
709}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800710
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000711void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200712{
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000713 u32 addr, val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200714 u32 mark, offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000715 __be32 data[9];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200716 int word;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000717 u32 trace_shmem_base;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +0000718 if (BP_NOMCP(bp)) {
719 BNX2X_ERR("NO MCP - can not dump\n");
720 return;
721 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000722 netdev_printk(lvl, bp->dev, "bc %d.%d.%d\n",
723 (bp->common.bc_ver & 0xff0000) >> 16,
724 (bp->common.bc_ver & 0xff00) >> 8,
725 (bp->common.bc_ver & 0xff));
726
727 val = REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER);
728 if (val == REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER))
729 printk("%s" "MCP PC at 0x%x\n", lvl, val);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000730
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000731 if (BP_PATH(bp) == 0)
732 trace_shmem_base = bp->common.shmem_base;
733 else
734 trace_shmem_base = SHMEM2_RD(bp, other_shmem_base_addr);
735 addr = trace_shmem_base - 0x0800 + 4;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000736 mark = REG_RD(bp, addr);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000737 mark = (CHIP_IS_E1x(bp) ? MCP_REG_MCPR_SCRATCH : MCP_A_REG_MCPR_SCRATCH)
738 + ((mark + 0x3) & ~0x3) - 0x08000000;
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000739 printk("%s" "begin fw dump (mark 0x%x)\n", lvl, mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200740
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000741 printk("%s", lvl);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000742 for (offset = mark; offset <= trace_shmem_base; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200743 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000744 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200745 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000746 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200747 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000748 for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200749 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000750 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200751 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000752 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200753 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000754 printk("%s" "end of fw dump\n", lvl);
755}
756
757static inline void bnx2x_fw_dump(struct bnx2x *bp)
758{
759 bnx2x_fw_dump_lvl(bp, KERN_ERR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200760}
761
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000762void bnx2x_panic_dump(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200763{
764 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000765 u16 j;
766 struct hc_sp_status_block_data sp_sb_data;
767 int func = BP_FUNC(bp);
768#ifdef BNX2X_STOP_ON_ERROR
769 u16 start = 0, end = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000770 u8 cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000771#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200772
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700773 bp->stats_state = STATS_STATE_DISABLED;
774 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
775
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200776 BNX2X_ERR("begin crash dump -----------------\n");
777
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000778 /* Indices */
779 /* Common */
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000780 BNX2X_ERR("def_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x)"
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300781 " spq_prod_idx(0x%x) next_stats_cnt(0x%x)\n",
782 bp->def_idx, bp->def_att_idx, bp->attn_state,
783 bp->spq_prod_idx, bp->stats_counter);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000784 BNX2X_ERR("DSB: attn bits(0x%x) ack(0x%x) id(0x%x) idx(0x%x)\n",
785 bp->def_status_blk->atten_status_block.attn_bits,
786 bp->def_status_blk->atten_status_block.attn_bits_ack,
787 bp->def_status_blk->atten_status_block.status_block_id,
788 bp->def_status_blk->atten_status_block.attn_bits_index);
789 BNX2X_ERR(" def (");
790 for (i = 0; i < HC_SP_SB_MAX_INDICES; i++)
791 pr_cont("0x%x%s",
792 bp->def_status_blk->sp_sb.index_values[i],
793 (i == HC_SP_SB_MAX_INDICES - 1) ? ") " : " ");
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000794
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000795 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
796 *((u32 *)&sp_sb_data + i) = REG_RD(bp, BAR_CSTRORM_INTMEM +
797 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
798 i*sizeof(u32));
799
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300800 pr_cont("igu_sb_id(0x%x) igu_seg_id(0x%x) "
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000801 "pf_id(0x%x) vnic_id(0x%x) "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300802 "vf_id(0x%x) vf_valid (0x%x) "
803 "state(0x%x)\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000804 sp_sb_data.igu_sb_id,
805 sp_sb_data.igu_seg_id,
806 sp_sb_data.p_func.pf_id,
807 sp_sb_data.p_func.vnic_id,
808 sp_sb_data.p_func.vf_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300809 sp_sb_data.p_func.vf_valid,
810 sp_sb_data.state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000811
812
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000813 for_each_eth_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000814 struct bnx2x_fastpath *fp = &bp->fp[i];
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000815 int loop;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000816 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000817 struct hc_status_block_data_e1x sb_data_e1x;
818 struct hc_status_block_sm *hc_sm_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300819 CHIP_IS_E1x(bp) ?
820 sb_data_e1x.common.state_machine :
821 sb_data_e2.common.state_machine;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000822 struct hc_index_data *hc_index_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300823 CHIP_IS_E1x(bp) ?
824 sb_data_e1x.index_data :
825 sb_data_e2.index_data;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000826 u8 data_size, cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000827 u32 *sb_data_p;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000828 struct bnx2x_fp_txdata txdata;
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000829
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000830 /* Rx */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000831 BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x)"
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000832 " rx_comp_prod(0x%x)"
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000833 " rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000834 i, fp->rx_bd_prod, fp->rx_bd_cons,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000835 fp->rx_comp_prod,
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000836 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000837 BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x)"
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000838 " fp_hc_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000839 fp->rx_sge_prod, fp->last_max_sge,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000840 le16_to_cpu(fp->fp_hc_idx));
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000841
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000842 /* Tx */
Ariel Elior6383c0b2011-07-14 08:31:57 +0000843 for_each_cos_in_tx_queue(fp, cos)
844 {
845 txdata = fp->txdata[cos];
846 BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x)"
847 " tx_bd_prod(0x%x) tx_bd_cons(0x%x)"
848 " *tx_cons_sb(0x%x)\n",
849 i, txdata.tx_pkt_prod,
850 txdata.tx_pkt_cons, txdata.tx_bd_prod,
851 txdata.tx_bd_cons,
852 le16_to_cpu(*txdata.tx_cons_sb));
853 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000854
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300855 loop = CHIP_IS_E1x(bp) ?
856 HC_SB_MAX_INDICES_E1X : HC_SB_MAX_INDICES_E2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000857
858 /* host sb data */
859
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000860#ifdef BCM_CNIC
861 if (IS_FCOE_FP(fp))
862 continue;
863#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000864 BNX2X_ERR(" run indexes (");
865 for (j = 0; j < HC_SB_MAX_SM; j++)
866 pr_cont("0x%x%s",
867 fp->sb_running_index[j],
868 (j == HC_SB_MAX_SM - 1) ? ")" : " ");
869
870 BNX2X_ERR(" indexes (");
871 for (j = 0; j < loop; j++)
872 pr_cont("0x%x%s",
873 fp->sb_index_values[j],
874 (j == loop - 1) ? ")" : " ");
875 /* fw sb data */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300876 data_size = CHIP_IS_E1x(bp) ?
877 sizeof(struct hc_status_block_data_e1x) :
878 sizeof(struct hc_status_block_data_e2);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000879 data_size /= sizeof(u32);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300880 sb_data_p = CHIP_IS_E1x(bp) ?
881 (u32 *)&sb_data_e1x :
882 (u32 *)&sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000883 /* copy sb data in here */
884 for (j = 0; j < data_size; j++)
885 *(sb_data_p + j) = REG_RD(bp, BAR_CSTRORM_INTMEM +
886 CSTORM_STATUS_BLOCK_DATA_OFFSET(fp->fw_sb_id) +
887 j * sizeof(u32));
888
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300889 if (!CHIP_IS_E1x(bp)) {
890 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) "
891 "vnic_id(0x%x) same_igu_sb_1b(0x%x) "
892 "state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000893 sb_data_e2.common.p_func.pf_id,
894 sb_data_e2.common.p_func.vf_id,
895 sb_data_e2.common.p_func.vf_valid,
896 sb_data_e2.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300897 sb_data_e2.common.same_igu_sb_1b,
898 sb_data_e2.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000899 } else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300900 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) "
901 "vnic_id(0x%x) same_igu_sb_1b(0x%x) "
902 "state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000903 sb_data_e1x.common.p_func.pf_id,
904 sb_data_e1x.common.p_func.vf_id,
905 sb_data_e1x.common.p_func.vf_valid,
906 sb_data_e1x.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300907 sb_data_e1x.common.same_igu_sb_1b,
908 sb_data_e1x.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000909 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000910
911 /* SB_SMs data */
912 for (j = 0; j < HC_SB_MAX_SM; j++) {
913 pr_cont("SM[%d] __flags (0x%x) "
914 "igu_sb_id (0x%x) igu_seg_id(0x%x) "
915 "time_to_expire (0x%x) "
916 "timer_value(0x%x)\n", j,
917 hc_sm_p[j].__flags,
918 hc_sm_p[j].igu_sb_id,
919 hc_sm_p[j].igu_seg_id,
920 hc_sm_p[j].time_to_expire,
921 hc_sm_p[j].timer_value);
922 }
923
924 /* Indecies data */
925 for (j = 0; j < loop; j++) {
926 pr_cont("INDEX[%d] flags (0x%x) "
927 "timeout (0x%x)\n", j,
928 hc_index_p[j].flags,
929 hc_index_p[j].timeout);
930 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000931 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200932
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000933#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000934 /* Rings */
935 /* Rx */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000936 for_each_rx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000937 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200938
939 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
940 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000941 for (j = start; j != end; j = RX_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200942 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
943 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
944
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000945 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
946 i, j, rx_bd[1], rx_bd[0], sw_bd->skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200947 }
948
Eilon Greenstein3196a882008-08-13 15:58:49 -0700949 start = RX_SGE(fp->rx_sge_prod);
950 end = RX_SGE(fp->last_max_sge);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000951 for (j = start; j != end; j = RX_SGE(j + 1)) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700952 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
953 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
954
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000955 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
956 i, j, rx_sge[1], rx_sge[0], sw_page->page);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700957 }
958
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200959 start = RCQ_BD(fp->rx_comp_cons - 10);
960 end = RCQ_BD(fp->rx_comp_cons + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000961 for (j = start; j != end; j = RCQ_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200962 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
963
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000964 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
965 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200966 }
967 }
968
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000969 /* Tx */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000970 for_each_tx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000971 struct bnx2x_fastpath *fp = &bp->fp[i];
Ariel Elior6383c0b2011-07-14 08:31:57 +0000972 for_each_cos_in_tx_queue(fp, cos) {
973 struct bnx2x_fp_txdata *txdata = &fp->txdata[cos];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000974
Ariel Elior6383c0b2011-07-14 08:31:57 +0000975 start = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) - 10);
976 end = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) + 245);
977 for (j = start; j != end; j = TX_BD(j + 1)) {
978 struct sw_tx_bd *sw_bd =
979 &txdata->tx_buf_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000980
Ariel Elior6383c0b2011-07-14 08:31:57 +0000981 BNX2X_ERR("fp%d: txdata %d, "
982 "packet[%x]=[%p,%x]\n",
983 i, cos, j, sw_bd->skb,
984 sw_bd->first_bd);
985 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000986
Ariel Elior6383c0b2011-07-14 08:31:57 +0000987 start = TX_BD(txdata->tx_bd_cons - 10);
988 end = TX_BD(txdata->tx_bd_cons + 254);
989 for (j = start; j != end; j = TX_BD(j + 1)) {
990 u32 *tx_bd = (u32 *)&txdata->tx_desc_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000991
Ariel Elior6383c0b2011-07-14 08:31:57 +0000992 BNX2X_ERR("fp%d: txdata %d, tx_bd[%x]="
993 "[%x:%x:%x:%x]\n",
994 i, cos, j, tx_bd[0], tx_bd[1],
995 tx_bd[2], tx_bd[3]);
996 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000997 }
998 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000999#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001000 bnx2x_fw_dump(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001001 bnx2x_mc_assert(bp);
1002 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001003}
1004
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001005/*
1006 * FLR Support for E2
1007 *
1008 * bnx2x_pf_flr_clnup() is called during nic_load in the per function HW
1009 * initialization.
1010 */
1011#define FLR_WAIT_USEC 10000 /* 10 miliseconds */
1012#define FLR_WAIT_INTERAVAL 50 /* usec */
1013#define FLR_POLL_CNT (FLR_WAIT_USEC/FLR_WAIT_INTERAVAL) /* 200 */
1014
1015struct pbf_pN_buf_regs {
1016 int pN;
1017 u32 init_crd;
1018 u32 crd;
1019 u32 crd_freed;
1020};
1021
1022struct pbf_pN_cmd_regs {
1023 int pN;
1024 u32 lines_occup;
1025 u32 lines_freed;
1026};
1027
1028static void bnx2x_pbf_pN_buf_flushed(struct bnx2x *bp,
1029 struct pbf_pN_buf_regs *regs,
1030 u32 poll_count)
1031{
1032 u32 init_crd, crd, crd_start, crd_freed, crd_freed_start;
1033 u32 cur_cnt = poll_count;
1034
1035 crd_freed = crd_freed_start = REG_RD(bp, regs->crd_freed);
1036 crd = crd_start = REG_RD(bp, regs->crd);
1037 init_crd = REG_RD(bp, regs->init_crd);
1038
1039 DP(BNX2X_MSG_SP, "INIT CREDIT[%d] : %x\n", regs->pN, init_crd);
1040 DP(BNX2X_MSG_SP, "CREDIT[%d] : s:%x\n", regs->pN, crd);
1041 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: s:%x\n", regs->pN, crd_freed);
1042
1043 while ((crd != init_crd) && ((u32)SUB_S32(crd_freed, crd_freed_start) <
1044 (init_crd - crd_start))) {
1045 if (cur_cnt--) {
1046 udelay(FLR_WAIT_INTERAVAL);
1047 crd = REG_RD(bp, regs->crd);
1048 crd_freed = REG_RD(bp, regs->crd_freed);
1049 } else {
1050 DP(BNX2X_MSG_SP, "PBF tx buffer[%d] timed out\n",
1051 regs->pN);
1052 DP(BNX2X_MSG_SP, "CREDIT[%d] : c:%x\n",
1053 regs->pN, crd);
1054 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: c:%x\n",
1055 regs->pN, crd_freed);
1056 break;
1057 }
1058 }
1059 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF tx buffer[%d]\n",
1060 poll_count-cur_cnt, FLR_WAIT_INTERAVAL, regs->pN);
1061}
1062
1063static void bnx2x_pbf_pN_cmd_flushed(struct bnx2x *bp,
1064 struct pbf_pN_cmd_regs *regs,
1065 u32 poll_count)
1066{
1067 u32 occup, to_free, freed, freed_start;
1068 u32 cur_cnt = poll_count;
1069
1070 occup = to_free = REG_RD(bp, regs->lines_occup);
1071 freed = freed_start = REG_RD(bp, regs->lines_freed);
1072
1073 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n", regs->pN, occup);
1074 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n", regs->pN, freed);
1075
1076 while (occup && ((u32)SUB_S32(freed, freed_start) < to_free)) {
1077 if (cur_cnt--) {
1078 udelay(FLR_WAIT_INTERAVAL);
1079 occup = REG_RD(bp, regs->lines_occup);
1080 freed = REG_RD(bp, regs->lines_freed);
1081 } else {
1082 DP(BNX2X_MSG_SP, "PBF cmd queue[%d] timed out\n",
1083 regs->pN);
1084 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n",
1085 regs->pN, occup);
1086 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n",
1087 regs->pN, freed);
1088 break;
1089 }
1090 }
1091 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF cmd queue[%d]\n",
1092 poll_count-cur_cnt, FLR_WAIT_INTERAVAL, regs->pN);
1093}
1094
1095static inline u32 bnx2x_flr_clnup_reg_poll(struct bnx2x *bp, u32 reg,
1096 u32 expected, u32 poll_count)
1097{
1098 u32 cur_cnt = poll_count;
1099 u32 val;
1100
1101 while ((val = REG_RD(bp, reg)) != expected && cur_cnt--)
1102 udelay(FLR_WAIT_INTERAVAL);
1103
1104 return val;
1105}
1106
1107static inline int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
1108 char *msg, u32 poll_cnt)
1109{
1110 u32 val = bnx2x_flr_clnup_reg_poll(bp, reg, 0, poll_cnt);
1111 if (val != 0) {
1112 BNX2X_ERR("%s usage count=%d\n", msg, val);
1113 return 1;
1114 }
1115 return 0;
1116}
1117
1118static u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp)
1119{
1120 /* adjust polling timeout */
1121 if (CHIP_REV_IS_EMUL(bp))
1122 return FLR_POLL_CNT * 2000;
1123
1124 if (CHIP_REV_IS_FPGA(bp))
1125 return FLR_POLL_CNT * 120;
1126
1127 return FLR_POLL_CNT;
1128}
1129
1130static void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count)
1131{
1132 struct pbf_pN_cmd_regs cmd_regs[] = {
1133 {0, (CHIP_IS_E3B0(bp)) ?
1134 PBF_REG_TQ_OCCUPANCY_Q0 :
1135 PBF_REG_P0_TQ_OCCUPANCY,
1136 (CHIP_IS_E3B0(bp)) ?
1137 PBF_REG_TQ_LINES_FREED_CNT_Q0 :
1138 PBF_REG_P0_TQ_LINES_FREED_CNT},
1139 {1, (CHIP_IS_E3B0(bp)) ?
1140 PBF_REG_TQ_OCCUPANCY_Q1 :
1141 PBF_REG_P1_TQ_OCCUPANCY,
1142 (CHIP_IS_E3B0(bp)) ?
1143 PBF_REG_TQ_LINES_FREED_CNT_Q1 :
1144 PBF_REG_P1_TQ_LINES_FREED_CNT},
1145 {4, (CHIP_IS_E3B0(bp)) ?
1146 PBF_REG_TQ_OCCUPANCY_LB_Q :
1147 PBF_REG_P4_TQ_OCCUPANCY,
1148 (CHIP_IS_E3B0(bp)) ?
1149 PBF_REG_TQ_LINES_FREED_CNT_LB_Q :
1150 PBF_REG_P4_TQ_LINES_FREED_CNT}
1151 };
1152
1153 struct pbf_pN_buf_regs buf_regs[] = {
1154 {0, (CHIP_IS_E3B0(bp)) ?
1155 PBF_REG_INIT_CRD_Q0 :
1156 PBF_REG_P0_INIT_CRD ,
1157 (CHIP_IS_E3B0(bp)) ?
1158 PBF_REG_CREDIT_Q0 :
1159 PBF_REG_P0_CREDIT,
1160 (CHIP_IS_E3B0(bp)) ?
1161 PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 :
1162 PBF_REG_P0_INTERNAL_CRD_FREED_CNT},
1163 {1, (CHIP_IS_E3B0(bp)) ?
1164 PBF_REG_INIT_CRD_Q1 :
1165 PBF_REG_P1_INIT_CRD,
1166 (CHIP_IS_E3B0(bp)) ?
1167 PBF_REG_CREDIT_Q1 :
1168 PBF_REG_P1_CREDIT,
1169 (CHIP_IS_E3B0(bp)) ?
1170 PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 :
1171 PBF_REG_P1_INTERNAL_CRD_FREED_CNT},
1172 {4, (CHIP_IS_E3B0(bp)) ?
1173 PBF_REG_INIT_CRD_LB_Q :
1174 PBF_REG_P4_INIT_CRD,
1175 (CHIP_IS_E3B0(bp)) ?
1176 PBF_REG_CREDIT_LB_Q :
1177 PBF_REG_P4_CREDIT,
1178 (CHIP_IS_E3B0(bp)) ?
1179 PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q :
1180 PBF_REG_P4_INTERNAL_CRD_FREED_CNT},
1181 };
1182
1183 int i;
1184
1185 /* Verify the command queues are flushed P0, P1, P4 */
1186 for (i = 0; i < ARRAY_SIZE(cmd_regs); i++)
1187 bnx2x_pbf_pN_cmd_flushed(bp, &cmd_regs[i], poll_count);
1188
1189
1190 /* Verify the transmission buffers are flushed P0, P1, P4 */
1191 for (i = 0; i < ARRAY_SIZE(buf_regs); i++)
1192 bnx2x_pbf_pN_buf_flushed(bp, &buf_regs[i], poll_count);
1193}
1194
1195#define OP_GEN_PARAM(param) \
1196 (((param) << SDM_OP_GEN_COMP_PARAM_SHIFT) & SDM_OP_GEN_COMP_PARAM)
1197
1198#define OP_GEN_TYPE(type) \
1199 (((type) << SDM_OP_GEN_COMP_TYPE_SHIFT) & SDM_OP_GEN_COMP_TYPE)
1200
1201#define OP_GEN_AGG_VECT(index) \
1202 (((index) << SDM_OP_GEN_AGG_VECT_IDX_SHIFT) & SDM_OP_GEN_AGG_VECT_IDX)
1203
1204
1205static inline int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func,
1206 u32 poll_cnt)
1207{
1208 struct sdm_op_gen op_gen = {0};
1209
1210 u32 comp_addr = BAR_CSTRORM_INTMEM +
1211 CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(clnup_func);
1212 int ret = 0;
1213
1214 if (REG_RD(bp, comp_addr)) {
1215 BNX2X_ERR("Cleanup complete is not 0\n");
1216 return 1;
1217 }
1218
1219 op_gen.command |= OP_GEN_PARAM(XSTORM_AGG_INT_FINAL_CLEANUP_INDEX);
1220 op_gen.command |= OP_GEN_TYPE(XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE);
1221 op_gen.command |= OP_GEN_AGG_VECT(clnup_func);
1222 op_gen.command |= 1 << SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT;
1223
1224 DP(BNX2X_MSG_SP, "FW Final cleanup\n");
1225 REG_WR(bp, XSDM_REG_OPERATION_GEN, op_gen.command);
1226
1227 if (bnx2x_flr_clnup_reg_poll(bp, comp_addr, 1, poll_cnt) != 1) {
1228 BNX2X_ERR("FW final cleanup did not succeed\n");
1229 ret = 1;
1230 }
1231 /* Zero completion for nxt FLR */
1232 REG_WR(bp, comp_addr, 0);
1233
1234 return ret;
1235}
1236
1237static inline u8 bnx2x_is_pcie_pending(struct pci_dev *dev)
1238{
1239 int pos;
1240 u16 status;
1241
Jon Mason77c98e62011-06-27 07:45:12 +00001242 pos = pci_pcie_cap(dev);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001243 if (!pos)
1244 return false;
1245
1246 pci_read_config_word(dev, pos + PCI_EXP_DEVSTA, &status);
1247 return status & PCI_EXP_DEVSTA_TRPND;
1248}
1249
1250/* PF FLR specific routines
1251*/
1252static int bnx2x_poll_hw_usage_counters(struct bnx2x *bp, u32 poll_cnt)
1253{
1254
1255 /* wait for CFC PF usage-counter to zero (includes all the VFs) */
1256 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1257 CFC_REG_NUM_LCIDS_INSIDE_PF,
1258 "CFC PF usage counter timed out",
1259 poll_cnt))
1260 return 1;
1261
1262
1263 /* Wait for DQ PF usage-counter to zero (until DQ cleanup) */
1264 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1265 DORQ_REG_PF_USAGE_CNT,
1266 "DQ PF usage counter timed out",
1267 poll_cnt))
1268 return 1;
1269
1270 /* Wait for QM PF usage-counter to zero (until DQ cleanup) */
1271 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1272 QM_REG_PF_USG_CNT_0 + 4*BP_FUNC(bp),
1273 "QM PF usage counter timed out",
1274 poll_cnt))
1275 return 1;
1276
1277 /* Wait for Timer PF usage-counters to zero (until DQ cleanup) */
1278 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1279 TM_REG_LIN0_VNIC_UC + 4*BP_PORT(bp),
1280 "Timers VNIC usage counter timed out",
1281 poll_cnt))
1282 return 1;
1283 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1284 TM_REG_LIN0_NUM_SCANS + 4*BP_PORT(bp),
1285 "Timers NUM_SCANS usage counter timed out",
1286 poll_cnt))
1287 return 1;
1288
1289 /* Wait DMAE PF usage counter to zero */
1290 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1291 dmae_reg_go_c[INIT_DMAE_C(bp)],
1292 "DMAE dommand register timed out",
1293 poll_cnt))
1294 return 1;
1295
1296 return 0;
1297}
1298
1299static void bnx2x_hw_enable_status(struct bnx2x *bp)
1300{
1301 u32 val;
1302
1303 val = REG_RD(bp, CFC_REG_WEAK_ENABLE_PF);
1304 DP(BNX2X_MSG_SP, "CFC_REG_WEAK_ENABLE_PF is 0x%x\n", val);
1305
1306 val = REG_RD(bp, PBF_REG_DISABLE_PF);
1307 DP(BNX2X_MSG_SP, "PBF_REG_DISABLE_PF is 0x%x\n", val);
1308
1309 val = REG_RD(bp, IGU_REG_PCI_PF_MSI_EN);
1310 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSI_EN is 0x%x\n", val);
1311
1312 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_EN);
1313 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_EN is 0x%x\n", val);
1314
1315 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_FUNC_MASK);
1316 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_FUNC_MASK is 0x%x\n", val);
1317
1318 val = REG_RD(bp, PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR);
1319 DP(BNX2X_MSG_SP, "PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR is 0x%x\n", val);
1320
1321 val = REG_RD(bp, PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR);
1322 DP(BNX2X_MSG_SP, "PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR is 0x%x\n", val);
1323
1324 val = REG_RD(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
1325 DP(BNX2X_MSG_SP, "PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER is 0x%x\n",
1326 val);
1327}
1328
1329static int bnx2x_pf_flr_clnup(struct bnx2x *bp)
1330{
1331 u32 poll_cnt = bnx2x_flr_clnup_poll_count(bp);
1332
1333 DP(BNX2X_MSG_SP, "Cleanup after FLR PF[%d]\n", BP_ABS_FUNC(bp));
1334
1335 /* Re-enable PF target read access */
1336 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
1337
1338 /* Poll HW usage counters */
1339 if (bnx2x_poll_hw_usage_counters(bp, poll_cnt))
1340 return -EBUSY;
1341
1342 /* Zero the igu 'trailing edge' and 'leading edge' */
1343
1344 /* Send the FW cleanup command */
1345 if (bnx2x_send_final_clnup(bp, (u8)BP_FUNC(bp), poll_cnt))
1346 return -EBUSY;
1347
1348 /* ATC cleanup */
1349
1350 /* Verify TX hw is flushed */
1351 bnx2x_tx_hw_flushed(bp, poll_cnt);
1352
1353 /* Wait 100ms (not adjusted according to platform) */
1354 msleep(100);
1355
1356 /* Verify no pending pci transactions */
1357 if (bnx2x_is_pcie_pending(bp->pdev))
1358 BNX2X_ERR("PCIE Transactions still pending\n");
1359
1360 /* Debug */
1361 bnx2x_hw_enable_status(bp);
1362
1363 /*
1364 * Master enable - Due to WB DMAE writes performed before this
1365 * register is re-initialized as part of the regular function init
1366 */
1367 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
1368
1369 return 0;
1370}
1371
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001372static void bnx2x_hc_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001373{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001374 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001375 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1376 u32 val = REG_RD(bp, addr);
1377 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001378 int msi = (bp->flags & USING_MSI_FLAG) ? 1 : 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001379
1380 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001381 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1382 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001383 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1384 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eilon Greenstein8badd272009-02-12 08:36:15 +00001385 } else if (msi) {
1386 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
1387 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1388 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1389 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001390 } else {
1391 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001392 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001393 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1394 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001395
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001396 if (!CHIP_IS_E1(bp)) {
1397 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x)\n",
1398 val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001399
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001400 REG_WR(bp, addr, val);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001401
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001402 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
1403 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001404 }
1405
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001406 if (CHIP_IS_E1(bp))
1407 REG_WR(bp, HC_REG_INT_MASK + port*4, 0x1FFFF);
1408
Eilon Greenstein8badd272009-02-12 08:36:15 +00001409 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x) mode %s\n",
1410 val, port, addr, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001411
1412 REG_WR(bp, addr, val);
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001413 /*
1414 * Ensure that HC_CONFIG is written before leading/trailing edge config
1415 */
1416 mmiowb();
1417 barrier();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001418
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001419 if (!CHIP_IS_E1(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001420 /* init leading/trailing edge */
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001421 if (IS_MF(bp)) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001422 val = (0xee0f | (1 << (BP_E1HVN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001423 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001424 /* enable nig and gpio3 attention */
1425 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001426 } else
1427 val = 0xffff;
1428
1429 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
1430 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
1431 }
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001432
1433 /* Make sure that interrupts are indeed enabled from here on */
1434 mmiowb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001435}
1436
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001437static void bnx2x_igu_int_enable(struct bnx2x *bp)
1438{
1439 u32 val;
1440 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
1441 int msi = (bp->flags & USING_MSI_FLAG) ? 1 : 0;
1442
1443 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1444
1445 if (msix) {
1446 val &= ~(IGU_PF_CONF_INT_LINE_EN |
1447 IGU_PF_CONF_SINGLE_ISR_EN);
1448 val |= (IGU_PF_CONF_FUNC_EN |
1449 IGU_PF_CONF_MSI_MSIX_EN |
1450 IGU_PF_CONF_ATTN_BIT_EN);
1451 } else if (msi) {
1452 val &= ~IGU_PF_CONF_INT_LINE_EN;
1453 val |= (IGU_PF_CONF_FUNC_EN |
1454 IGU_PF_CONF_MSI_MSIX_EN |
1455 IGU_PF_CONF_ATTN_BIT_EN |
1456 IGU_PF_CONF_SINGLE_ISR_EN);
1457 } else {
1458 val &= ~IGU_PF_CONF_MSI_MSIX_EN;
1459 val |= (IGU_PF_CONF_FUNC_EN |
1460 IGU_PF_CONF_INT_LINE_EN |
1461 IGU_PF_CONF_ATTN_BIT_EN |
1462 IGU_PF_CONF_SINGLE_ISR_EN);
1463 }
1464
1465 DP(NETIF_MSG_INTR, "write 0x%x to IGU mode %s\n",
1466 val, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
1467
1468 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1469
1470 barrier();
1471
1472 /* init leading/trailing edge */
1473 if (IS_MF(bp)) {
1474 val = (0xee0f | (1 << (BP_E1HVN(bp) + 4)));
1475 if (bp->port.pmf)
1476 /* enable nig and gpio3 attention */
1477 val |= 0x1100;
1478 } else
1479 val = 0xffff;
1480
1481 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
1482 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
1483
1484 /* Make sure that interrupts are indeed enabled from here on */
1485 mmiowb();
1486}
1487
1488void bnx2x_int_enable(struct bnx2x *bp)
1489{
1490 if (bp->common.int_block == INT_BLOCK_HC)
1491 bnx2x_hc_int_enable(bp);
1492 else
1493 bnx2x_igu_int_enable(bp);
1494}
1495
1496static void bnx2x_hc_int_disable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001497{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001498 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001499 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1500 u32 val = REG_RD(bp, addr);
1501
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001502 /*
1503 * in E1 we must use only PCI configuration space to disable
1504 * MSI/MSIX capablility
1505 * It's forbitten to disable IGU_PF_CONF_MSI_MSIX_EN in HC block
1506 */
1507 if (CHIP_IS_E1(bp)) {
1508 /* Since IGU_PF_CONF_MSI_MSIX_EN still always on
1509 * Use mask register to prevent from HC sending interrupts
1510 * after we exit the function
1511 */
1512 REG_WR(bp, HC_REG_INT_MASK + port*4, 0);
1513
1514 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1515 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1516 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
1517 } else
1518 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1519 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1520 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1521 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001522
1523 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x)\n",
1524 val, port, addr);
1525
Eilon Greenstein8badd272009-02-12 08:36:15 +00001526 /* flush all outstanding writes */
1527 mmiowb();
1528
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001529 REG_WR(bp, addr, val);
1530 if (REG_RD(bp, addr) != val)
1531 BNX2X_ERR("BUG! proper val not read from IGU!\n");
1532}
1533
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001534static void bnx2x_igu_int_disable(struct bnx2x *bp)
1535{
1536 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1537
1538 val &= ~(IGU_PF_CONF_MSI_MSIX_EN |
1539 IGU_PF_CONF_INT_LINE_EN |
1540 IGU_PF_CONF_ATTN_BIT_EN);
1541
1542 DP(NETIF_MSG_INTR, "write %x to IGU\n", val);
1543
1544 /* flush all outstanding writes */
1545 mmiowb();
1546
1547 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1548 if (REG_RD(bp, IGU_REG_PF_CONFIGURATION) != val)
1549 BNX2X_ERR("BUG! proper val not read from IGU!\n");
1550}
1551
Ariel Elior6383c0b2011-07-14 08:31:57 +00001552void bnx2x_int_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001553{
1554 if (bp->common.int_block == INT_BLOCK_HC)
1555 bnx2x_hc_int_disable(bp);
1556 else
1557 bnx2x_igu_int_disable(bp);
1558}
1559
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001560void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001561{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001562 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001563 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001564
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07001565 if (disable_hw)
1566 /* prevent the HW from sending interrupts */
1567 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001568
1569 /* make sure all ISRs are done */
1570 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001571 synchronize_irq(bp->msix_table[0].vector);
1572 offset = 1;
Michael Chan37b091b2009-10-10 13:46:55 +00001573#ifdef BCM_CNIC
1574 offset++;
1575#endif
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001576 for_each_eth_queue(bp, i)
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001577 synchronize_irq(bp->msix_table[offset++].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001578 } else
1579 synchronize_irq(bp->pdev->irq);
1580
1581 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001582 cancel_delayed_work(&bp->sp_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00001583 cancel_delayed_work(&bp->period_task);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001584 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001585}
1586
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001587/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001588
1589/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001590 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001591 */
1592
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001593/* Return true if succeeded to acquire the lock */
1594static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
1595{
1596 u32 lock_status;
1597 u32 resource_bit = (1 << resource);
1598 int func = BP_FUNC(bp);
1599 u32 hw_lock_control_reg;
1600
1601 DP(NETIF_MSG_HW, "Trying to take a lock on resource %d\n", resource);
1602
1603 /* Validating that the resource is within range */
1604 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1605 DP(NETIF_MSG_HW,
1606 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1607 resource, HW_LOCK_MAX_RESOURCE_VALUE);
Eric Dumazet0fdf4d02010-08-26 22:03:53 -07001608 return false;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001609 }
1610
1611 if (func <= 5)
1612 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1613 else
1614 hw_lock_control_reg =
1615 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1616
1617 /* Try to acquire the lock */
1618 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1619 lock_status = REG_RD(bp, hw_lock_control_reg);
1620 if (lock_status & resource_bit)
1621 return true;
1622
1623 DP(NETIF_MSG_HW, "Failed to get a lock on resource %d\n", resource);
1624 return false;
1625}
1626
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001627/**
1628 * bnx2x_get_leader_lock_resource - get the recovery leader resource id
1629 *
1630 * @bp: driver handle
1631 *
1632 * Returns the recovery leader resource id according to the engine this function
1633 * belongs to. Currently only only 2 engines is supported.
1634 */
1635static inline int bnx2x_get_leader_lock_resource(struct bnx2x *bp)
1636{
1637 if (BP_PATH(bp))
1638 return HW_LOCK_RESOURCE_RECOVERY_LEADER_1;
1639 else
1640 return HW_LOCK_RESOURCE_RECOVERY_LEADER_0;
1641}
1642
1643/**
1644 * bnx2x_trylock_leader_lock- try to aquire a leader lock.
1645 *
1646 * @bp: driver handle
1647 *
1648 * Tries to aquire a leader lock for cuurent engine.
1649 */
1650static inline bool bnx2x_trylock_leader_lock(struct bnx2x *bp)
1651{
1652 return bnx2x_trylock_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1653}
1654
Michael Chan993ac7b2009-10-10 13:46:56 +00001655#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001656static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err);
Michael Chan993ac7b2009-10-10 13:46:56 +00001657#endif
Eilon Greenstein3196a882008-08-13 15:58:49 -07001658
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001659void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001660{
1661 struct bnx2x *bp = fp->bp;
1662 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1663 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001664 enum bnx2x_queue_cmd drv_cmd = BNX2X_Q_CMD_MAX;
1665 struct bnx2x_queue_sp_obj *q_obj = &fp->q_obj;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001666
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001667 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001668 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001669 fp->index, cid, command, bp->state,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001670 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001671
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001672 switch (command) {
1673 case (RAMROD_CMD_ID_ETH_CLIENT_UPDATE):
1674 DP(NETIF_MSG_IFUP, "got UPDATE ramrod. CID %d\n", cid);
1675 drv_cmd = BNX2X_Q_CMD_UPDATE;
1676 break;
1677 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001678 DP(NETIF_MSG_IFUP, "got MULTI[%d] setup ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001679 drv_cmd = BNX2X_Q_CMD_SETUP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001680 break;
1681
Ariel Elior6383c0b2011-07-14 08:31:57 +00001682 case (RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP):
1683 DP(NETIF_MSG_IFUP, "got MULTI[%d] tx-only setup ramrod\n", cid);
1684 drv_cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
1685 break;
1686
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001687 case (RAMROD_CMD_ID_ETH_HALT):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001688 DP(NETIF_MSG_IFDOWN, "got MULTI[%d] halt ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001689 drv_cmd = BNX2X_Q_CMD_HALT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001690 break;
1691
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001692 case (RAMROD_CMD_ID_ETH_TERMINATE):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001693 DP(NETIF_MSG_IFDOWN, "got MULTI[%d] teminate ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001694 drv_cmd = BNX2X_Q_CMD_TERMINATE;
1695 break;
1696
1697 case (RAMROD_CMD_ID_ETH_EMPTY):
1698 DP(NETIF_MSG_IFDOWN, "got MULTI[%d] empty ramrod\n", cid);
1699 drv_cmd = BNX2X_Q_CMD_EMPTY;
Eliezer Tamir49d66772008-02-28 11:53:13 -08001700 break;
1701
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001702 default:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001703 BNX2X_ERR("unexpected MC reply (%d) on fp[%d]\n",
1704 command, fp->index);
1705 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001706 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001707
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001708 if ((drv_cmd != BNX2X_Q_CMD_MAX) &&
1709 q_obj->complete_cmd(bp, q_obj, drv_cmd))
1710 /* q_obj->complete_cmd() failure means that this was
1711 * an unexpected completion.
1712 *
1713 * In this case we don't want to increase the bp->spq_left
1714 * because apparently we haven't sent this command the first
1715 * place.
1716 */
1717#ifdef BNX2X_STOP_ON_ERROR
1718 bnx2x_panic();
1719#else
1720 return;
1721#endif
1722
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00001723 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001724 atomic_inc(&bp->cq_spq_left);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001725 /* push the change in bp->spq_left and towards the memory */
1726 smp_mb__after_atomic_inc();
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001727
1728 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001729}
1730
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001731void bnx2x_update_rx_prod(struct bnx2x *bp, struct bnx2x_fastpath *fp,
1732 u16 bd_prod, u16 rx_comp_prod, u16 rx_sge_prod)
1733{
1734 u32 start = BAR_USTRORM_INTMEM + fp->ustorm_rx_prods_offset;
1735
1736 bnx2x_update_rx_prod_gen(bp, fp, bd_prod, rx_comp_prod, rx_sge_prod,
1737 start);
1738}
1739
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001740irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001741{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001742 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001743 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001744 u16 mask;
Eilon Greensteinca003922009-08-12 22:53:28 -07001745 int i;
Ariel Elior6383c0b2011-07-14 08:31:57 +00001746 u8 cos;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001747
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001748 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001749 if (unlikely(status == 0)) {
1750 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1751 return IRQ_NONE;
1752 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001753 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001754
Eilon Greenstein3196a882008-08-13 15:58:49 -07001755#ifdef BNX2X_STOP_ON_ERROR
1756 if (unlikely(bp->panic))
1757 return IRQ_HANDLED;
1758#endif
1759
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001760 for_each_eth_queue(bp, i) {
Eilon Greensteinca003922009-08-12 22:53:28 -07001761 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001762
Ariel Elior6383c0b2011-07-14 08:31:57 +00001763 mask = 0x2 << (fp->index + CNIC_PRESENT);
Eilon Greensteinca003922009-08-12 22:53:28 -07001764 if (status & mask) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001765 /* Handle Rx or Tx according to SB id */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001766 prefetch(fp->rx_cons_sb);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001767 for_each_cos_in_tx_queue(fp, cos)
1768 prefetch(fp->txdata[cos].tx_cons_sb);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001769 prefetch(&fp->sb_running_index[SM_RX_ID]);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001770 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eilon Greensteinca003922009-08-12 22:53:28 -07001771 status &= ~mask;
1772 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001773 }
1774
Michael Chan993ac7b2009-10-10 13:46:56 +00001775#ifdef BCM_CNIC
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001776 mask = 0x2;
Michael Chan993ac7b2009-10-10 13:46:56 +00001777 if (status & (mask | 0x1)) {
1778 struct cnic_ops *c_ops = NULL;
1779
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001780 if (likely(bp->state == BNX2X_STATE_OPEN)) {
1781 rcu_read_lock();
1782 c_ops = rcu_dereference(bp->cnic_ops);
1783 if (c_ops)
1784 c_ops->cnic_handler(bp->cnic_data, NULL);
1785 rcu_read_unlock();
1786 }
Michael Chan993ac7b2009-10-10 13:46:56 +00001787
1788 status &= ~mask;
1789 }
1790#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001791
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001792 if (unlikely(status & 0x1)) {
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001793 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001794
1795 status &= ~0x1;
1796 if (!status)
1797 return IRQ_HANDLED;
1798 }
1799
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001800 if (unlikely(status))
1801 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001802 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001803
1804 return IRQ_HANDLED;
1805}
1806
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001807/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001808
1809/*
1810 * General service functions
1811 */
1812
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001813int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001814{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001815 u32 lock_status;
1816 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001817 int func = BP_FUNC(bp);
1818 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001819 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001820
1821 /* Validating that the resource is within range */
1822 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1823 DP(NETIF_MSG_HW,
1824 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1825 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1826 return -EINVAL;
1827 }
1828
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001829 if (func <= 5) {
1830 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1831 } else {
1832 hw_lock_control_reg =
1833 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1834 }
1835
Eliezer Tamirf1410642008-02-28 11:51:50 -08001836 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001837 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001838 if (lock_status & resource_bit) {
1839 DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n",
1840 lock_status, resource_bit);
1841 return -EEXIST;
1842 }
1843
Eilon Greenstein46230476b2008-08-25 15:23:30 -07001844 /* Try for 5 second every 5ms */
1845 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08001846 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001847 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1848 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001849 if (lock_status & resource_bit)
1850 return 0;
1851
1852 msleep(5);
1853 }
1854 DP(NETIF_MSG_HW, "Timeout\n");
1855 return -EAGAIN;
1856}
1857
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001858int bnx2x_release_leader_lock(struct bnx2x *bp)
1859{
1860 return bnx2x_release_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1861}
1862
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001863int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001864{
1865 u32 lock_status;
1866 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001867 int func = BP_FUNC(bp);
1868 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001869
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001870 DP(NETIF_MSG_HW, "Releasing a lock on resource %d\n", resource);
1871
Eliezer Tamirf1410642008-02-28 11:51:50 -08001872 /* Validating that the resource is within range */
1873 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1874 DP(NETIF_MSG_HW,
1875 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1876 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1877 return -EINVAL;
1878 }
1879
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001880 if (func <= 5) {
1881 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1882 } else {
1883 hw_lock_control_reg =
1884 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1885 }
1886
Eliezer Tamirf1410642008-02-28 11:51:50 -08001887 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001888 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001889 if (!(lock_status & resource_bit)) {
1890 DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n",
1891 lock_status, resource_bit);
1892 return -EFAULT;
1893 }
1894
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001895 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001896 return 0;
1897}
1898
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001899
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001900int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
1901{
1902 /* The GPIO should be swapped if swap register is set and active */
1903 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1904 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
1905 int gpio_shift = gpio_num +
1906 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1907 u32 gpio_mask = (1 << gpio_shift);
1908 u32 gpio_reg;
1909 int value;
1910
1911 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1912 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1913 return -EINVAL;
1914 }
1915
1916 /* read GPIO value */
1917 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
1918
1919 /* get the requested pin value */
1920 if ((gpio_reg & gpio_mask) == gpio_mask)
1921 value = 1;
1922 else
1923 value = 0;
1924
1925 DP(NETIF_MSG_LINK, "pin %d value 0x%x\n", gpio_num, value);
1926
1927 return value;
1928}
1929
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001930int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001931{
1932 /* The GPIO should be swapped if swap register is set and active */
1933 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001934 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001935 int gpio_shift = gpio_num +
1936 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1937 u32 gpio_mask = (1 << gpio_shift);
1938 u32 gpio_reg;
1939
1940 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1941 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1942 return -EINVAL;
1943 }
1944
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001945 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001946 /* read GPIO and mask except the float bits */
1947 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
1948
1949 switch (mode) {
1950 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
1951 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output low\n",
1952 gpio_num, gpio_shift);
1953 /* clear FLOAT and set CLR */
1954 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1955 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
1956 break;
1957
1958 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
1959 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output high\n",
1960 gpio_num, gpio_shift);
1961 /* clear FLOAT and set SET */
1962 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1963 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
1964 break;
1965
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001966 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Eliezer Tamirf1410642008-02-28 11:51:50 -08001967 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> input\n",
1968 gpio_num, gpio_shift);
1969 /* set FLOAT */
1970 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1971 break;
1972
1973 default:
1974 break;
1975 }
1976
1977 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001978 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001979
1980 return 0;
1981}
1982
Yaniv Rosner0d40f0d2011-06-14 01:34:27 +00001983int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode)
1984{
1985 u32 gpio_reg = 0;
1986 int rc = 0;
1987
1988 /* Any port swapping should be handled by caller. */
1989
1990 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
1991 /* read GPIO and mask except the float bits */
1992 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
1993 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_FLOAT_POS);
1994 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_CLR_POS);
1995 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_SET_POS);
1996
1997 switch (mode) {
1998 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
1999 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output low\n", pins);
2000 /* set CLR */
2001 gpio_reg |= (pins << MISC_REGISTERS_GPIO_CLR_POS);
2002 break;
2003
2004 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
2005 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output high\n", pins);
2006 /* set SET */
2007 gpio_reg |= (pins << MISC_REGISTERS_GPIO_SET_POS);
2008 break;
2009
2010 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
2011 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> input\n", pins);
2012 /* set FLOAT */
2013 gpio_reg |= (pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2014 break;
2015
2016 default:
2017 BNX2X_ERR("Invalid GPIO mode assignment %d\n", mode);
2018 rc = -EINVAL;
2019 break;
2020 }
2021
2022 if (rc == 0)
2023 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
2024
2025 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2026
2027 return rc;
2028}
2029
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002030int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
2031{
2032 /* The GPIO should be swapped if swap register is set and active */
2033 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2034 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2035 int gpio_shift = gpio_num +
2036 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2037 u32 gpio_mask = (1 << gpio_shift);
2038 u32 gpio_reg;
2039
2040 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2041 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2042 return -EINVAL;
2043 }
2044
2045 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2046 /* read GPIO int */
2047 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
2048
2049 switch (mode) {
2050 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
2051 DP(NETIF_MSG_LINK, "Clear GPIO INT %d (shift %d) -> "
2052 "output low\n", gpio_num, gpio_shift);
2053 /* clear SET and set CLR */
2054 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2055 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2056 break;
2057
2058 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
2059 DP(NETIF_MSG_LINK, "Set GPIO INT %d (shift %d) -> "
2060 "output high\n", gpio_num, gpio_shift);
2061 /* clear CLR and set SET */
2062 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2063 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2064 break;
2065
2066 default:
2067 break;
2068 }
2069
2070 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
2071 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2072
2073 return 0;
2074}
2075
Eliezer Tamirf1410642008-02-28 11:51:50 -08002076static int bnx2x_set_spio(struct bnx2x *bp, int spio_num, u32 mode)
2077{
2078 u32 spio_mask = (1 << spio_num);
2079 u32 spio_reg;
2080
2081 if ((spio_num < MISC_REGISTERS_SPIO_4) ||
2082 (spio_num > MISC_REGISTERS_SPIO_7)) {
2083 BNX2X_ERR("Invalid SPIO %d\n", spio_num);
2084 return -EINVAL;
2085 }
2086
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002087 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002088 /* read SPIO and mask except the float bits */
2089 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_REGISTERS_SPIO_FLOAT);
2090
2091 switch (mode) {
Eilon Greenstein6378c022008-08-13 15:59:25 -07002092 case MISC_REGISTERS_SPIO_OUTPUT_LOW:
Eliezer Tamirf1410642008-02-28 11:51:50 -08002093 DP(NETIF_MSG_LINK, "Set SPIO %d -> output low\n", spio_num);
2094 /* clear FLOAT and set CLR */
2095 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2096 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_CLR_POS);
2097 break;
2098
Eilon Greenstein6378c022008-08-13 15:59:25 -07002099 case MISC_REGISTERS_SPIO_OUTPUT_HIGH:
Eliezer Tamirf1410642008-02-28 11:51:50 -08002100 DP(NETIF_MSG_LINK, "Set SPIO %d -> output high\n", spio_num);
2101 /* clear FLOAT and set SET */
2102 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2103 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_SET_POS);
2104 break;
2105
2106 case MISC_REGISTERS_SPIO_INPUT_HI_Z:
2107 DP(NETIF_MSG_LINK, "Set SPIO %d -> input\n", spio_num);
2108 /* set FLOAT */
2109 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2110 break;
2111
2112 default:
2113 break;
2114 }
2115
2116 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002117 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002118
2119 return 0;
2120}
2121
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002122void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002123{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002124 u8 cfg_idx = bnx2x_get_link_cfg_idx(bp);
Eilon Greensteinad33ea32009-01-14 21:24:57 -08002125 switch (bp->link_vars.ieee_fc &
2126 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002127 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002128 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002129 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002130 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002131
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002132 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002133 bp->port.advertising[cfg_idx] |= (ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002134 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002135 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002136
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002137 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002138 bp->port.advertising[cfg_idx] |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002139 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002140
Eliezer Tamirf1410642008-02-28 11:51:50 -08002141 default:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002142 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002143 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002144 break;
2145 }
2146}
2147
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002148u8 bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002149{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002150 if (!BP_NOMCP(bp)) {
2151 u8 rc;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002152 int cfx_idx = bnx2x_get_link_cfg_idx(bp);
2153 u16 req_line_speed = bp->link_params.req_line_speed[cfx_idx];
Eilon Greenstein19680c42008-08-13 15:47:33 -07002154 /* Initialize link parameters structure variables */
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002155 /* It is recommended to turn off RX FC for jumbo frames
2156 for better performance */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002157 if ((CHIP_IS_E1x(bp)) && (bp->dev->mtu > 5000))
David S. Millerc0700f92008-12-16 23:53:20 -08002158 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002159 else
David S. Millerc0700f92008-12-16 23:53:20 -08002160 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002161
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002162 bnx2x_acquire_phy_lock(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002163
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002164 if (load_mode == LOAD_DIAG) {
Yaniv Rosnerde6eae12010-09-07 11:41:13 +00002165 bp->link_params.loopback_mode = LOOPBACK_XGXS;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002166 bp->link_params.req_line_speed[cfx_idx] = SPEED_10000;
2167 }
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002168
Eilon Greenstein19680c42008-08-13 15:47:33 -07002169 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002170
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002171 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002172
Eilon Greenstein3c96c682009-01-14 21:25:31 -08002173 bnx2x_calc_fc_adv(bp);
2174
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002175 if (CHIP_REV_IS_SLOW(bp) && bp->link_vars.link_up) {
2176 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002177 bnx2x_link_report(bp);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002178 } else
2179 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002180 bp->link_params.req_line_speed[cfx_idx] = req_line_speed;
Eilon Greenstein19680c42008-08-13 15:47:33 -07002181 return rc;
2182 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00002183 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
Eilon Greenstein19680c42008-08-13 15:47:33 -07002184 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002185}
2186
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002187void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002188{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002189 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002190 bnx2x_acquire_phy_lock(bp);
Yaniv Rosner54c2fb72010-09-01 09:51:23 +00002191 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002192 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002193 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002194
Eilon Greenstein19680c42008-08-13 15:47:33 -07002195 bnx2x_calc_fc_adv(bp);
2196 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002197 BNX2X_ERR("Bootcode is missing - can not set link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002198}
2199
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002200static void bnx2x__link_reset(struct bnx2x *bp)
2201{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002202 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002203 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +00002204 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002205 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002206 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002207 BNX2X_ERR("Bootcode is missing - can not reset link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002208}
2209
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002210u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002211{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002212 u8 rc = 0;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002213
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002214 if (!BP_NOMCP(bp)) {
2215 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002216 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars,
2217 is_serdes);
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002218 bnx2x_release_phy_lock(bp);
2219 } else
2220 BNX2X_ERR("Bootcode is missing - can not test link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002221
2222 return rc;
2223}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002224
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002225static void bnx2x_init_port_minmax(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002226{
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002227 u32 r_param = bp->link_vars.line_speed / 8;
2228 u32 fair_periodic_timeout_usec;
2229 u32 t_fair;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002230
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002231 memset(&(bp->cmng.rs_vars), 0,
2232 sizeof(struct rate_shaping_vars_per_port));
2233 memset(&(bp->cmng.fair_vars), 0, sizeof(struct fairness_vars_per_port));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002234
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002235 /* 100 usec in SDM ticks = 25 since each tick is 4 usec */
2236 bp->cmng.rs_vars.rs_periodic_timeout = RS_PERIODIC_TIMEOUT_USEC / 4;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002237
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002238 /* this is the threshold below which no timer arming will occur
2239 1.25 coefficient is for the threshold to be a little bigger
2240 than the real time, to compensate for timer in-accuracy */
2241 bp->cmng.rs_vars.rs_threshold =
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002242 (RS_PERIODIC_TIMEOUT_USEC * r_param * 5) / 4;
2243
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002244 /* resolution of fairness timer */
2245 fair_periodic_timeout_usec = QM_ARB_BYTES / r_param;
2246 /* for 10G it is 1000usec. for 1G it is 10000usec. */
2247 t_fair = T_FAIR_COEF / bp->link_vars.line_speed;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002248
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002249 /* this is the threshold below which we won't arm the timer anymore */
2250 bp->cmng.fair_vars.fair_threshold = QM_ARB_BYTES;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002251
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002252 /* we multiply by 1e3/8 to get bytes/msec.
2253 We don't want the credits to pass a credit
2254 of the t_fair*FAIR_MEM (algorithm resolution) */
2255 bp->cmng.fair_vars.upper_bound = r_param * t_fair * FAIR_MEM;
2256 /* since each tick is 4 usec */
2257 bp->cmng.fair_vars.fairness_timeout = fair_periodic_timeout_usec / 4;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002258}
2259
Eilon Greenstein2691d512009-08-12 08:22:08 +00002260/* Calculates the sum of vn_min_rates.
2261 It's needed for further normalizing of the min_rates.
2262 Returns:
2263 sum of vn_min_rates.
2264 or
2265 0 - if all the min_rates are 0.
2266 In the later case fainess algorithm should be deactivated.
2267 If not all min_rates are zero then those that are zeroes will be set to 1.
2268 */
2269static void bnx2x_calc_vn_weight_sum(struct bnx2x *bp)
2270{
2271 int all_zero = 1;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002272 int vn;
2273
2274 bp->vn_weight_sum = 0;
2275 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002276 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein2691d512009-08-12 08:22:08 +00002277 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2278 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
2279
2280 /* Skip hidden vns */
2281 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
2282 continue;
2283
2284 /* If min rate is zero - set it to 1 */
2285 if (!vn_min_rate)
2286 vn_min_rate = DEF_MIN_RATE;
2287 else
2288 all_zero = 0;
2289
2290 bp->vn_weight_sum += vn_min_rate;
2291 }
2292
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002293 /* if ETS or all min rates are zeros - disable fairness */
2294 if (BNX2X_IS_ETS_ENABLED(bp)) {
2295 bp->cmng.flags.cmng_enables &=
2296 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2297 DP(NETIF_MSG_IFUP, "Fairness will be disabled due to ETS\n");
2298 } else if (all_zero) {
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002299 bp->cmng.flags.cmng_enables &=
2300 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2301 DP(NETIF_MSG_IFUP, "All MIN values are zeroes"
2302 " fairness will be disabled\n");
2303 } else
2304 bp->cmng.flags.cmng_enables |=
2305 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002306}
2307
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002308static void bnx2x_init_vn_minmax(struct bnx2x *bp, int vn)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002309{
2310 struct rate_shaping_vars_per_vn m_rs_vn;
2311 struct fairness_vars_per_vn m_fair_vn;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002312 u32 vn_cfg = bp->mf_config[vn];
2313 int func = 2*vn + BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002314 u16 vn_min_rate, vn_max_rate;
2315 int i;
2316
2317 /* If function is hidden - set min and max to zeroes */
2318 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE) {
2319 vn_min_rate = 0;
2320 vn_max_rate = 0;
2321
2322 } else {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002323 u32 maxCfg = bnx2x_extract_max_cfg(bp, vn_cfg);
2324
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002325 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2326 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002327 /* If fairness is enabled (not all min rates are zeroes) and
2328 if current min rate is zero - set it to 1.
2329 This is a requirement of the algorithm. */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002330 if (bp->vn_weight_sum && (vn_min_rate == 0))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002331 vn_min_rate = DEF_MIN_RATE;
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002332
2333 if (IS_MF_SI(bp))
2334 /* maxCfg in percents of linkspeed */
2335 vn_max_rate = (bp->link_vars.line_speed * maxCfg) / 100;
2336 else
2337 /* maxCfg is absolute in 100Mb units */
2338 vn_max_rate = maxCfg * 100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002339 }
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002340
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002341 DP(NETIF_MSG_IFUP,
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002342 "func %d: vn_min_rate %d vn_max_rate %d vn_weight_sum %d\n",
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002343 func, vn_min_rate, vn_max_rate, bp->vn_weight_sum);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002344
2345 memset(&m_rs_vn, 0, sizeof(struct rate_shaping_vars_per_vn));
2346 memset(&m_fair_vn, 0, sizeof(struct fairness_vars_per_vn));
2347
2348 /* global vn counter - maximal Mbps for this vn */
2349 m_rs_vn.vn_counter.rate = vn_max_rate;
2350
2351 /* quota - number of bytes transmitted in this period */
2352 m_rs_vn.vn_counter.quota =
2353 (vn_max_rate * RS_PERIODIC_TIMEOUT_USEC) / 8;
2354
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002355 if (bp->vn_weight_sum) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002356 /* credit for each period of the fairness algorithm:
2357 number of bytes in T_FAIR (the vn share the port rate).
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002358 vn_weight_sum should not be larger than 10000, thus
2359 T_FAIR_COEF / (8 * vn_weight_sum) will always be greater
2360 than zero */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002361 m_fair_vn.vn_credit_delta =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002362 max_t(u32, (vn_min_rate * (T_FAIR_COEF /
2363 (8 * bp->vn_weight_sum))),
Dmitry Kravkovff80ee02011-02-28 03:37:11 +00002364 (bp->cmng.fair_vars.fair_threshold +
2365 MIN_ABOVE_THRESH));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002366 DP(NETIF_MSG_IFUP, "m_fair_vn.vn_credit_delta %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002367 m_fair_vn.vn_credit_delta);
2368 }
2369
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002370 /* Store it to internal memory */
2371 for (i = 0; i < sizeof(struct rate_shaping_vars_per_vn)/4; i++)
2372 REG_WR(bp, BAR_XSTRORM_INTMEM +
2373 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func) + i * 4,
2374 ((u32 *)(&m_rs_vn))[i]);
2375
2376 for (i = 0; i < sizeof(struct fairness_vars_per_vn)/4; i++)
2377 REG_WR(bp, BAR_XSTRORM_INTMEM +
2378 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func) + i * 4,
2379 ((u32 *)(&m_fair_vn))[i]);
2380}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002381
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002382static int bnx2x_get_cmng_fns_mode(struct bnx2x *bp)
2383{
2384 if (CHIP_REV_IS_SLOW(bp))
2385 return CMNG_FNS_NONE;
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00002386 if (IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002387 return CMNG_FNS_MINMAX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002388
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002389 return CMNG_FNS_NONE;
2390}
2391
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002392void bnx2x_read_mf_cfg(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002393{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002394 int vn, n = (CHIP_MODE_IS_4_PORT(bp) ? 2 : 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002395
2396 if (BP_NOMCP(bp))
2397 return; /* what should be the default bvalue in this case */
2398
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002399 /* For 2 port configuration the absolute function number formula
2400 * is:
2401 * abs_func = 2 * vn + BP_PORT + BP_PATH
2402 *
2403 * and there are 4 functions per port
2404 *
2405 * For 4 port configuration it is
2406 * abs_func = 4 * vn + 2 * BP_PORT + BP_PATH
2407 *
2408 * and there are 2 functions per port
2409 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002410 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002411 int /*abs*/func = n * (2 * vn + BP_PORT(bp)) + BP_PATH(bp);
2412
2413 if (func >= E1H_FUNC_MAX)
2414 break;
2415
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002416 bp->mf_config[vn] =
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002417 MF_CFG_RD(bp, func_mf_config[func].config);
2418 }
2419}
2420
2421static void bnx2x_cmng_fns_init(struct bnx2x *bp, u8 read_cfg, u8 cmng_type)
2422{
2423
2424 if (cmng_type == CMNG_FNS_MINMAX) {
2425 int vn;
2426
2427 /* clear cmng_enables */
2428 bp->cmng.flags.cmng_enables = 0;
2429
2430 /* read mf conf from shmem */
2431 if (read_cfg)
2432 bnx2x_read_mf_cfg(bp);
2433
2434 /* Init rate shaping and fairness contexts */
2435 bnx2x_init_port_minmax(bp);
2436
2437 /* vn_weight_sum and enable fairness if not 0 */
2438 bnx2x_calc_vn_weight_sum(bp);
2439
2440 /* calculate and set min-max rate for each vn */
Dmitry Kravkovc4154f22011-03-06 10:49:25 +00002441 if (bp->port.pmf)
2442 for (vn = VN_0; vn < E1HVN_MAX; vn++)
2443 bnx2x_init_vn_minmax(bp, vn);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002444
2445 /* always enable rate shaping and fairness */
2446 bp->cmng.flags.cmng_enables |=
2447 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
2448 if (!bp->vn_weight_sum)
2449 DP(NETIF_MSG_IFUP, "All MIN values are zeroes"
2450 " fairness will be disabled\n");
2451 return;
2452 }
2453
2454 /* rate shaping and fairness are disabled */
2455 DP(NETIF_MSG_IFUP,
2456 "rate shaping and fairness are disabled\n");
2457}
2458
2459static inline void bnx2x_link_sync_notify(struct bnx2x *bp)
2460{
2461 int port = BP_PORT(bp);
2462 int func;
2463 int vn;
2464
2465 /* Set the attention towards other drivers on the same port */
2466 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
2467 if (vn == BP_E1HVN(bp))
2468 continue;
2469
2470 func = ((vn << 1) | port);
2471 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_0 +
2472 (LINK_SYNC_ATTENTION_BIT_FUNC_0 + func)*4, 1);
2473 }
2474}
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002475
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002476/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002477static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002478{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002479 /* Make sure that we are synced with the current statistics */
2480 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2481
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002482 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002483
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002484 if (bp->link_vars.link_up) {
2485
Eilon Greenstein1c063282009-02-12 08:36:43 +00002486 /* dropless flow control */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002487 if (!CHIP_IS_E1(bp) && bp->dropless_fc) {
Eilon Greenstein1c063282009-02-12 08:36:43 +00002488 int port = BP_PORT(bp);
2489 u32 pause_enabled = 0;
2490
2491 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2492 pause_enabled = 1;
2493
2494 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07002495 USTORM_ETH_PAUSE_ENABLED_OFFSET(port),
Eilon Greenstein1c063282009-02-12 08:36:43 +00002496 pause_enabled);
2497 }
2498
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002499 if (bp->link_vars.mac_type != MAC_TYPE_EMAC) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002500 struct host_port_stats *pstats;
2501
2502 pstats = bnx2x_sp(bp, port_stats);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002503 /* reset old mac stats */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002504 memset(&(pstats->mac_stx[0]), 0,
2505 sizeof(struct mac_stx));
2506 }
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002507 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002508 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2509 }
2510
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002511 if (bp->link_vars.link_up && bp->link_vars.line_speed) {
2512 int cmng_fns = bnx2x_get_cmng_fns_mode(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002513
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002514 if (cmng_fns != CMNG_FNS_NONE) {
2515 bnx2x_cmng_fns_init(bp, false, cmng_fns);
2516 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2517 } else
2518 /* rate shaping and fairness are disabled */
2519 DP(NETIF_MSG_IFUP,
2520 "single function mode without fairness\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002521 }
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002522
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002523 __bnx2x_link_report(bp);
2524
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002525 if (IS_MF(bp))
2526 bnx2x_link_sync_notify(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002527}
2528
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002529void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002530{
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002531 if (bp->state != BNX2X_STATE_OPEN)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002532 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002533
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002534 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2535
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002536 if (bp->link_vars.link_up)
2537 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2538 else
2539 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2540
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002541 /* indicate link status */
2542 bnx2x_link_report(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002543}
2544
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002545static void bnx2x_pmf_update(struct bnx2x *bp)
2546{
2547 int port = BP_PORT(bp);
2548 u32 val;
2549
2550 bp->port.pmf = 1;
2551 DP(NETIF_MSG_LINK, "pmf %d\n", bp->port.pmf);
2552
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002553 /*
2554 * We need the mb() to ensure the ordering between the writing to
2555 * bp->port.pmf here and reading it from the bnx2x_periodic_task().
2556 */
2557 smp_mb();
2558
2559 /* queue a periodic task */
2560 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
2561
Dmitry Kravkovef018542011-06-14 01:33:57 +00002562 bnx2x_dcbx_pmf_update(bp);
2563
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002564 /* enable nig attention */
2565 val = (0xff0f | (1 << (BP_E1HVN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002566 if (bp->common.int_block == INT_BLOCK_HC) {
2567 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2568 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002569 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002570 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
2571 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
2572 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002573
2574 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002575}
2576
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002577/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002578
2579/* slow path */
2580
2581/*
2582 * General service functions
2583 */
2584
Eilon Greenstein2691d512009-08-12 08:22:08 +00002585/* send the MCP a request, block until there is a reply */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002586u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002587{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002588 int mb_idx = BP_FW_MB_IDX(bp);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002589 u32 seq;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002590 u32 rc = 0;
2591 u32 cnt = 1;
2592 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
2593
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002594 mutex_lock(&bp->fw_mb_mutex);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002595 seq = ++bp->fw_seq;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002596 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_param, param);
2597 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_header, (command | seq));
2598
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00002599 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB param 0x%08x\n",
2600 (command | seq), param);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002601
2602 do {
2603 /* let the FW do it's magic ... */
2604 msleep(delay);
2605
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002606 rc = SHMEM_RD(bp, func_mb[mb_idx].fw_mb_header);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002607
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002608 /* Give the FW up to 5 second (500*10ms) */
2609 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
Eilon Greenstein2691d512009-08-12 08:22:08 +00002610
2611 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
2612 cnt*delay, rc, seq);
2613
2614 /* is this a reply to our command? */
2615 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
2616 rc &= FW_MSG_CODE_MASK;
2617 else {
2618 /* FW BUG! */
2619 BNX2X_ERR("FW failed to respond!\n");
2620 bnx2x_fw_dump(bp);
2621 rc = 0;
2622 }
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002623 mutex_unlock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002624
2625 return rc;
2626}
2627
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002628static u8 stat_counter_valid(struct bnx2x *bp, struct bnx2x_fastpath *fp)
2629{
2630#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002631 /* Statistics are not supported for CNIC Clients at the moment */
2632 if (IS_FCOE_FP(fp))
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002633 return false;
2634#endif
2635 return true;
2636}
2637
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002638void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002639{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002640 if (CHIP_IS_E1x(bp)) {
2641 struct tstorm_eth_function_common_config tcfg = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002642
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002643 storm_memset_func_cfg(bp, &tcfg, p->func_id);
2644 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002645
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002646 /* Enable the function in the FW */
2647 storm_memset_vf_to_pf(bp, p->func_id, p->pf_id);
2648 storm_memset_func_en(bp, p->func_id, 1);
2649
2650 /* spq */
2651 if (p->func_flgs & FUNC_FLG_SPQ) {
2652 storm_memset_spq_addr(bp, p->spq_map, p->func_id);
2653 REG_WR(bp, XSEM_REG_FAST_MEMORY +
2654 XSTORM_SPQ_PROD_OFFSET(p->func_id), p->spq_prod);
2655 }
2656}
2657
Ariel Elior6383c0b2011-07-14 08:31:57 +00002658/**
2659 * bnx2x_get_tx_only_flags - Return common flags
2660 *
2661 * @bp device handle
2662 * @fp queue handle
2663 * @zero_stats TRUE if statistics zeroing is needed
2664 *
2665 * Return the flags that are common for the Tx-only and not normal connections.
2666 */
2667static inline unsigned long bnx2x_get_common_flags(struct bnx2x *bp,
2668 struct bnx2x_fastpath *fp,
2669 bool zero_stats)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002670{
2671 unsigned long flags = 0;
2672
2673 /* PF driver will always initialize the Queue to an ACTIVE state */
2674 __set_bit(BNX2X_Q_FLG_ACTIVE, &flags);
2675
Ariel Elior6383c0b2011-07-14 08:31:57 +00002676 /* tx only connections collect statistics (on the same index as the
2677 * parent connection). The statistics are zeroed when the parent
2678 * connection is initialized.
2679 */
2680 if (stat_counter_valid(bp, fp)) {
2681 __set_bit(BNX2X_Q_FLG_STATS, &flags);
2682 if (zero_stats)
2683 __set_bit(BNX2X_Q_FLG_ZERO_STATS, &flags);
2684 }
2685
2686 return flags;
2687}
2688
2689static inline unsigned long bnx2x_get_q_flags(struct bnx2x *bp,
2690 struct bnx2x_fastpath *fp,
2691 bool leading)
2692{
2693 unsigned long flags = 0;
2694
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002695 /* calculate other queue flags */
2696 if (IS_MF_SD(bp))
2697 __set_bit(BNX2X_Q_FLG_OV, &flags);
2698
2699 if (IS_FCOE_FP(fp))
2700 __set_bit(BNX2X_Q_FLG_FCOE, &flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002701
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002702 if (!fp->disable_tpa) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002703 __set_bit(BNX2X_Q_FLG_TPA, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002704 __set_bit(BNX2X_Q_FLG_TPA_IPV6, &flags);
2705 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002706
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002707 if (leading) {
2708 __set_bit(BNX2X_Q_FLG_LEADING_RSS, &flags);
2709 __set_bit(BNX2X_Q_FLG_MCAST, &flags);
2710 }
2711
2712 /* Always set HW VLAN stripping */
2713 __set_bit(BNX2X_Q_FLG_VLAN, &flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002714
Ariel Elior6383c0b2011-07-14 08:31:57 +00002715
2716 return flags | bnx2x_get_common_flags(bp, fp, true);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002717}
2718
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002719static void bnx2x_pf_q_prep_general(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00002720 struct bnx2x_fastpath *fp, struct bnx2x_general_setup_params *gen_init,
2721 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002722{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002723 gen_init->stat_id = bnx2x_stats_id(fp);
2724 gen_init->spcl_id = fp->cl_id;
2725
2726 /* Always use mini-jumbo MTU for FCoE L2 ring */
2727 if (IS_FCOE_FP(fp))
2728 gen_init->mtu = BNX2X_FCOE_MINI_JUMBO_MTU;
2729 else
2730 gen_init->mtu = bp->dev->mtu;
Ariel Elior6383c0b2011-07-14 08:31:57 +00002731
2732 gen_init->cos = cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002733}
2734
2735static void bnx2x_pf_rx_q_prep(struct bnx2x *bp,
2736 struct bnx2x_fastpath *fp, struct rxq_pause_params *pause,
2737 struct bnx2x_rxq_setup_params *rxq_init)
2738{
2739 u8 max_sge = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002740 u16 sge_sz = 0;
2741 u16 tpa_agg_size = 0;
2742
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002743 if (!fp->disable_tpa) {
2744 pause->sge_th_hi = 250;
2745 pause->sge_th_lo = 150;
2746 tpa_agg_size = min_t(u32,
2747 (min_t(u32, 8, MAX_SKB_FRAGS) *
2748 SGE_PAGE_SIZE * PAGES_PER_SGE), 0xffff);
2749 max_sge = SGE_PAGE_ALIGN(bp->dev->mtu) >>
2750 SGE_PAGE_SHIFT;
2751 max_sge = ((max_sge + PAGES_PER_SGE - 1) &
2752 (~(PAGES_PER_SGE-1))) >> PAGES_PER_SGE_SHIFT;
2753 sge_sz = (u16)min_t(u32, SGE_PAGE_SIZE * PAGES_PER_SGE,
2754 0xffff);
2755 }
2756
2757 /* pause - not for e1 */
2758 if (!CHIP_IS_E1(bp)) {
2759 pause->bd_th_hi = 350;
2760 pause->bd_th_lo = 250;
2761 pause->rcq_th_hi = 350;
2762 pause->rcq_th_lo = 250;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002763
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002764 pause->pri_map = 1;
2765 }
2766
2767 /* rxq setup */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002768 rxq_init->dscr_map = fp->rx_desc_mapping;
2769 rxq_init->sge_map = fp->rx_sge_mapping;
2770 rxq_init->rcq_map = fp->rx_comp_mapping;
2771 rxq_init->rcq_np_map = fp->rx_comp_mapping + BCM_PAGE_SIZE;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08002772
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002773 /* This should be a maximum number of data bytes that may be
2774 * placed on the BD (not including paddings).
2775 */
2776 rxq_init->buf_sz = fp->rx_buf_size - BNX2X_FW_RX_ALIGN -
2777 IP_HEADER_ALIGNMENT_PADDING;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08002778
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002779 rxq_init->cl_qzone_id = fp->cl_qzone_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002780 rxq_init->tpa_agg_sz = tpa_agg_size;
2781 rxq_init->sge_buf_sz = sge_sz;
2782 rxq_init->max_sges_pkt = max_sge;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002783 rxq_init->rss_engine_id = BP_FUNC(bp);
2784
2785 /* Maximum number or simultaneous TPA aggregation for this Queue.
2786 *
2787 * For PF Clients it should be the maximum avaliable number.
2788 * VF driver(s) may want to define it to a smaller value.
2789 */
2790 rxq_init->max_tpa_queues =
2791 (CHIP_IS_E1(bp) ? ETH_MAX_AGGREGATION_QUEUES_E1 :
2792 ETH_MAX_AGGREGATION_QUEUES_E1H_E2);
2793
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002794 rxq_init->cache_line_log = BNX2X_RX_ALIGN_SHIFT;
2795 rxq_init->fw_sb_id = fp->fw_sb_id;
2796
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002797 if (IS_FCOE_FP(fp))
2798 rxq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS;
2799 else
Ariel Elior6383c0b2011-07-14 08:31:57 +00002800 rxq_init->sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002801}
2802
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002803static void bnx2x_pf_tx_q_prep(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00002804 struct bnx2x_fastpath *fp, struct bnx2x_txq_setup_params *txq_init,
2805 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002806{
Ariel Elior6383c0b2011-07-14 08:31:57 +00002807 txq_init->dscr_map = fp->txdata[cos].tx_desc_mapping;
2808 txq_init->sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS + cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002809 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_NW;
2810 txq_init->fw_sb_id = fp->fw_sb_id;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002811
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002812 /*
2813 * set the tss leading client id for TX classfication ==
2814 * leading RSS client id
2815 */
2816 txq_init->tss_leading_cl_id = bnx2x_fp(bp, 0, cl_id);
2817
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002818 if (IS_FCOE_FP(fp)) {
2819 txq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS;
2820 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_FCOE;
2821 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002822}
2823
stephen hemminger8d962862010-10-21 07:50:56 +00002824static void bnx2x_pf_init(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002825{
2826 struct bnx2x_func_init_params func_init = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002827 struct event_ring_data eq_data = { {0} };
2828 u16 flags;
2829
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002830 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002831 /* reset IGU PF statistics: MSIX + ATTN */
2832 /* PF */
2833 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
2834 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
2835 (CHIP_MODE_IS_4_PORT(bp) ?
2836 BP_FUNC(bp) : BP_VN(bp))*4, 0);
2837 /* ATTN */
2838 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
2839 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
2840 BNX2X_IGU_STAS_MSG_PF_CNT*4 +
2841 (CHIP_MODE_IS_4_PORT(bp) ?
2842 BP_FUNC(bp) : BP_VN(bp))*4, 0);
2843 }
2844
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002845 /* function setup flags */
2846 flags = (FUNC_FLG_STATS | FUNC_FLG_LEADING | FUNC_FLG_SPQ);
2847
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002848 /* This flag is relevant for E1x only.
2849 * E2 doesn't have a TPA configuration in a function level.
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002850 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002851 flags |= (bp->flags & TPA_ENABLE_FLAG) ? FUNC_FLG_TPA : 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002852
2853 func_init.func_flgs = flags;
2854 func_init.pf_id = BP_FUNC(bp);
2855 func_init.func_id = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002856 func_init.spq_map = bp->spq_mapping;
2857 func_init.spq_prod = bp->spq_prod_idx;
2858
2859 bnx2x_func_init(bp, &func_init);
2860
2861 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
2862
2863 /*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002864 * Congestion management values depend on the link rate
2865 * There is no active link so initial link rate is set to 10 Gbps.
2866 * When the link comes up The congestion management values are
2867 * re-calculated according to the actual link rate.
2868 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002869 bp->link_vars.line_speed = SPEED_10000;
2870 bnx2x_cmng_fns_init(bp, true, bnx2x_get_cmng_fns_mode(bp));
2871
2872 /* Only the PMF sets the HW */
2873 if (bp->port.pmf)
2874 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2875
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002876 /* init Event Queue */
2877 eq_data.base_addr.hi = U64_HI(bp->eq_mapping);
2878 eq_data.base_addr.lo = U64_LO(bp->eq_mapping);
2879 eq_data.producer = bp->eq_prod;
2880 eq_data.index_id = HC_SP_INDEX_EQ_CONS;
2881 eq_data.sb_id = DEF_SB_ID;
2882 storm_memset_eq_data(bp, &eq_data, BP_FUNC(bp));
2883}
2884
2885
Eilon Greenstein2691d512009-08-12 08:22:08 +00002886static void bnx2x_e1h_disable(struct bnx2x *bp)
2887{
2888 int port = BP_PORT(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002889
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002890 bnx2x_tx_disable(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002891
2892 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002893}
2894
2895static void bnx2x_e1h_enable(struct bnx2x *bp)
2896{
2897 int port = BP_PORT(bp);
2898
2899 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
2900
Eilon Greenstein2691d512009-08-12 08:22:08 +00002901 /* Tx queue should be only reenabled */
2902 netif_tx_wake_all_queues(bp->dev);
2903
Eilon Greenstein061bc702009-10-15 00:18:47 -07002904 /*
2905 * Should not call netif_carrier_on since it will be called if the link
2906 * is up when checking for link state
2907 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00002908}
2909
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002910/* called due to MCP event (on pmf):
2911 * reread new bandwidth configuration
2912 * configure FW
2913 * notify others function about the change
2914 */
2915static inline void bnx2x_config_mf_bw(struct bnx2x *bp)
2916{
2917 if (bp->link_vars.link_up) {
2918 bnx2x_cmng_fns_init(bp, true, CMNG_FNS_MINMAX);
2919 bnx2x_link_sync_notify(bp);
2920 }
2921 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2922}
2923
2924static inline void bnx2x_set_mf_bw(struct bnx2x *bp)
2925{
2926 bnx2x_config_mf_bw(bp);
2927 bnx2x_fw_command(bp, DRV_MSG_CODE_SET_MF_BW_ACK, 0);
2928}
2929
Eilon Greenstein2691d512009-08-12 08:22:08 +00002930static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event)
2931{
Eilon Greenstein2691d512009-08-12 08:22:08 +00002932 DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002933
2934 if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
2935
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002936 /*
2937 * This is the only place besides the function initialization
2938 * where the bp->flags can change so it is done without any
2939 * locks
2940 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002941 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
Eilon Greenstein2691d512009-08-12 08:22:08 +00002942 DP(NETIF_MSG_IFDOWN, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002943 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002944
2945 bnx2x_e1h_disable(bp);
2946 } else {
2947 DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002948 bp->flags &= ~MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002949
2950 bnx2x_e1h_enable(bp);
2951 }
2952 dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
2953 }
2954 if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002955 bnx2x_config_mf_bw(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002956 dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
2957 }
2958
2959 /* Report results to MCP */
2960 if (dcc_event)
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002961 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002962 else
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002963 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002964}
2965
Michael Chan28912902009-10-10 13:46:53 +00002966/* must be called under the spq lock */
2967static inline struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
2968{
2969 struct eth_spe *next_spe = bp->spq_prod_bd;
2970
2971 if (bp->spq_prod_bd == bp->spq_last_bd) {
2972 bp->spq_prod_bd = bp->spq;
2973 bp->spq_prod_idx = 0;
2974 DP(NETIF_MSG_TIMER, "end of spq\n");
2975 } else {
2976 bp->spq_prod_bd++;
2977 bp->spq_prod_idx++;
2978 }
2979 return next_spe;
2980}
2981
2982/* must be called under the spq lock */
2983static inline void bnx2x_sp_prod_update(struct bnx2x *bp)
2984{
2985 int func = BP_FUNC(bp);
2986
Vladislav Zolotarov53e51e22011-07-19 01:45:02 +00002987 /*
2988 * Make sure that BD data is updated before writing the producer:
2989 * BD data is written to the memory, the producer is read from the
2990 * memory, thus we need a full memory barrier to ensure the ordering.
2991 */
2992 mb();
Michael Chan28912902009-10-10 13:46:53 +00002993
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002994 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002995 bp->spq_prod_idx);
Michael Chan28912902009-10-10 13:46:53 +00002996 mmiowb();
2997}
2998
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002999/**
3000 * bnx2x_is_contextless_ramrod - check if the current command ends on EQ
3001 *
3002 * @cmd: command to check
3003 * @cmd_type: command type
3004 */
3005static inline bool bnx2x_is_contextless_ramrod(int cmd, int cmd_type)
3006{
3007 if ((cmd_type == NONE_CONNECTION_TYPE) ||
Ariel Elior6383c0b2011-07-14 08:31:57 +00003008 (cmd == RAMROD_CMD_ID_ETH_FORWARD_SETUP) ||
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003009 (cmd == RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES) ||
3010 (cmd == RAMROD_CMD_ID_ETH_FILTER_RULES) ||
3011 (cmd == RAMROD_CMD_ID_ETH_MULTICAST_RULES) ||
3012 (cmd == RAMROD_CMD_ID_ETH_SET_MAC) ||
3013 (cmd == RAMROD_CMD_ID_ETH_RSS_UPDATE))
3014 return true;
3015 else
3016 return false;
3017
3018}
3019
3020
3021/**
3022 * bnx2x_sp_post - place a single command on an SP ring
3023 *
3024 * @bp: driver handle
3025 * @command: command to place (e.g. SETUP, FILTER_RULES, etc.)
3026 * @cid: SW CID the command is related to
3027 * @data_hi: command private data address (high 32 bits)
3028 * @data_lo: command private data address (low 32 bits)
3029 * @cmd_type: command type (e.g. NONE, ETH)
3030 *
3031 * SP data is handled as if it's always an address pair, thus data fields are
3032 * not swapped to little endian in upper functions. Instead this function swaps
3033 * data as if it's two u32 fields.
3034 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003035int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003036 u32 data_hi, u32 data_lo, int cmd_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003037{
Michael Chan28912902009-10-10 13:46:53 +00003038 struct eth_spe *spe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003039 u16 type;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003040 bool common = bnx2x_is_contextless_ramrod(command, cmd_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003041
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003042#ifdef BNX2X_STOP_ON_ERROR
3043 if (unlikely(bp->panic))
3044 return -EIO;
3045#endif
3046
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003047 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003048
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003049 if (common) {
3050 if (!atomic_read(&bp->eq_spq_left)) {
3051 BNX2X_ERR("BUG! EQ ring full!\n");
3052 spin_unlock_bh(&bp->spq_lock);
3053 bnx2x_panic();
3054 return -EBUSY;
3055 }
3056 } else if (!atomic_read(&bp->cq_spq_left)) {
3057 BNX2X_ERR("BUG! SPQ ring full!\n");
3058 spin_unlock_bh(&bp->spq_lock);
3059 bnx2x_panic();
3060 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003061 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08003062
Michael Chan28912902009-10-10 13:46:53 +00003063 spe = bnx2x_sp_get_next(bp);
3064
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003065 /* CID needs port number to be encoded int it */
Michael Chan28912902009-10-10 13:46:53 +00003066 spe->hdr.conn_and_cmd_data =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003067 cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
3068 HW_CID(bp, cid));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003069
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003070 type = (cmd_type << SPE_HDR_CONN_TYPE_SHIFT) & SPE_HDR_CONN_TYPE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003071
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003072 type |= ((BP_FUNC(bp) << SPE_HDR_FUNCTION_ID_SHIFT) &
3073 SPE_HDR_FUNCTION_ID);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003074
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003075 spe->hdr.type = cpu_to_le16(type);
3076
3077 spe->data.update_data_addr.hi = cpu_to_le32(data_hi);
3078 spe->data.update_data_addr.lo = cpu_to_le32(data_lo);
3079
3080 /* stats ramrod has it's own slot on the spq */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003081 if (command != RAMROD_CMD_ID_COMMON_STAT_QUERY) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003082 /*
3083 * It's ok if the actual decrement is issued towards the memory
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003084 * somewhere between the spin_lock and spin_unlock. Thus no
3085 * more explict memory barrier is needed.
3086 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003087 if (common)
3088 atomic_dec(&bp->eq_spq_left);
3089 else
3090 atomic_dec(&bp->cq_spq_left);
3091 }
3092
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003093
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003094 DP(BNX2X_MSG_SP/*NETIF_MSG_TIMER*/,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003095 "SPQE[%x] (%x:%x) command %d hw_cid %x data (%x:%x) "
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003096 "type(0x%x) left (ETH, COMMON) (%x,%x)\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003097 bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
3098 (u32)(U64_LO(bp->spq_mapping) +
3099 (void *)bp->spq_prod_bd - (void *)bp->spq), command,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003100 HW_CID(bp, cid), data_hi, data_lo, type,
3101 atomic_read(&bp->cq_spq_left), atomic_read(&bp->eq_spq_left));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003102
Michael Chan28912902009-10-10 13:46:53 +00003103 bnx2x_sp_prod_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003104 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003105 return 0;
3106}
3107
3108/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003109static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003110{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003111 u32 j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003112 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003113
3114 might_sleep();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003115 for (j = 0; j < 1000; j++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003116 val = (1UL << 31);
3117 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
3118 val = REG_RD(bp, GRCBASE_MCP + 0x9c);
3119 if (val & (1L << 31))
3120 break;
3121
3122 msleep(5);
3123 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003124 if (!(val & (1L << 31))) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07003125 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003126 rc = -EBUSY;
3127 }
3128
3129 return rc;
3130}
3131
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003132/* release split MCP access lock register */
3133static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003134{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003135 REG_WR(bp, GRCBASE_MCP + 0x9c, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003136}
3137
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003138#define BNX2X_DEF_SB_ATT_IDX 0x0001
3139#define BNX2X_DEF_SB_IDX 0x0002
3140
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003141static inline u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
3142{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003143 struct host_sp_status_block *def_sb = bp->def_status_blk;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003144 u16 rc = 0;
3145
3146 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003147 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
3148 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003149 rc |= BNX2X_DEF_SB_ATT_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003150 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003151
3152 if (bp->def_idx != def_sb->sp_sb.running_index) {
3153 bp->def_idx = def_sb->sp_sb.running_index;
3154 rc |= BNX2X_DEF_SB_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003155 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003156
3157 /* Do not reorder: indecies reading should complete before handling */
3158 barrier();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003159 return rc;
3160}
3161
3162/*
3163 * slow path service functions
3164 */
3165
3166static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
3167{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003168 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003169 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
3170 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003171 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
3172 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003173 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00003174 u32 nig_mask = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003175 u32 reg_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003176
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003177 if (bp->attn_state & asserted)
3178 BNX2X_ERR("IGU ERROR\n");
3179
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003180 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
3181 aeu_mask = REG_RD(bp, aeu_addr);
3182
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003183 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003184 aeu_mask, asserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003185 aeu_mask &= ~(asserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003186 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003187
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003188 REG_WR(bp, aeu_addr, aeu_mask);
3189 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003190
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003191 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003192 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003193 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003194
3195 if (asserted & ATTN_HARD_WIRED_MASK) {
3196 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003197
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003198 bnx2x_acquire_phy_lock(bp);
3199
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003200 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00003201 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003202
Yaniv Rosner361c3912011-06-14 01:33:19 +00003203 /* If nig_mask is not set, no need to call the update
3204 * function.
3205 */
3206 if (nig_mask) {
3207 REG_WR(bp, nig_int_mask_addr, 0);
3208
3209 bnx2x_link_attn(bp);
3210 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003211
3212 /* handle unicore attn? */
3213 }
3214 if (asserted & ATTN_SW_TIMER_4_FUNC)
3215 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
3216
3217 if (asserted & GPIO_2_FUNC)
3218 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
3219
3220 if (asserted & GPIO_3_FUNC)
3221 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
3222
3223 if (asserted & GPIO_4_FUNC)
3224 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
3225
3226 if (port == 0) {
3227 if (asserted & ATTN_GENERAL_ATTN_1) {
3228 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
3229 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
3230 }
3231 if (asserted & ATTN_GENERAL_ATTN_2) {
3232 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
3233 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
3234 }
3235 if (asserted & ATTN_GENERAL_ATTN_3) {
3236 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
3237 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
3238 }
3239 } else {
3240 if (asserted & ATTN_GENERAL_ATTN_4) {
3241 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
3242 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
3243 }
3244 if (asserted & ATTN_GENERAL_ATTN_5) {
3245 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
3246 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
3247 }
3248 if (asserted & ATTN_GENERAL_ATTN_6) {
3249 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
3250 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
3251 }
3252 }
3253
3254 } /* if hardwired */
3255
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003256 if (bp->common.int_block == INT_BLOCK_HC)
3257 reg_addr = (HC_REG_COMMAND_REG + port*32 +
3258 COMMAND_REG_ATTN_BITS_SET);
3259 else
3260 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_SET_UPPER*8);
3261
3262 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", asserted,
3263 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
3264 REG_WR(bp, reg_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003265
3266 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003267 if (asserted & ATTN_NIG_FOR_FUNC) {
Eilon Greenstein87942b42009-02-12 08:36:49 +00003268 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003269 bnx2x_release_phy_lock(bp);
3270 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003271}
3272
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003273static inline void bnx2x_fan_failure(struct bnx2x *bp)
3274{
3275 int port = BP_PORT(bp);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003276 u32 ext_phy_config;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003277 /* mark the failure */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003278 ext_phy_config =
3279 SHMEM_RD(bp,
3280 dev_info.port_hw_config[port].external_phy_config);
3281
3282 ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
3283 ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003284 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003285 ext_phy_config);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003286
3287 /* log the failure */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003288 netdev_err(bp->dev, "Fan Failure on Network Controller has caused"
3289 " the driver to shutdown the card to prevent permanent"
3290 " damage. Please contact OEM Support for assistance\n");
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003291}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00003292
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003293static inline void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
3294{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003295 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003296 int reg_offset;
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003297 u32 val;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003298
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003299 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
3300 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003301
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003302 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003303
3304 val = REG_RD(bp, reg_offset);
3305 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
3306 REG_WR(bp, reg_offset, val);
3307
3308 BNX2X_ERR("SPIO5 hw attention\n");
3309
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003310 /* Fan failure attention */
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003311 bnx2x_hw_reset_phy(&bp->link_params);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003312 bnx2x_fan_failure(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003313 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003314
Yaniv Rosner3deb8162011-06-14 01:34:33 +00003315 if ((attn & bp->link_vars.aeu_int_mask) && bp->port.pmf) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00003316 bnx2x_acquire_phy_lock(bp);
3317 bnx2x_handle_module_detect_int(&bp->link_params);
3318 bnx2x_release_phy_lock(bp);
3319 }
3320
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003321 if (attn & HW_INTERRUT_ASSERT_SET_0) {
3322
3323 val = REG_RD(bp, reg_offset);
3324 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
3325 REG_WR(bp, reg_offset, val);
3326
3327 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003328 (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003329 bnx2x_panic();
3330 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003331}
3332
3333static inline void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
3334{
3335 u32 val;
3336
Eilon Greenstein0626b892009-02-12 08:38:14 +00003337 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003338
3339 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
3340 BNX2X_ERR("DB hw attention 0x%x\n", val);
3341 /* DORQ discard attention */
3342 if (val & 0x2)
3343 BNX2X_ERR("FATAL error from DORQ\n");
3344 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003345
3346 if (attn & HW_INTERRUT_ASSERT_SET_1) {
3347
3348 int port = BP_PORT(bp);
3349 int reg_offset;
3350
3351 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
3352 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
3353
3354 val = REG_RD(bp, reg_offset);
3355 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
3356 REG_WR(bp, reg_offset, val);
3357
3358 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003359 (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003360 bnx2x_panic();
3361 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003362}
3363
3364static inline void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
3365{
3366 u32 val;
3367
3368 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
3369
3370 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
3371 BNX2X_ERR("CFC hw attention 0x%x\n", val);
3372 /* CFC error attention */
3373 if (val & 0x2)
3374 BNX2X_ERR("FATAL error from CFC\n");
3375 }
3376
3377 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003378 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003379 BNX2X_ERR("PXP hw attention-0 0x%x\n", val);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003380 /* RQ_USDMDP_FIFO_OVERFLOW */
3381 if (val & 0x18000)
3382 BNX2X_ERR("FATAL error from PXP\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003383
3384 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003385 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_1);
3386 BNX2X_ERR("PXP hw attention-1 0x%x\n", val);
3387 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003388 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003389
3390 if (attn & HW_INTERRUT_ASSERT_SET_2) {
3391
3392 int port = BP_PORT(bp);
3393 int reg_offset;
3394
3395 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
3396 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
3397
3398 val = REG_RD(bp, reg_offset);
3399 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
3400 REG_WR(bp, reg_offset, val);
3401
3402 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003403 (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003404 bnx2x_panic();
3405 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003406}
3407
3408static inline void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
3409{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003410 u32 val;
3411
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003412 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
3413
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003414 if (attn & BNX2X_PMF_LINK_ASSERT) {
3415 int func = BP_FUNC(bp);
3416
3417 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003418 bp->mf_config[BP_VN(bp)] = MF_CFG_RD(bp,
3419 func_mf_config[BP_ABS_FUNC(bp)].config);
3420 val = SHMEM_RD(bp,
3421 func_mb[BP_FW_MB_IDX(bp)].drv_status);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003422 if (val & DRV_STATUS_DCC_EVENT_MASK)
3423 bnx2x_dcc_event(bp,
3424 (val & DRV_STATUS_DCC_EVENT_MASK));
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003425
3426 if (val & DRV_STATUS_SET_MF_BW)
3427 bnx2x_set_mf_bw(bp);
3428
Eilon Greenstein2691d512009-08-12 08:22:08 +00003429 if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003430 bnx2x_pmf_update(bp);
3431
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003432 if (bp->port.pmf &&
Shmulik Ravid785b9b12010-12-30 06:27:03 +00003433 (val & DRV_STATUS_DCBX_NEGOTIATION_RESULTS) &&
3434 bp->dcbx_enabled > 0)
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003435 /* start dcbx state machine */
3436 bnx2x_dcbx_set_params(bp,
3437 BNX2X_DCBX_STATE_NEG_RECEIVED);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00003438 if (bp->link_vars.periodic_flags &
3439 PERIODIC_FLAGS_LINK_EVENT) {
3440 /* sync with link */
3441 bnx2x_acquire_phy_lock(bp);
3442 bp->link_vars.periodic_flags &=
3443 ~PERIODIC_FLAGS_LINK_EVENT;
3444 bnx2x_release_phy_lock(bp);
3445 if (IS_MF(bp))
3446 bnx2x_link_sync_notify(bp);
3447 bnx2x_link_report(bp);
3448 }
3449 /* Always call it here: bnx2x_link_report() will
3450 * prevent the link indication duplication.
3451 */
3452 bnx2x__link_status_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003453 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003454
3455 BNX2X_ERR("MC assert!\n");
3456 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
3457 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
3458 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
3459 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
3460 bnx2x_panic();
3461
3462 } else if (attn & BNX2X_MCP_ASSERT) {
3463
3464 BNX2X_ERR("MCP assert!\n");
3465 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003466 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003467
3468 } else
3469 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
3470 }
3471
3472 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003473 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
3474 if (attn & BNX2X_GRC_TIMEOUT) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003475 val = CHIP_IS_E1(bp) ? 0 :
3476 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003477 BNX2X_ERR("GRC time-out 0x%08x\n", val);
3478 }
3479 if (attn & BNX2X_GRC_RSV) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003480 val = CHIP_IS_E1(bp) ? 0 :
3481 REG_RD(bp, MISC_REG_GRC_RSV_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003482 BNX2X_ERR("GRC reserved 0x%08x\n", val);
3483 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003484 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003485 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003486}
3487
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003488/*
3489 * Bits map:
3490 * 0-7 - Engine0 load counter.
3491 * 8-15 - Engine1 load counter.
3492 * 16 - Engine0 RESET_IN_PROGRESS bit.
3493 * 17 - Engine1 RESET_IN_PROGRESS bit.
3494 * 18 - Engine0 ONE_IS_LOADED. Set when there is at least one active function
3495 * on the engine
3496 * 19 - Engine1 ONE_IS_LOADED.
3497 * 20 - Chip reset flow bit. When set none-leader must wait for both engines
3498 * leader to complete (check for both RESET_IN_PROGRESS bits and not for
3499 * just the one belonging to its engine).
3500 *
3501 */
3502#define BNX2X_RECOVERY_GLOB_REG MISC_REG_GENERIC_POR_1
3503
3504#define BNX2X_PATH0_LOAD_CNT_MASK 0x000000ff
3505#define BNX2X_PATH0_LOAD_CNT_SHIFT 0
3506#define BNX2X_PATH1_LOAD_CNT_MASK 0x0000ff00
3507#define BNX2X_PATH1_LOAD_CNT_SHIFT 8
3508#define BNX2X_PATH0_RST_IN_PROG_BIT 0x00010000
3509#define BNX2X_PATH1_RST_IN_PROG_BIT 0x00020000
3510#define BNX2X_GLOBAL_RESET_BIT 0x00040000
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003511
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003512/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003513 * Set the GLOBAL_RESET bit.
3514 *
3515 * Should be run under rtnl lock
3516 */
3517void bnx2x_set_reset_global(struct bnx2x *bp)
3518{
3519 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3520
3521 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val | BNX2X_GLOBAL_RESET_BIT);
3522 barrier();
3523 mmiowb();
3524}
3525
3526/*
3527 * Clear the GLOBAL_RESET bit.
3528 *
3529 * Should be run under rtnl lock
3530 */
3531static inline void bnx2x_clear_reset_global(struct bnx2x *bp)
3532{
3533 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3534
3535 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~BNX2X_GLOBAL_RESET_BIT));
3536 barrier();
3537 mmiowb();
3538}
3539
3540/*
3541 * Checks the GLOBAL_RESET bit.
3542 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003543 * should be run under rtnl lock
3544 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003545static inline bool bnx2x_reset_is_global(struct bnx2x *bp)
3546{
3547 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3548
3549 DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
3550 return (val & BNX2X_GLOBAL_RESET_BIT) ? true : false;
3551}
3552
3553/*
3554 * Clear RESET_IN_PROGRESS bit for the current engine.
3555 *
3556 * Should be run under rtnl lock
3557 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003558static inline void bnx2x_set_reset_done(struct bnx2x *bp)
3559{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003560 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3561 u32 bit = BP_PATH(bp) ?
3562 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
3563
3564 /* Clear the bit */
3565 val &= ~bit;
3566 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003567 barrier();
3568 mmiowb();
3569}
3570
3571/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003572 * Set RESET_IN_PROGRESS for the current engine.
3573 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003574 * should be run under rtnl lock
3575 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003576void bnx2x_set_reset_in_progress(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003577{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003578 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3579 u32 bit = BP_PATH(bp) ?
3580 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
3581
3582 /* Set the bit */
3583 val |= bit;
3584 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003585 barrier();
3586 mmiowb();
3587}
3588
3589/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003590 * Checks the RESET_IN_PROGRESS bit for the given engine.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003591 * should be run under rtnl lock
3592 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003593bool bnx2x_reset_is_done(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003594{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003595 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3596 u32 bit = engine ?
3597 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
3598
3599 /* return false if bit is set */
3600 return (val & bit) ? false : true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003601}
3602
3603/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003604 * Increment the load counter for the current engine.
3605 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003606 * should be run under rtnl lock
3607 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003608void bnx2x_inc_load_cnt(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003609{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003610 u32 val1, val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3611 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
3612 BNX2X_PATH0_LOAD_CNT_MASK;
3613 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
3614 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003615
3616 DP(NETIF_MSG_HW, "Old GEN_REG_VAL=0x%08x\n", val);
3617
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003618 /* get the current counter value */
3619 val1 = (val & mask) >> shift;
3620
3621 /* increment... */
3622 val1++;
3623
3624 /* clear the old value */
3625 val &= ~mask;
3626
3627 /* set the new one */
3628 val |= ((val1 << shift) & mask);
3629
3630 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003631 barrier();
3632 mmiowb();
3633}
3634
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003635/**
3636 * bnx2x_dec_load_cnt - decrement the load counter
3637 *
3638 * @bp: driver handle
3639 *
3640 * Should be run under rtnl lock.
3641 * Decrements the load counter for the current engine. Returns
3642 * the new counter value.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003643 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003644u32 bnx2x_dec_load_cnt(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003645{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003646 u32 val1, val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3647 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
3648 BNX2X_PATH0_LOAD_CNT_MASK;
3649 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
3650 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003651
3652 DP(NETIF_MSG_HW, "Old GEN_REG_VAL=0x%08x\n", val);
3653
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003654 /* get the current counter value */
3655 val1 = (val & mask) >> shift;
3656
3657 /* decrement... */
3658 val1--;
3659
3660 /* clear the old value */
3661 val &= ~mask;
3662
3663 /* set the new one */
3664 val |= ((val1 << shift) & mask);
3665
3666 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003667 barrier();
3668 mmiowb();
3669
3670 return val1;
3671}
3672
3673/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003674 * Read the load counter for the current engine.
3675 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003676 * should be run under rtnl lock
3677 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003678static inline u32 bnx2x_get_load_cnt(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003679{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003680 u32 mask = (engine ? BNX2X_PATH1_LOAD_CNT_MASK :
3681 BNX2X_PATH0_LOAD_CNT_MASK);
3682 u32 shift = (engine ? BNX2X_PATH1_LOAD_CNT_SHIFT :
3683 BNX2X_PATH0_LOAD_CNT_SHIFT);
3684 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3685
3686 DP(NETIF_MSG_HW, "GLOB_REG=0x%08x\n", val);
3687
3688 val = (val & mask) >> shift;
3689
3690 DP(NETIF_MSG_HW, "load_cnt for engine %d = %d\n", engine, val);
3691
3692 return val;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003693}
3694
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003695/*
3696 * Reset the load counter for the current engine.
3697 *
3698 * should be run under rtnl lock
3699 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003700static inline void bnx2x_clear_load_cnt(struct bnx2x *bp)
3701{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003702 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3703 u32 mask = (BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
3704 BNX2X_PATH0_LOAD_CNT_MASK);
3705
3706 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~mask));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003707}
3708
3709static inline void _print_next_block(int idx, const char *blk)
3710{
3711 if (idx)
3712 pr_cont(", ");
3713 pr_cont("%s", blk);
3714}
3715
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003716static inline int bnx2x_check_blocks_with_parity0(u32 sig, int par_num,
3717 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003718{
3719 int i = 0;
3720 u32 cur_bit = 0;
3721 for (i = 0; sig; i++) {
3722 cur_bit = ((u32)0x1 << i);
3723 if (sig & cur_bit) {
3724 switch (cur_bit) {
3725 case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003726 if (print)
3727 _print_next_block(par_num++, "BRB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003728 break;
3729 case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003730 if (print)
3731 _print_next_block(par_num++, "PARSER");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003732 break;
3733 case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003734 if (print)
3735 _print_next_block(par_num++, "TSDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003736 break;
3737 case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003738 if (print)
3739 _print_next_block(par_num++,
3740 "SEARCHER");
3741 break;
3742 case AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR:
3743 if (print)
3744 _print_next_block(par_num++, "TCM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003745 break;
3746 case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003747 if (print)
3748 _print_next_block(par_num++, "TSEMI");
3749 break;
3750 case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
3751 if (print)
3752 _print_next_block(par_num++, "XPB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003753 break;
3754 }
3755
3756 /* Clear the bit */
3757 sig &= ~cur_bit;
3758 }
3759 }
3760
3761 return par_num;
3762}
3763
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003764static inline int bnx2x_check_blocks_with_parity1(u32 sig, int par_num,
3765 bool *global, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003766{
3767 int i = 0;
3768 u32 cur_bit = 0;
3769 for (i = 0; sig; i++) {
3770 cur_bit = ((u32)0x1 << i);
3771 if (sig & cur_bit) {
3772 switch (cur_bit) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003773 case AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR:
3774 if (print)
3775 _print_next_block(par_num++, "PBF");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003776 break;
3777 case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003778 if (print)
3779 _print_next_block(par_num++, "QM");
3780 break;
3781 case AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR:
3782 if (print)
3783 _print_next_block(par_num++, "TM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003784 break;
3785 case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003786 if (print)
3787 _print_next_block(par_num++, "XSDM");
3788 break;
3789 case AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR:
3790 if (print)
3791 _print_next_block(par_num++, "XCM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003792 break;
3793 case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003794 if (print)
3795 _print_next_block(par_num++, "XSEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003796 break;
3797 case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003798 if (print)
3799 _print_next_block(par_num++,
3800 "DOORBELLQ");
3801 break;
3802 case AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR:
3803 if (print)
3804 _print_next_block(par_num++, "NIG");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003805 break;
3806 case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003807 if (print)
3808 _print_next_block(par_num++,
3809 "VAUX PCI CORE");
3810 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003811 break;
3812 case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003813 if (print)
3814 _print_next_block(par_num++, "DEBUG");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003815 break;
3816 case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003817 if (print)
3818 _print_next_block(par_num++, "USDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003819 break;
3820 case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003821 if (print)
3822 _print_next_block(par_num++, "USEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003823 break;
3824 case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003825 if (print)
3826 _print_next_block(par_num++, "UPB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003827 break;
3828 case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003829 if (print)
3830 _print_next_block(par_num++, "CSDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003831 break;
3832 }
3833
3834 /* Clear the bit */
3835 sig &= ~cur_bit;
3836 }
3837 }
3838
3839 return par_num;
3840}
3841
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003842static inline int bnx2x_check_blocks_with_parity2(u32 sig, int par_num,
3843 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003844{
3845 int i = 0;
3846 u32 cur_bit = 0;
3847 for (i = 0; sig; i++) {
3848 cur_bit = ((u32)0x1 << i);
3849 if (sig & cur_bit) {
3850 switch (cur_bit) {
3851 case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003852 if (print)
3853 _print_next_block(par_num++, "CSEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003854 break;
3855 case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003856 if (print)
3857 _print_next_block(par_num++, "PXP");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003858 break;
3859 case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003860 if (print)
3861 _print_next_block(par_num++,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003862 "PXPPCICLOCKCLIENT");
3863 break;
3864 case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003865 if (print)
3866 _print_next_block(par_num++, "CFC");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003867 break;
3868 case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003869 if (print)
3870 _print_next_block(par_num++, "CDU");
3871 break;
3872 case AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR:
3873 if (print)
3874 _print_next_block(par_num++, "DMAE");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003875 break;
3876 case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003877 if (print)
3878 _print_next_block(par_num++, "IGU");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003879 break;
3880 case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003881 if (print)
3882 _print_next_block(par_num++, "MISC");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003883 break;
3884 }
3885
3886 /* Clear the bit */
3887 sig &= ~cur_bit;
3888 }
3889 }
3890
3891 return par_num;
3892}
3893
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003894static inline int bnx2x_check_blocks_with_parity3(u32 sig, int par_num,
3895 bool *global, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003896{
3897 int i = 0;
3898 u32 cur_bit = 0;
3899 for (i = 0; sig; i++) {
3900 cur_bit = ((u32)0x1 << i);
3901 if (sig & cur_bit) {
3902 switch (cur_bit) {
3903 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003904 if (print)
3905 _print_next_block(par_num++, "MCP ROM");
3906 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003907 break;
3908 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003909 if (print)
3910 _print_next_block(par_num++,
3911 "MCP UMP RX");
3912 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003913 break;
3914 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003915 if (print)
3916 _print_next_block(par_num++,
3917 "MCP UMP TX");
3918 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003919 break;
3920 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003921 if (print)
3922 _print_next_block(par_num++,
3923 "MCP SCPAD");
3924 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003925 break;
3926 }
3927
3928 /* Clear the bit */
3929 sig &= ~cur_bit;
3930 }
3931 }
3932
3933 return par_num;
3934}
3935
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003936static inline bool bnx2x_parity_attn(struct bnx2x *bp, bool *global, bool print,
3937 u32 sig0, u32 sig1, u32 sig2, u32 sig3)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003938{
3939 if ((sig0 & HW_PRTY_ASSERT_SET_0) || (sig1 & HW_PRTY_ASSERT_SET_1) ||
3940 (sig2 & HW_PRTY_ASSERT_SET_2) || (sig3 & HW_PRTY_ASSERT_SET_3)) {
3941 int par_num = 0;
3942 DP(NETIF_MSG_HW, "Was parity error: HW block parity attention: "
3943 "[0]:0x%08x [1]:0x%08x "
3944 "[2]:0x%08x [3]:0x%08x\n",
3945 sig0 & HW_PRTY_ASSERT_SET_0,
3946 sig1 & HW_PRTY_ASSERT_SET_1,
3947 sig2 & HW_PRTY_ASSERT_SET_2,
3948 sig3 & HW_PRTY_ASSERT_SET_3);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003949 if (print)
3950 netdev_err(bp->dev,
3951 "Parity errors detected in blocks: ");
3952 par_num = bnx2x_check_blocks_with_parity0(
3953 sig0 & HW_PRTY_ASSERT_SET_0, par_num, print);
3954 par_num = bnx2x_check_blocks_with_parity1(
3955 sig1 & HW_PRTY_ASSERT_SET_1, par_num, global, print);
3956 par_num = bnx2x_check_blocks_with_parity2(
3957 sig2 & HW_PRTY_ASSERT_SET_2, par_num, print);
3958 par_num = bnx2x_check_blocks_with_parity3(
3959 sig3 & HW_PRTY_ASSERT_SET_3, par_num, global, print);
3960 if (print)
3961 pr_cont("\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003962 return true;
3963 } else
3964 return false;
3965}
3966
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003967/**
3968 * bnx2x_chk_parity_attn - checks for parity attentions.
3969 *
3970 * @bp: driver handle
3971 * @global: true if there was a global attention
3972 * @print: show parity attention in syslog
3973 */
3974bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003975{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003976 struct attn_route attn;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003977 int port = BP_PORT(bp);
3978
3979 attn.sig[0] = REG_RD(bp,
3980 MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
3981 port*4);
3982 attn.sig[1] = REG_RD(bp,
3983 MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
3984 port*4);
3985 attn.sig[2] = REG_RD(bp,
3986 MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
3987 port*4);
3988 attn.sig[3] = REG_RD(bp,
3989 MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
3990 port*4);
3991
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003992 return bnx2x_parity_attn(bp, global, print, attn.sig[0], attn.sig[1],
3993 attn.sig[2], attn.sig[3]);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003994}
3995
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003996
3997static inline void bnx2x_attn_int_deasserted4(struct bnx2x *bp, u32 attn)
3998{
3999 u32 val;
4000 if (attn & AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT) {
4001
4002 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS_CLR);
4003 BNX2X_ERR("PGLUE hw attention 0x%x\n", val);
4004 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR)
4005 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
4006 "ADDRESS_ERROR\n");
4007 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR)
4008 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
4009 "INCORRECT_RCV_BEHAVIOR\n");
4010 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN)
4011 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
4012 "WAS_ERROR_ATTN\n");
4013 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN)
4014 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
4015 "VF_LENGTH_VIOLATION_ATTN\n");
4016 if (val &
4017 PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN)
4018 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
4019 "VF_GRC_SPACE_VIOLATION_ATTN\n");
4020 if (val &
4021 PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN)
4022 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
4023 "VF_MSIX_BAR_VIOLATION_ATTN\n");
4024 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN)
4025 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
4026 "TCPL_ERROR_ATTN\n");
4027 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN)
4028 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
4029 "TCPL_IN_TWO_RCBS_ATTN\n");
4030 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW)
4031 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_"
4032 "CSSNOOP_FIFO_OVERFLOW\n");
4033 }
4034 if (attn & AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT) {
4035 val = REG_RD(bp, ATC_REG_ATC_INT_STS_CLR);
4036 BNX2X_ERR("ATC hw attention 0x%x\n", val);
4037 if (val & ATC_ATC_INT_STS_REG_ADDRESS_ERROR)
4038 BNX2X_ERR("ATC_ATC_INT_STS_REG_ADDRESS_ERROR\n");
4039 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND)
4040 BNX2X_ERR("ATC_ATC_INT_STS_REG"
4041 "_ATC_TCPL_TO_NOT_PEND\n");
4042 if (val & ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS)
4043 BNX2X_ERR("ATC_ATC_INT_STS_REG_"
4044 "ATC_GPA_MULTIPLE_HITS\n");
4045 if (val & ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT)
4046 BNX2X_ERR("ATC_ATC_INT_STS_REG_"
4047 "ATC_RCPL_TO_EMPTY_CNT\n");
4048 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR)
4049 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR\n");
4050 if (val & ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU)
4051 BNX2X_ERR("ATC_ATC_INT_STS_REG_"
4052 "ATC_IREQ_LESS_THAN_STU\n");
4053 }
4054
4055 if (attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4056 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)) {
4057 BNX2X_ERR("FATAL parity attention set4 0x%x\n",
4058 (u32)(attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4059 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)));
4060 }
4061
4062}
4063
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004064static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
4065{
4066 struct attn_route attn, *group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004067 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004068 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004069 u32 reg_addr;
4070 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004071 u32 aeu_mask;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004072 bool global = false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004073
4074 /* need to take HW lock because MCP or other port might also
4075 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004076 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004077
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004078 if (bnx2x_chk_parity_attn(bp, &global, true)) {
4079#ifndef BNX2X_STOP_ON_ERROR
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004080 bp->recovery_state = BNX2X_RECOVERY_INIT;
Ariel Elior7be08a72011-07-14 08:31:19 +00004081 schedule_delayed_work(&bp->sp_rtnl_task, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004082 /* Disable HW interrupts */
4083 bnx2x_int_disable(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004084 /* In case of parity errors don't handle attentions so that
4085 * other function would "see" parity errors.
4086 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004087#else
4088 bnx2x_panic();
4089#endif
4090 bnx2x_release_alr(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004091 return;
4092 }
4093
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004094 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
4095 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
4096 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
4097 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004098 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004099 attn.sig[4] =
4100 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + port*4);
4101 else
4102 attn.sig[4] = 0;
4103
4104 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x %08x\n",
4105 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3], attn.sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004106
4107 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
4108 if (deasserted & (1 << index)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004109 group_mask = &bp->attn_group[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004110
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004111 DP(NETIF_MSG_HW, "group[%d]: %08x %08x "
4112 "%08x %08x %08x\n",
4113 index,
4114 group_mask->sig[0], group_mask->sig[1],
4115 group_mask->sig[2], group_mask->sig[3],
4116 group_mask->sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004117
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004118 bnx2x_attn_int_deasserted4(bp,
4119 attn.sig[4] & group_mask->sig[4]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004120 bnx2x_attn_int_deasserted3(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004121 attn.sig[3] & group_mask->sig[3]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004122 bnx2x_attn_int_deasserted1(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004123 attn.sig[1] & group_mask->sig[1]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004124 bnx2x_attn_int_deasserted2(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004125 attn.sig[2] & group_mask->sig[2]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004126 bnx2x_attn_int_deasserted0(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004127 attn.sig[0] & group_mask->sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004128 }
4129 }
4130
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004131 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004132
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004133 if (bp->common.int_block == INT_BLOCK_HC)
4134 reg_addr = (HC_REG_COMMAND_REG + port*32 +
4135 COMMAND_REG_ATTN_BITS_CLR);
4136 else
4137 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_CLR_UPPER*8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004138
4139 val = ~deasserted;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004140 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", val,
4141 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07004142 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004143
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004144 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004145 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004146
4147 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
4148 MISC_REG_AEU_MASK_ATTN_FUNC_0;
4149
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004150 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
4151 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004152
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004153 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
4154 aeu_mask, deasserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004155 aeu_mask |= (deasserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004156 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
4157
4158 REG_WR(bp, reg_addr, aeu_mask);
4159 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004160
4161 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
4162 bp->attn_state &= ~deasserted;
4163 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
4164}
4165
4166static void bnx2x_attn_int(struct bnx2x *bp)
4167{
4168 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08004169 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
4170 attn_bits);
4171 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
4172 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004173 u32 attn_state = bp->attn_state;
4174
4175 /* look for changed bits */
4176 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
4177 u32 deasserted = ~attn_bits & attn_ack & attn_state;
4178
4179 DP(NETIF_MSG_HW,
4180 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
4181 attn_bits, attn_ack, asserted, deasserted);
4182
4183 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004184 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004185
4186 /* handle bits that were raised */
4187 if (asserted)
4188 bnx2x_attn_int_asserted(bp, asserted);
4189
4190 if (deasserted)
4191 bnx2x_attn_int_deasserted(bp, deasserted);
4192}
4193
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004194void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
4195 u16 index, u8 op, u8 update)
4196{
4197 u32 igu_addr = BAR_IGU_INTMEM + (IGU_CMD_INT_ACK_BASE + igu_sb_id)*8;
4198
4199 bnx2x_igu_ack_sb_gen(bp, igu_sb_id, segment, index, op, update,
4200 igu_addr);
4201}
4202
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004203static inline void bnx2x_update_eq_prod(struct bnx2x *bp, u16 prod)
4204{
4205 /* No memory barriers */
4206 storm_memset_eq_prod(bp, prod, BP_FUNC(bp));
4207 mmiowb(); /* keep prod updates ordered */
4208}
4209
4210#ifdef BCM_CNIC
4211static int bnx2x_cnic_handle_cfc_del(struct bnx2x *bp, u32 cid,
4212 union event_ring_elem *elem)
4213{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004214 u8 err = elem->message.error;
4215
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004216 if (!bp->cnic_eth_dev.starting_cid ||
Vladislav Zolotarovc3a8ce62011-05-22 10:08:09 +00004217 (cid < bp->cnic_eth_dev.starting_cid &&
4218 cid != bp->cnic_eth_dev.iscsi_l2_cid))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004219 return 1;
4220
4221 DP(BNX2X_MSG_SP, "got delete ramrod for CNIC CID %d\n", cid);
4222
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004223 if (unlikely(err)) {
4224
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004225 BNX2X_ERR("got delete ramrod for CNIC CID %d with error!\n",
4226 cid);
4227 bnx2x_panic_dump(bp);
4228 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004229 bnx2x_cnic_cfc_comp(bp, cid, err);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004230 return 0;
4231}
4232#endif
4233
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004234static inline void bnx2x_handle_mcast_eqe(struct bnx2x *bp)
4235{
4236 struct bnx2x_mcast_ramrod_params rparam;
4237 int rc;
4238
4239 memset(&rparam, 0, sizeof(rparam));
4240
4241 rparam.mcast_obj = &bp->mcast_obj;
4242
4243 netif_addr_lock_bh(bp->dev);
4244
4245 /* Clear pending state for the last command */
4246 bp->mcast_obj.raw.clear_pending(&bp->mcast_obj.raw);
4247
4248 /* If there are pending mcast commands - send them */
4249 if (bp->mcast_obj.check_pending(&bp->mcast_obj)) {
4250 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_CONT);
4251 if (rc < 0)
4252 BNX2X_ERR("Failed to send pending mcast commands: %d\n",
4253 rc);
4254 }
4255
4256 netif_addr_unlock_bh(bp->dev);
4257}
4258
4259static inline void bnx2x_handle_classification_eqe(struct bnx2x *bp,
4260 union event_ring_elem *elem)
4261{
4262 unsigned long ramrod_flags = 0;
4263 int rc = 0;
4264 u32 cid = elem->message.data.eth_event.echo & BNX2X_SWCID_MASK;
4265 struct bnx2x_vlan_mac_obj *vlan_mac_obj;
4266
4267 /* Always push next commands out, don't wait here */
4268 __set_bit(RAMROD_CONT, &ramrod_flags);
4269
4270 switch (elem->message.data.eth_event.echo >> BNX2X_SWCID_SHIFT) {
4271 case BNX2X_FILTER_MAC_PENDING:
4272#ifdef BCM_CNIC
4273 if (cid == BNX2X_ISCSI_ETH_CID)
4274 vlan_mac_obj = &bp->iscsi_l2_mac_obj;
4275 else
4276#endif
4277 vlan_mac_obj = &bp->fp[cid].mac_obj;
4278
4279 break;
4280 vlan_mac_obj = &bp->fp[cid].mac_obj;
4281
4282 case BNX2X_FILTER_MCAST_PENDING:
4283 /* This is only relevant for 57710 where multicast MACs are
4284 * configured as unicast MACs using the same ramrod.
4285 */
4286 bnx2x_handle_mcast_eqe(bp);
4287 return;
4288 default:
4289 BNX2X_ERR("Unsupported classification command: %d\n",
4290 elem->message.data.eth_event.echo);
4291 return;
4292 }
4293
4294 rc = vlan_mac_obj->complete(bp, vlan_mac_obj, elem, &ramrod_flags);
4295
4296 if (rc < 0)
4297 BNX2X_ERR("Failed to schedule new commands: %d\n", rc);
4298 else if (rc > 0)
4299 DP(BNX2X_MSG_SP, "Scheduled next pending commands...\n");
4300
4301}
4302
4303#ifdef BCM_CNIC
4304static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start);
4305#endif
4306
4307static inline void bnx2x_handle_rx_mode_eqe(struct bnx2x *bp)
4308{
4309 netif_addr_lock_bh(bp->dev);
4310
4311 clear_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
4312
4313 /* Send rx_mode command again if was requested */
4314 if (test_and_clear_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state))
4315 bnx2x_set_storm_rx_mode(bp);
4316#ifdef BCM_CNIC
4317 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED,
4318 &bp->sp_state))
4319 bnx2x_set_iscsi_eth_rx_mode(bp, true);
4320 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED,
4321 &bp->sp_state))
4322 bnx2x_set_iscsi_eth_rx_mode(bp, false);
4323#endif
4324
4325 netif_addr_unlock_bh(bp->dev);
4326}
4327
4328static inline struct bnx2x_queue_sp_obj *bnx2x_cid_to_q_obj(
4329 struct bnx2x *bp, u32 cid)
4330{
Ariel Elior6383c0b2011-07-14 08:31:57 +00004331 DP(BNX2X_MSG_SP, "retrieving fp from cid %d", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004332#ifdef BCM_CNIC
4333 if (cid == BNX2X_FCOE_ETH_CID)
4334 return &bnx2x_fcoe(bp, q_obj);
4335 else
4336#endif
Ariel Elior6383c0b2011-07-14 08:31:57 +00004337 return &bnx2x_fp(bp, CID_TO_FP(cid), q_obj);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004338}
4339
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004340static void bnx2x_eq_int(struct bnx2x *bp)
4341{
4342 u16 hw_cons, sw_cons, sw_prod;
4343 union event_ring_elem *elem;
4344 u32 cid;
4345 u8 opcode;
4346 int spqe_cnt = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004347 struct bnx2x_queue_sp_obj *q_obj;
4348 struct bnx2x_func_sp_obj *f_obj = &bp->func_obj;
4349 struct bnx2x_raw_obj *rss_raw = &bp->rss_conf_obj.raw;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004350
4351 hw_cons = le16_to_cpu(*bp->eq_cons_sb);
4352
4353 /* The hw_cos range is 1-255, 257 - the sw_cons range is 0-254, 256.
4354 * when we get the the next-page we nned to adjust so the loop
4355 * condition below will be met. The next element is the size of a
4356 * regular element and hence incrementing by 1
4357 */
4358 if ((hw_cons & EQ_DESC_MAX_PAGE) == EQ_DESC_MAX_PAGE)
4359 hw_cons++;
4360
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004361 /* This function may never run in parallel with itself for a
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004362 * specific bp, thus there is no need in "paired" read memory
4363 * barrier here.
4364 */
4365 sw_cons = bp->eq_cons;
4366 sw_prod = bp->eq_prod;
4367
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08004368 DP(BNX2X_MSG_SP, "EQ: hw_cons %u sw_cons %u bp->cq_spq_left %u\n",
4369 hw_cons, sw_cons, atomic_read(&bp->eq_spq_left));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004370
4371 for (; sw_cons != hw_cons;
4372 sw_prod = NEXT_EQ_IDX(sw_prod), sw_cons = NEXT_EQ_IDX(sw_cons)) {
4373
4374
4375 elem = &bp->eq_ring[EQ_DESC(sw_cons)];
4376
4377 cid = SW_CID(elem->message.data.cfc_del_event.cid);
4378 opcode = elem->message.opcode;
4379
4380
4381 /* handle eq element */
4382 switch (opcode) {
4383 case EVENT_RING_OPCODE_STAT_QUERY:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004384 DP(NETIF_MSG_TIMER, "got statistics comp event %d\n",
4385 bp->stats_comp++);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004386 /* nothing to do with stats comp */
4387 continue;
4388
4389 case EVENT_RING_OPCODE_CFC_DEL:
4390 /* handle according to cid range */
4391 /*
4392 * we may want to verify here that the bp state is
4393 * HALTING
4394 */
4395 DP(NETIF_MSG_IFDOWN,
4396 "got delete ramrod for MULTI[%d]\n", cid);
4397#ifdef BCM_CNIC
4398 if (!bnx2x_cnic_handle_cfc_del(bp, cid, elem))
4399 goto next_spqe;
4400#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004401 q_obj = bnx2x_cid_to_q_obj(bp, cid);
4402
4403 if (q_obj->complete_cmd(bp, q_obj, BNX2X_Q_CMD_CFC_DEL))
4404 break;
4405
4406
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004407
4408 goto next_spqe;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004409
4410 case EVENT_RING_OPCODE_STOP_TRAFFIC:
4411 DP(NETIF_MSG_IFUP, "got STOP TRAFFIC\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00004412 if (f_obj->complete_cmd(bp, f_obj,
4413 BNX2X_F_CMD_TX_STOP))
4414 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004415 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_PAUSED);
4416 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004417
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004418 case EVENT_RING_OPCODE_START_TRAFFIC:
4419 DP(NETIF_MSG_IFUP, "got START TRAFFIC\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00004420 if (f_obj->complete_cmd(bp, f_obj,
4421 BNX2X_F_CMD_TX_START))
4422 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004423 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_RELEASED);
4424 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004425 case EVENT_RING_OPCODE_FUNCTION_START:
4426 DP(NETIF_MSG_IFUP, "got FUNC_START ramrod\n");
4427 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_START))
4428 break;
4429
4430 goto next_spqe;
4431
4432 case EVENT_RING_OPCODE_FUNCTION_STOP:
4433 DP(NETIF_MSG_IFDOWN, "got FUNC_STOP ramrod\n");
4434 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_STOP))
4435 break;
4436
4437 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004438 }
4439
4440 switch (opcode | bp->state) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004441 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
4442 BNX2X_STATE_OPEN):
4443 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004444 BNX2X_STATE_OPENING_WAIT4_PORT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004445 cid = elem->message.data.eth_event.echo &
4446 BNX2X_SWCID_MASK;
4447 DP(NETIF_MSG_IFUP, "got RSS_UPDATE ramrod. CID %d\n",
4448 cid);
4449 rss_raw->clear_pending(rss_raw);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004450 break;
4451
4452 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_OPEN):
4453 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_DIAG):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004454 case (EVENT_RING_OPCODE_SET_MAC |
4455 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004456 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
4457 BNX2X_STATE_OPEN):
4458 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
4459 BNX2X_STATE_DIAG):
4460 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
4461 BNX2X_STATE_CLOSING_WAIT4_HALT):
4462 DP(NETIF_MSG_IFUP, "got (un)set mac ramrod\n");
4463 bnx2x_handle_classification_eqe(bp, elem);
4464 break;
4465
4466 case (EVENT_RING_OPCODE_MULTICAST_RULES |
4467 BNX2X_STATE_OPEN):
4468 case (EVENT_RING_OPCODE_MULTICAST_RULES |
4469 BNX2X_STATE_DIAG):
4470 case (EVENT_RING_OPCODE_MULTICAST_RULES |
4471 BNX2X_STATE_CLOSING_WAIT4_HALT):
4472 DP(NETIF_MSG_IFUP, "got mcast ramrod\n");
4473 bnx2x_handle_mcast_eqe(bp);
4474 break;
4475
4476 case (EVENT_RING_OPCODE_FILTERS_RULES |
4477 BNX2X_STATE_OPEN):
4478 case (EVENT_RING_OPCODE_FILTERS_RULES |
4479 BNX2X_STATE_DIAG):
4480 case (EVENT_RING_OPCODE_FILTERS_RULES |
4481 BNX2X_STATE_CLOSING_WAIT4_HALT):
4482 DP(NETIF_MSG_IFUP, "got rx_mode ramrod\n");
4483 bnx2x_handle_rx_mode_eqe(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004484 break;
4485 default:
4486 /* unknown event log error and continue */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004487 BNX2X_ERR("Unknown EQ event %d, bp->state 0x%x\n",
4488 elem->message.opcode, bp->state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004489 }
4490next_spqe:
4491 spqe_cnt++;
4492 } /* for */
4493
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00004494 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08004495 atomic_add(spqe_cnt, &bp->eq_spq_left);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004496
4497 bp->eq_cons = sw_cons;
4498 bp->eq_prod = sw_prod;
4499 /* Make sure that above mem writes were issued towards the memory */
4500 smp_wmb();
4501
4502 /* update producer */
4503 bnx2x_update_eq_prod(bp, bp->eq_prod);
4504}
4505
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004506static void bnx2x_sp_task(struct work_struct *work)
4507{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08004508 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004509 u16 status;
4510
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004511 status = bnx2x_update_dsb_idx(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004512/* if (status == 0) */
4513/* BNX2X_ERR("spurious slowpath interrupt!\n"); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004514
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004515 DP(NETIF_MSG_INTR, "got a slowpath interrupt (status 0x%x)\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004516
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004517 /* HW attentions */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004518 if (status & BNX2X_DEF_SB_ATT_IDX) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004519 bnx2x_attn_int(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004520 status &= ~BNX2X_DEF_SB_ATT_IDX;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004521 }
4522
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004523 /* SP events: STAT_QUERY and others */
4524 if (status & BNX2X_DEF_SB_IDX) {
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004525#ifdef BCM_CNIC
4526 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004527
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004528 if ((!NO_FCOE(bp)) &&
Vladislav Zolotarov019dbb42011-07-19 01:43:25 +00004529 (bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))) {
4530 /*
4531 * Prevent local bottom-halves from running as
4532 * we are going to change the local NAPI list.
4533 */
4534 local_bh_disable();
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004535 napi_schedule(&bnx2x_fcoe(bp, napi));
Vladislav Zolotarov019dbb42011-07-19 01:43:25 +00004536 local_bh_enable();
4537 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004538#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004539 /* Handle EQ completions */
4540 bnx2x_eq_int(bp);
4541
4542 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID,
4543 le16_to_cpu(bp->def_idx), IGU_INT_NOP, 1);
4544
4545 status &= ~BNX2X_DEF_SB_IDX;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004546 }
4547
4548 if (unlikely(status))
4549 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
4550 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004551
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004552 bnx2x_ack_sb(bp, bp->igu_dsb_id, ATTENTION_ID,
4553 le16_to_cpu(bp->def_att_idx), IGU_INT_ENABLE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004554}
4555
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00004556irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004557{
4558 struct net_device *dev = dev_instance;
4559 struct bnx2x *bp = netdev_priv(dev);
4560
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004561 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0,
4562 IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004563
4564#ifdef BNX2X_STOP_ON_ERROR
4565 if (unlikely(bp->panic))
4566 return IRQ_HANDLED;
4567#endif
4568
Michael Chan993ac7b2009-10-10 13:46:56 +00004569#ifdef BCM_CNIC
4570 {
4571 struct cnic_ops *c_ops;
4572
4573 rcu_read_lock();
4574 c_ops = rcu_dereference(bp->cnic_ops);
4575 if (c_ops)
4576 c_ops->cnic_handler(bp->cnic_data, NULL);
4577 rcu_read_unlock();
4578 }
4579#endif
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08004580 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004581
4582 return IRQ_HANDLED;
4583}
4584
4585/* end of slow path */
4586
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004587
4588void bnx2x_drv_pulse(struct bnx2x *bp)
4589{
4590 SHMEM_WR(bp, func_mb[BP_FW_MB_IDX(bp)].drv_pulse_mb,
4591 bp->fw_drv_pulse_wr_seq);
4592}
4593
4594
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004595static void bnx2x_timer(unsigned long data)
4596{
Ariel Elior6383c0b2011-07-14 08:31:57 +00004597 u8 cos;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004598 struct bnx2x *bp = (struct bnx2x *) data;
4599
4600 if (!netif_running(bp->dev))
4601 return;
4602
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004603 if (poll) {
4604 struct bnx2x_fastpath *fp = &bp->fp[0];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004605
Ariel Elior6383c0b2011-07-14 08:31:57 +00004606 for_each_cos_in_tx_queue(fp, cos)
4607 bnx2x_tx_int(bp, &fp->txdata[cos]);
David S. Millerb8ee8322011-04-17 16:56:12 -07004608 bnx2x_rx_int(fp, 1000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004609 }
4610
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004611 if (!BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004612 int mb_idx = BP_FW_MB_IDX(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004613 u32 drv_pulse;
4614 u32 mcp_pulse;
4615
4616 ++bp->fw_drv_pulse_wr_seq;
4617 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
4618 /* TBD - add SYSTEM_TIME */
4619 drv_pulse = bp->fw_drv_pulse_wr_seq;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004620 bnx2x_drv_pulse(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004621
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004622 mcp_pulse = (SHMEM_RD(bp, func_mb[mb_idx].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004623 MCP_PULSE_SEQ_MASK);
4624 /* The delta between driver pulse and mcp response
4625 * should be 1 (before mcp response) or 0 (after mcp response)
4626 */
4627 if ((drv_pulse != mcp_pulse) &&
4628 (drv_pulse != ((mcp_pulse + 1) & MCP_PULSE_SEQ_MASK))) {
4629 /* someone lost a heartbeat... */
4630 BNX2X_ERR("drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
4631 drv_pulse, mcp_pulse);
4632 }
4633 }
4634
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07004635 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004636 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004637
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004638 mod_timer(&bp->timer, jiffies + bp->current_interval);
4639}
4640
4641/* end of Statistics */
4642
4643/* nic init */
4644
4645/*
4646 * nic init service functions
4647 */
4648
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004649static inline void bnx2x_fill(struct bnx2x *bp, u32 addr, int fill, u32 len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004650{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004651 u32 i;
4652 if (!(len%4) && !(addr%4))
4653 for (i = 0; i < len; i += 4)
4654 REG_WR(bp, addr + i, fill);
4655 else
4656 for (i = 0; i < len; i++)
4657 REG_WR8(bp, addr + i, fill);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004658
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004659}
4660
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004661/* helper: writes FP SP data to FW - data_size in dwords */
4662static inline void bnx2x_wr_fp_sb_data(struct bnx2x *bp,
4663 int fw_sb_id,
4664 u32 *sb_data_p,
4665 u32 data_size)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004666{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004667 int index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004668 for (index = 0; index < data_size; index++)
4669 REG_WR(bp, BAR_CSTRORM_INTMEM +
4670 CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
4671 sizeof(u32)*index,
4672 *(sb_data_p + index));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004673}
4674
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004675static inline void bnx2x_zero_fp_sb(struct bnx2x *bp, int fw_sb_id)
4676{
4677 u32 *sb_data_p;
4678 u32 data_size = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004679 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004680 struct hc_status_block_data_e1x sb_data_e1x;
4681
4682 /* disable the function first */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004683 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004684 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004685 sb_data_e2.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004686 sb_data_e2.common.p_func.vf_valid = false;
4687 sb_data_p = (u32 *)&sb_data_e2;
4688 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
4689 } else {
4690 memset(&sb_data_e1x, 0,
4691 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004692 sb_data_e1x.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004693 sb_data_e1x.common.p_func.vf_valid = false;
4694 sb_data_p = (u32 *)&sb_data_e1x;
4695 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
4696 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004697 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
4698
4699 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
4700 CSTORM_STATUS_BLOCK_OFFSET(fw_sb_id), 0,
4701 CSTORM_STATUS_BLOCK_SIZE);
4702 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
4703 CSTORM_SYNC_BLOCK_OFFSET(fw_sb_id), 0,
4704 CSTORM_SYNC_BLOCK_SIZE);
4705}
4706
4707/* helper: writes SP SB data to FW */
4708static inline void bnx2x_wr_sp_sb_data(struct bnx2x *bp,
4709 struct hc_sp_status_block_data *sp_sb_data)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004710{
4711 int func = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004712 int i;
4713 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
4714 REG_WR(bp, BAR_CSTRORM_INTMEM +
4715 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
4716 i*sizeof(u32),
4717 *((u32 *)sp_sb_data + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004718}
4719
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004720static inline void bnx2x_zero_sp_sb(struct bnx2x *bp)
4721{
4722 int func = BP_FUNC(bp);
4723 struct hc_sp_status_block_data sp_sb_data;
4724 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
4725
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004726 sp_sb_data.state = SB_DISABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004727 sp_sb_data.p_func.vf_valid = false;
4728
4729 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
4730
4731 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
4732 CSTORM_SP_STATUS_BLOCK_OFFSET(func), 0,
4733 CSTORM_SP_STATUS_BLOCK_SIZE);
4734 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
4735 CSTORM_SP_SYNC_BLOCK_OFFSET(func), 0,
4736 CSTORM_SP_SYNC_BLOCK_SIZE);
4737
4738}
4739
4740
4741static inline
4742void bnx2x_setup_ndsb_state_machine(struct hc_status_block_sm *hc_sm,
4743 int igu_sb_id, int igu_seg_id)
4744{
4745 hc_sm->igu_sb_id = igu_sb_id;
4746 hc_sm->igu_seg_id = igu_seg_id;
4747 hc_sm->timer_value = 0xFF;
4748 hc_sm->time_to_expire = 0xFFFFFFFF;
4749}
4750
stephen hemminger8d962862010-10-21 07:50:56 +00004751static void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004752 u8 vf_valid, int fw_sb_id, int igu_sb_id)
4753{
4754 int igu_seg_id;
4755
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004756 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004757 struct hc_status_block_data_e1x sb_data_e1x;
4758 struct hc_status_block_sm *hc_sm_p;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004759 int data_size;
4760 u32 *sb_data_p;
4761
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004762 if (CHIP_INT_MODE_IS_BC(bp))
4763 igu_seg_id = HC_SEG_ACCESS_NORM;
4764 else
4765 igu_seg_id = IGU_SEG_ACCESS_NORM;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004766
4767 bnx2x_zero_fp_sb(bp, fw_sb_id);
4768
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004769 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004770 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004771 sb_data_e2.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004772 sb_data_e2.common.p_func.pf_id = BP_FUNC(bp);
4773 sb_data_e2.common.p_func.vf_id = vfid;
4774 sb_data_e2.common.p_func.vf_valid = vf_valid;
4775 sb_data_e2.common.p_func.vnic_id = BP_VN(bp);
4776 sb_data_e2.common.same_igu_sb_1b = true;
4777 sb_data_e2.common.host_sb_addr.hi = U64_HI(mapping);
4778 sb_data_e2.common.host_sb_addr.lo = U64_LO(mapping);
4779 hc_sm_p = sb_data_e2.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004780 sb_data_p = (u32 *)&sb_data_e2;
4781 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
4782 } else {
4783 memset(&sb_data_e1x, 0,
4784 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004785 sb_data_e1x.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004786 sb_data_e1x.common.p_func.pf_id = BP_FUNC(bp);
4787 sb_data_e1x.common.p_func.vf_id = 0xff;
4788 sb_data_e1x.common.p_func.vf_valid = false;
4789 sb_data_e1x.common.p_func.vnic_id = BP_VN(bp);
4790 sb_data_e1x.common.same_igu_sb_1b = true;
4791 sb_data_e1x.common.host_sb_addr.hi = U64_HI(mapping);
4792 sb_data_e1x.common.host_sb_addr.lo = U64_LO(mapping);
4793 hc_sm_p = sb_data_e1x.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004794 sb_data_p = (u32 *)&sb_data_e1x;
4795 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
4796 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004797
4798 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_RX_ID],
4799 igu_sb_id, igu_seg_id);
4800 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_TX_ID],
4801 igu_sb_id, igu_seg_id);
4802
4803 DP(NETIF_MSG_HW, "Init FW SB %d\n", fw_sb_id);
4804
4805 /* write indecies to HW */
4806 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
4807}
4808
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004809static void bnx2x_update_coalesce_sb(struct bnx2x *bp, u8 fw_sb_id,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004810 u16 tx_usec, u16 rx_usec)
4811{
Ariel Elior6383c0b2011-07-14 08:31:57 +00004812 bnx2x_update_coalesce_sb_index(bp, fw_sb_id, HC_INDEX_ETH_RX_CQ_CONS,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004813 false, rx_usec);
Ariel Elior6383c0b2011-07-14 08:31:57 +00004814 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
4815 HC_INDEX_ETH_TX_CQ_CONS_COS0, false,
4816 tx_usec);
4817 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
4818 HC_INDEX_ETH_TX_CQ_CONS_COS1, false,
4819 tx_usec);
4820 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
4821 HC_INDEX_ETH_TX_CQ_CONS_COS2, false,
4822 tx_usec);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004823}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004824
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004825static void bnx2x_init_def_sb(struct bnx2x *bp)
4826{
4827 struct host_sp_status_block *def_sb = bp->def_status_blk;
4828 dma_addr_t mapping = bp->def_status_blk_mapping;
4829 int igu_sp_sb_index;
4830 int igu_seg_id;
4831 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004832 int func = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004833 int reg_offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004834 u64 section;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004835 int index;
4836 struct hc_sp_status_block_data sp_sb_data;
4837 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
4838
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004839 if (CHIP_INT_MODE_IS_BC(bp)) {
4840 igu_sp_sb_index = DEF_SB_IGU_ID;
4841 igu_seg_id = HC_SEG_ACCESS_DEF;
4842 } else {
4843 igu_sp_sb_index = bp->igu_dsb_id;
4844 igu_seg_id = IGU_SEG_ACCESS_DEF;
4845 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004846
4847 /* ATTN */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004848 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004849 atten_status_block);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004850 def_sb->atten_status_block.status_block_id = igu_sp_sb_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004851
Eliezer Tamir49d66772008-02-28 11:53:13 -08004852 bp->attn_state = 0;
4853
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004854 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
4855 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004856 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004857 int sindex;
4858 /* take care of sig[0]..sig[4] */
4859 for (sindex = 0; sindex < 4; sindex++)
4860 bp->attn_group[index].sig[sindex] =
4861 REG_RD(bp, reg_offset + sindex*0x4 + 0x10*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004862
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004863 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004864 /*
4865 * enable5 is separate from the rest of the registers,
4866 * and therefore the address skip is 4
4867 * and not 16 between the different groups
4868 */
4869 bp->attn_group[index].sig[4] = REG_RD(bp,
4870 reg_offset + 0x10 + 0x4*index);
4871 else
4872 bp->attn_group[index].sig[4] = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004873 }
4874
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004875 if (bp->common.int_block == INT_BLOCK_HC) {
4876 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
4877 HC_REG_ATTN_MSG0_ADDR_L);
4878
4879 REG_WR(bp, reg_offset, U64_LO(section));
4880 REG_WR(bp, reg_offset + 4, U64_HI(section));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004881 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004882 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_L, U64_LO(section));
4883 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_H, U64_HI(section));
4884 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004885
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004886 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
4887 sp_sb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004888
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004889 bnx2x_zero_sp_sb(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004890
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004891 sp_sb_data.state = SB_ENABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004892 sp_sb_data.host_sb_addr.lo = U64_LO(section);
4893 sp_sb_data.host_sb_addr.hi = U64_HI(section);
4894 sp_sb_data.igu_sb_id = igu_sp_sb_index;
4895 sp_sb_data.igu_seg_id = igu_seg_id;
4896 sp_sb_data.p_func.pf_id = func;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004897 sp_sb_data.p_func.vnic_id = BP_VN(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004898 sp_sb_data.p_func.vf_id = 0xff;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004899
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004900 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004901
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004902 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004903}
4904
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00004905void bnx2x_update_coalesce(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004906{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004907 int i;
4908
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004909 for_each_eth_queue(bp, i)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004910 bnx2x_update_coalesce_sb(bp, bp->fp[i].fw_sb_id,
Ariel Elior423cfa7e2011-03-14 13:43:22 -07004911 bp->tx_ticks, bp->rx_ticks);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004912}
4913
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004914static void bnx2x_init_sp_ring(struct bnx2x *bp)
4915{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004916 spin_lock_init(&bp->spq_lock);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08004917 atomic_set(&bp->cq_spq_left, MAX_SPQ_PENDING);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004918
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004919 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004920 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
4921 bp->spq_prod_bd = bp->spq;
4922 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004923}
4924
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004925static void bnx2x_init_eq_ring(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004926{
4927 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004928 for (i = 1; i <= NUM_EQ_PAGES; i++) {
4929 union event_ring_elem *elem =
4930 &bp->eq_ring[EQ_DESC_CNT_PAGE * i - 1];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004931
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004932 elem->next_page.addr.hi =
4933 cpu_to_le32(U64_HI(bp->eq_mapping +
4934 BCM_PAGE_SIZE * (i % NUM_EQ_PAGES)));
4935 elem->next_page.addr.lo =
4936 cpu_to_le32(U64_LO(bp->eq_mapping +
4937 BCM_PAGE_SIZE*(i % NUM_EQ_PAGES)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004938 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004939 bp->eq_cons = 0;
4940 bp->eq_prod = NUM_EQ_DESC;
4941 bp->eq_cons_sb = BNX2X_EQ_INDEX;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08004942 /* we want a warning message before it gets rought... */
4943 atomic_set(&bp->eq_spq_left,
4944 min_t(int, MAX_SP_DESC_CNT - MAX_SPQ_PENDING, NUM_EQ_DESC) - 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004945}
4946
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004947
4948/* called with netif_addr_lock_bh() */
4949void bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
4950 unsigned long rx_mode_flags,
4951 unsigned long rx_accept_flags,
4952 unsigned long tx_accept_flags,
4953 unsigned long ramrod_flags)
Tom Herbertab532cf2011-02-16 10:27:02 +00004954{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004955 struct bnx2x_rx_mode_ramrod_params ramrod_param;
4956 int rc;
Tom Herbertab532cf2011-02-16 10:27:02 +00004957
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004958 memset(&ramrod_param, 0, sizeof(ramrod_param));
Tom Herbertab532cf2011-02-16 10:27:02 +00004959
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004960 /* Prepare ramrod parameters */
4961 ramrod_param.cid = 0;
4962 ramrod_param.cl_id = cl_id;
4963 ramrod_param.rx_mode_obj = &bp->rx_mode_obj;
4964 ramrod_param.func_id = BP_FUNC(bp);
4965
4966 ramrod_param.pstate = &bp->sp_state;
4967 ramrod_param.state = BNX2X_FILTER_RX_MODE_PENDING;
4968
4969 ramrod_param.rdata = bnx2x_sp(bp, rx_mode_rdata);
4970 ramrod_param.rdata_mapping = bnx2x_sp_mapping(bp, rx_mode_rdata);
4971
4972 set_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
4973
4974 ramrod_param.ramrod_flags = ramrod_flags;
4975 ramrod_param.rx_mode_flags = rx_mode_flags;
4976
4977 ramrod_param.rx_accept_flags = rx_accept_flags;
4978 ramrod_param.tx_accept_flags = tx_accept_flags;
4979
4980 rc = bnx2x_config_rx_mode(bp, &ramrod_param);
4981 if (rc < 0) {
4982 BNX2X_ERR("Set rx_mode %d failed\n", bp->rx_mode);
4983 return;
4984 }
4985}
4986
4987/* called with netif_addr_lock_bh() */
4988void bnx2x_set_storm_rx_mode(struct bnx2x *bp)
4989{
4990 unsigned long rx_mode_flags = 0, ramrod_flags = 0;
4991 unsigned long rx_accept_flags = 0, tx_accept_flags = 0;
4992
4993#ifdef BCM_CNIC
4994 if (!NO_FCOE(bp))
4995
4996 /* Configure rx_mode of FCoE Queue */
4997 __set_bit(BNX2X_RX_MODE_FCOE_ETH, &rx_mode_flags);
4998#endif
4999
5000 switch (bp->rx_mode) {
5001 case BNX2X_RX_MODE_NONE:
5002 /*
5003 * 'drop all' supersedes any accept flags that may have been
5004 * passed to the function.
5005 */
5006 break;
5007 case BNX2X_RX_MODE_NORMAL:
5008 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
5009 __set_bit(BNX2X_ACCEPT_MULTICAST, &rx_accept_flags);
5010 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
5011
5012 /* internal switching mode */
5013 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
5014 __set_bit(BNX2X_ACCEPT_MULTICAST, &tx_accept_flags);
5015 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
5016
5017 break;
5018 case BNX2X_RX_MODE_ALLMULTI:
5019 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
5020 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &rx_accept_flags);
5021 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
5022
5023 /* internal switching mode */
5024 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
5025 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &tx_accept_flags);
5026 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
5027
5028 break;
5029 case BNX2X_RX_MODE_PROMISC:
5030 /* According to deffinition of SI mode, iface in promisc mode
5031 * should receive matched and unmatched (in resolution of port)
5032 * unicast packets.
5033 */
5034 __set_bit(BNX2X_ACCEPT_UNMATCHED, &rx_accept_flags);
5035 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
5036 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &rx_accept_flags);
5037 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
5038
5039 /* internal switching mode */
5040 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &tx_accept_flags);
5041 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
5042
5043 if (IS_MF_SI(bp))
5044 __set_bit(BNX2X_ACCEPT_ALL_UNICAST, &tx_accept_flags);
5045 else
5046 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
5047
5048 break;
5049 default:
5050 BNX2X_ERR("Unknown rx_mode: %d\n", bp->rx_mode);
5051 return;
5052 }
5053
5054 if (bp->rx_mode != BNX2X_RX_MODE_NONE) {
5055 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &rx_accept_flags);
5056 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &tx_accept_flags);
5057 }
5058
5059 __set_bit(RAMROD_RX, &ramrod_flags);
5060 __set_bit(RAMROD_TX, &ramrod_flags);
5061
5062 bnx2x_set_q_rx_mode(bp, bp->fp->cl_id, rx_mode_flags, rx_accept_flags,
5063 tx_accept_flags, ramrod_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005064}
5065
Eilon Greenstein471de712008-08-13 15:49:35 -07005066static void bnx2x_init_internal_common(struct bnx2x *bp)
5067{
5068 int i;
5069
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005070 if (IS_MF_SI(bp))
5071 /*
5072 * In switch independent mode, the TSTORM needs to accept
5073 * packets that failed classification, since approximate match
5074 * mac addresses aren't written to NIG LLH
5075 */
5076 REG_WR8(bp, BAR_TSTRORM_INTMEM +
5077 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 2);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005078 else if (!CHIP_IS_E1(bp)) /* 57710 doesn't support MF */
5079 REG_WR8(bp, BAR_TSTRORM_INTMEM +
5080 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 0);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005081
Eilon Greenstein471de712008-08-13 15:49:35 -07005082 /* Zero this manually as its initialization is
5083 currently missing in the initTool */
5084 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
5085 REG_WR(bp, BAR_USTRORM_INTMEM +
5086 USTORM_AGG_DATA_OFFSET + i * 4, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005087 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005088 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_IGU_MODE_OFFSET,
5089 CHIP_INT_MODE_IS_BC(bp) ?
5090 HC_IGU_BC_MODE : HC_IGU_NBC_MODE);
5091 }
Eilon Greenstein471de712008-08-13 15:49:35 -07005092}
5093
Eilon Greenstein471de712008-08-13 15:49:35 -07005094static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
5095{
5096 switch (load_code) {
5097 case FW_MSG_CODE_DRV_LOAD_COMMON:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005098 case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
Eilon Greenstein471de712008-08-13 15:49:35 -07005099 bnx2x_init_internal_common(bp);
5100 /* no break */
5101
5102 case FW_MSG_CODE_DRV_LOAD_PORT:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005103 /* nothing to do */
Eilon Greenstein471de712008-08-13 15:49:35 -07005104 /* no break */
5105
5106 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005107 /* internal memory per function is
5108 initialized inside bnx2x_pf_init */
Eilon Greenstein471de712008-08-13 15:49:35 -07005109 break;
5110
5111 default:
5112 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
5113 break;
5114 }
5115}
5116
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005117static inline u8 bnx2x_fp_igu_sb_id(struct bnx2x_fastpath *fp)
5118{
Ariel Elior6383c0b2011-07-14 08:31:57 +00005119 return fp->bp->igu_base_sb + fp->index + CNIC_PRESENT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005120}
5121
5122static inline u8 bnx2x_fp_fw_sb_id(struct bnx2x_fastpath *fp)
5123{
Ariel Elior6383c0b2011-07-14 08:31:57 +00005124 return fp->bp->base_fw_ndsb + fp->index + CNIC_PRESENT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005125}
5126
5127static inline u8 bnx2x_fp_cl_id(struct bnx2x_fastpath *fp)
5128{
5129 if (CHIP_IS_E1x(fp->bp))
5130 return BP_L_ID(fp->bp) + fp->index;
5131 else /* We want Client ID to be the same as IGU SB ID for 57712 */
5132 return bnx2x_fp_igu_sb_id(fp);
5133}
5134
Ariel Elior6383c0b2011-07-14 08:31:57 +00005135static void bnx2x_init_eth_fp(struct bnx2x *bp, int fp_idx)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005136{
5137 struct bnx2x_fastpath *fp = &bp->fp[fp_idx];
Ariel Elior6383c0b2011-07-14 08:31:57 +00005138 u8 cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005139 unsigned long q_type = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +00005140 u32 cids[BNX2X_MULTI_TX_COS] = { 0 };
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005141
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00005142 fp->cid = fp_idx;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005143 fp->cl_id = bnx2x_fp_cl_id(fp);
5144 fp->fw_sb_id = bnx2x_fp_fw_sb_id(fp);
5145 fp->igu_sb_id = bnx2x_fp_igu_sb_id(fp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005146 /* qZone id equals to FW (per path) client id */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005147 fp->cl_qzone_id = bnx2x_fp_qzone_id(fp);
5148
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005149 /* init shortcut */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005150 fp->ustorm_rx_prods_offset = bnx2x_rx_ustorm_prods_offset(fp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005151 /* Setup SB indicies */
5152 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005153
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005154 /* Configure Queue State object */
5155 __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
5156 __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
Ariel Elior6383c0b2011-07-14 08:31:57 +00005157
5158 BUG_ON(fp->max_cos > BNX2X_MULTI_TX_COS);
5159
5160 /* init tx data */
5161 for_each_cos_in_tx_queue(fp, cos) {
5162 bnx2x_init_txdata(bp, &fp->txdata[cos],
5163 CID_COS_TO_TX_ONLY_CID(fp->cid, cos),
5164 FP_COS_TO_TXQ(fp, cos),
5165 BNX2X_TX_SB_INDEX_BASE + cos);
5166 cids[cos] = fp->txdata[cos].cid;
5167 }
5168
5169 bnx2x_init_queue_obj(bp, &fp->q_obj, fp->cl_id, cids, fp->max_cos,
5170 BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
5171 bnx2x_sp_mapping(bp, q_rdata), q_type);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005172
5173 /**
5174 * Configure classification DBs: Always enable Tx switching
5175 */
5176 bnx2x_init_vlan_mac_fp_objs(fp, BNX2X_OBJ_TYPE_RX_TX);
5177
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005178 DP(NETIF_MSG_IFUP, "queue[%d]: bnx2x_init_sb(%p,%p) "
5179 "cl_id %d fw_sb %d igu_sb %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005180 fp_idx, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005181 fp->igu_sb_id);
5182 bnx2x_init_sb(bp, fp->status_blk_mapping, BNX2X_VF_ID_INVALID, false,
5183 fp->fw_sb_id, fp->igu_sb_id);
5184
5185 bnx2x_update_fpsb_idx(fp);
5186}
5187
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005188void bnx2x_nic_init(struct bnx2x *bp, u32 load_code)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005189{
5190 int i;
5191
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005192 for_each_eth_queue(bp, i)
Ariel Elior6383c0b2011-07-14 08:31:57 +00005193 bnx2x_init_eth_fp(bp, i);
Michael Chan37b091b2009-10-10 13:46:55 +00005194#ifdef BCM_CNIC
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005195 if (!NO_FCOE(bp))
5196 bnx2x_init_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005197
5198 bnx2x_init_sb(bp, bp->cnic_sb_mapping,
5199 BNX2X_VF_ID_INVALID, false,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005200 bnx2x_cnic_fw_sb_id(bp), bnx2x_cnic_igu_sb_id(bp));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005201
Michael Chan37b091b2009-10-10 13:46:55 +00005202#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005203
Yaniv Rosner020c7e32011-05-31 21:28:43 +00005204 /* Initialize MOD_ABS interrupts */
5205 bnx2x_init_mod_abs_int(bp, &bp->link_vars, bp->common.chip_id,
5206 bp->common.shmem_base, bp->common.shmem2_base,
5207 BP_PORT(bp));
Eilon Greenstein16119782009-03-02 07:59:27 +00005208 /* ensure status block indices were read */
5209 rmb();
5210
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005211 bnx2x_init_def_sb(bp);
Eilon Greenstein5c862842008-08-13 15:51:48 -07005212 bnx2x_update_dsb_idx(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005213 bnx2x_init_rx_rings(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005214 bnx2x_init_tx_rings(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005215 bnx2x_init_sp_ring(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005216 bnx2x_init_eq_ring(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07005217 bnx2x_init_internal(bp, load_code);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005218 bnx2x_pf_init(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08005219 bnx2x_stats_init(bp);
5220
Eilon Greenstein0ef00452009-01-14 21:31:08 -08005221 /* flush all before enabling interrupts */
5222 mb();
5223 mmiowb();
5224
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08005225 bnx2x_int_enable(bp);
Eilon Greensteineb8da202009-07-21 05:47:30 +00005226
5227 /* Check for SPIO5 */
5228 bnx2x_attn_int_deasserted0(bp,
5229 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
5230 AEU_INPUTS_ATTN_BITS_SPIO5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005231}
5232
5233/* end of nic init */
5234
5235/*
5236 * gzip service functions
5237 */
5238
5239static int bnx2x_gunzip_init(struct bnx2x *bp)
5240{
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005241 bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
5242 &bp->gunzip_mapping, GFP_KERNEL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005243 if (bp->gunzip_buf == NULL)
5244 goto gunzip_nomem1;
5245
5246 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
5247 if (bp->strm == NULL)
5248 goto gunzip_nomem2;
5249
David S. Miller7ab24bf2011-06-29 05:48:41 -07005250 bp->strm->workspace = vmalloc(zlib_inflate_workspacesize());
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005251 if (bp->strm->workspace == NULL)
5252 goto gunzip_nomem3;
5253
5254 return 0;
5255
5256gunzip_nomem3:
5257 kfree(bp->strm);
5258 bp->strm = NULL;
5259
5260gunzip_nomem2:
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005261 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
5262 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005263 bp->gunzip_buf = NULL;
5264
5265gunzip_nomem1:
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005266 netdev_err(bp->dev, "Cannot allocate firmware buffer for"
5267 " un-compression\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005268 return -ENOMEM;
5269}
5270
5271static void bnx2x_gunzip_end(struct bnx2x *bp)
5272{
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00005273 if (bp->strm) {
David S. Miller7ab24bf2011-06-29 05:48:41 -07005274 vfree(bp->strm->workspace);
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00005275 kfree(bp->strm);
5276 bp->strm = NULL;
5277 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005278
5279 if (bp->gunzip_buf) {
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005280 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
5281 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005282 bp->gunzip_buf = NULL;
5283 }
5284}
5285
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005286static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005287{
5288 int n, rc;
5289
5290 /* check gzip header */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005291 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
5292 BNX2X_ERR("Bad gzip header\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005293 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005294 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005295
5296 n = 10;
5297
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005298#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005299
5300 if (zbuf[3] & FNAME)
5301 while ((zbuf[n++] != 0) && (n < len));
5302
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005303 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005304 bp->strm->avail_in = len - n;
5305 bp->strm->next_out = bp->gunzip_buf;
5306 bp->strm->avail_out = FW_BUF_SIZE;
5307
5308 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
5309 if (rc != Z_OK)
5310 return rc;
5311
5312 rc = zlib_inflate(bp->strm, Z_FINISH);
5313 if ((rc != Z_OK) && (rc != Z_STREAM_END))
Joe Perches7995c642010-02-17 15:01:52 +00005314 netdev_err(bp->dev, "Firmware decompression error: %s\n",
5315 bp->strm->msg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005316
5317 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
5318 if (bp->gunzip_outlen & 0x3)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005319 netdev_err(bp->dev, "Firmware decompression error:"
5320 " gunzip_outlen (%d) not aligned\n",
5321 bp->gunzip_outlen);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005322 bp->gunzip_outlen >>= 2;
5323
5324 zlib_inflateEnd(bp->strm);
5325
5326 if (rc == Z_STREAM_END)
5327 return 0;
5328
5329 return rc;
5330}
5331
5332/* nic load/unload */
5333
5334/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005335 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005336 */
5337
5338/* send a NIG loopback debug packet */
5339static void bnx2x_lb_pckt(struct bnx2x *bp)
5340{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005341 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005342
5343 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005344 wb_write[0] = 0x55555555;
5345 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005346 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005347 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005348
5349 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005350 wb_write[0] = 0x09000000;
5351 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005352 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005353 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005354}
5355
5356/* some of the internal memories
5357 * are not directly readable from the driver
5358 * to test them we send debug packets
5359 */
5360static int bnx2x_int_mem_test(struct bnx2x *bp)
5361{
5362 int factor;
5363 int count, i;
5364 u32 val = 0;
5365
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005366 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005367 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005368 else if (CHIP_REV_IS_EMUL(bp))
5369 factor = 200;
5370 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005371 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005372
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005373 /* Disable inputs of parser neighbor blocks */
5374 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
5375 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
5376 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005377 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005378
5379 /* Write 0 to parser credits for CFC search request */
5380 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
5381
5382 /* send Ethernet packet */
5383 bnx2x_lb_pckt(bp);
5384
5385 /* TODO do i reset NIG statistic? */
5386 /* Wait until NIG register shows 1 packet of size 0x10 */
5387 count = 1000 * factor;
5388 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005389
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005390 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5391 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005392 if (val == 0x10)
5393 break;
5394
5395 msleep(10);
5396 count--;
5397 }
5398 if (val != 0x10) {
5399 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
5400 return -1;
5401 }
5402
5403 /* Wait until PRS register shows 1 packet */
5404 count = 1000 * factor;
5405 while (count) {
5406 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005407 if (val == 1)
5408 break;
5409
5410 msleep(10);
5411 count--;
5412 }
5413 if (val != 0x1) {
5414 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5415 return -2;
5416 }
5417
5418 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005419 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005420 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005421 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005422 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005423 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
5424 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005425
5426 DP(NETIF_MSG_HW, "part2\n");
5427
5428 /* Disable inputs of parser neighbor blocks */
5429 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
5430 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
5431 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005432 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005433
5434 /* Write 0 to parser credits for CFC search request */
5435 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
5436
5437 /* send 10 Ethernet packets */
5438 for (i = 0; i < 10; i++)
5439 bnx2x_lb_pckt(bp);
5440
5441 /* Wait until NIG register shows 10 + 1
5442 packets of size 11*0x10 = 0xb0 */
5443 count = 1000 * factor;
5444 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005445
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005446 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5447 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005448 if (val == 0xb0)
5449 break;
5450
5451 msleep(10);
5452 count--;
5453 }
5454 if (val != 0xb0) {
5455 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
5456 return -3;
5457 }
5458
5459 /* Wait until PRS register shows 2 packets */
5460 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
5461 if (val != 2)
5462 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5463
5464 /* Write 1 to parser credits for CFC search request */
5465 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
5466
5467 /* Wait until PRS register shows 3 packets */
5468 msleep(10 * factor);
5469 /* Wait until NIG register shows 1 packet of size 0x10 */
5470 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
5471 if (val != 3)
5472 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5473
5474 /* clear NIG EOP FIFO */
5475 for (i = 0; i < 11; i++)
5476 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
5477 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
5478 if (val != 1) {
5479 BNX2X_ERR("clear of NIG failed\n");
5480 return -4;
5481 }
5482
5483 /* Reset and init BRB, PRS, NIG */
5484 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
5485 msleep(50);
5486 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
5487 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005488 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
5489 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Michael Chan37b091b2009-10-10 13:46:55 +00005490#ifndef BCM_CNIC
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005491 /* set NIC mode */
5492 REG_WR(bp, PRS_REG_NIC_MODE, 1);
5493#endif
5494
5495 /* Enable inputs of parser neighbor blocks */
5496 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
5497 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
5498 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005499 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005500
5501 DP(NETIF_MSG_HW, "done\n");
5502
5503 return 0; /* OK */
5504}
5505
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00005506static void bnx2x_enable_blocks_attention(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005507{
5508 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005509 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005510 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0x40);
5511 else
5512 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005513 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
5514 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005515 /*
5516 * mask read length error interrupts in brb for parser
5517 * (parsing unit and 'checksum and crc' unit)
5518 * these errors are legal (PU reads fixed length and CAC can cause
5519 * read length error on truncated packets)
5520 */
5521 REG_WR(bp, BRB1_REG_BRB1_INT_MASK, 0xFC00);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005522 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
5523 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
5524 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
5525 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
5526 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005527/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
5528/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005529 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
5530 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
5531 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005532/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
5533/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005534 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
5535 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
5536 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
5537 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005538/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
5539/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00005540
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005541 if (CHIP_REV_IS_FPGA(bp))
5542 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x580000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005543 else if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005544 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0,
5545 (PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF
5546 | PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT
5547 | PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN
5548 | PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED
5549 | PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005550 else
5551 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x480000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005552 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
5553 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
5554 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005555/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005556
5557 if (!CHIP_IS_E1x(bp))
5558 /* enable VFC attentions: bits 11 and 12, bits 31:13 reserved */
5559 REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0x07ff);
5560
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005561 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
5562 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005563/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00005564 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0x18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005565}
5566
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00005567static void bnx2x_reset_common(struct bnx2x *bp)
5568{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005569 u32 val = 0x1400;
5570
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00005571 /* reset_common */
5572 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
5573 0xd3ffff7f);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005574
5575 if (CHIP_IS_E3(bp)) {
5576 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
5577 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
5578 }
5579
5580 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, val);
5581}
5582
5583static void bnx2x_setup_dmae(struct bnx2x *bp)
5584{
5585 bp->dmae_ready = 0;
5586 spin_lock_init(&bp->dmae_lock);
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00005587}
5588
Eilon Greenstein573f2032009-08-12 08:24:14 +00005589static void bnx2x_init_pxp(struct bnx2x *bp)
5590{
5591 u16 devctl;
5592 int r_order, w_order;
5593
5594 pci_read_config_word(bp->pdev,
Jon Mason77c98e62011-06-27 07:45:12 +00005595 bp->pdev->pcie_cap + PCI_EXP_DEVCTL, &devctl);
Eilon Greenstein573f2032009-08-12 08:24:14 +00005596 DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
5597 w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
5598 if (bp->mrrs == -1)
5599 r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
5600 else {
5601 DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
5602 r_order = bp->mrrs;
5603 }
5604
5605 bnx2x_init_pxp_arb(bp, r_order, w_order);
5606}
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005607
5608static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
5609{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00005610 int is_required;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005611 u32 val;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00005612 int port;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005613
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00005614 if (BP_NOMCP(bp))
5615 return;
5616
5617 is_required = 0;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005618 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
5619 SHARED_HW_CFG_FAN_FAILURE_MASK;
5620
5621 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
5622 is_required = 1;
5623
5624 /*
5625 * The fan failure mechanism is usually related to the PHY type since
5626 * the power consumption of the board is affected by the PHY. Currently,
5627 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
5628 */
5629 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
5630 for (port = PORT_0; port < PORT_MAX; port++) {
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005631 is_required |=
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00005632 bnx2x_fan_failure_det_req(
5633 bp,
5634 bp->common.shmem_base,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00005635 bp->common.shmem2_base,
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00005636 port);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005637 }
5638
5639 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
5640
5641 if (is_required == 0)
5642 return;
5643
5644 /* Fan failure is indicated by SPIO 5 */
5645 bnx2x_set_spio(bp, MISC_REGISTERS_SPIO_5,
5646 MISC_REGISTERS_SPIO_INPUT_HI_Z);
5647
5648 /* set to active low mode */
5649 val = REG_RD(bp, MISC_REG_SPIO_INT);
5650 val |= ((1 << MISC_REGISTERS_SPIO_5) <<
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005651 MISC_REGISTERS_SPIO_INT_OLD_SET_POS);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00005652 REG_WR(bp, MISC_REG_SPIO_INT, val);
5653
5654 /* enable interrupt to signal the IGU */
5655 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
5656 val |= (1 << MISC_REGISTERS_SPIO_5);
5657 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
5658}
5659
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005660static void bnx2x_pretend_func(struct bnx2x *bp, u8 pretend_func_num)
5661{
5662 u32 offset = 0;
5663
5664 if (CHIP_IS_E1(bp))
5665 return;
5666 if (CHIP_IS_E1H(bp) && (pretend_func_num >= E1H_FUNC_MAX))
5667 return;
5668
5669 switch (BP_ABS_FUNC(bp)) {
5670 case 0:
5671 offset = PXP2_REG_PGL_PRETEND_FUNC_F0;
5672 break;
5673 case 1:
5674 offset = PXP2_REG_PGL_PRETEND_FUNC_F1;
5675 break;
5676 case 2:
5677 offset = PXP2_REG_PGL_PRETEND_FUNC_F2;
5678 break;
5679 case 3:
5680 offset = PXP2_REG_PGL_PRETEND_FUNC_F3;
5681 break;
5682 case 4:
5683 offset = PXP2_REG_PGL_PRETEND_FUNC_F4;
5684 break;
5685 case 5:
5686 offset = PXP2_REG_PGL_PRETEND_FUNC_F5;
5687 break;
5688 case 6:
5689 offset = PXP2_REG_PGL_PRETEND_FUNC_F6;
5690 break;
5691 case 7:
5692 offset = PXP2_REG_PGL_PRETEND_FUNC_F7;
5693 break;
5694 default:
5695 return;
5696 }
5697
5698 REG_WR(bp, offset, pretend_func_num);
5699 REG_RD(bp, offset);
5700 DP(NETIF_MSG_HW, "Pretending to func %d\n", pretend_func_num);
5701}
5702
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00005703void bnx2x_pf_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005704{
5705 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
5706 val &= ~IGU_PF_CONF_FUNC_EN;
5707
5708 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
5709 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
5710 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 0);
5711}
5712
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005713static inline void bnx2x__common_init_phy(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005714{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005715 u32 shmem_base[2], shmem2_base[2];
5716 shmem_base[0] = bp->common.shmem_base;
5717 shmem2_base[0] = bp->common.shmem2_base;
5718 if (!CHIP_IS_E1x(bp)) {
5719 shmem_base[1] =
5720 SHMEM2_RD(bp, other_shmem_base_addr);
5721 shmem2_base[1] =
5722 SHMEM2_RD(bp, other_shmem2_base_addr);
5723 }
5724 bnx2x_acquire_phy_lock(bp);
5725 bnx2x_common_init_phy(bp, shmem_base, shmem2_base,
5726 bp->common.chip_id);
5727 bnx2x_release_phy_lock(bp);
5728}
5729
5730/**
5731 * bnx2x_init_hw_common - initialize the HW at the COMMON phase.
5732 *
5733 * @bp: driver handle
5734 */
5735static int bnx2x_init_hw_common(struct bnx2x *bp)
5736{
5737 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005738
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005739 DP(BNX2X_MSG_MCP, "starting common init func %d\n", BP_ABS_FUNC(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005740
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00005741 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005742 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005743
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005744 val = 0xfffc;
5745 if (CHIP_IS_E3(bp)) {
5746 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
5747 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
5748 }
5749 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005750
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005751 bnx2x_init_block(bp, BLOCK_MISC, PHASE_COMMON);
5752
5753 if (!CHIP_IS_E1x(bp)) {
5754 u8 abs_func_id;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005755
5756 /**
5757 * 4-port mode or 2-port mode we need to turn of master-enable
5758 * for everyone, after that, turn it back on for self.
5759 * so, we disregard multi-function or not, and always disable
5760 * for all functions on the given path, this means 0,2,4,6 for
5761 * path 0 and 1,3,5,7 for path 1
5762 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005763 for (abs_func_id = BP_PATH(bp);
5764 abs_func_id < E2_FUNC_MAX*2; abs_func_id += 2) {
5765 if (abs_func_id == BP_ABS_FUNC(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005766 REG_WR(bp,
5767 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER,
5768 1);
5769 continue;
5770 }
5771
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005772 bnx2x_pretend_func(bp, abs_func_id);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005773 /* clear pf enable */
5774 bnx2x_pf_disable(bp);
5775 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
5776 }
5777 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005778
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005779 bnx2x_init_block(bp, BLOCK_PXP, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005780 if (CHIP_IS_E1(bp)) {
5781 /* enable HW interrupt from PXP on USDM overflow
5782 bit 16 on INT_MASK_0 */
5783 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005784 }
5785
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005786 bnx2x_init_block(bp, BLOCK_PXP2, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005787 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005788
5789#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005790 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
5791 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
5792 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
5793 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
5794 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eilon Greenstein8badd272009-02-12 08:36:15 +00005795 /* make sure this value is 0 */
5796 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005797
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005798/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
5799 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
5800 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
5801 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
5802 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005803#endif
5804
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005805 bnx2x_ilt_init_page_size(bp, INITOP_SET);
5806
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005807 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
5808 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005809
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005810 /* let the HW do it's magic ... */
5811 msleep(100);
5812 /* finish PXP init */
5813 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
5814 if (val != 1) {
5815 BNX2X_ERR("PXP2 CFG failed\n");
5816 return -EBUSY;
5817 }
5818 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
5819 if (val != 1) {
5820 BNX2X_ERR("PXP2 RD_INIT failed\n");
5821 return -EBUSY;
5822 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005823
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005824 /* Timers bug workaround E2 only. We need to set the entire ILT to
5825 * have entries with value "0" and valid bit on.
5826 * This needs to be done by the first PF that is loaded in a path
5827 * (i.e. common phase)
5828 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005829 if (!CHIP_IS_E1x(bp)) {
5830/* In E2 there is a bug in the timers block that can cause function 6 / 7
5831 * (i.e. vnic3) to start even if it is marked as "scan-off".
5832 * This occurs when a different function (func2,3) is being marked
5833 * as "scan-off". Real-life scenario for example: if a driver is being
5834 * load-unloaded while func6,7 are down. This will cause the timer to access
5835 * the ilt, translate to a logical address and send a request to read/write.
5836 * Since the ilt for the function that is down is not valid, this will cause
5837 * a translation error which is unrecoverable.
5838 * The Workaround is intended to make sure that when this happens nothing fatal
5839 * will occur. The workaround:
5840 * 1. First PF driver which loads on a path will:
5841 * a. After taking the chip out of reset, by using pretend,
5842 * it will write "0" to the following registers of
5843 * the other vnics.
5844 * REG_WR(pdev, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
5845 * REG_WR(pdev, CFC_REG_WEAK_ENABLE_PF,0);
5846 * REG_WR(pdev, CFC_REG_STRONG_ENABLE_PF,0);
5847 * And for itself it will write '1' to
5848 * PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER to enable
5849 * dmae-operations (writing to pram for example.)
5850 * note: can be done for only function 6,7 but cleaner this
5851 * way.
5852 * b. Write zero+valid to the entire ILT.
5853 * c. Init the first_timers_ilt_entry, last_timers_ilt_entry of
5854 * VNIC3 (of that port). The range allocated will be the
5855 * entire ILT. This is needed to prevent ILT range error.
5856 * 2. Any PF driver load flow:
5857 * a. ILT update with the physical addresses of the allocated
5858 * logical pages.
5859 * b. Wait 20msec. - note that this timeout is needed to make
5860 * sure there are no requests in one of the PXP internal
5861 * queues with "old" ILT addresses.
5862 * c. PF enable in the PGLC.
5863 * d. Clear the was_error of the PF in the PGLC. (could have
5864 * occured while driver was down)
5865 * e. PF enable in the CFC (WEAK + STRONG)
5866 * f. Timers scan enable
5867 * 3. PF driver unload flow:
5868 * a. Clear the Timers scan_en.
5869 * b. Polling for scan_on=0 for that PF.
5870 * c. Clear the PF enable bit in the PXP.
5871 * d. Clear the PF enable in the CFC (WEAK + STRONG)
5872 * e. Write zero+valid to all ILT entries (The valid bit must
5873 * stay set)
5874 * f. If this is VNIC 3 of a port then also init
5875 * first_timers_ilt_entry to zero and last_timers_ilt_entry
5876 * to the last enrty in the ILT.
5877 *
5878 * Notes:
5879 * Currently the PF error in the PGLC is non recoverable.
5880 * In the future the there will be a recovery routine for this error.
5881 * Currently attention is masked.
5882 * Having an MCP lock on the load/unload process does not guarantee that
5883 * there is no Timer disable during Func6/7 enable. This is because the
5884 * Timers scan is currently being cleared by the MCP on FLR.
5885 * Step 2.d can be done only for PF6/7 and the driver can also check if
5886 * there is error before clearing it. But the flow above is simpler and
5887 * more general.
5888 * All ILT entries are written by zero+valid and not just PF6/7
5889 * ILT entries since in the future the ILT entries allocation for
5890 * PF-s might be dynamic.
5891 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005892 struct ilt_client_info ilt_cli;
5893 struct bnx2x_ilt ilt;
5894 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
5895 memset(&ilt, 0, sizeof(struct bnx2x_ilt));
5896
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04005897 /* initialize dummy TM client */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005898 ilt_cli.start = 0;
5899 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
5900 ilt_cli.client_num = ILT_CLIENT_TM;
5901
5902 /* Step 1: set zeroes to all ilt page entries with valid bit on
5903 * Step 2: set the timers first/last ilt entry to point
5904 * to the entire range to prevent ILT range error for 3rd/4th
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005905 * vnic (this code assumes existance of the vnic)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005906 *
5907 * both steps performed by call to bnx2x_ilt_client_init_op()
5908 * with dummy TM client
5909 *
5910 * we must use pretend since PXP2_REG_RQ_##blk##_FIRST_ILT
5911 * and his brother are split registers
5912 */
5913 bnx2x_pretend_func(bp, (BP_PATH(bp) + 6));
5914 bnx2x_ilt_client_init_op_ilt(bp, &ilt, &ilt_cli, INITOP_CLEAR);
5915 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
5916
5917 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN, BNX2X_PXP_DRAM_ALIGN);
5918 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_RD, BNX2X_PXP_DRAM_ALIGN);
5919 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_SEL, 1);
5920 }
5921
5922
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005923 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
5924 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005925
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005926 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005927 int factor = CHIP_REV_IS_EMUL(bp) ? 1000 :
5928 (CHIP_REV_IS_FPGA(bp) ? 400 : 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005929 bnx2x_init_block(bp, BLOCK_PGLUE_B, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005930
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005931 bnx2x_init_block(bp, BLOCK_ATC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005932
5933 /* let the HW do it's magic ... */
5934 do {
5935 msleep(200);
5936 val = REG_RD(bp, ATC_REG_ATC_INIT_DONE);
5937 } while (factor-- && (val != 1));
5938
5939 if (val != 1) {
5940 BNX2X_ERR("ATC_INIT failed\n");
5941 return -EBUSY;
5942 }
5943 }
5944
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005945 bnx2x_init_block(bp, BLOCK_DMAE, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005946
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005947 /* clean the DMAE memory */
5948 bp->dmae_ready = 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005949 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005950
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005951 bnx2x_init_block(bp, BLOCK_TCM, PHASE_COMMON);
5952
5953 bnx2x_init_block(bp, BLOCK_UCM, PHASE_COMMON);
5954
5955 bnx2x_init_block(bp, BLOCK_CCM, PHASE_COMMON);
5956
5957 bnx2x_init_block(bp, BLOCK_XCM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005958
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005959 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
5960 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
5961 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
5962 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
5963
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005964 bnx2x_init_block(bp, BLOCK_QM, PHASE_COMMON);
Michael Chan37b091b2009-10-10 13:46:55 +00005965
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00005966
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005967 /* QM queues pointers table */
5968 bnx2x_qm_init_ptr_table(bp, bp->qm_cid_count, INITOP_SET);
Michael Chan37b091b2009-10-10 13:46:55 +00005969
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005970 /* soft reset pulse */
5971 REG_WR(bp, QM_REG_SOFT_RESET, 1);
5972 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005973
Michael Chan37b091b2009-10-10 13:46:55 +00005974#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005975 bnx2x_init_block(bp, BLOCK_TM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005976#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005977
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005978 bnx2x_init_block(bp, BLOCK_DORQ, PHASE_COMMON);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005979 REG_WR(bp, DORQ_REG_DPM_CID_OFST, BNX2X_DB_SHIFT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005980 if (!CHIP_REV_IS_SLOW(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005981 /* enable hw interrupt from doorbell Q */
5982 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005983
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005984 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005985
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005986 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08005987 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00005988
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005989 if (!CHIP_IS_E1(bp))
5990 REG_WR(bp, PRS_REG_E1HOV_MODE, bp->path_has_ovlan);
5991
5992 if (!CHIP_IS_E1x(bp) && !CHIP_IS_E3B0(bp))
5993 /* Bit-map indicating which L2 hdrs may appear
5994 * after the basic Ethernet header
5995 */
5996 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC,
5997 bp->path_has_ovlan ? 7 : 6);
5998
5999 bnx2x_init_block(bp, BLOCK_TSDM, PHASE_COMMON);
6000 bnx2x_init_block(bp, BLOCK_CSDM, PHASE_COMMON);
6001 bnx2x_init_block(bp, BLOCK_USDM, PHASE_COMMON);
6002 bnx2x_init_block(bp, BLOCK_XSDM, PHASE_COMMON);
6003
6004 if (!CHIP_IS_E1x(bp)) {
6005 /* reset VFC memories */
6006 REG_WR(bp, TSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6007 VFC_MEMORIES_RST_REG_CAM_RST |
6008 VFC_MEMORIES_RST_REG_RAM_RST);
6009 REG_WR(bp, XSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6010 VFC_MEMORIES_RST_REG_CAM_RST |
6011 VFC_MEMORIES_RST_REG_RAM_RST);
6012
6013 msleep(20);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006014 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006015
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006016 bnx2x_init_block(bp, BLOCK_TSEM, PHASE_COMMON);
6017 bnx2x_init_block(bp, BLOCK_USEM, PHASE_COMMON);
6018 bnx2x_init_block(bp, BLOCK_CSEM, PHASE_COMMON);
6019 bnx2x_init_block(bp, BLOCK_XSEM, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006020
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006021 /* sync semi rtc */
6022 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6023 0x80000000);
6024 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
6025 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006026
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006027 bnx2x_init_block(bp, BLOCK_UPB, PHASE_COMMON);
6028 bnx2x_init_block(bp, BLOCK_XPB, PHASE_COMMON);
6029 bnx2x_init_block(bp, BLOCK_PBF, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006030
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006031 if (!CHIP_IS_E1x(bp))
6032 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC,
6033 bp->path_has_ovlan ? 7 : 6);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006034
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006035 REG_WR(bp, SRC_REG_SOFT_RST, 1);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006036
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006037 bnx2x_init_block(bp, BLOCK_SRC, PHASE_COMMON);
6038
Michael Chan37b091b2009-10-10 13:46:55 +00006039#ifdef BCM_CNIC
6040 REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
6041 REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
6042 REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
6043 REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
6044 REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
6045 REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
6046 REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
6047 REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
6048 REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
6049 REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
6050#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006051 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006052
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006053 if (sizeof(union cdu_context) != 1024)
6054 /* we currently assume that a context is 1024 bytes */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006055 dev_alert(&bp->pdev->dev, "please adjust the size "
6056 "of cdu_context(%ld)\n",
Joe Perches7995c642010-02-17 15:01:52 +00006057 (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006058
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006059 bnx2x_init_block(bp, BLOCK_CDU, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006060 val = (4 << 24) + (0 << 12) + 1024;
6061 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006062
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006063 bnx2x_init_block(bp, BLOCK_CFC, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006064 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08006065 /* enable context validation interrupt from CFC */
6066 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
6067
6068 /* set the thresholds to prevent CFC/CDU race */
6069 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006070
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006071 bnx2x_init_block(bp, BLOCK_HC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006072
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006073 if (!CHIP_IS_E1x(bp) && BP_NOMCP(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006074 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x36);
6075
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006076 bnx2x_init_block(bp, BLOCK_IGU, PHASE_COMMON);
6077 bnx2x_init_block(bp, BLOCK_MISC_AEU, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006078
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006079 /* Reset PCIE errors for debug */
6080 REG_WR(bp, 0x2814, 0xffffffff);
6081 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006082
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006083 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006084 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_CONTROL_5,
6085 (PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 |
6086 PXPCS_TL_CONTROL_5_ERR_UNSPPORT));
6087 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC345_STAT,
6088 (PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4 |
6089 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3 |
6090 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2));
6091 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC678_STAT,
6092 (PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7 |
6093 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6 |
6094 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5));
6095 }
6096
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006097 bnx2x_init_block(bp, BLOCK_NIG, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006098 if (!CHIP_IS_E1(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006099 /* in E3 this done in per-port section */
6100 if (!CHIP_IS_E3(bp))
6101 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_MF(bp));
6102 }
6103 if (CHIP_IS_E1H(bp))
6104 /* not applicable for E2 (and above ...) */
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006105 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_MF_SD(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006106
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006107 if (CHIP_REV_IS_SLOW(bp))
6108 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006109
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006110 /* finish CFC init */
6111 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
6112 if (val != 1) {
6113 BNX2X_ERR("CFC LL_INIT failed\n");
6114 return -EBUSY;
6115 }
6116 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
6117 if (val != 1) {
6118 BNX2X_ERR("CFC AC_INIT failed\n");
6119 return -EBUSY;
6120 }
6121 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
6122 if (val != 1) {
6123 BNX2X_ERR("CFC CAM_INIT failed\n");
6124 return -EBUSY;
6125 }
6126 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006127
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006128 if (CHIP_IS_E1(bp)) {
6129 /* read NIG statistic
6130 to see if this is our first up since powerup */
6131 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6132 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006133
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006134 /* do internal memory self test */
6135 if ((val == 0) && bnx2x_int_mem_test(bp)) {
6136 BNX2X_ERR("internal mem self test failed\n");
6137 return -EBUSY;
6138 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006139 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006140
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006141 bnx2x_setup_fan_failure_detection(bp);
6142
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006143 /* clear PXP2 attentions */
6144 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006145
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006146 bnx2x_enable_blocks_attention(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00006147 bnx2x_enable_blocks_parity(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006148
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006149 if (!BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006150 if (CHIP_IS_E1x(bp))
6151 bnx2x__common_init_phy(bp);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006152 } else
6153 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
6154
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006155 return 0;
6156}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006157
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006158/**
6159 * bnx2x_init_hw_common_chip - init HW at the COMMON_CHIP phase.
6160 *
6161 * @bp: driver handle
6162 */
6163static int bnx2x_init_hw_common_chip(struct bnx2x *bp)
6164{
6165 int rc = bnx2x_init_hw_common(bp);
6166
6167 if (rc)
6168 return rc;
6169
6170 /* In E2 2-PORT mode, same ext phy is used for the two paths */
6171 if (!BP_NOMCP(bp))
6172 bnx2x__common_init_phy(bp);
6173
6174 return 0;
6175}
6176
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006177static int bnx2x_init_hw_port(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006178{
6179 int port = BP_PORT(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006180 int init_phase = port ? PHASE_PORT1 : PHASE_PORT0;
Eilon Greenstein1c063282009-02-12 08:36:43 +00006181 u32 low, high;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006182 u32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006183
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006184 bnx2x__link_reset(bp);
6185
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006186 DP(BNX2X_MSG_MCP, "starting port init port %d\n", port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006187
6188 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006189
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006190 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
6191 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
6192 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
Eilon Greensteinca003922009-08-12 22:53:28 -07006193
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006194 /* Timers bug workaround: disables the pf_master bit in pglue at
6195 * common phase, we need to enable it here before any dmae access are
6196 * attempted. Therefore we manually added the enable-master to the
6197 * port phase (it also happens in the function phase)
6198 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006199 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006200 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
6201
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006202 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
6203 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
6204 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
6205 bnx2x_init_block(bp, BLOCK_QM, init_phase);
6206
6207 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
6208 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
6209 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
6210 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006211
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006212 /* QM cid (connection) count */
6213 bnx2x_qm_init_cid_count(bp, bp->qm_cid_count, INITOP_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006214
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006215#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006216 bnx2x_init_block(bp, BLOCK_TM, init_phase);
Michael Chan37b091b2009-10-10 13:46:55 +00006217 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
6218 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006219#endif
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006220
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006221 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Eilon Greenstein1c063282009-02-12 08:36:43 +00006222
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006223 if (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006224 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
6225
6226 if (IS_MF(bp))
6227 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
6228 else if (bp->dev->mtu > 4096) {
6229 if (bp->flags & ONE_PORT_FLAG)
6230 low = 160;
6231 else {
6232 val = bp->dev->mtu;
6233 /* (24*1024 + val*4)/256 */
6234 low = 96 + (val/64) +
6235 ((val % 64) ? 1 : 0);
6236 }
6237 } else
6238 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
6239 high = low + 56; /* 14*1024/256 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006240 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
6241 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
6242 }
6243
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006244 if (CHIP_MODE_IS_4_PORT(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006245 REG_WR(bp, (BP_PORT(bp) ?
6246 BRB1_REG_MAC_GUARANTIED_1 :
6247 BRB1_REG_MAC_GUARANTIED_0), 40);
Eilon Greenstein356e2382009-02-12 08:38:32 +00006248
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006249
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006250 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
6251 if (CHIP_IS_E3B0(bp))
6252 /* Ovlan exists only if we are in multi-function +
6253 * switch-dependent mode, in switch-independent there
6254 * is no ovlan headers
6255 */
6256 REG_WR(bp, BP_PORT(bp) ?
6257 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
6258 PRS_REG_HDRS_AFTER_BASIC_PORT_0,
6259 (bp->path_has_ovlan ? 7 : 6));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006260
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006261 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
6262 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
6263 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
6264 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
6265
6266 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
6267 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
6268 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
6269 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
6270
6271 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
6272 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
6273
6274 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
6275
6276 if (CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006277 /* configure PBF to work without PAUSE mtu 9000 */
6278 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006279
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006280 /* update threshold */
6281 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
6282 /* update init credit */
6283 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006284
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006285 /* probe changes */
6286 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
6287 udelay(50);
6288 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
6289 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006290
Michael Chan37b091b2009-10-10 13:46:55 +00006291#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006292 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006293#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006294 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
6295 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006296
6297 if (CHIP_IS_E1(bp)) {
6298 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
6299 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
6300 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006301 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006302
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006303 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006304
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006305 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006306 /* init aeu_mask_attn_func_0/1:
6307 * - SF mode: bits 3-7 are masked. only bits 0-2 are in use
6308 * - MF mode: bit 3 is masked. bits 0-2 are in use as in SF
6309 * bits 4-7 are used for "per vn group attention" */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00006310 val = IS_MF(bp) ? 0xF7 : 0x7;
6311 /* Enable DCBX attention for all but E1 */
6312 val |= CHIP_IS_E1(bp) ? 0 : 0x10;
6313 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006314
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006315 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
Eilon Greenstein356e2382009-02-12 08:38:32 +00006316
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006317 if (!CHIP_IS_E1x(bp)) {
6318 /* Bit-map indicating which L2 hdrs may appear after the
6319 * basic Ethernet header
6320 */
6321 REG_WR(bp, BP_PORT(bp) ?
6322 NIG_REG_P1_HDRS_AFTER_BASIC :
6323 NIG_REG_P0_HDRS_AFTER_BASIC,
6324 IS_MF_SD(bp) ? 7 : 6);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006325
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006326 if (CHIP_IS_E3(bp))
6327 REG_WR(bp, BP_PORT(bp) ?
6328 NIG_REG_LLH1_MF_MODE :
6329 NIG_REG_LLH_MF_MODE, IS_MF(bp));
6330 }
6331 if (!CHIP_IS_E3(bp))
6332 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006333
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006334 if (!CHIP_IS_E1(bp)) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00006335 /* 0x2 disable mf_ov, 0x1 enable */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006336 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006337 (IS_MF_SD(bp) ? 0x1 : 0x2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006338
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006339 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006340 val = 0;
6341 switch (bp->mf_mode) {
6342 case MULTI_FUNCTION_SD:
6343 val = 1;
6344 break;
6345 case MULTI_FUNCTION_SI:
6346 val = 2;
6347 break;
6348 }
6349
6350 REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_CLS_TYPE :
6351 NIG_REG_LLH0_CLS_TYPE), val);
6352 }
Eilon Greenstein1c063282009-02-12 08:36:43 +00006353 {
6354 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
6355 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
6356 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
6357 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006358 }
6359
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006360
6361 /* If SPIO5 is set to generate interrupts, enable it for this port */
6362 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
6363 if (val & (1 << MISC_REGISTERS_SPIO_5)) {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006364 u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
6365 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
6366 val = REG_RD(bp, reg_addr);
Eliezer Tamirf1410642008-02-28 11:51:50 -08006367 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006368 REG_WR(bp, reg_addr, val);
Eliezer Tamirf1410642008-02-28 11:51:50 -08006369 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006370
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006371 return 0;
6372}
6373
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006374static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
6375{
6376 int reg;
6377
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006378 if (CHIP_IS_E1(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006379 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006380 else
6381 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006382
6383 bnx2x_wb_wr(bp, reg, ONCHIP_ADDR1(addr), ONCHIP_ADDR2(addr));
6384}
6385
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006386static inline void bnx2x_igu_clear_sb(struct bnx2x *bp, u8 idu_sb_id)
6387{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006388 bnx2x_igu_clear_sb_gen(bp, BP_FUNC(bp), idu_sb_id, true /*PF*/);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006389}
6390
6391static inline void bnx2x_clear_func_ilt(struct bnx2x *bp, u32 func)
6392{
6393 u32 i, base = FUNC_ILT_BASE(func);
6394 for (i = base; i < base + ILT_PER_FUNC; i++)
6395 bnx2x_ilt_wr(bp, i, 0);
6396}
6397
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006398static int bnx2x_init_hw_func(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006399{
6400 int port = BP_PORT(bp);
6401 int func = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006402 int init_phase = PHASE_PF0 + func;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006403 struct bnx2x_ilt *ilt = BP_ILT(bp);
6404 u16 cdu_ilt_start;
Eilon Greenstein8badd272009-02-12 08:36:15 +00006405 u32 addr, val;
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00006406 u32 main_mem_base, main_mem_size, main_mem_prty_clr;
6407 int i, main_mem_width;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006408
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006409 DP(BNX2X_MSG_MCP, "starting func init func %d\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006410
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006411 /* FLR cleanup - hmmm */
6412 if (!CHIP_IS_E1x(bp))
6413 bnx2x_pf_flr_clnup(bp);
6414
Eilon Greenstein8badd272009-02-12 08:36:15 +00006415 /* set MSI reconfigure capability */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006416 if (bp->common.int_block == INT_BLOCK_HC) {
6417 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
6418 val = REG_RD(bp, addr);
6419 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
6420 REG_WR(bp, addr, val);
6421 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00006422
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006423 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
6424 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
6425
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006426 ilt = BP_ILT(bp);
6427 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006428
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006429 for (i = 0; i < L2_ILT_LINES(bp); i++) {
6430 ilt->lines[cdu_ilt_start + i].page =
6431 bp->context.vcxt + (ILT_PAGE_CIDS * i);
6432 ilt->lines[cdu_ilt_start + i].page_mapping =
6433 bp->context.cxt_mapping + (CDU_ILT_PAGE_SZ * i);
6434 /* cdu ilt pages are allocated manually so there's no need to
6435 set the size */
6436 }
6437 bnx2x_ilt_init_op(bp, INITOP_SET);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006438
Michael Chan37b091b2009-10-10 13:46:55 +00006439#ifdef BCM_CNIC
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006440 bnx2x_src_init_t2(bp, bp->t2, bp->t2_mapping, SRC_CONN_NUM);
Michael Chan37b091b2009-10-10 13:46:55 +00006441
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006442 /* T1 hash bits value determines the T1 number of entries */
6443 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, SRC_HASH_BITS);
Michael Chan37b091b2009-10-10 13:46:55 +00006444#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006445
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006446#ifndef BCM_CNIC
6447 /* set NIC mode */
6448 REG_WR(bp, PRS_REG_NIC_MODE, 1);
6449#endif /* BCM_CNIC */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006450
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006451 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006452 u32 pf_conf = IGU_PF_CONF_FUNC_EN;
6453
6454 /* Turn on a single ISR mode in IGU if driver is going to use
6455 * INT#x or MSI
6456 */
6457 if (!(bp->flags & USING_MSIX_FLAG))
6458 pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
6459 /*
6460 * Timers workaround bug: function init part.
6461 * Need to wait 20msec after initializing ILT,
6462 * needed to make sure there are no requests in
6463 * one of the PXP internal queues with "old" ILT addresses
6464 */
6465 msleep(20);
6466 /*
6467 * Master enable - Due to WB DMAE writes performed before this
6468 * register is re-initialized as part of the regular function
6469 * init
6470 */
6471 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
6472 /* Enable the function in IGU */
6473 REG_WR(bp, IGU_REG_PF_CONFIGURATION, pf_conf);
6474 }
6475
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006476 bp->dmae_ready = 1;
6477
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006478 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006479
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006480 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006481 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR, func);
6482
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006483 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
6484 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
6485 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
6486 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
6487 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
6488 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
6489 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
6490 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
6491 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
6492 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
6493 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
6494 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
6495 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006496
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006497 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006498 REG_WR(bp, QM_REG_PF_EN, 1);
6499
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006500 if (!CHIP_IS_E1x(bp)) {
6501 REG_WR(bp, TSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
6502 REG_WR(bp, USEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
6503 REG_WR(bp, CSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
6504 REG_WR(bp, XSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
6505 }
6506 bnx2x_init_block(bp, BLOCK_QM, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006507
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006508 bnx2x_init_block(bp, BLOCK_TM, init_phase);
6509 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
6510 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
6511 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
6512 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
6513 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
6514 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
6515 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
6516 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
6517 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
6518 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
6519 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006520 REG_WR(bp, PBF_REG_DISABLE_PF, 0);
6521
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006522 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006523
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006524 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006525
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006526 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006527 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 1);
6528
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00006529 if (IS_MF(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006530 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00006531 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->mf_ov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006532 }
6533
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006534 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006535
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006536 /* HC init per function */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006537 if (bp->common.int_block == INT_BLOCK_HC) {
6538 if (CHIP_IS_E1H(bp)) {
6539 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
6540
6541 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
6542 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
6543 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006544 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006545
6546 } else {
6547 int num_segs, sb_idx, prod_offset;
6548
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006549 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
6550
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006551 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006552 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
6553 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
6554 }
6555
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006556 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006557
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006558 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006559 int dsb_idx = 0;
6560 /**
6561 * Producer memory:
6562 * E2 mode: address 0-135 match to the mapping memory;
6563 * 136 - PF0 default prod; 137 - PF1 default prod;
6564 * 138 - PF2 default prod; 139 - PF3 default prod;
6565 * 140 - PF0 attn prod; 141 - PF1 attn prod;
6566 * 142 - PF2 attn prod; 143 - PF3 attn prod;
6567 * 144-147 reserved.
6568 *
6569 * E1.5 mode - In backward compatible mode;
6570 * for non default SB; each even line in the memory
6571 * holds the U producer and each odd line hold
6572 * the C producer. The first 128 producers are for
6573 * NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The last 20
6574 * producers are for the DSB for each PF.
6575 * Each PF has five segments: (the order inside each
6576 * segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
6577 * 132-135 C prods; 136-139 X prods; 140-143 T prods;
6578 * 144-147 attn prods;
6579 */
6580 /* non-default-status-blocks */
6581 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
6582 IGU_BC_NDSB_NUM_SEGS : IGU_NORM_NDSB_NUM_SEGS;
6583 for (sb_idx = 0; sb_idx < bp->igu_sb_cnt; sb_idx++) {
6584 prod_offset = (bp->igu_base_sb + sb_idx) *
6585 num_segs;
6586
6587 for (i = 0; i < num_segs; i++) {
6588 addr = IGU_REG_PROD_CONS_MEMORY +
6589 (prod_offset + i) * 4;
6590 REG_WR(bp, addr, 0);
6591 }
6592 /* send consumer update with value 0 */
6593 bnx2x_ack_sb(bp, bp->igu_base_sb + sb_idx,
6594 USTORM_ID, 0, IGU_INT_NOP, 1);
6595 bnx2x_igu_clear_sb(bp,
6596 bp->igu_base_sb + sb_idx);
6597 }
6598
6599 /* default-status-blocks */
6600 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
6601 IGU_BC_DSB_NUM_SEGS : IGU_NORM_DSB_NUM_SEGS;
6602
6603 if (CHIP_MODE_IS_4_PORT(bp))
6604 dsb_idx = BP_FUNC(bp);
6605 else
6606 dsb_idx = BP_E1HVN(bp);
6607
6608 prod_offset = (CHIP_INT_MODE_IS_BC(bp) ?
6609 IGU_BC_BASE_DSB_PROD + dsb_idx :
6610 IGU_NORM_BASE_DSB_PROD + dsb_idx);
6611
6612 for (i = 0; i < (num_segs * E1HVN_MAX);
6613 i += E1HVN_MAX) {
6614 addr = IGU_REG_PROD_CONS_MEMORY +
6615 (prod_offset + i)*4;
6616 REG_WR(bp, addr, 0);
6617 }
6618 /* send consumer update with 0 */
6619 if (CHIP_INT_MODE_IS_BC(bp)) {
6620 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6621 USTORM_ID, 0, IGU_INT_NOP, 1);
6622 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6623 CSTORM_ID, 0, IGU_INT_NOP, 1);
6624 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6625 XSTORM_ID, 0, IGU_INT_NOP, 1);
6626 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6627 TSTORM_ID, 0, IGU_INT_NOP, 1);
6628 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6629 ATTENTION_ID, 0, IGU_INT_NOP, 1);
6630 } else {
6631 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6632 USTORM_ID, 0, IGU_INT_NOP, 1);
6633 bnx2x_ack_sb(bp, bp->igu_dsb_id,
6634 ATTENTION_ID, 0, IGU_INT_NOP, 1);
6635 }
6636 bnx2x_igu_clear_sb(bp, bp->igu_dsb_id);
6637
6638 /* !!! these should become driver const once
6639 rf-tool supports split-68 const */
6640 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_LSB, 0);
6641 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_MSB, 0);
6642 REG_WR(bp, IGU_REG_SB_MASK_LSB, 0);
6643 REG_WR(bp, IGU_REG_SB_MASK_MSB, 0);
6644 REG_WR(bp, IGU_REG_PBA_STATUS_LSB, 0);
6645 REG_WR(bp, IGU_REG_PBA_STATUS_MSB, 0);
6646 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006647 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006648
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006649 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006650 REG_WR(bp, 0x2114, 0xffffffff);
6651 REG_WR(bp, 0x2120, 0xffffffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006652
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00006653 if (CHIP_IS_E1x(bp)) {
6654 main_mem_size = HC_REG_MAIN_MEMORY_SIZE / 2; /*dwords*/
6655 main_mem_base = HC_REG_MAIN_MEMORY +
6656 BP_PORT(bp) * (main_mem_size * 4);
6657 main_mem_prty_clr = HC_REG_HC_PRTY_STS_CLR;
6658 main_mem_width = 8;
6659
6660 val = REG_RD(bp, main_mem_prty_clr);
6661 if (val)
6662 DP(BNX2X_MSG_MCP, "Hmmm... Parity errors in HC "
6663 "block during "
6664 "function init (0x%x)!\n", val);
6665
6666 /* Clear "false" parity errors in MSI-X table */
6667 for (i = main_mem_base;
6668 i < main_mem_base + main_mem_size * 4;
6669 i += main_mem_width) {
6670 bnx2x_read_dmae(bp, i, main_mem_width / 4);
6671 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data),
6672 i, main_mem_width / 4);
6673 }
6674 /* Clear HC parity attention */
6675 REG_RD(bp, main_mem_prty_clr);
6676 }
6677
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006678#ifdef BNX2X_STOP_ON_ERROR
6679 /* Enable STORMs SP logging */
6680 REG_WR8(bp, BAR_USTRORM_INTMEM +
6681 USTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
6682 REG_WR8(bp, BAR_TSTRORM_INTMEM +
6683 TSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
6684 REG_WR8(bp, BAR_CSTRORM_INTMEM +
6685 CSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
6686 REG_WR8(bp, BAR_XSTRORM_INTMEM +
6687 XSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
6688#endif
6689
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006690 bnx2x_phy_probe(&bp->link_params);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006691
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006692 return 0;
6693}
6694
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006695
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00006696void bnx2x_free_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006697{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006698 /* fastpath */
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006699 bnx2x_free_fp_mem(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006700 /* end of fastpath */
6701
6702 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006703 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006704
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006705 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
6706 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
6707
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006708 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006709 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006710
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006711 BNX2X_PCI_FREE(bp->context.vcxt, bp->context.cxt_mapping,
6712 bp->context.size);
6713
6714 bnx2x_ilt_mem_op(bp, ILT_MEMOP_FREE);
6715
6716 BNX2X_FREE(bp->ilt->lines);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006717
Michael Chan37b091b2009-10-10 13:46:55 +00006718#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006719 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006720 BNX2X_PCI_FREE(bp->cnic_sb.e2_sb, bp->cnic_sb_mapping,
6721 sizeof(struct host_hc_status_block_e2));
6722 else
6723 BNX2X_PCI_FREE(bp->cnic_sb.e1x_sb, bp->cnic_sb_mapping,
6724 sizeof(struct host_hc_status_block_e1x));
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006725
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006726 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006727#endif
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006728
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006729 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006730
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006731 BNX2X_PCI_FREE(bp->eq_ring, bp->eq_mapping,
6732 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006733}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006734
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006735static inline int bnx2x_alloc_fw_stats_mem(struct bnx2x *bp)
6736{
6737 int num_groups;
6738
6739 /* number of eth_queues */
6740 u8 num_queue_stats = BNX2X_NUM_ETH_QUEUES(bp);
6741
6742 /* Total number of FW statistics requests =
6743 * 1 for port stats + 1 for PF stats + num_eth_queues */
6744 bp->fw_stats_num = 2 + num_queue_stats;
6745
6746
6747 /* Request is built from stats_query_header and an array of
6748 * stats_query_cmd_group each of which contains
6749 * STATS_QUERY_CMD_COUNT rules. The real number or requests is
6750 * configured in the stats_query_header.
6751 */
6752 num_groups = (2 + num_queue_stats) / STATS_QUERY_CMD_COUNT +
6753 (((2 + num_queue_stats) % STATS_QUERY_CMD_COUNT) ? 1 : 0);
6754
6755 bp->fw_stats_req_sz = sizeof(struct stats_query_header) +
6756 num_groups * sizeof(struct stats_query_cmd_group);
6757
6758 /* Data for statistics requests + stats_conter
6759 *
6760 * stats_counter holds per-STORM counters that are incremented
6761 * when STORM has finished with the current request.
6762 */
6763 bp->fw_stats_data_sz = sizeof(struct per_port_stats) +
6764 sizeof(struct per_pf_stats) +
6765 sizeof(struct per_queue_stats) * num_queue_stats +
6766 sizeof(struct stats_counter);
6767
6768 BNX2X_PCI_ALLOC(bp->fw_stats, &bp->fw_stats_mapping,
6769 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
6770
6771 /* Set shortcuts */
6772 bp->fw_stats_req = (struct bnx2x_fw_stats_req *)bp->fw_stats;
6773 bp->fw_stats_req_mapping = bp->fw_stats_mapping;
6774
6775 bp->fw_stats_data = (struct bnx2x_fw_stats_data *)
6776 ((u8 *)bp->fw_stats + bp->fw_stats_req_sz);
6777
6778 bp->fw_stats_data_mapping = bp->fw_stats_mapping +
6779 bp->fw_stats_req_sz;
6780 return 0;
6781
6782alloc_mem_err:
6783 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
6784 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
6785 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006786}
6787
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006788
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00006789int bnx2x_alloc_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006790{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006791#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006792 if (!CHIP_IS_E1x(bp))
6793 /* size = the status block + ramrod buffers */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006794 BNX2X_PCI_ALLOC(bp->cnic_sb.e2_sb, &bp->cnic_sb_mapping,
6795 sizeof(struct host_hc_status_block_e2));
6796 else
6797 BNX2X_PCI_ALLOC(bp->cnic_sb.e1x_sb, &bp->cnic_sb_mapping,
6798 sizeof(struct host_hc_status_block_e1x));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006799
6800 /* allocate searcher T2 table */
6801 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
6802#endif
6803
6804
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006805 BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006806 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006807
6808 BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
6809 sizeof(struct bnx2x_slowpath));
6810
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006811 /* Allocated memory for FW statistics */
6812 if (bnx2x_alloc_fw_stats_mem(bp))
6813 goto alloc_mem_err;
6814
Ariel Elior6383c0b2011-07-14 08:31:57 +00006815 bp->context.size = sizeof(union cdu_context) * BNX2X_L2_CID_COUNT(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006816
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006817 BNX2X_PCI_ALLOC(bp->context.vcxt, &bp->context.cxt_mapping,
6818 bp->context.size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006819
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006820 BNX2X_ALLOC(bp->ilt->lines, sizeof(struct ilt_line) * ILT_MAX_LINES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006821
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006822 if (bnx2x_ilt_mem_op(bp, ILT_MEMOP_ALLOC))
6823 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006824
6825 /* Slow path ring */
6826 BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
6827
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006828 /* EQ */
6829 BNX2X_PCI_ALLOC(bp->eq_ring, &bp->eq_mapping,
6830 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Tom Herbertab532cf2011-02-16 10:27:02 +00006831
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006832
6833 /* fastpath */
6834 /* need to be done at the end, since it's self adjusting to amount
6835 * of memory available for RSS queues
6836 */
6837 if (bnx2x_alloc_fp_mem(bp))
6838 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006839 return 0;
6840
6841alloc_mem_err:
6842 bnx2x_free_mem(bp);
6843 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006844}
6845
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006846/*
6847 * Init service functions
6848 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006849
6850int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
6851 struct bnx2x_vlan_mac_obj *obj, bool set,
6852 int mac_type, unsigned long *ramrod_flags)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006853{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006854 int rc;
6855 struct bnx2x_vlan_mac_ramrod_params ramrod_param;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006856
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006857 memset(&ramrod_param, 0, sizeof(ramrod_param));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006858
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006859 /* Fill general parameters */
6860 ramrod_param.vlan_mac_obj = obj;
6861 ramrod_param.ramrod_flags = *ramrod_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006862
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006863 /* Fill a user request section if needed */
6864 if (!test_bit(RAMROD_CONT, ramrod_flags)) {
6865 memcpy(ramrod_param.user_req.u.mac.mac, mac, ETH_ALEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006866
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006867 __set_bit(mac_type, &ramrod_param.user_req.vlan_mac_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006868
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006869 /* Set the command: ADD or DEL */
6870 if (set)
6871 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_ADD;
6872 else
6873 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_DEL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006874 }
6875
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006876 rc = bnx2x_config_vlan_mac(bp, &ramrod_param);
6877 if (rc < 0)
6878 BNX2X_ERR("%s MAC failed\n", (set ? "Set" : "Del"));
6879 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006880}
6881
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006882int bnx2x_del_all_macs(struct bnx2x *bp,
6883 struct bnx2x_vlan_mac_obj *mac_obj,
6884 int mac_type, bool wait_for_comp)
Michael Chane665bfd2009-10-10 13:46:54 +00006885{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006886 int rc;
6887 unsigned long ramrod_flags = 0, vlan_mac_flags = 0;
6888
6889 /* Wait for completion of requested */
6890 if (wait_for_comp)
6891 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
6892
6893 /* Set the mac type of addresses we want to clear */
6894 __set_bit(mac_type, &vlan_mac_flags);
6895
6896 rc = mac_obj->delete_all(bp, mac_obj, &vlan_mac_flags, &ramrod_flags);
6897 if (rc < 0)
6898 BNX2X_ERR("Failed to delete MACs: %d\n", rc);
6899
6900 return rc;
Michael Chane665bfd2009-10-10 13:46:54 +00006901}
6902
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006903int bnx2x_set_eth_mac(struct bnx2x *bp, bool set)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006904{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006905 unsigned long ramrod_flags = 0;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006906
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006907 DP(NETIF_MSG_IFUP, "Adding Eth MAC\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006908
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006909 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
6910 /* Eth MAC is set on RSS leading client (fp[0]) */
6911 return bnx2x_set_mac_one(bp, bp->dev->dev_addr, &bp->fp->mac_obj, set,
6912 BNX2X_ETH_MAC, &ramrod_flags);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006913}
6914
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006915int bnx2x_setup_leading(struct bnx2x *bp)
Michael Chane665bfd2009-10-10 13:46:54 +00006916{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006917 return bnx2x_setup_queue(bp, &bp->fp[0], 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006918}
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006919
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006920/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00006921 * bnx2x_set_int_mode - configure interrupt mode
6922 *
6923 * @bp: driver handle
6924 *
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006925 * In case of MSI-X it will also try to enable MSI-X.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006926 */
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00006927static void __devinit bnx2x_set_int_mode(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006928{
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00006929 switch (int_mode) {
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006930 case INT_MODE_MSI:
6931 bnx2x_enable_msi(bp);
6932 /* falling through... */
6933 case INT_MODE_INTx:
Ariel Elior6383c0b2011-07-14 08:31:57 +00006934 bp->num_queues = 1 + NON_ETH_CONTEXT_USE;
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006935 DP(NETIF_MSG_IFUP, "set number of queues to 1\n");
Eilon Greensteinca003922009-08-12 22:53:28 -07006936 break;
Eilon Greensteinca003922009-08-12 22:53:28 -07006937 default:
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006938 /* Set number of queues according to bp->multi_mode value */
6939 bnx2x_set_num_queues(bp);
6940
6941 DP(NETIF_MSG_IFUP, "set number of queues to %d\n",
6942 bp->num_queues);
6943
6944 /* if we can't use MSI-X we only need one fp,
6945 * so try to enable MSI-X with the requested number of fp's
6946 * and fallback to MSI or legacy INTx with one fp
6947 */
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00006948 if (bnx2x_enable_msix(bp)) {
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006949 /* failed to enable MSI-X */
6950 if (bp->multi_mode)
6951 DP(NETIF_MSG_IFUP,
6952 "Multi requested but failed to "
6953 "enable MSI-X (%d), "
6954 "set number of queues to %d\n",
6955 bp->num_queues,
Ariel Elior6383c0b2011-07-14 08:31:57 +00006956 1 + NON_ETH_CONTEXT_USE);
6957 bp->num_queues = 1 + NON_ETH_CONTEXT_USE;
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006958
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00006959 /* Try to enable MSI */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00006960 if (!(bp->flags & DISABLE_MSI_FLAG))
6961 bnx2x_enable_msi(bp);
6962 }
Eilon Greensteinca003922009-08-12 22:53:28 -07006963 break;
6964 }
Eilon Greensteinca003922009-08-12 22:53:28 -07006965}
6966
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00006967/* must be called prioir to any HW initializations */
6968static inline u16 bnx2x_cid_ilt_lines(struct bnx2x *bp)
6969{
6970 return L2_ILT_LINES(bp);
6971}
6972
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006973void bnx2x_ilt_set_info(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006974{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006975 struct ilt_client_info *ilt_client;
6976 struct bnx2x_ilt *ilt = BP_ILT(bp);
6977 u16 line = 0;
6978
6979 ilt->start_line = FUNC_ILT_BASE(BP_FUNC(bp));
6980 DP(BNX2X_MSG_SP, "ilt starts at line %d\n", ilt->start_line);
6981
6982 /* CDU */
6983 ilt_client = &ilt->clients[ILT_CLIENT_CDU];
6984 ilt_client->client_num = ILT_CLIENT_CDU;
6985 ilt_client->page_size = CDU_ILT_PAGE_SZ;
6986 ilt_client->flags = ILT_CLIENT_SKIP_MEM;
6987 ilt_client->start = line;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006988 line += bnx2x_cid_ilt_lines(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006989#ifdef BCM_CNIC
6990 line += CNIC_ILT_LINES;
6991#endif
6992 ilt_client->end = line - 1;
6993
6994 DP(BNX2X_MSG_SP, "ilt client[CDU]: start %d, end %d, psz 0x%x, "
6995 "flags 0x%x, hw psz %d\n",
6996 ilt_client->start,
6997 ilt_client->end,
6998 ilt_client->page_size,
6999 ilt_client->flags,
7000 ilog2(ilt_client->page_size >> 12));
7001
7002 /* QM */
7003 if (QM_INIT(bp->qm_cid_count)) {
7004 ilt_client = &ilt->clients[ILT_CLIENT_QM];
7005 ilt_client->client_num = ILT_CLIENT_QM;
7006 ilt_client->page_size = QM_ILT_PAGE_SZ;
7007 ilt_client->flags = 0;
7008 ilt_client->start = line;
7009
7010 /* 4 bytes for each cid */
7011 line += DIV_ROUND_UP(bp->qm_cid_count * QM_QUEUES_PER_FUNC * 4,
7012 QM_ILT_PAGE_SZ);
7013
7014 ilt_client->end = line - 1;
7015
7016 DP(BNX2X_MSG_SP, "ilt client[QM]: start %d, end %d, psz 0x%x, "
7017 "flags 0x%x, hw psz %d\n",
7018 ilt_client->start,
7019 ilt_client->end,
7020 ilt_client->page_size,
7021 ilt_client->flags,
7022 ilog2(ilt_client->page_size >> 12));
7023
7024 }
7025 /* SRC */
7026 ilt_client = &ilt->clients[ILT_CLIENT_SRC];
7027#ifdef BCM_CNIC
7028 ilt_client->client_num = ILT_CLIENT_SRC;
7029 ilt_client->page_size = SRC_ILT_PAGE_SZ;
7030 ilt_client->flags = 0;
7031 ilt_client->start = line;
7032 line += SRC_ILT_LINES;
7033 ilt_client->end = line - 1;
7034
7035 DP(BNX2X_MSG_SP, "ilt client[SRC]: start %d, end %d, psz 0x%x, "
7036 "flags 0x%x, hw psz %d\n",
7037 ilt_client->start,
7038 ilt_client->end,
7039 ilt_client->page_size,
7040 ilt_client->flags,
7041 ilog2(ilt_client->page_size >> 12));
7042
7043#else
7044 ilt_client->flags = (ILT_CLIENT_SKIP_INIT | ILT_CLIENT_SKIP_MEM);
7045#endif
7046
7047 /* TM */
7048 ilt_client = &ilt->clients[ILT_CLIENT_TM];
7049#ifdef BCM_CNIC
7050 ilt_client->client_num = ILT_CLIENT_TM;
7051 ilt_client->page_size = TM_ILT_PAGE_SZ;
7052 ilt_client->flags = 0;
7053 ilt_client->start = line;
7054 line += TM_ILT_LINES;
7055 ilt_client->end = line - 1;
7056
7057 DP(BNX2X_MSG_SP, "ilt client[TM]: start %d, end %d, psz 0x%x, "
7058 "flags 0x%x, hw psz %d\n",
7059 ilt_client->start,
7060 ilt_client->end,
7061 ilt_client->page_size,
7062 ilt_client->flags,
7063 ilog2(ilt_client->page_size >> 12));
7064
7065#else
7066 ilt_client->flags = (ILT_CLIENT_SKIP_INIT | ILT_CLIENT_SKIP_MEM);
7067#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007068 BUG_ON(line > ILT_MAX_LINES);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007069}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007070
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007071/**
7072 * bnx2x_pf_q_prep_init - prepare INIT transition parameters
7073 *
7074 * @bp: driver handle
7075 * @fp: pointer to fastpath
7076 * @init_params: pointer to parameters structure
7077 *
7078 * parameters configured:
7079 * - HC configuration
7080 * - Queue's CDU context
7081 */
7082static inline void bnx2x_pf_q_prep_init(struct bnx2x *bp,
7083 struct bnx2x_fastpath *fp, struct bnx2x_queue_init_params *init_params)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007084{
Ariel Elior6383c0b2011-07-14 08:31:57 +00007085
7086 u8 cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007087 /* FCoE Queue uses Default SB, thus has no HC capabilities */
7088 if (!IS_FCOE_FP(fp)) {
7089 __set_bit(BNX2X_Q_FLG_HC, &init_params->rx.flags);
7090 __set_bit(BNX2X_Q_FLG_HC, &init_params->tx.flags);
7091
7092 /* If HC is supporterd, enable host coalescing in the transition
7093 * to INIT state.
7094 */
7095 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->rx.flags);
7096 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->tx.flags);
7097
7098 /* HC rate */
7099 init_params->rx.hc_rate = bp->rx_ticks ?
7100 (1000000 / bp->rx_ticks) : 0;
7101 init_params->tx.hc_rate = bp->tx_ticks ?
7102 (1000000 / bp->tx_ticks) : 0;
7103
7104 /* FW SB ID */
7105 init_params->rx.fw_sb_id = init_params->tx.fw_sb_id =
7106 fp->fw_sb_id;
7107
7108 /*
7109 * CQ index among the SB indices: FCoE clients uses the default
7110 * SB, therefore it's different.
7111 */
Ariel Elior6383c0b2011-07-14 08:31:57 +00007112 init_params->rx.sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
7113 init_params->tx.sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007114 }
7115
Ariel Elior6383c0b2011-07-14 08:31:57 +00007116 /* set maximum number of COSs supported by this queue */
7117 init_params->max_cos = fp->max_cos;
7118
7119 DP(BNX2X_MSG_SP, "fp: %d setting queue params max cos to: %d",
7120 fp->index, init_params->max_cos);
7121
7122 /* set the context pointers queue object */
7123 for (cos = FIRST_TX_COS_INDEX; cos < init_params->max_cos; cos++)
7124 init_params->cxts[cos] =
7125 &bp->context.vcxt[fp->txdata[cos].cid].eth;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007126}
7127
Ariel Elior6383c0b2011-07-14 08:31:57 +00007128int bnx2x_setup_tx_only(struct bnx2x *bp, struct bnx2x_fastpath *fp,
7129 struct bnx2x_queue_state_params *q_params,
7130 struct bnx2x_queue_setup_tx_only_params *tx_only_params,
7131 int tx_index, bool leading)
7132{
7133 memset(tx_only_params, 0, sizeof(*tx_only_params));
7134
7135 /* Set the command */
7136 q_params->cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
7137
7138 /* Set tx-only QUEUE flags: don't zero statistics */
7139 tx_only_params->flags = bnx2x_get_common_flags(bp, fp, false);
7140
7141 /* choose the index of the cid to send the slow path on */
7142 tx_only_params->cid_index = tx_index;
7143
7144 /* Set general TX_ONLY_SETUP parameters */
7145 bnx2x_pf_q_prep_general(bp, fp, &tx_only_params->gen_params, tx_index);
7146
7147 /* Set Tx TX_ONLY_SETUP parameters */
7148 bnx2x_pf_tx_q_prep(bp, fp, &tx_only_params->txq_params, tx_index);
7149
7150 DP(BNX2X_MSG_SP, "preparing to send tx-only ramrod for connection:"
7151 "cos %d, primary cid %d, cid %d, "
7152 "client id %d, sp-client id %d, flags %lx",
7153 tx_index, q_params->q_obj->cids[FIRST_TX_COS_INDEX],
7154 q_params->q_obj->cids[tx_index], q_params->q_obj->cl_id,
7155 tx_only_params->gen_params.spcl_id, tx_only_params->flags);
7156
7157 /* send the ramrod */
7158 return bnx2x_queue_state_change(bp, q_params);
7159}
7160
7161
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007162/**
7163 * bnx2x_setup_queue - setup queue
7164 *
7165 * @bp: driver handle
7166 * @fp: pointer to fastpath
7167 * @leading: is leading
7168 *
7169 * This function performs 2 steps in a Queue state machine
7170 * actually: 1) RESET->INIT 2) INIT->SETUP
7171 */
7172
7173int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
7174 bool leading)
7175{
7176 struct bnx2x_queue_state_params q_params = {0};
7177 struct bnx2x_queue_setup_params *setup_params =
7178 &q_params.params.setup;
Ariel Elior6383c0b2011-07-14 08:31:57 +00007179 struct bnx2x_queue_setup_tx_only_params *tx_only_params =
7180 &q_params.params.tx_only;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007181 int rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00007182 u8 tx_index;
7183
7184 DP(BNX2X_MSG_SP, "setting up queue %d", fp->index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007185
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007186 /* reset IGU state skip FCoE L2 queue */
7187 if (!IS_FCOE_FP(fp))
7188 bnx2x_ack_sb(bp, fp->igu_sb_id, USTORM_ID, 0,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007189 IGU_INT_ENABLE, 0);
7190
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007191 q_params.q_obj = &fp->q_obj;
7192 /* We want to wait for completion in this context */
7193 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007194
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007195 /* Prepare the INIT parameters */
7196 bnx2x_pf_q_prep_init(bp, fp, &q_params.params.init);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007197
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007198 /* Set the command */
7199 q_params.cmd = BNX2X_Q_CMD_INIT;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007200
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007201 /* Change the state to INIT */
7202 rc = bnx2x_queue_state_change(bp, &q_params);
7203 if (rc) {
Ariel Elior6383c0b2011-07-14 08:31:57 +00007204 BNX2X_ERR("Queue(%d) INIT failed\n", fp->index);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007205 return rc;
7206 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007207
Ariel Elior6383c0b2011-07-14 08:31:57 +00007208 DP(BNX2X_MSG_SP, "init complete");
7209
7210
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007211 /* Now move the Queue to the SETUP state... */
7212 memset(setup_params, 0, sizeof(*setup_params));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007213
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007214 /* Set QUEUE flags */
7215 setup_params->flags = bnx2x_get_q_flags(bp, fp, leading);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007216
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007217 /* Set general SETUP parameters */
Ariel Elior6383c0b2011-07-14 08:31:57 +00007218 bnx2x_pf_q_prep_general(bp, fp, &setup_params->gen_params,
7219 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007220
Ariel Elior6383c0b2011-07-14 08:31:57 +00007221 bnx2x_pf_rx_q_prep(bp, fp, &setup_params->pause_params,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007222 &setup_params->rxq_params);
7223
Ariel Elior6383c0b2011-07-14 08:31:57 +00007224 bnx2x_pf_tx_q_prep(bp, fp, &setup_params->txq_params,
7225 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007226
7227 /* Set the command */
7228 q_params.cmd = BNX2X_Q_CMD_SETUP;
7229
7230 /* Change the state to SETUP */
7231 rc = bnx2x_queue_state_change(bp, &q_params);
Ariel Elior6383c0b2011-07-14 08:31:57 +00007232 if (rc) {
7233 BNX2X_ERR("Queue(%d) SETUP failed\n", fp->index);
7234 return rc;
7235 }
7236
7237 /* loop through the relevant tx-only indices */
7238 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
7239 tx_index < fp->max_cos;
7240 tx_index++) {
7241
7242 /* prepare and send tx-only ramrod*/
7243 rc = bnx2x_setup_tx_only(bp, fp, &q_params,
7244 tx_only_params, tx_index, leading);
7245 if (rc) {
7246 BNX2X_ERR("Queue(%d.%d) TX_ONLY_SETUP failed\n",
7247 fp->index, tx_index);
7248 return rc;
7249 }
7250 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007251
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007252 return rc;
7253}
7254
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007255static int bnx2x_stop_queue(struct bnx2x *bp, int index)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007256{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007257 struct bnx2x_fastpath *fp = &bp->fp[index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00007258 struct bnx2x_fp_txdata *txdata;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007259 struct bnx2x_queue_state_params q_params = {0};
Ariel Elior6383c0b2011-07-14 08:31:57 +00007260 int rc, tx_index;
7261
7262 DP(BNX2X_MSG_SP, "stopping queue %d cid %d", index, fp->cid);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007263
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007264 q_params.q_obj = &fp->q_obj;
7265 /* We want to wait for completion in this context */
7266 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007267
Ariel Elior6383c0b2011-07-14 08:31:57 +00007268
7269 /* close tx-only connections */
7270 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
7271 tx_index < fp->max_cos;
7272 tx_index++){
7273
7274 /* ascertain this is a normal queue*/
7275 txdata = &fp->txdata[tx_index];
7276
7277 DP(BNX2X_MSG_SP, "stopping tx-only queue %d",
7278 txdata->txq_index);
7279
7280 /* send halt terminate on tx-only connection */
7281 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
7282 memset(&q_params.params.terminate, 0,
7283 sizeof(q_params.params.terminate));
7284 q_params.params.terminate.cid_index = tx_index;
7285
7286 rc = bnx2x_queue_state_change(bp, &q_params);
7287 if (rc)
7288 return rc;
7289
7290 /* send halt terminate on tx-only connection */
7291 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
7292 memset(&q_params.params.cfc_del, 0,
7293 sizeof(q_params.params.cfc_del));
7294 q_params.params.cfc_del.cid_index = tx_index;
7295 rc = bnx2x_queue_state_change(bp, &q_params);
7296 if (rc)
7297 return rc;
7298 }
7299 /* Stop the primary connection: */
7300 /* ...halt the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007301 q_params.cmd = BNX2X_Q_CMD_HALT;
7302 rc = bnx2x_queue_state_change(bp, &q_params);
7303 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007304 return rc;
7305
Ariel Elior6383c0b2011-07-14 08:31:57 +00007306 /* ...terminate the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007307 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
Ariel Elior6383c0b2011-07-14 08:31:57 +00007308 memset(&q_params.params.terminate, 0,
7309 sizeof(q_params.params.terminate));
7310 q_params.params.terminate.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007311 rc = bnx2x_queue_state_change(bp, &q_params);
7312 if (rc)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007313 return rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00007314 /* ...delete cfc entry */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007315 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
Ariel Elior6383c0b2011-07-14 08:31:57 +00007316 memset(&q_params.params.cfc_del, 0,
7317 sizeof(q_params.params.cfc_del));
7318 q_params.params.cfc_del.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007319 return bnx2x_queue_state_change(bp, &q_params);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007320}
7321
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007322
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007323static void bnx2x_reset_func(struct bnx2x *bp)
7324{
7325 int port = BP_PORT(bp);
7326 int func = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007327 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007328
7329 /* Disable the function in the FW */
7330 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(func), 0);
7331 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(func), 0);
7332 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(func), 0);
7333 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(func), 0);
7334
7335 /* FP SBs */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007336 for_each_eth_queue(bp, i) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007337 struct bnx2x_fastpath *fp = &bp->fp[i];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007338 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Ariel Elior6383c0b2011-07-14 08:31:57 +00007339 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(fp->fw_sb_id),
7340 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007341 }
7342
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007343#ifdef BCM_CNIC
7344 /* CNIC SB */
7345 REG_WR8(bp, BAR_CSTRORM_INTMEM +
7346 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(bnx2x_cnic_fw_sb_id(bp)),
7347 SB_DISABLED);
7348#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007349 /* SP SB */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007350 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Ariel Elior6383c0b2011-07-14 08:31:57 +00007351 CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(func),
7352 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007353
7354 for (i = 0; i < XSTORM_SPQ_DATA_SIZE / 4; i++)
7355 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_DATA_OFFSET(func),
7356 0);
Eliezer Tamir49d66772008-02-28 11:53:13 -08007357
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007358 /* Configure IGU */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007359 if (bp->common.int_block == INT_BLOCK_HC) {
7360 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7361 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7362 } else {
7363 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
7364 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
7365 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007366
Michael Chan37b091b2009-10-10 13:46:55 +00007367#ifdef BCM_CNIC
7368 /* Disable Timer scan */
7369 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
7370 /*
7371 * Wait for at least 10ms and up to 2 second for the timers scan to
7372 * complete
7373 */
7374 for (i = 0; i < 200; i++) {
7375 msleep(10);
7376 if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
7377 break;
7378 }
7379#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007380 /* Clear ILT */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007381 bnx2x_clear_func_ilt(bp, func);
7382
7383 /* Timers workaround bug for E2: if this is vnic-3,
7384 * we need to set the entire ilt range for this timers.
7385 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007386 if (!CHIP_IS_E1x(bp) && BP_VN(bp) == 3) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007387 struct ilt_client_info ilt_cli;
7388 /* use dummy TM client */
7389 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
7390 ilt_cli.start = 0;
7391 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
7392 ilt_cli.client_num = ILT_CLIENT_TM;
7393
7394 bnx2x_ilt_boundry_init_op(bp, &ilt_cli, 0, INITOP_CLEAR);
7395 }
7396
7397 /* this assumes that reset_port() called before reset_func()*/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007398 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007399 bnx2x_pf_disable(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007400
7401 bp->dmae_ready = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007402}
7403
7404static void bnx2x_reset_port(struct bnx2x *bp)
7405{
7406 int port = BP_PORT(bp);
7407 u32 val;
7408
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007409 /* Reset physical Link */
7410 bnx2x__link_reset(bp);
7411
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007412 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
7413
7414 /* Do not rcv packets to BRB */
7415 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
7416 /* Do not direct rcv packets that are not for MCP to the BRB */
7417 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
7418 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
7419
7420 /* Configure AEU */
7421 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
7422
7423 msleep(100);
7424 /* Check for BRB port occupancy */
7425 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
7426 if (val)
7427 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07007428 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007429
7430 /* TODO: Close Doorbell port? */
7431}
7432
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007433static inline int bnx2x_reset_hw(struct bnx2x *bp, u32 load_code)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007434{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007435 struct bnx2x_func_state_params func_params = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007436
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007437 /* Prepare parameters for function state transitions */
7438 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007439
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007440 func_params.f_obj = &bp->func_obj;
7441 func_params.cmd = BNX2X_F_CMD_HW_RESET;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007442
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007443 func_params.params.hw_init.load_phase = load_code;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007444
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007445 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007446}
7447
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007448static inline int bnx2x_func_stop(struct bnx2x *bp)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007449{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007450 struct bnx2x_func_state_params func_params = {0};
7451 int rc;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007452
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007453 /* Prepare parameters for function state transitions */
7454 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
7455 func_params.f_obj = &bp->func_obj;
7456 func_params.cmd = BNX2X_F_CMD_STOP;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007457
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007458 /*
7459 * Try to stop the function the 'good way'. If fails (in case
7460 * of a parity error during bnx2x_chip_cleanup()) and we are
7461 * not in a debug mode, perform a state transaction in order to
7462 * enable further HW_RESET transaction.
7463 */
7464 rc = bnx2x_func_state_change(bp, &func_params);
7465 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007466#ifdef BNX2X_STOP_ON_ERROR
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007467 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007468#else
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007469 BNX2X_ERR("FUNC_STOP ramrod failed. Running a dry "
7470 "transaction\n");
7471 __set_bit(RAMROD_DRV_CLR_ONLY, &func_params.ramrod_flags);
7472 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007473#endif
Yitchak Gertner65abd742008-08-25 15:26:24 -07007474 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007475
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007476 return 0;
7477}
Yitchak Gertner65abd742008-08-25 15:26:24 -07007478
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007479/**
7480 * bnx2x_send_unload_req - request unload mode from the MCP.
7481 *
7482 * @bp: driver handle
7483 * @unload_mode: requested function's unload mode
7484 *
7485 * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
7486 */
7487u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode)
7488{
7489 u32 reset_code = 0;
7490 int port = BP_PORT(bp);
7491
7492 /* Select the UNLOAD request mode */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007493 if (unload_mode == UNLOAD_NORMAL)
7494 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08007495
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00007496 else if (bp->flags & NO_WOL_FLAG)
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007497 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007498
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00007499 else if (bp->wol) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007500 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007501 u8 *mac_addr = bp->dev->dev_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007502 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007503 /* The mac address is written to entries 1-4 to
7504 preserve entry 0 which is used by the PMF */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007505 u8 entry = (BP_E1HVN(bp) + 1)*8;
7506
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007507 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07007508 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007509
7510 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
7511 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07007512 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007513
7514 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08007515
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007516 } else
7517 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
7518
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007519 /* Send the request to the MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007520 if (!BP_NOMCP(bp))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00007521 reset_code = bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007522 else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007523 int path = BP_PATH(bp);
7524
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007525 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts[%d] "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007526 "%d, %d, %d\n",
7527 path, load_count[path][0], load_count[path][1],
7528 load_count[path][2]);
7529 load_count[path][0]--;
7530 load_count[path][1 + port]--;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007531 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts[%d] "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007532 "%d, %d, %d\n",
7533 path, load_count[path][0], load_count[path][1],
7534 load_count[path][2]);
7535 if (load_count[path][0] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007536 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007537 else if (load_count[path][1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007538 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
7539 else
7540 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
7541 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007542
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007543 return reset_code;
7544}
7545
7546/**
7547 * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
7548 *
7549 * @bp: driver handle
7550 */
7551void bnx2x_send_unload_done(struct bnx2x *bp)
7552{
7553 /* Report UNLOAD_DONE to MCP */
7554 if (!BP_NOMCP(bp))
7555 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
7556}
7557
Dmitry Kravkov6debea82011-07-19 01:42:04 +00007558static inline int bnx2x_func_wait_started(struct bnx2x *bp)
7559{
7560 int tout = 50;
7561 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
7562
7563 if (!bp->port.pmf)
7564 return 0;
7565
7566 /*
7567 * (assumption: No Attention from MCP at this stage)
7568 * PMF probably in the middle of TXdisable/enable transaction
7569 * 1. Sync IRS for default SB
7570 * 2. Sync SP queue - this guarantes us that attention handling started
7571 * 3. Wait, that TXdisable/enable transaction completes
7572 *
7573 * 1+2 guranty that if DCBx attention was scheduled it already changed
7574 * pending bit of transaction from STARTED-->TX_STOPPED, if we alredy
7575 * received complettion for the transaction the state is TX_STOPPED.
7576 * State will return to STARTED after completion of TX_STOPPED-->STARTED
7577 * transaction.
7578 */
7579
7580 /* make sure default SB ISR is done */
7581 if (msix)
7582 synchronize_irq(bp->msix_table[0].vector);
7583 else
7584 synchronize_irq(bp->pdev->irq);
7585
7586 flush_workqueue(bnx2x_wq);
7587
7588 while (bnx2x_func_get_state(bp, &bp->func_obj) !=
7589 BNX2X_F_STATE_STARTED && tout--)
7590 msleep(20);
7591
7592 if (bnx2x_func_get_state(bp, &bp->func_obj) !=
7593 BNX2X_F_STATE_STARTED) {
7594#ifdef BNX2X_STOP_ON_ERROR
7595 return -EBUSY;
7596#else
7597 /*
7598 * Failed to complete the transaction in a "good way"
7599 * Force both transactions with CLR bit
7600 */
7601 struct bnx2x_func_state_params func_params = {0};
7602
7603 DP(BNX2X_MSG_SP, "Hmmm... unexpected function state! "
7604 "Forcing STARTED-->TX_ST0PPED-->STARTED\n");
7605
7606 func_params.f_obj = &bp->func_obj;
7607 __set_bit(RAMROD_DRV_CLR_ONLY,
7608 &func_params.ramrod_flags);
7609
7610 /* STARTED-->TX_ST0PPED */
7611 func_params.cmd = BNX2X_F_CMD_TX_STOP;
7612 bnx2x_func_state_change(bp, &func_params);
7613
7614 /* TX_ST0PPED-->STARTED */
7615 func_params.cmd = BNX2X_F_CMD_TX_START;
7616 return bnx2x_func_state_change(bp, &func_params);
7617#endif
7618 }
7619
7620 return 0;
7621}
7622
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007623void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode)
7624{
7625 int port = BP_PORT(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +00007626 int i, rc = 0;
7627 u8 cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007628 struct bnx2x_mcast_ramrod_params rparam = {0};
7629 u32 reset_code;
7630
7631 /* Wait until tx fastpath tasks complete */
7632 for_each_tx_queue(bp, i) {
7633 struct bnx2x_fastpath *fp = &bp->fp[i];
7634
Ariel Elior6383c0b2011-07-14 08:31:57 +00007635 for_each_cos_in_tx_queue(fp, cos)
7636 rc = bnx2x_clean_tx_queue(bp, &fp->txdata[cos]);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007637#ifdef BNX2X_STOP_ON_ERROR
7638 if (rc)
7639 return;
7640#endif
7641 }
7642
7643 /* Give HW time to discard old tx messages */
7644 usleep_range(1000, 1000);
7645
7646 /* Clean all ETH MACs */
7647 rc = bnx2x_del_all_macs(bp, &bp->fp[0].mac_obj, BNX2X_ETH_MAC, false);
7648 if (rc < 0)
7649 BNX2X_ERR("Failed to delete all ETH macs: %d\n", rc);
7650
7651 /* Clean up UC list */
7652 rc = bnx2x_del_all_macs(bp, &bp->fp[0].mac_obj, BNX2X_UC_LIST_MAC,
7653 true);
7654 if (rc < 0)
7655 BNX2X_ERR("Failed to schedule DEL commands for UC MACs list: "
7656 "%d\n", rc);
7657
7658 /* Disable LLH */
7659 if (!CHIP_IS_E1(bp))
7660 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
7661
7662 /* Set "drop all" (stop Rx).
7663 * We need to take a netif_addr_lock() here in order to prevent
7664 * a race between the completion code and this code.
7665 */
7666 netif_addr_lock_bh(bp->dev);
7667 /* Schedule the rx_mode command */
7668 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
7669 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
7670 else
7671 bnx2x_set_storm_rx_mode(bp);
7672
7673 /* Cleanup multicast configuration */
7674 rparam.mcast_obj = &bp->mcast_obj;
7675 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
7676 if (rc < 0)
7677 BNX2X_ERR("Failed to send DEL multicast command: %d\n", rc);
7678
7679 netif_addr_unlock_bh(bp->dev);
7680
7681
Dmitry Kravkov6debea82011-07-19 01:42:04 +00007682
7683 /*
7684 * Send the UNLOAD_REQUEST to the MCP. This will return if
7685 * this function should perform FUNC, PORT or COMMON HW
7686 * reset.
7687 */
7688 reset_code = bnx2x_send_unload_req(bp, unload_mode);
7689
7690 /*
7691 * (assumption: No Attention from MCP at this stage)
7692 * PMF probably in the middle of TXdisable/enable transaction
7693 */
7694 rc = bnx2x_func_wait_started(bp);
7695 if (rc) {
7696 BNX2X_ERR("bnx2x_func_wait_started failed\n");
7697#ifdef BNX2X_STOP_ON_ERROR
7698 return;
7699#endif
7700 }
7701
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007702 /* Close multi and leading connections
7703 * Completions for ramrods are collected in a synchronous way
7704 */
7705 for_each_queue(bp, i)
7706 if (bnx2x_stop_queue(bp, i))
7707#ifdef BNX2X_STOP_ON_ERROR
7708 return;
7709#else
7710 goto unload_error;
7711#endif
7712 /* If SP settings didn't get completed so far - something
7713 * very wrong has happen.
7714 */
7715 if (!bnx2x_wait_sp_comp(bp, ~0x0UL))
7716 BNX2X_ERR("Hmmm... Common slow path ramrods got stuck!\n");
7717
7718#ifndef BNX2X_STOP_ON_ERROR
7719unload_error:
7720#endif
7721 rc = bnx2x_func_stop(bp);
7722 if (rc) {
7723 BNX2X_ERR("Function stop failed!\n");
7724#ifdef BNX2X_STOP_ON_ERROR
7725 return;
7726#endif
7727 }
7728
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007729 /* Disable HW interrupts, NAPI */
7730 bnx2x_netif_stop(bp, 1);
7731
7732 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007733 bnx2x_free_irq(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007734
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007735 /* Reset the chip */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007736 rc = bnx2x_reset_hw(bp, reset_code);
7737 if (rc)
7738 BNX2X_ERR("HW_RESET failed\n");
7739
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007740
7741 /* Report UNLOAD_DONE to MCP */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007742 bnx2x_send_unload_done(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007743}
7744
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00007745void bnx2x_disable_close_the_gate(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007746{
7747 u32 val;
7748
7749 DP(NETIF_MSG_HW, "Disabling \"close the gates\"\n");
7750
7751 if (CHIP_IS_E1(bp)) {
7752 int port = BP_PORT(bp);
7753 u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
7754 MISC_REG_AEU_MASK_ATTN_FUNC_0;
7755
7756 val = REG_RD(bp, addr);
7757 val &= ~(0x300);
7758 REG_WR(bp, addr, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007759 } else {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007760 val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
7761 val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
7762 MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
7763 REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
7764 }
7765}
7766
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007767/* Close gates #2, #3 and #4: */
7768static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
7769{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007770 u32 val;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007771
7772 /* Gates #2 and #4a are closed/opened for "not E1" only */
7773 if (!CHIP_IS_E1(bp)) {
7774 /* #4 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007775 REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007776 /* #2 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007777 REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007778 }
7779
7780 /* #3 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007781 if (CHIP_IS_E1x(bp)) {
7782 /* Prevent interrupts from HC on both ports */
7783 val = REG_RD(bp, HC_REG_CONFIG_1);
7784 REG_WR(bp, HC_REG_CONFIG_1,
7785 (!close) ? (val | HC_CONFIG_1_REG_BLOCK_DISABLE_1) :
7786 (val & ~(u32)HC_CONFIG_1_REG_BLOCK_DISABLE_1));
7787
7788 val = REG_RD(bp, HC_REG_CONFIG_0);
7789 REG_WR(bp, HC_REG_CONFIG_0,
7790 (!close) ? (val | HC_CONFIG_0_REG_BLOCK_DISABLE_0) :
7791 (val & ~(u32)HC_CONFIG_0_REG_BLOCK_DISABLE_0));
7792 } else {
7793 /* Prevent incomming interrupts in IGU */
7794 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
7795
7796 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION,
7797 (!close) ?
7798 (val | IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE) :
7799 (val & ~(u32)IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE));
7800 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007801
7802 DP(NETIF_MSG_HW, "%s gates #2, #3 and #4\n",
7803 close ? "closing" : "opening");
7804 mmiowb();
7805}
7806
7807#define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
7808
7809static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
7810{
7811 /* Do some magic... */
7812 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
7813 *magic_val = val & SHARED_MF_CLP_MAGIC;
7814 MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
7815}
7816
Dmitry Kravkove8920672011-05-04 23:52:40 +00007817/**
7818 * bnx2x_clp_reset_done - restore the value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007819 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00007820 * @bp: driver handle
7821 * @magic_val: old value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007822 */
7823static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
7824{
7825 /* Restore the `magic' bit value... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007826 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
7827 MF_CFG_WR(bp, shared_mf_config.clp_mb,
7828 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
7829}
7830
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007831/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00007832 * bnx2x_reset_mcp_prep - prepare for MCP reset.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007833 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00007834 * @bp: driver handle
7835 * @magic_val: old value of 'magic' bit.
7836 *
7837 * Takes care of CLP configurations.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007838 */
7839static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
7840{
7841 u32 shmem;
7842 u32 validity_offset;
7843
7844 DP(NETIF_MSG_HW, "Starting\n");
7845
7846 /* Set `magic' bit in order to save MF config */
7847 if (!CHIP_IS_E1(bp))
7848 bnx2x_clp_reset_prep(bp, magic_val);
7849
7850 /* Get shmem offset */
7851 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
7852 validity_offset = offsetof(struct shmem_region, validity_map[0]);
7853
7854 /* Clear validity map flags */
7855 if (shmem > 0)
7856 REG_WR(bp, shmem + validity_offset, 0);
7857}
7858
7859#define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
7860#define MCP_ONE_TIMEOUT 100 /* 100 ms */
7861
Dmitry Kravkove8920672011-05-04 23:52:40 +00007862/**
7863 * bnx2x_mcp_wait_one - wait for MCP_ONE_TIMEOUT
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007864 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00007865 * @bp: driver handle
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007866 */
7867static inline void bnx2x_mcp_wait_one(struct bnx2x *bp)
7868{
7869 /* special handling for emulation and FPGA,
7870 wait 10 times longer */
7871 if (CHIP_REV_IS_SLOW(bp))
7872 msleep(MCP_ONE_TIMEOUT*10);
7873 else
7874 msleep(MCP_ONE_TIMEOUT);
7875}
7876
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00007877/*
7878 * initializes bp->common.shmem_base and waits for validity signature to appear
7879 */
7880static int bnx2x_init_shmem(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007881{
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00007882 int cnt = 0;
7883 u32 val = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007884
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00007885 do {
7886 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
7887 if (bp->common.shmem_base) {
7888 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
7889 if (val & SHR_MEM_VALIDITY_MB)
7890 return 0;
7891 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007892
7893 bnx2x_mcp_wait_one(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007894
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00007895 } while (cnt++ < (MCP_TIMEOUT / MCP_ONE_TIMEOUT));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007896
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00007897 BNX2X_ERR("BAD MCP validity signature\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007898
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00007899 return -ENODEV;
7900}
7901
7902static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
7903{
7904 int rc = bnx2x_init_shmem(bp);
7905
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007906 /* Restore the `magic' bit value */
7907 if (!CHIP_IS_E1(bp))
7908 bnx2x_clp_reset_done(bp, magic_val);
7909
7910 return rc;
7911}
7912
7913static void bnx2x_pxp_prep(struct bnx2x *bp)
7914{
7915 if (!CHIP_IS_E1(bp)) {
7916 REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
7917 REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007918 mmiowb();
7919 }
7920}
7921
7922/*
7923 * Reset the whole chip except for:
7924 * - PCIE core
7925 * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
7926 * one reset bit)
7927 * - IGU
7928 * - MISC (including AEU)
7929 * - GRC
7930 * - RBCN, RBCP
7931 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007932static void bnx2x_process_kill_chip_reset(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007933{
7934 u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007935 u32 global_bits2;
7936
7937 /*
7938 * Bits that have to be set in reset_mask2 if we want to reset 'global'
7939 * (per chip) blocks.
7940 */
7941 global_bits2 =
7942 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU |
7943 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007944
7945 not_reset_mask1 =
7946 MISC_REGISTERS_RESET_REG_1_RST_HC |
7947 MISC_REGISTERS_RESET_REG_1_RST_PXPV |
7948 MISC_REGISTERS_RESET_REG_1_RST_PXP;
7949
7950 not_reset_mask2 =
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007951 MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO |
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007952 MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
7953 MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
7954 MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
7955 MISC_REGISTERS_RESET_REG_2_RST_RBCN |
7956 MISC_REGISTERS_RESET_REG_2_RST_GRC |
7957 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
7958 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B;
7959
7960 reset_mask1 = 0xffffffff;
7961
7962 if (CHIP_IS_E1(bp))
7963 reset_mask2 = 0xffff;
7964 else
7965 reset_mask2 = 0x1ffff;
7966
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007967 if (CHIP_IS_E3(bp)) {
7968 reset_mask2 |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
7969 reset_mask2 |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
7970 }
7971
7972 /* Don't reset global blocks unless we need to */
7973 if (!global)
7974 reset_mask2 &= ~global_bits2;
7975
7976 /*
7977 * In case of attention in the QM, we need to reset PXP
7978 * (MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR) before QM
7979 * because otherwise QM reset would release 'close the gates' shortly
7980 * before resetting the PXP, then the PSWRQ would send a write
7981 * request to PGLUE. Then when PXP is reset, PGLUE would try to
7982 * read the payload data from PSWWR, but PSWWR would not
7983 * respond. The write queue in PGLUE would stuck, dmae commands
7984 * would not return. Therefore it's important to reset the second
7985 * reset register (containing the
7986 * MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR bit) before the
7987 * first one (containing the MISC_REGISTERS_RESET_REG_1_RST_QM
7988 * bit).
7989 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007990 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
7991 reset_mask2 & (~not_reset_mask2));
7992
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007993 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
7994 reset_mask1 & (~not_reset_mask1));
7995
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007996 barrier();
7997 mmiowb();
7998
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007999 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, reset_mask2);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008000 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008001 mmiowb();
8002}
8003
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008004/**
8005 * bnx2x_er_poll_igu_vq - poll for pending writes bit.
8006 * It should get cleared in no more than 1s.
8007 *
8008 * @bp: driver handle
8009 *
8010 * It should get cleared in no more than 1s. Returns 0 if
8011 * pending writes bit gets cleared.
8012 */
8013static int bnx2x_er_poll_igu_vq(struct bnx2x *bp)
8014{
8015 u32 cnt = 1000;
8016 u32 pend_bits = 0;
8017
8018 do {
8019 pend_bits = REG_RD(bp, IGU_REG_PENDING_BITS_STATUS);
8020
8021 if (pend_bits == 0)
8022 break;
8023
8024 usleep_range(1000, 1000);
8025 } while (cnt-- > 0);
8026
8027 if (cnt <= 0) {
8028 BNX2X_ERR("Still pending IGU requests pend_bits=%x!\n",
8029 pend_bits);
8030 return -EBUSY;
8031 }
8032
8033 return 0;
8034}
8035
8036static int bnx2x_process_kill(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008037{
8038 int cnt = 1000;
8039 u32 val = 0;
8040 u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
8041
8042
8043 /* Empty the Tetris buffer, wait for 1s */
8044 do {
8045 sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
8046 blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
8047 port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
8048 port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
8049 pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
8050 if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
8051 ((port_is_idle_0 & 0x1) == 0x1) &&
8052 ((port_is_idle_1 & 0x1) == 0x1) &&
8053 (pgl_exp_rom2 == 0xffffffff))
8054 break;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008055 usleep_range(1000, 1000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008056 } while (cnt-- > 0);
8057
8058 if (cnt <= 0) {
8059 DP(NETIF_MSG_HW, "Tetris buffer didn't get empty or there"
8060 " are still"
8061 " outstanding read requests after 1s!\n");
8062 DP(NETIF_MSG_HW, "sr_cnt=0x%08x, blk_cnt=0x%08x,"
8063 " port_is_idle_0=0x%08x,"
8064 " port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
8065 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
8066 pgl_exp_rom2);
8067 return -EAGAIN;
8068 }
8069
8070 barrier();
8071
8072 /* Close gates #2, #3 and #4 */
8073 bnx2x_set_234_gates(bp, true);
8074
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008075 /* Poll for IGU VQs for 57712 and newer chips */
8076 if (!CHIP_IS_E1x(bp) && bnx2x_er_poll_igu_vq(bp))
8077 return -EAGAIN;
8078
8079
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008080 /* TBD: Indicate that "process kill" is in progress to MCP */
8081
8082 /* Clear "unprepared" bit */
8083 REG_WR(bp, MISC_REG_UNPREPARED, 0);
8084 barrier();
8085
8086 /* Make sure all is written to the chip before the reset */
8087 mmiowb();
8088
8089 /* Wait for 1ms to empty GLUE and PCI-E core queues,
8090 * PSWHST, GRC and PSWRD Tetris buffer.
8091 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008092 usleep_range(1000, 1000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008093
8094 /* Prepare to chip reset: */
8095 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008096 if (global)
8097 bnx2x_reset_mcp_prep(bp, &val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008098
8099 /* PXP */
8100 bnx2x_pxp_prep(bp);
8101 barrier();
8102
8103 /* reset the chip */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008104 bnx2x_process_kill_chip_reset(bp, global);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008105 barrier();
8106
8107 /* Recover after reset: */
8108 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008109 if (global && bnx2x_reset_mcp_comp(bp, val))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008110 return -EAGAIN;
8111
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008112 /* TBD: Add resetting the NO_MCP mode DB here */
8113
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008114 /* PXP */
8115 bnx2x_pxp_prep(bp);
8116
8117 /* Open the gates #2, #3 and #4 */
8118 bnx2x_set_234_gates(bp, false);
8119
8120 /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
8121 * reset state, re-enable attentions. */
8122
8123 return 0;
8124}
8125
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008126int bnx2x_leader_reset(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008127{
8128 int rc = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008129 bool global = bnx2x_reset_is_global(bp);
8130
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008131 /* Try to recover after the failure */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008132 if (bnx2x_process_kill(bp, global)) {
8133 netdev_err(bp->dev, "Something bad had happen on engine %d! "
8134 "Aii!\n", BP_PATH(bp));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008135 rc = -EAGAIN;
8136 goto exit_leader_reset;
8137 }
8138
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008139 /*
8140 * Clear RESET_IN_PROGRES and RESET_GLOBAL bits and update the driver
8141 * state.
8142 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008143 bnx2x_set_reset_done(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008144 if (global)
8145 bnx2x_clear_reset_global(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008146
8147exit_leader_reset:
8148 bp->is_leader = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008149 bnx2x_release_leader_lock(bp);
8150 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008151 return rc;
8152}
8153
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008154static inline void bnx2x_recovery_failed(struct bnx2x *bp)
8155{
8156 netdev_err(bp->dev, "Recovery has failed. Power cycle is needed.\n");
8157
8158 /* Disconnect this device */
8159 netif_device_detach(bp->dev);
8160
8161 /*
8162 * Block ifup for all function on this engine until "process kill"
8163 * or power cycle.
8164 */
8165 bnx2x_set_reset_in_progress(bp);
8166
8167 /* Shut down the power */
8168 bnx2x_set_power_state(bp, PCI_D3hot);
8169
8170 bp->recovery_state = BNX2X_RECOVERY_FAILED;
8171
8172 smp_mb();
8173}
8174
8175/*
8176 * Assumption: runs under rtnl lock. This together with the fact
Ariel Elior6383c0b2011-07-14 08:31:57 +00008177 * that it's called only from bnx2x_sp_rtnl() ensure that it
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008178 * will never be called when netif_running(bp->dev) is false.
8179 */
8180static void bnx2x_parity_recover(struct bnx2x *bp)
8181{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008182 bool global = false;
8183
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008184 DP(NETIF_MSG_HW, "Handling parity\n");
8185 while (1) {
8186 switch (bp->recovery_state) {
8187 case BNX2X_RECOVERY_INIT:
8188 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008189 bnx2x_chk_parity_attn(bp, &global, false);
8190
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008191 /* Try to get a LEADER_LOCK HW lock */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008192 if (bnx2x_trylock_leader_lock(bp)) {
8193 bnx2x_set_reset_in_progress(bp);
8194 /*
8195 * Check if there is a global attention and if
8196 * there was a global attention, set the global
8197 * reset bit.
8198 */
8199
8200 if (global)
8201 bnx2x_set_reset_global(bp);
8202
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008203 bp->is_leader = 1;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008204 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008205
8206 /* Stop the driver */
8207 /* If interface has been removed - break */
8208 if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY))
8209 return;
8210
8211 bp->recovery_state = BNX2X_RECOVERY_WAIT;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008212
8213 /*
8214 * Reset MCP command sequence number and MCP mail box
8215 * sequence as we are going to reset the MCP.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008216 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008217 if (global) {
8218 bp->fw_seq = 0;
8219 bp->fw_drv_pulse_wr_seq = 0;
8220 }
8221
8222 /* Ensure "is_leader", MCP command sequence and
8223 * "recovery_state" update values are seen on other
8224 * CPUs.
8225 */
8226 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008227 break;
8228
8229 case BNX2X_RECOVERY_WAIT:
8230 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
8231 if (bp->is_leader) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008232 int other_engine = BP_PATH(bp) ? 0 : 1;
8233 u32 other_load_counter =
8234 bnx2x_get_load_cnt(bp, other_engine);
8235 u32 load_counter =
8236 bnx2x_get_load_cnt(bp, BP_PATH(bp));
8237 global = bnx2x_reset_is_global(bp);
8238
8239 /*
8240 * In case of a parity in a global block, let
8241 * the first leader that performs a
8242 * leader_reset() reset the global blocks in
8243 * order to clear global attentions. Otherwise
8244 * the the gates will remain closed for that
8245 * engine.
8246 */
8247 if (load_counter ||
8248 (global && other_load_counter)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008249 /* Wait until all other functions get
8250 * down.
8251 */
Ariel Elior7be08a72011-07-14 08:31:19 +00008252 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008253 HZ/10);
8254 return;
8255 } else {
8256 /* If all other functions got down -
8257 * try to bring the chip back to
8258 * normal. In any case it's an exit
8259 * point for a leader.
8260 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008261 if (bnx2x_leader_reset(bp)) {
8262 bnx2x_recovery_failed(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008263 return;
8264 }
8265
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008266 /* If we are here, means that the
8267 * leader has succeeded and doesn't
8268 * want to be a leader any more. Try
8269 * to continue as a none-leader.
8270 */
8271 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008272 }
8273 } else { /* non-leader */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008274 if (!bnx2x_reset_is_done(bp, BP_PATH(bp))) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008275 /* Try to get a LEADER_LOCK HW lock as
8276 * long as a former leader may have
8277 * been unloaded by the user or
8278 * released a leadership by another
8279 * reason.
8280 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008281 if (bnx2x_trylock_leader_lock(bp)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008282 /* I'm a leader now! Restart a
8283 * switch case.
8284 */
8285 bp->is_leader = 1;
8286 break;
8287 }
8288
Ariel Elior7be08a72011-07-14 08:31:19 +00008289 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008290 HZ/10);
8291 return;
8292
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008293 } else {
8294 /*
8295 * If there was a global attention, wait
8296 * for it to be cleared.
8297 */
8298 if (bnx2x_reset_is_global(bp)) {
8299 schedule_delayed_work(
Ariel Elior7be08a72011-07-14 08:31:19 +00008300 &bp->sp_rtnl_task,
8301 HZ/10);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008302 return;
8303 }
8304
8305 if (bnx2x_nic_load(bp, LOAD_NORMAL))
8306 bnx2x_recovery_failed(bp);
8307 else {
8308 bp->recovery_state =
8309 BNX2X_RECOVERY_DONE;
8310 smp_mb();
8311 }
8312
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008313 return;
8314 }
8315 }
8316 default:
8317 return;
8318 }
8319 }
8320}
8321
8322/* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
8323 * scheduled on a general queue in order to prevent a dead lock.
8324 */
Ariel Elior7be08a72011-07-14 08:31:19 +00008325static void bnx2x_sp_rtnl_task(struct work_struct *work)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008326{
Ariel Elior7be08a72011-07-14 08:31:19 +00008327 struct bnx2x *bp = container_of(work, struct bnx2x, sp_rtnl_task.work);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008328
8329 rtnl_lock();
8330
8331 if (!netif_running(bp->dev))
Ariel Elior7be08a72011-07-14 08:31:19 +00008332 goto sp_rtnl_exit;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008333
Ariel Elior6383c0b2011-07-14 08:31:57 +00008334 if (test_and_clear_bit(BNX2X_SP_RTNL_SETUP_TC, &bp->sp_rtnl_state))
8335 bnx2x_setup_tc(bp->dev, bp->dcbx_port_params.ets.num_of_cos);
8336
Ariel Elior7be08a72011-07-14 08:31:19 +00008337 /* if stop on error is defined no recovery flows should be executed */
8338#ifdef BNX2X_STOP_ON_ERROR
8339 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined "
8340 "so reset not done to allow debug dump,\n"
8341 "you will need to reboot when done\n");
8342 goto sp_rtnl_exit;
8343#endif
8344
8345 if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE)) {
8346 /*
8347 * Clear TX_TIMEOUT bit as we are going to reset the function
8348 * anyway.
8349 */
8350 smp_mb__before_clear_bit();
8351 clear_bit(BNX2X_SP_RTNL_TX_TIMEOUT, &bp->sp_rtnl_state);
8352 smp_mb__after_clear_bit();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008353 bnx2x_parity_recover(bp);
Ariel Elior7be08a72011-07-14 08:31:19 +00008354 } else if (test_and_clear_bit(BNX2X_SP_RTNL_TX_TIMEOUT,
8355 &bp->sp_rtnl_state)){
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008356 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
8357 bnx2x_nic_load(bp, LOAD_NORMAL);
8358 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008359
Ariel Elior7be08a72011-07-14 08:31:19 +00008360sp_rtnl_exit:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008361 rtnl_unlock();
8362}
8363
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008364/* end of nic load/unload */
8365
Yaniv Rosner3deb8162011-06-14 01:34:33 +00008366static void bnx2x_period_task(struct work_struct *work)
8367{
8368 struct bnx2x *bp = container_of(work, struct bnx2x, period_task.work);
8369
8370 if (!netif_running(bp->dev))
8371 goto period_task_exit;
8372
8373 if (CHIP_REV_IS_SLOW(bp)) {
8374 BNX2X_ERR("period task called on emulation, ignoring\n");
8375 goto period_task_exit;
8376 }
8377
8378 bnx2x_acquire_phy_lock(bp);
8379 /*
8380 * The barrier is needed to ensure the ordering between the writing to
8381 * the bp->port.pmf in the bnx2x_nic_load() or bnx2x_pmf_update() and
8382 * the reading here.
8383 */
8384 smp_mb();
8385 if (bp->port.pmf) {
8386 bnx2x_period_func(&bp->link_params, &bp->link_vars);
8387
8388 /* Re-queue task in 1 sec */
8389 queue_delayed_work(bnx2x_wq, &bp->period_task, 1*HZ);
8390 }
8391
8392 bnx2x_release_phy_lock(bp);
8393period_task_exit:
8394 return;
8395}
8396
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008397/*
8398 * Init service functions
8399 */
8400
stephen hemminger8d962862010-10-21 07:50:56 +00008401static u32 bnx2x_get_pretend_reg(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008402{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008403 u32 base = PXP2_REG_PGL_PRETEND_FUNC_F0;
8404 u32 stride = PXP2_REG_PGL_PRETEND_FUNC_F1 - base;
8405 return base + (BP_ABS_FUNC(bp)) * stride;
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008406}
8407
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008408static void bnx2x_undi_int_disable_e1h(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008409{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008410 u32 reg = bnx2x_get_pretend_reg(bp);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008411
8412 /* Flush all outstanding writes */
8413 mmiowb();
8414
8415 /* Pretend to be function 0 */
8416 REG_WR(bp, reg, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008417 REG_RD(bp, reg); /* Flush the GRC transaction (in the chip) */
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008418
8419 /* From now we are in the "like-E1" mode */
8420 bnx2x_int_disable(bp);
8421
8422 /* Flush all outstanding writes */
8423 mmiowb();
8424
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008425 /* Restore the original function */
8426 REG_WR(bp, reg, BP_ABS_FUNC(bp));
8427 REG_RD(bp, reg);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008428}
8429
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008430static inline void bnx2x_undi_int_disable(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008431{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008432 if (CHIP_IS_E1(bp))
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008433 bnx2x_int_disable(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008434 else
8435 bnx2x_undi_int_disable_e1h(bp);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008436}
8437
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008438static void __devinit bnx2x_undi_unload(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008439{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008440 u32 val;
8441
8442 /* Check if there is any driver already loaded */
8443 val = REG_RD(bp, MISC_REG_UNPREPARED);
8444 if (val == 0x1) {
8445 /* Check if it is the UNDI driver
8446 * UNDI driver initializes CID offset for normal bell to 0x7
8447 */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07008448 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008449 val = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
8450 if (val == 0x7) {
8451 u32 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008452 /* save our pf_num */
8453 int orig_pf_num = bp->pf_num;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008454 int port;
8455 u32 swap_en, swap_val, value;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008456
Eilon Greensteinb4661732009-01-14 06:43:56 +00008457 /* clear the UNDI indication */
8458 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
8459
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008460 BNX2X_DEV_INFO("UNDI is active! reset device\n");
8461
8462 /* try unload UNDI on port 0 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008463 bp->pf_num = 0;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008464 bp->fw_seq =
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008465 (SHMEM_RD(bp, func_mb[bp->pf_num].drv_mb_header) &
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008466 DRV_MSG_SEQ_NUMBER_MASK);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008467 reset_code = bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008468
8469 /* if UNDI is loaded on the other port */
8470 if (reset_code != FW_MSG_CODE_DRV_UNLOAD_COMMON) {
8471
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008472 /* send "DONE" for previous unload */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008473 bnx2x_fw_command(bp,
8474 DRV_MSG_CODE_UNLOAD_DONE, 0);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008475
8476 /* unload UNDI on port 1 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008477 bp->pf_num = 1;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008478 bp->fw_seq =
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008479 (SHMEM_RD(bp, func_mb[bp->pf_num].drv_mb_header) &
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008480 DRV_MSG_SEQ_NUMBER_MASK);
8481 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008482
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008483 bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008484 }
8485
Eilon Greensteinb4661732009-01-14 06:43:56 +00008486 /* now it's safe to release the lock */
8487 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
8488
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008489 bnx2x_undi_int_disable(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008490 port = BP_PORT(bp);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008491
8492 /* close input traffic and wait for it */
8493 /* Do not rcv packets to BRB */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008494 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_DRV_MASK :
8495 NIG_REG_LLH0_BRB1_DRV_MASK), 0x0);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008496 /* Do not direct rcv packets that are not for MCP to
8497 * the BRB */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008498 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
8499 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008500 /* clear AEU */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008501 REG_WR(bp, (port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
8502 MISC_REG_AEU_MASK_ATTN_FUNC_0), 0);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008503 msleep(10);
8504
8505 /* save NIG port swap info */
8506 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
8507 swap_en = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008508 /* reset device */
8509 REG_WR(bp,
8510 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008511 0xd3ffffff);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008512
8513 value = 0x1400;
8514 if (CHIP_IS_E3(bp)) {
8515 value |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
8516 value |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
8517 }
8518
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008519 REG_WR(bp,
8520 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008521 value);
8522
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008523 /* take the NIG out of reset and restore swap values */
8524 REG_WR(bp,
8525 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
8526 MISC_REGISTERS_RESET_REG_1_RST_NIG);
8527 REG_WR(bp, NIG_REG_PORT_SWAP, swap_val);
8528 REG_WR(bp, NIG_REG_STRAP_OVERRIDE, swap_en);
8529
8530 /* send unload done to the MCP */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008531 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008532
8533 /* restore our func and fw_seq */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008534 bp->pf_num = orig_pf_num;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008535 bp->fw_seq =
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008536 (SHMEM_RD(bp, func_mb[bp->pf_num].drv_mb_header) &
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008537 DRV_MSG_SEQ_NUMBER_MASK);
Eilon Greensteinb4661732009-01-14 06:43:56 +00008538 } else
8539 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008540 }
8541}
8542
8543static void __devinit bnx2x_get_common_hwinfo(struct bnx2x *bp)
8544{
8545 u32 val, val2, val3, val4, id;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07008546 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008547
8548 /* Get the chip revision id and number. */
8549 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
8550 val = REG_RD(bp, MISC_REG_CHIP_NUM);
8551 id = ((val & 0xffff) << 16);
8552 val = REG_RD(bp, MISC_REG_CHIP_REV);
8553 id |= ((val & 0xf) << 12);
8554 val = REG_RD(bp, MISC_REG_CHIP_METAL);
8555 id |= ((val & 0xff) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +00008556 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008557 id |= (val & 0xf);
8558 bp->common.chip_id = id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008559
8560 /* Set doorbell size */
8561 bp->db_size = (1 << BNX2X_DB_SHIFT);
8562
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008563 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008564 val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
8565 if ((val & 1) == 0)
8566 val = REG_RD(bp, MISC_REG_PORT4MODE_EN);
8567 else
8568 val = (val >> 1) & 1;
8569 BNX2X_DEV_INFO("chip is in %s\n", val ? "4_PORT_MODE" :
8570 "2_PORT_MODE");
8571 bp->common.chip_port_mode = val ? CHIP_4_PORT_MODE :
8572 CHIP_2_PORT_MODE;
8573
8574 if (CHIP_MODE_IS_4_PORT(bp))
8575 bp->pfid = (bp->pf_num >> 1); /* 0..3 */
8576 else
8577 bp->pfid = (bp->pf_num & 0x6); /* 0, 2, 4, 6 */
8578 } else {
8579 bp->common.chip_port_mode = CHIP_PORT_MODE_NONE; /* N/A */
8580 bp->pfid = bp->pf_num; /* 0..7 */
8581 }
8582
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008583 bp->link_params.chip_id = bp->common.chip_id;
8584 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008585
Eilon Greenstein1c063282009-02-12 08:36:43 +00008586 val = (REG_RD(bp, 0x2874) & 0x55);
8587 if ((bp->common.chip_id & 0x1) ||
8588 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
8589 bp->flags |= ONE_PORT_FLAG;
8590 BNX2X_DEV_INFO("single port device\n");
8591 }
8592
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008593 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00008594 bp->common.flash_size = (BNX2X_NVRAM_1MB_SIZE <<
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008595 (val & MCPR_NVM_CFG4_FLASH_SIZE));
8596 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
8597 bp->common.flash_size, bp->common.flash_size);
8598
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008599 bnx2x_init_shmem(bp);
8600
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008601
8602
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008603 bp->common.shmem2_base = REG_RD(bp, (BP_PATH(bp) ?
8604 MISC_REG_GENERIC_CR_1 :
8605 MISC_REG_GENERIC_CR_0));
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008606
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008607 bp->link_params.shmem_base = bp->common.shmem_base;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008608 bp->link_params.shmem2_base = bp->common.shmem2_base;
Eilon Greenstein2691d512009-08-12 08:22:08 +00008609 BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
8610 bp->common.shmem_base, bp->common.shmem2_base);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008611
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008612 if (!bp->common.shmem_base) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008613 BNX2X_DEV_INFO("MCP not active\n");
8614 bp->flags |= NO_MCP_FLAG;
8615 return;
8616 }
8617
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008618 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00008619 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008620
8621 bp->link_params.hw_led_mode = ((bp->common.hw_config &
8622 SHARED_HW_CFG_LED_MODE_MASK) >>
8623 SHARED_HW_CFG_LED_MODE_SHIFT);
8624
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00008625 bp->link_params.feature_config_flags = 0;
8626 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
8627 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
8628 bp->link_params.feature_config_flags |=
8629 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
8630 else
8631 bp->link_params.feature_config_flags &=
8632 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
8633
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008634 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
8635 bp->common.bc_ver = val;
8636 BNX2X_DEV_INFO("bc_ver %X\n", val);
8637 if (val < BNX2X_BC_VER) {
8638 /* for now only warn
8639 * later we might need to enforce this */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008640 BNX2X_ERR("This driver needs bc_ver %X but found %X, "
8641 "please upgrade BC\n", BNX2X_BC_VER, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008642 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +00008643 bp->link_params.feature_config_flags |=
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008644 (val >= REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL) ?
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008645 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
8646
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008647 bp->link_params.feature_config_flags |=
8648 (val >= REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL) ?
8649 FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY : 0;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07008650
Yaniv Rosner85242ee2011-07-05 01:06:53 +00008651 bp->link_params.feature_config_flags |=
8652 (val >= REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED) ?
8653 FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED : 0;
8654
Dmitry Kravkovf9a3ebb2011-05-04 23:49:11 +00008655 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_PMC, &pmc);
8656 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
8657
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07008658 BNX2X_DEV_INFO("%sWoL capable\n",
Eilon Greensteinf5372252009-02-12 08:38:30 +00008659 (bp->flags & NO_WOL_FLAG) ? "not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008660
8661 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
8662 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
8663 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
8664 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
8665
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00008666 dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
8667 val, val2, val3, val4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008668}
8669
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008670#define IGU_FID(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_FID)
8671#define IGU_VEC(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_VECTOR)
8672
8673static void __devinit bnx2x_get_igu_cam_info(struct bnx2x *bp)
8674{
8675 int pfid = BP_FUNC(bp);
8676 int vn = BP_E1HVN(bp);
8677 int igu_sb_id;
8678 u32 val;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008679 u8 fid, igu_sb_cnt = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008680
8681 bp->igu_base_sb = 0xff;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008682 if (CHIP_INT_MODE_IS_BC(bp)) {
Ariel Elior6383c0b2011-07-14 08:31:57 +00008683 igu_sb_cnt = bp->igu_sb_cnt;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008684 bp->igu_base_sb = (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn) *
8685 FP_SB_MAX_E1x;
8686
8687 bp->igu_dsb_id = E1HVN_MAX * FP_SB_MAX_E1x +
8688 (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn);
8689
8690 return;
8691 }
8692
8693 /* IGU in normal mode - read CAM */
8694 for (igu_sb_id = 0; igu_sb_id < IGU_REG_MAPPING_MEMORY_SIZE;
8695 igu_sb_id++) {
8696 val = REG_RD(bp, IGU_REG_MAPPING_MEMORY + igu_sb_id * 4);
8697 if (!(val & IGU_REG_MAPPING_MEMORY_VALID))
8698 continue;
8699 fid = IGU_FID(val);
8700 if ((fid & IGU_FID_ENCODE_IS_PF)) {
8701 if ((fid & IGU_FID_PF_NUM_MASK) != pfid)
8702 continue;
8703 if (IGU_VEC(val) == 0)
8704 /* default status block */
8705 bp->igu_dsb_id = igu_sb_id;
8706 else {
8707 if (bp->igu_base_sb == 0xff)
8708 bp->igu_base_sb = igu_sb_id;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008709 igu_sb_cnt++;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008710 }
8711 }
8712 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008713
Ariel Elior6383c0b2011-07-14 08:31:57 +00008714#ifdef CONFIG_PCI_MSI
8715 /*
8716 * It's expected that number of CAM entries for this functions is equal
8717 * to the number evaluated based on the MSI-X table size. We want a
8718 * harsh warning if these values are different!
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008719 */
Ariel Elior6383c0b2011-07-14 08:31:57 +00008720 WARN_ON(bp->igu_sb_cnt != igu_sb_cnt);
8721#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008722
Ariel Elior6383c0b2011-07-14 08:31:57 +00008723 if (igu_sb_cnt == 0)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008724 BNX2X_ERR("CAM configuration error\n");
8725}
8726
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008727static void __devinit bnx2x_link_settings_supported(struct bnx2x *bp,
8728 u32 switch_cfg)
8729{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008730 int cfg_size = 0, idx, port = BP_PORT(bp);
8731
8732 /* Aggregation of supported attributes of all external phys */
8733 bp->port.supported[0] = 0;
8734 bp->port.supported[1] = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008735 switch (bp->link_params.num_phys) {
8736 case 1:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008737 bp->port.supported[0] = bp->link_params.phy[INT_PHY].supported;
8738 cfg_size = 1;
8739 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008740 case 2:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008741 bp->port.supported[0] = bp->link_params.phy[EXT_PHY1].supported;
8742 cfg_size = 1;
8743 break;
8744 case 3:
8745 if (bp->link_params.multi_phy_config &
8746 PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
8747 bp->port.supported[1] =
8748 bp->link_params.phy[EXT_PHY1].supported;
8749 bp->port.supported[0] =
8750 bp->link_params.phy[EXT_PHY2].supported;
8751 } else {
8752 bp->port.supported[0] =
8753 bp->link_params.phy[EXT_PHY1].supported;
8754 bp->port.supported[1] =
8755 bp->link_params.phy[EXT_PHY2].supported;
8756 }
8757 cfg_size = 2;
8758 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008759 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008760
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008761 if (!(bp->port.supported[0] || bp->port.supported[1])) {
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008762 BNX2X_ERR("NVRAM config error. BAD phy config."
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008763 "PHY1 config 0x%x, PHY2 config 0x%x\n",
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008764 SHMEM_RD(bp,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008765 dev_info.port_hw_config[port].external_phy_config),
8766 SHMEM_RD(bp,
8767 dev_info.port_hw_config[port].external_phy_config2));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008768 return;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008769 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008770
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008771 if (CHIP_IS_E3(bp))
8772 bp->port.phy_addr = REG_RD(bp, MISC_REG_WC0_CTRL_PHY_ADDR);
8773 else {
8774 switch (switch_cfg) {
8775 case SWITCH_CFG_1G:
8776 bp->port.phy_addr = REG_RD(
8777 bp, NIG_REG_SERDES0_CTRL_PHY_ADDR + port*0x10);
8778 break;
8779 case SWITCH_CFG_10G:
8780 bp->port.phy_addr = REG_RD(
8781 bp, NIG_REG_XGXS0_CTRL_PHY_ADDR + port*0x18);
8782 break;
8783 default:
8784 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
8785 bp->port.link_config[0]);
8786 return;
8787 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008788 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008789 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008790 /* mask what we support according to speed_cap_mask per configuration */
8791 for (idx = 0; idx < cfg_size; idx++) {
8792 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008793 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008794 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008795
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008796 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008797 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008798 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008799
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008800 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008801 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008802 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008803
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008804 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008805 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008806 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008807
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008808 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008809 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008810 bp->port.supported[idx] &= ~(SUPPORTED_1000baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008811 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008812
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008813 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008814 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008815 bp->port.supported[idx] &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008816
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008817 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008818 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008819 bp->port.supported[idx] &= ~SUPPORTED_10000baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008820
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008821 }
8822
8823 BNX2X_DEV_INFO("supported 0x%x 0x%x\n", bp->port.supported[0],
8824 bp->port.supported[1]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008825}
8826
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008827static void __devinit bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008828{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008829 u32 link_config, idx, cfg_size = 0;
8830 bp->port.advertising[0] = 0;
8831 bp->port.advertising[1] = 0;
8832 switch (bp->link_params.num_phys) {
8833 case 1:
8834 case 2:
8835 cfg_size = 1;
8836 break;
8837 case 3:
8838 cfg_size = 2;
8839 break;
8840 }
8841 for (idx = 0; idx < cfg_size; idx++) {
8842 bp->link_params.req_duplex[idx] = DUPLEX_FULL;
8843 link_config = bp->port.link_config[idx];
8844 switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008845 case PORT_FEATURE_LINK_SPEED_AUTO:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008846 if (bp->port.supported[idx] & SUPPORTED_Autoneg) {
8847 bp->link_params.req_line_speed[idx] =
8848 SPEED_AUTO_NEG;
8849 bp->port.advertising[idx] |=
8850 bp->port.supported[idx];
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008851 } else {
8852 /* force 10G, no AN */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008853 bp->link_params.req_line_speed[idx] =
8854 SPEED_10000;
8855 bp->port.advertising[idx] |=
8856 (ADVERTISED_10000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008857 ADVERTISED_FIBRE);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008858 continue;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008859 }
8860 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008861
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008862 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008863 if (bp->port.supported[idx] & SUPPORTED_10baseT_Full) {
8864 bp->link_params.req_line_speed[idx] =
8865 SPEED_10;
8866 bp->port.advertising[idx] |=
8867 (ADVERTISED_10baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008868 ADVERTISED_TP);
8869 } else {
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00008870 BNX2X_ERR("NVRAM config error. "
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008871 "Invalid link_config 0x%x"
8872 " speed_cap_mask 0x%x\n",
8873 link_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008874 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008875 return;
8876 }
8877 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008878
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008879 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008880 if (bp->port.supported[idx] & SUPPORTED_10baseT_Half) {
8881 bp->link_params.req_line_speed[idx] =
8882 SPEED_10;
8883 bp->link_params.req_duplex[idx] =
8884 DUPLEX_HALF;
8885 bp->port.advertising[idx] |=
8886 (ADVERTISED_10baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008887 ADVERTISED_TP);
8888 } else {
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00008889 BNX2X_ERR("NVRAM config error. "
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008890 "Invalid link_config 0x%x"
8891 " speed_cap_mask 0x%x\n",
8892 link_config,
8893 bp->link_params.speed_cap_mask[idx]);
8894 return;
8895 }
8896 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008897
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008898 case PORT_FEATURE_LINK_SPEED_100M_FULL:
8899 if (bp->port.supported[idx] &
8900 SUPPORTED_100baseT_Full) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008901 bp->link_params.req_line_speed[idx] =
8902 SPEED_100;
8903 bp->port.advertising[idx] |=
8904 (ADVERTISED_100baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008905 ADVERTISED_TP);
8906 } else {
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00008907 BNX2X_ERR("NVRAM config error. "
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008908 "Invalid link_config 0x%x"
8909 " speed_cap_mask 0x%x\n",
8910 link_config,
8911 bp->link_params.speed_cap_mask[idx]);
8912 return;
8913 }
8914 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008915
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008916 case PORT_FEATURE_LINK_SPEED_100M_HALF:
8917 if (bp->port.supported[idx] &
8918 SUPPORTED_100baseT_Half) {
8919 bp->link_params.req_line_speed[idx] =
8920 SPEED_100;
8921 bp->link_params.req_duplex[idx] =
8922 DUPLEX_HALF;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008923 bp->port.advertising[idx] |=
8924 (ADVERTISED_100baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008925 ADVERTISED_TP);
8926 } else {
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00008927 BNX2X_ERR("NVRAM config error. "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00008928 "Invalid link_config 0x%x"
8929 " speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008930 link_config,
8931 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008932 return;
8933 }
8934 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008935
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008936 case PORT_FEATURE_LINK_SPEED_1G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008937 if (bp->port.supported[idx] &
8938 SUPPORTED_1000baseT_Full) {
8939 bp->link_params.req_line_speed[idx] =
8940 SPEED_1000;
8941 bp->port.advertising[idx] |=
8942 (ADVERTISED_1000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008943 ADVERTISED_TP);
8944 } else {
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00008945 BNX2X_ERR("NVRAM config error. "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00008946 "Invalid link_config 0x%x"
8947 " speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008948 link_config,
8949 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008950 return;
8951 }
8952 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008953
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008954 case PORT_FEATURE_LINK_SPEED_2_5G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008955 if (bp->port.supported[idx] &
8956 SUPPORTED_2500baseX_Full) {
8957 bp->link_params.req_line_speed[idx] =
8958 SPEED_2500;
8959 bp->port.advertising[idx] |=
8960 (ADVERTISED_2500baseX_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008961 ADVERTISED_TP);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008962 } else {
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00008963 BNX2X_ERR("NVRAM config error. "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00008964 "Invalid link_config 0x%x"
8965 " speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008966 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008967 bp->link_params.speed_cap_mask[idx]);
8968 return;
8969 }
8970 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008971
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008972 case PORT_FEATURE_LINK_SPEED_10G_CX4:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008973 if (bp->port.supported[idx] &
8974 SUPPORTED_10000baseT_Full) {
8975 bp->link_params.req_line_speed[idx] =
8976 SPEED_10000;
8977 bp->port.advertising[idx] |=
8978 (ADVERTISED_10000baseT_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008979 ADVERTISED_FIBRE);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008980 } else {
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00008981 BNX2X_ERR("NVRAM config error. "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00008982 "Invalid link_config 0x%x"
8983 " speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008984 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008985 bp->link_params.speed_cap_mask[idx]);
8986 return;
8987 }
8988 break;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00008989 case PORT_FEATURE_LINK_SPEED_20G:
8990 bp->link_params.req_line_speed[idx] = SPEED_20000;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008991
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00008992 break;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008993 default:
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00008994 BNX2X_ERR("NVRAM config error. "
8995 "BAD link speed link_config 0x%x\n",
8996 link_config);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008997 bp->link_params.req_line_speed[idx] =
8998 SPEED_AUTO_NEG;
8999 bp->port.advertising[idx] =
9000 bp->port.supported[idx];
9001 break;
9002 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009003
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009004 bp->link_params.req_flow_ctrl[idx] = (link_config &
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009005 PORT_FEATURE_FLOW_CONTROL_MASK);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009006 if ((bp->link_params.req_flow_ctrl[idx] ==
9007 BNX2X_FLOW_CTRL_AUTO) &&
9008 !(bp->port.supported[idx] & SUPPORTED_Autoneg)) {
9009 bp->link_params.req_flow_ctrl[idx] =
9010 BNX2X_FLOW_CTRL_NONE;
9011 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009012
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009013 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl"
9014 " 0x%x advertising 0x%x\n",
9015 bp->link_params.req_line_speed[idx],
9016 bp->link_params.req_duplex[idx],
9017 bp->link_params.req_flow_ctrl[idx],
9018 bp->port.advertising[idx]);
9019 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009020}
9021
Michael Chane665bfd2009-10-10 13:46:54 +00009022static void __devinit bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
9023{
9024 mac_hi = cpu_to_be16(mac_hi);
9025 mac_lo = cpu_to_be32(mac_lo);
9026 memcpy(mac_buf, &mac_hi, sizeof(mac_hi));
9027 memcpy(mac_buf + sizeof(mac_hi), &mac_lo, sizeof(mac_lo));
9028}
9029
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009030static void __devinit bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009031{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009032 int port = BP_PORT(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +00009033 u32 config;
Joe Perches6f38ad92010-11-14 17:04:31 +00009034 u32 ext_phy_type, ext_phy_config;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009035
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009036 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009037 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009038
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009039 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009040 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00009041
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009042 bp->link_params.speed_cap_mask[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009043 SHMEM_RD(bp,
9044 dev_info.port_hw_config[port].speed_capability_mask);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009045 bp->link_params.speed_cap_mask[1] =
9046 SHMEM_RD(bp,
9047 dev_info.port_hw_config[port].speed_capability_mask2);
9048 bp->port.link_config[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009049 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
9050
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009051 bp->port.link_config[1] =
9052 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config2);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00009053
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009054 bp->link_params.multi_phy_config =
9055 SHMEM_RD(bp, dev_info.port_hw_config[port].multi_phy_config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +00009056 /* If the device is capable of WoL, set the default state according
9057 * to the HW
9058 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +00009059 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +00009060 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
9061 (config & PORT_FEATURE_WOL_ENABLED));
9062
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009063 BNX2X_DEV_INFO("lane_config 0x%08x "
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009064 "speed_cap_mask0 0x%08x link_config0 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009065 bp->link_params.lane_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009066 bp->link_params.speed_cap_mask[0],
9067 bp->port.link_config[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009068
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009069 bp->link_params.switch_cfg = (bp->port.link_config[0] &
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009070 PORT_FEATURE_CONNECTED_SWITCH_MASK);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009071 bnx2x_phy_probe(&bp->link_params);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009072 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009073
9074 bnx2x_link_settings_requested(bp);
9075
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009076 /*
9077 * If connected directly, work with the internal PHY, otherwise, work
9078 * with the external PHY
9079 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009080 ext_phy_config =
9081 SHMEM_RD(bp,
9082 dev_info.port_hw_config[port].external_phy_config);
9083 ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009084 if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009085 bp->mdio.prtad = bp->port.phy_addr;
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009086
9087 else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
9088 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
9089 bp->mdio.prtad =
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009090 XGXS_EXT_PHY_ADDR(ext_phy_config);
Yaniv Rosner5866df62011-01-30 04:15:07 +00009091
9092 /*
9093 * Check if hw lock is required to access MDC/MDIO bus to the PHY(s)
9094 * In MF mode, it is set to cover self test cases
9095 */
9096 if (IS_MF(bp))
9097 bp->port.need_hw_lock = 1;
9098 else
9099 bp->port.need_hw_lock = bnx2x_hw_lock_required(bp,
9100 bp->common.shmem_base,
9101 bp->common.shmem2_base);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009102}
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009103
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009104#ifdef BCM_CNIC
9105static void __devinit bnx2x_get_cnic_info(struct bnx2x *bp)
9106{
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +00009107 int port = BP_PORT(bp);
9108 int func = BP_ABS_FUNC(bp);
9109
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009110 u32 max_iscsi_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +00009111 drv_lic_key[port].max_iscsi_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009112 u32 max_fcoe_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +00009113 drv_lic_key[port].max_fcoe_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009114
9115 /* Get the number of maximum allowed iSCSI and FCoE connections */
9116 bp->cnic_eth_dev.max_iscsi_conn =
9117 (max_iscsi_conn & BNX2X_MAX_ISCSI_INIT_CONN_MASK) >>
9118 BNX2X_MAX_ISCSI_INIT_CONN_SHIFT;
9119
9120 bp->cnic_eth_dev.max_fcoe_conn =
9121 (max_fcoe_conn & BNX2X_MAX_FCOE_INIT_CONN_MASK) >>
9122 BNX2X_MAX_FCOE_INIT_CONN_SHIFT;
9123
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +00009124 /* Read the WWN: */
9125 if (!IS_MF(bp)) {
9126 /* Port info */
9127 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
9128 SHMEM_RD(bp,
9129 dev_info.port_hw_config[port].
9130 fcoe_wwn_port_name_upper);
9131 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
9132 SHMEM_RD(bp,
9133 dev_info.port_hw_config[port].
9134 fcoe_wwn_port_name_lower);
9135
9136 /* Node info */
9137 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
9138 SHMEM_RD(bp,
9139 dev_info.port_hw_config[port].
9140 fcoe_wwn_node_name_upper);
9141 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
9142 SHMEM_RD(bp,
9143 dev_info.port_hw_config[port].
9144 fcoe_wwn_node_name_lower);
9145 } else if (!IS_MF_SD(bp)) {
9146 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
9147
9148 /*
9149 * Read the WWN info only if the FCoE feature is enabled for
9150 * this function.
9151 */
9152 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) {
9153 /* Port info */
9154 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
9155 MF_CFG_RD(bp, func_ext_config[func].
9156 fcoe_wwn_port_name_upper);
9157 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
9158 MF_CFG_RD(bp, func_ext_config[func].
9159 fcoe_wwn_port_name_lower);
9160
9161 /* Node info */
9162 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
9163 MF_CFG_RD(bp, func_ext_config[func].
9164 fcoe_wwn_node_name_upper);
9165 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
9166 MF_CFG_RD(bp, func_ext_config[func].
9167 fcoe_wwn_node_name_lower);
9168 }
9169 }
9170
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009171 BNX2X_DEV_INFO("max_iscsi_conn 0x%x max_fcoe_conn 0x%x\n",
9172 bp->cnic_eth_dev.max_iscsi_conn,
9173 bp->cnic_eth_dev.max_fcoe_conn);
9174
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +00009175 /*
9176 * If maximum allowed number of connections is zero -
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009177 * disable the feature.
9178 */
9179 if (!bp->cnic_eth_dev.max_iscsi_conn)
9180 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
9181
9182 if (!bp->cnic_eth_dev.max_fcoe_conn)
9183 bp->flags |= NO_FCOE_FLAG;
9184}
9185#endif
9186
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009187static void __devinit bnx2x_get_mac_hwinfo(struct bnx2x *bp)
9188{
9189 u32 val, val2;
9190 int func = BP_ABS_FUNC(bp);
9191 int port = BP_PORT(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009192#ifdef BCM_CNIC
9193 u8 *iscsi_mac = bp->cnic_eth_dev.iscsi_mac;
9194 u8 *fip_mac = bp->fip_mac;
9195#endif
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009196
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009197 /* Zero primary MAC configuration */
9198 memset(bp->dev->dev_addr, 0, ETH_ALEN);
9199
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009200 if (BP_NOMCP(bp)) {
9201 BNX2X_ERROR("warning: random MAC workaround active\n");
9202 random_ether_addr(bp->dev->dev_addr);
9203 } else if (IS_MF(bp)) {
9204 val2 = MF_CFG_RD(bp, func_mf_config[func].mac_upper);
9205 val = MF_CFG_RD(bp, func_mf_config[func].mac_lower);
9206 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
9207 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT))
9208 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
9209
9210#ifdef BCM_CNIC
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009211 /* iSCSI and FCoE NPAR MACs: if there is no either iSCSI or
9212 * FCoE MAC then the appropriate feature should be disabled.
9213 */
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009214 if (IS_MF_SI(bp)) {
9215 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
9216 if (cfg & MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD) {
9217 val2 = MF_CFG_RD(bp, func_ext_config[func].
9218 iscsi_mac_addr_upper);
9219 val = MF_CFG_RD(bp, func_ext_config[func].
9220 iscsi_mac_addr_lower);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009221 bnx2x_set_mac_buf(iscsi_mac, val, val2);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009222 BNX2X_DEV_INFO("Read iSCSI MAC: "
9223 BNX2X_MAC_FMT"\n",
9224 BNX2X_MAC_PRN_LIST(iscsi_mac));
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009225 } else
9226 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
9227
9228 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) {
9229 val2 = MF_CFG_RD(bp, func_ext_config[func].
9230 fcoe_mac_addr_upper);
9231 val = MF_CFG_RD(bp, func_ext_config[func].
9232 fcoe_mac_addr_lower);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009233 bnx2x_set_mac_buf(fip_mac, val, val2);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009234 BNX2X_DEV_INFO("Read FCoE L2 MAC to "
9235 BNX2X_MAC_FMT"\n",
9236 BNX2X_MAC_PRN_LIST(fip_mac));
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009237
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009238 } else
9239 bp->flags |= NO_FCOE_FLAG;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009240 }
9241#endif
9242 } else {
9243 /* in SF read MACs from port configuration */
9244 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
9245 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
9246 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
9247
9248#ifdef BCM_CNIC
9249 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
9250 iscsi_mac_upper);
9251 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
9252 iscsi_mac_lower);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009253 bnx2x_set_mac_buf(iscsi_mac, val, val2);
Vladislav Zolotarovc03bd392011-07-21 07:57:52 +00009254
9255 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
9256 fcoe_fip_mac_upper);
9257 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
9258 fcoe_fip_mac_lower);
9259 bnx2x_set_mac_buf(fip_mac, val, val2);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009260#endif
9261 }
9262
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009263 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
9264 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
Michael Chan37b091b2009-10-10 13:46:55 +00009265
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00009266#ifdef BCM_CNIC
Vladislav Zolotarovc03bd392011-07-21 07:57:52 +00009267 /* Set the FCoE MAC in MF_SD mode */
9268 if (!CHIP_IS_E1x(bp) && IS_MF_SD(bp))
9269 memcpy(fip_mac, bp->dev->dev_addr, ETH_ALEN);
Dmitry Kravkov426b9242011-05-04 23:49:53 +00009270
9271 /* Disable iSCSI if MAC configuration is
9272 * invalid.
9273 */
9274 if (!is_valid_ether_addr(iscsi_mac)) {
9275 bp->flags |= NO_ISCSI_FLAG;
9276 memset(iscsi_mac, 0, ETH_ALEN);
9277 }
9278
9279 /* Disable FCoE if MAC configuration is
9280 * invalid.
9281 */
9282 if (!is_valid_ether_addr(fip_mac)) {
9283 bp->flags |= NO_FCOE_FLAG;
9284 memset(bp->fip_mac, 0, ETH_ALEN);
9285 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00009286#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009287
9288 if (!is_valid_ether_addr(bp->dev->dev_addr))
9289 dev_err(&bp->pdev->dev,
9290 "bad Ethernet MAC address configuration: "
9291 BNX2X_MAC_FMT", change it manually before bringing up "
9292 "the appropriate network interface\n",
9293 BNX2X_MAC_PRN_LIST(bp->dev->dev_addr));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009294}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009295
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009296static int __devinit bnx2x_get_hwinfo(struct bnx2x *bp)
9297{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009298 int /*abs*/func = BP_ABS_FUNC(bp);
David S. Millerb8ee8322011-04-17 16:56:12 -07009299 int vn;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009300 u32 val = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009301 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009302
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009303 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009304
Ariel Elior6383c0b2011-07-14 08:31:57 +00009305 /*
9306 * initialize IGU parameters
9307 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009308 if (CHIP_IS_E1x(bp)) {
9309 bp->common.int_block = INT_BLOCK_HC;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009310
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009311 bp->igu_dsb_id = DEF_SB_IGU_ID;
9312 bp->igu_base_sb = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009313 } else {
9314 bp->common.int_block = INT_BLOCK_IGU;
9315 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009316
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009317 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009318 int tout = 5000;
9319
9320 BNX2X_DEV_INFO("FORCING Normal Mode\n");
9321
9322 val &= ~(IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN);
9323 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION, val);
9324 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x7f);
9325
9326 while (tout && REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
9327 tout--;
9328 usleep_range(1000, 1000);
9329 }
9330
9331 if (REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
9332 dev_err(&bp->pdev->dev,
9333 "FORCING Normal Mode failed!!!\n");
9334 return -EPERM;
9335 }
9336 }
9337
9338 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
9339 BNX2X_DEV_INFO("IGU Backward Compatible Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009340 bp->common.int_block |= INT_BLOCK_MODE_BW_COMP;
9341 } else
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009342 BNX2X_DEV_INFO("IGU Normal Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009343
9344 bnx2x_get_igu_cam_info(bp);
9345
9346 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009347
9348 /*
9349 * set base FW non-default (fast path) status block id, this value is
9350 * used to initialize the fw_sb_id saved on the fp/queue structure to
9351 * determine the id used by the FW.
9352 */
9353 if (CHIP_IS_E1x(bp))
9354 bp->base_fw_ndsb = BP_PORT(bp) * FP_SB_MAX_E1x + BP_L_ID(bp);
9355 else /*
9356 * 57712 - we currently use one FW SB per IGU SB (Rx and Tx of
9357 * the same queue are indicated on the same IGU SB). So we prefer
9358 * FW and IGU SBs to be the same value.
9359 */
9360 bp->base_fw_ndsb = bp->igu_base_sb;
9361
9362 BNX2X_DEV_INFO("igu_dsb_id %d igu_base_sb %d igu_sb_cnt %d\n"
9363 "base_fw_ndsb %d\n", bp->igu_dsb_id, bp->igu_base_sb,
9364 bp->igu_sb_cnt, bp->base_fw_ndsb);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009365
9366 /*
9367 * Initialize MF configuration
9368 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009369
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00009370 bp->mf_ov = 0;
9371 bp->mf_mode = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009372 vn = BP_E1HVN(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009373
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009374 if (!CHIP_IS_E1(bp) && !BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009375 BNX2X_DEV_INFO("shmem2base 0x%x, size %d, mfcfg offset %d\n",
9376 bp->common.shmem2_base, SHMEM2_RD(bp, size),
9377 (u32)offsetof(struct shmem2_region, mf_cfg_addr));
9378
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009379 if (SHMEM2_HAS(bp, mf_cfg_addr))
9380 bp->common.mf_cfg_base = SHMEM2_RD(bp, mf_cfg_addr);
9381 else
9382 bp->common.mf_cfg_base = bp->common.shmem_base +
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009383 offsetof(struct shmem_region, func_mb) +
9384 E1H_FUNC_MAX * sizeof(struct drv_func_mb);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009385 /*
9386 * get mf configuration:
Lucas De Marchi25985ed2011-03-30 22:57:33 -03009387 * 1. existence of MF configuration
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009388 * 2. MAC address must be legal (check only upper bytes)
9389 * for Switch-Independent mode;
9390 * OVLAN must be legal for Switch-Dependent mode
9391 * 3. SF_MODE configures specific MF mode
9392 */
9393 if (bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
9394 /* get mf configuration */
9395 val = SHMEM_RD(bp,
9396 dev_info.shared_feature_config.config);
9397 val &= SHARED_FEAT_CFG_FORCE_SF_MODE_MASK;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009398
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009399 switch (val) {
9400 case SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT:
9401 val = MF_CFG_RD(bp, func_mf_config[func].
9402 mac_upper);
9403 /* check for legal mac (upper bytes)*/
9404 if (val != 0xffff) {
9405 bp->mf_mode = MULTI_FUNCTION_SI;
9406 bp->mf_config[vn] = MF_CFG_RD(bp,
9407 func_mf_config[func].config);
9408 } else
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009409 BNX2X_DEV_INFO("illegal MAC address "
9410 "for SI\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009411 break;
9412 case SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED:
9413 /* get OV configuration */
9414 val = MF_CFG_RD(bp,
9415 func_mf_config[FUNC_0].e1hov_tag);
9416 val &= FUNC_MF_CFG_E1HOV_TAG_MASK;
9417
9418 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
9419 bp->mf_mode = MULTI_FUNCTION_SD;
9420 bp->mf_config[vn] = MF_CFG_RD(bp,
9421 func_mf_config[func].config);
9422 } else
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00009423 BNX2X_DEV_INFO("illegal OV for SD\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009424 break;
9425 default:
9426 /* Unknown configuration: reset mf_config */
9427 bp->mf_config[vn] = 0;
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00009428 BNX2X_DEV_INFO("unkown MF mode 0x%x\n", val);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009429 }
9430 }
9431
Eilon Greenstein2691d512009-08-12 08:22:08 +00009432 BNX2X_DEV_INFO("%s function mode\n",
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00009433 IS_MF(bp) ? "multi" : "single");
Eilon Greenstein2691d512009-08-12 08:22:08 +00009434
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009435 switch (bp->mf_mode) {
9436 case MULTI_FUNCTION_SD:
9437 val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
9438 FUNC_MF_CFG_E1HOV_TAG_MASK;
Eilon Greenstein2691d512009-08-12 08:22:08 +00009439 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00009440 bp->mf_ov = val;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009441 bp->path_has_ovlan = true;
9442
9443 BNX2X_DEV_INFO("MF OV for func %d is %d "
9444 "(0x%04x)\n", func, bp->mf_ov,
9445 bp->mf_ov);
Eilon Greenstein2691d512009-08-12 08:22:08 +00009446 } else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009447 dev_err(&bp->pdev->dev,
9448 "No valid MF OV for func %d, "
9449 "aborting\n", func);
9450 return -EPERM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009451 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009452 break;
9453 case MULTI_FUNCTION_SI:
9454 BNX2X_DEV_INFO("func %d is in MF "
9455 "switch-independent mode\n", func);
9456 break;
9457 default:
9458 if (vn) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009459 dev_err(&bp->pdev->dev,
9460 "VN %d is in a single function mode, "
9461 "aborting\n", vn);
9462 return -EPERM;
Eilon Greenstein2691d512009-08-12 08:22:08 +00009463 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009464 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009465 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009466
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009467 /* check if other port on the path needs ovlan:
9468 * Since MF configuration is shared between ports
9469 * Possible mixed modes are only
9470 * {SF, SI} {SF, SD} {SD, SF} {SI, SF}
9471 */
9472 if (CHIP_MODE_IS_4_PORT(bp) &&
9473 !bp->path_has_ovlan &&
9474 !IS_MF(bp) &&
9475 bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
9476 u8 other_port = !BP_PORT(bp);
9477 u8 other_func = BP_PATH(bp) + 2*other_port;
9478 val = MF_CFG_RD(bp,
9479 func_mf_config[other_func].e1hov_tag);
9480 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
9481 bp->path_has_ovlan = true;
9482 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009483 }
9484
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009485 /* adjust igu_sb_cnt to MF for E1x */
9486 if (CHIP_IS_E1x(bp) && IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009487 bp->igu_sb_cnt /= E1HVN_MAX;
9488
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009489 /* port info */
9490 bnx2x_get_port_hwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009491
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009492 if (!BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009493 bp->fw_seq =
9494 (SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
9495 DRV_MSG_SEQ_NUMBER_MASK);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009496 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
9497 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009498
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08009499 /* Get MAC addresses */
9500 bnx2x_get_mac_hwinfo(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009501
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00009502#ifdef BCM_CNIC
9503 bnx2x_get_cnic_info(bp);
9504#endif
9505
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009506 /* Get current FW pulse sequence */
9507 if (!BP_NOMCP(bp)) {
9508 int mb_idx = BP_FW_MB_IDX(bp);
9509
9510 bp->fw_drv_pulse_wr_seq =
9511 (SHMEM_RD(bp, func_mb[mb_idx].drv_pulse_mb) &
9512 DRV_PULSE_SEQ_MASK);
9513 BNX2X_DEV_INFO("drv_pulse 0x%x\n", bp->fw_drv_pulse_wr_seq);
9514 }
9515
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009516 return rc;
9517}
9518
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00009519static void __devinit bnx2x_read_fwinfo(struct bnx2x *bp)
9520{
9521 int cnt, i, block_end, rodi;
9522 char vpd_data[BNX2X_VPD_LEN+1];
9523 char str_id_reg[VENDOR_ID_LEN+1];
9524 char str_id_cap[VENDOR_ID_LEN+1];
9525 u8 len;
9526
9527 cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_data);
9528 memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
9529
9530 if (cnt < BNX2X_VPD_LEN)
9531 goto out_not_found;
9532
9533 i = pci_vpd_find_tag(vpd_data, 0, BNX2X_VPD_LEN,
9534 PCI_VPD_LRDT_RO_DATA);
9535 if (i < 0)
9536 goto out_not_found;
9537
9538
9539 block_end = i + PCI_VPD_LRDT_TAG_SIZE +
9540 pci_vpd_lrdt_size(&vpd_data[i]);
9541
9542 i += PCI_VPD_LRDT_TAG_SIZE;
9543
9544 if (block_end > BNX2X_VPD_LEN)
9545 goto out_not_found;
9546
9547 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
9548 PCI_VPD_RO_KEYWORD_MFR_ID);
9549 if (rodi < 0)
9550 goto out_not_found;
9551
9552 len = pci_vpd_info_field_size(&vpd_data[rodi]);
9553
9554 if (len != VENDOR_ID_LEN)
9555 goto out_not_found;
9556
9557 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
9558
9559 /* vendor specific info */
9560 snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
9561 snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
9562 if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
9563 !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
9564
9565 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
9566 PCI_VPD_RO_KEYWORD_VENDOR0);
9567 if (rodi >= 0) {
9568 len = pci_vpd_info_field_size(&vpd_data[rodi]);
9569
9570 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
9571
9572 if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
9573 memcpy(bp->fw_ver, &vpd_data[rodi], len);
9574 bp->fw_ver[len] = ' ';
9575 }
9576 }
9577 return;
9578 }
9579out_not_found:
9580 return;
9581}
9582
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009583static void __devinit bnx2x_set_modes_bitmap(struct bnx2x *bp)
9584{
9585 u32 flags = 0;
9586
9587 if (CHIP_REV_IS_FPGA(bp))
9588 SET_FLAGS(flags, MODE_FPGA);
9589 else if (CHIP_REV_IS_EMUL(bp))
9590 SET_FLAGS(flags, MODE_EMUL);
9591 else
9592 SET_FLAGS(flags, MODE_ASIC);
9593
9594 if (CHIP_MODE_IS_4_PORT(bp))
9595 SET_FLAGS(flags, MODE_PORT4);
9596 else
9597 SET_FLAGS(flags, MODE_PORT2);
9598
9599 if (CHIP_IS_E2(bp))
9600 SET_FLAGS(flags, MODE_E2);
9601 else if (CHIP_IS_E3(bp)) {
9602 SET_FLAGS(flags, MODE_E3);
9603 if (CHIP_REV(bp) == CHIP_REV_Ax)
9604 SET_FLAGS(flags, MODE_E3_A0);
Ariel Elior6383c0b2011-07-14 08:31:57 +00009605 else /*if (CHIP_REV(bp) == CHIP_REV_Bx)*/
9606 SET_FLAGS(flags, MODE_E3_B0 | MODE_COS3);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009607 }
9608
9609 if (IS_MF(bp)) {
9610 SET_FLAGS(flags, MODE_MF);
9611 switch (bp->mf_mode) {
9612 case MULTI_FUNCTION_SD:
9613 SET_FLAGS(flags, MODE_MF_SD);
9614 break;
9615 case MULTI_FUNCTION_SI:
9616 SET_FLAGS(flags, MODE_MF_SI);
9617 break;
9618 }
9619 } else
9620 SET_FLAGS(flags, MODE_SF);
9621
9622#if defined(__LITTLE_ENDIAN)
9623 SET_FLAGS(flags, MODE_LITTLE_ENDIAN);
9624#else /*(__BIG_ENDIAN)*/
9625 SET_FLAGS(flags, MODE_BIG_ENDIAN);
9626#endif
9627 INIT_MODE_FLAGS(bp) = flags;
9628}
9629
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009630static int __devinit bnx2x_init_bp(struct bnx2x *bp)
9631{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009632 int func;
Eilon Greenstein87942b42009-02-12 08:36:49 +00009633 int timer_interval;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009634 int rc;
9635
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009636 mutex_init(&bp->port.phy_mutex);
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07009637 mutex_init(&bp->fw_mb_mutex);
David S. Millerbb7e95c2010-07-27 21:01:35 -07009638 spin_lock_init(&bp->stats_lock);
Michael Chan993ac7b2009-10-10 13:46:56 +00009639#ifdef BCM_CNIC
9640 mutex_init(&bp->cnic_mutex);
9641#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009642
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08009643 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Ariel Elior7be08a72011-07-14 08:31:19 +00009644 INIT_DELAYED_WORK(&bp->sp_rtnl_task, bnx2x_sp_rtnl_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00009645 INIT_DELAYED_WORK(&bp->period_task, bnx2x_period_task);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009646 rc = bnx2x_get_hwinfo(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009647 if (rc)
9648 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009649
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009650 bnx2x_set_modes_bitmap(bp);
9651
9652 rc = bnx2x_alloc_mem_bp(bp);
9653 if (rc)
9654 return rc;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009655
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00009656 bnx2x_read_fwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009657
9658 func = BP_FUNC(bp);
9659
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009660 /* need to reset chip if undi was active */
9661 if (!BP_NOMCP(bp))
9662 bnx2x_undi_unload(bp);
9663
9664 if (CHIP_REV_IS_FPGA(bp))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009665 dev_err(&bp->pdev->dev, "FPGA detected\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009666
9667 if (BP_NOMCP(bp) && (func == 0))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009668 dev_err(&bp->pdev->dev, "MCP disabled, "
9669 "must load devices in order!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009670
Eilon Greenstein555f6c72009-02-12 08:36:11 +00009671 bp->multi_mode = multi_mode;
Eilon Greenstein555f6c72009-02-12 08:36:11 +00009672
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009673 /* Set TPA flags */
9674 if (disable_tpa) {
9675 bp->flags &= ~TPA_ENABLE_FLAG;
9676 bp->dev->features &= ~NETIF_F_LRO;
9677 } else {
9678 bp->flags |= TPA_ENABLE_FLAG;
9679 bp->dev->features |= NETIF_F_LRO;
9680 }
Dmitry Kravkov5d7cd492010-07-27 12:32:19 +00009681 bp->disable_tpa = disable_tpa;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009682
Eilon Greensteina18f5122009-08-12 08:23:26 +00009683 if (CHIP_IS_E1(bp))
9684 bp->dropless_fc = 0;
9685 else
9686 bp->dropless_fc = dropless_fc;
9687
Eilon Greenstein8d5726c2009-02-12 08:37:19 +00009688 bp->mrrs = mrrs;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009689
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009690 bp->tx_ring_size = MAX_TX_AVAIL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009691
Eilon Greenstein7d323bf2009-11-09 06:09:35 +00009692 /* make sure that the numbers are in the right granularity */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009693 bp->tx_ticks = (50 / BNX2X_BTR) * BNX2X_BTR;
9694 bp->rx_ticks = (25 / BNX2X_BTR) * BNX2X_BTR;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009695
Eilon Greenstein87942b42009-02-12 08:36:49 +00009696 timer_interval = (CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ);
9697 bp->current_interval = (poll ? poll : timer_interval);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009698
9699 init_timer(&bp->timer);
9700 bp->timer.expires = jiffies + bp->current_interval;
9701 bp->timer.data = (unsigned long) bp;
9702 bp->timer.function = bnx2x_timer;
9703
Shmulik Ravid785b9b12010-12-30 06:27:03 +00009704 bnx2x_dcbx_set_state(bp, true, BNX2X_DCBX_ENABLED_ON_NEG_ON);
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00009705 bnx2x_dcbx_init_params(bp);
9706
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009707#ifdef BCM_CNIC
9708 if (CHIP_IS_E1x(bp))
9709 bp->cnic_base_cl_id = FP_SB_MAX_E1x;
9710 else
9711 bp->cnic_base_cl_id = FP_SB_MAX_E2;
9712#endif
9713
Ariel Elior6383c0b2011-07-14 08:31:57 +00009714 /* multiple tx priority */
9715 if (CHIP_IS_E1x(bp))
9716 bp->max_cos = BNX2X_MULTI_TX_COS_E1X;
9717 if (CHIP_IS_E2(bp) || CHIP_IS_E3A0(bp))
9718 bp->max_cos = BNX2X_MULTI_TX_COS_E2_E3A0;
9719 if (CHIP_IS_E3B0(bp))
9720 bp->max_cos = BNX2X_MULTI_TX_COS_E3B0;
9721
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009722 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009723}
9724
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009725
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00009726/****************************************************************************
9727* General service functions
9728****************************************************************************/
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009729
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009730/*
9731 * net_device service functions
9732 */
9733
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009734/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009735static int bnx2x_open(struct net_device *dev)
9736{
9737 struct bnx2x *bp = netdev_priv(dev);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009738 bool global = false;
9739 int other_engine = BP_PATH(bp) ? 0 : 1;
9740 u32 other_load_counter, load_counter;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009741
Eilon Greenstein6eccabb2009-01-22 03:37:48 +00009742 netif_carrier_off(dev);
9743
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009744 bnx2x_set_power_state(bp, PCI_D0);
9745
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009746 other_load_counter = bnx2x_get_load_cnt(bp, other_engine);
9747 load_counter = bnx2x_get_load_cnt(bp, BP_PATH(bp));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009748
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009749 /*
9750 * If parity had happen during the unload, then attentions
9751 * and/or RECOVERY_IN_PROGRES may still be set. In this case we
9752 * want the first function loaded on the current engine to
9753 * complete the recovery.
9754 */
9755 if (!bnx2x_reset_is_done(bp, BP_PATH(bp)) ||
9756 bnx2x_chk_parity_attn(bp, &global, true))
9757 do {
9758 /*
9759 * If there are attentions and they are in a global
9760 * blocks, set the GLOBAL_RESET bit regardless whether
9761 * it will be this function that will complete the
9762 * recovery or not.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009763 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009764 if (global)
9765 bnx2x_set_reset_global(bp);
9766
9767 /*
9768 * Only the first function on the current engine should
9769 * try to recover in open. In case of attentions in
9770 * global blocks only the first in the chip should try
9771 * to recover.
9772 */
9773 if ((!load_counter &&
9774 (!global || !other_load_counter)) &&
9775 bnx2x_trylock_leader_lock(bp) &&
9776 !bnx2x_leader_reset(bp)) {
9777 netdev_info(bp->dev, "Recovered in open\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009778 break;
9779 }
9780
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009781 /* recovery has failed... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009782 bnx2x_set_power_state(bp, PCI_D3hot);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009783 bp->recovery_state = BNX2X_RECOVERY_FAILED;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009784
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009785 netdev_err(bp->dev, "Recovery flow hasn't been properly"
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009786 " completed yet. Try again later. If u still see this"
9787 " message after a few retries then power cycle is"
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009788 " required.\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009789
9790 return -EAGAIN;
9791 } while (0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009792
9793 bp->recovery_state = BNX2X_RECOVERY_DONE;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009794 return bnx2x_nic_load(bp, LOAD_OPEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009795}
9796
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009797/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009798static int bnx2x_close(struct net_device *dev)
9799{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009800 struct bnx2x *bp = netdev_priv(dev);
9801
9802 /* Unload the driver, release IRQs */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009803 bnx2x_nic_unload(bp, UNLOAD_CLOSE);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009804
9805 /* Power off */
Vladislav Zolotarovd3dbfee2010-04-19 01:14:49 +00009806 bnx2x_set_power_state(bp, PCI_D3hot);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009807
9808 return 0;
9809}
9810
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009811static inline int bnx2x_init_mcast_macs_list(struct bnx2x *bp,
9812 struct bnx2x_mcast_ramrod_params *p)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009813{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009814 int mc_count = netdev_mc_count(bp->dev);
9815 struct bnx2x_mcast_list_elem *mc_mac =
9816 kzalloc(sizeof(*mc_mac) * mc_count, GFP_ATOMIC);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009817 struct netdev_hw_addr *ha;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009818
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009819 if (!mc_mac)
9820 return -ENOMEM;
9821
9822 INIT_LIST_HEAD(&p->mcast_list);
9823
9824 netdev_for_each_mc_addr(ha, bp->dev) {
9825 mc_mac->mac = bnx2x_mc_addr(ha);
9826 list_add_tail(&mc_mac->link, &p->mcast_list);
9827 mc_mac++;
9828 }
9829
9830 p->mcast_list_len = mc_count;
9831
9832 return 0;
9833}
9834
9835static inline void bnx2x_free_mcast_macs_list(
9836 struct bnx2x_mcast_ramrod_params *p)
9837{
9838 struct bnx2x_mcast_list_elem *mc_mac =
9839 list_first_entry(&p->mcast_list, struct bnx2x_mcast_list_elem,
9840 link);
9841
9842 WARN_ON(!mc_mac);
9843 kfree(mc_mac);
9844}
9845
9846/**
9847 * bnx2x_set_uc_list - configure a new unicast MACs list.
9848 *
9849 * @bp: driver handle
9850 *
9851 * We will use zero (0) as a MAC type for these MACs.
9852 */
9853static inline int bnx2x_set_uc_list(struct bnx2x *bp)
9854{
9855 int rc;
9856 struct net_device *dev = bp->dev;
9857 struct netdev_hw_addr *ha;
9858 struct bnx2x_vlan_mac_obj *mac_obj = &bp->fp->mac_obj;
9859 unsigned long ramrod_flags = 0;
9860
9861 /* First schedule a cleanup up of old configuration */
9862 rc = bnx2x_del_all_macs(bp, mac_obj, BNX2X_UC_LIST_MAC, false);
9863 if (rc < 0) {
9864 BNX2X_ERR("Failed to schedule DELETE operations: %d\n", rc);
9865 return rc;
9866 }
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009867
9868 netdev_for_each_uc_addr(ha, dev) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009869 rc = bnx2x_set_mac_one(bp, bnx2x_uc_addr(ha), mac_obj, true,
9870 BNX2X_UC_LIST_MAC, &ramrod_flags);
9871 if (rc < 0) {
9872 BNX2X_ERR("Failed to schedule ADD operations: %d\n",
9873 rc);
9874 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009875 }
9876 }
9877
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009878 /* Execute the pending commands */
9879 __set_bit(RAMROD_CONT, &ramrod_flags);
9880 return bnx2x_set_mac_one(bp, NULL, mac_obj, false /* don't care */,
9881 BNX2X_UC_LIST_MAC, &ramrod_flags);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009882}
9883
9884static inline int bnx2x_set_mc_list(struct bnx2x *bp)
9885{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009886 struct net_device *dev = bp->dev;
9887 struct bnx2x_mcast_ramrod_params rparam = {0};
9888 int rc = 0;
9889
9890 rparam.mcast_obj = &bp->mcast_obj;
9891
9892 /* first, clear all configured multicast MACs */
9893 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
9894 if (rc < 0) {
9895 BNX2X_ERR("Failed to clear multicast "
9896 "configuration: %d\n", rc);
9897 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009898 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009899
9900 /* then, configure a new MACs list */
9901 if (netdev_mc_count(dev)) {
9902 rc = bnx2x_init_mcast_macs_list(bp, &rparam);
9903 if (rc) {
9904 BNX2X_ERR("Failed to create multicast MACs "
9905 "list: %d\n", rc);
9906 return rc;
9907 }
9908
9909 /* Now add the new MACs */
9910 rc = bnx2x_config_mcast(bp, &rparam,
9911 BNX2X_MCAST_CMD_ADD);
9912 if (rc < 0)
9913 BNX2X_ERR("Failed to set a new multicast "
9914 "configuration: %d\n", rc);
9915
9916 bnx2x_free_mcast_macs_list(&rparam);
9917 }
9918
9919 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009920}
9921
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009922
9923/* If bp->state is OPEN, should be called with netif_addr_lock_bh() */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00009924void bnx2x_set_rx_mode(struct net_device *dev)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009925{
9926 struct bnx2x *bp = netdev_priv(dev);
9927 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009928
9929 if (bp->state != BNX2X_STATE_OPEN) {
9930 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
9931 return;
9932 }
9933
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009934 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", bp->dev->flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009935
9936 if (dev->flags & IFF_PROMISC)
9937 rx_mode = BNX2X_RX_MODE_PROMISC;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009938 else if ((dev->flags & IFF_ALLMULTI) ||
9939 ((netdev_mc_count(dev) > BNX2X_MAX_MULTICAST) &&
9940 CHIP_IS_E1(bp)))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009941 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009942 else {
9943 /* some multicasts */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009944 if (bnx2x_set_mc_list(bp) < 0)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009945 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009946
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009947 if (bnx2x_set_uc_list(bp) < 0)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08009948 rx_mode = BNX2X_RX_MODE_PROMISC;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009949 }
9950
9951 bp->rx_mode = rx_mode;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009952
9953 /* Schedule the rx_mode command */
9954 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state)) {
9955 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
9956 return;
9957 }
9958
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009959 bnx2x_set_storm_rx_mode(bp);
9960}
9961
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009962/* called with rtnl_lock */
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009963static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
9964 int devad, u16 addr)
9965{
9966 struct bnx2x *bp = netdev_priv(netdev);
9967 u16 value;
9968 int rc;
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009969
9970 DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
9971 prtad, devad, addr);
9972
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009973 /* The HW expects different devad if CL22 is used */
9974 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
9975
9976 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00009977 rc = bnx2x_phy_read(&bp->link_params, prtad, devad, addr, &value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009978 bnx2x_release_phy_lock(bp);
9979 DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
9980
9981 if (!rc)
9982 rc = value;
9983 return rc;
9984}
9985
9986/* called with rtnl_lock */
9987static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
9988 u16 addr, u16 value)
9989{
9990 struct bnx2x *bp = netdev_priv(netdev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009991 int rc;
9992
9993 DP(NETIF_MSG_LINK, "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x,"
9994 " value 0x%x\n", prtad, devad, addr, value);
9995
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009996 /* The HW expects different devad if CL22 is used */
9997 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
9998
9999 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000010000 rc = bnx2x_phy_write(&bp->link_params, prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010001 bnx2x_release_phy_lock(bp);
10002 return rc;
10003}
10004
10005/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010006static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
10007{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010008 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010009 struct mii_ioctl_data *mdio = if_mii(ifr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010010
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010011 DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
10012 mdio->phy_id, mdio->reg_num, mdio->val_in);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010013
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010014 if (!netif_running(dev))
10015 return -EAGAIN;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010016
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010017 return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010018}
10019
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000010020#ifdef CONFIG_NET_POLL_CONTROLLER
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010021static void poll_bnx2x(struct net_device *dev)
10022{
10023 struct bnx2x *bp = netdev_priv(dev);
10024
10025 disable_irq(bp->pdev->irq);
10026 bnx2x_interrupt(bp->pdev->irq, dev);
10027 enable_irq(bp->pdev->irq);
10028}
10029#endif
10030
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080010031static const struct net_device_ops bnx2x_netdev_ops = {
10032 .ndo_open = bnx2x_open,
10033 .ndo_stop = bnx2x_close,
10034 .ndo_start_xmit = bnx2x_start_xmit,
Vladislav Zolotarov8307fa32010-12-13 05:44:09 +000010035 .ndo_select_queue = bnx2x_select_queue,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010036 .ndo_set_rx_mode = bnx2x_set_rx_mode,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080010037 .ndo_set_mac_address = bnx2x_change_mac_addr,
10038 .ndo_validate_addr = eth_validate_addr,
10039 .ndo_do_ioctl = bnx2x_ioctl,
10040 .ndo_change_mtu = bnx2x_change_mtu,
Michał Mirosław66371c42011-04-12 09:38:23 +000010041 .ndo_fix_features = bnx2x_fix_features,
10042 .ndo_set_features = bnx2x_set_features,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080010043 .ndo_tx_timeout = bnx2x_tx_timeout,
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000010044#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080010045 .ndo_poll_controller = poll_bnx2x,
10046#endif
Ariel Elior6383c0b2011-07-14 08:31:57 +000010047 .ndo_setup_tc = bnx2x_setup_tc,
10048
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010049#if defined(NETDEV_FCOE_WWNN) && defined(BCM_CNIC)
10050 .ndo_fcoe_get_wwn = bnx2x_fcoe_get_wwn,
10051#endif
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080010052};
10053
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010054static inline int bnx2x_set_coherency_mask(struct bnx2x *bp)
10055{
10056 struct device *dev = &bp->pdev->dev;
10057
10058 if (dma_set_mask(dev, DMA_BIT_MASK(64)) == 0) {
10059 bp->flags |= USING_DAC_FLAG;
10060 if (dma_set_coherent_mask(dev, DMA_BIT_MASK(64)) != 0) {
10061 dev_err(dev, "dma_set_coherent_mask failed, "
10062 "aborting\n");
10063 return -EIO;
10064 }
10065 } else if (dma_set_mask(dev, DMA_BIT_MASK(32)) != 0) {
10066 dev_err(dev, "System does not support DMA, aborting\n");
10067 return -EIO;
10068 }
10069
10070 return 0;
10071}
10072
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010073static int __devinit bnx2x_init_dev(struct pci_dev *pdev,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010074 struct net_device *dev,
10075 unsigned long board_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010076{
10077 struct bnx2x *bp;
10078 int rc;
10079
10080 SET_NETDEV_DEV(dev, &pdev->dev);
10081 bp = netdev_priv(dev);
10082
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010083 bp->dev = dev;
10084 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010085 bp->flags = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010086 bp->pf_num = PCI_FUNC(pdev->devfn);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010087
10088 rc = pci_enable_device(pdev);
10089 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010090 dev_err(&bp->pdev->dev,
10091 "Cannot enable PCI device, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010092 goto err_out;
10093 }
10094
10095 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010096 dev_err(&bp->pdev->dev,
10097 "Cannot find PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010098 rc = -ENODEV;
10099 goto err_out_disable;
10100 }
10101
10102 if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010103 dev_err(&bp->pdev->dev, "Cannot find second PCI device"
10104 " base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010105 rc = -ENODEV;
10106 goto err_out_disable;
10107 }
10108
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010109 if (atomic_read(&pdev->enable_cnt) == 1) {
10110 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
10111 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010112 dev_err(&bp->pdev->dev,
10113 "Cannot obtain PCI resources, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010114 goto err_out_disable;
10115 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010116
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010117 pci_set_master(pdev);
10118 pci_save_state(pdev);
10119 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010120
10121 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
10122 if (bp->pm_cap == 0) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010123 dev_err(&bp->pdev->dev,
10124 "Cannot find power management capability, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010125 rc = -EIO;
10126 goto err_out_release;
10127 }
10128
Jon Mason77c98e62011-06-27 07:45:12 +000010129 if (!pci_is_pcie(pdev)) {
10130 dev_err(&bp->pdev->dev, "Not PCI Express, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010131 rc = -EIO;
10132 goto err_out_release;
10133 }
10134
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010135 rc = bnx2x_set_coherency_mask(bp);
10136 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010137 goto err_out_release;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010138
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010139 dev->mem_start = pci_resource_start(pdev, 0);
10140 dev->base_addr = dev->mem_start;
10141 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010142
10143 dev->irq = pdev->irq;
10144
Arjan van de Ven275f1652008-10-20 21:42:39 -070010145 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010146 if (!bp->regview) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010147 dev_err(&bp->pdev->dev,
10148 "Cannot map register space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010149 rc = -ENOMEM;
10150 goto err_out_release;
10151 }
10152
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010153 bnx2x_set_power_state(bp, PCI_D0);
10154
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010155 /* clean indirect addresses */
10156 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
10157 PCICFG_VENDOR_ID_OFFSET);
10158 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0 + BP_PORT(bp)*16, 0);
10159 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0 + BP_PORT(bp)*16, 0);
10160 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0 + BP_PORT(bp)*16, 0);
10161 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0 + BP_PORT(bp)*16, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010162
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010163 /**
10164 * Enable internal target-read (in case we are probed after PF FLR).
10165 * Must be done prior to any BAR read access
10166 */
10167 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
10168
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010169 /* Reset the load counter */
10170 bnx2x_clear_load_cnt(bp);
10171
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010172 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010173
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080010174 dev->netdev_ops = &bnx2x_netdev_ops;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000010175 bnx2x_set_ethtool_ops(dev);
Michał Mirosław66371c42011-04-12 09:38:23 +000010176
10177 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
10178 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
10179 NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_HW_VLAN_TX;
10180
10181 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
10182 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 | NETIF_F_HIGHDMA;
10183
10184 dev->features |= dev->hw_features | NETIF_F_HW_VLAN_RX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010185 if (bp->flags & USING_DAC_FLAG)
10186 dev->features |= NETIF_F_HIGHDMA;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010187
Mahesh Bandewar538dd2e2011-05-13 15:08:49 +000010188 /* Add Loopback capability to the device */
10189 dev->hw_features |= NETIF_F_LOOPBACK;
10190
Shmulik Ravid98507672011-02-28 12:19:55 -080010191#ifdef BCM_DCBNL
Shmulik Ravid785b9b12010-12-30 06:27:03 +000010192 dev->dcbnl_ops = &bnx2x_dcbnl_ops;
10193#endif
10194
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010195 /* get_port_hwinfo() will set prtad and mmds properly */
10196 bp->mdio.prtad = MDIO_PRTAD_NONE;
10197 bp->mdio.mmds = 0;
10198 bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
10199 bp->mdio.dev = dev;
10200 bp->mdio.mdio_read = bnx2x_mdio_read;
10201 bp->mdio.mdio_write = bnx2x_mdio_write;
10202
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010203 return 0;
10204
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010205err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010206 if (atomic_read(&pdev->enable_cnt) == 1)
10207 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010208
10209err_out_disable:
10210 pci_disable_device(pdev);
10211 pci_set_drvdata(pdev, NULL);
10212
10213err_out:
10214 return rc;
10215}
10216
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000010217static void __devinit bnx2x_get_pcie_width_speed(struct bnx2x *bp,
10218 int *width, int *speed)
Eliezer Tamir25047952008-02-28 11:50:16 -080010219{
10220 u32 val = REG_RD(bp, PCICFG_OFFSET + PCICFG_LINK_CONTROL);
10221
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000010222 *width = (val & PCICFG_LINK_WIDTH) >> PCICFG_LINK_WIDTH_SHIFT;
10223
10224 /* return value of 1=2.5GHz 2=5GHz */
10225 *speed = (val & PCICFG_LINK_SPEED) >> PCICFG_LINK_SPEED_SHIFT;
Eliezer Tamir25047952008-02-28 11:50:16 -080010226}
10227
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000010228static int bnx2x_check_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010229{
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000010230 const struct firmware *firmware = bp->firmware;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010231 struct bnx2x_fw_file_hdr *fw_hdr;
10232 struct bnx2x_fw_file_section *sections;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010233 u32 offset, len, num_ops;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000010234 u16 *ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010235 int i;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000010236 const u8 *fw_ver;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010237
10238 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr))
10239 return -EINVAL;
10240
10241 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
10242 sections = (struct bnx2x_fw_file_section *)fw_hdr;
10243
10244 /* Make sure none of the offsets and sizes make us read beyond
10245 * the end of the firmware data */
10246 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
10247 offset = be32_to_cpu(sections[i].offset);
10248 len = be32_to_cpu(sections[i].len);
10249 if (offset + len > firmware->size) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010250 dev_err(&bp->pdev->dev,
10251 "Section %d length is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010252 return -EINVAL;
10253 }
10254 }
10255
10256 /* Likewise for the init_ops offsets */
10257 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
10258 ops_offsets = (u16 *)(firmware->data + offset);
10259 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
10260
10261 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
10262 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010263 dev_err(&bp->pdev->dev,
10264 "Section offset %d is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010265 return -EINVAL;
10266 }
10267 }
10268
10269 /* Check FW version */
10270 offset = be32_to_cpu(fw_hdr->fw_version.offset);
10271 fw_ver = firmware->data + offset;
10272 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
10273 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
10274 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
10275 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010276 dev_err(&bp->pdev->dev,
10277 "Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010278 fw_ver[0], fw_ver[1], fw_ver[2],
10279 fw_ver[3], BCM_5710_FW_MAJOR_VERSION,
10280 BCM_5710_FW_MINOR_VERSION,
10281 BCM_5710_FW_REVISION_VERSION,
10282 BCM_5710_FW_ENGINEERING_VERSION);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010283 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010284 }
10285
10286 return 0;
10287}
10288
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010289static inline void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010290{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010291 const __be32 *source = (const __be32 *)_source;
10292 u32 *target = (u32 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010293 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010294
10295 for (i = 0; i < n/4; i++)
10296 target[i] = be32_to_cpu(source[i]);
10297}
10298
10299/*
10300 Ops array is stored in the following format:
10301 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
10302 */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010303static inline void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010304{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010305 const __be32 *source = (const __be32 *)_source;
10306 struct raw_op *target = (struct raw_op *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010307 u32 i, j, tmp;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010308
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010309 for (i = 0, j = 0; i < n/8; i++, j += 2) {
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010310 tmp = be32_to_cpu(source[j]);
10311 target[i].op = (tmp >> 24) & 0xff;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010312 target[i].offset = tmp & 0xffffff;
10313 target[i].raw_data = be32_to_cpu(source[j + 1]);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010314 }
10315}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010316
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010317/**
10318 * IRO array is stored in the following format:
10319 * {base(24bit), m1(16bit), m2(16bit), m3(16bit), size(16bit) }
10320 */
10321static inline void bnx2x_prep_iro(const u8 *_source, u8 *_target, u32 n)
10322{
10323 const __be32 *source = (const __be32 *)_source;
10324 struct iro *target = (struct iro *)_target;
10325 u32 i, j, tmp;
10326
10327 for (i = 0, j = 0; i < n/sizeof(struct iro); i++) {
10328 target[i].base = be32_to_cpu(source[j]);
10329 j++;
10330 tmp = be32_to_cpu(source[j]);
10331 target[i].m1 = (tmp >> 16) & 0xffff;
10332 target[i].m2 = tmp & 0xffff;
10333 j++;
10334 tmp = be32_to_cpu(source[j]);
10335 target[i].m3 = (tmp >> 16) & 0xffff;
10336 target[i].size = tmp & 0xffff;
10337 j++;
10338 }
10339}
10340
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010341static inline void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010342{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010343 const __be16 *source = (const __be16 *)_source;
10344 u16 *target = (u16 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010345 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010346
10347 for (i = 0; i < n/2; i++)
10348 target[i] = be16_to_cpu(source[i]);
10349}
10350
Joe Perches7995c642010-02-17 15:01:52 +000010351#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
10352do { \
10353 u32 len = be32_to_cpu(fw_hdr->arr.len); \
10354 bp->arr = kmalloc(len, GFP_KERNEL); \
10355 if (!bp->arr) { \
10356 pr_err("Failed to allocate %d bytes for "#arr"\n", len); \
10357 goto lbl; \
10358 } \
10359 func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
10360 (u8 *)bp->arr, len); \
10361} while (0)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010362
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000010363int bnx2x_init_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010364{
Ben Hutchings45229b42009-11-07 11:53:39 +000010365 const char *fw_file_name;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010366 struct bnx2x_fw_file_hdr *fw_hdr;
Ben Hutchings45229b42009-11-07 11:53:39 +000010367 int rc;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010368
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010369 if (CHIP_IS_E1(bp))
Ben Hutchings45229b42009-11-07 11:53:39 +000010370 fw_file_name = FW_FILE_NAME_E1;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010371 else if (CHIP_IS_E1H(bp))
Ben Hutchings45229b42009-11-07 11:53:39 +000010372 fw_file_name = FW_FILE_NAME_E1H;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010373 else if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010374 fw_file_name = FW_FILE_NAME_E2;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010375 else {
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000010376 BNX2X_ERR("Unsupported chip revision\n");
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010377 return -EINVAL;
10378 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010379
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000010380 BNX2X_DEV_INFO("Loading %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010381
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000010382 rc = request_firmware(&bp->firmware, fw_file_name, &bp->pdev->dev);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010383 if (rc) {
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000010384 BNX2X_ERR("Can't load firmware file %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010385 goto request_firmware_exit;
10386 }
10387
10388 rc = bnx2x_check_firmware(bp);
10389 if (rc) {
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000010390 BNX2X_ERR("Corrupt firmware file %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010391 goto request_firmware_exit;
10392 }
10393
10394 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
10395
10396 /* Initialize the pointers to the init arrays */
10397 /* Blob */
10398 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
10399
10400 /* Opcodes */
10401 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
10402
10403 /* Offsets */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010404 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
10405 be16_to_cpu_n);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010406
10407 /* STORMs firmware */
Eilon Greenstein573f2032009-08-12 08:24:14 +000010408 INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
10409 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
10410 INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
10411 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
10412 INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
10413 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
10414 INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
10415 be32_to_cpu(fw_hdr->usem_pram_data.offset);
10416 INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
10417 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
10418 INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
10419 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
10420 INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
10421 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
10422 INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
10423 be32_to_cpu(fw_hdr->csem_pram_data.offset);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010424 /* IRO */
10425 BNX2X_ALLOC_AND_SET(iro_arr, iro_alloc_err, bnx2x_prep_iro);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010426
10427 return 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010428
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010429iro_alloc_err:
10430 kfree(bp->init_ops_offsets);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010431init_offsets_alloc_err:
10432 kfree(bp->init_ops);
10433init_ops_alloc_err:
10434 kfree(bp->init_data);
10435request_firmware_exit:
10436 release_firmware(bp->firmware);
10437
10438 return rc;
10439}
10440
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010441static void bnx2x_release_firmware(struct bnx2x *bp)
10442{
10443 kfree(bp->init_ops_offsets);
10444 kfree(bp->init_ops);
10445 kfree(bp->init_data);
10446 release_firmware(bp->firmware);
10447}
10448
10449
10450static struct bnx2x_func_sp_drv_ops bnx2x_func_sp_drv = {
10451 .init_hw_cmn_chip = bnx2x_init_hw_common_chip,
10452 .init_hw_cmn = bnx2x_init_hw_common,
10453 .init_hw_port = bnx2x_init_hw_port,
10454 .init_hw_func = bnx2x_init_hw_func,
10455
10456 .reset_hw_cmn = bnx2x_reset_common,
10457 .reset_hw_port = bnx2x_reset_port,
10458 .reset_hw_func = bnx2x_reset_func,
10459
10460 .gunzip_init = bnx2x_gunzip_init,
10461 .gunzip_end = bnx2x_gunzip_end,
10462
10463 .init_fw = bnx2x_init_firmware,
10464 .release_fw = bnx2x_release_firmware,
10465};
10466
10467void bnx2x__init_func_obj(struct bnx2x *bp)
10468{
10469 /* Prepare DMAE related driver resources */
10470 bnx2x_setup_dmae(bp);
10471
10472 bnx2x_init_func_obj(bp, &bp->func_obj,
10473 bnx2x_sp(bp, func_rdata),
10474 bnx2x_sp_mapping(bp, func_rdata),
10475 &bnx2x_func_sp_drv);
10476}
10477
10478/* must be called after sriov-enable */
Ariel Elior6383c0b2011-07-14 08:31:57 +000010479static inline int bnx2x_set_qm_cid_count(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010480{
Ariel Elior6383c0b2011-07-14 08:31:57 +000010481 int cid_count = BNX2X_L2_CID_COUNT(bp);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070010482
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010483#ifdef BCM_CNIC
10484 cid_count += CNIC_CID_MAX;
10485#endif
10486 return roundup(cid_count, QM_CID_ROUND);
10487}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010488
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010489/**
Ariel Elior6383c0b2011-07-14 08:31:57 +000010490 * bnx2x_get_num_none_def_sbs - return the number of none default SBs
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010491 *
10492 * @dev: pci device
10493 *
10494 */
Ariel Elior6383c0b2011-07-14 08:31:57 +000010495static inline int bnx2x_get_num_non_def_sbs(struct pci_dev *pdev)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010496{
10497 int pos;
10498 u16 control;
10499
10500 pos = pci_find_capability(pdev, PCI_CAP_ID_MSIX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010501
Ariel Elior6383c0b2011-07-14 08:31:57 +000010502 /*
10503 * If MSI-X is not supported - return number of SBs needed to support
10504 * one fast path queue: one FP queue + SB for CNIC
10505 */
10506 if (!pos)
10507 return 1 + CNIC_PRESENT;
10508
10509 /*
10510 * The value in the PCI configuration space is the index of the last
10511 * entry, namely one less than the actual size of the table, which is
10512 * exactly what we want to return from this function: number of all SBs
10513 * without the default SB.
10514 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010515 pci_read_config_word(pdev, pos + PCI_MSI_FLAGS, &control);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010516 return control & PCI_MSIX_FLAGS_QSIZE;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010517}
10518
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010519static int __devinit bnx2x_init_one(struct pci_dev *pdev,
10520 const struct pci_device_id *ent)
10521{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010522 struct net_device *dev = NULL;
10523 struct bnx2x *bp;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000010524 int pcie_width, pcie_speed;
Ariel Elior6383c0b2011-07-14 08:31:57 +000010525 int rc, max_non_def_sbs;
10526 int rx_count, tx_count, rss_count;
10527 /*
10528 * An estimated maximum supported CoS number according to the chip
10529 * version.
10530 * We will try to roughly estimate the maximum number of CoSes this chip
10531 * may support in order to minimize the memory allocated for Tx
10532 * netdev_queue's. This number will be accurately calculated during the
10533 * initialization of bp->max_cos based on the chip versions AND chip
10534 * revision in the bnx2x_init_bp().
10535 */
10536 u8 max_cos_est = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010537
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010538 switch (ent->driver_data) {
10539 case BCM57710:
10540 case BCM57711:
10541 case BCM57711E:
Ariel Elior6383c0b2011-07-14 08:31:57 +000010542 max_cos_est = BNX2X_MULTI_TX_COS_E1X;
10543 break;
10544
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010545 case BCM57712:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010546 case BCM57712_MF:
Ariel Elior6383c0b2011-07-14 08:31:57 +000010547 max_cos_est = BNX2X_MULTI_TX_COS_E2_E3A0;
10548 break;
10549
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010550 case BCM57800:
10551 case BCM57800_MF:
10552 case BCM57810:
10553 case BCM57810_MF:
10554 case BCM57840:
10555 case BCM57840_MF:
Ariel Elior6383c0b2011-07-14 08:31:57 +000010556 max_cos_est = BNX2X_MULTI_TX_COS_E3B0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010557 break;
10558
10559 default:
10560 pr_err("Unknown board_type (%ld), aborting\n",
10561 ent->driver_data);
Vasiliy Kulikov870634b2010-11-14 10:08:34 +000010562 return -ENODEV;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010563 }
10564
Ariel Elior6383c0b2011-07-14 08:31:57 +000010565 max_non_def_sbs = bnx2x_get_num_non_def_sbs(pdev);
10566
10567 /* !!! FIXME !!!
10568 * Do not allow the maximum SB count to grow above 16
10569 * since Special CIDs starts from 16*BNX2X_MULTI_TX_COS=48.
10570 * We will use the FP_SB_MAX_E1x macro for this matter.
10571 */
10572 max_non_def_sbs = min_t(int, FP_SB_MAX_E1x, max_non_def_sbs);
10573
10574 WARN_ON(!max_non_def_sbs);
10575
10576 /* Maximum number of RSS queues: one IGU SB goes to CNIC */
10577 rss_count = max_non_def_sbs - CNIC_PRESENT;
10578
10579 /* Maximum number of netdev Rx queues: RSS + FCoE L2 */
10580 rx_count = rss_count + FCOE_PRESENT;
10581
10582 /*
10583 * Maximum number of netdev Tx queues:
10584 * Maximum TSS queues * Maximum supported number of CoS + FCoE L2
10585 */
10586 tx_count = MAX_TXQS_PER_COS * max_cos_est + FCOE_PRESENT;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010587
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010588 /* dev zeroed in init_etherdev */
Ariel Elior6383c0b2011-07-14 08:31:57 +000010589 dev = alloc_etherdev_mqs(sizeof(*bp), tx_count, rx_count);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010590 if (!dev) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010591 dev_err(&pdev->dev, "Cannot allocate net device\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010592 return -ENOMEM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010593 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010594
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010595 bp = netdev_priv(dev);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010596
10597 DP(NETIF_MSG_DRV, "Allocated netdev with %d tx and %d rx queues\n",
10598 tx_count, rx_count);
10599
10600 bp->igu_sb_cnt = max_non_def_sbs;
Joe Perches7995c642010-02-17 15:01:52 +000010601 bp->msg_enable = debug;
Eilon Greensteindf4770de2009-08-12 08:23:28 +000010602 pci_set_drvdata(pdev, dev);
10603
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010604 rc = bnx2x_init_dev(pdev, dev, ent->driver_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010605 if (rc < 0) {
10606 free_netdev(dev);
10607 return rc;
10608 }
10609
Ariel Elior6383c0b2011-07-14 08:31:57 +000010610 DP(NETIF_MSG_DRV, "max_non_def_sbs %d", max_non_def_sbs);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010611
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010612 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000010613 if (rc)
10614 goto init_one_exit;
10615
Ariel Elior6383c0b2011-07-14 08:31:57 +000010616 /*
10617 * Map doorbels here as we need the real value of bp->max_cos which
10618 * is initialized in bnx2x_init_bp().
10619 */
10620 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
10621 min_t(u64, BNX2X_DB_SIZE(bp),
10622 pci_resource_len(pdev, 2)));
10623 if (!bp->doorbells) {
10624 dev_err(&bp->pdev->dev,
10625 "Cannot map doorbell space, aborting\n");
10626 rc = -ENOMEM;
10627 goto init_one_exit;
10628 }
10629
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010630 /* calc qm_cid_count */
Ariel Elior6383c0b2011-07-14 08:31:57 +000010631 bp->qm_cid_count = bnx2x_set_qm_cid_count(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010632
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000010633#ifdef BCM_CNIC
Dmitry Kravkov928ad222011-07-19 01:46:11 +000010634 /* disable FCOE L2 queue for E1x and E3*/
10635 if (CHIP_IS_E1x(bp) || CHIP_IS_E3(bp))
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000010636 bp->flags |= NO_FCOE_FLAG;
10637
10638#endif
10639
Lucas De Marchi25985ed2011-03-30 22:57:33 -030010640 /* Configure interrupt mode: try to enable MSI-X/MSI if
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000010641 * needed, set bp->num_queues appropriately.
10642 */
10643 bnx2x_set_int_mode(bp);
10644
10645 /* Add all NAPI objects */
10646 bnx2x_add_all_napi(bp);
10647
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080010648 rc = register_netdev(dev);
10649 if (rc) {
10650 dev_err(&pdev->dev, "Cannot register net device\n");
10651 goto init_one_exit;
10652 }
10653
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000010654#ifdef BCM_CNIC
10655 if (!NO_FCOE(bp)) {
10656 /* Add storage MAC address */
10657 rtnl_lock();
10658 dev_addr_add(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
10659 rtnl_unlock();
10660 }
10661#endif
10662
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000010663 bnx2x_get_pcie_width_speed(bp, &pcie_width, &pcie_speed);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000010664
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010665 netdev_info(dev, "%s (%c%d) PCI-E x%d %s found at mem %lx,"
10666 " IRQ %d, ", board_info[ent->driver_data].name,
10667 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010668 pcie_width,
10669 ((!CHIP_IS_E2(bp) && pcie_speed == 2) ||
10670 (CHIP_IS_E2(bp) && pcie_speed == 1)) ?
10671 "5GHz (Gen2)" : "2.5GHz",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010672 dev->base_addr, bp->pdev->irq);
10673 pr_cont("node addr %pM\n", dev->dev_addr);
Eilon Greensteinc0162012009-03-02 08:01:05 +000010674
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010675 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010676
10677init_one_exit:
10678 if (bp->regview)
10679 iounmap(bp->regview);
10680
10681 if (bp->doorbells)
10682 iounmap(bp->doorbells);
10683
10684 free_netdev(dev);
10685
10686 if (atomic_read(&pdev->enable_cnt) == 1)
10687 pci_release_regions(pdev);
10688
10689 pci_disable_device(pdev);
10690 pci_set_drvdata(pdev, NULL);
10691
10692 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010693}
10694
10695static void __devexit bnx2x_remove_one(struct pci_dev *pdev)
10696{
10697 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080010698 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010699
Eliezer Tamir228241e2008-02-28 11:56:57 -080010700 if (!dev) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010701 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
Eliezer Tamir228241e2008-02-28 11:56:57 -080010702 return;
10703 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080010704 bp = netdev_priv(dev);
10705
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000010706#ifdef BCM_CNIC
10707 /* Delete storage MAC address */
10708 if (!NO_FCOE(bp)) {
10709 rtnl_lock();
10710 dev_addr_del(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
10711 rtnl_unlock();
10712 }
10713#endif
10714
Shmulik Ravid98507672011-02-28 12:19:55 -080010715#ifdef BCM_DCBNL
10716 /* Delete app tlvs from dcbnl */
10717 bnx2x_dcbnl_update_applist(bp, true);
10718#endif
10719
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010720 unregister_netdev(dev);
10721
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000010722 /* Delete all NAPI objects */
10723 bnx2x_del_all_napi(bp);
10724
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000010725 /* Power on: we can't let PCI layer write to us while we are in D3 */
10726 bnx2x_set_power_state(bp, PCI_D0);
10727
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000010728 /* Disable MSI/MSI-X */
10729 bnx2x_disable_msi(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010730
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000010731 /* Power off */
10732 bnx2x_set_power_state(bp, PCI_D3hot);
10733
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010734 /* Make sure RESET task is not scheduled before continuing */
Ariel Elior7be08a72011-07-14 08:31:19 +000010735 cancel_delayed_work_sync(&bp->sp_rtnl_task);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010736
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010737 if (bp->regview)
10738 iounmap(bp->regview);
10739
10740 if (bp->doorbells)
10741 iounmap(bp->doorbells);
10742
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010743 bnx2x_free_mem_bp(bp);
10744
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010745 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010746
10747 if (atomic_read(&pdev->enable_cnt) == 1)
10748 pci_release_regions(pdev);
10749
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010750 pci_disable_device(pdev);
10751 pci_set_drvdata(pdev, NULL);
10752}
10753
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010754static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
10755{
10756 int i;
10757
10758 bp->state = BNX2X_STATE_ERROR;
10759
10760 bp->rx_mode = BNX2X_RX_MODE_NONE;
10761
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010762#ifdef BCM_CNIC
10763 bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD);
10764#endif
10765 /* Stop Tx */
10766 bnx2x_tx_disable(bp);
10767
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010768 bnx2x_netif_stop(bp, 0);
10769
10770 del_timer_sync(&bp->timer);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010771
10772 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010773
10774 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000010775 bnx2x_free_irq(bp);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010776
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010777 /* Free SKBs, SGEs, TPA pool and driver internals */
10778 bnx2x_free_skbs(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010779
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000010780 for_each_rx_queue(bp, i)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010781 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000010782
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010783 bnx2x_free_mem(bp);
10784
10785 bp->state = BNX2X_STATE_CLOSED;
10786
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010787 netif_carrier_off(bp->dev);
10788
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010789 return 0;
10790}
10791
10792static void bnx2x_eeh_recover(struct bnx2x *bp)
10793{
10794 u32 val;
10795
10796 mutex_init(&bp->port.phy_mutex);
10797
10798 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
10799 bp->link_params.shmem_base = bp->common.shmem_base;
10800 BNX2X_DEV_INFO("shmem offset is 0x%x\n", bp->common.shmem_base);
10801
10802 if (!bp->common.shmem_base ||
10803 (bp->common.shmem_base < 0xA0000) ||
10804 (bp->common.shmem_base >= 0xC0000)) {
10805 BNX2X_DEV_INFO("MCP not active\n");
10806 bp->flags |= NO_MCP_FLAG;
10807 return;
10808 }
10809
10810 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
10811 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
10812 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
10813 BNX2X_ERR("BAD MCP validity signature\n");
10814
10815 if (!BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010816 bp->fw_seq =
10817 (SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
10818 DRV_MSG_SEQ_NUMBER_MASK);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010819 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
10820 }
10821}
10822
Wendy Xiong493adb12008-06-23 20:36:22 -070010823/**
10824 * bnx2x_io_error_detected - called when PCI error is detected
10825 * @pdev: Pointer to PCI device
10826 * @state: The current pci connection state
10827 *
10828 * This function is called after a PCI bus error affecting
10829 * this device has been detected.
10830 */
10831static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
10832 pci_channel_state_t state)
10833{
10834 struct net_device *dev = pci_get_drvdata(pdev);
10835 struct bnx2x *bp = netdev_priv(dev);
10836
10837 rtnl_lock();
10838
10839 netif_device_detach(dev);
10840
Dean Nelson07ce50e2009-07-31 09:13:25 +000010841 if (state == pci_channel_io_perm_failure) {
10842 rtnl_unlock();
10843 return PCI_ERS_RESULT_DISCONNECT;
10844 }
10845
Wendy Xiong493adb12008-06-23 20:36:22 -070010846 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010847 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -070010848
10849 pci_disable_device(pdev);
10850
10851 rtnl_unlock();
10852
10853 /* Request a slot reset */
10854 return PCI_ERS_RESULT_NEED_RESET;
10855}
10856
10857/**
10858 * bnx2x_io_slot_reset - called after the PCI bus has been reset
10859 * @pdev: Pointer to PCI device
10860 *
10861 * Restart the card from scratch, as if from a cold-boot.
10862 */
10863static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
10864{
10865 struct net_device *dev = pci_get_drvdata(pdev);
10866 struct bnx2x *bp = netdev_priv(dev);
10867
10868 rtnl_lock();
10869
10870 if (pci_enable_device(pdev)) {
10871 dev_err(&pdev->dev,
10872 "Cannot re-enable PCI device after reset\n");
10873 rtnl_unlock();
10874 return PCI_ERS_RESULT_DISCONNECT;
10875 }
10876
10877 pci_set_master(pdev);
10878 pci_restore_state(pdev);
10879
10880 if (netif_running(dev))
10881 bnx2x_set_power_state(bp, PCI_D0);
10882
10883 rtnl_unlock();
10884
10885 return PCI_ERS_RESULT_RECOVERED;
10886}
10887
10888/**
10889 * bnx2x_io_resume - called when traffic can start flowing again
10890 * @pdev: Pointer to PCI device
10891 *
10892 * This callback is called when the error recovery driver tells us that
10893 * its OK to resume normal operation.
10894 */
10895static void bnx2x_io_resume(struct pci_dev *pdev)
10896{
10897 struct net_device *dev = pci_get_drvdata(pdev);
10898 struct bnx2x *bp = netdev_priv(dev);
10899
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010900 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010901 netdev_err(bp->dev, "Handling parity error recovery. "
10902 "Try again later\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010903 return;
10904 }
10905
Wendy Xiong493adb12008-06-23 20:36:22 -070010906 rtnl_lock();
10907
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010908 bnx2x_eeh_recover(bp);
10909
Wendy Xiong493adb12008-06-23 20:36:22 -070010910 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010911 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070010912
10913 netif_device_attach(dev);
10914
10915 rtnl_unlock();
10916}
10917
10918static struct pci_error_handlers bnx2x_err_handler = {
10919 .error_detected = bnx2x_io_error_detected,
Eilon Greenstein356e2382009-02-12 08:38:32 +000010920 .slot_reset = bnx2x_io_slot_reset,
10921 .resume = bnx2x_io_resume,
Wendy Xiong493adb12008-06-23 20:36:22 -070010922};
10923
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010924static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070010925 .name = DRV_MODULE_NAME,
10926 .id_table = bnx2x_pci_tbl,
10927 .probe = bnx2x_init_one,
10928 .remove = __devexit_p(bnx2x_remove_one),
10929 .suspend = bnx2x_suspend,
10930 .resume = bnx2x_resume,
10931 .err_handler = &bnx2x_err_handler,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010932};
10933
10934static int __init bnx2x_init(void)
10935{
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000010936 int ret;
10937
Joe Perches7995c642010-02-17 15:01:52 +000010938 pr_info("%s", version);
Eilon Greenstein938cf542009-08-12 08:23:37 +000010939
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080010940 bnx2x_wq = create_singlethread_workqueue("bnx2x");
10941 if (bnx2x_wq == NULL) {
Joe Perches7995c642010-02-17 15:01:52 +000010942 pr_err("Cannot create workqueue\n");
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080010943 return -ENOMEM;
10944 }
10945
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000010946 ret = pci_register_driver(&bnx2x_pci_driver);
10947 if (ret) {
Joe Perches7995c642010-02-17 15:01:52 +000010948 pr_err("Cannot register driver\n");
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000010949 destroy_workqueue(bnx2x_wq);
10950 }
10951 return ret;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010952}
10953
10954static void __exit bnx2x_cleanup(void)
10955{
10956 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080010957
10958 destroy_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010959}
10960
Yaniv Rosner3deb8162011-06-14 01:34:33 +000010961void bnx2x_notify_link_changed(struct bnx2x *bp)
10962{
10963 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + BP_FUNC(bp)*sizeof(u32), 1);
10964}
10965
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010966module_init(bnx2x_init);
10967module_exit(bnx2x_cleanup);
10968
Michael Chan993ac7b2009-10-10 13:46:56 +000010969#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010970/**
10971 * bnx2x_set_iscsi_eth_mac_addr - set iSCSI MAC(s).
10972 *
10973 * @bp: driver handle
10974 * @set: set or clear the CAM entry
10975 *
10976 * This function will wait until the ramdord completion returns.
10977 * Return 0 if success, -ENODEV if ramrod doesn't return.
10978 */
10979static inline int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp)
10980{
10981 unsigned long ramrod_flags = 0;
10982
10983 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
10984 return bnx2x_set_mac_one(bp, bp->cnic_eth_dev.iscsi_mac,
10985 &bp->iscsi_l2_mac_obj, true,
10986 BNX2X_ISCSI_ETH_MAC, &ramrod_flags);
10987}
Michael Chan993ac7b2009-10-10 13:46:56 +000010988
10989/* count denotes the number of new completions we have seen */
10990static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
10991{
10992 struct eth_spe *spe;
10993
10994#ifdef BNX2X_STOP_ON_ERROR
10995 if (unlikely(bp->panic))
10996 return;
10997#endif
10998
10999 spin_lock_bh(&bp->spq_lock);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011000 BUG_ON(bp->cnic_spq_pending < count);
Michael Chan993ac7b2009-10-10 13:46:56 +000011001 bp->cnic_spq_pending -= count;
11002
Michael Chan993ac7b2009-10-10 13:46:56 +000011003
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011004 for (; bp->cnic_kwq_pending; bp->cnic_kwq_pending--) {
11005 u16 type = (le16_to_cpu(bp->cnic_kwq_cons->hdr.type)
11006 & SPE_HDR_CONN_TYPE) >>
11007 SPE_HDR_CONN_TYPE_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011008 u8 cmd = (le32_to_cpu(bp->cnic_kwq_cons->hdr.conn_and_cmd_data)
11009 >> SPE_HDR_CMD_ID_SHIFT) & 0xff;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011010
11011 /* Set validation for iSCSI L2 client before sending SETUP
11012 * ramrod
11013 */
11014 if (type == ETH_CONNECTION_TYPE) {
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011015 if (cmd == RAMROD_CMD_ID_ETH_CLIENT_SETUP)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011016 bnx2x_set_ctx_validation(bp, &bp->context.
11017 vcxt[BNX2X_ISCSI_ETH_CID].eth,
11018 BNX2X_ISCSI_ETH_CID);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011019 }
11020
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011021 /*
11022 * There may be not more than 8 L2, not more than 8 L5 SPEs
11023 * and in the air. We also check that number of outstanding
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011024 * COMMON ramrods is not more than the EQ and SPQ can
11025 * accommodate.
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011026 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011027 if (type == ETH_CONNECTION_TYPE) {
11028 if (!atomic_read(&bp->cq_spq_left))
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011029 break;
11030 else
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011031 atomic_dec(&bp->cq_spq_left);
11032 } else if (type == NONE_CONNECTION_TYPE) {
11033 if (!atomic_read(&bp->eq_spq_left))
11034 break;
11035 else
11036 atomic_dec(&bp->eq_spq_left);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000011037 } else if ((type == ISCSI_CONNECTION_TYPE) ||
11038 (type == FCOE_CONNECTION_TYPE)) {
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011039 if (bp->cnic_spq_pending >=
11040 bp->cnic_eth_dev.max_kwqe_pending)
11041 break;
11042 else
11043 bp->cnic_spq_pending++;
11044 } else {
11045 BNX2X_ERR("Unknown SPE type: %d\n", type);
11046 bnx2x_panic();
Michael Chan993ac7b2009-10-10 13:46:56 +000011047 break;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011048 }
Michael Chan993ac7b2009-10-10 13:46:56 +000011049
11050 spe = bnx2x_sp_get_next(bp);
11051 *spe = *bp->cnic_kwq_cons;
11052
Michael Chan993ac7b2009-10-10 13:46:56 +000011053 DP(NETIF_MSG_TIMER, "pending on SPQ %d, on KWQ %d count %d\n",
11054 bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
11055
11056 if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
11057 bp->cnic_kwq_cons = bp->cnic_kwq;
11058 else
11059 bp->cnic_kwq_cons++;
11060 }
11061 bnx2x_sp_prod_update(bp);
11062 spin_unlock_bh(&bp->spq_lock);
11063}
11064
11065static int bnx2x_cnic_sp_queue(struct net_device *dev,
11066 struct kwqe_16 *kwqes[], u32 count)
11067{
11068 struct bnx2x *bp = netdev_priv(dev);
11069 int i;
11070
11071#ifdef BNX2X_STOP_ON_ERROR
11072 if (unlikely(bp->panic))
11073 return -EIO;
11074#endif
11075
11076 spin_lock_bh(&bp->spq_lock);
11077
11078 for (i = 0; i < count; i++) {
11079 struct eth_spe *spe = (struct eth_spe *)kwqes[i];
11080
11081 if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
11082 break;
11083
11084 *bp->cnic_kwq_prod = *spe;
11085
11086 bp->cnic_kwq_pending++;
11087
11088 DP(NETIF_MSG_TIMER, "L5 SPQE %x %x %x:%x pos %d\n",
11089 spe->hdr.conn_and_cmd_data, spe->hdr.type,
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011090 spe->data.update_data_addr.hi,
11091 spe->data.update_data_addr.lo,
Michael Chan993ac7b2009-10-10 13:46:56 +000011092 bp->cnic_kwq_pending);
11093
11094 if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
11095 bp->cnic_kwq_prod = bp->cnic_kwq;
11096 else
11097 bp->cnic_kwq_prod++;
11098 }
11099
11100 spin_unlock_bh(&bp->spq_lock);
11101
11102 if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
11103 bnx2x_cnic_sp_post(bp, 0);
11104
11105 return i;
11106}
11107
11108static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
11109{
11110 struct cnic_ops *c_ops;
11111 int rc = 0;
11112
11113 mutex_lock(&bp->cnic_mutex);
Eric Dumazet13707f92011-01-26 19:28:23 +000011114 c_ops = rcu_dereference_protected(bp->cnic_ops,
11115 lockdep_is_held(&bp->cnic_mutex));
Michael Chan993ac7b2009-10-10 13:46:56 +000011116 if (c_ops)
11117 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
11118 mutex_unlock(&bp->cnic_mutex);
11119
11120 return rc;
11121}
11122
11123static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
11124{
11125 struct cnic_ops *c_ops;
11126 int rc = 0;
11127
11128 rcu_read_lock();
11129 c_ops = rcu_dereference(bp->cnic_ops);
11130 if (c_ops)
11131 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
11132 rcu_read_unlock();
11133
11134 return rc;
11135}
11136
11137/*
11138 * for commands that have no data
11139 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000011140int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
Michael Chan993ac7b2009-10-10 13:46:56 +000011141{
11142 struct cnic_ctl_info ctl = {0};
11143
11144 ctl.cmd = cmd;
11145
11146 return bnx2x_cnic_ctl_send(bp, &ctl);
11147}
11148
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011149static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err)
Michael Chan993ac7b2009-10-10 13:46:56 +000011150{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011151 struct cnic_ctl_info ctl = {0};
Michael Chan993ac7b2009-10-10 13:46:56 +000011152
11153 /* first we tell CNIC and only then we count this as a completion */
11154 ctl.cmd = CNIC_CTL_COMPLETION_CMD;
11155 ctl.data.comp.cid = cid;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011156 ctl.data.comp.error = err;
Michael Chan993ac7b2009-10-10 13:46:56 +000011157
11158 bnx2x_cnic_ctl_send_bh(bp, &ctl);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011159 bnx2x_cnic_sp_post(bp, 0);
Michael Chan993ac7b2009-10-10 13:46:56 +000011160}
11161
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011162
11163/* Called with netif_addr_lock_bh() taken.
11164 * Sets an rx_mode config for an iSCSI ETH client.
11165 * Doesn't block.
11166 * Completion should be checked outside.
11167 */
11168static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start)
11169{
11170 unsigned long accept_flags = 0, ramrod_flags = 0;
11171 u8 cl_id = bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
11172 int sched_state = BNX2X_FILTER_ISCSI_ETH_STOP_SCHED;
11173
11174 if (start) {
11175 /* Start accepting on iSCSI L2 ring. Accept all multicasts
11176 * because it's the only way for UIO Queue to accept
11177 * multicasts (in non-promiscuous mode only one Queue per
11178 * function will receive multicast packets (leading in our
11179 * case).
11180 */
11181 __set_bit(BNX2X_ACCEPT_UNICAST, &accept_flags);
11182 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &accept_flags);
11183 __set_bit(BNX2X_ACCEPT_BROADCAST, &accept_flags);
11184 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &accept_flags);
11185
11186 /* Clear STOP_PENDING bit if START is requested */
11187 clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &bp->sp_state);
11188
11189 sched_state = BNX2X_FILTER_ISCSI_ETH_START_SCHED;
11190 } else
11191 /* Clear START_PENDING bit if STOP is requested */
11192 clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &bp->sp_state);
11193
11194 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
11195 set_bit(sched_state, &bp->sp_state);
11196 else {
11197 __set_bit(RAMROD_RX, &ramrod_flags);
11198 bnx2x_set_q_rx_mode(bp, cl_id, 0, accept_flags, 0,
11199 ramrod_flags);
11200 }
11201}
11202
11203
Michael Chan993ac7b2009-10-10 13:46:56 +000011204static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
11205{
11206 struct bnx2x *bp = netdev_priv(dev);
11207 int rc = 0;
11208
11209 switch (ctl->cmd) {
11210 case DRV_CTL_CTXTBL_WR_CMD: {
11211 u32 index = ctl->data.io.offset;
11212 dma_addr_t addr = ctl->data.io.dma_addr;
11213
11214 bnx2x_ilt_wr(bp, index, addr);
11215 break;
11216 }
11217
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011218 case DRV_CTL_RET_L5_SPQ_CREDIT_CMD: {
11219 int count = ctl->data.credit.credit_count;
Michael Chan993ac7b2009-10-10 13:46:56 +000011220
11221 bnx2x_cnic_sp_post(bp, count);
11222 break;
11223 }
11224
11225 /* rtnl_lock is held. */
11226 case DRV_CTL_START_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011227 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
11228 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000011229
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011230 /* Configure the iSCSI classification object */
11231 bnx2x_init_mac_obj(bp, &bp->iscsi_l2_mac_obj,
11232 cp->iscsi_l2_client_id,
11233 cp->iscsi_l2_cid, BP_FUNC(bp),
11234 bnx2x_sp(bp, mac_rdata),
11235 bnx2x_sp_mapping(bp, mac_rdata),
11236 BNX2X_FILTER_MAC_PENDING,
11237 &bp->sp_state, BNX2X_OBJ_TYPE_RX,
11238 &bp->macs_pool);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000011239
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011240 /* Set iSCSI MAC address */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011241 rc = bnx2x_set_iscsi_eth_mac_addr(bp);
11242 if (rc)
11243 break;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011244
11245 mmiowb();
11246 barrier();
11247
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011248 /* Start accepting on iSCSI L2 ring */
11249
11250 netif_addr_lock_bh(dev);
11251 bnx2x_set_iscsi_eth_rx_mode(bp, true);
11252 netif_addr_unlock_bh(dev);
11253
11254 /* bits to wait on */
11255 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
11256 __set_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &sp_bits);
11257
11258 if (!bnx2x_wait_sp_comp(bp, sp_bits))
11259 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011260
Michael Chan993ac7b2009-10-10 13:46:56 +000011261 break;
11262 }
11263
11264 /* rtnl_lock is held. */
11265 case DRV_CTL_STOP_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011266 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000011267
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011268 /* Stop accepting on iSCSI L2 ring */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011269 netif_addr_lock_bh(dev);
11270 bnx2x_set_iscsi_eth_rx_mode(bp, false);
11271 netif_addr_unlock_bh(dev);
11272
11273 /* bits to wait on */
11274 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
11275 __set_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &sp_bits);
11276
11277 if (!bnx2x_wait_sp_comp(bp, sp_bits))
11278 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011279
11280 mmiowb();
11281 barrier();
11282
11283 /* Unset iSCSI L2 MAC */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011284 rc = bnx2x_del_all_macs(bp, &bp->iscsi_l2_mac_obj,
11285 BNX2X_ISCSI_ETH_MAC, true);
Michael Chan993ac7b2009-10-10 13:46:56 +000011286 break;
11287 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011288 case DRV_CTL_RET_L2_SPQ_CREDIT_CMD: {
11289 int count = ctl->data.credit.credit_count;
11290
11291 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011292 atomic_add(count, &bp->cq_spq_left);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011293 smp_mb__after_atomic_inc();
11294 break;
11295 }
Michael Chan993ac7b2009-10-10 13:46:56 +000011296
11297 default:
11298 BNX2X_ERR("unknown command %x\n", ctl->cmd);
11299 rc = -EINVAL;
11300 }
11301
11302 return rc;
11303}
11304
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000011305void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
Michael Chan993ac7b2009-10-10 13:46:56 +000011306{
11307 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
11308
11309 if (bp->flags & USING_MSIX_FLAG) {
11310 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
11311 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
11312 cp->irq_arr[0].vector = bp->msix_table[1].vector;
11313 } else {
11314 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
11315 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
11316 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011317 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011318 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e2_sb;
11319 else
11320 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e1x_sb;
11321
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011322 cp->irq_arr[0].status_blk_num = bnx2x_cnic_fw_sb_id(bp);
11323 cp->irq_arr[0].status_blk_num2 = bnx2x_cnic_igu_sb_id(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000011324 cp->irq_arr[1].status_blk = bp->def_status_blk;
11325 cp->irq_arr[1].status_blk_num = DEF_SB_ID;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011326 cp->irq_arr[1].status_blk_num2 = DEF_SB_IGU_ID;
Michael Chan993ac7b2009-10-10 13:46:56 +000011327
11328 cp->num_irq = 2;
11329}
11330
11331static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
11332 void *data)
11333{
11334 struct bnx2x *bp = netdev_priv(dev);
11335 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
11336
11337 if (ops == NULL)
11338 return -EINVAL;
11339
Michael Chan993ac7b2009-10-10 13:46:56 +000011340 bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
11341 if (!bp->cnic_kwq)
11342 return -ENOMEM;
11343
11344 bp->cnic_kwq_cons = bp->cnic_kwq;
11345 bp->cnic_kwq_prod = bp->cnic_kwq;
11346 bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
11347
11348 bp->cnic_spq_pending = 0;
11349 bp->cnic_kwq_pending = 0;
11350
11351 bp->cnic_data = data;
11352
11353 cp->num_irq = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011354 cp->drv_state |= CNIC_DRV_STATE_REGD;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011355 cp->iro_arr = bp->iro_arr;
Michael Chan993ac7b2009-10-10 13:46:56 +000011356
Michael Chan993ac7b2009-10-10 13:46:56 +000011357 bnx2x_setup_cnic_irq_info(bp);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011358
Michael Chan993ac7b2009-10-10 13:46:56 +000011359 rcu_assign_pointer(bp->cnic_ops, ops);
11360
11361 return 0;
11362}
11363
11364static int bnx2x_unregister_cnic(struct net_device *dev)
11365{
11366 struct bnx2x *bp = netdev_priv(dev);
11367 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
11368
11369 mutex_lock(&bp->cnic_mutex);
Michael Chan993ac7b2009-10-10 13:46:56 +000011370 cp->drv_state = 0;
11371 rcu_assign_pointer(bp->cnic_ops, NULL);
11372 mutex_unlock(&bp->cnic_mutex);
11373 synchronize_rcu();
11374 kfree(bp->cnic_kwq);
11375 bp->cnic_kwq = NULL;
11376
11377 return 0;
11378}
11379
11380struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
11381{
11382 struct bnx2x *bp = netdev_priv(dev);
11383 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
11384
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011385 /* If both iSCSI and FCoE are disabled - return NULL in
11386 * order to indicate CNIC that it should not try to work
11387 * with this device.
11388 */
11389 if (NO_ISCSI(bp) && NO_FCOE(bp))
11390 return NULL;
11391
Michael Chan993ac7b2009-10-10 13:46:56 +000011392 cp->drv_owner = THIS_MODULE;
11393 cp->chip_id = CHIP_ID(bp);
11394 cp->pdev = bp->pdev;
11395 cp->io_base = bp->regview;
11396 cp->io_base2 = bp->doorbells;
11397 cp->max_kwqe_pending = 8;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011398 cp->ctx_blk_size = CDU_ILT_PAGE_SZ;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011399 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
11400 bnx2x_cid_ilt_lines(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000011401 cp->ctx_tbl_len = CNIC_ILT_LINES;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011402 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
Michael Chan993ac7b2009-10-10 13:46:56 +000011403 cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
11404 cp->drv_ctl = bnx2x_drv_ctl;
11405 cp->drv_register_cnic = bnx2x_register_cnic;
11406 cp->drv_unregister_cnic = bnx2x_unregister_cnic;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000011407 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011408 cp->iscsi_l2_client_id =
11409 bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011410 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID;
Michael Chan993ac7b2009-10-10 13:46:56 +000011411
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011412 if (NO_ISCSI_OOO(bp))
11413 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
11414
11415 if (NO_ISCSI(bp))
11416 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI;
11417
11418 if (NO_FCOE(bp))
11419 cp->drv_state |= CNIC_DRV_STATE_NO_FCOE;
11420
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000011421 DP(BNX2X_MSG_SP, "page_size %d, tbl_offset %d, tbl_lines %d, "
11422 "starting cid %d\n",
11423 cp->ctx_blk_size,
11424 cp->ctx_tbl_offset,
11425 cp->ctx_tbl_len,
11426 cp->starting_cid);
Michael Chan993ac7b2009-10-10 13:46:56 +000011427 return cp;
11428}
11429EXPORT_SYMBOL(bnx2x_cnic_probe);
11430
11431#endif /* BCM_CNIC */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011432