blob: fac08f508d099fe3fc0179a1f93acf18fd120156 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
10#include <linux/kernel.h>
11#include <linux/delay.h>
12#include <linux/init.h>
13#include <linux/pci.h>
David Brownell075c1772007-04-26 00:12:06 -070014#include <linux/pm.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090015#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/module.h>
17#include <linux/spinlock.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080018#include <linux/string.h>
vignesh babu229f5af2007-08-13 18:23:14 +053019#include <linux/log2.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080020#include <linux/pci-aspm.h>
Stephen Rothwellc300bd2fb2008-07-10 02:16:44 +020021#include <linux/pm_wakeup.h>
Sheng Yang8dd7f802008-10-21 17:38:25 +080022#include <linux/interrupt.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090023#include <linux/device.h>
Rafael J. Wysockib67ea762010-02-17 23:44:09 +010024#include <linux/pm_runtime.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060025#include <asm-generic/pci-bridge.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090026#include <asm/setup.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090027#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Alan Stern00240c32009-04-27 13:33:16 -040029const char *pci_power_names[] = {
30 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
31};
32EXPORT_SYMBOL_GPL(pci_power_names);
33
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010034int isa_dma_bridge_buggy;
35EXPORT_SYMBOL(isa_dma_bridge_buggy);
36
37int pci_pci_problems;
38EXPORT_SYMBOL(pci_pci_problems);
39
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010040unsigned int pci_pm_d3_delay;
41
Matthew Garrettdf17e622010-10-04 14:22:29 -040042static void pci_pme_list_scan(struct work_struct *work);
43
44static LIST_HEAD(pci_pme_list);
45static DEFINE_MUTEX(pci_pme_list_mutex);
46static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
47
48struct pci_pme_device {
49 struct list_head list;
50 struct pci_dev *dev;
51};
52
53#define PME_TIMEOUT 1000 /* How long between PME checks */
54
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010055static void pci_dev_d3_sleep(struct pci_dev *dev)
56{
57 unsigned int delay = dev->d3_delay;
58
59 if (delay < pci_pm_d3_delay)
60 delay = pci_pm_d3_delay;
61
62 msleep(delay);
63}
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Jeff Garzik32a2eea2007-10-11 16:57:27 -040065#ifdef CONFIG_PCI_DOMAINS
66int pci_domains_supported = 1;
67#endif
68
Atsushi Nemoto4516a612007-02-05 16:36:06 -080069#define DEFAULT_CARDBUS_IO_SIZE (256)
70#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
71/* pci=cbmemsize=nnM,cbiosize=nn can override this */
72unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
73unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
74
Eric W. Biederman28760482009-09-09 14:09:24 -070075#define DEFAULT_HOTPLUG_IO_SIZE (256)
76#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
77/* pci=hpmemsize=nnM,hpiosize=nn can override this */
78unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
79unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
80
Jon Mason5f39e672011-10-03 09:50:20 -050081enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -050082
Jesse Barnesac1aa472009-10-26 13:20:44 -070083/*
84 * The default CLS is used if arch didn't set CLS explicitly and not
85 * all pci devices agree on the same value. Arch can override either
86 * the dfl or actual value as it sees fit. Don't forget this is
87 * measured in 32-bit words, not bytes.
88 */
Tejun Heo98e724c2009-10-08 18:59:53 +090089u8 pci_dfl_cache_line_size __devinitdata = L1_CACHE_BYTES >> 2;
Jesse Barnesac1aa472009-10-26 13:20:44 -070090u8 pci_cache_line_size;
91
Myron Stowe96c55902011-10-28 15:48:38 -060092/*
93 * If we set up a device for bus mastering, we need to check the latency
94 * timer as certain BIOSes forget to set it properly.
95 */
96unsigned int pcibios_max_latency = 255;
97
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +010098/* If set, the PCIe ARI capability will not be used. */
99static bool pcie_ari_disabled;
100
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101/**
102 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
103 * @bus: pointer to PCI bus structure to search
104 *
105 * Given a PCI bus, returns the highest PCI bus number present in the set
106 * including the given PCI bus and its list of child PCI buses.
107 */
Sam Ravnborg96bde062007-03-26 21:53:30 -0800108unsigned char pci_bus_max_busnr(struct pci_bus* bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109{
110 struct list_head *tmp;
111 unsigned char max, n;
112
Yinghai Lub918c622012-05-17 18:51:11 -0700113 max = bus->busn_res.end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 list_for_each(tmp, &bus->children) {
115 n = pci_bus_max_busnr(pci_bus_b(tmp));
116 if(n > max)
117 max = n;
118 }
119 return max;
120}
Kristen Accardib82db5c2006-01-17 16:56:56 -0800121EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
Andrew Morton1684f5d2008-12-01 14:30:30 -0800123#ifdef CONFIG_HAS_IOMEM
124void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
125{
126 /*
127 * Make sure the BAR is actually a memory resource, not an IO resource
128 */
129 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
130 WARN_ON(1);
131 return NULL;
132 }
133 return ioremap_nocache(pci_resource_start(pdev, bar),
134 pci_resource_len(pdev, bar));
135}
136EXPORT_SYMBOL_GPL(pci_ioremap_bar);
137#endif
138
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100139#define PCI_FIND_CAP_TTL 48
140
141static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
142 u8 pos, int cap, int *ttl)
Roland Dreier24a4e372005-10-28 17:35:34 -0700143{
144 u8 id;
Roland Dreier24a4e372005-10-28 17:35:34 -0700145
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100146 while ((*ttl)--) {
Roland Dreier24a4e372005-10-28 17:35:34 -0700147 pci_bus_read_config_byte(bus, devfn, pos, &pos);
148 if (pos < 0x40)
149 break;
150 pos &= ~3;
151 pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID,
152 &id);
153 if (id == 0xff)
154 break;
155 if (id == cap)
156 return pos;
157 pos += PCI_CAP_LIST_NEXT;
158 }
159 return 0;
160}
161
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100162static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
163 u8 pos, int cap)
164{
165 int ttl = PCI_FIND_CAP_TTL;
166
167 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
168}
169
Roland Dreier24a4e372005-10-28 17:35:34 -0700170int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
171{
172 return __pci_find_next_cap(dev->bus, dev->devfn,
173 pos + PCI_CAP_LIST_NEXT, cap);
174}
175EXPORT_SYMBOL_GPL(pci_find_next_capability);
176
Michael Ellermand3bac112006-11-22 18:26:16 +1100177static int __pci_bus_find_cap_start(struct pci_bus *bus,
178 unsigned int devfn, u8 hdr_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179{
180 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181
182 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
183 if (!(status & PCI_STATUS_CAP_LIST))
184 return 0;
185
186 switch (hdr_type) {
187 case PCI_HEADER_TYPE_NORMAL:
188 case PCI_HEADER_TYPE_BRIDGE:
Michael Ellermand3bac112006-11-22 18:26:16 +1100189 return PCI_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 case PCI_HEADER_TYPE_CARDBUS:
Michael Ellermand3bac112006-11-22 18:26:16 +1100191 return PCI_CB_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 default:
193 return 0;
194 }
Michael Ellermand3bac112006-11-22 18:26:16 +1100195
196 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197}
198
199/**
200 * pci_find_capability - query for devices' capabilities
201 * @dev: PCI device to query
202 * @cap: capability code
203 *
204 * Tell if a device supports a given PCI capability.
205 * Returns the address of the requested capability structure within the
206 * device's PCI configuration space or 0 in case the device does not
207 * support it. Possible values for @cap:
208 *
209 * %PCI_CAP_ID_PM Power Management
210 * %PCI_CAP_ID_AGP Accelerated Graphics Port
211 * %PCI_CAP_ID_VPD Vital Product Data
212 * %PCI_CAP_ID_SLOTID Slot Identification
213 * %PCI_CAP_ID_MSI Message Signalled Interrupts
214 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
215 * %PCI_CAP_ID_PCIX PCI-X
216 * %PCI_CAP_ID_EXP PCI Express
217 */
218int pci_find_capability(struct pci_dev *dev, int cap)
219{
Michael Ellermand3bac112006-11-22 18:26:16 +1100220 int pos;
221
222 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
223 if (pos)
224 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
225
226 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227}
228
229/**
230 * pci_bus_find_capability - query for devices' capabilities
231 * @bus: the PCI bus to query
232 * @devfn: PCI device to query
233 * @cap: capability code
234 *
235 * Like pci_find_capability() but works for pci devices that do not have a
236 * pci_dev structure set up yet.
237 *
238 * Returns the address of the requested capability structure within the
239 * device's PCI configuration space or 0 in case the device does not
240 * support it.
241 */
242int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
243{
Michael Ellermand3bac112006-11-22 18:26:16 +1100244 int pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 u8 hdr_type;
246
247 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
248
Michael Ellermand3bac112006-11-22 18:26:16 +1100249 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
250 if (pos)
251 pos = __pci_find_next_cap(bus, devfn, pos, cap);
252
253 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254}
255
256/**
257 * pci_find_ext_capability - Find an extended capability
258 * @dev: PCI device to query
259 * @cap: capability code
260 *
261 * Returns the address of the requested extended capability structure
262 * within the device's PCI configuration space or 0 if the device does
263 * not support it. Possible values for @cap:
264 *
265 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
266 * %PCI_EXT_CAP_ID_VC Virtual Channel
267 * %PCI_EXT_CAP_ID_DSN Device Serial Number
268 * %PCI_EXT_CAP_ID_PWR Power Budgeting
269 */
270int pci_find_ext_capability(struct pci_dev *dev, int cap)
271{
272 u32 header;
Zhao, Yu557848c2008-10-13 19:18:07 +0800273 int ttl;
274 int pos = PCI_CFG_SPACE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275
Zhao, Yu557848c2008-10-13 19:18:07 +0800276 /* minimum 8 bytes per capability */
277 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
278
279 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280 return 0;
281
282 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
283 return 0;
284
285 /*
286 * If we have no capabilities, this is indicated by cap ID,
287 * cap version and next pointer all being 0.
288 */
289 if (header == 0)
290 return 0;
291
292 while (ttl-- > 0) {
293 if (PCI_EXT_CAP_ID(header) == cap)
294 return pos;
295
296 pos = PCI_EXT_CAP_NEXT(header);
Zhao, Yu557848c2008-10-13 19:18:07 +0800297 if (pos < PCI_CFG_SPACE_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 break;
299
300 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
301 break;
302 }
303
304 return 0;
305}
Brice Goglin3a720d72006-05-23 06:10:01 -0400306EXPORT_SYMBOL_GPL(pci_find_ext_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100308static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
309{
310 int rc, ttl = PCI_FIND_CAP_TTL;
311 u8 cap, mask;
312
313 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
314 mask = HT_3BIT_CAP_MASK;
315 else
316 mask = HT_5BIT_CAP_MASK;
317
318 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
319 PCI_CAP_ID_HT, &ttl);
320 while (pos) {
321 rc = pci_read_config_byte(dev, pos + 3, &cap);
322 if (rc != PCIBIOS_SUCCESSFUL)
323 return 0;
324
325 if ((cap & mask) == ht_cap)
326 return pos;
327
Brice Goglin47a4d5b2007-01-10 23:15:29 -0800328 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
329 pos + PCI_CAP_LIST_NEXT,
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100330 PCI_CAP_ID_HT, &ttl);
331 }
332
333 return 0;
334}
335/**
336 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
337 * @dev: PCI device to query
338 * @pos: Position from which to continue searching
339 * @ht_cap: Hypertransport capability code
340 *
341 * To be used in conjunction with pci_find_ht_capability() to search for
342 * all capabilities matching @ht_cap. @pos should always be a value returned
343 * from pci_find_ht_capability().
344 *
345 * NB. To be 100% safe against broken PCI devices, the caller should take
346 * steps to avoid an infinite loop.
347 */
348int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
349{
350 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
351}
352EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
353
354/**
355 * pci_find_ht_capability - query a device's Hypertransport capabilities
356 * @dev: PCI device to query
357 * @ht_cap: Hypertransport capability code
358 *
359 * Tell if a device supports a given Hypertransport capability.
360 * Returns an address within the device's PCI configuration space
361 * or 0 in case the device does not support the request capability.
362 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
363 * which has a Hypertransport capability matching @ht_cap.
364 */
365int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
366{
367 int pos;
368
369 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
370 if (pos)
371 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
372
373 return pos;
374}
375EXPORT_SYMBOL_GPL(pci_find_ht_capability);
376
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377/**
378 * pci_find_parent_resource - return resource region of parent bus of given region
379 * @dev: PCI device structure contains resources to be searched
380 * @res: child resource record for which parent is sought
381 *
382 * For given resource region of given device, return the resource
383 * region of parent bus the given region is contained in or where
384 * it should be allocated from.
385 */
386struct resource *
387pci_find_parent_resource(const struct pci_dev *dev, struct resource *res)
388{
389 const struct pci_bus *bus = dev->bus;
390 int i;
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700391 struct resource *best = NULL, *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700393 pci_bus_for_each_resource(bus, r, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394 if (!r)
395 continue;
396 if (res->start && !(res->start >= r->start && res->end <= r->end))
397 continue; /* Not contained */
398 if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
399 continue; /* Wrong type */
400 if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH))
401 return r; /* Exact match */
Linus Torvalds8c8def22009-11-09 12:04:32 -0800402 /* We can't insert a non-prefetch resource inside a prefetchable parent .. */
403 if (r->flags & IORESOURCE_PREFETCH)
404 continue;
405 /* .. but we can put a prefetchable resource inside a non-prefetchable one */
406 if (!best)
407 best = r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408 }
409 return best;
410}
411
412/**
John W. Linville064b53db2005-07-27 10:19:44 -0400413 * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
414 * @dev: PCI device to have its BARs restored
415 *
416 * Restore the BAR values for a given device, so as to make it
417 * accessible by its driver.
418 */
Adrian Bunkad6685992007-10-27 03:06:22 +0200419static void
John W. Linville064b53db2005-07-27 10:19:44 -0400420pci_restore_bars(struct pci_dev *dev)
421{
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800422 int i;
John W. Linville064b53db2005-07-27 10:19:44 -0400423
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800424 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
Yu Zhao14add802008-11-22 02:38:52 +0800425 pci_update_resource(dev, i);
John W. Linville064b53db2005-07-27 10:19:44 -0400426}
427
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200428static struct pci_platform_pm_ops *pci_platform_pm;
429
430int pci_set_platform_pm(struct pci_platform_pm_ops *ops)
431{
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200432 if (!ops->is_manageable || !ops->set_state || !ops->choose_state
433 || !ops->sleep_wake || !ops->can_wakeup)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200434 return -EINVAL;
435 pci_platform_pm = ops;
436 return 0;
437}
438
439static inline bool platform_pci_power_manageable(struct pci_dev *dev)
440{
441 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
442}
443
444static inline int platform_pci_set_power_state(struct pci_dev *dev,
445 pci_power_t t)
446{
447 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
448}
449
450static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
451{
452 return pci_platform_pm ?
453 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
454}
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700455
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200456static inline bool platform_pci_can_wakeup(struct pci_dev *dev)
457{
458 return pci_platform_pm ? pci_platform_pm->can_wakeup(dev) : false;
459}
460
461static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
462{
463 return pci_platform_pm ?
464 pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
465}
466
Rafael J. Wysockib67ea762010-02-17 23:44:09 +0100467static inline int platform_pci_run_wake(struct pci_dev *dev, bool enable)
468{
469 return pci_platform_pm ?
470 pci_platform_pm->run_wake(dev, enable) : -ENODEV;
471}
472
John W. Linville064b53db2005-07-27 10:19:44 -0400473/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200474 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
475 * given PCI device
476 * @dev: PCI device to handle.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200477 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478 *
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200479 * RETURN VALUE:
480 * -EINVAL if the requested state is invalid.
481 * -EIO if device does not support PCI PM or its PM capabilities register has a
482 * wrong version, or device doesn't support the requested state.
483 * 0 if device already is in the requested state.
484 * 0 if device's power state has been successfully changed.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485 */
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100486static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200488 u16 pmcsr;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200489 bool need_restore = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100491 /* Check if we're already there */
492 if (dev->current_state == state)
493 return 0;
494
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200495 if (!dev->pm_cap)
Andrew Lunncca03de2007-07-09 11:55:58 -0700496 return -EIO;
497
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200498 if (state < PCI_D0 || state > PCI_D3hot)
499 return -EINVAL;
500
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501 /* Validate current state:
502 * Can enter D0 from any state, but if we can only go deeper
503 * to sleep if we're already in a low power state
504 */
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100505 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200506 && dev->current_state > state) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600507 dev_err(&dev->dev, "invalid power transition "
508 "(from state %d to %d)\n", dev->current_state, state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509 return -EINVAL;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200510 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512 /* check if this device supports the desired state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200513 if ((state == PCI_D1 && !dev->d1_support)
514 || (state == PCI_D2 && !dev->d2_support))
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700515 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200517 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
John W. Linville064b53db2005-07-27 10:19:44 -0400518
John W. Linville32a36582005-09-14 09:52:42 -0400519 /* If we're (effectively) in D3, force entire word to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520 * This doesn't affect PME_Status, disables PME_En, and
521 * sets PowerState to 0.
522 */
John W. Linville32a36582005-09-14 09:52:42 -0400523 switch (dev->current_state) {
John W. Linvilled3535fb2005-09-28 17:50:51 -0400524 case PCI_D0:
525 case PCI_D1:
526 case PCI_D2:
527 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
528 pmcsr |= state;
529 break;
Rafael J. Wysockif62795f2009-05-18 22:51:12 +0200530 case PCI_D3hot:
531 case PCI_D3cold:
John W. Linville32a36582005-09-14 09:52:42 -0400532 case PCI_UNKNOWN: /* Boot-up */
533 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100534 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200535 need_restore = true;
John W. Linville32a36582005-09-14 09:52:42 -0400536 /* Fall-through: force to D0 */
John W. Linville32a36582005-09-14 09:52:42 -0400537 default:
John W. Linvilled3535fb2005-09-28 17:50:51 -0400538 pmcsr = 0;
John W. Linville32a36582005-09-14 09:52:42 -0400539 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540 }
541
542 /* enter specified state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200543 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544
545 /* Mandatory power management transition delays */
546 /* see PCI PM 1.1 5.6.1 table 18 */
547 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +0100548 pci_dev_d3_sleep(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549 else if (state == PCI_D2 || dev->current_state == PCI_D2)
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100550 udelay(PCI_PM_D2_DELAY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551
Rafael J. Wysockie13cdbd2009-10-05 00:48:40 +0200552 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
553 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
554 if (dev->current_state != state && printk_ratelimit())
555 dev_info(&dev->dev, "Refused to change power state, "
556 "currently in D%d\n", dev->current_state);
John W. Linville064b53db2005-07-27 10:19:44 -0400557
Huang Ying448bd852012-06-23 10:23:51 +0800558 /*
559 * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
John W. Linville064b53db2005-07-27 10:19:44 -0400560 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
561 * from D3hot to D0 _may_ perform an internal reset, thereby
562 * going to "D0 Uninitialized" rather than "D0 Initialized".
563 * For example, at least some versions of the 3c905B and the
564 * 3c556B exhibit this behaviour.
565 *
566 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
567 * devices in a D3hot state at boot. Consequently, we need to
568 * restore at least the BARs so that the device will be
569 * accessible to its driver.
570 */
571 if (need_restore)
572 pci_restore_bars(dev);
573
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100574 if (dev->bus->self)
Shaohua Li7d715a62008-02-25 09:46:41 +0800575 pcie_aspm_pm_state_change(dev->bus->self);
576
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577 return 0;
578}
579
580/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200581 * pci_update_current_state - Read PCI power state of given device from its
582 * PCI PM registers and cache it
583 * @dev: PCI device to handle.
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100584 * @state: State to cache in case the device doesn't have the PM capability
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200585 */
Rafael J. Wysocki734104292009-01-07 13:07:15 +0100586void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200587{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200588 if (dev->pm_cap) {
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200589 u16 pmcsr;
590
Huang Ying448bd852012-06-23 10:23:51 +0800591 /*
592 * Configuration space is not accessible for device in
593 * D3cold, so just keep or set D3cold for safety
594 */
595 if (dev->current_state == PCI_D3cold)
596 return;
597 if (state == PCI_D3cold) {
598 dev->current_state = PCI_D3cold;
599 return;
600 }
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200601 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200602 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100603 } else {
604 dev->current_state = state;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200605 }
606}
607
608/**
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600609 * pci_power_up - Put the given device into D0 forcibly
610 * @dev: PCI device to power up
611 */
612void pci_power_up(struct pci_dev *dev)
613{
614 if (platform_pci_power_manageable(dev))
615 platform_pci_set_power_state(dev, PCI_D0);
616
617 pci_raw_set_power_state(dev, PCI_D0);
618 pci_update_current_state(dev, PCI_D0);
619}
620
621/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100622 * pci_platform_power_transition - Use platform to change device power state
623 * @dev: PCI device to handle.
624 * @state: State to put the device into.
625 */
626static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
627{
628 int error;
629
630 if (platform_pci_power_manageable(dev)) {
631 error = platform_pci_set_power_state(dev, state);
632 if (!error)
633 pci_update_current_state(dev, state);
Ajaykumar Hotchandanib51306c2011-12-12 13:57:36 +0530634 /* Fall back to PCI_D0 if native PM is not supported */
635 if (!dev->pm_cap)
636 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100637 } else {
638 error = -ENODEV;
639 /* Fall back to PCI_D0 if native PM is not supported */
Rafael J. Wysockib3bad722009-05-17 20:17:06 +0200640 if (!dev->pm_cap)
641 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100642 }
643
644 return error;
645}
646
647/**
648 * __pci_start_power_transition - Start power transition of a PCI device
649 * @dev: PCI device to handle.
650 * @state: State to put the device into.
651 */
652static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
653{
Huang Ying448bd852012-06-23 10:23:51 +0800654 if (state == PCI_D0) {
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100655 pci_platform_power_transition(dev, PCI_D0);
Huang Ying448bd852012-06-23 10:23:51 +0800656 /*
657 * Mandatory power management transition delays, see
658 * PCI Express Base Specification Revision 2.0 Section
659 * 6.6.1: Conventional Reset. Do not delay for
660 * devices powered on/off by corresponding bridge,
661 * because have already delayed for the bridge.
662 */
663 if (dev->runtime_d3cold) {
664 msleep(dev->d3cold_delay);
665 /*
666 * When powering on a bridge from D3cold, the
667 * whole hierarchy may be powered on into
668 * D0uninitialized state, resume them to give
669 * them a chance to suspend again
670 */
671 pci_wakeup_bus(dev->subordinate);
672 }
673 }
674}
675
676/**
677 * __pci_dev_set_current_state - Set current state of a PCI device
678 * @dev: Device to handle
679 * @data: pointer to state to be set
680 */
681static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
682{
683 pci_power_t state = *(pci_power_t *)data;
684
685 dev->current_state = state;
686 return 0;
687}
688
689/**
690 * __pci_bus_set_current_state - Walk given bus and set current state of devices
691 * @bus: Top bus of the subtree to walk.
692 * @state: state to be set
693 */
694static void __pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
695{
696 if (bus)
697 pci_walk_bus(bus, __pci_dev_set_current_state, &state);
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100698}
699
700/**
701 * __pci_complete_power_transition - Complete power transition of a PCI device
702 * @dev: PCI device to handle.
703 * @state: State to put the device into.
704 *
705 * This function should not be called directly by device drivers.
706 */
707int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
708{
Huang Ying448bd852012-06-23 10:23:51 +0800709 int ret;
710
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600711 if (state <= PCI_D0)
Huang Ying448bd852012-06-23 10:23:51 +0800712 return -EINVAL;
713 ret = pci_platform_power_transition(dev, state);
714 /* Power off the bridge may power off the whole hierarchy */
715 if (!ret && state == PCI_D3cold)
716 __pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
717 return ret;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100718}
719EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
720
721/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200722 * pci_set_power_state - Set the power state of a PCI device
723 * @dev: PCI device to handle.
724 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
725 *
Nick Andrew877d0312009-01-26 11:06:57 +0100726 * Transition a device to a new power state, using the platform firmware and/or
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200727 * the device's PCI PM registers.
728 *
729 * RETURN VALUE:
730 * -EINVAL if the requested state is invalid.
731 * -EIO if device does not support PCI PM or its PM capabilities register has a
732 * wrong version, or device doesn't support the requested state.
733 * 0 if device already is in the requested state.
734 * 0 if device's power state has been successfully changed.
735 */
736int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
737{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200738 int error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200739
740 /* bound the state we're entering */
Huang Ying448bd852012-06-23 10:23:51 +0800741 if (state > PCI_D3cold)
742 state = PCI_D3cold;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200743 else if (state < PCI_D0)
744 state = PCI_D0;
745 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
746 /*
747 * If the device or the parent bridge do not support PCI PM,
748 * ignore the request if we're doing anything other than putting
749 * it into D0 (which would only happen on boot).
750 */
751 return 0;
752
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600753 /* Check if we're already there */
754 if (dev->current_state == state)
755 return 0;
756
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100757 __pci_start_power_transition(dev, state);
758
Alan Cox979b1792008-07-24 17:18:38 +0100759 /* This device is quirked not to be put into D3, so
760 don't put it in D3 */
Huang Ying448bd852012-06-23 10:23:51 +0800761 if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
Alan Cox979b1792008-07-24 17:18:38 +0100762 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200763
Huang Ying448bd852012-06-23 10:23:51 +0800764 /*
765 * To put device in D3cold, we put device into D3hot in native
766 * way, then put device into D3cold with platform ops
767 */
768 error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
769 PCI_D3hot : state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200770
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100771 if (!__pci_complete_power_transition(dev, state))
772 error = 0;
Naga Chumbalkar1a680b72011-03-21 03:29:08 +0000773 /*
774 * When aspm_policy is "powersave" this call ensures
775 * that ASPM is configured.
776 */
777 if (!error && dev->bus->self)
778 pcie_aspm_powersave_config_link(dev->bus->self);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200779
780 return error;
781}
782
783/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 * pci_choose_state - Choose the power state of a PCI device
785 * @dev: PCI device to be suspended
786 * @state: target sleep state for the whole system. This is the value
787 * that is passed to suspend() function.
788 *
789 * Returns PCI power state suitable for given device and given system
790 * message.
791 */
792
793pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
794{
Shaohua Liab826ca2007-07-20 10:03:22 +0800795 pci_power_t ret;
David Shaohua Li0f644742005-03-19 00:15:48 -0500796
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797 if (!pci_find_capability(dev, PCI_CAP_ID_PM))
798 return PCI_D0;
799
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200800 ret = platform_pci_choose_state(dev);
801 if (ret != PCI_POWER_ERROR)
802 return ret;
Pavel Machekca078ba2005-09-03 15:56:57 -0700803
804 switch (state.event) {
805 case PM_EVENT_ON:
806 return PCI_D0;
807 case PM_EVENT_FREEZE:
David Brownellb887d2e2006-08-14 23:11:05 -0700808 case PM_EVENT_PRETHAW:
809 /* REVISIT both freeze and pre-thaw "should" use D0 */
Pavel Machekca078ba2005-09-03 15:56:57 -0700810 case PM_EVENT_SUSPEND:
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100811 case PM_EVENT_HIBERNATE:
Pavel Machekca078ba2005-09-03 15:56:57 -0700812 return PCI_D3hot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 default:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600814 dev_info(&dev->dev, "unrecognized suspend event %d\n",
815 state.event);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816 BUG();
817 }
818 return PCI_D0;
819}
820
821EXPORT_SYMBOL(pci_choose_state);
822
Yu Zhao89858512009-02-16 02:55:47 +0800823#define PCI_EXP_SAVE_REGS 7
824
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800825
Yinghai Lu34a48762012-02-11 00:18:41 -0800826static struct pci_cap_saved_state *pci_find_saved_cap(
827 struct pci_dev *pci_dev, char cap)
828{
829 struct pci_cap_saved_state *tmp;
830 struct hlist_node *pos;
831
832 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
833 if (tmp->cap.cap_nr == cap)
834 return tmp;
835 }
836 return NULL;
837}
838
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300839static int pci_save_pcie_state(struct pci_dev *dev)
840{
Jiang Liu59875ae2012-07-24 17:20:06 +0800841 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300842 struct pci_cap_saved_state *save_state;
843 u16 *cap;
844
Jiang Liu59875ae2012-07-24 17:20:06 +0800845 if (!pci_is_pcie(dev))
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300846 return 0;
847
Eric W. Biederman9f355752007-03-08 13:06:13 -0700848 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300849 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800850 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300851 return -ENOMEM;
852 }
Jiang Liu59875ae2012-07-24 17:20:06 +0800853
Alex Williamson24a4742f2011-05-10 10:02:11 -0600854 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +0800855 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
856 pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
857 pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
858 pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
859 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
860 pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
861 pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300862
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300863 return 0;
864}
865
866static void pci_restore_pcie_state(struct pci_dev *dev)
867{
Jiang Liu59875ae2012-07-24 17:20:06 +0800868 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300869 struct pci_cap_saved_state *save_state;
870 u16 *cap;
871
872 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Jiang Liu59875ae2012-07-24 17:20:06 +0800873 if (!save_state)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300874 return;
Jiang Liu59875ae2012-07-24 17:20:06 +0800875
Alex Williamson24a4742f2011-05-10 10:02:11 -0600876 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +0800877 pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
878 pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
879 pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
880 pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
881 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
882 pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
883 pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300884}
885
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800886
887static int pci_save_pcix_state(struct pci_dev *dev)
888{
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100889 int pos;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800890 struct pci_cap_saved_state *save_state;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800891
892 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
893 if (pos <= 0)
894 return 0;
895
Shaohua Lif34303d2007-12-18 09:56:47 +0800896 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800897 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800898 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800899 return -ENOMEM;
900 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800901
Alex Williamson24a4742f2011-05-10 10:02:11 -0600902 pci_read_config_word(dev, pos + PCI_X_CMD,
903 (u16 *)save_state->cap.data);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100904
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800905 return 0;
906}
907
908static void pci_restore_pcix_state(struct pci_dev *dev)
909{
910 int i = 0, pos;
911 struct pci_cap_saved_state *save_state;
912 u16 *cap;
913
914 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
915 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
916 if (!save_state || pos <= 0)
917 return;
Alex Williamson24a4742f2011-05-10 10:02:11 -0600918 cap = (u16 *)&save_state->cap.data[0];
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800919
920 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800921}
922
923
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924/**
925 * pci_save_state - save the PCI configuration space of a device before suspending
926 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927 */
928int
929pci_save_state(struct pci_dev *dev)
930{
931 int i;
932 /* XXX: 100% dword access ok here? */
933 for (i = 0; i < 16; i++)
Kleber Sacilotto de Souza9e0b5b22009-11-25 00:55:51 -0200934 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100935 dev->state_saved = true;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300936 if ((i = pci_save_pcie_state(dev)) != 0)
937 return i;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800938 if ((i = pci_save_pcix_state(dev)) != 0)
939 return i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940 return 0;
941}
942
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +0200943static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
944 u32 saved_val, int retry)
945{
946 u32 val;
947
948 pci_read_config_dword(pdev, offset, &val);
949 if (val == saved_val)
950 return;
951
952 for (;;) {
953 dev_dbg(&pdev->dev, "restoring config space at offset "
954 "%#x (was %#x, writing %#x)\n", offset, val, saved_val);
955 pci_write_config_dword(pdev, offset, saved_val);
956 if (retry-- <= 0)
957 return;
958
959 pci_read_config_dword(pdev, offset, &val);
960 if (val == saved_val)
961 return;
962
963 mdelay(1);
964 }
965}
966
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +0200967static void pci_restore_config_space_range(struct pci_dev *pdev,
968 int start, int end, int retry)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +0200969{
970 int index;
971
972 for (index = end; index >= start; index--)
973 pci_restore_config_dword(pdev, 4 * index,
974 pdev->saved_config_space[index],
975 retry);
976}
977
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +0200978static void pci_restore_config_space(struct pci_dev *pdev)
979{
980 if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
981 pci_restore_config_space_range(pdev, 10, 15, 0);
982 /* Restore BARs before the command register. */
983 pci_restore_config_space_range(pdev, 4, 9, 10);
984 pci_restore_config_space_range(pdev, 0, 3, 0);
985 } else {
986 pci_restore_config_space_range(pdev, 0, 15, 0);
987 }
988}
989
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990/**
991 * pci_restore_state - Restore the saved state of a PCI device
992 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993 */
Jon Mason1d3c16a2010-11-30 17:43:26 -0600994void pci_restore_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995{
Alek Duc82f63e2009-08-08 08:46:19 +0800996 if (!dev->state_saved)
Jon Mason1d3c16a2010-11-30 17:43:26 -0600997 return;
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +0200998
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300999 /* PCI Express register must be restored first */
1000 pci_restore_pcie_state(dev);
Hao, Xudong1900ca12011-12-17 21:24:40 +08001001 pci_restore_ats_state(dev);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001002
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001003 pci_restore_config_space(dev);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001004
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001005 pci_restore_pcix_state(dev);
Shaohua Li41017f02006-02-08 17:11:38 +08001006 pci_restore_msi_state(dev);
Yu Zhao8c5cdb62009-03-20 11:25:12 +08001007 pci_restore_iov_state(dev);
Michael Ellerman8fed4b62007-01-25 19:34:08 +11001008
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001009 dev->state_saved = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010}
1011
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001012struct pci_saved_state {
1013 u32 config_space[16];
1014 struct pci_cap_saved_data cap[0];
1015};
1016
1017/**
1018 * pci_store_saved_state - Allocate and return an opaque struct containing
1019 * the device saved state.
1020 * @dev: PCI device that we're dealing with
1021 *
1022 * Rerturn NULL if no state or error.
1023 */
1024struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1025{
1026 struct pci_saved_state *state;
1027 struct pci_cap_saved_state *tmp;
1028 struct pci_cap_saved_data *cap;
1029 struct hlist_node *pos;
1030 size_t size;
1031
1032 if (!dev->state_saved)
1033 return NULL;
1034
1035 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1036
1037 hlist_for_each_entry(tmp, pos, &dev->saved_cap_space, next)
1038 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1039
1040 state = kzalloc(size, GFP_KERNEL);
1041 if (!state)
1042 return NULL;
1043
1044 memcpy(state->config_space, dev->saved_config_space,
1045 sizeof(state->config_space));
1046
1047 cap = state->cap;
1048 hlist_for_each_entry(tmp, pos, &dev->saved_cap_space, next) {
1049 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1050 memcpy(cap, &tmp->cap, len);
1051 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1052 }
1053 /* Empty cap_save terminates list */
1054
1055 return state;
1056}
1057EXPORT_SYMBOL_GPL(pci_store_saved_state);
1058
1059/**
1060 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1061 * @dev: PCI device that we're dealing with
1062 * @state: Saved state returned from pci_store_saved_state()
1063 */
1064int pci_load_saved_state(struct pci_dev *dev, struct pci_saved_state *state)
1065{
1066 struct pci_cap_saved_data *cap;
1067
1068 dev->state_saved = false;
1069
1070 if (!state)
1071 return 0;
1072
1073 memcpy(dev->saved_config_space, state->config_space,
1074 sizeof(state->config_space));
1075
1076 cap = state->cap;
1077 while (cap->size) {
1078 struct pci_cap_saved_state *tmp;
1079
1080 tmp = pci_find_saved_cap(dev, cap->cap_nr);
1081 if (!tmp || tmp->cap.size != cap->size)
1082 return -EINVAL;
1083
1084 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1085 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1086 sizeof(struct pci_cap_saved_data) + cap->size);
1087 }
1088
1089 dev->state_saved = true;
1090 return 0;
1091}
1092EXPORT_SYMBOL_GPL(pci_load_saved_state);
1093
1094/**
1095 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1096 * and free the memory allocated for it.
1097 * @dev: PCI device that we're dealing with
1098 * @state: Pointer to saved state returned from pci_store_saved_state()
1099 */
1100int pci_load_and_free_saved_state(struct pci_dev *dev,
1101 struct pci_saved_state **state)
1102{
1103 int ret = pci_load_saved_state(dev, *state);
1104 kfree(*state);
1105 *state = NULL;
1106 return ret;
1107}
1108EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1109
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001110static int do_pci_enable_device(struct pci_dev *dev, int bars)
1111{
1112 int err;
1113
1114 err = pci_set_power_state(dev, PCI_D0);
1115 if (err < 0 && err != -EIO)
1116 return err;
1117 err = pcibios_enable_device(dev, bars);
1118 if (err < 0)
1119 return err;
1120 pci_fixup_device(pci_fixup_enable, dev);
1121
1122 return 0;
1123}
1124
1125/**
Tejun Heo0b62e132007-07-27 14:43:35 +09001126 * pci_reenable_device - Resume abandoned device
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001127 * @dev: PCI device to be resumed
1128 *
1129 * Note this function is a backend of pci_default_resume and is not supposed
1130 * to be called by normal code, write proper resume handler and use it instead.
1131 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001132int pci_reenable_device(struct pci_dev *dev)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001133{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001134 if (pci_is_enabled(dev))
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001135 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1136 return 0;
1137}
1138
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001139static int __pci_enable_device_flags(struct pci_dev *dev,
1140 resource_size_t flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141{
1142 int err;
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001143 int i, bars = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144
Jesse Barnes97c145f2010-11-05 15:16:36 -04001145 /*
1146 * Power state could be unknown at this point, either due to a fresh
1147 * boot or a device removal call. So get the current power state
1148 * so that things like MSI message writing will behave as expected
1149 * (e.g. if the device really is in D0 at enable time).
1150 */
1151 if (dev->pm_cap) {
1152 u16 pmcsr;
1153 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1154 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1155 }
1156
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001157 if (atomic_add_return(1, &dev->enable_cnt) > 1)
1158 return 0; /* already enabled */
1159
Yinghai Lu497f16f2011-12-17 18:33:37 -08001160 /* only skip sriov related */
1161 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1162 if (dev->resource[i].flags & flags)
1163 bars |= (1 << i);
1164 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001165 if (dev->resource[i].flags & flags)
1166 bars |= (1 << i);
1167
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001168 err = do_pci_enable_device(dev, bars);
Greg Kroah-Hartman95a62962005-07-28 11:37:33 -07001169 if (err < 0)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001170 atomic_dec(&dev->enable_cnt);
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001171 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172}
1173
1174/**
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001175 * pci_enable_device_io - Initialize a device for use with IO space
1176 * @dev: PCI device to be initialized
1177 *
1178 * Initialize device before it's used by a driver. Ask low-level code
1179 * to enable I/O resources. Wake up the device if it was suspended.
1180 * Beware, this function can fail.
1181 */
1182int pci_enable_device_io(struct pci_dev *dev)
1183{
1184 return __pci_enable_device_flags(dev, IORESOURCE_IO);
1185}
1186
1187/**
1188 * pci_enable_device_mem - Initialize a device for use with Memory space
1189 * @dev: PCI device to be initialized
1190 *
1191 * Initialize device before it's used by a driver. Ask low-level code
1192 * to enable Memory resources. Wake up the device if it was suspended.
1193 * Beware, this function can fail.
1194 */
1195int pci_enable_device_mem(struct pci_dev *dev)
1196{
1197 return __pci_enable_device_flags(dev, IORESOURCE_MEM);
1198}
1199
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200/**
1201 * pci_enable_device - Initialize device before it's used by a driver.
1202 * @dev: PCI device to be initialized
1203 *
1204 * Initialize device before it's used by a driver. Ask low-level code
1205 * to enable I/O and memory. Wake up the device if it was suspended.
1206 * Beware, this function can fail.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001207 *
1208 * Note we don't actually enable the device many times if we call
1209 * this function repeatedly (we just increment the count).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210 */
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001211int pci_enable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212{
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001213 return __pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214}
1215
Tejun Heo9ac78492007-01-20 16:00:26 +09001216/*
1217 * Managed PCI resources. This manages device on/off, intx/msi/msix
1218 * on/off and BAR regions. pci_dev itself records msi/msix status, so
1219 * there's no need to track it separately. pci_devres is initialized
1220 * when a device is enabled using managed PCI device enable interface.
1221 */
1222struct pci_devres {
Tejun Heo7f375f32007-02-25 04:36:01 -08001223 unsigned int enabled:1;
1224 unsigned int pinned:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001225 unsigned int orig_intx:1;
1226 unsigned int restore_intx:1;
1227 u32 region_mask;
1228};
1229
1230static void pcim_release(struct device *gendev, void *res)
1231{
1232 struct pci_dev *dev = container_of(gendev, struct pci_dev, dev);
1233 struct pci_devres *this = res;
1234 int i;
1235
1236 if (dev->msi_enabled)
1237 pci_disable_msi(dev);
1238 if (dev->msix_enabled)
1239 pci_disable_msix(dev);
1240
1241 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1242 if (this->region_mask & (1 << i))
1243 pci_release_region(dev, i);
1244
1245 if (this->restore_intx)
1246 pci_intx(dev, this->orig_intx);
1247
Tejun Heo7f375f32007-02-25 04:36:01 -08001248 if (this->enabled && !this->pinned)
Tejun Heo9ac78492007-01-20 16:00:26 +09001249 pci_disable_device(dev);
1250}
1251
1252static struct pci_devres * get_pci_dr(struct pci_dev *pdev)
1253{
1254 struct pci_devres *dr, *new_dr;
1255
1256 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1257 if (dr)
1258 return dr;
1259
1260 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1261 if (!new_dr)
1262 return NULL;
1263 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1264}
1265
1266static struct pci_devres * find_pci_dr(struct pci_dev *pdev)
1267{
1268 if (pci_is_managed(pdev))
1269 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1270 return NULL;
1271}
1272
1273/**
1274 * pcim_enable_device - Managed pci_enable_device()
1275 * @pdev: PCI device to be initialized
1276 *
1277 * Managed pci_enable_device().
1278 */
1279int pcim_enable_device(struct pci_dev *pdev)
1280{
1281 struct pci_devres *dr;
1282 int rc;
1283
1284 dr = get_pci_dr(pdev);
1285 if (unlikely(!dr))
1286 return -ENOMEM;
Tejun Heob95d58e2008-01-30 18:20:04 +09001287 if (dr->enabled)
1288 return 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001289
1290 rc = pci_enable_device(pdev);
1291 if (!rc) {
1292 pdev->is_managed = 1;
Tejun Heo7f375f32007-02-25 04:36:01 -08001293 dr->enabled = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001294 }
1295 return rc;
1296}
1297
1298/**
1299 * pcim_pin_device - Pin managed PCI device
1300 * @pdev: PCI device to pin
1301 *
1302 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1303 * driver detach. @pdev must have been enabled with
1304 * pcim_enable_device().
1305 */
1306void pcim_pin_device(struct pci_dev *pdev)
1307{
1308 struct pci_devres *dr;
1309
1310 dr = find_pci_dr(pdev);
Tejun Heo7f375f32007-02-25 04:36:01 -08001311 WARN_ON(!dr || !dr->enabled);
Tejun Heo9ac78492007-01-20 16:00:26 +09001312 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001313 dr->pinned = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001314}
1315
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316/**
1317 * pcibios_disable_device - disable arch specific PCI resources for device dev
1318 * @dev: the PCI device to disable
1319 *
1320 * Disables architecture specific PCI resources for the device. This
1321 * is the default implementation. Architecture implementations can
1322 * override this.
1323 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06001324void __weak pcibios_disable_device (struct pci_dev *dev) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001326static void do_pci_disable_device(struct pci_dev *dev)
1327{
1328 u16 pci_command;
1329
1330 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1331 if (pci_command & PCI_COMMAND_MASTER) {
1332 pci_command &= ~PCI_COMMAND_MASTER;
1333 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1334 }
1335
1336 pcibios_disable_device(dev);
1337}
1338
1339/**
1340 * pci_disable_enabled_device - Disable device without updating enable_cnt
1341 * @dev: PCI device to disable
1342 *
1343 * NOTE: This function is a backend of PCI power management routines and is
1344 * not supposed to be called drivers.
1345 */
1346void pci_disable_enabled_device(struct pci_dev *dev)
1347{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001348 if (pci_is_enabled(dev))
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001349 do_pci_disable_device(dev);
1350}
1351
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352/**
1353 * pci_disable_device - Disable PCI device after use
1354 * @dev: PCI device to be disabled
1355 *
1356 * Signal to the system that the PCI device is not in use by the system
1357 * anymore. This only involves disabling PCI bus-mastering, if active.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001358 *
1359 * Note we don't actually disable the device until all callers of
Roman Fietzeee6583f2010-05-18 14:45:47 +02001360 * pci_enable_device() have called pci_disable_device().
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361 */
1362void
1363pci_disable_device(struct pci_dev *dev)
1364{
Tejun Heo9ac78492007-01-20 16:00:26 +09001365 struct pci_devres *dr;
Shaohua Li99dc8042006-05-26 10:58:27 +08001366
Tejun Heo9ac78492007-01-20 16:00:26 +09001367 dr = find_pci_dr(dev);
1368 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001369 dr->enabled = 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001370
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001371 if (atomic_sub_return(1, &dev->enable_cnt) != 0)
1372 return;
1373
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001374 do_pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001375
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001376 dev->is_busmaster = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001377}
1378
1379/**
Brian Kingf7bdd122007-04-06 16:39:36 -05001380 * pcibios_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001381 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001382 * @state: Reset state to enter into
1383 *
1384 *
Stefan Assmann45e829e2009-12-03 06:49:24 -05001385 * Sets the PCIe reset state for the device. This is the default
Brian Kingf7bdd122007-04-06 16:39:36 -05001386 * implementation. Architecture implementations can override this.
1387 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06001388int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
1389 enum pcie_reset_state state)
Brian Kingf7bdd122007-04-06 16:39:36 -05001390{
1391 return -EINVAL;
1392}
1393
1394/**
1395 * pci_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001396 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001397 * @state: Reset state to enter into
1398 *
1399 *
1400 * Sets the PCI reset state for the device.
1401 */
1402int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1403{
1404 return pcibios_set_pcie_reset_state(dev, state);
1405}
1406
1407/**
Rafael J. Wysocki58ff4632010-02-17 23:36:58 +01001408 * pci_check_pme_status - Check if given device has generated PME.
1409 * @dev: Device to check.
1410 *
1411 * Check the PME status of the device and if set, clear it and clear PME enable
1412 * (if set). Return 'true' if PME status and PME enable were both set or
1413 * 'false' otherwise.
1414 */
1415bool pci_check_pme_status(struct pci_dev *dev)
1416{
1417 int pmcsr_pos;
1418 u16 pmcsr;
1419 bool ret = false;
1420
1421 if (!dev->pm_cap)
1422 return false;
1423
1424 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
1425 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
1426 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
1427 return false;
1428
1429 /* Clear PME status. */
1430 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1431 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
1432 /* Disable PME to avoid interrupt flood. */
1433 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1434 ret = true;
1435 }
1436
1437 pci_write_config_word(dev, pmcsr_pos, pmcsr);
1438
1439 return ret;
1440}
1441
1442/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001443 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
1444 * @dev: Device to handle.
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001445 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001446 *
1447 * Check if @dev has generated PME and queue a resume request for it in that
1448 * case.
1449 */
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001450static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001451{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001452 if (pme_poll_reset && dev->pme_poll)
1453 dev->pme_poll = false;
1454
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001455 if (pci_check_pme_status(dev)) {
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001456 pci_wakeup_event(dev);
Rafael J. Wysocki0f953bf2010-12-29 13:22:08 +01001457 pm_request_resume(&dev->dev);
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001458 }
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001459 return 0;
1460}
1461
1462/**
1463 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
1464 * @bus: Top bus of the subtree to walk.
1465 */
1466void pci_pme_wakeup_bus(struct pci_bus *bus)
1467{
1468 if (bus)
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001469 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001470}
1471
1472/**
Huang Ying448bd852012-06-23 10:23:51 +08001473 * pci_wakeup - Wake up a PCI device
1474 * @dev: Device to handle.
1475 * @ign: ignored parameter
1476 */
1477static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
1478{
1479 pci_wakeup_event(pci_dev);
1480 pm_request_resume(&pci_dev->dev);
1481 return 0;
1482}
1483
1484/**
1485 * pci_wakeup_bus - Walk given bus and wake up devices on it
1486 * @bus: Top bus of the subtree to walk.
1487 */
1488void pci_wakeup_bus(struct pci_bus *bus)
1489{
1490 if (bus)
1491 pci_walk_bus(bus, pci_wakeup, NULL);
1492}
1493
1494/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001495 * pci_pme_capable - check the capability of PCI device to generate PME#
1496 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001497 * @state: PCI state from which device will issue PME#.
1498 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001499bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001500{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001501 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001502 return false;
1503
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001504 return !!(dev->pme_support & (1 << state));
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001505}
1506
Matthew Garrettdf17e622010-10-04 14:22:29 -04001507static void pci_pme_list_scan(struct work_struct *work)
1508{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001509 struct pci_pme_device *pme_dev, *n;
Matthew Garrettdf17e622010-10-04 14:22:29 -04001510
1511 mutex_lock(&pci_pme_list_mutex);
1512 if (!list_empty(&pci_pme_list)) {
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001513 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
1514 if (pme_dev->dev->pme_poll) {
Zheng Yan71a83bd2012-06-23 10:23:49 +08001515 struct pci_dev *bridge;
1516
1517 bridge = pme_dev->dev->bus->self;
1518 /*
1519 * If bridge is in low power state, the
1520 * configuration space of subordinate devices
1521 * may be not accessible
1522 */
1523 if (bridge && bridge->current_state != PCI_D0)
1524 continue;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001525 pci_pme_wakeup(pme_dev->dev, NULL);
1526 } else {
1527 list_del(&pme_dev->list);
1528 kfree(pme_dev);
1529 }
1530 }
1531 if (!list_empty(&pci_pme_list))
1532 schedule_delayed_work(&pci_pme_work,
1533 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04001534 }
1535 mutex_unlock(&pci_pme_list_mutex);
1536}
1537
1538/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001539 * pci_pme_active - enable or disable PCI device's PME# function
1540 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001541 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1542 *
1543 * The caller must verify that the device is capable of generating PME# before
1544 * calling this function with @enable equal to 'true'.
1545 */
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02001546void pci_pme_active(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001547{
1548 u16 pmcsr;
1549
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001550 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001551 return;
1552
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001553 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001554 /* Clear PME_Status by writing 1 to it and enable PME# */
1555 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1556 if (!enable)
1557 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1558
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001559 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001560
Matthew Garrettdf17e622010-10-04 14:22:29 -04001561 /* PCI (as opposed to PCIe) PME requires that the device have
1562 its PME# line hooked up correctly. Not all hardware vendors
1563 do this, so the PME never gets delivered and the device
1564 remains asleep. The easiest way around this is to
1565 periodically walk the list of suspended devices and check
1566 whether any have their PME flag set. The assumption is that
1567 we'll wake up often enough anyway that this won't be a huge
1568 hit, and the power savings from the devices will still be a
1569 win. */
1570
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001571 if (dev->pme_poll) {
Matthew Garrettdf17e622010-10-04 14:22:29 -04001572 struct pci_pme_device *pme_dev;
1573 if (enable) {
1574 pme_dev = kmalloc(sizeof(struct pci_pme_device),
1575 GFP_KERNEL);
1576 if (!pme_dev)
1577 goto out;
1578 pme_dev->dev = dev;
1579 mutex_lock(&pci_pme_list_mutex);
1580 list_add(&pme_dev->list, &pci_pme_list);
1581 if (list_is_singular(&pci_pme_list))
1582 schedule_delayed_work(&pci_pme_work,
1583 msecs_to_jiffies(PME_TIMEOUT));
1584 mutex_unlock(&pci_pme_list_mutex);
1585 } else {
1586 mutex_lock(&pci_pme_list_mutex);
1587 list_for_each_entry(pme_dev, &pci_pme_list, list) {
1588 if (pme_dev->dev == dev) {
1589 list_del(&pme_dev->list);
1590 kfree(pme_dev);
1591 break;
1592 }
1593 }
1594 mutex_unlock(&pci_pme_list_mutex);
1595 }
1596 }
1597
1598out:
Vincent Palatin85b85822011-12-05 11:51:18 -08001599 dev_dbg(&dev->dev, "PME# %s\n", enable ? "enabled" : "disabled");
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001600}
1601
1602/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001603 * __pci_enable_wake - enable PCI device as wakeup event source
David Brownell075c1772007-04-26 00:12:06 -07001604 * @dev: PCI device affected
1605 * @state: PCI state from which device will issue wakeup events
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001606 * @runtime: True if the events are to be generated at run time
David Brownell075c1772007-04-26 00:12:06 -07001607 * @enable: True to enable event generation; false to disable
Linus Torvalds1da177e2005-04-16 15:20:36 -07001608 *
David Brownell075c1772007-04-26 00:12:06 -07001609 * This enables the device as a wakeup event source, or disables it.
1610 * When such events involves platform-specific hooks, those hooks are
1611 * called automatically by this routine.
1612 *
1613 * Devices with legacy power management (no standard PCI PM capabilities)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001614 * always require such platform hooks.
David Brownell075c1772007-04-26 00:12:06 -07001615 *
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001616 * RETURN VALUE:
1617 * 0 is returned on success
1618 * -EINVAL is returned if device is not supposed to wake up the system
1619 * Error code depending on the platform is returned if both the platform and
1620 * the native mechanism fail to enable the generation of wake-up events
Linus Torvalds1da177e2005-04-16 15:20:36 -07001621 */
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001622int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1623 bool runtime, bool enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001624{
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001625 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001626
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001627 if (enable && !runtime && !device_may_wakeup(&dev->dev))
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001628 return -EINVAL;
1629
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001630 /* Don't do the same thing twice in a row for one device. */
1631 if (!!enable == !!dev->wakeup_prepared)
1632 return 0;
1633
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001634 /*
1635 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1636 * Anderson we should be doing PME# wake enable followed by ACPI wake
1637 * enable. To disable wake-up we call the platform first, for symmetry.
David Brownell075c1772007-04-26 00:12:06 -07001638 */
1639
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001640 if (enable) {
1641 int error;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001642
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001643 if (pci_pme_capable(dev, state))
1644 pci_pme_active(dev, true);
1645 else
1646 ret = 1;
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001647 error = runtime ? platform_pci_run_wake(dev, true) :
1648 platform_pci_sleep_wake(dev, true);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001649 if (ret)
1650 ret = error;
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001651 if (!ret)
1652 dev->wakeup_prepared = true;
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001653 } else {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001654 if (runtime)
1655 platform_pci_run_wake(dev, false);
1656 else
1657 platform_pci_sleep_wake(dev, false);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001658 pci_pme_active(dev, false);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001659 dev->wakeup_prepared = false;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001660 }
1661
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001662 return ret;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001663}
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001664EXPORT_SYMBOL(__pci_enable_wake);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001665
1666/**
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001667 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1668 * @dev: PCI device to prepare
1669 * @enable: True to enable wake-up event generation; false to disable
1670 *
1671 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1672 * and this function allows them to set that up cleanly - pci_enable_wake()
1673 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1674 * ordering constraints.
1675 *
1676 * This function only returns error code if the device is not capable of
1677 * generating PME# from both D3_hot and D3_cold, and the platform is unable to
1678 * enable wake-up power for it.
1679 */
1680int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1681{
1682 return pci_pme_capable(dev, PCI_D3cold) ?
1683 pci_enable_wake(dev, PCI_D3cold, enable) :
1684 pci_enable_wake(dev, PCI_D3hot, enable);
1685}
1686
1687/**
Jesse Barnes37139072008-07-28 11:49:26 -07001688 * pci_target_state - find an appropriate low power state for a given PCI dev
1689 * @dev: PCI device
1690 *
1691 * Use underlying platform code to find a supported low power state for @dev.
1692 * If the platform can't manage @dev, return the deepest state from which it
1693 * can generate wake events, based on any available PME info.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001694 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001695pci_power_t pci_target_state(struct pci_dev *dev)
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001696{
1697 pci_power_t target_state = PCI_D3hot;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001698
1699 if (platform_pci_power_manageable(dev)) {
1700 /*
1701 * Call the platform to choose the target state of the device
1702 * and enable wake-up from this state if supported.
1703 */
1704 pci_power_t state = platform_pci_choose_state(dev);
1705
1706 switch (state) {
1707 case PCI_POWER_ERROR:
1708 case PCI_UNKNOWN:
1709 break;
1710 case PCI_D1:
1711 case PCI_D2:
1712 if (pci_no_d1d2(dev))
1713 break;
1714 default:
1715 target_state = state;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001716 }
Rafael J. Wysockid2abdf62009-06-14 21:25:02 +02001717 } else if (!dev->pm_cap) {
1718 target_state = PCI_D0;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001719 } else if (device_may_wakeup(&dev->dev)) {
1720 /*
1721 * Find the deepest state from which the device can generate
1722 * wake-up events, make it the target state and enable device
1723 * to generate PME#.
1724 */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001725 if (dev->pme_support) {
1726 while (target_state
1727 && !(dev->pme_support & (1 << target_state)))
1728 target_state--;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001729 }
1730 }
1731
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001732 return target_state;
1733}
1734
1735/**
1736 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
1737 * @dev: Device to handle.
1738 *
1739 * Choose the power state appropriate for the device depending on whether
1740 * it can wake up the system and/or is power manageable by the platform
1741 * (PCI_D3hot is the default) and put the device into that state.
1742 */
1743int pci_prepare_to_sleep(struct pci_dev *dev)
1744{
1745 pci_power_t target_state = pci_target_state(dev);
1746 int error;
1747
1748 if (target_state == PCI_POWER_ERROR)
1749 return -EIO;
1750
Huang Ying448bd852012-06-23 10:23:51 +08001751 /* D3cold during system suspend/hibernate is not supported */
1752 if (target_state > PCI_D3hot)
1753 target_state = PCI_D3hot;
1754
Rafael J. Wysocki8efb8c72009-03-30 21:46:27 +02001755 pci_enable_wake(dev, target_state, device_may_wakeup(&dev->dev));
Rafael J. Wysockic157dfa2008-07-13 22:45:06 +02001756
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001757 error = pci_set_power_state(dev, target_state);
1758
1759 if (error)
1760 pci_enable_wake(dev, target_state, false);
1761
1762 return error;
1763}
1764
1765/**
Randy Dunlap443bd1c2008-07-21 09:27:18 -07001766 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001767 * @dev: Device to handle.
1768 *
Thomas Weber88393162010-03-16 11:47:56 +01001769 * Disable device's system wake-up capability and put it into D0.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001770 */
1771int pci_back_from_sleep(struct pci_dev *dev)
1772{
1773 pci_enable_wake(dev, PCI_D0, false);
1774 return pci_set_power_state(dev, PCI_D0);
1775}
1776
1777/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001778 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
1779 * @dev: PCI device being suspended.
1780 *
1781 * Prepare @dev to generate wake-up events at run time and put it into a low
1782 * power state.
1783 */
1784int pci_finish_runtime_suspend(struct pci_dev *dev)
1785{
1786 pci_power_t target_state = pci_target_state(dev);
1787 int error;
1788
1789 if (target_state == PCI_POWER_ERROR)
1790 return -EIO;
1791
Huang Ying448bd852012-06-23 10:23:51 +08001792 dev->runtime_d3cold = target_state == PCI_D3cold;
1793
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001794 __pci_enable_wake(dev, target_state, true, pci_dev_run_wake(dev));
1795
1796 error = pci_set_power_state(dev, target_state);
1797
Huang Ying448bd852012-06-23 10:23:51 +08001798 if (error) {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001799 __pci_enable_wake(dev, target_state, true, false);
Huang Ying448bd852012-06-23 10:23:51 +08001800 dev->runtime_d3cold = false;
1801 }
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001802
1803 return error;
1804}
1805
1806/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001807 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
1808 * @dev: Device to check.
1809 *
1810 * Return true if the device itself is cabable of generating wake-up events
1811 * (through the platform or using the native PCIe PME) or if the device supports
1812 * PME and one of its upstream bridges can generate wake-up events.
1813 */
1814bool pci_dev_run_wake(struct pci_dev *dev)
1815{
1816 struct pci_bus *bus = dev->bus;
1817
1818 if (device_run_wake(&dev->dev))
1819 return true;
1820
1821 if (!dev->pme_support)
1822 return false;
1823
1824 while (bus->parent) {
1825 struct pci_dev *bridge = bus->self;
1826
1827 if (device_run_wake(&bridge->dev))
1828 return true;
1829
1830 bus = bus->parent;
1831 }
1832
1833 /* We have reached the root bus. */
1834 if (bus->bridge)
1835 return device_run_wake(bus->bridge);
1836
1837 return false;
1838}
1839EXPORT_SYMBOL_GPL(pci_dev_run_wake);
1840
1841/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001842 * pci_pm_init - Initialize PM functions of given PCI device
1843 * @dev: PCI device to handle.
1844 */
1845void pci_pm_init(struct pci_dev *dev)
1846{
1847 int pm;
1848 u16 pmc;
David Brownell075c1772007-04-26 00:12:06 -07001849
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01001850 pm_runtime_forbid(&dev->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001851 device_enable_async_suspend(&dev->dev);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001852 dev->wakeup_prepared = false;
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01001853
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001854 dev->pm_cap = 0;
1855
Linus Torvalds1da177e2005-04-16 15:20:36 -07001856 /* find PCI PM capability in list */
1857 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
David Brownell075c1772007-04-26 00:12:06 -07001858 if (!pm)
Linus Torvalds50246dd2009-01-16 08:14:51 -08001859 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001860 /* Check device's ability to generate PME# */
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001861 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001862
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001863 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
1864 dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
1865 pmc & PCI_PM_CAP_VER_MASK);
Linus Torvalds50246dd2009-01-16 08:14:51 -08001866 return;
David Brownell075c1772007-04-26 00:12:06 -07001867 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001868
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001869 dev->pm_cap = pm;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01001870 dev->d3_delay = PCI_PM_D3_WAIT;
Huang Ying448bd852012-06-23 10:23:51 +08001871 dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001872
1873 dev->d1_support = false;
1874 dev->d2_support = false;
1875 if (!pci_no_d1d2(dev)) {
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001876 if (pmc & PCI_PM_CAP_D1)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001877 dev->d1_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001878 if (pmc & PCI_PM_CAP_D2)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001879 dev->d2_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001880
1881 if (dev->d1_support || dev->d2_support)
1882 dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
Jesse Barnesec84f122008-09-23 11:43:34 -07001883 dev->d1_support ? " D1" : "",
1884 dev->d2_support ? " D2" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001885 }
1886
1887 pmc &= PCI_PM_CAP_PME_MASK;
1888 if (pmc) {
Bjorn Helgaas10c3d712009-11-04 10:32:42 -07001889 dev_printk(KERN_DEBUG, &dev->dev,
1890 "PME# supported from%s%s%s%s%s\n",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001891 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
1892 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
1893 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
1894 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
1895 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001896 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001897 dev->pme_poll = true;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001898 /*
1899 * Make device's PM flags reflect the wake-up capability, but
1900 * let the user space enable it to wake up the system as needed.
1901 */
1902 device_set_wakeup_capable(&dev->dev, true);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001903 /* Disable the PME# generation functionality */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001904 pci_pme_active(dev, false);
1905 } else {
1906 dev->pme_support = 0;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001907 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908}
1909
Yu Zhao58c3a722008-10-14 14:02:53 +08001910/**
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001911 * platform_pci_wakeup_init - init platform wakeup if present
1912 * @dev: PCI device
1913 *
1914 * Some devices don't have PCI PM caps but can still generate wakeup
1915 * events through platform methods (like ACPI events). If @dev supports
1916 * platform wakeup events, set the device flag to indicate as much. This
1917 * may be redundant if the device also supports PCI PM caps, but double
1918 * initialization should be safe in that case.
1919 */
1920void platform_pci_wakeup_init(struct pci_dev *dev)
1921{
1922 if (!platform_pci_can_wakeup(dev))
1923 return;
1924
1925 device_set_wakeup_capable(&dev->dev, true);
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001926 platform_pci_sleep_wake(dev, false);
1927}
1928
Yinghai Lu34a48762012-02-11 00:18:41 -08001929static void pci_add_saved_cap(struct pci_dev *pci_dev,
1930 struct pci_cap_saved_state *new_cap)
1931{
1932 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
1933}
1934
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001935/**
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001936 * pci_add_save_buffer - allocate buffer for saving given capability registers
1937 * @dev: the PCI device
1938 * @cap: the capability to allocate the buffer for
1939 * @size: requested size of the buffer
1940 */
1941static int pci_add_cap_save_buffer(
1942 struct pci_dev *dev, char cap, unsigned int size)
1943{
1944 int pos;
1945 struct pci_cap_saved_state *save_state;
1946
1947 pos = pci_find_capability(dev, cap);
1948 if (pos <= 0)
1949 return 0;
1950
1951 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
1952 if (!save_state)
1953 return -ENOMEM;
1954
Alex Williamson24a4742f2011-05-10 10:02:11 -06001955 save_state->cap.cap_nr = cap;
1956 save_state->cap.size = size;
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001957 pci_add_saved_cap(dev, save_state);
1958
1959 return 0;
1960}
1961
1962/**
1963 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
1964 * @dev: the PCI device
1965 */
1966void pci_allocate_cap_save_buffers(struct pci_dev *dev)
1967{
1968 int error;
1969
Yu Zhao89858512009-02-16 02:55:47 +08001970 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
1971 PCI_EXP_SAVE_REGS * sizeof(u16));
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001972 if (error)
1973 dev_err(&dev->dev,
1974 "unable to preallocate PCI Express save buffer\n");
1975
1976 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
1977 if (error)
1978 dev_err(&dev->dev,
1979 "unable to preallocate PCI-X save buffer\n");
1980}
1981
Yinghai Luf7968412012-02-11 00:18:30 -08001982void pci_free_cap_save_buffers(struct pci_dev *dev)
1983{
1984 struct pci_cap_saved_state *tmp;
1985 struct hlist_node *pos, *n;
1986
1987 hlist_for_each_entry_safe(tmp, pos, n, &dev->saved_cap_space, next)
1988 kfree(tmp);
1989}
1990
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001991/**
Yu Zhao58c3a722008-10-14 14:02:53 +08001992 * pci_enable_ari - enable ARI forwarding if hardware support it
1993 * @dev: the PCI device
1994 */
1995void pci_enable_ari(struct pci_dev *dev)
1996{
Yu Zhao58c3a722008-10-14 14:02:53 +08001997 u32 cap;
Zhao, Yu81135872008-10-23 13:15:39 +08001998 struct pci_dev *bridge;
Yu Zhao58c3a722008-10-14 14:02:53 +08001999
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01002000 if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
Yu Zhao58c3a722008-10-14 14:02:53 +08002001 return;
2002
Jiang Liu59875ae2012-07-24 17:20:06 +08002003 if (!pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI))
Yu Zhao58c3a722008-10-14 14:02:53 +08002004 return;
2005
Zhao, Yu81135872008-10-23 13:15:39 +08002006 bridge = dev->bus->self;
Myron Stowecb97ae32012-06-01 15:16:31 -06002007 if (!bridge)
Zhao, Yu81135872008-10-23 13:15:39 +08002008 return;
2009
Jiang Liu59875ae2012-07-24 17:20:06 +08002010 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
Yu Zhao58c3a722008-10-14 14:02:53 +08002011 if (!(cap & PCI_EXP_DEVCAP2_ARI))
2012 return;
2013
Jiang Liu59875ae2012-07-24 17:20:06 +08002014 pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2, PCI_EXP_DEVCTL2_ARI);
Zhao, Yu81135872008-10-23 13:15:39 +08002015 bridge->ari_enabled = 1;
Yu Zhao58c3a722008-10-14 14:02:53 +08002016}
2017
Jesse Barnesb48d4422010-10-19 13:07:57 -07002018/**
Myron Stowec463b8c2012-06-01 15:16:37 -06002019 * pci_enable_ido - enable ID-based Ordering on a device
Jesse Barnesb48d4422010-10-19 13:07:57 -07002020 * @dev: the PCI device
2021 * @type: which types of IDO to enable
2022 *
2023 * Enable ID-based ordering on @dev. @type can contain the bits
2024 * %PCI_EXP_IDO_REQUEST and/or %PCI_EXP_IDO_COMPLETION to indicate
2025 * which types of transactions are allowed to be re-ordered.
2026 */
2027void pci_enable_ido(struct pci_dev *dev, unsigned long type)
2028{
Jiang Liu59875ae2012-07-24 17:20:06 +08002029 u16 ctrl = 0;
Jesse Barnesb48d4422010-10-19 13:07:57 -07002030
Jesse Barnesb48d4422010-10-19 13:07:57 -07002031 if (type & PCI_EXP_IDO_REQUEST)
2032 ctrl |= PCI_EXP_IDO_REQ_EN;
2033 if (type & PCI_EXP_IDO_COMPLETION)
2034 ctrl |= PCI_EXP_IDO_CMP_EN;
Jiang Liu59875ae2012-07-24 17:20:06 +08002035 if (ctrl)
2036 pcie_capability_set_word(dev, PCI_EXP_DEVCTL2, ctrl);
Jesse Barnesb48d4422010-10-19 13:07:57 -07002037}
2038EXPORT_SYMBOL(pci_enable_ido);
2039
2040/**
2041 * pci_disable_ido - disable ID-based ordering on a device
2042 * @dev: the PCI device
2043 * @type: which types of IDO to disable
2044 */
2045void pci_disable_ido(struct pci_dev *dev, unsigned long type)
2046{
Jiang Liu59875ae2012-07-24 17:20:06 +08002047 u16 ctrl = 0;
Jesse Barnesb48d4422010-10-19 13:07:57 -07002048
Jesse Barnesb48d4422010-10-19 13:07:57 -07002049 if (type & PCI_EXP_IDO_REQUEST)
Jiang Liu59875ae2012-07-24 17:20:06 +08002050 ctrl |= PCI_EXP_IDO_REQ_EN;
Jesse Barnesb48d4422010-10-19 13:07:57 -07002051 if (type & PCI_EXP_IDO_COMPLETION)
Jiang Liu59875ae2012-07-24 17:20:06 +08002052 ctrl |= PCI_EXP_IDO_CMP_EN;
2053 if (ctrl)
2054 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL2, ctrl);
Jesse Barnesb48d4422010-10-19 13:07:57 -07002055}
2056EXPORT_SYMBOL(pci_disable_ido);
2057
Jesse Barnes48a92a82011-01-10 12:46:36 -08002058/**
2059 * pci_enable_obff - enable optimized buffer flush/fill
2060 * @dev: PCI device
2061 * @type: type of signaling to use
2062 *
2063 * Try to enable @type OBFF signaling on @dev. It will try using WAKE#
2064 * signaling if possible, falling back to message signaling only if
2065 * WAKE# isn't supported. @type should indicate whether the PCIe link
2066 * be brought out of L0s or L1 to send the message. It should be either
2067 * %PCI_EXP_OBFF_SIGNAL_ALWAYS or %PCI_OBFF_SIGNAL_L0.
2068 *
2069 * If your device can benefit from receiving all messages, even at the
2070 * power cost of bringing the link back up from a low power state, use
2071 * %PCI_EXP_OBFF_SIGNAL_ALWAYS. Otherwise, use %PCI_OBFF_SIGNAL_L0 (the
2072 * preferred type).
2073 *
2074 * RETURNS:
2075 * Zero on success, appropriate error number on failure.
2076 */
2077int pci_enable_obff(struct pci_dev *dev, enum pci_obff_signal_type type)
2078{
Jesse Barnes48a92a82011-01-10 12:46:36 -08002079 u32 cap;
2080 u16 ctrl;
2081 int ret;
2082
Jiang Liu59875ae2012-07-24 17:20:06 +08002083 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP2, &cap);
Jesse Barnes48a92a82011-01-10 12:46:36 -08002084 if (!(cap & PCI_EXP_OBFF_MASK))
2085 return -ENOTSUPP; /* no OBFF support at all */
2086
2087 /* Make sure the topology supports OBFF as well */
Bjorn Helgaas82915502012-06-19 07:35:34 -06002088 if (dev->bus->self) {
Jesse Barnes48a92a82011-01-10 12:46:36 -08002089 ret = pci_enable_obff(dev->bus->self, type);
2090 if (ret)
2091 return ret;
2092 }
2093
Jiang Liu59875ae2012-07-24 17:20:06 +08002094 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &ctrl);
Jesse Barnes48a92a82011-01-10 12:46:36 -08002095 if (cap & PCI_EXP_OBFF_WAKE)
2096 ctrl |= PCI_EXP_OBFF_WAKE_EN;
2097 else {
2098 switch (type) {
2099 case PCI_EXP_OBFF_SIGNAL_L0:
2100 if (!(ctrl & PCI_EXP_OBFF_WAKE_EN))
2101 ctrl |= PCI_EXP_OBFF_MSGA_EN;
2102 break;
2103 case PCI_EXP_OBFF_SIGNAL_ALWAYS:
2104 ctrl &= ~PCI_EXP_OBFF_WAKE_EN;
2105 ctrl |= PCI_EXP_OBFF_MSGB_EN;
2106 break;
2107 default:
2108 WARN(1, "bad OBFF signal type\n");
2109 return -ENOTSUPP;
2110 }
2111 }
Jiang Liu59875ae2012-07-24 17:20:06 +08002112 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, ctrl);
Jesse Barnes48a92a82011-01-10 12:46:36 -08002113
2114 return 0;
2115}
2116EXPORT_SYMBOL(pci_enable_obff);
2117
2118/**
2119 * pci_disable_obff - disable optimized buffer flush/fill
2120 * @dev: PCI device
2121 *
2122 * Disable OBFF on @dev.
2123 */
2124void pci_disable_obff(struct pci_dev *dev)
2125{
Jiang Liu59875ae2012-07-24 17:20:06 +08002126 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL2, PCI_EXP_OBFF_WAKE_EN);
Jesse Barnes48a92a82011-01-10 12:46:36 -08002127}
2128EXPORT_SYMBOL(pci_disable_obff);
2129
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002130/**
2131 * pci_ltr_supported - check whether a device supports LTR
2132 * @dev: PCI device
2133 *
2134 * RETURNS:
2135 * True if @dev supports latency tolerance reporting, false otherwise.
2136 */
Myron Stowec32823f2012-06-01 15:16:25 -06002137static bool pci_ltr_supported(struct pci_dev *dev)
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002138{
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002139 u32 cap;
2140
Jiang Liu59875ae2012-07-24 17:20:06 +08002141 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP2, &cap);
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002142
2143 return cap & PCI_EXP_DEVCAP2_LTR;
2144}
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002145
2146/**
2147 * pci_enable_ltr - enable latency tolerance reporting
2148 * @dev: PCI device
2149 *
2150 * Enable LTR on @dev if possible, which means enabling it first on
2151 * upstream ports.
2152 *
2153 * RETURNS:
2154 * Zero on success, errno on failure.
2155 */
2156int pci_enable_ltr(struct pci_dev *dev)
2157{
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002158 int ret;
2159
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002160 /* Only primary function can enable/disable LTR */
2161 if (PCI_FUNC(dev->devfn) != 0)
2162 return -EINVAL;
2163
Jiang Liu59875ae2012-07-24 17:20:06 +08002164 if (!pci_ltr_supported(dev))
2165 return -ENOTSUPP;
2166
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002167 /* Enable upstream ports first */
Bjorn Helgaas82915502012-06-19 07:35:34 -06002168 if (dev->bus->self) {
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002169 ret = pci_enable_ltr(dev->bus->self);
2170 if (ret)
2171 return ret;
2172 }
2173
Jiang Liu59875ae2012-07-24 17:20:06 +08002174 return pcie_capability_set_word(dev, PCI_EXP_DEVCTL2, PCI_EXP_LTR_EN);
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002175}
2176EXPORT_SYMBOL(pci_enable_ltr);
2177
2178/**
2179 * pci_disable_ltr - disable latency tolerance reporting
2180 * @dev: PCI device
2181 */
2182void pci_disable_ltr(struct pci_dev *dev)
2183{
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002184 /* Only primary function can enable/disable LTR */
2185 if (PCI_FUNC(dev->devfn) != 0)
2186 return;
2187
Jiang Liu59875ae2012-07-24 17:20:06 +08002188 if (!pci_ltr_supported(dev))
2189 return;
2190
2191 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL2, PCI_EXP_LTR_EN);
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002192}
2193EXPORT_SYMBOL(pci_disable_ltr);
2194
2195static int __pci_ltr_scale(int *val)
2196{
2197 int scale = 0;
2198
2199 while (*val > 1023) {
2200 *val = (*val + 31) / 32;
2201 scale++;
2202 }
2203 return scale;
2204}
2205
2206/**
2207 * pci_set_ltr - set LTR latency values
2208 * @dev: PCI device
2209 * @snoop_lat_ns: snoop latency in nanoseconds
2210 * @nosnoop_lat_ns: nosnoop latency in nanoseconds
2211 *
2212 * Figure out the scale and set the LTR values accordingly.
2213 */
2214int pci_set_ltr(struct pci_dev *dev, int snoop_lat_ns, int nosnoop_lat_ns)
2215{
2216 int pos, ret, snoop_scale, nosnoop_scale;
2217 u16 val;
2218
2219 if (!pci_ltr_supported(dev))
2220 return -ENOTSUPP;
2221
2222 snoop_scale = __pci_ltr_scale(&snoop_lat_ns);
2223 nosnoop_scale = __pci_ltr_scale(&nosnoop_lat_ns);
2224
2225 if (snoop_lat_ns > PCI_LTR_VALUE_MASK ||
2226 nosnoop_lat_ns > PCI_LTR_VALUE_MASK)
2227 return -EINVAL;
2228
2229 if ((snoop_scale > (PCI_LTR_SCALE_MASK >> PCI_LTR_SCALE_SHIFT)) ||
2230 (nosnoop_scale > (PCI_LTR_SCALE_MASK >> PCI_LTR_SCALE_SHIFT)))
2231 return -EINVAL;
2232
2233 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_LTR);
2234 if (!pos)
2235 return -ENOTSUPP;
2236
2237 val = (snoop_scale << PCI_LTR_SCALE_SHIFT) | snoop_lat_ns;
2238 ret = pci_write_config_word(dev, pos + PCI_LTR_MAX_SNOOP_LAT, val);
2239 if (ret != 4)
2240 return -EIO;
2241
2242 val = (nosnoop_scale << PCI_LTR_SCALE_SHIFT) | nosnoop_lat_ns;
2243 ret = pci_write_config_word(dev, pos + PCI_LTR_MAX_NOSNOOP_LAT, val);
2244 if (ret != 4)
2245 return -EIO;
2246
2247 return 0;
2248}
2249EXPORT_SYMBOL(pci_set_ltr);
2250
Chris Wright5d990b62009-12-04 12:15:21 -08002251static int pci_acs_enable;
2252
2253/**
2254 * pci_request_acs - ask for ACS to be enabled if supported
2255 */
2256void pci_request_acs(void)
2257{
2258 pci_acs_enable = 1;
2259}
2260
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002261/**
Allen Kayae21ee62009-10-07 10:27:17 -07002262 * pci_enable_acs - enable ACS if hardware support it
2263 * @dev: the PCI device
2264 */
2265void pci_enable_acs(struct pci_dev *dev)
2266{
2267 int pos;
2268 u16 cap;
2269 u16 ctrl;
2270
Chris Wright5d990b62009-12-04 12:15:21 -08002271 if (!pci_acs_enable)
2272 return;
2273
Allen Kayae21ee62009-10-07 10:27:17 -07002274 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
2275 if (!pos)
2276 return;
2277
2278 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
2279 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
2280
2281 /* Source Validation */
2282 ctrl |= (cap & PCI_ACS_SV);
2283
2284 /* P2P Request Redirect */
2285 ctrl |= (cap & PCI_ACS_RR);
2286
2287 /* P2P Completion Redirect */
2288 ctrl |= (cap & PCI_ACS_CR);
2289
2290 /* Upstream Forwarding */
2291 ctrl |= (cap & PCI_ACS_UF);
2292
2293 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
2294}
2295
2296/**
Alex Williamsonad805752012-06-11 05:27:07 +00002297 * pci_acs_enabled - test ACS against required flags for a given device
2298 * @pdev: device to test
2299 * @acs_flags: required PCI ACS flags
2300 *
2301 * Return true if the device supports the provided flags. Automatically
2302 * filters out flags that are not implemented on multifunction devices.
2303 */
2304bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
2305{
2306 int pos, ret;
2307 u16 ctrl;
2308
2309 ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
2310 if (ret >= 0)
2311 return ret > 0;
2312
2313 if (!pci_is_pcie(pdev))
2314 return false;
2315
2316 /* Filter out flags not applicable to multifunction */
2317 if (pdev->multifunction)
2318 acs_flags &= (PCI_ACS_RR | PCI_ACS_CR |
2319 PCI_ACS_EC | PCI_ACS_DT);
2320
Yijing Wang62f87c02012-07-24 17:20:03 +08002321 if (pci_pcie_type(pdev) == PCI_EXP_TYPE_DOWNSTREAM ||
2322 pci_pcie_type(pdev) == PCI_EXP_TYPE_ROOT_PORT ||
Alex Williamsonad805752012-06-11 05:27:07 +00002323 pdev->multifunction) {
2324 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS);
2325 if (!pos)
2326 return false;
2327
2328 pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
2329 if ((ctrl & acs_flags) != acs_flags)
2330 return false;
2331 }
2332
2333 return true;
2334}
2335
2336/**
2337 * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
2338 * @start: starting downstream device
2339 * @end: ending upstream device or NULL to search to the root bus
2340 * @acs_flags: required flags
2341 *
2342 * Walk up a device tree from start to end testing PCI ACS support. If
2343 * any step along the way does not support the required flags, return false.
2344 */
2345bool pci_acs_path_enabled(struct pci_dev *start,
2346 struct pci_dev *end, u16 acs_flags)
2347{
2348 struct pci_dev *pdev, *parent = start;
2349
2350 do {
2351 pdev = parent;
2352
2353 if (!pci_acs_enabled(pdev, acs_flags))
2354 return false;
2355
2356 if (pci_is_root_bus(pdev->bus))
2357 return (end == NULL);
2358
2359 parent = pdev->bus->self;
2360 } while (pdev != end);
2361
2362 return true;
2363}
2364
2365/**
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002366 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
2367 * @dev: the PCI device
2368 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTD, 4=INTD)
2369 *
2370 * Perform INTx swizzling for a device behind one level of bridge. This is
2371 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002372 * behind bridges on add-in cards. For devices with ARI enabled, the slot
2373 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
2374 * the PCI Express Base Specification, Revision 2.1)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002375 */
John Crispin3df425f2012-04-12 17:33:07 +02002376u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002377{
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002378 int slot;
2379
2380 if (pci_ari_enabled(dev->bus))
2381 slot = 0;
2382 else
2383 slot = PCI_SLOT(dev->devfn);
2384
2385 return (((pin - 1) + slot) % 4) + 1;
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002386}
2387
Linus Torvalds1da177e2005-04-16 15:20:36 -07002388int
2389pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
2390{
2391 u8 pin;
2392
Kristen Accardi514d2072005-11-02 16:24:39 -08002393 pin = dev->pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002394 if (!pin)
2395 return -1;
Bjorn Helgaas878f2e52008-12-09 16:11:46 -07002396
Kenji Kaneshige8784fd42009-05-26 16:07:33 +09002397 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002398 pin = pci_swizzle_interrupt_pin(dev, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002399 dev = dev->bus->self;
2400 }
2401 *bridge = dev;
2402 return pin;
2403}
2404
2405/**
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002406 * pci_common_swizzle - swizzle INTx all the way to root bridge
2407 * @dev: the PCI device
2408 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
2409 *
2410 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
2411 * bridges all the way up to a PCI root bus.
2412 */
2413u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
2414{
2415 u8 pin = *pinp;
2416
Kenji Kaneshige1eb39482009-05-26 16:08:36 +09002417 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002418 pin = pci_swizzle_interrupt_pin(dev, pin);
2419 dev = dev->bus->self;
2420 }
2421 *pinp = pin;
2422 return PCI_SLOT(dev->devfn);
2423}
2424
2425/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002426 * pci_release_region - Release a PCI bar
2427 * @pdev: PCI device whose resources were previously reserved by pci_request_region
2428 * @bar: BAR to release
2429 *
2430 * Releases the PCI I/O and memory resources previously reserved by a
2431 * successful call to pci_request_region. Call this function only
2432 * after all use of the PCI regions has ceased.
2433 */
2434void pci_release_region(struct pci_dev *pdev, int bar)
2435{
Tejun Heo9ac78492007-01-20 16:00:26 +09002436 struct pci_devres *dr;
2437
Linus Torvalds1da177e2005-04-16 15:20:36 -07002438 if (pci_resource_len(pdev, bar) == 0)
2439 return;
2440 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
2441 release_region(pci_resource_start(pdev, bar),
2442 pci_resource_len(pdev, bar));
2443 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
2444 release_mem_region(pci_resource_start(pdev, bar),
2445 pci_resource_len(pdev, bar));
Tejun Heo9ac78492007-01-20 16:00:26 +09002446
2447 dr = find_pci_dr(pdev);
2448 if (dr)
2449 dr->region_mask &= ~(1 << bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002450}
2451
2452/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002453 * __pci_request_region - Reserved PCI I/O and memory resource
Linus Torvalds1da177e2005-04-16 15:20:36 -07002454 * @pdev: PCI device whose resources are to be reserved
2455 * @bar: BAR to be reserved
2456 * @res_name: Name to be associated with resource.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002457 * @exclusive: whether the region access is exclusive or not
Linus Torvalds1da177e2005-04-16 15:20:36 -07002458 *
2459 * Mark the PCI region associated with PCI device @pdev BR @bar as
2460 * being reserved by owner @res_name. Do not access any
2461 * address inside the PCI regions unless this call returns
2462 * successfully.
2463 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002464 * If @exclusive is set, then the region is marked so that userspace
2465 * is explicitly not allowed to map the resource via /dev/mem or
2466 * sysfs MMIO access.
2467 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07002468 * Returns 0 on success, or %EBUSY on error. A warning
2469 * message is also printed on failure.
2470 */
Arjan van de Vene8de1482008-10-22 19:55:31 -07002471static int __pci_request_region(struct pci_dev *pdev, int bar, const char *res_name,
2472 int exclusive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002473{
Tejun Heo9ac78492007-01-20 16:00:26 +09002474 struct pci_devres *dr;
2475
Linus Torvalds1da177e2005-04-16 15:20:36 -07002476 if (pci_resource_len(pdev, bar) == 0)
2477 return 0;
2478
2479 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
2480 if (!request_region(pci_resource_start(pdev, bar),
2481 pci_resource_len(pdev, bar), res_name))
2482 goto err_out;
2483 }
2484 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
Arjan van de Vene8de1482008-10-22 19:55:31 -07002485 if (!__request_mem_region(pci_resource_start(pdev, bar),
2486 pci_resource_len(pdev, bar), res_name,
2487 exclusive))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002488 goto err_out;
2489 }
Tejun Heo9ac78492007-01-20 16:00:26 +09002490
2491 dr = find_pci_dr(pdev);
2492 if (dr)
2493 dr->region_mask |= 1 << bar;
2494
Linus Torvalds1da177e2005-04-16 15:20:36 -07002495 return 0;
2496
2497err_out:
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -06002498 dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +11002499 &pdev->resource[bar]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002500 return -EBUSY;
2501}
2502
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002503/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002504 * pci_request_region - Reserve PCI I/O and memory resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07002505 * @pdev: PCI device whose resources are to be reserved
2506 * @bar: BAR to be reserved
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002507 * @res_name: Name to be associated with resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07002508 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002509 * Mark the PCI region associated with PCI device @pdev BAR @bar as
Arjan van de Vene8de1482008-10-22 19:55:31 -07002510 * being reserved by owner @res_name. Do not access any
2511 * address inside the PCI regions unless this call returns
2512 * successfully.
2513 *
2514 * Returns 0 on success, or %EBUSY on error. A warning
2515 * message is also printed on failure.
2516 */
2517int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
2518{
2519 return __pci_request_region(pdev, bar, res_name, 0);
2520}
2521
2522/**
2523 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
2524 * @pdev: PCI device whose resources are to be reserved
2525 * @bar: BAR to be reserved
2526 * @res_name: Name to be associated with resource.
2527 *
2528 * Mark the PCI region associated with PCI device @pdev BR @bar as
2529 * being reserved by owner @res_name. Do not access any
2530 * address inside the PCI regions unless this call returns
2531 * successfully.
2532 *
2533 * Returns 0 on success, or %EBUSY on error. A warning
2534 * message is also printed on failure.
2535 *
2536 * The key difference that _exclusive makes it that userspace is
2537 * explicitly not allowed to map the resource via /dev/mem or
2538 * sysfs.
2539 */
2540int pci_request_region_exclusive(struct pci_dev *pdev, int bar, const char *res_name)
2541{
2542 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
2543}
2544/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002545 * pci_release_selected_regions - Release selected PCI I/O and memory resources
2546 * @pdev: PCI device whose resources were previously reserved
2547 * @bars: Bitmask of BARs to be released
2548 *
2549 * Release selected PCI I/O and memory resources previously reserved.
2550 * Call this function only after all use of the PCI regions has ceased.
2551 */
2552void pci_release_selected_regions(struct pci_dev *pdev, int bars)
2553{
2554 int i;
2555
2556 for (i = 0; i < 6; i++)
2557 if (bars & (1 << i))
2558 pci_release_region(pdev, i);
2559}
2560
Arjan van de Vene8de1482008-10-22 19:55:31 -07002561int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
2562 const char *res_name, int excl)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002563{
2564 int i;
2565
2566 for (i = 0; i < 6; i++)
2567 if (bars & (1 << i))
Arjan van de Vene8de1482008-10-22 19:55:31 -07002568 if (__pci_request_region(pdev, i, res_name, excl))
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002569 goto err_out;
2570 return 0;
2571
2572err_out:
2573 while(--i >= 0)
2574 if (bars & (1 << i))
2575 pci_release_region(pdev, i);
2576
2577 return -EBUSY;
2578}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002579
Arjan van de Vene8de1482008-10-22 19:55:31 -07002580
2581/**
2582 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
2583 * @pdev: PCI device whose resources are to be reserved
2584 * @bars: Bitmask of BARs to be requested
2585 * @res_name: Name to be associated with resource
2586 */
2587int pci_request_selected_regions(struct pci_dev *pdev, int bars,
2588 const char *res_name)
2589{
2590 return __pci_request_selected_regions(pdev, bars, res_name, 0);
2591}
2592
2593int pci_request_selected_regions_exclusive(struct pci_dev *pdev,
2594 int bars, const char *res_name)
2595{
2596 return __pci_request_selected_regions(pdev, bars, res_name,
2597 IORESOURCE_EXCLUSIVE);
2598}
2599
Linus Torvalds1da177e2005-04-16 15:20:36 -07002600/**
2601 * pci_release_regions - Release reserved PCI I/O and memory resources
2602 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
2603 *
2604 * Releases all PCI I/O and memory resources previously reserved by a
2605 * successful call to pci_request_regions. Call this function only
2606 * after all use of the PCI regions has ceased.
2607 */
2608
2609void pci_release_regions(struct pci_dev *pdev)
2610{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002611 pci_release_selected_regions(pdev, (1 << 6) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002612}
2613
2614/**
2615 * pci_request_regions - Reserved PCI I/O and memory resources
2616 * @pdev: PCI device whose resources are to be reserved
2617 * @res_name: Name to be associated with resource.
2618 *
2619 * Mark all PCI regions associated with PCI device @pdev as
2620 * being reserved by owner @res_name. Do not access any
2621 * address inside the PCI regions unless this call returns
2622 * successfully.
2623 *
2624 * Returns 0 on success, or %EBUSY on error. A warning
2625 * message is also printed on failure.
2626 */
Jeff Garzik3c990e92006-03-04 21:52:42 -05002627int pci_request_regions(struct pci_dev *pdev, const char *res_name)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002628{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002629 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002630}
2631
2632/**
Arjan van de Vene8de1482008-10-22 19:55:31 -07002633 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
2634 * @pdev: PCI device whose resources are to be reserved
2635 * @res_name: Name to be associated with resource.
2636 *
2637 * Mark all PCI regions associated with PCI device @pdev as
2638 * being reserved by owner @res_name. Do not access any
2639 * address inside the PCI regions unless this call returns
2640 * successfully.
2641 *
2642 * pci_request_regions_exclusive() will mark the region so that
2643 * /dev/mem and the sysfs MMIO access will not be allowed.
2644 *
2645 * Returns 0 on success, or %EBUSY on error. A warning
2646 * message is also printed on failure.
2647 */
2648int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
2649{
2650 return pci_request_selected_regions_exclusive(pdev,
2651 ((1 << 6) - 1), res_name);
2652}
2653
Ben Hutchings6a479072008-12-23 03:08:29 +00002654static void __pci_set_master(struct pci_dev *dev, bool enable)
2655{
2656 u16 old_cmd, cmd;
2657
2658 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
2659 if (enable)
2660 cmd = old_cmd | PCI_COMMAND_MASTER;
2661 else
2662 cmd = old_cmd & ~PCI_COMMAND_MASTER;
2663 if (cmd != old_cmd) {
2664 dev_dbg(&dev->dev, "%s bus mastering\n",
2665 enable ? "enabling" : "disabling");
2666 pci_write_config_word(dev, PCI_COMMAND, cmd);
2667 }
2668 dev->is_busmaster = enable;
2669}
Arjan van de Vene8de1482008-10-22 19:55:31 -07002670
2671/**
Myron Stowe2b6f2c32012-06-25 21:30:57 -06002672 * pcibios_setup - process "pci=" kernel boot arguments
2673 * @str: string used to pass in "pci=" kernel boot arguments
2674 *
2675 * Process kernel boot arguments. This is the default implementation.
2676 * Architecture specific implementations can override this as necessary.
2677 */
2678char * __weak __init pcibios_setup(char *str)
2679{
2680 return str;
2681}
2682
2683/**
Myron Stowe96c55902011-10-28 15:48:38 -06002684 * pcibios_set_master - enable PCI bus-mastering for device dev
2685 * @dev: the PCI device to enable
2686 *
2687 * Enables PCI bus-mastering for the device. This is the default
2688 * implementation. Architecture specific implementations can override
2689 * this if necessary.
2690 */
2691void __weak pcibios_set_master(struct pci_dev *dev)
2692{
2693 u8 lat;
2694
Myron Stowef6766782011-10-28 15:49:20 -06002695 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
2696 if (pci_is_pcie(dev))
2697 return;
2698
Myron Stowe96c55902011-10-28 15:48:38 -06002699 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
2700 if (lat < 16)
2701 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
2702 else if (lat > pcibios_max_latency)
2703 lat = pcibios_max_latency;
2704 else
2705 return;
2706 dev_printk(KERN_DEBUG, &dev->dev, "setting latency timer to %d\n", lat);
2707 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
2708}
2709
2710/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002711 * pci_set_master - enables bus-mastering for device dev
2712 * @dev: the PCI device to enable
2713 *
2714 * Enables bus-mastering on the device and calls pcibios_set_master()
2715 * to do the needed arch specific settings.
2716 */
Ben Hutchings6a479072008-12-23 03:08:29 +00002717void pci_set_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002718{
Ben Hutchings6a479072008-12-23 03:08:29 +00002719 __pci_set_master(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002720 pcibios_set_master(dev);
2721}
2722
Ben Hutchings6a479072008-12-23 03:08:29 +00002723/**
2724 * pci_clear_master - disables bus-mastering for device dev
2725 * @dev: the PCI device to disable
2726 */
2727void pci_clear_master(struct pci_dev *dev)
2728{
2729 __pci_set_master(dev, false);
2730}
2731
Linus Torvalds1da177e2005-04-16 15:20:36 -07002732/**
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002733 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
2734 * @dev: the PCI device for which MWI is to be enabled
Linus Torvalds1da177e2005-04-16 15:20:36 -07002735 *
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002736 * Helper function for pci_set_mwi.
2737 * Originally copied from drivers/net/acenic.c.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002738 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
2739 *
2740 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2741 */
Tejun Heo15ea76d2009-09-22 17:34:48 +09002742int pci_set_cacheline_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002743{
2744 u8 cacheline_size;
2745
2746 if (!pci_cache_line_size)
Tejun Heo15ea76d2009-09-22 17:34:48 +09002747 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002748
2749 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
2750 equal to or multiple of the right value. */
2751 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2752 if (cacheline_size >= pci_cache_line_size &&
2753 (cacheline_size % pci_cache_line_size) == 0)
2754 return 0;
2755
2756 /* Write the correct value. */
2757 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
2758 /* Read it back. */
2759 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2760 if (cacheline_size == pci_cache_line_size)
2761 return 0;
2762
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06002763 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not "
2764 "supported\n", pci_cache_line_size << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002765
2766 return -EINVAL;
2767}
Tejun Heo15ea76d2009-09-22 17:34:48 +09002768EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
2769
2770#ifdef PCI_DISABLE_MWI
2771int pci_set_mwi(struct pci_dev *dev)
2772{
2773 return 0;
2774}
2775
2776int pci_try_set_mwi(struct pci_dev *dev)
2777{
2778 return 0;
2779}
2780
2781void pci_clear_mwi(struct pci_dev *dev)
2782{
2783}
2784
2785#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07002786
2787/**
2788 * pci_set_mwi - enables memory-write-invalidate PCI transaction
2789 * @dev: the PCI device for which MWI is enabled
2790 *
Randy Dunlap694625c2007-07-09 11:55:54 -07002791 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002792 *
2793 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2794 */
2795int
2796pci_set_mwi(struct pci_dev *dev)
2797{
2798 int rc;
2799 u16 cmd;
2800
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002801 rc = pci_set_cacheline_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002802 if (rc)
2803 return rc;
2804
2805 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2806 if (! (cmd & PCI_COMMAND_INVALIDATE)) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06002807 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002808 cmd |= PCI_COMMAND_INVALIDATE;
2809 pci_write_config_word(dev, PCI_COMMAND, cmd);
2810 }
2811
2812 return 0;
2813}
2814
2815/**
Randy Dunlap694625c2007-07-09 11:55:54 -07002816 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
2817 * @dev: the PCI device for which MWI is enabled
2818 *
2819 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
2820 * Callers are not required to check the return value.
2821 *
2822 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2823 */
2824int pci_try_set_mwi(struct pci_dev *dev)
2825{
2826 int rc = pci_set_mwi(dev);
2827 return rc;
2828}
2829
2830/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002831 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
2832 * @dev: the PCI device to disable
2833 *
2834 * Disables PCI Memory-Write-Invalidate transaction on the device
2835 */
2836void
2837pci_clear_mwi(struct pci_dev *dev)
2838{
2839 u16 cmd;
2840
2841 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2842 if (cmd & PCI_COMMAND_INVALIDATE) {
2843 cmd &= ~PCI_COMMAND_INVALIDATE;
2844 pci_write_config_word(dev, PCI_COMMAND, cmd);
2845 }
2846}
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002847#endif /* ! PCI_DISABLE_MWI */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002848
Brett M Russa04ce0f2005-08-15 15:23:41 -04002849/**
2850 * pci_intx - enables/disables PCI INTx for device dev
Randy Dunlap8f7020d2005-10-23 11:57:38 -07002851 * @pdev: the PCI device to operate on
2852 * @enable: boolean: whether to enable or disable PCI INTx
Brett M Russa04ce0f2005-08-15 15:23:41 -04002853 *
2854 * Enables/disables PCI INTx for device dev
2855 */
2856void
2857pci_intx(struct pci_dev *pdev, int enable)
2858{
2859 u16 pci_command, new;
2860
2861 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
2862
2863 if (enable) {
2864 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
2865 } else {
2866 new = pci_command | PCI_COMMAND_INTX_DISABLE;
2867 }
2868
2869 if (new != pci_command) {
Tejun Heo9ac78492007-01-20 16:00:26 +09002870 struct pci_devres *dr;
2871
Brett M Russ2fd9d742005-09-09 10:02:22 -07002872 pci_write_config_word(pdev, PCI_COMMAND, new);
Tejun Heo9ac78492007-01-20 16:00:26 +09002873
2874 dr = find_pci_dr(pdev);
2875 if (dr && !dr->restore_intx) {
2876 dr->restore_intx = 1;
2877 dr->orig_intx = !enable;
2878 }
Brett M Russa04ce0f2005-08-15 15:23:41 -04002879 }
2880}
2881
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002882/**
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002883 * pci_intx_mask_supported - probe for INTx masking support
Randy Dunlap6e9292c2012-01-21 11:02:35 -08002884 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002885 *
2886 * Check if the device dev support INTx masking via the config space
2887 * command word.
2888 */
2889bool pci_intx_mask_supported(struct pci_dev *dev)
2890{
2891 bool mask_supported = false;
2892 u16 orig, new;
2893
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06002894 if (dev->broken_intx_masking)
2895 return false;
2896
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002897 pci_cfg_access_lock(dev);
2898
2899 pci_read_config_word(dev, PCI_COMMAND, &orig);
2900 pci_write_config_word(dev, PCI_COMMAND,
2901 orig ^ PCI_COMMAND_INTX_DISABLE);
2902 pci_read_config_word(dev, PCI_COMMAND, &new);
2903
2904 /*
2905 * There's no way to protect against hardware bugs or detect them
2906 * reliably, but as long as we know what the value should be, let's
2907 * go ahead and check it.
2908 */
2909 if ((new ^ orig) & ~PCI_COMMAND_INTX_DISABLE) {
2910 dev_err(&dev->dev, "Command register changed from "
2911 "0x%x to 0x%x: driver or hardware bug?\n", orig, new);
2912 } else if ((new ^ orig) & PCI_COMMAND_INTX_DISABLE) {
2913 mask_supported = true;
2914 pci_write_config_word(dev, PCI_COMMAND, orig);
2915 }
2916
2917 pci_cfg_access_unlock(dev);
2918 return mask_supported;
2919}
2920EXPORT_SYMBOL_GPL(pci_intx_mask_supported);
2921
2922static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
2923{
2924 struct pci_bus *bus = dev->bus;
2925 bool mask_updated = true;
2926 u32 cmd_status_dword;
2927 u16 origcmd, newcmd;
2928 unsigned long flags;
2929 bool irq_pending;
2930
2931 /*
2932 * We do a single dword read to retrieve both command and status.
2933 * Document assumptions that make this possible.
2934 */
2935 BUILD_BUG_ON(PCI_COMMAND % 4);
2936 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
2937
2938 raw_spin_lock_irqsave(&pci_lock, flags);
2939
2940 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
2941
2942 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
2943
2944 /*
2945 * Check interrupt status register to see whether our device
2946 * triggered the interrupt (when masking) or the next IRQ is
2947 * already pending (when unmasking).
2948 */
2949 if (mask != irq_pending) {
2950 mask_updated = false;
2951 goto done;
2952 }
2953
2954 origcmd = cmd_status_dword;
2955 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
2956 if (mask)
2957 newcmd |= PCI_COMMAND_INTX_DISABLE;
2958 if (newcmd != origcmd)
2959 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
2960
2961done:
2962 raw_spin_unlock_irqrestore(&pci_lock, flags);
2963
2964 return mask_updated;
2965}
2966
2967/**
2968 * pci_check_and_mask_intx - mask INTx on pending interrupt
Randy Dunlap6e9292c2012-01-21 11:02:35 -08002969 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002970 *
2971 * Check if the device dev has its INTx line asserted, mask it and
2972 * return true in that case. False is returned if not interrupt was
2973 * pending.
2974 */
2975bool pci_check_and_mask_intx(struct pci_dev *dev)
2976{
2977 return pci_check_and_set_intx_mask(dev, true);
2978}
2979EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
2980
2981/**
2982 * pci_check_and_mask_intx - unmask INTx of no interrupt is pending
Randy Dunlap6e9292c2012-01-21 11:02:35 -08002983 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002984 *
2985 * Check if the device dev has its INTx line asserted, unmask it if not
2986 * and return true. False is returned and the mask remains active if
2987 * there was still an interrupt pending.
2988 */
2989bool pci_check_and_unmask_intx(struct pci_dev *dev)
2990{
2991 return pci_check_and_set_intx_mask(dev, false);
2992}
2993EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
2994
2995/**
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002996 * pci_msi_off - disables any msi or msix capabilities
Randy Dunlap8d7d86e2007-03-16 19:55:52 -07002997 * @dev: the PCI device to operate on
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002998 *
2999 * If you want to use msi see pci_enable_msi and friends.
3000 * This is a lower level primitive that allows us to disable
3001 * msi operation at the device level.
3002 */
3003void pci_msi_off(struct pci_dev *dev)
3004{
3005 int pos;
3006 u16 control;
3007
3008 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
3009 if (pos) {
3010 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
3011 control &= ~PCI_MSI_FLAGS_ENABLE;
3012 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
3013 }
3014 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
3015 if (pos) {
3016 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
3017 control &= ~PCI_MSIX_FLAGS_ENABLE;
3018 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
3019 }
3020}
Michael S. Tsirkinb03214d2010-06-23 22:49:06 -06003021EXPORT_SYMBOL_GPL(pci_msi_off);
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003022
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08003023int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size)
3024{
3025 return dma_set_max_seg_size(&dev->dev, size);
3026}
3027EXPORT_SYMBOL(pci_set_dma_max_seg_size);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08003028
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08003029int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask)
3030{
3031 return dma_set_seg_boundary(&dev->dev, mask);
3032}
3033EXPORT_SYMBOL(pci_set_dma_seg_boundary);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08003034
Yu Zhao8c1c6992009-06-13 15:52:13 +08003035static int pcie_flr(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003036{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003037 int i;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003038 u32 cap;
Jiang Liu59875ae2012-07-24 17:20:06 +08003039 u16 status;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003040
Jiang Liu59875ae2012-07-24 17:20:06 +08003041 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003042 if (!(cap & PCI_EXP_DEVCAP_FLR))
3043 return -ENOTTY;
3044
Sheng Yangd91cdc72008-11-11 17:17:47 +08003045 if (probe)
3046 return 0;
3047
Sheng Yang8dd7f802008-10-21 17:38:25 +08003048 /* Wait for Transaction Pending bit clean */
Yu Zhao8c1c6992009-06-13 15:52:13 +08003049 for (i = 0; i < 4; i++) {
3050 if (i)
3051 msleep((1 << (i - 1)) * 100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003052
Jiang Liu59875ae2012-07-24 17:20:06 +08003053 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003054 if (!(status & PCI_EXP_DEVSTA_TRPND))
3055 goto clear;
3056 }
Sheng Yang8dd7f802008-10-21 17:38:25 +08003057
Yu Zhao8c1c6992009-06-13 15:52:13 +08003058 dev_err(&dev->dev, "transaction is not cleared; "
3059 "proceeding with reset anyway\n");
Sheng Yang5fe5db02009-02-09 14:53:47 +08003060
Yu Zhao8c1c6992009-06-13 15:52:13 +08003061clear:
Jiang Liu59875ae2012-07-24 17:20:06 +08003062 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
Shmulik Ravid04b55c42009-12-03 22:27:51 +02003063
Yu Zhao8c1c6992009-06-13 15:52:13 +08003064 msleep(100);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003065
Sheng Yang8dd7f802008-10-21 17:38:25 +08003066 return 0;
3067}
Sheng Yangd91cdc72008-11-11 17:17:47 +08003068
Yu Zhao8c1c6992009-06-13 15:52:13 +08003069static int pci_af_flr(struct pci_dev *dev, int probe)
Sheng Yang1ca88792008-11-11 17:17:48 +08003070{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003071 int i;
3072 int pos;
Sheng Yang1ca88792008-11-11 17:17:48 +08003073 u8 cap;
Yu Zhao8c1c6992009-06-13 15:52:13 +08003074 u8 status;
Sheng Yang1ca88792008-11-11 17:17:48 +08003075
Yu Zhao8c1c6992009-06-13 15:52:13 +08003076 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
3077 if (!pos)
Sheng Yang1ca88792008-11-11 17:17:48 +08003078 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08003079
3080 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
Sheng Yang1ca88792008-11-11 17:17:48 +08003081 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
3082 return -ENOTTY;
3083
3084 if (probe)
3085 return 0;
3086
Sheng Yang1ca88792008-11-11 17:17:48 +08003087 /* Wait for Transaction Pending bit clean */
Yu Zhao8c1c6992009-06-13 15:52:13 +08003088 for (i = 0; i < 4; i++) {
3089 if (i)
3090 msleep((1 << (i - 1)) * 100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003091
Yu Zhao8c1c6992009-06-13 15:52:13 +08003092 pci_read_config_byte(dev, pos + PCI_AF_STATUS, &status);
3093 if (!(status & PCI_AF_STATUS_TP))
3094 goto clear;
3095 }
3096
3097 dev_err(&dev->dev, "transaction is not cleared; "
3098 "proceeding with reset anyway\n");
3099
3100clear:
3101 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
Sheng Yang1ca88792008-11-11 17:17:48 +08003102 msleep(100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003103
Sheng Yang1ca88792008-11-11 17:17:48 +08003104 return 0;
3105}
3106
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01003107/**
3108 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
3109 * @dev: Device to reset.
3110 * @probe: If set, only check if the device can be reset this way.
3111 *
3112 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
3113 * unset, it will be reinitialized internally when going from PCI_D3hot to
3114 * PCI_D0. If that's the case and the device is not in a low-power state
3115 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
3116 *
3117 * NOTE: This causes the caller to sleep for twice the device power transition
3118 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
3119 * by devault (i.e. unless the @dev's d3_delay field has a different value).
3120 * Moreover, only devices in D0 can be reset by this function.
3121 */
Yu Zhaof85876b2009-06-13 15:52:14 +08003122static int pci_pm_reset(struct pci_dev *dev, int probe)
Sheng Yangd91cdc72008-11-11 17:17:47 +08003123{
Yu Zhaof85876b2009-06-13 15:52:14 +08003124 u16 csr;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003125
Yu Zhaof85876b2009-06-13 15:52:14 +08003126 if (!dev->pm_cap)
3127 return -ENOTTY;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003128
Yu Zhaof85876b2009-06-13 15:52:14 +08003129 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
3130 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
3131 return -ENOTTY;
Sheng Yang1ca88792008-11-11 17:17:48 +08003132
Yu Zhaof85876b2009-06-13 15:52:14 +08003133 if (probe)
3134 return 0;
3135
3136 if (dev->current_state != PCI_D0)
3137 return -EINVAL;
3138
3139 csr &= ~PCI_PM_CTRL_STATE_MASK;
3140 csr |= PCI_D3hot;
3141 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003142 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003143
3144 csr &= ~PCI_PM_CTRL_STATE_MASK;
3145 csr |= PCI_D0;
3146 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003147 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003148
3149 return 0;
3150}
3151
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003152static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
3153{
3154 u16 ctrl;
3155 struct pci_dev *pdev;
3156
Yu Zhao654b75e2009-06-26 14:04:46 +08003157 if (pci_is_root_bus(dev->bus) || dev->subordinate || !dev->bus->self)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003158 return -ENOTTY;
3159
3160 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
3161 if (pdev != dev)
3162 return -ENOTTY;
3163
3164 if (probe)
3165 return 0;
3166
3167 pci_read_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, &ctrl);
3168 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
3169 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
3170 msleep(100);
3171
3172 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
3173 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
3174 msleep(100);
3175
3176 return 0;
3177}
3178
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003179static int __pci_dev_reset(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003180{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003181 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003182
Yu Zhao8c1c6992009-06-13 15:52:13 +08003183 might_sleep();
Sheng Yang8dd7f802008-10-21 17:38:25 +08003184
Dexuan Cuib9c3b262009-12-07 13:03:21 +08003185 rc = pci_dev_specific_reset(dev, probe);
3186 if (rc != -ENOTTY)
3187 goto done;
3188
Yu Zhao8c1c6992009-06-13 15:52:13 +08003189 rc = pcie_flr(dev, probe);
3190 if (rc != -ENOTTY)
3191 goto done;
3192
3193 rc = pci_af_flr(dev, probe);
Yu Zhaof85876b2009-06-13 15:52:14 +08003194 if (rc != -ENOTTY)
3195 goto done;
3196
3197 rc = pci_pm_reset(dev, probe);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003198 if (rc != -ENOTTY)
3199 goto done;
3200
3201 rc = pci_parent_bus_reset(dev, probe);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003202done:
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003203 return rc;
3204}
3205
3206static int pci_dev_reset(struct pci_dev *dev, int probe)
3207{
3208 int rc;
3209
3210 if (!probe) {
3211 pci_cfg_access_lock(dev);
3212 /* block PM suspend, driver probe, etc. */
3213 device_lock(&dev->dev);
3214 }
3215
3216 rc = __pci_dev_reset(dev, probe);
3217
Yu Zhao8c1c6992009-06-13 15:52:13 +08003218 if (!probe) {
Greg Kroah-Hartman8e9394c2010-02-17 10:57:05 -08003219 device_unlock(&dev->dev);
Jan Kiszkafb51ccb2011-11-04 09:45:59 +01003220 pci_cfg_access_unlock(dev);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003221 }
Yu Zhao8c1c6992009-06-13 15:52:13 +08003222 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003223}
Sheng Yang8dd7f802008-10-21 17:38:25 +08003224/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08003225 * __pci_reset_function - reset a PCI device function
3226 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08003227 *
3228 * Some devices allow an individual function to be reset without affecting
3229 * other functions in the same device. The PCI device must be responsive
3230 * to PCI config space in order to use this function.
3231 *
3232 * The device function is presumed to be unused when this function is called.
3233 * Resetting the device will make the contents of PCI configuration space
3234 * random, so any caller of this must be prepared to reinitialise the
3235 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
3236 * etc.
3237 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08003238 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08003239 * device doesn't support resetting a single function.
3240 */
Yu Zhao8c1c6992009-06-13 15:52:13 +08003241int __pci_reset_function(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003242{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003243 return pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003244}
Yu Zhao8c1c6992009-06-13 15:52:13 +08003245EXPORT_SYMBOL_GPL(__pci_reset_function);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003246
3247/**
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05003248 * __pci_reset_function_locked - reset a PCI device function while holding
3249 * the @dev mutex lock.
3250 * @dev: PCI device to reset
3251 *
3252 * Some devices allow an individual function to be reset without affecting
3253 * other functions in the same device. The PCI device must be responsive
3254 * to PCI config space in order to use this function.
3255 *
3256 * The device function is presumed to be unused and the caller is holding
3257 * the device mutex lock when this function is called.
3258 * Resetting the device will make the contents of PCI configuration space
3259 * random, so any caller of this must be prepared to reinitialise the
3260 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
3261 * etc.
3262 *
3263 * Returns 0 if the device function was successfully reset or negative if the
3264 * device doesn't support resetting a single function.
3265 */
3266int __pci_reset_function_locked(struct pci_dev *dev)
3267{
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003268 return __pci_dev_reset(dev, 0);
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05003269}
3270EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
3271
3272/**
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03003273 * pci_probe_reset_function - check whether the device can be safely reset
3274 * @dev: PCI device to reset
3275 *
3276 * Some devices allow an individual function to be reset without affecting
3277 * other functions in the same device. The PCI device must be responsive
3278 * to PCI config space in order to use this function.
3279 *
3280 * Returns 0 if the device function can be reset or negative if the
3281 * device doesn't support resetting a single function.
3282 */
3283int pci_probe_reset_function(struct pci_dev *dev)
3284{
3285 return pci_dev_reset(dev, 1);
3286}
3287
3288/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08003289 * pci_reset_function - quiesce and reset a PCI device function
3290 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08003291 *
3292 * Some devices allow an individual function to be reset without affecting
3293 * other functions in the same device. The PCI device must be responsive
3294 * to PCI config space in order to use this function.
3295 *
3296 * This function does not just reset the PCI portion of a device, but
3297 * clears all the state associated with the device. This function differs
Yu Zhao8c1c6992009-06-13 15:52:13 +08003298 * from __pci_reset_function in that it saves and restores device state
Sheng Yang8dd7f802008-10-21 17:38:25 +08003299 * over the reset.
3300 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08003301 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08003302 * device doesn't support resetting a single function.
3303 */
3304int pci_reset_function(struct pci_dev *dev)
3305{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003306 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003307
Yu Zhao8c1c6992009-06-13 15:52:13 +08003308 rc = pci_dev_reset(dev, 1);
3309 if (rc)
3310 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003311
Sheng Yang8dd7f802008-10-21 17:38:25 +08003312 pci_save_state(dev);
3313
Yu Zhao8c1c6992009-06-13 15:52:13 +08003314 /*
3315 * both INTx and MSI are disabled after the Interrupt Disable bit
3316 * is set and the Bus Master bit is cleared.
3317 */
Sheng Yang8dd7f802008-10-21 17:38:25 +08003318 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
3319
Yu Zhao8c1c6992009-06-13 15:52:13 +08003320 rc = pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003321
3322 pci_restore_state(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003323
Yu Zhao8c1c6992009-06-13 15:52:13 +08003324 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003325}
3326EXPORT_SYMBOL_GPL(pci_reset_function);
3327
3328/**
Peter Orubad556ad42007-05-15 13:59:13 +02003329 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
3330 * @dev: PCI device to query
3331 *
3332 * Returns mmrbc: maximum designed memory read count in bytes
3333 * or appropriate error value.
3334 */
3335int pcix_get_max_mmrbc(struct pci_dev *dev)
3336{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003337 int cap;
Peter Orubad556ad42007-05-15 13:59:13 +02003338 u32 stat;
3339
3340 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3341 if (!cap)
3342 return -EINVAL;
3343
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003344 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
Peter Orubad556ad42007-05-15 13:59:13 +02003345 return -EINVAL;
3346
Dean Nelson25daeb52010-03-09 22:26:40 -05003347 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
Peter Orubad556ad42007-05-15 13:59:13 +02003348}
3349EXPORT_SYMBOL(pcix_get_max_mmrbc);
3350
3351/**
3352 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
3353 * @dev: PCI device to query
3354 *
3355 * Returns mmrbc: maximum memory read count in bytes
3356 * or appropriate error value.
3357 */
3358int pcix_get_mmrbc(struct pci_dev *dev)
3359{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003360 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05003361 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02003362
3363 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3364 if (!cap)
3365 return -EINVAL;
3366
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003367 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
3368 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003369
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003370 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
Peter Orubad556ad42007-05-15 13:59:13 +02003371}
3372EXPORT_SYMBOL(pcix_get_mmrbc);
3373
3374/**
3375 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
3376 * @dev: PCI device to query
3377 * @mmrbc: maximum memory read count in bytes
3378 * valid values are 512, 1024, 2048, 4096
3379 *
3380 * If possible sets maximum memory read byte count, some bridges have erratas
3381 * that prevent this.
3382 */
3383int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
3384{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003385 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05003386 u32 stat, v, o;
3387 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02003388
vignesh babu229f5af2007-08-13 18:23:14 +05303389 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003390 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003391
3392 v = ffs(mmrbc) - 10;
3393
3394 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3395 if (!cap)
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003396 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003397
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003398 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
3399 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003400
3401 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
3402 return -E2BIG;
3403
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003404 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
3405 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003406
3407 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
3408 if (o != v) {
Bjorn Helgaas809a3bf2012-06-20 16:41:16 -06003409 if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
Peter Orubad556ad42007-05-15 13:59:13 +02003410 return -EIO;
3411
3412 cmd &= ~PCI_X_CMD_MAX_READ;
3413 cmd |= v << 2;
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003414 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
3415 return -EIO;
Peter Orubad556ad42007-05-15 13:59:13 +02003416 }
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003417 return 0;
Peter Orubad556ad42007-05-15 13:59:13 +02003418}
3419EXPORT_SYMBOL(pcix_set_mmrbc);
3420
3421/**
3422 * pcie_get_readrq - get PCI Express read request size
3423 * @dev: PCI device to query
3424 *
3425 * Returns maximum memory read request in bytes
3426 * or appropriate error value.
3427 */
3428int pcie_get_readrq(struct pci_dev *dev)
3429{
Peter Orubad556ad42007-05-15 13:59:13 +02003430 u16 ctl;
3431
Jiang Liu59875ae2012-07-24 17:20:06 +08003432 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Peter Orubad556ad42007-05-15 13:59:13 +02003433
Jiang Liu59875ae2012-07-24 17:20:06 +08003434 return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
Peter Orubad556ad42007-05-15 13:59:13 +02003435}
3436EXPORT_SYMBOL(pcie_get_readrq);
3437
3438/**
3439 * pcie_set_readrq - set PCI Express maximum memory read request
3440 * @dev: PCI device to query
Randy Dunlap42e61f42007-07-23 21:42:11 -07003441 * @rq: maximum memory read count in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02003442 * valid values are 128, 256, 512, 1024, 2048, 4096
3443 *
Jon Masonc9b378c2011-06-28 18:26:25 -05003444 * If possible sets maximum memory read request in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02003445 */
3446int pcie_set_readrq(struct pci_dev *dev, int rq)
3447{
Jiang Liu59875ae2012-07-24 17:20:06 +08003448 u16 v;
Peter Orubad556ad42007-05-15 13:59:13 +02003449
vignesh babu229f5af2007-08-13 18:23:14 +05303450 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
Jiang Liu59875ae2012-07-24 17:20:06 +08003451 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003452
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05003453 /*
3454 * If using the "performance" PCIe config, we clamp the
3455 * read rq size to the max packet size to prevent the
3456 * host bridge generating requests larger than we can
3457 * cope with
3458 */
3459 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
3460 int mps = pcie_get_mps(dev);
3461
3462 if (mps < 0)
3463 return mps;
3464 if (mps < rq)
3465 rq = mps;
3466 }
3467
3468 v = (ffs(rq) - 8) << 12;
Peter Orubad556ad42007-05-15 13:59:13 +02003469
Jiang Liu59875ae2012-07-24 17:20:06 +08003470 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
3471 PCI_EXP_DEVCTL_READRQ, v);
Peter Orubad556ad42007-05-15 13:59:13 +02003472}
3473EXPORT_SYMBOL(pcie_set_readrq);
3474
3475/**
Jon Masonb03e7492011-07-20 15:20:54 -05003476 * pcie_get_mps - get PCI Express maximum payload size
3477 * @dev: PCI device to query
3478 *
3479 * Returns maximum payload size in bytes
3480 * or appropriate error value.
3481 */
3482int pcie_get_mps(struct pci_dev *dev)
3483{
Jon Masonb03e7492011-07-20 15:20:54 -05003484 u16 ctl;
3485
Jiang Liu59875ae2012-07-24 17:20:06 +08003486 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Jon Masonb03e7492011-07-20 15:20:54 -05003487
Jiang Liu59875ae2012-07-24 17:20:06 +08003488 return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
Jon Masonb03e7492011-07-20 15:20:54 -05003489}
3490
3491/**
3492 * pcie_set_mps - set PCI Express maximum payload size
3493 * @dev: PCI device to query
Randy Dunlap47c08f32011-08-20 11:49:43 -07003494 * @mps: maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05003495 * valid values are 128, 256, 512, 1024, 2048, 4096
3496 *
3497 * If possible sets maximum payload size
3498 */
3499int pcie_set_mps(struct pci_dev *dev, int mps)
3500{
Jiang Liu59875ae2012-07-24 17:20:06 +08003501 u16 v;
Jon Masonb03e7492011-07-20 15:20:54 -05003502
3503 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
Jiang Liu59875ae2012-07-24 17:20:06 +08003504 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05003505
3506 v = ffs(mps) - 8;
3507 if (v > dev->pcie_mpss)
Jiang Liu59875ae2012-07-24 17:20:06 +08003508 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05003509 v <<= 5;
3510
Jiang Liu59875ae2012-07-24 17:20:06 +08003511 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
3512 PCI_EXP_DEVCTL_PAYLOAD, v);
Jon Masonb03e7492011-07-20 15:20:54 -05003513}
3514
3515/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003516 * pci_select_bars - Make BAR mask from the type of resource
Randy Dunlapf95d8822007-02-10 14:41:56 -08003517 * @dev: the PCI device for which BAR mask is made
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003518 * @flags: resource type mask to be selected
3519 *
3520 * This helper routine makes bar mask from the type of resource.
3521 */
3522int pci_select_bars(struct pci_dev *dev, unsigned long flags)
3523{
3524 int i, bars = 0;
3525 for (i = 0; i < PCI_NUM_RESOURCES; i++)
3526 if (pci_resource_flags(dev, i) & flags)
3527 bars |= (1 << i);
3528 return bars;
3529}
3530
Yu Zhao613e7ed2008-11-22 02:41:27 +08003531/**
3532 * pci_resource_bar - get position of the BAR associated with a resource
3533 * @dev: the PCI device
3534 * @resno: the resource number
3535 * @type: the BAR type to be filled in
3536 *
3537 * Returns BAR position in config space, or 0 if the BAR is invalid.
3538 */
3539int pci_resource_bar(struct pci_dev *dev, int resno, enum pci_bar_type *type)
3540{
Yu Zhaod1b054d2009-03-20 11:25:11 +08003541 int reg;
3542
Yu Zhao613e7ed2008-11-22 02:41:27 +08003543 if (resno < PCI_ROM_RESOURCE) {
3544 *type = pci_bar_unknown;
3545 return PCI_BASE_ADDRESS_0 + 4 * resno;
3546 } else if (resno == PCI_ROM_RESOURCE) {
3547 *type = pci_bar_mem32;
3548 return dev->rom_base_reg;
Yu Zhaod1b054d2009-03-20 11:25:11 +08003549 } else if (resno < PCI_BRIDGE_RESOURCES) {
3550 /* device specific resource */
3551 reg = pci_iov_resource_bar(dev, resno, type);
3552 if (reg)
3553 return reg;
Yu Zhao613e7ed2008-11-22 02:41:27 +08003554 }
3555
Bjorn Helgaas865df572009-11-04 10:32:57 -07003556 dev_err(&dev->dev, "BAR %d: invalid resource\n", resno);
Yu Zhao613e7ed2008-11-22 02:41:27 +08003557 return 0;
3558}
3559
Mike Travis95a8b6e2010-02-02 14:38:13 -08003560/* Some architectures require additional programming to enable VGA */
3561static arch_set_vga_state_t arch_set_vga_state;
3562
3563void __init pci_register_set_vga_state(arch_set_vga_state_t func)
3564{
3565 arch_set_vga_state = func; /* NULL disables */
3566}
3567
3568static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10003569 unsigned int command_bits, u32 flags)
Mike Travis95a8b6e2010-02-02 14:38:13 -08003570{
3571 if (arch_set_vga_state)
3572 return arch_set_vga_state(dev, decode, command_bits,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10003573 flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08003574 return 0;
3575}
3576
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003577/**
3578 * pci_set_vga_state - set VGA decode state on device and parents if requested
Randy Dunlap19eea632009-09-17 15:28:22 -07003579 * @dev: the PCI device
3580 * @decode: true = enable decoding, false = disable decoding
3581 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
Randy Dunlap3f37d622011-05-25 19:21:25 -07003582 * @flags: traverse ancestors and change bridges
Dave Airlie3448a192010-06-01 15:32:24 +10003583 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003584 */
3585int pci_set_vga_state(struct pci_dev *dev, bool decode,
Dave Airlie3448a192010-06-01 15:32:24 +10003586 unsigned int command_bits, u32 flags)
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003587{
3588 struct pci_bus *bus;
3589 struct pci_dev *bridge;
3590 u16 cmd;
Mike Travis95a8b6e2010-02-02 14:38:13 -08003591 int rc;
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003592
Dave Airlie3448a192010-06-01 15:32:24 +10003593 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) & (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003594
Mike Travis95a8b6e2010-02-02 14:38:13 -08003595 /* ARCH specific VGA enables */
Dave Airlie3448a192010-06-01 15:32:24 +10003596 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08003597 if (rc)
3598 return rc;
3599
Dave Airlie3448a192010-06-01 15:32:24 +10003600 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
3601 pci_read_config_word(dev, PCI_COMMAND, &cmd);
3602 if (decode == true)
3603 cmd |= command_bits;
3604 else
3605 cmd &= ~command_bits;
3606 pci_write_config_word(dev, PCI_COMMAND, cmd);
3607 }
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003608
Dave Airlie3448a192010-06-01 15:32:24 +10003609 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003610 return 0;
3611
3612 bus = dev->bus;
3613 while (bus) {
3614 bridge = bus->self;
3615 if (bridge) {
3616 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
3617 &cmd);
3618 if (decode == true)
3619 cmd |= PCI_BRIDGE_CTL_VGA;
3620 else
3621 cmd &= ~PCI_BRIDGE_CTL_VGA;
3622 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
3623 cmd);
3624 }
3625 bus = bus->parent;
3626 }
3627 return 0;
3628}
3629
Yuji Shimada32a9a6822009-03-16 17:13:39 +09003630#define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
3631static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
Thomas Gleixnere9d1e492009-11-06 22:41:23 +00003632static DEFINE_SPINLOCK(resource_alignment_lock);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09003633
3634/**
3635 * pci_specified_resource_alignment - get resource alignment specified by user.
3636 * @dev: the PCI device to get
3637 *
3638 * RETURNS: Resource alignment if it is specified.
3639 * Zero if it is not specified.
3640 */
3641resource_size_t pci_specified_resource_alignment(struct pci_dev *dev)
3642{
3643 int seg, bus, slot, func, align_order, count;
3644 resource_size_t align = 0;
3645 char *p;
3646
3647 spin_lock(&resource_alignment_lock);
3648 p = resource_alignment_param;
3649 while (*p) {
3650 count = 0;
3651 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
3652 p[count] == '@') {
3653 p += count + 1;
3654 } else {
3655 align_order = -1;
3656 }
3657 if (sscanf(p, "%x:%x:%x.%x%n",
3658 &seg, &bus, &slot, &func, &count) != 4) {
3659 seg = 0;
3660 if (sscanf(p, "%x:%x.%x%n",
3661 &bus, &slot, &func, &count) != 3) {
3662 /* Invalid format */
3663 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
3664 p);
3665 break;
3666 }
3667 }
3668 p += count;
3669 if (seg == pci_domain_nr(dev->bus) &&
3670 bus == dev->bus->number &&
3671 slot == PCI_SLOT(dev->devfn) &&
3672 func == PCI_FUNC(dev->devfn)) {
3673 if (align_order == -1) {
3674 align = PAGE_SIZE;
3675 } else {
3676 align = 1 << align_order;
3677 }
3678 /* Found */
3679 break;
3680 }
3681 if (*p != ';' && *p != ',') {
3682 /* End of param or invalid format */
3683 break;
3684 }
3685 p++;
3686 }
3687 spin_unlock(&resource_alignment_lock);
3688 return align;
3689}
3690
3691/**
3692 * pci_is_reassigndev - check if specified PCI is target device to reassign
3693 * @dev: the PCI device to check
3694 *
3695 * RETURNS: non-zero for PCI device is a target device to reassign,
3696 * or zero is not.
3697 */
3698int pci_is_reassigndev(struct pci_dev *dev)
3699{
3700 return (pci_specified_resource_alignment(dev) != 0);
3701}
3702
Yinghai Lu2069ecf2012-02-15 21:40:31 -08003703/*
3704 * This function disables memory decoding and releases memory resources
3705 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
3706 * It also rounds up size to specified alignment.
3707 * Later on, the kernel will assign page-aligned memory resource back
3708 * to the device.
3709 */
3710void pci_reassigndev_resource_alignment(struct pci_dev *dev)
3711{
3712 int i;
3713 struct resource *r;
3714 resource_size_t align, size;
3715 u16 command;
3716
3717 if (!pci_is_reassigndev(dev))
3718 return;
3719
3720 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
3721 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
3722 dev_warn(&dev->dev,
3723 "Can't reassign resources to host bridge.\n");
3724 return;
3725 }
3726
3727 dev_info(&dev->dev,
3728 "Disabling memory decoding and releasing memory resources.\n");
3729 pci_read_config_word(dev, PCI_COMMAND, &command);
3730 command &= ~PCI_COMMAND_MEMORY;
3731 pci_write_config_word(dev, PCI_COMMAND, command);
3732
3733 align = pci_specified_resource_alignment(dev);
3734 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
3735 r = &dev->resource[i];
3736 if (!(r->flags & IORESOURCE_MEM))
3737 continue;
3738 size = resource_size(r);
3739 if (size < align) {
3740 size = align;
3741 dev_info(&dev->dev,
3742 "Rounding up size of resource #%d to %#llx.\n",
3743 i, (unsigned long long)size);
3744 }
3745 r->end = size - 1;
3746 r->start = 0;
3747 }
3748 /* Need to disable bridge's resource window,
3749 * to enable the kernel to reassign new resource
3750 * window later on.
3751 */
3752 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
3753 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
3754 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
3755 r = &dev->resource[i];
3756 if (!(r->flags & IORESOURCE_MEM))
3757 continue;
3758 r->end = resource_size(r) - 1;
3759 r->start = 0;
3760 }
3761 pci_disable_bridge_window(dev);
3762 }
3763}
3764
Yuji Shimada32a9a6822009-03-16 17:13:39 +09003765ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
3766{
3767 if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
3768 count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
3769 spin_lock(&resource_alignment_lock);
3770 strncpy(resource_alignment_param, buf, count);
3771 resource_alignment_param[count] = '\0';
3772 spin_unlock(&resource_alignment_lock);
3773 return count;
3774}
3775
3776ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
3777{
3778 size_t count;
3779 spin_lock(&resource_alignment_lock);
3780 count = snprintf(buf, size, "%s", resource_alignment_param);
3781 spin_unlock(&resource_alignment_lock);
3782 return count;
3783}
3784
3785static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
3786{
3787 return pci_get_resource_alignment_param(buf, PAGE_SIZE);
3788}
3789
3790static ssize_t pci_resource_alignment_store(struct bus_type *bus,
3791 const char *buf, size_t count)
3792{
3793 return pci_set_resource_alignment_param(buf, count);
3794}
3795
3796BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
3797 pci_resource_alignment_store);
3798
3799static int __init pci_resource_alignment_sysfs_init(void)
3800{
3801 return bus_create_file(&pci_bus_type,
3802 &bus_attr_resource_alignment);
3803}
3804
3805late_initcall(pci_resource_alignment_sysfs_init);
3806
Jeff Garzik32a2eea2007-10-11 16:57:27 -04003807static void __devinit pci_no_domains(void)
3808{
3809#ifdef CONFIG_PCI_DOMAINS
3810 pci_domains_supported = 0;
3811#endif
3812}
3813
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07003814/**
3815 * pci_ext_cfg_enabled - can we access extended PCI config space?
3816 * @dev: The PCI device of the root bridge.
3817 *
3818 * Returns 1 if we can access PCI extended config space (offsets
3819 * greater than 0xff). This is the default implementation. Architecture
3820 * implementations can override this.
3821 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06003822int __weak pci_ext_cfg_avail(struct pci_dev *dev)
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07003823{
3824 return 1;
3825}
3826
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11003827void __weak pci_fixup_cardbus(struct pci_bus *bus)
3828{
3829}
3830EXPORT_SYMBOL(pci_fixup_cardbus);
3831
Al Viroad04d312008-11-22 17:37:14 +00003832static int __init pci_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003833{
3834 while (str) {
3835 char *k = strchr(str, ',');
3836 if (k)
3837 *k++ = 0;
3838 if (*str && (str = pcibios_setup(str)) && *str) {
Matthew Wilcox309e57d2006-03-05 22:33:34 -07003839 if (!strcmp(str, "nomsi")) {
3840 pci_no_msi();
Randy Dunlap7f785762007-10-05 13:17:58 -07003841 } else if (!strcmp(str, "noaer")) {
3842 pci_no_aer();
Yinghai Lub55438f2012-02-23 19:23:30 -08003843 } else if (!strncmp(str, "realloc=", 8)) {
3844 pci_realloc_get_opt(str + 8);
Ram Paif483d392011-07-07 11:19:10 -07003845 } else if (!strncmp(str, "realloc", 7)) {
Yinghai Lub55438f2012-02-23 19:23:30 -08003846 pci_realloc_get_opt("on");
Jeff Garzik32a2eea2007-10-11 16:57:27 -04003847 } else if (!strcmp(str, "nodomains")) {
3848 pci_no_domains();
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01003849 } else if (!strncmp(str, "noari", 5)) {
3850 pcie_ari_disabled = true;
Atsushi Nemoto4516a612007-02-05 16:36:06 -08003851 } else if (!strncmp(str, "cbiosize=", 9)) {
3852 pci_cardbus_io_size = memparse(str + 9, &str);
3853 } else if (!strncmp(str, "cbmemsize=", 10)) {
3854 pci_cardbus_mem_size = memparse(str + 10, &str);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09003855 } else if (!strncmp(str, "resource_alignment=", 19)) {
3856 pci_set_resource_alignment_param(str + 19,
3857 strlen(str + 19));
Andrew Patterson43c16402009-04-22 16:52:09 -06003858 } else if (!strncmp(str, "ecrc=", 5)) {
3859 pcie_ecrc_get_policy(str + 5);
Eric W. Biederman28760482009-09-09 14:09:24 -07003860 } else if (!strncmp(str, "hpiosize=", 9)) {
3861 pci_hotplug_io_size = memparse(str + 9, &str);
3862 } else if (!strncmp(str, "hpmemsize=", 10)) {
3863 pci_hotplug_mem_size = memparse(str + 10, &str);
Jon Mason5f39e672011-10-03 09:50:20 -05003864 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
3865 pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -05003866 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
3867 pcie_bus_config = PCIE_BUS_SAFE;
3868 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
3869 pcie_bus_config = PCIE_BUS_PERFORMANCE;
Jon Mason5f39e672011-10-03 09:50:20 -05003870 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
3871 pcie_bus_config = PCIE_BUS_PEER2PEER;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06003872 } else if (!strncmp(str, "pcie_scan_all", 13)) {
3873 pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
Matthew Wilcox309e57d2006-03-05 22:33:34 -07003874 } else {
3875 printk(KERN_ERR "PCI: Unknown option `%s'\n",
3876 str);
3877 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003878 }
3879 str = k;
3880 }
Andi Kleen0637a702006-09-26 10:52:41 +02003881 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003882}
Andi Kleen0637a702006-09-26 10:52:41 +02003883early_param("pci", pci_setup);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003884
Tejun Heo0b62e132007-07-27 14:43:35 +09003885EXPORT_SYMBOL(pci_reenable_device);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11003886EXPORT_SYMBOL(pci_enable_device_io);
3887EXPORT_SYMBOL(pci_enable_device_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003888EXPORT_SYMBOL(pci_enable_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09003889EXPORT_SYMBOL(pcim_enable_device);
3890EXPORT_SYMBOL(pcim_pin_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003891EXPORT_SYMBOL(pci_disable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003892EXPORT_SYMBOL(pci_find_capability);
3893EXPORT_SYMBOL(pci_bus_find_capability);
3894EXPORT_SYMBOL(pci_release_regions);
3895EXPORT_SYMBOL(pci_request_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003896EXPORT_SYMBOL(pci_request_regions_exclusive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003897EXPORT_SYMBOL(pci_release_region);
3898EXPORT_SYMBOL(pci_request_region);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003899EXPORT_SYMBOL(pci_request_region_exclusive);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003900EXPORT_SYMBOL(pci_release_selected_regions);
3901EXPORT_SYMBOL(pci_request_selected_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003902EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003903EXPORT_SYMBOL(pci_set_master);
Ben Hutchings6a479072008-12-23 03:08:29 +00003904EXPORT_SYMBOL(pci_clear_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003905EXPORT_SYMBOL(pci_set_mwi);
Randy Dunlap694625c2007-07-09 11:55:54 -07003906EXPORT_SYMBOL(pci_try_set_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003907EXPORT_SYMBOL(pci_clear_mwi);
Brett M Russa04ce0f2005-08-15 15:23:41 -04003908EXPORT_SYMBOL_GPL(pci_intx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003909EXPORT_SYMBOL(pci_assign_resource);
3910EXPORT_SYMBOL(pci_find_parent_resource);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003911EXPORT_SYMBOL(pci_select_bars);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003912
3913EXPORT_SYMBOL(pci_set_power_state);
3914EXPORT_SYMBOL(pci_save_state);
3915EXPORT_SYMBOL(pci_restore_state);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02003916EXPORT_SYMBOL(pci_pme_capable);
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02003917EXPORT_SYMBOL(pci_pme_active);
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02003918EXPORT_SYMBOL(pci_wake_from_d3);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02003919EXPORT_SYMBOL(pci_target_state);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02003920EXPORT_SYMBOL(pci_prepare_to_sleep);
3921EXPORT_SYMBOL(pci_back_from_sleep);
Brian Kingf7bdd122007-04-06 16:39:36 -05003922EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);