blob: c5ec35ac07335abd37862e0ffe3f04d0db5e97b6 [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010029#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080030#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010031#include "i915_trace.h"
32#include "intel_drv.h"
33
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000034/**
35 * DOC: Global GTT views
36 *
37 * Background and previous state
38 *
39 * Historically objects could exists (be bound) in global GTT space only as
40 * singular instances with a view representing all of the object's backing pages
41 * in a linear fashion. This view will be called a normal view.
42 *
43 * To support multiple views of the same object, where the number of mapped
44 * pages is not equal to the backing store, or where the layout of the pages
45 * is not linear, concept of a GGTT view was added.
46 *
47 * One example of an alternative view is a stereo display driven by a single
48 * image. In this case we would have a framebuffer looking like this
49 * (2x2 pages):
50 *
51 * 12
52 * 34
53 *
54 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
55 * rendering. In contrast, fed to the display engine would be an alternative
56 * view which could look something like this:
57 *
58 * 1212
59 * 3434
60 *
61 * In this example both the size and layout of pages in the alternative view is
62 * different from the normal view.
63 *
64 * Implementation and usage
65 *
66 * GGTT views are implemented using VMAs and are distinguished via enum
67 * i915_ggtt_view_type and struct i915_ggtt_view.
68 *
69 * A new flavour of core GEM functions which work with GGTT bound objects were
Joonas Lahtinenec7adb62015-03-16 14:11:13 +020070 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
71 * renaming in large amounts of code. They take the struct i915_ggtt_view
72 * parameter encapsulating all metadata required to implement a view.
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000073 *
74 * As a helper for callers which are only interested in the normal view,
75 * globally const i915_ggtt_view_normal singleton instance exists. All old core
76 * GEM API functions, the ones not taking the view parameter, are operating on,
77 * or with the normal GGTT view.
78 *
79 * Code wanting to add or use a new GGTT view needs to:
80 *
81 * 1. Add a new enum with a suitable name.
82 * 2. Extend the metadata in the i915_ggtt_view structure if required.
83 * 3. Add support to i915_get_vma_pages().
84 *
85 * New views are required to build a scatter-gather table from within the
86 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
87 * exists for the lifetime of an VMA.
88 *
89 * Core API is designed to have copy semantics which means that passed in
90 * struct i915_ggtt_view does not need to be persistent (left around after
91 * calling the core API functions).
92 *
93 */
94
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +000095const struct i915_ggtt_view i915_ggtt_view_normal;
Joonas Lahtinen9abc4642015-03-27 13:09:22 +020096const struct i915_ggtt_view i915_ggtt_view_rotated = {
97 .type = I915_GGTT_VIEW_ROTATED
98};
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +000099
Ville Syrjäläee0ce472014-04-09 13:28:01 +0300100static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv);
101static void chv_setup_private_ppat(struct drm_i915_private *dev_priv);
Ben Widawskya2319c02014-03-18 16:09:37 -0700102
Daniel Vettercfa7c862014-04-29 11:53:58 +0200103static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
104{
Chris Wilson1893a712014-09-19 11:56:27 +0100105 bool has_aliasing_ppgtt;
106 bool has_full_ppgtt;
107
108 has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
109 has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;
Chris Wilson1893a712014-09-19 11:56:27 +0100110
Yu Zhang71ba2d62015-02-10 19:05:54 +0800111 if (intel_vgpu_active(dev))
112 has_full_ppgtt = false; /* emulation is too hard */
113
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000114 /*
115 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
116 * execlists, the sole mechanism available to submit work.
117 */
118 if (INTEL_INFO(dev)->gen < 9 &&
119 (enable_ppgtt == 0 || !has_aliasing_ppgtt))
Daniel Vettercfa7c862014-04-29 11:53:58 +0200120 return 0;
121
122 if (enable_ppgtt == 1)
123 return 1;
124
Chris Wilson1893a712014-09-19 11:56:27 +0100125 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200126 return 2;
127
Daniel Vetter93a25a92014-03-06 09:40:43 +0100128#ifdef CONFIG_INTEL_IOMMU
129 /* Disable ppgtt on SNB if VT-d is on. */
130 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
131 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200132 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100133 }
134#endif
135
Jesse Barnes62942ed2014-06-13 09:28:33 -0700136 /* Early VLV doesn't have this */
Ville Syrjäläca2aed6c2014-06-28 02:03:56 +0300137 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
138 dev->pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700139 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
140 return 0;
141 }
142
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000143 if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
144 return 2;
145 else
146 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100147}
148
Ben Widawsky6f65e292013-12-06 14:10:56 -0800149static void ppgtt_bind_vma(struct i915_vma *vma,
150 enum i915_cache_level cache_level,
151 u32 flags);
152static void ppgtt_unbind_vma(struct i915_vma *vma);
153
Michel Thierry07749ef2015-03-16 16:00:54 +0000154static inline gen8_pte_t gen8_pte_encode(dma_addr_t addr,
155 enum i915_cache_level level,
156 bool valid)
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700157{
Michel Thierry07749ef2015-03-16 16:00:54 +0000158 gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700159 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300160
161 switch (level) {
162 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800163 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300164 break;
165 case I915_CACHE_WT:
166 pte |= PPAT_DISPLAY_ELLC_INDEX;
167 break;
168 default:
169 pte |= PPAT_CACHED_INDEX;
170 break;
171 }
172
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700173 return pte;
174}
175
Michel Thierry07749ef2015-03-16 16:00:54 +0000176static inline gen8_pde_t gen8_pde_encode(struct drm_device *dev,
177 dma_addr_t addr,
178 enum i915_cache_level level)
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800179{
Michel Thierry07749ef2015-03-16 16:00:54 +0000180 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800181 pde |= addr;
182 if (level != I915_CACHE_NONE)
183 pde |= PPAT_CACHED_PDE_INDEX;
184 else
185 pde |= PPAT_UNCACHED_INDEX;
186 return pde;
187}
188
Michel Thierry07749ef2015-03-16 16:00:54 +0000189static gen6_pte_t snb_pte_encode(dma_addr_t addr,
190 enum i915_cache_level level,
191 bool valid, u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700192{
Michel Thierry07749ef2015-03-16 16:00:54 +0000193 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700194 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700195
196 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100197 case I915_CACHE_L3_LLC:
198 case I915_CACHE_LLC:
199 pte |= GEN6_PTE_CACHE_LLC;
200 break;
201 case I915_CACHE_NONE:
202 pte |= GEN6_PTE_UNCACHED;
203 break;
204 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100205 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100206 }
207
208 return pte;
209}
210
Michel Thierry07749ef2015-03-16 16:00:54 +0000211static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
212 enum i915_cache_level level,
213 bool valid, u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100214{
Michel Thierry07749ef2015-03-16 16:00:54 +0000215 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100216 pte |= GEN6_PTE_ADDR_ENCODE(addr);
217
218 switch (level) {
219 case I915_CACHE_L3_LLC:
220 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700221 break;
222 case I915_CACHE_LLC:
223 pte |= GEN6_PTE_CACHE_LLC;
224 break;
225 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700226 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700227 break;
228 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100229 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700230 }
231
Ben Widawsky54d12522012-09-24 16:44:32 -0700232 return pte;
233}
234
Michel Thierry07749ef2015-03-16 16:00:54 +0000235static gen6_pte_t byt_pte_encode(dma_addr_t addr,
236 enum i915_cache_level level,
237 bool valid, u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700238{
Michel Thierry07749ef2015-03-16 16:00:54 +0000239 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700240 pte |= GEN6_PTE_ADDR_ENCODE(addr);
241
Akash Goel24f3a8c2014-06-17 10:59:42 +0530242 if (!(flags & PTE_READ_ONLY))
243 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700244
245 if (level != I915_CACHE_NONE)
246 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
247
248 return pte;
249}
250
Michel Thierry07749ef2015-03-16 16:00:54 +0000251static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
252 enum i915_cache_level level,
253 bool valid, u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700254{
Michel Thierry07749ef2015-03-16 16:00:54 +0000255 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700256 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700257
258 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700259 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700260
261 return pte;
262}
263
Michel Thierry07749ef2015-03-16 16:00:54 +0000264static gen6_pte_t iris_pte_encode(dma_addr_t addr,
265 enum i915_cache_level level,
266 bool valid, u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700267{
Michel Thierry07749ef2015-03-16 16:00:54 +0000268 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700269 pte |= HSW_PTE_ADDR_ENCODE(addr);
270
Chris Wilson651d7942013-08-08 14:41:10 +0100271 switch (level) {
272 case I915_CACHE_NONE:
273 break;
274 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000275 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100276 break;
277 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000278 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100279 break;
280 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700281
282 return pte;
283}
284
Ben Widawsky678d96f2015-03-16 16:00:56 +0000285#define i915_dma_unmap_single(px, dev) \
286 __i915_dma_unmap_single((px)->daddr, dev)
287
288static inline void __i915_dma_unmap_single(dma_addr_t daddr,
289 struct drm_device *dev)
290{
291 struct device *device = &dev->pdev->dev;
292
293 dma_unmap_page(device, daddr, 4096, PCI_DMA_BIDIRECTIONAL);
294}
295
296/**
297 * i915_dma_map_single() - Create a dma mapping for a page table/dir/etc.
298 * @px: Page table/dir/etc to get a DMA map for
299 * @dev: drm device
300 *
301 * Page table allocations are unified across all gens. They always require a
302 * single 4k allocation, as well as a DMA mapping. If we keep the structs
303 * symmetric here, the simple macro covers us for every page table type.
304 *
305 * Return: 0 if success.
306 */
307#define i915_dma_map_single(px, dev) \
308 i915_dma_map_page_single((px)->page, (dev), &(px)->daddr)
309
310static inline int i915_dma_map_page_single(struct page *page,
311 struct drm_device *dev,
312 dma_addr_t *daddr)
313{
314 struct device *device = &dev->pdev->dev;
315
316 *daddr = dma_map_page(device, page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
Michel Thierry1266cdb2015-03-24 17:06:33 +0000317 if (dma_mapping_error(device, *daddr))
318 return -ENOMEM;
319
320 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000321}
322
Michel Thierryec565b32015-04-08 12:13:23 +0100323static void unmap_and_free_pt(struct i915_page_table *pt,
Ben Widawsky678d96f2015-03-16 16:00:56 +0000324 struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000325{
326 if (WARN_ON(!pt->page))
327 return;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000328
329 i915_dma_unmap_single(pt, dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000330 __free_page(pt->page);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000331 kfree(pt->used_ptes);
Ben Widawsky06fda602015-02-24 16:22:36 +0000332 kfree(pt);
333}
334
Michel Thierry5a8e9942015-04-08 12:13:25 +0100335static void gen8_initialize_pt(struct i915_address_space *vm,
336 struct i915_page_table *pt)
337{
338 gen8_pte_t *pt_vaddr, scratch_pte;
339 int i;
340
341 pt_vaddr = kmap_atomic(pt->page);
342 scratch_pte = gen8_pte_encode(vm->scratch.addr,
343 I915_CACHE_LLC, true);
344
345 for (i = 0; i < GEN8_PTES; i++)
346 pt_vaddr[i] = scratch_pte;
347
348 if (!HAS_LLC(vm->dev))
349 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
350 kunmap_atomic(pt_vaddr);
351}
352
Michel Thierryec565b32015-04-08 12:13:23 +0100353static struct i915_page_table *alloc_pt_single(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000354{
Michel Thierryec565b32015-04-08 12:13:23 +0100355 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000356 const size_t count = INTEL_INFO(dev)->gen >= 8 ?
357 GEN8_PTES : GEN6_PTES;
358 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000359
360 pt = kzalloc(sizeof(*pt), GFP_KERNEL);
361 if (!pt)
362 return ERR_PTR(-ENOMEM);
363
Ben Widawsky678d96f2015-03-16 16:00:56 +0000364 pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
365 GFP_KERNEL);
366
367 if (!pt->used_ptes)
368 goto fail_bitmap;
369
Michel Thierry4933d512015-03-24 15:46:22 +0000370 pt->page = alloc_page(GFP_KERNEL);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000371 if (!pt->page)
372 goto fail_page;
373
374 ret = i915_dma_map_single(pt, dev);
375 if (ret)
376 goto fail_dma;
Ben Widawsky06fda602015-02-24 16:22:36 +0000377
378 return pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000379
380fail_dma:
381 __free_page(pt->page);
382fail_page:
383 kfree(pt->used_ptes);
384fail_bitmap:
385 kfree(pt);
386
387 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000388}
389
390/**
391 * alloc_pt_range() - Allocate a multiple page tables
392 * @pd: The page directory which will have at least @count entries
393 * available to point to the allocated page tables.
394 * @pde: First page directory entry for which we are allocating.
395 * @count: Number of pages to allocate.
Michel Thierry719cd212015-02-26 11:28:13 +0000396 * @dev: DRM device.
Ben Widawsky06fda602015-02-24 16:22:36 +0000397 *
398 * Allocates multiple page table pages and sets the appropriate entries in the
399 * page table structure within the page directory. Function cleans up after
400 * itself on any failures.
401 *
402 * Return: 0 if allocation succeeded.
403 */
Michel Thierryec565b32015-04-08 12:13:23 +0100404static int alloc_pt_range(struct i915_page_directory *pd, uint16_t pde, size_t count,
Michel Thierry4933d512015-03-24 15:46:22 +0000405 struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000406{
407 int i, ret;
408
409 /* 512 is the max page tables per page_directory on any platform. */
Michel Thierry07749ef2015-03-16 16:00:54 +0000410 if (WARN_ON(pde + count > I915_PDES))
Ben Widawsky06fda602015-02-24 16:22:36 +0000411 return -EINVAL;
412
413 for (i = pde; i < pde + count; i++) {
Michel Thierryec565b32015-04-08 12:13:23 +0100414 struct i915_page_table *pt = alloc_pt_single(dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000415
416 if (IS_ERR(pt)) {
417 ret = PTR_ERR(pt);
418 goto err_out;
419 }
420 WARN(pd->page_table[i],
Dan Carpenter686135d2015-02-26 19:53:54 +0300421 "Leaking page directory entry %d (%p)\n",
Ben Widawsky06fda602015-02-24 16:22:36 +0000422 i, pd->page_table[i]);
423 pd->page_table[i] = pt;
424 }
425
426 return 0;
427
428err_out:
429 while (i-- > pde)
Michel Thierry06dc68d2015-02-24 16:22:37 +0000430 unmap_and_free_pt(pd->page_table[i], dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000431 return ret;
432}
433
Michel Thierryec565b32015-04-08 12:13:23 +0100434static void unmap_and_free_pd(struct i915_page_directory *pd)
Ben Widawsky06fda602015-02-24 16:22:36 +0000435{
436 if (pd->page) {
437 __free_page(pd->page);
438 kfree(pd);
439 }
440}
441
Michel Thierryec565b32015-04-08 12:13:23 +0100442static struct i915_page_directory *alloc_pd_single(void)
Ben Widawsky06fda602015-02-24 16:22:36 +0000443{
Michel Thierryec565b32015-04-08 12:13:23 +0100444 struct i915_page_directory *pd;
Ben Widawsky06fda602015-02-24 16:22:36 +0000445
446 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
447 if (!pd)
448 return ERR_PTR(-ENOMEM);
449
Michel Thierry5a8e9942015-04-08 12:13:25 +0100450 pd->page = alloc_page(GFP_KERNEL);
Ben Widawsky06fda602015-02-24 16:22:36 +0000451 if (!pd->page) {
452 kfree(pd);
453 return ERR_PTR(-ENOMEM);
454 }
455
456 return pd;
457}
458
Ben Widawsky94e409c2013-11-04 22:29:36 -0800459/* Broadwell Page Directory Pointer Descriptors */
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100460static int gen8_write_pdp(struct intel_engine_cs *ring,
461 unsigned entry,
462 dma_addr_t addr)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800463{
464 int ret;
465
466 BUG_ON(entry >= 4);
467
468 ret = intel_ring_begin(ring, 6);
469 if (ret)
470 return ret;
471
472 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
473 intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100474 intel_ring_emit(ring, upper_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800475 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
476 intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100477 intel_ring_emit(ring, lower_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800478 intel_ring_advance(ring);
479
480 return 0;
481}
482
Ben Widawskyeeb94882013-12-06 14:11:10 -0800483static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100484 struct intel_engine_cs *ring)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800485{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800486 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800487
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100488 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
489 struct i915_page_directory *pd = ppgtt->pdp.page_directory[i];
490 dma_addr_t pd_daddr = pd ? pd->daddr : ppgtt->scratch_pd->daddr;
491 /* The page directory might be NULL, but we need to clear out
492 * whatever the previous context might have used. */
493 ret = gen8_write_pdp(ring, i, pd_daddr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800494 if (ret)
495 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800496 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800497
Ben Widawskyeeb94882013-12-06 14:11:10 -0800498 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800499}
500
Ben Widawsky459108b2013-11-02 21:07:23 -0700501static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -0800502 uint64_t start,
503 uint64_t length,
Ben Widawsky459108b2013-11-02 21:07:23 -0700504 bool use_scratch)
505{
506 struct i915_hw_ppgtt *ppgtt =
507 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000508 gen8_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800509 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
510 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
511 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky782f1492014-02-20 11:50:33 -0800512 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700513 unsigned last_pte, i;
514
515 scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
516 I915_CACHE_LLC, use_scratch);
517
518 while (num_entries) {
Michel Thierryec565b32015-04-08 12:13:23 +0100519 struct i915_page_directory *pd;
520 struct i915_page_table *pt;
Ben Widawsky06fda602015-02-24 16:22:36 +0000521 struct page *page_table;
522
523 if (WARN_ON(!ppgtt->pdp.page_directory[pdpe]))
524 continue;
525
526 pd = ppgtt->pdp.page_directory[pdpe];
527
528 if (WARN_ON(!pd->page_table[pde]))
529 continue;
530
531 pt = pd->page_table[pde];
532
533 if (WARN_ON(!pt->page))
534 continue;
535
536 page_table = pt->page;
Ben Widawsky459108b2013-11-02 21:07:23 -0700537
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800538 last_pte = pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +0000539 if (last_pte > GEN8_PTES)
540 last_pte = GEN8_PTES;
Ben Widawsky459108b2013-11-02 21:07:23 -0700541
542 pt_vaddr = kmap_atomic(page_table);
543
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800544 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700545 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800546 num_entries--;
547 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700548
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300549 if (!HAS_LLC(ppgtt->base.dev))
550 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Ben Widawsky459108b2013-11-02 21:07:23 -0700551 kunmap_atomic(pt_vaddr);
552
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800553 pte = 0;
Michel Thierry07749ef2015-03-16 16:00:54 +0000554 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800555 pdpe++;
556 pde = 0;
557 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700558 }
559}
560
Ben Widawsky9df15b42013-11-02 21:07:24 -0700561static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
562 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -0800563 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530564 enum i915_cache_level cache_level, u32 unused)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700565{
566 struct i915_hw_ppgtt *ppgtt =
567 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000568 gen8_pte_t *pt_vaddr;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800569 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
570 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
571 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700572 struct sg_page_iter sg_iter;
573
Chris Wilson6f1cc992013-12-31 15:50:31 +0000574 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700575
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800576 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Ben Widawsky76643602015-01-22 17:01:24 +0000577 if (WARN_ON(pdpe >= GEN8_LEGACY_PDPES))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800578 break;
579
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000580 if (pt_vaddr == NULL) {
Michel Thierryec565b32015-04-08 12:13:23 +0100581 struct i915_page_directory *pd = ppgtt->pdp.page_directory[pdpe];
582 struct i915_page_table *pt = pd->page_table[pde];
Ben Widawsky06fda602015-02-24 16:22:36 +0000583 struct page *page_table = pt->page;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000584
585 pt_vaddr = kmap_atomic(page_table);
586 }
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800587
588 pt_vaddr[pte] =
Chris Wilson6f1cc992013-12-31 15:50:31 +0000589 gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
590 cache_level, true);
Michel Thierry07749ef2015-03-16 16:00:54 +0000591 if (++pte == GEN8_PTES) {
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300592 if (!HAS_LLC(ppgtt->base.dev))
593 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700594 kunmap_atomic(pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000595 pt_vaddr = NULL;
Michel Thierry07749ef2015-03-16 16:00:54 +0000596 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800597 pdpe++;
598 pde = 0;
599 }
600 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700601 }
602 }
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300603 if (pt_vaddr) {
604 if (!HAS_LLC(ppgtt->base.dev))
605 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000606 kunmap_atomic(pt_vaddr);
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300607 }
Ben Widawsky9df15b42013-11-02 21:07:24 -0700608}
609
Michel Thierry69876be2015-04-08 12:13:27 +0100610static void __gen8_do_map_pt(gen8_pde_t * const pde,
611 struct i915_page_table *pt,
612 struct drm_device *dev)
613{
614 gen8_pde_t entry =
615 gen8_pde_encode(dev, pt->daddr, I915_CACHE_LLC);
616 *pde = entry;
617}
618
619static void gen8_initialize_pd(struct i915_address_space *vm,
620 struct i915_page_directory *pd)
621{
622 struct i915_hw_ppgtt *ppgtt =
623 container_of(vm, struct i915_hw_ppgtt, base);
624 gen8_pde_t *page_directory;
625 struct i915_page_table *pt;
626 int i;
627
628 page_directory = kmap_atomic(pd->page);
629 pt = ppgtt->scratch_pt;
630 for (i = 0; i < I915_PDES; i++)
631 /* Map the PDE to the page table */
632 __gen8_do_map_pt(page_directory + i, pt, vm->dev);
633
634 if (!HAS_LLC(vm->dev))
635 drm_clflush_virt_range(page_directory, PAGE_SIZE);
636
637 kunmap_atomic(page_directory);
638}
639
Michel Thierryec565b32015-04-08 12:13:23 +0100640static void gen8_free_page_tables(struct i915_page_directory *pd, struct drm_device *dev)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800641{
642 int i;
643
Ben Widawsky06fda602015-02-24 16:22:36 +0000644 if (!pd->page)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800645 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800646
Michel Thierry07749ef2015-03-16 16:00:54 +0000647 for (i = 0; i < I915_PDES; i++) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000648 if (WARN_ON(!pd->page_table[i]))
649 continue;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800650
Michel Thierry06dc68d2015-02-24 16:22:37 +0000651 unmap_and_free_pt(pd->page_table[i], dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000652 pd->page_table[i] = NULL;
653 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000654}
655
656static void gen8_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800657{
658 int i;
659
Michel Thierry09942c62015-04-08 12:13:30 +0100660 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000661 if (WARN_ON(!ppgtt->pdp.page_directory[i]))
662 continue;
663
Michel Thierry06dc68d2015-02-24 16:22:37 +0000664 gen8_free_page_tables(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000665 unmap_and_free_pd(ppgtt->pdp.page_directory[i]);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800666 }
Michel Thierry69876be2015-04-08 12:13:27 +0100667
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100668 unmap_and_free_pd(ppgtt->scratch_pd);
Michel Thierry69876be2015-04-08 12:13:27 +0100669 unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800670}
671
Ben Widawsky37aca442013-11-04 20:47:32 -0800672static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
673{
674 struct i915_hw_ppgtt *ppgtt =
675 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawsky37aca442013-11-04 20:47:32 -0800676
Ben Widawskyb45a6712014-02-12 14:28:44 -0800677 gen8_ppgtt_free(ppgtt);
Ben Widawsky37aca442013-11-04 20:47:32 -0800678}
679
Michel Thierry5441f0c2015-04-08 12:13:28 +0100680static int gen8_ppgtt_alloc_pagetabs(struct i915_page_directory *pd,
681 uint64_t start,
682 uint64_t length,
683 struct i915_address_space *vm)
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000684{
Michel Thierry5441f0c2015-04-08 12:13:28 +0100685 struct i915_page_table *unused;
686 uint64_t temp;
687 uint32_t pde;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000688
Michel Thierry5441f0c2015-04-08 12:13:28 +0100689 gen8_for_each_pde(unused, pd, start, length, temp, pde) {
690 WARN_ON(unused);
691 pd->page_table[pde] = alloc_pt_single(vm->dev);
692 if (IS_ERR(pd->page_table[pde]))
Ben Widawsky06fda602015-02-24 16:22:36 +0000693 goto unwind_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100694
695 gen8_initialize_pt(vm, pd->page_table[pde]);
696 }
697
698 /* XXX: Still alloc all page tables in systems with less than
699 * 4GB of memory. This won't be needed after a subsequent patch.
700 */
701 while (pde < I915_PDES) {
702 pd->page_table[pde] = alloc_pt_single(vm->dev);
703 if (IS_ERR(pd->page_table[pde]))
704 goto unwind_out;
705
706 gen8_initialize_pt(vm, pd->page_table[pde]);
707 pde++;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000708 }
709
710 return 0;
711
712unwind_out:
Michel Thierry5441f0c2015-04-08 12:13:28 +0100713 while (pde--)
714 unmap_and_free_pt(pd->page_table[pde], vm->dev);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000715
716 return -ENOMEM;
717}
718
Michel Thierry69876be2015-04-08 12:13:27 +0100719static int gen8_ppgtt_alloc_page_directories(struct i915_page_directory_pointer *pdp,
720 uint64_t start,
721 uint64_t length)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800722{
Michel Thierry69876be2015-04-08 12:13:27 +0100723 struct i915_hw_ppgtt *ppgtt =
724 container_of(pdp, struct i915_hw_ppgtt, pdp);
725 struct i915_page_directory *unused;
726 uint64_t temp;
727 uint32_t pdpe;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800728
Michel Thierry69876be2015-04-08 12:13:27 +0100729 /* FIXME: PPGTT container_of won't work for 64b */
730 WARN_ON((start + length) > 0x800000000ULL);
731
732 gen8_for_each_pdpe(unused, pdp, start, length, temp, pdpe) {
733 WARN_ON(unused);
734 pdp->page_directory[pdpe] = alloc_pd_single();
735 if (IS_ERR(ppgtt->pdp.page_directory[pdpe]))
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000736 goto unwind_out;
Michel Thierry69876be2015-04-08 12:13:27 +0100737
738 gen8_initialize_pd(&ppgtt->base,
739 ppgtt->pdp.page_directory[pdpe]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000740 }
741
Michel Thierry69876be2015-04-08 12:13:27 +0100742 /* XXX: Still alloc all page directories in systems with less than
743 * 4GB of memory. This won't be needed after a subsequent patch.
744 */
Michel Thierry09942c62015-04-08 12:13:30 +0100745 while (pdpe < GEN8_LEGACY_PDPES) {
746 ppgtt->pdp.page_directory[pdpe] = alloc_pd_single();
747 if (IS_ERR(ppgtt->pdp.page_directory[pdpe]))
Michel Thierry69876be2015-04-08 12:13:27 +0100748 goto unwind_out;
749
750 gen8_initialize_pd(&ppgtt->base,
Michel Thierry09942c62015-04-08 12:13:30 +0100751 ppgtt->pdp.page_directory[pdpe]);
Michel Thierry69876be2015-04-08 12:13:27 +0100752 pdpe++;
Michel Thierry69876be2015-04-08 12:13:27 +0100753 }
754
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800755 return 0;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000756
757unwind_out:
Michel Thierry09942c62015-04-08 12:13:30 +0100758 while (pdpe--)
Michel Thierry69876be2015-04-08 12:13:27 +0100759 unmap_and_free_pd(ppgtt->pdp.page_directory[pdpe]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000760
761 return -ENOMEM;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800762}
763
764static int gen8_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt,
Michel Thierry5441f0c2015-04-08 12:13:28 +0100765 uint64_t start,
766 uint64_t length)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800767{
Michel Thierry5441f0c2015-04-08 12:13:28 +0100768 struct i915_page_directory *pd;
769 uint64_t temp;
770 uint32_t pdpe;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800771 int ret;
772
Michel Thierry5441f0c2015-04-08 12:13:28 +0100773 ret = gen8_ppgtt_alloc_page_directories(&ppgtt->pdp, start, length);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800774 if (ret)
775 return ret;
776
Michel Thierry5441f0c2015-04-08 12:13:28 +0100777 gen8_for_each_pdpe(pd, &ppgtt->pdp, start, length, temp, pdpe) {
778 ret = gen8_ppgtt_alloc_pagetabs(pd, start, length,
779 &ppgtt->base);
780 if (ret)
781 goto err_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100782 }
783
784 /* XXX: We allocated all page directories in systems with less than
785 * 4GB of memory. So initalize page tables of all PDPs.
786 * This won't be needed after the next patch.
787 */
788 while (pdpe < GEN8_LEGACY_PDPES) {
789 ret = gen8_ppgtt_alloc_pagetabs(ppgtt->pdp.page_directory[pdpe], start, length,
790 &ppgtt->base);
791 if (ret)
792 goto err_out;
793
Michel Thierry5441f0c2015-04-08 12:13:28 +0100794 pdpe++;
795 }
796
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000797 return 0;
798
799err_out:
800 gen8_ppgtt_free(ppgtt);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800801 return ret;
802}
803
804static int gen8_ppgtt_setup_page_directories(struct i915_hw_ppgtt *ppgtt,
805 const int pd)
806{
807 dma_addr_t pd_addr;
808 int ret;
809
810 pd_addr = pci_map_page(ppgtt->base.dev->pdev,
Ben Widawsky06fda602015-02-24 16:22:36 +0000811 ppgtt->pdp.page_directory[pd]->page, 0,
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800812 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
813
814 ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pd_addr);
815 if (ret)
816 return ret;
817
Ben Widawsky06fda602015-02-24 16:22:36 +0000818 ppgtt->pdp.page_directory[pd]->daddr = pd_addr;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800819
820 return 0;
821}
822
823static int gen8_ppgtt_setup_page_tables(struct i915_hw_ppgtt *ppgtt,
824 const int pd,
825 const int pt)
826{
827 dma_addr_t pt_addr;
Michel Thierryec565b32015-04-08 12:13:23 +0100828 struct i915_page_directory *pdir = ppgtt->pdp.page_directory[pd];
829 struct i915_page_table *ptab = pdir->page_table[pt];
Ben Widawsky7324cc02015-02-24 16:22:35 +0000830 struct page *p = ptab->page;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800831 int ret;
832
Michel Thierry5a8e9942015-04-08 12:13:25 +0100833 gen8_initialize_pt(&ppgtt->base, ptab);
834
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800835 pt_addr = pci_map_page(ppgtt->base.dev->pdev,
836 p, 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
837 ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pt_addr);
838 if (ret)
839 return ret;
840
Ben Widawsky7324cc02015-02-24 16:22:35 +0000841 ptab->daddr = pt_addr;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800842
843 return 0;
844}
845
Daniel Vettereb0b44a2015-03-18 14:47:59 +0100846/*
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800847 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
848 * with a net effect resembling a 2-level page table in normal x86 terms. Each
849 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
850 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -0800851 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800852 * FIXME: split allocation into smaller pieces. For now we only ever do this
853 * once, but with full PPGTT, the multiple contiguous allocations will be bad.
Ben Widawsky37aca442013-11-04 20:47:32 -0800854 * TODO: Do something with the size parameter
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800855 */
Ben Widawsky37aca442013-11-04 20:47:32 -0800856static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt, uint64_t size)
857{
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800858 int i, j, ret;
Ben Widawsky37aca442013-11-04 20:47:32 -0800859
860 if (size % (1<<30))
861 DRM_INFO("Pages will be wasted unless GTT size (%llu) is divisible by 1GB\n", size);
862
Michel Thierry69876be2015-04-08 12:13:27 +0100863 ppgtt->base.start = 0;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100864 ppgtt->base.total = size;
Michel Thierry69876be2015-04-08 12:13:27 +0100865
866 ppgtt->scratch_pt = alloc_pt_single(ppgtt->base.dev);
867 if (IS_ERR(ppgtt->scratch_pt))
868 return PTR_ERR(ppgtt->scratch_pt);
869
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100870 ppgtt->scratch_pd = alloc_pd_single();
871 if (IS_ERR(ppgtt->scratch_pd))
872 return PTR_ERR(ppgtt->scratch_pd);
873
Michel Thierry69876be2015-04-08 12:13:27 +0100874 gen8_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100875 gen8_initialize_pd(&ppgtt->base, ppgtt->scratch_pd);
Michel Thierry69876be2015-04-08 12:13:27 +0100876
Michel Thierry5441f0c2015-04-08 12:13:28 +0100877 /* 1. Do all our allocations for page directories and page tables. */
878 ret = gen8_ppgtt_alloc(ppgtt, ppgtt->base.start, ppgtt->base.total);
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100879 if (ret) {
880 unmap_and_free_pd(ppgtt->scratch_pd);
881 unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800882 return ret;
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100883 }
Ben Widawsky37aca442013-11-04 20:47:32 -0800884
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800885 /*
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800886 * 2. Create DMA mappings for the page directories and page tables.
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800887 */
Mika Kuoppala29343682015-03-04 14:55:17 +0200888 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800889 ret = gen8_ppgtt_setup_page_directories(ppgtt, i);
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800890 if (ret)
891 goto bail;
892
Michel Thierry07749ef2015-03-16 16:00:54 +0000893 for (j = 0; j < I915_PDES; j++) {
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800894 ret = gen8_ppgtt_setup_page_tables(ppgtt, i, j);
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800895 if (ret)
896 goto bail;
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800897 }
898 }
899
900 /*
Michel Thierry69876be2015-04-08 12:13:27 +0100901 * 3. Map all the page directory entries to point to the page tables
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800902 * we've allocated.
903 *
904 * For now, the PPGTT helper functions all require that the PDEs are
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800905 * plugged in correctly. So we do that now/here. For aliasing PPGTT, we
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800906 * will never need to touch the PDEs again.
907 */
Mika Kuoppala29343682015-03-04 14:55:17 +0200908 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
Michel Thierryec565b32015-04-08 12:13:23 +0100909 struct i915_page_directory *pd = ppgtt->pdp.page_directory[i];
Michel Thierry07749ef2015-03-16 16:00:54 +0000910 gen8_pde_t *pd_vaddr;
Ben Widawsky06fda602015-02-24 16:22:36 +0000911 pd_vaddr = kmap_atomic(ppgtt->pdp.page_directory[i]->page);
Michel Thierry07749ef2015-03-16 16:00:54 +0000912 for (j = 0; j < I915_PDES; j++) {
Michel Thierryec565b32015-04-08 12:13:23 +0100913 struct i915_page_table *pt = pd->page_table[j];
Ben Widawsky06fda602015-02-24 16:22:36 +0000914 dma_addr_t addr = pt->daddr;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800915 pd_vaddr[j] = gen8_pde_encode(ppgtt->base.dev, addr,
916 I915_CACHE_LLC);
917 }
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300918 if (!HAS_LLC(ppgtt->base.dev))
919 drm_clflush_virt_range(pd_vaddr, PAGE_SIZE);
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800920 kunmap_atomic(pd_vaddr);
921 }
922
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800923 ppgtt->switch_mm = gen8_mm_switch;
924 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
925 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
926 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
Mika Kuoppala29343682015-03-04 14:55:17 +0200927
Michel Thierry09942c62015-04-08 12:13:30 +0100928 ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
Ben Widawsky28cf5412013-11-02 21:07:26 -0700929 return 0;
Ben Widawsky37aca442013-11-04 20:47:32 -0800930
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800931bail:
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800932 gen8_ppgtt_free(ppgtt);
Ben Widawsky37aca442013-11-04 20:47:32 -0800933 return ret;
934}
935
Ben Widawsky87d60b62013-12-06 14:11:29 -0800936static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
937{
Ben Widawsky87d60b62013-12-06 14:11:29 -0800938 struct i915_address_space *vm = &ppgtt->base;
Michel Thierry09942c62015-04-08 12:13:30 +0100939 struct i915_page_table *unused;
Michel Thierry07749ef2015-03-16 16:00:54 +0000940 gen6_pte_t scratch_pte;
Ben Widawsky87d60b62013-12-06 14:11:29 -0800941 uint32_t pd_entry;
Michel Thierry09942c62015-04-08 12:13:30 +0100942 uint32_t pte, pde, temp;
943 uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
Ben Widawsky87d60b62013-12-06 14:11:29 -0800944
Akash Goel24f3a8c2014-06-17 10:59:42 +0530945 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800946
Michel Thierry09942c62015-04-08 12:13:30 +0100947 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) {
Ben Widawsky87d60b62013-12-06 14:11:29 -0800948 u32 expected;
Michel Thierry07749ef2015-03-16 16:00:54 +0000949 gen6_pte_t *pt_vaddr;
Ben Widawsky06fda602015-02-24 16:22:36 +0000950 dma_addr_t pt_addr = ppgtt->pd.page_table[pde]->daddr;
Michel Thierry09942c62015-04-08 12:13:30 +0100951 pd_entry = readl(ppgtt->pd_addr + pde);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800952 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
953
954 if (pd_entry != expected)
955 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
956 pde,
957 pd_entry,
958 expected);
959 seq_printf(m, "\tPDE: %x\n", pd_entry);
960
Ben Widawsky06fda602015-02-24 16:22:36 +0000961 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[pde]->page);
Michel Thierry07749ef2015-03-16 16:00:54 +0000962 for (pte = 0; pte < GEN6_PTES; pte+=4) {
Ben Widawsky87d60b62013-12-06 14:11:29 -0800963 unsigned long va =
Michel Thierry07749ef2015-03-16 16:00:54 +0000964 (pde * PAGE_SIZE * GEN6_PTES) +
Ben Widawsky87d60b62013-12-06 14:11:29 -0800965 (pte * PAGE_SIZE);
966 int i;
967 bool found = false;
968 for (i = 0; i < 4; i++)
969 if (pt_vaddr[pte + i] != scratch_pte)
970 found = true;
971 if (!found)
972 continue;
973
974 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
975 for (i = 0; i < 4; i++) {
976 if (pt_vaddr[pte + i] != scratch_pte)
977 seq_printf(m, " %08x", pt_vaddr[pte + i]);
978 else
979 seq_puts(m, " SCRATCH ");
980 }
981 seq_puts(m, "\n");
982 }
983 kunmap_atomic(pt_vaddr);
984 }
985}
986
Ben Widawsky678d96f2015-03-16 16:00:56 +0000987/* Write pde (index) from the page directory @pd to the page table @pt */
Michel Thierryec565b32015-04-08 12:13:23 +0100988static void gen6_write_pde(struct i915_page_directory *pd,
989 const int pde, struct i915_page_table *pt)
Ben Widawsky61973492013-04-08 18:43:54 -0700990{
Ben Widawsky678d96f2015-03-16 16:00:56 +0000991 /* Caller needs to make sure the write completes if necessary */
992 struct i915_hw_ppgtt *ppgtt =
993 container_of(pd, struct i915_hw_ppgtt, pd);
994 u32 pd_entry;
Ben Widawsky61973492013-04-08 18:43:54 -0700995
Ben Widawsky678d96f2015-03-16 16:00:56 +0000996 pd_entry = GEN6_PDE_ADDR_ENCODE(pt->daddr);
997 pd_entry |= GEN6_PDE_VALID;
Ben Widawsky61973492013-04-08 18:43:54 -0700998
Ben Widawsky678d96f2015-03-16 16:00:56 +0000999 writel(pd_entry, ppgtt->pd_addr + pde);
1000}
Ben Widawsky61973492013-04-08 18:43:54 -07001001
Ben Widawsky678d96f2015-03-16 16:00:56 +00001002/* Write all the page tables found in the ppgtt structure to incrementing page
1003 * directories. */
1004static void gen6_write_page_range(struct drm_i915_private *dev_priv,
Michel Thierryec565b32015-04-08 12:13:23 +01001005 struct i915_page_directory *pd,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001006 uint32_t start, uint32_t length)
1007{
Michel Thierryec565b32015-04-08 12:13:23 +01001008 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001009 uint32_t pde, temp;
1010
1011 gen6_for_each_pde(pt, pd, start, length, temp, pde)
1012 gen6_write_pde(pd, pde, pt);
1013
1014 /* Make sure write is complete before other code can use this page
1015 * table. Also require for WC mapped PTEs */
1016 readl(dev_priv->gtt.gsm);
Ben Widawsky3e302542013-04-23 23:15:32 -07001017}
1018
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001019static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -07001020{
Ben Widawsky7324cc02015-02-24 16:22:35 +00001021 BUG_ON(ppgtt->pd.pd_offset & 0x3f);
Ben Widawsky3e302542013-04-23 23:15:32 -07001022
Ben Widawsky7324cc02015-02-24 16:22:35 +00001023 return (ppgtt->pd.pd_offset / 64) << 16;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001024}
Ben Widawsky61973492013-04-08 18:43:54 -07001025
Ben Widawsky90252e52013-12-06 14:11:12 -08001026static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +01001027 struct intel_engine_cs *ring)
Ben Widawsky90252e52013-12-06 14:11:12 -08001028{
Ben Widawsky90252e52013-12-06 14:11:12 -08001029 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -07001030
Ben Widawsky90252e52013-12-06 14:11:12 -08001031 /* NB: TLBs must be flushed and invalidated before a switch */
1032 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1033 if (ret)
1034 return ret;
1035
1036 ret = intel_ring_begin(ring, 6);
1037 if (ret)
1038 return ret;
1039
1040 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1041 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1042 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1043 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1044 intel_ring_emit(ring, get_pd_offset(ppgtt));
1045 intel_ring_emit(ring, MI_NOOP);
1046 intel_ring_advance(ring);
1047
1048 return 0;
1049}
1050
Yu Zhang71ba2d62015-02-10 19:05:54 +08001051static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
1052 struct intel_engine_cs *ring)
1053{
1054 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
1055
1056 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1057 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1058 return 0;
1059}
1060
Ben Widawsky48a10382013-12-06 14:11:11 -08001061static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +01001062 struct intel_engine_cs *ring)
Ben Widawsky48a10382013-12-06 14:11:11 -08001063{
Ben Widawsky48a10382013-12-06 14:11:11 -08001064 int ret;
1065
Ben Widawsky48a10382013-12-06 14:11:11 -08001066 /* NB: TLBs must be flushed and invalidated before a switch */
1067 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1068 if (ret)
1069 return ret;
1070
1071 ret = intel_ring_begin(ring, 6);
1072 if (ret)
1073 return ret;
1074
1075 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1076 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1077 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1078 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1079 intel_ring_emit(ring, get_pd_offset(ppgtt));
1080 intel_ring_emit(ring, MI_NOOP);
1081 intel_ring_advance(ring);
1082
Ben Widawsky90252e52013-12-06 14:11:12 -08001083 /* XXX: RCS is the only one to auto invalidate the TLBs? */
1084 if (ring->id != RCS) {
1085 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1086 if (ret)
1087 return ret;
1088 }
1089
Ben Widawsky48a10382013-12-06 14:11:11 -08001090 return 0;
1091}
1092
Ben Widawskyeeb94882013-12-06 14:11:10 -08001093static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +01001094 struct intel_engine_cs *ring)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001095{
1096 struct drm_device *dev = ppgtt->base.dev;
1097 struct drm_i915_private *dev_priv = dev->dev_private;
1098
Ben Widawsky48a10382013-12-06 14:11:11 -08001099
Ben Widawskyeeb94882013-12-06 14:11:10 -08001100 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1101 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1102
1103 POSTING_READ(RING_PP_DIR_DCLV(ring));
1104
1105 return 0;
1106}
1107
Daniel Vetter82460d92014-08-06 20:19:53 +02001108static void gen8_ppgtt_enable(struct drm_device *dev)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001109{
Ben Widawskyeeb94882013-12-06 14:11:10 -08001110 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001111 struct intel_engine_cs *ring;
Daniel Vetter82460d92014-08-06 20:19:53 +02001112 int j;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001113
1114 for_each_ring(ring, dev_priv, j) {
1115 I915_WRITE(RING_MODE_GEN7(ring),
1116 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001117 }
Ben Widawskyeeb94882013-12-06 14:11:10 -08001118}
1119
Daniel Vetter82460d92014-08-06 20:19:53 +02001120static void gen7_ppgtt_enable(struct drm_device *dev)
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001121{
Jani Nikula50227e12014-03-31 14:27:21 +03001122 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001123 struct intel_engine_cs *ring;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001124 uint32_t ecochk, ecobits;
1125 int i;
1126
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001127 ecobits = I915_READ(GAC_ECO_BITS);
1128 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1129
1130 ecochk = I915_READ(GAM_ECOCHK);
1131 if (IS_HASWELL(dev)) {
1132 ecochk |= ECOCHK_PPGTT_WB_HSW;
1133 } else {
1134 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1135 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1136 }
1137 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001138
Ben Widawsky61973492013-04-08 18:43:54 -07001139 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -08001140 /* GFX_MODE is per-ring on gen7+ */
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001141 I915_WRITE(RING_MODE_GEN7(ring),
1142 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001143 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001144}
1145
Daniel Vetter82460d92014-08-06 20:19:53 +02001146static void gen6_ppgtt_enable(struct drm_device *dev)
Ben Widawsky61973492013-04-08 18:43:54 -07001147{
Jani Nikula50227e12014-03-31 14:27:21 +03001148 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001149 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -07001150
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001151 ecobits = I915_READ(GAC_ECO_BITS);
1152 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1153 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001154
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001155 gab_ctl = I915_READ(GAB_CTL);
1156 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -07001157
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001158 ecochk = I915_READ(GAM_ECOCHK);
1159 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001160
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001161 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001162}
1163
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001164/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001165static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001166 uint64_t start,
1167 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001168 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001169{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001170 struct i915_hw_ppgtt *ppgtt =
1171 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001172 gen6_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -08001173 unsigned first_entry = start >> PAGE_SHIFT;
1174 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001175 unsigned act_pt = first_entry / GEN6_PTES;
1176 unsigned first_pte = first_entry % GEN6_PTES;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001177 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001178
Akash Goel24f3a8c2014-06-17 10:59:42 +05301179 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001180
Daniel Vetter7bddb012012-02-09 17:15:47 +01001181 while (num_entries) {
1182 last_pte = first_pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +00001183 if (last_pte > GEN6_PTES)
1184 last_pte = GEN6_PTES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001185
Ben Widawsky06fda602015-02-24 16:22:36 +00001186 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001187
1188 for (i = first_pte; i < last_pte; i++)
1189 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001190
1191 kunmap_atomic(pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001192
Daniel Vetter7bddb012012-02-09 17:15:47 +01001193 num_entries -= last_pte - first_pte;
1194 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +01001195 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001196 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001197}
1198
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001199static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -08001200 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001201 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301202 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -08001203{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001204 struct i915_hw_ppgtt *ppgtt =
1205 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001206 gen6_pte_t *pt_vaddr;
Ben Widawsky782f1492014-02-20 11:50:33 -08001207 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001208 unsigned act_pt = first_entry / GEN6_PTES;
1209 unsigned act_pte = first_entry % GEN6_PTES;
Imre Deak6e995e22013-02-18 19:28:04 +02001210 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001211
Chris Wilsoncc797142013-12-31 15:50:30 +00001212 pt_vaddr = NULL;
Imre Deak6e995e22013-02-18 19:28:04 +02001213 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Chris Wilsoncc797142013-12-31 15:50:30 +00001214 if (pt_vaddr == NULL)
Ben Widawsky06fda602015-02-24 16:22:36 +00001215 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001216
Chris Wilsoncc797142013-12-31 15:50:30 +00001217 pt_vaddr[act_pte] =
1218 vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
Akash Goel24f3a8c2014-06-17 10:59:42 +05301219 cache_level, true, flags);
1220
Michel Thierry07749ef2015-03-16 16:00:54 +00001221 if (++act_pte == GEN6_PTES) {
Imre Deak6e995e22013-02-18 19:28:04 +02001222 kunmap_atomic(pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +00001223 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +01001224 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +02001225 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001226 }
Daniel Vetterdef886c2013-01-24 14:44:56 -08001227 }
Chris Wilsoncc797142013-12-31 15:50:30 +00001228 if (pt_vaddr)
1229 kunmap_atomic(pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001230}
1231
Ben Widawsky563222a2015-03-19 12:53:28 +00001232/* PDE TLBs are a pain invalidate pre GEN8. It requires a context reload. If we
1233 * are switching between contexts with the same LRCA, we also must do a force
1234 * restore.
1235 */
1236static inline void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
1237{
1238 /* If current vm != vm, */
1239 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
1240}
1241
Michel Thierry4933d512015-03-24 15:46:22 +00001242static void gen6_initialize_pt(struct i915_address_space *vm,
Michel Thierryec565b32015-04-08 12:13:23 +01001243 struct i915_page_table *pt)
Michel Thierry4933d512015-03-24 15:46:22 +00001244{
1245 gen6_pte_t *pt_vaddr, scratch_pte;
1246 int i;
1247
1248 WARN_ON(vm->scratch.addr == 0);
1249
1250 scratch_pte = vm->pte_encode(vm->scratch.addr,
1251 I915_CACHE_LLC, true, 0);
1252
1253 pt_vaddr = kmap_atomic(pt->page);
1254
1255 for (i = 0; i < GEN6_PTES; i++)
1256 pt_vaddr[i] = scratch_pte;
1257
1258 kunmap_atomic(pt_vaddr);
1259}
1260
Ben Widawsky678d96f2015-03-16 16:00:56 +00001261static int gen6_alloc_va_range(struct i915_address_space *vm,
1262 uint64_t start, uint64_t length)
1263{
Michel Thierry4933d512015-03-24 15:46:22 +00001264 DECLARE_BITMAP(new_page_tables, I915_PDES);
1265 struct drm_device *dev = vm->dev;
1266 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001267 struct i915_hw_ppgtt *ppgtt =
1268 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryec565b32015-04-08 12:13:23 +01001269 struct i915_page_table *pt;
Michel Thierry4933d512015-03-24 15:46:22 +00001270 const uint32_t start_save = start, length_save = length;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001271 uint32_t pde, temp;
Michel Thierry4933d512015-03-24 15:46:22 +00001272 int ret;
1273
1274 WARN_ON(upper_32_bits(start));
1275
1276 bitmap_zero(new_page_tables, I915_PDES);
1277
1278 /* The allocation is done in two stages so that we can bail out with
1279 * minimal amount of pain. The first stage finds new page tables that
1280 * need allocation. The second stage marks use ptes within the page
1281 * tables.
1282 */
1283 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1284 if (pt != ppgtt->scratch_pt) {
1285 WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
1286 continue;
1287 }
1288
1289 /* We've already allocated a page table */
1290 WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));
1291
1292 pt = alloc_pt_single(dev);
1293 if (IS_ERR(pt)) {
1294 ret = PTR_ERR(pt);
1295 goto unwind_out;
1296 }
1297
1298 gen6_initialize_pt(vm, pt);
1299
1300 ppgtt->pd.page_table[pde] = pt;
1301 set_bit(pde, new_page_tables);
Michel Thierry72744cb2015-03-24 15:46:23 +00001302 trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
Michel Thierry4933d512015-03-24 15:46:22 +00001303 }
1304
1305 start = start_save;
1306 length = length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001307
1308 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1309 DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);
1310
1311 bitmap_zero(tmp_bitmap, GEN6_PTES);
1312 bitmap_set(tmp_bitmap, gen6_pte_index(start),
1313 gen6_pte_count(start, length));
1314
Michel Thierry4933d512015-03-24 15:46:22 +00001315 if (test_and_clear_bit(pde, new_page_tables))
1316 gen6_write_pde(&ppgtt->pd, pde, pt);
1317
Michel Thierry72744cb2015-03-24 15:46:23 +00001318 trace_i915_page_table_entry_map(vm, pde, pt,
1319 gen6_pte_index(start),
1320 gen6_pte_count(start, length),
1321 GEN6_PTES);
Michel Thierry4933d512015-03-24 15:46:22 +00001322 bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001323 GEN6_PTES);
1324 }
1325
Michel Thierry4933d512015-03-24 15:46:22 +00001326 WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));
1327
1328 /* Make sure write is complete before other code can use this page
1329 * table. Also require for WC mapped PTEs */
1330 readl(dev_priv->gtt.gsm);
1331
Ben Widawsky563222a2015-03-19 12:53:28 +00001332 mark_tlbs_dirty(ppgtt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001333 return 0;
Michel Thierry4933d512015-03-24 15:46:22 +00001334
1335unwind_out:
1336 for_each_set_bit(pde, new_page_tables, I915_PDES) {
Michel Thierryec565b32015-04-08 12:13:23 +01001337 struct i915_page_table *pt = ppgtt->pd.page_table[pde];
Michel Thierry4933d512015-03-24 15:46:22 +00001338
1339 ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
1340 unmap_and_free_pt(pt, vm->dev);
1341 }
1342
1343 mark_tlbs_dirty(ppgtt);
1344 return ret;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001345}
1346
Ben Widawskya00d8252014-02-19 22:05:48 -08001347static void gen6_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
1348{
Michel Thierry09942c62015-04-08 12:13:30 +01001349 struct i915_page_table *pt;
1350 uint32_t pde;
Daniel Vetter3440d262013-01-24 13:49:56 -08001351
Michel Thierry09942c62015-04-08 12:13:30 +01001352 gen6_for_all_pdes(pt, ppgtt, pde) {
Michel Thierry4933d512015-03-24 15:46:22 +00001353 if (pt != ppgtt->scratch_pt)
Michel Thierry09942c62015-04-08 12:13:30 +01001354 unmap_and_free_pt(pt, ppgtt->base.dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001355 }
1356
1357 unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
Ben Widawsky06fda602015-02-24 16:22:36 +00001358 unmap_and_free_pd(&ppgtt->pd);
Daniel Vetter3440d262013-01-24 13:49:56 -08001359}
1360
Ben Widawskya00d8252014-02-19 22:05:48 -08001361static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
1362{
1363 struct i915_hw_ppgtt *ppgtt =
1364 container_of(vm, struct i915_hw_ppgtt, base);
1365
Ben Widawskya00d8252014-02-19 22:05:48 -08001366 drm_mm_remove_node(&ppgtt->node);
1367
Ben Widawskya00d8252014-02-19 22:05:48 -08001368 gen6_ppgtt_free(ppgtt);
1369}
1370
Ben Widawskyb1465202014-02-19 22:05:49 -08001371static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001372{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001373 struct drm_device *dev = ppgtt->base.dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001374 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001375 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08001376 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001377
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001378 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
1379 * allocator works in address space sizes, so it's multiplied by page
1380 * size. We allocate at the top of the GTT to avoid fragmentation.
1381 */
1382 BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
Michel Thierry4933d512015-03-24 15:46:22 +00001383 ppgtt->scratch_pt = alloc_pt_single(ppgtt->base.dev);
1384 if (IS_ERR(ppgtt->scratch_pt))
1385 return PTR_ERR(ppgtt->scratch_pt);
1386
1387 gen6_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);
1388
Ben Widawskye3cc1992013-12-06 14:11:08 -08001389alloc:
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001390 ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
1391 &ppgtt->node, GEN6_PD_SIZE,
1392 GEN6_PD_ALIGN, 0,
1393 0, dev_priv->gtt.base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07001394 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001395 if (ret == -ENOSPC && !retried) {
1396 ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
1397 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +02001398 I915_CACHE_NONE,
1399 0, dev_priv->gtt.base.total,
1400 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001401 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001402 goto err_out;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001403
1404 retried = true;
1405 goto alloc;
1406 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001407
Ben Widawskyc8c26622015-01-22 17:01:25 +00001408 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001409 goto err_out;
1410
Ben Widawskyc8c26622015-01-22 17:01:25 +00001411
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001412 if (ppgtt->node.start < dev_priv->gtt.mappable_end)
1413 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001414
Ben Widawskyc8c26622015-01-22 17:01:25 +00001415 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001416
1417err_out:
Michel Thierry4933d512015-03-24 15:46:22 +00001418 unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001419 return ret;
Ben Widawskyb1465202014-02-19 22:05:49 -08001420}
1421
Ben Widawskyb1465202014-02-19 22:05:49 -08001422static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
1423{
kbuild test robot2f2cf682015-03-27 19:26:35 +08001424 return gen6_ppgtt_allocate_page_directories(ppgtt);
Ben Widawskyb1465202014-02-19 22:05:49 -08001425}
1426
Michel Thierry4933d512015-03-24 15:46:22 +00001427static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
1428 uint64_t start, uint64_t length)
1429{
Michel Thierryec565b32015-04-08 12:13:23 +01001430 struct i915_page_table *unused;
Michel Thierry4933d512015-03-24 15:46:22 +00001431 uint32_t pde, temp;
1432
1433 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde)
1434 ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
1435}
1436
1437static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt, bool aliasing)
Ben Widawskyb1465202014-02-19 22:05:49 -08001438{
1439 struct drm_device *dev = ppgtt->base.dev;
1440 struct drm_i915_private *dev_priv = dev->dev_private;
1441 int ret;
1442
1443 ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
Ben Widawsky48a10382013-12-06 14:11:11 -08001444 if (IS_GEN6(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001445 ppgtt->switch_mm = gen6_mm_switch;
Ben Widawsky90252e52013-12-06 14:11:12 -08001446 } else if (IS_HASWELL(dev)) {
Ben Widawsky90252e52013-12-06 14:11:12 -08001447 ppgtt->switch_mm = hsw_mm_switch;
Ben Widawsky48a10382013-12-06 14:11:11 -08001448 } else if (IS_GEN7(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001449 ppgtt->switch_mm = gen7_mm_switch;
1450 } else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001451 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08001452
Yu Zhang71ba2d62015-02-10 19:05:54 +08001453 if (intel_vgpu_active(dev))
1454 ppgtt->switch_mm = vgpu_mm_switch;
1455
Ben Widawskyb1465202014-02-19 22:05:49 -08001456 ret = gen6_ppgtt_alloc(ppgtt);
1457 if (ret)
1458 return ret;
1459
Michel Thierry4933d512015-03-24 15:46:22 +00001460 if (aliasing) {
1461 /* preallocate all pts */
Michel Thierry09942c62015-04-08 12:13:30 +01001462 ret = alloc_pt_range(&ppgtt->pd, 0, I915_PDES,
Michel Thierry4933d512015-03-24 15:46:22 +00001463 ppgtt->base.dev);
1464
1465 if (ret) {
1466 gen6_ppgtt_cleanup(&ppgtt->base);
1467 return ret;
1468 }
1469 }
1470
Ben Widawsky678d96f2015-03-16 16:00:56 +00001471 ppgtt->base.allocate_va_range = gen6_alloc_va_range;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001472 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
1473 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
1474 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f62013-11-25 09:54:34 -08001475 ppgtt->base.start = 0;
Michel Thierry09942c62015-04-08 12:13:30 +01001476 ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08001477 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001478
Ben Widawsky7324cc02015-02-24 16:22:35 +00001479 ppgtt->pd.pd_offset =
Michel Thierry07749ef2015-03-16 16:00:54 +00001480 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001481
Ben Widawsky678d96f2015-03-16 16:00:56 +00001482 ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
1483 ppgtt->pd.pd_offset / sizeof(gen6_pte_t);
1484
Michel Thierry4933d512015-03-24 15:46:22 +00001485 if (aliasing)
1486 ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
1487 else
1488 gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001489
Ben Widawsky678d96f2015-03-16 16:00:56 +00001490 gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);
1491
Thierry Reding440fd522015-01-23 09:05:06 +01001492 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001493 ppgtt->node.size >> 20,
1494 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001495
Daniel Vetterfa76da32014-08-06 20:19:54 +02001496 DRM_DEBUG("Adding PPGTT at offset %x\n",
Ben Widawsky7324cc02015-02-24 16:22:35 +00001497 ppgtt->pd.pd_offset << 10);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001498
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001499 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08001500}
1501
Michel Thierry4933d512015-03-24 15:46:22 +00001502static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt,
1503 bool aliasing)
Daniel Vetter3440d262013-01-24 13:49:56 -08001504{
1505 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter3440d262013-01-24 13:49:56 -08001506
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001507 ppgtt->base.dev = dev;
Ben Widawsky8407bb92014-03-08 11:58:16 -08001508 ppgtt->base.scratch = dev_priv->gtt.base.scratch;
Daniel Vetter3440d262013-01-24 13:49:56 -08001509
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001510 if (INTEL_INFO(dev)->gen < 8)
Michel Thierry4933d512015-03-24 15:46:22 +00001511 return gen6_ppgtt_init(ppgtt, aliasing);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001512 else
Rodrigo Vivi1eb0f002014-12-03 04:55:26 -08001513 return gen8_ppgtt_init(ppgtt, dev_priv->gtt.base.total);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001514}
1515int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
1516{
1517 struct drm_i915_private *dev_priv = dev->dev_private;
1518 int ret = 0;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001519
Michel Thierry4933d512015-03-24 15:46:22 +00001520 ret = __hw_ppgtt_init(dev, ppgtt, false);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001521 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08001522 kref_init(&ppgtt->ref);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001523 drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
1524 ppgtt->base.total);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001525 i915_init_vm(dev_priv, &ppgtt->base);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001526 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001527
1528 return ret;
1529}
1530
Daniel Vetter82460d92014-08-06 20:19:53 +02001531int i915_ppgtt_init_hw(struct drm_device *dev)
1532{
1533 struct drm_i915_private *dev_priv = dev->dev_private;
1534 struct intel_engine_cs *ring;
1535 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1536 int i, ret = 0;
1537
Thomas Daniel671b50132014-08-20 16:24:50 +01001538 /* In the case of execlists, PPGTT is enabled by the context descriptor
1539 * and the PDPs are contained within the context itself. We don't
1540 * need to do anything here. */
1541 if (i915.enable_execlists)
1542 return 0;
1543
Daniel Vetter82460d92014-08-06 20:19:53 +02001544 if (!USES_PPGTT(dev))
1545 return 0;
1546
1547 if (IS_GEN6(dev))
1548 gen6_ppgtt_enable(dev);
1549 else if (IS_GEN7(dev))
1550 gen7_ppgtt_enable(dev);
1551 else if (INTEL_INFO(dev)->gen >= 8)
1552 gen8_ppgtt_enable(dev);
1553 else
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01001554 MISSING_CASE(INTEL_INFO(dev)->gen);
Daniel Vetter82460d92014-08-06 20:19:53 +02001555
1556 if (ppgtt) {
1557 for_each_ring(ring, dev_priv, i) {
McAulay, Alistair6689c162014-08-15 18:51:35 +01001558 ret = ppgtt->switch_mm(ppgtt, ring);
Daniel Vetter82460d92014-08-06 20:19:53 +02001559 if (ret != 0)
1560 return ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001561 }
1562 }
1563
1564 return ret;
1565}
Daniel Vetter4d884702014-08-06 15:04:47 +02001566struct i915_hw_ppgtt *
1567i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
1568{
1569 struct i915_hw_ppgtt *ppgtt;
1570 int ret;
1571
1572 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
1573 if (!ppgtt)
1574 return ERR_PTR(-ENOMEM);
1575
1576 ret = i915_ppgtt_init(dev, ppgtt);
1577 if (ret) {
1578 kfree(ppgtt);
1579 return ERR_PTR(ret);
1580 }
1581
1582 ppgtt->file_priv = fpriv;
1583
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001584 trace_i915_ppgtt_create(&ppgtt->base);
1585
Daniel Vetter4d884702014-08-06 15:04:47 +02001586 return ppgtt;
1587}
1588
Daniel Vetteree960be2014-08-06 15:04:45 +02001589void i915_ppgtt_release(struct kref *kref)
1590{
1591 struct i915_hw_ppgtt *ppgtt =
1592 container_of(kref, struct i915_hw_ppgtt, ref);
1593
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001594 trace_i915_ppgtt_release(&ppgtt->base);
1595
Daniel Vetteree960be2014-08-06 15:04:45 +02001596 /* vmas should already be unbound */
1597 WARN_ON(!list_empty(&ppgtt->base.active_list));
1598 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
1599
Daniel Vetter19dd1202014-08-06 15:04:55 +02001600 list_del(&ppgtt->base.global_link);
1601 drm_mm_takedown(&ppgtt->base.mm);
1602
Daniel Vetteree960be2014-08-06 15:04:45 +02001603 ppgtt->base.cleanup(&ppgtt->base);
1604 kfree(ppgtt);
1605}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001606
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001607static void
Ben Widawsky6f65e292013-12-06 14:10:56 -08001608ppgtt_bind_vma(struct i915_vma *vma,
1609 enum i915_cache_level cache_level,
1610 u32 flags)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001611{
Akash Goel24f3a8c2014-06-17 10:59:42 +05301612 /* Currently applicable only to VLV */
1613 if (vma->obj->gt_ro)
1614 flags |= PTE_READ_ONLY;
1615
Ben Widawsky782f1492014-02-20 11:50:33 -08001616 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301617 cache_level, flags);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001618}
1619
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001620static void ppgtt_unbind_vma(struct i915_vma *vma)
Daniel Vetter7bddb012012-02-09 17:15:47 +01001621{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001622 vma->vm->clear_range(vma->vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001623 vma->node.start,
1624 vma->obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001625 true);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001626}
1627
Ben Widawskya81cc002013-01-18 12:30:31 -08001628extern int intel_iommu_gfx_mapped;
1629/* Certain Gen5 chipsets require require idling the GPU before
1630 * unmapping anything from the GTT when VT-d is enabled.
1631 */
1632static inline bool needs_idle_maps(struct drm_device *dev)
1633{
1634#ifdef CONFIG_INTEL_IOMMU
1635 /* Query intel_iommu to see if we need the workaround. Presumably that
1636 * was loaded first.
1637 */
1638 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
1639 return true;
1640#endif
1641 return false;
1642}
1643
Ben Widawsky5c042282011-10-17 15:51:55 -07001644static bool do_idling(struct drm_i915_private *dev_priv)
1645{
1646 bool ret = dev_priv->mm.interruptible;
1647
Ben Widawskya81cc002013-01-18 12:30:31 -08001648 if (unlikely(dev_priv->gtt.do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001649 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001650 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001651 DRM_ERROR("Couldn't idle GPU\n");
1652 /* Wait a bit, in hopes it avoids the hang */
1653 udelay(10);
1654 }
1655 }
1656
1657 return ret;
1658}
1659
1660static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
1661{
Ben Widawskya81cc002013-01-18 12:30:31 -08001662 if (unlikely(dev_priv->gtt.do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -07001663 dev_priv->mm.interruptible = interruptible;
1664}
1665
Ben Widawsky828c7902013-10-16 09:21:30 -07001666void i915_check_and_clear_faults(struct drm_device *dev)
1667{
1668 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001669 struct intel_engine_cs *ring;
Ben Widawsky828c7902013-10-16 09:21:30 -07001670 int i;
1671
1672 if (INTEL_INFO(dev)->gen < 6)
1673 return;
1674
1675 for_each_ring(ring, dev_priv, i) {
1676 u32 fault_reg;
1677 fault_reg = I915_READ(RING_FAULT_REG(ring));
1678 if (fault_reg & RING_FAULT_VALID) {
1679 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02001680 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07001681 "\tAddress space: %s\n"
1682 "\tSource ID: %d\n"
1683 "\tType: %d\n",
1684 fault_reg & PAGE_MASK,
1685 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
1686 RING_FAULT_SRCID(fault_reg),
1687 RING_FAULT_FAULT_TYPE(fault_reg));
1688 I915_WRITE(RING_FAULT_REG(ring),
1689 fault_reg & ~RING_FAULT_VALID);
1690 }
1691 }
1692 POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
1693}
1694
Chris Wilson91e56492014-09-25 10:13:12 +01001695static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
1696{
1697 if (INTEL_INFO(dev_priv->dev)->gen < 6) {
1698 intel_gtt_chipset_flush();
1699 } else {
1700 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1701 POSTING_READ(GFX_FLSH_CNTL_GEN6);
1702 }
1703}
1704
Ben Widawsky828c7902013-10-16 09:21:30 -07001705void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
1706{
1707 struct drm_i915_private *dev_priv = dev->dev_private;
1708
1709 /* Don't bother messing with faults pre GEN6 as we have little
1710 * documentation supporting that it's a good idea.
1711 */
1712 if (INTEL_INFO(dev)->gen < 6)
1713 return;
1714
1715 i915_check_and_clear_faults(dev);
1716
1717 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001718 dev_priv->gtt.base.start,
1719 dev_priv->gtt.base.total,
Daniel Vettere568af12014-03-26 20:08:20 +01001720 true);
Chris Wilson91e56492014-09-25 10:13:12 +01001721
1722 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001723}
1724
Daniel Vetter76aaf222010-11-05 22:23:30 +01001725void i915_gem_restore_gtt_mappings(struct drm_device *dev)
1726{
1727 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001728 struct drm_i915_gem_object *obj;
Ben Widawsky80da2162013-12-06 14:11:17 -08001729 struct i915_address_space *vm;
Daniel Vetter76aaf222010-11-05 22:23:30 +01001730
Ben Widawsky828c7902013-10-16 09:21:30 -07001731 i915_check_and_clear_faults(dev);
1732
Chris Wilsonbee4a182011-01-21 10:54:32 +00001733 /* First fill our portion of the GTT with scratch pages */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001734 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001735 dev_priv->gtt.base.start,
1736 dev_priv->gtt.base.total,
Ben Widawsky828c7902013-10-16 09:21:30 -07001737 true);
Chris Wilsonbee4a182011-01-21 10:54:32 +00001738
Ben Widawsky35c20a62013-05-31 11:28:48 -07001739 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001740 struct i915_vma *vma = i915_gem_obj_to_vma(obj,
1741 &dev_priv->gtt.base);
1742 if (!vma)
1743 continue;
1744
Chris Wilson2c225692013-08-09 12:26:45 +01001745 i915_gem_clflush_object(obj, obj->pin_display);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001746 /* The bind_vma code tries to be smart about tracking mappings.
1747 * Unfortunately above, we've just wiped out the mappings
1748 * without telling our object about it. So we need to fake it.
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001749 *
1750 * Bind is not expected to fail since this is only called on
1751 * resume and assumption is all requirements exist already.
Ben Widawsky6f65e292013-12-06 14:10:56 -08001752 */
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001753 vma->bound &= ~GLOBAL_BIND;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001754 WARN_ON(i915_vma_bind(vma, obj->cache_level, GLOBAL_BIND));
Daniel Vetter76aaf222010-11-05 22:23:30 +01001755 }
1756
Ben Widawsky80da2162013-12-06 14:11:17 -08001757
Ben Widawskya2319c02014-03-18 16:09:37 -07001758 if (INTEL_INFO(dev)->gen >= 8) {
Ville Syrjäläee0ce472014-04-09 13:28:01 +03001759 if (IS_CHERRYVIEW(dev))
1760 chv_setup_private_ppat(dev_priv);
1761 else
1762 bdw_setup_private_ppat(dev_priv);
1763
Ben Widawsky80da2162013-12-06 14:11:17 -08001764 return;
Ben Widawskya2319c02014-03-18 16:09:37 -07001765 }
Ben Widawsky80da2162013-12-06 14:11:17 -08001766
Ben Widawsky678d96f2015-03-16 16:00:56 +00001767 if (USES_PPGTT(dev)) {
1768 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
1769 /* TODO: Perhaps it shouldn't be gen6 specific */
Ben Widawsky80da2162013-12-06 14:11:17 -08001770
Ben Widawsky678d96f2015-03-16 16:00:56 +00001771 struct i915_hw_ppgtt *ppgtt =
1772 container_of(vm, struct i915_hw_ppgtt,
1773 base);
1774
1775 if (i915_is_ggtt(vm))
1776 ppgtt = dev_priv->mm.aliasing_ppgtt;
1777
1778 gen6_write_page_range(dev_priv, &ppgtt->pd,
1779 0, ppgtt->base.total);
1780 }
Daniel Vetter76aaf222010-11-05 22:23:30 +01001781 }
1782
Chris Wilson91e56492014-09-25 10:13:12 +01001783 i915_ggtt_flush(dev_priv);
Daniel Vetter76aaf222010-11-05 22:23:30 +01001784}
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001785
Daniel Vetter74163902012-02-15 23:50:21 +01001786int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001787{
Chris Wilson9da3da62012-06-01 15:20:22 +01001788 if (obj->has_dma_mapping)
Daniel Vetter74163902012-02-15 23:50:21 +01001789 return 0;
Chris Wilson9da3da62012-06-01 15:20:22 +01001790
1791 if (!dma_map_sg(&obj->base.dev->pdev->dev,
1792 obj->pages->sgl, obj->pages->nents,
1793 PCI_DMA_BIDIRECTIONAL))
1794 return -ENOSPC;
1795
1796 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001797}
1798
Michel Thierry07749ef2015-03-16 16:00:54 +00001799static inline void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001800{
1801#ifdef writeq
1802 writeq(pte, addr);
1803#else
1804 iowrite32((u32)pte, addr);
1805 iowrite32(pte >> 32, addr + 4);
1806#endif
1807}
1808
1809static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
1810 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001811 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301812 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001813{
1814 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001815 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001816 gen8_pte_t __iomem *gtt_entries =
1817 (gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001818 int i = 0;
1819 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001820 dma_addr_t addr = 0; /* shut up gcc */
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001821
1822 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1823 addr = sg_dma_address(sg_iter.sg) +
1824 (sg_iter.sg_pgoffset << PAGE_SHIFT);
1825 gen8_set_pte(&gtt_entries[i],
1826 gen8_pte_encode(addr, level, true));
1827 i++;
1828 }
1829
1830 /*
1831 * XXX: This serves as a posting read to make sure that the PTE has
1832 * actually been updated. There is some concern that even though
1833 * registers and PTEs are within the same BAR that they are potentially
1834 * of NUMA access patterns. Therefore, even with the way we assume
1835 * hardware should work, we must keep this posting read for paranoia.
1836 */
1837 if (i != 0)
1838 WARN_ON(readq(&gtt_entries[i-1])
1839 != gen8_pte_encode(addr, level, true));
1840
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001841 /* This next bit makes the above posting read even more important. We
1842 * want to flush the TLBs only after we're certain all the PTE updates
1843 * have finished.
1844 */
1845 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1846 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001847}
1848
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001849/*
1850 * Binds an object into the global gtt with the specified cache level. The object
1851 * will be accessible to the GPU via commands whose operands reference offsets
1852 * within the global GTT as well as accessible by the GPU through the GMADR
1853 * mapped BAR (dev_priv->mm.gtt->gtt).
1854 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001855static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001856 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001857 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301858 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001859{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001860 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001861 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001862 gen6_pte_t __iomem *gtt_entries =
1863 (gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +02001864 int i = 0;
1865 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001866 dma_addr_t addr = 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001867
Imre Deak6e995e22013-02-18 19:28:04 +02001868 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001869 addr = sg_page_iter_dma_address(&sg_iter);
Akash Goel24f3a8c2014-06-17 10:59:42 +05301870 iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +02001871 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001872 }
1873
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001874 /* XXX: This serves as a posting read to make sure that the PTE has
1875 * actually been updated. There is some concern that even though
1876 * registers and PTEs are within the same BAR that they are potentially
1877 * of NUMA access patterns. Therefore, even with the way we assume
1878 * hardware should work, we must keep this posting read for paranoia.
1879 */
Pavel Machek57007df2014-07-28 13:20:58 +02001880 if (i != 0) {
1881 unsigned long gtt = readl(&gtt_entries[i-1]);
1882 WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
1883 }
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001884
1885 /* This next bit makes the above posting read even more important. We
1886 * want to flush the TLBs only after we're certain all the PTE updates
1887 * have finished.
1888 */
1889 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1890 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001891}
1892
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001893static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001894 uint64_t start,
1895 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001896 bool use_scratch)
1897{
1898 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001899 unsigned first_entry = start >> PAGE_SHIFT;
1900 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001901 gen8_pte_t scratch_pte, __iomem *gtt_base =
1902 (gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001903 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1904 int i;
1905
1906 if (WARN(num_entries > max_entries,
1907 "First entry = %d; Num entries = %d (max=%d)\n",
1908 first_entry, num_entries, max_entries))
1909 num_entries = max_entries;
1910
1911 scratch_pte = gen8_pte_encode(vm->scratch.addr,
1912 I915_CACHE_LLC,
1913 use_scratch);
1914 for (i = 0; i < num_entries; i++)
1915 gen8_set_pte(&gtt_base[i], scratch_pte);
1916 readl(gtt_base);
1917}
1918
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001919static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001920 uint64_t start,
1921 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001922 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001923{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001924 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001925 unsigned first_entry = start >> PAGE_SHIFT;
1926 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001927 gen6_pte_t scratch_pte, __iomem *gtt_base =
1928 (gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawskya54c0c22013-01-24 14:45:00 -08001929 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001930 int i;
1931
1932 if (WARN(num_entries > max_entries,
1933 "First entry = %d; Num entries = %d (max=%d)\n",
1934 first_entry, num_entries, max_entries))
1935 num_entries = max_entries;
1936
Akash Goel24f3a8c2014-06-17 10:59:42 +05301937 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07001938
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001939 for (i = 0; i < num_entries; i++)
1940 iowrite32(scratch_pte, &gtt_base[i]);
1941 readl(gtt_base);
1942}
1943
Ben Widawsky6f65e292013-12-06 14:10:56 -08001944
1945static void i915_ggtt_bind_vma(struct i915_vma *vma,
1946 enum i915_cache_level cache_level,
1947 u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001948{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001949 const unsigned long entry = vma->node.start >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001950 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
1951 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
1952
Ben Widawsky6f65e292013-12-06 14:10:56 -08001953 BUG_ON(!i915_is_ggtt(vma->vm));
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001954 intel_gtt_insert_sg_entries(vma->ggtt_view.pages, entry, flags);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001955 vma->bound = GLOBAL_BIND;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001956}
1957
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001958static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001959 uint64_t start,
1960 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001961 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001962{
Ben Widawsky782f1492014-02-20 11:50:33 -08001963 unsigned first_entry = start >> PAGE_SHIFT;
1964 unsigned num_entries = length >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001965 intel_gtt_clear_range(first_entry, num_entries);
1966}
1967
Ben Widawsky6f65e292013-12-06 14:10:56 -08001968static void i915_ggtt_unbind_vma(struct i915_vma *vma)
Chris Wilsond5bd1442011-04-14 06:48:26 +01001969{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001970 const unsigned int first = vma->node.start >> PAGE_SHIFT;
1971 const unsigned int size = vma->obj->base.size >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001972
Ben Widawsky6f65e292013-12-06 14:10:56 -08001973 BUG_ON(!i915_is_ggtt(vma->vm));
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001974 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001975 intel_gtt_clear_range(first, size);
Chris Wilsond5bd1442011-04-14 06:48:26 +01001976}
1977
Ben Widawsky6f65e292013-12-06 14:10:56 -08001978static void ggtt_bind_vma(struct i915_vma *vma,
1979 enum i915_cache_level cache_level,
1980 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001981{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001982 struct drm_device *dev = vma->vm->dev;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001983 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001984 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001985 struct sg_table *pages = obj->pages;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001986
Akash Goel24f3a8c2014-06-17 10:59:42 +05301987 /* Currently applicable only to VLV */
1988 if (obj->gt_ro)
1989 flags |= PTE_READ_ONLY;
1990
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001991 if (i915_is_ggtt(vma->vm))
1992 pages = vma->ggtt_view.pages;
1993
Ben Widawsky6f65e292013-12-06 14:10:56 -08001994 /* If there is no aliasing PPGTT, or the caller needs a global mapping,
1995 * or we have a global mapping already but the cacheability flags have
1996 * changed, set the global PTEs.
1997 *
1998 * If there is an aliasing PPGTT it is anecdotally faster, so use that
1999 * instead if none of the above hold true.
2000 *
2001 * NB: A global mapping should only be needed for special regions like
2002 * "gtt mappable", SNB errata, or if specified via special execbuf
2003 * flags. At all other times, the GPU will use the aliasing PPGTT.
2004 */
2005 if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002006 if (!(vma->bound & GLOBAL_BIND) ||
Ben Widawsky6f65e292013-12-06 14:10:56 -08002007 (cache_level != obj->cache_level)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002008 vma->vm->insert_entries(vma->vm, pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08002009 vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302010 cache_level, flags);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002011 vma->bound |= GLOBAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002012 }
2013 }
Daniel Vetter74898d72012-02-15 23:50:22 +01002014
Ben Widawsky6f65e292013-12-06 14:10:56 -08002015 if (dev_priv->mm.aliasing_ppgtt &&
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002016 (!(vma->bound & LOCAL_BIND) ||
Ben Widawsky6f65e292013-12-06 14:10:56 -08002017 (cache_level != obj->cache_level))) {
2018 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002019 appgtt->base.insert_entries(&appgtt->base, pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08002020 vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302021 cache_level, flags);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002022 vma->bound |= LOCAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002023 }
2024}
2025
2026static void ggtt_unbind_vma(struct i915_vma *vma)
2027{
2028 struct drm_device *dev = vma->vm->dev;
2029 struct drm_i915_private *dev_priv = dev->dev_private;
2030 struct drm_i915_gem_object *obj = vma->obj;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002031
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002032 if (vma->bound & GLOBAL_BIND) {
Ben Widawsky782f1492014-02-20 11:50:33 -08002033 vma->vm->clear_range(vma->vm,
2034 vma->node.start,
2035 obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002036 true);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002037 vma->bound &= ~GLOBAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002038 }
2039
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002040 if (vma->bound & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08002041 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
2042 appgtt->base.clear_range(&appgtt->base,
Ben Widawsky782f1492014-02-20 11:50:33 -08002043 vma->node.start,
2044 obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002045 true);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002046 vma->bound &= ~LOCAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002047 }
Daniel Vetter74163902012-02-15 23:50:21 +01002048}
2049
2050void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
2051{
Ben Widawsky5c042282011-10-17 15:51:55 -07002052 struct drm_device *dev = obj->base.dev;
2053 struct drm_i915_private *dev_priv = dev->dev_private;
2054 bool interruptible;
2055
2056 interruptible = do_idling(dev_priv);
2057
Chris Wilson9da3da62012-06-01 15:20:22 +01002058 if (!obj->has_dma_mapping)
2059 dma_unmap_sg(&dev->pdev->dev,
2060 obj->pages->sgl, obj->pages->nents,
2061 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07002062
2063 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002064}
Daniel Vetter644ec022012-03-26 09:45:40 +02002065
Chris Wilson42d6ab42012-07-26 11:49:32 +01002066static void i915_gtt_color_adjust(struct drm_mm_node *node,
2067 unsigned long color,
Thierry Reding440fd522015-01-23 09:05:06 +01002068 u64 *start,
2069 u64 *end)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002070{
2071 if (node->color != color)
2072 *start += 4096;
2073
2074 if (!list_empty(&node->node_list)) {
2075 node = list_entry(node->node_list.next,
2076 struct drm_mm_node,
2077 node_list);
2078 if (node->allocated && node->color != color)
2079 *end -= 4096;
2080 }
2081}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002082
Daniel Vetterf548c0e2014-11-19 21:40:13 +01002083static int i915_gem_setup_global_gtt(struct drm_device *dev,
2084 unsigned long start,
2085 unsigned long mappable_end,
2086 unsigned long end)
Daniel Vetter644ec022012-03-26 09:45:40 +02002087{
Ben Widawskye78891c2013-01-25 16:41:04 -08002088 /* Let GEM Manage all of the aperture.
2089 *
2090 * However, leave one page at the end still bound to the scratch page.
2091 * There are a number of places where the hardware apparently prefetches
2092 * past the end of the object, and we've seen multiple hangs with the
2093 * GPU head pointer stuck in a batchbuffer bound at the last page of the
2094 * aperture. One page should be enough to keep any prefetching inside
2095 * of the aperture.
2096 */
Ben Widawsky40d749802013-07-31 16:59:59 -07002097 struct drm_i915_private *dev_priv = dev->dev_private;
2098 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002099 struct drm_mm_node *entry;
2100 struct drm_i915_gem_object *obj;
2101 unsigned long hole_start, hole_end;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002102 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02002103
Ben Widawsky35451cb2013-01-17 12:45:13 -08002104 BUG_ON(mappable_end > end);
2105
Chris Wilsoned2f3452012-11-15 11:32:19 +00002106 /* Subtract the guard page ... */
Ben Widawsky40d749802013-07-31 16:59:59 -07002107 drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002108
2109 dev_priv->gtt.base.start = start;
2110 dev_priv->gtt.base.total = end - start;
2111
2112 if (intel_vgpu_active(dev)) {
2113 ret = intel_vgt_balloon(dev);
2114 if (ret)
2115 return ret;
2116 }
2117
Chris Wilson42d6ab42012-07-26 11:49:32 +01002118 if (!HAS_LLC(dev))
Ben Widawsky93bd8642013-07-16 16:50:06 -07002119 dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02002120
Chris Wilsoned2f3452012-11-15 11:32:19 +00002121 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002122 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky40d749802013-07-31 16:59:59 -07002123 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002124
Ben Widawskyedd41a82013-07-05 14:41:05 -07002125 DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002126 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002127
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002128 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Ben Widawsky40d749802013-07-31 16:59:59 -07002129 ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002130 if (ret) {
2131 DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
2132 return ret;
2133 }
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002134 vma->bound |= GLOBAL_BIND;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002135 }
2136
Chris Wilsoned2f3452012-11-15 11:32:19 +00002137 /* Clear any non-preallocated blocks */
Ben Widawsky40d749802013-07-31 16:59:59 -07002138 drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00002139 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
2140 hole_start, hole_end);
Ben Widawsky782f1492014-02-20 11:50:33 -08002141 ggtt_vm->clear_range(ggtt_vm, hole_start,
2142 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002143 }
2144
2145 /* And finally clear the reserved guard page */
Ben Widawsky782f1492014-02-20 11:50:33 -08002146 ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002147
Daniel Vetterfa76da32014-08-06 20:19:54 +02002148 if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
2149 struct i915_hw_ppgtt *ppgtt;
2150
2151 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2152 if (!ppgtt)
2153 return -ENOMEM;
2154
Michel Thierry4933d512015-03-24 15:46:22 +00002155 ret = __hw_ppgtt_init(dev, ppgtt, true);
2156 if (ret) {
2157 kfree(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002158 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002159 }
Daniel Vetterfa76da32014-08-06 20:19:54 +02002160
2161 dev_priv->mm.aliasing_ppgtt = ppgtt;
2162 }
2163
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002164 return 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002165}
2166
Ben Widawskyd7e50082012-12-18 10:31:25 -08002167void i915_gem_init_global_gtt(struct drm_device *dev)
2168{
2169 struct drm_i915_private *dev_priv = dev->dev_private;
2170 unsigned long gtt_size, mappable_size;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002171
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002172 gtt_size = dev_priv->gtt.base.total;
Ben Widawsky93d18792013-01-17 12:45:17 -08002173 mappable_size = dev_priv->gtt.mappable_end;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002174
Ben Widawskye78891c2013-01-25 16:41:04 -08002175 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002176}
2177
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002178void i915_global_gtt_cleanup(struct drm_device *dev)
2179{
2180 struct drm_i915_private *dev_priv = dev->dev_private;
2181 struct i915_address_space *vm = &dev_priv->gtt.base;
2182
Daniel Vetter70e32542014-08-06 15:04:57 +02002183 if (dev_priv->mm.aliasing_ppgtt) {
2184 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2185
2186 ppgtt->base.cleanup(&ppgtt->base);
2187 }
2188
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002189 if (drm_mm_initialized(&vm->mm)) {
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002190 if (intel_vgpu_active(dev))
2191 intel_vgt_deballoon();
2192
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002193 drm_mm_takedown(&vm->mm);
2194 list_del(&vm->global_link);
2195 }
2196
2197 vm->cleanup(vm);
2198}
Daniel Vetter70e32542014-08-06 15:04:57 +02002199
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002200static int setup_scratch_page(struct drm_device *dev)
2201{
2202 struct drm_i915_private *dev_priv = dev->dev_private;
2203 struct page *page;
2204 dma_addr_t dma_addr;
2205
2206 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
2207 if (page == NULL)
2208 return -ENOMEM;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002209 set_pages_uc(page, 1);
2210
2211#ifdef CONFIG_INTEL_IOMMU
2212 dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
2213 PCI_DMA_BIDIRECTIONAL);
2214 if (pci_dma_mapping_error(dev->pdev, dma_addr))
2215 return -EINVAL;
2216#else
2217 dma_addr = page_to_phys(page);
2218#endif
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002219 dev_priv->gtt.base.scratch.page = page;
2220 dev_priv->gtt.base.scratch.addr = dma_addr;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002221
2222 return 0;
2223}
2224
2225static void teardown_scratch_page(struct drm_device *dev)
2226{
2227 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002228 struct page *page = dev_priv->gtt.base.scratch.page;
2229
2230 set_pages_wb(page, 1);
2231 pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002232 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002233 __free_page(page);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002234}
2235
2236static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2237{
2238 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2239 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2240 return snb_gmch_ctl << 20;
2241}
2242
Ben Widawsky9459d252013-11-03 16:53:55 -08002243static inline unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2244{
2245 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2246 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2247 if (bdw_gmch_ctl)
2248 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07002249
2250#ifdef CONFIG_X86_32
2251 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2252 if (bdw_gmch_ctl > 4)
2253 bdw_gmch_ctl = 4;
2254#endif
2255
Ben Widawsky9459d252013-11-03 16:53:55 -08002256 return bdw_gmch_ctl << 20;
2257}
2258
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002259static inline unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2260{
2261 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2262 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2263
2264 if (gmch_ctrl)
2265 return 1 << (20 + gmch_ctrl);
2266
2267 return 0;
2268}
2269
Ben Widawskybaa09f52013-01-24 13:49:57 -08002270static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002271{
2272 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2273 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2274 return snb_gmch_ctl << 25; /* 32 MB units */
2275}
2276
Ben Widawsky9459d252013-11-03 16:53:55 -08002277static inline size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
2278{
2279 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2280 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2281 return bdw_gmch_ctl << 25; /* 32 MB units */
2282}
2283
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002284static size_t chv_get_stolen_size(u16 gmch_ctrl)
2285{
2286 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2287 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2288
2289 /*
2290 * 0x0 to 0x10: 32MB increments starting at 0MB
2291 * 0x11 to 0x16: 4MB increments starting at 8MB
2292 * 0x17 to 0x1d: 4MB increments start at 36MB
2293 */
2294 if (gmch_ctrl < 0x11)
2295 return gmch_ctrl << 25;
2296 else if (gmch_ctrl < 0x17)
2297 return (gmch_ctrl - 0x11 + 2) << 22;
2298 else
2299 return (gmch_ctrl - 0x17 + 9) << 22;
2300}
2301
Damien Lespiau66375012014-01-09 18:02:46 +00002302static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2303{
2304 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2305 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2306
2307 if (gen9_gmch_ctl < 0xf0)
2308 return gen9_gmch_ctl << 25; /* 32 MB units */
2309 else
2310 /* 4MB increments starting at 0xf0 for 4MB */
2311 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2312}
2313
Ben Widawsky63340132013-11-04 19:32:22 -08002314static int ggtt_probe_common(struct drm_device *dev,
2315 size_t gtt_size)
2316{
2317 struct drm_i915_private *dev_priv = dev->dev_private;
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002318 phys_addr_t gtt_phys_addr;
Ben Widawsky63340132013-11-04 19:32:22 -08002319 int ret;
2320
2321 /* For Modern GENs the PTEs and register space are split in the BAR */
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002322 gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
Ben Widawsky63340132013-11-04 19:32:22 -08002323 (pci_resource_len(dev->pdev, 0) / 2);
2324
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002325 dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
Ben Widawsky63340132013-11-04 19:32:22 -08002326 if (!dev_priv->gtt.gsm) {
2327 DRM_ERROR("Failed to map the gtt page table\n");
2328 return -ENOMEM;
2329 }
2330
2331 ret = setup_scratch_page(dev);
2332 if (ret) {
2333 DRM_ERROR("Scratch setup failed\n");
2334 /* iounmap will also get called at remove, but meh */
2335 iounmap(dev_priv->gtt.gsm);
2336 }
2337
2338 return ret;
2339}
2340
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002341/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2342 * bits. When using advanced contexts each context stores its own PAT, but
2343 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002344static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002345{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002346 uint64_t pat;
2347
2348 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2349 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2350 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2351 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2352 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2353 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2354 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2355 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2356
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08002357 if (!USES_PPGTT(dev_priv->dev))
2358 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2359 * so RTL will always use the value corresponding to
2360 * pat_sel = 000".
2361 * So let's disable cache for GGTT to avoid screen corruptions.
2362 * MOCS still can be used though.
2363 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2364 * before this patch, i.e. the same uncached + snooping access
2365 * like on gen6/7 seems to be in effect.
2366 * - So this just fixes blitter/render access. Again it looks
2367 * like it's not just uncached access, but uncached + snooping.
2368 * So we can still hold onto all our assumptions wrt cpu
2369 * clflushing on LLC machines.
2370 */
2371 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2372
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002373 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2374 * write would work. */
2375 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2376 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2377}
2378
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002379static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
2380{
2381 uint64_t pat;
2382
2383 /*
2384 * Map WB on BDW to snooped on CHV.
2385 *
2386 * Only the snoop bit has meaning for CHV, the rest is
2387 * ignored.
2388 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02002389 * The hardware will never snoop for certain types of accesses:
2390 * - CPU GTT (GMADR->GGTT->no snoop->memory)
2391 * - PPGTT page tables
2392 * - some other special cycles
2393 *
2394 * As with BDW, we also need to consider the following for GT accesses:
2395 * "For GGTT, there is NO pat_sel[2:0] from the entry,
2396 * so RTL will always use the value corresponding to
2397 * pat_sel = 000".
2398 * Which means we must set the snoop bit in PAT entry 0
2399 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002400 */
2401 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
2402 GEN8_PPAT(1, 0) |
2403 GEN8_PPAT(2, 0) |
2404 GEN8_PPAT(3, 0) |
2405 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
2406 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
2407 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
2408 GEN8_PPAT(7, CHV_PPAT_SNOOP);
2409
2410 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2411 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2412}
2413
Ben Widawsky63340132013-11-04 19:32:22 -08002414static int gen8_gmch_probe(struct drm_device *dev,
2415 size_t *gtt_total,
2416 size_t *stolen,
2417 phys_addr_t *mappable_base,
2418 unsigned long *mappable_end)
2419{
2420 struct drm_i915_private *dev_priv = dev->dev_private;
2421 unsigned int gtt_size;
2422 u16 snb_gmch_ctl;
2423 int ret;
2424
2425 /* TODO: We're not aware of mappable constraints on gen8 yet */
2426 *mappable_base = pci_resource_start(dev->pdev, 2);
2427 *mappable_end = pci_resource_len(dev->pdev, 2);
2428
2429 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
2430 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
2431
2432 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
2433
Damien Lespiau66375012014-01-09 18:02:46 +00002434 if (INTEL_INFO(dev)->gen >= 9) {
2435 *stolen = gen9_get_stolen_size(snb_gmch_ctl);
2436 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2437 } else if (IS_CHERRYVIEW(dev)) {
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002438 *stolen = chv_get_stolen_size(snb_gmch_ctl);
2439 gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
2440 } else {
2441 *stolen = gen8_get_stolen_size(snb_gmch_ctl);
2442 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2443 }
Ben Widawsky63340132013-11-04 19:32:22 -08002444
Michel Thierry07749ef2015-03-16 16:00:54 +00002445 *gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08002446
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002447 if (IS_CHERRYVIEW(dev))
2448 chv_setup_private_ppat(dev_priv);
2449 else
2450 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002451
Ben Widawsky63340132013-11-04 19:32:22 -08002452 ret = ggtt_probe_common(dev, gtt_size);
2453
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002454 dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
2455 dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
Ben Widawsky63340132013-11-04 19:32:22 -08002456
2457 return ret;
2458}
2459
Ben Widawskybaa09f52013-01-24 13:49:57 -08002460static int gen6_gmch_probe(struct drm_device *dev,
2461 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002462 size_t *stolen,
2463 phys_addr_t *mappable_base,
2464 unsigned long *mappable_end)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002465{
2466 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002467 unsigned int gtt_size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002468 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002469 int ret;
2470
Ben Widawsky41907dd2013-02-08 11:32:47 -08002471 *mappable_base = pci_resource_start(dev->pdev, 2);
2472 *mappable_end = pci_resource_len(dev->pdev, 2);
2473
Ben Widawskybaa09f52013-01-24 13:49:57 -08002474 /* 64/512MB is the current min/max we actually know of, but this is just
2475 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002476 */
Ben Widawsky41907dd2013-02-08 11:32:47 -08002477 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
Ben Widawskybaa09f52013-01-24 13:49:57 -08002478 DRM_ERROR("Unknown GMADR size (%lx)\n",
2479 dev_priv->gtt.mappable_end);
2480 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002481 }
2482
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002483 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
2484 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08002485 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002486
Ben Widawskyc4ae25e2013-05-01 11:00:34 -07002487 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002488
Ben Widawsky63340132013-11-04 19:32:22 -08002489 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
Michel Thierry07749ef2015-03-16 16:00:54 +00002490 *gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002491
Ben Widawsky63340132013-11-04 19:32:22 -08002492 ret = ggtt_probe_common(dev, gtt_size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002493
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002494 dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
2495 dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002496
2497 return ret;
2498}
2499
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002500static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002501{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002502
2503 struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
Ben Widawsky5ed16782013-11-25 09:54:43 -08002504
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002505 iounmap(gtt->gsm);
2506 teardown_scratch_page(vm->dev);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002507}
2508
2509static int i915_gmch_probe(struct drm_device *dev,
2510 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002511 size_t *stolen,
2512 phys_addr_t *mappable_base,
2513 unsigned long *mappable_end)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002514{
2515 struct drm_i915_private *dev_priv = dev->dev_private;
2516 int ret;
2517
Ben Widawskybaa09f52013-01-24 13:49:57 -08002518 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
2519 if (!ret) {
2520 DRM_ERROR("failed to set up gmch\n");
2521 return -EIO;
2522 }
2523
Ben Widawsky41907dd2013-02-08 11:32:47 -08002524 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002525
2526 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002527 dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002528
Chris Wilsonc0a7f812013-12-30 12:16:15 +00002529 if (unlikely(dev_priv->gtt.do_idle_maps))
2530 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
2531
Ben Widawskybaa09f52013-01-24 13:49:57 -08002532 return 0;
2533}
2534
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002535static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002536{
2537 intel_gmch_remove();
2538}
2539
2540int i915_gem_gtt_init(struct drm_device *dev)
2541{
2542 struct drm_i915_private *dev_priv = dev->dev_private;
2543 struct i915_gtt *gtt = &dev_priv->gtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002544 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002545
Ben Widawskybaa09f52013-01-24 13:49:57 -08002546 if (INTEL_INFO(dev)->gen <= 5) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002547 gtt->gtt_probe = i915_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002548 gtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08002549 } else if (INTEL_INFO(dev)->gen < 8) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002550 gtt->gtt_probe = gen6_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002551 gtt->base.cleanup = gen6_gmch_remove;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002552 if (IS_HASWELL(dev) && dev_priv->ellc_size)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002553 gtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002554 else if (IS_HASWELL(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002555 gtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002556 else if (IS_VALLEYVIEW(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002557 gtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01002558 else if (INTEL_INFO(dev)->gen >= 7)
2559 gtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002560 else
Chris Wilson350ec882013-08-06 13:17:02 +01002561 gtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08002562 } else {
2563 dev_priv->gtt.gtt_probe = gen8_gmch_probe;
2564 dev_priv->gtt.base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002565 }
2566
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002567 ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002568 &gtt->mappable_base, &gtt->mappable_end);
Ben Widawskya54c0c22013-01-24 14:45:00 -08002569 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002570 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002571
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002572 gtt->base.dev = dev;
2573
Ben Widawskybaa09f52013-01-24 13:49:57 -08002574 /* GMADR is the PCI mmio aperture into the global GTT. */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002575 DRM_INFO("Memory usable by graphics device = %zdM\n",
2576 gtt->base.total >> 20);
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002577 DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
2578 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02002579#ifdef CONFIG_INTEL_IOMMU
2580 if (intel_iommu_gfx_mapped)
2581 DRM_INFO("VT-d active for gfx access\n");
2582#endif
Daniel Vettercfa7c862014-04-29 11:53:58 +02002583 /*
2584 * i915.enable_ppgtt is read-only, so do an early pass to validate the
2585 * user's requested state against the hardware/driver capabilities. We
2586 * do this now so that we can print out any log messages once rather
2587 * than every time we check intel_enable_ppgtt().
2588 */
2589 i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
2590 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002591
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002592 return 0;
Daniel Vetter644ec022012-03-26 09:45:40 +02002593}
Ben Widawsky6f65e292013-12-06 14:10:56 -08002594
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002595static struct i915_vma *
2596__i915_gem_vma_create(struct drm_i915_gem_object *obj,
2597 struct i915_address_space *vm,
2598 const struct i915_ggtt_view *ggtt_view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002599{
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002600 struct i915_vma *vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002601
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002602 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
2603 return ERR_PTR(-EINVAL);
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002604 vma = kzalloc(sizeof(*vma), GFP_KERNEL);
2605 if (vma == NULL)
2606 return ERR_PTR(-ENOMEM);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002607
Ben Widawsky6f65e292013-12-06 14:10:56 -08002608 INIT_LIST_HEAD(&vma->vma_link);
2609 INIT_LIST_HEAD(&vma->mm_list);
2610 INIT_LIST_HEAD(&vma->exec_list);
2611 vma->vm = vm;
2612 vma->obj = obj;
2613
Rodrigo Vivib1252bc2014-12-03 04:55:29 -08002614 if (INTEL_INFO(vm->dev)->gen >= 6) {
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002615 if (i915_is_ggtt(vm)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002616 vma->ggtt_view = *ggtt_view;
2617
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002618 vma->unbind_vma = ggtt_unbind_vma;
2619 vma->bind_vma = ggtt_bind_vma;
2620 } else {
2621 vma->unbind_vma = ppgtt_unbind_vma;
2622 vma->bind_vma = ppgtt_bind_vma;
2623 }
Rodrigo Vivib1252bc2014-12-03 04:55:29 -08002624 } else {
Ben Widawsky6f65e292013-12-06 14:10:56 -08002625 BUG_ON(!i915_is_ggtt(vm));
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002626 vma->ggtt_view = *ggtt_view;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002627 vma->unbind_vma = i915_ggtt_unbind_vma;
2628 vma->bind_vma = i915_ggtt_bind_vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002629 }
2630
Tvrtko Ursulinf7635662014-12-03 14:59:24 +00002631 list_add_tail(&vma->vma_link, &obj->vma_list);
2632 if (!i915_is_ggtt(vm))
Michel Thierrye07f0552014-08-19 15:49:41 +01002633 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
Ben Widawsky6f65e292013-12-06 14:10:56 -08002634
2635 return vma;
2636}
2637
2638struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002639i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2640 struct i915_address_space *vm)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002641{
2642 struct i915_vma *vma;
2643
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002644 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002645 if (!vma)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002646 vma = __i915_gem_vma_create(obj, vm,
2647 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002648
2649 return vma;
2650}
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002651
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002652struct i915_vma *
2653i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2654 const struct i915_ggtt_view *view)
2655{
2656 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
2657 struct i915_vma *vma;
2658
2659 if (WARN_ON(!view))
2660 return ERR_PTR(-EINVAL);
2661
2662 vma = i915_gem_obj_to_ggtt_view(obj, view);
2663
2664 if (IS_ERR(vma))
2665 return vma;
2666
2667 if (!vma)
2668 vma = __i915_gem_vma_create(obj, ggtt, view);
2669
2670 return vma;
2671
2672}
2673
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002674static void
2675rotate_pages(dma_addr_t *in, unsigned int width, unsigned int height,
2676 struct sg_table *st)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002677{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002678 unsigned int column, row;
2679 unsigned int src_idx;
2680 struct scatterlist *sg = st->sgl;
2681
2682 st->nents = 0;
2683
2684 for (column = 0; column < width; column++) {
2685 src_idx = width * (height - 1) + column;
2686 for (row = 0; row < height; row++) {
2687 st->nents++;
2688 /* We don't need the pages, but need to initialize
2689 * the entries so the sg list can be happily traversed.
2690 * The only thing we need are DMA addresses.
2691 */
2692 sg_set_page(sg, NULL, PAGE_SIZE, 0);
2693 sg_dma_address(sg) = in[src_idx];
2694 sg_dma_len(sg) = PAGE_SIZE;
2695 sg = sg_next(sg);
2696 src_idx -= width;
2697 }
2698 }
2699}
2700
2701static struct sg_table *
2702intel_rotate_fb_obj_pages(struct i915_ggtt_view *ggtt_view,
2703 struct drm_i915_gem_object *obj)
2704{
2705 struct drm_device *dev = obj->base.dev;
2706 struct intel_rotation_info *rot_info = &ggtt_view->rotation_info;
2707 unsigned long size, pages, rot_pages;
2708 struct sg_page_iter sg_iter;
2709 unsigned long i;
2710 dma_addr_t *page_addr_list;
2711 struct sg_table *st;
2712 unsigned int tile_pitch, tile_height;
2713 unsigned int width_pages, height_pages;
Tvrtko Ursulin1d00dad2015-03-25 10:15:26 +00002714 int ret = -ENOMEM;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002715
2716 pages = obj->base.size / PAGE_SIZE;
2717
2718 /* Calculate tiling geometry. */
2719 tile_height = intel_tile_height(dev, rot_info->pixel_format,
2720 rot_info->fb_modifier);
2721 tile_pitch = PAGE_SIZE / tile_height;
2722 width_pages = DIV_ROUND_UP(rot_info->pitch, tile_pitch);
2723 height_pages = DIV_ROUND_UP(rot_info->height, tile_height);
2724 rot_pages = width_pages * height_pages;
2725 size = rot_pages * PAGE_SIZE;
2726
2727 /* Allocate a temporary list of source pages for random access. */
2728 page_addr_list = drm_malloc_ab(pages, sizeof(dma_addr_t));
2729 if (!page_addr_list)
2730 return ERR_PTR(ret);
2731
2732 /* Allocate target SG list. */
2733 st = kmalloc(sizeof(*st), GFP_KERNEL);
2734 if (!st)
2735 goto err_st_alloc;
2736
2737 ret = sg_alloc_table(st, rot_pages, GFP_KERNEL);
2738 if (ret)
2739 goto err_sg_alloc;
2740
2741 /* Populate source page list from the object. */
2742 i = 0;
2743 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
2744 page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
2745 i++;
2746 }
2747
2748 /* Rotate the pages. */
2749 rotate_pages(page_addr_list, width_pages, height_pages, st);
2750
2751 DRM_DEBUG_KMS(
2752 "Created rotated page mapping for object size %lu (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %lu pages).\n",
2753 size, rot_info->pitch, rot_info->height,
2754 rot_info->pixel_format, width_pages, height_pages,
2755 rot_pages);
2756
2757 drm_free_large(page_addr_list);
2758
2759 return st;
2760
2761err_sg_alloc:
2762 kfree(st);
2763err_st_alloc:
2764 drm_free_large(page_addr_list);
2765
2766 DRM_DEBUG_KMS(
2767 "Failed to create rotated mapping for object size %lu! (%d) (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %lu pages)\n",
2768 size, ret, rot_info->pitch, rot_info->height,
2769 rot_info->pixel_format, width_pages, height_pages,
2770 rot_pages);
2771 return ERR_PTR(ret);
2772}
2773
2774static inline int
2775i915_get_ggtt_vma_pages(struct i915_vma *vma)
2776{
2777 int ret = 0;
2778
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002779 if (vma->ggtt_view.pages)
2780 return 0;
2781
2782 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
2783 vma->ggtt_view.pages = vma->obj->pages;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002784 else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
2785 vma->ggtt_view.pages =
2786 intel_rotate_fb_obj_pages(&vma->ggtt_view, vma->obj);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002787 else
2788 WARN_ONCE(1, "GGTT view %u not implemented!\n",
2789 vma->ggtt_view.type);
2790
2791 if (!vma->ggtt_view.pages) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002792 DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002793 vma->ggtt_view.type);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002794 ret = -EINVAL;
2795 } else if (IS_ERR(vma->ggtt_view.pages)) {
2796 ret = PTR_ERR(vma->ggtt_view.pages);
2797 vma->ggtt_view.pages = NULL;
2798 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
2799 vma->ggtt_view.type, ret);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002800 }
2801
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002802 return ret;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002803}
2804
2805/**
2806 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
2807 * @vma: VMA to map
2808 * @cache_level: mapping cache level
2809 * @flags: flags like global or local mapping
2810 *
2811 * DMA addresses are taken from the scatter-gather table of this object (or of
2812 * this VMA in case of non-default GGTT views) and PTE entries set up.
2813 * Note that DMA addresses are also the only part of the SG table we care about.
2814 */
2815int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2816 u32 flags)
2817{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002818 if (i915_is_ggtt(vma->vm)) {
2819 int ret = i915_get_ggtt_vma_pages(vma);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002820
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002821 if (ret)
2822 return ret;
2823 }
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002824
2825 vma->bind_vma(vma, cache_level, flags);
2826
2827 return 0;
2828}