blob: dc2c1a294668bd93862dc5d213a9951f7b838e34 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070035#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/console.h>
Zhao Yakui354ff962009-07-08 14:13:12 +080038#include "drm_crtc_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039
Kyle McMartind6073d72009-05-26 12:27:34 -040040static int i915_modeset = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080041module_param_named(modeset, i915_modeset, int, 0400);
42
43unsigned int i915_fbpercrtc = 0;
44module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
Chris Wilsonfca87402011-02-17 13:44:48 +000046int i915_panel_ignore_lid = 0;
47module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
48
Jesse Barnes652c3932009-08-17 13:31:43 -070049unsigned int i915_powersave = 1;
Chris Wilson0aa99272010-11-02 09:20:50 +000050module_param_named(powersave, i915_powersave, int, 0600);
Jesse Barnes652c3932009-08-17 13:31:43 -070051
Chris Wilson47ae63e2011-03-07 12:32:44 +000052unsigned int i915_semaphores = 1;
Chris Wilsona1656b92011-03-04 18:48:03 +000053module_param_named(semaphores, i915_semaphores, int, 0600);
54
Chris Wilsonac668082011-02-09 16:15:32 +000055unsigned int i915_enable_rc6 = 0;
56module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0600);
57
Jesse Barnes33814342010-01-14 20:48:02 +000058unsigned int i915_lvds_downclock = 0;
59module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
60
Chris Wilsona7615032011-01-12 17:04:08 +000061unsigned int i915_panel_use_ssc = 1;
62module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
63
Chris Wilson5a1e5b62011-01-29 16:50:25 +000064int i915_vbt_sdvo_panel_type = -1;
65module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
66
Chris Wilson311bd682011-01-13 19:06:50 +000067static bool i915_try_reset = true;
Chris Wilsond78cb502010-12-23 13:33:15 +000068module_param_named(reset, i915_try_reset, bool, 0600);
69
Kristian Høgsberg112b7152009-01-04 16:55:33 -050070static struct drm_driver driver;
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +080071extern int intel_agp_enabled;
Kristian Høgsberg112b7152009-01-04 16:55:33 -050072
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050073#define INTEL_VGA_DEVICE(id, info) { \
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -050074 .class = PCI_CLASS_DISPLAY_VGA << 8, \
Chris Wilson934f9922011-01-20 13:09:12 +000075 .class_mask = 0xff0000, \
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -050076 .vendor = 0x8086, \
77 .device = id, \
78 .subvendor = PCI_ANY_ID, \
79 .subdevice = PCI_ANY_ID, \
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050080 .driver_data = (unsigned long) info }
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -050081
Tobias Klauser9a7e8492010-05-20 10:33:46 +020082static const struct intel_device_info intel_i830_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010083 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010084 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050085};
86
Tobias Klauser9a7e8492010-05-20 10:33:46 +020087static const struct intel_device_info intel_845g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010088 .gen = 2,
Chris Wilson315781482010-08-12 09:42:51 +010089 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050090};
91
Tobias Klauser9a7e8492010-05-20 10:33:46 +020092static const struct intel_device_info intel_i85x_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010093 .gen = 2, .is_i85x = 1, .is_mobile = 1,
Adam Jackson5ce8ba72010-04-15 14:03:30 -040094 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010095 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050096};
97
Tobias Klauser9a7e8492010-05-20 10:33:46 +020098static const struct intel_device_info intel_i865g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010099 .gen = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100100 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500101};
102
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200103static const struct intel_device_info intel_i915g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100104 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100105 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500106};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200107static const struct intel_device_info intel_i915gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100108 .gen = 3, .is_mobile = 1,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500109 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100110 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100111 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500112};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200113static const struct intel_device_info intel_i945g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100114 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100115 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500116};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200117static const struct intel_device_info intel_i945gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100118 .gen = 3, .is_i945gm = 1, .is_mobile = 1,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500119 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100120 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100121 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500122};
123
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200124static const struct intel_device_info intel_i965g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100125 .gen = 4, .is_broadwater = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100126 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100127 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500128};
129
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200130static const struct intel_device_info intel_i965gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100131 .gen = 4, .is_crestline = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000132 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100133 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100134 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500135};
136
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200137static const struct intel_device_info intel_g33_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100138 .gen = 3, .is_g33 = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100139 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100140 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500141};
142
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200143static const struct intel_device_info intel_g45_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100144 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100145 .has_pipe_cxsr = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800146 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500147};
148
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200149static const struct intel_device_info intel_gm45_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100150 .gen = 4, .is_g4x = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000151 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100152 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100153 .supports_tv = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800154 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500155};
156
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200157static const struct intel_device_info intel_pineview_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100158 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100159 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100160 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500161};
162
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200163static const struct intel_device_info intel_ironlake_d_info = {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +0100164 .gen = 5,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100165 .need_gfx_hws = 1, .has_pipe_cxsr = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800166 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500167};
168
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200169static const struct intel_device_info intel_ironlake_m_info = {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +0100170 .gen = 5, .is_mobile = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000171 .need_gfx_hws = 1, .has_hotplug = 1,
Alex Shi16c59ef2010-11-19 09:33:55 +0000172 .has_fbc = 0, /* disabled due to buggy hardware */
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800173 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500174};
175
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200176static const struct intel_device_info intel_sandybridge_d_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100177 .gen = 6,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100178 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100179 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100180 .has_blt_ring = 1,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800181};
182
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200183static const struct intel_device_info intel_sandybridge_m_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100184 .gen = 6, .is_mobile = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100185 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800186 .has_fbc = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100187 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100188 .has_blt_ring = 1,
Eric Anholta13e4092010-01-07 15:08:18 -0800189};
190
Jesse Barnesc76b6152011-04-28 14:32:07 -0700191static const struct intel_device_info intel_ivybridge_d_info = {
192 .is_ivybridge = 1, .gen = 7,
193 .need_gfx_hws = 1, .has_hotplug = 1,
194 .has_bsd_ring = 1,
195 .has_blt_ring = 1,
196};
197
198static const struct intel_device_info intel_ivybridge_m_info = {
199 .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
200 .need_gfx_hws = 1, .has_hotplug = 1,
201 .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
202 .has_bsd_ring = 1,
203 .has_blt_ring = 1,
204};
205
Chris Wilson6103da02010-07-05 18:01:47 +0100206static const struct pci_device_id pciidlist[] = { /* aka */
207 INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
208 INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
209 INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400210 INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
Chris Wilson6103da02010-07-05 18:01:47 +0100211 INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
212 INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
213 INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
214 INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
215 INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
216 INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
217 INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
218 INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
219 INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
220 INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
221 INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
222 INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
223 INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
224 INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
225 INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
226 INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
227 INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
228 INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
229 INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
230 INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
231 INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
232 INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
Chris Wilson41a51422010-09-17 08:22:30 +0100233 INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500234 INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
235 INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
236 INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
237 INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
Eric Anholtf6e450a2009-11-02 12:08:22 -0800238 INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800239 INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
240 INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
Eric Anholta13e4092010-01-07 15:08:18 -0800241 INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800242 INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
Zhenyu Wang4fefe432010-08-19 09:46:16 +0800243 INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800244 INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
Jesse Barnesc76b6152011-04-28 14:32:07 -0700245 INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
246 INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
247 INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
248 INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
249 INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500250 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251};
252
Jesse Barnes79e53942008-11-07 14:24:08 -0800253#if defined(CONFIG_DRM_I915_KMS)
254MODULE_DEVICE_TABLE(pci, pciidlist);
255#endif
256
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800257#define INTEL_PCH_DEVICE_ID_MASK 0xff00
258#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
Jesse Barnesc7925132011-04-07 12:33:56 -0700259#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800260
261void intel_detect_pch (struct drm_device *dev)
262{
263 struct drm_i915_private *dev_priv = dev->dev_private;
264 struct pci_dev *pch;
265
266 /*
267 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
268 * make graphics device passthrough work easy for VMM, that only
269 * need to expose ISA bridge to let driver know the real hardware
270 * underneath. This is a requirement from virtualization team.
271 */
272 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
273 if (pch) {
274 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
275 int id;
276 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
277
278 if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
279 dev_priv->pch_type = PCH_CPT;
280 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Jesse Barnesc7925132011-04-07 12:33:56 -0700281 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
282 /* PantherPoint is CPT compatible */
283 dev_priv->pch_type = PCH_CPT;
284 DRM_DEBUG_KMS("Found PatherPoint PCH\n");
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800285 }
286 }
287 pci_dev_put(pch);
288 }
289}
290
Ben Widawskyfcca7922011-04-25 11:23:07 -0700291static void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
Chris Wilsoneb43f4a2010-12-08 17:32:24 +0000292{
293 int count;
294
295 count = 0;
296 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
297 udelay(10);
298
299 I915_WRITE_NOTRACE(FORCEWAKE, 1);
300 POSTING_READ(FORCEWAKE);
301
302 count = 0;
303 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
304 udelay(10);
305}
306
Ben Widawskyfcca7922011-04-25 11:23:07 -0700307/*
308 * Generally this is called implicitly by the register read function. However,
309 * if some sequence requires the GT to not power down then this function should
310 * be called at the beginning of the sequence followed by a call to
311 * gen6_gt_force_wake_put() at the end of the sequence.
312 */
313void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
314{
315 WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
316
317 /* Forcewake is atomic in case we get in here without the lock */
318 if (atomic_add_return(1, &dev_priv->forcewake_count) == 1)
319 __gen6_gt_force_wake_get(dev_priv);
320}
321
322static void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
Chris Wilsoneb43f4a2010-12-08 17:32:24 +0000323{
324 I915_WRITE_NOTRACE(FORCEWAKE, 0);
325 POSTING_READ(FORCEWAKE);
326}
327
Ben Widawskyfcca7922011-04-25 11:23:07 -0700328/*
329 * see gen6_gt_force_wake_get()
330 */
331void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
332{
333 WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
334
335 if (atomic_dec_and_test(&dev_priv->forcewake_count))
336 __gen6_gt_force_wake_put(dev_priv);
337}
338
Chris Wilson91355832011-03-04 19:22:40 +0000339void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
340{
341 int loop = 500;
342 u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
343 while (fifo < 20 && loop--) {
344 udelay(10);
345 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
346 }
347}
348
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100349static int i915_drm_freeze(struct drm_device *dev)
350{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100351 struct drm_i915_private *dev_priv = dev->dev_private;
352
Dave Airlie5bcf7192010-12-07 09:20:40 +1000353 drm_kms_helper_poll_disable(dev);
354
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100355 pci_save_state(dev->pdev);
356
357 /* If KMS is active, we do the leavevt stuff here */
358 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
359 int error = i915_gem_idle(dev);
360 if (error) {
361 dev_err(&dev->pdev->dev,
362 "GEM idle failed, resume might fail\n");
363 return error;
364 }
365 drm_irq_uninstall(dev);
366 }
367
368 i915_save_state(dev);
369
Chris Wilson44834a62010-08-19 16:09:23 +0100370 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100371
372 /* Modeset on resume, not lid events */
373 dev_priv->modeset_on_lid = 0;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100374
375 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100376}
377
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000378int i915_suspend(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100379{
380 int error;
381
382 if (!dev || !dev->dev_private) {
383 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700384 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000385 return -ENODEV;
386 }
387
Dave Airlieb932ccb2008-02-20 10:02:20 +1000388 if (state.event == PM_EVENT_PRETHAW)
389 return 0;
390
Dave Airlie5bcf7192010-12-07 09:20:40 +1000391
392 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
393 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100394
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100395 error = i915_drm_freeze(dev);
396 if (error)
397 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000398
Dave Airlieb932ccb2008-02-20 10:02:20 +1000399 if (state.event == PM_EVENT_SUSPEND) {
400 /* Shut down the device */
401 pci_disable_device(dev->pdev);
402 pci_set_power_state(dev->pdev, PCI_D3hot);
403 }
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000404
405 return 0;
406}
407
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100408static int i915_drm_thaw(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000409{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800410 struct drm_i915_private *dev_priv = dev->dev_private;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100411 int error = 0;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100412
Chris Wilsond1c3b172010-12-08 14:26:19 +0000413 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
414 mutex_lock(&dev->struct_mutex);
415 i915_gem_restore_gtt_mappings(dev);
416 mutex_unlock(&dev->struct_mutex);
417 }
418
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100419 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100420 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100421
Jesse Barnes5669fca2009-02-17 15:13:31 -0800422 /* KMS EnterVT equivalent */
423 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
424 mutex_lock(&dev->struct_mutex);
425 dev_priv->mm.suspended = 0;
426
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100427 error = i915_gem_init_ringbuffer(dev);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800428 mutex_unlock(&dev->struct_mutex);
Jesse Barnes226485e2009-02-23 15:41:09 -0800429
Chris Wilson500f7142011-01-24 15:14:41 +0000430 drm_mode_config_reset(dev);
Jesse Barnes226485e2009-02-23 15:41:09 -0800431 drm_irq_install(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100432
Zhao Yakui354ff962009-07-08 14:13:12 +0800433 /* Resume the modeset for every activated CRTC */
434 drm_helper_resume_force_mode(dev);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800435
Chris Wilsonac668082011-02-09 16:15:32 +0000436 if (IS_IRONLAKE_M(dev))
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800437 ironlake_enable_rc6(dev);
438 }
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800439
Chris Wilson44834a62010-08-19 16:09:23 +0100440 intel_opregion_init(dev);
441
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800442 dev_priv->modeset_on_lid = 0;
Jesse Barnes06891e22009-09-14 10:58:48 -0700443
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100444 return error;
445}
446
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000447int i915_resume(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100448{
Chris Wilson6eecba32010-09-08 09:45:11 +0100449 int ret;
450
Dave Airlie5bcf7192010-12-07 09:20:40 +1000451 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
452 return 0;
453
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100454 if (pci_enable_device(dev->pdev))
455 return -EIO;
456
457 pci_set_master(dev->pdev);
458
Chris Wilson6eecba32010-09-08 09:45:11 +0100459 ret = i915_drm_thaw(dev);
460 if (ret)
461 return ret;
462
463 drm_kms_helper_poll_enable(dev);
464 return 0;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000465}
466
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100467static int i8xx_do_reset(struct drm_device *dev, u8 flags)
468{
469 struct drm_i915_private *dev_priv = dev->dev_private;
470
471 if (IS_I85X(dev))
472 return -ENODEV;
473
474 I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
475 POSTING_READ(D_STATE);
476
477 if (IS_I830(dev) || IS_845G(dev)) {
478 I915_WRITE(DEBUG_RESET_I830,
479 DEBUG_RESET_DISPLAY |
480 DEBUG_RESET_RENDER |
481 DEBUG_RESET_FULL);
482 POSTING_READ(DEBUG_RESET_I830);
483 msleep(1);
484
485 I915_WRITE(DEBUG_RESET_I830, 0);
486 POSTING_READ(DEBUG_RESET_I830);
487 }
488
489 msleep(1);
490
491 I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
492 POSTING_READ(D_STATE);
493
494 return 0;
495}
496
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700497static int i965_reset_complete(struct drm_device *dev)
498{
499 u8 gdrst;
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700500 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700501 return gdrst & 0x1;
502}
503
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700504static int i965_do_reset(struct drm_device *dev, u8 flags)
505{
506 u8 gdrst;
507
Chris Wilsonae681d92010-10-01 14:57:56 +0100508 /*
509 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
510 * well as the reset bit (GR/bit 0). Setting the GR bit
511 * triggers the reset; when done, the hardware will clear it.
512 */
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700513 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
514 pci_write_config_byte(dev->pdev, I965_GDRST, gdrst | flags | 0x1);
515
516 return wait_for(i965_reset_complete(dev), 500);
517}
518
519static int ironlake_do_reset(struct drm_device *dev, u8 flags)
520{
521 struct drm_i915_private *dev_priv = dev->dev_private;
522 u32 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
523 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, gdrst | flags | 0x1);
524 return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525}
526
Eric Anholtcff458c2010-11-18 09:31:14 +0800527static int gen6_do_reset(struct drm_device *dev, u8 flags)
528{
529 struct drm_i915_private *dev_priv = dev->dev_private;
530
531 I915_WRITE(GEN6_GDRST, GEN6_GRDOM_FULL);
532 return wait_for((I915_READ(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
533}
534
Ben Gamari11ed50e2009-09-14 17:48:45 -0400535/**
536 * i965_reset - reset chip after a hang
537 * @dev: drm device to reset
538 * @flags: reset domains
539 *
540 * Reset the chip. Useful if a hang is detected. Returns zero on successful
541 * reset or otherwise an error code.
542 *
543 * Procedure is fairly simple:
544 * - reset the chip using the reset reg
545 * - re-init context state
546 * - re-init hardware status page
547 * - re-init ring buffer
548 * - re-init interrupt state
549 * - re-init display
550 */
Chris Wilsonf803aa52010-09-19 12:38:26 +0100551int i915_reset(struct drm_device *dev, u8 flags)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400552{
553 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400554 /*
555 * We really should only reset the display subsystem if we actually
556 * need to
557 */
558 bool need_display = true;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700559 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400560
Chris Wilsond78cb502010-12-23 13:33:15 +0000561 if (!i915_try_reset)
562 return 0;
563
Chris Wilson340479a2010-12-04 18:17:15 +0000564 if (!mutex_trylock(&dev->struct_mutex))
565 return -EBUSY;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400566
Chris Wilson069efc12010-09-30 16:53:18 +0100567 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400568
Chris Wilsonf803aa52010-09-19 12:38:26 +0100569 ret = -ENODEV;
Chris Wilsonae681d92010-10-01 14:57:56 +0100570 if (get_seconds() - dev_priv->last_gpu_reset < 5) {
571 DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
572 } else switch (INTEL_INFO(dev)->gen) {
Eric Anholtcff458c2010-11-18 09:31:14 +0800573 case 6:
574 ret = gen6_do_reset(dev, flags);
575 break;
Chris Wilsonf803aa52010-09-19 12:38:26 +0100576 case 5:
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700577 ret = ironlake_do_reset(dev, flags);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100578 break;
579 case 4:
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700580 ret = i965_do_reset(dev, flags);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100581 break;
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100582 case 2:
583 ret = i8xx_do_reset(dev, flags);
584 break;
Chris Wilsonf803aa52010-09-19 12:38:26 +0100585 }
Chris Wilsonae681d92010-10-01 14:57:56 +0100586 dev_priv->last_gpu_reset = get_seconds();
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700587 if (ret) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100588 DRM_ERROR("Failed to reset chip.\n");
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100589 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100590 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400591 }
592
593 /* Ok, now get things going again... */
594
595 /*
596 * Everything depends on having the GTT running, so we need to start
597 * there. Fortunately we don't need to do this unless we reset the
598 * chip at a PCI level.
599 *
600 * Next we need to restore the context, but we don't use those
601 * yet either...
602 *
603 * Ring buffer needs to be re-initialized in the KMS case, or if X
604 * was running at the time of the reset (i.e. we weren't VT
605 * switched away).
606 */
607 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800608 !dev_priv->mm.suspended) {
Ben Gamari11ed50e2009-09-14 17:48:45 -0400609 dev_priv->mm.suspended = 0;
Eric Anholt75a68982010-11-18 09:31:13 +0800610
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000611 dev_priv->ring[RCS].init(&dev_priv->ring[RCS]);
Eric Anholt75a68982010-11-18 09:31:13 +0800612 if (HAS_BSD(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000613 dev_priv->ring[VCS].init(&dev_priv->ring[VCS]);
Eric Anholt75a68982010-11-18 09:31:13 +0800614 if (HAS_BLT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000615 dev_priv->ring[BCS].init(&dev_priv->ring[BCS]);
Eric Anholt75a68982010-11-18 09:31:13 +0800616
Ben Gamari11ed50e2009-09-14 17:48:45 -0400617 mutex_unlock(&dev->struct_mutex);
618 drm_irq_uninstall(dev);
Chris Wilson500f7142011-01-24 15:14:41 +0000619 drm_mode_config_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400620 drm_irq_install(dev);
621 mutex_lock(&dev->struct_mutex);
622 }
623
Ben Gamari11ed50e2009-09-14 17:48:45 -0400624 mutex_unlock(&dev->struct_mutex);
Chris Wilson9fd98142010-09-18 08:08:06 +0100625
626 /*
627 * Perform a full modeset as on later generations, e.g. Ironlake, we may
628 * need to retrain the display link and cannot just restore the register
629 * values.
630 */
631 if (need_display) {
632 mutex_lock(&dev->mode_config.mutex);
633 drm_helper_resume_force_mode(dev);
634 mutex_unlock(&dev->mode_config.mutex);
635 }
636
Ben Gamari11ed50e2009-09-14 17:48:45 -0400637 return 0;
638}
639
640
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500641static int __devinit
642i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
643{
Chris Wilson5fe49d82011-02-01 19:43:02 +0000644 /* Only bind to function 0 of the device. Early generations
645 * used function 1 as a placeholder for multi-head. This causes
646 * us confusion instead, especially on the systems where both
647 * functions have the same PCI-ID!
648 */
649 if (PCI_FUNC(pdev->devfn))
650 return -ENODEV;
651
Jordan Crousedcdb1672010-05-27 13:40:25 -0600652 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500653}
654
655static void
656i915_pci_remove(struct pci_dev *pdev)
657{
658 struct drm_device *dev = pci_get_drvdata(pdev);
659
660 drm_put_dev(dev);
661}
662
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100663static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500664{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100665 struct pci_dev *pdev = to_pci_dev(dev);
666 struct drm_device *drm_dev = pci_get_drvdata(pdev);
667 int error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500668
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100669 if (!drm_dev || !drm_dev->dev_private) {
670 dev_err(dev, "DRM not initialized, aborting suspend.\n");
671 return -ENODEV;
672 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500673
Dave Airlie5bcf7192010-12-07 09:20:40 +1000674 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
675 return 0;
676
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100677 error = i915_drm_freeze(drm_dev);
678 if (error)
679 return error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500680
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100681 pci_disable_device(pdev);
682 pci_set_power_state(pdev, PCI_D3hot);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800683
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800684 return 0;
685}
686
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100687static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800688{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100689 struct pci_dev *pdev = to_pci_dev(dev);
690 struct drm_device *drm_dev = pci_get_drvdata(pdev);
691
692 return i915_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800693}
694
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100695static int i915_pm_freeze(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800696{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100697 struct pci_dev *pdev = to_pci_dev(dev);
698 struct drm_device *drm_dev = pci_get_drvdata(pdev);
699
700 if (!drm_dev || !drm_dev->dev_private) {
701 dev_err(dev, "DRM not initialized, aborting suspend.\n");
702 return -ENODEV;
703 }
704
705 return i915_drm_freeze(drm_dev);
706}
707
708static int i915_pm_thaw(struct device *dev)
709{
710 struct pci_dev *pdev = to_pci_dev(dev);
711 struct drm_device *drm_dev = pci_get_drvdata(pdev);
712
713 return i915_drm_thaw(drm_dev);
714}
715
716static int i915_pm_poweroff(struct device *dev)
717{
718 struct pci_dev *pdev = to_pci_dev(dev);
719 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100720
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100721 return i915_drm_freeze(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800722}
723
Chris Wilsonb4b78d12010-06-06 15:40:20 +0100724static const struct dev_pm_ops i915_pm_ops = {
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800725 .suspend = i915_pm_suspend,
726 .resume = i915_pm_resume,
727 .freeze = i915_pm_freeze,
728 .thaw = i915_pm_thaw,
729 .poweroff = i915_pm_poweroff,
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100730 .restore = i915_pm_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800731};
732
Jesse Barnesde151cf2008-11-12 10:03:55 -0800733static struct vm_operations_struct i915_gem_vm_ops = {
734 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -0800735 .open = drm_gem_vm_open,
736 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -0800737};
738
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739static struct drm_driver driver = {
Dave Airlie792d2b92005-11-11 23:30:27 +1100740 /* don't use mtrr's here, the Xserver or user space app should
741 * deal with them for intel hardware.
742 */
Eric Anholt673a3942008-07-30 12:06:12 -0700743 .driver_features =
744 DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
745 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
Dave Airlie22eae942005-11-10 22:16:34 +1100746 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000747 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -0700748 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +1100749 .lastclose = i915_driver_lastclose,
750 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -0700751 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +0100752
753 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
754 .suspend = i915_suspend,
755 .resume = i915_resume,
756
Dave Airliecda17382005-07-10 17:31:26 +1000757 .device_is_agp = i915_driver_device_is_agp,
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700758 .enable_vblank = i915_enable_vblank,
759 .disable_vblank = i915_disable_vblank,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100760 .get_vblank_timestamp = i915_get_vblank_timestamp,
761 .get_scanout_position = i915_get_crtc_scanoutpos,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 .irq_preinstall = i915_driver_irq_preinstall,
763 .irq_postinstall = i915_driver_irq_postinstall,
764 .irq_uninstall = i915_driver_irq_uninstall,
765 .irq_handler = i915_driver_irq_handler,
766 .reclaim_buffers = drm_core_reclaim_buffers,
Dave Airlie7c1c2872008-11-28 14:22:24 +1000767 .master_create = i915_master_create,
768 .master_destroy = i915_master_destroy,
Ben Gamari955b12d2009-02-17 20:08:49 -0500769#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -0400770 .debugfs_init = i915_debugfs_init,
771 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -0500772#endif
Eric Anholt673a3942008-07-30 12:06:12 -0700773 .gem_init_object = i915_gem_init_object,
774 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -0800775 .gem_vm_ops = &i915_gem_vm_ops,
Dave Airlieff72145b2011-02-07 12:16:14 +1000776 .dumb_create = i915_gem_dumb_create,
777 .dumb_map_offset = i915_gem_mmap_gtt,
778 .dumb_destroy = i915_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779 .ioctls = i915_ioctls,
780 .fops = {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000781 .owner = THIS_MODULE,
782 .open = drm_open,
783 .release = drm_release,
Arnd Bergmanned8b6702009-12-16 22:17:09 +0000784 .unlocked_ioctl = drm_ioctl,
Jesse Barnesde151cf2008-11-12 10:03:55 -0800785 .mmap = drm_gem_mmap,
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000786 .poll = drm_poll,
787 .fasync = drm_fasync,
Kristian Høgsbergc9a9c5e2009-09-12 04:33:34 +1000788 .read = drm_read,
Dave Airlie8ca7c1d2005-07-07 21:51:26 +1000789#ifdef CONFIG_COMPAT
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000790 .compat_ioctl = i915_compat_ioctl,
Dave Airlie8ca7c1d2005-07-07 21:51:26 +1000791#endif
Arnd Bergmanndc880ab2010-07-06 18:54:47 +0200792 .llseek = noop_llseek,
Dave Airlie22eae942005-11-10 22:16:34 +1100793 },
794
Dave Airlie22eae942005-11-10 22:16:34 +1100795 .name = DRIVER_NAME,
796 .desc = DRIVER_DESC,
797 .date = DRIVER_DATE,
798 .major = DRIVER_MAJOR,
799 .minor = DRIVER_MINOR,
800 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801};
802
Dave Airlie8410ea32010-12-15 03:16:38 +1000803static struct pci_driver i915_pci_driver = {
804 .name = DRIVER_NAME,
805 .id_table = pciidlist,
806 .probe = i915_pci_probe,
807 .remove = i915_pci_remove,
808 .driver.pm = &i915_pm_ops,
809};
810
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811static int __init i915_init(void)
812{
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +0800813 if (!intel_agp_enabled) {
814 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
815 return -ENODEV;
816 }
817
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800819
820 /*
821 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
822 * explicitly disabled with the module pararmeter.
823 *
824 * Otherwise, just follow the parameter (defaulting to off).
825 *
826 * Allow optional vga_text_mode_force boot option to override
827 * the default behavior.
828 */
829#if defined(CONFIG_DRM_I915_KMS)
830 if (i915_modeset != 0)
831 driver.driver_features |= DRIVER_MODESET;
832#endif
833 if (i915_modeset == 1)
834 driver.driver_features |= DRIVER_MODESET;
835
836#ifdef CONFIG_VGA_CONSOLE
837 if (vgacon_text_force() && i915_modeset == -1)
838 driver.driver_features &= ~DRIVER_MODESET;
839#endif
840
Chris Wilson3885c6b2011-01-23 10:45:14 +0000841 if (!(driver.driver_features & DRIVER_MODESET))
842 driver.get_vblank_timestamp = NULL;
843
Dave Airlie8410ea32010-12-15 03:16:38 +1000844 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845}
846
847static void __exit i915_exit(void)
848{
Dave Airlie8410ea32010-12-15 03:16:38 +1000849 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850}
851
852module_init(i915_init);
853module_exit(i915_exit);
854
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000855MODULE_AUTHOR(DRIVER_AUTHOR);
856MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857MODULE_LICENSE("GPL and additional rights");