blob: 105e3af3c621b0b9e335fbe42d1ea1e444bfa579 [file] [log] [blame]
Ron Rindjunsky1053d352008-05-05 10:22:43 +08001/******************************************************************************
2 *
Wey-Yi Guyfb4961d2012-01-06 13:16:33 -08003 * Copyright(c) 2003 - 2012 Intel Corporation. All rights reserved.
Ron Rindjunsky1053d352008-05-05 10:22:43 +08004 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
Winkler, Tomas759ef892008-12-09 11:28:58 -080025 * Intel Linux Wireless <ilw@linux.intel.com>
Ron Rindjunsky1053d352008-05-05 10:22:43 +080026 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
Tomas Winklerfd4abac2008-05-15 13:54:07 +080029#include <linux/etherdevice.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Emmanuel Grumbach253a6342011-07-11 07:39:46 -070031#include <linux/sched.h>
Emmanuel Grumbach253a6342011-07-11 07:39:46 -070032
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070033#include "iwl-debug.h"
34#include "iwl-csr.h"
35#include "iwl-prph.h"
Ron Rindjunsky1053d352008-05-05 10:22:43 +080036#include "iwl-io.h"
Emmanuel Grumbached277c92012-02-09 16:08:15 +020037#include "iwl-op-mode.h"
Johannes Berg6468a012012-05-16 19:13:54 +020038#include "internal.h"
Johannes Berg6238b002012-04-02 15:04:33 +020039/* FIXME: need to abstract out TX command (once we know what it looks like) */
Johannes Berg1023fdc2012-05-15 12:16:34 +020040#include "dvm/commands.h"
Ron Rindjunsky1053d352008-05-05 10:22:43 +080041
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070042#define IWL_TX_CRC_SIZE 4
43#define IWL_TX_DELIMITER_SIZE 4
44
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030045/**
46 * iwl_trans_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
47 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070048void iwl_trans_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +020049 struct iwl_tx_queue *txq,
50 u16 byte_cnt)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030051{
Emmanuel Grumbach105183b2011-08-25 23:11:02 -070052 struct iwlagn_scd_bc_tbl *scd_bc_tbl;
Johannes Berg20d3b642012-05-16 22:54:29 +020053 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030054 int write_ptr = txq->q.write_ptr;
55 int txq_id = txq->q.id;
56 u8 sec_ctl = 0;
57 u8 sta_id = 0;
58 u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
59 __le16 bc_ent;
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -070060 struct iwl_tx_cmd *tx_cmd =
Johannes Bergbf8440e2012-03-19 17:12:06 +010061 (void *) txq->entries[txq->q.write_ptr].cmd->payload;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030062
Emmanuel Grumbach105183b2011-08-25 23:11:02 -070063 scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
64
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030065 WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
66
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -070067 sta_id = tx_cmd->sta_id;
68 sec_ctl = tx_cmd->sec_ctl;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030069
70 switch (sec_ctl & TX_CMD_SEC_MSK) {
71 case TX_CMD_SEC_CCM:
72 len += CCMP_MIC_LEN;
73 break;
74 case TX_CMD_SEC_TKIP:
75 len += TKIP_ICV_LEN;
76 break;
77 case TX_CMD_SEC_WEP:
78 len += WEP_IV_LEN + WEP_ICV_LEN;
79 break;
80 }
81
82 bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));
83
84 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
85
86 if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
87 scd_bc_tbl[txq_id].
88 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
89}
90
Tomas Winklerfd4abac2008-05-15 13:54:07 +080091/**
92 * iwl_txq_update_write_ptr - Send new write index to hardware
93 */
Emmanuel Grumbachfd656932011-08-25 23:11:19 -070094void iwl_txq_update_write_ptr(struct iwl_trans *trans, struct iwl_tx_queue *txq)
Tomas Winklerfd4abac2008-05-15 13:54:07 +080095{
96 u32 reg = 0;
Tomas Winklerfd4abac2008-05-15 13:54:07 +080097 int txq_id = txq->q.id;
98
99 if (txq->need_update == 0)
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -0800100 return;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800101
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700102 if (trans->cfg->base_params->shadow_reg_enable) {
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800103 /* shadow register enabled */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200104 iwl_write32(trans, HBUS_TARG_WRPTR,
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800105 txq->q.write_ptr | (txq_id << 8));
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800106 } else {
Don Fry47107e82012-03-15 13:27:06 -0700107 struct iwl_trans_pcie *trans_pcie =
108 IWL_TRANS_GET_PCIE_TRANS(trans);
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800109 /* if we're trying to save power */
Don Fry01d651d2012-03-23 08:34:31 -0700110 if (test_bit(STATUS_TPOWER_PMI, &trans_pcie->status)) {
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800111 /* wake up nic if it's powered down ...
112 * uCode will wake up, and interrupt us again, so next
113 * time we'll skip this part. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200114 reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800115
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800116 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700117 IWL_DEBUG_INFO(trans,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800118 "Tx queue %d requesting wakeup,"
119 " GP1 = 0x%x\n", txq_id, reg);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200120 iwl_set_bit(trans, CSR_GP_CNTRL,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800121 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
122 return;
123 }
124
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200125 iwl_write_direct32(trans, HBUS_TARG_WRPTR,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800126 txq->q.write_ptr | (txq_id << 8));
127
128 /*
129 * else not in power-save mode,
130 * uCode will never sleep when we're
131 * trying to tx (during RFKILL, we're not trying to tx).
132 */
133 } else
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200134 iwl_write32(trans, HBUS_TARG_WRPTR,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800135 txq->q.write_ptr | (txq_id << 8));
136 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800137 txq->need_update = 0;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800138}
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800139
Johannes Berg214d14d2011-05-04 07:50:44 -0700140static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
141{
142 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
143
144 dma_addr_t addr = get_unaligned_le32(&tb->lo);
145 if (sizeof(dma_addr_t) > sizeof(u32))
146 addr |=
147 ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
148
149 return addr;
150}
151
152static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
153{
154 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
155
156 return le16_to_cpu(tb->hi_n_len) >> 4;
157}
158
159static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
160 dma_addr_t addr, u16 len)
161{
162 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
163 u16 hi_n_len = len << 4;
164
165 put_unaligned_le32(addr, &tb->lo);
166 if (sizeof(dma_addr_t) > sizeof(u32))
167 hi_n_len |= ((addr >> 16) >> 16) & 0xF;
168
169 tb->hi_n_len = cpu_to_le16(hi_n_len);
170
171 tfd->num_tbs = idx + 1;
172}
173
174static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
175{
176 return tfd->num_tbs & 0x1f;
177}
178
Emmanuel Grumbacheec373f2012-05-16 22:54:23 +0200179static void iwl_unmap_tfd(struct iwl_trans *trans, struct iwl_cmd_meta *meta,
180 struct iwl_tfd *tfd, enum dma_data_direction dma_dir)
Johannes Berg214d14d2011-05-04 07:50:44 -0700181{
Johannes Berg214d14d2011-05-04 07:50:44 -0700182 int i;
183 int num_tbs;
184
Johannes Berg214d14d2011-05-04 07:50:44 -0700185 /* Sanity check on number of chunks */
186 num_tbs = iwl_tfd_get_num_tbs(tfd);
187
188 if (num_tbs >= IWL_NUM_OF_TBS) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700189 IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
Johannes Berg214d14d2011-05-04 07:50:44 -0700190 /* @todo issue fatal error, it is quite serious situation */
191 return;
192 }
193
194 /* Unmap tx_cmd */
195 if (num_tbs)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200196 dma_unmap_single(trans->dev,
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700197 dma_unmap_addr(meta, mapping),
198 dma_unmap_len(meta, len),
Emmanuel Grumbach795414d2011-06-18 08:12:57 -0700199 DMA_BIDIRECTIONAL);
Johannes Berg214d14d2011-05-04 07:50:44 -0700200
201 /* Unmap chunks, if any. */
202 for (i = 1; i < num_tbs; i++)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200203 dma_unmap_single(trans->dev, iwl_tfd_tb_get_addr(tfd, i),
Johannes Berge8154072011-06-27 07:54:49 -0700204 iwl_tfd_tb_get_len(tfd, i), dma_dir);
Emmanuel Grumbachebed6332012-05-16 22:35:58 +0200205
206 tfd->num_tbs = 0;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700207}
208
209/**
Emmanuel Grumbachbc2529c2012-05-16 22:54:22 +0200210 * iwl_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700211 * @trans - transport private data
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700212 * @txq - tx queue
Emmanuel Grumbachebed6332012-05-16 22:35:58 +0200213 * @dma_dir - the direction of the DMA mapping
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700214 *
215 * Does NOT advance any TFD circular buffer read/write indexes
216 * Does NOT free the TFD itself (which is within circular buffer)
217 */
Emmanuel Grumbachbc2529c2012-05-16 22:54:22 +0200218void iwl_txq_free_tfd(struct iwl_trans *trans, struct iwl_tx_queue *txq,
219 enum dma_data_direction dma_dir)
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700220{
221 struct iwl_tfd *tfd_tmp = txq->tfds;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700222
Emmanuel Grumbachebed6332012-05-16 22:35:58 +0200223 /* rd_ptr is bounded by n_bd and idx is bounded by n_window */
224 int rd_ptr = txq->q.read_ptr;
225 int idx = get_cmd_index(&txq->q, rd_ptr);
226
Johannes Berg015c15e2012-03-05 11:24:24 -0800227 lockdep_assert_held(&txq->lock);
228
Emmanuel Grumbachebed6332012-05-16 22:35:58 +0200229 /* We have only q->n_window txq->entries, but we use q->n_bd tfds */
Emmanuel Grumbacheec373f2012-05-16 22:54:23 +0200230 iwl_unmap_tfd(trans, &txq->entries[idx].meta, &tfd_tmp[rd_ptr],
231 dma_dir);
Johannes Berg214d14d2011-05-04 07:50:44 -0700232
233 /* free SKB */
Johannes Bergbf8440e2012-03-19 17:12:06 +0100234 if (txq->entries) {
Johannes Berg214d14d2011-05-04 07:50:44 -0700235 struct sk_buff *skb;
236
Emmanuel Grumbachebed6332012-05-16 22:35:58 +0200237 skb = txq->entries[idx].skb;
Johannes Berg214d14d2011-05-04 07:50:44 -0700238
Emmanuel Grumbach909e9b22011-09-15 11:46:30 -0700239 /* Can be called from irqs-disabled context
240 * If skb is not NULL, it means that the whole queue is being
241 * freed and that the queue is not empty - free the skb
242 */
Johannes Berg214d14d2011-05-04 07:50:44 -0700243 if (skb) {
Emmanuel Grumbached277c92012-02-09 16:08:15 +0200244 iwl_op_mode_free_skb(trans->op_mode, skb);
Emmanuel Grumbachebed6332012-05-16 22:35:58 +0200245 txq->entries[idx].skb = NULL;
Johannes Berg214d14d2011-05-04 07:50:44 -0700246 }
247 }
248}
249
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700250int iwlagn_txq_attach_buf_to_tfd(struct iwl_trans *trans,
Johannes Berg214d14d2011-05-04 07:50:44 -0700251 struct iwl_tx_queue *txq,
252 dma_addr_t addr, u16 len,
Johannes Berg4c42db02011-05-04 07:50:48 -0700253 u8 reset)
Johannes Berg214d14d2011-05-04 07:50:44 -0700254{
255 struct iwl_queue *q;
256 struct iwl_tfd *tfd, *tfd_tmp;
257 u32 num_tbs;
258
259 q = &txq->q;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700260 tfd_tmp = txq->tfds;
Johannes Berg214d14d2011-05-04 07:50:44 -0700261 tfd = &tfd_tmp[q->write_ptr];
262
263 if (reset)
264 memset(tfd, 0, sizeof(*tfd));
265
266 num_tbs = iwl_tfd_get_num_tbs(tfd);
267
268 /* Each TFD can point to a maximum 20 Tx buffers */
269 if (num_tbs >= IWL_NUM_OF_TBS) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700270 IWL_ERR(trans, "Error can not send more than %d chunks\n",
Johannes Berg20d3b642012-05-16 22:54:29 +0200271 IWL_NUM_OF_TBS);
Johannes Berg214d14d2011-05-04 07:50:44 -0700272 return -EINVAL;
273 }
274
275 if (WARN_ON(addr & ~DMA_BIT_MASK(36)))
276 return -EINVAL;
277
278 if (unlikely(addr & ~IWL_TX_DMA_MASK))
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700279 IWL_ERR(trans, "Unaligned address = %llx\n",
Johannes Berg20d3b642012-05-16 22:54:29 +0200280 (unsigned long long)addr);
Johannes Berg214d14d2011-05-04 07:50:44 -0700281
282 iwl_tfd_set_tb(tfd, num_tbs, addr, len);
283
284 return 0;
285}
286
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800287/*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
288 * DMA services
289 *
290 * Theory of operation
291 *
292 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
293 * of buffer descriptors, each of which points to one or more data buffers for
294 * the device to read from or fill. Driver and device exchange status of each
295 * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
296 * entries in each circular buffer, to protect against confusing empty and full
297 * queue states.
298 *
299 * The device reads or writes the data in the queues via the device's several
300 * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
301 *
302 * For Tx queue, there are low mark and high mark limits. If, after queuing
303 * the packet for Tx, free space become < low mark, Tx queue stopped. When
304 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
305 * Tx queue resumed.
306 *
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800307 ***************************************************/
308
309int iwl_queue_space(const struct iwl_queue *q)
310{
311 int s = q->read_ptr - q->write_ptr;
312
313 if (q->read_ptr > q->write_ptr)
314 s -= q->n_bd;
315
316 if (s <= 0)
317 s += q->n_window;
318 /* keep some reserve to not confuse empty and full situations */
319 s -= 2;
320 if (s < 0)
321 s = 0;
322 return s;
323}
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800324
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800325/**
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800326 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
327 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700328int iwl_queue_init(struct iwl_queue *q, int count, int slots_num, u32 id)
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800329{
330 q->n_bd = count;
331 q->n_window = slots_num;
332 q->id = id;
333
334 /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
335 * and iwl_queue_dec_wrap are broken. */
Johannes Berg3e41ace2011-04-18 09:12:37 -0700336 if (WARN_ON(!is_power_of_2(count)))
337 return -EINVAL;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800338
339 /* slots_num must be power-of-two size, otherwise
340 * get_cmd_index is broken. */
Johannes Berg3e41ace2011-04-18 09:12:37 -0700341 if (WARN_ON(!is_power_of_2(slots_num)))
342 return -EINVAL;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800343
344 q->low_mark = q->n_window / 4;
345 if (q->low_mark < 4)
346 q->low_mark = 4;
347
348 q->high_mark = q->n_window / 8;
349 if (q->high_mark < 2)
350 q->high_mark = 2;
351
352 q->write_ptr = q->read_ptr = 0;
353
354 return 0;
355}
356
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700357static void iwlagn_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300358 struct iwl_tx_queue *txq)
359{
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700360 struct iwl_trans_pcie *trans_pcie =
361 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700362 struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300363 int txq_id = txq->q.id;
364 int read_ptr = txq->q.read_ptr;
365 u8 sta_id = 0;
366 __le16 bc_ent;
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -0700367 struct iwl_tx_cmd *tx_cmd =
Johannes Bergbf8440e2012-03-19 17:12:06 +0100368 (void *)txq->entries[txq->q.read_ptr].cmd->payload;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300369
370 WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
371
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800372 if (txq_id != trans_pcie->cmd_queue)
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -0700373 sta_id = tx_cmd->sta_id;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300374
375 bc_ent = cpu_to_le16(1 | (sta_id << 12));
376 scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
377
378 if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
379 scd_bc_tbl[txq_id].
380 tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
381}
382
Emmanuel Grumbach1ce86582012-06-04 16:48:17 +0300383static int iwl_txq_set_ratid_map(struct iwl_trans *trans, u16 ra_tid,
384 u16 txq_id)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300385{
Johannes Berg20d3b642012-05-16 22:54:29 +0200386 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300387 u32 tbl_dw_addr;
388 u32 tbl_dw;
389 u16 scd_q2ratid;
390
391 scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;
392
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700393 tbl_dw_addr = trans_pcie->scd_base_addr +
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300394 SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);
395
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200396 tbl_dw = iwl_read_targ_mem(trans, tbl_dw_addr);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300397
398 if (txq_id & 0x1)
399 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
400 else
401 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
402
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200403 iwl_write_targ_mem(trans, tbl_dw_addr, tbl_dw);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300404
405 return 0;
406}
407
Emmanuel Grumbach1ce86582012-06-04 16:48:17 +0300408static inline void iwl_txq_set_inactive(struct iwl_trans *trans, u16 txq_id)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300409{
410 /* Simply stop the queue, but don't change any configuration;
411 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200412 iwl_write_prph(trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300413 SCD_QUEUE_STATUS_BITS(txq_id),
414 (0 << SCD_QUEUE_STTS_REG_POS_ACTIVE)|
415 (1 << SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
416}
417
Emmanuel Grumbach5bf9a892012-06-07 13:44:14 +0300418void iwl_trans_pcie_txq_enable(struct iwl_trans *trans, int txq_id, int fifo,
419 int sta_id, int tid, int frame_limit, u16 ssn)
Johannes Berg70a18c52012-03-05 11:24:44 -0800420{
Johannes Berg9eae88f2012-03-15 13:26:52 -0700421 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +0300422
Johannes Berg9eae88f2012-03-15 13:26:52 -0700423 if (test_and_set_bit(txq_id, trans_pcie->queue_used))
424 WARN_ONCE(1, "queue %d already used - expect issues", txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300425
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300426 /* Stop this Tx queue before configuring it */
Emmanuel Grumbach1ce86582012-06-04 16:48:17 +0300427 iwl_txq_set_inactive(trans, txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300428
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +0300429 /* Set this queue as a chain-building queue unless it is CMD queue */
430 if (txq_id != trans_pcie->cmd_queue)
431 iwl_set_bits_prph(trans, SCD_QUEUECHAIN_SEL, BIT(txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300432
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +0300433 /* If this queue is mapped to a certain station: it is an AGG queue */
434 if (sta_id != IWL_INVALID_STATION) {
435 u16 ra_tid = BUILD_RAxTID(sta_id, tid);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300436
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +0300437 /* Map receiver-address / traffic-ID to this queue */
Emmanuel Grumbach1ce86582012-06-04 16:48:17 +0300438 iwl_txq_set_ratid_map(trans, ra_tid, txq_id);
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +0300439
440 /* enable aggregations for the queue */
441 iwl_set_bits_prph(trans, SCD_AGGR_SEL, BIT(txq_id));
Emmanuel Grumbach1ce86582012-06-04 16:48:17 +0300442 } else {
443 /*
444 * disable aggregations for the queue, this will also make the
445 * ra_tid mapping configuration irrelevant since it is now a
446 * non-AGG queue.
447 */
448 iwl_clear_bits_prph(trans, SCD_AGGR_SEL, BIT(txq_id));
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +0300449 }
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300450
451 /* Place first TFD at index corresponding to start sequence number.
452 * Assumes that ssn_idx is valid (!= 0xFFF) */
Emmanuel Grumbach822e8b22011-11-21 13:25:31 +0200453 trans_pcie->txq[txq_id].q.read_ptr = (ssn & 0xff);
454 trans_pcie->txq[txq_id].q.write_ptr = (ssn & 0xff);
Emmanuel Grumbach1ce86582012-06-04 16:48:17 +0300455
456 iwl_write_direct32(trans, HBUS_TARG_WRPTR,
457 (ssn & 0xff) | (txq_id << 8));
458 iwl_write_prph(trans, SCD_QUEUE_RDPTR(txq_id), ssn);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300459
460 /* Set up Tx window size and frame limit for this queue */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200461 iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +0300462 SCD_CONTEXT_QUEUE_OFFSET(txq_id), 0);
463 iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
Johannes Berg9eae88f2012-03-15 13:26:52 -0700464 SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
465 ((frame_limit << SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
466 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
467 ((frame_limit << SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
468 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300469
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300470 /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
Emmanuel Grumbach1ce86582012-06-04 16:48:17 +0300471 iwl_write_prph(trans, SCD_QUEUE_STATUS_BITS(txq_id),
472 (1 << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
473 (fifo << SCD_QUEUE_STTS_REG_POS_TXF) |
474 (1 << SCD_QUEUE_STTS_REG_POS_WSL) |
475 SCD_QUEUE_STTS_REG_MSK);
476 IWL_DEBUG_TX_QUEUES(trans, "Activate queue %d on FIFO %d WrPtr: %d\n",
477 txq_id, fifo, ssn & 0xff);
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +0300478}
479
Emmanuel Grumbachd0624be2012-05-29 13:07:30 +0300480void iwl_trans_pcie_txq_disable(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700481{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700482 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1ce86582012-06-04 16:48:17 +0300483 u16 rd_ptr, wr_ptr;
484 int n_bd = trans_pcie->txq[txq_id].q.n_bd;
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700485
Johannes Berg9eae88f2012-03-15 13:26:52 -0700486 if (!test_and_clear_bit(txq_id, trans_pcie->queue_used)) {
487 WARN_ONCE(1, "queue %d not used", txq_id);
488 return;
Emmanuel Grumbachbc237732011-11-21 13:25:31 +0200489 }
490
Emmanuel Grumbach1ce86582012-06-04 16:48:17 +0300491 rd_ptr = iwl_read_prph(trans, SCD_QUEUE_RDPTR(txq_id)) & (n_bd - 1);
492 wr_ptr = iwl_read_prph(trans, SCD_QUEUE_WRPTR(txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300493
Emmanuel Grumbach1ce86582012-06-04 16:48:17 +0300494 WARN_ONCE(rd_ptr != wr_ptr, "queue %d isn't empty: [%d,%d]",
495 txq_id, rd_ptr, wr_ptr);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300496
Emmanuel Grumbach1ce86582012-06-04 16:48:17 +0300497 iwl_txq_set_inactive(trans, txq_id);
498 IWL_DEBUG_TX_QUEUES(trans, "Deactivate queue %d\n", txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300499}
500
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800501/*************** HOST COMMAND QUEUE FUNCTIONS *****/
502
503/**
504 * iwl_enqueue_hcmd - enqueue a uCode command
505 * @priv: device private data point
506 * @cmd: a point to the ucode command structure
507 *
508 * The function returns < 0 values to indicate the operation is
509 * failed. On success, it turns the index (> 0) of command in the
510 * command queue.
511 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700512static int iwl_enqueue_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800513{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700514 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800515 struct iwl_tx_queue *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800516 struct iwl_queue *q = &txq->q;
Johannes Bergc2acea82009-07-24 11:13:05 -0700517 struct iwl_device_cmd *out_cmd;
518 struct iwl_cmd_meta *out_meta;
Tomas Winklerf3674222008-08-04 16:00:44 +0800519 dma_addr_t phys_addr;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800520 u32 idx;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700521 u16 copy_size, cmd_size;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700522 bool had_nocopy = false;
523 int i;
Emmanuel Grumbach96791422012-07-24 01:58:32 +0300524 u32 cmd_pos;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800525
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700526 copy_size = sizeof(out_cmd->hdr);
527 cmd_size = sizeof(out_cmd->hdr);
528
529 /* need one for the header if the first is NOCOPY */
530 BUILD_BUG_ON(IWL_MAX_CMD_TFDS > IWL_NUM_OF_TBS - 1);
531
532 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
533 if (!cmd->len[i])
534 continue;
535 if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
536 had_nocopy = true;
537 } else {
538 /* NOCOPY must not be followed by normal! */
539 if (WARN_ON(had_nocopy))
540 return -EINVAL;
541 copy_size += cmd->len[i];
542 }
543 cmd_size += cmd->len[i];
544 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800545
Johannes Berg3e41ace2011-04-18 09:12:37 -0700546 /*
547 * If any of the command structures end up being larger than
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700548 * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
549 * allocated into separate TFDs, then we will need to
550 * increase the size of the buffers.
Johannes Berg3e41ace2011-04-18 09:12:37 -0700551 */
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700552 if (WARN_ON(copy_size > TFD_MAX_PAYLOAD_SIZE))
Johannes Berg3e41ace2011-04-18 09:12:37 -0700553 return -EINVAL;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800554
Johannes Berg015c15e2012-03-05 11:24:24 -0800555 spin_lock_bh(&txq->lock);
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200556
Johannes Bergc2acea82009-07-24 11:13:05 -0700557 if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
Johannes Berg015c15e2012-03-05 11:24:24 -0800558 spin_unlock_bh(&txq->lock);
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200559
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700560 IWL_ERR(trans, "No space in command queue\n");
Johannes Berg0e781842012-03-06 13:30:49 -0800561 iwl_op_mode_cmd_queue_full(trans->op_mode);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800562 return -ENOSPC;
563 }
564
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700565 idx = get_cmd_index(q, q->write_ptr);
Johannes Bergbf8440e2012-03-19 17:12:06 +0100566 out_cmd = txq->entries[idx].cmd;
567 out_meta = &txq->entries[idx].meta;
Johannes Bergc2acea82009-07-24 11:13:05 -0700568
Daniel C Halperin8ce73f32009-07-31 14:28:06 -0700569 memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
Johannes Bergc2acea82009-07-24 11:13:05 -0700570 if (cmd->flags & CMD_WANT_SKB)
571 out_meta->source = cmd;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800572
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700573 /* set up the header */
574
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800575 out_cmd->hdr.cmd = cmd->id;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800576 out_cmd->hdr.flags = 0;
Emmanuel Grumbachcefeaa52011-08-25 23:10:40 -0700577 out_cmd->hdr.sequence =
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800578 cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
Emmanuel Grumbachcefeaa52011-08-25 23:10:40 -0700579 INDEX_TO_SEQ(q->write_ptr));
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800580
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700581 /* and copy the data that needs to be copied */
Emmanuel Grumbach96791422012-07-24 01:58:32 +0300582 cmd_pos = offsetof(struct iwl_device_cmd, payload);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700583 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
584 if (!cmd->len[i])
585 continue;
586 if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY)
587 break;
Emmanuel Grumbach96791422012-07-24 01:58:32 +0300588 memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], cmd->len[i]);
589 cmd_pos += cmd->len[i];
590 }
591
592 WARN_ON_ONCE(txq->entries[idx].copy_cmd);
593
594 /*
595 * since out_cmd will be the source address of the FH, it will write
596 * the retry count there. So when the user needs to receivce the HCMD
597 * that corresponds to the response in the response handler, it needs
598 * to set CMD_WANT_HCMD.
599 */
600 if (cmd->flags & CMD_WANT_HCMD) {
601 txq->entries[idx].copy_cmd =
602 kmemdup(out_cmd, cmd_pos, GFP_ATOMIC);
603 if (unlikely(!txq->entries[idx].copy_cmd)) {
604 idx = -ENOMEM;
605 goto out;
606 }
Esti Kummerded2ae72008-08-04 16:00:45 +0800607 }
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700608
Johannes Bergd9fb6462012-03-26 08:23:39 -0700609 IWL_DEBUG_HC(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200610 "Sending command %s (#%x), seq: 0x%04X, %d bytes at %d[%d]:%d\n",
611 trans_pcie_get_cmd_string(trans_pcie, out_cmd->hdr.cmd),
612 out_cmd->hdr.cmd, le16_to_cpu(out_cmd->hdr.sequence),
613 cmd_size, q->write_ptr, idx, trans_pcie->cmd_queue);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700614
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200615 phys_addr = dma_map_single(trans->dev, &out_cmd->hdr, copy_size,
Johannes Berg20d3b642012-05-16 22:54:29 +0200616 DMA_BIDIRECTIONAL);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200617 if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
Johannes Berg2c46f722011-04-28 07:27:10 -0700618 idx = -ENOMEM;
619 goto out;
620 }
621
FUJITA Tomonori2e724442010-06-03 14:19:20 +0900622 dma_unmap_addr_set(out_meta, mapping, phys_addr);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700623 dma_unmap_len_set(out_meta, len, copy_size);
624
Johannes Berg20d3b642012-05-16 22:54:29 +0200625 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr, copy_size, 1);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700626
627 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
628 if (!cmd->len[i])
629 continue;
630 if (!(cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY))
631 continue;
Johannes Berg20d3b642012-05-16 22:54:29 +0200632 phys_addr = dma_map_single(trans->dev, (void *)cmd->data[i],
John W. Linville3be3fdb2011-06-28 13:53:32 -0400633 cmd->len[i], DMA_BIDIRECTIONAL);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200634 if (dma_mapping_error(trans->dev, phys_addr)) {
Emmanuel Grumbacheec373f2012-05-16 22:54:23 +0200635 iwl_unmap_tfd(trans, out_meta,
636 &txq->tfds[q->write_ptr],
637 DMA_BIDIRECTIONAL);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700638 idx = -ENOMEM;
639 goto out;
640 }
641
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700642 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700643 cmd->len[i], 0);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700644 }
Reinette Chatredf833b12009-04-21 10:55:48 -0700645
Emmanuel Grumbachafaf6b52011-07-08 08:46:09 -0700646 out_meta->flags = cmd->flags;
Johannes Berg2c46f722011-04-28 07:27:10 -0700647
648 txq->need_update = 1;
649
Johannes Berg45eab7c2012-09-05 00:33:53 +0200650 trace_iwlwifi_dev_hcmd(trans->dev, cmd, cmd_size,
651 &out_cmd->hdr, copy_size);
Reinette Chatredf833b12009-04-21 10:55:48 -0700652
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700653 /* start timer if queue currently empty */
654 if (q->read_ptr == q->write_ptr && trans_pcie->wd_timeout)
655 mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
656
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800657 /* Increment and update queue's write index */
658 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700659 iwl_txq_update_write_ptr(trans, txq);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800660
Johannes Berg2c46f722011-04-28 07:27:10 -0700661 out:
Johannes Berg015c15e2012-03-05 11:24:24 -0800662 spin_unlock_bh(&txq->lock);
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -0800663 return idx;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800664}
665
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700666static inline void iwl_queue_progress(struct iwl_trans_pcie *trans_pcie,
667 struct iwl_tx_queue *txq)
668{
669 if (!trans_pcie->wd_timeout)
670 return;
671
672 /*
673 * if empty delete timer, otherwise move timer forward
674 * since we're making progress on this queue
675 */
676 if (txq->q.read_ptr == txq->q.write_ptr)
677 del_timer(&txq->stuck_timer);
678 else
679 mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
680}
681
Tomas Winkler17b88922008-05-29 16:35:12 +0800682/**
683 * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
684 *
685 * When FW advances 'R' index, all entries between old and new 'R' index
686 * need to be reclaimed. As result, some free space forms. If there is
687 * enough free space (> low mark), wake the stack that feeds us.
688 */
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700689static void iwl_hcmd_queue_reclaim(struct iwl_trans *trans, int txq_id,
690 int idx)
Tomas Winkler17b88922008-05-29 16:35:12 +0800691{
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700692 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700693 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Tomas Winkler17b88922008-05-29 16:35:12 +0800694 struct iwl_queue *q = &txq->q;
695 int nfreed = 0;
696
Johannes Berg015c15e2012-03-05 11:24:24 -0800697 lockdep_assert_held(&txq->lock);
698
Tomas Winkler499b1882008-10-14 12:32:48 -0700699 if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
Johannes Berg20d3b642012-05-16 22:54:29 +0200700 IWL_ERR(trans,
701 "%s: Read index for DMA queue txq id (%d), index %d is out of range [0-%d] %d %d.\n",
702 __func__, txq_id, idx, q->n_bd,
703 q->write_ptr, q->read_ptr);
Tomas Winkler17b88922008-05-29 16:35:12 +0800704 return;
705 }
706
Tomas Winkler499b1882008-10-14 12:32:48 -0700707 for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
708 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
709
710 if (nfreed++ > 0) {
Johannes Berg20d3b642012-05-16 22:54:29 +0200711 IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n",
712 idx, q->write_ptr, q->read_ptr);
Emmanuel Grumbachbcb93212012-02-09 16:08:15 +0200713 iwl_op_mode_nic_error(trans->op_mode);
Tomas Winkler17b88922008-05-29 16:35:12 +0800714 }
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800715
Tomas Winkler17b88922008-05-29 16:35:12 +0800716 }
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700717
718 iwl_queue_progress(trans_pcie, txq);
Tomas Winkler17b88922008-05-29 16:35:12 +0800719}
720
721/**
722 * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
723 * @rxb: Rx buffer to reclaim
Emmanuel Grumbach247c61d2011-09-20 15:37:23 -0700724 * @handler_status: return value of the handler of the command
725 * (put in setup_rx_handlers)
Tomas Winkler17b88922008-05-29 16:35:12 +0800726 *
727 * If an Rx buffer has an async callback associated with it the callback
728 * will be executed. The attached skb (if present) will only be freed
729 * if the callback returns 1
730 */
Johannes Berg48a2d662012-03-05 11:24:39 -0800731void iwl_tx_cmd_complete(struct iwl_trans *trans, struct iwl_rx_cmd_buffer *rxb,
Emmanuel Grumbach247c61d2011-09-20 15:37:23 -0700732 int handler_status)
Tomas Winkler17b88922008-05-29 16:35:12 +0800733{
Zhu Yi2f301222009-10-09 17:19:45 +0800734 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Tomas Winkler17b88922008-05-29 16:35:12 +0800735 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
736 int txq_id = SEQ_TO_QUEUE(sequence);
737 int index = SEQ_TO_INDEX(sequence);
Tomas Winkler17b88922008-05-29 16:35:12 +0800738 int cmd_index;
Johannes Bergc2acea82009-07-24 11:13:05 -0700739 struct iwl_device_cmd *cmd;
740 struct iwl_cmd_meta *meta;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700741 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800742 struct iwl_tx_queue *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
Tomas Winkler17b88922008-05-29 16:35:12 +0800743
744 /* If a Tx command is being handled and it isn't in the actual
745 * command queue then there a command routing bug has been introduced
746 * in the queue management code. */
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800747 if (WARN(txq_id != trans_pcie->cmd_queue,
Johannes Berg13bb9482010-08-23 10:46:33 +0200748 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
Johannes Berg20d3b642012-05-16 22:54:29 +0200749 txq_id, trans_pcie->cmd_queue, sequence,
750 trans_pcie->txq[trans_pcie->cmd_queue].q.read_ptr,
751 trans_pcie->txq[trans_pcie->cmd_queue].q.write_ptr)) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700752 iwl_print_hex_error(trans, pkt, 32);
Johannes Berg55d6a3c2008-09-23 19:18:43 +0200753 return;
Winkler, Tomas01ef93232008-11-07 09:58:45 -0800754 }
Tomas Winkler17b88922008-05-29 16:35:12 +0800755
Johannes Berg015c15e2012-03-05 11:24:24 -0800756 spin_lock(&txq->lock);
757
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700758 cmd_index = get_cmd_index(&txq->q, index);
Johannes Bergbf8440e2012-03-19 17:12:06 +0100759 cmd = txq->entries[cmd_index].cmd;
760 meta = &txq->entries[cmd_index].meta;
Tomas Winkler17b88922008-05-29 16:35:12 +0800761
Emmanuel Grumbacheec373f2012-05-16 22:54:23 +0200762 iwl_unmap_tfd(trans, meta, &txq->tfds[index], DMA_BIDIRECTIONAL);
Reinette Chatrec33de622009-10-30 14:36:10 -0700763
Tomas Winkler17b88922008-05-29 16:35:12 +0800764 /* Input error checking is done when commands are added to queue. */
Johannes Bergc2acea82009-07-24 11:13:05 -0700765 if (meta->flags & CMD_WANT_SKB) {
Johannes Berg48a2d662012-03-05 11:24:39 -0800766 struct page *p = rxb_steal_page(rxb);
Stanislaw Gruszka2624e962011-04-20 16:02:58 +0200767
Johannes Berg65b94a42012-03-05 11:24:38 -0800768 meta->source->resp_pkt = pkt;
769 meta->source->_rx_page_addr = (unsigned long)page_address(p);
Johannes Bergb2cf4102012-04-09 17:46:51 -0700770 meta->source->_rx_page_order = trans_pcie->rx_page_order;
Johannes Berg65b94a42012-03-05 11:24:38 -0800771 meta->source->handler_status = handler_status;
Stanislaw Gruszka2624e962011-04-20 16:02:58 +0200772 }
Tomas Winkler17b88922008-05-29 16:35:12 +0800773
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700774 iwl_hcmd_queue_reclaim(trans, txq_id, index);
Tomas Winkler17b88922008-05-29 16:35:12 +0800775
Johannes Bergc2acea82009-07-24 11:13:05 -0700776 if (!(meta->flags & CMD_ASYNC)) {
Don Fry74fda972012-03-20 16:36:54 -0700777 if (!test_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status)) {
Wey-Yi Guy05c89b92011-10-10 07:26:48 -0700778 IWL_WARN(trans,
779 "HCMD_ACTIVE already clear for command %s\n",
Johannes Bergd9fb6462012-03-26 08:23:39 -0700780 trans_pcie_get_cmd_string(trans_pcie,
781 cmd->hdr.cmd));
Wey-Yi Guy05c89b92011-10-10 07:26:48 -0700782 }
Don Fry74fda972012-03-20 16:36:54 -0700783 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700784 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
Johannes Bergd9fb6462012-03-26 08:23:39 -0700785 trans_pcie_get_cmd_string(trans_pcie,
786 cmd->hdr.cmd));
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -0800787 wake_up(&trans->wait_command_queue);
Tomas Winkler17b88922008-05-29 16:35:12 +0800788 }
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200789
Zhu Yidd487442010-03-22 02:28:41 -0700790 meta->flags = 0;
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200791
Johannes Berg015c15e2012-03-05 11:24:24 -0800792 spin_unlock(&txq->lock);
Tomas Winkler17b88922008-05-29 16:35:12 +0800793}
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700794
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700795#define HOST_COMPLETE_TIMEOUT (2 * HZ)
796
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700797static int iwl_send_cmd_async(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700798{
Johannes Bergd9fb6462012-03-26 08:23:39 -0700799 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700800 int ret;
801
802 /* An asynchronous command can not expect an SKB to be set. */
803 if (WARN_ON(cmd->flags & CMD_WANT_SKB))
804 return -EINVAL;
805
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700806
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700807 ret = iwl_enqueue_hcmd(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700808 if (ret < 0) {
Johannes Berg721c32f2012-03-06 13:30:40 -0800809 IWL_ERR(trans,
Todd Previteb36b1102011-11-10 06:55:02 -0800810 "Error sending %s: enqueue_hcmd failed: %d\n",
Johannes Bergd9fb6462012-03-26 08:23:39 -0700811 trans_pcie_get_cmd_string(trans_pcie, cmd->id), ret);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700812 return ret;
813 }
814 return 0;
815}
816
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700817static int iwl_send_cmd_sync(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700818{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700819 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700820 int cmd_idx;
821 int ret;
822
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700823 IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
Johannes Bergd9fb6462012-03-26 08:23:39 -0700824 trans_pcie_get_cmd_string(trans_pcie, cmd->id));
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700825
Johannes Berg2cc39c92012-03-06 13:30:41 -0800826 if (WARN_ON(test_and_set_bit(STATUS_HCMD_ACTIVE,
Don Fry74fda972012-03-20 16:36:54 -0700827 &trans_pcie->status))) {
Johannes Berg2cc39c92012-03-06 13:30:41 -0800828 IWL_ERR(trans, "Command %s: a command is already active!\n",
Johannes Bergd9fb6462012-03-26 08:23:39 -0700829 trans_pcie_get_cmd_string(trans_pcie, cmd->id));
Johannes Berg2cc39c92012-03-06 13:30:41 -0800830 return -EIO;
831 }
832
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700833 IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
Johannes Bergd9fb6462012-03-26 08:23:39 -0700834 trans_pcie_get_cmd_string(trans_pcie, cmd->id));
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700835
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700836 cmd_idx = iwl_enqueue_hcmd(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700837 if (cmd_idx < 0) {
838 ret = cmd_idx;
Don Fry74fda972012-03-20 16:36:54 -0700839 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
Johannes Berg721c32f2012-03-06 13:30:40 -0800840 IWL_ERR(trans,
Todd Previteb36b1102011-11-10 06:55:02 -0800841 "Error sending %s: enqueue_hcmd failed: %d\n",
Johannes Bergd9fb6462012-03-26 08:23:39 -0700842 trans_pcie_get_cmd_string(trans_pcie, cmd->id), ret);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700843 return ret;
844 }
845
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -0800846 ret = wait_event_timeout(trans->wait_command_queue,
Johannes Berg20d3b642012-05-16 22:54:29 +0200847 !test_bit(STATUS_HCMD_ACTIVE,
848 &trans_pcie->status),
849 HOST_COMPLETE_TIMEOUT);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700850 if (!ret) {
Don Fry74fda972012-03-20 16:36:54 -0700851 if (test_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status)) {
Wey-Yi Guyd10630a2011-10-10 07:26:46 -0700852 struct iwl_tx_queue *txq =
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800853 &trans_pcie->txq[trans_pcie->cmd_queue];
Wey-Yi Guyd10630a2011-10-10 07:26:46 -0700854 struct iwl_queue *q = &txq->q;
855
Johannes Berg721c32f2012-03-06 13:30:40 -0800856 IWL_ERR(trans,
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700857 "Error sending %s: time out after %dms.\n",
Johannes Bergd9fb6462012-03-26 08:23:39 -0700858 trans_pcie_get_cmd_string(trans_pcie, cmd->id),
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700859 jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
860
Johannes Berg721c32f2012-03-06 13:30:40 -0800861 IWL_ERR(trans,
Wey-Yi Guyd10630a2011-10-10 07:26:46 -0700862 "Current CMD queue read_ptr %d write_ptr %d\n",
863 q->read_ptr, q->write_ptr);
864
Don Fry74fda972012-03-20 16:36:54 -0700865 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
Johannes Bergd9fb6462012-03-26 08:23:39 -0700866 IWL_DEBUG_INFO(trans,
867 "Clearing HCMD_ACTIVE for command %s\n",
868 trans_pcie_get_cmd_string(trans_pcie,
869 cmd->id));
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700870 ret = -ETIMEDOUT;
871 goto cancel;
872 }
873 }
874
Johannes Berg65b94a42012-03-05 11:24:38 -0800875 if ((cmd->flags & CMD_WANT_SKB) && !cmd->resp_pkt) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700876 IWL_ERR(trans, "Error: Response NULL in '%s'\n",
Johannes Bergd9fb6462012-03-26 08:23:39 -0700877 trans_pcie_get_cmd_string(trans_pcie, cmd->id));
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700878 ret = -EIO;
879 goto cancel;
880 }
881
882 return 0;
883
884cancel:
885 if (cmd->flags & CMD_WANT_SKB) {
886 /*
887 * Cancel the CMD_WANT_SKB flag for the cmd in the
888 * TX cmd queue. Otherwise in case the cmd comes
889 * in later, it will possibly set an invalid
890 * address (cmd->meta.source).
891 */
Johannes Bergbf8440e2012-03-19 17:12:06 +0100892 trans_pcie->txq[trans_pcie->cmd_queue].
893 entries[cmd_idx].meta.flags &= ~CMD_WANT_SKB;
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700894 }
Emmanuel Grumbach9cac4942011-11-10 06:55:20 -0800895
Johannes Berg65b94a42012-03-05 11:24:38 -0800896 if (cmd->resp_pkt) {
897 iwl_free_resp(cmd);
898 cmd->resp_pkt = NULL;
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700899 }
900
901 return ret;
902}
903
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700904int iwl_trans_pcie_send_cmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700905{
906 if (cmd->flags & CMD_ASYNC)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700907 return iwl_send_cmd_async(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700908
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700909 return iwl_send_cmd_sync(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700910}
911
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700912/* Frees buffers until index _not_ inclusive */
Emmanuel Grumbach464021f2011-08-25 23:11:26 -0700913int iwl_tx_queue_reclaim(struct iwl_trans *trans, int txq_id, int index,
914 struct sk_buff_head *skbs)
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700915{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700916 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
917 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700918 struct iwl_queue *q = &txq->q;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700919 int last_to_free;
Emmanuel Grumbach464021f2011-08-25 23:11:26 -0700920 int freed = 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700921
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700922 /* This function is not meant to release cmd queue*/
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800923 if (WARN_ON(txq_id == trans_pcie->cmd_queue))
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700924 return 0;
925
Johannes Berg015c15e2012-03-05 11:24:24 -0800926 lockdep_assert_held(&txq->lock);
927
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700928 /*Since we free until index _not_ inclusive, the one before index is
929 * the last we will free. This one must be used */
930 last_to_free = iwl_queue_dec_wrap(index, q->n_bd);
931
932 if ((index >= q->n_bd) ||
933 (iwl_queue_used(q, last_to_free) == 0)) {
Johannes Berg20d3b642012-05-16 22:54:29 +0200934 IWL_ERR(trans,
935 "%s: Read index for DMA queue txq id (%d), last_to_free %d is out of range [0-%d] %d %d.\n",
936 __func__, txq_id, last_to_free, q->n_bd,
937 q->write_ptr, q->read_ptr);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -0700938 return 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700939 }
940
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700941 if (WARN_ON(!skb_queue_empty(skbs)))
Emmanuel Grumbach464021f2011-08-25 23:11:26 -0700942 return 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700943
944 for (;
945 q->read_ptr != index;
946 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
947
Johannes Bergbf8440e2012-03-19 17:12:06 +0100948 if (WARN_ON_ONCE(txq->entries[txq->q.read_ptr].skb == NULL))
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700949 continue;
950
Johannes Bergbf8440e2012-03-19 17:12:06 +0100951 __skb_queue_tail(skbs, txq->entries[txq->q.read_ptr].skb);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700952
Johannes Bergbf8440e2012-03-19 17:12:06 +0100953 txq->entries[txq->q.read_ptr].skb = NULL;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700954
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700955 iwlagn_txq_inval_byte_cnt_tbl(trans, txq);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700956
Emmanuel Grumbachbc2529c2012-05-16 22:54:22 +0200957 iwl_txq_free_tfd(trans, txq, DMA_TO_DEVICE);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -0700958 freed++;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700959 }
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700960
961 iwl_queue_progress(trans_pcie, txq);
962
Emmanuel Grumbach464021f2011-08-25 23:11:26 -0700963 return freed;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700964}